160147c60SNikita Popov; NOTE: Assertions have been autogenerated by utils/update_test_checks.py 2*ac696ac4SBjorn Pettersson; RUN: opt < %s -S -passes='early-cse' -earlycse-debug-hash | FileCheck %s --check-prefix=CHECK-NOMEMSSA 3c384b20bSArthur Eubanks; RUN: opt < %s -S -passes='early-cse<memssa>' | FileCheck %s 4cee313d2SEric Christopher; RUN: opt < %s -S -passes='early-cse' | FileCheck %s --check-prefix=CHECK-NOMEMSSA 5d52f5061SBjorn Pettersson; RUN: opt < %s -S -aa-pipeline=basic-aa -passes='early-cse<memssa>' | FileCheck %s 6cee313d2SEric Christopher 7cee313d2SEric Christopher@G1 = global i32 zeroinitializer 8cee313d2SEric Christopher@G2 = global i32 zeroinitializer 9cee313d2SEric Christopher@G3 = global i32 zeroinitializer 10cee313d2SEric Christopher 11cee313d2SEric Christopher;; Simple load value numbering across non-clobbering store. 12cee313d2SEric Christopherdefine i32 @test1() { 1360147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test1( 143c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 153c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 0, ptr @G2, align 4 163c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V2:%.*]] = load i32, ptr @G1, align 4 1760147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: [[DIFF:%.*]] = sub i32 [[V1]], [[V2]] 1860147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret i32 [[DIFF]] 1960147c60SNikita Popov; 2060147c60SNikita Popov; CHECK-LABEL: @test1( 213c514d31SNikita Popov; CHECK-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 223c514d31SNikita Popov; CHECK-NEXT: store i32 0, ptr @G2, align 4 2360147c60SNikita Popov; CHECK-NEXT: ret i32 0 2460147c60SNikita Popov; 253c514d31SNikita Popov %V1 = load i32, ptr @G1 263c514d31SNikita Popov store i32 0, ptr @G2 273c514d31SNikita Popov %V2 = load i32, ptr @G1 28cee313d2SEric Christopher %Diff = sub i32 %V1, %V2 29cee313d2SEric Christopher ret i32 %Diff 30cee313d2SEric Christopher} 31cee313d2SEric Christopher 32cee313d2SEric Christopher;; Simple dead store elimination across non-clobbering store. 33cee313d2SEric Christopherdefine void @test2() { 3460147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test2( 3560147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: entry: 363c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 373c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 0, ptr @G2, align 4 383c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[V1]], ptr @G1, align 4 3960147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret void 4060147c60SNikita Popov; 4160147c60SNikita Popov; CHECK-LABEL: @test2( 4260147c60SNikita Popov; CHECK-NEXT: entry: 433c514d31SNikita Popov; CHECK-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 443c514d31SNikita Popov; CHECK-NEXT: store i32 0, ptr @G2, align 4 4560147c60SNikita Popov; CHECK-NEXT: ret void 4660147c60SNikita Popov; 47cee313d2SEric Christopherentry: 483c514d31SNikita Popov %V1 = load i32, ptr @G1 493c514d31SNikita Popov store i32 0, ptr @G2 503c514d31SNikita Popov store i32 %V1, ptr @G1 51cee313d2SEric Christopher ret void 52cee313d2SEric Christopher} 53cee313d2SEric Christopher 54cee313d2SEric Christopher;; Check that memoryphi optimization happens during EarlyCSE, enabling 55cee313d2SEric Christopher;; more load CSE opportunities. 563c514d31SNikita Popovdefine void @test_memphiopt(i1 %c, ptr %p) { 5760147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test_memphiopt( 5860147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: entry: 593c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 6060147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: br i1 [[C:%.*]], label [[THEN:%.*]], label [[END:%.*]] 6160147c60SNikita Popov; CHECK-NOMEMSSA: then: 623c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 6360147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: br label [[END]] 6460147c60SNikita Popov; CHECK-NOMEMSSA: end: 653c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V2:%.*]] = load i32, ptr @G1, align 4 6660147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: [[SUM:%.*]] = add i32 [[V1]], [[V2]] 673c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[SUM]], ptr @G2, align 4 6860147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret void 6960147c60SNikita Popov; 7060147c60SNikita Popov; CHECK-LABEL: @test_memphiopt( 7160147c60SNikita Popov; CHECK-NEXT: entry: 723c514d31SNikita Popov; CHECK-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 7360147c60SNikita Popov; CHECK-NEXT: br i1 [[C:%.*]], label [[THEN:%.*]], label [[END:%.*]] 7460147c60SNikita Popov; CHECK: then: 753c514d31SNikita Popov; CHECK-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 7660147c60SNikita Popov; CHECK-NEXT: br label [[END]] 7760147c60SNikita Popov; CHECK: end: 7860147c60SNikita Popov; CHECK-NEXT: [[SUM:%.*]] = add i32 [[V1]], [[V1]] 793c514d31SNikita Popov; CHECK-NEXT: store i32 [[SUM]], ptr @G2, align 4 8060147c60SNikita Popov; CHECK-NEXT: ret void 8160147c60SNikita Popov; 82cee313d2SEric Christopherentry: 833c514d31SNikita Popov %v1 = load i32, ptr @G1 84cee313d2SEric Christopher br i1 %c, label %then, label %end 85cee313d2SEric Christopher 86cee313d2SEric Christopherthen: 873c514d31SNikita Popov %pv = load i32, ptr %p 883c514d31SNikita Popov store i32 %pv, ptr %p 89cee313d2SEric Christopher br label %end 90cee313d2SEric Christopher 91cee313d2SEric Christopherend: 923c514d31SNikita Popov %v2 = load i32, ptr @G1 93cee313d2SEric Christopher %sum = add i32 %v1, %v2 943c514d31SNikita Popov store i32 %sum, ptr @G2 95cee313d2SEric Christopher ret void 96cee313d2SEric Christopher} 97cee313d2SEric Christopher 98cee313d2SEric Christopher 99cee313d2SEric Christopher;; Check that MemoryPhi optimization and MemoryUse re-optimization 100cee313d2SEric Christopher;; happens during EarlyCSE, enabling more load CSE opportunities. 1013c514d31SNikita Popovdefine void @test_memphiopt2(i1 %c, ptr %p) { 10260147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test_memphiopt2( 10360147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: entry: 1043c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 1053c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[V1]], ptr @G2, align 4 10660147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: br i1 [[C:%.*]], label [[THEN:%.*]], label [[END:%.*]] 10760147c60SNikita Popov; CHECK-NOMEMSSA: then: 1083c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 10960147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: br label [[END]] 11060147c60SNikita Popov; CHECK-NOMEMSSA: end: 1113c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[V2:%.*]] = load i32, ptr @G1, align 4 1123c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[V2]], ptr @G3, align 4 11360147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret void 11460147c60SNikita Popov; 11560147c60SNikita Popov; CHECK-LABEL: @test_memphiopt2( 11660147c60SNikita Popov; CHECK-NEXT: entry: 1173c514d31SNikita Popov; CHECK-NEXT: [[V1:%.*]] = load i32, ptr @G1, align 4 1183c514d31SNikita Popov; CHECK-NEXT: store i32 [[V1]], ptr @G2, align 4 11960147c60SNikita Popov; CHECK-NEXT: br i1 [[C:%.*]], label [[THEN:%.*]], label [[END:%.*]] 12060147c60SNikita Popov; CHECK: then: 1213c514d31SNikita Popov; CHECK-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 12260147c60SNikita Popov; CHECK-NEXT: br label [[END]] 12360147c60SNikita Popov; CHECK: end: 1243c514d31SNikita Popov; CHECK-NEXT: store i32 [[V1]], ptr @G3, align 4 12560147c60SNikita Popov; CHECK-NEXT: ret void 12660147c60SNikita Popov; 127cee313d2SEric Christopherentry: 1283c514d31SNikita Popov %v1 = load i32, ptr @G1 1293c514d31SNikita Popov store i32 %v1, ptr @G2 130cee313d2SEric Christopher br i1 %c, label %then, label %end 131cee313d2SEric Christopher 132cee313d2SEric Christopherthen: 1333c514d31SNikita Popov %pv = load i32, ptr %p 1343c514d31SNikita Popov store i32 %pv, ptr %p 135cee313d2SEric Christopher br label %end 136cee313d2SEric Christopher 137cee313d2SEric Christopherend: 1383c514d31SNikita Popov %v2 = load i32, ptr @G1 1393c514d31SNikita Popov store i32 %v2, ptr @G3 140cee313d2SEric Christopher ret void 141cee313d2SEric Christopher} 142cee313d2SEric Christopher 143cee313d2SEric Christopher;; Check that we respect lifetime.start/lifetime.end intrinsics when deleting 144cee313d2SEric Christopher;; stores that, without the lifetime calls, would be writebacks. 1453c514d31SNikita Popovdefine void @test_writeback_lifetimes(ptr %p) { 14660147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test_writeback_lifetimes( 14760147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: entry: 1483c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[Q:%.*]] = getelementptr i32, ptr [[P:%.*]], i64 1 1493c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[PV:%.*]] = load i32, ptr [[P]], align 4 1503c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[QV:%.*]] = load i32, ptr [[Q]], align 4 1513c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: call void @llvm.lifetime.end.p0(i64 8, ptr [[P]]) 1523c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: call void @llvm.lifetime.start.p0(i64 8, ptr [[P]]) 1533c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[PV]], ptr [[P]], align 4 1543c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[QV]], ptr [[Q]], align 4 15560147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret void 15660147c60SNikita Popov; 15760147c60SNikita Popov; CHECK-LABEL: @test_writeback_lifetimes( 15860147c60SNikita Popov; CHECK-NEXT: entry: 1593c514d31SNikita Popov; CHECK-NEXT: [[Q:%.*]] = getelementptr i32, ptr [[P:%.*]], i64 1 1603c514d31SNikita Popov; CHECK-NEXT: [[PV:%.*]] = load i32, ptr [[P]], align 4 1613c514d31SNikita Popov; CHECK-NEXT: [[QV:%.*]] = load i32, ptr [[Q]], align 4 1623c514d31SNikita Popov; CHECK-NEXT: call void @llvm.lifetime.end.p0(i64 8, ptr [[P]]) 1633c514d31SNikita Popov; CHECK-NEXT: call void @llvm.lifetime.start.p0(i64 8, ptr [[P]]) 1643c514d31SNikita Popov; CHECK-NEXT: store i32 [[PV]], ptr [[P]], align 4 1653c514d31SNikita Popov; CHECK-NEXT: store i32 [[QV]], ptr [[Q]], align 4 16660147c60SNikita Popov; CHECK-NEXT: ret void 16760147c60SNikita Popov; 168cee313d2SEric Christopherentry: 1693c514d31SNikita Popov %q = getelementptr i32, ptr %p, i64 1 1703c514d31SNikita Popov %pv = load i32, ptr %p 1713c514d31SNikita Popov %qv = load i32, ptr %q 1723c514d31SNikita Popov call void @llvm.lifetime.end.p0(i64 8, ptr %p) 1733c514d31SNikita Popov call void @llvm.lifetime.start.p0(i64 8, ptr %p) 1743c514d31SNikita Popov store i32 %pv, ptr %p 1753c514d31SNikita Popov store i32 %qv, ptr %q 176cee313d2SEric Christopher ret void 177cee313d2SEric Christopher} 178cee313d2SEric Christopher 179cee313d2SEric Christopher;; Check that we respect lifetime.start/lifetime.end intrinsics when deleting 180cee313d2SEric Christopher;; stores that, without the lifetime calls, would be writebacks. 1813c514d31SNikita Popovdefine void @test_writeback_lifetimes_multi_arg(ptr %p, ptr %q) { 18260147c60SNikita Popov; CHECK-NOMEMSSA-LABEL: @test_writeback_lifetimes_multi_arg( 18360147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: entry: 1843c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 1853c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: [[QV:%.*]] = load i32, ptr [[Q:%.*]], align 4 1863c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: call void @llvm.lifetime.end.p0(i64 8, ptr [[P]]) 1873c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: call void @llvm.lifetime.start.p0(i64 8, ptr [[P]]) 1883c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[PV]], ptr [[P]], align 4 1893c514d31SNikita Popov; CHECK-NOMEMSSA-NEXT: store i32 [[QV]], ptr [[Q]], align 4 19060147c60SNikita Popov; CHECK-NOMEMSSA-NEXT: ret void 19160147c60SNikita Popov; 19260147c60SNikita Popov; CHECK-LABEL: @test_writeback_lifetimes_multi_arg( 19360147c60SNikita Popov; CHECK-NEXT: entry: 1943c514d31SNikita Popov; CHECK-NEXT: [[PV:%.*]] = load i32, ptr [[P:%.*]], align 4 1953c514d31SNikita Popov; CHECK-NEXT: [[QV:%.*]] = load i32, ptr [[Q:%.*]], align 4 1963c514d31SNikita Popov; CHECK-NEXT: call void @llvm.lifetime.end.p0(i64 8, ptr [[P]]) 1973c514d31SNikita Popov; CHECK-NEXT: call void @llvm.lifetime.start.p0(i64 8, ptr [[P]]) 1983c514d31SNikita Popov; CHECK-NEXT: store i32 [[PV]], ptr [[P]], align 4 1993c514d31SNikita Popov; CHECK-NEXT: store i32 [[QV]], ptr [[Q]], align 4 20060147c60SNikita Popov; CHECK-NEXT: ret void 20160147c60SNikita Popov; 202cee313d2SEric Christopherentry: 2033c514d31SNikita Popov %pv = load i32, ptr %p 2043c514d31SNikita Popov %qv = load i32, ptr %q 2053c514d31SNikita Popov call void @llvm.lifetime.end.p0(i64 8, ptr %p) 2063c514d31SNikita Popov call void @llvm.lifetime.start.p0(i64 8, ptr %p) 2073c514d31SNikita Popov store i32 %pv, ptr %p 2083c514d31SNikita Popov store i32 %qv, ptr %q 209cee313d2SEric Christopher ret void 210cee313d2SEric Christopher} 211cee313d2SEric Christopher 2123c514d31SNikita Popovdeclare void @llvm.lifetime.end.p0(i64, ptr) 2133c514d31SNikita Popovdeclare void @llvm.lifetime.start.p0(i64, ptr) 214