1; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py 2; RUN: llc -mtriple=riscv32 -mattr=+zksh -verify-machineinstrs < %s \ 3; RUN: | FileCheck %s -check-prefix=RV32ZKSH 4 5declare i32 @llvm.riscv.sm3p0(i32); 6 7define i32 @sm3p0_i32(i32 %a) nounwind { 8; RV32ZKSH-LABEL: sm3p0_i32: 9; RV32ZKSH: # %bb.0: 10; RV32ZKSH-NEXT: sm3p0 a0, a0 11; RV32ZKSH-NEXT: ret 12 %val = call i32 @llvm.riscv.sm3p0(i32 %a) 13 ret i32 %val 14} 15 16declare i32 @llvm.riscv.sm3p1(i32); 17 18define i32 @sm3p1_i32(i32 %a) nounwind { 19; RV32ZKSH-LABEL: sm3p1_i32: 20; RV32ZKSH: # %bb.0: 21; RV32ZKSH-NEXT: sm3p1 a0, a0 22; RV32ZKSH-NEXT: ret 23 %val = call i32 @llvm.riscv.sm3p1(i32 %a) 24 ret i32 %val 25} 26