xref: /llvm-project/llvm/test/CodeGen/AMDGPU/GlobalISel/llvm.amdgcn.struct.ptr.tbuffer.load.ll (revision c3cfbbc4160c3e0284034c98b332b468328458e3)
1faa2c678SKrzysztof Drewniak; NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2faa2c678SKrzysztof Drewniak; RUN: llc -global-isel -mtriple=amdgcn-mesa-mesa3d -mcpu=tahiti -stop-after=instruction-select -verify-machineinstrs -o - %s | FileCheck --check-prefixes=CHECK %s
3faa2c678SKrzysztof Drewniak; RUN: llc -global-isel -mtriple=amdgcn-mesa-mesa3d -mcpu=gfx1010 -mattr=+wavefrontsize64 -stop-after=instruction-select -verify-machineinstrs -o - %s | FileCheck --check-prefixes=CHECK %s
4faa2c678SKrzysztof Drewniak; RUN: llc -global-isel -mtriple=amdgcn-mesa-mesa3d -mcpu=gfx1100 -mattr=+wavefrontsize64 -stop-after=instruction-select -verify-machineinstrs -o - %s | FileCheck --check-prefixes=CHECK %s
5faa2c678SKrzysztof Drewniak
6faa2c678SKrzysztof Drewniakdefine amdgpu_ps float @struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
7faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
8faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
9faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1
10faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
11faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
12faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
13faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
14faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
15faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
16faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
17faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr6
18faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
19faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1
20ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_X_BOTHEN:%[0-9]+]]:vgpr_32 = TBUFFER_LOAD_FORMAT_X_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY6]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (s32) from %ir.rsrc, align 1, addrspace 8)
21faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[TBUFFER_LOAD_FORMAT_X_BOTHEN]]
22faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0
23faa2c678SKrzysztof Drewniak  %val = call float @llvm.amdgcn.struct.ptr.tbuffer.load.f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
24faa2c678SKrzysztof Drewniak  ret float %val
25faa2c678SKrzysztof Drewniak}
26faa2c678SKrzysztof Drewniak
27faa2c678SKrzysztof Drewniakdefine amdgpu_ps <2 x float> @struct_tbuffer_load_v2f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
28faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_v2f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
29faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
30faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1
31faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
32faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
33faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
34faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
35faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
36faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
37faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
38faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr6
39faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
40faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1
41ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_XY_BOTHEN:%[0-9]+]]:vreg_64 = TBUFFER_LOAD_FORMAT_XY_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY6]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (<2 x s32>) from %ir.rsrc, align 1, addrspace 8)
42faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XY_BOTHEN]].sub0
43faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XY_BOTHEN]].sub1
44faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[COPY7]]
45faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr1 = COPY [[COPY8]]
46faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0, implicit $vgpr1
47faa2c678SKrzysztof Drewniak  %val = call <2 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v2f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
48faa2c678SKrzysztof Drewniak  ret <2 x float> %val
49faa2c678SKrzysztof Drewniak}
50faa2c678SKrzysztof Drewniak
51faa2c678SKrzysztof Drewniakdefine amdgpu_ps <3 x float> @struct_tbuffer_load_v3f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
52faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_v3f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
53faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
54faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1
55faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
56faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
57faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
58faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
59faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
60faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
61faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
62faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr6
63faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
64faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1
65ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_XYZ_BOTHEN:%[0-9]+]]:vreg_96 = TBUFFER_LOAD_FORMAT_XYZ_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY6]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (<3 x s32>) from %ir.rsrc, align 1, addrspace 8)
66faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZ_BOTHEN]].sub0
67faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZ_BOTHEN]].sub1
68faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZ_BOTHEN]].sub2
69faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[COPY7]]
70faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr1 = COPY [[COPY8]]
71faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr2 = COPY [[COPY9]]
72faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0, implicit $vgpr1, implicit $vgpr2
73faa2c678SKrzysztof Drewniak  %val = call <3 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v3f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
74faa2c678SKrzysztof Drewniak  ret <3 x float> %val
75faa2c678SKrzysztof Drewniak}
76faa2c678SKrzysztof Drewniak
77faa2c678SKrzysztof Drewniakdefine amdgpu_ps <4 x float> @struct_tbuffer_load_v4f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
78faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_v4f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
79faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
80faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1
81faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
82faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
83faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
84faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
85faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
86faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
87faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
88faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr6
89faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
90faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1
91ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN:%[0-9]+]]:vreg_128 = TBUFFER_LOAD_FORMAT_XYZW_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY6]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (<4 x s32>) from %ir.rsrc, align 1, addrspace 8)
92faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub0
93faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub1
94faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub2
95faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY10:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub3
96faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[COPY7]]
97faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr1 = COPY [[COPY8]]
98faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr2 = COPY [[COPY9]]
99faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr3 = COPY [[COPY10]]
100faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0, implicit $vgpr1, implicit $vgpr2, implicit $vgpr3
101faa2c678SKrzysztof Drewniak  %val = call <4 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v4f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
102faa2c678SKrzysztof Drewniak  ret <4 x float> %val
103faa2c678SKrzysztof Drewniak}
104faa2c678SKrzysztof Drewniak
105faa2c678SKrzysztof Drewniakdefine amdgpu_ps float @struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset_vindex0(ptr addrspace(8) inreg %rsrc, i32 %voffset, i32 inreg %soffset) {
106faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset_vindex0
107faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
108faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0
109faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
110faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
111faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
112faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
113faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
114faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
115faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr6
116faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[S_MOV_B32_:%[0-9]+]]:sreg_32 = S_MOV_B32 0
117faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
118faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:vgpr_32 = COPY [[S_MOV_B32_]]
119faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY6]], %subreg.sub0, [[COPY4]], %subreg.sub1
120ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_X_BOTHEN:%[0-9]+]]:vgpr_32 = TBUFFER_LOAD_FORMAT_X_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY5]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (s32) from %ir.rsrc, align 1, addrspace 8)
121faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[TBUFFER_LOAD_FORMAT_X_BOTHEN]]
122faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0
123faa2c678SKrzysztof Drewniak  %val = call float @llvm.amdgcn.struct.ptr.tbuffer.load.f32(ptr addrspace(8) %rsrc, i32 0, i32 %voffset, i32 %soffset, i32 78, i32 0)
124faa2c678SKrzysztof Drewniak  ret float %val
125faa2c678SKrzysztof Drewniak}
126faa2c678SKrzysztof Drewniak
127faa2c678SKrzysztof Drewniakdefine amdgpu_ps <4 x float> @struct_tbuffer_load_v4f32__vgpr_rsrc__sgpr_vindex__sgpr_voffset__vgpr_soffset(ptr addrspace(8) %rsrc, i32 inreg %vindex, i32 inreg %voffset, i32 %soffset) {
128faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_v4f32__vgpr_rsrc__sgpr_vindex__sgpr_voffset__vgpr_soffset
129faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
130faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.2(0x80000000)
131faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $vgpr0, $vgpr1, $vgpr2, $vgpr3, $vgpr4
132faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
133faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
134faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr1
135faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:vgpr_32 = COPY $vgpr2
136faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:vgpr_32 = COPY $vgpr3
137faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr2
138faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr3
139faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:vgpr_32 = COPY $vgpr4
140faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:vreg_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
141faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY [[COPY4]]
142faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY [[COPY5]]
143faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[S_MOV_B64_:%[0-9]+]]:sreg_64_xexec = S_MOV_B64 $exec
144faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
145faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.2:
146faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.3(0x80000000)
147faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
148faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY]], implicit $exec
149faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_1:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY1]], implicit $exec
150faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_2:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY2]], implicit $exec
151faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_3:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY3]], implicit $exec
152faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[V_READFIRSTLANE_B32_]], %subreg.sub0, [[V_READFIRSTLANE_B32_1]], %subreg.sub1, [[V_READFIRSTLANE_B32_2]], %subreg.sub2, [[V_READFIRSTLANE_B32_3]], %subreg.sub3
153faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:vreg_64 = COPY [[REG_SEQUENCE]].sub0_sub1
154faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY10:%[0-9]+]]:vreg_64 = COPY [[REG_SEQUENCE]].sub2_sub3
155faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY11:%[0-9]+]]:sreg_64 = COPY [[REG_SEQUENCE1]].sub0_sub1
156faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY12:%[0-9]+]]:sreg_64 = COPY [[REG_SEQUENCE1]].sub2_sub3
157faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U64_e64_:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U64_e64 [[COPY11]], [[COPY9]], implicit $exec
158faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U64_e64_1:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U64_e64 [[COPY12]], [[COPY10]], implicit $exec
159*c3cfbbc4Spvanhout  ; CHECK-NEXT:   [[S_AND_B64_:%[0-9]+]]:sreg_64_xexec = S_AND_B64 [[V_CMP_EQ_U64_e64_]], [[V_CMP_EQ_U64_e64_1]], implicit-def dead $scc
160faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_4:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY6]], implicit $exec
161faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U32_e64_:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U32_e64 [[V_READFIRSTLANE_B32_4]], [[COPY6]], implicit $exec
162*c3cfbbc4Spvanhout  ; CHECK-NEXT:   [[S_AND_B64_1:%[0-9]+]]:sreg_64_xexec = S_AND_B64 [[S_AND_B64_]], [[V_CMP_EQ_U32_e64_]], implicit-def dead $scc
163faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[S_AND_SAVEEXEC_B64_:%[0-9]+]]:sreg_64_xexec = S_AND_SAVEEXEC_B64 killed [[S_AND_B64_1]], implicit-def $exec, implicit-def $scc, implicit $exec
164faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
165faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.3:
166faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.4(0x40000000), %bb.2(0x40000000)
167faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
168faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE2:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY7]], %subreg.sub0, [[COPY8]], %subreg.sub1
169ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN:%[0-9]+]]:vreg_128 = TBUFFER_LOAD_FORMAT_XYZW_BOTHEN [[REG_SEQUENCE2]], [[REG_SEQUENCE1]], [[V_READFIRSTLANE_B32_4]], 0, 78, 0, 0, implicit $exec :: (dereferenceable load (<4 x s32>) from %ir.rsrc, align 1, addrspace 8)
170faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $exec = S_XOR_B64_term $exec, [[S_AND_SAVEEXEC_B64_]], implicit-def $scc
171faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_WATERFALL_LOOP %bb.2, implicit $exec
172faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
173faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.4:
174faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.5(0x80000000)
175faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
176faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $exec = S_MOV_B64_term [[S_MOV_B64_]]
177faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
178faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.5:
179faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY13:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub0
180faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY14:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub1
181faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY15:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub2
182faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY16:%[0-9]+]]:vgpr_32 = COPY [[TBUFFER_LOAD_FORMAT_XYZW_BOTHEN]].sub3
183faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[COPY13]]
184faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr1 = COPY [[COPY14]]
185faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr2 = COPY [[COPY15]]
186faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr3 = COPY [[COPY16]]
187faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0, implicit $vgpr1, implicit $vgpr2, implicit $vgpr3
188faa2c678SKrzysztof Drewniak  %val = call <4 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v4f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
189faa2c678SKrzysztof Drewniak  ret <4 x float> %val
190faa2c678SKrzysztof Drewniak}
191faa2c678SKrzysztof Drewniak
192faa2c678SKrzysztof Drewniakdefine amdgpu_ps float @struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset_voffset_add4095(ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset.base, i32 inreg %soffset) {
193faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_tbuffer_load_f32__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset_voffset_add4095
194faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
195faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1
196faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
197faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
198faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr3
199faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr4
200faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr5
201faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr0
202faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
203faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr6
204faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
205faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1
206ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   [[TBUFFER_LOAD_FORMAT_X_BOTHEN:%[0-9]+]]:vgpr_32 = TBUFFER_LOAD_FORMAT_X_BOTHEN [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY6]], 4095, 78, 0, 0, implicit $exec :: (dereferenceable load (s32) from %ir.rsrc, align 1, addrspace 8)
207faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $vgpr0 = COPY [[TBUFFER_LOAD_FORMAT_X_BOTHEN]]
208faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_RETURN_TO_EPILOG implicit $vgpr0
209faa2c678SKrzysztof Drewniak  %voffset = add i32 %voffset.base, 4095
210faa2c678SKrzysztof Drewniak  %val = call float @llvm.amdgcn.struct.ptr.tbuffer.load.f32(ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 78, i32 0)
211faa2c678SKrzysztof Drewniak  ret float %val
212faa2c678SKrzysztof Drewniak}
213faa2c678SKrzysztof Drewniak
214faa2c678SKrzysztof Drewniakdeclare float @llvm.amdgcn.struct.ptr.tbuffer.load.f32(ptr addrspace(8), i32, i32, i32, i32 immarg, i32 immarg) #0
215faa2c678SKrzysztof Drewniakdeclare <2 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v2f32(ptr addrspace(8), i32, i32, i32, i32 immarg, i32 immarg) #0
216faa2c678SKrzysztof Drewniakdeclare <3 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v3f32(ptr addrspace(8), i32, i32, i32, i32 immarg, i32 immarg) #0
217faa2c678SKrzysztof Drewniakdeclare <4 x float> @llvm.amdgcn.struct.ptr.tbuffer.load.v4f32(ptr addrspace(8), i32, i32, i32, i32 immarg, i32 immarg) #0
218faa2c678SKrzysztof Drewniak
219faa2c678SKrzysztof Drewniakattributes #0 = { nounwind readonly }
220