1faa2c678SKrzysztof Drewniak; NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
2faa2c678SKrzysztof Drewniak; RUN: llc -global-isel -mtriple=amdgcn-mesa-mesa3d -mcpu=tonga -stop-after=instruction-select -o - %s | FileCheck %s
3faa2c678SKrzysztof Drewniak
4faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(float %val, ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
5faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
6faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
7faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1, $vgpr2
8faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
9faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
10faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr2
11faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr3
12faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr4
13faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr5
14faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
15faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:vgpr_32 = COPY $vgpr2
16faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:sreg_32 = COPY $sgpr6
17faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY1]], %subreg.sub0, [[COPY2]], %subreg.sub1, [[COPY3]], %subreg.sub2, [[COPY4]], %subreg.sub3
18faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY5]], %subreg.sub0, [[COPY6]], %subreg.sub1
19ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_X_BOTHEN_exact [[COPY]], [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY7]], 0, 0, 0, implicit $exec :: (dereferenceable store (s32) into %ir.rsrc, align 1, addrspace 8)
20faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
21faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.f32(float %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
22faa2c678SKrzysztof Drewniak  ret void
23faa2c678SKrzysztof Drewniak}
24faa2c678SKrzysztof Drewniak
25faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_v2f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(<2 x float> %val, ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
26faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_v2f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
27faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
28faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1, $vgpr2, $vgpr3
29faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
30faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
31faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr1
32faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1
33faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr2
34faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr3
35faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr4
36faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr5
37faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:vgpr_32 = COPY $vgpr2
38faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY $vgpr3
39faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:sreg_32 = COPY $sgpr6
40faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY2]], %subreg.sub0, [[COPY3]], %subreg.sub1, [[COPY4]], %subreg.sub2, [[COPY5]], %subreg.sub3
41faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE2:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY6]], %subreg.sub0, [[COPY7]], %subreg.sub1
42ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_XY_BOTHEN_exact [[REG_SEQUENCE]], [[REG_SEQUENCE2]], [[REG_SEQUENCE1]], [[COPY8]], 0, 0, 0, implicit $exec :: (dereferenceable store (<2 x s32>) into %ir.rsrc, align 1, addrspace 8)
43faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
44faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.v2f32(<2 x float> %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
45faa2c678SKrzysztof Drewniak  ret void
46faa2c678SKrzysztof Drewniak}
47faa2c678SKrzysztof Drewniak
48faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_v3f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(<3 x float> %val, ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
49faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_v3f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
50faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
51faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1, $vgpr2, $vgpr3, $vgpr4
52faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
53faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
54faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr1
55faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:vgpr_32 = COPY $vgpr2
56faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:vreg_96 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2
57faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr2
58faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr3
59faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr4
60faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr5
61faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY $vgpr3
62faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY $vgpr4
63faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:sreg_32 = COPY $sgpr6
64faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY3]], %subreg.sub0, [[COPY4]], %subreg.sub1, [[COPY5]], %subreg.sub2, [[COPY6]], %subreg.sub3
65faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE2:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY7]], %subreg.sub0, [[COPY8]], %subreg.sub1
66ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_XYZ_BOTHEN_exact [[REG_SEQUENCE]], [[REG_SEQUENCE2]], [[REG_SEQUENCE1]], [[COPY9]], 0, 0, 0, implicit $exec :: (dereferenceable store (<3 x s32>) into %ir.rsrc, align 1, addrspace 8)
67faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
68faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.v3f32(<3 x float> %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
69faa2c678SKrzysztof Drewniak  ret void
70faa2c678SKrzysztof Drewniak}
71faa2c678SKrzysztof Drewniak
72faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_v4f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(<4 x float> %val, ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
73faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_v4f32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
74faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
75faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1, $vgpr2, $vgpr3, $vgpr4, $vgpr5
76faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
77faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
78faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr1
79faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:vgpr_32 = COPY $vgpr2
80faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:vgpr_32 = COPY $vgpr3
81faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:vreg_128 = REG_SEQUENCE [[COPY]], %subreg.sub0, [[COPY1]], %subreg.sub1, [[COPY2]], %subreg.sub2, [[COPY3]], %subreg.sub3
82faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr2
83faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr3
84faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr4
85faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:sreg_32 = COPY $sgpr5
86faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY $vgpr4
87faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:vgpr_32 = COPY $vgpr5
88faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY10:%[0-9]+]]:sreg_32 = COPY $sgpr6
89faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY4]], %subreg.sub0, [[COPY5]], %subreg.sub1, [[COPY6]], %subreg.sub2, [[COPY7]], %subreg.sub3
90faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE2:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY8]], %subreg.sub0, [[COPY9]], %subreg.sub1
91ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_XYZW_BOTHEN_exact [[REG_SEQUENCE]], [[REG_SEQUENCE2]], [[REG_SEQUENCE1]], [[COPY10]], 0, 0, 0, implicit $exec :: (dereferenceable store (<4 x s32>) into %ir.rsrc, align 1, addrspace 8)
92faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
93faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.v4f32(<4 x float> %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
94faa2c678SKrzysztof Drewniak  ret void
95faa2c678SKrzysztof Drewniak}
96faa2c678SKrzysztof Drewniak
97faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_f32__sgpr_val__vgpr_rsrc__sgpr_vindex__sgpr_voffset__vgpr_soffset(float inreg %val, ptr addrspace(8) %rsrc, i32 inreg %vindex, i32 inreg %voffset, i32 %soffset) {
98faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_f32__sgpr_val__vgpr_rsrc__sgpr_vindex__sgpr_voffset__vgpr_soffset
99faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
100faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.2(0x80000000)
101faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $vgpr0, $vgpr1, $vgpr2, $vgpr3, $vgpr4
102faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
103faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:sreg_32 = COPY $sgpr2
104faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:vgpr_32 = COPY $vgpr0
105faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:vgpr_32 = COPY $vgpr1
106faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:vgpr_32 = COPY $vgpr2
107faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:vgpr_32 = COPY $vgpr3
108faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:sreg_32 = COPY $sgpr3
109faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:sreg_32 = COPY $sgpr4
110faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:vgpr_32 = COPY $vgpr4
111faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:vreg_128 = REG_SEQUENCE [[COPY1]], %subreg.sub0, [[COPY2]], %subreg.sub1, [[COPY3]], %subreg.sub2, [[COPY4]], %subreg.sub3
112faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY8:%[0-9]+]]:vgpr_32 = COPY [[COPY]]
113faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY9:%[0-9]+]]:vgpr_32 = COPY [[COPY5]]
114faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY10:%[0-9]+]]:vgpr_32 = COPY [[COPY6]]
115faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[S_MOV_B64_:%[0-9]+]]:sreg_64_xexec = S_MOV_B64 $exec
116faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
117faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.2:
118faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.3(0x80000000)
119faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
120faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY1]], implicit $exec
121faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_1:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY2]], implicit $exec
122faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_2:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY3]], implicit $exec
123faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_3:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY4]], implicit $exec
124faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[V_READFIRSTLANE_B32_]], %subreg.sub0, [[V_READFIRSTLANE_B32_1]], %subreg.sub1, [[V_READFIRSTLANE_B32_2]], %subreg.sub2, [[V_READFIRSTLANE_B32_3]], %subreg.sub3
125faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY11:%[0-9]+]]:vreg_64 = COPY [[REG_SEQUENCE]].sub0_sub1
126faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY12:%[0-9]+]]:vreg_64 = COPY [[REG_SEQUENCE]].sub2_sub3
127faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY13:%[0-9]+]]:sreg_64 = COPY [[REG_SEQUENCE1]].sub0_sub1
128faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY14:%[0-9]+]]:sreg_64 = COPY [[REG_SEQUENCE1]].sub2_sub3
129faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U64_e64_:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U64_e64 [[COPY13]], [[COPY11]], implicit $exec
130faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U64_e64_1:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U64_e64 [[COPY14]], [[COPY12]], implicit $exec
131*c3cfbbc4Spvanhout  ; CHECK-NEXT:   [[S_AND_B64_:%[0-9]+]]:sreg_64_xexec = S_AND_B64 [[V_CMP_EQ_U64_e64_]], [[V_CMP_EQ_U64_e64_1]], implicit-def dead $scc
132faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_READFIRSTLANE_B32_4:%[0-9]+]]:sreg_32 = V_READFIRSTLANE_B32 [[COPY7]], implicit $exec
133faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[V_CMP_EQ_U32_e64_:%[0-9]+]]:sreg_64_xexec = V_CMP_EQ_U32_e64 [[V_READFIRSTLANE_B32_4]], [[COPY7]], implicit $exec
134*c3cfbbc4Spvanhout  ; CHECK-NEXT:   [[S_AND_B64_1:%[0-9]+]]:sreg_64_xexec = S_AND_B64 [[S_AND_B64_]], [[V_CMP_EQ_U32_e64_]], implicit-def dead $scc
135faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[S_AND_SAVEEXEC_B64_:%[0-9]+]]:sreg_64_xexec = S_AND_SAVEEXEC_B64 killed [[S_AND_B64_1]], implicit-def $exec, implicit-def $scc, implicit $exec
136faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
137faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.3:
138faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.4(0x40000000), %bb.2(0x40000000)
139faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
140faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE2:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY9]], %subreg.sub0, [[COPY10]], %subreg.sub1
141ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_X_BOTHEN_exact [[COPY8]], [[REG_SEQUENCE2]], [[REG_SEQUENCE1]], [[V_READFIRSTLANE_B32_4]], 0, 0, 0, implicit $exec :: (dereferenceable store (s32) into %ir.rsrc, align 1, addrspace 8)
142faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $exec = S_XOR_B64_term $exec, [[S_AND_SAVEEXEC_B64_]], implicit-def $scc
143faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   SI_WATERFALL_LOOP %bb.2, implicit $exec
144faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
145faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.4:
146faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   successors: %bb.5(0x80000000)
147faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
148faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   $exec = S_MOV_B64_term [[S_MOV_B64_]]
149faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
150faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: bb.5:
151faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
152faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.f32(float %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
153faa2c678SKrzysztof Drewniak  ret void
154faa2c678SKrzysztof Drewniak}
155faa2c678SKrzysztof Drewniak
156faa2c678SKrzysztof Drewniakdefine amdgpu_ps void @struct_ptr_buffer_store_format_i32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset(i32 %val, ptr addrspace(8) inreg %rsrc, i32 %vindex, i32 %voffset, i32 inreg %soffset) {
157faa2c678SKrzysztof Drewniak  ; CHECK-LABEL: name: struct_ptr_buffer_store_format_i32__vgpr_val__sgpr_rsrc__vgpr_vindex__vgpr_voffset__sgpr_soffset
158faa2c678SKrzysztof Drewniak  ; CHECK: bb.1 (%ir-block.0):
159faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   liveins: $sgpr2, $sgpr3, $sgpr4, $sgpr5, $sgpr6, $vgpr0, $vgpr1, $vgpr2
160faa2c678SKrzysztof Drewniak  ; CHECK-NEXT: {{  $}}
161faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY:%[0-9]+]]:vgpr_32 = COPY $vgpr0
162faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY1:%[0-9]+]]:sreg_32 = COPY $sgpr2
163faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY2:%[0-9]+]]:sreg_32 = COPY $sgpr3
164faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY3:%[0-9]+]]:sreg_32 = COPY $sgpr4
165faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY4:%[0-9]+]]:sreg_32 = COPY $sgpr5
166faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY5:%[0-9]+]]:vgpr_32 = COPY $vgpr1
167faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY6:%[0-9]+]]:vgpr_32 = COPY $vgpr2
168faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[COPY7:%[0-9]+]]:sreg_32 = COPY $sgpr6
169faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE:%[0-9]+]]:sgpr_128 = REG_SEQUENCE [[COPY1]], %subreg.sub0, [[COPY2]], %subreg.sub1, [[COPY3]], %subreg.sub2, [[COPY4]], %subreg.sub3
170faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   [[REG_SEQUENCE1:%[0-9]+]]:vreg_64 = REG_SEQUENCE [[COPY5]], %subreg.sub0, [[COPY6]], %subreg.sub1
171ab379378SKrzysztof Drewniak  ; CHECK-NEXT:   BUFFER_STORE_FORMAT_X_BOTHEN_exact [[COPY]], [[REG_SEQUENCE1]], [[REG_SEQUENCE]], [[COPY7]], 0, 0, 0, implicit $exec :: (dereferenceable store (s32) into %ir.rsrc, align 1, addrspace 8)
172faa2c678SKrzysztof Drewniak  ; CHECK-NEXT:   S_ENDPGM 0
173faa2c678SKrzysztof Drewniak  call void @llvm.amdgcn.struct.ptr.buffer.store.format.i32(i32 %val, ptr addrspace(8) %rsrc, i32 %vindex, i32 %voffset, i32 %soffset, i32 0)
174faa2c678SKrzysztof Drewniak  ret void
175faa2c678SKrzysztof Drewniak}
176faa2c678SKrzysztof Drewniak
177faa2c678SKrzysztof Drewniakdeclare void @llvm.amdgcn.struct.ptr.buffer.store.format.f32(float, ptr addrspace(8), i32, i32, i32, i32 immarg)
178faa2c678SKrzysztof Drewniakdeclare void @llvm.amdgcn.struct.ptr.buffer.store.format.v2f32(<2 x float>, ptr addrspace(8), i32, i32, i32, i32 immarg)
179faa2c678SKrzysztof Drewniakdeclare void @llvm.amdgcn.struct.ptr.buffer.store.format.v3f32(<3 x float>, ptr addrspace(8), i32, i32, i32, i32 immarg)
180faa2c678SKrzysztof Drewniakdeclare void @llvm.amdgcn.struct.ptr.buffer.store.format.v4f32(<4 x float>, ptr addrspace(8), i32, i32, i32, i32 immarg)
181faa2c678SKrzysztof Drewniakdeclare void @llvm.amdgcn.struct.ptr.buffer.store.format.i32(i32, ptr addrspace(8), i32, i32, i32, i32 immarg)
182