1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/ADT/Statistic.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/TargetLibraryInfo.h" 24 #include "llvm/Analysis/ValueTracking.h" 25 #include "llvm/CodeGen/FastISel.h" 26 #include "llvm/CodeGen/FunctionLoweringInfo.h" 27 #include "llvm/CodeGen/GCMetadata.h" 28 #include "llvm/CodeGen/GCStrategy.h" 29 #include "llvm/CodeGen/MachineFrameInfo.h" 30 #include "llvm/CodeGen/MachineFunction.h" 31 #include "llvm/CodeGen/MachineInstrBuilder.h" 32 #include "llvm/CodeGen/MachineJumpTableInfo.h" 33 #include "llvm/CodeGen/MachineModuleInfo.h" 34 #include "llvm/CodeGen/MachineRegisterInfo.h" 35 #include "llvm/CodeGen/SelectionDAG.h" 36 #include "llvm/CodeGen/StackMaps.h" 37 #include "llvm/CodeGen/WinEHFuncInfo.h" 38 #include "llvm/IR/CallingConv.h" 39 #include "llvm/IR/Constants.h" 40 #include "llvm/IR/DataLayout.h" 41 #include "llvm/IR/DebugInfo.h" 42 #include "llvm/IR/DerivedTypes.h" 43 #include "llvm/IR/Function.h" 44 #include "llvm/IR/GlobalVariable.h" 45 #include "llvm/IR/InlineAsm.h" 46 #include "llvm/IR/Instructions.h" 47 #include "llvm/IR/IntrinsicInst.h" 48 #include "llvm/IR/Intrinsics.h" 49 #include "llvm/IR/LLVMContext.h" 50 #include "llvm/IR/Module.h" 51 #include "llvm/IR/Statepoint.h" 52 #include "llvm/MC/MCSymbol.h" 53 #include "llvm/Support/CommandLine.h" 54 #include "llvm/Support/Debug.h" 55 #include "llvm/Support/ErrorHandling.h" 56 #include "llvm/Support/MathExtras.h" 57 #include "llvm/Support/raw_ostream.h" 58 #include "llvm/Target/TargetFrameLowering.h" 59 #include "llvm/Target/TargetInstrInfo.h" 60 #include "llvm/Target/TargetIntrinsicInfo.h" 61 #include "llvm/Target/TargetLowering.h" 62 #include "llvm/Target/TargetOptions.h" 63 #include "llvm/Target/TargetSelectionDAGInfo.h" 64 #include "llvm/Target/TargetSubtargetInfo.h" 65 #include <algorithm> 66 using namespace llvm; 67 68 #define DEBUG_TYPE "isel" 69 70 /// LimitFloatPrecision - Generate low-precision inline sequences for 71 /// some float libcalls (6, 8 or 12 bits). 72 static unsigned LimitFloatPrecision; 73 74 static cl::opt<unsigned, true> 75 LimitFPPrecision("limit-float-precision", 76 cl::desc("Generate low-precision inline sequences " 77 "for some float libcalls"), 78 cl::location(LimitFloatPrecision), 79 cl::init(0)); 80 81 static cl::opt<bool> 82 EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden, 83 cl::desc("Enable fast-math-flags for DAG nodes")); 84 85 // Limit the width of DAG chains. This is important in general to prevent 86 // DAG-based analysis from blowing up. For example, alias analysis and 87 // load clustering may not complete in reasonable time. It is difficult to 88 // recognize and avoid this situation within each individual analysis, and 89 // future analyses are likely to have the same behavior. Limiting DAG width is 90 // the safe approach and will be especially important with global DAGs. 91 // 92 // MaxParallelChains default is arbitrarily high to avoid affecting 93 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 94 // sequence over this should have been converted to llvm.memcpy by the 95 // frontend. It easy to induce this behavior with .ll code such as: 96 // %buffer = alloca [4096 x i8] 97 // %data = load [4096 x i8]* %argPtr 98 // store [4096 x i8] %data, [4096 x i8]* %buffer 99 static const unsigned MaxParallelChains = 64; 100 101 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 102 const SDValue *Parts, unsigned NumParts, 103 MVT PartVT, EVT ValueVT, const Value *V); 104 105 /// getCopyFromParts - Create a value that contains the specified legal parts 106 /// combined into the value they represent. If the parts combine to a type 107 /// larger then ValueVT then AssertOp can be used to specify whether the extra 108 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 109 /// (ISD::AssertSext). 110 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 111 const SDValue *Parts, 112 unsigned NumParts, MVT PartVT, EVT ValueVT, 113 const Value *V, 114 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 115 if (ValueVT.isVector()) 116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 117 PartVT, ValueVT, V); 118 119 assert(NumParts > 0 && "No parts to assemble!"); 120 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 121 SDValue Val = Parts[0]; 122 123 if (NumParts > 1) { 124 // Assemble the value from multiple parts. 125 if (ValueVT.isInteger()) { 126 unsigned PartBits = PartVT.getSizeInBits(); 127 unsigned ValueBits = ValueVT.getSizeInBits(); 128 129 // Assemble the power of 2 part. 130 unsigned RoundParts = NumParts & (NumParts - 1) ? 131 1 << Log2_32(NumParts) : NumParts; 132 unsigned RoundBits = PartBits * RoundParts; 133 EVT RoundVT = RoundBits == ValueBits ? 134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 135 SDValue Lo, Hi; 136 137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 138 139 if (RoundParts > 2) { 140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 141 PartVT, HalfVT, V); 142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 143 RoundParts / 2, PartVT, HalfVT, V); 144 } else { 145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 147 } 148 149 if (DAG.getDataLayout().isBigEndian()) 150 std::swap(Lo, Hi); 151 152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 153 154 if (RoundParts < NumParts) { 155 // Assemble the trailing non-power-of-2 part. 156 unsigned OddParts = NumParts - RoundParts; 157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 158 Hi = getCopyFromParts(DAG, DL, 159 Parts + RoundParts, OddParts, PartVT, OddVT, V); 160 161 // Combine the round and odd parts. 162 Lo = Val; 163 if (DAG.getDataLayout().isBigEndian()) 164 std::swap(Lo, Hi); 165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 167 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 168 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL, 169 TLI.getPointerTy())); 170 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 171 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 172 } 173 } else if (PartVT.isFloatingPoint()) { 174 // FP split into multiple FP parts (for ppcf128) 175 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 176 "Unexpected split"); 177 SDValue Lo, Hi; 178 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 179 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 180 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 181 std::swap(Lo, Hi); 182 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 183 } else { 184 // FP split into integer parts (soft fp) 185 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 186 !PartVT.isVector() && "Unexpected split"); 187 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 188 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 189 } 190 } 191 192 // There is now one part, held in Val. Correct it to match ValueVT. 193 EVT PartEVT = Val.getValueType(); 194 195 if (PartEVT == ValueVT) 196 return Val; 197 198 if (PartEVT.isInteger() && ValueVT.isInteger()) { 199 if (ValueVT.bitsLT(PartEVT)) { 200 // For a truncate, see if we have any information to 201 // indicate whether the truncated bits will always be 202 // zero or sign-extension. 203 if (AssertOp != ISD::DELETED_NODE) 204 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 205 DAG.getValueType(ValueVT)); 206 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 207 } 208 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 209 } 210 211 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 212 // FP_ROUND's are always exact here. 213 if (ValueVT.bitsLT(Val.getValueType())) 214 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, 215 DAG.getTargetConstant(1, DL, TLI.getPointerTy())); 216 217 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 218 } 219 220 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 221 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 222 223 llvm_unreachable("Unknown mismatch!"); 224 } 225 226 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 227 const Twine &ErrMsg) { 228 const Instruction *I = dyn_cast_or_null<Instruction>(V); 229 if (!V) 230 return Ctx.emitError(ErrMsg); 231 232 const char *AsmError = ", possible invalid constraint for vector type"; 233 if (const CallInst *CI = dyn_cast<CallInst>(I)) 234 if (isa<InlineAsm>(CI->getCalledValue())) 235 return Ctx.emitError(I, ErrMsg + AsmError); 236 237 return Ctx.emitError(I, ErrMsg); 238 } 239 240 /// getCopyFromPartsVector - Create a value that contains the specified legal 241 /// parts combined into the value they represent. If the parts combine to a 242 /// type larger then ValueVT then AssertOp can be used to specify whether the 243 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 244 /// ValueVT (ISD::AssertSext). 245 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 246 const SDValue *Parts, unsigned NumParts, 247 MVT PartVT, EVT ValueVT, const Value *V) { 248 assert(ValueVT.isVector() && "Not a vector value"); 249 assert(NumParts > 0 && "No parts to assemble!"); 250 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 251 SDValue Val = Parts[0]; 252 253 // Handle a multi-element vector. 254 if (NumParts > 1) { 255 EVT IntermediateVT; 256 MVT RegisterVT; 257 unsigned NumIntermediates; 258 unsigned NumRegs = 259 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 260 NumIntermediates, RegisterVT); 261 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 262 NumParts = NumRegs; // Silence a compiler warning. 263 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 264 assert(RegisterVT.getSizeInBits() == 265 Parts[0].getSimpleValueType().getSizeInBits() && 266 "Part type sizes don't match!"); 267 268 // Assemble the parts into intermediate operands. 269 SmallVector<SDValue, 8> Ops(NumIntermediates); 270 if (NumIntermediates == NumParts) { 271 // If the register was not expanded, truncate or copy the value, 272 // as appropriate. 273 for (unsigned i = 0; i != NumParts; ++i) 274 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 275 PartVT, IntermediateVT, V); 276 } else if (NumParts > 0) { 277 // If the intermediate type was expanded, build the intermediate 278 // operands from the parts. 279 assert(NumParts % NumIntermediates == 0 && 280 "Must expand into a divisible number of parts!"); 281 unsigned Factor = NumParts / NumIntermediates; 282 for (unsigned i = 0; i != NumIntermediates; ++i) 283 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 284 PartVT, IntermediateVT, V); 285 } 286 287 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 288 // intermediate operands. 289 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 290 : ISD::BUILD_VECTOR, 291 DL, ValueVT, Ops); 292 } 293 294 // There is now one part, held in Val. Correct it to match ValueVT. 295 EVT PartEVT = Val.getValueType(); 296 297 if (PartEVT == ValueVT) 298 return Val; 299 300 if (PartEVT.isVector()) { 301 // If the element type of the source/dest vectors are the same, but the 302 // parts vector has more elements than the value vector, then we have a 303 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 304 // elements we want. 305 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 306 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 307 "Cannot narrow, it would be a lossy transformation"); 308 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 309 DAG.getConstant(0, DL, TLI.getVectorIdxTy())); 310 } 311 312 // Vector/Vector bitcast. 313 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 314 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 315 316 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 317 "Cannot handle this kind of promotion"); 318 // Promoted vector extract 319 bool Smaller = ValueVT.bitsLE(PartEVT); 320 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 321 DL, ValueVT, Val); 322 323 } 324 325 // Trivial bitcast if the types are the same size and the destination 326 // vector type is legal. 327 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 328 TLI.isTypeLegal(ValueVT)) 329 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 330 331 // Handle cases such as i8 -> <1 x i1> 332 if (ValueVT.getVectorNumElements() != 1) { 333 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 334 "non-trivial scalar-to-vector conversion"); 335 return DAG.getUNDEF(ValueVT); 336 } 337 338 if (ValueVT.getVectorNumElements() == 1 && 339 ValueVT.getVectorElementType() != PartEVT) { 340 bool Smaller = ValueVT.bitsLE(PartEVT); 341 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 342 DL, ValueVT.getScalarType(), Val); 343 } 344 345 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 346 } 347 348 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 349 SDValue Val, SDValue *Parts, unsigned NumParts, 350 MVT PartVT, const Value *V); 351 352 /// getCopyToParts - Create a series of nodes that contain the specified value 353 /// split into legal parts. If the parts contain more bits than Val, then, for 354 /// integers, ExtendKind can be used to specify how to generate the extra bits. 355 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 356 SDValue Val, SDValue *Parts, unsigned NumParts, 357 MVT PartVT, const Value *V, 358 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 359 EVT ValueVT = Val.getValueType(); 360 361 // Handle the vector case separately. 362 if (ValueVT.isVector()) 363 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 364 365 unsigned PartBits = PartVT.getSizeInBits(); 366 unsigned OrigNumParts = NumParts; 367 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 368 "Copying to an illegal type!"); 369 370 if (NumParts == 0) 371 return; 372 373 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 374 EVT PartEVT = PartVT; 375 if (PartEVT == ValueVT) { 376 assert(NumParts == 1 && "No-op copy with multiple parts!"); 377 Parts[0] = Val; 378 return; 379 } 380 381 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 382 // If the parts cover more bits than the value has, promote the value. 383 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 384 assert(NumParts == 1 && "Do not know what to promote to!"); 385 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 386 } else { 387 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 388 ValueVT.isInteger() && 389 "Unknown mismatch!"); 390 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 391 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 392 if (PartVT == MVT::x86mmx) 393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 394 } 395 } else if (PartBits == ValueVT.getSizeInBits()) { 396 // Different types of the same size. 397 assert(NumParts == 1 && PartEVT != ValueVT); 398 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 399 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 400 // If the parts cover less bits than value has, truncate the value. 401 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 402 ValueVT.isInteger() && 403 "Unknown mismatch!"); 404 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 405 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 406 if (PartVT == MVT::x86mmx) 407 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 408 } 409 410 // The value may have changed - recompute ValueVT. 411 ValueVT = Val.getValueType(); 412 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 413 "Failed to tile the value with PartVT!"); 414 415 if (NumParts == 1) { 416 if (PartEVT != ValueVT) 417 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 418 "scalar-to-vector conversion failed"); 419 420 Parts[0] = Val; 421 return; 422 } 423 424 // Expand the value into multiple parts. 425 if (NumParts & (NumParts - 1)) { 426 // The number of parts is not a power of 2. Split off and copy the tail. 427 assert(PartVT.isInteger() && ValueVT.isInteger() && 428 "Do not know what to expand to!"); 429 unsigned RoundParts = 1 << Log2_32(NumParts); 430 unsigned RoundBits = RoundParts * PartBits; 431 unsigned OddParts = NumParts - RoundParts; 432 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 433 DAG.getIntPtrConstant(RoundBits, DL)); 434 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 435 436 if (DAG.getDataLayout().isBigEndian()) 437 // The odd parts were reversed by getCopyToParts - unreverse them. 438 std::reverse(Parts + RoundParts, Parts + NumParts); 439 440 NumParts = RoundParts; 441 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 442 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 443 } 444 445 // The number of parts is a power of 2. Repeatedly bisect the value using 446 // EXTRACT_ELEMENT. 447 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 448 EVT::getIntegerVT(*DAG.getContext(), 449 ValueVT.getSizeInBits()), 450 Val); 451 452 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 453 for (unsigned i = 0; i < NumParts; i += StepSize) { 454 unsigned ThisBits = StepSize * PartBits / 2; 455 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 456 SDValue &Part0 = Parts[i]; 457 SDValue &Part1 = Parts[i+StepSize/2]; 458 459 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 460 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 461 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 462 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 463 464 if (ThisBits == PartBits && ThisVT != PartVT) { 465 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 466 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 467 } 468 } 469 } 470 471 if (DAG.getDataLayout().isBigEndian()) 472 std::reverse(Parts, Parts + OrigNumParts); 473 } 474 475 476 /// getCopyToPartsVector - Create a series of nodes that contain the specified 477 /// value split into legal parts. 478 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 479 SDValue Val, SDValue *Parts, unsigned NumParts, 480 MVT PartVT, const Value *V) { 481 EVT ValueVT = Val.getValueType(); 482 assert(ValueVT.isVector() && "Not a vector"); 483 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 484 485 if (NumParts == 1) { 486 EVT PartEVT = PartVT; 487 if (PartEVT == ValueVT) { 488 // Nothing to do. 489 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 490 // Bitconvert vector->vector case. 491 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 492 } else if (PartVT.isVector() && 493 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 494 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 495 EVT ElementVT = PartVT.getVectorElementType(); 496 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 497 // undef elements. 498 SmallVector<SDValue, 16> Ops; 499 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 500 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 501 ElementVT, Val, DAG.getConstant(i, DL, 502 TLI.getVectorIdxTy()))); 503 504 for (unsigned i = ValueVT.getVectorNumElements(), 505 e = PartVT.getVectorNumElements(); i != e; ++i) 506 Ops.push_back(DAG.getUNDEF(ElementVT)); 507 508 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 509 510 // FIXME: Use CONCAT for 2x -> 4x. 511 512 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 513 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 514 } else if (PartVT.isVector() && 515 PartEVT.getVectorElementType().bitsGE( 516 ValueVT.getVectorElementType()) && 517 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 518 519 // Promoted vector extract 520 bool Smaller = PartEVT.bitsLE(ValueVT); 521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 522 DL, PartVT, Val); 523 } else{ 524 // Vector -> scalar conversion. 525 assert(ValueVT.getVectorNumElements() == 1 && 526 "Only trivial vector-to-scalar conversions should get here!"); 527 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 528 PartVT, Val, 529 DAG.getConstant(0, DL, TLI.getVectorIdxTy())); 530 531 bool Smaller = ValueVT.bitsLE(PartVT); 532 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 533 DL, PartVT, Val); 534 } 535 536 Parts[0] = Val; 537 return; 538 } 539 540 // Handle a multi-element vector. 541 EVT IntermediateVT; 542 MVT RegisterVT; 543 unsigned NumIntermediates; 544 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 545 IntermediateVT, 546 NumIntermediates, RegisterVT); 547 unsigned NumElements = ValueVT.getVectorNumElements(); 548 549 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 550 NumParts = NumRegs; // Silence a compiler warning. 551 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 552 553 // Split the vector into intermediate operands. 554 SmallVector<SDValue, 8> Ops(NumIntermediates); 555 for (unsigned i = 0; i != NumIntermediates; ++i) { 556 if (IntermediateVT.isVector()) 557 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, 558 IntermediateVT, Val, 559 DAG.getConstant(i * (NumElements / NumIntermediates), DL, 560 TLI.getVectorIdxTy())); 561 else 562 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 563 IntermediateVT, Val, 564 DAG.getConstant(i, DL, TLI.getVectorIdxTy())); 565 } 566 567 // Split the intermediate operands into legal parts. 568 if (NumParts == NumIntermediates) { 569 // If the register was not expanded, promote or copy the value, 570 // as appropriate. 571 for (unsigned i = 0; i != NumParts; ++i) 572 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 573 } else if (NumParts > 0) { 574 // If the intermediate type was expanded, split each the value into 575 // legal parts. 576 assert(NumIntermediates != 0 && "division by zero"); 577 assert(NumParts % NumIntermediates == 0 && 578 "Must expand into a divisible number of parts!"); 579 unsigned Factor = NumParts / NumIntermediates; 580 for (unsigned i = 0; i != NumIntermediates; ++i) 581 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 582 } 583 } 584 585 RegsForValue::RegsForValue() {} 586 587 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 588 EVT valuevt) 589 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 590 591 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli, 592 unsigned Reg, Type *Ty) { 593 ComputeValueVTs(tli, Ty, ValueVTs); 594 595 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 596 EVT ValueVT = ValueVTs[Value]; 597 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT); 598 MVT RegisterVT = tli.getRegisterType(Context, ValueVT); 599 for (unsigned i = 0; i != NumRegs; ++i) 600 Regs.push_back(Reg + i); 601 RegVTs.push_back(RegisterVT); 602 Reg += NumRegs; 603 } 604 } 605 606 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 607 /// this value and returns the result as a ValueVT value. This uses 608 /// Chain/Flag as the input and updates them for the output Chain/Flag. 609 /// If the Flag pointer is NULL, no flag is used. 610 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 611 FunctionLoweringInfo &FuncInfo, 612 SDLoc dl, 613 SDValue &Chain, SDValue *Flag, 614 const Value *V) const { 615 // A Value with type {} or [0 x %t] needs no registers. 616 if (ValueVTs.empty()) 617 return SDValue(); 618 619 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 620 621 // Assemble the legal parts into the final values. 622 SmallVector<SDValue, 4> Values(ValueVTs.size()); 623 SmallVector<SDValue, 8> Parts; 624 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 625 // Copy the legal parts from the registers. 626 EVT ValueVT = ValueVTs[Value]; 627 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 628 MVT RegisterVT = RegVTs[Value]; 629 630 Parts.resize(NumRegs); 631 for (unsigned i = 0; i != NumRegs; ++i) { 632 SDValue P; 633 if (!Flag) { 634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 635 } else { 636 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 637 *Flag = P.getValue(2); 638 } 639 640 Chain = P.getValue(1); 641 Parts[i] = P; 642 643 // If the source register was virtual and if we know something about it, 644 // add an assert node. 645 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 646 !RegisterVT.isInteger() || RegisterVT.isVector()) 647 continue; 648 649 const FunctionLoweringInfo::LiveOutInfo *LOI = 650 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 651 if (!LOI) 652 continue; 653 654 unsigned RegSize = RegisterVT.getSizeInBits(); 655 unsigned NumSignBits = LOI->NumSignBits; 656 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 657 658 if (NumZeroBits == RegSize) { 659 // The current value is a zero. 660 // Explicitly express that as it would be easier for 661 // optimizations to kick in. 662 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 663 continue; 664 } 665 666 // FIXME: We capture more information than the dag can represent. For 667 // now, just use the tightest assertzext/assertsext possible. 668 bool isSExt = true; 669 EVT FromVT(MVT::Other); 670 if (NumSignBits == RegSize) 671 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 672 else if (NumZeroBits >= RegSize-1) 673 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 674 else if (NumSignBits > RegSize-8) 675 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 676 else if (NumZeroBits >= RegSize-8) 677 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 678 else if (NumSignBits > RegSize-16) 679 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 680 else if (NumZeroBits >= RegSize-16) 681 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 682 else if (NumSignBits > RegSize-32) 683 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 684 else if (NumZeroBits >= RegSize-32) 685 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 686 else 687 continue; 688 689 // Add an assertion node. 690 assert(FromVT != MVT::Other); 691 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 692 RegisterVT, P, DAG.getValueType(FromVT)); 693 } 694 695 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 696 NumRegs, RegisterVT, ValueVT, V); 697 Part += NumRegs; 698 Parts.clear(); 699 } 700 701 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 702 } 703 704 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 705 /// specified value into the registers specified by this object. This uses 706 /// Chain/Flag as the input and updates them for the output Chain/Flag. 707 /// If the Flag pointer is NULL, no flag is used. 708 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 709 SDValue &Chain, SDValue *Flag, const Value *V, 710 ISD::NodeType PreferredExtendType) const { 711 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 712 ISD::NodeType ExtendKind = PreferredExtendType; 713 714 // Get the list of the values's legal parts. 715 unsigned NumRegs = Regs.size(); 716 SmallVector<SDValue, 8> Parts(NumRegs); 717 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 718 EVT ValueVT = ValueVTs[Value]; 719 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 720 MVT RegisterVT = RegVTs[Value]; 721 722 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 723 ExtendKind = ISD::ZERO_EXTEND; 724 725 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 726 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 727 Part += NumParts; 728 } 729 730 // Copy the parts into the registers. 731 SmallVector<SDValue, 8> Chains(NumRegs); 732 for (unsigned i = 0; i != NumRegs; ++i) { 733 SDValue Part; 734 if (!Flag) { 735 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 736 } else { 737 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 738 *Flag = Part.getValue(1); 739 } 740 741 Chains[i] = Part.getValue(0); 742 } 743 744 if (NumRegs == 1 || Flag) 745 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 746 // flagged to it. That is the CopyToReg nodes and the user are considered 747 // a single scheduling unit. If we create a TokenFactor and return it as 748 // chain, then the TokenFactor is both a predecessor (operand) of the 749 // user as well as a successor (the TF operands are flagged to the user). 750 // c1, f1 = CopyToReg 751 // c2, f2 = CopyToReg 752 // c3 = TokenFactor c1, c2 753 // ... 754 // = op c3, ..., f2 755 Chain = Chains[NumRegs-1]; 756 else 757 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 758 } 759 760 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 761 /// operand list. This adds the code marker and includes the number of 762 /// values added into it. 763 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 764 unsigned MatchingIdx, SDLoc dl, 765 SelectionDAG &DAG, 766 std::vector<SDValue> &Ops) const { 767 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 768 769 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 770 if (HasMatching) 771 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 772 else if (!Regs.empty() && 773 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 774 // Put the register class of the virtual registers in the flag word. That 775 // way, later passes can recompute register class constraints for inline 776 // assembly as well as normal instructions. 777 // Don't do this for tied operands that can use the regclass information 778 // from the def. 779 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 780 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 781 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 782 } 783 784 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 785 Ops.push_back(Res); 786 787 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 788 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 789 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 790 MVT RegisterVT = RegVTs[Value]; 791 for (unsigned i = 0; i != NumRegs; ++i) { 792 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 793 unsigned TheReg = Regs[Reg++]; 794 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 795 796 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 797 // If we clobbered the stack pointer, MFI should know about it. 798 assert(DAG.getMachineFunction().getFrameInfo()-> 799 hasOpaqueSPAdjustment()); 800 } 801 } 802 } 803 } 804 805 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 806 const TargetLibraryInfo *li) { 807 AA = &aa; 808 GFI = gfi; 809 LibInfo = li; 810 DL = &DAG.getDataLayout(); 811 Context = DAG.getContext(); 812 LPadToCallSiteMap.clear(); 813 } 814 815 /// clear - Clear out the current SelectionDAG and the associated 816 /// state and prepare this SelectionDAGBuilder object to be used 817 /// for a new block. This doesn't clear out information about 818 /// additional blocks that are needed to complete switch lowering 819 /// or PHI node updating; that information is cleared out as it is 820 /// consumed. 821 void SelectionDAGBuilder::clear() { 822 NodeMap.clear(); 823 UnusedArgNodeMap.clear(); 824 PendingLoads.clear(); 825 PendingExports.clear(); 826 CurInst = nullptr; 827 HasTailCall = false; 828 SDNodeOrder = LowestSDNodeOrder; 829 StatepointLowering.clear(); 830 } 831 832 /// clearDanglingDebugInfo - Clear the dangling debug information 833 /// map. This function is separated from the clear so that debug 834 /// information that is dangling in a basic block can be properly 835 /// resolved in a different basic block. This allows the 836 /// SelectionDAG to resolve dangling debug information attached 837 /// to PHI nodes. 838 void SelectionDAGBuilder::clearDanglingDebugInfo() { 839 DanglingDebugInfoMap.clear(); 840 } 841 842 /// getRoot - Return the current virtual root of the Selection DAG, 843 /// flushing any PendingLoad items. This must be done before emitting 844 /// a store or any other node that may need to be ordered after any 845 /// prior load instructions. 846 /// 847 SDValue SelectionDAGBuilder::getRoot() { 848 if (PendingLoads.empty()) 849 return DAG.getRoot(); 850 851 if (PendingLoads.size() == 1) { 852 SDValue Root = PendingLoads[0]; 853 DAG.setRoot(Root); 854 PendingLoads.clear(); 855 return Root; 856 } 857 858 // Otherwise, we have to make a token factor node. 859 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 860 PendingLoads); 861 PendingLoads.clear(); 862 DAG.setRoot(Root); 863 return Root; 864 } 865 866 /// getControlRoot - Similar to getRoot, but instead of flushing all the 867 /// PendingLoad items, flush all the PendingExports items. It is necessary 868 /// to do this before emitting a terminator instruction. 869 /// 870 SDValue SelectionDAGBuilder::getControlRoot() { 871 SDValue Root = DAG.getRoot(); 872 873 if (PendingExports.empty()) 874 return Root; 875 876 // Turn all of the CopyToReg chains into one factored node. 877 if (Root.getOpcode() != ISD::EntryToken) { 878 unsigned i = 0, e = PendingExports.size(); 879 for (; i != e; ++i) { 880 assert(PendingExports[i].getNode()->getNumOperands() > 1); 881 if (PendingExports[i].getNode()->getOperand(0) == Root) 882 break; // Don't add the root if we already indirectly depend on it. 883 } 884 885 if (i == e) 886 PendingExports.push_back(Root); 887 } 888 889 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 890 PendingExports); 891 PendingExports.clear(); 892 DAG.setRoot(Root); 893 return Root; 894 } 895 896 void SelectionDAGBuilder::visit(const Instruction &I) { 897 // Set up outgoing PHI node register values before emitting the terminator. 898 if (isa<TerminatorInst>(&I)) 899 HandlePHINodesInSuccessorBlocks(I.getParent()); 900 901 ++SDNodeOrder; 902 903 CurInst = &I; 904 905 visit(I.getOpcode(), I); 906 907 if (!isa<TerminatorInst>(&I) && !HasTailCall) 908 CopyToExportRegsIfNeeded(&I); 909 910 CurInst = nullptr; 911 } 912 913 void SelectionDAGBuilder::visitPHI(const PHINode &) { 914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 915 } 916 917 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 918 // Note: this doesn't use InstVisitor, because it has to work with 919 // ConstantExpr's in addition to instructions. 920 switch (Opcode) { 921 default: llvm_unreachable("Unknown instruction type encountered!"); 922 // Build the switch statement using the Instruction.def file. 923 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 924 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 925 #include "llvm/IR/Instruction.def" 926 } 927 } 928 929 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 930 // generate the debug data structures now that we've seen its definition. 931 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 932 SDValue Val) { 933 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 934 if (DDI.getDI()) { 935 const DbgValueInst *DI = DDI.getDI(); 936 DebugLoc dl = DDI.getdl(); 937 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 938 DILocalVariable *Variable = DI->getVariable(); 939 DIExpression *Expr = DI->getExpression(); 940 assert(Variable->isValidLocationForIntrinsic(dl) && 941 "Expected inlined-at fields to agree"); 942 uint64_t Offset = DI->getOffset(); 943 // A dbg.value for an alloca is always indirect. 944 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 945 SDDbgValue *SDV; 946 if (Val.getNode()) { 947 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect, 948 Val)) { 949 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(), 950 IsIndirect, Offset, dl, DbgSDNodeOrder); 951 DAG.AddDbgValue(SDV, Val.getNode(), false); 952 } 953 } else 954 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 955 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 956 } 957 } 958 959 /// getCopyFromRegs - If there was virtual register allocated for the value V 960 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 961 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 962 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 963 SDValue Result; 964 965 if (It != FuncInfo.ValueMap.end()) { 966 unsigned InReg = It->second; 967 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg, 968 Ty); 969 SDValue Chain = DAG.getEntryNode(); 970 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 971 resolveDanglingDebugInfo(V, Result); 972 } 973 974 return Result; 975 } 976 977 /// getValue - Return an SDValue for the given Value. 978 SDValue SelectionDAGBuilder::getValue(const Value *V) { 979 // If we already have an SDValue for this value, use it. It's important 980 // to do this first, so that we don't create a CopyFromReg if we already 981 // have a regular SDValue. 982 SDValue &N = NodeMap[V]; 983 if (N.getNode()) return N; 984 985 // If there's a virtual register allocated and initialized for this 986 // value, use it. 987 SDValue copyFromReg = getCopyFromRegs(V, V->getType()); 988 if (copyFromReg.getNode()) { 989 return copyFromReg; 990 } 991 992 // Otherwise create a new SDValue and remember it. 993 SDValue Val = getValueImpl(V); 994 NodeMap[V] = Val; 995 resolveDanglingDebugInfo(V, Val); 996 return Val; 997 } 998 999 // Return true if SDValue exists for the given Value 1000 bool SelectionDAGBuilder::findValue(const Value *V) const { 1001 return (NodeMap.find(V) != NodeMap.end()) || 1002 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1003 } 1004 1005 /// getNonRegisterValue - Return an SDValue for the given Value, but 1006 /// don't look in FuncInfo.ValueMap for a virtual register. 1007 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1008 // If we already have an SDValue for this value, use it. 1009 SDValue &N = NodeMap[V]; 1010 if (N.getNode()) { 1011 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1012 // Remove the debug location from the node as the node is about to be used 1013 // in a location which may differ from the original debug location. This 1014 // is relevant to Constant and ConstantFP nodes because they can appear 1015 // as constant expressions inside PHI nodes. 1016 N->setDebugLoc(DebugLoc()); 1017 } 1018 return N; 1019 } 1020 1021 // Otherwise create a new SDValue and remember it. 1022 SDValue Val = getValueImpl(V); 1023 NodeMap[V] = Val; 1024 resolveDanglingDebugInfo(V, Val); 1025 return Val; 1026 } 1027 1028 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1029 /// Create an SDValue for the given value. 1030 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1031 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1032 1033 if (const Constant *C = dyn_cast<Constant>(V)) { 1034 EVT VT = TLI.getValueType(V->getType(), true); 1035 1036 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1037 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1038 1039 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1040 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1041 1042 if (isa<ConstantPointerNull>(C)) { 1043 unsigned AS = V->getType()->getPointerAddressSpace(); 1044 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS)); 1045 } 1046 1047 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1048 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1049 1050 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1051 return DAG.getUNDEF(VT); 1052 1053 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1054 visit(CE->getOpcode(), *CE); 1055 SDValue N1 = NodeMap[V]; 1056 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1057 return N1; 1058 } 1059 1060 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1061 SmallVector<SDValue, 4> Constants; 1062 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1063 OI != OE; ++OI) { 1064 SDNode *Val = getValue(*OI).getNode(); 1065 // If the operand is an empty aggregate, there are no values. 1066 if (!Val) continue; 1067 // Add each leaf value from the operand to the Constants list 1068 // to form a flattened list of all the values. 1069 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1070 Constants.push_back(SDValue(Val, i)); 1071 } 1072 1073 return DAG.getMergeValues(Constants, getCurSDLoc()); 1074 } 1075 1076 if (const ConstantDataSequential *CDS = 1077 dyn_cast<ConstantDataSequential>(C)) { 1078 SmallVector<SDValue, 4> Ops; 1079 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1080 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1081 // Add each leaf value from the operand to the Constants list 1082 // to form a flattened list of all the values. 1083 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1084 Ops.push_back(SDValue(Val, i)); 1085 } 1086 1087 if (isa<ArrayType>(CDS->getType())) 1088 return DAG.getMergeValues(Ops, getCurSDLoc()); 1089 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1090 VT, Ops); 1091 } 1092 1093 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1094 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1095 "Unknown struct or array constant!"); 1096 1097 SmallVector<EVT, 4> ValueVTs; 1098 ComputeValueVTs(TLI, C->getType(), ValueVTs); 1099 unsigned NumElts = ValueVTs.size(); 1100 if (NumElts == 0) 1101 return SDValue(); // empty struct 1102 SmallVector<SDValue, 4> Constants(NumElts); 1103 for (unsigned i = 0; i != NumElts; ++i) { 1104 EVT EltVT = ValueVTs[i]; 1105 if (isa<UndefValue>(C)) 1106 Constants[i] = DAG.getUNDEF(EltVT); 1107 else if (EltVT.isFloatingPoint()) 1108 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1109 else 1110 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1111 } 1112 1113 return DAG.getMergeValues(Constants, getCurSDLoc()); 1114 } 1115 1116 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1117 return DAG.getBlockAddress(BA, VT); 1118 1119 VectorType *VecTy = cast<VectorType>(V->getType()); 1120 unsigned NumElements = VecTy->getNumElements(); 1121 1122 // Now that we know the number and type of the elements, get that number of 1123 // elements into the Ops array based on what kind of constant it is. 1124 SmallVector<SDValue, 16> Ops; 1125 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1126 for (unsigned i = 0; i != NumElements; ++i) 1127 Ops.push_back(getValue(CV->getOperand(i))); 1128 } else { 1129 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1130 EVT EltVT = TLI.getValueType(VecTy->getElementType()); 1131 1132 SDValue Op; 1133 if (EltVT.isFloatingPoint()) 1134 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1135 else 1136 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1137 Ops.assign(NumElements, Op); 1138 } 1139 1140 // Create a BUILD_VECTOR node. 1141 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1142 } 1143 1144 // If this is a static alloca, generate it as the frameindex instead of 1145 // computation. 1146 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1147 DenseMap<const AllocaInst*, int>::iterator SI = 1148 FuncInfo.StaticAllocaMap.find(AI); 1149 if (SI != FuncInfo.StaticAllocaMap.end()) 1150 return DAG.getFrameIndex(SI->second, TLI.getPointerTy()); 1151 } 1152 1153 // If this is an instruction which fast-isel has deferred, select it now. 1154 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1155 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1156 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType()); 1157 SDValue Chain = DAG.getEntryNode(); 1158 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1159 } 1160 1161 llvm_unreachable("Can't get register for value!"); 1162 } 1163 1164 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1165 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1166 SDValue Chain = getControlRoot(); 1167 SmallVector<ISD::OutputArg, 8> Outs; 1168 SmallVector<SDValue, 8> OutVals; 1169 1170 if (!FuncInfo.CanLowerReturn) { 1171 unsigned DemoteReg = FuncInfo.DemoteRegister; 1172 const Function *F = I.getParent()->getParent(); 1173 1174 // Emit a store of the return value through the virtual register. 1175 // Leave Outs empty so that LowerReturn won't try to load return 1176 // registers the usual way. 1177 SmallVector<EVT, 1> PtrValueVTs; 1178 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()), 1179 PtrValueVTs); 1180 1181 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1182 SDValue RetOp = getValue(I.getOperand(0)); 1183 1184 SmallVector<EVT, 4> ValueVTs; 1185 SmallVector<uint64_t, 4> Offsets; 1186 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1187 unsigned NumValues = ValueVTs.size(); 1188 1189 SmallVector<SDValue, 4> Chains(NumValues); 1190 for (unsigned i = 0; i != NumValues; ++i) { 1191 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1192 RetPtr.getValueType(), RetPtr, 1193 DAG.getIntPtrConstant(Offsets[i], 1194 getCurSDLoc())); 1195 Chains[i] = 1196 DAG.getStore(Chain, getCurSDLoc(), 1197 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1198 // FIXME: better loc info would be nice. 1199 Add, MachinePointerInfo(), false, false, 0); 1200 } 1201 1202 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1203 MVT::Other, Chains); 1204 } else if (I.getNumOperands() != 0) { 1205 SmallVector<EVT, 4> ValueVTs; 1206 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs); 1207 unsigned NumValues = ValueVTs.size(); 1208 if (NumValues) { 1209 SDValue RetOp = getValue(I.getOperand(0)); 1210 1211 const Function *F = I.getParent()->getParent(); 1212 1213 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1214 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1215 Attribute::SExt)) 1216 ExtendKind = ISD::SIGN_EXTEND; 1217 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1218 Attribute::ZExt)) 1219 ExtendKind = ISD::ZERO_EXTEND; 1220 1221 LLVMContext &Context = F->getContext(); 1222 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1223 Attribute::InReg); 1224 1225 for (unsigned j = 0; j != NumValues; ++j) { 1226 EVT VT = ValueVTs[j]; 1227 1228 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1229 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind); 1230 1231 unsigned NumParts = TLI.getNumRegisters(Context, VT); 1232 MVT PartVT = TLI.getRegisterType(Context, VT); 1233 SmallVector<SDValue, 4> Parts(NumParts); 1234 getCopyToParts(DAG, getCurSDLoc(), 1235 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1236 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1237 1238 // 'inreg' on function refers to return value 1239 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1240 if (RetInReg) 1241 Flags.setInReg(); 1242 1243 // Propagate extension type if any 1244 if (ExtendKind == ISD::SIGN_EXTEND) 1245 Flags.setSExt(); 1246 else if (ExtendKind == ISD::ZERO_EXTEND) 1247 Flags.setZExt(); 1248 1249 for (unsigned i = 0; i < NumParts; ++i) { 1250 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1251 VT, /*isfixed=*/true, 0, 0)); 1252 OutVals.push_back(Parts[i]); 1253 } 1254 } 1255 } 1256 } 1257 1258 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1259 CallingConv::ID CallConv = 1260 DAG.getMachineFunction().getFunction()->getCallingConv(); 1261 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1262 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1263 1264 // Verify that the target's LowerReturn behaved as expected. 1265 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1266 "LowerReturn didn't return a valid chain!"); 1267 1268 // Update the DAG with the new chain value resulting from return lowering. 1269 DAG.setRoot(Chain); 1270 } 1271 1272 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1273 /// created for it, emit nodes to copy the value into the virtual 1274 /// registers. 1275 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1276 // Skip empty types 1277 if (V->getType()->isEmptyTy()) 1278 return; 1279 1280 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1281 if (VMI != FuncInfo.ValueMap.end()) { 1282 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1283 CopyValueToVirtualRegister(V, VMI->second); 1284 } 1285 } 1286 1287 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1288 /// the current basic block, add it to ValueMap now so that we'll get a 1289 /// CopyTo/FromReg. 1290 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1291 // No need to export constants. 1292 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1293 1294 // Already exported? 1295 if (FuncInfo.isExportedInst(V)) return; 1296 1297 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1298 CopyValueToVirtualRegister(V, Reg); 1299 } 1300 1301 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1302 const BasicBlock *FromBB) { 1303 // The operands of the setcc have to be in this block. We don't know 1304 // how to export them from some other block. 1305 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1306 // Can export from current BB. 1307 if (VI->getParent() == FromBB) 1308 return true; 1309 1310 // Is already exported, noop. 1311 return FuncInfo.isExportedInst(V); 1312 } 1313 1314 // If this is an argument, we can export it if the BB is the entry block or 1315 // if it is already exported. 1316 if (isa<Argument>(V)) { 1317 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1318 return true; 1319 1320 // Otherwise, can only export this if it is already exported. 1321 return FuncInfo.isExportedInst(V); 1322 } 1323 1324 // Otherwise, constants can always be exported. 1325 return true; 1326 } 1327 1328 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1329 uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src, 1330 const MachineBasicBlock *Dst) const { 1331 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1332 if (!BPI) 1333 return 0; 1334 const BasicBlock *SrcBB = Src->getBasicBlock(); 1335 const BasicBlock *DstBB = Dst->getBasicBlock(); 1336 return BPI->getEdgeWeight(SrcBB, DstBB); 1337 } 1338 1339 void SelectionDAGBuilder:: 1340 addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst, 1341 uint32_t Weight /* = 0 */) { 1342 if (!Weight) 1343 Weight = getEdgeWeight(Src, Dst); 1344 Src->addSuccessor(Dst, Weight); 1345 } 1346 1347 1348 static bool InBlock(const Value *V, const BasicBlock *BB) { 1349 if (const Instruction *I = dyn_cast<Instruction>(V)) 1350 return I->getParent() == BB; 1351 return true; 1352 } 1353 1354 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1355 /// This function emits a branch and is used at the leaves of an OR or an 1356 /// AND operator tree. 1357 /// 1358 void 1359 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1360 MachineBasicBlock *TBB, 1361 MachineBasicBlock *FBB, 1362 MachineBasicBlock *CurBB, 1363 MachineBasicBlock *SwitchBB, 1364 uint32_t TWeight, 1365 uint32_t FWeight) { 1366 const BasicBlock *BB = CurBB->getBasicBlock(); 1367 1368 // If the leaf of the tree is a comparison, merge the condition into 1369 // the caseblock. 1370 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1371 // The operands of the cmp have to be in this block. We don't know 1372 // how to export them from some other block. If this is the first block 1373 // of the sequence, no exporting is needed. 1374 if (CurBB == SwitchBB || 1375 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1376 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1377 ISD::CondCode Condition; 1378 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1379 Condition = getICmpCondCode(IC->getPredicate()); 1380 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) { 1381 Condition = getFCmpCondCode(FC->getPredicate()); 1382 if (TM.Options.NoNaNsFPMath) 1383 Condition = getFCmpCodeWithoutNaN(Condition); 1384 } else { 1385 (void)Condition; // silence warning. 1386 llvm_unreachable("Unknown compare instruction"); 1387 } 1388 1389 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1390 TBB, FBB, CurBB, TWeight, FWeight); 1391 SwitchCases.push_back(CB); 1392 return; 1393 } 1394 } 1395 1396 // Create a CaseBlock record representing this branch. 1397 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1398 nullptr, TBB, FBB, CurBB, TWeight, FWeight); 1399 SwitchCases.push_back(CB); 1400 } 1401 1402 /// Scale down both weights to fit into uint32_t. 1403 static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) { 1404 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse; 1405 uint32_t Scale = (NewMax / UINT32_MAX) + 1; 1406 NewTrue = NewTrue / Scale; 1407 NewFalse = NewFalse / Scale; 1408 } 1409 1410 /// FindMergedConditions - If Cond is an expression like 1411 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1412 MachineBasicBlock *TBB, 1413 MachineBasicBlock *FBB, 1414 MachineBasicBlock *CurBB, 1415 MachineBasicBlock *SwitchBB, 1416 unsigned Opc, uint32_t TWeight, 1417 uint32_t FWeight) { 1418 // If this node is not part of the or/and tree, emit it as a branch. 1419 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1420 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1421 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1422 BOp->getParent() != CurBB->getBasicBlock() || 1423 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1424 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1425 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1426 TWeight, FWeight); 1427 return; 1428 } 1429 1430 // Create TmpBB after CurBB. 1431 MachineFunction::iterator BBI = CurBB; 1432 MachineFunction &MF = DAG.getMachineFunction(); 1433 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1434 CurBB->getParent()->insert(++BBI, TmpBB); 1435 1436 if (Opc == Instruction::Or) { 1437 // Codegen X | Y as: 1438 // BB1: 1439 // jmp_if_X TBB 1440 // jmp TmpBB 1441 // TmpBB: 1442 // jmp_if_Y TBB 1443 // jmp FBB 1444 // 1445 1446 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1447 // The requirement is that 1448 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1449 // = TrueProb for original BB. 1450 // Assuming the original weights are A and B, one choice is to set BB1's 1451 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice 1452 // assumes that 1453 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1454 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1455 // TmpBB, but the math is more complicated. 1456 1457 uint64_t NewTrueWeight = TWeight; 1458 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight; 1459 ScaleWeights(NewTrueWeight, NewFalseWeight); 1460 // Emit the LHS condition. 1461 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1462 NewTrueWeight, NewFalseWeight); 1463 1464 NewTrueWeight = TWeight; 1465 NewFalseWeight = 2 * (uint64_t)FWeight; 1466 ScaleWeights(NewTrueWeight, NewFalseWeight); 1467 // Emit the RHS condition into TmpBB. 1468 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1469 NewTrueWeight, NewFalseWeight); 1470 } else { 1471 assert(Opc == Instruction::And && "Unknown merge op!"); 1472 // Codegen X & Y as: 1473 // BB1: 1474 // jmp_if_X TmpBB 1475 // jmp FBB 1476 // TmpBB: 1477 // jmp_if_Y TBB 1478 // jmp FBB 1479 // 1480 // This requires creation of TmpBB after CurBB. 1481 1482 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1483 // The requirement is that 1484 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1485 // = FalseProb for original BB. 1486 // Assuming the original weights are A and B, one choice is to set BB1's 1487 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice 1488 // assumes that 1489 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB. 1490 1491 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight; 1492 uint64_t NewFalseWeight = FWeight; 1493 ScaleWeights(NewTrueWeight, NewFalseWeight); 1494 // Emit the LHS condition. 1495 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1496 NewTrueWeight, NewFalseWeight); 1497 1498 NewTrueWeight = 2 * (uint64_t)TWeight; 1499 NewFalseWeight = FWeight; 1500 ScaleWeights(NewTrueWeight, NewFalseWeight); 1501 // Emit the RHS condition into TmpBB. 1502 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1503 NewTrueWeight, NewFalseWeight); 1504 } 1505 } 1506 1507 /// If the set of cases should be emitted as a series of branches, return true. 1508 /// If we should emit this as a bunch of and/or'd together conditions, return 1509 /// false. 1510 bool 1511 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1512 if (Cases.size() != 2) return true; 1513 1514 // If this is two comparisons of the same values or'd or and'd together, they 1515 // will get folded into a single comparison, so don't emit two blocks. 1516 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1517 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1518 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1519 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1520 return false; 1521 } 1522 1523 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1524 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1525 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1526 Cases[0].CC == Cases[1].CC && 1527 isa<Constant>(Cases[0].CmpRHS) && 1528 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1529 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1530 return false; 1531 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1532 return false; 1533 } 1534 1535 return true; 1536 } 1537 1538 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1539 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1540 1541 // Update machine-CFG edges. 1542 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1543 1544 if (I.isUnconditional()) { 1545 // Update machine-CFG edges. 1546 BrMBB->addSuccessor(Succ0MBB); 1547 1548 // If this is not a fall-through branch or optimizations are switched off, 1549 // emit the branch. 1550 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 1551 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1552 MVT::Other, getControlRoot(), 1553 DAG.getBasicBlock(Succ0MBB))); 1554 1555 return; 1556 } 1557 1558 // If this condition is one of the special cases we handle, do special stuff 1559 // now. 1560 const Value *CondVal = I.getCondition(); 1561 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1562 1563 // If this is a series of conditions that are or'd or and'd together, emit 1564 // this as a sequence of branches instead of setcc's with and/or operations. 1565 // As long as jumps are not expensive, this should improve performance. 1566 // For example, instead of something like: 1567 // cmp A, B 1568 // C = seteq 1569 // cmp D, E 1570 // F = setle 1571 // or C, F 1572 // jnz foo 1573 // Emit: 1574 // cmp A, B 1575 // je foo 1576 // cmp D, E 1577 // jle foo 1578 // 1579 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1580 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && 1581 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And || 1582 BOp->getOpcode() == Instruction::Or)) { 1583 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1584 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB), 1585 getEdgeWeight(BrMBB, Succ1MBB)); 1586 // If the compares in later blocks need to use values not currently 1587 // exported from this block, export them now. This block should always 1588 // be the first entry. 1589 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1590 1591 // Allow some cases to be rejected. 1592 if (ShouldEmitAsBranches(SwitchCases)) { 1593 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1594 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1595 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1596 } 1597 1598 // Emit the branch for this block. 1599 visitSwitchCase(SwitchCases[0], BrMBB); 1600 SwitchCases.erase(SwitchCases.begin()); 1601 return; 1602 } 1603 1604 // Okay, we decided not to do this, remove any inserted MBB's and clear 1605 // SwitchCases. 1606 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1607 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1608 1609 SwitchCases.clear(); 1610 } 1611 } 1612 1613 // Create a CaseBlock record representing this branch. 1614 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1615 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1616 1617 // Use visitSwitchCase to actually insert the fast branch sequence for this 1618 // cond branch. 1619 visitSwitchCase(CB, BrMBB); 1620 } 1621 1622 /// visitSwitchCase - Emits the necessary code to represent a single node in 1623 /// the binary search tree resulting from lowering a switch instruction. 1624 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1625 MachineBasicBlock *SwitchBB) { 1626 SDValue Cond; 1627 SDValue CondLHS = getValue(CB.CmpLHS); 1628 SDLoc dl = getCurSDLoc(); 1629 1630 // Build the setcc now. 1631 if (!CB.CmpMHS) { 1632 // Fold "(X == true)" to X and "(X == false)" to !X to 1633 // handle common cases produced by branch lowering. 1634 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1635 CB.CC == ISD::SETEQ) 1636 Cond = CondLHS; 1637 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1638 CB.CC == ISD::SETEQ) { 1639 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 1640 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1641 } else 1642 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1643 } else { 1644 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1645 1646 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1647 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1648 1649 SDValue CmpOp = getValue(CB.CmpMHS); 1650 EVT VT = CmpOp.getValueType(); 1651 1652 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1653 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 1654 ISD::SETLE); 1655 } else { 1656 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1657 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 1658 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1659 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 1660 } 1661 } 1662 1663 // Update successor info 1664 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight); 1665 // TrueBB and FalseBB are always different unless the incoming IR is 1666 // degenerate. This only happens when running llc on weird IR. 1667 if (CB.TrueBB != CB.FalseBB) 1668 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight); 1669 1670 // If the lhs block is the next block, invert the condition so that we can 1671 // fall through to the lhs instead of the rhs block. 1672 if (CB.TrueBB == NextBlock(SwitchBB)) { 1673 std::swap(CB.TrueBB, CB.FalseBB); 1674 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 1675 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1676 } 1677 1678 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1679 MVT::Other, getControlRoot(), Cond, 1680 DAG.getBasicBlock(CB.TrueBB)); 1681 1682 // Insert the false branch. Do this even if it's a fall through branch, 1683 // this makes it easier to do DAG optimizations which require inverting 1684 // the branch condition. 1685 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1686 DAG.getBasicBlock(CB.FalseBB)); 1687 1688 DAG.setRoot(BrCond); 1689 } 1690 1691 /// visitJumpTable - Emit JumpTable node in the current MBB 1692 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1693 // Emit the code for the jump table 1694 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1695 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(); 1696 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1697 JT.Reg, PTy); 1698 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1699 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1700 MVT::Other, Index.getValue(1), 1701 Table, Index); 1702 DAG.setRoot(BrJumpTable); 1703 } 1704 1705 /// visitJumpTableHeader - This function emits necessary code to produce index 1706 /// in the JumpTable from switch case. 1707 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1708 JumpTableHeader &JTH, 1709 MachineBasicBlock *SwitchBB) { 1710 SDLoc dl = getCurSDLoc(); 1711 1712 // Subtract the lowest switch case value from the value being switched on and 1713 // conditional branch to default mbb if the result is greater than the 1714 // difference between smallest and largest cases. 1715 SDValue SwitchOp = getValue(JTH.SValue); 1716 EVT VT = SwitchOp.getValueType(); 1717 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1718 DAG.getConstant(JTH.First, dl, VT)); 1719 1720 // The SDNode we just created, which holds the value being switched on minus 1721 // the smallest case value, needs to be copied to a virtual register so it 1722 // can be used as an index into the jump table in a subsequent basic block. 1723 // This value may be smaller or larger than the target's pointer type, and 1724 // therefore require extension or truncating. 1725 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1726 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy()); 1727 1728 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy()); 1729 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 1730 JumpTableReg, SwitchOp); 1731 JT.Reg = JumpTableReg; 1732 1733 // Emit the range check for the jump table, and branch to the default block 1734 // for the switch statement if the value being switched on exceeds the largest 1735 // case in the switch. 1736 SDValue CMP = 1737 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), 1738 Sub.getValueType()), 1739 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), 1740 ISD::SETUGT); 1741 1742 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1743 MVT::Other, CopyTo, CMP, 1744 DAG.getBasicBlock(JT.Default)); 1745 1746 // Avoid emitting unnecessary branches to the next block. 1747 if (JT.MBB != NextBlock(SwitchBB)) 1748 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1749 DAG.getBasicBlock(JT.MBB)); 1750 1751 DAG.setRoot(BrCond); 1752 } 1753 1754 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1755 /// tail spliced into a stack protector check success bb. 1756 /// 1757 /// For a high level explanation of how this fits into the stack protector 1758 /// generation see the comment on the declaration of class 1759 /// StackProtectorDescriptor. 1760 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1761 MachineBasicBlock *ParentBB) { 1762 1763 // First create the loads to the guard/stack slot for the comparison. 1764 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1765 EVT PtrTy = TLI.getPointerTy(); 1766 1767 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1768 int FI = MFI->getStackProtectorIndex(); 1769 1770 const Value *IRGuard = SPD.getGuard(); 1771 SDValue GuardPtr = getValue(IRGuard); 1772 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1773 1774 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType()); 1775 1776 SDValue Guard; 1777 SDLoc dl = getCurSDLoc(); 1778 1779 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the 1780 // guard value from the virtual register holding the value. Otherwise, emit a 1781 // volatile load to retrieve the stack guard value. 1782 unsigned GuardReg = SPD.getGuardReg(); 1783 1784 if (GuardReg && TLI.useLoadStackGuardNode()) 1785 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg, 1786 PtrTy); 1787 else 1788 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1789 GuardPtr, MachinePointerInfo(IRGuard, 0), 1790 true, false, false, Align); 1791 1792 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1793 StackSlotPtr, 1794 MachinePointerInfo::getFixedStack(FI), 1795 true, false, false, Align); 1796 1797 // Perform the comparison via a subtract/getsetcc. 1798 EVT VT = Guard.getValueType(); 1799 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot); 1800 1801 SDValue Cmp = 1802 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), 1803 Sub.getValueType()), 1804 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 1805 1806 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1807 // branch to failure MBB. 1808 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1809 MVT::Other, StackSlot.getOperand(0), 1810 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1811 // Otherwise branch to success MBB. 1812 SDValue Br = DAG.getNode(ISD::BR, dl, 1813 MVT::Other, BrCond, 1814 DAG.getBasicBlock(SPD.getSuccessMBB())); 1815 1816 DAG.setRoot(Br); 1817 } 1818 1819 /// Codegen the failure basic block for a stack protector check. 1820 /// 1821 /// A failure stack protector machine basic block consists simply of a call to 1822 /// __stack_chk_fail(). 1823 /// 1824 /// For a high level explanation of how this fits into the stack protector 1825 /// generation see the comment on the declaration of class 1826 /// StackProtectorDescriptor. 1827 void 1828 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1829 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1830 SDValue Chain = 1831 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 1832 nullptr, 0, false, getCurSDLoc(), false, false).second; 1833 DAG.setRoot(Chain); 1834 } 1835 1836 /// visitBitTestHeader - This function emits necessary code to produce value 1837 /// suitable for "bit tests" 1838 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1839 MachineBasicBlock *SwitchBB) { 1840 SDLoc dl = getCurSDLoc(); 1841 1842 // Subtract the minimum value 1843 SDValue SwitchOp = getValue(B.SValue); 1844 EVT VT = SwitchOp.getValueType(); 1845 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1846 DAG.getConstant(B.First, dl, VT)); 1847 1848 // Check range 1849 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1850 SDValue RangeCmp = 1851 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), 1852 Sub.getValueType()), 1853 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 1854 1855 // Determine the type of the test operands. 1856 bool UsePtrType = false; 1857 if (!TLI.isTypeLegal(VT)) 1858 UsePtrType = true; 1859 else { 1860 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 1861 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 1862 // Switch table case range are encoded into series of masks. 1863 // Just use pointer type, it's guaranteed to fit. 1864 UsePtrType = true; 1865 break; 1866 } 1867 } 1868 if (UsePtrType) { 1869 VT = TLI.getPointerTy(); 1870 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 1871 } 1872 1873 B.RegVT = VT.getSimpleVT(); 1874 B.Reg = FuncInfo.CreateReg(B.RegVT); 1875 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 1876 1877 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 1878 1879 addSuccessorWithWeight(SwitchBB, B.Default); 1880 addSuccessorWithWeight(SwitchBB, MBB); 1881 1882 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 1883 MVT::Other, CopyTo, RangeCmp, 1884 DAG.getBasicBlock(B.Default)); 1885 1886 // Avoid emitting unnecessary branches to the next block. 1887 if (MBB != NextBlock(SwitchBB)) 1888 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 1889 DAG.getBasicBlock(MBB)); 1890 1891 DAG.setRoot(BrRange); 1892 } 1893 1894 /// visitBitTestCase - this function produces one "bit test" 1895 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 1896 MachineBasicBlock* NextMBB, 1897 uint32_t BranchWeightToNext, 1898 unsigned Reg, 1899 BitTestCase &B, 1900 MachineBasicBlock *SwitchBB) { 1901 SDLoc dl = getCurSDLoc(); 1902 MVT VT = BB.RegVT; 1903 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 1904 SDValue Cmp; 1905 unsigned PopCount = countPopulation(B.Mask); 1906 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1907 if (PopCount == 1) { 1908 // Testing for a single bit; just compare the shift count with what it 1909 // would need to be to shift a 1 bit in that position. 1910 Cmp = DAG.getSetCC( 1911 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp, 1912 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ); 1913 } else if (PopCount == BB.Range) { 1914 // There is only one zero bit in the range, test for it directly. 1915 Cmp = DAG.getSetCC( 1916 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp, 1917 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE); 1918 } else { 1919 // Make desired shift 1920 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 1921 DAG.getConstant(1, dl, VT), ShiftOp); 1922 1923 // Emit bit tests and jumps 1924 SDValue AndOp = DAG.getNode(ISD::AND, dl, 1925 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 1926 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp, 1927 DAG.getConstant(0, dl, VT), ISD::SETNE); 1928 } 1929 1930 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight. 1931 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight); 1932 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext. 1933 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext); 1934 1935 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 1936 MVT::Other, getControlRoot(), 1937 Cmp, DAG.getBasicBlock(B.TargetBB)); 1938 1939 // Avoid emitting unnecessary branches to the next block. 1940 if (NextMBB != NextBlock(SwitchBB)) 1941 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 1942 DAG.getBasicBlock(NextMBB)); 1943 1944 DAG.setRoot(BrAnd); 1945 } 1946 1947 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 1948 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 1949 1950 // Retrieve successors. 1951 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 1952 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)]; 1953 1954 const Value *Callee(I.getCalledValue()); 1955 const Function *Fn = dyn_cast<Function>(Callee); 1956 if (isa<InlineAsm>(Callee)) 1957 visitInlineAsm(&I); 1958 else if (Fn && Fn->isIntrinsic()) { 1959 switch (Fn->getIntrinsicID()) { 1960 default: 1961 llvm_unreachable("Cannot invoke this intrinsic"); 1962 case Intrinsic::donothing: 1963 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 1964 break; 1965 case Intrinsic::experimental_patchpoint_void: 1966 case Intrinsic::experimental_patchpoint_i64: 1967 visitPatchpoint(&I, LandingPad); 1968 break; 1969 case Intrinsic::experimental_gc_statepoint: 1970 LowerStatepoint(ImmutableStatepoint(&I), LandingPad); 1971 break; 1972 } 1973 } else 1974 LowerCallTo(&I, getValue(Callee), false, LandingPad); 1975 1976 // If the value of the invoke is used outside of its defining block, make it 1977 // available as a virtual register. 1978 // We already took care of the exported value for the statepoint instruction 1979 // during call to the LowerStatepoint. 1980 if (!isStatepoint(I)) { 1981 CopyToExportRegsIfNeeded(&I); 1982 } 1983 1984 // Update successor info 1985 addSuccessorWithWeight(InvokeMBB, Return); 1986 addSuccessorWithWeight(InvokeMBB, LandingPad); 1987 1988 // Drop into normal successor. 1989 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1990 MVT::Other, getControlRoot(), 1991 DAG.getBasicBlock(Return))); 1992 } 1993 1994 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 1995 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 1996 } 1997 1998 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 1999 assert(FuncInfo.MBB->isLandingPad() && 2000 "Call to landingpad not in landing pad!"); 2001 2002 MachineBasicBlock *MBB = FuncInfo.MBB; 2003 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2004 AddLandingPadInfo(LP, MMI, MBB); 2005 2006 // If there aren't registers to copy the values into (e.g., during SjLj 2007 // exceptions), then don't bother to create these DAG nodes. 2008 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2009 if (TLI.getExceptionPointerRegister() == 0 && 2010 TLI.getExceptionSelectorRegister() == 0) 2011 return; 2012 2013 SmallVector<EVT, 2> ValueVTs; 2014 SDLoc dl = getCurSDLoc(); 2015 ComputeValueVTs(TLI, LP.getType(), ValueVTs); 2016 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2017 2018 // Get the two live-in registers as SDValues. The physregs have already been 2019 // copied into virtual registers. 2020 SDValue Ops[2]; 2021 if (FuncInfo.ExceptionPointerVirtReg) { 2022 Ops[0] = DAG.getZExtOrTrunc( 2023 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2024 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()), 2025 dl, ValueVTs[0]); 2026 } else { 2027 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy()); 2028 } 2029 Ops[1] = DAG.getZExtOrTrunc( 2030 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2031 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()), 2032 dl, ValueVTs[1]); 2033 2034 // Merge into one. 2035 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2036 DAG.getVTList(ValueVTs), Ops); 2037 setValue(&LP, Res); 2038 } 2039 2040 unsigned 2041 SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV, 2042 MachineBasicBlock *LPadBB) { 2043 SDValue Chain = getControlRoot(); 2044 SDLoc dl = getCurSDLoc(); 2045 2046 // Get the typeid that we will dispatch on later. 2047 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2048 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy()); 2049 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC); 2050 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV); 2051 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy()); 2052 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel); 2053 2054 // Branch to the main landing pad block. 2055 MachineBasicBlock *ClauseMBB = FuncInfo.MBB; 2056 ClauseMBB->addSuccessor(LPadBB); 2057 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain, 2058 DAG.getBasicBlock(LPadBB))); 2059 return VReg; 2060 } 2061 2062 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) { 2063 #ifndef NDEBUG 2064 for (const CaseCluster &CC : Clusters) 2065 assert(CC.Low == CC.High && "Input clusters must be single-case"); 2066 #endif 2067 2068 std::sort(Clusters.begin(), Clusters.end(), 2069 [](const CaseCluster &a, const CaseCluster &b) { 2070 return a.Low->getValue().slt(b.Low->getValue()); 2071 }); 2072 2073 // Merge adjacent clusters with the same destination. 2074 const unsigned N = Clusters.size(); 2075 unsigned DstIndex = 0; 2076 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) { 2077 CaseCluster &CC = Clusters[SrcIndex]; 2078 const ConstantInt *CaseVal = CC.Low; 2079 MachineBasicBlock *Succ = CC.MBB; 2080 2081 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ && 2082 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) { 2083 // If this case has the same successor and is a neighbour, merge it into 2084 // the previous cluster. 2085 Clusters[DstIndex - 1].High = CaseVal; 2086 Clusters[DstIndex - 1].Weight += CC.Weight; 2087 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!"); 2088 } else { 2089 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex], 2090 sizeof(Clusters[SrcIndex])); 2091 } 2092 } 2093 Clusters.resize(DstIndex); 2094 } 2095 2096 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2097 MachineBasicBlock *Last) { 2098 // Update JTCases. 2099 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2100 if (JTCases[i].first.HeaderBB == First) 2101 JTCases[i].first.HeaderBB = Last; 2102 2103 // Update BitTestCases. 2104 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2105 if (BitTestCases[i].Parent == First) 2106 BitTestCases[i].Parent = Last; 2107 } 2108 2109 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2110 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2111 2112 // Update machine-CFG edges with unique successors. 2113 SmallSet<BasicBlock*, 32> Done; 2114 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2115 BasicBlock *BB = I.getSuccessor(i); 2116 bool Inserted = Done.insert(BB).second; 2117 if (!Inserted) 2118 continue; 2119 2120 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2121 addSuccessorWithWeight(IndirectBrMBB, Succ); 2122 } 2123 2124 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2125 MVT::Other, getControlRoot(), 2126 getValue(I.getAddress()))); 2127 } 2128 2129 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2130 if (DAG.getTarget().Options.TrapUnreachable) 2131 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2132 } 2133 2134 void SelectionDAGBuilder::visitFSub(const User &I) { 2135 // -0.0 - X --> fneg 2136 Type *Ty = I.getType(); 2137 if (isa<Constant>(I.getOperand(0)) && 2138 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2139 SDValue Op2 = getValue(I.getOperand(1)); 2140 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2141 Op2.getValueType(), Op2)); 2142 return; 2143 } 2144 2145 visitBinary(I, ISD::FSUB); 2146 } 2147 2148 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2149 SDValue Op1 = getValue(I.getOperand(0)); 2150 SDValue Op2 = getValue(I.getOperand(1)); 2151 2152 bool nuw = false; 2153 bool nsw = false; 2154 bool exact = false; 2155 FastMathFlags FMF; 2156 2157 if (const OverflowingBinaryOperator *OFBinOp = 2158 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2159 nuw = OFBinOp->hasNoUnsignedWrap(); 2160 nsw = OFBinOp->hasNoSignedWrap(); 2161 } 2162 if (const PossiblyExactOperator *ExactOp = 2163 dyn_cast<const PossiblyExactOperator>(&I)) 2164 exact = ExactOp->isExact(); 2165 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I)) 2166 FMF = FPOp->getFastMathFlags(); 2167 2168 SDNodeFlags Flags; 2169 Flags.setExact(exact); 2170 Flags.setNoSignedWrap(nsw); 2171 Flags.setNoUnsignedWrap(nuw); 2172 if (EnableFMFInDAG) { 2173 Flags.setAllowReciprocal(FMF.allowReciprocal()); 2174 Flags.setNoInfs(FMF.noInfs()); 2175 Flags.setNoNaNs(FMF.noNaNs()); 2176 Flags.setNoSignedZeros(FMF.noSignedZeros()); 2177 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra()); 2178 } 2179 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2180 Op1, Op2, &Flags); 2181 setValue(&I, BinNodeValue); 2182 } 2183 2184 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2185 SDValue Op1 = getValue(I.getOperand(0)); 2186 SDValue Op2 = getValue(I.getOperand(1)); 2187 2188 EVT ShiftTy = 2189 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType()); 2190 2191 // Coerce the shift amount to the right type if we can. 2192 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2193 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2194 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2195 SDLoc DL = getCurSDLoc(); 2196 2197 // If the operand is smaller than the shift count type, promote it. 2198 if (ShiftSize > Op2Size) 2199 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2200 2201 // If the operand is larger than the shift count type but the shift 2202 // count type has enough bits to represent any shift value, truncate 2203 // it now. This is a common case and it exposes the truncate to 2204 // optimization early. 2205 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2206 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2207 // Otherwise we'll need to temporarily settle for some other convenient 2208 // type. Type legalization will make adjustments once the shiftee is split. 2209 else 2210 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2211 } 2212 2213 bool nuw = false; 2214 bool nsw = false; 2215 bool exact = false; 2216 2217 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2218 2219 if (const OverflowingBinaryOperator *OFBinOp = 2220 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2221 nuw = OFBinOp->hasNoUnsignedWrap(); 2222 nsw = OFBinOp->hasNoSignedWrap(); 2223 } 2224 if (const PossiblyExactOperator *ExactOp = 2225 dyn_cast<const PossiblyExactOperator>(&I)) 2226 exact = ExactOp->isExact(); 2227 } 2228 SDNodeFlags Flags; 2229 Flags.setExact(exact); 2230 Flags.setNoSignedWrap(nsw); 2231 Flags.setNoUnsignedWrap(nuw); 2232 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2233 &Flags); 2234 setValue(&I, Res); 2235 } 2236 2237 void SelectionDAGBuilder::visitSDiv(const User &I) { 2238 SDValue Op1 = getValue(I.getOperand(0)); 2239 SDValue Op2 = getValue(I.getOperand(1)); 2240 2241 SDNodeFlags Flags; 2242 Flags.setExact(isa<PossiblyExactOperator>(&I) && 2243 cast<PossiblyExactOperator>(&I)->isExact()); 2244 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 2245 Op2, &Flags)); 2246 } 2247 2248 void SelectionDAGBuilder::visitICmp(const User &I) { 2249 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2250 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2251 predicate = IC->getPredicate(); 2252 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2253 predicate = ICmpInst::Predicate(IC->getPredicate()); 2254 SDValue Op1 = getValue(I.getOperand(0)); 2255 SDValue Op2 = getValue(I.getOperand(1)); 2256 ISD::CondCode Opcode = getICmpCondCode(predicate); 2257 2258 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2259 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2260 } 2261 2262 void SelectionDAGBuilder::visitFCmp(const User &I) { 2263 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2264 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2265 predicate = FC->getPredicate(); 2266 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2267 predicate = FCmpInst::Predicate(FC->getPredicate()); 2268 SDValue Op1 = getValue(I.getOperand(0)); 2269 SDValue Op2 = getValue(I.getOperand(1)); 2270 ISD::CondCode Condition = getFCmpCondCode(predicate); 2271 if (TM.Options.NoNaNsFPMath) 2272 Condition = getFCmpCodeWithoutNaN(Condition); 2273 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2274 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2275 } 2276 2277 void SelectionDAGBuilder::visitSelect(const User &I) { 2278 SmallVector<EVT, 4> ValueVTs; 2279 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs); 2280 unsigned NumValues = ValueVTs.size(); 2281 if (NumValues == 0) return; 2282 2283 SmallVector<SDValue, 4> Values(NumValues); 2284 SDValue Cond = getValue(I.getOperand(0)); 2285 SDValue LHSVal = getValue(I.getOperand(1)); 2286 SDValue RHSVal = getValue(I.getOperand(2)); 2287 auto BaseOps = {Cond}; 2288 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2289 ISD::VSELECT : ISD::SELECT; 2290 2291 // Min/max matching is only viable if all output VTs are the same. 2292 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) { 2293 Value *LHS, *RHS; 2294 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 2295 ISD::NodeType Opc = ISD::DELETED_NODE; 2296 switch (SPF) { 2297 case SPF_UMAX: Opc = ISD::UMAX; break; 2298 case SPF_UMIN: Opc = ISD::UMIN; break; 2299 case SPF_SMAX: Opc = ISD::SMAX; break; 2300 case SPF_SMIN: Opc = ISD::SMIN; break; 2301 default: break; 2302 } 2303 2304 EVT VT = ValueVTs[0]; 2305 LLVMContext &Ctx = *DAG.getContext(); 2306 auto &TLI = DAG.getTargetLoweringInfo(); 2307 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector) 2308 VT = TLI.getTypeToTransformTo(Ctx, VT); 2309 2310 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) && 2311 // If the underlying comparison instruction is used by any other instruction, 2312 // the consumed instructions won't be destroyed, so it is not profitable 2313 // to convert to a min/max. 2314 cast<SelectInst>(&I)->getCondition()->hasOneUse()) { 2315 OpCode = Opc; 2316 LHSVal = getValue(LHS); 2317 RHSVal = getValue(RHS); 2318 BaseOps = {}; 2319 } 2320 } 2321 2322 for (unsigned i = 0; i != NumValues; ++i) { 2323 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 2324 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 2325 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 2326 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2327 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i), 2328 Ops); 2329 } 2330 2331 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2332 DAG.getVTList(ValueVTs), Values)); 2333 } 2334 2335 void SelectionDAGBuilder::visitTrunc(const User &I) { 2336 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2337 SDValue N = getValue(I.getOperand(0)); 2338 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2339 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2340 } 2341 2342 void SelectionDAGBuilder::visitZExt(const User &I) { 2343 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2344 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2345 SDValue N = getValue(I.getOperand(0)); 2346 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2347 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2348 } 2349 2350 void SelectionDAGBuilder::visitSExt(const User &I) { 2351 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2352 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2353 SDValue N = getValue(I.getOperand(0)); 2354 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2355 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2356 } 2357 2358 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2359 // FPTrunc is never a no-op cast, no need to check 2360 SDValue N = getValue(I.getOperand(0)); 2361 SDLoc dl = getCurSDLoc(); 2362 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2363 EVT DestVT = TLI.getValueType(I.getType()); 2364 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 2365 DAG.getTargetConstant(0, dl, TLI.getPointerTy()))); 2366 } 2367 2368 void SelectionDAGBuilder::visitFPExt(const User &I) { 2369 // FPExt is never a no-op cast, no need to check 2370 SDValue N = getValue(I.getOperand(0)); 2371 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2372 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2373 } 2374 2375 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2376 // FPToUI is never a no-op cast, no need to check 2377 SDValue N = getValue(I.getOperand(0)); 2378 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2379 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2380 } 2381 2382 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2383 // FPToSI is never a no-op cast, no need to check 2384 SDValue N = getValue(I.getOperand(0)); 2385 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2386 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2387 } 2388 2389 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2390 // UIToFP is never a no-op cast, no need to check 2391 SDValue N = getValue(I.getOperand(0)); 2392 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2393 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2394 } 2395 2396 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2397 // SIToFP is never a no-op cast, no need to check 2398 SDValue N = getValue(I.getOperand(0)); 2399 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2400 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2401 } 2402 2403 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2404 // What to do depends on the size of the integer and the size of the pointer. 2405 // We can either truncate, zero extend, or no-op, accordingly. 2406 SDValue N = getValue(I.getOperand(0)); 2407 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2408 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2409 } 2410 2411 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2412 // What to do depends on the size of the integer and the size of the pointer. 2413 // We can either truncate, zero extend, or no-op, accordingly. 2414 SDValue N = getValue(I.getOperand(0)); 2415 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2416 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2417 } 2418 2419 void SelectionDAGBuilder::visitBitCast(const User &I) { 2420 SDValue N = getValue(I.getOperand(0)); 2421 SDLoc dl = getCurSDLoc(); 2422 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2423 2424 // BitCast assures us that source and destination are the same size so this is 2425 // either a BITCAST or a no-op. 2426 if (DestVT != N.getValueType()) 2427 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 2428 DestVT, N)); // convert types. 2429 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 2430 // might fold any kind of constant expression to an integer constant and that 2431 // is not what we are looking for. Only regcognize a bitcast of a genuine 2432 // constant integer as an opaque constant. 2433 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 2434 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 2435 /*isOpaque*/true)); 2436 else 2437 setValue(&I, N); // noop cast. 2438 } 2439 2440 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 2441 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2442 const Value *SV = I.getOperand(0); 2443 SDValue N = getValue(SV); 2444 EVT DestVT = TLI.getValueType(I.getType()); 2445 2446 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 2447 unsigned DestAS = I.getType()->getPointerAddressSpace(); 2448 2449 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 2450 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 2451 2452 setValue(&I, N); 2453 } 2454 2455 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2456 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2457 SDValue InVec = getValue(I.getOperand(0)); 2458 SDValue InVal = getValue(I.getOperand(1)); 2459 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), 2460 getCurSDLoc(), TLI.getVectorIdxTy()); 2461 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 2462 TLI.getValueType(I.getType()), InVec, InVal, InIdx)); 2463 } 2464 2465 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2466 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2467 SDValue InVec = getValue(I.getOperand(0)); 2468 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), 2469 getCurSDLoc(), TLI.getVectorIdxTy()); 2470 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 2471 TLI.getValueType(I.getType()), InVec, InIdx)); 2472 } 2473 2474 // Utility for visitShuffleVector - Return true if every element in Mask, 2475 // beginning from position Pos and ending in Pos+Size, falls within the 2476 // specified sequential range [L, L+Pos). or is undef. 2477 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 2478 unsigned Pos, unsigned Size, int Low) { 2479 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 2480 if (Mask[i] >= 0 && Mask[i] != Low) 2481 return false; 2482 return true; 2483 } 2484 2485 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2486 SDValue Src1 = getValue(I.getOperand(0)); 2487 SDValue Src2 = getValue(I.getOperand(1)); 2488 2489 SmallVector<int, 8> Mask; 2490 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 2491 unsigned MaskNumElts = Mask.size(); 2492 2493 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2494 EVT VT = TLI.getValueType(I.getType()); 2495 EVT SrcVT = Src1.getValueType(); 2496 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2497 2498 if (SrcNumElts == MaskNumElts) { 2499 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2500 &Mask[0])); 2501 return; 2502 } 2503 2504 // Normalize the shuffle vector since mask and vector length don't match. 2505 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 2506 // Mask is longer than the source vectors and is a multiple of the source 2507 // vectors. We can use concatenate vector to make the mask and vectors 2508 // lengths match. 2509 if (SrcNumElts*2 == MaskNumElts) { 2510 // First check for Src1 in low and Src2 in high 2511 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 2512 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 2513 // The shuffle is concatenating two vectors together. 2514 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2515 VT, Src1, Src2)); 2516 return; 2517 } 2518 // Then check for Src2 in low and Src1 in high 2519 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 2520 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 2521 // The shuffle is concatenating two vectors together. 2522 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2523 VT, Src2, Src1)); 2524 return; 2525 } 2526 } 2527 2528 // Pad both vectors with undefs to make them the same length as the mask. 2529 unsigned NumConcat = MaskNumElts / SrcNumElts; 2530 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 2531 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 2532 SDValue UndefVal = DAG.getUNDEF(SrcVT); 2533 2534 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 2535 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 2536 MOps1[0] = Src1; 2537 MOps2[0] = Src2; 2538 2539 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2540 getCurSDLoc(), VT, MOps1); 2541 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2542 getCurSDLoc(), VT, MOps2); 2543 2544 // Readjust mask for new input vector length. 2545 SmallVector<int, 8> MappedOps; 2546 for (unsigned i = 0; i != MaskNumElts; ++i) { 2547 int Idx = Mask[i]; 2548 if (Idx >= (int)SrcNumElts) 2549 Idx -= SrcNumElts - MaskNumElts; 2550 MappedOps.push_back(Idx); 2551 } 2552 2553 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2554 &MappedOps[0])); 2555 return; 2556 } 2557 2558 if (SrcNumElts > MaskNumElts) { 2559 // Analyze the access pattern of the vector to see if we can extract 2560 // two subvectors and do the shuffle. The analysis is done by calculating 2561 // the range of elements the mask access on both vectors. 2562 int MinRange[2] = { static_cast<int>(SrcNumElts), 2563 static_cast<int>(SrcNumElts)}; 2564 int MaxRange[2] = {-1, -1}; 2565 2566 for (unsigned i = 0; i != MaskNumElts; ++i) { 2567 int Idx = Mask[i]; 2568 unsigned Input = 0; 2569 if (Idx < 0) 2570 continue; 2571 2572 if (Idx >= (int)SrcNumElts) { 2573 Input = 1; 2574 Idx -= SrcNumElts; 2575 } 2576 if (Idx > MaxRange[Input]) 2577 MaxRange[Input] = Idx; 2578 if (Idx < MinRange[Input]) 2579 MinRange[Input] = Idx; 2580 } 2581 2582 // Check if the access is smaller than the vector size and can we find 2583 // a reasonable extract index. 2584 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 2585 // Extract. 2586 int StartIdx[2]; // StartIdx to extract from 2587 for (unsigned Input = 0; Input < 2; ++Input) { 2588 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 2589 RangeUse[Input] = 0; // Unused 2590 StartIdx[Input] = 0; 2591 continue; 2592 } 2593 2594 // Find a good start index that is a multiple of the mask length. Then 2595 // see if the rest of the elements are in range. 2596 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 2597 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 2598 StartIdx[Input] + MaskNumElts <= SrcNumElts) 2599 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 2600 } 2601 2602 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 2603 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 2604 return; 2605 } 2606 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 2607 // Extract appropriate subvector and generate a vector shuffle 2608 for (unsigned Input = 0; Input < 2; ++Input) { 2609 SDValue &Src = Input == 0 ? Src1 : Src2; 2610 if (RangeUse[Input] == 0) 2611 Src = DAG.getUNDEF(VT); 2612 else { 2613 SDLoc dl = getCurSDLoc(); 2614 Src = DAG.getNode( 2615 ISD::EXTRACT_SUBVECTOR, dl, VT, Src, 2616 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy())); 2617 } 2618 } 2619 2620 // Calculate new mask. 2621 SmallVector<int, 8> MappedOps; 2622 for (unsigned i = 0; i != MaskNumElts; ++i) { 2623 int Idx = Mask[i]; 2624 if (Idx >= 0) { 2625 if (Idx < (int)SrcNumElts) 2626 Idx -= StartIdx[0]; 2627 else 2628 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 2629 } 2630 MappedOps.push_back(Idx); 2631 } 2632 2633 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2634 &MappedOps[0])); 2635 return; 2636 } 2637 } 2638 2639 // We can't use either concat vectors or extract subvectors so fall back to 2640 // replacing the shuffle with extract and build vector. 2641 // to insert and build vector. 2642 EVT EltVT = VT.getVectorElementType(); 2643 EVT IdxVT = TLI.getVectorIdxTy(); 2644 SDLoc dl = getCurSDLoc(); 2645 SmallVector<SDValue,8> Ops; 2646 for (unsigned i = 0; i != MaskNumElts; ++i) { 2647 int Idx = Mask[i]; 2648 SDValue Res; 2649 2650 if (Idx < 0) { 2651 Res = DAG.getUNDEF(EltVT); 2652 } else { 2653 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 2654 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 2655 2656 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, 2657 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT)); 2658 } 2659 2660 Ops.push_back(Res); 2661 } 2662 2663 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops)); 2664 } 2665 2666 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 2667 const Value *Op0 = I.getOperand(0); 2668 const Value *Op1 = I.getOperand(1); 2669 Type *AggTy = I.getType(); 2670 Type *ValTy = Op1->getType(); 2671 bool IntoUndef = isa<UndefValue>(Op0); 2672 bool FromUndef = isa<UndefValue>(Op1); 2673 2674 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2675 2676 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2677 SmallVector<EVT, 4> AggValueVTs; 2678 ComputeValueVTs(TLI, AggTy, AggValueVTs); 2679 SmallVector<EVT, 4> ValValueVTs; 2680 ComputeValueVTs(TLI, ValTy, ValValueVTs); 2681 2682 unsigned NumAggValues = AggValueVTs.size(); 2683 unsigned NumValValues = ValValueVTs.size(); 2684 SmallVector<SDValue, 4> Values(NumAggValues); 2685 2686 // Ignore an insertvalue that produces an empty object 2687 if (!NumAggValues) { 2688 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2689 return; 2690 } 2691 2692 SDValue Agg = getValue(Op0); 2693 unsigned i = 0; 2694 // Copy the beginning value(s) from the original aggregate. 2695 for (; i != LinearIndex; ++i) 2696 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2697 SDValue(Agg.getNode(), Agg.getResNo() + i); 2698 // Copy values from the inserted value(s). 2699 if (NumValValues) { 2700 SDValue Val = getValue(Op1); 2701 for (; i != LinearIndex + NumValValues; ++i) 2702 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2703 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 2704 } 2705 // Copy remaining value(s) from the original aggregate. 2706 for (; i != NumAggValues; ++i) 2707 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2708 SDValue(Agg.getNode(), Agg.getResNo() + i); 2709 2710 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2711 DAG.getVTList(AggValueVTs), Values)); 2712 } 2713 2714 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 2715 const Value *Op0 = I.getOperand(0); 2716 Type *AggTy = Op0->getType(); 2717 Type *ValTy = I.getType(); 2718 bool OutOfUndef = isa<UndefValue>(Op0); 2719 2720 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2721 2722 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2723 SmallVector<EVT, 4> ValValueVTs; 2724 ComputeValueVTs(TLI, ValTy, ValValueVTs); 2725 2726 unsigned NumValValues = ValValueVTs.size(); 2727 2728 // Ignore a extractvalue that produces an empty object 2729 if (!NumValValues) { 2730 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2731 return; 2732 } 2733 2734 SmallVector<SDValue, 4> Values(NumValValues); 2735 2736 SDValue Agg = getValue(Op0); 2737 // Copy out the selected value(s). 2738 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 2739 Values[i - LinearIndex] = 2740 OutOfUndef ? 2741 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 2742 SDValue(Agg.getNode(), Agg.getResNo() + i); 2743 2744 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2745 DAG.getVTList(ValValueVTs), Values)); 2746 } 2747 2748 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 2749 Value *Op0 = I.getOperand(0); 2750 // Note that the pointer operand may be a vector of pointers. Take the scalar 2751 // element which holds a pointer. 2752 Type *Ty = Op0->getType()->getScalarType(); 2753 unsigned AS = Ty->getPointerAddressSpace(); 2754 SDValue N = getValue(Op0); 2755 SDLoc dl = getCurSDLoc(); 2756 2757 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 2758 OI != E; ++OI) { 2759 const Value *Idx = *OI; 2760 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 2761 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 2762 if (Field) { 2763 // N = N + Offset 2764 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 2765 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 2766 DAG.getConstant(Offset, dl, N.getValueType())); 2767 } 2768 2769 Ty = StTy->getElementType(Field); 2770 } else { 2771 Ty = cast<SequentialType>(Ty)->getElementType(); 2772 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS); 2773 unsigned PtrSize = PtrTy.getSizeInBits(); 2774 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty)); 2775 2776 // If this is a constant subscript, handle it quickly. 2777 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) { 2778 if (CI->isZero()) 2779 continue; 2780 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize); 2781 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy); 2782 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal); 2783 continue; 2784 } 2785 2786 // N = N + Idx * ElementSize; 2787 SDValue IdxN = getValue(Idx); 2788 2789 // If the index is smaller or larger than intptr_t, truncate or extend 2790 // it. 2791 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 2792 2793 // If this is a multiply by a power of two, turn it into a shl 2794 // immediately. This is a very common case. 2795 if (ElementSize != 1) { 2796 if (ElementSize.isPowerOf2()) { 2797 unsigned Amt = ElementSize.logBase2(); 2798 IdxN = DAG.getNode(ISD::SHL, dl, 2799 N.getValueType(), IdxN, 2800 DAG.getConstant(Amt, dl, IdxN.getValueType())); 2801 } else { 2802 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType()); 2803 IdxN = DAG.getNode(ISD::MUL, dl, 2804 N.getValueType(), IdxN, Scale); 2805 } 2806 } 2807 2808 N = DAG.getNode(ISD::ADD, dl, 2809 N.getValueType(), N, IdxN); 2810 } 2811 } 2812 2813 setValue(&I, N); 2814 } 2815 2816 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 2817 // If this is a fixed sized alloca in the entry block of the function, 2818 // allocate it statically on the stack. 2819 if (FuncInfo.StaticAllocaMap.count(&I)) 2820 return; // getValue will auto-populate this. 2821 2822 SDLoc dl = getCurSDLoc(); 2823 Type *Ty = I.getAllocatedType(); 2824 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2825 auto &DL = DAG.getDataLayout(); 2826 uint64_t TySize = DL.getTypeAllocSize(Ty); 2827 unsigned Align = 2828 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 2829 2830 SDValue AllocSize = getValue(I.getArraySize()); 2831 2832 EVT IntPtr = TLI.getPointerTy(); 2833 if (AllocSize.getValueType() != IntPtr) 2834 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 2835 2836 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 2837 AllocSize, 2838 DAG.getConstant(TySize, dl, IntPtr)); 2839 2840 // Handle alignment. If the requested alignment is less than or equal to 2841 // the stack alignment, ignore it. If the size is greater than or equal to 2842 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 2843 unsigned StackAlign = 2844 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 2845 if (Align <= StackAlign) 2846 Align = 0; 2847 2848 // Round the size of the allocation up to the stack alignment size 2849 // by add SA-1 to the size. 2850 AllocSize = DAG.getNode(ISD::ADD, dl, 2851 AllocSize.getValueType(), AllocSize, 2852 DAG.getIntPtrConstant(StackAlign - 1, dl)); 2853 2854 // Mask out the low bits for alignment purposes. 2855 AllocSize = DAG.getNode(ISD::AND, dl, 2856 AllocSize.getValueType(), AllocSize, 2857 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1), 2858 dl)); 2859 2860 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) }; 2861 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 2862 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 2863 setValue(&I, DSA); 2864 DAG.setRoot(DSA.getValue(1)); 2865 2866 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 2867 } 2868 2869 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 2870 if (I.isAtomic()) 2871 return visitAtomicLoad(I); 2872 2873 const Value *SV = I.getOperand(0); 2874 SDValue Ptr = getValue(SV); 2875 2876 Type *Ty = I.getType(); 2877 2878 bool isVolatile = I.isVolatile(); 2879 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 2880 2881 // The IR notion of invariant_load only guarantees that all *non-faulting* 2882 // invariant loads result in the same value. The MI notion of invariant load 2883 // guarantees that the load can be legally moved to any location within its 2884 // containing function. The MI notion of invariant_load is stronger than the 2885 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load 2886 // with a guarantee that the location being loaded from is dereferenceable 2887 // throughout the function's lifetime. 2888 2889 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr && 2890 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout()); 2891 unsigned Alignment = I.getAlignment(); 2892 2893 AAMDNodes AAInfo; 2894 I.getAAMetadata(AAInfo); 2895 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 2896 2897 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2898 SmallVector<EVT, 4> ValueVTs; 2899 SmallVector<uint64_t, 4> Offsets; 2900 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets); 2901 unsigned NumValues = ValueVTs.size(); 2902 if (NumValues == 0) 2903 return; 2904 2905 SDValue Root; 2906 bool ConstantMemory = false; 2907 if (isVolatile || NumValues > MaxParallelChains) 2908 // Serialize volatile loads with other side effects. 2909 Root = getRoot(); 2910 else if (AA->pointsToConstantMemory( 2911 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) { 2912 // Do not serialize (non-volatile) loads of constant memory with anything. 2913 Root = DAG.getEntryNode(); 2914 ConstantMemory = true; 2915 } else { 2916 // Do not serialize non-volatile loads against each other. 2917 Root = DAG.getRoot(); 2918 } 2919 2920 SDLoc dl = getCurSDLoc(); 2921 2922 if (isVolatile) 2923 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 2924 2925 SmallVector<SDValue, 4> Values(NumValues); 2926 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 2927 EVT PtrVT = Ptr.getValueType(); 2928 unsigned ChainI = 0; 2929 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 2930 // Serializing loads here may result in excessive register pressure, and 2931 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 2932 // could recover a bit by hoisting nodes upward in the chain by recognizing 2933 // they are side-effect free or do not alias. The optimizer should really 2934 // avoid this case by converting large object/array copies to llvm.memcpy 2935 // (MaxParallelChains should always remain as failsafe). 2936 if (ChainI == MaxParallelChains) { 2937 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 2938 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 2939 makeArrayRef(Chains.data(), ChainI)); 2940 Root = Chain; 2941 ChainI = 0; 2942 } 2943 SDValue A = DAG.getNode(ISD::ADD, dl, 2944 PtrVT, Ptr, 2945 DAG.getConstant(Offsets[i], dl, PtrVT)); 2946 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, 2947 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 2948 isNonTemporal, isInvariant, Alignment, AAInfo, 2949 Ranges); 2950 2951 Values[i] = L; 2952 Chains[ChainI] = L.getValue(1); 2953 } 2954 2955 if (!ConstantMemory) { 2956 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 2957 makeArrayRef(Chains.data(), ChainI)); 2958 if (isVolatile) 2959 DAG.setRoot(Chain); 2960 else 2961 PendingLoads.push_back(Chain); 2962 } 2963 2964 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 2965 DAG.getVTList(ValueVTs), Values)); 2966 } 2967 2968 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 2969 if (I.isAtomic()) 2970 return visitAtomicStore(I); 2971 2972 const Value *SrcV = I.getOperand(0); 2973 const Value *PtrV = I.getOperand(1); 2974 2975 SmallVector<EVT, 4> ValueVTs; 2976 SmallVector<uint64_t, 4> Offsets; 2977 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(), 2978 ValueVTs, &Offsets); 2979 unsigned NumValues = ValueVTs.size(); 2980 if (NumValues == 0) 2981 return; 2982 2983 // Get the lowered operands. Note that we do this after 2984 // checking if NumResults is zero, because with zero results 2985 // the operands won't have values in the map. 2986 SDValue Src = getValue(SrcV); 2987 SDValue Ptr = getValue(PtrV); 2988 2989 SDValue Root = getRoot(); 2990 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 2991 EVT PtrVT = Ptr.getValueType(); 2992 bool isVolatile = I.isVolatile(); 2993 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 2994 unsigned Alignment = I.getAlignment(); 2995 SDLoc dl = getCurSDLoc(); 2996 2997 AAMDNodes AAInfo; 2998 I.getAAMetadata(AAInfo); 2999 3000 unsigned ChainI = 0; 3001 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3002 // See visitLoad comments. 3003 if (ChainI == MaxParallelChains) { 3004 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3005 makeArrayRef(Chains.data(), ChainI)); 3006 Root = Chain; 3007 ChainI = 0; 3008 } 3009 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 3010 DAG.getConstant(Offsets[i], dl, PtrVT)); 3011 SDValue St = DAG.getStore(Root, dl, 3012 SDValue(Src.getNode(), Src.getResNo() + i), 3013 Add, MachinePointerInfo(PtrV, Offsets[i]), 3014 isVolatile, isNonTemporal, Alignment, AAInfo); 3015 Chains[ChainI] = St; 3016 } 3017 3018 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3019 makeArrayRef(Chains.data(), ChainI)); 3020 DAG.setRoot(StoreNode); 3021 } 3022 3023 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) { 3024 SDLoc sdl = getCurSDLoc(); 3025 3026 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask) 3027 Value *PtrOperand = I.getArgOperand(1); 3028 SDValue Ptr = getValue(PtrOperand); 3029 SDValue Src0 = getValue(I.getArgOperand(0)); 3030 SDValue Mask = getValue(I.getArgOperand(3)); 3031 EVT VT = Src0.getValueType(); 3032 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3033 if (!Alignment) 3034 Alignment = DAG.getEVTAlignment(VT); 3035 3036 AAMDNodes AAInfo; 3037 I.getAAMetadata(AAInfo); 3038 3039 MachineMemOperand *MMO = 3040 DAG.getMachineFunction(). 3041 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3042 MachineMemOperand::MOStore, VT.getStoreSize(), 3043 Alignment, AAInfo); 3044 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 3045 MMO, false); 3046 DAG.setRoot(StoreNode); 3047 setValue(&I, StoreNode); 3048 } 3049 3050 // Gather/scatter receive a vector of pointers. 3051 // This vector of pointers may be represented as a base pointer + vector of 3052 // indices, it depends on GEP and instruction preceeding GEP 3053 // that calculates indices 3054 static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index, 3055 SelectionDAGBuilder* SDB) { 3056 3057 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 3058 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr); 3059 if (!Gep || Gep->getNumOperands() > 2) 3060 return false; 3061 ShuffleVectorInst *ShuffleInst = 3062 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand()); 3063 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() || 3064 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() != 3065 Instruction::InsertElement) 3066 return false; 3067 3068 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1); 3069 3070 SelectionDAG& DAG = SDB->DAG; 3071 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3072 // Check is the Ptr is inside current basic block 3073 // If not, look for the shuffle instruction 3074 if (SDB->findValue(Ptr)) 3075 Base = SDB->getValue(Ptr); 3076 else if (SDB->findValue(ShuffleInst)) { 3077 SDValue ShuffleNode = SDB->getValue(ShuffleInst); 3078 SDLoc sdl = ShuffleNode; 3079 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl, 3080 ShuffleNode.getValueType().getScalarType(), ShuffleNode, 3081 DAG.getConstant(0, sdl, TLI.getVectorIdxTy())); 3082 SDB->setValue(Ptr, Base); 3083 } 3084 else 3085 return false; 3086 3087 Value *IndexVal = Gep->getOperand(1); 3088 if (SDB->findValue(IndexVal)) { 3089 Index = SDB->getValue(IndexVal); 3090 3091 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) { 3092 IndexVal = Sext->getOperand(0); 3093 if (SDB->findValue(IndexVal)) 3094 Index = SDB->getValue(IndexVal); 3095 } 3096 return true; 3097 } 3098 return false; 3099 } 3100 3101 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 3102 SDLoc sdl = getCurSDLoc(); 3103 3104 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 3105 Value *Ptr = I.getArgOperand(1); 3106 SDValue Src0 = getValue(I.getArgOperand(0)); 3107 SDValue Mask = getValue(I.getArgOperand(3)); 3108 EVT VT = Src0.getValueType(); 3109 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3110 if (!Alignment) 3111 Alignment = DAG.getEVTAlignment(VT); 3112 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3113 3114 AAMDNodes AAInfo; 3115 I.getAAMetadata(AAInfo); 3116 3117 SDValue Base; 3118 SDValue Index; 3119 Value *BasePtr = Ptr; 3120 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3121 3122 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 3123 MachineMemOperand *MMO = DAG.getMachineFunction(). 3124 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 3125 MachineMemOperand::MOStore, VT.getStoreSize(), 3126 Alignment, AAInfo); 3127 if (!UniformBase) { 3128 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy()); 3129 Index = getValue(Ptr); 3130 } 3131 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index }; 3132 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 3133 Ops, MMO); 3134 DAG.setRoot(Scatter); 3135 setValue(&I, Scatter); 3136 } 3137 3138 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) { 3139 SDLoc sdl = getCurSDLoc(); 3140 3141 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 3142 Value *PtrOperand = I.getArgOperand(0); 3143 SDValue Ptr = getValue(PtrOperand); 3144 SDValue Src0 = getValue(I.getArgOperand(3)); 3145 SDValue Mask = getValue(I.getArgOperand(2)); 3146 3147 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3148 EVT VT = TLI.getValueType(I.getType()); 3149 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3150 if (!Alignment) 3151 Alignment = DAG.getEVTAlignment(VT); 3152 3153 AAMDNodes AAInfo; 3154 I.getAAMetadata(AAInfo); 3155 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3156 3157 SDValue InChain = DAG.getRoot(); 3158 if (AA->pointsToConstantMemory(MemoryLocation( 3159 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) { 3160 // Do not serialize (non-volatile) loads of constant memory with anything. 3161 InChain = DAG.getEntryNode(); 3162 } 3163 3164 MachineMemOperand *MMO = 3165 DAG.getMachineFunction(). 3166 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3167 MachineMemOperand::MOLoad, VT.getStoreSize(), 3168 Alignment, AAInfo, Ranges); 3169 3170 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 3171 ISD::NON_EXTLOAD); 3172 SDValue OutChain = Load.getValue(1); 3173 DAG.setRoot(OutChain); 3174 setValue(&I, Load); 3175 } 3176 3177 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 3178 SDLoc sdl = getCurSDLoc(); 3179 3180 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 3181 Value *Ptr = I.getArgOperand(0); 3182 SDValue Src0 = getValue(I.getArgOperand(3)); 3183 SDValue Mask = getValue(I.getArgOperand(2)); 3184 3185 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3186 EVT VT = TLI.getValueType(I.getType()); 3187 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3188 if (!Alignment) 3189 Alignment = DAG.getEVTAlignment(VT); 3190 3191 AAMDNodes AAInfo; 3192 I.getAAMetadata(AAInfo); 3193 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3194 3195 SDValue Root = DAG.getRoot(); 3196 SDValue Base; 3197 SDValue Index; 3198 Value *BasePtr = Ptr; 3199 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3200 bool ConstantMemory = false; 3201 if (UniformBase && 3202 AA->pointsToConstantMemory( 3203 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) { 3204 // Do not serialize (non-volatile) loads of constant memory with anything. 3205 Root = DAG.getEntryNode(); 3206 ConstantMemory = true; 3207 } 3208 3209 MachineMemOperand *MMO = 3210 DAG.getMachineFunction(). 3211 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 3212 MachineMemOperand::MOLoad, VT.getStoreSize(), 3213 Alignment, AAInfo, Ranges); 3214 3215 if (!UniformBase) { 3216 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy()); 3217 Index = getValue(Ptr); 3218 } 3219 SDValue Ops[] = { Root, Src0, Mask, Base, Index }; 3220 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 3221 Ops, MMO); 3222 3223 SDValue OutChain = Gather.getValue(1); 3224 if (!ConstantMemory) 3225 PendingLoads.push_back(OutChain); 3226 setValue(&I, Gather); 3227 } 3228 3229 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3230 SDLoc dl = getCurSDLoc(); 3231 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3232 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3233 SynchronizationScope Scope = I.getSynchScope(); 3234 3235 SDValue InChain = getRoot(); 3236 3237 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3238 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3239 SDValue L = DAG.getAtomicCmpSwap( 3240 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3241 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3242 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3243 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3244 3245 SDValue OutChain = L.getValue(2); 3246 3247 setValue(&I, L); 3248 DAG.setRoot(OutChain); 3249 } 3250 3251 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3252 SDLoc dl = getCurSDLoc(); 3253 ISD::NodeType NT; 3254 switch (I.getOperation()) { 3255 default: llvm_unreachable("Unknown atomicrmw operation"); 3256 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3257 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3258 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3259 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3260 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3261 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3262 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3263 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3264 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3265 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3266 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3267 } 3268 AtomicOrdering Order = I.getOrdering(); 3269 SynchronizationScope Scope = I.getSynchScope(); 3270 3271 SDValue InChain = getRoot(); 3272 3273 SDValue L = 3274 DAG.getAtomic(NT, dl, 3275 getValue(I.getValOperand()).getSimpleValueType(), 3276 InChain, 3277 getValue(I.getPointerOperand()), 3278 getValue(I.getValOperand()), 3279 I.getPointerOperand(), 3280 /* Alignment=*/ 0, Order, Scope); 3281 3282 SDValue OutChain = L.getValue(1); 3283 3284 setValue(&I, L); 3285 DAG.setRoot(OutChain); 3286 } 3287 3288 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3289 SDLoc dl = getCurSDLoc(); 3290 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3291 SDValue Ops[3]; 3292 Ops[0] = getRoot(); 3293 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy()); 3294 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy()); 3295 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3296 } 3297 3298 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3299 SDLoc dl = getCurSDLoc(); 3300 AtomicOrdering Order = I.getOrdering(); 3301 SynchronizationScope Scope = I.getSynchScope(); 3302 3303 SDValue InChain = getRoot(); 3304 3305 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3306 EVT VT = TLI.getValueType(I.getType()); 3307 3308 if (I.getAlignment() < VT.getSizeInBits() / 8) 3309 report_fatal_error("Cannot generate unaligned atomic load"); 3310 3311 MachineMemOperand *MMO = 3312 DAG.getMachineFunction(). 3313 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 3314 MachineMemOperand::MOVolatile | 3315 MachineMemOperand::MOLoad, 3316 VT.getStoreSize(), 3317 I.getAlignment() ? I.getAlignment() : 3318 DAG.getEVTAlignment(VT)); 3319 3320 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3321 SDValue L = 3322 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3323 getValue(I.getPointerOperand()), MMO, 3324 Order, Scope); 3325 3326 SDValue OutChain = L.getValue(1); 3327 3328 setValue(&I, L); 3329 DAG.setRoot(OutChain); 3330 } 3331 3332 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3333 SDLoc dl = getCurSDLoc(); 3334 3335 AtomicOrdering Order = I.getOrdering(); 3336 SynchronizationScope Scope = I.getSynchScope(); 3337 3338 SDValue InChain = getRoot(); 3339 3340 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3341 EVT VT = TLI.getValueType(I.getValueOperand()->getType()); 3342 3343 if (I.getAlignment() < VT.getSizeInBits() / 8) 3344 report_fatal_error("Cannot generate unaligned atomic store"); 3345 3346 SDValue OutChain = 3347 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3348 InChain, 3349 getValue(I.getPointerOperand()), 3350 getValue(I.getValueOperand()), 3351 I.getPointerOperand(), I.getAlignment(), 3352 Order, Scope); 3353 3354 DAG.setRoot(OutChain); 3355 } 3356 3357 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3358 /// node. 3359 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3360 unsigned Intrinsic) { 3361 bool HasChain = !I.doesNotAccessMemory(); 3362 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3363 3364 // Build the operand list. 3365 SmallVector<SDValue, 8> Ops; 3366 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3367 if (OnlyLoad) { 3368 // We don't need to serialize loads against other loads. 3369 Ops.push_back(DAG.getRoot()); 3370 } else { 3371 Ops.push_back(getRoot()); 3372 } 3373 } 3374 3375 // Info is set by getTgtMemInstrinsic 3376 TargetLowering::IntrinsicInfo Info; 3377 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3378 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3379 3380 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3381 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3382 Info.opc == ISD::INTRINSIC_W_CHAIN) 3383 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 3384 TLI.getPointerTy())); 3385 3386 // Add all operands of the call to the operand list. 3387 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3388 SDValue Op = getValue(I.getArgOperand(i)); 3389 Ops.push_back(Op); 3390 } 3391 3392 SmallVector<EVT, 4> ValueVTs; 3393 ComputeValueVTs(TLI, I.getType(), ValueVTs); 3394 3395 if (HasChain) 3396 ValueVTs.push_back(MVT::Other); 3397 3398 SDVTList VTs = DAG.getVTList(ValueVTs); 3399 3400 // Create the node. 3401 SDValue Result; 3402 if (IsTgtIntrinsic) { 3403 // This is target intrinsic that touches memory 3404 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3405 VTs, Ops, Info.memVT, 3406 MachinePointerInfo(Info.ptrVal, Info.offset), 3407 Info.align, Info.vol, 3408 Info.readMem, Info.writeMem, Info.size); 3409 } else if (!HasChain) { 3410 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 3411 } else if (!I.getType()->isVoidTy()) { 3412 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 3413 } else { 3414 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 3415 } 3416 3417 if (HasChain) { 3418 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3419 if (OnlyLoad) 3420 PendingLoads.push_back(Chain); 3421 else 3422 DAG.setRoot(Chain); 3423 } 3424 3425 if (!I.getType()->isVoidTy()) { 3426 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3427 EVT VT = TLI.getValueType(PTy); 3428 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3429 } 3430 3431 setValue(&I, Result); 3432 } 3433 } 3434 3435 /// GetSignificand - Get the significand and build it into a floating-point 3436 /// number with exponent of 1: 3437 /// 3438 /// Op = (Op & 0x007fffff) | 0x3f800000; 3439 /// 3440 /// where Op is the hexadecimal representation of floating point value. 3441 static SDValue 3442 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3443 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3444 DAG.getConstant(0x007fffff, dl, MVT::i32)); 3445 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3446 DAG.getConstant(0x3f800000, dl, MVT::i32)); 3447 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3448 } 3449 3450 /// GetExponent - Get the exponent: 3451 /// 3452 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3453 /// 3454 /// where Op is the hexadecimal representation of floating point value. 3455 static SDValue 3456 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3457 SDLoc dl) { 3458 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3459 DAG.getConstant(0x7f800000, dl, MVT::i32)); 3460 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0, 3461 DAG.getConstant(23, dl, TLI.getPointerTy())); 3462 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3463 DAG.getConstant(127, dl, MVT::i32)); 3464 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3465 } 3466 3467 /// getF32Constant - Get 32-bit floating point constant. 3468 static SDValue 3469 getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) { 3470 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl, 3471 MVT::f32); 3472 } 3473 3474 static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl, 3475 SelectionDAG &DAG) { 3476 // IntegerPartOfX = ((int32_t)(t0); 3477 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3478 3479 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 3480 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3481 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3482 3483 // IntegerPartOfX <<= 23; 3484 IntegerPartOfX = DAG.getNode( 3485 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3486 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy())); 3487 3488 SDValue TwoToFractionalPartOfX; 3489 if (LimitFloatPrecision <= 6) { 3490 // For floating-point precision of 6: 3491 // 3492 // TwoToFractionalPartOfX = 3493 // 0.997535578f + 3494 // (0.735607626f + 0.252464424f * x) * x; 3495 // 3496 // error 0.0144103317, which is 6 bits 3497 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3498 getF32Constant(DAG, 0x3e814304, dl)); 3499 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3500 getF32Constant(DAG, 0x3f3c50c8, dl)); 3501 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3502 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3503 getF32Constant(DAG, 0x3f7f5e7e, dl)); 3504 } else if (LimitFloatPrecision <= 12) { 3505 // For floating-point precision of 12: 3506 // 3507 // TwoToFractionalPartOfX = 3508 // 0.999892986f + 3509 // (0.696457318f + 3510 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3511 // 3512 // error 0.000107046256, which is 13 to 14 bits 3513 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3514 getF32Constant(DAG, 0x3da235e3, dl)); 3515 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3516 getF32Constant(DAG, 0x3e65b8f3, dl)); 3517 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3518 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3519 getF32Constant(DAG, 0x3f324b07, dl)); 3520 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3521 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3522 getF32Constant(DAG, 0x3f7ff8fd, dl)); 3523 } else { // LimitFloatPrecision <= 18 3524 // For floating-point precision of 18: 3525 // 3526 // TwoToFractionalPartOfX = 3527 // 0.999999982f + 3528 // (0.693148872f + 3529 // (0.240227044f + 3530 // (0.554906021e-1f + 3531 // (0.961591928e-2f + 3532 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3533 // error 2.47208000*10^(-7), which is better than 18 bits 3534 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3535 getF32Constant(DAG, 0x3924b03e, dl)); 3536 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3537 getF32Constant(DAG, 0x3ab24b87, dl)); 3538 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3539 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3540 getF32Constant(DAG, 0x3c1d8c17, dl)); 3541 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3542 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3543 getF32Constant(DAG, 0x3d634a1d, dl)); 3544 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3545 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3546 getF32Constant(DAG, 0x3e75fe14, dl)); 3547 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3548 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3549 getF32Constant(DAG, 0x3f317234, dl)); 3550 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3551 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3552 getF32Constant(DAG, 0x3f800000, dl)); 3553 } 3554 3555 // Add the exponent into the result in integer domain. 3556 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 3557 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 3558 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 3559 } 3560 3561 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3562 /// limited-precision mode. 3563 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3564 const TargetLowering &TLI) { 3565 if (Op.getValueType() == MVT::f32 && 3566 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3567 3568 // Put the exponent in the right bit position for later addition to the 3569 // final result: 3570 // 3571 // #define LOG2OFe 1.4426950f 3572 // t0 = Op * LOG2OFe 3573 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3574 getF32Constant(DAG, 0x3fb8aa3b, dl)); 3575 return getLimitedPrecisionExp2(t0, dl, DAG); 3576 } 3577 3578 // No special expansion. 3579 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 3580 } 3581 3582 /// expandLog - Lower a log intrinsic. Handles the special sequences for 3583 /// limited-precision mode. 3584 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3585 const TargetLowering &TLI) { 3586 if (Op.getValueType() == MVT::f32 && 3587 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3588 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3589 3590 // Scale the exponent by log(2) [0.69314718f]. 3591 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3592 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3593 getF32Constant(DAG, 0x3f317218, dl)); 3594 3595 // Get the significand and build it into a floating-point number with 3596 // exponent of 1. 3597 SDValue X = GetSignificand(DAG, Op1, dl); 3598 3599 SDValue LogOfMantissa; 3600 if (LimitFloatPrecision <= 6) { 3601 // For floating-point precision of 6: 3602 // 3603 // LogofMantissa = 3604 // -1.1609546f + 3605 // (1.4034025f - 0.23903021f * x) * x; 3606 // 3607 // error 0.0034276066, which is better than 8 bits 3608 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3609 getF32Constant(DAG, 0xbe74c456, dl)); 3610 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3611 getF32Constant(DAG, 0x3fb3a2b1, dl)); 3612 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3613 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3614 getF32Constant(DAG, 0x3f949a29, dl)); 3615 } else if (LimitFloatPrecision <= 12) { 3616 // For floating-point precision of 12: 3617 // 3618 // LogOfMantissa = 3619 // -1.7417939f + 3620 // (2.8212026f + 3621 // (-1.4699568f + 3622 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 3623 // 3624 // error 0.000061011436, which is 14 bits 3625 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3626 getF32Constant(DAG, 0xbd67b6d6, dl)); 3627 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3628 getF32Constant(DAG, 0x3ee4f4b8, dl)); 3629 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3630 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3631 getF32Constant(DAG, 0x3fbc278b, dl)); 3632 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3633 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3634 getF32Constant(DAG, 0x40348e95, dl)); 3635 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3636 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3637 getF32Constant(DAG, 0x3fdef31a, dl)); 3638 } else { // LimitFloatPrecision <= 18 3639 // For floating-point precision of 18: 3640 // 3641 // LogOfMantissa = 3642 // -2.1072184f + 3643 // (4.2372794f + 3644 // (-3.7029485f + 3645 // (2.2781945f + 3646 // (-0.87823314f + 3647 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 3648 // 3649 // error 0.0000023660568, which is better than 18 bits 3650 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3651 getF32Constant(DAG, 0xbc91e5ac, dl)); 3652 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3653 getF32Constant(DAG, 0x3e4350aa, dl)); 3654 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3655 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3656 getF32Constant(DAG, 0x3f60d3e3, dl)); 3657 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3658 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3659 getF32Constant(DAG, 0x4011cdf0, dl)); 3660 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3661 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3662 getF32Constant(DAG, 0x406cfd1c, dl)); 3663 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3664 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3665 getF32Constant(DAG, 0x408797cb, dl)); 3666 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3667 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3668 getF32Constant(DAG, 0x4006dcab, dl)); 3669 } 3670 3671 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 3672 } 3673 3674 // No special expansion. 3675 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 3676 } 3677 3678 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 3679 /// limited-precision mode. 3680 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3681 const TargetLowering &TLI) { 3682 if (Op.getValueType() == MVT::f32 && 3683 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3684 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3685 3686 // Get the exponent. 3687 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 3688 3689 // Get the significand and build it into a floating-point number with 3690 // exponent of 1. 3691 SDValue X = GetSignificand(DAG, Op1, dl); 3692 3693 // Different possible minimax approximations of significand in 3694 // floating-point for various degrees of accuracy over [1,2]. 3695 SDValue Log2ofMantissa; 3696 if (LimitFloatPrecision <= 6) { 3697 // For floating-point precision of 6: 3698 // 3699 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 3700 // 3701 // error 0.0049451742, which is more than 7 bits 3702 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3703 getF32Constant(DAG, 0xbeb08fe0, dl)); 3704 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3705 getF32Constant(DAG, 0x40019463, dl)); 3706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3707 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3708 getF32Constant(DAG, 0x3fd6633d, dl)); 3709 } else if (LimitFloatPrecision <= 12) { 3710 // For floating-point precision of 12: 3711 // 3712 // Log2ofMantissa = 3713 // -2.51285454f + 3714 // (4.07009056f + 3715 // (-2.12067489f + 3716 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 3717 // 3718 // error 0.0000876136000, which is better than 13 bits 3719 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3720 getF32Constant(DAG, 0xbda7262e, dl)); 3721 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3722 getF32Constant(DAG, 0x3f25280b, dl)); 3723 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3724 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3725 getF32Constant(DAG, 0x4007b923, dl)); 3726 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3727 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3728 getF32Constant(DAG, 0x40823e2f, dl)); 3729 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3730 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3731 getF32Constant(DAG, 0x4020d29c, dl)); 3732 } else { // LimitFloatPrecision <= 18 3733 // For floating-point precision of 18: 3734 // 3735 // Log2ofMantissa = 3736 // -3.0400495f + 3737 // (6.1129976f + 3738 // (-5.3420409f + 3739 // (3.2865683f + 3740 // (-1.2669343f + 3741 // (0.27515199f - 3742 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 3743 // 3744 // error 0.0000018516, which is better than 18 bits 3745 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3746 getF32Constant(DAG, 0xbcd2769e, dl)); 3747 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3748 getF32Constant(DAG, 0x3e8ce0b9, dl)); 3749 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3750 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3751 getF32Constant(DAG, 0x3fa22ae7, dl)); 3752 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3753 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3754 getF32Constant(DAG, 0x40525723, dl)); 3755 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3756 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3757 getF32Constant(DAG, 0x40aaf200, dl)); 3758 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3759 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3760 getF32Constant(DAG, 0x40c39dad, dl)); 3761 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3762 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3763 getF32Constant(DAG, 0x4042902c, dl)); 3764 } 3765 3766 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 3767 } 3768 3769 // No special expansion. 3770 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 3771 } 3772 3773 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 3774 /// limited-precision mode. 3775 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3776 const TargetLowering &TLI) { 3777 if (Op.getValueType() == MVT::f32 && 3778 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3779 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3780 3781 // Scale the exponent by log10(2) [0.30102999f]. 3782 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3783 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3784 getF32Constant(DAG, 0x3e9a209a, dl)); 3785 3786 // Get the significand and build it into a floating-point number with 3787 // exponent of 1. 3788 SDValue X = GetSignificand(DAG, Op1, dl); 3789 3790 SDValue Log10ofMantissa; 3791 if (LimitFloatPrecision <= 6) { 3792 // For floating-point precision of 6: 3793 // 3794 // Log10ofMantissa = 3795 // -0.50419619f + 3796 // (0.60948995f - 0.10380950f * x) * x; 3797 // 3798 // error 0.0014886165, which is 6 bits 3799 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3800 getF32Constant(DAG, 0xbdd49a13, dl)); 3801 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3802 getF32Constant(DAG, 0x3f1c0789, dl)); 3803 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3804 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3805 getF32Constant(DAG, 0x3f011300, dl)); 3806 } else if (LimitFloatPrecision <= 12) { 3807 // For floating-point precision of 12: 3808 // 3809 // Log10ofMantissa = 3810 // -0.64831180f + 3811 // (0.91751397f + 3812 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 3813 // 3814 // error 0.00019228036, which is better than 12 bits 3815 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3816 getF32Constant(DAG, 0x3d431f31, dl)); 3817 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3818 getF32Constant(DAG, 0x3ea21fb2, dl)); 3819 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3820 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3821 getF32Constant(DAG, 0x3f6ae232, dl)); 3822 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3823 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3824 getF32Constant(DAG, 0x3f25f7c3, dl)); 3825 } else { // LimitFloatPrecision <= 18 3826 // For floating-point precision of 18: 3827 // 3828 // Log10ofMantissa = 3829 // -0.84299375f + 3830 // (1.5327582f + 3831 // (-1.0688956f + 3832 // (0.49102474f + 3833 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 3834 // 3835 // error 0.0000037995730, which is better than 18 bits 3836 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3837 getF32Constant(DAG, 0x3c5d51ce, dl)); 3838 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3839 getF32Constant(DAG, 0x3e00685a, dl)); 3840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3841 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3842 getF32Constant(DAG, 0x3efb6798, dl)); 3843 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3844 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3845 getF32Constant(DAG, 0x3f88d192, dl)); 3846 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3847 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3848 getF32Constant(DAG, 0x3fc4316c, dl)); 3849 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3850 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 3851 getF32Constant(DAG, 0x3f57ce70, dl)); 3852 } 3853 3854 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 3855 } 3856 3857 // No special expansion. 3858 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 3859 } 3860 3861 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 3862 /// limited-precision mode. 3863 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3864 const TargetLowering &TLI) { 3865 if (Op.getValueType() == MVT::f32 && 3866 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 3867 return getLimitedPrecisionExp2(Op, dl, DAG); 3868 3869 // No special expansion. 3870 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 3871 } 3872 3873 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 3874 /// limited-precision mode with x == 10.0f. 3875 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 3876 SelectionDAG &DAG, const TargetLowering &TLI) { 3877 bool IsExp10 = false; 3878 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 3879 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3880 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 3881 APFloat Ten(10.0f); 3882 IsExp10 = LHSC->isExactlyValue(Ten); 3883 } 3884 } 3885 3886 if (IsExp10) { 3887 // Put the exponent in the right bit position for later addition to the 3888 // final result: 3889 // 3890 // #define LOG2OF10 3.3219281f 3891 // t0 = Op * LOG2OF10; 3892 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 3893 getF32Constant(DAG, 0x40549a78, dl)); 3894 return getLimitedPrecisionExp2(t0, dl, DAG); 3895 } 3896 3897 // No special expansion. 3898 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 3899 } 3900 3901 3902 /// ExpandPowI - Expand a llvm.powi intrinsic. 3903 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 3904 SelectionDAG &DAG) { 3905 // If RHS is a constant, we can expand this out to a multiplication tree, 3906 // otherwise we end up lowering to a call to __powidf2 (for example). When 3907 // optimizing for size, we only want to do this if the expansion would produce 3908 // a small number of multiplies, otherwise we do the full expansion. 3909 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 3910 // Get the exponent as a positive value. 3911 unsigned Val = RHSC->getSExtValue(); 3912 if ((int)Val < 0) Val = -Val; 3913 3914 // powi(x, 0) -> 1.0 3915 if (Val == 0) 3916 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 3917 3918 const Function *F = DAG.getMachineFunction().getFunction(); 3919 if (!F->hasFnAttribute(Attribute::OptimizeForSize) || 3920 // If optimizing for size, don't insert too many multiplies. This 3921 // inserts up to 5 multiplies. 3922 countPopulation(Val) + Log2_32(Val) < 7) { 3923 // We use the simple binary decomposition method to generate the multiply 3924 // sequence. There are more optimal ways to do this (for example, 3925 // powi(x,15) generates one more multiply than it should), but this has 3926 // the benefit of being both really simple and much better than a libcall. 3927 SDValue Res; // Logically starts equal to 1.0 3928 SDValue CurSquare = LHS; 3929 while (Val) { 3930 if (Val & 1) { 3931 if (Res.getNode()) 3932 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 3933 else 3934 Res = CurSquare; // 1.0*CurSquare. 3935 } 3936 3937 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 3938 CurSquare, CurSquare); 3939 Val >>= 1; 3940 } 3941 3942 // If the original was negative, invert the result, producing 1/(x*x*x). 3943 if (RHSC->getSExtValue() < 0) 3944 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 3945 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 3946 return Res; 3947 } 3948 } 3949 3950 // Otherwise, expand to a libcall. 3951 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 3952 } 3953 3954 // getTruncatedArgReg - Find underlying register used for an truncated 3955 // argument. 3956 static unsigned getTruncatedArgReg(const SDValue &N) { 3957 if (N.getOpcode() != ISD::TRUNCATE) 3958 return 0; 3959 3960 const SDValue &Ext = N.getOperand(0); 3961 if (Ext.getOpcode() == ISD::AssertZext || 3962 Ext.getOpcode() == ISD::AssertSext) { 3963 const SDValue &CFR = Ext.getOperand(0); 3964 if (CFR.getOpcode() == ISD::CopyFromReg) 3965 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 3966 if (CFR.getOpcode() == ISD::TRUNCATE) 3967 return getTruncatedArgReg(CFR); 3968 } 3969 return 0; 3970 } 3971 3972 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 3973 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 3974 /// At the end of instruction selection, they will be inserted to the entry BB. 3975 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 3976 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 3977 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) { 3978 const Argument *Arg = dyn_cast<Argument>(V); 3979 if (!Arg) 3980 return false; 3981 3982 MachineFunction &MF = DAG.getMachineFunction(); 3983 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 3984 3985 // Ignore inlined function arguments here. 3986 // 3987 // FIXME: Should we be checking DL->inlinedAt() to determine this? 3988 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction())) 3989 return false; 3990 3991 Optional<MachineOperand> Op; 3992 // Some arguments' frame index is recorded during argument lowering. 3993 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 3994 Op = MachineOperand::CreateFI(FI); 3995 3996 if (!Op && N.getNode()) { 3997 unsigned Reg; 3998 if (N.getOpcode() == ISD::CopyFromReg) 3999 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4000 else 4001 Reg = getTruncatedArgReg(N); 4002 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4003 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4004 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4005 if (PR) 4006 Reg = PR; 4007 } 4008 if (Reg) 4009 Op = MachineOperand::CreateReg(Reg, false); 4010 } 4011 4012 if (!Op) { 4013 // Check if ValueMap has reg number. 4014 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4015 if (VMI != FuncInfo.ValueMap.end()) 4016 Op = MachineOperand::CreateReg(VMI->second, false); 4017 } 4018 4019 if (!Op && N.getNode()) 4020 // Check if frame index is available. 4021 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4022 if (FrameIndexSDNode *FINode = 4023 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4024 Op = MachineOperand::CreateFI(FINode->getIndex()); 4025 4026 if (!Op) 4027 return false; 4028 4029 assert(Variable->isValidLocationForIntrinsic(DL) && 4030 "Expected inlined-at fields to agree"); 4031 if (Op->isReg()) 4032 FuncInfo.ArgDbgValues.push_back( 4033 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 4034 Op->getReg(), Offset, Variable, Expr)); 4035 else 4036 FuncInfo.ArgDbgValues.push_back( 4037 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 4038 .addOperand(*Op) 4039 .addImm(Offset) 4040 .addMetadata(Variable) 4041 .addMetadata(Expr)); 4042 4043 return true; 4044 } 4045 4046 // VisualStudio defines setjmp as _setjmp 4047 #if defined(_MSC_VER) && defined(setjmp) && \ 4048 !defined(setjmp_undefined_for_msvc) 4049 # pragma push_macro("setjmp") 4050 # undef setjmp 4051 # define setjmp_undefined_for_msvc 4052 #endif 4053 4054 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4055 /// we want to emit this as a call to a named external function, return the name 4056 /// otherwise lower it and return null. 4057 const char * 4058 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4059 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4060 SDLoc sdl = getCurSDLoc(); 4061 DebugLoc dl = getCurDebugLoc(); 4062 SDValue Res; 4063 4064 switch (Intrinsic) { 4065 default: 4066 // By default, turn this into a target intrinsic node. 4067 visitTargetIntrinsic(I, Intrinsic); 4068 return nullptr; 4069 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4070 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4071 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4072 case Intrinsic::returnaddress: 4073 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(), 4074 getValue(I.getArgOperand(0)))); 4075 return nullptr; 4076 case Intrinsic::frameaddress: 4077 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(), 4078 getValue(I.getArgOperand(0)))); 4079 return nullptr; 4080 case Intrinsic::read_register: { 4081 Value *Reg = I.getArgOperand(0); 4082 SDValue Chain = getRoot(); 4083 SDValue RegName = 4084 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4085 EVT VT = TLI.getValueType(I.getType()); 4086 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 4087 DAG.getVTList(VT, MVT::Other), Chain, RegName); 4088 setValue(&I, Res); 4089 DAG.setRoot(Res.getValue(1)); 4090 return nullptr; 4091 } 4092 case Intrinsic::write_register: { 4093 Value *Reg = I.getArgOperand(0); 4094 Value *RegValue = I.getArgOperand(1); 4095 SDValue Chain = getRoot(); 4096 SDValue RegName = 4097 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4098 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4099 RegName, getValue(RegValue))); 4100 return nullptr; 4101 } 4102 case Intrinsic::setjmp: 4103 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4104 case Intrinsic::longjmp: 4105 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4106 case Intrinsic::memcpy: { 4107 // FIXME: this definition of "user defined address space" is x86-specific 4108 // Assert for address < 256 since we support only user defined address 4109 // spaces. 4110 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4111 < 256 && 4112 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4113 < 256 && 4114 "Unknown address space"); 4115 SDValue Op1 = getValue(I.getArgOperand(0)); 4116 SDValue Op2 = getValue(I.getArgOperand(1)); 4117 SDValue Op3 = getValue(I.getArgOperand(2)); 4118 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4119 if (!Align) 4120 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4121 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4122 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4123 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4124 false, isTC, 4125 MachinePointerInfo(I.getArgOperand(0)), 4126 MachinePointerInfo(I.getArgOperand(1))); 4127 updateDAGForMaybeTailCall(MC); 4128 return nullptr; 4129 } 4130 case Intrinsic::memset: { 4131 // FIXME: this definition of "user defined address space" is x86-specific 4132 // Assert for address < 256 since we support only user defined address 4133 // spaces. 4134 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4135 < 256 && 4136 "Unknown address space"); 4137 SDValue Op1 = getValue(I.getArgOperand(0)); 4138 SDValue Op2 = getValue(I.getArgOperand(1)); 4139 SDValue Op3 = getValue(I.getArgOperand(2)); 4140 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4141 if (!Align) 4142 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4143 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4144 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4145 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4146 isTC, MachinePointerInfo(I.getArgOperand(0))); 4147 updateDAGForMaybeTailCall(MS); 4148 return nullptr; 4149 } 4150 case Intrinsic::memmove: { 4151 // FIXME: this definition of "user defined address space" is x86-specific 4152 // Assert for address < 256 since we support only user defined address 4153 // spaces. 4154 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4155 < 256 && 4156 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4157 < 256 && 4158 "Unknown address space"); 4159 SDValue Op1 = getValue(I.getArgOperand(0)); 4160 SDValue Op2 = getValue(I.getArgOperand(1)); 4161 SDValue Op3 = getValue(I.getArgOperand(2)); 4162 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4163 if (!Align) 4164 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4165 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4166 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4167 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4168 isTC, MachinePointerInfo(I.getArgOperand(0)), 4169 MachinePointerInfo(I.getArgOperand(1))); 4170 updateDAGForMaybeTailCall(MM); 4171 return nullptr; 4172 } 4173 case Intrinsic::dbg_declare: { 4174 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4175 DILocalVariable *Variable = DI.getVariable(); 4176 DIExpression *Expression = DI.getExpression(); 4177 const Value *Address = DI.getAddress(); 4178 assert(Variable && "Missing variable"); 4179 if (!Address) { 4180 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4181 return nullptr; 4182 } 4183 4184 // Check if address has undef value. 4185 if (isa<UndefValue>(Address) || 4186 (Address->use_empty() && !isa<Argument>(Address))) { 4187 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4188 return nullptr; 4189 } 4190 4191 SDValue &N = NodeMap[Address]; 4192 if (!N.getNode() && isa<Argument>(Address)) 4193 // Check unused arguments map. 4194 N = UnusedArgNodeMap[Address]; 4195 SDDbgValue *SDV; 4196 if (N.getNode()) { 4197 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4198 Address = BCI->getOperand(0); 4199 // Parameters are handled specially. 4200 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable || 4201 isa<Argument>(Address); 4202 4203 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4204 4205 if (isParameter && !AI) { 4206 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4207 if (FINode) 4208 // Byval parameter. We have a frame index at this point. 4209 SDV = DAG.getFrameIndexDbgValue( 4210 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder); 4211 else { 4212 // Address is an argument, so try to emit its dbg value using 4213 // virtual register info from the FuncInfo.ValueMap. 4214 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4215 N); 4216 return nullptr; 4217 } 4218 } else if (AI) 4219 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4220 true, 0, dl, SDNodeOrder); 4221 else { 4222 // Can't do anything with other non-AI cases yet. 4223 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4224 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t"); 4225 DEBUG(Address->dump()); 4226 return nullptr; 4227 } 4228 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4229 } else { 4230 // If Address is an argument then try to emit its dbg value using 4231 // virtual register info from the FuncInfo.ValueMap. 4232 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4233 N)) { 4234 // If variable is pinned by a alloca in dominating bb then 4235 // use StaticAllocaMap. 4236 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4237 if (AI->getParent() != DI.getParent()) { 4238 DenseMap<const AllocaInst*, int>::iterator SI = 4239 FuncInfo.StaticAllocaMap.find(AI); 4240 if (SI != FuncInfo.StaticAllocaMap.end()) { 4241 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 4242 0, dl, SDNodeOrder); 4243 DAG.AddDbgValue(SDV, nullptr, false); 4244 return nullptr; 4245 } 4246 } 4247 } 4248 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4249 } 4250 } 4251 return nullptr; 4252 } 4253 case Intrinsic::dbg_value: { 4254 const DbgValueInst &DI = cast<DbgValueInst>(I); 4255 assert(DI.getVariable() && "Missing variable"); 4256 4257 DILocalVariable *Variable = DI.getVariable(); 4258 DIExpression *Expression = DI.getExpression(); 4259 uint64_t Offset = DI.getOffset(); 4260 const Value *V = DI.getValue(); 4261 if (!V) 4262 return nullptr; 4263 4264 SDDbgValue *SDV; 4265 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4266 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 4267 SDNodeOrder); 4268 DAG.AddDbgValue(SDV, nullptr, false); 4269 } else { 4270 // Do not use getValue() in here; we don't want to generate code at 4271 // this point if it hasn't been done yet. 4272 SDValue N = NodeMap[V]; 4273 if (!N.getNode() && isa<Argument>(V)) 4274 // Check unused arguments map. 4275 N = UnusedArgNodeMap[V]; 4276 if (N.getNode()) { 4277 // A dbg.value for an alloca is always indirect. 4278 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 4279 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset, 4280 IsIndirect, N)) { 4281 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4282 IsIndirect, Offset, dl, SDNodeOrder); 4283 DAG.AddDbgValue(SDV, N.getNode(), false); 4284 } 4285 } else if (!V->use_empty() ) { 4286 // Do not call getValue(V) yet, as we don't want to generate code. 4287 // Remember it for later. 4288 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4289 DanglingDebugInfoMap[V] = DDI; 4290 } else { 4291 // We may expand this to cover more cases. One case where we have no 4292 // data available is an unreferenced parameter. 4293 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4294 } 4295 } 4296 4297 // Build a debug info table entry. 4298 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4299 V = BCI->getOperand(0); 4300 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4301 // Don't handle byval struct arguments or VLAs, for example. 4302 if (!AI) { 4303 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4304 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4305 return nullptr; 4306 } 4307 DenseMap<const AllocaInst*, int>::iterator SI = 4308 FuncInfo.StaticAllocaMap.find(AI); 4309 if (SI == FuncInfo.StaticAllocaMap.end()) 4310 return nullptr; // VLAs. 4311 return nullptr; 4312 } 4313 4314 case Intrinsic::eh_typeid_for: { 4315 // Find the type id for the given typeinfo. 4316 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 4317 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4318 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 4319 setValue(&I, Res); 4320 return nullptr; 4321 } 4322 4323 case Intrinsic::eh_return_i32: 4324 case Intrinsic::eh_return_i64: 4325 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4326 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4327 MVT::Other, 4328 getControlRoot(), 4329 getValue(I.getArgOperand(0)), 4330 getValue(I.getArgOperand(1)))); 4331 return nullptr; 4332 case Intrinsic::eh_unwind_init: 4333 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4334 return nullptr; 4335 case Intrinsic::eh_dwarf_cfa: { 4336 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4337 TLI.getPointerTy()); 4338 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4339 CfaArg.getValueType(), 4340 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4341 CfaArg.getValueType()), 4342 CfaArg); 4343 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(), 4344 DAG.getConstant(0, sdl, TLI.getPointerTy())); 4345 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4346 FA, Offset)); 4347 return nullptr; 4348 } 4349 case Intrinsic::eh_sjlj_callsite: { 4350 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4351 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4352 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4353 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4354 4355 MMI.setCurrentCallSite(CI->getZExtValue()); 4356 return nullptr; 4357 } 4358 case Intrinsic::eh_sjlj_functioncontext: { 4359 // Get and store the index of the function context. 4360 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4361 AllocaInst *FnCtx = 4362 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4363 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4364 MFI->setFunctionContextIndex(FI); 4365 return nullptr; 4366 } 4367 case Intrinsic::eh_sjlj_setjmp: { 4368 SDValue Ops[2]; 4369 Ops[0] = getRoot(); 4370 Ops[1] = getValue(I.getArgOperand(0)); 4371 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4372 DAG.getVTList(MVT::i32, MVT::Other), Ops); 4373 setValue(&I, Op.getValue(0)); 4374 DAG.setRoot(Op.getValue(1)); 4375 return nullptr; 4376 } 4377 case Intrinsic::eh_sjlj_longjmp: { 4378 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4379 getRoot(), getValue(I.getArgOperand(0)))); 4380 return nullptr; 4381 } 4382 4383 case Intrinsic::masked_gather: 4384 visitMaskedGather(I); 4385 return nullptr; 4386 case Intrinsic::masked_load: 4387 visitMaskedLoad(I); 4388 return nullptr; 4389 case Intrinsic::masked_scatter: 4390 visitMaskedScatter(I); 4391 return nullptr; 4392 case Intrinsic::masked_store: 4393 visitMaskedStore(I); 4394 return nullptr; 4395 case Intrinsic::x86_mmx_pslli_w: 4396 case Intrinsic::x86_mmx_pslli_d: 4397 case Intrinsic::x86_mmx_pslli_q: 4398 case Intrinsic::x86_mmx_psrli_w: 4399 case Intrinsic::x86_mmx_psrli_d: 4400 case Intrinsic::x86_mmx_psrli_q: 4401 case Intrinsic::x86_mmx_psrai_w: 4402 case Intrinsic::x86_mmx_psrai_d: { 4403 SDValue ShAmt = getValue(I.getArgOperand(1)); 4404 if (isa<ConstantSDNode>(ShAmt)) { 4405 visitTargetIntrinsic(I, Intrinsic); 4406 return nullptr; 4407 } 4408 unsigned NewIntrinsic = 0; 4409 EVT ShAmtVT = MVT::v2i32; 4410 switch (Intrinsic) { 4411 case Intrinsic::x86_mmx_pslli_w: 4412 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4413 break; 4414 case Intrinsic::x86_mmx_pslli_d: 4415 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4416 break; 4417 case Intrinsic::x86_mmx_pslli_q: 4418 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4419 break; 4420 case Intrinsic::x86_mmx_psrli_w: 4421 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4422 break; 4423 case Intrinsic::x86_mmx_psrli_d: 4424 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4425 break; 4426 case Intrinsic::x86_mmx_psrli_q: 4427 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4428 break; 4429 case Intrinsic::x86_mmx_psrai_w: 4430 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4431 break; 4432 case Intrinsic::x86_mmx_psrai_d: 4433 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4434 break; 4435 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4436 } 4437 4438 // The vector shift intrinsics with scalars uses 32b shift amounts but 4439 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4440 // to be zero. 4441 // We must do this early because v2i32 is not a legal type. 4442 SDValue ShOps[2]; 4443 ShOps[0] = ShAmt; 4444 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 4445 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 4446 EVT DestVT = TLI.getValueType(I.getType()); 4447 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 4448 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 4449 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 4450 getValue(I.getArgOperand(0)), ShAmt); 4451 setValue(&I, Res); 4452 return nullptr; 4453 } 4454 case Intrinsic::convertff: 4455 case Intrinsic::convertfsi: 4456 case Intrinsic::convertfui: 4457 case Intrinsic::convertsif: 4458 case Intrinsic::convertuif: 4459 case Intrinsic::convertss: 4460 case Intrinsic::convertsu: 4461 case Intrinsic::convertus: 4462 case Intrinsic::convertuu: { 4463 ISD::CvtCode Code = ISD::CVT_INVALID; 4464 switch (Intrinsic) { 4465 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4466 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 4467 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 4468 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 4469 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 4470 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 4471 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 4472 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 4473 case Intrinsic::convertus: Code = ISD::CVT_US; break; 4474 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 4475 } 4476 EVT DestVT = TLI.getValueType(I.getType()); 4477 const Value *Op1 = I.getArgOperand(0); 4478 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 4479 DAG.getValueType(DestVT), 4480 DAG.getValueType(getValue(Op1).getValueType()), 4481 getValue(I.getArgOperand(1)), 4482 getValue(I.getArgOperand(2)), 4483 Code); 4484 setValue(&I, Res); 4485 return nullptr; 4486 } 4487 case Intrinsic::powi: 4488 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 4489 getValue(I.getArgOperand(1)), DAG)); 4490 return nullptr; 4491 case Intrinsic::log: 4492 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4493 return nullptr; 4494 case Intrinsic::log2: 4495 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4496 return nullptr; 4497 case Intrinsic::log10: 4498 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4499 return nullptr; 4500 case Intrinsic::exp: 4501 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4502 return nullptr; 4503 case Intrinsic::exp2: 4504 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4505 return nullptr; 4506 case Intrinsic::pow: 4507 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 4508 getValue(I.getArgOperand(1)), DAG, TLI)); 4509 return nullptr; 4510 case Intrinsic::sqrt: 4511 case Intrinsic::fabs: 4512 case Intrinsic::sin: 4513 case Intrinsic::cos: 4514 case Intrinsic::floor: 4515 case Intrinsic::ceil: 4516 case Intrinsic::trunc: 4517 case Intrinsic::rint: 4518 case Intrinsic::nearbyint: 4519 case Intrinsic::round: { 4520 unsigned Opcode; 4521 switch (Intrinsic) { 4522 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4523 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 4524 case Intrinsic::fabs: Opcode = ISD::FABS; break; 4525 case Intrinsic::sin: Opcode = ISD::FSIN; break; 4526 case Intrinsic::cos: Opcode = ISD::FCOS; break; 4527 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 4528 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 4529 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 4530 case Intrinsic::rint: Opcode = ISD::FRINT; break; 4531 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 4532 case Intrinsic::round: Opcode = ISD::FROUND; break; 4533 } 4534 4535 setValue(&I, DAG.getNode(Opcode, sdl, 4536 getValue(I.getArgOperand(0)).getValueType(), 4537 getValue(I.getArgOperand(0)))); 4538 return nullptr; 4539 } 4540 case Intrinsic::minnum: 4541 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 4542 getValue(I.getArgOperand(0)).getValueType(), 4543 getValue(I.getArgOperand(0)), 4544 getValue(I.getArgOperand(1)))); 4545 return nullptr; 4546 case Intrinsic::maxnum: 4547 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 4548 getValue(I.getArgOperand(0)).getValueType(), 4549 getValue(I.getArgOperand(0)), 4550 getValue(I.getArgOperand(1)))); 4551 return nullptr; 4552 case Intrinsic::copysign: 4553 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 4554 getValue(I.getArgOperand(0)).getValueType(), 4555 getValue(I.getArgOperand(0)), 4556 getValue(I.getArgOperand(1)))); 4557 return nullptr; 4558 case Intrinsic::fma: 4559 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4560 getValue(I.getArgOperand(0)).getValueType(), 4561 getValue(I.getArgOperand(0)), 4562 getValue(I.getArgOperand(1)), 4563 getValue(I.getArgOperand(2)))); 4564 return nullptr; 4565 case Intrinsic::fmuladd: { 4566 EVT VT = TLI.getValueType(I.getType()); 4567 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 4568 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 4569 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4570 getValue(I.getArgOperand(0)).getValueType(), 4571 getValue(I.getArgOperand(0)), 4572 getValue(I.getArgOperand(1)), 4573 getValue(I.getArgOperand(2)))); 4574 } else { 4575 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 4576 getValue(I.getArgOperand(0)).getValueType(), 4577 getValue(I.getArgOperand(0)), 4578 getValue(I.getArgOperand(1))); 4579 SDValue Add = DAG.getNode(ISD::FADD, sdl, 4580 getValue(I.getArgOperand(0)).getValueType(), 4581 Mul, 4582 getValue(I.getArgOperand(2))); 4583 setValue(&I, Add); 4584 } 4585 return nullptr; 4586 } 4587 case Intrinsic::convert_to_fp16: 4588 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 4589 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 4590 getValue(I.getArgOperand(0)), 4591 DAG.getTargetConstant(0, sdl, 4592 MVT::i32)))); 4593 return nullptr; 4594 case Intrinsic::convert_from_fp16: 4595 setValue(&I, 4596 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()), 4597 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 4598 getValue(I.getArgOperand(0))))); 4599 return nullptr; 4600 case Intrinsic::pcmarker: { 4601 SDValue Tmp = getValue(I.getArgOperand(0)); 4602 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 4603 return nullptr; 4604 } 4605 case Intrinsic::readcyclecounter: { 4606 SDValue Op = getRoot(); 4607 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 4608 DAG.getVTList(MVT::i64, MVT::Other), Op); 4609 setValue(&I, Res); 4610 DAG.setRoot(Res.getValue(1)); 4611 return nullptr; 4612 } 4613 case Intrinsic::bswap: 4614 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 4615 getValue(I.getArgOperand(0)).getValueType(), 4616 getValue(I.getArgOperand(0)))); 4617 return nullptr; 4618 case Intrinsic::cttz: { 4619 SDValue Arg = getValue(I.getArgOperand(0)); 4620 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4621 EVT Ty = Arg.getValueType(); 4622 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 4623 sdl, Ty, Arg)); 4624 return nullptr; 4625 } 4626 case Intrinsic::ctlz: { 4627 SDValue Arg = getValue(I.getArgOperand(0)); 4628 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4629 EVT Ty = Arg.getValueType(); 4630 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 4631 sdl, Ty, Arg)); 4632 return nullptr; 4633 } 4634 case Intrinsic::ctpop: { 4635 SDValue Arg = getValue(I.getArgOperand(0)); 4636 EVT Ty = Arg.getValueType(); 4637 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 4638 return nullptr; 4639 } 4640 case Intrinsic::stacksave: { 4641 SDValue Op = getRoot(); 4642 Res = DAG.getNode(ISD::STACKSAVE, sdl, 4643 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op); 4644 setValue(&I, Res); 4645 DAG.setRoot(Res.getValue(1)); 4646 return nullptr; 4647 } 4648 case Intrinsic::stackrestore: { 4649 Res = getValue(I.getArgOperand(0)); 4650 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 4651 return nullptr; 4652 } 4653 case Intrinsic::stackprotector: { 4654 // Emit code into the DAG to store the stack guard onto the stack. 4655 MachineFunction &MF = DAG.getMachineFunction(); 4656 MachineFrameInfo *MFI = MF.getFrameInfo(); 4657 EVT PtrTy = TLI.getPointerTy(); 4658 SDValue Src, Chain = getRoot(); 4659 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand(); 4660 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr); 4661 4662 // See if Ptr is a bitcast. If it is, look through it and see if we can get 4663 // global variable __stack_chk_guard. 4664 if (!GV) 4665 if (const Operator *BC = dyn_cast<Operator>(Ptr)) 4666 if (BC->getOpcode() == Instruction::BitCast) 4667 GV = dyn_cast<GlobalVariable>(BC->getOperand(0)); 4668 4669 if (GV && TLI.useLoadStackGuardNode()) { 4670 // Emit a LOAD_STACK_GUARD node. 4671 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, 4672 sdl, PtrTy, Chain); 4673 MachinePointerInfo MPInfo(GV); 4674 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 4675 unsigned Flags = MachineMemOperand::MOLoad | 4676 MachineMemOperand::MOInvariant; 4677 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, 4678 PtrTy.getSizeInBits() / 8, 4679 DAG.getEVTAlignment(PtrTy)); 4680 Node->setMemRefs(MemRefs, MemRefs + 1); 4681 4682 // Copy the guard value to a virtual register so that it can be 4683 // retrieved in the epilogue. 4684 Src = SDValue(Node, 0); 4685 const TargetRegisterClass *RC = 4686 TLI.getRegClassFor(Src.getSimpleValueType()); 4687 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC); 4688 4689 SPDescriptor.setGuardReg(Reg); 4690 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src); 4691 } else { 4692 Src = getValue(I.getArgOperand(0)); // The guard's value. 4693 } 4694 4695 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 4696 4697 int FI = FuncInfo.StaticAllocaMap[Slot]; 4698 MFI->setStackProtectorIndex(FI); 4699 4700 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 4701 4702 // Store the stack protector onto the stack. 4703 Res = DAG.getStore(Chain, sdl, Src, FIN, 4704 MachinePointerInfo::getFixedStack(FI), 4705 true, false, 0); 4706 setValue(&I, Res); 4707 DAG.setRoot(Res); 4708 return nullptr; 4709 } 4710 case Intrinsic::objectsize: { 4711 // If we don't know by now, we're never going to know. 4712 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 4713 4714 assert(CI && "Non-constant type in __builtin_object_size?"); 4715 4716 SDValue Arg = getValue(I.getCalledValue()); 4717 EVT Ty = Arg.getValueType(); 4718 4719 if (CI->isZero()) 4720 Res = DAG.getConstant(-1ULL, sdl, Ty); 4721 else 4722 Res = DAG.getConstant(0, sdl, Ty); 4723 4724 setValue(&I, Res); 4725 return nullptr; 4726 } 4727 case Intrinsic::annotation: 4728 case Intrinsic::ptr_annotation: 4729 // Drop the intrinsic, but forward the value 4730 setValue(&I, getValue(I.getOperand(0))); 4731 return nullptr; 4732 case Intrinsic::assume: 4733 case Intrinsic::var_annotation: 4734 // Discard annotate attributes and assumptions 4735 return nullptr; 4736 4737 case Intrinsic::init_trampoline: { 4738 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 4739 4740 SDValue Ops[6]; 4741 Ops[0] = getRoot(); 4742 Ops[1] = getValue(I.getArgOperand(0)); 4743 Ops[2] = getValue(I.getArgOperand(1)); 4744 Ops[3] = getValue(I.getArgOperand(2)); 4745 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 4746 Ops[5] = DAG.getSrcValue(F); 4747 4748 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 4749 4750 DAG.setRoot(Res); 4751 return nullptr; 4752 } 4753 case Intrinsic::adjust_trampoline: { 4754 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 4755 TLI.getPointerTy(), 4756 getValue(I.getArgOperand(0)))); 4757 return nullptr; 4758 } 4759 case Intrinsic::gcroot: 4760 if (GFI) { 4761 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 4762 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 4763 4764 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 4765 GFI->addStackRoot(FI->getIndex(), TypeMap); 4766 } 4767 return nullptr; 4768 case Intrinsic::gcread: 4769 case Intrinsic::gcwrite: 4770 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 4771 case Intrinsic::flt_rounds: 4772 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 4773 return nullptr; 4774 4775 case Intrinsic::expect: { 4776 // Just replace __builtin_expect(exp, c) with EXP. 4777 setValue(&I, getValue(I.getArgOperand(0))); 4778 return nullptr; 4779 } 4780 4781 case Intrinsic::debugtrap: 4782 case Intrinsic::trap: { 4783 StringRef TrapFuncName = 4784 I.getAttributes() 4785 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name") 4786 .getValueAsString(); 4787 if (TrapFuncName.empty()) { 4788 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 4789 ISD::TRAP : ISD::DEBUGTRAP; 4790 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 4791 return nullptr; 4792 } 4793 TargetLowering::ArgListTy Args; 4794 4795 TargetLowering::CallLoweringInfo CLI(DAG); 4796 CLI.setDebugLoc(sdl).setChain(getRoot()) 4797 .setCallee(CallingConv::C, I.getType(), 4798 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()), 4799 std::move(Args), 0); 4800 4801 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 4802 DAG.setRoot(Result.second); 4803 return nullptr; 4804 } 4805 4806 case Intrinsic::uadd_with_overflow: 4807 case Intrinsic::sadd_with_overflow: 4808 case Intrinsic::usub_with_overflow: 4809 case Intrinsic::ssub_with_overflow: 4810 case Intrinsic::umul_with_overflow: 4811 case Intrinsic::smul_with_overflow: { 4812 ISD::NodeType Op; 4813 switch (Intrinsic) { 4814 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4815 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 4816 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 4817 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 4818 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 4819 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 4820 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 4821 } 4822 SDValue Op1 = getValue(I.getArgOperand(0)); 4823 SDValue Op2 = getValue(I.getArgOperand(1)); 4824 4825 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 4826 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 4827 return nullptr; 4828 } 4829 case Intrinsic::prefetch: { 4830 SDValue Ops[5]; 4831 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4832 Ops[0] = getRoot(); 4833 Ops[1] = getValue(I.getArgOperand(0)); 4834 Ops[2] = getValue(I.getArgOperand(1)); 4835 Ops[3] = getValue(I.getArgOperand(2)); 4836 Ops[4] = getValue(I.getArgOperand(3)); 4837 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 4838 DAG.getVTList(MVT::Other), Ops, 4839 EVT::getIntegerVT(*Context, 8), 4840 MachinePointerInfo(I.getArgOperand(0)), 4841 0, /* align */ 4842 false, /* volatile */ 4843 rw==0, /* read */ 4844 rw==1)); /* write */ 4845 return nullptr; 4846 } 4847 case Intrinsic::lifetime_start: 4848 case Intrinsic::lifetime_end: { 4849 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 4850 // Stack coloring is not enabled in O0, discard region information. 4851 if (TM.getOptLevel() == CodeGenOpt::None) 4852 return nullptr; 4853 4854 SmallVector<Value *, 4> Allocas; 4855 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL); 4856 4857 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 4858 E = Allocas.end(); Object != E; ++Object) { 4859 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 4860 4861 // Could not find an Alloca. 4862 if (!LifetimeObject) 4863 continue; 4864 4865 // First check that the Alloca is static, otherwise it won't have a 4866 // valid frame index. 4867 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 4868 if (SI == FuncInfo.StaticAllocaMap.end()) 4869 return nullptr; 4870 4871 int FI = SI->second; 4872 4873 SDValue Ops[2]; 4874 Ops[0] = getRoot(); 4875 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true); 4876 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 4877 4878 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 4879 DAG.setRoot(Res); 4880 } 4881 return nullptr; 4882 } 4883 case Intrinsic::invariant_start: 4884 // Discard region information. 4885 setValue(&I, DAG.getUNDEF(TLI.getPointerTy())); 4886 return nullptr; 4887 case Intrinsic::invariant_end: 4888 // Discard region information. 4889 return nullptr; 4890 case Intrinsic::stackprotectorcheck: { 4891 // Do not actually emit anything for this basic block. Instead we initialize 4892 // the stack protector descriptor and export the guard variable so we can 4893 // access it in FinishBasicBlock. 4894 const BasicBlock *BB = I.getParent(); 4895 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 4896 ExportFromCurrentBlock(SPDescriptor.getGuard()); 4897 4898 // Flush our exports since we are going to process a terminator. 4899 (void)getControlRoot(); 4900 return nullptr; 4901 } 4902 case Intrinsic::clear_cache: 4903 return TLI.getClearCacheBuiltinName(); 4904 case Intrinsic::eh_actions: 4905 setValue(&I, DAG.getUNDEF(TLI.getPointerTy())); 4906 return nullptr; 4907 case Intrinsic::donothing: 4908 // ignore 4909 return nullptr; 4910 case Intrinsic::experimental_stackmap: { 4911 visitStackmap(I); 4912 return nullptr; 4913 } 4914 case Intrinsic::experimental_patchpoint_void: 4915 case Intrinsic::experimental_patchpoint_i64: { 4916 visitPatchpoint(&I); 4917 return nullptr; 4918 } 4919 case Intrinsic::experimental_gc_statepoint: { 4920 visitStatepoint(I); 4921 return nullptr; 4922 } 4923 case Intrinsic::experimental_gc_result_int: 4924 case Intrinsic::experimental_gc_result_float: 4925 case Intrinsic::experimental_gc_result_ptr: 4926 case Intrinsic::experimental_gc_result: { 4927 visitGCResult(I); 4928 return nullptr; 4929 } 4930 case Intrinsic::experimental_gc_relocate: { 4931 visitGCRelocate(I); 4932 return nullptr; 4933 } 4934 case Intrinsic::instrprof_increment: 4935 llvm_unreachable("instrprof failed to lower an increment"); 4936 4937 case Intrinsic::localescape: { 4938 MachineFunction &MF = DAG.getMachineFunction(); 4939 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4940 4941 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 4942 // is the same on all targets. 4943 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 4944 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 4945 if (isa<ConstantPointerNull>(Arg)) 4946 continue; // Skip null pointers. They represent a hole in index space. 4947 AllocaInst *Slot = cast<AllocaInst>(Arg); 4948 assert(FuncInfo.StaticAllocaMap.count(Slot) && 4949 "can only escape static allocas"); 4950 int FI = FuncInfo.StaticAllocaMap[Slot]; 4951 MCSymbol *FrameAllocSym = 4952 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 4953 GlobalValue::getRealLinkageName(MF.getName()), Idx); 4954 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 4955 TII->get(TargetOpcode::LOCAL_ESCAPE)) 4956 .addSym(FrameAllocSym) 4957 .addFrameIndex(FI); 4958 } 4959 4960 return nullptr; 4961 } 4962 4963 case Intrinsic::localrecover: { 4964 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 4965 MachineFunction &MF = DAG.getMachineFunction(); 4966 MVT PtrVT = TLI.getPointerTy(0); 4967 4968 // Get the symbol that defines the frame offset. 4969 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 4970 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 4971 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX)); 4972 MCSymbol *FrameAllocSym = 4973 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 4974 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal); 4975 4976 // Create a MCSymbol for the label to avoid any target lowering 4977 // that would make this PC relative. 4978 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 4979 SDValue OffsetVal = 4980 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 4981 4982 // Add the offset to the FP. 4983 Value *FP = I.getArgOperand(1); 4984 SDValue FPVal = getValue(FP); 4985 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 4986 setValue(&I, Add); 4987 4988 return nullptr; 4989 } 4990 case Intrinsic::eh_begincatch: 4991 case Intrinsic::eh_endcatch: 4992 llvm_unreachable("begin/end catch intrinsics not lowered in codegen"); 4993 case Intrinsic::eh_exceptioncode: { 4994 unsigned Reg = TLI.getExceptionPointerRegister(); 4995 assert(Reg && "cannot get exception code on this platform"); 4996 MVT PtrVT = TLI.getPointerTy(); 4997 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 4998 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad"); 4999 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC); 5000 SDValue N = 5001 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5002 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5003 setValue(&I, N); 5004 return nullptr; 5005 } 5006 } 5007 } 5008 5009 std::pair<SDValue, SDValue> 5010 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5011 MachineBasicBlock *LandingPad) { 5012 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5013 MCSymbol *BeginLabel = nullptr; 5014 5015 if (LandingPad) { 5016 // Insert a label before the invoke call to mark the try range. This can be 5017 // used to detect deletion of the invoke via the MachineModuleInfo. 5018 BeginLabel = MMI.getContext().createTempSymbol(); 5019 5020 // For SjLj, keep track of which landing pads go with which invokes 5021 // so as to maintain the ordering of pads in the LSDA. 5022 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5023 if (CallSiteIndex) { 5024 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5025 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex); 5026 5027 // Now that the call site is handled, stop tracking it. 5028 MMI.setCurrentCallSite(0); 5029 } 5030 5031 // Both PendingLoads and PendingExports must be flushed here; 5032 // this call might not return. 5033 (void)getRoot(); 5034 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5035 5036 CLI.setChain(getRoot()); 5037 } 5038 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5039 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5040 5041 assert((CLI.IsTailCall || Result.second.getNode()) && 5042 "Non-null chain expected with non-tail call!"); 5043 assert((Result.second.getNode() || !Result.first.getNode()) && 5044 "Null value expected with tail call!"); 5045 5046 if (!Result.second.getNode()) { 5047 // As a special case, a null chain means that a tail call has been emitted 5048 // and the DAG root is already updated. 5049 HasTailCall = true; 5050 5051 // Since there's no actual continuation from this block, nothing can be 5052 // relying on us setting vregs for them. 5053 PendingExports.clear(); 5054 } else { 5055 DAG.setRoot(Result.second); 5056 } 5057 5058 if (LandingPad) { 5059 // Insert a label at the end of the invoke call to mark the try range. This 5060 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5061 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 5062 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5063 5064 // Inform MachineModuleInfo of range. 5065 MMI.addInvoke(LandingPad, BeginLabel, EndLabel); 5066 } 5067 5068 return Result; 5069 } 5070 5071 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5072 bool isTailCall, 5073 MachineBasicBlock *LandingPad) { 5074 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5075 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5076 Type *RetTy = FTy->getReturnType(); 5077 5078 TargetLowering::ArgListTy Args; 5079 TargetLowering::ArgListEntry Entry; 5080 Args.reserve(CS.arg_size()); 5081 5082 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5083 i != e; ++i) { 5084 const Value *V = *i; 5085 5086 // Skip empty types 5087 if (V->getType()->isEmptyTy()) 5088 continue; 5089 5090 SDValue ArgNode = getValue(V); 5091 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5092 5093 // Skip the first return-type Attribute to get to params. 5094 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5095 Args.push_back(Entry); 5096 5097 // If we have an explicit sret argument that is an Instruction, (i.e., it 5098 // might point to function-local memory), we can't meaningfully tail-call. 5099 if (Entry.isSRet && isa<Instruction>(V)) 5100 isTailCall = false; 5101 } 5102 5103 // Check if target-independent constraints permit a tail call here. 5104 // Target-dependent constraints are checked within TLI->LowerCallTo. 5105 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5106 isTailCall = false; 5107 5108 TargetLowering::CallLoweringInfo CLI(DAG); 5109 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 5110 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5111 .setTailCall(isTailCall); 5112 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad); 5113 5114 if (Result.first.getNode()) 5115 setValue(CS.getInstruction(), Result.first); 5116 } 5117 5118 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5119 /// value is equal or not-equal to zero. 5120 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5121 for (const User *U : V->users()) { 5122 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5123 if (IC->isEquality()) 5124 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5125 if (C->isNullValue()) 5126 continue; 5127 // Unknown instruction. 5128 return false; 5129 } 5130 return true; 5131 } 5132 5133 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5134 Type *LoadTy, 5135 SelectionDAGBuilder &Builder) { 5136 5137 // Check to see if this load can be trivially constant folded, e.g. if the 5138 // input is from a string literal. 5139 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5140 // Cast pointer to the type we really want to load. 5141 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5142 PointerType::getUnqual(LoadTy)); 5143 5144 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 5145 const_cast<Constant *>(LoadInput), *Builder.DL)) 5146 return Builder.getValue(LoadCst); 5147 } 5148 5149 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5150 // still constant memory, the input chain can be the entry node. 5151 SDValue Root; 5152 bool ConstantMemory = false; 5153 5154 // Do not serialize (non-volatile) loads of constant memory with anything. 5155 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5156 Root = Builder.DAG.getEntryNode(); 5157 ConstantMemory = true; 5158 } else { 5159 // Do not serialize non-volatile loads against each other. 5160 Root = Builder.DAG.getRoot(); 5161 } 5162 5163 SDValue Ptr = Builder.getValue(PtrVal); 5164 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5165 Ptr, MachinePointerInfo(PtrVal), 5166 false /*volatile*/, 5167 false /*nontemporal*/, 5168 false /*isinvariant*/, 1 /* align=1 */); 5169 5170 if (!ConstantMemory) 5171 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5172 return LoadVal; 5173 } 5174 5175 /// processIntegerCallValue - Record the value for an instruction that 5176 /// produces an integer result, converting the type where necessary. 5177 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5178 SDValue Value, 5179 bool IsSigned) { 5180 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true); 5181 if (IsSigned) 5182 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5183 else 5184 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5185 setValue(&I, Value); 5186 } 5187 5188 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5189 /// If so, return true and lower it, otherwise return false and it will be 5190 /// lowered like a normal call. 5191 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5192 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5193 if (I.getNumArgOperands() != 3) 5194 return false; 5195 5196 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5197 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5198 !I.getArgOperand(2)->getType()->isIntegerTy() || 5199 !I.getType()->isIntegerTy()) 5200 return false; 5201 5202 const Value *Size = I.getArgOperand(2); 5203 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5204 if (CSize && CSize->getZExtValue() == 0) { 5205 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true); 5206 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 5207 return true; 5208 } 5209 5210 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5211 std::pair<SDValue, SDValue> Res = 5212 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5213 getValue(LHS), getValue(RHS), getValue(Size), 5214 MachinePointerInfo(LHS), 5215 MachinePointerInfo(RHS)); 5216 if (Res.first.getNode()) { 5217 processIntegerCallValue(I, Res.first, true); 5218 PendingLoads.push_back(Res.second); 5219 return true; 5220 } 5221 5222 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5223 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5224 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5225 bool ActuallyDoIt = true; 5226 MVT LoadVT; 5227 Type *LoadTy; 5228 switch (CSize->getZExtValue()) { 5229 default: 5230 LoadVT = MVT::Other; 5231 LoadTy = nullptr; 5232 ActuallyDoIt = false; 5233 break; 5234 case 2: 5235 LoadVT = MVT::i16; 5236 LoadTy = Type::getInt16Ty(CSize->getContext()); 5237 break; 5238 case 4: 5239 LoadVT = MVT::i32; 5240 LoadTy = Type::getInt32Ty(CSize->getContext()); 5241 break; 5242 case 8: 5243 LoadVT = MVT::i64; 5244 LoadTy = Type::getInt64Ty(CSize->getContext()); 5245 break; 5246 /* 5247 case 16: 5248 LoadVT = MVT::v4i32; 5249 LoadTy = Type::getInt32Ty(CSize->getContext()); 5250 LoadTy = VectorType::get(LoadTy, 4); 5251 break; 5252 */ 5253 } 5254 5255 // This turns into unaligned loads. We only do this if the target natively 5256 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5257 // we'll only produce a small number of byte loads. 5258 5259 // Require that we can find a legal MVT, and only do this if the target 5260 // supports unaligned loads of that type. Expanding into byte loads would 5261 // bloat the code. 5262 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5263 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5264 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5265 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5266 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5267 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5268 // TODO: Check alignment of src and dest ptrs. 5269 if (!TLI.isTypeLegal(LoadVT) || 5270 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 5271 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 5272 ActuallyDoIt = false; 5273 } 5274 5275 if (ActuallyDoIt) { 5276 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5277 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5278 5279 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5280 ISD::SETNE); 5281 processIntegerCallValue(I, Res, false); 5282 return true; 5283 } 5284 } 5285 5286 5287 return false; 5288 } 5289 5290 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5291 /// form. If so, return true and lower it, otherwise return false and it 5292 /// will be lowered like a normal call. 5293 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5294 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5295 if (I.getNumArgOperands() != 3) 5296 return false; 5297 5298 const Value *Src = I.getArgOperand(0); 5299 const Value *Char = I.getArgOperand(1); 5300 const Value *Length = I.getArgOperand(2); 5301 if (!Src->getType()->isPointerTy() || 5302 !Char->getType()->isIntegerTy() || 5303 !Length->getType()->isIntegerTy() || 5304 !I.getType()->isPointerTy()) 5305 return false; 5306 5307 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5308 std::pair<SDValue, SDValue> Res = 5309 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5310 getValue(Src), getValue(Char), getValue(Length), 5311 MachinePointerInfo(Src)); 5312 if (Res.first.getNode()) { 5313 setValue(&I, Res.first); 5314 PendingLoads.push_back(Res.second); 5315 return true; 5316 } 5317 5318 return false; 5319 } 5320 5321 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5322 /// optimized form. If so, return true and lower it, otherwise return false 5323 /// and it will be lowered like a normal call. 5324 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5325 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5326 if (I.getNumArgOperands() != 2) 5327 return false; 5328 5329 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5330 if (!Arg0->getType()->isPointerTy() || 5331 !Arg1->getType()->isPointerTy() || 5332 !I.getType()->isPointerTy()) 5333 return false; 5334 5335 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5336 std::pair<SDValue, SDValue> Res = 5337 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5338 getValue(Arg0), getValue(Arg1), 5339 MachinePointerInfo(Arg0), 5340 MachinePointerInfo(Arg1), isStpcpy); 5341 if (Res.first.getNode()) { 5342 setValue(&I, Res.first); 5343 DAG.setRoot(Res.second); 5344 return true; 5345 } 5346 5347 return false; 5348 } 5349 5350 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5351 /// If so, return true and lower it, otherwise return false and it will be 5352 /// lowered like a normal call. 5353 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5354 // Verify that the prototype makes sense. int strcmp(void*,void*) 5355 if (I.getNumArgOperands() != 2) 5356 return false; 5357 5358 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5359 if (!Arg0->getType()->isPointerTy() || 5360 !Arg1->getType()->isPointerTy() || 5361 !I.getType()->isIntegerTy()) 5362 return false; 5363 5364 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5365 std::pair<SDValue, SDValue> Res = 5366 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5367 getValue(Arg0), getValue(Arg1), 5368 MachinePointerInfo(Arg0), 5369 MachinePointerInfo(Arg1)); 5370 if (Res.first.getNode()) { 5371 processIntegerCallValue(I, Res.first, true); 5372 PendingLoads.push_back(Res.second); 5373 return true; 5374 } 5375 5376 return false; 5377 } 5378 5379 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5380 /// form. If so, return true and lower it, otherwise return false and it 5381 /// will be lowered like a normal call. 5382 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5383 // Verify that the prototype makes sense. size_t strlen(char *) 5384 if (I.getNumArgOperands() != 1) 5385 return false; 5386 5387 const Value *Arg0 = I.getArgOperand(0); 5388 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5389 return false; 5390 5391 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5392 std::pair<SDValue, SDValue> Res = 5393 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5394 getValue(Arg0), MachinePointerInfo(Arg0)); 5395 if (Res.first.getNode()) { 5396 processIntegerCallValue(I, Res.first, false); 5397 PendingLoads.push_back(Res.second); 5398 return true; 5399 } 5400 5401 return false; 5402 } 5403 5404 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5405 /// form. If so, return true and lower it, otherwise return false and it 5406 /// will be lowered like a normal call. 5407 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5408 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5409 if (I.getNumArgOperands() != 2) 5410 return false; 5411 5412 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5413 if (!Arg0->getType()->isPointerTy() || 5414 !Arg1->getType()->isIntegerTy() || 5415 !I.getType()->isIntegerTy()) 5416 return false; 5417 5418 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5419 std::pair<SDValue, SDValue> Res = 5420 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5421 getValue(Arg0), getValue(Arg1), 5422 MachinePointerInfo(Arg0)); 5423 if (Res.first.getNode()) { 5424 processIntegerCallValue(I, Res.first, false); 5425 PendingLoads.push_back(Res.second); 5426 return true; 5427 } 5428 5429 return false; 5430 } 5431 5432 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5433 /// operation (as expected), translate it to an SDNode with the specified opcode 5434 /// and return true. 5435 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5436 unsigned Opcode) { 5437 // Sanity check that it really is a unary floating-point call. 5438 if (I.getNumArgOperands() != 1 || 5439 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5440 I.getType() != I.getArgOperand(0)->getType() || 5441 !I.onlyReadsMemory()) 5442 return false; 5443 5444 SDValue Tmp = getValue(I.getArgOperand(0)); 5445 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5446 return true; 5447 } 5448 5449 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 5450 /// operation (as expected), translate it to an SDNode with the specified opcode 5451 /// and return true. 5452 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 5453 unsigned Opcode) { 5454 // Sanity check that it really is a binary floating-point call. 5455 if (I.getNumArgOperands() != 2 || 5456 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5457 I.getType() != I.getArgOperand(0)->getType() || 5458 I.getType() != I.getArgOperand(1)->getType() || 5459 !I.onlyReadsMemory()) 5460 return false; 5461 5462 SDValue Tmp0 = getValue(I.getArgOperand(0)); 5463 SDValue Tmp1 = getValue(I.getArgOperand(1)); 5464 EVT VT = Tmp0.getValueType(); 5465 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 5466 return true; 5467 } 5468 5469 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5470 // Handle inline assembly differently. 5471 if (isa<InlineAsm>(I.getCalledValue())) { 5472 visitInlineAsm(&I); 5473 return; 5474 } 5475 5476 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5477 ComputeUsesVAFloatArgument(I, &MMI); 5478 5479 const char *RenameFn = nullptr; 5480 if (Function *F = I.getCalledFunction()) { 5481 if (F->isDeclaration()) { 5482 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5483 if (unsigned IID = II->getIntrinsicID(F)) { 5484 RenameFn = visitIntrinsicCall(I, IID); 5485 if (!RenameFn) 5486 return; 5487 } 5488 } 5489 if (Intrinsic::ID IID = F->getIntrinsicID()) { 5490 RenameFn = visitIntrinsicCall(I, IID); 5491 if (!RenameFn) 5492 return; 5493 } 5494 } 5495 5496 // Check for well-known libc/libm calls. If the function is internal, it 5497 // can't be a library call. 5498 LibFunc::Func Func; 5499 if (!F->hasLocalLinkage() && F->hasName() && 5500 LibInfo->getLibFunc(F->getName(), Func) && 5501 LibInfo->hasOptimizedCodeGen(Func)) { 5502 switch (Func) { 5503 default: break; 5504 case LibFunc::copysign: 5505 case LibFunc::copysignf: 5506 case LibFunc::copysignl: 5507 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5508 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5509 I.getType() == I.getArgOperand(0)->getType() && 5510 I.getType() == I.getArgOperand(1)->getType() && 5511 I.onlyReadsMemory()) { 5512 SDValue LHS = getValue(I.getArgOperand(0)); 5513 SDValue RHS = getValue(I.getArgOperand(1)); 5514 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 5515 LHS.getValueType(), LHS, RHS)); 5516 return; 5517 } 5518 break; 5519 case LibFunc::fabs: 5520 case LibFunc::fabsf: 5521 case LibFunc::fabsl: 5522 if (visitUnaryFloatCall(I, ISD::FABS)) 5523 return; 5524 break; 5525 case LibFunc::fmin: 5526 case LibFunc::fminf: 5527 case LibFunc::fminl: 5528 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 5529 return; 5530 break; 5531 case LibFunc::fmax: 5532 case LibFunc::fmaxf: 5533 case LibFunc::fmaxl: 5534 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 5535 return; 5536 break; 5537 case LibFunc::sin: 5538 case LibFunc::sinf: 5539 case LibFunc::sinl: 5540 if (visitUnaryFloatCall(I, ISD::FSIN)) 5541 return; 5542 break; 5543 case LibFunc::cos: 5544 case LibFunc::cosf: 5545 case LibFunc::cosl: 5546 if (visitUnaryFloatCall(I, ISD::FCOS)) 5547 return; 5548 break; 5549 case LibFunc::sqrt: 5550 case LibFunc::sqrtf: 5551 case LibFunc::sqrtl: 5552 case LibFunc::sqrt_finite: 5553 case LibFunc::sqrtf_finite: 5554 case LibFunc::sqrtl_finite: 5555 if (visitUnaryFloatCall(I, ISD::FSQRT)) 5556 return; 5557 break; 5558 case LibFunc::floor: 5559 case LibFunc::floorf: 5560 case LibFunc::floorl: 5561 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 5562 return; 5563 break; 5564 case LibFunc::nearbyint: 5565 case LibFunc::nearbyintf: 5566 case LibFunc::nearbyintl: 5567 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 5568 return; 5569 break; 5570 case LibFunc::ceil: 5571 case LibFunc::ceilf: 5572 case LibFunc::ceill: 5573 if (visitUnaryFloatCall(I, ISD::FCEIL)) 5574 return; 5575 break; 5576 case LibFunc::rint: 5577 case LibFunc::rintf: 5578 case LibFunc::rintl: 5579 if (visitUnaryFloatCall(I, ISD::FRINT)) 5580 return; 5581 break; 5582 case LibFunc::round: 5583 case LibFunc::roundf: 5584 case LibFunc::roundl: 5585 if (visitUnaryFloatCall(I, ISD::FROUND)) 5586 return; 5587 break; 5588 case LibFunc::trunc: 5589 case LibFunc::truncf: 5590 case LibFunc::truncl: 5591 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 5592 return; 5593 break; 5594 case LibFunc::log2: 5595 case LibFunc::log2f: 5596 case LibFunc::log2l: 5597 if (visitUnaryFloatCall(I, ISD::FLOG2)) 5598 return; 5599 break; 5600 case LibFunc::exp2: 5601 case LibFunc::exp2f: 5602 case LibFunc::exp2l: 5603 if (visitUnaryFloatCall(I, ISD::FEXP2)) 5604 return; 5605 break; 5606 case LibFunc::memcmp: 5607 if (visitMemCmpCall(I)) 5608 return; 5609 break; 5610 case LibFunc::memchr: 5611 if (visitMemChrCall(I)) 5612 return; 5613 break; 5614 case LibFunc::strcpy: 5615 if (visitStrCpyCall(I, false)) 5616 return; 5617 break; 5618 case LibFunc::stpcpy: 5619 if (visitStrCpyCall(I, true)) 5620 return; 5621 break; 5622 case LibFunc::strcmp: 5623 if (visitStrCmpCall(I)) 5624 return; 5625 break; 5626 case LibFunc::strlen: 5627 if (visitStrLenCall(I)) 5628 return; 5629 break; 5630 case LibFunc::strnlen: 5631 if (visitStrNLenCall(I)) 5632 return; 5633 break; 5634 } 5635 } 5636 } 5637 5638 SDValue Callee; 5639 if (!RenameFn) 5640 Callee = getValue(I.getCalledValue()); 5641 else 5642 Callee = DAG.getExternalSymbol(RenameFn, 5643 DAG.getTargetLoweringInfo().getPointerTy()); 5644 5645 // Check if we can potentially perform a tail call. More detailed checking is 5646 // be done within LowerCallTo, after more information about the call is known. 5647 LowerCallTo(&I, Callee, I.isTailCall()); 5648 } 5649 5650 namespace { 5651 5652 /// AsmOperandInfo - This contains information for each constraint that we are 5653 /// lowering. 5654 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 5655 public: 5656 /// CallOperand - If this is the result output operand or a clobber 5657 /// this is null, otherwise it is the incoming operand to the CallInst. 5658 /// This gets modified as the asm is processed. 5659 SDValue CallOperand; 5660 5661 /// AssignedRegs - If this is a register or register class operand, this 5662 /// contains the set of register corresponding to the operand. 5663 RegsForValue AssignedRegs; 5664 5665 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 5666 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 5667 } 5668 5669 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 5670 /// corresponds to. If there is no Value* for this operand, it returns 5671 /// MVT::Other. 5672 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 5673 const DataLayout &DL) const { 5674 if (!CallOperandVal) return MVT::Other; 5675 5676 if (isa<BasicBlock>(CallOperandVal)) 5677 return TLI.getPointerTy(); 5678 5679 llvm::Type *OpTy = CallOperandVal->getType(); 5680 5681 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 5682 // If this is an indirect operand, the operand is a pointer to the 5683 // accessed type. 5684 if (isIndirect) { 5685 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 5686 if (!PtrTy) 5687 report_fatal_error("Indirect operand for inline asm not a pointer!"); 5688 OpTy = PtrTy->getElementType(); 5689 } 5690 5691 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 5692 if (StructType *STy = dyn_cast<StructType>(OpTy)) 5693 if (STy->getNumElements() == 1) 5694 OpTy = STy->getElementType(0); 5695 5696 // If OpTy is not a single value, it may be a struct/union that we 5697 // can tile with integers. 5698 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 5699 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 5700 switch (BitSize) { 5701 default: break; 5702 case 1: 5703 case 8: 5704 case 16: 5705 case 32: 5706 case 64: 5707 case 128: 5708 OpTy = IntegerType::get(Context, BitSize); 5709 break; 5710 } 5711 } 5712 5713 return TLI.getValueType(OpTy, true); 5714 } 5715 }; 5716 5717 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 5718 5719 } // end anonymous namespace 5720 5721 /// GetRegistersForValue - Assign registers (virtual or physical) for the 5722 /// specified operand. We prefer to assign virtual registers, to allow the 5723 /// register allocator to handle the assignment process. However, if the asm 5724 /// uses features that we can't model on machineinstrs, we have SDISel do the 5725 /// allocation. This produces generally horrible, but correct, code. 5726 /// 5727 /// OpInfo describes the operand. 5728 /// 5729 static void GetRegistersForValue(SelectionDAG &DAG, 5730 const TargetLowering &TLI, 5731 SDLoc DL, 5732 SDISelAsmOperandInfo &OpInfo) { 5733 LLVMContext &Context = *DAG.getContext(); 5734 5735 MachineFunction &MF = DAG.getMachineFunction(); 5736 SmallVector<unsigned, 4> Regs; 5737 5738 // If this is a constraint for a single physreg, or a constraint for a 5739 // register class, find it. 5740 std::pair<unsigned, const TargetRegisterClass *> PhysReg = 5741 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(), 5742 OpInfo.ConstraintCode, 5743 OpInfo.ConstraintVT); 5744 5745 unsigned NumRegs = 1; 5746 if (OpInfo.ConstraintVT != MVT::Other) { 5747 // If this is a FP input in an integer register (or visa versa) insert a bit 5748 // cast of the input value. More generally, handle any case where the input 5749 // value disagrees with the register class we plan to stick this in. 5750 if (OpInfo.Type == InlineAsm::isInput && 5751 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 5752 // Try to convert to the first EVT that the reg class contains. If the 5753 // types are identical size, use a bitcast to convert (e.g. two differing 5754 // vector types). 5755 MVT RegVT = *PhysReg.second->vt_begin(); 5756 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 5757 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5758 RegVT, OpInfo.CallOperand); 5759 OpInfo.ConstraintVT = RegVT; 5760 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 5761 // If the input is a FP value and we want it in FP registers, do a 5762 // bitcast to the corresponding integer type. This turns an f64 value 5763 // into i64, which can be passed with two i32 values on a 32-bit 5764 // machine. 5765 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 5766 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5767 RegVT, OpInfo.CallOperand); 5768 OpInfo.ConstraintVT = RegVT; 5769 } 5770 } 5771 5772 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 5773 } 5774 5775 MVT RegVT; 5776 EVT ValueVT = OpInfo.ConstraintVT; 5777 5778 // If this is a constraint for a specific physical register, like {r17}, 5779 // assign it now. 5780 if (unsigned AssignedReg = PhysReg.first) { 5781 const TargetRegisterClass *RC = PhysReg.second; 5782 if (OpInfo.ConstraintVT == MVT::Other) 5783 ValueVT = *RC->vt_begin(); 5784 5785 // Get the actual register value type. This is important, because the user 5786 // may have asked for (e.g.) the AX register in i32 type. We need to 5787 // remember that AX is actually i16 to get the right extension. 5788 RegVT = *RC->vt_begin(); 5789 5790 // This is a explicit reference to a physical register. 5791 Regs.push_back(AssignedReg); 5792 5793 // If this is an expanded reference, add the rest of the regs to Regs. 5794 if (NumRegs != 1) { 5795 TargetRegisterClass::iterator I = RC->begin(); 5796 for (; *I != AssignedReg; ++I) 5797 assert(I != RC->end() && "Didn't find reg!"); 5798 5799 // Already added the first reg. 5800 --NumRegs; ++I; 5801 for (; NumRegs; --NumRegs, ++I) { 5802 assert(I != RC->end() && "Ran out of registers to allocate!"); 5803 Regs.push_back(*I); 5804 } 5805 } 5806 5807 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5808 return; 5809 } 5810 5811 // Otherwise, if this was a reference to an LLVM register class, create vregs 5812 // for this reference. 5813 if (const TargetRegisterClass *RC = PhysReg.second) { 5814 RegVT = *RC->vt_begin(); 5815 if (OpInfo.ConstraintVT == MVT::Other) 5816 ValueVT = RegVT; 5817 5818 // Create the appropriate number of virtual registers. 5819 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5820 for (; NumRegs; --NumRegs) 5821 Regs.push_back(RegInfo.createVirtualRegister(RC)); 5822 5823 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5824 return; 5825 } 5826 5827 // Otherwise, we couldn't allocate enough registers for this. 5828 } 5829 5830 /// visitInlineAsm - Handle a call to an InlineAsm object. 5831 /// 5832 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 5833 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 5834 5835 /// ConstraintOperands - Information about all of the constraints. 5836 SDISelAsmOperandInfoVector ConstraintOperands; 5837 5838 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5839 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 5840 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 5841 5842 bool hasMemory = false; 5843 5844 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 5845 unsigned ResNo = 0; // ResNo - The result number of the next output. 5846 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 5847 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 5848 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 5849 5850 MVT OpVT = MVT::Other; 5851 5852 // Compute the value type for each operand. 5853 switch (OpInfo.Type) { 5854 case InlineAsm::isOutput: 5855 // Indirect outputs just consume an argument. 5856 if (OpInfo.isIndirect) { 5857 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5858 break; 5859 } 5860 5861 // The return value of the call is this value. As such, there is no 5862 // corresponding argument. 5863 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 5864 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 5865 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo)); 5866 } else { 5867 assert(ResNo == 0 && "Asm only has one result!"); 5868 OpVT = TLI.getSimpleValueType(CS.getType()); 5869 } 5870 ++ResNo; 5871 break; 5872 case InlineAsm::isInput: 5873 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5874 break; 5875 case InlineAsm::isClobber: 5876 // Nothing to do. 5877 break; 5878 } 5879 5880 // If this is an input or an indirect output, process the call argument. 5881 // BasicBlocks are labels, currently appearing only in asm's. 5882 if (OpInfo.CallOperandVal) { 5883 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 5884 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 5885 } else { 5886 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 5887 } 5888 5889 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, 5890 DAG.getDataLayout()).getSimpleVT(); 5891 } 5892 5893 OpInfo.ConstraintVT = OpVT; 5894 5895 // Indirect operand accesses access memory. 5896 if (OpInfo.isIndirect) 5897 hasMemory = true; 5898 else { 5899 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 5900 TargetLowering::ConstraintType 5901 CType = TLI.getConstraintType(OpInfo.Codes[j]); 5902 if (CType == TargetLowering::C_Memory) { 5903 hasMemory = true; 5904 break; 5905 } 5906 } 5907 } 5908 } 5909 5910 SDValue Chain, Flag; 5911 5912 // We won't need to flush pending loads if this asm doesn't touch 5913 // memory and is nonvolatile. 5914 if (hasMemory || IA->hasSideEffects()) 5915 Chain = getRoot(); 5916 else 5917 Chain = DAG.getRoot(); 5918 5919 // Second pass over the constraints: compute which constraint option to use 5920 // and assign registers to constraints that want a specific physreg. 5921 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 5922 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 5923 5924 // If this is an output operand with a matching input operand, look up the 5925 // matching input. If their types mismatch, e.g. one is an integer, the 5926 // other is floating point, or their sizes are different, flag it as an 5927 // error. 5928 if (OpInfo.hasMatchingInput()) { 5929 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 5930 5931 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 5932 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 5933 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 5934 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 5935 OpInfo.ConstraintVT); 5936 std::pair<unsigned, const TargetRegisterClass *> InputRC = 5937 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode, 5938 Input.ConstraintVT); 5939 if ((OpInfo.ConstraintVT.isInteger() != 5940 Input.ConstraintVT.isInteger()) || 5941 (MatchRC.second != InputRC.second)) { 5942 report_fatal_error("Unsupported asm: input constraint" 5943 " with a matching output constraint of" 5944 " incompatible type!"); 5945 } 5946 Input.ConstraintVT = OpInfo.ConstraintVT; 5947 } 5948 } 5949 5950 // Compute the constraint code and ConstraintType to use. 5951 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 5952 5953 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 5954 OpInfo.Type == InlineAsm::isClobber) 5955 continue; 5956 5957 // If this is a memory input, and if the operand is not indirect, do what we 5958 // need to to provide an address for the memory input. 5959 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 5960 !OpInfo.isIndirect) { 5961 assert((OpInfo.isMultipleAlternative || 5962 (OpInfo.Type == InlineAsm::isInput)) && 5963 "Can only indirectify direct input operands!"); 5964 5965 // Memory operands really want the address of the value. If we don't have 5966 // an indirect input, put it in the constpool if we can, otherwise spill 5967 // it to a stack slot. 5968 // TODO: This isn't quite right. We need to handle these according to 5969 // the addressing mode that the constraint wants. Also, this may take 5970 // an additional register for the computation and we don't want that 5971 // either. 5972 5973 // If the operand is a float, integer, or vector constant, spill to a 5974 // constant pool entry to get its address. 5975 const Value *OpVal = OpInfo.CallOperandVal; 5976 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 5977 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 5978 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal), 5979 TLI.getPointerTy()); 5980 } else { 5981 // Otherwise, create a stack slot and emit a store to it before the 5982 // asm. 5983 Type *Ty = OpVal->getType(); 5984 auto &DL = DAG.getDataLayout(); 5985 uint64_t TySize = DL.getTypeAllocSize(Ty); 5986 unsigned Align = DL.getPrefTypeAlignment(Ty); 5987 MachineFunction &MF = DAG.getMachineFunction(); 5988 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 5989 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); 5990 Chain = DAG.getStore(Chain, getCurSDLoc(), 5991 OpInfo.CallOperand, StackSlot, 5992 MachinePointerInfo::getFixedStack(SSFI), 5993 false, false, 0); 5994 OpInfo.CallOperand = StackSlot; 5995 } 5996 5997 // There is no longer a Value* corresponding to this operand. 5998 OpInfo.CallOperandVal = nullptr; 5999 6000 // It is now an indirect operand. 6001 OpInfo.isIndirect = true; 6002 } 6003 6004 // If this constraint is for a specific register, allocate it before 6005 // anything else. 6006 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6007 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6008 } 6009 6010 // Second pass - Loop over all of the operands, assigning virtual or physregs 6011 // to register class operands. 6012 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6013 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6014 6015 // C_Register operands have already been allocated, Other/Memory don't need 6016 // to be. 6017 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6018 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6019 } 6020 6021 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6022 std::vector<SDValue> AsmNodeOperands; 6023 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6024 AsmNodeOperands.push_back( 6025 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), 6026 TLI.getPointerTy())); 6027 6028 // If we have a !srcloc metadata node associated with it, we want to attach 6029 // this to the ultimately generated inline asm machineinstr. To do this, we 6030 // pass in the third operand as this (potentially null) inline asm MDNode. 6031 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6032 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6033 6034 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6035 // bits as operand 3. 6036 unsigned ExtraInfo = 0; 6037 if (IA->hasSideEffects()) 6038 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6039 if (IA->isAlignStack()) 6040 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6041 // Set the asm dialect. 6042 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6043 6044 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6045 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6046 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6047 6048 // Compute the constraint code and ConstraintType to use. 6049 TLI.ComputeConstraintToUse(OpInfo, SDValue()); 6050 6051 // Ideally, we would only check against memory constraints. However, the 6052 // meaning of an other constraint can be target-specific and we can't easily 6053 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6054 // for other constriants as well. 6055 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6056 OpInfo.ConstraintType == TargetLowering::C_Other) { 6057 if (OpInfo.Type == InlineAsm::isInput) 6058 ExtraInfo |= InlineAsm::Extra_MayLoad; 6059 else if (OpInfo.Type == InlineAsm::isOutput) 6060 ExtraInfo |= InlineAsm::Extra_MayStore; 6061 else if (OpInfo.Type == InlineAsm::isClobber) 6062 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6063 } 6064 } 6065 6066 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(), 6067 TLI.getPointerTy())); 6068 6069 // Loop over all of the inputs, copying the operand values into the 6070 // appropriate registers and processing the output regs. 6071 RegsForValue RetValRegs; 6072 6073 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6074 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6075 6076 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6077 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6078 6079 switch (OpInfo.Type) { 6080 case InlineAsm::isOutput: { 6081 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6082 OpInfo.ConstraintType != TargetLowering::C_Register) { 6083 // Memory output, or 'other' output (e.g. 'X' constraint). 6084 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6085 6086 unsigned ConstraintID = 6087 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6088 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6089 "Failed to convert memory constraint code to constraint id."); 6090 6091 // Add information to the INLINEASM node to know about this output. 6092 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6093 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 6094 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 6095 MVT::i32)); 6096 AsmNodeOperands.push_back(OpInfo.CallOperand); 6097 break; 6098 } 6099 6100 // Otherwise, this is a register or register class output. 6101 6102 // Copy the output from the appropriate register. Find a register that 6103 // we can use. 6104 if (OpInfo.AssignedRegs.Regs.empty()) { 6105 LLVMContext &Ctx = *DAG.getContext(); 6106 Ctx.emitError(CS.getInstruction(), 6107 "couldn't allocate output register for constraint '" + 6108 Twine(OpInfo.ConstraintCode) + "'"); 6109 return; 6110 } 6111 6112 // If this is an indirect operand, store through the pointer after the 6113 // asm. 6114 if (OpInfo.isIndirect) { 6115 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6116 OpInfo.CallOperandVal)); 6117 } else { 6118 // This is the result value of the call. 6119 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6120 // Concatenate this output onto the outputs list. 6121 RetValRegs.append(OpInfo.AssignedRegs); 6122 } 6123 6124 // Add information to the INLINEASM node to know that this register is 6125 // set. 6126 OpInfo.AssignedRegs 6127 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6128 ? InlineAsm::Kind_RegDefEarlyClobber 6129 : InlineAsm::Kind_RegDef, 6130 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 6131 break; 6132 } 6133 case InlineAsm::isInput: { 6134 SDValue InOperandVal = OpInfo.CallOperand; 6135 6136 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6137 // If this is required to match an output register we have already set, 6138 // just use its register. 6139 unsigned OperandNo = OpInfo.getMatchedOperand(); 6140 6141 // Scan until we find the definition we already emitted of this operand. 6142 // When we find it, create a RegsForValue operand. 6143 unsigned CurOp = InlineAsm::Op_FirstOperand; 6144 for (; OperandNo; --OperandNo) { 6145 // Advance to the next operand. 6146 unsigned OpFlag = 6147 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6148 assert((InlineAsm::isRegDefKind(OpFlag) || 6149 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6150 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6151 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6152 } 6153 6154 unsigned OpFlag = 6155 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6156 if (InlineAsm::isRegDefKind(OpFlag) || 6157 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6158 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6159 if (OpInfo.isIndirect) { 6160 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6161 LLVMContext &Ctx = *DAG.getContext(); 6162 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6163 " don't know how to handle tied " 6164 "indirect register inputs"); 6165 return; 6166 } 6167 6168 RegsForValue MatchedRegs; 6169 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6170 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6171 MatchedRegs.RegVTs.push_back(RegVT); 6172 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6173 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6174 i != e; ++i) { 6175 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6176 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6177 else { 6178 LLVMContext &Ctx = *DAG.getContext(); 6179 Ctx.emitError(CS.getInstruction(), 6180 "inline asm error: This value" 6181 " type register class is not natively supported!"); 6182 return; 6183 } 6184 } 6185 SDLoc dl = getCurSDLoc(); 6186 // Use the produced MatchedRegs object to 6187 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6188 Chain, &Flag, CS.getInstruction()); 6189 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6190 true, OpInfo.getMatchedOperand(), dl, 6191 DAG, AsmNodeOperands); 6192 break; 6193 } 6194 6195 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6196 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6197 "Unexpected number of operands"); 6198 // Add information to the INLINEASM node to know about this input. 6199 // See InlineAsm.h isUseOperandTiedToDef. 6200 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 6201 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6202 OpInfo.getMatchedOperand()); 6203 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(), 6204 TLI.getPointerTy())); 6205 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6206 break; 6207 } 6208 6209 // Treat indirect 'X' constraint as memory. 6210 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6211 OpInfo.isIndirect) 6212 OpInfo.ConstraintType = TargetLowering::C_Memory; 6213 6214 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6215 std::vector<SDValue> Ops; 6216 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6217 Ops, DAG); 6218 if (Ops.empty()) { 6219 LLVMContext &Ctx = *DAG.getContext(); 6220 Ctx.emitError(CS.getInstruction(), 6221 "invalid operand for inline asm constraint '" + 6222 Twine(OpInfo.ConstraintCode) + "'"); 6223 return; 6224 } 6225 6226 // Add information to the INLINEASM node to know about this input. 6227 unsigned ResOpType = 6228 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6229 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6230 getCurSDLoc(), 6231 TLI.getPointerTy())); 6232 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6233 break; 6234 } 6235 6236 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6237 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6238 assert(InOperandVal.getValueType() == TLI.getPointerTy() && 6239 "Memory operands expect pointer values"); 6240 6241 unsigned ConstraintID = 6242 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6243 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6244 "Failed to convert memory constraint code to constraint id."); 6245 6246 // Add information to the INLINEASM node to know about this input. 6247 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6248 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 6249 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6250 getCurSDLoc(), 6251 MVT::i32)); 6252 AsmNodeOperands.push_back(InOperandVal); 6253 break; 6254 } 6255 6256 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6257 OpInfo.ConstraintType == TargetLowering::C_Register) && 6258 "Unknown constraint type!"); 6259 6260 // TODO: Support this. 6261 if (OpInfo.isIndirect) { 6262 LLVMContext &Ctx = *DAG.getContext(); 6263 Ctx.emitError(CS.getInstruction(), 6264 "Don't know how to handle indirect register inputs yet " 6265 "for constraint '" + 6266 Twine(OpInfo.ConstraintCode) + "'"); 6267 return; 6268 } 6269 6270 // Copy the input into the appropriate registers. 6271 if (OpInfo.AssignedRegs.Regs.empty()) { 6272 LLVMContext &Ctx = *DAG.getContext(); 6273 Ctx.emitError(CS.getInstruction(), 6274 "couldn't allocate input reg for constraint '" + 6275 Twine(OpInfo.ConstraintCode) + "'"); 6276 return; 6277 } 6278 6279 SDLoc dl = getCurSDLoc(); 6280 6281 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6282 Chain, &Flag, CS.getInstruction()); 6283 6284 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6285 dl, DAG, AsmNodeOperands); 6286 break; 6287 } 6288 case InlineAsm::isClobber: { 6289 // Add the clobbered value to the operand list, so that the register 6290 // allocator is aware that the physreg got clobbered. 6291 if (!OpInfo.AssignedRegs.Regs.empty()) 6292 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6293 false, 0, getCurSDLoc(), DAG, 6294 AsmNodeOperands); 6295 break; 6296 } 6297 } 6298 } 6299 6300 // Finish up input operands. Set the input chain and add the flag last. 6301 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6302 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6303 6304 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6305 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 6306 Flag = Chain.getValue(1); 6307 6308 // If this asm returns a register value, copy the result from that register 6309 // and set it as the value of the call. 6310 if (!RetValRegs.Regs.empty()) { 6311 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6312 Chain, &Flag, CS.getInstruction()); 6313 6314 // FIXME: Why don't we do this for inline asms with MRVs? 6315 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6316 EVT ResultType = TLI.getValueType(CS.getType()); 6317 6318 // If any of the results of the inline asm is a vector, it may have the 6319 // wrong width/num elts. This can happen for register classes that can 6320 // contain multiple different value types. The preg or vreg allocated may 6321 // not have the same VT as was expected. Convert it to the right type 6322 // with bit_convert. 6323 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6324 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6325 ResultType, Val); 6326 6327 } else if (ResultType != Val.getValueType() && 6328 ResultType.isInteger() && Val.getValueType().isInteger()) { 6329 // If a result value was tied to an input value, the computed result may 6330 // have a wider width than the expected result. Extract the relevant 6331 // portion. 6332 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6333 } 6334 6335 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6336 } 6337 6338 setValue(CS.getInstruction(), Val); 6339 // Don't need to use this as a chain in this case. 6340 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6341 return; 6342 } 6343 6344 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6345 6346 // Process indirect outputs, first output all of the flagged copies out of 6347 // physregs. 6348 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6349 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6350 const Value *Ptr = IndirectStoresToEmit[i].second; 6351 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6352 Chain, &Flag, IA); 6353 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6354 } 6355 6356 // Emit the non-flagged stores from the physregs. 6357 SmallVector<SDValue, 8> OutChains; 6358 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6359 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6360 StoresToEmit[i].first, 6361 getValue(StoresToEmit[i].second), 6362 MachinePointerInfo(StoresToEmit[i].second), 6363 false, false, 0); 6364 OutChains.push_back(Val); 6365 } 6366 6367 if (!OutChains.empty()) 6368 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 6369 6370 DAG.setRoot(Chain); 6371 } 6372 6373 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6374 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6375 MVT::Other, getRoot(), 6376 getValue(I.getArgOperand(0)), 6377 DAG.getSrcValue(I.getArgOperand(0)))); 6378 } 6379 6380 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6381 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6382 const DataLayout &DL = DAG.getDataLayout(); 6383 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(), 6384 getRoot(), getValue(I.getOperand(0)), 6385 DAG.getSrcValue(I.getOperand(0)), 6386 DL.getABITypeAlignment(I.getType())); 6387 setValue(&I, V); 6388 DAG.setRoot(V.getValue(1)); 6389 } 6390 6391 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6392 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6393 MVT::Other, getRoot(), 6394 getValue(I.getArgOperand(0)), 6395 DAG.getSrcValue(I.getArgOperand(0)))); 6396 } 6397 6398 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6399 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6400 MVT::Other, getRoot(), 6401 getValue(I.getArgOperand(0)), 6402 getValue(I.getArgOperand(1)), 6403 DAG.getSrcValue(I.getArgOperand(0)), 6404 DAG.getSrcValue(I.getArgOperand(1)))); 6405 } 6406 6407 /// \brief Lower an argument list according to the target calling convention. 6408 /// 6409 /// \return A tuple of <return-value, token-chain> 6410 /// 6411 /// This is a helper for lowering intrinsics that follow a target calling 6412 /// convention or require stack pointer adjustment. Only a subset of the 6413 /// intrinsic's operands need to participate in the calling convention. 6414 std::pair<SDValue, SDValue> 6415 SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx, 6416 unsigned NumArgs, SDValue Callee, 6417 Type *ReturnTy, 6418 MachineBasicBlock *LandingPad, 6419 bool IsPatchPoint) { 6420 TargetLowering::ArgListTy Args; 6421 Args.reserve(NumArgs); 6422 6423 // Populate the argument list. 6424 // Attributes for args start at offset 1, after the return attribute. 6425 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6426 ArgI != ArgE; ++ArgI) { 6427 const Value *V = CS->getOperand(ArgI); 6428 6429 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6430 6431 TargetLowering::ArgListEntry Entry; 6432 Entry.Node = getValue(V); 6433 Entry.Ty = V->getType(); 6434 Entry.setAttributes(&CS, AttrI); 6435 Args.push_back(Entry); 6436 } 6437 6438 TargetLowering::CallLoweringInfo CLI(DAG); 6439 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 6440 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs) 6441 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint); 6442 6443 return lowerInvokable(CLI, LandingPad); 6444 } 6445 6446 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6447 /// or patchpoint target node's operand list. 6448 /// 6449 /// Constants are converted to TargetConstants purely as an optimization to 6450 /// avoid constant materialization and register allocation. 6451 /// 6452 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6453 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6454 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6455 /// address materialization and register allocation, but may also be required 6456 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6457 /// alloca in the entry block, then the runtime may assume that the alloca's 6458 /// StackMap location can be read immediately after compilation and that the 6459 /// location is valid at any point during execution (this is similar to the 6460 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6461 /// only available in a register, then the runtime would need to trap when 6462 /// execution reaches the StackMap in order to read the alloca's location. 6463 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 6464 SDLoc DL, SmallVectorImpl<SDValue> &Ops, 6465 SelectionDAGBuilder &Builder) { 6466 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 6467 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 6468 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6469 Ops.push_back( 6470 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 6471 Ops.push_back( 6472 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 6473 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6474 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6475 Ops.push_back( 6476 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy())); 6477 } else 6478 Ops.push_back(OpVal); 6479 } 6480 } 6481 6482 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6483 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6484 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6485 // [live variables...]) 6486 6487 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6488 6489 SDValue Chain, InFlag, Callee, NullPtr; 6490 SmallVector<SDValue, 32> Ops; 6491 6492 SDLoc DL = getCurSDLoc(); 6493 Callee = getValue(CI.getCalledValue()); 6494 NullPtr = DAG.getIntPtrConstant(0, DL, true); 6495 6496 // The stackmap intrinsic only records the live variables (the arguemnts 6497 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 6498 // intrinsic, this won't be lowered to a function call. This means we don't 6499 // have to worry about calling conventions and target specific lowering code. 6500 // Instead we perform the call lowering right here. 6501 // 6502 // chain, flag = CALLSEQ_START(chain, 0) 6503 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 6504 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 6505 // 6506 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 6507 InFlag = Chain.getValue(1); 6508 6509 // Add the <id> and <numBytes> constants. 6510 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 6511 Ops.push_back(DAG.getTargetConstant( 6512 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 6513 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 6514 Ops.push_back(DAG.getTargetConstant( 6515 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 6516 MVT::i32)); 6517 6518 // Push live variables for the stack map. 6519 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 6520 6521 // We are not pushing any register mask info here on the operands list, 6522 // because the stackmap doesn't clobber anything. 6523 6524 // Push the chain and the glue flag. 6525 Ops.push_back(Chain); 6526 Ops.push_back(InFlag); 6527 6528 // Create the STACKMAP node. 6529 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6530 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 6531 Chain = SDValue(SM, 0); 6532 InFlag = Chain.getValue(1); 6533 6534 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 6535 6536 // Stackmaps don't generate values, so nothing goes into the NodeMap. 6537 6538 // Set the root to the target-lowered call chain. 6539 DAG.setRoot(Chain); 6540 6541 // Inform the Frame Information that we have a stackmap in this function. 6542 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 6543 } 6544 6545 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 6546 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 6547 MachineBasicBlock *LandingPad) { 6548 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 6549 // i32 <numBytes>, 6550 // i8* <target>, 6551 // i32 <numArgs>, 6552 // [Args...], 6553 // [live variables...]) 6554 6555 CallingConv::ID CC = CS.getCallingConv(); 6556 bool IsAnyRegCC = CC == CallingConv::AnyReg; 6557 bool HasDef = !CS->getType()->isVoidTy(); 6558 SDLoc dl = getCurSDLoc(); 6559 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 6560 6561 // Handle immediate and symbolic callees. 6562 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 6563 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 6564 /*isTarget=*/true); 6565 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 6566 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 6567 SDLoc(SymbolicCallee), 6568 SymbolicCallee->getValueType(0)); 6569 6570 // Get the real number of arguments participating in the call <numArgs> 6571 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 6572 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 6573 6574 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 6575 // Intrinsics include all meta-operands up to but not including CC. 6576 unsigned NumMetaOpers = PatchPointOpers::CCPos; 6577 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 6578 "Not enough arguments provided to the patchpoint intrinsic"); 6579 6580 // For AnyRegCC the arguments are lowered later on manually. 6581 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 6582 Type *ReturnTy = 6583 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 6584 std::pair<SDValue, SDValue> Result = 6585 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, 6586 LandingPad, true); 6587 6588 SDNode *CallEnd = Result.second.getNode(); 6589 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 6590 CallEnd = CallEnd->getOperand(0).getNode(); 6591 6592 /// Get a call instruction from the call sequence chain. 6593 /// Tail calls are not allowed. 6594 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 6595 "Expected a callseq node."); 6596 SDNode *Call = CallEnd->getOperand(0).getNode(); 6597 bool HasGlue = Call->getGluedNode(); 6598 6599 // Replace the target specific call node with the patchable intrinsic. 6600 SmallVector<SDValue, 8> Ops; 6601 6602 // Add the <id> and <numBytes> constants. 6603 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 6604 Ops.push_back(DAG.getTargetConstant( 6605 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 6606 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 6607 Ops.push_back(DAG.getTargetConstant( 6608 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 6609 MVT::i32)); 6610 6611 // Add the callee. 6612 Ops.push_back(Callee); 6613 6614 // Adjust <numArgs> to account for any arguments that have been passed on the 6615 // stack instead. 6616 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 6617 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 6618 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 6619 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 6620 6621 // Add the calling convention 6622 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 6623 6624 // Add the arguments we omitted previously. The register allocator should 6625 // place these in any free register. 6626 if (IsAnyRegCC) 6627 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 6628 Ops.push_back(getValue(CS.getArgument(i))); 6629 6630 // Push the arguments from the call instruction up to the register mask. 6631 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 6632 Ops.append(Call->op_begin() + 2, e); 6633 6634 // Push live variables for the stack map. 6635 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 6636 6637 // Push the register mask info. 6638 if (HasGlue) 6639 Ops.push_back(*(Call->op_end()-2)); 6640 else 6641 Ops.push_back(*(Call->op_end()-1)); 6642 6643 // Push the chain (this is originally the first operand of the call, but 6644 // becomes now the last or second to last operand). 6645 Ops.push_back(*(Call->op_begin())); 6646 6647 // Push the glue flag (last operand). 6648 if (HasGlue) 6649 Ops.push_back(*(Call->op_end()-1)); 6650 6651 SDVTList NodeTys; 6652 if (IsAnyRegCC && HasDef) { 6653 // Create the return types based on the intrinsic definition 6654 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6655 SmallVector<EVT, 3> ValueVTs; 6656 ComputeValueVTs(TLI, CS->getType(), ValueVTs); 6657 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 6658 6659 // There is always a chain and a glue type at the end 6660 ValueVTs.push_back(MVT::Other); 6661 ValueVTs.push_back(MVT::Glue); 6662 NodeTys = DAG.getVTList(ValueVTs); 6663 } else 6664 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6665 6666 // Replace the target specific call node with a PATCHPOINT node. 6667 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 6668 dl, NodeTys, Ops); 6669 6670 // Update the NodeMap. 6671 if (HasDef) { 6672 if (IsAnyRegCC) 6673 setValue(CS.getInstruction(), SDValue(MN, 0)); 6674 else 6675 setValue(CS.getInstruction(), Result.first); 6676 } 6677 6678 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 6679 // call sequence. Furthermore the location of the chain and glue can change 6680 // when the AnyReg calling convention is used and the intrinsic returns a 6681 // value. 6682 if (IsAnyRegCC && HasDef) { 6683 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 6684 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 6685 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 6686 } else 6687 DAG.ReplaceAllUsesWith(Call, MN); 6688 DAG.DeleteNode(Call); 6689 6690 // Inform the Frame Information that we have a patchpoint in this function. 6691 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 6692 } 6693 6694 /// Returns an AttributeSet representing the attributes applied to the return 6695 /// value of the given call. 6696 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 6697 SmallVector<Attribute::AttrKind, 2> Attrs; 6698 if (CLI.RetSExt) 6699 Attrs.push_back(Attribute::SExt); 6700 if (CLI.RetZExt) 6701 Attrs.push_back(Attribute::ZExt); 6702 if (CLI.IsInReg) 6703 Attrs.push_back(Attribute::InReg); 6704 6705 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 6706 Attrs); 6707 } 6708 6709 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 6710 /// implementation, which just calls LowerCall. 6711 /// FIXME: When all targets are 6712 /// migrated to using LowerCall, this hook should be integrated into SDISel. 6713 std::pair<SDValue, SDValue> 6714 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 6715 // Handle the incoming return values from the call. 6716 CLI.Ins.clear(); 6717 Type *OrigRetTy = CLI.RetTy; 6718 SmallVector<EVT, 4> RetTys; 6719 SmallVector<uint64_t, 4> Offsets; 6720 auto &DL = CLI.DAG.getDataLayout(); 6721 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets); 6722 6723 SmallVector<ISD::OutputArg, 4> Outs; 6724 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this); 6725 6726 bool CanLowerReturn = 6727 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 6728 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 6729 6730 SDValue DemoteStackSlot; 6731 int DemoteStackIdx = -100; 6732 if (!CanLowerReturn) { 6733 // FIXME: equivalent assert? 6734 // assert(!CS.hasInAllocaArgument() && 6735 // "sret demotion is incompatible with inalloca"); 6736 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 6737 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 6738 MachineFunction &MF = CLI.DAG.getMachineFunction(); 6739 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6740 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 6741 6742 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy()); 6743 ArgListEntry Entry; 6744 Entry.Node = DemoteStackSlot; 6745 Entry.Ty = StackSlotPtrType; 6746 Entry.isSExt = false; 6747 Entry.isZExt = false; 6748 Entry.isInReg = false; 6749 Entry.isSRet = true; 6750 Entry.isNest = false; 6751 Entry.isByVal = false; 6752 Entry.isReturned = false; 6753 Entry.Alignment = Align; 6754 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 6755 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 6756 6757 // sret demotion isn't compatible with tail-calls, since the sret argument 6758 // points into the callers stack frame. 6759 CLI.IsTailCall = false; 6760 } else { 6761 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 6762 EVT VT = RetTys[I]; 6763 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 6764 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 6765 for (unsigned i = 0; i != NumRegs; ++i) { 6766 ISD::InputArg MyFlags; 6767 MyFlags.VT = RegisterVT; 6768 MyFlags.ArgVT = VT; 6769 MyFlags.Used = CLI.IsReturnValueUsed; 6770 if (CLI.RetSExt) 6771 MyFlags.Flags.setSExt(); 6772 if (CLI.RetZExt) 6773 MyFlags.Flags.setZExt(); 6774 if (CLI.IsInReg) 6775 MyFlags.Flags.setInReg(); 6776 CLI.Ins.push_back(MyFlags); 6777 } 6778 } 6779 } 6780 6781 // Handle all of the outgoing arguments. 6782 CLI.Outs.clear(); 6783 CLI.OutVals.clear(); 6784 ArgListTy &Args = CLI.getArgs(); 6785 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 6786 SmallVector<EVT, 4> ValueVTs; 6787 ComputeValueVTs(*this, Args[i].Ty, ValueVTs); 6788 Type *FinalType = Args[i].Ty; 6789 if (Args[i].isByVal) 6790 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 6791 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 6792 FinalType, CLI.CallConv, CLI.IsVarArg); 6793 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 6794 ++Value) { 6795 EVT VT = ValueVTs[Value]; 6796 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 6797 SDValue Op = SDValue(Args[i].Node.getNode(), 6798 Args[i].Node.getResNo() + Value); 6799 ISD::ArgFlagsTy Flags; 6800 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 6801 6802 if (Args[i].isZExt) 6803 Flags.setZExt(); 6804 if (Args[i].isSExt) 6805 Flags.setSExt(); 6806 if (Args[i].isInReg) 6807 Flags.setInReg(); 6808 if (Args[i].isSRet) 6809 Flags.setSRet(); 6810 if (Args[i].isByVal) 6811 Flags.setByVal(); 6812 if (Args[i].isInAlloca) { 6813 Flags.setInAlloca(); 6814 // Set the byval flag for CCAssignFn callbacks that don't know about 6815 // inalloca. This way we can know how many bytes we should've allocated 6816 // and how many bytes a callee cleanup function will pop. If we port 6817 // inalloca to more targets, we'll have to add custom inalloca handling 6818 // in the various CC lowering callbacks. 6819 Flags.setByVal(); 6820 } 6821 if (Args[i].isByVal || Args[i].isInAlloca) { 6822 PointerType *Ty = cast<PointerType>(Args[i].Ty); 6823 Type *ElementTy = Ty->getElementType(); 6824 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 6825 // For ByVal, alignment should come from FE. BE will guess if this 6826 // info is not there but there are cases it cannot get right. 6827 unsigned FrameAlign; 6828 if (Args[i].Alignment) 6829 FrameAlign = Args[i].Alignment; 6830 else 6831 FrameAlign = getByValTypeAlignment(ElementTy); 6832 Flags.setByValAlign(FrameAlign); 6833 } 6834 if (Args[i].isNest) 6835 Flags.setNest(); 6836 if (NeedsRegBlock) 6837 Flags.setInConsecutiveRegs(); 6838 Flags.setOrigAlign(OriginalAlignment); 6839 6840 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 6841 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 6842 SmallVector<SDValue, 4> Parts(NumParts); 6843 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 6844 6845 if (Args[i].isSExt) 6846 ExtendKind = ISD::SIGN_EXTEND; 6847 else if (Args[i].isZExt) 6848 ExtendKind = ISD::ZERO_EXTEND; 6849 6850 // Conservatively only handle 'returned' on non-vectors for now 6851 if (Args[i].isReturned && !Op.getValueType().isVector()) { 6852 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 6853 "unexpected use of 'returned'"); 6854 // Before passing 'returned' to the target lowering code, ensure that 6855 // either the register MVT and the actual EVT are the same size or that 6856 // the return value and argument are extended in the same way; in these 6857 // cases it's safe to pass the argument register value unchanged as the 6858 // return register value (although it's at the target's option whether 6859 // to do so) 6860 // TODO: allow code generation to take advantage of partially preserved 6861 // registers rather than clobbering the entire register when the 6862 // parameter extension method is not compatible with the return 6863 // extension method 6864 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 6865 (ExtendKind != ISD::ANY_EXTEND && 6866 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 6867 Flags.setReturned(); 6868 } 6869 6870 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 6871 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 6872 6873 for (unsigned j = 0; j != NumParts; ++j) { 6874 // if it isn't first piece, alignment must be 1 6875 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 6876 i < CLI.NumFixedArgs, 6877 i, j*Parts[j].getValueType().getStoreSize()); 6878 if (NumParts > 1 && j == 0) 6879 MyFlags.Flags.setSplit(); 6880 else if (j != 0) 6881 MyFlags.Flags.setOrigAlign(1); 6882 6883 CLI.Outs.push_back(MyFlags); 6884 CLI.OutVals.push_back(Parts[j]); 6885 } 6886 6887 if (NeedsRegBlock && Value == NumValues - 1) 6888 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 6889 } 6890 } 6891 6892 SmallVector<SDValue, 4> InVals; 6893 CLI.Chain = LowerCall(CLI, InVals); 6894 6895 // Verify that the target's LowerCall behaved as expected. 6896 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 6897 "LowerCall didn't return a valid chain!"); 6898 assert((!CLI.IsTailCall || InVals.empty()) && 6899 "LowerCall emitted a return value for a tail call!"); 6900 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 6901 "LowerCall didn't emit the correct number of values!"); 6902 6903 // For a tail call, the return value is merely live-out and there aren't 6904 // any nodes in the DAG representing it. Return a special value to 6905 // indicate that a tail call has been emitted and no more Instructions 6906 // should be processed in the current block. 6907 if (CLI.IsTailCall) { 6908 CLI.DAG.setRoot(CLI.Chain); 6909 return std::make_pair(SDValue(), SDValue()); 6910 } 6911 6912 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 6913 assert(InVals[i].getNode() && 6914 "LowerCall emitted a null value!"); 6915 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 6916 "LowerCall emitted a value with the wrong type!"); 6917 }); 6918 6919 SmallVector<SDValue, 4> ReturnValues; 6920 if (!CanLowerReturn) { 6921 // The instruction result is the result of loading from the 6922 // hidden sret parameter. 6923 SmallVector<EVT, 1> PVTs; 6924 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 6925 6926 ComputeValueVTs(*this, PtrRetTy, PVTs); 6927 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 6928 EVT PtrVT = PVTs[0]; 6929 6930 unsigned NumValues = RetTys.size(); 6931 ReturnValues.resize(NumValues); 6932 SmallVector<SDValue, 4> Chains(NumValues); 6933 6934 for (unsigned i = 0; i < NumValues; ++i) { 6935 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 6936 CLI.DAG.getConstant(Offsets[i], CLI.DL, 6937 PtrVT)); 6938 SDValue L = CLI.DAG.getLoad( 6939 RetTys[i], CLI.DL, CLI.Chain, Add, 6940 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false, 6941 false, false, 1); 6942 ReturnValues[i] = L; 6943 Chains[i] = L.getValue(1); 6944 } 6945 6946 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 6947 } else { 6948 // Collect the legal value parts into potentially illegal values 6949 // that correspond to the original function's return values. 6950 ISD::NodeType AssertOp = ISD::DELETED_NODE; 6951 if (CLI.RetSExt) 6952 AssertOp = ISD::AssertSext; 6953 else if (CLI.RetZExt) 6954 AssertOp = ISD::AssertZext; 6955 unsigned CurReg = 0; 6956 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 6957 EVT VT = RetTys[I]; 6958 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 6959 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 6960 6961 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 6962 NumRegs, RegisterVT, VT, nullptr, 6963 AssertOp)); 6964 CurReg += NumRegs; 6965 } 6966 6967 // For a function returning void, there is no return value. We can't create 6968 // such a node, so we just return a null return value in that case. In 6969 // that case, nothing will actually look at the value. 6970 if (ReturnValues.empty()) 6971 return std::make_pair(SDValue(), CLI.Chain); 6972 } 6973 6974 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 6975 CLI.DAG.getVTList(RetTys), ReturnValues); 6976 return std::make_pair(Res, CLI.Chain); 6977 } 6978 6979 void TargetLowering::LowerOperationWrapper(SDNode *N, 6980 SmallVectorImpl<SDValue> &Results, 6981 SelectionDAG &DAG) const { 6982 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 6983 if (Res.getNode()) 6984 Results.push_back(Res); 6985 } 6986 6987 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 6988 llvm_unreachable("LowerOperation not implemented for this target!"); 6989 } 6990 6991 void 6992 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 6993 SDValue Op = getNonRegisterValue(V); 6994 assert((Op.getOpcode() != ISD::CopyFromReg || 6995 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 6996 "Copy from a reg to the same reg!"); 6997 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 6998 6999 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7000 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType()); 7001 SDValue Chain = DAG.getEntryNode(); 7002 7003 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7004 FuncInfo.PreferredExtendType.end()) 7005 ? ISD::ANY_EXTEND 7006 : FuncInfo.PreferredExtendType[V]; 7007 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7008 PendingExports.push_back(Chain); 7009 } 7010 7011 #include "llvm/CodeGen/SelectionDAGISel.h" 7012 7013 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7014 /// entry block, return true. This includes arguments used by switches, since 7015 /// the switch may expand into multiple basic blocks. 7016 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7017 // With FastISel active, we may be splitting blocks, so force creation 7018 // of virtual registers for all non-dead arguments. 7019 if (FastISel) 7020 return A->use_empty(); 7021 7022 const BasicBlock *Entry = A->getParent()->begin(); 7023 for (const User *U : A->users()) 7024 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 7025 return false; // Use not in entry block. 7026 7027 return true; 7028 } 7029 7030 void SelectionDAGISel::LowerArguments(const Function &F) { 7031 SelectionDAG &DAG = SDB->DAG; 7032 SDLoc dl = SDB->getCurSDLoc(); 7033 const DataLayout &DL = DAG.getDataLayout(); 7034 SmallVector<ISD::InputArg, 16> Ins; 7035 7036 if (!FuncInfo->CanLowerReturn) { 7037 // Put in an sret pointer parameter before all the other parameters. 7038 SmallVector<EVT, 1> ValueVTs; 7039 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 7040 7041 // NOTE: Assuming that a pointer will never break down to more than one VT 7042 // or one register. 7043 ISD::ArgFlagsTy Flags; 7044 Flags.setSRet(); 7045 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7046 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 7047 ISD::InputArg::NoArgIndex, 0); 7048 Ins.push_back(RetArg); 7049 } 7050 7051 // Set up the incoming argument description vector. 7052 unsigned Idx = 1; 7053 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7054 I != E; ++I, ++Idx) { 7055 SmallVector<EVT, 4> ValueVTs; 7056 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7057 bool isArgValueUsed = !I->use_empty(); 7058 unsigned PartBase = 0; 7059 Type *FinalType = I->getType(); 7060 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7061 FinalType = cast<PointerType>(FinalType)->getElementType(); 7062 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7063 FinalType, F.getCallingConv(), F.isVarArg()); 7064 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7065 Value != NumValues; ++Value) { 7066 EVT VT = ValueVTs[Value]; 7067 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7068 ISD::ArgFlagsTy Flags; 7069 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7070 7071 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7072 Flags.setZExt(); 7073 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7074 Flags.setSExt(); 7075 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7076 Flags.setInReg(); 7077 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7078 Flags.setSRet(); 7079 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7080 Flags.setByVal(); 7081 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7082 Flags.setInAlloca(); 7083 // Set the byval flag for CCAssignFn callbacks that don't know about 7084 // inalloca. This way we can know how many bytes we should've allocated 7085 // and how many bytes a callee cleanup function will pop. If we port 7086 // inalloca to more targets, we'll have to add custom inalloca handling 7087 // in the various CC lowering callbacks. 7088 Flags.setByVal(); 7089 } 7090 if (Flags.isByVal() || Flags.isInAlloca()) { 7091 PointerType *Ty = cast<PointerType>(I->getType()); 7092 Type *ElementTy = Ty->getElementType(); 7093 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7094 // For ByVal, alignment should be passed from FE. BE will guess if 7095 // this info is not there but there are cases it cannot get right. 7096 unsigned FrameAlign; 7097 if (F.getParamAlignment(Idx)) 7098 FrameAlign = F.getParamAlignment(Idx); 7099 else 7100 FrameAlign = TLI->getByValTypeAlignment(ElementTy); 7101 Flags.setByValAlign(FrameAlign); 7102 } 7103 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7104 Flags.setNest(); 7105 if (NeedsRegBlock) 7106 Flags.setInConsecutiveRegs(); 7107 Flags.setOrigAlign(OriginalAlignment); 7108 7109 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7110 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7111 for (unsigned i = 0; i != NumRegs; ++i) { 7112 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7113 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7114 if (NumRegs > 1 && i == 0) 7115 MyFlags.Flags.setSplit(); 7116 // if it isn't first piece, alignment must be 1 7117 else if (i > 0) 7118 MyFlags.Flags.setOrigAlign(1); 7119 Ins.push_back(MyFlags); 7120 } 7121 if (NeedsRegBlock && Value == NumValues - 1) 7122 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 7123 PartBase += VT.getStoreSize(); 7124 } 7125 } 7126 7127 // Call the target to set up the argument values. 7128 SmallVector<SDValue, 8> InVals; 7129 SDValue NewRoot = TLI->LowerFormalArguments( 7130 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 7131 7132 // Verify that the target's LowerFormalArguments behaved as expected. 7133 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7134 "LowerFormalArguments didn't return a valid chain!"); 7135 assert(InVals.size() == Ins.size() && 7136 "LowerFormalArguments didn't emit the correct number of values!"); 7137 DEBUG({ 7138 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7139 assert(InVals[i].getNode() && 7140 "LowerFormalArguments emitted a null value!"); 7141 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7142 "LowerFormalArguments emitted a value with the wrong type!"); 7143 } 7144 }); 7145 7146 // Update the DAG with the new chain value resulting from argument lowering. 7147 DAG.setRoot(NewRoot); 7148 7149 // Set up the argument values. 7150 unsigned i = 0; 7151 Idx = 1; 7152 if (!FuncInfo->CanLowerReturn) { 7153 // Create a virtual register for the sret pointer, and put in a copy 7154 // from the sret argument into it. 7155 SmallVector<EVT, 1> ValueVTs; 7156 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 7157 MVT VT = ValueVTs[0].getSimpleVT(); 7158 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7159 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7160 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7161 RegVT, VT, nullptr, AssertOp); 7162 7163 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7164 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7165 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7166 FuncInfo->DemoteRegister = SRetReg; 7167 NewRoot = 7168 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 7169 DAG.setRoot(NewRoot); 7170 7171 // i indexes lowered arguments. Bump it past the hidden sret argument. 7172 // Idx indexes LLVM arguments. Don't touch it. 7173 ++i; 7174 } 7175 7176 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7177 ++I, ++Idx) { 7178 SmallVector<SDValue, 4> ArgValues; 7179 SmallVector<EVT, 4> ValueVTs; 7180 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7181 unsigned NumValues = ValueVTs.size(); 7182 7183 // If this argument is unused then remember its value. It is used to generate 7184 // debugging information. 7185 if (I->use_empty() && NumValues) { 7186 SDB->setUnusedArgValue(I, InVals[i]); 7187 7188 // Also remember any frame index for use in FastISel. 7189 if (FrameIndexSDNode *FI = 7190 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7191 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7192 } 7193 7194 for (unsigned Val = 0; Val != NumValues; ++Val) { 7195 EVT VT = ValueVTs[Val]; 7196 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7197 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7198 7199 if (!I->use_empty()) { 7200 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7201 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7202 AssertOp = ISD::AssertSext; 7203 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7204 AssertOp = ISD::AssertZext; 7205 7206 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7207 NumParts, PartVT, VT, 7208 nullptr, AssertOp)); 7209 } 7210 7211 i += NumParts; 7212 } 7213 7214 // We don't need to do anything else for unused arguments. 7215 if (ArgValues.empty()) 7216 continue; 7217 7218 // Note down frame index. 7219 if (FrameIndexSDNode *FI = 7220 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7221 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7222 7223 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 7224 SDB->getCurSDLoc()); 7225 7226 SDB->setValue(I, Res); 7227 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7228 if (LoadSDNode *LNode = 7229 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7230 if (FrameIndexSDNode *FI = 7231 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7232 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7233 } 7234 7235 // If this argument is live outside of the entry block, insert a copy from 7236 // wherever we got it to the vreg that other BB's will reference it as. 7237 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7238 // If we can, though, try to skip creating an unnecessary vreg. 7239 // FIXME: This isn't very clean... it would be nice to make this more 7240 // general. It's also subtly incompatible with the hacks FastISel 7241 // uses with vregs. 7242 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7243 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7244 FuncInfo->ValueMap[I] = Reg; 7245 continue; 7246 } 7247 } 7248 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) { 7249 FuncInfo->InitializeRegForValue(I); 7250 SDB->CopyToExportRegsIfNeeded(I); 7251 } 7252 } 7253 7254 assert(i == InVals.size() && "Argument register count mismatch!"); 7255 7256 // Finally, if the target has anything special to do, allow it to do so. 7257 EmitFunctionEntryCode(); 7258 } 7259 7260 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7261 /// ensure constants are generated when needed. Remember the virtual registers 7262 /// that need to be added to the Machine PHI nodes as input. We cannot just 7263 /// directly add them, because expansion might result in multiple MBB's for one 7264 /// BB. As such, the start of the BB might correspond to a different MBB than 7265 /// the end. 7266 /// 7267 void 7268 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7269 const TerminatorInst *TI = LLVMBB->getTerminator(); 7270 7271 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7272 7273 // Check PHI nodes in successors that expect a value to be available from this 7274 // block. 7275 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7276 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7277 if (!isa<PHINode>(SuccBB->begin())) continue; 7278 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7279 7280 // If this terminator has multiple identical successors (common for 7281 // switches), only handle each succ once. 7282 if (!SuccsHandled.insert(SuccMBB).second) 7283 continue; 7284 7285 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7286 7287 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7288 // nodes and Machine PHI nodes, but the incoming operands have not been 7289 // emitted yet. 7290 for (BasicBlock::const_iterator I = SuccBB->begin(); 7291 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7292 // Ignore dead phi's. 7293 if (PN->use_empty()) continue; 7294 7295 // Skip empty types 7296 if (PN->getType()->isEmptyTy()) 7297 continue; 7298 7299 unsigned Reg; 7300 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7301 7302 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7303 unsigned &RegOut = ConstantsOut[C]; 7304 if (RegOut == 0) { 7305 RegOut = FuncInfo.CreateRegs(C->getType()); 7306 CopyValueToVirtualRegister(C, RegOut); 7307 } 7308 Reg = RegOut; 7309 } else { 7310 DenseMap<const Value *, unsigned>::iterator I = 7311 FuncInfo.ValueMap.find(PHIOp); 7312 if (I != FuncInfo.ValueMap.end()) 7313 Reg = I->second; 7314 else { 7315 assert(isa<AllocaInst>(PHIOp) && 7316 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7317 "Didn't codegen value into a register!??"); 7318 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7319 CopyValueToVirtualRegister(PHIOp, Reg); 7320 } 7321 } 7322 7323 // Remember that this register needs to added to the machine PHI node as 7324 // the input for this MBB. 7325 SmallVector<EVT, 4> ValueVTs; 7326 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7327 ComputeValueVTs(TLI, PN->getType(), ValueVTs); 7328 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7329 EVT VT = ValueVTs[vti]; 7330 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 7331 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7332 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7333 Reg += NumRegisters; 7334 } 7335 } 7336 } 7337 7338 ConstantsOut.clear(); 7339 } 7340 7341 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7342 /// is 0. 7343 MachineBasicBlock * 7344 SelectionDAGBuilder::StackProtectorDescriptor:: 7345 AddSuccessorMBB(const BasicBlock *BB, 7346 MachineBasicBlock *ParentMBB, 7347 bool IsLikely, 7348 MachineBasicBlock *SuccMBB) { 7349 // If SuccBB has not been created yet, create it. 7350 if (!SuccMBB) { 7351 MachineFunction *MF = ParentMBB->getParent(); 7352 MachineFunction::iterator BBI = ParentMBB; 7353 SuccMBB = MF->CreateMachineBasicBlock(BB); 7354 MF->insert(++BBI, SuccMBB); 7355 } 7356 // Add it as a successor of ParentMBB. 7357 ParentMBB->addSuccessor( 7358 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely)); 7359 return SuccMBB; 7360 } 7361 7362 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 7363 MachineFunction::iterator I = MBB; 7364 if (++I == FuncInfo.MF->end()) 7365 return nullptr; 7366 return I; 7367 } 7368 7369 /// During lowering new call nodes can be created (such as memset, etc.). 7370 /// Those will become new roots of the current DAG, but complications arise 7371 /// when they are tail calls. In such cases, the call lowering will update 7372 /// the root, but the builder still needs to know that a tail call has been 7373 /// lowered in order to avoid generating an additional return. 7374 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 7375 // If the node is null, we do have a tail call. 7376 if (MaybeTC.getNode() != nullptr) 7377 DAG.setRoot(MaybeTC); 7378 else 7379 HasTailCall = true; 7380 } 7381 7382 bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters, 7383 unsigned *TotalCases, unsigned First, 7384 unsigned Last) { 7385 assert(Last >= First); 7386 assert(TotalCases[Last] >= TotalCases[First]); 7387 7388 APInt LowCase = Clusters[First].Low->getValue(); 7389 APInt HighCase = Clusters[Last].High->getValue(); 7390 assert(LowCase.getBitWidth() == HighCase.getBitWidth()); 7391 7392 // FIXME: A range of consecutive cases has 100% density, but only requires one 7393 // comparison to lower. We should discriminate against such consecutive ranges 7394 // in jump tables. 7395 7396 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100); 7397 uint64_t Range = Diff + 1; 7398 7399 uint64_t NumCases = 7400 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]); 7401 7402 assert(NumCases < UINT64_MAX / 100); 7403 assert(Range >= NumCases); 7404 7405 return NumCases * 100 >= Range * MinJumpTableDensity; 7406 } 7407 7408 static inline bool areJTsAllowed(const TargetLowering &TLI) { 7409 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 7410 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 7411 } 7412 7413 bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters, 7414 unsigned First, unsigned Last, 7415 const SwitchInst *SI, 7416 MachineBasicBlock *DefaultMBB, 7417 CaseCluster &JTCluster) { 7418 assert(First <= Last); 7419 7420 uint32_t Weight = 0; 7421 unsigned NumCmps = 0; 7422 std::vector<MachineBasicBlock*> Table; 7423 DenseMap<MachineBasicBlock*, uint32_t> JTWeights; 7424 for (unsigned I = First; I <= Last; ++I) { 7425 assert(Clusters[I].Kind == CC_Range); 7426 Weight += Clusters[I].Weight; 7427 assert(Weight >= Clusters[I].Weight && "Weight overflow!"); 7428 APInt Low = Clusters[I].Low->getValue(); 7429 APInt High = Clusters[I].High->getValue(); 7430 NumCmps += (Low == High) ? 1 : 2; 7431 if (I != First) { 7432 // Fill the gap between this and the previous cluster. 7433 APInt PreviousHigh = Clusters[I - 1].High->getValue(); 7434 assert(PreviousHigh.slt(Low)); 7435 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1; 7436 for (uint64_t J = 0; J < Gap; J++) 7437 Table.push_back(DefaultMBB); 7438 } 7439 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1; 7440 for (uint64_t J = 0; J < ClusterSize; ++J) 7441 Table.push_back(Clusters[I].MBB); 7442 JTWeights[Clusters[I].MBB] += Clusters[I].Weight; 7443 } 7444 7445 unsigned NumDests = JTWeights.size(); 7446 if (isSuitableForBitTests(NumDests, NumCmps, 7447 Clusters[First].Low->getValue(), 7448 Clusters[Last].High->getValue())) { 7449 // Clusters[First..Last] should be lowered as bit tests instead. 7450 return false; 7451 } 7452 7453 // Create the MBB that will load from and jump through the table. 7454 // Note: We create it here, but it's not inserted into the function yet. 7455 MachineFunction *CurMF = FuncInfo.MF; 7456 MachineBasicBlock *JumpTableMBB = 7457 CurMF->CreateMachineBasicBlock(SI->getParent()); 7458 7459 // Add successors. Note: use table order for determinism. 7460 SmallPtrSet<MachineBasicBlock *, 8> Done; 7461 for (MachineBasicBlock *Succ : Table) { 7462 if (Done.count(Succ)) 7463 continue; 7464 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]); 7465 Done.insert(Succ); 7466 } 7467 7468 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7469 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding()) 7470 ->createJumpTableIndex(Table); 7471 7472 // Set up the jump table info. 7473 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr); 7474 JumpTableHeader JTH(Clusters[First].Low->getValue(), 7475 Clusters[Last].High->getValue(), SI->getCondition(), 7476 nullptr, false); 7477 JTCases.emplace_back(std::move(JTH), std::move(JT)); 7478 7479 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High, 7480 JTCases.size() - 1, Weight); 7481 return true; 7482 } 7483 7484 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters, 7485 const SwitchInst *SI, 7486 MachineBasicBlock *DefaultMBB) { 7487 #ifndef NDEBUG 7488 // Clusters must be non-empty, sorted, and only contain Range clusters. 7489 assert(!Clusters.empty()); 7490 for (CaseCluster &C : Clusters) 7491 assert(C.Kind == CC_Range); 7492 for (unsigned i = 1, e = Clusters.size(); i < e; ++i) 7493 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue())); 7494 #endif 7495 7496 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7497 if (!areJTsAllowed(TLI)) 7498 return; 7499 7500 const int64_t N = Clusters.size(); 7501 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries(); 7502 7503 // TotalCases[i]: Total nbr of cases in Clusters[0..i]. 7504 SmallVector<unsigned, 8> TotalCases(N); 7505 7506 for (unsigned i = 0; i < N; ++i) { 7507 APInt Hi = Clusters[i].High->getValue(); 7508 APInt Lo = Clusters[i].Low->getValue(); 7509 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1; 7510 if (i != 0) 7511 TotalCases[i] += TotalCases[i - 1]; 7512 } 7513 7514 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) { 7515 // Cheap case: the whole range might be suitable for jump table. 7516 CaseCluster JTCluster; 7517 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) { 7518 Clusters[0] = JTCluster; 7519 Clusters.resize(1); 7520 return; 7521 } 7522 } 7523 7524 // The algorithm below is not suitable for -O0. 7525 if (TM.getOptLevel() == CodeGenOpt::None) 7526 return; 7527 7528 // Split Clusters into minimum number of dense partitions. The algorithm uses 7529 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code 7530 // for the Case Statement'" (1994), but builds the MinPartitions array in 7531 // reverse order to make it easier to reconstruct the partitions in ascending 7532 // order. In the choice between two optimal partitionings, it picks the one 7533 // which yields more jump tables. 7534 7535 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7536 SmallVector<unsigned, 8> MinPartitions(N); 7537 // LastElement[i] is the last element of the partition starting at i. 7538 SmallVector<unsigned, 8> LastElement(N); 7539 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1]. 7540 SmallVector<unsigned, 8> NumTables(N); 7541 7542 // Base case: There is only one way to partition Clusters[N-1]. 7543 MinPartitions[N - 1] = 1; 7544 LastElement[N - 1] = N - 1; 7545 assert(MinJumpTableSize > 1); 7546 NumTables[N - 1] = 0; 7547 7548 // Note: loop indexes are signed to avoid underflow. 7549 for (int64_t i = N - 2; i >= 0; i--) { 7550 // Find optimal partitioning of Clusters[i..N-1]. 7551 // Baseline: Put Clusters[i] into a partition on its own. 7552 MinPartitions[i] = MinPartitions[i + 1] + 1; 7553 LastElement[i] = i; 7554 NumTables[i] = NumTables[i + 1]; 7555 7556 // Search for a solution that results in fewer partitions. 7557 for (int64_t j = N - 1; j > i; j--) { 7558 // Try building a partition from Clusters[i..j]. 7559 if (isDense(Clusters, &TotalCases[0], i, j)) { 7560 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7561 bool IsTable = j - i + 1 >= MinJumpTableSize; 7562 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]); 7563 7564 // If this j leads to fewer partitions, or same number of partitions 7565 // with more lookup tables, it is a better partitioning. 7566 if (NumPartitions < MinPartitions[i] || 7567 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) { 7568 MinPartitions[i] = NumPartitions; 7569 LastElement[i] = j; 7570 NumTables[i] = Tables; 7571 } 7572 } 7573 } 7574 } 7575 7576 // Iterate over the partitions, replacing some with jump tables in-place. 7577 unsigned DstIndex = 0; 7578 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7579 Last = LastElement[First]; 7580 assert(Last >= First); 7581 assert(DstIndex <= First); 7582 unsigned NumClusters = Last - First + 1; 7583 7584 CaseCluster JTCluster; 7585 if (NumClusters >= MinJumpTableSize && 7586 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) { 7587 Clusters[DstIndex++] = JTCluster; 7588 } else { 7589 for (unsigned I = First; I <= Last; ++I) 7590 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I])); 7591 } 7592 } 7593 Clusters.resize(DstIndex); 7594 } 7595 7596 bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) { 7597 // FIXME: Using the pointer type doesn't seem ideal. 7598 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits(); 7599 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1; 7600 return Range <= BW; 7601 } 7602 7603 bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests, 7604 unsigned NumCmps, 7605 const APInt &Low, 7606 const APInt &High) { 7607 // FIXME: I don't think NumCmps is the correct metric: a single case and a 7608 // range of cases both require only one branch to lower. Just looking at the 7609 // number of clusters and destinations should be enough to decide whether to 7610 // build bit tests. 7611 7612 // To lower a range with bit tests, the range must fit the bitwidth of a 7613 // machine word. 7614 if (!rangeFitsInWord(Low, High)) 7615 return false; 7616 7617 // Decide whether it's profitable to lower this range with bit tests. Each 7618 // destination requires a bit test and branch, and there is an overall range 7619 // check branch. For a small number of clusters, separate comparisons might be 7620 // cheaper, and for many destinations, splitting the range might be better. 7621 return (NumDests == 1 && NumCmps >= 3) || 7622 (NumDests == 2 && NumCmps >= 5) || 7623 (NumDests == 3 && NumCmps >= 6); 7624 } 7625 7626 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters, 7627 unsigned First, unsigned Last, 7628 const SwitchInst *SI, 7629 CaseCluster &BTCluster) { 7630 assert(First <= Last); 7631 if (First == Last) 7632 return false; 7633 7634 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7635 unsigned NumCmps = 0; 7636 for (int64_t I = First; I <= Last; ++I) { 7637 assert(Clusters[I].Kind == CC_Range); 7638 Dests.set(Clusters[I].MBB->getNumber()); 7639 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2; 7640 } 7641 unsigned NumDests = Dests.count(); 7642 7643 APInt Low = Clusters[First].Low->getValue(); 7644 APInt High = Clusters[Last].High->getValue(); 7645 assert(Low.slt(High)); 7646 7647 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High)) 7648 return false; 7649 7650 APInt LowBound; 7651 APInt CmpRange; 7652 7653 const int BitWidth = 7654 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits(); 7655 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!"); 7656 7657 if (Low.isNonNegative() && High.slt(BitWidth)) { 7658 // Optimize the case where all the case values fit in a 7659 // word without having to subtract minValue. In this case, 7660 // we can optimize away the subtraction. 7661 LowBound = APInt::getNullValue(Low.getBitWidth()); 7662 CmpRange = High; 7663 } else { 7664 LowBound = Low; 7665 CmpRange = High - Low; 7666 } 7667 7668 CaseBitsVector CBV; 7669 uint32_t TotalWeight = 0; 7670 for (unsigned i = First; i <= Last; ++i) { 7671 // Find the CaseBits for this destination. 7672 unsigned j; 7673 for (j = 0; j < CBV.size(); ++j) 7674 if (CBV[j].BB == Clusters[i].MBB) 7675 break; 7676 if (j == CBV.size()) 7677 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0)); 7678 CaseBits *CB = &CBV[j]; 7679 7680 // Update Mask, Bits and ExtraWeight. 7681 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue(); 7682 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue(); 7683 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!"); 7684 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo; 7685 CB->Bits += Hi - Lo + 1; 7686 CB->ExtraWeight += Clusters[i].Weight; 7687 TotalWeight += Clusters[i].Weight; 7688 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!"); 7689 } 7690 7691 BitTestInfo BTI; 7692 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) { 7693 // Sort by weight first, number of bits second. 7694 if (a.ExtraWeight != b.ExtraWeight) 7695 return a.ExtraWeight > b.ExtraWeight; 7696 return a.Bits > b.Bits; 7697 }); 7698 7699 for (auto &CB : CBV) { 7700 MachineBasicBlock *BitTestBB = 7701 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent()); 7702 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight)); 7703 } 7704 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange), 7705 SI->getCondition(), -1U, MVT::Other, false, nullptr, 7706 nullptr, std::move(BTI)); 7707 7708 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High, 7709 BitTestCases.size() - 1, TotalWeight); 7710 return true; 7711 } 7712 7713 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters, 7714 const SwitchInst *SI) { 7715 // Partition Clusters into as few subsets as possible, where each subset has a 7716 // range that fits in a machine word and has <= 3 unique destinations. 7717 7718 #ifndef NDEBUG 7719 // Clusters must be sorted and contain Range or JumpTable clusters. 7720 assert(!Clusters.empty()); 7721 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable); 7722 for (const CaseCluster &C : Clusters) 7723 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable); 7724 for (unsigned i = 1; i < Clusters.size(); ++i) 7725 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue())); 7726 #endif 7727 7728 // The algorithm below is not suitable for -O0. 7729 if (TM.getOptLevel() == CodeGenOpt::None) 7730 return; 7731 7732 // If target does not have legal shift left, do not emit bit tests at all. 7733 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7734 EVT PTy = TLI.getPointerTy(); 7735 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 7736 return; 7737 7738 int BitWidth = PTy.getSizeInBits(); 7739 const int64_t N = Clusters.size(); 7740 7741 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7742 SmallVector<unsigned, 8> MinPartitions(N); 7743 // LastElement[i] is the last element of the partition starting at i. 7744 SmallVector<unsigned, 8> LastElement(N); 7745 7746 // FIXME: This might not be the best algorithm for finding bit test clusters. 7747 7748 // Base case: There is only one way to partition Clusters[N-1]. 7749 MinPartitions[N - 1] = 1; 7750 LastElement[N - 1] = N - 1; 7751 7752 // Note: loop indexes are signed to avoid underflow. 7753 for (int64_t i = N - 2; i >= 0; --i) { 7754 // Find optimal partitioning of Clusters[i..N-1]. 7755 // Baseline: Put Clusters[i] into a partition on its own. 7756 MinPartitions[i] = MinPartitions[i + 1] + 1; 7757 LastElement[i] = i; 7758 7759 // Search for a solution that results in fewer partitions. 7760 // Note: the search is limited by BitWidth, reducing time complexity. 7761 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) { 7762 // Try building a partition from Clusters[i..j]. 7763 7764 // Check the range. 7765 if (!rangeFitsInWord(Clusters[i].Low->getValue(), 7766 Clusters[j].High->getValue())) 7767 continue; 7768 7769 // Check nbr of destinations and cluster types. 7770 // FIXME: This works, but doesn't seem very efficient. 7771 bool RangesOnly = true; 7772 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7773 for (int64_t k = i; k <= j; k++) { 7774 if (Clusters[k].Kind != CC_Range) { 7775 RangesOnly = false; 7776 break; 7777 } 7778 Dests.set(Clusters[k].MBB->getNumber()); 7779 } 7780 if (!RangesOnly || Dests.count() > 3) 7781 break; 7782 7783 // Check if it's a better partition. 7784 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7785 if (NumPartitions < MinPartitions[i]) { 7786 // Found a better partition. 7787 MinPartitions[i] = NumPartitions; 7788 LastElement[i] = j; 7789 } 7790 } 7791 } 7792 7793 // Iterate over the partitions, replacing with bit-test clusters in-place. 7794 unsigned DstIndex = 0; 7795 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7796 Last = LastElement[First]; 7797 assert(First <= Last); 7798 assert(DstIndex <= First); 7799 7800 CaseCluster BitTestCluster; 7801 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) { 7802 Clusters[DstIndex++] = BitTestCluster; 7803 } else { 7804 size_t NumClusters = Last - First + 1; 7805 std::memmove(&Clusters[DstIndex], &Clusters[First], 7806 sizeof(Clusters[0]) * NumClusters); 7807 DstIndex += NumClusters; 7808 } 7809 } 7810 Clusters.resize(DstIndex); 7811 } 7812 7813 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 7814 MachineBasicBlock *SwitchMBB, 7815 MachineBasicBlock *DefaultMBB) { 7816 MachineFunction *CurMF = FuncInfo.MF; 7817 MachineBasicBlock *NextMBB = nullptr; 7818 MachineFunction::iterator BBI = W.MBB; 7819 if (++BBI != FuncInfo.MF->end()) 7820 NextMBB = BBI; 7821 7822 unsigned Size = W.LastCluster - W.FirstCluster + 1; 7823 7824 BranchProbabilityInfo *BPI = FuncInfo.BPI; 7825 7826 if (Size == 2 && W.MBB == SwitchMBB) { 7827 // If any two of the cases has the same destination, and if one value 7828 // is the same as the other, but has one bit unset that the other has set, 7829 // use bit manipulation to do two compares at once. For example: 7830 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 7831 // TODO: This could be extended to merge any 2 cases in switches with 3 7832 // cases. 7833 // TODO: Handle cases where W.CaseBB != SwitchBB. 7834 CaseCluster &Small = *W.FirstCluster; 7835 CaseCluster &Big = *W.LastCluster; 7836 7837 if (Small.Low == Small.High && Big.Low == Big.High && 7838 Small.MBB == Big.MBB) { 7839 const APInt &SmallValue = Small.Low->getValue(); 7840 const APInt &BigValue = Big.Low->getValue(); 7841 7842 // Check that there is only one bit different. 7843 APInt CommonBit = BigValue ^ SmallValue; 7844 if (CommonBit.isPowerOf2()) { 7845 SDValue CondLHS = getValue(Cond); 7846 EVT VT = CondLHS.getValueType(); 7847 SDLoc DL = getCurSDLoc(); 7848 7849 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 7850 DAG.getConstant(CommonBit, DL, VT)); 7851 SDValue Cond = DAG.getSetCC( 7852 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 7853 ISD::SETEQ); 7854 7855 // Update successor info. 7856 // Both Small and Big will jump to Small.BB, so we sum up the weights. 7857 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight); 7858 addSuccessorWithWeight( 7859 SwitchMBB, DefaultMBB, 7860 // The default destination is the first successor in IR. 7861 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0) 7862 : 0); 7863 7864 // Insert the true branch. 7865 SDValue BrCond = 7866 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 7867 DAG.getBasicBlock(Small.MBB)); 7868 // Insert the false branch. 7869 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 7870 DAG.getBasicBlock(DefaultMBB)); 7871 7872 DAG.setRoot(BrCond); 7873 return; 7874 } 7875 } 7876 } 7877 7878 if (TM.getOptLevel() != CodeGenOpt::None) { 7879 // Order cases by weight so the most likely case will be checked first. 7880 std::sort(W.FirstCluster, W.LastCluster + 1, 7881 [](const CaseCluster &a, const CaseCluster &b) { 7882 return a.Weight > b.Weight; 7883 }); 7884 7885 // Rearrange the case blocks so that the last one falls through if possible 7886 // without without changing the order of weights. 7887 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 7888 --I; 7889 if (I->Weight > W.LastCluster->Weight) 7890 break; 7891 if (I->Kind == CC_Range && I->MBB == NextMBB) { 7892 std::swap(*I, *W.LastCluster); 7893 break; 7894 } 7895 } 7896 } 7897 7898 // Compute total weight. 7899 uint32_t UnhandledWeights = 0; 7900 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) { 7901 UnhandledWeights += I->Weight; 7902 assert(UnhandledWeights >= I->Weight && "Weight overflow!"); 7903 } 7904 7905 MachineBasicBlock *CurMBB = W.MBB; 7906 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 7907 MachineBasicBlock *Fallthrough; 7908 if (I == W.LastCluster) { 7909 // For the last cluster, fall through to the default destination. 7910 Fallthrough = DefaultMBB; 7911 } else { 7912 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 7913 CurMF->insert(BBI, Fallthrough); 7914 // Put Cond in a virtual register to make it available from the new blocks. 7915 ExportFromCurrentBlock(Cond); 7916 } 7917 7918 switch (I->Kind) { 7919 case CC_JumpTable: { 7920 // FIXME: Optimize away range check based on pivot comparisons. 7921 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first; 7922 JumpTable *JT = &JTCases[I->JTCasesIndex].second; 7923 7924 // The jump block hasn't been inserted yet; insert it here. 7925 MachineBasicBlock *JumpMBB = JT->MBB; 7926 CurMF->insert(BBI, JumpMBB); 7927 addSuccessorWithWeight(CurMBB, Fallthrough); 7928 addSuccessorWithWeight(CurMBB, JumpMBB); 7929 7930 // The jump table header will be inserted in our current block, do the 7931 // range check, and fall through to our fallthrough block. 7932 JTH->HeaderBB = CurMBB; 7933 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 7934 7935 // If we're in the right place, emit the jump table header right now. 7936 if (CurMBB == SwitchMBB) { 7937 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 7938 JTH->Emitted = true; 7939 } 7940 break; 7941 } 7942 case CC_BitTests: { 7943 // FIXME: Optimize away range check based on pivot comparisons. 7944 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex]; 7945 7946 // The bit test blocks haven't been inserted yet; insert them here. 7947 for (BitTestCase &BTC : BTB->Cases) 7948 CurMF->insert(BBI, BTC.ThisBB); 7949 7950 // Fill in fields of the BitTestBlock. 7951 BTB->Parent = CurMBB; 7952 BTB->Default = Fallthrough; 7953 7954 // If we're in the right place, emit the bit test header header right now. 7955 if (CurMBB ==SwitchMBB) { 7956 visitBitTestHeader(*BTB, SwitchMBB); 7957 BTB->Emitted = true; 7958 } 7959 break; 7960 } 7961 case CC_Range: { 7962 const Value *RHS, *LHS, *MHS; 7963 ISD::CondCode CC; 7964 if (I->Low == I->High) { 7965 // Check Cond == I->Low. 7966 CC = ISD::SETEQ; 7967 LHS = Cond; 7968 RHS=I->Low; 7969 MHS = nullptr; 7970 } else { 7971 // Check I->Low <= Cond <= I->High. 7972 CC = ISD::SETLE; 7973 LHS = I->Low; 7974 MHS = Cond; 7975 RHS = I->High; 7976 } 7977 7978 // The false weight is the sum of all unhandled cases. 7979 UnhandledWeights -= I->Weight; 7980 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight, 7981 UnhandledWeights); 7982 7983 if (CurMBB == SwitchMBB) 7984 visitSwitchCase(CB, SwitchMBB); 7985 else 7986 SwitchCases.push_back(CB); 7987 7988 break; 7989 } 7990 } 7991 CurMBB = Fallthrough; 7992 } 7993 } 7994 7995 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 7996 CaseClusterIt First, 7997 CaseClusterIt Last) { 7998 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 7999 if (X.Weight != CC.Weight) 8000 return X.Weight > CC.Weight; 8001 8002 // Ties are broken by comparing the case value. 8003 return X.Low->getValue().slt(CC.Low->getValue()); 8004 }); 8005 } 8006 8007 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 8008 const SwitchWorkListItem &W, 8009 Value *Cond, 8010 MachineBasicBlock *SwitchMBB) { 8011 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 8012 "Clusters not sorted?"); 8013 8014 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 8015 8016 // Balance the tree based on branch weights to create a near-optimal (in terms 8017 // of search time given key frequency) binary search tree. See e.g. Kurt 8018 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 8019 CaseClusterIt LastLeft = W.FirstCluster; 8020 CaseClusterIt FirstRight = W.LastCluster; 8021 uint32_t LeftWeight = LastLeft->Weight; 8022 uint32_t RightWeight = FirstRight->Weight; 8023 8024 // Move LastLeft and FirstRight towards each other from opposite directions to 8025 // find a partitioning of the clusters which balances the weight on both 8026 // sides. If LeftWeight and RightWeight are equal, alternate which side is 8027 // taken to ensure 0-weight nodes are distributed evenly. 8028 unsigned I = 0; 8029 while (LastLeft + 1 < FirstRight) { 8030 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1))) 8031 LeftWeight += (++LastLeft)->Weight; 8032 else 8033 RightWeight += (--FirstRight)->Weight; 8034 I++; 8035 } 8036 8037 for (;;) { 8038 // Our binary search tree differs from a typical BST in that ours can have up 8039 // to three values in each leaf. The pivot selection above doesn't take that 8040 // into account, which means the tree might require more nodes and be less 8041 // efficient. We compensate for this here. 8042 8043 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 8044 unsigned NumRight = W.LastCluster - FirstRight + 1; 8045 8046 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 8047 // If one side has less than 3 clusters, and the other has more than 3, 8048 // consider taking a cluster from the other side. 8049 8050 if (NumLeft < NumRight) { 8051 // Consider moving the first cluster on the right to the left side. 8052 CaseCluster &CC = *FirstRight; 8053 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8054 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8055 if (LeftSideRank <= RightSideRank) { 8056 // Moving the cluster to the left does not demote it. 8057 ++LastLeft; 8058 ++FirstRight; 8059 continue; 8060 } 8061 } else { 8062 assert(NumRight < NumLeft); 8063 // Consider moving the last element on the left to the right side. 8064 CaseCluster &CC = *LastLeft; 8065 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8066 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8067 if (RightSideRank <= LeftSideRank) { 8068 // Moving the cluster to the right does not demot it. 8069 --LastLeft; 8070 --FirstRight; 8071 continue; 8072 } 8073 } 8074 } 8075 break; 8076 } 8077 8078 assert(LastLeft + 1 == FirstRight); 8079 assert(LastLeft >= W.FirstCluster); 8080 assert(FirstRight <= W.LastCluster); 8081 8082 // Use the first element on the right as pivot since we will make less-than 8083 // comparisons against it. 8084 CaseClusterIt PivotCluster = FirstRight; 8085 assert(PivotCluster > W.FirstCluster); 8086 assert(PivotCluster <= W.LastCluster); 8087 8088 CaseClusterIt FirstLeft = W.FirstCluster; 8089 CaseClusterIt LastRight = W.LastCluster; 8090 8091 const ConstantInt *Pivot = PivotCluster->Low; 8092 8093 // New blocks will be inserted immediately after the current one. 8094 MachineFunction::iterator BBI = W.MBB; 8095 ++BBI; 8096 8097 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 8098 // we can branch to its destination directly if it's squeezed exactly in 8099 // between the known lower bound and Pivot - 1. 8100 MachineBasicBlock *LeftMBB; 8101 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 8102 FirstLeft->Low == W.GE && 8103 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 8104 LeftMBB = FirstLeft->MBB; 8105 } else { 8106 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8107 FuncInfo.MF->insert(BBI, LeftMBB); 8108 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot}); 8109 // Put Cond in a virtual register to make it available from the new blocks. 8110 ExportFromCurrentBlock(Cond); 8111 } 8112 8113 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 8114 // single cluster, RHS.Low == Pivot, and we can branch to its destination 8115 // directly if RHS.High equals the current upper bound. 8116 MachineBasicBlock *RightMBB; 8117 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 8118 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 8119 RightMBB = FirstRight->MBB; 8120 } else { 8121 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8122 FuncInfo.MF->insert(BBI, RightMBB); 8123 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT}); 8124 // Put Cond in a virtual register to make it available from the new blocks. 8125 ExportFromCurrentBlock(Cond); 8126 } 8127 8128 // Create the CaseBlock record that will be used to lower the branch. 8129 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 8130 LeftWeight, RightWeight); 8131 8132 if (W.MBB == SwitchMBB) 8133 visitSwitchCase(CB, SwitchMBB); 8134 else 8135 SwitchCases.push_back(CB); 8136 } 8137 8138 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 8139 // Extract cases from the switch. 8140 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8141 CaseClusterVector Clusters; 8142 Clusters.reserve(SI.getNumCases()); 8143 for (auto I : SI.cases()) { 8144 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 8145 const ConstantInt *CaseVal = I.getCaseValue(); 8146 uint32_t Weight = 8147 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0; 8148 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight)); 8149 } 8150 8151 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 8152 8153 // Cluster adjacent cases with the same destination. We do this at all 8154 // optimization levels because it's cheap to do and will make codegen faster 8155 // if there are many clusters. 8156 sortAndRangeify(Clusters); 8157 8158 if (TM.getOptLevel() != CodeGenOpt::None) { 8159 // Replace an unreachable default with the most popular destination. 8160 // FIXME: Exploit unreachable default more aggressively. 8161 bool UnreachableDefault = 8162 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()); 8163 if (UnreachableDefault && !Clusters.empty()) { 8164 DenseMap<const BasicBlock *, unsigned> Popularity; 8165 unsigned MaxPop = 0; 8166 const BasicBlock *MaxBB = nullptr; 8167 for (auto I : SI.cases()) { 8168 const BasicBlock *BB = I.getCaseSuccessor(); 8169 if (++Popularity[BB] > MaxPop) { 8170 MaxPop = Popularity[BB]; 8171 MaxBB = BB; 8172 } 8173 } 8174 // Set new default. 8175 assert(MaxPop > 0 && MaxBB); 8176 DefaultMBB = FuncInfo.MBBMap[MaxBB]; 8177 8178 // Remove cases that were pointing to the destination that is now the 8179 // default. 8180 CaseClusterVector New; 8181 New.reserve(Clusters.size()); 8182 for (CaseCluster &CC : Clusters) { 8183 if (CC.MBB != DefaultMBB) 8184 New.push_back(CC); 8185 } 8186 Clusters = std::move(New); 8187 } 8188 } 8189 8190 // If there is only the default destination, jump there directly. 8191 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 8192 if (Clusters.empty()) { 8193 SwitchMBB->addSuccessor(DefaultMBB); 8194 if (DefaultMBB != NextBlock(SwitchMBB)) { 8195 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 8196 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 8197 } 8198 return; 8199 } 8200 8201 findJumpTables(Clusters, &SI, DefaultMBB); 8202 findBitTestClusters(Clusters, &SI); 8203 8204 DEBUG({ 8205 dbgs() << "Case clusters: "; 8206 for (const CaseCluster &C : Clusters) { 8207 if (C.Kind == CC_JumpTable) dbgs() << "JT:"; 8208 if (C.Kind == CC_BitTests) dbgs() << "BT:"; 8209 8210 C.Low->getValue().print(dbgs(), true); 8211 if (C.Low != C.High) { 8212 dbgs() << '-'; 8213 C.High->getValue().print(dbgs(), true); 8214 } 8215 dbgs() << ' '; 8216 } 8217 dbgs() << '\n'; 8218 }); 8219 8220 assert(!Clusters.empty()); 8221 SwitchWorkList WorkList; 8222 CaseClusterIt First = Clusters.begin(); 8223 CaseClusterIt Last = Clusters.end() - 1; 8224 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr}); 8225 8226 while (!WorkList.empty()) { 8227 SwitchWorkListItem W = WorkList.back(); 8228 WorkList.pop_back(); 8229 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 8230 8231 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) { 8232 // For optimized builds, lower large range as a balanced binary tree. 8233 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 8234 continue; 8235 } 8236 8237 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 8238 } 8239 } 8240