xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision f953e4b881197bfeb959a61dc01bc20d9d88a513)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements routines for translating from LLVM IR into SelectionDAG IR.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "SelectionDAGBuilder.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/ArrayRef.h"
18 #include "llvm/ADT/BitVector.h"
19 #include "llvm/ADT/DenseMap.h"
20 #include "llvm/ADT/None.h"
21 #include "llvm/ADT/Optional.h"
22 #include "llvm/ADT/STLExtras.h"
23 #include "llvm/ADT/SmallPtrSet.h"
24 #include "llvm/ADT/SmallSet.h"
25 #include "llvm/ADT/SmallVector.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/Triple.h"
28 #include "llvm/ADT/Twine.h"
29 #include "llvm/Analysis/AliasAnalysis.h"
30 #include "llvm/Analysis/BranchProbabilityInfo.h"
31 #include "llvm/Analysis/ConstantFolding.h"
32 #include "llvm/Analysis/EHPersonalities.h"
33 #include "llvm/Analysis/Loads.h"
34 #include "llvm/Analysis/MemoryLocation.h"
35 #include "llvm/Analysis/TargetLibraryInfo.h"
36 #include "llvm/Analysis/ValueTracking.h"
37 #include "llvm/Analysis/VectorUtils.h"
38 #include "llvm/CodeGen/Analysis.h"
39 #include "llvm/CodeGen/FunctionLoweringInfo.h"
40 #include "llvm/CodeGen/GCMetadata.h"
41 #include "llvm/CodeGen/ISDOpcodes.h"
42 #include "llvm/CodeGen/MachineBasicBlock.h"
43 #include "llvm/CodeGen/MachineFrameInfo.h"
44 #include "llvm/CodeGen/MachineFunction.h"
45 #include "llvm/CodeGen/MachineInstr.h"
46 #include "llvm/CodeGen/MachineInstrBuilder.h"
47 #include "llvm/CodeGen/MachineJumpTableInfo.h"
48 #include "llvm/CodeGen/MachineMemOperand.h"
49 #include "llvm/CodeGen/MachineModuleInfo.h"
50 #include "llvm/CodeGen/MachineOperand.h"
51 #include "llvm/CodeGen/MachineRegisterInfo.h"
52 #include "llvm/CodeGen/MachineValueType.h"
53 #include "llvm/CodeGen/RuntimeLibcalls.h"
54 #include "llvm/CodeGen/SelectionDAG.h"
55 #include "llvm/CodeGen/SelectionDAGNodes.h"
56 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
57 #include "llvm/CodeGen/StackMaps.h"
58 #include "llvm/CodeGen/TargetFrameLowering.h"
59 #include "llvm/CodeGen/TargetInstrInfo.h"
60 #include "llvm/CodeGen/TargetLowering.h"
61 #include "llvm/CodeGen/TargetOpcodes.h"
62 #include "llvm/CodeGen/TargetRegisterInfo.h"
63 #include "llvm/CodeGen/TargetSubtargetInfo.h"
64 #include "llvm/CodeGen/ValueTypes.h"
65 #include "llvm/CodeGen/WinEHFuncInfo.h"
66 #include "llvm/IR/Argument.h"
67 #include "llvm/IR/Attributes.h"
68 #include "llvm/IR/BasicBlock.h"
69 #include "llvm/IR/CFG.h"
70 #include "llvm/IR/CallSite.h"
71 #include "llvm/IR/CallingConv.h"
72 #include "llvm/IR/Constant.h"
73 #include "llvm/IR/ConstantRange.h"
74 #include "llvm/IR/Constants.h"
75 #include "llvm/IR/DataLayout.h"
76 #include "llvm/IR/DebugInfoMetadata.h"
77 #include "llvm/IR/DebugLoc.h"
78 #include "llvm/IR/DerivedTypes.h"
79 #include "llvm/IR/Function.h"
80 #include "llvm/IR/GetElementPtrTypeIterator.h"
81 #include "llvm/IR/InlineAsm.h"
82 #include "llvm/IR/InstrTypes.h"
83 #include "llvm/IR/Instruction.h"
84 #include "llvm/IR/Instructions.h"
85 #include "llvm/IR/IntrinsicInst.h"
86 #include "llvm/IR/Intrinsics.h"
87 #include "llvm/IR/LLVMContext.h"
88 #include "llvm/IR/Metadata.h"
89 #include "llvm/IR/Module.h"
90 #include "llvm/IR/Operator.h"
91 #include "llvm/IR/Statepoint.h"
92 #include "llvm/IR/Type.h"
93 #include "llvm/IR/User.h"
94 #include "llvm/IR/Value.h"
95 #include "llvm/MC/MCContext.h"
96 #include "llvm/MC/MCSymbol.h"
97 #include "llvm/Support/AtomicOrdering.h"
98 #include "llvm/Support/BranchProbability.h"
99 #include "llvm/Support/Casting.h"
100 #include "llvm/Support/CodeGen.h"
101 #include "llvm/Support/CommandLine.h"
102 #include "llvm/Support/Compiler.h"
103 #include "llvm/Support/Debug.h"
104 #include "llvm/Support/ErrorHandling.h"
105 #include "llvm/Support/MathExtras.h"
106 #include "llvm/Support/raw_ostream.h"
107 #include "llvm/Target/TargetIntrinsicInfo.h"
108 #include "llvm/Target/TargetMachine.h"
109 #include "llvm/Target/TargetOptions.h"
110 #include <algorithm>
111 #include <cassert>
112 #include <cstddef>
113 #include <cstdint>
114 #include <cstring>
115 #include <iterator>
116 #include <limits>
117 #include <numeric>
118 #include <tuple>
119 #include <utility>
120 #include <vector>
121 
122 using namespace llvm;
123 
124 #define DEBUG_TYPE "isel"
125 
126 /// LimitFloatPrecision - Generate low-precision inline sequences for
127 /// some float libcalls (6, 8 or 12 bits).
128 static unsigned LimitFloatPrecision;
129 
130 static cl::opt<unsigned, true>
131 LimitFPPrecision("limit-float-precision",
132                  cl::desc("Generate low-precision inline sequences "
133                           "for some float libcalls"),
134                  cl::location(LimitFloatPrecision),
135                  cl::init(0));
136 
137 static cl::opt<unsigned> SwitchPeelThreshold(
138     "switch-peel-threshold", cl::Hidden, cl::init(66),
139     cl::desc("Set the case probability threshold for peeling the case from a "
140              "switch statement. A value greater than 100 will void this "
141              "optimization"));
142 
143 // Limit the width of DAG chains. This is important in general to prevent
144 // DAG-based analysis from blowing up. For example, alias analysis and
145 // load clustering may not complete in reasonable time. It is difficult to
146 // recognize and avoid this situation within each individual analysis, and
147 // future analyses are likely to have the same behavior. Limiting DAG width is
148 // the safe approach and will be especially important with global DAGs.
149 //
150 // MaxParallelChains default is arbitrarily high to avoid affecting
151 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
152 // sequence over this should have been converted to llvm.memcpy by the
153 // frontend. It is easy to induce this behavior with .ll code such as:
154 // %buffer = alloca [4096 x i8]
155 // %data = load [4096 x i8]* %argPtr
156 // store [4096 x i8] %data, [4096 x i8]* %buffer
157 static const unsigned MaxParallelChains = 64;
158 
159 // True if the Value passed requires ABI mangling as it is a parameter to a
160 // function or a return value from a function which is not an intrinsic.
161 static bool isABIRegCopy(const Value *V) {
162   const bool IsRetInst = V && isa<ReturnInst>(V);
163   const bool IsCallInst = V && isa<CallInst>(V);
164   const bool IsInLineAsm =
165       IsCallInst && static_cast<const CallInst *>(V)->isInlineAsm();
166   const bool IsIndirectFunctionCall =
167       IsCallInst && !IsInLineAsm &&
168       !static_cast<const CallInst *>(V)->getCalledFunction();
169   // It is possible that the call instruction is an inline asm statement or an
170   // indirect function call in which case the return value of
171   // getCalledFunction() would be nullptr.
172   const bool IsInstrinsicCall =
173       IsCallInst && !IsInLineAsm && !IsIndirectFunctionCall &&
174       static_cast<const CallInst *>(V)->getCalledFunction()->getIntrinsicID() !=
175           Intrinsic::not_intrinsic;
176 
177   return IsRetInst || (IsCallInst && (!IsInLineAsm && !IsInstrinsicCall));
178 }
179 
180 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
181                                       const SDValue *Parts, unsigned NumParts,
182                                       MVT PartVT, EVT ValueVT, const Value *V,
183                                       bool IsABIRegCopy);
184 
185 /// getCopyFromParts - Create a value that contains the specified legal parts
186 /// combined into the value they represent.  If the parts combine to a type
187 /// larger than ValueVT then AssertOp can be used to specify whether the extra
188 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
189 /// (ISD::AssertSext).
190 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
191                                 const SDValue *Parts, unsigned NumParts,
192                                 MVT PartVT, EVT ValueVT, const Value *V,
193                                 Optional<ISD::NodeType> AssertOp = None,
194                                 bool IsABIRegCopy = false) {
195   if (ValueVT.isVector())
196     return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
197                                   PartVT, ValueVT, V, IsABIRegCopy);
198 
199   assert(NumParts > 0 && "No parts to assemble!");
200   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
201   SDValue Val = Parts[0];
202 
203   if (NumParts > 1) {
204     // Assemble the value from multiple parts.
205     if (ValueVT.isInteger()) {
206       unsigned PartBits = PartVT.getSizeInBits();
207       unsigned ValueBits = ValueVT.getSizeInBits();
208 
209       // Assemble the power of 2 part.
210       unsigned RoundParts = NumParts & (NumParts - 1) ?
211         1 << Log2_32(NumParts) : NumParts;
212       unsigned RoundBits = PartBits * RoundParts;
213       EVT RoundVT = RoundBits == ValueBits ?
214         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
215       SDValue Lo, Hi;
216 
217       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
218 
219       if (RoundParts > 2) {
220         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
221                               PartVT, HalfVT, V);
222         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
223                               RoundParts / 2, PartVT, HalfVT, V);
224       } else {
225         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
226         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
227       }
228 
229       if (DAG.getDataLayout().isBigEndian())
230         std::swap(Lo, Hi);
231 
232       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
233 
234       if (RoundParts < NumParts) {
235         // Assemble the trailing non-power-of-2 part.
236         unsigned OddParts = NumParts - RoundParts;
237         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
238         Hi = getCopyFromParts(DAG, DL,
239                               Parts + RoundParts, OddParts, PartVT, OddVT, V);
240 
241         // Combine the round and odd parts.
242         Lo = Val;
243         if (DAG.getDataLayout().isBigEndian())
244           std::swap(Lo, Hi);
245         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
246         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
247         Hi =
248             DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
249                         DAG.getConstant(Lo.getValueSizeInBits(), DL,
250                                         TLI.getPointerTy(DAG.getDataLayout())));
251         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
252         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
253       }
254     } else if (PartVT.isFloatingPoint()) {
255       // FP split into multiple FP parts (for ppcf128)
256       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
257              "Unexpected split");
258       SDValue Lo, Hi;
259       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
260       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
261       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
262         std::swap(Lo, Hi);
263       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
264     } else {
265       // FP split into integer parts (soft fp)
266       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
267              !PartVT.isVector() && "Unexpected split");
268       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
269       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
270     }
271   }
272 
273   // There is now one part, held in Val.  Correct it to match ValueVT.
274   // PartEVT is the type of the register class that holds the value.
275   // ValueVT is the type of the inline asm operation.
276   EVT PartEVT = Val.getValueType();
277 
278   if (PartEVT == ValueVT)
279     return Val;
280 
281   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
282       ValueVT.bitsLT(PartEVT)) {
283     // For an FP value in an integer part, we need to truncate to the right
284     // width first.
285     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
286     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
287   }
288 
289   // Handle types that have the same size.
290   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
291     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
292 
293   // Handle types with different sizes.
294   if (PartEVT.isInteger() && ValueVT.isInteger()) {
295     if (ValueVT.bitsLT(PartEVT)) {
296       // For a truncate, see if we have any information to
297       // indicate whether the truncated bits will always be
298       // zero or sign-extension.
299       if (AssertOp.hasValue())
300         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
301                           DAG.getValueType(ValueVT));
302       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
303     }
304     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
305   }
306 
307   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
308     // FP_ROUND's are always exact here.
309     if (ValueVT.bitsLT(Val.getValueType()))
310       return DAG.getNode(
311           ISD::FP_ROUND, DL, ValueVT, Val,
312           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
313 
314     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
315   }
316 
317   llvm_unreachable("Unknown mismatch!");
318 }
319 
320 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
321                                               const Twine &ErrMsg) {
322   const Instruction *I = dyn_cast_or_null<Instruction>(V);
323   if (!V)
324     return Ctx.emitError(ErrMsg);
325 
326   const char *AsmError = ", possible invalid constraint for vector type";
327   if (const CallInst *CI = dyn_cast<CallInst>(I))
328     if (isa<InlineAsm>(CI->getCalledValue()))
329       return Ctx.emitError(I, ErrMsg + AsmError);
330 
331   return Ctx.emitError(I, ErrMsg);
332 }
333 
334 /// getCopyFromPartsVector - Create a value that contains the specified legal
335 /// parts combined into the value they represent.  If the parts combine to a
336 /// type larger than ValueVT then AssertOp can be used to specify whether the
337 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
338 /// ValueVT (ISD::AssertSext).
339 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
340                                       const SDValue *Parts, unsigned NumParts,
341                                       MVT PartVT, EVT ValueVT, const Value *V,
342                                       bool IsABIRegCopy) {
343   assert(ValueVT.isVector() && "Not a vector value");
344   assert(NumParts > 0 && "No parts to assemble!");
345   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
346   SDValue Val = Parts[0];
347 
348   // Handle a multi-element vector.
349   if (NumParts > 1) {
350     EVT IntermediateVT;
351     MVT RegisterVT;
352     unsigned NumIntermediates;
353     unsigned NumRegs;
354 
355     if (IsABIRegCopy) {
356       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
357           *DAG.getContext(), ValueVT, IntermediateVT, NumIntermediates,
358           RegisterVT);
359     } else {
360       NumRegs =
361           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
362                                      NumIntermediates, RegisterVT);
363     }
364 
365     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
366     NumParts = NumRegs; // Silence a compiler warning.
367     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
368     assert(RegisterVT.getSizeInBits() ==
369            Parts[0].getSimpleValueType().getSizeInBits() &&
370            "Part type sizes don't match!");
371 
372     // Assemble the parts into intermediate operands.
373     SmallVector<SDValue, 8> Ops(NumIntermediates);
374     if (NumIntermediates == NumParts) {
375       // If the register was not expanded, truncate or copy the value,
376       // as appropriate.
377       for (unsigned i = 0; i != NumParts; ++i)
378         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
379                                   PartVT, IntermediateVT, V);
380     } else if (NumParts > 0) {
381       // If the intermediate type was expanded, build the intermediate
382       // operands from the parts.
383       assert(NumParts % NumIntermediates == 0 &&
384              "Must expand into a divisible number of parts!");
385       unsigned Factor = NumParts / NumIntermediates;
386       for (unsigned i = 0; i != NumIntermediates; ++i)
387         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
388                                   PartVT, IntermediateVT, V);
389     }
390 
391     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
392     // intermediate operands.
393     EVT BuiltVectorTy =
394         EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(),
395                          (IntermediateVT.isVector()
396                               ? IntermediateVT.getVectorNumElements() * NumParts
397                               : NumIntermediates));
398     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
399                                                 : ISD::BUILD_VECTOR,
400                       DL, BuiltVectorTy, Ops);
401   }
402 
403   // There is now one part, held in Val.  Correct it to match ValueVT.
404   EVT PartEVT = Val.getValueType();
405 
406   if (PartEVT == ValueVT)
407     return Val;
408 
409   if (PartEVT.isVector()) {
410     // If the element type of the source/dest vectors are the same, but the
411     // parts vector has more elements than the value vector, then we have a
412     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
413     // elements we want.
414     if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
415       assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
416              "Cannot narrow, it would be a lossy transformation");
417       return DAG.getNode(
418           ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
419           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
420     }
421 
422     // Vector/Vector bitcast.
423     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
424       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
425 
426     assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
427       "Cannot handle this kind of promotion");
428     // Promoted vector extract
429     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
430 
431   }
432 
433   // Trivial bitcast if the types are the same size and the destination
434   // vector type is legal.
435   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
436       TLI.isTypeLegal(ValueVT))
437     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
438 
439   if (ValueVT.getVectorNumElements() != 1) {
440      // Certain ABIs require that vectors are passed as integers. For vectors
441      // are the same size, this is an obvious bitcast.
442      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
443        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
444      } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) {
445        // Bitcast Val back the original type and extract the corresponding
446        // vector we want.
447        unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits();
448        EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(),
449                                            ValueVT.getVectorElementType(), Elts);
450        Val = DAG.getBitcast(WiderVecType, Val);
451        return DAG.getNode(
452            ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
453            DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
454      }
455 
456      diagnosePossiblyInvalidConstraint(
457          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
458      return DAG.getUNDEF(ValueVT);
459   }
460 
461   // Handle cases such as i8 -> <1 x i1>
462   EVT ValueSVT = ValueVT.getVectorElementType();
463   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT)
464     Val = ValueVT.isFloatingPoint() ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
465                                     : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
466 
467   return DAG.getBuildVector(ValueVT, DL, Val);
468 }
469 
470 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
471                                  SDValue Val, SDValue *Parts, unsigned NumParts,
472                                  MVT PartVT, const Value *V, bool IsABIRegCopy);
473 
474 /// getCopyToParts - Create a series of nodes that contain the specified value
475 /// split into legal parts.  If the parts contain more bits than Val, then, for
476 /// integers, ExtendKind can be used to specify how to generate the extra bits.
477 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
478                            SDValue *Parts, unsigned NumParts, MVT PartVT,
479                            const Value *V,
480                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND,
481                            bool IsABIRegCopy = false) {
482   EVT ValueVT = Val.getValueType();
483 
484   // Handle the vector case separately.
485   if (ValueVT.isVector())
486     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
487                                 IsABIRegCopy);
488 
489   unsigned PartBits = PartVT.getSizeInBits();
490   unsigned OrigNumParts = NumParts;
491   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
492          "Copying to an illegal type!");
493 
494   if (NumParts == 0)
495     return;
496 
497   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
498   EVT PartEVT = PartVT;
499   if (PartEVT == ValueVT) {
500     assert(NumParts == 1 && "No-op copy with multiple parts!");
501     Parts[0] = Val;
502     return;
503   }
504 
505   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
506     // If the parts cover more bits than the value has, promote the value.
507     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
508       assert(NumParts == 1 && "Do not know what to promote to!");
509       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
510     } else {
511       if (ValueVT.isFloatingPoint()) {
512         // FP values need to be bitcast, then extended if they are being put
513         // into a larger container.
514         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
515         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
516       }
517       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
518              ValueVT.isInteger() &&
519              "Unknown mismatch!");
520       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
521       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
522       if (PartVT == MVT::x86mmx)
523         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
524     }
525   } else if (PartBits == ValueVT.getSizeInBits()) {
526     // Different types of the same size.
527     assert(NumParts == 1 && PartEVT != ValueVT);
528     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
529   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
530     // If the parts cover less bits than value has, truncate the value.
531     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
532            ValueVT.isInteger() &&
533            "Unknown mismatch!");
534     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
535     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
536     if (PartVT == MVT::x86mmx)
537       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
538   }
539 
540   // The value may have changed - recompute ValueVT.
541   ValueVT = Val.getValueType();
542   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
543          "Failed to tile the value with PartVT!");
544 
545   if (NumParts == 1) {
546     if (PartEVT != ValueVT) {
547       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
548                                         "scalar-to-vector conversion failed");
549       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
550     }
551 
552     Parts[0] = Val;
553     return;
554   }
555 
556   // Expand the value into multiple parts.
557   if (NumParts & (NumParts - 1)) {
558     // The number of parts is not a power of 2.  Split off and copy the tail.
559     assert(PartVT.isInteger() && ValueVT.isInteger() &&
560            "Do not know what to expand to!");
561     unsigned RoundParts = 1 << Log2_32(NumParts);
562     unsigned RoundBits = RoundParts * PartBits;
563     unsigned OddParts = NumParts - RoundParts;
564     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
565                                  DAG.getIntPtrConstant(RoundBits, DL));
566     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
567 
568     if (DAG.getDataLayout().isBigEndian())
569       // The odd parts were reversed by getCopyToParts - unreverse them.
570       std::reverse(Parts + RoundParts, Parts + NumParts);
571 
572     NumParts = RoundParts;
573     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
574     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
575   }
576 
577   // The number of parts is a power of 2.  Repeatedly bisect the value using
578   // EXTRACT_ELEMENT.
579   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
580                          EVT::getIntegerVT(*DAG.getContext(),
581                                            ValueVT.getSizeInBits()),
582                          Val);
583 
584   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
585     for (unsigned i = 0; i < NumParts; i += StepSize) {
586       unsigned ThisBits = StepSize * PartBits / 2;
587       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
588       SDValue &Part0 = Parts[i];
589       SDValue &Part1 = Parts[i+StepSize/2];
590 
591       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
592                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
593       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
594                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
595 
596       if (ThisBits == PartBits && ThisVT != PartVT) {
597         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
598         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
599       }
600     }
601   }
602 
603   if (DAG.getDataLayout().isBigEndian())
604     std::reverse(Parts, Parts + OrigNumParts);
605 }
606 
607 
608 /// getCopyToPartsVector - Create a series of nodes that contain the specified
609 /// value split into legal parts.
610 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
611                                  SDValue Val, SDValue *Parts, unsigned NumParts,
612                                  MVT PartVT, const Value *V,
613                                  bool IsABIRegCopy) {
614   EVT ValueVT = Val.getValueType();
615   assert(ValueVT.isVector() && "Not a vector");
616   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617 
618   if (NumParts == 1) {
619     EVT PartEVT = PartVT;
620     if (PartEVT == ValueVT) {
621       // Nothing to do.
622     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
623       // Bitconvert vector->vector case.
624       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
625     } else if (PartVT.isVector() &&
626                PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
627                PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
628       EVT ElementVT = PartVT.getVectorElementType();
629       // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
630       // undef elements.
631       SmallVector<SDValue, 16> Ops;
632       for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
633         Ops.push_back(DAG.getNode(
634             ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
635             DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
636 
637       for (unsigned i = ValueVT.getVectorNumElements(),
638            e = PartVT.getVectorNumElements(); i != e; ++i)
639         Ops.push_back(DAG.getUNDEF(ElementVT));
640 
641       Val = DAG.getBuildVector(PartVT, DL, Ops);
642 
643       // FIXME: Use CONCAT for 2x -> 4x.
644 
645       //SDValue UndefElts = DAG.getUNDEF(VectorTy);
646       //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
647     } else if (PartVT.isVector() &&
648                PartEVT.getVectorElementType().bitsGE(
649                  ValueVT.getVectorElementType()) &&
650                PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
651 
652       // Promoted vector extract
653       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
654     } else {
655       if (ValueVT.getVectorNumElements() == 1) {
656         Val = DAG.getNode(
657             ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
658             DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
659       } else {
660         assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() &&
661                "lossy conversion of vector to scalar type");
662         EVT IntermediateType =
663             EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
664         Val = DAG.getBitcast(IntermediateType, Val);
665         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
666       }
667     }
668 
669     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
670     Parts[0] = Val;
671     return;
672   }
673 
674   // Handle a multi-element vector.
675   EVT IntermediateVT;
676   MVT RegisterVT;
677   unsigned NumIntermediates;
678   unsigned NumRegs;
679   if (IsABIRegCopy) {
680     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
681         *DAG.getContext(), ValueVT, IntermediateVT, NumIntermediates,
682         RegisterVT);
683   } else {
684     NumRegs =
685         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
686                                    NumIntermediates, RegisterVT);
687   }
688   unsigned NumElements = ValueVT.getVectorNumElements();
689 
690   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
691   NumParts = NumRegs; // Silence a compiler warning.
692   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
693 
694   // Convert the vector to the appropiate type if necessary.
695   unsigned DestVectorNoElts =
696       NumIntermediates *
697       (IntermediateVT.isVector() ? IntermediateVT.getVectorNumElements() : 1);
698   EVT BuiltVectorTy = EVT::getVectorVT(
699       *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts);
700   if (Val.getValueType() != BuiltVectorTy)
701     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
702 
703   // Split the vector into intermediate operands.
704   SmallVector<SDValue, 8> Ops(NumIntermediates);
705   for (unsigned i = 0; i != NumIntermediates; ++i) {
706     if (IntermediateVT.isVector())
707       Ops[i] =
708           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
709                       DAG.getConstant(i * (NumElements / NumIntermediates), DL,
710                                       TLI.getVectorIdxTy(DAG.getDataLayout())));
711     else
712       Ops[i] = DAG.getNode(
713           ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
714           DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
715   }
716 
717   // Split the intermediate operands into legal parts.
718   if (NumParts == NumIntermediates) {
719     // If the register was not expanded, promote or copy the value,
720     // as appropriate.
721     for (unsigned i = 0; i != NumParts; ++i)
722       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
723   } else if (NumParts > 0) {
724     // If the intermediate type was expanded, split each the value into
725     // legal parts.
726     assert(NumIntermediates != 0 && "division by zero");
727     assert(NumParts % NumIntermediates == 0 &&
728            "Must expand into a divisible number of parts!");
729     unsigned Factor = NumParts / NumIntermediates;
730     for (unsigned i = 0; i != NumIntermediates; ++i)
731       getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
732   }
733 }
734 
735 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
736                            EVT valuevt, bool IsABIMangledValue)
737     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
738       RegCount(1, regs.size()), IsABIMangled(IsABIMangledValue) {}
739 
740 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
741                            const DataLayout &DL, unsigned Reg, Type *Ty,
742                            bool IsABIMangledValue) {
743   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
744 
745   IsABIMangled = IsABIMangledValue;
746 
747   for (EVT ValueVT : ValueVTs) {
748     unsigned NumRegs = IsABIMangledValue
749                            ? TLI.getNumRegistersForCallingConv(Context, ValueVT)
750                            : TLI.getNumRegisters(Context, ValueVT);
751     MVT RegisterVT = IsABIMangledValue
752                          ? TLI.getRegisterTypeForCallingConv(Context, ValueVT)
753                          : TLI.getRegisterType(Context, ValueVT);
754     for (unsigned i = 0; i != NumRegs; ++i)
755       Regs.push_back(Reg + i);
756     RegVTs.push_back(RegisterVT);
757     RegCount.push_back(NumRegs);
758     Reg += NumRegs;
759   }
760 }
761 
762 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
763                                       FunctionLoweringInfo &FuncInfo,
764                                       const SDLoc &dl, SDValue &Chain,
765                                       SDValue *Flag, const Value *V) const {
766   // A Value with type {} or [0 x %t] needs no registers.
767   if (ValueVTs.empty())
768     return SDValue();
769 
770   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
771 
772   // Assemble the legal parts into the final values.
773   SmallVector<SDValue, 4> Values(ValueVTs.size());
774   SmallVector<SDValue, 8> Parts;
775   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776     // Copy the legal parts from the registers.
777     EVT ValueVT = ValueVTs[Value];
778     unsigned NumRegs = RegCount[Value];
779     MVT RegisterVT = IsABIMangled
780                          ? TLI.getRegisterTypeForCallingConv(RegVTs[Value])
781                          : RegVTs[Value];
782 
783     Parts.resize(NumRegs);
784     for (unsigned i = 0; i != NumRegs; ++i) {
785       SDValue P;
786       if (!Flag) {
787         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
788       } else {
789         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
790         *Flag = P.getValue(2);
791       }
792 
793       Chain = P.getValue(1);
794       Parts[i] = P;
795 
796       // If the source register was virtual and if we know something about it,
797       // add an assert node.
798       if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
799           !RegisterVT.isInteger() || RegisterVT.isVector())
800         continue;
801 
802       const FunctionLoweringInfo::LiveOutInfo *LOI =
803         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
804       if (!LOI)
805         continue;
806 
807       unsigned RegSize = RegisterVT.getSizeInBits();
808       unsigned NumSignBits = LOI->NumSignBits;
809       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
810 
811       if (NumZeroBits == RegSize) {
812         // The current value is a zero.
813         // Explicitly express that as it would be easier for
814         // optimizations to kick in.
815         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
816         continue;
817       }
818 
819       // FIXME: We capture more information than the dag can represent.  For
820       // now, just use the tightest assertzext/assertsext possible.
821       bool isSExt = true;
822       EVT FromVT(MVT::Other);
823       if (NumSignBits == RegSize) {
824         isSExt = true;   // ASSERT SEXT 1
825         FromVT = MVT::i1;
826       } else if (NumZeroBits >= RegSize - 1) {
827         isSExt = false;  // ASSERT ZEXT 1
828         FromVT = MVT::i1;
829       } else if (NumSignBits > RegSize - 8) {
830         isSExt = true;   // ASSERT SEXT 8
831         FromVT = MVT::i8;
832       } else if (NumZeroBits >= RegSize - 8) {
833         isSExt = false;  // ASSERT ZEXT 8
834         FromVT = MVT::i8;
835       } else if (NumSignBits > RegSize - 16) {
836         isSExt = true;   // ASSERT SEXT 16
837         FromVT = MVT::i16;
838       } else if (NumZeroBits >= RegSize - 16) {
839         isSExt = false;  // ASSERT ZEXT 16
840         FromVT = MVT::i16;
841       } else if (NumSignBits > RegSize - 32) {
842         isSExt = true;   // ASSERT SEXT 32
843         FromVT = MVT::i32;
844       } else if (NumZeroBits >= RegSize - 32) {
845         isSExt = false;  // ASSERT ZEXT 32
846         FromVT = MVT::i32;
847       } else {
848         continue;
849       }
850       // Add an assertion node.
851       assert(FromVT != MVT::Other);
852       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
853                              RegisterVT, P, DAG.getValueType(FromVT));
854     }
855 
856     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
857                                      NumRegs, RegisterVT, ValueVT, V);
858     Part += NumRegs;
859     Parts.clear();
860   }
861 
862   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
863 }
864 
865 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
866                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
867                                  const Value *V,
868                                  ISD::NodeType PreferredExtendType) const {
869   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
870   ISD::NodeType ExtendKind = PreferredExtendType;
871 
872   // Get the list of the values's legal parts.
873   unsigned NumRegs = Regs.size();
874   SmallVector<SDValue, 8> Parts(NumRegs);
875   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
876     unsigned NumParts = RegCount[Value];
877 
878     MVT RegisterVT = IsABIMangled
879                          ? TLI.getRegisterTypeForCallingConv(RegVTs[Value])
880                          : RegVTs[Value];
881 
882     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
883       ExtendKind = ISD::ZERO_EXTEND;
884 
885     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
886                    &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
887     Part += NumParts;
888   }
889 
890   // Copy the parts into the registers.
891   SmallVector<SDValue, 8> Chains(NumRegs);
892   for (unsigned i = 0; i != NumRegs; ++i) {
893     SDValue Part;
894     if (!Flag) {
895       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
896     } else {
897       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
898       *Flag = Part.getValue(1);
899     }
900 
901     Chains[i] = Part.getValue(0);
902   }
903 
904   if (NumRegs == 1 || Flag)
905     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
906     // flagged to it. That is the CopyToReg nodes and the user are considered
907     // a single scheduling unit. If we create a TokenFactor and return it as
908     // chain, then the TokenFactor is both a predecessor (operand) of the
909     // user as well as a successor (the TF operands are flagged to the user).
910     // c1, f1 = CopyToReg
911     // c2, f2 = CopyToReg
912     // c3     = TokenFactor c1, c2
913     // ...
914     //        = op c3, ..., f2
915     Chain = Chains[NumRegs-1];
916   else
917     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
918 }
919 
920 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
921                                         unsigned MatchingIdx, const SDLoc &dl,
922                                         SelectionDAG &DAG,
923                                         std::vector<SDValue> &Ops) const {
924   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
925 
926   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
927   if (HasMatching)
928     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
929   else if (!Regs.empty() &&
930            TargetRegisterInfo::isVirtualRegister(Regs.front())) {
931     // Put the register class of the virtual registers in the flag word.  That
932     // way, later passes can recompute register class constraints for inline
933     // assembly as well as normal instructions.
934     // Don't do this for tied operands that can use the regclass information
935     // from the def.
936     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
937     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
938     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
939   }
940 
941   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
942   Ops.push_back(Res);
943 
944   if (Code == InlineAsm::Kind_Clobber) {
945     // Clobbers should always have a 1:1 mapping with registers, and may
946     // reference registers that have illegal (e.g. vector) types. Hence, we
947     // shouldn't try to apply any sort of splitting logic to them.
948     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
949            "No 1:1 mapping from clobbers to regs?");
950     unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
951     (void)SP;
952     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
953       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
954       assert(
955           (Regs[I] != SP ||
956            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
957           "If we clobbered the stack pointer, MFI should know about it.");
958     }
959     return;
960   }
961 
962   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
963     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
964     MVT RegisterVT = RegVTs[Value];
965     for (unsigned i = 0; i != NumRegs; ++i) {
966       assert(Reg < Regs.size() && "Mismatch in # registers expected");
967       unsigned TheReg = Regs[Reg++];
968       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
969     }
970   }
971 }
972 
973 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
974                                const TargetLibraryInfo *li) {
975   AA = aa;
976   GFI = gfi;
977   LibInfo = li;
978   DL = &DAG.getDataLayout();
979   Context = DAG.getContext();
980   LPadToCallSiteMap.clear();
981 }
982 
983 void SelectionDAGBuilder::clear() {
984   NodeMap.clear();
985   UnusedArgNodeMap.clear();
986   PendingLoads.clear();
987   PendingExports.clear();
988   CurInst = nullptr;
989   HasTailCall = false;
990   SDNodeOrder = LowestSDNodeOrder;
991   StatepointLowering.clear();
992 }
993 
994 void SelectionDAGBuilder::clearDanglingDebugInfo() {
995   DanglingDebugInfoMap.clear();
996 }
997 
998 SDValue SelectionDAGBuilder::getRoot() {
999   if (PendingLoads.empty())
1000     return DAG.getRoot();
1001 
1002   if (PendingLoads.size() == 1) {
1003     SDValue Root = PendingLoads[0];
1004     DAG.setRoot(Root);
1005     PendingLoads.clear();
1006     return Root;
1007   }
1008 
1009   // Otherwise, we have to make a token factor node.
1010   SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
1011                              PendingLoads);
1012   PendingLoads.clear();
1013   DAG.setRoot(Root);
1014   return Root;
1015 }
1016 
1017 SDValue SelectionDAGBuilder::getControlRoot() {
1018   SDValue Root = DAG.getRoot();
1019 
1020   if (PendingExports.empty())
1021     return Root;
1022 
1023   // Turn all of the CopyToReg chains into one factored node.
1024   if (Root.getOpcode() != ISD::EntryToken) {
1025     unsigned i = 0, e = PendingExports.size();
1026     for (; i != e; ++i) {
1027       assert(PendingExports[i].getNode()->getNumOperands() > 1);
1028       if (PendingExports[i].getNode()->getOperand(0) == Root)
1029         break;  // Don't add the root if we already indirectly depend on it.
1030     }
1031 
1032     if (i == e)
1033       PendingExports.push_back(Root);
1034   }
1035 
1036   Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
1037                      PendingExports);
1038   PendingExports.clear();
1039   DAG.setRoot(Root);
1040   return Root;
1041 }
1042 
1043 void SelectionDAGBuilder::visit(const Instruction &I) {
1044   // Set up outgoing PHI node register values before emitting the terminator.
1045   if (isa<TerminatorInst>(&I)) {
1046     HandlePHINodesInSuccessorBlocks(I.getParent());
1047   }
1048 
1049   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1050   if (!isa<DbgInfoIntrinsic>(I))
1051     ++SDNodeOrder;
1052 
1053   CurInst = &I;
1054 
1055   visit(I.getOpcode(), I);
1056 
1057   if (!isa<TerminatorInst>(&I) && !HasTailCall &&
1058       !isStatepoint(&I)) // statepoints handle their exports internally
1059     CopyToExportRegsIfNeeded(&I);
1060 
1061   CurInst = nullptr;
1062 }
1063 
1064 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1065   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1066 }
1067 
1068 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1069   // Note: this doesn't use InstVisitor, because it has to work with
1070   // ConstantExpr's in addition to instructions.
1071   switch (Opcode) {
1072   default: llvm_unreachable("Unknown instruction type encountered!");
1073     // Build the switch statement using the Instruction.def file.
1074 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1075     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1076 #include "llvm/IR/Instruction.def"
1077   }
1078 }
1079 
1080 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1081 // generate the debug data structures now that we've seen its definition.
1082 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1083                                                    SDValue Val) {
1084   DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
1085   if (DDI.getDI()) {
1086     const DbgValueInst *DI = DDI.getDI();
1087     DebugLoc dl = DDI.getdl();
1088     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1089     DILocalVariable *Variable = DI->getVariable();
1090     DIExpression *Expr = DI->getExpression();
1091     assert(Variable->isValidLocationForIntrinsic(dl) &&
1092            "Expected inlined-at fields to agree");
1093     SDDbgValue *SDV;
1094     if (Val.getNode()) {
1095       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) {
1096         SDV = getDbgValue(Val, Variable, Expr, dl, DbgSDNodeOrder);
1097         DAG.AddDbgValue(SDV, Val.getNode(), false);
1098       }
1099     } else
1100       DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1101     DanglingDebugInfoMap[V] = DanglingDebugInfo();
1102   }
1103 }
1104 
1105 /// getCopyFromRegs - If there was virtual register allocated for the value V
1106 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1107 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1108   DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1109   SDValue Result;
1110 
1111   if (It != FuncInfo.ValueMap.end()) {
1112     unsigned InReg = It->second;
1113 
1114     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1115                      DAG.getDataLayout(), InReg, Ty, isABIRegCopy(V));
1116     SDValue Chain = DAG.getEntryNode();
1117     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1118                                  V);
1119     resolveDanglingDebugInfo(V, Result);
1120   }
1121 
1122   return Result;
1123 }
1124 
1125 /// getValue - Return an SDValue for the given Value.
1126 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1127   // If we already have an SDValue for this value, use it. It's important
1128   // to do this first, so that we don't create a CopyFromReg if we already
1129   // have a regular SDValue.
1130   SDValue &N = NodeMap[V];
1131   if (N.getNode()) return N;
1132 
1133   // If there's a virtual register allocated and initialized for this
1134   // value, use it.
1135   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1136     return copyFromReg;
1137 
1138   // Otherwise create a new SDValue and remember it.
1139   SDValue Val = getValueImpl(V);
1140   NodeMap[V] = Val;
1141   resolveDanglingDebugInfo(V, Val);
1142   return Val;
1143 }
1144 
1145 // Return true if SDValue exists for the given Value
1146 bool SelectionDAGBuilder::findValue(const Value *V) const {
1147   return (NodeMap.find(V) != NodeMap.end()) ||
1148     (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1149 }
1150 
1151 /// getNonRegisterValue - Return an SDValue for the given Value, but
1152 /// don't look in FuncInfo.ValueMap for a virtual register.
1153 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1154   // If we already have an SDValue for this value, use it.
1155   SDValue &N = NodeMap[V];
1156   if (N.getNode()) {
1157     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1158       // Remove the debug location from the node as the node is about to be used
1159       // in a location which may differ from the original debug location.  This
1160       // is relevant to Constant and ConstantFP nodes because they can appear
1161       // as constant expressions inside PHI nodes.
1162       N->setDebugLoc(DebugLoc());
1163     }
1164     return N;
1165   }
1166 
1167   // Otherwise create a new SDValue and remember it.
1168   SDValue Val = getValueImpl(V);
1169   NodeMap[V] = Val;
1170   resolveDanglingDebugInfo(V, Val);
1171   return Val;
1172 }
1173 
1174 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1175 /// Create an SDValue for the given value.
1176 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1177   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1178 
1179   if (const Constant *C = dyn_cast<Constant>(V)) {
1180     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1181 
1182     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1183       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1184 
1185     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1186       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1187 
1188     if (isa<ConstantPointerNull>(C)) {
1189       unsigned AS = V->getType()->getPointerAddressSpace();
1190       return DAG.getConstant(0, getCurSDLoc(),
1191                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1192     }
1193 
1194     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1195       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1196 
1197     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1198       return DAG.getUNDEF(VT);
1199 
1200     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1201       visit(CE->getOpcode(), *CE);
1202       SDValue N1 = NodeMap[V];
1203       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1204       return N1;
1205     }
1206 
1207     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1208       SmallVector<SDValue, 4> Constants;
1209       for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1210            OI != OE; ++OI) {
1211         SDNode *Val = getValue(*OI).getNode();
1212         // If the operand is an empty aggregate, there are no values.
1213         if (!Val) continue;
1214         // Add each leaf value from the operand to the Constants list
1215         // to form a flattened list of all the values.
1216         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1217           Constants.push_back(SDValue(Val, i));
1218       }
1219 
1220       return DAG.getMergeValues(Constants, getCurSDLoc());
1221     }
1222 
1223     if (const ConstantDataSequential *CDS =
1224           dyn_cast<ConstantDataSequential>(C)) {
1225       SmallVector<SDValue, 4> Ops;
1226       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1227         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1228         // Add each leaf value from the operand to the Constants list
1229         // to form a flattened list of all the values.
1230         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1231           Ops.push_back(SDValue(Val, i));
1232       }
1233 
1234       if (isa<ArrayType>(CDS->getType()))
1235         return DAG.getMergeValues(Ops, getCurSDLoc());
1236       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1237     }
1238 
1239     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1240       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1241              "Unknown struct or array constant!");
1242 
1243       SmallVector<EVT, 4> ValueVTs;
1244       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1245       unsigned NumElts = ValueVTs.size();
1246       if (NumElts == 0)
1247         return SDValue(); // empty struct
1248       SmallVector<SDValue, 4> Constants(NumElts);
1249       for (unsigned i = 0; i != NumElts; ++i) {
1250         EVT EltVT = ValueVTs[i];
1251         if (isa<UndefValue>(C))
1252           Constants[i] = DAG.getUNDEF(EltVT);
1253         else if (EltVT.isFloatingPoint())
1254           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1255         else
1256           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1257       }
1258 
1259       return DAG.getMergeValues(Constants, getCurSDLoc());
1260     }
1261 
1262     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1263       return DAG.getBlockAddress(BA, VT);
1264 
1265     VectorType *VecTy = cast<VectorType>(V->getType());
1266     unsigned NumElements = VecTy->getNumElements();
1267 
1268     // Now that we know the number and type of the elements, get that number of
1269     // elements into the Ops array based on what kind of constant it is.
1270     SmallVector<SDValue, 16> Ops;
1271     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1272       for (unsigned i = 0; i != NumElements; ++i)
1273         Ops.push_back(getValue(CV->getOperand(i)));
1274     } else {
1275       assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
1276       EVT EltVT =
1277           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1278 
1279       SDValue Op;
1280       if (EltVT.isFloatingPoint())
1281         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1282       else
1283         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1284       Ops.assign(NumElements, Op);
1285     }
1286 
1287     // Create a BUILD_VECTOR node.
1288     return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1289   }
1290 
1291   // If this is a static alloca, generate it as the frameindex instead of
1292   // computation.
1293   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1294     DenseMap<const AllocaInst*, int>::iterator SI =
1295       FuncInfo.StaticAllocaMap.find(AI);
1296     if (SI != FuncInfo.StaticAllocaMap.end())
1297       return DAG.getFrameIndex(SI->second,
1298                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1299   }
1300 
1301   // If this is an instruction which fast-isel has deferred, select it now.
1302   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1303     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1304 
1305     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1306                      Inst->getType(), isABIRegCopy(V));
1307     SDValue Chain = DAG.getEntryNode();
1308     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1309   }
1310 
1311   llvm_unreachable("Can't get register for value!");
1312 }
1313 
1314 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1315   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1316   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1317   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1318   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1319   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1320   if (IsMSVCCXX || IsCoreCLR)
1321     CatchPadMBB->setIsEHFuncletEntry();
1322 
1323   DAG.setRoot(DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other, getControlRoot()));
1324 }
1325 
1326 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1327   // Update machine-CFG edge.
1328   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1329   FuncInfo.MBB->addSuccessor(TargetMBB);
1330 
1331   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1332   bool IsSEH = isAsynchronousEHPersonality(Pers);
1333   if (IsSEH) {
1334     // If this is not a fall-through branch or optimizations are switched off,
1335     // emit the branch.
1336     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1337         TM.getOptLevel() == CodeGenOpt::None)
1338       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1339                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1340     return;
1341   }
1342 
1343   // Figure out the funclet membership for the catchret's successor.
1344   // This will be used by the FuncletLayout pass to determine how to order the
1345   // BB's.
1346   // A 'catchret' returns to the outer scope's color.
1347   Value *ParentPad = I.getCatchSwitchParentPad();
1348   const BasicBlock *SuccessorColor;
1349   if (isa<ConstantTokenNone>(ParentPad))
1350     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1351   else
1352     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1353   assert(SuccessorColor && "No parent funclet for catchret!");
1354   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1355   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1356 
1357   // Create the terminator node.
1358   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1359                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1360                             DAG.getBasicBlock(SuccessorColorMBB));
1361   DAG.setRoot(Ret);
1362 }
1363 
1364 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1365   // Don't emit any special code for the cleanuppad instruction. It just marks
1366   // the start of a funclet.
1367   FuncInfo.MBB->setIsEHFuncletEntry();
1368   FuncInfo.MBB->setIsCleanupFuncletEntry();
1369 }
1370 
1371 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1372 /// many places it could ultimately go. In the IR, we have a single unwind
1373 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1374 /// This function skips over imaginary basic blocks that hold catchswitch
1375 /// instructions, and finds all the "real" machine
1376 /// basic block destinations. As those destinations may not be successors of
1377 /// EHPadBB, here we also calculate the edge probability to those destinations.
1378 /// The passed-in Prob is the edge probability to EHPadBB.
1379 static void findUnwindDestinations(
1380     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1381     BranchProbability Prob,
1382     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1383         &UnwindDests) {
1384   EHPersonality Personality =
1385     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1386   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1387   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1388 
1389   while (EHPadBB) {
1390     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1391     BasicBlock *NewEHPadBB = nullptr;
1392     if (isa<LandingPadInst>(Pad)) {
1393       // Stop on landingpads. They are not funclets.
1394       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1395       break;
1396     } else if (isa<CleanupPadInst>(Pad)) {
1397       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1398       // personalities.
1399       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1400       UnwindDests.back().first->setIsEHFuncletEntry();
1401       break;
1402     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1403       // Add the catchpad handlers to the possible destinations.
1404       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1405         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1406         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1407         if (IsMSVCCXX || IsCoreCLR)
1408           UnwindDests.back().first->setIsEHFuncletEntry();
1409       }
1410       NewEHPadBB = CatchSwitch->getUnwindDest();
1411     } else {
1412       continue;
1413     }
1414 
1415     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1416     if (BPI && NewEHPadBB)
1417       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1418     EHPadBB = NewEHPadBB;
1419   }
1420 }
1421 
1422 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1423   // Update successor info.
1424   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1425   auto UnwindDest = I.getUnwindDest();
1426   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1427   BranchProbability UnwindDestProb =
1428       (BPI && UnwindDest)
1429           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1430           : BranchProbability::getZero();
1431   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1432   for (auto &UnwindDest : UnwindDests) {
1433     UnwindDest.first->setIsEHPad();
1434     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1435   }
1436   FuncInfo.MBB->normalizeSuccProbs();
1437 
1438   // Create the terminator node.
1439   SDValue Ret =
1440       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1441   DAG.setRoot(Ret);
1442 }
1443 
1444 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1445   report_fatal_error("visitCatchSwitch not yet implemented!");
1446 }
1447 
1448 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1449   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1450   auto &DL = DAG.getDataLayout();
1451   SDValue Chain = getControlRoot();
1452   SmallVector<ISD::OutputArg, 8> Outs;
1453   SmallVector<SDValue, 8> OutVals;
1454 
1455   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1456   // lower
1457   //
1458   //   %val = call <ty> @llvm.experimental.deoptimize()
1459   //   ret <ty> %val
1460   //
1461   // differently.
1462   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1463     LowerDeoptimizingReturn();
1464     return;
1465   }
1466 
1467   if (!FuncInfo.CanLowerReturn) {
1468     unsigned DemoteReg = FuncInfo.DemoteRegister;
1469     const Function *F = I.getParent()->getParent();
1470 
1471     // Emit a store of the return value through the virtual register.
1472     // Leave Outs empty so that LowerReturn won't try to load return
1473     // registers the usual way.
1474     SmallVector<EVT, 1> PtrValueVTs;
1475     ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()),
1476                     PtrValueVTs);
1477 
1478     SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
1479                                         DemoteReg, PtrValueVTs[0]);
1480     SDValue RetOp = getValue(I.getOperand(0));
1481 
1482     SmallVector<EVT, 4> ValueVTs;
1483     SmallVector<uint64_t, 4> Offsets;
1484     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
1485     unsigned NumValues = ValueVTs.size();
1486 
1487     // An aggregate return value cannot wrap around the address space, so
1488     // offsets to its parts don't wrap either.
1489     SDNodeFlags Flags;
1490     Flags.setNoUnsignedWrap(true);
1491 
1492     SmallVector<SDValue, 4> Chains(NumValues);
1493     for (unsigned i = 0; i != NumValues; ++i) {
1494       SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
1495                                 RetPtr.getValueType(), RetPtr,
1496                                 DAG.getIntPtrConstant(Offsets[i],
1497                                                       getCurSDLoc()),
1498                                 Flags);
1499       Chains[i] = DAG.getStore(Chain, getCurSDLoc(),
1500                                SDValue(RetOp.getNode(), RetOp.getResNo() + i),
1501                                // FIXME: better loc info would be nice.
1502                                Add, MachinePointerInfo());
1503     }
1504 
1505     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1506                         MVT::Other, Chains);
1507   } else if (I.getNumOperands() != 0) {
1508     SmallVector<EVT, 4> ValueVTs;
1509     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1510     unsigned NumValues = ValueVTs.size();
1511     if (NumValues) {
1512       SDValue RetOp = getValue(I.getOperand(0));
1513 
1514       const Function *F = I.getParent()->getParent();
1515 
1516       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1517       if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1518                                           Attribute::SExt))
1519         ExtendKind = ISD::SIGN_EXTEND;
1520       else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1521                                                Attribute::ZExt))
1522         ExtendKind = ISD::ZERO_EXTEND;
1523 
1524       LLVMContext &Context = F->getContext();
1525       bool RetInReg = F->getAttributes().hasAttribute(
1526           AttributeList::ReturnIndex, Attribute::InReg);
1527 
1528       for (unsigned j = 0; j != NumValues; ++j) {
1529         EVT VT = ValueVTs[j];
1530 
1531         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1532           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1533 
1534         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, VT);
1535         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, VT);
1536         SmallVector<SDValue, 4> Parts(NumParts);
1537         getCopyToParts(DAG, getCurSDLoc(),
1538                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1539                        &Parts[0], NumParts, PartVT, &I, ExtendKind, true);
1540 
1541         // 'inreg' on function refers to return value
1542         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1543         if (RetInReg)
1544           Flags.setInReg();
1545 
1546         // Propagate extension type if any
1547         if (ExtendKind == ISD::SIGN_EXTEND)
1548           Flags.setSExt();
1549         else if (ExtendKind == ISD::ZERO_EXTEND)
1550           Flags.setZExt();
1551 
1552         for (unsigned i = 0; i < NumParts; ++i) {
1553           Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1554                                         VT, /*isfixed=*/true, 0, 0));
1555           OutVals.push_back(Parts[i]);
1556         }
1557       }
1558     }
1559   }
1560 
1561   // Push in swifterror virtual register as the last element of Outs. This makes
1562   // sure swifterror virtual register will be returned in the swifterror
1563   // physical register.
1564   const Function *F = I.getParent()->getParent();
1565   if (TLI.supportSwiftError() &&
1566       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
1567     assert(FuncInfo.SwiftErrorArg && "Need a swift error argument");
1568     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1569     Flags.setSwiftError();
1570     Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/,
1571                                   EVT(TLI.getPointerTy(DL)) /*argvt*/,
1572                                   true /*isfixed*/, 1 /*origidx*/,
1573                                   0 /*partOffs*/));
1574     // Create SDNode for the swifterror virtual register.
1575     OutVals.push_back(
1576         DAG.getRegister(FuncInfo.getOrCreateSwiftErrorVRegUseAt(
1577                             &I, FuncInfo.MBB, FuncInfo.SwiftErrorArg).first,
1578                         EVT(TLI.getPointerTy(DL))));
1579   }
1580 
1581   bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1582   CallingConv::ID CallConv =
1583     DAG.getMachineFunction().getFunction()->getCallingConv();
1584   Chain = DAG.getTargetLoweringInfo().LowerReturn(
1585       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
1586 
1587   // Verify that the target's LowerReturn behaved as expected.
1588   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
1589          "LowerReturn didn't return a valid chain!");
1590 
1591   // Update the DAG with the new chain value resulting from return lowering.
1592   DAG.setRoot(Chain);
1593 }
1594 
1595 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
1596 /// created for it, emit nodes to copy the value into the virtual
1597 /// registers.
1598 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
1599   // Skip empty types
1600   if (V->getType()->isEmptyTy())
1601     return;
1602 
1603   DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1604   if (VMI != FuncInfo.ValueMap.end()) {
1605     assert(!V->use_empty() && "Unused value assigned virtual registers!");
1606     CopyValueToVirtualRegister(V, VMI->second);
1607   }
1608 }
1609 
1610 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
1611 /// the current basic block, add it to ValueMap now so that we'll get a
1612 /// CopyTo/FromReg.
1613 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
1614   // No need to export constants.
1615   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1616 
1617   // Already exported?
1618   if (FuncInfo.isExportedInst(V)) return;
1619 
1620   unsigned Reg = FuncInfo.InitializeRegForValue(V);
1621   CopyValueToVirtualRegister(V, Reg);
1622 }
1623 
1624 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
1625                                                      const BasicBlock *FromBB) {
1626   // The operands of the setcc have to be in this block.  We don't know
1627   // how to export them from some other block.
1628   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
1629     // Can export from current BB.
1630     if (VI->getParent() == FromBB)
1631       return true;
1632 
1633     // Is already exported, noop.
1634     return FuncInfo.isExportedInst(V);
1635   }
1636 
1637   // If this is an argument, we can export it if the BB is the entry block or
1638   // if it is already exported.
1639   if (isa<Argument>(V)) {
1640     if (FromBB == &FromBB->getParent()->getEntryBlock())
1641       return true;
1642 
1643     // Otherwise, can only export this if it is already exported.
1644     return FuncInfo.isExportedInst(V);
1645   }
1646 
1647   // Otherwise, constants can always be exported.
1648   return true;
1649 }
1650 
1651 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1652 BranchProbability
1653 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
1654                                         const MachineBasicBlock *Dst) const {
1655   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1656   const BasicBlock *SrcBB = Src->getBasicBlock();
1657   const BasicBlock *DstBB = Dst->getBasicBlock();
1658   if (!BPI) {
1659     // If BPI is not available, set the default probability as 1 / N, where N is
1660     // the number of successors.
1661     auto SuccSize = std::max<uint32_t>(
1662         std::distance(succ_begin(SrcBB), succ_end(SrcBB)), 1);
1663     return BranchProbability(1, SuccSize);
1664   }
1665   return BPI->getEdgeProbability(SrcBB, DstBB);
1666 }
1667 
1668 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
1669                                                MachineBasicBlock *Dst,
1670                                                BranchProbability Prob) {
1671   if (!FuncInfo.BPI)
1672     Src->addSuccessorWithoutProb(Dst);
1673   else {
1674     if (Prob.isUnknown())
1675       Prob = getEdgeProbability(Src, Dst);
1676     Src->addSuccessor(Dst, Prob);
1677   }
1678 }
1679 
1680 static bool InBlock(const Value *V, const BasicBlock *BB) {
1681   if (const Instruction *I = dyn_cast<Instruction>(V))
1682     return I->getParent() == BB;
1683   return true;
1684 }
1685 
1686 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1687 /// This function emits a branch and is used at the leaves of an OR or an
1688 /// AND operator tree.
1689 void
1690 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
1691                                                   MachineBasicBlock *TBB,
1692                                                   MachineBasicBlock *FBB,
1693                                                   MachineBasicBlock *CurBB,
1694                                                   MachineBasicBlock *SwitchBB,
1695                                                   BranchProbability TProb,
1696                                                   BranchProbability FProb,
1697                                                   bool InvertCond) {
1698   const BasicBlock *BB = CurBB->getBasicBlock();
1699 
1700   // If the leaf of the tree is a comparison, merge the condition into
1701   // the caseblock.
1702   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1703     // The operands of the cmp have to be in this block.  We don't know
1704     // how to export them from some other block.  If this is the first block
1705     // of the sequence, no exporting is needed.
1706     if (CurBB == SwitchBB ||
1707         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1708          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
1709       ISD::CondCode Condition;
1710       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1711         ICmpInst::Predicate Pred =
1712             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
1713         Condition = getICmpCondCode(Pred);
1714       } else {
1715         const FCmpInst *FC = cast<FCmpInst>(Cond);
1716         FCmpInst::Predicate Pred =
1717             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
1718         Condition = getFCmpCondCode(Pred);
1719         if (TM.Options.NoNaNsFPMath)
1720           Condition = getFCmpCodeWithoutNaN(Condition);
1721       }
1722 
1723       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1724                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1725       SwitchCases.push_back(CB);
1726       return;
1727     }
1728   }
1729 
1730   // Create a CaseBlock record representing this branch.
1731   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
1732   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
1733                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1734   SwitchCases.push_back(CB);
1735 }
1736 
1737 /// FindMergedConditions - If Cond is an expression like
1738 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
1739                                                MachineBasicBlock *TBB,
1740                                                MachineBasicBlock *FBB,
1741                                                MachineBasicBlock *CurBB,
1742                                                MachineBasicBlock *SwitchBB,
1743                                                Instruction::BinaryOps Opc,
1744                                                BranchProbability TProb,
1745                                                BranchProbability FProb,
1746                                                bool InvertCond) {
1747   // Skip over not part of the tree and remember to invert op and operands at
1748   // next level.
1749   if (BinaryOperator::isNot(Cond) && Cond->hasOneUse()) {
1750     const Value *CondOp = BinaryOperator::getNotArgument(Cond);
1751     if (InBlock(CondOp, CurBB->getBasicBlock())) {
1752       FindMergedConditions(CondOp, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
1753                            !InvertCond);
1754       return;
1755     }
1756   }
1757 
1758   const Instruction *BOp = dyn_cast<Instruction>(Cond);
1759   // Compute the effective opcode for Cond, taking into account whether it needs
1760   // to be inverted, e.g.
1761   //   and (not (or A, B)), C
1762   // gets lowered as
1763   //   and (and (not A, not B), C)
1764   unsigned BOpc = 0;
1765   if (BOp) {
1766     BOpc = BOp->getOpcode();
1767     if (InvertCond) {
1768       if (BOpc == Instruction::And)
1769         BOpc = Instruction::Or;
1770       else if (BOpc == Instruction::Or)
1771         BOpc = Instruction::And;
1772     }
1773   }
1774 
1775   // If this node is not part of the or/and tree, emit it as a branch.
1776   if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1777       BOpc != Opc || !BOp->hasOneUse() ||
1778       BOp->getParent() != CurBB->getBasicBlock() ||
1779       !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1780       !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1781     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1782                                  TProb, FProb, InvertCond);
1783     return;
1784   }
1785 
1786   //  Create TmpBB after CurBB.
1787   MachineFunction::iterator BBI(CurBB);
1788   MachineFunction &MF = DAG.getMachineFunction();
1789   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1790   CurBB->getParent()->insert(++BBI, TmpBB);
1791 
1792   if (Opc == Instruction::Or) {
1793     // Codegen X | Y as:
1794     // BB1:
1795     //   jmp_if_X TBB
1796     //   jmp TmpBB
1797     // TmpBB:
1798     //   jmp_if_Y TBB
1799     //   jmp FBB
1800     //
1801 
1802     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1803     // The requirement is that
1804     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1805     //     = TrueProb for original BB.
1806     // Assuming the original probabilities are A and B, one choice is to set
1807     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
1808     // A/(1+B) and 2B/(1+B). This choice assumes that
1809     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1810     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1811     // TmpBB, but the math is more complicated.
1812 
1813     auto NewTrueProb = TProb / 2;
1814     auto NewFalseProb = TProb / 2 + FProb;
1815     // Emit the LHS condition.
1816     FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1817                          NewTrueProb, NewFalseProb, InvertCond);
1818 
1819     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
1820     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
1821     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1822     // Emit the RHS condition into TmpBB.
1823     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1824                          Probs[0], Probs[1], InvertCond);
1825   } else {
1826     assert(Opc == Instruction::And && "Unknown merge op!");
1827     // Codegen X & Y as:
1828     // BB1:
1829     //   jmp_if_X TmpBB
1830     //   jmp FBB
1831     // TmpBB:
1832     //   jmp_if_Y TBB
1833     //   jmp FBB
1834     //
1835     //  This requires creation of TmpBB after CurBB.
1836 
1837     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1838     // The requirement is that
1839     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1840     //     = FalseProb for original BB.
1841     // Assuming the original probabilities are A and B, one choice is to set
1842     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
1843     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
1844     // TrueProb for BB1 * FalseProb for TmpBB.
1845 
1846     auto NewTrueProb = TProb + FProb / 2;
1847     auto NewFalseProb = FProb / 2;
1848     // Emit the LHS condition.
1849     FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1850                          NewTrueProb, NewFalseProb, InvertCond);
1851 
1852     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
1853     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
1854     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1855     // Emit the RHS condition into TmpBB.
1856     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1857                          Probs[0], Probs[1], InvertCond);
1858   }
1859 }
1860 
1861 /// If the set of cases should be emitted as a series of branches, return true.
1862 /// If we should emit this as a bunch of and/or'd together conditions, return
1863 /// false.
1864 bool
1865 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
1866   if (Cases.size() != 2) return true;
1867 
1868   // If this is two comparisons of the same values or'd or and'd together, they
1869   // will get folded into a single comparison, so don't emit two blocks.
1870   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1871        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1872       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1873        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1874     return false;
1875   }
1876 
1877   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1878   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1879   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1880       Cases[0].CC == Cases[1].CC &&
1881       isa<Constant>(Cases[0].CmpRHS) &&
1882       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1883     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1884       return false;
1885     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1886       return false;
1887   }
1888 
1889   return true;
1890 }
1891 
1892 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
1893   MachineBasicBlock *BrMBB = FuncInfo.MBB;
1894 
1895   // Update machine-CFG edges.
1896   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1897 
1898   if (I.isUnconditional()) {
1899     // Update machine-CFG edges.
1900     BrMBB->addSuccessor(Succ0MBB);
1901 
1902     // If this is not a fall-through branch or optimizations are switched off,
1903     // emit the branch.
1904     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
1905       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
1906                               MVT::Other, getControlRoot(),
1907                               DAG.getBasicBlock(Succ0MBB)));
1908 
1909     return;
1910   }
1911 
1912   // If this condition is one of the special cases we handle, do special stuff
1913   // now.
1914   const Value *CondVal = I.getCondition();
1915   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1916 
1917   // If this is a series of conditions that are or'd or and'd together, emit
1918   // this as a sequence of branches instead of setcc's with and/or operations.
1919   // As long as jumps are not expensive, this should improve performance.
1920   // For example, instead of something like:
1921   //     cmp A, B
1922   //     C = seteq
1923   //     cmp D, E
1924   //     F = setle
1925   //     or C, F
1926   //     jnz foo
1927   // Emit:
1928   //     cmp A, B
1929   //     je foo
1930   //     cmp D, E
1931   //     jle foo
1932   if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1933     Instruction::BinaryOps Opcode = BOp->getOpcode();
1934     if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
1935         !I.getMetadata(LLVMContext::MD_unpredictable) &&
1936         (Opcode == Instruction::And || Opcode == Instruction::Or)) {
1937       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1938                            Opcode,
1939                            getEdgeProbability(BrMBB, Succ0MBB),
1940                            getEdgeProbability(BrMBB, Succ1MBB),
1941                            /*InvertCond=*/false);
1942       // If the compares in later blocks need to use values not currently
1943       // exported from this block, export them now.  This block should always
1944       // be the first entry.
1945       assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
1946 
1947       // Allow some cases to be rejected.
1948       if (ShouldEmitAsBranches(SwitchCases)) {
1949         for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1950           ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1951           ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1952         }
1953 
1954         // Emit the branch for this block.
1955         visitSwitchCase(SwitchCases[0], BrMBB);
1956         SwitchCases.erase(SwitchCases.begin());
1957         return;
1958       }
1959 
1960       // Okay, we decided not to do this, remove any inserted MBB's and clear
1961       // SwitchCases.
1962       for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1963         FuncInfo.MF->erase(SwitchCases[i].ThisBB);
1964 
1965       SwitchCases.clear();
1966     }
1967   }
1968 
1969   // Create a CaseBlock record representing this branch.
1970   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
1971                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
1972 
1973   // Use visitSwitchCase to actually insert the fast branch sequence for this
1974   // cond branch.
1975   visitSwitchCase(CB, BrMBB);
1976 }
1977 
1978 /// visitSwitchCase - Emits the necessary code to represent a single node in
1979 /// the binary search tree resulting from lowering a switch instruction.
1980 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1981                                           MachineBasicBlock *SwitchBB) {
1982   SDValue Cond;
1983   SDValue CondLHS = getValue(CB.CmpLHS);
1984   SDLoc dl = CB.DL;
1985 
1986   // Build the setcc now.
1987   if (!CB.CmpMHS) {
1988     // Fold "(X == true)" to X and "(X == false)" to !X to
1989     // handle common cases produced by branch lowering.
1990     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
1991         CB.CC == ISD::SETEQ)
1992       Cond = CondLHS;
1993     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
1994              CB.CC == ISD::SETEQ) {
1995       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
1996       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
1997     } else
1998       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1999   } else {
2000     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2001 
2002     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2003     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2004 
2005     SDValue CmpOp = getValue(CB.CmpMHS);
2006     EVT VT = CmpOp.getValueType();
2007 
2008     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2009       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2010                           ISD::SETLE);
2011     } else {
2012       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2013                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2014       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2015                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2016     }
2017   }
2018 
2019   // Update successor info
2020   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2021   // TrueBB and FalseBB are always different unless the incoming IR is
2022   // degenerate. This only happens when running llc on weird IR.
2023   if (CB.TrueBB != CB.FalseBB)
2024     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2025   SwitchBB->normalizeSuccProbs();
2026 
2027   // If the lhs block is the next block, invert the condition so that we can
2028   // fall through to the lhs instead of the rhs block.
2029   if (CB.TrueBB == NextBlock(SwitchBB)) {
2030     std::swap(CB.TrueBB, CB.FalseBB);
2031     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2032     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2033   }
2034 
2035   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2036                                MVT::Other, getControlRoot(), Cond,
2037                                DAG.getBasicBlock(CB.TrueBB));
2038 
2039   // Insert the false branch. Do this even if it's a fall through branch,
2040   // this makes it easier to do DAG optimizations which require inverting
2041   // the branch condition.
2042   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2043                        DAG.getBasicBlock(CB.FalseBB));
2044 
2045   DAG.setRoot(BrCond);
2046 }
2047 
2048 /// visitJumpTable - Emit JumpTable node in the current MBB
2049 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
2050   // Emit the code for the jump table
2051   assert(JT.Reg != -1U && "Should lower JT Header first!");
2052   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2053   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2054                                      JT.Reg, PTy);
2055   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2056   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2057                                     MVT::Other, Index.getValue(1),
2058                                     Table, Index);
2059   DAG.setRoot(BrJumpTable);
2060 }
2061 
2062 /// visitJumpTableHeader - This function emits necessary code to produce index
2063 /// in the JumpTable from switch case.
2064 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
2065                                                JumpTableHeader &JTH,
2066                                                MachineBasicBlock *SwitchBB) {
2067   SDLoc dl = getCurSDLoc();
2068 
2069   // Subtract the lowest switch case value from the value being switched on and
2070   // conditional branch to default mbb if the result is greater than the
2071   // difference between smallest and largest cases.
2072   SDValue SwitchOp = getValue(JTH.SValue);
2073   EVT VT = SwitchOp.getValueType();
2074   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2075                             DAG.getConstant(JTH.First, dl, VT));
2076 
2077   // The SDNode we just created, which holds the value being switched on minus
2078   // the smallest case value, needs to be copied to a virtual register so it
2079   // can be used as an index into the jump table in a subsequent basic block.
2080   // This value may be smaller or larger than the target's pointer type, and
2081   // therefore require extension or truncating.
2082   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2083   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2084 
2085   unsigned JumpTableReg =
2086       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2087   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2088                                     JumpTableReg, SwitchOp);
2089   JT.Reg = JumpTableReg;
2090 
2091   // Emit the range check for the jump table, and branch to the default block
2092   // for the switch statement if the value being switched on exceeds the largest
2093   // case in the switch.
2094   SDValue CMP = DAG.getSetCC(
2095       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2096                                  Sub.getValueType()),
2097       Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2098 
2099   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2100                                MVT::Other, CopyTo, CMP,
2101                                DAG.getBasicBlock(JT.Default));
2102 
2103   // Avoid emitting unnecessary branches to the next block.
2104   if (JT.MBB != NextBlock(SwitchBB))
2105     BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2106                          DAG.getBasicBlock(JT.MBB));
2107 
2108   DAG.setRoot(BrCond);
2109 }
2110 
2111 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2112 /// variable if there exists one.
2113 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2114                                  SDValue &Chain) {
2115   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2116   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2117   MachineFunction &MF = DAG.getMachineFunction();
2118   Value *Global = TLI.getSDagStackGuard(*MF.getFunction()->getParent());
2119   MachineSDNode *Node =
2120       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2121   if (Global) {
2122     MachinePointerInfo MPInfo(Global);
2123     MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
2124     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2125                  MachineMemOperand::MODereferenceable;
2126     *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, PtrTy.getSizeInBits() / 8,
2127                                        DAG.getEVTAlignment(PtrTy));
2128     Node->setMemRefs(MemRefs, MemRefs + 1);
2129   }
2130   return SDValue(Node, 0);
2131 }
2132 
2133 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2134 /// tail spliced into a stack protector check success bb.
2135 ///
2136 /// For a high level explanation of how this fits into the stack protector
2137 /// generation see the comment on the declaration of class
2138 /// StackProtectorDescriptor.
2139 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2140                                                   MachineBasicBlock *ParentBB) {
2141 
2142   // First create the loads to the guard/stack slot for the comparison.
2143   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2144   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2145 
2146   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2147   int FI = MFI.getStackProtectorIndex();
2148 
2149   SDValue Guard;
2150   SDLoc dl = getCurSDLoc();
2151   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2152   const Module &M = *ParentBB->getParent()->getFunction()->getParent();
2153   unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext()));
2154 
2155   // Generate code to load the content of the guard slot.
2156   SDValue StackSlot = DAG.getLoad(
2157       PtrTy, dl, DAG.getEntryNode(), StackSlotPtr,
2158       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2159       MachineMemOperand::MOVolatile);
2160 
2161   // Retrieve guard check function, nullptr if instrumentation is inlined.
2162   if (const Value *GuardCheck = TLI.getSSPStackGuardCheck(M)) {
2163     // The target provides a guard check function to validate the guard value.
2164     // Generate a call to that function with the content of the guard slot as
2165     // argument.
2166     auto *Fn = cast<Function>(GuardCheck);
2167     FunctionType *FnTy = Fn->getFunctionType();
2168     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2169 
2170     TargetLowering::ArgListTy Args;
2171     TargetLowering::ArgListEntry Entry;
2172     Entry.Node = StackSlot;
2173     Entry.Ty = FnTy->getParamType(0);
2174     if (Fn->hasAttribute(1, Attribute::AttrKind::InReg))
2175       Entry.IsInReg = true;
2176     Args.push_back(Entry);
2177 
2178     TargetLowering::CallLoweringInfo CLI(DAG);
2179     CLI.setDebugLoc(getCurSDLoc())
2180       .setChain(DAG.getEntryNode())
2181       .setCallee(Fn->getCallingConv(), FnTy->getReturnType(),
2182                  getValue(GuardCheck), std::move(Args));
2183 
2184     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2185     DAG.setRoot(Result.second);
2186     return;
2187   }
2188 
2189   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2190   // Otherwise, emit a volatile load to retrieve the stack guard value.
2191   SDValue Chain = DAG.getEntryNode();
2192   if (TLI.useLoadStackGuardNode()) {
2193     Guard = getLoadStackGuard(DAG, dl, Chain);
2194   } else {
2195     const Value *IRGuard = TLI.getSDagStackGuard(M);
2196     SDValue GuardPtr = getValue(IRGuard);
2197 
2198     Guard =
2199         DAG.getLoad(PtrTy, dl, Chain, GuardPtr, MachinePointerInfo(IRGuard, 0),
2200                     Align, MachineMemOperand::MOVolatile);
2201   }
2202 
2203   // Perform the comparison via a subtract/getsetcc.
2204   EVT VT = Guard.getValueType();
2205   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
2206 
2207   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2208                                                         *DAG.getContext(),
2209                                                         Sub.getValueType()),
2210                              Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
2211 
2212   // If the sub is not 0, then we know the guard/stackslot do not equal, so
2213   // branch to failure MBB.
2214   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2215                                MVT::Other, StackSlot.getOperand(0),
2216                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2217   // Otherwise branch to success MBB.
2218   SDValue Br = DAG.getNode(ISD::BR, dl,
2219                            MVT::Other, BrCond,
2220                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2221 
2222   DAG.setRoot(Br);
2223 }
2224 
2225 /// Codegen the failure basic block for a stack protector check.
2226 ///
2227 /// A failure stack protector machine basic block consists simply of a call to
2228 /// __stack_chk_fail().
2229 ///
2230 /// For a high level explanation of how this fits into the stack protector
2231 /// generation see the comment on the declaration of class
2232 /// StackProtectorDescriptor.
2233 void
2234 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2235   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2236   SDValue Chain =
2237       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2238                       None, false, getCurSDLoc(), false, false).second;
2239   DAG.setRoot(Chain);
2240 }
2241 
2242 /// visitBitTestHeader - This function emits necessary code to produce value
2243 /// suitable for "bit tests"
2244 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2245                                              MachineBasicBlock *SwitchBB) {
2246   SDLoc dl = getCurSDLoc();
2247 
2248   // Subtract the minimum value
2249   SDValue SwitchOp = getValue(B.SValue);
2250   EVT VT = SwitchOp.getValueType();
2251   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2252                             DAG.getConstant(B.First, dl, VT));
2253 
2254   // Check range
2255   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2256   SDValue RangeCmp = DAG.getSetCC(
2257       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2258                                  Sub.getValueType()),
2259       Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
2260 
2261   // Determine the type of the test operands.
2262   bool UsePtrType = false;
2263   if (!TLI.isTypeLegal(VT))
2264     UsePtrType = true;
2265   else {
2266     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2267       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2268         // Switch table case range are encoded into series of masks.
2269         // Just use pointer type, it's guaranteed to fit.
2270         UsePtrType = true;
2271         break;
2272       }
2273   }
2274   if (UsePtrType) {
2275     VT = TLI.getPointerTy(DAG.getDataLayout());
2276     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2277   }
2278 
2279   B.RegVT = VT.getSimpleVT();
2280   B.Reg = FuncInfo.CreateReg(B.RegVT);
2281   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2282 
2283   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2284 
2285   addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2286   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2287   SwitchBB->normalizeSuccProbs();
2288 
2289   SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
2290                                 MVT::Other, CopyTo, RangeCmp,
2291                                 DAG.getBasicBlock(B.Default));
2292 
2293   // Avoid emitting unnecessary branches to the next block.
2294   if (MBB != NextBlock(SwitchBB))
2295     BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
2296                           DAG.getBasicBlock(MBB));
2297 
2298   DAG.setRoot(BrRange);
2299 }
2300 
2301 /// visitBitTestCase - this function produces one "bit test"
2302 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2303                                            MachineBasicBlock* NextMBB,
2304                                            BranchProbability BranchProbToNext,
2305                                            unsigned Reg,
2306                                            BitTestCase &B,
2307                                            MachineBasicBlock *SwitchBB) {
2308   SDLoc dl = getCurSDLoc();
2309   MVT VT = BB.RegVT;
2310   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2311   SDValue Cmp;
2312   unsigned PopCount = countPopulation(B.Mask);
2313   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2314   if (PopCount == 1) {
2315     // Testing for a single bit; just compare the shift count with what it
2316     // would need to be to shift a 1 bit in that position.
2317     Cmp = DAG.getSetCC(
2318         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2319         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2320         ISD::SETEQ);
2321   } else if (PopCount == BB.Range) {
2322     // There is only one zero bit in the range, test for it directly.
2323     Cmp = DAG.getSetCC(
2324         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2325         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2326         ISD::SETNE);
2327   } else {
2328     // Make desired shift
2329     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2330                                     DAG.getConstant(1, dl, VT), ShiftOp);
2331 
2332     // Emit bit tests and jumps
2333     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2334                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2335     Cmp = DAG.getSetCC(
2336         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2337         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2338   }
2339 
2340   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2341   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2342   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2343   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2344   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2345   // one as they are relative probabilities (and thus work more like weights),
2346   // and hence we need to normalize them to let the sum of them become one.
2347   SwitchBB->normalizeSuccProbs();
2348 
2349   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2350                               MVT::Other, getControlRoot(),
2351                               Cmp, DAG.getBasicBlock(B.TargetBB));
2352 
2353   // Avoid emitting unnecessary branches to the next block.
2354   if (NextMBB != NextBlock(SwitchBB))
2355     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2356                         DAG.getBasicBlock(NextMBB));
2357 
2358   DAG.setRoot(BrAnd);
2359 }
2360 
2361 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2362   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2363 
2364   // Retrieve successors. Look through artificial IR level blocks like
2365   // catchswitch for successors.
2366   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2367   const BasicBlock *EHPadBB = I.getSuccessor(1);
2368 
2369   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2370   // have to do anything here to lower funclet bundles.
2371   assert(!I.hasOperandBundlesOtherThan(
2372              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2373          "Cannot lower invokes with arbitrary operand bundles yet!");
2374 
2375   const Value *Callee(I.getCalledValue());
2376   const Function *Fn = dyn_cast<Function>(Callee);
2377   if (isa<InlineAsm>(Callee))
2378     visitInlineAsm(&I);
2379   else if (Fn && Fn->isIntrinsic()) {
2380     switch (Fn->getIntrinsicID()) {
2381     default:
2382       llvm_unreachable("Cannot invoke this intrinsic");
2383     case Intrinsic::donothing:
2384       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2385       break;
2386     case Intrinsic::experimental_patchpoint_void:
2387     case Intrinsic::experimental_patchpoint_i64:
2388       visitPatchpoint(&I, EHPadBB);
2389       break;
2390     case Intrinsic::experimental_gc_statepoint:
2391       LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
2392       break;
2393     }
2394   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2395     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2396     // Eventually we will support lowering the @llvm.experimental.deoptimize
2397     // intrinsic, and right now there are no plans to support other intrinsics
2398     // with deopt state.
2399     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2400   } else {
2401     LowerCallTo(&I, getValue(Callee), false, EHPadBB);
2402   }
2403 
2404   // If the value of the invoke is used outside of its defining block, make it
2405   // available as a virtual register.
2406   // We already took care of the exported value for the statepoint instruction
2407   // during call to the LowerStatepoint.
2408   if (!isStatepoint(I)) {
2409     CopyToExportRegsIfNeeded(&I);
2410   }
2411 
2412   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2413   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2414   BranchProbability EHPadBBProb =
2415       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2416           : BranchProbability::getZero();
2417   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2418 
2419   // Update successor info.
2420   addSuccessorWithProb(InvokeMBB, Return);
2421   for (auto &UnwindDest : UnwindDests) {
2422     UnwindDest.first->setIsEHPad();
2423     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2424   }
2425   InvokeMBB->normalizeSuccProbs();
2426 
2427   // Drop into normal successor.
2428   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2429                           MVT::Other, getControlRoot(),
2430                           DAG.getBasicBlock(Return)));
2431 }
2432 
2433 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2434   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2435 }
2436 
2437 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2438   assert(FuncInfo.MBB->isEHPad() &&
2439          "Call to landingpad not in landing pad!");
2440 
2441   MachineBasicBlock *MBB = FuncInfo.MBB;
2442   addLandingPadInfo(LP, *MBB);
2443 
2444   // If there aren't registers to copy the values into (e.g., during SjLj
2445   // exceptions), then don't bother to create these DAG nodes.
2446   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2447   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
2448   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
2449       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
2450     return;
2451 
2452   // If landingpad's return type is token type, we don't create DAG nodes
2453   // for its exception pointer and selector value. The extraction of exception
2454   // pointer or selector value from token type landingpads is not currently
2455   // supported.
2456   if (LP.getType()->isTokenTy())
2457     return;
2458 
2459   SmallVector<EVT, 2> ValueVTs;
2460   SDLoc dl = getCurSDLoc();
2461   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
2462   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
2463 
2464   // Get the two live-in registers as SDValues. The physregs have already been
2465   // copied into virtual registers.
2466   SDValue Ops[2];
2467   if (FuncInfo.ExceptionPointerVirtReg) {
2468     Ops[0] = DAG.getZExtOrTrunc(
2469         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2470                            FuncInfo.ExceptionPointerVirtReg,
2471                            TLI.getPointerTy(DAG.getDataLayout())),
2472         dl, ValueVTs[0]);
2473   } else {
2474     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
2475   }
2476   Ops[1] = DAG.getZExtOrTrunc(
2477       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2478                          FuncInfo.ExceptionSelectorVirtReg,
2479                          TLI.getPointerTy(DAG.getDataLayout())),
2480       dl, ValueVTs[1]);
2481 
2482   // Merge into one.
2483   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
2484                             DAG.getVTList(ValueVTs), Ops);
2485   setValue(&LP, Res);
2486 }
2487 
2488 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2489 #ifndef NDEBUG
2490   for (const CaseCluster &CC : Clusters)
2491     assert(CC.Low == CC.High && "Input clusters must be single-case");
2492 #endif
2493 
2494   std::sort(Clusters.begin(), Clusters.end(),
2495             [](const CaseCluster &a, const CaseCluster &b) {
2496     return a.Low->getValue().slt(b.Low->getValue());
2497   });
2498 
2499   // Merge adjacent clusters with the same destination.
2500   const unsigned N = Clusters.size();
2501   unsigned DstIndex = 0;
2502   for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2503     CaseCluster &CC = Clusters[SrcIndex];
2504     const ConstantInt *CaseVal = CC.Low;
2505     MachineBasicBlock *Succ = CC.MBB;
2506 
2507     if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2508         (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
2509       // If this case has the same successor and is a neighbour, merge it into
2510       // the previous cluster.
2511       Clusters[DstIndex - 1].High = CaseVal;
2512       Clusters[DstIndex - 1].Prob += CC.Prob;
2513     } else {
2514       std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2515                    sizeof(Clusters[SrcIndex]));
2516     }
2517   }
2518   Clusters.resize(DstIndex);
2519 }
2520 
2521 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2522                                            MachineBasicBlock *Last) {
2523   // Update JTCases.
2524   for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2525     if (JTCases[i].first.HeaderBB == First)
2526       JTCases[i].first.HeaderBB = Last;
2527 
2528   // Update BitTestCases.
2529   for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2530     if (BitTestCases[i].Parent == First)
2531       BitTestCases[i].Parent = Last;
2532 }
2533 
2534 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
2535   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
2536 
2537   // Update machine-CFG edges with unique successors.
2538   SmallSet<BasicBlock*, 32> Done;
2539   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2540     BasicBlock *BB = I.getSuccessor(i);
2541     bool Inserted = Done.insert(BB).second;
2542     if (!Inserted)
2543         continue;
2544 
2545     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
2546     addSuccessorWithProb(IndirectBrMBB, Succ);
2547   }
2548   IndirectBrMBB->normalizeSuccProbs();
2549 
2550   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
2551                           MVT::Other, getControlRoot(),
2552                           getValue(I.getAddress())));
2553 }
2554 
2555 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2556   if (DAG.getTarget().Options.TrapUnreachable)
2557     DAG.setRoot(
2558         DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2559 }
2560 
2561 void SelectionDAGBuilder::visitFSub(const User &I) {
2562   // -0.0 - X --> fneg
2563   Type *Ty = I.getType();
2564   if (isa<Constant>(I.getOperand(0)) &&
2565       I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2566     SDValue Op2 = getValue(I.getOperand(1));
2567     setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
2568                              Op2.getValueType(), Op2));
2569     return;
2570   }
2571 
2572   visitBinary(I, ISD::FSUB);
2573 }
2574 
2575 /// Checks if the given instruction performs a vector reduction, in which case
2576 /// we have the freedom to alter the elements in the result as long as the
2577 /// reduction of them stays unchanged.
2578 static bool isVectorReductionOp(const User *I) {
2579   const Instruction *Inst = dyn_cast<Instruction>(I);
2580   if (!Inst || !Inst->getType()->isVectorTy())
2581     return false;
2582 
2583   auto OpCode = Inst->getOpcode();
2584   switch (OpCode) {
2585   case Instruction::Add:
2586   case Instruction::Mul:
2587   case Instruction::And:
2588   case Instruction::Or:
2589   case Instruction::Xor:
2590     break;
2591   case Instruction::FAdd:
2592   case Instruction::FMul:
2593     if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2594       if (FPOp->getFastMathFlags().isFast())
2595         break;
2596     LLVM_FALLTHROUGH;
2597   default:
2598     return false;
2599   }
2600 
2601   unsigned ElemNum = Inst->getType()->getVectorNumElements();
2602   unsigned ElemNumToReduce = ElemNum;
2603 
2604   // Do DFS search on the def-use chain from the given instruction. We only
2605   // allow four kinds of operations during the search until we reach the
2606   // instruction that extracts the first element from the vector:
2607   //
2608   //   1. The reduction operation of the same opcode as the given instruction.
2609   //
2610   //   2. PHI node.
2611   //
2612   //   3. ShuffleVector instruction together with a reduction operation that
2613   //      does a partial reduction.
2614   //
2615   //   4. ExtractElement that extracts the first element from the vector, and we
2616   //      stop searching the def-use chain here.
2617   //
2618   // 3 & 4 above perform a reduction on all elements of the vector. We push defs
2619   // from 1-3 to the stack to continue the DFS. The given instruction is not
2620   // a reduction operation if we meet any other instructions other than those
2621   // listed above.
2622 
2623   SmallVector<const User *, 16> UsersToVisit{Inst};
2624   SmallPtrSet<const User *, 16> Visited;
2625   bool ReduxExtracted = false;
2626 
2627   while (!UsersToVisit.empty()) {
2628     auto User = UsersToVisit.back();
2629     UsersToVisit.pop_back();
2630     if (!Visited.insert(User).second)
2631       continue;
2632 
2633     for (const auto &U : User->users()) {
2634       auto Inst = dyn_cast<Instruction>(U);
2635       if (!Inst)
2636         return false;
2637 
2638       if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) {
2639         if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2640           if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast())
2641             return false;
2642         UsersToVisit.push_back(U);
2643       } else if (const ShuffleVectorInst *ShufInst =
2644                      dyn_cast<ShuffleVectorInst>(U)) {
2645         // Detect the following pattern: A ShuffleVector instruction together
2646         // with a reduction that do partial reduction on the first and second
2647         // ElemNumToReduce / 2 elements, and store the result in
2648         // ElemNumToReduce / 2 elements in another vector.
2649 
2650         unsigned ResultElements = ShufInst->getType()->getVectorNumElements();
2651         if (ResultElements < ElemNum)
2652           return false;
2653 
2654         if (ElemNumToReduce == 1)
2655           return false;
2656         if (!isa<UndefValue>(U->getOperand(1)))
2657           return false;
2658         for (unsigned i = 0; i < ElemNumToReduce / 2; ++i)
2659           if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2))
2660             return false;
2661         for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i)
2662           if (ShufInst->getMaskValue(i) != -1)
2663             return false;
2664 
2665         // There is only one user of this ShuffleVector instruction, which
2666         // must be a reduction operation.
2667         if (!U->hasOneUse())
2668           return false;
2669 
2670         auto U2 = dyn_cast<Instruction>(*U->user_begin());
2671         if (!U2 || U2->getOpcode() != OpCode)
2672           return false;
2673 
2674         // Check operands of the reduction operation.
2675         if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) ||
2676             (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) {
2677           UsersToVisit.push_back(U2);
2678           ElemNumToReduce /= 2;
2679         } else
2680           return false;
2681       } else if (isa<ExtractElementInst>(U)) {
2682         // At this moment we should have reduced all elements in the vector.
2683         if (ElemNumToReduce != 1)
2684           return false;
2685 
2686         const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1));
2687         if (!Val || Val->getZExtValue() != 0)
2688           return false;
2689 
2690         ReduxExtracted = true;
2691       } else
2692         return false;
2693     }
2694   }
2695   return ReduxExtracted;
2696 }
2697 
2698 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
2699   SDValue Op1 = getValue(I.getOperand(0));
2700   SDValue Op2 = getValue(I.getOperand(1));
2701 
2702   bool nuw = false;
2703   bool nsw = false;
2704   bool exact = false;
2705   bool vec_redux = false;
2706   FastMathFlags FMF;
2707 
2708   if (const OverflowingBinaryOperator *OFBinOp =
2709           dyn_cast<const OverflowingBinaryOperator>(&I)) {
2710     nuw = OFBinOp->hasNoUnsignedWrap();
2711     nsw = OFBinOp->hasNoSignedWrap();
2712   }
2713   if (const PossiblyExactOperator *ExactOp =
2714           dyn_cast<const PossiblyExactOperator>(&I))
2715     exact = ExactOp->isExact();
2716   if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2717     FMF = FPOp->getFastMathFlags();
2718 
2719   if (isVectorReductionOp(&I)) {
2720     vec_redux = true;
2721     DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n");
2722   }
2723 
2724   SDNodeFlags Flags;
2725   Flags.setExact(exact);
2726   Flags.setNoSignedWrap(nsw);
2727   Flags.setNoUnsignedWrap(nuw);
2728   Flags.setVectorReduction(vec_redux);
2729   Flags.setAllowReciprocal(FMF.allowReciprocal());
2730   Flags.setAllowContract(FMF.allowContract());
2731   Flags.setNoInfs(FMF.noInfs());
2732   Flags.setNoNaNs(FMF.noNaNs());
2733   Flags.setNoSignedZeros(FMF.noSignedZeros());
2734   Flags.setUnsafeAlgebra(FMF.isFast());
2735 
2736   SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2737                                      Op1, Op2, Flags);
2738   setValue(&I, BinNodeValue);
2739 }
2740 
2741 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
2742   SDValue Op1 = getValue(I.getOperand(0));
2743   SDValue Op2 = getValue(I.getOperand(1));
2744 
2745   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2746       Op2.getValueType(), DAG.getDataLayout());
2747 
2748   // Coerce the shift amount to the right type if we can.
2749   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
2750     unsigned ShiftSize = ShiftTy.getSizeInBits();
2751     unsigned Op2Size = Op2.getValueSizeInBits();
2752     SDLoc DL = getCurSDLoc();
2753 
2754     // If the operand is smaller than the shift count type, promote it.
2755     if (ShiftSize > Op2Size)
2756       Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
2757 
2758     // If the operand is larger than the shift count type but the shift
2759     // count type has enough bits to represent any shift value, truncate
2760     // it now. This is a common case and it exposes the truncate to
2761     // optimization early.
2762     else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits()))
2763       Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2764     // Otherwise we'll need to temporarily settle for some other convenient
2765     // type.  Type legalization will make adjustments once the shiftee is split.
2766     else
2767       Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
2768   }
2769 
2770   bool nuw = false;
2771   bool nsw = false;
2772   bool exact = false;
2773 
2774   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2775 
2776     if (const OverflowingBinaryOperator *OFBinOp =
2777             dyn_cast<const OverflowingBinaryOperator>(&I)) {
2778       nuw = OFBinOp->hasNoUnsignedWrap();
2779       nsw = OFBinOp->hasNoSignedWrap();
2780     }
2781     if (const PossiblyExactOperator *ExactOp =
2782             dyn_cast<const PossiblyExactOperator>(&I))
2783       exact = ExactOp->isExact();
2784   }
2785   SDNodeFlags Flags;
2786   Flags.setExact(exact);
2787   Flags.setNoSignedWrap(nsw);
2788   Flags.setNoUnsignedWrap(nuw);
2789   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2790                             Flags);
2791   setValue(&I, Res);
2792 }
2793 
2794 void SelectionDAGBuilder::visitSDiv(const User &I) {
2795   SDValue Op1 = getValue(I.getOperand(0));
2796   SDValue Op2 = getValue(I.getOperand(1));
2797 
2798   SDNodeFlags Flags;
2799   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2800                  cast<PossiblyExactOperator>(&I)->isExact());
2801   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2802                            Op2, Flags));
2803 }
2804 
2805 void SelectionDAGBuilder::visitICmp(const User &I) {
2806   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2807   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2808     predicate = IC->getPredicate();
2809   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2810     predicate = ICmpInst::Predicate(IC->getPredicate());
2811   SDValue Op1 = getValue(I.getOperand(0));
2812   SDValue Op2 = getValue(I.getOperand(1));
2813   ISD::CondCode Opcode = getICmpCondCode(predicate);
2814 
2815   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2816                                                         I.getType());
2817   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
2818 }
2819 
2820 void SelectionDAGBuilder::visitFCmp(const User &I) {
2821   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2822   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2823     predicate = FC->getPredicate();
2824   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2825     predicate = FCmpInst::Predicate(FC->getPredicate());
2826   SDValue Op1 = getValue(I.getOperand(0));
2827   SDValue Op2 = getValue(I.getOperand(1));
2828   ISD::CondCode Condition = getFCmpCondCode(predicate);
2829 
2830   // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them.
2831   // FIXME: We should propagate the fast-math-flags to the DAG node itself for
2832   // further optimization, but currently FMF is only applicable to binary nodes.
2833   if (TM.Options.NoNaNsFPMath)
2834     Condition = getFCmpCodeWithoutNaN(Condition);
2835   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2836                                                         I.getType());
2837   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
2838 }
2839 
2840 // Check if the condition of the select has one use or two users that are both
2841 // selects with the same condition.
2842 static bool hasOnlySelectUsers(const Value *Cond) {
2843   return llvm::all_of(Cond->users(), [](const Value *V) {
2844     return isa<SelectInst>(V);
2845   });
2846 }
2847 
2848 void SelectionDAGBuilder::visitSelect(const User &I) {
2849   SmallVector<EVT, 4> ValueVTs;
2850   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2851                   ValueVTs);
2852   unsigned NumValues = ValueVTs.size();
2853   if (NumValues == 0) return;
2854 
2855   SmallVector<SDValue, 4> Values(NumValues);
2856   SDValue Cond     = getValue(I.getOperand(0));
2857   SDValue LHSVal   = getValue(I.getOperand(1));
2858   SDValue RHSVal   = getValue(I.getOperand(2));
2859   auto BaseOps = {Cond};
2860   ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2861     ISD::VSELECT : ISD::SELECT;
2862 
2863   // Min/max matching is only viable if all output VTs are the same.
2864   if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2865     EVT VT = ValueVTs[0];
2866     LLVMContext &Ctx = *DAG.getContext();
2867     auto &TLI = DAG.getTargetLoweringInfo();
2868 
2869     // We care about the legality of the operation after it has been type
2870     // legalized.
2871     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal &&
2872            VT != TLI.getTypeToTransformTo(Ctx, VT))
2873       VT = TLI.getTypeToTransformTo(Ctx, VT);
2874 
2875     // If the vselect is legal, assume we want to leave this as a vector setcc +
2876     // vselect. Otherwise, if this is going to be scalarized, we want to see if
2877     // min/max is legal on the scalar type.
2878     bool UseScalarMinMax = VT.isVector() &&
2879       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
2880 
2881     Value *LHS, *RHS;
2882     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2883     ISD::NodeType Opc = ISD::DELETED_NODE;
2884     switch (SPR.Flavor) {
2885     case SPF_UMAX:    Opc = ISD::UMAX; break;
2886     case SPF_UMIN:    Opc = ISD::UMIN; break;
2887     case SPF_SMAX:    Opc = ISD::SMAX; break;
2888     case SPF_SMIN:    Opc = ISD::SMIN; break;
2889     case SPF_FMINNUM:
2890       switch (SPR.NaNBehavior) {
2891       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2892       case SPNB_RETURNS_NAN:   Opc = ISD::FMINNAN; break;
2893       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
2894       case SPNB_RETURNS_ANY: {
2895         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
2896           Opc = ISD::FMINNUM;
2897         else if (TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT))
2898           Opc = ISD::FMINNAN;
2899         else if (UseScalarMinMax)
2900           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
2901             ISD::FMINNUM : ISD::FMINNAN;
2902         break;
2903       }
2904       }
2905       break;
2906     case SPF_FMAXNUM:
2907       switch (SPR.NaNBehavior) {
2908       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2909       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXNAN; break;
2910       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
2911       case SPNB_RETURNS_ANY:
2912 
2913         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
2914           Opc = ISD::FMAXNUM;
2915         else if (TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT))
2916           Opc = ISD::FMAXNAN;
2917         else if (UseScalarMinMax)
2918           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
2919             ISD::FMAXNUM : ISD::FMAXNAN;
2920         break;
2921       }
2922       break;
2923     default: break;
2924     }
2925 
2926     if (Opc != ISD::DELETED_NODE &&
2927         (TLI.isOperationLegalOrCustom(Opc, VT) ||
2928          (UseScalarMinMax &&
2929           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
2930         // If the underlying comparison instruction is used by any other
2931         // instruction, the consumed instructions won't be destroyed, so it is
2932         // not profitable to convert to a min/max.
2933         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
2934       OpCode = Opc;
2935       LHSVal = getValue(LHS);
2936       RHSVal = getValue(RHS);
2937       BaseOps = {};
2938     }
2939   }
2940 
2941   for (unsigned i = 0; i != NumValues; ++i) {
2942     SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2943     Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2944     Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
2945     Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
2946                             LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2947                             Ops);
2948   }
2949 
2950   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
2951                            DAG.getVTList(ValueVTs), Values));
2952 }
2953 
2954 void SelectionDAGBuilder::visitTrunc(const User &I) {
2955   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2956   SDValue N = getValue(I.getOperand(0));
2957   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2958                                                         I.getType());
2959   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
2960 }
2961 
2962 void SelectionDAGBuilder::visitZExt(const User &I) {
2963   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2964   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2965   SDValue N = getValue(I.getOperand(0));
2966   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2967                                                         I.getType());
2968   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
2969 }
2970 
2971 void SelectionDAGBuilder::visitSExt(const User &I) {
2972   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2973   // SExt also can't be a cast to bool for same reason. So, nothing much to do
2974   SDValue N = getValue(I.getOperand(0));
2975   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2976                                                         I.getType());
2977   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
2978 }
2979 
2980 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
2981   // FPTrunc is never a no-op cast, no need to check
2982   SDValue N = getValue(I.getOperand(0));
2983   SDLoc dl = getCurSDLoc();
2984   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2985   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
2986   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2987                            DAG.getTargetConstant(
2988                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
2989 }
2990 
2991 void SelectionDAGBuilder::visitFPExt(const User &I) {
2992   // FPExt is never a no-op cast, no need to check
2993   SDValue N = getValue(I.getOperand(0));
2994   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2995                                                         I.getType());
2996   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
2997 }
2998 
2999 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3000   // FPToUI is never a no-op cast, no need to check
3001   SDValue N = getValue(I.getOperand(0));
3002   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3003                                                         I.getType());
3004   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3005 }
3006 
3007 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3008   // FPToSI is never a no-op cast, no need to check
3009   SDValue N = getValue(I.getOperand(0));
3010   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3011                                                         I.getType());
3012   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3013 }
3014 
3015 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3016   // UIToFP is never a no-op cast, no need to check
3017   SDValue N = getValue(I.getOperand(0));
3018   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3019                                                         I.getType());
3020   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3021 }
3022 
3023 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3024   // SIToFP is never a no-op cast, no need to check
3025   SDValue N = getValue(I.getOperand(0));
3026   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3027                                                         I.getType());
3028   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3029 }
3030 
3031 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3032   // What to do depends on the size of the integer and the size of the pointer.
3033   // We can either truncate, zero extend, or no-op, accordingly.
3034   SDValue N = getValue(I.getOperand(0));
3035   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3036                                                         I.getType());
3037   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3038 }
3039 
3040 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3041   // What to do depends on the size of the integer and the size of the pointer.
3042   // We can either truncate, zero extend, or no-op, accordingly.
3043   SDValue N = getValue(I.getOperand(0));
3044   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3045                                                         I.getType());
3046   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3047 }
3048 
3049 void SelectionDAGBuilder::visitBitCast(const User &I) {
3050   SDValue N = getValue(I.getOperand(0));
3051   SDLoc dl = getCurSDLoc();
3052   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3053                                                         I.getType());
3054 
3055   // BitCast assures us that source and destination are the same size so this is
3056   // either a BITCAST or a no-op.
3057   if (DestVT != N.getValueType())
3058     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3059                              DestVT, N)); // convert types.
3060   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3061   // might fold any kind of constant expression to an integer constant and that
3062   // is not what we are looking for. Only recognize a bitcast of a genuine
3063   // constant integer as an opaque constant.
3064   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3065     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3066                                  /*isOpaque*/true));
3067   else
3068     setValue(&I, N);            // noop cast.
3069 }
3070 
3071 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3072   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3073   const Value *SV = I.getOperand(0);
3074   SDValue N = getValue(SV);
3075   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3076 
3077   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3078   unsigned DestAS = I.getType()->getPointerAddressSpace();
3079 
3080   if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3081     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3082 
3083   setValue(&I, N);
3084 }
3085 
3086 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3087   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3088   SDValue InVec = getValue(I.getOperand(0));
3089   SDValue InVal = getValue(I.getOperand(1));
3090   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3091                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3092   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3093                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3094                            InVec, InVal, InIdx));
3095 }
3096 
3097 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3098   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3099   SDValue InVec = getValue(I.getOperand(0));
3100   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3101                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3102   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3103                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3104                            InVec, InIdx));
3105 }
3106 
3107 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3108   SDValue Src1 = getValue(I.getOperand(0));
3109   SDValue Src2 = getValue(I.getOperand(1));
3110   SDLoc DL = getCurSDLoc();
3111 
3112   SmallVector<int, 8> Mask;
3113   ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3114   unsigned MaskNumElts = Mask.size();
3115 
3116   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3117   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3118   EVT SrcVT = Src1.getValueType();
3119   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3120 
3121   if (SrcNumElts == MaskNumElts) {
3122     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3123     return;
3124   }
3125 
3126   // Normalize the shuffle vector since mask and vector length don't match.
3127   if (SrcNumElts < MaskNumElts) {
3128     // Mask is longer than the source vectors. We can use concatenate vector to
3129     // make the mask and vectors lengths match.
3130 
3131     if (MaskNumElts % SrcNumElts == 0) {
3132       // Mask length is a multiple of the source vector length.
3133       // Check if the shuffle is some kind of concatenation of the input
3134       // vectors.
3135       unsigned NumConcat = MaskNumElts / SrcNumElts;
3136       bool IsConcat = true;
3137       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3138       for (unsigned i = 0; i != MaskNumElts; ++i) {
3139         int Idx = Mask[i];
3140         if (Idx < 0)
3141           continue;
3142         // Ensure the indices in each SrcVT sized piece are sequential and that
3143         // the same source is used for the whole piece.
3144         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3145             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3146              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3147           IsConcat = false;
3148           break;
3149         }
3150         // Remember which source this index came from.
3151         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3152       }
3153 
3154       // The shuffle is concatenating multiple vectors together. Just emit
3155       // a CONCAT_VECTORS operation.
3156       if (IsConcat) {
3157         SmallVector<SDValue, 8> ConcatOps;
3158         for (auto Src : ConcatSrcs) {
3159           if (Src < 0)
3160             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3161           else if (Src == 0)
3162             ConcatOps.push_back(Src1);
3163           else
3164             ConcatOps.push_back(Src2);
3165         }
3166         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3167         return;
3168       }
3169     }
3170 
3171     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3172     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3173     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3174                                     PaddedMaskNumElts);
3175 
3176     // Pad both vectors with undefs to make them the same length as the mask.
3177     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3178 
3179     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3180     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3181     MOps1[0] = Src1;
3182     MOps2[0] = Src2;
3183 
3184     Src1 = Src1.isUndef()
3185                ? DAG.getUNDEF(PaddedVT)
3186                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3187     Src2 = Src2.isUndef()
3188                ? DAG.getUNDEF(PaddedVT)
3189                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3190 
3191     // Readjust mask for new input vector length.
3192     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3193     for (unsigned i = 0; i != MaskNumElts; ++i) {
3194       int Idx = Mask[i];
3195       if (Idx >= (int)SrcNumElts)
3196         Idx -= SrcNumElts - PaddedMaskNumElts;
3197       MappedOps[i] = Idx;
3198     }
3199 
3200     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3201 
3202     // If the concatenated vector was padded, extract a subvector with the
3203     // correct number of elements.
3204     if (MaskNumElts != PaddedMaskNumElts)
3205       Result = DAG.getNode(
3206           ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3207           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
3208 
3209     setValue(&I, Result);
3210     return;
3211   }
3212 
3213   if (SrcNumElts > MaskNumElts) {
3214     // Analyze the access pattern of the vector to see if we can extract
3215     // two subvectors and do the shuffle.
3216     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3217     bool CanExtract = true;
3218     for (int Idx : Mask) {
3219       unsigned Input = 0;
3220       if (Idx < 0)
3221         continue;
3222 
3223       if (Idx >= (int)SrcNumElts) {
3224         Input = 1;
3225         Idx -= SrcNumElts;
3226       }
3227 
3228       // If all the indices come from the same MaskNumElts sized portion of
3229       // the sources we can use extract. Also make sure the extract wouldn't
3230       // extract past the end of the source.
3231       int NewStartIdx = alignDown(Idx, MaskNumElts);
3232       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3233           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3234         CanExtract = false;
3235       // Make sure we always update StartIdx as we use it to track if all
3236       // elements are undef.
3237       StartIdx[Input] = NewStartIdx;
3238     }
3239 
3240     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3241       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3242       return;
3243     }
3244     if (CanExtract) {
3245       // Extract appropriate subvector and generate a vector shuffle
3246       for (unsigned Input = 0; Input < 2; ++Input) {
3247         SDValue &Src = Input == 0 ? Src1 : Src2;
3248         if (StartIdx[Input] < 0)
3249           Src = DAG.getUNDEF(VT);
3250         else {
3251           Src = DAG.getNode(
3252               ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3253               DAG.getConstant(StartIdx[Input], DL,
3254                               TLI.getVectorIdxTy(DAG.getDataLayout())));
3255         }
3256       }
3257 
3258       // Calculate new mask.
3259       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3260       for (int &Idx : MappedOps) {
3261         if (Idx >= (int)SrcNumElts)
3262           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3263         else if (Idx >= 0)
3264           Idx -= StartIdx[0];
3265       }
3266 
3267       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3268       return;
3269     }
3270   }
3271 
3272   // We can't use either concat vectors or extract subvectors so fall back to
3273   // replacing the shuffle with extract and build vector.
3274   // to insert and build vector.
3275   EVT EltVT = VT.getVectorElementType();
3276   EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
3277   SmallVector<SDValue,8> Ops;
3278   for (int Idx : Mask) {
3279     SDValue Res;
3280 
3281     if (Idx < 0) {
3282       Res = DAG.getUNDEF(EltVT);
3283     } else {
3284       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3285       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3286 
3287       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
3288                         EltVT, Src, DAG.getConstant(Idx, DL, IdxVT));
3289     }
3290 
3291     Ops.push_back(Res);
3292   }
3293 
3294   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3295 }
3296 
3297 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3298   ArrayRef<unsigned> Indices;
3299   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3300     Indices = IV->getIndices();
3301   else
3302     Indices = cast<ConstantExpr>(&I)->getIndices();
3303 
3304   const Value *Op0 = I.getOperand(0);
3305   const Value *Op1 = I.getOperand(1);
3306   Type *AggTy = I.getType();
3307   Type *ValTy = Op1->getType();
3308   bool IntoUndef = isa<UndefValue>(Op0);
3309   bool FromUndef = isa<UndefValue>(Op1);
3310 
3311   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3312 
3313   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3314   SmallVector<EVT, 4> AggValueVTs;
3315   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3316   SmallVector<EVT, 4> ValValueVTs;
3317   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3318 
3319   unsigned NumAggValues = AggValueVTs.size();
3320   unsigned NumValValues = ValValueVTs.size();
3321   SmallVector<SDValue, 4> Values(NumAggValues);
3322 
3323   // Ignore an insertvalue that produces an empty object
3324   if (!NumAggValues) {
3325     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3326     return;
3327   }
3328 
3329   SDValue Agg = getValue(Op0);
3330   unsigned i = 0;
3331   // Copy the beginning value(s) from the original aggregate.
3332   for (; i != LinearIndex; ++i)
3333     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3334                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3335   // Copy values from the inserted value(s).
3336   if (NumValValues) {
3337     SDValue Val = getValue(Op1);
3338     for (; i != LinearIndex + NumValValues; ++i)
3339       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3340                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3341   }
3342   // Copy remaining value(s) from the original aggregate.
3343   for (; i != NumAggValues; ++i)
3344     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3345                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3346 
3347   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3348                            DAG.getVTList(AggValueVTs), Values));
3349 }
3350 
3351 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3352   ArrayRef<unsigned> Indices;
3353   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3354     Indices = EV->getIndices();
3355   else
3356     Indices = cast<ConstantExpr>(&I)->getIndices();
3357 
3358   const Value *Op0 = I.getOperand(0);
3359   Type *AggTy = Op0->getType();
3360   Type *ValTy = I.getType();
3361   bool OutOfUndef = isa<UndefValue>(Op0);
3362 
3363   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3364 
3365   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3366   SmallVector<EVT, 4> ValValueVTs;
3367   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3368 
3369   unsigned NumValValues = ValValueVTs.size();
3370 
3371   // Ignore a extractvalue that produces an empty object
3372   if (!NumValValues) {
3373     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3374     return;
3375   }
3376 
3377   SmallVector<SDValue, 4> Values(NumValValues);
3378 
3379   SDValue Agg = getValue(Op0);
3380   // Copy out the selected value(s).
3381   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3382     Values[i - LinearIndex] =
3383       OutOfUndef ?
3384         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3385         SDValue(Agg.getNode(), Agg.getResNo() + i);
3386 
3387   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3388                            DAG.getVTList(ValValueVTs), Values));
3389 }
3390 
3391 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3392   Value *Op0 = I.getOperand(0);
3393   // Note that the pointer operand may be a vector of pointers. Take the scalar
3394   // element which holds a pointer.
3395   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3396   SDValue N = getValue(Op0);
3397   SDLoc dl = getCurSDLoc();
3398 
3399   // Normalize Vector GEP - all scalar operands should be converted to the
3400   // splat vector.
3401   unsigned VectorWidth = I.getType()->isVectorTy() ?
3402     cast<VectorType>(I.getType())->getVectorNumElements() : 0;
3403 
3404   if (VectorWidth && !N.getValueType().isVector()) {
3405     LLVMContext &Context = *DAG.getContext();
3406     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth);
3407     N = DAG.getSplatBuildVector(VT, dl, N);
3408   }
3409 
3410   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3411        GTI != E; ++GTI) {
3412     const Value *Idx = GTI.getOperand();
3413     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3414       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3415       if (Field) {
3416         // N = N + Offset
3417         uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
3418 
3419         // In an inbounds GEP with an offset that is nonnegative even when
3420         // interpreted as signed, assume there is no unsigned overflow.
3421         SDNodeFlags Flags;
3422         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3423           Flags.setNoUnsignedWrap(true);
3424 
3425         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3426                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3427       }
3428     } else {
3429       MVT PtrTy =
3430           DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
3431       unsigned PtrSize = PtrTy.getSizeInBits();
3432       APInt ElementSize(PtrSize, DL->getTypeAllocSize(GTI.getIndexedType()));
3433 
3434       // If this is a scalar constant or a splat vector of constants,
3435       // handle it quickly.
3436       const auto *CI = dyn_cast<ConstantInt>(Idx);
3437       if (!CI && isa<ConstantDataVector>(Idx) &&
3438           cast<ConstantDataVector>(Idx)->getSplatValue())
3439         CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
3440 
3441       if (CI) {
3442         if (CI->isZero())
3443           continue;
3444         APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
3445         LLVMContext &Context = *DAG.getContext();
3446         SDValue OffsVal = VectorWidth ?
3447           DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, PtrTy, VectorWidth)) :
3448           DAG.getConstant(Offs, dl, PtrTy);
3449 
3450         // In an inbouds GEP with an offset that is nonnegative even when
3451         // interpreted as signed, assume there is no unsigned overflow.
3452         SDNodeFlags Flags;
3453         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3454           Flags.setNoUnsignedWrap(true);
3455 
3456         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3457         continue;
3458       }
3459 
3460       // N = N + Idx * ElementSize;
3461       SDValue IdxN = getValue(Idx);
3462 
3463       if (!IdxN.getValueType().isVector() && VectorWidth) {
3464         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), VectorWidth);
3465         IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3466       }
3467 
3468       // If the index is smaller or larger than intptr_t, truncate or extend
3469       // it.
3470       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3471 
3472       // If this is a multiply by a power of two, turn it into a shl
3473       // immediately.  This is a very common case.
3474       if (ElementSize != 1) {
3475         if (ElementSize.isPowerOf2()) {
3476           unsigned Amt = ElementSize.logBase2();
3477           IdxN = DAG.getNode(ISD::SHL, dl,
3478                              N.getValueType(), IdxN,
3479                              DAG.getConstant(Amt, dl, IdxN.getValueType()));
3480         } else {
3481           SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
3482           IdxN = DAG.getNode(ISD::MUL, dl,
3483                              N.getValueType(), IdxN, Scale);
3484         }
3485       }
3486 
3487       N = DAG.getNode(ISD::ADD, dl,
3488                       N.getValueType(), N, IdxN);
3489     }
3490   }
3491 
3492   setValue(&I, N);
3493 }
3494 
3495 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3496   // If this is a fixed sized alloca in the entry block of the function,
3497   // allocate it statically on the stack.
3498   if (FuncInfo.StaticAllocaMap.count(&I))
3499     return;   // getValue will auto-populate this.
3500 
3501   SDLoc dl = getCurSDLoc();
3502   Type *Ty = I.getAllocatedType();
3503   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3504   auto &DL = DAG.getDataLayout();
3505   uint64_t TySize = DL.getTypeAllocSize(Ty);
3506   unsigned Align =
3507       std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
3508 
3509   SDValue AllocSize = getValue(I.getArraySize());
3510 
3511   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
3512   if (AllocSize.getValueType() != IntPtr)
3513     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
3514 
3515   AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
3516                           AllocSize,
3517                           DAG.getConstant(TySize, dl, IntPtr));
3518 
3519   // Handle alignment.  If the requested alignment is less than or equal to
3520   // the stack alignment, ignore it.  If the size is greater than or equal to
3521   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
3522   unsigned StackAlign =
3523       DAG.getSubtarget().getFrameLowering()->getStackAlignment();
3524   if (Align <= StackAlign)
3525     Align = 0;
3526 
3527   // Round the size of the allocation up to the stack alignment size
3528   // by add SA-1 to the size. This doesn't overflow because we're computing
3529   // an address inside an alloca.
3530   SDNodeFlags Flags;
3531   Flags.setNoUnsignedWrap(true);
3532   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
3533                           DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags);
3534 
3535   // Mask out the low bits for alignment purposes.
3536   AllocSize =
3537       DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
3538                   DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr));
3539 
3540   SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)};
3541   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
3542   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
3543   setValue(&I, DSA);
3544   DAG.setRoot(DSA.getValue(1));
3545 
3546   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
3547 }
3548 
3549 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
3550   if (I.isAtomic())
3551     return visitAtomicLoad(I);
3552 
3553   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3554   const Value *SV = I.getOperand(0);
3555   if (TLI.supportSwiftError()) {
3556     // Swifterror values can come from either a function parameter with
3557     // swifterror attribute or an alloca with swifterror attribute.
3558     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
3559       if (Arg->hasSwiftErrorAttr())
3560         return visitLoadFromSwiftError(I);
3561     }
3562 
3563     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
3564       if (Alloca->isSwiftError())
3565         return visitLoadFromSwiftError(I);
3566     }
3567   }
3568 
3569   SDValue Ptr = getValue(SV);
3570 
3571   Type *Ty = I.getType();
3572 
3573   bool isVolatile = I.isVolatile();
3574   bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3575   bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
3576   bool isDereferenceable = isDereferenceablePointer(SV, DAG.getDataLayout());
3577   unsigned Alignment = I.getAlignment();
3578 
3579   AAMDNodes AAInfo;
3580   I.getAAMetadata(AAInfo);
3581   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3582 
3583   SmallVector<EVT, 4> ValueVTs;
3584   SmallVector<uint64_t, 4> Offsets;
3585   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
3586   unsigned NumValues = ValueVTs.size();
3587   if (NumValues == 0)
3588     return;
3589 
3590   SDValue Root;
3591   bool ConstantMemory = false;
3592   if (isVolatile || NumValues > MaxParallelChains)
3593     // Serialize volatile loads with other side effects.
3594     Root = getRoot();
3595   else if (AA && AA->pointsToConstantMemory(MemoryLocation(
3596                SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) {
3597     // Do not serialize (non-volatile) loads of constant memory with anything.
3598     Root = DAG.getEntryNode();
3599     ConstantMemory = true;
3600   } else {
3601     // Do not serialize non-volatile loads against each other.
3602     Root = DAG.getRoot();
3603   }
3604 
3605   SDLoc dl = getCurSDLoc();
3606 
3607   if (isVolatile)
3608     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
3609 
3610   // An aggregate load cannot wrap around the address space, so offsets to its
3611   // parts don't wrap either.
3612   SDNodeFlags Flags;
3613   Flags.setNoUnsignedWrap(true);
3614 
3615   SmallVector<SDValue, 4> Values(NumValues);
3616   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3617   EVT PtrVT = Ptr.getValueType();
3618   unsigned ChainI = 0;
3619   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3620     // Serializing loads here may result in excessive register pressure, and
3621     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3622     // could recover a bit by hoisting nodes upward in the chain by recognizing
3623     // they are side-effect free or do not alias. The optimizer should really
3624     // avoid this case by converting large object/array copies to llvm.memcpy
3625     // (MaxParallelChains should always remain as failsafe).
3626     if (ChainI == MaxParallelChains) {
3627       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3628       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3629                                   makeArrayRef(Chains.data(), ChainI));
3630       Root = Chain;
3631       ChainI = 0;
3632     }
3633     SDValue A = DAG.getNode(ISD::ADD, dl,
3634                             PtrVT, Ptr,
3635                             DAG.getConstant(Offsets[i], dl, PtrVT),
3636                             Flags);
3637     auto MMOFlags = MachineMemOperand::MONone;
3638     if (isVolatile)
3639       MMOFlags |= MachineMemOperand::MOVolatile;
3640     if (isNonTemporal)
3641       MMOFlags |= MachineMemOperand::MONonTemporal;
3642     if (isInvariant)
3643       MMOFlags |= MachineMemOperand::MOInvariant;
3644     if (isDereferenceable)
3645       MMOFlags |= MachineMemOperand::MODereferenceable;
3646     MMOFlags |= TLI.getMMOFlags(I);
3647 
3648     SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, A,
3649                             MachinePointerInfo(SV, Offsets[i]), Alignment,
3650                             MMOFlags, AAInfo, Ranges);
3651 
3652     Values[i] = L;
3653     Chains[ChainI] = L.getValue(1);
3654   }
3655 
3656   if (!ConstantMemory) {
3657     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3658                                 makeArrayRef(Chains.data(), ChainI));
3659     if (isVolatile)
3660       DAG.setRoot(Chain);
3661     else
3662       PendingLoads.push_back(Chain);
3663   }
3664 
3665   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
3666                            DAG.getVTList(ValueVTs), Values));
3667 }
3668 
3669 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
3670   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3671          "call visitStoreToSwiftError when backend supports swifterror");
3672 
3673   SmallVector<EVT, 4> ValueVTs;
3674   SmallVector<uint64_t, 4> Offsets;
3675   const Value *SrcV = I.getOperand(0);
3676   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3677                   SrcV->getType(), ValueVTs, &Offsets);
3678   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3679          "expect a single EVT for swifterror");
3680 
3681   SDValue Src = getValue(SrcV);
3682   // Create a virtual register, then update the virtual register.
3683   unsigned VReg; bool CreatedVReg;
3684   std::tie(VReg, CreatedVReg) = FuncInfo.getOrCreateSwiftErrorVRegDefAt(&I);
3685   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
3686   // Chain can be getRoot or getControlRoot.
3687   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
3688                                       SDValue(Src.getNode(), Src.getResNo()));
3689   DAG.setRoot(CopyNode);
3690   if (CreatedVReg)
3691     FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, I.getOperand(1), VReg);
3692 }
3693 
3694 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
3695   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3696          "call visitLoadFromSwiftError when backend supports swifterror");
3697 
3698   assert(!I.isVolatile() &&
3699          I.getMetadata(LLVMContext::MD_nontemporal) == nullptr &&
3700          I.getMetadata(LLVMContext::MD_invariant_load) == nullptr &&
3701          "Support volatile, non temporal, invariant for load_from_swift_error");
3702 
3703   const Value *SV = I.getOperand(0);
3704   Type *Ty = I.getType();
3705   AAMDNodes AAInfo;
3706   I.getAAMetadata(AAInfo);
3707   assert((!AA || !AA->pointsToConstantMemory(MemoryLocation(
3708              SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) &&
3709          "load_from_swift_error should not be constant memory");
3710 
3711   SmallVector<EVT, 4> ValueVTs;
3712   SmallVector<uint64_t, 4> Offsets;
3713   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
3714                   ValueVTs, &Offsets);
3715   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3716          "expect a single EVT for swifterror");
3717 
3718   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
3719   SDValue L = DAG.getCopyFromReg(
3720       getRoot(), getCurSDLoc(),
3721       FuncInfo.getOrCreateSwiftErrorVRegUseAt(&I, FuncInfo.MBB, SV).first,
3722       ValueVTs[0]);
3723 
3724   setValue(&I, L);
3725 }
3726 
3727 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3728   if (I.isAtomic())
3729     return visitAtomicStore(I);
3730 
3731   const Value *SrcV = I.getOperand(0);
3732   const Value *PtrV = I.getOperand(1);
3733 
3734   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3735   if (TLI.supportSwiftError()) {
3736     // Swifterror values can come from either a function parameter with
3737     // swifterror attribute or an alloca with swifterror attribute.
3738     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
3739       if (Arg->hasSwiftErrorAttr())
3740         return visitStoreToSwiftError(I);
3741     }
3742 
3743     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
3744       if (Alloca->isSwiftError())
3745         return visitStoreToSwiftError(I);
3746     }
3747   }
3748 
3749   SmallVector<EVT, 4> ValueVTs;
3750   SmallVector<uint64_t, 4> Offsets;
3751   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3752                   SrcV->getType(), ValueVTs, &Offsets);
3753   unsigned NumValues = ValueVTs.size();
3754   if (NumValues == 0)
3755     return;
3756 
3757   // Get the lowered operands. Note that we do this after
3758   // checking if NumResults is zero, because with zero results
3759   // the operands won't have values in the map.
3760   SDValue Src = getValue(SrcV);
3761   SDValue Ptr = getValue(PtrV);
3762 
3763   SDValue Root = getRoot();
3764   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3765   SDLoc dl = getCurSDLoc();
3766   EVT PtrVT = Ptr.getValueType();
3767   unsigned Alignment = I.getAlignment();
3768   AAMDNodes AAInfo;
3769   I.getAAMetadata(AAInfo);
3770 
3771   auto MMOFlags = MachineMemOperand::MONone;
3772   if (I.isVolatile())
3773     MMOFlags |= MachineMemOperand::MOVolatile;
3774   if (I.getMetadata(LLVMContext::MD_nontemporal) != nullptr)
3775     MMOFlags |= MachineMemOperand::MONonTemporal;
3776   MMOFlags |= TLI.getMMOFlags(I);
3777 
3778   // An aggregate load cannot wrap around the address space, so offsets to its
3779   // parts don't wrap either.
3780   SDNodeFlags Flags;
3781   Flags.setNoUnsignedWrap(true);
3782 
3783   unsigned ChainI = 0;
3784   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3785     // See visitLoad comments.
3786     if (ChainI == MaxParallelChains) {
3787       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3788                                   makeArrayRef(Chains.data(), ChainI));
3789       Root = Chain;
3790       ChainI = 0;
3791     }
3792     SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3793                               DAG.getConstant(Offsets[i], dl, PtrVT), Flags);
3794     SDValue St = DAG.getStore(
3795         Root, dl, SDValue(Src.getNode(), Src.getResNo() + i), Add,
3796         MachinePointerInfo(PtrV, Offsets[i]), Alignment, MMOFlags, AAInfo);
3797     Chains[ChainI] = St;
3798   }
3799 
3800   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3801                                   makeArrayRef(Chains.data(), ChainI));
3802   DAG.setRoot(StoreNode);
3803 }
3804 
3805 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
3806                                            bool IsCompressing) {
3807   SDLoc sdl = getCurSDLoc();
3808 
3809   auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3810                            unsigned& Alignment) {
3811     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
3812     Src0 = I.getArgOperand(0);
3813     Ptr = I.getArgOperand(1);
3814     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
3815     Mask = I.getArgOperand(3);
3816   };
3817   auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3818                            unsigned& Alignment) {
3819     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
3820     Src0 = I.getArgOperand(0);
3821     Ptr = I.getArgOperand(1);
3822     Mask = I.getArgOperand(2);
3823     Alignment = 0;
3824   };
3825 
3826   Value  *PtrOperand, *MaskOperand, *Src0Operand;
3827   unsigned Alignment;
3828   if (IsCompressing)
3829     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3830   else
3831     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3832 
3833   SDValue Ptr = getValue(PtrOperand);
3834   SDValue Src0 = getValue(Src0Operand);
3835   SDValue Mask = getValue(MaskOperand);
3836 
3837   EVT VT = Src0.getValueType();
3838   if (!Alignment)
3839     Alignment = DAG.getEVTAlignment(VT);
3840 
3841   AAMDNodes AAInfo;
3842   I.getAAMetadata(AAInfo);
3843 
3844   MachineMemOperand *MMO =
3845     DAG.getMachineFunction().
3846     getMachineMemOperand(MachinePointerInfo(PtrOperand),
3847                           MachineMemOperand::MOStore,  VT.getStoreSize(),
3848                           Alignment, AAInfo);
3849   SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3850                                          MMO, false /* Truncating */,
3851                                          IsCompressing);
3852   DAG.setRoot(StoreNode);
3853   setValue(&I, StoreNode);
3854 }
3855 
3856 // Get a uniform base for the Gather/Scatter intrinsic.
3857 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
3858 // We try to represent it as a base pointer + vector of indices.
3859 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
3860 // The first operand of the GEP may be a single pointer or a vector of pointers
3861 // Example:
3862 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
3863 //  or
3864 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
3865 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
3866 //
3867 // When the first GEP operand is a single pointer - it is the uniform base we
3868 // are looking for. If first operand of the GEP is a splat vector - we
3869 // extract the splat value and use it as a uniform base.
3870 // In all other cases the function returns 'false'.
3871 static bool getUniformBase(const Value* &Ptr, SDValue& Base, SDValue& Index,
3872                            SelectionDAGBuilder* SDB) {
3873   SelectionDAG& DAG = SDB->DAG;
3874   LLVMContext &Context = *DAG.getContext();
3875 
3876   assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3877   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
3878   if (!GEP)
3879     return false;
3880 
3881   const Value *GEPPtr = GEP->getPointerOperand();
3882   if (!GEPPtr->getType()->isVectorTy())
3883     Ptr = GEPPtr;
3884   else if (!(Ptr = getSplatValue(GEPPtr)))
3885     return false;
3886 
3887   unsigned FinalIndex = GEP->getNumOperands() - 1;
3888   Value *IndexVal = GEP->getOperand(FinalIndex);
3889 
3890   // Ensure all the other indices are 0.
3891   for (unsigned i = 1; i < FinalIndex; ++i) {
3892     auto *C = dyn_cast<ConstantInt>(GEP->getOperand(i));
3893     if (!C || !C->isZero())
3894       return false;
3895   }
3896 
3897   // The operands of the GEP may be defined in another basic block.
3898   // In this case we'll not find nodes for the operands.
3899   if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal))
3900     return false;
3901 
3902   Base = SDB->getValue(Ptr);
3903   Index = SDB->getValue(IndexVal);
3904 
3905   if (!Index.getValueType().isVector()) {
3906     unsigned GEPWidth = GEP->getType()->getVectorNumElements();
3907     EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth);
3908     Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index);
3909   }
3910   return true;
3911 }
3912 
3913 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3914   SDLoc sdl = getCurSDLoc();
3915 
3916   // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3917   const Value *Ptr = I.getArgOperand(1);
3918   SDValue Src0 = getValue(I.getArgOperand(0));
3919   SDValue Mask = getValue(I.getArgOperand(3));
3920   EVT VT = Src0.getValueType();
3921   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3922   if (!Alignment)
3923     Alignment = DAG.getEVTAlignment(VT);
3924   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3925 
3926   AAMDNodes AAInfo;
3927   I.getAAMetadata(AAInfo);
3928 
3929   SDValue Base;
3930   SDValue Index;
3931   const Value *BasePtr = Ptr;
3932   bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3933 
3934   const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
3935   MachineMemOperand *MMO = DAG.getMachineFunction().
3936     getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3937                          MachineMemOperand::MOStore,  VT.getStoreSize(),
3938                          Alignment, AAInfo);
3939   if (!UniformBase) {
3940     Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
3941     Index = getValue(Ptr);
3942   }
3943   SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
3944   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3945                                          Ops, MMO);
3946   DAG.setRoot(Scatter);
3947   setValue(&I, Scatter);
3948 }
3949 
3950 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
3951   SDLoc sdl = getCurSDLoc();
3952 
3953   auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3954                            unsigned& Alignment) {
3955     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
3956     Ptr = I.getArgOperand(0);
3957     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
3958     Mask = I.getArgOperand(2);
3959     Src0 = I.getArgOperand(3);
3960   };
3961   auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3962                            unsigned& Alignment) {
3963     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
3964     Ptr = I.getArgOperand(0);
3965     Alignment = 0;
3966     Mask = I.getArgOperand(1);
3967     Src0 = I.getArgOperand(2);
3968   };
3969 
3970   Value  *PtrOperand, *MaskOperand, *Src0Operand;
3971   unsigned Alignment;
3972   if (IsExpanding)
3973     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3974   else
3975     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3976 
3977   SDValue Ptr = getValue(PtrOperand);
3978   SDValue Src0 = getValue(Src0Operand);
3979   SDValue Mask = getValue(MaskOperand);
3980 
3981   EVT VT = Src0.getValueType();
3982   if (!Alignment)
3983     Alignment = DAG.getEVTAlignment(VT);
3984 
3985   AAMDNodes AAInfo;
3986   I.getAAMetadata(AAInfo);
3987   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3988 
3989   // Do not serialize masked loads of constant memory with anything.
3990   bool AddToChain = !AA || !AA->pointsToConstantMemory(MemoryLocation(
3991       PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), AAInfo));
3992   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
3993 
3994   MachineMemOperand *MMO =
3995     DAG.getMachineFunction().
3996     getMachineMemOperand(MachinePointerInfo(PtrOperand),
3997                           MachineMemOperand::MOLoad,  VT.getStoreSize(),
3998                           Alignment, AAInfo, Ranges);
3999 
4000   SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
4001                                    ISD::NON_EXTLOAD, IsExpanding);
4002   if (AddToChain) {
4003     SDValue OutChain = Load.getValue(1);
4004     DAG.setRoot(OutChain);
4005   }
4006   setValue(&I, Load);
4007 }
4008 
4009 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4010   SDLoc sdl = getCurSDLoc();
4011 
4012   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4013   const Value *Ptr = I.getArgOperand(0);
4014   SDValue Src0 = getValue(I.getArgOperand(3));
4015   SDValue Mask = getValue(I.getArgOperand(2));
4016 
4017   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4018   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4019   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
4020   if (!Alignment)
4021     Alignment = DAG.getEVTAlignment(VT);
4022 
4023   AAMDNodes AAInfo;
4024   I.getAAMetadata(AAInfo);
4025   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4026 
4027   SDValue Root = DAG.getRoot();
4028   SDValue Base;
4029   SDValue Index;
4030   const Value *BasePtr = Ptr;
4031   bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
4032   bool ConstantMemory = false;
4033   if (UniformBase &&
4034       AA && AA->pointsToConstantMemory(MemoryLocation(
4035           BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()),
4036           AAInfo))) {
4037     // Do not serialize (non-volatile) loads of constant memory with anything.
4038     Root = DAG.getEntryNode();
4039     ConstantMemory = true;
4040   }
4041 
4042   MachineMemOperand *MMO =
4043     DAG.getMachineFunction().
4044     getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
4045                          MachineMemOperand::MOLoad,  VT.getStoreSize(),
4046                          Alignment, AAInfo, Ranges);
4047 
4048   if (!UniformBase) {
4049     Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4050     Index = getValue(Ptr);
4051   }
4052   SDValue Ops[] = { Root, Src0, Mask, Base, Index };
4053   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4054                                        Ops, MMO);
4055 
4056   SDValue OutChain = Gather.getValue(1);
4057   if (!ConstantMemory)
4058     PendingLoads.push_back(OutChain);
4059   setValue(&I, Gather);
4060 }
4061 
4062 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4063   SDLoc dl = getCurSDLoc();
4064   AtomicOrdering SuccessOrder = I.getSuccessOrdering();
4065   AtomicOrdering FailureOrder = I.getFailureOrdering();
4066   SyncScope::ID SSID = I.getSyncScopeID();
4067 
4068   SDValue InChain = getRoot();
4069 
4070   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4071   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4072   SDValue L = DAG.getAtomicCmpSwap(
4073       ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
4074       getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
4075       getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
4076       /*Alignment=*/ 0, SuccessOrder, FailureOrder, SSID);
4077 
4078   SDValue OutChain = L.getValue(2);
4079 
4080   setValue(&I, L);
4081   DAG.setRoot(OutChain);
4082 }
4083 
4084 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4085   SDLoc dl = getCurSDLoc();
4086   ISD::NodeType NT;
4087   switch (I.getOperation()) {
4088   default: llvm_unreachable("Unknown atomicrmw operation");
4089   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4090   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4091   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4092   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4093   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4094   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4095   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4096   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4097   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4098   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4099   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4100   }
4101   AtomicOrdering Order = I.getOrdering();
4102   SyncScope::ID SSID = I.getSyncScopeID();
4103 
4104   SDValue InChain = getRoot();
4105 
4106   SDValue L =
4107     DAG.getAtomic(NT, dl,
4108                   getValue(I.getValOperand()).getSimpleValueType(),
4109                   InChain,
4110                   getValue(I.getPointerOperand()),
4111                   getValue(I.getValOperand()),
4112                   I.getPointerOperand(),
4113                   /* Alignment=*/ 0, Order, SSID);
4114 
4115   SDValue OutChain = L.getValue(1);
4116 
4117   setValue(&I, L);
4118   DAG.setRoot(OutChain);
4119 }
4120 
4121 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4122   SDLoc dl = getCurSDLoc();
4123   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4124   SDValue Ops[3];
4125   Ops[0] = getRoot();
4126   Ops[1] = DAG.getConstant((unsigned)I.getOrdering(), dl,
4127                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4128   Ops[2] = DAG.getConstant(I.getSyncScopeID(), dl,
4129                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4130   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4131 }
4132 
4133 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4134   SDLoc dl = getCurSDLoc();
4135   AtomicOrdering Order = I.getOrdering();
4136   SyncScope::ID SSID = I.getSyncScopeID();
4137 
4138   SDValue InChain = getRoot();
4139 
4140   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4141   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4142 
4143   if (I.getAlignment() < VT.getSizeInBits() / 8)
4144     report_fatal_error("Cannot generate unaligned atomic load");
4145 
4146   MachineMemOperand *MMO =
4147       DAG.getMachineFunction().
4148       getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
4149                            MachineMemOperand::MOVolatile |
4150                            MachineMemOperand::MOLoad,
4151                            VT.getStoreSize(),
4152                            I.getAlignment() ? I.getAlignment() :
4153                                               DAG.getEVTAlignment(VT),
4154                            AAMDNodes(), nullptr, SSID, Order);
4155 
4156   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4157   SDValue L =
4158       DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
4159                     getValue(I.getPointerOperand()), MMO);
4160 
4161   SDValue OutChain = L.getValue(1);
4162 
4163   setValue(&I, L);
4164   DAG.setRoot(OutChain);
4165 }
4166 
4167 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4168   SDLoc dl = getCurSDLoc();
4169 
4170   AtomicOrdering Order = I.getOrdering();
4171   SyncScope::ID SSID = I.getSyncScopeID();
4172 
4173   SDValue InChain = getRoot();
4174 
4175   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4176   EVT VT =
4177       TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4178 
4179   if (I.getAlignment() < VT.getSizeInBits() / 8)
4180     report_fatal_error("Cannot generate unaligned atomic store");
4181 
4182   SDValue OutChain =
4183     DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
4184                   InChain,
4185                   getValue(I.getPointerOperand()),
4186                   getValue(I.getValueOperand()),
4187                   I.getPointerOperand(), I.getAlignment(),
4188                   Order, SSID);
4189 
4190   DAG.setRoot(OutChain);
4191 }
4192 
4193 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4194 /// node.
4195 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4196                                                unsigned Intrinsic) {
4197   // Ignore the callsite's attributes. A specific call site may be marked with
4198   // readnone, but the lowering code will expect the chain based on the
4199   // definition.
4200   const Function *F = I.getCalledFunction();
4201   bool HasChain = !F->doesNotAccessMemory();
4202   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4203 
4204   // Build the operand list.
4205   SmallVector<SDValue, 8> Ops;
4206   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4207     if (OnlyLoad) {
4208       // We don't need to serialize loads against other loads.
4209       Ops.push_back(DAG.getRoot());
4210     } else {
4211       Ops.push_back(getRoot());
4212     }
4213   }
4214 
4215   // Info is set by getTgtMemInstrinsic
4216   TargetLowering::IntrinsicInfo Info;
4217   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4218   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
4219 
4220   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4221   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4222       Info.opc == ISD::INTRINSIC_W_CHAIN)
4223     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4224                                         TLI.getPointerTy(DAG.getDataLayout())));
4225 
4226   // Add all operands of the call to the operand list.
4227   for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
4228     SDValue Op = getValue(I.getArgOperand(i));
4229     Ops.push_back(Op);
4230   }
4231 
4232   SmallVector<EVT, 4> ValueVTs;
4233   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4234 
4235   if (HasChain)
4236     ValueVTs.push_back(MVT::Other);
4237 
4238   SDVTList VTs = DAG.getVTList(ValueVTs);
4239 
4240   // Create the node.
4241   SDValue Result;
4242   if (IsTgtIntrinsic) {
4243     // This is target intrinsic that touches memory
4244     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
4245                                      VTs, Ops, Info.memVT,
4246                                    MachinePointerInfo(Info.ptrVal, Info.offset),
4247                                      Info.align, Info.vol,
4248                                      Info.readMem, Info.writeMem, Info.size);
4249   } else if (!HasChain) {
4250     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4251   } else if (!I.getType()->isVoidTy()) {
4252     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4253   } else {
4254     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4255   }
4256 
4257   if (HasChain) {
4258     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4259     if (OnlyLoad)
4260       PendingLoads.push_back(Chain);
4261     else
4262       DAG.setRoot(Chain);
4263   }
4264 
4265   if (!I.getType()->isVoidTy()) {
4266     if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
4267       EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
4268       Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
4269     } else
4270       Result = lowerRangeToAssertZExt(DAG, I, Result);
4271 
4272     setValue(&I, Result);
4273   }
4274 }
4275 
4276 /// GetSignificand - Get the significand and build it into a floating-point
4277 /// number with exponent of 1:
4278 ///
4279 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4280 ///
4281 /// where Op is the hexadecimal representation of floating point value.
4282 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4283   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4284                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4285   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4286                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4287   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4288 }
4289 
4290 /// GetExponent - Get the exponent:
4291 ///
4292 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4293 ///
4294 /// where Op is the hexadecimal representation of floating point value.
4295 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4296                            const TargetLowering &TLI, const SDLoc &dl) {
4297   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4298                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4299   SDValue t1 = DAG.getNode(
4300       ISD::SRL, dl, MVT::i32, t0,
4301       DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
4302   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4303                            DAG.getConstant(127, dl, MVT::i32));
4304   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4305 }
4306 
4307 /// getF32Constant - Get 32-bit floating point constant.
4308 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4309                               const SDLoc &dl) {
4310   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4311                            MVT::f32);
4312 }
4313 
4314 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4315                                        SelectionDAG &DAG) {
4316   // TODO: What fast-math-flags should be set on the floating-point nodes?
4317 
4318   //   IntegerPartOfX = ((int32_t)(t0);
4319   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4320 
4321   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4322   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4323   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4324 
4325   //   IntegerPartOfX <<= 23;
4326   IntegerPartOfX = DAG.getNode(
4327       ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4328       DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
4329                                   DAG.getDataLayout())));
4330 
4331   SDValue TwoToFractionalPartOfX;
4332   if (LimitFloatPrecision <= 6) {
4333     // For floating-point precision of 6:
4334     //
4335     //   TwoToFractionalPartOfX =
4336     //     0.997535578f +
4337     //       (0.735607626f + 0.252464424f * x) * x;
4338     //
4339     // error 0.0144103317, which is 6 bits
4340     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4341                              getF32Constant(DAG, 0x3e814304, dl));
4342     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4343                              getF32Constant(DAG, 0x3f3c50c8, dl));
4344     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4345     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4346                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4347   } else if (LimitFloatPrecision <= 12) {
4348     // For floating-point precision of 12:
4349     //
4350     //   TwoToFractionalPartOfX =
4351     //     0.999892986f +
4352     //       (0.696457318f +
4353     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4354     //
4355     // error 0.000107046256, which is 13 to 14 bits
4356     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4357                              getF32Constant(DAG, 0x3da235e3, dl));
4358     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4359                              getF32Constant(DAG, 0x3e65b8f3, dl));
4360     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4361     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4362                              getF32Constant(DAG, 0x3f324b07, dl));
4363     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4364     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4365                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4366   } else { // LimitFloatPrecision <= 18
4367     // For floating-point precision of 18:
4368     //
4369     //   TwoToFractionalPartOfX =
4370     //     0.999999982f +
4371     //       (0.693148872f +
4372     //         (0.240227044f +
4373     //           (0.554906021e-1f +
4374     //             (0.961591928e-2f +
4375     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4376     // error 2.47208000*10^(-7), which is better than 18 bits
4377     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4378                              getF32Constant(DAG, 0x3924b03e, dl));
4379     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4380                              getF32Constant(DAG, 0x3ab24b87, dl));
4381     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4382     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4383                              getF32Constant(DAG, 0x3c1d8c17, dl));
4384     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4385     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4386                              getF32Constant(DAG, 0x3d634a1d, dl));
4387     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4388     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4389                              getF32Constant(DAG, 0x3e75fe14, dl));
4390     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4391     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4392                               getF32Constant(DAG, 0x3f317234, dl));
4393     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4394     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4395                                          getF32Constant(DAG, 0x3f800000, dl));
4396   }
4397 
4398   // Add the exponent into the result in integer domain.
4399   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4400   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4401                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4402 }
4403 
4404 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
4405 /// limited-precision mode.
4406 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4407                          const TargetLowering &TLI) {
4408   if (Op.getValueType() == MVT::f32 &&
4409       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4410 
4411     // Put the exponent in the right bit position for later addition to the
4412     // final result:
4413     //
4414     //   #define LOG2OFe 1.4426950f
4415     //   t0 = Op * LOG2OFe
4416 
4417     // TODO: What fast-math-flags should be set here?
4418     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
4419                              getF32Constant(DAG, 0x3fb8aa3b, dl));
4420     return getLimitedPrecisionExp2(t0, dl, DAG);
4421   }
4422 
4423   // No special expansion.
4424   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
4425 }
4426 
4427 /// expandLog - Lower a log intrinsic. Handles the special sequences for
4428 /// limited-precision mode.
4429 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4430                          const TargetLowering &TLI) {
4431   // TODO: What fast-math-flags should be set on the floating-point nodes?
4432 
4433   if (Op.getValueType() == MVT::f32 &&
4434       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4435     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4436 
4437     // Scale the exponent by log(2) [0.69314718f].
4438     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4439     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4440                                         getF32Constant(DAG, 0x3f317218, dl));
4441 
4442     // Get the significand and build it into a floating-point number with
4443     // exponent of 1.
4444     SDValue X = GetSignificand(DAG, Op1, dl);
4445 
4446     SDValue LogOfMantissa;
4447     if (LimitFloatPrecision <= 6) {
4448       // For floating-point precision of 6:
4449       //
4450       //   LogofMantissa =
4451       //     -1.1609546f +
4452       //       (1.4034025f - 0.23903021f * x) * x;
4453       //
4454       // error 0.0034276066, which is better than 8 bits
4455       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4456                                getF32Constant(DAG, 0xbe74c456, dl));
4457       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4458                                getF32Constant(DAG, 0x3fb3a2b1, dl));
4459       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4460       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4461                                   getF32Constant(DAG, 0x3f949a29, dl));
4462     } else if (LimitFloatPrecision <= 12) {
4463       // For floating-point precision of 12:
4464       //
4465       //   LogOfMantissa =
4466       //     -1.7417939f +
4467       //       (2.8212026f +
4468       //         (-1.4699568f +
4469       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4470       //
4471       // error 0.000061011436, which is 14 bits
4472       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4473                                getF32Constant(DAG, 0xbd67b6d6, dl));
4474       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4475                                getF32Constant(DAG, 0x3ee4f4b8, dl));
4476       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4477       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4478                                getF32Constant(DAG, 0x3fbc278b, dl));
4479       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4480       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4481                                getF32Constant(DAG, 0x40348e95, dl));
4482       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4483       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4484                                   getF32Constant(DAG, 0x3fdef31a, dl));
4485     } else { // LimitFloatPrecision <= 18
4486       // For floating-point precision of 18:
4487       //
4488       //   LogOfMantissa =
4489       //     -2.1072184f +
4490       //       (4.2372794f +
4491       //         (-3.7029485f +
4492       //           (2.2781945f +
4493       //             (-0.87823314f +
4494       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4495       //
4496       // error 0.0000023660568, which is better than 18 bits
4497       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4498                                getF32Constant(DAG, 0xbc91e5ac, dl));
4499       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4500                                getF32Constant(DAG, 0x3e4350aa, dl));
4501       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4502       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4503                                getF32Constant(DAG, 0x3f60d3e3, dl));
4504       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4505       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4506                                getF32Constant(DAG, 0x4011cdf0, dl));
4507       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4508       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4509                                getF32Constant(DAG, 0x406cfd1c, dl));
4510       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4511       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4512                                getF32Constant(DAG, 0x408797cb, dl));
4513       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4514       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4515                                   getF32Constant(DAG, 0x4006dcab, dl));
4516     }
4517 
4518     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
4519   }
4520 
4521   // No special expansion.
4522   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
4523 }
4524 
4525 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
4526 /// limited-precision mode.
4527 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4528                           const TargetLowering &TLI) {
4529   // TODO: What fast-math-flags should be set on the floating-point nodes?
4530 
4531   if (Op.getValueType() == MVT::f32 &&
4532       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4533     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4534 
4535     // Get the exponent.
4536     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
4537 
4538     // Get the significand and build it into a floating-point number with
4539     // exponent of 1.
4540     SDValue X = GetSignificand(DAG, Op1, dl);
4541 
4542     // Different possible minimax approximations of significand in
4543     // floating-point for various degrees of accuracy over [1,2].
4544     SDValue Log2ofMantissa;
4545     if (LimitFloatPrecision <= 6) {
4546       // For floating-point precision of 6:
4547       //
4548       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4549       //
4550       // error 0.0049451742, which is more than 7 bits
4551       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4552                                getF32Constant(DAG, 0xbeb08fe0, dl));
4553       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4554                                getF32Constant(DAG, 0x40019463, dl));
4555       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4556       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4557                                    getF32Constant(DAG, 0x3fd6633d, dl));
4558     } else if (LimitFloatPrecision <= 12) {
4559       // For floating-point precision of 12:
4560       //
4561       //   Log2ofMantissa =
4562       //     -2.51285454f +
4563       //       (4.07009056f +
4564       //         (-2.12067489f +
4565       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
4566       //
4567       // error 0.0000876136000, which is better than 13 bits
4568       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4569                                getF32Constant(DAG, 0xbda7262e, dl));
4570       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4571                                getF32Constant(DAG, 0x3f25280b, dl));
4572       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4573       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4574                                getF32Constant(DAG, 0x4007b923, dl));
4575       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4576       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4577                                getF32Constant(DAG, 0x40823e2f, dl));
4578       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4579       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4580                                    getF32Constant(DAG, 0x4020d29c, dl));
4581     } else { // LimitFloatPrecision <= 18
4582       // For floating-point precision of 18:
4583       //
4584       //   Log2ofMantissa =
4585       //     -3.0400495f +
4586       //       (6.1129976f +
4587       //         (-5.3420409f +
4588       //           (3.2865683f +
4589       //             (-1.2669343f +
4590       //               (0.27515199f -
4591       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4592       //
4593       // error 0.0000018516, which is better than 18 bits
4594       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4595                                getF32Constant(DAG, 0xbcd2769e, dl));
4596       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4597                                getF32Constant(DAG, 0x3e8ce0b9, dl));
4598       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4599       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4600                                getF32Constant(DAG, 0x3fa22ae7, dl));
4601       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4602       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4603                                getF32Constant(DAG, 0x40525723, dl));
4604       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4605       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4606                                getF32Constant(DAG, 0x40aaf200, dl));
4607       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4608       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4609                                getF32Constant(DAG, 0x40c39dad, dl));
4610       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4611       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4612                                    getF32Constant(DAG, 0x4042902c, dl));
4613     }
4614 
4615     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
4616   }
4617 
4618   // No special expansion.
4619   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
4620 }
4621 
4622 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
4623 /// limited-precision mode.
4624 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4625                            const TargetLowering &TLI) {
4626   // TODO: What fast-math-flags should be set on the floating-point nodes?
4627 
4628   if (Op.getValueType() == MVT::f32 &&
4629       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4630     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4631 
4632     // Scale the exponent by log10(2) [0.30102999f].
4633     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4634     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4635                                         getF32Constant(DAG, 0x3e9a209a, dl));
4636 
4637     // Get the significand and build it into a floating-point number with
4638     // exponent of 1.
4639     SDValue X = GetSignificand(DAG, Op1, dl);
4640 
4641     SDValue Log10ofMantissa;
4642     if (LimitFloatPrecision <= 6) {
4643       // For floating-point precision of 6:
4644       //
4645       //   Log10ofMantissa =
4646       //     -0.50419619f +
4647       //       (0.60948995f - 0.10380950f * x) * x;
4648       //
4649       // error 0.0014886165, which is 6 bits
4650       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4651                                getF32Constant(DAG, 0xbdd49a13, dl));
4652       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4653                                getF32Constant(DAG, 0x3f1c0789, dl));
4654       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4655       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4656                                     getF32Constant(DAG, 0x3f011300, dl));
4657     } else if (LimitFloatPrecision <= 12) {
4658       // For floating-point precision of 12:
4659       //
4660       //   Log10ofMantissa =
4661       //     -0.64831180f +
4662       //       (0.91751397f +
4663       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4664       //
4665       // error 0.00019228036, which is better than 12 bits
4666       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4667                                getF32Constant(DAG, 0x3d431f31, dl));
4668       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4669                                getF32Constant(DAG, 0x3ea21fb2, dl));
4670       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4671       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4672                                getF32Constant(DAG, 0x3f6ae232, dl));
4673       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4674       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4675                                     getF32Constant(DAG, 0x3f25f7c3, dl));
4676     } else { // LimitFloatPrecision <= 18
4677       // For floating-point precision of 18:
4678       //
4679       //   Log10ofMantissa =
4680       //     -0.84299375f +
4681       //       (1.5327582f +
4682       //         (-1.0688956f +
4683       //           (0.49102474f +
4684       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4685       //
4686       // error 0.0000037995730, which is better than 18 bits
4687       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4688                                getF32Constant(DAG, 0x3c5d51ce, dl));
4689       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4690                                getF32Constant(DAG, 0x3e00685a, dl));
4691       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4692       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4693                                getF32Constant(DAG, 0x3efb6798, dl));
4694       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4695       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4696                                getF32Constant(DAG, 0x3f88d192, dl));
4697       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4698       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4699                                getF32Constant(DAG, 0x3fc4316c, dl));
4700       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4701       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4702                                     getF32Constant(DAG, 0x3f57ce70, dl));
4703     }
4704 
4705     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
4706   }
4707 
4708   // No special expansion.
4709   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
4710 }
4711 
4712 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4713 /// limited-precision mode.
4714 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4715                           const TargetLowering &TLI) {
4716   if (Op.getValueType() == MVT::f32 &&
4717       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4718     return getLimitedPrecisionExp2(Op, dl, DAG);
4719 
4720   // No special expansion.
4721   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
4722 }
4723 
4724 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
4725 /// limited-precision mode with x == 10.0f.
4726 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
4727                          SelectionDAG &DAG, const TargetLowering &TLI) {
4728   bool IsExp10 = false;
4729   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
4730       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4731     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4732       APFloat Ten(10.0f);
4733       IsExp10 = LHSC->isExactlyValue(Ten);
4734     }
4735   }
4736 
4737   // TODO: What fast-math-flags should be set on the FMUL node?
4738   if (IsExp10) {
4739     // Put the exponent in the right bit position for later addition to the
4740     // final result:
4741     //
4742     //   #define LOG2OF10 3.3219281f
4743     //   t0 = Op * LOG2OF10;
4744     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
4745                              getF32Constant(DAG, 0x40549a78, dl));
4746     return getLimitedPrecisionExp2(t0, dl, DAG);
4747   }
4748 
4749   // No special expansion.
4750   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
4751 }
4752 
4753 /// ExpandPowI - Expand a llvm.powi intrinsic.
4754 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
4755                           SelectionDAG &DAG) {
4756   // If RHS is a constant, we can expand this out to a multiplication tree,
4757   // otherwise we end up lowering to a call to __powidf2 (for example).  When
4758   // optimizing for size, we only want to do this if the expansion would produce
4759   // a small number of multiplies, otherwise we do the full expansion.
4760   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4761     // Get the exponent as a positive value.
4762     unsigned Val = RHSC->getSExtValue();
4763     if ((int)Val < 0) Val = -Val;
4764 
4765     // powi(x, 0) -> 1.0
4766     if (Val == 0)
4767       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
4768 
4769     const Function *F = DAG.getMachineFunction().getFunction();
4770     if (!F->optForSize() ||
4771         // If optimizing for size, don't insert too many multiplies.
4772         // This inserts up to 5 multiplies.
4773         countPopulation(Val) + Log2_32(Val) < 7) {
4774       // We use the simple binary decomposition method to generate the multiply
4775       // sequence.  There are more optimal ways to do this (for example,
4776       // powi(x,15) generates one more multiply than it should), but this has
4777       // the benefit of being both really simple and much better than a libcall.
4778       SDValue Res;  // Logically starts equal to 1.0
4779       SDValue CurSquare = LHS;
4780       // TODO: Intrinsics should have fast-math-flags that propagate to these
4781       // nodes.
4782       while (Val) {
4783         if (Val & 1) {
4784           if (Res.getNode())
4785             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4786           else
4787             Res = CurSquare;  // 1.0*CurSquare.
4788         }
4789 
4790         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4791                                 CurSquare, CurSquare);
4792         Val >>= 1;
4793       }
4794 
4795       // If the original was negative, invert the result, producing 1/(x*x*x).
4796       if (RHSC->getSExtValue() < 0)
4797         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4798                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
4799       return Res;
4800     }
4801   }
4802 
4803   // Otherwise, expand to a libcall.
4804   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4805 }
4806 
4807 // getUnderlyingArgReg - Find underlying register used for a truncated or
4808 // bitcasted argument.
4809 static unsigned getUnderlyingArgReg(const SDValue &N) {
4810   switch (N.getOpcode()) {
4811   case ISD::CopyFromReg:
4812     return cast<RegisterSDNode>(N.getOperand(1))->getReg();
4813   case ISD::BITCAST:
4814   case ISD::AssertZext:
4815   case ISD::AssertSext:
4816   case ISD::TRUNCATE:
4817     return getUnderlyingArgReg(N.getOperand(0));
4818   default:
4819     return 0;
4820   }
4821 }
4822 
4823 /// If the DbgValueInst is a dbg_value of a function argument, create the
4824 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
4825 /// instruction selection, they will be inserted to the entry BB.
4826 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
4827     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4828     DILocation *DL, bool IsDbgDeclare, const SDValue &N) {
4829   const Argument *Arg = dyn_cast<Argument>(V);
4830   if (!Arg)
4831     return false;
4832 
4833   MachineFunction &MF = DAG.getMachineFunction();
4834   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4835 
4836   bool IsIndirect = false;
4837   Optional<MachineOperand> Op;
4838   // Some arguments' frame index is recorded during argument lowering.
4839   int FI = FuncInfo.getArgumentFrameIndex(Arg);
4840   if (FI != std::numeric_limits<int>::max())
4841     Op = MachineOperand::CreateFI(FI);
4842 
4843   if (!Op && N.getNode()) {
4844     unsigned Reg = getUnderlyingArgReg(N);
4845     if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
4846       MachineRegisterInfo &RegInfo = MF.getRegInfo();
4847       unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4848       if (PR)
4849         Reg = PR;
4850     }
4851     if (Reg) {
4852       Op = MachineOperand::CreateReg(Reg, false);
4853       IsIndirect = IsDbgDeclare;
4854     }
4855   }
4856 
4857   if (!Op) {
4858     // Check if ValueMap has reg number.
4859     DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
4860     if (VMI != FuncInfo.ValueMap.end()) {
4861       const auto &TLI = DAG.getTargetLoweringInfo();
4862       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
4863                        V->getType(), isABIRegCopy(V));
4864       unsigned NumRegs =
4865           std::accumulate(RFV.RegCount.begin(), RFV.RegCount.end(), 0);
4866       if (NumRegs > 1) {
4867         unsigned I = 0;
4868         unsigned Offset = 0;
4869         auto RegisterVT = RFV.RegVTs.begin();
4870         for (auto RegCount : RFV.RegCount) {
4871           unsigned RegisterSize = (RegisterVT++)->getSizeInBits();
4872           for (unsigned E = I + RegCount; I != E; ++I) {
4873             // The vregs are guaranteed to be allocated in sequence.
4874             Op = MachineOperand::CreateReg(VMI->second + I, false);
4875             auto FragmentExpr = DIExpression::createFragmentExpression(
4876                 Expr, Offset, RegisterSize);
4877             if (!FragmentExpr)
4878               continue;
4879             FuncInfo.ArgDbgValues.push_back(
4880                 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare,
4881                         Op->getReg(), Variable, *FragmentExpr));
4882             Offset += RegisterSize;
4883           }
4884         }
4885         return true;
4886       }
4887       Op = MachineOperand::CreateReg(VMI->second, false);
4888       IsIndirect = IsDbgDeclare;
4889     }
4890   }
4891 
4892   if (!Op && N.getNode())
4893     // Check if frame index is available.
4894     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4895       if (FrameIndexSDNode *FINode =
4896           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4897         Op = MachineOperand::CreateFI(FINode->getIndex());
4898 
4899   if (!Op)
4900     return false;
4901 
4902   assert(Variable->isValidLocationForIntrinsic(DL) &&
4903          "Expected inlined-at fields to agree");
4904   if (Op->isReg())
4905     FuncInfo.ArgDbgValues.push_back(
4906         BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4907                 Op->getReg(), Variable, Expr));
4908   else
4909     FuncInfo.ArgDbgValues.push_back(
4910         BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
4911             .add(*Op)
4912             .addImm(0)
4913             .addMetadata(Variable)
4914             .addMetadata(Expr));
4915 
4916   return true;
4917 }
4918 
4919 /// Return the appropriate SDDbgValue based on N.
4920 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
4921                                              DILocalVariable *Variable,
4922                                              DIExpression *Expr,
4923                                              const DebugLoc &dl,
4924                                              unsigned DbgSDNodeOrder) {
4925   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
4926     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
4927     // stack slot locations as such instead of as indirectly addressed
4928     // locations.
4929     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), dl,
4930                                      DbgSDNodeOrder);
4931   }
4932   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), false, dl,
4933                          DbgSDNodeOrder);
4934 }
4935 
4936 // VisualStudio defines setjmp as _setjmp
4937 #if defined(_MSC_VER) && defined(setjmp) && \
4938                          !defined(setjmp_undefined_for_msvc)
4939 #  pragma push_macro("setjmp")
4940 #  undef setjmp
4941 #  define setjmp_undefined_for_msvc
4942 #endif
4943 
4944 /// Lower the call to the specified intrinsic function. If we want to emit this
4945 /// as a call to a named external function, return the name. Otherwise, lower it
4946 /// and return null.
4947 const char *
4948 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
4949   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4950   SDLoc sdl = getCurSDLoc();
4951   DebugLoc dl = getCurDebugLoc();
4952   SDValue Res;
4953 
4954   switch (Intrinsic) {
4955   default:
4956     // By default, turn this into a target intrinsic node.
4957     visitTargetIntrinsic(I, Intrinsic);
4958     return nullptr;
4959   case Intrinsic::vastart:  visitVAStart(I); return nullptr;
4960   case Intrinsic::vaend:    visitVAEnd(I); return nullptr;
4961   case Intrinsic::vacopy:   visitVACopy(I); return nullptr;
4962   case Intrinsic::returnaddress:
4963     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4964                              TLI.getPointerTy(DAG.getDataLayout()),
4965                              getValue(I.getArgOperand(0))));
4966     return nullptr;
4967   case Intrinsic::addressofreturnaddress:
4968     setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
4969                              TLI.getPointerTy(DAG.getDataLayout())));
4970     return nullptr;
4971   case Intrinsic::frameaddress:
4972     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4973                              TLI.getPointerTy(DAG.getDataLayout()),
4974                              getValue(I.getArgOperand(0))));
4975     return nullptr;
4976   case Intrinsic::read_register: {
4977     Value *Reg = I.getArgOperand(0);
4978     SDValue Chain = getRoot();
4979     SDValue RegName =
4980         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
4981     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4982     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4983       DAG.getVTList(VT, MVT::Other), Chain, RegName);
4984     setValue(&I, Res);
4985     DAG.setRoot(Res.getValue(1));
4986     return nullptr;
4987   }
4988   case Intrinsic::write_register: {
4989     Value *Reg = I.getArgOperand(0);
4990     Value *RegValue = I.getArgOperand(1);
4991     SDValue Chain = getRoot();
4992     SDValue RegName =
4993         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
4994     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4995                             RegName, getValue(RegValue)));
4996     return nullptr;
4997   }
4998   case Intrinsic::setjmp:
4999     return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
5000   case Intrinsic::longjmp:
5001     return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
5002   case Intrinsic::memcpy: {
5003     SDValue Op1 = getValue(I.getArgOperand(0));
5004     SDValue Op2 = getValue(I.getArgOperand(1));
5005     SDValue Op3 = getValue(I.getArgOperand(2));
5006     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5007     if (!Align)
5008       Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5009     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5010     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5011     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5012                                false, isTC,
5013                                MachinePointerInfo(I.getArgOperand(0)),
5014                                MachinePointerInfo(I.getArgOperand(1)));
5015     updateDAGForMaybeTailCall(MC);
5016     return nullptr;
5017   }
5018   case Intrinsic::memset: {
5019     SDValue Op1 = getValue(I.getArgOperand(0));
5020     SDValue Op2 = getValue(I.getArgOperand(1));
5021     SDValue Op3 = getValue(I.getArgOperand(2));
5022     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5023     if (!Align)
5024       Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
5025     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5026     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5027     SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5028                                isTC, MachinePointerInfo(I.getArgOperand(0)));
5029     updateDAGForMaybeTailCall(MS);
5030     return nullptr;
5031   }
5032   case Intrinsic::memmove: {
5033     SDValue Op1 = getValue(I.getArgOperand(0));
5034     SDValue Op2 = getValue(I.getArgOperand(1));
5035     SDValue Op3 = getValue(I.getArgOperand(2));
5036     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5037     if (!Align)
5038       Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
5039     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5040     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5041     SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5042                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5043                                 MachinePointerInfo(I.getArgOperand(1)));
5044     updateDAGForMaybeTailCall(MM);
5045     return nullptr;
5046   }
5047   case Intrinsic::memcpy_element_unordered_atomic: {
5048     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5049     SDValue Dst = getValue(MI.getRawDest());
5050     SDValue Src = getValue(MI.getRawSource());
5051     SDValue Length = getValue(MI.getLength());
5052 
5053     // Emit a library call.
5054     TargetLowering::ArgListTy Args;
5055     TargetLowering::ArgListEntry Entry;
5056     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5057     Entry.Node = Dst;
5058     Args.push_back(Entry);
5059 
5060     Entry.Node = Src;
5061     Args.push_back(Entry);
5062 
5063     Entry.Ty = MI.getLength()->getType();
5064     Entry.Node = Length;
5065     Args.push_back(Entry);
5066 
5067     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5068     RTLIB::Libcall LibraryCall =
5069         RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5070     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5071       report_fatal_error("Unsupported element size");
5072 
5073     TargetLowering::CallLoweringInfo CLI(DAG);
5074     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5075         TLI.getLibcallCallingConv(LibraryCall),
5076         Type::getVoidTy(*DAG.getContext()),
5077         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5078                               TLI.getPointerTy(DAG.getDataLayout())),
5079         std::move(Args));
5080 
5081     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5082     DAG.setRoot(CallResult.second);
5083     return nullptr;
5084   }
5085   case Intrinsic::memmove_element_unordered_atomic: {
5086     auto &MI = cast<AtomicMemMoveInst>(I);
5087     SDValue Dst = getValue(MI.getRawDest());
5088     SDValue Src = getValue(MI.getRawSource());
5089     SDValue Length = getValue(MI.getLength());
5090 
5091     // Emit a library call.
5092     TargetLowering::ArgListTy Args;
5093     TargetLowering::ArgListEntry Entry;
5094     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5095     Entry.Node = Dst;
5096     Args.push_back(Entry);
5097 
5098     Entry.Node = Src;
5099     Args.push_back(Entry);
5100 
5101     Entry.Ty = MI.getLength()->getType();
5102     Entry.Node = Length;
5103     Args.push_back(Entry);
5104 
5105     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5106     RTLIB::Libcall LibraryCall =
5107         RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5108     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5109       report_fatal_error("Unsupported element size");
5110 
5111     TargetLowering::CallLoweringInfo CLI(DAG);
5112     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5113         TLI.getLibcallCallingConv(LibraryCall),
5114         Type::getVoidTy(*DAG.getContext()),
5115         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5116                               TLI.getPointerTy(DAG.getDataLayout())),
5117         std::move(Args));
5118 
5119     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5120     DAG.setRoot(CallResult.second);
5121     return nullptr;
5122   }
5123   case Intrinsic::memset_element_unordered_atomic: {
5124     auto &MI = cast<AtomicMemSetInst>(I);
5125     SDValue Dst = getValue(MI.getRawDest());
5126     SDValue Val = getValue(MI.getValue());
5127     SDValue Length = getValue(MI.getLength());
5128 
5129     // Emit a library call.
5130     TargetLowering::ArgListTy Args;
5131     TargetLowering::ArgListEntry Entry;
5132     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5133     Entry.Node = Dst;
5134     Args.push_back(Entry);
5135 
5136     Entry.Ty = Type::getInt8Ty(*DAG.getContext());
5137     Entry.Node = Val;
5138     Args.push_back(Entry);
5139 
5140     Entry.Ty = MI.getLength()->getType();
5141     Entry.Node = Length;
5142     Args.push_back(Entry);
5143 
5144     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5145     RTLIB::Libcall LibraryCall =
5146         RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5147     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5148       report_fatal_error("Unsupported element size");
5149 
5150     TargetLowering::CallLoweringInfo CLI(DAG);
5151     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5152         TLI.getLibcallCallingConv(LibraryCall),
5153         Type::getVoidTy(*DAG.getContext()),
5154         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5155                               TLI.getPointerTy(DAG.getDataLayout())),
5156         std::move(Args));
5157 
5158     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5159     DAG.setRoot(CallResult.second);
5160     return nullptr;
5161   }
5162   case Intrinsic::dbg_addr:
5163   case Intrinsic::dbg_declare: {
5164     const DbgInfoIntrinsic &DI = cast<DbgInfoIntrinsic>(I);
5165     DILocalVariable *Variable = DI.getVariable();
5166     DIExpression *Expression = DI.getExpression();
5167     assert(Variable && "Missing variable");
5168 
5169     // Check if address has undef value.
5170     const Value *Address = DI.getVariableLocation();
5171     if (!Address || isa<UndefValue>(Address) ||
5172         (Address->use_empty() && !isa<Argument>(Address))) {
5173       DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5174       return nullptr;
5175     }
5176 
5177     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
5178 
5179     // Check if this variable can be described by a frame index, typically
5180     // either as a static alloca or a byval parameter.
5181     int FI = std::numeric_limits<int>::max();
5182     if (const auto *AI =
5183             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
5184       if (AI->isStaticAlloca()) {
5185         auto I = FuncInfo.StaticAllocaMap.find(AI);
5186         if (I != FuncInfo.StaticAllocaMap.end())
5187           FI = I->second;
5188       }
5189     } else if (const auto *Arg = dyn_cast<Argument>(
5190                    Address->stripInBoundsConstantOffsets())) {
5191       FI = FuncInfo.getArgumentFrameIndex(Arg);
5192     }
5193 
5194     // llvm.dbg.addr is control dependent and always generates indirect
5195     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
5196     // the MachineFunction variable table.
5197     if (FI != std::numeric_limits<int>::max()) {
5198       if (Intrinsic == Intrinsic::dbg_addr)
5199         DAG.AddDbgValue(DAG.getFrameIndexDbgValue(Variable, Expression, FI, dl,
5200                                                   SDNodeOrder),
5201                         getRoot().getNode(), isParameter);
5202       return nullptr;
5203     }
5204 
5205     SDValue &N = NodeMap[Address];
5206     if (!N.getNode() && isa<Argument>(Address))
5207       // Check unused arguments map.
5208       N = UnusedArgNodeMap[Address];
5209     SDDbgValue *SDV;
5210     if (N.getNode()) {
5211       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
5212         Address = BCI->getOperand(0);
5213       // Parameters are handled specially.
5214       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
5215       if (isParameter && FINode) {
5216         // Byval parameter. We have a frame index at this point.
5217         SDV = DAG.getFrameIndexDbgValue(Variable, Expression,
5218                                         FINode->getIndex(), dl, SDNodeOrder);
5219       } else if (isa<Argument>(Address)) {
5220         // Address is an argument, so try to emit its dbg value using
5221         // virtual register info from the FuncInfo.ValueMap.
5222         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N);
5223         return nullptr;
5224       } else {
5225         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
5226                               true, dl, SDNodeOrder);
5227       }
5228       DAG.AddDbgValue(SDV, N.getNode(), isParameter);
5229     } else {
5230       // If Address is an argument then try to emit its dbg value using
5231       // virtual register info from the FuncInfo.ValueMap.
5232       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true,
5233                                     N)) {
5234         DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5235       }
5236     }
5237     return nullptr;
5238   }
5239   case Intrinsic::dbg_value: {
5240     const DbgValueInst &DI = cast<DbgValueInst>(I);
5241     assert(DI.getVariable() && "Missing variable");
5242 
5243     DILocalVariable *Variable = DI.getVariable();
5244     DIExpression *Expression = DI.getExpression();
5245     const Value *V = DI.getValue();
5246     if (!V)
5247       return nullptr;
5248 
5249     SDDbgValue *SDV;
5250     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
5251       SDV = DAG.getConstantDbgValue(Variable, Expression, V, dl, SDNodeOrder);
5252       DAG.AddDbgValue(SDV, nullptr, false);
5253       return nullptr;
5254     }
5255 
5256     // Do not use getValue() in here; we don't want to generate code at
5257     // this point if it hasn't been done yet.
5258     SDValue N = NodeMap[V];
5259     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
5260       N = UnusedArgNodeMap[V];
5261     if (N.getNode()) {
5262       if (EmitFuncArgumentDbgValue(V, Variable, Expression, dl, false, N))
5263         return nullptr;
5264       SDV = getDbgValue(N, Variable, Expression, dl, SDNodeOrder);
5265       DAG.AddDbgValue(SDV, N.getNode(), false);
5266       return nullptr;
5267     }
5268 
5269     if (!V->use_empty() ) {
5270       // Do not call getValue(V) yet, as we don't want to generate code.
5271       // Remember it for later.
5272       DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
5273       DanglingDebugInfoMap[V] = DDI;
5274       return nullptr;
5275     }
5276 
5277     DEBUG(dbgs() << "Dropping debug location info for:\n  " << DI << "\n");
5278     DEBUG(dbgs() << "  Last seen at:\n    " << *V << "\n");
5279     return nullptr;
5280   }
5281 
5282   case Intrinsic::eh_typeid_for: {
5283     // Find the type id for the given typeinfo.
5284     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
5285     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
5286     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
5287     setValue(&I, Res);
5288     return nullptr;
5289   }
5290 
5291   case Intrinsic::eh_return_i32:
5292   case Intrinsic::eh_return_i64:
5293     DAG.getMachineFunction().setCallsEHReturn(true);
5294     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
5295                             MVT::Other,
5296                             getControlRoot(),
5297                             getValue(I.getArgOperand(0)),
5298                             getValue(I.getArgOperand(1))));
5299     return nullptr;
5300   case Intrinsic::eh_unwind_init:
5301     DAG.getMachineFunction().setCallsUnwindInit(true);
5302     return nullptr;
5303   case Intrinsic::eh_dwarf_cfa:
5304     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
5305                              TLI.getPointerTy(DAG.getDataLayout()),
5306                              getValue(I.getArgOperand(0))));
5307     return nullptr;
5308   case Intrinsic::eh_sjlj_callsite: {
5309     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5310     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
5311     assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
5312     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
5313 
5314     MMI.setCurrentCallSite(CI->getZExtValue());
5315     return nullptr;
5316   }
5317   case Intrinsic::eh_sjlj_functioncontext: {
5318     // Get and store the index of the function context.
5319     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
5320     AllocaInst *FnCtx =
5321       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
5322     int FI = FuncInfo.StaticAllocaMap[FnCtx];
5323     MFI.setFunctionContextIndex(FI);
5324     return nullptr;
5325   }
5326   case Intrinsic::eh_sjlj_setjmp: {
5327     SDValue Ops[2];
5328     Ops[0] = getRoot();
5329     Ops[1] = getValue(I.getArgOperand(0));
5330     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
5331                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
5332     setValue(&I, Op.getValue(0));
5333     DAG.setRoot(Op.getValue(1));
5334     return nullptr;
5335   }
5336   case Intrinsic::eh_sjlj_longjmp:
5337     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
5338                             getRoot(), getValue(I.getArgOperand(0))));
5339     return nullptr;
5340   case Intrinsic::eh_sjlj_setup_dispatch:
5341     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
5342                             getRoot()));
5343     return nullptr;
5344   case Intrinsic::masked_gather:
5345     visitMaskedGather(I);
5346     return nullptr;
5347   case Intrinsic::masked_load:
5348     visitMaskedLoad(I);
5349     return nullptr;
5350   case Intrinsic::masked_scatter:
5351     visitMaskedScatter(I);
5352     return nullptr;
5353   case Intrinsic::masked_store:
5354     visitMaskedStore(I);
5355     return nullptr;
5356   case Intrinsic::masked_expandload:
5357     visitMaskedLoad(I, true /* IsExpanding */);
5358     return nullptr;
5359   case Intrinsic::masked_compressstore:
5360     visitMaskedStore(I, true /* IsCompressing */);
5361     return nullptr;
5362   case Intrinsic::x86_mmx_pslli_w:
5363   case Intrinsic::x86_mmx_pslli_d:
5364   case Intrinsic::x86_mmx_pslli_q:
5365   case Intrinsic::x86_mmx_psrli_w:
5366   case Intrinsic::x86_mmx_psrli_d:
5367   case Intrinsic::x86_mmx_psrli_q:
5368   case Intrinsic::x86_mmx_psrai_w:
5369   case Intrinsic::x86_mmx_psrai_d: {
5370     SDValue ShAmt = getValue(I.getArgOperand(1));
5371     if (isa<ConstantSDNode>(ShAmt)) {
5372       visitTargetIntrinsic(I, Intrinsic);
5373       return nullptr;
5374     }
5375     unsigned NewIntrinsic = 0;
5376     EVT ShAmtVT = MVT::v2i32;
5377     switch (Intrinsic) {
5378     case Intrinsic::x86_mmx_pslli_w:
5379       NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5380       break;
5381     case Intrinsic::x86_mmx_pslli_d:
5382       NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5383       break;
5384     case Intrinsic::x86_mmx_pslli_q:
5385       NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5386       break;
5387     case Intrinsic::x86_mmx_psrli_w:
5388       NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5389       break;
5390     case Intrinsic::x86_mmx_psrli_d:
5391       NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5392       break;
5393     case Intrinsic::x86_mmx_psrli_q:
5394       NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5395       break;
5396     case Intrinsic::x86_mmx_psrai_w:
5397       NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5398       break;
5399     case Intrinsic::x86_mmx_psrai_d:
5400       NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5401       break;
5402     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5403     }
5404 
5405     // The vector shift intrinsics with scalars uses 32b shift amounts but
5406     // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5407     // to be zero.
5408     // We must do this early because v2i32 is not a legal type.
5409     SDValue ShOps[2];
5410     ShOps[0] = ShAmt;
5411     ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
5412     ShAmt =  DAG.getBuildVector(ShAmtVT, sdl, ShOps);
5413     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5414     ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5415     Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
5416                        DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
5417                        getValue(I.getArgOperand(0)), ShAmt);
5418     setValue(&I, Res);
5419     return nullptr;
5420   }
5421   case Intrinsic::powi:
5422     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
5423                             getValue(I.getArgOperand(1)), DAG));
5424     return nullptr;
5425   case Intrinsic::log:
5426     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5427     return nullptr;
5428   case Intrinsic::log2:
5429     setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5430     return nullptr;
5431   case Intrinsic::log10:
5432     setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5433     return nullptr;
5434   case Intrinsic::exp:
5435     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5436     return nullptr;
5437   case Intrinsic::exp2:
5438     setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5439     return nullptr;
5440   case Intrinsic::pow:
5441     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
5442                            getValue(I.getArgOperand(1)), DAG, TLI));
5443     return nullptr;
5444   case Intrinsic::sqrt:
5445   case Intrinsic::fabs:
5446   case Intrinsic::sin:
5447   case Intrinsic::cos:
5448   case Intrinsic::floor:
5449   case Intrinsic::ceil:
5450   case Intrinsic::trunc:
5451   case Intrinsic::rint:
5452   case Intrinsic::nearbyint:
5453   case Intrinsic::round:
5454   case Intrinsic::canonicalize: {
5455     unsigned Opcode;
5456     switch (Intrinsic) {
5457     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5458     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
5459     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
5460     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
5461     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
5462     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
5463     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
5464     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
5465     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
5466     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
5467     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
5468     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
5469     }
5470 
5471     setValue(&I, DAG.getNode(Opcode, sdl,
5472                              getValue(I.getArgOperand(0)).getValueType(),
5473                              getValue(I.getArgOperand(0))));
5474     return nullptr;
5475   }
5476   case Intrinsic::minnum: {
5477     auto VT = getValue(I.getArgOperand(0)).getValueType();
5478     unsigned Opc =
5479         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT)
5480             ? ISD::FMINNAN
5481             : ISD::FMINNUM;
5482     setValue(&I, DAG.getNode(Opc, sdl, VT,
5483                              getValue(I.getArgOperand(0)),
5484                              getValue(I.getArgOperand(1))));
5485     return nullptr;
5486   }
5487   case Intrinsic::maxnum: {
5488     auto VT = getValue(I.getArgOperand(0)).getValueType();
5489     unsigned Opc =
5490         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT)
5491             ? ISD::FMAXNAN
5492             : ISD::FMAXNUM;
5493     setValue(&I, DAG.getNode(Opc, sdl, VT,
5494                              getValue(I.getArgOperand(0)),
5495                              getValue(I.getArgOperand(1))));
5496     return nullptr;
5497   }
5498   case Intrinsic::copysign:
5499     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5500                              getValue(I.getArgOperand(0)).getValueType(),
5501                              getValue(I.getArgOperand(0)),
5502                              getValue(I.getArgOperand(1))));
5503     return nullptr;
5504   case Intrinsic::fma:
5505     setValue(&I, DAG.getNode(ISD::FMA, sdl,
5506                              getValue(I.getArgOperand(0)).getValueType(),
5507                              getValue(I.getArgOperand(0)),
5508                              getValue(I.getArgOperand(1)),
5509                              getValue(I.getArgOperand(2))));
5510     return nullptr;
5511   case Intrinsic::experimental_constrained_fadd:
5512   case Intrinsic::experimental_constrained_fsub:
5513   case Intrinsic::experimental_constrained_fmul:
5514   case Intrinsic::experimental_constrained_fdiv:
5515   case Intrinsic::experimental_constrained_frem:
5516   case Intrinsic::experimental_constrained_fma:
5517   case Intrinsic::experimental_constrained_sqrt:
5518   case Intrinsic::experimental_constrained_pow:
5519   case Intrinsic::experimental_constrained_powi:
5520   case Intrinsic::experimental_constrained_sin:
5521   case Intrinsic::experimental_constrained_cos:
5522   case Intrinsic::experimental_constrained_exp:
5523   case Intrinsic::experimental_constrained_exp2:
5524   case Intrinsic::experimental_constrained_log:
5525   case Intrinsic::experimental_constrained_log10:
5526   case Intrinsic::experimental_constrained_log2:
5527   case Intrinsic::experimental_constrained_rint:
5528   case Intrinsic::experimental_constrained_nearbyint:
5529     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
5530     return nullptr;
5531   case Intrinsic::fmuladd: {
5532     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5533     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
5534         TLI.isFMAFasterThanFMulAndFAdd(VT)) {
5535       setValue(&I, DAG.getNode(ISD::FMA, sdl,
5536                                getValue(I.getArgOperand(0)).getValueType(),
5537                                getValue(I.getArgOperand(0)),
5538                                getValue(I.getArgOperand(1)),
5539                                getValue(I.getArgOperand(2))));
5540     } else {
5541       // TODO: Intrinsic calls should have fast-math-flags.
5542       SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
5543                                 getValue(I.getArgOperand(0)).getValueType(),
5544                                 getValue(I.getArgOperand(0)),
5545                                 getValue(I.getArgOperand(1)));
5546       SDValue Add = DAG.getNode(ISD::FADD, sdl,
5547                                 getValue(I.getArgOperand(0)).getValueType(),
5548                                 Mul,
5549                                 getValue(I.getArgOperand(2)));
5550       setValue(&I, Add);
5551     }
5552     return nullptr;
5553   }
5554   case Intrinsic::convert_to_fp16:
5555     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5556                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5557                                          getValue(I.getArgOperand(0)),
5558                                          DAG.getTargetConstant(0, sdl,
5559                                                                MVT::i32))));
5560     return nullptr;
5561   case Intrinsic::convert_from_fp16:
5562     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
5563                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
5564                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5565                                          getValue(I.getArgOperand(0)))));
5566     return nullptr;
5567   case Intrinsic::pcmarker: {
5568     SDValue Tmp = getValue(I.getArgOperand(0));
5569     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
5570     return nullptr;
5571   }
5572   case Intrinsic::readcyclecounter: {
5573     SDValue Op = getRoot();
5574     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
5575                       DAG.getVTList(MVT::i64, MVT::Other), Op);
5576     setValue(&I, Res);
5577     DAG.setRoot(Res.getValue(1));
5578     return nullptr;
5579   }
5580   case Intrinsic::bitreverse:
5581     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
5582                              getValue(I.getArgOperand(0)).getValueType(),
5583                              getValue(I.getArgOperand(0))));
5584     return nullptr;
5585   case Intrinsic::bswap:
5586     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
5587                              getValue(I.getArgOperand(0)).getValueType(),
5588                              getValue(I.getArgOperand(0))));
5589     return nullptr;
5590   case Intrinsic::cttz: {
5591     SDValue Arg = getValue(I.getArgOperand(0));
5592     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5593     EVT Ty = Arg.getValueType();
5594     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5595                              sdl, Ty, Arg));
5596     return nullptr;
5597   }
5598   case Intrinsic::ctlz: {
5599     SDValue Arg = getValue(I.getArgOperand(0));
5600     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5601     EVT Ty = Arg.getValueType();
5602     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5603                              sdl, Ty, Arg));
5604     return nullptr;
5605   }
5606   case Intrinsic::ctpop: {
5607     SDValue Arg = getValue(I.getArgOperand(0));
5608     EVT Ty = Arg.getValueType();
5609     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
5610     return nullptr;
5611   }
5612   case Intrinsic::stacksave: {
5613     SDValue Op = getRoot();
5614     Res = DAG.getNode(
5615         ISD::STACKSAVE, sdl,
5616         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
5617     setValue(&I, Res);
5618     DAG.setRoot(Res.getValue(1));
5619     return nullptr;
5620   }
5621   case Intrinsic::stackrestore:
5622     Res = getValue(I.getArgOperand(0));
5623     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
5624     return nullptr;
5625   case Intrinsic::get_dynamic_area_offset: {
5626     SDValue Op = getRoot();
5627     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5628     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
5629     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
5630     // target.
5631     if (PtrTy != ResTy)
5632       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
5633                          " intrinsic!");
5634     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
5635                       Op);
5636     DAG.setRoot(Op);
5637     setValue(&I, Res);
5638     return nullptr;
5639   }
5640   case Intrinsic::stackguard: {
5641     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5642     MachineFunction &MF = DAG.getMachineFunction();
5643     const Module &M = *MF.getFunction()->getParent();
5644     SDValue Chain = getRoot();
5645     if (TLI.useLoadStackGuardNode()) {
5646       Res = getLoadStackGuard(DAG, sdl, Chain);
5647     } else {
5648       const Value *Global = TLI.getSDagStackGuard(M);
5649       unsigned Align = DL->getPrefTypeAlignment(Global->getType());
5650       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
5651                         MachinePointerInfo(Global, 0), Align,
5652                         MachineMemOperand::MOVolatile);
5653     }
5654     DAG.setRoot(Chain);
5655     setValue(&I, Res);
5656     return nullptr;
5657   }
5658   case Intrinsic::stackprotector: {
5659     // Emit code into the DAG to store the stack guard onto the stack.
5660     MachineFunction &MF = DAG.getMachineFunction();
5661     MachineFrameInfo &MFI = MF.getFrameInfo();
5662     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5663     SDValue Src, Chain = getRoot();
5664 
5665     if (TLI.useLoadStackGuardNode())
5666       Src = getLoadStackGuard(DAG, sdl, Chain);
5667     else
5668       Src = getValue(I.getArgOperand(0));   // The guard's value.
5669 
5670     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
5671 
5672     int FI = FuncInfo.StaticAllocaMap[Slot];
5673     MFI.setStackProtectorIndex(FI);
5674 
5675     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5676 
5677     // Store the stack protector onto the stack.
5678     Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
5679                                                  DAG.getMachineFunction(), FI),
5680                        /* Alignment = */ 0, MachineMemOperand::MOVolatile);
5681     setValue(&I, Res);
5682     DAG.setRoot(Res);
5683     return nullptr;
5684   }
5685   case Intrinsic::objectsize: {
5686     // If we don't know by now, we're never going to know.
5687     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
5688 
5689     assert(CI && "Non-constant type in __builtin_object_size?");
5690 
5691     SDValue Arg = getValue(I.getCalledValue());
5692     EVT Ty = Arg.getValueType();
5693 
5694     if (CI->isZero())
5695       Res = DAG.getConstant(-1ULL, sdl, Ty);
5696     else
5697       Res = DAG.getConstant(0, sdl, Ty);
5698 
5699     setValue(&I, Res);
5700     return nullptr;
5701   }
5702   case Intrinsic::annotation:
5703   case Intrinsic::ptr_annotation:
5704   case Intrinsic::invariant_group_barrier:
5705     // Drop the intrinsic, but forward the value
5706     setValue(&I, getValue(I.getOperand(0)));
5707     return nullptr;
5708   case Intrinsic::assume:
5709   case Intrinsic::var_annotation:
5710   case Intrinsic::sideeffect:
5711     // Discard annotate attributes, assumptions, and artificial side-effects.
5712     return nullptr;
5713 
5714   case Intrinsic::codeview_annotation: {
5715     // Emit a label associated with this metadata.
5716     MachineFunction &MF = DAG.getMachineFunction();
5717     MCSymbol *Label =
5718         MF.getMMI().getContext().createTempSymbol("annotation", true);
5719     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
5720     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
5721     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
5722     DAG.setRoot(Res);
5723     return nullptr;
5724   }
5725 
5726   case Intrinsic::init_trampoline: {
5727     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
5728 
5729     SDValue Ops[6];
5730     Ops[0] = getRoot();
5731     Ops[1] = getValue(I.getArgOperand(0));
5732     Ops[2] = getValue(I.getArgOperand(1));
5733     Ops[3] = getValue(I.getArgOperand(2));
5734     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
5735     Ops[5] = DAG.getSrcValue(F);
5736 
5737     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
5738 
5739     DAG.setRoot(Res);
5740     return nullptr;
5741   }
5742   case Intrinsic::adjust_trampoline:
5743     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
5744                              TLI.getPointerTy(DAG.getDataLayout()),
5745                              getValue(I.getArgOperand(0))));
5746     return nullptr;
5747   case Intrinsic::gcroot: {
5748     MachineFunction &MF = DAG.getMachineFunction();
5749     const Function *F = MF.getFunction();
5750     (void)F;
5751     assert(F->hasGC() &&
5752            "only valid in functions with gc specified, enforced by Verifier");
5753     assert(GFI && "implied by previous");
5754     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
5755     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
5756 
5757     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5758     GFI->addStackRoot(FI->getIndex(), TypeMap);
5759     return nullptr;
5760   }
5761   case Intrinsic::gcread:
5762   case Intrinsic::gcwrite:
5763     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
5764   case Intrinsic::flt_rounds:
5765     setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
5766     return nullptr;
5767 
5768   case Intrinsic::expect:
5769     // Just replace __builtin_expect(exp, c) with EXP.
5770     setValue(&I, getValue(I.getArgOperand(0)));
5771     return nullptr;
5772 
5773   case Intrinsic::debugtrap:
5774   case Intrinsic::trap: {
5775     StringRef TrapFuncName =
5776         I.getAttributes()
5777             .getAttribute(AttributeList::FunctionIndex, "trap-func-name")
5778             .getValueAsString();
5779     if (TrapFuncName.empty()) {
5780       ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5781         ISD::TRAP : ISD::DEBUGTRAP;
5782       DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
5783       return nullptr;
5784     }
5785     TargetLowering::ArgListTy Args;
5786 
5787     TargetLowering::CallLoweringInfo CLI(DAG);
5788     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5789         CallingConv::C, I.getType(),
5790         DAG.getExternalSymbol(TrapFuncName.data(),
5791                               TLI.getPointerTy(DAG.getDataLayout())),
5792         std::move(Args));
5793 
5794     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
5795     DAG.setRoot(Result.second);
5796     return nullptr;
5797   }
5798 
5799   case Intrinsic::uadd_with_overflow:
5800   case Intrinsic::sadd_with_overflow:
5801   case Intrinsic::usub_with_overflow:
5802   case Intrinsic::ssub_with_overflow:
5803   case Intrinsic::umul_with_overflow:
5804   case Intrinsic::smul_with_overflow: {
5805     ISD::NodeType Op;
5806     switch (Intrinsic) {
5807     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5808     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5809     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5810     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5811     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5812     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5813     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5814     }
5815     SDValue Op1 = getValue(I.getArgOperand(0));
5816     SDValue Op2 = getValue(I.getArgOperand(1));
5817 
5818     SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5819     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
5820     return nullptr;
5821   }
5822   case Intrinsic::prefetch: {
5823     SDValue Ops[5];
5824     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
5825     Ops[0] = getRoot();
5826     Ops[1] = getValue(I.getArgOperand(0));
5827     Ops[2] = getValue(I.getArgOperand(1));
5828     Ops[3] = getValue(I.getArgOperand(2));
5829     Ops[4] = getValue(I.getArgOperand(3));
5830     DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
5831                                         DAG.getVTList(MVT::Other), Ops,
5832                                         EVT::getIntegerVT(*Context, 8),
5833                                         MachinePointerInfo(I.getArgOperand(0)),
5834                                         0, /* align */
5835                                         false, /* volatile */
5836                                         rw==0, /* read */
5837                                         rw==1)); /* write */
5838     return nullptr;
5839   }
5840   case Intrinsic::lifetime_start:
5841   case Intrinsic::lifetime_end: {
5842     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
5843     // Stack coloring is not enabled in O0, discard region information.
5844     if (TM.getOptLevel() == CodeGenOpt::None)
5845       return nullptr;
5846 
5847     SmallVector<Value *, 4> Allocas;
5848     GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
5849 
5850     for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5851            E = Allocas.end(); Object != E; ++Object) {
5852       AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5853 
5854       // Could not find an Alloca.
5855       if (!LifetimeObject)
5856         continue;
5857 
5858       // First check that the Alloca is static, otherwise it won't have a
5859       // valid frame index.
5860       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5861       if (SI == FuncInfo.StaticAllocaMap.end())
5862         return nullptr;
5863 
5864       int FI = SI->second;
5865 
5866       SDValue Ops[2];
5867       Ops[0] = getRoot();
5868       Ops[1] =
5869           DAG.getFrameIndex(FI, TLI.getFrameIndexTy(DAG.getDataLayout()), true);
5870       unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5871 
5872       Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
5873       DAG.setRoot(Res);
5874     }
5875     return nullptr;
5876   }
5877   case Intrinsic::invariant_start:
5878     // Discard region information.
5879     setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
5880     return nullptr;
5881   case Intrinsic::invariant_end:
5882     // Discard region information.
5883     return nullptr;
5884   case Intrinsic::clear_cache:
5885     return TLI.getClearCacheBuiltinName();
5886   case Intrinsic::donothing:
5887     // ignore
5888     return nullptr;
5889   case Intrinsic::experimental_stackmap:
5890     visitStackmap(I);
5891     return nullptr;
5892   case Intrinsic::experimental_patchpoint_void:
5893   case Intrinsic::experimental_patchpoint_i64:
5894     visitPatchpoint(&I);
5895     return nullptr;
5896   case Intrinsic::experimental_gc_statepoint:
5897     LowerStatepoint(ImmutableStatepoint(&I));
5898     return nullptr;
5899   case Intrinsic::experimental_gc_result:
5900     visitGCResult(cast<GCResultInst>(I));
5901     return nullptr;
5902   case Intrinsic::experimental_gc_relocate:
5903     visitGCRelocate(cast<GCRelocateInst>(I));
5904     return nullptr;
5905   case Intrinsic::instrprof_increment:
5906     llvm_unreachable("instrprof failed to lower an increment");
5907   case Intrinsic::instrprof_value_profile:
5908     llvm_unreachable("instrprof failed to lower a value profiling call");
5909   case Intrinsic::localescape: {
5910     MachineFunction &MF = DAG.getMachineFunction();
5911     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5912 
5913     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
5914     // is the same on all targets.
5915     for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
5916       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5917       if (isa<ConstantPointerNull>(Arg))
5918         continue; // Skip null pointers. They represent a hole in index space.
5919       AllocaInst *Slot = cast<AllocaInst>(Arg);
5920       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5921              "can only escape static allocas");
5922       int FI = FuncInfo.StaticAllocaMap[Slot];
5923       MCSymbol *FrameAllocSym =
5924           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5925               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
5926       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
5927               TII->get(TargetOpcode::LOCAL_ESCAPE))
5928           .addSym(FrameAllocSym)
5929           .addFrameIndex(FI);
5930     }
5931 
5932     return nullptr;
5933   }
5934 
5935   case Intrinsic::localrecover: {
5936     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
5937     MachineFunction &MF = DAG.getMachineFunction();
5938     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
5939 
5940     // Get the symbol that defines the frame offset.
5941     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5942     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5943     unsigned IdxVal =
5944         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
5945     MCSymbol *FrameAllocSym =
5946         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5947             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
5948 
5949     // Create a MCSymbol for the label to avoid any target lowering
5950     // that would make this PC relative.
5951     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
5952     SDValue OffsetVal =
5953         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
5954 
5955     // Add the offset to the FP.
5956     Value *FP = I.getArgOperand(1);
5957     SDValue FPVal = getValue(FP);
5958     SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5959     setValue(&I, Add);
5960 
5961     return nullptr;
5962   }
5963 
5964   case Intrinsic::eh_exceptionpointer:
5965   case Intrinsic::eh_exceptioncode: {
5966     // Get the exception pointer vreg, copy from it, and resize it to fit.
5967     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
5968     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
5969     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
5970     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
5971     SDValue N =
5972         DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5973     if (Intrinsic == Intrinsic::eh_exceptioncode)
5974       N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5975     setValue(&I, N);
5976     return nullptr;
5977   }
5978   case Intrinsic::xray_customevent: {
5979     // Here we want to make sure that the intrinsic behaves as if it has a
5980     // specific calling convention, and only for x86_64.
5981     // FIXME: Support other platforms later.
5982     const auto &Triple = DAG.getTarget().getTargetTriple();
5983     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
5984       return nullptr;
5985 
5986     SDLoc DL = getCurSDLoc();
5987     SmallVector<SDValue, 8> Ops;
5988 
5989     // We want to say that we always want the arguments in registers.
5990     SDValue LogEntryVal = getValue(I.getArgOperand(0));
5991     SDValue StrSizeVal = getValue(I.getArgOperand(1));
5992     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
5993     SDValue Chain = getRoot();
5994     Ops.push_back(LogEntryVal);
5995     Ops.push_back(StrSizeVal);
5996     Ops.push_back(Chain);
5997 
5998     // We need to enforce the calling convention for the callsite, so that
5999     // argument ordering is enforced correctly, and that register allocation can
6000     // see that some registers may be assumed clobbered and have to preserve
6001     // them across calls to the intrinsic.
6002     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
6003                                            DL, NodeTys, Ops);
6004     SDValue patchableNode = SDValue(MN, 0);
6005     DAG.setRoot(patchableNode);
6006     setValue(&I, patchableNode);
6007     return nullptr;
6008   }
6009   case Intrinsic::experimental_deoptimize:
6010     LowerDeoptimizeCall(&I);
6011     return nullptr;
6012 
6013   case Intrinsic::experimental_vector_reduce_fadd:
6014   case Intrinsic::experimental_vector_reduce_fmul:
6015   case Intrinsic::experimental_vector_reduce_add:
6016   case Intrinsic::experimental_vector_reduce_mul:
6017   case Intrinsic::experimental_vector_reduce_and:
6018   case Intrinsic::experimental_vector_reduce_or:
6019   case Intrinsic::experimental_vector_reduce_xor:
6020   case Intrinsic::experimental_vector_reduce_smax:
6021   case Intrinsic::experimental_vector_reduce_smin:
6022   case Intrinsic::experimental_vector_reduce_umax:
6023   case Intrinsic::experimental_vector_reduce_umin:
6024   case Intrinsic::experimental_vector_reduce_fmax:
6025   case Intrinsic::experimental_vector_reduce_fmin:
6026     visitVectorReduce(I, Intrinsic);
6027     return nullptr;
6028   }
6029 }
6030 
6031 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
6032     const ConstrainedFPIntrinsic &FPI) {
6033   SDLoc sdl = getCurSDLoc();
6034   unsigned Opcode;
6035   switch (FPI.getIntrinsicID()) {
6036   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6037   case Intrinsic::experimental_constrained_fadd:
6038     Opcode = ISD::STRICT_FADD;
6039     break;
6040   case Intrinsic::experimental_constrained_fsub:
6041     Opcode = ISD::STRICT_FSUB;
6042     break;
6043   case Intrinsic::experimental_constrained_fmul:
6044     Opcode = ISD::STRICT_FMUL;
6045     break;
6046   case Intrinsic::experimental_constrained_fdiv:
6047     Opcode = ISD::STRICT_FDIV;
6048     break;
6049   case Intrinsic::experimental_constrained_frem:
6050     Opcode = ISD::STRICT_FREM;
6051     break;
6052   case Intrinsic::experimental_constrained_fma:
6053     Opcode = ISD::STRICT_FMA;
6054     break;
6055   case Intrinsic::experimental_constrained_sqrt:
6056     Opcode = ISD::STRICT_FSQRT;
6057     break;
6058   case Intrinsic::experimental_constrained_pow:
6059     Opcode = ISD::STRICT_FPOW;
6060     break;
6061   case Intrinsic::experimental_constrained_powi:
6062     Opcode = ISD::STRICT_FPOWI;
6063     break;
6064   case Intrinsic::experimental_constrained_sin:
6065     Opcode = ISD::STRICT_FSIN;
6066     break;
6067   case Intrinsic::experimental_constrained_cos:
6068     Opcode = ISD::STRICT_FCOS;
6069     break;
6070   case Intrinsic::experimental_constrained_exp:
6071     Opcode = ISD::STRICT_FEXP;
6072     break;
6073   case Intrinsic::experimental_constrained_exp2:
6074     Opcode = ISD::STRICT_FEXP2;
6075     break;
6076   case Intrinsic::experimental_constrained_log:
6077     Opcode = ISD::STRICT_FLOG;
6078     break;
6079   case Intrinsic::experimental_constrained_log10:
6080     Opcode = ISD::STRICT_FLOG10;
6081     break;
6082   case Intrinsic::experimental_constrained_log2:
6083     Opcode = ISD::STRICT_FLOG2;
6084     break;
6085   case Intrinsic::experimental_constrained_rint:
6086     Opcode = ISD::STRICT_FRINT;
6087     break;
6088   case Intrinsic::experimental_constrained_nearbyint:
6089     Opcode = ISD::STRICT_FNEARBYINT;
6090     break;
6091   }
6092   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6093   SDValue Chain = getRoot();
6094   SmallVector<EVT, 4> ValueVTs;
6095   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
6096   ValueVTs.push_back(MVT::Other); // Out chain
6097 
6098   SDVTList VTs = DAG.getVTList(ValueVTs);
6099   SDValue Result;
6100   if (FPI.isUnaryOp())
6101     Result = DAG.getNode(Opcode, sdl, VTs,
6102                          { Chain, getValue(FPI.getArgOperand(0)) });
6103   else if (FPI.isTernaryOp())
6104     Result = DAG.getNode(Opcode, sdl, VTs,
6105                          { Chain, getValue(FPI.getArgOperand(0)),
6106                                   getValue(FPI.getArgOperand(1)),
6107                                   getValue(FPI.getArgOperand(2)) });
6108   else
6109     Result = DAG.getNode(Opcode, sdl, VTs,
6110                          { Chain, getValue(FPI.getArgOperand(0)),
6111                            getValue(FPI.getArgOperand(1))  });
6112 
6113   assert(Result.getNode()->getNumValues() == 2);
6114   SDValue OutChain = Result.getValue(1);
6115   DAG.setRoot(OutChain);
6116   SDValue FPResult = Result.getValue(0);
6117   setValue(&FPI, FPResult);
6118 }
6119 
6120 std::pair<SDValue, SDValue>
6121 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
6122                                     const BasicBlock *EHPadBB) {
6123   MachineFunction &MF = DAG.getMachineFunction();
6124   MachineModuleInfo &MMI = MF.getMMI();
6125   MCSymbol *BeginLabel = nullptr;
6126 
6127   if (EHPadBB) {
6128     // Insert a label before the invoke call to mark the try range.  This can be
6129     // used to detect deletion of the invoke via the MachineModuleInfo.
6130     BeginLabel = MMI.getContext().createTempSymbol();
6131 
6132     // For SjLj, keep track of which landing pads go with which invokes
6133     // so as to maintain the ordering of pads in the LSDA.
6134     unsigned CallSiteIndex = MMI.getCurrentCallSite();
6135     if (CallSiteIndex) {
6136       MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
6137       LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
6138 
6139       // Now that the call site is handled, stop tracking it.
6140       MMI.setCurrentCallSite(0);
6141     }
6142 
6143     // Both PendingLoads and PendingExports must be flushed here;
6144     // this call might not return.
6145     (void)getRoot();
6146     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
6147 
6148     CLI.setChain(getRoot());
6149   }
6150   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6151   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6152 
6153   assert((CLI.IsTailCall || Result.second.getNode()) &&
6154          "Non-null chain expected with non-tail call!");
6155   assert((Result.second.getNode() || !Result.first.getNode()) &&
6156          "Null value expected with tail call!");
6157 
6158   if (!Result.second.getNode()) {
6159     // As a special case, a null chain means that a tail call has been emitted
6160     // and the DAG root is already updated.
6161     HasTailCall = true;
6162 
6163     // Since there's no actual continuation from this block, nothing can be
6164     // relying on us setting vregs for them.
6165     PendingExports.clear();
6166   } else {
6167     DAG.setRoot(Result.second);
6168   }
6169 
6170   if (EHPadBB) {
6171     // Insert a label at the end of the invoke call to mark the try range.  This
6172     // can be used to detect deletion of the invoke via the MachineModuleInfo.
6173     MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
6174     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
6175 
6176     // Inform MachineModuleInfo of range.
6177     if (MF.hasEHFunclets()) {
6178       assert(CLI.CS);
6179       WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo();
6180       EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()),
6181                                 BeginLabel, EndLabel);
6182     } else {
6183       MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
6184     }
6185   }
6186 
6187   return Result;
6188 }
6189 
6190 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
6191                                       bool isTailCall,
6192                                       const BasicBlock *EHPadBB) {
6193   auto &DL = DAG.getDataLayout();
6194   FunctionType *FTy = CS.getFunctionType();
6195   Type *RetTy = CS.getType();
6196 
6197   TargetLowering::ArgListTy Args;
6198   Args.reserve(CS.arg_size());
6199 
6200   const Value *SwiftErrorVal = nullptr;
6201   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6202 
6203   // We can't tail call inside a function with a swifterror argument. Lowering
6204   // does not support this yet. It would have to move into the swifterror
6205   // register before the call.
6206   auto *Caller = CS.getInstruction()->getParent()->getParent();
6207   if (TLI.supportSwiftError() &&
6208       Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
6209     isTailCall = false;
6210 
6211   for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
6212        i != e; ++i) {
6213     TargetLowering::ArgListEntry Entry;
6214     const Value *V = *i;
6215 
6216     // Skip empty types
6217     if (V->getType()->isEmptyTy())
6218       continue;
6219 
6220     SDValue ArgNode = getValue(V);
6221     Entry.Node = ArgNode; Entry.Ty = V->getType();
6222 
6223     Entry.setAttributes(&CS, i - CS.arg_begin());
6224 
6225     // Use swifterror virtual register as input to the call.
6226     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
6227       SwiftErrorVal = V;
6228       // We find the virtual register for the actual swifterror argument.
6229       // Instead of using the Value, we use the virtual register instead.
6230       Entry.Node = DAG.getRegister(FuncInfo
6231                                        .getOrCreateSwiftErrorVRegUseAt(
6232                                            CS.getInstruction(), FuncInfo.MBB, V)
6233                                        .first,
6234                                    EVT(TLI.getPointerTy(DL)));
6235     }
6236 
6237     Args.push_back(Entry);
6238 
6239     // If we have an explicit sret argument that is an Instruction, (i.e., it
6240     // might point to function-local memory), we can't meaningfully tail-call.
6241     if (Entry.IsSRet && isa<Instruction>(V))
6242       isTailCall = false;
6243   }
6244 
6245   // Check if target-independent constraints permit a tail call here.
6246   // Target-dependent constraints are checked within TLI->LowerCallTo.
6247   if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
6248     isTailCall = false;
6249 
6250   // Disable tail calls if there is an swifterror argument. Targets have not
6251   // been updated to support tail calls.
6252   if (TLI.supportSwiftError() && SwiftErrorVal)
6253     isTailCall = false;
6254 
6255   TargetLowering::CallLoweringInfo CLI(DAG);
6256   CLI.setDebugLoc(getCurSDLoc())
6257       .setChain(getRoot())
6258       .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
6259       .setTailCall(isTailCall)
6260       .setConvergent(CS.isConvergent());
6261   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
6262 
6263   if (Result.first.getNode()) {
6264     const Instruction *Inst = CS.getInstruction();
6265     Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first);
6266     setValue(Inst, Result.first);
6267   }
6268 
6269   // The last element of CLI.InVals has the SDValue for swifterror return.
6270   // Here we copy it to a virtual register and update SwiftErrorMap for
6271   // book-keeping.
6272   if (SwiftErrorVal && TLI.supportSwiftError()) {
6273     // Get the last element of InVals.
6274     SDValue Src = CLI.InVals.back();
6275     unsigned VReg; bool CreatedVReg;
6276     std::tie(VReg, CreatedVReg) =
6277         FuncInfo.getOrCreateSwiftErrorVRegDefAt(CS.getInstruction());
6278     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
6279     // We update the virtual register for the actual swifterror argument.
6280     if (CreatedVReg)
6281       FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, SwiftErrorVal, VReg);
6282     DAG.setRoot(CopyNode);
6283   }
6284 }
6285 
6286 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
6287                              SelectionDAGBuilder &Builder) {
6288   // Check to see if this load can be trivially constant folded, e.g. if the
6289   // input is from a string literal.
6290   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
6291     // Cast pointer to the type we really want to load.
6292     Type *LoadTy =
6293         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
6294     if (LoadVT.isVector())
6295       LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements());
6296 
6297     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
6298                                          PointerType::getUnqual(LoadTy));
6299 
6300     if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
6301             const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL))
6302       return Builder.getValue(LoadCst);
6303   }
6304 
6305   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
6306   // still constant memory, the input chain can be the entry node.
6307   SDValue Root;
6308   bool ConstantMemory = false;
6309 
6310   // Do not serialize (non-volatile) loads of constant memory with anything.
6311   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
6312     Root = Builder.DAG.getEntryNode();
6313     ConstantMemory = true;
6314   } else {
6315     // Do not serialize non-volatile loads against each other.
6316     Root = Builder.DAG.getRoot();
6317   }
6318 
6319   SDValue Ptr = Builder.getValue(PtrVal);
6320   SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
6321                                         Ptr, MachinePointerInfo(PtrVal),
6322                                         /* Alignment = */ 1);
6323 
6324   if (!ConstantMemory)
6325     Builder.PendingLoads.push_back(LoadVal.getValue(1));
6326   return LoadVal;
6327 }
6328 
6329 /// Record the value for an instruction that produces an integer result,
6330 /// converting the type where necessary.
6331 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
6332                                                   SDValue Value,
6333                                                   bool IsSigned) {
6334   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6335                                                     I.getType(), true);
6336   if (IsSigned)
6337     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
6338   else
6339     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
6340   setValue(&I, Value);
6341 }
6342 
6343 /// See if we can lower a memcmp call into an optimized form. If so, return
6344 /// true and lower it. Otherwise return false, and it will be lowered like a
6345 /// normal call.
6346 /// The caller already checked that \p I calls the appropriate LibFunc with a
6347 /// correct prototype.
6348 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
6349   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
6350   const Value *Size = I.getArgOperand(2);
6351   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
6352   if (CSize && CSize->getZExtValue() == 0) {
6353     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6354                                                           I.getType(), true);
6355     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
6356     return true;
6357   }
6358 
6359   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6360   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
6361       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
6362       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
6363   if (Res.first.getNode()) {
6364     processIntegerCallValue(I, Res.first, true);
6365     PendingLoads.push_back(Res.second);
6366     return true;
6367   }
6368 
6369   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
6370   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
6371   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
6372     return false;
6373 
6374   // If the target has a fast compare for the given size, it will return a
6375   // preferred load type for that size. Require that the load VT is legal and
6376   // that the target supports unaligned loads of that type. Otherwise, return
6377   // INVALID.
6378   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
6379     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6380     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
6381     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
6382       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
6383       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
6384       // TODO: Check alignment of src and dest ptrs.
6385       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
6386       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
6387       if (!TLI.isTypeLegal(LVT) ||
6388           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
6389           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
6390         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
6391     }
6392 
6393     return LVT;
6394   };
6395 
6396   // This turns into unaligned loads. We only do this if the target natively
6397   // supports the MVT we'll be loading or if it is small enough (<= 4) that
6398   // we'll only produce a small number of byte loads.
6399   MVT LoadVT;
6400   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
6401   switch (NumBitsToCompare) {
6402   default:
6403     return false;
6404   case 16:
6405     LoadVT = MVT::i16;
6406     break;
6407   case 32:
6408     LoadVT = MVT::i32;
6409     break;
6410   case 64:
6411   case 128:
6412   case 256:
6413     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
6414     break;
6415   }
6416 
6417   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
6418     return false;
6419 
6420   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
6421   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
6422 
6423   // Bitcast to a wide integer type if the loads are vectors.
6424   if (LoadVT.isVector()) {
6425     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
6426     LoadL = DAG.getBitcast(CmpVT, LoadL);
6427     LoadR = DAG.getBitcast(CmpVT, LoadR);
6428   }
6429 
6430   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
6431   processIntegerCallValue(I, Cmp, false);
6432   return true;
6433 }
6434 
6435 /// See if we can lower a memchr call into an optimized form. If so, return
6436 /// true and lower it. Otherwise return false, and it will be lowered like a
6437 /// normal call.
6438 /// The caller already checked that \p I calls the appropriate LibFunc with a
6439 /// correct prototype.
6440 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
6441   const Value *Src = I.getArgOperand(0);
6442   const Value *Char = I.getArgOperand(1);
6443   const Value *Length = I.getArgOperand(2);
6444 
6445   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6446   std::pair<SDValue, SDValue> Res =
6447     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
6448                                 getValue(Src), getValue(Char), getValue(Length),
6449                                 MachinePointerInfo(Src));
6450   if (Res.first.getNode()) {
6451     setValue(&I, Res.first);
6452     PendingLoads.push_back(Res.second);
6453     return true;
6454   }
6455 
6456   return false;
6457 }
6458 
6459 /// See if we can lower a mempcpy call into an optimized form. If so, return
6460 /// true and lower it. Otherwise return false, and it will be lowered like a
6461 /// normal call.
6462 /// The caller already checked that \p I calls the appropriate LibFunc with a
6463 /// correct prototype.
6464 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
6465   SDValue Dst = getValue(I.getArgOperand(0));
6466   SDValue Src = getValue(I.getArgOperand(1));
6467   SDValue Size = getValue(I.getArgOperand(2));
6468 
6469   unsigned DstAlign = DAG.InferPtrAlignment(Dst);
6470   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
6471   unsigned Align = std::min(DstAlign, SrcAlign);
6472   if (Align == 0) // Alignment of one or both could not be inferred.
6473     Align = 1; // 0 and 1 both specify no alignment, but 0 is reserved.
6474 
6475   bool isVol = false;
6476   SDLoc sdl = getCurSDLoc();
6477 
6478   // In the mempcpy context we need to pass in a false value for isTailCall
6479   // because the return pointer needs to be adjusted by the size of
6480   // the copied memory.
6481   SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Align, isVol,
6482                              false, /*isTailCall=*/false,
6483                              MachinePointerInfo(I.getArgOperand(0)),
6484                              MachinePointerInfo(I.getArgOperand(1)));
6485   assert(MC.getNode() != nullptr &&
6486          "** memcpy should not be lowered as TailCall in mempcpy context **");
6487   DAG.setRoot(MC);
6488 
6489   // Check if Size needs to be truncated or extended.
6490   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
6491 
6492   // Adjust return pointer to point just past the last dst byte.
6493   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
6494                                     Dst, Size);
6495   setValue(&I, DstPlusSize);
6496   return true;
6497 }
6498 
6499 /// See if we can lower a strcpy call into an optimized form.  If so, return
6500 /// true and lower it, otherwise return false and it will be lowered like a
6501 /// normal call.
6502 /// The caller already checked that \p I calls the appropriate LibFunc with a
6503 /// correct prototype.
6504 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
6505   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6506 
6507   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6508   std::pair<SDValue, SDValue> Res =
6509     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
6510                                 getValue(Arg0), getValue(Arg1),
6511                                 MachinePointerInfo(Arg0),
6512                                 MachinePointerInfo(Arg1), isStpcpy);
6513   if (Res.first.getNode()) {
6514     setValue(&I, Res.first);
6515     DAG.setRoot(Res.second);
6516     return true;
6517   }
6518 
6519   return false;
6520 }
6521 
6522 /// See if we can lower a strcmp call into an optimized form.  If so, return
6523 /// true and lower it, otherwise return false and it will be lowered like a
6524 /// normal call.
6525 /// The caller already checked that \p I calls the appropriate LibFunc with a
6526 /// correct prototype.
6527 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
6528   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6529 
6530   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6531   std::pair<SDValue, SDValue> Res =
6532     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
6533                                 getValue(Arg0), getValue(Arg1),
6534                                 MachinePointerInfo(Arg0),
6535                                 MachinePointerInfo(Arg1));
6536   if (Res.first.getNode()) {
6537     processIntegerCallValue(I, Res.first, true);
6538     PendingLoads.push_back(Res.second);
6539     return true;
6540   }
6541 
6542   return false;
6543 }
6544 
6545 /// See if we can lower a strlen call into an optimized form.  If so, return
6546 /// true and lower it, otherwise return false and it will be lowered like a
6547 /// normal call.
6548 /// The caller already checked that \p I calls the appropriate LibFunc with a
6549 /// correct prototype.
6550 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
6551   const Value *Arg0 = I.getArgOperand(0);
6552 
6553   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6554   std::pair<SDValue, SDValue> Res =
6555     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
6556                                 getValue(Arg0), MachinePointerInfo(Arg0));
6557   if (Res.first.getNode()) {
6558     processIntegerCallValue(I, Res.first, false);
6559     PendingLoads.push_back(Res.second);
6560     return true;
6561   }
6562 
6563   return false;
6564 }
6565 
6566 /// See if we can lower a strnlen call into an optimized form.  If so, return
6567 /// true and lower it, otherwise return false and it will be lowered like a
6568 /// normal call.
6569 /// The caller already checked that \p I calls the appropriate LibFunc with a
6570 /// correct prototype.
6571 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
6572   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6573 
6574   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6575   std::pair<SDValue, SDValue> Res =
6576     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
6577                                  getValue(Arg0), getValue(Arg1),
6578                                  MachinePointerInfo(Arg0));
6579   if (Res.first.getNode()) {
6580     processIntegerCallValue(I, Res.first, false);
6581     PendingLoads.push_back(Res.second);
6582     return true;
6583   }
6584 
6585   return false;
6586 }
6587 
6588 /// See if we can lower a unary floating-point operation into an SDNode with
6589 /// the specified Opcode.  If so, return true and lower it, otherwise return
6590 /// false and it will be lowered like a normal call.
6591 /// The caller already checked that \p I calls the appropriate LibFunc with a
6592 /// correct prototype.
6593 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
6594                                               unsigned Opcode) {
6595   // We already checked this call's prototype; verify it doesn't modify errno.
6596   if (!I.onlyReadsMemory())
6597     return false;
6598 
6599   SDValue Tmp = getValue(I.getArgOperand(0));
6600   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
6601   return true;
6602 }
6603 
6604 /// See if we can lower a binary floating-point operation into an SDNode with
6605 /// the specified Opcode. If so, return true and lower it. Otherwise return
6606 /// false, and it will be lowered like a normal call.
6607 /// The caller already checked that \p I calls the appropriate LibFunc with a
6608 /// correct prototype.
6609 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
6610                                                unsigned Opcode) {
6611   // We already checked this call's prototype; verify it doesn't modify errno.
6612   if (!I.onlyReadsMemory())
6613     return false;
6614 
6615   SDValue Tmp0 = getValue(I.getArgOperand(0));
6616   SDValue Tmp1 = getValue(I.getArgOperand(1));
6617   EVT VT = Tmp0.getValueType();
6618   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
6619   return true;
6620 }
6621 
6622 void SelectionDAGBuilder::visitCall(const CallInst &I) {
6623   // Handle inline assembly differently.
6624   if (isa<InlineAsm>(I.getCalledValue())) {
6625     visitInlineAsm(&I);
6626     return;
6627   }
6628 
6629   MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6630   computeUsesVAFloatArgument(I, MMI);
6631 
6632   const char *RenameFn = nullptr;
6633   if (Function *F = I.getCalledFunction()) {
6634     if (F->isDeclaration()) {
6635       if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
6636         if (unsigned IID = II->getIntrinsicID(F)) {
6637           RenameFn = visitIntrinsicCall(I, IID);
6638           if (!RenameFn)
6639             return;
6640         }
6641       }
6642       if (Intrinsic::ID IID = F->getIntrinsicID()) {
6643         RenameFn = visitIntrinsicCall(I, IID);
6644         if (!RenameFn)
6645           return;
6646       }
6647     }
6648 
6649     // Check for well-known libc/libm calls.  If the function is internal, it
6650     // can't be a library call.  Don't do the check if marked as nobuiltin for
6651     // some reason or the call site requires strict floating point semantics.
6652     LibFunc Func;
6653     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
6654         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
6655         LibInfo->hasOptimizedCodeGen(Func)) {
6656       switch (Func) {
6657       default: break;
6658       case LibFunc_copysign:
6659       case LibFunc_copysignf:
6660       case LibFunc_copysignl:
6661         // We already checked this call's prototype; verify it doesn't modify
6662         // errno.
6663         if (I.onlyReadsMemory()) {
6664           SDValue LHS = getValue(I.getArgOperand(0));
6665           SDValue RHS = getValue(I.getArgOperand(1));
6666           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
6667                                    LHS.getValueType(), LHS, RHS));
6668           return;
6669         }
6670         break;
6671       case LibFunc_fabs:
6672       case LibFunc_fabsf:
6673       case LibFunc_fabsl:
6674         if (visitUnaryFloatCall(I, ISD::FABS))
6675           return;
6676         break;
6677       case LibFunc_fmin:
6678       case LibFunc_fminf:
6679       case LibFunc_fminl:
6680         if (visitBinaryFloatCall(I, ISD::FMINNUM))
6681           return;
6682         break;
6683       case LibFunc_fmax:
6684       case LibFunc_fmaxf:
6685       case LibFunc_fmaxl:
6686         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
6687           return;
6688         break;
6689       case LibFunc_sin:
6690       case LibFunc_sinf:
6691       case LibFunc_sinl:
6692         if (visitUnaryFloatCall(I, ISD::FSIN))
6693           return;
6694         break;
6695       case LibFunc_cos:
6696       case LibFunc_cosf:
6697       case LibFunc_cosl:
6698         if (visitUnaryFloatCall(I, ISD::FCOS))
6699           return;
6700         break;
6701       case LibFunc_sqrt:
6702       case LibFunc_sqrtf:
6703       case LibFunc_sqrtl:
6704       case LibFunc_sqrt_finite:
6705       case LibFunc_sqrtf_finite:
6706       case LibFunc_sqrtl_finite:
6707         if (visitUnaryFloatCall(I, ISD::FSQRT))
6708           return;
6709         break;
6710       case LibFunc_floor:
6711       case LibFunc_floorf:
6712       case LibFunc_floorl:
6713         if (visitUnaryFloatCall(I, ISD::FFLOOR))
6714           return;
6715         break;
6716       case LibFunc_nearbyint:
6717       case LibFunc_nearbyintf:
6718       case LibFunc_nearbyintl:
6719         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
6720           return;
6721         break;
6722       case LibFunc_ceil:
6723       case LibFunc_ceilf:
6724       case LibFunc_ceill:
6725         if (visitUnaryFloatCall(I, ISD::FCEIL))
6726           return;
6727         break;
6728       case LibFunc_rint:
6729       case LibFunc_rintf:
6730       case LibFunc_rintl:
6731         if (visitUnaryFloatCall(I, ISD::FRINT))
6732           return;
6733         break;
6734       case LibFunc_round:
6735       case LibFunc_roundf:
6736       case LibFunc_roundl:
6737         if (visitUnaryFloatCall(I, ISD::FROUND))
6738           return;
6739         break;
6740       case LibFunc_trunc:
6741       case LibFunc_truncf:
6742       case LibFunc_truncl:
6743         if (visitUnaryFloatCall(I, ISD::FTRUNC))
6744           return;
6745         break;
6746       case LibFunc_log2:
6747       case LibFunc_log2f:
6748       case LibFunc_log2l:
6749         if (visitUnaryFloatCall(I, ISD::FLOG2))
6750           return;
6751         break;
6752       case LibFunc_exp2:
6753       case LibFunc_exp2f:
6754       case LibFunc_exp2l:
6755         if (visitUnaryFloatCall(I, ISD::FEXP2))
6756           return;
6757         break;
6758       case LibFunc_memcmp:
6759         if (visitMemCmpCall(I))
6760           return;
6761         break;
6762       case LibFunc_mempcpy:
6763         if (visitMemPCpyCall(I))
6764           return;
6765         break;
6766       case LibFunc_memchr:
6767         if (visitMemChrCall(I))
6768           return;
6769         break;
6770       case LibFunc_strcpy:
6771         if (visitStrCpyCall(I, false))
6772           return;
6773         break;
6774       case LibFunc_stpcpy:
6775         if (visitStrCpyCall(I, true))
6776           return;
6777         break;
6778       case LibFunc_strcmp:
6779         if (visitStrCmpCall(I))
6780           return;
6781         break;
6782       case LibFunc_strlen:
6783         if (visitStrLenCall(I))
6784           return;
6785         break;
6786       case LibFunc_strnlen:
6787         if (visitStrNLenCall(I))
6788           return;
6789         break;
6790       }
6791     }
6792   }
6793 
6794   SDValue Callee;
6795   if (!RenameFn)
6796     Callee = getValue(I.getCalledValue());
6797   else
6798     Callee = DAG.getExternalSymbol(
6799         RenameFn,
6800         DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6801 
6802   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
6803   // have to do anything here to lower funclet bundles.
6804   assert(!I.hasOperandBundlesOtherThan(
6805              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
6806          "Cannot lower calls with arbitrary operand bundles!");
6807 
6808   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
6809     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
6810   else
6811     // Check if we can potentially perform a tail call. More detailed checking
6812     // is be done within LowerCallTo, after more information about the call is
6813     // known.
6814     LowerCallTo(&I, Callee, I.isTailCall());
6815 }
6816 
6817 namespace {
6818 
6819 /// AsmOperandInfo - This contains information for each constraint that we are
6820 /// lowering.
6821 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
6822 public:
6823   /// CallOperand - If this is the result output operand or a clobber
6824   /// this is null, otherwise it is the incoming operand to the CallInst.
6825   /// This gets modified as the asm is processed.
6826   SDValue CallOperand;
6827 
6828   /// AssignedRegs - If this is a register or register class operand, this
6829   /// contains the set of register corresponding to the operand.
6830   RegsForValue AssignedRegs;
6831 
6832   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
6833     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
6834   }
6835 
6836   /// Whether or not this operand accesses memory
6837   bool hasMemory(const TargetLowering &TLI) const {
6838     // Indirect operand accesses access memory.
6839     if (isIndirect)
6840       return true;
6841 
6842     for (const auto &Code : Codes)
6843       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
6844         return true;
6845 
6846     return false;
6847   }
6848 
6849   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
6850   /// corresponds to.  If there is no Value* for this operand, it returns
6851   /// MVT::Other.
6852   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
6853                            const DataLayout &DL) const {
6854     if (!CallOperandVal) return MVT::Other;
6855 
6856     if (isa<BasicBlock>(CallOperandVal))
6857       return TLI.getPointerTy(DL);
6858 
6859     llvm::Type *OpTy = CallOperandVal->getType();
6860 
6861     // FIXME: code duplicated from TargetLowering::ParseConstraints().
6862     // If this is an indirect operand, the operand is a pointer to the
6863     // accessed type.
6864     if (isIndirect) {
6865       PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
6866       if (!PtrTy)
6867         report_fatal_error("Indirect operand for inline asm not a pointer!");
6868       OpTy = PtrTy->getElementType();
6869     }
6870 
6871     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
6872     if (StructType *STy = dyn_cast<StructType>(OpTy))
6873       if (STy->getNumElements() == 1)
6874         OpTy = STy->getElementType(0);
6875 
6876     // If OpTy is not a single value, it may be a struct/union that we
6877     // can tile with integers.
6878     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6879       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
6880       switch (BitSize) {
6881       default: break;
6882       case 1:
6883       case 8:
6884       case 16:
6885       case 32:
6886       case 64:
6887       case 128:
6888         OpTy = IntegerType::get(Context, BitSize);
6889         break;
6890       }
6891     }
6892 
6893     return TLI.getValueType(DL, OpTy, true);
6894   }
6895 };
6896 
6897 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>;
6898 
6899 } // end anonymous namespace
6900 
6901 /// Make sure that the output operand \p OpInfo and its corresponding input
6902 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
6903 /// out).
6904 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
6905                                SDISelAsmOperandInfo &MatchingOpInfo,
6906                                SelectionDAG &DAG) {
6907   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
6908     return;
6909 
6910   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6911   const auto &TLI = DAG.getTargetLoweringInfo();
6912 
6913   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6914       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6915                                        OpInfo.ConstraintVT);
6916   std::pair<unsigned, const TargetRegisterClass *> InputRC =
6917       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
6918                                        MatchingOpInfo.ConstraintVT);
6919   if ((OpInfo.ConstraintVT.isInteger() !=
6920        MatchingOpInfo.ConstraintVT.isInteger()) ||
6921       (MatchRC.second != InputRC.second)) {
6922     // FIXME: error out in a more elegant fashion
6923     report_fatal_error("Unsupported asm: input constraint"
6924                        " with a matching output constraint of"
6925                        " incompatible type!");
6926   }
6927   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
6928 }
6929 
6930 /// Get a direct memory input to behave well as an indirect operand.
6931 /// This may introduce stores, hence the need for a \p Chain.
6932 /// \return The (possibly updated) chain.
6933 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
6934                                         SDISelAsmOperandInfo &OpInfo,
6935                                         SelectionDAG &DAG) {
6936   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6937 
6938   // If we don't have an indirect input, put it in the constpool if we can,
6939   // otherwise spill it to a stack slot.
6940   // TODO: This isn't quite right. We need to handle these according to
6941   // the addressing mode that the constraint wants. Also, this may take
6942   // an additional register for the computation and we don't want that
6943   // either.
6944 
6945   // If the operand is a float, integer, or vector constant, spill to a
6946   // constant pool entry to get its address.
6947   const Value *OpVal = OpInfo.CallOperandVal;
6948   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6949       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
6950     OpInfo.CallOperand = DAG.getConstantPool(
6951         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
6952     return Chain;
6953   }
6954 
6955   // Otherwise, create a stack slot and emit a store to it before the asm.
6956   Type *Ty = OpVal->getType();
6957   auto &DL = DAG.getDataLayout();
6958   uint64_t TySize = DL.getTypeAllocSize(Ty);
6959   unsigned Align = DL.getPrefTypeAlignment(Ty);
6960   MachineFunction &MF = DAG.getMachineFunction();
6961   int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
6962   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
6963   Chain = DAG.getStore(Chain, Location, OpInfo.CallOperand, StackSlot,
6964                        MachinePointerInfo::getFixedStack(MF, SSFI));
6965   OpInfo.CallOperand = StackSlot;
6966 
6967   return Chain;
6968 }
6969 
6970 /// GetRegistersForValue - Assign registers (virtual or physical) for the
6971 /// specified operand.  We prefer to assign virtual registers, to allow the
6972 /// register allocator to handle the assignment process.  However, if the asm
6973 /// uses features that we can't model on machineinstrs, we have SDISel do the
6974 /// allocation.  This produces generally horrible, but correct, code.
6975 ///
6976 ///   OpInfo describes the operand.
6977 static void GetRegistersForValue(SelectionDAG &DAG, const TargetLowering &TLI,
6978                                  const SDLoc &DL,
6979                                  SDISelAsmOperandInfo &OpInfo) {
6980   LLVMContext &Context = *DAG.getContext();
6981 
6982   MachineFunction &MF = DAG.getMachineFunction();
6983   SmallVector<unsigned, 4> Regs;
6984   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
6985 
6986   // If this is a constraint for a single physreg, or a constraint for a
6987   // register class, find it.
6988   std::pair<unsigned, const TargetRegisterClass *> PhysReg =
6989       TLI.getRegForInlineAsmConstraint(&TRI, OpInfo.ConstraintCode,
6990                                        OpInfo.ConstraintVT);
6991 
6992   unsigned NumRegs = 1;
6993   if (OpInfo.ConstraintVT != MVT::Other) {
6994     // If this is a FP input in an integer register (or visa versa) insert a bit
6995     // cast of the input value.  More generally, handle any case where the input
6996     // value disagrees with the register class we plan to stick this in.
6997     if (OpInfo.Type == InlineAsm::isInput && PhysReg.second &&
6998         !TRI.isTypeLegalForClass(*PhysReg.second, OpInfo.ConstraintVT)) {
6999       // Try to convert to the first EVT that the reg class contains.  If the
7000       // types are identical size, use a bitcast to convert (e.g. two differing
7001       // vector types).
7002       MVT RegVT = *TRI.legalclasstypes_begin(*PhysReg.second);
7003       if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
7004         OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
7005                                          RegVT, OpInfo.CallOperand);
7006         OpInfo.ConstraintVT = RegVT;
7007       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
7008         // If the input is a FP value and we want it in FP registers, do a
7009         // bitcast to the corresponding integer type.  This turns an f64 value
7010         // into i64, which can be passed with two i32 values on a 32-bit
7011         // machine.
7012         RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
7013         OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
7014                                          RegVT, OpInfo.CallOperand);
7015         OpInfo.ConstraintVT = RegVT;
7016       }
7017     }
7018 
7019     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
7020   }
7021 
7022   MVT RegVT;
7023   EVT ValueVT = OpInfo.ConstraintVT;
7024 
7025   // If this is a constraint for a specific physical register, like {r17},
7026   // assign it now.
7027   if (unsigned AssignedReg = PhysReg.first) {
7028     const TargetRegisterClass *RC = PhysReg.second;
7029     if (OpInfo.ConstraintVT == MVT::Other)
7030       ValueVT = *TRI.legalclasstypes_begin(*RC);
7031 
7032     // Get the actual register value type.  This is important, because the user
7033     // may have asked for (e.g.) the AX register in i32 type.  We need to
7034     // remember that AX is actually i16 to get the right extension.
7035     RegVT = *TRI.legalclasstypes_begin(*RC);
7036 
7037     // This is a explicit reference to a physical register.
7038     Regs.push_back(AssignedReg);
7039 
7040     // If this is an expanded reference, add the rest of the regs to Regs.
7041     if (NumRegs != 1) {
7042       TargetRegisterClass::iterator I = RC->begin();
7043       for (; *I != AssignedReg; ++I)
7044         assert(I != RC->end() && "Didn't find reg!");
7045 
7046       // Already added the first reg.
7047       --NumRegs; ++I;
7048       for (; NumRegs; --NumRegs, ++I) {
7049         assert(I != RC->end() && "Ran out of registers to allocate!");
7050         Regs.push_back(*I);
7051       }
7052     }
7053 
7054     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7055     return;
7056   }
7057 
7058   // Otherwise, if this was a reference to an LLVM register class, create vregs
7059   // for this reference.
7060   if (const TargetRegisterClass *RC = PhysReg.second) {
7061     RegVT = *TRI.legalclasstypes_begin(*RC);
7062     if (OpInfo.ConstraintVT == MVT::Other)
7063       ValueVT = RegVT;
7064 
7065     // Create the appropriate number of virtual registers.
7066     MachineRegisterInfo &RegInfo = MF.getRegInfo();
7067     for (; NumRegs; --NumRegs)
7068       Regs.push_back(RegInfo.createVirtualRegister(RC));
7069 
7070     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7071     return;
7072   }
7073 
7074   // Otherwise, we couldn't allocate enough registers for this.
7075 }
7076 
7077 static unsigned
7078 findMatchingInlineAsmOperand(unsigned OperandNo,
7079                              const std::vector<SDValue> &AsmNodeOperands) {
7080   // Scan until we find the definition we already emitted of this operand.
7081   unsigned CurOp = InlineAsm::Op_FirstOperand;
7082   for (; OperandNo; --OperandNo) {
7083     // Advance to the next operand.
7084     unsigned OpFlag =
7085         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7086     assert((InlineAsm::isRegDefKind(OpFlag) ||
7087             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
7088             InlineAsm::isMemKind(OpFlag)) &&
7089            "Skipped past definitions?");
7090     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
7091   }
7092   return CurOp;
7093 }
7094 
7095 /// Fill \p Regs with \p NumRegs new virtual registers of type \p RegVT
7096 /// \return true if it has succeeded, false otherwise
7097 static bool createVirtualRegs(SmallVector<unsigned, 4> &Regs, unsigned NumRegs,
7098                               MVT RegVT, SelectionDAG &DAG) {
7099   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7100   MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
7101   for (unsigned i = 0, e = NumRegs; i != e; ++i) {
7102     if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
7103       Regs.push_back(RegInfo.createVirtualRegister(RC));
7104     else
7105       return false;
7106   }
7107   return true;
7108 }
7109 
7110 namespace {
7111 
7112 class ExtraFlags {
7113   unsigned Flags = 0;
7114 
7115 public:
7116   explicit ExtraFlags(ImmutableCallSite CS) {
7117     const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7118     if (IA->hasSideEffects())
7119       Flags |= InlineAsm::Extra_HasSideEffects;
7120     if (IA->isAlignStack())
7121       Flags |= InlineAsm::Extra_IsAlignStack;
7122     if (CS.isConvergent())
7123       Flags |= InlineAsm::Extra_IsConvergent;
7124     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
7125   }
7126 
7127   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
7128     // Ideally, we would only check against memory constraints.  However, the
7129     // meaning of an Other constraint can be target-specific and we can't easily
7130     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
7131     // for Other constraints as well.
7132     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
7133         OpInfo.ConstraintType == TargetLowering::C_Other) {
7134       if (OpInfo.Type == InlineAsm::isInput)
7135         Flags |= InlineAsm::Extra_MayLoad;
7136       else if (OpInfo.Type == InlineAsm::isOutput)
7137         Flags |= InlineAsm::Extra_MayStore;
7138       else if (OpInfo.Type == InlineAsm::isClobber)
7139         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
7140     }
7141   }
7142 
7143   unsigned get() const { return Flags; }
7144 };
7145 
7146 } // end anonymous namespace
7147 
7148 /// visitInlineAsm - Handle a call to an InlineAsm object.
7149 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
7150   const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7151 
7152   /// ConstraintOperands - Information about all of the constraints.
7153   SDISelAsmOperandInfoVector ConstraintOperands;
7154 
7155   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7156   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
7157       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
7158 
7159   bool hasMemory = false;
7160 
7161   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7162   ExtraFlags ExtraInfo(CS);
7163 
7164   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
7165   unsigned ResNo = 0;   // ResNo - The result number of the next output.
7166   for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
7167     ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
7168     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
7169 
7170     MVT OpVT = MVT::Other;
7171 
7172     // Compute the value type for each operand.
7173     if (OpInfo.Type == InlineAsm::isInput ||
7174         (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) {
7175       OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
7176 
7177       // Process the call argument. BasicBlocks are labels, currently appearing
7178       // only in asm's.
7179       if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
7180         OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
7181       } else {
7182         OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
7183       }
7184 
7185       OpVT =
7186           OpInfo
7187               .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout())
7188               .getSimpleVT();
7189     }
7190 
7191     if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
7192       // The return value of the call is this value.  As such, there is no
7193       // corresponding argument.
7194       assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7195       if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
7196         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
7197                                       STy->getElementType(ResNo));
7198       } else {
7199         assert(ResNo == 0 && "Asm only has one result!");
7200         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
7201       }
7202       ++ResNo;
7203     }
7204 
7205     OpInfo.ConstraintVT = OpVT;
7206 
7207     if (!hasMemory)
7208       hasMemory = OpInfo.hasMemory(TLI);
7209 
7210     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
7211     // FIXME: Could we compute this on OpInfo rather than TargetConstraints[i]?
7212     auto TargetConstraint = TargetConstraints[i];
7213 
7214     // Compute the constraint code and ConstraintType to use.
7215     TLI.ComputeConstraintToUse(TargetConstraint, SDValue());
7216 
7217     ExtraInfo.update(TargetConstraint);
7218   }
7219 
7220   SDValue Chain, Flag;
7221 
7222   // We won't need to flush pending loads if this asm doesn't touch
7223   // memory and is nonvolatile.
7224   if (hasMemory || IA->hasSideEffects())
7225     Chain = getRoot();
7226   else
7227     Chain = DAG.getRoot();
7228 
7229   // Second pass over the constraints: compute which constraint option to use
7230   // and assign registers to constraints that want a specific physreg.
7231   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7232     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7233 
7234     // If this is an output operand with a matching input operand, look up the
7235     // matching input. If their types mismatch, e.g. one is an integer, the
7236     // other is floating point, or their sizes are different, flag it as an
7237     // error.
7238     if (OpInfo.hasMatchingInput()) {
7239       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
7240       patchMatchingInput(OpInfo, Input, DAG);
7241     }
7242 
7243     // Compute the constraint code and ConstraintType to use.
7244     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
7245 
7246     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7247         OpInfo.Type == InlineAsm::isClobber)
7248       continue;
7249 
7250     // If this is a memory input, and if the operand is not indirect, do what we
7251     // need to to provide an address for the memory input.
7252     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7253         !OpInfo.isIndirect) {
7254       assert((OpInfo.isMultipleAlternative ||
7255               (OpInfo.Type == InlineAsm::isInput)) &&
7256              "Can only indirectify direct input operands!");
7257 
7258       // Memory operands really want the address of the value.
7259       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
7260 
7261       // There is no longer a Value* corresponding to this operand.
7262       OpInfo.CallOperandVal = nullptr;
7263 
7264       // It is now an indirect operand.
7265       OpInfo.isIndirect = true;
7266     }
7267 
7268     // If this constraint is for a specific register, allocate it before
7269     // anything else.
7270     if (OpInfo.ConstraintType == TargetLowering::C_Register)
7271       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
7272   }
7273 
7274   // Third pass - Loop over all of the operands, assigning virtual or physregs
7275   // to register class operands.
7276   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7277     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7278 
7279     // C_Register operands have already been allocated, Other/Memory don't need
7280     // to be.
7281     if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
7282       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
7283   }
7284 
7285   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
7286   std::vector<SDValue> AsmNodeOperands;
7287   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
7288   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
7289       IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
7290 
7291   // If we have a !srcloc metadata node associated with it, we want to attach
7292   // this to the ultimately generated inline asm machineinstr.  To do this, we
7293   // pass in the third operand as this (potentially null) inline asm MDNode.
7294   const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
7295   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
7296 
7297   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7298   // bits as operand 3.
7299   AsmNodeOperands.push_back(DAG.getTargetConstant(
7300       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7301 
7302   // Loop over all of the inputs, copying the operand values into the
7303   // appropriate registers and processing the output regs.
7304   RegsForValue RetValRegs;
7305 
7306   // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
7307   std::vector<std::pair<RegsForValue, Value *>> IndirectStoresToEmit;
7308 
7309   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7310     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7311 
7312     switch (OpInfo.Type) {
7313     case InlineAsm::isOutput:
7314       if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
7315           OpInfo.ConstraintType != TargetLowering::C_Register) {
7316         // Memory output, or 'other' output (e.g. 'X' constraint).
7317         assert(OpInfo.isIndirect && "Memory output must be indirect operand");
7318 
7319         unsigned ConstraintID =
7320             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7321         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7322                "Failed to convert memory constraint code to constraint id.");
7323 
7324         // Add information to the INLINEASM node to know about this output.
7325         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7326         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
7327         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
7328                                                         MVT::i32));
7329         AsmNodeOperands.push_back(OpInfo.CallOperand);
7330         break;
7331       }
7332 
7333       // Otherwise, this is a register or register class output.
7334 
7335       // Copy the output from the appropriate register.  Find a register that
7336       // we can use.
7337       if (OpInfo.AssignedRegs.Regs.empty()) {
7338         emitInlineAsmError(
7339             CS, "couldn't allocate output register for constraint '" +
7340                     Twine(OpInfo.ConstraintCode) + "'");
7341         return;
7342       }
7343 
7344       // If this is an indirect operand, store through the pointer after the
7345       // asm.
7346       if (OpInfo.isIndirect) {
7347         IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
7348                                                       OpInfo.CallOperandVal));
7349       } else {
7350         // This is the result value of the call.
7351         assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7352         // Concatenate this output onto the outputs list.
7353         RetValRegs.append(OpInfo.AssignedRegs);
7354       }
7355 
7356       // Add information to the INLINEASM node to know that this register is
7357       // set.
7358       OpInfo.AssignedRegs
7359           .AddInlineAsmOperands(OpInfo.isEarlyClobber
7360                                     ? InlineAsm::Kind_RegDefEarlyClobber
7361                                     : InlineAsm::Kind_RegDef,
7362                                 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
7363       break;
7364 
7365     case InlineAsm::isInput: {
7366       SDValue InOperandVal = OpInfo.CallOperand;
7367 
7368       if (OpInfo.isMatchingInputConstraint()) {
7369         // If this is required to match an output register we have already set,
7370         // just use its register.
7371         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
7372                                                   AsmNodeOperands);
7373         unsigned OpFlag =
7374           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7375         if (InlineAsm::isRegDefKind(OpFlag) ||
7376             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
7377           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
7378           if (OpInfo.isIndirect) {
7379             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
7380             emitInlineAsmError(CS, "inline asm not supported yet:"
7381                                    " don't know how to handle tied "
7382                                    "indirect register inputs");
7383             return;
7384           }
7385 
7386           MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
7387           SmallVector<unsigned, 4> Regs;
7388 
7389           if (!createVirtualRegs(Regs,
7390                                  InlineAsm::getNumOperandRegisters(OpFlag),
7391                                  RegVT, DAG)) {
7392             emitInlineAsmError(CS, "inline asm error: This value type register "
7393                                    "class is not natively supported!");
7394             return;
7395           }
7396 
7397           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
7398 
7399           SDLoc dl = getCurSDLoc();
7400           // Use the produced MatchedRegs object to
7401           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
7402                                     CS.getInstruction());
7403           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
7404                                            true, OpInfo.getMatchedOperand(), dl,
7405                                            DAG, AsmNodeOperands);
7406           break;
7407         }
7408 
7409         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
7410         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
7411                "Unexpected number of operands");
7412         // Add information to the INLINEASM node to know about this input.
7413         // See InlineAsm.h isUseOperandTiedToDef.
7414         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
7415         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
7416                                                     OpInfo.getMatchedOperand());
7417         AsmNodeOperands.push_back(DAG.getTargetConstant(
7418             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7419         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
7420         break;
7421       }
7422 
7423       // Treat indirect 'X' constraint as memory.
7424       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
7425           OpInfo.isIndirect)
7426         OpInfo.ConstraintType = TargetLowering::C_Memory;
7427 
7428       if (OpInfo.ConstraintType == TargetLowering::C_Other) {
7429         std::vector<SDValue> Ops;
7430         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
7431                                           Ops, DAG);
7432         if (Ops.empty()) {
7433           emitInlineAsmError(CS, "invalid operand for inline asm constraint '" +
7434                                      Twine(OpInfo.ConstraintCode) + "'");
7435           return;
7436         }
7437 
7438         // Add information to the INLINEASM node to know about this input.
7439         unsigned ResOpType =
7440           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
7441         AsmNodeOperands.push_back(DAG.getTargetConstant(
7442             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7443         AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
7444         break;
7445       }
7446 
7447       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
7448         assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
7449         assert(InOperandVal.getValueType() ==
7450                    TLI.getPointerTy(DAG.getDataLayout()) &&
7451                "Memory operands expect pointer values");
7452 
7453         unsigned ConstraintID =
7454             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7455         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7456                "Failed to convert memory constraint code to constraint id.");
7457 
7458         // Add information to the INLINEASM node to know about this input.
7459         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7460         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
7461         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
7462                                                         getCurSDLoc(),
7463                                                         MVT::i32));
7464         AsmNodeOperands.push_back(InOperandVal);
7465         break;
7466       }
7467 
7468       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
7469               OpInfo.ConstraintType == TargetLowering::C_Register) &&
7470              "Unknown constraint type!");
7471 
7472       // TODO: Support this.
7473       if (OpInfo.isIndirect) {
7474         emitInlineAsmError(
7475             CS, "Don't know how to handle indirect register inputs yet "
7476                 "for constraint '" +
7477                     Twine(OpInfo.ConstraintCode) + "'");
7478         return;
7479       }
7480 
7481       // Copy the input into the appropriate registers.
7482       if (OpInfo.AssignedRegs.Regs.empty()) {
7483         emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" +
7484                                    Twine(OpInfo.ConstraintCode) + "'");
7485         return;
7486       }
7487 
7488       SDLoc dl = getCurSDLoc();
7489 
7490       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
7491                                         Chain, &Flag, CS.getInstruction());
7492 
7493       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
7494                                                dl, DAG, AsmNodeOperands);
7495       break;
7496     }
7497     case InlineAsm::isClobber:
7498       // Add the clobbered value to the operand list, so that the register
7499       // allocator is aware that the physreg got clobbered.
7500       if (!OpInfo.AssignedRegs.Regs.empty())
7501         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
7502                                                  false, 0, getCurSDLoc(), DAG,
7503                                                  AsmNodeOperands);
7504       break;
7505     }
7506   }
7507 
7508   // Finish up input operands.  Set the input chain and add the flag last.
7509   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
7510   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
7511 
7512   Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
7513                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
7514   Flag = Chain.getValue(1);
7515 
7516   // If this asm returns a register value, copy the result from that register
7517   // and set it as the value of the call.
7518   if (!RetValRegs.Regs.empty()) {
7519     SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7520                                              Chain, &Flag, CS.getInstruction());
7521 
7522     // FIXME: Why don't we do this for inline asms with MRVs?
7523     if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
7524       EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
7525 
7526       // If any of the results of the inline asm is a vector, it may have the
7527       // wrong width/num elts.  This can happen for register classes that can
7528       // contain multiple different value types.  The preg or vreg allocated may
7529       // not have the same VT as was expected.  Convert it to the right type
7530       // with bit_convert.
7531       if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
7532         Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
7533                           ResultType, Val);
7534 
7535       } else if (ResultType != Val.getValueType() &&
7536                  ResultType.isInteger() && Val.getValueType().isInteger()) {
7537         // If a result value was tied to an input value, the computed result may
7538         // have a wider width than the expected result.  Extract the relevant
7539         // portion.
7540         Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
7541       }
7542 
7543       assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
7544     }
7545 
7546     setValue(CS.getInstruction(), Val);
7547     // Don't need to use this as a chain in this case.
7548     if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
7549       return;
7550   }
7551 
7552   std::vector<std::pair<SDValue, const Value *>> StoresToEmit;
7553 
7554   // Process indirect outputs, first output all of the flagged copies out of
7555   // physregs.
7556   for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
7557     RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
7558     const Value *Ptr = IndirectStoresToEmit[i].second;
7559     SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7560                                              Chain, &Flag, IA);
7561     StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
7562   }
7563 
7564   // Emit the non-flagged stores from the physregs.
7565   SmallVector<SDValue, 8> OutChains;
7566   for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
7567     SDValue Val = DAG.getStore(Chain, getCurSDLoc(), StoresToEmit[i].first,
7568                                getValue(StoresToEmit[i].second),
7569                                MachinePointerInfo(StoresToEmit[i].second));
7570     OutChains.push_back(Val);
7571   }
7572 
7573   if (!OutChains.empty())
7574     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
7575 
7576   DAG.setRoot(Chain);
7577 }
7578 
7579 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS,
7580                                              const Twine &Message) {
7581   LLVMContext &Ctx = *DAG.getContext();
7582   Ctx.emitError(CS.getInstruction(), Message);
7583 
7584   // Make sure we leave the DAG in a valid state
7585   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7586   auto VT = TLI.getValueType(DAG.getDataLayout(), CS.getType());
7587   setValue(CS.getInstruction(), DAG.getUNDEF(VT));
7588 }
7589 
7590 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
7591   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
7592                           MVT::Other, getRoot(),
7593                           getValue(I.getArgOperand(0)),
7594                           DAG.getSrcValue(I.getArgOperand(0))));
7595 }
7596 
7597 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
7598   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7599   const DataLayout &DL = DAG.getDataLayout();
7600   SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
7601                            getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
7602                            DAG.getSrcValue(I.getOperand(0)),
7603                            DL.getABITypeAlignment(I.getType()));
7604   setValue(&I, V);
7605   DAG.setRoot(V.getValue(1));
7606 }
7607 
7608 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
7609   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
7610                           MVT::Other, getRoot(),
7611                           getValue(I.getArgOperand(0)),
7612                           DAG.getSrcValue(I.getArgOperand(0))));
7613 }
7614 
7615 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
7616   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
7617                           MVT::Other, getRoot(),
7618                           getValue(I.getArgOperand(0)),
7619                           getValue(I.getArgOperand(1)),
7620                           DAG.getSrcValue(I.getArgOperand(0)),
7621                           DAG.getSrcValue(I.getArgOperand(1))));
7622 }
7623 
7624 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
7625                                                     const Instruction &I,
7626                                                     SDValue Op) {
7627   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
7628   if (!Range)
7629     return Op;
7630 
7631   ConstantRange CR = getConstantRangeFromMetadata(*Range);
7632   if (CR.isFullSet() || CR.isEmptySet() || CR.isWrappedSet())
7633     return Op;
7634 
7635   APInt Lo = CR.getUnsignedMin();
7636   if (!Lo.isMinValue())
7637     return Op;
7638 
7639   APInt Hi = CR.getUnsignedMax();
7640   unsigned Bits = Hi.getActiveBits();
7641 
7642   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
7643 
7644   SDLoc SL = getCurSDLoc();
7645 
7646   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
7647                              DAG.getValueType(SmallVT));
7648   unsigned NumVals = Op.getNode()->getNumValues();
7649   if (NumVals == 1)
7650     return ZExt;
7651 
7652   SmallVector<SDValue, 4> Ops;
7653 
7654   Ops.push_back(ZExt);
7655   for (unsigned I = 1; I != NumVals; ++I)
7656     Ops.push_back(Op.getValue(I));
7657 
7658   return DAG.getMergeValues(Ops, SL);
7659 }
7660 
7661 /// \brief Populate a CallLowerinInfo (into \p CLI) based on the properties of
7662 /// the call being lowered.
7663 ///
7664 /// This is a helper for lowering intrinsics that follow a target calling
7665 /// convention or require stack pointer adjustment. Only a subset of the
7666 /// intrinsic's operands need to participate in the calling convention.
7667 void SelectionDAGBuilder::populateCallLoweringInfo(
7668     TargetLowering::CallLoweringInfo &CLI, ImmutableCallSite CS,
7669     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
7670     bool IsPatchPoint) {
7671   TargetLowering::ArgListTy Args;
7672   Args.reserve(NumArgs);
7673 
7674   // Populate the argument list.
7675   // Attributes for args start at offset 1, after the return attribute.
7676   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
7677        ArgI != ArgE; ++ArgI) {
7678     const Value *V = CS->getOperand(ArgI);
7679 
7680     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
7681 
7682     TargetLowering::ArgListEntry Entry;
7683     Entry.Node = getValue(V);
7684     Entry.Ty = V->getType();
7685     Entry.setAttributes(&CS, ArgIdx);
7686     Args.push_back(Entry);
7687   }
7688 
7689   CLI.setDebugLoc(getCurSDLoc())
7690       .setChain(getRoot())
7691       .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args))
7692       .setDiscardResult(CS->use_empty())
7693       .setIsPatchPoint(IsPatchPoint);
7694 }
7695 
7696 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap
7697 /// or patchpoint target node's operand list.
7698 ///
7699 /// Constants are converted to TargetConstants purely as an optimization to
7700 /// avoid constant materialization and register allocation.
7701 ///
7702 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
7703 /// generate addess computation nodes, and so ExpandISelPseudo can convert the
7704 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
7705 /// address materialization and register allocation, but may also be required
7706 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
7707 /// alloca in the entry block, then the runtime may assume that the alloca's
7708 /// StackMap location can be read immediately after compilation and that the
7709 /// location is valid at any point during execution (this is similar to the
7710 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
7711 /// only available in a register, then the runtime would need to trap when
7712 /// execution reaches the StackMap in order to read the alloca's location.
7713 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
7714                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
7715                                 SelectionDAGBuilder &Builder) {
7716   for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
7717     SDValue OpVal = Builder.getValue(CS.getArgument(i));
7718     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
7719       Ops.push_back(
7720         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
7721       Ops.push_back(
7722         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
7723     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
7724       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
7725       Ops.push_back(Builder.DAG.getTargetFrameIndex(
7726           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
7727     } else
7728       Ops.push_back(OpVal);
7729   }
7730 }
7731 
7732 /// \brief Lower llvm.experimental.stackmap directly to its target opcode.
7733 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
7734   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
7735   //                                  [live variables...])
7736 
7737   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
7738 
7739   SDValue Chain, InFlag, Callee, NullPtr;
7740   SmallVector<SDValue, 32> Ops;
7741 
7742   SDLoc DL = getCurSDLoc();
7743   Callee = getValue(CI.getCalledValue());
7744   NullPtr = DAG.getIntPtrConstant(0, DL, true);
7745 
7746   // The stackmap intrinsic only records the live variables (the arguemnts
7747   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
7748   // intrinsic, this won't be lowered to a function call. This means we don't
7749   // have to worry about calling conventions and target specific lowering code.
7750   // Instead we perform the call lowering right here.
7751   //
7752   // chain, flag = CALLSEQ_START(chain, 0, 0)
7753   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
7754   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
7755   //
7756   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
7757   InFlag = Chain.getValue(1);
7758 
7759   // Add the <id> and <numBytes> constants.
7760   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7761   Ops.push_back(DAG.getTargetConstant(
7762                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
7763   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7764   Ops.push_back(DAG.getTargetConstant(
7765                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
7766                   MVT::i32));
7767 
7768   // Push live variables for the stack map.
7769   addStackMapLiveVars(&CI, 2, DL, Ops, *this);
7770 
7771   // We are not pushing any register mask info here on the operands list,
7772   // because the stackmap doesn't clobber anything.
7773 
7774   // Push the chain and the glue flag.
7775   Ops.push_back(Chain);
7776   Ops.push_back(InFlag);
7777 
7778   // Create the STACKMAP node.
7779   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7780   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
7781   Chain = SDValue(SM, 0);
7782   InFlag = Chain.getValue(1);
7783 
7784   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
7785 
7786   // Stackmaps don't generate values, so nothing goes into the NodeMap.
7787 
7788   // Set the root to the target-lowered call chain.
7789   DAG.setRoot(Chain);
7790 
7791   // Inform the Frame Information that we have a stackmap in this function.
7792   FuncInfo.MF->getFrameInfo().setHasStackMap();
7793 }
7794 
7795 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
7796 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
7797                                           const BasicBlock *EHPadBB) {
7798   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
7799   //                                                 i32 <numBytes>,
7800   //                                                 i8* <target>,
7801   //                                                 i32 <numArgs>,
7802   //                                                 [Args...],
7803   //                                                 [live variables...])
7804 
7805   CallingConv::ID CC = CS.getCallingConv();
7806   bool IsAnyRegCC = CC == CallingConv::AnyReg;
7807   bool HasDef = !CS->getType()->isVoidTy();
7808   SDLoc dl = getCurSDLoc();
7809   SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
7810 
7811   // Handle immediate and symbolic callees.
7812   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
7813     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
7814                                    /*isTarget=*/true);
7815   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
7816     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
7817                                          SDLoc(SymbolicCallee),
7818                                          SymbolicCallee->getValueType(0));
7819 
7820   // Get the real number of arguments participating in the call <numArgs>
7821   SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
7822   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
7823 
7824   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
7825   // Intrinsics include all meta-operands up to but not including CC.
7826   unsigned NumMetaOpers = PatchPointOpers::CCPos;
7827   assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
7828          "Not enough arguments provided to the patchpoint intrinsic");
7829 
7830   // For AnyRegCC the arguments are lowered later on manually.
7831   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
7832   Type *ReturnTy =
7833     IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
7834 
7835   TargetLowering::CallLoweringInfo CLI(DAG);
7836   populateCallLoweringInfo(CLI, CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
7837                            true);
7838   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7839 
7840   SDNode *CallEnd = Result.second.getNode();
7841   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
7842     CallEnd = CallEnd->getOperand(0).getNode();
7843 
7844   /// Get a call instruction from the call sequence chain.
7845   /// Tail calls are not allowed.
7846   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7847          "Expected a callseq node.");
7848   SDNode *Call = CallEnd->getOperand(0).getNode();
7849   bool HasGlue = Call->getGluedNode();
7850 
7851   // Replace the target specific call node with the patchable intrinsic.
7852   SmallVector<SDValue, 8> Ops;
7853 
7854   // Add the <id> and <numBytes> constants.
7855   SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
7856   Ops.push_back(DAG.getTargetConstant(
7857                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
7858   SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
7859   Ops.push_back(DAG.getTargetConstant(
7860                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
7861                   MVT::i32));
7862 
7863   // Add the callee.
7864   Ops.push_back(Callee);
7865 
7866   // Adjust <numArgs> to account for any arguments that have been passed on the
7867   // stack instead.
7868   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
7869   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7870   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
7871   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
7872 
7873   // Add the calling convention
7874   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
7875 
7876   // Add the arguments we omitted previously. The register allocator should
7877   // place these in any free register.
7878   if (IsAnyRegCC)
7879     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
7880       Ops.push_back(getValue(CS.getArgument(i)));
7881 
7882   // Push the arguments from the call instruction up to the register mask.
7883   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
7884   Ops.append(Call->op_begin() + 2, e);
7885 
7886   // Push live variables for the stack map.
7887   addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
7888 
7889   // Push the register mask info.
7890   if (HasGlue)
7891     Ops.push_back(*(Call->op_end()-2));
7892   else
7893     Ops.push_back(*(Call->op_end()-1));
7894 
7895   // Push the chain (this is originally the first operand of the call, but
7896   // becomes now the last or second to last operand).
7897   Ops.push_back(*(Call->op_begin()));
7898 
7899   // Push the glue flag (last operand).
7900   if (HasGlue)
7901     Ops.push_back(*(Call->op_end()-1));
7902 
7903   SDVTList NodeTys;
7904   if (IsAnyRegCC && HasDef) {
7905     // Create the return types based on the intrinsic definition
7906     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7907     SmallVector<EVT, 3> ValueVTs;
7908     ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
7909     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
7910 
7911     // There is always a chain and a glue type at the end
7912     ValueVTs.push_back(MVT::Other);
7913     ValueVTs.push_back(MVT::Glue);
7914     NodeTys = DAG.getVTList(ValueVTs);
7915   } else
7916     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7917 
7918   // Replace the target specific call node with a PATCHPOINT node.
7919   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7920                                          dl, NodeTys, Ops);
7921 
7922   // Update the NodeMap.
7923   if (HasDef) {
7924     if (IsAnyRegCC)
7925       setValue(CS.getInstruction(), SDValue(MN, 0));
7926     else
7927       setValue(CS.getInstruction(), Result.first);
7928   }
7929 
7930   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
7931   // call sequence. Furthermore the location of the chain and glue can change
7932   // when the AnyReg calling convention is used and the intrinsic returns a
7933   // value.
7934   if (IsAnyRegCC && HasDef) {
7935     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7936     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7937     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7938   } else
7939     DAG.ReplaceAllUsesWith(Call, MN);
7940   DAG.DeleteNode(Call);
7941 
7942   // Inform the Frame Information that we have a patchpoint in this function.
7943   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
7944 }
7945 
7946 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
7947                                             unsigned Intrinsic) {
7948   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7949   SDValue Op1 = getValue(I.getArgOperand(0));
7950   SDValue Op2;
7951   if (I.getNumArgOperands() > 1)
7952     Op2 = getValue(I.getArgOperand(1));
7953   SDLoc dl = getCurSDLoc();
7954   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7955   SDValue Res;
7956   FastMathFlags FMF;
7957   if (isa<FPMathOperator>(I))
7958     FMF = I.getFastMathFlags();
7959   SDNodeFlags SDFlags;
7960   SDFlags.setNoNaNs(FMF.noNaNs());
7961 
7962   switch (Intrinsic) {
7963   case Intrinsic::experimental_vector_reduce_fadd:
7964     if (FMF.isFast())
7965       Res = DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2);
7966     else
7967       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2);
7968     break;
7969   case Intrinsic::experimental_vector_reduce_fmul:
7970     if (FMF.isFast())
7971       Res = DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2);
7972     else
7973       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2);
7974     break;
7975   case Intrinsic::experimental_vector_reduce_add:
7976     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
7977     break;
7978   case Intrinsic::experimental_vector_reduce_mul:
7979     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
7980     break;
7981   case Intrinsic::experimental_vector_reduce_and:
7982     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
7983     break;
7984   case Intrinsic::experimental_vector_reduce_or:
7985     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
7986     break;
7987   case Intrinsic::experimental_vector_reduce_xor:
7988     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
7989     break;
7990   case Intrinsic::experimental_vector_reduce_smax:
7991     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
7992     break;
7993   case Intrinsic::experimental_vector_reduce_smin:
7994     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
7995     break;
7996   case Intrinsic::experimental_vector_reduce_umax:
7997     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
7998     break;
7999   case Intrinsic::experimental_vector_reduce_umin:
8000     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
8001     break;
8002   case Intrinsic::experimental_vector_reduce_fmax:
8003     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
8004     break;
8005   case Intrinsic::experimental_vector_reduce_fmin:
8006     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
8007     break;
8008   default:
8009     llvm_unreachable("Unhandled vector reduce intrinsic");
8010   }
8011   setValue(&I, Res);
8012 }
8013 
8014 /// Returns an AttributeList representing the attributes applied to the return
8015 /// value of the given call.
8016 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
8017   SmallVector<Attribute::AttrKind, 2> Attrs;
8018   if (CLI.RetSExt)
8019     Attrs.push_back(Attribute::SExt);
8020   if (CLI.RetZExt)
8021     Attrs.push_back(Attribute::ZExt);
8022   if (CLI.IsInReg)
8023     Attrs.push_back(Attribute::InReg);
8024 
8025   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
8026                             Attrs);
8027 }
8028 
8029 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
8030 /// implementation, which just calls LowerCall.
8031 /// FIXME: When all targets are
8032 /// migrated to using LowerCall, this hook should be integrated into SDISel.
8033 std::pair<SDValue, SDValue>
8034 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
8035   // Handle the incoming return values from the call.
8036   CLI.Ins.clear();
8037   Type *OrigRetTy = CLI.RetTy;
8038   SmallVector<EVT, 4> RetTys;
8039   SmallVector<uint64_t, 4> Offsets;
8040   auto &DL = CLI.DAG.getDataLayout();
8041   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
8042 
8043   if (CLI.IsPostTypeLegalization) {
8044     // If we are lowering a libcall after legalization, split the return type.
8045     SmallVector<EVT, 4> OldRetTys = std::move(RetTys);
8046     SmallVector<uint64_t, 4> OldOffsets = std::move(Offsets);
8047     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
8048       EVT RetVT = OldRetTys[i];
8049       uint64_t Offset = OldOffsets[i];
8050       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
8051       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
8052       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
8053       RetTys.append(NumRegs, RegisterVT);
8054       for (unsigned j = 0; j != NumRegs; ++j)
8055         Offsets.push_back(Offset + j * RegisterVTByteSZ);
8056     }
8057   }
8058 
8059   SmallVector<ISD::OutputArg, 4> Outs;
8060   GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
8061 
8062   bool CanLowerReturn =
8063       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
8064                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
8065 
8066   SDValue DemoteStackSlot;
8067   int DemoteStackIdx = -100;
8068   if (!CanLowerReturn) {
8069     // FIXME: equivalent assert?
8070     // assert(!CS.hasInAllocaArgument() &&
8071     //        "sret demotion is incompatible with inalloca");
8072     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
8073     unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
8074     MachineFunction &MF = CLI.DAG.getMachineFunction();
8075     DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
8076     Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
8077 
8078     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
8079     ArgListEntry Entry;
8080     Entry.Node = DemoteStackSlot;
8081     Entry.Ty = StackSlotPtrType;
8082     Entry.IsSExt = false;
8083     Entry.IsZExt = false;
8084     Entry.IsInReg = false;
8085     Entry.IsSRet = true;
8086     Entry.IsNest = false;
8087     Entry.IsByVal = false;
8088     Entry.IsReturned = false;
8089     Entry.IsSwiftSelf = false;
8090     Entry.IsSwiftError = false;
8091     Entry.Alignment = Align;
8092     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
8093     CLI.NumFixedArgs += 1;
8094     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
8095 
8096     // sret demotion isn't compatible with tail-calls, since the sret argument
8097     // points into the callers stack frame.
8098     CLI.IsTailCall = false;
8099   } else {
8100     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8101       EVT VT = RetTys[I];
8102       MVT RegisterVT =
8103           getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8104       unsigned NumRegs =
8105           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8106       for (unsigned i = 0; i != NumRegs; ++i) {
8107         ISD::InputArg MyFlags;
8108         MyFlags.VT = RegisterVT;
8109         MyFlags.ArgVT = VT;
8110         MyFlags.Used = CLI.IsReturnValueUsed;
8111         if (CLI.RetSExt)
8112           MyFlags.Flags.setSExt();
8113         if (CLI.RetZExt)
8114           MyFlags.Flags.setZExt();
8115         if (CLI.IsInReg)
8116           MyFlags.Flags.setInReg();
8117         CLI.Ins.push_back(MyFlags);
8118       }
8119     }
8120   }
8121 
8122   // We push in swifterror return as the last element of CLI.Ins.
8123   ArgListTy &Args = CLI.getArgs();
8124   if (supportSwiftError()) {
8125     for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8126       if (Args[i].IsSwiftError) {
8127         ISD::InputArg MyFlags;
8128         MyFlags.VT = getPointerTy(DL);
8129         MyFlags.ArgVT = EVT(getPointerTy(DL));
8130         MyFlags.Flags.setSwiftError();
8131         CLI.Ins.push_back(MyFlags);
8132       }
8133     }
8134   }
8135 
8136   // Handle all of the outgoing arguments.
8137   CLI.Outs.clear();
8138   CLI.OutVals.clear();
8139   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8140     SmallVector<EVT, 4> ValueVTs;
8141     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
8142     // FIXME: Split arguments if CLI.IsPostTypeLegalization
8143     Type *FinalType = Args[i].Ty;
8144     if (Args[i].IsByVal)
8145       FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
8146     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
8147         FinalType, CLI.CallConv, CLI.IsVarArg);
8148     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
8149          ++Value) {
8150       EVT VT = ValueVTs[Value];
8151       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
8152       SDValue Op = SDValue(Args[i].Node.getNode(),
8153                            Args[i].Node.getResNo() + Value);
8154       ISD::ArgFlagsTy Flags;
8155 
8156       // Certain targets (such as MIPS), may have a different ABI alignment
8157       // for a type depending on the context. Give the target a chance to
8158       // specify the alignment it wants.
8159       unsigned OriginalAlignment = getABIAlignmentForCallingConv(ArgTy, DL);
8160 
8161       if (Args[i].IsZExt)
8162         Flags.setZExt();
8163       if (Args[i].IsSExt)
8164         Flags.setSExt();
8165       if (Args[i].IsInReg) {
8166         // If we are using vectorcall calling convention, a structure that is
8167         // passed InReg - is surely an HVA
8168         if (CLI.CallConv == CallingConv::X86_VectorCall &&
8169             isa<StructType>(FinalType)) {
8170           // The first value of a structure is marked
8171           if (0 == Value)
8172             Flags.setHvaStart();
8173           Flags.setHva();
8174         }
8175         // Set InReg Flag
8176         Flags.setInReg();
8177       }
8178       if (Args[i].IsSRet)
8179         Flags.setSRet();
8180       if (Args[i].IsSwiftSelf)
8181         Flags.setSwiftSelf();
8182       if (Args[i].IsSwiftError)
8183         Flags.setSwiftError();
8184       if (Args[i].IsByVal)
8185         Flags.setByVal();
8186       if (Args[i].IsInAlloca) {
8187         Flags.setInAlloca();
8188         // Set the byval flag for CCAssignFn callbacks that don't know about
8189         // inalloca.  This way we can know how many bytes we should've allocated
8190         // and how many bytes a callee cleanup function will pop.  If we port
8191         // inalloca to more targets, we'll have to add custom inalloca handling
8192         // in the various CC lowering callbacks.
8193         Flags.setByVal();
8194       }
8195       if (Args[i].IsByVal || Args[i].IsInAlloca) {
8196         PointerType *Ty = cast<PointerType>(Args[i].Ty);
8197         Type *ElementTy = Ty->getElementType();
8198         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
8199         // For ByVal, alignment should come from FE.  BE will guess if this
8200         // info is not there but there are cases it cannot get right.
8201         unsigned FrameAlign;
8202         if (Args[i].Alignment)
8203           FrameAlign = Args[i].Alignment;
8204         else
8205           FrameAlign = getByValTypeAlignment(ElementTy, DL);
8206         Flags.setByValAlign(FrameAlign);
8207       }
8208       if (Args[i].IsNest)
8209         Flags.setNest();
8210       if (NeedsRegBlock)
8211         Flags.setInConsecutiveRegs();
8212       Flags.setOrigAlign(OriginalAlignment);
8213 
8214       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8215       unsigned NumParts =
8216           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8217       SmallVector<SDValue, 4> Parts(NumParts);
8218       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
8219 
8220       if (Args[i].IsSExt)
8221         ExtendKind = ISD::SIGN_EXTEND;
8222       else if (Args[i].IsZExt)
8223         ExtendKind = ISD::ZERO_EXTEND;
8224 
8225       // Conservatively only handle 'returned' on non-vectors for now
8226       if (Args[i].IsReturned && !Op.getValueType().isVector()) {
8227         assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
8228                "unexpected use of 'returned'");
8229         // Before passing 'returned' to the target lowering code, ensure that
8230         // either the register MVT and the actual EVT are the same size or that
8231         // the return value and argument are extended in the same way; in these
8232         // cases it's safe to pass the argument register value unchanged as the
8233         // return register value (although it's at the target's option whether
8234         // to do so)
8235         // TODO: allow code generation to take advantage of partially preserved
8236         // registers rather than clobbering the entire register when the
8237         // parameter extension method is not compatible with the return
8238         // extension method
8239         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
8240             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
8241              CLI.RetZExt == Args[i].IsZExt))
8242           Flags.setReturned();
8243       }
8244 
8245       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
8246                      CLI.CS.getInstruction(), ExtendKind, true);
8247 
8248       for (unsigned j = 0; j != NumParts; ++j) {
8249         // if it isn't first piece, alignment must be 1
8250         ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
8251                                i < CLI.NumFixedArgs,
8252                                i, j*Parts[j].getValueType().getStoreSize());
8253         if (NumParts > 1 && j == 0)
8254           MyFlags.Flags.setSplit();
8255         else if (j != 0) {
8256           MyFlags.Flags.setOrigAlign(1);
8257           if (j == NumParts - 1)
8258             MyFlags.Flags.setSplitEnd();
8259         }
8260 
8261         CLI.Outs.push_back(MyFlags);
8262         CLI.OutVals.push_back(Parts[j]);
8263       }
8264 
8265       if (NeedsRegBlock && Value == NumValues - 1)
8266         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
8267     }
8268   }
8269 
8270   SmallVector<SDValue, 4> InVals;
8271   CLI.Chain = LowerCall(CLI, InVals);
8272 
8273   // Update CLI.InVals to use outside of this function.
8274   CLI.InVals = InVals;
8275 
8276   // Verify that the target's LowerCall behaved as expected.
8277   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
8278          "LowerCall didn't return a valid chain!");
8279   assert((!CLI.IsTailCall || InVals.empty()) &&
8280          "LowerCall emitted a return value for a tail call!");
8281   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
8282          "LowerCall didn't emit the correct number of values!");
8283 
8284   // For a tail call, the return value is merely live-out and there aren't
8285   // any nodes in the DAG representing it. Return a special value to
8286   // indicate that a tail call has been emitted and no more Instructions
8287   // should be processed in the current block.
8288   if (CLI.IsTailCall) {
8289     CLI.DAG.setRoot(CLI.Chain);
8290     return std::make_pair(SDValue(), SDValue());
8291   }
8292 
8293 #ifndef NDEBUG
8294   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
8295     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
8296     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
8297            "LowerCall emitted a value with the wrong type!");
8298   }
8299 #endif
8300 
8301   SmallVector<SDValue, 4> ReturnValues;
8302   if (!CanLowerReturn) {
8303     // The instruction result is the result of loading from the
8304     // hidden sret parameter.
8305     SmallVector<EVT, 1> PVTs;
8306     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
8307 
8308     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
8309     assert(PVTs.size() == 1 && "Pointers should fit in one register");
8310     EVT PtrVT = PVTs[0];
8311 
8312     unsigned NumValues = RetTys.size();
8313     ReturnValues.resize(NumValues);
8314     SmallVector<SDValue, 4> Chains(NumValues);
8315 
8316     // An aggregate return value cannot wrap around the address space, so
8317     // offsets to its parts don't wrap either.
8318     SDNodeFlags Flags;
8319     Flags.setNoUnsignedWrap(true);
8320 
8321     for (unsigned i = 0; i < NumValues; ++i) {
8322       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
8323                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
8324                                                         PtrVT), Flags);
8325       SDValue L = CLI.DAG.getLoad(
8326           RetTys[i], CLI.DL, CLI.Chain, Add,
8327           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
8328                                             DemoteStackIdx, Offsets[i]),
8329           /* Alignment = */ 1);
8330       ReturnValues[i] = L;
8331       Chains[i] = L.getValue(1);
8332     }
8333 
8334     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
8335   } else {
8336     // Collect the legal value parts into potentially illegal values
8337     // that correspond to the original function's return values.
8338     Optional<ISD::NodeType> AssertOp;
8339     if (CLI.RetSExt)
8340       AssertOp = ISD::AssertSext;
8341     else if (CLI.RetZExt)
8342       AssertOp = ISD::AssertZext;
8343     unsigned CurReg = 0;
8344     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8345       EVT VT = RetTys[I];
8346       MVT RegisterVT =
8347           getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8348       unsigned NumRegs =
8349           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8350 
8351       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
8352                                               NumRegs, RegisterVT, VT, nullptr,
8353                                               AssertOp, true));
8354       CurReg += NumRegs;
8355     }
8356 
8357     // For a function returning void, there is no return value. We can't create
8358     // such a node, so we just return a null return value in that case. In
8359     // that case, nothing will actually look at the value.
8360     if (ReturnValues.empty())
8361       return std::make_pair(SDValue(), CLI.Chain);
8362   }
8363 
8364   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
8365                                 CLI.DAG.getVTList(RetTys), ReturnValues);
8366   return std::make_pair(Res, CLI.Chain);
8367 }
8368 
8369 void TargetLowering::LowerOperationWrapper(SDNode *N,
8370                                            SmallVectorImpl<SDValue> &Results,
8371                                            SelectionDAG &DAG) const {
8372   if (SDValue Res = LowerOperation(SDValue(N, 0), DAG))
8373     Results.push_back(Res);
8374 }
8375 
8376 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
8377   llvm_unreachable("LowerOperation not implemented for this target!");
8378 }
8379 
8380 void
8381 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
8382   SDValue Op = getNonRegisterValue(V);
8383   assert((Op.getOpcode() != ISD::CopyFromReg ||
8384           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
8385          "Copy from a reg to the same reg!");
8386   assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
8387 
8388   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8389   // If this is an InlineAsm we have to match the registers required, not the
8390   // notional registers required by the type.
8391 
8392   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
8393                    V->getType(), isABIRegCopy(V));
8394   SDValue Chain = DAG.getEntryNode();
8395 
8396   ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
8397                               FuncInfo.PreferredExtendType.end())
8398                                  ? ISD::ANY_EXTEND
8399                                  : FuncInfo.PreferredExtendType[V];
8400   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
8401   PendingExports.push_back(Chain);
8402 }
8403 
8404 #include "llvm/CodeGen/SelectionDAGISel.h"
8405 
8406 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
8407 /// entry block, return true.  This includes arguments used by switches, since
8408 /// the switch may expand into multiple basic blocks.
8409 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
8410   // With FastISel active, we may be splitting blocks, so force creation
8411   // of virtual registers for all non-dead arguments.
8412   if (FastISel)
8413     return A->use_empty();
8414 
8415   const BasicBlock &Entry = A->getParent()->front();
8416   for (const User *U : A->users())
8417     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
8418       return false;  // Use not in entry block.
8419 
8420   return true;
8421 }
8422 
8423 using ArgCopyElisionMapTy =
8424     DenseMap<const Argument *,
8425              std::pair<const AllocaInst *, const StoreInst *>>;
8426 
8427 /// Scan the entry block of the function in FuncInfo for arguments that look
8428 /// like copies into a local alloca. Record any copied arguments in
8429 /// ArgCopyElisionCandidates.
8430 static void
8431 findArgumentCopyElisionCandidates(const DataLayout &DL,
8432                                   FunctionLoweringInfo *FuncInfo,
8433                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
8434   // Record the state of every static alloca used in the entry block. Argument
8435   // allocas are all used in the entry block, so we need approximately as many
8436   // entries as we have arguments.
8437   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
8438   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
8439   unsigned NumArgs = FuncInfo->Fn->arg_size();
8440   StaticAllocas.reserve(NumArgs * 2);
8441 
8442   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
8443     if (!V)
8444       return nullptr;
8445     V = V->stripPointerCasts();
8446     const auto *AI = dyn_cast<AllocaInst>(V);
8447     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
8448       return nullptr;
8449     auto Iter = StaticAllocas.insert({AI, Unknown});
8450     return &Iter.first->second;
8451   };
8452 
8453   // Look for stores of arguments to static allocas. Look through bitcasts and
8454   // GEPs to handle type coercions, as long as the alloca is fully initialized
8455   // by the store. Any non-store use of an alloca escapes it and any subsequent
8456   // unanalyzed store might write it.
8457   // FIXME: Handle structs initialized with multiple stores.
8458   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
8459     // Look for stores, and handle non-store uses conservatively.
8460     const auto *SI = dyn_cast<StoreInst>(&I);
8461     if (!SI) {
8462       // We will look through cast uses, so ignore them completely.
8463       if (I.isCast())
8464         continue;
8465       // Ignore debug info intrinsics, they don't escape or store to allocas.
8466       if (isa<DbgInfoIntrinsic>(I))
8467         continue;
8468       // This is an unknown instruction. Assume it escapes or writes to all
8469       // static alloca operands.
8470       for (const Use &U : I.operands()) {
8471         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
8472           *Info = StaticAllocaInfo::Clobbered;
8473       }
8474       continue;
8475     }
8476 
8477     // If the stored value is a static alloca, mark it as escaped.
8478     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
8479       *Info = StaticAllocaInfo::Clobbered;
8480 
8481     // Check if the destination is a static alloca.
8482     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
8483     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
8484     if (!Info)
8485       continue;
8486     const AllocaInst *AI = cast<AllocaInst>(Dst);
8487 
8488     // Skip allocas that have been initialized or clobbered.
8489     if (*Info != StaticAllocaInfo::Unknown)
8490       continue;
8491 
8492     // Check if the stored value is an argument, and that this store fully
8493     // initializes the alloca. Don't elide copies from the same argument twice.
8494     const Value *Val = SI->getValueOperand()->stripPointerCasts();
8495     const auto *Arg = dyn_cast<Argument>(Val);
8496     if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() ||
8497         Arg->getType()->isEmptyTy() ||
8498         DL.getTypeStoreSize(Arg->getType()) !=
8499             DL.getTypeAllocSize(AI->getAllocatedType()) ||
8500         ArgCopyElisionCandidates.count(Arg)) {
8501       *Info = StaticAllocaInfo::Clobbered;
8502       continue;
8503     }
8504 
8505     DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI << '\n');
8506 
8507     // Mark this alloca and store for argument copy elision.
8508     *Info = StaticAllocaInfo::Elidable;
8509     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
8510 
8511     // Stop scanning if we've seen all arguments. This will happen early in -O0
8512     // builds, which is useful, because -O0 builds have large entry blocks and
8513     // many allocas.
8514     if (ArgCopyElisionCandidates.size() == NumArgs)
8515       break;
8516   }
8517 }
8518 
8519 /// Try to elide argument copies from memory into a local alloca. Succeeds if
8520 /// ArgVal is a load from a suitable fixed stack object.
8521 static void tryToElideArgumentCopy(
8522     FunctionLoweringInfo *FuncInfo, SmallVectorImpl<SDValue> &Chains,
8523     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
8524     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
8525     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
8526     SDValue ArgVal, bool &ArgHasUses) {
8527   // Check if this is a load from a fixed stack object.
8528   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
8529   if (!LNode)
8530     return;
8531   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
8532   if (!FINode)
8533     return;
8534 
8535   // Check that the fixed stack object is the right size and alignment.
8536   // Look at the alignment that the user wrote on the alloca instead of looking
8537   // at the stack object.
8538   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
8539   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
8540   const AllocaInst *AI = ArgCopyIter->second.first;
8541   int FixedIndex = FINode->getIndex();
8542   int &AllocaIndex = FuncInfo->StaticAllocaMap[AI];
8543   int OldIndex = AllocaIndex;
8544   MachineFrameInfo &MFI = FuncInfo->MF->getFrameInfo();
8545   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
8546     DEBUG(dbgs() << "  argument copy elision failed due to bad fixed stack "
8547                     "object size\n");
8548     return;
8549   }
8550   unsigned RequiredAlignment = AI->getAlignment();
8551   if (!RequiredAlignment) {
8552     RequiredAlignment = FuncInfo->MF->getDataLayout().getABITypeAlignment(
8553         AI->getAllocatedType());
8554   }
8555   if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) {
8556     DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
8557                     "greater than stack argument alignment ("
8558                  << RequiredAlignment << " vs "
8559                  << MFI.getObjectAlignment(FixedIndex) << ")\n");
8560     return;
8561   }
8562 
8563   // Perform the elision. Delete the old stack object and replace its only use
8564   // in the variable info map. Mark the stack object as mutable.
8565   DEBUG({
8566     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
8567            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
8568            << '\n';
8569   });
8570   MFI.RemoveStackObject(OldIndex);
8571   MFI.setIsImmutableObjectIndex(FixedIndex, false);
8572   AllocaIndex = FixedIndex;
8573   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
8574   Chains.push_back(ArgVal.getValue(1));
8575 
8576   // Avoid emitting code for the store implementing the copy.
8577   const StoreInst *SI = ArgCopyIter->second.second;
8578   ElidedArgCopyInstrs.insert(SI);
8579 
8580   // Check for uses of the argument again so that we can avoid exporting ArgVal
8581   // if it is't used by anything other than the store.
8582   for (const Value *U : Arg.users()) {
8583     if (U != SI) {
8584       ArgHasUses = true;
8585       break;
8586     }
8587   }
8588 }
8589 
8590 void SelectionDAGISel::LowerArguments(const Function &F) {
8591   SelectionDAG &DAG = SDB->DAG;
8592   SDLoc dl = SDB->getCurSDLoc();
8593   const DataLayout &DL = DAG.getDataLayout();
8594   SmallVector<ISD::InputArg, 16> Ins;
8595 
8596   if (!FuncInfo->CanLowerReturn) {
8597     // Put in an sret pointer parameter before all the other parameters.
8598     SmallVector<EVT, 1> ValueVTs;
8599     ComputeValueVTs(*TLI, DAG.getDataLayout(),
8600                     PointerType::getUnqual(F.getReturnType()), ValueVTs);
8601 
8602     // NOTE: Assuming that a pointer will never break down to more than one VT
8603     // or one register.
8604     ISD::ArgFlagsTy Flags;
8605     Flags.setSRet();
8606     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
8607     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
8608                          ISD::InputArg::NoArgIndex, 0);
8609     Ins.push_back(RetArg);
8610   }
8611 
8612   // Look for stores of arguments to static allocas. Mark such arguments with a
8613   // flag to ask the target to give us the memory location of that argument if
8614   // available.
8615   ArgCopyElisionMapTy ArgCopyElisionCandidates;
8616   findArgumentCopyElisionCandidates(DL, FuncInfo, ArgCopyElisionCandidates);
8617 
8618   // Set up the incoming argument description vector.
8619   for (const Argument &Arg : F.args()) {
8620     unsigned ArgNo = Arg.getArgNo();
8621     SmallVector<EVT, 4> ValueVTs;
8622     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
8623     bool isArgValueUsed = !Arg.use_empty();
8624     unsigned PartBase = 0;
8625     Type *FinalType = Arg.getType();
8626     if (Arg.hasAttribute(Attribute::ByVal))
8627       FinalType = cast<PointerType>(FinalType)->getElementType();
8628     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
8629         FinalType, F.getCallingConv(), F.isVarArg());
8630     for (unsigned Value = 0, NumValues = ValueVTs.size();
8631          Value != NumValues; ++Value) {
8632       EVT VT = ValueVTs[Value];
8633       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
8634       ISD::ArgFlagsTy Flags;
8635 
8636       // Certain targets (such as MIPS), may have a different ABI alignment
8637       // for a type depending on the context. Give the target a chance to
8638       // specify the alignment it wants.
8639       unsigned OriginalAlignment =
8640           TLI->getABIAlignmentForCallingConv(ArgTy, DL);
8641 
8642       if (Arg.hasAttribute(Attribute::ZExt))
8643         Flags.setZExt();
8644       if (Arg.hasAttribute(Attribute::SExt))
8645         Flags.setSExt();
8646       if (Arg.hasAttribute(Attribute::InReg)) {
8647         // If we are using vectorcall calling convention, a structure that is
8648         // passed InReg - is surely an HVA
8649         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
8650             isa<StructType>(Arg.getType())) {
8651           // The first value of a structure is marked
8652           if (0 == Value)
8653             Flags.setHvaStart();
8654           Flags.setHva();
8655         }
8656         // Set InReg Flag
8657         Flags.setInReg();
8658       }
8659       if (Arg.hasAttribute(Attribute::StructRet))
8660         Flags.setSRet();
8661       if (Arg.hasAttribute(Attribute::SwiftSelf))
8662         Flags.setSwiftSelf();
8663       if (Arg.hasAttribute(Attribute::SwiftError))
8664         Flags.setSwiftError();
8665       if (Arg.hasAttribute(Attribute::ByVal))
8666         Flags.setByVal();
8667       if (Arg.hasAttribute(Attribute::InAlloca)) {
8668         Flags.setInAlloca();
8669         // Set the byval flag for CCAssignFn callbacks that don't know about
8670         // inalloca.  This way we can know how many bytes we should've allocated
8671         // and how many bytes a callee cleanup function will pop.  If we port
8672         // inalloca to more targets, we'll have to add custom inalloca handling
8673         // in the various CC lowering callbacks.
8674         Flags.setByVal();
8675       }
8676       if (F.getCallingConv() == CallingConv::X86_INTR) {
8677         // IA Interrupt passes frame (1st parameter) by value in the stack.
8678         if (ArgNo == 0)
8679           Flags.setByVal();
8680       }
8681       if (Flags.isByVal() || Flags.isInAlloca()) {
8682         PointerType *Ty = cast<PointerType>(Arg.getType());
8683         Type *ElementTy = Ty->getElementType();
8684         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
8685         // For ByVal, alignment should be passed from FE.  BE will guess if
8686         // this info is not there but there are cases it cannot get right.
8687         unsigned FrameAlign;
8688         if (Arg.getParamAlignment())
8689           FrameAlign = Arg.getParamAlignment();
8690         else
8691           FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
8692         Flags.setByValAlign(FrameAlign);
8693       }
8694       if (Arg.hasAttribute(Attribute::Nest))
8695         Flags.setNest();
8696       if (NeedsRegBlock)
8697         Flags.setInConsecutiveRegs();
8698       Flags.setOrigAlign(OriginalAlignment);
8699       if (ArgCopyElisionCandidates.count(&Arg))
8700         Flags.setCopyElisionCandidate();
8701 
8702       MVT RegisterVT =
8703           TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), VT);
8704       unsigned NumRegs =
8705           TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), VT);
8706       for (unsigned i = 0; i != NumRegs; ++i) {
8707         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
8708                               ArgNo, PartBase+i*RegisterVT.getStoreSize());
8709         if (NumRegs > 1 && i == 0)
8710           MyFlags.Flags.setSplit();
8711         // if it isn't first piece, alignment must be 1
8712         else if (i > 0) {
8713           MyFlags.Flags.setOrigAlign(1);
8714           if (i == NumRegs - 1)
8715             MyFlags.Flags.setSplitEnd();
8716         }
8717         Ins.push_back(MyFlags);
8718       }
8719       if (NeedsRegBlock && Value == NumValues - 1)
8720         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
8721       PartBase += VT.getStoreSize();
8722     }
8723   }
8724 
8725   // Call the target to set up the argument values.
8726   SmallVector<SDValue, 8> InVals;
8727   SDValue NewRoot = TLI->LowerFormalArguments(
8728       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
8729 
8730   // Verify that the target's LowerFormalArguments behaved as expected.
8731   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
8732          "LowerFormalArguments didn't return a valid chain!");
8733   assert(InVals.size() == Ins.size() &&
8734          "LowerFormalArguments didn't emit the correct number of values!");
8735   DEBUG({
8736       for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
8737         assert(InVals[i].getNode() &&
8738                "LowerFormalArguments emitted a null value!");
8739         assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
8740                "LowerFormalArguments emitted a value with the wrong type!");
8741       }
8742     });
8743 
8744   // Update the DAG with the new chain value resulting from argument lowering.
8745   DAG.setRoot(NewRoot);
8746 
8747   // Set up the argument values.
8748   unsigned i = 0;
8749   if (!FuncInfo->CanLowerReturn) {
8750     // Create a virtual register for the sret pointer, and put in a copy
8751     // from the sret argument into it.
8752     SmallVector<EVT, 1> ValueVTs;
8753     ComputeValueVTs(*TLI, DAG.getDataLayout(),
8754                     PointerType::getUnqual(F.getReturnType()), ValueVTs);
8755     MVT VT = ValueVTs[0].getSimpleVT();
8756     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
8757     Optional<ISD::NodeType> AssertOp = None;
8758     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
8759                                         RegVT, VT, nullptr, AssertOp);
8760 
8761     MachineFunction& MF = SDB->DAG.getMachineFunction();
8762     MachineRegisterInfo& RegInfo = MF.getRegInfo();
8763     unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
8764     FuncInfo->DemoteRegister = SRetReg;
8765     NewRoot =
8766         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
8767     DAG.setRoot(NewRoot);
8768 
8769     // i indexes lowered arguments.  Bump it past the hidden sret argument.
8770     ++i;
8771   }
8772 
8773   SmallVector<SDValue, 4> Chains;
8774   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
8775   for (const Argument &Arg : F.args()) {
8776     SmallVector<SDValue, 4> ArgValues;
8777     SmallVector<EVT, 4> ValueVTs;
8778     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
8779     unsigned NumValues = ValueVTs.size();
8780     if (NumValues == 0)
8781       continue;
8782 
8783     bool ArgHasUses = !Arg.use_empty();
8784 
8785     // Elide the copying store if the target loaded this argument from a
8786     // suitable fixed stack object.
8787     if (Ins[i].Flags.isCopyElisionCandidate()) {
8788       tryToElideArgumentCopy(FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
8789                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
8790                              InVals[i], ArgHasUses);
8791     }
8792 
8793     // If this argument is unused then remember its value. It is used to generate
8794     // debugging information.
8795     bool isSwiftErrorArg =
8796         TLI->supportSwiftError() &&
8797         Arg.hasAttribute(Attribute::SwiftError);
8798     if (!ArgHasUses && !isSwiftErrorArg) {
8799       SDB->setUnusedArgValue(&Arg, InVals[i]);
8800 
8801       // Also remember any frame index for use in FastISel.
8802       if (FrameIndexSDNode *FI =
8803           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
8804         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8805     }
8806 
8807     for (unsigned Val = 0; Val != NumValues; ++Val) {
8808       EVT VT = ValueVTs[Val];
8809       MVT PartVT =
8810           TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), VT);
8811       unsigned NumParts =
8812           TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), VT);
8813 
8814       // Even an apparant 'unused' swifterror argument needs to be returned. So
8815       // we do generate a copy for it that can be used on return from the
8816       // function.
8817       if (ArgHasUses || isSwiftErrorArg) {
8818         Optional<ISD::NodeType> AssertOp;
8819         if (Arg.hasAttribute(Attribute::SExt))
8820           AssertOp = ISD::AssertSext;
8821         else if (Arg.hasAttribute(Attribute::ZExt))
8822           AssertOp = ISD::AssertZext;
8823 
8824         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
8825                                              PartVT, VT, nullptr, AssertOp,
8826                                              true));
8827       }
8828 
8829       i += NumParts;
8830     }
8831 
8832     // We don't need to do anything else for unused arguments.
8833     if (ArgValues.empty())
8834       continue;
8835 
8836     // Note down frame index.
8837     if (FrameIndexSDNode *FI =
8838         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
8839       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8840 
8841     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
8842                                      SDB->getCurSDLoc());
8843 
8844     SDB->setValue(&Arg, Res);
8845     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
8846       // We want to associate the argument with the frame index, among
8847       // involved operands, that correspond to the lowest address. The
8848       // getCopyFromParts function, called earlier, is swapping the order of
8849       // the operands to BUILD_PAIR depending on endianness. The result of
8850       // that swapping is that the least significant bits of the argument will
8851       // be in the first operand of the BUILD_PAIR node, and the most
8852       // significant bits will be in the second operand.
8853       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
8854       if (LoadSDNode *LNode =
8855           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
8856         if (FrameIndexSDNode *FI =
8857             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
8858           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8859     }
8860 
8861     // Update the SwiftErrorVRegDefMap.
8862     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
8863       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
8864       if (TargetRegisterInfo::isVirtualRegister(Reg))
8865         FuncInfo->setCurrentSwiftErrorVReg(FuncInfo->MBB,
8866                                            FuncInfo->SwiftErrorArg, Reg);
8867     }
8868 
8869     // If this argument is live outside of the entry block, insert a copy from
8870     // wherever we got it to the vreg that other BB's will reference it as.
8871     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
8872       // If we can, though, try to skip creating an unnecessary vreg.
8873       // FIXME: This isn't very clean... it would be nice to make this more
8874       // general.  It's also subtly incompatible with the hacks FastISel
8875       // uses with vregs.
8876       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
8877       if (TargetRegisterInfo::isVirtualRegister(Reg)) {
8878         FuncInfo->ValueMap[&Arg] = Reg;
8879         continue;
8880       }
8881     }
8882     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
8883       FuncInfo->InitializeRegForValue(&Arg);
8884       SDB->CopyToExportRegsIfNeeded(&Arg);
8885     }
8886   }
8887 
8888   if (!Chains.empty()) {
8889     Chains.push_back(NewRoot);
8890     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
8891   }
8892 
8893   DAG.setRoot(NewRoot);
8894 
8895   assert(i == InVals.size() && "Argument register count mismatch!");
8896 
8897   // If any argument copy elisions occurred and we have debug info, update the
8898   // stale frame indices used in the dbg.declare variable info table.
8899   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
8900   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
8901     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
8902       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
8903       if (I != ArgCopyElisionFrameIndexMap.end())
8904         VI.Slot = I->second;
8905     }
8906   }
8907 
8908   // Finally, if the target has anything special to do, allow it to do so.
8909   EmitFunctionEntryCode();
8910 }
8911 
8912 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
8913 /// ensure constants are generated when needed.  Remember the virtual registers
8914 /// that need to be added to the Machine PHI nodes as input.  We cannot just
8915 /// directly add them, because expansion might result in multiple MBB's for one
8916 /// BB.  As such, the start of the BB might correspond to a different MBB than
8917 /// the end.
8918 void
8919 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
8920   const TerminatorInst *TI = LLVMBB->getTerminator();
8921 
8922   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
8923 
8924   // Check PHI nodes in successors that expect a value to be available from this
8925   // block.
8926   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
8927     const BasicBlock *SuccBB = TI->getSuccessor(succ);
8928     if (!isa<PHINode>(SuccBB->begin())) continue;
8929     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
8930 
8931     // If this terminator has multiple identical successors (common for
8932     // switches), only handle each succ once.
8933     if (!SuccsHandled.insert(SuccMBB).second)
8934       continue;
8935 
8936     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
8937 
8938     // At this point we know that there is a 1-1 correspondence between LLVM PHI
8939     // nodes and Machine PHI nodes, but the incoming operands have not been
8940     // emitted yet.
8941     for (BasicBlock::const_iterator I = SuccBB->begin();
8942          const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
8943       // Ignore dead phi's.
8944       if (PN->use_empty()) continue;
8945 
8946       // Skip empty types
8947       if (PN->getType()->isEmptyTy())
8948         continue;
8949 
8950       unsigned Reg;
8951       const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
8952 
8953       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
8954         unsigned &RegOut = ConstantsOut[C];
8955         if (RegOut == 0) {
8956           RegOut = FuncInfo.CreateRegs(C->getType());
8957           CopyValueToVirtualRegister(C, RegOut);
8958         }
8959         Reg = RegOut;
8960       } else {
8961         DenseMap<const Value *, unsigned>::iterator I =
8962           FuncInfo.ValueMap.find(PHIOp);
8963         if (I != FuncInfo.ValueMap.end())
8964           Reg = I->second;
8965         else {
8966           assert(isa<AllocaInst>(PHIOp) &&
8967                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
8968                  "Didn't codegen value into a register!??");
8969           Reg = FuncInfo.CreateRegs(PHIOp->getType());
8970           CopyValueToVirtualRegister(PHIOp, Reg);
8971         }
8972       }
8973 
8974       // Remember that this register needs to added to the machine PHI node as
8975       // the input for this MBB.
8976       SmallVector<EVT, 4> ValueVTs;
8977       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8978       ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs);
8979       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
8980         EVT VT = ValueVTs[vti];
8981         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
8982         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
8983           FuncInfo.PHINodesToUpdate.push_back(
8984               std::make_pair(&*MBBI++, Reg + i));
8985         Reg += NumRegisters;
8986       }
8987     }
8988   }
8989 
8990   ConstantsOut.clear();
8991 }
8992 
8993 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
8994 /// is 0.
8995 MachineBasicBlock *
8996 SelectionDAGBuilder::StackProtectorDescriptor::
8997 AddSuccessorMBB(const BasicBlock *BB,
8998                 MachineBasicBlock *ParentMBB,
8999                 bool IsLikely,
9000                 MachineBasicBlock *SuccMBB) {
9001   // If SuccBB has not been created yet, create it.
9002   if (!SuccMBB) {
9003     MachineFunction *MF = ParentMBB->getParent();
9004     MachineFunction::iterator BBI(ParentMBB);
9005     SuccMBB = MF->CreateMachineBasicBlock(BB);
9006     MF->insert(++BBI, SuccMBB);
9007   }
9008   // Add it as a successor of ParentMBB.
9009   ParentMBB->addSuccessor(
9010       SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely));
9011   return SuccMBB;
9012 }
9013 
9014 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
9015   MachineFunction::iterator I(MBB);
9016   if (++I == FuncInfo.MF->end())
9017     return nullptr;
9018   return &*I;
9019 }
9020 
9021 /// During lowering new call nodes can be created (such as memset, etc.).
9022 /// Those will become new roots of the current DAG, but complications arise
9023 /// when they are tail calls. In such cases, the call lowering will update
9024 /// the root, but the builder still needs to know that a tail call has been
9025 /// lowered in order to avoid generating an additional return.
9026 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
9027   // If the node is null, we do have a tail call.
9028   if (MaybeTC.getNode() != nullptr)
9029     DAG.setRoot(MaybeTC);
9030   else
9031     HasTailCall = true;
9032 }
9033 
9034 uint64_t
9035 SelectionDAGBuilder::getJumpTableRange(const CaseClusterVector &Clusters,
9036                                        unsigned First, unsigned Last) const {
9037   assert(Last >= First);
9038   const APInt &LowCase = Clusters[First].Low->getValue();
9039   const APInt &HighCase = Clusters[Last].High->getValue();
9040   assert(LowCase.getBitWidth() == HighCase.getBitWidth());
9041 
9042   // FIXME: A range of consecutive cases has 100% density, but only requires one
9043   // comparison to lower. We should discriminate against such consecutive ranges
9044   // in jump tables.
9045 
9046   return (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100) + 1;
9047 }
9048 
9049 uint64_t SelectionDAGBuilder::getJumpTableNumCases(
9050     const SmallVectorImpl<unsigned> &TotalCases, unsigned First,
9051     unsigned Last) const {
9052   assert(Last >= First);
9053   assert(TotalCases[Last] >= TotalCases[First]);
9054   uint64_t NumCases =
9055       TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
9056   return NumCases;
9057 }
9058 
9059 bool SelectionDAGBuilder::buildJumpTable(const CaseClusterVector &Clusters,
9060                                          unsigned First, unsigned Last,
9061                                          const SwitchInst *SI,
9062                                          MachineBasicBlock *DefaultMBB,
9063                                          CaseCluster &JTCluster) {
9064   assert(First <= Last);
9065 
9066   auto Prob = BranchProbability::getZero();
9067   unsigned NumCmps = 0;
9068   std::vector<MachineBasicBlock*> Table;
9069   DenseMap<MachineBasicBlock*, BranchProbability> JTProbs;
9070 
9071   // Initialize probabilities in JTProbs.
9072   for (unsigned I = First; I <= Last; ++I)
9073     JTProbs[Clusters[I].MBB] = BranchProbability::getZero();
9074 
9075   for (unsigned I = First; I <= Last; ++I) {
9076     assert(Clusters[I].Kind == CC_Range);
9077     Prob += Clusters[I].Prob;
9078     const APInt &Low = Clusters[I].Low->getValue();
9079     const APInt &High = Clusters[I].High->getValue();
9080     NumCmps += (Low == High) ? 1 : 2;
9081     if (I != First) {
9082       // Fill the gap between this and the previous cluster.
9083       const APInt &PreviousHigh = Clusters[I - 1].High->getValue();
9084       assert(PreviousHigh.slt(Low));
9085       uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
9086       for (uint64_t J = 0; J < Gap; J++)
9087         Table.push_back(DefaultMBB);
9088     }
9089     uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
9090     for (uint64_t J = 0; J < ClusterSize; ++J)
9091       Table.push_back(Clusters[I].MBB);
9092     JTProbs[Clusters[I].MBB] += Clusters[I].Prob;
9093   }
9094 
9095   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9096   unsigned NumDests = JTProbs.size();
9097   if (TLI.isSuitableForBitTests(
9098           NumDests, NumCmps, Clusters[First].Low->getValue(),
9099           Clusters[Last].High->getValue(), DAG.getDataLayout())) {
9100     // Clusters[First..Last] should be lowered as bit tests instead.
9101     return false;
9102   }
9103 
9104   // Create the MBB that will load from and jump through the table.
9105   // Note: We create it here, but it's not inserted into the function yet.
9106   MachineFunction *CurMF = FuncInfo.MF;
9107   MachineBasicBlock *JumpTableMBB =
9108       CurMF->CreateMachineBasicBlock(SI->getParent());
9109 
9110   // Add successors. Note: use table order for determinism.
9111   SmallPtrSet<MachineBasicBlock *, 8> Done;
9112   for (MachineBasicBlock *Succ : Table) {
9113     if (Done.count(Succ))
9114       continue;
9115     addSuccessorWithProb(JumpTableMBB, Succ, JTProbs[Succ]);
9116     Done.insert(Succ);
9117   }
9118   JumpTableMBB->normalizeSuccProbs();
9119 
9120   unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
9121                      ->createJumpTableIndex(Table);
9122 
9123   // Set up the jump table info.
9124   JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
9125   JumpTableHeader JTH(Clusters[First].Low->getValue(),
9126                       Clusters[Last].High->getValue(), SI->getCondition(),
9127                       nullptr, false);
9128   JTCases.emplace_back(std::move(JTH), std::move(JT));
9129 
9130   JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
9131                                      JTCases.size() - 1, Prob);
9132   return true;
9133 }
9134 
9135 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
9136                                          const SwitchInst *SI,
9137                                          MachineBasicBlock *DefaultMBB) {
9138 #ifndef NDEBUG
9139   // Clusters must be non-empty, sorted, and only contain Range clusters.
9140   assert(!Clusters.empty());
9141   for (CaseCluster &C : Clusters)
9142     assert(C.Kind == CC_Range);
9143   for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
9144     assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
9145 #endif
9146 
9147   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9148   if (!TLI.areJTsAllowed(SI->getParent()->getParent()))
9149     return;
9150 
9151   const int64_t N = Clusters.size();
9152   const unsigned MinJumpTableEntries = TLI.getMinimumJumpTableEntries();
9153   const unsigned SmallNumberOfEntries = MinJumpTableEntries / 2;
9154 
9155   if (N < 2 || N < MinJumpTableEntries)
9156     return;
9157 
9158   // TotalCases[i]: Total nbr of cases in Clusters[0..i].
9159   SmallVector<unsigned, 8> TotalCases(N);
9160   for (unsigned i = 0; i < N; ++i) {
9161     const APInt &Hi = Clusters[i].High->getValue();
9162     const APInt &Lo = Clusters[i].Low->getValue();
9163     TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
9164     if (i != 0)
9165       TotalCases[i] += TotalCases[i - 1];
9166   }
9167 
9168   // Cheap case: the whole range may be suitable for jump table.
9169   uint64_t Range = getJumpTableRange(Clusters,0, N - 1);
9170   uint64_t NumCases = getJumpTableNumCases(TotalCases, 0, N - 1);
9171   assert(NumCases < UINT64_MAX / 100);
9172   assert(Range >= NumCases);
9173   if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9174     CaseCluster JTCluster;
9175     if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
9176       Clusters[0] = JTCluster;
9177       Clusters.resize(1);
9178       return;
9179     }
9180   }
9181 
9182   // The algorithm below is not suitable for -O0.
9183   if (TM.getOptLevel() == CodeGenOpt::None)
9184     return;
9185 
9186   // Split Clusters into minimum number of dense partitions. The algorithm uses
9187   // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
9188   // for the Case Statement'" (1994), but builds the MinPartitions array in
9189   // reverse order to make it easier to reconstruct the partitions in ascending
9190   // order. In the choice between two optimal partitionings, it picks the one
9191   // which yields more jump tables.
9192 
9193   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9194   SmallVector<unsigned, 8> MinPartitions(N);
9195   // LastElement[i] is the last element of the partition starting at i.
9196   SmallVector<unsigned, 8> LastElement(N);
9197   // PartitionsScore[i] is used to break ties when choosing between two
9198   // partitionings resulting in the same number of partitions.
9199   SmallVector<unsigned, 8> PartitionsScore(N);
9200   // For PartitionsScore, a small number of comparisons is considered as good as
9201   // a jump table and a single comparison is considered better than a jump
9202   // table.
9203   enum PartitionScores : unsigned {
9204     NoTable = 0,
9205     Table = 1,
9206     FewCases = 1,
9207     SingleCase = 2
9208   };
9209 
9210   // Base case: There is only one way to partition Clusters[N-1].
9211   MinPartitions[N - 1] = 1;
9212   LastElement[N - 1] = N - 1;
9213   PartitionsScore[N - 1] = PartitionScores::SingleCase;
9214 
9215   // Note: loop indexes are signed to avoid underflow.
9216   for (int64_t i = N - 2; i >= 0; i--) {
9217     // Find optimal partitioning of Clusters[i..N-1].
9218     // Baseline: Put Clusters[i] into a partition on its own.
9219     MinPartitions[i] = MinPartitions[i + 1] + 1;
9220     LastElement[i] = i;
9221     PartitionsScore[i] = PartitionsScore[i + 1] + PartitionScores::SingleCase;
9222 
9223     // Search for a solution that results in fewer partitions.
9224     for (int64_t j = N - 1; j > i; j--) {
9225       // Try building a partition from Clusters[i..j].
9226       uint64_t Range = getJumpTableRange(Clusters, i, j);
9227       uint64_t NumCases = getJumpTableNumCases(TotalCases, i, j);
9228       assert(NumCases < UINT64_MAX / 100);
9229       assert(Range >= NumCases);
9230       if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9231         unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9232         unsigned Score = j == N - 1 ? 0 : PartitionsScore[j + 1];
9233         int64_t NumEntries = j - i + 1;
9234 
9235         if (NumEntries == 1)
9236           Score += PartitionScores::SingleCase;
9237         else if (NumEntries <= SmallNumberOfEntries)
9238           Score += PartitionScores::FewCases;
9239         else if (NumEntries >= MinJumpTableEntries)
9240           Score += PartitionScores::Table;
9241 
9242         // If this leads to fewer partitions, or to the same number of
9243         // partitions with better score, it is a better partitioning.
9244         if (NumPartitions < MinPartitions[i] ||
9245             (NumPartitions == MinPartitions[i] && Score > PartitionsScore[i])) {
9246           MinPartitions[i] = NumPartitions;
9247           LastElement[i] = j;
9248           PartitionsScore[i] = Score;
9249         }
9250       }
9251     }
9252   }
9253 
9254   // Iterate over the partitions, replacing some with jump tables in-place.
9255   unsigned DstIndex = 0;
9256   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9257     Last = LastElement[First];
9258     assert(Last >= First);
9259     assert(DstIndex <= First);
9260     unsigned NumClusters = Last - First + 1;
9261 
9262     CaseCluster JTCluster;
9263     if (NumClusters >= MinJumpTableEntries &&
9264         buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
9265       Clusters[DstIndex++] = JTCluster;
9266     } else {
9267       for (unsigned I = First; I <= Last; ++I)
9268         std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
9269     }
9270   }
9271   Clusters.resize(DstIndex);
9272 }
9273 
9274 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
9275                                         unsigned First, unsigned Last,
9276                                         const SwitchInst *SI,
9277                                         CaseCluster &BTCluster) {
9278   assert(First <= Last);
9279   if (First == Last)
9280     return false;
9281 
9282   BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9283   unsigned NumCmps = 0;
9284   for (int64_t I = First; I <= Last; ++I) {
9285     assert(Clusters[I].Kind == CC_Range);
9286     Dests.set(Clusters[I].MBB->getNumber());
9287     NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
9288   }
9289   unsigned NumDests = Dests.count();
9290 
9291   APInt Low = Clusters[First].Low->getValue();
9292   APInt High = Clusters[Last].High->getValue();
9293   assert(Low.slt(High));
9294 
9295   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9296   const DataLayout &DL = DAG.getDataLayout();
9297   if (!TLI.isSuitableForBitTests(NumDests, NumCmps, Low, High, DL))
9298     return false;
9299 
9300   APInt LowBound;
9301   APInt CmpRange;
9302 
9303   const int BitWidth = TLI.getPointerTy(DL).getSizeInBits();
9304   assert(TLI.rangeFitsInWord(Low, High, DL) &&
9305          "Case range must fit in bit mask!");
9306 
9307   // Check if the clusters cover a contiguous range such that no value in the
9308   // range will jump to the default statement.
9309   bool ContiguousRange = true;
9310   for (int64_t I = First + 1; I <= Last; ++I) {
9311     if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) {
9312       ContiguousRange = false;
9313       break;
9314     }
9315   }
9316 
9317   if (Low.isStrictlyPositive() && High.slt(BitWidth)) {
9318     // Optimize the case where all the case values fit in a word without having
9319     // to subtract minValue. In this case, we can optimize away the subtraction.
9320     LowBound = APInt::getNullValue(Low.getBitWidth());
9321     CmpRange = High;
9322     ContiguousRange = false;
9323   } else {
9324     LowBound = Low;
9325     CmpRange = High - Low;
9326   }
9327 
9328   CaseBitsVector CBV;
9329   auto TotalProb = BranchProbability::getZero();
9330   for (unsigned i = First; i <= Last; ++i) {
9331     // Find the CaseBits for this destination.
9332     unsigned j;
9333     for (j = 0; j < CBV.size(); ++j)
9334       if (CBV[j].BB == Clusters[i].MBB)
9335         break;
9336     if (j == CBV.size())
9337       CBV.push_back(
9338           CaseBits(0, Clusters[i].MBB, 0, BranchProbability::getZero()));
9339     CaseBits *CB = &CBV[j];
9340 
9341     // Update Mask, Bits and ExtraProb.
9342     uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
9343     uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
9344     assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
9345     CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
9346     CB->Bits += Hi - Lo + 1;
9347     CB->ExtraProb += Clusters[i].Prob;
9348     TotalProb += Clusters[i].Prob;
9349   }
9350 
9351   BitTestInfo BTI;
9352   std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
9353     // Sort by probability first, number of bits second.
9354     if (a.ExtraProb != b.ExtraProb)
9355       return a.ExtraProb > b.ExtraProb;
9356     return a.Bits > b.Bits;
9357   });
9358 
9359   for (auto &CB : CBV) {
9360     MachineBasicBlock *BitTestBB =
9361         FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
9362     BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraProb));
9363   }
9364   BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
9365                             SI->getCondition(), -1U, MVT::Other, false,
9366                             ContiguousRange, nullptr, nullptr, std::move(BTI),
9367                             TotalProb);
9368 
9369   BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
9370                                     BitTestCases.size() - 1, TotalProb);
9371   return true;
9372 }
9373 
9374 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
9375                                               const SwitchInst *SI) {
9376 // Partition Clusters into as few subsets as possible, where each subset has a
9377 // range that fits in a machine word and has <= 3 unique destinations.
9378 
9379 #ifndef NDEBUG
9380   // Clusters must be sorted and contain Range or JumpTable clusters.
9381   assert(!Clusters.empty());
9382   assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
9383   for (const CaseCluster &C : Clusters)
9384     assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
9385   for (unsigned i = 1; i < Clusters.size(); ++i)
9386     assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
9387 #endif
9388 
9389   // The algorithm below is not suitable for -O0.
9390   if (TM.getOptLevel() == CodeGenOpt::None)
9391     return;
9392 
9393   // If target does not have legal shift left, do not emit bit tests at all.
9394   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9395   const DataLayout &DL = DAG.getDataLayout();
9396 
9397   EVT PTy = TLI.getPointerTy(DL);
9398   if (!TLI.isOperationLegal(ISD::SHL, PTy))
9399     return;
9400 
9401   int BitWidth = PTy.getSizeInBits();
9402   const int64_t N = Clusters.size();
9403 
9404   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9405   SmallVector<unsigned, 8> MinPartitions(N);
9406   // LastElement[i] is the last element of the partition starting at i.
9407   SmallVector<unsigned, 8> LastElement(N);
9408 
9409   // FIXME: This might not be the best algorithm for finding bit test clusters.
9410 
9411   // Base case: There is only one way to partition Clusters[N-1].
9412   MinPartitions[N - 1] = 1;
9413   LastElement[N - 1] = N - 1;
9414 
9415   // Note: loop indexes are signed to avoid underflow.
9416   for (int64_t i = N - 2; i >= 0; --i) {
9417     // Find optimal partitioning of Clusters[i..N-1].
9418     // Baseline: Put Clusters[i] into a partition on its own.
9419     MinPartitions[i] = MinPartitions[i + 1] + 1;
9420     LastElement[i] = i;
9421 
9422     // Search for a solution that results in fewer partitions.
9423     // Note: the search is limited by BitWidth, reducing time complexity.
9424     for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
9425       // Try building a partition from Clusters[i..j].
9426 
9427       // Check the range.
9428       if (!TLI.rangeFitsInWord(Clusters[i].Low->getValue(),
9429                                Clusters[j].High->getValue(), DL))
9430         continue;
9431 
9432       // Check nbr of destinations and cluster types.
9433       // FIXME: This works, but doesn't seem very efficient.
9434       bool RangesOnly = true;
9435       BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9436       for (int64_t k = i; k <= j; k++) {
9437         if (Clusters[k].Kind != CC_Range) {
9438           RangesOnly = false;
9439           break;
9440         }
9441         Dests.set(Clusters[k].MBB->getNumber());
9442       }
9443       if (!RangesOnly || Dests.count() > 3)
9444         break;
9445 
9446       // Check if it's a better partition.
9447       unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9448       if (NumPartitions < MinPartitions[i]) {
9449         // Found a better partition.
9450         MinPartitions[i] = NumPartitions;
9451         LastElement[i] = j;
9452       }
9453     }
9454   }
9455 
9456   // Iterate over the partitions, replacing with bit-test clusters in-place.
9457   unsigned DstIndex = 0;
9458   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9459     Last = LastElement[First];
9460     assert(First <= Last);
9461     assert(DstIndex <= First);
9462 
9463     CaseCluster BitTestCluster;
9464     if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
9465       Clusters[DstIndex++] = BitTestCluster;
9466     } else {
9467       size_t NumClusters = Last - First + 1;
9468       std::memmove(&Clusters[DstIndex], &Clusters[First],
9469                    sizeof(Clusters[0]) * NumClusters);
9470       DstIndex += NumClusters;
9471     }
9472   }
9473   Clusters.resize(DstIndex);
9474 }
9475 
9476 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
9477                                         MachineBasicBlock *SwitchMBB,
9478                                         MachineBasicBlock *DefaultMBB) {
9479   MachineFunction *CurMF = FuncInfo.MF;
9480   MachineBasicBlock *NextMBB = nullptr;
9481   MachineFunction::iterator BBI(W.MBB);
9482   if (++BBI != FuncInfo.MF->end())
9483     NextMBB = &*BBI;
9484 
9485   unsigned Size = W.LastCluster - W.FirstCluster + 1;
9486 
9487   BranchProbabilityInfo *BPI = FuncInfo.BPI;
9488 
9489   if (Size == 2 && W.MBB == SwitchMBB) {
9490     // If any two of the cases has the same destination, and if one value
9491     // is the same as the other, but has one bit unset that the other has set,
9492     // use bit manipulation to do two compares at once.  For example:
9493     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
9494     // TODO: This could be extended to merge any 2 cases in switches with 3
9495     // cases.
9496     // TODO: Handle cases where W.CaseBB != SwitchBB.
9497     CaseCluster &Small = *W.FirstCluster;
9498     CaseCluster &Big = *W.LastCluster;
9499 
9500     if (Small.Low == Small.High && Big.Low == Big.High &&
9501         Small.MBB == Big.MBB) {
9502       const APInt &SmallValue = Small.Low->getValue();
9503       const APInt &BigValue = Big.Low->getValue();
9504 
9505       // Check that there is only one bit different.
9506       APInt CommonBit = BigValue ^ SmallValue;
9507       if (CommonBit.isPowerOf2()) {
9508         SDValue CondLHS = getValue(Cond);
9509         EVT VT = CondLHS.getValueType();
9510         SDLoc DL = getCurSDLoc();
9511 
9512         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
9513                                  DAG.getConstant(CommonBit, DL, VT));
9514         SDValue Cond = DAG.getSetCC(
9515             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
9516             ISD::SETEQ);
9517 
9518         // Update successor info.
9519         // Both Small and Big will jump to Small.BB, so we sum up the
9520         // probabilities.
9521         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
9522         if (BPI)
9523           addSuccessorWithProb(
9524               SwitchMBB, DefaultMBB,
9525               // The default destination is the first successor in IR.
9526               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
9527         else
9528           addSuccessorWithProb(SwitchMBB, DefaultMBB);
9529 
9530         // Insert the true branch.
9531         SDValue BrCond =
9532             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
9533                         DAG.getBasicBlock(Small.MBB));
9534         // Insert the false branch.
9535         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
9536                              DAG.getBasicBlock(DefaultMBB));
9537 
9538         DAG.setRoot(BrCond);
9539         return;
9540       }
9541     }
9542   }
9543 
9544   if (TM.getOptLevel() != CodeGenOpt::None) {
9545     // Order cases by probability so the most likely case will be checked first.
9546     std::sort(W.FirstCluster, W.LastCluster + 1,
9547               [](const CaseCluster &a, const CaseCluster &b) {
9548       return a.Prob > b.Prob;
9549     });
9550 
9551     // Rearrange the case blocks so that the last one falls through if possible
9552     // without without changing the order of probabilities.
9553     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
9554       --I;
9555       if (I->Prob > W.LastCluster->Prob)
9556         break;
9557       if (I->Kind == CC_Range && I->MBB == NextMBB) {
9558         std::swap(*I, *W.LastCluster);
9559         break;
9560       }
9561     }
9562   }
9563 
9564   // Compute total probability.
9565   BranchProbability DefaultProb = W.DefaultProb;
9566   BranchProbability UnhandledProbs = DefaultProb;
9567   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
9568     UnhandledProbs += I->Prob;
9569 
9570   MachineBasicBlock *CurMBB = W.MBB;
9571   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
9572     MachineBasicBlock *Fallthrough;
9573     if (I == W.LastCluster) {
9574       // For the last cluster, fall through to the default destination.
9575       Fallthrough = DefaultMBB;
9576     } else {
9577       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
9578       CurMF->insert(BBI, Fallthrough);
9579       // Put Cond in a virtual register to make it available from the new blocks.
9580       ExportFromCurrentBlock(Cond);
9581     }
9582     UnhandledProbs -= I->Prob;
9583 
9584     switch (I->Kind) {
9585       case CC_JumpTable: {
9586         // FIXME: Optimize away range check based on pivot comparisons.
9587         JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
9588         JumpTable *JT = &JTCases[I->JTCasesIndex].second;
9589 
9590         // The jump block hasn't been inserted yet; insert it here.
9591         MachineBasicBlock *JumpMBB = JT->MBB;
9592         CurMF->insert(BBI, JumpMBB);
9593 
9594         auto JumpProb = I->Prob;
9595         auto FallthroughProb = UnhandledProbs;
9596 
9597         // If the default statement is a target of the jump table, we evenly
9598         // distribute the default probability to successors of CurMBB. Also
9599         // update the probability on the edge from JumpMBB to Fallthrough.
9600         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
9601                                               SE = JumpMBB->succ_end();
9602              SI != SE; ++SI) {
9603           if (*SI == DefaultMBB) {
9604             JumpProb += DefaultProb / 2;
9605             FallthroughProb -= DefaultProb / 2;
9606             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
9607             JumpMBB->normalizeSuccProbs();
9608             break;
9609           }
9610         }
9611 
9612         addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
9613         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
9614         CurMBB->normalizeSuccProbs();
9615 
9616         // The jump table header will be inserted in our current block, do the
9617         // range check, and fall through to our fallthrough block.
9618         JTH->HeaderBB = CurMBB;
9619         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
9620 
9621         // If we're in the right place, emit the jump table header right now.
9622         if (CurMBB == SwitchMBB) {
9623           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
9624           JTH->Emitted = true;
9625         }
9626         break;
9627       }
9628       case CC_BitTests: {
9629         // FIXME: Optimize away range check based on pivot comparisons.
9630         BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
9631 
9632         // The bit test blocks haven't been inserted yet; insert them here.
9633         for (BitTestCase &BTC : BTB->Cases)
9634           CurMF->insert(BBI, BTC.ThisBB);
9635 
9636         // Fill in fields of the BitTestBlock.
9637         BTB->Parent = CurMBB;
9638         BTB->Default = Fallthrough;
9639 
9640         BTB->DefaultProb = UnhandledProbs;
9641         // If the cases in bit test don't form a contiguous range, we evenly
9642         // distribute the probability on the edge to Fallthrough to two
9643         // successors of CurMBB.
9644         if (!BTB->ContiguousRange) {
9645           BTB->Prob += DefaultProb / 2;
9646           BTB->DefaultProb -= DefaultProb / 2;
9647         }
9648 
9649         // If we're in the right place, emit the bit test header right now.
9650         if (CurMBB == SwitchMBB) {
9651           visitBitTestHeader(*BTB, SwitchMBB);
9652           BTB->Emitted = true;
9653         }
9654         break;
9655       }
9656       case CC_Range: {
9657         const Value *RHS, *LHS, *MHS;
9658         ISD::CondCode CC;
9659         if (I->Low == I->High) {
9660           // Check Cond == I->Low.
9661           CC = ISD::SETEQ;
9662           LHS = Cond;
9663           RHS=I->Low;
9664           MHS = nullptr;
9665         } else {
9666           // Check I->Low <= Cond <= I->High.
9667           CC = ISD::SETLE;
9668           LHS = I->Low;
9669           MHS = Cond;
9670           RHS = I->High;
9671         }
9672 
9673         // The false probability is the sum of all unhandled cases.
9674         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
9675                      getCurSDLoc(), I->Prob, UnhandledProbs);
9676 
9677         if (CurMBB == SwitchMBB)
9678           visitSwitchCase(CB, SwitchMBB);
9679         else
9680           SwitchCases.push_back(CB);
9681 
9682         break;
9683       }
9684     }
9685     CurMBB = Fallthrough;
9686   }
9687 }
9688 
9689 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
9690                                               CaseClusterIt First,
9691                                               CaseClusterIt Last) {
9692   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
9693     if (X.Prob != CC.Prob)
9694       return X.Prob > CC.Prob;
9695 
9696     // Ties are broken by comparing the case value.
9697     return X.Low->getValue().slt(CC.Low->getValue());
9698   });
9699 }
9700 
9701 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
9702                                         const SwitchWorkListItem &W,
9703                                         Value *Cond,
9704                                         MachineBasicBlock *SwitchMBB) {
9705   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
9706          "Clusters not sorted?");
9707 
9708   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
9709 
9710   // Balance the tree based on branch probabilities to create a near-optimal (in
9711   // terms of search time given key frequency) binary search tree. See e.g. Kurt
9712   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
9713   CaseClusterIt LastLeft = W.FirstCluster;
9714   CaseClusterIt FirstRight = W.LastCluster;
9715   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
9716   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
9717 
9718   // Move LastLeft and FirstRight towards each other from opposite directions to
9719   // find a partitioning of the clusters which balances the probability on both
9720   // sides. If LeftProb and RightProb are equal, alternate which side is
9721   // taken to ensure 0-probability nodes are distributed evenly.
9722   unsigned I = 0;
9723   while (LastLeft + 1 < FirstRight) {
9724     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
9725       LeftProb += (++LastLeft)->Prob;
9726     else
9727       RightProb += (--FirstRight)->Prob;
9728     I++;
9729   }
9730 
9731   while (true) {
9732     // Our binary search tree differs from a typical BST in that ours can have up
9733     // to three values in each leaf. The pivot selection above doesn't take that
9734     // into account, which means the tree might require more nodes and be less
9735     // efficient. We compensate for this here.
9736 
9737     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
9738     unsigned NumRight = W.LastCluster - FirstRight + 1;
9739 
9740     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
9741       // If one side has less than 3 clusters, and the other has more than 3,
9742       // consider taking a cluster from the other side.
9743 
9744       if (NumLeft < NumRight) {
9745         // Consider moving the first cluster on the right to the left side.
9746         CaseCluster &CC = *FirstRight;
9747         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
9748         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
9749         if (LeftSideRank <= RightSideRank) {
9750           // Moving the cluster to the left does not demote it.
9751           ++LastLeft;
9752           ++FirstRight;
9753           continue;
9754         }
9755       } else {
9756         assert(NumRight < NumLeft);
9757         // Consider moving the last element on the left to the right side.
9758         CaseCluster &CC = *LastLeft;
9759         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
9760         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
9761         if (RightSideRank <= LeftSideRank) {
9762           // Moving the cluster to the right does not demot it.
9763           --LastLeft;
9764           --FirstRight;
9765           continue;
9766         }
9767       }
9768     }
9769     break;
9770   }
9771 
9772   assert(LastLeft + 1 == FirstRight);
9773   assert(LastLeft >= W.FirstCluster);
9774   assert(FirstRight <= W.LastCluster);
9775 
9776   // Use the first element on the right as pivot since we will make less-than
9777   // comparisons against it.
9778   CaseClusterIt PivotCluster = FirstRight;
9779   assert(PivotCluster > W.FirstCluster);
9780   assert(PivotCluster <= W.LastCluster);
9781 
9782   CaseClusterIt FirstLeft = W.FirstCluster;
9783   CaseClusterIt LastRight = W.LastCluster;
9784 
9785   const ConstantInt *Pivot = PivotCluster->Low;
9786 
9787   // New blocks will be inserted immediately after the current one.
9788   MachineFunction::iterator BBI(W.MBB);
9789   ++BBI;
9790 
9791   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
9792   // we can branch to its destination directly if it's squeezed exactly in
9793   // between the known lower bound and Pivot - 1.
9794   MachineBasicBlock *LeftMBB;
9795   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
9796       FirstLeft->Low == W.GE &&
9797       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
9798     LeftMBB = FirstLeft->MBB;
9799   } else {
9800     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
9801     FuncInfo.MF->insert(BBI, LeftMBB);
9802     WorkList.push_back(
9803         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
9804     // Put Cond in a virtual register to make it available from the new blocks.
9805     ExportFromCurrentBlock(Cond);
9806   }
9807 
9808   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
9809   // single cluster, RHS.Low == Pivot, and we can branch to its destination
9810   // directly if RHS.High equals the current upper bound.
9811   MachineBasicBlock *RightMBB;
9812   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
9813       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
9814     RightMBB = FirstRight->MBB;
9815   } else {
9816     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
9817     FuncInfo.MF->insert(BBI, RightMBB);
9818     WorkList.push_back(
9819         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
9820     // Put Cond in a virtual register to make it available from the new blocks.
9821     ExportFromCurrentBlock(Cond);
9822   }
9823 
9824   // Create the CaseBlock record that will be used to lower the branch.
9825   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
9826                getCurSDLoc(), LeftProb, RightProb);
9827 
9828   if (W.MBB == SwitchMBB)
9829     visitSwitchCase(CB, SwitchMBB);
9830   else
9831     SwitchCases.push_back(CB);
9832 }
9833 
9834 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
9835 // from the swith statement.
9836 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
9837                                             BranchProbability PeeledCaseProb) {
9838   if (PeeledCaseProb == BranchProbability::getOne())
9839     return BranchProbability::getZero();
9840   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
9841 
9842   uint32_t Numerator = CaseProb.getNumerator();
9843   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
9844   return BranchProbability(Numerator, std::max(Numerator, Denominator));
9845 }
9846 
9847 // Try to peel the top probability case if it exceeds the threshold.
9848 // Return current MachineBasicBlock for the switch statement if the peeling
9849 // does not occur.
9850 // If the peeling is performed, return the newly created MachineBasicBlock
9851 // for the peeled switch statement. Also update Clusters to remove the peeled
9852 // case. PeeledCaseProb is the BranchProbability for the peeled case.
9853 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
9854     const SwitchInst &SI, CaseClusterVector &Clusters,
9855     BranchProbability &PeeledCaseProb) {
9856   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
9857   // Don't perform if there is only one cluster or optimizing for size.
9858   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
9859       TM.getOptLevel() == CodeGenOpt::None ||
9860       SwitchMBB->getParent()->getFunction()->optForMinSize())
9861     return SwitchMBB;
9862 
9863   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
9864   unsigned PeeledCaseIndex = 0;
9865   bool SwitchPeeled = false;
9866   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
9867     CaseCluster &CC = Clusters[Index];
9868     if (CC.Prob < TopCaseProb)
9869       continue;
9870     TopCaseProb = CC.Prob;
9871     PeeledCaseIndex = Index;
9872     SwitchPeeled = true;
9873   }
9874   if (!SwitchPeeled)
9875     return SwitchMBB;
9876 
9877   DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " << TopCaseProb
9878                << "\n");
9879 
9880   // Record the MBB for the peeled switch statement.
9881   MachineFunction::iterator BBI(SwitchMBB);
9882   ++BBI;
9883   MachineBasicBlock *PeeledSwitchMBB =
9884       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
9885   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
9886 
9887   ExportFromCurrentBlock(SI.getCondition());
9888   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
9889   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
9890                           nullptr,   nullptr,      TopCaseProb.getCompl()};
9891   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
9892 
9893   Clusters.erase(PeeledCaseIt);
9894   for (CaseCluster &CC : Clusters) {
9895     DEBUG(dbgs() << "Scale the probablity for one cluster, before scaling: "
9896                  << CC.Prob << "\n");
9897     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
9898     DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
9899   }
9900   PeeledCaseProb = TopCaseProb;
9901   return PeeledSwitchMBB;
9902 }
9903 
9904 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
9905   // Extract cases from the switch.
9906   BranchProbabilityInfo *BPI = FuncInfo.BPI;
9907   CaseClusterVector Clusters;
9908   Clusters.reserve(SI.getNumCases());
9909   for (auto I : SI.cases()) {
9910     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
9911     const ConstantInt *CaseVal = I.getCaseValue();
9912     BranchProbability Prob =
9913         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
9914             : BranchProbability(1, SI.getNumCases() + 1);
9915     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
9916   }
9917 
9918   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
9919 
9920   // Cluster adjacent cases with the same destination. We do this at all
9921   // optimization levels because it's cheap to do and will make codegen faster
9922   // if there are many clusters.
9923   sortAndRangeify(Clusters);
9924 
9925   if (TM.getOptLevel() != CodeGenOpt::None) {
9926     // Replace an unreachable default with the most popular destination.
9927     // FIXME: Exploit unreachable default more aggressively.
9928     bool UnreachableDefault =
9929         isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
9930     if (UnreachableDefault && !Clusters.empty()) {
9931       DenseMap<const BasicBlock *, unsigned> Popularity;
9932       unsigned MaxPop = 0;
9933       const BasicBlock *MaxBB = nullptr;
9934       for (auto I : SI.cases()) {
9935         const BasicBlock *BB = I.getCaseSuccessor();
9936         if (++Popularity[BB] > MaxPop) {
9937           MaxPop = Popularity[BB];
9938           MaxBB = BB;
9939         }
9940       }
9941       // Set new default.
9942       assert(MaxPop > 0 && MaxBB);
9943       DefaultMBB = FuncInfo.MBBMap[MaxBB];
9944 
9945       // Remove cases that were pointing to the destination that is now the
9946       // default.
9947       CaseClusterVector New;
9948       New.reserve(Clusters.size());
9949       for (CaseCluster &CC : Clusters) {
9950         if (CC.MBB != DefaultMBB)
9951           New.push_back(CC);
9952       }
9953       Clusters = std::move(New);
9954     }
9955   }
9956 
9957   // The branch probablity of the peeled case.
9958   BranchProbability PeeledCaseProb = BranchProbability::getZero();
9959   MachineBasicBlock *PeeledSwitchMBB =
9960       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
9961 
9962   // If there is only the default destination, jump there directly.
9963   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
9964   if (Clusters.empty()) {
9965     assert(PeeledSwitchMBB == SwitchMBB);
9966     SwitchMBB->addSuccessor(DefaultMBB);
9967     if (DefaultMBB != NextBlock(SwitchMBB)) {
9968       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
9969                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
9970     }
9971     return;
9972   }
9973 
9974   findJumpTables(Clusters, &SI, DefaultMBB);
9975   findBitTestClusters(Clusters, &SI);
9976 
9977   DEBUG({
9978     dbgs() << "Case clusters: ";
9979     for (const CaseCluster &C : Clusters) {
9980       if (C.Kind == CC_JumpTable) dbgs() << "JT:";
9981       if (C.Kind == CC_BitTests) dbgs() << "BT:";
9982 
9983       C.Low->getValue().print(dbgs(), true);
9984       if (C.Low != C.High) {
9985         dbgs() << '-';
9986         C.High->getValue().print(dbgs(), true);
9987       }
9988       dbgs() << ' ';
9989     }
9990     dbgs() << '\n';
9991   });
9992 
9993   assert(!Clusters.empty());
9994   SwitchWorkList WorkList;
9995   CaseClusterIt First = Clusters.begin();
9996   CaseClusterIt Last = Clusters.end() - 1;
9997   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
9998   // Scale the branchprobability for DefaultMBB if the peel occurs and
9999   // DefaultMBB is not replaced.
10000   if (PeeledCaseProb != BranchProbability::getZero() &&
10001       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
10002     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
10003   WorkList.push_back(
10004       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
10005 
10006   while (!WorkList.empty()) {
10007     SwitchWorkListItem W = WorkList.back();
10008     WorkList.pop_back();
10009     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
10010 
10011     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
10012         !DefaultMBB->getParent()->getFunction()->optForMinSize()) {
10013       // For optimized builds, lower large range as a balanced binary tree.
10014       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
10015       continue;
10016     }
10017 
10018     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
10019   }
10020 }
10021