xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision d1ff003fbbb36891ca7752785dec86cfd1a76139)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/ArrayRef.h"
18 #include "llvm/ADT/BitVector.h"
19 #include "llvm/ADT/DenseMap.h"
20 #include "llvm/ADT/None.h"
21 #include "llvm/ADT/Optional.h"
22 #include "llvm/ADT/STLExtras.h"
23 #include "llvm/ADT/SmallPtrSet.h"
24 #include "llvm/ADT/SmallSet.h"
25 #include "llvm/ADT/SmallVector.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/Triple.h"
28 #include "llvm/ADT/Twine.h"
29 #include "llvm/Analysis/AliasAnalysis.h"
30 #include "llvm/Analysis/BlockFrequencyInfo.h"
31 #include "llvm/Analysis/BranchProbabilityInfo.h"
32 #include "llvm/Analysis/ConstantFolding.h"
33 #include "llvm/Analysis/EHPersonalities.h"
34 #include "llvm/Analysis/Loads.h"
35 #include "llvm/Analysis/MemoryLocation.h"
36 #include "llvm/Analysis/ProfileSummaryInfo.h"
37 #include "llvm/Analysis/TargetLibraryInfo.h"
38 #include "llvm/Analysis/ValueTracking.h"
39 #include "llvm/Analysis/VectorUtils.h"
40 #include "llvm/CodeGen/Analysis.h"
41 #include "llvm/CodeGen/FunctionLoweringInfo.h"
42 #include "llvm/CodeGen/GCMetadata.h"
43 #include "llvm/CodeGen/ISDOpcodes.h"
44 #include "llvm/CodeGen/MachineBasicBlock.h"
45 #include "llvm/CodeGen/MachineFrameInfo.h"
46 #include "llvm/CodeGen/MachineFunction.h"
47 #include "llvm/CodeGen/MachineInstr.h"
48 #include "llvm/CodeGen/MachineInstrBuilder.h"
49 #include "llvm/CodeGen/MachineJumpTableInfo.h"
50 #include "llvm/CodeGen/MachineMemOperand.h"
51 #include "llvm/CodeGen/MachineModuleInfo.h"
52 #include "llvm/CodeGen/MachineOperand.h"
53 #include "llvm/CodeGen/MachineRegisterInfo.h"
54 #include "llvm/CodeGen/RuntimeLibcalls.h"
55 #include "llvm/CodeGen/SelectionDAG.h"
56 #include "llvm/CodeGen/SelectionDAGNodes.h"
57 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
58 #include "llvm/CodeGen/StackMaps.h"
59 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
60 #include "llvm/CodeGen/TargetFrameLowering.h"
61 #include "llvm/CodeGen/TargetInstrInfo.h"
62 #include "llvm/CodeGen/TargetLowering.h"
63 #include "llvm/CodeGen/TargetOpcodes.h"
64 #include "llvm/CodeGen/TargetRegisterInfo.h"
65 #include "llvm/CodeGen/TargetSubtargetInfo.h"
66 #include "llvm/CodeGen/ValueTypes.h"
67 #include "llvm/CodeGen/WinEHFuncInfo.h"
68 #include "llvm/IR/Argument.h"
69 #include "llvm/IR/Attributes.h"
70 #include "llvm/IR/BasicBlock.h"
71 #include "llvm/IR/CFG.h"
72 #include "llvm/IR/CallingConv.h"
73 #include "llvm/IR/Constant.h"
74 #include "llvm/IR/ConstantRange.h"
75 #include "llvm/IR/Constants.h"
76 #include "llvm/IR/DataLayout.h"
77 #include "llvm/IR/DebugInfoMetadata.h"
78 #include "llvm/IR/DebugLoc.h"
79 #include "llvm/IR/DerivedTypes.h"
80 #include "llvm/IR/Function.h"
81 #include "llvm/IR/GetElementPtrTypeIterator.h"
82 #include "llvm/IR/InlineAsm.h"
83 #include "llvm/IR/InstrTypes.h"
84 #include "llvm/IR/Instruction.h"
85 #include "llvm/IR/Instructions.h"
86 #include "llvm/IR/IntrinsicInst.h"
87 #include "llvm/IR/Intrinsics.h"
88 #include "llvm/IR/IntrinsicsAArch64.h"
89 #include "llvm/IR/IntrinsicsWebAssembly.h"
90 #include "llvm/IR/LLVMContext.h"
91 #include "llvm/IR/Metadata.h"
92 #include "llvm/IR/Module.h"
93 #include "llvm/IR/Operator.h"
94 #include "llvm/IR/PatternMatch.h"
95 #include "llvm/IR/Statepoint.h"
96 #include "llvm/IR/Type.h"
97 #include "llvm/IR/User.h"
98 #include "llvm/IR/Value.h"
99 #include "llvm/MC/MCContext.h"
100 #include "llvm/MC/MCSymbol.h"
101 #include "llvm/Support/AtomicOrdering.h"
102 #include "llvm/Support/BranchProbability.h"
103 #include "llvm/Support/Casting.h"
104 #include "llvm/Support/CodeGen.h"
105 #include "llvm/Support/CommandLine.h"
106 #include "llvm/Support/Compiler.h"
107 #include "llvm/Support/Debug.h"
108 #include "llvm/Support/ErrorHandling.h"
109 #include "llvm/Support/MachineValueType.h"
110 #include "llvm/Support/MathExtras.h"
111 #include "llvm/Support/raw_ostream.h"
112 #include "llvm/Target/TargetIntrinsicInfo.h"
113 #include "llvm/Target/TargetMachine.h"
114 #include "llvm/Target/TargetOptions.h"
115 #include "llvm/Transforms/Utils/Local.h"
116 #include <algorithm>
117 #include <cassert>
118 #include <cstddef>
119 #include <cstdint>
120 #include <cstring>
121 #include <iterator>
122 #include <limits>
123 #include <numeric>
124 #include <tuple>
125 #include <utility>
126 #include <vector>
127 
128 using namespace llvm;
129 using namespace PatternMatch;
130 using namespace SwitchCG;
131 
132 #define DEBUG_TYPE "isel"
133 
134 /// LimitFloatPrecision - Generate low-precision inline sequences for
135 /// some float libcalls (6, 8 or 12 bits).
136 static unsigned LimitFloatPrecision;
137 
138 static cl::opt<unsigned, true>
139     LimitFPPrecision("limit-float-precision",
140                      cl::desc("Generate low-precision inline sequences "
141                               "for some float libcalls"),
142                      cl::location(LimitFloatPrecision), cl::Hidden,
143                      cl::init(0));
144 
145 static cl::opt<unsigned> SwitchPeelThreshold(
146     "switch-peel-threshold", cl::Hidden, cl::init(66),
147     cl::desc("Set the case probability threshold for peeling the case from a "
148              "switch statement. A value greater than 100 will void this "
149              "optimization"));
150 
151 // Limit the width of DAG chains. This is important in general to prevent
152 // DAG-based analysis from blowing up. For example, alias analysis and
153 // load clustering may not complete in reasonable time. It is difficult to
154 // recognize and avoid this situation within each individual analysis, and
155 // future analyses are likely to have the same behavior. Limiting DAG width is
156 // the safe approach and will be especially important with global DAGs.
157 //
158 // MaxParallelChains default is arbitrarily high to avoid affecting
159 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
160 // sequence over this should have been converted to llvm.memcpy by the
161 // frontend. It is easy to induce this behavior with .ll code such as:
162 // %buffer = alloca [4096 x i8]
163 // %data = load [4096 x i8]* %argPtr
164 // store [4096 x i8] %data, [4096 x i8]* %buffer
165 static const unsigned MaxParallelChains = 64;
166 
167 // Return the calling convention if the Value passed requires ABI mangling as it
168 // is a parameter to a function or a return value from a function which is not
169 // an intrinsic.
170 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) {
171   if (auto *R = dyn_cast<ReturnInst>(V))
172     return R->getParent()->getParent()->getCallingConv();
173 
174   if (auto *CI = dyn_cast<CallInst>(V)) {
175     const bool IsInlineAsm = CI->isInlineAsm();
176     const bool IsIndirectFunctionCall =
177         !IsInlineAsm && !CI->getCalledFunction();
178 
179     // It is possible that the call instruction is an inline asm statement or an
180     // indirect function call in which case the return value of
181     // getCalledFunction() would be nullptr.
182     const bool IsInstrinsicCall =
183         !IsInlineAsm && !IsIndirectFunctionCall &&
184         CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic;
185 
186     if (!IsInlineAsm && !IsInstrinsicCall)
187       return CI->getCallingConv();
188   }
189 
190   return None;
191 }
192 
193 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
194                                       const SDValue *Parts, unsigned NumParts,
195                                       MVT PartVT, EVT ValueVT, const Value *V,
196                                       Optional<CallingConv::ID> CC);
197 
198 /// getCopyFromParts - Create a value that contains the specified legal parts
199 /// combined into the value they represent.  If the parts combine to a type
200 /// larger than ValueVT then AssertOp can be used to specify whether the extra
201 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
202 /// (ISD::AssertSext).
203 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
204                                 const SDValue *Parts, unsigned NumParts,
205                                 MVT PartVT, EVT ValueVT, const Value *V,
206                                 Optional<CallingConv::ID> CC = None,
207                                 Optional<ISD::NodeType> AssertOp = None) {
208   if (ValueVT.isVector())
209     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
210                                   CC);
211 
212   assert(NumParts > 0 && "No parts to assemble!");
213   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
214   SDValue Val = Parts[0];
215 
216   if (NumParts > 1) {
217     // Assemble the value from multiple parts.
218     if (ValueVT.isInteger()) {
219       unsigned PartBits = PartVT.getSizeInBits();
220       unsigned ValueBits = ValueVT.getSizeInBits();
221 
222       // Assemble the power of 2 part.
223       unsigned RoundParts =
224           (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts;
225       unsigned RoundBits = PartBits * RoundParts;
226       EVT RoundVT = RoundBits == ValueBits ?
227         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
228       SDValue Lo, Hi;
229 
230       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
231 
232       if (RoundParts > 2) {
233         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
234                               PartVT, HalfVT, V);
235         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
236                               RoundParts / 2, PartVT, HalfVT, V);
237       } else {
238         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
239         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
240       }
241 
242       if (DAG.getDataLayout().isBigEndian())
243         std::swap(Lo, Hi);
244 
245       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
246 
247       if (RoundParts < NumParts) {
248         // Assemble the trailing non-power-of-2 part.
249         unsigned OddParts = NumParts - RoundParts;
250         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
251         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
252                               OddVT, V, CC);
253 
254         // Combine the round and odd parts.
255         Lo = Val;
256         if (DAG.getDataLayout().isBigEndian())
257           std::swap(Lo, Hi);
258         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
259         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
260         Hi =
261             DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
262                         DAG.getConstant(Lo.getValueSizeInBits(), DL,
263                                         TLI.getPointerTy(DAG.getDataLayout())));
264         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
265         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
266       }
267     } else if (PartVT.isFloatingPoint()) {
268       // FP split into multiple FP parts (for ppcf128)
269       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
270              "Unexpected split");
271       SDValue Lo, Hi;
272       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
273       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
274       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
275         std::swap(Lo, Hi);
276       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
277     } else {
278       // FP split into integer parts (soft fp)
279       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
280              !PartVT.isVector() && "Unexpected split");
281       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
282       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC);
283     }
284   }
285 
286   // There is now one part, held in Val.  Correct it to match ValueVT.
287   // PartEVT is the type of the register class that holds the value.
288   // ValueVT is the type of the inline asm operation.
289   EVT PartEVT = Val.getValueType();
290 
291   if (PartEVT == ValueVT)
292     return Val;
293 
294   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
295       ValueVT.bitsLT(PartEVT)) {
296     // For an FP value in an integer part, we need to truncate to the right
297     // width first.
298     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
299     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
300   }
301 
302   // Handle types that have the same size.
303   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
304     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
305 
306   // Handle types with different sizes.
307   if (PartEVT.isInteger() && ValueVT.isInteger()) {
308     if (ValueVT.bitsLT(PartEVT)) {
309       // For a truncate, see if we have any information to
310       // indicate whether the truncated bits will always be
311       // zero or sign-extension.
312       if (AssertOp.hasValue())
313         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
314                           DAG.getValueType(ValueVT));
315       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
316     }
317     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
318   }
319 
320   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
321     // FP_ROUND's are always exact here.
322     if (ValueVT.bitsLT(Val.getValueType()))
323       return DAG.getNode(
324           ISD::FP_ROUND, DL, ValueVT, Val,
325           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
326 
327     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
328   }
329 
330   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
331   // then truncating.
332   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
333       ValueVT.bitsLT(PartEVT)) {
334     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
335     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
336   }
337 
338   report_fatal_error("Unknown mismatch in getCopyFromParts!");
339 }
340 
341 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
342                                               const Twine &ErrMsg) {
343   const Instruction *I = dyn_cast_or_null<Instruction>(V);
344   if (!V)
345     return Ctx.emitError(ErrMsg);
346 
347   const char *AsmError = ", possible invalid constraint for vector type";
348   if (const CallInst *CI = dyn_cast<CallInst>(I))
349     if (CI->isInlineAsm())
350       return Ctx.emitError(I, ErrMsg + AsmError);
351 
352   return Ctx.emitError(I, ErrMsg);
353 }
354 
355 /// getCopyFromPartsVector - Create a value that contains the specified legal
356 /// parts combined into the value they represent.  If the parts combine to a
357 /// type larger than ValueVT then AssertOp can be used to specify whether the
358 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
359 /// ValueVT (ISD::AssertSext).
360 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
361                                       const SDValue *Parts, unsigned NumParts,
362                                       MVT PartVT, EVT ValueVT, const Value *V,
363                                       Optional<CallingConv::ID> CallConv) {
364   assert(ValueVT.isVector() && "Not a vector value");
365   assert(NumParts > 0 && "No parts to assemble!");
366   const bool IsABIRegCopy = CallConv.hasValue();
367 
368   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
369   SDValue Val = Parts[0];
370 
371   // Handle a multi-element vector.
372   if (NumParts > 1) {
373     EVT IntermediateVT;
374     MVT RegisterVT;
375     unsigned NumIntermediates;
376     unsigned NumRegs;
377 
378     if (IsABIRegCopy) {
379       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
380           *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
381           NumIntermediates, RegisterVT);
382     } else {
383       NumRegs =
384           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
385                                      NumIntermediates, RegisterVT);
386     }
387 
388     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
389     NumParts = NumRegs; // Silence a compiler warning.
390     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
391     assert(RegisterVT.getSizeInBits() ==
392            Parts[0].getSimpleValueType().getSizeInBits() &&
393            "Part type sizes don't match!");
394 
395     // Assemble the parts into intermediate operands.
396     SmallVector<SDValue, 8> Ops(NumIntermediates);
397     if (NumIntermediates == NumParts) {
398       // If the register was not expanded, truncate or copy the value,
399       // as appropriate.
400       for (unsigned i = 0; i != NumParts; ++i)
401         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
402                                   PartVT, IntermediateVT, V);
403     } else if (NumParts > 0) {
404       // If the intermediate type was expanded, build the intermediate
405       // operands from the parts.
406       assert(NumParts % NumIntermediates == 0 &&
407              "Must expand into a divisible number of parts!");
408       unsigned Factor = NumParts / NumIntermediates;
409       for (unsigned i = 0; i != NumIntermediates; ++i)
410         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
411                                   PartVT, IntermediateVT, V);
412     }
413 
414     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
415     // intermediate operands.
416     EVT BuiltVectorTy =
417         IntermediateVT.isVector()
418             ? EVT::getVectorVT(
419                   *DAG.getContext(), IntermediateVT.getScalarType(),
420                   IntermediateVT.getVectorElementCount() * NumParts)
421             : EVT::getVectorVT(*DAG.getContext(),
422                                IntermediateVT.getScalarType(),
423                                NumIntermediates);
424     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
425                                                 : ISD::BUILD_VECTOR,
426                       DL, BuiltVectorTy, Ops);
427   }
428 
429   // There is now one part, held in Val.  Correct it to match ValueVT.
430   EVT PartEVT = Val.getValueType();
431 
432   if (PartEVT == ValueVT)
433     return Val;
434 
435   if (PartEVT.isVector()) {
436     // If the element type of the source/dest vectors are the same, but the
437     // parts vector has more elements than the value vector, then we have a
438     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
439     // elements we want.
440     if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
441       assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
442              "Cannot narrow, it would be a lossy transformation");
443       return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
444                          DAG.getVectorIdxConstant(0, DL));
445     }
446 
447     // Vector/Vector bitcast.
448     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
449       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
450 
451     assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
452       "Cannot handle this kind of promotion");
453     // Promoted vector extract
454     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
455 
456   }
457 
458   // Trivial bitcast if the types are the same size and the destination
459   // vector type is legal.
460   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
461       TLI.isTypeLegal(ValueVT))
462     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
463 
464   if (ValueVT.getVectorNumElements() != 1) {
465      // Certain ABIs require that vectors are passed as integers. For vectors
466      // are the same size, this is an obvious bitcast.
467      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
468        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
469      } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) {
470        // Bitcast Val back the original type and extract the corresponding
471        // vector we want.
472        unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits();
473        EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(),
474                                            ValueVT.getVectorElementType(), Elts);
475        Val = DAG.getBitcast(WiderVecType, Val);
476        return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
477                           DAG.getVectorIdxConstant(0, DL));
478      }
479 
480      diagnosePossiblyInvalidConstraint(
481          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
482      return DAG.getUNDEF(ValueVT);
483   }
484 
485   // Handle cases such as i8 -> <1 x i1>
486   EVT ValueSVT = ValueVT.getVectorElementType();
487   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
488     if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits())
489       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
490     else
491       Val = ValueVT.isFloatingPoint()
492                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
493                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
494   }
495 
496   return DAG.getBuildVector(ValueVT, DL, Val);
497 }
498 
499 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
500                                  SDValue Val, SDValue *Parts, unsigned NumParts,
501                                  MVT PartVT, const Value *V,
502                                  Optional<CallingConv::ID> CallConv);
503 
504 /// getCopyToParts - Create a series of nodes that contain the specified value
505 /// split into legal parts.  If the parts contain more bits than Val, then, for
506 /// integers, ExtendKind can be used to specify how to generate the extra bits.
507 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
508                            SDValue *Parts, unsigned NumParts, MVT PartVT,
509                            const Value *V,
510                            Optional<CallingConv::ID> CallConv = None,
511                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
512   EVT ValueVT = Val.getValueType();
513 
514   // Handle the vector case separately.
515   if (ValueVT.isVector())
516     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
517                                 CallConv);
518 
519   unsigned PartBits = PartVT.getSizeInBits();
520   unsigned OrigNumParts = NumParts;
521   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
522          "Copying to an illegal type!");
523 
524   if (NumParts == 0)
525     return;
526 
527   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
528   EVT PartEVT = PartVT;
529   if (PartEVT == ValueVT) {
530     assert(NumParts == 1 && "No-op copy with multiple parts!");
531     Parts[0] = Val;
532     return;
533   }
534 
535   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
536     // If the parts cover more bits than the value has, promote the value.
537     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
538       assert(NumParts == 1 && "Do not know what to promote to!");
539       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
540     } else {
541       if (ValueVT.isFloatingPoint()) {
542         // FP values need to be bitcast, then extended if they are being put
543         // into a larger container.
544         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
545         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
546       }
547       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
548              ValueVT.isInteger() &&
549              "Unknown mismatch!");
550       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
551       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
552       if (PartVT == MVT::x86mmx)
553         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
554     }
555   } else if (PartBits == ValueVT.getSizeInBits()) {
556     // Different types of the same size.
557     assert(NumParts == 1 && PartEVT != ValueVT);
558     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
559   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
560     // If the parts cover less bits than value has, truncate the value.
561     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
562            ValueVT.isInteger() &&
563            "Unknown mismatch!");
564     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
565     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
566     if (PartVT == MVT::x86mmx)
567       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
568   }
569 
570   // The value may have changed - recompute ValueVT.
571   ValueVT = Val.getValueType();
572   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
573          "Failed to tile the value with PartVT!");
574 
575   if (NumParts == 1) {
576     if (PartEVT != ValueVT) {
577       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
578                                         "scalar-to-vector conversion failed");
579       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
580     }
581 
582     Parts[0] = Val;
583     return;
584   }
585 
586   // Expand the value into multiple parts.
587   if (NumParts & (NumParts - 1)) {
588     // The number of parts is not a power of 2.  Split off and copy the tail.
589     assert(PartVT.isInteger() && ValueVT.isInteger() &&
590            "Do not know what to expand to!");
591     unsigned RoundParts = 1 << Log2_32(NumParts);
592     unsigned RoundBits = RoundParts * PartBits;
593     unsigned OddParts = NumParts - RoundParts;
594     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
595       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false));
596 
597     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
598                    CallConv);
599 
600     if (DAG.getDataLayout().isBigEndian())
601       // The odd parts were reversed by getCopyToParts - unreverse them.
602       std::reverse(Parts + RoundParts, Parts + NumParts);
603 
604     NumParts = RoundParts;
605     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
606     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
607   }
608 
609   // The number of parts is a power of 2.  Repeatedly bisect the value using
610   // EXTRACT_ELEMENT.
611   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
612                          EVT::getIntegerVT(*DAG.getContext(),
613                                            ValueVT.getSizeInBits()),
614                          Val);
615 
616   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
617     for (unsigned i = 0; i < NumParts; i += StepSize) {
618       unsigned ThisBits = StepSize * PartBits / 2;
619       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
620       SDValue &Part0 = Parts[i];
621       SDValue &Part1 = Parts[i+StepSize/2];
622 
623       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
624                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
625       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
626                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
627 
628       if (ThisBits == PartBits && ThisVT != PartVT) {
629         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
630         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
631       }
632     }
633   }
634 
635   if (DAG.getDataLayout().isBigEndian())
636     std::reverse(Parts, Parts + OrigNumParts);
637 }
638 
639 static SDValue widenVectorToPartType(SelectionDAG &DAG,
640                                      SDValue Val, const SDLoc &DL, EVT PartVT) {
641   if (!PartVT.isVector())
642     return SDValue();
643 
644   EVT ValueVT = Val.getValueType();
645   unsigned PartNumElts = PartVT.getVectorNumElements();
646   unsigned ValueNumElts = ValueVT.getVectorNumElements();
647   if (PartNumElts > ValueNumElts &&
648       PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
649     EVT ElementVT = PartVT.getVectorElementType();
650     // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
651     // undef elements.
652     SmallVector<SDValue, 16> Ops;
653     DAG.ExtractVectorElements(Val, Ops);
654     SDValue EltUndef = DAG.getUNDEF(ElementVT);
655     for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i)
656       Ops.push_back(EltUndef);
657 
658     // FIXME: Use CONCAT for 2x -> 4x.
659     return DAG.getBuildVector(PartVT, DL, Ops);
660   }
661 
662   return SDValue();
663 }
664 
665 /// getCopyToPartsVector - Create a series of nodes that contain the specified
666 /// value split into legal parts.
667 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
668                                  SDValue Val, SDValue *Parts, unsigned NumParts,
669                                  MVT PartVT, const Value *V,
670                                  Optional<CallingConv::ID> CallConv) {
671   EVT ValueVT = Val.getValueType();
672   assert(ValueVT.isVector() && "Not a vector");
673   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
674   const bool IsABIRegCopy = CallConv.hasValue();
675 
676   if (NumParts == 1) {
677     EVT PartEVT = PartVT;
678     if (PartEVT == ValueVT) {
679       // Nothing to do.
680     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
681       // Bitconvert vector->vector case.
682       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
683     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
684       Val = Widened;
685     } else if (PartVT.isVector() &&
686                PartEVT.getVectorElementType().bitsGE(
687                  ValueVT.getVectorElementType()) &&
688                PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
689 
690       // Promoted vector extract
691       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
692     } else {
693       if (ValueVT.getVectorNumElements() == 1) {
694         Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
695                           DAG.getVectorIdxConstant(0, DL));
696       } else {
697         assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() &&
698                "lossy conversion of vector to scalar type");
699         EVT IntermediateType =
700             EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
701         Val = DAG.getBitcast(IntermediateType, Val);
702         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
703       }
704     }
705 
706     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
707     Parts[0] = Val;
708     return;
709   }
710 
711   // Handle a multi-element vector.
712   EVT IntermediateVT;
713   MVT RegisterVT;
714   unsigned NumIntermediates;
715   unsigned NumRegs;
716   if (IsABIRegCopy) {
717     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
718         *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
719         NumIntermediates, RegisterVT);
720   } else {
721     NumRegs =
722         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
723                                    NumIntermediates, RegisterVT);
724   }
725 
726   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
727   NumParts = NumRegs; // Silence a compiler warning.
728   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
729 
730   unsigned IntermediateNumElts = IntermediateVT.isVector() ?
731     IntermediateVT.getVectorNumElements() : 1;
732 
733   // Convert the vector to the appropriate type if necessary.
734   unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts;
735 
736   EVT BuiltVectorTy = EVT::getVectorVT(
737       *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts);
738   if (ValueVT != BuiltVectorTy) {
739     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy))
740       Val = Widened;
741 
742     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
743   }
744 
745   // Split the vector into intermediate operands.
746   SmallVector<SDValue, 8> Ops(NumIntermediates);
747   for (unsigned i = 0; i != NumIntermediates; ++i) {
748     if (IntermediateVT.isVector()) {
749       Ops[i] =
750           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
751                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
752     } else {
753       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
754                            DAG.getVectorIdxConstant(i, DL));
755     }
756   }
757 
758   // Split the intermediate operands into legal parts.
759   if (NumParts == NumIntermediates) {
760     // If the register was not expanded, promote or copy the value,
761     // as appropriate.
762     for (unsigned i = 0; i != NumParts; ++i)
763       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
764   } else if (NumParts > 0) {
765     // If the intermediate type was expanded, split each the value into
766     // legal parts.
767     assert(NumIntermediates != 0 && "division by zero");
768     assert(NumParts % NumIntermediates == 0 &&
769            "Must expand into a divisible number of parts!");
770     unsigned Factor = NumParts / NumIntermediates;
771     for (unsigned i = 0; i != NumIntermediates; ++i)
772       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
773                      CallConv);
774   }
775 }
776 
777 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
778                            EVT valuevt, Optional<CallingConv::ID> CC)
779     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
780       RegCount(1, regs.size()), CallConv(CC) {}
781 
782 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
783                            const DataLayout &DL, unsigned Reg, Type *Ty,
784                            Optional<CallingConv::ID> CC) {
785   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
786 
787   CallConv = CC;
788 
789   for (EVT ValueVT : ValueVTs) {
790     unsigned NumRegs =
791         isABIMangled()
792             ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT)
793             : TLI.getNumRegisters(Context, ValueVT);
794     MVT RegisterVT =
795         isABIMangled()
796             ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT)
797             : TLI.getRegisterType(Context, ValueVT);
798     for (unsigned i = 0; i != NumRegs; ++i)
799       Regs.push_back(Reg + i);
800     RegVTs.push_back(RegisterVT);
801     RegCount.push_back(NumRegs);
802     Reg += NumRegs;
803   }
804 }
805 
806 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
807                                       FunctionLoweringInfo &FuncInfo,
808                                       const SDLoc &dl, SDValue &Chain,
809                                       SDValue *Flag, const Value *V) const {
810   // A Value with type {} or [0 x %t] needs no registers.
811   if (ValueVTs.empty())
812     return SDValue();
813 
814   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
815 
816   // Assemble the legal parts into the final values.
817   SmallVector<SDValue, 4> Values(ValueVTs.size());
818   SmallVector<SDValue, 8> Parts;
819   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
820     // Copy the legal parts from the registers.
821     EVT ValueVT = ValueVTs[Value];
822     unsigned NumRegs = RegCount[Value];
823     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
824                                           *DAG.getContext(),
825                                           CallConv.getValue(), RegVTs[Value])
826                                     : RegVTs[Value];
827 
828     Parts.resize(NumRegs);
829     for (unsigned i = 0; i != NumRegs; ++i) {
830       SDValue P;
831       if (!Flag) {
832         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
833       } else {
834         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
835         *Flag = P.getValue(2);
836       }
837 
838       Chain = P.getValue(1);
839       Parts[i] = P;
840 
841       // If the source register was virtual and if we know something about it,
842       // add an assert node.
843       if (!Register::isVirtualRegister(Regs[Part + i]) ||
844           !RegisterVT.isInteger())
845         continue;
846 
847       const FunctionLoweringInfo::LiveOutInfo *LOI =
848         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
849       if (!LOI)
850         continue;
851 
852       unsigned RegSize = RegisterVT.getScalarSizeInBits();
853       unsigned NumSignBits = LOI->NumSignBits;
854       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
855 
856       if (NumZeroBits == RegSize) {
857         // The current value is a zero.
858         // Explicitly express that as it would be easier for
859         // optimizations to kick in.
860         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
861         continue;
862       }
863 
864       // FIXME: We capture more information than the dag can represent.  For
865       // now, just use the tightest assertzext/assertsext possible.
866       bool isSExt;
867       EVT FromVT(MVT::Other);
868       if (NumZeroBits) {
869         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
870         isSExt = false;
871       } else if (NumSignBits > 1) {
872         FromVT =
873             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
874         isSExt = true;
875       } else {
876         continue;
877       }
878       // Add an assertion node.
879       assert(FromVT != MVT::Other);
880       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
881                              RegisterVT, P, DAG.getValueType(FromVT));
882     }
883 
884     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
885                                      RegisterVT, ValueVT, V, CallConv);
886     Part += NumRegs;
887     Parts.clear();
888   }
889 
890   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
891 }
892 
893 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
894                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
895                                  const Value *V,
896                                  ISD::NodeType PreferredExtendType) const {
897   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
898   ISD::NodeType ExtendKind = PreferredExtendType;
899 
900   // Get the list of the values's legal parts.
901   unsigned NumRegs = Regs.size();
902   SmallVector<SDValue, 8> Parts(NumRegs);
903   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
904     unsigned NumParts = RegCount[Value];
905 
906     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
907                                           *DAG.getContext(),
908                                           CallConv.getValue(), RegVTs[Value])
909                                     : RegVTs[Value];
910 
911     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
912       ExtendKind = ISD::ZERO_EXTEND;
913 
914     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
915                    NumParts, RegisterVT, V, CallConv, ExtendKind);
916     Part += NumParts;
917   }
918 
919   // Copy the parts into the registers.
920   SmallVector<SDValue, 8> Chains(NumRegs);
921   for (unsigned i = 0; i != NumRegs; ++i) {
922     SDValue Part;
923     if (!Flag) {
924       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
925     } else {
926       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
927       *Flag = Part.getValue(1);
928     }
929 
930     Chains[i] = Part.getValue(0);
931   }
932 
933   if (NumRegs == 1 || Flag)
934     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
935     // flagged to it. That is the CopyToReg nodes and the user are considered
936     // a single scheduling unit. If we create a TokenFactor and return it as
937     // chain, then the TokenFactor is both a predecessor (operand) of the
938     // user as well as a successor (the TF operands are flagged to the user).
939     // c1, f1 = CopyToReg
940     // c2, f2 = CopyToReg
941     // c3     = TokenFactor c1, c2
942     // ...
943     //        = op c3, ..., f2
944     Chain = Chains[NumRegs-1];
945   else
946     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
947 }
948 
949 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
950                                         unsigned MatchingIdx, const SDLoc &dl,
951                                         SelectionDAG &DAG,
952                                         std::vector<SDValue> &Ops) const {
953   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
954 
955   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
956   if (HasMatching)
957     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
958   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
959     // Put the register class of the virtual registers in the flag word.  That
960     // way, later passes can recompute register class constraints for inline
961     // assembly as well as normal instructions.
962     // Don't do this for tied operands that can use the regclass information
963     // from the def.
964     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
965     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
966     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
967   }
968 
969   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
970   Ops.push_back(Res);
971 
972   if (Code == InlineAsm::Kind_Clobber) {
973     // Clobbers should always have a 1:1 mapping with registers, and may
974     // reference registers that have illegal (e.g. vector) types. Hence, we
975     // shouldn't try to apply any sort of splitting logic to them.
976     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
977            "No 1:1 mapping from clobbers to regs?");
978     unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
979     (void)SP;
980     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
981       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
982       assert(
983           (Regs[I] != SP ||
984            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
985           "If we clobbered the stack pointer, MFI should know about it.");
986     }
987     return;
988   }
989 
990   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
991     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
992     MVT RegisterVT = RegVTs[Value];
993     for (unsigned i = 0; i != NumRegs; ++i) {
994       assert(Reg < Regs.size() && "Mismatch in # registers expected");
995       unsigned TheReg = Regs[Reg++];
996       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
997     }
998   }
999 }
1000 
1001 SmallVector<std::pair<unsigned, unsigned>, 4>
1002 RegsForValue::getRegsAndSizes() const {
1003   SmallVector<std::pair<unsigned, unsigned>, 4> OutVec;
1004   unsigned I = 0;
1005   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1006     unsigned RegCount = std::get<0>(CountAndVT);
1007     MVT RegisterVT = std::get<1>(CountAndVT);
1008     unsigned RegisterSize = RegisterVT.getSizeInBits();
1009     for (unsigned E = I + RegCount; I != E; ++I)
1010       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1011   }
1012   return OutVec;
1013 }
1014 
1015 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1016                                const TargetLibraryInfo *li) {
1017   AA = aa;
1018   GFI = gfi;
1019   LibInfo = li;
1020   DL = &DAG.getDataLayout();
1021   Context = DAG.getContext();
1022   LPadToCallSiteMap.clear();
1023   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1024 }
1025 
1026 void SelectionDAGBuilder::clear() {
1027   NodeMap.clear();
1028   UnusedArgNodeMap.clear();
1029   PendingLoads.clear();
1030   PendingExports.clear();
1031   PendingConstrainedFP.clear();
1032   PendingConstrainedFPStrict.clear();
1033   CurInst = nullptr;
1034   HasTailCall = false;
1035   SDNodeOrder = LowestSDNodeOrder;
1036   StatepointLowering.clear();
1037 }
1038 
1039 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1040   DanglingDebugInfoMap.clear();
1041 }
1042 
1043 // Update DAG root to include dependencies on Pending chains.
1044 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1045   SDValue Root = DAG.getRoot();
1046 
1047   if (Pending.empty())
1048     return Root;
1049 
1050   // Add current root to PendingChains, unless we already indirectly
1051   // depend on it.
1052   if (Root.getOpcode() != ISD::EntryToken) {
1053     unsigned i = 0, e = Pending.size();
1054     for (; i != e; ++i) {
1055       assert(Pending[i].getNode()->getNumOperands() > 1);
1056       if (Pending[i].getNode()->getOperand(0) == Root)
1057         break;  // Don't add the root if we already indirectly depend on it.
1058     }
1059 
1060     if (i == e)
1061       Pending.push_back(Root);
1062   }
1063 
1064   if (Pending.size() == 1)
1065     Root = Pending[0];
1066   else
1067     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1068 
1069   DAG.setRoot(Root);
1070   Pending.clear();
1071   return Root;
1072 }
1073 
1074 SDValue SelectionDAGBuilder::getMemoryRoot() {
1075   return updateRoot(PendingLoads);
1076 }
1077 
1078 SDValue SelectionDAGBuilder::getRoot() {
1079   // Chain up all pending constrained intrinsics together with all
1080   // pending loads, by simply appending them to PendingLoads and
1081   // then calling getMemoryRoot().
1082   PendingLoads.reserve(PendingLoads.size() +
1083                        PendingConstrainedFP.size() +
1084                        PendingConstrainedFPStrict.size());
1085   PendingLoads.append(PendingConstrainedFP.begin(),
1086                       PendingConstrainedFP.end());
1087   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1088                       PendingConstrainedFPStrict.end());
1089   PendingConstrainedFP.clear();
1090   PendingConstrainedFPStrict.clear();
1091   return getMemoryRoot();
1092 }
1093 
1094 SDValue SelectionDAGBuilder::getControlRoot() {
1095   // We need to emit pending fpexcept.strict constrained intrinsics,
1096   // so append them to the PendingExports list.
1097   PendingExports.append(PendingConstrainedFPStrict.begin(),
1098                         PendingConstrainedFPStrict.end());
1099   PendingConstrainedFPStrict.clear();
1100   return updateRoot(PendingExports);
1101 }
1102 
1103 void SelectionDAGBuilder::visit(const Instruction &I) {
1104   // Set up outgoing PHI node register values before emitting the terminator.
1105   if (I.isTerminator()) {
1106     HandlePHINodesInSuccessorBlocks(I.getParent());
1107   }
1108 
1109   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1110   if (!isa<DbgInfoIntrinsic>(I))
1111     ++SDNodeOrder;
1112 
1113   CurInst = &I;
1114 
1115   visit(I.getOpcode(), I);
1116 
1117   if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) {
1118     // ConstrainedFPIntrinsics handle their own FMF.
1119     if (!isa<ConstrainedFPIntrinsic>(&I)) {
1120       // Propagate the fast-math-flags of this IR instruction to the DAG node that
1121       // maps to this instruction.
1122       // TODO: We could handle all flags (nsw, etc) here.
1123       // TODO: If an IR instruction maps to >1 node, only the final node will have
1124       //       flags set.
1125       if (SDNode *Node = getNodeForIRValue(&I)) {
1126         SDNodeFlags IncomingFlags;
1127         IncomingFlags.copyFMF(*FPMO);
1128         if (!Node->getFlags().isDefined())
1129           Node->setFlags(IncomingFlags);
1130         else
1131           Node->intersectFlagsWith(IncomingFlags);
1132       }
1133     }
1134   }
1135 
1136   if (!I.isTerminator() && !HasTailCall &&
1137       !isStatepoint(&I)) // statepoints handle their exports internally
1138     CopyToExportRegsIfNeeded(&I);
1139 
1140   CurInst = nullptr;
1141 }
1142 
1143 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1144   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1145 }
1146 
1147 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1148   // Note: this doesn't use InstVisitor, because it has to work with
1149   // ConstantExpr's in addition to instructions.
1150   switch (Opcode) {
1151   default: llvm_unreachable("Unknown instruction type encountered!");
1152     // Build the switch statement using the Instruction.def file.
1153 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1154     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1155 #include "llvm/IR/Instruction.def"
1156   }
1157 }
1158 
1159 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1160                                                 const DIExpression *Expr) {
1161   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1162     const DbgValueInst *DI = DDI.getDI();
1163     DIVariable *DanglingVariable = DI->getVariable();
1164     DIExpression *DanglingExpr = DI->getExpression();
1165     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1166       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n");
1167       return true;
1168     }
1169     return false;
1170   };
1171 
1172   for (auto &DDIMI : DanglingDebugInfoMap) {
1173     DanglingDebugInfoVector &DDIV = DDIMI.second;
1174 
1175     // If debug info is to be dropped, run it through final checks to see
1176     // whether it can be salvaged.
1177     for (auto &DDI : DDIV)
1178       if (isMatchingDbgValue(DDI))
1179         salvageUnresolvedDbgValue(DDI);
1180 
1181     DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end());
1182   }
1183 }
1184 
1185 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1186 // generate the debug data structures now that we've seen its definition.
1187 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1188                                                    SDValue Val) {
1189   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1190   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1191     return;
1192 
1193   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1194   for (auto &DDI : DDIV) {
1195     const DbgValueInst *DI = DDI.getDI();
1196     assert(DI && "Ill-formed DanglingDebugInfo");
1197     DebugLoc dl = DDI.getdl();
1198     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1199     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1200     DILocalVariable *Variable = DI->getVariable();
1201     DIExpression *Expr = DI->getExpression();
1202     assert(Variable->isValidLocationForIntrinsic(dl) &&
1203            "Expected inlined-at fields to agree");
1204     SDDbgValue *SDV;
1205     if (Val.getNode()) {
1206       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1207       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1208       // we couldn't resolve it directly when examining the DbgValue intrinsic
1209       // in the first place we should not be more successful here). Unless we
1210       // have some test case that prove this to be correct we should avoid
1211       // calling EmitFuncArgumentDbgValue here.
1212       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) {
1213         LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order="
1214                           << DbgSDNodeOrder << "] for:\n  " << *DI << "\n");
1215         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1216         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1217         // inserted after the definition of Val when emitting the instructions
1218         // after ISel. An alternative could be to teach
1219         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1220         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1221                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1222                    << ValSDNodeOrder << "\n");
1223         SDV = getDbgValue(Val, Variable, Expr, dl,
1224                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1225         DAG.AddDbgValue(SDV, Val.getNode(), false);
1226       } else
1227         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI
1228                           << "in EmitFuncArgumentDbgValue\n");
1229     } else {
1230       LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1231       auto Undef =
1232           UndefValue::get(DDI.getDI()->getVariableLocation()->getType());
1233       auto SDV =
1234           DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder);
1235       DAG.AddDbgValue(SDV, nullptr, false);
1236     }
1237   }
1238   DDIV.clear();
1239 }
1240 
1241 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) {
1242   Value *V = DDI.getDI()->getValue();
1243   DILocalVariable *Var = DDI.getDI()->getVariable();
1244   DIExpression *Expr = DDI.getDI()->getExpression();
1245   DebugLoc DL = DDI.getdl();
1246   DebugLoc InstDL = DDI.getDI()->getDebugLoc();
1247   unsigned SDOrder = DDI.getSDNodeOrder();
1248 
1249   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1250   // that DW_OP_stack_value is desired.
1251   assert(isa<DbgValueInst>(DDI.getDI()));
1252   bool StackValue = true;
1253 
1254   // Can this Value can be encoded without any further work?
1255   if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder))
1256     return;
1257 
1258   // Attempt to salvage back through as many instructions as possible. Bail if
1259   // a non-instruction is seen, such as a constant expression or global
1260   // variable. FIXME: Further work could recover those too.
1261   while (isa<Instruction>(V)) {
1262     Instruction &VAsInst = *cast<Instruction>(V);
1263     DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue);
1264 
1265     // If we cannot salvage any further, and haven't yet found a suitable debug
1266     // expression, bail out.
1267     if (!NewExpr)
1268       break;
1269 
1270     // New value and expr now represent this debuginfo.
1271     V = VAsInst.getOperand(0);
1272     Expr = NewExpr;
1273 
1274     // Some kind of simplification occurred: check whether the operand of the
1275     // salvaged debug expression can be encoded in this DAG.
1276     if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) {
1277       LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n  "
1278                         << DDI.getDI() << "\nBy stripping back to:\n  " << V);
1279       return;
1280     }
1281   }
1282 
1283   // This was the final opportunity to salvage this debug information, and it
1284   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1285   // any earlier variable location.
1286   auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType());
1287   auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1288   DAG.AddDbgValue(SDV, nullptr, false);
1289 
1290   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  " << DDI.getDI()
1291                     << "\n");
1292   LLVM_DEBUG(dbgs() << "  Last seen at:\n    " << *DDI.getDI()->getOperand(0)
1293                     << "\n");
1294 }
1295 
1296 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var,
1297                                            DIExpression *Expr, DebugLoc dl,
1298                                            DebugLoc InstDL, unsigned Order) {
1299   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1300   SDDbgValue *SDV;
1301   if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1302       isa<ConstantPointerNull>(V)) {
1303     SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder);
1304     DAG.AddDbgValue(SDV, nullptr, false);
1305     return true;
1306   }
1307 
1308   // If the Value is a frame index, we can create a FrameIndex debug value
1309   // without relying on the DAG at all.
1310   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1311     auto SI = FuncInfo.StaticAllocaMap.find(AI);
1312     if (SI != FuncInfo.StaticAllocaMap.end()) {
1313       auto SDV =
1314           DAG.getFrameIndexDbgValue(Var, Expr, SI->second,
1315                                     /*IsIndirect*/ false, dl, SDNodeOrder);
1316       // Do not attach the SDNodeDbgValue to an SDNode: this variable location
1317       // is still available even if the SDNode gets optimized out.
1318       DAG.AddDbgValue(SDV, nullptr, false);
1319       return true;
1320     }
1321   }
1322 
1323   // Do not use getValue() in here; we don't want to generate code at
1324   // this point if it hasn't been done yet.
1325   SDValue N = NodeMap[V];
1326   if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1327     N = UnusedArgNodeMap[V];
1328   if (N.getNode()) {
1329     if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N))
1330       return true;
1331     SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder);
1332     DAG.AddDbgValue(SDV, N.getNode(), false);
1333     return true;
1334   }
1335 
1336   // Special rules apply for the first dbg.values of parameter variables in a
1337   // function. Identify them by the fact they reference Argument Values, that
1338   // they're parameters, and they are parameters of the current function. We
1339   // need to let them dangle until they get an SDNode.
1340   bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() &&
1341                        !InstDL.getInlinedAt();
1342   if (!IsParamOfFunc) {
1343     // The value is not used in this block yet (or it would have an SDNode).
1344     // We still want the value to appear for the user if possible -- if it has
1345     // an associated VReg, we can refer to that instead.
1346     auto VMI = FuncInfo.ValueMap.find(V);
1347     if (VMI != FuncInfo.ValueMap.end()) {
1348       unsigned Reg = VMI->second;
1349       // If this is a PHI node, it may be split up into several MI PHI nodes
1350       // (in FunctionLoweringInfo::set).
1351       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1352                        V->getType(), None);
1353       if (RFV.occupiesMultipleRegs()) {
1354         unsigned Offset = 0;
1355         unsigned BitsToDescribe = 0;
1356         if (auto VarSize = Var->getSizeInBits())
1357           BitsToDescribe = *VarSize;
1358         if (auto Fragment = Expr->getFragmentInfo())
1359           BitsToDescribe = Fragment->SizeInBits;
1360         for (auto RegAndSize : RFV.getRegsAndSizes()) {
1361           unsigned RegisterSize = RegAndSize.second;
1362           // Bail out if all bits are described already.
1363           if (Offset >= BitsToDescribe)
1364             break;
1365           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1366               ? BitsToDescribe - Offset
1367               : RegisterSize;
1368           auto FragmentExpr = DIExpression::createFragmentExpression(
1369               Expr, Offset, FragmentSize);
1370           if (!FragmentExpr)
1371               continue;
1372           SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first,
1373                                     false, dl, SDNodeOrder);
1374           DAG.AddDbgValue(SDV, nullptr, false);
1375           Offset += RegisterSize;
1376         }
1377       } else {
1378         SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder);
1379         DAG.AddDbgValue(SDV, nullptr, false);
1380       }
1381       return true;
1382     }
1383   }
1384 
1385   return false;
1386 }
1387 
1388 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1389   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1390   for (auto &Pair : DanglingDebugInfoMap)
1391     for (auto &DDI : Pair.second)
1392       salvageUnresolvedDbgValue(DDI);
1393   clearDanglingDebugInfo();
1394 }
1395 
1396 /// getCopyFromRegs - If there was virtual register allocated for the value V
1397 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1398 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1399   DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V);
1400   SDValue Result;
1401 
1402   if (It != FuncInfo.ValueMap.end()) {
1403     Register InReg = It->second;
1404 
1405     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1406                      DAG.getDataLayout(), InReg, Ty,
1407                      None); // This is not an ABI copy.
1408     SDValue Chain = DAG.getEntryNode();
1409     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1410                                  V);
1411     resolveDanglingDebugInfo(V, Result);
1412   }
1413 
1414   return Result;
1415 }
1416 
1417 /// getValue - Return an SDValue for the given Value.
1418 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1419   // If we already have an SDValue for this value, use it. It's important
1420   // to do this first, so that we don't create a CopyFromReg if we already
1421   // have a regular SDValue.
1422   SDValue &N = NodeMap[V];
1423   if (N.getNode()) return N;
1424 
1425   // If there's a virtual register allocated and initialized for this
1426   // value, use it.
1427   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1428     return copyFromReg;
1429 
1430   // Otherwise create a new SDValue and remember it.
1431   SDValue Val = getValueImpl(V);
1432   NodeMap[V] = Val;
1433   resolveDanglingDebugInfo(V, Val);
1434   return Val;
1435 }
1436 
1437 /// getNonRegisterValue - Return an SDValue for the given Value, but
1438 /// don't look in FuncInfo.ValueMap for a virtual register.
1439 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1440   // If we already have an SDValue for this value, use it.
1441   SDValue &N = NodeMap[V];
1442   if (N.getNode()) {
1443     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1444       // Remove the debug location from the node as the node is about to be used
1445       // in a location which may differ from the original debug location.  This
1446       // is relevant to Constant and ConstantFP nodes because they can appear
1447       // as constant expressions inside PHI nodes.
1448       N->setDebugLoc(DebugLoc());
1449     }
1450     return N;
1451   }
1452 
1453   // Otherwise create a new SDValue and remember it.
1454   SDValue Val = getValueImpl(V);
1455   NodeMap[V] = Val;
1456   resolveDanglingDebugInfo(V, Val);
1457   return Val;
1458 }
1459 
1460 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1461 /// Create an SDValue for the given value.
1462 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1463   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1464 
1465   if (const Constant *C = dyn_cast<Constant>(V)) {
1466     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1467 
1468     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1469       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1470 
1471     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1472       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1473 
1474     if (isa<ConstantPointerNull>(C)) {
1475       unsigned AS = V->getType()->getPointerAddressSpace();
1476       return DAG.getConstant(0, getCurSDLoc(),
1477                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1478     }
1479 
1480     if (match(C, m_VScale(DAG.getDataLayout())))
1481       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1482 
1483     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1484       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1485 
1486     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1487       return DAG.getUNDEF(VT);
1488 
1489     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1490       visit(CE->getOpcode(), *CE);
1491       SDValue N1 = NodeMap[V];
1492       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1493       return N1;
1494     }
1495 
1496     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1497       SmallVector<SDValue, 4> Constants;
1498       for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1499            OI != OE; ++OI) {
1500         SDNode *Val = getValue(*OI).getNode();
1501         // If the operand is an empty aggregate, there are no values.
1502         if (!Val) continue;
1503         // Add each leaf value from the operand to the Constants list
1504         // to form a flattened list of all the values.
1505         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1506           Constants.push_back(SDValue(Val, i));
1507       }
1508 
1509       return DAG.getMergeValues(Constants, getCurSDLoc());
1510     }
1511 
1512     if (const ConstantDataSequential *CDS =
1513           dyn_cast<ConstantDataSequential>(C)) {
1514       SmallVector<SDValue, 4> Ops;
1515       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1516         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1517         // Add each leaf value from the operand to the Constants list
1518         // to form a flattened list of all the values.
1519         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1520           Ops.push_back(SDValue(Val, i));
1521       }
1522 
1523       if (isa<ArrayType>(CDS->getType()))
1524         return DAG.getMergeValues(Ops, getCurSDLoc());
1525       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1526     }
1527 
1528     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1529       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1530              "Unknown struct or array constant!");
1531 
1532       SmallVector<EVT, 4> ValueVTs;
1533       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1534       unsigned NumElts = ValueVTs.size();
1535       if (NumElts == 0)
1536         return SDValue(); // empty struct
1537       SmallVector<SDValue, 4> Constants(NumElts);
1538       for (unsigned i = 0; i != NumElts; ++i) {
1539         EVT EltVT = ValueVTs[i];
1540         if (isa<UndefValue>(C))
1541           Constants[i] = DAG.getUNDEF(EltVT);
1542         else if (EltVT.isFloatingPoint())
1543           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1544         else
1545           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1546       }
1547 
1548       return DAG.getMergeValues(Constants, getCurSDLoc());
1549     }
1550 
1551     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1552       return DAG.getBlockAddress(BA, VT);
1553 
1554     VectorType *VecTy = cast<VectorType>(V->getType());
1555 
1556     // Now that we know the number and type of the elements, get that number of
1557     // elements into the Ops array based on what kind of constant it is.
1558     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1559       SmallVector<SDValue, 16> Ops;
1560       unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1561       for (unsigned i = 0; i != NumElements; ++i)
1562         Ops.push_back(getValue(CV->getOperand(i)));
1563 
1564       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1565     } else if (isa<ConstantAggregateZero>(C)) {
1566       EVT EltVT =
1567           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1568 
1569       SDValue Op;
1570       if (EltVT.isFloatingPoint())
1571         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1572       else
1573         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1574 
1575       if (isa<ScalableVectorType>(VecTy))
1576         return NodeMap[V] = DAG.getSplatVector(VT, getCurSDLoc(), Op);
1577       else {
1578         SmallVector<SDValue, 16> Ops;
1579         Ops.assign(cast<FixedVectorType>(VecTy)->getNumElements(), Op);
1580         return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1581       }
1582     }
1583     llvm_unreachable("Unknown vector constant");
1584   }
1585 
1586   // If this is a static alloca, generate it as the frameindex instead of
1587   // computation.
1588   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1589     DenseMap<const AllocaInst*, int>::iterator SI =
1590       FuncInfo.StaticAllocaMap.find(AI);
1591     if (SI != FuncInfo.StaticAllocaMap.end())
1592       return DAG.getFrameIndex(SI->second,
1593                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1594   }
1595 
1596   // If this is an instruction which fast-isel has deferred, select it now.
1597   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1598     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1599 
1600     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1601                      Inst->getType(), getABIRegCopyCC(V));
1602     SDValue Chain = DAG.getEntryNode();
1603     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1604   }
1605 
1606   if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) {
1607     return DAG.getMDNode(cast<MDNode>(MD->getMetadata()));
1608   }
1609   llvm_unreachable("Can't get register for value!");
1610 }
1611 
1612 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1613   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1614   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1615   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1616   bool IsSEH = isAsynchronousEHPersonality(Pers);
1617   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1618   if (!IsSEH)
1619     CatchPadMBB->setIsEHScopeEntry();
1620   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1621   if (IsMSVCCXX || IsCoreCLR)
1622     CatchPadMBB->setIsEHFuncletEntry();
1623 }
1624 
1625 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1626   // Update machine-CFG edge.
1627   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1628   FuncInfo.MBB->addSuccessor(TargetMBB);
1629 
1630   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1631   bool IsSEH = isAsynchronousEHPersonality(Pers);
1632   if (IsSEH) {
1633     // If this is not a fall-through branch or optimizations are switched off,
1634     // emit the branch.
1635     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1636         TM.getOptLevel() == CodeGenOpt::None)
1637       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1638                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1639     return;
1640   }
1641 
1642   // Figure out the funclet membership for the catchret's successor.
1643   // This will be used by the FuncletLayout pass to determine how to order the
1644   // BB's.
1645   // A 'catchret' returns to the outer scope's color.
1646   Value *ParentPad = I.getCatchSwitchParentPad();
1647   const BasicBlock *SuccessorColor;
1648   if (isa<ConstantTokenNone>(ParentPad))
1649     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1650   else
1651     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1652   assert(SuccessorColor && "No parent funclet for catchret!");
1653   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1654   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1655 
1656   // Create the terminator node.
1657   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1658                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1659                             DAG.getBasicBlock(SuccessorColorMBB));
1660   DAG.setRoot(Ret);
1661 }
1662 
1663 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1664   // Don't emit any special code for the cleanuppad instruction. It just marks
1665   // the start of an EH scope/funclet.
1666   FuncInfo.MBB->setIsEHScopeEntry();
1667   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1668   if (Pers != EHPersonality::Wasm_CXX) {
1669     FuncInfo.MBB->setIsEHFuncletEntry();
1670     FuncInfo.MBB->setIsCleanupFuncletEntry();
1671   }
1672 }
1673 
1674 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and
1675 // the control flow always stops at the single catch pad, as it does for a
1676 // cleanup pad. In case the exception caught is not of the types the catch pad
1677 // catches, it will be rethrown by a rethrow.
1678 static void findWasmUnwindDestinations(
1679     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1680     BranchProbability Prob,
1681     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1682         &UnwindDests) {
1683   while (EHPadBB) {
1684     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1685     if (isa<CleanupPadInst>(Pad)) {
1686       // Stop on cleanup pads.
1687       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1688       UnwindDests.back().first->setIsEHScopeEntry();
1689       break;
1690     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1691       // Add the catchpad handlers to the possible destinations. We don't
1692       // continue to the unwind destination of the catchswitch for wasm.
1693       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1694         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1695         UnwindDests.back().first->setIsEHScopeEntry();
1696       }
1697       break;
1698     } else {
1699       continue;
1700     }
1701   }
1702 }
1703 
1704 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1705 /// many places it could ultimately go. In the IR, we have a single unwind
1706 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1707 /// This function skips over imaginary basic blocks that hold catchswitch
1708 /// instructions, and finds all the "real" machine
1709 /// basic block destinations. As those destinations may not be successors of
1710 /// EHPadBB, here we also calculate the edge probability to those destinations.
1711 /// The passed-in Prob is the edge probability to EHPadBB.
1712 static void findUnwindDestinations(
1713     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1714     BranchProbability Prob,
1715     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1716         &UnwindDests) {
1717   EHPersonality Personality =
1718     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1719   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1720   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1721   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
1722   bool IsSEH = isAsynchronousEHPersonality(Personality);
1723 
1724   if (IsWasmCXX) {
1725     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
1726     assert(UnwindDests.size() <= 1 &&
1727            "There should be at most one unwind destination for wasm");
1728     return;
1729   }
1730 
1731   while (EHPadBB) {
1732     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1733     BasicBlock *NewEHPadBB = nullptr;
1734     if (isa<LandingPadInst>(Pad)) {
1735       // Stop on landingpads. They are not funclets.
1736       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1737       break;
1738     } else if (isa<CleanupPadInst>(Pad)) {
1739       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1740       // personalities.
1741       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1742       UnwindDests.back().first->setIsEHScopeEntry();
1743       UnwindDests.back().first->setIsEHFuncletEntry();
1744       break;
1745     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1746       // Add the catchpad handlers to the possible destinations.
1747       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1748         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1749         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1750         if (IsMSVCCXX || IsCoreCLR)
1751           UnwindDests.back().first->setIsEHFuncletEntry();
1752         if (!IsSEH)
1753           UnwindDests.back().first->setIsEHScopeEntry();
1754       }
1755       NewEHPadBB = CatchSwitch->getUnwindDest();
1756     } else {
1757       continue;
1758     }
1759 
1760     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1761     if (BPI && NewEHPadBB)
1762       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1763     EHPadBB = NewEHPadBB;
1764   }
1765 }
1766 
1767 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1768   // Update successor info.
1769   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1770   auto UnwindDest = I.getUnwindDest();
1771   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1772   BranchProbability UnwindDestProb =
1773       (BPI && UnwindDest)
1774           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1775           : BranchProbability::getZero();
1776   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1777   for (auto &UnwindDest : UnwindDests) {
1778     UnwindDest.first->setIsEHPad();
1779     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1780   }
1781   FuncInfo.MBB->normalizeSuccProbs();
1782 
1783   // Create the terminator node.
1784   SDValue Ret =
1785       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1786   DAG.setRoot(Ret);
1787 }
1788 
1789 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1790   report_fatal_error("visitCatchSwitch not yet implemented!");
1791 }
1792 
1793 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1794   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1795   auto &DL = DAG.getDataLayout();
1796   SDValue Chain = getControlRoot();
1797   SmallVector<ISD::OutputArg, 8> Outs;
1798   SmallVector<SDValue, 8> OutVals;
1799 
1800   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1801   // lower
1802   //
1803   //   %val = call <ty> @llvm.experimental.deoptimize()
1804   //   ret <ty> %val
1805   //
1806   // differently.
1807   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1808     LowerDeoptimizingReturn();
1809     return;
1810   }
1811 
1812   if (!FuncInfo.CanLowerReturn) {
1813     unsigned DemoteReg = FuncInfo.DemoteRegister;
1814     const Function *F = I.getParent()->getParent();
1815 
1816     // Emit a store of the return value through the virtual register.
1817     // Leave Outs empty so that LowerReturn won't try to load return
1818     // registers the usual way.
1819     SmallVector<EVT, 1> PtrValueVTs;
1820     ComputeValueVTs(TLI, DL,
1821                     F->getReturnType()->getPointerTo(
1822                         DAG.getDataLayout().getAllocaAddrSpace()),
1823                     PtrValueVTs);
1824 
1825     SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
1826                                         DemoteReg, PtrValueVTs[0]);
1827     SDValue RetOp = getValue(I.getOperand(0));
1828 
1829     SmallVector<EVT, 4> ValueVTs, MemVTs;
1830     SmallVector<uint64_t, 4> Offsets;
1831     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
1832                     &Offsets);
1833     unsigned NumValues = ValueVTs.size();
1834 
1835     SmallVector<SDValue, 4> Chains(NumValues);
1836     Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType());
1837     for (unsigned i = 0; i != NumValues; ++i) {
1838       // An aggregate return value cannot wrap around the address space, so
1839       // offsets to its parts don't wrap either.
1840       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]);
1841 
1842       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
1843       if (MemVTs[i] != ValueVTs[i])
1844         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
1845       Chains[i] = DAG.getStore(
1846           Chain, getCurSDLoc(), Val,
1847           // FIXME: better loc info would be nice.
1848           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()),
1849           commonAlignment(BaseAlign, Offsets[i]));
1850     }
1851 
1852     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1853                         MVT::Other, Chains);
1854   } else if (I.getNumOperands() != 0) {
1855     SmallVector<EVT, 4> ValueVTs;
1856     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1857     unsigned NumValues = ValueVTs.size();
1858     if (NumValues) {
1859       SDValue RetOp = getValue(I.getOperand(0));
1860 
1861       const Function *F = I.getParent()->getParent();
1862 
1863       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
1864           I.getOperand(0)->getType(), F->getCallingConv(),
1865           /*IsVarArg*/ false);
1866 
1867       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1868       if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1869                                           Attribute::SExt))
1870         ExtendKind = ISD::SIGN_EXTEND;
1871       else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1872                                                Attribute::ZExt))
1873         ExtendKind = ISD::ZERO_EXTEND;
1874 
1875       LLVMContext &Context = F->getContext();
1876       bool RetInReg = F->getAttributes().hasAttribute(
1877           AttributeList::ReturnIndex, Attribute::InReg);
1878 
1879       for (unsigned j = 0; j != NumValues; ++j) {
1880         EVT VT = ValueVTs[j];
1881 
1882         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1883           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1884 
1885         CallingConv::ID CC = F->getCallingConv();
1886 
1887         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
1888         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
1889         SmallVector<SDValue, 4> Parts(NumParts);
1890         getCopyToParts(DAG, getCurSDLoc(),
1891                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1892                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
1893 
1894         // 'inreg' on function refers to return value
1895         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1896         if (RetInReg)
1897           Flags.setInReg();
1898 
1899         if (I.getOperand(0)->getType()->isPointerTy()) {
1900           Flags.setPointer();
1901           Flags.setPointerAddrSpace(
1902               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
1903         }
1904 
1905         if (NeedsRegBlock) {
1906           Flags.setInConsecutiveRegs();
1907           if (j == NumValues - 1)
1908             Flags.setInConsecutiveRegsLast();
1909         }
1910 
1911         // Propagate extension type if any
1912         if (ExtendKind == ISD::SIGN_EXTEND)
1913           Flags.setSExt();
1914         else if (ExtendKind == ISD::ZERO_EXTEND)
1915           Flags.setZExt();
1916 
1917         for (unsigned i = 0; i < NumParts; ++i) {
1918           Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1919                                         VT, /*isfixed=*/true, 0, 0));
1920           OutVals.push_back(Parts[i]);
1921         }
1922       }
1923     }
1924   }
1925 
1926   // Push in swifterror virtual register as the last element of Outs. This makes
1927   // sure swifterror virtual register will be returned in the swifterror
1928   // physical register.
1929   const Function *F = I.getParent()->getParent();
1930   if (TLI.supportSwiftError() &&
1931       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
1932     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
1933     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1934     Flags.setSwiftError();
1935     Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/,
1936                                   EVT(TLI.getPointerTy(DL)) /*argvt*/,
1937                                   true /*isfixed*/, 1 /*origidx*/,
1938                                   0 /*partOffs*/));
1939     // Create SDNode for the swifterror virtual register.
1940     OutVals.push_back(
1941         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
1942                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
1943                         EVT(TLI.getPointerTy(DL))));
1944   }
1945 
1946   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
1947   CallingConv::ID CallConv =
1948     DAG.getMachineFunction().getFunction().getCallingConv();
1949   Chain = DAG.getTargetLoweringInfo().LowerReturn(
1950       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
1951 
1952   // Verify that the target's LowerReturn behaved as expected.
1953   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
1954          "LowerReturn didn't return a valid chain!");
1955 
1956   // Update the DAG with the new chain value resulting from return lowering.
1957   DAG.setRoot(Chain);
1958 }
1959 
1960 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
1961 /// created for it, emit nodes to copy the value into the virtual
1962 /// registers.
1963 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
1964   // Skip empty types
1965   if (V->getType()->isEmptyTy())
1966     return;
1967 
1968   DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V);
1969   if (VMI != FuncInfo.ValueMap.end()) {
1970     assert(!V->use_empty() && "Unused value assigned virtual registers!");
1971     CopyValueToVirtualRegister(V, VMI->second);
1972   }
1973 }
1974 
1975 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
1976 /// the current basic block, add it to ValueMap now so that we'll get a
1977 /// CopyTo/FromReg.
1978 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
1979   // No need to export constants.
1980   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1981 
1982   // Already exported?
1983   if (FuncInfo.isExportedInst(V)) return;
1984 
1985   unsigned Reg = FuncInfo.InitializeRegForValue(V);
1986   CopyValueToVirtualRegister(V, Reg);
1987 }
1988 
1989 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
1990                                                      const BasicBlock *FromBB) {
1991   // The operands of the setcc have to be in this block.  We don't know
1992   // how to export them from some other block.
1993   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
1994     // Can export from current BB.
1995     if (VI->getParent() == FromBB)
1996       return true;
1997 
1998     // Is already exported, noop.
1999     return FuncInfo.isExportedInst(V);
2000   }
2001 
2002   // If this is an argument, we can export it if the BB is the entry block or
2003   // if it is already exported.
2004   if (isa<Argument>(V)) {
2005     if (FromBB == &FromBB->getParent()->getEntryBlock())
2006       return true;
2007 
2008     // Otherwise, can only export this if it is already exported.
2009     return FuncInfo.isExportedInst(V);
2010   }
2011 
2012   // Otherwise, constants can always be exported.
2013   return true;
2014 }
2015 
2016 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2017 BranchProbability
2018 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2019                                         const MachineBasicBlock *Dst) const {
2020   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2021   const BasicBlock *SrcBB = Src->getBasicBlock();
2022   const BasicBlock *DstBB = Dst->getBasicBlock();
2023   if (!BPI) {
2024     // If BPI is not available, set the default probability as 1 / N, where N is
2025     // the number of successors.
2026     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2027     return BranchProbability(1, SuccSize);
2028   }
2029   return BPI->getEdgeProbability(SrcBB, DstBB);
2030 }
2031 
2032 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2033                                                MachineBasicBlock *Dst,
2034                                                BranchProbability Prob) {
2035   if (!FuncInfo.BPI)
2036     Src->addSuccessorWithoutProb(Dst);
2037   else {
2038     if (Prob.isUnknown())
2039       Prob = getEdgeProbability(Src, Dst);
2040     Src->addSuccessor(Dst, Prob);
2041   }
2042 }
2043 
2044 static bool InBlock(const Value *V, const BasicBlock *BB) {
2045   if (const Instruction *I = dyn_cast<Instruction>(V))
2046     return I->getParent() == BB;
2047   return true;
2048 }
2049 
2050 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2051 /// This function emits a branch and is used at the leaves of an OR or an
2052 /// AND operator tree.
2053 void
2054 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2055                                                   MachineBasicBlock *TBB,
2056                                                   MachineBasicBlock *FBB,
2057                                                   MachineBasicBlock *CurBB,
2058                                                   MachineBasicBlock *SwitchBB,
2059                                                   BranchProbability TProb,
2060                                                   BranchProbability FProb,
2061                                                   bool InvertCond) {
2062   const BasicBlock *BB = CurBB->getBasicBlock();
2063 
2064   // If the leaf of the tree is a comparison, merge the condition into
2065   // the caseblock.
2066   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2067     // The operands of the cmp have to be in this block.  We don't know
2068     // how to export them from some other block.  If this is the first block
2069     // of the sequence, no exporting is needed.
2070     if (CurBB == SwitchBB ||
2071         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2072          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2073       ISD::CondCode Condition;
2074       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2075         ICmpInst::Predicate Pred =
2076             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2077         Condition = getICmpCondCode(Pred);
2078       } else {
2079         const FCmpInst *FC = cast<FCmpInst>(Cond);
2080         FCmpInst::Predicate Pred =
2081             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2082         Condition = getFCmpCondCode(Pred);
2083         if (TM.Options.NoNaNsFPMath)
2084           Condition = getFCmpCodeWithoutNaN(Condition);
2085       }
2086 
2087       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2088                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2089       SL->SwitchCases.push_back(CB);
2090       return;
2091     }
2092   }
2093 
2094   // Create a CaseBlock record representing this branch.
2095   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2096   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2097                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2098   SL->SwitchCases.push_back(CB);
2099 }
2100 
2101 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2102                                                MachineBasicBlock *TBB,
2103                                                MachineBasicBlock *FBB,
2104                                                MachineBasicBlock *CurBB,
2105                                                MachineBasicBlock *SwitchBB,
2106                                                Instruction::BinaryOps Opc,
2107                                                BranchProbability TProb,
2108                                                BranchProbability FProb,
2109                                                bool InvertCond) {
2110   // Skip over not part of the tree and remember to invert op and operands at
2111   // next level.
2112   Value *NotCond;
2113   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2114       InBlock(NotCond, CurBB->getBasicBlock())) {
2115     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2116                          !InvertCond);
2117     return;
2118   }
2119 
2120   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2121   // Compute the effective opcode for Cond, taking into account whether it needs
2122   // to be inverted, e.g.
2123   //   and (not (or A, B)), C
2124   // gets lowered as
2125   //   and (and (not A, not B), C)
2126   unsigned BOpc = 0;
2127   if (BOp) {
2128     BOpc = BOp->getOpcode();
2129     if (InvertCond) {
2130       if (BOpc == Instruction::And)
2131         BOpc = Instruction::Or;
2132       else if (BOpc == Instruction::Or)
2133         BOpc = Instruction::And;
2134     }
2135   }
2136 
2137   // If this node is not part of the or/and tree, emit it as a branch.
2138   if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
2139       BOpc != unsigned(Opc) || !BOp->hasOneUse() ||
2140       BOp->getParent() != CurBB->getBasicBlock() ||
2141       !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
2142       !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
2143     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2144                                  TProb, FProb, InvertCond);
2145     return;
2146   }
2147 
2148   //  Create TmpBB after CurBB.
2149   MachineFunction::iterator BBI(CurBB);
2150   MachineFunction &MF = DAG.getMachineFunction();
2151   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2152   CurBB->getParent()->insert(++BBI, TmpBB);
2153 
2154   if (Opc == Instruction::Or) {
2155     // Codegen X | Y as:
2156     // BB1:
2157     //   jmp_if_X TBB
2158     //   jmp TmpBB
2159     // TmpBB:
2160     //   jmp_if_Y TBB
2161     //   jmp FBB
2162     //
2163 
2164     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2165     // The requirement is that
2166     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2167     //     = TrueProb for original BB.
2168     // Assuming the original probabilities are A and B, one choice is to set
2169     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2170     // A/(1+B) and 2B/(1+B). This choice assumes that
2171     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2172     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2173     // TmpBB, but the math is more complicated.
2174 
2175     auto NewTrueProb = TProb / 2;
2176     auto NewFalseProb = TProb / 2 + FProb;
2177     // Emit the LHS condition.
2178     FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
2179                          NewTrueProb, NewFalseProb, InvertCond);
2180 
2181     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2182     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2183     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2184     // Emit the RHS condition into TmpBB.
2185     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
2186                          Probs[0], Probs[1], InvertCond);
2187   } else {
2188     assert(Opc == Instruction::And && "Unknown merge op!");
2189     // Codegen X & Y as:
2190     // BB1:
2191     //   jmp_if_X TmpBB
2192     //   jmp FBB
2193     // TmpBB:
2194     //   jmp_if_Y TBB
2195     //   jmp FBB
2196     //
2197     //  This requires creation of TmpBB after CurBB.
2198 
2199     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2200     // The requirement is that
2201     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2202     //     = FalseProb for original BB.
2203     // Assuming the original probabilities are A and B, one choice is to set
2204     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2205     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2206     // TrueProb for BB1 * FalseProb for TmpBB.
2207 
2208     auto NewTrueProb = TProb + FProb / 2;
2209     auto NewFalseProb = FProb / 2;
2210     // Emit the LHS condition.
2211     FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
2212                          NewTrueProb, NewFalseProb, InvertCond);
2213 
2214     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2215     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2216     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2217     // Emit the RHS condition into TmpBB.
2218     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
2219                          Probs[0], Probs[1], InvertCond);
2220   }
2221 }
2222 
2223 /// If the set of cases should be emitted as a series of branches, return true.
2224 /// If we should emit this as a bunch of and/or'd together conditions, return
2225 /// false.
2226 bool
2227 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2228   if (Cases.size() != 2) return true;
2229 
2230   // If this is two comparisons of the same values or'd or and'd together, they
2231   // will get folded into a single comparison, so don't emit two blocks.
2232   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2233        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2234       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2235        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2236     return false;
2237   }
2238 
2239   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2240   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2241   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2242       Cases[0].CC == Cases[1].CC &&
2243       isa<Constant>(Cases[0].CmpRHS) &&
2244       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2245     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2246       return false;
2247     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2248       return false;
2249   }
2250 
2251   return true;
2252 }
2253 
2254 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2255   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2256 
2257   // Update machine-CFG edges.
2258   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
2259 
2260   if (I.isUnconditional()) {
2261     // Update machine-CFG edges.
2262     BrMBB->addSuccessor(Succ0MBB);
2263 
2264     // If this is not a fall-through branch or optimizations are switched off,
2265     // emit the branch.
2266     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
2267       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2268                               MVT::Other, getControlRoot(),
2269                               DAG.getBasicBlock(Succ0MBB)));
2270 
2271     return;
2272   }
2273 
2274   // If this condition is one of the special cases we handle, do special stuff
2275   // now.
2276   const Value *CondVal = I.getCondition();
2277   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2278 
2279   // If this is a series of conditions that are or'd or and'd together, emit
2280   // this as a sequence of branches instead of setcc's with and/or operations.
2281   // As long as jumps are not expensive, this should improve performance.
2282   // For example, instead of something like:
2283   //     cmp A, B
2284   //     C = seteq
2285   //     cmp D, E
2286   //     F = setle
2287   //     or C, F
2288   //     jnz foo
2289   // Emit:
2290   //     cmp A, B
2291   //     je foo
2292   //     cmp D, E
2293   //     jle foo
2294   if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
2295     Instruction::BinaryOps Opcode = BOp->getOpcode();
2296     if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
2297         !I.hasMetadata(LLVMContext::MD_unpredictable) &&
2298         (Opcode == Instruction::And || Opcode == Instruction::Or)) {
2299       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
2300                            Opcode,
2301                            getEdgeProbability(BrMBB, Succ0MBB),
2302                            getEdgeProbability(BrMBB, Succ1MBB),
2303                            /*InvertCond=*/false);
2304       // If the compares in later blocks need to use values not currently
2305       // exported from this block, export them now.  This block should always
2306       // be the first entry.
2307       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2308 
2309       // Allow some cases to be rejected.
2310       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2311         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2312           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2313           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2314         }
2315 
2316         // Emit the branch for this block.
2317         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2318         SL->SwitchCases.erase(SL->SwitchCases.begin());
2319         return;
2320       }
2321 
2322       // Okay, we decided not to do this, remove any inserted MBB's and clear
2323       // SwitchCases.
2324       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2325         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2326 
2327       SL->SwitchCases.clear();
2328     }
2329   }
2330 
2331   // Create a CaseBlock record representing this branch.
2332   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2333                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2334 
2335   // Use visitSwitchCase to actually insert the fast branch sequence for this
2336   // cond branch.
2337   visitSwitchCase(CB, BrMBB);
2338 }
2339 
2340 /// visitSwitchCase - Emits the necessary code to represent a single node in
2341 /// the binary search tree resulting from lowering a switch instruction.
2342 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2343                                           MachineBasicBlock *SwitchBB) {
2344   SDValue Cond;
2345   SDValue CondLHS = getValue(CB.CmpLHS);
2346   SDLoc dl = CB.DL;
2347 
2348   if (CB.CC == ISD::SETTRUE) {
2349     // Branch or fall through to TrueBB.
2350     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2351     SwitchBB->normalizeSuccProbs();
2352     if (CB.TrueBB != NextBlock(SwitchBB)) {
2353       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2354                               DAG.getBasicBlock(CB.TrueBB)));
2355     }
2356     return;
2357   }
2358 
2359   auto &TLI = DAG.getTargetLoweringInfo();
2360   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2361 
2362   // Build the setcc now.
2363   if (!CB.CmpMHS) {
2364     // Fold "(X == true)" to X and "(X == false)" to !X to
2365     // handle common cases produced by branch lowering.
2366     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2367         CB.CC == ISD::SETEQ)
2368       Cond = CondLHS;
2369     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2370              CB.CC == ISD::SETEQ) {
2371       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2372       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2373     } else {
2374       SDValue CondRHS = getValue(CB.CmpRHS);
2375 
2376       // If a pointer's DAG type is larger than its memory type then the DAG
2377       // values are zero-extended. This breaks signed comparisons so truncate
2378       // back to the underlying type before doing the compare.
2379       if (CondLHS.getValueType() != MemVT) {
2380         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2381         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2382       }
2383       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2384     }
2385   } else {
2386     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2387 
2388     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2389     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2390 
2391     SDValue CmpOp = getValue(CB.CmpMHS);
2392     EVT VT = CmpOp.getValueType();
2393 
2394     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2395       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2396                           ISD::SETLE);
2397     } else {
2398       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2399                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2400       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2401                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2402     }
2403   }
2404 
2405   // Update successor info
2406   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2407   // TrueBB and FalseBB are always different unless the incoming IR is
2408   // degenerate. This only happens when running llc on weird IR.
2409   if (CB.TrueBB != CB.FalseBB)
2410     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2411   SwitchBB->normalizeSuccProbs();
2412 
2413   // If the lhs block is the next block, invert the condition so that we can
2414   // fall through to the lhs instead of the rhs block.
2415   if (CB.TrueBB == NextBlock(SwitchBB)) {
2416     std::swap(CB.TrueBB, CB.FalseBB);
2417     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2418     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2419   }
2420 
2421   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2422                                MVT::Other, getControlRoot(), Cond,
2423                                DAG.getBasicBlock(CB.TrueBB));
2424 
2425   // Insert the false branch. Do this even if it's a fall through branch,
2426   // this makes it easier to do DAG optimizations which require inverting
2427   // the branch condition.
2428   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2429                        DAG.getBasicBlock(CB.FalseBB));
2430 
2431   DAG.setRoot(BrCond);
2432 }
2433 
2434 /// visitJumpTable - Emit JumpTable node in the current MBB
2435 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2436   // Emit the code for the jump table
2437   assert(JT.Reg != -1U && "Should lower JT Header first!");
2438   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2439   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2440                                      JT.Reg, PTy);
2441   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2442   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2443                                     MVT::Other, Index.getValue(1),
2444                                     Table, Index);
2445   DAG.setRoot(BrJumpTable);
2446 }
2447 
2448 /// visitJumpTableHeader - This function emits necessary code to produce index
2449 /// in the JumpTable from switch case.
2450 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2451                                                JumpTableHeader &JTH,
2452                                                MachineBasicBlock *SwitchBB) {
2453   SDLoc dl = getCurSDLoc();
2454 
2455   // Subtract the lowest switch case value from the value being switched on.
2456   SDValue SwitchOp = getValue(JTH.SValue);
2457   EVT VT = SwitchOp.getValueType();
2458   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2459                             DAG.getConstant(JTH.First, dl, VT));
2460 
2461   // The SDNode we just created, which holds the value being switched on minus
2462   // the smallest case value, needs to be copied to a virtual register so it
2463   // can be used as an index into the jump table in a subsequent basic block.
2464   // This value may be smaller or larger than the target's pointer type, and
2465   // therefore require extension or truncating.
2466   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2467   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2468 
2469   unsigned JumpTableReg =
2470       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2471   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2472                                     JumpTableReg, SwitchOp);
2473   JT.Reg = JumpTableReg;
2474 
2475   if (!JTH.OmitRangeCheck) {
2476     // Emit the range check for the jump table, and branch to the default block
2477     // for the switch statement if the value being switched on exceeds the
2478     // largest case in the switch.
2479     SDValue CMP = DAG.getSetCC(
2480         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2481                                    Sub.getValueType()),
2482         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2483 
2484     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2485                                  MVT::Other, CopyTo, CMP,
2486                                  DAG.getBasicBlock(JT.Default));
2487 
2488     // Avoid emitting unnecessary branches to the next block.
2489     if (JT.MBB != NextBlock(SwitchBB))
2490       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2491                            DAG.getBasicBlock(JT.MBB));
2492 
2493     DAG.setRoot(BrCond);
2494   } else {
2495     // Avoid emitting unnecessary branches to the next block.
2496     if (JT.MBB != NextBlock(SwitchBB))
2497       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
2498                               DAG.getBasicBlock(JT.MBB)));
2499     else
2500       DAG.setRoot(CopyTo);
2501   }
2502 }
2503 
2504 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2505 /// variable if there exists one.
2506 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2507                                  SDValue &Chain) {
2508   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2509   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2510   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2511   MachineFunction &MF = DAG.getMachineFunction();
2512   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2513   MachineSDNode *Node =
2514       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2515   if (Global) {
2516     MachinePointerInfo MPInfo(Global);
2517     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2518                  MachineMemOperand::MODereferenceable;
2519     MachineMemOperand *MemRef = MF.getMachineMemOperand(
2520         MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy));
2521     DAG.setNodeMemRefs(Node, {MemRef});
2522   }
2523   if (PtrTy != PtrMemTy)
2524     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
2525   return SDValue(Node, 0);
2526 }
2527 
2528 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2529 /// tail spliced into a stack protector check success bb.
2530 ///
2531 /// For a high level explanation of how this fits into the stack protector
2532 /// generation see the comment on the declaration of class
2533 /// StackProtectorDescriptor.
2534 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2535                                                   MachineBasicBlock *ParentBB) {
2536 
2537   // First create the loads to the guard/stack slot for the comparison.
2538   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2539   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2540   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2541 
2542   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2543   int FI = MFI.getStackProtectorIndex();
2544 
2545   SDValue Guard;
2546   SDLoc dl = getCurSDLoc();
2547   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2548   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2549   unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext()));
2550 
2551   // Generate code to load the content of the guard slot.
2552   SDValue GuardVal = DAG.getLoad(
2553       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
2554       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2555       MachineMemOperand::MOVolatile);
2556 
2557   if (TLI.useStackGuardXorFP())
2558     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2559 
2560   // Retrieve guard check function, nullptr if instrumentation is inlined.
2561   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
2562     // The target provides a guard check function to validate the guard value.
2563     // Generate a call to that function with the content of the guard slot as
2564     // argument.
2565     FunctionType *FnTy = GuardCheckFn->getFunctionType();
2566     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2567 
2568     TargetLowering::ArgListTy Args;
2569     TargetLowering::ArgListEntry Entry;
2570     Entry.Node = GuardVal;
2571     Entry.Ty = FnTy->getParamType(0);
2572     if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg))
2573       Entry.IsInReg = true;
2574     Args.push_back(Entry);
2575 
2576     TargetLowering::CallLoweringInfo CLI(DAG);
2577     CLI.setDebugLoc(getCurSDLoc())
2578         .setChain(DAG.getEntryNode())
2579         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
2580                    getValue(GuardCheckFn), std::move(Args));
2581 
2582     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2583     DAG.setRoot(Result.second);
2584     return;
2585   }
2586 
2587   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2588   // Otherwise, emit a volatile load to retrieve the stack guard value.
2589   SDValue Chain = DAG.getEntryNode();
2590   if (TLI.useLoadStackGuardNode()) {
2591     Guard = getLoadStackGuard(DAG, dl, Chain);
2592   } else {
2593     const Value *IRGuard = TLI.getSDagStackGuard(M);
2594     SDValue GuardPtr = getValue(IRGuard);
2595 
2596     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
2597                         MachinePointerInfo(IRGuard, 0), Align,
2598                         MachineMemOperand::MOVolatile);
2599   }
2600 
2601   // Perform the comparison via a getsetcc.
2602   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2603                                                         *DAG.getContext(),
2604                                                         Guard.getValueType()),
2605                              Guard, GuardVal, ISD::SETNE);
2606 
2607   // If the guard/stackslot do not equal, branch to failure MBB.
2608   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2609                                MVT::Other, GuardVal.getOperand(0),
2610                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2611   // Otherwise branch to success MBB.
2612   SDValue Br = DAG.getNode(ISD::BR, dl,
2613                            MVT::Other, BrCond,
2614                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2615 
2616   DAG.setRoot(Br);
2617 }
2618 
2619 /// Codegen the failure basic block for a stack protector check.
2620 ///
2621 /// A failure stack protector machine basic block consists simply of a call to
2622 /// __stack_chk_fail().
2623 ///
2624 /// For a high level explanation of how this fits into the stack protector
2625 /// generation see the comment on the declaration of class
2626 /// StackProtectorDescriptor.
2627 void
2628 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2629   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2630   TargetLowering::MakeLibCallOptions CallOptions;
2631   CallOptions.setDiscardResult(true);
2632   SDValue Chain =
2633       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2634                       None, CallOptions, getCurSDLoc()).second;
2635   // On PS4, the "return address" must still be within the calling function,
2636   // even if it's at the very end, so emit an explicit TRAP here.
2637   // Passing 'true' for doesNotReturn above won't generate the trap for us.
2638   if (TM.getTargetTriple().isPS4CPU())
2639     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2640 
2641   DAG.setRoot(Chain);
2642 }
2643 
2644 /// visitBitTestHeader - This function emits necessary code to produce value
2645 /// suitable for "bit tests"
2646 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2647                                              MachineBasicBlock *SwitchBB) {
2648   SDLoc dl = getCurSDLoc();
2649 
2650   // Subtract the minimum value.
2651   SDValue SwitchOp = getValue(B.SValue);
2652   EVT VT = SwitchOp.getValueType();
2653   SDValue RangeSub =
2654       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
2655 
2656   // Determine the type of the test operands.
2657   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2658   bool UsePtrType = false;
2659   if (!TLI.isTypeLegal(VT)) {
2660     UsePtrType = true;
2661   } else {
2662     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2663       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2664         // Switch table case range are encoded into series of masks.
2665         // Just use pointer type, it's guaranteed to fit.
2666         UsePtrType = true;
2667         break;
2668       }
2669   }
2670   SDValue Sub = RangeSub;
2671   if (UsePtrType) {
2672     VT = TLI.getPointerTy(DAG.getDataLayout());
2673     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2674   }
2675 
2676   B.RegVT = VT.getSimpleVT();
2677   B.Reg = FuncInfo.CreateReg(B.RegVT);
2678   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2679 
2680   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2681 
2682   if (!B.OmitRangeCheck)
2683     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2684   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2685   SwitchBB->normalizeSuccProbs();
2686 
2687   SDValue Root = CopyTo;
2688   if (!B.OmitRangeCheck) {
2689     // Conditional branch to the default block.
2690     SDValue RangeCmp = DAG.getSetCC(dl,
2691         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2692                                RangeSub.getValueType()),
2693         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
2694         ISD::SETUGT);
2695 
2696     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
2697                        DAG.getBasicBlock(B.Default));
2698   }
2699 
2700   // Avoid emitting unnecessary branches to the next block.
2701   if (MBB != NextBlock(SwitchBB))
2702     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
2703 
2704   DAG.setRoot(Root);
2705 }
2706 
2707 /// visitBitTestCase - this function produces one "bit test"
2708 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2709                                            MachineBasicBlock* NextMBB,
2710                                            BranchProbability BranchProbToNext,
2711                                            unsigned Reg,
2712                                            BitTestCase &B,
2713                                            MachineBasicBlock *SwitchBB) {
2714   SDLoc dl = getCurSDLoc();
2715   MVT VT = BB.RegVT;
2716   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2717   SDValue Cmp;
2718   unsigned PopCount = countPopulation(B.Mask);
2719   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2720   if (PopCount == 1) {
2721     // Testing for a single bit; just compare the shift count with what it
2722     // would need to be to shift a 1 bit in that position.
2723     Cmp = DAG.getSetCC(
2724         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2725         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2726         ISD::SETEQ);
2727   } else if (PopCount == BB.Range) {
2728     // There is only one zero bit in the range, test for it directly.
2729     Cmp = DAG.getSetCC(
2730         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2731         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2732         ISD::SETNE);
2733   } else {
2734     // Make desired shift
2735     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2736                                     DAG.getConstant(1, dl, VT), ShiftOp);
2737 
2738     // Emit bit tests and jumps
2739     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2740                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2741     Cmp = DAG.getSetCC(
2742         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2743         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2744   }
2745 
2746   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2747   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2748   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2749   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2750   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2751   // one as they are relative probabilities (and thus work more like weights),
2752   // and hence we need to normalize them to let the sum of them become one.
2753   SwitchBB->normalizeSuccProbs();
2754 
2755   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2756                               MVT::Other, getControlRoot(),
2757                               Cmp, DAG.getBasicBlock(B.TargetBB));
2758 
2759   // Avoid emitting unnecessary branches to the next block.
2760   if (NextMBB != NextBlock(SwitchBB))
2761     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2762                         DAG.getBasicBlock(NextMBB));
2763 
2764   DAG.setRoot(BrAnd);
2765 }
2766 
2767 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2768   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2769 
2770   // Retrieve successors. Look through artificial IR level blocks like
2771   // catchswitch for successors.
2772   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2773   const BasicBlock *EHPadBB = I.getSuccessor(1);
2774 
2775   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2776   // have to do anything here to lower funclet bundles.
2777   assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt,
2778                                         LLVMContext::OB_funclet,
2779                                         LLVMContext::OB_cfguardtarget}) &&
2780          "Cannot lower invokes with arbitrary operand bundles yet!");
2781 
2782   const Value *Callee(I.getCalledOperand());
2783   const Function *Fn = dyn_cast<Function>(Callee);
2784   if (isa<InlineAsm>(Callee))
2785     visitInlineAsm(I);
2786   else if (Fn && Fn->isIntrinsic()) {
2787     switch (Fn->getIntrinsicID()) {
2788     default:
2789       llvm_unreachable("Cannot invoke this intrinsic");
2790     case Intrinsic::donothing:
2791       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2792       break;
2793     case Intrinsic::experimental_patchpoint_void:
2794     case Intrinsic::experimental_patchpoint_i64:
2795       visitPatchpoint(I, EHPadBB);
2796       break;
2797     case Intrinsic::experimental_gc_statepoint:
2798       LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
2799       break;
2800     case Intrinsic::wasm_rethrow_in_catch: {
2801       // This is usually done in visitTargetIntrinsic, but this intrinsic is
2802       // special because it can be invoked, so we manually lower it to a DAG
2803       // node here.
2804       SmallVector<SDValue, 8> Ops;
2805       Ops.push_back(getRoot()); // inchain
2806       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2807       Ops.push_back(
2808           DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(),
2809                                 TLI.getPointerTy(DAG.getDataLayout())));
2810       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
2811       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
2812       break;
2813     }
2814     }
2815   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2816     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2817     // Eventually we will support lowering the @llvm.experimental.deoptimize
2818     // intrinsic, and right now there are no plans to support other intrinsics
2819     // with deopt state.
2820     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2821   } else {
2822     LowerCallTo(I, getValue(Callee), false, EHPadBB);
2823   }
2824 
2825   // If the value of the invoke is used outside of its defining block, make it
2826   // available as a virtual register.
2827   // We already took care of the exported value for the statepoint instruction
2828   // during call to the LowerStatepoint.
2829   if (!isStatepoint(I)) {
2830     CopyToExportRegsIfNeeded(&I);
2831   }
2832 
2833   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2834   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2835   BranchProbability EHPadBBProb =
2836       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2837           : BranchProbability::getZero();
2838   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2839 
2840   // Update successor info.
2841   addSuccessorWithProb(InvokeMBB, Return);
2842   for (auto &UnwindDest : UnwindDests) {
2843     UnwindDest.first->setIsEHPad();
2844     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2845   }
2846   InvokeMBB->normalizeSuccProbs();
2847 
2848   // Drop into normal successor.
2849   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
2850                           DAG.getBasicBlock(Return)));
2851 }
2852 
2853 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
2854   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
2855 
2856   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2857   // have to do anything here to lower funclet bundles.
2858   assert(!I.hasOperandBundlesOtherThan(
2859              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2860          "Cannot lower callbrs with arbitrary operand bundles yet!");
2861 
2862   assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr");
2863   visitInlineAsm(I);
2864   CopyToExportRegsIfNeeded(&I);
2865 
2866   // Retrieve successors.
2867   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()];
2868   Return->setInlineAsmBrDefaultTarget();
2869 
2870   // Update successor info.
2871   addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne());
2872   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
2873     MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)];
2874     addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero());
2875     CallBrMBB->addInlineAsmBrIndirectTarget(Target);
2876   }
2877   CallBrMBB->normalizeSuccProbs();
2878 
2879   // Drop into default successor.
2880   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2881                           MVT::Other, getControlRoot(),
2882                           DAG.getBasicBlock(Return)));
2883 }
2884 
2885 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2886   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2887 }
2888 
2889 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2890   assert(FuncInfo.MBB->isEHPad() &&
2891          "Call to landingpad not in landing pad!");
2892 
2893   // If there aren't registers to copy the values into (e.g., during SjLj
2894   // exceptions), then don't bother to create these DAG nodes.
2895   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2896   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
2897   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
2898       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
2899     return;
2900 
2901   // If landingpad's return type is token type, we don't create DAG nodes
2902   // for its exception pointer and selector value. The extraction of exception
2903   // pointer or selector value from token type landingpads is not currently
2904   // supported.
2905   if (LP.getType()->isTokenTy())
2906     return;
2907 
2908   SmallVector<EVT, 2> ValueVTs;
2909   SDLoc dl = getCurSDLoc();
2910   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
2911   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
2912 
2913   // Get the two live-in registers as SDValues. The physregs have already been
2914   // copied into virtual registers.
2915   SDValue Ops[2];
2916   if (FuncInfo.ExceptionPointerVirtReg) {
2917     Ops[0] = DAG.getZExtOrTrunc(
2918         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2919                            FuncInfo.ExceptionPointerVirtReg,
2920                            TLI.getPointerTy(DAG.getDataLayout())),
2921         dl, ValueVTs[0]);
2922   } else {
2923     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
2924   }
2925   Ops[1] = DAG.getZExtOrTrunc(
2926       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2927                          FuncInfo.ExceptionSelectorVirtReg,
2928                          TLI.getPointerTy(DAG.getDataLayout())),
2929       dl, ValueVTs[1]);
2930 
2931   // Merge into one.
2932   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
2933                             DAG.getVTList(ValueVTs), Ops);
2934   setValue(&LP, Res);
2935 }
2936 
2937 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2938                                            MachineBasicBlock *Last) {
2939   // Update JTCases.
2940   for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i)
2941     if (SL->JTCases[i].first.HeaderBB == First)
2942       SL->JTCases[i].first.HeaderBB = Last;
2943 
2944   // Update BitTestCases.
2945   for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i)
2946     if (SL->BitTestCases[i].Parent == First)
2947       SL->BitTestCases[i].Parent = Last;
2948 
2949   // SelectionDAGISel::FinishBasicBlock will add PHI operands for the
2950   // successors of the fallthrough block. Here, we add PHI operands for the
2951   // successors of the INLINEASM_BR block itself.
2952   if (First->getFirstTerminator()->getOpcode() == TargetOpcode::INLINEASM_BR)
2953     for (std::pair<MachineInstr *, unsigned> &pair : FuncInfo.PHINodesToUpdate)
2954       if (First->isSuccessor(pair.first->getParent()))
2955         MachineInstrBuilder(*First->getParent(), pair.first)
2956             .addReg(pair.second)
2957             .addMBB(First);
2958 }
2959 
2960 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
2961   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
2962 
2963   // Update machine-CFG edges with unique successors.
2964   SmallSet<BasicBlock*, 32> Done;
2965   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2966     BasicBlock *BB = I.getSuccessor(i);
2967     bool Inserted = Done.insert(BB).second;
2968     if (!Inserted)
2969         continue;
2970 
2971     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
2972     addSuccessorWithProb(IndirectBrMBB, Succ);
2973   }
2974   IndirectBrMBB->normalizeSuccProbs();
2975 
2976   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
2977                           MVT::Other, getControlRoot(),
2978                           getValue(I.getAddress())));
2979 }
2980 
2981 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2982   if (!DAG.getTarget().Options.TrapUnreachable)
2983     return;
2984 
2985   // We may be able to ignore unreachable behind a noreturn call.
2986   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
2987     const BasicBlock &BB = *I.getParent();
2988     if (&I != &BB.front()) {
2989       BasicBlock::const_iterator PredI =
2990         std::prev(BasicBlock::const_iterator(&I));
2991       if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) {
2992         if (Call->doesNotReturn())
2993           return;
2994       }
2995     }
2996   }
2997 
2998   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2999 }
3000 
3001 void SelectionDAGBuilder::visitFSub(const User &I) {
3002   // -0.0 - X --> fneg
3003   Type *Ty = I.getType();
3004   if (isa<Constant>(I.getOperand(0)) &&
3005       I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
3006     SDValue Op2 = getValue(I.getOperand(1));
3007     setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
3008                              Op2.getValueType(), Op2));
3009     return;
3010   }
3011 
3012   visitBinary(I, ISD::FSUB);
3013 }
3014 
3015 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3016   SDNodeFlags Flags;
3017 
3018   SDValue Op = getValue(I.getOperand(0));
3019   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3020                                     Op, Flags);
3021   setValue(&I, UnNodeValue);
3022 }
3023 
3024 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3025   SDNodeFlags Flags;
3026   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3027     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3028     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3029   }
3030   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) {
3031     Flags.setExact(ExactOp->isExact());
3032   }
3033 
3034   SDValue Op1 = getValue(I.getOperand(0));
3035   SDValue Op2 = getValue(I.getOperand(1));
3036   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3037                                      Op1, Op2, Flags);
3038   setValue(&I, BinNodeValue);
3039 }
3040 
3041 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3042   SDValue Op1 = getValue(I.getOperand(0));
3043   SDValue Op2 = getValue(I.getOperand(1));
3044 
3045   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3046       Op1.getValueType(), DAG.getDataLayout());
3047 
3048   // Coerce the shift amount to the right type if we can.
3049   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3050     unsigned ShiftSize = ShiftTy.getSizeInBits();
3051     unsigned Op2Size = Op2.getValueSizeInBits();
3052     SDLoc DL = getCurSDLoc();
3053 
3054     // If the operand is smaller than the shift count type, promote it.
3055     if (ShiftSize > Op2Size)
3056       Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
3057 
3058     // If the operand is larger than the shift count type but the shift
3059     // count type has enough bits to represent any shift value, truncate
3060     // it now. This is a common case and it exposes the truncate to
3061     // optimization early.
3062     else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits()))
3063       Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
3064     // Otherwise we'll need to temporarily settle for some other convenient
3065     // type.  Type legalization will make adjustments once the shiftee is split.
3066     else
3067       Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
3068   }
3069 
3070   bool nuw = false;
3071   bool nsw = false;
3072   bool exact = false;
3073 
3074   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3075 
3076     if (const OverflowingBinaryOperator *OFBinOp =
3077             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3078       nuw = OFBinOp->hasNoUnsignedWrap();
3079       nsw = OFBinOp->hasNoSignedWrap();
3080     }
3081     if (const PossiblyExactOperator *ExactOp =
3082             dyn_cast<const PossiblyExactOperator>(&I))
3083       exact = ExactOp->isExact();
3084   }
3085   SDNodeFlags Flags;
3086   Flags.setExact(exact);
3087   Flags.setNoSignedWrap(nsw);
3088   Flags.setNoUnsignedWrap(nuw);
3089   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3090                             Flags);
3091   setValue(&I, Res);
3092 }
3093 
3094 void SelectionDAGBuilder::visitSDiv(const User &I) {
3095   SDValue Op1 = getValue(I.getOperand(0));
3096   SDValue Op2 = getValue(I.getOperand(1));
3097 
3098   SDNodeFlags Flags;
3099   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3100                  cast<PossiblyExactOperator>(&I)->isExact());
3101   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3102                            Op2, Flags));
3103 }
3104 
3105 void SelectionDAGBuilder::visitICmp(const User &I) {
3106   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
3107   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
3108     predicate = IC->getPredicate();
3109   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
3110     predicate = ICmpInst::Predicate(IC->getPredicate());
3111   SDValue Op1 = getValue(I.getOperand(0));
3112   SDValue Op2 = getValue(I.getOperand(1));
3113   ISD::CondCode Opcode = getICmpCondCode(predicate);
3114 
3115   auto &TLI = DAG.getTargetLoweringInfo();
3116   EVT MemVT =
3117       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3118 
3119   // If a pointer's DAG type is larger than its memory type then the DAG values
3120   // are zero-extended. This breaks signed comparisons so truncate back to the
3121   // underlying type before doing the compare.
3122   if (Op1.getValueType() != MemVT) {
3123     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3124     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3125   }
3126 
3127   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3128                                                         I.getType());
3129   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3130 }
3131 
3132 void SelectionDAGBuilder::visitFCmp(const User &I) {
3133   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
3134   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
3135     predicate = FC->getPredicate();
3136   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
3137     predicate = FCmpInst::Predicate(FC->getPredicate());
3138   SDValue Op1 = getValue(I.getOperand(0));
3139   SDValue Op2 = getValue(I.getOperand(1));
3140 
3141   ISD::CondCode Condition = getFCmpCondCode(predicate);
3142   auto *FPMO = dyn_cast<FPMathOperator>(&I);
3143   if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath)
3144     Condition = getFCmpCodeWithoutNaN(Condition);
3145 
3146   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3147                                                         I.getType());
3148   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3149 }
3150 
3151 // Check if the condition of the select has one use or two users that are both
3152 // selects with the same condition.
3153 static bool hasOnlySelectUsers(const Value *Cond) {
3154   return llvm::all_of(Cond->users(), [](const Value *V) {
3155     return isa<SelectInst>(V);
3156   });
3157 }
3158 
3159 void SelectionDAGBuilder::visitSelect(const User &I) {
3160   SmallVector<EVT, 4> ValueVTs;
3161   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3162                   ValueVTs);
3163   unsigned NumValues = ValueVTs.size();
3164   if (NumValues == 0) return;
3165 
3166   SmallVector<SDValue, 4> Values(NumValues);
3167   SDValue Cond     = getValue(I.getOperand(0));
3168   SDValue LHSVal   = getValue(I.getOperand(1));
3169   SDValue RHSVal   = getValue(I.getOperand(2));
3170   SmallVector<SDValue, 1> BaseOps(1, Cond);
3171   ISD::NodeType OpCode =
3172       Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT;
3173 
3174   bool IsUnaryAbs = false;
3175 
3176   // Min/max matching is only viable if all output VTs are the same.
3177   if (is_splat(ValueVTs)) {
3178     EVT VT = ValueVTs[0];
3179     LLVMContext &Ctx = *DAG.getContext();
3180     auto &TLI = DAG.getTargetLoweringInfo();
3181 
3182     // We care about the legality of the operation after it has been type
3183     // legalized.
3184     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3185       VT = TLI.getTypeToTransformTo(Ctx, VT);
3186 
3187     // If the vselect is legal, assume we want to leave this as a vector setcc +
3188     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3189     // min/max is legal on the scalar type.
3190     bool UseScalarMinMax = VT.isVector() &&
3191       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3192 
3193     Value *LHS, *RHS;
3194     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
3195     ISD::NodeType Opc = ISD::DELETED_NODE;
3196     switch (SPR.Flavor) {
3197     case SPF_UMAX:    Opc = ISD::UMAX; break;
3198     case SPF_UMIN:    Opc = ISD::UMIN; break;
3199     case SPF_SMAX:    Opc = ISD::SMAX; break;
3200     case SPF_SMIN:    Opc = ISD::SMIN; break;
3201     case SPF_FMINNUM:
3202       switch (SPR.NaNBehavior) {
3203       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3204       case SPNB_RETURNS_NAN:   Opc = ISD::FMINIMUM; break;
3205       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3206       case SPNB_RETURNS_ANY: {
3207         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
3208           Opc = ISD::FMINNUM;
3209         else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT))
3210           Opc = ISD::FMINIMUM;
3211         else if (UseScalarMinMax)
3212           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
3213             ISD::FMINNUM : ISD::FMINIMUM;
3214         break;
3215       }
3216       }
3217       break;
3218     case SPF_FMAXNUM:
3219       switch (SPR.NaNBehavior) {
3220       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3221       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXIMUM; break;
3222       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3223       case SPNB_RETURNS_ANY:
3224 
3225         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
3226           Opc = ISD::FMAXNUM;
3227         else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT))
3228           Opc = ISD::FMAXIMUM;
3229         else if (UseScalarMinMax)
3230           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
3231             ISD::FMAXNUM : ISD::FMAXIMUM;
3232         break;
3233       }
3234       break;
3235     case SPF_ABS:
3236       IsUnaryAbs = true;
3237       Opc = ISD::ABS;
3238       break;
3239     case SPF_NABS:
3240       // TODO: we need to produce sub(0, abs(X)).
3241     default: break;
3242     }
3243 
3244     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3245         (TLI.isOperationLegalOrCustom(Opc, VT) ||
3246          (UseScalarMinMax &&
3247           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3248         // If the underlying comparison instruction is used by any other
3249         // instruction, the consumed instructions won't be destroyed, so it is
3250         // not profitable to convert to a min/max.
3251         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3252       OpCode = Opc;
3253       LHSVal = getValue(LHS);
3254       RHSVal = getValue(RHS);
3255       BaseOps.clear();
3256     }
3257 
3258     if (IsUnaryAbs) {
3259       OpCode = Opc;
3260       LHSVal = getValue(LHS);
3261       BaseOps.clear();
3262     }
3263   }
3264 
3265   if (IsUnaryAbs) {
3266     for (unsigned i = 0; i != NumValues; ++i) {
3267       Values[i] =
3268           DAG.getNode(OpCode, getCurSDLoc(),
3269                       LHSVal.getNode()->getValueType(LHSVal.getResNo() + i),
3270                       SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3271     }
3272   } else {
3273     for (unsigned i = 0; i != NumValues; ++i) {
3274       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3275       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3276       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3277       Values[i] = DAG.getNode(
3278           OpCode, getCurSDLoc(),
3279           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops);
3280     }
3281   }
3282 
3283   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3284                            DAG.getVTList(ValueVTs), Values));
3285 }
3286 
3287 void SelectionDAGBuilder::visitTrunc(const User &I) {
3288   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3289   SDValue N = getValue(I.getOperand(0));
3290   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3291                                                         I.getType());
3292   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3293 }
3294 
3295 void SelectionDAGBuilder::visitZExt(const User &I) {
3296   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3297   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3298   SDValue N = getValue(I.getOperand(0));
3299   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3300                                                         I.getType());
3301   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
3302 }
3303 
3304 void SelectionDAGBuilder::visitSExt(const User &I) {
3305   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3306   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3307   SDValue N = getValue(I.getOperand(0));
3308   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3309                                                         I.getType());
3310   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3311 }
3312 
3313 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3314   // FPTrunc is never a no-op cast, no need to check
3315   SDValue N = getValue(I.getOperand(0));
3316   SDLoc dl = getCurSDLoc();
3317   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3318   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3319   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3320                            DAG.getTargetConstant(
3321                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3322 }
3323 
3324 void SelectionDAGBuilder::visitFPExt(const User &I) {
3325   // FPExt is never a no-op cast, no need to check
3326   SDValue N = getValue(I.getOperand(0));
3327   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3328                                                         I.getType());
3329   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3330 }
3331 
3332 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3333   // FPToUI is never a no-op cast, no need to check
3334   SDValue N = getValue(I.getOperand(0));
3335   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3336                                                         I.getType());
3337   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3338 }
3339 
3340 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3341   // FPToSI is never a no-op cast, no need to check
3342   SDValue N = getValue(I.getOperand(0));
3343   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3344                                                         I.getType());
3345   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3346 }
3347 
3348 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3349   // UIToFP is never a no-op cast, no need to check
3350   SDValue N = getValue(I.getOperand(0));
3351   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3352                                                         I.getType());
3353   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3354 }
3355 
3356 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3357   // SIToFP is never a no-op cast, no need to check
3358   SDValue N = getValue(I.getOperand(0));
3359   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3360                                                         I.getType());
3361   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3362 }
3363 
3364 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3365   // What to do depends on the size of the integer and the size of the pointer.
3366   // We can either truncate, zero extend, or no-op, accordingly.
3367   SDValue N = getValue(I.getOperand(0));
3368   auto &TLI = DAG.getTargetLoweringInfo();
3369   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3370                                                         I.getType());
3371   EVT PtrMemVT =
3372       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3373   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3374   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3375   setValue(&I, N);
3376 }
3377 
3378 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3379   // What to do depends on the size of the integer and the size of the pointer.
3380   // We can either truncate, zero extend, or no-op, accordingly.
3381   SDValue N = getValue(I.getOperand(0));
3382   auto &TLI = DAG.getTargetLoweringInfo();
3383   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3384   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3385   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3386   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3387   setValue(&I, N);
3388 }
3389 
3390 void SelectionDAGBuilder::visitBitCast(const User &I) {
3391   SDValue N = getValue(I.getOperand(0));
3392   SDLoc dl = getCurSDLoc();
3393   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3394                                                         I.getType());
3395 
3396   // BitCast assures us that source and destination are the same size so this is
3397   // either a BITCAST or a no-op.
3398   if (DestVT != N.getValueType())
3399     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3400                              DestVT, N)); // convert types.
3401   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3402   // might fold any kind of constant expression to an integer constant and that
3403   // is not what we are looking for. Only recognize a bitcast of a genuine
3404   // constant integer as an opaque constant.
3405   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3406     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3407                                  /*isOpaque*/true));
3408   else
3409     setValue(&I, N);            // noop cast.
3410 }
3411 
3412 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3413   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3414   const Value *SV = I.getOperand(0);
3415   SDValue N = getValue(SV);
3416   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3417 
3418   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3419   unsigned DestAS = I.getType()->getPointerAddressSpace();
3420 
3421   if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3422     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3423 
3424   setValue(&I, N);
3425 }
3426 
3427 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3428   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3429   SDValue InVec = getValue(I.getOperand(0));
3430   SDValue InVal = getValue(I.getOperand(1));
3431   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3432                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3433   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3434                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3435                            InVec, InVal, InIdx));
3436 }
3437 
3438 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3439   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3440   SDValue InVec = getValue(I.getOperand(0));
3441   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3442                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3443   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3444                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3445                            InVec, InIdx));
3446 }
3447 
3448 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3449   SDValue Src1 = getValue(I.getOperand(0));
3450   SDValue Src2 = getValue(I.getOperand(1));
3451   ArrayRef<int> Mask;
3452   if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I))
3453     Mask = SVI->getShuffleMask();
3454   else
3455     Mask = cast<ConstantExpr>(I).getShuffleMask();
3456   SDLoc DL = getCurSDLoc();
3457   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3458   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3459   EVT SrcVT = Src1.getValueType();
3460   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3461 
3462   if (all_of(Mask, [](int Elem) { return Elem == 0; }) &&
3463       VT.isScalableVector()) {
3464     // Canonical splat form of first element of first input vector.
3465     SDValue FirstElt =
3466         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
3467                     DAG.getVectorIdxConstant(0, DL));
3468     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
3469     return;
3470   }
3471 
3472   // For now, we only handle splats for scalable vectors.
3473   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
3474   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
3475   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
3476 
3477   unsigned MaskNumElts = Mask.size();
3478 
3479   if (SrcNumElts == MaskNumElts) {
3480     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3481     return;
3482   }
3483 
3484   // Normalize the shuffle vector since mask and vector length don't match.
3485   if (SrcNumElts < MaskNumElts) {
3486     // Mask is longer than the source vectors. We can use concatenate vector to
3487     // make the mask and vectors lengths match.
3488 
3489     if (MaskNumElts % SrcNumElts == 0) {
3490       // Mask length is a multiple of the source vector length.
3491       // Check if the shuffle is some kind of concatenation of the input
3492       // vectors.
3493       unsigned NumConcat = MaskNumElts / SrcNumElts;
3494       bool IsConcat = true;
3495       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3496       for (unsigned i = 0; i != MaskNumElts; ++i) {
3497         int Idx = Mask[i];
3498         if (Idx < 0)
3499           continue;
3500         // Ensure the indices in each SrcVT sized piece are sequential and that
3501         // the same source is used for the whole piece.
3502         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3503             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3504              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3505           IsConcat = false;
3506           break;
3507         }
3508         // Remember which source this index came from.
3509         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3510       }
3511 
3512       // The shuffle is concatenating multiple vectors together. Just emit
3513       // a CONCAT_VECTORS operation.
3514       if (IsConcat) {
3515         SmallVector<SDValue, 8> ConcatOps;
3516         for (auto Src : ConcatSrcs) {
3517           if (Src < 0)
3518             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3519           else if (Src == 0)
3520             ConcatOps.push_back(Src1);
3521           else
3522             ConcatOps.push_back(Src2);
3523         }
3524         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3525         return;
3526       }
3527     }
3528 
3529     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3530     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3531     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3532                                     PaddedMaskNumElts);
3533 
3534     // Pad both vectors with undefs to make them the same length as the mask.
3535     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3536 
3537     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3538     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3539     MOps1[0] = Src1;
3540     MOps2[0] = Src2;
3541 
3542     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3543     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3544 
3545     // Readjust mask for new input vector length.
3546     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3547     for (unsigned i = 0; i != MaskNumElts; ++i) {
3548       int Idx = Mask[i];
3549       if (Idx >= (int)SrcNumElts)
3550         Idx -= SrcNumElts - PaddedMaskNumElts;
3551       MappedOps[i] = Idx;
3552     }
3553 
3554     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3555 
3556     // If the concatenated vector was padded, extract a subvector with the
3557     // correct number of elements.
3558     if (MaskNumElts != PaddedMaskNumElts)
3559       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3560                            DAG.getVectorIdxConstant(0, DL));
3561 
3562     setValue(&I, Result);
3563     return;
3564   }
3565 
3566   if (SrcNumElts > MaskNumElts) {
3567     // Analyze the access pattern of the vector to see if we can extract
3568     // two subvectors and do the shuffle.
3569     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3570     bool CanExtract = true;
3571     for (int Idx : Mask) {
3572       unsigned Input = 0;
3573       if (Idx < 0)
3574         continue;
3575 
3576       if (Idx >= (int)SrcNumElts) {
3577         Input = 1;
3578         Idx -= SrcNumElts;
3579       }
3580 
3581       // If all the indices come from the same MaskNumElts sized portion of
3582       // the sources we can use extract. Also make sure the extract wouldn't
3583       // extract past the end of the source.
3584       int NewStartIdx = alignDown(Idx, MaskNumElts);
3585       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3586           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3587         CanExtract = false;
3588       // Make sure we always update StartIdx as we use it to track if all
3589       // elements are undef.
3590       StartIdx[Input] = NewStartIdx;
3591     }
3592 
3593     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3594       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3595       return;
3596     }
3597     if (CanExtract) {
3598       // Extract appropriate subvector and generate a vector shuffle
3599       for (unsigned Input = 0; Input < 2; ++Input) {
3600         SDValue &Src = Input == 0 ? Src1 : Src2;
3601         if (StartIdx[Input] < 0)
3602           Src = DAG.getUNDEF(VT);
3603         else {
3604           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3605                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
3606         }
3607       }
3608 
3609       // Calculate new mask.
3610       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3611       for (int &Idx : MappedOps) {
3612         if (Idx >= (int)SrcNumElts)
3613           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3614         else if (Idx >= 0)
3615           Idx -= StartIdx[0];
3616       }
3617 
3618       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3619       return;
3620     }
3621   }
3622 
3623   // We can't use either concat vectors or extract subvectors so fall back to
3624   // replacing the shuffle with extract and build vector.
3625   // to insert and build vector.
3626   EVT EltVT = VT.getVectorElementType();
3627   SmallVector<SDValue,8> Ops;
3628   for (int Idx : Mask) {
3629     SDValue Res;
3630 
3631     if (Idx < 0) {
3632       Res = DAG.getUNDEF(EltVT);
3633     } else {
3634       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3635       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3636 
3637       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
3638                         DAG.getVectorIdxConstant(Idx, DL));
3639     }
3640 
3641     Ops.push_back(Res);
3642   }
3643 
3644   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3645 }
3646 
3647 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3648   ArrayRef<unsigned> Indices;
3649   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3650     Indices = IV->getIndices();
3651   else
3652     Indices = cast<ConstantExpr>(&I)->getIndices();
3653 
3654   const Value *Op0 = I.getOperand(0);
3655   const Value *Op1 = I.getOperand(1);
3656   Type *AggTy = I.getType();
3657   Type *ValTy = Op1->getType();
3658   bool IntoUndef = isa<UndefValue>(Op0);
3659   bool FromUndef = isa<UndefValue>(Op1);
3660 
3661   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3662 
3663   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3664   SmallVector<EVT, 4> AggValueVTs;
3665   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3666   SmallVector<EVT, 4> ValValueVTs;
3667   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3668 
3669   unsigned NumAggValues = AggValueVTs.size();
3670   unsigned NumValValues = ValValueVTs.size();
3671   SmallVector<SDValue, 4> Values(NumAggValues);
3672 
3673   // Ignore an insertvalue that produces an empty object
3674   if (!NumAggValues) {
3675     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3676     return;
3677   }
3678 
3679   SDValue Agg = getValue(Op0);
3680   unsigned i = 0;
3681   // Copy the beginning value(s) from the original aggregate.
3682   for (; i != LinearIndex; ++i)
3683     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3684                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3685   // Copy values from the inserted value(s).
3686   if (NumValValues) {
3687     SDValue Val = getValue(Op1);
3688     for (; i != LinearIndex + NumValValues; ++i)
3689       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3690                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3691   }
3692   // Copy remaining value(s) from the original aggregate.
3693   for (; i != NumAggValues; ++i)
3694     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3695                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3696 
3697   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3698                            DAG.getVTList(AggValueVTs), Values));
3699 }
3700 
3701 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3702   ArrayRef<unsigned> Indices;
3703   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3704     Indices = EV->getIndices();
3705   else
3706     Indices = cast<ConstantExpr>(&I)->getIndices();
3707 
3708   const Value *Op0 = I.getOperand(0);
3709   Type *AggTy = Op0->getType();
3710   Type *ValTy = I.getType();
3711   bool OutOfUndef = isa<UndefValue>(Op0);
3712 
3713   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3714 
3715   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3716   SmallVector<EVT, 4> ValValueVTs;
3717   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3718 
3719   unsigned NumValValues = ValValueVTs.size();
3720 
3721   // Ignore a extractvalue that produces an empty object
3722   if (!NumValValues) {
3723     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3724     return;
3725   }
3726 
3727   SmallVector<SDValue, 4> Values(NumValValues);
3728 
3729   SDValue Agg = getValue(Op0);
3730   // Copy out the selected value(s).
3731   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3732     Values[i - LinearIndex] =
3733       OutOfUndef ?
3734         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3735         SDValue(Agg.getNode(), Agg.getResNo() + i);
3736 
3737   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3738                            DAG.getVTList(ValValueVTs), Values));
3739 }
3740 
3741 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3742   Value *Op0 = I.getOperand(0);
3743   // Note that the pointer operand may be a vector of pointers. Take the scalar
3744   // element which holds a pointer.
3745   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3746   SDValue N = getValue(Op0);
3747   SDLoc dl = getCurSDLoc();
3748   auto &TLI = DAG.getTargetLoweringInfo();
3749   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
3750   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
3751 
3752   // Normalize Vector GEP - all scalar operands should be converted to the
3753   // splat vector.
3754   bool IsVectorGEP = I.getType()->isVectorTy();
3755   ElementCount VectorElementCount =
3756       IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount()
3757                   : ElementCount(0, false);
3758 
3759   if (IsVectorGEP && !N.getValueType().isVector()) {
3760     LLVMContext &Context = *DAG.getContext();
3761     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount);
3762     if (VectorElementCount.Scalable)
3763       N = DAG.getSplatVector(VT, dl, N);
3764     else
3765       N = DAG.getSplatBuildVector(VT, dl, N);
3766   }
3767 
3768   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3769        GTI != E; ++GTI) {
3770     const Value *Idx = GTI.getOperand();
3771     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3772       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3773       if (Field) {
3774         // N = N + Offset
3775         uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
3776 
3777         // In an inbounds GEP with an offset that is nonnegative even when
3778         // interpreted as signed, assume there is no unsigned overflow.
3779         SDNodeFlags Flags;
3780         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3781           Flags.setNoUnsignedWrap(true);
3782 
3783         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3784                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3785       }
3786     } else {
3787       // IdxSize is the width of the arithmetic according to IR semantics.
3788       // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth
3789       // (and fix up the result later).
3790       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
3791       MVT IdxTy = MVT::getIntegerVT(IdxSize);
3792       TypeSize ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
3793       // We intentionally mask away the high bits here; ElementSize may not
3794       // fit in IdxTy.
3795       APInt ElementMul(IdxSize, ElementSize.getKnownMinSize());
3796       bool ElementScalable = ElementSize.isScalable();
3797 
3798       // If this is a scalar constant or a splat vector of constants,
3799       // handle it quickly.
3800       const auto *C = dyn_cast<Constant>(Idx);
3801       if (C && isa<VectorType>(C->getType()))
3802         C = C->getSplatValue();
3803 
3804       const auto *CI = dyn_cast_or_null<ConstantInt>(C);
3805       if (CI && CI->isZero())
3806         continue;
3807       if (CI && !ElementScalable) {
3808         APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize);
3809         LLVMContext &Context = *DAG.getContext();
3810         SDValue OffsVal;
3811         if (IsVectorGEP)
3812           OffsVal = DAG.getConstant(
3813               Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount));
3814         else
3815           OffsVal = DAG.getConstant(Offs, dl, IdxTy);
3816 
3817         // In an inbounds GEP with an offset that is nonnegative even when
3818         // interpreted as signed, assume there is no unsigned overflow.
3819         SDNodeFlags Flags;
3820         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3821           Flags.setNoUnsignedWrap(true);
3822 
3823         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
3824 
3825         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3826         continue;
3827       }
3828 
3829       // N = N + Idx * ElementMul;
3830       SDValue IdxN = getValue(Idx);
3831 
3832       if (!IdxN.getValueType().isVector() && IsVectorGEP) {
3833         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(),
3834                                   VectorElementCount);
3835         if (VectorElementCount.Scalable)
3836           IdxN = DAG.getSplatVector(VT, dl, IdxN);
3837         else
3838           IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3839       }
3840 
3841       // If the index is smaller or larger than intptr_t, truncate or extend
3842       // it.
3843       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3844 
3845       if (ElementScalable) {
3846         EVT VScaleTy = N.getValueType().getScalarType();
3847         SDValue VScale = DAG.getNode(
3848             ISD::VSCALE, dl, VScaleTy,
3849             DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy));
3850         if (IsVectorGEP)
3851           VScale = DAG.getSplatVector(N.getValueType(), dl, VScale);
3852         IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale);
3853       } else {
3854         // If this is a multiply by a power of two, turn it into a shl
3855         // immediately.  This is a very common case.
3856         if (ElementMul != 1) {
3857           if (ElementMul.isPowerOf2()) {
3858             unsigned Amt = ElementMul.logBase2();
3859             IdxN = DAG.getNode(ISD::SHL, dl,
3860                                N.getValueType(), IdxN,
3861                                DAG.getConstant(Amt, dl, IdxN.getValueType()));
3862           } else {
3863             SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl,
3864                                             IdxN.getValueType());
3865             IdxN = DAG.getNode(ISD::MUL, dl,
3866                                N.getValueType(), IdxN, Scale);
3867           }
3868         }
3869       }
3870 
3871       N = DAG.getNode(ISD::ADD, dl,
3872                       N.getValueType(), N, IdxN);
3873     }
3874   }
3875 
3876   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
3877     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
3878 
3879   setValue(&I, N);
3880 }
3881 
3882 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3883   // If this is a fixed sized alloca in the entry block of the function,
3884   // allocate it statically on the stack.
3885   if (FuncInfo.StaticAllocaMap.count(&I))
3886     return;   // getValue will auto-populate this.
3887 
3888   SDLoc dl = getCurSDLoc();
3889   Type *Ty = I.getAllocatedType();
3890   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3891   auto &DL = DAG.getDataLayout();
3892   uint64_t TySize = DL.getTypeAllocSize(Ty);
3893   MaybeAlign Alignment = max(DL.getPrefTypeAlign(Ty), I.getAlign());
3894 
3895   SDValue AllocSize = getValue(I.getArraySize());
3896 
3897   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
3898   if (AllocSize.getValueType() != IntPtr)
3899     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
3900 
3901   AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
3902                           AllocSize,
3903                           DAG.getConstant(TySize, dl, IntPtr));
3904 
3905   // Handle alignment.  If the requested alignment is less than or equal to
3906   // the stack alignment, ignore it.  If the size is greater than or equal to
3907   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
3908   Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign();
3909   if (Alignment <= StackAlign)
3910     Alignment = None;
3911 
3912   const uint64_t StackAlignMask = StackAlign.value() - 1U;
3913   // Round the size of the allocation up to the stack alignment size
3914   // by add SA-1 to the size. This doesn't overflow because we're computing
3915   // an address inside an alloca.
3916   SDNodeFlags Flags;
3917   Flags.setNoUnsignedWrap(true);
3918   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
3919                           DAG.getConstant(StackAlignMask, dl, IntPtr), Flags);
3920 
3921   // Mask out the low bits for alignment purposes.
3922   AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
3923                           DAG.getConstant(~StackAlignMask, dl, IntPtr));
3924 
3925   SDValue Ops[] = {
3926       getRoot(), AllocSize,
3927       DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
3928   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
3929   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
3930   setValue(&I, DSA);
3931   DAG.setRoot(DSA.getValue(1));
3932 
3933   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
3934 }
3935 
3936 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
3937   if (I.isAtomic())
3938     return visitAtomicLoad(I);
3939 
3940   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3941   const Value *SV = I.getOperand(0);
3942   if (TLI.supportSwiftError()) {
3943     // Swifterror values can come from either a function parameter with
3944     // swifterror attribute or an alloca with swifterror attribute.
3945     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
3946       if (Arg->hasSwiftErrorAttr())
3947         return visitLoadFromSwiftError(I);
3948     }
3949 
3950     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
3951       if (Alloca->isSwiftError())
3952         return visitLoadFromSwiftError(I);
3953     }
3954   }
3955 
3956   SDValue Ptr = getValue(SV);
3957 
3958   Type *Ty = I.getType();
3959   Align Alignment = DL->getValueOrABITypeAlignment(I.getAlign(), Ty);
3960 
3961   AAMDNodes AAInfo;
3962   I.getAAMetadata(AAInfo);
3963   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3964 
3965   SmallVector<EVT, 4> ValueVTs, MemVTs;
3966   SmallVector<uint64_t, 4> Offsets;
3967   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
3968   unsigned NumValues = ValueVTs.size();
3969   if (NumValues == 0)
3970     return;
3971 
3972   bool isVolatile = I.isVolatile();
3973 
3974   SDValue Root;
3975   bool ConstantMemory = false;
3976   if (isVolatile)
3977     // Serialize volatile loads with other side effects.
3978     Root = getRoot();
3979   else if (NumValues > MaxParallelChains)
3980     Root = getMemoryRoot();
3981   else if (AA &&
3982            AA->pointsToConstantMemory(MemoryLocation(
3983                SV,
3984                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
3985                AAInfo))) {
3986     // Do not serialize (non-volatile) loads of constant memory with anything.
3987     Root = DAG.getEntryNode();
3988     ConstantMemory = true;
3989   } else {
3990     // Do not serialize non-volatile loads against each other.
3991     Root = DAG.getRoot();
3992   }
3993 
3994   SDLoc dl = getCurSDLoc();
3995 
3996   if (isVolatile)
3997     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
3998 
3999   // An aggregate load cannot wrap around the address space, so offsets to its
4000   // parts don't wrap either.
4001   SDNodeFlags Flags;
4002   Flags.setNoUnsignedWrap(true);
4003 
4004   SmallVector<SDValue, 4> Values(NumValues);
4005   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4006   EVT PtrVT = Ptr.getValueType();
4007 
4008   MachineMemOperand::Flags MMOFlags
4009     = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4010 
4011   unsigned ChainI = 0;
4012   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4013     // Serializing loads here may result in excessive register pressure, and
4014     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4015     // could recover a bit by hoisting nodes upward in the chain by recognizing
4016     // they are side-effect free or do not alias. The optimizer should really
4017     // avoid this case by converting large object/array copies to llvm.memcpy
4018     // (MaxParallelChains should always remain as failsafe).
4019     if (ChainI == MaxParallelChains) {
4020       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4021       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4022                                   makeArrayRef(Chains.data(), ChainI));
4023       Root = Chain;
4024       ChainI = 0;
4025     }
4026     SDValue A = DAG.getNode(ISD::ADD, dl,
4027                             PtrVT, Ptr,
4028                             DAG.getConstant(Offsets[i], dl, PtrVT),
4029                             Flags);
4030 
4031     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A,
4032                             MachinePointerInfo(SV, Offsets[i]), Alignment,
4033                             MMOFlags, AAInfo, Ranges);
4034     Chains[ChainI] = L.getValue(1);
4035 
4036     if (MemVTs[i] != ValueVTs[i])
4037       L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]);
4038 
4039     Values[i] = L;
4040   }
4041 
4042   if (!ConstantMemory) {
4043     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4044                                 makeArrayRef(Chains.data(), ChainI));
4045     if (isVolatile)
4046       DAG.setRoot(Chain);
4047     else
4048       PendingLoads.push_back(Chain);
4049   }
4050 
4051   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4052                            DAG.getVTList(ValueVTs), Values));
4053 }
4054 
4055 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4056   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4057          "call visitStoreToSwiftError when backend supports swifterror");
4058 
4059   SmallVector<EVT, 4> ValueVTs;
4060   SmallVector<uint64_t, 4> Offsets;
4061   const Value *SrcV = I.getOperand(0);
4062   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4063                   SrcV->getType(), ValueVTs, &Offsets);
4064   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4065          "expect a single EVT for swifterror");
4066 
4067   SDValue Src = getValue(SrcV);
4068   // Create a virtual register, then update the virtual register.
4069   Register VReg =
4070       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4071   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4072   // Chain can be getRoot or getControlRoot.
4073   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4074                                       SDValue(Src.getNode(), Src.getResNo()));
4075   DAG.setRoot(CopyNode);
4076 }
4077 
4078 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4079   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4080          "call visitLoadFromSwiftError when backend supports swifterror");
4081 
4082   assert(!I.isVolatile() &&
4083          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4084          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4085          "Support volatile, non temporal, invariant for load_from_swift_error");
4086 
4087   const Value *SV = I.getOperand(0);
4088   Type *Ty = I.getType();
4089   AAMDNodes AAInfo;
4090   I.getAAMetadata(AAInfo);
4091   assert(
4092       (!AA ||
4093        !AA->pointsToConstantMemory(MemoryLocation(
4094            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4095            AAInfo))) &&
4096       "load_from_swift_error should not be constant memory");
4097 
4098   SmallVector<EVT, 4> ValueVTs;
4099   SmallVector<uint64_t, 4> Offsets;
4100   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4101                   ValueVTs, &Offsets);
4102   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4103          "expect a single EVT for swifterror");
4104 
4105   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4106   SDValue L = DAG.getCopyFromReg(
4107       getRoot(), getCurSDLoc(),
4108       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4109 
4110   setValue(&I, L);
4111 }
4112 
4113 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4114   if (I.isAtomic())
4115     return visitAtomicStore(I);
4116 
4117   const Value *SrcV = I.getOperand(0);
4118   const Value *PtrV = I.getOperand(1);
4119 
4120   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4121   if (TLI.supportSwiftError()) {
4122     // Swifterror values can come from either a function parameter with
4123     // swifterror attribute or an alloca with swifterror attribute.
4124     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4125       if (Arg->hasSwiftErrorAttr())
4126         return visitStoreToSwiftError(I);
4127     }
4128 
4129     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4130       if (Alloca->isSwiftError())
4131         return visitStoreToSwiftError(I);
4132     }
4133   }
4134 
4135   SmallVector<EVT, 4> ValueVTs, MemVTs;
4136   SmallVector<uint64_t, 4> Offsets;
4137   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4138                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4139   unsigned NumValues = ValueVTs.size();
4140   if (NumValues == 0)
4141     return;
4142 
4143   // Get the lowered operands. Note that we do this after
4144   // checking if NumResults is zero, because with zero results
4145   // the operands won't have values in the map.
4146   SDValue Src = getValue(SrcV);
4147   SDValue Ptr = getValue(PtrV);
4148 
4149   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4150   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4151   SDLoc dl = getCurSDLoc();
4152   Align Alignment =
4153       DL->getValueOrABITypeAlignment(I.getAlign(), SrcV->getType());
4154   AAMDNodes AAInfo;
4155   I.getAAMetadata(AAInfo);
4156 
4157   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4158 
4159   // An aggregate load cannot wrap around the address space, so offsets to its
4160   // parts don't wrap either.
4161   SDNodeFlags Flags;
4162   Flags.setNoUnsignedWrap(true);
4163 
4164   unsigned ChainI = 0;
4165   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4166     // See visitLoad comments.
4167     if (ChainI == MaxParallelChains) {
4168       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4169                                   makeArrayRef(Chains.data(), ChainI));
4170       Root = Chain;
4171       ChainI = 0;
4172     }
4173     SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags);
4174     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4175     if (MemVTs[i] != ValueVTs[i])
4176       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4177     SDValue St =
4178         DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]),
4179                      Alignment, MMOFlags, AAInfo);
4180     Chains[ChainI] = St;
4181   }
4182 
4183   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4184                                   makeArrayRef(Chains.data(), ChainI));
4185   DAG.setRoot(StoreNode);
4186 }
4187 
4188 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4189                                            bool IsCompressing) {
4190   SDLoc sdl = getCurSDLoc();
4191 
4192   auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4193                                MaybeAlign &Alignment) {
4194     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4195     Src0 = I.getArgOperand(0);
4196     Ptr = I.getArgOperand(1);
4197     Alignment =
4198         MaybeAlign(cast<ConstantInt>(I.getArgOperand(2))->getZExtValue());
4199     Mask = I.getArgOperand(3);
4200   };
4201   auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4202                                     MaybeAlign &Alignment) {
4203     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4204     Src0 = I.getArgOperand(0);
4205     Ptr = I.getArgOperand(1);
4206     Mask = I.getArgOperand(2);
4207     Alignment = None;
4208   };
4209 
4210   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4211   MaybeAlign Alignment;
4212   if (IsCompressing)
4213     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4214   else
4215     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4216 
4217   SDValue Ptr = getValue(PtrOperand);
4218   SDValue Src0 = getValue(Src0Operand);
4219   SDValue Mask = getValue(MaskOperand);
4220   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4221 
4222   EVT VT = Src0.getValueType();
4223   if (!Alignment)
4224     Alignment = DAG.getEVTAlign(VT);
4225 
4226   AAMDNodes AAInfo;
4227   I.getAAMetadata(AAInfo);
4228 
4229   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4230       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
4231       // TODO: Make MachineMemOperands aware of scalable
4232       // vectors.
4233       VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo);
4234   SDValue StoreNode =
4235       DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO,
4236                          ISD::UNINDEXED, false /* Truncating */, IsCompressing);
4237   DAG.setRoot(StoreNode);
4238   setValue(&I, StoreNode);
4239 }
4240 
4241 // Get a uniform base for the Gather/Scatter intrinsic.
4242 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4243 // We try to represent it as a base pointer + vector of indices.
4244 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4245 // The first operand of the GEP may be a single pointer or a vector of pointers
4246 // Example:
4247 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4248 //  or
4249 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4250 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4251 //
4252 // When the first GEP operand is a single pointer - it is the uniform base we
4253 // are looking for. If first operand of the GEP is a splat vector - we
4254 // extract the splat value and use it as a uniform base.
4255 // In all other cases the function returns 'false'.
4256 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index,
4257                            ISD::MemIndexType &IndexType, SDValue &Scale,
4258                            SelectionDAGBuilder *SDB, const BasicBlock *CurBB) {
4259   SelectionDAG& DAG = SDB->DAG;
4260   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4261   const DataLayout &DL = DAG.getDataLayout();
4262 
4263   assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
4264 
4265   // Handle splat constant pointer.
4266   if (auto *C = dyn_cast<Constant>(Ptr)) {
4267     C = C->getSplatValue();
4268     if (!C)
4269       return false;
4270 
4271     Base = SDB->getValue(C);
4272 
4273     unsigned NumElts = cast<VectorType>(Ptr->getType())->getNumElements();
4274     EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts);
4275     Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT);
4276     IndexType = ISD::SIGNED_SCALED;
4277     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4278     return true;
4279   }
4280 
4281   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4282   if (!GEP || GEP->getParent() != CurBB)
4283     return false;
4284 
4285   if (GEP->getNumOperands() != 2)
4286     return false;
4287 
4288   const Value *BasePtr = GEP->getPointerOperand();
4289   const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1);
4290 
4291   // Make sure the base is scalar and the index is a vector.
4292   if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy())
4293     return false;
4294 
4295   Base = SDB->getValue(BasePtr);
4296   Index = SDB->getValue(IndexVal);
4297   IndexType = ISD::SIGNED_SCALED;
4298   Scale = DAG.getTargetConstant(
4299               DL.getTypeAllocSize(GEP->getResultElementType()),
4300               SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4301   return true;
4302 }
4303 
4304 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4305   SDLoc sdl = getCurSDLoc();
4306 
4307   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4308   const Value *Ptr = I.getArgOperand(1);
4309   SDValue Src0 = getValue(I.getArgOperand(0));
4310   SDValue Mask = getValue(I.getArgOperand(3));
4311   EVT VT = Src0.getValueType();
4312   MaybeAlign Alignment(cast<ConstantInt>(I.getArgOperand(2))->getZExtValue());
4313   if (!Alignment)
4314     Alignment = DAG.getEVTAlign(VT);
4315   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4316 
4317   AAMDNodes AAInfo;
4318   I.getAAMetadata(AAInfo);
4319 
4320   SDValue Base;
4321   SDValue Index;
4322   ISD::MemIndexType IndexType;
4323   SDValue Scale;
4324   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4325                                     I.getParent());
4326 
4327   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4328   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4329       MachinePointerInfo(AS), MachineMemOperand::MOStore,
4330       // TODO: Make MachineMemOperands aware of scalable
4331       // vectors.
4332       MemoryLocation::UnknownSize, *Alignment, AAInfo);
4333   if (!UniformBase) {
4334     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4335     Index = getValue(Ptr);
4336     IndexType = ISD::SIGNED_SCALED;
4337     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4338   }
4339   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4340   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4341                                          Ops, MMO, IndexType);
4342   DAG.setRoot(Scatter);
4343   setValue(&I, Scatter);
4344 }
4345 
4346 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4347   SDLoc sdl = getCurSDLoc();
4348 
4349   auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4350                               MaybeAlign &Alignment) {
4351     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4352     Ptr = I.getArgOperand(0);
4353     Alignment =
4354         MaybeAlign(cast<ConstantInt>(I.getArgOperand(1))->getZExtValue());
4355     Mask = I.getArgOperand(2);
4356     Src0 = I.getArgOperand(3);
4357   };
4358   auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4359                                  MaybeAlign &Alignment) {
4360     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4361     Ptr = I.getArgOperand(0);
4362     Alignment = None;
4363     Mask = I.getArgOperand(1);
4364     Src0 = I.getArgOperand(2);
4365   };
4366 
4367   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4368   MaybeAlign Alignment;
4369   if (IsExpanding)
4370     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4371   else
4372     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4373 
4374   SDValue Ptr = getValue(PtrOperand);
4375   SDValue Src0 = getValue(Src0Operand);
4376   SDValue Mask = getValue(MaskOperand);
4377   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4378 
4379   EVT VT = Src0.getValueType();
4380   if (!Alignment)
4381     Alignment = DAG.getEVTAlign(VT);
4382 
4383   AAMDNodes AAInfo;
4384   I.getAAMetadata(AAInfo);
4385   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4386 
4387   // Do not serialize masked loads of constant memory with anything.
4388   MemoryLocation ML;
4389   if (VT.isScalableVector())
4390     ML = MemoryLocation(PtrOperand);
4391   else
4392     ML = MemoryLocation(PtrOperand, LocationSize::precise(
4393                            DAG.getDataLayout().getTypeStoreSize(I.getType())),
4394                            AAInfo);
4395   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4396 
4397   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4398 
4399   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4400       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
4401       // TODO: Make MachineMemOperands aware of scalable
4402       // vectors.
4403       VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo, Ranges);
4404 
4405   SDValue Load =
4406       DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
4407                         ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
4408   if (AddToChain)
4409     PendingLoads.push_back(Load.getValue(1));
4410   setValue(&I, Load);
4411 }
4412 
4413 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4414   SDLoc sdl = getCurSDLoc();
4415 
4416   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4417   const Value *Ptr = I.getArgOperand(0);
4418   SDValue Src0 = getValue(I.getArgOperand(3));
4419   SDValue Mask = getValue(I.getArgOperand(2));
4420 
4421   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4422   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4423   MaybeAlign Alignment(cast<ConstantInt>(I.getArgOperand(1))->getZExtValue());
4424   if (!Alignment)
4425     Alignment = DAG.getEVTAlign(VT);
4426 
4427   AAMDNodes AAInfo;
4428   I.getAAMetadata(AAInfo);
4429   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4430 
4431   SDValue Root = DAG.getRoot();
4432   SDValue Base;
4433   SDValue Index;
4434   ISD::MemIndexType IndexType;
4435   SDValue Scale;
4436   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4437                                     I.getParent());
4438   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4439   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4440       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
4441       // TODO: Make MachineMemOperands aware of scalable
4442       // vectors.
4443       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
4444 
4445   if (!UniformBase) {
4446     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4447     Index = getValue(Ptr);
4448     IndexType = ISD::SIGNED_SCALED;
4449     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4450   }
4451   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4452   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4453                                        Ops, MMO, IndexType);
4454 
4455   PendingLoads.push_back(Gather.getValue(1));
4456   setValue(&I, Gather);
4457 }
4458 
4459 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4460   SDLoc dl = getCurSDLoc();
4461   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
4462   AtomicOrdering FailureOrdering = I.getFailureOrdering();
4463   SyncScope::ID SSID = I.getSyncScopeID();
4464 
4465   SDValue InChain = getRoot();
4466 
4467   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4468   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4469 
4470   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4471   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4472 
4473   MachineFunction &MF = DAG.getMachineFunction();
4474   MachineMemOperand *MMO = MF.getMachineMemOperand(
4475       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4476       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering,
4477       FailureOrdering);
4478 
4479   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
4480                                    dl, MemVT, VTs, InChain,
4481                                    getValue(I.getPointerOperand()),
4482                                    getValue(I.getCompareOperand()),
4483                                    getValue(I.getNewValOperand()), MMO);
4484 
4485   SDValue OutChain = L.getValue(2);
4486 
4487   setValue(&I, L);
4488   DAG.setRoot(OutChain);
4489 }
4490 
4491 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4492   SDLoc dl = getCurSDLoc();
4493   ISD::NodeType NT;
4494   switch (I.getOperation()) {
4495   default: llvm_unreachable("Unknown atomicrmw operation");
4496   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4497   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4498   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4499   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4500   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4501   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4502   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4503   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4504   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4505   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4506   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4507   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
4508   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
4509   }
4510   AtomicOrdering Ordering = I.getOrdering();
4511   SyncScope::ID SSID = I.getSyncScopeID();
4512 
4513   SDValue InChain = getRoot();
4514 
4515   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
4516   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4517   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4518 
4519   MachineFunction &MF = DAG.getMachineFunction();
4520   MachineMemOperand *MMO = MF.getMachineMemOperand(
4521       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4522       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering);
4523 
4524   SDValue L =
4525     DAG.getAtomic(NT, dl, MemVT, InChain,
4526                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
4527                   MMO);
4528 
4529   SDValue OutChain = L.getValue(1);
4530 
4531   setValue(&I, L);
4532   DAG.setRoot(OutChain);
4533 }
4534 
4535 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4536   SDLoc dl = getCurSDLoc();
4537   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4538   SDValue Ops[3];
4539   Ops[0] = getRoot();
4540   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
4541                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4542   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
4543                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4544   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4545 }
4546 
4547 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4548   SDLoc dl = getCurSDLoc();
4549   AtomicOrdering Order = I.getOrdering();
4550   SyncScope::ID SSID = I.getSyncScopeID();
4551 
4552   SDValue InChain = getRoot();
4553 
4554   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4555   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4556   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
4557 
4558   if (!TLI.supportsUnalignedAtomics() &&
4559       I.getAlignment() < MemVT.getSizeInBits() / 8)
4560     report_fatal_error("Cannot generate unaligned atomic load");
4561 
4562   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4563 
4564   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4565       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4566       *I.getAlign(), AAMDNodes(), nullptr, SSID, Order);
4567 
4568   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4569 
4570   SDValue Ptr = getValue(I.getPointerOperand());
4571 
4572   if (TLI.lowerAtomicLoadAsLoadSDNode(I)) {
4573     // TODO: Once this is better exercised by tests, it should be merged with
4574     // the normal path for loads to prevent future divergence.
4575     SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO);
4576     if (MemVT != VT)
4577       L = DAG.getPtrExtOrTrunc(L, dl, VT);
4578 
4579     setValue(&I, L);
4580     SDValue OutChain = L.getValue(1);
4581     if (!I.isUnordered())
4582       DAG.setRoot(OutChain);
4583     else
4584       PendingLoads.push_back(OutChain);
4585     return;
4586   }
4587 
4588   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
4589                             Ptr, MMO);
4590 
4591   SDValue OutChain = L.getValue(1);
4592   if (MemVT != VT)
4593     L = DAG.getPtrExtOrTrunc(L, dl, VT);
4594 
4595   setValue(&I, L);
4596   DAG.setRoot(OutChain);
4597 }
4598 
4599 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4600   SDLoc dl = getCurSDLoc();
4601 
4602   AtomicOrdering Ordering = I.getOrdering();
4603   SyncScope::ID SSID = I.getSyncScopeID();
4604 
4605   SDValue InChain = getRoot();
4606 
4607   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4608   EVT MemVT =
4609       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4610 
4611   if (I.getAlignment() < MemVT.getSizeInBits() / 8)
4612     report_fatal_error("Cannot generate unaligned atomic store");
4613 
4614   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4615 
4616   MachineFunction &MF = DAG.getMachineFunction();
4617   MachineMemOperand *MMO = MF.getMachineMemOperand(
4618       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4619       *I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering);
4620 
4621   SDValue Val = getValue(I.getValueOperand());
4622   if (Val.getValueType() != MemVT)
4623     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
4624   SDValue Ptr = getValue(I.getPointerOperand());
4625 
4626   if (TLI.lowerAtomicStoreAsStoreSDNode(I)) {
4627     // TODO: Once this is better exercised by tests, it should be merged with
4628     // the normal path for stores to prevent future divergence.
4629     SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO);
4630     DAG.setRoot(S);
4631     return;
4632   }
4633   SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain,
4634                                    Ptr, Val, MMO);
4635 
4636 
4637   DAG.setRoot(OutChain);
4638 }
4639 
4640 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4641 /// node.
4642 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4643                                                unsigned Intrinsic) {
4644   // Ignore the callsite's attributes. A specific call site may be marked with
4645   // readnone, but the lowering code will expect the chain based on the
4646   // definition.
4647   const Function *F = I.getCalledFunction();
4648   bool HasChain = !F->doesNotAccessMemory();
4649   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4650 
4651   // Build the operand list.
4652   SmallVector<SDValue, 8> Ops;
4653   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4654     if (OnlyLoad) {
4655       // We don't need to serialize loads against other loads.
4656       Ops.push_back(DAG.getRoot());
4657     } else {
4658       Ops.push_back(getRoot());
4659     }
4660   }
4661 
4662   // Info is set by getTgtMemInstrinsic
4663   TargetLowering::IntrinsicInfo Info;
4664   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4665   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4666                                                DAG.getMachineFunction(),
4667                                                Intrinsic);
4668 
4669   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4670   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4671       Info.opc == ISD::INTRINSIC_W_CHAIN)
4672     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4673                                         TLI.getPointerTy(DAG.getDataLayout())));
4674 
4675   // Add all operands of the call to the operand list.
4676   for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
4677     const Value *Arg = I.getArgOperand(i);
4678     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
4679       Ops.push_back(getValue(Arg));
4680       continue;
4681     }
4682 
4683     // Use TargetConstant instead of a regular constant for immarg.
4684     EVT VT = TLI.getValueType(*DL, Arg->getType(), true);
4685     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
4686       assert(CI->getBitWidth() <= 64 &&
4687              "large intrinsic immediates not handled");
4688       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
4689     } else {
4690       Ops.push_back(
4691           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
4692     }
4693   }
4694 
4695   SmallVector<EVT, 4> ValueVTs;
4696   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4697 
4698   if (HasChain)
4699     ValueVTs.push_back(MVT::Other);
4700 
4701   SDVTList VTs = DAG.getVTList(ValueVTs);
4702 
4703   // Create the node.
4704   SDValue Result;
4705   if (IsTgtIntrinsic) {
4706     // This is target intrinsic that touches memory
4707     AAMDNodes AAInfo;
4708     I.getAAMetadata(AAInfo);
4709     Result =
4710         DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT,
4711                                 MachinePointerInfo(Info.ptrVal, Info.offset),
4712                                 Info.align, Info.flags, Info.size, AAInfo);
4713   } else if (!HasChain) {
4714     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4715   } else if (!I.getType()->isVoidTy()) {
4716     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4717   } else {
4718     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4719   }
4720 
4721   if (HasChain) {
4722     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4723     if (OnlyLoad)
4724       PendingLoads.push_back(Chain);
4725     else
4726       DAG.setRoot(Chain);
4727   }
4728 
4729   if (!I.getType()->isVoidTy()) {
4730     if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
4731       EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
4732       Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
4733     } else
4734       Result = lowerRangeToAssertZExt(DAG, I, Result);
4735 
4736     setValue(&I, Result);
4737   }
4738 }
4739 
4740 /// GetSignificand - Get the significand and build it into a floating-point
4741 /// number with exponent of 1:
4742 ///
4743 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4744 ///
4745 /// where Op is the hexadecimal representation of floating point value.
4746 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4747   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4748                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4749   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4750                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4751   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4752 }
4753 
4754 /// GetExponent - Get the exponent:
4755 ///
4756 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4757 ///
4758 /// where Op is the hexadecimal representation of floating point value.
4759 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4760                            const TargetLowering &TLI, const SDLoc &dl) {
4761   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4762                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4763   SDValue t1 = DAG.getNode(
4764       ISD::SRL, dl, MVT::i32, t0,
4765       DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
4766   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4767                            DAG.getConstant(127, dl, MVT::i32));
4768   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4769 }
4770 
4771 /// getF32Constant - Get 32-bit floating point constant.
4772 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4773                               const SDLoc &dl) {
4774   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4775                            MVT::f32);
4776 }
4777 
4778 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4779                                        SelectionDAG &DAG) {
4780   // TODO: What fast-math-flags should be set on the floating-point nodes?
4781 
4782   //   IntegerPartOfX = ((int32_t)(t0);
4783   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4784 
4785   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4786   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4787   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4788 
4789   //   IntegerPartOfX <<= 23;
4790   IntegerPartOfX = DAG.getNode(
4791       ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4792       DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
4793                                   DAG.getDataLayout())));
4794 
4795   SDValue TwoToFractionalPartOfX;
4796   if (LimitFloatPrecision <= 6) {
4797     // For floating-point precision of 6:
4798     //
4799     //   TwoToFractionalPartOfX =
4800     //     0.997535578f +
4801     //       (0.735607626f + 0.252464424f * x) * x;
4802     //
4803     // error 0.0144103317, which is 6 bits
4804     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4805                              getF32Constant(DAG, 0x3e814304, dl));
4806     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4807                              getF32Constant(DAG, 0x3f3c50c8, dl));
4808     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4809     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4810                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4811   } else if (LimitFloatPrecision <= 12) {
4812     // For floating-point precision of 12:
4813     //
4814     //   TwoToFractionalPartOfX =
4815     //     0.999892986f +
4816     //       (0.696457318f +
4817     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4818     //
4819     // error 0.000107046256, which is 13 to 14 bits
4820     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4821                              getF32Constant(DAG, 0x3da235e3, dl));
4822     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4823                              getF32Constant(DAG, 0x3e65b8f3, dl));
4824     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4825     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4826                              getF32Constant(DAG, 0x3f324b07, dl));
4827     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4828     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4829                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4830   } else { // LimitFloatPrecision <= 18
4831     // For floating-point precision of 18:
4832     //
4833     //   TwoToFractionalPartOfX =
4834     //     0.999999982f +
4835     //       (0.693148872f +
4836     //         (0.240227044f +
4837     //           (0.554906021e-1f +
4838     //             (0.961591928e-2f +
4839     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4840     // error 2.47208000*10^(-7), which is better than 18 bits
4841     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4842                              getF32Constant(DAG, 0x3924b03e, dl));
4843     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4844                              getF32Constant(DAG, 0x3ab24b87, dl));
4845     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4846     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4847                              getF32Constant(DAG, 0x3c1d8c17, dl));
4848     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4849     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4850                              getF32Constant(DAG, 0x3d634a1d, dl));
4851     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4852     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4853                              getF32Constant(DAG, 0x3e75fe14, dl));
4854     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4855     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4856                               getF32Constant(DAG, 0x3f317234, dl));
4857     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4858     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4859                                          getF32Constant(DAG, 0x3f800000, dl));
4860   }
4861 
4862   // Add the exponent into the result in integer domain.
4863   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4864   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4865                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4866 }
4867 
4868 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
4869 /// limited-precision mode.
4870 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4871                          const TargetLowering &TLI) {
4872   if (Op.getValueType() == MVT::f32 &&
4873       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4874 
4875     // Put the exponent in the right bit position for later addition to the
4876     // final result:
4877     //
4878     // t0 = Op * log2(e)
4879 
4880     // TODO: What fast-math-flags should be set here?
4881     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
4882                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
4883     return getLimitedPrecisionExp2(t0, dl, DAG);
4884   }
4885 
4886   // No special expansion.
4887   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
4888 }
4889 
4890 /// expandLog - Lower a log intrinsic. Handles the special sequences for
4891 /// limited-precision mode.
4892 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4893                          const TargetLowering &TLI) {
4894   // TODO: What fast-math-flags should be set on the floating-point nodes?
4895 
4896   if (Op.getValueType() == MVT::f32 &&
4897       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4898     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4899 
4900     // Scale the exponent by log(2).
4901     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4902     SDValue LogOfExponent =
4903         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4904                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
4905 
4906     // Get the significand and build it into a floating-point number with
4907     // exponent of 1.
4908     SDValue X = GetSignificand(DAG, Op1, dl);
4909 
4910     SDValue LogOfMantissa;
4911     if (LimitFloatPrecision <= 6) {
4912       // For floating-point precision of 6:
4913       //
4914       //   LogofMantissa =
4915       //     -1.1609546f +
4916       //       (1.4034025f - 0.23903021f * x) * x;
4917       //
4918       // error 0.0034276066, which is better than 8 bits
4919       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4920                                getF32Constant(DAG, 0xbe74c456, dl));
4921       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4922                                getF32Constant(DAG, 0x3fb3a2b1, dl));
4923       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4924       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4925                                   getF32Constant(DAG, 0x3f949a29, dl));
4926     } else if (LimitFloatPrecision <= 12) {
4927       // For floating-point precision of 12:
4928       //
4929       //   LogOfMantissa =
4930       //     -1.7417939f +
4931       //       (2.8212026f +
4932       //         (-1.4699568f +
4933       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4934       //
4935       // error 0.000061011436, which is 14 bits
4936       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4937                                getF32Constant(DAG, 0xbd67b6d6, dl));
4938       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4939                                getF32Constant(DAG, 0x3ee4f4b8, dl));
4940       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4941       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4942                                getF32Constant(DAG, 0x3fbc278b, dl));
4943       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4944       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4945                                getF32Constant(DAG, 0x40348e95, dl));
4946       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4947       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4948                                   getF32Constant(DAG, 0x3fdef31a, dl));
4949     } else { // LimitFloatPrecision <= 18
4950       // For floating-point precision of 18:
4951       //
4952       //   LogOfMantissa =
4953       //     -2.1072184f +
4954       //       (4.2372794f +
4955       //         (-3.7029485f +
4956       //           (2.2781945f +
4957       //             (-0.87823314f +
4958       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4959       //
4960       // error 0.0000023660568, which is better than 18 bits
4961       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4962                                getF32Constant(DAG, 0xbc91e5ac, dl));
4963       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4964                                getF32Constant(DAG, 0x3e4350aa, dl));
4965       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4966       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4967                                getF32Constant(DAG, 0x3f60d3e3, dl));
4968       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4969       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4970                                getF32Constant(DAG, 0x4011cdf0, dl));
4971       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4972       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4973                                getF32Constant(DAG, 0x406cfd1c, dl));
4974       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4975       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4976                                getF32Constant(DAG, 0x408797cb, dl));
4977       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4978       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4979                                   getF32Constant(DAG, 0x4006dcab, dl));
4980     }
4981 
4982     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
4983   }
4984 
4985   // No special expansion.
4986   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
4987 }
4988 
4989 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
4990 /// limited-precision mode.
4991 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4992                           const TargetLowering &TLI) {
4993   // TODO: What fast-math-flags should be set on the floating-point nodes?
4994 
4995   if (Op.getValueType() == MVT::f32 &&
4996       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4997     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4998 
4999     // Get the exponent.
5000     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5001 
5002     // Get the significand and build it into a floating-point number with
5003     // exponent of 1.
5004     SDValue X = GetSignificand(DAG, Op1, dl);
5005 
5006     // Different possible minimax approximations of significand in
5007     // floating-point for various degrees of accuracy over [1,2].
5008     SDValue Log2ofMantissa;
5009     if (LimitFloatPrecision <= 6) {
5010       // For floating-point precision of 6:
5011       //
5012       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5013       //
5014       // error 0.0049451742, which is more than 7 bits
5015       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5016                                getF32Constant(DAG, 0xbeb08fe0, dl));
5017       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5018                                getF32Constant(DAG, 0x40019463, dl));
5019       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5020       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5021                                    getF32Constant(DAG, 0x3fd6633d, dl));
5022     } else if (LimitFloatPrecision <= 12) {
5023       // For floating-point precision of 12:
5024       //
5025       //   Log2ofMantissa =
5026       //     -2.51285454f +
5027       //       (4.07009056f +
5028       //         (-2.12067489f +
5029       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5030       //
5031       // error 0.0000876136000, which is better than 13 bits
5032       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5033                                getF32Constant(DAG, 0xbda7262e, dl));
5034       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5035                                getF32Constant(DAG, 0x3f25280b, dl));
5036       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5037       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5038                                getF32Constant(DAG, 0x4007b923, dl));
5039       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5040       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5041                                getF32Constant(DAG, 0x40823e2f, dl));
5042       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5043       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5044                                    getF32Constant(DAG, 0x4020d29c, dl));
5045     } else { // LimitFloatPrecision <= 18
5046       // For floating-point precision of 18:
5047       //
5048       //   Log2ofMantissa =
5049       //     -3.0400495f +
5050       //       (6.1129976f +
5051       //         (-5.3420409f +
5052       //           (3.2865683f +
5053       //             (-1.2669343f +
5054       //               (0.27515199f -
5055       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5056       //
5057       // error 0.0000018516, which is better than 18 bits
5058       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5059                                getF32Constant(DAG, 0xbcd2769e, dl));
5060       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5061                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5062       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5063       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5064                                getF32Constant(DAG, 0x3fa22ae7, dl));
5065       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5066       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5067                                getF32Constant(DAG, 0x40525723, dl));
5068       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5069       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5070                                getF32Constant(DAG, 0x40aaf200, dl));
5071       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5072       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5073                                getF32Constant(DAG, 0x40c39dad, dl));
5074       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5075       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5076                                    getF32Constant(DAG, 0x4042902c, dl));
5077     }
5078 
5079     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5080   }
5081 
5082   // No special expansion.
5083   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
5084 }
5085 
5086 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5087 /// limited-precision mode.
5088 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5089                            const TargetLowering &TLI) {
5090   // TODO: What fast-math-flags should be set on the floating-point nodes?
5091 
5092   if (Op.getValueType() == MVT::f32 &&
5093       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5094     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5095 
5096     // Scale the exponent by log10(2) [0.30102999f].
5097     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5098     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5099                                         getF32Constant(DAG, 0x3e9a209a, dl));
5100 
5101     // Get the significand and build it into a floating-point number with
5102     // exponent of 1.
5103     SDValue X = GetSignificand(DAG, Op1, dl);
5104 
5105     SDValue Log10ofMantissa;
5106     if (LimitFloatPrecision <= 6) {
5107       // For floating-point precision of 6:
5108       //
5109       //   Log10ofMantissa =
5110       //     -0.50419619f +
5111       //       (0.60948995f - 0.10380950f * x) * x;
5112       //
5113       // error 0.0014886165, which is 6 bits
5114       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5115                                getF32Constant(DAG, 0xbdd49a13, dl));
5116       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5117                                getF32Constant(DAG, 0x3f1c0789, dl));
5118       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5119       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5120                                     getF32Constant(DAG, 0x3f011300, dl));
5121     } else if (LimitFloatPrecision <= 12) {
5122       // For floating-point precision of 12:
5123       //
5124       //   Log10ofMantissa =
5125       //     -0.64831180f +
5126       //       (0.91751397f +
5127       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5128       //
5129       // error 0.00019228036, which is better than 12 bits
5130       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5131                                getF32Constant(DAG, 0x3d431f31, dl));
5132       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5133                                getF32Constant(DAG, 0x3ea21fb2, dl));
5134       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5135       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5136                                getF32Constant(DAG, 0x3f6ae232, dl));
5137       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5138       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5139                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5140     } else { // LimitFloatPrecision <= 18
5141       // For floating-point precision of 18:
5142       //
5143       //   Log10ofMantissa =
5144       //     -0.84299375f +
5145       //       (1.5327582f +
5146       //         (-1.0688956f +
5147       //           (0.49102474f +
5148       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5149       //
5150       // error 0.0000037995730, which is better than 18 bits
5151       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5152                                getF32Constant(DAG, 0x3c5d51ce, dl));
5153       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5154                                getF32Constant(DAG, 0x3e00685a, dl));
5155       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5156       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5157                                getF32Constant(DAG, 0x3efb6798, dl));
5158       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5159       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5160                                getF32Constant(DAG, 0x3f88d192, dl));
5161       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5162       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5163                                getF32Constant(DAG, 0x3fc4316c, dl));
5164       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5165       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5166                                     getF32Constant(DAG, 0x3f57ce70, dl));
5167     }
5168 
5169     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5170   }
5171 
5172   // No special expansion.
5173   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
5174 }
5175 
5176 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5177 /// limited-precision mode.
5178 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5179                           const TargetLowering &TLI) {
5180   if (Op.getValueType() == MVT::f32 &&
5181       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5182     return getLimitedPrecisionExp2(Op, dl, DAG);
5183 
5184   // No special expansion.
5185   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
5186 }
5187 
5188 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5189 /// limited-precision mode with x == 10.0f.
5190 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5191                          SelectionDAG &DAG, const TargetLowering &TLI) {
5192   bool IsExp10 = false;
5193   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5194       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5195     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5196       APFloat Ten(10.0f);
5197       IsExp10 = LHSC->isExactlyValue(Ten);
5198     }
5199   }
5200 
5201   // TODO: What fast-math-flags should be set on the FMUL node?
5202   if (IsExp10) {
5203     // Put the exponent in the right bit position for later addition to the
5204     // final result:
5205     //
5206     //   #define LOG2OF10 3.3219281f
5207     //   t0 = Op * LOG2OF10;
5208     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5209                              getF32Constant(DAG, 0x40549a78, dl));
5210     return getLimitedPrecisionExp2(t0, dl, DAG);
5211   }
5212 
5213   // No special expansion.
5214   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
5215 }
5216 
5217 /// ExpandPowI - Expand a llvm.powi intrinsic.
5218 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5219                           SelectionDAG &DAG) {
5220   // If RHS is a constant, we can expand this out to a multiplication tree,
5221   // otherwise we end up lowering to a call to __powidf2 (for example).  When
5222   // optimizing for size, we only want to do this if the expansion would produce
5223   // a small number of multiplies, otherwise we do the full expansion.
5224   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5225     // Get the exponent as a positive value.
5226     unsigned Val = RHSC->getSExtValue();
5227     if ((int)Val < 0) Val = -Val;
5228 
5229     // powi(x, 0) -> 1.0
5230     if (Val == 0)
5231       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5232 
5233     bool OptForSize = DAG.shouldOptForSize();
5234     if (!OptForSize ||
5235         // If optimizing for size, don't insert too many multiplies.
5236         // This inserts up to 5 multiplies.
5237         countPopulation(Val) + Log2_32(Val) < 7) {
5238       // We use the simple binary decomposition method to generate the multiply
5239       // sequence.  There are more optimal ways to do this (for example,
5240       // powi(x,15) generates one more multiply than it should), but this has
5241       // the benefit of being both really simple and much better than a libcall.
5242       SDValue Res;  // Logically starts equal to 1.0
5243       SDValue CurSquare = LHS;
5244       // TODO: Intrinsics should have fast-math-flags that propagate to these
5245       // nodes.
5246       while (Val) {
5247         if (Val & 1) {
5248           if (Res.getNode())
5249             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
5250           else
5251             Res = CurSquare;  // 1.0*CurSquare.
5252         }
5253 
5254         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5255                                 CurSquare, CurSquare);
5256         Val >>= 1;
5257       }
5258 
5259       // If the original was negative, invert the result, producing 1/(x*x*x).
5260       if (RHSC->getSExtValue() < 0)
5261         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5262                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5263       return Res;
5264     }
5265   }
5266 
5267   // Otherwise, expand to a libcall.
5268   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5269 }
5270 
5271 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5272                             SDValue LHS, SDValue RHS, SDValue Scale,
5273                             SelectionDAG &DAG, const TargetLowering &TLI) {
5274   EVT VT = LHS.getValueType();
5275   bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT;
5276   bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT;
5277   LLVMContext &Ctx = *DAG.getContext();
5278 
5279   // If the type is legal but the operation isn't, this node might survive all
5280   // the way to operation legalization. If we end up there and we do not have
5281   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5282   // node.
5283 
5284   // Coax the legalizer into expanding the node during type legalization instead
5285   // by bumping the size by one bit. This will force it to Promote, enabling the
5286   // early expansion and avoiding the need to expand later.
5287 
5288   // We don't have to do this if Scale is 0; that can always be expanded, unless
5289   // it's a saturating signed operation. Those can experience true integer
5290   // division overflow, a case which we must avoid.
5291 
5292   // FIXME: We wouldn't have to do this (or any of the early
5293   // expansion/promotion) if it was possible to expand a libcall of an
5294   // illegal type during operation legalization. But it's not, so things
5295   // get a bit hacky.
5296   unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue();
5297   if ((ScaleInt > 0 || (Saturating && Signed)) &&
5298       (TLI.isTypeLegal(VT) ||
5299        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5300     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5301         Opcode, VT, ScaleInt);
5302     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5303       EVT PromVT;
5304       if (VT.isScalarInteger())
5305         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5306       else if (VT.isVector()) {
5307         PromVT = VT.getVectorElementType();
5308         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5309         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5310       } else
5311         llvm_unreachable("Wrong VT for DIVFIX?");
5312       if (Signed) {
5313         LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT);
5314         RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT);
5315       } else {
5316         LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT);
5317         RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT);
5318       }
5319       EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout());
5320       // For saturating operations, we need to shift up the LHS to get the
5321       // proper saturation width, and then shift down again afterwards.
5322       if (Saturating)
5323         LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS,
5324                           DAG.getConstant(1, DL, ShiftTy));
5325       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5326       if (Saturating)
5327         Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res,
5328                           DAG.getConstant(1, DL, ShiftTy));
5329       return DAG.getZExtOrTrunc(Res, DL, VT);
5330     }
5331   }
5332 
5333   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5334 }
5335 
5336 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5337 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5338 static void
5339 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
5340                      const SDValue &N) {
5341   switch (N.getOpcode()) {
5342   case ISD::CopyFromReg: {
5343     SDValue Op = N.getOperand(1);
5344     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5345                       Op.getValueType().getSizeInBits());
5346     return;
5347   }
5348   case ISD::BITCAST:
5349   case ISD::AssertZext:
5350   case ISD::AssertSext:
5351   case ISD::TRUNCATE:
5352     getUnderlyingArgRegs(Regs, N.getOperand(0));
5353     return;
5354   case ISD::BUILD_PAIR:
5355   case ISD::BUILD_VECTOR:
5356   case ISD::CONCAT_VECTORS:
5357     for (SDValue Op : N->op_values())
5358       getUnderlyingArgRegs(Regs, Op);
5359     return;
5360   default:
5361     return;
5362   }
5363 }
5364 
5365 /// If the DbgValueInst is a dbg_value of a function argument, create the
5366 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5367 /// instruction selection, they will be inserted to the entry BB.
5368 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
5369     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
5370     DILocation *DL, bool IsDbgDeclare, const SDValue &N) {
5371   const Argument *Arg = dyn_cast<Argument>(V);
5372   if (!Arg)
5373     return false;
5374 
5375   if (!IsDbgDeclare) {
5376     // ArgDbgValues are hoisted to the beginning of the entry block. So we
5377     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
5378     // the entry block.
5379     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
5380     if (!IsInEntryBlock)
5381       return false;
5382 
5383     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
5384     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
5385     // variable that also is a param.
5386     //
5387     // Although, if we are at the top of the entry block already, we can still
5388     // emit using ArgDbgValue. This might catch some situations when the
5389     // dbg.value refers to an argument that isn't used in the entry block, so
5390     // any CopyToReg node would be optimized out and the only way to express
5391     // this DBG_VALUE is by using the physical reg (or FI) as done in this
5392     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
5393     // we should only emit as ArgDbgValue if the Variable is an argument to the
5394     // current function, and the dbg.value intrinsic is found in the entry
5395     // block.
5396     bool VariableIsFunctionInputArg = Variable->isParameter() &&
5397         !DL->getInlinedAt();
5398     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
5399     if (!IsInPrologue && !VariableIsFunctionInputArg)
5400       return false;
5401 
5402     // Here we assume that a function argument on IR level only can be used to
5403     // describe one input parameter on source level. If we for example have
5404     // source code like this
5405     //
5406     //    struct A { long x, y; };
5407     //    void foo(struct A a, long b) {
5408     //      ...
5409     //      b = a.x;
5410     //      ...
5411     //    }
5412     //
5413     // and IR like this
5414     //
5415     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
5416     //  entry:
5417     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
5418     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
5419     //    call void @llvm.dbg.value(metadata i32 %b, "b",
5420     //    ...
5421     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
5422     //    ...
5423     //
5424     // then the last dbg.value is describing a parameter "b" using a value that
5425     // is an argument. But since we already has used %a1 to describe a parameter
5426     // we should not handle that last dbg.value here (that would result in an
5427     // incorrect hoisting of the DBG_VALUE to the function entry).
5428     // Notice that we allow one dbg.value per IR level argument, to accommodate
5429     // for the situation with fragments above.
5430     if (VariableIsFunctionInputArg) {
5431       unsigned ArgNo = Arg->getArgNo();
5432       if (ArgNo >= FuncInfo.DescribedArgs.size())
5433         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
5434       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
5435         return false;
5436       FuncInfo.DescribedArgs.set(ArgNo);
5437     }
5438   }
5439 
5440   MachineFunction &MF = DAG.getMachineFunction();
5441   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5442 
5443   bool IsIndirect = false;
5444   Optional<MachineOperand> Op;
5445   // Some arguments' frame index is recorded during argument lowering.
5446   int FI = FuncInfo.getArgumentFrameIndex(Arg);
5447   if (FI != std::numeric_limits<int>::max())
5448     Op = MachineOperand::CreateFI(FI);
5449 
5450   SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes;
5451   if (!Op && N.getNode()) {
5452     getUnderlyingArgRegs(ArgRegsAndSizes, N);
5453     Register Reg;
5454     if (ArgRegsAndSizes.size() == 1)
5455       Reg = ArgRegsAndSizes.front().first;
5456 
5457     if (Reg && Reg.isVirtual()) {
5458       MachineRegisterInfo &RegInfo = MF.getRegInfo();
5459       Register PR = RegInfo.getLiveInPhysReg(Reg);
5460       if (PR)
5461         Reg = PR;
5462     }
5463     if (Reg) {
5464       Op = MachineOperand::CreateReg(Reg, false);
5465       IsIndirect = IsDbgDeclare;
5466     }
5467   }
5468 
5469   if (!Op && N.getNode()) {
5470     // Check if frame index is available.
5471     SDValue LCandidate = peekThroughBitcasts(N);
5472     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
5473       if (FrameIndexSDNode *FINode =
5474           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
5475         Op = MachineOperand::CreateFI(FINode->getIndex());
5476   }
5477 
5478   if (!Op) {
5479     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
5480     auto splitMultiRegDbgValue
5481       = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) {
5482       unsigned Offset = 0;
5483       for (auto RegAndSize : SplitRegs) {
5484         // If the expression is already a fragment, the current register
5485         // offset+size might extend beyond the fragment. In this case, only
5486         // the register bits that are inside the fragment are relevant.
5487         int RegFragmentSizeInBits = RegAndSize.second;
5488         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
5489           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
5490           // The register is entirely outside the expression fragment,
5491           // so is irrelevant for debug info.
5492           if (Offset >= ExprFragmentSizeInBits)
5493             break;
5494           // The register is partially outside the expression fragment, only
5495           // the low bits within the fragment are relevant for debug info.
5496           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
5497             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
5498           }
5499         }
5500 
5501         auto FragmentExpr = DIExpression::createFragmentExpression(
5502             Expr, Offset, RegFragmentSizeInBits);
5503         Offset += RegAndSize.second;
5504         // If a valid fragment expression cannot be created, the variable's
5505         // correct value cannot be determined and so it is set as Undef.
5506         if (!FragmentExpr) {
5507           SDDbgValue *SDV = DAG.getConstantDbgValue(
5508               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
5509           DAG.AddDbgValue(SDV, nullptr, false);
5510           continue;
5511         }
5512         assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?");
5513         FuncInfo.ArgDbgValues.push_back(
5514           BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare,
5515                   RegAndSize.first, Variable, *FragmentExpr));
5516       }
5517     };
5518 
5519     // Check if ValueMap has reg number.
5520     DenseMap<const Value *, Register>::const_iterator
5521       VMI = FuncInfo.ValueMap.find(V);
5522     if (VMI != FuncInfo.ValueMap.end()) {
5523       const auto &TLI = DAG.getTargetLoweringInfo();
5524       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
5525                        V->getType(), getABIRegCopyCC(V));
5526       if (RFV.occupiesMultipleRegs()) {
5527         splitMultiRegDbgValue(RFV.getRegsAndSizes());
5528         return true;
5529       }
5530 
5531       Op = MachineOperand::CreateReg(VMI->second, false);
5532       IsIndirect = IsDbgDeclare;
5533     } else if (ArgRegsAndSizes.size() > 1) {
5534       // This was split due to the calling convention, and no virtual register
5535       // mapping exists for the value.
5536       splitMultiRegDbgValue(ArgRegsAndSizes);
5537       return true;
5538     }
5539   }
5540 
5541   if (!Op)
5542     return false;
5543 
5544   assert(Variable->isValidLocationForIntrinsic(DL) &&
5545          "Expected inlined-at fields to agree");
5546   IsIndirect = (Op->isReg()) ? IsIndirect : true;
5547   FuncInfo.ArgDbgValues.push_back(
5548       BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
5549               *Op, Variable, Expr));
5550 
5551   return true;
5552 }
5553 
5554 /// Return the appropriate SDDbgValue based on N.
5555 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
5556                                              DILocalVariable *Variable,
5557                                              DIExpression *Expr,
5558                                              const DebugLoc &dl,
5559                                              unsigned DbgSDNodeOrder) {
5560   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
5561     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
5562     // stack slot locations.
5563     //
5564     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
5565     // debug values here after optimization:
5566     //
5567     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
5568     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
5569     //
5570     // Both describe the direct values of their associated variables.
5571     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
5572                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5573   }
5574   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
5575                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5576 }
5577 
5578 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
5579   switch (Intrinsic) {
5580   case Intrinsic::smul_fix:
5581     return ISD::SMULFIX;
5582   case Intrinsic::umul_fix:
5583     return ISD::UMULFIX;
5584   case Intrinsic::smul_fix_sat:
5585     return ISD::SMULFIXSAT;
5586   case Intrinsic::umul_fix_sat:
5587     return ISD::UMULFIXSAT;
5588   case Intrinsic::sdiv_fix:
5589     return ISD::SDIVFIX;
5590   case Intrinsic::udiv_fix:
5591     return ISD::UDIVFIX;
5592   case Intrinsic::sdiv_fix_sat:
5593     return ISD::SDIVFIXSAT;
5594   case Intrinsic::udiv_fix_sat:
5595     return ISD::UDIVFIXSAT;
5596   default:
5597     llvm_unreachable("Unhandled fixed point intrinsic");
5598   }
5599 }
5600 
5601 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
5602                                            const char *FunctionName) {
5603   assert(FunctionName && "FunctionName must not be nullptr");
5604   SDValue Callee = DAG.getExternalSymbol(
5605       FunctionName,
5606       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
5607   LowerCallTo(I, Callee, I.isTailCall());
5608 }
5609 
5610 /// Lower the call to the specified intrinsic function.
5611 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
5612                                              unsigned Intrinsic) {
5613   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5614   SDLoc sdl = getCurSDLoc();
5615   DebugLoc dl = getCurDebugLoc();
5616   SDValue Res;
5617 
5618   switch (Intrinsic) {
5619   default:
5620     // By default, turn this into a target intrinsic node.
5621     visitTargetIntrinsic(I, Intrinsic);
5622     return;
5623   case Intrinsic::vscale: {
5624     match(&I, m_VScale(DAG.getDataLayout()));
5625     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5626     setValue(&I,
5627              DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)));
5628     return;
5629   }
5630   case Intrinsic::vastart:  visitVAStart(I); return;
5631   case Intrinsic::vaend:    visitVAEnd(I); return;
5632   case Intrinsic::vacopy:   visitVACopy(I); return;
5633   case Intrinsic::returnaddress:
5634     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
5635                              TLI.getPointerTy(DAG.getDataLayout()),
5636                              getValue(I.getArgOperand(0))));
5637     return;
5638   case Intrinsic::addressofreturnaddress:
5639     setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
5640                              TLI.getPointerTy(DAG.getDataLayout())));
5641     return;
5642   case Intrinsic::sponentry:
5643     setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl,
5644                              TLI.getFrameIndexTy(DAG.getDataLayout())));
5645     return;
5646   case Intrinsic::frameaddress:
5647     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
5648                              TLI.getFrameIndexTy(DAG.getDataLayout()),
5649                              getValue(I.getArgOperand(0))));
5650     return;
5651   case Intrinsic::read_register: {
5652     Value *Reg = I.getArgOperand(0);
5653     SDValue Chain = getRoot();
5654     SDValue RegName =
5655         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5656     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5657     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
5658       DAG.getVTList(VT, MVT::Other), Chain, RegName);
5659     setValue(&I, Res);
5660     DAG.setRoot(Res.getValue(1));
5661     return;
5662   }
5663   case Intrinsic::write_register: {
5664     Value *Reg = I.getArgOperand(0);
5665     Value *RegValue = I.getArgOperand(1);
5666     SDValue Chain = getRoot();
5667     SDValue RegName =
5668         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5669     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
5670                             RegName, getValue(RegValue)));
5671     return;
5672   }
5673   case Intrinsic::memcpy: {
5674     const auto &MCI = cast<MemCpyInst>(I);
5675     SDValue Op1 = getValue(I.getArgOperand(0));
5676     SDValue Op2 = getValue(I.getArgOperand(1));
5677     SDValue Op3 = getValue(I.getArgOperand(2));
5678     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5679     Align DstAlign = MCI.getDestAlign().valueOrOne();
5680     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5681     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5682     bool isVol = MCI.isVolatile();
5683     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5684     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5685     // node.
5686     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5687     SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5688                                /* AlwaysInline */ false, isTC,
5689                                MachinePointerInfo(I.getArgOperand(0)),
5690                                MachinePointerInfo(I.getArgOperand(1)));
5691     updateDAGForMaybeTailCall(MC);
5692     return;
5693   }
5694   case Intrinsic::memcpy_inline: {
5695     const auto &MCI = cast<MemCpyInlineInst>(I);
5696     SDValue Dst = getValue(I.getArgOperand(0));
5697     SDValue Src = getValue(I.getArgOperand(1));
5698     SDValue Size = getValue(I.getArgOperand(2));
5699     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
5700     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
5701     Align DstAlign = MCI.getDestAlign().valueOrOne();
5702     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5703     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5704     bool isVol = MCI.isVolatile();
5705     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5706     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5707     // node.
5708     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
5709                                /* AlwaysInline */ true, isTC,
5710                                MachinePointerInfo(I.getArgOperand(0)),
5711                                MachinePointerInfo(I.getArgOperand(1)));
5712     updateDAGForMaybeTailCall(MC);
5713     return;
5714   }
5715   case Intrinsic::memset: {
5716     const auto &MSI = cast<MemSetInst>(I);
5717     SDValue Op1 = getValue(I.getArgOperand(0));
5718     SDValue Op2 = getValue(I.getArgOperand(1));
5719     SDValue Op3 = getValue(I.getArgOperand(2));
5720     // @llvm.memset defines 0 and 1 to both mean no alignment.
5721     Align Alignment = MSI.getDestAlign().valueOrOne();
5722     bool isVol = MSI.isVolatile();
5723     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5724     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5725     SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC,
5726                                MachinePointerInfo(I.getArgOperand(0)));
5727     updateDAGForMaybeTailCall(MS);
5728     return;
5729   }
5730   case Intrinsic::memmove: {
5731     const auto &MMI = cast<MemMoveInst>(I);
5732     SDValue Op1 = getValue(I.getArgOperand(0));
5733     SDValue Op2 = getValue(I.getArgOperand(1));
5734     SDValue Op3 = getValue(I.getArgOperand(2));
5735     // @llvm.memmove defines 0 and 1 to both mean no alignment.
5736     Align DstAlign = MMI.getDestAlign().valueOrOne();
5737     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
5738     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5739     bool isVol = MMI.isVolatile();
5740     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5741     // FIXME: Support passing different dest/src alignments to the memmove DAG
5742     // node.
5743     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5744     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5745                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5746                                 MachinePointerInfo(I.getArgOperand(1)));
5747     updateDAGForMaybeTailCall(MM);
5748     return;
5749   }
5750   case Intrinsic::memcpy_element_unordered_atomic: {
5751     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5752     SDValue Dst = getValue(MI.getRawDest());
5753     SDValue Src = getValue(MI.getRawSource());
5754     SDValue Length = getValue(MI.getLength());
5755 
5756     unsigned DstAlign = MI.getDestAlignment();
5757     unsigned SrcAlign = MI.getSourceAlignment();
5758     Type *LengthTy = MI.getLength()->getType();
5759     unsigned ElemSz = MI.getElementSizeInBytes();
5760     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5761     SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src,
5762                                      SrcAlign, Length, LengthTy, ElemSz, isTC,
5763                                      MachinePointerInfo(MI.getRawDest()),
5764                                      MachinePointerInfo(MI.getRawSource()));
5765     updateDAGForMaybeTailCall(MC);
5766     return;
5767   }
5768   case Intrinsic::memmove_element_unordered_atomic: {
5769     auto &MI = cast<AtomicMemMoveInst>(I);
5770     SDValue Dst = getValue(MI.getRawDest());
5771     SDValue Src = getValue(MI.getRawSource());
5772     SDValue Length = getValue(MI.getLength());
5773 
5774     unsigned DstAlign = MI.getDestAlignment();
5775     unsigned SrcAlign = MI.getSourceAlignment();
5776     Type *LengthTy = MI.getLength()->getType();
5777     unsigned ElemSz = MI.getElementSizeInBytes();
5778     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5779     SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src,
5780                                       SrcAlign, Length, LengthTy, ElemSz, isTC,
5781                                       MachinePointerInfo(MI.getRawDest()),
5782                                       MachinePointerInfo(MI.getRawSource()));
5783     updateDAGForMaybeTailCall(MC);
5784     return;
5785   }
5786   case Intrinsic::memset_element_unordered_atomic: {
5787     auto &MI = cast<AtomicMemSetInst>(I);
5788     SDValue Dst = getValue(MI.getRawDest());
5789     SDValue Val = getValue(MI.getValue());
5790     SDValue Length = getValue(MI.getLength());
5791 
5792     unsigned DstAlign = MI.getDestAlignment();
5793     Type *LengthTy = MI.getLength()->getType();
5794     unsigned ElemSz = MI.getElementSizeInBytes();
5795     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5796     SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length,
5797                                      LengthTy, ElemSz, isTC,
5798                                      MachinePointerInfo(MI.getRawDest()));
5799     updateDAGForMaybeTailCall(MC);
5800     return;
5801   }
5802   case Intrinsic::dbg_addr:
5803   case Intrinsic::dbg_declare: {
5804     const auto &DI = cast<DbgVariableIntrinsic>(I);
5805     DILocalVariable *Variable = DI.getVariable();
5806     DIExpression *Expression = DI.getExpression();
5807     dropDanglingDebugInfo(Variable, Expression);
5808     assert(Variable && "Missing variable");
5809     LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI
5810                       << "\n");
5811     // Check if address has undef value.
5812     const Value *Address = DI.getVariableLocation();
5813     if (!Address || isa<UndefValue>(Address) ||
5814         (Address->use_empty() && !isa<Argument>(Address))) {
5815       LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
5816                         << " (bad/undef/unused-arg address)\n");
5817       return;
5818     }
5819 
5820     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
5821 
5822     // Check if this variable can be described by a frame index, typically
5823     // either as a static alloca or a byval parameter.
5824     int FI = std::numeric_limits<int>::max();
5825     if (const auto *AI =
5826             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
5827       if (AI->isStaticAlloca()) {
5828         auto I = FuncInfo.StaticAllocaMap.find(AI);
5829         if (I != FuncInfo.StaticAllocaMap.end())
5830           FI = I->second;
5831       }
5832     } else if (const auto *Arg = dyn_cast<Argument>(
5833                    Address->stripInBoundsConstantOffsets())) {
5834       FI = FuncInfo.getArgumentFrameIndex(Arg);
5835     }
5836 
5837     // llvm.dbg.addr is control dependent and always generates indirect
5838     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
5839     // the MachineFunction variable table.
5840     if (FI != std::numeric_limits<int>::max()) {
5841       if (Intrinsic == Intrinsic::dbg_addr) {
5842         SDDbgValue *SDV = DAG.getFrameIndexDbgValue(
5843             Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder);
5844         DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter);
5845       } else {
5846         LLVM_DEBUG(dbgs() << "Skipping " << DI
5847                           << " (variable info stashed in MF side table)\n");
5848       }
5849       return;
5850     }
5851 
5852     SDValue &N = NodeMap[Address];
5853     if (!N.getNode() && isa<Argument>(Address))
5854       // Check unused arguments map.
5855       N = UnusedArgNodeMap[Address];
5856     SDDbgValue *SDV;
5857     if (N.getNode()) {
5858       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
5859         Address = BCI->getOperand(0);
5860       // Parameters are handled specially.
5861       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
5862       if (isParameter && FINode) {
5863         // Byval parameter. We have a frame index at this point.
5864         SDV =
5865             DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
5866                                       /*IsIndirect*/ true, dl, SDNodeOrder);
5867       } else if (isa<Argument>(Address)) {
5868         // Address is an argument, so try to emit its dbg value using
5869         // virtual register info from the FuncInfo.ValueMap.
5870         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N);
5871         return;
5872       } else {
5873         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
5874                               true, dl, SDNodeOrder);
5875       }
5876       DAG.AddDbgValue(SDV, N.getNode(), isParameter);
5877     } else {
5878       // If Address is an argument then try to emit its dbg value using
5879       // virtual register info from the FuncInfo.ValueMap.
5880       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true,
5881                                     N)) {
5882         LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
5883                           << " (could not emit func-arg dbg_value)\n");
5884       }
5885     }
5886     return;
5887   }
5888   case Intrinsic::dbg_label: {
5889     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
5890     DILabel *Label = DI.getLabel();
5891     assert(Label && "Missing label");
5892 
5893     SDDbgLabel *SDV;
5894     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
5895     DAG.AddDbgLabel(SDV);
5896     return;
5897   }
5898   case Intrinsic::dbg_value: {
5899     const DbgValueInst &DI = cast<DbgValueInst>(I);
5900     assert(DI.getVariable() && "Missing variable");
5901 
5902     DILocalVariable *Variable = DI.getVariable();
5903     DIExpression *Expression = DI.getExpression();
5904     dropDanglingDebugInfo(Variable, Expression);
5905     const Value *V = DI.getValue();
5906     if (!V)
5907       return;
5908 
5909     if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(),
5910         SDNodeOrder))
5911       return;
5912 
5913     // TODO: Dangling debug info will eventually either be resolved or produce
5914     // an Undef DBG_VALUE. However in the resolution case, a gap may appear
5915     // between the original dbg.value location and its resolved DBG_VALUE, which
5916     // we should ideally fill with an extra Undef DBG_VALUE.
5917 
5918     DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder);
5919     return;
5920   }
5921 
5922   case Intrinsic::eh_typeid_for: {
5923     // Find the type id for the given typeinfo.
5924     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
5925     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
5926     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
5927     setValue(&I, Res);
5928     return;
5929   }
5930 
5931   case Intrinsic::eh_return_i32:
5932   case Intrinsic::eh_return_i64:
5933     DAG.getMachineFunction().setCallsEHReturn(true);
5934     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
5935                             MVT::Other,
5936                             getControlRoot(),
5937                             getValue(I.getArgOperand(0)),
5938                             getValue(I.getArgOperand(1))));
5939     return;
5940   case Intrinsic::eh_unwind_init:
5941     DAG.getMachineFunction().setCallsUnwindInit(true);
5942     return;
5943   case Intrinsic::eh_dwarf_cfa:
5944     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
5945                              TLI.getPointerTy(DAG.getDataLayout()),
5946                              getValue(I.getArgOperand(0))));
5947     return;
5948   case Intrinsic::eh_sjlj_callsite: {
5949     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5950     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
5951     assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
5952     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
5953 
5954     MMI.setCurrentCallSite(CI->getZExtValue());
5955     return;
5956   }
5957   case Intrinsic::eh_sjlj_functioncontext: {
5958     // Get and store the index of the function context.
5959     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
5960     AllocaInst *FnCtx =
5961       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
5962     int FI = FuncInfo.StaticAllocaMap[FnCtx];
5963     MFI.setFunctionContextIndex(FI);
5964     return;
5965   }
5966   case Intrinsic::eh_sjlj_setjmp: {
5967     SDValue Ops[2];
5968     Ops[0] = getRoot();
5969     Ops[1] = getValue(I.getArgOperand(0));
5970     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
5971                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
5972     setValue(&I, Op.getValue(0));
5973     DAG.setRoot(Op.getValue(1));
5974     return;
5975   }
5976   case Intrinsic::eh_sjlj_longjmp:
5977     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
5978                             getRoot(), getValue(I.getArgOperand(0))));
5979     return;
5980   case Intrinsic::eh_sjlj_setup_dispatch:
5981     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
5982                             getRoot()));
5983     return;
5984   case Intrinsic::masked_gather:
5985     visitMaskedGather(I);
5986     return;
5987   case Intrinsic::masked_load:
5988     visitMaskedLoad(I);
5989     return;
5990   case Intrinsic::masked_scatter:
5991     visitMaskedScatter(I);
5992     return;
5993   case Intrinsic::masked_store:
5994     visitMaskedStore(I);
5995     return;
5996   case Intrinsic::masked_expandload:
5997     visitMaskedLoad(I, true /* IsExpanding */);
5998     return;
5999   case Intrinsic::masked_compressstore:
6000     visitMaskedStore(I, true /* IsCompressing */);
6001     return;
6002   case Intrinsic::powi:
6003     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6004                             getValue(I.getArgOperand(1)), DAG));
6005     return;
6006   case Intrinsic::log:
6007     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6008     return;
6009   case Intrinsic::log2:
6010     setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6011     return;
6012   case Intrinsic::log10:
6013     setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6014     return;
6015   case Intrinsic::exp:
6016     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6017     return;
6018   case Intrinsic::exp2:
6019     setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6020     return;
6021   case Intrinsic::pow:
6022     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6023                            getValue(I.getArgOperand(1)), DAG, TLI));
6024     return;
6025   case Intrinsic::sqrt:
6026   case Intrinsic::fabs:
6027   case Intrinsic::sin:
6028   case Intrinsic::cos:
6029   case Intrinsic::floor:
6030   case Intrinsic::ceil:
6031   case Intrinsic::trunc:
6032   case Intrinsic::rint:
6033   case Intrinsic::nearbyint:
6034   case Intrinsic::round:
6035   case Intrinsic::canonicalize: {
6036     unsigned Opcode;
6037     switch (Intrinsic) {
6038     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6039     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
6040     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
6041     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
6042     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
6043     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
6044     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
6045     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
6046     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
6047     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
6048     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
6049     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6050     }
6051 
6052     setValue(&I, DAG.getNode(Opcode, sdl,
6053                              getValue(I.getArgOperand(0)).getValueType(),
6054                              getValue(I.getArgOperand(0))));
6055     return;
6056   }
6057   case Intrinsic::lround:
6058   case Intrinsic::llround:
6059   case Intrinsic::lrint:
6060   case Intrinsic::llrint: {
6061     unsigned Opcode;
6062     switch (Intrinsic) {
6063     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6064     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6065     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6066     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6067     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6068     }
6069 
6070     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6071     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6072                              getValue(I.getArgOperand(0))));
6073     return;
6074   }
6075   case Intrinsic::minnum:
6076     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6077                              getValue(I.getArgOperand(0)).getValueType(),
6078                              getValue(I.getArgOperand(0)),
6079                              getValue(I.getArgOperand(1))));
6080     return;
6081   case Intrinsic::maxnum:
6082     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6083                              getValue(I.getArgOperand(0)).getValueType(),
6084                              getValue(I.getArgOperand(0)),
6085                              getValue(I.getArgOperand(1))));
6086     return;
6087   case Intrinsic::minimum:
6088     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6089                              getValue(I.getArgOperand(0)).getValueType(),
6090                              getValue(I.getArgOperand(0)),
6091                              getValue(I.getArgOperand(1))));
6092     return;
6093   case Intrinsic::maximum:
6094     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6095                              getValue(I.getArgOperand(0)).getValueType(),
6096                              getValue(I.getArgOperand(0)),
6097                              getValue(I.getArgOperand(1))));
6098     return;
6099   case Intrinsic::copysign:
6100     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6101                              getValue(I.getArgOperand(0)).getValueType(),
6102                              getValue(I.getArgOperand(0)),
6103                              getValue(I.getArgOperand(1))));
6104     return;
6105   case Intrinsic::fma:
6106     setValue(&I, DAG.getNode(ISD::FMA, sdl,
6107                              getValue(I.getArgOperand(0)).getValueType(),
6108                              getValue(I.getArgOperand(0)),
6109                              getValue(I.getArgOperand(1)),
6110                              getValue(I.getArgOperand(2))));
6111     return;
6112 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6113   case Intrinsic::INTRINSIC:
6114 #include "llvm/IR/ConstrainedOps.def"
6115     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6116     return;
6117   case Intrinsic::fmuladd: {
6118     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6119     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6120         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6121       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6122                                getValue(I.getArgOperand(0)).getValueType(),
6123                                getValue(I.getArgOperand(0)),
6124                                getValue(I.getArgOperand(1)),
6125                                getValue(I.getArgOperand(2))));
6126     } else {
6127       // TODO: Intrinsic calls should have fast-math-flags.
6128       SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
6129                                 getValue(I.getArgOperand(0)).getValueType(),
6130                                 getValue(I.getArgOperand(0)),
6131                                 getValue(I.getArgOperand(1)));
6132       SDValue Add = DAG.getNode(ISD::FADD, sdl,
6133                                 getValue(I.getArgOperand(0)).getValueType(),
6134                                 Mul,
6135                                 getValue(I.getArgOperand(2)));
6136       setValue(&I, Add);
6137     }
6138     return;
6139   }
6140   case Intrinsic::convert_to_fp16:
6141     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
6142                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
6143                                          getValue(I.getArgOperand(0)),
6144                                          DAG.getTargetConstant(0, sdl,
6145                                                                MVT::i32))));
6146     return;
6147   case Intrinsic::convert_from_fp16:
6148     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
6149                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6150                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
6151                                          getValue(I.getArgOperand(0)))));
6152     return;
6153   case Intrinsic::pcmarker: {
6154     SDValue Tmp = getValue(I.getArgOperand(0));
6155     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
6156     return;
6157   }
6158   case Intrinsic::readcyclecounter: {
6159     SDValue Op = getRoot();
6160     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
6161                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6162     setValue(&I, Res);
6163     DAG.setRoot(Res.getValue(1));
6164     return;
6165   }
6166   case Intrinsic::bitreverse:
6167     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
6168                              getValue(I.getArgOperand(0)).getValueType(),
6169                              getValue(I.getArgOperand(0))));
6170     return;
6171   case Intrinsic::bswap:
6172     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
6173                              getValue(I.getArgOperand(0)).getValueType(),
6174                              getValue(I.getArgOperand(0))));
6175     return;
6176   case Intrinsic::cttz: {
6177     SDValue Arg = getValue(I.getArgOperand(0));
6178     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6179     EVT Ty = Arg.getValueType();
6180     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
6181                              sdl, Ty, Arg));
6182     return;
6183   }
6184   case Intrinsic::ctlz: {
6185     SDValue Arg = getValue(I.getArgOperand(0));
6186     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6187     EVT Ty = Arg.getValueType();
6188     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
6189                              sdl, Ty, Arg));
6190     return;
6191   }
6192   case Intrinsic::ctpop: {
6193     SDValue Arg = getValue(I.getArgOperand(0));
6194     EVT Ty = Arg.getValueType();
6195     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
6196     return;
6197   }
6198   case Intrinsic::fshl:
6199   case Intrinsic::fshr: {
6200     bool IsFSHL = Intrinsic == Intrinsic::fshl;
6201     SDValue X = getValue(I.getArgOperand(0));
6202     SDValue Y = getValue(I.getArgOperand(1));
6203     SDValue Z = getValue(I.getArgOperand(2));
6204     EVT VT = X.getValueType();
6205     SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT);
6206     SDValue Zero = DAG.getConstant(0, sdl, VT);
6207     SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC);
6208 
6209     auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
6210     if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) {
6211       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
6212       return;
6213     }
6214 
6215     // When X == Y, this is rotate. If the data type has a power-of-2 size, we
6216     // avoid the select that is necessary in the general case to filter out
6217     // the 0-shift possibility that leads to UB.
6218     if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) {
6219       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
6220       if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) {
6221         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
6222         return;
6223       }
6224 
6225       // Some targets only rotate one way. Try the opposite direction.
6226       RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL;
6227       if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) {
6228         // Negate the shift amount because it is safe to ignore the high bits.
6229         SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
6230         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt));
6231         return;
6232       }
6233 
6234       // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW))
6235       // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW))
6236       SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
6237       SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC);
6238       SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt);
6239       SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt);
6240       setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY));
6241       return;
6242     }
6243 
6244     // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW)))
6245     // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW))
6246     SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt);
6247     SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt);
6248     SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt);
6249     SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY);
6250 
6251     // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth,
6252     // and that is undefined. We must compare and select to avoid UB.
6253     EVT CCVT = MVT::i1;
6254     if (VT.isVector())
6255       CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements());
6256 
6257     // For fshl, 0-shift returns the 1st arg (X).
6258     // For fshr, 0-shift returns the 2nd arg (Y).
6259     SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ);
6260     setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or));
6261     return;
6262   }
6263   case Intrinsic::sadd_sat: {
6264     SDValue Op1 = getValue(I.getArgOperand(0));
6265     SDValue Op2 = getValue(I.getArgOperand(1));
6266     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6267     return;
6268   }
6269   case Intrinsic::uadd_sat: {
6270     SDValue Op1 = getValue(I.getArgOperand(0));
6271     SDValue Op2 = getValue(I.getArgOperand(1));
6272     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6273     return;
6274   }
6275   case Intrinsic::ssub_sat: {
6276     SDValue Op1 = getValue(I.getArgOperand(0));
6277     SDValue Op2 = getValue(I.getArgOperand(1));
6278     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6279     return;
6280   }
6281   case Intrinsic::usub_sat: {
6282     SDValue Op1 = getValue(I.getArgOperand(0));
6283     SDValue Op2 = getValue(I.getArgOperand(1));
6284     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6285     return;
6286   }
6287   case Intrinsic::smul_fix:
6288   case Intrinsic::umul_fix:
6289   case Intrinsic::smul_fix_sat:
6290   case Intrinsic::umul_fix_sat: {
6291     SDValue Op1 = getValue(I.getArgOperand(0));
6292     SDValue Op2 = getValue(I.getArgOperand(1));
6293     SDValue Op3 = getValue(I.getArgOperand(2));
6294     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6295                              Op1.getValueType(), Op1, Op2, Op3));
6296     return;
6297   }
6298   case Intrinsic::sdiv_fix:
6299   case Intrinsic::udiv_fix:
6300   case Intrinsic::sdiv_fix_sat:
6301   case Intrinsic::udiv_fix_sat: {
6302     SDValue Op1 = getValue(I.getArgOperand(0));
6303     SDValue Op2 = getValue(I.getArgOperand(1));
6304     SDValue Op3 = getValue(I.getArgOperand(2));
6305     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6306                               Op1, Op2, Op3, DAG, TLI));
6307     return;
6308   }
6309   case Intrinsic::stacksave: {
6310     SDValue Op = getRoot();
6311     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6312     Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op);
6313     setValue(&I, Res);
6314     DAG.setRoot(Res.getValue(1));
6315     return;
6316   }
6317   case Intrinsic::stackrestore:
6318     Res = getValue(I.getArgOperand(0));
6319     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
6320     return;
6321   case Intrinsic::get_dynamic_area_offset: {
6322     SDValue Op = getRoot();
6323     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6324     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6325     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
6326     // target.
6327     if (PtrTy.getSizeInBits() < ResTy.getSizeInBits())
6328       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
6329                          " intrinsic!");
6330     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
6331                       Op);
6332     DAG.setRoot(Op);
6333     setValue(&I, Res);
6334     return;
6335   }
6336   case Intrinsic::stackguard: {
6337     MachineFunction &MF = DAG.getMachineFunction();
6338     const Module &M = *MF.getFunction().getParent();
6339     SDValue Chain = getRoot();
6340     if (TLI.useLoadStackGuardNode()) {
6341       Res = getLoadStackGuard(DAG, sdl, Chain);
6342     } else {
6343       EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6344       const Value *Global = TLI.getSDagStackGuard(M);
6345       unsigned Align = DL->getPrefTypeAlignment(Global->getType());
6346       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
6347                         MachinePointerInfo(Global, 0), Align,
6348                         MachineMemOperand::MOVolatile);
6349     }
6350     if (TLI.useStackGuardXorFP())
6351       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
6352     DAG.setRoot(Chain);
6353     setValue(&I, Res);
6354     return;
6355   }
6356   case Intrinsic::stackprotector: {
6357     // Emit code into the DAG to store the stack guard onto the stack.
6358     MachineFunction &MF = DAG.getMachineFunction();
6359     MachineFrameInfo &MFI = MF.getFrameInfo();
6360     SDValue Src, Chain = getRoot();
6361 
6362     if (TLI.useLoadStackGuardNode())
6363       Src = getLoadStackGuard(DAG, sdl, Chain);
6364     else
6365       Src = getValue(I.getArgOperand(0));   // The guard's value.
6366 
6367     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
6368 
6369     int FI = FuncInfo.StaticAllocaMap[Slot];
6370     MFI.setStackProtectorIndex(FI);
6371     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6372 
6373     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
6374 
6375     // Store the stack protector onto the stack.
6376     Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
6377                                                  DAG.getMachineFunction(), FI),
6378                        /* Alignment = */ 0, MachineMemOperand::MOVolatile);
6379     setValue(&I, Res);
6380     DAG.setRoot(Res);
6381     return;
6382   }
6383   case Intrinsic::objectsize:
6384     llvm_unreachable("llvm.objectsize.* should have been lowered already");
6385 
6386   case Intrinsic::is_constant:
6387     llvm_unreachable("llvm.is.constant.* should have been lowered already");
6388 
6389   case Intrinsic::annotation:
6390   case Intrinsic::ptr_annotation:
6391   case Intrinsic::launder_invariant_group:
6392   case Intrinsic::strip_invariant_group:
6393     // Drop the intrinsic, but forward the value
6394     setValue(&I, getValue(I.getOperand(0)));
6395     return;
6396   case Intrinsic::assume:
6397   case Intrinsic::var_annotation:
6398   case Intrinsic::sideeffect:
6399     // Discard annotate attributes, assumptions, and artificial side-effects.
6400     return;
6401 
6402   case Intrinsic::codeview_annotation: {
6403     // Emit a label associated with this metadata.
6404     MachineFunction &MF = DAG.getMachineFunction();
6405     MCSymbol *Label =
6406         MF.getMMI().getContext().createTempSymbol("annotation", true);
6407     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
6408     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
6409     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
6410     DAG.setRoot(Res);
6411     return;
6412   }
6413 
6414   case Intrinsic::init_trampoline: {
6415     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
6416 
6417     SDValue Ops[6];
6418     Ops[0] = getRoot();
6419     Ops[1] = getValue(I.getArgOperand(0));
6420     Ops[2] = getValue(I.getArgOperand(1));
6421     Ops[3] = getValue(I.getArgOperand(2));
6422     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
6423     Ops[5] = DAG.getSrcValue(F);
6424 
6425     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
6426 
6427     DAG.setRoot(Res);
6428     return;
6429   }
6430   case Intrinsic::adjust_trampoline:
6431     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
6432                              TLI.getPointerTy(DAG.getDataLayout()),
6433                              getValue(I.getArgOperand(0))));
6434     return;
6435   case Intrinsic::gcroot: {
6436     assert(DAG.getMachineFunction().getFunction().hasGC() &&
6437            "only valid in functions with gc specified, enforced by Verifier");
6438     assert(GFI && "implied by previous");
6439     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
6440     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
6441 
6442     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
6443     GFI->addStackRoot(FI->getIndex(), TypeMap);
6444     return;
6445   }
6446   case Intrinsic::gcread:
6447   case Intrinsic::gcwrite:
6448     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
6449   case Intrinsic::flt_rounds:
6450     Res = DAG.getNode(ISD::FLT_ROUNDS_, sdl, {MVT::i32, MVT::Other}, getRoot());
6451     setValue(&I, Res);
6452     DAG.setRoot(Res.getValue(1));
6453     return;
6454 
6455   case Intrinsic::expect:
6456     // Just replace __builtin_expect(exp, c) with EXP.
6457     setValue(&I, getValue(I.getArgOperand(0)));
6458     return;
6459 
6460   case Intrinsic::debugtrap:
6461   case Intrinsic::trap: {
6462     StringRef TrapFuncName =
6463         I.getAttributes()
6464             .getAttribute(AttributeList::FunctionIndex, "trap-func-name")
6465             .getValueAsString();
6466     if (TrapFuncName.empty()) {
6467       ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
6468         ISD::TRAP : ISD::DEBUGTRAP;
6469       DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
6470       return;
6471     }
6472     TargetLowering::ArgListTy Args;
6473 
6474     TargetLowering::CallLoweringInfo CLI(DAG);
6475     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
6476         CallingConv::C, I.getType(),
6477         DAG.getExternalSymbol(TrapFuncName.data(),
6478                               TLI.getPointerTy(DAG.getDataLayout())),
6479         std::move(Args));
6480 
6481     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6482     DAG.setRoot(Result.second);
6483     return;
6484   }
6485 
6486   case Intrinsic::uadd_with_overflow:
6487   case Intrinsic::sadd_with_overflow:
6488   case Intrinsic::usub_with_overflow:
6489   case Intrinsic::ssub_with_overflow:
6490   case Intrinsic::umul_with_overflow:
6491   case Intrinsic::smul_with_overflow: {
6492     ISD::NodeType Op;
6493     switch (Intrinsic) {
6494     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6495     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
6496     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
6497     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
6498     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
6499     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
6500     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
6501     }
6502     SDValue Op1 = getValue(I.getArgOperand(0));
6503     SDValue Op2 = getValue(I.getArgOperand(1));
6504 
6505     EVT ResultVT = Op1.getValueType();
6506     EVT OverflowVT = MVT::i1;
6507     if (ResultVT.isVector())
6508       OverflowVT = EVT::getVectorVT(
6509           *Context, OverflowVT, ResultVT.getVectorNumElements());
6510 
6511     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
6512     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
6513     return;
6514   }
6515   case Intrinsic::prefetch: {
6516     SDValue Ops[5];
6517     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6518     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
6519     Ops[0] = DAG.getRoot();
6520     Ops[1] = getValue(I.getArgOperand(0));
6521     Ops[2] = getValue(I.getArgOperand(1));
6522     Ops[3] = getValue(I.getArgOperand(2));
6523     Ops[4] = getValue(I.getArgOperand(3));
6524     SDValue Result = DAG.getMemIntrinsicNode(
6525         ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops,
6526         EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)),
6527         /* align */ None, Flags);
6528 
6529     // Chain the prefetch in parallell with any pending loads, to stay out of
6530     // the way of later optimizations.
6531     PendingLoads.push_back(Result);
6532     Result = getRoot();
6533     DAG.setRoot(Result);
6534     return;
6535   }
6536   case Intrinsic::lifetime_start:
6537   case Intrinsic::lifetime_end: {
6538     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
6539     // Stack coloring is not enabled in O0, discard region information.
6540     if (TM.getOptLevel() == CodeGenOpt::None)
6541       return;
6542 
6543     const int64_t ObjectSize =
6544         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
6545     Value *const ObjectPtr = I.getArgOperand(1);
6546     SmallVector<const Value *, 4> Allocas;
6547     GetUnderlyingObjects(ObjectPtr, Allocas, *DL);
6548 
6549     for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(),
6550            E = Allocas.end(); Object != E; ++Object) {
6551       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
6552 
6553       // Could not find an Alloca.
6554       if (!LifetimeObject)
6555         continue;
6556 
6557       // First check that the Alloca is static, otherwise it won't have a
6558       // valid frame index.
6559       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
6560       if (SI == FuncInfo.StaticAllocaMap.end())
6561         return;
6562 
6563       const int FrameIndex = SI->second;
6564       int64_t Offset;
6565       if (GetPointerBaseWithConstantOffset(
6566               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
6567         Offset = -1; // Cannot determine offset from alloca to lifetime object.
6568       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
6569                                 Offset);
6570       DAG.setRoot(Res);
6571     }
6572     return;
6573   }
6574   case Intrinsic::invariant_start:
6575     // Discard region information.
6576     setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
6577     return;
6578   case Intrinsic::invariant_end:
6579     // Discard region information.
6580     return;
6581   case Intrinsic::clear_cache:
6582     /// FunctionName may be null.
6583     if (const char *FunctionName = TLI.getClearCacheBuiltinName())
6584       lowerCallToExternalSymbol(I, FunctionName);
6585     return;
6586   case Intrinsic::donothing:
6587     // ignore
6588     return;
6589   case Intrinsic::experimental_stackmap:
6590     visitStackmap(I);
6591     return;
6592   case Intrinsic::experimental_patchpoint_void:
6593   case Intrinsic::experimental_patchpoint_i64:
6594     visitPatchpoint(I);
6595     return;
6596   case Intrinsic::experimental_gc_statepoint:
6597     LowerStatepoint(ImmutableStatepoint(&I));
6598     return;
6599   case Intrinsic::experimental_gc_result:
6600     visitGCResult(cast<GCResultInst>(I));
6601     return;
6602   case Intrinsic::experimental_gc_relocate:
6603     visitGCRelocate(cast<GCRelocateInst>(I));
6604     return;
6605   case Intrinsic::instrprof_increment:
6606     llvm_unreachable("instrprof failed to lower an increment");
6607   case Intrinsic::instrprof_value_profile:
6608     llvm_unreachable("instrprof failed to lower a value profiling call");
6609   case Intrinsic::localescape: {
6610     MachineFunction &MF = DAG.getMachineFunction();
6611     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
6612 
6613     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
6614     // is the same on all targets.
6615     for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
6616       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
6617       if (isa<ConstantPointerNull>(Arg))
6618         continue; // Skip null pointers. They represent a hole in index space.
6619       AllocaInst *Slot = cast<AllocaInst>(Arg);
6620       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
6621              "can only escape static allocas");
6622       int FI = FuncInfo.StaticAllocaMap[Slot];
6623       MCSymbol *FrameAllocSym =
6624           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6625               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
6626       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
6627               TII->get(TargetOpcode::LOCAL_ESCAPE))
6628           .addSym(FrameAllocSym)
6629           .addFrameIndex(FI);
6630     }
6631 
6632     return;
6633   }
6634 
6635   case Intrinsic::localrecover: {
6636     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
6637     MachineFunction &MF = DAG.getMachineFunction();
6638 
6639     // Get the symbol that defines the frame offset.
6640     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
6641     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
6642     unsigned IdxVal =
6643         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
6644     MCSymbol *FrameAllocSym =
6645         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6646             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
6647 
6648     Value *FP = I.getArgOperand(1);
6649     SDValue FPVal = getValue(FP);
6650     EVT PtrVT = FPVal.getValueType();
6651 
6652     // Create a MCSymbol for the label to avoid any target lowering
6653     // that would make this PC relative.
6654     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
6655     SDValue OffsetVal =
6656         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
6657 
6658     // Add the offset to the FP.
6659     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
6660     setValue(&I, Add);
6661 
6662     return;
6663   }
6664 
6665   case Intrinsic::eh_exceptionpointer:
6666   case Intrinsic::eh_exceptioncode: {
6667     // Get the exception pointer vreg, copy from it, and resize it to fit.
6668     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
6669     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
6670     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
6671     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
6672     SDValue N =
6673         DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
6674     if (Intrinsic == Intrinsic::eh_exceptioncode)
6675       N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
6676     setValue(&I, N);
6677     return;
6678   }
6679   case Intrinsic::xray_customevent: {
6680     // Here we want to make sure that the intrinsic behaves as if it has a
6681     // specific calling convention, and only for x86_64.
6682     // FIXME: Support other platforms later.
6683     const auto &Triple = DAG.getTarget().getTargetTriple();
6684     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6685       return;
6686 
6687     SDLoc DL = getCurSDLoc();
6688     SmallVector<SDValue, 8> Ops;
6689 
6690     // We want to say that we always want the arguments in registers.
6691     SDValue LogEntryVal = getValue(I.getArgOperand(0));
6692     SDValue StrSizeVal = getValue(I.getArgOperand(1));
6693     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6694     SDValue Chain = getRoot();
6695     Ops.push_back(LogEntryVal);
6696     Ops.push_back(StrSizeVal);
6697     Ops.push_back(Chain);
6698 
6699     // We need to enforce the calling convention for the callsite, so that
6700     // argument ordering is enforced correctly, and that register allocation can
6701     // see that some registers may be assumed clobbered and have to preserve
6702     // them across calls to the intrinsic.
6703     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
6704                                            DL, NodeTys, Ops);
6705     SDValue patchableNode = SDValue(MN, 0);
6706     DAG.setRoot(patchableNode);
6707     setValue(&I, patchableNode);
6708     return;
6709   }
6710   case Intrinsic::xray_typedevent: {
6711     // Here we want to make sure that the intrinsic behaves as if it has a
6712     // specific calling convention, and only for x86_64.
6713     // FIXME: Support other platforms later.
6714     const auto &Triple = DAG.getTarget().getTargetTriple();
6715     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6716       return;
6717 
6718     SDLoc DL = getCurSDLoc();
6719     SmallVector<SDValue, 8> Ops;
6720 
6721     // We want to say that we always want the arguments in registers.
6722     // It's unclear to me how manipulating the selection DAG here forces callers
6723     // to provide arguments in registers instead of on the stack.
6724     SDValue LogTypeId = getValue(I.getArgOperand(0));
6725     SDValue LogEntryVal = getValue(I.getArgOperand(1));
6726     SDValue StrSizeVal = getValue(I.getArgOperand(2));
6727     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6728     SDValue Chain = getRoot();
6729     Ops.push_back(LogTypeId);
6730     Ops.push_back(LogEntryVal);
6731     Ops.push_back(StrSizeVal);
6732     Ops.push_back(Chain);
6733 
6734     // We need to enforce the calling convention for the callsite, so that
6735     // argument ordering is enforced correctly, and that register allocation can
6736     // see that some registers may be assumed clobbered and have to preserve
6737     // them across calls to the intrinsic.
6738     MachineSDNode *MN = DAG.getMachineNode(
6739         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops);
6740     SDValue patchableNode = SDValue(MN, 0);
6741     DAG.setRoot(patchableNode);
6742     setValue(&I, patchableNode);
6743     return;
6744   }
6745   case Intrinsic::experimental_deoptimize:
6746     LowerDeoptimizeCall(&I);
6747     return;
6748 
6749   case Intrinsic::experimental_vector_reduce_v2_fadd:
6750   case Intrinsic::experimental_vector_reduce_v2_fmul:
6751   case Intrinsic::experimental_vector_reduce_add:
6752   case Intrinsic::experimental_vector_reduce_mul:
6753   case Intrinsic::experimental_vector_reduce_and:
6754   case Intrinsic::experimental_vector_reduce_or:
6755   case Intrinsic::experimental_vector_reduce_xor:
6756   case Intrinsic::experimental_vector_reduce_smax:
6757   case Intrinsic::experimental_vector_reduce_smin:
6758   case Intrinsic::experimental_vector_reduce_umax:
6759   case Intrinsic::experimental_vector_reduce_umin:
6760   case Intrinsic::experimental_vector_reduce_fmax:
6761   case Intrinsic::experimental_vector_reduce_fmin:
6762     visitVectorReduce(I, Intrinsic);
6763     return;
6764 
6765   case Intrinsic::icall_branch_funnel: {
6766     SmallVector<SDValue, 16> Ops;
6767     Ops.push_back(getValue(I.getArgOperand(0)));
6768 
6769     int64_t Offset;
6770     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6771         I.getArgOperand(1), Offset, DAG.getDataLayout()));
6772     if (!Base)
6773       report_fatal_error(
6774           "llvm.icall.branch.funnel operand must be a GlobalValue");
6775     Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0));
6776 
6777     struct BranchFunnelTarget {
6778       int64_t Offset;
6779       SDValue Target;
6780     };
6781     SmallVector<BranchFunnelTarget, 8> Targets;
6782 
6783     for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) {
6784       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6785           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
6786       if (ElemBase != Base)
6787         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
6788                            "to the same GlobalValue");
6789 
6790       SDValue Val = getValue(I.getArgOperand(Op + 1));
6791       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
6792       if (!GA)
6793         report_fatal_error(
6794             "llvm.icall.branch.funnel operand must be a GlobalValue");
6795       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
6796                                      GA->getGlobal(), getCurSDLoc(),
6797                                      Val.getValueType(), GA->getOffset())});
6798     }
6799     llvm::sort(Targets,
6800                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
6801                  return T1.Offset < T2.Offset;
6802                });
6803 
6804     for (auto &T : Targets) {
6805       Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32));
6806       Ops.push_back(T.Target);
6807     }
6808 
6809     Ops.push_back(DAG.getRoot()); // Chain
6810     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL,
6811                                  getCurSDLoc(), MVT::Other, Ops),
6812               0);
6813     DAG.setRoot(N);
6814     setValue(&I, N);
6815     HasTailCall = true;
6816     return;
6817   }
6818 
6819   case Intrinsic::wasm_landingpad_index:
6820     // Information this intrinsic contained has been transferred to
6821     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
6822     // delete it now.
6823     return;
6824 
6825   case Intrinsic::aarch64_settag:
6826   case Intrinsic::aarch64_settag_zero: {
6827     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6828     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
6829     SDValue Val = TSI.EmitTargetCodeForSetTag(
6830         DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)),
6831         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
6832         ZeroMemory);
6833     DAG.setRoot(Val);
6834     setValue(&I, Val);
6835     return;
6836   }
6837   case Intrinsic::ptrmask: {
6838     SDValue Ptr = getValue(I.getOperand(0));
6839     SDValue Const = getValue(I.getOperand(1));
6840 
6841     EVT DestVT =
6842         EVT(DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6843 
6844     setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), DestVT, Ptr,
6845                              DAG.getZExtOrTrunc(Const, getCurSDLoc(), DestVT)));
6846     return;
6847   }
6848   }
6849 }
6850 
6851 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
6852     const ConstrainedFPIntrinsic &FPI) {
6853   SDLoc sdl = getCurSDLoc();
6854 
6855   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6856   SmallVector<EVT, 4> ValueVTs;
6857   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
6858   ValueVTs.push_back(MVT::Other); // Out chain
6859 
6860   // We do not need to serialize constrained FP intrinsics against
6861   // each other or against (nonvolatile) loads, so they can be
6862   // chained like loads.
6863   SDValue Chain = DAG.getRoot();
6864   SmallVector<SDValue, 4> Opers;
6865   Opers.push_back(Chain);
6866   if (FPI.isUnaryOp()) {
6867     Opers.push_back(getValue(FPI.getArgOperand(0)));
6868   } else if (FPI.isTernaryOp()) {
6869     Opers.push_back(getValue(FPI.getArgOperand(0)));
6870     Opers.push_back(getValue(FPI.getArgOperand(1)));
6871     Opers.push_back(getValue(FPI.getArgOperand(2)));
6872   } else {
6873     Opers.push_back(getValue(FPI.getArgOperand(0)));
6874     Opers.push_back(getValue(FPI.getArgOperand(1)));
6875   }
6876 
6877   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
6878     assert(Result.getNode()->getNumValues() == 2);
6879 
6880     // Push node to the appropriate list so that future instructions can be
6881     // chained up correctly.
6882     SDValue OutChain = Result.getValue(1);
6883     switch (EB) {
6884     case fp::ExceptionBehavior::ebIgnore:
6885       // The only reason why ebIgnore nodes still need to be chained is that
6886       // they might depend on the current rounding mode, and therefore must
6887       // not be moved across instruction that may change that mode.
6888       LLVM_FALLTHROUGH;
6889     case fp::ExceptionBehavior::ebMayTrap:
6890       // These must not be moved across calls or instructions that may change
6891       // floating-point exception masks.
6892       PendingConstrainedFP.push_back(OutChain);
6893       break;
6894     case fp::ExceptionBehavior::ebStrict:
6895       // These must not be moved across calls or instructions that may change
6896       // floating-point exception masks or read floating-point exception flags.
6897       // In addition, they cannot be optimized out even if unused.
6898       PendingConstrainedFPStrict.push_back(OutChain);
6899       break;
6900     }
6901   };
6902 
6903   SDVTList VTs = DAG.getVTList(ValueVTs);
6904   fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue();
6905 
6906   SDNodeFlags Flags;
6907   if (EB == fp::ExceptionBehavior::ebIgnore)
6908     Flags.setNoFPExcept(true);
6909 
6910   if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
6911     Flags.copyFMF(*FPOp);
6912 
6913   unsigned Opcode;
6914   switch (FPI.getIntrinsicID()) {
6915   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6916 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
6917   case Intrinsic::INTRINSIC:                                                   \
6918     Opcode = ISD::STRICT_##DAGN;                                               \
6919     break;
6920 #include "llvm/IR/ConstrainedOps.def"
6921   case Intrinsic::experimental_constrained_fmuladd: {
6922     Opcode = ISD::STRICT_FMA;
6923     // Break fmuladd into fmul and fadd.
6924     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
6925         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(),
6926                                         ValueVTs[0])) {
6927       Opers.pop_back();
6928       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags);
6929       pushOutChain(Mul, EB);
6930       Opcode = ISD::STRICT_FADD;
6931       Opers.clear();
6932       Opers.push_back(Mul.getValue(1));
6933       Opers.push_back(Mul.getValue(0));
6934       Opers.push_back(getValue(FPI.getArgOperand(2)));
6935     }
6936     break;
6937   }
6938   }
6939 
6940   // A few strict DAG nodes carry additional operands that are not
6941   // set up by the default code above.
6942   switch (Opcode) {
6943   default: break;
6944   case ISD::STRICT_FP_ROUND:
6945     Opers.push_back(
6946         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
6947     break;
6948   case ISD::STRICT_FSETCC:
6949   case ISD::STRICT_FSETCCS: {
6950     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
6951     Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate())));
6952     break;
6953   }
6954   }
6955 
6956   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags);
6957   pushOutChain(Result, EB);
6958 
6959   SDValue FPResult = Result.getValue(0);
6960   setValue(&FPI, FPResult);
6961 }
6962 
6963 std::pair<SDValue, SDValue>
6964 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
6965                                     const BasicBlock *EHPadBB) {
6966   MachineFunction &MF = DAG.getMachineFunction();
6967   MachineModuleInfo &MMI = MF.getMMI();
6968   MCSymbol *BeginLabel = nullptr;
6969 
6970   if (EHPadBB) {
6971     // Insert a label before the invoke call to mark the try range.  This can be
6972     // used to detect deletion of the invoke via the MachineModuleInfo.
6973     BeginLabel = MMI.getContext().createTempSymbol();
6974 
6975     // For SjLj, keep track of which landing pads go with which invokes
6976     // so as to maintain the ordering of pads in the LSDA.
6977     unsigned CallSiteIndex = MMI.getCurrentCallSite();
6978     if (CallSiteIndex) {
6979       MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
6980       LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
6981 
6982       // Now that the call site is handled, stop tracking it.
6983       MMI.setCurrentCallSite(0);
6984     }
6985 
6986     // Both PendingLoads and PendingExports must be flushed here;
6987     // this call might not return.
6988     (void)getRoot();
6989     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
6990 
6991     CLI.setChain(getRoot());
6992   }
6993   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6994   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6995 
6996   assert((CLI.IsTailCall || Result.second.getNode()) &&
6997          "Non-null chain expected with non-tail call!");
6998   assert((Result.second.getNode() || !Result.first.getNode()) &&
6999          "Null value expected with tail call!");
7000 
7001   if (!Result.second.getNode()) {
7002     // As a special case, a null chain means that a tail call has been emitted
7003     // and the DAG root is already updated.
7004     HasTailCall = true;
7005 
7006     // Since there's no actual continuation from this block, nothing can be
7007     // relying on us setting vregs for them.
7008     PendingExports.clear();
7009   } else {
7010     DAG.setRoot(Result.second);
7011   }
7012 
7013   if (EHPadBB) {
7014     // Insert a label at the end of the invoke call to mark the try range.  This
7015     // can be used to detect deletion of the invoke via the MachineModuleInfo.
7016     MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
7017     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
7018 
7019     // Inform MachineModuleInfo of range.
7020     auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
7021     // There is a platform (e.g. wasm) that uses funclet style IR but does not
7022     // actually use outlined funclets and their LSDA info style.
7023     if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
7024       assert(CLI.CB);
7025       WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo();
7026       EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CB), BeginLabel, EndLabel);
7027     } else if (!isScopedEHPersonality(Pers)) {
7028       MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
7029     }
7030   }
7031 
7032   return Result;
7033 }
7034 
7035 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee,
7036                                       bool isTailCall,
7037                                       const BasicBlock *EHPadBB) {
7038   auto &DL = DAG.getDataLayout();
7039   FunctionType *FTy = CB.getFunctionType();
7040   Type *RetTy = CB.getType();
7041 
7042   TargetLowering::ArgListTy Args;
7043   Args.reserve(CB.arg_size());
7044 
7045   const Value *SwiftErrorVal = nullptr;
7046   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7047 
7048   if (isTailCall) {
7049     // Avoid emitting tail calls in functions with the disable-tail-calls
7050     // attribute.
7051     auto *Caller = CB.getParent()->getParent();
7052     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
7053         "true")
7054       isTailCall = false;
7055 
7056     // We can't tail call inside a function with a swifterror argument. Lowering
7057     // does not support this yet. It would have to move into the swifterror
7058     // register before the call.
7059     if (TLI.supportSwiftError() &&
7060         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
7061       isTailCall = false;
7062   }
7063 
7064   for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) {
7065     TargetLowering::ArgListEntry Entry;
7066     const Value *V = *I;
7067 
7068     // Skip empty types
7069     if (V->getType()->isEmptyTy())
7070       continue;
7071 
7072     SDValue ArgNode = getValue(V);
7073     Entry.Node = ArgNode; Entry.Ty = V->getType();
7074 
7075     Entry.setAttributes(&CB, I - CB.arg_begin());
7076 
7077     // Use swifterror virtual register as input to the call.
7078     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
7079       SwiftErrorVal = V;
7080       // We find the virtual register for the actual swifterror argument.
7081       // Instead of using the Value, we use the virtual register instead.
7082       Entry.Node =
7083           DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V),
7084                           EVT(TLI.getPointerTy(DL)));
7085     }
7086 
7087     Args.push_back(Entry);
7088 
7089     // If we have an explicit sret argument that is an Instruction, (i.e., it
7090     // might point to function-local memory), we can't meaningfully tail-call.
7091     if (Entry.IsSRet && isa<Instruction>(V))
7092       isTailCall = false;
7093   }
7094 
7095   // If call site has a cfguardtarget operand bundle, create and add an
7096   // additional ArgListEntry.
7097   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
7098     TargetLowering::ArgListEntry Entry;
7099     Value *V = Bundle->Inputs[0];
7100     SDValue ArgNode = getValue(V);
7101     Entry.Node = ArgNode;
7102     Entry.Ty = V->getType();
7103     Entry.IsCFGuardTarget = true;
7104     Args.push_back(Entry);
7105   }
7106 
7107   // Check if target-independent constraints permit a tail call here.
7108   // Target-dependent constraints are checked within TLI->LowerCallTo.
7109   if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget()))
7110     isTailCall = false;
7111 
7112   // Disable tail calls if there is an swifterror argument. Targets have not
7113   // been updated to support tail calls.
7114   if (TLI.supportSwiftError() && SwiftErrorVal)
7115     isTailCall = false;
7116 
7117   TargetLowering::CallLoweringInfo CLI(DAG);
7118   CLI.setDebugLoc(getCurSDLoc())
7119       .setChain(getRoot())
7120       .setCallee(RetTy, FTy, Callee, std::move(Args), CB)
7121       .setTailCall(isTailCall)
7122       .setConvergent(CB.isConvergent());
7123   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7124 
7125   if (Result.first.getNode()) {
7126     Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first);
7127     setValue(&CB, Result.first);
7128   }
7129 
7130   // The last element of CLI.InVals has the SDValue for swifterror return.
7131   // Here we copy it to a virtual register and update SwiftErrorMap for
7132   // book-keeping.
7133   if (SwiftErrorVal && TLI.supportSwiftError()) {
7134     // Get the last element of InVals.
7135     SDValue Src = CLI.InVals.back();
7136     Register VReg =
7137         SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal);
7138     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
7139     DAG.setRoot(CopyNode);
7140   }
7141 }
7142 
7143 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
7144                              SelectionDAGBuilder &Builder) {
7145   // Check to see if this load can be trivially constant folded, e.g. if the
7146   // input is from a string literal.
7147   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
7148     // Cast pointer to the type we really want to load.
7149     Type *LoadTy =
7150         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
7151     if (LoadVT.isVector())
7152       LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements());
7153 
7154     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
7155                                          PointerType::getUnqual(LoadTy));
7156 
7157     if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
7158             const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL))
7159       return Builder.getValue(LoadCst);
7160   }
7161 
7162   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
7163   // still constant memory, the input chain can be the entry node.
7164   SDValue Root;
7165   bool ConstantMemory = false;
7166 
7167   // Do not serialize (non-volatile) loads of constant memory with anything.
7168   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
7169     Root = Builder.DAG.getEntryNode();
7170     ConstantMemory = true;
7171   } else {
7172     // Do not serialize non-volatile loads against each other.
7173     Root = Builder.DAG.getRoot();
7174   }
7175 
7176   SDValue Ptr = Builder.getValue(PtrVal);
7177   SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
7178                                         Ptr, MachinePointerInfo(PtrVal),
7179                                         /* Alignment = */ 1);
7180 
7181   if (!ConstantMemory)
7182     Builder.PendingLoads.push_back(LoadVal.getValue(1));
7183   return LoadVal;
7184 }
7185 
7186 /// Record the value for an instruction that produces an integer result,
7187 /// converting the type where necessary.
7188 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
7189                                                   SDValue Value,
7190                                                   bool IsSigned) {
7191   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7192                                                     I.getType(), true);
7193   if (IsSigned)
7194     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
7195   else
7196     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
7197   setValue(&I, Value);
7198 }
7199 
7200 /// See if we can lower a memcmp call into an optimized form. If so, return
7201 /// true and lower it. Otherwise return false, and it will be lowered like a
7202 /// normal call.
7203 /// The caller already checked that \p I calls the appropriate LibFunc with a
7204 /// correct prototype.
7205 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
7206   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
7207   const Value *Size = I.getArgOperand(2);
7208   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
7209   if (CSize && CSize->getZExtValue() == 0) {
7210     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7211                                                           I.getType(), true);
7212     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
7213     return true;
7214   }
7215 
7216   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7217   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
7218       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
7219       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
7220   if (Res.first.getNode()) {
7221     processIntegerCallValue(I, Res.first, true);
7222     PendingLoads.push_back(Res.second);
7223     return true;
7224   }
7225 
7226   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
7227   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
7228   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
7229     return false;
7230 
7231   // If the target has a fast compare for the given size, it will return a
7232   // preferred load type for that size. Require that the load VT is legal and
7233   // that the target supports unaligned loads of that type. Otherwise, return
7234   // INVALID.
7235   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
7236     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7237     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
7238     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
7239       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
7240       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
7241       // TODO: Check alignment of src and dest ptrs.
7242       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
7243       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
7244       if (!TLI.isTypeLegal(LVT) ||
7245           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
7246           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
7247         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
7248     }
7249 
7250     return LVT;
7251   };
7252 
7253   // This turns into unaligned loads. We only do this if the target natively
7254   // supports the MVT we'll be loading or if it is small enough (<= 4) that
7255   // we'll only produce a small number of byte loads.
7256   MVT LoadVT;
7257   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
7258   switch (NumBitsToCompare) {
7259   default:
7260     return false;
7261   case 16:
7262     LoadVT = MVT::i16;
7263     break;
7264   case 32:
7265     LoadVT = MVT::i32;
7266     break;
7267   case 64:
7268   case 128:
7269   case 256:
7270     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
7271     break;
7272   }
7273 
7274   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
7275     return false;
7276 
7277   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
7278   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
7279 
7280   // Bitcast to a wide integer type if the loads are vectors.
7281   if (LoadVT.isVector()) {
7282     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
7283     LoadL = DAG.getBitcast(CmpVT, LoadL);
7284     LoadR = DAG.getBitcast(CmpVT, LoadR);
7285   }
7286 
7287   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
7288   processIntegerCallValue(I, Cmp, false);
7289   return true;
7290 }
7291 
7292 /// See if we can lower a memchr call into an optimized form. If so, return
7293 /// true and lower it. Otherwise return false, and it will be lowered like a
7294 /// normal call.
7295 /// The caller already checked that \p I calls the appropriate LibFunc with a
7296 /// correct prototype.
7297 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
7298   const Value *Src = I.getArgOperand(0);
7299   const Value *Char = I.getArgOperand(1);
7300   const Value *Length = I.getArgOperand(2);
7301 
7302   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7303   std::pair<SDValue, SDValue> Res =
7304     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
7305                                 getValue(Src), getValue(Char), getValue(Length),
7306                                 MachinePointerInfo(Src));
7307   if (Res.first.getNode()) {
7308     setValue(&I, Res.first);
7309     PendingLoads.push_back(Res.second);
7310     return true;
7311   }
7312 
7313   return false;
7314 }
7315 
7316 /// See if we can lower a mempcpy call into an optimized form. If so, return
7317 /// true and lower it. Otherwise return false, and it will be lowered like a
7318 /// normal call.
7319 /// The caller already checked that \p I calls the appropriate LibFunc with a
7320 /// correct prototype.
7321 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
7322   SDValue Dst = getValue(I.getArgOperand(0));
7323   SDValue Src = getValue(I.getArgOperand(1));
7324   SDValue Size = getValue(I.getArgOperand(2));
7325 
7326   Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne();
7327   Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne();
7328   // DAG::getMemcpy needs Alignment to be defined.
7329   Align Alignment = std::min(DstAlign, SrcAlign);
7330 
7331   bool isVol = false;
7332   SDLoc sdl = getCurSDLoc();
7333 
7334   // In the mempcpy context we need to pass in a false value for isTailCall
7335   // because the return pointer needs to be adjusted by the size of
7336   // the copied memory.
7337   SDValue Root = isVol ? getRoot() : getMemoryRoot();
7338   SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false,
7339                              /*isTailCall=*/false,
7340                              MachinePointerInfo(I.getArgOperand(0)),
7341                              MachinePointerInfo(I.getArgOperand(1)));
7342   assert(MC.getNode() != nullptr &&
7343          "** memcpy should not be lowered as TailCall in mempcpy context **");
7344   DAG.setRoot(MC);
7345 
7346   // Check if Size needs to be truncated or extended.
7347   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
7348 
7349   // Adjust return pointer to point just past the last dst byte.
7350   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
7351                                     Dst, Size);
7352   setValue(&I, DstPlusSize);
7353   return true;
7354 }
7355 
7356 /// See if we can lower a strcpy call into an optimized form.  If so, return
7357 /// true and lower it, otherwise return false and it will be lowered like a
7358 /// normal call.
7359 /// The caller already checked that \p I calls the appropriate LibFunc with a
7360 /// correct prototype.
7361 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
7362   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7363 
7364   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7365   std::pair<SDValue, SDValue> Res =
7366     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
7367                                 getValue(Arg0), getValue(Arg1),
7368                                 MachinePointerInfo(Arg0),
7369                                 MachinePointerInfo(Arg1), isStpcpy);
7370   if (Res.first.getNode()) {
7371     setValue(&I, Res.first);
7372     DAG.setRoot(Res.second);
7373     return true;
7374   }
7375 
7376   return false;
7377 }
7378 
7379 /// See if we can lower a strcmp call into an optimized form.  If so, return
7380 /// true and lower it, otherwise return false and it will be lowered like a
7381 /// normal call.
7382 /// The caller already checked that \p I calls the appropriate LibFunc with a
7383 /// correct prototype.
7384 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
7385   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7386 
7387   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7388   std::pair<SDValue, SDValue> Res =
7389     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
7390                                 getValue(Arg0), getValue(Arg1),
7391                                 MachinePointerInfo(Arg0),
7392                                 MachinePointerInfo(Arg1));
7393   if (Res.first.getNode()) {
7394     processIntegerCallValue(I, Res.first, true);
7395     PendingLoads.push_back(Res.second);
7396     return true;
7397   }
7398 
7399   return false;
7400 }
7401 
7402 /// See if we can lower a strlen call into an optimized form.  If so, return
7403 /// true and lower it, otherwise return false and it will be lowered like a
7404 /// normal call.
7405 /// The caller already checked that \p I calls the appropriate LibFunc with a
7406 /// correct prototype.
7407 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
7408   const Value *Arg0 = I.getArgOperand(0);
7409 
7410   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7411   std::pair<SDValue, SDValue> Res =
7412     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
7413                                 getValue(Arg0), MachinePointerInfo(Arg0));
7414   if (Res.first.getNode()) {
7415     processIntegerCallValue(I, Res.first, false);
7416     PendingLoads.push_back(Res.second);
7417     return true;
7418   }
7419 
7420   return false;
7421 }
7422 
7423 /// See if we can lower a strnlen call into an optimized form.  If so, return
7424 /// true and lower it, otherwise return false and it will be lowered like a
7425 /// normal call.
7426 /// The caller already checked that \p I calls the appropriate LibFunc with a
7427 /// correct prototype.
7428 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
7429   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7430 
7431   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7432   std::pair<SDValue, SDValue> Res =
7433     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
7434                                  getValue(Arg0), getValue(Arg1),
7435                                  MachinePointerInfo(Arg0));
7436   if (Res.first.getNode()) {
7437     processIntegerCallValue(I, Res.first, false);
7438     PendingLoads.push_back(Res.second);
7439     return true;
7440   }
7441 
7442   return false;
7443 }
7444 
7445 /// See if we can lower a unary floating-point operation into an SDNode with
7446 /// the specified Opcode.  If so, return true and lower it, otherwise return
7447 /// false and it will be lowered like a normal call.
7448 /// The caller already checked that \p I calls the appropriate LibFunc with a
7449 /// correct prototype.
7450 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
7451                                               unsigned Opcode) {
7452   // We already checked this call's prototype; verify it doesn't modify errno.
7453   if (!I.onlyReadsMemory())
7454     return false;
7455 
7456   SDValue Tmp = getValue(I.getArgOperand(0));
7457   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
7458   return true;
7459 }
7460 
7461 /// See if we can lower a binary floating-point operation into an SDNode with
7462 /// the specified Opcode. If so, return true and lower it. Otherwise return
7463 /// false, and it will be lowered like a normal call.
7464 /// The caller already checked that \p I calls the appropriate LibFunc with a
7465 /// correct prototype.
7466 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
7467                                                unsigned Opcode) {
7468   // We already checked this call's prototype; verify it doesn't modify errno.
7469   if (!I.onlyReadsMemory())
7470     return false;
7471 
7472   SDValue Tmp0 = getValue(I.getArgOperand(0));
7473   SDValue Tmp1 = getValue(I.getArgOperand(1));
7474   EVT VT = Tmp0.getValueType();
7475   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
7476   return true;
7477 }
7478 
7479 void SelectionDAGBuilder::visitCall(const CallInst &I) {
7480   // Handle inline assembly differently.
7481   if (I.isInlineAsm()) {
7482     visitInlineAsm(I);
7483     return;
7484   }
7485 
7486   if (Function *F = I.getCalledFunction()) {
7487     if (F->isDeclaration()) {
7488       // Is this an LLVM intrinsic or a target-specific intrinsic?
7489       unsigned IID = F->getIntrinsicID();
7490       if (!IID)
7491         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
7492           IID = II->getIntrinsicID(F);
7493 
7494       if (IID) {
7495         visitIntrinsicCall(I, IID);
7496         return;
7497       }
7498     }
7499 
7500     // Check for well-known libc/libm calls.  If the function is internal, it
7501     // can't be a library call.  Don't do the check if marked as nobuiltin for
7502     // some reason or the call site requires strict floating point semantics.
7503     LibFunc Func;
7504     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
7505         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
7506         LibInfo->hasOptimizedCodeGen(Func)) {
7507       switch (Func) {
7508       default: break;
7509       case LibFunc_copysign:
7510       case LibFunc_copysignf:
7511       case LibFunc_copysignl:
7512         // We already checked this call's prototype; verify it doesn't modify
7513         // errno.
7514         if (I.onlyReadsMemory()) {
7515           SDValue LHS = getValue(I.getArgOperand(0));
7516           SDValue RHS = getValue(I.getArgOperand(1));
7517           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
7518                                    LHS.getValueType(), LHS, RHS));
7519           return;
7520         }
7521         break;
7522       case LibFunc_fabs:
7523       case LibFunc_fabsf:
7524       case LibFunc_fabsl:
7525         if (visitUnaryFloatCall(I, ISD::FABS))
7526           return;
7527         break;
7528       case LibFunc_fmin:
7529       case LibFunc_fminf:
7530       case LibFunc_fminl:
7531         if (visitBinaryFloatCall(I, ISD::FMINNUM))
7532           return;
7533         break;
7534       case LibFunc_fmax:
7535       case LibFunc_fmaxf:
7536       case LibFunc_fmaxl:
7537         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
7538           return;
7539         break;
7540       case LibFunc_sin:
7541       case LibFunc_sinf:
7542       case LibFunc_sinl:
7543         if (visitUnaryFloatCall(I, ISD::FSIN))
7544           return;
7545         break;
7546       case LibFunc_cos:
7547       case LibFunc_cosf:
7548       case LibFunc_cosl:
7549         if (visitUnaryFloatCall(I, ISD::FCOS))
7550           return;
7551         break;
7552       case LibFunc_sqrt:
7553       case LibFunc_sqrtf:
7554       case LibFunc_sqrtl:
7555       case LibFunc_sqrt_finite:
7556       case LibFunc_sqrtf_finite:
7557       case LibFunc_sqrtl_finite:
7558         if (visitUnaryFloatCall(I, ISD::FSQRT))
7559           return;
7560         break;
7561       case LibFunc_floor:
7562       case LibFunc_floorf:
7563       case LibFunc_floorl:
7564         if (visitUnaryFloatCall(I, ISD::FFLOOR))
7565           return;
7566         break;
7567       case LibFunc_nearbyint:
7568       case LibFunc_nearbyintf:
7569       case LibFunc_nearbyintl:
7570         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
7571           return;
7572         break;
7573       case LibFunc_ceil:
7574       case LibFunc_ceilf:
7575       case LibFunc_ceill:
7576         if (visitUnaryFloatCall(I, ISD::FCEIL))
7577           return;
7578         break;
7579       case LibFunc_rint:
7580       case LibFunc_rintf:
7581       case LibFunc_rintl:
7582         if (visitUnaryFloatCall(I, ISD::FRINT))
7583           return;
7584         break;
7585       case LibFunc_round:
7586       case LibFunc_roundf:
7587       case LibFunc_roundl:
7588         if (visitUnaryFloatCall(I, ISD::FROUND))
7589           return;
7590         break;
7591       case LibFunc_trunc:
7592       case LibFunc_truncf:
7593       case LibFunc_truncl:
7594         if (visitUnaryFloatCall(I, ISD::FTRUNC))
7595           return;
7596         break;
7597       case LibFunc_log2:
7598       case LibFunc_log2f:
7599       case LibFunc_log2l:
7600         if (visitUnaryFloatCall(I, ISD::FLOG2))
7601           return;
7602         break;
7603       case LibFunc_exp2:
7604       case LibFunc_exp2f:
7605       case LibFunc_exp2l:
7606         if (visitUnaryFloatCall(I, ISD::FEXP2))
7607           return;
7608         break;
7609       case LibFunc_memcmp:
7610         if (visitMemCmpCall(I))
7611           return;
7612         break;
7613       case LibFunc_mempcpy:
7614         if (visitMemPCpyCall(I))
7615           return;
7616         break;
7617       case LibFunc_memchr:
7618         if (visitMemChrCall(I))
7619           return;
7620         break;
7621       case LibFunc_strcpy:
7622         if (visitStrCpyCall(I, false))
7623           return;
7624         break;
7625       case LibFunc_stpcpy:
7626         if (visitStrCpyCall(I, true))
7627           return;
7628         break;
7629       case LibFunc_strcmp:
7630         if (visitStrCmpCall(I))
7631           return;
7632         break;
7633       case LibFunc_strlen:
7634         if (visitStrLenCall(I))
7635           return;
7636         break;
7637       case LibFunc_strnlen:
7638         if (visitStrNLenCall(I))
7639           return;
7640         break;
7641       }
7642     }
7643   }
7644 
7645   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
7646   // have to do anything here to lower funclet bundles.
7647   // CFGuardTarget bundles are lowered in LowerCallTo.
7648   assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt,
7649                                         LLVMContext::OB_funclet,
7650                                         LLVMContext::OB_cfguardtarget}) &&
7651          "Cannot lower calls with arbitrary operand bundles!");
7652 
7653   SDValue Callee = getValue(I.getCalledOperand());
7654 
7655   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
7656     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
7657   else
7658     // Check if we can potentially perform a tail call. More detailed checking
7659     // is be done within LowerCallTo, after more information about the call is
7660     // known.
7661     LowerCallTo(I, Callee, I.isTailCall());
7662 }
7663 
7664 namespace {
7665 
7666 /// AsmOperandInfo - This contains information for each constraint that we are
7667 /// lowering.
7668 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
7669 public:
7670   /// CallOperand - If this is the result output operand or a clobber
7671   /// this is null, otherwise it is the incoming operand to the CallInst.
7672   /// This gets modified as the asm is processed.
7673   SDValue CallOperand;
7674 
7675   /// AssignedRegs - If this is a register or register class operand, this
7676   /// contains the set of register corresponding to the operand.
7677   RegsForValue AssignedRegs;
7678 
7679   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
7680     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
7681   }
7682 
7683   /// Whether or not this operand accesses memory
7684   bool hasMemory(const TargetLowering &TLI) const {
7685     // Indirect operand accesses access memory.
7686     if (isIndirect)
7687       return true;
7688 
7689     for (const auto &Code : Codes)
7690       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
7691         return true;
7692 
7693     return false;
7694   }
7695 
7696   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
7697   /// corresponds to.  If there is no Value* for this operand, it returns
7698   /// MVT::Other.
7699   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
7700                            const DataLayout &DL) const {
7701     if (!CallOperandVal) return MVT::Other;
7702 
7703     if (isa<BasicBlock>(CallOperandVal))
7704       return TLI.getProgramPointerTy(DL);
7705 
7706     llvm::Type *OpTy = CallOperandVal->getType();
7707 
7708     // FIXME: code duplicated from TargetLowering::ParseConstraints().
7709     // If this is an indirect operand, the operand is a pointer to the
7710     // accessed type.
7711     if (isIndirect) {
7712       PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
7713       if (!PtrTy)
7714         report_fatal_error("Indirect operand for inline asm not a pointer!");
7715       OpTy = PtrTy->getElementType();
7716     }
7717 
7718     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
7719     if (StructType *STy = dyn_cast<StructType>(OpTy))
7720       if (STy->getNumElements() == 1)
7721         OpTy = STy->getElementType(0);
7722 
7723     // If OpTy is not a single value, it may be a struct/union that we
7724     // can tile with integers.
7725     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
7726       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
7727       switch (BitSize) {
7728       default: break;
7729       case 1:
7730       case 8:
7731       case 16:
7732       case 32:
7733       case 64:
7734       case 128:
7735         OpTy = IntegerType::get(Context, BitSize);
7736         break;
7737       }
7738     }
7739 
7740     return TLI.getValueType(DL, OpTy, true);
7741   }
7742 };
7743 
7744 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>;
7745 
7746 } // end anonymous namespace
7747 
7748 /// Make sure that the output operand \p OpInfo and its corresponding input
7749 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
7750 /// out).
7751 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
7752                                SDISelAsmOperandInfo &MatchingOpInfo,
7753                                SelectionDAG &DAG) {
7754   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
7755     return;
7756 
7757   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
7758   const auto &TLI = DAG.getTargetLoweringInfo();
7759 
7760   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
7761       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
7762                                        OpInfo.ConstraintVT);
7763   std::pair<unsigned, const TargetRegisterClass *> InputRC =
7764       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
7765                                        MatchingOpInfo.ConstraintVT);
7766   if ((OpInfo.ConstraintVT.isInteger() !=
7767        MatchingOpInfo.ConstraintVT.isInteger()) ||
7768       (MatchRC.second != InputRC.second)) {
7769     // FIXME: error out in a more elegant fashion
7770     report_fatal_error("Unsupported asm: input constraint"
7771                        " with a matching output constraint of"
7772                        " incompatible type!");
7773   }
7774   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
7775 }
7776 
7777 /// Get a direct memory input to behave well as an indirect operand.
7778 /// This may introduce stores, hence the need for a \p Chain.
7779 /// \return The (possibly updated) chain.
7780 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
7781                                         SDISelAsmOperandInfo &OpInfo,
7782                                         SelectionDAG &DAG) {
7783   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7784 
7785   // If we don't have an indirect input, put it in the constpool if we can,
7786   // otherwise spill it to a stack slot.
7787   // TODO: This isn't quite right. We need to handle these according to
7788   // the addressing mode that the constraint wants. Also, this may take
7789   // an additional register for the computation and we don't want that
7790   // either.
7791 
7792   // If the operand is a float, integer, or vector constant, spill to a
7793   // constant pool entry to get its address.
7794   const Value *OpVal = OpInfo.CallOperandVal;
7795   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
7796       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
7797     OpInfo.CallOperand = DAG.getConstantPool(
7798         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
7799     return Chain;
7800   }
7801 
7802   // Otherwise, create a stack slot and emit a store to it before the asm.
7803   Type *Ty = OpVal->getType();
7804   auto &DL = DAG.getDataLayout();
7805   uint64_t TySize = DL.getTypeAllocSize(Ty);
7806   unsigned Align = DL.getPrefTypeAlignment(Ty);
7807   MachineFunction &MF = DAG.getMachineFunction();
7808   int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
7809   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
7810   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
7811                             MachinePointerInfo::getFixedStack(MF, SSFI),
7812                             TLI.getMemValueType(DL, Ty));
7813   OpInfo.CallOperand = StackSlot;
7814 
7815   return Chain;
7816 }
7817 
7818 /// GetRegistersForValue - Assign registers (virtual or physical) for the
7819 /// specified operand.  We prefer to assign virtual registers, to allow the
7820 /// register allocator to handle the assignment process.  However, if the asm
7821 /// uses features that we can't model on machineinstrs, we have SDISel do the
7822 /// allocation.  This produces generally horrible, but correct, code.
7823 ///
7824 ///   OpInfo describes the operand
7825 ///   RefOpInfo describes the matching operand if any, the operand otherwise
7826 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
7827                                  SDISelAsmOperandInfo &OpInfo,
7828                                  SDISelAsmOperandInfo &RefOpInfo) {
7829   LLVMContext &Context = *DAG.getContext();
7830   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7831 
7832   MachineFunction &MF = DAG.getMachineFunction();
7833   SmallVector<unsigned, 4> Regs;
7834   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
7835 
7836   // No work to do for memory operations.
7837   if (OpInfo.ConstraintType == TargetLowering::C_Memory)
7838     return;
7839 
7840   // If this is a constraint for a single physreg, or a constraint for a
7841   // register class, find it.
7842   unsigned AssignedReg;
7843   const TargetRegisterClass *RC;
7844   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
7845       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
7846   // RC is unset only on failure. Return immediately.
7847   if (!RC)
7848     return;
7849 
7850   // Get the actual register value type.  This is important, because the user
7851   // may have asked for (e.g.) the AX register in i32 type.  We need to
7852   // remember that AX is actually i16 to get the right extension.
7853   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
7854 
7855   if (OpInfo.ConstraintVT != MVT::Other) {
7856     // If this is an FP operand in an integer register (or visa versa), or more
7857     // generally if the operand value disagrees with the register class we plan
7858     // to stick it in, fix the operand type.
7859     //
7860     // If this is an input value, the bitcast to the new type is done now.
7861     // Bitcast for output value is done at the end of visitInlineAsm().
7862     if ((OpInfo.Type == InlineAsm::isOutput ||
7863          OpInfo.Type == InlineAsm::isInput) &&
7864         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
7865       // Try to convert to the first EVT that the reg class contains.  If the
7866       // types are identical size, use a bitcast to convert (e.g. two differing
7867       // vector types).  Note: output bitcast is done at the end of
7868       // visitInlineAsm().
7869       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
7870         // Exclude indirect inputs while they are unsupported because the code
7871         // to perform the load is missing and thus OpInfo.CallOperand still
7872         // refers to the input address rather than the pointed-to value.
7873         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
7874           OpInfo.CallOperand =
7875               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
7876         OpInfo.ConstraintVT = RegVT;
7877         // If the operand is an FP value and we want it in integer registers,
7878         // use the corresponding integer type. This turns an f64 value into
7879         // i64, which can be passed with two i32 values on a 32-bit machine.
7880       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
7881         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
7882         if (OpInfo.Type == InlineAsm::isInput)
7883           OpInfo.CallOperand =
7884               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
7885         OpInfo.ConstraintVT = VT;
7886       }
7887     }
7888   }
7889 
7890   // No need to allocate a matching input constraint since the constraint it's
7891   // matching to has already been allocated.
7892   if (OpInfo.isMatchingInputConstraint())
7893     return;
7894 
7895   EVT ValueVT = OpInfo.ConstraintVT;
7896   if (OpInfo.ConstraintVT == MVT::Other)
7897     ValueVT = RegVT;
7898 
7899   // Initialize NumRegs.
7900   unsigned NumRegs = 1;
7901   if (OpInfo.ConstraintVT != MVT::Other)
7902     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
7903 
7904   // If this is a constraint for a specific physical register, like {r17},
7905   // assign it now.
7906 
7907   // If this associated to a specific register, initialize iterator to correct
7908   // place. If virtual, make sure we have enough registers
7909 
7910   // Initialize iterator if necessary
7911   TargetRegisterClass::iterator I = RC->begin();
7912   MachineRegisterInfo &RegInfo = MF.getRegInfo();
7913 
7914   // Do not check for single registers.
7915   if (AssignedReg) {
7916       for (; *I != AssignedReg; ++I)
7917         assert(I != RC->end() && "AssignedReg should be member of RC");
7918   }
7919 
7920   for (; NumRegs; --NumRegs, ++I) {
7921     assert(I != RC->end() && "Ran out of registers to allocate!");
7922     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
7923     Regs.push_back(R);
7924   }
7925 
7926   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7927 }
7928 
7929 static unsigned
7930 findMatchingInlineAsmOperand(unsigned OperandNo,
7931                              const std::vector<SDValue> &AsmNodeOperands) {
7932   // Scan until we find the definition we already emitted of this operand.
7933   unsigned CurOp = InlineAsm::Op_FirstOperand;
7934   for (; OperandNo; --OperandNo) {
7935     // Advance to the next operand.
7936     unsigned OpFlag =
7937         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7938     assert((InlineAsm::isRegDefKind(OpFlag) ||
7939             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
7940             InlineAsm::isMemKind(OpFlag)) &&
7941            "Skipped past definitions?");
7942     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
7943   }
7944   return CurOp;
7945 }
7946 
7947 namespace {
7948 
7949 class ExtraFlags {
7950   unsigned Flags = 0;
7951 
7952 public:
7953   explicit ExtraFlags(const CallBase &Call) {
7954     const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
7955     if (IA->hasSideEffects())
7956       Flags |= InlineAsm::Extra_HasSideEffects;
7957     if (IA->isAlignStack())
7958       Flags |= InlineAsm::Extra_IsAlignStack;
7959     if (Call.isConvergent())
7960       Flags |= InlineAsm::Extra_IsConvergent;
7961     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
7962   }
7963 
7964   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
7965     // Ideally, we would only check against memory constraints.  However, the
7966     // meaning of an Other constraint can be target-specific and we can't easily
7967     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
7968     // for Other constraints as well.
7969     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
7970         OpInfo.ConstraintType == TargetLowering::C_Other) {
7971       if (OpInfo.Type == InlineAsm::isInput)
7972         Flags |= InlineAsm::Extra_MayLoad;
7973       else if (OpInfo.Type == InlineAsm::isOutput)
7974         Flags |= InlineAsm::Extra_MayStore;
7975       else if (OpInfo.Type == InlineAsm::isClobber)
7976         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
7977     }
7978   }
7979 
7980   unsigned get() const { return Flags; }
7981 };
7982 
7983 } // end anonymous namespace
7984 
7985 /// visitInlineAsm - Handle a call to an InlineAsm object.
7986 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call) {
7987   const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
7988 
7989   /// ConstraintOperands - Information about all of the constraints.
7990   SDISelAsmOperandInfoVector ConstraintOperands;
7991 
7992   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7993   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
7994       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call);
7995 
7996   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
7997   // AsmDialect, MayLoad, MayStore).
7998   bool HasSideEffect = IA->hasSideEffects();
7999   ExtraFlags ExtraInfo(Call);
8000 
8001   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
8002   unsigned ResNo = 0;   // ResNo - The result number of the next output.
8003   unsigned NumMatchingOps = 0;
8004   for (auto &T : TargetConstraints) {
8005     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
8006     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
8007 
8008     // Compute the value type for each operand.
8009     if (OpInfo.Type == InlineAsm::isInput ||
8010         (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) {
8011       OpInfo.CallOperandVal = Call.getArgOperand(ArgNo++);
8012 
8013       // Process the call argument. BasicBlocks are labels, currently appearing
8014       // only in asm's.
8015       if (isa<CallBrInst>(Call) &&
8016           ArgNo - 1 >= (cast<CallBrInst>(&Call)->getNumArgOperands() -
8017                         cast<CallBrInst>(&Call)->getNumIndirectDests() -
8018                         NumMatchingOps) &&
8019           (NumMatchingOps == 0 ||
8020            ArgNo - 1 < (cast<CallBrInst>(&Call)->getNumArgOperands() -
8021                         NumMatchingOps))) {
8022         const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal);
8023         EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true);
8024         OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT);
8025       } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
8026         OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
8027       } else {
8028         OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
8029       }
8030 
8031       OpInfo.ConstraintVT =
8032           OpInfo
8033               .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout())
8034               .getSimpleVT();
8035     } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
8036       // The return value of the call is this value.  As such, there is no
8037       // corresponding argument.
8038       assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
8039       if (StructType *STy = dyn_cast<StructType>(Call.getType())) {
8040         OpInfo.ConstraintVT = TLI.getSimpleValueType(
8041             DAG.getDataLayout(), STy->getElementType(ResNo));
8042       } else {
8043         assert(ResNo == 0 && "Asm only has one result!");
8044         OpInfo.ConstraintVT =
8045             TLI.getSimpleValueType(DAG.getDataLayout(), Call.getType());
8046       }
8047       ++ResNo;
8048     } else {
8049       OpInfo.ConstraintVT = MVT::Other;
8050     }
8051 
8052     if (OpInfo.hasMatchingInput())
8053       ++NumMatchingOps;
8054 
8055     if (!HasSideEffect)
8056       HasSideEffect = OpInfo.hasMemory(TLI);
8057 
8058     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
8059     // FIXME: Could we compute this on OpInfo rather than T?
8060 
8061     // Compute the constraint code and ConstraintType to use.
8062     TLI.ComputeConstraintToUse(T, SDValue());
8063 
8064     if (T.ConstraintType == TargetLowering::C_Immediate &&
8065         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
8066       // We've delayed emitting a diagnostic like the "n" constraint because
8067       // inlining could cause an integer showing up.
8068       return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) +
8069                                           "' expects an integer constant "
8070                                           "expression");
8071 
8072     ExtraInfo.update(T);
8073   }
8074 
8075 
8076   // We won't need to flush pending loads if this asm doesn't touch
8077   // memory and is nonvolatile.
8078   SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
8079 
8080   bool IsCallBr = isa<CallBrInst>(Call);
8081   if (IsCallBr) {
8082     // If this is a callbr we need to flush pending exports since inlineasm_br
8083     // is a terminator. We need to do this before nodes are glued to
8084     // the inlineasm_br node.
8085     Chain = getControlRoot();
8086   }
8087 
8088   // Second pass over the constraints: compute which constraint option to use.
8089   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8090     // If this is an output operand with a matching input operand, look up the
8091     // matching input. If their types mismatch, e.g. one is an integer, the
8092     // other is floating point, or their sizes are different, flag it as an
8093     // error.
8094     if (OpInfo.hasMatchingInput()) {
8095       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
8096       patchMatchingInput(OpInfo, Input, DAG);
8097     }
8098 
8099     // Compute the constraint code and ConstraintType to use.
8100     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
8101 
8102     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8103         OpInfo.Type == InlineAsm::isClobber)
8104       continue;
8105 
8106     // If this is a memory input, and if the operand is not indirect, do what we
8107     // need to provide an address for the memory input.
8108     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8109         !OpInfo.isIndirect) {
8110       assert((OpInfo.isMultipleAlternative ||
8111               (OpInfo.Type == InlineAsm::isInput)) &&
8112              "Can only indirectify direct input operands!");
8113 
8114       // Memory operands really want the address of the value.
8115       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
8116 
8117       // There is no longer a Value* corresponding to this operand.
8118       OpInfo.CallOperandVal = nullptr;
8119 
8120       // It is now an indirect operand.
8121       OpInfo.isIndirect = true;
8122     }
8123 
8124   }
8125 
8126   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
8127   std::vector<SDValue> AsmNodeOperands;
8128   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
8129   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
8130       IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout())));
8131 
8132   // If we have a !srcloc metadata node associated with it, we want to attach
8133   // this to the ultimately generated inline asm machineinstr.  To do this, we
8134   // pass in the third operand as this (potentially null) inline asm MDNode.
8135   const MDNode *SrcLoc = Call.getMetadata("srcloc");
8136   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
8137 
8138   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
8139   // bits as operand 3.
8140   AsmNodeOperands.push_back(DAG.getTargetConstant(
8141       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8142 
8143   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
8144   // this, assign virtual and physical registers for inputs and otput.
8145   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8146     // Assign Registers.
8147     SDISelAsmOperandInfo &RefOpInfo =
8148         OpInfo.isMatchingInputConstraint()
8149             ? ConstraintOperands[OpInfo.getMatchedOperand()]
8150             : OpInfo;
8151     GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
8152 
8153     auto DetectWriteToReservedRegister = [&]() {
8154       const MachineFunction &MF = DAG.getMachineFunction();
8155       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8156       for (unsigned Reg : OpInfo.AssignedRegs.Regs) {
8157         if (Register::isPhysicalRegister(Reg) &&
8158             TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
8159           const char *RegName = TRI.getName(Reg);
8160           emitInlineAsmError(Call, "write to reserved register '" +
8161                                        Twine(RegName) + "'");
8162           return true;
8163         }
8164       }
8165       return false;
8166     };
8167 
8168     switch (OpInfo.Type) {
8169     case InlineAsm::isOutput:
8170       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
8171         unsigned ConstraintID =
8172             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
8173         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
8174                "Failed to convert memory constraint code to constraint id.");
8175 
8176         // Add information to the INLINEASM node to know about this output.
8177         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
8178         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
8179         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
8180                                                         MVT::i32));
8181         AsmNodeOperands.push_back(OpInfo.CallOperand);
8182       } else {
8183         // Otherwise, this outputs to a register (directly for C_Register /
8184         // C_RegisterClass, and a target-defined fashion for
8185         // C_Immediate/C_Other). Find a register that we can use.
8186         if (OpInfo.AssignedRegs.Regs.empty()) {
8187           emitInlineAsmError(
8188               Call, "couldn't allocate output register for constraint '" +
8189                         Twine(OpInfo.ConstraintCode) + "'");
8190           return;
8191         }
8192 
8193         if (DetectWriteToReservedRegister())
8194           return;
8195 
8196         // Add information to the INLINEASM node to know that this register is
8197         // set.
8198         OpInfo.AssignedRegs.AddInlineAsmOperands(
8199             OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber
8200                                   : InlineAsm::Kind_RegDef,
8201             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
8202       }
8203       break;
8204 
8205     case InlineAsm::isInput: {
8206       SDValue InOperandVal = OpInfo.CallOperand;
8207 
8208       if (OpInfo.isMatchingInputConstraint()) {
8209         // If this is required to match an output register we have already set,
8210         // just use its register.
8211         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
8212                                                   AsmNodeOperands);
8213         unsigned OpFlag =
8214           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8215         if (InlineAsm::isRegDefKind(OpFlag) ||
8216             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
8217           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
8218           if (OpInfo.isIndirect) {
8219             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
8220             emitInlineAsmError(Call, "inline asm not supported yet: "
8221                                      "don't know how to handle tied "
8222                                      "indirect register inputs");
8223             return;
8224           }
8225 
8226           MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
8227           SmallVector<unsigned, 4> Regs;
8228 
8229           if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) {
8230             unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag);
8231             MachineRegisterInfo &RegInfo =
8232                 DAG.getMachineFunction().getRegInfo();
8233             for (unsigned i = 0; i != NumRegs; ++i)
8234               Regs.push_back(RegInfo.createVirtualRegister(RC));
8235           } else {
8236             emitInlineAsmError(Call,
8237                                "inline asm error: This value type register "
8238                                "class is not natively supported!");
8239             return;
8240           }
8241 
8242           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
8243 
8244           SDLoc dl = getCurSDLoc();
8245           // Use the produced MatchedRegs object to
8246           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call);
8247           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
8248                                            true, OpInfo.getMatchedOperand(), dl,
8249                                            DAG, AsmNodeOperands);
8250           break;
8251         }
8252 
8253         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
8254         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
8255                "Unexpected number of operands");
8256         // Add information to the INLINEASM node to know about this input.
8257         // See InlineAsm.h isUseOperandTiedToDef.
8258         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
8259         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
8260                                                     OpInfo.getMatchedOperand());
8261         AsmNodeOperands.push_back(DAG.getTargetConstant(
8262             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8263         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
8264         break;
8265       }
8266 
8267       // Treat indirect 'X' constraint as memory.
8268       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
8269           OpInfo.isIndirect)
8270         OpInfo.ConstraintType = TargetLowering::C_Memory;
8271 
8272       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
8273           OpInfo.ConstraintType == TargetLowering::C_Other) {
8274         std::vector<SDValue> Ops;
8275         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
8276                                           Ops, DAG);
8277         if (Ops.empty()) {
8278           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
8279             if (isa<ConstantSDNode>(InOperandVal)) {
8280               emitInlineAsmError(Call, "value out of range for constraint '" +
8281                                            Twine(OpInfo.ConstraintCode) + "'");
8282               return;
8283             }
8284 
8285           emitInlineAsmError(Call,
8286                              "invalid operand for inline asm constraint '" +
8287                                  Twine(OpInfo.ConstraintCode) + "'");
8288           return;
8289         }
8290 
8291         // Add information to the INLINEASM node to know about this input.
8292         unsigned ResOpType =
8293           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
8294         AsmNodeOperands.push_back(DAG.getTargetConstant(
8295             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8296         AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
8297         break;
8298       }
8299 
8300       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
8301         assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
8302         assert(InOperandVal.getValueType() ==
8303                    TLI.getPointerTy(DAG.getDataLayout()) &&
8304                "Memory operands expect pointer values");
8305 
8306         unsigned ConstraintID =
8307             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
8308         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
8309                "Failed to convert memory constraint code to constraint id.");
8310 
8311         // Add information to the INLINEASM node to know about this input.
8312         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
8313         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
8314         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
8315                                                         getCurSDLoc(),
8316                                                         MVT::i32));
8317         AsmNodeOperands.push_back(InOperandVal);
8318         break;
8319       }
8320 
8321       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
8322               OpInfo.ConstraintType == TargetLowering::C_Register) &&
8323              "Unknown constraint type!");
8324 
8325       // TODO: Support this.
8326       if (OpInfo.isIndirect) {
8327         emitInlineAsmError(
8328             Call, "Don't know how to handle indirect register inputs yet "
8329                   "for constraint '" +
8330                       Twine(OpInfo.ConstraintCode) + "'");
8331         return;
8332       }
8333 
8334       // Copy the input into the appropriate registers.
8335       if (OpInfo.AssignedRegs.Regs.empty()) {
8336         emitInlineAsmError(Call,
8337                            "couldn't allocate input reg for constraint '" +
8338                                Twine(OpInfo.ConstraintCode) + "'");
8339         return;
8340       }
8341 
8342       if (DetectWriteToReservedRegister())
8343         return;
8344 
8345       SDLoc dl = getCurSDLoc();
8346 
8347       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
8348                                         &Call);
8349 
8350       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
8351                                                dl, DAG, AsmNodeOperands);
8352       break;
8353     }
8354     case InlineAsm::isClobber:
8355       // Add the clobbered value to the operand list, so that the register
8356       // allocator is aware that the physreg got clobbered.
8357       if (!OpInfo.AssignedRegs.Regs.empty())
8358         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
8359                                                  false, 0, getCurSDLoc(), DAG,
8360                                                  AsmNodeOperands);
8361       break;
8362     }
8363   }
8364 
8365   // Finish up input operands.  Set the input chain and add the flag last.
8366   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
8367   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
8368 
8369   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
8370   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
8371                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
8372   Flag = Chain.getValue(1);
8373 
8374   // Do additional work to generate outputs.
8375 
8376   SmallVector<EVT, 1> ResultVTs;
8377   SmallVector<SDValue, 1> ResultValues;
8378   SmallVector<SDValue, 8> OutChains;
8379 
8380   llvm::Type *CallResultType = Call.getType();
8381   ArrayRef<Type *> ResultTypes;
8382   if (StructType *StructResult = dyn_cast<StructType>(CallResultType))
8383     ResultTypes = StructResult->elements();
8384   else if (!CallResultType->isVoidTy())
8385     ResultTypes = makeArrayRef(CallResultType);
8386 
8387   auto CurResultType = ResultTypes.begin();
8388   auto handleRegAssign = [&](SDValue V) {
8389     assert(CurResultType != ResultTypes.end() && "Unexpected value");
8390     assert((*CurResultType)->isSized() && "Unexpected unsized type");
8391     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
8392     ++CurResultType;
8393     // If the type of the inline asm call site return value is different but has
8394     // same size as the type of the asm output bitcast it.  One example of this
8395     // is for vectors with different width / number of elements.  This can
8396     // happen for register classes that can contain multiple different value
8397     // types.  The preg or vreg allocated may not have the same VT as was
8398     // expected.
8399     //
8400     // This can also happen for a return value that disagrees with the register
8401     // class it is put in, eg. a double in a general-purpose register on a
8402     // 32-bit machine.
8403     if (ResultVT != V.getValueType() &&
8404         ResultVT.getSizeInBits() == V.getValueSizeInBits())
8405       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
8406     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
8407              V.getValueType().isInteger()) {
8408       // If a result value was tied to an input value, the computed result
8409       // may have a wider width than the expected result.  Extract the
8410       // relevant portion.
8411       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
8412     }
8413     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
8414     ResultVTs.push_back(ResultVT);
8415     ResultValues.push_back(V);
8416   };
8417 
8418   // Deal with output operands.
8419   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8420     if (OpInfo.Type == InlineAsm::isOutput) {
8421       SDValue Val;
8422       // Skip trivial output operands.
8423       if (OpInfo.AssignedRegs.Regs.empty())
8424         continue;
8425 
8426       switch (OpInfo.ConstraintType) {
8427       case TargetLowering::C_Register:
8428       case TargetLowering::C_RegisterClass:
8429         Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
8430                                                   Chain, &Flag, &Call);
8431         break;
8432       case TargetLowering::C_Immediate:
8433       case TargetLowering::C_Other:
8434         Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
8435                                               OpInfo, DAG);
8436         break;
8437       case TargetLowering::C_Memory:
8438         break; // Already handled.
8439       case TargetLowering::C_Unknown:
8440         assert(false && "Unexpected unknown constraint");
8441       }
8442 
8443       // Indirect output manifest as stores. Record output chains.
8444       if (OpInfo.isIndirect) {
8445         const Value *Ptr = OpInfo.CallOperandVal;
8446         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
8447         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
8448                                      MachinePointerInfo(Ptr));
8449         OutChains.push_back(Store);
8450       } else {
8451         // generate CopyFromRegs to associated registers.
8452         assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
8453         if (Val.getOpcode() == ISD::MERGE_VALUES) {
8454           for (const SDValue &V : Val->op_values())
8455             handleRegAssign(V);
8456         } else
8457           handleRegAssign(Val);
8458       }
8459     }
8460   }
8461 
8462   // Set results.
8463   if (!ResultValues.empty()) {
8464     assert(CurResultType == ResultTypes.end() &&
8465            "Mismatch in number of ResultTypes");
8466     assert(ResultValues.size() == ResultTypes.size() &&
8467            "Mismatch in number of output operands in asm result");
8468 
8469     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
8470                             DAG.getVTList(ResultVTs), ResultValues);
8471     setValue(&Call, V);
8472   }
8473 
8474   // Collect store chains.
8475   if (!OutChains.empty())
8476     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
8477 
8478   // Only Update Root if inline assembly has a memory effect.
8479   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr)
8480     DAG.setRoot(Chain);
8481 }
8482 
8483 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call,
8484                                              const Twine &Message) {
8485   LLVMContext &Ctx = *DAG.getContext();
8486   Ctx.emitError(&Call, Message);
8487 
8488   // Make sure we leave the DAG in a valid state
8489   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8490   SmallVector<EVT, 1> ValueVTs;
8491   ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs);
8492 
8493   if (ValueVTs.empty())
8494     return;
8495 
8496   SmallVector<SDValue, 1> Ops;
8497   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
8498     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
8499 
8500   setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc()));
8501 }
8502 
8503 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
8504   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
8505                           MVT::Other, getRoot(),
8506                           getValue(I.getArgOperand(0)),
8507                           DAG.getSrcValue(I.getArgOperand(0))));
8508 }
8509 
8510 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
8511   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8512   const DataLayout &DL = DAG.getDataLayout();
8513   SDValue V = DAG.getVAArg(
8514       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
8515       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
8516       DL.getABITypeAlignment(I.getType()));
8517   DAG.setRoot(V.getValue(1));
8518 
8519   if (I.getType()->isPointerTy())
8520     V = DAG.getPtrExtOrTrunc(
8521         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
8522   setValue(&I, V);
8523 }
8524 
8525 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
8526   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
8527                           MVT::Other, getRoot(),
8528                           getValue(I.getArgOperand(0)),
8529                           DAG.getSrcValue(I.getArgOperand(0))));
8530 }
8531 
8532 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
8533   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
8534                           MVT::Other, getRoot(),
8535                           getValue(I.getArgOperand(0)),
8536                           getValue(I.getArgOperand(1)),
8537                           DAG.getSrcValue(I.getArgOperand(0)),
8538                           DAG.getSrcValue(I.getArgOperand(1))));
8539 }
8540 
8541 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
8542                                                     const Instruction &I,
8543                                                     SDValue Op) {
8544   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
8545   if (!Range)
8546     return Op;
8547 
8548   ConstantRange CR = getConstantRangeFromMetadata(*Range);
8549   if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped())
8550     return Op;
8551 
8552   APInt Lo = CR.getUnsignedMin();
8553   if (!Lo.isMinValue())
8554     return Op;
8555 
8556   APInt Hi = CR.getUnsignedMax();
8557   unsigned Bits = std::max(Hi.getActiveBits(),
8558                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
8559 
8560   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
8561 
8562   SDLoc SL = getCurSDLoc();
8563 
8564   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
8565                              DAG.getValueType(SmallVT));
8566   unsigned NumVals = Op.getNode()->getNumValues();
8567   if (NumVals == 1)
8568     return ZExt;
8569 
8570   SmallVector<SDValue, 4> Ops;
8571 
8572   Ops.push_back(ZExt);
8573   for (unsigned I = 1; I != NumVals; ++I)
8574     Ops.push_back(Op.getValue(I));
8575 
8576   return DAG.getMergeValues(Ops, SL);
8577 }
8578 
8579 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
8580 /// the call being lowered.
8581 ///
8582 /// This is a helper for lowering intrinsics that follow a target calling
8583 /// convention or require stack pointer adjustment. Only a subset of the
8584 /// intrinsic's operands need to participate in the calling convention.
8585 void SelectionDAGBuilder::populateCallLoweringInfo(
8586     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
8587     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
8588     bool IsPatchPoint) {
8589   TargetLowering::ArgListTy Args;
8590   Args.reserve(NumArgs);
8591 
8592   // Populate the argument list.
8593   // Attributes for args start at offset 1, after the return attribute.
8594   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
8595        ArgI != ArgE; ++ArgI) {
8596     const Value *V = Call->getOperand(ArgI);
8597 
8598     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
8599 
8600     TargetLowering::ArgListEntry Entry;
8601     Entry.Node = getValue(V);
8602     Entry.Ty = V->getType();
8603     Entry.setAttributes(Call, ArgI);
8604     Args.push_back(Entry);
8605   }
8606 
8607   CLI.setDebugLoc(getCurSDLoc())
8608       .setChain(getRoot())
8609       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args))
8610       .setDiscardResult(Call->use_empty())
8611       .setIsPatchPoint(IsPatchPoint);
8612 }
8613 
8614 /// Add a stack map intrinsic call's live variable operands to a stackmap
8615 /// or patchpoint target node's operand list.
8616 ///
8617 /// Constants are converted to TargetConstants purely as an optimization to
8618 /// avoid constant materialization and register allocation.
8619 ///
8620 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
8621 /// generate addess computation nodes, and so FinalizeISel can convert the
8622 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
8623 /// address materialization and register allocation, but may also be required
8624 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
8625 /// alloca in the entry block, then the runtime may assume that the alloca's
8626 /// StackMap location can be read immediately after compilation and that the
8627 /// location is valid at any point during execution (this is similar to the
8628 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
8629 /// only available in a register, then the runtime would need to trap when
8630 /// execution reaches the StackMap in order to read the alloca's location.
8631 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx,
8632                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
8633                                 SelectionDAGBuilder &Builder) {
8634   for (unsigned i = StartIdx, e = Call.arg_size(); i != e; ++i) {
8635     SDValue OpVal = Builder.getValue(Call.getArgOperand(i));
8636     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
8637       Ops.push_back(
8638         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
8639       Ops.push_back(
8640         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
8641     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
8642       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
8643       Ops.push_back(Builder.DAG.getTargetFrameIndex(
8644           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
8645     } else
8646       Ops.push_back(OpVal);
8647   }
8648 }
8649 
8650 /// Lower llvm.experimental.stackmap directly to its target opcode.
8651 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
8652   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
8653   //                                  [live variables...])
8654 
8655   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
8656 
8657   SDValue Chain, InFlag, Callee, NullPtr;
8658   SmallVector<SDValue, 32> Ops;
8659 
8660   SDLoc DL = getCurSDLoc();
8661   Callee = getValue(CI.getCalledOperand());
8662   NullPtr = DAG.getIntPtrConstant(0, DL, true);
8663 
8664   // The stackmap intrinsic only records the live variables (the arguments
8665   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
8666   // intrinsic, this won't be lowered to a function call. This means we don't
8667   // have to worry about calling conventions and target specific lowering code.
8668   // Instead we perform the call lowering right here.
8669   //
8670   // chain, flag = CALLSEQ_START(chain, 0, 0)
8671   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
8672   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
8673   //
8674   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
8675   InFlag = Chain.getValue(1);
8676 
8677   // Add the <id> and <numBytes> constants.
8678   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
8679   Ops.push_back(DAG.getTargetConstant(
8680                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
8681   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
8682   Ops.push_back(DAG.getTargetConstant(
8683                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
8684                   MVT::i32));
8685 
8686   // Push live variables for the stack map.
8687   addStackMapLiveVars(CI, 2, DL, Ops, *this);
8688 
8689   // We are not pushing any register mask info here on the operands list,
8690   // because the stackmap doesn't clobber anything.
8691 
8692   // Push the chain and the glue flag.
8693   Ops.push_back(Chain);
8694   Ops.push_back(InFlag);
8695 
8696   // Create the STACKMAP node.
8697   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8698   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
8699   Chain = SDValue(SM, 0);
8700   InFlag = Chain.getValue(1);
8701 
8702   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
8703 
8704   // Stackmaps don't generate values, so nothing goes into the NodeMap.
8705 
8706   // Set the root to the target-lowered call chain.
8707   DAG.setRoot(Chain);
8708 
8709   // Inform the Frame Information that we have a stackmap in this function.
8710   FuncInfo.MF->getFrameInfo().setHasStackMap();
8711 }
8712 
8713 /// Lower llvm.experimental.patchpoint directly to its target opcode.
8714 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB,
8715                                           const BasicBlock *EHPadBB) {
8716   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
8717   //                                                 i32 <numBytes>,
8718   //                                                 i8* <target>,
8719   //                                                 i32 <numArgs>,
8720   //                                                 [Args...],
8721   //                                                 [live variables...])
8722 
8723   CallingConv::ID CC = CB.getCallingConv();
8724   bool IsAnyRegCC = CC == CallingConv::AnyReg;
8725   bool HasDef = !CB.getType()->isVoidTy();
8726   SDLoc dl = getCurSDLoc();
8727   SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos));
8728 
8729   // Handle immediate and symbolic callees.
8730   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
8731     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
8732                                    /*isTarget=*/true);
8733   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
8734     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
8735                                          SDLoc(SymbolicCallee),
8736                                          SymbolicCallee->getValueType(0));
8737 
8738   // Get the real number of arguments participating in the call <numArgs>
8739   SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos));
8740   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
8741 
8742   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
8743   // Intrinsics include all meta-operands up to but not including CC.
8744   unsigned NumMetaOpers = PatchPointOpers::CCPos;
8745   assert(CB.arg_size() >= NumMetaOpers + NumArgs &&
8746          "Not enough arguments provided to the patchpoint intrinsic");
8747 
8748   // For AnyRegCC the arguments are lowered later on manually.
8749   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
8750   Type *ReturnTy =
8751       IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType();
8752 
8753   TargetLowering::CallLoweringInfo CLI(DAG);
8754   populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee,
8755                            ReturnTy, true);
8756   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
8757 
8758   SDNode *CallEnd = Result.second.getNode();
8759   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
8760     CallEnd = CallEnd->getOperand(0).getNode();
8761 
8762   /// Get a call instruction from the call sequence chain.
8763   /// Tail calls are not allowed.
8764   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
8765          "Expected a callseq node.");
8766   SDNode *Call = CallEnd->getOperand(0).getNode();
8767   bool HasGlue = Call->getGluedNode();
8768 
8769   // Replace the target specific call node with the patchable intrinsic.
8770   SmallVector<SDValue, 8> Ops;
8771 
8772   // Add the <id> and <numBytes> constants.
8773   SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos));
8774   Ops.push_back(DAG.getTargetConstant(
8775                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
8776   SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos));
8777   Ops.push_back(DAG.getTargetConstant(
8778                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
8779                   MVT::i32));
8780 
8781   // Add the callee.
8782   Ops.push_back(Callee);
8783 
8784   // Adjust <numArgs> to account for any arguments that have been passed on the
8785   // stack instead.
8786   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
8787   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
8788   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
8789   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
8790 
8791   // Add the calling convention
8792   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
8793 
8794   // Add the arguments we omitted previously. The register allocator should
8795   // place these in any free register.
8796   if (IsAnyRegCC)
8797     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
8798       Ops.push_back(getValue(CB.getArgOperand(i)));
8799 
8800   // Push the arguments from the call instruction up to the register mask.
8801   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
8802   Ops.append(Call->op_begin() + 2, e);
8803 
8804   // Push live variables for the stack map.
8805   addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this);
8806 
8807   // Push the register mask info.
8808   if (HasGlue)
8809     Ops.push_back(*(Call->op_end()-2));
8810   else
8811     Ops.push_back(*(Call->op_end()-1));
8812 
8813   // Push the chain (this is originally the first operand of the call, but
8814   // becomes now the last or second to last operand).
8815   Ops.push_back(*(Call->op_begin()));
8816 
8817   // Push the glue flag (last operand).
8818   if (HasGlue)
8819     Ops.push_back(*(Call->op_end()-1));
8820 
8821   SDVTList NodeTys;
8822   if (IsAnyRegCC && HasDef) {
8823     // Create the return types based on the intrinsic definition
8824     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8825     SmallVector<EVT, 3> ValueVTs;
8826     ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs);
8827     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
8828 
8829     // There is always a chain and a glue type at the end
8830     ValueVTs.push_back(MVT::Other);
8831     ValueVTs.push_back(MVT::Glue);
8832     NodeTys = DAG.getVTList(ValueVTs);
8833   } else
8834     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8835 
8836   // Replace the target specific call node with a PATCHPOINT node.
8837   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
8838                                          dl, NodeTys, Ops);
8839 
8840   // Update the NodeMap.
8841   if (HasDef) {
8842     if (IsAnyRegCC)
8843       setValue(&CB, SDValue(MN, 0));
8844     else
8845       setValue(&CB, Result.first);
8846   }
8847 
8848   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
8849   // call sequence. Furthermore the location of the chain and glue can change
8850   // when the AnyReg calling convention is used and the intrinsic returns a
8851   // value.
8852   if (IsAnyRegCC && HasDef) {
8853     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
8854     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
8855     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
8856   } else
8857     DAG.ReplaceAllUsesWith(Call, MN);
8858   DAG.DeleteNode(Call);
8859 
8860   // Inform the Frame Information that we have a patchpoint in this function.
8861   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
8862 }
8863 
8864 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
8865                                             unsigned Intrinsic) {
8866   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8867   SDValue Op1 = getValue(I.getArgOperand(0));
8868   SDValue Op2;
8869   if (I.getNumArgOperands() > 1)
8870     Op2 = getValue(I.getArgOperand(1));
8871   SDLoc dl = getCurSDLoc();
8872   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8873   SDValue Res;
8874   FastMathFlags FMF;
8875   if (isa<FPMathOperator>(I))
8876     FMF = I.getFastMathFlags();
8877 
8878   switch (Intrinsic) {
8879   case Intrinsic::experimental_vector_reduce_v2_fadd:
8880     if (FMF.allowReassoc())
8881       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
8882                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2));
8883     else
8884       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2);
8885     break;
8886   case Intrinsic::experimental_vector_reduce_v2_fmul:
8887     if (FMF.allowReassoc())
8888       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
8889                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2));
8890     else
8891       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2);
8892     break;
8893   case Intrinsic::experimental_vector_reduce_add:
8894     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
8895     break;
8896   case Intrinsic::experimental_vector_reduce_mul:
8897     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
8898     break;
8899   case Intrinsic::experimental_vector_reduce_and:
8900     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
8901     break;
8902   case Intrinsic::experimental_vector_reduce_or:
8903     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
8904     break;
8905   case Intrinsic::experimental_vector_reduce_xor:
8906     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
8907     break;
8908   case Intrinsic::experimental_vector_reduce_smax:
8909     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
8910     break;
8911   case Intrinsic::experimental_vector_reduce_smin:
8912     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
8913     break;
8914   case Intrinsic::experimental_vector_reduce_umax:
8915     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
8916     break;
8917   case Intrinsic::experimental_vector_reduce_umin:
8918     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
8919     break;
8920   case Intrinsic::experimental_vector_reduce_fmax:
8921     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1);
8922     break;
8923   case Intrinsic::experimental_vector_reduce_fmin:
8924     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1);
8925     break;
8926   default:
8927     llvm_unreachable("Unhandled vector reduce intrinsic");
8928   }
8929   setValue(&I, Res);
8930 }
8931 
8932 /// Returns an AttributeList representing the attributes applied to the return
8933 /// value of the given call.
8934 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
8935   SmallVector<Attribute::AttrKind, 2> Attrs;
8936   if (CLI.RetSExt)
8937     Attrs.push_back(Attribute::SExt);
8938   if (CLI.RetZExt)
8939     Attrs.push_back(Attribute::ZExt);
8940   if (CLI.IsInReg)
8941     Attrs.push_back(Attribute::InReg);
8942 
8943   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
8944                             Attrs);
8945 }
8946 
8947 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
8948 /// implementation, which just calls LowerCall.
8949 /// FIXME: When all targets are
8950 /// migrated to using LowerCall, this hook should be integrated into SDISel.
8951 std::pair<SDValue, SDValue>
8952 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
8953   // Handle the incoming return values from the call.
8954   CLI.Ins.clear();
8955   Type *OrigRetTy = CLI.RetTy;
8956   SmallVector<EVT, 4> RetTys;
8957   SmallVector<uint64_t, 4> Offsets;
8958   auto &DL = CLI.DAG.getDataLayout();
8959   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
8960 
8961   if (CLI.IsPostTypeLegalization) {
8962     // If we are lowering a libcall after legalization, split the return type.
8963     SmallVector<EVT, 4> OldRetTys;
8964     SmallVector<uint64_t, 4> OldOffsets;
8965     RetTys.swap(OldRetTys);
8966     Offsets.swap(OldOffsets);
8967 
8968     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
8969       EVT RetVT = OldRetTys[i];
8970       uint64_t Offset = OldOffsets[i];
8971       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
8972       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
8973       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
8974       RetTys.append(NumRegs, RegisterVT);
8975       for (unsigned j = 0; j != NumRegs; ++j)
8976         Offsets.push_back(Offset + j * RegisterVTByteSZ);
8977     }
8978   }
8979 
8980   SmallVector<ISD::OutputArg, 4> Outs;
8981   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
8982 
8983   bool CanLowerReturn =
8984       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
8985                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
8986 
8987   SDValue DemoteStackSlot;
8988   int DemoteStackIdx = -100;
8989   if (!CanLowerReturn) {
8990     // FIXME: equivalent assert?
8991     // assert(!CS.hasInAllocaArgument() &&
8992     //        "sret demotion is incompatible with inalloca");
8993     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
8994     Align Alignment = DL.getPrefTypeAlign(CLI.RetTy);
8995     MachineFunction &MF = CLI.DAG.getMachineFunction();
8996     DemoteStackIdx =
8997         MF.getFrameInfo().CreateStackObject(TySize, Alignment, false);
8998     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
8999                                               DL.getAllocaAddrSpace());
9000 
9001     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
9002     ArgListEntry Entry;
9003     Entry.Node = DemoteStackSlot;
9004     Entry.Ty = StackSlotPtrType;
9005     Entry.IsSExt = false;
9006     Entry.IsZExt = false;
9007     Entry.IsInReg = false;
9008     Entry.IsSRet = true;
9009     Entry.IsNest = false;
9010     Entry.IsByVal = false;
9011     Entry.IsReturned = false;
9012     Entry.IsSwiftSelf = false;
9013     Entry.IsSwiftError = false;
9014     Entry.IsCFGuardTarget = false;
9015     Entry.Alignment = Alignment;
9016     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
9017     CLI.NumFixedArgs += 1;
9018     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
9019 
9020     // sret demotion isn't compatible with tail-calls, since the sret argument
9021     // points into the callers stack frame.
9022     CLI.IsTailCall = false;
9023   } else {
9024     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9025         CLI.RetTy, CLI.CallConv, CLI.IsVarArg);
9026     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9027       ISD::ArgFlagsTy Flags;
9028       if (NeedsRegBlock) {
9029         Flags.setInConsecutiveRegs();
9030         if (I == RetTys.size() - 1)
9031           Flags.setInConsecutiveRegsLast();
9032       }
9033       EVT VT = RetTys[I];
9034       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9035                                                      CLI.CallConv, VT);
9036       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9037                                                        CLI.CallConv, VT);
9038       for (unsigned i = 0; i != NumRegs; ++i) {
9039         ISD::InputArg MyFlags;
9040         MyFlags.Flags = Flags;
9041         MyFlags.VT = RegisterVT;
9042         MyFlags.ArgVT = VT;
9043         MyFlags.Used = CLI.IsReturnValueUsed;
9044         if (CLI.RetTy->isPointerTy()) {
9045           MyFlags.Flags.setPointer();
9046           MyFlags.Flags.setPointerAddrSpace(
9047               cast<PointerType>(CLI.RetTy)->getAddressSpace());
9048         }
9049         if (CLI.RetSExt)
9050           MyFlags.Flags.setSExt();
9051         if (CLI.RetZExt)
9052           MyFlags.Flags.setZExt();
9053         if (CLI.IsInReg)
9054           MyFlags.Flags.setInReg();
9055         CLI.Ins.push_back(MyFlags);
9056       }
9057     }
9058   }
9059 
9060   // We push in swifterror return as the last element of CLI.Ins.
9061   ArgListTy &Args = CLI.getArgs();
9062   if (supportSwiftError()) {
9063     for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9064       if (Args[i].IsSwiftError) {
9065         ISD::InputArg MyFlags;
9066         MyFlags.VT = getPointerTy(DL);
9067         MyFlags.ArgVT = EVT(getPointerTy(DL));
9068         MyFlags.Flags.setSwiftError();
9069         CLI.Ins.push_back(MyFlags);
9070       }
9071     }
9072   }
9073 
9074   // Handle all of the outgoing arguments.
9075   CLI.Outs.clear();
9076   CLI.OutVals.clear();
9077   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9078     SmallVector<EVT, 4> ValueVTs;
9079     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
9080     // FIXME: Split arguments if CLI.IsPostTypeLegalization
9081     Type *FinalType = Args[i].Ty;
9082     if (Args[i].IsByVal)
9083       FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
9084     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9085         FinalType, CLI.CallConv, CLI.IsVarArg);
9086     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
9087          ++Value) {
9088       EVT VT = ValueVTs[Value];
9089       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
9090       SDValue Op = SDValue(Args[i].Node.getNode(),
9091                            Args[i].Node.getResNo() + Value);
9092       ISD::ArgFlagsTy Flags;
9093 
9094       // Certain targets (such as MIPS), may have a different ABI alignment
9095       // for a type depending on the context. Give the target a chance to
9096       // specify the alignment it wants.
9097       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
9098 
9099       if (Args[i].Ty->isPointerTy()) {
9100         Flags.setPointer();
9101         Flags.setPointerAddrSpace(
9102             cast<PointerType>(Args[i].Ty)->getAddressSpace());
9103       }
9104       if (Args[i].IsZExt)
9105         Flags.setZExt();
9106       if (Args[i].IsSExt)
9107         Flags.setSExt();
9108       if (Args[i].IsInReg) {
9109         // If we are using vectorcall calling convention, a structure that is
9110         // passed InReg - is surely an HVA
9111         if (CLI.CallConv == CallingConv::X86_VectorCall &&
9112             isa<StructType>(FinalType)) {
9113           // The first value of a structure is marked
9114           if (0 == Value)
9115             Flags.setHvaStart();
9116           Flags.setHva();
9117         }
9118         // Set InReg Flag
9119         Flags.setInReg();
9120       }
9121       if (Args[i].IsSRet)
9122         Flags.setSRet();
9123       if (Args[i].IsSwiftSelf)
9124         Flags.setSwiftSelf();
9125       if (Args[i].IsSwiftError)
9126         Flags.setSwiftError();
9127       if (Args[i].IsCFGuardTarget)
9128         Flags.setCFGuardTarget();
9129       if (Args[i].IsByVal)
9130         Flags.setByVal();
9131       if (Args[i].IsInAlloca) {
9132         Flags.setInAlloca();
9133         // Set the byval flag for CCAssignFn callbacks that don't know about
9134         // inalloca.  This way we can know how many bytes we should've allocated
9135         // and how many bytes a callee cleanup function will pop.  If we port
9136         // inalloca to more targets, we'll have to add custom inalloca handling
9137         // in the various CC lowering callbacks.
9138         Flags.setByVal();
9139       }
9140       if (Args[i].IsByVal || Args[i].IsInAlloca) {
9141         PointerType *Ty = cast<PointerType>(Args[i].Ty);
9142         Type *ElementTy = Ty->getElementType();
9143 
9144         unsigned FrameSize = DL.getTypeAllocSize(
9145             Args[i].ByValType ? Args[i].ByValType : ElementTy);
9146         Flags.setByValSize(FrameSize);
9147 
9148         // info is not there but there are cases it cannot get right.
9149         Align FrameAlign;
9150         if (auto MA = Args[i].Alignment)
9151           FrameAlign = *MA;
9152         else
9153           FrameAlign = Align(getByValTypeAlignment(ElementTy, DL));
9154         Flags.setByValAlign(FrameAlign);
9155       }
9156       if (Args[i].IsNest)
9157         Flags.setNest();
9158       if (NeedsRegBlock)
9159         Flags.setInConsecutiveRegs();
9160       Flags.setOrigAlign(OriginalAlignment);
9161 
9162       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9163                                                  CLI.CallConv, VT);
9164       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9165                                                         CLI.CallConv, VT);
9166       SmallVector<SDValue, 4> Parts(NumParts);
9167       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
9168 
9169       if (Args[i].IsSExt)
9170         ExtendKind = ISD::SIGN_EXTEND;
9171       else if (Args[i].IsZExt)
9172         ExtendKind = ISD::ZERO_EXTEND;
9173 
9174       // Conservatively only handle 'returned' on non-vectors that can be lowered,
9175       // for now.
9176       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
9177           CanLowerReturn) {
9178         assert((CLI.RetTy == Args[i].Ty ||
9179                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
9180                  CLI.RetTy->getPointerAddressSpace() ==
9181                      Args[i].Ty->getPointerAddressSpace())) &&
9182                RetTys.size() == NumValues && "unexpected use of 'returned'");
9183         // Before passing 'returned' to the target lowering code, ensure that
9184         // either the register MVT and the actual EVT are the same size or that
9185         // the return value and argument are extended in the same way; in these
9186         // cases it's safe to pass the argument register value unchanged as the
9187         // return register value (although it's at the target's option whether
9188         // to do so)
9189         // TODO: allow code generation to take advantage of partially preserved
9190         // registers rather than clobbering the entire register when the
9191         // parameter extension method is not compatible with the return
9192         // extension method
9193         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
9194             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
9195              CLI.RetZExt == Args[i].IsZExt))
9196           Flags.setReturned();
9197       }
9198 
9199       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB,
9200                      CLI.CallConv, ExtendKind);
9201 
9202       for (unsigned j = 0; j != NumParts; ++j) {
9203         // if it isn't first piece, alignment must be 1
9204         // For scalable vectors the scalable part is currently handled
9205         // by individual targets, so we just use the known minimum size here.
9206         ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
9207                     i < CLI.NumFixedArgs, i,
9208                     j*Parts[j].getValueType().getStoreSize().getKnownMinSize());
9209         if (NumParts > 1 && j == 0)
9210           MyFlags.Flags.setSplit();
9211         else if (j != 0) {
9212           MyFlags.Flags.setOrigAlign(Align(1));
9213           if (j == NumParts - 1)
9214             MyFlags.Flags.setSplitEnd();
9215         }
9216 
9217         CLI.Outs.push_back(MyFlags);
9218         CLI.OutVals.push_back(Parts[j]);
9219       }
9220 
9221       if (NeedsRegBlock && Value == NumValues - 1)
9222         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
9223     }
9224   }
9225 
9226   SmallVector<SDValue, 4> InVals;
9227   CLI.Chain = LowerCall(CLI, InVals);
9228 
9229   // Update CLI.InVals to use outside of this function.
9230   CLI.InVals = InVals;
9231 
9232   // Verify that the target's LowerCall behaved as expected.
9233   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
9234          "LowerCall didn't return a valid chain!");
9235   assert((!CLI.IsTailCall || InVals.empty()) &&
9236          "LowerCall emitted a return value for a tail call!");
9237   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
9238          "LowerCall didn't emit the correct number of values!");
9239 
9240   // For a tail call, the return value is merely live-out and there aren't
9241   // any nodes in the DAG representing it. Return a special value to
9242   // indicate that a tail call has been emitted and no more Instructions
9243   // should be processed in the current block.
9244   if (CLI.IsTailCall) {
9245     CLI.DAG.setRoot(CLI.Chain);
9246     return std::make_pair(SDValue(), SDValue());
9247   }
9248 
9249 #ifndef NDEBUG
9250   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
9251     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
9252     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
9253            "LowerCall emitted a value with the wrong type!");
9254   }
9255 #endif
9256 
9257   SmallVector<SDValue, 4> ReturnValues;
9258   if (!CanLowerReturn) {
9259     // The instruction result is the result of loading from the
9260     // hidden sret parameter.
9261     SmallVector<EVT, 1> PVTs;
9262     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
9263 
9264     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
9265     assert(PVTs.size() == 1 && "Pointers should fit in one register");
9266     EVT PtrVT = PVTs[0];
9267 
9268     unsigned NumValues = RetTys.size();
9269     ReturnValues.resize(NumValues);
9270     SmallVector<SDValue, 4> Chains(NumValues);
9271 
9272     // An aggregate return value cannot wrap around the address space, so
9273     // offsets to its parts don't wrap either.
9274     SDNodeFlags Flags;
9275     Flags.setNoUnsignedWrap(true);
9276 
9277     MachineFunction &MF = CLI.DAG.getMachineFunction();
9278     Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx);
9279     for (unsigned i = 0; i < NumValues; ++i) {
9280       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
9281                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
9282                                                         PtrVT), Flags);
9283       SDValue L = CLI.DAG.getLoad(
9284           RetTys[i], CLI.DL, CLI.Chain, Add,
9285           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
9286                                             DemoteStackIdx, Offsets[i]),
9287           HiddenSRetAlign);
9288       ReturnValues[i] = L;
9289       Chains[i] = L.getValue(1);
9290     }
9291 
9292     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
9293   } else {
9294     // Collect the legal value parts into potentially illegal values
9295     // that correspond to the original function's return values.
9296     Optional<ISD::NodeType> AssertOp;
9297     if (CLI.RetSExt)
9298       AssertOp = ISD::AssertSext;
9299     else if (CLI.RetZExt)
9300       AssertOp = ISD::AssertZext;
9301     unsigned CurReg = 0;
9302     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9303       EVT VT = RetTys[I];
9304       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9305                                                      CLI.CallConv, VT);
9306       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9307                                                        CLI.CallConv, VT);
9308 
9309       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
9310                                               NumRegs, RegisterVT, VT, nullptr,
9311                                               CLI.CallConv, AssertOp));
9312       CurReg += NumRegs;
9313     }
9314 
9315     // For a function returning void, there is no return value. We can't create
9316     // such a node, so we just return a null return value in that case. In
9317     // that case, nothing will actually look at the value.
9318     if (ReturnValues.empty())
9319       return std::make_pair(SDValue(), CLI.Chain);
9320   }
9321 
9322   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
9323                                 CLI.DAG.getVTList(RetTys), ReturnValues);
9324   return std::make_pair(Res, CLI.Chain);
9325 }
9326 
9327 void TargetLowering::LowerOperationWrapper(SDNode *N,
9328                                            SmallVectorImpl<SDValue> &Results,
9329                                            SelectionDAG &DAG) const {
9330   if (SDValue Res = LowerOperation(SDValue(N, 0), DAG))
9331     Results.push_back(Res);
9332 }
9333 
9334 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
9335   llvm_unreachable("LowerOperation not implemented for this target!");
9336 }
9337 
9338 void
9339 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
9340   SDValue Op = getNonRegisterValue(V);
9341   assert((Op.getOpcode() != ISD::CopyFromReg ||
9342           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
9343          "Copy from a reg to the same reg!");
9344   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
9345 
9346   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9347   // If this is an InlineAsm we have to match the registers required, not the
9348   // notional registers required by the type.
9349 
9350   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
9351                    None); // This is not an ABI copy.
9352   SDValue Chain = DAG.getEntryNode();
9353 
9354   ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
9355                               FuncInfo.PreferredExtendType.end())
9356                                  ? ISD::ANY_EXTEND
9357                                  : FuncInfo.PreferredExtendType[V];
9358   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
9359   PendingExports.push_back(Chain);
9360 }
9361 
9362 #include "llvm/CodeGen/SelectionDAGISel.h"
9363 
9364 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
9365 /// entry block, return true.  This includes arguments used by switches, since
9366 /// the switch may expand into multiple basic blocks.
9367 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
9368   // With FastISel active, we may be splitting blocks, so force creation
9369   // of virtual registers for all non-dead arguments.
9370   if (FastISel)
9371     return A->use_empty();
9372 
9373   const BasicBlock &Entry = A->getParent()->front();
9374   for (const User *U : A->users())
9375     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
9376       return false;  // Use not in entry block.
9377 
9378   return true;
9379 }
9380 
9381 using ArgCopyElisionMapTy =
9382     DenseMap<const Argument *,
9383              std::pair<const AllocaInst *, const StoreInst *>>;
9384 
9385 /// Scan the entry block of the function in FuncInfo for arguments that look
9386 /// like copies into a local alloca. Record any copied arguments in
9387 /// ArgCopyElisionCandidates.
9388 static void
9389 findArgumentCopyElisionCandidates(const DataLayout &DL,
9390                                   FunctionLoweringInfo *FuncInfo,
9391                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
9392   // Record the state of every static alloca used in the entry block. Argument
9393   // allocas are all used in the entry block, so we need approximately as many
9394   // entries as we have arguments.
9395   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
9396   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
9397   unsigned NumArgs = FuncInfo->Fn->arg_size();
9398   StaticAllocas.reserve(NumArgs * 2);
9399 
9400   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
9401     if (!V)
9402       return nullptr;
9403     V = V->stripPointerCasts();
9404     const auto *AI = dyn_cast<AllocaInst>(V);
9405     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
9406       return nullptr;
9407     auto Iter = StaticAllocas.insert({AI, Unknown});
9408     return &Iter.first->second;
9409   };
9410 
9411   // Look for stores of arguments to static allocas. Look through bitcasts and
9412   // GEPs to handle type coercions, as long as the alloca is fully initialized
9413   // by the store. Any non-store use of an alloca escapes it and any subsequent
9414   // unanalyzed store might write it.
9415   // FIXME: Handle structs initialized with multiple stores.
9416   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
9417     // Look for stores, and handle non-store uses conservatively.
9418     const auto *SI = dyn_cast<StoreInst>(&I);
9419     if (!SI) {
9420       // We will look through cast uses, so ignore them completely.
9421       if (I.isCast())
9422         continue;
9423       // Ignore debug info intrinsics, they don't escape or store to allocas.
9424       if (isa<DbgInfoIntrinsic>(I))
9425         continue;
9426       // This is an unknown instruction. Assume it escapes or writes to all
9427       // static alloca operands.
9428       for (const Use &U : I.operands()) {
9429         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
9430           *Info = StaticAllocaInfo::Clobbered;
9431       }
9432       continue;
9433     }
9434 
9435     // If the stored value is a static alloca, mark it as escaped.
9436     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
9437       *Info = StaticAllocaInfo::Clobbered;
9438 
9439     // Check if the destination is a static alloca.
9440     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
9441     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
9442     if (!Info)
9443       continue;
9444     const AllocaInst *AI = cast<AllocaInst>(Dst);
9445 
9446     // Skip allocas that have been initialized or clobbered.
9447     if (*Info != StaticAllocaInfo::Unknown)
9448       continue;
9449 
9450     // Check if the stored value is an argument, and that this store fully
9451     // initializes the alloca. Don't elide copies from the same argument twice.
9452     const Value *Val = SI->getValueOperand()->stripPointerCasts();
9453     const auto *Arg = dyn_cast<Argument>(Val);
9454     if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() ||
9455         Arg->getType()->isEmptyTy() ||
9456         DL.getTypeStoreSize(Arg->getType()) !=
9457             DL.getTypeAllocSize(AI->getAllocatedType()) ||
9458         ArgCopyElisionCandidates.count(Arg)) {
9459       *Info = StaticAllocaInfo::Clobbered;
9460       continue;
9461     }
9462 
9463     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
9464                       << '\n');
9465 
9466     // Mark this alloca and store for argument copy elision.
9467     *Info = StaticAllocaInfo::Elidable;
9468     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
9469 
9470     // Stop scanning if we've seen all arguments. This will happen early in -O0
9471     // builds, which is useful, because -O0 builds have large entry blocks and
9472     // many allocas.
9473     if (ArgCopyElisionCandidates.size() == NumArgs)
9474       break;
9475   }
9476 }
9477 
9478 /// Try to elide argument copies from memory into a local alloca. Succeeds if
9479 /// ArgVal is a load from a suitable fixed stack object.
9480 static void tryToElideArgumentCopy(
9481     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
9482     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
9483     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
9484     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
9485     SDValue ArgVal, bool &ArgHasUses) {
9486   // Check if this is a load from a fixed stack object.
9487   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
9488   if (!LNode)
9489     return;
9490   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
9491   if (!FINode)
9492     return;
9493 
9494   // Check that the fixed stack object is the right size and alignment.
9495   // Look at the alignment that the user wrote on the alloca instead of looking
9496   // at the stack object.
9497   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
9498   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
9499   const AllocaInst *AI = ArgCopyIter->second.first;
9500   int FixedIndex = FINode->getIndex();
9501   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
9502   int OldIndex = AllocaIndex;
9503   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
9504   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
9505     LLVM_DEBUG(
9506         dbgs() << "  argument copy elision failed due to bad fixed stack "
9507                   "object size\n");
9508     return;
9509   }
9510   Align RequiredAlignment = AI->getAlign().getValueOr(
9511       FuncInfo.MF->getDataLayout().getABITypeAlign(AI->getAllocatedType()));
9512   if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) {
9513     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
9514                          "greater than stack argument alignment ("
9515                       << DebugStr(RequiredAlignment) << " vs "
9516                       << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n");
9517     return;
9518   }
9519 
9520   // Perform the elision. Delete the old stack object and replace its only use
9521   // in the variable info map. Mark the stack object as mutable.
9522   LLVM_DEBUG({
9523     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
9524            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
9525            << '\n';
9526   });
9527   MFI.RemoveStackObject(OldIndex);
9528   MFI.setIsImmutableObjectIndex(FixedIndex, false);
9529   AllocaIndex = FixedIndex;
9530   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
9531   Chains.push_back(ArgVal.getValue(1));
9532 
9533   // Avoid emitting code for the store implementing the copy.
9534   const StoreInst *SI = ArgCopyIter->second.second;
9535   ElidedArgCopyInstrs.insert(SI);
9536 
9537   // Check for uses of the argument again so that we can avoid exporting ArgVal
9538   // if it is't used by anything other than the store.
9539   for (const Value *U : Arg.users()) {
9540     if (U != SI) {
9541       ArgHasUses = true;
9542       break;
9543     }
9544   }
9545 }
9546 
9547 void SelectionDAGISel::LowerArguments(const Function &F) {
9548   SelectionDAG &DAG = SDB->DAG;
9549   SDLoc dl = SDB->getCurSDLoc();
9550   const DataLayout &DL = DAG.getDataLayout();
9551   SmallVector<ISD::InputArg, 16> Ins;
9552 
9553   if (!FuncInfo->CanLowerReturn) {
9554     // Put in an sret pointer parameter before all the other parameters.
9555     SmallVector<EVT, 1> ValueVTs;
9556     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9557                     F.getReturnType()->getPointerTo(
9558                         DAG.getDataLayout().getAllocaAddrSpace()),
9559                     ValueVTs);
9560 
9561     // NOTE: Assuming that a pointer will never break down to more than one VT
9562     // or one register.
9563     ISD::ArgFlagsTy Flags;
9564     Flags.setSRet();
9565     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
9566     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
9567                          ISD::InputArg::NoArgIndex, 0);
9568     Ins.push_back(RetArg);
9569   }
9570 
9571   // Look for stores of arguments to static allocas. Mark such arguments with a
9572   // flag to ask the target to give us the memory location of that argument if
9573   // available.
9574   ArgCopyElisionMapTy ArgCopyElisionCandidates;
9575   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
9576                                     ArgCopyElisionCandidates);
9577 
9578   // Set up the incoming argument description vector.
9579   for (const Argument &Arg : F.args()) {
9580     unsigned ArgNo = Arg.getArgNo();
9581     SmallVector<EVT, 4> ValueVTs;
9582     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9583     bool isArgValueUsed = !Arg.use_empty();
9584     unsigned PartBase = 0;
9585     Type *FinalType = Arg.getType();
9586     if (Arg.hasAttribute(Attribute::ByVal))
9587       FinalType = Arg.getParamByValType();
9588     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
9589         FinalType, F.getCallingConv(), F.isVarArg());
9590     for (unsigned Value = 0, NumValues = ValueVTs.size();
9591          Value != NumValues; ++Value) {
9592       EVT VT = ValueVTs[Value];
9593       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
9594       ISD::ArgFlagsTy Flags;
9595 
9596       // Certain targets (such as MIPS), may have a different ABI alignment
9597       // for a type depending on the context. Give the target a chance to
9598       // specify the alignment it wants.
9599       const Align OriginalAlignment(
9600           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
9601 
9602       if (Arg.getType()->isPointerTy()) {
9603         Flags.setPointer();
9604         Flags.setPointerAddrSpace(
9605             cast<PointerType>(Arg.getType())->getAddressSpace());
9606       }
9607       if (Arg.hasAttribute(Attribute::ZExt))
9608         Flags.setZExt();
9609       if (Arg.hasAttribute(Attribute::SExt))
9610         Flags.setSExt();
9611       if (Arg.hasAttribute(Attribute::InReg)) {
9612         // If we are using vectorcall calling convention, a structure that is
9613         // passed InReg - is surely an HVA
9614         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
9615             isa<StructType>(Arg.getType())) {
9616           // The first value of a structure is marked
9617           if (0 == Value)
9618             Flags.setHvaStart();
9619           Flags.setHva();
9620         }
9621         // Set InReg Flag
9622         Flags.setInReg();
9623       }
9624       if (Arg.hasAttribute(Attribute::StructRet))
9625         Flags.setSRet();
9626       if (Arg.hasAttribute(Attribute::SwiftSelf))
9627         Flags.setSwiftSelf();
9628       if (Arg.hasAttribute(Attribute::SwiftError))
9629         Flags.setSwiftError();
9630       if (Arg.hasAttribute(Attribute::ByVal))
9631         Flags.setByVal();
9632       if (Arg.hasAttribute(Attribute::InAlloca)) {
9633         Flags.setInAlloca();
9634         // Set the byval flag for CCAssignFn callbacks that don't know about
9635         // inalloca.  This way we can know how many bytes we should've allocated
9636         // and how many bytes a callee cleanup function will pop.  If we port
9637         // inalloca to more targets, we'll have to add custom inalloca handling
9638         // in the various CC lowering callbacks.
9639         Flags.setByVal();
9640       }
9641       if (F.getCallingConv() == CallingConv::X86_INTR) {
9642         // IA Interrupt passes frame (1st parameter) by value in the stack.
9643         if (ArgNo == 0)
9644           Flags.setByVal();
9645       }
9646       if (Flags.isByVal() || Flags.isInAlloca()) {
9647         Type *ElementTy = Arg.getParamByValType();
9648 
9649         // For ByVal, size and alignment should be passed from FE.  BE will
9650         // guess if this info is not there but there are cases it cannot get
9651         // right.
9652         unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType());
9653         Flags.setByValSize(FrameSize);
9654 
9655         unsigned FrameAlign;
9656         if (Arg.getParamAlignment())
9657           FrameAlign = Arg.getParamAlignment();
9658         else
9659           FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
9660         Flags.setByValAlign(Align(FrameAlign));
9661       }
9662       if (Arg.hasAttribute(Attribute::Nest))
9663         Flags.setNest();
9664       if (NeedsRegBlock)
9665         Flags.setInConsecutiveRegs();
9666       Flags.setOrigAlign(OriginalAlignment);
9667       if (ArgCopyElisionCandidates.count(&Arg))
9668         Flags.setCopyElisionCandidate();
9669       if (Arg.hasAttribute(Attribute::Returned))
9670         Flags.setReturned();
9671 
9672       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
9673           *CurDAG->getContext(), F.getCallingConv(), VT);
9674       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
9675           *CurDAG->getContext(), F.getCallingConv(), VT);
9676       for (unsigned i = 0; i != NumRegs; ++i) {
9677         // For scalable vectors, use the minimum size; individual targets
9678         // are responsible for handling scalable vector arguments and
9679         // return values.
9680         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
9681                  ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize());
9682         if (NumRegs > 1 && i == 0)
9683           MyFlags.Flags.setSplit();
9684         // if it isn't first piece, alignment must be 1
9685         else if (i > 0) {
9686           MyFlags.Flags.setOrigAlign(Align(1));
9687           if (i == NumRegs - 1)
9688             MyFlags.Flags.setSplitEnd();
9689         }
9690         Ins.push_back(MyFlags);
9691       }
9692       if (NeedsRegBlock && Value == NumValues - 1)
9693         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
9694       PartBase += VT.getStoreSize().getKnownMinSize();
9695     }
9696   }
9697 
9698   // Call the target to set up the argument values.
9699   SmallVector<SDValue, 8> InVals;
9700   SDValue NewRoot = TLI->LowerFormalArguments(
9701       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
9702 
9703   // Verify that the target's LowerFormalArguments behaved as expected.
9704   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
9705          "LowerFormalArguments didn't return a valid chain!");
9706   assert(InVals.size() == Ins.size() &&
9707          "LowerFormalArguments didn't emit the correct number of values!");
9708   LLVM_DEBUG({
9709     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
9710       assert(InVals[i].getNode() &&
9711              "LowerFormalArguments emitted a null value!");
9712       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
9713              "LowerFormalArguments emitted a value with the wrong type!");
9714     }
9715   });
9716 
9717   // Update the DAG with the new chain value resulting from argument lowering.
9718   DAG.setRoot(NewRoot);
9719 
9720   // Set up the argument values.
9721   unsigned i = 0;
9722   if (!FuncInfo->CanLowerReturn) {
9723     // Create a virtual register for the sret pointer, and put in a copy
9724     // from the sret argument into it.
9725     SmallVector<EVT, 1> ValueVTs;
9726     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9727                     F.getReturnType()->getPointerTo(
9728                         DAG.getDataLayout().getAllocaAddrSpace()),
9729                     ValueVTs);
9730     MVT VT = ValueVTs[0].getSimpleVT();
9731     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
9732     Optional<ISD::NodeType> AssertOp = None;
9733     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT,
9734                                         nullptr, F.getCallingConv(), AssertOp);
9735 
9736     MachineFunction& MF = SDB->DAG.getMachineFunction();
9737     MachineRegisterInfo& RegInfo = MF.getRegInfo();
9738     Register SRetReg =
9739         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
9740     FuncInfo->DemoteRegister = SRetReg;
9741     NewRoot =
9742         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
9743     DAG.setRoot(NewRoot);
9744 
9745     // i indexes lowered arguments.  Bump it past the hidden sret argument.
9746     ++i;
9747   }
9748 
9749   SmallVector<SDValue, 4> Chains;
9750   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
9751   for (const Argument &Arg : F.args()) {
9752     SmallVector<SDValue, 4> ArgValues;
9753     SmallVector<EVT, 4> ValueVTs;
9754     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9755     unsigned NumValues = ValueVTs.size();
9756     if (NumValues == 0)
9757       continue;
9758 
9759     bool ArgHasUses = !Arg.use_empty();
9760 
9761     // Elide the copying store if the target loaded this argument from a
9762     // suitable fixed stack object.
9763     if (Ins[i].Flags.isCopyElisionCandidate()) {
9764       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
9765                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
9766                              InVals[i], ArgHasUses);
9767     }
9768 
9769     // If this argument is unused then remember its value. It is used to generate
9770     // debugging information.
9771     bool isSwiftErrorArg =
9772         TLI->supportSwiftError() &&
9773         Arg.hasAttribute(Attribute::SwiftError);
9774     if (!ArgHasUses && !isSwiftErrorArg) {
9775       SDB->setUnusedArgValue(&Arg, InVals[i]);
9776 
9777       // Also remember any frame index for use in FastISel.
9778       if (FrameIndexSDNode *FI =
9779           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
9780         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9781     }
9782 
9783     for (unsigned Val = 0; Val != NumValues; ++Val) {
9784       EVT VT = ValueVTs[Val];
9785       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
9786                                                       F.getCallingConv(), VT);
9787       unsigned NumParts = TLI->getNumRegistersForCallingConv(
9788           *CurDAG->getContext(), F.getCallingConv(), VT);
9789 
9790       // Even an apparent 'unused' swifterror argument needs to be returned. So
9791       // we do generate a copy for it that can be used on return from the
9792       // function.
9793       if (ArgHasUses || isSwiftErrorArg) {
9794         Optional<ISD::NodeType> AssertOp;
9795         if (Arg.hasAttribute(Attribute::SExt))
9796           AssertOp = ISD::AssertSext;
9797         else if (Arg.hasAttribute(Attribute::ZExt))
9798           AssertOp = ISD::AssertZext;
9799 
9800         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
9801                                              PartVT, VT, nullptr,
9802                                              F.getCallingConv(), AssertOp));
9803       }
9804 
9805       i += NumParts;
9806     }
9807 
9808     // We don't need to do anything else for unused arguments.
9809     if (ArgValues.empty())
9810       continue;
9811 
9812     // Note down frame index.
9813     if (FrameIndexSDNode *FI =
9814         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
9815       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9816 
9817     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
9818                                      SDB->getCurSDLoc());
9819 
9820     SDB->setValue(&Arg, Res);
9821     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
9822       // We want to associate the argument with the frame index, among
9823       // involved operands, that correspond to the lowest address. The
9824       // getCopyFromParts function, called earlier, is swapping the order of
9825       // the operands to BUILD_PAIR depending on endianness. The result of
9826       // that swapping is that the least significant bits of the argument will
9827       // be in the first operand of the BUILD_PAIR node, and the most
9828       // significant bits will be in the second operand.
9829       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
9830       if (LoadSDNode *LNode =
9831           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
9832         if (FrameIndexSDNode *FI =
9833             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
9834           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9835     }
9836 
9837     // Analyses past this point are naive and don't expect an assertion.
9838     if (Res.getOpcode() == ISD::AssertZext)
9839       Res = Res.getOperand(0);
9840 
9841     // Update the SwiftErrorVRegDefMap.
9842     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
9843       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9844       if (Register::isVirtualRegister(Reg))
9845         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
9846                                    Reg);
9847     }
9848 
9849     // If this argument is live outside of the entry block, insert a copy from
9850     // wherever we got it to the vreg that other BB's will reference it as.
9851     if (Res.getOpcode() == ISD::CopyFromReg) {
9852       // If we can, though, try to skip creating an unnecessary vreg.
9853       // FIXME: This isn't very clean... it would be nice to make this more
9854       // general.
9855       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9856       if (Register::isVirtualRegister(Reg)) {
9857         FuncInfo->ValueMap[&Arg] = Reg;
9858         continue;
9859       }
9860     }
9861     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
9862       FuncInfo->InitializeRegForValue(&Arg);
9863       SDB->CopyToExportRegsIfNeeded(&Arg);
9864     }
9865   }
9866 
9867   if (!Chains.empty()) {
9868     Chains.push_back(NewRoot);
9869     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
9870   }
9871 
9872   DAG.setRoot(NewRoot);
9873 
9874   assert(i == InVals.size() && "Argument register count mismatch!");
9875 
9876   // If any argument copy elisions occurred and we have debug info, update the
9877   // stale frame indices used in the dbg.declare variable info table.
9878   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
9879   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
9880     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
9881       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
9882       if (I != ArgCopyElisionFrameIndexMap.end())
9883         VI.Slot = I->second;
9884     }
9885   }
9886 
9887   // Finally, if the target has anything special to do, allow it to do so.
9888   emitFunctionEntryCode();
9889 }
9890 
9891 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
9892 /// ensure constants are generated when needed.  Remember the virtual registers
9893 /// that need to be added to the Machine PHI nodes as input.  We cannot just
9894 /// directly add them, because expansion might result in multiple MBB's for one
9895 /// BB.  As such, the start of the BB might correspond to a different MBB than
9896 /// the end.
9897 void
9898 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
9899   const Instruction *TI = LLVMBB->getTerminator();
9900 
9901   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
9902 
9903   // Check PHI nodes in successors that expect a value to be available from this
9904   // block.
9905   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
9906     const BasicBlock *SuccBB = TI->getSuccessor(succ);
9907     if (!isa<PHINode>(SuccBB->begin())) continue;
9908     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
9909 
9910     // If this terminator has multiple identical successors (common for
9911     // switches), only handle each succ once.
9912     if (!SuccsHandled.insert(SuccMBB).second)
9913       continue;
9914 
9915     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
9916 
9917     // At this point we know that there is a 1-1 correspondence between LLVM PHI
9918     // nodes and Machine PHI nodes, but the incoming operands have not been
9919     // emitted yet.
9920     for (const PHINode &PN : SuccBB->phis()) {
9921       // Ignore dead phi's.
9922       if (PN.use_empty())
9923         continue;
9924 
9925       // Skip empty types
9926       if (PN.getType()->isEmptyTy())
9927         continue;
9928 
9929       unsigned Reg;
9930       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
9931 
9932       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
9933         unsigned &RegOut = ConstantsOut[C];
9934         if (RegOut == 0) {
9935           RegOut = FuncInfo.CreateRegs(C);
9936           CopyValueToVirtualRegister(C, RegOut);
9937         }
9938         Reg = RegOut;
9939       } else {
9940         DenseMap<const Value *, Register>::iterator I =
9941           FuncInfo.ValueMap.find(PHIOp);
9942         if (I != FuncInfo.ValueMap.end())
9943           Reg = I->second;
9944         else {
9945           assert(isa<AllocaInst>(PHIOp) &&
9946                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
9947                  "Didn't codegen value into a register!??");
9948           Reg = FuncInfo.CreateRegs(PHIOp);
9949           CopyValueToVirtualRegister(PHIOp, Reg);
9950         }
9951       }
9952 
9953       // Remember that this register needs to added to the machine PHI node as
9954       // the input for this MBB.
9955       SmallVector<EVT, 4> ValueVTs;
9956       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9957       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
9958       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
9959         EVT VT = ValueVTs[vti];
9960         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
9961         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
9962           FuncInfo.PHINodesToUpdate.push_back(
9963               std::make_pair(&*MBBI++, Reg + i));
9964         Reg += NumRegisters;
9965       }
9966     }
9967   }
9968 
9969   ConstantsOut.clear();
9970 }
9971 
9972 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
9973 /// is 0.
9974 MachineBasicBlock *
9975 SelectionDAGBuilder::StackProtectorDescriptor::
9976 AddSuccessorMBB(const BasicBlock *BB,
9977                 MachineBasicBlock *ParentMBB,
9978                 bool IsLikely,
9979                 MachineBasicBlock *SuccMBB) {
9980   // If SuccBB has not been created yet, create it.
9981   if (!SuccMBB) {
9982     MachineFunction *MF = ParentMBB->getParent();
9983     MachineFunction::iterator BBI(ParentMBB);
9984     SuccMBB = MF->CreateMachineBasicBlock(BB);
9985     MF->insert(++BBI, SuccMBB);
9986   }
9987   // Add it as a successor of ParentMBB.
9988   ParentMBB->addSuccessor(
9989       SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely));
9990   return SuccMBB;
9991 }
9992 
9993 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
9994   MachineFunction::iterator I(MBB);
9995   if (++I == FuncInfo.MF->end())
9996     return nullptr;
9997   return &*I;
9998 }
9999 
10000 /// During lowering new call nodes can be created (such as memset, etc.).
10001 /// Those will become new roots of the current DAG, but complications arise
10002 /// when they are tail calls. In such cases, the call lowering will update
10003 /// the root, but the builder still needs to know that a tail call has been
10004 /// lowered in order to avoid generating an additional return.
10005 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
10006   // If the node is null, we do have a tail call.
10007   if (MaybeTC.getNode() != nullptr)
10008     DAG.setRoot(MaybeTC);
10009   else
10010     HasTailCall = true;
10011 }
10012 
10013 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
10014                                         MachineBasicBlock *SwitchMBB,
10015                                         MachineBasicBlock *DefaultMBB) {
10016   MachineFunction *CurMF = FuncInfo.MF;
10017   MachineBasicBlock *NextMBB = nullptr;
10018   MachineFunction::iterator BBI(W.MBB);
10019   if (++BBI != FuncInfo.MF->end())
10020     NextMBB = &*BBI;
10021 
10022   unsigned Size = W.LastCluster - W.FirstCluster + 1;
10023 
10024   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10025 
10026   if (Size == 2 && W.MBB == SwitchMBB) {
10027     // If any two of the cases has the same destination, and if one value
10028     // is the same as the other, but has one bit unset that the other has set,
10029     // use bit manipulation to do two compares at once.  For example:
10030     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
10031     // TODO: This could be extended to merge any 2 cases in switches with 3
10032     // cases.
10033     // TODO: Handle cases where W.CaseBB != SwitchBB.
10034     CaseCluster &Small = *W.FirstCluster;
10035     CaseCluster &Big = *W.LastCluster;
10036 
10037     if (Small.Low == Small.High && Big.Low == Big.High &&
10038         Small.MBB == Big.MBB) {
10039       const APInt &SmallValue = Small.Low->getValue();
10040       const APInt &BigValue = Big.Low->getValue();
10041 
10042       // Check that there is only one bit different.
10043       APInt CommonBit = BigValue ^ SmallValue;
10044       if (CommonBit.isPowerOf2()) {
10045         SDValue CondLHS = getValue(Cond);
10046         EVT VT = CondLHS.getValueType();
10047         SDLoc DL = getCurSDLoc();
10048 
10049         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
10050                                  DAG.getConstant(CommonBit, DL, VT));
10051         SDValue Cond = DAG.getSetCC(
10052             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
10053             ISD::SETEQ);
10054 
10055         // Update successor info.
10056         // Both Small and Big will jump to Small.BB, so we sum up the
10057         // probabilities.
10058         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
10059         if (BPI)
10060           addSuccessorWithProb(
10061               SwitchMBB, DefaultMBB,
10062               // The default destination is the first successor in IR.
10063               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
10064         else
10065           addSuccessorWithProb(SwitchMBB, DefaultMBB);
10066 
10067         // Insert the true branch.
10068         SDValue BrCond =
10069             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
10070                         DAG.getBasicBlock(Small.MBB));
10071         // Insert the false branch.
10072         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
10073                              DAG.getBasicBlock(DefaultMBB));
10074 
10075         DAG.setRoot(BrCond);
10076         return;
10077       }
10078     }
10079   }
10080 
10081   if (TM.getOptLevel() != CodeGenOpt::None) {
10082     // Here, we order cases by probability so the most likely case will be
10083     // checked first. However, two clusters can have the same probability in
10084     // which case their relative ordering is non-deterministic. So we use Low
10085     // as a tie-breaker as clusters are guaranteed to never overlap.
10086     llvm::sort(W.FirstCluster, W.LastCluster + 1,
10087                [](const CaseCluster &a, const CaseCluster &b) {
10088       return a.Prob != b.Prob ?
10089              a.Prob > b.Prob :
10090              a.Low->getValue().slt(b.Low->getValue());
10091     });
10092 
10093     // Rearrange the case blocks so that the last one falls through if possible
10094     // without changing the order of probabilities.
10095     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
10096       --I;
10097       if (I->Prob > W.LastCluster->Prob)
10098         break;
10099       if (I->Kind == CC_Range && I->MBB == NextMBB) {
10100         std::swap(*I, *W.LastCluster);
10101         break;
10102       }
10103     }
10104   }
10105 
10106   // Compute total probability.
10107   BranchProbability DefaultProb = W.DefaultProb;
10108   BranchProbability UnhandledProbs = DefaultProb;
10109   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
10110     UnhandledProbs += I->Prob;
10111 
10112   MachineBasicBlock *CurMBB = W.MBB;
10113   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
10114     bool FallthroughUnreachable = false;
10115     MachineBasicBlock *Fallthrough;
10116     if (I == W.LastCluster) {
10117       // For the last cluster, fall through to the default destination.
10118       Fallthrough = DefaultMBB;
10119       FallthroughUnreachable = isa<UnreachableInst>(
10120           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
10121     } else {
10122       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
10123       CurMF->insert(BBI, Fallthrough);
10124       // Put Cond in a virtual register to make it available from the new blocks.
10125       ExportFromCurrentBlock(Cond);
10126     }
10127     UnhandledProbs -= I->Prob;
10128 
10129     switch (I->Kind) {
10130       case CC_JumpTable: {
10131         // FIXME: Optimize away range check based on pivot comparisons.
10132         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
10133         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
10134 
10135         // The jump block hasn't been inserted yet; insert it here.
10136         MachineBasicBlock *JumpMBB = JT->MBB;
10137         CurMF->insert(BBI, JumpMBB);
10138 
10139         auto JumpProb = I->Prob;
10140         auto FallthroughProb = UnhandledProbs;
10141 
10142         // If the default statement is a target of the jump table, we evenly
10143         // distribute the default probability to successors of CurMBB. Also
10144         // update the probability on the edge from JumpMBB to Fallthrough.
10145         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
10146                                               SE = JumpMBB->succ_end();
10147              SI != SE; ++SI) {
10148           if (*SI == DefaultMBB) {
10149             JumpProb += DefaultProb / 2;
10150             FallthroughProb -= DefaultProb / 2;
10151             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
10152             JumpMBB->normalizeSuccProbs();
10153             break;
10154           }
10155         }
10156 
10157         if (FallthroughUnreachable) {
10158           // Skip the range check if the fallthrough block is unreachable.
10159           JTH->OmitRangeCheck = true;
10160         }
10161 
10162         if (!JTH->OmitRangeCheck)
10163           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
10164         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
10165         CurMBB->normalizeSuccProbs();
10166 
10167         // The jump table header will be inserted in our current block, do the
10168         // range check, and fall through to our fallthrough block.
10169         JTH->HeaderBB = CurMBB;
10170         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
10171 
10172         // If we're in the right place, emit the jump table header right now.
10173         if (CurMBB == SwitchMBB) {
10174           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
10175           JTH->Emitted = true;
10176         }
10177         break;
10178       }
10179       case CC_BitTests: {
10180         // FIXME: Optimize away range check based on pivot comparisons.
10181         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
10182 
10183         // The bit test blocks haven't been inserted yet; insert them here.
10184         for (BitTestCase &BTC : BTB->Cases)
10185           CurMF->insert(BBI, BTC.ThisBB);
10186 
10187         // Fill in fields of the BitTestBlock.
10188         BTB->Parent = CurMBB;
10189         BTB->Default = Fallthrough;
10190 
10191         BTB->DefaultProb = UnhandledProbs;
10192         // If the cases in bit test don't form a contiguous range, we evenly
10193         // distribute the probability on the edge to Fallthrough to two
10194         // successors of CurMBB.
10195         if (!BTB->ContiguousRange) {
10196           BTB->Prob += DefaultProb / 2;
10197           BTB->DefaultProb -= DefaultProb / 2;
10198         }
10199 
10200         if (FallthroughUnreachable) {
10201           // Skip the range check if the fallthrough block is unreachable.
10202           BTB->OmitRangeCheck = true;
10203         }
10204 
10205         // If we're in the right place, emit the bit test header right now.
10206         if (CurMBB == SwitchMBB) {
10207           visitBitTestHeader(*BTB, SwitchMBB);
10208           BTB->Emitted = true;
10209         }
10210         break;
10211       }
10212       case CC_Range: {
10213         const Value *RHS, *LHS, *MHS;
10214         ISD::CondCode CC;
10215         if (I->Low == I->High) {
10216           // Check Cond == I->Low.
10217           CC = ISD::SETEQ;
10218           LHS = Cond;
10219           RHS=I->Low;
10220           MHS = nullptr;
10221         } else {
10222           // Check I->Low <= Cond <= I->High.
10223           CC = ISD::SETLE;
10224           LHS = I->Low;
10225           MHS = Cond;
10226           RHS = I->High;
10227         }
10228 
10229         // If Fallthrough is unreachable, fold away the comparison.
10230         if (FallthroughUnreachable)
10231           CC = ISD::SETTRUE;
10232 
10233         // The false probability is the sum of all unhandled cases.
10234         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
10235                      getCurSDLoc(), I->Prob, UnhandledProbs);
10236 
10237         if (CurMBB == SwitchMBB)
10238           visitSwitchCase(CB, SwitchMBB);
10239         else
10240           SL->SwitchCases.push_back(CB);
10241 
10242         break;
10243       }
10244     }
10245     CurMBB = Fallthrough;
10246   }
10247 }
10248 
10249 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
10250                                               CaseClusterIt First,
10251                                               CaseClusterIt Last) {
10252   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
10253     if (X.Prob != CC.Prob)
10254       return X.Prob > CC.Prob;
10255 
10256     // Ties are broken by comparing the case value.
10257     return X.Low->getValue().slt(CC.Low->getValue());
10258   });
10259 }
10260 
10261 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
10262                                         const SwitchWorkListItem &W,
10263                                         Value *Cond,
10264                                         MachineBasicBlock *SwitchMBB) {
10265   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
10266          "Clusters not sorted?");
10267 
10268   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
10269 
10270   // Balance the tree based on branch probabilities to create a near-optimal (in
10271   // terms of search time given key frequency) binary search tree. See e.g. Kurt
10272   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
10273   CaseClusterIt LastLeft = W.FirstCluster;
10274   CaseClusterIt FirstRight = W.LastCluster;
10275   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
10276   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
10277 
10278   // Move LastLeft and FirstRight towards each other from opposite directions to
10279   // find a partitioning of the clusters which balances the probability on both
10280   // sides. If LeftProb and RightProb are equal, alternate which side is
10281   // taken to ensure 0-probability nodes are distributed evenly.
10282   unsigned I = 0;
10283   while (LastLeft + 1 < FirstRight) {
10284     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
10285       LeftProb += (++LastLeft)->Prob;
10286     else
10287       RightProb += (--FirstRight)->Prob;
10288     I++;
10289   }
10290 
10291   while (true) {
10292     // Our binary search tree differs from a typical BST in that ours can have up
10293     // to three values in each leaf. The pivot selection above doesn't take that
10294     // into account, which means the tree might require more nodes and be less
10295     // efficient. We compensate for this here.
10296 
10297     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
10298     unsigned NumRight = W.LastCluster - FirstRight + 1;
10299 
10300     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
10301       // If one side has less than 3 clusters, and the other has more than 3,
10302       // consider taking a cluster from the other side.
10303 
10304       if (NumLeft < NumRight) {
10305         // Consider moving the first cluster on the right to the left side.
10306         CaseCluster &CC = *FirstRight;
10307         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10308         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10309         if (LeftSideRank <= RightSideRank) {
10310           // Moving the cluster to the left does not demote it.
10311           ++LastLeft;
10312           ++FirstRight;
10313           continue;
10314         }
10315       } else {
10316         assert(NumRight < NumLeft);
10317         // Consider moving the last element on the left to the right side.
10318         CaseCluster &CC = *LastLeft;
10319         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10320         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10321         if (RightSideRank <= LeftSideRank) {
10322           // Moving the cluster to the right does not demot it.
10323           --LastLeft;
10324           --FirstRight;
10325           continue;
10326         }
10327       }
10328     }
10329     break;
10330   }
10331 
10332   assert(LastLeft + 1 == FirstRight);
10333   assert(LastLeft >= W.FirstCluster);
10334   assert(FirstRight <= W.LastCluster);
10335 
10336   // Use the first element on the right as pivot since we will make less-than
10337   // comparisons against it.
10338   CaseClusterIt PivotCluster = FirstRight;
10339   assert(PivotCluster > W.FirstCluster);
10340   assert(PivotCluster <= W.LastCluster);
10341 
10342   CaseClusterIt FirstLeft = W.FirstCluster;
10343   CaseClusterIt LastRight = W.LastCluster;
10344 
10345   const ConstantInt *Pivot = PivotCluster->Low;
10346 
10347   // New blocks will be inserted immediately after the current one.
10348   MachineFunction::iterator BBI(W.MBB);
10349   ++BBI;
10350 
10351   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
10352   // we can branch to its destination directly if it's squeezed exactly in
10353   // between the known lower bound and Pivot - 1.
10354   MachineBasicBlock *LeftMBB;
10355   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
10356       FirstLeft->Low == W.GE &&
10357       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
10358     LeftMBB = FirstLeft->MBB;
10359   } else {
10360     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10361     FuncInfo.MF->insert(BBI, LeftMBB);
10362     WorkList.push_back(
10363         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
10364     // Put Cond in a virtual register to make it available from the new blocks.
10365     ExportFromCurrentBlock(Cond);
10366   }
10367 
10368   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
10369   // single cluster, RHS.Low == Pivot, and we can branch to its destination
10370   // directly if RHS.High equals the current upper bound.
10371   MachineBasicBlock *RightMBB;
10372   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
10373       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
10374     RightMBB = FirstRight->MBB;
10375   } else {
10376     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10377     FuncInfo.MF->insert(BBI, RightMBB);
10378     WorkList.push_back(
10379         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
10380     // Put Cond in a virtual register to make it available from the new blocks.
10381     ExportFromCurrentBlock(Cond);
10382   }
10383 
10384   // Create the CaseBlock record that will be used to lower the branch.
10385   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
10386                getCurSDLoc(), LeftProb, RightProb);
10387 
10388   if (W.MBB == SwitchMBB)
10389     visitSwitchCase(CB, SwitchMBB);
10390   else
10391     SL->SwitchCases.push_back(CB);
10392 }
10393 
10394 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
10395 // from the swith statement.
10396 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
10397                                             BranchProbability PeeledCaseProb) {
10398   if (PeeledCaseProb == BranchProbability::getOne())
10399     return BranchProbability::getZero();
10400   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
10401 
10402   uint32_t Numerator = CaseProb.getNumerator();
10403   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
10404   return BranchProbability(Numerator, std::max(Numerator, Denominator));
10405 }
10406 
10407 // Try to peel the top probability case if it exceeds the threshold.
10408 // Return current MachineBasicBlock for the switch statement if the peeling
10409 // does not occur.
10410 // If the peeling is performed, return the newly created MachineBasicBlock
10411 // for the peeled switch statement. Also update Clusters to remove the peeled
10412 // case. PeeledCaseProb is the BranchProbability for the peeled case.
10413 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
10414     const SwitchInst &SI, CaseClusterVector &Clusters,
10415     BranchProbability &PeeledCaseProb) {
10416   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10417   // Don't perform if there is only one cluster or optimizing for size.
10418   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
10419       TM.getOptLevel() == CodeGenOpt::None ||
10420       SwitchMBB->getParent()->getFunction().hasMinSize())
10421     return SwitchMBB;
10422 
10423   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
10424   unsigned PeeledCaseIndex = 0;
10425   bool SwitchPeeled = false;
10426   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
10427     CaseCluster &CC = Clusters[Index];
10428     if (CC.Prob < TopCaseProb)
10429       continue;
10430     TopCaseProb = CC.Prob;
10431     PeeledCaseIndex = Index;
10432     SwitchPeeled = true;
10433   }
10434   if (!SwitchPeeled)
10435     return SwitchMBB;
10436 
10437   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
10438                     << TopCaseProb << "\n");
10439 
10440   // Record the MBB for the peeled switch statement.
10441   MachineFunction::iterator BBI(SwitchMBB);
10442   ++BBI;
10443   MachineBasicBlock *PeeledSwitchMBB =
10444       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
10445   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
10446 
10447   ExportFromCurrentBlock(SI.getCondition());
10448   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
10449   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
10450                           nullptr,   nullptr,      TopCaseProb.getCompl()};
10451   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
10452 
10453   Clusters.erase(PeeledCaseIt);
10454   for (CaseCluster &CC : Clusters) {
10455     LLVM_DEBUG(
10456         dbgs() << "Scale the probablity for one cluster, before scaling: "
10457                << CC.Prob << "\n");
10458     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
10459     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
10460   }
10461   PeeledCaseProb = TopCaseProb;
10462   return PeeledSwitchMBB;
10463 }
10464 
10465 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
10466   // Extract cases from the switch.
10467   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10468   CaseClusterVector Clusters;
10469   Clusters.reserve(SI.getNumCases());
10470   for (auto I : SI.cases()) {
10471     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
10472     const ConstantInt *CaseVal = I.getCaseValue();
10473     BranchProbability Prob =
10474         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
10475             : BranchProbability(1, SI.getNumCases() + 1);
10476     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
10477   }
10478 
10479   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
10480 
10481   // Cluster adjacent cases with the same destination. We do this at all
10482   // optimization levels because it's cheap to do and will make codegen faster
10483   // if there are many clusters.
10484   sortAndRangeify(Clusters);
10485 
10486   // The branch probablity of the peeled case.
10487   BranchProbability PeeledCaseProb = BranchProbability::getZero();
10488   MachineBasicBlock *PeeledSwitchMBB =
10489       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
10490 
10491   // If there is only the default destination, jump there directly.
10492   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10493   if (Clusters.empty()) {
10494     assert(PeeledSwitchMBB == SwitchMBB);
10495     SwitchMBB->addSuccessor(DefaultMBB);
10496     if (DefaultMBB != NextBlock(SwitchMBB)) {
10497       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
10498                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
10499     }
10500     return;
10501   }
10502 
10503   SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI());
10504   SL->findBitTestClusters(Clusters, &SI);
10505 
10506   LLVM_DEBUG({
10507     dbgs() << "Case clusters: ";
10508     for (const CaseCluster &C : Clusters) {
10509       if (C.Kind == CC_JumpTable)
10510         dbgs() << "JT:";
10511       if (C.Kind == CC_BitTests)
10512         dbgs() << "BT:";
10513 
10514       C.Low->getValue().print(dbgs(), true);
10515       if (C.Low != C.High) {
10516         dbgs() << '-';
10517         C.High->getValue().print(dbgs(), true);
10518       }
10519       dbgs() << ' ';
10520     }
10521     dbgs() << '\n';
10522   });
10523 
10524   assert(!Clusters.empty());
10525   SwitchWorkList WorkList;
10526   CaseClusterIt First = Clusters.begin();
10527   CaseClusterIt Last = Clusters.end() - 1;
10528   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
10529   // Scale the branchprobability for DefaultMBB if the peel occurs and
10530   // DefaultMBB is not replaced.
10531   if (PeeledCaseProb != BranchProbability::getZero() &&
10532       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
10533     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
10534   WorkList.push_back(
10535       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
10536 
10537   while (!WorkList.empty()) {
10538     SwitchWorkListItem W = WorkList.back();
10539     WorkList.pop_back();
10540     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
10541 
10542     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
10543         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
10544       // For optimized builds, lower large range as a balanced binary tree.
10545       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
10546       continue;
10547     }
10548 
10549     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
10550   }
10551 }
10552 
10553 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
10554   SmallVector<EVT, 4> ValueVTs;
10555   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
10556                   ValueVTs);
10557   unsigned NumValues = ValueVTs.size();
10558   if (NumValues == 0) return;
10559 
10560   SmallVector<SDValue, 4> Values(NumValues);
10561   SDValue Op = getValue(I.getOperand(0));
10562 
10563   for (unsigned i = 0; i != NumValues; ++i)
10564     Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i],
10565                             SDValue(Op.getNode(), Op.getResNo() + i));
10566 
10567   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
10568                            DAG.getVTList(ValueVTs), Values));
10569 }
10570