1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/ArrayRef.h" 18 #include "llvm/ADT/BitVector.h" 19 #include "llvm/ADT/DenseMap.h" 20 #include "llvm/ADT/None.h" 21 #include "llvm/ADT/Optional.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallSet.h" 25 #include "llvm/ADT/SmallVector.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Triple.h" 28 #include "llvm/ADT/Twine.h" 29 #include "llvm/Analysis/AliasAnalysis.h" 30 #include "llvm/Analysis/BranchProbabilityInfo.h" 31 #include "llvm/Analysis/ConstantFolding.h" 32 #include "llvm/Analysis/EHPersonalities.h" 33 #include "llvm/Analysis/Loads.h" 34 #include "llvm/Analysis/MemoryLocation.h" 35 #include "llvm/Analysis/TargetLibraryInfo.h" 36 #include "llvm/Analysis/ValueTracking.h" 37 #include "llvm/Analysis/VectorUtils.h" 38 #include "llvm/CodeGen/Analysis.h" 39 #include "llvm/CodeGen/FunctionLoweringInfo.h" 40 #include "llvm/CodeGen/GCMetadata.h" 41 #include "llvm/CodeGen/ISDOpcodes.h" 42 #include "llvm/CodeGen/MachineBasicBlock.h" 43 #include "llvm/CodeGen/MachineFrameInfo.h" 44 #include "llvm/CodeGen/MachineFunction.h" 45 #include "llvm/CodeGen/MachineInstr.h" 46 #include "llvm/CodeGen/MachineInstrBuilder.h" 47 #include "llvm/CodeGen/MachineJumpTableInfo.h" 48 #include "llvm/CodeGen/MachineMemOperand.h" 49 #include "llvm/CodeGen/MachineModuleInfo.h" 50 #include "llvm/CodeGen/MachineOperand.h" 51 #include "llvm/CodeGen/MachineRegisterInfo.h" 52 #include "llvm/CodeGen/RuntimeLibcalls.h" 53 #include "llvm/CodeGen/SelectionDAG.h" 54 #include "llvm/CodeGen/SelectionDAGNodes.h" 55 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 56 #include "llvm/CodeGen/StackMaps.h" 57 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 58 #include "llvm/CodeGen/TargetFrameLowering.h" 59 #include "llvm/CodeGen/TargetInstrInfo.h" 60 #include "llvm/CodeGen/TargetLowering.h" 61 #include "llvm/CodeGen/TargetOpcodes.h" 62 #include "llvm/CodeGen/TargetRegisterInfo.h" 63 #include "llvm/CodeGen/TargetSubtargetInfo.h" 64 #include "llvm/CodeGen/ValueTypes.h" 65 #include "llvm/CodeGen/WinEHFuncInfo.h" 66 #include "llvm/IR/Argument.h" 67 #include "llvm/IR/Attributes.h" 68 #include "llvm/IR/BasicBlock.h" 69 #include "llvm/IR/CFG.h" 70 #include "llvm/IR/CallSite.h" 71 #include "llvm/IR/CallingConv.h" 72 #include "llvm/IR/Constant.h" 73 #include "llvm/IR/ConstantRange.h" 74 #include "llvm/IR/Constants.h" 75 #include "llvm/IR/DataLayout.h" 76 #include "llvm/IR/DebugInfoMetadata.h" 77 #include "llvm/IR/DebugLoc.h" 78 #include "llvm/IR/DerivedTypes.h" 79 #include "llvm/IR/Function.h" 80 #include "llvm/IR/GetElementPtrTypeIterator.h" 81 #include "llvm/IR/InlineAsm.h" 82 #include "llvm/IR/InstrTypes.h" 83 #include "llvm/IR/Instruction.h" 84 #include "llvm/IR/Instructions.h" 85 #include "llvm/IR/IntrinsicInst.h" 86 #include "llvm/IR/Intrinsics.h" 87 #include "llvm/IR/LLVMContext.h" 88 #include "llvm/IR/Metadata.h" 89 #include "llvm/IR/Module.h" 90 #include "llvm/IR/Operator.h" 91 #include "llvm/IR/PatternMatch.h" 92 #include "llvm/IR/Statepoint.h" 93 #include "llvm/IR/Type.h" 94 #include "llvm/IR/User.h" 95 #include "llvm/IR/Value.h" 96 #include "llvm/MC/MCContext.h" 97 #include "llvm/MC/MCSymbol.h" 98 #include "llvm/Support/AtomicOrdering.h" 99 #include "llvm/Support/BranchProbability.h" 100 #include "llvm/Support/Casting.h" 101 #include "llvm/Support/CodeGen.h" 102 #include "llvm/Support/CommandLine.h" 103 #include "llvm/Support/Compiler.h" 104 #include "llvm/Support/Debug.h" 105 #include "llvm/Support/ErrorHandling.h" 106 #include "llvm/Support/MachineValueType.h" 107 #include "llvm/Support/MathExtras.h" 108 #include "llvm/Support/raw_ostream.h" 109 #include "llvm/Target/TargetIntrinsicInfo.h" 110 #include "llvm/Target/TargetMachine.h" 111 #include "llvm/Target/TargetOptions.h" 112 #include "llvm/Transforms/Utils/Local.h" 113 #include <algorithm> 114 #include <cassert> 115 #include <cstddef> 116 #include <cstdint> 117 #include <cstring> 118 #include <iterator> 119 #include <limits> 120 #include <numeric> 121 #include <tuple> 122 #include <utility> 123 #include <vector> 124 125 using namespace llvm; 126 using namespace PatternMatch; 127 using namespace SwitchCG; 128 129 #define DEBUG_TYPE "isel" 130 131 /// LimitFloatPrecision - Generate low-precision inline sequences for 132 /// some float libcalls (6, 8 or 12 bits). 133 static unsigned LimitFloatPrecision; 134 135 static cl::opt<unsigned, true> 136 LimitFPPrecision("limit-float-precision", 137 cl::desc("Generate low-precision inline sequences " 138 "for some float libcalls"), 139 cl::location(LimitFloatPrecision), cl::Hidden, 140 cl::init(0)); 141 142 static cl::opt<unsigned> SwitchPeelThreshold( 143 "switch-peel-threshold", cl::Hidden, cl::init(66), 144 cl::desc("Set the case probability threshold for peeling the case from a " 145 "switch statement. A value greater than 100 will void this " 146 "optimization")); 147 148 // Limit the width of DAG chains. This is important in general to prevent 149 // DAG-based analysis from blowing up. For example, alias analysis and 150 // load clustering may not complete in reasonable time. It is difficult to 151 // recognize and avoid this situation within each individual analysis, and 152 // future analyses are likely to have the same behavior. Limiting DAG width is 153 // the safe approach and will be especially important with global DAGs. 154 // 155 // MaxParallelChains default is arbitrarily high to avoid affecting 156 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 157 // sequence over this should have been converted to llvm.memcpy by the 158 // frontend. It is easy to induce this behavior with .ll code such as: 159 // %buffer = alloca [4096 x i8] 160 // %data = load [4096 x i8]* %argPtr 161 // store [4096 x i8] %data, [4096 x i8]* %buffer 162 static const unsigned MaxParallelChains = 64; 163 164 // Return the calling convention if the Value passed requires ABI mangling as it 165 // is a parameter to a function or a return value from a function which is not 166 // an intrinsic. 167 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) { 168 if (auto *R = dyn_cast<ReturnInst>(V)) 169 return R->getParent()->getParent()->getCallingConv(); 170 171 if (auto *CI = dyn_cast<CallInst>(V)) { 172 const bool IsInlineAsm = CI->isInlineAsm(); 173 const bool IsIndirectFunctionCall = 174 !IsInlineAsm && !CI->getCalledFunction(); 175 176 // It is possible that the call instruction is an inline asm statement or an 177 // indirect function call in which case the return value of 178 // getCalledFunction() would be nullptr. 179 const bool IsInstrinsicCall = 180 !IsInlineAsm && !IsIndirectFunctionCall && 181 CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic; 182 183 if (!IsInlineAsm && !IsInstrinsicCall) 184 return CI->getCallingConv(); 185 } 186 187 return None; 188 } 189 190 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 191 const SDValue *Parts, unsigned NumParts, 192 MVT PartVT, EVT ValueVT, const Value *V, 193 Optional<CallingConv::ID> CC); 194 195 /// getCopyFromParts - Create a value that contains the specified legal parts 196 /// combined into the value they represent. If the parts combine to a type 197 /// larger than ValueVT then AssertOp can be used to specify whether the extra 198 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 199 /// (ISD::AssertSext). 200 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 201 const SDValue *Parts, unsigned NumParts, 202 MVT PartVT, EVT ValueVT, const Value *V, 203 Optional<CallingConv::ID> CC = None, 204 Optional<ISD::NodeType> AssertOp = None) { 205 if (ValueVT.isVector()) 206 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 207 CC); 208 209 assert(NumParts > 0 && "No parts to assemble!"); 210 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 211 SDValue Val = Parts[0]; 212 213 if (NumParts > 1) { 214 // Assemble the value from multiple parts. 215 if (ValueVT.isInteger()) { 216 unsigned PartBits = PartVT.getSizeInBits(); 217 unsigned ValueBits = ValueVT.getSizeInBits(); 218 219 // Assemble the power of 2 part. 220 unsigned RoundParts = 221 (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts; 222 unsigned RoundBits = PartBits * RoundParts; 223 EVT RoundVT = RoundBits == ValueBits ? 224 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 225 SDValue Lo, Hi; 226 227 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 228 229 if (RoundParts > 2) { 230 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 231 PartVT, HalfVT, V); 232 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 233 RoundParts / 2, PartVT, HalfVT, V); 234 } else { 235 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 236 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 237 } 238 239 if (DAG.getDataLayout().isBigEndian()) 240 std::swap(Lo, Hi); 241 242 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 243 244 if (RoundParts < NumParts) { 245 // Assemble the trailing non-power-of-2 part. 246 unsigned OddParts = NumParts - RoundParts; 247 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 248 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 249 OddVT, V, CC); 250 251 // Combine the round and odd parts. 252 Lo = Val; 253 if (DAG.getDataLayout().isBigEndian()) 254 std::swap(Lo, Hi); 255 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 256 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 257 Hi = 258 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 259 DAG.getConstant(Lo.getValueSizeInBits(), DL, 260 TLI.getPointerTy(DAG.getDataLayout()))); 261 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 262 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 263 } 264 } else if (PartVT.isFloatingPoint()) { 265 // FP split into multiple FP parts (for ppcf128) 266 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 267 "Unexpected split"); 268 SDValue Lo, Hi; 269 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 270 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 271 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 272 std::swap(Lo, Hi); 273 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 274 } else { 275 // FP split into integer parts (soft fp) 276 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 277 !PartVT.isVector() && "Unexpected split"); 278 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 279 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 280 } 281 } 282 283 // There is now one part, held in Val. Correct it to match ValueVT. 284 // PartEVT is the type of the register class that holds the value. 285 // ValueVT is the type of the inline asm operation. 286 EVT PartEVT = Val.getValueType(); 287 288 if (PartEVT == ValueVT) 289 return Val; 290 291 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 292 ValueVT.bitsLT(PartEVT)) { 293 // For an FP value in an integer part, we need to truncate to the right 294 // width first. 295 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 296 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 297 } 298 299 // Handle types that have the same size. 300 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 301 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 302 303 // Handle types with different sizes. 304 if (PartEVT.isInteger() && ValueVT.isInteger()) { 305 if (ValueVT.bitsLT(PartEVT)) { 306 // For a truncate, see if we have any information to 307 // indicate whether the truncated bits will always be 308 // zero or sign-extension. 309 if (AssertOp.hasValue()) 310 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 311 DAG.getValueType(ValueVT)); 312 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 313 } 314 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 315 } 316 317 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 318 // FP_ROUND's are always exact here. 319 if (ValueVT.bitsLT(Val.getValueType())) 320 return DAG.getNode( 321 ISD::FP_ROUND, DL, ValueVT, Val, 322 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 323 324 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 325 } 326 327 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 328 // then truncating. 329 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 330 ValueVT.bitsLT(PartEVT)) { 331 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 332 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 333 } 334 335 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 336 } 337 338 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 339 const Twine &ErrMsg) { 340 const Instruction *I = dyn_cast_or_null<Instruction>(V); 341 if (!V) 342 return Ctx.emitError(ErrMsg); 343 344 const char *AsmError = ", possible invalid constraint for vector type"; 345 if (const CallInst *CI = dyn_cast<CallInst>(I)) 346 if (isa<InlineAsm>(CI->getCalledValue())) 347 return Ctx.emitError(I, ErrMsg + AsmError); 348 349 return Ctx.emitError(I, ErrMsg); 350 } 351 352 /// getCopyFromPartsVector - Create a value that contains the specified legal 353 /// parts combined into the value they represent. If the parts combine to a 354 /// type larger than ValueVT then AssertOp can be used to specify whether the 355 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 356 /// ValueVT (ISD::AssertSext). 357 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 358 const SDValue *Parts, unsigned NumParts, 359 MVT PartVT, EVT ValueVT, const Value *V, 360 Optional<CallingConv::ID> CallConv) { 361 assert(ValueVT.isVector() && "Not a vector value"); 362 assert(NumParts > 0 && "No parts to assemble!"); 363 const bool IsABIRegCopy = CallConv.hasValue(); 364 365 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 366 SDValue Val = Parts[0]; 367 368 // Handle a multi-element vector. 369 if (NumParts > 1) { 370 EVT IntermediateVT; 371 MVT RegisterVT; 372 unsigned NumIntermediates; 373 unsigned NumRegs; 374 375 if (IsABIRegCopy) { 376 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 377 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 378 NumIntermediates, RegisterVT); 379 } else { 380 NumRegs = 381 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 382 NumIntermediates, RegisterVT); 383 } 384 385 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 386 NumParts = NumRegs; // Silence a compiler warning. 387 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 388 assert(RegisterVT.getSizeInBits() == 389 Parts[0].getSimpleValueType().getSizeInBits() && 390 "Part type sizes don't match!"); 391 392 // Assemble the parts into intermediate operands. 393 SmallVector<SDValue, 8> Ops(NumIntermediates); 394 if (NumIntermediates == NumParts) { 395 // If the register was not expanded, truncate or copy the value, 396 // as appropriate. 397 for (unsigned i = 0; i != NumParts; ++i) 398 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 399 PartVT, IntermediateVT, V); 400 } else if (NumParts > 0) { 401 // If the intermediate type was expanded, build the intermediate 402 // operands from the parts. 403 assert(NumParts % NumIntermediates == 0 && 404 "Must expand into a divisible number of parts!"); 405 unsigned Factor = NumParts / NumIntermediates; 406 for (unsigned i = 0; i != NumIntermediates; ++i) 407 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 408 PartVT, IntermediateVT, V); 409 } 410 411 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 412 // intermediate operands. 413 EVT BuiltVectorTy = 414 EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(), 415 (IntermediateVT.isVector() 416 ? IntermediateVT.getVectorNumElements() * NumParts 417 : NumIntermediates)); 418 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 419 : ISD::BUILD_VECTOR, 420 DL, BuiltVectorTy, Ops); 421 } 422 423 // There is now one part, held in Val. Correct it to match ValueVT. 424 EVT PartEVT = Val.getValueType(); 425 426 if (PartEVT == ValueVT) 427 return Val; 428 429 if (PartEVT.isVector()) { 430 // If the element type of the source/dest vectors are the same, but the 431 // parts vector has more elements than the value vector, then we have a 432 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 433 // elements we want. 434 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 435 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 436 "Cannot narrow, it would be a lossy transformation"); 437 return DAG.getNode( 438 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 439 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 440 } 441 442 // Vector/Vector bitcast. 443 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 444 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 445 446 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 447 "Cannot handle this kind of promotion"); 448 // Promoted vector extract 449 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 450 451 } 452 453 // Trivial bitcast if the types are the same size and the destination 454 // vector type is legal. 455 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 456 TLI.isTypeLegal(ValueVT)) 457 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 458 459 if (ValueVT.getVectorNumElements() != 1) { 460 // Certain ABIs require that vectors are passed as integers. For vectors 461 // are the same size, this is an obvious bitcast. 462 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 463 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 464 } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) { 465 // Bitcast Val back the original type and extract the corresponding 466 // vector we want. 467 unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits(); 468 EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(), 469 ValueVT.getVectorElementType(), Elts); 470 Val = DAG.getBitcast(WiderVecType, Val); 471 return DAG.getNode( 472 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 473 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 474 } 475 476 diagnosePossiblyInvalidConstraint( 477 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 478 return DAG.getUNDEF(ValueVT); 479 } 480 481 // Handle cases such as i8 -> <1 x i1> 482 EVT ValueSVT = ValueVT.getVectorElementType(); 483 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) 484 Val = ValueVT.isFloatingPoint() ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 485 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 486 487 return DAG.getBuildVector(ValueVT, DL, Val); 488 } 489 490 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 491 SDValue Val, SDValue *Parts, unsigned NumParts, 492 MVT PartVT, const Value *V, 493 Optional<CallingConv::ID> CallConv); 494 495 /// getCopyToParts - Create a series of nodes that contain the specified value 496 /// split into legal parts. If the parts contain more bits than Val, then, for 497 /// integers, ExtendKind can be used to specify how to generate the extra bits. 498 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 499 SDValue *Parts, unsigned NumParts, MVT PartVT, 500 const Value *V, 501 Optional<CallingConv::ID> CallConv = None, 502 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 503 EVT ValueVT = Val.getValueType(); 504 505 // Handle the vector case separately. 506 if (ValueVT.isVector()) 507 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 508 CallConv); 509 510 unsigned PartBits = PartVT.getSizeInBits(); 511 unsigned OrigNumParts = NumParts; 512 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 513 "Copying to an illegal type!"); 514 515 if (NumParts == 0) 516 return; 517 518 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 519 EVT PartEVT = PartVT; 520 if (PartEVT == ValueVT) { 521 assert(NumParts == 1 && "No-op copy with multiple parts!"); 522 Parts[0] = Val; 523 return; 524 } 525 526 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 527 // If the parts cover more bits than the value has, promote the value. 528 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 529 assert(NumParts == 1 && "Do not know what to promote to!"); 530 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 531 } else { 532 if (ValueVT.isFloatingPoint()) { 533 // FP values need to be bitcast, then extended if they are being put 534 // into a larger container. 535 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 536 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 537 } 538 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 539 ValueVT.isInteger() && 540 "Unknown mismatch!"); 541 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 542 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 543 if (PartVT == MVT::x86mmx) 544 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 545 } 546 } else if (PartBits == ValueVT.getSizeInBits()) { 547 // Different types of the same size. 548 assert(NumParts == 1 && PartEVT != ValueVT); 549 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 550 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 551 // If the parts cover less bits than value has, truncate the value. 552 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 553 ValueVT.isInteger() && 554 "Unknown mismatch!"); 555 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 556 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 557 if (PartVT == MVT::x86mmx) 558 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 559 } 560 561 // The value may have changed - recompute ValueVT. 562 ValueVT = Val.getValueType(); 563 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 564 "Failed to tile the value with PartVT!"); 565 566 if (NumParts == 1) { 567 if (PartEVT != ValueVT) { 568 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 569 "scalar-to-vector conversion failed"); 570 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 571 } 572 573 Parts[0] = Val; 574 return; 575 } 576 577 // Expand the value into multiple parts. 578 if (NumParts & (NumParts - 1)) { 579 // The number of parts is not a power of 2. Split off and copy the tail. 580 assert(PartVT.isInteger() && ValueVT.isInteger() && 581 "Do not know what to expand to!"); 582 unsigned RoundParts = 1 << Log2_32(NumParts); 583 unsigned RoundBits = RoundParts * PartBits; 584 unsigned OddParts = NumParts - RoundParts; 585 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 586 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false)); 587 588 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 589 CallConv); 590 591 if (DAG.getDataLayout().isBigEndian()) 592 // The odd parts were reversed by getCopyToParts - unreverse them. 593 std::reverse(Parts + RoundParts, Parts + NumParts); 594 595 NumParts = RoundParts; 596 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 597 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 598 } 599 600 // The number of parts is a power of 2. Repeatedly bisect the value using 601 // EXTRACT_ELEMENT. 602 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 603 EVT::getIntegerVT(*DAG.getContext(), 604 ValueVT.getSizeInBits()), 605 Val); 606 607 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 608 for (unsigned i = 0; i < NumParts; i += StepSize) { 609 unsigned ThisBits = StepSize * PartBits / 2; 610 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 611 SDValue &Part0 = Parts[i]; 612 SDValue &Part1 = Parts[i+StepSize/2]; 613 614 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 615 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 616 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 617 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 618 619 if (ThisBits == PartBits && ThisVT != PartVT) { 620 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 621 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 622 } 623 } 624 } 625 626 if (DAG.getDataLayout().isBigEndian()) 627 std::reverse(Parts, Parts + OrigNumParts); 628 } 629 630 static SDValue widenVectorToPartType(SelectionDAG &DAG, 631 SDValue Val, const SDLoc &DL, EVT PartVT) { 632 if (!PartVT.isVector()) 633 return SDValue(); 634 635 EVT ValueVT = Val.getValueType(); 636 unsigned PartNumElts = PartVT.getVectorNumElements(); 637 unsigned ValueNumElts = ValueVT.getVectorNumElements(); 638 if (PartNumElts > ValueNumElts && 639 PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 640 EVT ElementVT = PartVT.getVectorElementType(); 641 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 642 // undef elements. 643 SmallVector<SDValue, 16> Ops; 644 DAG.ExtractVectorElements(Val, Ops); 645 SDValue EltUndef = DAG.getUNDEF(ElementVT); 646 for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i) 647 Ops.push_back(EltUndef); 648 649 // FIXME: Use CONCAT for 2x -> 4x. 650 return DAG.getBuildVector(PartVT, DL, Ops); 651 } 652 653 return SDValue(); 654 } 655 656 /// getCopyToPartsVector - Create a series of nodes that contain the specified 657 /// value split into legal parts. 658 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 659 SDValue Val, SDValue *Parts, unsigned NumParts, 660 MVT PartVT, const Value *V, 661 Optional<CallingConv::ID> CallConv) { 662 EVT ValueVT = Val.getValueType(); 663 assert(ValueVT.isVector() && "Not a vector"); 664 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 665 const bool IsABIRegCopy = CallConv.hasValue(); 666 667 if (NumParts == 1) { 668 EVT PartEVT = PartVT; 669 if (PartEVT == ValueVT) { 670 // Nothing to do. 671 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 672 // Bitconvert vector->vector case. 673 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 674 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 675 Val = Widened; 676 } else if (PartVT.isVector() && 677 PartEVT.getVectorElementType().bitsGE( 678 ValueVT.getVectorElementType()) && 679 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 680 681 // Promoted vector extract 682 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 683 } else { 684 if (ValueVT.getVectorNumElements() == 1) { 685 Val = DAG.getNode( 686 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 687 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 688 } else { 689 assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() && 690 "lossy conversion of vector to scalar type"); 691 EVT IntermediateType = 692 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 693 Val = DAG.getBitcast(IntermediateType, Val); 694 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 695 } 696 } 697 698 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 699 Parts[0] = Val; 700 return; 701 } 702 703 // Handle a multi-element vector. 704 EVT IntermediateVT; 705 MVT RegisterVT; 706 unsigned NumIntermediates; 707 unsigned NumRegs; 708 if (IsABIRegCopy) { 709 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 710 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 711 NumIntermediates, RegisterVT); 712 } else { 713 NumRegs = 714 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 715 NumIntermediates, RegisterVT); 716 } 717 718 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 719 NumParts = NumRegs; // Silence a compiler warning. 720 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 721 722 unsigned IntermediateNumElts = IntermediateVT.isVector() ? 723 IntermediateVT.getVectorNumElements() : 1; 724 725 // Convert the vector to the appropiate type if necessary. 726 unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts; 727 728 EVT BuiltVectorTy = EVT::getVectorVT( 729 *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts); 730 MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 731 if (ValueVT != BuiltVectorTy) { 732 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) 733 Val = Widened; 734 735 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 736 } 737 738 // Split the vector into intermediate operands. 739 SmallVector<SDValue, 8> Ops(NumIntermediates); 740 for (unsigned i = 0; i != NumIntermediates; ++i) { 741 if (IntermediateVT.isVector()) { 742 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 743 DAG.getConstant(i * IntermediateNumElts, DL, IdxVT)); 744 } else { 745 Ops[i] = DAG.getNode( 746 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 747 DAG.getConstant(i, DL, IdxVT)); 748 } 749 } 750 751 // Split the intermediate operands into legal parts. 752 if (NumParts == NumIntermediates) { 753 // If the register was not expanded, promote or copy the value, 754 // as appropriate. 755 for (unsigned i = 0; i != NumParts; ++i) 756 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 757 } else if (NumParts > 0) { 758 // If the intermediate type was expanded, split each the value into 759 // legal parts. 760 assert(NumIntermediates != 0 && "division by zero"); 761 assert(NumParts % NumIntermediates == 0 && 762 "Must expand into a divisible number of parts!"); 763 unsigned Factor = NumParts / NumIntermediates; 764 for (unsigned i = 0; i != NumIntermediates; ++i) 765 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 766 CallConv); 767 } 768 } 769 770 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 771 EVT valuevt, Optional<CallingConv::ID> CC) 772 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 773 RegCount(1, regs.size()), CallConv(CC) {} 774 775 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 776 const DataLayout &DL, unsigned Reg, Type *Ty, 777 Optional<CallingConv::ID> CC) { 778 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 779 780 CallConv = CC; 781 782 for (EVT ValueVT : ValueVTs) { 783 unsigned NumRegs = 784 isABIMangled() 785 ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT) 786 : TLI.getNumRegisters(Context, ValueVT); 787 MVT RegisterVT = 788 isABIMangled() 789 ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT) 790 : TLI.getRegisterType(Context, ValueVT); 791 for (unsigned i = 0; i != NumRegs; ++i) 792 Regs.push_back(Reg + i); 793 RegVTs.push_back(RegisterVT); 794 RegCount.push_back(NumRegs); 795 Reg += NumRegs; 796 } 797 } 798 799 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 800 FunctionLoweringInfo &FuncInfo, 801 const SDLoc &dl, SDValue &Chain, 802 SDValue *Flag, const Value *V) const { 803 // A Value with type {} or [0 x %t] needs no registers. 804 if (ValueVTs.empty()) 805 return SDValue(); 806 807 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 808 809 // Assemble the legal parts into the final values. 810 SmallVector<SDValue, 4> Values(ValueVTs.size()); 811 SmallVector<SDValue, 8> Parts; 812 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 813 // Copy the legal parts from the registers. 814 EVT ValueVT = ValueVTs[Value]; 815 unsigned NumRegs = RegCount[Value]; 816 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 817 *DAG.getContext(), 818 CallConv.getValue(), RegVTs[Value]) 819 : RegVTs[Value]; 820 821 Parts.resize(NumRegs); 822 for (unsigned i = 0; i != NumRegs; ++i) { 823 SDValue P; 824 if (!Flag) { 825 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 826 } else { 827 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 828 *Flag = P.getValue(2); 829 } 830 831 Chain = P.getValue(1); 832 Parts[i] = P; 833 834 // If the source register was virtual and if we know something about it, 835 // add an assert node. 836 if (!Register::isVirtualRegister(Regs[Part + i]) || 837 !RegisterVT.isInteger()) 838 continue; 839 840 const FunctionLoweringInfo::LiveOutInfo *LOI = 841 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 842 if (!LOI) 843 continue; 844 845 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 846 unsigned NumSignBits = LOI->NumSignBits; 847 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 848 849 if (NumZeroBits == RegSize) { 850 // The current value is a zero. 851 // Explicitly express that as it would be easier for 852 // optimizations to kick in. 853 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 854 continue; 855 } 856 857 // FIXME: We capture more information than the dag can represent. For 858 // now, just use the tightest assertzext/assertsext possible. 859 bool isSExt; 860 EVT FromVT(MVT::Other); 861 if (NumZeroBits) { 862 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 863 isSExt = false; 864 } else if (NumSignBits > 1) { 865 FromVT = 866 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 867 isSExt = true; 868 } else { 869 continue; 870 } 871 // Add an assertion node. 872 assert(FromVT != MVT::Other); 873 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 874 RegisterVT, P, DAG.getValueType(FromVT)); 875 } 876 877 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 878 RegisterVT, ValueVT, V, CallConv); 879 Part += NumRegs; 880 Parts.clear(); 881 } 882 883 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 884 } 885 886 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 887 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 888 const Value *V, 889 ISD::NodeType PreferredExtendType) const { 890 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 891 ISD::NodeType ExtendKind = PreferredExtendType; 892 893 // Get the list of the values's legal parts. 894 unsigned NumRegs = Regs.size(); 895 SmallVector<SDValue, 8> Parts(NumRegs); 896 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 897 unsigned NumParts = RegCount[Value]; 898 899 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 900 *DAG.getContext(), 901 CallConv.getValue(), RegVTs[Value]) 902 : RegVTs[Value]; 903 904 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 905 ExtendKind = ISD::ZERO_EXTEND; 906 907 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 908 NumParts, RegisterVT, V, CallConv, ExtendKind); 909 Part += NumParts; 910 } 911 912 // Copy the parts into the registers. 913 SmallVector<SDValue, 8> Chains(NumRegs); 914 for (unsigned i = 0; i != NumRegs; ++i) { 915 SDValue Part; 916 if (!Flag) { 917 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 918 } else { 919 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 920 *Flag = Part.getValue(1); 921 } 922 923 Chains[i] = Part.getValue(0); 924 } 925 926 if (NumRegs == 1 || Flag) 927 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 928 // flagged to it. That is the CopyToReg nodes and the user are considered 929 // a single scheduling unit. If we create a TokenFactor and return it as 930 // chain, then the TokenFactor is both a predecessor (operand) of the 931 // user as well as a successor (the TF operands are flagged to the user). 932 // c1, f1 = CopyToReg 933 // c2, f2 = CopyToReg 934 // c3 = TokenFactor c1, c2 935 // ... 936 // = op c3, ..., f2 937 Chain = Chains[NumRegs-1]; 938 else 939 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 940 } 941 942 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 943 unsigned MatchingIdx, const SDLoc &dl, 944 SelectionDAG &DAG, 945 std::vector<SDValue> &Ops) const { 946 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 947 948 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 949 if (HasMatching) 950 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 951 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 952 // Put the register class of the virtual registers in the flag word. That 953 // way, later passes can recompute register class constraints for inline 954 // assembly as well as normal instructions. 955 // Don't do this for tied operands that can use the regclass information 956 // from the def. 957 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 958 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 959 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 960 } 961 962 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 963 Ops.push_back(Res); 964 965 if (Code == InlineAsm::Kind_Clobber) { 966 // Clobbers should always have a 1:1 mapping with registers, and may 967 // reference registers that have illegal (e.g. vector) types. Hence, we 968 // shouldn't try to apply any sort of splitting logic to them. 969 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 970 "No 1:1 mapping from clobbers to regs?"); 971 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 972 (void)SP; 973 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 974 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 975 assert( 976 (Regs[I] != SP || 977 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 978 "If we clobbered the stack pointer, MFI should know about it."); 979 } 980 return; 981 } 982 983 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 984 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 985 MVT RegisterVT = RegVTs[Value]; 986 for (unsigned i = 0; i != NumRegs; ++i) { 987 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 988 unsigned TheReg = Regs[Reg++]; 989 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 990 } 991 } 992 } 993 994 SmallVector<std::pair<unsigned, unsigned>, 4> 995 RegsForValue::getRegsAndSizes() const { 996 SmallVector<std::pair<unsigned, unsigned>, 4> OutVec; 997 unsigned I = 0; 998 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 999 unsigned RegCount = std::get<0>(CountAndVT); 1000 MVT RegisterVT = std::get<1>(CountAndVT); 1001 unsigned RegisterSize = RegisterVT.getSizeInBits(); 1002 for (unsigned E = I + RegCount; I != E; ++I) 1003 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1004 } 1005 return OutVec; 1006 } 1007 1008 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1009 const TargetLibraryInfo *li) { 1010 AA = aa; 1011 GFI = gfi; 1012 LibInfo = li; 1013 DL = &DAG.getDataLayout(); 1014 Context = DAG.getContext(); 1015 LPadToCallSiteMap.clear(); 1016 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1017 } 1018 1019 void SelectionDAGBuilder::clear() { 1020 NodeMap.clear(); 1021 UnusedArgNodeMap.clear(); 1022 PendingLoads.clear(); 1023 PendingExports.clear(); 1024 CurInst = nullptr; 1025 HasTailCall = false; 1026 SDNodeOrder = LowestSDNodeOrder; 1027 StatepointLowering.clear(); 1028 } 1029 1030 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1031 DanglingDebugInfoMap.clear(); 1032 } 1033 1034 SDValue SelectionDAGBuilder::getRoot() { 1035 if (PendingLoads.empty()) 1036 return DAG.getRoot(); 1037 1038 if (PendingLoads.size() == 1) { 1039 SDValue Root = PendingLoads[0]; 1040 DAG.setRoot(Root); 1041 PendingLoads.clear(); 1042 return Root; 1043 } 1044 1045 // Otherwise, we have to make a token factor node. 1046 SDValue Root = DAG.getTokenFactor(getCurSDLoc(), PendingLoads); 1047 PendingLoads.clear(); 1048 DAG.setRoot(Root); 1049 return Root; 1050 } 1051 1052 SDValue SelectionDAGBuilder::getControlRoot() { 1053 SDValue Root = DAG.getRoot(); 1054 1055 if (PendingExports.empty()) 1056 return Root; 1057 1058 // Turn all of the CopyToReg chains into one factored node. 1059 if (Root.getOpcode() != ISD::EntryToken) { 1060 unsigned i = 0, e = PendingExports.size(); 1061 for (; i != e; ++i) { 1062 assert(PendingExports[i].getNode()->getNumOperands() > 1); 1063 if (PendingExports[i].getNode()->getOperand(0) == Root) 1064 break; // Don't add the root if we already indirectly depend on it. 1065 } 1066 1067 if (i == e) 1068 PendingExports.push_back(Root); 1069 } 1070 1071 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 1072 PendingExports); 1073 PendingExports.clear(); 1074 DAG.setRoot(Root); 1075 return Root; 1076 } 1077 1078 void SelectionDAGBuilder::visit(const Instruction &I) { 1079 // Set up outgoing PHI node register values before emitting the terminator. 1080 if (I.isTerminator()) { 1081 HandlePHINodesInSuccessorBlocks(I.getParent()); 1082 } 1083 1084 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1085 if (!isa<DbgInfoIntrinsic>(I)) 1086 ++SDNodeOrder; 1087 1088 CurInst = &I; 1089 1090 visit(I.getOpcode(), I); 1091 1092 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) { 1093 // Propagate the fast-math-flags of this IR instruction to the DAG node that 1094 // maps to this instruction. 1095 // TODO: We could handle all flags (nsw, etc) here. 1096 // TODO: If an IR instruction maps to >1 node, only the final node will have 1097 // flags set. 1098 if (SDNode *Node = getNodeForIRValue(&I)) { 1099 SDNodeFlags IncomingFlags; 1100 IncomingFlags.copyFMF(*FPMO); 1101 if (!Node->getFlags().isDefined()) 1102 Node->setFlags(IncomingFlags); 1103 else 1104 Node->intersectFlagsWith(IncomingFlags); 1105 } 1106 } 1107 1108 if (!I.isTerminator() && !HasTailCall && 1109 !isStatepoint(&I)) // statepoints handle their exports internally 1110 CopyToExportRegsIfNeeded(&I); 1111 1112 CurInst = nullptr; 1113 } 1114 1115 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1116 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1117 } 1118 1119 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1120 // Note: this doesn't use InstVisitor, because it has to work with 1121 // ConstantExpr's in addition to instructions. 1122 switch (Opcode) { 1123 default: llvm_unreachable("Unknown instruction type encountered!"); 1124 // Build the switch statement using the Instruction.def file. 1125 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1126 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1127 #include "llvm/IR/Instruction.def" 1128 } 1129 } 1130 1131 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1132 const DIExpression *Expr) { 1133 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1134 const DbgValueInst *DI = DDI.getDI(); 1135 DIVariable *DanglingVariable = DI->getVariable(); 1136 DIExpression *DanglingExpr = DI->getExpression(); 1137 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1138 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n"); 1139 return true; 1140 } 1141 return false; 1142 }; 1143 1144 for (auto &DDIMI : DanglingDebugInfoMap) { 1145 DanglingDebugInfoVector &DDIV = DDIMI.second; 1146 1147 // If debug info is to be dropped, run it through final checks to see 1148 // whether it can be salvaged. 1149 for (auto &DDI : DDIV) 1150 if (isMatchingDbgValue(DDI)) 1151 salvageUnresolvedDbgValue(DDI); 1152 1153 DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end()); 1154 } 1155 } 1156 1157 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1158 // generate the debug data structures now that we've seen its definition. 1159 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1160 SDValue Val) { 1161 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1162 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1163 return; 1164 1165 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1166 for (auto &DDI : DDIV) { 1167 const DbgValueInst *DI = DDI.getDI(); 1168 assert(DI && "Ill-formed DanglingDebugInfo"); 1169 DebugLoc dl = DDI.getdl(); 1170 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1171 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1172 DILocalVariable *Variable = DI->getVariable(); 1173 DIExpression *Expr = DI->getExpression(); 1174 assert(Variable->isValidLocationForIntrinsic(dl) && 1175 "Expected inlined-at fields to agree"); 1176 SDDbgValue *SDV; 1177 if (Val.getNode()) { 1178 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1179 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1180 // we couldn't resolve it directly when examining the DbgValue intrinsic 1181 // in the first place we should not be more successful here). Unless we 1182 // have some test case that prove this to be correct we should avoid 1183 // calling EmitFuncArgumentDbgValue here. 1184 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) { 1185 LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order=" 1186 << DbgSDNodeOrder << "] for:\n " << *DI << "\n"); 1187 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1188 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1189 // inserted after the definition of Val when emitting the instructions 1190 // after ISel. An alternative could be to teach 1191 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1192 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1193 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1194 << ValSDNodeOrder << "\n"); 1195 SDV = getDbgValue(Val, Variable, Expr, dl, 1196 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1197 DAG.AddDbgValue(SDV, Val.getNode(), false); 1198 } else 1199 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI 1200 << "in EmitFuncArgumentDbgValue\n"); 1201 } else { 1202 LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1203 auto Undef = 1204 UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1205 auto SDV = 1206 DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder); 1207 DAG.AddDbgValue(SDV, nullptr, false); 1208 } 1209 } 1210 DDIV.clear(); 1211 } 1212 1213 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1214 Value *V = DDI.getDI()->getValue(); 1215 DILocalVariable *Var = DDI.getDI()->getVariable(); 1216 DIExpression *Expr = DDI.getDI()->getExpression(); 1217 DebugLoc DL = DDI.getdl(); 1218 DebugLoc InstDL = DDI.getDI()->getDebugLoc(); 1219 unsigned SDOrder = DDI.getSDNodeOrder(); 1220 1221 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1222 // that DW_OP_stack_value is desired. 1223 assert(isa<DbgValueInst>(DDI.getDI())); 1224 bool StackValue = true; 1225 1226 // Can this Value can be encoded without any further work? 1227 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) 1228 return; 1229 1230 // Attempt to salvage back through as many instructions as possible. Bail if 1231 // a non-instruction is seen, such as a constant expression or global 1232 // variable. FIXME: Further work could recover those too. 1233 while (isa<Instruction>(V)) { 1234 Instruction &VAsInst = *cast<Instruction>(V); 1235 DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue); 1236 1237 // If we cannot salvage any further, and haven't yet found a suitable debug 1238 // expression, bail out. 1239 if (!NewExpr) 1240 break; 1241 1242 // New value and expr now represent this debuginfo. 1243 V = VAsInst.getOperand(0); 1244 Expr = NewExpr; 1245 1246 // Some kind of simplification occurred: check whether the operand of the 1247 // salvaged debug expression can be encoded in this DAG. 1248 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) { 1249 LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n " 1250 << DDI.getDI() << "\nBy stripping back to:\n " << V); 1251 return; 1252 } 1253 } 1254 1255 // This was the final opportunity to salvage this debug information, and it 1256 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1257 // any earlier variable location. 1258 auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1259 auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1260 DAG.AddDbgValue(SDV, nullptr, false); 1261 1262 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << DDI.getDI() 1263 << "\n"); 1264 LLVM_DEBUG(dbgs() << " Last seen at:\n " << *DDI.getDI()->getOperand(0) 1265 << "\n"); 1266 } 1267 1268 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var, 1269 DIExpression *Expr, DebugLoc dl, 1270 DebugLoc InstDL, unsigned Order) { 1271 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1272 SDDbgValue *SDV; 1273 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1274 isa<ConstantPointerNull>(V)) { 1275 SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder); 1276 DAG.AddDbgValue(SDV, nullptr, false); 1277 return true; 1278 } 1279 1280 // If the Value is a frame index, we can create a FrameIndex debug value 1281 // without relying on the DAG at all. 1282 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1283 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1284 if (SI != FuncInfo.StaticAllocaMap.end()) { 1285 auto SDV = 1286 DAG.getFrameIndexDbgValue(Var, Expr, SI->second, 1287 /*IsIndirect*/ false, dl, SDNodeOrder); 1288 // Do not attach the SDNodeDbgValue to an SDNode: this variable location 1289 // is still available even if the SDNode gets optimized out. 1290 DAG.AddDbgValue(SDV, nullptr, false); 1291 return true; 1292 } 1293 } 1294 1295 // Do not use getValue() in here; we don't want to generate code at 1296 // this point if it hasn't been done yet. 1297 SDValue N = NodeMap[V]; 1298 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1299 N = UnusedArgNodeMap[V]; 1300 if (N.getNode()) { 1301 if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N)) 1302 return true; 1303 SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder); 1304 DAG.AddDbgValue(SDV, N.getNode(), false); 1305 return true; 1306 } 1307 1308 // Special rules apply for the first dbg.values of parameter variables in a 1309 // function. Identify them by the fact they reference Argument Values, that 1310 // they're parameters, and they are parameters of the current function. We 1311 // need to let them dangle until they get an SDNode. 1312 bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() && 1313 !InstDL.getInlinedAt(); 1314 if (!IsParamOfFunc) { 1315 // The value is not used in this block yet (or it would have an SDNode). 1316 // We still want the value to appear for the user if possible -- if it has 1317 // an associated VReg, we can refer to that instead. 1318 auto VMI = FuncInfo.ValueMap.find(V); 1319 if (VMI != FuncInfo.ValueMap.end()) { 1320 unsigned Reg = VMI->second; 1321 // If this is a PHI node, it may be split up into several MI PHI nodes 1322 // (in FunctionLoweringInfo::set). 1323 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1324 V->getType(), None); 1325 if (RFV.occupiesMultipleRegs()) { 1326 unsigned Offset = 0; 1327 unsigned BitsToDescribe = 0; 1328 if (auto VarSize = Var->getSizeInBits()) 1329 BitsToDescribe = *VarSize; 1330 if (auto Fragment = Expr->getFragmentInfo()) 1331 BitsToDescribe = Fragment->SizeInBits; 1332 for (auto RegAndSize : RFV.getRegsAndSizes()) { 1333 unsigned RegisterSize = RegAndSize.second; 1334 // Bail out if all bits are described already. 1335 if (Offset >= BitsToDescribe) 1336 break; 1337 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1338 ? BitsToDescribe - Offset 1339 : RegisterSize; 1340 auto FragmentExpr = DIExpression::createFragmentExpression( 1341 Expr, Offset, FragmentSize); 1342 if (!FragmentExpr) 1343 continue; 1344 SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first, 1345 false, dl, SDNodeOrder); 1346 DAG.AddDbgValue(SDV, nullptr, false); 1347 Offset += RegisterSize; 1348 } 1349 } else { 1350 SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder); 1351 DAG.AddDbgValue(SDV, nullptr, false); 1352 } 1353 return true; 1354 } 1355 } 1356 1357 return false; 1358 } 1359 1360 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1361 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1362 for (auto &Pair : DanglingDebugInfoMap) 1363 for (auto &DDI : Pair.second) 1364 salvageUnresolvedDbgValue(DDI); 1365 clearDanglingDebugInfo(); 1366 } 1367 1368 /// getCopyFromRegs - If there was virtual register allocated for the value V 1369 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1370 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1371 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1372 SDValue Result; 1373 1374 if (It != FuncInfo.ValueMap.end()) { 1375 unsigned InReg = It->second; 1376 1377 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1378 DAG.getDataLayout(), InReg, Ty, 1379 None); // This is not an ABI copy. 1380 SDValue Chain = DAG.getEntryNode(); 1381 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1382 V); 1383 resolveDanglingDebugInfo(V, Result); 1384 } 1385 1386 return Result; 1387 } 1388 1389 /// getValue - Return an SDValue for the given Value. 1390 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1391 // If we already have an SDValue for this value, use it. It's important 1392 // to do this first, so that we don't create a CopyFromReg if we already 1393 // have a regular SDValue. 1394 SDValue &N = NodeMap[V]; 1395 if (N.getNode()) return N; 1396 1397 // If there's a virtual register allocated and initialized for this 1398 // value, use it. 1399 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1400 return copyFromReg; 1401 1402 // Otherwise create a new SDValue and remember it. 1403 SDValue Val = getValueImpl(V); 1404 NodeMap[V] = Val; 1405 resolveDanglingDebugInfo(V, Val); 1406 return Val; 1407 } 1408 1409 // Return true if SDValue exists for the given Value 1410 bool SelectionDAGBuilder::findValue(const Value *V) const { 1411 return (NodeMap.find(V) != NodeMap.end()) || 1412 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1413 } 1414 1415 /// getNonRegisterValue - Return an SDValue for the given Value, but 1416 /// don't look in FuncInfo.ValueMap for a virtual register. 1417 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1418 // If we already have an SDValue for this value, use it. 1419 SDValue &N = NodeMap[V]; 1420 if (N.getNode()) { 1421 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1422 // Remove the debug location from the node as the node is about to be used 1423 // in a location which may differ from the original debug location. This 1424 // is relevant to Constant and ConstantFP nodes because they can appear 1425 // as constant expressions inside PHI nodes. 1426 N->setDebugLoc(DebugLoc()); 1427 } 1428 return N; 1429 } 1430 1431 // Otherwise create a new SDValue and remember it. 1432 SDValue Val = getValueImpl(V); 1433 NodeMap[V] = Val; 1434 resolveDanglingDebugInfo(V, Val); 1435 return Val; 1436 } 1437 1438 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1439 /// Create an SDValue for the given value. 1440 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1441 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1442 1443 if (const Constant *C = dyn_cast<Constant>(V)) { 1444 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1445 1446 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1447 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1448 1449 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1450 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1451 1452 if (isa<ConstantPointerNull>(C)) { 1453 unsigned AS = V->getType()->getPointerAddressSpace(); 1454 return DAG.getConstant(0, getCurSDLoc(), 1455 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1456 } 1457 1458 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1459 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1460 1461 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1462 return DAG.getUNDEF(VT); 1463 1464 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1465 visit(CE->getOpcode(), *CE); 1466 SDValue N1 = NodeMap[V]; 1467 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1468 return N1; 1469 } 1470 1471 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1472 SmallVector<SDValue, 4> Constants; 1473 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1474 OI != OE; ++OI) { 1475 SDNode *Val = getValue(*OI).getNode(); 1476 // If the operand is an empty aggregate, there are no values. 1477 if (!Val) continue; 1478 // Add each leaf value from the operand to the Constants list 1479 // to form a flattened list of all the values. 1480 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1481 Constants.push_back(SDValue(Val, i)); 1482 } 1483 1484 return DAG.getMergeValues(Constants, getCurSDLoc()); 1485 } 1486 1487 if (const ConstantDataSequential *CDS = 1488 dyn_cast<ConstantDataSequential>(C)) { 1489 SmallVector<SDValue, 4> Ops; 1490 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1491 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1492 // Add each leaf value from the operand to the Constants list 1493 // to form a flattened list of all the values. 1494 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1495 Ops.push_back(SDValue(Val, i)); 1496 } 1497 1498 if (isa<ArrayType>(CDS->getType())) 1499 return DAG.getMergeValues(Ops, getCurSDLoc()); 1500 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1501 } 1502 1503 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1504 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1505 "Unknown struct or array constant!"); 1506 1507 SmallVector<EVT, 4> ValueVTs; 1508 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1509 unsigned NumElts = ValueVTs.size(); 1510 if (NumElts == 0) 1511 return SDValue(); // empty struct 1512 SmallVector<SDValue, 4> Constants(NumElts); 1513 for (unsigned i = 0; i != NumElts; ++i) { 1514 EVT EltVT = ValueVTs[i]; 1515 if (isa<UndefValue>(C)) 1516 Constants[i] = DAG.getUNDEF(EltVT); 1517 else if (EltVT.isFloatingPoint()) 1518 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1519 else 1520 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1521 } 1522 1523 return DAG.getMergeValues(Constants, getCurSDLoc()); 1524 } 1525 1526 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1527 return DAG.getBlockAddress(BA, VT); 1528 1529 VectorType *VecTy = cast<VectorType>(V->getType()); 1530 unsigned NumElements = VecTy->getNumElements(); 1531 1532 // Now that we know the number and type of the elements, get that number of 1533 // elements into the Ops array based on what kind of constant it is. 1534 SmallVector<SDValue, 16> Ops; 1535 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1536 for (unsigned i = 0; i != NumElements; ++i) 1537 Ops.push_back(getValue(CV->getOperand(i))); 1538 } else { 1539 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1540 EVT EltVT = 1541 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1542 1543 SDValue Op; 1544 if (EltVT.isFloatingPoint()) 1545 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1546 else 1547 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1548 Ops.assign(NumElements, Op); 1549 } 1550 1551 // Create a BUILD_VECTOR node. 1552 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1553 } 1554 1555 // If this is a static alloca, generate it as the frameindex instead of 1556 // computation. 1557 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1558 DenseMap<const AllocaInst*, int>::iterator SI = 1559 FuncInfo.StaticAllocaMap.find(AI); 1560 if (SI != FuncInfo.StaticAllocaMap.end()) 1561 return DAG.getFrameIndex(SI->second, 1562 TLI.getFrameIndexTy(DAG.getDataLayout())); 1563 } 1564 1565 // If this is an instruction which fast-isel has deferred, select it now. 1566 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1567 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1568 1569 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1570 Inst->getType(), getABIRegCopyCC(V)); 1571 SDValue Chain = DAG.getEntryNode(); 1572 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1573 } 1574 1575 llvm_unreachable("Can't get register for value!"); 1576 } 1577 1578 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1579 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1580 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1581 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1582 bool IsSEH = isAsynchronousEHPersonality(Pers); 1583 bool IsWasmCXX = Pers == EHPersonality::Wasm_CXX; 1584 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1585 if (!IsSEH) 1586 CatchPadMBB->setIsEHScopeEntry(); 1587 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1588 if (IsMSVCCXX || IsCoreCLR) 1589 CatchPadMBB->setIsEHFuncletEntry(); 1590 // Wasm does not need catchpads anymore 1591 if (!IsWasmCXX) 1592 DAG.setRoot(DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other, 1593 getControlRoot())); 1594 } 1595 1596 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1597 // Update machine-CFG edge. 1598 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1599 FuncInfo.MBB->addSuccessor(TargetMBB); 1600 1601 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1602 bool IsSEH = isAsynchronousEHPersonality(Pers); 1603 if (IsSEH) { 1604 // If this is not a fall-through branch or optimizations are switched off, 1605 // emit the branch. 1606 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1607 TM.getOptLevel() == CodeGenOpt::None) 1608 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1609 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1610 return; 1611 } 1612 1613 // Figure out the funclet membership for the catchret's successor. 1614 // This will be used by the FuncletLayout pass to determine how to order the 1615 // BB's. 1616 // A 'catchret' returns to the outer scope's color. 1617 Value *ParentPad = I.getCatchSwitchParentPad(); 1618 const BasicBlock *SuccessorColor; 1619 if (isa<ConstantTokenNone>(ParentPad)) 1620 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1621 else 1622 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1623 assert(SuccessorColor && "No parent funclet for catchret!"); 1624 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1625 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1626 1627 // Create the terminator node. 1628 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1629 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1630 DAG.getBasicBlock(SuccessorColorMBB)); 1631 DAG.setRoot(Ret); 1632 } 1633 1634 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1635 // Don't emit any special code for the cleanuppad instruction. It just marks 1636 // the start of an EH scope/funclet. 1637 FuncInfo.MBB->setIsEHScopeEntry(); 1638 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1639 if (Pers != EHPersonality::Wasm_CXX) { 1640 FuncInfo.MBB->setIsEHFuncletEntry(); 1641 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1642 } 1643 } 1644 1645 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and 1646 // the control flow always stops at the single catch pad, as it does for a 1647 // cleanup pad. In case the exception caught is not of the types the catch pad 1648 // catches, it will be rethrown by a rethrow. 1649 static void findWasmUnwindDestinations( 1650 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1651 BranchProbability Prob, 1652 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1653 &UnwindDests) { 1654 while (EHPadBB) { 1655 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1656 if (isa<CleanupPadInst>(Pad)) { 1657 // Stop on cleanup pads. 1658 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1659 UnwindDests.back().first->setIsEHScopeEntry(); 1660 break; 1661 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1662 // Add the catchpad handlers to the possible destinations. We don't 1663 // continue to the unwind destination of the catchswitch for wasm. 1664 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1665 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1666 UnwindDests.back().first->setIsEHScopeEntry(); 1667 } 1668 break; 1669 } else { 1670 continue; 1671 } 1672 } 1673 } 1674 1675 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1676 /// many places it could ultimately go. In the IR, we have a single unwind 1677 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1678 /// This function skips over imaginary basic blocks that hold catchswitch 1679 /// instructions, and finds all the "real" machine 1680 /// basic block destinations. As those destinations may not be successors of 1681 /// EHPadBB, here we also calculate the edge probability to those destinations. 1682 /// The passed-in Prob is the edge probability to EHPadBB. 1683 static void findUnwindDestinations( 1684 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1685 BranchProbability Prob, 1686 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1687 &UnwindDests) { 1688 EHPersonality Personality = 1689 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1690 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1691 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1692 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1693 bool IsSEH = isAsynchronousEHPersonality(Personality); 1694 1695 if (IsWasmCXX) { 1696 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1697 assert(UnwindDests.size() <= 1 && 1698 "There should be at most one unwind destination for wasm"); 1699 return; 1700 } 1701 1702 while (EHPadBB) { 1703 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1704 BasicBlock *NewEHPadBB = nullptr; 1705 if (isa<LandingPadInst>(Pad)) { 1706 // Stop on landingpads. They are not funclets. 1707 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1708 break; 1709 } else if (isa<CleanupPadInst>(Pad)) { 1710 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1711 // personalities. 1712 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1713 UnwindDests.back().first->setIsEHScopeEntry(); 1714 UnwindDests.back().first->setIsEHFuncletEntry(); 1715 break; 1716 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1717 // Add the catchpad handlers to the possible destinations. 1718 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1719 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1720 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1721 if (IsMSVCCXX || IsCoreCLR) 1722 UnwindDests.back().first->setIsEHFuncletEntry(); 1723 if (!IsSEH) 1724 UnwindDests.back().first->setIsEHScopeEntry(); 1725 } 1726 NewEHPadBB = CatchSwitch->getUnwindDest(); 1727 } else { 1728 continue; 1729 } 1730 1731 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1732 if (BPI && NewEHPadBB) 1733 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1734 EHPadBB = NewEHPadBB; 1735 } 1736 } 1737 1738 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1739 // Update successor info. 1740 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1741 auto UnwindDest = I.getUnwindDest(); 1742 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1743 BranchProbability UnwindDestProb = 1744 (BPI && UnwindDest) 1745 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1746 : BranchProbability::getZero(); 1747 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1748 for (auto &UnwindDest : UnwindDests) { 1749 UnwindDest.first->setIsEHPad(); 1750 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1751 } 1752 FuncInfo.MBB->normalizeSuccProbs(); 1753 1754 // Create the terminator node. 1755 SDValue Ret = 1756 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1757 DAG.setRoot(Ret); 1758 } 1759 1760 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1761 report_fatal_error("visitCatchSwitch not yet implemented!"); 1762 } 1763 1764 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1765 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1766 auto &DL = DAG.getDataLayout(); 1767 SDValue Chain = getControlRoot(); 1768 SmallVector<ISD::OutputArg, 8> Outs; 1769 SmallVector<SDValue, 8> OutVals; 1770 1771 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1772 // lower 1773 // 1774 // %val = call <ty> @llvm.experimental.deoptimize() 1775 // ret <ty> %val 1776 // 1777 // differently. 1778 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1779 LowerDeoptimizingReturn(); 1780 return; 1781 } 1782 1783 if (!FuncInfo.CanLowerReturn) { 1784 unsigned DemoteReg = FuncInfo.DemoteRegister; 1785 const Function *F = I.getParent()->getParent(); 1786 1787 // Emit a store of the return value through the virtual register. 1788 // Leave Outs empty so that LowerReturn won't try to load return 1789 // registers the usual way. 1790 SmallVector<EVT, 1> PtrValueVTs; 1791 ComputeValueVTs(TLI, DL, 1792 F->getReturnType()->getPointerTo( 1793 DAG.getDataLayout().getAllocaAddrSpace()), 1794 PtrValueVTs); 1795 1796 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1797 DemoteReg, PtrValueVTs[0]); 1798 SDValue RetOp = getValue(I.getOperand(0)); 1799 1800 SmallVector<EVT, 4> ValueVTs, MemVTs; 1801 SmallVector<uint64_t, 4> Offsets; 1802 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1803 &Offsets); 1804 unsigned NumValues = ValueVTs.size(); 1805 1806 SmallVector<SDValue, 4> Chains(NumValues); 1807 for (unsigned i = 0; i != NumValues; ++i) { 1808 // An aggregate return value cannot wrap around the address space, so 1809 // offsets to its parts don't wrap either. 1810 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]); 1811 1812 SDValue Val = RetOp.getValue(i); 1813 if (MemVTs[i] != ValueVTs[i]) 1814 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 1815 Chains[i] = DAG.getStore(Chain, getCurSDLoc(), Val, 1816 // FIXME: better loc info would be nice. 1817 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction())); 1818 } 1819 1820 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1821 MVT::Other, Chains); 1822 } else if (I.getNumOperands() != 0) { 1823 SmallVector<EVT, 4> ValueVTs; 1824 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1825 unsigned NumValues = ValueVTs.size(); 1826 if (NumValues) { 1827 SDValue RetOp = getValue(I.getOperand(0)); 1828 1829 const Function *F = I.getParent()->getParent(); 1830 1831 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 1832 I.getOperand(0)->getType(), F->getCallingConv(), 1833 /*IsVarArg*/ false); 1834 1835 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1836 if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1837 Attribute::SExt)) 1838 ExtendKind = ISD::SIGN_EXTEND; 1839 else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1840 Attribute::ZExt)) 1841 ExtendKind = ISD::ZERO_EXTEND; 1842 1843 LLVMContext &Context = F->getContext(); 1844 bool RetInReg = F->getAttributes().hasAttribute( 1845 AttributeList::ReturnIndex, Attribute::InReg); 1846 1847 for (unsigned j = 0; j != NumValues; ++j) { 1848 EVT VT = ValueVTs[j]; 1849 1850 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1851 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1852 1853 CallingConv::ID CC = F->getCallingConv(); 1854 1855 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 1856 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 1857 SmallVector<SDValue, 4> Parts(NumParts); 1858 getCopyToParts(DAG, getCurSDLoc(), 1859 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1860 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 1861 1862 // 'inreg' on function refers to return value 1863 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1864 if (RetInReg) 1865 Flags.setInReg(); 1866 1867 if (I.getOperand(0)->getType()->isPointerTy()) { 1868 Flags.setPointer(); 1869 Flags.setPointerAddrSpace( 1870 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 1871 } 1872 1873 if (NeedsRegBlock) { 1874 Flags.setInConsecutiveRegs(); 1875 if (j == NumValues - 1) 1876 Flags.setInConsecutiveRegsLast(); 1877 } 1878 1879 // Propagate extension type if any 1880 if (ExtendKind == ISD::SIGN_EXTEND) 1881 Flags.setSExt(); 1882 else if (ExtendKind == ISD::ZERO_EXTEND) 1883 Flags.setZExt(); 1884 1885 for (unsigned i = 0; i < NumParts; ++i) { 1886 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1887 VT, /*isfixed=*/true, 0, 0)); 1888 OutVals.push_back(Parts[i]); 1889 } 1890 } 1891 } 1892 } 1893 1894 // Push in swifterror virtual register as the last element of Outs. This makes 1895 // sure swifterror virtual register will be returned in the swifterror 1896 // physical register. 1897 const Function *F = I.getParent()->getParent(); 1898 if (TLI.supportSwiftError() && 1899 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1900 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 1901 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1902 Flags.setSwiftError(); 1903 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1904 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1905 true /*isfixed*/, 1 /*origidx*/, 1906 0 /*partOffs*/)); 1907 // Create SDNode for the swifterror virtual register. 1908 OutVals.push_back( 1909 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 1910 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 1911 EVT(TLI.getPointerTy(DL)))); 1912 } 1913 1914 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 1915 CallingConv::ID CallConv = 1916 DAG.getMachineFunction().getFunction().getCallingConv(); 1917 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1918 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1919 1920 // Verify that the target's LowerReturn behaved as expected. 1921 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1922 "LowerReturn didn't return a valid chain!"); 1923 1924 // Update the DAG with the new chain value resulting from return lowering. 1925 DAG.setRoot(Chain); 1926 } 1927 1928 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1929 /// created for it, emit nodes to copy the value into the virtual 1930 /// registers. 1931 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1932 // Skip empty types 1933 if (V->getType()->isEmptyTy()) 1934 return; 1935 1936 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1937 if (VMI != FuncInfo.ValueMap.end()) { 1938 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1939 CopyValueToVirtualRegister(V, VMI->second); 1940 } 1941 } 1942 1943 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1944 /// the current basic block, add it to ValueMap now so that we'll get a 1945 /// CopyTo/FromReg. 1946 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1947 // No need to export constants. 1948 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1949 1950 // Already exported? 1951 if (FuncInfo.isExportedInst(V)) return; 1952 1953 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1954 CopyValueToVirtualRegister(V, Reg); 1955 } 1956 1957 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1958 const BasicBlock *FromBB) { 1959 // The operands of the setcc have to be in this block. We don't know 1960 // how to export them from some other block. 1961 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1962 // Can export from current BB. 1963 if (VI->getParent() == FromBB) 1964 return true; 1965 1966 // Is already exported, noop. 1967 return FuncInfo.isExportedInst(V); 1968 } 1969 1970 // If this is an argument, we can export it if the BB is the entry block or 1971 // if it is already exported. 1972 if (isa<Argument>(V)) { 1973 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1974 return true; 1975 1976 // Otherwise, can only export this if it is already exported. 1977 return FuncInfo.isExportedInst(V); 1978 } 1979 1980 // Otherwise, constants can always be exported. 1981 return true; 1982 } 1983 1984 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1985 BranchProbability 1986 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 1987 const MachineBasicBlock *Dst) const { 1988 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1989 const BasicBlock *SrcBB = Src->getBasicBlock(); 1990 const BasicBlock *DstBB = Dst->getBasicBlock(); 1991 if (!BPI) { 1992 // If BPI is not available, set the default probability as 1 / N, where N is 1993 // the number of successors. 1994 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 1995 return BranchProbability(1, SuccSize); 1996 } 1997 return BPI->getEdgeProbability(SrcBB, DstBB); 1998 } 1999 2000 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2001 MachineBasicBlock *Dst, 2002 BranchProbability Prob) { 2003 if (!FuncInfo.BPI) 2004 Src->addSuccessorWithoutProb(Dst); 2005 else { 2006 if (Prob.isUnknown()) 2007 Prob = getEdgeProbability(Src, Dst); 2008 Src->addSuccessor(Dst, Prob); 2009 } 2010 } 2011 2012 static bool InBlock(const Value *V, const BasicBlock *BB) { 2013 if (const Instruction *I = dyn_cast<Instruction>(V)) 2014 return I->getParent() == BB; 2015 return true; 2016 } 2017 2018 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2019 /// This function emits a branch and is used at the leaves of an OR or an 2020 /// AND operator tree. 2021 void 2022 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2023 MachineBasicBlock *TBB, 2024 MachineBasicBlock *FBB, 2025 MachineBasicBlock *CurBB, 2026 MachineBasicBlock *SwitchBB, 2027 BranchProbability TProb, 2028 BranchProbability FProb, 2029 bool InvertCond) { 2030 const BasicBlock *BB = CurBB->getBasicBlock(); 2031 2032 // If the leaf of the tree is a comparison, merge the condition into 2033 // the caseblock. 2034 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2035 // The operands of the cmp have to be in this block. We don't know 2036 // how to export them from some other block. If this is the first block 2037 // of the sequence, no exporting is needed. 2038 if (CurBB == SwitchBB || 2039 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2040 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2041 ISD::CondCode Condition; 2042 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2043 ICmpInst::Predicate Pred = 2044 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2045 Condition = getICmpCondCode(Pred); 2046 } else { 2047 const FCmpInst *FC = cast<FCmpInst>(Cond); 2048 FCmpInst::Predicate Pred = 2049 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2050 Condition = getFCmpCondCode(Pred); 2051 if (TM.Options.NoNaNsFPMath) 2052 Condition = getFCmpCodeWithoutNaN(Condition); 2053 } 2054 2055 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2056 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2057 SL->SwitchCases.push_back(CB); 2058 return; 2059 } 2060 } 2061 2062 // Create a CaseBlock record representing this branch. 2063 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2064 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2065 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2066 SL->SwitchCases.push_back(CB); 2067 } 2068 2069 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2070 MachineBasicBlock *TBB, 2071 MachineBasicBlock *FBB, 2072 MachineBasicBlock *CurBB, 2073 MachineBasicBlock *SwitchBB, 2074 Instruction::BinaryOps Opc, 2075 BranchProbability TProb, 2076 BranchProbability FProb, 2077 bool InvertCond) { 2078 // Skip over not part of the tree and remember to invert op and operands at 2079 // next level. 2080 Value *NotCond; 2081 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2082 InBlock(NotCond, CurBB->getBasicBlock())) { 2083 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2084 !InvertCond); 2085 return; 2086 } 2087 2088 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2089 // Compute the effective opcode for Cond, taking into account whether it needs 2090 // to be inverted, e.g. 2091 // and (not (or A, B)), C 2092 // gets lowered as 2093 // and (and (not A, not B), C) 2094 unsigned BOpc = 0; 2095 if (BOp) { 2096 BOpc = BOp->getOpcode(); 2097 if (InvertCond) { 2098 if (BOpc == Instruction::And) 2099 BOpc = Instruction::Or; 2100 else if (BOpc == Instruction::Or) 2101 BOpc = Instruction::And; 2102 } 2103 } 2104 2105 // If this node is not part of the or/and tree, emit it as a branch. 2106 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 2107 BOpc != unsigned(Opc) || !BOp->hasOneUse() || 2108 BOp->getParent() != CurBB->getBasicBlock() || 2109 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 2110 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 2111 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2112 TProb, FProb, InvertCond); 2113 return; 2114 } 2115 2116 // Create TmpBB after CurBB. 2117 MachineFunction::iterator BBI(CurBB); 2118 MachineFunction &MF = DAG.getMachineFunction(); 2119 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2120 CurBB->getParent()->insert(++BBI, TmpBB); 2121 2122 if (Opc == Instruction::Or) { 2123 // Codegen X | Y as: 2124 // BB1: 2125 // jmp_if_X TBB 2126 // jmp TmpBB 2127 // TmpBB: 2128 // jmp_if_Y TBB 2129 // jmp FBB 2130 // 2131 2132 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2133 // The requirement is that 2134 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2135 // = TrueProb for original BB. 2136 // Assuming the original probabilities are A and B, one choice is to set 2137 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2138 // A/(1+B) and 2B/(1+B). This choice assumes that 2139 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2140 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2141 // TmpBB, but the math is more complicated. 2142 2143 auto NewTrueProb = TProb / 2; 2144 auto NewFalseProb = TProb / 2 + FProb; 2145 // Emit the LHS condition. 2146 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 2147 NewTrueProb, NewFalseProb, InvertCond); 2148 2149 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2150 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2151 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2152 // Emit the RHS condition into TmpBB. 2153 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2154 Probs[0], Probs[1], InvertCond); 2155 } else { 2156 assert(Opc == Instruction::And && "Unknown merge op!"); 2157 // Codegen X & Y as: 2158 // BB1: 2159 // jmp_if_X TmpBB 2160 // jmp FBB 2161 // TmpBB: 2162 // jmp_if_Y TBB 2163 // jmp FBB 2164 // 2165 // This requires creation of TmpBB after CurBB. 2166 2167 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2168 // The requirement is that 2169 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2170 // = FalseProb for original BB. 2171 // Assuming the original probabilities are A and B, one choice is to set 2172 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2173 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2174 // TrueProb for BB1 * FalseProb for TmpBB. 2175 2176 auto NewTrueProb = TProb + FProb / 2; 2177 auto NewFalseProb = FProb / 2; 2178 // Emit the LHS condition. 2179 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 2180 NewTrueProb, NewFalseProb, InvertCond); 2181 2182 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2183 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2184 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2185 // Emit the RHS condition into TmpBB. 2186 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2187 Probs[0], Probs[1], InvertCond); 2188 } 2189 } 2190 2191 /// If the set of cases should be emitted as a series of branches, return true. 2192 /// If we should emit this as a bunch of and/or'd together conditions, return 2193 /// false. 2194 bool 2195 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2196 if (Cases.size() != 2) return true; 2197 2198 // If this is two comparisons of the same values or'd or and'd together, they 2199 // will get folded into a single comparison, so don't emit two blocks. 2200 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2201 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2202 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2203 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2204 return false; 2205 } 2206 2207 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2208 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2209 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2210 Cases[0].CC == Cases[1].CC && 2211 isa<Constant>(Cases[0].CmpRHS) && 2212 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2213 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2214 return false; 2215 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2216 return false; 2217 } 2218 2219 return true; 2220 } 2221 2222 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2223 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2224 2225 // Update machine-CFG edges. 2226 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2227 2228 if (I.isUnconditional()) { 2229 // Update machine-CFG edges. 2230 BrMBB->addSuccessor(Succ0MBB); 2231 2232 // If this is not a fall-through branch or optimizations are switched off, 2233 // emit the branch. 2234 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2235 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2236 MVT::Other, getControlRoot(), 2237 DAG.getBasicBlock(Succ0MBB))); 2238 2239 return; 2240 } 2241 2242 // If this condition is one of the special cases we handle, do special stuff 2243 // now. 2244 const Value *CondVal = I.getCondition(); 2245 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2246 2247 // If this is a series of conditions that are or'd or and'd together, emit 2248 // this as a sequence of branches instead of setcc's with and/or operations. 2249 // As long as jumps are not expensive, this should improve performance. 2250 // For example, instead of something like: 2251 // cmp A, B 2252 // C = seteq 2253 // cmp D, E 2254 // F = setle 2255 // or C, F 2256 // jnz foo 2257 // Emit: 2258 // cmp A, B 2259 // je foo 2260 // cmp D, E 2261 // jle foo 2262 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 2263 Instruction::BinaryOps Opcode = BOp->getOpcode(); 2264 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 2265 !I.getMetadata(LLVMContext::MD_unpredictable) && 2266 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 2267 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 2268 Opcode, 2269 getEdgeProbability(BrMBB, Succ0MBB), 2270 getEdgeProbability(BrMBB, Succ1MBB), 2271 /*InvertCond=*/false); 2272 // If the compares in later blocks need to use values not currently 2273 // exported from this block, export them now. This block should always 2274 // be the first entry. 2275 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2276 2277 // Allow some cases to be rejected. 2278 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2279 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2280 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2281 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2282 } 2283 2284 // Emit the branch for this block. 2285 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2286 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2287 return; 2288 } 2289 2290 // Okay, we decided not to do this, remove any inserted MBB's and clear 2291 // SwitchCases. 2292 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2293 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2294 2295 SL->SwitchCases.clear(); 2296 } 2297 } 2298 2299 // Create a CaseBlock record representing this branch. 2300 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2301 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2302 2303 // Use visitSwitchCase to actually insert the fast branch sequence for this 2304 // cond branch. 2305 visitSwitchCase(CB, BrMBB); 2306 } 2307 2308 /// visitSwitchCase - Emits the necessary code to represent a single node in 2309 /// the binary search tree resulting from lowering a switch instruction. 2310 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2311 MachineBasicBlock *SwitchBB) { 2312 SDValue Cond; 2313 SDValue CondLHS = getValue(CB.CmpLHS); 2314 SDLoc dl = CB.DL; 2315 2316 if (CB.CC == ISD::SETTRUE) { 2317 // Branch or fall through to TrueBB. 2318 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2319 SwitchBB->normalizeSuccProbs(); 2320 if (CB.TrueBB != NextBlock(SwitchBB)) { 2321 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2322 DAG.getBasicBlock(CB.TrueBB))); 2323 } 2324 return; 2325 } 2326 2327 auto &TLI = DAG.getTargetLoweringInfo(); 2328 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2329 2330 // Build the setcc now. 2331 if (!CB.CmpMHS) { 2332 // Fold "(X == true)" to X and "(X == false)" to !X to 2333 // handle common cases produced by branch lowering. 2334 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2335 CB.CC == ISD::SETEQ) 2336 Cond = CondLHS; 2337 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2338 CB.CC == ISD::SETEQ) { 2339 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2340 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2341 } else { 2342 SDValue CondRHS = getValue(CB.CmpRHS); 2343 2344 // If a pointer's DAG type is larger than its memory type then the DAG 2345 // values are zero-extended. This breaks signed comparisons so truncate 2346 // back to the underlying type before doing the compare. 2347 if (CondLHS.getValueType() != MemVT) { 2348 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2349 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2350 } 2351 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2352 } 2353 } else { 2354 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2355 2356 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2357 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2358 2359 SDValue CmpOp = getValue(CB.CmpMHS); 2360 EVT VT = CmpOp.getValueType(); 2361 2362 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2363 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2364 ISD::SETLE); 2365 } else { 2366 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2367 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2368 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2369 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2370 } 2371 } 2372 2373 // Update successor info 2374 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2375 // TrueBB and FalseBB are always different unless the incoming IR is 2376 // degenerate. This only happens when running llc on weird IR. 2377 if (CB.TrueBB != CB.FalseBB) 2378 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2379 SwitchBB->normalizeSuccProbs(); 2380 2381 // If the lhs block is the next block, invert the condition so that we can 2382 // fall through to the lhs instead of the rhs block. 2383 if (CB.TrueBB == NextBlock(SwitchBB)) { 2384 std::swap(CB.TrueBB, CB.FalseBB); 2385 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2386 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2387 } 2388 2389 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2390 MVT::Other, getControlRoot(), Cond, 2391 DAG.getBasicBlock(CB.TrueBB)); 2392 2393 // Insert the false branch. Do this even if it's a fall through branch, 2394 // this makes it easier to do DAG optimizations which require inverting 2395 // the branch condition. 2396 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2397 DAG.getBasicBlock(CB.FalseBB)); 2398 2399 DAG.setRoot(BrCond); 2400 } 2401 2402 /// visitJumpTable - Emit JumpTable node in the current MBB 2403 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2404 // Emit the code for the jump table 2405 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2406 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2407 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2408 JT.Reg, PTy); 2409 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2410 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2411 MVT::Other, Index.getValue(1), 2412 Table, Index); 2413 DAG.setRoot(BrJumpTable); 2414 } 2415 2416 /// visitJumpTableHeader - This function emits necessary code to produce index 2417 /// in the JumpTable from switch case. 2418 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2419 JumpTableHeader &JTH, 2420 MachineBasicBlock *SwitchBB) { 2421 SDLoc dl = getCurSDLoc(); 2422 2423 // Subtract the lowest switch case value from the value being switched on. 2424 SDValue SwitchOp = getValue(JTH.SValue); 2425 EVT VT = SwitchOp.getValueType(); 2426 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2427 DAG.getConstant(JTH.First, dl, VT)); 2428 2429 // The SDNode we just created, which holds the value being switched on minus 2430 // the smallest case value, needs to be copied to a virtual register so it 2431 // can be used as an index into the jump table in a subsequent basic block. 2432 // This value may be smaller or larger than the target's pointer type, and 2433 // therefore require extension or truncating. 2434 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2435 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2436 2437 unsigned JumpTableReg = 2438 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2439 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2440 JumpTableReg, SwitchOp); 2441 JT.Reg = JumpTableReg; 2442 2443 if (!JTH.OmitRangeCheck) { 2444 // Emit the range check for the jump table, and branch to the default block 2445 // for the switch statement if the value being switched on exceeds the 2446 // largest case in the switch. 2447 SDValue CMP = DAG.getSetCC( 2448 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2449 Sub.getValueType()), 2450 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2451 2452 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2453 MVT::Other, CopyTo, CMP, 2454 DAG.getBasicBlock(JT.Default)); 2455 2456 // Avoid emitting unnecessary branches to the next block. 2457 if (JT.MBB != NextBlock(SwitchBB)) 2458 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2459 DAG.getBasicBlock(JT.MBB)); 2460 2461 DAG.setRoot(BrCond); 2462 } else { 2463 // Avoid emitting unnecessary branches to the next block. 2464 if (JT.MBB != NextBlock(SwitchBB)) 2465 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2466 DAG.getBasicBlock(JT.MBB))); 2467 else 2468 DAG.setRoot(CopyTo); 2469 } 2470 } 2471 2472 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2473 /// variable if there exists one. 2474 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2475 SDValue &Chain) { 2476 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2477 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2478 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2479 MachineFunction &MF = DAG.getMachineFunction(); 2480 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2481 MachineSDNode *Node = 2482 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2483 if (Global) { 2484 MachinePointerInfo MPInfo(Global); 2485 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2486 MachineMemOperand::MODereferenceable; 2487 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2488 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlignment(PtrTy)); 2489 DAG.setNodeMemRefs(Node, {MemRef}); 2490 } 2491 if (PtrTy != PtrMemTy) 2492 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2493 return SDValue(Node, 0); 2494 } 2495 2496 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2497 /// tail spliced into a stack protector check success bb. 2498 /// 2499 /// For a high level explanation of how this fits into the stack protector 2500 /// generation see the comment on the declaration of class 2501 /// StackProtectorDescriptor. 2502 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2503 MachineBasicBlock *ParentBB) { 2504 2505 // First create the loads to the guard/stack slot for the comparison. 2506 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2507 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2508 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2509 2510 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2511 int FI = MFI.getStackProtectorIndex(); 2512 2513 SDValue Guard; 2514 SDLoc dl = getCurSDLoc(); 2515 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2516 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2517 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2518 2519 // Generate code to load the content of the guard slot. 2520 SDValue GuardVal = DAG.getLoad( 2521 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2522 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2523 MachineMemOperand::MOVolatile); 2524 2525 if (TLI.useStackGuardXorFP()) 2526 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2527 2528 // Retrieve guard check function, nullptr if instrumentation is inlined. 2529 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2530 // The target provides a guard check function to validate the guard value. 2531 // Generate a call to that function with the content of the guard slot as 2532 // argument. 2533 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2534 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2535 2536 TargetLowering::ArgListTy Args; 2537 TargetLowering::ArgListEntry Entry; 2538 Entry.Node = GuardVal; 2539 Entry.Ty = FnTy->getParamType(0); 2540 if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg)) 2541 Entry.IsInReg = true; 2542 Args.push_back(Entry); 2543 2544 TargetLowering::CallLoweringInfo CLI(DAG); 2545 CLI.setDebugLoc(getCurSDLoc()) 2546 .setChain(DAG.getEntryNode()) 2547 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2548 getValue(GuardCheckFn), std::move(Args)); 2549 2550 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2551 DAG.setRoot(Result.second); 2552 return; 2553 } 2554 2555 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2556 // Otherwise, emit a volatile load to retrieve the stack guard value. 2557 SDValue Chain = DAG.getEntryNode(); 2558 if (TLI.useLoadStackGuardNode()) { 2559 Guard = getLoadStackGuard(DAG, dl, Chain); 2560 } else { 2561 const Value *IRGuard = TLI.getSDagStackGuard(M); 2562 SDValue GuardPtr = getValue(IRGuard); 2563 2564 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2565 MachinePointerInfo(IRGuard, 0), Align, 2566 MachineMemOperand::MOVolatile); 2567 } 2568 2569 // Perform the comparison via a subtract/getsetcc. 2570 EVT VT = Guard.getValueType(); 2571 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, GuardVal); 2572 2573 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2574 *DAG.getContext(), 2575 Sub.getValueType()), 2576 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 2577 2578 // If the sub is not 0, then we know the guard/stackslot do not equal, so 2579 // branch to failure MBB. 2580 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2581 MVT::Other, GuardVal.getOperand(0), 2582 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2583 // Otherwise branch to success MBB. 2584 SDValue Br = DAG.getNode(ISD::BR, dl, 2585 MVT::Other, BrCond, 2586 DAG.getBasicBlock(SPD.getSuccessMBB())); 2587 2588 DAG.setRoot(Br); 2589 } 2590 2591 /// Codegen the failure basic block for a stack protector check. 2592 /// 2593 /// A failure stack protector machine basic block consists simply of a call to 2594 /// __stack_chk_fail(). 2595 /// 2596 /// For a high level explanation of how this fits into the stack protector 2597 /// generation see the comment on the declaration of class 2598 /// StackProtectorDescriptor. 2599 void 2600 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2601 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2602 SDValue Chain = 2603 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2604 None, false, getCurSDLoc(), false, false).second; 2605 // On PS4, the "return address" must still be within the calling function, 2606 // even if it's at the very end, so emit an explicit TRAP here. 2607 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2608 if (TM.getTargetTriple().isPS4CPU()) 2609 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2610 2611 DAG.setRoot(Chain); 2612 } 2613 2614 /// visitBitTestHeader - This function emits necessary code to produce value 2615 /// suitable for "bit tests" 2616 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2617 MachineBasicBlock *SwitchBB) { 2618 SDLoc dl = getCurSDLoc(); 2619 2620 // Subtract the minimum value 2621 SDValue SwitchOp = getValue(B.SValue); 2622 EVT VT = SwitchOp.getValueType(); 2623 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2624 DAG.getConstant(B.First, dl, VT)); 2625 2626 // Check range 2627 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2628 SDValue RangeCmp = DAG.getSetCC( 2629 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2630 Sub.getValueType()), 2631 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 2632 2633 // Determine the type of the test operands. 2634 bool UsePtrType = false; 2635 if (!TLI.isTypeLegal(VT)) 2636 UsePtrType = true; 2637 else { 2638 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2639 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2640 // Switch table case range are encoded into series of masks. 2641 // Just use pointer type, it's guaranteed to fit. 2642 UsePtrType = true; 2643 break; 2644 } 2645 } 2646 if (UsePtrType) { 2647 VT = TLI.getPointerTy(DAG.getDataLayout()); 2648 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2649 } 2650 2651 B.RegVT = VT.getSimpleVT(); 2652 B.Reg = FuncInfo.CreateReg(B.RegVT); 2653 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2654 2655 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2656 2657 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2658 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2659 SwitchBB->normalizeSuccProbs(); 2660 2661 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 2662 MVT::Other, CopyTo, RangeCmp, 2663 DAG.getBasicBlock(B.Default)); 2664 2665 // Avoid emitting unnecessary branches to the next block. 2666 if (MBB != NextBlock(SwitchBB)) 2667 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 2668 DAG.getBasicBlock(MBB)); 2669 2670 DAG.setRoot(BrRange); 2671 } 2672 2673 /// visitBitTestCase - this function produces one "bit test" 2674 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2675 MachineBasicBlock* NextMBB, 2676 BranchProbability BranchProbToNext, 2677 unsigned Reg, 2678 BitTestCase &B, 2679 MachineBasicBlock *SwitchBB) { 2680 SDLoc dl = getCurSDLoc(); 2681 MVT VT = BB.RegVT; 2682 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2683 SDValue Cmp; 2684 unsigned PopCount = countPopulation(B.Mask); 2685 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2686 if (PopCount == 1) { 2687 // Testing for a single bit; just compare the shift count with what it 2688 // would need to be to shift a 1 bit in that position. 2689 Cmp = DAG.getSetCC( 2690 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2691 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2692 ISD::SETEQ); 2693 } else if (PopCount == BB.Range) { 2694 // There is only one zero bit in the range, test for it directly. 2695 Cmp = DAG.getSetCC( 2696 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2697 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2698 ISD::SETNE); 2699 } else { 2700 // Make desired shift 2701 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2702 DAG.getConstant(1, dl, VT), ShiftOp); 2703 2704 // Emit bit tests and jumps 2705 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2706 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2707 Cmp = DAG.getSetCC( 2708 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2709 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2710 } 2711 2712 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2713 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2714 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2715 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2716 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2717 // one as they are relative probabilities (and thus work more like weights), 2718 // and hence we need to normalize them to let the sum of them become one. 2719 SwitchBB->normalizeSuccProbs(); 2720 2721 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2722 MVT::Other, getControlRoot(), 2723 Cmp, DAG.getBasicBlock(B.TargetBB)); 2724 2725 // Avoid emitting unnecessary branches to the next block. 2726 if (NextMBB != NextBlock(SwitchBB)) 2727 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2728 DAG.getBasicBlock(NextMBB)); 2729 2730 DAG.setRoot(BrAnd); 2731 } 2732 2733 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2734 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2735 2736 // Retrieve successors. Look through artificial IR level blocks like 2737 // catchswitch for successors. 2738 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2739 const BasicBlock *EHPadBB = I.getSuccessor(1); 2740 2741 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2742 // have to do anything here to lower funclet bundles. 2743 assert(!I.hasOperandBundlesOtherThan( 2744 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2745 "Cannot lower invokes with arbitrary operand bundles yet!"); 2746 2747 const Value *Callee(I.getCalledValue()); 2748 const Function *Fn = dyn_cast<Function>(Callee); 2749 if (isa<InlineAsm>(Callee)) 2750 visitInlineAsm(&I); 2751 else if (Fn && Fn->isIntrinsic()) { 2752 switch (Fn->getIntrinsicID()) { 2753 default: 2754 llvm_unreachable("Cannot invoke this intrinsic"); 2755 case Intrinsic::donothing: 2756 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2757 break; 2758 case Intrinsic::experimental_patchpoint_void: 2759 case Intrinsic::experimental_patchpoint_i64: 2760 visitPatchpoint(&I, EHPadBB); 2761 break; 2762 case Intrinsic::experimental_gc_statepoint: 2763 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2764 break; 2765 case Intrinsic::wasm_rethrow_in_catch: { 2766 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2767 // special because it can be invoked, so we manually lower it to a DAG 2768 // node here. 2769 SmallVector<SDValue, 8> Ops; 2770 Ops.push_back(getRoot()); // inchain 2771 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2772 Ops.push_back( 2773 DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(), 2774 TLI.getPointerTy(DAG.getDataLayout()))); 2775 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2776 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2777 break; 2778 } 2779 } 2780 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2781 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2782 // Eventually we will support lowering the @llvm.experimental.deoptimize 2783 // intrinsic, and right now there are no plans to support other intrinsics 2784 // with deopt state. 2785 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2786 } else { 2787 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2788 } 2789 2790 // If the value of the invoke is used outside of its defining block, make it 2791 // available as a virtual register. 2792 // We already took care of the exported value for the statepoint instruction 2793 // during call to the LowerStatepoint. 2794 if (!isStatepoint(I)) { 2795 CopyToExportRegsIfNeeded(&I); 2796 } 2797 2798 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2799 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2800 BranchProbability EHPadBBProb = 2801 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2802 : BranchProbability::getZero(); 2803 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2804 2805 // Update successor info. 2806 addSuccessorWithProb(InvokeMBB, Return); 2807 for (auto &UnwindDest : UnwindDests) { 2808 UnwindDest.first->setIsEHPad(); 2809 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2810 } 2811 InvokeMBB->normalizeSuccProbs(); 2812 2813 // Drop into normal successor. 2814 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 2815 DAG.getBasicBlock(Return))); 2816 } 2817 2818 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 2819 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 2820 2821 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2822 // have to do anything here to lower funclet bundles. 2823 assert(!I.hasOperandBundlesOtherThan( 2824 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2825 "Cannot lower callbrs with arbitrary operand bundles yet!"); 2826 2827 assert(isa<InlineAsm>(I.getCalledValue()) && 2828 "Only know how to handle inlineasm callbr"); 2829 visitInlineAsm(&I); 2830 2831 // Retrieve successors. 2832 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 2833 2834 // Update successor info. 2835 addSuccessorWithProb(CallBrMBB, Return); 2836 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 2837 MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)]; 2838 addSuccessorWithProb(CallBrMBB, Target); 2839 } 2840 CallBrMBB->normalizeSuccProbs(); 2841 2842 // Drop into default successor. 2843 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2844 MVT::Other, getControlRoot(), 2845 DAG.getBasicBlock(Return))); 2846 } 2847 2848 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2849 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2850 } 2851 2852 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2853 assert(FuncInfo.MBB->isEHPad() && 2854 "Call to landingpad not in landing pad!"); 2855 2856 // If there aren't registers to copy the values into (e.g., during SjLj 2857 // exceptions), then don't bother to create these DAG nodes. 2858 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2859 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2860 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2861 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2862 return; 2863 2864 // If landingpad's return type is token type, we don't create DAG nodes 2865 // for its exception pointer and selector value. The extraction of exception 2866 // pointer or selector value from token type landingpads is not currently 2867 // supported. 2868 if (LP.getType()->isTokenTy()) 2869 return; 2870 2871 SmallVector<EVT, 2> ValueVTs; 2872 SDLoc dl = getCurSDLoc(); 2873 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2874 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2875 2876 // Get the two live-in registers as SDValues. The physregs have already been 2877 // copied into virtual registers. 2878 SDValue Ops[2]; 2879 if (FuncInfo.ExceptionPointerVirtReg) { 2880 Ops[0] = DAG.getZExtOrTrunc( 2881 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2882 FuncInfo.ExceptionPointerVirtReg, 2883 TLI.getPointerTy(DAG.getDataLayout())), 2884 dl, ValueVTs[0]); 2885 } else { 2886 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2887 } 2888 Ops[1] = DAG.getZExtOrTrunc( 2889 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2890 FuncInfo.ExceptionSelectorVirtReg, 2891 TLI.getPointerTy(DAG.getDataLayout())), 2892 dl, ValueVTs[1]); 2893 2894 // Merge into one. 2895 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2896 DAG.getVTList(ValueVTs), Ops); 2897 setValue(&LP, Res); 2898 } 2899 2900 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2901 MachineBasicBlock *Last) { 2902 // Update JTCases. 2903 for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i) 2904 if (SL->JTCases[i].first.HeaderBB == First) 2905 SL->JTCases[i].first.HeaderBB = Last; 2906 2907 // Update BitTestCases. 2908 for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i) 2909 if (SL->BitTestCases[i].Parent == First) 2910 SL->BitTestCases[i].Parent = Last; 2911 } 2912 2913 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2914 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2915 2916 // Update machine-CFG edges with unique successors. 2917 SmallSet<BasicBlock*, 32> Done; 2918 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2919 BasicBlock *BB = I.getSuccessor(i); 2920 bool Inserted = Done.insert(BB).second; 2921 if (!Inserted) 2922 continue; 2923 2924 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2925 addSuccessorWithProb(IndirectBrMBB, Succ); 2926 } 2927 IndirectBrMBB->normalizeSuccProbs(); 2928 2929 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2930 MVT::Other, getControlRoot(), 2931 getValue(I.getAddress()))); 2932 } 2933 2934 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2935 if (!DAG.getTarget().Options.TrapUnreachable) 2936 return; 2937 2938 // We may be able to ignore unreachable behind a noreturn call. 2939 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 2940 const BasicBlock &BB = *I.getParent(); 2941 if (&I != &BB.front()) { 2942 BasicBlock::const_iterator PredI = 2943 std::prev(BasicBlock::const_iterator(&I)); 2944 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 2945 if (Call->doesNotReturn()) 2946 return; 2947 } 2948 } 2949 } 2950 2951 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2952 } 2953 2954 void SelectionDAGBuilder::visitFSub(const User &I) { 2955 // -0.0 - X --> fneg 2956 Type *Ty = I.getType(); 2957 if (isa<Constant>(I.getOperand(0)) && 2958 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2959 SDValue Op2 = getValue(I.getOperand(1)); 2960 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2961 Op2.getValueType(), Op2)); 2962 return; 2963 } 2964 2965 visitBinary(I, ISD::FSUB); 2966 } 2967 2968 /// Checks if the given instruction performs a vector reduction, in which case 2969 /// we have the freedom to alter the elements in the result as long as the 2970 /// reduction of them stays unchanged. 2971 static bool isVectorReductionOp(const User *I) { 2972 const Instruction *Inst = dyn_cast<Instruction>(I); 2973 if (!Inst || !Inst->getType()->isVectorTy()) 2974 return false; 2975 2976 auto OpCode = Inst->getOpcode(); 2977 switch (OpCode) { 2978 case Instruction::Add: 2979 case Instruction::Mul: 2980 case Instruction::And: 2981 case Instruction::Or: 2982 case Instruction::Xor: 2983 break; 2984 case Instruction::FAdd: 2985 case Instruction::FMul: 2986 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 2987 if (FPOp->getFastMathFlags().isFast()) 2988 break; 2989 LLVM_FALLTHROUGH; 2990 default: 2991 return false; 2992 } 2993 2994 unsigned ElemNum = Inst->getType()->getVectorNumElements(); 2995 // Ensure the reduction size is a power of 2. 2996 if (!isPowerOf2_32(ElemNum)) 2997 return false; 2998 2999 unsigned ElemNumToReduce = ElemNum; 3000 3001 // Do DFS search on the def-use chain from the given instruction. We only 3002 // allow four kinds of operations during the search until we reach the 3003 // instruction that extracts the first element from the vector: 3004 // 3005 // 1. The reduction operation of the same opcode as the given instruction. 3006 // 3007 // 2. PHI node. 3008 // 3009 // 3. ShuffleVector instruction together with a reduction operation that 3010 // does a partial reduction. 3011 // 3012 // 4. ExtractElement that extracts the first element from the vector, and we 3013 // stop searching the def-use chain here. 3014 // 3015 // 3 & 4 above perform a reduction on all elements of the vector. We push defs 3016 // from 1-3 to the stack to continue the DFS. The given instruction is not 3017 // a reduction operation if we meet any other instructions other than those 3018 // listed above. 3019 3020 SmallVector<const User *, 16> UsersToVisit{Inst}; 3021 SmallPtrSet<const User *, 16> Visited; 3022 bool ReduxExtracted = false; 3023 3024 while (!UsersToVisit.empty()) { 3025 auto User = UsersToVisit.back(); 3026 UsersToVisit.pop_back(); 3027 if (!Visited.insert(User).second) 3028 continue; 3029 3030 for (const auto &U : User->users()) { 3031 auto Inst = dyn_cast<Instruction>(U); 3032 if (!Inst) 3033 return false; 3034 3035 if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) { 3036 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 3037 if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast()) 3038 return false; 3039 UsersToVisit.push_back(U); 3040 } else if (const ShuffleVectorInst *ShufInst = 3041 dyn_cast<ShuffleVectorInst>(U)) { 3042 // Detect the following pattern: A ShuffleVector instruction together 3043 // with a reduction that do partial reduction on the first and second 3044 // ElemNumToReduce / 2 elements, and store the result in 3045 // ElemNumToReduce / 2 elements in another vector. 3046 3047 unsigned ResultElements = ShufInst->getType()->getVectorNumElements(); 3048 if (ResultElements < ElemNum) 3049 return false; 3050 3051 if (ElemNumToReduce == 1) 3052 return false; 3053 if (!isa<UndefValue>(U->getOperand(1))) 3054 return false; 3055 for (unsigned i = 0; i < ElemNumToReduce / 2; ++i) 3056 if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2)) 3057 return false; 3058 for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i) 3059 if (ShufInst->getMaskValue(i) != -1) 3060 return false; 3061 3062 // There is only one user of this ShuffleVector instruction, which 3063 // must be a reduction operation. 3064 if (!U->hasOneUse()) 3065 return false; 3066 3067 auto U2 = dyn_cast<Instruction>(*U->user_begin()); 3068 if (!U2 || U2->getOpcode() != OpCode) 3069 return false; 3070 3071 // Check operands of the reduction operation. 3072 if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) || 3073 (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) { 3074 UsersToVisit.push_back(U2); 3075 ElemNumToReduce /= 2; 3076 } else 3077 return false; 3078 } else if (isa<ExtractElementInst>(U)) { 3079 // At this moment we should have reduced all elements in the vector. 3080 if (ElemNumToReduce != 1) 3081 return false; 3082 3083 const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1)); 3084 if (!Val || !Val->isZero()) 3085 return false; 3086 3087 ReduxExtracted = true; 3088 } else 3089 return false; 3090 } 3091 } 3092 return ReduxExtracted; 3093 } 3094 3095 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3096 SDNodeFlags Flags; 3097 3098 SDValue Op = getValue(I.getOperand(0)); 3099 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3100 Op, Flags); 3101 setValue(&I, UnNodeValue); 3102 } 3103 3104 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3105 SDNodeFlags Flags; 3106 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3107 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3108 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3109 } 3110 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) { 3111 Flags.setExact(ExactOp->isExact()); 3112 } 3113 if (isVectorReductionOp(&I)) { 3114 Flags.setVectorReduction(true); 3115 LLVM_DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n"); 3116 } 3117 3118 SDValue Op1 = getValue(I.getOperand(0)); 3119 SDValue Op2 = getValue(I.getOperand(1)); 3120 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3121 Op1, Op2, Flags); 3122 setValue(&I, BinNodeValue); 3123 } 3124 3125 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3126 SDValue Op1 = getValue(I.getOperand(0)); 3127 SDValue Op2 = getValue(I.getOperand(1)); 3128 3129 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3130 Op1.getValueType(), DAG.getDataLayout()); 3131 3132 // Coerce the shift amount to the right type if we can. 3133 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3134 unsigned ShiftSize = ShiftTy.getSizeInBits(); 3135 unsigned Op2Size = Op2.getValueSizeInBits(); 3136 SDLoc DL = getCurSDLoc(); 3137 3138 // If the operand is smaller than the shift count type, promote it. 3139 if (ShiftSize > Op2Size) 3140 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 3141 3142 // If the operand is larger than the shift count type but the shift 3143 // count type has enough bits to represent any shift value, truncate 3144 // it now. This is a common case and it exposes the truncate to 3145 // optimization early. 3146 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 3147 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 3148 // Otherwise we'll need to temporarily settle for some other convenient 3149 // type. Type legalization will make adjustments once the shiftee is split. 3150 else 3151 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 3152 } 3153 3154 bool nuw = false; 3155 bool nsw = false; 3156 bool exact = false; 3157 3158 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3159 3160 if (const OverflowingBinaryOperator *OFBinOp = 3161 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3162 nuw = OFBinOp->hasNoUnsignedWrap(); 3163 nsw = OFBinOp->hasNoSignedWrap(); 3164 } 3165 if (const PossiblyExactOperator *ExactOp = 3166 dyn_cast<const PossiblyExactOperator>(&I)) 3167 exact = ExactOp->isExact(); 3168 } 3169 SDNodeFlags Flags; 3170 Flags.setExact(exact); 3171 Flags.setNoSignedWrap(nsw); 3172 Flags.setNoUnsignedWrap(nuw); 3173 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3174 Flags); 3175 setValue(&I, Res); 3176 } 3177 3178 void SelectionDAGBuilder::visitSDiv(const User &I) { 3179 SDValue Op1 = getValue(I.getOperand(0)); 3180 SDValue Op2 = getValue(I.getOperand(1)); 3181 3182 SDNodeFlags Flags; 3183 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3184 cast<PossiblyExactOperator>(&I)->isExact()); 3185 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3186 Op2, Flags)); 3187 } 3188 3189 void SelectionDAGBuilder::visitICmp(const User &I) { 3190 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3191 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3192 predicate = IC->getPredicate(); 3193 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3194 predicate = ICmpInst::Predicate(IC->getPredicate()); 3195 SDValue Op1 = getValue(I.getOperand(0)); 3196 SDValue Op2 = getValue(I.getOperand(1)); 3197 ISD::CondCode Opcode = getICmpCondCode(predicate); 3198 3199 auto &TLI = DAG.getTargetLoweringInfo(); 3200 EVT MemVT = 3201 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3202 3203 // If a pointer's DAG type is larger than its memory type then the DAG values 3204 // are zero-extended. This breaks signed comparisons so truncate back to the 3205 // underlying type before doing the compare. 3206 if (Op1.getValueType() != MemVT) { 3207 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3208 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3209 } 3210 3211 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3212 I.getType()); 3213 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3214 } 3215 3216 void SelectionDAGBuilder::visitFCmp(const User &I) { 3217 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3218 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3219 predicate = FC->getPredicate(); 3220 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3221 predicate = FCmpInst::Predicate(FC->getPredicate()); 3222 SDValue Op1 = getValue(I.getOperand(0)); 3223 SDValue Op2 = getValue(I.getOperand(1)); 3224 3225 ISD::CondCode Condition = getFCmpCondCode(predicate); 3226 auto *FPMO = dyn_cast<FPMathOperator>(&I); 3227 if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath) 3228 Condition = getFCmpCodeWithoutNaN(Condition); 3229 3230 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3231 I.getType()); 3232 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3233 } 3234 3235 // Check if the condition of the select has one use or two users that are both 3236 // selects with the same condition. 3237 static bool hasOnlySelectUsers(const Value *Cond) { 3238 return llvm::all_of(Cond->users(), [](const Value *V) { 3239 return isa<SelectInst>(V); 3240 }); 3241 } 3242 3243 void SelectionDAGBuilder::visitSelect(const User &I) { 3244 SmallVector<EVT, 4> ValueVTs; 3245 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3246 ValueVTs); 3247 unsigned NumValues = ValueVTs.size(); 3248 if (NumValues == 0) return; 3249 3250 SmallVector<SDValue, 4> Values(NumValues); 3251 SDValue Cond = getValue(I.getOperand(0)); 3252 SDValue LHSVal = getValue(I.getOperand(1)); 3253 SDValue RHSVal = getValue(I.getOperand(2)); 3254 auto BaseOps = {Cond}; 3255 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 3256 ISD::VSELECT : ISD::SELECT; 3257 3258 bool IsUnaryAbs = false; 3259 3260 // Min/max matching is only viable if all output VTs are the same. 3261 if (is_splat(ValueVTs)) { 3262 EVT VT = ValueVTs[0]; 3263 LLVMContext &Ctx = *DAG.getContext(); 3264 auto &TLI = DAG.getTargetLoweringInfo(); 3265 3266 // We care about the legality of the operation after it has been type 3267 // legalized. 3268 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal && 3269 VT != TLI.getTypeToTransformTo(Ctx, VT)) 3270 VT = TLI.getTypeToTransformTo(Ctx, VT); 3271 3272 // If the vselect is legal, assume we want to leave this as a vector setcc + 3273 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3274 // min/max is legal on the scalar type. 3275 bool UseScalarMinMax = VT.isVector() && 3276 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3277 3278 Value *LHS, *RHS; 3279 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3280 ISD::NodeType Opc = ISD::DELETED_NODE; 3281 switch (SPR.Flavor) { 3282 case SPF_UMAX: Opc = ISD::UMAX; break; 3283 case SPF_UMIN: Opc = ISD::UMIN; break; 3284 case SPF_SMAX: Opc = ISD::SMAX; break; 3285 case SPF_SMIN: Opc = ISD::SMIN; break; 3286 case SPF_FMINNUM: 3287 switch (SPR.NaNBehavior) { 3288 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3289 case SPNB_RETURNS_NAN: Opc = ISD::FMINIMUM; break; 3290 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3291 case SPNB_RETURNS_ANY: { 3292 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 3293 Opc = ISD::FMINNUM; 3294 else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)) 3295 Opc = ISD::FMINIMUM; 3296 else if (UseScalarMinMax) 3297 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 3298 ISD::FMINNUM : ISD::FMINIMUM; 3299 break; 3300 } 3301 } 3302 break; 3303 case SPF_FMAXNUM: 3304 switch (SPR.NaNBehavior) { 3305 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3306 case SPNB_RETURNS_NAN: Opc = ISD::FMAXIMUM; break; 3307 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3308 case SPNB_RETURNS_ANY: 3309 3310 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 3311 Opc = ISD::FMAXNUM; 3312 else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)) 3313 Opc = ISD::FMAXIMUM; 3314 else if (UseScalarMinMax) 3315 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 3316 ISD::FMAXNUM : ISD::FMAXIMUM; 3317 break; 3318 } 3319 break; 3320 case SPF_ABS: 3321 IsUnaryAbs = true; 3322 Opc = ISD::ABS; 3323 break; 3324 case SPF_NABS: 3325 // TODO: we need to produce sub(0, abs(X)). 3326 default: break; 3327 } 3328 3329 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3330 (TLI.isOperationLegalOrCustom(Opc, VT) || 3331 (UseScalarMinMax && 3332 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3333 // If the underlying comparison instruction is used by any other 3334 // instruction, the consumed instructions won't be destroyed, so it is 3335 // not profitable to convert to a min/max. 3336 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3337 OpCode = Opc; 3338 LHSVal = getValue(LHS); 3339 RHSVal = getValue(RHS); 3340 BaseOps = {}; 3341 } 3342 3343 if (IsUnaryAbs) { 3344 OpCode = Opc; 3345 LHSVal = getValue(LHS); 3346 BaseOps = {}; 3347 } 3348 } 3349 3350 if (IsUnaryAbs) { 3351 for (unsigned i = 0; i != NumValues; ++i) { 3352 Values[i] = 3353 DAG.getNode(OpCode, getCurSDLoc(), 3354 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), 3355 SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3356 } 3357 } else { 3358 for (unsigned i = 0; i != NumValues; ++i) { 3359 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3360 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3361 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3362 Values[i] = DAG.getNode( 3363 OpCode, getCurSDLoc(), 3364 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops); 3365 } 3366 } 3367 3368 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3369 DAG.getVTList(ValueVTs), Values)); 3370 } 3371 3372 void SelectionDAGBuilder::visitTrunc(const User &I) { 3373 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3374 SDValue N = getValue(I.getOperand(0)); 3375 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3376 I.getType()); 3377 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3378 } 3379 3380 void SelectionDAGBuilder::visitZExt(const User &I) { 3381 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3382 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3383 SDValue N = getValue(I.getOperand(0)); 3384 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3385 I.getType()); 3386 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3387 } 3388 3389 void SelectionDAGBuilder::visitSExt(const User &I) { 3390 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3391 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3392 SDValue N = getValue(I.getOperand(0)); 3393 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3394 I.getType()); 3395 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3396 } 3397 3398 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3399 // FPTrunc is never a no-op cast, no need to check 3400 SDValue N = getValue(I.getOperand(0)); 3401 SDLoc dl = getCurSDLoc(); 3402 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3403 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3404 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3405 DAG.getTargetConstant( 3406 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3407 } 3408 3409 void SelectionDAGBuilder::visitFPExt(const User &I) { 3410 // FPExt is never a no-op cast, no need to check 3411 SDValue N = getValue(I.getOperand(0)); 3412 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3413 I.getType()); 3414 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3415 } 3416 3417 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3418 // FPToUI is never a no-op cast, no need to check 3419 SDValue N = getValue(I.getOperand(0)); 3420 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3421 I.getType()); 3422 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3423 } 3424 3425 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3426 // FPToSI is never a no-op cast, no need to check 3427 SDValue N = getValue(I.getOperand(0)); 3428 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3429 I.getType()); 3430 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3431 } 3432 3433 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3434 // UIToFP is never a no-op cast, no need to check 3435 SDValue N = getValue(I.getOperand(0)); 3436 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3437 I.getType()); 3438 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3439 } 3440 3441 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3442 // SIToFP is never a no-op cast, no need to check 3443 SDValue N = getValue(I.getOperand(0)); 3444 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3445 I.getType()); 3446 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3447 } 3448 3449 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3450 // What to do depends on the size of the integer and the size of the pointer. 3451 // We can either truncate, zero extend, or no-op, accordingly. 3452 SDValue N = getValue(I.getOperand(0)); 3453 auto &TLI = DAG.getTargetLoweringInfo(); 3454 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3455 I.getType()); 3456 EVT PtrMemVT = 3457 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3458 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3459 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3460 setValue(&I, N); 3461 } 3462 3463 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3464 // What to do depends on the size of the integer and the size of the pointer. 3465 // We can either truncate, zero extend, or no-op, accordingly. 3466 SDValue N = getValue(I.getOperand(0)); 3467 auto &TLI = DAG.getTargetLoweringInfo(); 3468 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3469 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3470 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3471 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3472 setValue(&I, N); 3473 } 3474 3475 void SelectionDAGBuilder::visitBitCast(const User &I) { 3476 SDValue N = getValue(I.getOperand(0)); 3477 SDLoc dl = getCurSDLoc(); 3478 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3479 I.getType()); 3480 3481 // BitCast assures us that source and destination are the same size so this is 3482 // either a BITCAST or a no-op. 3483 if (DestVT != N.getValueType()) 3484 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3485 DestVT, N)); // convert types. 3486 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3487 // might fold any kind of constant expression to an integer constant and that 3488 // is not what we are looking for. Only recognize a bitcast of a genuine 3489 // constant integer as an opaque constant. 3490 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3491 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3492 /*isOpaque*/true)); 3493 else 3494 setValue(&I, N); // noop cast. 3495 } 3496 3497 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3498 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3499 const Value *SV = I.getOperand(0); 3500 SDValue N = getValue(SV); 3501 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3502 3503 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3504 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3505 3506 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3507 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3508 3509 setValue(&I, N); 3510 } 3511 3512 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3513 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3514 SDValue InVec = getValue(I.getOperand(0)); 3515 SDValue InVal = getValue(I.getOperand(1)); 3516 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3517 TLI.getVectorIdxTy(DAG.getDataLayout())); 3518 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3519 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3520 InVec, InVal, InIdx)); 3521 } 3522 3523 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3524 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3525 SDValue InVec = getValue(I.getOperand(0)); 3526 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3527 TLI.getVectorIdxTy(DAG.getDataLayout())); 3528 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3529 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3530 InVec, InIdx)); 3531 } 3532 3533 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3534 SDValue Src1 = getValue(I.getOperand(0)); 3535 SDValue Src2 = getValue(I.getOperand(1)); 3536 SDLoc DL = getCurSDLoc(); 3537 3538 SmallVector<int, 8> Mask; 3539 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 3540 unsigned MaskNumElts = Mask.size(); 3541 3542 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3543 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3544 EVT SrcVT = Src1.getValueType(); 3545 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3546 3547 if (SrcNumElts == MaskNumElts) { 3548 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3549 return; 3550 } 3551 3552 // Normalize the shuffle vector since mask and vector length don't match. 3553 if (SrcNumElts < MaskNumElts) { 3554 // Mask is longer than the source vectors. We can use concatenate vector to 3555 // make the mask and vectors lengths match. 3556 3557 if (MaskNumElts % SrcNumElts == 0) { 3558 // Mask length is a multiple of the source vector length. 3559 // Check if the shuffle is some kind of concatenation of the input 3560 // vectors. 3561 unsigned NumConcat = MaskNumElts / SrcNumElts; 3562 bool IsConcat = true; 3563 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3564 for (unsigned i = 0; i != MaskNumElts; ++i) { 3565 int Idx = Mask[i]; 3566 if (Idx < 0) 3567 continue; 3568 // Ensure the indices in each SrcVT sized piece are sequential and that 3569 // the same source is used for the whole piece. 3570 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3571 (ConcatSrcs[i / SrcNumElts] >= 0 && 3572 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3573 IsConcat = false; 3574 break; 3575 } 3576 // Remember which source this index came from. 3577 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3578 } 3579 3580 // The shuffle is concatenating multiple vectors together. Just emit 3581 // a CONCAT_VECTORS operation. 3582 if (IsConcat) { 3583 SmallVector<SDValue, 8> ConcatOps; 3584 for (auto Src : ConcatSrcs) { 3585 if (Src < 0) 3586 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3587 else if (Src == 0) 3588 ConcatOps.push_back(Src1); 3589 else 3590 ConcatOps.push_back(Src2); 3591 } 3592 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3593 return; 3594 } 3595 } 3596 3597 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3598 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3599 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3600 PaddedMaskNumElts); 3601 3602 // Pad both vectors with undefs to make them the same length as the mask. 3603 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3604 3605 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3606 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3607 MOps1[0] = Src1; 3608 MOps2[0] = Src2; 3609 3610 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3611 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3612 3613 // Readjust mask for new input vector length. 3614 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3615 for (unsigned i = 0; i != MaskNumElts; ++i) { 3616 int Idx = Mask[i]; 3617 if (Idx >= (int)SrcNumElts) 3618 Idx -= SrcNumElts - PaddedMaskNumElts; 3619 MappedOps[i] = Idx; 3620 } 3621 3622 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3623 3624 // If the concatenated vector was padded, extract a subvector with the 3625 // correct number of elements. 3626 if (MaskNumElts != PaddedMaskNumElts) 3627 Result = DAG.getNode( 3628 ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3629 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 3630 3631 setValue(&I, Result); 3632 return; 3633 } 3634 3635 if (SrcNumElts > MaskNumElts) { 3636 // Analyze the access pattern of the vector to see if we can extract 3637 // two subvectors and do the shuffle. 3638 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3639 bool CanExtract = true; 3640 for (int Idx : Mask) { 3641 unsigned Input = 0; 3642 if (Idx < 0) 3643 continue; 3644 3645 if (Idx >= (int)SrcNumElts) { 3646 Input = 1; 3647 Idx -= SrcNumElts; 3648 } 3649 3650 // If all the indices come from the same MaskNumElts sized portion of 3651 // the sources we can use extract. Also make sure the extract wouldn't 3652 // extract past the end of the source. 3653 int NewStartIdx = alignDown(Idx, MaskNumElts); 3654 if (NewStartIdx + MaskNumElts > SrcNumElts || 3655 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3656 CanExtract = false; 3657 // Make sure we always update StartIdx as we use it to track if all 3658 // elements are undef. 3659 StartIdx[Input] = NewStartIdx; 3660 } 3661 3662 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3663 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3664 return; 3665 } 3666 if (CanExtract) { 3667 // Extract appropriate subvector and generate a vector shuffle 3668 for (unsigned Input = 0; Input < 2; ++Input) { 3669 SDValue &Src = Input == 0 ? Src1 : Src2; 3670 if (StartIdx[Input] < 0) 3671 Src = DAG.getUNDEF(VT); 3672 else { 3673 Src = DAG.getNode( 3674 ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3675 DAG.getConstant(StartIdx[Input], DL, 3676 TLI.getVectorIdxTy(DAG.getDataLayout()))); 3677 } 3678 } 3679 3680 // Calculate new mask. 3681 SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end()); 3682 for (int &Idx : MappedOps) { 3683 if (Idx >= (int)SrcNumElts) 3684 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3685 else if (Idx >= 0) 3686 Idx -= StartIdx[0]; 3687 } 3688 3689 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3690 return; 3691 } 3692 } 3693 3694 // We can't use either concat vectors or extract subvectors so fall back to 3695 // replacing the shuffle with extract and build vector. 3696 // to insert and build vector. 3697 EVT EltVT = VT.getVectorElementType(); 3698 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 3699 SmallVector<SDValue,8> Ops; 3700 for (int Idx : Mask) { 3701 SDValue Res; 3702 3703 if (Idx < 0) { 3704 Res = DAG.getUNDEF(EltVT); 3705 } else { 3706 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3707 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3708 3709 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 3710 EltVT, Src, DAG.getConstant(Idx, DL, IdxVT)); 3711 } 3712 3713 Ops.push_back(Res); 3714 } 3715 3716 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3717 } 3718 3719 void SelectionDAGBuilder::visitInsertValue(const User &I) { 3720 ArrayRef<unsigned> Indices; 3721 if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I)) 3722 Indices = IV->getIndices(); 3723 else 3724 Indices = cast<ConstantExpr>(&I)->getIndices(); 3725 3726 const Value *Op0 = I.getOperand(0); 3727 const Value *Op1 = I.getOperand(1); 3728 Type *AggTy = I.getType(); 3729 Type *ValTy = Op1->getType(); 3730 bool IntoUndef = isa<UndefValue>(Op0); 3731 bool FromUndef = isa<UndefValue>(Op1); 3732 3733 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3734 3735 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3736 SmallVector<EVT, 4> AggValueVTs; 3737 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3738 SmallVector<EVT, 4> ValValueVTs; 3739 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3740 3741 unsigned NumAggValues = AggValueVTs.size(); 3742 unsigned NumValValues = ValValueVTs.size(); 3743 SmallVector<SDValue, 4> Values(NumAggValues); 3744 3745 // Ignore an insertvalue that produces an empty object 3746 if (!NumAggValues) { 3747 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3748 return; 3749 } 3750 3751 SDValue Agg = getValue(Op0); 3752 unsigned i = 0; 3753 // Copy the beginning value(s) from the original aggregate. 3754 for (; i != LinearIndex; ++i) 3755 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3756 SDValue(Agg.getNode(), Agg.getResNo() + i); 3757 // Copy values from the inserted value(s). 3758 if (NumValValues) { 3759 SDValue Val = getValue(Op1); 3760 for (; i != LinearIndex + NumValValues; ++i) 3761 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3762 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3763 } 3764 // Copy remaining value(s) from the original aggregate. 3765 for (; i != NumAggValues; ++i) 3766 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3767 SDValue(Agg.getNode(), Agg.getResNo() + i); 3768 3769 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3770 DAG.getVTList(AggValueVTs), Values)); 3771 } 3772 3773 void SelectionDAGBuilder::visitExtractValue(const User &I) { 3774 ArrayRef<unsigned> Indices; 3775 if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I)) 3776 Indices = EV->getIndices(); 3777 else 3778 Indices = cast<ConstantExpr>(&I)->getIndices(); 3779 3780 const Value *Op0 = I.getOperand(0); 3781 Type *AggTy = Op0->getType(); 3782 Type *ValTy = I.getType(); 3783 bool OutOfUndef = isa<UndefValue>(Op0); 3784 3785 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3786 3787 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3788 SmallVector<EVT, 4> ValValueVTs; 3789 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3790 3791 unsigned NumValValues = ValValueVTs.size(); 3792 3793 // Ignore a extractvalue that produces an empty object 3794 if (!NumValValues) { 3795 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3796 return; 3797 } 3798 3799 SmallVector<SDValue, 4> Values(NumValValues); 3800 3801 SDValue Agg = getValue(Op0); 3802 // Copy out the selected value(s). 3803 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3804 Values[i - LinearIndex] = 3805 OutOfUndef ? 3806 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3807 SDValue(Agg.getNode(), Agg.getResNo() + i); 3808 3809 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3810 DAG.getVTList(ValValueVTs), Values)); 3811 } 3812 3813 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3814 Value *Op0 = I.getOperand(0); 3815 // Note that the pointer operand may be a vector of pointers. Take the scalar 3816 // element which holds a pointer. 3817 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3818 SDValue N = getValue(Op0); 3819 SDLoc dl = getCurSDLoc(); 3820 auto &TLI = DAG.getTargetLoweringInfo(); 3821 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 3822 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 3823 3824 // Normalize Vector GEP - all scalar operands should be converted to the 3825 // splat vector. 3826 unsigned VectorWidth = I.getType()->isVectorTy() ? 3827 cast<VectorType>(I.getType())->getVectorNumElements() : 0; 3828 3829 if (VectorWidth && !N.getValueType().isVector()) { 3830 LLVMContext &Context = *DAG.getContext(); 3831 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth); 3832 N = DAG.getSplatBuildVector(VT, dl, N); 3833 } 3834 3835 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3836 GTI != E; ++GTI) { 3837 const Value *Idx = GTI.getOperand(); 3838 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3839 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3840 if (Field) { 3841 // N = N + Offset 3842 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3843 3844 // In an inbounds GEP with an offset that is nonnegative even when 3845 // interpreted as signed, assume there is no unsigned overflow. 3846 SDNodeFlags Flags; 3847 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3848 Flags.setNoUnsignedWrap(true); 3849 3850 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3851 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3852 } 3853 } else { 3854 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3855 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3856 APInt ElementSize(IdxSize, DL->getTypeAllocSize(GTI.getIndexedType())); 3857 3858 // If this is a scalar constant or a splat vector of constants, 3859 // handle it quickly. 3860 const auto *CI = dyn_cast<ConstantInt>(Idx); 3861 if (!CI && isa<ConstantDataVector>(Idx) && 3862 cast<ConstantDataVector>(Idx)->getSplatValue()) 3863 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue()); 3864 3865 if (CI) { 3866 if (CI->isZero()) 3867 continue; 3868 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(IdxSize); 3869 LLVMContext &Context = *DAG.getContext(); 3870 SDValue OffsVal = VectorWidth ? 3871 DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorWidth)) : 3872 DAG.getConstant(Offs, dl, IdxTy); 3873 3874 // In an inbouds GEP with an offset that is nonnegative even when 3875 // interpreted as signed, assume there is no unsigned overflow. 3876 SDNodeFlags Flags; 3877 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3878 Flags.setNoUnsignedWrap(true); 3879 3880 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3881 3882 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3883 continue; 3884 } 3885 3886 // N = N + Idx * ElementSize; 3887 SDValue IdxN = getValue(Idx); 3888 3889 if (!IdxN.getValueType().isVector() && VectorWidth) { 3890 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), VectorWidth); 3891 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3892 } 3893 3894 // If the index is smaller or larger than intptr_t, truncate or extend 3895 // it. 3896 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3897 3898 // If this is a multiply by a power of two, turn it into a shl 3899 // immediately. This is a very common case. 3900 if (ElementSize != 1) { 3901 if (ElementSize.isPowerOf2()) { 3902 unsigned Amt = ElementSize.logBase2(); 3903 IdxN = DAG.getNode(ISD::SHL, dl, 3904 N.getValueType(), IdxN, 3905 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3906 } else { 3907 SDValue Scale = DAG.getConstant(ElementSize.getZExtValue(), dl, 3908 IdxN.getValueType()); 3909 IdxN = DAG.getNode(ISD::MUL, dl, 3910 N.getValueType(), IdxN, Scale); 3911 } 3912 } 3913 3914 N = DAG.getNode(ISD::ADD, dl, 3915 N.getValueType(), N, IdxN); 3916 } 3917 } 3918 3919 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 3920 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 3921 3922 setValue(&I, N); 3923 } 3924 3925 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3926 // If this is a fixed sized alloca in the entry block of the function, 3927 // allocate it statically on the stack. 3928 if (FuncInfo.StaticAllocaMap.count(&I)) 3929 return; // getValue will auto-populate this. 3930 3931 SDLoc dl = getCurSDLoc(); 3932 Type *Ty = I.getAllocatedType(); 3933 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3934 auto &DL = DAG.getDataLayout(); 3935 uint64_t TySize = DL.getTypeAllocSize(Ty); 3936 unsigned Align = 3937 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 3938 3939 SDValue AllocSize = getValue(I.getArraySize()); 3940 3941 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace()); 3942 if (AllocSize.getValueType() != IntPtr) 3943 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3944 3945 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3946 AllocSize, 3947 DAG.getConstant(TySize, dl, IntPtr)); 3948 3949 // Handle alignment. If the requested alignment is less than or equal to 3950 // the stack alignment, ignore it. If the size is greater than or equal to 3951 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3952 unsigned StackAlign = 3953 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 3954 if (Align <= StackAlign) 3955 Align = 0; 3956 3957 // Round the size of the allocation up to the stack alignment size 3958 // by add SA-1 to the size. This doesn't overflow because we're computing 3959 // an address inside an alloca. 3960 SDNodeFlags Flags; 3961 Flags.setNoUnsignedWrap(true); 3962 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 3963 DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags); 3964 3965 // Mask out the low bits for alignment purposes. 3966 AllocSize = 3967 DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 3968 DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr)); 3969 3970 SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)}; 3971 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3972 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3973 setValue(&I, DSA); 3974 DAG.setRoot(DSA.getValue(1)); 3975 3976 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 3977 } 3978 3979 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3980 if (I.isAtomic()) 3981 return visitAtomicLoad(I); 3982 3983 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3984 const Value *SV = I.getOperand(0); 3985 if (TLI.supportSwiftError()) { 3986 // Swifterror values can come from either a function parameter with 3987 // swifterror attribute or an alloca with swifterror attribute. 3988 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 3989 if (Arg->hasSwiftErrorAttr()) 3990 return visitLoadFromSwiftError(I); 3991 } 3992 3993 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 3994 if (Alloca->isSwiftError()) 3995 return visitLoadFromSwiftError(I); 3996 } 3997 } 3998 3999 SDValue Ptr = getValue(SV); 4000 4001 Type *Ty = I.getType(); 4002 4003 bool isVolatile = I.isVolatile(); 4004 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 4005 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr; 4006 bool isDereferenceable = 4007 isDereferenceablePointer(SV, I.getType(), DAG.getDataLayout()); 4008 unsigned Alignment = I.getAlignment(); 4009 4010 AAMDNodes AAInfo; 4011 I.getAAMetadata(AAInfo); 4012 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4013 4014 SmallVector<EVT, 4> ValueVTs, MemVTs; 4015 SmallVector<uint64_t, 4> Offsets; 4016 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4017 unsigned NumValues = ValueVTs.size(); 4018 if (NumValues == 0) 4019 return; 4020 4021 SDValue Root; 4022 bool ConstantMemory = false; 4023 if (isVolatile || NumValues > MaxParallelChains) 4024 // Serialize volatile loads with other side effects. 4025 Root = getRoot(); 4026 else if (AA && 4027 AA->pointsToConstantMemory(MemoryLocation( 4028 SV, 4029 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4030 AAInfo))) { 4031 // Do not serialize (non-volatile) loads of constant memory with anything. 4032 Root = DAG.getEntryNode(); 4033 ConstantMemory = true; 4034 } else { 4035 // Do not serialize non-volatile loads against each other. 4036 Root = DAG.getRoot(); 4037 } 4038 4039 SDLoc dl = getCurSDLoc(); 4040 4041 if (isVolatile) 4042 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4043 4044 // An aggregate load cannot wrap around the address space, so offsets to its 4045 // parts don't wrap either. 4046 SDNodeFlags Flags; 4047 Flags.setNoUnsignedWrap(true); 4048 4049 SmallVector<SDValue, 4> Values(NumValues); 4050 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4051 EVT PtrVT = Ptr.getValueType(); 4052 unsigned ChainI = 0; 4053 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4054 // Serializing loads here may result in excessive register pressure, and 4055 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4056 // could recover a bit by hoisting nodes upward in the chain by recognizing 4057 // they are side-effect free or do not alias. The optimizer should really 4058 // avoid this case by converting large object/array copies to llvm.memcpy 4059 // (MaxParallelChains should always remain as failsafe). 4060 if (ChainI == MaxParallelChains) { 4061 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4062 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4063 makeArrayRef(Chains.data(), ChainI)); 4064 Root = Chain; 4065 ChainI = 0; 4066 } 4067 SDValue A = DAG.getNode(ISD::ADD, dl, 4068 PtrVT, Ptr, 4069 DAG.getConstant(Offsets[i], dl, PtrVT), 4070 Flags); 4071 auto MMOFlags = MachineMemOperand::MONone; 4072 if (isVolatile) 4073 MMOFlags |= MachineMemOperand::MOVolatile; 4074 if (isNonTemporal) 4075 MMOFlags |= MachineMemOperand::MONonTemporal; 4076 if (isInvariant) 4077 MMOFlags |= MachineMemOperand::MOInvariant; 4078 if (isDereferenceable) 4079 MMOFlags |= MachineMemOperand::MODereferenceable; 4080 MMOFlags |= TLI.getMMOFlags(I); 4081 4082 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4083 MachinePointerInfo(SV, Offsets[i]), Alignment, 4084 MMOFlags, AAInfo, Ranges); 4085 Chains[ChainI] = L.getValue(1); 4086 4087 if (MemVTs[i] != ValueVTs[i]) 4088 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4089 4090 Values[i] = L; 4091 } 4092 4093 if (!ConstantMemory) { 4094 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4095 makeArrayRef(Chains.data(), ChainI)); 4096 if (isVolatile) 4097 DAG.setRoot(Chain); 4098 else 4099 PendingLoads.push_back(Chain); 4100 } 4101 4102 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4103 DAG.getVTList(ValueVTs), Values)); 4104 } 4105 4106 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4107 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4108 "call visitStoreToSwiftError when backend supports swifterror"); 4109 4110 SmallVector<EVT, 4> ValueVTs; 4111 SmallVector<uint64_t, 4> Offsets; 4112 const Value *SrcV = I.getOperand(0); 4113 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4114 SrcV->getType(), ValueVTs, &Offsets); 4115 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4116 "expect a single EVT for swifterror"); 4117 4118 SDValue Src = getValue(SrcV); 4119 // Create a virtual register, then update the virtual register. 4120 unsigned VReg = 4121 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4122 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4123 // Chain can be getRoot or getControlRoot. 4124 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4125 SDValue(Src.getNode(), Src.getResNo())); 4126 DAG.setRoot(CopyNode); 4127 } 4128 4129 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4130 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4131 "call visitLoadFromSwiftError when backend supports swifterror"); 4132 4133 assert(!I.isVolatile() && 4134 I.getMetadata(LLVMContext::MD_nontemporal) == nullptr && 4135 I.getMetadata(LLVMContext::MD_invariant_load) == nullptr && 4136 "Support volatile, non temporal, invariant for load_from_swift_error"); 4137 4138 const Value *SV = I.getOperand(0); 4139 Type *Ty = I.getType(); 4140 AAMDNodes AAInfo; 4141 I.getAAMetadata(AAInfo); 4142 assert( 4143 (!AA || 4144 !AA->pointsToConstantMemory(MemoryLocation( 4145 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4146 AAInfo))) && 4147 "load_from_swift_error should not be constant memory"); 4148 4149 SmallVector<EVT, 4> ValueVTs; 4150 SmallVector<uint64_t, 4> Offsets; 4151 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4152 ValueVTs, &Offsets); 4153 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4154 "expect a single EVT for swifterror"); 4155 4156 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4157 SDValue L = DAG.getCopyFromReg( 4158 getRoot(), getCurSDLoc(), 4159 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4160 4161 setValue(&I, L); 4162 } 4163 4164 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4165 if (I.isAtomic()) 4166 return visitAtomicStore(I); 4167 4168 const Value *SrcV = I.getOperand(0); 4169 const Value *PtrV = I.getOperand(1); 4170 4171 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4172 if (TLI.supportSwiftError()) { 4173 // Swifterror values can come from either a function parameter with 4174 // swifterror attribute or an alloca with swifterror attribute. 4175 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4176 if (Arg->hasSwiftErrorAttr()) 4177 return visitStoreToSwiftError(I); 4178 } 4179 4180 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4181 if (Alloca->isSwiftError()) 4182 return visitStoreToSwiftError(I); 4183 } 4184 } 4185 4186 SmallVector<EVT, 4> ValueVTs, MemVTs; 4187 SmallVector<uint64_t, 4> Offsets; 4188 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4189 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4190 unsigned NumValues = ValueVTs.size(); 4191 if (NumValues == 0) 4192 return; 4193 4194 // Get the lowered operands. Note that we do this after 4195 // checking if NumResults is zero, because with zero results 4196 // the operands won't have values in the map. 4197 SDValue Src = getValue(SrcV); 4198 SDValue Ptr = getValue(PtrV); 4199 4200 SDValue Root = getRoot(); 4201 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4202 SDLoc dl = getCurSDLoc(); 4203 EVT PtrVT = Ptr.getValueType(); 4204 unsigned Alignment = I.getAlignment(); 4205 AAMDNodes AAInfo; 4206 I.getAAMetadata(AAInfo); 4207 4208 auto MMOFlags = MachineMemOperand::MONone; 4209 if (I.isVolatile()) 4210 MMOFlags |= MachineMemOperand::MOVolatile; 4211 if (I.getMetadata(LLVMContext::MD_nontemporal) != nullptr) 4212 MMOFlags |= MachineMemOperand::MONonTemporal; 4213 MMOFlags |= TLI.getMMOFlags(I); 4214 4215 // An aggregate load cannot wrap around the address space, so offsets to its 4216 // parts don't wrap either. 4217 SDNodeFlags Flags; 4218 Flags.setNoUnsignedWrap(true); 4219 4220 unsigned ChainI = 0; 4221 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4222 // See visitLoad comments. 4223 if (ChainI == MaxParallelChains) { 4224 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4225 makeArrayRef(Chains.data(), ChainI)); 4226 Root = Chain; 4227 ChainI = 0; 4228 } 4229 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 4230 DAG.getConstant(Offsets[i], dl, PtrVT), Flags); 4231 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4232 if (MemVTs[i] != ValueVTs[i]) 4233 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4234 SDValue St = 4235 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4236 Alignment, MMOFlags, AAInfo); 4237 Chains[ChainI] = St; 4238 } 4239 4240 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4241 makeArrayRef(Chains.data(), ChainI)); 4242 DAG.setRoot(StoreNode); 4243 } 4244 4245 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4246 bool IsCompressing) { 4247 SDLoc sdl = getCurSDLoc(); 4248 4249 auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4250 unsigned& Alignment) { 4251 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4252 Src0 = I.getArgOperand(0); 4253 Ptr = I.getArgOperand(1); 4254 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 4255 Mask = I.getArgOperand(3); 4256 }; 4257 auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4258 unsigned& Alignment) { 4259 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4260 Src0 = I.getArgOperand(0); 4261 Ptr = I.getArgOperand(1); 4262 Mask = I.getArgOperand(2); 4263 Alignment = 0; 4264 }; 4265 4266 Value *PtrOperand, *MaskOperand, *Src0Operand; 4267 unsigned Alignment; 4268 if (IsCompressing) 4269 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4270 else 4271 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4272 4273 SDValue Ptr = getValue(PtrOperand); 4274 SDValue Src0 = getValue(Src0Operand); 4275 SDValue Mask = getValue(MaskOperand); 4276 4277 EVT VT = Src0.getValueType(); 4278 if (!Alignment) 4279 Alignment = DAG.getEVTAlignment(VT); 4280 4281 AAMDNodes AAInfo; 4282 I.getAAMetadata(AAInfo); 4283 4284 MachineMemOperand *MMO = 4285 DAG.getMachineFunction(). 4286 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4287 MachineMemOperand::MOStore, VT.getStoreSize(), 4288 Alignment, AAInfo); 4289 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 4290 MMO, false /* Truncating */, 4291 IsCompressing); 4292 DAG.setRoot(StoreNode); 4293 setValue(&I, StoreNode); 4294 } 4295 4296 // Get a uniform base for the Gather/Scatter intrinsic. 4297 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4298 // We try to represent it as a base pointer + vector of indices. 4299 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4300 // The first operand of the GEP may be a single pointer or a vector of pointers 4301 // Example: 4302 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4303 // or 4304 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4305 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4306 // 4307 // When the first GEP operand is a single pointer - it is the uniform base we 4308 // are looking for. If first operand of the GEP is a splat vector - we 4309 // extract the splat value and use it as a uniform base. 4310 // In all other cases the function returns 'false'. 4311 static bool getUniformBase(const Value *&Ptr, SDValue &Base, SDValue &Index, 4312 ISD::MemIndexType &IndexType, SDValue &Scale, 4313 SelectionDAGBuilder *SDB) { 4314 SelectionDAG& DAG = SDB->DAG; 4315 LLVMContext &Context = *DAG.getContext(); 4316 4317 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 4318 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4319 if (!GEP) 4320 return false; 4321 4322 const Value *GEPPtr = GEP->getPointerOperand(); 4323 if (!GEPPtr->getType()->isVectorTy()) 4324 Ptr = GEPPtr; 4325 else if (!(Ptr = getSplatValue(GEPPtr))) 4326 return false; 4327 4328 unsigned FinalIndex = GEP->getNumOperands() - 1; 4329 Value *IndexVal = GEP->getOperand(FinalIndex); 4330 4331 // Ensure all the other indices are 0. 4332 for (unsigned i = 1; i < FinalIndex; ++i) { 4333 auto *C = dyn_cast<ConstantInt>(GEP->getOperand(i)); 4334 if (!C || !C->isZero()) 4335 return false; 4336 } 4337 4338 // The operands of the GEP may be defined in another basic block. 4339 // In this case we'll not find nodes for the operands. 4340 if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal)) 4341 return false; 4342 4343 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4344 const DataLayout &DL = DAG.getDataLayout(); 4345 Scale = DAG.getTargetConstant(DL.getTypeAllocSize(GEP->getResultElementType()), 4346 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4347 Base = SDB->getValue(Ptr); 4348 Index = SDB->getValue(IndexVal); 4349 IndexType = ISD::SIGNED_SCALED; 4350 4351 if (!Index.getValueType().isVector()) { 4352 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 4353 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 4354 Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index); 4355 } 4356 return true; 4357 } 4358 4359 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4360 SDLoc sdl = getCurSDLoc(); 4361 4362 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 4363 const Value *Ptr = I.getArgOperand(1); 4364 SDValue Src0 = getValue(I.getArgOperand(0)); 4365 SDValue Mask = getValue(I.getArgOperand(3)); 4366 EVT VT = Src0.getValueType(); 4367 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 4368 if (!Alignment) 4369 Alignment = DAG.getEVTAlignment(VT); 4370 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4371 4372 AAMDNodes AAInfo; 4373 I.getAAMetadata(AAInfo); 4374 4375 SDValue Base; 4376 SDValue Index; 4377 ISD::MemIndexType IndexType; 4378 SDValue Scale; 4379 const Value *BasePtr = Ptr; 4380 bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale, 4381 this); 4382 4383 const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 4384 MachineMemOperand *MMO = DAG.getMachineFunction(). 4385 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 4386 MachineMemOperand::MOStore, VT.getStoreSize(), 4387 Alignment, AAInfo); 4388 if (!UniformBase) { 4389 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4390 Index = getValue(Ptr); 4391 IndexType = ISD::SIGNED_SCALED; 4392 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4393 } 4394 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index, Scale }; 4395 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4396 Ops, MMO, IndexType); 4397 DAG.setRoot(Scatter); 4398 setValue(&I, Scatter); 4399 } 4400 4401 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4402 SDLoc sdl = getCurSDLoc(); 4403 4404 auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4405 unsigned& Alignment) { 4406 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4407 Ptr = I.getArgOperand(0); 4408 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4409 Mask = I.getArgOperand(2); 4410 Src0 = I.getArgOperand(3); 4411 }; 4412 auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4413 unsigned& Alignment) { 4414 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4415 Ptr = I.getArgOperand(0); 4416 Alignment = 0; 4417 Mask = I.getArgOperand(1); 4418 Src0 = I.getArgOperand(2); 4419 }; 4420 4421 Value *PtrOperand, *MaskOperand, *Src0Operand; 4422 unsigned Alignment; 4423 if (IsExpanding) 4424 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4425 else 4426 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4427 4428 SDValue Ptr = getValue(PtrOperand); 4429 SDValue Src0 = getValue(Src0Operand); 4430 SDValue Mask = getValue(MaskOperand); 4431 4432 EVT VT = Src0.getValueType(); 4433 if (!Alignment) 4434 Alignment = DAG.getEVTAlignment(VT); 4435 4436 AAMDNodes AAInfo; 4437 I.getAAMetadata(AAInfo); 4438 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4439 4440 // Do not serialize masked loads of constant memory with anything. 4441 bool AddToChain = 4442 !AA || !AA->pointsToConstantMemory(MemoryLocation( 4443 PtrOperand, 4444 LocationSize::precise( 4445 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4446 AAInfo)); 4447 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4448 4449 MachineMemOperand *MMO = 4450 DAG.getMachineFunction(). 4451 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4452 MachineMemOperand::MOLoad, VT.getStoreSize(), 4453 Alignment, AAInfo, Ranges); 4454 4455 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 4456 ISD::NON_EXTLOAD, IsExpanding); 4457 if (AddToChain) 4458 PendingLoads.push_back(Load.getValue(1)); 4459 setValue(&I, Load); 4460 } 4461 4462 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4463 SDLoc sdl = getCurSDLoc(); 4464 4465 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4466 const Value *Ptr = I.getArgOperand(0); 4467 SDValue Src0 = getValue(I.getArgOperand(3)); 4468 SDValue Mask = getValue(I.getArgOperand(2)); 4469 4470 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4471 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4472 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 4473 if (!Alignment) 4474 Alignment = DAG.getEVTAlignment(VT); 4475 4476 AAMDNodes AAInfo; 4477 I.getAAMetadata(AAInfo); 4478 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4479 4480 SDValue Root = DAG.getRoot(); 4481 SDValue Base; 4482 SDValue Index; 4483 ISD::MemIndexType IndexType; 4484 SDValue Scale; 4485 const Value *BasePtr = Ptr; 4486 bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale, 4487 this); 4488 bool ConstantMemory = false; 4489 if (UniformBase && AA && 4490 AA->pointsToConstantMemory( 4491 MemoryLocation(BasePtr, 4492 LocationSize::precise( 4493 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4494 AAInfo))) { 4495 // Do not serialize (non-volatile) loads of constant memory with anything. 4496 Root = DAG.getEntryNode(); 4497 ConstantMemory = true; 4498 } 4499 4500 MachineMemOperand *MMO = 4501 DAG.getMachineFunction(). 4502 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 4503 MachineMemOperand::MOLoad, VT.getStoreSize(), 4504 Alignment, AAInfo, Ranges); 4505 4506 if (!UniformBase) { 4507 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4508 Index = getValue(Ptr); 4509 IndexType = ISD::SIGNED_SCALED; 4510 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4511 } 4512 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4513 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4514 Ops, MMO, IndexType); 4515 4516 SDValue OutChain = Gather.getValue(1); 4517 if (!ConstantMemory) 4518 PendingLoads.push_back(OutChain); 4519 setValue(&I, Gather); 4520 } 4521 4522 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4523 SDLoc dl = getCurSDLoc(); 4524 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4525 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4526 SyncScope::ID SSID = I.getSyncScopeID(); 4527 4528 SDValue InChain = getRoot(); 4529 4530 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4531 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4532 4533 auto Alignment = DAG.getEVTAlignment(MemVT); 4534 4535 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore; 4536 if (I.isVolatile()) 4537 Flags |= MachineMemOperand::MOVolatile; 4538 Flags |= DAG.getTargetLoweringInfo().getMMOFlags(I); 4539 4540 MachineFunction &MF = DAG.getMachineFunction(); 4541 MachineMemOperand *MMO = 4542 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4543 Flags, MemVT.getStoreSize(), Alignment, 4544 AAMDNodes(), nullptr, SSID, SuccessOrdering, 4545 FailureOrdering); 4546 4547 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4548 dl, MemVT, VTs, InChain, 4549 getValue(I.getPointerOperand()), 4550 getValue(I.getCompareOperand()), 4551 getValue(I.getNewValOperand()), MMO); 4552 4553 SDValue OutChain = L.getValue(2); 4554 4555 setValue(&I, L); 4556 DAG.setRoot(OutChain); 4557 } 4558 4559 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4560 SDLoc dl = getCurSDLoc(); 4561 ISD::NodeType NT; 4562 switch (I.getOperation()) { 4563 default: llvm_unreachable("Unknown atomicrmw operation"); 4564 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4565 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4566 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4567 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4568 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4569 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4570 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4571 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4572 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4573 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4574 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4575 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4576 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4577 } 4578 AtomicOrdering Ordering = I.getOrdering(); 4579 SyncScope::ID SSID = I.getSyncScopeID(); 4580 4581 SDValue InChain = getRoot(); 4582 4583 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4584 auto Alignment = DAG.getEVTAlignment(MemVT); 4585 4586 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOStore; 4587 if (I.isVolatile()) 4588 Flags |= MachineMemOperand::MOVolatile; 4589 Flags |= DAG.getTargetLoweringInfo().getMMOFlags(I); 4590 4591 MachineFunction &MF = DAG.getMachineFunction(); 4592 MachineMemOperand *MMO = 4593 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags, 4594 MemVT.getStoreSize(), Alignment, AAMDNodes(), 4595 nullptr, SSID, Ordering); 4596 4597 SDValue L = 4598 DAG.getAtomic(NT, dl, MemVT, InChain, 4599 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4600 MMO); 4601 4602 SDValue OutChain = L.getValue(1); 4603 4604 setValue(&I, L); 4605 DAG.setRoot(OutChain); 4606 } 4607 4608 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4609 SDLoc dl = getCurSDLoc(); 4610 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4611 SDValue Ops[3]; 4612 Ops[0] = getRoot(); 4613 Ops[1] = DAG.getConstant((unsigned)I.getOrdering(), dl, 4614 TLI.getFenceOperandTy(DAG.getDataLayout())); 4615 Ops[2] = DAG.getConstant(I.getSyncScopeID(), dl, 4616 TLI.getFenceOperandTy(DAG.getDataLayout())); 4617 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 4618 } 4619 4620 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4621 SDLoc dl = getCurSDLoc(); 4622 AtomicOrdering Order = I.getOrdering(); 4623 SyncScope::ID SSID = I.getSyncScopeID(); 4624 4625 SDValue InChain = getRoot(); 4626 4627 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4628 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4629 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4630 4631 if (!TLI.supportsUnalignedAtomics() && 4632 I.getAlignment() < MemVT.getSizeInBits() / 8) 4633 report_fatal_error("Cannot generate unaligned atomic load"); 4634 4635 auto Flags = MachineMemOperand::MOLoad; 4636 if (I.isVolatile()) 4637 Flags |= MachineMemOperand::MOVolatile; 4638 if (I.getMetadata(LLVMContext::MD_invariant_load) != nullptr) 4639 Flags |= MachineMemOperand::MOInvariant; 4640 if (isDereferenceablePointer(I.getPointerOperand(), I.getType(), 4641 DAG.getDataLayout())) 4642 Flags |= MachineMemOperand::MODereferenceable; 4643 4644 Flags |= TLI.getMMOFlags(I); 4645 4646 MachineMemOperand *MMO = 4647 DAG.getMachineFunction(). 4648 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4649 Flags, MemVT.getStoreSize(), 4650 I.getAlignment() ? I.getAlignment() : 4651 DAG.getEVTAlignment(MemVT), 4652 AAMDNodes(), nullptr, SSID, Order); 4653 4654 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4655 SDValue L = 4656 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4657 getValue(I.getPointerOperand()), MMO); 4658 4659 SDValue OutChain = L.getValue(1); 4660 if (MemVT != VT) 4661 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4662 4663 setValue(&I, L); 4664 DAG.setRoot(OutChain); 4665 } 4666 4667 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4668 SDLoc dl = getCurSDLoc(); 4669 4670 AtomicOrdering Ordering = I.getOrdering(); 4671 SyncScope::ID SSID = I.getSyncScopeID(); 4672 4673 SDValue InChain = getRoot(); 4674 4675 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4676 EVT MemVT = 4677 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4678 4679 if (I.getAlignment() < MemVT.getSizeInBits() / 8) 4680 report_fatal_error("Cannot generate unaligned atomic store"); 4681 4682 auto Flags = MachineMemOperand::MOStore; 4683 if (I.isVolatile()) 4684 Flags |= MachineMemOperand::MOVolatile; 4685 Flags |= TLI.getMMOFlags(I); 4686 4687 MachineFunction &MF = DAG.getMachineFunction(); 4688 MachineMemOperand *MMO = 4689 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags, 4690 MemVT.getStoreSize(), I.getAlignment(), AAMDNodes(), 4691 nullptr, SSID, Ordering); 4692 4693 SDValue Val = getValue(I.getValueOperand()); 4694 if (Val.getValueType() != MemVT) 4695 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4696 4697 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4698 getValue(I.getPointerOperand()), Val, MMO); 4699 4700 4701 DAG.setRoot(OutChain); 4702 } 4703 4704 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4705 /// node. 4706 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4707 unsigned Intrinsic) { 4708 // Ignore the callsite's attributes. A specific call site may be marked with 4709 // readnone, but the lowering code will expect the chain based on the 4710 // definition. 4711 const Function *F = I.getCalledFunction(); 4712 bool HasChain = !F->doesNotAccessMemory(); 4713 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4714 4715 // Build the operand list. 4716 SmallVector<SDValue, 8> Ops; 4717 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4718 if (OnlyLoad) { 4719 // We don't need to serialize loads against other loads. 4720 Ops.push_back(DAG.getRoot()); 4721 } else { 4722 Ops.push_back(getRoot()); 4723 } 4724 } 4725 4726 // Info is set by getTgtMemInstrinsic 4727 TargetLowering::IntrinsicInfo Info; 4728 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4729 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4730 DAG.getMachineFunction(), 4731 Intrinsic); 4732 4733 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4734 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4735 Info.opc == ISD::INTRINSIC_W_CHAIN) 4736 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4737 TLI.getPointerTy(DAG.getDataLayout()))); 4738 4739 // Add all operands of the call to the operand list. 4740 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4741 SDValue Op = getValue(I.getArgOperand(i)); 4742 Ops.push_back(Op); 4743 } 4744 4745 SmallVector<EVT, 4> ValueVTs; 4746 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4747 4748 if (HasChain) 4749 ValueVTs.push_back(MVT::Other); 4750 4751 SDVTList VTs = DAG.getVTList(ValueVTs); 4752 4753 // Create the node. 4754 SDValue Result; 4755 if (IsTgtIntrinsic) { 4756 // This is target intrinsic that touches memory 4757 AAMDNodes AAInfo; 4758 I.getAAMetadata(AAInfo); 4759 Result = DAG.getMemIntrinsicNode( 4760 Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT, 4761 MachinePointerInfo(Info.ptrVal, Info.offset), 4762 Info.align ? Info.align->value() : 0, Info.flags, Info.size, AAInfo); 4763 } else if (!HasChain) { 4764 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4765 } else if (!I.getType()->isVoidTy()) { 4766 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4767 } else { 4768 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4769 } 4770 4771 if (HasChain) { 4772 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4773 if (OnlyLoad) 4774 PendingLoads.push_back(Chain); 4775 else 4776 DAG.setRoot(Chain); 4777 } 4778 4779 if (!I.getType()->isVoidTy()) { 4780 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4781 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4782 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4783 } else 4784 Result = lowerRangeToAssertZExt(DAG, I, Result); 4785 4786 setValue(&I, Result); 4787 } 4788 } 4789 4790 /// GetSignificand - Get the significand and build it into a floating-point 4791 /// number with exponent of 1: 4792 /// 4793 /// Op = (Op & 0x007fffff) | 0x3f800000; 4794 /// 4795 /// where Op is the hexadecimal representation of floating point value. 4796 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4797 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4798 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4799 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4800 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4801 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4802 } 4803 4804 /// GetExponent - Get the exponent: 4805 /// 4806 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4807 /// 4808 /// where Op is the hexadecimal representation of floating point value. 4809 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4810 const TargetLowering &TLI, const SDLoc &dl) { 4811 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4812 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4813 SDValue t1 = DAG.getNode( 4814 ISD::SRL, dl, MVT::i32, t0, 4815 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4816 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4817 DAG.getConstant(127, dl, MVT::i32)); 4818 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4819 } 4820 4821 /// getF32Constant - Get 32-bit floating point constant. 4822 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4823 const SDLoc &dl) { 4824 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4825 MVT::f32); 4826 } 4827 4828 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4829 SelectionDAG &DAG) { 4830 // TODO: What fast-math-flags should be set on the floating-point nodes? 4831 4832 // IntegerPartOfX = ((int32_t)(t0); 4833 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4834 4835 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4836 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4837 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4838 4839 // IntegerPartOfX <<= 23; 4840 IntegerPartOfX = DAG.getNode( 4841 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4842 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4843 DAG.getDataLayout()))); 4844 4845 SDValue TwoToFractionalPartOfX; 4846 if (LimitFloatPrecision <= 6) { 4847 // For floating-point precision of 6: 4848 // 4849 // TwoToFractionalPartOfX = 4850 // 0.997535578f + 4851 // (0.735607626f + 0.252464424f * x) * x; 4852 // 4853 // error 0.0144103317, which is 6 bits 4854 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4855 getF32Constant(DAG, 0x3e814304, dl)); 4856 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4857 getF32Constant(DAG, 0x3f3c50c8, dl)); 4858 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4859 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4860 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4861 } else if (LimitFloatPrecision <= 12) { 4862 // For floating-point precision of 12: 4863 // 4864 // TwoToFractionalPartOfX = 4865 // 0.999892986f + 4866 // (0.696457318f + 4867 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4868 // 4869 // error 0.000107046256, which is 13 to 14 bits 4870 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4871 getF32Constant(DAG, 0x3da235e3, dl)); 4872 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4873 getF32Constant(DAG, 0x3e65b8f3, dl)); 4874 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4875 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4876 getF32Constant(DAG, 0x3f324b07, dl)); 4877 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4878 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4879 getF32Constant(DAG, 0x3f7ff8fd, dl)); 4880 } else { // LimitFloatPrecision <= 18 4881 // For floating-point precision of 18: 4882 // 4883 // TwoToFractionalPartOfX = 4884 // 0.999999982f + 4885 // (0.693148872f + 4886 // (0.240227044f + 4887 // (0.554906021e-1f + 4888 // (0.961591928e-2f + 4889 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4890 // error 2.47208000*10^(-7), which is better than 18 bits 4891 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4892 getF32Constant(DAG, 0x3924b03e, dl)); 4893 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4894 getF32Constant(DAG, 0x3ab24b87, dl)); 4895 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4896 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4897 getF32Constant(DAG, 0x3c1d8c17, dl)); 4898 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4899 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4900 getF32Constant(DAG, 0x3d634a1d, dl)); 4901 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4902 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4903 getF32Constant(DAG, 0x3e75fe14, dl)); 4904 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4905 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4906 getF32Constant(DAG, 0x3f317234, dl)); 4907 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4908 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4909 getF32Constant(DAG, 0x3f800000, dl)); 4910 } 4911 4912 // Add the exponent into the result in integer domain. 4913 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 4914 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4915 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 4916 } 4917 4918 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 4919 /// limited-precision mode. 4920 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4921 const TargetLowering &TLI) { 4922 if (Op.getValueType() == MVT::f32 && 4923 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4924 4925 // Put the exponent in the right bit position for later addition to the 4926 // final result: 4927 // 4928 // #define LOG2OFe 1.4426950f 4929 // t0 = Op * LOG2OFe 4930 4931 // TODO: What fast-math-flags should be set here? 4932 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 4933 getF32Constant(DAG, 0x3fb8aa3b, dl)); 4934 return getLimitedPrecisionExp2(t0, dl, DAG); 4935 } 4936 4937 // No special expansion. 4938 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4939 } 4940 4941 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4942 /// limited-precision mode. 4943 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4944 const TargetLowering &TLI) { 4945 // TODO: What fast-math-flags should be set on the floating-point nodes? 4946 4947 if (Op.getValueType() == MVT::f32 && 4948 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4949 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4950 4951 // Scale the exponent by log(2) [0.69314718f]. 4952 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4953 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4954 getF32Constant(DAG, 0x3f317218, dl)); 4955 4956 // Get the significand and build it into a floating-point number with 4957 // exponent of 1. 4958 SDValue X = GetSignificand(DAG, Op1, dl); 4959 4960 SDValue LogOfMantissa; 4961 if (LimitFloatPrecision <= 6) { 4962 // For floating-point precision of 6: 4963 // 4964 // LogofMantissa = 4965 // -1.1609546f + 4966 // (1.4034025f - 0.23903021f * x) * x; 4967 // 4968 // error 0.0034276066, which is better than 8 bits 4969 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4970 getF32Constant(DAG, 0xbe74c456, dl)); 4971 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4972 getF32Constant(DAG, 0x3fb3a2b1, dl)); 4973 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4974 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4975 getF32Constant(DAG, 0x3f949a29, dl)); 4976 } else if (LimitFloatPrecision <= 12) { 4977 // For floating-point precision of 12: 4978 // 4979 // LogOfMantissa = 4980 // -1.7417939f + 4981 // (2.8212026f + 4982 // (-1.4699568f + 4983 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4984 // 4985 // error 0.000061011436, which is 14 bits 4986 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4987 getF32Constant(DAG, 0xbd67b6d6, dl)); 4988 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4989 getF32Constant(DAG, 0x3ee4f4b8, dl)); 4990 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4991 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4992 getF32Constant(DAG, 0x3fbc278b, dl)); 4993 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4994 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4995 getF32Constant(DAG, 0x40348e95, dl)); 4996 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4997 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4998 getF32Constant(DAG, 0x3fdef31a, dl)); 4999 } else { // LimitFloatPrecision <= 18 5000 // For floating-point precision of 18: 5001 // 5002 // LogOfMantissa = 5003 // -2.1072184f + 5004 // (4.2372794f + 5005 // (-3.7029485f + 5006 // (2.2781945f + 5007 // (-0.87823314f + 5008 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5009 // 5010 // error 0.0000023660568, which is better than 18 bits 5011 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5012 getF32Constant(DAG, 0xbc91e5ac, dl)); 5013 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5014 getF32Constant(DAG, 0x3e4350aa, dl)); 5015 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5016 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5017 getF32Constant(DAG, 0x3f60d3e3, dl)); 5018 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5019 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5020 getF32Constant(DAG, 0x4011cdf0, dl)); 5021 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5022 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5023 getF32Constant(DAG, 0x406cfd1c, dl)); 5024 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5025 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5026 getF32Constant(DAG, 0x408797cb, dl)); 5027 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5028 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5029 getF32Constant(DAG, 0x4006dcab, dl)); 5030 } 5031 5032 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5033 } 5034 5035 // No special expansion. 5036 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 5037 } 5038 5039 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5040 /// limited-precision mode. 5041 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5042 const TargetLowering &TLI) { 5043 // TODO: What fast-math-flags should be set on the floating-point nodes? 5044 5045 if (Op.getValueType() == MVT::f32 && 5046 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5047 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5048 5049 // Get the exponent. 5050 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5051 5052 // Get the significand and build it into a floating-point number with 5053 // exponent of 1. 5054 SDValue X = GetSignificand(DAG, Op1, dl); 5055 5056 // Different possible minimax approximations of significand in 5057 // floating-point for various degrees of accuracy over [1,2]. 5058 SDValue Log2ofMantissa; 5059 if (LimitFloatPrecision <= 6) { 5060 // For floating-point precision of 6: 5061 // 5062 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5063 // 5064 // error 0.0049451742, which is more than 7 bits 5065 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5066 getF32Constant(DAG, 0xbeb08fe0, dl)); 5067 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5068 getF32Constant(DAG, 0x40019463, dl)); 5069 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5070 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5071 getF32Constant(DAG, 0x3fd6633d, dl)); 5072 } else if (LimitFloatPrecision <= 12) { 5073 // For floating-point precision of 12: 5074 // 5075 // Log2ofMantissa = 5076 // -2.51285454f + 5077 // (4.07009056f + 5078 // (-2.12067489f + 5079 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5080 // 5081 // error 0.0000876136000, which is better than 13 bits 5082 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5083 getF32Constant(DAG, 0xbda7262e, dl)); 5084 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5085 getF32Constant(DAG, 0x3f25280b, dl)); 5086 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5087 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5088 getF32Constant(DAG, 0x4007b923, dl)); 5089 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5090 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5091 getF32Constant(DAG, 0x40823e2f, dl)); 5092 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5093 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5094 getF32Constant(DAG, 0x4020d29c, dl)); 5095 } else { // LimitFloatPrecision <= 18 5096 // For floating-point precision of 18: 5097 // 5098 // Log2ofMantissa = 5099 // -3.0400495f + 5100 // (6.1129976f + 5101 // (-5.3420409f + 5102 // (3.2865683f + 5103 // (-1.2669343f + 5104 // (0.27515199f - 5105 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5106 // 5107 // error 0.0000018516, which is better than 18 bits 5108 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5109 getF32Constant(DAG, 0xbcd2769e, dl)); 5110 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5111 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5112 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5113 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5114 getF32Constant(DAG, 0x3fa22ae7, dl)); 5115 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5116 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5117 getF32Constant(DAG, 0x40525723, dl)); 5118 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5119 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5120 getF32Constant(DAG, 0x40aaf200, dl)); 5121 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5122 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5123 getF32Constant(DAG, 0x40c39dad, dl)); 5124 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5125 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5126 getF32Constant(DAG, 0x4042902c, dl)); 5127 } 5128 5129 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5130 } 5131 5132 // No special expansion. 5133 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 5134 } 5135 5136 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5137 /// limited-precision mode. 5138 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5139 const TargetLowering &TLI) { 5140 // TODO: What fast-math-flags should be set on the floating-point nodes? 5141 5142 if (Op.getValueType() == MVT::f32 && 5143 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5144 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5145 5146 // Scale the exponent by log10(2) [0.30102999f]. 5147 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5148 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5149 getF32Constant(DAG, 0x3e9a209a, dl)); 5150 5151 // Get the significand and build it into a floating-point number with 5152 // exponent of 1. 5153 SDValue X = GetSignificand(DAG, Op1, dl); 5154 5155 SDValue Log10ofMantissa; 5156 if (LimitFloatPrecision <= 6) { 5157 // For floating-point precision of 6: 5158 // 5159 // Log10ofMantissa = 5160 // -0.50419619f + 5161 // (0.60948995f - 0.10380950f * x) * x; 5162 // 5163 // error 0.0014886165, which is 6 bits 5164 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5165 getF32Constant(DAG, 0xbdd49a13, dl)); 5166 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5167 getF32Constant(DAG, 0x3f1c0789, dl)); 5168 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5169 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5170 getF32Constant(DAG, 0x3f011300, dl)); 5171 } else if (LimitFloatPrecision <= 12) { 5172 // For floating-point precision of 12: 5173 // 5174 // Log10ofMantissa = 5175 // -0.64831180f + 5176 // (0.91751397f + 5177 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5178 // 5179 // error 0.00019228036, which is better than 12 bits 5180 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5181 getF32Constant(DAG, 0x3d431f31, dl)); 5182 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5183 getF32Constant(DAG, 0x3ea21fb2, dl)); 5184 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5185 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5186 getF32Constant(DAG, 0x3f6ae232, dl)); 5187 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5188 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5189 getF32Constant(DAG, 0x3f25f7c3, dl)); 5190 } else { // LimitFloatPrecision <= 18 5191 // For floating-point precision of 18: 5192 // 5193 // Log10ofMantissa = 5194 // -0.84299375f + 5195 // (1.5327582f + 5196 // (-1.0688956f + 5197 // (0.49102474f + 5198 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5199 // 5200 // error 0.0000037995730, which is better than 18 bits 5201 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5202 getF32Constant(DAG, 0x3c5d51ce, dl)); 5203 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5204 getF32Constant(DAG, 0x3e00685a, dl)); 5205 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5206 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5207 getF32Constant(DAG, 0x3efb6798, dl)); 5208 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5209 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5210 getF32Constant(DAG, 0x3f88d192, dl)); 5211 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5212 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5213 getF32Constant(DAG, 0x3fc4316c, dl)); 5214 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5215 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5216 getF32Constant(DAG, 0x3f57ce70, dl)); 5217 } 5218 5219 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5220 } 5221 5222 // No special expansion. 5223 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 5224 } 5225 5226 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5227 /// limited-precision mode. 5228 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5229 const TargetLowering &TLI) { 5230 if (Op.getValueType() == MVT::f32 && 5231 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5232 return getLimitedPrecisionExp2(Op, dl, DAG); 5233 5234 // No special expansion. 5235 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 5236 } 5237 5238 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5239 /// limited-precision mode with x == 10.0f. 5240 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5241 SelectionDAG &DAG, const TargetLowering &TLI) { 5242 bool IsExp10 = false; 5243 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5244 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5245 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5246 APFloat Ten(10.0f); 5247 IsExp10 = LHSC->isExactlyValue(Ten); 5248 } 5249 } 5250 5251 // TODO: What fast-math-flags should be set on the FMUL node? 5252 if (IsExp10) { 5253 // Put the exponent in the right bit position for later addition to the 5254 // final result: 5255 // 5256 // #define LOG2OF10 3.3219281f 5257 // t0 = Op * LOG2OF10; 5258 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5259 getF32Constant(DAG, 0x40549a78, dl)); 5260 return getLimitedPrecisionExp2(t0, dl, DAG); 5261 } 5262 5263 // No special expansion. 5264 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 5265 } 5266 5267 /// ExpandPowI - Expand a llvm.powi intrinsic. 5268 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5269 SelectionDAG &DAG) { 5270 // If RHS is a constant, we can expand this out to a multiplication tree, 5271 // otherwise we end up lowering to a call to __powidf2 (for example). When 5272 // optimizing for size, we only want to do this if the expansion would produce 5273 // a small number of multiplies, otherwise we do the full expansion. 5274 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5275 // Get the exponent as a positive value. 5276 unsigned Val = RHSC->getSExtValue(); 5277 if ((int)Val < 0) Val = -Val; 5278 5279 // powi(x, 0) -> 1.0 5280 if (Val == 0) 5281 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5282 5283 const Function &F = DAG.getMachineFunction().getFunction(); 5284 if (!F.hasOptSize() || 5285 // If optimizing for size, don't insert too many multiplies. 5286 // This inserts up to 5 multiplies. 5287 countPopulation(Val) + Log2_32(Val) < 7) { 5288 // We use the simple binary decomposition method to generate the multiply 5289 // sequence. There are more optimal ways to do this (for example, 5290 // powi(x,15) generates one more multiply than it should), but this has 5291 // the benefit of being both really simple and much better than a libcall. 5292 SDValue Res; // Logically starts equal to 1.0 5293 SDValue CurSquare = LHS; 5294 // TODO: Intrinsics should have fast-math-flags that propagate to these 5295 // nodes. 5296 while (Val) { 5297 if (Val & 1) { 5298 if (Res.getNode()) 5299 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 5300 else 5301 Res = CurSquare; // 1.0*CurSquare. 5302 } 5303 5304 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5305 CurSquare, CurSquare); 5306 Val >>= 1; 5307 } 5308 5309 // If the original was negative, invert the result, producing 1/(x*x*x). 5310 if (RHSC->getSExtValue() < 0) 5311 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5312 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5313 return Res; 5314 } 5315 } 5316 5317 // Otherwise, expand to a libcall. 5318 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5319 } 5320 5321 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5322 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5323 void getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs, 5324 const SDValue &N) { 5325 switch (N.getOpcode()) { 5326 case ISD::CopyFromReg: { 5327 SDValue Op = N.getOperand(1); 5328 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5329 Op.getValueType().getSizeInBits()); 5330 return; 5331 } 5332 case ISD::BITCAST: 5333 case ISD::AssertZext: 5334 case ISD::AssertSext: 5335 case ISD::TRUNCATE: 5336 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5337 return; 5338 case ISD::BUILD_PAIR: 5339 case ISD::BUILD_VECTOR: 5340 case ISD::CONCAT_VECTORS: 5341 for (SDValue Op : N->op_values()) 5342 getUnderlyingArgRegs(Regs, Op); 5343 return; 5344 default: 5345 return; 5346 } 5347 } 5348 5349 /// If the DbgValueInst is a dbg_value of a function argument, create the 5350 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5351 /// instruction selection, they will be inserted to the entry BB. 5352 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5353 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5354 DILocation *DL, bool IsDbgDeclare, const SDValue &N) { 5355 const Argument *Arg = dyn_cast<Argument>(V); 5356 if (!Arg) 5357 return false; 5358 5359 if (!IsDbgDeclare) { 5360 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5361 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5362 // the entry block. 5363 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5364 if (!IsInEntryBlock) 5365 return false; 5366 5367 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5368 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5369 // variable that also is a param. 5370 // 5371 // Although, if we are at the top of the entry block already, we can still 5372 // emit using ArgDbgValue. This might catch some situations when the 5373 // dbg.value refers to an argument that isn't used in the entry block, so 5374 // any CopyToReg node would be optimized out and the only way to express 5375 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5376 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5377 // we should only emit as ArgDbgValue if the Variable is an argument to the 5378 // current function, and the dbg.value intrinsic is found in the entry 5379 // block. 5380 bool VariableIsFunctionInputArg = Variable->isParameter() && 5381 !DL->getInlinedAt(); 5382 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5383 if (!IsInPrologue && !VariableIsFunctionInputArg) 5384 return false; 5385 5386 // Here we assume that a function argument on IR level only can be used to 5387 // describe one input parameter on source level. If we for example have 5388 // source code like this 5389 // 5390 // struct A { long x, y; }; 5391 // void foo(struct A a, long b) { 5392 // ... 5393 // b = a.x; 5394 // ... 5395 // } 5396 // 5397 // and IR like this 5398 // 5399 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5400 // entry: 5401 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5402 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5403 // call void @llvm.dbg.value(metadata i32 %b, "b", 5404 // ... 5405 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5406 // ... 5407 // 5408 // then the last dbg.value is describing a parameter "b" using a value that 5409 // is an argument. But since we already has used %a1 to describe a parameter 5410 // we should not handle that last dbg.value here (that would result in an 5411 // incorrect hoisting of the DBG_VALUE to the function entry). 5412 // Notice that we allow one dbg.value per IR level argument, to accomodate 5413 // for the situation with fragments above. 5414 if (VariableIsFunctionInputArg) { 5415 unsigned ArgNo = Arg->getArgNo(); 5416 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5417 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5418 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5419 return false; 5420 FuncInfo.DescribedArgs.set(ArgNo); 5421 } 5422 } 5423 5424 MachineFunction &MF = DAG.getMachineFunction(); 5425 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5426 5427 bool IsIndirect = false; 5428 Optional<MachineOperand> Op; 5429 // Some arguments' frame index is recorded during argument lowering. 5430 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5431 if (FI != std::numeric_limits<int>::max()) 5432 Op = MachineOperand::CreateFI(FI); 5433 5434 SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes; 5435 if (!Op && N.getNode()) { 5436 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5437 Register Reg; 5438 if (ArgRegsAndSizes.size() == 1) 5439 Reg = ArgRegsAndSizes.front().first; 5440 5441 if (Reg && Reg.isVirtual()) { 5442 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5443 Register PR = RegInfo.getLiveInPhysReg(Reg); 5444 if (PR) 5445 Reg = PR; 5446 } 5447 if (Reg) { 5448 Op = MachineOperand::CreateReg(Reg, false); 5449 IsIndirect = IsDbgDeclare; 5450 } 5451 } 5452 5453 if (!Op && N.getNode()) { 5454 // Check if frame index is available. 5455 SDValue LCandidate = peekThroughBitcasts(N); 5456 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5457 if (FrameIndexSDNode *FINode = 5458 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5459 Op = MachineOperand::CreateFI(FINode->getIndex()); 5460 } 5461 5462 if (!Op) { 5463 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5464 auto splitMultiRegDbgValue 5465 = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) { 5466 unsigned Offset = 0; 5467 for (auto RegAndSize : SplitRegs) { 5468 auto FragmentExpr = DIExpression::createFragmentExpression( 5469 Expr, Offset, RegAndSize.second); 5470 if (!FragmentExpr) 5471 continue; 5472 FuncInfo.ArgDbgValues.push_back( 5473 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare, 5474 RegAndSize.first, Variable, *FragmentExpr)); 5475 Offset += RegAndSize.second; 5476 } 5477 }; 5478 5479 // Check if ValueMap has reg number. 5480 DenseMap<const Value *, unsigned>::const_iterator 5481 VMI = FuncInfo.ValueMap.find(V); 5482 if (VMI != FuncInfo.ValueMap.end()) { 5483 const auto &TLI = DAG.getTargetLoweringInfo(); 5484 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5485 V->getType(), getABIRegCopyCC(V)); 5486 if (RFV.occupiesMultipleRegs()) { 5487 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5488 return true; 5489 } 5490 5491 Op = MachineOperand::CreateReg(VMI->second, false); 5492 IsIndirect = IsDbgDeclare; 5493 } else if (ArgRegsAndSizes.size() > 1) { 5494 // This was split due to the calling convention, and no virtual register 5495 // mapping exists for the value. 5496 splitMultiRegDbgValue(ArgRegsAndSizes); 5497 return true; 5498 } 5499 } 5500 5501 if (!Op) 5502 return false; 5503 5504 assert(Variable->isValidLocationForIntrinsic(DL) && 5505 "Expected inlined-at fields to agree"); 5506 IsIndirect = (Op->isReg()) ? IsIndirect : true; 5507 FuncInfo.ArgDbgValues.push_back( 5508 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 5509 *Op, Variable, Expr)); 5510 5511 return true; 5512 } 5513 5514 /// Return the appropriate SDDbgValue based on N. 5515 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5516 DILocalVariable *Variable, 5517 DIExpression *Expr, 5518 const DebugLoc &dl, 5519 unsigned DbgSDNodeOrder) { 5520 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5521 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5522 // stack slot locations. 5523 // 5524 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5525 // debug values here after optimization: 5526 // 5527 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5528 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5529 // 5530 // Both describe the direct values of their associated variables. 5531 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5532 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5533 } 5534 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5535 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5536 } 5537 5538 // VisualStudio defines setjmp as _setjmp 5539 #if defined(_MSC_VER) && defined(setjmp) && \ 5540 !defined(setjmp_undefined_for_msvc) 5541 # pragma push_macro("setjmp") 5542 # undef setjmp 5543 # define setjmp_undefined_for_msvc 5544 #endif 5545 5546 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5547 switch (Intrinsic) { 5548 case Intrinsic::smul_fix: 5549 return ISD::SMULFIX; 5550 case Intrinsic::umul_fix: 5551 return ISD::UMULFIX; 5552 default: 5553 llvm_unreachable("Unhandled fixed point intrinsic"); 5554 } 5555 } 5556 5557 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5558 const char *FunctionName) { 5559 assert(FunctionName && "FunctionName must not be nullptr"); 5560 SDValue Callee = DAG.getExternalSymbol( 5561 FunctionName, 5562 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5563 LowerCallTo(&I, Callee, I.isTailCall()); 5564 } 5565 5566 /// Lower the call to the specified intrinsic function. 5567 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5568 unsigned Intrinsic) { 5569 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5570 SDLoc sdl = getCurSDLoc(); 5571 DebugLoc dl = getCurDebugLoc(); 5572 SDValue Res; 5573 5574 switch (Intrinsic) { 5575 default: 5576 // By default, turn this into a target intrinsic node. 5577 visitTargetIntrinsic(I, Intrinsic); 5578 return; 5579 case Intrinsic::vastart: visitVAStart(I); return; 5580 case Intrinsic::vaend: visitVAEnd(I); return; 5581 case Intrinsic::vacopy: visitVACopy(I); return; 5582 case Intrinsic::returnaddress: 5583 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5584 TLI.getPointerTy(DAG.getDataLayout()), 5585 getValue(I.getArgOperand(0)))); 5586 return; 5587 case Intrinsic::addressofreturnaddress: 5588 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5589 TLI.getPointerTy(DAG.getDataLayout()))); 5590 return; 5591 case Intrinsic::sponentry: 5592 setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl, 5593 TLI.getFrameIndexTy(DAG.getDataLayout()))); 5594 return; 5595 case Intrinsic::frameaddress: 5596 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5597 TLI.getFrameIndexTy(DAG.getDataLayout()), 5598 getValue(I.getArgOperand(0)))); 5599 return; 5600 case Intrinsic::read_register: { 5601 Value *Reg = I.getArgOperand(0); 5602 SDValue Chain = getRoot(); 5603 SDValue RegName = 5604 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5605 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5606 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5607 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5608 setValue(&I, Res); 5609 DAG.setRoot(Res.getValue(1)); 5610 return; 5611 } 5612 case Intrinsic::write_register: { 5613 Value *Reg = I.getArgOperand(0); 5614 Value *RegValue = I.getArgOperand(1); 5615 SDValue Chain = getRoot(); 5616 SDValue RegName = 5617 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5618 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5619 RegName, getValue(RegValue))); 5620 return; 5621 } 5622 case Intrinsic::setjmp: 5623 lowerCallToExternalSymbol(I, &"_setjmp"[!TLI.usesUnderscoreSetJmp()]); 5624 return; 5625 case Intrinsic::longjmp: 5626 lowerCallToExternalSymbol(I, &"_longjmp"[!TLI.usesUnderscoreLongJmp()]); 5627 return; 5628 case Intrinsic::memcpy: { 5629 const auto &MCI = cast<MemCpyInst>(I); 5630 SDValue Op1 = getValue(I.getArgOperand(0)); 5631 SDValue Op2 = getValue(I.getArgOperand(1)); 5632 SDValue Op3 = getValue(I.getArgOperand(2)); 5633 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5634 unsigned DstAlign = std::max<unsigned>(MCI.getDestAlignment(), 1); 5635 unsigned SrcAlign = std::max<unsigned>(MCI.getSourceAlignment(), 1); 5636 unsigned Align = MinAlign(DstAlign, SrcAlign); 5637 bool isVol = MCI.isVolatile(); 5638 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5639 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5640 // node. 5641 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 5642 false, isTC, 5643 MachinePointerInfo(I.getArgOperand(0)), 5644 MachinePointerInfo(I.getArgOperand(1))); 5645 updateDAGForMaybeTailCall(MC); 5646 return; 5647 } 5648 case Intrinsic::memset: { 5649 const auto &MSI = cast<MemSetInst>(I); 5650 SDValue Op1 = getValue(I.getArgOperand(0)); 5651 SDValue Op2 = getValue(I.getArgOperand(1)); 5652 SDValue Op3 = getValue(I.getArgOperand(2)); 5653 // @llvm.memset defines 0 and 1 to both mean no alignment. 5654 unsigned Align = std::max<unsigned>(MSI.getDestAlignment(), 1); 5655 bool isVol = MSI.isVolatile(); 5656 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5657 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 5658 isTC, MachinePointerInfo(I.getArgOperand(0))); 5659 updateDAGForMaybeTailCall(MS); 5660 return; 5661 } 5662 case Intrinsic::memmove: { 5663 const auto &MMI = cast<MemMoveInst>(I); 5664 SDValue Op1 = getValue(I.getArgOperand(0)); 5665 SDValue Op2 = getValue(I.getArgOperand(1)); 5666 SDValue Op3 = getValue(I.getArgOperand(2)); 5667 // @llvm.memmove defines 0 and 1 to both mean no alignment. 5668 unsigned DstAlign = std::max<unsigned>(MMI.getDestAlignment(), 1); 5669 unsigned SrcAlign = std::max<unsigned>(MMI.getSourceAlignment(), 1); 5670 unsigned Align = MinAlign(DstAlign, SrcAlign); 5671 bool isVol = MMI.isVolatile(); 5672 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5673 // FIXME: Support passing different dest/src alignments to the memmove DAG 5674 // node. 5675 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 5676 isTC, MachinePointerInfo(I.getArgOperand(0)), 5677 MachinePointerInfo(I.getArgOperand(1))); 5678 updateDAGForMaybeTailCall(MM); 5679 return; 5680 } 5681 case Intrinsic::memcpy_element_unordered_atomic: { 5682 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 5683 SDValue Dst = getValue(MI.getRawDest()); 5684 SDValue Src = getValue(MI.getRawSource()); 5685 SDValue Length = getValue(MI.getLength()); 5686 5687 unsigned DstAlign = MI.getDestAlignment(); 5688 unsigned SrcAlign = MI.getSourceAlignment(); 5689 Type *LengthTy = MI.getLength()->getType(); 5690 unsigned ElemSz = MI.getElementSizeInBytes(); 5691 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5692 SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src, 5693 SrcAlign, Length, LengthTy, ElemSz, isTC, 5694 MachinePointerInfo(MI.getRawDest()), 5695 MachinePointerInfo(MI.getRawSource())); 5696 updateDAGForMaybeTailCall(MC); 5697 return; 5698 } 5699 case Intrinsic::memmove_element_unordered_atomic: { 5700 auto &MI = cast<AtomicMemMoveInst>(I); 5701 SDValue Dst = getValue(MI.getRawDest()); 5702 SDValue Src = getValue(MI.getRawSource()); 5703 SDValue Length = getValue(MI.getLength()); 5704 5705 unsigned DstAlign = MI.getDestAlignment(); 5706 unsigned SrcAlign = MI.getSourceAlignment(); 5707 Type *LengthTy = MI.getLength()->getType(); 5708 unsigned ElemSz = MI.getElementSizeInBytes(); 5709 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5710 SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src, 5711 SrcAlign, Length, LengthTy, ElemSz, isTC, 5712 MachinePointerInfo(MI.getRawDest()), 5713 MachinePointerInfo(MI.getRawSource())); 5714 updateDAGForMaybeTailCall(MC); 5715 return; 5716 } 5717 case Intrinsic::memset_element_unordered_atomic: { 5718 auto &MI = cast<AtomicMemSetInst>(I); 5719 SDValue Dst = getValue(MI.getRawDest()); 5720 SDValue Val = getValue(MI.getValue()); 5721 SDValue Length = getValue(MI.getLength()); 5722 5723 unsigned DstAlign = MI.getDestAlignment(); 5724 Type *LengthTy = MI.getLength()->getType(); 5725 unsigned ElemSz = MI.getElementSizeInBytes(); 5726 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5727 SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length, 5728 LengthTy, ElemSz, isTC, 5729 MachinePointerInfo(MI.getRawDest())); 5730 updateDAGForMaybeTailCall(MC); 5731 return; 5732 } 5733 case Intrinsic::dbg_addr: 5734 case Intrinsic::dbg_declare: { 5735 const auto &DI = cast<DbgVariableIntrinsic>(I); 5736 DILocalVariable *Variable = DI.getVariable(); 5737 DIExpression *Expression = DI.getExpression(); 5738 dropDanglingDebugInfo(Variable, Expression); 5739 assert(Variable && "Missing variable"); 5740 5741 // Check if address has undef value. 5742 const Value *Address = DI.getVariableLocation(); 5743 if (!Address || isa<UndefValue>(Address) || 5744 (Address->use_empty() && !isa<Argument>(Address))) { 5745 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 5746 return; 5747 } 5748 5749 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 5750 5751 // Check if this variable can be described by a frame index, typically 5752 // either as a static alloca or a byval parameter. 5753 int FI = std::numeric_limits<int>::max(); 5754 if (const auto *AI = 5755 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 5756 if (AI->isStaticAlloca()) { 5757 auto I = FuncInfo.StaticAllocaMap.find(AI); 5758 if (I != FuncInfo.StaticAllocaMap.end()) 5759 FI = I->second; 5760 } 5761 } else if (const auto *Arg = dyn_cast<Argument>( 5762 Address->stripInBoundsConstantOffsets())) { 5763 FI = FuncInfo.getArgumentFrameIndex(Arg); 5764 } 5765 5766 // llvm.dbg.addr is control dependent and always generates indirect 5767 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 5768 // the MachineFunction variable table. 5769 if (FI != std::numeric_limits<int>::max()) { 5770 if (Intrinsic == Intrinsic::dbg_addr) { 5771 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 5772 Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder); 5773 DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter); 5774 } 5775 return; 5776 } 5777 5778 SDValue &N = NodeMap[Address]; 5779 if (!N.getNode() && isa<Argument>(Address)) 5780 // Check unused arguments map. 5781 N = UnusedArgNodeMap[Address]; 5782 SDDbgValue *SDV; 5783 if (N.getNode()) { 5784 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 5785 Address = BCI->getOperand(0); 5786 // Parameters are handled specially. 5787 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 5788 if (isParameter && FINode) { 5789 // Byval parameter. We have a frame index at this point. 5790 SDV = 5791 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 5792 /*IsIndirect*/ true, dl, SDNodeOrder); 5793 } else if (isa<Argument>(Address)) { 5794 // Address is an argument, so try to emit its dbg value using 5795 // virtual register info from the FuncInfo.ValueMap. 5796 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N); 5797 return; 5798 } else { 5799 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 5800 true, dl, SDNodeOrder); 5801 } 5802 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 5803 } else { 5804 // If Address is an argument then try to emit its dbg value using 5805 // virtual register info from the FuncInfo.ValueMap. 5806 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, 5807 N)) { 5808 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 5809 } 5810 } 5811 return; 5812 } 5813 case Intrinsic::dbg_label: { 5814 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 5815 DILabel *Label = DI.getLabel(); 5816 assert(Label && "Missing label"); 5817 5818 SDDbgLabel *SDV; 5819 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 5820 DAG.AddDbgLabel(SDV); 5821 return; 5822 } 5823 case Intrinsic::dbg_value: { 5824 const DbgValueInst &DI = cast<DbgValueInst>(I); 5825 assert(DI.getVariable() && "Missing variable"); 5826 5827 DILocalVariable *Variable = DI.getVariable(); 5828 DIExpression *Expression = DI.getExpression(); 5829 dropDanglingDebugInfo(Variable, Expression); 5830 const Value *V = DI.getValue(); 5831 if (!V) 5832 return; 5833 5834 if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(), 5835 SDNodeOrder)) 5836 return; 5837 5838 // TODO: Dangling debug info will eventually either be resolved or produce 5839 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 5840 // between the original dbg.value location and its resolved DBG_VALUE, which 5841 // we should ideally fill with an extra Undef DBG_VALUE. 5842 5843 DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder); 5844 return; 5845 } 5846 5847 case Intrinsic::eh_typeid_for: { 5848 // Find the type id for the given typeinfo. 5849 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 5850 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 5851 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 5852 setValue(&I, Res); 5853 return; 5854 } 5855 5856 case Intrinsic::eh_return_i32: 5857 case Intrinsic::eh_return_i64: 5858 DAG.getMachineFunction().setCallsEHReturn(true); 5859 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 5860 MVT::Other, 5861 getControlRoot(), 5862 getValue(I.getArgOperand(0)), 5863 getValue(I.getArgOperand(1)))); 5864 return; 5865 case Intrinsic::eh_unwind_init: 5866 DAG.getMachineFunction().setCallsUnwindInit(true); 5867 return; 5868 case Intrinsic::eh_dwarf_cfa: 5869 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 5870 TLI.getPointerTy(DAG.getDataLayout()), 5871 getValue(I.getArgOperand(0)))); 5872 return; 5873 case Intrinsic::eh_sjlj_callsite: { 5874 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5875 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 5876 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 5877 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 5878 5879 MMI.setCurrentCallSite(CI->getZExtValue()); 5880 return; 5881 } 5882 case Intrinsic::eh_sjlj_functioncontext: { 5883 // Get and store the index of the function context. 5884 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 5885 AllocaInst *FnCtx = 5886 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 5887 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 5888 MFI.setFunctionContextIndex(FI); 5889 return; 5890 } 5891 case Intrinsic::eh_sjlj_setjmp: { 5892 SDValue Ops[2]; 5893 Ops[0] = getRoot(); 5894 Ops[1] = getValue(I.getArgOperand(0)); 5895 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 5896 DAG.getVTList(MVT::i32, MVT::Other), Ops); 5897 setValue(&I, Op.getValue(0)); 5898 DAG.setRoot(Op.getValue(1)); 5899 return; 5900 } 5901 case Intrinsic::eh_sjlj_longjmp: 5902 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 5903 getRoot(), getValue(I.getArgOperand(0)))); 5904 return; 5905 case Intrinsic::eh_sjlj_setup_dispatch: 5906 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 5907 getRoot())); 5908 return; 5909 case Intrinsic::masked_gather: 5910 visitMaskedGather(I); 5911 return; 5912 case Intrinsic::masked_load: 5913 visitMaskedLoad(I); 5914 return; 5915 case Intrinsic::masked_scatter: 5916 visitMaskedScatter(I); 5917 return; 5918 case Intrinsic::masked_store: 5919 visitMaskedStore(I); 5920 return; 5921 case Intrinsic::masked_expandload: 5922 visitMaskedLoad(I, true /* IsExpanding */); 5923 return; 5924 case Intrinsic::masked_compressstore: 5925 visitMaskedStore(I, true /* IsCompressing */); 5926 return; 5927 case Intrinsic::x86_mmx_pslli_w: 5928 case Intrinsic::x86_mmx_pslli_d: 5929 case Intrinsic::x86_mmx_pslli_q: 5930 case Intrinsic::x86_mmx_psrli_w: 5931 case Intrinsic::x86_mmx_psrli_d: 5932 case Intrinsic::x86_mmx_psrli_q: 5933 case Intrinsic::x86_mmx_psrai_w: 5934 case Intrinsic::x86_mmx_psrai_d: { 5935 SDValue ShAmt = getValue(I.getArgOperand(1)); 5936 if (isa<ConstantSDNode>(ShAmt)) { 5937 visitTargetIntrinsic(I, Intrinsic); 5938 return; 5939 } 5940 unsigned NewIntrinsic = 0; 5941 EVT ShAmtVT = MVT::v2i32; 5942 switch (Intrinsic) { 5943 case Intrinsic::x86_mmx_pslli_w: 5944 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 5945 break; 5946 case Intrinsic::x86_mmx_pslli_d: 5947 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 5948 break; 5949 case Intrinsic::x86_mmx_pslli_q: 5950 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 5951 break; 5952 case Intrinsic::x86_mmx_psrli_w: 5953 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 5954 break; 5955 case Intrinsic::x86_mmx_psrli_d: 5956 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 5957 break; 5958 case Intrinsic::x86_mmx_psrli_q: 5959 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 5960 break; 5961 case Intrinsic::x86_mmx_psrai_w: 5962 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 5963 break; 5964 case Intrinsic::x86_mmx_psrai_d: 5965 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 5966 break; 5967 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5968 } 5969 5970 // The vector shift intrinsics with scalars uses 32b shift amounts but 5971 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 5972 // to be zero. 5973 // We must do this early because v2i32 is not a legal type. 5974 SDValue ShOps[2]; 5975 ShOps[0] = ShAmt; 5976 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 5977 ShAmt = DAG.getBuildVector(ShAmtVT, sdl, ShOps); 5978 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5979 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 5980 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 5981 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 5982 getValue(I.getArgOperand(0)), ShAmt); 5983 setValue(&I, Res); 5984 return; 5985 } 5986 case Intrinsic::powi: 5987 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 5988 getValue(I.getArgOperand(1)), DAG)); 5989 return; 5990 case Intrinsic::log: 5991 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5992 return; 5993 case Intrinsic::log2: 5994 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5995 return; 5996 case Intrinsic::log10: 5997 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5998 return; 5999 case Intrinsic::exp: 6000 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6001 return; 6002 case Intrinsic::exp2: 6003 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6004 return; 6005 case Intrinsic::pow: 6006 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6007 getValue(I.getArgOperand(1)), DAG, TLI)); 6008 return; 6009 case Intrinsic::sqrt: 6010 case Intrinsic::fabs: 6011 case Intrinsic::sin: 6012 case Intrinsic::cos: 6013 case Intrinsic::floor: 6014 case Intrinsic::ceil: 6015 case Intrinsic::trunc: 6016 case Intrinsic::rint: 6017 case Intrinsic::nearbyint: 6018 case Intrinsic::round: 6019 case Intrinsic::canonicalize: { 6020 unsigned Opcode; 6021 switch (Intrinsic) { 6022 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6023 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6024 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6025 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6026 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6027 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6028 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6029 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6030 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6031 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6032 case Intrinsic::round: Opcode = ISD::FROUND; break; 6033 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6034 } 6035 6036 setValue(&I, DAG.getNode(Opcode, sdl, 6037 getValue(I.getArgOperand(0)).getValueType(), 6038 getValue(I.getArgOperand(0)))); 6039 return; 6040 } 6041 case Intrinsic::lround: 6042 case Intrinsic::llround: 6043 case Intrinsic::lrint: 6044 case Intrinsic::llrint: { 6045 unsigned Opcode; 6046 switch (Intrinsic) { 6047 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6048 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6049 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6050 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6051 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6052 } 6053 6054 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6055 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6056 getValue(I.getArgOperand(0)))); 6057 return; 6058 } 6059 case Intrinsic::minnum: 6060 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6061 getValue(I.getArgOperand(0)).getValueType(), 6062 getValue(I.getArgOperand(0)), 6063 getValue(I.getArgOperand(1)))); 6064 return; 6065 case Intrinsic::maxnum: 6066 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6067 getValue(I.getArgOperand(0)).getValueType(), 6068 getValue(I.getArgOperand(0)), 6069 getValue(I.getArgOperand(1)))); 6070 return; 6071 case Intrinsic::minimum: 6072 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6073 getValue(I.getArgOperand(0)).getValueType(), 6074 getValue(I.getArgOperand(0)), 6075 getValue(I.getArgOperand(1)))); 6076 return; 6077 case Intrinsic::maximum: 6078 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6079 getValue(I.getArgOperand(0)).getValueType(), 6080 getValue(I.getArgOperand(0)), 6081 getValue(I.getArgOperand(1)))); 6082 return; 6083 case Intrinsic::copysign: 6084 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6085 getValue(I.getArgOperand(0)).getValueType(), 6086 getValue(I.getArgOperand(0)), 6087 getValue(I.getArgOperand(1)))); 6088 return; 6089 case Intrinsic::fma: 6090 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6091 getValue(I.getArgOperand(0)).getValueType(), 6092 getValue(I.getArgOperand(0)), 6093 getValue(I.getArgOperand(1)), 6094 getValue(I.getArgOperand(2)))); 6095 return; 6096 case Intrinsic::experimental_constrained_fadd: 6097 case Intrinsic::experimental_constrained_fsub: 6098 case Intrinsic::experimental_constrained_fmul: 6099 case Intrinsic::experimental_constrained_fdiv: 6100 case Intrinsic::experimental_constrained_frem: 6101 case Intrinsic::experimental_constrained_fma: 6102 case Intrinsic::experimental_constrained_fptrunc: 6103 case Intrinsic::experimental_constrained_fpext: 6104 case Intrinsic::experimental_constrained_sqrt: 6105 case Intrinsic::experimental_constrained_pow: 6106 case Intrinsic::experimental_constrained_powi: 6107 case Intrinsic::experimental_constrained_sin: 6108 case Intrinsic::experimental_constrained_cos: 6109 case Intrinsic::experimental_constrained_exp: 6110 case Intrinsic::experimental_constrained_exp2: 6111 case Intrinsic::experimental_constrained_log: 6112 case Intrinsic::experimental_constrained_log10: 6113 case Intrinsic::experimental_constrained_log2: 6114 case Intrinsic::experimental_constrained_rint: 6115 case Intrinsic::experimental_constrained_nearbyint: 6116 case Intrinsic::experimental_constrained_maxnum: 6117 case Intrinsic::experimental_constrained_minnum: 6118 case Intrinsic::experimental_constrained_ceil: 6119 case Intrinsic::experimental_constrained_floor: 6120 case Intrinsic::experimental_constrained_round: 6121 case Intrinsic::experimental_constrained_trunc: 6122 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6123 return; 6124 case Intrinsic::fmuladd: { 6125 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6126 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6127 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 6128 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6129 getValue(I.getArgOperand(0)).getValueType(), 6130 getValue(I.getArgOperand(0)), 6131 getValue(I.getArgOperand(1)), 6132 getValue(I.getArgOperand(2)))); 6133 } else { 6134 // TODO: Intrinsic calls should have fast-math-flags. 6135 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 6136 getValue(I.getArgOperand(0)).getValueType(), 6137 getValue(I.getArgOperand(0)), 6138 getValue(I.getArgOperand(1))); 6139 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6140 getValue(I.getArgOperand(0)).getValueType(), 6141 Mul, 6142 getValue(I.getArgOperand(2))); 6143 setValue(&I, Add); 6144 } 6145 return; 6146 } 6147 case Intrinsic::convert_to_fp16: 6148 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6149 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6150 getValue(I.getArgOperand(0)), 6151 DAG.getTargetConstant(0, sdl, 6152 MVT::i32)))); 6153 return; 6154 case Intrinsic::convert_from_fp16: 6155 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6156 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6157 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6158 getValue(I.getArgOperand(0))))); 6159 return; 6160 case Intrinsic::pcmarker: { 6161 SDValue Tmp = getValue(I.getArgOperand(0)); 6162 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6163 return; 6164 } 6165 case Intrinsic::readcyclecounter: { 6166 SDValue Op = getRoot(); 6167 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6168 DAG.getVTList(MVT::i64, MVT::Other), Op); 6169 setValue(&I, Res); 6170 DAG.setRoot(Res.getValue(1)); 6171 return; 6172 } 6173 case Intrinsic::bitreverse: 6174 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6175 getValue(I.getArgOperand(0)).getValueType(), 6176 getValue(I.getArgOperand(0)))); 6177 return; 6178 case Intrinsic::bswap: 6179 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6180 getValue(I.getArgOperand(0)).getValueType(), 6181 getValue(I.getArgOperand(0)))); 6182 return; 6183 case Intrinsic::cttz: { 6184 SDValue Arg = getValue(I.getArgOperand(0)); 6185 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6186 EVT Ty = Arg.getValueType(); 6187 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6188 sdl, Ty, Arg)); 6189 return; 6190 } 6191 case Intrinsic::ctlz: { 6192 SDValue Arg = getValue(I.getArgOperand(0)); 6193 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6194 EVT Ty = Arg.getValueType(); 6195 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6196 sdl, Ty, Arg)); 6197 return; 6198 } 6199 case Intrinsic::ctpop: { 6200 SDValue Arg = getValue(I.getArgOperand(0)); 6201 EVT Ty = Arg.getValueType(); 6202 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6203 return; 6204 } 6205 case Intrinsic::fshl: 6206 case Intrinsic::fshr: { 6207 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6208 SDValue X = getValue(I.getArgOperand(0)); 6209 SDValue Y = getValue(I.getArgOperand(1)); 6210 SDValue Z = getValue(I.getArgOperand(2)); 6211 EVT VT = X.getValueType(); 6212 SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT); 6213 SDValue Zero = DAG.getConstant(0, sdl, VT); 6214 SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC); 6215 6216 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6217 if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) { 6218 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6219 return; 6220 } 6221 6222 // When X == Y, this is rotate. If the data type has a power-of-2 size, we 6223 // avoid the select that is necessary in the general case to filter out 6224 // the 0-shift possibility that leads to UB. 6225 if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) { 6226 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6227 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6228 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6229 return; 6230 } 6231 6232 // Some targets only rotate one way. Try the opposite direction. 6233 RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL; 6234 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6235 // Negate the shift amount because it is safe to ignore the high bits. 6236 SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6237 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt)); 6238 return; 6239 } 6240 6241 // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW)) 6242 // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW)) 6243 SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6244 SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC); 6245 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt); 6246 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt); 6247 setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY)); 6248 return; 6249 } 6250 6251 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 6252 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 6253 SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt); 6254 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt); 6255 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6256 SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY); 6257 6258 // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth, 6259 // and that is undefined. We must compare and select to avoid UB. 6260 EVT CCVT = MVT::i1; 6261 if (VT.isVector()) 6262 CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements()); 6263 6264 // For fshl, 0-shift returns the 1st arg (X). 6265 // For fshr, 0-shift returns the 2nd arg (Y). 6266 SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ); 6267 setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or)); 6268 return; 6269 } 6270 case Intrinsic::sadd_sat: { 6271 SDValue Op1 = getValue(I.getArgOperand(0)); 6272 SDValue Op2 = getValue(I.getArgOperand(1)); 6273 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6274 return; 6275 } 6276 case Intrinsic::uadd_sat: { 6277 SDValue Op1 = getValue(I.getArgOperand(0)); 6278 SDValue Op2 = getValue(I.getArgOperand(1)); 6279 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6280 return; 6281 } 6282 case Intrinsic::ssub_sat: { 6283 SDValue Op1 = getValue(I.getArgOperand(0)); 6284 SDValue Op2 = getValue(I.getArgOperand(1)); 6285 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6286 return; 6287 } 6288 case Intrinsic::usub_sat: { 6289 SDValue Op1 = getValue(I.getArgOperand(0)); 6290 SDValue Op2 = getValue(I.getArgOperand(1)); 6291 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6292 return; 6293 } 6294 case Intrinsic::smul_fix: 6295 case Intrinsic::umul_fix: { 6296 SDValue Op1 = getValue(I.getArgOperand(0)); 6297 SDValue Op2 = getValue(I.getArgOperand(1)); 6298 SDValue Op3 = getValue(I.getArgOperand(2)); 6299 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6300 Op1.getValueType(), Op1, Op2, Op3)); 6301 return; 6302 } 6303 case Intrinsic::smul_fix_sat: { 6304 SDValue Op1 = getValue(I.getArgOperand(0)); 6305 SDValue Op2 = getValue(I.getArgOperand(1)); 6306 SDValue Op3 = getValue(I.getArgOperand(2)); 6307 setValue(&I, DAG.getNode(ISD::SMULFIXSAT, sdl, Op1.getValueType(), Op1, Op2, 6308 Op3)); 6309 return; 6310 } 6311 case Intrinsic::stacksave: { 6312 SDValue Op = getRoot(); 6313 Res = DAG.getNode( 6314 ISD::STACKSAVE, sdl, 6315 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 6316 setValue(&I, Res); 6317 DAG.setRoot(Res.getValue(1)); 6318 return; 6319 } 6320 case Intrinsic::stackrestore: 6321 Res = getValue(I.getArgOperand(0)); 6322 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6323 return; 6324 case Intrinsic::get_dynamic_area_offset: { 6325 SDValue Op = getRoot(); 6326 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6327 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6328 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6329 // target. 6330 if (PtrTy.getSizeInBits() < ResTy.getSizeInBits()) 6331 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6332 " intrinsic!"); 6333 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6334 Op); 6335 DAG.setRoot(Op); 6336 setValue(&I, Res); 6337 return; 6338 } 6339 case Intrinsic::stackguard: { 6340 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6341 MachineFunction &MF = DAG.getMachineFunction(); 6342 const Module &M = *MF.getFunction().getParent(); 6343 SDValue Chain = getRoot(); 6344 if (TLI.useLoadStackGuardNode()) { 6345 Res = getLoadStackGuard(DAG, sdl, Chain); 6346 } else { 6347 const Value *Global = TLI.getSDagStackGuard(M); 6348 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 6349 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6350 MachinePointerInfo(Global, 0), Align, 6351 MachineMemOperand::MOVolatile); 6352 } 6353 if (TLI.useStackGuardXorFP()) 6354 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6355 DAG.setRoot(Chain); 6356 setValue(&I, Res); 6357 return; 6358 } 6359 case Intrinsic::stackprotector: { 6360 // Emit code into the DAG to store the stack guard onto the stack. 6361 MachineFunction &MF = DAG.getMachineFunction(); 6362 MachineFrameInfo &MFI = MF.getFrameInfo(); 6363 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6364 SDValue Src, Chain = getRoot(); 6365 6366 if (TLI.useLoadStackGuardNode()) 6367 Src = getLoadStackGuard(DAG, sdl, Chain); 6368 else 6369 Src = getValue(I.getArgOperand(0)); // The guard's value. 6370 6371 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6372 6373 int FI = FuncInfo.StaticAllocaMap[Slot]; 6374 MFI.setStackProtectorIndex(FI); 6375 6376 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6377 6378 // Store the stack protector onto the stack. 6379 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 6380 DAG.getMachineFunction(), FI), 6381 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 6382 setValue(&I, Res); 6383 DAG.setRoot(Res); 6384 return; 6385 } 6386 case Intrinsic::objectsize: { 6387 // If we don't know by now, we're never going to know. 6388 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 6389 6390 assert(CI && "Non-constant type in __builtin_object_size?"); 6391 6392 SDValue Arg = getValue(I.getCalledValue()); 6393 EVT Ty = Arg.getValueType(); 6394 6395 if (CI->isZero()) 6396 Res = DAG.getConstant(-1ULL, sdl, Ty); 6397 else 6398 Res = DAG.getConstant(0, sdl, Ty); 6399 6400 setValue(&I, Res); 6401 return; 6402 } 6403 6404 case Intrinsic::is_constant: 6405 // If this wasn't constant-folded away by now, then it's not a 6406 // constant. 6407 setValue(&I, DAG.getConstant(0, sdl, MVT::i1)); 6408 return; 6409 6410 case Intrinsic::annotation: 6411 case Intrinsic::ptr_annotation: 6412 case Intrinsic::launder_invariant_group: 6413 case Intrinsic::strip_invariant_group: 6414 // Drop the intrinsic, but forward the value 6415 setValue(&I, getValue(I.getOperand(0))); 6416 return; 6417 case Intrinsic::assume: 6418 case Intrinsic::var_annotation: 6419 case Intrinsic::sideeffect: 6420 // Discard annotate attributes, assumptions, and artificial side-effects. 6421 return; 6422 6423 case Intrinsic::codeview_annotation: { 6424 // Emit a label associated with this metadata. 6425 MachineFunction &MF = DAG.getMachineFunction(); 6426 MCSymbol *Label = 6427 MF.getMMI().getContext().createTempSymbol("annotation", true); 6428 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6429 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6430 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6431 DAG.setRoot(Res); 6432 return; 6433 } 6434 6435 case Intrinsic::init_trampoline: { 6436 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6437 6438 SDValue Ops[6]; 6439 Ops[0] = getRoot(); 6440 Ops[1] = getValue(I.getArgOperand(0)); 6441 Ops[2] = getValue(I.getArgOperand(1)); 6442 Ops[3] = getValue(I.getArgOperand(2)); 6443 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6444 Ops[5] = DAG.getSrcValue(F); 6445 6446 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6447 6448 DAG.setRoot(Res); 6449 return; 6450 } 6451 case Intrinsic::adjust_trampoline: 6452 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6453 TLI.getPointerTy(DAG.getDataLayout()), 6454 getValue(I.getArgOperand(0)))); 6455 return; 6456 case Intrinsic::gcroot: { 6457 assert(DAG.getMachineFunction().getFunction().hasGC() && 6458 "only valid in functions with gc specified, enforced by Verifier"); 6459 assert(GFI && "implied by previous"); 6460 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6461 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6462 6463 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6464 GFI->addStackRoot(FI->getIndex(), TypeMap); 6465 return; 6466 } 6467 case Intrinsic::gcread: 6468 case Intrinsic::gcwrite: 6469 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6470 case Intrinsic::flt_rounds: 6471 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 6472 return; 6473 6474 case Intrinsic::expect: 6475 // Just replace __builtin_expect(exp, c) with EXP. 6476 setValue(&I, getValue(I.getArgOperand(0))); 6477 return; 6478 6479 case Intrinsic::debugtrap: 6480 case Intrinsic::trap: { 6481 StringRef TrapFuncName = 6482 I.getAttributes() 6483 .getAttribute(AttributeList::FunctionIndex, "trap-func-name") 6484 .getValueAsString(); 6485 if (TrapFuncName.empty()) { 6486 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 6487 ISD::TRAP : ISD::DEBUGTRAP; 6488 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 6489 return; 6490 } 6491 TargetLowering::ArgListTy Args; 6492 6493 TargetLowering::CallLoweringInfo CLI(DAG); 6494 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6495 CallingConv::C, I.getType(), 6496 DAG.getExternalSymbol(TrapFuncName.data(), 6497 TLI.getPointerTy(DAG.getDataLayout())), 6498 std::move(Args)); 6499 6500 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6501 DAG.setRoot(Result.second); 6502 return; 6503 } 6504 6505 case Intrinsic::uadd_with_overflow: 6506 case Intrinsic::sadd_with_overflow: 6507 case Intrinsic::usub_with_overflow: 6508 case Intrinsic::ssub_with_overflow: 6509 case Intrinsic::umul_with_overflow: 6510 case Intrinsic::smul_with_overflow: { 6511 ISD::NodeType Op; 6512 switch (Intrinsic) { 6513 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6514 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6515 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6516 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6517 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6518 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6519 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6520 } 6521 SDValue Op1 = getValue(I.getArgOperand(0)); 6522 SDValue Op2 = getValue(I.getArgOperand(1)); 6523 6524 EVT ResultVT = Op1.getValueType(); 6525 EVT OverflowVT = MVT::i1; 6526 if (ResultVT.isVector()) 6527 OverflowVT = EVT::getVectorVT( 6528 *Context, OverflowVT, ResultVT.getVectorNumElements()); 6529 6530 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6531 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6532 return; 6533 } 6534 case Intrinsic::prefetch: { 6535 SDValue Ops[5]; 6536 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6537 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6538 Ops[0] = DAG.getRoot(); 6539 Ops[1] = getValue(I.getArgOperand(0)); 6540 Ops[2] = getValue(I.getArgOperand(1)); 6541 Ops[3] = getValue(I.getArgOperand(2)); 6542 Ops[4] = getValue(I.getArgOperand(3)); 6543 SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 6544 DAG.getVTList(MVT::Other), Ops, 6545 EVT::getIntegerVT(*Context, 8), 6546 MachinePointerInfo(I.getArgOperand(0)), 6547 0, /* align */ 6548 Flags); 6549 6550 // Chain the prefetch in parallell with any pending loads, to stay out of 6551 // the way of later optimizations. 6552 PendingLoads.push_back(Result); 6553 Result = getRoot(); 6554 DAG.setRoot(Result); 6555 return; 6556 } 6557 case Intrinsic::lifetime_start: 6558 case Intrinsic::lifetime_end: { 6559 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6560 // Stack coloring is not enabled in O0, discard region information. 6561 if (TM.getOptLevel() == CodeGenOpt::None) 6562 return; 6563 6564 const int64_t ObjectSize = 6565 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6566 Value *const ObjectPtr = I.getArgOperand(1); 6567 SmallVector<const Value *, 4> Allocas; 6568 GetUnderlyingObjects(ObjectPtr, Allocas, *DL); 6569 6570 for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(), 6571 E = Allocas.end(); Object != E; ++Object) { 6572 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 6573 6574 // Could not find an Alloca. 6575 if (!LifetimeObject) 6576 continue; 6577 6578 // First check that the Alloca is static, otherwise it won't have a 6579 // valid frame index. 6580 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6581 if (SI == FuncInfo.StaticAllocaMap.end()) 6582 return; 6583 6584 const int FrameIndex = SI->second; 6585 int64_t Offset; 6586 if (GetPointerBaseWithConstantOffset( 6587 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6588 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6589 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6590 Offset); 6591 DAG.setRoot(Res); 6592 } 6593 return; 6594 } 6595 case Intrinsic::invariant_start: 6596 // Discard region information. 6597 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 6598 return; 6599 case Intrinsic::invariant_end: 6600 // Discard region information. 6601 return; 6602 case Intrinsic::clear_cache: 6603 /// FunctionName may be null. 6604 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6605 lowerCallToExternalSymbol(I, FunctionName); 6606 return; 6607 case Intrinsic::donothing: 6608 // ignore 6609 return; 6610 case Intrinsic::experimental_stackmap: 6611 visitStackmap(I); 6612 return; 6613 case Intrinsic::experimental_patchpoint_void: 6614 case Intrinsic::experimental_patchpoint_i64: 6615 visitPatchpoint(&I); 6616 return; 6617 case Intrinsic::experimental_gc_statepoint: 6618 LowerStatepoint(ImmutableStatepoint(&I)); 6619 return; 6620 case Intrinsic::experimental_gc_result: 6621 visitGCResult(cast<GCResultInst>(I)); 6622 return; 6623 case Intrinsic::experimental_gc_relocate: 6624 visitGCRelocate(cast<GCRelocateInst>(I)); 6625 return; 6626 case Intrinsic::instrprof_increment: 6627 llvm_unreachable("instrprof failed to lower an increment"); 6628 case Intrinsic::instrprof_value_profile: 6629 llvm_unreachable("instrprof failed to lower a value profiling call"); 6630 case Intrinsic::localescape: { 6631 MachineFunction &MF = DAG.getMachineFunction(); 6632 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6633 6634 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 6635 // is the same on all targets. 6636 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 6637 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 6638 if (isa<ConstantPointerNull>(Arg)) 6639 continue; // Skip null pointers. They represent a hole in index space. 6640 AllocaInst *Slot = cast<AllocaInst>(Arg); 6641 assert(FuncInfo.StaticAllocaMap.count(Slot) && 6642 "can only escape static allocas"); 6643 int FI = FuncInfo.StaticAllocaMap[Slot]; 6644 MCSymbol *FrameAllocSym = 6645 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6646 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 6647 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 6648 TII->get(TargetOpcode::LOCAL_ESCAPE)) 6649 .addSym(FrameAllocSym) 6650 .addFrameIndex(FI); 6651 } 6652 6653 return; 6654 } 6655 6656 case Intrinsic::localrecover: { 6657 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 6658 MachineFunction &MF = DAG.getMachineFunction(); 6659 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 6660 6661 // Get the symbol that defines the frame offset. 6662 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 6663 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 6664 unsigned IdxVal = 6665 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 6666 MCSymbol *FrameAllocSym = 6667 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6668 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 6669 6670 // Create a MCSymbol for the label to avoid any target lowering 6671 // that would make this PC relative. 6672 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 6673 SDValue OffsetVal = 6674 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 6675 6676 // Add the offset to the FP. 6677 Value *FP = I.getArgOperand(1); 6678 SDValue FPVal = getValue(FP); 6679 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 6680 setValue(&I, Add); 6681 6682 return; 6683 } 6684 6685 case Intrinsic::eh_exceptionpointer: 6686 case Intrinsic::eh_exceptioncode: { 6687 // Get the exception pointer vreg, copy from it, and resize it to fit. 6688 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 6689 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 6690 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 6691 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 6692 SDValue N = 6693 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 6694 if (Intrinsic == Intrinsic::eh_exceptioncode) 6695 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 6696 setValue(&I, N); 6697 return; 6698 } 6699 case Intrinsic::xray_customevent: { 6700 // Here we want to make sure that the intrinsic behaves as if it has a 6701 // specific calling convention, and only for x86_64. 6702 // FIXME: Support other platforms later. 6703 const auto &Triple = DAG.getTarget().getTargetTriple(); 6704 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6705 return; 6706 6707 SDLoc DL = getCurSDLoc(); 6708 SmallVector<SDValue, 8> Ops; 6709 6710 // We want to say that we always want the arguments in registers. 6711 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 6712 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 6713 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6714 SDValue Chain = getRoot(); 6715 Ops.push_back(LogEntryVal); 6716 Ops.push_back(StrSizeVal); 6717 Ops.push_back(Chain); 6718 6719 // We need to enforce the calling convention for the callsite, so that 6720 // argument ordering is enforced correctly, and that register allocation can 6721 // see that some registers may be assumed clobbered and have to preserve 6722 // them across calls to the intrinsic. 6723 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 6724 DL, NodeTys, Ops); 6725 SDValue patchableNode = SDValue(MN, 0); 6726 DAG.setRoot(patchableNode); 6727 setValue(&I, patchableNode); 6728 return; 6729 } 6730 case Intrinsic::xray_typedevent: { 6731 // Here we want to make sure that the intrinsic behaves as if it has a 6732 // specific calling convention, and only for x86_64. 6733 // FIXME: Support other platforms later. 6734 const auto &Triple = DAG.getTarget().getTargetTriple(); 6735 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6736 return; 6737 6738 SDLoc DL = getCurSDLoc(); 6739 SmallVector<SDValue, 8> Ops; 6740 6741 // We want to say that we always want the arguments in registers. 6742 // It's unclear to me how manipulating the selection DAG here forces callers 6743 // to provide arguments in registers instead of on the stack. 6744 SDValue LogTypeId = getValue(I.getArgOperand(0)); 6745 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 6746 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 6747 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6748 SDValue Chain = getRoot(); 6749 Ops.push_back(LogTypeId); 6750 Ops.push_back(LogEntryVal); 6751 Ops.push_back(StrSizeVal); 6752 Ops.push_back(Chain); 6753 6754 // We need to enforce the calling convention for the callsite, so that 6755 // argument ordering is enforced correctly, and that register allocation can 6756 // see that some registers may be assumed clobbered and have to preserve 6757 // them across calls to the intrinsic. 6758 MachineSDNode *MN = DAG.getMachineNode( 6759 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops); 6760 SDValue patchableNode = SDValue(MN, 0); 6761 DAG.setRoot(patchableNode); 6762 setValue(&I, patchableNode); 6763 return; 6764 } 6765 case Intrinsic::experimental_deoptimize: 6766 LowerDeoptimizeCall(&I); 6767 return; 6768 6769 case Intrinsic::experimental_vector_reduce_v2_fadd: 6770 case Intrinsic::experimental_vector_reduce_v2_fmul: 6771 case Intrinsic::experimental_vector_reduce_add: 6772 case Intrinsic::experimental_vector_reduce_mul: 6773 case Intrinsic::experimental_vector_reduce_and: 6774 case Intrinsic::experimental_vector_reduce_or: 6775 case Intrinsic::experimental_vector_reduce_xor: 6776 case Intrinsic::experimental_vector_reduce_smax: 6777 case Intrinsic::experimental_vector_reduce_smin: 6778 case Intrinsic::experimental_vector_reduce_umax: 6779 case Intrinsic::experimental_vector_reduce_umin: 6780 case Intrinsic::experimental_vector_reduce_fmax: 6781 case Intrinsic::experimental_vector_reduce_fmin: 6782 visitVectorReduce(I, Intrinsic); 6783 return; 6784 6785 case Intrinsic::icall_branch_funnel: { 6786 SmallVector<SDValue, 16> Ops; 6787 Ops.push_back(getValue(I.getArgOperand(0))); 6788 6789 int64_t Offset; 6790 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6791 I.getArgOperand(1), Offset, DAG.getDataLayout())); 6792 if (!Base) 6793 report_fatal_error( 6794 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6795 Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0)); 6796 6797 struct BranchFunnelTarget { 6798 int64_t Offset; 6799 SDValue Target; 6800 }; 6801 SmallVector<BranchFunnelTarget, 8> Targets; 6802 6803 for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) { 6804 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6805 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 6806 if (ElemBase != Base) 6807 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 6808 "to the same GlobalValue"); 6809 6810 SDValue Val = getValue(I.getArgOperand(Op + 1)); 6811 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 6812 if (!GA) 6813 report_fatal_error( 6814 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6815 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 6816 GA->getGlobal(), getCurSDLoc(), 6817 Val.getValueType(), GA->getOffset())}); 6818 } 6819 llvm::sort(Targets, 6820 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 6821 return T1.Offset < T2.Offset; 6822 }); 6823 6824 for (auto &T : Targets) { 6825 Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32)); 6826 Ops.push_back(T.Target); 6827 } 6828 6829 Ops.push_back(DAG.getRoot()); // Chain 6830 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, 6831 getCurSDLoc(), MVT::Other, Ops), 6832 0); 6833 DAG.setRoot(N); 6834 setValue(&I, N); 6835 HasTailCall = true; 6836 return; 6837 } 6838 6839 case Intrinsic::wasm_landingpad_index: 6840 // Information this intrinsic contained has been transferred to 6841 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 6842 // delete it now. 6843 return; 6844 6845 case Intrinsic::aarch64_settag: 6846 case Intrinsic::aarch64_settag_zero: { 6847 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6848 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 6849 SDValue Val = TSI.EmitTargetCodeForSetTag( 6850 DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)), 6851 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 6852 ZeroMemory); 6853 DAG.setRoot(Val); 6854 setValue(&I, Val); 6855 return; 6856 } 6857 } 6858 } 6859 6860 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 6861 const ConstrainedFPIntrinsic &FPI) { 6862 SDLoc sdl = getCurSDLoc(); 6863 unsigned Opcode; 6864 switch (FPI.getIntrinsicID()) { 6865 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6866 case Intrinsic::experimental_constrained_fadd: 6867 Opcode = ISD::STRICT_FADD; 6868 break; 6869 case Intrinsic::experimental_constrained_fsub: 6870 Opcode = ISD::STRICT_FSUB; 6871 break; 6872 case Intrinsic::experimental_constrained_fmul: 6873 Opcode = ISD::STRICT_FMUL; 6874 break; 6875 case Intrinsic::experimental_constrained_fdiv: 6876 Opcode = ISD::STRICT_FDIV; 6877 break; 6878 case Intrinsic::experimental_constrained_frem: 6879 Opcode = ISD::STRICT_FREM; 6880 break; 6881 case Intrinsic::experimental_constrained_fma: 6882 Opcode = ISD::STRICT_FMA; 6883 break; 6884 case Intrinsic::experimental_constrained_fptrunc: 6885 Opcode = ISD::STRICT_FP_ROUND; 6886 break; 6887 case Intrinsic::experimental_constrained_fpext: 6888 Opcode = ISD::STRICT_FP_EXTEND; 6889 break; 6890 case Intrinsic::experimental_constrained_sqrt: 6891 Opcode = ISD::STRICT_FSQRT; 6892 break; 6893 case Intrinsic::experimental_constrained_pow: 6894 Opcode = ISD::STRICT_FPOW; 6895 break; 6896 case Intrinsic::experimental_constrained_powi: 6897 Opcode = ISD::STRICT_FPOWI; 6898 break; 6899 case Intrinsic::experimental_constrained_sin: 6900 Opcode = ISD::STRICT_FSIN; 6901 break; 6902 case Intrinsic::experimental_constrained_cos: 6903 Opcode = ISD::STRICT_FCOS; 6904 break; 6905 case Intrinsic::experimental_constrained_exp: 6906 Opcode = ISD::STRICT_FEXP; 6907 break; 6908 case Intrinsic::experimental_constrained_exp2: 6909 Opcode = ISD::STRICT_FEXP2; 6910 break; 6911 case Intrinsic::experimental_constrained_log: 6912 Opcode = ISD::STRICT_FLOG; 6913 break; 6914 case Intrinsic::experimental_constrained_log10: 6915 Opcode = ISD::STRICT_FLOG10; 6916 break; 6917 case Intrinsic::experimental_constrained_log2: 6918 Opcode = ISD::STRICT_FLOG2; 6919 break; 6920 case Intrinsic::experimental_constrained_rint: 6921 Opcode = ISD::STRICT_FRINT; 6922 break; 6923 case Intrinsic::experimental_constrained_nearbyint: 6924 Opcode = ISD::STRICT_FNEARBYINT; 6925 break; 6926 case Intrinsic::experimental_constrained_maxnum: 6927 Opcode = ISD::STRICT_FMAXNUM; 6928 break; 6929 case Intrinsic::experimental_constrained_minnum: 6930 Opcode = ISD::STRICT_FMINNUM; 6931 break; 6932 case Intrinsic::experimental_constrained_ceil: 6933 Opcode = ISD::STRICT_FCEIL; 6934 break; 6935 case Intrinsic::experimental_constrained_floor: 6936 Opcode = ISD::STRICT_FFLOOR; 6937 break; 6938 case Intrinsic::experimental_constrained_round: 6939 Opcode = ISD::STRICT_FROUND; 6940 break; 6941 case Intrinsic::experimental_constrained_trunc: 6942 Opcode = ISD::STRICT_FTRUNC; 6943 break; 6944 } 6945 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6946 SDValue Chain = getRoot(); 6947 SmallVector<EVT, 4> ValueVTs; 6948 ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs); 6949 ValueVTs.push_back(MVT::Other); // Out chain 6950 6951 SDVTList VTs = DAG.getVTList(ValueVTs); 6952 SDValue Result; 6953 if (Opcode == ISD::STRICT_FP_ROUND) 6954 Result = DAG.getNode(Opcode, sdl, VTs, 6955 { Chain, getValue(FPI.getArgOperand(0)), 6956 DAG.getTargetConstant(0, sdl, 6957 TLI.getPointerTy(DAG.getDataLayout())) }); 6958 else if (FPI.isUnaryOp()) 6959 Result = DAG.getNode(Opcode, sdl, VTs, 6960 { Chain, getValue(FPI.getArgOperand(0)) }); 6961 else if (FPI.isTernaryOp()) 6962 Result = DAG.getNode(Opcode, sdl, VTs, 6963 { Chain, getValue(FPI.getArgOperand(0)), 6964 getValue(FPI.getArgOperand(1)), 6965 getValue(FPI.getArgOperand(2)) }); 6966 else 6967 Result = DAG.getNode(Opcode, sdl, VTs, 6968 { Chain, getValue(FPI.getArgOperand(0)), 6969 getValue(FPI.getArgOperand(1)) }); 6970 6971 if (FPI.getExceptionBehavior() != 6972 ConstrainedFPIntrinsic::ExceptionBehavior::ebIgnore) { 6973 SDNodeFlags Flags; 6974 Flags.setFPExcept(true); 6975 Result->setFlags(Flags); 6976 } 6977 6978 assert(Result.getNode()->getNumValues() == 2); 6979 SDValue OutChain = Result.getValue(1); 6980 DAG.setRoot(OutChain); 6981 SDValue FPResult = Result.getValue(0); 6982 setValue(&FPI, FPResult); 6983 } 6984 6985 std::pair<SDValue, SDValue> 6986 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 6987 const BasicBlock *EHPadBB) { 6988 MachineFunction &MF = DAG.getMachineFunction(); 6989 MachineModuleInfo &MMI = MF.getMMI(); 6990 MCSymbol *BeginLabel = nullptr; 6991 6992 if (EHPadBB) { 6993 // Insert a label before the invoke call to mark the try range. This can be 6994 // used to detect deletion of the invoke via the MachineModuleInfo. 6995 BeginLabel = MMI.getContext().createTempSymbol(); 6996 6997 // For SjLj, keep track of which landing pads go with which invokes 6998 // so as to maintain the ordering of pads in the LSDA. 6999 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 7000 if (CallSiteIndex) { 7001 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 7002 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 7003 7004 // Now that the call site is handled, stop tracking it. 7005 MMI.setCurrentCallSite(0); 7006 } 7007 7008 // Both PendingLoads and PendingExports must be flushed here; 7009 // this call might not return. 7010 (void)getRoot(); 7011 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 7012 7013 CLI.setChain(getRoot()); 7014 } 7015 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7016 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7017 7018 assert((CLI.IsTailCall || Result.second.getNode()) && 7019 "Non-null chain expected with non-tail call!"); 7020 assert((Result.second.getNode() || !Result.first.getNode()) && 7021 "Null value expected with tail call!"); 7022 7023 if (!Result.second.getNode()) { 7024 // As a special case, a null chain means that a tail call has been emitted 7025 // and the DAG root is already updated. 7026 HasTailCall = true; 7027 7028 // Since there's no actual continuation from this block, nothing can be 7029 // relying on us setting vregs for them. 7030 PendingExports.clear(); 7031 } else { 7032 DAG.setRoot(Result.second); 7033 } 7034 7035 if (EHPadBB) { 7036 // Insert a label at the end of the invoke call to mark the try range. This 7037 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7038 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7039 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 7040 7041 // Inform MachineModuleInfo of range. 7042 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7043 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7044 // actually use outlined funclets and their LSDA info style. 7045 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7046 assert(CLI.CS); 7047 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 7048 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()), 7049 BeginLabel, EndLabel); 7050 } else if (!isScopedEHPersonality(Pers)) { 7051 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7052 } 7053 } 7054 7055 return Result; 7056 } 7057 7058 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 7059 bool isTailCall, 7060 const BasicBlock *EHPadBB) { 7061 auto &DL = DAG.getDataLayout(); 7062 FunctionType *FTy = CS.getFunctionType(); 7063 Type *RetTy = CS.getType(); 7064 7065 TargetLowering::ArgListTy Args; 7066 Args.reserve(CS.arg_size()); 7067 7068 const Value *SwiftErrorVal = nullptr; 7069 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7070 7071 // We can't tail call inside a function with a swifterror argument. Lowering 7072 // does not support this yet. It would have to move into the swifterror 7073 // register before the call. 7074 auto *Caller = CS.getInstruction()->getParent()->getParent(); 7075 if (TLI.supportSwiftError() && 7076 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7077 isTailCall = false; 7078 7079 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 7080 i != e; ++i) { 7081 TargetLowering::ArgListEntry Entry; 7082 const Value *V = *i; 7083 7084 // Skip empty types 7085 if (V->getType()->isEmptyTy()) 7086 continue; 7087 7088 SDValue ArgNode = getValue(V); 7089 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7090 7091 Entry.setAttributes(&CS, i - CS.arg_begin()); 7092 7093 // Use swifterror virtual register as input to the call. 7094 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7095 SwiftErrorVal = V; 7096 // We find the virtual register for the actual swifterror argument. 7097 // Instead of using the Value, we use the virtual register instead. 7098 Entry.Node = DAG.getRegister( 7099 SwiftError.getOrCreateVRegUseAt(CS.getInstruction(), FuncInfo.MBB, V), 7100 EVT(TLI.getPointerTy(DL))); 7101 } 7102 7103 Args.push_back(Entry); 7104 7105 // If we have an explicit sret argument that is an Instruction, (i.e., it 7106 // might point to function-local memory), we can't meaningfully tail-call. 7107 if (Entry.IsSRet && isa<Instruction>(V)) 7108 isTailCall = false; 7109 } 7110 7111 // Check if target-independent constraints permit a tail call here. 7112 // Target-dependent constraints are checked within TLI->LowerCallTo. 7113 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 7114 isTailCall = false; 7115 7116 // Disable tail calls if there is an swifterror argument. Targets have not 7117 // been updated to support tail calls. 7118 if (TLI.supportSwiftError() && SwiftErrorVal) 7119 isTailCall = false; 7120 7121 TargetLowering::CallLoweringInfo CLI(DAG); 7122 CLI.setDebugLoc(getCurSDLoc()) 7123 .setChain(getRoot()) 7124 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 7125 .setTailCall(isTailCall) 7126 .setConvergent(CS.isConvergent()); 7127 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7128 7129 if (Result.first.getNode()) { 7130 const Instruction *Inst = CS.getInstruction(); 7131 Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first); 7132 setValue(Inst, Result.first); 7133 } 7134 7135 // The last element of CLI.InVals has the SDValue for swifterror return. 7136 // Here we copy it to a virtual register and update SwiftErrorMap for 7137 // book-keeping. 7138 if (SwiftErrorVal && TLI.supportSwiftError()) { 7139 // Get the last element of InVals. 7140 SDValue Src = CLI.InVals.back(); 7141 unsigned VReg = SwiftError.getOrCreateVRegDefAt( 7142 CS.getInstruction(), FuncInfo.MBB, SwiftErrorVal); 7143 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 7144 DAG.setRoot(CopyNode); 7145 } 7146 } 7147 7148 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 7149 SelectionDAGBuilder &Builder) { 7150 // Check to see if this load can be trivially constant folded, e.g. if the 7151 // input is from a string literal. 7152 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 7153 // Cast pointer to the type we really want to load. 7154 Type *LoadTy = 7155 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 7156 if (LoadVT.isVector()) 7157 LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements()); 7158 7159 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 7160 PointerType::getUnqual(LoadTy)); 7161 7162 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 7163 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 7164 return Builder.getValue(LoadCst); 7165 } 7166 7167 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 7168 // still constant memory, the input chain can be the entry node. 7169 SDValue Root; 7170 bool ConstantMemory = false; 7171 7172 // Do not serialize (non-volatile) loads of constant memory with anything. 7173 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 7174 Root = Builder.DAG.getEntryNode(); 7175 ConstantMemory = true; 7176 } else { 7177 // Do not serialize non-volatile loads against each other. 7178 Root = Builder.DAG.getRoot(); 7179 } 7180 7181 SDValue Ptr = Builder.getValue(PtrVal); 7182 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 7183 Ptr, MachinePointerInfo(PtrVal), 7184 /* Alignment = */ 1); 7185 7186 if (!ConstantMemory) 7187 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 7188 return LoadVal; 7189 } 7190 7191 /// Record the value for an instruction that produces an integer result, 7192 /// converting the type where necessary. 7193 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 7194 SDValue Value, 7195 bool IsSigned) { 7196 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7197 I.getType(), true); 7198 if (IsSigned) 7199 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 7200 else 7201 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 7202 setValue(&I, Value); 7203 } 7204 7205 /// See if we can lower a memcmp call into an optimized form. If so, return 7206 /// true and lower it. Otherwise return false, and it will be lowered like a 7207 /// normal call. 7208 /// The caller already checked that \p I calls the appropriate LibFunc with a 7209 /// correct prototype. 7210 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 7211 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 7212 const Value *Size = I.getArgOperand(2); 7213 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 7214 if (CSize && CSize->getZExtValue() == 0) { 7215 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7216 I.getType(), true); 7217 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 7218 return true; 7219 } 7220 7221 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7222 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 7223 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 7224 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 7225 if (Res.first.getNode()) { 7226 processIntegerCallValue(I, Res.first, true); 7227 PendingLoads.push_back(Res.second); 7228 return true; 7229 } 7230 7231 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 7232 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 7233 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 7234 return false; 7235 7236 // If the target has a fast compare for the given size, it will return a 7237 // preferred load type for that size. Require that the load VT is legal and 7238 // that the target supports unaligned loads of that type. Otherwise, return 7239 // INVALID. 7240 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 7241 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7242 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 7243 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 7244 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 7245 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 7246 // TODO: Check alignment of src and dest ptrs. 7247 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 7248 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 7249 if (!TLI.isTypeLegal(LVT) || 7250 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 7251 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 7252 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 7253 } 7254 7255 return LVT; 7256 }; 7257 7258 // This turns into unaligned loads. We only do this if the target natively 7259 // supports the MVT we'll be loading or if it is small enough (<= 4) that 7260 // we'll only produce a small number of byte loads. 7261 MVT LoadVT; 7262 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 7263 switch (NumBitsToCompare) { 7264 default: 7265 return false; 7266 case 16: 7267 LoadVT = MVT::i16; 7268 break; 7269 case 32: 7270 LoadVT = MVT::i32; 7271 break; 7272 case 64: 7273 case 128: 7274 case 256: 7275 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 7276 break; 7277 } 7278 7279 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 7280 return false; 7281 7282 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 7283 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 7284 7285 // Bitcast to a wide integer type if the loads are vectors. 7286 if (LoadVT.isVector()) { 7287 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 7288 LoadL = DAG.getBitcast(CmpVT, LoadL); 7289 LoadR = DAG.getBitcast(CmpVT, LoadR); 7290 } 7291 7292 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 7293 processIntegerCallValue(I, Cmp, false); 7294 return true; 7295 } 7296 7297 /// See if we can lower a memchr call into an optimized form. If so, return 7298 /// true and lower it. Otherwise return false, and it will be lowered like a 7299 /// normal call. 7300 /// The caller already checked that \p I calls the appropriate LibFunc with a 7301 /// correct prototype. 7302 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 7303 const Value *Src = I.getArgOperand(0); 7304 const Value *Char = I.getArgOperand(1); 7305 const Value *Length = I.getArgOperand(2); 7306 7307 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7308 std::pair<SDValue, SDValue> Res = 7309 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 7310 getValue(Src), getValue(Char), getValue(Length), 7311 MachinePointerInfo(Src)); 7312 if (Res.first.getNode()) { 7313 setValue(&I, Res.first); 7314 PendingLoads.push_back(Res.second); 7315 return true; 7316 } 7317 7318 return false; 7319 } 7320 7321 /// See if we can lower a mempcpy call into an optimized form. If so, return 7322 /// true and lower it. Otherwise return false, and it will be lowered like a 7323 /// normal call. 7324 /// The caller already checked that \p I calls the appropriate LibFunc with a 7325 /// correct prototype. 7326 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 7327 SDValue Dst = getValue(I.getArgOperand(0)); 7328 SDValue Src = getValue(I.getArgOperand(1)); 7329 SDValue Size = getValue(I.getArgOperand(2)); 7330 7331 unsigned DstAlign = DAG.InferPtrAlignment(Dst); 7332 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 7333 unsigned Align = std::min(DstAlign, SrcAlign); 7334 if (Align == 0) // Alignment of one or both could not be inferred. 7335 Align = 1; // 0 and 1 both specify no alignment, but 0 is reserved. 7336 7337 bool isVol = false; 7338 SDLoc sdl = getCurSDLoc(); 7339 7340 // In the mempcpy context we need to pass in a false value for isTailCall 7341 // because the return pointer needs to be adjusted by the size of 7342 // the copied memory. 7343 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Align, isVol, 7344 false, /*isTailCall=*/false, 7345 MachinePointerInfo(I.getArgOperand(0)), 7346 MachinePointerInfo(I.getArgOperand(1))); 7347 assert(MC.getNode() != nullptr && 7348 "** memcpy should not be lowered as TailCall in mempcpy context **"); 7349 DAG.setRoot(MC); 7350 7351 // Check if Size needs to be truncated or extended. 7352 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 7353 7354 // Adjust return pointer to point just past the last dst byte. 7355 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 7356 Dst, Size); 7357 setValue(&I, DstPlusSize); 7358 return true; 7359 } 7360 7361 /// See if we can lower a strcpy call into an optimized form. If so, return 7362 /// true and lower it, otherwise return false and it will be lowered like a 7363 /// normal call. 7364 /// The caller already checked that \p I calls the appropriate LibFunc with a 7365 /// correct prototype. 7366 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 7367 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7368 7369 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7370 std::pair<SDValue, SDValue> Res = 7371 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 7372 getValue(Arg0), getValue(Arg1), 7373 MachinePointerInfo(Arg0), 7374 MachinePointerInfo(Arg1), isStpcpy); 7375 if (Res.first.getNode()) { 7376 setValue(&I, Res.first); 7377 DAG.setRoot(Res.second); 7378 return true; 7379 } 7380 7381 return false; 7382 } 7383 7384 /// See if we can lower a strcmp call into an optimized form. If so, return 7385 /// true and lower it, otherwise return false and it will be lowered like a 7386 /// normal call. 7387 /// The caller already checked that \p I calls the appropriate LibFunc with a 7388 /// correct prototype. 7389 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 7390 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7391 7392 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7393 std::pair<SDValue, SDValue> Res = 7394 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 7395 getValue(Arg0), getValue(Arg1), 7396 MachinePointerInfo(Arg0), 7397 MachinePointerInfo(Arg1)); 7398 if (Res.first.getNode()) { 7399 processIntegerCallValue(I, Res.first, true); 7400 PendingLoads.push_back(Res.second); 7401 return true; 7402 } 7403 7404 return false; 7405 } 7406 7407 /// See if we can lower a strlen call into an optimized form. If so, return 7408 /// true and lower it, otherwise return false and it will be lowered like a 7409 /// normal call. 7410 /// The caller already checked that \p I calls the appropriate LibFunc with a 7411 /// correct prototype. 7412 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 7413 const Value *Arg0 = I.getArgOperand(0); 7414 7415 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7416 std::pair<SDValue, SDValue> Res = 7417 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 7418 getValue(Arg0), MachinePointerInfo(Arg0)); 7419 if (Res.first.getNode()) { 7420 processIntegerCallValue(I, Res.first, false); 7421 PendingLoads.push_back(Res.second); 7422 return true; 7423 } 7424 7425 return false; 7426 } 7427 7428 /// See if we can lower a strnlen call into an optimized form. If so, return 7429 /// true and lower it, otherwise return false and it will be lowered like a 7430 /// normal call. 7431 /// The caller already checked that \p I calls the appropriate LibFunc with a 7432 /// correct prototype. 7433 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 7434 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7435 7436 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7437 std::pair<SDValue, SDValue> Res = 7438 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 7439 getValue(Arg0), getValue(Arg1), 7440 MachinePointerInfo(Arg0)); 7441 if (Res.first.getNode()) { 7442 processIntegerCallValue(I, Res.first, false); 7443 PendingLoads.push_back(Res.second); 7444 return true; 7445 } 7446 7447 return false; 7448 } 7449 7450 /// See if we can lower a unary floating-point operation into an SDNode with 7451 /// the specified Opcode. If so, return true and lower it, otherwise return 7452 /// false and it will be lowered like a normal call. 7453 /// The caller already checked that \p I calls the appropriate LibFunc with a 7454 /// correct prototype. 7455 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 7456 unsigned Opcode) { 7457 // We already checked this call's prototype; verify it doesn't modify errno. 7458 if (!I.onlyReadsMemory()) 7459 return false; 7460 7461 SDValue Tmp = getValue(I.getArgOperand(0)); 7462 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 7463 return true; 7464 } 7465 7466 /// See if we can lower a binary floating-point operation into an SDNode with 7467 /// the specified Opcode. If so, return true and lower it. Otherwise return 7468 /// false, and it will be lowered like a normal call. 7469 /// The caller already checked that \p I calls the appropriate LibFunc with a 7470 /// correct prototype. 7471 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 7472 unsigned Opcode) { 7473 // We already checked this call's prototype; verify it doesn't modify errno. 7474 if (!I.onlyReadsMemory()) 7475 return false; 7476 7477 SDValue Tmp0 = getValue(I.getArgOperand(0)); 7478 SDValue Tmp1 = getValue(I.getArgOperand(1)); 7479 EVT VT = Tmp0.getValueType(); 7480 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 7481 return true; 7482 } 7483 7484 void SelectionDAGBuilder::visitCall(const CallInst &I) { 7485 // Handle inline assembly differently. 7486 if (isa<InlineAsm>(I.getCalledValue())) { 7487 visitInlineAsm(&I); 7488 return; 7489 } 7490 7491 if (Function *F = I.getCalledFunction()) { 7492 if (F->isDeclaration()) { 7493 // Is this an LLVM intrinsic or a target-specific intrinsic? 7494 unsigned IID = F->getIntrinsicID(); 7495 if (!IID) 7496 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 7497 IID = II->getIntrinsicID(F); 7498 7499 if (IID) { 7500 visitIntrinsicCall(I, IID); 7501 return; 7502 } 7503 } 7504 7505 // Check for well-known libc/libm calls. If the function is internal, it 7506 // can't be a library call. Don't do the check if marked as nobuiltin for 7507 // some reason or the call site requires strict floating point semantics. 7508 LibFunc Func; 7509 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 7510 F->hasName() && LibInfo->getLibFunc(*F, Func) && 7511 LibInfo->hasOptimizedCodeGen(Func)) { 7512 switch (Func) { 7513 default: break; 7514 case LibFunc_copysign: 7515 case LibFunc_copysignf: 7516 case LibFunc_copysignl: 7517 // We already checked this call's prototype; verify it doesn't modify 7518 // errno. 7519 if (I.onlyReadsMemory()) { 7520 SDValue LHS = getValue(I.getArgOperand(0)); 7521 SDValue RHS = getValue(I.getArgOperand(1)); 7522 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 7523 LHS.getValueType(), LHS, RHS)); 7524 return; 7525 } 7526 break; 7527 case LibFunc_fabs: 7528 case LibFunc_fabsf: 7529 case LibFunc_fabsl: 7530 if (visitUnaryFloatCall(I, ISD::FABS)) 7531 return; 7532 break; 7533 case LibFunc_fmin: 7534 case LibFunc_fminf: 7535 case LibFunc_fminl: 7536 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 7537 return; 7538 break; 7539 case LibFunc_fmax: 7540 case LibFunc_fmaxf: 7541 case LibFunc_fmaxl: 7542 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 7543 return; 7544 break; 7545 case LibFunc_sin: 7546 case LibFunc_sinf: 7547 case LibFunc_sinl: 7548 if (visitUnaryFloatCall(I, ISD::FSIN)) 7549 return; 7550 break; 7551 case LibFunc_cos: 7552 case LibFunc_cosf: 7553 case LibFunc_cosl: 7554 if (visitUnaryFloatCall(I, ISD::FCOS)) 7555 return; 7556 break; 7557 case LibFunc_sqrt: 7558 case LibFunc_sqrtf: 7559 case LibFunc_sqrtl: 7560 case LibFunc_sqrt_finite: 7561 case LibFunc_sqrtf_finite: 7562 case LibFunc_sqrtl_finite: 7563 if (visitUnaryFloatCall(I, ISD::FSQRT)) 7564 return; 7565 break; 7566 case LibFunc_floor: 7567 case LibFunc_floorf: 7568 case LibFunc_floorl: 7569 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 7570 return; 7571 break; 7572 case LibFunc_nearbyint: 7573 case LibFunc_nearbyintf: 7574 case LibFunc_nearbyintl: 7575 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 7576 return; 7577 break; 7578 case LibFunc_ceil: 7579 case LibFunc_ceilf: 7580 case LibFunc_ceill: 7581 if (visitUnaryFloatCall(I, ISD::FCEIL)) 7582 return; 7583 break; 7584 case LibFunc_rint: 7585 case LibFunc_rintf: 7586 case LibFunc_rintl: 7587 if (visitUnaryFloatCall(I, ISD::FRINT)) 7588 return; 7589 break; 7590 case LibFunc_round: 7591 case LibFunc_roundf: 7592 case LibFunc_roundl: 7593 if (visitUnaryFloatCall(I, ISD::FROUND)) 7594 return; 7595 break; 7596 case LibFunc_trunc: 7597 case LibFunc_truncf: 7598 case LibFunc_truncl: 7599 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 7600 return; 7601 break; 7602 case LibFunc_log2: 7603 case LibFunc_log2f: 7604 case LibFunc_log2l: 7605 if (visitUnaryFloatCall(I, ISD::FLOG2)) 7606 return; 7607 break; 7608 case LibFunc_exp2: 7609 case LibFunc_exp2f: 7610 case LibFunc_exp2l: 7611 if (visitUnaryFloatCall(I, ISD::FEXP2)) 7612 return; 7613 break; 7614 case LibFunc_memcmp: 7615 if (visitMemCmpCall(I)) 7616 return; 7617 break; 7618 case LibFunc_mempcpy: 7619 if (visitMemPCpyCall(I)) 7620 return; 7621 break; 7622 case LibFunc_memchr: 7623 if (visitMemChrCall(I)) 7624 return; 7625 break; 7626 case LibFunc_strcpy: 7627 if (visitStrCpyCall(I, false)) 7628 return; 7629 break; 7630 case LibFunc_stpcpy: 7631 if (visitStrCpyCall(I, true)) 7632 return; 7633 break; 7634 case LibFunc_strcmp: 7635 if (visitStrCmpCall(I)) 7636 return; 7637 break; 7638 case LibFunc_strlen: 7639 if (visitStrLenCall(I)) 7640 return; 7641 break; 7642 case LibFunc_strnlen: 7643 if (visitStrNLenCall(I)) 7644 return; 7645 break; 7646 } 7647 } 7648 } 7649 7650 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 7651 // have to do anything here to lower funclet bundles. 7652 assert(!I.hasOperandBundlesOtherThan( 7653 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 7654 "Cannot lower calls with arbitrary operand bundles!"); 7655 7656 SDValue Callee = getValue(I.getCalledValue()); 7657 7658 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 7659 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 7660 else 7661 // Check if we can potentially perform a tail call. More detailed checking 7662 // is be done within LowerCallTo, after more information about the call is 7663 // known. 7664 LowerCallTo(&I, Callee, I.isTailCall()); 7665 } 7666 7667 namespace { 7668 7669 /// AsmOperandInfo - This contains information for each constraint that we are 7670 /// lowering. 7671 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 7672 public: 7673 /// CallOperand - If this is the result output operand or a clobber 7674 /// this is null, otherwise it is the incoming operand to the CallInst. 7675 /// This gets modified as the asm is processed. 7676 SDValue CallOperand; 7677 7678 /// AssignedRegs - If this is a register or register class operand, this 7679 /// contains the set of register corresponding to the operand. 7680 RegsForValue AssignedRegs; 7681 7682 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 7683 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 7684 } 7685 7686 /// Whether or not this operand accesses memory 7687 bool hasMemory(const TargetLowering &TLI) const { 7688 // Indirect operand accesses access memory. 7689 if (isIndirect) 7690 return true; 7691 7692 for (const auto &Code : Codes) 7693 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 7694 return true; 7695 7696 return false; 7697 } 7698 7699 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 7700 /// corresponds to. If there is no Value* for this operand, it returns 7701 /// MVT::Other. 7702 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 7703 const DataLayout &DL) const { 7704 if (!CallOperandVal) return MVT::Other; 7705 7706 if (isa<BasicBlock>(CallOperandVal)) 7707 return TLI.getPointerTy(DL); 7708 7709 llvm::Type *OpTy = CallOperandVal->getType(); 7710 7711 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 7712 // If this is an indirect operand, the operand is a pointer to the 7713 // accessed type. 7714 if (isIndirect) { 7715 PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 7716 if (!PtrTy) 7717 report_fatal_error("Indirect operand for inline asm not a pointer!"); 7718 OpTy = PtrTy->getElementType(); 7719 } 7720 7721 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 7722 if (StructType *STy = dyn_cast<StructType>(OpTy)) 7723 if (STy->getNumElements() == 1) 7724 OpTy = STy->getElementType(0); 7725 7726 // If OpTy is not a single value, it may be a struct/union that we 7727 // can tile with integers. 7728 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 7729 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 7730 switch (BitSize) { 7731 default: break; 7732 case 1: 7733 case 8: 7734 case 16: 7735 case 32: 7736 case 64: 7737 case 128: 7738 OpTy = IntegerType::get(Context, BitSize); 7739 break; 7740 } 7741 } 7742 7743 return TLI.getValueType(DL, OpTy, true); 7744 } 7745 }; 7746 7747 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>; 7748 7749 } // end anonymous namespace 7750 7751 /// Make sure that the output operand \p OpInfo and its corresponding input 7752 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 7753 /// out). 7754 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 7755 SDISelAsmOperandInfo &MatchingOpInfo, 7756 SelectionDAG &DAG) { 7757 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 7758 return; 7759 7760 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 7761 const auto &TLI = DAG.getTargetLoweringInfo(); 7762 7763 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 7764 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 7765 OpInfo.ConstraintVT); 7766 std::pair<unsigned, const TargetRegisterClass *> InputRC = 7767 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 7768 MatchingOpInfo.ConstraintVT); 7769 if ((OpInfo.ConstraintVT.isInteger() != 7770 MatchingOpInfo.ConstraintVT.isInteger()) || 7771 (MatchRC.second != InputRC.second)) { 7772 // FIXME: error out in a more elegant fashion 7773 report_fatal_error("Unsupported asm: input constraint" 7774 " with a matching output constraint of" 7775 " incompatible type!"); 7776 } 7777 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 7778 } 7779 7780 /// Get a direct memory input to behave well as an indirect operand. 7781 /// This may introduce stores, hence the need for a \p Chain. 7782 /// \return The (possibly updated) chain. 7783 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 7784 SDISelAsmOperandInfo &OpInfo, 7785 SelectionDAG &DAG) { 7786 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7787 7788 // If we don't have an indirect input, put it in the constpool if we can, 7789 // otherwise spill it to a stack slot. 7790 // TODO: This isn't quite right. We need to handle these according to 7791 // the addressing mode that the constraint wants. Also, this may take 7792 // an additional register for the computation and we don't want that 7793 // either. 7794 7795 // If the operand is a float, integer, or vector constant, spill to a 7796 // constant pool entry to get its address. 7797 const Value *OpVal = OpInfo.CallOperandVal; 7798 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 7799 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 7800 OpInfo.CallOperand = DAG.getConstantPool( 7801 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 7802 return Chain; 7803 } 7804 7805 // Otherwise, create a stack slot and emit a store to it before the asm. 7806 Type *Ty = OpVal->getType(); 7807 auto &DL = DAG.getDataLayout(); 7808 uint64_t TySize = DL.getTypeAllocSize(Ty); 7809 unsigned Align = DL.getPrefTypeAlignment(Ty); 7810 MachineFunction &MF = DAG.getMachineFunction(); 7811 int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 7812 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 7813 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 7814 MachinePointerInfo::getFixedStack(MF, SSFI), 7815 TLI.getMemValueType(DL, Ty)); 7816 OpInfo.CallOperand = StackSlot; 7817 7818 return Chain; 7819 } 7820 7821 /// GetRegistersForValue - Assign registers (virtual or physical) for the 7822 /// specified operand. We prefer to assign virtual registers, to allow the 7823 /// register allocator to handle the assignment process. However, if the asm 7824 /// uses features that we can't model on machineinstrs, we have SDISel do the 7825 /// allocation. This produces generally horrible, but correct, code. 7826 /// 7827 /// OpInfo describes the operand 7828 /// RefOpInfo describes the matching operand if any, the operand otherwise 7829 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 7830 SDISelAsmOperandInfo &OpInfo, 7831 SDISelAsmOperandInfo &RefOpInfo) { 7832 LLVMContext &Context = *DAG.getContext(); 7833 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7834 7835 MachineFunction &MF = DAG.getMachineFunction(); 7836 SmallVector<unsigned, 4> Regs; 7837 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 7838 7839 // No work to do for memory operations. 7840 if (OpInfo.ConstraintType == TargetLowering::C_Memory) 7841 return; 7842 7843 // If this is a constraint for a single physreg, or a constraint for a 7844 // register class, find it. 7845 unsigned AssignedReg; 7846 const TargetRegisterClass *RC; 7847 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 7848 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 7849 // RC is unset only on failure. Return immediately. 7850 if (!RC) 7851 return; 7852 7853 // Get the actual register value type. This is important, because the user 7854 // may have asked for (e.g.) the AX register in i32 type. We need to 7855 // remember that AX is actually i16 to get the right extension. 7856 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 7857 7858 if (OpInfo.ConstraintVT != MVT::Other) { 7859 // If this is an FP operand in an integer register (or visa versa), or more 7860 // generally if the operand value disagrees with the register class we plan 7861 // to stick it in, fix the operand type. 7862 // 7863 // If this is an input value, the bitcast to the new type is done now. 7864 // Bitcast for output value is done at the end of visitInlineAsm(). 7865 if ((OpInfo.Type == InlineAsm::isOutput || 7866 OpInfo.Type == InlineAsm::isInput) && 7867 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 7868 // Try to convert to the first EVT that the reg class contains. If the 7869 // types are identical size, use a bitcast to convert (e.g. two differing 7870 // vector types). Note: output bitcast is done at the end of 7871 // visitInlineAsm(). 7872 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 7873 // Exclude indirect inputs while they are unsupported because the code 7874 // to perform the load is missing and thus OpInfo.CallOperand still 7875 // refers to the input address rather than the pointed-to value. 7876 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 7877 OpInfo.CallOperand = 7878 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 7879 OpInfo.ConstraintVT = RegVT; 7880 // If the operand is an FP value and we want it in integer registers, 7881 // use the corresponding integer type. This turns an f64 value into 7882 // i64, which can be passed with two i32 values on a 32-bit machine. 7883 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 7884 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 7885 if (OpInfo.Type == InlineAsm::isInput) 7886 OpInfo.CallOperand = 7887 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 7888 OpInfo.ConstraintVT = VT; 7889 } 7890 } 7891 } 7892 7893 // No need to allocate a matching input constraint since the constraint it's 7894 // matching to has already been allocated. 7895 if (OpInfo.isMatchingInputConstraint()) 7896 return; 7897 7898 EVT ValueVT = OpInfo.ConstraintVT; 7899 if (OpInfo.ConstraintVT == MVT::Other) 7900 ValueVT = RegVT; 7901 7902 // Initialize NumRegs. 7903 unsigned NumRegs = 1; 7904 if (OpInfo.ConstraintVT != MVT::Other) 7905 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 7906 7907 // If this is a constraint for a specific physical register, like {r17}, 7908 // assign it now. 7909 7910 // If this associated to a specific register, initialize iterator to correct 7911 // place. If virtual, make sure we have enough registers 7912 7913 // Initialize iterator if necessary 7914 TargetRegisterClass::iterator I = RC->begin(); 7915 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 7916 7917 // Do not check for single registers. 7918 if (AssignedReg) { 7919 for (; *I != AssignedReg; ++I) 7920 assert(I != RC->end() && "AssignedReg should be member of RC"); 7921 } 7922 7923 for (; NumRegs; --NumRegs, ++I) { 7924 assert(I != RC->end() && "Ran out of registers to allocate!"); 7925 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 7926 Regs.push_back(R); 7927 } 7928 7929 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 7930 } 7931 7932 static unsigned 7933 findMatchingInlineAsmOperand(unsigned OperandNo, 7934 const std::vector<SDValue> &AsmNodeOperands) { 7935 // Scan until we find the definition we already emitted of this operand. 7936 unsigned CurOp = InlineAsm::Op_FirstOperand; 7937 for (; OperandNo; --OperandNo) { 7938 // Advance to the next operand. 7939 unsigned OpFlag = 7940 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 7941 assert((InlineAsm::isRegDefKind(OpFlag) || 7942 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 7943 InlineAsm::isMemKind(OpFlag)) && 7944 "Skipped past definitions?"); 7945 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 7946 } 7947 return CurOp; 7948 } 7949 7950 namespace { 7951 7952 class ExtraFlags { 7953 unsigned Flags = 0; 7954 7955 public: 7956 explicit ExtraFlags(ImmutableCallSite CS) { 7957 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 7958 if (IA->hasSideEffects()) 7959 Flags |= InlineAsm::Extra_HasSideEffects; 7960 if (IA->isAlignStack()) 7961 Flags |= InlineAsm::Extra_IsAlignStack; 7962 if (CS.isConvergent()) 7963 Flags |= InlineAsm::Extra_IsConvergent; 7964 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 7965 } 7966 7967 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 7968 // Ideally, we would only check against memory constraints. However, the 7969 // meaning of an Other constraint can be target-specific and we can't easily 7970 // reason about it. Therefore, be conservative and set MayLoad/MayStore 7971 // for Other constraints as well. 7972 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 7973 OpInfo.ConstraintType == TargetLowering::C_Other) { 7974 if (OpInfo.Type == InlineAsm::isInput) 7975 Flags |= InlineAsm::Extra_MayLoad; 7976 else if (OpInfo.Type == InlineAsm::isOutput) 7977 Flags |= InlineAsm::Extra_MayStore; 7978 else if (OpInfo.Type == InlineAsm::isClobber) 7979 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 7980 } 7981 } 7982 7983 unsigned get() const { return Flags; } 7984 }; 7985 7986 } // end anonymous namespace 7987 7988 /// visitInlineAsm - Handle a call to an InlineAsm object. 7989 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 7990 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 7991 7992 /// ConstraintOperands - Information about all of the constraints. 7993 SDISelAsmOperandInfoVector ConstraintOperands; 7994 7995 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7996 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 7997 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 7998 7999 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 8000 // AsmDialect, MayLoad, MayStore). 8001 bool HasSideEffect = IA->hasSideEffects(); 8002 ExtraFlags ExtraInfo(CS); 8003 8004 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 8005 unsigned ResNo = 0; // ResNo - The result number of the next output. 8006 for (auto &T : TargetConstraints) { 8007 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8008 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8009 8010 // Compute the value type for each operand. 8011 if (OpInfo.Type == InlineAsm::isInput || 8012 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 8013 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 8014 8015 // Process the call argument. BasicBlocks are labels, currently appearing 8016 // only in asm's. 8017 const Instruction *I = CS.getInstruction(); 8018 if (isa<CallBrInst>(I) && 8019 (ArgNo - 1) >= (cast<CallBrInst>(I)->getNumArgOperands() - 8020 cast<CallBrInst>(I)->getNumIndirectDests())) { 8021 const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal); 8022 EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true); 8023 OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT); 8024 } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 8025 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 8026 } else { 8027 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8028 } 8029 8030 OpInfo.ConstraintVT = 8031 OpInfo 8032 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 8033 .getSimpleVT(); 8034 } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 8035 // The return value of the call is this value. As such, there is no 8036 // corresponding argument. 8037 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8038 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 8039 OpInfo.ConstraintVT = TLI.getSimpleValueType( 8040 DAG.getDataLayout(), STy->getElementType(ResNo)); 8041 } else { 8042 assert(ResNo == 0 && "Asm only has one result!"); 8043 OpInfo.ConstraintVT = 8044 TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 8045 } 8046 ++ResNo; 8047 } else { 8048 OpInfo.ConstraintVT = MVT::Other; 8049 } 8050 8051 if (!HasSideEffect) 8052 HasSideEffect = OpInfo.hasMemory(TLI); 8053 8054 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8055 // FIXME: Could we compute this on OpInfo rather than T? 8056 8057 // Compute the constraint code and ConstraintType to use. 8058 TLI.ComputeConstraintToUse(T, SDValue()); 8059 8060 if (T.ConstraintType == TargetLowering::C_Immediate && 8061 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8062 // We've delayed emitting a diagnostic like the "n" constraint because 8063 // inlining could cause an integer showing up. 8064 return emitInlineAsmError( 8065 CS, "constraint '" + Twine(T.ConstraintCode) + "' expects an " 8066 "integer constant expression"); 8067 8068 ExtraInfo.update(T); 8069 } 8070 8071 8072 // We won't need to flush pending loads if this asm doesn't touch 8073 // memory and is nonvolatile. 8074 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8075 8076 bool IsCallBr = isa<CallBrInst>(CS.getInstruction()); 8077 if (IsCallBr) { 8078 // If this is a callbr we need to flush pending exports since inlineasm_br 8079 // is a terminator. We need to do this before nodes are glued to 8080 // the inlineasm_br node. 8081 Chain = getControlRoot(); 8082 } 8083 8084 // Second pass over the constraints: compute which constraint option to use. 8085 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8086 // If this is an output operand with a matching input operand, look up the 8087 // matching input. If their types mismatch, e.g. one is an integer, the 8088 // other is floating point, or their sizes are different, flag it as an 8089 // error. 8090 if (OpInfo.hasMatchingInput()) { 8091 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8092 patchMatchingInput(OpInfo, Input, DAG); 8093 } 8094 8095 // Compute the constraint code and ConstraintType to use. 8096 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8097 8098 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8099 OpInfo.Type == InlineAsm::isClobber) 8100 continue; 8101 8102 // If this is a memory input, and if the operand is not indirect, do what we 8103 // need to provide an address for the memory input. 8104 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8105 !OpInfo.isIndirect) { 8106 assert((OpInfo.isMultipleAlternative || 8107 (OpInfo.Type == InlineAsm::isInput)) && 8108 "Can only indirectify direct input operands!"); 8109 8110 // Memory operands really want the address of the value. 8111 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8112 8113 // There is no longer a Value* corresponding to this operand. 8114 OpInfo.CallOperandVal = nullptr; 8115 8116 // It is now an indirect operand. 8117 OpInfo.isIndirect = true; 8118 } 8119 8120 } 8121 8122 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8123 std::vector<SDValue> AsmNodeOperands; 8124 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8125 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8126 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 8127 8128 // If we have a !srcloc metadata node associated with it, we want to attach 8129 // this to the ultimately generated inline asm machineinstr. To do this, we 8130 // pass in the third operand as this (potentially null) inline asm MDNode. 8131 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 8132 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 8133 8134 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 8135 // bits as operand 3. 8136 AsmNodeOperands.push_back(DAG.getTargetConstant( 8137 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8138 8139 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 8140 // this, assign virtual and physical registers for inputs and otput. 8141 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8142 // Assign Registers. 8143 SDISelAsmOperandInfo &RefOpInfo = 8144 OpInfo.isMatchingInputConstraint() 8145 ? ConstraintOperands[OpInfo.getMatchedOperand()] 8146 : OpInfo; 8147 GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 8148 8149 switch (OpInfo.Type) { 8150 case InlineAsm::isOutput: 8151 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 8152 ((OpInfo.ConstraintType == TargetLowering::C_Immediate || 8153 OpInfo.ConstraintType == TargetLowering::C_Other) && 8154 OpInfo.isIndirect)) { 8155 unsigned ConstraintID = 8156 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8157 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8158 "Failed to convert memory constraint code to constraint id."); 8159 8160 // Add information to the INLINEASM node to know about this output. 8161 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8162 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 8163 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 8164 MVT::i32)); 8165 AsmNodeOperands.push_back(OpInfo.CallOperand); 8166 break; 8167 } else if (((OpInfo.ConstraintType == TargetLowering::C_Immediate || 8168 OpInfo.ConstraintType == TargetLowering::C_Other) && 8169 !OpInfo.isIndirect) || 8170 OpInfo.ConstraintType == TargetLowering::C_Register || 8171 OpInfo.ConstraintType == TargetLowering::C_RegisterClass) { 8172 // Otherwise, this outputs to a register (directly for C_Register / 8173 // C_RegisterClass, and a target-defined fashion for 8174 // C_Immediate/C_Other). Find a register that we can use. 8175 if (OpInfo.AssignedRegs.Regs.empty()) { 8176 emitInlineAsmError( 8177 CS, "couldn't allocate output register for constraint '" + 8178 Twine(OpInfo.ConstraintCode) + "'"); 8179 return; 8180 } 8181 8182 // Add information to the INLINEASM node to know that this register is 8183 // set. 8184 OpInfo.AssignedRegs.AddInlineAsmOperands( 8185 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 8186 : InlineAsm::Kind_RegDef, 8187 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 8188 } 8189 break; 8190 8191 case InlineAsm::isInput: { 8192 SDValue InOperandVal = OpInfo.CallOperand; 8193 8194 if (OpInfo.isMatchingInputConstraint()) { 8195 // If this is required to match an output register we have already set, 8196 // just use its register. 8197 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 8198 AsmNodeOperands); 8199 unsigned OpFlag = 8200 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8201 if (InlineAsm::isRegDefKind(OpFlag) || 8202 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 8203 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 8204 if (OpInfo.isIndirect) { 8205 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 8206 emitInlineAsmError(CS, "inline asm not supported yet:" 8207 " don't know how to handle tied " 8208 "indirect register inputs"); 8209 return; 8210 } 8211 8212 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 8213 SmallVector<unsigned, 4> Regs; 8214 8215 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) { 8216 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 8217 MachineRegisterInfo &RegInfo = 8218 DAG.getMachineFunction().getRegInfo(); 8219 for (unsigned i = 0; i != NumRegs; ++i) 8220 Regs.push_back(RegInfo.createVirtualRegister(RC)); 8221 } else { 8222 emitInlineAsmError(CS, "inline asm error: This value type register " 8223 "class is not natively supported!"); 8224 return; 8225 } 8226 8227 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 8228 8229 SDLoc dl = getCurSDLoc(); 8230 // Use the produced MatchedRegs object to 8231 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 8232 CS.getInstruction()); 8233 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 8234 true, OpInfo.getMatchedOperand(), dl, 8235 DAG, AsmNodeOperands); 8236 break; 8237 } 8238 8239 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 8240 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 8241 "Unexpected number of operands"); 8242 // Add information to the INLINEASM node to know about this input. 8243 // See InlineAsm.h isUseOperandTiedToDef. 8244 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 8245 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 8246 OpInfo.getMatchedOperand()); 8247 AsmNodeOperands.push_back(DAG.getTargetConstant( 8248 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8249 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 8250 break; 8251 } 8252 8253 // Treat indirect 'X' constraint as memory. 8254 if ((OpInfo.ConstraintType == TargetLowering::C_Immediate || 8255 OpInfo.ConstraintType == TargetLowering::C_Other) && 8256 OpInfo.isIndirect) 8257 OpInfo.ConstraintType = TargetLowering::C_Memory; 8258 8259 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 8260 OpInfo.ConstraintType == TargetLowering::C_Other) { 8261 std::vector<SDValue> Ops; 8262 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 8263 Ops, DAG); 8264 if (Ops.empty()) { 8265 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 8266 if (isa<ConstantSDNode>(InOperandVal)) { 8267 emitInlineAsmError(CS, "value out of range for constraint '" + 8268 Twine(OpInfo.ConstraintCode) + "'"); 8269 return; 8270 } 8271 8272 emitInlineAsmError(CS, "invalid operand for inline asm constraint '" + 8273 Twine(OpInfo.ConstraintCode) + "'"); 8274 return; 8275 } 8276 8277 // Add information to the INLINEASM node to know about this input. 8278 unsigned ResOpType = 8279 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 8280 AsmNodeOperands.push_back(DAG.getTargetConstant( 8281 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8282 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 8283 break; 8284 } 8285 8286 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8287 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 8288 assert(InOperandVal.getValueType() == 8289 TLI.getPointerTy(DAG.getDataLayout()) && 8290 "Memory operands expect pointer values"); 8291 8292 unsigned ConstraintID = 8293 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8294 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8295 "Failed to convert memory constraint code to constraint id."); 8296 8297 // Add information to the INLINEASM node to know about this input. 8298 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8299 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 8300 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 8301 getCurSDLoc(), 8302 MVT::i32)); 8303 AsmNodeOperands.push_back(InOperandVal); 8304 break; 8305 } 8306 8307 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 8308 OpInfo.ConstraintType == TargetLowering::C_Register || 8309 OpInfo.ConstraintType == TargetLowering::C_Immediate) && 8310 "Unknown constraint type!"); 8311 8312 // TODO: Support this. 8313 if (OpInfo.isIndirect) { 8314 emitInlineAsmError( 8315 CS, "Don't know how to handle indirect register inputs yet " 8316 "for constraint '" + 8317 Twine(OpInfo.ConstraintCode) + "'"); 8318 return; 8319 } 8320 8321 // Copy the input into the appropriate registers. 8322 if (OpInfo.AssignedRegs.Regs.empty()) { 8323 emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" + 8324 Twine(OpInfo.ConstraintCode) + "'"); 8325 return; 8326 } 8327 8328 SDLoc dl = getCurSDLoc(); 8329 8330 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 8331 Chain, &Flag, CS.getInstruction()); 8332 8333 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 8334 dl, DAG, AsmNodeOperands); 8335 break; 8336 } 8337 case InlineAsm::isClobber: 8338 // Add the clobbered value to the operand list, so that the register 8339 // allocator is aware that the physreg got clobbered. 8340 if (!OpInfo.AssignedRegs.Regs.empty()) 8341 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 8342 false, 0, getCurSDLoc(), DAG, 8343 AsmNodeOperands); 8344 break; 8345 } 8346 } 8347 8348 // Finish up input operands. Set the input chain and add the flag last. 8349 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 8350 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 8351 8352 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 8353 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 8354 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 8355 Flag = Chain.getValue(1); 8356 8357 // Do additional work to generate outputs. 8358 8359 SmallVector<EVT, 1> ResultVTs; 8360 SmallVector<SDValue, 1> ResultValues; 8361 SmallVector<SDValue, 8> OutChains; 8362 8363 llvm::Type *CSResultType = CS.getType(); 8364 ArrayRef<Type *> ResultTypes; 8365 if (StructType *StructResult = dyn_cast<StructType>(CSResultType)) 8366 ResultTypes = StructResult->elements(); 8367 else if (!CSResultType->isVoidTy()) 8368 ResultTypes = makeArrayRef(CSResultType); 8369 8370 auto CurResultType = ResultTypes.begin(); 8371 auto handleRegAssign = [&](SDValue V) { 8372 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 8373 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 8374 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 8375 ++CurResultType; 8376 // If the type of the inline asm call site return value is different but has 8377 // same size as the type of the asm output bitcast it. One example of this 8378 // is for vectors with different width / number of elements. This can 8379 // happen for register classes that can contain multiple different value 8380 // types. The preg or vreg allocated may not have the same VT as was 8381 // expected. 8382 // 8383 // This can also happen for a return value that disagrees with the register 8384 // class it is put in, eg. a double in a general-purpose register on a 8385 // 32-bit machine. 8386 if (ResultVT != V.getValueType() && 8387 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 8388 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 8389 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 8390 V.getValueType().isInteger()) { 8391 // If a result value was tied to an input value, the computed result 8392 // may have a wider width than the expected result. Extract the 8393 // relevant portion. 8394 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 8395 } 8396 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 8397 ResultVTs.push_back(ResultVT); 8398 ResultValues.push_back(V); 8399 }; 8400 8401 // Deal with output operands. 8402 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8403 if (OpInfo.Type == InlineAsm::isOutput) { 8404 SDValue Val; 8405 // Skip trivial output operands. 8406 if (OpInfo.AssignedRegs.Regs.empty()) 8407 continue; 8408 8409 switch (OpInfo.ConstraintType) { 8410 case TargetLowering::C_Register: 8411 case TargetLowering::C_RegisterClass: 8412 Val = OpInfo.AssignedRegs.getCopyFromRegs( 8413 DAG, FuncInfo, getCurSDLoc(), Chain, &Flag, CS.getInstruction()); 8414 break; 8415 case TargetLowering::C_Immediate: 8416 case TargetLowering::C_Other: 8417 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 8418 OpInfo, DAG); 8419 break; 8420 case TargetLowering::C_Memory: 8421 break; // Already handled. 8422 case TargetLowering::C_Unknown: 8423 assert(false && "Unexpected unknown constraint"); 8424 } 8425 8426 // Indirect output manifest as stores. Record output chains. 8427 if (OpInfo.isIndirect) { 8428 const Value *Ptr = OpInfo.CallOperandVal; 8429 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 8430 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 8431 MachinePointerInfo(Ptr)); 8432 OutChains.push_back(Store); 8433 } else { 8434 // generate CopyFromRegs to associated registers. 8435 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8436 if (Val.getOpcode() == ISD::MERGE_VALUES) { 8437 for (const SDValue &V : Val->op_values()) 8438 handleRegAssign(V); 8439 } else 8440 handleRegAssign(Val); 8441 } 8442 } 8443 } 8444 8445 // Set results. 8446 if (!ResultValues.empty()) { 8447 assert(CurResultType == ResultTypes.end() && 8448 "Mismatch in number of ResultTypes"); 8449 assert(ResultValues.size() == ResultTypes.size() && 8450 "Mismatch in number of output operands in asm result"); 8451 8452 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 8453 DAG.getVTList(ResultVTs), ResultValues); 8454 setValue(CS.getInstruction(), V); 8455 } 8456 8457 // Collect store chains. 8458 if (!OutChains.empty()) 8459 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 8460 8461 // Only Update Root if inline assembly has a memory effect. 8462 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr) 8463 DAG.setRoot(Chain); 8464 } 8465 8466 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS, 8467 const Twine &Message) { 8468 LLVMContext &Ctx = *DAG.getContext(); 8469 Ctx.emitError(CS.getInstruction(), Message); 8470 8471 // Make sure we leave the DAG in a valid state 8472 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8473 SmallVector<EVT, 1> ValueVTs; 8474 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8475 8476 if (ValueVTs.empty()) 8477 return; 8478 8479 SmallVector<SDValue, 1> Ops; 8480 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 8481 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 8482 8483 setValue(CS.getInstruction(), DAG.getMergeValues(Ops, getCurSDLoc())); 8484 } 8485 8486 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 8487 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 8488 MVT::Other, getRoot(), 8489 getValue(I.getArgOperand(0)), 8490 DAG.getSrcValue(I.getArgOperand(0)))); 8491 } 8492 8493 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 8494 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8495 const DataLayout &DL = DAG.getDataLayout(); 8496 SDValue V = DAG.getVAArg( 8497 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 8498 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 8499 DL.getABITypeAlignment(I.getType())); 8500 DAG.setRoot(V.getValue(1)); 8501 8502 if (I.getType()->isPointerTy()) 8503 V = DAG.getPtrExtOrTrunc( 8504 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 8505 setValue(&I, V); 8506 } 8507 8508 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 8509 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 8510 MVT::Other, getRoot(), 8511 getValue(I.getArgOperand(0)), 8512 DAG.getSrcValue(I.getArgOperand(0)))); 8513 } 8514 8515 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 8516 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 8517 MVT::Other, getRoot(), 8518 getValue(I.getArgOperand(0)), 8519 getValue(I.getArgOperand(1)), 8520 DAG.getSrcValue(I.getArgOperand(0)), 8521 DAG.getSrcValue(I.getArgOperand(1)))); 8522 } 8523 8524 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 8525 const Instruction &I, 8526 SDValue Op) { 8527 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 8528 if (!Range) 8529 return Op; 8530 8531 ConstantRange CR = getConstantRangeFromMetadata(*Range); 8532 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 8533 return Op; 8534 8535 APInt Lo = CR.getUnsignedMin(); 8536 if (!Lo.isMinValue()) 8537 return Op; 8538 8539 APInt Hi = CR.getUnsignedMax(); 8540 unsigned Bits = std::max(Hi.getActiveBits(), 8541 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 8542 8543 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 8544 8545 SDLoc SL = getCurSDLoc(); 8546 8547 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 8548 DAG.getValueType(SmallVT)); 8549 unsigned NumVals = Op.getNode()->getNumValues(); 8550 if (NumVals == 1) 8551 return ZExt; 8552 8553 SmallVector<SDValue, 4> Ops; 8554 8555 Ops.push_back(ZExt); 8556 for (unsigned I = 1; I != NumVals; ++I) 8557 Ops.push_back(Op.getValue(I)); 8558 8559 return DAG.getMergeValues(Ops, SL); 8560 } 8561 8562 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 8563 /// the call being lowered. 8564 /// 8565 /// This is a helper for lowering intrinsics that follow a target calling 8566 /// convention or require stack pointer adjustment. Only a subset of the 8567 /// intrinsic's operands need to participate in the calling convention. 8568 void SelectionDAGBuilder::populateCallLoweringInfo( 8569 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 8570 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 8571 bool IsPatchPoint) { 8572 TargetLowering::ArgListTy Args; 8573 Args.reserve(NumArgs); 8574 8575 // Populate the argument list. 8576 // Attributes for args start at offset 1, after the return attribute. 8577 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 8578 ArgI != ArgE; ++ArgI) { 8579 const Value *V = Call->getOperand(ArgI); 8580 8581 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 8582 8583 TargetLowering::ArgListEntry Entry; 8584 Entry.Node = getValue(V); 8585 Entry.Ty = V->getType(); 8586 Entry.setAttributes(Call, ArgI); 8587 Args.push_back(Entry); 8588 } 8589 8590 CLI.setDebugLoc(getCurSDLoc()) 8591 .setChain(getRoot()) 8592 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 8593 .setDiscardResult(Call->use_empty()) 8594 .setIsPatchPoint(IsPatchPoint); 8595 } 8596 8597 /// Add a stack map intrinsic call's live variable operands to a stackmap 8598 /// or patchpoint target node's operand list. 8599 /// 8600 /// Constants are converted to TargetConstants purely as an optimization to 8601 /// avoid constant materialization and register allocation. 8602 /// 8603 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 8604 /// generate addess computation nodes, and so FinalizeISel can convert the 8605 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 8606 /// address materialization and register allocation, but may also be required 8607 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 8608 /// alloca in the entry block, then the runtime may assume that the alloca's 8609 /// StackMap location can be read immediately after compilation and that the 8610 /// location is valid at any point during execution (this is similar to the 8611 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 8612 /// only available in a register, then the runtime would need to trap when 8613 /// execution reaches the StackMap in order to read the alloca's location. 8614 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 8615 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 8616 SelectionDAGBuilder &Builder) { 8617 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 8618 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 8619 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 8620 Ops.push_back( 8621 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 8622 Ops.push_back( 8623 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 8624 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 8625 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 8626 Ops.push_back(Builder.DAG.getTargetFrameIndex( 8627 FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout()))); 8628 } else 8629 Ops.push_back(OpVal); 8630 } 8631 } 8632 8633 /// Lower llvm.experimental.stackmap directly to its target opcode. 8634 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 8635 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 8636 // [live variables...]) 8637 8638 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 8639 8640 SDValue Chain, InFlag, Callee, NullPtr; 8641 SmallVector<SDValue, 32> Ops; 8642 8643 SDLoc DL = getCurSDLoc(); 8644 Callee = getValue(CI.getCalledValue()); 8645 NullPtr = DAG.getIntPtrConstant(0, DL, true); 8646 8647 // The stackmap intrinsic only records the live variables (the arguemnts 8648 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 8649 // intrinsic, this won't be lowered to a function call. This means we don't 8650 // have to worry about calling conventions and target specific lowering code. 8651 // Instead we perform the call lowering right here. 8652 // 8653 // chain, flag = CALLSEQ_START(chain, 0, 0) 8654 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 8655 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 8656 // 8657 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 8658 InFlag = Chain.getValue(1); 8659 8660 // Add the <id> and <numBytes> constants. 8661 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 8662 Ops.push_back(DAG.getTargetConstant( 8663 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 8664 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 8665 Ops.push_back(DAG.getTargetConstant( 8666 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 8667 MVT::i32)); 8668 8669 // Push live variables for the stack map. 8670 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 8671 8672 // We are not pushing any register mask info here on the operands list, 8673 // because the stackmap doesn't clobber anything. 8674 8675 // Push the chain and the glue flag. 8676 Ops.push_back(Chain); 8677 Ops.push_back(InFlag); 8678 8679 // Create the STACKMAP node. 8680 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8681 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 8682 Chain = SDValue(SM, 0); 8683 InFlag = Chain.getValue(1); 8684 8685 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 8686 8687 // Stackmaps don't generate values, so nothing goes into the NodeMap. 8688 8689 // Set the root to the target-lowered call chain. 8690 DAG.setRoot(Chain); 8691 8692 // Inform the Frame Information that we have a stackmap in this function. 8693 FuncInfo.MF->getFrameInfo().setHasStackMap(); 8694 } 8695 8696 /// Lower llvm.experimental.patchpoint directly to its target opcode. 8697 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 8698 const BasicBlock *EHPadBB) { 8699 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 8700 // i32 <numBytes>, 8701 // i8* <target>, 8702 // i32 <numArgs>, 8703 // [Args...], 8704 // [live variables...]) 8705 8706 CallingConv::ID CC = CS.getCallingConv(); 8707 bool IsAnyRegCC = CC == CallingConv::AnyReg; 8708 bool HasDef = !CS->getType()->isVoidTy(); 8709 SDLoc dl = getCurSDLoc(); 8710 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 8711 8712 // Handle immediate and symbolic callees. 8713 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 8714 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 8715 /*isTarget=*/true); 8716 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 8717 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 8718 SDLoc(SymbolicCallee), 8719 SymbolicCallee->getValueType(0)); 8720 8721 // Get the real number of arguments participating in the call <numArgs> 8722 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 8723 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 8724 8725 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 8726 // Intrinsics include all meta-operands up to but not including CC. 8727 unsigned NumMetaOpers = PatchPointOpers::CCPos; 8728 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 8729 "Not enough arguments provided to the patchpoint intrinsic"); 8730 8731 // For AnyRegCC the arguments are lowered later on manually. 8732 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 8733 Type *ReturnTy = 8734 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 8735 8736 TargetLowering::CallLoweringInfo CLI(DAG); 8737 populateCallLoweringInfo(CLI, cast<CallBase>(CS.getInstruction()), 8738 NumMetaOpers, NumCallArgs, Callee, ReturnTy, true); 8739 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8740 8741 SDNode *CallEnd = Result.second.getNode(); 8742 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 8743 CallEnd = CallEnd->getOperand(0).getNode(); 8744 8745 /// Get a call instruction from the call sequence chain. 8746 /// Tail calls are not allowed. 8747 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 8748 "Expected a callseq node."); 8749 SDNode *Call = CallEnd->getOperand(0).getNode(); 8750 bool HasGlue = Call->getGluedNode(); 8751 8752 // Replace the target specific call node with the patchable intrinsic. 8753 SmallVector<SDValue, 8> Ops; 8754 8755 // Add the <id> and <numBytes> constants. 8756 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 8757 Ops.push_back(DAG.getTargetConstant( 8758 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 8759 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 8760 Ops.push_back(DAG.getTargetConstant( 8761 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 8762 MVT::i32)); 8763 8764 // Add the callee. 8765 Ops.push_back(Callee); 8766 8767 // Adjust <numArgs> to account for any arguments that have been passed on the 8768 // stack instead. 8769 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 8770 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 8771 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 8772 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 8773 8774 // Add the calling convention 8775 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 8776 8777 // Add the arguments we omitted previously. The register allocator should 8778 // place these in any free register. 8779 if (IsAnyRegCC) 8780 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 8781 Ops.push_back(getValue(CS.getArgument(i))); 8782 8783 // Push the arguments from the call instruction up to the register mask. 8784 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 8785 Ops.append(Call->op_begin() + 2, e); 8786 8787 // Push live variables for the stack map. 8788 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 8789 8790 // Push the register mask info. 8791 if (HasGlue) 8792 Ops.push_back(*(Call->op_end()-2)); 8793 else 8794 Ops.push_back(*(Call->op_end()-1)); 8795 8796 // Push the chain (this is originally the first operand of the call, but 8797 // becomes now the last or second to last operand). 8798 Ops.push_back(*(Call->op_begin())); 8799 8800 // Push the glue flag (last operand). 8801 if (HasGlue) 8802 Ops.push_back(*(Call->op_end()-1)); 8803 8804 SDVTList NodeTys; 8805 if (IsAnyRegCC && HasDef) { 8806 // Create the return types based on the intrinsic definition 8807 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8808 SmallVector<EVT, 3> ValueVTs; 8809 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8810 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 8811 8812 // There is always a chain and a glue type at the end 8813 ValueVTs.push_back(MVT::Other); 8814 ValueVTs.push_back(MVT::Glue); 8815 NodeTys = DAG.getVTList(ValueVTs); 8816 } else 8817 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8818 8819 // Replace the target specific call node with a PATCHPOINT node. 8820 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 8821 dl, NodeTys, Ops); 8822 8823 // Update the NodeMap. 8824 if (HasDef) { 8825 if (IsAnyRegCC) 8826 setValue(CS.getInstruction(), SDValue(MN, 0)); 8827 else 8828 setValue(CS.getInstruction(), Result.first); 8829 } 8830 8831 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 8832 // call sequence. Furthermore the location of the chain and glue can change 8833 // when the AnyReg calling convention is used and the intrinsic returns a 8834 // value. 8835 if (IsAnyRegCC && HasDef) { 8836 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 8837 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 8838 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 8839 } else 8840 DAG.ReplaceAllUsesWith(Call, MN); 8841 DAG.DeleteNode(Call); 8842 8843 // Inform the Frame Information that we have a patchpoint in this function. 8844 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 8845 } 8846 8847 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 8848 unsigned Intrinsic) { 8849 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8850 SDValue Op1 = getValue(I.getArgOperand(0)); 8851 SDValue Op2; 8852 if (I.getNumArgOperands() > 1) 8853 Op2 = getValue(I.getArgOperand(1)); 8854 SDLoc dl = getCurSDLoc(); 8855 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8856 SDValue Res; 8857 FastMathFlags FMF; 8858 if (isa<FPMathOperator>(I)) 8859 FMF = I.getFastMathFlags(); 8860 8861 switch (Intrinsic) { 8862 case Intrinsic::experimental_vector_reduce_v2_fadd: 8863 if (FMF.allowReassoc()) 8864 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 8865 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2)); 8866 else 8867 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2); 8868 break; 8869 case Intrinsic::experimental_vector_reduce_v2_fmul: 8870 if (FMF.allowReassoc()) 8871 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 8872 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2)); 8873 else 8874 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2); 8875 break; 8876 case Intrinsic::experimental_vector_reduce_add: 8877 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 8878 break; 8879 case Intrinsic::experimental_vector_reduce_mul: 8880 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 8881 break; 8882 case Intrinsic::experimental_vector_reduce_and: 8883 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 8884 break; 8885 case Intrinsic::experimental_vector_reduce_or: 8886 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 8887 break; 8888 case Intrinsic::experimental_vector_reduce_xor: 8889 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 8890 break; 8891 case Intrinsic::experimental_vector_reduce_smax: 8892 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 8893 break; 8894 case Intrinsic::experimental_vector_reduce_smin: 8895 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 8896 break; 8897 case Intrinsic::experimental_vector_reduce_umax: 8898 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 8899 break; 8900 case Intrinsic::experimental_vector_reduce_umin: 8901 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 8902 break; 8903 case Intrinsic::experimental_vector_reduce_fmax: 8904 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1); 8905 break; 8906 case Intrinsic::experimental_vector_reduce_fmin: 8907 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1); 8908 break; 8909 default: 8910 llvm_unreachable("Unhandled vector reduce intrinsic"); 8911 } 8912 setValue(&I, Res); 8913 } 8914 8915 /// Returns an AttributeList representing the attributes applied to the return 8916 /// value of the given call. 8917 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 8918 SmallVector<Attribute::AttrKind, 2> Attrs; 8919 if (CLI.RetSExt) 8920 Attrs.push_back(Attribute::SExt); 8921 if (CLI.RetZExt) 8922 Attrs.push_back(Attribute::ZExt); 8923 if (CLI.IsInReg) 8924 Attrs.push_back(Attribute::InReg); 8925 8926 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 8927 Attrs); 8928 } 8929 8930 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 8931 /// implementation, which just calls LowerCall. 8932 /// FIXME: When all targets are 8933 /// migrated to using LowerCall, this hook should be integrated into SDISel. 8934 std::pair<SDValue, SDValue> 8935 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 8936 // Handle the incoming return values from the call. 8937 CLI.Ins.clear(); 8938 Type *OrigRetTy = CLI.RetTy; 8939 SmallVector<EVT, 4> RetTys; 8940 SmallVector<uint64_t, 4> Offsets; 8941 auto &DL = CLI.DAG.getDataLayout(); 8942 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 8943 8944 if (CLI.IsPostTypeLegalization) { 8945 // If we are lowering a libcall after legalization, split the return type. 8946 SmallVector<EVT, 4> OldRetTys; 8947 SmallVector<uint64_t, 4> OldOffsets; 8948 RetTys.swap(OldRetTys); 8949 Offsets.swap(OldOffsets); 8950 8951 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 8952 EVT RetVT = OldRetTys[i]; 8953 uint64_t Offset = OldOffsets[i]; 8954 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 8955 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 8956 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 8957 RetTys.append(NumRegs, RegisterVT); 8958 for (unsigned j = 0; j != NumRegs; ++j) 8959 Offsets.push_back(Offset + j * RegisterVTByteSZ); 8960 } 8961 } 8962 8963 SmallVector<ISD::OutputArg, 4> Outs; 8964 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 8965 8966 bool CanLowerReturn = 8967 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 8968 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 8969 8970 SDValue DemoteStackSlot; 8971 int DemoteStackIdx = -100; 8972 if (!CanLowerReturn) { 8973 // FIXME: equivalent assert? 8974 // assert(!CS.hasInAllocaArgument() && 8975 // "sret demotion is incompatible with inalloca"); 8976 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 8977 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 8978 MachineFunction &MF = CLI.DAG.getMachineFunction(); 8979 DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 8980 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 8981 DL.getAllocaAddrSpace()); 8982 8983 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 8984 ArgListEntry Entry; 8985 Entry.Node = DemoteStackSlot; 8986 Entry.Ty = StackSlotPtrType; 8987 Entry.IsSExt = false; 8988 Entry.IsZExt = false; 8989 Entry.IsInReg = false; 8990 Entry.IsSRet = true; 8991 Entry.IsNest = false; 8992 Entry.IsByVal = false; 8993 Entry.IsReturned = false; 8994 Entry.IsSwiftSelf = false; 8995 Entry.IsSwiftError = false; 8996 Entry.Alignment = Align; 8997 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 8998 CLI.NumFixedArgs += 1; 8999 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9000 9001 // sret demotion isn't compatible with tail-calls, since the sret argument 9002 // points into the callers stack frame. 9003 CLI.IsTailCall = false; 9004 } else { 9005 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9006 CLI.RetTy, CLI.CallConv, CLI.IsVarArg); 9007 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9008 ISD::ArgFlagsTy Flags; 9009 if (NeedsRegBlock) { 9010 Flags.setInConsecutiveRegs(); 9011 if (I == RetTys.size() - 1) 9012 Flags.setInConsecutiveRegsLast(); 9013 } 9014 EVT VT = RetTys[I]; 9015 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9016 CLI.CallConv, VT); 9017 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9018 CLI.CallConv, VT); 9019 for (unsigned i = 0; i != NumRegs; ++i) { 9020 ISD::InputArg MyFlags; 9021 MyFlags.Flags = Flags; 9022 MyFlags.VT = RegisterVT; 9023 MyFlags.ArgVT = VT; 9024 MyFlags.Used = CLI.IsReturnValueUsed; 9025 if (CLI.RetTy->isPointerTy()) { 9026 MyFlags.Flags.setPointer(); 9027 MyFlags.Flags.setPointerAddrSpace( 9028 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9029 } 9030 if (CLI.RetSExt) 9031 MyFlags.Flags.setSExt(); 9032 if (CLI.RetZExt) 9033 MyFlags.Flags.setZExt(); 9034 if (CLI.IsInReg) 9035 MyFlags.Flags.setInReg(); 9036 CLI.Ins.push_back(MyFlags); 9037 } 9038 } 9039 } 9040 9041 // We push in swifterror return as the last element of CLI.Ins. 9042 ArgListTy &Args = CLI.getArgs(); 9043 if (supportSwiftError()) { 9044 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9045 if (Args[i].IsSwiftError) { 9046 ISD::InputArg MyFlags; 9047 MyFlags.VT = getPointerTy(DL); 9048 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9049 MyFlags.Flags.setSwiftError(); 9050 CLI.Ins.push_back(MyFlags); 9051 } 9052 } 9053 } 9054 9055 // Handle all of the outgoing arguments. 9056 CLI.Outs.clear(); 9057 CLI.OutVals.clear(); 9058 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9059 SmallVector<EVT, 4> ValueVTs; 9060 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 9061 // FIXME: Split arguments if CLI.IsPostTypeLegalization 9062 Type *FinalType = Args[i].Ty; 9063 if (Args[i].IsByVal) 9064 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 9065 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9066 FinalType, CLI.CallConv, CLI.IsVarArg); 9067 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 9068 ++Value) { 9069 EVT VT = ValueVTs[Value]; 9070 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 9071 SDValue Op = SDValue(Args[i].Node.getNode(), 9072 Args[i].Node.getResNo() + Value); 9073 ISD::ArgFlagsTy Flags; 9074 9075 // Certain targets (such as MIPS), may have a different ABI alignment 9076 // for a type depending on the context. Give the target a chance to 9077 // specify the alignment it wants. 9078 unsigned OriginalAlignment = getABIAlignmentForCallingConv(ArgTy, DL); 9079 9080 if (Args[i].Ty->isPointerTy()) { 9081 Flags.setPointer(); 9082 Flags.setPointerAddrSpace( 9083 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 9084 } 9085 if (Args[i].IsZExt) 9086 Flags.setZExt(); 9087 if (Args[i].IsSExt) 9088 Flags.setSExt(); 9089 if (Args[i].IsInReg) { 9090 // If we are using vectorcall calling convention, a structure that is 9091 // passed InReg - is surely an HVA 9092 if (CLI.CallConv == CallingConv::X86_VectorCall && 9093 isa<StructType>(FinalType)) { 9094 // The first value of a structure is marked 9095 if (0 == Value) 9096 Flags.setHvaStart(); 9097 Flags.setHva(); 9098 } 9099 // Set InReg Flag 9100 Flags.setInReg(); 9101 } 9102 if (Args[i].IsSRet) 9103 Flags.setSRet(); 9104 if (Args[i].IsSwiftSelf) 9105 Flags.setSwiftSelf(); 9106 if (Args[i].IsSwiftError) 9107 Flags.setSwiftError(); 9108 if (Args[i].IsByVal) 9109 Flags.setByVal(); 9110 if (Args[i].IsInAlloca) { 9111 Flags.setInAlloca(); 9112 // Set the byval flag for CCAssignFn callbacks that don't know about 9113 // inalloca. This way we can know how many bytes we should've allocated 9114 // and how many bytes a callee cleanup function will pop. If we port 9115 // inalloca to more targets, we'll have to add custom inalloca handling 9116 // in the various CC lowering callbacks. 9117 Flags.setByVal(); 9118 } 9119 if (Args[i].IsByVal || Args[i].IsInAlloca) { 9120 PointerType *Ty = cast<PointerType>(Args[i].Ty); 9121 Type *ElementTy = Ty->getElementType(); 9122 9123 unsigned FrameSize = DL.getTypeAllocSize( 9124 Args[i].ByValType ? Args[i].ByValType : ElementTy); 9125 Flags.setByValSize(FrameSize); 9126 9127 // info is not there but there are cases it cannot get right. 9128 unsigned FrameAlign; 9129 if (Args[i].Alignment) 9130 FrameAlign = Args[i].Alignment; 9131 else 9132 FrameAlign = getByValTypeAlignment(ElementTy, DL); 9133 Flags.setByValAlign(FrameAlign); 9134 } 9135 if (Args[i].IsNest) 9136 Flags.setNest(); 9137 if (NeedsRegBlock) 9138 Flags.setInConsecutiveRegs(); 9139 Flags.setOrigAlign(OriginalAlignment); 9140 9141 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9142 CLI.CallConv, VT); 9143 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9144 CLI.CallConv, VT); 9145 SmallVector<SDValue, 4> Parts(NumParts); 9146 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 9147 9148 if (Args[i].IsSExt) 9149 ExtendKind = ISD::SIGN_EXTEND; 9150 else if (Args[i].IsZExt) 9151 ExtendKind = ISD::ZERO_EXTEND; 9152 9153 // Conservatively only handle 'returned' on non-vectors that can be lowered, 9154 // for now. 9155 if (Args[i].IsReturned && !Op.getValueType().isVector() && 9156 CanLowerReturn) { 9157 assert((CLI.RetTy == Args[i].Ty || 9158 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 9159 CLI.RetTy->getPointerAddressSpace() == 9160 Args[i].Ty->getPointerAddressSpace())) && 9161 RetTys.size() == NumValues && "unexpected use of 'returned'"); 9162 // Before passing 'returned' to the target lowering code, ensure that 9163 // either the register MVT and the actual EVT are the same size or that 9164 // the return value and argument are extended in the same way; in these 9165 // cases it's safe to pass the argument register value unchanged as the 9166 // return register value (although it's at the target's option whether 9167 // to do so) 9168 // TODO: allow code generation to take advantage of partially preserved 9169 // registers rather than clobbering the entire register when the 9170 // parameter extension method is not compatible with the return 9171 // extension method 9172 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 9173 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 9174 CLI.RetZExt == Args[i].IsZExt)) 9175 Flags.setReturned(); 9176 } 9177 9178 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 9179 CLI.CS.getInstruction(), CLI.CallConv, ExtendKind); 9180 9181 for (unsigned j = 0; j != NumParts; ++j) { 9182 // if it isn't first piece, alignment must be 1 9183 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 9184 i < CLI.NumFixedArgs, 9185 i, j*Parts[j].getValueType().getStoreSize()); 9186 if (NumParts > 1 && j == 0) 9187 MyFlags.Flags.setSplit(); 9188 else if (j != 0) { 9189 MyFlags.Flags.setOrigAlign(1); 9190 if (j == NumParts - 1) 9191 MyFlags.Flags.setSplitEnd(); 9192 } 9193 9194 CLI.Outs.push_back(MyFlags); 9195 CLI.OutVals.push_back(Parts[j]); 9196 } 9197 9198 if (NeedsRegBlock && Value == NumValues - 1) 9199 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 9200 } 9201 } 9202 9203 SmallVector<SDValue, 4> InVals; 9204 CLI.Chain = LowerCall(CLI, InVals); 9205 9206 // Update CLI.InVals to use outside of this function. 9207 CLI.InVals = InVals; 9208 9209 // Verify that the target's LowerCall behaved as expected. 9210 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 9211 "LowerCall didn't return a valid chain!"); 9212 assert((!CLI.IsTailCall || InVals.empty()) && 9213 "LowerCall emitted a return value for a tail call!"); 9214 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 9215 "LowerCall didn't emit the correct number of values!"); 9216 9217 // For a tail call, the return value is merely live-out and there aren't 9218 // any nodes in the DAG representing it. Return a special value to 9219 // indicate that a tail call has been emitted and no more Instructions 9220 // should be processed in the current block. 9221 if (CLI.IsTailCall) { 9222 CLI.DAG.setRoot(CLI.Chain); 9223 return std::make_pair(SDValue(), SDValue()); 9224 } 9225 9226 #ifndef NDEBUG 9227 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 9228 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 9229 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 9230 "LowerCall emitted a value with the wrong type!"); 9231 } 9232 #endif 9233 9234 SmallVector<SDValue, 4> ReturnValues; 9235 if (!CanLowerReturn) { 9236 // The instruction result is the result of loading from the 9237 // hidden sret parameter. 9238 SmallVector<EVT, 1> PVTs; 9239 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 9240 9241 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 9242 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 9243 EVT PtrVT = PVTs[0]; 9244 9245 unsigned NumValues = RetTys.size(); 9246 ReturnValues.resize(NumValues); 9247 SmallVector<SDValue, 4> Chains(NumValues); 9248 9249 // An aggregate return value cannot wrap around the address space, so 9250 // offsets to its parts don't wrap either. 9251 SDNodeFlags Flags; 9252 Flags.setNoUnsignedWrap(true); 9253 9254 for (unsigned i = 0; i < NumValues; ++i) { 9255 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 9256 CLI.DAG.getConstant(Offsets[i], CLI.DL, 9257 PtrVT), Flags); 9258 SDValue L = CLI.DAG.getLoad( 9259 RetTys[i], CLI.DL, CLI.Chain, Add, 9260 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 9261 DemoteStackIdx, Offsets[i]), 9262 /* Alignment = */ 1); 9263 ReturnValues[i] = L; 9264 Chains[i] = L.getValue(1); 9265 } 9266 9267 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 9268 } else { 9269 // Collect the legal value parts into potentially illegal values 9270 // that correspond to the original function's return values. 9271 Optional<ISD::NodeType> AssertOp; 9272 if (CLI.RetSExt) 9273 AssertOp = ISD::AssertSext; 9274 else if (CLI.RetZExt) 9275 AssertOp = ISD::AssertZext; 9276 unsigned CurReg = 0; 9277 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9278 EVT VT = RetTys[I]; 9279 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9280 CLI.CallConv, VT); 9281 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9282 CLI.CallConv, VT); 9283 9284 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 9285 NumRegs, RegisterVT, VT, nullptr, 9286 CLI.CallConv, AssertOp)); 9287 CurReg += NumRegs; 9288 } 9289 9290 // For a function returning void, there is no return value. We can't create 9291 // such a node, so we just return a null return value in that case. In 9292 // that case, nothing will actually look at the value. 9293 if (ReturnValues.empty()) 9294 return std::make_pair(SDValue(), CLI.Chain); 9295 } 9296 9297 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 9298 CLI.DAG.getVTList(RetTys), ReturnValues); 9299 return std::make_pair(Res, CLI.Chain); 9300 } 9301 9302 void TargetLowering::LowerOperationWrapper(SDNode *N, 9303 SmallVectorImpl<SDValue> &Results, 9304 SelectionDAG &DAG) const { 9305 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 9306 Results.push_back(Res); 9307 } 9308 9309 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 9310 llvm_unreachable("LowerOperation not implemented for this target!"); 9311 } 9312 9313 void 9314 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 9315 SDValue Op = getNonRegisterValue(V); 9316 assert((Op.getOpcode() != ISD::CopyFromReg || 9317 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 9318 "Copy from a reg to the same reg!"); 9319 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 9320 9321 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9322 // If this is an InlineAsm we have to match the registers required, not the 9323 // notional registers required by the type. 9324 9325 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 9326 None); // This is not an ABI copy. 9327 SDValue Chain = DAG.getEntryNode(); 9328 9329 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 9330 FuncInfo.PreferredExtendType.end()) 9331 ? ISD::ANY_EXTEND 9332 : FuncInfo.PreferredExtendType[V]; 9333 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 9334 PendingExports.push_back(Chain); 9335 } 9336 9337 #include "llvm/CodeGen/SelectionDAGISel.h" 9338 9339 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 9340 /// entry block, return true. This includes arguments used by switches, since 9341 /// the switch may expand into multiple basic blocks. 9342 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 9343 // With FastISel active, we may be splitting blocks, so force creation 9344 // of virtual registers for all non-dead arguments. 9345 if (FastISel) 9346 return A->use_empty(); 9347 9348 const BasicBlock &Entry = A->getParent()->front(); 9349 for (const User *U : A->users()) 9350 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 9351 return false; // Use not in entry block. 9352 9353 return true; 9354 } 9355 9356 using ArgCopyElisionMapTy = 9357 DenseMap<const Argument *, 9358 std::pair<const AllocaInst *, const StoreInst *>>; 9359 9360 /// Scan the entry block of the function in FuncInfo for arguments that look 9361 /// like copies into a local alloca. Record any copied arguments in 9362 /// ArgCopyElisionCandidates. 9363 static void 9364 findArgumentCopyElisionCandidates(const DataLayout &DL, 9365 FunctionLoweringInfo *FuncInfo, 9366 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 9367 // Record the state of every static alloca used in the entry block. Argument 9368 // allocas are all used in the entry block, so we need approximately as many 9369 // entries as we have arguments. 9370 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 9371 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 9372 unsigned NumArgs = FuncInfo->Fn->arg_size(); 9373 StaticAllocas.reserve(NumArgs * 2); 9374 9375 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 9376 if (!V) 9377 return nullptr; 9378 V = V->stripPointerCasts(); 9379 const auto *AI = dyn_cast<AllocaInst>(V); 9380 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 9381 return nullptr; 9382 auto Iter = StaticAllocas.insert({AI, Unknown}); 9383 return &Iter.first->second; 9384 }; 9385 9386 // Look for stores of arguments to static allocas. Look through bitcasts and 9387 // GEPs to handle type coercions, as long as the alloca is fully initialized 9388 // by the store. Any non-store use of an alloca escapes it and any subsequent 9389 // unanalyzed store might write it. 9390 // FIXME: Handle structs initialized with multiple stores. 9391 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 9392 // Look for stores, and handle non-store uses conservatively. 9393 const auto *SI = dyn_cast<StoreInst>(&I); 9394 if (!SI) { 9395 // We will look through cast uses, so ignore them completely. 9396 if (I.isCast()) 9397 continue; 9398 // Ignore debug info intrinsics, they don't escape or store to allocas. 9399 if (isa<DbgInfoIntrinsic>(I)) 9400 continue; 9401 // This is an unknown instruction. Assume it escapes or writes to all 9402 // static alloca operands. 9403 for (const Use &U : I.operands()) { 9404 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 9405 *Info = StaticAllocaInfo::Clobbered; 9406 } 9407 continue; 9408 } 9409 9410 // If the stored value is a static alloca, mark it as escaped. 9411 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 9412 *Info = StaticAllocaInfo::Clobbered; 9413 9414 // Check if the destination is a static alloca. 9415 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 9416 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 9417 if (!Info) 9418 continue; 9419 const AllocaInst *AI = cast<AllocaInst>(Dst); 9420 9421 // Skip allocas that have been initialized or clobbered. 9422 if (*Info != StaticAllocaInfo::Unknown) 9423 continue; 9424 9425 // Check if the stored value is an argument, and that this store fully 9426 // initializes the alloca. Don't elide copies from the same argument twice. 9427 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 9428 const auto *Arg = dyn_cast<Argument>(Val); 9429 if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() || 9430 Arg->getType()->isEmptyTy() || 9431 DL.getTypeStoreSize(Arg->getType()) != 9432 DL.getTypeAllocSize(AI->getAllocatedType()) || 9433 ArgCopyElisionCandidates.count(Arg)) { 9434 *Info = StaticAllocaInfo::Clobbered; 9435 continue; 9436 } 9437 9438 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 9439 << '\n'); 9440 9441 // Mark this alloca and store for argument copy elision. 9442 *Info = StaticAllocaInfo::Elidable; 9443 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 9444 9445 // Stop scanning if we've seen all arguments. This will happen early in -O0 9446 // builds, which is useful, because -O0 builds have large entry blocks and 9447 // many allocas. 9448 if (ArgCopyElisionCandidates.size() == NumArgs) 9449 break; 9450 } 9451 } 9452 9453 /// Try to elide argument copies from memory into a local alloca. Succeeds if 9454 /// ArgVal is a load from a suitable fixed stack object. 9455 static void tryToElideArgumentCopy( 9456 FunctionLoweringInfo *FuncInfo, SmallVectorImpl<SDValue> &Chains, 9457 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 9458 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 9459 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 9460 SDValue ArgVal, bool &ArgHasUses) { 9461 // Check if this is a load from a fixed stack object. 9462 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 9463 if (!LNode) 9464 return; 9465 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 9466 if (!FINode) 9467 return; 9468 9469 // Check that the fixed stack object is the right size and alignment. 9470 // Look at the alignment that the user wrote on the alloca instead of looking 9471 // at the stack object. 9472 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 9473 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 9474 const AllocaInst *AI = ArgCopyIter->second.first; 9475 int FixedIndex = FINode->getIndex(); 9476 int &AllocaIndex = FuncInfo->StaticAllocaMap[AI]; 9477 int OldIndex = AllocaIndex; 9478 MachineFrameInfo &MFI = FuncInfo->MF->getFrameInfo(); 9479 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 9480 LLVM_DEBUG( 9481 dbgs() << " argument copy elision failed due to bad fixed stack " 9482 "object size\n"); 9483 return; 9484 } 9485 unsigned RequiredAlignment = AI->getAlignment(); 9486 if (!RequiredAlignment) { 9487 RequiredAlignment = FuncInfo->MF->getDataLayout().getABITypeAlignment( 9488 AI->getAllocatedType()); 9489 } 9490 if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) { 9491 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 9492 "greater than stack argument alignment (" 9493 << RequiredAlignment << " vs " 9494 << MFI.getObjectAlignment(FixedIndex) << ")\n"); 9495 return; 9496 } 9497 9498 // Perform the elision. Delete the old stack object and replace its only use 9499 // in the variable info map. Mark the stack object as mutable. 9500 LLVM_DEBUG({ 9501 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 9502 << " Replacing frame index " << OldIndex << " with " << FixedIndex 9503 << '\n'; 9504 }); 9505 MFI.RemoveStackObject(OldIndex); 9506 MFI.setIsImmutableObjectIndex(FixedIndex, false); 9507 AllocaIndex = FixedIndex; 9508 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 9509 Chains.push_back(ArgVal.getValue(1)); 9510 9511 // Avoid emitting code for the store implementing the copy. 9512 const StoreInst *SI = ArgCopyIter->second.second; 9513 ElidedArgCopyInstrs.insert(SI); 9514 9515 // Check for uses of the argument again so that we can avoid exporting ArgVal 9516 // if it is't used by anything other than the store. 9517 for (const Value *U : Arg.users()) { 9518 if (U != SI) { 9519 ArgHasUses = true; 9520 break; 9521 } 9522 } 9523 } 9524 9525 void SelectionDAGISel::LowerArguments(const Function &F) { 9526 SelectionDAG &DAG = SDB->DAG; 9527 SDLoc dl = SDB->getCurSDLoc(); 9528 const DataLayout &DL = DAG.getDataLayout(); 9529 SmallVector<ISD::InputArg, 16> Ins; 9530 9531 if (!FuncInfo->CanLowerReturn) { 9532 // Put in an sret pointer parameter before all the other parameters. 9533 SmallVector<EVT, 1> ValueVTs; 9534 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9535 F.getReturnType()->getPointerTo( 9536 DAG.getDataLayout().getAllocaAddrSpace()), 9537 ValueVTs); 9538 9539 // NOTE: Assuming that a pointer will never break down to more than one VT 9540 // or one register. 9541 ISD::ArgFlagsTy Flags; 9542 Flags.setSRet(); 9543 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 9544 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 9545 ISD::InputArg::NoArgIndex, 0); 9546 Ins.push_back(RetArg); 9547 } 9548 9549 // Look for stores of arguments to static allocas. Mark such arguments with a 9550 // flag to ask the target to give us the memory location of that argument if 9551 // available. 9552 ArgCopyElisionMapTy ArgCopyElisionCandidates; 9553 findArgumentCopyElisionCandidates(DL, FuncInfo, ArgCopyElisionCandidates); 9554 9555 // Set up the incoming argument description vector. 9556 for (const Argument &Arg : F.args()) { 9557 unsigned ArgNo = Arg.getArgNo(); 9558 SmallVector<EVT, 4> ValueVTs; 9559 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9560 bool isArgValueUsed = !Arg.use_empty(); 9561 unsigned PartBase = 0; 9562 Type *FinalType = Arg.getType(); 9563 if (Arg.hasAttribute(Attribute::ByVal)) 9564 FinalType = Arg.getParamByValType(); 9565 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 9566 FinalType, F.getCallingConv(), F.isVarArg()); 9567 for (unsigned Value = 0, NumValues = ValueVTs.size(); 9568 Value != NumValues; ++Value) { 9569 EVT VT = ValueVTs[Value]; 9570 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 9571 ISD::ArgFlagsTy Flags; 9572 9573 // Certain targets (such as MIPS), may have a different ABI alignment 9574 // for a type depending on the context. Give the target a chance to 9575 // specify the alignment it wants. 9576 unsigned OriginalAlignment = 9577 TLI->getABIAlignmentForCallingConv(ArgTy, DL); 9578 9579 if (Arg.getType()->isPointerTy()) { 9580 Flags.setPointer(); 9581 Flags.setPointerAddrSpace( 9582 cast<PointerType>(Arg.getType())->getAddressSpace()); 9583 } 9584 if (Arg.hasAttribute(Attribute::ZExt)) 9585 Flags.setZExt(); 9586 if (Arg.hasAttribute(Attribute::SExt)) 9587 Flags.setSExt(); 9588 if (Arg.hasAttribute(Attribute::InReg)) { 9589 // If we are using vectorcall calling convention, a structure that is 9590 // passed InReg - is surely an HVA 9591 if (F.getCallingConv() == CallingConv::X86_VectorCall && 9592 isa<StructType>(Arg.getType())) { 9593 // The first value of a structure is marked 9594 if (0 == Value) 9595 Flags.setHvaStart(); 9596 Flags.setHva(); 9597 } 9598 // Set InReg Flag 9599 Flags.setInReg(); 9600 } 9601 if (Arg.hasAttribute(Attribute::StructRet)) 9602 Flags.setSRet(); 9603 if (Arg.hasAttribute(Attribute::SwiftSelf)) 9604 Flags.setSwiftSelf(); 9605 if (Arg.hasAttribute(Attribute::SwiftError)) 9606 Flags.setSwiftError(); 9607 if (Arg.hasAttribute(Attribute::ByVal)) 9608 Flags.setByVal(); 9609 if (Arg.hasAttribute(Attribute::InAlloca)) { 9610 Flags.setInAlloca(); 9611 // Set the byval flag for CCAssignFn callbacks that don't know about 9612 // inalloca. This way we can know how many bytes we should've allocated 9613 // and how many bytes a callee cleanup function will pop. If we port 9614 // inalloca to more targets, we'll have to add custom inalloca handling 9615 // in the various CC lowering callbacks. 9616 Flags.setByVal(); 9617 } 9618 if (F.getCallingConv() == CallingConv::X86_INTR) { 9619 // IA Interrupt passes frame (1st parameter) by value in the stack. 9620 if (ArgNo == 0) 9621 Flags.setByVal(); 9622 } 9623 if (Flags.isByVal() || Flags.isInAlloca()) { 9624 Type *ElementTy = Arg.getParamByValType(); 9625 9626 // For ByVal, size and alignment should be passed from FE. BE will 9627 // guess if this info is not there but there are cases it cannot get 9628 // right. 9629 unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType()); 9630 Flags.setByValSize(FrameSize); 9631 9632 unsigned FrameAlign; 9633 if (Arg.getParamAlignment()) 9634 FrameAlign = Arg.getParamAlignment(); 9635 else 9636 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 9637 Flags.setByValAlign(FrameAlign); 9638 } 9639 if (Arg.hasAttribute(Attribute::Nest)) 9640 Flags.setNest(); 9641 if (NeedsRegBlock) 9642 Flags.setInConsecutiveRegs(); 9643 Flags.setOrigAlign(OriginalAlignment); 9644 if (ArgCopyElisionCandidates.count(&Arg)) 9645 Flags.setCopyElisionCandidate(); 9646 if (Arg.hasAttribute(Attribute::Returned)) 9647 Flags.setReturned(); 9648 9649 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 9650 *CurDAG->getContext(), F.getCallingConv(), VT); 9651 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 9652 *CurDAG->getContext(), F.getCallingConv(), VT); 9653 for (unsigned i = 0; i != NumRegs; ++i) { 9654 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 9655 ArgNo, PartBase+i*RegisterVT.getStoreSize()); 9656 if (NumRegs > 1 && i == 0) 9657 MyFlags.Flags.setSplit(); 9658 // if it isn't first piece, alignment must be 1 9659 else if (i > 0) { 9660 MyFlags.Flags.setOrigAlign(1); 9661 if (i == NumRegs - 1) 9662 MyFlags.Flags.setSplitEnd(); 9663 } 9664 Ins.push_back(MyFlags); 9665 } 9666 if (NeedsRegBlock && Value == NumValues - 1) 9667 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 9668 PartBase += VT.getStoreSize(); 9669 } 9670 } 9671 9672 // Call the target to set up the argument values. 9673 SmallVector<SDValue, 8> InVals; 9674 SDValue NewRoot = TLI->LowerFormalArguments( 9675 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 9676 9677 // Verify that the target's LowerFormalArguments behaved as expected. 9678 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 9679 "LowerFormalArguments didn't return a valid chain!"); 9680 assert(InVals.size() == Ins.size() && 9681 "LowerFormalArguments didn't emit the correct number of values!"); 9682 LLVM_DEBUG({ 9683 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 9684 assert(InVals[i].getNode() && 9685 "LowerFormalArguments emitted a null value!"); 9686 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 9687 "LowerFormalArguments emitted a value with the wrong type!"); 9688 } 9689 }); 9690 9691 // Update the DAG with the new chain value resulting from argument lowering. 9692 DAG.setRoot(NewRoot); 9693 9694 // Set up the argument values. 9695 unsigned i = 0; 9696 if (!FuncInfo->CanLowerReturn) { 9697 // Create a virtual register for the sret pointer, and put in a copy 9698 // from the sret argument into it. 9699 SmallVector<EVT, 1> ValueVTs; 9700 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9701 F.getReturnType()->getPointerTo( 9702 DAG.getDataLayout().getAllocaAddrSpace()), 9703 ValueVTs); 9704 MVT VT = ValueVTs[0].getSimpleVT(); 9705 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 9706 Optional<ISD::NodeType> AssertOp = None; 9707 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 9708 nullptr, F.getCallingConv(), AssertOp); 9709 9710 MachineFunction& MF = SDB->DAG.getMachineFunction(); 9711 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 9712 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 9713 FuncInfo->DemoteRegister = SRetReg; 9714 NewRoot = 9715 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 9716 DAG.setRoot(NewRoot); 9717 9718 // i indexes lowered arguments. Bump it past the hidden sret argument. 9719 ++i; 9720 } 9721 9722 SmallVector<SDValue, 4> Chains; 9723 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 9724 for (const Argument &Arg : F.args()) { 9725 SmallVector<SDValue, 4> ArgValues; 9726 SmallVector<EVT, 4> ValueVTs; 9727 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9728 unsigned NumValues = ValueVTs.size(); 9729 if (NumValues == 0) 9730 continue; 9731 9732 bool ArgHasUses = !Arg.use_empty(); 9733 9734 // Elide the copying store if the target loaded this argument from a 9735 // suitable fixed stack object. 9736 if (Ins[i].Flags.isCopyElisionCandidate()) { 9737 tryToElideArgumentCopy(FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 9738 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 9739 InVals[i], ArgHasUses); 9740 } 9741 9742 // If this argument is unused then remember its value. It is used to generate 9743 // debugging information. 9744 bool isSwiftErrorArg = 9745 TLI->supportSwiftError() && 9746 Arg.hasAttribute(Attribute::SwiftError); 9747 if (!ArgHasUses && !isSwiftErrorArg) { 9748 SDB->setUnusedArgValue(&Arg, InVals[i]); 9749 9750 // Also remember any frame index for use in FastISel. 9751 if (FrameIndexSDNode *FI = 9752 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 9753 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9754 } 9755 9756 for (unsigned Val = 0; Val != NumValues; ++Val) { 9757 EVT VT = ValueVTs[Val]; 9758 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 9759 F.getCallingConv(), VT); 9760 unsigned NumParts = TLI->getNumRegistersForCallingConv( 9761 *CurDAG->getContext(), F.getCallingConv(), VT); 9762 9763 // Even an apparant 'unused' swifterror argument needs to be returned. So 9764 // we do generate a copy for it that can be used on return from the 9765 // function. 9766 if (ArgHasUses || isSwiftErrorArg) { 9767 Optional<ISD::NodeType> AssertOp; 9768 if (Arg.hasAttribute(Attribute::SExt)) 9769 AssertOp = ISD::AssertSext; 9770 else if (Arg.hasAttribute(Attribute::ZExt)) 9771 AssertOp = ISD::AssertZext; 9772 9773 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 9774 PartVT, VT, nullptr, 9775 F.getCallingConv(), AssertOp)); 9776 } 9777 9778 i += NumParts; 9779 } 9780 9781 // We don't need to do anything else for unused arguments. 9782 if (ArgValues.empty()) 9783 continue; 9784 9785 // Note down frame index. 9786 if (FrameIndexSDNode *FI = 9787 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 9788 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9789 9790 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 9791 SDB->getCurSDLoc()); 9792 9793 SDB->setValue(&Arg, Res); 9794 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 9795 // We want to associate the argument with the frame index, among 9796 // involved operands, that correspond to the lowest address. The 9797 // getCopyFromParts function, called earlier, is swapping the order of 9798 // the operands to BUILD_PAIR depending on endianness. The result of 9799 // that swapping is that the least significant bits of the argument will 9800 // be in the first operand of the BUILD_PAIR node, and the most 9801 // significant bits will be in the second operand. 9802 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 9803 if (LoadSDNode *LNode = 9804 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 9805 if (FrameIndexSDNode *FI = 9806 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 9807 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9808 } 9809 9810 // Update the SwiftErrorVRegDefMap. 9811 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 9812 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9813 if (Register::isVirtualRegister(Reg)) 9814 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 9815 Reg); 9816 } 9817 9818 // If this argument is live outside of the entry block, insert a copy from 9819 // wherever we got it to the vreg that other BB's will reference it as. 9820 if (Res.getOpcode() == ISD::CopyFromReg) { 9821 // If we can, though, try to skip creating an unnecessary vreg. 9822 // FIXME: This isn't very clean... it would be nice to make this more 9823 // general. 9824 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9825 if (Register::isVirtualRegister(Reg)) { 9826 FuncInfo->ValueMap[&Arg] = Reg; 9827 continue; 9828 } 9829 } 9830 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 9831 FuncInfo->InitializeRegForValue(&Arg); 9832 SDB->CopyToExportRegsIfNeeded(&Arg); 9833 } 9834 } 9835 9836 if (!Chains.empty()) { 9837 Chains.push_back(NewRoot); 9838 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 9839 } 9840 9841 DAG.setRoot(NewRoot); 9842 9843 assert(i == InVals.size() && "Argument register count mismatch!"); 9844 9845 // If any argument copy elisions occurred and we have debug info, update the 9846 // stale frame indices used in the dbg.declare variable info table. 9847 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 9848 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 9849 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 9850 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 9851 if (I != ArgCopyElisionFrameIndexMap.end()) 9852 VI.Slot = I->second; 9853 } 9854 } 9855 9856 // Finally, if the target has anything special to do, allow it to do so. 9857 EmitFunctionEntryCode(); 9858 } 9859 9860 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 9861 /// ensure constants are generated when needed. Remember the virtual registers 9862 /// that need to be added to the Machine PHI nodes as input. We cannot just 9863 /// directly add them, because expansion might result in multiple MBB's for one 9864 /// BB. As such, the start of the BB might correspond to a different MBB than 9865 /// the end. 9866 void 9867 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 9868 const Instruction *TI = LLVMBB->getTerminator(); 9869 9870 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 9871 9872 // Check PHI nodes in successors that expect a value to be available from this 9873 // block. 9874 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 9875 const BasicBlock *SuccBB = TI->getSuccessor(succ); 9876 if (!isa<PHINode>(SuccBB->begin())) continue; 9877 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 9878 9879 // If this terminator has multiple identical successors (common for 9880 // switches), only handle each succ once. 9881 if (!SuccsHandled.insert(SuccMBB).second) 9882 continue; 9883 9884 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 9885 9886 // At this point we know that there is a 1-1 correspondence between LLVM PHI 9887 // nodes and Machine PHI nodes, but the incoming operands have not been 9888 // emitted yet. 9889 for (const PHINode &PN : SuccBB->phis()) { 9890 // Ignore dead phi's. 9891 if (PN.use_empty()) 9892 continue; 9893 9894 // Skip empty types 9895 if (PN.getType()->isEmptyTy()) 9896 continue; 9897 9898 unsigned Reg; 9899 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 9900 9901 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 9902 unsigned &RegOut = ConstantsOut[C]; 9903 if (RegOut == 0) { 9904 RegOut = FuncInfo.CreateRegs(C); 9905 CopyValueToVirtualRegister(C, RegOut); 9906 } 9907 Reg = RegOut; 9908 } else { 9909 DenseMap<const Value *, unsigned>::iterator I = 9910 FuncInfo.ValueMap.find(PHIOp); 9911 if (I != FuncInfo.ValueMap.end()) 9912 Reg = I->second; 9913 else { 9914 assert(isa<AllocaInst>(PHIOp) && 9915 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 9916 "Didn't codegen value into a register!??"); 9917 Reg = FuncInfo.CreateRegs(PHIOp); 9918 CopyValueToVirtualRegister(PHIOp, Reg); 9919 } 9920 } 9921 9922 // Remember that this register needs to added to the machine PHI node as 9923 // the input for this MBB. 9924 SmallVector<EVT, 4> ValueVTs; 9925 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9926 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 9927 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 9928 EVT VT = ValueVTs[vti]; 9929 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 9930 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 9931 FuncInfo.PHINodesToUpdate.push_back( 9932 std::make_pair(&*MBBI++, Reg + i)); 9933 Reg += NumRegisters; 9934 } 9935 } 9936 } 9937 9938 ConstantsOut.clear(); 9939 } 9940 9941 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 9942 /// is 0. 9943 MachineBasicBlock * 9944 SelectionDAGBuilder::StackProtectorDescriptor:: 9945 AddSuccessorMBB(const BasicBlock *BB, 9946 MachineBasicBlock *ParentMBB, 9947 bool IsLikely, 9948 MachineBasicBlock *SuccMBB) { 9949 // If SuccBB has not been created yet, create it. 9950 if (!SuccMBB) { 9951 MachineFunction *MF = ParentMBB->getParent(); 9952 MachineFunction::iterator BBI(ParentMBB); 9953 SuccMBB = MF->CreateMachineBasicBlock(BB); 9954 MF->insert(++BBI, SuccMBB); 9955 } 9956 // Add it as a successor of ParentMBB. 9957 ParentMBB->addSuccessor( 9958 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 9959 return SuccMBB; 9960 } 9961 9962 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 9963 MachineFunction::iterator I(MBB); 9964 if (++I == FuncInfo.MF->end()) 9965 return nullptr; 9966 return &*I; 9967 } 9968 9969 /// During lowering new call nodes can be created (such as memset, etc.). 9970 /// Those will become new roots of the current DAG, but complications arise 9971 /// when they are tail calls. In such cases, the call lowering will update 9972 /// the root, but the builder still needs to know that a tail call has been 9973 /// lowered in order to avoid generating an additional return. 9974 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 9975 // If the node is null, we do have a tail call. 9976 if (MaybeTC.getNode() != nullptr) 9977 DAG.setRoot(MaybeTC); 9978 else 9979 HasTailCall = true; 9980 } 9981 9982 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 9983 MachineBasicBlock *SwitchMBB, 9984 MachineBasicBlock *DefaultMBB) { 9985 MachineFunction *CurMF = FuncInfo.MF; 9986 MachineBasicBlock *NextMBB = nullptr; 9987 MachineFunction::iterator BBI(W.MBB); 9988 if (++BBI != FuncInfo.MF->end()) 9989 NextMBB = &*BBI; 9990 9991 unsigned Size = W.LastCluster - W.FirstCluster + 1; 9992 9993 BranchProbabilityInfo *BPI = FuncInfo.BPI; 9994 9995 if (Size == 2 && W.MBB == SwitchMBB) { 9996 // If any two of the cases has the same destination, and if one value 9997 // is the same as the other, but has one bit unset that the other has set, 9998 // use bit manipulation to do two compares at once. For example: 9999 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 10000 // TODO: This could be extended to merge any 2 cases in switches with 3 10001 // cases. 10002 // TODO: Handle cases where W.CaseBB != SwitchBB. 10003 CaseCluster &Small = *W.FirstCluster; 10004 CaseCluster &Big = *W.LastCluster; 10005 10006 if (Small.Low == Small.High && Big.Low == Big.High && 10007 Small.MBB == Big.MBB) { 10008 const APInt &SmallValue = Small.Low->getValue(); 10009 const APInt &BigValue = Big.Low->getValue(); 10010 10011 // Check that there is only one bit different. 10012 APInt CommonBit = BigValue ^ SmallValue; 10013 if (CommonBit.isPowerOf2()) { 10014 SDValue CondLHS = getValue(Cond); 10015 EVT VT = CondLHS.getValueType(); 10016 SDLoc DL = getCurSDLoc(); 10017 10018 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 10019 DAG.getConstant(CommonBit, DL, VT)); 10020 SDValue Cond = DAG.getSetCC( 10021 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 10022 ISD::SETEQ); 10023 10024 // Update successor info. 10025 // Both Small and Big will jump to Small.BB, so we sum up the 10026 // probabilities. 10027 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 10028 if (BPI) 10029 addSuccessorWithProb( 10030 SwitchMBB, DefaultMBB, 10031 // The default destination is the first successor in IR. 10032 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 10033 else 10034 addSuccessorWithProb(SwitchMBB, DefaultMBB); 10035 10036 // Insert the true branch. 10037 SDValue BrCond = 10038 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 10039 DAG.getBasicBlock(Small.MBB)); 10040 // Insert the false branch. 10041 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 10042 DAG.getBasicBlock(DefaultMBB)); 10043 10044 DAG.setRoot(BrCond); 10045 return; 10046 } 10047 } 10048 } 10049 10050 if (TM.getOptLevel() != CodeGenOpt::None) { 10051 // Here, we order cases by probability so the most likely case will be 10052 // checked first. However, two clusters can have the same probability in 10053 // which case their relative ordering is non-deterministic. So we use Low 10054 // as a tie-breaker as clusters are guaranteed to never overlap. 10055 llvm::sort(W.FirstCluster, W.LastCluster + 1, 10056 [](const CaseCluster &a, const CaseCluster &b) { 10057 return a.Prob != b.Prob ? 10058 a.Prob > b.Prob : 10059 a.Low->getValue().slt(b.Low->getValue()); 10060 }); 10061 10062 // Rearrange the case blocks so that the last one falls through if possible 10063 // without changing the order of probabilities. 10064 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 10065 --I; 10066 if (I->Prob > W.LastCluster->Prob) 10067 break; 10068 if (I->Kind == CC_Range && I->MBB == NextMBB) { 10069 std::swap(*I, *W.LastCluster); 10070 break; 10071 } 10072 } 10073 } 10074 10075 // Compute total probability. 10076 BranchProbability DefaultProb = W.DefaultProb; 10077 BranchProbability UnhandledProbs = DefaultProb; 10078 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 10079 UnhandledProbs += I->Prob; 10080 10081 MachineBasicBlock *CurMBB = W.MBB; 10082 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 10083 bool FallthroughUnreachable = false; 10084 MachineBasicBlock *Fallthrough; 10085 if (I == W.LastCluster) { 10086 // For the last cluster, fall through to the default destination. 10087 Fallthrough = DefaultMBB; 10088 FallthroughUnreachable = isa<UnreachableInst>( 10089 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 10090 } else { 10091 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 10092 CurMF->insert(BBI, Fallthrough); 10093 // Put Cond in a virtual register to make it available from the new blocks. 10094 ExportFromCurrentBlock(Cond); 10095 } 10096 UnhandledProbs -= I->Prob; 10097 10098 switch (I->Kind) { 10099 case CC_JumpTable: { 10100 // FIXME: Optimize away range check based on pivot comparisons. 10101 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 10102 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 10103 10104 // The jump block hasn't been inserted yet; insert it here. 10105 MachineBasicBlock *JumpMBB = JT->MBB; 10106 CurMF->insert(BBI, JumpMBB); 10107 10108 auto JumpProb = I->Prob; 10109 auto FallthroughProb = UnhandledProbs; 10110 10111 // If the default statement is a target of the jump table, we evenly 10112 // distribute the default probability to successors of CurMBB. Also 10113 // update the probability on the edge from JumpMBB to Fallthrough. 10114 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 10115 SE = JumpMBB->succ_end(); 10116 SI != SE; ++SI) { 10117 if (*SI == DefaultMBB) { 10118 JumpProb += DefaultProb / 2; 10119 FallthroughProb -= DefaultProb / 2; 10120 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 10121 JumpMBB->normalizeSuccProbs(); 10122 break; 10123 } 10124 } 10125 10126 if (FallthroughUnreachable) { 10127 // Skip the range check if the fallthrough block is unreachable. 10128 JTH->OmitRangeCheck = true; 10129 } 10130 10131 if (!JTH->OmitRangeCheck) 10132 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 10133 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 10134 CurMBB->normalizeSuccProbs(); 10135 10136 // The jump table header will be inserted in our current block, do the 10137 // range check, and fall through to our fallthrough block. 10138 JTH->HeaderBB = CurMBB; 10139 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 10140 10141 // If we're in the right place, emit the jump table header right now. 10142 if (CurMBB == SwitchMBB) { 10143 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 10144 JTH->Emitted = true; 10145 } 10146 break; 10147 } 10148 case CC_BitTests: { 10149 // FIXME: If Fallthrough is unreachable, skip the range check. 10150 10151 // FIXME: Optimize away range check based on pivot comparisons. 10152 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 10153 10154 // The bit test blocks haven't been inserted yet; insert them here. 10155 for (BitTestCase &BTC : BTB->Cases) 10156 CurMF->insert(BBI, BTC.ThisBB); 10157 10158 // Fill in fields of the BitTestBlock. 10159 BTB->Parent = CurMBB; 10160 BTB->Default = Fallthrough; 10161 10162 BTB->DefaultProb = UnhandledProbs; 10163 // If the cases in bit test don't form a contiguous range, we evenly 10164 // distribute the probability on the edge to Fallthrough to two 10165 // successors of CurMBB. 10166 if (!BTB->ContiguousRange) { 10167 BTB->Prob += DefaultProb / 2; 10168 BTB->DefaultProb -= DefaultProb / 2; 10169 } 10170 10171 // If we're in the right place, emit the bit test header right now. 10172 if (CurMBB == SwitchMBB) { 10173 visitBitTestHeader(*BTB, SwitchMBB); 10174 BTB->Emitted = true; 10175 } 10176 break; 10177 } 10178 case CC_Range: { 10179 const Value *RHS, *LHS, *MHS; 10180 ISD::CondCode CC; 10181 if (I->Low == I->High) { 10182 // Check Cond == I->Low. 10183 CC = ISD::SETEQ; 10184 LHS = Cond; 10185 RHS=I->Low; 10186 MHS = nullptr; 10187 } else { 10188 // Check I->Low <= Cond <= I->High. 10189 CC = ISD::SETLE; 10190 LHS = I->Low; 10191 MHS = Cond; 10192 RHS = I->High; 10193 } 10194 10195 // If Fallthrough is unreachable, fold away the comparison. 10196 if (FallthroughUnreachable) 10197 CC = ISD::SETTRUE; 10198 10199 // The false probability is the sum of all unhandled cases. 10200 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 10201 getCurSDLoc(), I->Prob, UnhandledProbs); 10202 10203 if (CurMBB == SwitchMBB) 10204 visitSwitchCase(CB, SwitchMBB); 10205 else 10206 SL->SwitchCases.push_back(CB); 10207 10208 break; 10209 } 10210 } 10211 CurMBB = Fallthrough; 10212 } 10213 } 10214 10215 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 10216 CaseClusterIt First, 10217 CaseClusterIt Last) { 10218 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 10219 if (X.Prob != CC.Prob) 10220 return X.Prob > CC.Prob; 10221 10222 // Ties are broken by comparing the case value. 10223 return X.Low->getValue().slt(CC.Low->getValue()); 10224 }); 10225 } 10226 10227 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 10228 const SwitchWorkListItem &W, 10229 Value *Cond, 10230 MachineBasicBlock *SwitchMBB) { 10231 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 10232 "Clusters not sorted?"); 10233 10234 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 10235 10236 // Balance the tree based on branch probabilities to create a near-optimal (in 10237 // terms of search time given key frequency) binary search tree. See e.g. Kurt 10238 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 10239 CaseClusterIt LastLeft = W.FirstCluster; 10240 CaseClusterIt FirstRight = W.LastCluster; 10241 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 10242 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 10243 10244 // Move LastLeft and FirstRight towards each other from opposite directions to 10245 // find a partitioning of the clusters which balances the probability on both 10246 // sides. If LeftProb and RightProb are equal, alternate which side is 10247 // taken to ensure 0-probability nodes are distributed evenly. 10248 unsigned I = 0; 10249 while (LastLeft + 1 < FirstRight) { 10250 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 10251 LeftProb += (++LastLeft)->Prob; 10252 else 10253 RightProb += (--FirstRight)->Prob; 10254 I++; 10255 } 10256 10257 while (true) { 10258 // Our binary search tree differs from a typical BST in that ours can have up 10259 // to three values in each leaf. The pivot selection above doesn't take that 10260 // into account, which means the tree might require more nodes and be less 10261 // efficient. We compensate for this here. 10262 10263 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 10264 unsigned NumRight = W.LastCluster - FirstRight + 1; 10265 10266 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 10267 // If one side has less than 3 clusters, and the other has more than 3, 10268 // consider taking a cluster from the other side. 10269 10270 if (NumLeft < NumRight) { 10271 // Consider moving the first cluster on the right to the left side. 10272 CaseCluster &CC = *FirstRight; 10273 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10274 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10275 if (LeftSideRank <= RightSideRank) { 10276 // Moving the cluster to the left does not demote it. 10277 ++LastLeft; 10278 ++FirstRight; 10279 continue; 10280 } 10281 } else { 10282 assert(NumRight < NumLeft); 10283 // Consider moving the last element on the left to the right side. 10284 CaseCluster &CC = *LastLeft; 10285 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10286 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10287 if (RightSideRank <= LeftSideRank) { 10288 // Moving the cluster to the right does not demot it. 10289 --LastLeft; 10290 --FirstRight; 10291 continue; 10292 } 10293 } 10294 } 10295 break; 10296 } 10297 10298 assert(LastLeft + 1 == FirstRight); 10299 assert(LastLeft >= W.FirstCluster); 10300 assert(FirstRight <= W.LastCluster); 10301 10302 // Use the first element on the right as pivot since we will make less-than 10303 // comparisons against it. 10304 CaseClusterIt PivotCluster = FirstRight; 10305 assert(PivotCluster > W.FirstCluster); 10306 assert(PivotCluster <= W.LastCluster); 10307 10308 CaseClusterIt FirstLeft = W.FirstCluster; 10309 CaseClusterIt LastRight = W.LastCluster; 10310 10311 const ConstantInt *Pivot = PivotCluster->Low; 10312 10313 // New blocks will be inserted immediately after the current one. 10314 MachineFunction::iterator BBI(W.MBB); 10315 ++BBI; 10316 10317 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 10318 // we can branch to its destination directly if it's squeezed exactly in 10319 // between the known lower bound and Pivot - 1. 10320 MachineBasicBlock *LeftMBB; 10321 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 10322 FirstLeft->Low == W.GE && 10323 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 10324 LeftMBB = FirstLeft->MBB; 10325 } else { 10326 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10327 FuncInfo.MF->insert(BBI, LeftMBB); 10328 WorkList.push_back( 10329 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 10330 // Put Cond in a virtual register to make it available from the new blocks. 10331 ExportFromCurrentBlock(Cond); 10332 } 10333 10334 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 10335 // single cluster, RHS.Low == Pivot, and we can branch to its destination 10336 // directly if RHS.High equals the current upper bound. 10337 MachineBasicBlock *RightMBB; 10338 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 10339 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 10340 RightMBB = FirstRight->MBB; 10341 } else { 10342 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10343 FuncInfo.MF->insert(BBI, RightMBB); 10344 WorkList.push_back( 10345 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 10346 // Put Cond in a virtual register to make it available from the new blocks. 10347 ExportFromCurrentBlock(Cond); 10348 } 10349 10350 // Create the CaseBlock record that will be used to lower the branch. 10351 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 10352 getCurSDLoc(), LeftProb, RightProb); 10353 10354 if (W.MBB == SwitchMBB) 10355 visitSwitchCase(CB, SwitchMBB); 10356 else 10357 SL->SwitchCases.push_back(CB); 10358 } 10359 10360 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 10361 // from the swith statement. 10362 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 10363 BranchProbability PeeledCaseProb) { 10364 if (PeeledCaseProb == BranchProbability::getOne()) 10365 return BranchProbability::getZero(); 10366 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 10367 10368 uint32_t Numerator = CaseProb.getNumerator(); 10369 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 10370 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 10371 } 10372 10373 // Try to peel the top probability case if it exceeds the threshold. 10374 // Return current MachineBasicBlock for the switch statement if the peeling 10375 // does not occur. 10376 // If the peeling is performed, return the newly created MachineBasicBlock 10377 // for the peeled switch statement. Also update Clusters to remove the peeled 10378 // case. PeeledCaseProb is the BranchProbability for the peeled case. 10379 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 10380 const SwitchInst &SI, CaseClusterVector &Clusters, 10381 BranchProbability &PeeledCaseProb) { 10382 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10383 // Don't perform if there is only one cluster or optimizing for size. 10384 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 10385 TM.getOptLevel() == CodeGenOpt::None || 10386 SwitchMBB->getParent()->getFunction().hasMinSize()) 10387 return SwitchMBB; 10388 10389 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 10390 unsigned PeeledCaseIndex = 0; 10391 bool SwitchPeeled = false; 10392 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 10393 CaseCluster &CC = Clusters[Index]; 10394 if (CC.Prob < TopCaseProb) 10395 continue; 10396 TopCaseProb = CC.Prob; 10397 PeeledCaseIndex = Index; 10398 SwitchPeeled = true; 10399 } 10400 if (!SwitchPeeled) 10401 return SwitchMBB; 10402 10403 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 10404 << TopCaseProb << "\n"); 10405 10406 // Record the MBB for the peeled switch statement. 10407 MachineFunction::iterator BBI(SwitchMBB); 10408 ++BBI; 10409 MachineBasicBlock *PeeledSwitchMBB = 10410 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 10411 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 10412 10413 ExportFromCurrentBlock(SI.getCondition()); 10414 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 10415 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 10416 nullptr, nullptr, TopCaseProb.getCompl()}; 10417 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 10418 10419 Clusters.erase(PeeledCaseIt); 10420 for (CaseCluster &CC : Clusters) { 10421 LLVM_DEBUG( 10422 dbgs() << "Scale the probablity for one cluster, before scaling: " 10423 << CC.Prob << "\n"); 10424 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 10425 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 10426 } 10427 PeeledCaseProb = TopCaseProb; 10428 return PeeledSwitchMBB; 10429 } 10430 10431 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 10432 // Extract cases from the switch. 10433 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10434 CaseClusterVector Clusters; 10435 Clusters.reserve(SI.getNumCases()); 10436 for (auto I : SI.cases()) { 10437 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 10438 const ConstantInt *CaseVal = I.getCaseValue(); 10439 BranchProbability Prob = 10440 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 10441 : BranchProbability(1, SI.getNumCases() + 1); 10442 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 10443 } 10444 10445 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 10446 10447 // Cluster adjacent cases with the same destination. We do this at all 10448 // optimization levels because it's cheap to do and will make codegen faster 10449 // if there are many clusters. 10450 sortAndRangeify(Clusters); 10451 10452 // The branch probablity of the peeled case. 10453 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 10454 MachineBasicBlock *PeeledSwitchMBB = 10455 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 10456 10457 // If there is only the default destination, jump there directly. 10458 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10459 if (Clusters.empty()) { 10460 assert(PeeledSwitchMBB == SwitchMBB); 10461 SwitchMBB->addSuccessor(DefaultMBB); 10462 if (DefaultMBB != NextBlock(SwitchMBB)) { 10463 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 10464 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 10465 } 10466 return; 10467 } 10468 10469 SL->findJumpTables(Clusters, &SI, DefaultMBB); 10470 SL->findBitTestClusters(Clusters, &SI); 10471 10472 LLVM_DEBUG({ 10473 dbgs() << "Case clusters: "; 10474 for (const CaseCluster &C : Clusters) { 10475 if (C.Kind == CC_JumpTable) 10476 dbgs() << "JT:"; 10477 if (C.Kind == CC_BitTests) 10478 dbgs() << "BT:"; 10479 10480 C.Low->getValue().print(dbgs(), true); 10481 if (C.Low != C.High) { 10482 dbgs() << '-'; 10483 C.High->getValue().print(dbgs(), true); 10484 } 10485 dbgs() << ' '; 10486 } 10487 dbgs() << '\n'; 10488 }); 10489 10490 assert(!Clusters.empty()); 10491 SwitchWorkList WorkList; 10492 CaseClusterIt First = Clusters.begin(); 10493 CaseClusterIt Last = Clusters.end() - 1; 10494 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 10495 // Scale the branchprobability for DefaultMBB if the peel occurs and 10496 // DefaultMBB is not replaced. 10497 if (PeeledCaseProb != BranchProbability::getZero() && 10498 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 10499 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 10500 WorkList.push_back( 10501 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 10502 10503 while (!WorkList.empty()) { 10504 SwitchWorkListItem W = WorkList.back(); 10505 WorkList.pop_back(); 10506 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 10507 10508 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 10509 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 10510 // For optimized builds, lower large range as a balanced binary tree. 10511 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 10512 continue; 10513 } 10514 10515 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 10516 } 10517 } 10518