1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/ADT/Statistic.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/TargetLibraryInfo.h" 24 #include "llvm/Analysis/ValueTracking.h" 25 #include "llvm/Analysis/VectorUtils.h" 26 #include "llvm/CodeGen/FastISel.h" 27 #include "llvm/CodeGen/FunctionLoweringInfo.h" 28 #include "llvm/CodeGen/GCMetadata.h" 29 #include "llvm/CodeGen/GCStrategy.h" 30 #include "llvm/CodeGen/MachineFrameInfo.h" 31 #include "llvm/CodeGen/MachineFunction.h" 32 #include "llvm/CodeGen/MachineInstrBuilder.h" 33 #include "llvm/CodeGen/MachineJumpTableInfo.h" 34 #include "llvm/CodeGen/MachineModuleInfo.h" 35 #include "llvm/CodeGen/MachineRegisterInfo.h" 36 #include "llvm/CodeGen/SelectionDAG.h" 37 #include "llvm/CodeGen/StackMaps.h" 38 #include "llvm/CodeGen/WinEHFuncInfo.h" 39 #include "llvm/IR/CallingConv.h" 40 #include "llvm/IR/Constants.h" 41 #include "llvm/IR/DataLayout.h" 42 #include "llvm/IR/DebugInfo.h" 43 #include "llvm/IR/DerivedTypes.h" 44 #include "llvm/IR/Function.h" 45 #include "llvm/IR/GlobalVariable.h" 46 #include "llvm/IR/InlineAsm.h" 47 #include "llvm/IR/Instructions.h" 48 #include "llvm/IR/IntrinsicInst.h" 49 #include "llvm/IR/Intrinsics.h" 50 #include "llvm/IR/LLVMContext.h" 51 #include "llvm/IR/Module.h" 52 #include "llvm/IR/Statepoint.h" 53 #include "llvm/MC/MCSymbol.h" 54 #include "llvm/Support/CommandLine.h" 55 #include "llvm/Support/Debug.h" 56 #include "llvm/Support/ErrorHandling.h" 57 #include "llvm/Support/MathExtras.h" 58 #include "llvm/Support/raw_ostream.h" 59 #include "llvm/Target/TargetFrameLowering.h" 60 #include "llvm/Target/TargetInstrInfo.h" 61 #include "llvm/Target/TargetIntrinsicInfo.h" 62 #include "llvm/Target/TargetLowering.h" 63 #include "llvm/Target/TargetOptions.h" 64 #include "llvm/Target/TargetSelectionDAGInfo.h" 65 #include "llvm/Target/TargetSubtargetInfo.h" 66 #include <algorithm> 67 #include <utility> 68 using namespace llvm; 69 70 #define DEBUG_TYPE "isel" 71 72 /// LimitFloatPrecision - Generate low-precision inline sequences for 73 /// some float libcalls (6, 8 or 12 bits). 74 static unsigned LimitFloatPrecision; 75 76 static cl::opt<unsigned, true> 77 LimitFPPrecision("limit-float-precision", 78 cl::desc("Generate low-precision inline sequences " 79 "for some float libcalls"), 80 cl::location(LimitFloatPrecision), 81 cl::init(0)); 82 83 static cl::opt<bool> 84 EnableFMFInDAG("enable-fmf-dag", cl::init(true), cl::Hidden, 85 cl::desc("Enable fast-math-flags for DAG nodes")); 86 87 // Limit the width of DAG chains. This is important in general to prevent 88 // DAG-based analysis from blowing up. For example, alias analysis and 89 // load clustering may not complete in reasonable time. It is difficult to 90 // recognize and avoid this situation within each individual analysis, and 91 // future analyses are likely to have the same behavior. Limiting DAG width is 92 // the safe approach and will be especially important with global DAGs. 93 // 94 // MaxParallelChains default is arbitrarily high to avoid affecting 95 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 96 // sequence over this should have been converted to llvm.memcpy by the 97 // frontend. It easy to induce this behavior with .ll code such as: 98 // %buffer = alloca [4096 x i8] 99 // %data = load [4096 x i8]* %argPtr 100 // store [4096 x i8] %data, [4096 x i8]* %buffer 101 static const unsigned MaxParallelChains = 64; 102 103 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 104 const SDValue *Parts, unsigned NumParts, 105 MVT PartVT, EVT ValueVT, const Value *V); 106 107 /// getCopyFromParts - Create a value that contains the specified legal parts 108 /// combined into the value they represent. If the parts combine to a type 109 /// larger then ValueVT then AssertOp can be used to specify whether the extra 110 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 111 /// (ISD::AssertSext). 112 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 113 const SDValue *Parts, 114 unsigned NumParts, MVT PartVT, EVT ValueVT, 115 const Value *V, 116 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 117 if (ValueVT.isVector()) 118 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 119 PartVT, ValueVT, V); 120 121 assert(NumParts > 0 && "No parts to assemble!"); 122 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 123 SDValue Val = Parts[0]; 124 125 if (NumParts > 1) { 126 // Assemble the value from multiple parts. 127 if (ValueVT.isInteger()) { 128 unsigned PartBits = PartVT.getSizeInBits(); 129 unsigned ValueBits = ValueVT.getSizeInBits(); 130 131 // Assemble the power of 2 part. 132 unsigned RoundParts = NumParts & (NumParts - 1) ? 133 1 << Log2_32(NumParts) : NumParts; 134 unsigned RoundBits = PartBits * RoundParts; 135 EVT RoundVT = RoundBits == ValueBits ? 136 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 137 SDValue Lo, Hi; 138 139 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 140 141 if (RoundParts > 2) { 142 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 143 PartVT, HalfVT, V); 144 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 145 RoundParts / 2, PartVT, HalfVT, V); 146 } else { 147 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 148 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 149 } 150 151 if (DAG.getDataLayout().isBigEndian()) 152 std::swap(Lo, Hi); 153 154 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 155 156 if (RoundParts < NumParts) { 157 // Assemble the trailing non-power-of-2 part. 158 unsigned OddParts = NumParts - RoundParts; 159 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 160 Hi = getCopyFromParts(DAG, DL, 161 Parts + RoundParts, OddParts, PartVT, OddVT, V); 162 163 // Combine the round and odd parts. 164 Lo = Val; 165 if (DAG.getDataLayout().isBigEndian()) 166 std::swap(Lo, Hi); 167 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 168 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 169 Hi = 170 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 171 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL, 172 TLI.getPointerTy(DAG.getDataLayout()))); 173 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 174 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 175 } 176 } else if (PartVT.isFloatingPoint()) { 177 // FP split into multiple FP parts (for ppcf128) 178 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 179 "Unexpected split"); 180 SDValue Lo, Hi; 181 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 182 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 183 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 184 std::swap(Lo, Hi); 185 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 186 } else { 187 // FP split into integer parts (soft fp) 188 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 189 !PartVT.isVector() && "Unexpected split"); 190 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 191 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 192 } 193 } 194 195 // There is now one part, held in Val. Correct it to match ValueVT. 196 EVT PartEVT = Val.getValueType(); 197 198 if (PartEVT == ValueVT) 199 return Val; 200 201 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 202 ValueVT.bitsLT(PartEVT)) { 203 // For an FP value in an integer part, we need to truncate to the right 204 // width first. 205 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 206 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 207 } 208 209 if (PartEVT.isInteger() && ValueVT.isInteger()) { 210 if (ValueVT.bitsLT(PartEVT)) { 211 // For a truncate, see if we have any information to 212 // indicate whether the truncated bits will always be 213 // zero or sign-extension. 214 if (AssertOp != ISD::DELETED_NODE) 215 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 216 DAG.getValueType(ValueVT)); 217 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 218 } 219 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 220 } 221 222 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 223 // FP_ROUND's are always exact here. 224 if (ValueVT.bitsLT(Val.getValueType())) 225 return DAG.getNode( 226 ISD::FP_ROUND, DL, ValueVT, Val, 227 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 228 229 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 230 } 231 232 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 233 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 234 235 llvm_unreachable("Unknown mismatch!"); 236 } 237 238 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 239 const Twine &ErrMsg) { 240 const Instruction *I = dyn_cast_or_null<Instruction>(V); 241 if (!V) 242 return Ctx.emitError(ErrMsg); 243 244 const char *AsmError = ", possible invalid constraint for vector type"; 245 if (const CallInst *CI = dyn_cast<CallInst>(I)) 246 if (isa<InlineAsm>(CI->getCalledValue())) 247 return Ctx.emitError(I, ErrMsg + AsmError); 248 249 return Ctx.emitError(I, ErrMsg); 250 } 251 252 /// getCopyFromPartsVector - Create a value that contains the specified legal 253 /// parts combined into the value they represent. If the parts combine to a 254 /// type larger then ValueVT then AssertOp can be used to specify whether the 255 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 256 /// ValueVT (ISD::AssertSext). 257 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 258 const SDValue *Parts, unsigned NumParts, 259 MVT PartVT, EVT ValueVT, const Value *V) { 260 assert(ValueVT.isVector() && "Not a vector value"); 261 assert(NumParts > 0 && "No parts to assemble!"); 262 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 263 SDValue Val = Parts[0]; 264 265 // Handle a multi-element vector. 266 if (NumParts > 1) { 267 EVT IntermediateVT; 268 MVT RegisterVT; 269 unsigned NumIntermediates; 270 unsigned NumRegs = 271 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 272 NumIntermediates, RegisterVT); 273 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 274 NumParts = NumRegs; // Silence a compiler warning. 275 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 276 assert(RegisterVT.getSizeInBits() == 277 Parts[0].getSimpleValueType().getSizeInBits() && 278 "Part type sizes don't match!"); 279 280 // Assemble the parts into intermediate operands. 281 SmallVector<SDValue, 8> Ops(NumIntermediates); 282 if (NumIntermediates == NumParts) { 283 // If the register was not expanded, truncate or copy the value, 284 // as appropriate. 285 for (unsigned i = 0; i != NumParts; ++i) 286 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 287 PartVT, IntermediateVT, V); 288 } else if (NumParts > 0) { 289 // If the intermediate type was expanded, build the intermediate 290 // operands from the parts. 291 assert(NumParts % NumIntermediates == 0 && 292 "Must expand into a divisible number of parts!"); 293 unsigned Factor = NumParts / NumIntermediates; 294 for (unsigned i = 0; i != NumIntermediates; ++i) 295 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 296 PartVT, IntermediateVT, V); 297 } 298 299 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 300 // intermediate operands. 301 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 302 : ISD::BUILD_VECTOR, 303 DL, ValueVT, Ops); 304 } 305 306 // There is now one part, held in Val. Correct it to match ValueVT. 307 EVT PartEVT = Val.getValueType(); 308 309 if (PartEVT == ValueVT) 310 return Val; 311 312 if (PartEVT.isVector()) { 313 // If the element type of the source/dest vectors are the same, but the 314 // parts vector has more elements than the value vector, then we have a 315 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 316 // elements we want. 317 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 318 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 319 "Cannot narrow, it would be a lossy transformation"); 320 return DAG.getNode( 321 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 322 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 323 } 324 325 // Vector/Vector bitcast. 326 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 327 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 328 329 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 330 "Cannot handle this kind of promotion"); 331 // Promoted vector extract 332 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 333 334 } 335 336 // Trivial bitcast if the types are the same size and the destination 337 // vector type is legal. 338 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 339 TLI.isTypeLegal(ValueVT)) 340 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 341 342 // Handle cases such as i8 -> <1 x i1> 343 if (ValueVT.getVectorNumElements() != 1) { 344 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 345 "non-trivial scalar-to-vector conversion"); 346 return DAG.getUNDEF(ValueVT); 347 } 348 349 if (ValueVT.getVectorNumElements() == 1 && 350 ValueVT.getVectorElementType() != PartEVT) 351 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType()); 352 353 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 354 } 355 356 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 357 SDValue Val, SDValue *Parts, unsigned NumParts, 358 MVT PartVT, const Value *V); 359 360 /// getCopyToParts - Create a series of nodes that contain the specified value 361 /// split into legal parts. If the parts contain more bits than Val, then, for 362 /// integers, ExtendKind can be used to specify how to generate the extra bits. 363 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 364 SDValue Val, SDValue *Parts, unsigned NumParts, 365 MVT PartVT, const Value *V, 366 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 367 EVT ValueVT = Val.getValueType(); 368 369 // Handle the vector case separately. 370 if (ValueVT.isVector()) 371 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 372 373 unsigned PartBits = PartVT.getSizeInBits(); 374 unsigned OrigNumParts = NumParts; 375 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 376 "Copying to an illegal type!"); 377 378 if (NumParts == 0) 379 return; 380 381 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 382 EVT PartEVT = PartVT; 383 if (PartEVT == ValueVT) { 384 assert(NumParts == 1 && "No-op copy with multiple parts!"); 385 Parts[0] = Val; 386 return; 387 } 388 389 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 390 // If the parts cover more bits than the value has, promote the value. 391 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 392 assert(NumParts == 1 && "Do not know what to promote to!"); 393 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 394 } else { 395 if (ValueVT.isFloatingPoint()) { 396 // FP values need to be bitcast, then extended if they are being put 397 // into a larger container. 398 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 399 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 400 } 401 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 402 ValueVT.isInteger() && 403 "Unknown mismatch!"); 404 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 405 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 406 if (PartVT == MVT::x86mmx) 407 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 408 } 409 } else if (PartBits == ValueVT.getSizeInBits()) { 410 // Different types of the same size. 411 assert(NumParts == 1 && PartEVT != ValueVT); 412 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 413 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 414 // If the parts cover less bits than value has, truncate the value. 415 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 416 ValueVT.isInteger() && 417 "Unknown mismatch!"); 418 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 419 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 420 if (PartVT == MVT::x86mmx) 421 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 422 } 423 424 // The value may have changed - recompute ValueVT. 425 ValueVT = Val.getValueType(); 426 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 427 "Failed to tile the value with PartVT!"); 428 429 if (NumParts == 1) { 430 if (PartEVT != ValueVT) 431 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 432 "scalar-to-vector conversion failed"); 433 434 Parts[0] = Val; 435 return; 436 } 437 438 // Expand the value into multiple parts. 439 if (NumParts & (NumParts - 1)) { 440 // The number of parts is not a power of 2. Split off and copy the tail. 441 assert(PartVT.isInteger() && ValueVT.isInteger() && 442 "Do not know what to expand to!"); 443 unsigned RoundParts = 1 << Log2_32(NumParts); 444 unsigned RoundBits = RoundParts * PartBits; 445 unsigned OddParts = NumParts - RoundParts; 446 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 447 DAG.getIntPtrConstant(RoundBits, DL)); 448 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 449 450 if (DAG.getDataLayout().isBigEndian()) 451 // The odd parts were reversed by getCopyToParts - unreverse them. 452 std::reverse(Parts + RoundParts, Parts + NumParts); 453 454 NumParts = RoundParts; 455 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 456 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 457 } 458 459 // The number of parts is a power of 2. Repeatedly bisect the value using 460 // EXTRACT_ELEMENT. 461 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 462 EVT::getIntegerVT(*DAG.getContext(), 463 ValueVT.getSizeInBits()), 464 Val); 465 466 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 467 for (unsigned i = 0; i < NumParts; i += StepSize) { 468 unsigned ThisBits = StepSize * PartBits / 2; 469 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 470 SDValue &Part0 = Parts[i]; 471 SDValue &Part1 = Parts[i+StepSize/2]; 472 473 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 474 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 475 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 476 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 477 478 if (ThisBits == PartBits && ThisVT != PartVT) { 479 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 480 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 481 } 482 } 483 } 484 485 if (DAG.getDataLayout().isBigEndian()) 486 std::reverse(Parts, Parts + OrigNumParts); 487 } 488 489 490 /// getCopyToPartsVector - Create a series of nodes that contain the specified 491 /// value split into legal parts. 492 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 493 SDValue Val, SDValue *Parts, unsigned NumParts, 494 MVT PartVT, const Value *V) { 495 EVT ValueVT = Val.getValueType(); 496 assert(ValueVT.isVector() && "Not a vector"); 497 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 498 499 if (NumParts == 1) { 500 EVT PartEVT = PartVT; 501 if (PartEVT == ValueVT) { 502 // Nothing to do. 503 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 504 // Bitconvert vector->vector case. 505 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 506 } else if (PartVT.isVector() && 507 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 508 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 509 EVT ElementVT = PartVT.getVectorElementType(); 510 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 511 // undef elements. 512 SmallVector<SDValue, 16> Ops; 513 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 514 Ops.push_back(DAG.getNode( 515 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val, 516 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())))); 517 518 for (unsigned i = ValueVT.getVectorNumElements(), 519 e = PartVT.getVectorNumElements(); i != e; ++i) 520 Ops.push_back(DAG.getUNDEF(ElementVT)); 521 522 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 523 524 // FIXME: Use CONCAT for 2x -> 4x. 525 526 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 527 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 528 } else if (PartVT.isVector() && 529 PartEVT.getVectorElementType().bitsGE( 530 ValueVT.getVectorElementType()) && 531 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 532 533 // Promoted vector extract 534 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 535 } else{ 536 // Vector -> scalar conversion. 537 assert(ValueVT.getVectorNumElements() == 1 && 538 "Only trivial vector-to-scalar conversions should get here!"); 539 Val = DAG.getNode( 540 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 541 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 542 543 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 544 } 545 546 Parts[0] = Val; 547 return; 548 } 549 550 // Handle a multi-element vector. 551 EVT IntermediateVT; 552 MVT RegisterVT; 553 unsigned NumIntermediates; 554 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 555 IntermediateVT, 556 NumIntermediates, RegisterVT); 557 unsigned NumElements = ValueVT.getVectorNumElements(); 558 559 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 560 NumParts = NumRegs; // Silence a compiler warning. 561 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 562 563 // Split the vector into intermediate operands. 564 SmallVector<SDValue, 8> Ops(NumIntermediates); 565 for (unsigned i = 0; i != NumIntermediates; ++i) { 566 if (IntermediateVT.isVector()) 567 Ops[i] = 568 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 569 DAG.getConstant(i * (NumElements / NumIntermediates), DL, 570 TLI.getVectorIdxTy(DAG.getDataLayout()))); 571 else 572 Ops[i] = DAG.getNode( 573 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 574 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 575 } 576 577 // Split the intermediate operands into legal parts. 578 if (NumParts == NumIntermediates) { 579 // If the register was not expanded, promote or copy the value, 580 // as appropriate. 581 for (unsigned i = 0; i != NumParts; ++i) 582 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 583 } else if (NumParts > 0) { 584 // If the intermediate type was expanded, split each the value into 585 // legal parts. 586 assert(NumIntermediates != 0 && "division by zero"); 587 assert(NumParts % NumIntermediates == 0 && 588 "Must expand into a divisible number of parts!"); 589 unsigned Factor = NumParts / NumIntermediates; 590 for (unsigned i = 0; i != NumIntermediates; ++i) 591 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 592 } 593 } 594 595 RegsForValue::RegsForValue() {} 596 597 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 598 EVT valuevt) 599 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 600 601 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 602 const DataLayout &DL, unsigned Reg, Type *Ty) { 603 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 604 605 for (EVT ValueVT : ValueVTs) { 606 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT); 607 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT); 608 for (unsigned i = 0; i != NumRegs; ++i) 609 Regs.push_back(Reg + i); 610 RegVTs.push_back(RegisterVT); 611 Reg += NumRegs; 612 } 613 } 614 615 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 616 /// this value and returns the result as a ValueVT value. This uses 617 /// Chain/Flag as the input and updates them for the output Chain/Flag. 618 /// If the Flag pointer is NULL, no flag is used. 619 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 620 FunctionLoweringInfo &FuncInfo, 621 SDLoc dl, 622 SDValue &Chain, SDValue *Flag, 623 const Value *V) const { 624 // A Value with type {} or [0 x %t] needs no registers. 625 if (ValueVTs.empty()) 626 return SDValue(); 627 628 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 629 630 // Assemble the legal parts into the final values. 631 SmallVector<SDValue, 4> Values(ValueVTs.size()); 632 SmallVector<SDValue, 8> Parts; 633 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 634 // Copy the legal parts from the registers. 635 EVT ValueVT = ValueVTs[Value]; 636 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 637 MVT RegisterVT = RegVTs[Value]; 638 639 Parts.resize(NumRegs); 640 for (unsigned i = 0; i != NumRegs; ++i) { 641 SDValue P; 642 if (!Flag) { 643 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 644 } else { 645 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 646 *Flag = P.getValue(2); 647 } 648 649 Chain = P.getValue(1); 650 Parts[i] = P; 651 652 // If the source register was virtual and if we know something about it, 653 // add an assert node. 654 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 655 !RegisterVT.isInteger() || RegisterVT.isVector()) 656 continue; 657 658 const FunctionLoweringInfo::LiveOutInfo *LOI = 659 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 660 if (!LOI) 661 continue; 662 663 unsigned RegSize = RegisterVT.getSizeInBits(); 664 unsigned NumSignBits = LOI->NumSignBits; 665 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 666 667 if (NumZeroBits == RegSize) { 668 // The current value is a zero. 669 // Explicitly express that as it would be easier for 670 // optimizations to kick in. 671 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 672 continue; 673 } 674 675 // FIXME: We capture more information than the dag can represent. For 676 // now, just use the tightest assertzext/assertsext possible. 677 bool isSExt = true; 678 EVT FromVT(MVT::Other); 679 if (NumSignBits == RegSize) 680 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 681 else if (NumZeroBits >= RegSize-1) 682 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 683 else if (NumSignBits > RegSize-8) 684 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 685 else if (NumZeroBits >= RegSize-8) 686 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 687 else if (NumSignBits > RegSize-16) 688 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 689 else if (NumZeroBits >= RegSize-16) 690 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 691 else if (NumSignBits > RegSize-32) 692 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 693 else if (NumZeroBits >= RegSize-32) 694 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 695 else 696 continue; 697 698 // Add an assertion node. 699 assert(FromVT != MVT::Other); 700 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 701 RegisterVT, P, DAG.getValueType(FromVT)); 702 } 703 704 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 705 NumRegs, RegisterVT, ValueVT, V); 706 Part += NumRegs; 707 Parts.clear(); 708 } 709 710 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 711 } 712 713 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 714 /// specified value into the registers specified by this object. This uses 715 /// Chain/Flag as the input and updates them for the output Chain/Flag. 716 /// If the Flag pointer is NULL, no flag is used. 717 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 718 SDValue &Chain, SDValue *Flag, const Value *V, 719 ISD::NodeType PreferredExtendType) const { 720 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 721 ISD::NodeType ExtendKind = PreferredExtendType; 722 723 // Get the list of the values's legal parts. 724 unsigned NumRegs = Regs.size(); 725 SmallVector<SDValue, 8> Parts(NumRegs); 726 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 727 EVT ValueVT = ValueVTs[Value]; 728 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 729 MVT RegisterVT = RegVTs[Value]; 730 731 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 732 ExtendKind = ISD::ZERO_EXTEND; 733 734 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 735 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 736 Part += NumParts; 737 } 738 739 // Copy the parts into the registers. 740 SmallVector<SDValue, 8> Chains(NumRegs); 741 for (unsigned i = 0; i != NumRegs; ++i) { 742 SDValue Part; 743 if (!Flag) { 744 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 745 } else { 746 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 747 *Flag = Part.getValue(1); 748 } 749 750 Chains[i] = Part.getValue(0); 751 } 752 753 if (NumRegs == 1 || Flag) 754 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 755 // flagged to it. That is the CopyToReg nodes and the user are considered 756 // a single scheduling unit. If we create a TokenFactor and return it as 757 // chain, then the TokenFactor is both a predecessor (operand) of the 758 // user as well as a successor (the TF operands are flagged to the user). 759 // c1, f1 = CopyToReg 760 // c2, f2 = CopyToReg 761 // c3 = TokenFactor c1, c2 762 // ... 763 // = op c3, ..., f2 764 Chain = Chains[NumRegs-1]; 765 else 766 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 767 } 768 769 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 770 /// operand list. This adds the code marker and includes the number of 771 /// values added into it. 772 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 773 unsigned MatchingIdx, SDLoc dl, 774 SelectionDAG &DAG, 775 std::vector<SDValue> &Ops) const { 776 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 777 778 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 779 if (HasMatching) 780 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 781 else if (!Regs.empty() && 782 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 783 // Put the register class of the virtual registers in the flag word. That 784 // way, later passes can recompute register class constraints for inline 785 // assembly as well as normal instructions. 786 // Don't do this for tied operands that can use the regclass information 787 // from the def. 788 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 789 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 790 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 791 } 792 793 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 794 Ops.push_back(Res); 795 796 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 797 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 798 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 799 MVT RegisterVT = RegVTs[Value]; 800 for (unsigned i = 0; i != NumRegs; ++i) { 801 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 802 unsigned TheReg = Regs[Reg++]; 803 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 804 805 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 806 // If we clobbered the stack pointer, MFI should know about it. 807 assert(DAG.getMachineFunction().getFrameInfo()-> 808 hasOpaqueSPAdjustment()); 809 } 810 } 811 } 812 } 813 814 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 815 const TargetLibraryInfo *li) { 816 AA = &aa; 817 GFI = gfi; 818 LibInfo = li; 819 DL = &DAG.getDataLayout(); 820 Context = DAG.getContext(); 821 LPadToCallSiteMap.clear(); 822 } 823 824 /// clear - Clear out the current SelectionDAG and the associated 825 /// state and prepare this SelectionDAGBuilder object to be used 826 /// for a new block. This doesn't clear out information about 827 /// additional blocks that are needed to complete switch lowering 828 /// or PHI node updating; that information is cleared out as it is 829 /// consumed. 830 void SelectionDAGBuilder::clear() { 831 NodeMap.clear(); 832 UnusedArgNodeMap.clear(); 833 PendingLoads.clear(); 834 PendingExports.clear(); 835 CurInst = nullptr; 836 HasTailCall = false; 837 SDNodeOrder = LowestSDNodeOrder; 838 StatepointLowering.clear(); 839 } 840 841 /// clearDanglingDebugInfo - Clear the dangling debug information 842 /// map. This function is separated from the clear so that debug 843 /// information that is dangling in a basic block can be properly 844 /// resolved in a different basic block. This allows the 845 /// SelectionDAG to resolve dangling debug information attached 846 /// to PHI nodes. 847 void SelectionDAGBuilder::clearDanglingDebugInfo() { 848 DanglingDebugInfoMap.clear(); 849 } 850 851 /// getRoot - Return the current virtual root of the Selection DAG, 852 /// flushing any PendingLoad items. This must be done before emitting 853 /// a store or any other node that may need to be ordered after any 854 /// prior load instructions. 855 /// 856 SDValue SelectionDAGBuilder::getRoot() { 857 if (PendingLoads.empty()) 858 return DAG.getRoot(); 859 860 if (PendingLoads.size() == 1) { 861 SDValue Root = PendingLoads[0]; 862 DAG.setRoot(Root); 863 PendingLoads.clear(); 864 return Root; 865 } 866 867 // Otherwise, we have to make a token factor node. 868 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 869 PendingLoads); 870 PendingLoads.clear(); 871 DAG.setRoot(Root); 872 return Root; 873 } 874 875 /// getControlRoot - Similar to getRoot, but instead of flushing all the 876 /// PendingLoad items, flush all the PendingExports items. It is necessary 877 /// to do this before emitting a terminator instruction. 878 /// 879 SDValue SelectionDAGBuilder::getControlRoot() { 880 SDValue Root = DAG.getRoot(); 881 882 if (PendingExports.empty()) 883 return Root; 884 885 // Turn all of the CopyToReg chains into one factored node. 886 if (Root.getOpcode() != ISD::EntryToken) { 887 unsigned i = 0, e = PendingExports.size(); 888 for (; i != e; ++i) { 889 assert(PendingExports[i].getNode()->getNumOperands() > 1); 890 if (PendingExports[i].getNode()->getOperand(0) == Root) 891 break; // Don't add the root if we already indirectly depend on it. 892 } 893 894 if (i == e) 895 PendingExports.push_back(Root); 896 } 897 898 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 899 PendingExports); 900 PendingExports.clear(); 901 DAG.setRoot(Root); 902 return Root; 903 } 904 905 void SelectionDAGBuilder::visit(const Instruction &I) { 906 // Set up outgoing PHI node register values before emitting the terminator. 907 if (isa<TerminatorInst>(&I)) 908 HandlePHINodesInSuccessorBlocks(I.getParent()); 909 910 ++SDNodeOrder; 911 912 CurInst = &I; 913 914 visit(I.getOpcode(), I); 915 916 if (!isa<TerminatorInst>(&I) && !HasTailCall && 917 !isStatepoint(&I)) // statepoints handle their exports internally 918 CopyToExportRegsIfNeeded(&I); 919 920 CurInst = nullptr; 921 } 922 923 void SelectionDAGBuilder::visitPHI(const PHINode &) { 924 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 925 } 926 927 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 928 // Note: this doesn't use InstVisitor, because it has to work with 929 // ConstantExpr's in addition to instructions. 930 switch (Opcode) { 931 default: llvm_unreachable("Unknown instruction type encountered!"); 932 // Build the switch statement using the Instruction.def file. 933 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 934 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 935 #include "llvm/IR/Instruction.def" 936 } 937 } 938 939 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 940 // generate the debug data structures now that we've seen its definition. 941 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 942 SDValue Val) { 943 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 944 if (DDI.getDI()) { 945 const DbgValueInst *DI = DDI.getDI(); 946 DebugLoc dl = DDI.getdl(); 947 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 948 DILocalVariable *Variable = DI->getVariable(); 949 DIExpression *Expr = DI->getExpression(); 950 assert(Variable->isValidLocationForIntrinsic(dl) && 951 "Expected inlined-at fields to agree"); 952 uint64_t Offset = DI->getOffset(); 953 // A dbg.value for an alloca is always indirect. 954 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 955 SDDbgValue *SDV; 956 if (Val.getNode()) { 957 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect, 958 Val)) { 959 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(), 960 IsIndirect, Offset, dl, DbgSDNodeOrder); 961 DAG.AddDbgValue(SDV, Val.getNode(), false); 962 } 963 } else 964 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 965 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 966 } 967 } 968 969 /// getCopyFromRegs - If there was virtual register allocated for the value V 970 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 971 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 972 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 973 SDValue Result; 974 975 if (It != FuncInfo.ValueMap.end()) { 976 unsigned InReg = It->second; 977 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 978 DAG.getDataLayout(), InReg, Ty); 979 SDValue Chain = DAG.getEntryNode(); 980 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 981 resolveDanglingDebugInfo(V, Result); 982 } 983 984 return Result; 985 } 986 987 /// getValue - Return an SDValue for the given Value. 988 SDValue SelectionDAGBuilder::getValue(const Value *V) { 989 // If we already have an SDValue for this value, use it. It's important 990 // to do this first, so that we don't create a CopyFromReg if we already 991 // have a regular SDValue. 992 SDValue &N = NodeMap[V]; 993 if (N.getNode()) return N; 994 995 // If there's a virtual register allocated and initialized for this 996 // value, use it. 997 SDValue copyFromReg = getCopyFromRegs(V, V->getType()); 998 if (copyFromReg.getNode()) { 999 return copyFromReg; 1000 } 1001 1002 // Otherwise create a new SDValue and remember it. 1003 SDValue Val = getValueImpl(V); 1004 NodeMap[V] = Val; 1005 resolveDanglingDebugInfo(V, Val); 1006 return Val; 1007 } 1008 1009 // Return true if SDValue exists for the given Value 1010 bool SelectionDAGBuilder::findValue(const Value *V) const { 1011 return (NodeMap.find(V) != NodeMap.end()) || 1012 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1013 } 1014 1015 /// getNonRegisterValue - Return an SDValue for the given Value, but 1016 /// don't look in FuncInfo.ValueMap for a virtual register. 1017 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1018 // If we already have an SDValue for this value, use it. 1019 SDValue &N = NodeMap[V]; 1020 if (N.getNode()) { 1021 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1022 // Remove the debug location from the node as the node is about to be used 1023 // in a location which may differ from the original debug location. This 1024 // is relevant to Constant and ConstantFP nodes because they can appear 1025 // as constant expressions inside PHI nodes. 1026 N->setDebugLoc(DebugLoc()); 1027 } 1028 return N; 1029 } 1030 1031 // Otherwise create a new SDValue and remember it. 1032 SDValue Val = getValueImpl(V); 1033 NodeMap[V] = Val; 1034 resolveDanglingDebugInfo(V, Val); 1035 return Val; 1036 } 1037 1038 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1039 /// Create an SDValue for the given value. 1040 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1041 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1042 1043 if (const Constant *C = dyn_cast<Constant>(V)) { 1044 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1045 1046 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1047 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1048 1049 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1050 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1051 1052 if (isa<ConstantPointerNull>(C)) { 1053 unsigned AS = V->getType()->getPointerAddressSpace(); 1054 return DAG.getConstant(0, getCurSDLoc(), 1055 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1056 } 1057 1058 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1059 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1060 1061 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1062 return DAG.getUNDEF(VT); 1063 1064 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1065 visit(CE->getOpcode(), *CE); 1066 SDValue N1 = NodeMap[V]; 1067 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1068 return N1; 1069 } 1070 1071 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1072 SmallVector<SDValue, 4> Constants; 1073 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1074 OI != OE; ++OI) { 1075 SDNode *Val = getValue(*OI).getNode(); 1076 // If the operand is an empty aggregate, there are no values. 1077 if (!Val) continue; 1078 // Add each leaf value from the operand to the Constants list 1079 // to form a flattened list of all the values. 1080 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1081 Constants.push_back(SDValue(Val, i)); 1082 } 1083 1084 return DAG.getMergeValues(Constants, getCurSDLoc()); 1085 } 1086 1087 if (const ConstantDataSequential *CDS = 1088 dyn_cast<ConstantDataSequential>(C)) { 1089 SmallVector<SDValue, 4> Ops; 1090 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1091 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1092 // Add each leaf value from the operand to the Constants list 1093 // to form a flattened list of all the values. 1094 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1095 Ops.push_back(SDValue(Val, i)); 1096 } 1097 1098 if (isa<ArrayType>(CDS->getType())) 1099 return DAG.getMergeValues(Ops, getCurSDLoc()); 1100 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1101 VT, Ops); 1102 } 1103 1104 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1105 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1106 "Unknown struct or array constant!"); 1107 1108 SmallVector<EVT, 4> ValueVTs; 1109 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1110 unsigned NumElts = ValueVTs.size(); 1111 if (NumElts == 0) 1112 return SDValue(); // empty struct 1113 SmallVector<SDValue, 4> Constants(NumElts); 1114 for (unsigned i = 0; i != NumElts; ++i) { 1115 EVT EltVT = ValueVTs[i]; 1116 if (isa<UndefValue>(C)) 1117 Constants[i] = DAG.getUNDEF(EltVT); 1118 else if (EltVT.isFloatingPoint()) 1119 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1120 else 1121 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1122 } 1123 1124 return DAG.getMergeValues(Constants, getCurSDLoc()); 1125 } 1126 1127 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1128 return DAG.getBlockAddress(BA, VT); 1129 1130 VectorType *VecTy = cast<VectorType>(V->getType()); 1131 unsigned NumElements = VecTy->getNumElements(); 1132 1133 // Now that we know the number and type of the elements, get that number of 1134 // elements into the Ops array based on what kind of constant it is. 1135 SmallVector<SDValue, 16> Ops; 1136 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1137 for (unsigned i = 0; i != NumElements; ++i) 1138 Ops.push_back(getValue(CV->getOperand(i))); 1139 } else { 1140 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1141 EVT EltVT = 1142 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1143 1144 SDValue Op; 1145 if (EltVT.isFloatingPoint()) 1146 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1147 else 1148 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1149 Ops.assign(NumElements, Op); 1150 } 1151 1152 // Create a BUILD_VECTOR node. 1153 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1154 } 1155 1156 // If this is a static alloca, generate it as the frameindex instead of 1157 // computation. 1158 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1159 DenseMap<const AllocaInst*, int>::iterator SI = 1160 FuncInfo.StaticAllocaMap.find(AI); 1161 if (SI != FuncInfo.StaticAllocaMap.end()) 1162 return DAG.getFrameIndex(SI->second, 1163 TLI.getPointerTy(DAG.getDataLayout())); 1164 } 1165 1166 // If this is an instruction which fast-isel has deferred, select it now. 1167 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1168 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1169 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1170 Inst->getType()); 1171 SDValue Chain = DAG.getEntryNode(); 1172 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1173 } 1174 1175 llvm_unreachable("Can't get register for value!"); 1176 } 1177 1178 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1179 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1180 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1181 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1182 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1183 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1184 if (IsMSVCCXX || IsCoreCLR) 1185 CatchPadMBB->setIsEHFuncletEntry(); 1186 1187 MachineBasicBlock *NormalDestMBB = FuncInfo.MBBMap[I.getNormalDest()]; 1188 1189 // Update machine-CFG edge. 1190 FuncInfo.MBB->addSuccessor(NormalDestMBB); 1191 1192 SDValue Chain = 1193 DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other, getControlRoot()); 1194 1195 // If this is not a fall-through branch or optimizations are switched off, 1196 // emit the branch. 1197 if (NormalDestMBB != NextBlock(CatchPadMBB) || 1198 TM.getOptLevel() == CodeGenOpt::None) 1199 Chain = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, Chain, 1200 DAG.getBasicBlock(NormalDestMBB)); 1201 DAG.setRoot(Chain); 1202 } 1203 1204 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1205 // Update machine-CFG edge. 1206 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1207 FuncInfo.MBB->addSuccessor(TargetMBB); 1208 1209 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1210 bool IsSEH = isAsynchronousEHPersonality(Pers); 1211 if (IsSEH) { 1212 // If this is not a fall-through branch or optimizations are switched off, 1213 // emit the branch. 1214 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1215 TM.getOptLevel() == CodeGenOpt::None) 1216 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1217 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1218 return; 1219 } 1220 1221 // Figure out the funclet membership for the catchret's successor. 1222 // This will be used by the FuncletLayout pass to determine how to order the 1223 // BB's. 1224 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 1225 const BasicBlock *SuccessorColor = EHInfo->CatchRetSuccessorColorMap[&I]; 1226 assert(SuccessorColor && "No parent funclet for catchret!"); 1227 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1228 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1229 1230 // Create the terminator node. 1231 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1232 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1233 DAG.getBasicBlock(SuccessorColorMBB)); 1234 DAG.setRoot(Ret); 1235 } 1236 1237 void SelectionDAGBuilder::visitCatchEndPad(const CatchEndPadInst &I) { 1238 llvm_unreachable("should never codegen catchendpads"); 1239 } 1240 1241 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1242 // Don't emit any special code for the cleanuppad instruction. It just marks 1243 // the start of a funclet. 1244 FuncInfo.MBB->setIsEHFuncletEntry(); 1245 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1246 } 1247 1248 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1249 /// many places it could ultimately go. In the IR, we have a single unwind 1250 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1251 /// This function skips over imaginary basic blocks that hold catchpad, 1252 /// terminatepad, or catchendpad instructions, and finds all the "real" machine 1253 /// basic block destinations. As those destinations may not be successors of 1254 /// EHPadBB, here we also calculate the edge probability to those destinations. 1255 /// The passed-in Prob is the edge probability to EHPadBB. 1256 static void findUnwindDestinations( 1257 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1258 BranchProbability Prob, 1259 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1260 &UnwindDests) { 1261 EHPersonality Personality = 1262 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1263 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1264 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1265 1266 while (EHPadBB) { 1267 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1268 BasicBlock *NewEHPadBB = nullptr; 1269 if (isa<LandingPadInst>(Pad)) { 1270 // Stop on landingpads. They are not funclets. 1271 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1272 break; 1273 } else if (isa<CleanupPadInst>(Pad)) { 1274 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1275 // personalities. 1276 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1277 UnwindDests.back().first->setIsEHFuncletEntry(); 1278 break; 1279 } else if (const auto *CPI = dyn_cast<CatchPadInst>(Pad)) { 1280 // Add the catchpad handler to the possible destinations. 1281 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1282 // In MSVC C++, catchblocks are funclets and need prologues. 1283 if (IsMSVCCXX || IsCoreCLR) 1284 UnwindDests.back().first->setIsEHFuncletEntry(); 1285 NewEHPadBB = CPI->getUnwindDest(); 1286 } else if (const auto *CEPI = dyn_cast<CatchEndPadInst>(Pad)) 1287 NewEHPadBB = CEPI->getUnwindDest(); 1288 else if (const auto *CEPI = dyn_cast<CleanupEndPadInst>(Pad)) 1289 NewEHPadBB = CEPI->getUnwindDest(); 1290 else 1291 continue; 1292 1293 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1294 if (BPI && NewEHPadBB) 1295 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1296 EHPadBB = NewEHPadBB; 1297 } 1298 } 1299 1300 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1301 // Update successor info. 1302 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1303 auto UnwindDest = I.getUnwindDest(); 1304 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1305 BranchProbability UnwindDestProb = 1306 (BPI && UnwindDest) 1307 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1308 : BranchProbability::getZero(); 1309 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1310 for (auto &UnwindDest : UnwindDests) { 1311 UnwindDest.first->setIsEHPad(); 1312 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1313 } 1314 FuncInfo.MBB->normalizeSuccProbs(); 1315 1316 // Create the terminator node. 1317 SDValue Ret = 1318 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1319 DAG.setRoot(Ret); 1320 } 1321 1322 void SelectionDAGBuilder::visitCleanupEndPad(const CleanupEndPadInst &I) { 1323 report_fatal_error("visitCleanupEndPad not yet implemented!"); 1324 } 1325 1326 void SelectionDAGBuilder::visitTerminatePad(const TerminatePadInst &TPI) { 1327 report_fatal_error("visitTerminatePad not yet implemented!"); 1328 } 1329 1330 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1331 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1332 auto &DL = DAG.getDataLayout(); 1333 SDValue Chain = getControlRoot(); 1334 SmallVector<ISD::OutputArg, 8> Outs; 1335 SmallVector<SDValue, 8> OutVals; 1336 1337 if (!FuncInfo.CanLowerReturn) { 1338 unsigned DemoteReg = FuncInfo.DemoteRegister; 1339 const Function *F = I.getParent()->getParent(); 1340 1341 // Emit a store of the return value through the virtual register. 1342 // Leave Outs empty so that LowerReturn won't try to load return 1343 // registers the usual way. 1344 SmallVector<EVT, 1> PtrValueVTs; 1345 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()), 1346 PtrValueVTs); 1347 1348 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1349 DemoteReg, PtrValueVTs[0]); 1350 SDValue RetOp = getValue(I.getOperand(0)); 1351 1352 SmallVector<EVT, 4> ValueVTs; 1353 SmallVector<uint64_t, 4> Offsets; 1354 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1355 unsigned NumValues = ValueVTs.size(); 1356 1357 SmallVector<SDValue, 4> Chains(NumValues); 1358 for (unsigned i = 0; i != NumValues; ++i) { 1359 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1360 RetPtr.getValueType(), RetPtr, 1361 DAG.getIntPtrConstant(Offsets[i], 1362 getCurSDLoc())); 1363 Chains[i] = 1364 DAG.getStore(Chain, getCurSDLoc(), 1365 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1366 // FIXME: better loc info would be nice. 1367 Add, MachinePointerInfo(), false, false, 0); 1368 } 1369 1370 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1371 MVT::Other, Chains); 1372 } else if (I.getNumOperands() != 0) { 1373 SmallVector<EVT, 4> ValueVTs; 1374 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1375 unsigned NumValues = ValueVTs.size(); 1376 if (NumValues) { 1377 SDValue RetOp = getValue(I.getOperand(0)); 1378 1379 const Function *F = I.getParent()->getParent(); 1380 1381 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1382 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1383 Attribute::SExt)) 1384 ExtendKind = ISD::SIGN_EXTEND; 1385 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1386 Attribute::ZExt)) 1387 ExtendKind = ISD::ZERO_EXTEND; 1388 1389 LLVMContext &Context = F->getContext(); 1390 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1391 Attribute::InReg); 1392 1393 for (unsigned j = 0; j != NumValues; ++j) { 1394 EVT VT = ValueVTs[j]; 1395 1396 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1397 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind); 1398 1399 unsigned NumParts = TLI.getNumRegisters(Context, VT); 1400 MVT PartVT = TLI.getRegisterType(Context, VT); 1401 SmallVector<SDValue, 4> Parts(NumParts); 1402 getCopyToParts(DAG, getCurSDLoc(), 1403 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1404 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1405 1406 // 'inreg' on function refers to return value 1407 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1408 if (RetInReg) 1409 Flags.setInReg(); 1410 1411 // Propagate extension type if any 1412 if (ExtendKind == ISD::SIGN_EXTEND) 1413 Flags.setSExt(); 1414 else if (ExtendKind == ISD::ZERO_EXTEND) 1415 Flags.setZExt(); 1416 1417 for (unsigned i = 0; i < NumParts; ++i) { 1418 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1419 VT, /*isfixed=*/true, 0, 0)); 1420 OutVals.push_back(Parts[i]); 1421 } 1422 } 1423 } 1424 } 1425 1426 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1427 CallingConv::ID CallConv = 1428 DAG.getMachineFunction().getFunction()->getCallingConv(); 1429 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1430 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1431 1432 // Verify that the target's LowerReturn behaved as expected. 1433 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1434 "LowerReturn didn't return a valid chain!"); 1435 1436 // Update the DAG with the new chain value resulting from return lowering. 1437 DAG.setRoot(Chain); 1438 } 1439 1440 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1441 /// created for it, emit nodes to copy the value into the virtual 1442 /// registers. 1443 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1444 // Skip empty types 1445 if (V->getType()->isEmptyTy()) 1446 return; 1447 1448 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1449 if (VMI != FuncInfo.ValueMap.end()) { 1450 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1451 CopyValueToVirtualRegister(V, VMI->second); 1452 } 1453 } 1454 1455 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1456 /// the current basic block, add it to ValueMap now so that we'll get a 1457 /// CopyTo/FromReg. 1458 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1459 // No need to export constants. 1460 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1461 1462 // Already exported? 1463 if (FuncInfo.isExportedInst(V)) return; 1464 1465 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1466 CopyValueToVirtualRegister(V, Reg); 1467 } 1468 1469 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1470 const BasicBlock *FromBB) { 1471 // The operands of the setcc have to be in this block. We don't know 1472 // how to export them from some other block. 1473 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1474 // Can export from current BB. 1475 if (VI->getParent() == FromBB) 1476 return true; 1477 1478 // Is already exported, noop. 1479 return FuncInfo.isExportedInst(V); 1480 } 1481 1482 // If this is an argument, we can export it if the BB is the entry block or 1483 // if it is already exported. 1484 if (isa<Argument>(V)) { 1485 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1486 return true; 1487 1488 // Otherwise, can only export this if it is already exported. 1489 return FuncInfo.isExportedInst(V); 1490 } 1491 1492 // Otherwise, constants can always be exported. 1493 return true; 1494 } 1495 1496 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1497 BranchProbability 1498 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 1499 const MachineBasicBlock *Dst) const { 1500 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1501 const BasicBlock *SrcBB = Src->getBasicBlock(); 1502 const BasicBlock *DstBB = Dst->getBasicBlock(); 1503 if (!BPI) { 1504 // If BPI is not available, set the default probability as 1 / N, where N is 1505 // the number of successors. 1506 auto SuccSize = std::max<uint32_t>( 1507 std::distance(succ_begin(SrcBB), succ_end(SrcBB)), 1); 1508 return BranchProbability(1, SuccSize); 1509 } 1510 return BPI->getEdgeProbability(SrcBB, DstBB); 1511 } 1512 1513 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 1514 MachineBasicBlock *Dst, 1515 BranchProbability Prob) { 1516 if (!FuncInfo.BPI) 1517 Src->addSuccessorWithoutProb(Dst); 1518 else { 1519 if (Prob.isUnknown()) 1520 Prob = getEdgeProbability(Src, Dst); 1521 Src->addSuccessor(Dst, Prob); 1522 } 1523 } 1524 1525 static bool InBlock(const Value *V, const BasicBlock *BB) { 1526 if (const Instruction *I = dyn_cast<Instruction>(V)) 1527 return I->getParent() == BB; 1528 return true; 1529 } 1530 1531 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1532 /// This function emits a branch and is used at the leaves of an OR or an 1533 /// AND operator tree. 1534 /// 1535 void 1536 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1537 MachineBasicBlock *TBB, 1538 MachineBasicBlock *FBB, 1539 MachineBasicBlock *CurBB, 1540 MachineBasicBlock *SwitchBB, 1541 BranchProbability TProb, 1542 BranchProbability FProb) { 1543 const BasicBlock *BB = CurBB->getBasicBlock(); 1544 1545 // If the leaf of the tree is a comparison, merge the condition into 1546 // the caseblock. 1547 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1548 // The operands of the cmp have to be in this block. We don't know 1549 // how to export them from some other block. If this is the first block 1550 // of the sequence, no exporting is needed. 1551 if (CurBB == SwitchBB || 1552 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1553 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1554 ISD::CondCode Condition; 1555 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1556 Condition = getICmpCondCode(IC->getPredicate()); 1557 } else { 1558 const FCmpInst *FC = cast<FCmpInst>(Cond); 1559 Condition = getFCmpCondCode(FC->getPredicate()); 1560 if (TM.Options.NoNaNsFPMath) 1561 Condition = getFCmpCodeWithoutNaN(Condition); 1562 } 1563 1564 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1565 TBB, FBB, CurBB, TProb, FProb); 1566 SwitchCases.push_back(CB); 1567 return; 1568 } 1569 } 1570 1571 // Create a CaseBlock record representing this branch. 1572 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1573 nullptr, TBB, FBB, CurBB, TProb, FProb); 1574 SwitchCases.push_back(CB); 1575 } 1576 1577 /// FindMergedConditions - If Cond is an expression like 1578 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1579 MachineBasicBlock *TBB, 1580 MachineBasicBlock *FBB, 1581 MachineBasicBlock *CurBB, 1582 MachineBasicBlock *SwitchBB, 1583 Instruction::BinaryOps Opc, 1584 BranchProbability TProb, 1585 BranchProbability FProb) { 1586 // If this node is not part of the or/and tree, emit it as a branch. 1587 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1588 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1589 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1590 BOp->getParent() != CurBB->getBasicBlock() || 1591 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1592 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1593 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1594 TProb, FProb); 1595 return; 1596 } 1597 1598 // Create TmpBB after CurBB. 1599 MachineFunction::iterator BBI(CurBB); 1600 MachineFunction &MF = DAG.getMachineFunction(); 1601 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1602 CurBB->getParent()->insert(++BBI, TmpBB); 1603 1604 if (Opc == Instruction::Or) { 1605 // Codegen X | Y as: 1606 // BB1: 1607 // jmp_if_X TBB 1608 // jmp TmpBB 1609 // TmpBB: 1610 // jmp_if_Y TBB 1611 // jmp FBB 1612 // 1613 1614 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1615 // The requirement is that 1616 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1617 // = TrueProb for original BB. 1618 // Assuming the original probabilities are A and B, one choice is to set 1619 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 1620 // A/(1+B) and 2B/(1+B). This choice assumes that 1621 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1622 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1623 // TmpBB, but the math is more complicated. 1624 1625 auto NewTrueProb = TProb / 2; 1626 auto NewFalseProb = TProb / 2 + FProb; 1627 // Emit the LHS condition. 1628 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1629 NewTrueProb, NewFalseProb); 1630 1631 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 1632 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 1633 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 1634 // Emit the RHS condition into TmpBB. 1635 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1636 Probs[0], Probs[1]); 1637 } else { 1638 assert(Opc == Instruction::And && "Unknown merge op!"); 1639 // Codegen X & Y as: 1640 // BB1: 1641 // jmp_if_X TmpBB 1642 // jmp FBB 1643 // TmpBB: 1644 // jmp_if_Y TBB 1645 // jmp FBB 1646 // 1647 // This requires creation of TmpBB after CurBB. 1648 1649 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1650 // The requirement is that 1651 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1652 // = FalseProb for original BB. 1653 // Assuming the original probabilities are A and B, one choice is to set 1654 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 1655 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 1656 // TrueProb for BB1 * FalseProb for TmpBB. 1657 1658 auto NewTrueProb = TProb + FProb / 2; 1659 auto NewFalseProb = FProb / 2; 1660 // Emit the LHS condition. 1661 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1662 NewTrueProb, NewFalseProb); 1663 1664 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 1665 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 1666 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 1667 // Emit the RHS condition into TmpBB. 1668 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1669 Probs[0], Probs[1]); 1670 } 1671 } 1672 1673 /// If the set of cases should be emitted as a series of branches, return true. 1674 /// If we should emit this as a bunch of and/or'd together conditions, return 1675 /// false. 1676 bool 1677 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1678 if (Cases.size() != 2) return true; 1679 1680 // If this is two comparisons of the same values or'd or and'd together, they 1681 // will get folded into a single comparison, so don't emit two blocks. 1682 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1683 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1684 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1685 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1686 return false; 1687 } 1688 1689 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1690 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1691 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1692 Cases[0].CC == Cases[1].CC && 1693 isa<Constant>(Cases[0].CmpRHS) && 1694 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1695 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1696 return false; 1697 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1698 return false; 1699 } 1700 1701 return true; 1702 } 1703 1704 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1705 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1706 1707 // Update machine-CFG edges. 1708 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1709 1710 if (I.isUnconditional()) { 1711 // Update machine-CFG edges. 1712 BrMBB->addSuccessor(Succ0MBB); 1713 1714 // If this is not a fall-through branch or optimizations are switched off, 1715 // emit the branch. 1716 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 1717 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1718 MVT::Other, getControlRoot(), 1719 DAG.getBasicBlock(Succ0MBB))); 1720 1721 return; 1722 } 1723 1724 // If this condition is one of the special cases we handle, do special stuff 1725 // now. 1726 const Value *CondVal = I.getCondition(); 1727 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1728 1729 // If this is a series of conditions that are or'd or and'd together, emit 1730 // this as a sequence of branches instead of setcc's with and/or operations. 1731 // As long as jumps are not expensive, this should improve performance. 1732 // For example, instead of something like: 1733 // cmp A, B 1734 // C = seteq 1735 // cmp D, E 1736 // F = setle 1737 // or C, F 1738 // jnz foo 1739 // Emit: 1740 // cmp A, B 1741 // je foo 1742 // cmp D, E 1743 // jle foo 1744 // 1745 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1746 Instruction::BinaryOps Opcode = BOp->getOpcode(); 1747 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 1748 !I.getMetadata(LLVMContext::MD_unpredictable) && 1749 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 1750 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1751 Opcode, 1752 getEdgeProbability(BrMBB, Succ0MBB), 1753 getEdgeProbability(BrMBB, Succ1MBB)); 1754 // If the compares in later blocks need to use values not currently 1755 // exported from this block, export them now. This block should always 1756 // be the first entry. 1757 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1758 1759 // Allow some cases to be rejected. 1760 if (ShouldEmitAsBranches(SwitchCases)) { 1761 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1762 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1763 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1764 } 1765 1766 // Emit the branch for this block. 1767 visitSwitchCase(SwitchCases[0], BrMBB); 1768 SwitchCases.erase(SwitchCases.begin()); 1769 return; 1770 } 1771 1772 // Okay, we decided not to do this, remove any inserted MBB's and clear 1773 // SwitchCases. 1774 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1775 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1776 1777 SwitchCases.clear(); 1778 } 1779 } 1780 1781 // Create a CaseBlock record representing this branch. 1782 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1783 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1784 1785 // Use visitSwitchCase to actually insert the fast branch sequence for this 1786 // cond branch. 1787 visitSwitchCase(CB, BrMBB); 1788 } 1789 1790 /// visitSwitchCase - Emits the necessary code to represent a single node in 1791 /// the binary search tree resulting from lowering a switch instruction. 1792 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1793 MachineBasicBlock *SwitchBB) { 1794 SDValue Cond; 1795 SDValue CondLHS = getValue(CB.CmpLHS); 1796 SDLoc dl = getCurSDLoc(); 1797 1798 // Build the setcc now. 1799 if (!CB.CmpMHS) { 1800 // Fold "(X == true)" to X and "(X == false)" to !X to 1801 // handle common cases produced by branch lowering. 1802 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1803 CB.CC == ISD::SETEQ) 1804 Cond = CondLHS; 1805 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1806 CB.CC == ISD::SETEQ) { 1807 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 1808 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1809 } else 1810 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1811 } else { 1812 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1813 1814 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1815 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1816 1817 SDValue CmpOp = getValue(CB.CmpMHS); 1818 EVT VT = CmpOp.getValueType(); 1819 1820 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1821 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 1822 ISD::SETLE); 1823 } else { 1824 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1825 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 1826 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1827 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 1828 } 1829 } 1830 1831 // Update successor info 1832 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 1833 // TrueBB and FalseBB are always different unless the incoming IR is 1834 // degenerate. This only happens when running llc on weird IR. 1835 if (CB.TrueBB != CB.FalseBB) 1836 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 1837 SwitchBB->normalizeSuccProbs(); 1838 1839 // If the lhs block is the next block, invert the condition so that we can 1840 // fall through to the lhs instead of the rhs block. 1841 if (CB.TrueBB == NextBlock(SwitchBB)) { 1842 std::swap(CB.TrueBB, CB.FalseBB); 1843 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 1844 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1845 } 1846 1847 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1848 MVT::Other, getControlRoot(), Cond, 1849 DAG.getBasicBlock(CB.TrueBB)); 1850 1851 // Insert the false branch. Do this even if it's a fall through branch, 1852 // this makes it easier to do DAG optimizations which require inverting 1853 // the branch condition. 1854 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1855 DAG.getBasicBlock(CB.FalseBB)); 1856 1857 DAG.setRoot(BrCond); 1858 } 1859 1860 /// visitJumpTable - Emit JumpTable node in the current MBB 1861 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1862 // Emit the code for the jump table 1863 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1864 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 1865 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1866 JT.Reg, PTy); 1867 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1868 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1869 MVT::Other, Index.getValue(1), 1870 Table, Index); 1871 DAG.setRoot(BrJumpTable); 1872 } 1873 1874 /// visitJumpTableHeader - This function emits necessary code to produce index 1875 /// in the JumpTable from switch case. 1876 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1877 JumpTableHeader &JTH, 1878 MachineBasicBlock *SwitchBB) { 1879 SDLoc dl = getCurSDLoc(); 1880 1881 // Subtract the lowest switch case value from the value being switched on and 1882 // conditional branch to default mbb if the result is greater than the 1883 // difference between smallest and largest cases. 1884 SDValue SwitchOp = getValue(JTH.SValue); 1885 EVT VT = SwitchOp.getValueType(); 1886 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1887 DAG.getConstant(JTH.First, dl, VT)); 1888 1889 // The SDNode we just created, which holds the value being switched on minus 1890 // the smallest case value, needs to be copied to a virtual register so it 1891 // can be used as an index into the jump table in a subsequent basic block. 1892 // This value may be smaller or larger than the target's pointer type, and 1893 // therefore require extension or truncating. 1894 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1895 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 1896 1897 unsigned JumpTableReg = 1898 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 1899 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 1900 JumpTableReg, SwitchOp); 1901 JT.Reg = JumpTableReg; 1902 1903 // Emit the range check for the jump table, and branch to the default block 1904 // for the switch statement if the value being switched on exceeds the largest 1905 // case in the switch. 1906 SDValue CMP = DAG.getSetCC( 1907 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1908 Sub.getValueType()), 1909 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 1910 1911 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1912 MVT::Other, CopyTo, CMP, 1913 DAG.getBasicBlock(JT.Default)); 1914 1915 // Avoid emitting unnecessary branches to the next block. 1916 if (JT.MBB != NextBlock(SwitchBB)) 1917 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1918 DAG.getBasicBlock(JT.MBB)); 1919 1920 DAG.setRoot(BrCond); 1921 } 1922 1923 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1924 /// tail spliced into a stack protector check success bb. 1925 /// 1926 /// For a high level explanation of how this fits into the stack protector 1927 /// generation see the comment on the declaration of class 1928 /// StackProtectorDescriptor. 1929 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1930 MachineBasicBlock *ParentBB) { 1931 1932 // First create the loads to the guard/stack slot for the comparison. 1933 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1934 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 1935 1936 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1937 int FI = MFI->getStackProtectorIndex(); 1938 1939 const Value *IRGuard = SPD.getGuard(); 1940 SDValue GuardPtr = getValue(IRGuard); 1941 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1942 1943 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType()); 1944 1945 SDValue Guard; 1946 SDLoc dl = getCurSDLoc(); 1947 1948 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the 1949 // guard value from the virtual register holding the value. Otherwise, emit a 1950 // volatile load to retrieve the stack guard value. 1951 unsigned GuardReg = SPD.getGuardReg(); 1952 1953 if (GuardReg && TLI.useLoadStackGuardNode()) 1954 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg, 1955 PtrTy); 1956 else 1957 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1958 GuardPtr, MachinePointerInfo(IRGuard, 0), 1959 true, false, false, Align); 1960 1961 SDValue StackSlot = DAG.getLoad( 1962 PtrTy, dl, DAG.getEntryNode(), StackSlotPtr, 1963 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), true, 1964 false, false, Align); 1965 1966 // Perform the comparison via a subtract/getsetcc. 1967 EVT VT = Guard.getValueType(); 1968 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot); 1969 1970 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 1971 *DAG.getContext(), 1972 Sub.getValueType()), 1973 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 1974 1975 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1976 // branch to failure MBB. 1977 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1978 MVT::Other, StackSlot.getOperand(0), 1979 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1980 // Otherwise branch to success MBB. 1981 SDValue Br = DAG.getNode(ISD::BR, dl, 1982 MVT::Other, BrCond, 1983 DAG.getBasicBlock(SPD.getSuccessMBB())); 1984 1985 DAG.setRoot(Br); 1986 } 1987 1988 /// Codegen the failure basic block for a stack protector check. 1989 /// 1990 /// A failure stack protector machine basic block consists simply of a call to 1991 /// __stack_chk_fail(). 1992 /// 1993 /// For a high level explanation of how this fits into the stack protector 1994 /// generation see the comment on the declaration of class 1995 /// StackProtectorDescriptor. 1996 void 1997 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1998 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1999 SDValue Chain = 2000 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2001 None, false, getCurSDLoc(), false, false).second; 2002 DAG.setRoot(Chain); 2003 } 2004 2005 /// visitBitTestHeader - This function emits necessary code to produce value 2006 /// suitable for "bit tests" 2007 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2008 MachineBasicBlock *SwitchBB) { 2009 SDLoc dl = getCurSDLoc(); 2010 2011 // Subtract the minimum value 2012 SDValue SwitchOp = getValue(B.SValue); 2013 EVT VT = SwitchOp.getValueType(); 2014 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2015 DAG.getConstant(B.First, dl, VT)); 2016 2017 // Check range 2018 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2019 SDValue RangeCmp = DAG.getSetCC( 2020 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2021 Sub.getValueType()), 2022 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 2023 2024 // Determine the type of the test operands. 2025 bool UsePtrType = false; 2026 if (!TLI.isTypeLegal(VT)) 2027 UsePtrType = true; 2028 else { 2029 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2030 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2031 // Switch table case range are encoded into series of masks. 2032 // Just use pointer type, it's guaranteed to fit. 2033 UsePtrType = true; 2034 break; 2035 } 2036 } 2037 if (UsePtrType) { 2038 VT = TLI.getPointerTy(DAG.getDataLayout()); 2039 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2040 } 2041 2042 B.RegVT = VT.getSimpleVT(); 2043 B.Reg = FuncInfo.CreateReg(B.RegVT); 2044 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2045 2046 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2047 2048 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2049 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2050 SwitchBB->normalizeSuccProbs(); 2051 2052 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 2053 MVT::Other, CopyTo, RangeCmp, 2054 DAG.getBasicBlock(B.Default)); 2055 2056 // Avoid emitting unnecessary branches to the next block. 2057 if (MBB != NextBlock(SwitchBB)) 2058 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 2059 DAG.getBasicBlock(MBB)); 2060 2061 DAG.setRoot(BrRange); 2062 } 2063 2064 /// visitBitTestCase - this function produces one "bit test" 2065 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2066 MachineBasicBlock* NextMBB, 2067 BranchProbability BranchProbToNext, 2068 unsigned Reg, 2069 BitTestCase &B, 2070 MachineBasicBlock *SwitchBB) { 2071 SDLoc dl = getCurSDLoc(); 2072 MVT VT = BB.RegVT; 2073 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2074 SDValue Cmp; 2075 unsigned PopCount = countPopulation(B.Mask); 2076 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2077 if (PopCount == 1) { 2078 // Testing for a single bit; just compare the shift count with what it 2079 // would need to be to shift a 1 bit in that position. 2080 Cmp = DAG.getSetCC( 2081 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2082 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2083 ISD::SETEQ); 2084 } else if (PopCount == BB.Range) { 2085 // There is only one zero bit in the range, test for it directly. 2086 Cmp = DAG.getSetCC( 2087 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2088 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2089 ISD::SETNE); 2090 } else { 2091 // Make desired shift 2092 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2093 DAG.getConstant(1, dl, VT), ShiftOp); 2094 2095 // Emit bit tests and jumps 2096 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2097 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2098 Cmp = DAG.getSetCC( 2099 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2100 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2101 } 2102 2103 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2104 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2105 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2106 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2107 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2108 // one as they are relative probabilities (and thus work more like weights), 2109 // and hence we need to normalize them to let the sum of them become one. 2110 SwitchBB->normalizeSuccProbs(); 2111 2112 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2113 MVT::Other, getControlRoot(), 2114 Cmp, DAG.getBasicBlock(B.TargetBB)); 2115 2116 // Avoid emitting unnecessary branches to the next block. 2117 if (NextMBB != NextBlock(SwitchBB)) 2118 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2119 DAG.getBasicBlock(NextMBB)); 2120 2121 DAG.setRoot(BrAnd); 2122 } 2123 2124 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2125 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2126 2127 // Retrieve successors. Look through artificial IR level blocks like catchpads 2128 // and catchendpads for successors. 2129 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2130 const BasicBlock *EHPadBB = I.getSuccessor(1); 2131 2132 const Value *Callee(I.getCalledValue()); 2133 const Function *Fn = dyn_cast<Function>(Callee); 2134 if (isa<InlineAsm>(Callee)) 2135 visitInlineAsm(&I); 2136 else if (Fn && Fn->isIntrinsic()) { 2137 switch (Fn->getIntrinsicID()) { 2138 default: 2139 llvm_unreachable("Cannot invoke this intrinsic"); 2140 case Intrinsic::donothing: 2141 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2142 break; 2143 case Intrinsic::experimental_patchpoint_void: 2144 case Intrinsic::experimental_patchpoint_i64: 2145 visitPatchpoint(&I, EHPadBB); 2146 break; 2147 case Intrinsic::experimental_gc_statepoint: 2148 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2149 break; 2150 } 2151 } else 2152 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2153 2154 // If the value of the invoke is used outside of its defining block, make it 2155 // available as a virtual register. 2156 // We already took care of the exported value for the statepoint instruction 2157 // during call to the LowerStatepoint. 2158 if (!isStatepoint(I)) { 2159 CopyToExportRegsIfNeeded(&I); 2160 } 2161 2162 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2163 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2164 BranchProbability EHPadBBProb = 2165 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2166 : BranchProbability::getZero(); 2167 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2168 2169 // Update successor info. 2170 addSuccessorWithProb(InvokeMBB, Return); 2171 for (auto &UnwindDest : UnwindDests) { 2172 UnwindDest.first->setIsEHPad(); 2173 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2174 } 2175 InvokeMBB->normalizeSuccProbs(); 2176 2177 // Drop into normal successor. 2178 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2179 MVT::Other, getControlRoot(), 2180 DAG.getBasicBlock(Return))); 2181 } 2182 2183 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2184 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2185 } 2186 2187 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2188 assert(FuncInfo.MBB->isEHPad() && 2189 "Call to landingpad not in landing pad!"); 2190 2191 MachineBasicBlock *MBB = FuncInfo.MBB; 2192 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2193 AddLandingPadInfo(LP, MMI, MBB); 2194 2195 // If there aren't registers to copy the values into (e.g., during SjLj 2196 // exceptions), then don't bother to create these DAG nodes. 2197 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2198 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2199 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2200 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2201 return; 2202 2203 SmallVector<EVT, 2> ValueVTs; 2204 SDLoc dl = getCurSDLoc(); 2205 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2206 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2207 2208 // Get the two live-in registers as SDValues. The physregs have already been 2209 // copied into virtual registers. 2210 SDValue Ops[2]; 2211 if (FuncInfo.ExceptionPointerVirtReg) { 2212 Ops[0] = DAG.getZExtOrTrunc( 2213 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2214 FuncInfo.ExceptionPointerVirtReg, 2215 TLI.getPointerTy(DAG.getDataLayout())), 2216 dl, ValueVTs[0]); 2217 } else { 2218 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2219 } 2220 Ops[1] = DAG.getZExtOrTrunc( 2221 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2222 FuncInfo.ExceptionSelectorVirtReg, 2223 TLI.getPointerTy(DAG.getDataLayout())), 2224 dl, ValueVTs[1]); 2225 2226 // Merge into one. 2227 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2228 DAG.getVTList(ValueVTs), Ops); 2229 setValue(&LP, Res); 2230 } 2231 2232 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) { 2233 #ifndef NDEBUG 2234 for (const CaseCluster &CC : Clusters) 2235 assert(CC.Low == CC.High && "Input clusters must be single-case"); 2236 #endif 2237 2238 std::sort(Clusters.begin(), Clusters.end(), 2239 [](const CaseCluster &a, const CaseCluster &b) { 2240 return a.Low->getValue().slt(b.Low->getValue()); 2241 }); 2242 2243 // Merge adjacent clusters with the same destination. 2244 const unsigned N = Clusters.size(); 2245 unsigned DstIndex = 0; 2246 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) { 2247 CaseCluster &CC = Clusters[SrcIndex]; 2248 const ConstantInt *CaseVal = CC.Low; 2249 MachineBasicBlock *Succ = CC.MBB; 2250 2251 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ && 2252 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) { 2253 // If this case has the same successor and is a neighbour, merge it into 2254 // the previous cluster. 2255 Clusters[DstIndex - 1].High = CaseVal; 2256 Clusters[DstIndex - 1].Prob += CC.Prob; 2257 } else { 2258 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex], 2259 sizeof(Clusters[SrcIndex])); 2260 } 2261 } 2262 Clusters.resize(DstIndex); 2263 } 2264 2265 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2266 MachineBasicBlock *Last) { 2267 // Update JTCases. 2268 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2269 if (JTCases[i].first.HeaderBB == First) 2270 JTCases[i].first.HeaderBB = Last; 2271 2272 // Update BitTestCases. 2273 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2274 if (BitTestCases[i].Parent == First) 2275 BitTestCases[i].Parent = Last; 2276 } 2277 2278 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2279 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2280 2281 // Update machine-CFG edges with unique successors. 2282 SmallSet<BasicBlock*, 32> Done; 2283 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2284 BasicBlock *BB = I.getSuccessor(i); 2285 bool Inserted = Done.insert(BB).second; 2286 if (!Inserted) 2287 continue; 2288 2289 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2290 addSuccessorWithProb(IndirectBrMBB, Succ); 2291 } 2292 2293 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2294 MVT::Other, getControlRoot(), 2295 getValue(I.getAddress()))); 2296 } 2297 2298 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2299 if (DAG.getTarget().Options.TrapUnreachable) 2300 DAG.setRoot( 2301 DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2302 } 2303 2304 void SelectionDAGBuilder::visitFSub(const User &I) { 2305 // -0.0 - X --> fneg 2306 Type *Ty = I.getType(); 2307 if (isa<Constant>(I.getOperand(0)) && 2308 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2309 SDValue Op2 = getValue(I.getOperand(1)); 2310 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2311 Op2.getValueType(), Op2)); 2312 return; 2313 } 2314 2315 visitBinary(I, ISD::FSUB); 2316 } 2317 2318 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2319 SDValue Op1 = getValue(I.getOperand(0)); 2320 SDValue Op2 = getValue(I.getOperand(1)); 2321 2322 bool nuw = false; 2323 bool nsw = false; 2324 bool exact = false; 2325 FastMathFlags FMF; 2326 2327 if (const OverflowingBinaryOperator *OFBinOp = 2328 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2329 nuw = OFBinOp->hasNoUnsignedWrap(); 2330 nsw = OFBinOp->hasNoSignedWrap(); 2331 } 2332 if (const PossiblyExactOperator *ExactOp = 2333 dyn_cast<const PossiblyExactOperator>(&I)) 2334 exact = ExactOp->isExact(); 2335 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I)) 2336 FMF = FPOp->getFastMathFlags(); 2337 2338 SDNodeFlags Flags; 2339 Flags.setExact(exact); 2340 Flags.setNoSignedWrap(nsw); 2341 Flags.setNoUnsignedWrap(nuw); 2342 if (EnableFMFInDAG) { 2343 Flags.setAllowReciprocal(FMF.allowReciprocal()); 2344 Flags.setNoInfs(FMF.noInfs()); 2345 Flags.setNoNaNs(FMF.noNaNs()); 2346 Flags.setNoSignedZeros(FMF.noSignedZeros()); 2347 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra()); 2348 } 2349 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2350 Op1, Op2, &Flags); 2351 setValue(&I, BinNodeValue); 2352 } 2353 2354 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2355 SDValue Op1 = getValue(I.getOperand(0)); 2356 SDValue Op2 = getValue(I.getOperand(1)); 2357 2358 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 2359 Op2.getValueType(), DAG.getDataLayout()); 2360 2361 // Coerce the shift amount to the right type if we can. 2362 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2363 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2364 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2365 SDLoc DL = getCurSDLoc(); 2366 2367 // If the operand is smaller than the shift count type, promote it. 2368 if (ShiftSize > Op2Size) 2369 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2370 2371 // If the operand is larger than the shift count type but the shift 2372 // count type has enough bits to represent any shift value, truncate 2373 // it now. This is a common case and it exposes the truncate to 2374 // optimization early. 2375 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2376 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2377 // Otherwise we'll need to temporarily settle for some other convenient 2378 // type. Type legalization will make adjustments once the shiftee is split. 2379 else 2380 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2381 } 2382 2383 bool nuw = false; 2384 bool nsw = false; 2385 bool exact = false; 2386 2387 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2388 2389 if (const OverflowingBinaryOperator *OFBinOp = 2390 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2391 nuw = OFBinOp->hasNoUnsignedWrap(); 2392 nsw = OFBinOp->hasNoSignedWrap(); 2393 } 2394 if (const PossiblyExactOperator *ExactOp = 2395 dyn_cast<const PossiblyExactOperator>(&I)) 2396 exact = ExactOp->isExact(); 2397 } 2398 SDNodeFlags Flags; 2399 Flags.setExact(exact); 2400 Flags.setNoSignedWrap(nsw); 2401 Flags.setNoUnsignedWrap(nuw); 2402 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2403 &Flags); 2404 setValue(&I, Res); 2405 } 2406 2407 void SelectionDAGBuilder::visitSDiv(const User &I) { 2408 SDValue Op1 = getValue(I.getOperand(0)); 2409 SDValue Op2 = getValue(I.getOperand(1)); 2410 2411 SDNodeFlags Flags; 2412 Flags.setExact(isa<PossiblyExactOperator>(&I) && 2413 cast<PossiblyExactOperator>(&I)->isExact()); 2414 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 2415 Op2, &Flags)); 2416 } 2417 2418 void SelectionDAGBuilder::visitICmp(const User &I) { 2419 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2420 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2421 predicate = IC->getPredicate(); 2422 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2423 predicate = ICmpInst::Predicate(IC->getPredicate()); 2424 SDValue Op1 = getValue(I.getOperand(0)); 2425 SDValue Op2 = getValue(I.getOperand(1)); 2426 ISD::CondCode Opcode = getICmpCondCode(predicate); 2427 2428 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2429 I.getType()); 2430 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2431 } 2432 2433 void SelectionDAGBuilder::visitFCmp(const User &I) { 2434 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2435 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2436 predicate = FC->getPredicate(); 2437 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2438 predicate = FCmpInst::Predicate(FC->getPredicate()); 2439 SDValue Op1 = getValue(I.getOperand(0)); 2440 SDValue Op2 = getValue(I.getOperand(1)); 2441 ISD::CondCode Condition = getFCmpCondCode(predicate); 2442 2443 // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them. 2444 // FIXME: We should propagate the fast-math-flags to the DAG node itself for 2445 // further optimization, but currently FMF is only applicable to binary nodes. 2446 if (TM.Options.NoNaNsFPMath) 2447 Condition = getFCmpCodeWithoutNaN(Condition); 2448 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2449 I.getType()); 2450 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2451 } 2452 2453 void SelectionDAGBuilder::visitSelect(const User &I) { 2454 SmallVector<EVT, 4> ValueVTs; 2455 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 2456 ValueVTs); 2457 unsigned NumValues = ValueVTs.size(); 2458 if (NumValues == 0) return; 2459 2460 SmallVector<SDValue, 4> Values(NumValues); 2461 SDValue Cond = getValue(I.getOperand(0)); 2462 SDValue LHSVal = getValue(I.getOperand(1)); 2463 SDValue RHSVal = getValue(I.getOperand(2)); 2464 auto BaseOps = {Cond}; 2465 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2466 ISD::VSELECT : ISD::SELECT; 2467 2468 // Min/max matching is only viable if all output VTs are the same. 2469 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) { 2470 EVT VT = ValueVTs[0]; 2471 LLVMContext &Ctx = *DAG.getContext(); 2472 auto &TLI = DAG.getTargetLoweringInfo(); 2473 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector) 2474 VT = TLI.getTypeToTransformTo(Ctx, VT); 2475 2476 Value *LHS, *RHS; 2477 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 2478 ISD::NodeType Opc = ISD::DELETED_NODE; 2479 switch (SPR.Flavor) { 2480 case SPF_UMAX: Opc = ISD::UMAX; break; 2481 case SPF_UMIN: Opc = ISD::UMIN; break; 2482 case SPF_SMAX: Opc = ISD::SMAX; break; 2483 case SPF_SMIN: Opc = ISD::SMIN; break; 2484 case SPF_FMINNUM: 2485 switch (SPR.NaNBehavior) { 2486 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2487 case SPNB_RETURNS_NAN: Opc = ISD::FMINNAN; break; 2488 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 2489 case SPNB_RETURNS_ANY: 2490 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ? ISD::FMINNUM 2491 : ISD::FMINNAN; 2492 break; 2493 } 2494 break; 2495 case SPF_FMAXNUM: 2496 switch (SPR.NaNBehavior) { 2497 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2498 case SPNB_RETURNS_NAN: Opc = ISD::FMAXNAN; break; 2499 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 2500 case SPNB_RETURNS_ANY: 2501 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ? ISD::FMAXNUM 2502 : ISD::FMAXNAN; 2503 break; 2504 } 2505 break; 2506 default: break; 2507 } 2508 2509 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) && 2510 // If the underlying comparison instruction is used by any other instruction, 2511 // the consumed instructions won't be destroyed, so it is not profitable 2512 // to convert to a min/max. 2513 cast<SelectInst>(&I)->getCondition()->hasOneUse()) { 2514 OpCode = Opc; 2515 LHSVal = getValue(LHS); 2516 RHSVal = getValue(RHS); 2517 BaseOps = {}; 2518 } 2519 } 2520 2521 for (unsigned i = 0; i != NumValues; ++i) { 2522 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 2523 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 2524 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 2525 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2526 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i), 2527 Ops); 2528 } 2529 2530 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2531 DAG.getVTList(ValueVTs), Values)); 2532 } 2533 2534 void SelectionDAGBuilder::visitTrunc(const User &I) { 2535 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2536 SDValue N = getValue(I.getOperand(0)); 2537 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2538 I.getType()); 2539 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2540 } 2541 2542 void SelectionDAGBuilder::visitZExt(const User &I) { 2543 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2544 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2545 SDValue N = getValue(I.getOperand(0)); 2546 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2547 I.getType()); 2548 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2549 } 2550 2551 void SelectionDAGBuilder::visitSExt(const User &I) { 2552 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2553 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2554 SDValue N = getValue(I.getOperand(0)); 2555 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2556 I.getType()); 2557 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2558 } 2559 2560 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2561 // FPTrunc is never a no-op cast, no need to check 2562 SDValue N = getValue(I.getOperand(0)); 2563 SDLoc dl = getCurSDLoc(); 2564 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2565 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2566 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 2567 DAG.getTargetConstant( 2568 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 2569 } 2570 2571 void SelectionDAGBuilder::visitFPExt(const User &I) { 2572 // FPExt is never a no-op cast, no need to check 2573 SDValue N = getValue(I.getOperand(0)); 2574 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2575 I.getType()); 2576 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2577 } 2578 2579 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2580 // FPToUI is never a no-op cast, no need to check 2581 SDValue N = getValue(I.getOperand(0)); 2582 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2583 I.getType()); 2584 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2585 } 2586 2587 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2588 // FPToSI is never a no-op cast, no need to check 2589 SDValue N = getValue(I.getOperand(0)); 2590 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2591 I.getType()); 2592 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2593 } 2594 2595 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2596 // UIToFP is never a no-op cast, no need to check 2597 SDValue N = getValue(I.getOperand(0)); 2598 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2599 I.getType()); 2600 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2601 } 2602 2603 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2604 // SIToFP is never a no-op cast, no need to check 2605 SDValue N = getValue(I.getOperand(0)); 2606 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2607 I.getType()); 2608 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2609 } 2610 2611 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2612 // What to do depends on the size of the integer and the size of the pointer. 2613 // We can either truncate, zero extend, or no-op, accordingly. 2614 SDValue N = getValue(I.getOperand(0)); 2615 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2616 I.getType()); 2617 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2618 } 2619 2620 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2621 // What to do depends on the size of the integer and the size of the pointer. 2622 // We can either truncate, zero extend, or no-op, accordingly. 2623 SDValue N = getValue(I.getOperand(0)); 2624 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2625 I.getType()); 2626 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2627 } 2628 2629 void SelectionDAGBuilder::visitBitCast(const User &I) { 2630 SDValue N = getValue(I.getOperand(0)); 2631 SDLoc dl = getCurSDLoc(); 2632 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2633 I.getType()); 2634 2635 // BitCast assures us that source and destination are the same size so this is 2636 // either a BITCAST or a no-op. 2637 if (DestVT != N.getValueType()) 2638 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 2639 DestVT, N)); // convert types. 2640 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 2641 // might fold any kind of constant expression to an integer constant and that 2642 // is not what we are looking for. Only regcognize a bitcast of a genuine 2643 // constant integer as an opaque constant. 2644 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 2645 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 2646 /*isOpaque*/true)); 2647 else 2648 setValue(&I, N); // noop cast. 2649 } 2650 2651 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 2652 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2653 const Value *SV = I.getOperand(0); 2654 SDValue N = getValue(SV); 2655 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2656 2657 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 2658 unsigned DestAS = I.getType()->getPointerAddressSpace(); 2659 2660 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 2661 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 2662 2663 setValue(&I, N); 2664 } 2665 2666 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2667 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2668 SDValue InVec = getValue(I.getOperand(0)); 2669 SDValue InVal = getValue(I.getOperand(1)); 2670 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 2671 TLI.getVectorIdxTy(DAG.getDataLayout())); 2672 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 2673 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2674 InVec, InVal, InIdx)); 2675 } 2676 2677 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2678 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2679 SDValue InVec = getValue(I.getOperand(0)); 2680 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 2681 TLI.getVectorIdxTy(DAG.getDataLayout())); 2682 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 2683 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2684 InVec, InIdx)); 2685 } 2686 2687 // Utility for visitShuffleVector - Return true if every element in Mask, 2688 // beginning from position Pos and ending in Pos+Size, falls within the 2689 // specified sequential range [L, L+Pos). or is undef. 2690 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 2691 unsigned Pos, unsigned Size, int Low) { 2692 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 2693 if (Mask[i] >= 0 && Mask[i] != Low) 2694 return false; 2695 return true; 2696 } 2697 2698 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2699 SDValue Src1 = getValue(I.getOperand(0)); 2700 SDValue Src2 = getValue(I.getOperand(1)); 2701 2702 SmallVector<int, 8> Mask; 2703 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 2704 unsigned MaskNumElts = Mask.size(); 2705 2706 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2707 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2708 EVT SrcVT = Src1.getValueType(); 2709 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2710 2711 if (SrcNumElts == MaskNumElts) { 2712 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2713 &Mask[0])); 2714 return; 2715 } 2716 2717 // Normalize the shuffle vector since mask and vector length don't match. 2718 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 2719 // Mask is longer than the source vectors and is a multiple of the source 2720 // vectors. We can use concatenate vector to make the mask and vectors 2721 // lengths match. 2722 if (SrcNumElts*2 == MaskNumElts) { 2723 // First check for Src1 in low and Src2 in high 2724 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 2725 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 2726 // The shuffle is concatenating two vectors together. 2727 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2728 VT, Src1, Src2)); 2729 return; 2730 } 2731 // Then check for Src2 in low and Src1 in high 2732 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 2733 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 2734 // The shuffle is concatenating two vectors together. 2735 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2736 VT, Src2, Src1)); 2737 return; 2738 } 2739 } 2740 2741 // Pad both vectors with undefs to make them the same length as the mask. 2742 unsigned NumConcat = MaskNumElts / SrcNumElts; 2743 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 2744 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 2745 SDValue UndefVal = DAG.getUNDEF(SrcVT); 2746 2747 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 2748 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 2749 MOps1[0] = Src1; 2750 MOps2[0] = Src2; 2751 2752 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2753 getCurSDLoc(), VT, MOps1); 2754 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2755 getCurSDLoc(), VT, MOps2); 2756 2757 // Readjust mask for new input vector length. 2758 SmallVector<int, 8> MappedOps; 2759 for (unsigned i = 0; i != MaskNumElts; ++i) { 2760 int Idx = Mask[i]; 2761 if (Idx >= (int)SrcNumElts) 2762 Idx -= SrcNumElts - MaskNumElts; 2763 MappedOps.push_back(Idx); 2764 } 2765 2766 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2767 &MappedOps[0])); 2768 return; 2769 } 2770 2771 if (SrcNumElts > MaskNumElts) { 2772 // Analyze the access pattern of the vector to see if we can extract 2773 // two subvectors and do the shuffle. The analysis is done by calculating 2774 // the range of elements the mask access on both vectors. 2775 int MinRange[2] = { static_cast<int>(SrcNumElts), 2776 static_cast<int>(SrcNumElts)}; 2777 int MaxRange[2] = {-1, -1}; 2778 2779 for (unsigned i = 0; i != MaskNumElts; ++i) { 2780 int Idx = Mask[i]; 2781 unsigned Input = 0; 2782 if (Idx < 0) 2783 continue; 2784 2785 if (Idx >= (int)SrcNumElts) { 2786 Input = 1; 2787 Idx -= SrcNumElts; 2788 } 2789 if (Idx > MaxRange[Input]) 2790 MaxRange[Input] = Idx; 2791 if (Idx < MinRange[Input]) 2792 MinRange[Input] = Idx; 2793 } 2794 2795 // Check if the access is smaller than the vector size and can we find 2796 // a reasonable extract index. 2797 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 2798 // Extract. 2799 int StartIdx[2]; // StartIdx to extract from 2800 for (unsigned Input = 0; Input < 2; ++Input) { 2801 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 2802 RangeUse[Input] = 0; // Unused 2803 StartIdx[Input] = 0; 2804 continue; 2805 } 2806 2807 // Find a good start index that is a multiple of the mask length. Then 2808 // see if the rest of the elements are in range. 2809 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 2810 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 2811 StartIdx[Input] + MaskNumElts <= SrcNumElts) 2812 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 2813 } 2814 2815 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 2816 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 2817 return; 2818 } 2819 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 2820 // Extract appropriate subvector and generate a vector shuffle 2821 for (unsigned Input = 0; Input < 2; ++Input) { 2822 SDValue &Src = Input == 0 ? Src1 : Src2; 2823 if (RangeUse[Input] == 0) 2824 Src = DAG.getUNDEF(VT); 2825 else { 2826 SDLoc dl = getCurSDLoc(); 2827 Src = DAG.getNode( 2828 ISD::EXTRACT_SUBVECTOR, dl, VT, Src, 2829 DAG.getConstant(StartIdx[Input], dl, 2830 TLI.getVectorIdxTy(DAG.getDataLayout()))); 2831 } 2832 } 2833 2834 // Calculate new mask. 2835 SmallVector<int, 8> MappedOps; 2836 for (unsigned i = 0; i != MaskNumElts; ++i) { 2837 int Idx = Mask[i]; 2838 if (Idx >= 0) { 2839 if (Idx < (int)SrcNumElts) 2840 Idx -= StartIdx[0]; 2841 else 2842 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 2843 } 2844 MappedOps.push_back(Idx); 2845 } 2846 2847 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2848 &MappedOps[0])); 2849 return; 2850 } 2851 } 2852 2853 // We can't use either concat vectors or extract subvectors so fall back to 2854 // replacing the shuffle with extract and build vector. 2855 // to insert and build vector. 2856 EVT EltVT = VT.getVectorElementType(); 2857 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 2858 SDLoc dl = getCurSDLoc(); 2859 SmallVector<SDValue,8> Ops; 2860 for (unsigned i = 0; i != MaskNumElts; ++i) { 2861 int Idx = Mask[i]; 2862 SDValue Res; 2863 2864 if (Idx < 0) { 2865 Res = DAG.getUNDEF(EltVT); 2866 } else { 2867 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 2868 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 2869 2870 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, 2871 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT)); 2872 } 2873 2874 Ops.push_back(Res); 2875 } 2876 2877 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops)); 2878 } 2879 2880 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 2881 const Value *Op0 = I.getOperand(0); 2882 const Value *Op1 = I.getOperand(1); 2883 Type *AggTy = I.getType(); 2884 Type *ValTy = Op1->getType(); 2885 bool IntoUndef = isa<UndefValue>(Op0); 2886 bool FromUndef = isa<UndefValue>(Op1); 2887 2888 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2889 2890 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2891 SmallVector<EVT, 4> AggValueVTs; 2892 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 2893 SmallVector<EVT, 4> ValValueVTs; 2894 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2895 2896 unsigned NumAggValues = AggValueVTs.size(); 2897 unsigned NumValValues = ValValueVTs.size(); 2898 SmallVector<SDValue, 4> Values(NumAggValues); 2899 2900 // Ignore an insertvalue that produces an empty object 2901 if (!NumAggValues) { 2902 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2903 return; 2904 } 2905 2906 SDValue Agg = getValue(Op0); 2907 unsigned i = 0; 2908 // Copy the beginning value(s) from the original aggregate. 2909 for (; i != LinearIndex; ++i) 2910 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2911 SDValue(Agg.getNode(), Agg.getResNo() + i); 2912 // Copy values from the inserted value(s). 2913 if (NumValValues) { 2914 SDValue Val = getValue(Op1); 2915 for (; i != LinearIndex + NumValValues; ++i) 2916 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2917 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 2918 } 2919 // Copy remaining value(s) from the original aggregate. 2920 for (; i != NumAggValues; ++i) 2921 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2922 SDValue(Agg.getNode(), Agg.getResNo() + i); 2923 2924 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2925 DAG.getVTList(AggValueVTs), Values)); 2926 } 2927 2928 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 2929 const Value *Op0 = I.getOperand(0); 2930 Type *AggTy = Op0->getType(); 2931 Type *ValTy = I.getType(); 2932 bool OutOfUndef = isa<UndefValue>(Op0); 2933 2934 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2935 2936 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2937 SmallVector<EVT, 4> ValValueVTs; 2938 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2939 2940 unsigned NumValValues = ValValueVTs.size(); 2941 2942 // Ignore a extractvalue that produces an empty object 2943 if (!NumValValues) { 2944 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2945 return; 2946 } 2947 2948 SmallVector<SDValue, 4> Values(NumValValues); 2949 2950 SDValue Agg = getValue(Op0); 2951 // Copy out the selected value(s). 2952 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 2953 Values[i - LinearIndex] = 2954 OutOfUndef ? 2955 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 2956 SDValue(Agg.getNode(), Agg.getResNo() + i); 2957 2958 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2959 DAG.getVTList(ValValueVTs), Values)); 2960 } 2961 2962 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 2963 Value *Op0 = I.getOperand(0); 2964 // Note that the pointer operand may be a vector of pointers. Take the scalar 2965 // element which holds a pointer. 2966 Type *Ty = Op0->getType()->getScalarType(); 2967 unsigned AS = Ty->getPointerAddressSpace(); 2968 SDValue N = getValue(Op0); 2969 SDLoc dl = getCurSDLoc(); 2970 2971 // Normalize Vector GEP - all scalar operands should be converted to the 2972 // splat vector. 2973 unsigned VectorWidth = I.getType()->isVectorTy() ? 2974 cast<VectorType>(I.getType())->getVectorNumElements() : 0; 2975 2976 if (VectorWidth && !N.getValueType().isVector()) { 2977 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth); 2978 SmallVector<SDValue, 16> Ops(VectorWidth, N); 2979 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 2980 } 2981 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 2982 OI != E; ++OI) { 2983 const Value *Idx = *OI; 2984 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 2985 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 2986 if (Field) { 2987 // N = N + Offset 2988 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 2989 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 2990 DAG.getConstant(Offset, dl, N.getValueType())); 2991 } 2992 2993 Ty = StTy->getElementType(Field); 2994 } else { 2995 Ty = cast<SequentialType>(Ty)->getElementType(); 2996 MVT PtrTy = 2997 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS); 2998 unsigned PtrSize = PtrTy.getSizeInBits(); 2999 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty)); 3000 3001 // If this is a scalar constant or a splat vector of constants, 3002 // handle it quickly. 3003 const auto *CI = dyn_cast<ConstantInt>(Idx); 3004 if (!CI && isa<ConstantDataVector>(Idx) && 3005 cast<ConstantDataVector>(Idx)->getSplatValue()) 3006 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue()); 3007 3008 if (CI) { 3009 if (CI->isZero()) 3010 continue; 3011 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize); 3012 SDValue OffsVal = VectorWidth ? 3013 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) : 3014 DAG.getConstant(Offs, dl, PtrTy); 3015 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal); 3016 continue; 3017 } 3018 3019 // N = N + Idx * ElementSize; 3020 SDValue IdxN = getValue(Idx); 3021 3022 if (!IdxN.getValueType().isVector() && VectorWidth) { 3023 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth); 3024 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN); 3025 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 3026 } 3027 // If the index is smaller or larger than intptr_t, truncate or extend 3028 // it. 3029 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3030 3031 // If this is a multiply by a power of two, turn it into a shl 3032 // immediately. This is a very common case. 3033 if (ElementSize != 1) { 3034 if (ElementSize.isPowerOf2()) { 3035 unsigned Amt = ElementSize.logBase2(); 3036 IdxN = DAG.getNode(ISD::SHL, dl, 3037 N.getValueType(), IdxN, 3038 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3039 } else { 3040 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType()); 3041 IdxN = DAG.getNode(ISD::MUL, dl, 3042 N.getValueType(), IdxN, Scale); 3043 } 3044 } 3045 3046 N = DAG.getNode(ISD::ADD, dl, 3047 N.getValueType(), N, IdxN); 3048 } 3049 } 3050 3051 setValue(&I, N); 3052 } 3053 3054 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3055 // If this is a fixed sized alloca in the entry block of the function, 3056 // allocate it statically on the stack. 3057 if (FuncInfo.StaticAllocaMap.count(&I)) 3058 return; // getValue will auto-populate this. 3059 3060 SDLoc dl = getCurSDLoc(); 3061 Type *Ty = I.getAllocatedType(); 3062 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3063 auto &DL = DAG.getDataLayout(); 3064 uint64_t TySize = DL.getTypeAllocSize(Ty); 3065 unsigned Align = 3066 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 3067 3068 SDValue AllocSize = getValue(I.getArraySize()); 3069 3070 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout()); 3071 if (AllocSize.getValueType() != IntPtr) 3072 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3073 3074 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3075 AllocSize, 3076 DAG.getConstant(TySize, dl, IntPtr)); 3077 3078 // Handle alignment. If the requested alignment is less than or equal to 3079 // the stack alignment, ignore it. If the size is greater than or equal to 3080 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3081 unsigned StackAlign = 3082 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 3083 if (Align <= StackAlign) 3084 Align = 0; 3085 3086 // Round the size of the allocation up to the stack alignment size 3087 // by add SA-1 to the size. 3088 AllocSize = DAG.getNode(ISD::ADD, dl, 3089 AllocSize.getValueType(), AllocSize, 3090 DAG.getIntPtrConstant(StackAlign - 1, dl)); 3091 3092 // Mask out the low bits for alignment purposes. 3093 AllocSize = DAG.getNode(ISD::AND, dl, 3094 AllocSize.getValueType(), AllocSize, 3095 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1), 3096 dl)); 3097 3098 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) }; 3099 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3100 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3101 setValue(&I, DSA); 3102 DAG.setRoot(DSA.getValue(1)); 3103 3104 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 3105 } 3106 3107 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3108 if (I.isAtomic()) 3109 return visitAtomicLoad(I); 3110 3111 const Value *SV = I.getOperand(0); 3112 SDValue Ptr = getValue(SV); 3113 3114 Type *Ty = I.getType(); 3115 3116 bool isVolatile = I.isVolatile(); 3117 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3118 3119 // The IR notion of invariant_load only guarantees that all *non-faulting* 3120 // invariant loads result in the same value. The MI notion of invariant load 3121 // guarantees that the load can be legally moved to any location within its 3122 // containing function. The MI notion of invariant_load is stronger than the 3123 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load 3124 // with a guarantee that the location being loaded from is dereferenceable 3125 // throughout the function's lifetime. 3126 3127 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr && 3128 isDereferenceablePointer(SV, DAG.getDataLayout()); 3129 unsigned Alignment = I.getAlignment(); 3130 3131 AAMDNodes AAInfo; 3132 I.getAAMetadata(AAInfo); 3133 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3134 3135 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3136 SmallVector<EVT, 4> ValueVTs; 3137 SmallVector<uint64_t, 4> Offsets; 3138 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets); 3139 unsigned NumValues = ValueVTs.size(); 3140 if (NumValues == 0) 3141 return; 3142 3143 SDValue Root; 3144 bool ConstantMemory = false; 3145 if (isVolatile || NumValues > MaxParallelChains) 3146 // Serialize volatile loads with other side effects. 3147 Root = getRoot(); 3148 else if (AA->pointsToConstantMemory(MemoryLocation( 3149 SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) { 3150 // Do not serialize (non-volatile) loads of constant memory with anything. 3151 Root = DAG.getEntryNode(); 3152 ConstantMemory = true; 3153 } else { 3154 // Do not serialize non-volatile loads against each other. 3155 Root = DAG.getRoot(); 3156 } 3157 3158 SDLoc dl = getCurSDLoc(); 3159 3160 if (isVolatile) 3161 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 3162 3163 SmallVector<SDValue, 4> Values(NumValues); 3164 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3165 EVT PtrVT = Ptr.getValueType(); 3166 unsigned ChainI = 0; 3167 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3168 // Serializing loads here may result in excessive register pressure, and 3169 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3170 // could recover a bit by hoisting nodes upward in the chain by recognizing 3171 // they are side-effect free or do not alias. The optimizer should really 3172 // avoid this case by converting large object/array copies to llvm.memcpy 3173 // (MaxParallelChains should always remain as failsafe). 3174 if (ChainI == MaxParallelChains) { 3175 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3176 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3177 makeArrayRef(Chains.data(), ChainI)); 3178 Root = Chain; 3179 ChainI = 0; 3180 } 3181 SDValue A = DAG.getNode(ISD::ADD, dl, 3182 PtrVT, Ptr, 3183 DAG.getConstant(Offsets[i], dl, PtrVT)); 3184 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, 3185 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 3186 isNonTemporal, isInvariant, Alignment, AAInfo, 3187 Ranges); 3188 3189 Values[i] = L; 3190 Chains[ChainI] = L.getValue(1); 3191 } 3192 3193 if (!ConstantMemory) { 3194 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3195 makeArrayRef(Chains.data(), ChainI)); 3196 if (isVolatile) 3197 DAG.setRoot(Chain); 3198 else 3199 PendingLoads.push_back(Chain); 3200 } 3201 3202 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 3203 DAG.getVTList(ValueVTs), Values)); 3204 } 3205 3206 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3207 if (I.isAtomic()) 3208 return visitAtomicStore(I); 3209 3210 const Value *SrcV = I.getOperand(0); 3211 const Value *PtrV = I.getOperand(1); 3212 3213 SmallVector<EVT, 4> ValueVTs; 3214 SmallVector<uint64_t, 4> Offsets; 3215 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 3216 SrcV->getType(), ValueVTs, &Offsets); 3217 unsigned NumValues = ValueVTs.size(); 3218 if (NumValues == 0) 3219 return; 3220 3221 // Get the lowered operands. Note that we do this after 3222 // checking if NumResults is zero, because with zero results 3223 // the operands won't have values in the map. 3224 SDValue Src = getValue(SrcV); 3225 SDValue Ptr = getValue(PtrV); 3226 3227 SDValue Root = getRoot(); 3228 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3229 EVT PtrVT = Ptr.getValueType(); 3230 bool isVolatile = I.isVolatile(); 3231 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3232 unsigned Alignment = I.getAlignment(); 3233 SDLoc dl = getCurSDLoc(); 3234 3235 AAMDNodes AAInfo; 3236 I.getAAMetadata(AAInfo); 3237 3238 unsigned ChainI = 0; 3239 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3240 // See visitLoad comments. 3241 if (ChainI == MaxParallelChains) { 3242 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3243 makeArrayRef(Chains.data(), ChainI)); 3244 Root = Chain; 3245 ChainI = 0; 3246 } 3247 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 3248 DAG.getConstant(Offsets[i], dl, PtrVT)); 3249 SDValue St = DAG.getStore(Root, dl, 3250 SDValue(Src.getNode(), Src.getResNo() + i), 3251 Add, MachinePointerInfo(PtrV, Offsets[i]), 3252 isVolatile, isNonTemporal, Alignment, AAInfo); 3253 Chains[ChainI] = St; 3254 } 3255 3256 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3257 makeArrayRef(Chains.data(), ChainI)); 3258 DAG.setRoot(StoreNode); 3259 } 3260 3261 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) { 3262 SDLoc sdl = getCurSDLoc(); 3263 3264 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 3265 Value *PtrOperand = I.getArgOperand(1); 3266 SDValue Ptr = getValue(PtrOperand); 3267 SDValue Src0 = getValue(I.getArgOperand(0)); 3268 SDValue Mask = getValue(I.getArgOperand(3)); 3269 EVT VT = Src0.getValueType(); 3270 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3271 if (!Alignment) 3272 Alignment = DAG.getEVTAlignment(VT); 3273 3274 AAMDNodes AAInfo; 3275 I.getAAMetadata(AAInfo); 3276 3277 MachineMemOperand *MMO = 3278 DAG.getMachineFunction(). 3279 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3280 MachineMemOperand::MOStore, VT.getStoreSize(), 3281 Alignment, AAInfo); 3282 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 3283 MMO, false); 3284 DAG.setRoot(StoreNode); 3285 setValue(&I, StoreNode); 3286 } 3287 3288 // Get a uniform base for the Gather/Scatter intrinsic. 3289 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 3290 // We try to represent it as a base pointer + vector of indices. 3291 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 3292 // The first operand of the GEP may be a single pointer or a vector of pointers 3293 // Example: 3294 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 3295 // or 3296 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 3297 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 3298 // 3299 // When the first GEP operand is a single pointer - it is the uniform base we 3300 // are looking for. If first operand of the GEP is a splat vector - we 3301 // extract the spalt value and use it as a uniform base. 3302 // In all other cases the function returns 'false'. 3303 // 3304 static bool getUniformBase(const Value *& Ptr, SDValue& Base, SDValue& Index, 3305 SelectionDAGBuilder* SDB) { 3306 3307 SelectionDAG& DAG = SDB->DAG; 3308 LLVMContext &Context = *DAG.getContext(); 3309 3310 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 3311 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 3312 if (!GEP || GEP->getNumOperands() > 2) 3313 return false; 3314 3315 const Value *GEPPtr = GEP->getPointerOperand(); 3316 if (!GEPPtr->getType()->isVectorTy()) 3317 Ptr = GEPPtr; 3318 else if (!(Ptr = getSplatValue(GEPPtr))) 3319 return false; 3320 3321 Value *IndexVal = GEP->getOperand(1); 3322 3323 // The operands of the GEP may be defined in another basic block. 3324 // In this case we'll not find nodes for the operands. 3325 if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal)) 3326 return false; 3327 3328 Base = SDB->getValue(Ptr); 3329 Index = SDB->getValue(IndexVal); 3330 3331 // Suppress sign extension. 3332 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) { 3333 if (SDB->findValue(Sext->getOperand(0))) { 3334 IndexVal = Sext->getOperand(0); 3335 Index = SDB->getValue(IndexVal); 3336 } 3337 } 3338 if (!Index.getValueType().isVector()) { 3339 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 3340 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 3341 SmallVector<SDValue, 16> Ops(GEPWidth, Index); 3342 Index = DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Index), VT, Ops); 3343 } 3344 return true; 3345 } 3346 3347 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 3348 SDLoc sdl = getCurSDLoc(); 3349 3350 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 3351 const Value *Ptr = I.getArgOperand(1); 3352 SDValue Src0 = getValue(I.getArgOperand(0)); 3353 SDValue Mask = getValue(I.getArgOperand(3)); 3354 EVT VT = Src0.getValueType(); 3355 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3356 if (!Alignment) 3357 Alignment = DAG.getEVTAlignment(VT); 3358 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3359 3360 AAMDNodes AAInfo; 3361 I.getAAMetadata(AAInfo); 3362 3363 SDValue Base; 3364 SDValue Index; 3365 const Value *BasePtr = Ptr; 3366 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3367 3368 const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 3369 MachineMemOperand *MMO = DAG.getMachineFunction(). 3370 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 3371 MachineMemOperand::MOStore, VT.getStoreSize(), 3372 Alignment, AAInfo); 3373 if (!UniformBase) { 3374 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3375 Index = getValue(Ptr); 3376 } 3377 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index }; 3378 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 3379 Ops, MMO); 3380 DAG.setRoot(Scatter); 3381 setValue(&I, Scatter); 3382 } 3383 3384 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) { 3385 SDLoc sdl = getCurSDLoc(); 3386 3387 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 3388 Value *PtrOperand = I.getArgOperand(0); 3389 SDValue Ptr = getValue(PtrOperand); 3390 SDValue Src0 = getValue(I.getArgOperand(3)); 3391 SDValue Mask = getValue(I.getArgOperand(2)); 3392 3393 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3394 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3395 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3396 if (!Alignment) 3397 Alignment = DAG.getEVTAlignment(VT); 3398 3399 AAMDNodes AAInfo; 3400 I.getAAMetadata(AAInfo); 3401 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3402 3403 SDValue InChain = DAG.getRoot(); 3404 if (AA->pointsToConstantMemory(MemoryLocation( 3405 PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), 3406 AAInfo))) { 3407 // Do not serialize (non-volatile) loads of constant memory with anything. 3408 InChain = DAG.getEntryNode(); 3409 } 3410 3411 MachineMemOperand *MMO = 3412 DAG.getMachineFunction(). 3413 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3414 MachineMemOperand::MOLoad, VT.getStoreSize(), 3415 Alignment, AAInfo, Ranges); 3416 3417 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 3418 ISD::NON_EXTLOAD); 3419 SDValue OutChain = Load.getValue(1); 3420 DAG.setRoot(OutChain); 3421 setValue(&I, Load); 3422 } 3423 3424 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 3425 SDLoc sdl = getCurSDLoc(); 3426 3427 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 3428 const Value *Ptr = I.getArgOperand(0); 3429 SDValue Src0 = getValue(I.getArgOperand(3)); 3430 SDValue Mask = getValue(I.getArgOperand(2)); 3431 3432 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3433 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3434 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3435 if (!Alignment) 3436 Alignment = DAG.getEVTAlignment(VT); 3437 3438 AAMDNodes AAInfo; 3439 I.getAAMetadata(AAInfo); 3440 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3441 3442 SDValue Root = DAG.getRoot(); 3443 SDValue Base; 3444 SDValue Index; 3445 const Value *BasePtr = Ptr; 3446 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3447 bool ConstantMemory = false; 3448 if (UniformBase && 3449 AA->pointsToConstantMemory(MemoryLocation( 3450 BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()), 3451 AAInfo))) { 3452 // Do not serialize (non-volatile) loads of constant memory with anything. 3453 Root = DAG.getEntryNode(); 3454 ConstantMemory = true; 3455 } 3456 3457 MachineMemOperand *MMO = 3458 DAG.getMachineFunction(). 3459 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 3460 MachineMemOperand::MOLoad, VT.getStoreSize(), 3461 Alignment, AAInfo, Ranges); 3462 3463 if (!UniformBase) { 3464 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3465 Index = getValue(Ptr); 3466 } 3467 SDValue Ops[] = { Root, Src0, Mask, Base, Index }; 3468 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 3469 Ops, MMO); 3470 3471 SDValue OutChain = Gather.getValue(1); 3472 if (!ConstantMemory) 3473 PendingLoads.push_back(OutChain); 3474 setValue(&I, Gather); 3475 } 3476 3477 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3478 SDLoc dl = getCurSDLoc(); 3479 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3480 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3481 SynchronizationScope Scope = I.getSynchScope(); 3482 3483 SDValue InChain = getRoot(); 3484 3485 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3486 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3487 SDValue L = DAG.getAtomicCmpSwap( 3488 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3489 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3490 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3491 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3492 3493 SDValue OutChain = L.getValue(2); 3494 3495 setValue(&I, L); 3496 DAG.setRoot(OutChain); 3497 } 3498 3499 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3500 SDLoc dl = getCurSDLoc(); 3501 ISD::NodeType NT; 3502 switch (I.getOperation()) { 3503 default: llvm_unreachable("Unknown atomicrmw operation"); 3504 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3505 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3506 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3507 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3508 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3509 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3510 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3511 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3512 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3513 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3514 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3515 } 3516 AtomicOrdering Order = I.getOrdering(); 3517 SynchronizationScope Scope = I.getSynchScope(); 3518 3519 SDValue InChain = getRoot(); 3520 3521 SDValue L = 3522 DAG.getAtomic(NT, dl, 3523 getValue(I.getValOperand()).getSimpleValueType(), 3524 InChain, 3525 getValue(I.getPointerOperand()), 3526 getValue(I.getValOperand()), 3527 I.getPointerOperand(), 3528 /* Alignment=*/ 0, Order, Scope); 3529 3530 SDValue OutChain = L.getValue(1); 3531 3532 setValue(&I, L); 3533 DAG.setRoot(OutChain); 3534 } 3535 3536 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3537 SDLoc dl = getCurSDLoc(); 3538 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3539 SDValue Ops[3]; 3540 Ops[0] = getRoot(); 3541 Ops[1] = DAG.getConstant(I.getOrdering(), dl, 3542 TLI.getPointerTy(DAG.getDataLayout())); 3543 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, 3544 TLI.getPointerTy(DAG.getDataLayout())); 3545 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3546 } 3547 3548 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3549 SDLoc dl = getCurSDLoc(); 3550 AtomicOrdering Order = I.getOrdering(); 3551 SynchronizationScope Scope = I.getSynchScope(); 3552 3553 SDValue InChain = getRoot(); 3554 3555 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3556 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3557 3558 if (I.getAlignment() < VT.getSizeInBits() / 8) 3559 report_fatal_error("Cannot generate unaligned atomic load"); 3560 3561 MachineMemOperand *MMO = 3562 DAG.getMachineFunction(). 3563 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 3564 MachineMemOperand::MOVolatile | 3565 MachineMemOperand::MOLoad, 3566 VT.getStoreSize(), 3567 I.getAlignment() ? I.getAlignment() : 3568 DAG.getEVTAlignment(VT)); 3569 3570 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3571 SDValue L = 3572 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3573 getValue(I.getPointerOperand()), MMO, 3574 Order, Scope); 3575 3576 SDValue OutChain = L.getValue(1); 3577 3578 setValue(&I, L); 3579 DAG.setRoot(OutChain); 3580 } 3581 3582 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3583 SDLoc dl = getCurSDLoc(); 3584 3585 AtomicOrdering Order = I.getOrdering(); 3586 SynchronizationScope Scope = I.getSynchScope(); 3587 3588 SDValue InChain = getRoot(); 3589 3590 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3591 EVT VT = 3592 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 3593 3594 if (I.getAlignment() < VT.getSizeInBits() / 8) 3595 report_fatal_error("Cannot generate unaligned atomic store"); 3596 3597 SDValue OutChain = 3598 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3599 InChain, 3600 getValue(I.getPointerOperand()), 3601 getValue(I.getValueOperand()), 3602 I.getPointerOperand(), I.getAlignment(), 3603 Order, Scope); 3604 3605 DAG.setRoot(OutChain); 3606 } 3607 3608 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3609 /// node. 3610 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3611 unsigned Intrinsic) { 3612 bool HasChain = !I.doesNotAccessMemory(); 3613 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3614 3615 // Build the operand list. 3616 SmallVector<SDValue, 8> Ops; 3617 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3618 if (OnlyLoad) { 3619 // We don't need to serialize loads against other loads. 3620 Ops.push_back(DAG.getRoot()); 3621 } else { 3622 Ops.push_back(getRoot()); 3623 } 3624 } 3625 3626 // Info is set by getTgtMemInstrinsic 3627 TargetLowering::IntrinsicInfo Info; 3628 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3629 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3630 3631 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3632 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3633 Info.opc == ISD::INTRINSIC_W_CHAIN) 3634 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 3635 TLI.getPointerTy(DAG.getDataLayout()))); 3636 3637 // Add all operands of the call to the operand list. 3638 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3639 SDValue Op = getValue(I.getArgOperand(i)); 3640 Ops.push_back(Op); 3641 } 3642 3643 SmallVector<EVT, 4> ValueVTs; 3644 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 3645 3646 if (HasChain) 3647 ValueVTs.push_back(MVT::Other); 3648 3649 SDVTList VTs = DAG.getVTList(ValueVTs); 3650 3651 // Create the node. 3652 SDValue Result; 3653 if (IsTgtIntrinsic) { 3654 // This is target intrinsic that touches memory 3655 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3656 VTs, Ops, Info.memVT, 3657 MachinePointerInfo(Info.ptrVal, Info.offset), 3658 Info.align, Info.vol, 3659 Info.readMem, Info.writeMem, Info.size); 3660 } else if (!HasChain) { 3661 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 3662 } else if (!I.getType()->isVoidTy()) { 3663 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 3664 } else { 3665 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 3666 } 3667 3668 if (HasChain) { 3669 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3670 if (OnlyLoad) 3671 PendingLoads.push_back(Chain); 3672 else 3673 DAG.setRoot(Chain); 3674 } 3675 3676 if (!I.getType()->isVoidTy()) { 3677 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3678 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 3679 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3680 } 3681 3682 setValue(&I, Result); 3683 } 3684 } 3685 3686 /// GetSignificand - Get the significand and build it into a floating-point 3687 /// number with exponent of 1: 3688 /// 3689 /// Op = (Op & 0x007fffff) | 0x3f800000; 3690 /// 3691 /// where Op is the hexadecimal representation of floating point value. 3692 static SDValue 3693 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3694 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3695 DAG.getConstant(0x007fffff, dl, MVT::i32)); 3696 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3697 DAG.getConstant(0x3f800000, dl, MVT::i32)); 3698 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3699 } 3700 3701 /// GetExponent - Get the exponent: 3702 /// 3703 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3704 /// 3705 /// where Op is the hexadecimal representation of floating point value. 3706 static SDValue 3707 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3708 SDLoc dl) { 3709 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3710 DAG.getConstant(0x7f800000, dl, MVT::i32)); 3711 SDValue t1 = DAG.getNode( 3712 ISD::SRL, dl, MVT::i32, t0, 3713 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 3714 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3715 DAG.getConstant(127, dl, MVT::i32)); 3716 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3717 } 3718 3719 /// getF32Constant - Get 32-bit floating point constant. 3720 static SDValue 3721 getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) { 3722 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl, 3723 MVT::f32); 3724 } 3725 3726 static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl, 3727 SelectionDAG &DAG) { 3728 // TODO: What fast-math-flags should be set on the floating-point nodes? 3729 3730 // IntegerPartOfX = ((int32_t)(t0); 3731 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3732 3733 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 3734 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3735 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3736 3737 // IntegerPartOfX <<= 23; 3738 IntegerPartOfX = DAG.getNode( 3739 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3740 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 3741 DAG.getDataLayout()))); 3742 3743 SDValue TwoToFractionalPartOfX; 3744 if (LimitFloatPrecision <= 6) { 3745 // For floating-point precision of 6: 3746 // 3747 // TwoToFractionalPartOfX = 3748 // 0.997535578f + 3749 // (0.735607626f + 0.252464424f * x) * x; 3750 // 3751 // error 0.0144103317, which is 6 bits 3752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3753 getF32Constant(DAG, 0x3e814304, dl)); 3754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3755 getF32Constant(DAG, 0x3f3c50c8, dl)); 3756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3757 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3758 getF32Constant(DAG, 0x3f7f5e7e, dl)); 3759 } else if (LimitFloatPrecision <= 12) { 3760 // For floating-point precision of 12: 3761 // 3762 // TwoToFractionalPartOfX = 3763 // 0.999892986f + 3764 // (0.696457318f + 3765 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3766 // 3767 // error 0.000107046256, which is 13 to 14 bits 3768 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3769 getF32Constant(DAG, 0x3da235e3, dl)); 3770 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3771 getF32Constant(DAG, 0x3e65b8f3, dl)); 3772 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3773 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3774 getF32Constant(DAG, 0x3f324b07, dl)); 3775 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3776 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3777 getF32Constant(DAG, 0x3f7ff8fd, dl)); 3778 } else { // LimitFloatPrecision <= 18 3779 // For floating-point precision of 18: 3780 // 3781 // TwoToFractionalPartOfX = 3782 // 0.999999982f + 3783 // (0.693148872f + 3784 // (0.240227044f + 3785 // (0.554906021e-1f + 3786 // (0.961591928e-2f + 3787 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3788 // error 2.47208000*10^(-7), which is better than 18 bits 3789 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3790 getF32Constant(DAG, 0x3924b03e, dl)); 3791 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3792 getF32Constant(DAG, 0x3ab24b87, dl)); 3793 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3794 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3795 getF32Constant(DAG, 0x3c1d8c17, dl)); 3796 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3797 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3798 getF32Constant(DAG, 0x3d634a1d, dl)); 3799 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3800 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3801 getF32Constant(DAG, 0x3e75fe14, dl)); 3802 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3803 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3804 getF32Constant(DAG, 0x3f317234, dl)); 3805 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3806 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3807 getF32Constant(DAG, 0x3f800000, dl)); 3808 } 3809 3810 // Add the exponent into the result in integer domain. 3811 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 3812 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 3813 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 3814 } 3815 3816 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3817 /// limited-precision mode. 3818 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3819 const TargetLowering &TLI) { 3820 if (Op.getValueType() == MVT::f32 && 3821 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3822 3823 // Put the exponent in the right bit position for later addition to the 3824 // final result: 3825 // 3826 // #define LOG2OFe 1.4426950f 3827 // t0 = Op * LOG2OFe 3828 3829 // TODO: What fast-math-flags should be set here? 3830 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3831 getF32Constant(DAG, 0x3fb8aa3b, dl)); 3832 return getLimitedPrecisionExp2(t0, dl, DAG); 3833 } 3834 3835 // No special expansion. 3836 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 3837 } 3838 3839 /// expandLog - Lower a log intrinsic. Handles the special sequences for 3840 /// limited-precision mode. 3841 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3842 const TargetLowering &TLI) { 3843 3844 // TODO: What fast-math-flags should be set on the floating-point nodes? 3845 3846 if (Op.getValueType() == MVT::f32 && 3847 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3848 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3849 3850 // Scale the exponent by log(2) [0.69314718f]. 3851 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3852 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3853 getF32Constant(DAG, 0x3f317218, dl)); 3854 3855 // Get the significand and build it into a floating-point number with 3856 // exponent of 1. 3857 SDValue X = GetSignificand(DAG, Op1, dl); 3858 3859 SDValue LogOfMantissa; 3860 if (LimitFloatPrecision <= 6) { 3861 // For floating-point precision of 6: 3862 // 3863 // LogofMantissa = 3864 // -1.1609546f + 3865 // (1.4034025f - 0.23903021f * x) * x; 3866 // 3867 // error 0.0034276066, which is better than 8 bits 3868 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3869 getF32Constant(DAG, 0xbe74c456, dl)); 3870 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3871 getF32Constant(DAG, 0x3fb3a2b1, dl)); 3872 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3873 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3874 getF32Constant(DAG, 0x3f949a29, dl)); 3875 } else if (LimitFloatPrecision <= 12) { 3876 // For floating-point precision of 12: 3877 // 3878 // LogOfMantissa = 3879 // -1.7417939f + 3880 // (2.8212026f + 3881 // (-1.4699568f + 3882 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 3883 // 3884 // error 0.000061011436, which is 14 bits 3885 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3886 getF32Constant(DAG, 0xbd67b6d6, dl)); 3887 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3888 getF32Constant(DAG, 0x3ee4f4b8, dl)); 3889 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3890 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3891 getF32Constant(DAG, 0x3fbc278b, dl)); 3892 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3893 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3894 getF32Constant(DAG, 0x40348e95, dl)); 3895 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3896 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3897 getF32Constant(DAG, 0x3fdef31a, dl)); 3898 } else { // LimitFloatPrecision <= 18 3899 // For floating-point precision of 18: 3900 // 3901 // LogOfMantissa = 3902 // -2.1072184f + 3903 // (4.2372794f + 3904 // (-3.7029485f + 3905 // (2.2781945f + 3906 // (-0.87823314f + 3907 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 3908 // 3909 // error 0.0000023660568, which is better than 18 bits 3910 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3911 getF32Constant(DAG, 0xbc91e5ac, dl)); 3912 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3913 getF32Constant(DAG, 0x3e4350aa, dl)); 3914 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3915 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3916 getF32Constant(DAG, 0x3f60d3e3, dl)); 3917 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3918 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3919 getF32Constant(DAG, 0x4011cdf0, dl)); 3920 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3921 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3922 getF32Constant(DAG, 0x406cfd1c, dl)); 3923 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3924 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3925 getF32Constant(DAG, 0x408797cb, dl)); 3926 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3927 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3928 getF32Constant(DAG, 0x4006dcab, dl)); 3929 } 3930 3931 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 3932 } 3933 3934 // No special expansion. 3935 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 3936 } 3937 3938 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 3939 /// limited-precision mode. 3940 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3941 const TargetLowering &TLI) { 3942 3943 // TODO: What fast-math-flags should be set on the floating-point nodes? 3944 3945 if (Op.getValueType() == MVT::f32 && 3946 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3947 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3948 3949 // Get the exponent. 3950 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 3951 3952 // Get the significand and build it into a floating-point number with 3953 // exponent of 1. 3954 SDValue X = GetSignificand(DAG, Op1, dl); 3955 3956 // Different possible minimax approximations of significand in 3957 // floating-point for various degrees of accuracy over [1,2]. 3958 SDValue Log2ofMantissa; 3959 if (LimitFloatPrecision <= 6) { 3960 // For floating-point precision of 6: 3961 // 3962 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 3963 // 3964 // error 0.0049451742, which is more than 7 bits 3965 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3966 getF32Constant(DAG, 0xbeb08fe0, dl)); 3967 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3968 getF32Constant(DAG, 0x40019463, dl)); 3969 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3970 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3971 getF32Constant(DAG, 0x3fd6633d, dl)); 3972 } else if (LimitFloatPrecision <= 12) { 3973 // For floating-point precision of 12: 3974 // 3975 // Log2ofMantissa = 3976 // -2.51285454f + 3977 // (4.07009056f + 3978 // (-2.12067489f + 3979 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 3980 // 3981 // error 0.0000876136000, which is better than 13 bits 3982 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3983 getF32Constant(DAG, 0xbda7262e, dl)); 3984 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3985 getF32Constant(DAG, 0x3f25280b, dl)); 3986 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3987 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3988 getF32Constant(DAG, 0x4007b923, dl)); 3989 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3990 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3991 getF32Constant(DAG, 0x40823e2f, dl)); 3992 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3993 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3994 getF32Constant(DAG, 0x4020d29c, dl)); 3995 } else { // LimitFloatPrecision <= 18 3996 // For floating-point precision of 18: 3997 // 3998 // Log2ofMantissa = 3999 // -3.0400495f + 4000 // (6.1129976f + 4001 // (-5.3420409f + 4002 // (3.2865683f + 4003 // (-1.2669343f + 4004 // (0.27515199f - 4005 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 4006 // 4007 // error 0.0000018516, which is better than 18 bits 4008 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4009 getF32Constant(DAG, 0xbcd2769e, dl)); 4010 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4011 getF32Constant(DAG, 0x3e8ce0b9, dl)); 4012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4013 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4014 getF32Constant(DAG, 0x3fa22ae7, dl)); 4015 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4016 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4017 getF32Constant(DAG, 0x40525723, dl)); 4018 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4019 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4020 getF32Constant(DAG, 0x40aaf200, dl)); 4021 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4022 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4023 getF32Constant(DAG, 0x40c39dad, dl)); 4024 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4025 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4026 getF32Constant(DAG, 0x4042902c, dl)); 4027 } 4028 4029 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 4030 } 4031 4032 // No special expansion. 4033 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 4034 } 4035 4036 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 4037 /// limited-precision mode. 4038 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4039 const TargetLowering &TLI) { 4040 4041 // TODO: What fast-math-flags should be set on the floating-point nodes? 4042 4043 if (Op.getValueType() == MVT::f32 && 4044 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4045 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4046 4047 // Scale the exponent by log10(2) [0.30102999f]. 4048 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4049 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4050 getF32Constant(DAG, 0x3e9a209a, dl)); 4051 4052 // Get the significand and build it into a floating-point number with 4053 // exponent of 1. 4054 SDValue X = GetSignificand(DAG, Op1, dl); 4055 4056 SDValue Log10ofMantissa; 4057 if (LimitFloatPrecision <= 6) { 4058 // For floating-point precision of 6: 4059 // 4060 // Log10ofMantissa = 4061 // -0.50419619f + 4062 // (0.60948995f - 0.10380950f * x) * x; 4063 // 4064 // error 0.0014886165, which is 6 bits 4065 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4066 getF32Constant(DAG, 0xbdd49a13, dl)); 4067 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4068 getF32Constant(DAG, 0x3f1c0789, dl)); 4069 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4070 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4071 getF32Constant(DAG, 0x3f011300, dl)); 4072 } else if (LimitFloatPrecision <= 12) { 4073 // For floating-point precision of 12: 4074 // 4075 // Log10ofMantissa = 4076 // -0.64831180f + 4077 // (0.91751397f + 4078 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 4079 // 4080 // error 0.00019228036, which is better than 12 bits 4081 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4082 getF32Constant(DAG, 0x3d431f31, dl)); 4083 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4084 getF32Constant(DAG, 0x3ea21fb2, dl)); 4085 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4086 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4087 getF32Constant(DAG, 0x3f6ae232, dl)); 4088 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4089 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4090 getF32Constant(DAG, 0x3f25f7c3, dl)); 4091 } else { // LimitFloatPrecision <= 18 4092 // For floating-point precision of 18: 4093 // 4094 // Log10ofMantissa = 4095 // -0.84299375f + 4096 // (1.5327582f + 4097 // (-1.0688956f + 4098 // (0.49102474f + 4099 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 4100 // 4101 // error 0.0000037995730, which is better than 18 bits 4102 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4103 getF32Constant(DAG, 0x3c5d51ce, dl)); 4104 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4105 getF32Constant(DAG, 0x3e00685a, dl)); 4106 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4107 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4108 getF32Constant(DAG, 0x3efb6798, dl)); 4109 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4110 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4111 getF32Constant(DAG, 0x3f88d192, dl)); 4112 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4113 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4114 getF32Constant(DAG, 0x3fc4316c, dl)); 4115 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4116 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 4117 getF32Constant(DAG, 0x3f57ce70, dl)); 4118 } 4119 4120 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 4121 } 4122 4123 // No special expansion. 4124 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 4125 } 4126 4127 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 4128 /// limited-precision mode. 4129 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4130 const TargetLowering &TLI) { 4131 if (Op.getValueType() == MVT::f32 && 4132 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 4133 return getLimitedPrecisionExp2(Op, dl, DAG); 4134 4135 // No special expansion. 4136 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 4137 } 4138 4139 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 4140 /// limited-precision mode with x == 10.0f. 4141 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 4142 SelectionDAG &DAG, const TargetLowering &TLI) { 4143 bool IsExp10 = false; 4144 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 4145 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4146 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 4147 APFloat Ten(10.0f); 4148 IsExp10 = LHSC->isExactlyValue(Ten); 4149 } 4150 } 4151 4152 // TODO: What fast-math-flags should be set on the FMUL node? 4153 if (IsExp10) { 4154 // Put the exponent in the right bit position for later addition to the 4155 // final result: 4156 // 4157 // #define LOG2OF10 3.3219281f 4158 // t0 = Op * LOG2OF10; 4159 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 4160 getF32Constant(DAG, 0x40549a78, dl)); 4161 return getLimitedPrecisionExp2(t0, dl, DAG); 4162 } 4163 4164 // No special expansion. 4165 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 4166 } 4167 4168 4169 /// ExpandPowI - Expand a llvm.powi intrinsic. 4170 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 4171 SelectionDAG &DAG) { 4172 // If RHS is a constant, we can expand this out to a multiplication tree, 4173 // otherwise we end up lowering to a call to __powidf2 (for example). When 4174 // optimizing for size, we only want to do this if the expansion would produce 4175 // a small number of multiplies, otherwise we do the full expansion. 4176 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4177 // Get the exponent as a positive value. 4178 unsigned Val = RHSC->getSExtValue(); 4179 if ((int)Val < 0) Val = -Val; 4180 4181 // powi(x, 0) -> 1.0 4182 if (Val == 0) 4183 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 4184 4185 const Function *F = DAG.getMachineFunction().getFunction(); 4186 if (!F->optForSize() || 4187 // If optimizing for size, don't insert too many multiplies. 4188 // This inserts up to 5 multiplies. 4189 countPopulation(Val) + Log2_32(Val) < 7) { 4190 // We use the simple binary decomposition method to generate the multiply 4191 // sequence. There are more optimal ways to do this (for example, 4192 // powi(x,15) generates one more multiply than it should), but this has 4193 // the benefit of being both really simple and much better than a libcall. 4194 SDValue Res; // Logically starts equal to 1.0 4195 SDValue CurSquare = LHS; 4196 // TODO: Intrinsics should have fast-math-flags that propagate to these 4197 // nodes. 4198 while (Val) { 4199 if (Val & 1) { 4200 if (Res.getNode()) 4201 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4202 else 4203 Res = CurSquare; // 1.0*CurSquare. 4204 } 4205 4206 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4207 CurSquare, CurSquare); 4208 Val >>= 1; 4209 } 4210 4211 // If the original was negative, invert the result, producing 1/(x*x*x). 4212 if (RHSC->getSExtValue() < 0) 4213 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4214 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 4215 return Res; 4216 } 4217 } 4218 4219 // Otherwise, expand to a libcall. 4220 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4221 } 4222 4223 // getUnderlyingArgReg - Find underlying register used for a truncated or 4224 // bitcasted argument. 4225 static unsigned getUnderlyingArgReg(const SDValue &N) { 4226 switch (N.getOpcode()) { 4227 case ISD::CopyFromReg: 4228 return cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4229 case ISD::BITCAST: 4230 case ISD::AssertZext: 4231 case ISD::AssertSext: 4232 case ISD::TRUNCATE: 4233 return getUnderlyingArgReg(N.getOperand(0)); 4234 default: 4235 return 0; 4236 } 4237 } 4238 4239 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4240 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4241 /// At the end of instruction selection, they will be inserted to the entry BB. 4242 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 4243 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 4244 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) { 4245 const Argument *Arg = dyn_cast<Argument>(V); 4246 if (!Arg) 4247 return false; 4248 4249 MachineFunction &MF = DAG.getMachineFunction(); 4250 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4251 4252 // Ignore inlined function arguments here. 4253 // 4254 // FIXME: Should we be checking DL->inlinedAt() to determine this? 4255 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction())) 4256 return false; 4257 4258 Optional<MachineOperand> Op; 4259 // Some arguments' frame index is recorded during argument lowering. 4260 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4261 Op = MachineOperand::CreateFI(FI); 4262 4263 if (!Op && N.getNode()) { 4264 unsigned Reg = getUnderlyingArgReg(N); 4265 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4266 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4267 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4268 if (PR) 4269 Reg = PR; 4270 } 4271 if (Reg) 4272 Op = MachineOperand::CreateReg(Reg, false); 4273 } 4274 4275 if (!Op) { 4276 // Check if ValueMap has reg number. 4277 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4278 if (VMI != FuncInfo.ValueMap.end()) 4279 Op = MachineOperand::CreateReg(VMI->second, false); 4280 } 4281 4282 if (!Op && N.getNode()) 4283 // Check if frame index is available. 4284 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4285 if (FrameIndexSDNode *FINode = 4286 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4287 Op = MachineOperand::CreateFI(FINode->getIndex()); 4288 4289 if (!Op) 4290 return false; 4291 4292 assert(Variable->isValidLocationForIntrinsic(DL) && 4293 "Expected inlined-at fields to agree"); 4294 if (Op->isReg()) 4295 FuncInfo.ArgDbgValues.push_back( 4296 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 4297 Op->getReg(), Offset, Variable, Expr)); 4298 else 4299 FuncInfo.ArgDbgValues.push_back( 4300 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 4301 .addOperand(*Op) 4302 .addImm(Offset) 4303 .addMetadata(Variable) 4304 .addMetadata(Expr)); 4305 4306 return true; 4307 } 4308 4309 // VisualStudio defines setjmp as _setjmp 4310 #if defined(_MSC_VER) && defined(setjmp) && \ 4311 !defined(setjmp_undefined_for_msvc) 4312 # pragma push_macro("setjmp") 4313 # undef setjmp 4314 # define setjmp_undefined_for_msvc 4315 #endif 4316 4317 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4318 /// we want to emit this as a call to a named external function, return the name 4319 /// otherwise lower it and return null. 4320 const char * 4321 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4322 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4323 SDLoc sdl = getCurSDLoc(); 4324 DebugLoc dl = getCurDebugLoc(); 4325 SDValue Res; 4326 4327 switch (Intrinsic) { 4328 default: 4329 // By default, turn this into a target intrinsic node. 4330 visitTargetIntrinsic(I, Intrinsic); 4331 return nullptr; 4332 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4333 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4334 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4335 case Intrinsic::returnaddress: 4336 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 4337 TLI.getPointerTy(DAG.getDataLayout()), 4338 getValue(I.getArgOperand(0)))); 4339 return nullptr; 4340 case Intrinsic::frameaddress: 4341 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 4342 TLI.getPointerTy(DAG.getDataLayout()), 4343 getValue(I.getArgOperand(0)))); 4344 return nullptr; 4345 case Intrinsic::read_register: { 4346 Value *Reg = I.getArgOperand(0); 4347 SDValue Chain = getRoot(); 4348 SDValue RegName = 4349 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4350 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4351 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 4352 DAG.getVTList(VT, MVT::Other), Chain, RegName); 4353 setValue(&I, Res); 4354 DAG.setRoot(Res.getValue(1)); 4355 return nullptr; 4356 } 4357 case Intrinsic::write_register: { 4358 Value *Reg = I.getArgOperand(0); 4359 Value *RegValue = I.getArgOperand(1); 4360 SDValue Chain = getRoot(); 4361 SDValue RegName = 4362 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4363 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4364 RegName, getValue(RegValue))); 4365 return nullptr; 4366 } 4367 case Intrinsic::setjmp: 4368 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4369 case Intrinsic::longjmp: 4370 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4371 case Intrinsic::memcpy: { 4372 // FIXME: this definition of "user defined address space" is x86-specific 4373 // Assert for address < 256 since we support only user defined address 4374 // spaces. 4375 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4376 < 256 && 4377 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4378 < 256 && 4379 "Unknown address space"); 4380 SDValue Op1 = getValue(I.getArgOperand(0)); 4381 SDValue Op2 = getValue(I.getArgOperand(1)); 4382 SDValue Op3 = getValue(I.getArgOperand(2)); 4383 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4384 if (!Align) 4385 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4386 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4387 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4388 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4389 false, isTC, 4390 MachinePointerInfo(I.getArgOperand(0)), 4391 MachinePointerInfo(I.getArgOperand(1))); 4392 updateDAGForMaybeTailCall(MC); 4393 return nullptr; 4394 } 4395 case Intrinsic::memset: { 4396 // FIXME: this definition of "user defined address space" is x86-specific 4397 // Assert for address < 256 since we support only user defined address 4398 // spaces. 4399 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4400 < 256 && 4401 "Unknown address space"); 4402 SDValue Op1 = getValue(I.getArgOperand(0)); 4403 SDValue Op2 = getValue(I.getArgOperand(1)); 4404 SDValue Op3 = getValue(I.getArgOperand(2)); 4405 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4406 if (!Align) 4407 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4408 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4409 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4410 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4411 isTC, MachinePointerInfo(I.getArgOperand(0))); 4412 updateDAGForMaybeTailCall(MS); 4413 return nullptr; 4414 } 4415 case Intrinsic::memmove: { 4416 // FIXME: this definition of "user defined address space" is x86-specific 4417 // Assert for address < 256 since we support only user defined address 4418 // spaces. 4419 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4420 < 256 && 4421 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4422 < 256 && 4423 "Unknown address space"); 4424 SDValue Op1 = getValue(I.getArgOperand(0)); 4425 SDValue Op2 = getValue(I.getArgOperand(1)); 4426 SDValue Op3 = getValue(I.getArgOperand(2)); 4427 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4428 if (!Align) 4429 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4430 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4431 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4432 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4433 isTC, MachinePointerInfo(I.getArgOperand(0)), 4434 MachinePointerInfo(I.getArgOperand(1))); 4435 updateDAGForMaybeTailCall(MM); 4436 return nullptr; 4437 } 4438 case Intrinsic::dbg_declare: { 4439 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4440 DILocalVariable *Variable = DI.getVariable(); 4441 DIExpression *Expression = DI.getExpression(); 4442 const Value *Address = DI.getAddress(); 4443 assert(Variable && "Missing variable"); 4444 if (!Address) { 4445 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4446 return nullptr; 4447 } 4448 4449 // Check if address has undef value. 4450 if (isa<UndefValue>(Address) || 4451 (Address->use_empty() && !isa<Argument>(Address))) { 4452 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4453 return nullptr; 4454 } 4455 4456 SDValue &N = NodeMap[Address]; 4457 if (!N.getNode() && isa<Argument>(Address)) 4458 // Check unused arguments map. 4459 N = UnusedArgNodeMap[Address]; 4460 SDDbgValue *SDV; 4461 if (N.getNode()) { 4462 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4463 Address = BCI->getOperand(0); 4464 // Parameters are handled specially. 4465 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 4466 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4467 if (isParameter && FINode) { 4468 // Byval parameter. We have a frame index at this point. 4469 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, 4470 FINode->getIndex(), 0, dl, SDNodeOrder); 4471 } else if (isa<Argument>(Address)) { 4472 // Address is an argument, so try to emit its dbg value using 4473 // virtual register info from the FuncInfo.ValueMap. 4474 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4475 N); 4476 return nullptr; 4477 } else { 4478 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4479 true, 0, dl, SDNodeOrder); 4480 } 4481 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4482 } else { 4483 // If Address is an argument then try to emit its dbg value using 4484 // virtual register info from the FuncInfo.ValueMap. 4485 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4486 N)) { 4487 // If variable is pinned by a alloca in dominating bb then 4488 // use StaticAllocaMap. 4489 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4490 if (AI->getParent() != DI.getParent()) { 4491 DenseMap<const AllocaInst*, int>::iterator SI = 4492 FuncInfo.StaticAllocaMap.find(AI); 4493 if (SI != FuncInfo.StaticAllocaMap.end()) { 4494 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 4495 0, dl, SDNodeOrder); 4496 DAG.AddDbgValue(SDV, nullptr, false); 4497 return nullptr; 4498 } 4499 } 4500 } 4501 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4502 } 4503 } 4504 return nullptr; 4505 } 4506 case Intrinsic::dbg_value: { 4507 const DbgValueInst &DI = cast<DbgValueInst>(I); 4508 assert(DI.getVariable() && "Missing variable"); 4509 4510 DILocalVariable *Variable = DI.getVariable(); 4511 DIExpression *Expression = DI.getExpression(); 4512 uint64_t Offset = DI.getOffset(); 4513 const Value *V = DI.getValue(); 4514 if (!V) 4515 return nullptr; 4516 4517 SDDbgValue *SDV; 4518 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4519 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 4520 SDNodeOrder); 4521 DAG.AddDbgValue(SDV, nullptr, false); 4522 } else { 4523 // Do not use getValue() in here; we don't want to generate code at 4524 // this point if it hasn't been done yet. 4525 SDValue N = NodeMap[V]; 4526 if (!N.getNode() && isa<Argument>(V)) 4527 // Check unused arguments map. 4528 N = UnusedArgNodeMap[V]; 4529 if (N.getNode()) { 4530 // A dbg.value for an alloca is always indirect. 4531 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 4532 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset, 4533 IsIndirect, N)) { 4534 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4535 IsIndirect, Offset, dl, SDNodeOrder); 4536 DAG.AddDbgValue(SDV, N.getNode(), false); 4537 } 4538 } else if (!V->use_empty() ) { 4539 // Do not call getValue(V) yet, as we don't want to generate code. 4540 // Remember it for later. 4541 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4542 DanglingDebugInfoMap[V] = DDI; 4543 } else { 4544 // We may expand this to cover more cases. One case where we have no 4545 // data available is an unreferenced parameter. 4546 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4547 } 4548 } 4549 4550 // Build a debug info table entry. 4551 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4552 V = BCI->getOperand(0); 4553 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4554 // Don't handle byval struct arguments or VLAs, for example. 4555 if (!AI) { 4556 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4557 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4558 return nullptr; 4559 } 4560 DenseMap<const AllocaInst*, int>::iterator SI = 4561 FuncInfo.StaticAllocaMap.find(AI); 4562 if (SI == FuncInfo.StaticAllocaMap.end()) 4563 return nullptr; // VLAs. 4564 return nullptr; 4565 } 4566 4567 case Intrinsic::eh_typeid_for: { 4568 // Find the type id for the given typeinfo. 4569 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 4570 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4571 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 4572 setValue(&I, Res); 4573 return nullptr; 4574 } 4575 4576 case Intrinsic::eh_return_i32: 4577 case Intrinsic::eh_return_i64: 4578 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4579 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4580 MVT::Other, 4581 getControlRoot(), 4582 getValue(I.getArgOperand(0)), 4583 getValue(I.getArgOperand(1)))); 4584 return nullptr; 4585 case Intrinsic::eh_unwind_init: 4586 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4587 return nullptr; 4588 case Intrinsic::eh_dwarf_cfa: { 4589 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4590 TLI.getPointerTy(DAG.getDataLayout())); 4591 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4592 CfaArg.getValueType(), 4593 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4594 CfaArg.getValueType()), 4595 CfaArg); 4596 SDValue FA = DAG.getNode( 4597 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()), 4598 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 4599 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4600 FA, Offset)); 4601 return nullptr; 4602 } 4603 case Intrinsic::eh_sjlj_callsite: { 4604 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4605 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4606 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4607 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4608 4609 MMI.setCurrentCallSite(CI->getZExtValue()); 4610 return nullptr; 4611 } 4612 case Intrinsic::eh_sjlj_functioncontext: { 4613 // Get and store the index of the function context. 4614 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4615 AllocaInst *FnCtx = 4616 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4617 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4618 MFI->setFunctionContextIndex(FI); 4619 return nullptr; 4620 } 4621 case Intrinsic::eh_sjlj_setjmp: { 4622 SDValue Ops[2]; 4623 Ops[0] = getRoot(); 4624 Ops[1] = getValue(I.getArgOperand(0)); 4625 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4626 DAG.getVTList(MVT::i32, MVT::Other), Ops); 4627 setValue(&I, Op.getValue(0)); 4628 DAG.setRoot(Op.getValue(1)); 4629 return nullptr; 4630 } 4631 case Intrinsic::eh_sjlj_longjmp: { 4632 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4633 getRoot(), getValue(I.getArgOperand(0)))); 4634 return nullptr; 4635 } 4636 case Intrinsic::eh_sjlj_setup_dispatch: { 4637 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 4638 getRoot())); 4639 return nullptr; 4640 } 4641 4642 case Intrinsic::masked_gather: 4643 visitMaskedGather(I); 4644 return nullptr; 4645 case Intrinsic::masked_load: 4646 visitMaskedLoad(I); 4647 return nullptr; 4648 case Intrinsic::masked_scatter: 4649 visitMaskedScatter(I); 4650 return nullptr; 4651 case Intrinsic::masked_store: 4652 visitMaskedStore(I); 4653 return nullptr; 4654 case Intrinsic::x86_mmx_pslli_w: 4655 case Intrinsic::x86_mmx_pslli_d: 4656 case Intrinsic::x86_mmx_pslli_q: 4657 case Intrinsic::x86_mmx_psrli_w: 4658 case Intrinsic::x86_mmx_psrli_d: 4659 case Intrinsic::x86_mmx_psrli_q: 4660 case Intrinsic::x86_mmx_psrai_w: 4661 case Intrinsic::x86_mmx_psrai_d: { 4662 SDValue ShAmt = getValue(I.getArgOperand(1)); 4663 if (isa<ConstantSDNode>(ShAmt)) { 4664 visitTargetIntrinsic(I, Intrinsic); 4665 return nullptr; 4666 } 4667 unsigned NewIntrinsic = 0; 4668 EVT ShAmtVT = MVT::v2i32; 4669 switch (Intrinsic) { 4670 case Intrinsic::x86_mmx_pslli_w: 4671 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4672 break; 4673 case Intrinsic::x86_mmx_pslli_d: 4674 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4675 break; 4676 case Intrinsic::x86_mmx_pslli_q: 4677 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4678 break; 4679 case Intrinsic::x86_mmx_psrli_w: 4680 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4681 break; 4682 case Intrinsic::x86_mmx_psrli_d: 4683 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4684 break; 4685 case Intrinsic::x86_mmx_psrli_q: 4686 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4687 break; 4688 case Intrinsic::x86_mmx_psrai_w: 4689 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4690 break; 4691 case Intrinsic::x86_mmx_psrai_d: 4692 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4693 break; 4694 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4695 } 4696 4697 // The vector shift intrinsics with scalars uses 32b shift amounts but 4698 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4699 // to be zero. 4700 // We must do this early because v2i32 is not a legal type. 4701 SDValue ShOps[2]; 4702 ShOps[0] = ShAmt; 4703 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 4704 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 4705 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4706 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 4707 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 4708 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 4709 getValue(I.getArgOperand(0)), ShAmt); 4710 setValue(&I, Res); 4711 return nullptr; 4712 } 4713 case Intrinsic::convertff: 4714 case Intrinsic::convertfsi: 4715 case Intrinsic::convertfui: 4716 case Intrinsic::convertsif: 4717 case Intrinsic::convertuif: 4718 case Intrinsic::convertss: 4719 case Intrinsic::convertsu: 4720 case Intrinsic::convertus: 4721 case Intrinsic::convertuu: { 4722 ISD::CvtCode Code = ISD::CVT_INVALID; 4723 switch (Intrinsic) { 4724 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4725 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 4726 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 4727 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 4728 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 4729 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 4730 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 4731 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 4732 case Intrinsic::convertus: Code = ISD::CVT_US; break; 4733 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 4734 } 4735 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4736 const Value *Op1 = I.getArgOperand(0); 4737 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 4738 DAG.getValueType(DestVT), 4739 DAG.getValueType(getValue(Op1).getValueType()), 4740 getValue(I.getArgOperand(1)), 4741 getValue(I.getArgOperand(2)), 4742 Code); 4743 setValue(&I, Res); 4744 return nullptr; 4745 } 4746 case Intrinsic::powi: 4747 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 4748 getValue(I.getArgOperand(1)), DAG)); 4749 return nullptr; 4750 case Intrinsic::log: 4751 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4752 return nullptr; 4753 case Intrinsic::log2: 4754 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4755 return nullptr; 4756 case Intrinsic::log10: 4757 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4758 return nullptr; 4759 case Intrinsic::exp: 4760 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4761 return nullptr; 4762 case Intrinsic::exp2: 4763 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4764 return nullptr; 4765 case Intrinsic::pow: 4766 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 4767 getValue(I.getArgOperand(1)), DAG, TLI)); 4768 return nullptr; 4769 case Intrinsic::sqrt: 4770 case Intrinsic::fabs: 4771 case Intrinsic::sin: 4772 case Intrinsic::cos: 4773 case Intrinsic::floor: 4774 case Intrinsic::ceil: 4775 case Intrinsic::trunc: 4776 case Intrinsic::rint: 4777 case Intrinsic::nearbyint: 4778 case Intrinsic::round: { 4779 unsigned Opcode; 4780 switch (Intrinsic) { 4781 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4782 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 4783 case Intrinsic::fabs: Opcode = ISD::FABS; break; 4784 case Intrinsic::sin: Opcode = ISD::FSIN; break; 4785 case Intrinsic::cos: Opcode = ISD::FCOS; break; 4786 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 4787 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 4788 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 4789 case Intrinsic::rint: Opcode = ISD::FRINT; break; 4790 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 4791 case Intrinsic::round: Opcode = ISD::FROUND; break; 4792 } 4793 4794 setValue(&I, DAG.getNode(Opcode, sdl, 4795 getValue(I.getArgOperand(0)).getValueType(), 4796 getValue(I.getArgOperand(0)))); 4797 return nullptr; 4798 } 4799 case Intrinsic::minnum: 4800 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 4801 getValue(I.getArgOperand(0)).getValueType(), 4802 getValue(I.getArgOperand(0)), 4803 getValue(I.getArgOperand(1)))); 4804 return nullptr; 4805 case Intrinsic::maxnum: 4806 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 4807 getValue(I.getArgOperand(0)).getValueType(), 4808 getValue(I.getArgOperand(0)), 4809 getValue(I.getArgOperand(1)))); 4810 return nullptr; 4811 case Intrinsic::copysign: 4812 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 4813 getValue(I.getArgOperand(0)).getValueType(), 4814 getValue(I.getArgOperand(0)), 4815 getValue(I.getArgOperand(1)))); 4816 return nullptr; 4817 case Intrinsic::fma: 4818 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4819 getValue(I.getArgOperand(0)).getValueType(), 4820 getValue(I.getArgOperand(0)), 4821 getValue(I.getArgOperand(1)), 4822 getValue(I.getArgOperand(2)))); 4823 return nullptr; 4824 case Intrinsic::fmuladd: { 4825 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4826 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 4827 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 4828 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4829 getValue(I.getArgOperand(0)).getValueType(), 4830 getValue(I.getArgOperand(0)), 4831 getValue(I.getArgOperand(1)), 4832 getValue(I.getArgOperand(2)))); 4833 } else { 4834 // TODO: Intrinsic calls should have fast-math-flags. 4835 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 4836 getValue(I.getArgOperand(0)).getValueType(), 4837 getValue(I.getArgOperand(0)), 4838 getValue(I.getArgOperand(1))); 4839 SDValue Add = DAG.getNode(ISD::FADD, sdl, 4840 getValue(I.getArgOperand(0)).getValueType(), 4841 Mul, 4842 getValue(I.getArgOperand(2))); 4843 setValue(&I, Add); 4844 } 4845 return nullptr; 4846 } 4847 case Intrinsic::convert_to_fp16: 4848 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 4849 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 4850 getValue(I.getArgOperand(0)), 4851 DAG.getTargetConstant(0, sdl, 4852 MVT::i32)))); 4853 return nullptr; 4854 case Intrinsic::convert_from_fp16: 4855 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 4856 TLI.getValueType(DAG.getDataLayout(), I.getType()), 4857 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 4858 getValue(I.getArgOperand(0))))); 4859 return nullptr; 4860 case Intrinsic::pcmarker: { 4861 SDValue Tmp = getValue(I.getArgOperand(0)); 4862 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 4863 return nullptr; 4864 } 4865 case Intrinsic::readcyclecounter: { 4866 SDValue Op = getRoot(); 4867 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 4868 DAG.getVTList(MVT::i64, MVT::Other), Op); 4869 setValue(&I, Res); 4870 DAG.setRoot(Res.getValue(1)); 4871 return nullptr; 4872 } 4873 case Intrinsic::bitreverse: 4874 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 4875 getValue(I.getArgOperand(0)).getValueType(), 4876 getValue(I.getArgOperand(0)))); 4877 return nullptr; 4878 case Intrinsic::bswap: 4879 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 4880 getValue(I.getArgOperand(0)).getValueType(), 4881 getValue(I.getArgOperand(0)))); 4882 return nullptr; 4883 case Intrinsic::cttz: { 4884 SDValue Arg = getValue(I.getArgOperand(0)); 4885 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4886 EVT Ty = Arg.getValueType(); 4887 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 4888 sdl, Ty, Arg)); 4889 return nullptr; 4890 } 4891 case Intrinsic::ctlz: { 4892 SDValue Arg = getValue(I.getArgOperand(0)); 4893 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4894 EVT Ty = Arg.getValueType(); 4895 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 4896 sdl, Ty, Arg)); 4897 return nullptr; 4898 } 4899 case Intrinsic::ctpop: { 4900 SDValue Arg = getValue(I.getArgOperand(0)); 4901 EVT Ty = Arg.getValueType(); 4902 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 4903 return nullptr; 4904 } 4905 case Intrinsic::stacksave: { 4906 SDValue Op = getRoot(); 4907 Res = DAG.getNode( 4908 ISD::STACKSAVE, sdl, 4909 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 4910 setValue(&I, Res); 4911 DAG.setRoot(Res.getValue(1)); 4912 return nullptr; 4913 } 4914 case Intrinsic::stackrestore: { 4915 Res = getValue(I.getArgOperand(0)); 4916 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 4917 return nullptr; 4918 } 4919 case Intrinsic::get_dynamic_area_offset: { 4920 SDValue Op = getRoot(); 4921 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 4922 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4923 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 4924 // target. 4925 if (PtrTy != ResTy) 4926 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 4927 " intrinsic!"); 4928 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 4929 Op); 4930 DAG.setRoot(Op); 4931 setValue(&I, Res); 4932 return nullptr; 4933 } 4934 case Intrinsic::stackprotector: { 4935 // Emit code into the DAG to store the stack guard onto the stack. 4936 MachineFunction &MF = DAG.getMachineFunction(); 4937 MachineFrameInfo *MFI = MF.getFrameInfo(); 4938 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 4939 SDValue Src, Chain = getRoot(); 4940 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand(); 4941 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr); 4942 4943 // See if Ptr is a bitcast. If it is, look through it and see if we can get 4944 // global variable __stack_chk_guard. 4945 if (!GV) 4946 if (const Operator *BC = dyn_cast<Operator>(Ptr)) 4947 if (BC->getOpcode() == Instruction::BitCast) 4948 GV = dyn_cast<GlobalVariable>(BC->getOperand(0)); 4949 4950 if (GV && TLI.useLoadStackGuardNode()) { 4951 // Emit a LOAD_STACK_GUARD node. 4952 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, 4953 sdl, PtrTy, Chain); 4954 MachinePointerInfo MPInfo(GV); 4955 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 4956 unsigned Flags = MachineMemOperand::MOLoad | 4957 MachineMemOperand::MOInvariant; 4958 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, 4959 PtrTy.getSizeInBits() / 8, 4960 DAG.getEVTAlignment(PtrTy)); 4961 Node->setMemRefs(MemRefs, MemRefs + 1); 4962 4963 // Copy the guard value to a virtual register so that it can be 4964 // retrieved in the epilogue. 4965 Src = SDValue(Node, 0); 4966 const TargetRegisterClass *RC = 4967 TLI.getRegClassFor(Src.getSimpleValueType()); 4968 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC); 4969 4970 SPDescriptor.setGuardReg(Reg); 4971 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src); 4972 } else { 4973 Src = getValue(I.getArgOperand(0)); // The guard's value. 4974 } 4975 4976 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 4977 4978 int FI = FuncInfo.StaticAllocaMap[Slot]; 4979 MFI->setStackProtectorIndex(FI); 4980 4981 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 4982 4983 // Store the stack protector onto the stack. 4984 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 4985 DAG.getMachineFunction(), FI), 4986 true, false, 0); 4987 setValue(&I, Res); 4988 DAG.setRoot(Res); 4989 return nullptr; 4990 } 4991 case Intrinsic::objectsize: { 4992 // If we don't know by now, we're never going to know. 4993 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 4994 4995 assert(CI && "Non-constant type in __builtin_object_size?"); 4996 4997 SDValue Arg = getValue(I.getCalledValue()); 4998 EVT Ty = Arg.getValueType(); 4999 5000 if (CI->isZero()) 5001 Res = DAG.getConstant(-1ULL, sdl, Ty); 5002 else 5003 Res = DAG.getConstant(0, sdl, Ty); 5004 5005 setValue(&I, Res); 5006 return nullptr; 5007 } 5008 case Intrinsic::annotation: 5009 case Intrinsic::ptr_annotation: 5010 // Drop the intrinsic, but forward the value 5011 setValue(&I, getValue(I.getOperand(0))); 5012 return nullptr; 5013 case Intrinsic::assume: 5014 case Intrinsic::var_annotation: 5015 // Discard annotate attributes and assumptions 5016 return nullptr; 5017 5018 case Intrinsic::init_trampoline: { 5019 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 5020 5021 SDValue Ops[6]; 5022 Ops[0] = getRoot(); 5023 Ops[1] = getValue(I.getArgOperand(0)); 5024 Ops[2] = getValue(I.getArgOperand(1)); 5025 Ops[3] = getValue(I.getArgOperand(2)); 5026 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 5027 Ops[5] = DAG.getSrcValue(F); 5028 5029 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 5030 5031 DAG.setRoot(Res); 5032 return nullptr; 5033 } 5034 case Intrinsic::adjust_trampoline: { 5035 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 5036 TLI.getPointerTy(DAG.getDataLayout()), 5037 getValue(I.getArgOperand(0)))); 5038 return nullptr; 5039 } 5040 case Intrinsic::gcroot: 5041 if (GFI) { 5042 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 5043 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 5044 5045 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 5046 GFI->addStackRoot(FI->getIndex(), TypeMap); 5047 } 5048 return nullptr; 5049 case Intrinsic::gcread: 5050 case Intrinsic::gcwrite: 5051 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 5052 case Intrinsic::flt_rounds: 5053 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 5054 return nullptr; 5055 5056 case Intrinsic::expect: { 5057 // Just replace __builtin_expect(exp, c) with EXP. 5058 setValue(&I, getValue(I.getArgOperand(0))); 5059 return nullptr; 5060 } 5061 5062 case Intrinsic::debugtrap: 5063 case Intrinsic::trap: { 5064 StringRef TrapFuncName = 5065 I.getAttributes() 5066 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name") 5067 .getValueAsString(); 5068 if (TrapFuncName.empty()) { 5069 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 5070 ISD::TRAP : ISD::DEBUGTRAP; 5071 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 5072 return nullptr; 5073 } 5074 TargetLowering::ArgListTy Args; 5075 5076 TargetLowering::CallLoweringInfo CLI(DAG); 5077 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee( 5078 CallingConv::C, I.getType(), 5079 DAG.getExternalSymbol(TrapFuncName.data(), 5080 TLI.getPointerTy(DAG.getDataLayout())), 5081 std::move(Args), 0); 5082 5083 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5084 DAG.setRoot(Result.second); 5085 return nullptr; 5086 } 5087 5088 case Intrinsic::uadd_with_overflow: 5089 case Intrinsic::sadd_with_overflow: 5090 case Intrinsic::usub_with_overflow: 5091 case Intrinsic::ssub_with_overflow: 5092 case Intrinsic::umul_with_overflow: 5093 case Intrinsic::smul_with_overflow: { 5094 ISD::NodeType Op; 5095 switch (Intrinsic) { 5096 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5097 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 5098 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 5099 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 5100 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 5101 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 5102 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 5103 } 5104 SDValue Op1 = getValue(I.getArgOperand(0)); 5105 SDValue Op2 = getValue(I.getArgOperand(1)); 5106 5107 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 5108 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 5109 return nullptr; 5110 } 5111 case Intrinsic::prefetch: { 5112 SDValue Ops[5]; 5113 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 5114 Ops[0] = getRoot(); 5115 Ops[1] = getValue(I.getArgOperand(0)); 5116 Ops[2] = getValue(I.getArgOperand(1)); 5117 Ops[3] = getValue(I.getArgOperand(2)); 5118 Ops[4] = getValue(I.getArgOperand(3)); 5119 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 5120 DAG.getVTList(MVT::Other), Ops, 5121 EVT::getIntegerVT(*Context, 8), 5122 MachinePointerInfo(I.getArgOperand(0)), 5123 0, /* align */ 5124 false, /* volatile */ 5125 rw==0, /* read */ 5126 rw==1)); /* write */ 5127 return nullptr; 5128 } 5129 case Intrinsic::lifetime_start: 5130 case Intrinsic::lifetime_end: { 5131 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 5132 // Stack coloring is not enabled in O0, discard region information. 5133 if (TM.getOptLevel() == CodeGenOpt::None) 5134 return nullptr; 5135 5136 SmallVector<Value *, 4> Allocas; 5137 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL); 5138 5139 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 5140 E = Allocas.end(); Object != E; ++Object) { 5141 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 5142 5143 // Could not find an Alloca. 5144 if (!LifetimeObject) 5145 continue; 5146 5147 // First check that the Alloca is static, otherwise it won't have a 5148 // valid frame index. 5149 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 5150 if (SI == FuncInfo.StaticAllocaMap.end()) 5151 return nullptr; 5152 5153 int FI = SI->second; 5154 5155 SDValue Ops[2]; 5156 Ops[0] = getRoot(); 5157 Ops[1] = 5158 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true); 5159 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 5160 5161 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 5162 DAG.setRoot(Res); 5163 } 5164 return nullptr; 5165 } 5166 case Intrinsic::invariant_start: 5167 // Discard region information. 5168 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 5169 return nullptr; 5170 case Intrinsic::invariant_end: 5171 // Discard region information. 5172 return nullptr; 5173 case Intrinsic::stackprotectorcheck: { 5174 // Do not actually emit anything for this basic block. Instead we initialize 5175 // the stack protector descriptor and export the guard variable so we can 5176 // access it in FinishBasicBlock. 5177 const BasicBlock *BB = I.getParent(); 5178 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 5179 ExportFromCurrentBlock(SPDescriptor.getGuard()); 5180 5181 // Flush our exports since we are going to process a terminator. 5182 (void)getControlRoot(); 5183 return nullptr; 5184 } 5185 case Intrinsic::clear_cache: 5186 return TLI.getClearCacheBuiltinName(); 5187 case Intrinsic::donothing: 5188 // ignore 5189 return nullptr; 5190 case Intrinsic::experimental_stackmap: { 5191 visitStackmap(I); 5192 return nullptr; 5193 } 5194 case Intrinsic::experimental_patchpoint_void: 5195 case Intrinsic::experimental_patchpoint_i64: { 5196 visitPatchpoint(&I); 5197 return nullptr; 5198 } 5199 case Intrinsic::experimental_gc_statepoint: { 5200 visitStatepoint(I); 5201 return nullptr; 5202 } 5203 case Intrinsic::experimental_gc_result_int: 5204 case Intrinsic::experimental_gc_result_float: 5205 case Intrinsic::experimental_gc_result_ptr: 5206 case Intrinsic::experimental_gc_result: { 5207 visitGCResult(I); 5208 return nullptr; 5209 } 5210 case Intrinsic::experimental_gc_relocate: { 5211 visitGCRelocate(I); 5212 return nullptr; 5213 } 5214 case Intrinsic::instrprof_increment: 5215 llvm_unreachable("instrprof failed to lower an increment"); 5216 case Intrinsic::instrprof_value_profile: 5217 llvm_unreachable("instrprof failed to lower a value profiling call"); 5218 case Intrinsic::localescape: { 5219 MachineFunction &MF = DAG.getMachineFunction(); 5220 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5221 5222 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 5223 // is the same on all targets. 5224 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 5225 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 5226 if (isa<ConstantPointerNull>(Arg)) 5227 continue; // Skip null pointers. They represent a hole in index space. 5228 AllocaInst *Slot = cast<AllocaInst>(Arg); 5229 assert(FuncInfo.StaticAllocaMap.count(Slot) && 5230 "can only escape static allocas"); 5231 int FI = FuncInfo.StaticAllocaMap[Slot]; 5232 MCSymbol *FrameAllocSym = 5233 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5234 GlobalValue::getRealLinkageName(MF.getName()), Idx); 5235 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 5236 TII->get(TargetOpcode::LOCAL_ESCAPE)) 5237 .addSym(FrameAllocSym) 5238 .addFrameIndex(FI); 5239 } 5240 5241 return nullptr; 5242 } 5243 5244 case Intrinsic::localrecover: { 5245 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 5246 MachineFunction &MF = DAG.getMachineFunction(); 5247 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 5248 5249 // Get the symbol that defines the frame offset. 5250 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 5251 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 5252 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX)); 5253 MCSymbol *FrameAllocSym = 5254 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5255 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal); 5256 5257 // Create a MCSymbol for the label to avoid any target lowering 5258 // that would make this PC relative. 5259 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 5260 SDValue OffsetVal = 5261 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 5262 5263 // Add the offset to the FP. 5264 Value *FP = I.getArgOperand(1); 5265 SDValue FPVal = getValue(FP); 5266 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 5267 setValue(&I, Add); 5268 5269 return nullptr; 5270 } 5271 5272 case Intrinsic::eh_exceptionpointer: 5273 case Intrinsic::eh_exceptioncode: { 5274 // Get the exception pointer vreg, copy from it, and resize it to fit. 5275 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 5276 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 5277 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 5278 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 5279 SDValue N = 5280 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5281 if (Intrinsic == Intrinsic::eh_exceptioncode) 5282 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5283 setValue(&I, N); 5284 return nullptr; 5285 } 5286 } 5287 } 5288 5289 std::pair<SDValue, SDValue> 5290 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5291 const BasicBlock *EHPadBB) { 5292 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5293 MCSymbol *BeginLabel = nullptr; 5294 5295 if (EHPadBB) { 5296 // Insert a label before the invoke call to mark the try range. This can be 5297 // used to detect deletion of the invoke via the MachineModuleInfo. 5298 BeginLabel = MMI.getContext().createTempSymbol(); 5299 5300 // For SjLj, keep track of which landing pads go with which invokes 5301 // so as to maintain the ordering of pads in the LSDA. 5302 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5303 if (CallSiteIndex) { 5304 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5305 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 5306 5307 // Now that the call site is handled, stop tracking it. 5308 MMI.setCurrentCallSite(0); 5309 } 5310 5311 // Both PendingLoads and PendingExports must be flushed here; 5312 // this call might not return. 5313 (void)getRoot(); 5314 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5315 5316 CLI.setChain(getRoot()); 5317 } 5318 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5319 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5320 5321 assert((CLI.IsTailCall || Result.second.getNode()) && 5322 "Non-null chain expected with non-tail call!"); 5323 assert((Result.second.getNode() || !Result.first.getNode()) && 5324 "Null value expected with tail call!"); 5325 5326 if (!Result.second.getNode()) { 5327 // As a special case, a null chain means that a tail call has been emitted 5328 // and the DAG root is already updated. 5329 HasTailCall = true; 5330 5331 // Since there's no actual continuation from this block, nothing can be 5332 // relying on us setting vregs for them. 5333 PendingExports.clear(); 5334 } else { 5335 DAG.setRoot(Result.second); 5336 } 5337 5338 if (EHPadBB) { 5339 // Insert a label at the end of the invoke call to mark the try range. This 5340 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5341 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 5342 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5343 5344 // Inform MachineModuleInfo of range. 5345 if (MMI.hasEHFunclets()) { 5346 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 5347 EHInfo->addIPToStateRange(EHPadBB, BeginLabel, EndLabel); 5348 } else { 5349 MMI.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 5350 } 5351 } 5352 5353 return Result; 5354 } 5355 5356 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5357 bool isTailCall, 5358 const BasicBlock *EHPadBB) { 5359 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5360 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5361 Type *RetTy = FTy->getReturnType(); 5362 5363 TargetLowering::ArgListTy Args; 5364 TargetLowering::ArgListEntry Entry; 5365 Args.reserve(CS.arg_size()); 5366 5367 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5368 i != e; ++i) { 5369 const Value *V = *i; 5370 5371 // Skip empty types 5372 if (V->getType()->isEmptyTy()) 5373 continue; 5374 5375 SDValue ArgNode = getValue(V); 5376 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5377 5378 // Skip the first return-type Attribute to get to params. 5379 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5380 Args.push_back(Entry); 5381 5382 // If we have an explicit sret argument that is an Instruction, (i.e., it 5383 // might point to function-local memory), we can't meaningfully tail-call. 5384 if (Entry.isSRet && isa<Instruction>(V)) 5385 isTailCall = false; 5386 } 5387 5388 // Check if target-independent constraints permit a tail call here. 5389 // Target-dependent constraints are checked within TLI->LowerCallTo. 5390 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5391 isTailCall = false; 5392 5393 TargetLowering::CallLoweringInfo CLI(DAG); 5394 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 5395 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5396 .setTailCall(isTailCall); 5397 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 5398 5399 if (Result.first.getNode()) 5400 setValue(CS.getInstruction(), Result.first); 5401 } 5402 5403 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5404 /// value is equal or not-equal to zero. 5405 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5406 for (const User *U : V->users()) { 5407 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5408 if (IC->isEquality()) 5409 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5410 if (C->isNullValue()) 5411 continue; 5412 // Unknown instruction. 5413 return false; 5414 } 5415 return true; 5416 } 5417 5418 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5419 Type *LoadTy, 5420 SelectionDAGBuilder &Builder) { 5421 5422 // Check to see if this load can be trivially constant folded, e.g. if the 5423 // input is from a string literal. 5424 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5425 // Cast pointer to the type we really want to load. 5426 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5427 PointerType::getUnqual(LoadTy)); 5428 5429 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 5430 const_cast<Constant *>(LoadInput), *Builder.DL)) 5431 return Builder.getValue(LoadCst); 5432 } 5433 5434 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5435 // still constant memory, the input chain can be the entry node. 5436 SDValue Root; 5437 bool ConstantMemory = false; 5438 5439 // Do not serialize (non-volatile) loads of constant memory with anything. 5440 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5441 Root = Builder.DAG.getEntryNode(); 5442 ConstantMemory = true; 5443 } else { 5444 // Do not serialize non-volatile loads against each other. 5445 Root = Builder.DAG.getRoot(); 5446 } 5447 5448 SDValue Ptr = Builder.getValue(PtrVal); 5449 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5450 Ptr, MachinePointerInfo(PtrVal), 5451 false /*volatile*/, 5452 false /*nontemporal*/, 5453 false /*isinvariant*/, 1 /* align=1 */); 5454 5455 if (!ConstantMemory) 5456 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5457 return LoadVal; 5458 } 5459 5460 /// processIntegerCallValue - Record the value for an instruction that 5461 /// produces an integer result, converting the type where necessary. 5462 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5463 SDValue Value, 5464 bool IsSigned) { 5465 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5466 I.getType(), true); 5467 if (IsSigned) 5468 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5469 else 5470 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5471 setValue(&I, Value); 5472 } 5473 5474 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5475 /// If so, return true and lower it, otherwise return false and it will be 5476 /// lowered like a normal call. 5477 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5478 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5479 if (I.getNumArgOperands() != 3) 5480 return false; 5481 5482 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5483 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5484 !I.getArgOperand(2)->getType()->isIntegerTy() || 5485 !I.getType()->isIntegerTy()) 5486 return false; 5487 5488 const Value *Size = I.getArgOperand(2); 5489 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5490 if (CSize && CSize->getZExtValue() == 0) { 5491 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5492 I.getType(), true); 5493 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 5494 return true; 5495 } 5496 5497 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5498 std::pair<SDValue, SDValue> Res = 5499 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5500 getValue(LHS), getValue(RHS), getValue(Size), 5501 MachinePointerInfo(LHS), 5502 MachinePointerInfo(RHS)); 5503 if (Res.first.getNode()) { 5504 processIntegerCallValue(I, Res.first, true); 5505 PendingLoads.push_back(Res.second); 5506 return true; 5507 } 5508 5509 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5510 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5511 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5512 bool ActuallyDoIt = true; 5513 MVT LoadVT; 5514 Type *LoadTy; 5515 switch (CSize->getZExtValue()) { 5516 default: 5517 LoadVT = MVT::Other; 5518 LoadTy = nullptr; 5519 ActuallyDoIt = false; 5520 break; 5521 case 2: 5522 LoadVT = MVT::i16; 5523 LoadTy = Type::getInt16Ty(CSize->getContext()); 5524 break; 5525 case 4: 5526 LoadVT = MVT::i32; 5527 LoadTy = Type::getInt32Ty(CSize->getContext()); 5528 break; 5529 case 8: 5530 LoadVT = MVT::i64; 5531 LoadTy = Type::getInt64Ty(CSize->getContext()); 5532 break; 5533 /* 5534 case 16: 5535 LoadVT = MVT::v4i32; 5536 LoadTy = Type::getInt32Ty(CSize->getContext()); 5537 LoadTy = VectorType::get(LoadTy, 4); 5538 break; 5539 */ 5540 } 5541 5542 // This turns into unaligned loads. We only do this if the target natively 5543 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5544 // we'll only produce a small number of byte loads. 5545 5546 // Require that we can find a legal MVT, and only do this if the target 5547 // supports unaligned loads of that type. Expanding into byte loads would 5548 // bloat the code. 5549 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5550 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5551 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5552 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5553 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5554 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5555 // TODO: Check alignment of src and dest ptrs. 5556 if (!TLI.isTypeLegal(LoadVT) || 5557 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 5558 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 5559 ActuallyDoIt = false; 5560 } 5561 5562 if (ActuallyDoIt) { 5563 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5564 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5565 5566 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5567 ISD::SETNE); 5568 processIntegerCallValue(I, Res, false); 5569 return true; 5570 } 5571 } 5572 5573 5574 return false; 5575 } 5576 5577 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5578 /// form. If so, return true and lower it, otherwise return false and it 5579 /// will be lowered like a normal call. 5580 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5581 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5582 if (I.getNumArgOperands() != 3) 5583 return false; 5584 5585 const Value *Src = I.getArgOperand(0); 5586 const Value *Char = I.getArgOperand(1); 5587 const Value *Length = I.getArgOperand(2); 5588 if (!Src->getType()->isPointerTy() || 5589 !Char->getType()->isIntegerTy() || 5590 !Length->getType()->isIntegerTy() || 5591 !I.getType()->isPointerTy()) 5592 return false; 5593 5594 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5595 std::pair<SDValue, SDValue> Res = 5596 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5597 getValue(Src), getValue(Char), getValue(Length), 5598 MachinePointerInfo(Src)); 5599 if (Res.first.getNode()) { 5600 setValue(&I, Res.first); 5601 PendingLoads.push_back(Res.second); 5602 return true; 5603 } 5604 5605 return false; 5606 } 5607 5608 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5609 /// optimized form. If so, return true and lower it, otherwise return false 5610 /// and it will be lowered like a normal call. 5611 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5612 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5613 if (I.getNumArgOperands() != 2) 5614 return false; 5615 5616 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5617 if (!Arg0->getType()->isPointerTy() || 5618 !Arg1->getType()->isPointerTy() || 5619 !I.getType()->isPointerTy()) 5620 return false; 5621 5622 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5623 std::pair<SDValue, SDValue> Res = 5624 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5625 getValue(Arg0), getValue(Arg1), 5626 MachinePointerInfo(Arg0), 5627 MachinePointerInfo(Arg1), isStpcpy); 5628 if (Res.first.getNode()) { 5629 setValue(&I, Res.first); 5630 DAG.setRoot(Res.second); 5631 return true; 5632 } 5633 5634 return false; 5635 } 5636 5637 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5638 /// If so, return true and lower it, otherwise return false and it will be 5639 /// lowered like a normal call. 5640 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5641 // Verify that the prototype makes sense. int strcmp(void*,void*) 5642 if (I.getNumArgOperands() != 2) 5643 return false; 5644 5645 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5646 if (!Arg0->getType()->isPointerTy() || 5647 !Arg1->getType()->isPointerTy() || 5648 !I.getType()->isIntegerTy()) 5649 return false; 5650 5651 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5652 std::pair<SDValue, SDValue> Res = 5653 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5654 getValue(Arg0), getValue(Arg1), 5655 MachinePointerInfo(Arg0), 5656 MachinePointerInfo(Arg1)); 5657 if (Res.first.getNode()) { 5658 processIntegerCallValue(I, Res.first, true); 5659 PendingLoads.push_back(Res.second); 5660 return true; 5661 } 5662 5663 return false; 5664 } 5665 5666 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5667 /// form. If so, return true and lower it, otherwise return false and it 5668 /// will be lowered like a normal call. 5669 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5670 // Verify that the prototype makes sense. size_t strlen(char *) 5671 if (I.getNumArgOperands() != 1) 5672 return false; 5673 5674 const Value *Arg0 = I.getArgOperand(0); 5675 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5676 return false; 5677 5678 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5679 std::pair<SDValue, SDValue> Res = 5680 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5681 getValue(Arg0), MachinePointerInfo(Arg0)); 5682 if (Res.first.getNode()) { 5683 processIntegerCallValue(I, Res.first, false); 5684 PendingLoads.push_back(Res.second); 5685 return true; 5686 } 5687 5688 return false; 5689 } 5690 5691 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5692 /// form. If so, return true and lower it, otherwise return false and it 5693 /// will be lowered like a normal call. 5694 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5695 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5696 if (I.getNumArgOperands() != 2) 5697 return false; 5698 5699 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5700 if (!Arg0->getType()->isPointerTy() || 5701 !Arg1->getType()->isIntegerTy() || 5702 !I.getType()->isIntegerTy()) 5703 return false; 5704 5705 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5706 std::pair<SDValue, SDValue> Res = 5707 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5708 getValue(Arg0), getValue(Arg1), 5709 MachinePointerInfo(Arg0)); 5710 if (Res.first.getNode()) { 5711 processIntegerCallValue(I, Res.first, false); 5712 PendingLoads.push_back(Res.second); 5713 return true; 5714 } 5715 5716 return false; 5717 } 5718 5719 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5720 /// operation (as expected), translate it to an SDNode with the specified opcode 5721 /// and return true. 5722 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5723 unsigned Opcode) { 5724 // Sanity check that it really is a unary floating-point call. 5725 if (I.getNumArgOperands() != 1 || 5726 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5727 I.getType() != I.getArgOperand(0)->getType() || 5728 !I.onlyReadsMemory()) 5729 return false; 5730 5731 SDValue Tmp = getValue(I.getArgOperand(0)); 5732 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5733 return true; 5734 } 5735 5736 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 5737 /// operation (as expected), translate it to an SDNode with the specified opcode 5738 /// and return true. 5739 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 5740 unsigned Opcode) { 5741 // Sanity check that it really is a binary floating-point call. 5742 if (I.getNumArgOperands() != 2 || 5743 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5744 I.getType() != I.getArgOperand(0)->getType() || 5745 I.getType() != I.getArgOperand(1)->getType() || 5746 !I.onlyReadsMemory()) 5747 return false; 5748 5749 SDValue Tmp0 = getValue(I.getArgOperand(0)); 5750 SDValue Tmp1 = getValue(I.getArgOperand(1)); 5751 EVT VT = Tmp0.getValueType(); 5752 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 5753 return true; 5754 } 5755 5756 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5757 // Handle inline assembly differently. 5758 if (isa<InlineAsm>(I.getCalledValue())) { 5759 visitInlineAsm(&I); 5760 return; 5761 } 5762 5763 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5764 ComputeUsesVAFloatArgument(I, &MMI); 5765 5766 const char *RenameFn = nullptr; 5767 if (Function *F = I.getCalledFunction()) { 5768 if (F->isDeclaration()) { 5769 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5770 if (unsigned IID = II->getIntrinsicID(F)) { 5771 RenameFn = visitIntrinsicCall(I, IID); 5772 if (!RenameFn) 5773 return; 5774 } 5775 } 5776 if (Intrinsic::ID IID = F->getIntrinsicID()) { 5777 RenameFn = visitIntrinsicCall(I, IID); 5778 if (!RenameFn) 5779 return; 5780 } 5781 } 5782 5783 // Check for well-known libc/libm calls. If the function is internal, it 5784 // can't be a library call. 5785 LibFunc::Func Func; 5786 if (!F->hasLocalLinkage() && F->hasName() && 5787 LibInfo->getLibFunc(F->getName(), Func) && 5788 LibInfo->hasOptimizedCodeGen(Func)) { 5789 switch (Func) { 5790 default: break; 5791 case LibFunc::copysign: 5792 case LibFunc::copysignf: 5793 case LibFunc::copysignl: 5794 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5795 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5796 I.getType() == I.getArgOperand(0)->getType() && 5797 I.getType() == I.getArgOperand(1)->getType() && 5798 I.onlyReadsMemory()) { 5799 SDValue LHS = getValue(I.getArgOperand(0)); 5800 SDValue RHS = getValue(I.getArgOperand(1)); 5801 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 5802 LHS.getValueType(), LHS, RHS)); 5803 return; 5804 } 5805 break; 5806 case LibFunc::fabs: 5807 case LibFunc::fabsf: 5808 case LibFunc::fabsl: 5809 if (visitUnaryFloatCall(I, ISD::FABS)) 5810 return; 5811 break; 5812 case LibFunc::fmin: 5813 case LibFunc::fminf: 5814 case LibFunc::fminl: 5815 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 5816 return; 5817 break; 5818 case LibFunc::fmax: 5819 case LibFunc::fmaxf: 5820 case LibFunc::fmaxl: 5821 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 5822 return; 5823 break; 5824 case LibFunc::sin: 5825 case LibFunc::sinf: 5826 case LibFunc::sinl: 5827 if (visitUnaryFloatCall(I, ISD::FSIN)) 5828 return; 5829 break; 5830 case LibFunc::cos: 5831 case LibFunc::cosf: 5832 case LibFunc::cosl: 5833 if (visitUnaryFloatCall(I, ISD::FCOS)) 5834 return; 5835 break; 5836 case LibFunc::sqrt: 5837 case LibFunc::sqrtf: 5838 case LibFunc::sqrtl: 5839 case LibFunc::sqrt_finite: 5840 case LibFunc::sqrtf_finite: 5841 case LibFunc::sqrtl_finite: 5842 if (visitUnaryFloatCall(I, ISD::FSQRT)) 5843 return; 5844 break; 5845 case LibFunc::floor: 5846 case LibFunc::floorf: 5847 case LibFunc::floorl: 5848 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 5849 return; 5850 break; 5851 case LibFunc::nearbyint: 5852 case LibFunc::nearbyintf: 5853 case LibFunc::nearbyintl: 5854 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 5855 return; 5856 break; 5857 case LibFunc::ceil: 5858 case LibFunc::ceilf: 5859 case LibFunc::ceill: 5860 if (visitUnaryFloatCall(I, ISD::FCEIL)) 5861 return; 5862 break; 5863 case LibFunc::rint: 5864 case LibFunc::rintf: 5865 case LibFunc::rintl: 5866 if (visitUnaryFloatCall(I, ISD::FRINT)) 5867 return; 5868 break; 5869 case LibFunc::round: 5870 case LibFunc::roundf: 5871 case LibFunc::roundl: 5872 if (visitUnaryFloatCall(I, ISD::FROUND)) 5873 return; 5874 break; 5875 case LibFunc::trunc: 5876 case LibFunc::truncf: 5877 case LibFunc::truncl: 5878 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 5879 return; 5880 break; 5881 case LibFunc::log2: 5882 case LibFunc::log2f: 5883 case LibFunc::log2l: 5884 if (visitUnaryFloatCall(I, ISD::FLOG2)) 5885 return; 5886 break; 5887 case LibFunc::exp2: 5888 case LibFunc::exp2f: 5889 case LibFunc::exp2l: 5890 if (visitUnaryFloatCall(I, ISD::FEXP2)) 5891 return; 5892 break; 5893 case LibFunc::memcmp: 5894 if (visitMemCmpCall(I)) 5895 return; 5896 break; 5897 case LibFunc::memchr: 5898 if (visitMemChrCall(I)) 5899 return; 5900 break; 5901 case LibFunc::strcpy: 5902 if (visitStrCpyCall(I, false)) 5903 return; 5904 break; 5905 case LibFunc::stpcpy: 5906 if (visitStrCpyCall(I, true)) 5907 return; 5908 break; 5909 case LibFunc::strcmp: 5910 if (visitStrCmpCall(I)) 5911 return; 5912 break; 5913 case LibFunc::strlen: 5914 if (visitStrLenCall(I)) 5915 return; 5916 break; 5917 case LibFunc::strnlen: 5918 if (visitStrNLenCall(I)) 5919 return; 5920 break; 5921 } 5922 } 5923 } 5924 5925 SDValue Callee; 5926 if (!RenameFn) 5927 Callee = getValue(I.getCalledValue()); 5928 else 5929 Callee = DAG.getExternalSymbol( 5930 RenameFn, 5931 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5932 5933 // Check if we can potentially perform a tail call. More detailed checking is 5934 // be done within LowerCallTo, after more information about the call is known. 5935 LowerCallTo(&I, Callee, I.isTailCall()); 5936 } 5937 5938 namespace { 5939 5940 /// AsmOperandInfo - This contains information for each constraint that we are 5941 /// lowering. 5942 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 5943 public: 5944 /// CallOperand - If this is the result output operand or a clobber 5945 /// this is null, otherwise it is the incoming operand to the CallInst. 5946 /// This gets modified as the asm is processed. 5947 SDValue CallOperand; 5948 5949 /// AssignedRegs - If this is a register or register class operand, this 5950 /// contains the set of register corresponding to the operand. 5951 RegsForValue AssignedRegs; 5952 5953 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 5954 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 5955 } 5956 5957 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 5958 /// corresponds to. If there is no Value* for this operand, it returns 5959 /// MVT::Other. 5960 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 5961 const DataLayout &DL) const { 5962 if (!CallOperandVal) return MVT::Other; 5963 5964 if (isa<BasicBlock>(CallOperandVal)) 5965 return TLI.getPointerTy(DL); 5966 5967 llvm::Type *OpTy = CallOperandVal->getType(); 5968 5969 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 5970 // If this is an indirect operand, the operand is a pointer to the 5971 // accessed type. 5972 if (isIndirect) { 5973 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 5974 if (!PtrTy) 5975 report_fatal_error("Indirect operand for inline asm not a pointer!"); 5976 OpTy = PtrTy->getElementType(); 5977 } 5978 5979 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 5980 if (StructType *STy = dyn_cast<StructType>(OpTy)) 5981 if (STy->getNumElements() == 1) 5982 OpTy = STy->getElementType(0); 5983 5984 // If OpTy is not a single value, it may be a struct/union that we 5985 // can tile with integers. 5986 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 5987 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 5988 switch (BitSize) { 5989 default: break; 5990 case 1: 5991 case 8: 5992 case 16: 5993 case 32: 5994 case 64: 5995 case 128: 5996 OpTy = IntegerType::get(Context, BitSize); 5997 break; 5998 } 5999 } 6000 6001 return TLI.getValueType(DL, OpTy, true); 6002 } 6003 }; 6004 6005 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 6006 6007 } // end anonymous namespace 6008 6009 /// GetRegistersForValue - Assign registers (virtual or physical) for the 6010 /// specified operand. We prefer to assign virtual registers, to allow the 6011 /// register allocator to handle the assignment process. However, if the asm 6012 /// uses features that we can't model on machineinstrs, we have SDISel do the 6013 /// allocation. This produces generally horrible, but correct, code. 6014 /// 6015 /// OpInfo describes the operand. 6016 /// 6017 static void GetRegistersForValue(SelectionDAG &DAG, 6018 const TargetLowering &TLI, 6019 SDLoc DL, 6020 SDISelAsmOperandInfo &OpInfo) { 6021 LLVMContext &Context = *DAG.getContext(); 6022 6023 MachineFunction &MF = DAG.getMachineFunction(); 6024 SmallVector<unsigned, 4> Regs; 6025 6026 // If this is a constraint for a single physreg, or a constraint for a 6027 // register class, find it. 6028 std::pair<unsigned, const TargetRegisterClass *> PhysReg = 6029 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(), 6030 OpInfo.ConstraintCode, 6031 OpInfo.ConstraintVT); 6032 6033 unsigned NumRegs = 1; 6034 if (OpInfo.ConstraintVT != MVT::Other) { 6035 // If this is a FP input in an integer register (or visa versa) insert a bit 6036 // cast of the input value. More generally, handle any case where the input 6037 // value disagrees with the register class we plan to stick this in. 6038 if (OpInfo.Type == InlineAsm::isInput && 6039 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 6040 // Try to convert to the first EVT that the reg class contains. If the 6041 // types are identical size, use a bitcast to convert (e.g. two differing 6042 // vector types). 6043 MVT RegVT = *PhysReg.second->vt_begin(); 6044 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 6045 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6046 RegVT, OpInfo.CallOperand); 6047 OpInfo.ConstraintVT = RegVT; 6048 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 6049 // If the input is a FP value and we want it in FP registers, do a 6050 // bitcast to the corresponding integer type. This turns an f64 value 6051 // into i64, which can be passed with two i32 values on a 32-bit 6052 // machine. 6053 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 6054 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6055 RegVT, OpInfo.CallOperand); 6056 OpInfo.ConstraintVT = RegVT; 6057 } 6058 } 6059 6060 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 6061 } 6062 6063 MVT RegVT; 6064 EVT ValueVT = OpInfo.ConstraintVT; 6065 6066 // If this is a constraint for a specific physical register, like {r17}, 6067 // assign it now. 6068 if (unsigned AssignedReg = PhysReg.first) { 6069 const TargetRegisterClass *RC = PhysReg.second; 6070 if (OpInfo.ConstraintVT == MVT::Other) 6071 ValueVT = *RC->vt_begin(); 6072 6073 // Get the actual register value type. This is important, because the user 6074 // may have asked for (e.g.) the AX register in i32 type. We need to 6075 // remember that AX is actually i16 to get the right extension. 6076 RegVT = *RC->vt_begin(); 6077 6078 // This is a explicit reference to a physical register. 6079 Regs.push_back(AssignedReg); 6080 6081 // If this is an expanded reference, add the rest of the regs to Regs. 6082 if (NumRegs != 1) { 6083 TargetRegisterClass::iterator I = RC->begin(); 6084 for (; *I != AssignedReg; ++I) 6085 assert(I != RC->end() && "Didn't find reg!"); 6086 6087 // Already added the first reg. 6088 --NumRegs; ++I; 6089 for (; NumRegs; --NumRegs, ++I) { 6090 assert(I != RC->end() && "Ran out of registers to allocate!"); 6091 Regs.push_back(*I); 6092 } 6093 } 6094 6095 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6096 return; 6097 } 6098 6099 // Otherwise, if this was a reference to an LLVM register class, create vregs 6100 // for this reference. 6101 if (const TargetRegisterClass *RC = PhysReg.second) { 6102 RegVT = *RC->vt_begin(); 6103 if (OpInfo.ConstraintVT == MVT::Other) 6104 ValueVT = RegVT; 6105 6106 // Create the appropriate number of virtual registers. 6107 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6108 for (; NumRegs; --NumRegs) 6109 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6110 6111 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6112 return; 6113 } 6114 6115 // Otherwise, we couldn't allocate enough registers for this. 6116 } 6117 6118 /// visitInlineAsm - Handle a call to an InlineAsm object. 6119 /// 6120 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 6121 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6122 6123 /// ConstraintOperands - Information about all of the constraints. 6124 SDISelAsmOperandInfoVector ConstraintOperands; 6125 6126 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6127 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 6128 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 6129 6130 bool hasMemory = false; 6131 6132 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 6133 unsigned ResNo = 0; // ResNo - The result number of the next output. 6134 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6135 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 6136 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 6137 6138 MVT OpVT = MVT::Other; 6139 6140 // Compute the value type for each operand. 6141 switch (OpInfo.Type) { 6142 case InlineAsm::isOutput: 6143 // Indirect outputs just consume an argument. 6144 if (OpInfo.isIndirect) { 6145 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6146 break; 6147 } 6148 6149 // The return value of the call is this value. As such, there is no 6150 // corresponding argument. 6151 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6152 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 6153 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), 6154 STy->getElementType(ResNo)); 6155 } else { 6156 assert(ResNo == 0 && "Asm only has one result!"); 6157 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 6158 } 6159 ++ResNo; 6160 break; 6161 case InlineAsm::isInput: 6162 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6163 break; 6164 case InlineAsm::isClobber: 6165 // Nothing to do. 6166 break; 6167 } 6168 6169 // If this is an input or an indirect output, process the call argument. 6170 // BasicBlocks are labels, currently appearing only in asm's. 6171 if (OpInfo.CallOperandVal) { 6172 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 6173 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 6174 } else { 6175 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 6176 } 6177 6178 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, 6179 DAG.getDataLayout()).getSimpleVT(); 6180 } 6181 6182 OpInfo.ConstraintVT = OpVT; 6183 6184 // Indirect operand accesses access memory. 6185 if (OpInfo.isIndirect) 6186 hasMemory = true; 6187 else { 6188 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 6189 TargetLowering::ConstraintType 6190 CType = TLI.getConstraintType(OpInfo.Codes[j]); 6191 if (CType == TargetLowering::C_Memory) { 6192 hasMemory = true; 6193 break; 6194 } 6195 } 6196 } 6197 } 6198 6199 SDValue Chain, Flag; 6200 6201 // We won't need to flush pending loads if this asm doesn't touch 6202 // memory and is nonvolatile. 6203 if (hasMemory || IA->hasSideEffects()) 6204 Chain = getRoot(); 6205 else 6206 Chain = DAG.getRoot(); 6207 6208 // Second pass over the constraints: compute which constraint option to use 6209 // and assign registers to constraints that want a specific physreg. 6210 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6211 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6212 6213 // If this is an output operand with a matching input operand, look up the 6214 // matching input. If their types mismatch, e.g. one is an integer, the 6215 // other is floating point, or their sizes are different, flag it as an 6216 // error. 6217 if (OpInfo.hasMatchingInput()) { 6218 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 6219 6220 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 6221 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 6222 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 6223 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 6224 OpInfo.ConstraintVT); 6225 std::pair<unsigned, const TargetRegisterClass *> InputRC = 6226 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode, 6227 Input.ConstraintVT); 6228 if ((OpInfo.ConstraintVT.isInteger() != 6229 Input.ConstraintVT.isInteger()) || 6230 (MatchRC.second != InputRC.second)) { 6231 report_fatal_error("Unsupported asm: input constraint" 6232 " with a matching output constraint of" 6233 " incompatible type!"); 6234 } 6235 Input.ConstraintVT = OpInfo.ConstraintVT; 6236 } 6237 } 6238 6239 // Compute the constraint code and ConstraintType to use. 6240 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6241 6242 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6243 OpInfo.Type == InlineAsm::isClobber) 6244 continue; 6245 6246 // If this is a memory input, and if the operand is not indirect, do what we 6247 // need to to provide an address for the memory input. 6248 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6249 !OpInfo.isIndirect) { 6250 assert((OpInfo.isMultipleAlternative || 6251 (OpInfo.Type == InlineAsm::isInput)) && 6252 "Can only indirectify direct input operands!"); 6253 6254 // Memory operands really want the address of the value. If we don't have 6255 // an indirect input, put it in the constpool if we can, otherwise spill 6256 // it to a stack slot. 6257 // TODO: This isn't quite right. We need to handle these according to 6258 // the addressing mode that the constraint wants. Also, this may take 6259 // an additional register for the computation and we don't want that 6260 // either. 6261 6262 // If the operand is a float, integer, or vector constant, spill to a 6263 // constant pool entry to get its address. 6264 const Value *OpVal = OpInfo.CallOperandVal; 6265 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6266 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6267 OpInfo.CallOperand = DAG.getConstantPool( 6268 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 6269 } else { 6270 // Otherwise, create a stack slot and emit a store to it before the 6271 // asm. 6272 Type *Ty = OpVal->getType(); 6273 auto &DL = DAG.getDataLayout(); 6274 uint64_t TySize = DL.getTypeAllocSize(Ty); 6275 unsigned Align = DL.getPrefTypeAlignment(Ty); 6276 MachineFunction &MF = DAG.getMachineFunction(); 6277 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6278 SDValue StackSlot = 6279 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout())); 6280 Chain = DAG.getStore( 6281 Chain, getCurSDLoc(), OpInfo.CallOperand, StackSlot, 6282 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SSFI), 6283 false, false, 0); 6284 OpInfo.CallOperand = StackSlot; 6285 } 6286 6287 // There is no longer a Value* corresponding to this operand. 6288 OpInfo.CallOperandVal = nullptr; 6289 6290 // It is now an indirect operand. 6291 OpInfo.isIndirect = true; 6292 } 6293 6294 // If this constraint is for a specific register, allocate it before 6295 // anything else. 6296 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6297 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6298 } 6299 6300 // Second pass - Loop over all of the operands, assigning virtual or physregs 6301 // to register class operands. 6302 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6303 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6304 6305 // C_Register operands have already been allocated, Other/Memory don't need 6306 // to be. 6307 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6308 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6309 } 6310 6311 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6312 std::vector<SDValue> AsmNodeOperands; 6313 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6314 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 6315 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 6316 6317 // If we have a !srcloc metadata node associated with it, we want to attach 6318 // this to the ultimately generated inline asm machineinstr. To do this, we 6319 // pass in the third operand as this (potentially null) inline asm MDNode. 6320 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6321 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6322 6323 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6324 // bits as operand 3. 6325 unsigned ExtraInfo = 0; 6326 if (IA->hasSideEffects()) 6327 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6328 if (IA->isAlignStack()) 6329 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6330 // Set the asm dialect. 6331 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6332 6333 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6334 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6335 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6336 6337 // Compute the constraint code and ConstraintType to use. 6338 TLI.ComputeConstraintToUse(OpInfo, SDValue()); 6339 6340 // Ideally, we would only check against memory constraints. However, the 6341 // meaning of an other constraint can be target-specific and we can't easily 6342 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6343 // for other constriants as well. 6344 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6345 OpInfo.ConstraintType == TargetLowering::C_Other) { 6346 if (OpInfo.Type == InlineAsm::isInput) 6347 ExtraInfo |= InlineAsm::Extra_MayLoad; 6348 else if (OpInfo.Type == InlineAsm::isOutput) 6349 ExtraInfo |= InlineAsm::Extra_MayStore; 6350 else if (OpInfo.Type == InlineAsm::isClobber) 6351 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6352 } 6353 } 6354 6355 AsmNodeOperands.push_back(DAG.getTargetConstant( 6356 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6357 6358 // Loop over all of the inputs, copying the operand values into the 6359 // appropriate registers and processing the output regs. 6360 RegsForValue RetValRegs; 6361 6362 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6363 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6364 6365 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6366 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6367 6368 switch (OpInfo.Type) { 6369 case InlineAsm::isOutput: { 6370 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6371 OpInfo.ConstraintType != TargetLowering::C_Register) { 6372 // Memory output, or 'other' output (e.g. 'X' constraint). 6373 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6374 6375 unsigned ConstraintID = 6376 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6377 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6378 "Failed to convert memory constraint code to constraint id."); 6379 6380 // Add information to the INLINEASM node to know about this output. 6381 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6382 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 6383 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 6384 MVT::i32)); 6385 AsmNodeOperands.push_back(OpInfo.CallOperand); 6386 break; 6387 } 6388 6389 // Otherwise, this is a register or register class output. 6390 6391 // Copy the output from the appropriate register. Find a register that 6392 // we can use. 6393 if (OpInfo.AssignedRegs.Regs.empty()) { 6394 LLVMContext &Ctx = *DAG.getContext(); 6395 Ctx.emitError(CS.getInstruction(), 6396 "couldn't allocate output register for constraint '" + 6397 Twine(OpInfo.ConstraintCode) + "'"); 6398 return; 6399 } 6400 6401 // If this is an indirect operand, store through the pointer after the 6402 // asm. 6403 if (OpInfo.isIndirect) { 6404 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6405 OpInfo.CallOperandVal)); 6406 } else { 6407 // This is the result value of the call. 6408 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6409 // Concatenate this output onto the outputs list. 6410 RetValRegs.append(OpInfo.AssignedRegs); 6411 } 6412 6413 // Add information to the INLINEASM node to know that this register is 6414 // set. 6415 OpInfo.AssignedRegs 6416 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6417 ? InlineAsm::Kind_RegDefEarlyClobber 6418 : InlineAsm::Kind_RegDef, 6419 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 6420 break; 6421 } 6422 case InlineAsm::isInput: { 6423 SDValue InOperandVal = OpInfo.CallOperand; 6424 6425 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6426 // If this is required to match an output register we have already set, 6427 // just use its register. 6428 unsigned OperandNo = OpInfo.getMatchedOperand(); 6429 6430 // Scan until we find the definition we already emitted of this operand. 6431 // When we find it, create a RegsForValue operand. 6432 unsigned CurOp = InlineAsm::Op_FirstOperand; 6433 for (; OperandNo; --OperandNo) { 6434 // Advance to the next operand. 6435 unsigned OpFlag = 6436 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6437 assert((InlineAsm::isRegDefKind(OpFlag) || 6438 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6439 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6440 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6441 } 6442 6443 unsigned OpFlag = 6444 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6445 if (InlineAsm::isRegDefKind(OpFlag) || 6446 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6447 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6448 if (OpInfo.isIndirect) { 6449 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6450 LLVMContext &Ctx = *DAG.getContext(); 6451 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6452 " don't know how to handle tied " 6453 "indirect register inputs"); 6454 return; 6455 } 6456 6457 RegsForValue MatchedRegs; 6458 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6459 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6460 MatchedRegs.RegVTs.push_back(RegVT); 6461 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6462 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6463 i != e; ++i) { 6464 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6465 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6466 else { 6467 LLVMContext &Ctx = *DAG.getContext(); 6468 Ctx.emitError(CS.getInstruction(), 6469 "inline asm error: This value" 6470 " type register class is not natively supported!"); 6471 return; 6472 } 6473 } 6474 SDLoc dl = getCurSDLoc(); 6475 // Use the produced MatchedRegs object to 6476 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6477 Chain, &Flag, CS.getInstruction()); 6478 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6479 true, OpInfo.getMatchedOperand(), dl, 6480 DAG, AsmNodeOperands); 6481 break; 6482 } 6483 6484 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6485 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6486 "Unexpected number of operands"); 6487 // Add information to the INLINEASM node to know about this input. 6488 // See InlineAsm.h isUseOperandTiedToDef. 6489 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 6490 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6491 OpInfo.getMatchedOperand()); 6492 AsmNodeOperands.push_back(DAG.getTargetConstant( 6493 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6494 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6495 break; 6496 } 6497 6498 // Treat indirect 'X' constraint as memory. 6499 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6500 OpInfo.isIndirect) 6501 OpInfo.ConstraintType = TargetLowering::C_Memory; 6502 6503 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6504 std::vector<SDValue> Ops; 6505 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6506 Ops, DAG); 6507 if (Ops.empty()) { 6508 LLVMContext &Ctx = *DAG.getContext(); 6509 Ctx.emitError(CS.getInstruction(), 6510 "invalid operand for inline asm constraint '" + 6511 Twine(OpInfo.ConstraintCode) + "'"); 6512 return; 6513 } 6514 6515 // Add information to the INLINEASM node to know about this input. 6516 unsigned ResOpType = 6517 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6518 AsmNodeOperands.push_back(DAG.getTargetConstant( 6519 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6520 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6521 break; 6522 } 6523 6524 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6525 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6526 assert(InOperandVal.getValueType() == 6527 TLI.getPointerTy(DAG.getDataLayout()) && 6528 "Memory operands expect pointer values"); 6529 6530 unsigned ConstraintID = 6531 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6532 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6533 "Failed to convert memory constraint code to constraint id."); 6534 6535 // Add information to the INLINEASM node to know about this input. 6536 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6537 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 6538 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6539 getCurSDLoc(), 6540 MVT::i32)); 6541 AsmNodeOperands.push_back(InOperandVal); 6542 break; 6543 } 6544 6545 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6546 OpInfo.ConstraintType == TargetLowering::C_Register) && 6547 "Unknown constraint type!"); 6548 6549 // TODO: Support this. 6550 if (OpInfo.isIndirect) { 6551 LLVMContext &Ctx = *DAG.getContext(); 6552 Ctx.emitError(CS.getInstruction(), 6553 "Don't know how to handle indirect register inputs yet " 6554 "for constraint '" + 6555 Twine(OpInfo.ConstraintCode) + "'"); 6556 return; 6557 } 6558 6559 // Copy the input into the appropriate registers. 6560 if (OpInfo.AssignedRegs.Regs.empty()) { 6561 LLVMContext &Ctx = *DAG.getContext(); 6562 Ctx.emitError(CS.getInstruction(), 6563 "couldn't allocate input reg for constraint '" + 6564 Twine(OpInfo.ConstraintCode) + "'"); 6565 return; 6566 } 6567 6568 SDLoc dl = getCurSDLoc(); 6569 6570 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6571 Chain, &Flag, CS.getInstruction()); 6572 6573 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6574 dl, DAG, AsmNodeOperands); 6575 break; 6576 } 6577 case InlineAsm::isClobber: { 6578 // Add the clobbered value to the operand list, so that the register 6579 // allocator is aware that the physreg got clobbered. 6580 if (!OpInfo.AssignedRegs.Regs.empty()) 6581 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6582 false, 0, getCurSDLoc(), DAG, 6583 AsmNodeOperands); 6584 break; 6585 } 6586 } 6587 } 6588 6589 // Finish up input operands. Set the input chain and add the flag last. 6590 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6591 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6592 6593 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6594 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 6595 Flag = Chain.getValue(1); 6596 6597 // If this asm returns a register value, copy the result from that register 6598 // and set it as the value of the call. 6599 if (!RetValRegs.Regs.empty()) { 6600 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6601 Chain, &Flag, CS.getInstruction()); 6602 6603 // FIXME: Why don't we do this for inline asms with MRVs? 6604 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6605 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType()); 6606 6607 // If any of the results of the inline asm is a vector, it may have the 6608 // wrong width/num elts. This can happen for register classes that can 6609 // contain multiple different value types. The preg or vreg allocated may 6610 // not have the same VT as was expected. Convert it to the right type 6611 // with bit_convert. 6612 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6613 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6614 ResultType, Val); 6615 6616 } else if (ResultType != Val.getValueType() && 6617 ResultType.isInteger() && Val.getValueType().isInteger()) { 6618 // If a result value was tied to an input value, the computed result may 6619 // have a wider width than the expected result. Extract the relevant 6620 // portion. 6621 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6622 } 6623 6624 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6625 } 6626 6627 setValue(CS.getInstruction(), Val); 6628 // Don't need to use this as a chain in this case. 6629 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6630 return; 6631 } 6632 6633 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6634 6635 // Process indirect outputs, first output all of the flagged copies out of 6636 // physregs. 6637 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6638 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6639 const Value *Ptr = IndirectStoresToEmit[i].second; 6640 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6641 Chain, &Flag, IA); 6642 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6643 } 6644 6645 // Emit the non-flagged stores from the physregs. 6646 SmallVector<SDValue, 8> OutChains; 6647 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6648 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6649 StoresToEmit[i].first, 6650 getValue(StoresToEmit[i].second), 6651 MachinePointerInfo(StoresToEmit[i].second), 6652 false, false, 0); 6653 OutChains.push_back(Val); 6654 } 6655 6656 if (!OutChains.empty()) 6657 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 6658 6659 DAG.setRoot(Chain); 6660 } 6661 6662 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6663 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6664 MVT::Other, getRoot(), 6665 getValue(I.getArgOperand(0)), 6666 DAG.getSrcValue(I.getArgOperand(0)))); 6667 } 6668 6669 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6670 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6671 const DataLayout &DL = DAG.getDataLayout(); 6672 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()), 6673 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)), 6674 DAG.getSrcValue(I.getOperand(0)), 6675 DL.getABITypeAlignment(I.getType())); 6676 setValue(&I, V); 6677 DAG.setRoot(V.getValue(1)); 6678 } 6679 6680 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6681 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6682 MVT::Other, getRoot(), 6683 getValue(I.getArgOperand(0)), 6684 DAG.getSrcValue(I.getArgOperand(0)))); 6685 } 6686 6687 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6688 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6689 MVT::Other, getRoot(), 6690 getValue(I.getArgOperand(0)), 6691 getValue(I.getArgOperand(1)), 6692 DAG.getSrcValue(I.getArgOperand(0)), 6693 DAG.getSrcValue(I.getArgOperand(1)))); 6694 } 6695 6696 /// \brief Lower an argument list according to the target calling convention. 6697 /// 6698 /// \return A tuple of <return-value, token-chain> 6699 /// 6700 /// This is a helper for lowering intrinsics that follow a target calling 6701 /// convention or require stack pointer adjustment. Only a subset of the 6702 /// intrinsic's operands need to participate in the calling convention. 6703 std::pair<SDValue, SDValue> SelectionDAGBuilder::lowerCallOperands( 6704 ImmutableCallSite CS, unsigned ArgIdx, unsigned NumArgs, SDValue Callee, 6705 Type *ReturnTy, const BasicBlock *EHPadBB, bool IsPatchPoint) { 6706 TargetLowering::ArgListTy Args; 6707 Args.reserve(NumArgs); 6708 6709 // Populate the argument list. 6710 // Attributes for args start at offset 1, after the return attribute. 6711 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6712 ArgI != ArgE; ++ArgI) { 6713 const Value *V = CS->getOperand(ArgI); 6714 6715 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6716 6717 TargetLowering::ArgListEntry Entry; 6718 Entry.Node = getValue(V); 6719 Entry.Ty = V->getType(); 6720 Entry.setAttributes(&CS, AttrI); 6721 Args.push_back(Entry); 6722 } 6723 6724 TargetLowering::CallLoweringInfo CLI(DAG); 6725 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 6726 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs) 6727 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint); 6728 6729 return lowerInvokable(CLI, EHPadBB); 6730 } 6731 6732 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6733 /// or patchpoint target node's operand list. 6734 /// 6735 /// Constants are converted to TargetConstants purely as an optimization to 6736 /// avoid constant materialization and register allocation. 6737 /// 6738 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6739 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6740 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6741 /// address materialization and register allocation, but may also be required 6742 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6743 /// alloca in the entry block, then the runtime may assume that the alloca's 6744 /// StackMap location can be read immediately after compilation and that the 6745 /// location is valid at any point during execution (this is similar to the 6746 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6747 /// only available in a register, then the runtime would need to trap when 6748 /// execution reaches the StackMap in order to read the alloca's location. 6749 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 6750 SDLoc DL, SmallVectorImpl<SDValue> &Ops, 6751 SelectionDAGBuilder &Builder) { 6752 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 6753 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 6754 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6755 Ops.push_back( 6756 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 6757 Ops.push_back( 6758 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 6759 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6760 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6761 Ops.push_back(Builder.DAG.getTargetFrameIndex( 6762 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout()))); 6763 } else 6764 Ops.push_back(OpVal); 6765 } 6766 } 6767 6768 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6769 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6770 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6771 // [live variables...]) 6772 6773 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6774 6775 SDValue Chain, InFlag, Callee, NullPtr; 6776 SmallVector<SDValue, 32> Ops; 6777 6778 SDLoc DL = getCurSDLoc(); 6779 Callee = getValue(CI.getCalledValue()); 6780 NullPtr = DAG.getIntPtrConstant(0, DL, true); 6781 6782 // The stackmap intrinsic only records the live variables (the arguemnts 6783 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 6784 // intrinsic, this won't be lowered to a function call. This means we don't 6785 // have to worry about calling conventions and target specific lowering code. 6786 // Instead we perform the call lowering right here. 6787 // 6788 // chain, flag = CALLSEQ_START(chain, 0) 6789 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 6790 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 6791 // 6792 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 6793 InFlag = Chain.getValue(1); 6794 6795 // Add the <id> and <numBytes> constants. 6796 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 6797 Ops.push_back(DAG.getTargetConstant( 6798 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 6799 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 6800 Ops.push_back(DAG.getTargetConstant( 6801 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 6802 MVT::i32)); 6803 6804 // Push live variables for the stack map. 6805 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 6806 6807 // We are not pushing any register mask info here on the operands list, 6808 // because the stackmap doesn't clobber anything. 6809 6810 // Push the chain and the glue flag. 6811 Ops.push_back(Chain); 6812 Ops.push_back(InFlag); 6813 6814 // Create the STACKMAP node. 6815 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6816 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 6817 Chain = SDValue(SM, 0); 6818 InFlag = Chain.getValue(1); 6819 6820 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 6821 6822 // Stackmaps don't generate values, so nothing goes into the NodeMap. 6823 6824 // Set the root to the target-lowered call chain. 6825 DAG.setRoot(Chain); 6826 6827 // Inform the Frame Information that we have a stackmap in this function. 6828 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 6829 } 6830 6831 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 6832 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 6833 const BasicBlock *EHPadBB) { 6834 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 6835 // i32 <numBytes>, 6836 // i8* <target>, 6837 // i32 <numArgs>, 6838 // [Args...], 6839 // [live variables...]) 6840 6841 CallingConv::ID CC = CS.getCallingConv(); 6842 bool IsAnyRegCC = CC == CallingConv::AnyReg; 6843 bool HasDef = !CS->getType()->isVoidTy(); 6844 SDLoc dl = getCurSDLoc(); 6845 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 6846 6847 // Handle immediate and symbolic callees. 6848 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 6849 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 6850 /*isTarget=*/true); 6851 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 6852 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 6853 SDLoc(SymbolicCallee), 6854 SymbolicCallee->getValueType(0)); 6855 6856 // Get the real number of arguments participating in the call <numArgs> 6857 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 6858 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 6859 6860 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 6861 // Intrinsics include all meta-operands up to but not including CC. 6862 unsigned NumMetaOpers = PatchPointOpers::CCPos; 6863 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 6864 "Not enough arguments provided to the patchpoint intrinsic"); 6865 6866 // For AnyRegCC the arguments are lowered later on manually. 6867 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 6868 Type *ReturnTy = 6869 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 6870 std::pair<SDValue, SDValue> Result = lowerCallOperands( 6871 CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, EHPadBB, true); 6872 6873 SDNode *CallEnd = Result.second.getNode(); 6874 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 6875 CallEnd = CallEnd->getOperand(0).getNode(); 6876 6877 /// Get a call instruction from the call sequence chain. 6878 /// Tail calls are not allowed. 6879 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 6880 "Expected a callseq node."); 6881 SDNode *Call = CallEnd->getOperand(0).getNode(); 6882 bool HasGlue = Call->getGluedNode(); 6883 6884 // Replace the target specific call node with the patchable intrinsic. 6885 SmallVector<SDValue, 8> Ops; 6886 6887 // Add the <id> and <numBytes> constants. 6888 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 6889 Ops.push_back(DAG.getTargetConstant( 6890 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 6891 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 6892 Ops.push_back(DAG.getTargetConstant( 6893 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 6894 MVT::i32)); 6895 6896 // Add the callee. 6897 Ops.push_back(Callee); 6898 6899 // Adjust <numArgs> to account for any arguments that have been passed on the 6900 // stack instead. 6901 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 6902 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 6903 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 6904 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 6905 6906 // Add the calling convention 6907 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 6908 6909 // Add the arguments we omitted previously. The register allocator should 6910 // place these in any free register. 6911 if (IsAnyRegCC) 6912 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 6913 Ops.push_back(getValue(CS.getArgument(i))); 6914 6915 // Push the arguments from the call instruction up to the register mask. 6916 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 6917 Ops.append(Call->op_begin() + 2, e); 6918 6919 // Push live variables for the stack map. 6920 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 6921 6922 // Push the register mask info. 6923 if (HasGlue) 6924 Ops.push_back(*(Call->op_end()-2)); 6925 else 6926 Ops.push_back(*(Call->op_end()-1)); 6927 6928 // Push the chain (this is originally the first operand of the call, but 6929 // becomes now the last or second to last operand). 6930 Ops.push_back(*(Call->op_begin())); 6931 6932 // Push the glue flag (last operand). 6933 if (HasGlue) 6934 Ops.push_back(*(Call->op_end()-1)); 6935 6936 SDVTList NodeTys; 6937 if (IsAnyRegCC && HasDef) { 6938 // Create the return types based on the intrinsic definition 6939 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6940 SmallVector<EVT, 3> ValueVTs; 6941 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 6942 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 6943 6944 // There is always a chain and a glue type at the end 6945 ValueVTs.push_back(MVT::Other); 6946 ValueVTs.push_back(MVT::Glue); 6947 NodeTys = DAG.getVTList(ValueVTs); 6948 } else 6949 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6950 6951 // Replace the target specific call node with a PATCHPOINT node. 6952 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 6953 dl, NodeTys, Ops); 6954 6955 // Update the NodeMap. 6956 if (HasDef) { 6957 if (IsAnyRegCC) 6958 setValue(CS.getInstruction(), SDValue(MN, 0)); 6959 else 6960 setValue(CS.getInstruction(), Result.first); 6961 } 6962 6963 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 6964 // call sequence. Furthermore the location of the chain and glue can change 6965 // when the AnyReg calling convention is used and the intrinsic returns a 6966 // value. 6967 if (IsAnyRegCC && HasDef) { 6968 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 6969 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 6970 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 6971 } else 6972 DAG.ReplaceAllUsesWith(Call, MN); 6973 DAG.DeleteNode(Call); 6974 6975 // Inform the Frame Information that we have a patchpoint in this function. 6976 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 6977 } 6978 6979 /// Returns an AttributeSet representing the attributes applied to the return 6980 /// value of the given call. 6981 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 6982 SmallVector<Attribute::AttrKind, 2> Attrs; 6983 if (CLI.RetSExt) 6984 Attrs.push_back(Attribute::SExt); 6985 if (CLI.RetZExt) 6986 Attrs.push_back(Attribute::ZExt); 6987 if (CLI.IsInReg) 6988 Attrs.push_back(Attribute::InReg); 6989 6990 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 6991 Attrs); 6992 } 6993 6994 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 6995 /// implementation, which just calls LowerCall. 6996 /// FIXME: When all targets are 6997 /// migrated to using LowerCall, this hook should be integrated into SDISel. 6998 std::pair<SDValue, SDValue> 6999 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 7000 // Handle the incoming return values from the call. 7001 CLI.Ins.clear(); 7002 Type *OrigRetTy = CLI.RetTy; 7003 SmallVector<EVT, 4> RetTys; 7004 SmallVector<uint64_t, 4> Offsets; 7005 auto &DL = CLI.DAG.getDataLayout(); 7006 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 7007 7008 SmallVector<ISD::OutputArg, 4> Outs; 7009 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 7010 7011 bool CanLowerReturn = 7012 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 7013 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 7014 7015 SDValue DemoteStackSlot; 7016 int DemoteStackIdx = -100; 7017 if (!CanLowerReturn) { 7018 // FIXME: equivalent assert? 7019 // assert(!CS.hasInAllocaArgument() && 7020 // "sret demotion is incompatible with inalloca"); 7021 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 7022 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 7023 MachineFunction &MF = CLI.DAG.getMachineFunction(); 7024 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 7025 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 7026 7027 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL)); 7028 ArgListEntry Entry; 7029 Entry.Node = DemoteStackSlot; 7030 Entry.Ty = StackSlotPtrType; 7031 Entry.isSExt = false; 7032 Entry.isZExt = false; 7033 Entry.isInReg = false; 7034 Entry.isSRet = true; 7035 Entry.isNest = false; 7036 Entry.isByVal = false; 7037 Entry.isReturned = false; 7038 Entry.Alignment = Align; 7039 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 7040 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 7041 7042 // sret demotion isn't compatible with tail-calls, since the sret argument 7043 // points into the callers stack frame. 7044 CLI.IsTailCall = false; 7045 } else { 7046 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7047 EVT VT = RetTys[I]; 7048 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7049 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7050 for (unsigned i = 0; i != NumRegs; ++i) { 7051 ISD::InputArg MyFlags; 7052 MyFlags.VT = RegisterVT; 7053 MyFlags.ArgVT = VT; 7054 MyFlags.Used = CLI.IsReturnValueUsed; 7055 if (CLI.RetSExt) 7056 MyFlags.Flags.setSExt(); 7057 if (CLI.RetZExt) 7058 MyFlags.Flags.setZExt(); 7059 if (CLI.IsInReg) 7060 MyFlags.Flags.setInReg(); 7061 CLI.Ins.push_back(MyFlags); 7062 } 7063 } 7064 } 7065 7066 // Handle all of the outgoing arguments. 7067 CLI.Outs.clear(); 7068 CLI.OutVals.clear(); 7069 ArgListTy &Args = CLI.getArgs(); 7070 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7071 SmallVector<EVT, 4> ValueVTs; 7072 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 7073 Type *FinalType = Args[i].Ty; 7074 if (Args[i].isByVal) 7075 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 7076 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 7077 FinalType, CLI.CallConv, CLI.IsVarArg); 7078 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 7079 ++Value) { 7080 EVT VT = ValueVTs[Value]; 7081 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 7082 SDValue Op = SDValue(Args[i].Node.getNode(), 7083 Args[i].Node.getResNo() + Value); 7084 ISD::ArgFlagsTy Flags; 7085 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7086 7087 if (Args[i].isZExt) 7088 Flags.setZExt(); 7089 if (Args[i].isSExt) 7090 Flags.setSExt(); 7091 if (Args[i].isInReg) 7092 Flags.setInReg(); 7093 if (Args[i].isSRet) 7094 Flags.setSRet(); 7095 if (Args[i].isByVal) 7096 Flags.setByVal(); 7097 if (Args[i].isInAlloca) { 7098 Flags.setInAlloca(); 7099 // Set the byval flag for CCAssignFn callbacks that don't know about 7100 // inalloca. This way we can know how many bytes we should've allocated 7101 // and how many bytes a callee cleanup function will pop. If we port 7102 // inalloca to more targets, we'll have to add custom inalloca handling 7103 // in the various CC lowering callbacks. 7104 Flags.setByVal(); 7105 } 7106 if (Args[i].isByVal || Args[i].isInAlloca) { 7107 PointerType *Ty = cast<PointerType>(Args[i].Ty); 7108 Type *ElementTy = Ty->getElementType(); 7109 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7110 // For ByVal, alignment should come from FE. BE will guess if this 7111 // info is not there but there are cases it cannot get right. 7112 unsigned FrameAlign; 7113 if (Args[i].Alignment) 7114 FrameAlign = Args[i].Alignment; 7115 else 7116 FrameAlign = getByValTypeAlignment(ElementTy, DL); 7117 Flags.setByValAlign(FrameAlign); 7118 } 7119 if (Args[i].isNest) 7120 Flags.setNest(); 7121 if (NeedsRegBlock) 7122 Flags.setInConsecutiveRegs(); 7123 Flags.setOrigAlign(OriginalAlignment); 7124 7125 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 7126 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 7127 SmallVector<SDValue, 4> Parts(NumParts); 7128 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 7129 7130 if (Args[i].isSExt) 7131 ExtendKind = ISD::SIGN_EXTEND; 7132 else if (Args[i].isZExt) 7133 ExtendKind = ISD::ZERO_EXTEND; 7134 7135 // Conservatively only handle 'returned' on non-vectors for now 7136 if (Args[i].isReturned && !Op.getValueType().isVector()) { 7137 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 7138 "unexpected use of 'returned'"); 7139 // Before passing 'returned' to the target lowering code, ensure that 7140 // either the register MVT and the actual EVT are the same size or that 7141 // the return value and argument are extended in the same way; in these 7142 // cases it's safe to pass the argument register value unchanged as the 7143 // return register value (although it's at the target's option whether 7144 // to do so) 7145 // TODO: allow code generation to take advantage of partially preserved 7146 // registers rather than clobbering the entire register when the 7147 // parameter extension method is not compatible with the return 7148 // extension method 7149 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 7150 (ExtendKind != ISD::ANY_EXTEND && 7151 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 7152 Flags.setReturned(); 7153 } 7154 7155 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 7156 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 7157 7158 for (unsigned j = 0; j != NumParts; ++j) { 7159 // if it isn't first piece, alignment must be 1 7160 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 7161 i < CLI.NumFixedArgs, 7162 i, j*Parts[j].getValueType().getStoreSize()); 7163 if (NumParts > 1 && j == 0) 7164 MyFlags.Flags.setSplit(); 7165 else if (j != 0) 7166 MyFlags.Flags.setOrigAlign(1); 7167 7168 CLI.Outs.push_back(MyFlags); 7169 CLI.OutVals.push_back(Parts[j]); 7170 } 7171 7172 if (NeedsRegBlock && Value == NumValues - 1) 7173 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 7174 } 7175 } 7176 7177 SmallVector<SDValue, 4> InVals; 7178 CLI.Chain = LowerCall(CLI, InVals); 7179 7180 // Verify that the target's LowerCall behaved as expected. 7181 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 7182 "LowerCall didn't return a valid chain!"); 7183 assert((!CLI.IsTailCall || InVals.empty()) && 7184 "LowerCall emitted a return value for a tail call!"); 7185 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 7186 "LowerCall didn't emit the correct number of values!"); 7187 7188 // For a tail call, the return value is merely live-out and there aren't 7189 // any nodes in the DAG representing it. Return a special value to 7190 // indicate that a tail call has been emitted and no more Instructions 7191 // should be processed in the current block. 7192 if (CLI.IsTailCall) { 7193 CLI.DAG.setRoot(CLI.Chain); 7194 return std::make_pair(SDValue(), SDValue()); 7195 } 7196 7197 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 7198 assert(InVals[i].getNode() && 7199 "LowerCall emitted a null value!"); 7200 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 7201 "LowerCall emitted a value with the wrong type!"); 7202 }); 7203 7204 SmallVector<SDValue, 4> ReturnValues; 7205 if (!CanLowerReturn) { 7206 // The instruction result is the result of loading from the 7207 // hidden sret parameter. 7208 SmallVector<EVT, 1> PVTs; 7209 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 7210 7211 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 7212 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 7213 EVT PtrVT = PVTs[0]; 7214 7215 unsigned NumValues = RetTys.size(); 7216 ReturnValues.resize(NumValues); 7217 SmallVector<SDValue, 4> Chains(NumValues); 7218 7219 for (unsigned i = 0; i < NumValues; ++i) { 7220 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 7221 CLI.DAG.getConstant(Offsets[i], CLI.DL, 7222 PtrVT)); 7223 SDValue L = CLI.DAG.getLoad( 7224 RetTys[i], CLI.DL, CLI.Chain, Add, 7225 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 7226 DemoteStackIdx, Offsets[i]), 7227 false, false, false, 1); 7228 ReturnValues[i] = L; 7229 Chains[i] = L.getValue(1); 7230 } 7231 7232 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 7233 } else { 7234 // Collect the legal value parts into potentially illegal values 7235 // that correspond to the original function's return values. 7236 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7237 if (CLI.RetSExt) 7238 AssertOp = ISD::AssertSext; 7239 else if (CLI.RetZExt) 7240 AssertOp = ISD::AssertZext; 7241 unsigned CurReg = 0; 7242 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7243 EVT VT = RetTys[I]; 7244 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7245 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7246 7247 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7248 NumRegs, RegisterVT, VT, nullptr, 7249 AssertOp)); 7250 CurReg += NumRegs; 7251 } 7252 7253 // For a function returning void, there is no return value. We can't create 7254 // such a node, so we just return a null return value in that case. In 7255 // that case, nothing will actually look at the value. 7256 if (ReturnValues.empty()) 7257 return std::make_pair(SDValue(), CLI.Chain); 7258 } 7259 7260 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7261 CLI.DAG.getVTList(RetTys), ReturnValues); 7262 return std::make_pair(Res, CLI.Chain); 7263 } 7264 7265 void TargetLowering::LowerOperationWrapper(SDNode *N, 7266 SmallVectorImpl<SDValue> &Results, 7267 SelectionDAG &DAG) const { 7268 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 7269 if (Res.getNode()) 7270 Results.push_back(Res); 7271 } 7272 7273 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7274 llvm_unreachable("LowerOperation not implemented for this target!"); 7275 } 7276 7277 void 7278 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7279 SDValue Op = getNonRegisterValue(V); 7280 assert((Op.getOpcode() != ISD::CopyFromReg || 7281 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7282 "Copy from a reg to the same reg!"); 7283 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7284 7285 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7286 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 7287 V->getType()); 7288 SDValue Chain = DAG.getEntryNode(); 7289 7290 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7291 FuncInfo.PreferredExtendType.end()) 7292 ? ISD::ANY_EXTEND 7293 : FuncInfo.PreferredExtendType[V]; 7294 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7295 PendingExports.push_back(Chain); 7296 } 7297 7298 #include "llvm/CodeGen/SelectionDAGISel.h" 7299 7300 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7301 /// entry block, return true. This includes arguments used by switches, since 7302 /// the switch may expand into multiple basic blocks. 7303 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7304 // With FastISel active, we may be splitting blocks, so force creation 7305 // of virtual registers for all non-dead arguments. 7306 if (FastISel) 7307 return A->use_empty(); 7308 7309 const BasicBlock &Entry = A->getParent()->front(); 7310 for (const User *U : A->users()) 7311 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 7312 return false; // Use not in entry block. 7313 7314 return true; 7315 } 7316 7317 void SelectionDAGISel::LowerArguments(const Function &F) { 7318 SelectionDAG &DAG = SDB->DAG; 7319 SDLoc dl = SDB->getCurSDLoc(); 7320 const DataLayout &DL = DAG.getDataLayout(); 7321 SmallVector<ISD::InputArg, 16> Ins; 7322 7323 if (!FuncInfo->CanLowerReturn) { 7324 // Put in an sret pointer parameter before all the other parameters. 7325 SmallVector<EVT, 1> ValueVTs; 7326 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7327 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7328 7329 // NOTE: Assuming that a pointer will never break down to more than one VT 7330 // or one register. 7331 ISD::ArgFlagsTy Flags; 7332 Flags.setSRet(); 7333 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7334 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 7335 ISD::InputArg::NoArgIndex, 0); 7336 Ins.push_back(RetArg); 7337 } 7338 7339 // Set up the incoming argument description vector. 7340 unsigned Idx = 1; 7341 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7342 I != E; ++I, ++Idx) { 7343 SmallVector<EVT, 4> ValueVTs; 7344 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7345 bool isArgValueUsed = !I->use_empty(); 7346 unsigned PartBase = 0; 7347 Type *FinalType = I->getType(); 7348 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7349 FinalType = cast<PointerType>(FinalType)->getElementType(); 7350 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7351 FinalType, F.getCallingConv(), F.isVarArg()); 7352 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7353 Value != NumValues; ++Value) { 7354 EVT VT = ValueVTs[Value]; 7355 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7356 ISD::ArgFlagsTy Flags; 7357 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7358 7359 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7360 Flags.setZExt(); 7361 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7362 Flags.setSExt(); 7363 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7364 Flags.setInReg(); 7365 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7366 Flags.setSRet(); 7367 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7368 Flags.setByVal(); 7369 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7370 Flags.setInAlloca(); 7371 // Set the byval flag for CCAssignFn callbacks that don't know about 7372 // inalloca. This way we can know how many bytes we should've allocated 7373 // and how many bytes a callee cleanup function will pop. If we port 7374 // inalloca to more targets, we'll have to add custom inalloca handling 7375 // in the various CC lowering callbacks. 7376 Flags.setByVal(); 7377 } 7378 if (Flags.isByVal() || Flags.isInAlloca()) { 7379 PointerType *Ty = cast<PointerType>(I->getType()); 7380 Type *ElementTy = Ty->getElementType(); 7381 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7382 // For ByVal, alignment should be passed from FE. BE will guess if 7383 // this info is not there but there are cases it cannot get right. 7384 unsigned FrameAlign; 7385 if (F.getParamAlignment(Idx)) 7386 FrameAlign = F.getParamAlignment(Idx); 7387 else 7388 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 7389 Flags.setByValAlign(FrameAlign); 7390 } 7391 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7392 Flags.setNest(); 7393 if (NeedsRegBlock) 7394 Flags.setInConsecutiveRegs(); 7395 Flags.setOrigAlign(OriginalAlignment); 7396 7397 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7398 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7399 for (unsigned i = 0; i != NumRegs; ++i) { 7400 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7401 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7402 if (NumRegs > 1 && i == 0) 7403 MyFlags.Flags.setSplit(); 7404 // if it isn't first piece, alignment must be 1 7405 else if (i > 0) 7406 MyFlags.Flags.setOrigAlign(1); 7407 Ins.push_back(MyFlags); 7408 } 7409 if (NeedsRegBlock && Value == NumValues - 1) 7410 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 7411 PartBase += VT.getStoreSize(); 7412 } 7413 } 7414 7415 // Call the target to set up the argument values. 7416 SmallVector<SDValue, 8> InVals; 7417 SDValue NewRoot = TLI->LowerFormalArguments( 7418 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 7419 7420 // Verify that the target's LowerFormalArguments behaved as expected. 7421 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7422 "LowerFormalArguments didn't return a valid chain!"); 7423 assert(InVals.size() == Ins.size() && 7424 "LowerFormalArguments didn't emit the correct number of values!"); 7425 DEBUG({ 7426 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7427 assert(InVals[i].getNode() && 7428 "LowerFormalArguments emitted a null value!"); 7429 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7430 "LowerFormalArguments emitted a value with the wrong type!"); 7431 } 7432 }); 7433 7434 // Update the DAG with the new chain value resulting from argument lowering. 7435 DAG.setRoot(NewRoot); 7436 7437 // Set up the argument values. 7438 unsigned i = 0; 7439 Idx = 1; 7440 if (!FuncInfo->CanLowerReturn) { 7441 // Create a virtual register for the sret pointer, and put in a copy 7442 // from the sret argument into it. 7443 SmallVector<EVT, 1> ValueVTs; 7444 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7445 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7446 MVT VT = ValueVTs[0].getSimpleVT(); 7447 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7448 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7449 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7450 RegVT, VT, nullptr, AssertOp); 7451 7452 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7453 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7454 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7455 FuncInfo->DemoteRegister = SRetReg; 7456 NewRoot = 7457 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 7458 DAG.setRoot(NewRoot); 7459 7460 // i indexes lowered arguments. Bump it past the hidden sret argument. 7461 // Idx indexes LLVM arguments. Don't touch it. 7462 ++i; 7463 } 7464 7465 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7466 ++I, ++Idx) { 7467 SmallVector<SDValue, 4> ArgValues; 7468 SmallVector<EVT, 4> ValueVTs; 7469 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7470 unsigned NumValues = ValueVTs.size(); 7471 7472 // If this argument is unused then remember its value. It is used to generate 7473 // debugging information. 7474 if (I->use_empty() && NumValues) { 7475 SDB->setUnusedArgValue(&*I, InVals[i]); 7476 7477 // Also remember any frame index for use in FastISel. 7478 if (FrameIndexSDNode *FI = 7479 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7480 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 7481 } 7482 7483 for (unsigned Val = 0; Val != NumValues; ++Val) { 7484 EVT VT = ValueVTs[Val]; 7485 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7486 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7487 7488 if (!I->use_empty()) { 7489 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7490 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7491 AssertOp = ISD::AssertSext; 7492 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7493 AssertOp = ISD::AssertZext; 7494 7495 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7496 NumParts, PartVT, VT, 7497 nullptr, AssertOp)); 7498 } 7499 7500 i += NumParts; 7501 } 7502 7503 // We don't need to do anything else for unused arguments. 7504 if (ArgValues.empty()) 7505 continue; 7506 7507 // Note down frame index. 7508 if (FrameIndexSDNode *FI = 7509 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7510 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 7511 7512 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 7513 SDB->getCurSDLoc()); 7514 7515 SDB->setValue(&*I, Res); 7516 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7517 if (LoadSDNode *LNode = 7518 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7519 if (FrameIndexSDNode *FI = 7520 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7521 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 7522 } 7523 7524 // If this argument is live outside of the entry block, insert a copy from 7525 // wherever we got it to the vreg that other BB's will reference it as. 7526 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7527 // If we can, though, try to skip creating an unnecessary vreg. 7528 // FIXME: This isn't very clean... it would be nice to make this more 7529 // general. It's also subtly incompatible with the hacks FastISel 7530 // uses with vregs. 7531 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7532 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7533 FuncInfo->ValueMap[&*I] = Reg; 7534 continue; 7535 } 7536 } 7537 if (!isOnlyUsedInEntryBlock(&*I, TM.Options.EnableFastISel)) { 7538 FuncInfo->InitializeRegForValue(&*I); 7539 SDB->CopyToExportRegsIfNeeded(&*I); 7540 } 7541 } 7542 7543 assert(i == InVals.size() && "Argument register count mismatch!"); 7544 7545 // Finally, if the target has anything special to do, allow it to do so. 7546 EmitFunctionEntryCode(); 7547 } 7548 7549 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7550 /// ensure constants are generated when needed. Remember the virtual registers 7551 /// that need to be added to the Machine PHI nodes as input. We cannot just 7552 /// directly add them, because expansion might result in multiple MBB's for one 7553 /// BB. As such, the start of the BB might correspond to a different MBB than 7554 /// the end. 7555 /// 7556 void 7557 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7558 const TerminatorInst *TI = LLVMBB->getTerminator(); 7559 7560 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7561 7562 // Check PHI nodes in successors that expect a value to be available from this 7563 // block. 7564 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7565 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7566 if (!isa<PHINode>(SuccBB->begin())) continue; 7567 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7568 7569 // If this terminator has multiple identical successors (common for 7570 // switches), only handle each succ once. 7571 if (!SuccsHandled.insert(SuccMBB).second) 7572 continue; 7573 7574 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7575 7576 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7577 // nodes and Machine PHI nodes, but the incoming operands have not been 7578 // emitted yet. 7579 for (BasicBlock::const_iterator I = SuccBB->begin(); 7580 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7581 // Ignore dead phi's. 7582 if (PN->use_empty()) continue; 7583 7584 // Skip empty types 7585 if (PN->getType()->isEmptyTy()) 7586 continue; 7587 7588 unsigned Reg; 7589 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7590 7591 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7592 unsigned &RegOut = ConstantsOut[C]; 7593 if (RegOut == 0) { 7594 RegOut = FuncInfo.CreateRegs(C->getType()); 7595 CopyValueToVirtualRegister(C, RegOut); 7596 } 7597 Reg = RegOut; 7598 } else { 7599 DenseMap<const Value *, unsigned>::iterator I = 7600 FuncInfo.ValueMap.find(PHIOp); 7601 if (I != FuncInfo.ValueMap.end()) 7602 Reg = I->second; 7603 else { 7604 assert(isa<AllocaInst>(PHIOp) && 7605 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7606 "Didn't codegen value into a register!??"); 7607 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7608 CopyValueToVirtualRegister(PHIOp, Reg); 7609 } 7610 } 7611 7612 // Remember that this register needs to added to the machine PHI node as 7613 // the input for this MBB. 7614 SmallVector<EVT, 4> ValueVTs; 7615 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7616 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs); 7617 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7618 EVT VT = ValueVTs[vti]; 7619 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 7620 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7621 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7622 Reg += NumRegisters; 7623 } 7624 } 7625 } 7626 7627 ConstantsOut.clear(); 7628 } 7629 7630 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7631 /// is 0. 7632 MachineBasicBlock * 7633 SelectionDAGBuilder::StackProtectorDescriptor:: 7634 AddSuccessorMBB(const BasicBlock *BB, 7635 MachineBasicBlock *ParentMBB, 7636 bool IsLikely, 7637 MachineBasicBlock *SuccMBB) { 7638 // If SuccBB has not been created yet, create it. 7639 if (!SuccMBB) { 7640 MachineFunction *MF = ParentMBB->getParent(); 7641 MachineFunction::iterator BBI(ParentMBB); 7642 SuccMBB = MF->CreateMachineBasicBlock(BB); 7643 MF->insert(++BBI, SuccMBB); 7644 } 7645 // Add it as a successor of ParentMBB. 7646 ParentMBB->addSuccessor( 7647 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 7648 return SuccMBB; 7649 } 7650 7651 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 7652 MachineFunction::iterator I(MBB); 7653 if (++I == FuncInfo.MF->end()) 7654 return nullptr; 7655 return &*I; 7656 } 7657 7658 /// During lowering new call nodes can be created (such as memset, etc.). 7659 /// Those will become new roots of the current DAG, but complications arise 7660 /// when they are tail calls. In such cases, the call lowering will update 7661 /// the root, but the builder still needs to know that a tail call has been 7662 /// lowered in order to avoid generating an additional return. 7663 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 7664 // If the node is null, we do have a tail call. 7665 if (MaybeTC.getNode() != nullptr) 7666 DAG.setRoot(MaybeTC); 7667 else 7668 HasTailCall = true; 7669 } 7670 7671 bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters, 7672 unsigned *TotalCases, unsigned First, 7673 unsigned Last) { 7674 assert(Last >= First); 7675 assert(TotalCases[Last] >= TotalCases[First]); 7676 7677 APInt LowCase = Clusters[First].Low->getValue(); 7678 APInt HighCase = Clusters[Last].High->getValue(); 7679 assert(LowCase.getBitWidth() == HighCase.getBitWidth()); 7680 7681 // FIXME: A range of consecutive cases has 100% density, but only requires one 7682 // comparison to lower. We should discriminate against such consecutive ranges 7683 // in jump tables. 7684 7685 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100); 7686 uint64_t Range = Diff + 1; 7687 7688 uint64_t NumCases = 7689 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]); 7690 7691 assert(NumCases < UINT64_MAX / 100); 7692 assert(Range >= NumCases); 7693 7694 return NumCases * 100 >= Range * MinJumpTableDensity; 7695 } 7696 7697 static inline bool areJTsAllowed(const TargetLowering &TLI) { 7698 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 7699 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 7700 } 7701 7702 bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters, 7703 unsigned First, unsigned Last, 7704 const SwitchInst *SI, 7705 MachineBasicBlock *DefaultMBB, 7706 CaseCluster &JTCluster) { 7707 assert(First <= Last); 7708 7709 auto Prob = BranchProbability::getZero(); 7710 unsigned NumCmps = 0; 7711 std::vector<MachineBasicBlock*> Table; 7712 DenseMap<MachineBasicBlock*, BranchProbability> JTProbs; 7713 7714 // Initialize probabilities in JTProbs. 7715 for (unsigned I = First; I <= Last; ++I) 7716 JTProbs[Clusters[I].MBB] = BranchProbability::getZero(); 7717 7718 for (unsigned I = First; I <= Last; ++I) { 7719 assert(Clusters[I].Kind == CC_Range); 7720 Prob += Clusters[I].Prob; 7721 APInt Low = Clusters[I].Low->getValue(); 7722 APInt High = Clusters[I].High->getValue(); 7723 NumCmps += (Low == High) ? 1 : 2; 7724 if (I != First) { 7725 // Fill the gap between this and the previous cluster. 7726 APInt PreviousHigh = Clusters[I - 1].High->getValue(); 7727 assert(PreviousHigh.slt(Low)); 7728 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1; 7729 for (uint64_t J = 0; J < Gap; J++) 7730 Table.push_back(DefaultMBB); 7731 } 7732 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1; 7733 for (uint64_t J = 0; J < ClusterSize; ++J) 7734 Table.push_back(Clusters[I].MBB); 7735 JTProbs[Clusters[I].MBB] += Clusters[I].Prob; 7736 } 7737 7738 unsigned NumDests = JTProbs.size(); 7739 if (isSuitableForBitTests(NumDests, NumCmps, 7740 Clusters[First].Low->getValue(), 7741 Clusters[Last].High->getValue())) { 7742 // Clusters[First..Last] should be lowered as bit tests instead. 7743 return false; 7744 } 7745 7746 // Create the MBB that will load from and jump through the table. 7747 // Note: We create it here, but it's not inserted into the function yet. 7748 MachineFunction *CurMF = FuncInfo.MF; 7749 MachineBasicBlock *JumpTableMBB = 7750 CurMF->CreateMachineBasicBlock(SI->getParent()); 7751 7752 // Add successors. Note: use table order for determinism. 7753 SmallPtrSet<MachineBasicBlock *, 8> Done; 7754 for (MachineBasicBlock *Succ : Table) { 7755 if (Done.count(Succ)) 7756 continue; 7757 addSuccessorWithProb(JumpTableMBB, Succ, JTProbs[Succ]); 7758 Done.insert(Succ); 7759 } 7760 JumpTableMBB->normalizeSuccProbs(); 7761 7762 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7763 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding()) 7764 ->createJumpTableIndex(Table); 7765 7766 // Set up the jump table info. 7767 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr); 7768 JumpTableHeader JTH(Clusters[First].Low->getValue(), 7769 Clusters[Last].High->getValue(), SI->getCondition(), 7770 nullptr, false); 7771 JTCases.emplace_back(std::move(JTH), std::move(JT)); 7772 7773 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High, 7774 JTCases.size() - 1, Prob); 7775 return true; 7776 } 7777 7778 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters, 7779 const SwitchInst *SI, 7780 MachineBasicBlock *DefaultMBB) { 7781 #ifndef NDEBUG 7782 // Clusters must be non-empty, sorted, and only contain Range clusters. 7783 assert(!Clusters.empty()); 7784 for (CaseCluster &C : Clusters) 7785 assert(C.Kind == CC_Range); 7786 for (unsigned i = 1, e = Clusters.size(); i < e; ++i) 7787 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue())); 7788 #endif 7789 7790 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7791 if (!areJTsAllowed(TLI)) 7792 return; 7793 7794 const int64_t N = Clusters.size(); 7795 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries(); 7796 7797 // TotalCases[i]: Total nbr of cases in Clusters[0..i]. 7798 SmallVector<unsigned, 8> TotalCases(N); 7799 7800 for (unsigned i = 0; i < N; ++i) { 7801 APInt Hi = Clusters[i].High->getValue(); 7802 APInt Lo = Clusters[i].Low->getValue(); 7803 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1; 7804 if (i != 0) 7805 TotalCases[i] += TotalCases[i - 1]; 7806 } 7807 7808 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) { 7809 // Cheap case: the whole range might be suitable for jump table. 7810 CaseCluster JTCluster; 7811 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) { 7812 Clusters[0] = JTCluster; 7813 Clusters.resize(1); 7814 return; 7815 } 7816 } 7817 7818 // The algorithm below is not suitable for -O0. 7819 if (TM.getOptLevel() == CodeGenOpt::None) 7820 return; 7821 7822 // Split Clusters into minimum number of dense partitions. The algorithm uses 7823 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code 7824 // for the Case Statement'" (1994), but builds the MinPartitions array in 7825 // reverse order to make it easier to reconstruct the partitions in ascending 7826 // order. In the choice between two optimal partitionings, it picks the one 7827 // which yields more jump tables. 7828 7829 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7830 SmallVector<unsigned, 8> MinPartitions(N); 7831 // LastElement[i] is the last element of the partition starting at i. 7832 SmallVector<unsigned, 8> LastElement(N); 7833 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1]. 7834 SmallVector<unsigned, 8> NumTables(N); 7835 7836 // Base case: There is only one way to partition Clusters[N-1]. 7837 MinPartitions[N - 1] = 1; 7838 LastElement[N - 1] = N - 1; 7839 assert(MinJumpTableSize > 1); 7840 NumTables[N - 1] = 0; 7841 7842 // Note: loop indexes are signed to avoid underflow. 7843 for (int64_t i = N - 2; i >= 0; i--) { 7844 // Find optimal partitioning of Clusters[i..N-1]. 7845 // Baseline: Put Clusters[i] into a partition on its own. 7846 MinPartitions[i] = MinPartitions[i + 1] + 1; 7847 LastElement[i] = i; 7848 NumTables[i] = NumTables[i + 1]; 7849 7850 // Search for a solution that results in fewer partitions. 7851 for (int64_t j = N - 1; j > i; j--) { 7852 // Try building a partition from Clusters[i..j]. 7853 if (isDense(Clusters, &TotalCases[0], i, j)) { 7854 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7855 bool IsTable = j - i + 1 >= MinJumpTableSize; 7856 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]); 7857 7858 // If this j leads to fewer partitions, or same number of partitions 7859 // with more lookup tables, it is a better partitioning. 7860 if (NumPartitions < MinPartitions[i] || 7861 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) { 7862 MinPartitions[i] = NumPartitions; 7863 LastElement[i] = j; 7864 NumTables[i] = Tables; 7865 } 7866 } 7867 } 7868 } 7869 7870 // Iterate over the partitions, replacing some with jump tables in-place. 7871 unsigned DstIndex = 0; 7872 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7873 Last = LastElement[First]; 7874 assert(Last >= First); 7875 assert(DstIndex <= First); 7876 unsigned NumClusters = Last - First + 1; 7877 7878 CaseCluster JTCluster; 7879 if (NumClusters >= MinJumpTableSize && 7880 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) { 7881 Clusters[DstIndex++] = JTCluster; 7882 } else { 7883 for (unsigned I = First; I <= Last; ++I) 7884 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I])); 7885 } 7886 } 7887 Clusters.resize(DstIndex); 7888 } 7889 7890 bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) { 7891 // FIXME: Using the pointer type doesn't seem ideal. 7892 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits(); 7893 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1; 7894 return Range <= BW; 7895 } 7896 7897 bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests, 7898 unsigned NumCmps, 7899 const APInt &Low, 7900 const APInt &High) { 7901 // FIXME: I don't think NumCmps is the correct metric: a single case and a 7902 // range of cases both require only one branch to lower. Just looking at the 7903 // number of clusters and destinations should be enough to decide whether to 7904 // build bit tests. 7905 7906 // To lower a range with bit tests, the range must fit the bitwidth of a 7907 // machine word. 7908 if (!rangeFitsInWord(Low, High)) 7909 return false; 7910 7911 // Decide whether it's profitable to lower this range with bit tests. Each 7912 // destination requires a bit test and branch, and there is an overall range 7913 // check branch. For a small number of clusters, separate comparisons might be 7914 // cheaper, and for many destinations, splitting the range might be better. 7915 return (NumDests == 1 && NumCmps >= 3) || 7916 (NumDests == 2 && NumCmps >= 5) || 7917 (NumDests == 3 && NumCmps >= 6); 7918 } 7919 7920 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters, 7921 unsigned First, unsigned Last, 7922 const SwitchInst *SI, 7923 CaseCluster &BTCluster) { 7924 assert(First <= Last); 7925 if (First == Last) 7926 return false; 7927 7928 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7929 unsigned NumCmps = 0; 7930 for (int64_t I = First; I <= Last; ++I) { 7931 assert(Clusters[I].Kind == CC_Range); 7932 Dests.set(Clusters[I].MBB->getNumber()); 7933 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2; 7934 } 7935 unsigned NumDests = Dests.count(); 7936 7937 APInt Low = Clusters[First].Low->getValue(); 7938 APInt High = Clusters[Last].High->getValue(); 7939 assert(Low.slt(High)); 7940 7941 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High)) 7942 return false; 7943 7944 APInt LowBound; 7945 APInt CmpRange; 7946 7947 const int BitWidth = DAG.getTargetLoweringInfo() 7948 .getPointerTy(DAG.getDataLayout()) 7949 .getSizeInBits(); 7950 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!"); 7951 7952 // Check if the clusters cover a contiguous range such that no value in the 7953 // range will jump to the default statement. 7954 bool ContiguousRange = true; 7955 for (int64_t I = First + 1; I <= Last; ++I) { 7956 if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) { 7957 ContiguousRange = false; 7958 break; 7959 } 7960 } 7961 7962 if (Low.isStrictlyPositive() && High.slt(BitWidth)) { 7963 // Optimize the case where all the case values fit in a word without having 7964 // to subtract minValue. In this case, we can optimize away the subtraction. 7965 LowBound = APInt::getNullValue(Low.getBitWidth()); 7966 CmpRange = High; 7967 ContiguousRange = false; 7968 } else { 7969 LowBound = Low; 7970 CmpRange = High - Low; 7971 } 7972 7973 CaseBitsVector CBV; 7974 auto TotalProb = BranchProbability::getZero(); 7975 for (unsigned i = First; i <= Last; ++i) { 7976 // Find the CaseBits for this destination. 7977 unsigned j; 7978 for (j = 0; j < CBV.size(); ++j) 7979 if (CBV[j].BB == Clusters[i].MBB) 7980 break; 7981 if (j == CBV.size()) 7982 CBV.push_back( 7983 CaseBits(0, Clusters[i].MBB, 0, BranchProbability::getZero())); 7984 CaseBits *CB = &CBV[j]; 7985 7986 // Update Mask, Bits and ExtraProb. 7987 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue(); 7988 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue(); 7989 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!"); 7990 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo; 7991 CB->Bits += Hi - Lo + 1; 7992 CB->ExtraProb += Clusters[i].Prob; 7993 TotalProb += Clusters[i].Prob; 7994 } 7995 7996 BitTestInfo BTI; 7997 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) { 7998 // Sort by probability first, number of bits second. 7999 if (a.ExtraProb != b.ExtraProb) 8000 return a.ExtraProb > b.ExtraProb; 8001 return a.Bits > b.Bits; 8002 }); 8003 8004 for (auto &CB : CBV) { 8005 MachineBasicBlock *BitTestBB = 8006 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent()); 8007 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraProb)); 8008 } 8009 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange), 8010 SI->getCondition(), -1U, MVT::Other, false, 8011 ContiguousRange, nullptr, nullptr, std::move(BTI), 8012 TotalProb); 8013 8014 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High, 8015 BitTestCases.size() - 1, TotalProb); 8016 return true; 8017 } 8018 8019 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters, 8020 const SwitchInst *SI) { 8021 // Partition Clusters into as few subsets as possible, where each subset has a 8022 // range that fits in a machine word and has <= 3 unique destinations. 8023 8024 #ifndef NDEBUG 8025 // Clusters must be sorted and contain Range or JumpTable clusters. 8026 assert(!Clusters.empty()); 8027 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable); 8028 for (const CaseCluster &C : Clusters) 8029 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable); 8030 for (unsigned i = 1; i < Clusters.size(); ++i) 8031 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue())); 8032 #endif 8033 8034 // The algorithm below is not suitable for -O0. 8035 if (TM.getOptLevel() == CodeGenOpt::None) 8036 return; 8037 8038 // If target does not have legal shift left, do not emit bit tests at all. 8039 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8040 EVT PTy = TLI.getPointerTy(DAG.getDataLayout()); 8041 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 8042 return; 8043 8044 int BitWidth = PTy.getSizeInBits(); 8045 const int64_t N = Clusters.size(); 8046 8047 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 8048 SmallVector<unsigned, 8> MinPartitions(N); 8049 // LastElement[i] is the last element of the partition starting at i. 8050 SmallVector<unsigned, 8> LastElement(N); 8051 8052 // FIXME: This might not be the best algorithm for finding bit test clusters. 8053 8054 // Base case: There is only one way to partition Clusters[N-1]. 8055 MinPartitions[N - 1] = 1; 8056 LastElement[N - 1] = N - 1; 8057 8058 // Note: loop indexes are signed to avoid underflow. 8059 for (int64_t i = N - 2; i >= 0; --i) { 8060 // Find optimal partitioning of Clusters[i..N-1]. 8061 // Baseline: Put Clusters[i] into a partition on its own. 8062 MinPartitions[i] = MinPartitions[i + 1] + 1; 8063 LastElement[i] = i; 8064 8065 // Search for a solution that results in fewer partitions. 8066 // Note: the search is limited by BitWidth, reducing time complexity. 8067 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) { 8068 // Try building a partition from Clusters[i..j]. 8069 8070 // Check the range. 8071 if (!rangeFitsInWord(Clusters[i].Low->getValue(), 8072 Clusters[j].High->getValue())) 8073 continue; 8074 8075 // Check nbr of destinations and cluster types. 8076 // FIXME: This works, but doesn't seem very efficient. 8077 bool RangesOnly = true; 8078 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 8079 for (int64_t k = i; k <= j; k++) { 8080 if (Clusters[k].Kind != CC_Range) { 8081 RangesOnly = false; 8082 break; 8083 } 8084 Dests.set(Clusters[k].MBB->getNumber()); 8085 } 8086 if (!RangesOnly || Dests.count() > 3) 8087 break; 8088 8089 // Check if it's a better partition. 8090 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 8091 if (NumPartitions < MinPartitions[i]) { 8092 // Found a better partition. 8093 MinPartitions[i] = NumPartitions; 8094 LastElement[i] = j; 8095 } 8096 } 8097 } 8098 8099 // Iterate over the partitions, replacing with bit-test clusters in-place. 8100 unsigned DstIndex = 0; 8101 for (unsigned First = 0, Last; First < N; First = Last + 1) { 8102 Last = LastElement[First]; 8103 assert(First <= Last); 8104 assert(DstIndex <= First); 8105 8106 CaseCluster BitTestCluster; 8107 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) { 8108 Clusters[DstIndex++] = BitTestCluster; 8109 } else { 8110 size_t NumClusters = Last - First + 1; 8111 std::memmove(&Clusters[DstIndex], &Clusters[First], 8112 sizeof(Clusters[0]) * NumClusters); 8113 DstIndex += NumClusters; 8114 } 8115 } 8116 Clusters.resize(DstIndex); 8117 } 8118 8119 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 8120 MachineBasicBlock *SwitchMBB, 8121 MachineBasicBlock *DefaultMBB) { 8122 MachineFunction *CurMF = FuncInfo.MF; 8123 MachineBasicBlock *NextMBB = nullptr; 8124 MachineFunction::iterator BBI(W.MBB); 8125 if (++BBI != FuncInfo.MF->end()) 8126 NextMBB = &*BBI; 8127 8128 unsigned Size = W.LastCluster - W.FirstCluster + 1; 8129 8130 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8131 8132 if (Size == 2 && W.MBB == SwitchMBB) { 8133 // If any two of the cases has the same destination, and if one value 8134 // is the same as the other, but has one bit unset that the other has set, 8135 // use bit manipulation to do two compares at once. For example: 8136 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 8137 // TODO: This could be extended to merge any 2 cases in switches with 3 8138 // cases. 8139 // TODO: Handle cases where W.CaseBB != SwitchBB. 8140 CaseCluster &Small = *W.FirstCluster; 8141 CaseCluster &Big = *W.LastCluster; 8142 8143 if (Small.Low == Small.High && Big.Low == Big.High && 8144 Small.MBB == Big.MBB) { 8145 const APInt &SmallValue = Small.Low->getValue(); 8146 const APInt &BigValue = Big.Low->getValue(); 8147 8148 // Check that there is only one bit different. 8149 APInt CommonBit = BigValue ^ SmallValue; 8150 if (CommonBit.isPowerOf2()) { 8151 SDValue CondLHS = getValue(Cond); 8152 EVT VT = CondLHS.getValueType(); 8153 SDLoc DL = getCurSDLoc(); 8154 8155 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 8156 DAG.getConstant(CommonBit, DL, VT)); 8157 SDValue Cond = DAG.getSetCC( 8158 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 8159 ISD::SETEQ); 8160 8161 // Update successor info. 8162 // Both Small and Big will jump to Small.BB, so we sum up the 8163 // probabilities. 8164 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 8165 if (BPI) 8166 addSuccessorWithProb( 8167 SwitchMBB, DefaultMBB, 8168 // The default destination is the first successor in IR. 8169 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 8170 else 8171 addSuccessorWithProb(SwitchMBB, DefaultMBB); 8172 8173 // Insert the true branch. 8174 SDValue BrCond = 8175 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 8176 DAG.getBasicBlock(Small.MBB)); 8177 // Insert the false branch. 8178 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 8179 DAG.getBasicBlock(DefaultMBB)); 8180 8181 DAG.setRoot(BrCond); 8182 return; 8183 } 8184 } 8185 } 8186 8187 if (TM.getOptLevel() != CodeGenOpt::None) { 8188 // Order cases by probability so the most likely case will be checked first. 8189 std::sort(W.FirstCluster, W.LastCluster + 1, 8190 [](const CaseCluster &a, const CaseCluster &b) { 8191 return a.Prob > b.Prob; 8192 }); 8193 8194 // Rearrange the case blocks so that the last one falls through if possible 8195 // without without changing the order of probabilities. 8196 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 8197 --I; 8198 if (I->Prob > W.LastCluster->Prob) 8199 break; 8200 if (I->Kind == CC_Range && I->MBB == NextMBB) { 8201 std::swap(*I, *W.LastCluster); 8202 break; 8203 } 8204 } 8205 } 8206 8207 // Compute total probability. 8208 BranchProbability DefaultProb = W.DefaultProb; 8209 BranchProbability UnhandledProbs = DefaultProb; 8210 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 8211 UnhandledProbs += I->Prob; 8212 8213 MachineBasicBlock *CurMBB = W.MBB; 8214 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 8215 MachineBasicBlock *Fallthrough; 8216 if (I == W.LastCluster) { 8217 // For the last cluster, fall through to the default destination. 8218 Fallthrough = DefaultMBB; 8219 } else { 8220 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 8221 CurMF->insert(BBI, Fallthrough); 8222 // Put Cond in a virtual register to make it available from the new blocks. 8223 ExportFromCurrentBlock(Cond); 8224 } 8225 UnhandledProbs -= I->Prob; 8226 8227 switch (I->Kind) { 8228 case CC_JumpTable: { 8229 // FIXME: Optimize away range check based on pivot comparisons. 8230 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first; 8231 JumpTable *JT = &JTCases[I->JTCasesIndex].second; 8232 8233 // The jump block hasn't been inserted yet; insert it here. 8234 MachineBasicBlock *JumpMBB = JT->MBB; 8235 CurMF->insert(BBI, JumpMBB); 8236 8237 auto JumpProb = I->Prob; 8238 auto FallthroughProb = UnhandledProbs; 8239 8240 // If the default statement is a target of the jump table, we evenly 8241 // distribute the default probability to successors of CurMBB. Also 8242 // update the probability on the edge from JumpMBB to Fallthrough. 8243 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 8244 SE = JumpMBB->succ_end(); 8245 SI != SE; ++SI) { 8246 if (*SI == DefaultMBB) { 8247 JumpProb += DefaultProb / 2; 8248 FallthroughProb -= DefaultProb / 2; 8249 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 8250 JumpMBB->normalizeSuccProbs(); 8251 break; 8252 } 8253 } 8254 8255 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 8256 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 8257 CurMBB->normalizeSuccProbs(); 8258 8259 // The jump table header will be inserted in our current block, do the 8260 // range check, and fall through to our fallthrough block. 8261 JTH->HeaderBB = CurMBB; 8262 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 8263 8264 // If we're in the right place, emit the jump table header right now. 8265 if (CurMBB == SwitchMBB) { 8266 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 8267 JTH->Emitted = true; 8268 } 8269 break; 8270 } 8271 case CC_BitTests: { 8272 // FIXME: Optimize away range check based on pivot comparisons. 8273 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex]; 8274 8275 // The bit test blocks haven't been inserted yet; insert them here. 8276 for (BitTestCase &BTC : BTB->Cases) 8277 CurMF->insert(BBI, BTC.ThisBB); 8278 8279 // Fill in fields of the BitTestBlock. 8280 BTB->Parent = CurMBB; 8281 BTB->Default = Fallthrough; 8282 8283 BTB->DefaultProb = UnhandledProbs; 8284 // If the cases in bit test don't form a contiguous range, we evenly 8285 // distribute the probability on the edge to Fallthrough to two 8286 // successors of CurMBB. 8287 if (!BTB->ContiguousRange) { 8288 BTB->Prob += DefaultProb / 2; 8289 BTB->DefaultProb -= DefaultProb / 2; 8290 } 8291 8292 // If we're in the right place, emit the bit test header right now. 8293 if (CurMBB == SwitchMBB) { 8294 visitBitTestHeader(*BTB, SwitchMBB); 8295 BTB->Emitted = true; 8296 } 8297 break; 8298 } 8299 case CC_Range: { 8300 const Value *RHS, *LHS, *MHS; 8301 ISD::CondCode CC; 8302 if (I->Low == I->High) { 8303 // Check Cond == I->Low. 8304 CC = ISD::SETEQ; 8305 LHS = Cond; 8306 RHS=I->Low; 8307 MHS = nullptr; 8308 } else { 8309 // Check I->Low <= Cond <= I->High. 8310 CC = ISD::SETLE; 8311 LHS = I->Low; 8312 MHS = Cond; 8313 RHS = I->High; 8314 } 8315 8316 // The false probability is the sum of all unhandled cases. 8317 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Prob, 8318 UnhandledProbs); 8319 8320 if (CurMBB == SwitchMBB) 8321 visitSwitchCase(CB, SwitchMBB); 8322 else 8323 SwitchCases.push_back(CB); 8324 8325 break; 8326 } 8327 } 8328 CurMBB = Fallthrough; 8329 } 8330 } 8331 8332 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 8333 CaseClusterIt First, 8334 CaseClusterIt Last) { 8335 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 8336 if (X.Prob != CC.Prob) 8337 return X.Prob > CC.Prob; 8338 8339 // Ties are broken by comparing the case value. 8340 return X.Low->getValue().slt(CC.Low->getValue()); 8341 }); 8342 } 8343 8344 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 8345 const SwitchWorkListItem &W, 8346 Value *Cond, 8347 MachineBasicBlock *SwitchMBB) { 8348 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 8349 "Clusters not sorted?"); 8350 8351 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 8352 8353 // Balance the tree based on branch probabilities to create a near-optimal (in 8354 // terms of search time given key frequency) binary search tree. See e.g. Kurt 8355 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 8356 CaseClusterIt LastLeft = W.FirstCluster; 8357 CaseClusterIt FirstRight = W.LastCluster; 8358 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 8359 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 8360 8361 // Move LastLeft and FirstRight towards each other from opposite directions to 8362 // find a partitioning of the clusters which balances the probability on both 8363 // sides. If LeftProb and RightProb are equal, alternate which side is 8364 // taken to ensure 0-probability nodes are distributed evenly. 8365 unsigned I = 0; 8366 while (LastLeft + 1 < FirstRight) { 8367 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 8368 LeftProb += (++LastLeft)->Prob; 8369 else 8370 RightProb += (--FirstRight)->Prob; 8371 I++; 8372 } 8373 8374 for (;;) { 8375 // Our binary search tree differs from a typical BST in that ours can have up 8376 // to three values in each leaf. The pivot selection above doesn't take that 8377 // into account, which means the tree might require more nodes and be less 8378 // efficient. We compensate for this here. 8379 8380 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 8381 unsigned NumRight = W.LastCluster - FirstRight + 1; 8382 8383 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 8384 // If one side has less than 3 clusters, and the other has more than 3, 8385 // consider taking a cluster from the other side. 8386 8387 if (NumLeft < NumRight) { 8388 // Consider moving the first cluster on the right to the left side. 8389 CaseCluster &CC = *FirstRight; 8390 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8391 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8392 if (LeftSideRank <= RightSideRank) { 8393 // Moving the cluster to the left does not demote it. 8394 ++LastLeft; 8395 ++FirstRight; 8396 continue; 8397 } 8398 } else { 8399 assert(NumRight < NumLeft); 8400 // Consider moving the last element on the left to the right side. 8401 CaseCluster &CC = *LastLeft; 8402 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8403 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8404 if (RightSideRank <= LeftSideRank) { 8405 // Moving the cluster to the right does not demot it. 8406 --LastLeft; 8407 --FirstRight; 8408 continue; 8409 } 8410 } 8411 } 8412 break; 8413 } 8414 8415 assert(LastLeft + 1 == FirstRight); 8416 assert(LastLeft >= W.FirstCluster); 8417 assert(FirstRight <= W.LastCluster); 8418 8419 // Use the first element on the right as pivot since we will make less-than 8420 // comparisons against it. 8421 CaseClusterIt PivotCluster = FirstRight; 8422 assert(PivotCluster > W.FirstCluster); 8423 assert(PivotCluster <= W.LastCluster); 8424 8425 CaseClusterIt FirstLeft = W.FirstCluster; 8426 CaseClusterIt LastRight = W.LastCluster; 8427 8428 const ConstantInt *Pivot = PivotCluster->Low; 8429 8430 // New blocks will be inserted immediately after the current one. 8431 MachineFunction::iterator BBI(W.MBB); 8432 ++BBI; 8433 8434 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 8435 // we can branch to its destination directly if it's squeezed exactly in 8436 // between the known lower bound and Pivot - 1. 8437 MachineBasicBlock *LeftMBB; 8438 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 8439 FirstLeft->Low == W.GE && 8440 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 8441 LeftMBB = FirstLeft->MBB; 8442 } else { 8443 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8444 FuncInfo.MF->insert(BBI, LeftMBB); 8445 WorkList.push_back( 8446 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 8447 // Put Cond in a virtual register to make it available from the new blocks. 8448 ExportFromCurrentBlock(Cond); 8449 } 8450 8451 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 8452 // single cluster, RHS.Low == Pivot, and we can branch to its destination 8453 // directly if RHS.High equals the current upper bound. 8454 MachineBasicBlock *RightMBB; 8455 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 8456 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 8457 RightMBB = FirstRight->MBB; 8458 } else { 8459 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8460 FuncInfo.MF->insert(BBI, RightMBB); 8461 WorkList.push_back( 8462 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 8463 // Put Cond in a virtual register to make it available from the new blocks. 8464 ExportFromCurrentBlock(Cond); 8465 } 8466 8467 // Create the CaseBlock record that will be used to lower the branch. 8468 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 8469 LeftProb, RightProb); 8470 8471 if (W.MBB == SwitchMBB) 8472 visitSwitchCase(CB, SwitchMBB); 8473 else 8474 SwitchCases.push_back(CB); 8475 } 8476 8477 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 8478 // Extract cases from the switch. 8479 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8480 CaseClusterVector Clusters; 8481 Clusters.reserve(SI.getNumCases()); 8482 for (auto I : SI.cases()) { 8483 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 8484 const ConstantInt *CaseVal = I.getCaseValue(); 8485 BranchProbability Prob = 8486 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 8487 : BranchProbability(1, SI.getNumCases() + 1); 8488 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 8489 } 8490 8491 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 8492 8493 // Cluster adjacent cases with the same destination. We do this at all 8494 // optimization levels because it's cheap to do and will make codegen faster 8495 // if there are many clusters. 8496 sortAndRangeify(Clusters); 8497 8498 if (TM.getOptLevel() != CodeGenOpt::None) { 8499 // Replace an unreachable default with the most popular destination. 8500 // FIXME: Exploit unreachable default more aggressively. 8501 bool UnreachableDefault = 8502 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()); 8503 if (UnreachableDefault && !Clusters.empty()) { 8504 DenseMap<const BasicBlock *, unsigned> Popularity; 8505 unsigned MaxPop = 0; 8506 const BasicBlock *MaxBB = nullptr; 8507 for (auto I : SI.cases()) { 8508 const BasicBlock *BB = I.getCaseSuccessor(); 8509 if (++Popularity[BB] > MaxPop) { 8510 MaxPop = Popularity[BB]; 8511 MaxBB = BB; 8512 } 8513 } 8514 // Set new default. 8515 assert(MaxPop > 0 && MaxBB); 8516 DefaultMBB = FuncInfo.MBBMap[MaxBB]; 8517 8518 // Remove cases that were pointing to the destination that is now the 8519 // default. 8520 CaseClusterVector New; 8521 New.reserve(Clusters.size()); 8522 for (CaseCluster &CC : Clusters) { 8523 if (CC.MBB != DefaultMBB) 8524 New.push_back(CC); 8525 } 8526 Clusters = std::move(New); 8527 } 8528 } 8529 8530 // If there is only the default destination, jump there directly. 8531 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 8532 if (Clusters.empty()) { 8533 SwitchMBB->addSuccessor(DefaultMBB); 8534 if (DefaultMBB != NextBlock(SwitchMBB)) { 8535 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 8536 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 8537 } 8538 return; 8539 } 8540 8541 findJumpTables(Clusters, &SI, DefaultMBB); 8542 findBitTestClusters(Clusters, &SI); 8543 8544 DEBUG({ 8545 dbgs() << "Case clusters: "; 8546 for (const CaseCluster &C : Clusters) { 8547 if (C.Kind == CC_JumpTable) dbgs() << "JT:"; 8548 if (C.Kind == CC_BitTests) dbgs() << "BT:"; 8549 8550 C.Low->getValue().print(dbgs(), true); 8551 if (C.Low != C.High) { 8552 dbgs() << '-'; 8553 C.High->getValue().print(dbgs(), true); 8554 } 8555 dbgs() << ' '; 8556 } 8557 dbgs() << '\n'; 8558 }); 8559 8560 assert(!Clusters.empty()); 8561 SwitchWorkList WorkList; 8562 CaseClusterIt First = Clusters.begin(); 8563 CaseClusterIt Last = Clusters.end() - 1; 8564 auto DefaultProb = getEdgeProbability(SwitchMBB, DefaultMBB); 8565 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 8566 8567 while (!WorkList.empty()) { 8568 SwitchWorkListItem W = WorkList.back(); 8569 WorkList.pop_back(); 8570 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 8571 8572 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) { 8573 // For optimized builds, lower large range as a balanced binary tree. 8574 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 8575 continue; 8576 } 8577 8578 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 8579 } 8580 } 8581