1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/ArrayRef.h" 18 #include "llvm/ADT/BitVector.h" 19 #include "llvm/ADT/DenseMap.h" 20 #include "llvm/ADT/None.h" 21 #include "llvm/ADT/Optional.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallSet.h" 25 #include "llvm/ADT/SmallVector.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Triple.h" 28 #include "llvm/ADT/Twine.h" 29 #include "llvm/Analysis/AliasAnalysis.h" 30 #include "llvm/Analysis/BlockFrequencyInfo.h" 31 #include "llvm/Analysis/BranchProbabilityInfo.h" 32 #include "llvm/Analysis/ConstantFolding.h" 33 #include "llvm/Analysis/EHPersonalities.h" 34 #include "llvm/Analysis/Loads.h" 35 #include "llvm/Analysis/MemoryLocation.h" 36 #include "llvm/Analysis/ProfileSummaryInfo.h" 37 #include "llvm/Analysis/TargetLibraryInfo.h" 38 #include "llvm/Analysis/ValueTracking.h" 39 #include "llvm/Analysis/VectorUtils.h" 40 #include "llvm/CodeGen/Analysis.h" 41 #include "llvm/CodeGen/FunctionLoweringInfo.h" 42 #include "llvm/CodeGen/GCMetadata.h" 43 #include "llvm/CodeGen/ISDOpcodes.h" 44 #include "llvm/CodeGen/MachineBasicBlock.h" 45 #include "llvm/CodeGen/MachineFrameInfo.h" 46 #include "llvm/CodeGen/MachineFunction.h" 47 #include "llvm/CodeGen/MachineInstr.h" 48 #include "llvm/CodeGen/MachineInstrBuilder.h" 49 #include "llvm/CodeGen/MachineJumpTableInfo.h" 50 #include "llvm/CodeGen/MachineMemOperand.h" 51 #include "llvm/CodeGen/MachineModuleInfo.h" 52 #include "llvm/CodeGen/MachineOperand.h" 53 #include "llvm/CodeGen/MachineRegisterInfo.h" 54 #include "llvm/CodeGen/RuntimeLibcalls.h" 55 #include "llvm/CodeGen/SelectionDAG.h" 56 #include "llvm/CodeGen/SelectionDAGNodes.h" 57 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 58 #include "llvm/CodeGen/StackMaps.h" 59 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 60 #include "llvm/CodeGen/TargetFrameLowering.h" 61 #include "llvm/CodeGen/TargetInstrInfo.h" 62 #include "llvm/CodeGen/TargetLowering.h" 63 #include "llvm/CodeGen/TargetOpcodes.h" 64 #include "llvm/CodeGen/TargetRegisterInfo.h" 65 #include "llvm/CodeGen/TargetSubtargetInfo.h" 66 #include "llvm/CodeGen/ValueTypes.h" 67 #include "llvm/CodeGen/WinEHFuncInfo.h" 68 #include "llvm/IR/Argument.h" 69 #include "llvm/IR/Attributes.h" 70 #include "llvm/IR/BasicBlock.h" 71 #include "llvm/IR/CFG.h" 72 #include "llvm/IR/CallSite.h" 73 #include "llvm/IR/CallingConv.h" 74 #include "llvm/IR/Constant.h" 75 #include "llvm/IR/ConstantRange.h" 76 #include "llvm/IR/Constants.h" 77 #include "llvm/IR/DataLayout.h" 78 #include "llvm/IR/DebugInfoMetadata.h" 79 #include "llvm/IR/DebugLoc.h" 80 #include "llvm/IR/DerivedTypes.h" 81 #include "llvm/IR/Function.h" 82 #include "llvm/IR/GetElementPtrTypeIterator.h" 83 #include "llvm/IR/InlineAsm.h" 84 #include "llvm/IR/InstrTypes.h" 85 #include "llvm/IR/Instruction.h" 86 #include "llvm/IR/Instructions.h" 87 #include "llvm/IR/IntrinsicInst.h" 88 #include "llvm/IR/Intrinsics.h" 89 #include "llvm/IR/IntrinsicsAArch64.h" 90 #include "llvm/IR/IntrinsicsWebAssembly.h" 91 #include "llvm/IR/LLVMContext.h" 92 #include "llvm/IR/Metadata.h" 93 #include "llvm/IR/Module.h" 94 #include "llvm/IR/Operator.h" 95 #include "llvm/IR/PatternMatch.h" 96 #include "llvm/IR/Statepoint.h" 97 #include "llvm/IR/Type.h" 98 #include "llvm/IR/User.h" 99 #include "llvm/IR/Value.h" 100 #include "llvm/MC/MCContext.h" 101 #include "llvm/MC/MCSymbol.h" 102 #include "llvm/Support/AtomicOrdering.h" 103 #include "llvm/Support/BranchProbability.h" 104 #include "llvm/Support/Casting.h" 105 #include "llvm/Support/CodeGen.h" 106 #include "llvm/Support/CommandLine.h" 107 #include "llvm/Support/Compiler.h" 108 #include "llvm/Support/Debug.h" 109 #include "llvm/Support/ErrorHandling.h" 110 #include "llvm/Support/MachineValueType.h" 111 #include "llvm/Support/MathExtras.h" 112 #include "llvm/Support/raw_ostream.h" 113 #include "llvm/Target/TargetIntrinsicInfo.h" 114 #include "llvm/Target/TargetMachine.h" 115 #include "llvm/Target/TargetOptions.h" 116 #include "llvm/Transforms/Utils/Local.h" 117 #include <algorithm> 118 #include <cassert> 119 #include <cstddef> 120 #include <cstdint> 121 #include <cstring> 122 #include <iterator> 123 #include <limits> 124 #include <numeric> 125 #include <tuple> 126 #include <utility> 127 #include <vector> 128 129 using namespace llvm; 130 using namespace PatternMatch; 131 using namespace SwitchCG; 132 133 #define DEBUG_TYPE "isel" 134 135 /// LimitFloatPrecision - Generate low-precision inline sequences for 136 /// some float libcalls (6, 8 or 12 bits). 137 static unsigned LimitFloatPrecision; 138 139 static cl::opt<unsigned, true> 140 LimitFPPrecision("limit-float-precision", 141 cl::desc("Generate low-precision inline sequences " 142 "for some float libcalls"), 143 cl::location(LimitFloatPrecision), cl::Hidden, 144 cl::init(0)); 145 146 static cl::opt<unsigned> SwitchPeelThreshold( 147 "switch-peel-threshold", cl::Hidden, cl::init(66), 148 cl::desc("Set the case probability threshold for peeling the case from a " 149 "switch statement. A value greater than 100 will void this " 150 "optimization")); 151 152 // Limit the width of DAG chains. This is important in general to prevent 153 // DAG-based analysis from blowing up. For example, alias analysis and 154 // load clustering may not complete in reasonable time. It is difficult to 155 // recognize and avoid this situation within each individual analysis, and 156 // future analyses are likely to have the same behavior. Limiting DAG width is 157 // the safe approach and will be especially important with global DAGs. 158 // 159 // MaxParallelChains default is arbitrarily high to avoid affecting 160 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 161 // sequence over this should have been converted to llvm.memcpy by the 162 // frontend. It is easy to induce this behavior with .ll code such as: 163 // %buffer = alloca [4096 x i8] 164 // %data = load [4096 x i8]* %argPtr 165 // store [4096 x i8] %data, [4096 x i8]* %buffer 166 static const unsigned MaxParallelChains = 64; 167 168 // Return the calling convention if the Value passed requires ABI mangling as it 169 // is a parameter to a function or a return value from a function which is not 170 // an intrinsic. 171 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) { 172 if (auto *R = dyn_cast<ReturnInst>(V)) 173 return R->getParent()->getParent()->getCallingConv(); 174 175 if (auto *CI = dyn_cast<CallInst>(V)) { 176 const bool IsInlineAsm = CI->isInlineAsm(); 177 const bool IsIndirectFunctionCall = 178 !IsInlineAsm && !CI->getCalledFunction(); 179 180 // It is possible that the call instruction is an inline asm statement or an 181 // indirect function call in which case the return value of 182 // getCalledFunction() would be nullptr. 183 const bool IsInstrinsicCall = 184 !IsInlineAsm && !IsIndirectFunctionCall && 185 CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic; 186 187 if (!IsInlineAsm && !IsInstrinsicCall) 188 return CI->getCallingConv(); 189 } 190 191 return None; 192 } 193 194 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 195 const SDValue *Parts, unsigned NumParts, 196 MVT PartVT, EVT ValueVT, const Value *V, 197 Optional<CallingConv::ID> CC); 198 199 /// getCopyFromParts - Create a value that contains the specified legal parts 200 /// combined into the value they represent. If the parts combine to a type 201 /// larger than ValueVT then AssertOp can be used to specify whether the extra 202 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 203 /// (ISD::AssertSext). 204 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 205 const SDValue *Parts, unsigned NumParts, 206 MVT PartVT, EVT ValueVT, const Value *V, 207 Optional<CallingConv::ID> CC = None, 208 Optional<ISD::NodeType> AssertOp = None) { 209 if (ValueVT.isVector()) 210 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 211 CC); 212 213 assert(NumParts > 0 && "No parts to assemble!"); 214 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 215 SDValue Val = Parts[0]; 216 217 if (NumParts > 1) { 218 // Assemble the value from multiple parts. 219 if (ValueVT.isInteger()) { 220 unsigned PartBits = PartVT.getSizeInBits(); 221 unsigned ValueBits = ValueVT.getSizeInBits(); 222 223 // Assemble the power of 2 part. 224 unsigned RoundParts = 225 (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts; 226 unsigned RoundBits = PartBits * RoundParts; 227 EVT RoundVT = RoundBits == ValueBits ? 228 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 229 SDValue Lo, Hi; 230 231 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 232 233 if (RoundParts > 2) { 234 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 235 PartVT, HalfVT, V); 236 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 237 RoundParts / 2, PartVT, HalfVT, V); 238 } else { 239 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 240 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 241 } 242 243 if (DAG.getDataLayout().isBigEndian()) 244 std::swap(Lo, Hi); 245 246 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 247 248 if (RoundParts < NumParts) { 249 // Assemble the trailing non-power-of-2 part. 250 unsigned OddParts = NumParts - RoundParts; 251 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 252 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 253 OddVT, V, CC); 254 255 // Combine the round and odd parts. 256 Lo = Val; 257 if (DAG.getDataLayout().isBigEndian()) 258 std::swap(Lo, Hi); 259 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 260 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 261 Hi = 262 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 263 DAG.getConstant(Lo.getValueSizeInBits(), DL, 264 TLI.getPointerTy(DAG.getDataLayout()))); 265 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 266 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 267 } 268 } else if (PartVT.isFloatingPoint()) { 269 // FP split into multiple FP parts (for ppcf128) 270 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 271 "Unexpected split"); 272 SDValue Lo, Hi; 273 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 274 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 275 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 276 std::swap(Lo, Hi); 277 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 278 } else { 279 // FP split into integer parts (soft fp) 280 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 281 !PartVT.isVector() && "Unexpected split"); 282 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 283 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 284 } 285 } 286 287 // There is now one part, held in Val. Correct it to match ValueVT. 288 // PartEVT is the type of the register class that holds the value. 289 // ValueVT is the type of the inline asm operation. 290 EVT PartEVT = Val.getValueType(); 291 292 if (PartEVT == ValueVT) 293 return Val; 294 295 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 296 ValueVT.bitsLT(PartEVT)) { 297 // For an FP value in an integer part, we need to truncate to the right 298 // width first. 299 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 300 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 301 } 302 303 // Handle types that have the same size. 304 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 306 307 // Handle types with different sizes. 308 if (PartEVT.isInteger() && ValueVT.isInteger()) { 309 if (ValueVT.bitsLT(PartEVT)) { 310 // For a truncate, see if we have any information to 311 // indicate whether the truncated bits will always be 312 // zero or sign-extension. 313 if (AssertOp.hasValue()) 314 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 315 DAG.getValueType(ValueVT)); 316 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 317 } 318 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 319 } 320 321 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 322 // FP_ROUND's are always exact here. 323 if (ValueVT.bitsLT(Val.getValueType())) 324 return DAG.getNode( 325 ISD::FP_ROUND, DL, ValueVT, Val, 326 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 327 328 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 329 } 330 331 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 332 // then truncating. 333 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 334 ValueVT.bitsLT(PartEVT)) { 335 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 336 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 337 } 338 339 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 340 } 341 342 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 343 const Twine &ErrMsg) { 344 const Instruction *I = dyn_cast_or_null<Instruction>(V); 345 if (!V) 346 return Ctx.emitError(ErrMsg); 347 348 const char *AsmError = ", possible invalid constraint for vector type"; 349 if (const CallInst *CI = dyn_cast<CallInst>(I)) 350 if (isa<InlineAsm>(CI->getCalledValue())) 351 return Ctx.emitError(I, ErrMsg + AsmError); 352 353 return Ctx.emitError(I, ErrMsg); 354 } 355 356 /// getCopyFromPartsVector - Create a value that contains the specified legal 357 /// parts combined into the value they represent. If the parts combine to a 358 /// type larger than ValueVT then AssertOp can be used to specify whether the 359 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 360 /// ValueVT (ISD::AssertSext). 361 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 362 const SDValue *Parts, unsigned NumParts, 363 MVT PartVT, EVT ValueVT, const Value *V, 364 Optional<CallingConv::ID> CallConv) { 365 assert(ValueVT.isVector() && "Not a vector value"); 366 assert(NumParts > 0 && "No parts to assemble!"); 367 const bool IsABIRegCopy = CallConv.hasValue(); 368 369 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 370 SDValue Val = Parts[0]; 371 372 // Handle a multi-element vector. 373 if (NumParts > 1) { 374 EVT IntermediateVT; 375 MVT RegisterVT; 376 unsigned NumIntermediates; 377 unsigned NumRegs; 378 379 if (IsABIRegCopy) { 380 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 381 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 382 NumIntermediates, RegisterVT); 383 } else { 384 NumRegs = 385 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 386 NumIntermediates, RegisterVT); 387 } 388 389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 390 NumParts = NumRegs; // Silence a compiler warning. 391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 392 assert(RegisterVT.getSizeInBits() == 393 Parts[0].getSimpleValueType().getSizeInBits() && 394 "Part type sizes don't match!"); 395 396 // Assemble the parts into intermediate operands. 397 SmallVector<SDValue, 8> Ops(NumIntermediates); 398 if (NumIntermediates == NumParts) { 399 // If the register was not expanded, truncate or copy the value, 400 // as appropriate. 401 for (unsigned i = 0; i != NumParts; ++i) 402 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 403 PartVT, IntermediateVT, V); 404 } else if (NumParts > 0) { 405 // If the intermediate type was expanded, build the intermediate 406 // operands from the parts. 407 assert(NumParts % NumIntermediates == 0 && 408 "Must expand into a divisible number of parts!"); 409 unsigned Factor = NumParts / NumIntermediates; 410 for (unsigned i = 0; i != NumIntermediates; ++i) 411 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 412 PartVT, IntermediateVT, V); 413 } 414 415 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 416 // intermediate operands. 417 EVT BuiltVectorTy = 418 EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(), 419 (IntermediateVT.isVector() 420 ? IntermediateVT.getVectorNumElements() * NumParts 421 : NumIntermediates)); 422 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 423 : ISD::BUILD_VECTOR, 424 DL, BuiltVectorTy, Ops); 425 } 426 427 // There is now one part, held in Val. Correct it to match ValueVT. 428 EVT PartEVT = Val.getValueType(); 429 430 if (PartEVT == ValueVT) 431 return Val; 432 433 if (PartEVT.isVector()) { 434 // If the element type of the source/dest vectors are the same, but the 435 // parts vector has more elements than the value vector, then we have a 436 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 437 // elements we want. 438 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 439 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 440 "Cannot narrow, it would be a lossy transformation"); 441 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 442 DAG.getVectorIdxConstant(0, DL)); 443 } 444 445 // Vector/Vector bitcast. 446 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 447 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 448 449 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 450 "Cannot handle this kind of promotion"); 451 // Promoted vector extract 452 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 453 454 } 455 456 // Trivial bitcast if the types are the same size and the destination 457 // vector type is legal. 458 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 459 TLI.isTypeLegal(ValueVT)) 460 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 461 462 if (ValueVT.getVectorNumElements() != 1) { 463 // Certain ABIs require that vectors are passed as integers. For vectors 464 // are the same size, this is an obvious bitcast. 465 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 466 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 467 } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) { 468 // Bitcast Val back the original type and extract the corresponding 469 // vector we want. 470 unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits(); 471 EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(), 472 ValueVT.getVectorElementType(), Elts); 473 Val = DAG.getBitcast(WiderVecType, Val); 474 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 475 DAG.getVectorIdxConstant(0, DL)); 476 } 477 478 diagnosePossiblyInvalidConstraint( 479 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 480 return DAG.getUNDEF(ValueVT); 481 } 482 483 // Handle cases such as i8 -> <1 x i1> 484 EVT ValueSVT = ValueVT.getVectorElementType(); 485 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 486 if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits()) 487 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 488 else 489 Val = ValueVT.isFloatingPoint() 490 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 491 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 492 } 493 494 return DAG.getBuildVector(ValueVT, DL, Val); 495 } 496 497 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 498 SDValue Val, SDValue *Parts, unsigned NumParts, 499 MVT PartVT, const Value *V, 500 Optional<CallingConv::ID> CallConv); 501 502 /// getCopyToParts - Create a series of nodes that contain the specified value 503 /// split into legal parts. If the parts contain more bits than Val, then, for 504 /// integers, ExtendKind can be used to specify how to generate the extra bits. 505 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 506 SDValue *Parts, unsigned NumParts, MVT PartVT, 507 const Value *V, 508 Optional<CallingConv::ID> CallConv = None, 509 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 510 EVT ValueVT = Val.getValueType(); 511 512 // Handle the vector case separately. 513 if (ValueVT.isVector()) 514 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 515 CallConv); 516 517 unsigned PartBits = PartVT.getSizeInBits(); 518 unsigned OrigNumParts = NumParts; 519 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 520 "Copying to an illegal type!"); 521 522 if (NumParts == 0) 523 return; 524 525 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 526 EVT PartEVT = PartVT; 527 if (PartEVT == ValueVT) { 528 assert(NumParts == 1 && "No-op copy with multiple parts!"); 529 Parts[0] = Val; 530 return; 531 } 532 533 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 534 // If the parts cover more bits than the value has, promote the value. 535 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 536 assert(NumParts == 1 && "Do not know what to promote to!"); 537 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 538 } else { 539 if (ValueVT.isFloatingPoint()) { 540 // FP values need to be bitcast, then extended if they are being put 541 // into a larger container. 542 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 543 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 544 } 545 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 546 ValueVT.isInteger() && 547 "Unknown mismatch!"); 548 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 549 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 550 if (PartVT == MVT::x86mmx) 551 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 552 } 553 } else if (PartBits == ValueVT.getSizeInBits()) { 554 // Different types of the same size. 555 assert(NumParts == 1 && PartEVT != ValueVT); 556 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 557 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 558 // If the parts cover less bits than value has, truncate the value. 559 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 560 ValueVT.isInteger() && 561 "Unknown mismatch!"); 562 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 563 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 564 if (PartVT == MVT::x86mmx) 565 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 566 } 567 568 // The value may have changed - recompute ValueVT. 569 ValueVT = Val.getValueType(); 570 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 571 "Failed to tile the value with PartVT!"); 572 573 if (NumParts == 1) { 574 if (PartEVT != ValueVT) { 575 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 576 "scalar-to-vector conversion failed"); 577 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 578 } 579 580 Parts[0] = Val; 581 return; 582 } 583 584 // Expand the value into multiple parts. 585 if (NumParts & (NumParts - 1)) { 586 // The number of parts is not a power of 2. Split off and copy the tail. 587 assert(PartVT.isInteger() && ValueVT.isInteger() && 588 "Do not know what to expand to!"); 589 unsigned RoundParts = 1 << Log2_32(NumParts); 590 unsigned RoundBits = RoundParts * PartBits; 591 unsigned OddParts = NumParts - RoundParts; 592 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 593 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false)); 594 595 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 596 CallConv); 597 598 if (DAG.getDataLayout().isBigEndian()) 599 // The odd parts were reversed by getCopyToParts - unreverse them. 600 std::reverse(Parts + RoundParts, Parts + NumParts); 601 602 NumParts = RoundParts; 603 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 604 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 605 } 606 607 // The number of parts is a power of 2. Repeatedly bisect the value using 608 // EXTRACT_ELEMENT. 609 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 610 EVT::getIntegerVT(*DAG.getContext(), 611 ValueVT.getSizeInBits()), 612 Val); 613 614 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 615 for (unsigned i = 0; i < NumParts; i += StepSize) { 616 unsigned ThisBits = StepSize * PartBits / 2; 617 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 618 SDValue &Part0 = Parts[i]; 619 SDValue &Part1 = Parts[i+StepSize/2]; 620 621 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 622 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 623 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 624 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 625 626 if (ThisBits == PartBits && ThisVT != PartVT) { 627 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 628 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 629 } 630 } 631 } 632 633 if (DAG.getDataLayout().isBigEndian()) 634 std::reverse(Parts, Parts + OrigNumParts); 635 } 636 637 static SDValue widenVectorToPartType(SelectionDAG &DAG, 638 SDValue Val, const SDLoc &DL, EVT PartVT) { 639 if (!PartVT.isVector()) 640 return SDValue(); 641 642 EVT ValueVT = Val.getValueType(); 643 unsigned PartNumElts = PartVT.getVectorNumElements(); 644 unsigned ValueNumElts = ValueVT.getVectorNumElements(); 645 if (PartNumElts > ValueNumElts && 646 PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 647 EVT ElementVT = PartVT.getVectorElementType(); 648 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 649 // undef elements. 650 SmallVector<SDValue, 16> Ops; 651 DAG.ExtractVectorElements(Val, Ops); 652 SDValue EltUndef = DAG.getUNDEF(ElementVT); 653 for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i) 654 Ops.push_back(EltUndef); 655 656 // FIXME: Use CONCAT for 2x -> 4x. 657 return DAG.getBuildVector(PartVT, DL, Ops); 658 } 659 660 return SDValue(); 661 } 662 663 /// getCopyToPartsVector - Create a series of nodes that contain the specified 664 /// value split into legal parts. 665 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 666 SDValue Val, SDValue *Parts, unsigned NumParts, 667 MVT PartVT, const Value *V, 668 Optional<CallingConv::ID> CallConv) { 669 EVT ValueVT = Val.getValueType(); 670 assert(ValueVT.isVector() && "Not a vector"); 671 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 672 const bool IsABIRegCopy = CallConv.hasValue(); 673 674 if (NumParts == 1) { 675 EVT PartEVT = PartVT; 676 if (PartEVT == ValueVT) { 677 // Nothing to do. 678 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 679 // Bitconvert vector->vector case. 680 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 681 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 682 Val = Widened; 683 } else if (PartVT.isVector() && 684 PartEVT.getVectorElementType().bitsGE( 685 ValueVT.getVectorElementType()) && 686 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 687 688 // Promoted vector extract 689 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 690 } else { 691 if (ValueVT.getVectorNumElements() == 1) { 692 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 693 DAG.getVectorIdxConstant(0, DL)); 694 } else { 695 assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() && 696 "lossy conversion of vector to scalar type"); 697 EVT IntermediateType = 698 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 699 Val = DAG.getBitcast(IntermediateType, Val); 700 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 701 } 702 } 703 704 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 705 Parts[0] = Val; 706 return; 707 } 708 709 // Handle a multi-element vector. 710 EVT IntermediateVT; 711 MVT RegisterVT; 712 unsigned NumIntermediates; 713 unsigned NumRegs; 714 if (IsABIRegCopy) { 715 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 716 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 717 NumIntermediates, RegisterVT); 718 } else { 719 NumRegs = 720 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 721 NumIntermediates, RegisterVT); 722 } 723 724 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 725 NumParts = NumRegs; // Silence a compiler warning. 726 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 727 728 unsigned IntermediateNumElts = IntermediateVT.isVector() ? 729 IntermediateVT.getVectorNumElements() : 1; 730 731 // Convert the vector to the appropriate type if necessary. 732 unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts; 733 734 EVT BuiltVectorTy = EVT::getVectorVT( 735 *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts); 736 if (ValueVT != BuiltVectorTy) { 737 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) 738 Val = Widened; 739 740 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 741 } 742 743 // Split the vector into intermediate operands. 744 SmallVector<SDValue, 8> Ops(NumIntermediates); 745 for (unsigned i = 0; i != NumIntermediates; ++i) { 746 if (IntermediateVT.isVector()) { 747 Ops[i] = 748 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 749 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 750 } else { 751 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 752 DAG.getVectorIdxConstant(i, DL)); 753 } 754 } 755 756 // Split the intermediate operands into legal parts. 757 if (NumParts == NumIntermediates) { 758 // If the register was not expanded, promote or copy the value, 759 // as appropriate. 760 for (unsigned i = 0; i != NumParts; ++i) 761 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 762 } else if (NumParts > 0) { 763 // If the intermediate type was expanded, split each the value into 764 // legal parts. 765 assert(NumIntermediates != 0 && "division by zero"); 766 assert(NumParts % NumIntermediates == 0 && 767 "Must expand into a divisible number of parts!"); 768 unsigned Factor = NumParts / NumIntermediates; 769 for (unsigned i = 0; i != NumIntermediates; ++i) 770 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 771 CallConv); 772 } 773 } 774 775 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 776 EVT valuevt, Optional<CallingConv::ID> CC) 777 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 778 RegCount(1, regs.size()), CallConv(CC) {} 779 780 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 781 const DataLayout &DL, unsigned Reg, Type *Ty, 782 Optional<CallingConv::ID> CC) { 783 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 784 785 CallConv = CC; 786 787 for (EVT ValueVT : ValueVTs) { 788 unsigned NumRegs = 789 isABIMangled() 790 ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT) 791 : TLI.getNumRegisters(Context, ValueVT); 792 MVT RegisterVT = 793 isABIMangled() 794 ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT) 795 : TLI.getRegisterType(Context, ValueVT); 796 for (unsigned i = 0; i != NumRegs; ++i) 797 Regs.push_back(Reg + i); 798 RegVTs.push_back(RegisterVT); 799 RegCount.push_back(NumRegs); 800 Reg += NumRegs; 801 } 802 } 803 804 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 805 FunctionLoweringInfo &FuncInfo, 806 const SDLoc &dl, SDValue &Chain, 807 SDValue *Flag, const Value *V) const { 808 // A Value with type {} or [0 x %t] needs no registers. 809 if (ValueVTs.empty()) 810 return SDValue(); 811 812 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 813 814 // Assemble the legal parts into the final values. 815 SmallVector<SDValue, 4> Values(ValueVTs.size()); 816 SmallVector<SDValue, 8> Parts; 817 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 818 // Copy the legal parts from the registers. 819 EVT ValueVT = ValueVTs[Value]; 820 unsigned NumRegs = RegCount[Value]; 821 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 822 *DAG.getContext(), 823 CallConv.getValue(), RegVTs[Value]) 824 : RegVTs[Value]; 825 826 Parts.resize(NumRegs); 827 for (unsigned i = 0; i != NumRegs; ++i) { 828 SDValue P; 829 if (!Flag) { 830 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 831 } else { 832 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 833 *Flag = P.getValue(2); 834 } 835 836 Chain = P.getValue(1); 837 Parts[i] = P; 838 839 // If the source register was virtual and if we know something about it, 840 // add an assert node. 841 if (!Register::isVirtualRegister(Regs[Part + i]) || 842 !RegisterVT.isInteger()) 843 continue; 844 845 const FunctionLoweringInfo::LiveOutInfo *LOI = 846 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 847 if (!LOI) 848 continue; 849 850 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 851 unsigned NumSignBits = LOI->NumSignBits; 852 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 853 854 if (NumZeroBits == RegSize) { 855 // The current value is a zero. 856 // Explicitly express that as it would be easier for 857 // optimizations to kick in. 858 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 859 continue; 860 } 861 862 // FIXME: We capture more information than the dag can represent. For 863 // now, just use the tightest assertzext/assertsext possible. 864 bool isSExt; 865 EVT FromVT(MVT::Other); 866 if (NumZeroBits) { 867 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 868 isSExt = false; 869 } else if (NumSignBits > 1) { 870 FromVT = 871 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 872 isSExt = true; 873 } else { 874 continue; 875 } 876 // Add an assertion node. 877 assert(FromVT != MVT::Other); 878 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 879 RegisterVT, P, DAG.getValueType(FromVT)); 880 } 881 882 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 883 RegisterVT, ValueVT, V, CallConv); 884 Part += NumRegs; 885 Parts.clear(); 886 } 887 888 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 889 } 890 891 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 892 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 893 const Value *V, 894 ISD::NodeType PreferredExtendType) const { 895 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 896 ISD::NodeType ExtendKind = PreferredExtendType; 897 898 // Get the list of the values's legal parts. 899 unsigned NumRegs = Regs.size(); 900 SmallVector<SDValue, 8> Parts(NumRegs); 901 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 902 unsigned NumParts = RegCount[Value]; 903 904 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 905 *DAG.getContext(), 906 CallConv.getValue(), RegVTs[Value]) 907 : RegVTs[Value]; 908 909 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 910 ExtendKind = ISD::ZERO_EXTEND; 911 912 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 913 NumParts, RegisterVT, V, CallConv, ExtendKind); 914 Part += NumParts; 915 } 916 917 // Copy the parts into the registers. 918 SmallVector<SDValue, 8> Chains(NumRegs); 919 for (unsigned i = 0; i != NumRegs; ++i) { 920 SDValue Part; 921 if (!Flag) { 922 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 923 } else { 924 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 925 *Flag = Part.getValue(1); 926 } 927 928 Chains[i] = Part.getValue(0); 929 } 930 931 if (NumRegs == 1 || Flag) 932 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 933 // flagged to it. That is the CopyToReg nodes and the user are considered 934 // a single scheduling unit. If we create a TokenFactor and return it as 935 // chain, then the TokenFactor is both a predecessor (operand) of the 936 // user as well as a successor (the TF operands are flagged to the user). 937 // c1, f1 = CopyToReg 938 // c2, f2 = CopyToReg 939 // c3 = TokenFactor c1, c2 940 // ... 941 // = op c3, ..., f2 942 Chain = Chains[NumRegs-1]; 943 else 944 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 945 } 946 947 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 948 unsigned MatchingIdx, const SDLoc &dl, 949 SelectionDAG &DAG, 950 std::vector<SDValue> &Ops) const { 951 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 952 953 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 954 if (HasMatching) 955 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 956 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 957 // Put the register class of the virtual registers in the flag word. That 958 // way, later passes can recompute register class constraints for inline 959 // assembly as well as normal instructions. 960 // Don't do this for tied operands that can use the regclass information 961 // from the def. 962 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 963 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 964 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 965 } 966 967 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 968 Ops.push_back(Res); 969 970 if (Code == InlineAsm::Kind_Clobber) { 971 // Clobbers should always have a 1:1 mapping with registers, and may 972 // reference registers that have illegal (e.g. vector) types. Hence, we 973 // shouldn't try to apply any sort of splitting logic to them. 974 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 975 "No 1:1 mapping from clobbers to regs?"); 976 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 977 (void)SP; 978 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 979 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 980 assert( 981 (Regs[I] != SP || 982 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 983 "If we clobbered the stack pointer, MFI should know about it."); 984 } 985 return; 986 } 987 988 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 989 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 990 MVT RegisterVT = RegVTs[Value]; 991 for (unsigned i = 0; i != NumRegs; ++i) { 992 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 993 unsigned TheReg = Regs[Reg++]; 994 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 995 } 996 } 997 } 998 999 SmallVector<std::pair<unsigned, unsigned>, 4> 1000 RegsForValue::getRegsAndSizes() const { 1001 SmallVector<std::pair<unsigned, unsigned>, 4> OutVec; 1002 unsigned I = 0; 1003 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1004 unsigned RegCount = std::get<0>(CountAndVT); 1005 MVT RegisterVT = std::get<1>(CountAndVT); 1006 unsigned RegisterSize = RegisterVT.getSizeInBits(); 1007 for (unsigned E = I + RegCount; I != E; ++I) 1008 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1009 } 1010 return OutVec; 1011 } 1012 1013 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1014 const TargetLibraryInfo *li) { 1015 AA = aa; 1016 GFI = gfi; 1017 LibInfo = li; 1018 DL = &DAG.getDataLayout(); 1019 Context = DAG.getContext(); 1020 LPadToCallSiteMap.clear(); 1021 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1022 } 1023 1024 void SelectionDAGBuilder::clear() { 1025 NodeMap.clear(); 1026 UnusedArgNodeMap.clear(); 1027 PendingLoads.clear(); 1028 PendingExports.clear(); 1029 PendingConstrainedFP.clear(); 1030 PendingConstrainedFPStrict.clear(); 1031 CurInst = nullptr; 1032 HasTailCall = false; 1033 SDNodeOrder = LowestSDNodeOrder; 1034 StatepointLowering.clear(); 1035 } 1036 1037 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1038 DanglingDebugInfoMap.clear(); 1039 } 1040 1041 // Update DAG root to include dependencies on Pending chains. 1042 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1043 SDValue Root = DAG.getRoot(); 1044 1045 if (Pending.empty()) 1046 return Root; 1047 1048 // Add current root to PendingChains, unless we already indirectly 1049 // depend on it. 1050 if (Root.getOpcode() != ISD::EntryToken) { 1051 unsigned i = 0, e = Pending.size(); 1052 for (; i != e; ++i) { 1053 assert(Pending[i].getNode()->getNumOperands() > 1); 1054 if (Pending[i].getNode()->getOperand(0) == Root) 1055 break; // Don't add the root if we already indirectly depend on it. 1056 } 1057 1058 if (i == e) 1059 Pending.push_back(Root); 1060 } 1061 1062 if (Pending.size() == 1) 1063 Root = Pending[0]; 1064 else 1065 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1066 1067 DAG.setRoot(Root); 1068 Pending.clear(); 1069 return Root; 1070 } 1071 1072 SDValue SelectionDAGBuilder::getMemoryRoot() { 1073 return updateRoot(PendingLoads); 1074 } 1075 1076 SDValue SelectionDAGBuilder::getRoot() { 1077 // Chain up all pending constrained intrinsics together with all 1078 // pending loads, by simply appending them to PendingLoads and 1079 // then calling getMemoryRoot(). 1080 PendingLoads.reserve(PendingLoads.size() + 1081 PendingConstrainedFP.size() + 1082 PendingConstrainedFPStrict.size()); 1083 PendingLoads.append(PendingConstrainedFP.begin(), 1084 PendingConstrainedFP.end()); 1085 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1086 PendingConstrainedFPStrict.end()); 1087 PendingConstrainedFP.clear(); 1088 PendingConstrainedFPStrict.clear(); 1089 return getMemoryRoot(); 1090 } 1091 1092 SDValue SelectionDAGBuilder::getControlRoot() { 1093 // We need to emit pending fpexcept.strict constrained intrinsics, 1094 // so append them to the PendingExports list. 1095 PendingExports.append(PendingConstrainedFPStrict.begin(), 1096 PendingConstrainedFPStrict.end()); 1097 PendingConstrainedFPStrict.clear(); 1098 return updateRoot(PendingExports); 1099 } 1100 1101 void SelectionDAGBuilder::visit(const Instruction &I) { 1102 // Set up outgoing PHI node register values before emitting the terminator. 1103 if (I.isTerminator()) { 1104 HandlePHINodesInSuccessorBlocks(I.getParent()); 1105 } 1106 1107 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1108 if (!isa<DbgInfoIntrinsic>(I)) 1109 ++SDNodeOrder; 1110 1111 CurInst = &I; 1112 1113 visit(I.getOpcode(), I); 1114 1115 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) { 1116 // Propagate the fast-math-flags of this IR instruction to the DAG node that 1117 // maps to this instruction. 1118 // TODO: We could handle all flags (nsw, etc) here. 1119 // TODO: If an IR instruction maps to >1 node, only the final node will have 1120 // flags set. 1121 if (SDNode *Node = getNodeForIRValue(&I)) { 1122 SDNodeFlags IncomingFlags; 1123 IncomingFlags.copyFMF(*FPMO); 1124 if (!Node->getFlags().isDefined()) 1125 Node->setFlags(IncomingFlags); 1126 else 1127 Node->intersectFlagsWith(IncomingFlags); 1128 } 1129 } 1130 // Constrained FP intrinsics with fpexcept.ignore should also get 1131 // the NoFPExcept flag. 1132 if (auto *FPI = dyn_cast<ConstrainedFPIntrinsic>(&I)) 1133 if (FPI->getExceptionBehavior() == fp::ExceptionBehavior::ebIgnore) 1134 if (SDNode *Node = getNodeForIRValue(&I)) { 1135 SDNodeFlags Flags = Node->getFlags(); 1136 Flags.setNoFPExcept(true); 1137 Node->setFlags(Flags); 1138 } 1139 1140 if (!I.isTerminator() && !HasTailCall && 1141 !isStatepoint(&I)) // statepoints handle their exports internally 1142 CopyToExportRegsIfNeeded(&I); 1143 1144 CurInst = nullptr; 1145 } 1146 1147 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1148 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1149 } 1150 1151 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1152 // Note: this doesn't use InstVisitor, because it has to work with 1153 // ConstantExpr's in addition to instructions. 1154 switch (Opcode) { 1155 default: llvm_unreachable("Unknown instruction type encountered!"); 1156 // Build the switch statement using the Instruction.def file. 1157 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1158 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1159 #include "llvm/IR/Instruction.def" 1160 } 1161 } 1162 1163 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1164 const DIExpression *Expr) { 1165 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1166 const DbgValueInst *DI = DDI.getDI(); 1167 DIVariable *DanglingVariable = DI->getVariable(); 1168 DIExpression *DanglingExpr = DI->getExpression(); 1169 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1170 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n"); 1171 return true; 1172 } 1173 return false; 1174 }; 1175 1176 for (auto &DDIMI : DanglingDebugInfoMap) { 1177 DanglingDebugInfoVector &DDIV = DDIMI.second; 1178 1179 // If debug info is to be dropped, run it through final checks to see 1180 // whether it can be salvaged. 1181 for (auto &DDI : DDIV) 1182 if (isMatchingDbgValue(DDI)) 1183 salvageUnresolvedDbgValue(DDI); 1184 1185 DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end()); 1186 } 1187 } 1188 1189 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1190 // generate the debug data structures now that we've seen its definition. 1191 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1192 SDValue Val) { 1193 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1194 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1195 return; 1196 1197 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1198 for (auto &DDI : DDIV) { 1199 const DbgValueInst *DI = DDI.getDI(); 1200 assert(DI && "Ill-formed DanglingDebugInfo"); 1201 DebugLoc dl = DDI.getdl(); 1202 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1203 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1204 DILocalVariable *Variable = DI->getVariable(); 1205 DIExpression *Expr = DI->getExpression(); 1206 assert(Variable->isValidLocationForIntrinsic(dl) && 1207 "Expected inlined-at fields to agree"); 1208 SDDbgValue *SDV; 1209 if (Val.getNode()) { 1210 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1211 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1212 // we couldn't resolve it directly when examining the DbgValue intrinsic 1213 // in the first place we should not be more successful here). Unless we 1214 // have some test case that prove this to be correct we should avoid 1215 // calling EmitFuncArgumentDbgValue here. 1216 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) { 1217 LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order=" 1218 << DbgSDNodeOrder << "] for:\n " << *DI << "\n"); 1219 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1220 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1221 // inserted after the definition of Val when emitting the instructions 1222 // after ISel. An alternative could be to teach 1223 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1224 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1225 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1226 << ValSDNodeOrder << "\n"); 1227 SDV = getDbgValue(Val, Variable, Expr, dl, 1228 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1229 DAG.AddDbgValue(SDV, Val.getNode(), false); 1230 } else 1231 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI 1232 << "in EmitFuncArgumentDbgValue\n"); 1233 } else { 1234 LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1235 auto Undef = 1236 UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1237 auto SDV = 1238 DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder); 1239 DAG.AddDbgValue(SDV, nullptr, false); 1240 } 1241 } 1242 DDIV.clear(); 1243 } 1244 1245 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1246 Value *V = DDI.getDI()->getValue(); 1247 DILocalVariable *Var = DDI.getDI()->getVariable(); 1248 DIExpression *Expr = DDI.getDI()->getExpression(); 1249 DebugLoc DL = DDI.getdl(); 1250 DebugLoc InstDL = DDI.getDI()->getDebugLoc(); 1251 unsigned SDOrder = DDI.getSDNodeOrder(); 1252 1253 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1254 // that DW_OP_stack_value is desired. 1255 assert(isa<DbgValueInst>(DDI.getDI())); 1256 bool StackValue = true; 1257 1258 // Can this Value can be encoded without any further work? 1259 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) 1260 return; 1261 1262 // Attempt to salvage back through as many instructions as possible. Bail if 1263 // a non-instruction is seen, such as a constant expression or global 1264 // variable. FIXME: Further work could recover those too. 1265 while (isa<Instruction>(V)) { 1266 Instruction &VAsInst = *cast<Instruction>(V); 1267 DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue); 1268 1269 // If we cannot salvage any further, and haven't yet found a suitable debug 1270 // expression, bail out. 1271 if (!NewExpr) 1272 break; 1273 1274 // New value and expr now represent this debuginfo. 1275 V = VAsInst.getOperand(0); 1276 Expr = NewExpr; 1277 1278 // Some kind of simplification occurred: check whether the operand of the 1279 // salvaged debug expression can be encoded in this DAG. 1280 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) { 1281 LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n " 1282 << DDI.getDI() << "\nBy stripping back to:\n " << V); 1283 return; 1284 } 1285 } 1286 1287 // This was the final opportunity to salvage this debug information, and it 1288 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1289 // any earlier variable location. 1290 auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1291 auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1292 DAG.AddDbgValue(SDV, nullptr, false); 1293 1294 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << DDI.getDI() 1295 << "\n"); 1296 LLVM_DEBUG(dbgs() << " Last seen at:\n " << *DDI.getDI()->getOperand(0) 1297 << "\n"); 1298 } 1299 1300 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var, 1301 DIExpression *Expr, DebugLoc dl, 1302 DebugLoc InstDL, unsigned Order) { 1303 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1304 SDDbgValue *SDV; 1305 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1306 isa<ConstantPointerNull>(V)) { 1307 SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder); 1308 DAG.AddDbgValue(SDV, nullptr, false); 1309 return true; 1310 } 1311 1312 // If the Value is a frame index, we can create a FrameIndex debug value 1313 // without relying on the DAG at all. 1314 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1315 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1316 if (SI != FuncInfo.StaticAllocaMap.end()) { 1317 auto SDV = 1318 DAG.getFrameIndexDbgValue(Var, Expr, SI->second, 1319 /*IsIndirect*/ false, dl, SDNodeOrder); 1320 // Do not attach the SDNodeDbgValue to an SDNode: this variable location 1321 // is still available even if the SDNode gets optimized out. 1322 DAG.AddDbgValue(SDV, nullptr, false); 1323 return true; 1324 } 1325 } 1326 1327 // Do not use getValue() in here; we don't want to generate code at 1328 // this point if it hasn't been done yet. 1329 SDValue N = NodeMap[V]; 1330 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1331 N = UnusedArgNodeMap[V]; 1332 if (N.getNode()) { 1333 if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N)) 1334 return true; 1335 SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder); 1336 DAG.AddDbgValue(SDV, N.getNode(), false); 1337 return true; 1338 } 1339 1340 // Special rules apply for the first dbg.values of parameter variables in a 1341 // function. Identify them by the fact they reference Argument Values, that 1342 // they're parameters, and they are parameters of the current function. We 1343 // need to let them dangle until they get an SDNode. 1344 bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() && 1345 !InstDL.getInlinedAt(); 1346 if (!IsParamOfFunc) { 1347 // The value is not used in this block yet (or it would have an SDNode). 1348 // We still want the value to appear for the user if possible -- if it has 1349 // an associated VReg, we can refer to that instead. 1350 auto VMI = FuncInfo.ValueMap.find(V); 1351 if (VMI != FuncInfo.ValueMap.end()) { 1352 unsigned Reg = VMI->second; 1353 // If this is a PHI node, it may be split up into several MI PHI nodes 1354 // (in FunctionLoweringInfo::set). 1355 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1356 V->getType(), None); 1357 if (RFV.occupiesMultipleRegs()) { 1358 unsigned Offset = 0; 1359 unsigned BitsToDescribe = 0; 1360 if (auto VarSize = Var->getSizeInBits()) 1361 BitsToDescribe = *VarSize; 1362 if (auto Fragment = Expr->getFragmentInfo()) 1363 BitsToDescribe = Fragment->SizeInBits; 1364 for (auto RegAndSize : RFV.getRegsAndSizes()) { 1365 unsigned RegisterSize = RegAndSize.second; 1366 // Bail out if all bits are described already. 1367 if (Offset >= BitsToDescribe) 1368 break; 1369 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1370 ? BitsToDescribe - Offset 1371 : RegisterSize; 1372 auto FragmentExpr = DIExpression::createFragmentExpression( 1373 Expr, Offset, FragmentSize); 1374 if (!FragmentExpr) 1375 continue; 1376 SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first, 1377 false, dl, SDNodeOrder); 1378 DAG.AddDbgValue(SDV, nullptr, false); 1379 Offset += RegisterSize; 1380 } 1381 } else { 1382 SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder); 1383 DAG.AddDbgValue(SDV, nullptr, false); 1384 } 1385 return true; 1386 } 1387 } 1388 1389 return false; 1390 } 1391 1392 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1393 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1394 for (auto &Pair : DanglingDebugInfoMap) 1395 for (auto &DDI : Pair.second) 1396 salvageUnresolvedDbgValue(DDI); 1397 clearDanglingDebugInfo(); 1398 } 1399 1400 /// getCopyFromRegs - If there was virtual register allocated for the value V 1401 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1402 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1403 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1404 SDValue Result; 1405 1406 if (It != FuncInfo.ValueMap.end()) { 1407 unsigned InReg = It->second; 1408 1409 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1410 DAG.getDataLayout(), InReg, Ty, 1411 None); // This is not an ABI copy. 1412 SDValue Chain = DAG.getEntryNode(); 1413 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1414 V); 1415 resolveDanglingDebugInfo(V, Result); 1416 } 1417 1418 return Result; 1419 } 1420 1421 /// getValue - Return an SDValue for the given Value. 1422 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1423 // If we already have an SDValue for this value, use it. It's important 1424 // to do this first, so that we don't create a CopyFromReg if we already 1425 // have a regular SDValue. 1426 SDValue &N = NodeMap[V]; 1427 if (N.getNode()) return N; 1428 1429 // If there's a virtual register allocated and initialized for this 1430 // value, use it. 1431 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1432 return copyFromReg; 1433 1434 // Otherwise create a new SDValue and remember it. 1435 SDValue Val = getValueImpl(V); 1436 NodeMap[V] = Val; 1437 resolveDanglingDebugInfo(V, Val); 1438 return Val; 1439 } 1440 1441 // Return true if SDValue exists for the given Value 1442 bool SelectionDAGBuilder::findValue(const Value *V) const { 1443 return (NodeMap.find(V) != NodeMap.end()) || 1444 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1445 } 1446 1447 /// getNonRegisterValue - Return an SDValue for the given Value, but 1448 /// don't look in FuncInfo.ValueMap for a virtual register. 1449 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1450 // If we already have an SDValue for this value, use it. 1451 SDValue &N = NodeMap[V]; 1452 if (N.getNode()) { 1453 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1454 // Remove the debug location from the node as the node is about to be used 1455 // in a location which may differ from the original debug location. This 1456 // is relevant to Constant and ConstantFP nodes because they can appear 1457 // as constant expressions inside PHI nodes. 1458 N->setDebugLoc(DebugLoc()); 1459 } 1460 return N; 1461 } 1462 1463 // Otherwise create a new SDValue and remember it. 1464 SDValue Val = getValueImpl(V); 1465 NodeMap[V] = Val; 1466 resolveDanglingDebugInfo(V, Val); 1467 return Val; 1468 } 1469 1470 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1471 /// Create an SDValue for the given value. 1472 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1473 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1474 1475 if (const Constant *C = dyn_cast<Constant>(V)) { 1476 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1477 1478 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1479 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1480 1481 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1482 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1483 1484 if (isa<ConstantPointerNull>(C)) { 1485 unsigned AS = V->getType()->getPointerAddressSpace(); 1486 return DAG.getConstant(0, getCurSDLoc(), 1487 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1488 } 1489 1490 if (match(C, m_VScale(DAG.getDataLayout()))) 1491 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1492 1493 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1494 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1495 1496 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1497 return DAG.getUNDEF(VT); 1498 1499 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1500 visit(CE->getOpcode(), *CE); 1501 SDValue N1 = NodeMap[V]; 1502 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1503 return N1; 1504 } 1505 1506 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1507 SmallVector<SDValue, 4> Constants; 1508 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1509 OI != OE; ++OI) { 1510 SDNode *Val = getValue(*OI).getNode(); 1511 // If the operand is an empty aggregate, there are no values. 1512 if (!Val) continue; 1513 // Add each leaf value from the operand to the Constants list 1514 // to form a flattened list of all the values. 1515 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1516 Constants.push_back(SDValue(Val, i)); 1517 } 1518 1519 return DAG.getMergeValues(Constants, getCurSDLoc()); 1520 } 1521 1522 if (const ConstantDataSequential *CDS = 1523 dyn_cast<ConstantDataSequential>(C)) { 1524 SmallVector<SDValue, 4> Ops; 1525 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1526 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1527 // Add each leaf value from the operand to the Constants list 1528 // to form a flattened list of all the values. 1529 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1530 Ops.push_back(SDValue(Val, i)); 1531 } 1532 1533 if (isa<ArrayType>(CDS->getType())) 1534 return DAG.getMergeValues(Ops, getCurSDLoc()); 1535 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1536 } 1537 1538 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1539 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1540 "Unknown struct or array constant!"); 1541 1542 SmallVector<EVT, 4> ValueVTs; 1543 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1544 unsigned NumElts = ValueVTs.size(); 1545 if (NumElts == 0) 1546 return SDValue(); // empty struct 1547 SmallVector<SDValue, 4> Constants(NumElts); 1548 for (unsigned i = 0; i != NumElts; ++i) { 1549 EVT EltVT = ValueVTs[i]; 1550 if (isa<UndefValue>(C)) 1551 Constants[i] = DAG.getUNDEF(EltVT); 1552 else if (EltVT.isFloatingPoint()) 1553 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1554 else 1555 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1556 } 1557 1558 return DAG.getMergeValues(Constants, getCurSDLoc()); 1559 } 1560 1561 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1562 return DAG.getBlockAddress(BA, VT); 1563 1564 VectorType *VecTy = cast<VectorType>(V->getType()); 1565 unsigned NumElements = VecTy->getNumElements(); 1566 1567 // Now that we know the number and type of the elements, get that number of 1568 // elements into the Ops array based on what kind of constant it is. 1569 SmallVector<SDValue, 16> Ops; 1570 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1571 for (unsigned i = 0; i != NumElements; ++i) 1572 Ops.push_back(getValue(CV->getOperand(i))); 1573 } else { 1574 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1575 EVT EltVT = 1576 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1577 1578 SDValue Op; 1579 if (EltVT.isFloatingPoint()) 1580 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1581 else 1582 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1583 Ops.assign(NumElements, Op); 1584 } 1585 1586 // Create a BUILD_VECTOR node. 1587 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1588 } 1589 1590 // If this is a static alloca, generate it as the frameindex instead of 1591 // computation. 1592 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1593 DenseMap<const AllocaInst*, int>::iterator SI = 1594 FuncInfo.StaticAllocaMap.find(AI); 1595 if (SI != FuncInfo.StaticAllocaMap.end()) 1596 return DAG.getFrameIndex(SI->second, 1597 TLI.getFrameIndexTy(DAG.getDataLayout())); 1598 } 1599 1600 // If this is an instruction which fast-isel has deferred, select it now. 1601 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1602 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1603 1604 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1605 Inst->getType(), getABIRegCopyCC(V)); 1606 SDValue Chain = DAG.getEntryNode(); 1607 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1608 } 1609 1610 llvm_unreachable("Can't get register for value!"); 1611 } 1612 1613 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1614 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1615 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1616 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1617 bool IsSEH = isAsynchronousEHPersonality(Pers); 1618 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1619 if (!IsSEH) 1620 CatchPadMBB->setIsEHScopeEntry(); 1621 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1622 if (IsMSVCCXX || IsCoreCLR) 1623 CatchPadMBB->setIsEHFuncletEntry(); 1624 } 1625 1626 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1627 // Update machine-CFG edge. 1628 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1629 FuncInfo.MBB->addSuccessor(TargetMBB); 1630 1631 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1632 bool IsSEH = isAsynchronousEHPersonality(Pers); 1633 if (IsSEH) { 1634 // If this is not a fall-through branch or optimizations are switched off, 1635 // emit the branch. 1636 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1637 TM.getOptLevel() == CodeGenOpt::None) 1638 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1639 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1640 return; 1641 } 1642 1643 // Figure out the funclet membership for the catchret's successor. 1644 // This will be used by the FuncletLayout pass to determine how to order the 1645 // BB's. 1646 // A 'catchret' returns to the outer scope's color. 1647 Value *ParentPad = I.getCatchSwitchParentPad(); 1648 const BasicBlock *SuccessorColor; 1649 if (isa<ConstantTokenNone>(ParentPad)) 1650 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1651 else 1652 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1653 assert(SuccessorColor && "No parent funclet for catchret!"); 1654 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1655 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1656 1657 // Create the terminator node. 1658 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1659 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1660 DAG.getBasicBlock(SuccessorColorMBB)); 1661 DAG.setRoot(Ret); 1662 } 1663 1664 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1665 // Don't emit any special code for the cleanuppad instruction. It just marks 1666 // the start of an EH scope/funclet. 1667 FuncInfo.MBB->setIsEHScopeEntry(); 1668 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1669 if (Pers != EHPersonality::Wasm_CXX) { 1670 FuncInfo.MBB->setIsEHFuncletEntry(); 1671 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1672 } 1673 } 1674 1675 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and 1676 // the control flow always stops at the single catch pad, as it does for a 1677 // cleanup pad. In case the exception caught is not of the types the catch pad 1678 // catches, it will be rethrown by a rethrow. 1679 static void findWasmUnwindDestinations( 1680 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1681 BranchProbability Prob, 1682 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1683 &UnwindDests) { 1684 while (EHPadBB) { 1685 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1686 if (isa<CleanupPadInst>(Pad)) { 1687 // Stop on cleanup pads. 1688 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1689 UnwindDests.back().first->setIsEHScopeEntry(); 1690 break; 1691 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1692 // Add the catchpad handlers to the possible destinations. We don't 1693 // continue to the unwind destination of the catchswitch for wasm. 1694 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1695 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1696 UnwindDests.back().first->setIsEHScopeEntry(); 1697 } 1698 break; 1699 } else { 1700 continue; 1701 } 1702 } 1703 } 1704 1705 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1706 /// many places it could ultimately go. In the IR, we have a single unwind 1707 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1708 /// This function skips over imaginary basic blocks that hold catchswitch 1709 /// instructions, and finds all the "real" machine 1710 /// basic block destinations. As those destinations may not be successors of 1711 /// EHPadBB, here we also calculate the edge probability to those destinations. 1712 /// The passed-in Prob is the edge probability to EHPadBB. 1713 static void findUnwindDestinations( 1714 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1715 BranchProbability Prob, 1716 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1717 &UnwindDests) { 1718 EHPersonality Personality = 1719 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1720 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1721 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1722 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1723 bool IsSEH = isAsynchronousEHPersonality(Personality); 1724 1725 if (IsWasmCXX) { 1726 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1727 assert(UnwindDests.size() <= 1 && 1728 "There should be at most one unwind destination for wasm"); 1729 return; 1730 } 1731 1732 while (EHPadBB) { 1733 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1734 BasicBlock *NewEHPadBB = nullptr; 1735 if (isa<LandingPadInst>(Pad)) { 1736 // Stop on landingpads. They are not funclets. 1737 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1738 break; 1739 } else if (isa<CleanupPadInst>(Pad)) { 1740 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1741 // personalities. 1742 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1743 UnwindDests.back().first->setIsEHScopeEntry(); 1744 UnwindDests.back().first->setIsEHFuncletEntry(); 1745 break; 1746 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1747 // Add the catchpad handlers to the possible destinations. 1748 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1749 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1750 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1751 if (IsMSVCCXX || IsCoreCLR) 1752 UnwindDests.back().first->setIsEHFuncletEntry(); 1753 if (!IsSEH) 1754 UnwindDests.back().first->setIsEHScopeEntry(); 1755 } 1756 NewEHPadBB = CatchSwitch->getUnwindDest(); 1757 } else { 1758 continue; 1759 } 1760 1761 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1762 if (BPI && NewEHPadBB) 1763 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1764 EHPadBB = NewEHPadBB; 1765 } 1766 } 1767 1768 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1769 // Update successor info. 1770 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1771 auto UnwindDest = I.getUnwindDest(); 1772 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1773 BranchProbability UnwindDestProb = 1774 (BPI && UnwindDest) 1775 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1776 : BranchProbability::getZero(); 1777 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1778 for (auto &UnwindDest : UnwindDests) { 1779 UnwindDest.first->setIsEHPad(); 1780 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1781 } 1782 FuncInfo.MBB->normalizeSuccProbs(); 1783 1784 // Create the terminator node. 1785 SDValue Ret = 1786 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1787 DAG.setRoot(Ret); 1788 } 1789 1790 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1791 report_fatal_error("visitCatchSwitch not yet implemented!"); 1792 } 1793 1794 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1795 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1796 auto &DL = DAG.getDataLayout(); 1797 SDValue Chain = getControlRoot(); 1798 SmallVector<ISD::OutputArg, 8> Outs; 1799 SmallVector<SDValue, 8> OutVals; 1800 1801 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1802 // lower 1803 // 1804 // %val = call <ty> @llvm.experimental.deoptimize() 1805 // ret <ty> %val 1806 // 1807 // differently. 1808 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1809 LowerDeoptimizingReturn(); 1810 return; 1811 } 1812 1813 if (!FuncInfo.CanLowerReturn) { 1814 unsigned DemoteReg = FuncInfo.DemoteRegister; 1815 const Function *F = I.getParent()->getParent(); 1816 1817 // Emit a store of the return value through the virtual register. 1818 // Leave Outs empty so that LowerReturn won't try to load return 1819 // registers the usual way. 1820 SmallVector<EVT, 1> PtrValueVTs; 1821 ComputeValueVTs(TLI, DL, 1822 F->getReturnType()->getPointerTo( 1823 DAG.getDataLayout().getAllocaAddrSpace()), 1824 PtrValueVTs); 1825 1826 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1827 DemoteReg, PtrValueVTs[0]); 1828 SDValue RetOp = getValue(I.getOperand(0)); 1829 1830 SmallVector<EVT, 4> ValueVTs, MemVTs; 1831 SmallVector<uint64_t, 4> Offsets; 1832 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1833 &Offsets); 1834 unsigned NumValues = ValueVTs.size(); 1835 1836 SmallVector<SDValue, 4> Chains(NumValues); 1837 for (unsigned i = 0; i != NumValues; ++i) { 1838 // An aggregate return value cannot wrap around the address space, so 1839 // offsets to its parts don't wrap either. 1840 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]); 1841 1842 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 1843 if (MemVTs[i] != ValueVTs[i]) 1844 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 1845 Chains[i] = DAG.getStore(Chain, getCurSDLoc(), Val, 1846 // FIXME: better loc info would be nice. 1847 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction())); 1848 } 1849 1850 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1851 MVT::Other, Chains); 1852 } else if (I.getNumOperands() != 0) { 1853 SmallVector<EVT, 4> ValueVTs; 1854 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1855 unsigned NumValues = ValueVTs.size(); 1856 if (NumValues) { 1857 SDValue RetOp = getValue(I.getOperand(0)); 1858 1859 const Function *F = I.getParent()->getParent(); 1860 1861 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 1862 I.getOperand(0)->getType(), F->getCallingConv(), 1863 /*IsVarArg*/ false); 1864 1865 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1866 if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1867 Attribute::SExt)) 1868 ExtendKind = ISD::SIGN_EXTEND; 1869 else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1870 Attribute::ZExt)) 1871 ExtendKind = ISD::ZERO_EXTEND; 1872 1873 LLVMContext &Context = F->getContext(); 1874 bool RetInReg = F->getAttributes().hasAttribute( 1875 AttributeList::ReturnIndex, Attribute::InReg); 1876 1877 for (unsigned j = 0; j != NumValues; ++j) { 1878 EVT VT = ValueVTs[j]; 1879 1880 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1881 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1882 1883 CallingConv::ID CC = F->getCallingConv(); 1884 1885 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 1886 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 1887 SmallVector<SDValue, 4> Parts(NumParts); 1888 getCopyToParts(DAG, getCurSDLoc(), 1889 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1890 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 1891 1892 // 'inreg' on function refers to return value 1893 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1894 if (RetInReg) 1895 Flags.setInReg(); 1896 1897 if (I.getOperand(0)->getType()->isPointerTy()) { 1898 Flags.setPointer(); 1899 Flags.setPointerAddrSpace( 1900 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 1901 } 1902 1903 if (NeedsRegBlock) { 1904 Flags.setInConsecutiveRegs(); 1905 if (j == NumValues - 1) 1906 Flags.setInConsecutiveRegsLast(); 1907 } 1908 1909 // Propagate extension type if any 1910 if (ExtendKind == ISD::SIGN_EXTEND) 1911 Flags.setSExt(); 1912 else if (ExtendKind == ISD::ZERO_EXTEND) 1913 Flags.setZExt(); 1914 1915 for (unsigned i = 0; i < NumParts; ++i) { 1916 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1917 VT, /*isfixed=*/true, 0, 0)); 1918 OutVals.push_back(Parts[i]); 1919 } 1920 } 1921 } 1922 } 1923 1924 // Push in swifterror virtual register as the last element of Outs. This makes 1925 // sure swifterror virtual register will be returned in the swifterror 1926 // physical register. 1927 const Function *F = I.getParent()->getParent(); 1928 if (TLI.supportSwiftError() && 1929 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1930 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 1931 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1932 Flags.setSwiftError(); 1933 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1934 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1935 true /*isfixed*/, 1 /*origidx*/, 1936 0 /*partOffs*/)); 1937 // Create SDNode for the swifterror virtual register. 1938 OutVals.push_back( 1939 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 1940 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 1941 EVT(TLI.getPointerTy(DL)))); 1942 } 1943 1944 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 1945 CallingConv::ID CallConv = 1946 DAG.getMachineFunction().getFunction().getCallingConv(); 1947 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1948 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1949 1950 // Verify that the target's LowerReturn behaved as expected. 1951 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1952 "LowerReturn didn't return a valid chain!"); 1953 1954 // Update the DAG with the new chain value resulting from return lowering. 1955 DAG.setRoot(Chain); 1956 } 1957 1958 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1959 /// created for it, emit nodes to copy the value into the virtual 1960 /// registers. 1961 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1962 // Skip empty types 1963 if (V->getType()->isEmptyTy()) 1964 return; 1965 1966 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1967 if (VMI != FuncInfo.ValueMap.end()) { 1968 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1969 CopyValueToVirtualRegister(V, VMI->second); 1970 } 1971 } 1972 1973 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1974 /// the current basic block, add it to ValueMap now so that we'll get a 1975 /// CopyTo/FromReg. 1976 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1977 // No need to export constants. 1978 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1979 1980 // Already exported? 1981 if (FuncInfo.isExportedInst(V)) return; 1982 1983 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1984 CopyValueToVirtualRegister(V, Reg); 1985 } 1986 1987 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1988 const BasicBlock *FromBB) { 1989 // The operands of the setcc have to be in this block. We don't know 1990 // how to export them from some other block. 1991 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1992 // Can export from current BB. 1993 if (VI->getParent() == FromBB) 1994 return true; 1995 1996 // Is already exported, noop. 1997 return FuncInfo.isExportedInst(V); 1998 } 1999 2000 // If this is an argument, we can export it if the BB is the entry block or 2001 // if it is already exported. 2002 if (isa<Argument>(V)) { 2003 if (FromBB == &FromBB->getParent()->getEntryBlock()) 2004 return true; 2005 2006 // Otherwise, can only export this if it is already exported. 2007 return FuncInfo.isExportedInst(V); 2008 } 2009 2010 // Otherwise, constants can always be exported. 2011 return true; 2012 } 2013 2014 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2015 BranchProbability 2016 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2017 const MachineBasicBlock *Dst) const { 2018 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2019 const BasicBlock *SrcBB = Src->getBasicBlock(); 2020 const BasicBlock *DstBB = Dst->getBasicBlock(); 2021 if (!BPI) { 2022 // If BPI is not available, set the default probability as 1 / N, where N is 2023 // the number of successors. 2024 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2025 return BranchProbability(1, SuccSize); 2026 } 2027 return BPI->getEdgeProbability(SrcBB, DstBB); 2028 } 2029 2030 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2031 MachineBasicBlock *Dst, 2032 BranchProbability Prob) { 2033 if (!FuncInfo.BPI) 2034 Src->addSuccessorWithoutProb(Dst); 2035 else { 2036 if (Prob.isUnknown()) 2037 Prob = getEdgeProbability(Src, Dst); 2038 Src->addSuccessor(Dst, Prob); 2039 } 2040 } 2041 2042 static bool InBlock(const Value *V, const BasicBlock *BB) { 2043 if (const Instruction *I = dyn_cast<Instruction>(V)) 2044 return I->getParent() == BB; 2045 return true; 2046 } 2047 2048 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2049 /// This function emits a branch and is used at the leaves of an OR or an 2050 /// AND operator tree. 2051 void 2052 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2053 MachineBasicBlock *TBB, 2054 MachineBasicBlock *FBB, 2055 MachineBasicBlock *CurBB, 2056 MachineBasicBlock *SwitchBB, 2057 BranchProbability TProb, 2058 BranchProbability FProb, 2059 bool InvertCond) { 2060 const BasicBlock *BB = CurBB->getBasicBlock(); 2061 2062 // If the leaf of the tree is a comparison, merge the condition into 2063 // the caseblock. 2064 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2065 // The operands of the cmp have to be in this block. We don't know 2066 // how to export them from some other block. If this is the first block 2067 // of the sequence, no exporting is needed. 2068 if (CurBB == SwitchBB || 2069 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2070 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2071 ISD::CondCode Condition; 2072 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2073 ICmpInst::Predicate Pred = 2074 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2075 Condition = getICmpCondCode(Pred); 2076 } else { 2077 const FCmpInst *FC = cast<FCmpInst>(Cond); 2078 FCmpInst::Predicate Pred = 2079 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2080 Condition = getFCmpCondCode(Pred); 2081 if (TM.Options.NoNaNsFPMath) 2082 Condition = getFCmpCodeWithoutNaN(Condition); 2083 } 2084 2085 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2086 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2087 SL->SwitchCases.push_back(CB); 2088 return; 2089 } 2090 } 2091 2092 // Create a CaseBlock record representing this branch. 2093 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2094 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2095 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2096 SL->SwitchCases.push_back(CB); 2097 } 2098 2099 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2100 MachineBasicBlock *TBB, 2101 MachineBasicBlock *FBB, 2102 MachineBasicBlock *CurBB, 2103 MachineBasicBlock *SwitchBB, 2104 Instruction::BinaryOps Opc, 2105 BranchProbability TProb, 2106 BranchProbability FProb, 2107 bool InvertCond) { 2108 // Skip over not part of the tree and remember to invert op and operands at 2109 // next level. 2110 Value *NotCond; 2111 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2112 InBlock(NotCond, CurBB->getBasicBlock())) { 2113 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2114 !InvertCond); 2115 return; 2116 } 2117 2118 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2119 // Compute the effective opcode for Cond, taking into account whether it needs 2120 // to be inverted, e.g. 2121 // and (not (or A, B)), C 2122 // gets lowered as 2123 // and (and (not A, not B), C) 2124 unsigned BOpc = 0; 2125 if (BOp) { 2126 BOpc = BOp->getOpcode(); 2127 if (InvertCond) { 2128 if (BOpc == Instruction::And) 2129 BOpc = Instruction::Or; 2130 else if (BOpc == Instruction::Or) 2131 BOpc = Instruction::And; 2132 } 2133 } 2134 2135 // If this node is not part of the or/and tree, emit it as a branch. 2136 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 2137 BOpc != unsigned(Opc) || !BOp->hasOneUse() || 2138 BOp->getParent() != CurBB->getBasicBlock() || 2139 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 2140 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 2141 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2142 TProb, FProb, InvertCond); 2143 return; 2144 } 2145 2146 // Create TmpBB after CurBB. 2147 MachineFunction::iterator BBI(CurBB); 2148 MachineFunction &MF = DAG.getMachineFunction(); 2149 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2150 CurBB->getParent()->insert(++BBI, TmpBB); 2151 2152 if (Opc == Instruction::Or) { 2153 // Codegen X | Y as: 2154 // BB1: 2155 // jmp_if_X TBB 2156 // jmp TmpBB 2157 // TmpBB: 2158 // jmp_if_Y TBB 2159 // jmp FBB 2160 // 2161 2162 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2163 // The requirement is that 2164 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2165 // = TrueProb for original BB. 2166 // Assuming the original probabilities are A and B, one choice is to set 2167 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2168 // A/(1+B) and 2B/(1+B). This choice assumes that 2169 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2170 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2171 // TmpBB, but the math is more complicated. 2172 2173 auto NewTrueProb = TProb / 2; 2174 auto NewFalseProb = TProb / 2 + FProb; 2175 // Emit the LHS condition. 2176 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 2177 NewTrueProb, NewFalseProb, InvertCond); 2178 2179 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2180 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2181 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2182 // Emit the RHS condition into TmpBB. 2183 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2184 Probs[0], Probs[1], InvertCond); 2185 } else { 2186 assert(Opc == Instruction::And && "Unknown merge op!"); 2187 // Codegen X & Y as: 2188 // BB1: 2189 // jmp_if_X TmpBB 2190 // jmp FBB 2191 // TmpBB: 2192 // jmp_if_Y TBB 2193 // jmp FBB 2194 // 2195 // This requires creation of TmpBB after CurBB. 2196 2197 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2198 // The requirement is that 2199 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2200 // = FalseProb for original BB. 2201 // Assuming the original probabilities are A and B, one choice is to set 2202 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2203 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2204 // TrueProb for BB1 * FalseProb for TmpBB. 2205 2206 auto NewTrueProb = TProb + FProb / 2; 2207 auto NewFalseProb = FProb / 2; 2208 // Emit the LHS condition. 2209 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 2210 NewTrueProb, NewFalseProb, InvertCond); 2211 2212 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2213 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2214 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2215 // Emit the RHS condition into TmpBB. 2216 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2217 Probs[0], Probs[1], InvertCond); 2218 } 2219 } 2220 2221 /// If the set of cases should be emitted as a series of branches, return true. 2222 /// If we should emit this as a bunch of and/or'd together conditions, return 2223 /// false. 2224 bool 2225 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2226 if (Cases.size() != 2) return true; 2227 2228 // If this is two comparisons of the same values or'd or and'd together, they 2229 // will get folded into a single comparison, so don't emit two blocks. 2230 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2231 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2232 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2233 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2234 return false; 2235 } 2236 2237 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2238 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2239 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2240 Cases[0].CC == Cases[1].CC && 2241 isa<Constant>(Cases[0].CmpRHS) && 2242 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2243 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2244 return false; 2245 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2246 return false; 2247 } 2248 2249 return true; 2250 } 2251 2252 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2253 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2254 2255 // Update machine-CFG edges. 2256 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2257 2258 if (I.isUnconditional()) { 2259 // Update machine-CFG edges. 2260 BrMBB->addSuccessor(Succ0MBB); 2261 2262 // If this is not a fall-through branch or optimizations are switched off, 2263 // emit the branch. 2264 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2265 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2266 MVT::Other, getControlRoot(), 2267 DAG.getBasicBlock(Succ0MBB))); 2268 2269 return; 2270 } 2271 2272 // If this condition is one of the special cases we handle, do special stuff 2273 // now. 2274 const Value *CondVal = I.getCondition(); 2275 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2276 2277 // If this is a series of conditions that are or'd or and'd together, emit 2278 // this as a sequence of branches instead of setcc's with and/or operations. 2279 // As long as jumps are not expensive, this should improve performance. 2280 // For example, instead of something like: 2281 // cmp A, B 2282 // C = seteq 2283 // cmp D, E 2284 // F = setle 2285 // or C, F 2286 // jnz foo 2287 // Emit: 2288 // cmp A, B 2289 // je foo 2290 // cmp D, E 2291 // jle foo 2292 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 2293 Instruction::BinaryOps Opcode = BOp->getOpcode(); 2294 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 2295 !I.hasMetadata(LLVMContext::MD_unpredictable) && 2296 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 2297 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 2298 Opcode, 2299 getEdgeProbability(BrMBB, Succ0MBB), 2300 getEdgeProbability(BrMBB, Succ1MBB), 2301 /*InvertCond=*/false); 2302 // If the compares in later blocks need to use values not currently 2303 // exported from this block, export them now. This block should always 2304 // be the first entry. 2305 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2306 2307 // Allow some cases to be rejected. 2308 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2309 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2310 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2311 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2312 } 2313 2314 // Emit the branch for this block. 2315 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2316 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2317 return; 2318 } 2319 2320 // Okay, we decided not to do this, remove any inserted MBB's and clear 2321 // SwitchCases. 2322 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2323 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2324 2325 SL->SwitchCases.clear(); 2326 } 2327 } 2328 2329 // Create a CaseBlock record representing this branch. 2330 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2331 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2332 2333 // Use visitSwitchCase to actually insert the fast branch sequence for this 2334 // cond branch. 2335 visitSwitchCase(CB, BrMBB); 2336 } 2337 2338 /// visitSwitchCase - Emits the necessary code to represent a single node in 2339 /// the binary search tree resulting from lowering a switch instruction. 2340 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2341 MachineBasicBlock *SwitchBB) { 2342 SDValue Cond; 2343 SDValue CondLHS = getValue(CB.CmpLHS); 2344 SDLoc dl = CB.DL; 2345 2346 if (CB.CC == ISD::SETTRUE) { 2347 // Branch or fall through to TrueBB. 2348 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2349 SwitchBB->normalizeSuccProbs(); 2350 if (CB.TrueBB != NextBlock(SwitchBB)) { 2351 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2352 DAG.getBasicBlock(CB.TrueBB))); 2353 } 2354 return; 2355 } 2356 2357 auto &TLI = DAG.getTargetLoweringInfo(); 2358 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2359 2360 // Build the setcc now. 2361 if (!CB.CmpMHS) { 2362 // Fold "(X == true)" to X and "(X == false)" to !X to 2363 // handle common cases produced by branch lowering. 2364 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2365 CB.CC == ISD::SETEQ) 2366 Cond = CondLHS; 2367 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2368 CB.CC == ISD::SETEQ) { 2369 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2370 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2371 } else { 2372 SDValue CondRHS = getValue(CB.CmpRHS); 2373 2374 // If a pointer's DAG type is larger than its memory type then the DAG 2375 // values are zero-extended. This breaks signed comparisons so truncate 2376 // back to the underlying type before doing the compare. 2377 if (CondLHS.getValueType() != MemVT) { 2378 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2379 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2380 } 2381 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2382 } 2383 } else { 2384 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2385 2386 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2387 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2388 2389 SDValue CmpOp = getValue(CB.CmpMHS); 2390 EVT VT = CmpOp.getValueType(); 2391 2392 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2393 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2394 ISD::SETLE); 2395 } else { 2396 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2397 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2398 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2399 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2400 } 2401 } 2402 2403 // Update successor info 2404 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2405 // TrueBB and FalseBB are always different unless the incoming IR is 2406 // degenerate. This only happens when running llc on weird IR. 2407 if (CB.TrueBB != CB.FalseBB) 2408 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2409 SwitchBB->normalizeSuccProbs(); 2410 2411 // If the lhs block is the next block, invert the condition so that we can 2412 // fall through to the lhs instead of the rhs block. 2413 if (CB.TrueBB == NextBlock(SwitchBB)) { 2414 std::swap(CB.TrueBB, CB.FalseBB); 2415 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2416 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2417 } 2418 2419 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2420 MVT::Other, getControlRoot(), Cond, 2421 DAG.getBasicBlock(CB.TrueBB)); 2422 2423 // Insert the false branch. Do this even if it's a fall through branch, 2424 // this makes it easier to do DAG optimizations which require inverting 2425 // the branch condition. 2426 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2427 DAG.getBasicBlock(CB.FalseBB)); 2428 2429 DAG.setRoot(BrCond); 2430 } 2431 2432 /// visitJumpTable - Emit JumpTable node in the current MBB 2433 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2434 // Emit the code for the jump table 2435 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2436 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2437 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2438 JT.Reg, PTy); 2439 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2440 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2441 MVT::Other, Index.getValue(1), 2442 Table, Index); 2443 DAG.setRoot(BrJumpTable); 2444 } 2445 2446 /// visitJumpTableHeader - This function emits necessary code to produce index 2447 /// in the JumpTable from switch case. 2448 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2449 JumpTableHeader &JTH, 2450 MachineBasicBlock *SwitchBB) { 2451 SDLoc dl = getCurSDLoc(); 2452 2453 // Subtract the lowest switch case value from the value being switched on. 2454 SDValue SwitchOp = getValue(JTH.SValue); 2455 EVT VT = SwitchOp.getValueType(); 2456 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2457 DAG.getConstant(JTH.First, dl, VT)); 2458 2459 // The SDNode we just created, which holds the value being switched on minus 2460 // the smallest case value, needs to be copied to a virtual register so it 2461 // can be used as an index into the jump table in a subsequent basic block. 2462 // This value may be smaller or larger than the target's pointer type, and 2463 // therefore require extension or truncating. 2464 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2465 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2466 2467 unsigned JumpTableReg = 2468 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2469 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2470 JumpTableReg, SwitchOp); 2471 JT.Reg = JumpTableReg; 2472 2473 if (!JTH.OmitRangeCheck) { 2474 // Emit the range check for the jump table, and branch to the default block 2475 // for the switch statement if the value being switched on exceeds the 2476 // largest case in the switch. 2477 SDValue CMP = DAG.getSetCC( 2478 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2479 Sub.getValueType()), 2480 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2481 2482 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2483 MVT::Other, CopyTo, CMP, 2484 DAG.getBasicBlock(JT.Default)); 2485 2486 // Avoid emitting unnecessary branches to the next block. 2487 if (JT.MBB != NextBlock(SwitchBB)) 2488 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2489 DAG.getBasicBlock(JT.MBB)); 2490 2491 DAG.setRoot(BrCond); 2492 } else { 2493 // Avoid emitting unnecessary branches to the next block. 2494 if (JT.MBB != NextBlock(SwitchBB)) 2495 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2496 DAG.getBasicBlock(JT.MBB))); 2497 else 2498 DAG.setRoot(CopyTo); 2499 } 2500 } 2501 2502 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2503 /// variable if there exists one. 2504 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2505 SDValue &Chain) { 2506 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2507 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2508 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2509 MachineFunction &MF = DAG.getMachineFunction(); 2510 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2511 MachineSDNode *Node = 2512 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2513 if (Global) { 2514 MachinePointerInfo MPInfo(Global); 2515 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2516 MachineMemOperand::MODereferenceable; 2517 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2518 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlignment(PtrTy)); 2519 DAG.setNodeMemRefs(Node, {MemRef}); 2520 } 2521 if (PtrTy != PtrMemTy) 2522 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2523 return SDValue(Node, 0); 2524 } 2525 2526 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2527 /// tail spliced into a stack protector check success bb. 2528 /// 2529 /// For a high level explanation of how this fits into the stack protector 2530 /// generation see the comment on the declaration of class 2531 /// StackProtectorDescriptor. 2532 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2533 MachineBasicBlock *ParentBB) { 2534 2535 // First create the loads to the guard/stack slot for the comparison. 2536 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2537 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2538 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2539 2540 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2541 int FI = MFI.getStackProtectorIndex(); 2542 2543 SDValue Guard; 2544 SDLoc dl = getCurSDLoc(); 2545 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2546 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2547 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2548 2549 // Generate code to load the content of the guard slot. 2550 SDValue GuardVal = DAG.getLoad( 2551 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2552 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2553 MachineMemOperand::MOVolatile); 2554 2555 if (TLI.useStackGuardXorFP()) 2556 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2557 2558 // Retrieve guard check function, nullptr if instrumentation is inlined. 2559 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2560 // The target provides a guard check function to validate the guard value. 2561 // Generate a call to that function with the content of the guard slot as 2562 // argument. 2563 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2564 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2565 2566 TargetLowering::ArgListTy Args; 2567 TargetLowering::ArgListEntry Entry; 2568 Entry.Node = GuardVal; 2569 Entry.Ty = FnTy->getParamType(0); 2570 if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg)) 2571 Entry.IsInReg = true; 2572 Args.push_back(Entry); 2573 2574 TargetLowering::CallLoweringInfo CLI(DAG); 2575 CLI.setDebugLoc(getCurSDLoc()) 2576 .setChain(DAG.getEntryNode()) 2577 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2578 getValue(GuardCheckFn), std::move(Args)); 2579 2580 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2581 DAG.setRoot(Result.second); 2582 return; 2583 } 2584 2585 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2586 // Otherwise, emit a volatile load to retrieve the stack guard value. 2587 SDValue Chain = DAG.getEntryNode(); 2588 if (TLI.useLoadStackGuardNode()) { 2589 Guard = getLoadStackGuard(DAG, dl, Chain); 2590 } else { 2591 const Value *IRGuard = TLI.getSDagStackGuard(M); 2592 SDValue GuardPtr = getValue(IRGuard); 2593 2594 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2595 MachinePointerInfo(IRGuard, 0), Align, 2596 MachineMemOperand::MOVolatile); 2597 } 2598 2599 // Perform the comparison via a getsetcc. 2600 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2601 *DAG.getContext(), 2602 Guard.getValueType()), 2603 Guard, GuardVal, ISD::SETNE); 2604 2605 // If the guard/stackslot do not equal, branch to failure MBB. 2606 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2607 MVT::Other, GuardVal.getOperand(0), 2608 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2609 // Otherwise branch to success MBB. 2610 SDValue Br = DAG.getNode(ISD::BR, dl, 2611 MVT::Other, BrCond, 2612 DAG.getBasicBlock(SPD.getSuccessMBB())); 2613 2614 DAG.setRoot(Br); 2615 } 2616 2617 /// Codegen the failure basic block for a stack protector check. 2618 /// 2619 /// A failure stack protector machine basic block consists simply of a call to 2620 /// __stack_chk_fail(). 2621 /// 2622 /// For a high level explanation of how this fits into the stack protector 2623 /// generation see the comment on the declaration of class 2624 /// StackProtectorDescriptor. 2625 void 2626 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2627 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2628 TargetLowering::MakeLibCallOptions CallOptions; 2629 CallOptions.setDiscardResult(true); 2630 SDValue Chain = 2631 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2632 None, CallOptions, getCurSDLoc()).second; 2633 // On PS4, the "return address" must still be within the calling function, 2634 // even if it's at the very end, so emit an explicit TRAP here. 2635 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2636 if (TM.getTargetTriple().isPS4CPU()) 2637 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2638 2639 DAG.setRoot(Chain); 2640 } 2641 2642 /// visitBitTestHeader - This function emits necessary code to produce value 2643 /// suitable for "bit tests" 2644 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2645 MachineBasicBlock *SwitchBB) { 2646 SDLoc dl = getCurSDLoc(); 2647 2648 // Subtract the minimum value. 2649 SDValue SwitchOp = getValue(B.SValue); 2650 EVT VT = SwitchOp.getValueType(); 2651 SDValue RangeSub = 2652 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 2653 2654 // Determine the type of the test operands. 2655 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2656 bool UsePtrType = false; 2657 if (!TLI.isTypeLegal(VT)) { 2658 UsePtrType = true; 2659 } else { 2660 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2661 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2662 // Switch table case range are encoded into series of masks. 2663 // Just use pointer type, it's guaranteed to fit. 2664 UsePtrType = true; 2665 break; 2666 } 2667 } 2668 SDValue Sub = RangeSub; 2669 if (UsePtrType) { 2670 VT = TLI.getPointerTy(DAG.getDataLayout()); 2671 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2672 } 2673 2674 B.RegVT = VT.getSimpleVT(); 2675 B.Reg = FuncInfo.CreateReg(B.RegVT); 2676 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2677 2678 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2679 2680 if (!B.OmitRangeCheck) 2681 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2682 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2683 SwitchBB->normalizeSuccProbs(); 2684 2685 SDValue Root = CopyTo; 2686 if (!B.OmitRangeCheck) { 2687 // Conditional branch to the default block. 2688 SDValue RangeCmp = DAG.getSetCC(dl, 2689 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2690 RangeSub.getValueType()), 2691 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 2692 ISD::SETUGT); 2693 2694 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 2695 DAG.getBasicBlock(B.Default)); 2696 } 2697 2698 // Avoid emitting unnecessary branches to the next block. 2699 if (MBB != NextBlock(SwitchBB)) 2700 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 2701 2702 DAG.setRoot(Root); 2703 } 2704 2705 /// visitBitTestCase - this function produces one "bit test" 2706 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2707 MachineBasicBlock* NextMBB, 2708 BranchProbability BranchProbToNext, 2709 unsigned Reg, 2710 BitTestCase &B, 2711 MachineBasicBlock *SwitchBB) { 2712 SDLoc dl = getCurSDLoc(); 2713 MVT VT = BB.RegVT; 2714 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2715 SDValue Cmp; 2716 unsigned PopCount = countPopulation(B.Mask); 2717 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2718 if (PopCount == 1) { 2719 // Testing for a single bit; just compare the shift count with what it 2720 // would need to be to shift a 1 bit in that position. 2721 Cmp = DAG.getSetCC( 2722 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2723 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2724 ISD::SETEQ); 2725 } else if (PopCount == BB.Range) { 2726 // There is only one zero bit in the range, test for it directly. 2727 Cmp = DAG.getSetCC( 2728 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2729 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2730 ISD::SETNE); 2731 } else { 2732 // Make desired shift 2733 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2734 DAG.getConstant(1, dl, VT), ShiftOp); 2735 2736 // Emit bit tests and jumps 2737 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2738 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2739 Cmp = DAG.getSetCC( 2740 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2741 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2742 } 2743 2744 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2745 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2746 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2747 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2748 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2749 // one as they are relative probabilities (and thus work more like weights), 2750 // and hence we need to normalize them to let the sum of them become one. 2751 SwitchBB->normalizeSuccProbs(); 2752 2753 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2754 MVT::Other, getControlRoot(), 2755 Cmp, DAG.getBasicBlock(B.TargetBB)); 2756 2757 // Avoid emitting unnecessary branches to the next block. 2758 if (NextMBB != NextBlock(SwitchBB)) 2759 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2760 DAG.getBasicBlock(NextMBB)); 2761 2762 DAG.setRoot(BrAnd); 2763 } 2764 2765 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2766 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2767 2768 // Retrieve successors. Look through artificial IR level blocks like 2769 // catchswitch for successors. 2770 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2771 const BasicBlock *EHPadBB = I.getSuccessor(1); 2772 2773 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2774 // have to do anything here to lower funclet bundles. 2775 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 2776 LLVMContext::OB_funclet, 2777 LLVMContext::OB_cfguardtarget}) && 2778 "Cannot lower invokes with arbitrary operand bundles yet!"); 2779 2780 const Value *Callee(I.getCalledValue()); 2781 const Function *Fn = dyn_cast<Function>(Callee); 2782 if (isa<InlineAsm>(Callee)) 2783 visitInlineAsm(&I); 2784 else if (Fn && Fn->isIntrinsic()) { 2785 switch (Fn->getIntrinsicID()) { 2786 default: 2787 llvm_unreachable("Cannot invoke this intrinsic"); 2788 case Intrinsic::donothing: 2789 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2790 break; 2791 case Intrinsic::experimental_patchpoint_void: 2792 case Intrinsic::experimental_patchpoint_i64: 2793 visitPatchpoint(&I, EHPadBB); 2794 break; 2795 case Intrinsic::experimental_gc_statepoint: 2796 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2797 break; 2798 case Intrinsic::wasm_rethrow_in_catch: { 2799 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2800 // special because it can be invoked, so we manually lower it to a DAG 2801 // node here. 2802 SmallVector<SDValue, 8> Ops; 2803 Ops.push_back(getRoot()); // inchain 2804 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2805 Ops.push_back( 2806 DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(), 2807 TLI.getPointerTy(DAG.getDataLayout()))); 2808 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2809 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2810 break; 2811 } 2812 } 2813 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2814 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2815 // Eventually we will support lowering the @llvm.experimental.deoptimize 2816 // intrinsic, and right now there are no plans to support other intrinsics 2817 // with deopt state. 2818 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2819 } else { 2820 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2821 } 2822 2823 // If the value of the invoke is used outside of its defining block, make it 2824 // available as a virtual register. 2825 // We already took care of the exported value for the statepoint instruction 2826 // during call to the LowerStatepoint. 2827 if (!isStatepoint(I)) { 2828 CopyToExportRegsIfNeeded(&I); 2829 } 2830 2831 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2832 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2833 BranchProbability EHPadBBProb = 2834 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2835 : BranchProbability::getZero(); 2836 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2837 2838 // Update successor info. 2839 addSuccessorWithProb(InvokeMBB, Return); 2840 for (auto &UnwindDest : UnwindDests) { 2841 UnwindDest.first->setIsEHPad(); 2842 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2843 } 2844 InvokeMBB->normalizeSuccProbs(); 2845 2846 // Drop into normal successor. 2847 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 2848 DAG.getBasicBlock(Return))); 2849 } 2850 2851 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 2852 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 2853 2854 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2855 // have to do anything here to lower funclet bundles. 2856 assert(!I.hasOperandBundlesOtherThan( 2857 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2858 "Cannot lower callbrs with arbitrary operand bundles yet!"); 2859 2860 assert(isa<InlineAsm>(I.getCalledValue()) && 2861 "Only know how to handle inlineasm callbr"); 2862 visitInlineAsm(&I); 2863 2864 // Retrieve successors. 2865 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 2866 2867 // Update successor info. 2868 addSuccessorWithProb(CallBrMBB, Return); 2869 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 2870 MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)]; 2871 addSuccessorWithProb(CallBrMBB, Target); 2872 } 2873 CallBrMBB->normalizeSuccProbs(); 2874 2875 // Drop into default successor. 2876 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2877 MVT::Other, getControlRoot(), 2878 DAG.getBasicBlock(Return))); 2879 } 2880 2881 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2882 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2883 } 2884 2885 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2886 assert(FuncInfo.MBB->isEHPad() && 2887 "Call to landingpad not in landing pad!"); 2888 2889 // If there aren't registers to copy the values into (e.g., during SjLj 2890 // exceptions), then don't bother to create these DAG nodes. 2891 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2892 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2893 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2894 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2895 return; 2896 2897 // If landingpad's return type is token type, we don't create DAG nodes 2898 // for its exception pointer and selector value. The extraction of exception 2899 // pointer or selector value from token type landingpads is not currently 2900 // supported. 2901 if (LP.getType()->isTokenTy()) 2902 return; 2903 2904 SmallVector<EVT, 2> ValueVTs; 2905 SDLoc dl = getCurSDLoc(); 2906 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2907 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2908 2909 // Get the two live-in registers as SDValues. The physregs have already been 2910 // copied into virtual registers. 2911 SDValue Ops[2]; 2912 if (FuncInfo.ExceptionPointerVirtReg) { 2913 Ops[0] = DAG.getZExtOrTrunc( 2914 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2915 FuncInfo.ExceptionPointerVirtReg, 2916 TLI.getPointerTy(DAG.getDataLayout())), 2917 dl, ValueVTs[0]); 2918 } else { 2919 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2920 } 2921 Ops[1] = DAG.getZExtOrTrunc( 2922 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2923 FuncInfo.ExceptionSelectorVirtReg, 2924 TLI.getPointerTy(DAG.getDataLayout())), 2925 dl, ValueVTs[1]); 2926 2927 // Merge into one. 2928 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2929 DAG.getVTList(ValueVTs), Ops); 2930 setValue(&LP, Res); 2931 } 2932 2933 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2934 MachineBasicBlock *Last) { 2935 // Update JTCases. 2936 for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i) 2937 if (SL->JTCases[i].first.HeaderBB == First) 2938 SL->JTCases[i].first.HeaderBB = Last; 2939 2940 // Update BitTestCases. 2941 for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i) 2942 if (SL->BitTestCases[i].Parent == First) 2943 SL->BitTestCases[i].Parent = Last; 2944 } 2945 2946 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2947 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2948 2949 // Update machine-CFG edges with unique successors. 2950 SmallSet<BasicBlock*, 32> Done; 2951 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2952 BasicBlock *BB = I.getSuccessor(i); 2953 bool Inserted = Done.insert(BB).second; 2954 if (!Inserted) 2955 continue; 2956 2957 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2958 addSuccessorWithProb(IndirectBrMBB, Succ); 2959 } 2960 IndirectBrMBB->normalizeSuccProbs(); 2961 2962 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2963 MVT::Other, getControlRoot(), 2964 getValue(I.getAddress()))); 2965 } 2966 2967 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2968 if (!DAG.getTarget().Options.TrapUnreachable) 2969 return; 2970 2971 // We may be able to ignore unreachable behind a noreturn call. 2972 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 2973 const BasicBlock &BB = *I.getParent(); 2974 if (&I != &BB.front()) { 2975 BasicBlock::const_iterator PredI = 2976 std::prev(BasicBlock::const_iterator(&I)); 2977 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 2978 if (Call->doesNotReturn()) 2979 return; 2980 } 2981 } 2982 } 2983 2984 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2985 } 2986 2987 void SelectionDAGBuilder::visitFSub(const User &I) { 2988 // -0.0 - X --> fneg 2989 Type *Ty = I.getType(); 2990 if (isa<Constant>(I.getOperand(0)) && 2991 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2992 SDValue Op2 = getValue(I.getOperand(1)); 2993 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2994 Op2.getValueType(), Op2)); 2995 return; 2996 } 2997 2998 visitBinary(I, ISD::FSUB); 2999 } 3000 3001 /// Checks if the given instruction performs a vector reduction, in which case 3002 /// we have the freedom to alter the elements in the result as long as the 3003 /// reduction of them stays unchanged. 3004 static bool isVectorReductionOp(const User *I) { 3005 const Instruction *Inst = dyn_cast<Instruction>(I); 3006 if (!Inst || !Inst->getType()->isVectorTy()) 3007 return false; 3008 3009 auto OpCode = Inst->getOpcode(); 3010 switch (OpCode) { 3011 case Instruction::Add: 3012 case Instruction::Mul: 3013 case Instruction::And: 3014 case Instruction::Or: 3015 case Instruction::Xor: 3016 break; 3017 case Instruction::FAdd: 3018 case Instruction::FMul: 3019 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 3020 if (FPOp->getFastMathFlags().isFast()) 3021 break; 3022 LLVM_FALLTHROUGH; 3023 default: 3024 return false; 3025 } 3026 3027 unsigned ElemNum = Inst->getType()->getVectorNumElements(); 3028 // Ensure the reduction size is a power of 2. 3029 if (!isPowerOf2_32(ElemNum)) 3030 return false; 3031 3032 unsigned ElemNumToReduce = ElemNum; 3033 3034 // Do DFS search on the def-use chain from the given instruction. We only 3035 // allow four kinds of operations during the search until we reach the 3036 // instruction that extracts the first element from the vector: 3037 // 3038 // 1. The reduction operation of the same opcode as the given instruction. 3039 // 3040 // 2. PHI node. 3041 // 3042 // 3. ShuffleVector instruction together with a reduction operation that 3043 // does a partial reduction. 3044 // 3045 // 4. ExtractElement that extracts the first element from the vector, and we 3046 // stop searching the def-use chain here. 3047 // 3048 // 3 & 4 above perform a reduction on all elements of the vector. We push defs 3049 // from 1-3 to the stack to continue the DFS. The given instruction is not 3050 // a reduction operation if we meet any other instructions other than those 3051 // listed above. 3052 3053 SmallVector<const User *, 16> UsersToVisit{Inst}; 3054 SmallPtrSet<const User *, 16> Visited; 3055 bool ReduxExtracted = false; 3056 3057 while (!UsersToVisit.empty()) { 3058 auto User = UsersToVisit.back(); 3059 UsersToVisit.pop_back(); 3060 if (!Visited.insert(User).second) 3061 continue; 3062 3063 for (const auto *U : User->users()) { 3064 auto Inst = dyn_cast<Instruction>(U); 3065 if (!Inst) 3066 return false; 3067 3068 if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) { 3069 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 3070 if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast()) 3071 return false; 3072 UsersToVisit.push_back(U); 3073 } else if (const ShuffleVectorInst *ShufInst = 3074 dyn_cast<ShuffleVectorInst>(U)) { 3075 // Detect the following pattern: A ShuffleVector instruction together 3076 // with a reduction that do partial reduction on the first and second 3077 // ElemNumToReduce / 2 elements, and store the result in 3078 // ElemNumToReduce / 2 elements in another vector. 3079 3080 unsigned ResultElements = ShufInst->getType()->getVectorNumElements(); 3081 if (ResultElements < ElemNum) 3082 return false; 3083 3084 if (ElemNumToReduce == 1) 3085 return false; 3086 if (!isa<UndefValue>(U->getOperand(1))) 3087 return false; 3088 for (unsigned i = 0; i < ElemNumToReduce / 2; ++i) 3089 if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2)) 3090 return false; 3091 for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i) 3092 if (ShufInst->getMaskValue(i) != -1) 3093 return false; 3094 3095 // There is only one user of this ShuffleVector instruction, which 3096 // must be a reduction operation. 3097 if (!U->hasOneUse()) 3098 return false; 3099 3100 auto U2 = dyn_cast<Instruction>(*U->user_begin()); 3101 if (!U2 || U2->getOpcode() != OpCode) 3102 return false; 3103 3104 // Check operands of the reduction operation. 3105 if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) || 3106 (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) { 3107 UsersToVisit.push_back(U2); 3108 ElemNumToReduce /= 2; 3109 } else 3110 return false; 3111 } else if (isa<ExtractElementInst>(U)) { 3112 // At this moment we should have reduced all elements in the vector. 3113 if (ElemNumToReduce != 1) 3114 return false; 3115 3116 const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1)); 3117 if (!Val || !Val->isZero()) 3118 return false; 3119 3120 ReduxExtracted = true; 3121 } else 3122 return false; 3123 } 3124 } 3125 return ReduxExtracted; 3126 } 3127 3128 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3129 SDNodeFlags Flags; 3130 3131 SDValue Op = getValue(I.getOperand(0)); 3132 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3133 Op, Flags); 3134 setValue(&I, UnNodeValue); 3135 } 3136 3137 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3138 SDNodeFlags Flags; 3139 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3140 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3141 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3142 } 3143 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) { 3144 Flags.setExact(ExactOp->isExact()); 3145 } 3146 if (isVectorReductionOp(&I)) { 3147 Flags.setVectorReduction(true); 3148 LLVM_DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n"); 3149 3150 // If no flags are set we will propagate the incoming flags, if any flags 3151 // are set, we will intersect them with the incoming flag and so we need to 3152 // copy the FMF flags here. 3153 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) { 3154 Flags.copyFMF(*FPOp); 3155 } 3156 } 3157 3158 SDValue Op1 = getValue(I.getOperand(0)); 3159 SDValue Op2 = getValue(I.getOperand(1)); 3160 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3161 Op1, Op2, Flags); 3162 setValue(&I, BinNodeValue); 3163 } 3164 3165 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3166 SDValue Op1 = getValue(I.getOperand(0)); 3167 SDValue Op2 = getValue(I.getOperand(1)); 3168 3169 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3170 Op1.getValueType(), DAG.getDataLayout()); 3171 3172 // Coerce the shift amount to the right type if we can. 3173 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3174 unsigned ShiftSize = ShiftTy.getSizeInBits(); 3175 unsigned Op2Size = Op2.getValueSizeInBits(); 3176 SDLoc DL = getCurSDLoc(); 3177 3178 // If the operand is smaller than the shift count type, promote it. 3179 if (ShiftSize > Op2Size) 3180 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 3181 3182 // If the operand is larger than the shift count type but the shift 3183 // count type has enough bits to represent any shift value, truncate 3184 // it now. This is a common case and it exposes the truncate to 3185 // optimization early. 3186 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 3187 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 3188 // Otherwise we'll need to temporarily settle for some other convenient 3189 // type. Type legalization will make adjustments once the shiftee is split. 3190 else 3191 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 3192 } 3193 3194 bool nuw = false; 3195 bool nsw = false; 3196 bool exact = false; 3197 3198 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3199 3200 if (const OverflowingBinaryOperator *OFBinOp = 3201 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3202 nuw = OFBinOp->hasNoUnsignedWrap(); 3203 nsw = OFBinOp->hasNoSignedWrap(); 3204 } 3205 if (const PossiblyExactOperator *ExactOp = 3206 dyn_cast<const PossiblyExactOperator>(&I)) 3207 exact = ExactOp->isExact(); 3208 } 3209 SDNodeFlags Flags; 3210 Flags.setExact(exact); 3211 Flags.setNoSignedWrap(nsw); 3212 Flags.setNoUnsignedWrap(nuw); 3213 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3214 Flags); 3215 setValue(&I, Res); 3216 } 3217 3218 void SelectionDAGBuilder::visitSDiv(const User &I) { 3219 SDValue Op1 = getValue(I.getOperand(0)); 3220 SDValue Op2 = getValue(I.getOperand(1)); 3221 3222 SDNodeFlags Flags; 3223 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3224 cast<PossiblyExactOperator>(&I)->isExact()); 3225 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3226 Op2, Flags)); 3227 } 3228 3229 void SelectionDAGBuilder::visitICmp(const User &I) { 3230 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3231 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3232 predicate = IC->getPredicate(); 3233 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3234 predicate = ICmpInst::Predicate(IC->getPredicate()); 3235 SDValue Op1 = getValue(I.getOperand(0)); 3236 SDValue Op2 = getValue(I.getOperand(1)); 3237 ISD::CondCode Opcode = getICmpCondCode(predicate); 3238 3239 auto &TLI = DAG.getTargetLoweringInfo(); 3240 EVT MemVT = 3241 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3242 3243 // If a pointer's DAG type is larger than its memory type then the DAG values 3244 // are zero-extended. This breaks signed comparisons so truncate back to the 3245 // underlying type before doing the compare. 3246 if (Op1.getValueType() != MemVT) { 3247 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3248 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3249 } 3250 3251 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3252 I.getType()); 3253 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3254 } 3255 3256 void SelectionDAGBuilder::visitFCmp(const User &I) { 3257 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3258 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3259 predicate = FC->getPredicate(); 3260 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3261 predicate = FCmpInst::Predicate(FC->getPredicate()); 3262 SDValue Op1 = getValue(I.getOperand(0)); 3263 SDValue Op2 = getValue(I.getOperand(1)); 3264 3265 ISD::CondCode Condition = getFCmpCondCode(predicate); 3266 auto *FPMO = dyn_cast<FPMathOperator>(&I); 3267 if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath) 3268 Condition = getFCmpCodeWithoutNaN(Condition); 3269 3270 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3271 I.getType()); 3272 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3273 } 3274 3275 // Check if the condition of the select has one use or two users that are both 3276 // selects with the same condition. 3277 static bool hasOnlySelectUsers(const Value *Cond) { 3278 return llvm::all_of(Cond->users(), [](const Value *V) { 3279 return isa<SelectInst>(V); 3280 }); 3281 } 3282 3283 void SelectionDAGBuilder::visitSelect(const User &I) { 3284 SmallVector<EVT, 4> ValueVTs; 3285 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3286 ValueVTs); 3287 unsigned NumValues = ValueVTs.size(); 3288 if (NumValues == 0) return; 3289 3290 SmallVector<SDValue, 4> Values(NumValues); 3291 SDValue Cond = getValue(I.getOperand(0)); 3292 SDValue LHSVal = getValue(I.getOperand(1)); 3293 SDValue RHSVal = getValue(I.getOperand(2)); 3294 SmallVector<SDValue, 1> BaseOps(1, Cond); 3295 ISD::NodeType OpCode = 3296 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3297 3298 bool IsUnaryAbs = false; 3299 3300 // Min/max matching is only viable if all output VTs are the same. 3301 if (is_splat(ValueVTs)) { 3302 EVT VT = ValueVTs[0]; 3303 LLVMContext &Ctx = *DAG.getContext(); 3304 auto &TLI = DAG.getTargetLoweringInfo(); 3305 3306 // We care about the legality of the operation after it has been type 3307 // legalized. 3308 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3309 VT = TLI.getTypeToTransformTo(Ctx, VT); 3310 3311 // If the vselect is legal, assume we want to leave this as a vector setcc + 3312 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3313 // min/max is legal on the scalar type. 3314 bool UseScalarMinMax = VT.isVector() && 3315 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3316 3317 Value *LHS, *RHS; 3318 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3319 ISD::NodeType Opc = ISD::DELETED_NODE; 3320 switch (SPR.Flavor) { 3321 case SPF_UMAX: Opc = ISD::UMAX; break; 3322 case SPF_UMIN: Opc = ISD::UMIN; break; 3323 case SPF_SMAX: Opc = ISD::SMAX; break; 3324 case SPF_SMIN: Opc = ISD::SMIN; break; 3325 case SPF_FMINNUM: 3326 switch (SPR.NaNBehavior) { 3327 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3328 case SPNB_RETURNS_NAN: Opc = ISD::FMINIMUM; break; 3329 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3330 case SPNB_RETURNS_ANY: { 3331 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 3332 Opc = ISD::FMINNUM; 3333 else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)) 3334 Opc = ISD::FMINIMUM; 3335 else if (UseScalarMinMax) 3336 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 3337 ISD::FMINNUM : ISD::FMINIMUM; 3338 break; 3339 } 3340 } 3341 break; 3342 case SPF_FMAXNUM: 3343 switch (SPR.NaNBehavior) { 3344 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3345 case SPNB_RETURNS_NAN: Opc = ISD::FMAXIMUM; break; 3346 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3347 case SPNB_RETURNS_ANY: 3348 3349 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 3350 Opc = ISD::FMAXNUM; 3351 else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)) 3352 Opc = ISD::FMAXIMUM; 3353 else if (UseScalarMinMax) 3354 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 3355 ISD::FMAXNUM : ISD::FMAXIMUM; 3356 break; 3357 } 3358 break; 3359 case SPF_ABS: 3360 IsUnaryAbs = true; 3361 Opc = ISD::ABS; 3362 break; 3363 case SPF_NABS: 3364 // TODO: we need to produce sub(0, abs(X)). 3365 default: break; 3366 } 3367 3368 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3369 (TLI.isOperationLegalOrCustom(Opc, VT) || 3370 (UseScalarMinMax && 3371 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3372 // If the underlying comparison instruction is used by any other 3373 // instruction, the consumed instructions won't be destroyed, so it is 3374 // not profitable to convert to a min/max. 3375 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3376 OpCode = Opc; 3377 LHSVal = getValue(LHS); 3378 RHSVal = getValue(RHS); 3379 BaseOps.clear(); 3380 } 3381 3382 if (IsUnaryAbs) { 3383 OpCode = Opc; 3384 LHSVal = getValue(LHS); 3385 BaseOps.clear(); 3386 } 3387 } 3388 3389 if (IsUnaryAbs) { 3390 for (unsigned i = 0; i != NumValues; ++i) { 3391 Values[i] = 3392 DAG.getNode(OpCode, getCurSDLoc(), 3393 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), 3394 SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3395 } 3396 } else { 3397 for (unsigned i = 0; i != NumValues; ++i) { 3398 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3399 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3400 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3401 Values[i] = DAG.getNode( 3402 OpCode, getCurSDLoc(), 3403 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops); 3404 } 3405 } 3406 3407 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3408 DAG.getVTList(ValueVTs), Values)); 3409 } 3410 3411 void SelectionDAGBuilder::visitTrunc(const User &I) { 3412 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3413 SDValue N = getValue(I.getOperand(0)); 3414 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3415 I.getType()); 3416 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3417 } 3418 3419 void SelectionDAGBuilder::visitZExt(const User &I) { 3420 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3421 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3422 SDValue N = getValue(I.getOperand(0)); 3423 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3424 I.getType()); 3425 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3426 } 3427 3428 void SelectionDAGBuilder::visitSExt(const User &I) { 3429 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3430 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3431 SDValue N = getValue(I.getOperand(0)); 3432 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3433 I.getType()); 3434 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3435 } 3436 3437 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3438 // FPTrunc is never a no-op cast, no need to check 3439 SDValue N = getValue(I.getOperand(0)); 3440 SDLoc dl = getCurSDLoc(); 3441 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3442 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3443 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3444 DAG.getTargetConstant( 3445 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3446 } 3447 3448 void SelectionDAGBuilder::visitFPExt(const User &I) { 3449 // FPExt is never a no-op cast, no need to check 3450 SDValue N = getValue(I.getOperand(0)); 3451 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3452 I.getType()); 3453 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3454 } 3455 3456 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3457 // FPToUI is never a no-op cast, no need to check 3458 SDValue N = getValue(I.getOperand(0)); 3459 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3460 I.getType()); 3461 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3462 } 3463 3464 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3465 // FPToSI is never a no-op cast, no need to check 3466 SDValue N = getValue(I.getOperand(0)); 3467 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3468 I.getType()); 3469 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3470 } 3471 3472 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3473 // UIToFP is never a no-op cast, no need to check 3474 SDValue N = getValue(I.getOperand(0)); 3475 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3476 I.getType()); 3477 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3478 } 3479 3480 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3481 // SIToFP is never a no-op cast, no need to check 3482 SDValue N = getValue(I.getOperand(0)); 3483 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3484 I.getType()); 3485 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3486 } 3487 3488 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3489 // What to do depends on the size of the integer and the size of the pointer. 3490 // We can either truncate, zero extend, or no-op, accordingly. 3491 SDValue N = getValue(I.getOperand(0)); 3492 auto &TLI = DAG.getTargetLoweringInfo(); 3493 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3494 I.getType()); 3495 EVT PtrMemVT = 3496 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3497 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3498 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3499 setValue(&I, N); 3500 } 3501 3502 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3503 // What to do depends on the size of the integer and the size of the pointer. 3504 // We can either truncate, zero extend, or no-op, accordingly. 3505 SDValue N = getValue(I.getOperand(0)); 3506 auto &TLI = DAG.getTargetLoweringInfo(); 3507 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3508 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3509 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3510 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3511 setValue(&I, N); 3512 } 3513 3514 void SelectionDAGBuilder::visitBitCast(const User &I) { 3515 SDValue N = getValue(I.getOperand(0)); 3516 SDLoc dl = getCurSDLoc(); 3517 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3518 I.getType()); 3519 3520 // BitCast assures us that source and destination are the same size so this is 3521 // either a BITCAST or a no-op. 3522 if (DestVT != N.getValueType()) 3523 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3524 DestVT, N)); // convert types. 3525 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3526 // might fold any kind of constant expression to an integer constant and that 3527 // is not what we are looking for. Only recognize a bitcast of a genuine 3528 // constant integer as an opaque constant. 3529 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3530 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3531 /*isOpaque*/true)); 3532 else 3533 setValue(&I, N); // noop cast. 3534 } 3535 3536 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3537 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3538 const Value *SV = I.getOperand(0); 3539 SDValue N = getValue(SV); 3540 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3541 3542 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3543 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3544 3545 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3546 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3547 3548 setValue(&I, N); 3549 } 3550 3551 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3552 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3553 SDValue InVec = getValue(I.getOperand(0)); 3554 SDValue InVal = getValue(I.getOperand(1)); 3555 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3556 TLI.getVectorIdxTy(DAG.getDataLayout())); 3557 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3558 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3559 InVec, InVal, InIdx)); 3560 } 3561 3562 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3563 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3564 SDValue InVec = getValue(I.getOperand(0)); 3565 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3566 TLI.getVectorIdxTy(DAG.getDataLayout())); 3567 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3568 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3569 InVec, InIdx)); 3570 } 3571 3572 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3573 SDValue Src1 = getValue(I.getOperand(0)); 3574 SDValue Src2 = getValue(I.getOperand(1)); 3575 Constant *MaskV = cast<Constant>(I.getOperand(2)); 3576 SDLoc DL = getCurSDLoc(); 3577 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3578 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3579 EVT SrcVT = Src1.getValueType(); 3580 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3581 3582 if (MaskV->isNullValue() && VT.isScalableVector()) { 3583 // Canonical splat form of first element of first input vector. 3584 SDValue FirstElt = 3585 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 3586 DAG.getVectorIdxConstant(0, DL)); 3587 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 3588 return; 3589 } 3590 3591 // For now, we only handle splats for scalable vectors. 3592 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 3593 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 3594 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 3595 3596 SmallVector<int, 8> Mask; 3597 ShuffleVectorInst::getShuffleMask(MaskV, Mask); 3598 unsigned MaskNumElts = Mask.size(); 3599 3600 if (SrcNumElts == MaskNumElts) { 3601 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3602 return; 3603 } 3604 3605 // Normalize the shuffle vector since mask and vector length don't match. 3606 if (SrcNumElts < MaskNumElts) { 3607 // Mask is longer than the source vectors. We can use concatenate vector to 3608 // make the mask and vectors lengths match. 3609 3610 if (MaskNumElts % SrcNumElts == 0) { 3611 // Mask length is a multiple of the source vector length. 3612 // Check if the shuffle is some kind of concatenation of the input 3613 // vectors. 3614 unsigned NumConcat = MaskNumElts / SrcNumElts; 3615 bool IsConcat = true; 3616 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3617 for (unsigned i = 0; i != MaskNumElts; ++i) { 3618 int Idx = Mask[i]; 3619 if (Idx < 0) 3620 continue; 3621 // Ensure the indices in each SrcVT sized piece are sequential and that 3622 // the same source is used for the whole piece. 3623 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3624 (ConcatSrcs[i / SrcNumElts] >= 0 && 3625 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3626 IsConcat = false; 3627 break; 3628 } 3629 // Remember which source this index came from. 3630 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3631 } 3632 3633 // The shuffle is concatenating multiple vectors together. Just emit 3634 // a CONCAT_VECTORS operation. 3635 if (IsConcat) { 3636 SmallVector<SDValue, 8> ConcatOps; 3637 for (auto Src : ConcatSrcs) { 3638 if (Src < 0) 3639 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3640 else if (Src == 0) 3641 ConcatOps.push_back(Src1); 3642 else 3643 ConcatOps.push_back(Src2); 3644 } 3645 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3646 return; 3647 } 3648 } 3649 3650 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3651 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3652 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3653 PaddedMaskNumElts); 3654 3655 // Pad both vectors with undefs to make them the same length as the mask. 3656 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3657 3658 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3659 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3660 MOps1[0] = Src1; 3661 MOps2[0] = Src2; 3662 3663 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3664 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3665 3666 // Readjust mask for new input vector length. 3667 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3668 for (unsigned i = 0; i != MaskNumElts; ++i) { 3669 int Idx = Mask[i]; 3670 if (Idx >= (int)SrcNumElts) 3671 Idx -= SrcNumElts - PaddedMaskNumElts; 3672 MappedOps[i] = Idx; 3673 } 3674 3675 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3676 3677 // If the concatenated vector was padded, extract a subvector with the 3678 // correct number of elements. 3679 if (MaskNumElts != PaddedMaskNumElts) 3680 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3681 DAG.getVectorIdxConstant(0, DL)); 3682 3683 setValue(&I, Result); 3684 return; 3685 } 3686 3687 if (SrcNumElts > MaskNumElts) { 3688 // Analyze the access pattern of the vector to see if we can extract 3689 // two subvectors and do the shuffle. 3690 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3691 bool CanExtract = true; 3692 for (int Idx : Mask) { 3693 unsigned Input = 0; 3694 if (Idx < 0) 3695 continue; 3696 3697 if (Idx >= (int)SrcNumElts) { 3698 Input = 1; 3699 Idx -= SrcNumElts; 3700 } 3701 3702 // If all the indices come from the same MaskNumElts sized portion of 3703 // the sources we can use extract. Also make sure the extract wouldn't 3704 // extract past the end of the source. 3705 int NewStartIdx = alignDown(Idx, MaskNumElts); 3706 if (NewStartIdx + MaskNumElts > SrcNumElts || 3707 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3708 CanExtract = false; 3709 // Make sure we always update StartIdx as we use it to track if all 3710 // elements are undef. 3711 StartIdx[Input] = NewStartIdx; 3712 } 3713 3714 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3715 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3716 return; 3717 } 3718 if (CanExtract) { 3719 // Extract appropriate subvector and generate a vector shuffle 3720 for (unsigned Input = 0; Input < 2; ++Input) { 3721 SDValue &Src = Input == 0 ? Src1 : Src2; 3722 if (StartIdx[Input] < 0) 3723 Src = DAG.getUNDEF(VT); 3724 else { 3725 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3726 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 3727 } 3728 } 3729 3730 // Calculate new mask. 3731 SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end()); 3732 for (int &Idx : MappedOps) { 3733 if (Idx >= (int)SrcNumElts) 3734 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3735 else if (Idx >= 0) 3736 Idx -= StartIdx[0]; 3737 } 3738 3739 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3740 return; 3741 } 3742 } 3743 3744 // We can't use either concat vectors or extract subvectors so fall back to 3745 // replacing the shuffle with extract and build vector. 3746 // to insert and build vector. 3747 EVT EltVT = VT.getVectorElementType(); 3748 SmallVector<SDValue,8> Ops; 3749 for (int Idx : Mask) { 3750 SDValue Res; 3751 3752 if (Idx < 0) { 3753 Res = DAG.getUNDEF(EltVT); 3754 } else { 3755 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3756 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3757 3758 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 3759 DAG.getVectorIdxConstant(Idx, DL)); 3760 } 3761 3762 Ops.push_back(Res); 3763 } 3764 3765 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3766 } 3767 3768 void SelectionDAGBuilder::visitInsertValue(const User &I) { 3769 ArrayRef<unsigned> Indices; 3770 if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I)) 3771 Indices = IV->getIndices(); 3772 else 3773 Indices = cast<ConstantExpr>(&I)->getIndices(); 3774 3775 const Value *Op0 = I.getOperand(0); 3776 const Value *Op1 = I.getOperand(1); 3777 Type *AggTy = I.getType(); 3778 Type *ValTy = Op1->getType(); 3779 bool IntoUndef = isa<UndefValue>(Op0); 3780 bool FromUndef = isa<UndefValue>(Op1); 3781 3782 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3783 3784 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3785 SmallVector<EVT, 4> AggValueVTs; 3786 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3787 SmallVector<EVT, 4> ValValueVTs; 3788 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3789 3790 unsigned NumAggValues = AggValueVTs.size(); 3791 unsigned NumValValues = ValValueVTs.size(); 3792 SmallVector<SDValue, 4> Values(NumAggValues); 3793 3794 // Ignore an insertvalue that produces an empty object 3795 if (!NumAggValues) { 3796 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3797 return; 3798 } 3799 3800 SDValue Agg = getValue(Op0); 3801 unsigned i = 0; 3802 // Copy the beginning value(s) from the original aggregate. 3803 for (; i != LinearIndex; ++i) 3804 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3805 SDValue(Agg.getNode(), Agg.getResNo() + i); 3806 // Copy values from the inserted value(s). 3807 if (NumValValues) { 3808 SDValue Val = getValue(Op1); 3809 for (; i != LinearIndex + NumValValues; ++i) 3810 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3811 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3812 } 3813 // Copy remaining value(s) from the original aggregate. 3814 for (; i != NumAggValues; ++i) 3815 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3816 SDValue(Agg.getNode(), Agg.getResNo() + i); 3817 3818 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3819 DAG.getVTList(AggValueVTs), Values)); 3820 } 3821 3822 void SelectionDAGBuilder::visitExtractValue(const User &I) { 3823 ArrayRef<unsigned> Indices; 3824 if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I)) 3825 Indices = EV->getIndices(); 3826 else 3827 Indices = cast<ConstantExpr>(&I)->getIndices(); 3828 3829 const Value *Op0 = I.getOperand(0); 3830 Type *AggTy = Op0->getType(); 3831 Type *ValTy = I.getType(); 3832 bool OutOfUndef = isa<UndefValue>(Op0); 3833 3834 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3835 3836 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3837 SmallVector<EVT, 4> ValValueVTs; 3838 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3839 3840 unsigned NumValValues = ValValueVTs.size(); 3841 3842 // Ignore a extractvalue that produces an empty object 3843 if (!NumValValues) { 3844 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3845 return; 3846 } 3847 3848 SmallVector<SDValue, 4> Values(NumValValues); 3849 3850 SDValue Agg = getValue(Op0); 3851 // Copy out the selected value(s). 3852 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3853 Values[i - LinearIndex] = 3854 OutOfUndef ? 3855 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3856 SDValue(Agg.getNode(), Agg.getResNo() + i); 3857 3858 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3859 DAG.getVTList(ValValueVTs), Values)); 3860 } 3861 3862 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3863 Value *Op0 = I.getOperand(0); 3864 // Note that the pointer operand may be a vector of pointers. Take the scalar 3865 // element which holds a pointer. 3866 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3867 SDValue N = getValue(Op0); 3868 SDLoc dl = getCurSDLoc(); 3869 auto &TLI = DAG.getTargetLoweringInfo(); 3870 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 3871 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 3872 3873 // Normalize Vector GEP - all scalar operands should be converted to the 3874 // splat vector. 3875 bool IsVectorGEP = I.getType()->isVectorTy(); 3876 ElementCount VectorElementCount = IsVectorGEP ? 3877 I.getType()->getVectorElementCount() : ElementCount(0, false); 3878 3879 if (IsVectorGEP && !N.getValueType().isVector()) { 3880 LLVMContext &Context = *DAG.getContext(); 3881 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 3882 if (VectorElementCount.Scalable) 3883 N = DAG.getSplatVector(VT, dl, N); 3884 else 3885 N = DAG.getSplatBuildVector(VT, dl, N); 3886 } 3887 3888 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3889 GTI != E; ++GTI) { 3890 const Value *Idx = GTI.getOperand(); 3891 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3892 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3893 if (Field) { 3894 // N = N + Offset 3895 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3896 3897 // In an inbounds GEP with an offset that is nonnegative even when 3898 // interpreted as signed, assume there is no unsigned overflow. 3899 SDNodeFlags Flags; 3900 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3901 Flags.setNoUnsignedWrap(true); 3902 3903 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3904 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3905 } 3906 } else { 3907 // IdxSize is the width of the arithmetic according to IR semantics. 3908 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 3909 // (and fix up the result later). 3910 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3911 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3912 TypeSize ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); 3913 // We intentionally mask away the high bits here; ElementSize may not 3914 // fit in IdxTy. 3915 APInt ElementMul(IdxSize, ElementSize.getKnownMinSize()); 3916 bool ElementScalable = ElementSize.isScalable(); 3917 3918 // If this is a scalar constant or a splat vector of constants, 3919 // handle it quickly. 3920 const auto *C = dyn_cast<Constant>(Idx); 3921 if (C && isa<VectorType>(C->getType())) 3922 C = C->getSplatValue(); 3923 3924 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 3925 if (CI && CI->isZero()) 3926 continue; 3927 if (CI && !ElementScalable) { 3928 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 3929 LLVMContext &Context = *DAG.getContext(); 3930 SDValue OffsVal; 3931 if (IsVectorGEP) 3932 OffsVal = DAG.getConstant( 3933 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 3934 else 3935 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 3936 3937 // In an inbounds GEP with an offset that is nonnegative even when 3938 // interpreted as signed, assume there is no unsigned overflow. 3939 SDNodeFlags Flags; 3940 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3941 Flags.setNoUnsignedWrap(true); 3942 3943 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3944 3945 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3946 continue; 3947 } 3948 3949 // N = N + Idx * ElementMul; 3950 SDValue IdxN = getValue(Idx); 3951 3952 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 3953 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 3954 VectorElementCount); 3955 if (VectorElementCount.Scalable) 3956 IdxN = DAG.getSplatVector(VT, dl, IdxN); 3957 else 3958 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3959 } 3960 3961 // If the index is smaller or larger than intptr_t, truncate or extend 3962 // it. 3963 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3964 3965 if (ElementScalable) { 3966 EVT VScaleTy = N.getValueType().getScalarType(); 3967 SDValue VScale = DAG.getNode( 3968 ISD::VSCALE, dl, VScaleTy, 3969 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 3970 if (IsVectorGEP) 3971 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 3972 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 3973 } else { 3974 // If this is a multiply by a power of two, turn it into a shl 3975 // immediately. This is a very common case. 3976 if (ElementMul != 1) { 3977 if (ElementMul.isPowerOf2()) { 3978 unsigned Amt = ElementMul.logBase2(); 3979 IdxN = DAG.getNode(ISD::SHL, dl, 3980 N.getValueType(), IdxN, 3981 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3982 } else { 3983 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 3984 IdxN.getValueType()); 3985 IdxN = DAG.getNode(ISD::MUL, dl, 3986 N.getValueType(), IdxN, Scale); 3987 } 3988 } 3989 } 3990 3991 N = DAG.getNode(ISD::ADD, dl, 3992 N.getValueType(), N, IdxN); 3993 } 3994 } 3995 3996 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 3997 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 3998 3999 setValue(&I, N); 4000 } 4001 4002 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 4003 // If this is a fixed sized alloca in the entry block of the function, 4004 // allocate it statically on the stack. 4005 if (FuncInfo.StaticAllocaMap.count(&I)) 4006 return; // getValue will auto-populate this. 4007 4008 SDLoc dl = getCurSDLoc(); 4009 Type *Ty = I.getAllocatedType(); 4010 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4011 auto &DL = DAG.getDataLayout(); 4012 uint64_t TySize = DL.getTypeAllocSize(Ty); 4013 unsigned Align = 4014 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 4015 4016 SDValue AllocSize = getValue(I.getArraySize()); 4017 4018 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace()); 4019 if (AllocSize.getValueType() != IntPtr) 4020 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 4021 4022 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 4023 AllocSize, 4024 DAG.getConstant(TySize, dl, IntPtr)); 4025 4026 // Handle alignment. If the requested alignment is less than or equal to 4027 // the stack alignment, ignore it. If the size is greater than or equal to 4028 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 4029 unsigned StackAlign = 4030 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 4031 if (Align <= StackAlign) 4032 Align = 0; 4033 4034 // Round the size of the allocation up to the stack alignment size 4035 // by add SA-1 to the size. This doesn't overflow because we're computing 4036 // an address inside an alloca. 4037 SDNodeFlags Flags; 4038 Flags.setNoUnsignedWrap(true); 4039 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 4040 DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags); 4041 4042 // Mask out the low bits for alignment purposes. 4043 AllocSize = 4044 DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 4045 DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr)); 4046 4047 SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)}; 4048 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 4049 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 4050 setValue(&I, DSA); 4051 DAG.setRoot(DSA.getValue(1)); 4052 4053 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 4054 } 4055 4056 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 4057 if (I.isAtomic()) 4058 return visitAtomicLoad(I); 4059 4060 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4061 const Value *SV = I.getOperand(0); 4062 if (TLI.supportSwiftError()) { 4063 // Swifterror values can come from either a function parameter with 4064 // swifterror attribute or an alloca with swifterror attribute. 4065 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 4066 if (Arg->hasSwiftErrorAttr()) 4067 return visitLoadFromSwiftError(I); 4068 } 4069 4070 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 4071 if (Alloca->isSwiftError()) 4072 return visitLoadFromSwiftError(I); 4073 } 4074 } 4075 4076 SDValue Ptr = getValue(SV); 4077 4078 Type *Ty = I.getType(); 4079 unsigned Alignment = I.getAlignment(); 4080 4081 AAMDNodes AAInfo; 4082 I.getAAMetadata(AAInfo); 4083 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4084 4085 SmallVector<EVT, 4> ValueVTs, MemVTs; 4086 SmallVector<uint64_t, 4> Offsets; 4087 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4088 unsigned NumValues = ValueVTs.size(); 4089 if (NumValues == 0) 4090 return; 4091 4092 bool isVolatile = I.isVolatile(); 4093 4094 SDValue Root; 4095 bool ConstantMemory = false; 4096 if (isVolatile) 4097 // Serialize volatile loads with other side effects. 4098 Root = getRoot(); 4099 else if (NumValues > MaxParallelChains) 4100 Root = getMemoryRoot(); 4101 else if (AA && 4102 AA->pointsToConstantMemory(MemoryLocation( 4103 SV, 4104 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4105 AAInfo))) { 4106 // Do not serialize (non-volatile) loads of constant memory with anything. 4107 Root = DAG.getEntryNode(); 4108 ConstantMemory = true; 4109 } else { 4110 // Do not serialize non-volatile loads against each other. 4111 Root = DAG.getRoot(); 4112 } 4113 4114 SDLoc dl = getCurSDLoc(); 4115 4116 if (isVolatile) 4117 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4118 4119 // An aggregate load cannot wrap around the address space, so offsets to its 4120 // parts don't wrap either. 4121 SDNodeFlags Flags; 4122 Flags.setNoUnsignedWrap(true); 4123 4124 SmallVector<SDValue, 4> Values(NumValues); 4125 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4126 EVT PtrVT = Ptr.getValueType(); 4127 4128 MachineMemOperand::Flags MMOFlags 4129 = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4130 4131 unsigned ChainI = 0; 4132 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4133 // Serializing loads here may result in excessive register pressure, and 4134 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4135 // could recover a bit by hoisting nodes upward in the chain by recognizing 4136 // they are side-effect free or do not alias. The optimizer should really 4137 // avoid this case by converting large object/array copies to llvm.memcpy 4138 // (MaxParallelChains should always remain as failsafe). 4139 if (ChainI == MaxParallelChains) { 4140 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4141 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4142 makeArrayRef(Chains.data(), ChainI)); 4143 Root = Chain; 4144 ChainI = 0; 4145 } 4146 SDValue A = DAG.getNode(ISD::ADD, dl, 4147 PtrVT, Ptr, 4148 DAG.getConstant(Offsets[i], dl, PtrVT), 4149 Flags); 4150 4151 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4152 MachinePointerInfo(SV, Offsets[i]), Alignment, 4153 MMOFlags, AAInfo, Ranges); 4154 Chains[ChainI] = L.getValue(1); 4155 4156 if (MemVTs[i] != ValueVTs[i]) 4157 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4158 4159 Values[i] = L; 4160 } 4161 4162 if (!ConstantMemory) { 4163 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4164 makeArrayRef(Chains.data(), ChainI)); 4165 if (isVolatile) 4166 DAG.setRoot(Chain); 4167 else 4168 PendingLoads.push_back(Chain); 4169 } 4170 4171 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4172 DAG.getVTList(ValueVTs), Values)); 4173 } 4174 4175 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4176 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4177 "call visitStoreToSwiftError when backend supports swifterror"); 4178 4179 SmallVector<EVT, 4> ValueVTs; 4180 SmallVector<uint64_t, 4> Offsets; 4181 const Value *SrcV = I.getOperand(0); 4182 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4183 SrcV->getType(), ValueVTs, &Offsets); 4184 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4185 "expect a single EVT for swifterror"); 4186 4187 SDValue Src = getValue(SrcV); 4188 // Create a virtual register, then update the virtual register. 4189 Register VReg = 4190 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4191 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4192 // Chain can be getRoot or getControlRoot. 4193 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4194 SDValue(Src.getNode(), Src.getResNo())); 4195 DAG.setRoot(CopyNode); 4196 } 4197 4198 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4199 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4200 "call visitLoadFromSwiftError when backend supports swifterror"); 4201 4202 assert(!I.isVolatile() && 4203 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4204 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4205 "Support volatile, non temporal, invariant for load_from_swift_error"); 4206 4207 const Value *SV = I.getOperand(0); 4208 Type *Ty = I.getType(); 4209 AAMDNodes AAInfo; 4210 I.getAAMetadata(AAInfo); 4211 assert( 4212 (!AA || 4213 !AA->pointsToConstantMemory(MemoryLocation( 4214 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4215 AAInfo))) && 4216 "load_from_swift_error should not be constant memory"); 4217 4218 SmallVector<EVT, 4> ValueVTs; 4219 SmallVector<uint64_t, 4> Offsets; 4220 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4221 ValueVTs, &Offsets); 4222 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4223 "expect a single EVT for swifterror"); 4224 4225 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4226 SDValue L = DAG.getCopyFromReg( 4227 getRoot(), getCurSDLoc(), 4228 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4229 4230 setValue(&I, L); 4231 } 4232 4233 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4234 if (I.isAtomic()) 4235 return visitAtomicStore(I); 4236 4237 const Value *SrcV = I.getOperand(0); 4238 const Value *PtrV = I.getOperand(1); 4239 4240 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4241 if (TLI.supportSwiftError()) { 4242 // Swifterror values can come from either a function parameter with 4243 // swifterror attribute or an alloca with swifterror attribute. 4244 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4245 if (Arg->hasSwiftErrorAttr()) 4246 return visitStoreToSwiftError(I); 4247 } 4248 4249 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4250 if (Alloca->isSwiftError()) 4251 return visitStoreToSwiftError(I); 4252 } 4253 } 4254 4255 SmallVector<EVT, 4> ValueVTs, MemVTs; 4256 SmallVector<uint64_t, 4> Offsets; 4257 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4258 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4259 unsigned NumValues = ValueVTs.size(); 4260 if (NumValues == 0) 4261 return; 4262 4263 // Get the lowered operands. Note that we do this after 4264 // checking if NumResults is zero, because with zero results 4265 // the operands won't have values in the map. 4266 SDValue Src = getValue(SrcV); 4267 SDValue Ptr = getValue(PtrV); 4268 4269 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4270 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4271 SDLoc dl = getCurSDLoc(); 4272 unsigned Alignment = I.getAlignment(); 4273 AAMDNodes AAInfo; 4274 I.getAAMetadata(AAInfo); 4275 4276 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4277 4278 // An aggregate load cannot wrap around the address space, so offsets to its 4279 // parts don't wrap either. 4280 SDNodeFlags Flags; 4281 Flags.setNoUnsignedWrap(true); 4282 4283 unsigned ChainI = 0; 4284 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4285 // See visitLoad comments. 4286 if (ChainI == MaxParallelChains) { 4287 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4288 makeArrayRef(Chains.data(), ChainI)); 4289 Root = Chain; 4290 ChainI = 0; 4291 } 4292 SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags); 4293 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4294 if (MemVTs[i] != ValueVTs[i]) 4295 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4296 SDValue St = 4297 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4298 Alignment, MMOFlags, AAInfo); 4299 Chains[ChainI] = St; 4300 } 4301 4302 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4303 makeArrayRef(Chains.data(), ChainI)); 4304 DAG.setRoot(StoreNode); 4305 } 4306 4307 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4308 bool IsCompressing) { 4309 SDLoc sdl = getCurSDLoc(); 4310 4311 auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4312 unsigned& Alignment) { 4313 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4314 Src0 = I.getArgOperand(0); 4315 Ptr = I.getArgOperand(1); 4316 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 4317 Mask = I.getArgOperand(3); 4318 }; 4319 auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4320 unsigned& Alignment) { 4321 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4322 Src0 = I.getArgOperand(0); 4323 Ptr = I.getArgOperand(1); 4324 Mask = I.getArgOperand(2); 4325 Alignment = 0; 4326 }; 4327 4328 Value *PtrOperand, *MaskOperand, *Src0Operand; 4329 unsigned Alignment; 4330 if (IsCompressing) 4331 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4332 else 4333 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4334 4335 SDValue Ptr = getValue(PtrOperand); 4336 SDValue Src0 = getValue(Src0Operand); 4337 SDValue Mask = getValue(MaskOperand); 4338 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4339 4340 EVT VT = Src0.getValueType(); 4341 if (!Alignment) 4342 Alignment = DAG.getEVTAlignment(VT); 4343 4344 AAMDNodes AAInfo; 4345 I.getAAMetadata(AAInfo); 4346 4347 MachineMemOperand *MMO = 4348 DAG.getMachineFunction(). 4349 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4350 MachineMemOperand::MOStore, 4351 // TODO: Make MachineMemOperands aware of scalable 4352 // vectors. 4353 VT.getStoreSize().getKnownMinSize(), 4354 Alignment, AAInfo); 4355 SDValue StoreNode = 4356 DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO, 4357 ISD::UNINDEXED, false /* Truncating */, IsCompressing); 4358 DAG.setRoot(StoreNode); 4359 setValue(&I, StoreNode); 4360 } 4361 4362 // Get a uniform base for the Gather/Scatter intrinsic. 4363 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4364 // We try to represent it as a base pointer + vector of indices. 4365 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4366 // The first operand of the GEP may be a single pointer or a vector of pointers 4367 // Example: 4368 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4369 // or 4370 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4371 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4372 // 4373 // When the first GEP operand is a single pointer - it is the uniform base we 4374 // are looking for. If first operand of the GEP is a splat vector - we 4375 // extract the splat value and use it as a uniform base. 4376 // In all other cases the function returns 'false'. 4377 static bool getUniformBase(const Value *&Ptr, SDValue &Base, SDValue &Index, 4378 ISD::MemIndexType &IndexType, SDValue &Scale, 4379 SelectionDAGBuilder *SDB) { 4380 SelectionDAG& DAG = SDB->DAG; 4381 LLVMContext &Context = *DAG.getContext(); 4382 4383 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 4384 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4385 if (!GEP) 4386 return false; 4387 4388 const Value *GEPPtr = GEP->getPointerOperand(); 4389 if (!GEPPtr->getType()->isVectorTy()) 4390 Ptr = GEPPtr; 4391 else if (!(Ptr = getSplatValue(GEPPtr))) 4392 return false; 4393 4394 unsigned FinalIndex = GEP->getNumOperands() - 1; 4395 Value *IndexVal = GEP->getOperand(FinalIndex); 4396 gep_type_iterator GTI = gep_type_begin(*GEP); 4397 4398 // Ensure all the other indices are 0. 4399 for (unsigned i = 1; i < FinalIndex; ++i, ++GTI) { 4400 auto *C = dyn_cast<Constant>(GEP->getOperand(i)); 4401 if (!C) 4402 return false; 4403 if (isa<VectorType>(C->getType())) 4404 C = C->getSplatValue(); 4405 auto *CI = dyn_cast_or_null<ConstantInt>(C); 4406 if (!CI || !CI->isZero()) 4407 return false; 4408 } 4409 4410 // The operands of the GEP may be defined in another basic block. 4411 // In this case we'll not find nodes for the operands. 4412 if (!SDB->findValue(Ptr)) 4413 return false; 4414 Constant *C = dyn_cast<Constant>(IndexVal); 4415 if (!C && !SDB->findValue(IndexVal)) 4416 return false; 4417 4418 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4419 const DataLayout &DL = DAG.getDataLayout(); 4420 StructType *STy = GTI.getStructTypeOrNull(); 4421 4422 if (STy) { 4423 const StructLayout *SL = DL.getStructLayout(STy); 4424 if (isa<VectorType>(C->getType())) { 4425 C = C->getSplatValue(); 4426 // FIXME: If getSplatValue may return nullptr for a structure? 4427 // If not, the following check can be removed. 4428 if (!C) 4429 return false; 4430 } 4431 auto *CI = cast<ConstantInt>(C); 4432 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4433 Index = DAG.getConstant(SL->getElementOffset(CI->getZExtValue()), 4434 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4435 } else { 4436 Scale = DAG.getTargetConstant( 4437 DL.getTypeAllocSize(GEP->getResultElementType()), 4438 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4439 Index = SDB->getValue(IndexVal); 4440 } 4441 Base = SDB->getValue(Ptr); 4442 IndexType = ISD::SIGNED_SCALED; 4443 4444 if (STy || !Index.getValueType().isVector()) { 4445 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 4446 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 4447 Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index); 4448 } 4449 return true; 4450 } 4451 4452 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4453 SDLoc sdl = getCurSDLoc(); 4454 4455 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4456 const Value *Ptr = I.getArgOperand(1); 4457 SDValue Src0 = getValue(I.getArgOperand(0)); 4458 SDValue Mask = getValue(I.getArgOperand(3)); 4459 EVT VT = Src0.getValueType(); 4460 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 4461 if (!Alignment) 4462 Alignment = DAG.getEVTAlignment(VT); 4463 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4464 4465 AAMDNodes AAInfo; 4466 I.getAAMetadata(AAInfo); 4467 4468 SDValue Base; 4469 SDValue Index; 4470 ISD::MemIndexType IndexType; 4471 SDValue Scale; 4472 const Value *BasePtr = Ptr; 4473 bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale, 4474 this); 4475 4476 const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 4477 MachineMemOperand *MMO = DAG.getMachineFunction(). 4478 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 4479 MachineMemOperand::MOStore, 4480 // TODO: Make MachineMemOperands aware of scalable 4481 // vectors. 4482 VT.getStoreSize().getKnownMinSize(), 4483 Alignment, AAInfo); 4484 if (!UniformBase) { 4485 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4486 Index = getValue(Ptr); 4487 IndexType = ISD::SIGNED_SCALED; 4488 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4489 } 4490 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4491 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4492 Ops, MMO, IndexType); 4493 DAG.setRoot(Scatter); 4494 setValue(&I, Scatter); 4495 } 4496 4497 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4498 SDLoc sdl = getCurSDLoc(); 4499 4500 auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4501 unsigned& Alignment) { 4502 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4503 Ptr = I.getArgOperand(0); 4504 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4505 Mask = I.getArgOperand(2); 4506 Src0 = I.getArgOperand(3); 4507 }; 4508 auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4509 unsigned& Alignment) { 4510 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4511 Ptr = I.getArgOperand(0); 4512 Alignment = 0; 4513 Mask = I.getArgOperand(1); 4514 Src0 = I.getArgOperand(2); 4515 }; 4516 4517 Value *PtrOperand, *MaskOperand, *Src0Operand; 4518 unsigned Alignment; 4519 if (IsExpanding) 4520 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4521 else 4522 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4523 4524 SDValue Ptr = getValue(PtrOperand); 4525 SDValue Src0 = getValue(Src0Operand); 4526 SDValue Mask = getValue(MaskOperand); 4527 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4528 4529 EVT VT = Src0.getValueType(); 4530 if (!Alignment) 4531 Alignment = DAG.getEVTAlignment(VT); 4532 4533 AAMDNodes AAInfo; 4534 I.getAAMetadata(AAInfo); 4535 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4536 4537 // Do not serialize masked loads of constant memory with anything. 4538 MemoryLocation ML; 4539 if (VT.isScalableVector()) 4540 ML = MemoryLocation(PtrOperand); 4541 else 4542 ML = MemoryLocation(PtrOperand, LocationSize::precise( 4543 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4544 AAInfo); 4545 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4546 4547 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4548 4549 MachineMemOperand *MMO = 4550 DAG.getMachineFunction(). 4551 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4552 MachineMemOperand::MOLoad, 4553 // TODO: Make MachineMemOperands aware of scalable 4554 // vectors. 4555 VT.getStoreSize().getKnownMinSize(), 4556 Alignment, AAInfo, Ranges); 4557 4558 SDValue Load = 4559 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4560 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4561 if (AddToChain) 4562 PendingLoads.push_back(Load.getValue(1)); 4563 setValue(&I, Load); 4564 } 4565 4566 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4567 SDLoc sdl = getCurSDLoc(); 4568 4569 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4570 const Value *Ptr = I.getArgOperand(0); 4571 SDValue Src0 = getValue(I.getArgOperand(3)); 4572 SDValue Mask = getValue(I.getArgOperand(2)); 4573 4574 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4575 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4576 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 4577 if (!Alignment) 4578 Alignment = DAG.getEVTAlignment(VT); 4579 4580 AAMDNodes AAInfo; 4581 I.getAAMetadata(AAInfo); 4582 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4583 4584 SDValue Root = DAG.getRoot(); 4585 SDValue Base; 4586 SDValue Index; 4587 ISD::MemIndexType IndexType; 4588 SDValue Scale; 4589 const Value *BasePtr = Ptr; 4590 bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale, 4591 this); 4592 bool ConstantMemory = false; 4593 if (UniformBase && AA && 4594 AA->pointsToConstantMemory( 4595 MemoryLocation(BasePtr, 4596 LocationSize::precise( 4597 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4598 AAInfo))) { 4599 // Do not serialize (non-volatile) loads of constant memory with anything. 4600 Root = DAG.getEntryNode(); 4601 ConstantMemory = true; 4602 } 4603 4604 MachineMemOperand *MMO = 4605 DAG.getMachineFunction(). 4606 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 4607 MachineMemOperand::MOLoad, 4608 // TODO: Make MachineMemOperands aware of scalable 4609 // vectors. 4610 VT.getStoreSize().getKnownMinSize(), 4611 Alignment, AAInfo, Ranges); 4612 4613 if (!UniformBase) { 4614 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4615 Index = getValue(Ptr); 4616 IndexType = ISD::SIGNED_SCALED; 4617 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4618 } 4619 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4620 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4621 Ops, MMO, IndexType); 4622 4623 SDValue OutChain = Gather.getValue(1); 4624 if (!ConstantMemory) 4625 PendingLoads.push_back(OutChain); 4626 setValue(&I, Gather); 4627 } 4628 4629 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4630 SDLoc dl = getCurSDLoc(); 4631 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4632 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4633 SyncScope::ID SSID = I.getSyncScopeID(); 4634 4635 SDValue InChain = getRoot(); 4636 4637 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4638 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4639 4640 auto Alignment = DAG.getEVTAlignment(MemVT); 4641 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4642 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4643 4644 MachineFunction &MF = DAG.getMachineFunction(); 4645 MachineMemOperand *MMO = 4646 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4647 Flags, MemVT.getStoreSize(), Alignment, 4648 AAMDNodes(), nullptr, SSID, SuccessOrdering, 4649 FailureOrdering); 4650 4651 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4652 dl, MemVT, VTs, InChain, 4653 getValue(I.getPointerOperand()), 4654 getValue(I.getCompareOperand()), 4655 getValue(I.getNewValOperand()), MMO); 4656 4657 SDValue OutChain = L.getValue(2); 4658 4659 setValue(&I, L); 4660 DAG.setRoot(OutChain); 4661 } 4662 4663 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4664 SDLoc dl = getCurSDLoc(); 4665 ISD::NodeType NT; 4666 switch (I.getOperation()) { 4667 default: llvm_unreachable("Unknown atomicrmw operation"); 4668 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4669 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4670 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4671 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4672 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4673 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4674 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4675 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4676 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4677 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4678 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4679 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4680 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4681 } 4682 AtomicOrdering Ordering = I.getOrdering(); 4683 SyncScope::ID SSID = I.getSyncScopeID(); 4684 4685 SDValue InChain = getRoot(); 4686 4687 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4688 auto Alignment = DAG.getEVTAlignment(MemVT); 4689 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4690 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4691 4692 MachineFunction &MF = DAG.getMachineFunction(); 4693 MachineMemOperand *MMO = 4694 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags, 4695 MemVT.getStoreSize(), Alignment, AAMDNodes(), 4696 nullptr, SSID, Ordering); 4697 4698 SDValue L = 4699 DAG.getAtomic(NT, dl, MemVT, InChain, 4700 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4701 MMO); 4702 4703 SDValue OutChain = L.getValue(1); 4704 4705 setValue(&I, L); 4706 DAG.setRoot(OutChain); 4707 } 4708 4709 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4710 SDLoc dl = getCurSDLoc(); 4711 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4712 SDValue Ops[3]; 4713 Ops[0] = getRoot(); 4714 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 4715 TLI.getFenceOperandTy(DAG.getDataLayout())); 4716 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 4717 TLI.getFenceOperandTy(DAG.getDataLayout())); 4718 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 4719 } 4720 4721 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4722 SDLoc dl = getCurSDLoc(); 4723 AtomicOrdering Order = I.getOrdering(); 4724 SyncScope::ID SSID = I.getSyncScopeID(); 4725 4726 SDValue InChain = getRoot(); 4727 4728 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4729 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4730 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4731 4732 if (!TLI.supportsUnalignedAtomics() && 4733 I.getAlignment() < MemVT.getSizeInBits() / 8) 4734 report_fatal_error("Cannot generate unaligned atomic load"); 4735 4736 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4737 4738 MachineMemOperand *MMO = 4739 DAG.getMachineFunction(). 4740 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4741 Flags, MemVT.getStoreSize(), 4742 I.getAlignment() ? I.getAlignment() : 4743 DAG.getEVTAlignment(MemVT), 4744 AAMDNodes(), nullptr, SSID, Order); 4745 4746 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4747 4748 SDValue Ptr = getValue(I.getPointerOperand()); 4749 4750 if (TLI.lowerAtomicLoadAsLoadSDNode(I)) { 4751 // TODO: Once this is better exercised by tests, it should be merged with 4752 // the normal path for loads to prevent future divergence. 4753 SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO); 4754 if (MemVT != VT) 4755 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4756 4757 setValue(&I, L); 4758 SDValue OutChain = L.getValue(1); 4759 if (!I.isUnordered()) 4760 DAG.setRoot(OutChain); 4761 else 4762 PendingLoads.push_back(OutChain); 4763 return; 4764 } 4765 4766 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4767 Ptr, MMO); 4768 4769 SDValue OutChain = L.getValue(1); 4770 if (MemVT != VT) 4771 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4772 4773 setValue(&I, L); 4774 DAG.setRoot(OutChain); 4775 } 4776 4777 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4778 SDLoc dl = getCurSDLoc(); 4779 4780 AtomicOrdering Ordering = I.getOrdering(); 4781 SyncScope::ID SSID = I.getSyncScopeID(); 4782 4783 SDValue InChain = getRoot(); 4784 4785 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4786 EVT MemVT = 4787 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4788 4789 if (I.getAlignment() < MemVT.getSizeInBits() / 8) 4790 report_fatal_error("Cannot generate unaligned atomic store"); 4791 4792 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4793 4794 MachineFunction &MF = DAG.getMachineFunction(); 4795 MachineMemOperand *MMO = 4796 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags, 4797 MemVT.getStoreSize(), I.getAlignment(), AAMDNodes(), 4798 nullptr, SSID, Ordering); 4799 4800 SDValue Val = getValue(I.getValueOperand()); 4801 if (Val.getValueType() != MemVT) 4802 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4803 SDValue Ptr = getValue(I.getPointerOperand()); 4804 4805 if (TLI.lowerAtomicStoreAsStoreSDNode(I)) { 4806 // TODO: Once this is better exercised by tests, it should be merged with 4807 // the normal path for stores to prevent future divergence. 4808 SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO); 4809 DAG.setRoot(S); 4810 return; 4811 } 4812 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4813 Ptr, Val, MMO); 4814 4815 4816 DAG.setRoot(OutChain); 4817 } 4818 4819 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4820 /// node. 4821 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4822 unsigned Intrinsic) { 4823 // Ignore the callsite's attributes. A specific call site may be marked with 4824 // readnone, but the lowering code will expect the chain based on the 4825 // definition. 4826 const Function *F = I.getCalledFunction(); 4827 bool HasChain = !F->doesNotAccessMemory(); 4828 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4829 4830 // Build the operand list. 4831 SmallVector<SDValue, 8> Ops; 4832 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4833 if (OnlyLoad) { 4834 // We don't need to serialize loads against other loads. 4835 Ops.push_back(DAG.getRoot()); 4836 } else { 4837 Ops.push_back(getRoot()); 4838 } 4839 } 4840 4841 // Info is set by getTgtMemInstrinsic 4842 TargetLowering::IntrinsicInfo Info; 4843 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4844 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4845 DAG.getMachineFunction(), 4846 Intrinsic); 4847 4848 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4849 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4850 Info.opc == ISD::INTRINSIC_W_CHAIN) 4851 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4852 TLI.getPointerTy(DAG.getDataLayout()))); 4853 4854 // Add all operands of the call to the operand list. 4855 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4856 const Value *Arg = I.getArgOperand(i); 4857 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 4858 Ops.push_back(getValue(Arg)); 4859 continue; 4860 } 4861 4862 // Use TargetConstant instead of a regular constant for immarg. 4863 EVT VT = TLI.getValueType(*DL, Arg->getType(), true); 4864 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 4865 assert(CI->getBitWidth() <= 64 && 4866 "large intrinsic immediates not handled"); 4867 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 4868 } else { 4869 Ops.push_back( 4870 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 4871 } 4872 } 4873 4874 SmallVector<EVT, 4> ValueVTs; 4875 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4876 4877 if (HasChain) 4878 ValueVTs.push_back(MVT::Other); 4879 4880 SDVTList VTs = DAG.getVTList(ValueVTs); 4881 4882 // Create the node. 4883 SDValue Result; 4884 if (IsTgtIntrinsic) { 4885 // This is target intrinsic that touches memory 4886 AAMDNodes AAInfo; 4887 I.getAAMetadata(AAInfo); 4888 Result = DAG.getMemIntrinsicNode( 4889 Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT, 4890 MachinePointerInfo(Info.ptrVal, Info.offset), 4891 Info.align ? Info.align->value() : 0, Info.flags, Info.size, AAInfo); 4892 } else if (!HasChain) { 4893 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4894 } else if (!I.getType()->isVoidTy()) { 4895 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4896 } else { 4897 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4898 } 4899 4900 if (HasChain) { 4901 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4902 if (OnlyLoad) 4903 PendingLoads.push_back(Chain); 4904 else 4905 DAG.setRoot(Chain); 4906 } 4907 4908 if (!I.getType()->isVoidTy()) { 4909 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4910 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4911 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4912 } else 4913 Result = lowerRangeToAssertZExt(DAG, I, Result); 4914 4915 setValue(&I, Result); 4916 } 4917 } 4918 4919 /// GetSignificand - Get the significand and build it into a floating-point 4920 /// number with exponent of 1: 4921 /// 4922 /// Op = (Op & 0x007fffff) | 0x3f800000; 4923 /// 4924 /// where Op is the hexadecimal representation of floating point value. 4925 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4926 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4927 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4928 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4929 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4930 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4931 } 4932 4933 /// GetExponent - Get the exponent: 4934 /// 4935 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4936 /// 4937 /// where Op is the hexadecimal representation of floating point value. 4938 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4939 const TargetLowering &TLI, const SDLoc &dl) { 4940 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4941 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4942 SDValue t1 = DAG.getNode( 4943 ISD::SRL, dl, MVT::i32, t0, 4944 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4945 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4946 DAG.getConstant(127, dl, MVT::i32)); 4947 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4948 } 4949 4950 /// getF32Constant - Get 32-bit floating point constant. 4951 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4952 const SDLoc &dl) { 4953 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4954 MVT::f32); 4955 } 4956 4957 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4958 SelectionDAG &DAG) { 4959 // TODO: What fast-math-flags should be set on the floating-point nodes? 4960 4961 // IntegerPartOfX = ((int32_t)(t0); 4962 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4963 4964 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4965 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4966 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4967 4968 // IntegerPartOfX <<= 23; 4969 IntegerPartOfX = DAG.getNode( 4970 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4971 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4972 DAG.getDataLayout()))); 4973 4974 SDValue TwoToFractionalPartOfX; 4975 if (LimitFloatPrecision <= 6) { 4976 // For floating-point precision of 6: 4977 // 4978 // TwoToFractionalPartOfX = 4979 // 0.997535578f + 4980 // (0.735607626f + 0.252464424f * x) * x; 4981 // 4982 // error 0.0144103317, which is 6 bits 4983 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4984 getF32Constant(DAG, 0x3e814304, dl)); 4985 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4986 getF32Constant(DAG, 0x3f3c50c8, dl)); 4987 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4988 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4989 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4990 } else if (LimitFloatPrecision <= 12) { 4991 // For floating-point precision of 12: 4992 // 4993 // TwoToFractionalPartOfX = 4994 // 0.999892986f + 4995 // (0.696457318f + 4996 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4997 // 4998 // error 0.000107046256, which is 13 to 14 bits 4999 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5000 getF32Constant(DAG, 0x3da235e3, dl)); 5001 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5002 getF32Constant(DAG, 0x3e65b8f3, dl)); 5003 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5004 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5005 getF32Constant(DAG, 0x3f324b07, dl)); 5006 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5007 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5008 getF32Constant(DAG, 0x3f7ff8fd, dl)); 5009 } else { // LimitFloatPrecision <= 18 5010 // For floating-point precision of 18: 5011 // 5012 // TwoToFractionalPartOfX = 5013 // 0.999999982f + 5014 // (0.693148872f + 5015 // (0.240227044f + 5016 // (0.554906021e-1f + 5017 // (0.961591928e-2f + 5018 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 5019 // error 2.47208000*10^(-7), which is better than 18 bits 5020 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5021 getF32Constant(DAG, 0x3924b03e, dl)); 5022 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5023 getF32Constant(DAG, 0x3ab24b87, dl)); 5024 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5025 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5026 getF32Constant(DAG, 0x3c1d8c17, dl)); 5027 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5028 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5029 getF32Constant(DAG, 0x3d634a1d, dl)); 5030 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5031 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5032 getF32Constant(DAG, 0x3e75fe14, dl)); 5033 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5034 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 5035 getF32Constant(DAG, 0x3f317234, dl)); 5036 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 5037 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 5038 getF32Constant(DAG, 0x3f800000, dl)); 5039 } 5040 5041 // Add the exponent into the result in integer domain. 5042 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 5043 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 5044 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 5045 } 5046 5047 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 5048 /// limited-precision mode. 5049 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5050 const TargetLowering &TLI) { 5051 if (Op.getValueType() == MVT::f32 && 5052 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5053 5054 // Put the exponent in the right bit position for later addition to the 5055 // final result: 5056 // 5057 // t0 = Op * log2(e) 5058 5059 // TODO: What fast-math-flags should be set here? 5060 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 5061 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 5062 return getLimitedPrecisionExp2(t0, dl, DAG); 5063 } 5064 5065 // No special expansion. 5066 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 5067 } 5068 5069 /// expandLog - Lower a log intrinsic. Handles the special sequences for 5070 /// limited-precision mode. 5071 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5072 const TargetLowering &TLI) { 5073 // TODO: What fast-math-flags should be set on the floating-point nodes? 5074 5075 if (Op.getValueType() == MVT::f32 && 5076 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5077 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5078 5079 // Scale the exponent by log(2). 5080 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5081 SDValue LogOfExponent = 5082 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5083 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 5084 5085 // Get the significand and build it into a floating-point number with 5086 // exponent of 1. 5087 SDValue X = GetSignificand(DAG, Op1, dl); 5088 5089 SDValue LogOfMantissa; 5090 if (LimitFloatPrecision <= 6) { 5091 // For floating-point precision of 6: 5092 // 5093 // LogofMantissa = 5094 // -1.1609546f + 5095 // (1.4034025f - 0.23903021f * x) * x; 5096 // 5097 // error 0.0034276066, which is better than 8 bits 5098 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5099 getF32Constant(DAG, 0xbe74c456, dl)); 5100 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5101 getF32Constant(DAG, 0x3fb3a2b1, dl)); 5102 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5103 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5104 getF32Constant(DAG, 0x3f949a29, dl)); 5105 } else if (LimitFloatPrecision <= 12) { 5106 // For floating-point precision of 12: 5107 // 5108 // LogOfMantissa = 5109 // -1.7417939f + 5110 // (2.8212026f + 5111 // (-1.4699568f + 5112 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 5113 // 5114 // error 0.000061011436, which is 14 bits 5115 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5116 getF32Constant(DAG, 0xbd67b6d6, dl)); 5117 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5118 getF32Constant(DAG, 0x3ee4f4b8, dl)); 5119 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5120 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5121 getF32Constant(DAG, 0x3fbc278b, dl)); 5122 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5123 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5124 getF32Constant(DAG, 0x40348e95, dl)); 5125 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5126 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5127 getF32Constant(DAG, 0x3fdef31a, dl)); 5128 } else { // LimitFloatPrecision <= 18 5129 // For floating-point precision of 18: 5130 // 5131 // LogOfMantissa = 5132 // -2.1072184f + 5133 // (4.2372794f + 5134 // (-3.7029485f + 5135 // (2.2781945f + 5136 // (-0.87823314f + 5137 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5138 // 5139 // error 0.0000023660568, which is better than 18 bits 5140 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5141 getF32Constant(DAG, 0xbc91e5ac, dl)); 5142 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5143 getF32Constant(DAG, 0x3e4350aa, dl)); 5144 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5145 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5146 getF32Constant(DAG, 0x3f60d3e3, dl)); 5147 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5148 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5149 getF32Constant(DAG, 0x4011cdf0, dl)); 5150 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5151 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5152 getF32Constant(DAG, 0x406cfd1c, dl)); 5153 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5154 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5155 getF32Constant(DAG, 0x408797cb, dl)); 5156 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5157 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5158 getF32Constant(DAG, 0x4006dcab, dl)); 5159 } 5160 5161 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5162 } 5163 5164 // No special expansion. 5165 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 5166 } 5167 5168 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5169 /// limited-precision mode. 5170 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5171 const TargetLowering &TLI) { 5172 // TODO: What fast-math-flags should be set on the floating-point nodes? 5173 5174 if (Op.getValueType() == MVT::f32 && 5175 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5176 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5177 5178 // Get the exponent. 5179 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5180 5181 // Get the significand and build it into a floating-point number with 5182 // exponent of 1. 5183 SDValue X = GetSignificand(DAG, Op1, dl); 5184 5185 // Different possible minimax approximations of significand in 5186 // floating-point for various degrees of accuracy over [1,2]. 5187 SDValue Log2ofMantissa; 5188 if (LimitFloatPrecision <= 6) { 5189 // For floating-point precision of 6: 5190 // 5191 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5192 // 5193 // error 0.0049451742, which is more than 7 bits 5194 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5195 getF32Constant(DAG, 0xbeb08fe0, dl)); 5196 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5197 getF32Constant(DAG, 0x40019463, dl)); 5198 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5199 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5200 getF32Constant(DAG, 0x3fd6633d, dl)); 5201 } else if (LimitFloatPrecision <= 12) { 5202 // For floating-point precision of 12: 5203 // 5204 // Log2ofMantissa = 5205 // -2.51285454f + 5206 // (4.07009056f + 5207 // (-2.12067489f + 5208 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5209 // 5210 // error 0.0000876136000, which is better than 13 bits 5211 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5212 getF32Constant(DAG, 0xbda7262e, dl)); 5213 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5214 getF32Constant(DAG, 0x3f25280b, dl)); 5215 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5216 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5217 getF32Constant(DAG, 0x4007b923, dl)); 5218 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5219 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5220 getF32Constant(DAG, 0x40823e2f, dl)); 5221 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5222 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5223 getF32Constant(DAG, 0x4020d29c, dl)); 5224 } else { // LimitFloatPrecision <= 18 5225 // For floating-point precision of 18: 5226 // 5227 // Log2ofMantissa = 5228 // -3.0400495f + 5229 // (6.1129976f + 5230 // (-5.3420409f + 5231 // (3.2865683f + 5232 // (-1.2669343f + 5233 // (0.27515199f - 5234 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5235 // 5236 // error 0.0000018516, which is better than 18 bits 5237 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5238 getF32Constant(DAG, 0xbcd2769e, dl)); 5239 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5240 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5241 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5242 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5243 getF32Constant(DAG, 0x3fa22ae7, dl)); 5244 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5245 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5246 getF32Constant(DAG, 0x40525723, dl)); 5247 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5248 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5249 getF32Constant(DAG, 0x40aaf200, dl)); 5250 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5251 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5252 getF32Constant(DAG, 0x40c39dad, dl)); 5253 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5254 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5255 getF32Constant(DAG, 0x4042902c, dl)); 5256 } 5257 5258 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5259 } 5260 5261 // No special expansion. 5262 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 5263 } 5264 5265 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5266 /// limited-precision mode. 5267 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5268 const TargetLowering &TLI) { 5269 // TODO: What fast-math-flags should be set on the floating-point nodes? 5270 5271 if (Op.getValueType() == MVT::f32 && 5272 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5273 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5274 5275 // Scale the exponent by log10(2) [0.30102999f]. 5276 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5277 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5278 getF32Constant(DAG, 0x3e9a209a, dl)); 5279 5280 // Get the significand and build it into a floating-point number with 5281 // exponent of 1. 5282 SDValue X = GetSignificand(DAG, Op1, dl); 5283 5284 SDValue Log10ofMantissa; 5285 if (LimitFloatPrecision <= 6) { 5286 // For floating-point precision of 6: 5287 // 5288 // Log10ofMantissa = 5289 // -0.50419619f + 5290 // (0.60948995f - 0.10380950f * x) * x; 5291 // 5292 // error 0.0014886165, which is 6 bits 5293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5294 getF32Constant(DAG, 0xbdd49a13, dl)); 5295 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5296 getF32Constant(DAG, 0x3f1c0789, dl)); 5297 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5298 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5299 getF32Constant(DAG, 0x3f011300, dl)); 5300 } else if (LimitFloatPrecision <= 12) { 5301 // For floating-point precision of 12: 5302 // 5303 // Log10ofMantissa = 5304 // -0.64831180f + 5305 // (0.91751397f + 5306 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5307 // 5308 // error 0.00019228036, which is better than 12 bits 5309 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5310 getF32Constant(DAG, 0x3d431f31, dl)); 5311 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5312 getF32Constant(DAG, 0x3ea21fb2, dl)); 5313 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5314 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5315 getF32Constant(DAG, 0x3f6ae232, dl)); 5316 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5317 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5318 getF32Constant(DAG, 0x3f25f7c3, dl)); 5319 } else { // LimitFloatPrecision <= 18 5320 // For floating-point precision of 18: 5321 // 5322 // Log10ofMantissa = 5323 // -0.84299375f + 5324 // (1.5327582f + 5325 // (-1.0688956f + 5326 // (0.49102474f + 5327 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5328 // 5329 // error 0.0000037995730, which is better than 18 bits 5330 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5331 getF32Constant(DAG, 0x3c5d51ce, dl)); 5332 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5333 getF32Constant(DAG, 0x3e00685a, dl)); 5334 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5335 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5336 getF32Constant(DAG, 0x3efb6798, dl)); 5337 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5338 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5339 getF32Constant(DAG, 0x3f88d192, dl)); 5340 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5341 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5342 getF32Constant(DAG, 0x3fc4316c, dl)); 5343 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5344 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5345 getF32Constant(DAG, 0x3f57ce70, dl)); 5346 } 5347 5348 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5349 } 5350 5351 // No special expansion. 5352 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 5353 } 5354 5355 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5356 /// limited-precision mode. 5357 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5358 const TargetLowering &TLI) { 5359 if (Op.getValueType() == MVT::f32 && 5360 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5361 return getLimitedPrecisionExp2(Op, dl, DAG); 5362 5363 // No special expansion. 5364 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 5365 } 5366 5367 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5368 /// limited-precision mode with x == 10.0f. 5369 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5370 SelectionDAG &DAG, const TargetLowering &TLI) { 5371 bool IsExp10 = false; 5372 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5373 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5374 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5375 APFloat Ten(10.0f); 5376 IsExp10 = LHSC->isExactlyValue(Ten); 5377 } 5378 } 5379 5380 // TODO: What fast-math-flags should be set on the FMUL node? 5381 if (IsExp10) { 5382 // Put the exponent in the right bit position for later addition to the 5383 // final result: 5384 // 5385 // #define LOG2OF10 3.3219281f 5386 // t0 = Op * LOG2OF10; 5387 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5388 getF32Constant(DAG, 0x40549a78, dl)); 5389 return getLimitedPrecisionExp2(t0, dl, DAG); 5390 } 5391 5392 // No special expansion. 5393 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 5394 } 5395 5396 /// ExpandPowI - Expand a llvm.powi intrinsic. 5397 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5398 SelectionDAG &DAG) { 5399 // If RHS is a constant, we can expand this out to a multiplication tree, 5400 // otherwise we end up lowering to a call to __powidf2 (for example). When 5401 // optimizing for size, we only want to do this if the expansion would produce 5402 // a small number of multiplies, otherwise we do the full expansion. 5403 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5404 // Get the exponent as a positive value. 5405 unsigned Val = RHSC->getSExtValue(); 5406 if ((int)Val < 0) Val = -Val; 5407 5408 // powi(x, 0) -> 1.0 5409 if (Val == 0) 5410 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5411 5412 bool OptForSize = DAG.shouldOptForSize(); 5413 if (!OptForSize || 5414 // If optimizing for size, don't insert too many multiplies. 5415 // This inserts up to 5 multiplies. 5416 countPopulation(Val) + Log2_32(Val) < 7) { 5417 // We use the simple binary decomposition method to generate the multiply 5418 // sequence. There are more optimal ways to do this (for example, 5419 // powi(x,15) generates one more multiply than it should), but this has 5420 // the benefit of being both really simple and much better than a libcall. 5421 SDValue Res; // Logically starts equal to 1.0 5422 SDValue CurSquare = LHS; 5423 // TODO: Intrinsics should have fast-math-flags that propagate to these 5424 // nodes. 5425 while (Val) { 5426 if (Val & 1) { 5427 if (Res.getNode()) 5428 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 5429 else 5430 Res = CurSquare; // 1.0*CurSquare. 5431 } 5432 5433 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5434 CurSquare, CurSquare); 5435 Val >>= 1; 5436 } 5437 5438 // If the original was negative, invert the result, producing 1/(x*x*x). 5439 if (RHSC->getSExtValue() < 0) 5440 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5441 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5442 return Res; 5443 } 5444 } 5445 5446 // Otherwise, expand to a libcall. 5447 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5448 } 5449 5450 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5451 SDValue LHS, SDValue RHS, SDValue Scale, 5452 SelectionDAG &DAG, const TargetLowering &TLI) { 5453 EVT VT = LHS.getValueType(); 5454 bool Signed = Opcode == ISD::SDIVFIX; 5455 LLVMContext &Ctx = *DAG.getContext(); 5456 5457 // If the type is legal but the operation isn't, this node might survive all 5458 // the way to operation legalization. If we end up there and we do not have 5459 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5460 // node. 5461 5462 // Coax the legalizer into expanding the node during type legalization instead 5463 // by bumping the size by one bit. This will force it to Promote, enabling the 5464 // early expansion and avoiding the need to expand later. 5465 5466 // We don't have to do this if Scale is 0; that can always be expanded. 5467 5468 // FIXME: We wouldn't have to do this (or any of the early 5469 // expansion/promotion) if it was possible to expand a libcall of an 5470 // illegal type during operation legalization. But it's not, so things 5471 // get a bit hacky. 5472 unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue(); 5473 if (ScaleInt > 0 && 5474 (TLI.isTypeLegal(VT) || 5475 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5476 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5477 Opcode, VT, ScaleInt); 5478 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5479 EVT PromVT; 5480 if (VT.isScalarInteger()) 5481 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5482 else if (VT.isVector()) { 5483 PromVT = VT.getVectorElementType(); 5484 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5485 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5486 } else 5487 llvm_unreachable("Wrong VT for DIVFIX?"); 5488 if (Signed) { 5489 LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT); 5490 RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT); 5491 } else { 5492 LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT); 5493 RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT); 5494 } 5495 // TODO: Saturation. 5496 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5497 return DAG.getZExtOrTrunc(Res, DL, VT); 5498 } 5499 } 5500 5501 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5502 } 5503 5504 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5505 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5506 static void 5507 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs, 5508 const SDValue &N) { 5509 switch (N.getOpcode()) { 5510 case ISD::CopyFromReg: { 5511 SDValue Op = N.getOperand(1); 5512 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5513 Op.getValueType().getSizeInBits()); 5514 return; 5515 } 5516 case ISD::BITCAST: 5517 case ISD::AssertZext: 5518 case ISD::AssertSext: 5519 case ISD::TRUNCATE: 5520 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5521 return; 5522 case ISD::BUILD_PAIR: 5523 case ISD::BUILD_VECTOR: 5524 case ISD::CONCAT_VECTORS: 5525 for (SDValue Op : N->op_values()) 5526 getUnderlyingArgRegs(Regs, Op); 5527 return; 5528 default: 5529 return; 5530 } 5531 } 5532 5533 /// If the DbgValueInst is a dbg_value of a function argument, create the 5534 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5535 /// instruction selection, they will be inserted to the entry BB. 5536 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5537 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5538 DILocation *DL, bool IsDbgDeclare, const SDValue &N) { 5539 const Argument *Arg = dyn_cast<Argument>(V); 5540 if (!Arg) 5541 return false; 5542 5543 if (!IsDbgDeclare) { 5544 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5545 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5546 // the entry block. 5547 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5548 if (!IsInEntryBlock) 5549 return false; 5550 5551 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5552 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5553 // variable that also is a param. 5554 // 5555 // Although, if we are at the top of the entry block already, we can still 5556 // emit using ArgDbgValue. This might catch some situations when the 5557 // dbg.value refers to an argument that isn't used in the entry block, so 5558 // any CopyToReg node would be optimized out and the only way to express 5559 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5560 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5561 // we should only emit as ArgDbgValue if the Variable is an argument to the 5562 // current function, and the dbg.value intrinsic is found in the entry 5563 // block. 5564 bool VariableIsFunctionInputArg = Variable->isParameter() && 5565 !DL->getInlinedAt(); 5566 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5567 if (!IsInPrologue && !VariableIsFunctionInputArg) 5568 return false; 5569 5570 // Here we assume that a function argument on IR level only can be used to 5571 // describe one input parameter on source level. If we for example have 5572 // source code like this 5573 // 5574 // struct A { long x, y; }; 5575 // void foo(struct A a, long b) { 5576 // ... 5577 // b = a.x; 5578 // ... 5579 // } 5580 // 5581 // and IR like this 5582 // 5583 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5584 // entry: 5585 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5586 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5587 // call void @llvm.dbg.value(metadata i32 %b, "b", 5588 // ... 5589 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5590 // ... 5591 // 5592 // then the last dbg.value is describing a parameter "b" using a value that 5593 // is an argument. But since we already has used %a1 to describe a parameter 5594 // we should not handle that last dbg.value here (that would result in an 5595 // incorrect hoisting of the DBG_VALUE to the function entry). 5596 // Notice that we allow one dbg.value per IR level argument, to accommodate 5597 // for the situation with fragments above. 5598 if (VariableIsFunctionInputArg) { 5599 unsigned ArgNo = Arg->getArgNo(); 5600 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5601 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5602 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5603 return false; 5604 FuncInfo.DescribedArgs.set(ArgNo); 5605 } 5606 } 5607 5608 MachineFunction &MF = DAG.getMachineFunction(); 5609 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5610 5611 bool IsIndirect = false; 5612 Optional<MachineOperand> Op; 5613 // Some arguments' frame index is recorded during argument lowering. 5614 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5615 if (FI != std::numeric_limits<int>::max()) 5616 Op = MachineOperand::CreateFI(FI); 5617 5618 SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes; 5619 if (!Op && N.getNode()) { 5620 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5621 Register Reg; 5622 if (ArgRegsAndSizes.size() == 1) 5623 Reg = ArgRegsAndSizes.front().first; 5624 5625 if (Reg && Reg.isVirtual()) { 5626 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5627 Register PR = RegInfo.getLiveInPhysReg(Reg); 5628 if (PR) 5629 Reg = PR; 5630 } 5631 if (Reg) { 5632 Op = MachineOperand::CreateReg(Reg, false); 5633 IsIndirect = IsDbgDeclare; 5634 } 5635 } 5636 5637 if (!Op && N.getNode()) { 5638 // Check if frame index is available. 5639 SDValue LCandidate = peekThroughBitcasts(N); 5640 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5641 if (FrameIndexSDNode *FINode = 5642 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5643 Op = MachineOperand::CreateFI(FINode->getIndex()); 5644 } 5645 5646 if (!Op) { 5647 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5648 auto splitMultiRegDbgValue 5649 = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) { 5650 unsigned Offset = 0; 5651 for (auto RegAndSize : SplitRegs) { 5652 // If the expression is already a fragment, the current register 5653 // offset+size might extend beyond the fragment. In this case, only 5654 // the register bits that are inside the fragment are relevant. 5655 int RegFragmentSizeInBits = RegAndSize.second; 5656 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 5657 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 5658 // The register is entirely outside the expression fragment, 5659 // so is irrelevant for debug info. 5660 if (Offset >= ExprFragmentSizeInBits) 5661 break; 5662 // The register is partially outside the expression fragment, only 5663 // the low bits within the fragment are relevant for debug info. 5664 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 5665 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 5666 } 5667 } 5668 5669 auto FragmentExpr = DIExpression::createFragmentExpression( 5670 Expr, Offset, RegFragmentSizeInBits); 5671 Offset += RegAndSize.second; 5672 // If a valid fragment expression cannot be created, the variable's 5673 // correct value cannot be determined and so it is set as Undef. 5674 if (!FragmentExpr) { 5675 SDDbgValue *SDV = DAG.getConstantDbgValue( 5676 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 5677 DAG.AddDbgValue(SDV, nullptr, false); 5678 continue; 5679 } 5680 assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?"); 5681 FuncInfo.ArgDbgValues.push_back( 5682 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare, 5683 RegAndSize.first, Variable, *FragmentExpr)); 5684 } 5685 }; 5686 5687 // Check if ValueMap has reg number. 5688 DenseMap<const Value *, unsigned>::const_iterator 5689 VMI = FuncInfo.ValueMap.find(V); 5690 if (VMI != FuncInfo.ValueMap.end()) { 5691 const auto &TLI = DAG.getTargetLoweringInfo(); 5692 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5693 V->getType(), getABIRegCopyCC(V)); 5694 if (RFV.occupiesMultipleRegs()) { 5695 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5696 return true; 5697 } 5698 5699 Op = MachineOperand::CreateReg(VMI->second, false); 5700 IsIndirect = IsDbgDeclare; 5701 } else if (ArgRegsAndSizes.size() > 1) { 5702 // This was split due to the calling convention, and no virtual register 5703 // mapping exists for the value. 5704 splitMultiRegDbgValue(ArgRegsAndSizes); 5705 return true; 5706 } 5707 } 5708 5709 if (!Op) 5710 return false; 5711 5712 assert(Variable->isValidLocationForIntrinsic(DL) && 5713 "Expected inlined-at fields to agree"); 5714 IsIndirect = (Op->isReg()) ? IsIndirect : true; 5715 FuncInfo.ArgDbgValues.push_back( 5716 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 5717 *Op, Variable, Expr)); 5718 5719 return true; 5720 } 5721 5722 /// Return the appropriate SDDbgValue based on N. 5723 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5724 DILocalVariable *Variable, 5725 DIExpression *Expr, 5726 const DebugLoc &dl, 5727 unsigned DbgSDNodeOrder) { 5728 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5729 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5730 // stack slot locations. 5731 // 5732 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5733 // debug values here after optimization: 5734 // 5735 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5736 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5737 // 5738 // Both describe the direct values of their associated variables. 5739 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5740 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5741 } 5742 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5743 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5744 } 5745 5746 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5747 switch (Intrinsic) { 5748 case Intrinsic::smul_fix: 5749 return ISD::SMULFIX; 5750 case Intrinsic::umul_fix: 5751 return ISD::UMULFIX; 5752 case Intrinsic::smul_fix_sat: 5753 return ISD::SMULFIXSAT; 5754 case Intrinsic::umul_fix_sat: 5755 return ISD::UMULFIXSAT; 5756 case Intrinsic::sdiv_fix: 5757 return ISD::SDIVFIX; 5758 case Intrinsic::udiv_fix: 5759 return ISD::UDIVFIX; 5760 default: 5761 llvm_unreachable("Unhandled fixed point intrinsic"); 5762 } 5763 } 5764 5765 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5766 const char *FunctionName) { 5767 assert(FunctionName && "FunctionName must not be nullptr"); 5768 SDValue Callee = DAG.getExternalSymbol( 5769 FunctionName, 5770 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5771 LowerCallTo(&I, Callee, I.isTailCall()); 5772 } 5773 5774 /// Lower the call to the specified intrinsic function. 5775 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5776 unsigned Intrinsic) { 5777 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5778 SDLoc sdl = getCurSDLoc(); 5779 DebugLoc dl = getCurDebugLoc(); 5780 SDValue Res; 5781 5782 switch (Intrinsic) { 5783 default: 5784 // By default, turn this into a target intrinsic node. 5785 visitTargetIntrinsic(I, Intrinsic); 5786 return; 5787 case Intrinsic::vscale: { 5788 match(&I, m_VScale(DAG.getDataLayout())); 5789 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5790 setValue(&I, 5791 DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1))); 5792 return; 5793 } 5794 case Intrinsic::vastart: visitVAStart(I); return; 5795 case Intrinsic::vaend: visitVAEnd(I); return; 5796 case Intrinsic::vacopy: visitVACopy(I); return; 5797 case Intrinsic::returnaddress: 5798 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5799 TLI.getPointerTy(DAG.getDataLayout()), 5800 getValue(I.getArgOperand(0)))); 5801 return; 5802 case Intrinsic::addressofreturnaddress: 5803 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5804 TLI.getPointerTy(DAG.getDataLayout()))); 5805 return; 5806 case Intrinsic::sponentry: 5807 setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl, 5808 TLI.getFrameIndexTy(DAG.getDataLayout()))); 5809 return; 5810 case Intrinsic::frameaddress: 5811 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5812 TLI.getFrameIndexTy(DAG.getDataLayout()), 5813 getValue(I.getArgOperand(0)))); 5814 return; 5815 case Intrinsic::read_register: { 5816 Value *Reg = I.getArgOperand(0); 5817 SDValue Chain = getRoot(); 5818 SDValue RegName = 5819 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5820 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5821 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5822 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5823 setValue(&I, Res); 5824 DAG.setRoot(Res.getValue(1)); 5825 return; 5826 } 5827 case Intrinsic::write_register: { 5828 Value *Reg = I.getArgOperand(0); 5829 Value *RegValue = I.getArgOperand(1); 5830 SDValue Chain = getRoot(); 5831 SDValue RegName = 5832 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5833 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5834 RegName, getValue(RegValue))); 5835 return; 5836 } 5837 case Intrinsic::memcpy: { 5838 const auto &MCI = cast<MemCpyInst>(I); 5839 SDValue Op1 = getValue(I.getArgOperand(0)); 5840 SDValue Op2 = getValue(I.getArgOperand(1)); 5841 SDValue Op3 = getValue(I.getArgOperand(2)); 5842 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5843 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5844 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5845 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5846 bool isVol = MCI.isVolatile(); 5847 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5848 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5849 // node. 5850 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5851 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5852 /* AlwaysInline */ false, isTC, 5853 MachinePointerInfo(I.getArgOperand(0)), 5854 MachinePointerInfo(I.getArgOperand(1))); 5855 updateDAGForMaybeTailCall(MC); 5856 return; 5857 } 5858 case Intrinsic::memcpy_inline: { 5859 const auto &MCI = cast<MemCpyInlineInst>(I); 5860 SDValue Dst = getValue(I.getArgOperand(0)); 5861 SDValue Src = getValue(I.getArgOperand(1)); 5862 SDValue Size = getValue(I.getArgOperand(2)); 5863 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 5864 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 5865 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5866 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5867 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5868 bool isVol = MCI.isVolatile(); 5869 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5870 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5871 // node. 5872 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 5873 /* AlwaysInline */ true, isTC, 5874 MachinePointerInfo(I.getArgOperand(0)), 5875 MachinePointerInfo(I.getArgOperand(1))); 5876 updateDAGForMaybeTailCall(MC); 5877 return; 5878 } 5879 case Intrinsic::memset: { 5880 const auto &MSI = cast<MemSetInst>(I); 5881 SDValue Op1 = getValue(I.getArgOperand(0)); 5882 SDValue Op2 = getValue(I.getArgOperand(1)); 5883 SDValue Op3 = getValue(I.getArgOperand(2)); 5884 // @llvm.memset defines 0 and 1 to both mean no alignment. 5885 Align Alignment = MSI.getDestAlign().valueOrOne(); 5886 bool isVol = MSI.isVolatile(); 5887 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5888 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5889 SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC, 5890 MachinePointerInfo(I.getArgOperand(0))); 5891 updateDAGForMaybeTailCall(MS); 5892 return; 5893 } 5894 case Intrinsic::memmove: { 5895 const auto &MMI = cast<MemMoveInst>(I); 5896 SDValue Op1 = getValue(I.getArgOperand(0)); 5897 SDValue Op2 = getValue(I.getArgOperand(1)); 5898 SDValue Op3 = getValue(I.getArgOperand(2)); 5899 // @llvm.memmove defines 0 and 1 to both mean no alignment. 5900 Align DstAlign = MMI.getDestAlign().valueOrOne(); 5901 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 5902 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5903 bool isVol = MMI.isVolatile(); 5904 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5905 // FIXME: Support passing different dest/src alignments to the memmove DAG 5906 // node. 5907 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5908 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5909 isTC, MachinePointerInfo(I.getArgOperand(0)), 5910 MachinePointerInfo(I.getArgOperand(1))); 5911 updateDAGForMaybeTailCall(MM); 5912 return; 5913 } 5914 case Intrinsic::memcpy_element_unordered_atomic: { 5915 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 5916 SDValue Dst = getValue(MI.getRawDest()); 5917 SDValue Src = getValue(MI.getRawSource()); 5918 SDValue Length = getValue(MI.getLength()); 5919 5920 unsigned DstAlign = MI.getDestAlignment(); 5921 unsigned SrcAlign = MI.getSourceAlignment(); 5922 Type *LengthTy = MI.getLength()->getType(); 5923 unsigned ElemSz = MI.getElementSizeInBytes(); 5924 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5925 SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src, 5926 SrcAlign, Length, LengthTy, ElemSz, isTC, 5927 MachinePointerInfo(MI.getRawDest()), 5928 MachinePointerInfo(MI.getRawSource())); 5929 updateDAGForMaybeTailCall(MC); 5930 return; 5931 } 5932 case Intrinsic::memmove_element_unordered_atomic: { 5933 auto &MI = cast<AtomicMemMoveInst>(I); 5934 SDValue Dst = getValue(MI.getRawDest()); 5935 SDValue Src = getValue(MI.getRawSource()); 5936 SDValue Length = getValue(MI.getLength()); 5937 5938 unsigned DstAlign = MI.getDestAlignment(); 5939 unsigned SrcAlign = MI.getSourceAlignment(); 5940 Type *LengthTy = MI.getLength()->getType(); 5941 unsigned ElemSz = MI.getElementSizeInBytes(); 5942 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5943 SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src, 5944 SrcAlign, Length, LengthTy, ElemSz, isTC, 5945 MachinePointerInfo(MI.getRawDest()), 5946 MachinePointerInfo(MI.getRawSource())); 5947 updateDAGForMaybeTailCall(MC); 5948 return; 5949 } 5950 case Intrinsic::memset_element_unordered_atomic: { 5951 auto &MI = cast<AtomicMemSetInst>(I); 5952 SDValue Dst = getValue(MI.getRawDest()); 5953 SDValue Val = getValue(MI.getValue()); 5954 SDValue Length = getValue(MI.getLength()); 5955 5956 unsigned DstAlign = MI.getDestAlignment(); 5957 Type *LengthTy = MI.getLength()->getType(); 5958 unsigned ElemSz = MI.getElementSizeInBytes(); 5959 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5960 SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length, 5961 LengthTy, ElemSz, isTC, 5962 MachinePointerInfo(MI.getRawDest())); 5963 updateDAGForMaybeTailCall(MC); 5964 return; 5965 } 5966 case Intrinsic::dbg_addr: 5967 case Intrinsic::dbg_declare: { 5968 const auto &DI = cast<DbgVariableIntrinsic>(I); 5969 DILocalVariable *Variable = DI.getVariable(); 5970 DIExpression *Expression = DI.getExpression(); 5971 dropDanglingDebugInfo(Variable, Expression); 5972 assert(Variable && "Missing variable"); 5973 LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI 5974 << "\n"); 5975 // Check if address has undef value. 5976 const Value *Address = DI.getVariableLocation(); 5977 if (!Address || isa<UndefValue>(Address) || 5978 (Address->use_empty() && !isa<Argument>(Address))) { 5979 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5980 << " (bad/undef/unused-arg address)\n"); 5981 return; 5982 } 5983 5984 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 5985 5986 // Check if this variable can be described by a frame index, typically 5987 // either as a static alloca or a byval parameter. 5988 int FI = std::numeric_limits<int>::max(); 5989 if (const auto *AI = 5990 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 5991 if (AI->isStaticAlloca()) { 5992 auto I = FuncInfo.StaticAllocaMap.find(AI); 5993 if (I != FuncInfo.StaticAllocaMap.end()) 5994 FI = I->second; 5995 } 5996 } else if (const auto *Arg = dyn_cast<Argument>( 5997 Address->stripInBoundsConstantOffsets())) { 5998 FI = FuncInfo.getArgumentFrameIndex(Arg); 5999 } 6000 6001 // llvm.dbg.addr is control dependent and always generates indirect 6002 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 6003 // the MachineFunction variable table. 6004 if (FI != std::numeric_limits<int>::max()) { 6005 if (Intrinsic == Intrinsic::dbg_addr) { 6006 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 6007 Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder); 6008 DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter); 6009 } else { 6010 LLVM_DEBUG(dbgs() << "Skipping " << DI 6011 << " (variable info stashed in MF side table)\n"); 6012 } 6013 return; 6014 } 6015 6016 SDValue &N = NodeMap[Address]; 6017 if (!N.getNode() && isa<Argument>(Address)) 6018 // Check unused arguments map. 6019 N = UnusedArgNodeMap[Address]; 6020 SDDbgValue *SDV; 6021 if (N.getNode()) { 6022 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 6023 Address = BCI->getOperand(0); 6024 // Parameters are handled specially. 6025 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 6026 if (isParameter && FINode) { 6027 // Byval parameter. We have a frame index at this point. 6028 SDV = 6029 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 6030 /*IsIndirect*/ true, dl, SDNodeOrder); 6031 } else if (isa<Argument>(Address)) { 6032 // Address is an argument, so try to emit its dbg value using 6033 // virtual register info from the FuncInfo.ValueMap. 6034 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N); 6035 return; 6036 } else { 6037 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 6038 true, dl, SDNodeOrder); 6039 } 6040 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 6041 } else { 6042 // If Address is an argument then try to emit its dbg value using 6043 // virtual register info from the FuncInfo.ValueMap. 6044 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, 6045 N)) { 6046 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 6047 << " (could not emit func-arg dbg_value)\n"); 6048 } 6049 } 6050 return; 6051 } 6052 case Intrinsic::dbg_label: { 6053 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 6054 DILabel *Label = DI.getLabel(); 6055 assert(Label && "Missing label"); 6056 6057 SDDbgLabel *SDV; 6058 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 6059 DAG.AddDbgLabel(SDV); 6060 return; 6061 } 6062 case Intrinsic::dbg_value: { 6063 const DbgValueInst &DI = cast<DbgValueInst>(I); 6064 assert(DI.getVariable() && "Missing variable"); 6065 6066 DILocalVariable *Variable = DI.getVariable(); 6067 DIExpression *Expression = DI.getExpression(); 6068 dropDanglingDebugInfo(Variable, Expression); 6069 const Value *V = DI.getValue(); 6070 if (!V) 6071 return; 6072 6073 if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(), 6074 SDNodeOrder)) 6075 return; 6076 6077 // TODO: Dangling debug info will eventually either be resolved or produce 6078 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 6079 // between the original dbg.value location and its resolved DBG_VALUE, which 6080 // we should ideally fill with an extra Undef DBG_VALUE. 6081 6082 DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder); 6083 return; 6084 } 6085 6086 case Intrinsic::eh_typeid_for: { 6087 // Find the type id for the given typeinfo. 6088 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 6089 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 6090 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 6091 setValue(&I, Res); 6092 return; 6093 } 6094 6095 case Intrinsic::eh_return_i32: 6096 case Intrinsic::eh_return_i64: 6097 DAG.getMachineFunction().setCallsEHReturn(true); 6098 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 6099 MVT::Other, 6100 getControlRoot(), 6101 getValue(I.getArgOperand(0)), 6102 getValue(I.getArgOperand(1)))); 6103 return; 6104 case Intrinsic::eh_unwind_init: 6105 DAG.getMachineFunction().setCallsUnwindInit(true); 6106 return; 6107 case Intrinsic::eh_dwarf_cfa: 6108 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6109 TLI.getPointerTy(DAG.getDataLayout()), 6110 getValue(I.getArgOperand(0)))); 6111 return; 6112 case Intrinsic::eh_sjlj_callsite: { 6113 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6114 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 6115 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 6116 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6117 6118 MMI.setCurrentCallSite(CI->getZExtValue()); 6119 return; 6120 } 6121 case Intrinsic::eh_sjlj_functioncontext: { 6122 // Get and store the index of the function context. 6123 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6124 AllocaInst *FnCtx = 6125 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6126 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6127 MFI.setFunctionContextIndex(FI); 6128 return; 6129 } 6130 case Intrinsic::eh_sjlj_setjmp: { 6131 SDValue Ops[2]; 6132 Ops[0] = getRoot(); 6133 Ops[1] = getValue(I.getArgOperand(0)); 6134 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6135 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6136 setValue(&I, Op.getValue(0)); 6137 DAG.setRoot(Op.getValue(1)); 6138 return; 6139 } 6140 case Intrinsic::eh_sjlj_longjmp: 6141 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6142 getRoot(), getValue(I.getArgOperand(0)))); 6143 return; 6144 case Intrinsic::eh_sjlj_setup_dispatch: 6145 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6146 getRoot())); 6147 return; 6148 case Intrinsic::masked_gather: 6149 visitMaskedGather(I); 6150 return; 6151 case Intrinsic::masked_load: 6152 visitMaskedLoad(I); 6153 return; 6154 case Intrinsic::masked_scatter: 6155 visitMaskedScatter(I); 6156 return; 6157 case Intrinsic::masked_store: 6158 visitMaskedStore(I); 6159 return; 6160 case Intrinsic::masked_expandload: 6161 visitMaskedLoad(I, true /* IsExpanding */); 6162 return; 6163 case Intrinsic::masked_compressstore: 6164 visitMaskedStore(I, true /* IsCompressing */); 6165 return; 6166 case Intrinsic::powi: 6167 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6168 getValue(I.getArgOperand(1)), DAG)); 6169 return; 6170 case Intrinsic::log: 6171 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6172 return; 6173 case Intrinsic::log2: 6174 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6175 return; 6176 case Intrinsic::log10: 6177 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6178 return; 6179 case Intrinsic::exp: 6180 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6181 return; 6182 case Intrinsic::exp2: 6183 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6184 return; 6185 case Intrinsic::pow: 6186 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6187 getValue(I.getArgOperand(1)), DAG, TLI)); 6188 return; 6189 case Intrinsic::sqrt: 6190 case Intrinsic::fabs: 6191 case Intrinsic::sin: 6192 case Intrinsic::cos: 6193 case Intrinsic::floor: 6194 case Intrinsic::ceil: 6195 case Intrinsic::trunc: 6196 case Intrinsic::rint: 6197 case Intrinsic::nearbyint: 6198 case Intrinsic::round: 6199 case Intrinsic::canonicalize: { 6200 unsigned Opcode; 6201 switch (Intrinsic) { 6202 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6203 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6204 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6205 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6206 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6207 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6208 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6209 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6210 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6211 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6212 case Intrinsic::round: Opcode = ISD::FROUND; break; 6213 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6214 } 6215 6216 setValue(&I, DAG.getNode(Opcode, sdl, 6217 getValue(I.getArgOperand(0)).getValueType(), 6218 getValue(I.getArgOperand(0)))); 6219 return; 6220 } 6221 case Intrinsic::lround: 6222 case Intrinsic::llround: 6223 case Intrinsic::lrint: 6224 case Intrinsic::llrint: { 6225 unsigned Opcode; 6226 switch (Intrinsic) { 6227 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6228 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6229 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6230 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6231 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6232 } 6233 6234 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6235 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6236 getValue(I.getArgOperand(0)))); 6237 return; 6238 } 6239 case Intrinsic::minnum: 6240 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6241 getValue(I.getArgOperand(0)).getValueType(), 6242 getValue(I.getArgOperand(0)), 6243 getValue(I.getArgOperand(1)))); 6244 return; 6245 case Intrinsic::maxnum: 6246 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6247 getValue(I.getArgOperand(0)).getValueType(), 6248 getValue(I.getArgOperand(0)), 6249 getValue(I.getArgOperand(1)))); 6250 return; 6251 case Intrinsic::minimum: 6252 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6253 getValue(I.getArgOperand(0)).getValueType(), 6254 getValue(I.getArgOperand(0)), 6255 getValue(I.getArgOperand(1)))); 6256 return; 6257 case Intrinsic::maximum: 6258 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6259 getValue(I.getArgOperand(0)).getValueType(), 6260 getValue(I.getArgOperand(0)), 6261 getValue(I.getArgOperand(1)))); 6262 return; 6263 case Intrinsic::copysign: 6264 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6265 getValue(I.getArgOperand(0)).getValueType(), 6266 getValue(I.getArgOperand(0)), 6267 getValue(I.getArgOperand(1)))); 6268 return; 6269 case Intrinsic::fma: 6270 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6271 getValue(I.getArgOperand(0)).getValueType(), 6272 getValue(I.getArgOperand(0)), 6273 getValue(I.getArgOperand(1)), 6274 getValue(I.getArgOperand(2)))); 6275 return; 6276 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6277 case Intrinsic::INTRINSIC: 6278 #include "llvm/IR/ConstrainedOps.def" 6279 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6280 return; 6281 case Intrinsic::fmuladd: { 6282 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6283 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6284 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6285 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6286 getValue(I.getArgOperand(0)).getValueType(), 6287 getValue(I.getArgOperand(0)), 6288 getValue(I.getArgOperand(1)), 6289 getValue(I.getArgOperand(2)))); 6290 } else { 6291 // TODO: Intrinsic calls should have fast-math-flags. 6292 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 6293 getValue(I.getArgOperand(0)).getValueType(), 6294 getValue(I.getArgOperand(0)), 6295 getValue(I.getArgOperand(1))); 6296 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6297 getValue(I.getArgOperand(0)).getValueType(), 6298 Mul, 6299 getValue(I.getArgOperand(2))); 6300 setValue(&I, Add); 6301 } 6302 return; 6303 } 6304 case Intrinsic::convert_to_fp16: 6305 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6306 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6307 getValue(I.getArgOperand(0)), 6308 DAG.getTargetConstant(0, sdl, 6309 MVT::i32)))); 6310 return; 6311 case Intrinsic::convert_from_fp16: 6312 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6313 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6314 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6315 getValue(I.getArgOperand(0))))); 6316 return; 6317 case Intrinsic::pcmarker: { 6318 SDValue Tmp = getValue(I.getArgOperand(0)); 6319 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6320 return; 6321 } 6322 case Intrinsic::readcyclecounter: { 6323 SDValue Op = getRoot(); 6324 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6325 DAG.getVTList(MVT::i64, MVT::Other), Op); 6326 setValue(&I, Res); 6327 DAG.setRoot(Res.getValue(1)); 6328 return; 6329 } 6330 case Intrinsic::bitreverse: 6331 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6332 getValue(I.getArgOperand(0)).getValueType(), 6333 getValue(I.getArgOperand(0)))); 6334 return; 6335 case Intrinsic::bswap: 6336 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6337 getValue(I.getArgOperand(0)).getValueType(), 6338 getValue(I.getArgOperand(0)))); 6339 return; 6340 case Intrinsic::cttz: { 6341 SDValue Arg = getValue(I.getArgOperand(0)); 6342 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6343 EVT Ty = Arg.getValueType(); 6344 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6345 sdl, Ty, Arg)); 6346 return; 6347 } 6348 case Intrinsic::ctlz: { 6349 SDValue Arg = getValue(I.getArgOperand(0)); 6350 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6351 EVT Ty = Arg.getValueType(); 6352 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6353 sdl, Ty, Arg)); 6354 return; 6355 } 6356 case Intrinsic::ctpop: { 6357 SDValue Arg = getValue(I.getArgOperand(0)); 6358 EVT Ty = Arg.getValueType(); 6359 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6360 return; 6361 } 6362 case Intrinsic::fshl: 6363 case Intrinsic::fshr: { 6364 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6365 SDValue X = getValue(I.getArgOperand(0)); 6366 SDValue Y = getValue(I.getArgOperand(1)); 6367 SDValue Z = getValue(I.getArgOperand(2)); 6368 EVT VT = X.getValueType(); 6369 SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT); 6370 SDValue Zero = DAG.getConstant(0, sdl, VT); 6371 SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC); 6372 6373 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6374 if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) { 6375 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6376 return; 6377 } 6378 6379 // When X == Y, this is rotate. If the data type has a power-of-2 size, we 6380 // avoid the select that is necessary in the general case to filter out 6381 // the 0-shift possibility that leads to UB. 6382 if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) { 6383 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6384 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6385 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6386 return; 6387 } 6388 6389 // Some targets only rotate one way. Try the opposite direction. 6390 RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL; 6391 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6392 // Negate the shift amount because it is safe to ignore the high bits. 6393 SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6394 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt)); 6395 return; 6396 } 6397 6398 // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW)) 6399 // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW)) 6400 SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6401 SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC); 6402 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt); 6403 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt); 6404 setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY)); 6405 return; 6406 } 6407 6408 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 6409 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 6410 SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt); 6411 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt); 6412 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6413 SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY); 6414 6415 // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth, 6416 // and that is undefined. We must compare and select to avoid UB. 6417 EVT CCVT = MVT::i1; 6418 if (VT.isVector()) 6419 CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements()); 6420 6421 // For fshl, 0-shift returns the 1st arg (X). 6422 // For fshr, 0-shift returns the 2nd arg (Y). 6423 SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ); 6424 setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or)); 6425 return; 6426 } 6427 case Intrinsic::sadd_sat: { 6428 SDValue Op1 = getValue(I.getArgOperand(0)); 6429 SDValue Op2 = getValue(I.getArgOperand(1)); 6430 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6431 return; 6432 } 6433 case Intrinsic::uadd_sat: { 6434 SDValue Op1 = getValue(I.getArgOperand(0)); 6435 SDValue Op2 = getValue(I.getArgOperand(1)); 6436 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6437 return; 6438 } 6439 case Intrinsic::ssub_sat: { 6440 SDValue Op1 = getValue(I.getArgOperand(0)); 6441 SDValue Op2 = getValue(I.getArgOperand(1)); 6442 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6443 return; 6444 } 6445 case Intrinsic::usub_sat: { 6446 SDValue Op1 = getValue(I.getArgOperand(0)); 6447 SDValue Op2 = getValue(I.getArgOperand(1)); 6448 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6449 return; 6450 } 6451 case Intrinsic::smul_fix: 6452 case Intrinsic::umul_fix: 6453 case Intrinsic::smul_fix_sat: 6454 case Intrinsic::umul_fix_sat: { 6455 SDValue Op1 = getValue(I.getArgOperand(0)); 6456 SDValue Op2 = getValue(I.getArgOperand(1)); 6457 SDValue Op3 = getValue(I.getArgOperand(2)); 6458 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6459 Op1.getValueType(), Op1, Op2, Op3)); 6460 return; 6461 } 6462 case Intrinsic::sdiv_fix: 6463 case Intrinsic::udiv_fix: { 6464 SDValue Op1 = getValue(I.getArgOperand(0)); 6465 SDValue Op2 = getValue(I.getArgOperand(1)); 6466 SDValue Op3 = getValue(I.getArgOperand(2)); 6467 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6468 Op1, Op2, Op3, DAG, TLI)); 6469 return; 6470 } 6471 case Intrinsic::stacksave: { 6472 SDValue Op = getRoot(); 6473 Res = DAG.getNode( 6474 ISD::STACKSAVE, sdl, 6475 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 6476 setValue(&I, Res); 6477 DAG.setRoot(Res.getValue(1)); 6478 return; 6479 } 6480 case Intrinsic::stackrestore: 6481 Res = getValue(I.getArgOperand(0)); 6482 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6483 return; 6484 case Intrinsic::get_dynamic_area_offset: { 6485 SDValue Op = getRoot(); 6486 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6487 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6488 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6489 // target. 6490 if (PtrTy.getSizeInBits() < ResTy.getSizeInBits()) 6491 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6492 " intrinsic!"); 6493 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6494 Op); 6495 DAG.setRoot(Op); 6496 setValue(&I, Res); 6497 return; 6498 } 6499 case Intrinsic::stackguard: { 6500 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6501 MachineFunction &MF = DAG.getMachineFunction(); 6502 const Module &M = *MF.getFunction().getParent(); 6503 SDValue Chain = getRoot(); 6504 if (TLI.useLoadStackGuardNode()) { 6505 Res = getLoadStackGuard(DAG, sdl, Chain); 6506 } else { 6507 const Value *Global = TLI.getSDagStackGuard(M); 6508 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 6509 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6510 MachinePointerInfo(Global, 0), Align, 6511 MachineMemOperand::MOVolatile); 6512 } 6513 if (TLI.useStackGuardXorFP()) 6514 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6515 DAG.setRoot(Chain); 6516 setValue(&I, Res); 6517 return; 6518 } 6519 case Intrinsic::stackprotector: { 6520 // Emit code into the DAG to store the stack guard onto the stack. 6521 MachineFunction &MF = DAG.getMachineFunction(); 6522 MachineFrameInfo &MFI = MF.getFrameInfo(); 6523 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6524 SDValue Src, Chain = getRoot(); 6525 6526 if (TLI.useLoadStackGuardNode()) 6527 Src = getLoadStackGuard(DAG, sdl, Chain); 6528 else 6529 Src = getValue(I.getArgOperand(0)); // The guard's value. 6530 6531 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6532 6533 int FI = FuncInfo.StaticAllocaMap[Slot]; 6534 MFI.setStackProtectorIndex(FI); 6535 6536 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6537 6538 // Store the stack protector onto the stack. 6539 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 6540 DAG.getMachineFunction(), FI), 6541 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 6542 setValue(&I, Res); 6543 DAG.setRoot(Res); 6544 return; 6545 } 6546 case Intrinsic::objectsize: 6547 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 6548 6549 case Intrinsic::is_constant: 6550 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 6551 6552 case Intrinsic::annotation: 6553 case Intrinsic::ptr_annotation: 6554 case Intrinsic::launder_invariant_group: 6555 case Intrinsic::strip_invariant_group: 6556 // Drop the intrinsic, but forward the value 6557 setValue(&I, getValue(I.getOperand(0))); 6558 return; 6559 case Intrinsic::assume: 6560 case Intrinsic::var_annotation: 6561 case Intrinsic::sideeffect: 6562 // Discard annotate attributes, assumptions, and artificial side-effects. 6563 return; 6564 6565 case Intrinsic::codeview_annotation: { 6566 // Emit a label associated with this metadata. 6567 MachineFunction &MF = DAG.getMachineFunction(); 6568 MCSymbol *Label = 6569 MF.getMMI().getContext().createTempSymbol("annotation", true); 6570 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6571 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6572 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6573 DAG.setRoot(Res); 6574 return; 6575 } 6576 6577 case Intrinsic::init_trampoline: { 6578 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6579 6580 SDValue Ops[6]; 6581 Ops[0] = getRoot(); 6582 Ops[1] = getValue(I.getArgOperand(0)); 6583 Ops[2] = getValue(I.getArgOperand(1)); 6584 Ops[3] = getValue(I.getArgOperand(2)); 6585 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6586 Ops[5] = DAG.getSrcValue(F); 6587 6588 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6589 6590 DAG.setRoot(Res); 6591 return; 6592 } 6593 case Intrinsic::adjust_trampoline: 6594 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6595 TLI.getPointerTy(DAG.getDataLayout()), 6596 getValue(I.getArgOperand(0)))); 6597 return; 6598 case Intrinsic::gcroot: { 6599 assert(DAG.getMachineFunction().getFunction().hasGC() && 6600 "only valid in functions with gc specified, enforced by Verifier"); 6601 assert(GFI && "implied by previous"); 6602 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6603 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6604 6605 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6606 GFI->addStackRoot(FI->getIndex(), TypeMap); 6607 return; 6608 } 6609 case Intrinsic::gcread: 6610 case Intrinsic::gcwrite: 6611 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6612 case Intrinsic::flt_rounds: 6613 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 6614 return; 6615 6616 case Intrinsic::expect: 6617 // Just replace __builtin_expect(exp, c) with EXP. 6618 setValue(&I, getValue(I.getArgOperand(0))); 6619 return; 6620 6621 case Intrinsic::debugtrap: 6622 case Intrinsic::trap: { 6623 StringRef TrapFuncName = 6624 I.getAttributes() 6625 .getAttribute(AttributeList::FunctionIndex, "trap-func-name") 6626 .getValueAsString(); 6627 if (TrapFuncName.empty()) { 6628 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 6629 ISD::TRAP : ISD::DEBUGTRAP; 6630 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 6631 return; 6632 } 6633 TargetLowering::ArgListTy Args; 6634 6635 TargetLowering::CallLoweringInfo CLI(DAG); 6636 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6637 CallingConv::C, I.getType(), 6638 DAG.getExternalSymbol(TrapFuncName.data(), 6639 TLI.getPointerTy(DAG.getDataLayout())), 6640 std::move(Args)); 6641 6642 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6643 DAG.setRoot(Result.second); 6644 return; 6645 } 6646 6647 case Intrinsic::uadd_with_overflow: 6648 case Intrinsic::sadd_with_overflow: 6649 case Intrinsic::usub_with_overflow: 6650 case Intrinsic::ssub_with_overflow: 6651 case Intrinsic::umul_with_overflow: 6652 case Intrinsic::smul_with_overflow: { 6653 ISD::NodeType Op; 6654 switch (Intrinsic) { 6655 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6656 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6657 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6658 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6659 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6660 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6661 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6662 } 6663 SDValue Op1 = getValue(I.getArgOperand(0)); 6664 SDValue Op2 = getValue(I.getArgOperand(1)); 6665 6666 EVT ResultVT = Op1.getValueType(); 6667 EVT OverflowVT = MVT::i1; 6668 if (ResultVT.isVector()) 6669 OverflowVT = EVT::getVectorVT( 6670 *Context, OverflowVT, ResultVT.getVectorNumElements()); 6671 6672 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6673 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6674 return; 6675 } 6676 case Intrinsic::prefetch: { 6677 SDValue Ops[5]; 6678 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6679 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6680 Ops[0] = DAG.getRoot(); 6681 Ops[1] = getValue(I.getArgOperand(0)); 6682 Ops[2] = getValue(I.getArgOperand(1)); 6683 Ops[3] = getValue(I.getArgOperand(2)); 6684 Ops[4] = getValue(I.getArgOperand(3)); 6685 SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 6686 DAG.getVTList(MVT::Other), Ops, 6687 EVT::getIntegerVT(*Context, 8), 6688 MachinePointerInfo(I.getArgOperand(0)), 6689 0, /* align */ 6690 Flags); 6691 6692 // Chain the prefetch in parallell with any pending loads, to stay out of 6693 // the way of later optimizations. 6694 PendingLoads.push_back(Result); 6695 Result = getRoot(); 6696 DAG.setRoot(Result); 6697 return; 6698 } 6699 case Intrinsic::lifetime_start: 6700 case Intrinsic::lifetime_end: { 6701 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6702 // Stack coloring is not enabled in O0, discard region information. 6703 if (TM.getOptLevel() == CodeGenOpt::None) 6704 return; 6705 6706 const int64_t ObjectSize = 6707 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6708 Value *const ObjectPtr = I.getArgOperand(1); 6709 SmallVector<const Value *, 4> Allocas; 6710 GetUnderlyingObjects(ObjectPtr, Allocas, *DL); 6711 6712 for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(), 6713 E = Allocas.end(); Object != E; ++Object) { 6714 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 6715 6716 // Could not find an Alloca. 6717 if (!LifetimeObject) 6718 continue; 6719 6720 // First check that the Alloca is static, otherwise it won't have a 6721 // valid frame index. 6722 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6723 if (SI == FuncInfo.StaticAllocaMap.end()) 6724 return; 6725 6726 const int FrameIndex = SI->second; 6727 int64_t Offset; 6728 if (GetPointerBaseWithConstantOffset( 6729 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6730 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6731 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6732 Offset); 6733 DAG.setRoot(Res); 6734 } 6735 return; 6736 } 6737 case Intrinsic::invariant_start: 6738 // Discard region information. 6739 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 6740 return; 6741 case Intrinsic::invariant_end: 6742 // Discard region information. 6743 return; 6744 case Intrinsic::clear_cache: 6745 /// FunctionName may be null. 6746 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6747 lowerCallToExternalSymbol(I, FunctionName); 6748 return; 6749 case Intrinsic::donothing: 6750 // ignore 6751 return; 6752 case Intrinsic::experimental_stackmap: 6753 visitStackmap(I); 6754 return; 6755 case Intrinsic::experimental_patchpoint_void: 6756 case Intrinsic::experimental_patchpoint_i64: 6757 visitPatchpoint(&I); 6758 return; 6759 case Intrinsic::experimental_gc_statepoint: 6760 LowerStatepoint(ImmutableStatepoint(&I)); 6761 return; 6762 case Intrinsic::experimental_gc_result: 6763 visitGCResult(cast<GCResultInst>(I)); 6764 return; 6765 case Intrinsic::experimental_gc_relocate: 6766 visitGCRelocate(cast<GCRelocateInst>(I)); 6767 return; 6768 case Intrinsic::instrprof_increment: 6769 llvm_unreachable("instrprof failed to lower an increment"); 6770 case Intrinsic::instrprof_value_profile: 6771 llvm_unreachable("instrprof failed to lower a value profiling call"); 6772 case Intrinsic::localescape: { 6773 MachineFunction &MF = DAG.getMachineFunction(); 6774 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6775 6776 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 6777 // is the same on all targets. 6778 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 6779 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 6780 if (isa<ConstantPointerNull>(Arg)) 6781 continue; // Skip null pointers. They represent a hole in index space. 6782 AllocaInst *Slot = cast<AllocaInst>(Arg); 6783 assert(FuncInfo.StaticAllocaMap.count(Slot) && 6784 "can only escape static allocas"); 6785 int FI = FuncInfo.StaticAllocaMap[Slot]; 6786 MCSymbol *FrameAllocSym = 6787 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6788 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 6789 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 6790 TII->get(TargetOpcode::LOCAL_ESCAPE)) 6791 .addSym(FrameAllocSym) 6792 .addFrameIndex(FI); 6793 } 6794 6795 return; 6796 } 6797 6798 case Intrinsic::localrecover: { 6799 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 6800 MachineFunction &MF = DAG.getMachineFunction(); 6801 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 6802 6803 // Get the symbol that defines the frame offset. 6804 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 6805 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 6806 unsigned IdxVal = 6807 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 6808 MCSymbol *FrameAllocSym = 6809 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6810 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 6811 6812 // Create a MCSymbol for the label to avoid any target lowering 6813 // that would make this PC relative. 6814 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 6815 SDValue OffsetVal = 6816 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 6817 6818 // Add the offset to the FP. 6819 Value *FP = I.getArgOperand(1); 6820 SDValue FPVal = getValue(FP); 6821 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 6822 setValue(&I, Add); 6823 6824 return; 6825 } 6826 6827 case Intrinsic::eh_exceptionpointer: 6828 case Intrinsic::eh_exceptioncode: { 6829 // Get the exception pointer vreg, copy from it, and resize it to fit. 6830 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 6831 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 6832 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 6833 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 6834 SDValue N = 6835 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 6836 if (Intrinsic == Intrinsic::eh_exceptioncode) 6837 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 6838 setValue(&I, N); 6839 return; 6840 } 6841 case Intrinsic::xray_customevent: { 6842 // Here we want to make sure that the intrinsic behaves as if it has a 6843 // specific calling convention, and only for x86_64. 6844 // FIXME: Support other platforms later. 6845 const auto &Triple = DAG.getTarget().getTargetTriple(); 6846 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6847 return; 6848 6849 SDLoc DL = getCurSDLoc(); 6850 SmallVector<SDValue, 8> Ops; 6851 6852 // We want to say that we always want the arguments in registers. 6853 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 6854 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 6855 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6856 SDValue Chain = getRoot(); 6857 Ops.push_back(LogEntryVal); 6858 Ops.push_back(StrSizeVal); 6859 Ops.push_back(Chain); 6860 6861 // We need to enforce the calling convention for the callsite, so that 6862 // argument ordering is enforced correctly, and that register allocation can 6863 // see that some registers may be assumed clobbered and have to preserve 6864 // them across calls to the intrinsic. 6865 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 6866 DL, NodeTys, Ops); 6867 SDValue patchableNode = SDValue(MN, 0); 6868 DAG.setRoot(patchableNode); 6869 setValue(&I, patchableNode); 6870 return; 6871 } 6872 case Intrinsic::xray_typedevent: { 6873 // Here we want to make sure that the intrinsic behaves as if it has a 6874 // specific calling convention, and only for x86_64. 6875 // FIXME: Support other platforms later. 6876 const auto &Triple = DAG.getTarget().getTargetTriple(); 6877 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6878 return; 6879 6880 SDLoc DL = getCurSDLoc(); 6881 SmallVector<SDValue, 8> Ops; 6882 6883 // We want to say that we always want the arguments in registers. 6884 // It's unclear to me how manipulating the selection DAG here forces callers 6885 // to provide arguments in registers instead of on the stack. 6886 SDValue LogTypeId = getValue(I.getArgOperand(0)); 6887 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 6888 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 6889 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6890 SDValue Chain = getRoot(); 6891 Ops.push_back(LogTypeId); 6892 Ops.push_back(LogEntryVal); 6893 Ops.push_back(StrSizeVal); 6894 Ops.push_back(Chain); 6895 6896 // We need to enforce the calling convention for the callsite, so that 6897 // argument ordering is enforced correctly, and that register allocation can 6898 // see that some registers may be assumed clobbered and have to preserve 6899 // them across calls to the intrinsic. 6900 MachineSDNode *MN = DAG.getMachineNode( 6901 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops); 6902 SDValue patchableNode = SDValue(MN, 0); 6903 DAG.setRoot(patchableNode); 6904 setValue(&I, patchableNode); 6905 return; 6906 } 6907 case Intrinsic::experimental_deoptimize: 6908 LowerDeoptimizeCall(&I); 6909 return; 6910 6911 case Intrinsic::experimental_vector_reduce_v2_fadd: 6912 case Intrinsic::experimental_vector_reduce_v2_fmul: 6913 case Intrinsic::experimental_vector_reduce_add: 6914 case Intrinsic::experimental_vector_reduce_mul: 6915 case Intrinsic::experimental_vector_reduce_and: 6916 case Intrinsic::experimental_vector_reduce_or: 6917 case Intrinsic::experimental_vector_reduce_xor: 6918 case Intrinsic::experimental_vector_reduce_smax: 6919 case Intrinsic::experimental_vector_reduce_smin: 6920 case Intrinsic::experimental_vector_reduce_umax: 6921 case Intrinsic::experimental_vector_reduce_umin: 6922 case Intrinsic::experimental_vector_reduce_fmax: 6923 case Intrinsic::experimental_vector_reduce_fmin: 6924 visitVectorReduce(I, Intrinsic); 6925 return; 6926 6927 case Intrinsic::icall_branch_funnel: { 6928 SmallVector<SDValue, 16> Ops; 6929 Ops.push_back(getValue(I.getArgOperand(0))); 6930 6931 int64_t Offset; 6932 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6933 I.getArgOperand(1), Offset, DAG.getDataLayout())); 6934 if (!Base) 6935 report_fatal_error( 6936 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6937 Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0)); 6938 6939 struct BranchFunnelTarget { 6940 int64_t Offset; 6941 SDValue Target; 6942 }; 6943 SmallVector<BranchFunnelTarget, 8> Targets; 6944 6945 for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) { 6946 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6947 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 6948 if (ElemBase != Base) 6949 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 6950 "to the same GlobalValue"); 6951 6952 SDValue Val = getValue(I.getArgOperand(Op + 1)); 6953 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 6954 if (!GA) 6955 report_fatal_error( 6956 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6957 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 6958 GA->getGlobal(), getCurSDLoc(), 6959 Val.getValueType(), GA->getOffset())}); 6960 } 6961 llvm::sort(Targets, 6962 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 6963 return T1.Offset < T2.Offset; 6964 }); 6965 6966 for (auto &T : Targets) { 6967 Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32)); 6968 Ops.push_back(T.Target); 6969 } 6970 6971 Ops.push_back(DAG.getRoot()); // Chain 6972 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, 6973 getCurSDLoc(), MVT::Other, Ops), 6974 0); 6975 DAG.setRoot(N); 6976 setValue(&I, N); 6977 HasTailCall = true; 6978 return; 6979 } 6980 6981 case Intrinsic::wasm_landingpad_index: 6982 // Information this intrinsic contained has been transferred to 6983 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 6984 // delete it now. 6985 return; 6986 6987 case Intrinsic::aarch64_settag: 6988 case Intrinsic::aarch64_settag_zero: { 6989 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6990 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 6991 SDValue Val = TSI.EmitTargetCodeForSetTag( 6992 DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)), 6993 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 6994 ZeroMemory); 6995 DAG.setRoot(Val); 6996 setValue(&I, Val); 6997 return; 6998 } 6999 case Intrinsic::ptrmask: { 7000 SDValue Ptr = getValue(I.getOperand(0)); 7001 SDValue Const = getValue(I.getOperand(1)); 7002 7003 EVT DestVT = 7004 EVT(DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 7005 7006 setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), DestVT, Ptr, 7007 DAG.getZExtOrTrunc(Const, getCurSDLoc(), DestVT))); 7008 return; 7009 } 7010 } 7011 } 7012 7013 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 7014 const ConstrainedFPIntrinsic &FPI) { 7015 SDLoc sdl = getCurSDLoc(); 7016 7017 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7018 SmallVector<EVT, 4> ValueVTs; 7019 ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs); 7020 ValueVTs.push_back(MVT::Other); // Out chain 7021 7022 // We do not need to serialize constrained FP intrinsics against 7023 // each other or against (nonvolatile) loads, so they can be 7024 // chained like loads. 7025 SDValue Chain = DAG.getRoot(); 7026 SmallVector<SDValue, 4> Opers; 7027 Opers.push_back(Chain); 7028 if (FPI.isUnaryOp()) { 7029 Opers.push_back(getValue(FPI.getArgOperand(0))); 7030 } else if (FPI.isTernaryOp()) { 7031 Opers.push_back(getValue(FPI.getArgOperand(0))); 7032 Opers.push_back(getValue(FPI.getArgOperand(1))); 7033 Opers.push_back(getValue(FPI.getArgOperand(2))); 7034 } else { 7035 Opers.push_back(getValue(FPI.getArgOperand(0))); 7036 Opers.push_back(getValue(FPI.getArgOperand(1))); 7037 } 7038 7039 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 7040 assert(Result.getNode()->getNumValues() == 2); 7041 7042 // Push node to the appropriate list so that future instructions can be 7043 // chained up correctly. 7044 SDValue OutChain = Result.getValue(1); 7045 switch (EB) { 7046 case fp::ExceptionBehavior::ebIgnore: 7047 // The only reason why ebIgnore nodes still need to be chained is that 7048 // they might depend on the current rounding mode, and therefore must 7049 // not be moved across instruction that may change that mode. 7050 LLVM_FALLTHROUGH; 7051 case fp::ExceptionBehavior::ebMayTrap: 7052 // These must not be moved across calls or instructions that may change 7053 // floating-point exception masks. 7054 PendingConstrainedFP.push_back(OutChain); 7055 break; 7056 case fp::ExceptionBehavior::ebStrict: 7057 // These must not be moved across calls or instructions that may change 7058 // floating-point exception masks or read floating-point exception flags. 7059 // In addition, they cannot be optimized out even if unused. 7060 PendingConstrainedFPStrict.push_back(OutChain); 7061 break; 7062 } 7063 }; 7064 7065 SDVTList VTs = DAG.getVTList(ValueVTs); 7066 fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue(); 7067 7068 unsigned Opcode; 7069 switch (FPI.getIntrinsicID()) { 7070 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7071 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 7072 case Intrinsic::INTRINSIC: \ 7073 Opcode = ISD::STRICT_##DAGN; \ 7074 break; 7075 #include "llvm/IR/ConstrainedOps.def" 7076 case Intrinsic::experimental_constrained_fmuladd: { 7077 Opcode = ISD::STRICT_FMA; 7078 // Break fmuladd into fmul and fadd. 7079 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 7080 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), 7081 ValueVTs[0])) { 7082 Opers.pop_back(); 7083 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers); 7084 pushOutChain(Mul, EB); 7085 Opcode = ISD::STRICT_FADD; 7086 Opers.clear(); 7087 Opers.push_back(Mul.getValue(1)); 7088 Opers.push_back(Mul.getValue(0)); 7089 Opers.push_back(getValue(FPI.getArgOperand(2))); 7090 } 7091 break; 7092 } 7093 } 7094 7095 // A few strict DAG nodes carry additional operands that are not 7096 // set up by the default code above. 7097 switch (Opcode) { 7098 default: break; 7099 case ISD::STRICT_FP_ROUND: 7100 Opers.push_back( 7101 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 7102 break; 7103 case ISD::STRICT_FSETCC: 7104 case ISD::STRICT_FSETCCS: { 7105 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 7106 Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate()))); 7107 break; 7108 } 7109 } 7110 7111 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers); 7112 pushOutChain(Result, EB); 7113 7114 SDValue FPResult = Result.getValue(0); 7115 setValue(&FPI, FPResult); 7116 } 7117 7118 std::pair<SDValue, SDValue> 7119 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 7120 const BasicBlock *EHPadBB) { 7121 MachineFunction &MF = DAG.getMachineFunction(); 7122 MachineModuleInfo &MMI = MF.getMMI(); 7123 MCSymbol *BeginLabel = nullptr; 7124 7125 if (EHPadBB) { 7126 // Insert a label before the invoke call to mark the try range. This can be 7127 // used to detect deletion of the invoke via the MachineModuleInfo. 7128 BeginLabel = MMI.getContext().createTempSymbol(); 7129 7130 // For SjLj, keep track of which landing pads go with which invokes 7131 // so as to maintain the ordering of pads in the LSDA. 7132 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 7133 if (CallSiteIndex) { 7134 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 7135 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 7136 7137 // Now that the call site is handled, stop tracking it. 7138 MMI.setCurrentCallSite(0); 7139 } 7140 7141 // Both PendingLoads and PendingExports must be flushed here; 7142 // this call might not return. 7143 (void)getRoot(); 7144 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 7145 7146 CLI.setChain(getRoot()); 7147 } 7148 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7149 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7150 7151 assert((CLI.IsTailCall || Result.second.getNode()) && 7152 "Non-null chain expected with non-tail call!"); 7153 assert((Result.second.getNode() || !Result.first.getNode()) && 7154 "Null value expected with tail call!"); 7155 7156 if (!Result.second.getNode()) { 7157 // As a special case, a null chain means that a tail call has been emitted 7158 // and the DAG root is already updated. 7159 HasTailCall = true; 7160 7161 // Since there's no actual continuation from this block, nothing can be 7162 // relying on us setting vregs for them. 7163 PendingExports.clear(); 7164 } else { 7165 DAG.setRoot(Result.second); 7166 } 7167 7168 if (EHPadBB) { 7169 // Insert a label at the end of the invoke call to mark the try range. This 7170 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7171 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7172 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 7173 7174 // Inform MachineModuleInfo of range. 7175 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7176 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7177 // actually use outlined funclets and their LSDA info style. 7178 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7179 assert(CLI.CS); 7180 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 7181 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()), 7182 BeginLabel, EndLabel); 7183 } else if (!isScopedEHPersonality(Pers)) { 7184 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7185 } 7186 } 7187 7188 return Result; 7189 } 7190 7191 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 7192 bool isTailCall, 7193 const BasicBlock *EHPadBB) { 7194 auto &DL = DAG.getDataLayout(); 7195 FunctionType *FTy = CS.getFunctionType(); 7196 Type *RetTy = CS.getType(); 7197 7198 TargetLowering::ArgListTy Args; 7199 Args.reserve(CS.arg_size()); 7200 7201 const Value *SwiftErrorVal = nullptr; 7202 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7203 7204 if (isTailCall) { 7205 // Avoid emitting tail calls in functions with the disable-tail-calls 7206 // attribute. 7207 auto *Caller = CS.getInstruction()->getParent()->getParent(); 7208 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 7209 "true") 7210 isTailCall = false; 7211 7212 // We can't tail call inside a function with a swifterror argument. Lowering 7213 // does not support this yet. It would have to move into the swifterror 7214 // register before the call. 7215 if (TLI.supportSwiftError() && 7216 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7217 isTailCall = false; 7218 } 7219 7220 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 7221 i != e; ++i) { 7222 TargetLowering::ArgListEntry Entry; 7223 const Value *V = *i; 7224 7225 // Skip empty types 7226 if (V->getType()->isEmptyTy()) 7227 continue; 7228 7229 SDValue ArgNode = getValue(V); 7230 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7231 7232 Entry.setAttributes(&CS, i - CS.arg_begin()); 7233 7234 // Use swifterror virtual register as input to the call. 7235 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7236 SwiftErrorVal = V; 7237 // We find the virtual register for the actual swifterror argument. 7238 // Instead of using the Value, we use the virtual register instead. 7239 Entry.Node = DAG.getRegister( 7240 SwiftError.getOrCreateVRegUseAt(CS.getInstruction(), FuncInfo.MBB, V), 7241 EVT(TLI.getPointerTy(DL))); 7242 } 7243 7244 Args.push_back(Entry); 7245 7246 // If we have an explicit sret argument that is an Instruction, (i.e., it 7247 // might point to function-local memory), we can't meaningfully tail-call. 7248 if (Entry.IsSRet && isa<Instruction>(V)) 7249 isTailCall = false; 7250 } 7251 7252 // If call site has a cfguardtarget operand bundle, create and add an 7253 // additional ArgListEntry. 7254 if (auto Bundle = CS.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 7255 TargetLowering::ArgListEntry Entry; 7256 Value *V = Bundle->Inputs[0]; 7257 SDValue ArgNode = getValue(V); 7258 Entry.Node = ArgNode; 7259 Entry.Ty = V->getType(); 7260 Entry.IsCFGuardTarget = true; 7261 Args.push_back(Entry); 7262 } 7263 7264 // Check if target-independent constraints permit a tail call here. 7265 // Target-dependent constraints are checked within TLI->LowerCallTo. 7266 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 7267 isTailCall = false; 7268 7269 // Disable tail calls if there is an swifterror argument. Targets have not 7270 // been updated to support tail calls. 7271 if (TLI.supportSwiftError() && SwiftErrorVal) 7272 isTailCall = false; 7273 7274 TargetLowering::CallLoweringInfo CLI(DAG); 7275 CLI.setDebugLoc(getCurSDLoc()) 7276 .setChain(getRoot()) 7277 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 7278 .setTailCall(isTailCall) 7279 .setConvergent(CS.isConvergent()); 7280 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7281 7282 if (Result.first.getNode()) { 7283 const Instruction *Inst = CS.getInstruction(); 7284 Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first); 7285 setValue(Inst, Result.first); 7286 } 7287 7288 // The last element of CLI.InVals has the SDValue for swifterror return. 7289 // Here we copy it to a virtual register and update SwiftErrorMap for 7290 // book-keeping. 7291 if (SwiftErrorVal && TLI.supportSwiftError()) { 7292 // Get the last element of InVals. 7293 SDValue Src = CLI.InVals.back(); 7294 Register VReg = SwiftError.getOrCreateVRegDefAt( 7295 CS.getInstruction(), FuncInfo.MBB, SwiftErrorVal); 7296 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 7297 DAG.setRoot(CopyNode); 7298 } 7299 } 7300 7301 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 7302 SelectionDAGBuilder &Builder) { 7303 // Check to see if this load can be trivially constant folded, e.g. if the 7304 // input is from a string literal. 7305 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 7306 // Cast pointer to the type we really want to load. 7307 Type *LoadTy = 7308 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 7309 if (LoadVT.isVector()) 7310 LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements()); 7311 7312 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 7313 PointerType::getUnqual(LoadTy)); 7314 7315 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 7316 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 7317 return Builder.getValue(LoadCst); 7318 } 7319 7320 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 7321 // still constant memory, the input chain can be the entry node. 7322 SDValue Root; 7323 bool ConstantMemory = false; 7324 7325 // Do not serialize (non-volatile) loads of constant memory with anything. 7326 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 7327 Root = Builder.DAG.getEntryNode(); 7328 ConstantMemory = true; 7329 } else { 7330 // Do not serialize non-volatile loads against each other. 7331 Root = Builder.DAG.getRoot(); 7332 } 7333 7334 SDValue Ptr = Builder.getValue(PtrVal); 7335 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 7336 Ptr, MachinePointerInfo(PtrVal), 7337 /* Alignment = */ 1); 7338 7339 if (!ConstantMemory) 7340 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 7341 return LoadVal; 7342 } 7343 7344 /// Record the value for an instruction that produces an integer result, 7345 /// converting the type where necessary. 7346 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 7347 SDValue Value, 7348 bool IsSigned) { 7349 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7350 I.getType(), true); 7351 if (IsSigned) 7352 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 7353 else 7354 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 7355 setValue(&I, Value); 7356 } 7357 7358 /// See if we can lower a memcmp call into an optimized form. If so, return 7359 /// true and lower it. Otherwise return false, and it will be lowered like a 7360 /// normal call. 7361 /// The caller already checked that \p I calls the appropriate LibFunc with a 7362 /// correct prototype. 7363 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 7364 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 7365 const Value *Size = I.getArgOperand(2); 7366 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 7367 if (CSize && CSize->getZExtValue() == 0) { 7368 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7369 I.getType(), true); 7370 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 7371 return true; 7372 } 7373 7374 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7375 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 7376 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 7377 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 7378 if (Res.first.getNode()) { 7379 processIntegerCallValue(I, Res.first, true); 7380 PendingLoads.push_back(Res.second); 7381 return true; 7382 } 7383 7384 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 7385 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 7386 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 7387 return false; 7388 7389 // If the target has a fast compare for the given size, it will return a 7390 // preferred load type for that size. Require that the load VT is legal and 7391 // that the target supports unaligned loads of that type. Otherwise, return 7392 // INVALID. 7393 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 7394 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7395 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 7396 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 7397 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 7398 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 7399 // TODO: Check alignment of src and dest ptrs. 7400 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 7401 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 7402 if (!TLI.isTypeLegal(LVT) || 7403 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 7404 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 7405 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 7406 } 7407 7408 return LVT; 7409 }; 7410 7411 // This turns into unaligned loads. We only do this if the target natively 7412 // supports the MVT we'll be loading or if it is small enough (<= 4) that 7413 // we'll only produce a small number of byte loads. 7414 MVT LoadVT; 7415 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 7416 switch (NumBitsToCompare) { 7417 default: 7418 return false; 7419 case 16: 7420 LoadVT = MVT::i16; 7421 break; 7422 case 32: 7423 LoadVT = MVT::i32; 7424 break; 7425 case 64: 7426 case 128: 7427 case 256: 7428 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 7429 break; 7430 } 7431 7432 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 7433 return false; 7434 7435 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 7436 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 7437 7438 // Bitcast to a wide integer type if the loads are vectors. 7439 if (LoadVT.isVector()) { 7440 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 7441 LoadL = DAG.getBitcast(CmpVT, LoadL); 7442 LoadR = DAG.getBitcast(CmpVT, LoadR); 7443 } 7444 7445 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 7446 processIntegerCallValue(I, Cmp, false); 7447 return true; 7448 } 7449 7450 /// See if we can lower a memchr call into an optimized form. If so, return 7451 /// true and lower it. Otherwise return false, and it will be lowered like a 7452 /// normal call. 7453 /// The caller already checked that \p I calls the appropriate LibFunc with a 7454 /// correct prototype. 7455 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 7456 const Value *Src = I.getArgOperand(0); 7457 const Value *Char = I.getArgOperand(1); 7458 const Value *Length = I.getArgOperand(2); 7459 7460 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7461 std::pair<SDValue, SDValue> Res = 7462 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 7463 getValue(Src), getValue(Char), getValue(Length), 7464 MachinePointerInfo(Src)); 7465 if (Res.first.getNode()) { 7466 setValue(&I, Res.first); 7467 PendingLoads.push_back(Res.second); 7468 return true; 7469 } 7470 7471 return false; 7472 } 7473 7474 /// See if we can lower a mempcpy call into an optimized form. If so, return 7475 /// true and lower it. Otherwise return false, and it will be lowered like a 7476 /// normal call. 7477 /// The caller already checked that \p I calls the appropriate LibFunc with a 7478 /// correct prototype. 7479 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 7480 SDValue Dst = getValue(I.getArgOperand(0)); 7481 SDValue Src = getValue(I.getArgOperand(1)); 7482 SDValue Size = getValue(I.getArgOperand(2)); 7483 7484 unsigned DstAlign = DAG.InferPtrAlignment(Dst); 7485 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 7486 // DAG::getMemcpy needs Alignment to be defined. 7487 Align Alignment = assumeAligned(std::min(DstAlign, SrcAlign)); 7488 7489 bool isVol = false; 7490 SDLoc sdl = getCurSDLoc(); 7491 7492 // In the mempcpy context we need to pass in a false value for isTailCall 7493 // because the return pointer needs to be adjusted by the size of 7494 // the copied memory. 7495 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 7496 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false, 7497 /*isTailCall=*/false, 7498 MachinePointerInfo(I.getArgOperand(0)), 7499 MachinePointerInfo(I.getArgOperand(1))); 7500 assert(MC.getNode() != nullptr && 7501 "** memcpy should not be lowered as TailCall in mempcpy context **"); 7502 DAG.setRoot(MC); 7503 7504 // Check if Size needs to be truncated or extended. 7505 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 7506 7507 // Adjust return pointer to point just past the last dst byte. 7508 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 7509 Dst, Size); 7510 setValue(&I, DstPlusSize); 7511 return true; 7512 } 7513 7514 /// See if we can lower a strcpy call into an optimized form. If so, return 7515 /// true and lower it, otherwise return false and it will be lowered like a 7516 /// normal call. 7517 /// The caller already checked that \p I calls the appropriate LibFunc with a 7518 /// correct prototype. 7519 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 7520 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7521 7522 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7523 std::pair<SDValue, SDValue> Res = 7524 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 7525 getValue(Arg0), getValue(Arg1), 7526 MachinePointerInfo(Arg0), 7527 MachinePointerInfo(Arg1), isStpcpy); 7528 if (Res.first.getNode()) { 7529 setValue(&I, Res.first); 7530 DAG.setRoot(Res.second); 7531 return true; 7532 } 7533 7534 return false; 7535 } 7536 7537 /// See if we can lower a strcmp call into an optimized form. If so, return 7538 /// true and lower it, otherwise return false and it will be lowered like a 7539 /// normal call. 7540 /// The caller already checked that \p I calls the appropriate LibFunc with a 7541 /// correct prototype. 7542 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 7543 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7544 7545 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7546 std::pair<SDValue, SDValue> Res = 7547 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 7548 getValue(Arg0), getValue(Arg1), 7549 MachinePointerInfo(Arg0), 7550 MachinePointerInfo(Arg1)); 7551 if (Res.first.getNode()) { 7552 processIntegerCallValue(I, Res.first, true); 7553 PendingLoads.push_back(Res.second); 7554 return true; 7555 } 7556 7557 return false; 7558 } 7559 7560 /// See if we can lower a strlen call into an optimized form. If so, return 7561 /// true and lower it, otherwise return false and it will be lowered like a 7562 /// normal call. 7563 /// The caller already checked that \p I calls the appropriate LibFunc with a 7564 /// correct prototype. 7565 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 7566 const Value *Arg0 = I.getArgOperand(0); 7567 7568 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7569 std::pair<SDValue, SDValue> Res = 7570 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 7571 getValue(Arg0), MachinePointerInfo(Arg0)); 7572 if (Res.first.getNode()) { 7573 processIntegerCallValue(I, Res.first, false); 7574 PendingLoads.push_back(Res.second); 7575 return true; 7576 } 7577 7578 return false; 7579 } 7580 7581 /// See if we can lower a strnlen call into an optimized form. If so, return 7582 /// true and lower it, otherwise return false and it will be lowered like a 7583 /// normal call. 7584 /// The caller already checked that \p I calls the appropriate LibFunc with a 7585 /// correct prototype. 7586 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 7587 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7588 7589 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7590 std::pair<SDValue, SDValue> Res = 7591 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 7592 getValue(Arg0), getValue(Arg1), 7593 MachinePointerInfo(Arg0)); 7594 if (Res.first.getNode()) { 7595 processIntegerCallValue(I, Res.first, false); 7596 PendingLoads.push_back(Res.second); 7597 return true; 7598 } 7599 7600 return false; 7601 } 7602 7603 /// See if we can lower a unary floating-point operation into an SDNode with 7604 /// the specified Opcode. If so, return true and lower it, otherwise return 7605 /// false and it will be lowered like a normal call. 7606 /// The caller already checked that \p I calls the appropriate LibFunc with a 7607 /// correct prototype. 7608 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 7609 unsigned Opcode) { 7610 // We already checked this call's prototype; verify it doesn't modify errno. 7611 if (!I.onlyReadsMemory()) 7612 return false; 7613 7614 SDValue Tmp = getValue(I.getArgOperand(0)); 7615 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 7616 return true; 7617 } 7618 7619 /// See if we can lower a binary floating-point operation into an SDNode with 7620 /// the specified Opcode. If so, return true and lower it. Otherwise return 7621 /// false, and it will be lowered like a normal call. 7622 /// The caller already checked that \p I calls the appropriate LibFunc with a 7623 /// correct prototype. 7624 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 7625 unsigned Opcode) { 7626 // We already checked this call's prototype; verify it doesn't modify errno. 7627 if (!I.onlyReadsMemory()) 7628 return false; 7629 7630 SDValue Tmp0 = getValue(I.getArgOperand(0)); 7631 SDValue Tmp1 = getValue(I.getArgOperand(1)); 7632 EVT VT = Tmp0.getValueType(); 7633 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 7634 return true; 7635 } 7636 7637 void SelectionDAGBuilder::visitCall(const CallInst &I) { 7638 // Handle inline assembly differently. 7639 if (isa<InlineAsm>(I.getCalledValue())) { 7640 visitInlineAsm(&I); 7641 return; 7642 } 7643 7644 if (Function *F = I.getCalledFunction()) { 7645 if (F->isDeclaration()) { 7646 // Is this an LLVM intrinsic or a target-specific intrinsic? 7647 unsigned IID = F->getIntrinsicID(); 7648 if (!IID) 7649 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 7650 IID = II->getIntrinsicID(F); 7651 7652 if (IID) { 7653 visitIntrinsicCall(I, IID); 7654 return; 7655 } 7656 } 7657 7658 // Check for well-known libc/libm calls. If the function is internal, it 7659 // can't be a library call. Don't do the check if marked as nobuiltin for 7660 // some reason or the call site requires strict floating point semantics. 7661 LibFunc Func; 7662 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 7663 F->hasName() && LibInfo->getLibFunc(*F, Func) && 7664 LibInfo->hasOptimizedCodeGen(Func)) { 7665 switch (Func) { 7666 default: break; 7667 case LibFunc_copysign: 7668 case LibFunc_copysignf: 7669 case LibFunc_copysignl: 7670 // We already checked this call's prototype; verify it doesn't modify 7671 // errno. 7672 if (I.onlyReadsMemory()) { 7673 SDValue LHS = getValue(I.getArgOperand(0)); 7674 SDValue RHS = getValue(I.getArgOperand(1)); 7675 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 7676 LHS.getValueType(), LHS, RHS)); 7677 return; 7678 } 7679 break; 7680 case LibFunc_fabs: 7681 case LibFunc_fabsf: 7682 case LibFunc_fabsl: 7683 if (visitUnaryFloatCall(I, ISD::FABS)) 7684 return; 7685 break; 7686 case LibFunc_fmin: 7687 case LibFunc_fminf: 7688 case LibFunc_fminl: 7689 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 7690 return; 7691 break; 7692 case LibFunc_fmax: 7693 case LibFunc_fmaxf: 7694 case LibFunc_fmaxl: 7695 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 7696 return; 7697 break; 7698 case LibFunc_sin: 7699 case LibFunc_sinf: 7700 case LibFunc_sinl: 7701 if (visitUnaryFloatCall(I, ISD::FSIN)) 7702 return; 7703 break; 7704 case LibFunc_cos: 7705 case LibFunc_cosf: 7706 case LibFunc_cosl: 7707 if (visitUnaryFloatCall(I, ISD::FCOS)) 7708 return; 7709 break; 7710 case LibFunc_sqrt: 7711 case LibFunc_sqrtf: 7712 case LibFunc_sqrtl: 7713 case LibFunc_sqrt_finite: 7714 case LibFunc_sqrtf_finite: 7715 case LibFunc_sqrtl_finite: 7716 if (visitUnaryFloatCall(I, ISD::FSQRT)) 7717 return; 7718 break; 7719 case LibFunc_floor: 7720 case LibFunc_floorf: 7721 case LibFunc_floorl: 7722 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 7723 return; 7724 break; 7725 case LibFunc_nearbyint: 7726 case LibFunc_nearbyintf: 7727 case LibFunc_nearbyintl: 7728 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 7729 return; 7730 break; 7731 case LibFunc_ceil: 7732 case LibFunc_ceilf: 7733 case LibFunc_ceill: 7734 if (visitUnaryFloatCall(I, ISD::FCEIL)) 7735 return; 7736 break; 7737 case LibFunc_rint: 7738 case LibFunc_rintf: 7739 case LibFunc_rintl: 7740 if (visitUnaryFloatCall(I, ISD::FRINT)) 7741 return; 7742 break; 7743 case LibFunc_round: 7744 case LibFunc_roundf: 7745 case LibFunc_roundl: 7746 if (visitUnaryFloatCall(I, ISD::FROUND)) 7747 return; 7748 break; 7749 case LibFunc_trunc: 7750 case LibFunc_truncf: 7751 case LibFunc_truncl: 7752 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 7753 return; 7754 break; 7755 case LibFunc_log2: 7756 case LibFunc_log2f: 7757 case LibFunc_log2l: 7758 if (visitUnaryFloatCall(I, ISD::FLOG2)) 7759 return; 7760 break; 7761 case LibFunc_exp2: 7762 case LibFunc_exp2f: 7763 case LibFunc_exp2l: 7764 if (visitUnaryFloatCall(I, ISD::FEXP2)) 7765 return; 7766 break; 7767 case LibFunc_memcmp: 7768 if (visitMemCmpCall(I)) 7769 return; 7770 break; 7771 case LibFunc_mempcpy: 7772 if (visitMemPCpyCall(I)) 7773 return; 7774 break; 7775 case LibFunc_memchr: 7776 if (visitMemChrCall(I)) 7777 return; 7778 break; 7779 case LibFunc_strcpy: 7780 if (visitStrCpyCall(I, false)) 7781 return; 7782 break; 7783 case LibFunc_stpcpy: 7784 if (visitStrCpyCall(I, true)) 7785 return; 7786 break; 7787 case LibFunc_strcmp: 7788 if (visitStrCmpCall(I)) 7789 return; 7790 break; 7791 case LibFunc_strlen: 7792 if (visitStrLenCall(I)) 7793 return; 7794 break; 7795 case LibFunc_strnlen: 7796 if (visitStrNLenCall(I)) 7797 return; 7798 break; 7799 } 7800 } 7801 } 7802 7803 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 7804 // have to do anything here to lower funclet bundles. 7805 // CFGuardTarget bundles are lowered in LowerCallTo. 7806 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 7807 LLVMContext::OB_funclet, 7808 LLVMContext::OB_cfguardtarget}) && 7809 "Cannot lower calls with arbitrary operand bundles!"); 7810 7811 SDValue Callee = getValue(I.getCalledValue()); 7812 7813 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 7814 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 7815 else 7816 // Check if we can potentially perform a tail call. More detailed checking 7817 // is be done within LowerCallTo, after more information about the call is 7818 // known. 7819 LowerCallTo(&I, Callee, I.isTailCall()); 7820 } 7821 7822 namespace { 7823 7824 /// AsmOperandInfo - This contains information for each constraint that we are 7825 /// lowering. 7826 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 7827 public: 7828 /// CallOperand - If this is the result output operand or a clobber 7829 /// this is null, otherwise it is the incoming operand to the CallInst. 7830 /// This gets modified as the asm is processed. 7831 SDValue CallOperand; 7832 7833 /// AssignedRegs - If this is a register or register class operand, this 7834 /// contains the set of register corresponding to the operand. 7835 RegsForValue AssignedRegs; 7836 7837 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 7838 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 7839 } 7840 7841 /// Whether or not this operand accesses memory 7842 bool hasMemory(const TargetLowering &TLI) const { 7843 // Indirect operand accesses access memory. 7844 if (isIndirect) 7845 return true; 7846 7847 for (const auto &Code : Codes) 7848 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 7849 return true; 7850 7851 return false; 7852 } 7853 7854 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 7855 /// corresponds to. If there is no Value* for this operand, it returns 7856 /// MVT::Other. 7857 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 7858 const DataLayout &DL) const { 7859 if (!CallOperandVal) return MVT::Other; 7860 7861 if (isa<BasicBlock>(CallOperandVal)) 7862 return TLI.getPointerTy(DL); 7863 7864 llvm::Type *OpTy = CallOperandVal->getType(); 7865 7866 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 7867 // If this is an indirect operand, the operand is a pointer to the 7868 // accessed type. 7869 if (isIndirect) { 7870 PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 7871 if (!PtrTy) 7872 report_fatal_error("Indirect operand for inline asm not a pointer!"); 7873 OpTy = PtrTy->getElementType(); 7874 } 7875 7876 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 7877 if (StructType *STy = dyn_cast<StructType>(OpTy)) 7878 if (STy->getNumElements() == 1) 7879 OpTy = STy->getElementType(0); 7880 7881 // If OpTy is not a single value, it may be a struct/union that we 7882 // can tile with integers. 7883 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 7884 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 7885 switch (BitSize) { 7886 default: break; 7887 case 1: 7888 case 8: 7889 case 16: 7890 case 32: 7891 case 64: 7892 case 128: 7893 OpTy = IntegerType::get(Context, BitSize); 7894 break; 7895 } 7896 } 7897 7898 return TLI.getValueType(DL, OpTy, true); 7899 } 7900 }; 7901 7902 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>; 7903 7904 } // end anonymous namespace 7905 7906 /// Make sure that the output operand \p OpInfo and its corresponding input 7907 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 7908 /// out). 7909 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 7910 SDISelAsmOperandInfo &MatchingOpInfo, 7911 SelectionDAG &DAG) { 7912 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 7913 return; 7914 7915 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 7916 const auto &TLI = DAG.getTargetLoweringInfo(); 7917 7918 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 7919 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 7920 OpInfo.ConstraintVT); 7921 std::pair<unsigned, const TargetRegisterClass *> InputRC = 7922 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 7923 MatchingOpInfo.ConstraintVT); 7924 if ((OpInfo.ConstraintVT.isInteger() != 7925 MatchingOpInfo.ConstraintVT.isInteger()) || 7926 (MatchRC.second != InputRC.second)) { 7927 // FIXME: error out in a more elegant fashion 7928 report_fatal_error("Unsupported asm: input constraint" 7929 " with a matching output constraint of" 7930 " incompatible type!"); 7931 } 7932 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 7933 } 7934 7935 /// Get a direct memory input to behave well as an indirect operand. 7936 /// This may introduce stores, hence the need for a \p Chain. 7937 /// \return The (possibly updated) chain. 7938 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 7939 SDISelAsmOperandInfo &OpInfo, 7940 SelectionDAG &DAG) { 7941 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7942 7943 // If we don't have an indirect input, put it in the constpool if we can, 7944 // otherwise spill it to a stack slot. 7945 // TODO: This isn't quite right. We need to handle these according to 7946 // the addressing mode that the constraint wants. Also, this may take 7947 // an additional register for the computation and we don't want that 7948 // either. 7949 7950 // If the operand is a float, integer, or vector constant, spill to a 7951 // constant pool entry to get its address. 7952 const Value *OpVal = OpInfo.CallOperandVal; 7953 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 7954 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 7955 OpInfo.CallOperand = DAG.getConstantPool( 7956 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 7957 return Chain; 7958 } 7959 7960 // Otherwise, create a stack slot and emit a store to it before the asm. 7961 Type *Ty = OpVal->getType(); 7962 auto &DL = DAG.getDataLayout(); 7963 uint64_t TySize = DL.getTypeAllocSize(Ty); 7964 unsigned Align = DL.getPrefTypeAlignment(Ty); 7965 MachineFunction &MF = DAG.getMachineFunction(); 7966 int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 7967 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 7968 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 7969 MachinePointerInfo::getFixedStack(MF, SSFI), 7970 TLI.getMemValueType(DL, Ty)); 7971 OpInfo.CallOperand = StackSlot; 7972 7973 return Chain; 7974 } 7975 7976 /// GetRegistersForValue - Assign registers (virtual or physical) for the 7977 /// specified operand. We prefer to assign virtual registers, to allow the 7978 /// register allocator to handle the assignment process. However, if the asm 7979 /// uses features that we can't model on machineinstrs, we have SDISel do the 7980 /// allocation. This produces generally horrible, but correct, code. 7981 /// 7982 /// OpInfo describes the operand 7983 /// RefOpInfo describes the matching operand if any, the operand otherwise 7984 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 7985 SDISelAsmOperandInfo &OpInfo, 7986 SDISelAsmOperandInfo &RefOpInfo) { 7987 LLVMContext &Context = *DAG.getContext(); 7988 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7989 7990 MachineFunction &MF = DAG.getMachineFunction(); 7991 SmallVector<unsigned, 4> Regs; 7992 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 7993 7994 // No work to do for memory operations. 7995 if (OpInfo.ConstraintType == TargetLowering::C_Memory) 7996 return; 7997 7998 // If this is a constraint for a single physreg, or a constraint for a 7999 // register class, find it. 8000 unsigned AssignedReg; 8001 const TargetRegisterClass *RC; 8002 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 8003 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 8004 // RC is unset only on failure. Return immediately. 8005 if (!RC) 8006 return; 8007 8008 // Get the actual register value type. This is important, because the user 8009 // may have asked for (e.g.) the AX register in i32 type. We need to 8010 // remember that AX is actually i16 to get the right extension. 8011 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 8012 8013 if (OpInfo.ConstraintVT != MVT::Other) { 8014 // If this is an FP operand in an integer register (or visa versa), or more 8015 // generally if the operand value disagrees with the register class we plan 8016 // to stick it in, fix the operand type. 8017 // 8018 // If this is an input value, the bitcast to the new type is done now. 8019 // Bitcast for output value is done at the end of visitInlineAsm(). 8020 if ((OpInfo.Type == InlineAsm::isOutput || 8021 OpInfo.Type == InlineAsm::isInput) && 8022 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 8023 // Try to convert to the first EVT that the reg class contains. If the 8024 // types are identical size, use a bitcast to convert (e.g. two differing 8025 // vector types). Note: output bitcast is done at the end of 8026 // visitInlineAsm(). 8027 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 8028 // Exclude indirect inputs while they are unsupported because the code 8029 // to perform the load is missing and thus OpInfo.CallOperand still 8030 // refers to the input address rather than the pointed-to value. 8031 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 8032 OpInfo.CallOperand = 8033 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 8034 OpInfo.ConstraintVT = RegVT; 8035 // If the operand is an FP value and we want it in integer registers, 8036 // use the corresponding integer type. This turns an f64 value into 8037 // i64, which can be passed with two i32 values on a 32-bit machine. 8038 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 8039 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 8040 if (OpInfo.Type == InlineAsm::isInput) 8041 OpInfo.CallOperand = 8042 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 8043 OpInfo.ConstraintVT = VT; 8044 } 8045 } 8046 } 8047 8048 // No need to allocate a matching input constraint since the constraint it's 8049 // matching to has already been allocated. 8050 if (OpInfo.isMatchingInputConstraint()) 8051 return; 8052 8053 EVT ValueVT = OpInfo.ConstraintVT; 8054 if (OpInfo.ConstraintVT == MVT::Other) 8055 ValueVT = RegVT; 8056 8057 // Initialize NumRegs. 8058 unsigned NumRegs = 1; 8059 if (OpInfo.ConstraintVT != MVT::Other) 8060 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 8061 8062 // If this is a constraint for a specific physical register, like {r17}, 8063 // assign it now. 8064 8065 // If this associated to a specific register, initialize iterator to correct 8066 // place. If virtual, make sure we have enough registers 8067 8068 // Initialize iterator if necessary 8069 TargetRegisterClass::iterator I = RC->begin(); 8070 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 8071 8072 // Do not check for single registers. 8073 if (AssignedReg) { 8074 for (; *I != AssignedReg; ++I) 8075 assert(I != RC->end() && "AssignedReg should be member of RC"); 8076 } 8077 8078 for (; NumRegs; --NumRegs, ++I) { 8079 assert(I != RC->end() && "Ran out of registers to allocate!"); 8080 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 8081 Regs.push_back(R); 8082 } 8083 8084 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 8085 } 8086 8087 static unsigned 8088 findMatchingInlineAsmOperand(unsigned OperandNo, 8089 const std::vector<SDValue> &AsmNodeOperands) { 8090 // Scan until we find the definition we already emitted of this operand. 8091 unsigned CurOp = InlineAsm::Op_FirstOperand; 8092 for (; OperandNo; --OperandNo) { 8093 // Advance to the next operand. 8094 unsigned OpFlag = 8095 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8096 assert((InlineAsm::isRegDefKind(OpFlag) || 8097 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 8098 InlineAsm::isMemKind(OpFlag)) && 8099 "Skipped past definitions?"); 8100 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 8101 } 8102 return CurOp; 8103 } 8104 8105 namespace { 8106 8107 class ExtraFlags { 8108 unsigned Flags = 0; 8109 8110 public: 8111 explicit ExtraFlags(ImmutableCallSite CS) { 8112 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 8113 if (IA->hasSideEffects()) 8114 Flags |= InlineAsm::Extra_HasSideEffects; 8115 if (IA->isAlignStack()) 8116 Flags |= InlineAsm::Extra_IsAlignStack; 8117 if (CS.isConvergent()) 8118 Flags |= InlineAsm::Extra_IsConvergent; 8119 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 8120 } 8121 8122 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 8123 // Ideally, we would only check against memory constraints. However, the 8124 // meaning of an Other constraint can be target-specific and we can't easily 8125 // reason about it. Therefore, be conservative and set MayLoad/MayStore 8126 // for Other constraints as well. 8127 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 8128 OpInfo.ConstraintType == TargetLowering::C_Other) { 8129 if (OpInfo.Type == InlineAsm::isInput) 8130 Flags |= InlineAsm::Extra_MayLoad; 8131 else if (OpInfo.Type == InlineAsm::isOutput) 8132 Flags |= InlineAsm::Extra_MayStore; 8133 else if (OpInfo.Type == InlineAsm::isClobber) 8134 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 8135 } 8136 } 8137 8138 unsigned get() const { return Flags; } 8139 }; 8140 8141 } // end anonymous namespace 8142 8143 /// visitInlineAsm - Handle a call to an InlineAsm object. 8144 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 8145 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 8146 8147 /// ConstraintOperands - Information about all of the constraints. 8148 SDISelAsmOperandInfoVector ConstraintOperands; 8149 8150 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8151 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 8152 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 8153 8154 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 8155 // AsmDialect, MayLoad, MayStore). 8156 bool HasSideEffect = IA->hasSideEffects(); 8157 ExtraFlags ExtraInfo(CS); 8158 8159 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 8160 unsigned ResNo = 0; // ResNo - The result number of the next output. 8161 for (auto &T : TargetConstraints) { 8162 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8163 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8164 8165 // Compute the value type for each operand. 8166 if (OpInfo.Type == InlineAsm::isInput || 8167 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 8168 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 8169 8170 // Process the call argument. BasicBlocks are labels, currently appearing 8171 // only in asm's. 8172 const Instruction *I = CS.getInstruction(); 8173 if (isa<CallBrInst>(I) && 8174 (ArgNo - 1) >= (cast<CallBrInst>(I)->getNumArgOperands() - 8175 cast<CallBrInst>(I)->getNumIndirectDests())) { 8176 const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal); 8177 EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true); 8178 OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT); 8179 } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 8180 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 8181 } else { 8182 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8183 } 8184 8185 OpInfo.ConstraintVT = 8186 OpInfo 8187 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 8188 .getSimpleVT(); 8189 } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 8190 // The return value of the call is this value. As such, there is no 8191 // corresponding argument. 8192 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8193 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 8194 OpInfo.ConstraintVT = TLI.getSimpleValueType( 8195 DAG.getDataLayout(), STy->getElementType(ResNo)); 8196 } else { 8197 assert(ResNo == 0 && "Asm only has one result!"); 8198 OpInfo.ConstraintVT = 8199 TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 8200 } 8201 ++ResNo; 8202 } else { 8203 OpInfo.ConstraintVT = MVT::Other; 8204 } 8205 8206 if (!HasSideEffect) 8207 HasSideEffect = OpInfo.hasMemory(TLI); 8208 8209 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8210 // FIXME: Could we compute this on OpInfo rather than T? 8211 8212 // Compute the constraint code and ConstraintType to use. 8213 TLI.ComputeConstraintToUse(T, SDValue()); 8214 8215 if (T.ConstraintType == TargetLowering::C_Immediate && 8216 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8217 // We've delayed emitting a diagnostic like the "n" constraint because 8218 // inlining could cause an integer showing up. 8219 return emitInlineAsmError( 8220 CS, "constraint '" + Twine(T.ConstraintCode) + "' expects an " 8221 "integer constant expression"); 8222 8223 ExtraInfo.update(T); 8224 } 8225 8226 8227 // We won't need to flush pending loads if this asm doesn't touch 8228 // memory and is nonvolatile. 8229 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8230 8231 bool IsCallBr = isa<CallBrInst>(CS.getInstruction()); 8232 if (IsCallBr) { 8233 // If this is a callbr we need to flush pending exports since inlineasm_br 8234 // is a terminator. We need to do this before nodes are glued to 8235 // the inlineasm_br node. 8236 Chain = getControlRoot(); 8237 } 8238 8239 // Second pass over the constraints: compute which constraint option to use. 8240 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8241 // If this is an output operand with a matching input operand, look up the 8242 // matching input. If their types mismatch, e.g. one is an integer, the 8243 // other is floating point, or their sizes are different, flag it as an 8244 // error. 8245 if (OpInfo.hasMatchingInput()) { 8246 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8247 patchMatchingInput(OpInfo, Input, DAG); 8248 } 8249 8250 // Compute the constraint code and ConstraintType to use. 8251 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8252 8253 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8254 OpInfo.Type == InlineAsm::isClobber) 8255 continue; 8256 8257 // If this is a memory input, and if the operand is not indirect, do what we 8258 // need to provide an address for the memory input. 8259 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8260 !OpInfo.isIndirect) { 8261 assert((OpInfo.isMultipleAlternative || 8262 (OpInfo.Type == InlineAsm::isInput)) && 8263 "Can only indirectify direct input operands!"); 8264 8265 // Memory operands really want the address of the value. 8266 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8267 8268 // There is no longer a Value* corresponding to this operand. 8269 OpInfo.CallOperandVal = nullptr; 8270 8271 // It is now an indirect operand. 8272 OpInfo.isIndirect = true; 8273 } 8274 8275 } 8276 8277 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8278 std::vector<SDValue> AsmNodeOperands; 8279 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8280 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8281 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 8282 8283 // If we have a !srcloc metadata node associated with it, we want to attach 8284 // this to the ultimately generated inline asm machineinstr. To do this, we 8285 // pass in the third operand as this (potentially null) inline asm MDNode. 8286 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 8287 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 8288 8289 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 8290 // bits as operand 3. 8291 AsmNodeOperands.push_back(DAG.getTargetConstant( 8292 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8293 8294 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 8295 // this, assign virtual and physical registers for inputs and otput. 8296 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8297 // Assign Registers. 8298 SDISelAsmOperandInfo &RefOpInfo = 8299 OpInfo.isMatchingInputConstraint() 8300 ? ConstraintOperands[OpInfo.getMatchedOperand()] 8301 : OpInfo; 8302 GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 8303 8304 switch (OpInfo.Type) { 8305 case InlineAsm::isOutput: 8306 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8307 unsigned ConstraintID = 8308 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8309 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8310 "Failed to convert memory constraint code to constraint id."); 8311 8312 // Add information to the INLINEASM node to know about this output. 8313 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8314 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 8315 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 8316 MVT::i32)); 8317 AsmNodeOperands.push_back(OpInfo.CallOperand); 8318 } else { 8319 // Otherwise, this outputs to a register (directly for C_Register / 8320 // C_RegisterClass, and a target-defined fashion for 8321 // C_Immediate/C_Other). Find a register that we can use. 8322 if (OpInfo.AssignedRegs.Regs.empty()) { 8323 emitInlineAsmError( 8324 CS, "couldn't allocate output register for constraint '" + 8325 Twine(OpInfo.ConstraintCode) + "'"); 8326 return; 8327 } 8328 8329 // Add information to the INLINEASM node to know that this register is 8330 // set. 8331 OpInfo.AssignedRegs.AddInlineAsmOperands( 8332 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 8333 : InlineAsm::Kind_RegDef, 8334 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 8335 } 8336 break; 8337 8338 case InlineAsm::isInput: { 8339 SDValue InOperandVal = OpInfo.CallOperand; 8340 8341 if (OpInfo.isMatchingInputConstraint()) { 8342 // If this is required to match an output register we have already set, 8343 // just use its register. 8344 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 8345 AsmNodeOperands); 8346 unsigned OpFlag = 8347 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8348 if (InlineAsm::isRegDefKind(OpFlag) || 8349 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 8350 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 8351 if (OpInfo.isIndirect) { 8352 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 8353 emitInlineAsmError(CS, "inline asm not supported yet:" 8354 " don't know how to handle tied " 8355 "indirect register inputs"); 8356 return; 8357 } 8358 8359 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 8360 SmallVector<unsigned, 4> Regs; 8361 8362 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) { 8363 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 8364 MachineRegisterInfo &RegInfo = 8365 DAG.getMachineFunction().getRegInfo(); 8366 for (unsigned i = 0; i != NumRegs; ++i) 8367 Regs.push_back(RegInfo.createVirtualRegister(RC)); 8368 } else { 8369 emitInlineAsmError(CS, "inline asm error: This value type register " 8370 "class is not natively supported!"); 8371 return; 8372 } 8373 8374 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 8375 8376 SDLoc dl = getCurSDLoc(); 8377 // Use the produced MatchedRegs object to 8378 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 8379 CS.getInstruction()); 8380 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 8381 true, OpInfo.getMatchedOperand(), dl, 8382 DAG, AsmNodeOperands); 8383 break; 8384 } 8385 8386 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 8387 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 8388 "Unexpected number of operands"); 8389 // Add information to the INLINEASM node to know about this input. 8390 // See InlineAsm.h isUseOperandTiedToDef. 8391 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 8392 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 8393 OpInfo.getMatchedOperand()); 8394 AsmNodeOperands.push_back(DAG.getTargetConstant( 8395 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8396 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 8397 break; 8398 } 8399 8400 // Treat indirect 'X' constraint as memory. 8401 if (OpInfo.ConstraintType == TargetLowering::C_Other && 8402 OpInfo.isIndirect) 8403 OpInfo.ConstraintType = TargetLowering::C_Memory; 8404 8405 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 8406 OpInfo.ConstraintType == TargetLowering::C_Other) { 8407 std::vector<SDValue> Ops; 8408 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 8409 Ops, DAG); 8410 if (Ops.empty()) { 8411 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 8412 if (isa<ConstantSDNode>(InOperandVal)) { 8413 emitInlineAsmError(CS, "value out of range for constraint '" + 8414 Twine(OpInfo.ConstraintCode) + "'"); 8415 return; 8416 } 8417 8418 emitInlineAsmError(CS, "invalid operand for inline asm constraint '" + 8419 Twine(OpInfo.ConstraintCode) + "'"); 8420 return; 8421 } 8422 8423 // Add information to the INLINEASM node to know about this input. 8424 unsigned ResOpType = 8425 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 8426 AsmNodeOperands.push_back(DAG.getTargetConstant( 8427 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8428 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 8429 break; 8430 } 8431 8432 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8433 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 8434 assert(InOperandVal.getValueType() == 8435 TLI.getPointerTy(DAG.getDataLayout()) && 8436 "Memory operands expect pointer values"); 8437 8438 unsigned ConstraintID = 8439 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8440 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8441 "Failed to convert memory constraint code to constraint id."); 8442 8443 // Add information to the INLINEASM node to know about this input. 8444 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8445 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 8446 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 8447 getCurSDLoc(), 8448 MVT::i32)); 8449 AsmNodeOperands.push_back(InOperandVal); 8450 break; 8451 } 8452 8453 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 8454 OpInfo.ConstraintType == TargetLowering::C_Register) && 8455 "Unknown constraint type!"); 8456 8457 // TODO: Support this. 8458 if (OpInfo.isIndirect) { 8459 emitInlineAsmError( 8460 CS, "Don't know how to handle indirect register inputs yet " 8461 "for constraint '" + 8462 Twine(OpInfo.ConstraintCode) + "'"); 8463 return; 8464 } 8465 8466 // Copy the input into the appropriate registers. 8467 if (OpInfo.AssignedRegs.Regs.empty()) { 8468 emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" + 8469 Twine(OpInfo.ConstraintCode) + "'"); 8470 return; 8471 } 8472 8473 SDLoc dl = getCurSDLoc(); 8474 8475 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 8476 Chain, &Flag, CS.getInstruction()); 8477 8478 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 8479 dl, DAG, AsmNodeOperands); 8480 break; 8481 } 8482 case InlineAsm::isClobber: 8483 // Add the clobbered value to the operand list, so that the register 8484 // allocator is aware that the physreg got clobbered. 8485 if (!OpInfo.AssignedRegs.Regs.empty()) 8486 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 8487 false, 0, getCurSDLoc(), DAG, 8488 AsmNodeOperands); 8489 break; 8490 } 8491 } 8492 8493 // Finish up input operands. Set the input chain and add the flag last. 8494 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 8495 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 8496 8497 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 8498 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 8499 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 8500 Flag = Chain.getValue(1); 8501 8502 // Do additional work to generate outputs. 8503 8504 SmallVector<EVT, 1> ResultVTs; 8505 SmallVector<SDValue, 1> ResultValues; 8506 SmallVector<SDValue, 8> OutChains; 8507 8508 llvm::Type *CSResultType = CS.getType(); 8509 ArrayRef<Type *> ResultTypes; 8510 if (StructType *StructResult = dyn_cast<StructType>(CSResultType)) 8511 ResultTypes = StructResult->elements(); 8512 else if (!CSResultType->isVoidTy()) 8513 ResultTypes = makeArrayRef(CSResultType); 8514 8515 auto CurResultType = ResultTypes.begin(); 8516 auto handleRegAssign = [&](SDValue V) { 8517 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 8518 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 8519 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 8520 ++CurResultType; 8521 // If the type of the inline asm call site return value is different but has 8522 // same size as the type of the asm output bitcast it. One example of this 8523 // is for vectors with different width / number of elements. This can 8524 // happen for register classes that can contain multiple different value 8525 // types. The preg or vreg allocated may not have the same VT as was 8526 // expected. 8527 // 8528 // This can also happen for a return value that disagrees with the register 8529 // class it is put in, eg. a double in a general-purpose register on a 8530 // 32-bit machine. 8531 if (ResultVT != V.getValueType() && 8532 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 8533 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 8534 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 8535 V.getValueType().isInteger()) { 8536 // If a result value was tied to an input value, the computed result 8537 // may have a wider width than the expected result. Extract the 8538 // relevant portion. 8539 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 8540 } 8541 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 8542 ResultVTs.push_back(ResultVT); 8543 ResultValues.push_back(V); 8544 }; 8545 8546 // Deal with output operands. 8547 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8548 if (OpInfo.Type == InlineAsm::isOutput) { 8549 SDValue Val; 8550 // Skip trivial output operands. 8551 if (OpInfo.AssignedRegs.Regs.empty()) 8552 continue; 8553 8554 switch (OpInfo.ConstraintType) { 8555 case TargetLowering::C_Register: 8556 case TargetLowering::C_RegisterClass: 8557 Val = OpInfo.AssignedRegs.getCopyFromRegs( 8558 DAG, FuncInfo, getCurSDLoc(), Chain, &Flag, CS.getInstruction()); 8559 break; 8560 case TargetLowering::C_Immediate: 8561 case TargetLowering::C_Other: 8562 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 8563 OpInfo, DAG); 8564 break; 8565 case TargetLowering::C_Memory: 8566 break; // Already handled. 8567 case TargetLowering::C_Unknown: 8568 assert(false && "Unexpected unknown constraint"); 8569 } 8570 8571 // Indirect output manifest as stores. Record output chains. 8572 if (OpInfo.isIndirect) { 8573 const Value *Ptr = OpInfo.CallOperandVal; 8574 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 8575 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 8576 MachinePointerInfo(Ptr)); 8577 OutChains.push_back(Store); 8578 } else { 8579 // generate CopyFromRegs to associated registers. 8580 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8581 if (Val.getOpcode() == ISD::MERGE_VALUES) { 8582 for (const SDValue &V : Val->op_values()) 8583 handleRegAssign(V); 8584 } else 8585 handleRegAssign(Val); 8586 } 8587 } 8588 } 8589 8590 // Set results. 8591 if (!ResultValues.empty()) { 8592 assert(CurResultType == ResultTypes.end() && 8593 "Mismatch in number of ResultTypes"); 8594 assert(ResultValues.size() == ResultTypes.size() && 8595 "Mismatch in number of output operands in asm result"); 8596 8597 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 8598 DAG.getVTList(ResultVTs), ResultValues); 8599 setValue(CS.getInstruction(), V); 8600 } 8601 8602 // Collect store chains. 8603 if (!OutChains.empty()) 8604 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 8605 8606 // Only Update Root if inline assembly has a memory effect. 8607 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr) 8608 DAG.setRoot(Chain); 8609 } 8610 8611 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS, 8612 const Twine &Message) { 8613 LLVMContext &Ctx = *DAG.getContext(); 8614 Ctx.emitError(CS.getInstruction(), Message); 8615 8616 // Make sure we leave the DAG in a valid state 8617 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8618 SmallVector<EVT, 1> ValueVTs; 8619 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8620 8621 if (ValueVTs.empty()) 8622 return; 8623 8624 SmallVector<SDValue, 1> Ops; 8625 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 8626 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 8627 8628 setValue(CS.getInstruction(), DAG.getMergeValues(Ops, getCurSDLoc())); 8629 } 8630 8631 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 8632 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 8633 MVT::Other, getRoot(), 8634 getValue(I.getArgOperand(0)), 8635 DAG.getSrcValue(I.getArgOperand(0)))); 8636 } 8637 8638 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 8639 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8640 const DataLayout &DL = DAG.getDataLayout(); 8641 SDValue V = DAG.getVAArg( 8642 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 8643 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 8644 DL.getABITypeAlignment(I.getType())); 8645 DAG.setRoot(V.getValue(1)); 8646 8647 if (I.getType()->isPointerTy()) 8648 V = DAG.getPtrExtOrTrunc( 8649 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 8650 setValue(&I, V); 8651 } 8652 8653 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 8654 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 8655 MVT::Other, getRoot(), 8656 getValue(I.getArgOperand(0)), 8657 DAG.getSrcValue(I.getArgOperand(0)))); 8658 } 8659 8660 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 8661 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 8662 MVT::Other, getRoot(), 8663 getValue(I.getArgOperand(0)), 8664 getValue(I.getArgOperand(1)), 8665 DAG.getSrcValue(I.getArgOperand(0)), 8666 DAG.getSrcValue(I.getArgOperand(1)))); 8667 } 8668 8669 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 8670 const Instruction &I, 8671 SDValue Op) { 8672 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 8673 if (!Range) 8674 return Op; 8675 8676 ConstantRange CR = getConstantRangeFromMetadata(*Range); 8677 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 8678 return Op; 8679 8680 APInt Lo = CR.getUnsignedMin(); 8681 if (!Lo.isMinValue()) 8682 return Op; 8683 8684 APInt Hi = CR.getUnsignedMax(); 8685 unsigned Bits = std::max(Hi.getActiveBits(), 8686 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 8687 8688 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 8689 8690 SDLoc SL = getCurSDLoc(); 8691 8692 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 8693 DAG.getValueType(SmallVT)); 8694 unsigned NumVals = Op.getNode()->getNumValues(); 8695 if (NumVals == 1) 8696 return ZExt; 8697 8698 SmallVector<SDValue, 4> Ops; 8699 8700 Ops.push_back(ZExt); 8701 for (unsigned I = 1; I != NumVals; ++I) 8702 Ops.push_back(Op.getValue(I)); 8703 8704 return DAG.getMergeValues(Ops, SL); 8705 } 8706 8707 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 8708 /// the call being lowered. 8709 /// 8710 /// This is a helper for lowering intrinsics that follow a target calling 8711 /// convention or require stack pointer adjustment. Only a subset of the 8712 /// intrinsic's operands need to participate in the calling convention. 8713 void SelectionDAGBuilder::populateCallLoweringInfo( 8714 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 8715 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 8716 bool IsPatchPoint) { 8717 TargetLowering::ArgListTy Args; 8718 Args.reserve(NumArgs); 8719 8720 // Populate the argument list. 8721 // Attributes for args start at offset 1, after the return attribute. 8722 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 8723 ArgI != ArgE; ++ArgI) { 8724 const Value *V = Call->getOperand(ArgI); 8725 8726 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 8727 8728 TargetLowering::ArgListEntry Entry; 8729 Entry.Node = getValue(V); 8730 Entry.Ty = V->getType(); 8731 Entry.setAttributes(Call, ArgI); 8732 Args.push_back(Entry); 8733 } 8734 8735 CLI.setDebugLoc(getCurSDLoc()) 8736 .setChain(getRoot()) 8737 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 8738 .setDiscardResult(Call->use_empty()) 8739 .setIsPatchPoint(IsPatchPoint); 8740 } 8741 8742 /// Add a stack map intrinsic call's live variable operands to a stackmap 8743 /// or patchpoint target node's operand list. 8744 /// 8745 /// Constants are converted to TargetConstants purely as an optimization to 8746 /// avoid constant materialization and register allocation. 8747 /// 8748 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 8749 /// generate addess computation nodes, and so FinalizeISel can convert the 8750 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 8751 /// address materialization and register allocation, but may also be required 8752 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 8753 /// alloca in the entry block, then the runtime may assume that the alloca's 8754 /// StackMap location can be read immediately after compilation and that the 8755 /// location is valid at any point during execution (this is similar to the 8756 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 8757 /// only available in a register, then the runtime would need to trap when 8758 /// execution reaches the StackMap in order to read the alloca's location. 8759 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 8760 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 8761 SelectionDAGBuilder &Builder) { 8762 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 8763 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 8764 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 8765 Ops.push_back( 8766 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 8767 Ops.push_back( 8768 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 8769 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 8770 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 8771 Ops.push_back(Builder.DAG.getTargetFrameIndex( 8772 FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout()))); 8773 } else 8774 Ops.push_back(OpVal); 8775 } 8776 } 8777 8778 /// Lower llvm.experimental.stackmap directly to its target opcode. 8779 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 8780 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 8781 // [live variables...]) 8782 8783 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 8784 8785 SDValue Chain, InFlag, Callee, NullPtr; 8786 SmallVector<SDValue, 32> Ops; 8787 8788 SDLoc DL = getCurSDLoc(); 8789 Callee = getValue(CI.getCalledValue()); 8790 NullPtr = DAG.getIntPtrConstant(0, DL, true); 8791 8792 // The stackmap intrinsic only records the live variables (the arguments 8793 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 8794 // intrinsic, this won't be lowered to a function call. This means we don't 8795 // have to worry about calling conventions and target specific lowering code. 8796 // Instead we perform the call lowering right here. 8797 // 8798 // chain, flag = CALLSEQ_START(chain, 0, 0) 8799 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 8800 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 8801 // 8802 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 8803 InFlag = Chain.getValue(1); 8804 8805 // Add the <id> and <numBytes> constants. 8806 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 8807 Ops.push_back(DAG.getTargetConstant( 8808 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 8809 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 8810 Ops.push_back(DAG.getTargetConstant( 8811 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 8812 MVT::i32)); 8813 8814 // Push live variables for the stack map. 8815 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 8816 8817 // We are not pushing any register mask info here on the operands list, 8818 // because the stackmap doesn't clobber anything. 8819 8820 // Push the chain and the glue flag. 8821 Ops.push_back(Chain); 8822 Ops.push_back(InFlag); 8823 8824 // Create the STACKMAP node. 8825 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8826 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 8827 Chain = SDValue(SM, 0); 8828 InFlag = Chain.getValue(1); 8829 8830 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 8831 8832 // Stackmaps don't generate values, so nothing goes into the NodeMap. 8833 8834 // Set the root to the target-lowered call chain. 8835 DAG.setRoot(Chain); 8836 8837 // Inform the Frame Information that we have a stackmap in this function. 8838 FuncInfo.MF->getFrameInfo().setHasStackMap(); 8839 } 8840 8841 /// Lower llvm.experimental.patchpoint directly to its target opcode. 8842 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 8843 const BasicBlock *EHPadBB) { 8844 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 8845 // i32 <numBytes>, 8846 // i8* <target>, 8847 // i32 <numArgs>, 8848 // [Args...], 8849 // [live variables...]) 8850 8851 CallingConv::ID CC = CS.getCallingConv(); 8852 bool IsAnyRegCC = CC == CallingConv::AnyReg; 8853 bool HasDef = !CS->getType()->isVoidTy(); 8854 SDLoc dl = getCurSDLoc(); 8855 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 8856 8857 // Handle immediate and symbolic callees. 8858 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 8859 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 8860 /*isTarget=*/true); 8861 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 8862 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 8863 SDLoc(SymbolicCallee), 8864 SymbolicCallee->getValueType(0)); 8865 8866 // Get the real number of arguments participating in the call <numArgs> 8867 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 8868 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 8869 8870 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 8871 // Intrinsics include all meta-operands up to but not including CC. 8872 unsigned NumMetaOpers = PatchPointOpers::CCPos; 8873 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 8874 "Not enough arguments provided to the patchpoint intrinsic"); 8875 8876 // For AnyRegCC the arguments are lowered later on manually. 8877 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 8878 Type *ReturnTy = 8879 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 8880 8881 TargetLowering::CallLoweringInfo CLI(DAG); 8882 populateCallLoweringInfo(CLI, cast<CallBase>(CS.getInstruction()), 8883 NumMetaOpers, NumCallArgs, Callee, ReturnTy, true); 8884 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8885 8886 SDNode *CallEnd = Result.second.getNode(); 8887 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 8888 CallEnd = CallEnd->getOperand(0).getNode(); 8889 8890 /// Get a call instruction from the call sequence chain. 8891 /// Tail calls are not allowed. 8892 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 8893 "Expected a callseq node."); 8894 SDNode *Call = CallEnd->getOperand(0).getNode(); 8895 bool HasGlue = Call->getGluedNode(); 8896 8897 // Replace the target specific call node with the patchable intrinsic. 8898 SmallVector<SDValue, 8> Ops; 8899 8900 // Add the <id> and <numBytes> constants. 8901 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 8902 Ops.push_back(DAG.getTargetConstant( 8903 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 8904 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 8905 Ops.push_back(DAG.getTargetConstant( 8906 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 8907 MVT::i32)); 8908 8909 // Add the callee. 8910 Ops.push_back(Callee); 8911 8912 // Adjust <numArgs> to account for any arguments that have been passed on the 8913 // stack instead. 8914 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 8915 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 8916 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 8917 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 8918 8919 // Add the calling convention 8920 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 8921 8922 // Add the arguments we omitted previously. The register allocator should 8923 // place these in any free register. 8924 if (IsAnyRegCC) 8925 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 8926 Ops.push_back(getValue(CS.getArgument(i))); 8927 8928 // Push the arguments from the call instruction up to the register mask. 8929 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 8930 Ops.append(Call->op_begin() + 2, e); 8931 8932 // Push live variables for the stack map. 8933 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 8934 8935 // Push the register mask info. 8936 if (HasGlue) 8937 Ops.push_back(*(Call->op_end()-2)); 8938 else 8939 Ops.push_back(*(Call->op_end()-1)); 8940 8941 // Push the chain (this is originally the first operand of the call, but 8942 // becomes now the last or second to last operand). 8943 Ops.push_back(*(Call->op_begin())); 8944 8945 // Push the glue flag (last operand). 8946 if (HasGlue) 8947 Ops.push_back(*(Call->op_end()-1)); 8948 8949 SDVTList NodeTys; 8950 if (IsAnyRegCC && HasDef) { 8951 // Create the return types based on the intrinsic definition 8952 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8953 SmallVector<EVT, 3> ValueVTs; 8954 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8955 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 8956 8957 // There is always a chain and a glue type at the end 8958 ValueVTs.push_back(MVT::Other); 8959 ValueVTs.push_back(MVT::Glue); 8960 NodeTys = DAG.getVTList(ValueVTs); 8961 } else 8962 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8963 8964 // Replace the target specific call node with a PATCHPOINT node. 8965 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 8966 dl, NodeTys, Ops); 8967 8968 // Update the NodeMap. 8969 if (HasDef) { 8970 if (IsAnyRegCC) 8971 setValue(CS.getInstruction(), SDValue(MN, 0)); 8972 else 8973 setValue(CS.getInstruction(), Result.first); 8974 } 8975 8976 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 8977 // call sequence. Furthermore the location of the chain and glue can change 8978 // when the AnyReg calling convention is used and the intrinsic returns a 8979 // value. 8980 if (IsAnyRegCC && HasDef) { 8981 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 8982 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 8983 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 8984 } else 8985 DAG.ReplaceAllUsesWith(Call, MN); 8986 DAG.DeleteNode(Call); 8987 8988 // Inform the Frame Information that we have a patchpoint in this function. 8989 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 8990 } 8991 8992 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 8993 unsigned Intrinsic) { 8994 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8995 SDValue Op1 = getValue(I.getArgOperand(0)); 8996 SDValue Op2; 8997 if (I.getNumArgOperands() > 1) 8998 Op2 = getValue(I.getArgOperand(1)); 8999 SDLoc dl = getCurSDLoc(); 9000 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 9001 SDValue Res; 9002 FastMathFlags FMF; 9003 if (isa<FPMathOperator>(I)) 9004 FMF = I.getFastMathFlags(); 9005 9006 switch (Intrinsic) { 9007 case Intrinsic::experimental_vector_reduce_v2_fadd: 9008 if (FMF.allowReassoc()) 9009 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 9010 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2)); 9011 else 9012 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2); 9013 break; 9014 case Intrinsic::experimental_vector_reduce_v2_fmul: 9015 if (FMF.allowReassoc()) 9016 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 9017 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2)); 9018 else 9019 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2); 9020 break; 9021 case Intrinsic::experimental_vector_reduce_add: 9022 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 9023 break; 9024 case Intrinsic::experimental_vector_reduce_mul: 9025 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 9026 break; 9027 case Intrinsic::experimental_vector_reduce_and: 9028 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 9029 break; 9030 case Intrinsic::experimental_vector_reduce_or: 9031 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 9032 break; 9033 case Intrinsic::experimental_vector_reduce_xor: 9034 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 9035 break; 9036 case Intrinsic::experimental_vector_reduce_smax: 9037 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 9038 break; 9039 case Intrinsic::experimental_vector_reduce_smin: 9040 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 9041 break; 9042 case Intrinsic::experimental_vector_reduce_umax: 9043 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 9044 break; 9045 case Intrinsic::experimental_vector_reduce_umin: 9046 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 9047 break; 9048 case Intrinsic::experimental_vector_reduce_fmax: 9049 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1); 9050 break; 9051 case Intrinsic::experimental_vector_reduce_fmin: 9052 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1); 9053 break; 9054 default: 9055 llvm_unreachable("Unhandled vector reduce intrinsic"); 9056 } 9057 setValue(&I, Res); 9058 } 9059 9060 /// Returns an AttributeList representing the attributes applied to the return 9061 /// value of the given call. 9062 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 9063 SmallVector<Attribute::AttrKind, 2> Attrs; 9064 if (CLI.RetSExt) 9065 Attrs.push_back(Attribute::SExt); 9066 if (CLI.RetZExt) 9067 Attrs.push_back(Attribute::ZExt); 9068 if (CLI.IsInReg) 9069 Attrs.push_back(Attribute::InReg); 9070 9071 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 9072 Attrs); 9073 } 9074 9075 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 9076 /// implementation, which just calls LowerCall. 9077 /// FIXME: When all targets are 9078 /// migrated to using LowerCall, this hook should be integrated into SDISel. 9079 std::pair<SDValue, SDValue> 9080 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 9081 // Handle the incoming return values from the call. 9082 CLI.Ins.clear(); 9083 Type *OrigRetTy = CLI.RetTy; 9084 SmallVector<EVT, 4> RetTys; 9085 SmallVector<uint64_t, 4> Offsets; 9086 auto &DL = CLI.DAG.getDataLayout(); 9087 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 9088 9089 if (CLI.IsPostTypeLegalization) { 9090 // If we are lowering a libcall after legalization, split the return type. 9091 SmallVector<EVT, 4> OldRetTys; 9092 SmallVector<uint64_t, 4> OldOffsets; 9093 RetTys.swap(OldRetTys); 9094 Offsets.swap(OldOffsets); 9095 9096 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 9097 EVT RetVT = OldRetTys[i]; 9098 uint64_t Offset = OldOffsets[i]; 9099 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 9100 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 9101 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 9102 RetTys.append(NumRegs, RegisterVT); 9103 for (unsigned j = 0; j != NumRegs; ++j) 9104 Offsets.push_back(Offset + j * RegisterVTByteSZ); 9105 } 9106 } 9107 9108 SmallVector<ISD::OutputArg, 4> Outs; 9109 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 9110 9111 bool CanLowerReturn = 9112 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 9113 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 9114 9115 SDValue DemoteStackSlot; 9116 int DemoteStackIdx = -100; 9117 if (!CanLowerReturn) { 9118 // FIXME: equivalent assert? 9119 // assert(!CS.hasInAllocaArgument() && 9120 // "sret demotion is incompatible with inalloca"); 9121 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 9122 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 9123 MachineFunction &MF = CLI.DAG.getMachineFunction(); 9124 DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 9125 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 9126 DL.getAllocaAddrSpace()); 9127 9128 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 9129 ArgListEntry Entry; 9130 Entry.Node = DemoteStackSlot; 9131 Entry.Ty = StackSlotPtrType; 9132 Entry.IsSExt = false; 9133 Entry.IsZExt = false; 9134 Entry.IsInReg = false; 9135 Entry.IsSRet = true; 9136 Entry.IsNest = false; 9137 Entry.IsByVal = false; 9138 Entry.IsReturned = false; 9139 Entry.IsSwiftSelf = false; 9140 Entry.IsSwiftError = false; 9141 Entry.IsCFGuardTarget = false; 9142 Entry.Alignment = Align; 9143 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 9144 CLI.NumFixedArgs += 1; 9145 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9146 9147 // sret demotion isn't compatible with tail-calls, since the sret argument 9148 // points into the callers stack frame. 9149 CLI.IsTailCall = false; 9150 } else { 9151 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9152 CLI.RetTy, CLI.CallConv, CLI.IsVarArg); 9153 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9154 ISD::ArgFlagsTy Flags; 9155 if (NeedsRegBlock) { 9156 Flags.setInConsecutiveRegs(); 9157 if (I == RetTys.size() - 1) 9158 Flags.setInConsecutiveRegsLast(); 9159 } 9160 EVT VT = RetTys[I]; 9161 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9162 CLI.CallConv, VT); 9163 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9164 CLI.CallConv, VT); 9165 for (unsigned i = 0; i != NumRegs; ++i) { 9166 ISD::InputArg MyFlags; 9167 MyFlags.Flags = Flags; 9168 MyFlags.VT = RegisterVT; 9169 MyFlags.ArgVT = VT; 9170 MyFlags.Used = CLI.IsReturnValueUsed; 9171 if (CLI.RetTy->isPointerTy()) { 9172 MyFlags.Flags.setPointer(); 9173 MyFlags.Flags.setPointerAddrSpace( 9174 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9175 } 9176 if (CLI.RetSExt) 9177 MyFlags.Flags.setSExt(); 9178 if (CLI.RetZExt) 9179 MyFlags.Flags.setZExt(); 9180 if (CLI.IsInReg) 9181 MyFlags.Flags.setInReg(); 9182 CLI.Ins.push_back(MyFlags); 9183 } 9184 } 9185 } 9186 9187 // We push in swifterror return as the last element of CLI.Ins. 9188 ArgListTy &Args = CLI.getArgs(); 9189 if (supportSwiftError()) { 9190 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9191 if (Args[i].IsSwiftError) { 9192 ISD::InputArg MyFlags; 9193 MyFlags.VT = getPointerTy(DL); 9194 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9195 MyFlags.Flags.setSwiftError(); 9196 CLI.Ins.push_back(MyFlags); 9197 } 9198 } 9199 } 9200 9201 // Handle all of the outgoing arguments. 9202 CLI.Outs.clear(); 9203 CLI.OutVals.clear(); 9204 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9205 SmallVector<EVT, 4> ValueVTs; 9206 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 9207 // FIXME: Split arguments if CLI.IsPostTypeLegalization 9208 Type *FinalType = Args[i].Ty; 9209 if (Args[i].IsByVal) 9210 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 9211 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9212 FinalType, CLI.CallConv, CLI.IsVarArg); 9213 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 9214 ++Value) { 9215 EVT VT = ValueVTs[Value]; 9216 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 9217 SDValue Op = SDValue(Args[i].Node.getNode(), 9218 Args[i].Node.getResNo() + Value); 9219 ISD::ArgFlagsTy Flags; 9220 9221 // Certain targets (such as MIPS), may have a different ABI alignment 9222 // for a type depending on the context. Give the target a chance to 9223 // specify the alignment it wants. 9224 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 9225 9226 if (Args[i].Ty->isPointerTy()) { 9227 Flags.setPointer(); 9228 Flags.setPointerAddrSpace( 9229 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 9230 } 9231 if (Args[i].IsZExt) 9232 Flags.setZExt(); 9233 if (Args[i].IsSExt) 9234 Flags.setSExt(); 9235 if (Args[i].IsInReg) { 9236 // If we are using vectorcall calling convention, a structure that is 9237 // passed InReg - is surely an HVA 9238 if (CLI.CallConv == CallingConv::X86_VectorCall && 9239 isa<StructType>(FinalType)) { 9240 // The first value of a structure is marked 9241 if (0 == Value) 9242 Flags.setHvaStart(); 9243 Flags.setHva(); 9244 } 9245 // Set InReg Flag 9246 Flags.setInReg(); 9247 } 9248 if (Args[i].IsSRet) 9249 Flags.setSRet(); 9250 if (Args[i].IsSwiftSelf) 9251 Flags.setSwiftSelf(); 9252 if (Args[i].IsSwiftError) 9253 Flags.setSwiftError(); 9254 if (Args[i].IsCFGuardTarget) 9255 Flags.setCFGuardTarget(); 9256 if (Args[i].IsByVal) 9257 Flags.setByVal(); 9258 if (Args[i].IsInAlloca) { 9259 Flags.setInAlloca(); 9260 // Set the byval flag for CCAssignFn callbacks that don't know about 9261 // inalloca. This way we can know how many bytes we should've allocated 9262 // and how many bytes a callee cleanup function will pop. If we port 9263 // inalloca to more targets, we'll have to add custom inalloca handling 9264 // in the various CC lowering callbacks. 9265 Flags.setByVal(); 9266 } 9267 if (Args[i].IsByVal || Args[i].IsInAlloca) { 9268 PointerType *Ty = cast<PointerType>(Args[i].Ty); 9269 Type *ElementTy = Ty->getElementType(); 9270 9271 unsigned FrameSize = DL.getTypeAllocSize( 9272 Args[i].ByValType ? Args[i].ByValType : ElementTy); 9273 Flags.setByValSize(FrameSize); 9274 9275 // info is not there but there are cases it cannot get right. 9276 unsigned FrameAlign; 9277 if (Args[i].Alignment) 9278 FrameAlign = Args[i].Alignment; 9279 else 9280 FrameAlign = getByValTypeAlignment(ElementTy, DL); 9281 Flags.setByValAlign(Align(FrameAlign)); 9282 } 9283 if (Args[i].IsNest) 9284 Flags.setNest(); 9285 if (NeedsRegBlock) 9286 Flags.setInConsecutiveRegs(); 9287 Flags.setOrigAlign(OriginalAlignment); 9288 9289 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9290 CLI.CallConv, VT); 9291 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9292 CLI.CallConv, VT); 9293 SmallVector<SDValue, 4> Parts(NumParts); 9294 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 9295 9296 if (Args[i].IsSExt) 9297 ExtendKind = ISD::SIGN_EXTEND; 9298 else if (Args[i].IsZExt) 9299 ExtendKind = ISD::ZERO_EXTEND; 9300 9301 // Conservatively only handle 'returned' on non-vectors that can be lowered, 9302 // for now. 9303 if (Args[i].IsReturned && !Op.getValueType().isVector() && 9304 CanLowerReturn) { 9305 assert((CLI.RetTy == Args[i].Ty || 9306 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 9307 CLI.RetTy->getPointerAddressSpace() == 9308 Args[i].Ty->getPointerAddressSpace())) && 9309 RetTys.size() == NumValues && "unexpected use of 'returned'"); 9310 // Before passing 'returned' to the target lowering code, ensure that 9311 // either the register MVT and the actual EVT are the same size or that 9312 // the return value and argument are extended in the same way; in these 9313 // cases it's safe to pass the argument register value unchanged as the 9314 // return register value (although it's at the target's option whether 9315 // to do so) 9316 // TODO: allow code generation to take advantage of partially preserved 9317 // registers rather than clobbering the entire register when the 9318 // parameter extension method is not compatible with the return 9319 // extension method 9320 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 9321 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 9322 CLI.RetZExt == Args[i].IsZExt)) 9323 Flags.setReturned(); 9324 } 9325 9326 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 9327 CLI.CS.getInstruction(), CLI.CallConv, ExtendKind); 9328 9329 for (unsigned j = 0; j != NumParts; ++j) { 9330 // if it isn't first piece, alignment must be 1 9331 // For scalable vectors the scalable part is currently handled 9332 // by individual targets, so we just use the known minimum size here. 9333 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 9334 i < CLI.NumFixedArgs, i, 9335 j*Parts[j].getValueType().getStoreSize().getKnownMinSize()); 9336 if (NumParts > 1 && j == 0) 9337 MyFlags.Flags.setSplit(); 9338 else if (j != 0) { 9339 MyFlags.Flags.setOrigAlign(Align(1)); 9340 if (j == NumParts - 1) 9341 MyFlags.Flags.setSplitEnd(); 9342 } 9343 9344 CLI.Outs.push_back(MyFlags); 9345 CLI.OutVals.push_back(Parts[j]); 9346 } 9347 9348 if (NeedsRegBlock && Value == NumValues - 1) 9349 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 9350 } 9351 } 9352 9353 SmallVector<SDValue, 4> InVals; 9354 CLI.Chain = LowerCall(CLI, InVals); 9355 9356 // Update CLI.InVals to use outside of this function. 9357 CLI.InVals = InVals; 9358 9359 // Verify that the target's LowerCall behaved as expected. 9360 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 9361 "LowerCall didn't return a valid chain!"); 9362 assert((!CLI.IsTailCall || InVals.empty()) && 9363 "LowerCall emitted a return value for a tail call!"); 9364 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 9365 "LowerCall didn't emit the correct number of values!"); 9366 9367 // For a tail call, the return value is merely live-out and there aren't 9368 // any nodes in the DAG representing it. Return a special value to 9369 // indicate that a tail call has been emitted and no more Instructions 9370 // should be processed in the current block. 9371 if (CLI.IsTailCall) { 9372 CLI.DAG.setRoot(CLI.Chain); 9373 return std::make_pair(SDValue(), SDValue()); 9374 } 9375 9376 #ifndef NDEBUG 9377 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 9378 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 9379 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 9380 "LowerCall emitted a value with the wrong type!"); 9381 } 9382 #endif 9383 9384 SmallVector<SDValue, 4> ReturnValues; 9385 if (!CanLowerReturn) { 9386 // The instruction result is the result of loading from the 9387 // hidden sret parameter. 9388 SmallVector<EVT, 1> PVTs; 9389 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 9390 9391 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 9392 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 9393 EVT PtrVT = PVTs[0]; 9394 9395 unsigned NumValues = RetTys.size(); 9396 ReturnValues.resize(NumValues); 9397 SmallVector<SDValue, 4> Chains(NumValues); 9398 9399 // An aggregate return value cannot wrap around the address space, so 9400 // offsets to its parts don't wrap either. 9401 SDNodeFlags Flags; 9402 Flags.setNoUnsignedWrap(true); 9403 9404 for (unsigned i = 0; i < NumValues; ++i) { 9405 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 9406 CLI.DAG.getConstant(Offsets[i], CLI.DL, 9407 PtrVT), Flags); 9408 SDValue L = CLI.DAG.getLoad( 9409 RetTys[i], CLI.DL, CLI.Chain, Add, 9410 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 9411 DemoteStackIdx, Offsets[i]), 9412 /* Alignment = */ 1); 9413 ReturnValues[i] = L; 9414 Chains[i] = L.getValue(1); 9415 } 9416 9417 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 9418 } else { 9419 // Collect the legal value parts into potentially illegal values 9420 // that correspond to the original function's return values. 9421 Optional<ISD::NodeType> AssertOp; 9422 if (CLI.RetSExt) 9423 AssertOp = ISD::AssertSext; 9424 else if (CLI.RetZExt) 9425 AssertOp = ISD::AssertZext; 9426 unsigned CurReg = 0; 9427 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9428 EVT VT = RetTys[I]; 9429 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9430 CLI.CallConv, VT); 9431 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9432 CLI.CallConv, VT); 9433 9434 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 9435 NumRegs, RegisterVT, VT, nullptr, 9436 CLI.CallConv, AssertOp)); 9437 CurReg += NumRegs; 9438 } 9439 9440 // For a function returning void, there is no return value. We can't create 9441 // such a node, so we just return a null return value in that case. In 9442 // that case, nothing will actually look at the value. 9443 if (ReturnValues.empty()) 9444 return std::make_pair(SDValue(), CLI.Chain); 9445 } 9446 9447 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 9448 CLI.DAG.getVTList(RetTys), ReturnValues); 9449 return std::make_pair(Res, CLI.Chain); 9450 } 9451 9452 void TargetLowering::LowerOperationWrapper(SDNode *N, 9453 SmallVectorImpl<SDValue> &Results, 9454 SelectionDAG &DAG) const { 9455 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 9456 Results.push_back(Res); 9457 } 9458 9459 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 9460 llvm_unreachable("LowerOperation not implemented for this target!"); 9461 } 9462 9463 void 9464 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 9465 SDValue Op = getNonRegisterValue(V); 9466 assert((Op.getOpcode() != ISD::CopyFromReg || 9467 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 9468 "Copy from a reg to the same reg!"); 9469 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 9470 9471 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9472 // If this is an InlineAsm we have to match the registers required, not the 9473 // notional registers required by the type. 9474 9475 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 9476 None); // This is not an ABI copy. 9477 SDValue Chain = DAG.getEntryNode(); 9478 9479 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 9480 FuncInfo.PreferredExtendType.end()) 9481 ? ISD::ANY_EXTEND 9482 : FuncInfo.PreferredExtendType[V]; 9483 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 9484 PendingExports.push_back(Chain); 9485 } 9486 9487 #include "llvm/CodeGen/SelectionDAGISel.h" 9488 9489 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 9490 /// entry block, return true. This includes arguments used by switches, since 9491 /// the switch may expand into multiple basic blocks. 9492 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 9493 // With FastISel active, we may be splitting blocks, so force creation 9494 // of virtual registers for all non-dead arguments. 9495 if (FastISel) 9496 return A->use_empty(); 9497 9498 const BasicBlock &Entry = A->getParent()->front(); 9499 for (const User *U : A->users()) 9500 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 9501 return false; // Use not in entry block. 9502 9503 return true; 9504 } 9505 9506 using ArgCopyElisionMapTy = 9507 DenseMap<const Argument *, 9508 std::pair<const AllocaInst *, const StoreInst *>>; 9509 9510 /// Scan the entry block of the function in FuncInfo for arguments that look 9511 /// like copies into a local alloca. Record any copied arguments in 9512 /// ArgCopyElisionCandidates. 9513 static void 9514 findArgumentCopyElisionCandidates(const DataLayout &DL, 9515 FunctionLoweringInfo *FuncInfo, 9516 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 9517 // Record the state of every static alloca used in the entry block. Argument 9518 // allocas are all used in the entry block, so we need approximately as many 9519 // entries as we have arguments. 9520 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 9521 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 9522 unsigned NumArgs = FuncInfo->Fn->arg_size(); 9523 StaticAllocas.reserve(NumArgs * 2); 9524 9525 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 9526 if (!V) 9527 return nullptr; 9528 V = V->stripPointerCasts(); 9529 const auto *AI = dyn_cast<AllocaInst>(V); 9530 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 9531 return nullptr; 9532 auto Iter = StaticAllocas.insert({AI, Unknown}); 9533 return &Iter.first->second; 9534 }; 9535 9536 // Look for stores of arguments to static allocas. Look through bitcasts and 9537 // GEPs to handle type coercions, as long as the alloca is fully initialized 9538 // by the store. Any non-store use of an alloca escapes it and any subsequent 9539 // unanalyzed store might write it. 9540 // FIXME: Handle structs initialized with multiple stores. 9541 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 9542 // Look for stores, and handle non-store uses conservatively. 9543 const auto *SI = dyn_cast<StoreInst>(&I); 9544 if (!SI) { 9545 // We will look through cast uses, so ignore them completely. 9546 if (I.isCast()) 9547 continue; 9548 // Ignore debug info intrinsics, they don't escape or store to allocas. 9549 if (isa<DbgInfoIntrinsic>(I)) 9550 continue; 9551 // This is an unknown instruction. Assume it escapes or writes to all 9552 // static alloca operands. 9553 for (const Use &U : I.operands()) { 9554 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 9555 *Info = StaticAllocaInfo::Clobbered; 9556 } 9557 continue; 9558 } 9559 9560 // If the stored value is a static alloca, mark it as escaped. 9561 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 9562 *Info = StaticAllocaInfo::Clobbered; 9563 9564 // Check if the destination is a static alloca. 9565 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 9566 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 9567 if (!Info) 9568 continue; 9569 const AllocaInst *AI = cast<AllocaInst>(Dst); 9570 9571 // Skip allocas that have been initialized or clobbered. 9572 if (*Info != StaticAllocaInfo::Unknown) 9573 continue; 9574 9575 // Check if the stored value is an argument, and that this store fully 9576 // initializes the alloca. Don't elide copies from the same argument twice. 9577 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 9578 const auto *Arg = dyn_cast<Argument>(Val); 9579 if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() || 9580 Arg->getType()->isEmptyTy() || 9581 DL.getTypeStoreSize(Arg->getType()) != 9582 DL.getTypeAllocSize(AI->getAllocatedType()) || 9583 ArgCopyElisionCandidates.count(Arg)) { 9584 *Info = StaticAllocaInfo::Clobbered; 9585 continue; 9586 } 9587 9588 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 9589 << '\n'); 9590 9591 // Mark this alloca and store for argument copy elision. 9592 *Info = StaticAllocaInfo::Elidable; 9593 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 9594 9595 // Stop scanning if we've seen all arguments. This will happen early in -O0 9596 // builds, which is useful, because -O0 builds have large entry blocks and 9597 // many allocas. 9598 if (ArgCopyElisionCandidates.size() == NumArgs) 9599 break; 9600 } 9601 } 9602 9603 /// Try to elide argument copies from memory into a local alloca. Succeeds if 9604 /// ArgVal is a load from a suitable fixed stack object. 9605 static void tryToElideArgumentCopy( 9606 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 9607 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 9608 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 9609 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 9610 SDValue ArgVal, bool &ArgHasUses) { 9611 // Check if this is a load from a fixed stack object. 9612 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 9613 if (!LNode) 9614 return; 9615 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 9616 if (!FINode) 9617 return; 9618 9619 // Check that the fixed stack object is the right size and alignment. 9620 // Look at the alignment that the user wrote on the alloca instead of looking 9621 // at the stack object. 9622 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 9623 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 9624 const AllocaInst *AI = ArgCopyIter->second.first; 9625 int FixedIndex = FINode->getIndex(); 9626 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 9627 int OldIndex = AllocaIndex; 9628 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 9629 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 9630 LLVM_DEBUG( 9631 dbgs() << " argument copy elision failed due to bad fixed stack " 9632 "object size\n"); 9633 return; 9634 } 9635 unsigned RequiredAlignment = AI->getAlignment(); 9636 if (!RequiredAlignment) { 9637 RequiredAlignment = FuncInfo.MF->getDataLayout().getABITypeAlignment( 9638 AI->getAllocatedType()); 9639 } 9640 if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) { 9641 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 9642 "greater than stack argument alignment (" 9643 << RequiredAlignment << " vs " 9644 << MFI.getObjectAlignment(FixedIndex) << ")\n"); 9645 return; 9646 } 9647 9648 // Perform the elision. Delete the old stack object and replace its only use 9649 // in the variable info map. Mark the stack object as mutable. 9650 LLVM_DEBUG({ 9651 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 9652 << " Replacing frame index " << OldIndex << " with " << FixedIndex 9653 << '\n'; 9654 }); 9655 MFI.RemoveStackObject(OldIndex); 9656 MFI.setIsImmutableObjectIndex(FixedIndex, false); 9657 AllocaIndex = FixedIndex; 9658 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 9659 Chains.push_back(ArgVal.getValue(1)); 9660 9661 // Avoid emitting code for the store implementing the copy. 9662 const StoreInst *SI = ArgCopyIter->second.second; 9663 ElidedArgCopyInstrs.insert(SI); 9664 9665 // Check for uses of the argument again so that we can avoid exporting ArgVal 9666 // if it is't used by anything other than the store. 9667 for (const Value *U : Arg.users()) { 9668 if (U != SI) { 9669 ArgHasUses = true; 9670 break; 9671 } 9672 } 9673 } 9674 9675 void SelectionDAGISel::LowerArguments(const Function &F) { 9676 SelectionDAG &DAG = SDB->DAG; 9677 SDLoc dl = SDB->getCurSDLoc(); 9678 const DataLayout &DL = DAG.getDataLayout(); 9679 SmallVector<ISD::InputArg, 16> Ins; 9680 9681 if (!FuncInfo->CanLowerReturn) { 9682 // Put in an sret pointer parameter before all the other parameters. 9683 SmallVector<EVT, 1> ValueVTs; 9684 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9685 F.getReturnType()->getPointerTo( 9686 DAG.getDataLayout().getAllocaAddrSpace()), 9687 ValueVTs); 9688 9689 // NOTE: Assuming that a pointer will never break down to more than one VT 9690 // or one register. 9691 ISD::ArgFlagsTy Flags; 9692 Flags.setSRet(); 9693 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 9694 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 9695 ISD::InputArg::NoArgIndex, 0); 9696 Ins.push_back(RetArg); 9697 } 9698 9699 // Look for stores of arguments to static allocas. Mark such arguments with a 9700 // flag to ask the target to give us the memory location of that argument if 9701 // available. 9702 ArgCopyElisionMapTy ArgCopyElisionCandidates; 9703 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 9704 ArgCopyElisionCandidates); 9705 9706 // Set up the incoming argument description vector. 9707 for (const Argument &Arg : F.args()) { 9708 unsigned ArgNo = Arg.getArgNo(); 9709 SmallVector<EVT, 4> ValueVTs; 9710 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9711 bool isArgValueUsed = !Arg.use_empty(); 9712 unsigned PartBase = 0; 9713 Type *FinalType = Arg.getType(); 9714 if (Arg.hasAttribute(Attribute::ByVal)) 9715 FinalType = Arg.getParamByValType(); 9716 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 9717 FinalType, F.getCallingConv(), F.isVarArg()); 9718 for (unsigned Value = 0, NumValues = ValueVTs.size(); 9719 Value != NumValues; ++Value) { 9720 EVT VT = ValueVTs[Value]; 9721 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 9722 ISD::ArgFlagsTy Flags; 9723 9724 // Certain targets (such as MIPS), may have a different ABI alignment 9725 // for a type depending on the context. Give the target a chance to 9726 // specify the alignment it wants. 9727 const Align OriginalAlignment( 9728 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 9729 9730 if (Arg.getType()->isPointerTy()) { 9731 Flags.setPointer(); 9732 Flags.setPointerAddrSpace( 9733 cast<PointerType>(Arg.getType())->getAddressSpace()); 9734 } 9735 if (Arg.hasAttribute(Attribute::ZExt)) 9736 Flags.setZExt(); 9737 if (Arg.hasAttribute(Attribute::SExt)) 9738 Flags.setSExt(); 9739 if (Arg.hasAttribute(Attribute::InReg)) { 9740 // If we are using vectorcall calling convention, a structure that is 9741 // passed InReg - is surely an HVA 9742 if (F.getCallingConv() == CallingConv::X86_VectorCall && 9743 isa<StructType>(Arg.getType())) { 9744 // The first value of a structure is marked 9745 if (0 == Value) 9746 Flags.setHvaStart(); 9747 Flags.setHva(); 9748 } 9749 // Set InReg Flag 9750 Flags.setInReg(); 9751 } 9752 if (Arg.hasAttribute(Attribute::StructRet)) 9753 Flags.setSRet(); 9754 if (Arg.hasAttribute(Attribute::SwiftSelf)) 9755 Flags.setSwiftSelf(); 9756 if (Arg.hasAttribute(Attribute::SwiftError)) 9757 Flags.setSwiftError(); 9758 if (Arg.hasAttribute(Attribute::ByVal)) 9759 Flags.setByVal(); 9760 if (Arg.hasAttribute(Attribute::InAlloca)) { 9761 Flags.setInAlloca(); 9762 // Set the byval flag for CCAssignFn callbacks that don't know about 9763 // inalloca. This way we can know how many bytes we should've allocated 9764 // and how many bytes a callee cleanup function will pop. If we port 9765 // inalloca to more targets, we'll have to add custom inalloca handling 9766 // in the various CC lowering callbacks. 9767 Flags.setByVal(); 9768 } 9769 if (F.getCallingConv() == CallingConv::X86_INTR) { 9770 // IA Interrupt passes frame (1st parameter) by value in the stack. 9771 if (ArgNo == 0) 9772 Flags.setByVal(); 9773 } 9774 if (Flags.isByVal() || Flags.isInAlloca()) { 9775 Type *ElementTy = Arg.getParamByValType(); 9776 9777 // For ByVal, size and alignment should be passed from FE. BE will 9778 // guess if this info is not there but there are cases it cannot get 9779 // right. 9780 unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType()); 9781 Flags.setByValSize(FrameSize); 9782 9783 unsigned FrameAlign; 9784 if (Arg.getParamAlignment()) 9785 FrameAlign = Arg.getParamAlignment(); 9786 else 9787 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 9788 Flags.setByValAlign(Align(FrameAlign)); 9789 } 9790 if (Arg.hasAttribute(Attribute::Nest)) 9791 Flags.setNest(); 9792 if (NeedsRegBlock) 9793 Flags.setInConsecutiveRegs(); 9794 Flags.setOrigAlign(OriginalAlignment); 9795 if (ArgCopyElisionCandidates.count(&Arg)) 9796 Flags.setCopyElisionCandidate(); 9797 if (Arg.hasAttribute(Attribute::Returned)) 9798 Flags.setReturned(); 9799 9800 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 9801 *CurDAG->getContext(), F.getCallingConv(), VT); 9802 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 9803 *CurDAG->getContext(), F.getCallingConv(), VT); 9804 for (unsigned i = 0; i != NumRegs; ++i) { 9805 // For scalable vectors, use the minimum size; individual targets 9806 // are responsible for handling scalable vector arguments and 9807 // return values. 9808 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 9809 ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize()); 9810 if (NumRegs > 1 && i == 0) 9811 MyFlags.Flags.setSplit(); 9812 // if it isn't first piece, alignment must be 1 9813 else if (i > 0) { 9814 MyFlags.Flags.setOrigAlign(Align(1)); 9815 if (i == NumRegs - 1) 9816 MyFlags.Flags.setSplitEnd(); 9817 } 9818 Ins.push_back(MyFlags); 9819 } 9820 if (NeedsRegBlock && Value == NumValues - 1) 9821 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 9822 PartBase += VT.getStoreSize().getKnownMinSize(); 9823 } 9824 } 9825 9826 // Call the target to set up the argument values. 9827 SmallVector<SDValue, 8> InVals; 9828 SDValue NewRoot = TLI->LowerFormalArguments( 9829 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 9830 9831 // Verify that the target's LowerFormalArguments behaved as expected. 9832 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 9833 "LowerFormalArguments didn't return a valid chain!"); 9834 assert(InVals.size() == Ins.size() && 9835 "LowerFormalArguments didn't emit the correct number of values!"); 9836 LLVM_DEBUG({ 9837 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 9838 assert(InVals[i].getNode() && 9839 "LowerFormalArguments emitted a null value!"); 9840 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 9841 "LowerFormalArguments emitted a value with the wrong type!"); 9842 } 9843 }); 9844 9845 // Update the DAG with the new chain value resulting from argument lowering. 9846 DAG.setRoot(NewRoot); 9847 9848 // Set up the argument values. 9849 unsigned i = 0; 9850 if (!FuncInfo->CanLowerReturn) { 9851 // Create a virtual register for the sret pointer, and put in a copy 9852 // from the sret argument into it. 9853 SmallVector<EVT, 1> ValueVTs; 9854 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9855 F.getReturnType()->getPointerTo( 9856 DAG.getDataLayout().getAllocaAddrSpace()), 9857 ValueVTs); 9858 MVT VT = ValueVTs[0].getSimpleVT(); 9859 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 9860 Optional<ISD::NodeType> AssertOp = None; 9861 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 9862 nullptr, F.getCallingConv(), AssertOp); 9863 9864 MachineFunction& MF = SDB->DAG.getMachineFunction(); 9865 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 9866 Register SRetReg = 9867 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 9868 FuncInfo->DemoteRegister = SRetReg; 9869 NewRoot = 9870 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 9871 DAG.setRoot(NewRoot); 9872 9873 // i indexes lowered arguments. Bump it past the hidden sret argument. 9874 ++i; 9875 } 9876 9877 SmallVector<SDValue, 4> Chains; 9878 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 9879 for (const Argument &Arg : F.args()) { 9880 SmallVector<SDValue, 4> ArgValues; 9881 SmallVector<EVT, 4> ValueVTs; 9882 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9883 unsigned NumValues = ValueVTs.size(); 9884 if (NumValues == 0) 9885 continue; 9886 9887 bool ArgHasUses = !Arg.use_empty(); 9888 9889 // Elide the copying store if the target loaded this argument from a 9890 // suitable fixed stack object. 9891 if (Ins[i].Flags.isCopyElisionCandidate()) { 9892 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 9893 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 9894 InVals[i], ArgHasUses); 9895 } 9896 9897 // If this argument is unused then remember its value. It is used to generate 9898 // debugging information. 9899 bool isSwiftErrorArg = 9900 TLI->supportSwiftError() && 9901 Arg.hasAttribute(Attribute::SwiftError); 9902 if (!ArgHasUses && !isSwiftErrorArg) { 9903 SDB->setUnusedArgValue(&Arg, InVals[i]); 9904 9905 // Also remember any frame index for use in FastISel. 9906 if (FrameIndexSDNode *FI = 9907 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 9908 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9909 } 9910 9911 for (unsigned Val = 0; Val != NumValues; ++Val) { 9912 EVT VT = ValueVTs[Val]; 9913 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 9914 F.getCallingConv(), VT); 9915 unsigned NumParts = TLI->getNumRegistersForCallingConv( 9916 *CurDAG->getContext(), F.getCallingConv(), VT); 9917 9918 // Even an apparent 'unused' swifterror argument needs to be returned. So 9919 // we do generate a copy for it that can be used on return from the 9920 // function. 9921 if (ArgHasUses || isSwiftErrorArg) { 9922 Optional<ISD::NodeType> AssertOp; 9923 if (Arg.hasAttribute(Attribute::SExt)) 9924 AssertOp = ISD::AssertSext; 9925 else if (Arg.hasAttribute(Attribute::ZExt)) 9926 AssertOp = ISD::AssertZext; 9927 9928 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 9929 PartVT, VT, nullptr, 9930 F.getCallingConv(), AssertOp)); 9931 } 9932 9933 i += NumParts; 9934 } 9935 9936 // We don't need to do anything else for unused arguments. 9937 if (ArgValues.empty()) 9938 continue; 9939 9940 // Note down frame index. 9941 if (FrameIndexSDNode *FI = 9942 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 9943 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9944 9945 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 9946 SDB->getCurSDLoc()); 9947 9948 SDB->setValue(&Arg, Res); 9949 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 9950 // We want to associate the argument with the frame index, among 9951 // involved operands, that correspond to the lowest address. The 9952 // getCopyFromParts function, called earlier, is swapping the order of 9953 // the operands to BUILD_PAIR depending on endianness. The result of 9954 // that swapping is that the least significant bits of the argument will 9955 // be in the first operand of the BUILD_PAIR node, and the most 9956 // significant bits will be in the second operand. 9957 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 9958 if (LoadSDNode *LNode = 9959 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 9960 if (FrameIndexSDNode *FI = 9961 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 9962 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9963 } 9964 9965 // Analyses past this point are naive and don't expect an assertion. 9966 if (Res.getOpcode() == ISD::AssertZext) 9967 Res = Res.getOperand(0); 9968 9969 // Update the SwiftErrorVRegDefMap. 9970 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 9971 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9972 if (Register::isVirtualRegister(Reg)) 9973 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 9974 Reg); 9975 } 9976 9977 // If this argument is live outside of the entry block, insert a copy from 9978 // wherever we got it to the vreg that other BB's will reference it as. 9979 if (Res.getOpcode() == ISD::CopyFromReg) { 9980 // If we can, though, try to skip creating an unnecessary vreg. 9981 // FIXME: This isn't very clean... it would be nice to make this more 9982 // general. 9983 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9984 if (Register::isVirtualRegister(Reg)) { 9985 FuncInfo->ValueMap[&Arg] = Reg; 9986 continue; 9987 } 9988 } 9989 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 9990 FuncInfo->InitializeRegForValue(&Arg); 9991 SDB->CopyToExportRegsIfNeeded(&Arg); 9992 } 9993 } 9994 9995 if (!Chains.empty()) { 9996 Chains.push_back(NewRoot); 9997 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 9998 } 9999 10000 DAG.setRoot(NewRoot); 10001 10002 assert(i == InVals.size() && "Argument register count mismatch!"); 10003 10004 // If any argument copy elisions occurred and we have debug info, update the 10005 // stale frame indices used in the dbg.declare variable info table. 10006 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 10007 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 10008 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 10009 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 10010 if (I != ArgCopyElisionFrameIndexMap.end()) 10011 VI.Slot = I->second; 10012 } 10013 } 10014 10015 // Finally, if the target has anything special to do, allow it to do so. 10016 emitFunctionEntryCode(); 10017 } 10018 10019 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 10020 /// ensure constants are generated when needed. Remember the virtual registers 10021 /// that need to be added to the Machine PHI nodes as input. We cannot just 10022 /// directly add them, because expansion might result in multiple MBB's for one 10023 /// BB. As such, the start of the BB might correspond to a different MBB than 10024 /// the end. 10025 void 10026 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 10027 const Instruction *TI = LLVMBB->getTerminator(); 10028 10029 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 10030 10031 // Check PHI nodes in successors that expect a value to be available from this 10032 // block. 10033 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 10034 const BasicBlock *SuccBB = TI->getSuccessor(succ); 10035 if (!isa<PHINode>(SuccBB->begin())) continue; 10036 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 10037 10038 // If this terminator has multiple identical successors (common for 10039 // switches), only handle each succ once. 10040 if (!SuccsHandled.insert(SuccMBB).second) 10041 continue; 10042 10043 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 10044 10045 // At this point we know that there is a 1-1 correspondence between LLVM PHI 10046 // nodes and Machine PHI nodes, but the incoming operands have not been 10047 // emitted yet. 10048 for (const PHINode &PN : SuccBB->phis()) { 10049 // Ignore dead phi's. 10050 if (PN.use_empty()) 10051 continue; 10052 10053 // Skip empty types 10054 if (PN.getType()->isEmptyTy()) 10055 continue; 10056 10057 unsigned Reg; 10058 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 10059 10060 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 10061 unsigned &RegOut = ConstantsOut[C]; 10062 if (RegOut == 0) { 10063 RegOut = FuncInfo.CreateRegs(C); 10064 CopyValueToVirtualRegister(C, RegOut); 10065 } 10066 Reg = RegOut; 10067 } else { 10068 DenseMap<const Value *, unsigned>::iterator I = 10069 FuncInfo.ValueMap.find(PHIOp); 10070 if (I != FuncInfo.ValueMap.end()) 10071 Reg = I->second; 10072 else { 10073 assert(isa<AllocaInst>(PHIOp) && 10074 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 10075 "Didn't codegen value into a register!??"); 10076 Reg = FuncInfo.CreateRegs(PHIOp); 10077 CopyValueToVirtualRegister(PHIOp, Reg); 10078 } 10079 } 10080 10081 // Remember that this register needs to added to the machine PHI node as 10082 // the input for this MBB. 10083 SmallVector<EVT, 4> ValueVTs; 10084 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10085 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 10086 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 10087 EVT VT = ValueVTs[vti]; 10088 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 10089 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 10090 FuncInfo.PHINodesToUpdate.push_back( 10091 std::make_pair(&*MBBI++, Reg + i)); 10092 Reg += NumRegisters; 10093 } 10094 } 10095 } 10096 10097 ConstantsOut.clear(); 10098 } 10099 10100 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 10101 /// is 0. 10102 MachineBasicBlock * 10103 SelectionDAGBuilder::StackProtectorDescriptor:: 10104 AddSuccessorMBB(const BasicBlock *BB, 10105 MachineBasicBlock *ParentMBB, 10106 bool IsLikely, 10107 MachineBasicBlock *SuccMBB) { 10108 // If SuccBB has not been created yet, create it. 10109 if (!SuccMBB) { 10110 MachineFunction *MF = ParentMBB->getParent(); 10111 MachineFunction::iterator BBI(ParentMBB); 10112 SuccMBB = MF->CreateMachineBasicBlock(BB); 10113 MF->insert(++BBI, SuccMBB); 10114 } 10115 // Add it as a successor of ParentMBB. 10116 ParentMBB->addSuccessor( 10117 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 10118 return SuccMBB; 10119 } 10120 10121 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 10122 MachineFunction::iterator I(MBB); 10123 if (++I == FuncInfo.MF->end()) 10124 return nullptr; 10125 return &*I; 10126 } 10127 10128 /// During lowering new call nodes can be created (such as memset, etc.). 10129 /// Those will become new roots of the current DAG, but complications arise 10130 /// when they are tail calls. In such cases, the call lowering will update 10131 /// the root, but the builder still needs to know that a tail call has been 10132 /// lowered in order to avoid generating an additional return. 10133 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 10134 // If the node is null, we do have a tail call. 10135 if (MaybeTC.getNode() != nullptr) 10136 DAG.setRoot(MaybeTC); 10137 else 10138 HasTailCall = true; 10139 } 10140 10141 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 10142 MachineBasicBlock *SwitchMBB, 10143 MachineBasicBlock *DefaultMBB) { 10144 MachineFunction *CurMF = FuncInfo.MF; 10145 MachineBasicBlock *NextMBB = nullptr; 10146 MachineFunction::iterator BBI(W.MBB); 10147 if (++BBI != FuncInfo.MF->end()) 10148 NextMBB = &*BBI; 10149 10150 unsigned Size = W.LastCluster - W.FirstCluster + 1; 10151 10152 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10153 10154 if (Size == 2 && W.MBB == SwitchMBB) { 10155 // If any two of the cases has the same destination, and if one value 10156 // is the same as the other, but has one bit unset that the other has set, 10157 // use bit manipulation to do two compares at once. For example: 10158 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 10159 // TODO: This could be extended to merge any 2 cases in switches with 3 10160 // cases. 10161 // TODO: Handle cases where W.CaseBB != SwitchBB. 10162 CaseCluster &Small = *W.FirstCluster; 10163 CaseCluster &Big = *W.LastCluster; 10164 10165 if (Small.Low == Small.High && Big.Low == Big.High && 10166 Small.MBB == Big.MBB) { 10167 const APInt &SmallValue = Small.Low->getValue(); 10168 const APInt &BigValue = Big.Low->getValue(); 10169 10170 // Check that there is only one bit different. 10171 APInt CommonBit = BigValue ^ SmallValue; 10172 if (CommonBit.isPowerOf2()) { 10173 SDValue CondLHS = getValue(Cond); 10174 EVT VT = CondLHS.getValueType(); 10175 SDLoc DL = getCurSDLoc(); 10176 10177 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 10178 DAG.getConstant(CommonBit, DL, VT)); 10179 SDValue Cond = DAG.getSetCC( 10180 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 10181 ISD::SETEQ); 10182 10183 // Update successor info. 10184 // Both Small and Big will jump to Small.BB, so we sum up the 10185 // probabilities. 10186 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 10187 if (BPI) 10188 addSuccessorWithProb( 10189 SwitchMBB, DefaultMBB, 10190 // The default destination is the first successor in IR. 10191 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 10192 else 10193 addSuccessorWithProb(SwitchMBB, DefaultMBB); 10194 10195 // Insert the true branch. 10196 SDValue BrCond = 10197 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 10198 DAG.getBasicBlock(Small.MBB)); 10199 // Insert the false branch. 10200 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 10201 DAG.getBasicBlock(DefaultMBB)); 10202 10203 DAG.setRoot(BrCond); 10204 return; 10205 } 10206 } 10207 } 10208 10209 if (TM.getOptLevel() != CodeGenOpt::None) { 10210 // Here, we order cases by probability so the most likely case will be 10211 // checked first. However, two clusters can have the same probability in 10212 // which case their relative ordering is non-deterministic. So we use Low 10213 // as a tie-breaker as clusters are guaranteed to never overlap. 10214 llvm::sort(W.FirstCluster, W.LastCluster + 1, 10215 [](const CaseCluster &a, const CaseCluster &b) { 10216 return a.Prob != b.Prob ? 10217 a.Prob > b.Prob : 10218 a.Low->getValue().slt(b.Low->getValue()); 10219 }); 10220 10221 // Rearrange the case blocks so that the last one falls through if possible 10222 // without changing the order of probabilities. 10223 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 10224 --I; 10225 if (I->Prob > W.LastCluster->Prob) 10226 break; 10227 if (I->Kind == CC_Range && I->MBB == NextMBB) { 10228 std::swap(*I, *W.LastCluster); 10229 break; 10230 } 10231 } 10232 } 10233 10234 // Compute total probability. 10235 BranchProbability DefaultProb = W.DefaultProb; 10236 BranchProbability UnhandledProbs = DefaultProb; 10237 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 10238 UnhandledProbs += I->Prob; 10239 10240 MachineBasicBlock *CurMBB = W.MBB; 10241 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 10242 bool FallthroughUnreachable = false; 10243 MachineBasicBlock *Fallthrough; 10244 if (I == W.LastCluster) { 10245 // For the last cluster, fall through to the default destination. 10246 Fallthrough = DefaultMBB; 10247 FallthroughUnreachable = isa<UnreachableInst>( 10248 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 10249 } else { 10250 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 10251 CurMF->insert(BBI, Fallthrough); 10252 // Put Cond in a virtual register to make it available from the new blocks. 10253 ExportFromCurrentBlock(Cond); 10254 } 10255 UnhandledProbs -= I->Prob; 10256 10257 switch (I->Kind) { 10258 case CC_JumpTable: { 10259 // FIXME: Optimize away range check based on pivot comparisons. 10260 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 10261 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 10262 10263 // The jump block hasn't been inserted yet; insert it here. 10264 MachineBasicBlock *JumpMBB = JT->MBB; 10265 CurMF->insert(BBI, JumpMBB); 10266 10267 auto JumpProb = I->Prob; 10268 auto FallthroughProb = UnhandledProbs; 10269 10270 // If the default statement is a target of the jump table, we evenly 10271 // distribute the default probability to successors of CurMBB. Also 10272 // update the probability on the edge from JumpMBB to Fallthrough. 10273 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 10274 SE = JumpMBB->succ_end(); 10275 SI != SE; ++SI) { 10276 if (*SI == DefaultMBB) { 10277 JumpProb += DefaultProb / 2; 10278 FallthroughProb -= DefaultProb / 2; 10279 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 10280 JumpMBB->normalizeSuccProbs(); 10281 break; 10282 } 10283 } 10284 10285 if (FallthroughUnreachable) { 10286 // Skip the range check if the fallthrough block is unreachable. 10287 JTH->OmitRangeCheck = true; 10288 } 10289 10290 if (!JTH->OmitRangeCheck) 10291 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 10292 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 10293 CurMBB->normalizeSuccProbs(); 10294 10295 // The jump table header will be inserted in our current block, do the 10296 // range check, and fall through to our fallthrough block. 10297 JTH->HeaderBB = CurMBB; 10298 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 10299 10300 // If we're in the right place, emit the jump table header right now. 10301 if (CurMBB == SwitchMBB) { 10302 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 10303 JTH->Emitted = true; 10304 } 10305 break; 10306 } 10307 case CC_BitTests: { 10308 // FIXME: Optimize away range check based on pivot comparisons. 10309 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 10310 10311 // The bit test blocks haven't been inserted yet; insert them here. 10312 for (BitTestCase &BTC : BTB->Cases) 10313 CurMF->insert(BBI, BTC.ThisBB); 10314 10315 // Fill in fields of the BitTestBlock. 10316 BTB->Parent = CurMBB; 10317 BTB->Default = Fallthrough; 10318 10319 BTB->DefaultProb = UnhandledProbs; 10320 // If the cases in bit test don't form a contiguous range, we evenly 10321 // distribute the probability on the edge to Fallthrough to two 10322 // successors of CurMBB. 10323 if (!BTB->ContiguousRange) { 10324 BTB->Prob += DefaultProb / 2; 10325 BTB->DefaultProb -= DefaultProb / 2; 10326 } 10327 10328 if (FallthroughUnreachable) { 10329 // Skip the range check if the fallthrough block is unreachable. 10330 BTB->OmitRangeCheck = true; 10331 } 10332 10333 // If we're in the right place, emit the bit test header right now. 10334 if (CurMBB == SwitchMBB) { 10335 visitBitTestHeader(*BTB, SwitchMBB); 10336 BTB->Emitted = true; 10337 } 10338 break; 10339 } 10340 case CC_Range: { 10341 const Value *RHS, *LHS, *MHS; 10342 ISD::CondCode CC; 10343 if (I->Low == I->High) { 10344 // Check Cond == I->Low. 10345 CC = ISD::SETEQ; 10346 LHS = Cond; 10347 RHS=I->Low; 10348 MHS = nullptr; 10349 } else { 10350 // Check I->Low <= Cond <= I->High. 10351 CC = ISD::SETLE; 10352 LHS = I->Low; 10353 MHS = Cond; 10354 RHS = I->High; 10355 } 10356 10357 // If Fallthrough is unreachable, fold away the comparison. 10358 if (FallthroughUnreachable) 10359 CC = ISD::SETTRUE; 10360 10361 // The false probability is the sum of all unhandled cases. 10362 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 10363 getCurSDLoc(), I->Prob, UnhandledProbs); 10364 10365 if (CurMBB == SwitchMBB) 10366 visitSwitchCase(CB, SwitchMBB); 10367 else 10368 SL->SwitchCases.push_back(CB); 10369 10370 break; 10371 } 10372 } 10373 CurMBB = Fallthrough; 10374 } 10375 } 10376 10377 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 10378 CaseClusterIt First, 10379 CaseClusterIt Last) { 10380 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 10381 if (X.Prob != CC.Prob) 10382 return X.Prob > CC.Prob; 10383 10384 // Ties are broken by comparing the case value. 10385 return X.Low->getValue().slt(CC.Low->getValue()); 10386 }); 10387 } 10388 10389 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 10390 const SwitchWorkListItem &W, 10391 Value *Cond, 10392 MachineBasicBlock *SwitchMBB) { 10393 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 10394 "Clusters not sorted?"); 10395 10396 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 10397 10398 // Balance the tree based on branch probabilities to create a near-optimal (in 10399 // terms of search time given key frequency) binary search tree. See e.g. Kurt 10400 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 10401 CaseClusterIt LastLeft = W.FirstCluster; 10402 CaseClusterIt FirstRight = W.LastCluster; 10403 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 10404 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 10405 10406 // Move LastLeft and FirstRight towards each other from opposite directions to 10407 // find a partitioning of the clusters which balances the probability on both 10408 // sides. If LeftProb and RightProb are equal, alternate which side is 10409 // taken to ensure 0-probability nodes are distributed evenly. 10410 unsigned I = 0; 10411 while (LastLeft + 1 < FirstRight) { 10412 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 10413 LeftProb += (++LastLeft)->Prob; 10414 else 10415 RightProb += (--FirstRight)->Prob; 10416 I++; 10417 } 10418 10419 while (true) { 10420 // Our binary search tree differs from a typical BST in that ours can have up 10421 // to three values in each leaf. The pivot selection above doesn't take that 10422 // into account, which means the tree might require more nodes and be less 10423 // efficient. We compensate for this here. 10424 10425 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 10426 unsigned NumRight = W.LastCluster - FirstRight + 1; 10427 10428 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 10429 // If one side has less than 3 clusters, and the other has more than 3, 10430 // consider taking a cluster from the other side. 10431 10432 if (NumLeft < NumRight) { 10433 // Consider moving the first cluster on the right to the left side. 10434 CaseCluster &CC = *FirstRight; 10435 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10436 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10437 if (LeftSideRank <= RightSideRank) { 10438 // Moving the cluster to the left does not demote it. 10439 ++LastLeft; 10440 ++FirstRight; 10441 continue; 10442 } 10443 } else { 10444 assert(NumRight < NumLeft); 10445 // Consider moving the last element on the left to the right side. 10446 CaseCluster &CC = *LastLeft; 10447 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10448 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10449 if (RightSideRank <= LeftSideRank) { 10450 // Moving the cluster to the right does not demot it. 10451 --LastLeft; 10452 --FirstRight; 10453 continue; 10454 } 10455 } 10456 } 10457 break; 10458 } 10459 10460 assert(LastLeft + 1 == FirstRight); 10461 assert(LastLeft >= W.FirstCluster); 10462 assert(FirstRight <= W.LastCluster); 10463 10464 // Use the first element on the right as pivot since we will make less-than 10465 // comparisons against it. 10466 CaseClusterIt PivotCluster = FirstRight; 10467 assert(PivotCluster > W.FirstCluster); 10468 assert(PivotCluster <= W.LastCluster); 10469 10470 CaseClusterIt FirstLeft = W.FirstCluster; 10471 CaseClusterIt LastRight = W.LastCluster; 10472 10473 const ConstantInt *Pivot = PivotCluster->Low; 10474 10475 // New blocks will be inserted immediately after the current one. 10476 MachineFunction::iterator BBI(W.MBB); 10477 ++BBI; 10478 10479 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 10480 // we can branch to its destination directly if it's squeezed exactly in 10481 // between the known lower bound and Pivot - 1. 10482 MachineBasicBlock *LeftMBB; 10483 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 10484 FirstLeft->Low == W.GE && 10485 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 10486 LeftMBB = FirstLeft->MBB; 10487 } else { 10488 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10489 FuncInfo.MF->insert(BBI, LeftMBB); 10490 WorkList.push_back( 10491 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 10492 // Put Cond in a virtual register to make it available from the new blocks. 10493 ExportFromCurrentBlock(Cond); 10494 } 10495 10496 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 10497 // single cluster, RHS.Low == Pivot, and we can branch to its destination 10498 // directly if RHS.High equals the current upper bound. 10499 MachineBasicBlock *RightMBB; 10500 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 10501 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 10502 RightMBB = FirstRight->MBB; 10503 } else { 10504 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10505 FuncInfo.MF->insert(BBI, RightMBB); 10506 WorkList.push_back( 10507 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 10508 // Put Cond in a virtual register to make it available from the new blocks. 10509 ExportFromCurrentBlock(Cond); 10510 } 10511 10512 // Create the CaseBlock record that will be used to lower the branch. 10513 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 10514 getCurSDLoc(), LeftProb, RightProb); 10515 10516 if (W.MBB == SwitchMBB) 10517 visitSwitchCase(CB, SwitchMBB); 10518 else 10519 SL->SwitchCases.push_back(CB); 10520 } 10521 10522 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 10523 // from the swith statement. 10524 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 10525 BranchProbability PeeledCaseProb) { 10526 if (PeeledCaseProb == BranchProbability::getOne()) 10527 return BranchProbability::getZero(); 10528 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 10529 10530 uint32_t Numerator = CaseProb.getNumerator(); 10531 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 10532 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 10533 } 10534 10535 // Try to peel the top probability case if it exceeds the threshold. 10536 // Return current MachineBasicBlock for the switch statement if the peeling 10537 // does not occur. 10538 // If the peeling is performed, return the newly created MachineBasicBlock 10539 // for the peeled switch statement. Also update Clusters to remove the peeled 10540 // case. PeeledCaseProb is the BranchProbability for the peeled case. 10541 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 10542 const SwitchInst &SI, CaseClusterVector &Clusters, 10543 BranchProbability &PeeledCaseProb) { 10544 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10545 // Don't perform if there is only one cluster or optimizing for size. 10546 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 10547 TM.getOptLevel() == CodeGenOpt::None || 10548 SwitchMBB->getParent()->getFunction().hasMinSize()) 10549 return SwitchMBB; 10550 10551 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 10552 unsigned PeeledCaseIndex = 0; 10553 bool SwitchPeeled = false; 10554 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 10555 CaseCluster &CC = Clusters[Index]; 10556 if (CC.Prob < TopCaseProb) 10557 continue; 10558 TopCaseProb = CC.Prob; 10559 PeeledCaseIndex = Index; 10560 SwitchPeeled = true; 10561 } 10562 if (!SwitchPeeled) 10563 return SwitchMBB; 10564 10565 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 10566 << TopCaseProb << "\n"); 10567 10568 // Record the MBB for the peeled switch statement. 10569 MachineFunction::iterator BBI(SwitchMBB); 10570 ++BBI; 10571 MachineBasicBlock *PeeledSwitchMBB = 10572 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 10573 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 10574 10575 ExportFromCurrentBlock(SI.getCondition()); 10576 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 10577 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 10578 nullptr, nullptr, TopCaseProb.getCompl()}; 10579 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 10580 10581 Clusters.erase(PeeledCaseIt); 10582 for (CaseCluster &CC : Clusters) { 10583 LLVM_DEBUG( 10584 dbgs() << "Scale the probablity for one cluster, before scaling: " 10585 << CC.Prob << "\n"); 10586 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 10587 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 10588 } 10589 PeeledCaseProb = TopCaseProb; 10590 return PeeledSwitchMBB; 10591 } 10592 10593 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 10594 // Extract cases from the switch. 10595 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10596 CaseClusterVector Clusters; 10597 Clusters.reserve(SI.getNumCases()); 10598 for (auto I : SI.cases()) { 10599 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 10600 const ConstantInt *CaseVal = I.getCaseValue(); 10601 BranchProbability Prob = 10602 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 10603 : BranchProbability(1, SI.getNumCases() + 1); 10604 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 10605 } 10606 10607 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 10608 10609 // Cluster adjacent cases with the same destination. We do this at all 10610 // optimization levels because it's cheap to do and will make codegen faster 10611 // if there are many clusters. 10612 sortAndRangeify(Clusters); 10613 10614 // The branch probablity of the peeled case. 10615 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 10616 MachineBasicBlock *PeeledSwitchMBB = 10617 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 10618 10619 // If there is only the default destination, jump there directly. 10620 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10621 if (Clusters.empty()) { 10622 assert(PeeledSwitchMBB == SwitchMBB); 10623 SwitchMBB->addSuccessor(DefaultMBB); 10624 if (DefaultMBB != NextBlock(SwitchMBB)) { 10625 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 10626 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 10627 } 10628 return; 10629 } 10630 10631 SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI()); 10632 SL->findBitTestClusters(Clusters, &SI); 10633 10634 LLVM_DEBUG({ 10635 dbgs() << "Case clusters: "; 10636 for (const CaseCluster &C : Clusters) { 10637 if (C.Kind == CC_JumpTable) 10638 dbgs() << "JT:"; 10639 if (C.Kind == CC_BitTests) 10640 dbgs() << "BT:"; 10641 10642 C.Low->getValue().print(dbgs(), true); 10643 if (C.Low != C.High) { 10644 dbgs() << '-'; 10645 C.High->getValue().print(dbgs(), true); 10646 } 10647 dbgs() << ' '; 10648 } 10649 dbgs() << '\n'; 10650 }); 10651 10652 assert(!Clusters.empty()); 10653 SwitchWorkList WorkList; 10654 CaseClusterIt First = Clusters.begin(); 10655 CaseClusterIt Last = Clusters.end() - 1; 10656 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 10657 // Scale the branchprobability for DefaultMBB if the peel occurs and 10658 // DefaultMBB is not replaced. 10659 if (PeeledCaseProb != BranchProbability::getZero() && 10660 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 10661 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 10662 WorkList.push_back( 10663 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 10664 10665 while (!WorkList.empty()) { 10666 SwitchWorkListItem W = WorkList.back(); 10667 WorkList.pop_back(); 10668 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 10669 10670 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 10671 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 10672 // For optimized builds, lower large range as a balanced binary tree. 10673 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 10674 continue; 10675 } 10676 10677 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 10678 } 10679 } 10680 10681 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 10682 SDValue N = getValue(I.getOperand(0)); 10683 setValue(&I, N); 10684 } 10685