1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/ADT/Statistic.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/Loads.h" 24 #include "llvm/Analysis/TargetLibraryInfo.h" 25 #include "llvm/Analysis/ValueTracking.h" 26 #include "llvm/Analysis/VectorUtils.h" 27 #include "llvm/CodeGen/Analysis.h" 28 #include "llvm/CodeGen/FastISel.h" 29 #include "llvm/CodeGen/FunctionLoweringInfo.h" 30 #include "llvm/CodeGen/GCMetadata.h" 31 #include "llvm/CodeGen/GCStrategy.h" 32 #include "llvm/CodeGen/MachineFrameInfo.h" 33 #include "llvm/CodeGen/MachineFunction.h" 34 #include "llvm/CodeGen/MachineInstrBuilder.h" 35 #include "llvm/CodeGen/MachineJumpTableInfo.h" 36 #include "llvm/CodeGen/MachineModuleInfo.h" 37 #include "llvm/CodeGen/MachineRegisterInfo.h" 38 #include "llvm/CodeGen/SelectionDAG.h" 39 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 40 #include "llvm/CodeGen/StackMaps.h" 41 #include "llvm/CodeGen/WinEHFuncInfo.h" 42 #include "llvm/IR/CallingConv.h" 43 #include "llvm/IR/ConstantRange.h" 44 #include "llvm/IR/Constants.h" 45 #include "llvm/IR/DataLayout.h" 46 #include "llvm/IR/DebugInfo.h" 47 #include "llvm/IR/DerivedTypes.h" 48 #include "llvm/IR/Function.h" 49 #include "llvm/IR/GetElementPtrTypeIterator.h" 50 #include "llvm/IR/GlobalVariable.h" 51 #include "llvm/IR/InlineAsm.h" 52 #include "llvm/IR/Instructions.h" 53 #include "llvm/IR/IntrinsicInst.h" 54 #include "llvm/IR/Intrinsics.h" 55 #include "llvm/IR/LLVMContext.h" 56 #include "llvm/IR/Module.h" 57 #include "llvm/IR/Statepoint.h" 58 #include "llvm/MC/MCSymbol.h" 59 #include "llvm/Support/CommandLine.h" 60 #include "llvm/Support/Debug.h" 61 #include "llvm/Support/ErrorHandling.h" 62 #include "llvm/Support/MathExtras.h" 63 #include "llvm/Support/raw_ostream.h" 64 #include "llvm/Target/TargetFrameLowering.h" 65 #include "llvm/Target/TargetInstrInfo.h" 66 #include "llvm/Target/TargetIntrinsicInfo.h" 67 #include "llvm/Target/TargetLowering.h" 68 #include "llvm/Target/TargetOptions.h" 69 #include "llvm/Target/TargetSubtargetInfo.h" 70 #include <algorithm> 71 #include <utility> 72 using namespace llvm; 73 74 #define DEBUG_TYPE "isel" 75 76 /// LimitFloatPrecision - Generate low-precision inline sequences for 77 /// some float libcalls (6, 8 or 12 bits). 78 static unsigned LimitFloatPrecision; 79 80 static cl::opt<unsigned, true> 81 LimitFPPrecision("limit-float-precision", 82 cl::desc("Generate low-precision inline sequences " 83 "for some float libcalls"), 84 cl::location(LimitFloatPrecision), 85 cl::init(0)); 86 87 static cl::opt<bool> 88 EnableFMFInDAG("enable-fmf-dag", cl::init(true), cl::Hidden, 89 cl::desc("Enable fast-math-flags for DAG nodes")); 90 91 /// Minimum jump table density for normal functions. 92 static cl::opt<unsigned> 93 JumpTableDensity("jump-table-density", cl::init(10), cl::Hidden, 94 cl::desc("Minimum density for building a jump table in " 95 "a normal function")); 96 97 /// Minimum jump table density for -Os or -Oz functions. 98 static cl::opt<unsigned> 99 OptsizeJumpTableDensity("optsize-jump-table-density", cl::init(40), cl::Hidden, 100 cl::desc("Minimum density for building a jump table in " 101 "an optsize function")); 102 103 104 // Limit the width of DAG chains. This is important in general to prevent 105 // DAG-based analysis from blowing up. For example, alias analysis and 106 // load clustering may not complete in reasonable time. It is difficult to 107 // recognize and avoid this situation within each individual analysis, and 108 // future analyses are likely to have the same behavior. Limiting DAG width is 109 // the safe approach and will be especially important with global DAGs. 110 // 111 // MaxParallelChains default is arbitrarily high to avoid affecting 112 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 113 // sequence over this should have been converted to llvm.memcpy by the 114 // frontend. It is easy to induce this behavior with .ll code such as: 115 // %buffer = alloca [4096 x i8] 116 // %data = load [4096 x i8]* %argPtr 117 // store [4096 x i8] %data, [4096 x i8]* %buffer 118 static const unsigned MaxParallelChains = 64; 119 120 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 121 const SDValue *Parts, unsigned NumParts, 122 MVT PartVT, EVT ValueVT, const Value *V); 123 124 /// getCopyFromParts - Create a value that contains the specified legal parts 125 /// combined into the value they represent. If the parts combine to a type 126 /// larger than ValueVT then AssertOp can be used to specify whether the extra 127 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 128 /// (ISD::AssertSext). 129 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 130 const SDValue *Parts, unsigned NumParts, 131 MVT PartVT, EVT ValueVT, const Value *V, 132 Optional<ISD::NodeType> AssertOp = None) { 133 if (ValueVT.isVector()) 134 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 135 PartVT, ValueVT, V); 136 137 assert(NumParts > 0 && "No parts to assemble!"); 138 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 139 SDValue Val = Parts[0]; 140 141 if (NumParts > 1) { 142 // Assemble the value from multiple parts. 143 if (ValueVT.isInteger()) { 144 unsigned PartBits = PartVT.getSizeInBits(); 145 unsigned ValueBits = ValueVT.getSizeInBits(); 146 147 // Assemble the power of 2 part. 148 unsigned RoundParts = NumParts & (NumParts - 1) ? 149 1 << Log2_32(NumParts) : NumParts; 150 unsigned RoundBits = PartBits * RoundParts; 151 EVT RoundVT = RoundBits == ValueBits ? 152 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 153 SDValue Lo, Hi; 154 155 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 156 157 if (RoundParts > 2) { 158 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 159 PartVT, HalfVT, V); 160 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 161 RoundParts / 2, PartVT, HalfVT, V); 162 } else { 163 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 164 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 165 } 166 167 if (DAG.getDataLayout().isBigEndian()) 168 std::swap(Lo, Hi); 169 170 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 171 172 if (RoundParts < NumParts) { 173 // Assemble the trailing non-power-of-2 part. 174 unsigned OddParts = NumParts - RoundParts; 175 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 176 Hi = getCopyFromParts(DAG, DL, 177 Parts + RoundParts, OddParts, PartVT, OddVT, V); 178 179 // Combine the round and odd parts. 180 Lo = Val; 181 if (DAG.getDataLayout().isBigEndian()) 182 std::swap(Lo, Hi); 183 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 184 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 185 Hi = 186 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 187 DAG.getConstant(Lo.getValueSizeInBits(), DL, 188 TLI.getPointerTy(DAG.getDataLayout()))); 189 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 190 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 191 } 192 } else if (PartVT.isFloatingPoint()) { 193 // FP split into multiple FP parts (for ppcf128) 194 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 195 "Unexpected split"); 196 SDValue Lo, Hi; 197 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 198 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 199 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 200 std::swap(Lo, Hi); 201 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 202 } else { 203 // FP split into integer parts (soft fp) 204 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 205 !PartVT.isVector() && "Unexpected split"); 206 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 207 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 208 } 209 } 210 211 // There is now one part, held in Val. Correct it to match ValueVT. 212 // PartEVT is the type of the register class that holds the value. 213 // ValueVT is the type of the inline asm operation. 214 EVT PartEVT = Val.getValueType(); 215 216 if (PartEVT == ValueVT) 217 return Val; 218 219 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 220 ValueVT.bitsLT(PartEVT)) { 221 // For an FP value in an integer part, we need to truncate to the right 222 // width first. 223 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 224 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 225 } 226 227 // Handle types that have the same size. 228 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 229 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 230 231 // Handle types with different sizes. 232 if (PartEVT.isInteger() && ValueVT.isInteger()) { 233 if (ValueVT.bitsLT(PartEVT)) { 234 // For a truncate, see if we have any information to 235 // indicate whether the truncated bits will always be 236 // zero or sign-extension. 237 if (AssertOp.hasValue()) 238 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 239 DAG.getValueType(ValueVT)); 240 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 241 } 242 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 243 } 244 245 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 246 // FP_ROUND's are always exact here. 247 if (ValueVT.bitsLT(Val.getValueType())) 248 return DAG.getNode( 249 ISD::FP_ROUND, DL, ValueVT, Val, 250 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 251 252 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 253 } 254 255 llvm_unreachable("Unknown mismatch!"); 256 } 257 258 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 259 const Twine &ErrMsg) { 260 const Instruction *I = dyn_cast_or_null<Instruction>(V); 261 if (!V) 262 return Ctx.emitError(ErrMsg); 263 264 const char *AsmError = ", possible invalid constraint for vector type"; 265 if (const CallInst *CI = dyn_cast<CallInst>(I)) 266 if (isa<InlineAsm>(CI->getCalledValue())) 267 return Ctx.emitError(I, ErrMsg + AsmError); 268 269 return Ctx.emitError(I, ErrMsg); 270 } 271 272 /// getCopyFromPartsVector - Create a value that contains the specified legal 273 /// parts combined into the value they represent. If the parts combine to a 274 /// type larger than ValueVT then AssertOp can be used to specify whether the 275 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 276 /// ValueVT (ISD::AssertSext). 277 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 278 const SDValue *Parts, unsigned NumParts, 279 MVT PartVT, EVT ValueVT, const Value *V) { 280 assert(ValueVT.isVector() && "Not a vector value"); 281 assert(NumParts > 0 && "No parts to assemble!"); 282 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 283 SDValue Val = Parts[0]; 284 285 // Handle a multi-element vector. 286 if (NumParts > 1) { 287 EVT IntermediateVT; 288 MVT RegisterVT; 289 unsigned NumIntermediates; 290 unsigned NumRegs = 291 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 292 NumIntermediates, RegisterVT); 293 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 294 NumParts = NumRegs; // Silence a compiler warning. 295 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 296 assert(RegisterVT.getSizeInBits() == 297 Parts[0].getSimpleValueType().getSizeInBits() && 298 "Part type sizes don't match!"); 299 300 // Assemble the parts into intermediate operands. 301 SmallVector<SDValue, 8> Ops(NumIntermediates); 302 if (NumIntermediates == NumParts) { 303 // If the register was not expanded, truncate or copy the value, 304 // as appropriate. 305 for (unsigned i = 0; i != NumParts; ++i) 306 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 307 PartVT, IntermediateVT, V); 308 } else if (NumParts > 0) { 309 // If the intermediate type was expanded, build the intermediate 310 // operands from the parts. 311 assert(NumParts % NumIntermediates == 0 && 312 "Must expand into a divisible number of parts!"); 313 unsigned Factor = NumParts / NumIntermediates; 314 for (unsigned i = 0; i != NumIntermediates; ++i) 315 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 316 PartVT, IntermediateVT, V); 317 } 318 319 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 320 // intermediate operands. 321 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 322 : ISD::BUILD_VECTOR, 323 DL, ValueVT, Ops); 324 } 325 326 // There is now one part, held in Val. Correct it to match ValueVT. 327 EVT PartEVT = Val.getValueType(); 328 329 if (PartEVT == ValueVT) 330 return Val; 331 332 if (PartEVT.isVector()) { 333 // If the element type of the source/dest vectors are the same, but the 334 // parts vector has more elements than the value vector, then we have a 335 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 336 // elements we want. 337 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 338 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 339 "Cannot narrow, it would be a lossy transformation"); 340 return DAG.getNode( 341 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 342 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 343 } 344 345 // Vector/Vector bitcast. 346 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 347 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 348 349 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 350 "Cannot handle this kind of promotion"); 351 // Promoted vector extract 352 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 353 354 } 355 356 // Trivial bitcast if the types are the same size and the destination 357 // vector type is legal. 358 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 359 TLI.isTypeLegal(ValueVT)) 360 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 361 362 // Handle cases such as i8 -> <1 x i1> 363 if (ValueVT.getVectorNumElements() != 1) { 364 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 365 "non-trivial scalar-to-vector conversion"); 366 return DAG.getUNDEF(ValueVT); 367 } 368 369 if (ValueVT.getVectorNumElements() == 1 && 370 ValueVT.getVectorElementType() != PartEVT) 371 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType()); 372 373 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 374 } 375 376 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 377 SDValue Val, SDValue *Parts, unsigned NumParts, 378 MVT PartVT, const Value *V); 379 380 /// getCopyToParts - Create a series of nodes that contain the specified value 381 /// split into legal parts. If the parts contain more bits than Val, then, for 382 /// integers, ExtendKind can be used to specify how to generate the extra bits. 383 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 384 SDValue *Parts, unsigned NumParts, MVT PartVT, 385 const Value *V, 386 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 387 EVT ValueVT = Val.getValueType(); 388 389 // Handle the vector case separately. 390 if (ValueVT.isVector()) 391 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 392 393 unsigned PartBits = PartVT.getSizeInBits(); 394 unsigned OrigNumParts = NumParts; 395 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 396 "Copying to an illegal type!"); 397 398 if (NumParts == 0) 399 return; 400 401 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 402 EVT PartEVT = PartVT; 403 if (PartEVT == ValueVT) { 404 assert(NumParts == 1 && "No-op copy with multiple parts!"); 405 Parts[0] = Val; 406 return; 407 } 408 409 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 410 // If the parts cover more bits than the value has, promote the value. 411 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 412 assert(NumParts == 1 && "Do not know what to promote to!"); 413 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 414 } else { 415 if (ValueVT.isFloatingPoint()) { 416 // FP values need to be bitcast, then extended if they are being put 417 // into a larger container. 418 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 419 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 420 } 421 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 422 ValueVT.isInteger() && 423 "Unknown mismatch!"); 424 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 425 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 426 if (PartVT == MVT::x86mmx) 427 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 428 } 429 } else if (PartBits == ValueVT.getSizeInBits()) { 430 // Different types of the same size. 431 assert(NumParts == 1 && PartEVT != ValueVT); 432 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 433 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 434 // If the parts cover less bits than value has, truncate the value. 435 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 436 ValueVT.isInteger() && 437 "Unknown mismatch!"); 438 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 439 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 440 if (PartVT == MVT::x86mmx) 441 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 442 } 443 444 // The value may have changed - recompute ValueVT. 445 ValueVT = Val.getValueType(); 446 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 447 "Failed to tile the value with PartVT!"); 448 449 if (NumParts == 1) { 450 if (PartEVT != ValueVT) { 451 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 452 "scalar-to-vector conversion failed"); 453 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 454 } 455 456 Parts[0] = Val; 457 return; 458 } 459 460 // Expand the value into multiple parts. 461 if (NumParts & (NumParts - 1)) { 462 // The number of parts is not a power of 2. Split off and copy the tail. 463 assert(PartVT.isInteger() && ValueVT.isInteger() && 464 "Do not know what to expand to!"); 465 unsigned RoundParts = 1 << Log2_32(NumParts); 466 unsigned RoundBits = RoundParts * PartBits; 467 unsigned OddParts = NumParts - RoundParts; 468 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 469 DAG.getIntPtrConstant(RoundBits, DL)); 470 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 471 472 if (DAG.getDataLayout().isBigEndian()) 473 // The odd parts were reversed by getCopyToParts - unreverse them. 474 std::reverse(Parts + RoundParts, Parts + NumParts); 475 476 NumParts = RoundParts; 477 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 478 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 479 } 480 481 // The number of parts is a power of 2. Repeatedly bisect the value using 482 // EXTRACT_ELEMENT. 483 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 484 EVT::getIntegerVT(*DAG.getContext(), 485 ValueVT.getSizeInBits()), 486 Val); 487 488 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 489 for (unsigned i = 0; i < NumParts; i += StepSize) { 490 unsigned ThisBits = StepSize * PartBits / 2; 491 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 492 SDValue &Part0 = Parts[i]; 493 SDValue &Part1 = Parts[i+StepSize/2]; 494 495 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 496 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 497 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 498 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 499 500 if (ThisBits == PartBits && ThisVT != PartVT) { 501 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 502 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 503 } 504 } 505 } 506 507 if (DAG.getDataLayout().isBigEndian()) 508 std::reverse(Parts, Parts + OrigNumParts); 509 } 510 511 512 /// getCopyToPartsVector - Create a series of nodes that contain the specified 513 /// value split into legal parts. 514 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 515 SDValue Val, SDValue *Parts, unsigned NumParts, 516 MVT PartVT, const Value *V) { 517 EVT ValueVT = Val.getValueType(); 518 assert(ValueVT.isVector() && "Not a vector"); 519 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 520 521 if (NumParts == 1) { 522 EVT PartEVT = PartVT; 523 if (PartEVT == ValueVT) { 524 // Nothing to do. 525 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 526 // Bitconvert vector->vector case. 527 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 528 } else if (PartVT.isVector() && 529 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 530 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 531 EVT ElementVT = PartVT.getVectorElementType(); 532 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 533 // undef elements. 534 SmallVector<SDValue, 16> Ops; 535 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 536 Ops.push_back(DAG.getNode( 537 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val, 538 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())))); 539 540 for (unsigned i = ValueVT.getVectorNumElements(), 541 e = PartVT.getVectorNumElements(); i != e; ++i) 542 Ops.push_back(DAG.getUNDEF(ElementVT)); 543 544 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 545 546 // FIXME: Use CONCAT for 2x -> 4x. 547 548 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 549 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 550 } else if (PartVT.isVector() && 551 PartEVT.getVectorElementType().bitsGE( 552 ValueVT.getVectorElementType()) && 553 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 554 555 // Promoted vector extract 556 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 557 } else{ 558 // Vector -> scalar conversion. 559 assert(ValueVT.getVectorNumElements() == 1 && 560 "Only trivial vector-to-scalar conversions should get here!"); 561 Val = DAG.getNode( 562 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 563 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 564 565 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 566 } 567 568 Parts[0] = Val; 569 return; 570 } 571 572 // Handle a multi-element vector. 573 EVT IntermediateVT; 574 MVT RegisterVT; 575 unsigned NumIntermediates; 576 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 577 IntermediateVT, 578 NumIntermediates, RegisterVT); 579 unsigned NumElements = ValueVT.getVectorNumElements(); 580 581 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 582 NumParts = NumRegs; // Silence a compiler warning. 583 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 584 585 // Split the vector into intermediate operands. 586 SmallVector<SDValue, 8> Ops(NumIntermediates); 587 for (unsigned i = 0; i != NumIntermediates; ++i) { 588 if (IntermediateVT.isVector()) 589 Ops[i] = 590 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 591 DAG.getConstant(i * (NumElements / NumIntermediates), DL, 592 TLI.getVectorIdxTy(DAG.getDataLayout()))); 593 else 594 Ops[i] = DAG.getNode( 595 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 596 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 597 } 598 599 // Split the intermediate operands into legal parts. 600 if (NumParts == NumIntermediates) { 601 // If the register was not expanded, promote or copy the value, 602 // as appropriate. 603 for (unsigned i = 0; i != NumParts; ++i) 604 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 605 } else if (NumParts > 0) { 606 // If the intermediate type was expanded, split each the value into 607 // legal parts. 608 assert(NumIntermediates != 0 && "division by zero"); 609 assert(NumParts % NumIntermediates == 0 && 610 "Must expand into a divisible number of parts!"); 611 unsigned Factor = NumParts / NumIntermediates; 612 for (unsigned i = 0; i != NumIntermediates; ++i) 613 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 614 } 615 } 616 617 RegsForValue::RegsForValue() {} 618 619 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 620 EVT valuevt) 621 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 622 623 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 624 const DataLayout &DL, unsigned Reg, Type *Ty) { 625 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 626 627 for (EVT ValueVT : ValueVTs) { 628 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT); 629 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT); 630 for (unsigned i = 0; i != NumRegs; ++i) 631 Regs.push_back(Reg + i); 632 RegVTs.push_back(RegisterVT); 633 Reg += NumRegs; 634 } 635 } 636 637 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 638 /// this value and returns the result as a ValueVT value. This uses 639 /// Chain/Flag as the input and updates them for the output Chain/Flag. 640 /// If the Flag pointer is NULL, no flag is used. 641 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 642 FunctionLoweringInfo &FuncInfo, 643 const SDLoc &dl, SDValue &Chain, 644 SDValue *Flag, const Value *V) const { 645 // A Value with type {} or [0 x %t] needs no registers. 646 if (ValueVTs.empty()) 647 return SDValue(); 648 649 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 650 651 // Assemble the legal parts into the final values. 652 SmallVector<SDValue, 4> Values(ValueVTs.size()); 653 SmallVector<SDValue, 8> Parts; 654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 655 // Copy the legal parts from the registers. 656 EVT ValueVT = ValueVTs[Value]; 657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 658 MVT RegisterVT = RegVTs[Value]; 659 660 Parts.resize(NumRegs); 661 for (unsigned i = 0; i != NumRegs; ++i) { 662 SDValue P; 663 if (!Flag) { 664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 665 } else { 666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 667 *Flag = P.getValue(2); 668 } 669 670 Chain = P.getValue(1); 671 Parts[i] = P; 672 673 // If the source register was virtual and if we know something about it, 674 // add an assert node. 675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 676 !RegisterVT.isInteger() || RegisterVT.isVector()) 677 continue; 678 679 const FunctionLoweringInfo::LiveOutInfo *LOI = 680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 681 if (!LOI) 682 continue; 683 684 unsigned RegSize = RegisterVT.getSizeInBits(); 685 unsigned NumSignBits = LOI->NumSignBits; 686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 687 688 if (NumZeroBits == RegSize) { 689 // The current value is a zero. 690 // Explicitly express that as it would be easier for 691 // optimizations to kick in. 692 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 693 continue; 694 } 695 696 // FIXME: We capture more information than the dag can represent. For 697 // now, just use the tightest assertzext/assertsext possible. 698 bool isSExt = true; 699 EVT FromVT(MVT::Other); 700 if (NumSignBits == RegSize) { 701 isSExt = true; // ASSERT SEXT 1 702 FromVT = MVT::i1; 703 } else if (NumZeroBits >= RegSize - 1) { 704 isSExt = false; // ASSERT ZEXT 1 705 FromVT = MVT::i1; 706 } else if (NumSignBits > RegSize - 8) { 707 isSExt = true; // ASSERT SEXT 8 708 FromVT = MVT::i8; 709 } else if (NumZeroBits >= RegSize - 8) { 710 isSExt = false; // ASSERT ZEXT 8 711 FromVT = MVT::i8; 712 } else if (NumSignBits > RegSize - 16) { 713 isSExt = true; // ASSERT SEXT 16 714 FromVT = MVT::i16; 715 } else if (NumZeroBits >= RegSize - 16) { 716 isSExt = false; // ASSERT ZEXT 16 717 FromVT = MVT::i16; 718 } else if (NumSignBits > RegSize - 32) { 719 isSExt = true; // ASSERT SEXT 32 720 FromVT = MVT::i32; 721 } else if (NumZeroBits >= RegSize - 32) { 722 isSExt = false; // ASSERT ZEXT 32 723 FromVT = MVT::i32; 724 } else { 725 continue; 726 } 727 // Add an assertion node. 728 assert(FromVT != MVT::Other); 729 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 730 RegisterVT, P, DAG.getValueType(FromVT)); 731 } 732 733 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 734 NumRegs, RegisterVT, ValueVT, V); 735 Part += NumRegs; 736 Parts.clear(); 737 } 738 739 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 740 } 741 742 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 743 /// specified value into the registers specified by this object. This uses 744 /// Chain/Flag as the input and updates them for the output Chain/Flag. 745 /// If the Flag pointer is NULL, no flag is used. 746 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 747 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 748 const Value *V, 749 ISD::NodeType PreferredExtendType) const { 750 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 751 ISD::NodeType ExtendKind = PreferredExtendType; 752 753 // Get the list of the values's legal parts. 754 unsigned NumRegs = Regs.size(); 755 SmallVector<SDValue, 8> Parts(NumRegs); 756 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 757 EVT ValueVT = ValueVTs[Value]; 758 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 759 MVT RegisterVT = RegVTs[Value]; 760 761 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 762 ExtendKind = ISD::ZERO_EXTEND; 763 764 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 765 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 766 Part += NumParts; 767 } 768 769 // Copy the parts into the registers. 770 SmallVector<SDValue, 8> Chains(NumRegs); 771 for (unsigned i = 0; i != NumRegs; ++i) { 772 SDValue Part; 773 if (!Flag) { 774 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 775 } else { 776 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 777 *Flag = Part.getValue(1); 778 } 779 780 Chains[i] = Part.getValue(0); 781 } 782 783 if (NumRegs == 1 || Flag) 784 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 785 // flagged to it. That is the CopyToReg nodes and the user are considered 786 // a single scheduling unit. If we create a TokenFactor and return it as 787 // chain, then the TokenFactor is both a predecessor (operand) of the 788 // user as well as a successor (the TF operands are flagged to the user). 789 // c1, f1 = CopyToReg 790 // c2, f2 = CopyToReg 791 // c3 = TokenFactor c1, c2 792 // ... 793 // = op c3, ..., f2 794 Chain = Chains[NumRegs-1]; 795 else 796 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 797 } 798 799 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 800 /// operand list. This adds the code marker and includes the number of 801 /// values added into it. 802 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 803 unsigned MatchingIdx, const SDLoc &dl, 804 SelectionDAG &DAG, 805 std::vector<SDValue> &Ops) const { 806 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 807 808 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 809 if (HasMatching) 810 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 811 else if (!Regs.empty() && 812 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 813 // Put the register class of the virtual registers in the flag word. That 814 // way, later passes can recompute register class constraints for inline 815 // assembly as well as normal instructions. 816 // Don't do this for tied operands that can use the regclass information 817 // from the def. 818 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 819 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 820 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 821 } 822 823 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 824 Ops.push_back(Res); 825 826 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 827 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 828 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 829 MVT RegisterVT = RegVTs[Value]; 830 for (unsigned i = 0; i != NumRegs; ++i) { 831 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 832 unsigned TheReg = Regs[Reg++]; 833 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 834 835 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 836 // If we clobbered the stack pointer, MFI should know about it. 837 assert(DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()); 838 } 839 } 840 } 841 } 842 843 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 844 const TargetLibraryInfo *li) { 845 AA = &aa; 846 GFI = gfi; 847 LibInfo = li; 848 DL = &DAG.getDataLayout(); 849 Context = DAG.getContext(); 850 LPadToCallSiteMap.clear(); 851 } 852 853 /// clear - Clear out the current SelectionDAG and the associated 854 /// state and prepare this SelectionDAGBuilder object to be used 855 /// for a new block. This doesn't clear out information about 856 /// additional blocks that are needed to complete switch lowering 857 /// or PHI node updating; that information is cleared out as it is 858 /// consumed. 859 void SelectionDAGBuilder::clear() { 860 NodeMap.clear(); 861 UnusedArgNodeMap.clear(); 862 PendingLoads.clear(); 863 PendingExports.clear(); 864 CurInst = nullptr; 865 HasTailCall = false; 866 SDNodeOrder = LowestSDNodeOrder; 867 StatepointLowering.clear(); 868 } 869 870 /// clearDanglingDebugInfo - Clear the dangling debug information 871 /// map. This function is separated from the clear so that debug 872 /// information that is dangling in a basic block can be properly 873 /// resolved in a different basic block. This allows the 874 /// SelectionDAG to resolve dangling debug information attached 875 /// to PHI nodes. 876 void SelectionDAGBuilder::clearDanglingDebugInfo() { 877 DanglingDebugInfoMap.clear(); 878 } 879 880 /// getRoot - Return the current virtual root of the Selection DAG, 881 /// flushing any PendingLoad items. This must be done before emitting 882 /// a store or any other node that may need to be ordered after any 883 /// prior load instructions. 884 /// 885 SDValue SelectionDAGBuilder::getRoot() { 886 if (PendingLoads.empty()) 887 return DAG.getRoot(); 888 889 if (PendingLoads.size() == 1) { 890 SDValue Root = PendingLoads[0]; 891 DAG.setRoot(Root); 892 PendingLoads.clear(); 893 return Root; 894 } 895 896 // Otherwise, we have to make a token factor node. 897 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 898 PendingLoads); 899 PendingLoads.clear(); 900 DAG.setRoot(Root); 901 return Root; 902 } 903 904 /// getControlRoot - Similar to getRoot, but instead of flushing all the 905 /// PendingLoad items, flush all the PendingExports items. It is necessary 906 /// to do this before emitting a terminator instruction. 907 /// 908 SDValue SelectionDAGBuilder::getControlRoot() { 909 SDValue Root = DAG.getRoot(); 910 911 if (PendingExports.empty()) 912 return Root; 913 914 // Turn all of the CopyToReg chains into one factored node. 915 if (Root.getOpcode() != ISD::EntryToken) { 916 unsigned i = 0, e = PendingExports.size(); 917 for (; i != e; ++i) { 918 assert(PendingExports[i].getNode()->getNumOperands() > 1); 919 if (PendingExports[i].getNode()->getOperand(0) == Root) 920 break; // Don't add the root if we already indirectly depend on it. 921 } 922 923 if (i == e) 924 PendingExports.push_back(Root); 925 } 926 927 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 928 PendingExports); 929 PendingExports.clear(); 930 DAG.setRoot(Root); 931 return Root; 932 } 933 934 void SelectionDAGBuilder::visit(const Instruction &I) { 935 // Set up outgoing PHI node register values before emitting the terminator. 936 if (isa<TerminatorInst>(&I)) { 937 HandlePHINodesInSuccessorBlocks(I.getParent()); 938 } 939 940 ++SDNodeOrder; 941 942 CurInst = &I; 943 944 visit(I.getOpcode(), I); 945 946 if (!isa<TerminatorInst>(&I) && !HasTailCall && 947 !isStatepoint(&I)) // statepoints handle their exports internally 948 CopyToExportRegsIfNeeded(&I); 949 950 CurInst = nullptr; 951 } 952 953 void SelectionDAGBuilder::visitPHI(const PHINode &) { 954 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 955 } 956 957 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 958 // Note: this doesn't use InstVisitor, because it has to work with 959 // ConstantExpr's in addition to instructions. 960 switch (Opcode) { 961 default: llvm_unreachable("Unknown instruction type encountered!"); 962 // Build the switch statement using the Instruction.def file. 963 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 964 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 965 #include "llvm/IR/Instruction.def" 966 } 967 } 968 969 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 970 // generate the debug data structures now that we've seen its definition. 971 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 972 SDValue Val) { 973 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 974 if (DDI.getDI()) { 975 const DbgValueInst *DI = DDI.getDI(); 976 DebugLoc dl = DDI.getdl(); 977 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 978 DILocalVariable *Variable = DI->getVariable(); 979 DIExpression *Expr = DI->getExpression(); 980 assert(Variable->isValidLocationForIntrinsic(dl) && 981 "Expected inlined-at fields to agree"); 982 uint64_t Offset = DI->getOffset(); 983 SDDbgValue *SDV; 984 if (Val.getNode()) { 985 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, false, 986 Val)) { 987 SDV = getDbgValue(Val, Variable, Expr, Offset, dl, DbgSDNodeOrder); 988 DAG.AddDbgValue(SDV, Val.getNode(), false); 989 } 990 } else 991 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 992 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 993 } 994 } 995 996 /// getCopyFromRegs - If there was virtual register allocated for the value V 997 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 998 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 999 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1000 SDValue Result; 1001 1002 if (It != FuncInfo.ValueMap.end()) { 1003 unsigned InReg = It->second; 1004 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1005 DAG.getDataLayout(), InReg, Ty); 1006 SDValue Chain = DAG.getEntryNode(); 1007 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1008 resolveDanglingDebugInfo(V, Result); 1009 } 1010 1011 return Result; 1012 } 1013 1014 /// getValue - Return an SDValue for the given Value. 1015 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1016 // If we already have an SDValue for this value, use it. It's important 1017 // to do this first, so that we don't create a CopyFromReg if we already 1018 // have a regular SDValue. 1019 SDValue &N = NodeMap[V]; 1020 if (N.getNode()) return N; 1021 1022 // If there's a virtual register allocated and initialized for this 1023 // value, use it. 1024 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1025 return copyFromReg; 1026 1027 // Otherwise create a new SDValue and remember it. 1028 SDValue Val = getValueImpl(V); 1029 NodeMap[V] = Val; 1030 resolveDanglingDebugInfo(V, Val); 1031 return Val; 1032 } 1033 1034 // Return true if SDValue exists for the given Value 1035 bool SelectionDAGBuilder::findValue(const Value *V) const { 1036 return (NodeMap.find(V) != NodeMap.end()) || 1037 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1038 } 1039 1040 /// getNonRegisterValue - Return an SDValue for the given Value, but 1041 /// don't look in FuncInfo.ValueMap for a virtual register. 1042 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1043 // If we already have an SDValue for this value, use it. 1044 SDValue &N = NodeMap[V]; 1045 if (N.getNode()) { 1046 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1047 // Remove the debug location from the node as the node is about to be used 1048 // in a location which may differ from the original debug location. This 1049 // is relevant to Constant and ConstantFP nodes because they can appear 1050 // as constant expressions inside PHI nodes. 1051 N->setDebugLoc(DebugLoc()); 1052 } 1053 return N; 1054 } 1055 1056 // Otherwise create a new SDValue and remember it. 1057 SDValue Val = getValueImpl(V); 1058 NodeMap[V] = Val; 1059 resolveDanglingDebugInfo(V, Val); 1060 return Val; 1061 } 1062 1063 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1064 /// Create an SDValue for the given value. 1065 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1066 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1067 1068 if (const Constant *C = dyn_cast<Constant>(V)) { 1069 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1070 1071 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1072 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1073 1074 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1075 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1076 1077 if (isa<ConstantPointerNull>(C)) { 1078 unsigned AS = V->getType()->getPointerAddressSpace(); 1079 return DAG.getConstant(0, getCurSDLoc(), 1080 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1081 } 1082 1083 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1084 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1085 1086 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1087 return DAG.getUNDEF(VT); 1088 1089 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1090 visit(CE->getOpcode(), *CE); 1091 SDValue N1 = NodeMap[V]; 1092 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1093 return N1; 1094 } 1095 1096 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1097 SmallVector<SDValue, 4> Constants; 1098 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1099 OI != OE; ++OI) { 1100 SDNode *Val = getValue(*OI).getNode(); 1101 // If the operand is an empty aggregate, there are no values. 1102 if (!Val) continue; 1103 // Add each leaf value from the operand to the Constants list 1104 // to form a flattened list of all the values. 1105 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1106 Constants.push_back(SDValue(Val, i)); 1107 } 1108 1109 return DAG.getMergeValues(Constants, getCurSDLoc()); 1110 } 1111 1112 if (const ConstantDataSequential *CDS = 1113 dyn_cast<ConstantDataSequential>(C)) { 1114 SmallVector<SDValue, 4> Ops; 1115 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1116 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1117 // Add each leaf value from the operand to the Constants list 1118 // to form a flattened list of all the values. 1119 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1120 Ops.push_back(SDValue(Val, i)); 1121 } 1122 1123 if (isa<ArrayType>(CDS->getType())) 1124 return DAG.getMergeValues(Ops, getCurSDLoc()); 1125 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1126 VT, Ops); 1127 } 1128 1129 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1130 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1131 "Unknown struct or array constant!"); 1132 1133 SmallVector<EVT, 4> ValueVTs; 1134 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1135 unsigned NumElts = ValueVTs.size(); 1136 if (NumElts == 0) 1137 return SDValue(); // empty struct 1138 SmallVector<SDValue, 4> Constants(NumElts); 1139 for (unsigned i = 0; i != NumElts; ++i) { 1140 EVT EltVT = ValueVTs[i]; 1141 if (isa<UndefValue>(C)) 1142 Constants[i] = DAG.getUNDEF(EltVT); 1143 else if (EltVT.isFloatingPoint()) 1144 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1145 else 1146 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1147 } 1148 1149 return DAG.getMergeValues(Constants, getCurSDLoc()); 1150 } 1151 1152 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1153 return DAG.getBlockAddress(BA, VT); 1154 1155 VectorType *VecTy = cast<VectorType>(V->getType()); 1156 unsigned NumElements = VecTy->getNumElements(); 1157 1158 // Now that we know the number and type of the elements, get that number of 1159 // elements into the Ops array based on what kind of constant it is. 1160 SmallVector<SDValue, 16> Ops; 1161 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1162 for (unsigned i = 0; i != NumElements; ++i) 1163 Ops.push_back(getValue(CV->getOperand(i))); 1164 } else { 1165 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1166 EVT EltVT = 1167 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1168 1169 SDValue Op; 1170 if (EltVT.isFloatingPoint()) 1171 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1172 else 1173 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1174 Ops.assign(NumElements, Op); 1175 } 1176 1177 // Create a BUILD_VECTOR node. 1178 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1179 } 1180 1181 // If this is a static alloca, generate it as the frameindex instead of 1182 // computation. 1183 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1184 DenseMap<const AllocaInst*, int>::iterator SI = 1185 FuncInfo.StaticAllocaMap.find(AI); 1186 if (SI != FuncInfo.StaticAllocaMap.end()) 1187 return DAG.getFrameIndex(SI->second, 1188 TLI.getPointerTy(DAG.getDataLayout())); 1189 } 1190 1191 // If this is an instruction which fast-isel has deferred, select it now. 1192 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1193 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1194 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1195 Inst->getType()); 1196 SDValue Chain = DAG.getEntryNode(); 1197 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1198 } 1199 1200 llvm_unreachable("Can't get register for value!"); 1201 } 1202 1203 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1204 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1205 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1206 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1207 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1208 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1209 if (IsMSVCCXX || IsCoreCLR) 1210 CatchPadMBB->setIsEHFuncletEntry(); 1211 1212 DAG.setRoot(DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other, getControlRoot())); 1213 } 1214 1215 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1216 // Update machine-CFG edge. 1217 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1218 FuncInfo.MBB->addSuccessor(TargetMBB); 1219 1220 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1221 bool IsSEH = isAsynchronousEHPersonality(Pers); 1222 if (IsSEH) { 1223 // If this is not a fall-through branch or optimizations are switched off, 1224 // emit the branch. 1225 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1226 TM.getOptLevel() == CodeGenOpt::None) 1227 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1228 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1229 return; 1230 } 1231 1232 // Figure out the funclet membership for the catchret's successor. 1233 // This will be used by the FuncletLayout pass to determine how to order the 1234 // BB's. 1235 // A 'catchret' returns to the outer scope's color. 1236 Value *ParentPad = I.getCatchSwitchParentPad(); 1237 const BasicBlock *SuccessorColor; 1238 if (isa<ConstantTokenNone>(ParentPad)) 1239 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1240 else 1241 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1242 assert(SuccessorColor && "No parent funclet for catchret!"); 1243 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1244 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1245 1246 // Create the terminator node. 1247 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1248 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1249 DAG.getBasicBlock(SuccessorColorMBB)); 1250 DAG.setRoot(Ret); 1251 } 1252 1253 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1254 // Don't emit any special code for the cleanuppad instruction. It just marks 1255 // the start of a funclet. 1256 FuncInfo.MBB->setIsEHFuncletEntry(); 1257 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1258 } 1259 1260 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1261 /// many places it could ultimately go. In the IR, we have a single unwind 1262 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1263 /// This function skips over imaginary basic blocks that hold catchswitch 1264 /// instructions, and finds all the "real" machine 1265 /// basic block destinations. As those destinations may not be successors of 1266 /// EHPadBB, here we also calculate the edge probability to those destinations. 1267 /// The passed-in Prob is the edge probability to EHPadBB. 1268 static void findUnwindDestinations( 1269 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1270 BranchProbability Prob, 1271 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1272 &UnwindDests) { 1273 EHPersonality Personality = 1274 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1275 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1276 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1277 1278 while (EHPadBB) { 1279 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1280 BasicBlock *NewEHPadBB = nullptr; 1281 if (isa<LandingPadInst>(Pad)) { 1282 // Stop on landingpads. They are not funclets. 1283 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1284 break; 1285 } else if (isa<CleanupPadInst>(Pad)) { 1286 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1287 // personalities. 1288 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1289 UnwindDests.back().first->setIsEHFuncletEntry(); 1290 break; 1291 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1292 // Add the catchpad handlers to the possible destinations. 1293 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1294 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1295 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1296 if (IsMSVCCXX || IsCoreCLR) 1297 UnwindDests.back().first->setIsEHFuncletEntry(); 1298 } 1299 NewEHPadBB = CatchSwitch->getUnwindDest(); 1300 } else { 1301 continue; 1302 } 1303 1304 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1305 if (BPI && NewEHPadBB) 1306 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1307 EHPadBB = NewEHPadBB; 1308 } 1309 } 1310 1311 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1312 // Update successor info. 1313 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1314 auto UnwindDest = I.getUnwindDest(); 1315 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1316 BranchProbability UnwindDestProb = 1317 (BPI && UnwindDest) 1318 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1319 : BranchProbability::getZero(); 1320 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1321 for (auto &UnwindDest : UnwindDests) { 1322 UnwindDest.first->setIsEHPad(); 1323 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1324 } 1325 FuncInfo.MBB->normalizeSuccProbs(); 1326 1327 // Create the terminator node. 1328 SDValue Ret = 1329 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1330 DAG.setRoot(Ret); 1331 } 1332 1333 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1334 report_fatal_error("visitCatchSwitch not yet implemented!"); 1335 } 1336 1337 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1338 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1339 auto &DL = DAG.getDataLayout(); 1340 SDValue Chain = getControlRoot(); 1341 SmallVector<ISD::OutputArg, 8> Outs; 1342 SmallVector<SDValue, 8> OutVals; 1343 1344 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1345 // lower 1346 // 1347 // %val = call <ty> @llvm.experimental.deoptimize() 1348 // ret <ty> %val 1349 // 1350 // differently. 1351 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1352 LowerDeoptimizingReturn(); 1353 return; 1354 } 1355 1356 if (!FuncInfo.CanLowerReturn) { 1357 unsigned DemoteReg = FuncInfo.DemoteRegister; 1358 const Function *F = I.getParent()->getParent(); 1359 1360 // Emit a store of the return value through the virtual register. 1361 // Leave Outs empty so that LowerReturn won't try to load return 1362 // registers the usual way. 1363 SmallVector<EVT, 1> PtrValueVTs; 1364 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()), 1365 PtrValueVTs); 1366 1367 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1368 DemoteReg, PtrValueVTs[0]); 1369 SDValue RetOp = getValue(I.getOperand(0)); 1370 1371 SmallVector<EVT, 4> ValueVTs; 1372 SmallVector<uint64_t, 4> Offsets; 1373 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1374 unsigned NumValues = ValueVTs.size(); 1375 1376 // An aggregate return value cannot wrap around the address space, so 1377 // offsets to its parts don't wrap either. 1378 SDNodeFlags Flags; 1379 Flags.setNoUnsignedWrap(true); 1380 1381 SmallVector<SDValue, 4> Chains(NumValues); 1382 for (unsigned i = 0; i != NumValues; ++i) { 1383 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1384 RetPtr.getValueType(), RetPtr, 1385 DAG.getIntPtrConstant(Offsets[i], 1386 getCurSDLoc()), 1387 &Flags); 1388 Chains[i] = DAG.getStore(Chain, getCurSDLoc(), 1389 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1390 // FIXME: better loc info would be nice. 1391 Add, MachinePointerInfo()); 1392 } 1393 1394 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1395 MVT::Other, Chains); 1396 } else if (I.getNumOperands() != 0) { 1397 SmallVector<EVT, 4> ValueVTs; 1398 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1399 unsigned NumValues = ValueVTs.size(); 1400 if (NumValues) { 1401 SDValue RetOp = getValue(I.getOperand(0)); 1402 1403 const Function *F = I.getParent()->getParent(); 1404 1405 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1406 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1407 Attribute::SExt)) 1408 ExtendKind = ISD::SIGN_EXTEND; 1409 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1410 Attribute::ZExt)) 1411 ExtendKind = ISD::ZERO_EXTEND; 1412 1413 LLVMContext &Context = F->getContext(); 1414 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1415 Attribute::InReg); 1416 1417 for (unsigned j = 0; j != NumValues; ++j) { 1418 EVT VT = ValueVTs[j]; 1419 1420 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1421 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1422 1423 unsigned NumParts = TLI.getNumRegisters(Context, VT); 1424 MVT PartVT = TLI.getRegisterType(Context, VT); 1425 SmallVector<SDValue, 4> Parts(NumParts); 1426 getCopyToParts(DAG, getCurSDLoc(), 1427 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1428 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1429 1430 // 'inreg' on function refers to return value 1431 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1432 if (RetInReg) 1433 Flags.setInReg(); 1434 1435 // Propagate extension type if any 1436 if (ExtendKind == ISD::SIGN_EXTEND) 1437 Flags.setSExt(); 1438 else if (ExtendKind == ISD::ZERO_EXTEND) 1439 Flags.setZExt(); 1440 1441 for (unsigned i = 0; i < NumParts; ++i) { 1442 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1443 VT, /*isfixed=*/true, 0, 0)); 1444 OutVals.push_back(Parts[i]); 1445 } 1446 } 1447 } 1448 } 1449 1450 // Push in swifterror virtual register as the last element of Outs. This makes 1451 // sure swifterror virtual register will be returned in the swifterror 1452 // physical register. 1453 const Function *F = I.getParent()->getParent(); 1454 if (TLI.supportSwiftError() && 1455 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1456 assert(FuncInfo.SwiftErrorArg && "Need a swift error argument"); 1457 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1458 Flags.setSwiftError(); 1459 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1460 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1461 true /*isfixed*/, 1 /*origidx*/, 1462 0 /*partOffs*/)); 1463 // Create SDNode for the swifterror virtual register. 1464 OutVals.push_back(DAG.getRegister(FuncInfo.getOrCreateSwiftErrorVReg( 1465 FuncInfo.MBB, FuncInfo.SwiftErrorArg), 1466 EVT(TLI.getPointerTy(DL)))); 1467 } 1468 1469 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1470 CallingConv::ID CallConv = 1471 DAG.getMachineFunction().getFunction()->getCallingConv(); 1472 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1473 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1474 1475 // Verify that the target's LowerReturn behaved as expected. 1476 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1477 "LowerReturn didn't return a valid chain!"); 1478 1479 // Update the DAG with the new chain value resulting from return lowering. 1480 DAG.setRoot(Chain); 1481 } 1482 1483 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1484 /// created for it, emit nodes to copy the value into the virtual 1485 /// registers. 1486 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1487 // Skip empty types 1488 if (V->getType()->isEmptyTy()) 1489 return; 1490 1491 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1492 if (VMI != FuncInfo.ValueMap.end()) { 1493 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1494 CopyValueToVirtualRegister(V, VMI->second); 1495 } 1496 } 1497 1498 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1499 /// the current basic block, add it to ValueMap now so that we'll get a 1500 /// CopyTo/FromReg. 1501 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1502 // No need to export constants. 1503 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1504 1505 // Already exported? 1506 if (FuncInfo.isExportedInst(V)) return; 1507 1508 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1509 CopyValueToVirtualRegister(V, Reg); 1510 } 1511 1512 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1513 const BasicBlock *FromBB) { 1514 // The operands of the setcc have to be in this block. We don't know 1515 // how to export them from some other block. 1516 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1517 // Can export from current BB. 1518 if (VI->getParent() == FromBB) 1519 return true; 1520 1521 // Is already exported, noop. 1522 return FuncInfo.isExportedInst(V); 1523 } 1524 1525 // If this is an argument, we can export it if the BB is the entry block or 1526 // if it is already exported. 1527 if (isa<Argument>(V)) { 1528 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1529 return true; 1530 1531 // Otherwise, can only export this if it is already exported. 1532 return FuncInfo.isExportedInst(V); 1533 } 1534 1535 // Otherwise, constants can always be exported. 1536 return true; 1537 } 1538 1539 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1540 BranchProbability 1541 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 1542 const MachineBasicBlock *Dst) const { 1543 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1544 const BasicBlock *SrcBB = Src->getBasicBlock(); 1545 const BasicBlock *DstBB = Dst->getBasicBlock(); 1546 if (!BPI) { 1547 // If BPI is not available, set the default probability as 1 / N, where N is 1548 // the number of successors. 1549 auto SuccSize = std::max<uint32_t>( 1550 std::distance(succ_begin(SrcBB), succ_end(SrcBB)), 1); 1551 return BranchProbability(1, SuccSize); 1552 } 1553 return BPI->getEdgeProbability(SrcBB, DstBB); 1554 } 1555 1556 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 1557 MachineBasicBlock *Dst, 1558 BranchProbability Prob) { 1559 if (!FuncInfo.BPI) 1560 Src->addSuccessorWithoutProb(Dst); 1561 else { 1562 if (Prob.isUnknown()) 1563 Prob = getEdgeProbability(Src, Dst); 1564 Src->addSuccessor(Dst, Prob); 1565 } 1566 } 1567 1568 static bool InBlock(const Value *V, const BasicBlock *BB) { 1569 if (const Instruction *I = dyn_cast<Instruction>(V)) 1570 return I->getParent() == BB; 1571 return true; 1572 } 1573 1574 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1575 /// This function emits a branch and is used at the leaves of an OR or an 1576 /// AND operator tree. 1577 /// 1578 void 1579 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1580 MachineBasicBlock *TBB, 1581 MachineBasicBlock *FBB, 1582 MachineBasicBlock *CurBB, 1583 MachineBasicBlock *SwitchBB, 1584 BranchProbability TProb, 1585 BranchProbability FProb) { 1586 const BasicBlock *BB = CurBB->getBasicBlock(); 1587 1588 // If the leaf of the tree is a comparison, merge the condition into 1589 // the caseblock. 1590 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1591 // The operands of the cmp have to be in this block. We don't know 1592 // how to export them from some other block. If this is the first block 1593 // of the sequence, no exporting is needed. 1594 if (CurBB == SwitchBB || 1595 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1596 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1597 ISD::CondCode Condition; 1598 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1599 Condition = getICmpCondCode(IC->getPredicate()); 1600 } else { 1601 const FCmpInst *FC = cast<FCmpInst>(Cond); 1602 Condition = getFCmpCondCode(FC->getPredicate()); 1603 if (TM.Options.NoNaNsFPMath) 1604 Condition = getFCmpCodeWithoutNaN(Condition); 1605 } 1606 1607 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1608 TBB, FBB, CurBB, TProb, FProb); 1609 SwitchCases.push_back(CB); 1610 return; 1611 } 1612 } 1613 1614 // Create a CaseBlock record representing this branch. 1615 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1616 nullptr, TBB, FBB, CurBB, TProb, FProb); 1617 SwitchCases.push_back(CB); 1618 } 1619 1620 /// FindMergedConditions - If Cond is an expression like 1621 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1622 MachineBasicBlock *TBB, 1623 MachineBasicBlock *FBB, 1624 MachineBasicBlock *CurBB, 1625 MachineBasicBlock *SwitchBB, 1626 Instruction::BinaryOps Opc, 1627 BranchProbability TProb, 1628 BranchProbability FProb) { 1629 // If this node is not part of the or/and tree, emit it as a branch. 1630 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1631 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1632 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1633 BOp->getParent() != CurBB->getBasicBlock() || 1634 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1635 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1636 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1637 TProb, FProb); 1638 return; 1639 } 1640 1641 // Create TmpBB after CurBB. 1642 MachineFunction::iterator BBI(CurBB); 1643 MachineFunction &MF = DAG.getMachineFunction(); 1644 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1645 CurBB->getParent()->insert(++BBI, TmpBB); 1646 1647 if (Opc == Instruction::Or) { 1648 // Codegen X | Y as: 1649 // BB1: 1650 // jmp_if_X TBB 1651 // jmp TmpBB 1652 // TmpBB: 1653 // jmp_if_Y TBB 1654 // jmp FBB 1655 // 1656 1657 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1658 // The requirement is that 1659 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1660 // = TrueProb for original BB. 1661 // Assuming the original probabilities are A and B, one choice is to set 1662 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 1663 // A/(1+B) and 2B/(1+B). This choice assumes that 1664 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1665 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1666 // TmpBB, but the math is more complicated. 1667 1668 auto NewTrueProb = TProb / 2; 1669 auto NewFalseProb = TProb / 2 + FProb; 1670 // Emit the LHS condition. 1671 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1672 NewTrueProb, NewFalseProb); 1673 1674 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 1675 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 1676 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 1677 // Emit the RHS condition into TmpBB. 1678 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1679 Probs[0], Probs[1]); 1680 } else { 1681 assert(Opc == Instruction::And && "Unknown merge op!"); 1682 // Codegen X & Y as: 1683 // BB1: 1684 // jmp_if_X TmpBB 1685 // jmp FBB 1686 // TmpBB: 1687 // jmp_if_Y TBB 1688 // jmp FBB 1689 // 1690 // This requires creation of TmpBB after CurBB. 1691 1692 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1693 // The requirement is that 1694 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1695 // = FalseProb for original BB. 1696 // Assuming the original probabilities are A and B, one choice is to set 1697 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 1698 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 1699 // TrueProb for BB1 * FalseProb for TmpBB. 1700 1701 auto NewTrueProb = TProb + FProb / 2; 1702 auto NewFalseProb = FProb / 2; 1703 // Emit the LHS condition. 1704 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1705 NewTrueProb, NewFalseProb); 1706 1707 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 1708 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 1709 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 1710 // Emit the RHS condition into TmpBB. 1711 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1712 Probs[0], Probs[1]); 1713 } 1714 } 1715 1716 /// If the set of cases should be emitted as a series of branches, return true. 1717 /// If we should emit this as a bunch of and/or'd together conditions, return 1718 /// false. 1719 bool 1720 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1721 if (Cases.size() != 2) return true; 1722 1723 // If this is two comparisons of the same values or'd or and'd together, they 1724 // will get folded into a single comparison, so don't emit two blocks. 1725 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1726 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1727 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1728 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1729 return false; 1730 } 1731 1732 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1733 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1734 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1735 Cases[0].CC == Cases[1].CC && 1736 isa<Constant>(Cases[0].CmpRHS) && 1737 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1738 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1739 return false; 1740 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1741 return false; 1742 } 1743 1744 return true; 1745 } 1746 1747 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1748 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1749 1750 // Update machine-CFG edges. 1751 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1752 1753 if (I.isUnconditional()) { 1754 // Update machine-CFG edges. 1755 BrMBB->addSuccessor(Succ0MBB); 1756 1757 // If this is not a fall-through branch or optimizations are switched off, 1758 // emit the branch. 1759 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 1760 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1761 MVT::Other, getControlRoot(), 1762 DAG.getBasicBlock(Succ0MBB))); 1763 1764 return; 1765 } 1766 1767 // If this condition is one of the special cases we handle, do special stuff 1768 // now. 1769 const Value *CondVal = I.getCondition(); 1770 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1771 1772 // If this is a series of conditions that are or'd or and'd together, emit 1773 // this as a sequence of branches instead of setcc's with and/or operations. 1774 // As long as jumps are not expensive, this should improve performance. 1775 // For example, instead of something like: 1776 // cmp A, B 1777 // C = seteq 1778 // cmp D, E 1779 // F = setle 1780 // or C, F 1781 // jnz foo 1782 // Emit: 1783 // cmp A, B 1784 // je foo 1785 // cmp D, E 1786 // jle foo 1787 // 1788 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1789 Instruction::BinaryOps Opcode = BOp->getOpcode(); 1790 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 1791 !I.getMetadata(LLVMContext::MD_unpredictable) && 1792 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 1793 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1794 Opcode, 1795 getEdgeProbability(BrMBB, Succ0MBB), 1796 getEdgeProbability(BrMBB, Succ1MBB)); 1797 // If the compares in later blocks need to use values not currently 1798 // exported from this block, export them now. This block should always 1799 // be the first entry. 1800 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1801 1802 // Allow some cases to be rejected. 1803 if (ShouldEmitAsBranches(SwitchCases)) { 1804 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1805 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1806 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1807 } 1808 1809 // Emit the branch for this block. 1810 visitSwitchCase(SwitchCases[0], BrMBB); 1811 SwitchCases.erase(SwitchCases.begin()); 1812 return; 1813 } 1814 1815 // Okay, we decided not to do this, remove any inserted MBB's and clear 1816 // SwitchCases. 1817 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1818 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1819 1820 SwitchCases.clear(); 1821 } 1822 } 1823 1824 // Create a CaseBlock record representing this branch. 1825 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1826 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1827 1828 // Use visitSwitchCase to actually insert the fast branch sequence for this 1829 // cond branch. 1830 visitSwitchCase(CB, BrMBB); 1831 } 1832 1833 /// visitSwitchCase - Emits the necessary code to represent a single node in 1834 /// the binary search tree resulting from lowering a switch instruction. 1835 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1836 MachineBasicBlock *SwitchBB) { 1837 SDValue Cond; 1838 SDValue CondLHS = getValue(CB.CmpLHS); 1839 SDLoc dl = getCurSDLoc(); 1840 1841 // Build the setcc now. 1842 if (!CB.CmpMHS) { 1843 // Fold "(X == true)" to X and "(X == false)" to !X to 1844 // handle common cases produced by branch lowering. 1845 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1846 CB.CC == ISD::SETEQ) 1847 Cond = CondLHS; 1848 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1849 CB.CC == ISD::SETEQ) { 1850 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 1851 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1852 } else 1853 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1854 } else { 1855 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1856 1857 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1858 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1859 1860 SDValue CmpOp = getValue(CB.CmpMHS); 1861 EVT VT = CmpOp.getValueType(); 1862 1863 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1864 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 1865 ISD::SETLE); 1866 } else { 1867 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1868 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 1869 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1870 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 1871 } 1872 } 1873 1874 // Update successor info 1875 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 1876 // TrueBB and FalseBB are always different unless the incoming IR is 1877 // degenerate. This only happens when running llc on weird IR. 1878 if (CB.TrueBB != CB.FalseBB) 1879 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 1880 SwitchBB->normalizeSuccProbs(); 1881 1882 // If the lhs block is the next block, invert the condition so that we can 1883 // fall through to the lhs instead of the rhs block. 1884 if (CB.TrueBB == NextBlock(SwitchBB)) { 1885 std::swap(CB.TrueBB, CB.FalseBB); 1886 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 1887 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1888 } 1889 1890 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1891 MVT::Other, getControlRoot(), Cond, 1892 DAG.getBasicBlock(CB.TrueBB)); 1893 1894 // Insert the false branch. Do this even if it's a fall through branch, 1895 // this makes it easier to do DAG optimizations which require inverting 1896 // the branch condition. 1897 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1898 DAG.getBasicBlock(CB.FalseBB)); 1899 1900 DAG.setRoot(BrCond); 1901 } 1902 1903 /// visitJumpTable - Emit JumpTable node in the current MBB 1904 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1905 // Emit the code for the jump table 1906 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1907 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 1908 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1909 JT.Reg, PTy); 1910 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1911 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1912 MVT::Other, Index.getValue(1), 1913 Table, Index); 1914 DAG.setRoot(BrJumpTable); 1915 } 1916 1917 /// visitJumpTableHeader - This function emits necessary code to produce index 1918 /// in the JumpTable from switch case. 1919 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1920 JumpTableHeader &JTH, 1921 MachineBasicBlock *SwitchBB) { 1922 SDLoc dl = getCurSDLoc(); 1923 1924 // Subtract the lowest switch case value from the value being switched on and 1925 // conditional branch to default mbb if the result is greater than the 1926 // difference between smallest and largest cases. 1927 SDValue SwitchOp = getValue(JTH.SValue); 1928 EVT VT = SwitchOp.getValueType(); 1929 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1930 DAG.getConstant(JTH.First, dl, VT)); 1931 1932 // The SDNode we just created, which holds the value being switched on minus 1933 // the smallest case value, needs to be copied to a virtual register so it 1934 // can be used as an index into the jump table in a subsequent basic block. 1935 // This value may be smaller or larger than the target's pointer type, and 1936 // therefore require extension or truncating. 1937 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1938 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 1939 1940 unsigned JumpTableReg = 1941 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 1942 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 1943 JumpTableReg, SwitchOp); 1944 JT.Reg = JumpTableReg; 1945 1946 // Emit the range check for the jump table, and branch to the default block 1947 // for the switch statement if the value being switched on exceeds the largest 1948 // case in the switch. 1949 SDValue CMP = DAG.getSetCC( 1950 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1951 Sub.getValueType()), 1952 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 1953 1954 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1955 MVT::Other, CopyTo, CMP, 1956 DAG.getBasicBlock(JT.Default)); 1957 1958 // Avoid emitting unnecessary branches to the next block. 1959 if (JT.MBB != NextBlock(SwitchBB)) 1960 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1961 DAG.getBasicBlock(JT.MBB)); 1962 1963 DAG.setRoot(BrCond); 1964 } 1965 1966 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 1967 /// variable if there exists one. 1968 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 1969 SDValue &Chain) { 1970 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1971 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 1972 MachineFunction &MF = DAG.getMachineFunction(); 1973 Value *Global = TLI.getSDagStackGuard(*MF.getFunction()->getParent()); 1974 MachineSDNode *Node = 1975 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 1976 if (Global) { 1977 MachinePointerInfo MPInfo(Global); 1978 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 1979 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 1980 MachineMemOperand::MODereferenceable; 1981 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, PtrTy.getSizeInBits() / 8, 1982 DAG.getEVTAlignment(PtrTy)); 1983 Node->setMemRefs(MemRefs, MemRefs + 1); 1984 } 1985 return SDValue(Node, 0); 1986 } 1987 1988 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1989 /// tail spliced into a stack protector check success bb. 1990 /// 1991 /// For a high level explanation of how this fits into the stack protector 1992 /// generation see the comment on the declaration of class 1993 /// StackProtectorDescriptor. 1994 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1995 MachineBasicBlock *ParentBB) { 1996 1997 // First create the loads to the guard/stack slot for the comparison. 1998 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1999 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2000 2001 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2002 int FI = MFI.getStackProtectorIndex(); 2003 2004 SDValue Guard; 2005 SDLoc dl = getCurSDLoc(); 2006 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2007 const Module &M = *ParentBB->getParent()->getFunction()->getParent(); 2008 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2009 2010 // Generate code to load the content of the guard slot. 2011 SDValue StackSlot = DAG.getLoad( 2012 PtrTy, dl, DAG.getEntryNode(), StackSlotPtr, 2013 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2014 MachineMemOperand::MOVolatile); 2015 2016 // Retrieve guard check function, nullptr if instrumentation is inlined. 2017 if (const Value *GuardCheck = TLI.getSSPStackGuardCheck(M)) { 2018 // The target provides a guard check function to validate the guard value. 2019 // Generate a call to that function with the content of the guard slot as 2020 // argument. 2021 auto *Fn = cast<Function>(GuardCheck); 2022 FunctionType *FnTy = Fn->getFunctionType(); 2023 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2024 2025 TargetLowering::ArgListTy Args; 2026 TargetLowering::ArgListEntry Entry; 2027 Entry.Node = StackSlot; 2028 Entry.Ty = FnTy->getParamType(0); 2029 if (Fn->hasAttribute(1, Attribute::AttrKind::InReg)) 2030 Entry.isInReg = true; 2031 Args.push_back(Entry); 2032 2033 TargetLowering::CallLoweringInfo CLI(DAG); 2034 CLI.setDebugLoc(getCurSDLoc()) 2035 .setChain(DAG.getEntryNode()) 2036 .setCallee(Fn->getCallingConv(), FnTy->getReturnType(), 2037 getValue(GuardCheck), std::move(Args)); 2038 2039 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2040 DAG.setRoot(Result.second); 2041 return; 2042 } 2043 2044 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2045 // Otherwise, emit a volatile load to retrieve the stack guard value. 2046 SDValue Chain = DAG.getEntryNode(); 2047 if (TLI.useLoadStackGuardNode()) { 2048 Guard = getLoadStackGuard(DAG, dl, Chain); 2049 } else { 2050 const Value *IRGuard = TLI.getSDagStackGuard(M); 2051 SDValue GuardPtr = getValue(IRGuard); 2052 2053 Guard = 2054 DAG.getLoad(PtrTy, dl, Chain, GuardPtr, MachinePointerInfo(IRGuard, 0), 2055 Align, MachineMemOperand::MOVolatile); 2056 } 2057 2058 // Perform the comparison via a subtract/getsetcc. 2059 EVT VT = Guard.getValueType(); 2060 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot); 2061 2062 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2063 *DAG.getContext(), 2064 Sub.getValueType()), 2065 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 2066 2067 // If the sub is not 0, then we know the guard/stackslot do not equal, so 2068 // branch to failure MBB. 2069 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2070 MVT::Other, StackSlot.getOperand(0), 2071 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2072 // Otherwise branch to success MBB. 2073 SDValue Br = DAG.getNode(ISD::BR, dl, 2074 MVT::Other, BrCond, 2075 DAG.getBasicBlock(SPD.getSuccessMBB())); 2076 2077 DAG.setRoot(Br); 2078 } 2079 2080 /// Codegen the failure basic block for a stack protector check. 2081 /// 2082 /// A failure stack protector machine basic block consists simply of a call to 2083 /// __stack_chk_fail(). 2084 /// 2085 /// For a high level explanation of how this fits into the stack protector 2086 /// generation see the comment on the declaration of class 2087 /// StackProtectorDescriptor. 2088 void 2089 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2090 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2091 SDValue Chain = 2092 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2093 None, false, getCurSDLoc(), false, false).second; 2094 DAG.setRoot(Chain); 2095 } 2096 2097 /// visitBitTestHeader - This function emits necessary code to produce value 2098 /// suitable for "bit tests" 2099 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2100 MachineBasicBlock *SwitchBB) { 2101 SDLoc dl = getCurSDLoc(); 2102 2103 // Subtract the minimum value 2104 SDValue SwitchOp = getValue(B.SValue); 2105 EVT VT = SwitchOp.getValueType(); 2106 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2107 DAG.getConstant(B.First, dl, VT)); 2108 2109 // Check range 2110 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2111 SDValue RangeCmp = DAG.getSetCC( 2112 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2113 Sub.getValueType()), 2114 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 2115 2116 // Determine the type of the test operands. 2117 bool UsePtrType = false; 2118 if (!TLI.isTypeLegal(VT)) 2119 UsePtrType = true; 2120 else { 2121 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2122 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2123 // Switch table case range are encoded into series of masks. 2124 // Just use pointer type, it's guaranteed to fit. 2125 UsePtrType = true; 2126 break; 2127 } 2128 } 2129 if (UsePtrType) { 2130 VT = TLI.getPointerTy(DAG.getDataLayout()); 2131 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2132 } 2133 2134 B.RegVT = VT.getSimpleVT(); 2135 B.Reg = FuncInfo.CreateReg(B.RegVT); 2136 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2137 2138 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2139 2140 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2141 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2142 SwitchBB->normalizeSuccProbs(); 2143 2144 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 2145 MVT::Other, CopyTo, RangeCmp, 2146 DAG.getBasicBlock(B.Default)); 2147 2148 // Avoid emitting unnecessary branches to the next block. 2149 if (MBB != NextBlock(SwitchBB)) 2150 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 2151 DAG.getBasicBlock(MBB)); 2152 2153 DAG.setRoot(BrRange); 2154 } 2155 2156 /// visitBitTestCase - this function produces one "bit test" 2157 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2158 MachineBasicBlock* NextMBB, 2159 BranchProbability BranchProbToNext, 2160 unsigned Reg, 2161 BitTestCase &B, 2162 MachineBasicBlock *SwitchBB) { 2163 SDLoc dl = getCurSDLoc(); 2164 MVT VT = BB.RegVT; 2165 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2166 SDValue Cmp; 2167 unsigned PopCount = countPopulation(B.Mask); 2168 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2169 if (PopCount == 1) { 2170 // Testing for a single bit; just compare the shift count with what it 2171 // would need to be to shift a 1 bit in that position. 2172 Cmp = DAG.getSetCC( 2173 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2174 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2175 ISD::SETEQ); 2176 } else if (PopCount == BB.Range) { 2177 // There is only one zero bit in the range, test for it directly. 2178 Cmp = DAG.getSetCC( 2179 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2180 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2181 ISD::SETNE); 2182 } else { 2183 // Make desired shift 2184 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2185 DAG.getConstant(1, dl, VT), ShiftOp); 2186 2187 // Emit bit tests and jumps 2188 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2189 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2190 Cmp = DAG.getSetCC( 2191 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2192 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2193 } 2194 2195 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2196 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2197 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2198 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2199 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2200 // one as they are relative probabilities (and thus work more like weights), 2201 // and hence we need to normalize them to let the sum of them become one. 2202 SwitchBB->normalizeSuccProbs(); 2203 2204 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2205 MVT::Other, getControlRoot(), 2206 Cmp, DAG.getBasicBlock(B.TargetBB)); 2207 2208 // Avoid emitting unnecessary branches to the next block. 2209 if (NextMBB != NextBlock(SwitchBB)) 2210 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2211 DAG.getBasicBlock(NextMBB)); 2212 2213 DAG.setRoot(BrAnd); 2214 } 2215 2216 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2217 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2218 2219 // Retrieve successors. Look through artificial IR level blocks like 2220 // catchswitch for successors. 2221 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2222 const BasicBlock *EHPadBB = I.getSuccessor(1); 2223 2224 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2225 // have to do anything here to lower funclet bundles. 2226 assert(!I.hasOperandBundlesOtherThan( 2227 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2228 "Cannot lower invokes with arbitrary operand bundles yet!"); 2229 2230 const Value *Callee(I.getCalledValue()); 2231 const Function *Fn = dyn_cast<Function>(Callee); 2232 if (isa<InlineAsm>(Callee)) 2233 visitInlineAsm(&I); 2234 else if (Fn && Fn->isIntrinsic()) { 2235 switch (Fn->getIntrinsicID()) { 2236 default: 2237 llvm_unreachable("Cannot invoke this intrinsic"); 2238 case Intrinsic::donothing: 2239 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2240 break; 2241 case Intrinsic::experimental_patchpoint_void: 2242 case Intrinsic::experimental_patchpoint_i64: 2243 visitPatchpoint(&I, EHPadBB); 2244 break; 2245 case Intrinsic::experimental_gc_statepoint: 2246 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2247 break; 2248 } 2249 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2250 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2251 // Eventually we will support lowering the @llvm.experimental.deoptimize 2252 // intrinsic, and right now there are no plans to support other intrinsics 2253 // with deopt state. 2254 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2255 } else { 2256 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2257 } 2258 2259 // If the value of the invoke is used outside of its defining block, make it 2260 // available as a virtual register. 2261 // We already took care of the exported value for the statepoint instruction 2262 // during call to the LowerStatepoint. 2263 if (!isStatepoint(I)) { 2264 CopyToExportRegsIfNeeded(&I); 2265 } 2266 2267 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2268 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2269 BranchProbability EHPadBBProb = 2270 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2271 : BranchProbability::getZero(); 2272 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2273 2274 // Update successor info. 2275 addSuccessorWithProb(InvokeMBB, Return); 2276 for (auto &UnwindDest : UnwindDests) { 2277 UnwindDest.first->setIsEHPad(); 2278 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2279 } 2280 InvokeMBB->normalizeSuccProbs(); 2281 2282 // Drop into normal successor. 2283 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2284 MVT::Other, getControlRoot(), 2285 DAG.getBasicBlock(Return))); 2286 } 2287 2288 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2289 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2290 } 2291 2292 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2293 assert(FuncInfo.MBB->isEHPad() && 2294 "Call to landingpad not in landing pad!"); 2295 2296 MachineBasicBlock *MBB = FuncInfo.MBB; 2297 addLandingPadInfo(LP, *MBB); 2298 2299 // If there aren't registers to copy the values into (e.g., during SjLj 2300 // exceptions), then don't bother to create these DAG nodes. 2301 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2302 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2303 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2304 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2305 return; 2306 2307 // If landingpad's return type is token type, we don't create DAG nodes 2308 // for its exception pointer and selector value. The extraction of exception 2309 // pointer or selector value from token type landingpads is not currently 2310 // supported. 2311 if (LP.getType()->isTokenTy()) 2312 return; 2313 2314 SmallVector<EVT, 2> ValueVTs; 2315 SDLoc dl = getCurSDLoc(); 2316 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2317 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2318 2319 // Get the two live-in registers as SDValues. The physregs have already been 2320 // copied into virtual registers. 2321 SDValue Ops[2]; 2322 if (FuncInfo.ExceptionPointerVirtReg) { 2323 Ops[0] = DAG.getZExtOrTrunc( 2324 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2325 FuncInfo.ExceptionPointerVirtReg, 2326 TLI.getPointerTy(DAG.getDataLayout())), 2327 dl, ValueVTs[0]); 2328 } else { 2329 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2330 } 2331 Ops[1] = DAG.getZExtOrTrunc( 2332 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2333 FuncInfo.ExceptionSelectorVirtReg, 2334 TLI.getPointerTy(DAG.getDataLayout())), 2335 dl, ValueVTs[1]); 2336 2337 // Merge into one. 2338 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2339 DAG.getVTList(ValueVTs), Ops); 2340 setValue(&LP, Res); 2341 } 2342 2343 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) { 2344 #ifndef NDEBUG 2345 for (const CaseCluster &CC : Clusters) 2346 assert(CC.Low == CC.High && "Input clusters must be single-case"); 2347 #endif 2348 2349 std::sort(Clusters.begin(), Clusters.end(), 2350 [](const CaseCluster &a, const CaseCluster &b) { 2351 return a.Low->getValue().slt(b.Low->getValue()); 2352 }); 2353 2354 // Merge adjacent clusters with the same destination. 2355 const unsigned N = Clusters.size(); 2356 unsigned DstIndex = 0; 2357 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) { 2358 CaseCluster &CC = Clusters[SrcIndex]; 2359 const ConstantInt *CaseVal = CC.Low; 2360 MachineBasicBlock *Succ = CC.MBB; 2361 2362 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ && 2363 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) { 2364 // If this case has the same successor and is a neighbour, merge it into 2365 // the previous cluster. 2366 Clusters[DstIndex - 1].High = CaseVal; 2367 Clusters[DstIndex - 1].Prob += CC.Prob; 2368 } else { 2369 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex], 2370 sizeof(Clusters[SrcIndex])); 2371 } 2372 } 2373 Clusters.resize(DstIndex); 2374 } 2375 2376 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2377 MachineBasicBlock *Last) { 2378 // Update JTCases. 2379 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2380 if (JTCases[i].first.HeaderBB == First) 2381 JTCases[i].first.HeaderBB = Last; 2382 2383 // Update BitTestCases. 2384 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2385 if (BitTestCases[i].Parent == First) 2386 BitTestCases[i].Parent = Last; 2387 } 2388 2389 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2390 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2391 2392 // Update machine-CFG edges with unique successors. 2393 SmallSet<BasicBlock*, 32> Done; 2394 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2395 BasicBlock *BB = I.getSuccessor(i); 2396 bool Inserted = Done.insert(BB).second; 2397 if (!Inserted) 2398 continue; 2399 2400 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2401 addSuccessorWithProb(IndirectBrMBB, Succ); 2402 } 2403 IndirectBrMBB->normalizeSuccProbs(); 2404 2405 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2406 MVT::Other, getControlRoot(), 2407 getValue(I.getAddress()))); 2408 } 2409 2410 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2411 if (DAG.getTarget().Options.TrapUnreachable) 2412 DAG.setRoot( 2413 DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2414 } 2415 2416 void SelectionDAGBuilder::visitFSub(const User &I) { 2417 // -0.0 - X --> fneg 2418 Type *Ty = I.getType(); 2419 if (isa<Constant>(I.getOperand(0)) && 2420 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2421 SDValue Op2 = getValue(I.getOperand(1)); 2422 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2423 Op2.getValueType(), Op2)); 2424 return; 2425 } 2426 2427 visitBinary(I, ISD::FSUB); 2428 } 2429 2430 /// Checks if the given instruction performs a vector reduction, in which case 2431 /// we have the freedom to alter the elements in the result as long as the 2432 /// reduction of them stays unchanged. 2433 static bool isVectorReductionOp(const User *I) { 2434 const Instruction *Inst = dyn_cast<Instruction>(I); 2435 if (!Inst || !Inst->getType()->isVectorTy()) 2436 return false; 2437 2438 auto OpCode = Inst->getOpcode(); 2439 switch (OpCode) { 2440 case Instruction::Add: 2441 case Instruction::Mul: 2442 case Instruction::And: 2443 case Instruction::Or: 2444 case Instruction::Xor: 2445 break; 2446 case Instruction::FAdd: 2447 case Instruction::FMul: 2448 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 2449 if (FPOp->getFastMathFlags().unsafeAlgebra()) 2450 break; 2451 LLVM_FALLTHROUGH; 2452 default: 2453 return false; 2454 } 2455 2456 unsigned ElemNum = Inst->getType()->getVectorNumElements(); 2457 unsigned ElemNumToReduce = ElemNum; 2458 2459 // Do DFS search on the def-use chain from the given instruction. We only 2460 // allow four kinds of operations during the search until we reach the 2461 // instruction that extracts the first element from the vector: 2462 // 2463 // 1. The reduction operation of the same opcode as the given instruction. 2464 // 2465 // 2. PHI node. 2466 // 2467 // 3. ShuffleVector instruction together with a reduction operation that 2468 // does a partial reduction. 2469 // 2470 // 4. ExtractElement that extracts the first element from the vector, and we 2471 // stop searching the def-use chain here. 2472 // 2473 // 3 & 4 above perform a reduction on all elements of the vector. We push defs 2474 // from 1-3 to the stack to continue the DFS. The given instruction is not 2475 // a reduction operation if we meet any other instructions other than those 2476 // listed above. 2477 2478 SmallVector<const User *, 16> UsersToVisit{Inst}; 2479 SmallPtrSet<const User *, 16> Visited; 2480 bool ReduxExtracted = false; 2481 2482 while (!UsersToVisit.empty()) { 2483 auto User = UsersToVisit.back(); 2484 UsersToVisit.pop_back(); 2485 if (!Visited.insert(User).second) 2486 continue; 2487 2488 for (const auto &U : User->users()) { 2489 auto Inst = dyn_cast<Instruction>(U); 2490 if (!Inst) 2491 return false; 2492 2493 if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) { 2494 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst)) 2495 if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().unsafeAlgebra()) 2496 return false; 2497 UsersToVisit.push_back(U); 2498 } else if (const ShuffleVectorInst *ShufInst = 2499 dyn_cast<ShuffleVectorInst>(U)) { 2500 // Detect the following pattern: A ShuffleVector instruction together 2501 // with a reduction that do partial reduction on the first and second 2502 // ElemNumToReduce / 2 elements, and store the result in 2503 // ElemNumToReduce / 2 elements in another vector. 2504 2505 unsigned ResultElements = ShufInst->getType()->getVectorNumElements(); 2506 if (ResultElements < ElemNum) 2507 return false; 2508 2509 if (ElemNumToReduce == 1) 2510 return false; 2511 if (!isa<UndefValue>(U->getOperand(1))) 2512 return false; 2513 for (unsigned i = 0; i < ElemNumToReduce / 2; ++i) 2514 if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2)) 2515 return false; 2516 for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i) 2517 if (ShufInst->getMaskValue(i) != -1) 2518 return false; 2519 2520 // There is only one user of this ShuffleVector instruction, which 2521 // must be a reduction operation. 2522 if (!U->hasOneUse()) 2523 return false; 2524 2525 auto U2 = dyn_cast<Instruction>(*U->user_begin()); 2526 if (!U2 || U2->getOpcode() != OpCode) 2527 return false; 2528 2529 // Check operands of the reduction operation. 2530 if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) || 2531 (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) { 2532 UsersToVisit.push_back(U2); 2533 ElemNumToReduce /= 2; 2534 } else 2535 return false; 2536 } else if (isa<ExtractElementInst>(U)) { 2537 // At this moment we should have reduced all elements in the vector. 2538 if (ElemNumToReduce != 1) 2539 return false; 2540 2541 const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1)); 2542 if (!Val || Val->getZExtValue() != 0) 2543 return false; 2544 2545 ReduxExtracted = true; 2546 } else 2547 return false; 2548 } 2549 } 2550 return ReduxExtracted; 2551 } 2552 2553 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2554 SDValue Op1 = getValue(I.getOperand(0)); 2555 SDValue Op2 = getValue(I.getOperand(1)); 2556 2557 bool nuw = false; 2558 bool nsw = false; 2559 bool exact = false; 2560 bool vec_redux = false; 2561 FastMathFlags FMF; 2562 2563 if (const OverflowingBinaryOperator *OFBinOp = 2564 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2565 nuw = OFBinOp->hasNoUnsignedWrap(); 2566 nsw = OFBinOp->hasNoSignedWrap(); 2567 } 2568 if (const PossiblyExactOperator *ExactOp = 2569 dyn_cast<const PossiblyExactOperator>(&I)) 2570 exact = ExactOp->isExact(); 2571 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I)) 2572 FMF = FPOp->getFastMathFlags(); 2573 2574 if (isVectorReductionOp(&I)) { 2575 vec_redux = true; 2576 DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n"); 2577 } 2578 2579 SDNodeFlags Flags; 2580 Flags.setExact(exact); 2581 Flags.setNoSignedWrap(nsw); 2582 Flags.setNoUnsignedWrap(nuw); 2583 Flags.setVectorReduction(vec_redux); 2584 if (EnableFMFInDAG) { 2585 Flags.setAllowReciprocal(FMF.allowReciprocal()); 2586 Flags.setNoInfs(FMF.noInfs()); 2587 Flags.setNoNaNs(FMF.noNaNs()); 2588 Flags.setNoSignedZeros(FMF.noSignedZeros()); 2589 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra()); 2590 } 2591 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2592 Op1, Op2, &Flags); 2593 setValue(&I, BinNodeValue); 2594 } 2595 2596 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2597 SDValue Op1 = getValue(I.getOperand(0)); 2598 SDValue Op2 = getValue(I.getOperand(1)); 2599 2600 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 2601 Op2.getValueType(), DAG.getDataLayout()); 2602 2603 // Coerce the shift amount to the right type if we can. 2604 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2605 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2606 unsigned Op2Size = Op2.getValueSizeInBits(); 2607 SDLoc DL = getCurSDLoc(); 2608 2609 // If the operand is smaller than the shift count type, promote it. 2610 if (ShiftSize > Op2Size) 2611 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2612 2613 // If the operand is larger than the shift count type but the shift 2614 // count type has enough bits to represent any shift value, truncate 2615 // it now. This is a common case and it exposes the truncate to 2616 // optimization early. 2617 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 2618 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2619 // Otherwise we'll need to temporarily settle for some other convenient 2620 // type. Type legalization will make adjustments once the shiftee is split. 2621 else 2622 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2623 } 2624 2625 bool nuw = false; 2626 bool nsw = false; 2627 bool exact = false; 2628 2629 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2630 2631 if (const OverflowingBinaryOperator *OFBinOp = 2632 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2633 nuw = OFBinOp->hasNoUnsignedWrap(); 2634 nsw = OFBinOp->hasNoSignedWrap(); 2635 } 2636 if (const PossiblyExactOperator *ExactOp = 2637 dyn_cast<const PossiblyExactOperator>(&I)) 2638 exact = ExactOp->isExact(); 2639 } 2640 SDNodeFlags Flags; 2641 Flags.setExact(exact); 2642 Flags.setNoSignedWrap(nsw); 2643 Flags.setNoUnsignedWrap(nuw); 2644 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2645 &Flags); 2646 setValue(&I, Res); 2647 } 2648 2649 void SelectionDAGBuilder::visitSDiv(const User &I) { 2650 SDValue Op1 = getValue(I.getOperand(0)); 2651 SDValue Op2 = getValue(I.getOperand(1)); 2652 2653 SDNodeFlags Flags; 2654 Flags.setExact(isa<PossiblyExactOperator>(&I) && 2655 cast<PossiblyExactOperator>(&I)->isExact()); 2656 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 2657 Op2, &Flags)); 2658 } 2659 2660 void SelectionDAGBuilder::visitICmp(const User &I) { 2661 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2662 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2663 predicate = IC->getPredicate(); 2664 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2665 predicate = ICmpInst::Predicate(IC->getPredicate()); 2666 SDValue Op1 = getValue(I.getOperand(0)); 2667 SDValue Op2 = getValue(I.getOperand(1)); 2668 ISD::CondCode Opcode = getICmpCondCode(predicate); 2669 2670 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2671 I.getType()); 2672 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2673 } 2674 2675 void SelectionDAGBuilder::visitFCmp(const User &I) { 2676 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2677 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2678 predicate = FC->getPredicate(); 2679 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2680 predicate = FCmpInst::Predicate(FC->getPredicate()); 2681 SDValue Op1 = getValue(I.getOperand(0)); 2682 SDValue Op2 = getValue(I.getOperand(1)); 2683 ISD::CondCode Condition = getFCmpCondCode(predicate); 2684 2685 // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them. 2686 // FIXME: We should propagate the fast-math-flags to the DAG node itself for 2687 // further optimization, but currently FMF is only applicable to binary nodes. 2688 if (TM.Options.NoNaNsFPMath) 2689 Condition = getFCmpCodeWithoutNaN(Condition); 2690 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2691 I.getType()); 2692 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2693 } 2694 2695 // Check if the condition of the select has one use or two users that are both 2696 // selects with the same condition. 2697 static bool hasOnlySelectUsers(const Value *Cond) { 2698 return all_of(Cond->users(), [](const Value *V) { 2699 return isa<SelectInst>(V); 2700 }); 2701 } 2702 2703 void SelectionDAGBuilder::visitSelect(const User &I) { 2704 SmallVector<EVT, 4> ValueVTs; 2705 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 2706 ValueVTs); 2707 unsigned NumValues = ValueVTs.size(); 2708 if (NumValues == 0) return; 2709 2710 SmallVector<SDValue, 4> Values(NumValues); 2711 SDValue Cond = getValue(I.getOperand(0)); 2712 SDValue LHSVal = getValue(I.getOperand(1)); 2713 SDValue RHSVal = getValue(I.getOperand(2)); 2714 auto BaseOps = {Cond}; 2715 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2716 ISD::VSELECT : ISD::SELECT; 2717 2718 // Min/max matching is only viable if all output VTs are the same. 2719 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) { 2720 EVT VT = ValueVTs[0]; 2721 LLVMContext &Ctx = *DAG.getContext(); 2722 auto &TLI = DAG.getTargetLoweringInfo(); 2723 2724 // We care about the legality of the operation after it has been type 2725 // legalized. 2726 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal && 2727 VT != TLI.getTypeToTransformTo(Ctx, VT)) 2728 VT = TLI.getTypeToTransformTo(Ctx, VT); 2729 2730 // If the vselect is legal, assume we want to leave this as a vector setcc + 2731 // vselect. Otherwise, if this is going to be scalarized, we want to see if 2732 // min/max is legal on the scalar type. 2733 bool UseScalarMinMax = VT.isVector() && 2734 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 2735 2736 Value *LHS, *RHS; 2737 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 2738 ISD::NodeType Opc = ISD::DELETED_NODE; 2739 switch (SPR.Flavor) { 2740 case SPF_UMAX: Opc = ISD::UMAX; break; 2741 case SPF_UMIN: Opc = ISD::UMIN; break; 2742 case SPF_SMAX: Opc = ISD::SMAX; break; 2743 case SPF_SMIN: Opc = ISD::SMIN; break; 2744 case SPF_FMINNUM: 2745 switch (SPR.NaNBehavior) { 2746 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2747 case SPNB_RETURNS_NAN: Opc = ISD::FMINNAN; break; 2748 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 2749 case SPNB_RETURNS_ANY: { 2750 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 2751 Opc = ISD::FMINNUM; 2752 else if (TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT)) 2753 Opc = ISD::FMINNAN; 2754 else if (UseScalarMinMax) 2755 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 2756 ISD::FMINNUM : ISD::FMINNAN; 2757 break; 2758 } 2759 } 2760 break; 2761 case SPF_FMAXNUM: 2762 switch (SPR.NaNBehavior) { 2763 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2764 case SPNB_RETURNS_NAN: Opc = ISD::FMAXNAN; break; 2765 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 2766 case SPNB_RETURNS_ANY: 2767 2768 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 2769 Opc = ISD::FMAXNUM; 2770 else if (TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT)) 2771 Opc = ISD::FMAXNAN; 2772 else if (UseScalarMinMax) 2773 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 2774 ISD::FMAXNUM : ISD::FMAXNAN; 2775 break; 2776 } 2777 break; 2778 default: break; 2779 } 2780 2781 if (Opc != ISD::DELETED_NODE && 2782 (TLI.isOperationLegalOrCustom(Opc, VT) || 2783 (UseScalarMinMax && 2784 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 2785 // If the underlying comparison instruction is used by any other 2786 // instruction, the consumed instructions won't be destroyed, so it is 2787 // not profitable to convert to a min/max. 2788 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 2789 OpCode = Opc; 2790 LHSVal = getValue(LHS); 2791 RHSVal = getValue(RHS); 2792 BaseOps = {}; 2793 } 2794 } 2795 2796 for (unsigned i = 0; i != NumValues; ++i) { 2797 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 2798 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 2799 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 2800 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2801 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i), 2802 Ops); 2803 } 2804 2805 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2806 DAG.getVTList(ValueVTs), Values)); 2807 } 2808 2809 void SelectionDAGBuilder::visitTrunc(const User &I) { 2810 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2811 SDValue N = getValue(I.getOperand(0)); 2812 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2813 I.getType()); 2814 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2815 } 2816 2817 void SelectionDAGBuilder::visitZExt(const User &I) { 2818 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2819 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2820 SDValue N = getValue(I.getOperand(0)); 2821 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2822 I.getType()); 2823 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2824 } 2825 2826 void SelectionDAGBuilder::visitSExt(const User &I) { 2827 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2828 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2829 SDValue N = getValue(I.getOperand(0)); 2830 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2831 I.getType()); 2832 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2833 } 2834 2835 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2836 // FPTrunc is never a no-op cast, no need to check 2837 SDValue N = getValue(I.getOperand(0)); 2838 SDLoc dl = getCurSDLoc(); 2839 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2840 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2841 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 2842 DAG.getTargetConstant( 2843 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 2844 } 2845 2846 void SelectionDAGBuilder::visitFPExt(const User &I) { 2847 // FPExt is never a no-op cast, no need to check 2848 SDValue N = getValue(I.getOperand(0)); 2849 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2850 I.getType()); 2851 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2852 } 2853 2854 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2855 // FPToUI is never a no-op cast, no need to check 2856 SDValue N = getValue(I.getOperand(0)); 2857 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2858 I.getType()); 2859 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2860 } 2861 2862 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2863 // FPToSI is never a no-op cast, no need to check 2864 SDValue N = getValue(I.getOperand(0)); 2865 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2866 I.getType()); 2867 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2868 } 2869 2870 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2871 // UIToFP is never a no-op cast, no need to check 2872 SDValue N = getValue(I.getOperand(0)); 2873 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2874 I.getType()); 2875 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2876 } 2877 2878 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2879 // SIToFP is never a no-op cast, no need to check 2880 SDValue N = getValue(I.getOperand(0)); 2881 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2882 I.getType()); 2883 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2884 } 2885 2886 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2887 // What to do depends on the size of the integer and the size of the pointer. 2888 // We can either truncate, zero extend, or no-op, accordingly. 2889 SDValue N = getValue(I.getOperand(0)); 2890 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2891 I.getType()); 2892 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2893 } 2894 2895 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2896 // What to do depends on the size of the integer and the size of the pointer. 2897 // We can either truncate, zero extend, or no-op, accordingly. 2898 SDValue N = getValue(I.getOperand(0)); 2899 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2900 I.getType()); 2901 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2902 } 2903 2904 void SelectionDAGBuilder::visitBitCast(const User &I) { 2905 SDValue N = getValue(I.getOperand(0)); 2906 SDLoc dl = getCurSDLoc(); 2907 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2908 I.getType()); 2909 2910 // BitCast assures us that source and destination are the same size so this is 2911 // either a BITCAST or a no-op. 2912 if (DestVT != N.getValueType()) 2913 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 2914 DestVT, N)); // convert types. 2915 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 2916 // might fold any kind of constant expression to an integer constant and that 2917 // is not what we are looking for. Only regcognize a bitcast of a genuine 2918 // constant integer as an opaque constant. 2919 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 2920 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 2921 /*isOpaque*/true)); 2922 else 2923 setValue(&I, N); // noop cast. 2924 } 2925 2926 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 2927 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2928 const Value *SV = I.getOperand(0); 2929 SDValue N = getValue(SV); 2930 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2931 2932 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 2933 unsigned DestAS = I.getType()->getPointerAddressSpace(); 2934 2935 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 2936 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 2937 2938 setValue(&I, N); 2939 } 2940 2941 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2942 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2943 SDValue InVec = getValue(I.getOperand(0)); 2944 SDValue InVal = getValue(I.getOperand(1)); 2945 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 2946 TLI.getVectorIdxTy(DAG.getDataLayout())); 2947 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 2948 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2949 InVec, InVal, InIdx)); 2950 } 2951 2952 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2953 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2954 SDValue InVec = getValue(I.getOperand(0)); 2955 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 2956 TLI.getVectorIdxTy(DAG.getDataLayout())); 2957 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 2958 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2959 InVec, InIdx)); 2960 } 2961 2962 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2963 SDValue Src1 = getValue(I.getOperand(0)); 2964 SDValue Src2 = getValue(I.getOperand(1)); 2965 SDLoc DL = getCurSDLoc(); 2966 2967 SmallVector<int, 8> Mask; 2968 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 2969 unsigned MaskNumElts = Mask.size(); 2970 2971 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2972 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2973 EVT SrcVT = Src1.getValueType(); 2974 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2975 2976 if (SrcNumElts == MaskNumElts) { 2977 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 2978 return; 2979 } 2980 2981 // Normalize the shuffle vector since mask and vector length don't match. 2982 if (SrcNumElts < MaskNumElts) { 2983 // Mask is longer than the source vectors. We can use concatenate vector to 2984 // make the mask and vectors lengths match. 2985 2986 if (MaskNumElts % SrcNumElts == 0) { 2987 // Mask length is a multiple of the source vector length. 2988 // Check if the shuffle is some kind of concatenation of the input 2989 // vectors. 2990 unsigned NumConcat = MaskNumElts / SrcNumElts; 2991 bool IsConcat = true; 2992 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 2993 for (unsigned i = 0; i != MaskNumElts; ++i) { 2994 int Idx = Mask[i]; 2995 if (Idx < 0) 2996 continue; 2997 // Ensure the indices in each SrcVT sized piece are sequential and that 2998 // the same source is used for the whole piece. 2999 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3000 (ConcatSrcs[i / SrcNumElts] >= 0 && 3001 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3002 IsConcat = false; 3003 break; 3004 } 3005 // Remember which source this index came from. 3006 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3007 } 3008 3009 // The shuffle is concatenating multiple vectors together. Just emit 3010 // a CONCAT_VECTORS operation. 3011 if (IsConcat) { 3012 SmallVector<SDValue, 8> ConcatOps; 3013 for (auto Src : ConcatSrcs) { 3014 if (Src < 0) 3015 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3016 else if (Src == 0) 3017 ConcatOps.push_back(Src1); 3018 else 3019 ConcatOps.push_back(Src2); 3020 } 3021 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3022 return; 3023 } 3024 } 3025 3026 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3027 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3028 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3029 PaddedMaskNumElts); 3030 3031 // Pad both vectors with undefs to make them the same length as the mask. 3032 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3033 3034 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3035 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3036 MOps1[0] = Src1; 3037 MOps2[0] = Src2; 3038 3039 Src1 = Src1.isUndef() 3040 ? DAG.getUNDEF(PaddedVT) 3041 : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3042 Src2 = Src2.isUndef() 3043 ? DAG.getUNDEF(PaddedVT) 3044 : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3045 3046 // Readjust mask for new input vector length. 3047 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3048 for (unsigned i = 0; i != MaskNumElts; ++i) { 3049 int Idx = Mask[i]; 3050 if (Idx >= (int)SrcNumElts) 3051 Idx -= SrcNumElts - PaddedMaskNumElts; 3052 MappedOps[i] = Idx; 3053 } 3054 3055 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3056 3057 // If the concatenated vector was padded, extract a subvector with the 3058 // correct number of elements. 3059 if (MaskNumElts != PaddedMaskNumElts) 3060 Result = DAG.getNode( 3061 ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3062 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 3063 3064 setValue(&I, Result); 3065 return; 3066 } 3067 3068 if (SrcNumElts > MaskNumElts) { 3069 // Analyze the access pattern of the vector to see if we can extract 3070 // two subvectors and do the shuffle. The analysis is done by calculating 3071 // the range of elements the mask access on both vectors. 3072 int MinRange[2] = { static_cast<int>(SrcNumElts), 3073 static_cast<int>(SrcNumElts)}; 3074 int MaxRange[2] = {-1, -1}; 3075 3076 for (unsigned i = 0; i != MaskNumElts; ++i) { 3077 int Idx = Mask[i]; 3078 unsigned Input = 0; 3079 if (Idx < 0) 3080 continue; 3081 3082 if (Idx >= (int)SrcNumElts) { 3083 Input = 1; 3084 Idx -= SrcNumElts; 3085 } 3086 if (Idx > MaxRange[Input]) 3087 MaxRange[Input] = Idx; 3088 if (Idx < MinRange[Input]) 3089 MinRange[Input] = Idx; 3090 } 3091 3092 // Check if the access is smaller than the vector size and can we find 3093 // a reasonable extract index. 3094 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 3095 // Extract. 3096 int StartIdx[2]; // StartIdx to extract from 3097 for (unsigned Input = 0; Input < 2; ++Input) { 3098 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 3099 RangeUse[Input] = 0; // Unused 3100 StartIdx[Input] = 0; 3101 continue; 3102 } 3103 3104 // Find a good start index that is a multiple of the mask length. Then 3105 // see if the rest of the elements are in range. 3106 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 3107 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 3108 StartIdx[Input] + MaskNumElts <= SrcNumElts) 3109 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 3110 } 3111 3112 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 3113 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3114 return; 3115 } 3116 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 3117 // Extract appropriate subvector and generate a vector shuffle 3118 for (unsigned Input = 0; Input < 2; ++Input) { 3119 SDValue &Src = Input == 0 ? Src1 : Src2; 3120 if (RangeUse[Input] == 0) 3121 Src = DAG.getUNDEF(VT); 3122 else { 3123 Src = DAG.getNode( 3124 ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3125 DAG.getConstant(StartIdx[Input], DL, 3126 TLI.getVectorIdxTy(DAG.getDataLayout()))); 3127 } 3128 } 3129 3130 // Calculate new mask. 3131 SmallVector<int, 8> MappedOps; 3132 for (unsigned i = 0; i != MaskNumElts; ++i) { 3133 int Idx = Mask[i]; 3134 if (Idx >= 0) { 3135 if (Idx < (int)SrcNumElts) 3136 Idx -= StartIdx[0]; 3137 else 3138 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3139 } 3140 MappedOps.push_back(Idx); 3141 } 3142 3143 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3144 return; 3145 } 3146 } 3147 3148 // We can't use either concat vectors or extract subvectors so fall back to 3149 // replacing the shuffle with extract and build vector. 3150 // to insert and build vector. 3151 EVT EltVT = VT.getVectorElementType(); 3152 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 3153 SmallVector<SDValue,8> Ops; 3154 for (unsigned i = 0; i != MaskNumElts; ++i) { 3155 int Idx = Mask[i]; 3156 SDValue Res; 3157 3158 if (Idx < 0) { 3159 Res = DAG.getUNDEF(EltVT); 3160 } else { 3161 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3162 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3163 3164 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 3165 EltVT, Src, DAG.getConstant(Idx, DL, IdxVT)); 3166 } 3167 3168 Ops.push_back(Res); 3169 } 3170 3171 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Ops)); 3172 } 3173 3174 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 3175 const Value *Op0 = I.getOperand(0); 3176 const Value *Op1 = I.getOperand(1); 3177 Type *AggTy = I.getType(); 3178 Type *ValTy = Op1->getType(); 3179 bool IntoUndef = isa<UndefValue>(Op0); 3180 bool FromUndef = isa<UndefValue>(Op1); 3181 3182 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3183 3184 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3185 SmallVector<EVT, 4> AggValueVTs; 3186 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3187 SmallVector<EVT, 4> ValValueVTs; 3188 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3189 3190 unsigned NumAggValues = AggValueVTs.size(); 3191 unsigned NumValValues = ValValueVTs.size(); 3192 SmallVector<SDValue, 4> Values(NumAggValues); 3193 3194 // Ignore an insertvalue that produces an empty object 3195 if (!NumAggValues) { 3196 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3197 return; 3198 } 3199 3200 SDValue Agg = getValue(Op0); 3201 unsigned i = 0; 3202 // Copy the beginning value(s) from the original aggregate. 3203 for (; i != LinearIndex; ++i) 3204 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3205 SDValue(Agg.getNode(), Agg.getResNo() + i); 3206 // Copy values from the inserted value(s). 3207 if (NumValValues) { 3208 SDValue Val = getValue(Op1); 3209 for (; i != LinearIndex + NumValValues; ++i) 3210 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3211 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3212 } 3213 // Copy remaining value(s) from the original aggregate. 3214 for (; i != NumAggValues; ++i) 3215 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3216 SDValue(Agg.getNode(), Agg.getResNo() + i); 3217 3218 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3219 DAG.getVTList(AggValueVTs), Values)); 3220 } 3221 3222 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 3223 const Value *Op0 = I.getOperand(0); 3224 Type *AggTy = Op0->getType(); 3225 Type *ValTy = I.getType(); 3226 bool OutOfUndef = isa<UndefValue>(Op0); 3227 3228 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3229 3230 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3231 SmallVector<EVT, 4> ValValueVTs; 3232 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3233 3234 unsigned NumValValues = ValValueVTs.size(); 3235 3236 // Ignore a extractvalue that produces an empty object 3237 if (!NumValValues) { 3238 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3239 return; 3240 } 3241 3242 SmallVector<SDValue, 4> Values(NumValValues); 3243 3244 SDValue Agg = getValue(Op0); 3245 // Copy out the selected value(s). 3246 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3247 Values[i - LinearIndex] = 3248 OutOfUndef ? 3249 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3250 SDValue(Agg.getNode(), Agg.getResNo() + i); 3251 3252 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3253 DAG.getVTList(ValValueVTs), Values)); 3254 } 3255 3256 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3257 Value *Op0 = I.getOperand(0); 3258 // Note that the pointer operand may be a vector of pointers. Take the scalar 3259 // element which holds a pointer. 3260 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3261 SDValue N = getValue(Op0); 3262 SDLoc dl = getCurSDLoc(); 3263 3264 // Normalize Vector GEP - all scalar operands should be converted to the 3265 // splat vector. 3266 unsigned VectorWidth = I.getType()->isVectorTy() ? 3267 cast<VectorType>(I.getType())->getVectorNumElements() : 0; 3268 3269 if (VectorWidth && !N.getValueType().isVector()) { 3270 LLVMContext &Context = *DAG.getContext(); 3271 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth); 3272 N = DAG.getSplatBuildVector(VT, dl, N); 3273 } 3274 3275 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3276 GTI != E; ++GTI) { 3277 const Value *Idx = GTI.getOperand(); 3278 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3279 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3280 if (Field) { 3281 // N = N + Offset 3282 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3283 3284 // In an inbouds GEP with an offset that is nonnegative even when 3285 // interpreted as signed, assume there is no unsigned overflow. 3286 SDNodeFlags Flags; 3287 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3288 Flags.setNoUnsignedWrap(true); 3289 3290 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3291 DAG.getConstant(Offset, dl, N.getValueType()), &Flags); 3292 } 3293 } else { 3294 MVT PtrTy = 3295 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS); 3296 unsigned PtrSize = PtrTy.getSizeInBits(); 3297 APInt ElementSize(PtrSize, DL->getTypeAllocSize(GTI.getIndexedType())); 3298 3299 // If this is a scalar constant or a splat vector of constants, 3300 // handle it quickly. 3301 const auto *CI = dyn_cast<ConstantInt>(Idx); 3302 if (!CI && isa<ConstantDataVector>(Idx) && 3303 cast<ConstantDataVector>(Idx)->getSplatValue()) 3304 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue()); 3305 3306 if (CI) { 3307 if (CI->isZero()) 3308 continue; 3309 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize); 3310 LLVMContext &Context = *DAG.getContext(); 3311 SDValue OffsVal = VectorWidth ? 3312 DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, PtrTy, VectorWidth)) : 3313 DAG.getConstant(Offs, dl, PtrTy); 3314 3315 // In an inbouds GEP with an offset that is nonnegative even when 3316 // interpreted as signed, assume there is no unsigned overflow. 3317 SDNodeFlags Flags; 3318 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3319 Flags.setNoUnsignedWrap(true); 3320 3321 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, &Flags); 3322 continue; 3323 } 3324 3325 // N = N + Idx * ElementSize; 3326 SDValue IdxN = getValue(Idx); 3327 3328 if (!IdxN.getValueType().isVector() && VectorWidth) { 3329 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth); 3330 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3331 } 3332 3333 // If the index is smaller or larger than intptr_t, truncate or extend 3334 // it. 3335 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3336 3337 // If this is a multiply by a power of two, turn it into a shl 3338 // immediately. This is a very common case. 3339 if (ElementSize != 1) { 3340 if (ElementSize.isPowerOf2()) { 3341 unsigned Amt = ElementSize.logBase2(); 3342 IdxN = DAG.getNode(ISD::SHL, dl, 3343 N.getValueType(), IdxN, 3344 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3345 } else { 3346 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType()); 3347 IdxN = DAG.getNode(ISD::MUL, dl, 3348 N.getValueType(), IdxN, Scale); 3349 } 3350 } 3351 3352 N = DAG.getNode(ISD::ADD, dl, 3353 N.getValueType(), N, IdxN); 3354 } 3355 } 3356 3357 setValue(&I, N); 3358 } 3359 3360 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3361 // If this is a fixed sized alloca in the entry block of the function, 3362 // allocate it statically on the stack. 3363 if (FuncInfo.StaticAllocaMap.count(&I)) 3364 return; // getValue will auto-populate this. 3365 3366 SDLoc dl = getCurSDLoc(); 3367 Type *Ty = I.getAllocatedType(); 3368 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3369 auto &DL = DAG.getDataLayout(); 3370 uint64_t TySize = DL.getTypeAllocSize(Ty); 3371 unsigned Align = 3372 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 3373 3374 SDValue AllocSize = getValue(I.getArraySize()); 3375 3376 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout()); 3377 if (AllocSize.getValueType() != IntPtr) 3378 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3379 3380 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3381 AllocSize, 3382 DAG.getConstant(TySize, dl, IntPtr)); 3383 3384 // Handle alignment. If the requested alignment is less than or equal to 3385 // the stack alignment, ignore it. If the size is greater than or equal to 3386 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3387 unsigned StackAlign = 3388 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 3389 if (Align <= StackAlign) 3390 Align = 0; 3391 3392 // Round the size of the allocation up to the stack alignment size 3393 // by add SA-1 to the size. This doesn't overflow because we're computing 3394 // an address inside an alloca. 3395 SDNodeFlags Flags; 3396 Flags.setNoUnsignedWrap(true); 3397 AllocSize = DAG.getNode(ISD::ADD, dl, 3398 AllocSize.getValueType(), AllocSize, 3399 DAG.getIntPtrConstant(StackAlign - 1, dl), &Flags); 3400 3401 // Mask out the low bits for alignment purposes. 3402 AllocSize = DAG.getNode(ISD::AND, dl, 3403 AllocSize.getValueType(), AllocSize, 3404 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1), 3405 dl)); 3406 3407 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) }; 3408 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3409 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3410 setValue(&I, DSA); 3411 DAG.setRoot(DSA.getValue(1)); 3412 3413 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 3414 } 3415 3416 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3417 if (I.isAtomic()) 3418 return visitAtomicLoad(I); 3419 3420 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3421 const Value *SV = I.getOperand(0); 3422 if (TLI.supportSwiftError()) { 3423 // Swifterror values can come from either a function parameter with 3424 // swifterror attribute or an alloca with swifterror attribute. 3425 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 3426 if (Arg->hasSwiftErrorAttr()) 3427 return visitLoadFromSwiftError(I); 3428 } 3429 3430 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 3431 if (Alloca->isSwiftError()) 3432 return visitLoadFromSwiftError(I); 3433 } 3434 } 3435 3436 SDValue Ptr = getValue(SV); 3437 3438 Type *Ty = I.getType(); 3439 3440 bool isVolatile = I.isVolatile(); 3441 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3442 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr; 3443 bool isDereferenceable = isDereferenceablePointer(SV, DAG.getDataLayout()); 3444 unsigned Alignment = I.getAlignment(); 3445 3446 AAMDNodes AAInfo; 3447 I.getAAMetadata(AAInfo); 3448 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3449 3450 SmallVector<EVT, 4> ValueVTs; 3451 SmallVector<uint64_t, 4> Offsets; 3452 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets); 3453 unsigned NumValues = ValueVTs.size(); 3454 if (NumValues == 0) 3455 return; 3456 3457 SDValue Root; 3458 bool ConstantMemory = false; 3459 if (isVolatile || NumValues > MaxParallelChains) 3460 // Serialize volatile loads with other side effects. 3461 Root = getRoot(); 3462 else if (AA->pointsToConstantMemory(MemoryLocation( 3463 SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) { 3464 // Do not serialize (non-volatile) loads of constant memory with anything. 3465 Root = DAG.getEntryNode(); 3466 ConstantMemory = true; 3467 } else { 3468 // Do not serialize non-volatile loads against each other. 3469 Root = DAG.getRoot(); 3470 } 3471 3472 SDLoc dl = getCurSDLoc(); 3473 3474 if (isVolatile) 3475 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 3476 3477 // An aggregate load cannot wrap around the address space, so offsets to its 3478 // parts don't wrap either. 3479 SDNodeFlags Flags; 3480 Flags.setNoUnsignedWrap(true); 3481 3482 SmallVector<SDValue, 4> Values(NumValues); 3483 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3484 EVT PtrVT = Ptr.getValueType(); 3485 unsigned ChainI = 0; 3486 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3487 // Serializing loads here may result in excessive register pressure, and 3488 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3489 // could recover a bit by hoisting nodes upward in the chain by recognizing 3490 // they are side-effect free or do not alias. The optimizer should really 3491 // avoid this case by converting large object/array copies to llvm.memcpy 3492 // (MaxParallelChains should always remain as failsafe). 3493 if (ChainI == MaxParallelChains) { 3494 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3495 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3496 makeArrayRef(Chains.data(), ChainI)); 3497 Root = Chain; 3498 ChainI = 0; 3499 } 3500 SDValue A = DAG.getNode(ISD::ADD, dl, 3501 PtrVT, Ptr, 3502 DAG.getConstant(Offsets[i], dl, PtrVT), 3503 &Flags); 3504 auto MMOFlags = MachineMemOperand::MONone; 3505 if (isVolatile) 3506 MMOFlags |= MachineMemOperand::MOVolatile; 3507 if (isNonTemporal) 3508 MMOFlags |= MachineMemOperand::MONonTemporal; 3509 if (isInvariant) 3510 MMOFlags |= MachineMemOperand::MOInvariant; 3511 if (isDereferenceable) 3512 MMOFlags |= MachineMemOperand::MODereferenceable; 3513 3514 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, A, 3515 MachinePointerInfo(SV, Offsets[i]), Alignment, 3516 MMOFlags, AAInfo, Ranges); 3517 3518 Values[i] = L; 3519 Chains[ChainI] = L.getValue(1); 3520 } 3521 3522 if (!ConstantMemory) { 3523 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3524 makeArrayRef(Chains.data(), ChainI)); 3525 if (isVolatile) 3526 DAG.setRoot(Chain); 3527 else 3528 PendingLoads.push_back(Chain); 3529 } 3530 3531 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 3532 DAG.getVTList(ValueVTs), Values)); 3533 } 3534 3535 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 3536 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3537 assert(TLI.supportSwiftError() && 3538 "call visitStoreToSwiftError when backend supports swifterror"); 3539 3540 SmallVector<EVT, 4> ValueVTs; 3541 SmallVector<uint64_t, 4> Offsets; 3542 const Value *SrcV = I.getOperand(0); 3543 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 3544 SrcV->getType(), ValueVTs, &Offsets); 3545 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 3546 "expect a single EVT for swifterror"); 3547 3548 SDValue Src = getValue(SrcV); 3549 // Create a virtual register, then update the virtual register. 3550 auto &DL = DAG.getDataLayout(); 3551 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy(DL)); 3552 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC); 3553 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 3554 // Chain can be getRoot or getControlRoot. 3555 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 3556 SDValue(Src.getNode(), Src.getResNo())); 3557 DAG.setRoot(CopyNode); 3558 FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, I.getOperand(1), VReg); 3559 } 3560 3561 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 3562 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 3563 "call visitLoadFromSwiftError when backend supports swifterror"); 3564 3565 assert(!I.isVolatile() && 3566 I.getMetadata(LLVMContext::MD_nontemporal) == nullptr && 3567 I.getMetadata(LLVMContext::MD_invariant_load) == nullptr && 3568 "Support volatile, non temporal, invariant for load_from_swift_error"); 3569 3570 const Value *SV = I.getOperand(0); 3571 Type *Ty = I.getType(); 3572 AAMDNodes AAInfo; 3573 I.getAAMetadata(AAInfo); 3574 assert(!AA->pointsToConstantMemory(MemoryLocation( 3575 SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo)) && 3576 "load_from_swift_error should not be constant memory"); 3577 3578 SmallVector<EVT, 4> ValueVTs; 3579 SmallVector<uint64_t, 4> Offsets; 3580 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 3581 ValueVTs, &Offsets); 3582 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 3583 "expect a single EVT for swifterror"); 3584 3585 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 3586 SDValue L = DAG.getCopyFromReg( 3587 getRoot(), getCurSDLoc(), 3588 FuncInfo.getOrCreateSwiftErrorVReg(FuncInfo.MBB, SV), ValueVTs[0]); 3589 3590 setValue(&I, L); 3591 } 3592 3593 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3594 if (I.isAtomic()) 3595 return visitAtomicStore(I); 3596 3597 const Value *SrcV = I.getOperand(0); 3598 const Value *PtrV = I.getOperand(1); 3599 3600 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3601 if (TLI.supportSwiftError()) { 3602 // Swifterror values can come from either a function parameter with 3603 // swifterror attribute or an alloca with swifterror attribute. 3604 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 3605 if (Arg->hasSwiftErrorAttr()) 3606 return visitStoreToSwiftError(I); 3607 } 3608 3609 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 3610 if (Alloca->isSwiftError()) 3611 return visitStoreToSwiftError(I); 3612 } 3613 } 3614 3615 SmallVector<EVT, 4> ValueVTs; 3616 SmallVector<uint64_t, 4> Offsets; 3617 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 3618 SrcV->getType(), ValueVTs, &Offsets); 3619 unsigned NumValues = ValueVTs.size(); 3620 if (NumValues == 0) 3621 return; 3622 3623 // Get the lowered operands. Note that we do this after 3624 // checking if NumResults is zero, because with zero results 3625 // the operands won't have values in the map. 3626 SDValue Src = getValue(SrcV); 3627 SDValue Ptr = getValue(PtrV); 3628 3629 SDValue Root = getRoot(); 3630 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3631 SDLoc dl = getCurSDLoc(); 3632 EVT PtrVT = Ptr.getValueType(); 3633 unsigned Alignment = I.getAlignment(); 3634 AAMDNodes AAInfo; 3635 I.getAAMetadata(AAInfo); 3636 3637 auto MMOFlags = MachineMemOperand::MONone; 3638 if (I.isVolatile()) 3639 MMOFlags |= MachineMemOperand::MOVolatile; 3640 if (I.getMetadata(LLVMContext::MD_nontemporal) != nullptr) 3641 MMOFlags |= MachineMemOperand::MONonTemporal; 3642 3643 // An aggregate load cannot wrap around the address space, so offsets to its 3644 // parts don't wrap either. 3645 SDNodeFlags Flags; 3646 Flags.setNoUnsignedWrap(true); 3647 3648 unsigned ChainI = 0; 3649 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3650 // See visitLoad comments. 3651 if (ChainI == MaxParallelChains) { 3652 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3653 makeArrayRef(Chains.data(), ChainI)); 3654 Root = Chain; 3655 ChainI = 0; 3656 } 3657 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 3658 DAG.getConstant(Offsets[i], dl, PtrVT), &Flags); 3659 SDValue St = DAG.getStore( 3660 Root, dl, SDValue(Src.getNode(), Src.getResNo() + i), Add, 3661 MachinePointerInfo(PtrV, Offsets[i]), Alignment, MMOFlags, AAInfo); 3662 Chains[ChainI] = St; 3663 } 3664 3665 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3666 makeArrayRef(Chains.data(), ChainI)); 3667 DAG.setRoot(StoreNode); 3668 } 3669 3670 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 3671 bool IsCompressing) { 3672 SDLoc sdl = getCurSDLoc(); 3673 3674 auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 3675 unsigned& Alignment) { 3676 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 3677 Src0 = I.getArgOperand(0); 3678 Ptr = I.getArgOperand(1); 3679 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 3680 Mask = I.getArgOperand(3); 3681 }; 3682 auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 3683 unsigned& Alignment) { 3684 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 3685 Src0 = I.getArgOperand(0); 3686 Ptr = I.getArgOperand(1); 3687 Mask = I.getArgOperand(2); 3688 Alignment = 0; 3689 }; 3690 3691 Value *PtrOperand, *MaskOperand, *Src0Operand; 3692 unsigned Alignment; 3693 if (IsCompressing) 3694 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 3695 else 3696 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 3697 3698 SDValue Ptr = getValue(PtrOperand); 3699 SDValue Src0 = getValue(Src0Operand); 3700 SDValue Mask = getValue(MaskOperand); 3701 3702 EVT VT = Src0.getValueType(); 3703 if (!Alignment) 3704 Alignment = DAG.getEVTAlignment(VT); 3705 3706 AAMDNodes AAInfo; 3707 I.getAAMetadata(AAInfo); 3708 3709 MachineMemOperand *MMO = 3710 DAG.getMachineFunction(). 3711 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3712 MachineMemOperand::MOStore, VT.getStoreSize(), 3713 Alignment, AAInfo); 3714 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 3715 MMO, false /* Truncating */, 3716 IsCompressing); 3717 DAG.setRoot(StoreNode); 3718 setValue(&I, StoreNode); 3719 } 3720 3721 // Get a uniform base for the Gather/Scatter intrinsic. 3722 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 3723 // We try to represent it as a base pointer + vector of indices. 3724 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 3725 // The first operand of the GEP may be a single pointer or a vector of pointers 3726 // Example: 3727 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 3728 // or 3729 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 3730 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 3731 // 3732 // When the first GEP operand is a single pointer - it is the uniform base we 3733 // are looking for. If first operand of the GEP is a splat vector - we 3734 // extract the spalt value and use it as a uniform base. 3735 // In all other cases the function returns 'false'. 3736 // 3737 static bool getUniformBase(const Value* &Ptr, SDValue& Base, SDValue& Index, 3738 SelectionDAGBuilder* SDB) { 3739 3740 SelectionDAG& DAG = SDB->DAG; 3741 LLVMContext &Context = *DAG.getContext(); 3742 3743 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 3744 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 3745 if (!GEP || GEP->getNumOperands() > 2) 3746 return false; 3747 3748 const Value *GEPPtr = GEP->getPointerOperand(); 3749 if (!GEPPtr->getType()->isVectorTy()) 3750 Ptr = GEPPtr; 3751 else if (!(Ptr = getSplatValue(GEPPtr))) 3752 return false; 3753 3754 Value *IndexVal = GEP->getOperand(1); 3755 3756 // The operands of the GEP may be defined in another basic block. 3757 // In this case we'll not find nodes for the operands. 3758 if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal)) 3759 return false; 3760 3761 Base = SDB->getValue(Ptr); 3762 Index = SDB->getValue(IndexVal); 3763 3764 // Suppress sign extension. 3765 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) { 3766 if (SDB->findValue(Sext->getOperand(0))) { 3767 IndexVal = Sext->getOperand(0); 3768 Index = SDB->getValue(IndexVal); 3769 } 3770 } 3771 if (!Index.getValueType().isVector()) { 3772 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 3773 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 3774 Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index); 3775 } 3776 return true; 3777 } 3778 3779 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 3780 SDLoc sdl = getCurSDLoc(); 3781 3782 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 3783 const Value *Ptr = I.getArgOperand(1); 3784 SDValue Src0 = getValue(I.getArgOperand(0)); 3785 SDValue Mask = getValue(I.getArgOperand(3)); 3786 EVT VT = Src0.getValueType(); 3787 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3788 if (!Alignment) 3789 Alignment = DAG.getEVTAlignment(VT); 3790 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3791 3792 AAMDNodes AAInfo; 3793 I.getAAMetadata(AAInfo); 3794 3795 SDValue Base; 3796 SDValue Index; 3797 const Value *BasePtr = Ptr; 3798 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3799 3800 const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 3801 MachineMemOperand *MMO = DAG.getMachineFunction(). 3802 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 3803 MachineMemOperand::MOStore, VT.getStoreSize(), 3804 Alignment, AAInfo); 3805 if (!UniformBase) { 3806 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3807 Index = getValue(Ptr); 3808 } 3809 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index }; 3810 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 3811 Ops, MMO); 3812 DAG.setRoot(Scatter); 3813 setValue(&I, Scatter); 3814 } 3815 3816 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 3817 SDLoc sdl = getCurSDLoc(); 3818 3819 auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 3820 unsigned& Alignment) { 3821 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 3822 Ptr = I.getArgOperand(0); 3823 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 3824 Mask = I.getArgOperand(2); 3825 Src0 = I.getArgOperand(3); 3826 }; 3827 auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 3828 unsigned& Alignment) { 3829 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 3830 Ptr = I.getArgOperand(0); 3831 Alignment = 0; 3832 Mask = I.getArgOperand(1); 3833 Src0 = I.getArgOperand(2); 3834 }; 3835 3836 Value *PtrOperand, *MaskOperand, *Src0Operand; 3837 unsigned Alignment; 3838 if (IsExpanding) 3839 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 3840 else 3841 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 3842 3843 SDValue Ptr = getValue(PtrOperand); 3844 SDValue Src0 = getValue(Src0Operand); 3845 SDValue Mask = getValue(MaskOperand); 3846 3847 EVT VT = Src0.getValueType(); 3848 if (!Alignment) 3849 Alignment = DAG.getEVTAlignment(VT); 3850 3851 AAMDNodes AAInfo; 3852 I.getAAMetadata(AAInfo); 3853 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3854 3855 // Do not serialize masked loads of constant memory with anything. 3856 bool AddToChain = !AA->pointsToConstantMemory(MemoryLocation( 3857 PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), AAInfo)); 3858 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 3859 3860 MachineMemOperand *MMO = 3861 DAG.getMachineFunction(). 3862 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3863 MachineMemOperand::MOLoad, VT.getStoreSize(), 3864 Alignment, AAInfo, Ranges); 3865 3866 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 3867 ISD::NON_EXTLOAD, IsExpanding); 3868 if (AddToChain) { 3869 SDValue OutChain = Load.getValue(1); 3870 DAG.setRoot(OutChain); 3871 } 3872 setValue(&I, Load); 3873 } 3874 3875 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 3876 SDLoc sdl = getCurSDLoc(); 3877 3878 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 3879 const Value *Ptr = I.getArgOperand(0); 3880 SDValue Src0 = getValue(I.getArgOperand(3)); 3881 SDValue Mask = getValue(I.getArgOperand(2)); 3882 3883 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3884 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3885 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3886 if (!Alignment) 3887 Alignment = DAG.getEVTAlignment(VT); 3888 3889 AAMDNodes AAInfo; 3890 I.getAAMetadata(AAInfo); 3891 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3892 3893 SDValue Root = DAG.getRoot(); 3894 SDValue Base; 3895 SDValue Index; 3896 const Value *BasePtr = Ptr; 3897 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3898 bool ConstantMemory = false; 3899 if (UniformBase && 3900 AA->pointsToConstantMemory(MemoryLocation( 3901 BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()), 3902 AAInfo))) { 3903 // Do not serialize (non-volatile) loads of constant memory with anything. 3904 Root = DAG.getEntryNode(); 3905 ConstantMemory = true; 3906 } 3907 3908 MachineMemOperand *MMO = 3909 DAG.getMachineFunction(). 3910 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 3911 MachineMemOperand::MOLoad, VT.getStoreSize(), 3912 Alignment, AAInfo, Ranges); 3913 3914 if (!UniformBase) { 3915 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3916 Index = getValue(Ptr); 3917 } 3918 SDValue Ops[] = { Root, Src0, Mask, Base, Index }; 3919 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 3920 Ops, MMO); 3921 3922 SDValue OutChain = Gather.getValue(1); 3923 if (!ConstantMemory) 3924 PendingLoads.push_back(OutChain); 3925 setValue(&I, Gather); 3926 } 3927 3928 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3929 SDLoc dl = getCurSDLoc(); 3930 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3931 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3932 SynchronizationScope Scope = I.getSynchScope(); 3933 3934 SDValue InChain = getRoot(); 3935 3936 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3937 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3938 SDValue L = DAG.getAtomicCmpSwap( 3939 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3940 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3941 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3942 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3943 3944 SDValue OutChain = L.getValue(2); 3945 3946 setValue(&I, L); 3947 DAG.setRoot(OutChain); 3948 } 3949 3950 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3951 SDLoc dl = getCurSDLoc(); 3952 ISD::NodeType NT; 3953 switch (I.getOperation()) { 3954 default: llvm_unreachable("Unknown atomicrmw operation"); 3955 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3956 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3957 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3958 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3959 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3960 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3961 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3962 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3963 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3964 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3965 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3966 } 3967 AtomicOrdering Order = I.getOrdering(); 3968 SynchronizationScope Scope = I.getSynchScope(); 3969 3970 SDValue InChain = getRoot(); 3971 3972 SDValue L = 3973 DAG.getAtomic(NT, dl, 3974 getValue(I.getValOperand()).getSimpleValueType(), 3975 InChain, 3976 getValue(I.getPointerOperand()), 3977 getValue(I.getValOperand()), 3978 I.getPointerOperand(), 3979 /* Alignment=*/ 0, Order, Scope); 3980 3981 SDValue OutChain = L.getValue(1); 3982 3983 setValue(&I, L); 3984 DAG.setRoot(OutChain); 3985 } 3986 3987 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3988 SDLoc dl = getCurSDLoc(); 3989 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3990 SDValue Ops[3]; 3991 Ops[0] = getRoot(); 3992 Ops[1] = DAG.getConstant((unsigned)I.getOrdering(), dl, 3993 TLI.getPointerTy(DAG.getDataLayout())); 3994 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, 3995 TLI.getPointerTy(DAG.getDataLayout())); 3996 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3997 } 3998 3999 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4000 SDLoc dl = getCurSDLoc(); 4001 AtomicOrdering Order = I.getOrdering(); 4002 SynchronizationScope Scope = I.getSynchScope(); 4003 4004 SDValue InChain = getRoot(); 4005 4006 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4007 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4008 4009 if (I.getAlignment() < VT.getSizeInBits() / 8) 4010 report_fatal_error("Cannot generate unaligned atomic load"); 4011 4012 MachineMemOperand *MMO = 4013 DAG.getMachineFunction(). 4014 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4015 MachineMemOperand::MOVolatile | 4016 MachineMemOperand::MOLoad, 4017 VT.getStoreSize(), 4018 I.getAlignment() ? I.getAlignment() : 4019 DAG.getEVTAlignment(VT), 4020 AAMDNodes(), nullptr, Scope, Order); 4021 4022 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4023 SDValue L = 4024 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 4025 getValue(I.getPointerOperand()), MMO); 4026 4027 SDValue OutChain = L.getValue(1); 4028 4029 setValue(&I, L); 4030 DAG.setRoot(OutChain); 4031 } 4032 4033 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4034 SDLoc dl = getCurSDLoc(); 4035 4036 AtomicOrdering Order = I.getOrdering(); 4037 SynchronizationScope Scope = I.getSynchScope(); 4038 4039 SDValue InChain = getRoot(); 4040 4041 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4042 EVT VT = 4043 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4044 4045 if (I.getAlignment() < VT.getSizeInBits() / 8) 4046 report_fatal_error("Cannot generate unaligned atomic store"); 4047 4048 SDValue OutChain = 4049 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 4050 InChain, 4051 getValue(I.getPointerOperand()), 4052 getValue(I.getValueOperand()), 4053 I.getPointerOperand(), I.getAlignment(), 4054 Order, Scope); 4055 4056 DAG.setRoot(OutChain); 4057 } 4058 4059 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4060 /// node. 4061 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4062 unsigned Intrinsic) { 4063 // Ignore the callsite's attributes. A specific call site may be marked with 4064 // readnone, but the lowering code will expect the chain based on the 4065 // definition. 4066 const Function *F = I.getCalledFunction(); 4067 bool HasChain = !F->doesNotAccessMemory(); 4068 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4069 4070 // Build the operand list. 4071 SmallVector<SDValue, 8> Ops; 4072 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4073 if (OnlyLoad) { 4074 // We don't need to serialize loads against other loads. 4075 Ops.push_back(DAG.getRoot()); 4076 } else { 4077 Ops.push_back(getRoot()); 4078 } 4079 } 4080 4081 // Info is set by getTgtMemInstrinsic 4082 TargetLowering::IntrinsicInfo Info; 4083 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4084 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 4085 4086 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4087 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4088 Info.opc == ISD::INTRINSIC_W_CHAIN) 4089 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4090 TLI.getPointerTy(DAG.getDataLayout()))); 4091 4092 // Add all operands of the call to the operand list. 4093 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4094 SDValue Op = getValue(I.getArgOperand(i)); 4095 Ops.push_back(Op); 4096 } 4097 4098 SmallVector<EVT, 4> ValueVTs; 4099 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4100 4101 if (HasChain) 4102 ValueVTs.push_back(MVT::Other); 4103 4104 SDVTList VTs = DAG.getVTList(ValueVTs); 4105 4106 // Create the node. 4107 SDValue Result; 4108 if (IsTgtIntrinsic) { 4109 // This is target intrinsic that touches memory 4110 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 4111 VTs, Ops, Info.memVT, 4112 MachinePointerInfo(Info.ptrVal, Info.offset), 4113 Info.align, Info.vol, 4114 Info.readMem, Info.writeMem, Info.size); 4115 } else if (!HasChain) { 4116 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4117 } else if (!I.getType()->isVoidTy()) { 4118 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4119 } else { 4120 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4121 } 4122 4123 if (HasChain) { 4124 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4125 if (OnlyLoad) 4126 PendingLoads.push_back(Chain); 4127 else 4128 DAG.setRoot(Chain); 4129 } 4130 4131 if (!I.getType()->isVoidTy()) { 4132 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4133 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4134 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4135 } else 4136 Result = lowerRangeToAssertZExt(DAG, I, Result); 4137 4138 setValue(&I, Result); 4139 } 4140 } 4141 4142 /// GetSignificand - Get the significand and build it into a floating-point 4143 /// number with exponent of 1: 4144 /// 4145 /// Op = (Op & 0x007fffff) | 0x3f800000; 4146 /// 4147 /// where Op is the hexadecimal representation of floating point value. 4148 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4149 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4150 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4151 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4152 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4153 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4154 } 4155 4156 /// GetExponent - Get the exponent: 4157 /// 4158 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4159 /// 4160 /// where Op is the hexadecimal representation of floating point value. 4161 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4162 const TargetLowering &TLI, const SDLoc &dl) { 4163 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4164 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4165 SDValue t1 = DAG.getNode( 4166 ISD::SRL, dl, MVT::i32, t0, 4167 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4168 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4169 DAG.getConstant(127, dl, MVT::i32)); 4170 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4171 } 4172 4173 /// getF32Constant - Get 32-bit floating point constant. 4174 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4175 const SDLoc &dl) { 4176 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4177 MVT::f32); 4178 } 4179 4180 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4181 SelectionDAG &DAG) { 4182 // TODO: What fast-math-flags should be set on the floating-point nodes? 4183 4184 // IntegerPartOfX = ((int32_t)(t0); 4185 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4186 4187 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4188 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4189 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4190 4191 // IntegerPartOfX <<= 23; 4192 IntegerPartOfX = DAG.getNode( 4193 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4194 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4195 DAG.getDataLayout()))); 4196 4197 SDValue TwoToFractionalPartOfX; 4198 if (LimitFloatPrecision <= 6) { 4199 // For floating-point precision of 6: 4200 // 4201 // TwoToFractionalPartOfX = 4202 // 0.997535578f + 4203 // (0.735607626f + 0.252464424f * x) * x; 4204 // 4205 // error 0.0144103317, which is 6 bits 4206 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4207 getF32Constant(DAG, 0x3e814304, dl)); 4208 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4209 getF32Constant(DAG, 0x3f3c50c8, dl)); 4210 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4211 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4212 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4213 } else if (LimitFloatPrecision <= 12) { 4214 // For floating-point precision of 12: 4215 // 4216 // TwoToFractionalPartOfX = 4217 // 0.999892986f + 4218 // (0.696457318f + 4219 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4220 // 4221 // error 0.000107046256, which is 13 to 14 bits 4222 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4223 getF32Constant(DAG, 0x3da235e3, dl)); 4224 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4225 getF32Constant(DAG, 0x3e65b8f3, dl)); 4226 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4227 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4228 getF32Constant(DAG, 0x3f324b07, dl)); 4229 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4230 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4231 getF32Constant(DAG, 0x3f7ff8fd, dl)); 4232 } else { // LimitFloatPrecision <= 18 4233 // For floating-point precision of 18: 4234 // 4235 // TwoToFractionalPartOfX = 4236 // 0.999999982f + 4237 // (0.693148872f + 4238 // (0.240227044f + 4239 // (0.554906021e-1f + 4240 // (0.961591928e-2f + 4241 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4242 // error 2.47208000*10^(-7), which is better than 18 bits 4243 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4244 getF32Constant(DAG, 0x3924b03e, dl)); 4245 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4246 getF32Constant(DAG, 0x3ab24b87, dl)); 4247 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4248 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4249 getF32Constant(DAG, 0x3c1d8c17, dl)); 4250 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4251 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4252 getF32Constant(DAG, 0x3d634a1d, dl)); 4253 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4254 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4255 getF32Constant(DAG, 0x3e75fe14, dl)); 4256 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4257 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4258 getF32Constant(DAG, 0x3f317234, dl)); 4259 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4260 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4261 getF32Constant(DAG, 0x3f800000, dl)); 4262 } 4263 4264 // Add the exponent into the result in integer domain. 4265 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 4266 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4267 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 4268 } 4269 4270 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 4271 /// limited-precision mode. 4272 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4273 const TargetLowering &TLI) { 4274 if (Op.getValueType() == MVT::f32 && 4275 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4276 4277 // Put the exponent in the right bit position for later addition to the 4278 // final result: 4279 // 4280 // #define LOG2OFe 1.4426950f 4281 // t0 = Op * LOG2OFe 4282 4283 // TODO: What fast-math-flags should be set here? 4284 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 4285 getF32Constant(DAG, 0x3fb8aa3b, dl)); 4286 return getLimitedPrecisionExp2(t0, dl, DAG); 4287 } 4288 4289 // No special expansion. 4290 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4291 } 4292 4293 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4294 /// limited-precision mode. 4295 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4296 const TargetLowering &TLI) { 4297 4298 // TODO: What fast-math-flags should be set on the floating-point nodes? 4299 4300 if (Op.getValueType() == MVT::f32 && 4301 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4302 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4303 4304 // Scale the exponent by log(2) [0.69314718f]. 4305 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4306 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4307 getF32Constant(DAG, 0x3f317218, dl)); 4308 4309 // Get the significand and build it into a floating-point number with 4310 // exponent of 1. 4311 SDValue X = GetSignificand(DAG, Op1, dl); 4312 4313 SDValue LogOfMantissa; 4314 if (LimitFloatPrecision <= 6) { 4315 // For floating-point precision of 6: 4316 // 4317 // LogofMantissa = 4318 // -1.1609546f + 4319 // (1.4034025f - 0.23903021f * x) * x; 4320 // 4321 // error 0.0034276066, which is better than 8 bits 4322 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4323 getF32Constant(DAG, 0xbe74c456, dl)); 4324 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4325 getF32Constant(DAG, 0x3fb3a2b1, dl)); 4326 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4327 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4328 getF32Constant(DAG, 0x3f949a29, dl)); 4329 } else if (LimitFloatPrecision <= 12) { 4330 // For floating-point precision of 12: 4331 // 4332 // LogOfMantissa = 4333 // -1.7417939f + 4334 // (2.8212026f + 4335 // (-1.4699568f + 4336 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4337 // 4338 // error 0.000061011436, which is 14 bits 4339 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4340 getF32Constant(DAG, 0xbd67b6d6, dl)); 4341 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4342 getF32Constant(DAG, 0x3ee4f4b8, dl)); 4343 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4344 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4345 getF32Constant(DAG, 0x3fbc278b, dl)); 4346 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4347 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4348 getF32Constant(DAG, 0x40348e95, dl)); 4349 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4350 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4351 getF32Constant(DAG, 0x3fdef31a, dl)); 4352 } else { // LimitFloatPrecision <= 18 4353 // For floating-point precision of 18: 4354 // 4355 // LogOfMantissa = 4356 // -2.1072184f + 4357 // (4.2372794f + 4358 // (-3.7029485f + 4359 // (2.2781945f + 4360 // (-0.87823314f + 4361 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4362 // 4363 // error 0.0000023660568, which is better than 18 bits 4364 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4365 getF32Constant(DAG, 0xbc91e5ac, dl)); 4366 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4367 getF32Constant(DAG, 0x3e4350aa, dl)); 4368 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4369 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4370 getF32Constant(DAG, 0x3f60d3e3, dl)); 4371 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4372 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4373 getF32Constant(DAG, 0x4011cdf0, dl)); 4374 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4375 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4376 getF32Constant(DAG, 0x406cfd1c, dl)); 4377 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4378 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4379 getF32Constant(DAG, 0x408797cb, dl)); 4380 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4381 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4382 getF32Constant(DAG, 0x4006dcab, dl)); 4383 } 4384 4385 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 4386 } 4387 4388 // No special expansion. 4389 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 4390 } 4391 4392 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 4393 /// limited-precision mode. 4394 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4395 const TargetLowering &TLI) { 4396 4397 // TODO: What fast-math-flags should be set on the floating-point nodes? 4398 4399 if (Op.getValueType() == MVT::f32 && 4400 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4401 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4402 4403 // Get the exponent. 4404 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 4405 4406 // Get the significand and build it into a floating-point number with 4407 // exponent of 1. 4408 SDValue X = GetSignificand(DAG, Op1, dl); 4409 4410 // Different possible minimax approximations of significand in 4411 // floating-point for various degrees of accuracy over [1,2]. 4412 SDValue Log2ofMantissa; 4413 if (LimitFloatPrecision <= 6) { 4414 // For floating-point precision of 6: 4415 // 4416 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 4417 // 4418 // error 0.0049451742, which is more than 7 bits 4419 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4420 getF32Constant(DAG, 0xbeb08fe0, dl)); 4421 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4422 getF32Constant(DAG, 0x40019463, dl)); 4423 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4424 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4425 getF32Constant(DAG, 0x3fd6633d, dl)); 4426 } else if (LimitFloatPrecision <= 12) { 4427 // For floating-point precision of 12: 4428 // 4429 // Log2ofMantissa = 4430 // -2.51285454f + 4431 // (4.07009056f + 4432 // (-2.12067489f + 4433 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 4434 // 4435 // error 0.0000876136000, which is better than 13 bits 4436 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4437 getF32Constant(DAG, 0xbda7262e, dl)); 4438 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4439 getF32Constant(DAG, 0x3f25280b, dl)); 4440 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4441 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4442 getF32Constant(DAG, 0x4007b923, dl)); 4443 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4444 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4445 getF32Constant(DAG, 0x40823e2f, dl)); 4446 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4447 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4448 getF32Constant(DAG, 0x4020d29c, dl)); 4449 } else { // LimitFloatPrecision <= 18 4450 // For floating-point precision of 18: 4451 // 4452 // Log2ofMantissa = 4453 // -3.0400495f + 4454 // (6.1129976f + 4455 // (-5.3420409f + 4456 // (3.2865683f + 4457 // (-1.2669343f + 4458 // (0.27515199f - 4459 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 4460 // 4461 // error 0.0000018516, which is better than 18 bits 4462 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4463 getF32Constant(DAG, 0xbcd2769e, dl)); 4464 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4465 getF32Constant(DAG, 0x3e8ce0b9, dl)); 4466 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4467 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4468 getF32Constant(DAG, 0x3fa22ae7, dl)); 4469 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4470 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4471 getF32Constant(DAG, 0x40525723, dl)); 4472 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4473 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4474 getF32Constant(DAG, 0x40aaf200, dl)); 4475 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4476 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4477 getF32Constant(DAG, 0x40c39dad, dl)); 4478 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4479 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4480 getF32Constant(DAG, 0x4042902c, dl)); 4481 } 4482 4483 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 4484 } 4485 4486 // No special expansion. 4487 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 4488 } 4489 4490 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 4491 /// limited-precision mode. 4492 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4493 const TargetLowering &TLI) { 4494 4495 // TODO: What fast-math-flags should be set on the floating-point nodes? 4496 4497 if (Op.getValueType() == MVT::f32 && 4498 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4499 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4500 4501 // Scale the exponent by log10(2) [0.30102999f]. 4502 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4503 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4504 getF32Constant(DAG, 0x3e9a209a, dl)); 4505 4506 // Get the significand and build it into a floating-point number with 4507 // exponent of 1. 4508 SDValue X = GetSignificand(DAG, Op1, dl); 4509 4510 SDValue Log10ofMantissa; 4511 if (LimitFloatPrecision <= 6) { 4512 // For floating-point precision of 6: 4513 // 4514 // Log10ofMantissa = 4515 // -0.50419619f + 4516 // (0.60948995f - 0.10380950f * x) * x; 4517 // 4518 // error 0.0014886165, which is 6 bits 4519 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4520 getF32Constant(DAG, 0xbdd49a13, dl)); 4521 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4522 getF32Constant(DAG, 0x3f1c0789, dl)); 4523 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4524 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4525 getF32Constant(DAG, 0x3f011300, dl)); 4526 } else if (LimitFloatPrecision <= 12) { 4527 // For floating-point precision of 12: 4528 // 4529 // Log10ofMantissa = 4530 // -0.64831180f + 4531 // (0.91751397f + 4532 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 4533 // 4534 // error 0.00019228036, which is better than 12 bits 4535 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4536 getF32Constant(DAG, 0x3d431f31, dl)); 4537 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4538 getF32Constant(DAG, 0x3ea21fb2, dl)); 4539 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4540 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4541 getF32Constant(DAG, 0x3f6ae232, dl)); 4542 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4543 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4544 getF32Constant(DAG, 0x3f25f7c3, dl)); 4545 } else { // LimitFloatPrecision <= 18 4546 // For floating-point precision of 18: 4547 // 4548 // Log10ofMantissa = 4549 // -0.84299375f + 4550 // (1.5327582f + 4551 // (-1.0688956f + 4552 // (0.49102474f + 4553 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 4554 // 4555 // error 0.0000037995730, which is better than 18 bits 4556 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4557 getF32Constant(DAG, 0x3c5d51ce, dl)); 4558 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4559 getF32Constant(DAG, 0x3e00685a, dl)); 4560 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4561 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4562 getF32Constant(DAG, 0x3efb6798, dl)); 4563 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4564 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4565 getF32Constant(DAG, 0x3f88d192, dl)); 4566 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4567 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4568 getF32Constant(DAG, 0x3fc4316c, dl)); 4569 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4570 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 4571 getF32Constant(DAG, 0x3f57ce70, dl)); 4572 } 4573 4574 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 4575 } 4576 4577 // No special expansion. 4578 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 4579 } 4580 4581 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 4582 /// limited-precision mode. 4583 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4584 const TargetLowering &TLI) { 4585 if (Op.getValueType() == MVT::f32 && 4586 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 4587 return getLimitedPrecisionExp2(Op, dl, DAG); 4588 4589 // No special expansion. 4590 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 4591 } 4592 4593 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 4594 /// limited-precision mode with x == 10.0f. 4595 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 4596 SelectionDAG &DAG, const TargetLowering &TLI) { 4597 bool IsExp10 = false; 4598 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 4599 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4600 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 4601 APFloat Ten(10.0f); 4602 IsExp10 = LHSC->isExactlyValue(Ten); 4603 } 4604 } 4605 4606 // TODO: What fast-math-flags should be set on the FMUL node? 4607 if (IsExp10) { 4608 // Put the exponent in the right bit position for later addition to the 4609 // final result: 4610 // 4611 // #define LOG2OF10 3.3219281f 4612 // t0 = Op * LOG2OF10; 4613 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 4614 getF32Constant(DAG, 0x40549a78, dl)); 4615 return getLimitedPrecisionExp2(t0, dl, DAG); 4616 } 4617 4618 // No special expansion. 4619 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 4620 } 4621 4622 4623 /// ExpandPowI - Expand a llvm.powi intrinsic. 4624 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 4625 SelectionDAG &DAG) { 4626 // If RHS is a constant, we can expand this out to a multiplication tree, 4627 // otherwise we end up lowering to a call to __powidf2 (for example). When 4628 // optimizing for size, we only want to do this if the expansion would produce 4629 // a small number of multiplies, otherwise we do the full expansion. 4630 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4631 // Get the exponent as a positive value. 4632 unsigned Val = RHSC->getSExtValue(); 4633 if ((int)Val < 0) Val = -Val; 4634 4635 // powi(x, 0) -> 1.0 4636 if (Val == 0) 4637 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 4638 4639 const Function *F = DAG.getMachineFunction().getFunction(); 4640 if (!F->optForSize() || 4641 // If optimizing for size, don't insert too many multiplies. 4642 // This inserts up to 5 multiplies. 4643 countPopulation(Val) + Log2_32(Val) < 7) { 4644 // We use the simple binary decomposition method to generate the multiply 4645 // sequence. There are more optimal ways to do this (for example, 4646 // powi(x,15) generates one more multiply than it should), but this has 4647 // the benefit of being both really simple and much better than a libcall. 4648 SDValue Res; // Logically starts equal to 1.0 4649 SDValue CurSquare = LHS; 4650 // TODO: Intrinsics should have fast-math-flags that propagate to these 4651 // nodes. 4652 while (Val) { 4653 if (Val & 1) { 4654 if (Res.getNode()) 4655 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4656 else 4657 Res = CurSquare; // 1.0*CurSquare. 4658 } 4659 4660 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4661 CurSquare, CurSquare); 4662 Val >>= 1; 4663 } 4664 4665 // If the original was negative, invert the result, producing 1/(x*x*x). 4666 if (RHSC->getSExtValue() < 0) 4667 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4668 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 4669 return Res; 4670 } 4671 } 4672 4673 // Otherwise, expand to a libcall. 4674 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4675 } 4676 4677 // getUnderlyingArgReg - Find underlying register used for a truncated or 4678 // bitcasted argument. 4679 static unsigned getUnderlyingArgReg(const SDValue &N) { 4680 switch (N.getOpcode()) { 4681 case ISD::CopyFromReg: 4682 return cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4683 case ISD::BITCAST: 4684 case ISD::AssertZext: 4685 case ISD::AssertSext: 4686 case ISD::TRUNCATE: 4687 return getUnderlyingArgReg(N.getOperand(0)); 4688 default: 4689 return 0; 4690 } 4691 } 4692 4693 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4694 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4695 /// At the end of instruction selection, they will be inserted to the entry BB. 4696 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 4697 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 4698 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) { 4699 const Argument *Arg = dyn_cast<Argument>(V); 4700 if (!Arg) 4701 return false; 4702 4703 MachineFunction &MF = DAG.getMachineFunction(); 4704 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4705 4706 // Ignore inlined function arguments here. 4707 // 4708 // FIXME: Should we be checking DL->inlinedAt() to determine this? 4709 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction())) 4710 return false; 4711 4712 Optional<MachineOperand> Op; 4713 // Some arguments' frame index is recorded during argument lowering. 4714 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4715 Op = MachineOperand::CreateFI(FI); 4716 4717 if (!Op && N.getNode()) { 4718 unsigned Reg = getUnderlyingArgReg(N); 4719 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4720 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4721 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4722 if (PR) 4723 Reg = PR; 4724 } 4725 if (Reg) 4726 Op = MachineOperand::CreateReg(Reg, false); 4727 } 4728 4729 if (!Op) { 4730 // Check if ValueMap has reg number. 4731 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4732 if (VMI != FuncInfo.ValueMap.end()) 4733 Op = MachineOperand::CreateReg(VMI->second, false); 4734 } 4735 4736 if (!Op && N.getNode()) 4737 // Check if frame index is available. 4738 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4739 if (FrameIndexSDNode *FINode = 4740 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4741 Op = MachineOperand::CreateFI(FINode->getIndex()); 4742 4743 if (!Op) 4744 return false; 4745 4746 assert(Variable->isValidLocationForIntrinsic(DL) && 4747 "Expected inlined-at fields to agree"); 4748 if (Op->isReg()) 4749 FuncInfo.ArgDbgValues.push_back( 4750 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 4751 Op->getReg(), Offset, Variable, Expr)); 4752 else 4753 FuncInfo.ArgDbgValues.push_back( 4754 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 4755 .add(*Op) 4756 .addImm(Offset) 4757 .addMetadata(Variable) 4758 .addMetadata(Expr)); 4759 4760 return true; 4761 } 4762 4763 /// Return the appropriate SDDbgValue based on N. 4764 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 4765 DILocalVariable *Variable, 4766 DIExpression *Expr, int64_t Offset, 4767 const DebugLoc &dl, 4768 unsigned DbgSDNodeOrder) { 4769 SDDbgValue *SDV; 4770 auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode()); 4771 if (FISDN && Expr->startsWithDeref()) { 4772 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 4773 // stack slot locations as such instead of as indirectly addressed 4774 // locations. 4775 ArrayRef<uint64_t> TrailingElements(Expr->elements_begin() + 1, 4776 Expr->elements_end()); 4777 DIExpression *DerefedDIExpr = 4778 DIExpression::get(*DAG.getContext(), TrailingElements); 4779 int FI = FISDN->getIndex(); 4780 SDV = DAG.getFrameIndexDbgValue(Variable, DerefedDIExpr, FI, 0, dl, 4781 DbgSDNodeOrder); 4782 } else { 4783 SDV = DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), false, 4784 Offset, dl, DbgSDNodeOrder); 4785 } 4786 return SDV; 4787 } 4788 4789 // VisualStudio defines setjmp as _setjmp 4790 #if defined(_MSC_VER) && defined(setjmp) && \ 4791 !defined(setjmp_undefined_for_msvc) 4792 # pragma push_macro("setjmp") 4793 # undef setjmp 4794 # define setjmp_undefined_for_msvc 4795 #endif 4796 4797 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4798 /// we want to emit this as a call to a named external function, return the name 4799 /// otherwise lower it and return null. 4800 const char * 4801 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4802 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4803 SDLoc sdl = getCurSDLoc(); 4804 DebugLoc dl = getCurDebugLoc(); 4805 SDValue Res; 4806 4807 switch (Intrinsic) { 4808 default: 4809 // By default, turn this into a target intrinsic node. 4810 visitTargetIntrinsic(I, Intrinsic); 4811 return nullptr; 4812 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4813 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4814 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4815 case Intrinsic::returnaddress: 4816 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 4817 TLI.getPointerTy(DAG.getDataLayout()), 4818 getValue(I.getArgOperand(0)))); 4819 return nullptr; 4820 case Intrinsic::addressofreturnaddress: 4821 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 4822 TLI.getPointerTy(DAG.getDataLayout()))); 4823 return nullptr; 4824 case Intrinsic::frameaddress: 4825 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 4826 TLI.getPointerTy(DAG.getDataLayout()), 4827 getValue(I.getArgOperand(0)))); 4828 return nullptr; 4829 case Intrinsic::read_register: { 4830 Value *Reg = I.getArgOperand(0); 4831 SDValue Chain = getRoot(); 4832 SDValue RegName = 4833 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4834 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4835 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 4836 DAG.getVTList(VT, MVT::Other), Chain, RegName); 4837 setValue(&I, Res); 4838 DAG.setRoot(Res.getValue(1)); 4839 return nullptr; 4840 } 4841 case Intrinsic::write_register: { 4842 Value *Reg = I.getArgOperand(0); 4843 Value *RegValue = I.getArgOperand(1); 4844 SDValue Chain = getRoot(); 4845 SDValue RegName = 4846 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4847 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4848 RegName, getValue(RegValue))); 4849 return nullptr; 4850 } 4851 case Intrinsic::setjmp: 4852 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4853 case Intrinsic::longjmp: 4854 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4855 case Intrinsic::memcpy: { 4856 SDValue Op1 = getValue(I.getArgOperand(0)); 4857 SDValue Op2 = getValue(I.getArgOperand(1)); 4858 SDValue Op3 = getValue(I.getArgOperand(2)); 4859 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4860 if (!Align) 4861 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4862 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4863 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4864 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4865 false, isTC, 4866 MachinePointerInfo(I.getArgOperand(0)), 4867 MachinePointerInfo(I.getArgOperand(1))); 4868 updateDAGForMaybeTailCall(MC); 4869 return nullptr; 4870 } 4871 case Intrinsic::memset: { 4872 SDValue Op1 = getValue(I.getArgOperand(0)); 4873 SDValue Op2 = getValue(I.getArgOperand(1)); 4874 SDValue Op3 = getValue(I.getArgOperand(2)); 4875 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4876 if (!Align) 4877 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4878 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4879 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4880 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4881 isTC, MachinePointerInfo(I.getArgOperand(0))); 4882 updateDAGForMaybeTailCall(MS); 4883 return nullptr; 4884 } 4885 case Intrinsic::memmove: { 4886 SDValue Op1 = getValue(I.getArgOperand(0)); 4887 SDValue Op2 = getValue(I.getArgOperand(1)); 4888 SDValue Op3 = getValue(I.getArgOperand(2)); 4889 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4890 if (!Align) 4891 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4892 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4893 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4894 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4895 isTC, MachinePointerInfo(I.getArgOperand(0)), 4896 MachinePointerInfo(I.getArgOperand(1))); 4897 updateDAGForMaybeTailCall(MM); 4898 return nullptr; 4899 } 4900 case Intrinsic::memcpy_element_atomic: { 4901 SDValue Dst = getValue(I.getArgOperand(0)); 4902 SDValue Src = getValue(I.getArgOperand(1)); 4903 SDValue NumElements = getValue(I.getArgOperand(2)); 4904 SDValue ElementSize = getValue(I.getArgOperand(3)); 4905 4906 // Emit a library call. 4907 TargetLowering::ArgListTy Args; 4908 TargetLowering::ArgListEntry Entry; 4909 Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext()); 4910 Entry.Node = Dst; 4911 Args.push_back(Entry); 4912 4913 Entry.Node = Src; 4914 Args.push_back(Entry); 4915 4916 Entry.Ty = I.getArgOperand(2)->getType(); 4917 Entry.Node = NumElements; 4918 Args.push_back(Entry); 4919 4920 Entry.Ty = Type::getInt32Ty(*DAG.getContext()); 4921 Entry.Node = ElementSize; 4922 Args.push_back(Entry); 4923 4924 uint64_t ElementSizeConstant = 4925 cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4926 RTLIB::Libcall LibraryCall = 4927 RTLIB::getMEMCPY_ELEMENT_ATOMIC(ElementSizeConstant); 4928 if (LibraryCall == RTLIB::UNKNOWN_LIBCALL) 4929 report_fatal_error("Unsupported element size"); 4930 4931 TargetLowering::CallLoweringInfo CLI(DAG); 4932 CLI.setDebugLoc(sdl) 4933 .setChain(getRoot()) 4934 .setCallee(TLI.getLibcallCallingConv(LibraryCall), 4935 Type::getVoidTy(*DAG.getContext()), 4936 DAG.getExternalSymbol( 4937 TLI.getLibcallName(LibraryCall), 4938 TLI.getPointerTy(DAG.getDataLayout())), 4939 std::move(Args)); 4940 4941 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI); 4942 DAG.setRoot(CallResult.second); 4943 return nullptr; 4944 } 4945 case Intrinsic::dbg_declare: { 4946 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4947 DILocalVariable *Variable = DI.getVariable(); 4948 DIExpression *Expression = DI.getExpression(); 4949 const Value *Address = DI.getAddress(); 4950 assert(Variable && "Missing variable"); 4951 if (!Address) { 4952 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4953 return nullptr; 4954 } 4955 4956 // Check if address has undef value. 4957 if (isa<UndefValue>(Address) || 4958 (Address->use_empty() && !isa<Argument>(Address))) { 4959 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4960 return nullptr; 4961 } 4962 4963 SDValue &N = NodeMap[Address]; 4964 if (!N.getNode() && isa<Argument>(Address)) 4965 // Check unused arguments map. 4966 N = UnusedArgNodeMap[Address]; 4967 SDDbgValue *SDV; 4968 if (N.getNode()) { 4969 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4970 Address = BCI->getOperand(0); 4971 // Parameters are handled specially. 4972 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 4973 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4974 if (isParameter && FINode) { 4975 // Byval parameter. We have a frame index at this point. 4976 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, 4977 FINode->getIndex(), 0, dl, SDNodeOrder); 4978 } else if (isa<Argument>(Address)) { 4979 // Address is an argument, so try to emit its dbg value using 4980 // virtual register info from the FuncInfo.ValueMap. 4981 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4982 N); 4983 return nullptr; 4984 } else { 4985 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4986 true, 0, dl, SDNodeOrder); 4987 } 4988 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4989 } else { 4990 // If Address is an argument then try to emit its dbg value using 4991 // virtual register info from the FuncInfo.ValueMap. 4992 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4993 N)) { 4994 // If variable is pinned by a alloca in dominating bb then 4995 // use StaticAllocaMap. 4996 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4997 if (AI->getParent() != DI.getParent()) { 4998 DenseMap<const AllocaInst*, int>::iterator SI = 4999 FuncInfo.StaticAllocaMap.find(AI); 5000 if (SI != FuncInfo.StaticAllocaMap.end()) { 5001 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 5002 0, dl, SDNodeOrder); 5003 DAG.AddDbgValue(SDV, nullptr, false); 5004 return nullptr; 5005 } 5006 } 5007 } 5008 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 5009 } 5010 } 5011 return nullptr; 5012 } 5013 case Intrinsic::dbg_value: { 5014 const DbgValueInst &DI = cast<DbgValueInst>(I); 5015 assert(DI.getVariable() && "Missing variable"); 5016 5017 DILocalVariable *Variable = DI.getVariable(); 5018 DIExpression *Expression = DI.getExpression(); 5019 uint64_t Offset = DI.getOffset(); 5020 const Value *V = DI.getValue(); 5021 if (!V) 5022 return nullptr; 5023 5024 SDDbgValue *SDV; 5025 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 5026 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 5027 SDNodeOrder); 5028 DAG.AddDbgValue(SDV, nullptr, false); 5029 } else { 5030 // Do not use getValue() in here; we don't want to generate code at 5031 // this point if it hasn't been done yet. 5032 SDValue N = NodeMap[V]; 5033 if (!N.getNode() && isa<Argument>(V)) 5034 // Check unused arguments map. 5035 N = UnusedArgNodeMap[V]; 5036 if (N.getNode()) { 5037 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset, 5038 false, N)) { 5039 SDV = getDbgValue(N, Variable, Expression, Offset, dl, SDNodeOrder); 5040 DAG.AddDbgValue(SDV, N.getNode(), false); 5041 } 5042 } else if (!V->use_empty() ) { 5043 // Do not call getValue(V) yet, as we don't want to generate code. 5044 // Remember it for later. 5045 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 5046 DanglingDebugInfoMap[V] = DDI; 5047 } else { 5048 // We may expand this to cover more cases. One case where we have no 5049 // data available is an unreferenced parameter. 5050 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 5051 } 5052 } 5053 5054 // Build a debug info table entry. 5055 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 5056 V = BCI->getOperand(0); 5057 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 5058 // Don't handle byval struct arguments or VLAs, for example. 5059 if (!AI) { 5060 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 5061 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 5062 return nullptr; 5063 } 5064 DenseMap<const AllocaInst*, int>::iterator SI = 5065 FuncInfo.StaticAllocaMap.find(AI); 5066 if (SI == FuncInfo.StaticAllocaMap.end()) 5067 return nullptr; // VLAs. 5068 return nullptr; 5069 } 5070 5071 case Intrinsic::eh_typeid_for: { 5072 // Find the type id for the given typeinfo. 5073 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 5074 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 5075 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 5076 setValue(&I, Res); 5077 return nullptr; 5078 } 5079 5080 case Intrinsic::eh_return_i32: 5081 case Intrinsic::eh_return_i64: 5082 DAG.getMachineFunction().setCallsEHReturn(true); 5083 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 5084 MVT::Other, 5085 getControlRoot(), 5086 getValue(I.getArgOperand(0)), 5087 getValue(I.getArgOperand(1)))); 5088 return nullptr; 5089 case Intrinsic::eh_unwind_init: 5090 DAG.getMachineFunction().setCallsUnwindInit(true); 5091 return nullptr; 5092 case Intrinsic::eh_dwarf_cfa: { 5093 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 5094 TLI.getPointerTy(DAG.getDataLayout()), 5095 getValue(I.getArgOperand(0)))); 5096 return nullptr; 5097 } 5098 case Intrinsic::eh_sjlj_callsite: { 5099 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5100 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 5101 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 5102 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 5103 5104 MMI.setCurrentCallSite(CI->getZExtValue()); 5105 return nullptr; 5106 } 5107 case Intrinsic::eh_sjlj_functioncontext: { 5108 // Get and store the index of the function context. 5109 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 5110 AllocaInst *FnCtx = 5111 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 5112 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 5113 MFI.setFunctionContextIndex(FI); 5114 return nullptr; 5115 } 5116 case Intrinsic::eh_sjlj_setjmp: { 5117 SDValue Ops[2]; 5118 Ops[0] = getRoot(); 5119 Ops[1] = getValue(I.getArgOperand(0)); 5120 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 5121 DAG.getVTList(MVT::i32, MVT::Other), Ops); 5122 setValue(&I, Op.getValue(0)); 5123 DAG.setRoot(Op.getValue(1)); 5124 return nullptr; 5125 } 5126 case Intrinsic::eh_sjlj_longjmp: { 5127 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 5128 getRoot(), getValue(I.getArgOperand(0)))); 5129 return nullptr; 5130 } 5131 case Intrinsic::eh_sjlj_setup_dispatch: { 5132 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 5133 getRoot())); 5134 return nullptr; 5135 } 5136 5137 case Intrinsic::masked_gather: 5138 visitMaskedGather(I); 5139 return nullptr; 5140 case Intrinsic::masked_load: 5141 visitMaskedLoad(I); 5142 return nullptr; 5143 case Intrinsic::masked_scatter: 5144 visitMaskedScatter(I); 5145 return nullptr; 5146 case Intrinsic::masked_store: 5147 visitMaskedStore(I); 5148 return nullptr; 5149 case Intrinsic::masked_expandload: 5150 visitMaskedLoad(I, true /* IsExpanding */); 5151 return nullptr; 5152 case Intrinsic::masked_compressstore: 5153 visitMaskedStore(I, true /* IsCompressing */); 5154 return nullptr; 5155 case Intrinsic::x86_mmx_pslli_w: 5156 case Intrinsic::x86_mmx_pslli_d: 5157 case Intrinsic::x86_mmx_pslli_q: 5158 case Intrinsic::x86_mmx_psrli_w: 5159 case Intrinsic::x86_mmx_psrli_d: 5160 case Intrinsic::x86_mmx_psrli_q: 5161 case Intrinsic::x86_mmx_psrai_w: 5162 case Intrinsic::x86_mmx_psrai_d: { 5163 SDValue ShAmt = getValue(I.getArgOperand(1)); 5164 if (isa<ConstantSDNode>(ShAmt)) { 5165 visitTargetIntrinsic(I, Intrinsic); 5166 return nullptr; 5167 } 5168 unsigned NewIntrinsic = 0; 5169 EVT ShAmtVT = MVT::v2i32; 5170 switch (Intrinsic) { 5171 case Intrinsic::x86_mmx_pslli_w: 5172 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 5173 break; 5174 case Intrinsic::x86_mmx_pslli_d: 5175 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 5176 break; 5177 case Intrinsic::x86_mmx_pslli_q: 5178 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 5179 break; 5180 case Intrinsic::x86_mmx_psrli_w: 5181 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 5182 break; 5183 case Intrinsic::x86_mmx_psrli_d: 5184 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 5185 break; 5186 case Intrinsic::x86_mmx_psrli_q: 5187 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 5188 break; 5189 case Intrinsic::x86_mmx_psrai_w: 5190 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 5191 break; 5192 case Intrinsic::x86_mmx_psrai_d: 5193 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 5194 break; 5195 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5196 } 5197 5198 // The vector shift intrinsics with scalars uses 32b shift amounts but 5199 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 5200 // to be zero. 5201 // We must do this early because v2i32 is not a legal type. 5202 SDValue ShOps[2]; 5203 ShOps[0] = ShAmt; 5204 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 5205 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 5206 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5207 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 5208 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 5209 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 5210 getValue(I.getArgOperand(0)), ShAmt); 5211 setValue(&I, Res); 5212 return nullptr; 5213 } 5214 case Intrinsic::powi: 5215 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 5216 getValue(I.getArgOperand(1)), DAG)); 5217 return nullptr; 5218 case Intrinsic::log: 5219 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5220 return nullptr; 5221 case Intrinsic::log2: 5222 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5223 return nullptr; 5224 case Intrinsic::log10: 5225 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5226 return nullptr; 5227 case Intrinsic::exp: 5228 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5229 return nullptr; 5230 case Intrinsic::exp2: 5231 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5232 return nullptr; 5233 case Intrinsic::pow: 5234 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 5235 getValue(I.getArgOperand(1)), DAG, TLI)); 5236 return nullptr; 5237 case Intrinsic::sqrt: 5238 case Intrinsic::fabs: 5239 case Intrinsic::sin: 5240 case Intrinsic::cos: 5241 case Intrinsic::floor: 5242 case Intrinsic::ceil: 5243 case Intrinsic::trunc: 5244 case Intrinsic::rint: 5245 case Intrinsic::nearbyint: 5246 case Intrinsic::round: 5247 case Intrinsic::canonicalize: { 5248 unsigned Opcode; 5249 switch (Intrinsic) { 5250 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5251 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 5252 case Intrinsic::fabs: Opcode = ISD::FABS; break; 5253 case Intrinsic::sin: Opcode = ISD::FSIN; break; 5254 case Intrinsic::cos: Opcode = ISD::FCOS; break; 5255 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 5256 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 5257 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 5258 case Intrinsic::rint: Opcode = ISD::FRINT; break; 5259 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 5260 case Intrinsic::round: Opcode = ISD::FROUND; break; 5261 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 5262 } 5263 5264 setValue(&I, DAG.getNode(Opcode, sdl, 5265 getValue(I.getArgOperand(0)).getValueType(), 5266 getValue(I.getArgOperand(0)))); 5267 return nullptr; 5268 } 5269 case Intrinsic::minnum: { 5270 auto VT = getValue(I.getArgOperand(0)).getValueType(); 5271 unsigned Opc = 5272 I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT) 5273 ? ISD::FMINNAN 5274 : ISD::FMINNUM; 5275 setValue(&I, DAG.getNode(Opc, sdl, VT, 5276 getValue(I.getArgOperand(0)), 5277 getValue(I.getArgOperand(1)))); 5278 return nullptr; 5279 } 5280 case Intrinsic::maxnum: { 5281 auto VT = getValue(I.getArgOperand(0)).getValueType(); 5282 unsigned Opc = 5283 I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT) 5284 ? ISD::FMAXNAN 5285 : ISD::FMAXNUM; 5286 setValue(&I, DAG.getNode(Opc, sdl, VT, 5287 getValue(I.getArgOperand(0)), 5288 getValue(I.getArgOperand(1)))); 5289 return nullptr; 5290 } 5291 case Intrinsic::copysign: 5292 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 5293 getValue(I.getArgOperand(0)).getValueType(), 5294 getValue(I.getArgOperand(0)), 5295 getValue(I.getArgOperand(1)))); 5296 return nullptr; 5297 case Intrinsic::fma: 5298 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5299 getValue(I.getArgOperand(0)).getValueType(), 5300 getValue(I.getArgOperand(0)), 5301 getValue(I.getArgOperand(1)), 5302 getValue(I.getArgOperand(2)))); 5303 return nullptr; 5304 case Intrinsic::fmuladd: { 5305 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5306 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 5307 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 5308 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5309 getValue(I.getArgOperand(0)).getValueType(), 5310 getValue(I.getArgOperand(0)), 5311 getValue(I.getArgOperand(1)), 5312 getValue(I.getArgOperand(2)))); 5313 } else { 5314 // TODO: Intrinsic calls should have fast-math-flags. 5315 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 5316 getValue(I.getArgOperand(0)).getValueType(), 5317 getValue(I.getArgOperand(0)), 5318 getValue(I.getArgOperand(1))); 5319 SDValue Add = DAG.getNode(ISD::FADD, sdl, 5320 getValue(I.getArgOperand(0)).getValueType(), 5321 Mul, 5322 getValue(I.getArgOperand(2))); 5323 setValue(&I, Add); 5324 } 5325 return nullptr; 5326 } 5327 case Intrinsic::convert_to_fp16: 5328 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 5329 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 5330 getValue(I.getArgOperand(0)), 5331 DAG.getTargetConstant(0, sdl, 5332 MVT::i32)))); 5333 return nullptr; 5334 case Intrinsic::convert_from_fp16: 5335 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 5336 TLI.getValueType(DAG.getDataLayout(), I.getType()), 5337 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 5338 getValue(I.getArgOperand(0))))); 5339 return nullptr; 5340 case Intrinsic::pcmarker: { 5341 SDValue Tmp = getValue(I.getArgOperand(0)); 5342 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 5343 return nullptr; 5344 } 5345 case Intrinsic::readcyclecounter: { 5346 SDValue Op = getRoot(); 5347 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 5348 DAG.getVTList(MVT::i64, MVT::Other), Op); 5349 setValue(&I, Res); 5350 DAG.setRoot(Res.getValue(1)); 5351 return nullptr; 5352 } 5353 case Intrinsic::bitreverse: 5354 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 5355 getValue(I.getArgOperand(0)).getValueType(), 5356 getValue(I.getArgOperand(0)))); 5357 return nullptr; 5358 case Intrinsic::bswap: 5359 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 5360 getValue(I.getArgOperand(0)).getValueType(), 5361 getValue(I.getArgOperand(0)))); 5362 return nullptr; 5363 case Intrinsic::cttz: { 5364 SDValue Arg = getValue(I.getArgOperand(0)); 5365 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5366 EVT Ty = Arg.getValueType(); 5367 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 5368 sdl, Ty, Arg)); 5369 return nullptr; 5370 } 5371 case Intrinsic::ctlz: { 5372 SDValue Arg = getValue(I.getArgOperand(0)); 5373 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5374 EVT Ty = Arg.getValueType(); 5375 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 5376 sdl, Ty, Arg)); 5377 return nullptr; 5378 } 5379 case Intrinsic::ctpop: { 5380 SDValue Arg = getValue(I.getArgOperand(0)); 5381 EVT Ty = Arg.getValueType(); 5382 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 5383 return nullptr; 5384 } 5385 case Intrinsic::stacksave: { 5386 SDValue Op = getRoot(); 5387 Res = DAG.getNode( 5388 ISD::STACKSAVE, sdl, 5389 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 5390 setValue(&I, Res); 5391 DAG.setRoot(Res.getValue(1)); 5392 return nullptr; 5393 } 5394 case Intrinsic::stackrestore: { 5395 Res = getValue(I.getArgOperand(0)); 5396 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 5397 return nullptr; 5398 } 5399 case Intrinsic::get_dynamic_area_offset: { 5400 SDValue Op = getRoot(); 5401 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 5402 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5403 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 5404 // target. 5405 if (PtrTy != ResTy) 5406 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 5407 " intrinsic!"); 5408 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 5409 Op); 5410 DAG.setRoot(Op); 5411 setValue(&I, Res); 5412 return nullptr; 5413 } 5414 case Intrinsic::stackguard: { 5415 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 5416 MachineFunction &MF = DAG.getMachineFunction(); 5417 const Module &M = *MF.getFunction()->getParent(); 5418 SDValue Chain = getRoot(); 5419 if (TLI.useLoadStackGuardNode()) { 5420 Res = getLoadStackGuard(DAG, sdl, Chain); 5421 } else { 5422 const Value *Global = TLI.getSDagStackGuard(M); 5423 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 5424 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 5425 MachinePointerInfo(Global, 0), Align, 5426 MachineMemOperand::MOVolatile); 5427 } 5428 DAG.setRoot(Chain); 5429 setValue(&I, Res); 5430 return nullptr; 5431 } 5432 case Intrinsic::stackprotector: { 5433 // Emit code into the DAG to store the stack guard onto the stack. 5434 MachineFunction &MF = DAG.getMachineFunction(); 5435 MachineFrameInfo &MFI = MF.getFrameInfo(); 5436 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 5437 SDValue Src, Chain = getRoot(); 5438 5439 if (TLI.useLoadStackGuardNode()) 5440 Src = getLoadStackGuard(DAG, sdl, Chain); 5441 else 5442 Src = getValue(I.getArgOperand(0)); // The guard's value. 5443 5444 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 5445 5446 int FI = FuncInfo.StaticAllocaMap[Slot]; 5447 MFI.setStackProtectorIndex(FI); 5448 5449 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 5450 5451 // Store the stack protector onto the stack. 5452 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 5453 DAG.getMachineFunction(), FI), 5454 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 5455 setValue(&I, Res); 5456 DAG.setRoot(Res); 5457 return nullptr; 5458 } 5459 case Intrinsic::objectsize: { 5460 // If we don't know by now, we're never going to know. 5461 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 5462 5463 assert(CI && "Non-constant type in __builtin_object_size?"); 5464 5465 SDValue Arg = getValue(I.getCalledValue()); 5466 EVT Ty = Arg.getValueType(); 5467 5468 if (CI->isZero()) 5469 Res = DAG.getConstant(-1ULL, sdl, Ty); 5470 else 5471 Res = DAG.getConstant(0, sdl, Ty); 5472 5473 setValue(&I, Res); 5474 return nullptr; 5475 } 5476 case Intrinsic::annotation: 5477 case Intrinsic::ptr_annotation: 5478 case Intrinsic::invariant_group_barrier: 5479 // Drop the intrinsic, but forward the value 5480 setValue(&I, getValue(I.getOperand(0))); 5481 return nullptr; 5482 case Intrinsic::assume: 5483 case Intrinsic::var_annotation: 5484 // Discard annotate attributes and assumptions 5485 return nullptr; 5486 5487 case Intrinsic::init_trampoline: { 5488 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 5489 5490 SDValue Ops[6]; 5491 Ops[0] = getRoot(); 5492 Ops[1] = getValue(I.getArgOperand(0)); 5493 Ops[2] = getValue(I.getArgOperand(1)); 5494 Ops[3] = getValue(I.getArgOperand(2)); 5495 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 5496 Ops[5] = DAG.getSrcValue(F); 5497 5498 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 5499 5500 DAG.setRoot(Res); 5501 return nullptr; 5502 } 5503 case Intrinsic::adjust_trampoline: { 5504 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 5505 TLI.getPointerTy(DAG.getDataLayout()), 5506 getValue(I.getArgOperand(0)))); 5507 return nullptr; 5508 } 5509 case Intrinsic::gcroot: { 5510 MachineFunction &MF = DAG.getMachineFunction(); 5511 const Function *F = MF.getFunction(); 5512 (void)F; 5513 assert(F->hasGC() && 5514 "only valid in functions with gc specified, enforced by Verifier"); 5515 assert(GFI && "implied by previous"); 5516 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 5517 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 5518 5519 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 5520 GFI->addStackRoot(FI->getIndex(), TypeMap); 5521 return nullptr; 5522 } 5523 case Intrinsic::gcread: 5524 case Intrinsic::gcwrite: 5525 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 5526 case Intrinsic::flt_rounds: 5527 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 5528 return nullptr; 5529 5530 case Intrinsic::expect: { 5531 // Just replace __builtin_expect(exp, c) with EXP. 5532 setValue(&I, getValue(I.getArgOperand(0))); 5533 return nullptr; 5534 } 5535 5536 case Intrinsic::debugtrap: 5537 case Intrinsic::trap: { 5538 StringRef TrapFuncName = 5539 I.getAttributes() 5540 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name") 5541 .getValueAsString(); 5542 if (TrapFuncName.empty()) { 5543 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 5544 ISD::TRAP : ISD::DEBUGTRAP; 5545 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 5546 return nullptr; 5547 } 5548 TargetLowering::ArgListTy Args; 5549 5550 TargetLowering::CallLoweringInfo CLI(DAG); 5551 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee( 5552 CallingConv::C, I.getType(), 5553 DAG.getExternalSymbol(TrapFuncName.data(), 5554 TLI.getPointerTy(DAG.getDataLayout())), 5555 std::move(Args)); 5556 5557 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5558 DAG.setRoot(Result.second); 5559 return nullptr; 5560 } 5561 5562 case Intrinsic::uadd_with_overflow: 5563 case Intrinsic::sadd_with_overflow: 5564 case Intrinsic::usub_with_overflow: 5565 case Intrinsic::ssub_with_overflow: 5566 case Intrinsic::umul_with_overflow: 5567 case Intrinsic::smul_with_overflow: { 5568 ISD::NodeType Op; 5569 switch (Intrinsic) { 5570 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5571 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 5572 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 5573 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 5574 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 5575 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 5576 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 5577 } 5578 SDValue Op1 = getValue(I.getArgOperand(0)); 5579 SDValue Op2 = getValue(I.getArgOperand(1)); 5580 5581 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 5582 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 5583 return nullptr; 5584 } 5585 case Intrinsic::prefetch: { 5586 SDValue Ops[5]; 5587 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 5588 Ops[0] = getRoot(); 5589 Ops[1] = getValue(I.getArgOperand(0)); 5590 Ops[2] = getValue(I.getArgOperand(1)); 5591 Ops[3] = getValue(I.getArgOperand(2)); 5592 Ops[4] = getValue(I.getArgOperand(3)); 5593 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 5594 DAG.getVTList(MVT::Other), Ops, 5595 EVT::getIntegerVT(*Context, 8), 5596 MachinePointerInfo(I.getArgOperand(0)), 5597 0, /* align */ 5598 false, /* volatile */ 5599 rw==0, /* read */ 5600 rw==1)); /* write */ 5601 return nullptr; 5602 } 5603 case Intrinsic::lifetime_start: 5604 case Intrinsic::lifetime_end: { 5605 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 5606 // Stack coloring is not enabled in O0, discard region information. 5607 if (TM.getOptLevel() == CodeGenOpt::None) 5608 return nullptr; 5609 5610 SmallVector<Value *, 4> Allocas; 5611 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL); 5612 5613 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 5614 E = Allocas.end(); Object != E; ++Object) { 5615 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 5616 5617 // Could not find an Alloca. 5618 if (!LifetimeObject) 5619 continue; 5620 5621 // First check that the Alloca is static, otherwise it won't have a 5622 // valid frame index. 5623 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 5624 if (SI == FuncInfo.StaticAllocaMap.end()) 5625 return nullptr; 5626 5627 int FI = SI->second; 5628 5629 SDValue Ops[2]; 5630 Ops[0] = getRoot(); 5631 Ops[1] = 5632 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true); 5633 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 5634 5635 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 5636 DAG.setRoot(Res); 5637 } 5638 return nullptr; 5639 } 5640 case Intrinsic::invariant_start: 5641 // Discard region information. 5642 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 5643 return nullptr; 5644 case Intrinsic::invariant_end: 5645 // Discard region information. 5646 return nullptr; 5647 case Intrinsic::clear_cache: 5648 return TLI.getClearCacheBuiltinName(); 5649 case Intrinsic::donothing: 5650 // ignore 5651 return nullptr; 5652 case Intrinsic::experimental_stackmap: { 5653 visitStackmap(I); 5654 return nullptr; 5655 } 5656 case Intrinsic::experimental_patchpoint_void: 5657 case Intrinsic::experimental_patchpoint_i64: { 5658 visitPatchpoint(&I); 5659 return nullptr; 5660 } 5661 case Intrinsic::experimental_gc_statepoint: { 5662 LowerStatepoint(ImmutableStatepoint(&I)); 5663 return nullptr; 5664 } 5665 case Intrinsic::experimental_gc_result: { 5666 visitGCResult(cast<GCResultInst>(I)); 5667 return nullptr; 5668 } 5669 case Intrinsic::experimental_gc_relocate: { 5670 visitGCRelocate(cast<GCRelocateInst>(I)); 5671 return nullptr; 5672 } 5673 case Intrinsic::instrprof_increment: 5674 llvm_unreachable("instrprof failed to lower an increment"); 5675 case Intrinsic::instrprof_value_profile: 5676 llvm_unreachable("instrprof failed to lower a value profiling call"); 5677 case Intrinsic::localescape: { 5678 MachineFunction &MF = DAG.getMachineFunction(); 5679 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5680 5681 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 5682 // is the same on all targets. 5683 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 5684 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 5685 if (isa<ConstantPointerNull>(Arg)) 5686 continue; // Skip null pointers. They represent a hole in index space. 5687 AllocaInst *Slot = cast<AllocaInst>(Arg); 5688 assert(FuncInfo.StaticAllocaMap.count(Slot) && 5689 "can only escape static allocas"); 5690 int FI = FuncInfo.StaticAllocaMap[Slot]; 5691 MCSymbol *FrameAllocSym = 5692 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5693 GlobalValue::getRealLinkageName(MF.getName()), Idx); 5694 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 5695 TII->get(TargetOpcode::LOCAL_ESCAPE)) 5696 .addSym(FrameAllocSym) 5697 .addFrameIndex(FI); 5698 } 5699 5700 return nullptr; 5701 } 5702 5703 case Intrinsic::localrecover: { 5704 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 5705 MachineFunction &MF = DAG.getMachineFunction(); 5706 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 5707 5708 // Get the symbol that defines the frame offset. 5709 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 5710 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 5711 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX)); 5712 MCSymbol *FrameAllocSym = 5713 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5714 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal); 5715 5716 // Create a MCSymbol for the label to avoid any target lowering 5717 // that would make this PC relative. 5718 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 5719 SDValue OffsetVal = 5720 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 5721 5722 // Add the offset to the FP. 5723 Value *FP = I.getArgOperand(1); 5724 SDValue FPVal = getValue(FP); 5725 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 5726 setValue(&I, Add); 5727 5728 return nullptr; 5729 } 5730 5731 case Intrinsic::eh_exceptionpointer: 5732 case Intrinsic::eh_exceptioncode: { 5733 // Get the exception pointer vreg, copy from it, and resize it to fit. 5734 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 5735 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 5736 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 5737 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 5738 SDValue N = 5739 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5740 if (Intrinsic == Intrinsic::eh_exceptioncode) 5741 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5742 setValue(&I, N); 5743 return nullptr; 5744 } 5745 5746 case Intrinsic::experimental_deoptimize: 5747 LowerDeoptimizeCall(&I); 5748 return nullptr; 5749 } 5750 } 5751 5752 std::pair<SDValue, SDValue> 5753 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5754 const BasicBlock *EHPadBB) { 5755 MachineFunction &MF = DAG.getMachineFunction(); 5756 MachineModuleInfo &MMI = MF.getMMI(); 5757 MCSymbol *BeginLabel = nullptr; 5758 5759 if (EHPadBB) { 5760 // Insert a label before the invoke call to mark the try range. This can be 5761 // used to detect deletion of the invoke via the MachineModuleInfo. 5762 BeginLabel = MMI.getContext().createTempSymbol(); 5763 5764 // For SjLj, keep track of which landing pads go with which invokes 5765 // so as to maintain the ordering of pads in the LSDA. 5766 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5767 if (CallSiteIndex) { 5768 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5769 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 5770 5771 // Now that the call site is handled, stop tracking it. 5772 MMI.setCurrentCallSite(0); 5773 } 5774 5775 // Both PendingLoads and PendingExports must be flushed here; 5776 // this call might not return. 5777 (void)getRoot(); 5778 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5779 5780 CLI.setChain(getRoot()); 5781 } 5782 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5783 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5784 5785 assert((CLI.IsTailCall || Result.second.getNode()) && 5786 "Non-null chain expected with non-tail call!"); 5787 assert((Result.second.getNode() || !Result.first.getNode()) && 5788 "Null value expected with tail call!"); 5789 5790 if (!Result.second.getNode()) { 5791 // As a special case, a null chain means that a tail call has been emitted 5792 // and the DAG root is already updated. 5793 HasTailCall = true; 5794 5795 // Since there's no actual continuation from this block, nothing can be 5796 // relying on us setting vregs for them. 5797 PendingExports.clear(); 5798 } else { 5799 DAG.setRoot(Result.second); 5800 } 5801 5802 if (EHPadBB) { 5803 // Insert a label at the end of the invoke call to mark the try range. This 5804 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5805 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 5806 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5807 5808 // Inform MachineModuleInfo of range. 5809 if (MF.hasEHFunclets()) { 5810 assert(CLI.CS); 5811 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 5812 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS->getInstruction()), 5813 BeginLabel, EndLabel); 5814 } else { 5815 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 5816 } 5817 } 5818 5819 return Result; 5820 } 5821 5822 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5823 bool isTailCall, 5824 const BasicBlock *EHPadBB) { 5825 auto &DL = DAG.getDataLayout(); 5826 FunctionType *FTy = CS.getFunctionType(); 5827 Type *RetTy = CS.getType(); 5828 5829 TargetLowering::ArgListTy Args; 5830 TargetLowering::ArgListEntry Entry; 5831 Args.reserve(CS.arg_size()); 5832 5833 const Value *SwiftErrorVal = nullptr; 5834 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5835 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5836 i != e; ++i) { 5837 const Value *V = *i; 5838 5839 // Skip empty types 5840 if (V->getType()->isEmptyTy()) 5841 continue; 5842 5843 SDValue ArgNode = getValue(V); 5844 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5845 5846 // Skip the first return-type Attribute to get to params. 5847 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5848 5849 // Use swifterror virtual register as input to the call. 5850 if (Entry.isSwiftError && TLI.supportSwiftError()) { 5851 SwiftErrorVal = V; 5852 // We find the virtual register for the actual swifterror argument. 5853 // Instead of using the Value, we use the virtual register instead. 5854 Entry.Node = 5855 DAG.getRegister(FuncInfo.getOrCreateSwiftErrorVReg(FuncInfo.MBB, V), 5856 EVT(TLI.getPointerTy(DL))); 5857 } 5858 5859 Args.push_back(Entry); 5860 5861 // If we have an explicit sret argument that is an Instruction, (i.e., it 5862 // might point to function-local memory), we can't meaningfully tail-call. 5863 if (Entry.isSRet && isa<Instruction>(V)) 5864 isTailCall = false; 5865 } 5866 5867 // Check if target-independent constraints permit a tail call here. 5868 // Target-dependent constraints are checked within TLI->LowerCallTo. 5869 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5870 isTailCall = false; 5871 5872 // Disable tail calls if there is an swifterror argument. Targets have not 5873 // been updated to support tail calls. 5874 if (TLI.supportSwiftError() && SwiftErrorVal) 5875 isTailCall = false; 5876 5877 TargetLowering::CallLoweringInfo CLI(DAG); 5878 CLI.setDebugLoc(getCurSDLoc()) 5879 .setChain(getRoot()) 5880 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5881 .setTailCall(isTailCall) 5882 .setConvergent(CS.isConvergent()); 5883 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 5884 5885 if (Result.first.getNode()) { 5886 const Instruction *Inst = CS.getInstruction(); 5887 Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first); 5888 setValue(Inst, Result.first); 5889 } 5890 5891 // The last element of CLI.InVals has the SDValue for swifterror return. 5892 // Here we copy it to a virtual register and update SwiftErrorMap for 5893 // book-keeping. 5894 if (SwiftErrorVal && TLI.supportSwiftError()) { 5895 // Get the last element of InVals. 5896 SDValue Src = CLI.InVals.back(); 5897 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy(DL)); 5898 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC); 5899 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 5900 // We update the virtual register for the actual swifterror argument. 5901 FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, SwiftErrorVal, VReg); 5902 DAG.setRoot(CopyNode); 5903 } 5904 } 5905 5906 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5907 /// value is equal or not-equal to zero. 5908 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5909 for (const User *U : V->users()) { 5910 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5911 if (IC->isEquality()) 5912 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5913 if (C->isNullValue()) 5914 continue; 5915 // Unknown instruction. 5916 return false; 5917 } 5918 return true; 5919 } 5920 5921 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5922 Type *LoadTy, 5923 SelectionDAGBuilder &Builder) { 5924 5925 // Check to see if this load can be trivially constant folded, e.g. if the 5926 // input is from a string literal. 5927 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5928 // Cast pointer to the type we really want to load. 5929 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5930 PointerType::getUnqual(LoadTy)); 5931 5932 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 5933 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 5934 return Builder.getValue(LoadCst); 5935 } 5936 5937 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5938 // still constant memory, the input chain can be the entry node. 5939 SDValue Root; 5940 bool ConstantMemory = false; 5941 5942 // Do not serialize (non-volatile) loads of constant memory with anything. 5943 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5944 Root = Builder.DAG.getEntryNode(); 5945 ConstantMemory = true; 5946 } else { 5947 // Do not serialize non-volatile loads against each other. 5948 Root = Builder.DAG.getRoot(); 5949 } 5950 5951 SDValue Ptr = Builder.getValue(PtrVal); 5952 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5953 Ptr, MachinePointerInfo(PtrVal), 5954 /* Alignment = */ 1); 5955 5956 if (!ConstantMemory) 5957 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5958 return LoadVal; 5959 } 5960 5961 /// processIntegerCallValue - Record the value for an instruction that 5962 /// produces an integer result, converting the type where necessary. 5963 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5964 SDValue Value, 5965 bool IsSigned) { 5966 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5967 I.getType(), true); 5968 if (IsSigned) 5969 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5970 else 5971 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5972 setValue(&I, Value); 5973 } 5974 5975 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5976 /// If so, return true and lower it, otherwise return false and it will be 5977 /// lowered like a normal call. 5978 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5979 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5980 const Value *Size = I.getArgOperand(2); 5981 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5982 if (CSize && CSize->getZExtValue() == 0) { 5983 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5984 I.getType(), true); 5985 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 5986 return true; 5987 } 5988 5989 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 5990 std::pair<SDValue, SDValue> Res = 5991 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5992 getValue(LHS), getValue(RHS), getValue(Size), 5993 MachinePointerInfo(LHS), 5994 MachinePointerInfo(RHS)); 5995 if (Res.first.getNode()) { 5996 processIntegerCallValue(I, Res.first, true); 5997 PendingLoads.push_back(Res.second); 5998 return true; 5999 } 6000 6001 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 6002 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 6003 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 6004 bool ActuallyDoIt = true; 6005 MVT LoadVT; 6006 Type *LoadTy; 6007 switch (CSize->getZExtValue()) { 6008 default: 6009 LoadVT = MVT::Other; 6010 LoadTy = nullptr; 6011 ActuallyDoIt = false; 6012 break; 6013 case 2: 6014 LoadVT = MVT::i16; 6015 LoadTy = Type::getInt16Ty(CSize->getContext()); 6016 break; 6017 case 4: 6018 LoadVT = MVT::i32; 6019 LoadTy = Type::getInt32Ty(CSize->getContext()); 6020 break; 6021 case 8: 6022 LoadVT = MVT::i64; 6023 LoadTy = Type::getInt64Ty(CSize->getContext()); 6024 break; 6025 /* 6026 case 16: 6027 LoadVT = MVT::v4i32; 6028 LoadTy = Type::getInt32Ty(CSize->getContext()); 6029 LoadTy = VectorType::get(LoadTy, 4); 6030 break; 6031 */ 6032 } 6033 6034 // This turns into unaligned loads. We only do this if the target natively 6035 // supports the MVT we'll be loading or if it is small enough (<= 4) that 6036 // we'll only produce a small number of byte loads. 6037 6038 // Require that we can find a legal MVT, and only do this if the target 6039 // supports unaligned loads of that type. Expanding into byte loads would 6040 // bloat the code. 6041 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6042 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 6043 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 6044 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 6045 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 6046 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 6047 // TODO: Check alignment of src and dest ptrs. 6048 if (!TLI.isTypeLegal(LoadVT) || 6049 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 6050 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 6051 ActuallyDoIt = false; 6052 } 6053 6054 if (ActuallyDoIt) { 6055 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 6056 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 6057 6058 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 6059 ISD::SETNE); 6060 processIntegerCallValue(I, Res, false); 6061 return true; 6062 } 6063 } 6064 6065 6066 return false; 6067 } 6068 6069 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 6070 /// form. If so, return true and lower it, otherwise return false and it 6071 /// will be lowered like a normal call. 6072 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 6073 const Value *Src = I.getArgOperand(0); 6074 const Value *Char = I.getArgOperand(1); 6075 const Value *Length = I.getArgOperand(2); 6076 6077 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6078 std::pair<SDValue, SDValue> Res = 6079 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 6080 getValue(Src), getValue(Char), getValue(Length), 6081 MachinePointerInfo(Src)); 6082 if (Res.first.getNode()) { 6083 setValue(&I, Res.first); 6084 PendingLoads.push_back(Res.second); 6085 return true; 6086 } 6087 6088 return false; 6089 } 6090 6091 /// 6092 /// visitMemPCpyCall -- lower a mempcpy call as a memcpy followed by code to 6093 /// to adjust the dst pointer by the size of the copied memory. 6094 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 6095 SDValue Dst = getValue(I.getArgOperand(0)); 6096 SDValue Src = getValue(I.getArgOperand(1)); 6097 SDValue Size = getValue(I.getArgOperand(2)); 6098 6099 unsigned DstAlign = DAG.InferPtrAlignment(Dst); 6100 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 6101 unsigned Align = std::min(DstAlign, SrcAlign); 6102 if (Align == 0) // Alignment of one or both could not be inferred. 6103 Align = 1; // 0 and 1 both specify no alignment, but 0 is reserved. 6104 6105 bool isVol = false; 6106 SDLoc sdl = getCurSDLoc(); 6107 6108 // In the mempcpy context we need to pass in a false value for isTailCall 6109 // because the return pointer needs to be adjusted by the size of 6110 // the copied memory. 6111 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Align, isVol, 6112 false, /*isTailCall=*/false, 6113 MachinePointerInfo(I.getArgOperand(0)), 6114 MachinePointerInfo(I.getArgOperand(1))); 6115 assert(MC.getNode() != nullptr && 6116 "** memcpy should not be lowered as TailCall in mempcpy context **"); 6117 DAG.setRoot(MC); 6118 6119 // Check if Size needs to be truncated or extended. 6120 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 6121 6122 // Adjust return pointer to point just past the last dst byte. 6123 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 6124 Dst, Size); 6125 setValue(&I, DstPlusSize); 6126 return true; 6127 } 6128 6129 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 6130 /// optimized form. If so, return true and lower it, otherwise return false 6131 /// and it will be lowered like a normal call. 6132 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 6133 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 6134 6135 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6136 std::pair<SDValue, SDValue> Res = 6137 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 6138 getValue(Arg0), getValue(Arg1), 6139 MachinePointerInfo(Arg0), 6140 MachinePointerInfo(Arg1), isStpcpy); 6141 if (Res.first.getNode()) { 6142 setValue(&I, Res.first); 6143 DAG.setRoot(Res.second); 6144 return true; 6145 } 6146 6147 return false; 6148 } 6149 6150 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 6151 /// If so, return true and lower it, otherwise return false and it will be 6152 /// lowered like a normal call. 6153 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 6154 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 6155 6156 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6157 std::pair<SDValue, SDValue> Res = 6158 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 6159 getValue(Arg0), getValue(Arg1), 6160 MachinePointerInfo(Arg0), 6161 MachinePointerInfo(Arg1)); 6162 if (Res.first.getNode()) { 6163 processIntegerCallValue(I, Res.first, true); 6164 PendingLoads.push_back(Res.second); 6165 return true; 6166 } 6167 6168 return false; 6169 } 6170 6171 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 6172 /// form. If so, return true and lower it, otherwise return false and it 6173 /// will be lowered like a normal call. 6174 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 6175 const Value *Arg0 = I.getArgOperand(0); 6176 6177 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6178 std::pair<SDValue, SDValue> Res = 6179 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 6180 getValue(Arg0), MachinePointerInfo(Arg0)); 6181 if (Res.first.getNode()) { 6182 processIntegerCallValue(I, Res.first, false); 6183 PendingLoads.push_back(Res.second); 6184 return true; 6185 } 6186 6187 return false; 6188 } 6189 6190 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 6191 /// form. If so, return true and lower it, otherwise return false and it 6192 /// will be lowered like a normal call. 6193 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 6194 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 6195 6196 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6197 std::pair<SDValue, SDValue> Res = 6198 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 6199 getValue(Arg0), getValue(Arg1), 6200 MachinePointerInfo(Arg0)); 6201 if (Res.first.getNode()) { 6202 processIntegerCallValue(I, Res.first, false); 6203 PendingLoads.push_back(Res.second); 6204 return true; 6205 } 6206 6207 return false; 6208 } 6209 6210 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 6211 /// operation (as expected), translate it to an SDNode with the specified opcode 6212 /// and return true. 6213 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 6214 unsigned Opcode) { 6215 // We already checked this call's prototype; verify it doesn't modify errno. 6216 if (!I.onlyReadsMemory()) 6217 return false; 6218 6219 SDValue Tmp = getValue(I.getArgOperand(0)); 6220 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 6221 return true; 6222 } 6223 6224 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 6225 /// operation (as expected), translate it to an SDNode with the specified opcode 6226 /// and return true. 6227 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 6228 unsigned Opcode) { 6229 // We already checked this call's prototype; verify it doesn't modify errno. 6230 if (!I.onlyReadsMemory()) 6231 return false; 6232 6233 SDValue Tmp0 = getValue(I.getArgOperand(0)); 6234 SDValue Tmp1 = getValue(I.getArgOperand(1)); 6235 EVT VT = Tmp0.getValueType(); 6236 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 6237 return true; 6238 } 6239 6240 void SelectionDAGBuilder::visitCall(const CallInst &I) { 6241 // Handle inline assembly differently. 6242 if (isa<InlineAsm>(I.getCalledValue())) { 6243 visitInlineAsm(&I); 6244 return; 6245 } 6246 6247 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6248 computeUsesVAFloatArgument(I, MMI); 6249 6250 const char *RenameFn = nullptr; 6251 if (Function *F = I.getCalledFunction()) { 6252 if (F->isDeclaration()) { 6253 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 6254 if (unsigned IID = II->getIntrinsicID(F)) { 6255 RenameFn = visitIntrinsicCall(I, IID); 6256 if (!RenameFn) 6257 return; 6258 } 6259 } 6260 if (Intrinsic::ID IID = F->getIntrinsicID()) { 6261 RenameFn = visitIntrinsicCall(I, IID); 6262 if (!RenameFn) 6263 return; 6264 } 6265 } 6266 6267 // Check for well-known libc/libm calls. If the function is internal, it 6268 // can't be a library call. Don't do the check if marked as nobuiltin for 6269 // some reason. 6270 LibFunc::Func Func; 6271 if (!I.isNoBuiltin() && !F->hasLocalLinkage() && F->hasName() && 6272 LibInfo->getLibFunc(*F, Func) && 6273 LibInfo->hasOptimizedCodeGen(Func)) { 6274 switch (Func) { 6275 default: break; 6276 case LibFunc::copysign: 6277 case LibFunc::copysignf: 6278 case LibFunc::copysignl: 6279 // We already checked this call's prototype; verify it doesn't modify 6280 // errno. 6281 if (I.onlyReadsMemory()) { 6282 SDValue LHS = getValue(I.getArgOperand(0)); 6283 SDValue RHS = getValue(I.getArgOperand(1)); 6284 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 6285 LHS.getValueType(), LHS, RHS)); 6286 return; 6287 } 6288 break; 6289 case LibFunc::fabs: 6290 case LibFunc::fabsf: 6291 case LibFunc::fabsl: 6292 if (visitUnaryFloatCall(I, ISD::FABS)) 6293 return; 6294 break; 6295 case LibFunc::fmin: 6296 case LibFunc::fminf: 6297 case LibFunc::fminl: 6298 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 6299 return; 6300 break; 6301 case LibFunc::fmax: 6302 case LibFunc::fmaxf: 6303 case LibFunc::fmaxl: 6304 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 6305 return; 6306 break; 6307 case LibFunc::sin: 6308 case LibFunc::sinf: 6309 case LibFunc::sinl: 6310 if (visitUnaryFloatCall(I, ISD::FSIN)) 6311 return; 6312 break; 6313 case LibFunc::cos: 6314 case LibFunc::cosf: 6315 case LibFunc::cosl: 6316 if (visitUnaryFloatCall(I, ISD::FCOS)) 6317 return; 6318 break; 6319 case LibFunc::sqrt: 6320 case LibFunc::sqrtf: 6321 case LibFunc::sqrtl: 6322 case LibFunc::sqrt_finite: 6323 case LibFunc::sqrtf_finite: 6324 case LibFunc::sqrtl_finite: 6325 if (visitUnaryFloatCall(I, ISD::FSQRT)) 6326 return; 6327 break; 6328 case LibFunc::floor: 6329 case LibFunc::floorf: 6330 case LibFunc::floorl: 6331 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 6332 return; 6333 break; 6334 case LibFunc::nearbyint: 6335 case LibFunc::nearbyintf: 6336 case LibFunc::nearbyintl: 6337 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 6338 return; 6339 break; 6340 case LibFunc::ceil: 6341 case LibFunc::ceilf: 6342 case LibFunc::ceill: 6343 if (visitUnaryFloatCall(I, ISD::FCEIL)) 6344 return; 6345 break; 6346 case LibFunc::rint: 6347 case LibFunc::rintf: 6348 case LibFunc::rintl: 6349 if (visitUnaryFloatCall(I, ISD::FRINT)) 6350 return; 6351 break; 6352 case LibFunc::round: 6353 case LibFunc::roundf: 6354 case LibFunc::roundl: 6355 if (visitUnaryFloatCall(I, ISD::FROUND)) 6356 return; 6357 break; 6358 case LibFunc::trunc: 6359 case LibFunc::truncf: 6360 case LibFunc::truncl: 6361 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 6362 return; 6363 break; 6364 case LibFunc::log2: 6365 case LibFunc::log2f: 6366 case LibFunc::log2l: 6367 if (visitUnaryFloatCall(I, ISD::FLOG2)) 6368 return; 6369 break; 6370 case LibFunc::exp2: 6371 case LibFunc::exp2f: 6372 case LibFunc::exp2l: 6373 if (visitUnaryFloatCall(I, ISD::FEXP2)) 6374 return; 6375 break; 6376 case LibFunc::memcmp: 6377 if (visitMemCmpCall(I)) 6378 return; 6379 break; 6380 case LibFunc::mempcpy: 6381 if (visitMemPCpyCall(I)) 6382 return; 6383 break; 6384 case LibFunc::memchr: 6385 if (visitMemChrCall(I)) 6386 return; 6387 break; 6388 case LibFunc::strcpy: 6389 if (visitStrCpyCall(I, false)) 6390 return; 6391 break; 6392 case LibFunc::stpcpy: 6393 if (visitStrCpyCall(I, true)) 6394 return; 6395 break; 6396 case LibFunc::strcmp: 6397 if (visitStrCmpCall(I)) 6398 return; 6399 break; 6400 case LibFunc::strlen: 6401 if (visitStrLenCall(I)) 6402 return; 6403 break; 6404 case LibFunc::strnlen: 6405 if (visitStrNLenCall(I)) 6406 return; 6407 break; 6408 } 6409 } 6410 } 6411 6412 SDValue Callee; 6413 if (!RenameFn) 6414 Callee = getValue(I.getCalledValue()); 6415 else 6416 Callee = DAG.getExternalSymbol( 6417 RenameFn, 6418 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6419 6420 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 6421 // have to do anything here to lower funclet bundles. 6422 assert(!I.hasOperandBundlesOtherThan( 6423 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 6424 "Cannot lower calls with arbitrary operand bundles!"); 6425 6426 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 6427 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 6428 else 6429 // Check if we can potentially perform a tail call. More detailed checking 6430 // is be done within LowerCallTo, after more information about the call is 6431 // known. 6432 LowerCallTo(&I, Callee, I.isTailCall()); 6433 } 6434 6435 namespace { 6436 6437 /// AsmOperandInfo - This contains information for each constraint that we are 6438 /// lowering. 6439 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 6440 public: 6441 /// CallOperand - If this is the result output operand or a clobber 6442 /// this is null, otherwise it is the incoming operand to the CallInst. 6443 /// This gets modified as the asm is processed. 6444 SDValue CallOperand; 6445 6446 /// AssignedRegs - If this is a register or register class operand, this 6447 /// contains the set of register corresponding to the operand. 6448 RegsForValue AssignedRegs; 6449 6450 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 6451 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 6452 } 6453 6454 /// Whether or not this operand accesses memory 6455 bool hasMemory(const TargetLowering &TLI) const { 6456 // Indirect operand accesses access memory. 6457 if (isIndirect) 6458 return true; 6459 6460 for (const auto &Code : Codes) 6461 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 6462 return true; 6463 6464 return false; 6465 } 6466 6467 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 6468 /// corresponds to. If there is no Value* for this operand, it returns 6469 /// MVT::Other. 6470 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 6471 const DataLayout &DL) const { 6472 if (!CallOperandVal) return MVT::Other; 6473 6474 if (isa<BasicBlock>(CallOperandVal)) 6475 return TLI.getPointerTy(DL); 6476 6477 llvm::Type *OpTy = CallOperandVal->getType(); 6478 6479 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 6480 // If this is an indirect operand, the operand is a pointer to the 6481 // accessed type. 6482 if (isIndirect) { 6483 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 6484 if (!PtrTy) 6485 report_fatal_error("Indirect operand for inline asm not a pointer!"); 6486 OpTy = PtrTy->getElementType(); 6487 } 6488 6489 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 6490 if (StructType *STy = dyn_cast<StructType>(OpTy)) 6491 if (STy->getNumElements() == 1) 6492 OpTy = STy->getElementType(0); 6493 6494 // If OpTy is not a single value, it may be a struct/union that we 6495 // can tile with integers. 6496 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 6497 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 6498 switch (BitSize) { 6499 default: break; 6500 case 1: 6501 case 8: 6502 case 16: 6503 case 32: 6504 case 64: 6505 case 128: 6506 OpTy = IntegerType::get(Context, BitSize); 6507 break; 6508 } 6509 } 6510 6511 return TLI.getValueType(DL, OpTy, true); 6512 } 6513 }; 6514 6515 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 6516 6517 } // end anonymous namespace 6518 6519 /// Make sure that the output operand \p OpInfo and its corresponding input 6520 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 6521 /// out). 6522 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 6523 SDISelAsmOperandInfo &MatchingOpInfo, 6524 SelectionDAG &DAG) { 6525 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 6526 return; 6527 6528 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 6529 const auto &TLI = DAG.getTargetLoweringInfo(); 6530 6531 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 6532 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 6533 OpInfo.ConstraintVT); 6534 std::pair<unsigned, const TargetRegisterClass *> InputRC = 6535 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 6536 MatchingOpInfo.ConstraintVT); 6537 if ((OpInfo.ConstraintVT.isInteger() != 6538 MatchingOpInfo.ConstraintVT.isInteger()) || 6539 (MatchRC.second != InputRC.second)) { 6540 // FIXME: error out in a more elegant fashion 6541 report_fatal_error("Unsupported asm: input constraint" 6542 " with a matching output constraint of" 6543 " incompatible type!"); 6544 } 6545 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 6546 } 6547 6548 /// Get a direct memory input to behave well as an indirect operand. 6549 /// This may introduce stores, hence the need for a \p Chain. 6550 /// \return The (possibly updated) chain. 6551 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 6552 SDISelAsmOperandInfo &OpInfo, 6553 SelectionDAG &DAG) { 6554 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6555 6556 // If we don't have an indirect input, put it in the constpool if we can, 6557 // otherwise spill it to a stack slot. 6558 // TODO: This isn't quite right. We need to handle these according to 6559 // the addressing mode that the constraint wants. Also, this may take 6560 // an additional register for the computation and we don't want that 6561 // either. 6562 6563 // If the operand is a float, integer, or vector constant, spill to a 6564 // constant pool entry to get its address. 6565 const Value *OpVal = OpInfo.CallOperandVal; 6566 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6567 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6568 OpInfo.CallOperand = DAG.getConstantPool( 6569 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 6570 return Chain; 6571 } 6572 6573 // Otherwise, create a stack slot and emit a store to it before the asm. 6574 Type *Ty = OpVal->getType(); 6575 auto &DL = DAG.getDataLayout(); 6576 uint64_t TySize = DL.getTypeAllocSize(Ty); 6577 unsigned Align = DL.getPrefTypeAlignment(Ty); 6578 MachineFunction &MF = DAG.getMachineFunction(); 6579 int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 6580 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy(DL)); 6581 Chain = DAG.getStore(Chain, Location, OpInfo.CallOperand, StackSlot, 6582 MachinePointerInfo::getFixedStack(MF, SSFI)); 6583 OpInfo.CallOperand = StackSlot; 6584 6585 return Chain; 6586 } 6587 6588 /// GetRegistersForValue - Assign registers (virtual or physical) for the 6589 /// specified operand. We prefer to assign virtual registers, to allow the 6590 /// register allocator to handle the assignment process. However, if the asm 6591 /// uses features that we can't model on machineinstrs, we have SDISel do the 6592 /// allocation. This produces generally horrible, but correct, code. 6593 /// 6594 /// OpInfo describes the operand. 6595 /// 6596 static void GetRegistersForValue(SelectionDAG &DAG, const TargetLowering &TLI, 6597 const SDLoc &DL, 6598 SDISelAsmOperandInfo &OpInfo) { 6599 LLVMContext &Context = *DAG.getContext(); 6600 6601 MachineFunction &MF = DAG.getMachineFunction(); 6602 SmallVector<unsigned, 4> Regs; 6603 6604 // If this is a constraint for a single physreg, or a constraint for a 6605 // register class, find it. 6606 std::pair<unsigned, const TargetRegisterClass *> PhysReg = 6607 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(), 6608 OpInfo.ConstraintCode, 6609 OpInfo.ConstraintVT); 6610 6611 unsigned NumRegs = 1; 6612 if (OpInfo.ConstraintVT != MVT::Other) { 6613 // If this is a FP input in an integer register (or visa versa) insert a bit 6614 // cast of the input value. More generally, handle any case where the input 6615 // value disagrees with the register class we plan to stick this in. 6616 if (OpInfo.Type == InlineAsm::isInput && 6617 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 6618 // Try to convert to the first EVT that the reg class contains. If the 6619 // types are identical size, use a bitcast to convert (e.g. two differing 6620 // vector types). 6621 MVT RegVT = *PhysReg.second->vt_begin(); 6622 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 6623 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6624 RegVT, OpInfo.CallOperand); 6625 OpInfo.ConstraintVT = RegVT; 6626 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 6627 // If the input is a FP value and we want it in FP registers, do a 6628 // bitcast to the corresponding integer type. This turns an f64 value 6629 // into i64, which can be passed with two i32 values on a 32-bit 6630 // machine. 6631 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 6632 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6633 RegVT, OpInfo.CallOperand); 6634 OpInfo.ConstraintVT = RegVT; 6635 } 6636 } 6637 6638 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 6639 } 6640 6641 MVT RegVT; 6642 EVT ValueVT = OpInfo.ConstraintVT; 6643 6644 // If this is a constraint for a specific physical register, like {r17}, 6645 // assign it now. 6646 if (unsigned AssignedReg = PhysReg.first) { 6647 const TargetRegisterClass *RC = PhysReg.second; 6648 if (OpInfo.ConstraintVT == MVT::Other) 6649 ValueVT = *RC->vt_begin(); 6650 6651 // Get the actual register value type. This is important, because the user 6652 // may have asked for (e.g.) the AX register in i32 type. We need to 6653 // remember that AX is actually i16 to get the right extension. 6654 RegVT = *RC->vt_begin(); 6655 6656 // This is a explicit reference to a physical register. 6657 Regs.push_back(AssignedReg); 6658 6659 // If this is an expanded reference, add the rest of the regs to Regs. 6660 if (NumRegs != 1) { 6661 TargetRegisterClass::iterator I = RC->begin(); 6662 for (; *I != AssignedReg; ++I) 6663 assert(I != RC->end() && "Didn't find reg!"); 6664 6665 // Already added the first reg. 6666 --NumRegs; ++I; 6667 for (; NumRegs; --NumRegs, ++I) { 6668 assert(I != RC->end() && "Ran out of registers to allocate!"); 6669 Regs.push_back(*I); 6670 } 6671 } 6672 6673 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6674 return; 6675 } 6676 6677 // Otherwise, if this was a reference to an LLVM register class, create vregs 6678 // for this reference. 6679 if (const TargetRegisterClass *RC = PhysReg.second) { 6680 RegVT = *RC->vt_begin(); 6681 if (OpInfo.ConstraintVT == MVT::Other) 6682 ValueVT = RegVT; 6683 6684 // Create the appropriate number of virtual registers. 6685 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6686 for (; NumRegs; --NumRegs) 6687 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6688 6689 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6690 return; 6691 } 6692 6693 // Otherwise, we couldn't allocate enough registers for this. 6694 } 6695 6696 static unsigned 6697 findMatchingInlineAsmOperand(unsigned OperandNo, 6698 const std::vector<SDValue> &AsmNodeOperands) { 6699 // Scan until we find the definition we already emitted of this operand. 6700 unsigned CurOp = InlineAsm::Op_FirstOperand; 6701 for (; OperandNo; --OperandNo) { 6702 // Advance to the next operand. 6703 unsigned OpFlag = 6704 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6705 assert((InlineAsm::isRegDefKind(OpFlag) || 6706 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6707 InlineAsm::isMemKind(OpFlag)) && 6708 "Skipped past definitions?"); 6709 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 6710 } 6711 return CurOp; 6712 } 6713 6714 /// Fill \p Regs with \p NumRegs new virtual registers of type \p RegVT 6715 /// \return true if it has succeeded, false otherwise 6716 static bool createVirtualRegs(SmallVector<unsigned, 4> &Regs, unsigned NumRegs, 6717 MVT RegVT, SelectionDAG &DAG) { 6718 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6719 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6720 for (unsigned i = 0, e = NumRegs; i != e; ++i) { 6721 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6722 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6723 else 6724 return false; 6725 } 6726 return true; 6727 } 6728 6729 class ExtraFlags { 6730 unsigned Flags = 0; 6731 6732 public: 6733 explicit ExtraFlags(ImmutableCallSite CS) { 6734 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6735 if (IA->hasSideEffects()) 6736 Flags |= InlineAsm::Extra_HasSideEffects; 6737 if (IA->isAlignStack()) 6738 Flags |= InlineAsm::Extra_IsAlignStack; 6739 if (CS.isConvergent()) 6740 Flags |= InlineAsm::Extra_IsConvergent; 6741 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6742 } 6743 6744 void update(const llvm::TargetLowering::AsmOperandInfo &OpInfo) { 6745 // Ideally, we would only check against memory constraints. However, the 6746 // meaning of an Other constraint can be target-specific and we can't easily 6747 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6748 // for Other constraints as well. 6749 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6750 OpInfo.ConstraintType == TargetLowering::C_Other) { 6751 if (OpInfo.Type == InlineAsm::isInput) 6752 Flags |= InlineAsm::Extra_MayLoad; 6753 else if (OpInfo.Type == InlineAsm::isOutput) 6754 Flags |= InlineAsm::Extra_MayStore; 6755 else if (OpInfo.Type == InlineAsm::isClobber) 6756 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6757 } 6758 } 6759 6760 unsigned get() const { return Flags; } 6761 }; 6762 6763 /// visitInlineAsm - Handle a call to an InlineAsm object. 6764 /// 6765 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 6766 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6767 6768 /// ConstraintOperands - Information about all of the constraints. 6769 SDISelAsmOperandInfoVector ConstraintOperands; 6770 6771 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6772 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 6773 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 6774 6775 bool hasMemory = false; 6776 6777 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6778 ExtraFlags ExtraInfo(CS); 6779 6780 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 6781 unsigned ResNo = 0; // ResNo - The result number of the next output. 6782 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6783 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 6784 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 6785 6786 MVT OpVT = MVT::Other; 6787 6788 // Compute the value type for each operand. 6789 if (OpInfo.Type == InlineAsm::isInput || 6790 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 6791 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6792 6793 // Process the call argument. BasicBlocks are labels, currently appearing 6794 // only in asm's. 6795 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 6796 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 6797 } else { 6798 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 6799 } 6800 6801 OpVT = 6802 OpInfo 6803 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 6804 .getSimpleVT(); 6805 } 6806 6807 if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 6808 // The return value of the call is this value. As such, there is no 6809 // corresponding argument. 6810 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6811 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 6812 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), 6813 STy->getElementType(ResNo)); 6814 } else { 6815 assert(ResNo == 0 && "Asm only has one result!"); 6816 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 6817 } 6818 ++ResNo; 6819 } 6820 6821 OpInfo.ConstraintVT = OpVT; 6822 6823 if (!hasMemory) 6824 hasMemory = OpInfo.hasMemory(TLI); 6825 6826 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6827 // FIXME: Could we compute this on OpInfo rather than TargetConstraints[i]? 6828 auto TargetConstraint = TargetConstraints[i]; 6829 6830 // Compute the constraint code and ConstraintType to use. 6831 TLI.ComputeConstraintToUse(TargetConstraint, SDValue()); 6832 6833 ExtraInfo.update(TargetConstraint); 6834 } 6835 6836 SDValue Chain, Flag; 6837 6838 // We won't need to flush pending loads if this asm doesn't touch 6839 // memory and is nonvolatile. 6840 if (hasMemory || IA->hasSideEffects()) 6841 Chain = getRoot(); 6842 else 6843 Chain = DAG.getRoot(); 6844 6845 // Second pass over the constraints: compute which constraint option to use 6846 // and assign registers to constraints that want a specific physreg. 6847 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6848 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6849 6850 // If this is an output operand with a matching input operand, look up the 6851 // matching input. If their types mismatch, e.g. one is an integer, the 6852 // other is floating point, or their sizes are different, flag it as an 6853 // error. 6854 if (OpInfo.hasMatchingInput()) { 6855 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 6856 patchMatchingInput(OpInfo, Input, DAG); 6857 } 6858 6859 // Compute the constraint code and ConstraintType to use. 6860 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6861 6862 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6863 OpInfo.Type == InlineAsm::isClobber) 6864 continue; 6865 6866 // If this is a memory input, and if the operand is not indirect, do what we 6867 // need to to provide an address for the memory input. 6868 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6869 !OpInfo.isIndirect) { 6870 assert((OpInfo.isMultipleAlternative || 6871 (OpInfo.Type == InlineAsm::isInput)) && 6872 "Can only indirectify direct input operands!"); 6873 6874 // Memory operands really want the address of the value. 6875 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 6876 6877 // There is no longer a Value* corresponding to this operand. 6878 OpInfo.CallOperandVal = nullptr; 6879 6880 // It is now an indirect operand. 6881 OpInfo.isIndirect = true; 6882 } 6883 6884 // If this constraint is for a specific register, allocate it before 6885 // anything else. 6886 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6887 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6888 } 6889 6890 // Third pass - Loop over all of the operands, assigning virtual or physregs 6891 // to register class operands. 6892 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6893 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6894 6895 // C_Register operands have already been allocated, Other/Memory don't need 6896 // to be. 6897 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6898 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6899 } 6900 6901 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6902 std::vector<SDValue> AsmNodeOperands; 6903 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6904 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 6905 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 6906 6907 // If we have a !srcloc metadata node associated with it, we want to attach 6908 // this to the ultimately generated inline asm machineinstr. To do this, we 6909 // pass in the third operand as this (potentially null) inline asm MDNode. 6910 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6911 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6912 6913 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6914 // bits as operand 3. 6915 AsmNodeOperands.push_back(DAG.getTargetConstant( 6916 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6917 6918 // Loop over all of the inputs, copying the operand values into the 6919 // appropriate registers and processing the output regs. 6920 RegsForValue RetValRegs; 6921 6922 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6923 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6924 6925 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6926 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6927 6928 switch (OpInfo.Type) { 6929 case InlineAsm::isOutput: { 6930 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6931 OpInfo.ConstraintType != TargetLowering::C_Register) { 6932 // Memory output, or 'other' output (e.g. 'X' constraint). 6933 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6934 6935 unsigned ConstraintID = 6936 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6937 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6938 "Failed to convert memory constraint code to constraint id."); 6939 6940 // Add information to the INLINEASM node to know about this output. 6941 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6942 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 6943 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 6944 MVT::i32)); 6945 AsmNodeOperands.push_back(OpInfo.CallOperand); 6946 break; 6947 } 6948 6949 // Otherwise, this is a register or register class output. 6950 6951 // Copy the output from the appropriate register. Find a register that 6952 // we can use. 6953 if (OpInfo.AssignedRegs.Regs.empty()) { 6954 emitInlineAsmError( 6955 CS, "couldn't allocate output register for constraint '" + 6956 Twine(OpInfo.ConstraintCode) + "'"); 6957 return; 6958 } 6959 6960 // If this is an indirect operand, store through the pointer after the 6961 // asm. 6962 if (OpInfo.isIndirect) { 6963 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6964 OpInfo.CallOperandVal)); 6965 } else { 6966 // This is the result value of the call. 6967 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6968 // Concatenate this output onto the outputs list. 6969 RetValRegs.append(OpInfo.AssignedRegs); 6970 } 6971 6972 // Add information to the INLINEASM node to know that this register is 6973 // set. 6974 OpInfo.AssignedRegs 6975 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6976 ? InlineAsm::Kind_RegDefEarlyClobber 6977 : InlineAsm::Kind_RegDef, 6978 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 6979 break; 6980 } 6981 case InlineAsm::isInput: { 6982 SDValue InOperandVal = OpInfo.CallOperand; 6983 6984 if (OpInfo.isMatchingInputConstraint()) { 6985 // If this is required to match an output register we have already set, 6986 // just use its register. 6987 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 6988 AsmNodeOperands); 6989 unsigned OpFlag = 6990 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6991 if (InlineAsm::isRegDefKind(OpFlag) || 6992 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6993 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6994 if (OpInfo.isIndirect) { 6995 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6996 emitInlineAsmError(CS, "inline asm not supported yet:" 6997 " don't know how to handle tied " 6998 "indirect register inputs"); 6999 return; 7000 } 7001 7002 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 7003 SmallVector<unsigned, 4> Regs; 7004 7005 if (!createVirtualRegs(Regs, 7006 InlineAsm::getNumOperandRegisters(OpFlag), 7007 RegVT, DAG)) { 7008 emitInlineAsmError(CS, "inline asm error: This value type register " 7009 "class is not natively supported!"); 7010 return; 7011 } 7012 7013 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 7014 7015 SDLoc dl = getCurSDLoc(); 7016 // Use the produced MatchedRegs object to 7017 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, 7018 Chain, &Flag, CS.getInstruction()); 7019 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 7020 true, OpInfo.getMatchedOperand(), dl, 7021 DAG, AsmNodeOperands); 7022 break; 7023 } 7024 7025 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 7026 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 7027 "Unexpected number of operands"); 7028 // Add information to the INLINEASM node to know about this input. 7029 // See InlineAsm.h isUseOperandTiedToDef. 7030 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 7031 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 7032 OpInfo.getMatchedOperand()); 7033 AsmNodeOperands.push_back(DAG.getTargetConstant( 7034 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 7035 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 7036 break; 7037 } 7038 7039 // Treat indirect 'X' constraint as memory. 7040 if (OpInfo.ConstraintType == TargetLowering::C_Other && 7041 OpInfo.isIndirect) 7042 OpInfo.ConstraintType = TargetLowering::C_Memory; 7043 7044 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 7045 std::vector<SDValue> Ops; 7046 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 7047 Ops, DAG); 7048 if (Ops.empty()) { 7049 emitInlineAsmError(CS, "invalid operand for inline asm constraint '" + 7050 Twine(OpInfo.ConstraintCode) + "'"); 7051 return; 7052 } 7053 7054 // Add information to the INLINEASM node to know about this input. 7055 unsigned ResOpType = 7056 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 7057 AsmNodeOperands.push_back(DAG.getTargetConstant( 7058 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 7059 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 7060 break; 7061 } 7062 7063 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 7064 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 7065 assert(InOperandVal.getValueType() == 7066 TLI.getPointerTy(DAG.getDataLayout()) && 7067 "Memory operands expect pointer values"); 7068 7069 unsigned ConstraintID = 7070 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 7071 assert(ConstraintID != InlineAsm::Constraint_Unknown && 7072 "Failed to convert memory constraint code to constraint id."); 7073 7074 // Add information to the INLINEASM node to know about this input. 7075 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 7076 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 7077 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 7078 getCurSDLoc(), 7079 MVT::i32)); 7080 AsmNodeOperands.push_back(InOperandVal); 7081 break; 7082 } 7083 7084 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 7085 OpInfo.ConstraintType == TargetLowering::C_Register) && 7086 "Unknown constraint type!"); 7087 7088 // TODO: Support this. 7089 if (OpInfo.isIndirect) { 7090 emitInlineAsmError( 7091 CS, "Don't know how to handle indirect register inputs yet " 7092 "for constraint '" + 7093 Twine(OpInfo.ConstraintCode) + "'"); 7094 return; 7095 } 7096 7097 // Copy the input into the appropriate registers. 7098 if (OpInfo.AssignedRegs.Regs.empty()) { 7099 emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" + 7100 Twine(OpInfo.ConstraintCode) + "'"); 7101 return; 7102 } 7103 7104 SDLoc dl = getCurSDLoc(); 7105 7106 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 7107 Chain, &Flag, CS.getInstruction()); 7108 7109 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 7110 dl, DAG, AsmNodeOperands); 7111 break; 7112 } 7113 case InlineAsm::isClobber: { 7114 // Add the clobbered value to the operand list, so that the register 7115 // allocator is aware that the physreg got clobbered. 7116 if (!OpInfo.AssignedRegs.Regs.empty()) 7117 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 7118 false, 0, getCurSDLoc(), DAG, 7119 AsmNodeOperands); 7120 break; 7121 } 7122 } 7123 } 7124 7125 // Finish up input operands. Set the input chain and add the flag last. 7126 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 7127 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 7128 7129 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 7130 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 7131 Flag = Chain.getValue(1); 7132 7133 // If this asm returns a register value, copy the result from that register 7134 // and set it as the value of the call. 7135 if (!RetValRegs.Regs.empty()) { 7136 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 7137 Chain, &Flag, CS.getInstruction()); 7138 7139 // FIXME: Why don't we do this for inline asms with MRVs? 7140 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 7141 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType()); 7142 7143 // If any of the results of the inline asm is a vector, it may have the 7144 // wrong width/num elts. This can happen for register classes that can 7145 // contain multiple different value types. The preg or vreg allocated may 7146 // not have the same VT as was expected. Convert it to the right type 7147 // with bit_convert. 7148 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 7149 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 7150 ResultType, Val); 7151 7152 } else if (ResultType != Val.getValueType() && 7153 ResultType.isInteger() && Val.getValueType().isInteger()) { 7154 // If a result value was tied to an input value, the computed result may 7155 // have a wider width than the expected result. Extract the relevant 7156 // portion. 7157 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 7158 } 7159 7160 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 7161 } 7162 7163 setValue(CS.getInstruction(), Val); 7164 // Don't need to use this as a chain in this case. 7165 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 7166 return; 7167 } 7168 7169 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 7170 7171 // Process indirect outputs, first output all of the flagged copies out of 7172 // physregs. 7173 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 7174 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 7175 const Value *Ptr = IndirectStoresToEmit[i].second; 7176 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 7177 Chain, &Flag, IA); 7178 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 7179 } 7180 7181 // Emit the non-flagged stores from the physregs. 7182 SmallVector<SDValue, 8> OutChains; 7183 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 7184 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), StoresToEmit[i].first, 7185 getValue(StoresToEmit[i].second), 7186 MachinePointerInfo(StoresToEmit[i].second)); 7187 OutChains.push_back(Val); 7188 } 7189 7190 if (!OutChains.empty()) 7191 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 7192 7193 DAG.setRoot(Chain); 7194 } 7195 7196 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS, 7197 const Twine &Message) { 7198 LLVMContext &Ctx = *DAG.getContext(); 7199 Ctx.emitError(CS.getInstruction(), Message); 7200 7201 // Make sure we leave the DAG in a valid state 7202 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7203 auto VT = TLI.getValueType(DAG.getDataLayout(), CS.getType()); 7204 setValue(CS.getInstruction(), DAG.getUNDEF(VT)); 7205 } 7206 7207 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 7208 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 7209 MVT::Other, getRoot(), 7210 getValue(I.getArgOperand(0)), 7211 DAG.getSrcValue(I.getArgOperand(0)))); 7212 } 7213 7214 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 7215 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7216 const DataLayout &DL = DAG.getDataLayout(); 7217 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7218 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)), 7219 DAG.getSrcValue(I.getOperand(0)), 7220 DL.getABITypeAlignment(I.getType())); 7221 setValue(&I, V); 7222 DAG.setRoot(V.getValue(1)); 7223 } 7224 7225 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 7226 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 7227 MVT::Other, getRoot(), 7228 getValue(I.getArgOperand(0)), 7229 DAG.getSrcValue(I.getArgOperand(0)))); 7230 } 7231 7232 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 7233 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 7234 MVT::Other, getRoot(), 7235 getValue(I.getArgOperand(0)), 7236 getValue(I.getArgOperand(1)), 7237 DAG.getSrcValue(I.getArgOperand(0)), 7238 DAG.getSrcValue(I.getArgOperand(1)))); 7239 } 7240 7241 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 7242 const Instruction &I, 7243 SDValue Op) { 7244 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 7245 if (!Range) 7246 return Op; 7247 7248 ConstantRange CR = getConstantRangeFromMetadata(*Range); 7249 if (CR.isFullSet() || CR.isEmptySet() || CR.isWrappedSet()) 7250 return Op; 7251 7252 APInt Lo = CR.getUnsignedMin(); 7253 if (!Lo.isMinValue()) 7254 return Op; 7255 7256 APInt Hi = CR.getUnsignedMax(); 7257 unsigned Bits = Hi.getActiveBits(); 7258 7259 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 7260 7261 SDLoc SL = getCurSDLoc(); 7262 7263 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 7264 DAG.getValueType(SmallVT)); 7265 unsigned NumVals = Op.getNode()->getNumValues(); 7266 if (NumVals == 1) 7267 return ZExt; 7268 7269 SmallVector<SDValue, 4> Ops; 7270 7271 Ops.push_back(ZExt); 7272 for (unsigned I = 1; I != NumVals; ++I) 7273 Ops.push_back(Op.getValue(I)); 7274 7275 return DAG.getMergeValues(Ops, SL); 7276 } 7277 7278 /// \brief Populate a CallLowerinInfo (into \p CLI) based on the properties of 7279 /// the call being lowered. 7280 /// 7281 /// This is a helper for lowering intrinsics that follow a target calling 7282 /// convention or require stack pointer adjustment. Only a subset of the 7283 /// intrinsic's operands need to participate in the calling convention. 7284 void SelectionDAGBuilder::populateCallLoweringInfo( 7285 TargetLowering::CallLoweringInfo &CLI, ImmutableCallSite CS, 7286 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 7287 bool IsPatchPoint) { 7288 TargetLowering::ArgListTy Args; 7289 Args.reserve(NumArgs); 7290 7291 // Populate the argument list. 7292 // Attributes for args start at offset 1, after the return attribute. 7293 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 7294 ArgI != ArgE; ++ArgI) { 7295 const Value *V = CS->getOperand(ArgI); 7296 7297 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 7298 7299 TargetLowering::ArgListEntry Entry; 7300 Entry.Node = getValue(V); 7301 Entry.Ty = V->getType(); 7302 Entry.setAttributes(&CS, AttrI); 7303 Args.push_back(Entry); 7304 } 7305 7306 CLI.setDebugLoc(getCurSDLoc()) 7307 .setChain(getRoot()) 7308 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args)) 7309 .setDiscardResult(CS->use_empty()) 7310 .setIsPatchPoint(IsPatchPoint); 7311 } 7312 7313 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 7314 /// or patchpoint target node's operand list. 7315 /// 7316 /// Constants are converted to TargetConstants purely as an optimization to 7317 /// avoid constant materialization and register allocation. 7318 /// 7319 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 7320 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 7321 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 7322 /// address materialization and register allocation, but may also be required 7323 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 7324 /// alloca in the entry block, then the runtime may assume that the alloca's 7325 /// StackMap location can be read immediately after compilation and that the 7326 /// location is valid at any point during execution (this is similar to the 7327 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 7328 /// only available in a register, then the runtime would need to trap when 7329 /// execution reaches the StackMap in order to read the alloca's location. 7330 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 7331 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 7332 SelectionDAGBuilder &Builder) { 7333 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 7334 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 7335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 7336 Ops.push_back( 7337 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 7338 Ops.push_back( 7339 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 7340 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 7341 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 7342 Ops.push_back(Builder.DAG.getTargetFrameIndex( 7343 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout()))); 7344 } else 7345 Ops.push_back(OpVal); 7346 } 7347 } 7348 7349 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 7350 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 7351 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 7352 // [live variables...]) 7353 7354 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 7355 7356 SDValue Chain, InFlag, Callee, NullPtr; 7357 SmallVector<SDValue, 32> Ops; 7358 7359 SDLoc DL = getCurSDLoc(); 7360 Callee = getValue(CI.getCalledValue()); 7361 NullPtr = DAG.getIntPtrConstant(0, DL, true); 7362 7363 // The stackmap intrinsic only records the live variables (the arguemnts 7364 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 7365 // intrinsic, this won't be lowered to a function call. This means we don't 7366 // have to worry about calling conventions and target specific lowering code. 7367 // Instead we perform the call lowering right here. 7368 // 7369 // chain, flag = CALLSEQ_START(chain, 0) 7370 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 7371 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 7372 // 7373 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 7374 InFlag = Chain.getValue(1); 7375 7376 // Add the <id> and <numBytes> constants. 7377 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 7378 Ops.push_back(DAG.getTargetConstant( 7379 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 7380 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 7381 Ops.push_back(DAG.getTargetConstant( 7382 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 7383 MVT::i32)); 7384 7385 // Push live variables for the stack map. 7386 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 7387 7388 // We are not pushing any register mask info here on the operands list, 7389 // because the stackmap doesn't clobber anything. 7390 7391 // Push the chain and the glue flag. 7392 Ops.push_back(Chain); 7393 Ops.push_back(InFlag); 7394 7395 // Create the STACKMAP node. 7396 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7397 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 7398 Chain = SDValue(SM, 0); 7399 InFlag = Chain.getValue(1); 7400 7401 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 7402 7403 // Stackmaps don't generate values, so nothing goes into the NodeMap. 7404 7405 // Set the root to the target-lowered call chain. 7406 DAG.setRoot(Chain); 7407 7408 // Inform the Frame Information that we have a stackmap in this function. 7409 FuncInfo.MF->getFrameInfo().setHasStackMap(); 7410 } 7411 7412 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 7413 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 7414 const BasicBlock *EHPadBB) { 7415 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 7416 // i32 <numBytes>, 7417 // i8* <target>, 7418 // i32 <numArgs>, 7419 // [Args...], 7420 // [live variables...]) 7421 7422 CallingConv::ID CC = CS.getCallingConv(); 7423 bool IsAnyRegCC = CC == CallingConv::AnyReg; 7424 bool HasDef = !CS->getType()->isVoidTy(); 7425 SDLoc dl = getCurSDLoc(); 7426 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 7427 7428 // Handle immediate and symbolic callees. 7429 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 7430 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 7431 /*isTarget=*/true); 7432 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 7433 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 7434 SDLoc(SymbolicCallee), 7435 SymbolicCallee->getValueType(0)); 7436 7437 // Get the real number of arguments participating in the call <numArgs> 7438 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 7439 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 7440 7441 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 7442 // Intrinsics include all meta-operands up to but not including CC. 7443 unsigned NumMetaOpers = PatchPointOpers::CCPos; 7444 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 7445 "Not enough arguments provided to the patchpoint intrinsic"); 7446 7447 // For AnyRegCC the arguments are lowered later on manually. 7448 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 7449 Type *ReturnTy = 7450 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 7451 7452 TargetLowering::CallLoweringInfo CLI(DAG); 7453 populateCallLoweringInfo(CLI, CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, 7454 true); 7455 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7456 7457 SDNode *CallEnd = Result.second.getNode(); 7458 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 7459 CallEnd = CallEnd->getOperand(0).getNode(); 7460 7461 /// Get a call instruction from the call sequence chain. 7462 /// Tail calls are not allowed. 7463 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 7464 "Expected a callseq node."); 7465 SDNode *Call = CallEnd->getOperand(0).getNode(); 7466 bool HasGlue = Call->getGluedNode(); 7467 7468 // Replace the target specific call node with the patchable intrinsic. 7469 SmallVector<SDValue, 8> Ops; 7470 7471 // Add the <id> and <numBytes> constants. 7472 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 7473 Ops.push_back(DAG.getTargetConstant( 7474 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 7475 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 7476 Ops.push_back(DAG.getTargetConstant( 7477 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 7478 MVT::i32)); 7479 7480 // Add the callee. 7481 Ops.push_back(Callee); 7482 7483 // Adjust <numArgs> to account for any arguments that have been passed on the 7484 // stack instead. 7485 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 7486 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 7487 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 7488 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 7489 7490 // Add the calling convention 7491 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 7492 7493 // Add the arguments we omitted previously. The register allocator should 7494 // place these in any free register. 7495 if (IsAnyRegCC) 7496 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 7497 Ops.push_back(getValue(CS.getArgument(i))); 7498 7499 // Push the arguments from the call instruction up to the register mask. 7500 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 7501 Ops.append(Call->op_begin() + 2, e); 7502 7503 // Push live variables for the stack map. 7504 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 7505 7506 // Push the register mask info. 7507 if (HasGlue) 7508 Ops.push_back(*(Call->op_end()-2)); 7509 else 7510 Ops.push_back(*(Call->op_end()-1)); 7511 7512 // Push the chain (this is originally the first operand of the call, but 7513 // becomes now the last or second to last operand). 7514 Ops.push_back(*(Call->op_begin())); 7515 7516 // Push the glue flag (last operand). 7517 if (HasGlue) 7518 Ops.push_back(*(Call->op_end()-1)); 7519 7520 SDVTList NodeTys; 7521 if (IsAnyRegCC && HasDef) { 7522 // Create the return types based on the intrinsic definition 7523 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7524 SmallVector<EVT, 3> ValueVTs; 7525 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 7526 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 7527 7528 // There is always a chain and a glue type at the end 7529 ValueVTs.push_back(MVT::Other); 7530 ValueVTs.push_back(MVT::Glue); 7531 NodeTys = DAG.getVTList(ValueVTs); 7532 } else 7533 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7534 7535 // Replace the target specific call node with a PATCHPOINT node. 7536 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 7537 dl, NodeTys, Ops); 7538 7539 // Update the NodeMap. 7540 if (HasDef) { 7541 if (IsAnyRegCC) 7542 setValue(CS.getInstruction(), SDValue(MN, 0)); 7543 else 7544 setValue(CS.getInstruction(), Result.first); 7545 } 7546 7547 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 7548 // call sequence. Furthermore the location of the chain and glue can change 7549 // when the AnyReg calling convention is used and the intrinsic returns a 7550 // value. 7551 if (IsAnyRegCC && HasDef) { 7552 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 7553 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 7554 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 7555 } else 7556 DAG.ReplaceAllUsesWith(Call, MN); 7557 DAG.DeleteNode(Call); 7558 7559 // Inform the Frame Information that we have a patchpoint in this function. 7560 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 7561 } 7562 7563 /// Returns an AttributeSet representing the attributes applied to the return 7564 /// value of the given call. 7565 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 7566 SmallVector<Attribute::AttrKind, 2> Attrs; 7567 if (CLI.RetSExt) 7568 Attrs.push_back(Attribute::SExt); 7569 if (CLI.RetZExt) 7570 Attrs.push_back(Attribute::ZExt); 7571 if (CLI.IsInReg) 7572 Attrs.push_back(Attribute::InReg); 7573 7574 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 7575 Attrs); 7576 } 7577 7578 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 7579 /// implementation, which just calls LowerCall. 7580 /// FIXME: When all targets are 7581 /// migrated to using LowerCall, this hook should be integrated into SDISel. 7582 std::pair<SDValue, SDValue> 7583 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 7584 // Handle the incoming return values from the call. 7585 CLI.Ins.clear(); 7586 Type *OrigRetTy = CLI.RetTy; 7587 SmallVector<EVT, 4> RetTys; 7588 SmallVector<uint64_t, 4> Offsets; 7589 auto &DL = CLI.DAG.getDataLayout(); 7590 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 7591 7592 SmallVector<ISD::OutputArg, 4> Outs; 7593 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 7594 7595 bool CanLowerReturn = 7596 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 7597 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 7598 7599 SDValue DemoteStackSlot; 7600 int DemoteStackIdx = -100; 7601 if (!CanLowerReturn) { 7602 // FIXME: equivalent assert? 7603 // assert(!CS.hasInAllocaArgument() && 7604 // "sret demotion is incompatible with inalloca"); 7605 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 7606 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 7607 MachineFunction &MF = CLI.DAG.getMachineFunction(); 7608 DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 7609 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 7610 7611 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL)); 7612 ArgListEntry Entry; 7613 Entry.Node = DemoteStackSlot; 7614 Entry.Ty = StackSlotPtrType; 7615 Entry.isSExt = false; 7616 Entry.isZExt = false; 7617 Entry.isInReg = false; 7618 Entry.isSRet = true; 7619 Entry.isNest = false; 7620 Entry.isByVal = false; 7621 Entry.isReturned = false; 7622 Entry.isSwiftSelf = false; 7623 Entry.isSwiftError = false; 7624 Entry.Alignment = Align; 7625 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 7626 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 7627 7628 // sret demotion isn't compatible with tail-calls, since the sret argument 7629 // points into the callers stack frame. 7630 CLI.IsTailCall = false; 7631 } else { 7632 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7633 EVT VT = RetTys[I]; 7634 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7635 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7636 for (unsigned i = 0; i != NumRegs; ++i) { 7637 ISD::InputArg MyFlags; 7638 MyFlags.VT = RegisterVT; 7639 MyFlags.ArgVT = VT; 7640 MyFlags.Used = CLI.IsReturnValueUsed; 7641 if (CLI.RetSExt) 7642 MyFlags.Flags.setSExt(); 7643 if (CLI.RetZExt) 7644 MyFlags.Flags.setZExt(); 7645 if (CLI.IsInReg) 7646 MyFlags.Flags.setInReg(); 7647 CLI.Ins.push_back(MyFlags); 7648 } 7649 } 7650 } 7651 7652 // We push in swifterror return as the last element of CLI.Ins. 7653 ArgListTy &Args = CLI.getArgs(); 7654 if (supportSwiftError()) { 7655 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7656 if (Args[i].isSwiftError) { 7657 ISD::InputArg MyFlags; 7658 MyFlags.VT = getPointerTy(DL); 7659 MyFlags.ArgVT = EVT(getPointerTy(DL)); 7660 MyFlags.Flags.setSwiftError(); 7661 CLI.Ins.push_back(MyFlags); 7662 } 7663 } 7664 } 7665 7666 // Handle all of the outgoing arguments. 7667 CLI.Outs.clear(); 7668 CLI.OutVals.clear(); 7669 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7670 SmallVector<EVT, 4> ValueVTs; 7671 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 7672 Type *FinalType = Args[i].Ty; 7673 if (Args[i].isByVal) 7674 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 7675 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 7676 FinalType, CLI.CallConv, CLI.IsVarArg); 7677 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 7678 ++Value) { 7679 EVT VT = ValueVTs[Value]; 7680 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 7681 SDValue Op = SDValue(Args[i].Node.getNode(), 7682 Args[i].Node.getResNo() + Value); 7683 ISD::ArgFlagsTy Flags; 7684 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7685 7686 if (Args[i].isZExt) 7687 Flags.setZExt(); 7688 if (Args[i].isSExt) 7689 Flags.setSExt(); 7690 if (Args[i].isInReg) { 7691 // If we are using vectorcall calling convention, a structure that is 7692 // passed InReg - is surely an HVA 7693 if (CLI.CallConv == CallingConv::X86_VectorCall && 7694 isa<StructType>(FinalType)) { 7695 // The first value of a structure is marked 7696 if (0 == Value) 7697 Flags.setHvaStart(); 7698 Flags.setHva(); 7699 } 7700 // Set InReg Flag 7701 Flags.setInReg(); 7702 } 7703 if (Args[i].isSRet) 7704 Flags.setSRet(); 7705 if (Args[i].isSwiftSelf) 7706 Flags.setSwiftSelf(); 7707 if (Args[i].isSwiftError) 7708 Flags.setSwiftError(); 7709 if (Args[i].isByVal) 7710 Flags.setByVal(); 7711 if (Args[i].isInAlloca) { 7712 Flags.setInAlloca(); 7713 // Set the byval flag for CCAssignFn callbacks that don't know about 7714 // inalloca. This way we can know how many bytes we should've allocated 7715 // and how many bytes a callee cleanup function will pop. If we port 7716 // inalloca to more targets, we'll have to add custom inalloca handling 7717 // in the various CC lowering callbacks. 7718 Flags.setByVal(); 7719 } 7720 if (Args[i].isByVal || Args[i].isInAlloca) { 7721 PointerType *Ty = cast<PointerType>(Args[i].Ty); 7722 Type *ElementTy = Ty->getElementType(); 7723 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7724 // For ByVal, alignment should come from FE. BE will guess if this 7725 // info is not there but there are cases it cannot get right. 7726 unsigned FrameAlign; 7727 if (Args[i].Alignment) 7728 FrameAlign = Args[i].Alignment; 7729 else 7730 FrameAlign = getByValTypeAlignment(ElementTy, DL); 7731 Flags.setByValAlign(FrameAlign); 7732 } 7733 if (Args[i].isNest) 7734 Flags.setNest(); 7735 if (NeedsRegBlock) 7736 Flags.setInConsecutiveRegs(); 7737 Flags.setOrigAlign(OriginalAlignment); 7738 7739 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 7740 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 7741 SmallVector<SDValue, 4> Parts(NumParts); 7742 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 7743 7744 if (Args[i].isSExt) 7745 ExtendKind = ISD::SIGN_EXTEND; 7746 else if (Args[i].isZExt) 7747 ExtendKind = ISD::ZERO_EXTEND; 7748 7749 // Conservatively only handle 'returned' on non-vectors for now 7750 if (Args[i].isReturned && !Op.getValueType().isVector()) { 7751 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 7752 "unexpected use of 'returned'"); 7753 // Before passing 'returned' to the target lowering code, ensure that 7754 // either the register MVT and the actual EVT are the same size or that 7755 // the return value and argument are extended in the same way; in these 7756 // cases it's safe to pass the argument register value unchanged as the 7757 // return register value (although it's at the target's option whether 7758 // to do so) 7759 // TODO: allow code generation to take advantage of partially preserved 7760 // registers rather than clobbering the entire register when the 7761 // parameter extension method is not compatible with the return 7762 // extension method 7763 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 7764 (ExtendKind != ISD::ANY_EXTEND && 7765 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 7766 Flags.setReturned(); 7767 } 7768 7769 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 7770 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 7771 7772 for (unsigned j = 0; j != NumParts; ++j) { 7773 // if it isn't first piece, alignment must be 1 7774 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 7775 i < CLI.NumFixedArgs, 7776 i, j*Parts[j].getValueType().getStoreSize()); 7777 if (NumParts > 1 && j == 0) 7778 MyFlags.Flags.setSplit(); 7779 else if (j != 0) { 7780 MyFlags.Flags.setOrigAlign(1); 7781 if (j == NumParts - 1) 7782 MyFlags.Flags.setSplitEnd(); 7783 } 7784 7785 CLI.Outs.push_back(MyFlags); 7786 CLI.OutVals.push_back(Parts[j]); 7787 } 7788 7789 if (NeedsRegBlock && Value == NumValues - 1) 7790 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 7791 } 7792 } 7793 7794 SmallVector<SDValue, 4> InVals; 7795 CLI.Chain = LowerCall(CLI, InVals); 7796 7797 // Update CLI.InVals to use outside of this function. 7798 CLI.InVals = InVals; 7799 7800 // Verify that the target's LowerCall behaved as expected. 7801 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 7802 "LowerCall didn't return a valid chain!"); 7803 assert((!CLI.IsTailCall || InVals.empty()) && 7804 "LowerCall emitted a return value for a tail call!"); 7805 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 7806 "LowerCall didn't emit the correct number of values!"); 7807 7808 // For a tail call, the return value is merely live-out and there aren't 7809 // any nodes in the DAG representing it. Return a special value to 7810 // indicate that a tail call has been emitted and no more Instructions 7811 // should be processed in the current block. 7812 if (CLI.IsTailCall) { 7813 CLI.DAG.setRoot(CLI.Chain); 7814 return std::make_pair(SDValue(), SDValue()); 7815 } 7816 7817 #ifndef NDEBUG 7818 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 7819 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 7820 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 7821 "LowerCall emitted a value with the wrong type!"); 7822 } 7823 #endif 7824 7825 SmallVector<SDValue, 4> ReturnValues; 7826 if (!CanLowerReturn) { 7827 // The instruction result is the result of loading from the 7828 // hidden sret parameter. 7829 SmallVector<EVT, 1> PVTs; 7830 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 7831 7832 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 7833 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 7834 EVT PtrVT = PVTs[0]; 7835 7836 unsigned NumValues = RetTys.size(); 7837 ReturnValues.resize(NumValues); 7838 SmallVector<SDValue, 4> Chains(NumValues); 7839 7840 // An aggregate return value cannot wrap around the address space, so 7841 // offsets to its parts don't wrap either. 7842 SDNodeFlags Flags; 7843 Flags.setNoUnsignedWrap(true); 7844 7845 for (unsigned i = 0; i < NumValues; ++i) { 7846 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 7847 CLI.DAG.getConstant(Offsets[i], CLI.DL, 7848 PtrVT), &Flags); 7849 SDValue L = CLI.DAG.getLoad( 7850 RetTys[i], CLI.DL, CLI.Chain, Add, 7851 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 7852 DemoteStackIdx, Offsets[i]), 7853 /* Alignment = */ 1); 7854 ReturnValues[i] = L; 7855 Chains[i] = L.getValue(1); 7856 } 7857 7858 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 7859 } else { 7860 // Collect the legal value parts into potentially illegal values 7861 // that correspond to the original function's return values. 7862 Optional<ISD::NodeType> AssertOp; 7863 if (CLI.RetSExt) 7864 AssertOp = ISD::AssertSext; 7865 else if (CLI.RetZExt) 7866 AssertOp = ISD::AssertZext; 7867 unsigned CurReg = 0; 7868 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7869 EVT VT = RetTys[I]; 7870 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7871 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7872 7873 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7874 NumRegs, RegisterVT, VT, nullptr, 7875 AssertOp)); 7876 CurReg += NumRegs; 7877 } 7878 7879 // For a function returning void, there is no return value. We can't create 7880 // such a node, so we just return a null return value in that case. In 7881 // that case, nothing will actually look at the value. 7882 if (ReturnValues.empty()) 7883 return std::make_pair(SDValue(), CLI.Chain); 7884 } 7885 7886 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7887 CLI.DAG.getVTList(RetTys), ReturnValues); 7888 return std::make_pair(Res, CLI.Chain); 7889 } 7890 7891 void TargetLowering::LowerOperationWrapper(SDNode *N, 7892 SmallVectorImpl<SDValue> &Results, 7893 SelectionDAG &DAG) const { 7894 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 7895 Results.push_back(Res); 7896 } 7897 7898 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7899 llvm_unreachable("LowerOperation not implemented for this target!"); 7900 } 7901 7902 void 7903 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7904 SDValue Op = getNonRegisterValue(V); 7905 assert((Op.getOpcode() != ISD::CopyFromReg || 7906 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7907 "Copy from a reg to the same reg!"); 7908 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7909 7910 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7911 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 7912 V->getType()); 7913 SDValue Chain = DAG.getEntryNode(); 7914 7915 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7916 FuncInfo.PreferredExtendType.end()) 7917 ? ISD::ANY_EXTEND 7918 : FuncInfo.PreferredExtendType[V]; 7919 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7920 PendingExports.push_back(Chain); 7921 } 7922 7923 #include "llvm/CodeGen/SelectionDAGISel.h" 7924 7925 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7926 /// entry block, return true. This includes arguments used by switches, since 7927 /// the switch may expand into multiple basic blocks. 7928 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7929 // With FastISel active, we may be splitting blocks, so force creation 7930 // of virtual registers for all non-dead arguments. 7931 if (FastISel) 7932 return A->use_empty(); 7933 7934 const BasicBlock &Entry = A->getParent()->front(); 7935 for (const User *U : A->users()) 7936 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 7937 return false; // Use not in entry block. 7938 7939 return true; 7940 } 7941 7942 void SelectionDAGISel::LowerArguments(const Function &F) { 7943 SelectionDAG &DAG = SDB->DAG; 7944 SDLoc dl = SDB->getCurSDLoc(); 7945 const DataLayout &DL = DAG.getDataLayout(); 7946 SmallVector<ISD::InputArg, 16> Ins; 7947 7948 if (!FuncInfo->CanLowerReturn) { 7949 // Put in an sret pointer parameter before all the other parameters. 7950 SmallVector<EVT, 1> ValueVTs; 7951 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7952 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7953 7954 // NOTE: Assuming that a pointer will never break down to more than one VT 7955 // or one register. 7956 ISD::ArgFlagsTy Flags; 7957 Flags.setSRet(); 7958 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7959 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 7960 ISD::InputArg::NoArgIndex, 0); 7961 Ins.push_back(RetArg); 7962 } 7963 7964 // Set up the incoming argument description vector. 7965 unsigned Idx = 1; 7966 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7967 I != E; ++I, ++Idx) { 7968 SmallVector<EVT, 4> ValueVTs; 7969 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7970 bool isArgValueUsed = !I->use_empty(); 7971 unsigned PartBase = 0; 7972 Type *FinalType = I->getType(); 7973 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7974 FinalType = cast<PointerType>(FinalType)->getElementType(); 7975 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7976 FinalType, F.getCallingConv(), F.isVarArg()); 7977 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7978 Value != NumValues; ++Value) { 7979 EVT VT = ValueVTs[Value]; 7980 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7981 ISD::ArgFlagsTy Flags; 7982 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7983 7984 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7985 Flags.setZExt(); 7986 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7987 Flags.setSExt(); 7988 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) { 7989 // If we are using vectorcall calling convention, a structure that is 7990 // passed InReg - is surely an HVA 7991 if (F.getCallingConv() == CallingConv::X86_VectorCall && 7992 isa<StructType>(I->getType())) { 7993 // The first value of a structure is marked 7994 if (0 == Value) 7995 Flags.setHvaStart(); 7996 Flags.setHva(); 7997 } 7998 // Set InReg Flag 7999 Flags.setInReg(); 8000 } 8001 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 8002 Flags.setSRet(); 8003 if (F.getAttributes().hasAttribute(Idx, Attribute::SwiftSelf)) 8004 Flags.setSwiftSelf(); 8005 if (F.getAttributes().hasAttribute(Idx, Attribute::SwiftError)) 8006 Flags.setSwiftError(); 8007 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 8008 Flags.setByVal(); 8009 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 8010 Flags.setInAlloca(); 8011 // Set the byval flag for CCAssignFn callbacks that don't know about 8012 // inalloca. This way we can know how many bytes we should've allocated 8013 // and how many bytes a callee cleanup function will pop. If we port 8014 // inalloca to more targets, we'll have to add custom inalloca handling 8015 // in the various CC lowering callbacks. 8016 Flags.setByVal(); 8017 } 8018 if (F.getCallingConv() == CallingConv::X86_INTR) { 8019 // IA Interrupt passes frame (1st parameter) by value in the stack. 8020 if (Idx == 1) 8021 Flags.setByVal(); 8022 } 8023 if (Flags.isByVal() || Flags.isInAlloca()) { 8024 PointerType *Ty = cast<PointerType>(I->getType()); 8025 Type *ElementTy = Ty->getElementType(); 8026 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 8027 // For ByVal, alignment should be passed from FE. BE will guess if 8028 // this info is not there but there are cases it cannot get right. 8029 unsigned FrameAlign; 8030 if (F.getParamAlignment(Idx)) 8031 FrameAlign = F.getParamAlignment(Idx); 8032 else 8033 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 8034 Flags.setByValAlign(FrameAlign); 8035 } 8036 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 8037 Flags.setNest(); 8038 if (NeedsRegBlock) 8039 Flags.setInConsecutiveRegs(); 8040 Flags.setOrigAlign(OriginalAlignment); 8041 8042 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 8043 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 8044 for (unsigned i = 0; i != NumRegs; ++i) { 8045 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 8046 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 8047 if (NumRegs > 1 && i == 0) 8048 MyFlags.Flags.setSplit(); 8049 // if it isn't first piece, alignment must be 1 8050 else if (i > 0) { 8051 MyFlags.Flags.setOrigAlign(1); 8052 if (i == NumRegs - 1) 8053 MyFlags.Flags.setSplitEnd(); 8054 } 8055 Ins.push_back(MyFlags); 8056 } 8057 if (NeedsRegBlock && Value == NumValues - 1) 8058 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 8059 PartBase += VT.getStoreSize(); 8060 } 8061 } 8062 8063 // Call the target to set up the argument values. 8064 SmallVector<SDValue, 8> InVals; 8065 SDValue NewRoot = TLI->LowerFormalArguments( 8066 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 8067 8068 // Verify that the target's LowerFormalArguments behaved as expected. 8069 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 8070 "LowerFormalArguments didn't return a valid chain!"); 8071 assert(InVals.size() == Ins.size() && 8072 "LowerFormalArguments didn't emit the correct number of values!"); 8073 DEBUG({ 8074 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 8075 assert(InVals[i].getNode() && 8076 "LowerFormalArguments emitted a null value!"); 8077 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 8078 "LowerFormalArguments emitted a value with the wrong type!"); 8079 } 8080 }); 8081 8082 // Update the DAG with the new chain value resulting from argument lowering. 8083 DAG.setRoot(NewRoot); 8084 8085 // Set up the argument values. 8086 unsigned i = 0; 8087 Idx = 1; 8088 if (!FuncInfo->CanLowerReturn) { 8089 // Create a virtual register for the sret pointer, and put in a copy 8090 // from the sret argument into it. 8091 SmallVector<EVT, 1> ValueVTs; 8092 ComputeValueVTs(*TLI, DAG.getDataLayout(), 8093 PointerType::getUnqual(F.getReturnType()), ValueVTs); 8094 MVT VT = ValueVTs[0].getSimpleVT(); 8095 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 8096 Optional<ISD::NodeType> AssertOp = None; 8097 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 8098 RegVT, VT, nullptr, AssertOp); 8099 8100 MachineFunction& MF = SDB->DAG.getMachineFunction(); 8101 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 8102 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 8103 FuncInfo->DemoteRegister = SRetReg; 8104 NewRoot = 8105 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 8106 DAG.setRoot(NewRoot); 8107 8108 // i indexes lowered arguments. Bump it past the hidden sret argument. 8109 // Idx indexes LLVM arguments. Don't touch it. 8110 ++i; 8111 } 8112 8113 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 8114 ++I, ++Idx) { 8115 SmallVector<SDValue, 4> ArgValues; 8116 SmallVector<EVT, 4> ValueVTs; 8117 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 8118 unsigned NumValues = ValueVTs.size(); 8119 8120 // If this argument is unused then remember its value. It is used to generate 8121 // debugging information. 8122 bool isSwiftErrorArg = 8123 TLI->supportSwiftError() && 8124 F.getAttributes().hasAttribute(Idx, Attribute::SwiftError); 8125 if (I->use_empty() && NumValues && !isSwiftErrorArg) { 8126 SDB->setUnusedArgValue(&*I, InVals[i]); 8127 8128 // Also remember any frame index for use in FastISel. 8129 if (FrameIndexSDNode *FI = 8130 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 8131 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 8132 } 8133 8134 for (unsigned Val = 0; Val != NumValues; ++Val) { 8135 EVT VT = ValueVTs[Val]; 8136 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 8137 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 8138 8139 // Even an apparant 'unused' swifterror argument needs to be returned. So 8140 // we do generate a copy for it that can be used on return from the 8141 // function. 8142 if (!I->use_empty() || isSwiftErrorArg) { 8143 Optional<ISD::NodeType> AssertOp; 8144 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 8145 AssertOp = ISD::AssertSext; 8146 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 8147 AssertOp = ISD::AssertZext; 8148 8149 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 8150 NumParts, PartVT, VT, 8151 nullptr, AssertOp)); 8152 } 8153 8154 i += NumParts; 8155 } 8156 8157 // We don't need to do anything else for unused arguments. 8158 if (ArgValues.empty()) 8159 continue; 8160 8161 // Note down frame index. 8162 if (FrameIndexSDNode *FI = 8163 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 8164 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 8165 8166 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 8167 SDB->getCurSDLoc()); 8168 8169 SDB->setValue(&*I, Res); 8170 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 8171 if (LoadSDNode *LNode = 8172 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 8173 if (FrameIndexSDNode *FI = 8174 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 8175 FuncInfo->setArgumentFrameIndex(&*I, FI->getIndex()); 8176 } 8177 8178 // Update the SwiftErrorVRegDefMap. 8179 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 8180 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 8181 if (TargetRegisterInfo::isVirtualRegister(Reg)) 8182 FuncInfo->setCurrentSwiftErrorVReg(FuncInfo->MBB, 8183 FuncInfo->SwiftErrorArg, Reg); 8184 } 8185 8186 // If this argument is live outside of the entry block, insert a copy from 8187 // wherever we got it to the vreg that other BB's will reference it as. 8188 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 8189 // If we can, though, try to skip creating an unnecessary vreg. 8190 // FIXME: This isn't very clean... it would be nice to make this more 8191 // general. It's also subtly incompatible with the hacks FastISel 8192 // uses with vregs. 8193 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 8194 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 8195 FuncInfo->ValueMap[&*I] = Reg; 8196 continue; 8197 } 8198 } 8199 if (!isOnlyUsedInEntryBlock(&*I, TM.Options.EnableFastISel)) { 8200 FuncInfo->InitializeRegForValue(&*I); 8201 SDB->CopyToExportRegsIfNeeded(&*I); 8202 } 8203 } 8204 8205 assert(i == InVals.size() && "Argument register count mismatch!"); 8206 8207 // Finally, if the target has anything special to do, allow it to do so. 8208 EmitFunctionEntryCode(); 8209 } 8210 8211 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 8212 /// ensure constants are generated when needed. Remember the virtual registers 8213 /// that need to be added to the Machine PHI nodes as input. We cannot just 8214 /// directly add them, because expansion might result in multiple MBB's for one 8215 /// BB. As such, the start of the BB might correspond to a different MBB than 8216 /// the end. 8217 /// 8218 void 8219 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 8220 const TerminatorInst *TI = LLVMBB->getTerminator(); 8221 8222 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 8223 8224 // Check PHI nodes in successors that expect a value to be available from this 8225 // block. 8226 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 8227 const BasicBlock *SuccBB = TI->getSuccessor(succ); 8228 if (!isa<PHINode>(SuccBB->begin())) continue; 8229 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 8230 8231 // If this terminator has multiple identical successors (common for 8232 // switches), only handle each succ once. 8233 if (!SuccsHandled.insert(SuccMBB).second) 8234 continue; 8235 8236 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 8237 8238 // At this point we know that there is a 1-1 correspondence between LLVM PHI 8239 // nodes and Machine PHI nodes, but the incoming operands have not been 8240 // emitted yet. 8241 for (BasicBlock::const_iterator I = SuccBB->begin(); 8242 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 8243 // Ignore dead phi's. 8244 if (PN->use_empty()) continue; 8245 8246 // Skip empty types 8247 if (PN->getType()->isEmptyTy()) 8248 continue; 8249 8250 unsigned Reg; 8251 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 8252 8253 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 8254 unsigned &RegOut = ConstantsOut[C]; 8255 if (RegOut == 0) { 8256 RegOut = FuncInfo.CreateRegs(C->getType()); 8257 CopyValueToVirtualRegister(C, RegOut); 8258 } 8259 Reg = RegOut; 8260 } else { 8261 DenseMap<const Value *, unsigned>::iterator I = 8262 FuncInfo.ValueMap.find(PHIOp); 8263 if (I != FuncInfo.ValueMap.end()) 8264 Reg = I->second; 8265 else { 8266 assert(isa<AllocaInst>(PHIOp) && 8267 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 8268 "Didn't codegen value into a register!??"); 8269 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 8270 CopyValueToVirtualRegister(PHIOp, Reg); 8271 } 8272 } 8273 8274 // Remember that this register needs to added to the machine PHI node as 8275 // the input for this MBB. 8276 SmallVector<EVT, 4> ValueVTs; 8277 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8278 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs); 8279 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 8280 EVT VT = ValueVTs[vti]; 8281 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 8282 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 8283 FuncInfo.PHINodesToUpdate.push_back( 8284 std::make_pair(&*MBBI++, Reg + i)); 8285 Reg += NumRegisters; 8286 } 8287 } 8288 } 8289 8290 ConstantsOut.clear(); 8291 } 8292 8293 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 8294 /// is 0. 8295 MachineBasicBlock * 8296 SelectionDAGBuilder::StackProtectorDescriptor:: 8297 AddSuccessorMBB(const BasicBlock *BB, 8298 MachineBasicBlock *ParentMBB, 8299 bool IsLikely, 8300 MachineBasicBlock *SuccMBB) { 8301 // If SuccBB has not been created yet, create it. 8302 if (!SuccMBB) { 8303 MachineFunction *MF = ParentMBB->getParent(); 8304 MachineFunction::iterator BBI(ParentMBB); 8305 SuccMBB = MF->CreateMachineBasicBlock(BB); 8306 MF->insert(++BBI, SuccMBB); 8307 } 8308 // Add it as a successor of ParentMBB. 8309 ParentMBB->addSuccessor( 8310 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 8311 return SuccMBB; 8312 } 8313 8314 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 8315 MachineFunction::iterator I(MBB); 8316 if (++I == FuncInfo.MF->end()) 8317 return nullptr; 8318 return &*I; 8319 } 8320 8321 /// During lowering new call nodes can be created (such as memset, etc.). 8322 /// Those will become new roots of the current DAG, but complications arise 8323 /// when they are tail calls. In such cases, the call lowering will update 8324 /// the root, but the builder still needs to know that a tail call has been 8325 /// lowered in order to avoid generating an additional return. 8326 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 8327 // If the node is null, we do have a tail call. 8328 if (MaybeTC.getNode() != nullptr) 8329 DAG.setRoot(MaybeTC); 8330 else 8331 HasTailCall = true; 8332 } 8333 8334 bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters, 8335 const SmallVectorImpl<unsigned> &TotalCases, 8336 unsigned First, unsigned Last, 8337 unsigned Density) const { 8338 assert(Last >= First); 8339 assert(TotalCases[Last] >= TotalCases[First]); 8340 8341 const APInt &LowCase = Clusters[First].Low->getValue(); 8342 const APInt &HighCase = Clusters[Last].High->getValue(); 8343 assert(LowCase.getBitWidth() == HighCase.getBitWidth()); 8344 8345 // FIXME: A range of consecutive cases has 100% density, but only requires one 8346 // comparison to lower. We should discriminate against such consecutive ranges 8347 // in jump tables. 8348 8349 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100); 8350 uint64_t Range = Diff + 1; 8351 8352 uint64_t NumCases = 8353 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]); 8354 8355 assert(NumCases < UINT64_MAX / 100); 8356 assert(Range >= NumCases); 8357 8358 return NumCases * 100 >= Range * Density; 8359 } 8360 8361 static inline bool areJTsAllowed(const TargetLowering &TLI, 8362 const SwitchInst *SI) { 8363 const Function *Fn = SI->getParent()->getParent(); 8364 if (Fn->getFnAttribute("no-jump-tables").getValueAsString() == "true") 8365 return false; 8366 8367 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 8368 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 8369 } 8370 8371 bool SelectionDAGBuilder::buildJumpTable(const CaseClusterVector &Clusters, 8372 unsigned First, unsigned Last, 8373 const SwitchInst *SI, 8374 MachineBasicBlock *DefaultMBB, 8375 CaseCluster &JTCluster) { 8376 assert(First <= Last); 8377 8378 auto Prob = BranchProbability::getZero(); 8379 unsigned NumCmps = 0; 8380 std::vector<MachineBasicBlock*> Table; 8381 DenseMap<MachineBasicBlock*, BranchProbability> JTProbs; 8382 8383 // Initialize probabilities in JTProbs. 8384 for (unsigned I = First; I <= Last; ++I) 8385 JTProbs[Clusters[I].MBB] = BranchProbability::getZero(); 8386 8387 for (unsigned I = First; I <= Last; ++I) { 8388 assert(Clusters[I].Kind == CC_Range); 8389 Prob += Clusters[I].Prob; 8390 const APInt &Low = Clusters[I].Low->getValue(); 8391 const APInt &High = Clusters[I].High->getValue(); 8392 NumCmps += (Low == High) ? 1 : 2; 8393 if (I != First) { 8394 // Fill the gap between this and the previous cluster. 8395 const APInt &PreviousHigh = Clusters[I - 1].High->getValue(); 8396 assert(PreviousHigh.slt(Low)); 8397 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1; 8398 for (uint64_t J = 0; J < Gap; J++) 8399 Table.push_back(DefaultMBB); 8400 } 8401 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1; 8402 for (uint64_t J = 0; J < ClusterSize; ++J) 8403 Table.push_back(Clusters[I].MBB); 8404 JTProbs[Clusters[I].MBB] += Clusters[I].Prob; 8405 } 8406 8407 unsigned NumDests = JTProbs.size(); 8408 if (isSuitableForBitTests(NumDests, NumCmps, 8409 Clusters[First].Low->getValue(), 8410 Clusters[Last].High->getValue())) { 8411 // Clusters[First..Last] should be lowered as bit tests instead. 8412 return false; 8413 } 8414 8415 // Create the MBB that will load from and jump through the table. 8416 // Note: We create it here, but it's not inserted into the function yet. 8417 MachineFunction *CurMF = FuncInfo.MF; 8418 MachineBasicBlock *JumpTableMBB = 8419 CurMF->CreateMachineBasicBlock(SI->getParent()); 8420 8421 // Add successors. Note: use table order for determinism. 8422 SmallPtrSet<MachineBasicBlock *, 8> Done; 8423 for (MachineBasicBlock *Succ : Table) { 8424 if (Done.count(Succ)) 8425 continue; 8426 addSuccessorWithProb(JumpTableMBB, Succ, JTProbs[Succ]); 8427 Done.insert(Succ); 8428 } 8429 JumpTableMBB->normalizeSuccProbs(); 8430 8431 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8432 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding()) 8433 ->createJumpTableIndex(Table); 8434 8435 // Set up the jump table info. 8436 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr); 8437 JumpTableHeader JTH(Clusters[First].Low->getValue(), 8438 Clusters[Last].High->getValue(), SI->getCondition(), 8439 nullptr, false); 8440 JTCases.emplace_back(std::move(JTH), std::move(JT)); 8441 8442 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High, 8443 JTCases.size() - 1, Prob); 8444 return true; 8445 } 8446 8447 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters, 8448 const SwitchInst *SI, 8449 MachineBasicBlock *DefaultMBB) { 8450 #ifndef NDEBUG 8451 // Clusters must be non-empty, sorted, and only contain Range clusters. 8452 assert(!Clusters.empty()); 8453 for (CaseCluster &C : Clusters) 8454 assert(C.Kind == CC_Range); 8455 for (unsigned i = 1, e = Clusters.size(); i < e; ++i) 8456 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue())); 8457 #endif 8458 8459 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8460 if (!areJTsAllowed(TLI, SI)) 8461 return; 8462 8463 const bool OptForSize = DefaultMBB->getParent()->getFunction()->optForSize(); 8464 8465 const int64_t N = Clusters.size(); 8466 const unsigned MinJumpTableEntries = TLI.getMinimumJumpTableEntries(); 8467 const unsigned SmallNumberOfEntries = MinJumpTableEntries / 2; 8468 const unsigned MaxJumpTableSize = 8469 OptForSize || TLI.getMaximumJumpTableSize() == 0 8470 ? UINT_MAX : TLI.getMaximumJumpTableSize(); 8471 8472 if (N < 2 || N < MinJumpTableEntries) 8473 return; 8474 8475 // TotalCases[i]: Total nbr of cases in Clusters[0..i]. 8476 SmallVector<unsigned, 8> TotalCases(N); 8477 for (unsigned i = 0; i < N; ++i) { 8478 const APInt &Hi = Clusters[i].High->getValue(); 8479 const APInt &Lo = Clusters[i].Low->getValue(); 8480 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1; 8481 if (i != 0) 8482 TotalCases[i] += TotalCases[i - 1]; 8483 } 8484 8485 const unsigned MinDensity = 8486 OptForSize ? OptsizeJumpTableDensity : JumpTableDensity; 8487 8488 // Cheap case: the whole range may be suitable for jump table. 8489 unsigned JumpTableSize = (Clusters[N - 1].High->getValue() - 8490 Clusters[0].Low->getValue()) 8491 .getLimitedValue(UINT_MAX - 1) + 1; 8492 if (JumpTableSize <= MaxJumpTableSize && 8493 isDense(Clusters, TotalCases, 0, N - 1, MinDensity)) { 8494 CaseCluster JTCluster; 8495 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) { 8496 Clusters[0] = JTCluster; 8497 Clusters.resize(1); 8498 return; 8499 } 8500 } 8501 8502 // The algorithm below is not suitable for -O0. 8503 if (TM.getOptLevel() == CodeGenOpt::None) 8504 return; 8505 8506 // Split Clusters into minimum number of dense partitions. The algorithm uses 8507 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code 8508 // for the Case Statement'" (1994), but builds the MinPartitions array in 8509 // reverse order to make it easier to reconstruct the partitions in ascending 8510 // order. In the choice between two optimal partitionings, it picks the one 8511 // which yields more jump tables. 8512 8513 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 8514 SmallVector<unsigned, 8> MinPartitions(N); 8515 // LastElement[i] is the last element of the partition starting at i. 8516 SmallVector<unsigned, 8> LastElement(N); 8517 // PartitionsScore[i] is used to break ties when choosing between two 8518 // partitionings resulting in the same number of partitions. 8519 SmallVector<unsigned, 8> PartitionsScore(N); 8520 // For PartitionsScore, a small number of comparisons is considered as good as 8521 // a jump table and a single comparison is considered better than a jump 8522 // table. 8523 enum PartitionScores : unsigned { 8524 NoTable = 0, 8525 Table = 1, 8526 FewCases = 1, 8527 SingleCase = 2 8528 }; 8529 8530 // Base case: There is only one way to partition Clusters[N-1]. 8531 MinPartitions[N - 1] = 1; 8532 LastElement[N - 1] = N - 1; 8533 PartitionsScore[N - 1] = PartitionScores::SingleCase; 8534 8535 // Note: loop indexes are signed to avoid underflow. 8536 for (int64_t i = N - 2; i >= 0; i--) { 8537 // Find optimal partitioning of Clusters[i..N-1]. 8538 // Baseline: Put Clusters[i] into a partition on its own. 8539 MinPartitions[i] = MinPartitions[i + 1] + 1; 8540 LastElement[i] = i; 8541 PartitionsScore[i] = PartitionsScore[i + 1] + PartitionScores::SingleCase; 8542 8543 // Search for a solution that results in fewer partitions. 8544 for (int64_t j = N - 1; j > i; j--) { 8545 // Try building a partition from Clusters[i..j]. 8546 JumpTableSize = (Clusters[j].High->getValue() - 8547 Clusters[i].Low->getValue()) 8548 .getLimitedValue(UINT_MAX - 1) + 1; 8549 if (JumpTableSize <= MaxJumpTableSize && 8550 isDense(Clusters, TotalCases, i, j, MinDensity)) { 8551 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 8552 unsigned Score = j == N - 1 ? 0 : PartitionsScore[j + 1]; 8553 int64_t NumEntries = j - i + 1; 8554 8555 if (NumEntries == 1) 8556 Score += PartitionScores::SingleCase; 8557 else if (NumEntries <= SmallNumberOfEntries) 8558 Score += PartitionScores::FewCases; 8559 else if (NumEntries >= MinJumpTableEntries) 8560 Score += PartitionScores::Table; 8561 8562 // If this leads to fewer partitions, or to the same number of 8563 // partitions with better score, it is a better partitioning. 8564 if (NumPartitions < MinPartitions[i] || 8565 (NumPartitions == MinPartitions[i] && Score > PartitionsScore[i])) { 8566 MinPartitions[i] = NumPartitions; 8567 LastElement[i] = j; 8568 PartitionsScore[i] = Score; 8569 } 8570 } 8571 } 8572 } 8573 8574 // Iterate over the partitions, replacing some with jump tables in-place. 8575 unsigned DstIndex = 0; 8576 for (unsigned First = 0, Last; First < N; First = Last + 1) { 8577 Last = LastElement[First]; 8578 assert(Last >= First); 8579 assert(DstIndex <= First); 8580 unsigned NumClusters = Last - First + 1; 8581 8582 CaseCluster JTCluster; 8583 if (NumClusters >= MinJumpTableEntries && 8584 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) { 8585 Clusters[DstIndex++] = JTCluster; 8586 } else { 8587 for (unsigned I = First; I <= Last; ++I) 8588 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I])); 8589 } 8590 } 8591 Clusters.resize(DstIndex); 8592 } 8593 8594 bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) { 8595 // FIXME: Using the pointer type doesn't seem ideal. 8596 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits(); 8597 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1; 8598 return Range <= BW; 8599 } 8600 8601 bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests, 8602 unsigned NumCmps, 8603 const APInt &Low, 8604 const APInt &High) { 8605 // FIXME: I don't think NumCmps is the correct metric: a single case and a 8606 // range of cases both require only one branch to lower. Just looking at the 8607 // number of clusters and destinations should be enough to decide whether to 8608 // build bit tests. 8609 8610 // To lower a range with bit tests, the range must fit the bitwidth of a 8611 // machine word. 8612 if (!rangeFitsInWord(Low, High)) 8613 return false; 8614 8615 // Decide whether it's profitable to lower this range with bit tests. Each 8616 // destination requires a bit test and branch, and there is an overall range 8617 // check branch. For a small number of clusters, separate comparisons might be 8618 // cheaper, and for many destinations, splitting the range might be better. 8619 return (NumDests == 1 && NumCmps >= 3) || 8620 (NumDests == 2 && NumCmps >= 5) || 8621 (NumDests == 3 && NumCmps >= 6); 8622 } 8623 8624 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters, 8625 unsigned First, unsigned Last, 8626 const SwitchInst *SI, 8627 CaseCluster &BTCluster) { 8628 assert(First <= Last); 8629 if (First == Last) 8630 return false; 8631 8632 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 8633 unsigned NumCmps = 0; 8634 for (int64_t I = First; I <= Last; ++I) { 8635 assert(Clusters[I].Kind == CC_Range); 8636 Dests.set(Clusters[I].MBB->getNumber()); 8637 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2; 8638 } 8639 unsigned NumDests = Dests.count(); 8640 8641 APInt Low = Clusters[First].Low->getValue(); 8642 APInt High = Clusters[Last].High->getValue(); 8643 assert(Low.slt(High)); 8644 8645 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High)) 8646 return false; 8647 8648 APInt LowBound; 8649 APInt CmpRange; 8650 8651 const int BitWidth = DAG.getTargetLoweringInfo() 8652 .getPointerTy(DAG.getDataLayout()) 8653 .getSizeInBits(); 8654 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!"); 8655 8656 // Check if the clusters cover a contiguous range such that no value in the 8657 // range will jump to the default statement. 8658 bool ContiguousRange = true; 8659 for (int64_t I = First + 1; I <= Last; ++I) { 8660 if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) { 8661 ContiguousRange = false; 8662 break; 8663 } 8664 } 8665 8666 if (Low.isStrictlyPositive() && High.slt(BitWidth)) { 8667 // Optimize the case where all the case values fit in a word without having 8668 // to subtract minValue. In this case, we can optimize away the subtraction. 8669 LowBound = APInt::getNullValue(Low.getBitWidth()); 8670 CmpRange = High; 8671 ContiguousRange = false; 8672 } else { 8673 LowBound = Low; 8674 CmpRange = High - Low; 8675 } 8676 8677 CaseBitsVector CBV; 8678 auto TotalProb = BranchProbability::getZero(); 8679 for (unsigned i = First; i <= Last; ++i) { 8680 // Find the CaseBits for this destination. 8681 unsigned j; 8682 for (j = 0; j < CBV.size(); ++j) 8683 if (CBV[j].BB == Clusters[i].MBB) 8684 break; 8685 if (j == CBV.size()) 8686 CBV.push_back( 8687 CaseBits(0, Clusters[i].MBB, 0, BranchProbability::getZero())); 8688 CaseBits *CB = &CBV[j]; 8689 8690 // Update Mask, Bits and ExtraProb. 8691 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue(); 8692 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue(); 8693 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!"); 8694 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo; 8695 CB->Bits += Hi - Lo + 1; 8696 CB->ExtraProb += Clusters[i].Prob; 8697 TotalProb += Clusters[i].Prob; 8698 } 8699 8700 BitTestInfo BTI; 8701 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) { 8702 // Sort by probability first, number of bits second. 8703 if (a.ExtraProb != b.ExtraProb) 8704 return a.ExtraProb > b.ExtraProb; 8705 return a.Bits > b.Bits; 8706 }); 8707 8708 for (auto &CB : CBV) { 8709 MachineBasicBlock *BitTestBB = 8710 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent()); 8711 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraProb)); 8712 } 8713 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange), 8714 SI->getCondition(), -1U, MVT::Other, false, 8715 ContiguousRange, nullptr, nullptr, std::move(BTI), 8716 TotalProb); 8717 8718 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High, 8719 BitTestCases.size() - 1, TotalProb); 8720 return true; 8721 } 8722 8723 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters, 8724 const SwitchInst *SI) { 8725 // Partition Clusters into as few subsets as possible, where each subset has a 8726 // range that fits in a machine word and has <= 3 unique destinations. 8727 8728 #ifndef NDEBUG 8729 // Clusters must be sorted and contain Range or JumpTable clusters. 8730 assert(!Clusters.empty()); 8731 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable); 8732 for (const CaseCluster &C : Clusters) 8733 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable); 8734 for (unsigned i = 1; i < Clusters.size(); ++i) 8735 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue())); 8736 #endif 8737 8738 // The algorithm below is not suitable for -O0. 8739 if (TM.getOptLevel() == CodeGenOpt::None) 8740 return; 8741 8742 // If target does not have legal shift left, do not emit bit tests at all. 8743 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8744 EVT PTy = TLI.getPointerTy(DAG.getDataLayout()); 8745 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 8746 return; 8747 8748 int BitWidth = PTy.getSizeInBits(); 8749 const int64_t N = Clusters.size(); 8750 8751 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 8752 SmallVector<unsigned, 8> MinPartitions(N); 8753 // LastElement[i] is the last element of the partition starting at i. 8754 SmallVector<unsigned, 8> LastElement(N); 8755 8756 // FIXME: This might not be the best algorithm for finding bit test clusters. 8757 8758 // Base case: There is only one way to partition Clusters[N-1]. 8759 MinPartitions[N - 1] = 1; 8760 LastElement[N - 1] = N - 1; 8761 8762 // Note: loop indexes are signed to avoid underflow. 8763 for (int64_t i = N - 2; i >= 0; --i) { 8764 // Find optimal partitioning of Clusters[i..N-1]. 8765 // Baseline: Put Clusters[i] into a partition on its own. 8766 MinPartitions[i] = MinPartitions[i + 1] + 1; 8767 LastElement[i] = i; 8768 8769 // Search for a solution that results in fewer partitions. 8770 // Note: the search is limited by BitWidth, reducing time complexity. 8771 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) { 8772 // Try building a partition from Clusters[i..j]. 8773 8774 // Check the range. 8775 if (!rangeFitsInWord(Clusters[i].Low->getValue(), 8776 Clusters[j].High->getValue())) 8777 continue; 8778 8779 // Check nbr of destinations and cluster types. 8780 // FIXME: This works, but doesn't seem very efficient. 8781 bool RangesOnly = true; 8782 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 8783 for (int64_t k = i; k <= j; k++) { 8784 if (Clusters[k].Kind != CC_Range) { 8785 RangesOnly = false; 8786 break; 8787 } 8788 Dests.set(Clusters[k].MBB->getNumber()); 8789 } 8790 if (!RangesOnly || Dests.count() > 3) 8791 break; 8792 8793 // Check if it's a better partition. 8794 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 8795 if (NumPartitions < MinPartitions[i]) { 8796 // Found a better partition. 8797 MinPartitions[i] = NumPartitions; 8798 LastElement[i] = j; 8799 } 8800 } 8801 } 8802 8803 // Iterate over the partitions, replacing with bit-test clusters in-place. 8804 unsigned DstIndex = 0; 8805 for (unsigned First = 0, Last; First < N; First = Last + 1) { 8806 Last = LastElement[First]; 8807 assert(First <= Last); 8808 assert(DstIndex <= First); 8809 8810 CaseCluster BitTestCluster; 8811 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) { 8812 Clusters[DstIndex++] = BitTestCluster; 8813 } else { 8814 size_t NumClusters = Last - First + 1; 8815 std::memmove(&Clusters[DstIndex], &Clusters[First], 8816 sizeof(Clusters[0]) * NumClusters); 8817 DstIndex += NumClusters; 8818 } 8819 } 8820 Clusters.resize(DstIndex); 8821 } 8822 8823 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 8824 MachineBasicBlock *SwitchMBB, 8825 MachineBasicBlock *DefaultMBB) { 8826 MachineFunction *CurMF = FuncInfo.MF; 8827 MachineBasicBlock *NextMBB = nullptr; 8828 MachineFunction::iterator BBI(W.MBB); 8829 if (++BBI != FuncInfo.MF->end()) 8830 NextMBB = &*BBI; 8831 8832 unsigned Size = W.LastCluster - W.FirstCluster + 1; 8833 8834 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8835 8836 if (Size == 2 && W.MBB == SwitchMBB) { 8837 // If any two of the cases has the same destination, and if one value 8838 // is the same as the other, but has one bit unset that the other has set, 8839 // use bit manipulation to do two compares at once. For example: 8840 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 8841 // TODO: This could be extended to merge any 2 cases in switches with 3 8842 // cases. 8843 // TODO: Handle cases where W.CaseBB != SwitchBB. 8844 CaseCluster &Small = *W.FirstCluster; 8845 CaseCluster &Big = *W.LastCluster; 8846 8847 if (Small.Low == Small.High && Big.Low == Big.High && 8848 Small.MBB == Big.MBB) { 8849 const APInt &SmallValue = Small.Low->getValue(); 8850 const APInt &BigValue = Big.Low->getValue(); 8851 8852 // Check that there is only one bit different. 8853 APInt CommonBit = BigValue ^ SmallValue; 8854 if (CommonBit.isPowerOf2()) { 8855 SDValue CondLHS = getValue(Cond); 8856 EVT VT = CondLHS.getValueType(); 8857 SDLoc DL = getCurSDLoc(); 8858 8859 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 8860 DAG.getConstant(CommonBit, DL, VT)); 8861 SDValue Cond = DAG.getSetCC( 8862 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 8863 ISD::SETEQ); 8864 8865 // Update successor info. 8866 // Both Small and Big will jump to Small.BB, so we sum up the 8867 // probabilities. 8868 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 8869 if (BPI) 8870 addSuccessorWithProb( 8871 SwitchMBB, DefaultMBB, 8872 // The default destination is the first successor in IR. 8873 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 8874 else 8875 addSuccessorWithProb(SwitchMBB, DefaultMBB); 8876 8877 // Insert the true branch. 8878 SDValue BrCond = 8879 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 8880 DAG.getBasicBlock(Small.MBB)); 8881 // Insert the false branch. 8882 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 8883 DAG.getBasicBlock(DefaultMBB)); 8884 8885 DAG.setRoot(BrCond); 8886 return; 8887 } 8888 } 8889 } 8890 8891 if (TM.getOptLevel() != CodeGenOpt::None) { 8892 // Order cases by probability so the most likely case will be checked first. 8893 std::sort(W.FirstCluster, W.LastCluster + 1, 8894 [](const CaseCluster &a, const CaseCluster &b) { 8895 return a.Prob > b.Prob; 8896 }); 8897 8898 // Rearrange the case blocks so that the last one falls through if possible 8899 // without without changing the order of probabilities. 8900 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 8901 --I; 8902 if (I->Prob > W.LastCluster->Prob) 8903 break; 8904 if (I->Kind == CC_Range && I->MBB == NextMBB) { 8905 std::swap(*I, *W.LastCluster); 8906 break; 8907 } 8908 } 8909 } 8910 8911 // Compute total probability. 8912 BranchProbability DefaultProb = W.DefaultProb; 8913 BranchProbability UnhandledProbs = DefaultProb; 8914 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 8915 UnhandledProbs += I->Prob; 8916 8917 MachineBasicBlock *CurMBB = W.MBB; 8918 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 8919 MachineBasicBlock *Fallthrough; 8920 if (I == W.LastCluster) { 8921 // For the last cluster, fall through to the default destination. 8922 Fallthrough = DefaultMBB; 8923 } else { 8924 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 8925 CurMF->insert(BBI, Fallthrough); 8926 // Put Cond in a virtual register to make it available from the new blocks. 8927 ExportFromCurrentBlock(Cond); 8928 } 8929 UnhandledProbs -= I->Prob; 8930 8931 switch (I->Kind) { 8932 case CC_JumpTable: { 8933 // FIXME: Optimize away range check based on pivot comparisons. 8934 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first; 8935 JumpTable *JT = &JTCases[I->JTCasesIndex].second; 8936 8937 // The jump block hasn't been inserted yet; insert it here. 8938 MachineBasicBlock *JumpMBB = JT->MBB; 8939 CurMF->insert(BBI, JumpMBB); 8940 8941 auto JumpProb = I->Prob; 8942 auto FallthroughProb = UnhandledProbs; 8943 8944 // If the default statement is a target of the jump table, we evenly 8945 // distribute the default probability to successors of CurMBB. Also 8946 // update the probability on the edge from JumpMBB to Fallthrough. 8947 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 8948 SE = JumpMBB->succ_end(); 8949 SI != SE; ++SI) { 8950 if (*SI == DefaultMBB) { 8951 JumpProb += DefaultProb / 2; 8952 FallthroughProb -= DefaultProb / 2; 8953 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 8954 JumpMBB->normalizeSuccProbs(); 8955 break; 8956 } 8957 } 8958 8959 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 8960 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 8961 CurMBB->normalizeSuccProbs(); 8962 8963 // The jump table header will be inserted in our current block, do the 8964 // range check, and fall through to our fallthrough block. 8965 JTH->HeaderBB = CurMBB; 8966 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 8967 8968 // If we're in the right place, emit the jump table header right now. 8969 if (CurMBB == SwitchMBB) { 8970 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 8971 JTH->Emitted = true; 8972 } 8973 break; 8974 } 8975 case CC_BitTests: { 8976 // FIXME: Optimize away range check based on pivot comparisons. 8977 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex]; 8978 8979 // The bit test blocks haven't been inserted yet; insert them here. 8980 for (BitTestCase &BTC : BTB->Cases) 8981 CurMF->insert(BBI, BTC.ThisBB); 8982 8983 // Fill in fields of the BitTestBlock. 8984 BTB->Parent = CurMBB; 8985 BTB->Default = Fallthrough; 8986 8987 BTB->DefaultProb = UnhandledProbs; 8988 // If the cases in bit test don't form a contiguous range, we evenly 8989 // distribute the probability on the edge to Fallthrough to two 8990 // successors of CurMBB. 8991 if (!BTB->ContiguousRange) { 8992 BTB->Prob += DefaultProb / 2; 8993 BTB->DefaultProb -= DefaultProb / 2; 8994 } 8995 8996 // If we're in the right place, emit the bit test header right now. 8997 if (CurMBB == SwitchMBB) { 8998 visitBitTestHeader(*BTB, SwitchMBB); 8999 BTB->Emitted = true; 9000 } 9001 break; 9002 } 9003 case CC_Range: { 9004 const Value *RHS, *LHS, *MHS; 9005 ISD::CondCode CC; 9006 if (I->Low == I->High) { 9007 // Check Cond == I->Low. 9008 CC = ISD::SETEQ; 9009 LHS = Cond; 9010 RHS=I->Low; 9011 MHS = nullptr; 9012 } else { 9013 // Check I->Low <= Cond <= I->High. 9014 CC = ISD::SETLE; 9015 LHS = I->Low; 9016 MHS = Cond; 9017 RHS = I->High; 9018 } 9019 9020 // The false probability is the sum of all unhandled cases. 9021 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Prob, 9022 UnhandledProbs); 9023 9024 if (CurMBB == SwitchMBB) 9025 visitSwitchCase(CB, SwitchMBB); 9026 else 9027 SwitchCases.push_back(CB); 9028 9029 break; 9030 } 9031 } 9032 CurMBB = Fallthrough; 9033 } 9034 } 9035 9036 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 9037 CaseClusterIt First, 9038 CaseClusterIt Last) { 9039 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 9040 if (X.Prob != CC.Prob) 9041 return X.Prob > CC.Prob; 9042 9043 // Ties are broken by comparing the case value. 9044 return X.Low->getValue().slt(CC.Low->getValue()); 9045 }); 9046 } 9047 9048 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 9049 const SwitchWorkListItem &W, 9050 Value *Cond, 9051 MachineBasicBlock *SwitchMBB) { 9052 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 9053 "Clusters not sorted?"); 9054 9055 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 9056 9057 // Balance the tree based on branch probabilities to create a near-optimal (in 9058 // terms of search time given key frequency) binary search tree. See e.g. Kurt 9059 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 9060 CaseClusterIt LastLeft = W.FirstCluster; 9061 CaseClusterIt FirstRight = W.LastCluster; 9062 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 9063 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 9064 9065 // Move LastLeft and FirstRight towards each other from opposite directions to 9066 // find a partitioning of the clusters which balances the probability on both 9067 // sides. If LeftProb and RightProb are equal, alternate which side is 9068 // taken to ensure 0-probability nodes are distributed evenly. 9069 unsigned I = 0; 9070 while (LastLeft + 1 < FirstRight) { 9071 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 9072 LeftProb += (++LastLeft)->Prob; 9073 else 9074 RightProb += (--FirstRight)->Prob; 9075 I++; 9076 } 9077 9078 for (;;) { 9079 // Our binary search tree differs from a typical BST in that ours can have up 9080 // to three values in each leaf. The pivot selection above doesn't take that 9081 // into account, which means the tree might require more nodes and be less 9082 // efficient. We compensate for this here. 9083 9084 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 9085 unsigned NumRight = W.LastCluster - FirstRight + 1; 9086 9087 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 9088 // If one side has less than 3 clusters, and the other has more than 3, 9089 // consider taking a cluster from the other side. 9090 9091 if (NumLeft < NumRight) { 9092 // Consider moving the first cluster on the right to the left side. 9093 CaseCluster &CC = *FirstRight; 9094 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 9095 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 9096 if (LeftSideRank <= RightSideRank) { 9097 // Moving the cluster to the left does not demote it. 9098 ++LastLeft; 9099 ++FirstRight; 9100 continue; 9101 } 9102 } else { 9103 assert(NumRight < NumLeft); 9104 // Consider moving the last element on the left to the right side. 9105 CaseCluster &CC = *LastLeft; 9106 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 9107 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 9108 if (RightSideRank <= LeftSideRank) { 9109 // Moving the cluster to the right does not demot it. 9110 --LastLeft; 9111 --FirstRight; 9112 continue; 9113 } 9114 } 9115 } 9116 break; 9117 } 9118 9119 assert(LastLeft + 1 == FirstRight); 9120 assert(LastLeft >= W.FirstCluster); 9121 assert(FirstRight <= W.LastCluster); 9122 9123 // Use the first element on the right as pivot since we will make less-than 9124 // comparisons against it. 9125 CaseClusterIt PivotCluster = FirstRight; 9126 assert(PivotCluster > W.FirstCluster); 9127 assert(PivotCluster <= W.LastCluster); 9128 9129 CaseClusterIt FirstLeft = W.FirstCluster; 9130 CaseClusterIt LastRight = W.LastCluster; 9131 9132 const ConstantInt *Pivot = PivotCluster->Low; 9133 9134 // New blocks will be inserted immediately after the current one. 9135 MachineFunction::iterator BBI(W.MBB); 9136 ++BBI; 9137 9138 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 9139 // we can branch to its destination directly if it's squeezed exactly in 9140 // between the known lower bound and Pivot - 1. 9141 MachineBasicBlock *LeftMBB; 9142 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 9143 FirstLeft->Low == W.GE && 9144 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 9145 LeftMBB = FirstLeft->MBB; 9146 } else { 9147 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 9148 FuncInfo.MF->insert(BBI, LeftMBB); 9149 WorkList.push_back( 9150 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 9151 // Put Cond in a virtual register to make it available from the new blocks. 9152 ExportFromCurrentBlock(Cond); 9153 } 9154 9155 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 9156 // single cluster, RHS.Low == Pivot, and we can branch to its destination 9157 // directly if RHS.High equals the current upper bound. 9158 MachineBasicBlock *RightMBB; 9159 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 9160 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 9161 RightMBB = FirstRight->MBB; 9162 } else { 9163 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 9164 FuncInfo.MF->insert(BBI, RightMBB); 9165 WorkList.push_back( 9166 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 9167 // Put Cond in a virtual register to make it available from the new blocks. 9168 ExportFromCurrentBlock(Cond); 9169 } 9170 9171 // Create the CaseBlock record that will be used to lower the branch. 9172 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 9173 LeftProb, RightProb); 9174 9175 if (W.MBB == SwitchMBB) 9176 visitSwitchCase(CB, SwitchMBB); 9177 else 9178 SwitchCases.push_back(CB); 9179 } 9180 9181 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 9182 // Extract cases from the switch. 9183 BranchProbabilityInfo *BPI = FuncInfo.BPI; 9184 CaseClusterVector Clusters; 9185 Clusters.reserve(SI.getNumCases()); 9186 for (auto I : SI.cases()) { 9187 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 9188 const ConstantInt *CaseVal = I.getCaseValue(); 9189 BranchProbability Prob = 9190 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 9191 : BranchProbability(1, SI.getNumCases() + 1); 9192 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 9193 } 9194 9195 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 9196 9197 // Cluster adjacent cases with the same destination. We do this at all 9198 // optimization levels because it's cheap to do and will make codegen faster 9199 // if there are many clusters. 9200 sortAndRangeify(Clusters); 9201 9202 if (TM.getOptLevel() != CodeGenOpt::None) { 9203 // Replace an unreachable default with the most popular destination. 9204 // FIXME: Exploit unreachable default more aggressively. 9205 bool UnreachableDefault = 9206 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()); 9207 if (UnreachableDefault && !Clusters.empty()) { 9208 DenseMap<const BasicBlock *, unsigned> Popularity; 9209 unsigned MaxPop = 0; 9210 const BasicBlock *MaxBB = nullptr; 9211 for (auto I : SI.cases()) { 9212 const BasicBlock *BB = I.getCaseSuccessor(); 9213 if (++Popularity[BB] > MaxPop) { 9214 MaxPop = Popularity[BB]; 9215 MaxBB = BB; 9216 } 9217 } 9218 // Set new default. 9219 assert(MaxPop > 0 && MaxBB); 9220 DefaultMBB = FuncInfo.MBBMap[MaxBB]; 9221 9222 // Remove cases that were pointing to the destination that is now the 9223 // default. 9224 CaseClusterVector New; 9225 New.reserve(Clusters.size()); 9226 for (CaseCluster &CC : Clusters) { 9227 if (CC.MBB != DefaultMBB) 9228 New.push_back(CC); 9229 } 9230 Clusters = std::move(New); 9231 } 9232 } 9233 9234 // If there is only the default destination, jump there directly. 9235 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 9236 if (Clusters.empty()) { 9237 SwitchMBB->addSuccessor(DefaultMBB); 9238 if (DefaultMBB != NextBlock(SwitchMBB)) { 9239 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 9240 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 9241 } 9242 return; 9243 } 9244 9245 findJumpTables(Clusters, &SI, DefaultMBB); 9246 findBitTestClusters(Clusters, &SI); 9247 9248 DEBUG({ 9249 dbgs() << "Case clusters: "; 9250 for (const CaseCluster &C : Clusters) { 9251 if (C.Kind == CC_JumpTable) dbgs() << "JT:"; 9252 if (C.Kind == CC_BitTests) dbgs() << "BT:"; 9253 9254 C.Low->getValue().print(dbgs(), true); 9255 if (C.Low != C.High) { 9256 dbgs() << '-'; 9257 C.High->getValue().print(dbgs(), true); 9258 } 9259 dbgs() << ' '; 9260 } 9261 dbgs() << '\n'; 9262 }); 9263 9264 assert(!Clusters.empty()); 9265 SwitchWorkList WorkList; 9266 CaseClusterIt First = Clusters.begin(); 9267 CaseClusterIt Last = Clusters.end() - 1; 9268 auto DefaultProb = getEdgeProbability(SwitchMBB, DefaultMBB); 9269 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 9270 9271 while (!WorkList.empty()) { 9272 SwitchWorkListItem W = WorkList.back(); 9273 WorkList.pop_back(); 9274 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 9275 9276 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 9277 !DefaultMBB->getParent()->getFunction()->optForMinSize()) { 9278 // For optimized builds, lower large range as a balanced binary tree. 9279 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 9280 continue; 9281 } 9282 9283 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 9284 } 9285 } 9286