1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/None.h" 19 #include "llvm/ADT/Optional.h" 20 #include "llvm/ADT/STLExtras.h" 21 #include "llvm/ADT/SmallPtrSet.h" 22 #include "llvm/ADT/SmallSet.h" 23 #include "llvm/ADT/StringRef.h" 24 #include "llvm/ADT/Triple.h" 25 #include "llvm/ADT/Twine.h" 26 #include "llvm/Analysis/BlockFrequencyInfo.h" 27 #include "llvm/Analysis/BranchProbabilityInfo.h" 28 #include "llvm/Analysis/ConstantFolding.h" 29 #include "llvm/Analysis/EHPersonalities.h" 30 #include "llvm/Analysis/Loads.h" 31 #include "llvm/Analysis/MemoryLocation.h" 32 #include "llvm/Analysis/ProfileSummaryInfo.h" 33 #include "llvm/Analysis/TargetLibraryInfo.h" 34 #include "llvm/Analysis/ValueTracking.h" 35 #include "llvm/Analysis/VectorUtils.h" 36 #include "llvm/CodeGen/Analysis.h" 37 #include "llvm/CodeGen/FunctionLoweringInfo.h" 38 #include "llvm/CodeGen/GCMetadata.h" 39 #include "llvm/CodeGen/MachineBasicBlock.h" 40 #include "llvm/CodeGen/MachineFrameInfo.h" 41 #include "llvm/CodeGen/MachineFunction.h" 42 #include "llvm/CodeGen/MachineInstr.h" 43 #include "llvm/CodeGen/MachineInstrBuilder.h" 44 #include "llvm/CodeGen/MachineJumpTableInfo.h" 45 #include "llvm/CodeGen/MachineMemOperand.h" 46 #include "llvm/CodeGen/MachineModuleInfo.h" 47 #include "llvm/CodeGen/MachineOperand.h" 48 #include "llvm/CodeGen/MachineRegisterInfo.h" 49 #include "llvm/CodeGen/RuntimeLibcalls.h" 50 #include "llvm/CodeGen/SelectionDAG.h" 51 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 52 #include "llvm/CodeGen/StackMaps.h" 53 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 54 #include "llvm/CodeGen/TargetFrameLowering.h" 55 #include "llvm/CodeGen/TargetInstrInfo.h" 56 #include "llvm/CodeGen/TargetOpcodes.h" 57 #include "llvm/CodeGen/TargetRegisterInfo.h" 58 #include "llvm/CodeGen/TargetSubtargetInfo.h" 59 #include "llvm/CodeGen/WinEHFuncInfo.h" 60 #include "llvm/IR/Argument.h" 61 #include "llvm/IR/Attributes.h" 62 #include "llvm/IR/BasicBlock.h" 63 #include "llvm/IR/CFG.h" 64 #include "llvm/IR/CallingConv.h" 65 #include "llvm/IR/Constant.h" 66 #include "llvm/IR/ConstantRange.h" 67 #include "llvm/IR/Constants.h" 68 #include "llvm/IR/DataLayout.h" 69 #include "llvm/IR/DebugInfoMetadata.h" 70 #include "llvm/IR/DerivedTypes.h" 71 #include "llvm/IR/Function.h" 72 #include "llvm/IR/GetElementPtrTypeIterator.h" 73 #include "llvm/IR/InlineAsm.h" 74 #include "llvm/IR/InstrTypes.h" 75 #include "llvm/IR/Instructions.h" 76 #include "llvm/IR/IntrinsicInst.h" 77 #include "llvm/IR/Intrinsics.h" 78 #include "llvm/IR/IntrinsicsAArch64.h" 79 #include "llvm/IR/IntrinsicsWebAssembly.h" 80 #include "llvm/IR/LLVMContext.h" 81 #include "llvm/IR/Metadata.h" 82 #include "llvm/IR/Module.h" 83 #include "llvm/IR/Operator.h" 84 #include "llvm/IR/PatternMatch.h" 85 #include "llvm/IR/Type.h" 86 #include "llvm/IR/User.h" 87 #include "llvm/IR/Value.h" 88 #include "llvm/MC/MCContext.h" 89 #include "llvm/MC/MCSymbol.h" 90 #include "llvm/Support/AtomicOrdering.h" 91 #include "llvm/Support/Casting.h" 92 #include "llvm/Support/CommandLine.h" 93 #include "llvm/Support/Compiler.h" 94 #include "llvm/Support/Debug.h" 95 #include "llvm/Support/MathExtras.h" 96 #include "llvm/Support/raw_ostream.h" 97 #include "llvm/Target/TargetIntrinsicInfo.h" 98 #include "llvm/Target/TargetMachine.h" 99 #include "llvm/Target/TargetOptions.h" 100 #include "llvm/Transforms/Utils/Local.h" 101 #include <cstddef> 102 #include <cstring> 103 #include <iterator> 104 #include <limits> 105 #include <numeric> 106 #include <tuple> 107 108 using namespace llvm; 109 using namespace PatternMatch; 110 using namespace SwitchCG; 111 112 #define DEBUG_TYPE "isel" 113 114 /// LimitFloatPrecision - Generate low-precision inline sequences for 115 /// some float libcalls (6, 8 or 12 bits). 116 static unsigned LimitFloatPrecision; 117 118 static cl::opt<bool> 119 InsertAssertAlign("insert-assert-align", cl::init(true), 120 cl::desc("Insert the experimental `assertalign` node."), 121 cl::ReallyHidden); 122 123 static cl::opt<unsigned, true> 124 LimitFPPrecision("limit-float-precision", 125 cl::desc("Generate low-precision inline sequences " 126 "for some float libcalls"), 127 cl::location(LimitFloatPrecision), cl::Hidden, 128 cl::init(0)); 129 130 static cl::opt<unsigned> SwitchPeelThreshold( 131 "switch-peel-threshold", cl::Hidden, cl::init(66), 132 cl::desc("Set the case probability threshold for peeling the case from a " 133 "switch statement. A value greater than 100 will void this " 134 "optimization")); 135 136 // Limit the width of DAG chains. This is important in general to prevent 137 // DAG-based analysis from blowing up. For example, alias analysis and 138 // load clustering may not complete in reasonable time. It is difficult to 139 // recognize and avoid this situation within each individual analysis, and 140 // future analyses are likely to have the same behavior. Limiting DAG width is 141 // the safe approach and will be especially important with global DAGs. 142 // 143 // MaxParallelChains default is arbitrarily high to avoid affecting 144 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 145 // sequence over this should have been converted to llvm.memcpy by the 146 // frontend. It is easy to induce this behavior with .ll code such as: 147 // %buffer = alloca [4096 x i8] 148 // %data = load [4096 x i8]* %argPtr 149 // store [4096 x i8] %data, [4096 x i8]* %buffer 150 static const unsigned MaxParallelChains = 64; 151 152 // Return the calling convention if the Value passed requires ABI mangling as it 153 // is a parameter to a function or a return value from a function which is not 154 // an intrinsic. 155 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) { 156 if (auto *R = dyn_cast<ReturnInst>(V)) 157 return R->getParent()->getParent()->getCallingConv(); 158 159 if (auto *CI = dyn_cast<CallInst>(V)) { 160 const bool IsInlineAsm = CI->isInlineAsm(); 161 const bool IsIndirectFunctionCall = 162 !IsInlineAsm && !CI->getCalledFunction(); 163 164 // It is possible that the call instruction is an inline asm statement or an 165 // indirect function call in which case the return value of 166 // getCalledFunction() would be nullptr. 167 const bool IsInstrinsicCall = 168 !IsInlineAsm && !IsIndirectFunctionCall && 169 CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic; 170 171 if (!IsInlineAsm && !IsInstrinsicCall) 172 return CI->getCallingConv(); 173 } 174 175 return None; 176 } 177 178 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 179 const SDValue *Parts, unsigned NumParts, 180 MVT PartVT, EVT ValueVT, const Value *V, 181 Optional<CallingConv::ID> CC); 182 183 /// getCopyFromParts - Create a value that contains the specified legal parts 184 /// combined into the value they represent. If the parts combine to a type 185 /// larger than ValueVT then AssertOp can be used to specify whether the extra 186 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 187 /// (ISD::AssertSext). 188 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 189 const SDValue *Parts, unsigned NumParts, 190 MVT PartVT, EVT ValueVT, const Value *V, 191 Optional<CallingConv::ID> CC = None, 192 Optional<ISD::NodeType> AssertOp = None) { 193 // Let the target assemble the parts if it wants to 194 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 195 if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts, 196 PartVT, ValueVT, CC)) 197 return Val; 198 199 if (ValueVT.isVector()) 200 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 201 CC); 202 203 assert(NumParts > 0 && "No parts to assemble!"); 204 SDValue Val = Parts[0]; 205 206 if (NumParts > 1) { 207 // Assemble the value from multiple parts. 208 if (ValueVT.isInteger()) { 209 unsigned PartBits = PartVT.getSizeInBits(); 210 unsigned ValueBits = ValueVT.getSizeInBits(); 211 212 // Assemble the power of 2 part. 213 unsigned RoundParts = 214 (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts; 215 unsigned RoundBits = PartBits * RoundParts; 216 EVT RoundVT = RoundBits == ValueBits ? 217 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 218 SDValue Lo, Hi; 219 220 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 221 222 if (RoundParts > 2) { 223 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 224 PartVT, HalfVT, V); 225 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 226 RoundParts / 2, PartVT, HalfVT, V); 227 } else { 228 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 229 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 230 } 231 232 if (DAG.getDataLayout().isBigEndian()) 233 std::swap(Lo, Hi); 234 235 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 236 237 if (RoundParts < NumParts) { 238 // Assemble the trailing non-power-of-2 part. 239 unsigned OddParts = NumParts - RoundParts; 240 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 241 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 242 OddVT, V, CC); 243 244 // Combine the round and odd parts. 245 Lo = Val; 246 if (DAG.getDataLayout().isBigEndian()) 247 std::swap(Lo, Hi); 248 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 249 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 250 Hi = 251 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 252 DAG.getConstant(Lo.getValueSizeInBits(), DL, 253 TLI.getPointerTy(DAG.getDataLayout()))); 254 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 255 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 256 } 257 } else if (PartVT.isFloatingPoint()) { 258 // FP split into multiple FP parts (for ppcf128) 259 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 260 "Unexpected split"); 261 SDValue Lo, Hi; 262 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 263 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 264 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 265 std::swap(Lo, Hi); 266 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 267 } else { 268 // FP split into integer parts (soft fp) 269 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 270 !PartVT.isVector() && "Unexpected split"); 271 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 272 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 273 } 274 } 275 276 // There is now one part, held in Val. Correct it to match ValueVT. 277 // PartEVT is the type of the register class that holds the value. 278 // ValueVT is the type of the inline asm operation. 279 EVT PartEVT = Val.getValueType(); 280 281 if (PartEVT == ValueVT) 282 return Val; 283 284 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 285 ValueVT.bitsLT(PartEVT)) { 286 // For an FP value in an integer part, we need to truncate to the right 287 // width first. 288 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 289 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 290 } 291 292 // Handle types that have the same size. 293 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 294 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 295 296 // Handle types with different sizes. 297 if (PartEVT.isInteger() && ValueVT.isInteger()) { 298 if (ValueVT.bitsLT(PartEVT)) { 299 // For a truncate, see if we have any information to 300 // indicate whether the truncated bits will always be 301 // zero or sign-extension. 302 if (AssertOp.hasValue()) 303 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 304 DAG.getValueType(ValueVT)); 305 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 306 } 307 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 308 } 309 310 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 311 // FP_ROUND's are always exact here. 312 if (ValueVT.bitsLT(Val.getValueType())) 313 return DAG.getNode( 314 ISD::FP_ROUND, DL, ValueVT, Val, 315 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 316 317 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 318 } 319 320 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 321 // then truncating. 322 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 323 ValueVT.bitsLT(PartEVT)) { 324 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 325 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 326 } 327 328 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 329 } 330 331 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 332 const Twine &ErrMsg) { 333 const Instruction *I = dyn_cast_or_null<Instruction>(V); 334 if (!V) 335 return Ctx.emitError(ErrMsg); 336 337 const char *AsmError = ", possible invalid constraint for vector type"; 338 if (const CallInst *CI = dyn_cast<CallInst>(I)) 339 if (CI->isInlineAsm()) 340 return Ctx.emitError(I, ErrMsg + AsmError); 341 342 return Ctx.emitError(I, ErrMsg); 343 } 344 345 /// getCopyFromPartsVector - Create a value that contains the specified legal 346 /// parts combined into the value they represent. If the parts combine to a 347 /// type larger than ValueVT then AssertOp can be used to specify whether the 348 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 349 /// ValueVT (ISD::AssertSext). 350 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 351 const SDValue *Parts, unsigned NumParts, 352 MVT PartVT, EVT ValueVT, const Value *V, 353 Optional<CallingConv::ID> CallConv) { 354 assert(ValueVT.isVector() && "Not a vector value"); 355 assert(NumParts > 0 && "No parts to assemble!"); 356 const bool IsABIRegCopy = CallConv.hasValue(); 357 358 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 359 SDValue Val = Parts[0]; 360 361 // Handle a multi-element vector. 362 if (NumParts > 1) { 363 EVT IntermediateVT; 364 MVT RegisterVT; 365 unsigned NumIntermediates; 366 unsigned NumRegs; 367 368 if (IsABIRegCopy) { 369 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 370 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 371 NumIntermediates, RegisterVT); 372 } else { 373 NumRegs = 374 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 375 NumIntermediates, RegisterVT); 376 } 377 378 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 379 NumParts = NumRegs; // Silence a compiler warning. 380 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 381 assert(RegisterVT.getSizeInBits() == 382 Parts[0].getSimpleValueType().getSizeInBits() && 383 "Part type sizes don't match!"); 384 385 // Assemble the parts into intermediate operands. 386 SmallVector<SDValue, 8> Ops(NumIntermediates); 387 if (NumIntermediates == NumParts) { 388 // If the register was not expanded, truncate or copy the value, 389 // as appropriate. 390 for (unsigned i = 0; i != NumParts; ++i) 391 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 392 PartVT, IntermediateVT, V); 393 } else if (NumParts > 0) { 394 // If the intermediate type was expanded, build the intermediate 395 // operands from the parts. 396 assert(NumParts % NumIntermediates == 0 && 397 "Must expand into a divisible number of parts!"); 398 unsigned Factor = NumParts / NumIntermediates; 399 for (unsigned i = 0; i != NumIntermediates; ++i) 400 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 401 PartVT, IntermediateVT, V); 402 } 403 404 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 405 // intermediate operands. 406 EVT BuiltVectorTy = 407 IntermediateVT.isVector() 408 ? EVT::getVectorVT( 409 *DAG.getContext(), IntermediateVT.getScalarType(), 410 IntermediateVT.getVectorElementCount() * NumParts) 411 : EVT::getVectorVT(*DAG.getContext(), 412 IntermediateVT.getScalarType(), 413 NumIntermediates); 414 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 415 : ISD::BUILD_VECTOR, 416 DL, BuiltVectorTy, Ops); 417 } 418 419 // There is now one part, held in Val. Correct it to match ValueVT. 420 EVT PartEVT = Val.getValueType(); 421 422 if (PartEVT == ValueVT) 423 return Val; 424 425 if (PartEVT.isVector()) { 426 // If the element type of the source/dest vectors are the same, but the 427 // parts vector has more elements than the value vector, then we have a 428 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 429 // elements we want. 430 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 431 assert((PartEVT.getVectorElementCount().Min > 432 ValueVT.getVectorElementCount().Min) && 433 (PartEVT.getVectorElementCount().Scalable == 434 ValueVT.getVectorElementCount().Scalable) && 435 "Cannot narrow, it would be a lossy transformation"); 436 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 437 DAG.getVectorIdxConstant(0, DL)); 438 } 439 440 // Vector/Vector bitcast. 441 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 442 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 443 444 assert(PartEVT.getVectorElementCount() == ValueVT.getVectorElementCount() && 445 "Cannot handle this kind of promotion"); 446 // Promoted vector extract 447 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 448 449 } 450 451 // Trivial bitcast if the types are the same size and the destination 452 // vector type is legal. 453 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 454 TLI.isTypeLegal(ValueVT)) 455 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 456 457 if (ValueVT.getVectorNumElements() != 1) { 458 // Certain ABIs require that vectors are passed as integers. For vectors 459 // are the same size, this is an obvious bitcast. 460 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 461 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 462 } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) { 463 // Bitcast Val back the original type and extract the corresponding 464 // vector we want. 465 unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits(); 466 EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(), 467 ValueVT.getVectorElementType(), Elts); 468 Val = DAG.getBitcast(WiderVecType, Val); 469 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 470 DAG.getVectorIdxConstant(0, DL)); 471 } 472 473 diagnosePossiblyInvalidConstraint( 474 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 475 return DAG.getUNDEF(ValueVT); 476 } 477 478 // Handle cases such as i8 -> <1 x i1> 479 EVT ValueSVT = ValueVT.getVectorElementType(); 480 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 481 if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits()) 482 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 483 else 484 Val = ValueVT.isFloatingPoint() 485 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 486 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 487 } 488 489 return DAG.getBuildVector(ValueVT, DL, Val); 490 } 491 492 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 493 SDValue Val, SDValue *Parts, unsigned NumParts, 494 MVT PartVT, const Value *V, 495 Optional<CallingConv::ID> CallConv); 496 497 /// getCopyToParts - Create a series of nodes that contain the specified value 498 /// split into legal parts. If the parts contain more bits than Val, then, for 499 /// integers, ExtendKind can be used to specify how to generate the extra bits. 500 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 501 SDValue *Parts, unsigned NumParts, MVT PartVT, 502 const Value *V, 503 Optional<CallingConv::ID> CallConv = None, 504 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 505 // Let the target split the parts if it wants to 506 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 507 if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT, 508 CallConv)) 509 return; 510 EVT ValueVT = Val.getValueType(); 511 512 // Handle the vector case separately. 513 if (ValueVT.isVector()) 514 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 515 CallConv); 516 517 unsigned PartBits = PartVT.getSizeInBits(); 518 unsigned OrigNumParts = NumParts; 519 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 520 "Copying to an illegal type!"); 521 522 if (NumParts == 0) 523 return; 524 525 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 526 EVT PartEVT = PartVT; 527 if (PartEVT == ValueVT) { 528 assert(NumParts == 1 && "No-op copy with multiple parts!"); 529 Parts[0] = Val; 530 return; 531 } 532 533 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 534 // If the parts cover more bits than the value has, promote the value. 535 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 536 assert(NumParts == 1 && "Do not know what to promote to!"); 537 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 538 } else { 539 if (ValueVT.isFloatingPoint()) { 540 // FP values need to be bitcast, then extended if they are being put 541 // into a larger container. 542 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 543 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 544 } 545 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 546 ValueVT.isInteger() && 547 "Unknown mismatch!"); 548 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 549 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 550 if (PartVT == MVT::x86mmx) 551 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 552 } 553 } else if (PartBits == ValueVT.getSizeInBits()) { 554 // Different types of the same size. 555 assert(NumParts == 1 && PartEVT != ValueVT); 556 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 557 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 558 // If the parts cover less bits than value has, truncate the value. 559 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 560 ValueVT.isInteger() && 561 "Unknown mismatch!"); 562 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 563 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 564 if (PartVT == MVT::x86mmx) 565 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 566 } 567 568 // The value may have changed - recompute ValueVT. 569 ValueVT = Val.getValueType(); 570 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 571 "Failed to tile the value with PartVT!"); 572 573 if (NumParts == 1) { 574 if (PartEVT != ValueVT) { 575 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 576 "scalar-to-vector conversion failed"); 577 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 578 } 579 580 Parts[0] = Val; 581 return; 582 } 583 584 // Expand the value into multiple parts. 585 if (NumParts & (NumParts - 1)) { 586 // The number of parts is not a power of 2. Split off and copy the tail. 587 assert(PartVT.isInteger() && ValueVT.isInteger() && 588 "Do not know what to expand to!"); 589 unsigned RoundParts = 1 << Log2_32(NumParts); 590 unsigned RoundBits = RoundParts * PartBits; 591 unsigned OddParts = NumParts - RoundParts; 592 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 593 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false)); 594 595 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 596 CallConv); 597 598 if (DAG.getDataLayout().isBigEndian()) 599 // The odd parts were reversed by getCopyToParts - unreverse them. 600 std::reverse(Parts + RoundParts, Parts + NumParts); 601 602 NumParts = RoundParts; 603 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 604 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 605 } 606 607 // The number of parts is a power of 2. Repeatedly bisect the value using 608 // EXTRACT_ELEMENT. 609 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 610 EVT::getIntegerVT(*DAG.getContext(), 611 ValueVT.getSizeInBits()), 612 Val); 613 614 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 615 for (unsigned i = 0; i < NumParts; i += StepSize) { 616 unsigned ThisBits = StepSize * PartBits / 2; 617 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 618 SDValue &Part0 = Parts[i]; 619 SDValue &Part1 = Parts[i+StepSize/2]; 620 621 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 622 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 623 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 624 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 625 626 if (ThisBits == PartBits && ThisVT != PartVT) { 627 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 628 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 629 } 630 } 631 } 632 633 if (DAG.getDataLayout().isBigEndian()) 634 std::reverse(Parts, Parts + OrigNumParts); 635 } 636 637 static SDValue widenVectorToPartType(SelectionDAG &DAG, 638 SDValue Val, const SDLoc &DL, EVT PartVT) { 639 if (!PartVT.isFixedLengthVector()) 640 return SDValue(); 641 642 EVT ValueVT = Val.getValueType(); 643 unsigned PartNumElts = PartVT.getVectorNumElements(); 644 unsigned ValueNumElts = ValueVT.getVectorNumElements(); 645 if (PartNumElts > ValueNumElts && 646 PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 647 EVT ElementVT = PartVT.getVectorElementType(); 648 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 649 // undef elements. 650 SmallVector<SDValue, 16> Ops; 651 DAG.ExtractVectorElements(Val, Ops); 652 SDValue EltUndef = DAG.getUNDEF(ElementVT); 653 for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i) 654 Ops.push_back(EltUndef); 655 656 // FIXME: Use CONCAT for 2x -> 4x. 657 return DAG.getBuildVector(PartVT, DL, Ops); 658 } 659 660 return SDValue(); 661 } 662 663 /// getCopyToPartsVector - Create a series of nodes that contain the specified 664 /// value split into legal parts. 665 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 666 SDValue Val, SDValue *Parts, unsigned NumParts, 667 MVT PartVT, const Value *V, 668 Optional<CallingConv::ID> CallConv) { 669 EVT ValueVT = Val.getValueType(); 670 assert(ValueVT.isVector() && "Not a vector"); 671 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 672 const bool IsABIRegCopy = CallConv.hasValue(); 673 674 if (NumParts == 1) { 675 EVT PartEVT = PartVT; 676 if (PartEVT == ValueVT) { 677 // Nothing to do. 678 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 679 // Bitconvert vector->vector case. 680 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 681 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 682 Val = Widened; 683 } else if (PartVT.isVector() && 684 PartEVT.getVectorElementType().bitsGE( 685 ValueVT.getVectorElementType()) && 686 PartEVT.getVectorElementCount() == 687 ValueVT.getVectorElementCount()) { 688 689 // Promoted vector extract 690 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 691 } else { 692 if (ValueVT.getVectorNumElements() == 1) { 693 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 694 DAG.getVectorIdxConstant(0, DL)); 695 } else { 696 assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() && 697 "lossy conversion of vector to scalar type"); 698 EVT IntermediateType = 699 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 700 Val = DAG.getBitcast(IntermediateType, Val); 701 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 702 } 703 } 704 705 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 706 Parts[0] = Val; 707 return; 708 } 709 710 // Handle a multi-element vector. 711 EVT IntermediateVT; 712 MVT RegisterVT; 713 unsigned NumIntermediates; 714 unsigned NumRegs; 715 if (IsABIRegCopy) { 716 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 717 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 718 NumIntermediates, RegisterVT); 719 } else { 720 NumRegs = 721 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 722 NumIntermediates, RegisterVT); 723 } 724 725 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 726 NumParts = NumRegs; // Silence a compiler warning. 727 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 728 729 assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() && 730 "Mixing scalable and fixed vectors when copying in parts"); 731 732 ElementCount DestEltCnt; 733 734 if (IntermediateVT.isVector()) 735 DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates; 736 else 737 DestEltCnt = ElementCount(NumIntermediates, false); 738 739 EVT BuiltVectorTy = EVT::getVectorVT( 740 *DAG.getContext(), IntermediateVT.getScalarType(), DestEltCnt); 741 if (ValueVT != BuiltVectorTy) { 742 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) 743 Val = Widened; 744 745 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 746 } 747 748 // Split the vector into intermediate operands. 749 SmallVector<SDValue, 8> Ops(NumIntermediates); 750 for (unsigned i = 0; i != NumIntermediates; ++i) { 751 if (IntermediateVT.isVector()) { 752 // This does something sensible for scalable vectors - see the 753 // definition of EXTRACT_SUBVECTOR for further details. 754 unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements(); 755 Ops[i] = 756 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 757 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 758 } else { 759 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 760 DAG.getVectorIdxConstant(i, DL)); 761 } 762 } 763 764 // Split the intermediate operands into legal parts. 765 if (NumParts == NumIntermediates) { 766 // If the register was not expanded, promote or copy the value, 767 // as appropriate. 768 for (unsigned i = 0; i != NumParts; ++i) 769 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 770 } else if (NumParts > 0) { 771 // If the intermediate type was expanded, split each the value into 772 // legal parts. 773 assert(NumIntermediates != 0 && "division by zero"); 774 assert(NumParts % NumIntermediates == 0 && 775 "Must expand into a divisible number of parts!"); 776 unsigned Factor = NumParts / NumIntermediates; 777 for (unsigned i = 0; i != NumIntermediates; ++i) 778 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 779 CallConv); 780 } 781 } 782 783 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 784 EVT valuevt, Optional<CallingConv::ID> CC) 785 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 786 RegCount(1, regs.size()), CallConv(CC) {} 787 788 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 789 const DataLayout &DL, unsigned Reg, Type *Ty, 790 Optional<CallingConv::ID> CC) { 791 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 792 793 CallConv = CC; 794 795 for (EVT ValueVT : ValueVTs) { 796 unsigned NumRegs = 797 isABIMangled() 798 ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT) 799 : TLI.getNumRegisters(Context, ValueVT); 800 MVT RegisterVT = 801 isABIMangled() 802 ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT) 803 : TLI.getRegisterType(Context, ValueVT); 804 for (unsigned i = 0; i != NumRegs; ++i) 805 Regs.push_back(Reg + i); 806 RegVTs.push_back(RegisterVT); 807 RegCount.push_back(NumRegs); 808 Reg += NumRegs; 809 } 810 } 811 812 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 813 FunctionLoweringInfo &FuncInfo, 814 const SDLoc &dl, SDValue &Chain, 815 SDValue *Flag, const Value *V) const { 816 // A Value with type {} or [0 x %t] needs no registers. 817 if (ValueVTs.empty()) 818 return SDValue(); 819 820 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 821 822 // Assemble the legal parts into the final values. 823 SmallVector<SDValue, 4> Values(ValueVTs.size()); 824 SmallVector<SDValue, 8> Parts; 825 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 826 // Copy the legal parts from the registers. 827 EVT ValueVT = ValueVTs[Value]; 828 unsigned NumRegs = RegCount[Value]; 829 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 830 *DAG.getContext(), 831 CallConv.getValue(), RegVTs[Value]) 832 : RegVTs[Value]; 833 834 Parts.resize(NumRegs); 835 for (unsigned i = 0; i != NumRegs; ++i) { 836 SDValue P; 837 if (!Flag) { 838 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 839 } else { 840 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 841 *Flag = P.getValue(2); 842 } 843 844 Chain = P.getValue(1); 845 Parts[i] = P; 846 847 // If the source register was virtual and if we know something about it, 848 // add an assert node. 849 if (!Register::isVirtualRegister(Regs[Part + i]) || 850 !RegisterVT.isInteger()) 851 continue; 852 853 const FunctionLoweringInfo::LiveOutInfo *LOI = 854 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 855 if (!LOI) 856 continue; 857 858 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 859 unsigned NumSignBits = LOI->NumSignBits; 860 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 861 862 if (NumZeroBits == RegSize) { 863 // The current value is a zero. 864 // Explicitly express that as it would be easier for 865 // optimizations to kick in. 866 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 867 continue; 868 } 869 870 // FIXME: We capture more information than the dag can represent. For 871 // now, just use the tightest assertzext/assertsext possible. 872 bool isSExt; 873 EVT FromVT(MVT::Other); 874 if (NumZeroBits) { 875 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 876 isSExt = false; 877 } else if (NumSignBits > 1) { 878 FromVT = 879 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 880 isSExt = true; 881 } else { 882 continue; 883 } 884 // Add an assertion node. 885 assert(FromVT != MVT::Other); 886 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 887 RegisterVT, P, DAG.getValueType(FromVT)); 888 } 889 890 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 891 RegisterVT, ValueVT, V, CallConv); 892 Part += NumRegs; 893 Parts.clear(); 894 } 895 896 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 897 } 898 899 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 900 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 901 const Value *V, 902 ISD::NodeType PreferredExtendType) const { 903 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 904 ISD::NodeType ExtendKind = PreferredExtendType; 905 906 // Get the list of the values's legal parts. 907 unsigned NumRegs = Regs.size(); 908 SmallVector<SDValue, 8> Parts(NumRegs); 909 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 910 unsigned NumParts = RegCount[Value]; 911 912 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 913 *DAG.getContext(), 914 CallConv.getValue(), RegVTs[Value]) 915 : RegVTs[Value]; 916 917 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 918 ExtendKind = ISD::ZERO_EXTEND; 919 920 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 921 NumParts, RegisterVT, V, CallConv, ExtendKind); 922 Part += NumParts; 923 } 924 925 // Copy the parts into the registers. 926 SmallVector<SDValue, 8> Chains(NumRegs); 927 for (unsigned i = 0; i != NumRegs; ++i) { 928 SDValue Part; 929 if (!Flag) { 930 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 931 } else { 932 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 933 *Flag = Part.getValue(1); 934 } 935 936 Chains[i] = Part.getValue(0); 937 } 938 939 if (NumRegs == 1 || Flag) 940 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 941 // flagged to it. That is the CopyToReg nodes and the user are considered 942 // a single scheduling unit. If we create a TokenFactor and return it as 943 // chain, then the TokenFactor is both a predecessor (operand) of the 944 // user as well as a successor (the TF operands are flagged to the user). 945 // c1, f1 = CopyToReg 946 // c2, f2 = CopyToReg 947 // c3 = TokenFactor c1, c2 948 // ... 949 // = op c3, ..., f2 950 Chain = Chains[NumRegs-1]; 951 else 952 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 953 } 954 955 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 956 unsigned MatchingIdx, const SDLoc &dl, 957 SelectionDAG &DAG, 958 std::vector<SDValue> &Ops) const { 959 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 960 961 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 962 if (HasMatching) 963 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 964 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 965 // Put the register class of the virtual registers in the flag word. That 966 // way, later passes can recompute register class constraints for inline 967 // assembly as well as normal instructions. 968 // Don't do this for tied operands that can use the regclass information 969 // from the def. 970 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 971 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 972 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 973 } 974 975 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 976 Ops.push_back(Res); 977 978 if (Code == InlineAsm::Kind_Clobber) { 979 // Clobbers should always have a 1:1 mapping with registers, and may 980 // reference registers that have illegal (e.g. vector) types. Hence, we 981 // shouldn't try to apply any sort of splitting logic to them. 982 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 983 "No 1:1 mapping from clobbers to regs?"); 984 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 985 (void)SP; 986 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 987 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 988 assert( 989 (Regs[I] != SP || 990 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 991 "If we clobbered the stack pointer, MFI should know about it."); 992 } 993 return; 994 } 995 996 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 997 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 998 MVT RegisterVT = RegVTs[Value]; 999 for (unsigned i = 0; i != NumRegs; ++i) { 1000 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 1001 unsigned TheReg = Regs[Reg++]; 1002 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 1003 } 1004 } 1005 } 1006 1007 SmallVector<std::pair<unsigned, unsigned>, 4> 1008 RegsForValue::getRegsAndSizes() const { 1009 SmallVector<std::pair<unsigned, unsigned>, 4> OutVec; 1010 unsigned I = 0; 1011 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1012 unsigned RegCount = std::get<0>(CountAndVT); 1013 MVT RegisterVT = std::get<1>(CountAndVT); 1014 unsigned RegisterSize = RegisterVT.getSizeInBits(); 1015 for (unsigned E = I + RegCount; I != E; ++I) 1016 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1017 } 1018 return OutVec; 1019 } 1020 1021 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1022 const TargetLibraryInfo *li) { 1023 AA = aa; 1024 GFI = gfi; 1025 LibInfo = li; 1026 DL = &DAG.getDataLayout(); 1027 Context = DAG.getContext(); 1028 LPadToCallSiteMap.clear(); 1029 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1030 } 1031 1032 void SelectionDAGBuilder::clear() { 1033 NodeMap.clear(); 1034 UnusedArgNodeMap.clear(); 1035 PendingLoads.clear(); 1036 PendingExports.clear(); 1037 PendingConstrainedFP.clear(); 1038 PendingConstrainedFPStrict.clear(); 1039 CurInst = nullptr; 1040 HasTailCall = false; 1041 SDNodeOrder = LowestSDNodeOrder; 1042 StatepointLowering.clear(); 1043 } 1044 1045 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1046 DanglingDebugInfoMap.clear(); 1047 } 1048 1049 // Update DAG root to include dependencies on Pending chains. 1050 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1051 SDValue Root = DAG.getRoot(); 1052 1053 if (Pending.empty()) 1054 return Root; 1055 1056 // Add current root to PendingChains, unless we already indirectly 1057 // depend on it. 1058 if (Root.getOpcode() != ISD::EntryToken) { 1059 unsigned i = 0, e = Pending.size(); 1060 for (; i != e; ++i) { 1061 assert(Pending[i].getNode()->getNumOperands() > 1); 1062 if (Pending[i].getNode()->getOperand(0) == Root) 1063 break; // Don't add the root if we already indirectly depend on it. 1064 } 1065 1066 if (i == e) 1067 Pending.push_back(Root); 1068 } 1069 1070 if (Pending.size() == 1) 1071 Root = Pending[0]; 1072 else 1073 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1074 1075 DAG.setRoot(Root); 1076 Pending.clear(); 1077 return Root; 1078 } 1079 1080 SDValue SelectionDAGBuilder::getMemoryRoot() { 1081 return updateRoot(PendingLoads); 1082 } 1083 1084 SDValue SelectionDAGBuilder::getRoot() { 1085 // Chain up all pending constrained intrinsics together with all 1086 // pending loads, by simply appending them to PendingLoads and 1087 // then calling getMemoryRoot(). 1088 PendingLoads.reserve(PendingLoads.size() + 1089 PendingConstrainedFP.size() + 1090 PendingConstrainedFPStrict.size()); 1091 PendingLoads.append(PendingConstrainedFP.begin(), 1092 PendingConstrainedFP.end()); 1093 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1094 PendingConstrainedFPStrict.end()); 1095 PendingConstrainedFP.clear(); 1096 PendingConstrainedFPStrict.clear(); 1097 return getMemoryRoot(); 1098 } 1099 1100 SDValue SelectionDAGBuilder::getControlRoot() { 1101 // We need to emit pending fpexcept.strict constrained intrinsics, 1102 // so append them to the PendingExports list. 1103 PendingExports.append(PendingConstrainedFPStrict.begin(), 1104 PendingConstrainedFPStrict.end()); 1105 PendingConstrainedFPStrict.clear(); 1106 return updateRoot(PendingExports); 1107 } 1108 1109 void SelectionDAGBuilder::visit(const Instruction &I) { 1110 // Set up outgoing PHI node register values before emitting the terminator. 1111 if (I.isTerminator()) { 1112 HandlePHINodesInSuccessorBlocks(I.getParent()); 1113 } 1114 1115 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1116 if (!isa<DbgInfoIntrinsic>(I)) 1117 ++SDNodeOrder; 1118 1119 CurInst = &I; 1120 1121 visit(I.getOpcode(), I); 1122 1123 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) { 1124 // ConstrainedFPIntrinsics handle their own FMF. 1125 if (!isa<ConstrainedFPIntrinsic>(&I)) { 1126 // Propagate the fast-math-flags of this IR instruction to the DAG node that 1127 // maps to this instruction. 1128 // TODO: We could handle all flags (nsw, etc) here. 1129 // TODO: If an IR instruction maps to >1 node, only the final node will have 1130 // flags set. 1131 if (SDNode *Node = getNodeForIRValue(&I)) { 1132 SDNodeFlags IncomingFlags; 1133 IncomingFlags.copyFMF(*FPMO); 1134 if (!Node->getFlags().isDefined()) 1135 Node->setFlags(IncomingFlags); 1136 else 1137 Node->intersectFlagsWith(IncomingFlags); 1138 } 1139 } 1140 } 1141 1142 if (!I.isTerminator() && !HasTailCall && 1143 !isa<GCStatepointInst>(I)) // statepoints handle their exports internally 1144 CopyToExportRegsIfNeeded(&I); 1145 1146 CurInst = nullptr; 1147 } 1148 1149 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1150 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1151 } 1152 1153 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1154 // Note: this doesn't use InstVisitor, because it has to work with 1155 // ConstantExpr's in addition to instructions. 1156 switch (Opcode) { 1157 default: llvm_unreachable("Unknown instruction type encountered!"); 1158 // Build the switch statement using the Instruction.def file. 1159 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1160 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1161 #include "llvm/IR/Instruction.def" 1162 } 1163 } 1164 1165 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1166 const DIExpression *Expr) { 1167 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1168 const DbgValueInst *DI = DDI.getDI(); 1169 DIVariable *DanglingVariable = DI->getVariable(); 1170 DIExpression *DanglingExpr = DI->getExpression(); 1171 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1172 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n"); 1173 return true; 1174 } 1175 return false; 1176 }; 1177 1178 for (auto &DDIMI : DanglingDebugInfoMap) { 1179 DanglingDebugInfoVector &DDIV = DDIMI.second; 1180 1181 // If debug info is to be dropped, run it through final checks to see 1182 // whether it can be salvaged. 1183 for (auto &DDI : DDIV) 1184 if (isMatchingDbgValue(DDI)) 1185 salvageUnresolvedDbgValue(DDI); 1186 1187 DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end()); 1188 } 1189 } 1190 1191 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1192 // generate the debug data structures now that we've seen its definition. 1193 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1194 SDValue Val) { 1195 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1196 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1197 return; 1198 1199 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1200 for (auto &DDI : DDIV) { 1201 const DbgValueInst *DI = DDI.getDI(); 1202 assert(DI && "Ill-formed DanglingDebugInfo"); 1203 DebugLoc dl = DDI.getdl(); 1204 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1205 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1206 DILocalVariable *Variable = DI->getVariable(); 1207 DIExpression *Expr = DI->getExpression(); 1208 assert(Variable->isValidLocationForIntrinsic(dl) && 1209 "Expected inlined-at fields to agree"); 1210 SDDbgValue *SDV; 1211 if (Val.getNode()) { 1212 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1213 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1214 // we couldn't resolve it directly when examining the DbgValue intrinsic 1215 // in the first place we should not be more successful here). Unless we 1216 // have some test case that prove this to be correct we should avoid 1217 // calling EmitFuncArgumentDbgValue here. 1218 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) { 1219 LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order=" 1220 << DbgSDNodeOrder << "] for:\n " << *DI << "\n"); 1221 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1222 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1223 // inserted after the definition of Val when emitting the instructions 1224 // after ISel. An alternative could be to teach 1225 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1226 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1227 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1228 << ValSDNodeOrder << "\n"); 1229 SDV = getDbgValue(Val, Variable, Expr, dl, 1230 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1231 DAG.AddDbgValue(SDV, Val.getNode(), false); 1232 } else 1233 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI 1234 << "in EmitFuncArgumentDbgValue\n"); 1235 } else { 1236 LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1237 auto Undef = 1238 UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1239 auto SDV = 1240 DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder); 1241 DAG.AddDbgValue(SDV, nullptr, false); 1242 } 1243 } 1244 DDIV.clear(); 1245 } 1246 1247 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1248 Value *V = DDI.getDI()->getValue(); 1249 DILocalVariable *Var = DDI.getDI()->getVariable(); 1250 DIExpression *Expr = DDI.getDI()->getExpression(); 1251 DebugLoc DL = DDI.getdl(); 1252 DebugLoc InstDL = DDI.getDI()->getDebugLoc(); 1253 unsigned SDOrder = DDI.getSDNodeOrder(); 1254 1255 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1256 // that DW_OP_stack_value is desired. 1257 assert(isa<DbgValueInst>(DDI.getDI())); 1258 bool StackValue = true; 1259 1260 // Can this Value can be encoded without any further work? 1261 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) 1262 return; 1263 1264 // Attempt to salvage back through as many instructions as possible. Bail if 1265 // a non-instruction is seen, such as a constant expression or global 1266 // variable. FIXME: Further work could recover those too. 1267 while (isa<Instruction>(V)) { 1268 Instruction &VAsInst = *cast<Instruction>(V); 1269 DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue); 1270 1271 // If we cannot salvage any further, and haven't yet found a suitable debug 1272 // expression, bail out. 1273 if (!NewExpr) 1274 break; 1275 1276 // New value and expr now represent this debuginfo. 1277 V = VAsInst.getOperand(0); 1278 Expr = NewExpr; 1279 1280 // Some kind of simplification occurred: check whether the operand of the 1281 // salvaged debug expression can be encoded in this DAG. 1282 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) { 1283 LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n " 1284 << DDI.getDI() << "\nBy stripping back to:\n " << V); 1285 return; 1286 } 1287 } 1288 1289 // This was the final opportunity to salvage this debug information, and it 1290 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1291 // any earlier variable location. 1292 auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1293 auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1294 DAG.AddDbgValue(SDV, nullptr, false); 1295 1296 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << DDI.getDI() 1297 << "\n"); 1298 LLVM_DEBUG(dbgs() << " Last seen at:\n " << *DDI.getDI()->getOperand(0) 1299 << "\n"); 1300 } 1301 1302 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var, 1303 DIExpression *Expr, DebugLoc dl, 1304 DebugLoc InstDL, unsigned Order) { 1305 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1306 SDDbgValue *SDV; 1307 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1308 isa<ConstantPointerNull>(V)) { 1309 SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder); 1310 DAG.AddDbgValue(SDV, nullptr, false); 1311 return true; 1312 } 1313 1314 // If the Value is a frame index, we can create a FrameIndex debug value 1315 // without relying on the DAG at all. 1316 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1317 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1318 if (SI != FuncInfo.StaticAllocaMap.end()) { 1319 auto SDV = 1320 DAG.getFrameIndexDbgValue(Var, Expr, SI->second, 1321 /*IsIndirect*/ false, dl, SDNodeOrder); 1322 // Do not attach the SDNodeDbgValue to an SDNode: this variable location 1323 // is still available even if the SDNode gets optimized out. 1324 DAG.AddDbgValue(SDV, nullptr, false); 1325 return true; 1326 } 1327 } 1328 1329 // Do not use getValue() in here; we don't want to generate code at 1330 // this point if it hasn't been done yet. 1331 SDValue N = NodeMap[V]; 1332 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1333 N = UnusedArgNodeMap[V]; 1334 if (N.getNode()) { 1335 if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N)) 1336 return true; 1337 SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder); 1338 DAG.AddDbgValue(SDV, N.getNode(), false); 1339 return true; 1340 } 1341 1342 // Special rules apply for the first dbg.values of parameter variables in a 1343 // function. Identify them by the fact they reference Argument Values, that 1344 // they're parameters, and they are parameters of the current function. We 1345 // need to let them dangle until they get an SDNode. 1346 bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() && 1347 !InstDL.getInlinedAt(); 1348 if (!IsParamOfFunc) { 1349 // The value is not used in this block yet (or it would have an SDNode). 1350 // We still want the value to appear for the user if possible -- if it has 1351 // an associated VReg, we can refer to that instead. 1352 auto VMI = FuncInfo.ValueMap.find(V); 1353 if (VMI != FuncInfo.ValueMap.end()) { 1354 unsigned Reg = VMI->second; 1355 // If this is a PHI node, it may be split up into several MI PHI nodes 1356 // (in FunctionLoweringInfo::set). 1357 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1358 V->getType(), None); 1359 if (RFV.occupiesMultipleRegs()) { 1360 unsigned Offset = 0; 1361 unsigned BitsToDescribe = 0; 1362 if (auto VarSize = Var->getSizeInBits()) 1363 BitsToDescribe = *VarSize; 1364 if (auto Fragment = Expr->getFragmentInfo()) 1365 BitsToDescribe = Fragment->SizeInBits; 1366 for (auto RegAndSize : RFV.getRegsAndSizes()) { 1367 unsigned RegisterSize = RegAndSize.second; 1368 // Bail out if all bits are described already. 1369 if (Offset >= BitsToDescribe) 1370 break; 1371 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1372 ? BitsToDescribe - Offset 1373 : RegisterSize; 1374 auto FragmentExpr = DIExpression::createFragmentExpression( 1375 Expr, Offset, FragmentSize); 1376 if (!FragmentExpr) 1377 continue; 1378 SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first, 1379 false, dl, SDNodeOrder); 1380 DAG.AddDbgValue(SDV, nullptr, false); 1381 Offset += RegisterSize; 1382 } 1383 } else { 1384 SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder); 1385 DAG.AddDbgValue(SDV, nullptr, false); 1386 } 1387 return true; 1388 } 1389 } 1390 1391 return false; 1392 } 1393 1394 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1395 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1396 for (auto &Pair : DanglingDebugInfoMap) 1397 for (auto &DDI : Pair.second) 1398 salvageUnresolvedDbgValue(DDI); 1399 clearDanglingDebugInfo(); 1400 } 1401 1402 /// getCopyFromRegs - If there was virtual register allocated for the value V 1403 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1404 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1405 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1406 SDValue Result; 1407 1408 if (It != FuncInfo.ValueMap.end()) { 1409 Register InReg = It->second; 1410 1411 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1412 DAG.getDataLayout(), InReg, Ty, 1413 None); // This is not an ABI copy. 1414 SDValue Chain = DAG.getEntryNode(); 1415 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1416 V); 1417 resolveDanglingDebugInfo(V, Result); 1418 } 1419 1420 return Result; 1421 } 1422 1423 /// getValue - Return an SDValue for the given Value. 1424 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1425 // If we already have an SDValue for this value, use it. It's important 1426 // to do this first, so that we don't create a CopyFromReg if we already 1427 // have a regular SDValue. 1428 SDValue &N = NodeMap[V]; 1429 if (N.getNode()) return N; 1430 1431 // If there's a virtual register allocated and initialized for this 1432 // value, use it. 1433 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1434 return copyFromReg; 1435 1436 // Otherwise create a new SDValue and remember it. 1437 SDValue Val = getValueImpl(V); 1438 NodeMap[V] = Val; 1439 resolveDanglingDebugInfo(V, Val); 1440 return Val; 1441 } 1442 1443 /// getNonRegisterValue - Return an SDValue for the given Value, but 1444 /// don't look in FuncInfo.ValueMap for a virtual register. 1445 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1446 // If we already have an SDValue for this value, use it. 1447 SDValue &N = NodeMap[V]; 1448 if (N.getNode()) { 1449 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1450 // Remove the debug location from the node as the node is about to be used 1451 // in a location which may differ from the original debug location. This 1452 // is relevant to Constant and ConstantFP nodes because they can appear 1453 // as constant expressions inside PHI nodes. 1454 N->setDebugLoc(DebugLoc()); 1455 } 1456 return N; 1457 } 1458 1459 // Otherwise create a new SDValue and remember it. 1460 SDValue Val = getValueImpl(V); 1461 NodeMap[V] = Val; 1462 resolveDanglingDebugInfo(V, Val); 1463 return Val; 1464 } 1465 1466 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1467 /// Create an SDValue for the given value. 1468 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1469 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1470 1471 if (const Constant *C = dyn_cast<Constant>(V)) { 1472 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1473 1474 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1475 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1476 1477 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1478 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1479 1480 if (isa<ConstantPointerNull>(C)) { 1481 unsigned AS = V->getType()->getPointerAddressSpace(); 1482 return DAG.getConstant(0, getCurSDLoc(), 1483 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1484 } 1485 1486 if (match(C, m_VScale(DAG.getDataLayout()))) 1487 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1488 1489 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1490 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1491 1492 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1493 return DAG.getUNDEF(VT); 1494 1495 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1496 visit(CE->getOpcode(), *CE); 1497 SDValue N1 = NodeMap[V]; 1498 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1499 return N1; 1500 } 1501 1502 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1503 SmallVector<SDValue, 4> Constants; 1504 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1505 OI != OE; ++OI) { 1506 SDNode *Val = getValue(*OI).getNode(); 1507 // If the operand is an empty aggregate, there are no values. 1508 if (!Val) continue; 1509 // Add each leaf value from the operand to the Constants list 1510 // to form a flattened list of all the values. 1511 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1512 Constants.push_back(SDValue(Val, i)); 1513 } 1514 1515 return DAG.getMergeValues(Constants, getCurSDLoc()); 1516 } 1517 1518 if (const ConstantDataSequential *CDS = 1519 dyn_cast<ConstantDataSequential>(C)) { 1520 SmallVector<SDValue, 4> Ops; 1521 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1522 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1523 // Add each leaf value from the operand to the Constants list 1524 // to form a flattened list of all the values. 1525 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1526 Ops.push_back(SDValue(Val, i)); 1527 } 1528 1529 if (isa<ArrayType>(CDS->getType())) 1530 return DAG.getMergeValues(Ops, getCurSDLoc()); 1531 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1532 } 1533 1534 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1535 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1536 "Unknown struct or array constant!"); 1537 1538 SmallVector<EVT, 4> ValueVTs; 1539 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1540 unsigned NumElts = ValueVTs.size(); 1541 if (NumElts == 0) 1542 return SDValue(); // empty struct 1543 SmallVector<SDValue, 4> Constants(NumElts); 1544 for (unsigned i = 0; i != NumElts; ++i) { 1545 EVT EltVT = ValueVTs[i]; 1546 if (isa<UndefValue>(C)) 1547 Constants[i] = DAG.getUNDEF(EltVT); 1548 else if (EltVT.isFloatingPoint()) 1549 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1550 else 1551 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1552 } 1553 1554 return DAG.getMergeValues(Constants, getCurSDLoc()); 1555 } 1556 1557 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1558 return DAG.getBlockAddress(BA, VT); 1559 1560 VectorType *VecTy = cast<VectorType>(V->getType()); 1561 1562 // Now that we know the number and type of the elements, get that number of 1563 // elements into the Ops array based on what kind of constant it is. 1564 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1565 SmallVector<SDValue, 16> Ops; 1566 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1567 for (unsigned i = 0; i != NumElements; ++i) 1568 Ops.push_back(getValue(CV->getOperand(i))); 1569 1570 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1571 } else if (isa<ConstantAggregateZero>(C)) { 1572 EVT EltVT = 1573 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1574 1575 SDValue Op; 1576 if (EltVT.isFloatingPoint()) 1577 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1578 else 1579 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1580 1581 if (isa<ScalableVectorType>(VecTy)) 1582 return NodeMap[V] = DAG.getSplatVector(VT, getCurSDLoc(), Op); 1583 else { 1584 SmallVector<SDValue, 16> Ops; 1585 Ops.assign(cast<FixedVectorType>(VecTy)->getNumElements(), Op); 1586 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1587 } 1588 } 1589 llvm_unreachable("Unknown vector constant"); 1590 } 1591 1592 // If this is a static alloca, generate it as the frameindex instead of 1593 // computation. 1594 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1595 DenseMap<const AllocaInst*, int>::iterator SI = 1596 FuncInfo.StaticAllocaMap.find(AI); 1597 if (SI != FuncInfo.StaticAllocaMap.end()) 1598 return DAG.getFrameIndex(SI->second, 1599 TLI.getFrameIndexTy(DAG.getDataLayout())); 1600 } 1601 1602 // If this is an instruction which fast-isel has deferred, select it now. 1603 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1604 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1605 1606 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1607 Inst->getType(), getABIRegCopyCC(V)); 1608 SDValue Chain = DAG.getEntryNode(); 1609 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1610 } 1611 1612 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) { 1613 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1614 } 1615 llvm_unreachable("Can't get register for value!"); 1616 } 1617 1618 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1619 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1620 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1621 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1622 bool IsSEH = isAsynchronousEHPersonality(Pers); 1623 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1624 if (!IsSEH) 1625 CatchPadMBB->setIsEHScopeEntry(); 1626 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1627 if (IsMSVCCXX || IsCoreCLR) 1628 CatchPadMBB->setIsEHFuncletEntry(); 1629 } 1630 1631 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1632 // Update machine-CFG edge. 1633 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1634 FuncInfo.MBB->addSuccessor(TargetMBB); 1635 1636 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1637 bool IsSEH = isAsynchronousEHPersonality(Pers); 1638 if (IsSEH) { 1639 // If this is not a fall-through branch or optimizations are switched off, 1640 // emit the branch. 1641 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1642 TM.getOptLevel() == CodeGenOpt::None) 1643 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1644 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1645 return; 1646 } 1647 1648 // Figure out the funclet membership for the catchret's successor. 1649 // This will be used by the FuncletLayout pass to determine how to order the 1650 // BB's. 1651 // A 'catchret' returns to the outer scope's color. 1652 Value *ParentPad = I.getCatchSwitchParentPad(); 1653 const BasicBlock *SuccessorColor; 1654 if (isa<ConstantTokenNone>(ParentPad)) 1655 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1656 else 1657 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1658 assert(SuccessorColor && "No parent funclet for catchret!"); 1659 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1660 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1661 1662 // Create the terminator node. 1663 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1664 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1665 DAG.getBasicBlock(SuccessorColorMBB)); 1666 DAG.setRoot(Ret); 1667 } 1668 1669 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1670 // Don't emit any special code for the cleanuppad instruction. It just marks 1671 // the start of an EH scope/funclet. 1672 FuncInfo.MBB->setIsEHScopeEntry(); 1673 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1674 if (Pers != EHPersonality::Wasm_CXX) { 1675 FuncInfo.MBB->setIsEHFuncletEntry(); 1676 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1677 } 1678 } 1679 1680 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and 1681 // the control flow always stops at the single catch pad, as it does for a 1682 // cleanup pad. In case the exception caught is not of the types the catch pad 1683 // catches, it will be rethrown by a rethrow. 1684 static void findWasmUnwindDestinations( 1685 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1686 BranchProbability Prob, 1687 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1688 &UnwindDests) { 1689 while (EHPadBB) { 1690 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1691 if (isa<CleanupPadInst>(Pad)) { 1692 // Stop on cleanup pads. 1693 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1694 UnwindDests.back().first->setIsEHScopeEntry(); 1695 break; 1696 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1697 // Add the catchpad handlers to the possible destinations. We don't 1698 // continue to the unwind destination of the catchswitch for wasm. 1699 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1700 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1701 UnwindDests.back().first->setIsEHScopeEntry(); 1702 } 1703 break; 1704 } else { 1705 continue; 1706 } 1707 } 1708 } 1709 1710 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1711 /// many places it could ultimately go. In the IR, we have a single unwind 1712 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1713 /// This function skips over imaginary basic blocks that hold catchswitch 1714 /// instructions, and finds all the "real" machine 1715 /// basic block destinations. As those destinations may not be successors of 1716 /// EHPadBB, here we also calculate the edge probability to those destinations. 1717 /// The passed-in Prob is the edge probability to EHPadBB. 1718 static void findUnwindDestinations( 1719 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1720 BranchProbability Prob, 1721 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1722 &UnwindDests) { 1723 EHPersonality Personality = 1724 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1725 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1726 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1727 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1728 bool IsSEH = isAsynchronousEHPersonality(Personality); 1729 1730 if (IsWasmCXX) { 1731 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1732 assert(UnwindDests.size() <= 1 && 1733 "There should be at most one unwind destination for wasm"); 1734 return; 1735 } 1736 1737 while (EHPadBB) { 1738 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1739 BasicBlock *NewEHPadBB = nullptr; 1740 if (isa<LandingPadInst>(Pad)) { 1741 // Stop on landingpads. They are not funclets. 1742 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1743 break; 1744 } else if (isa<CleanupPadInst>(Pad)) { 1745 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1746 // personalities. 1747 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1748 UnwindDests.back().first->setIsEHScopeEntry(); 1749 UnwindDests.back().first->setIsEHFuncletEntry(); 1750 break; 1751 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1752 // Add the catchpad handlers to the possible destinations. 1753 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1754 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1755 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1756 if (IsMSVCCXX || IsCoreCLR) 1757 UnwindDests.back().first->setIsEHFuncletEntry(); 1758 if (!IsSEH) 1759 UnwindDests.back().first->setIsEHScopeEntry(); 1760 } 1761 NewEHPadBB = CatchSwitch->getUnwindDest(); 1762 } else { 1763 continue; 1764 } 1765 1766 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1767 if (BPI && NewEHPadBB) 1768 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1769 EHPadBB = NewEHPadBB; 1770 } 1771 } 1772 1773 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1774 // Update successor info. 1775 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1776 auto UnwindDest = I.getUnwindDest(); 1777 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1778 BranchProbability UnwindDestProb = 1779 (BPI && UnwindDest) 1780 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1781 : BranchProbability::getZero(); 1782 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1783 for (auto &UnwindDest : UnwindDests) { 1784 UnwindDest.first->setIsEHPad(); 1785 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1786 } 1787 FuncInfo.MBB->normalizeSuccProbs(); 1788 1789 // Create the terminator node. 1790 SDValue Ret = 1791 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1792 DAG.setRoot(Ret); 1793 } 1794 1795 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1796 report_fatal_error("visitCatchSwitch not yet implemented!"); 1797 } 1798 1799 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1800 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1801 auto &DL = DAG.getDataLayout(); 1802 SDValue Chain = getControlRoot(); 1803 SmallVector<ISD::OutputArg, 8> Outs; 1804 SmallVector<SDValue, 8> OutVals; 1805 1806 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1807 // lower 1808 // 1809 // %val = call <ty> @llvm.experimental.deoptimize() 1810 // ret <ty> %val 1811 // 1812 // differently. 1813 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1814 LowerDeoptimizingReturn(); 1815 return; 1816 } 1817 1818 if (!FuncInfo.CanLowerReturn) { 1819 unsigned DemoteReg = FuncInfo.DemoteRegister; 1820 const Function *F = I.getParent()->getParent(); 1821 1822 // Emit a store of the return value through the virtual register. 1823 // Leave Outs empty so that LowerReturn won't try to load return 1824 // registers the usual way. 1825 SmallVector<EVT, 1> PtrValueVTs; 1826 ComputeValueVTs(TLI, DL, 1827 F->getReturnType()->getPointerTo( 1828 DAG.getDataLayout().getAllocaAddrSpace()), 1829 PtrValueVTs); 1830 1831 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1832 DemoteReg, PtrValueVTs[0]); 1833 SDValue RetOp = getValue(I.getOperand(0)); 1834 1835 SmallVector<EVT, 4> ValueVTs, MemVTs; 1836 SmallVector<uint64_t, 4> Offsets; 1837 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1838 &Offsets); 1839 unsigned NumValues = ValueVTs.size(); 1840 1841 SmallVector<SDValue, 4> Chains(NumValues); 1842 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 1843 for (unsigned i = 0; i != NumValues; ++i) { 1844 // An aggregate return value cannot wrap around the address space, so 1845 // offsets to its parts don't wrap either. 1846 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]); 1847 1848 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 1849 if (MemVTs[i] != ValueVTs[i]) 1850 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 1851 Chains[i] = DAG.getStore( 1852 Chain, getCurSDLoc(), Val, 1853 // FIXME: better loc info would be nice. 1854 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 1855 commonAlignment(BaseAlign, Offsets[i])); 1856 } 1857 1858 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1859 MVT::Other, Chains); 1860 } else if (I.getNumOperands() != 0) { 1861 SmallVector<EVT, 4> ValueVTs; 1862 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1863 unsigned NumValues = ValueVTs.size(); 1864 if (NumValues) { 1865 SDValue RetOp = getValue(I.getOperand(0)); 1866 1867 const Function *F = I.getParent()->getParent(); 1868 1869 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 1870 I.getOperand(0)->getType(), F->getCallingConv(), 1871 /*IsVarArg*/ false); 1872 1873 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1874 if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1875 Attribute::SExt)) 1876 ExtendKind = ISD::SIGN_EXTEND; 1877 else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1878 Attribute::ZExt)) 1879 ExtendKind = ISD::ZERO_EXTEND; 1880 1881 LLVMContext &Context = F->getContext(); 1882 bool RetInReg = F->getAttributes().hasAttribute( 1883 AttributeList::ReturnIndex, Attribute::InReg); 1884 1885 for (unsigned j = 0; j != NumValues; ++j) { 1886 EVT VT = ValueVTs[j]; 1887 1888 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1889 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1890 1891 CallingConv::ID CC = F->getCallingConv(); 1892 1893 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 1894 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 1895 SmallVector<SDValue, 4> Parts(NumParts); 1896 getCopyToParts(DAG, getCurSDLoc(), 1897 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1898 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 1899 1900 // 'inreg' on function refers to return value 1901 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1902 if (RetInReg) 1903 Flags.setInReg(); 1904 1905 if (I.getOperand(0)->getType()->isPointerTy()) { 1906 Flags.setPointer(); 1907 Flags.setPointerAddrSpace( 1908 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 1909 } 1910 1911 if (NeedsRegBlock) { 1912 Flags.setInConsecutiveRegs(); 1913 if (j == NumValues - 1) 1914 Flags.setInConsecutiveRegsLast(); 1915 } 1916 1917 // Propagate extension type if any 1918 if (ExtendKind == ISD::SIGN_EXTEND) 1919 Flags.setSExt(); 1920 else if (ExtendKind == ISD::ZERO_EXTEND) 1921 Flags.setZExt(); 1922 1923 for (unsigned i = 0; i < NumParts; ++i) { 1924 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1925 VT, /*isfixed=*/true, 0, 0)); 1926 OutVals.push_back(Parts[i]); 1927 } 1928 } 1929 } 1930 } 1931 1932 // Push in swifterror virtual register as the last element of Outs. This makes 1933 // sure swifterror virtual register will be returned in the swifterror 1934 // physical register. 1935 const Function *F = I.getParent()->getParent(); 1936 if (TLI.supportSwiftError() && 1937 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1938 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 1939 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1940 Flags.setSwiftError(); 1941 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1942 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1943 true /*isfixed*/, 1 /*origidx*/, 1944 0 /*partOffs*/)); 1945 // Create SDNode for the swifterror virtual register. 1946 OutVals.push_back( 1947 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 1948 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 1949 EVT(TLI.getPointerTy(DL)))); 1950 } 1951 1952 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 1953 CallingConv::ID CallConv = 1954 DAG.getMachineFunction().getFunction().getCallingConv(); 1955 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1956 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1957 1958 // Verify that the target's LowerReturn behaved as expected. 1959 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1960 "LowerReturn didn't return a valid chain!"); 1961 1962 // Update the DAG with the new chain value resulting from return lowering. 1963 DAG.setRoot(Chain); 1964 } 1965 1966 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1967 /// created for it, emit nodes to copy the value into the virtual 1968 /// registers. 1969 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1970 // Skip empty types 1971 if (V->getType()->isEmptyTy()) 1972 return; 1973 1974 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 1975 if (VMI != FuncInfo.ValueMap.end()) { 1976 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1977 CopyValueToVirtualRegister(V, VMI->second); 1978 } 1979 } 1980 1981 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1982 /// the current basic block, add it to ValueMap now so that we'll get a 1983 /// CopyTo/FromReg. 1984 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1985 // No need to export constants. 1986 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1987 1988 // Already exported? 1989 if (FuncInfo.isExportedInst(V)) return; 1990 1991 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1992 CopyValueToVirtualRegister(V, Reg); 1993 } 1994 1995 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1996 const BasicBlock *FromBB) { 1997 // The operands of the setcc have to be in this block. We don't know 1998 // how to export them from some other block. 1999 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 2000 // Can export from current BB. 2001 if (VI->getParent() == FromBB) 2002 return true; 2003 2004 // Is already exported, noop. 2005 return FuncInfo.isExportedInst(V); 2006 } 2007 2008 // If this is an argument, we can export it if the BB is the entry block or 2009 // if it is already exported. 2010 if (isa<Argument>(V)) { 2011 if (FromBB == &FromBB->getParent()->getEntryBlock()) 2012 return true; 2013 2014 // Otherwise, can only export this if it is already exported. 2015 return FuncInfo.isExportedInst(V); 2016 } 2017 2018 // Otherwise, constants can always be exported. 2019 return true; 2020 } 2021 2022 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2023 BranchProbability 2024 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2025 const MachineBasicBlock *Dst) const { 2026 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2027 const BasicBlock *SrcBB = Src->getBasicBlock(); 2028 const BasicBlock *DstBB = Dst->getBasicBlock(); 2029 if (!BPI) { 2030 // If BPI is not available, set the default probability as 1 / N, where N is 2031 // the number of successors. 2032 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2033 return BranchProbability(1, SuccSize); 2034 } 2035 return BPI->getEdgeProbability(SrcBB, DstBB); 2036 } 2037 2038 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2039 MachineBasicBlock *Dst, 2040 BranchProbability Prob) { 2041 if (!FuncInfo.BPI) 2042 Src->addSuccessorWithoutProb(Dst); 2043 else { 2044 if (Prob.isUnknown()) 2045 Prob = getEdgeProbability(Src, Dst); 2046 Src->addSuccessor(Dst, Prob); 2047 } 2048 } 2049 2050 static bool InBlock(const Value *V, const BasicBlock *BB) { 2051 if (const Instruction *I = dyn_cast<Instruction>(V)) 2052 return I->getParent() == BB; 2053 return true; 2054 } 2055 2056 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2057 /// This function emits a branch and is used at the leaves of an OR or an 2058 /// AND operator tree. 2059 void 2060 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2061 MachineBasicBlock *TBB, 2062 MachineBasicBlock *FBB, 2063 MachineBasicBlock *CurBB, 2064 MachineBasicBlock *SwitchBB, 2065 BranchProbability TProb, 2066 BranchProbability FProb, 2067 bool InvertCond) { 2068 const BasicBlock *BB = CurBB->getBasicBlock(); 2069 2070 // If the leaf of the tree is a comparison, merge the condition into 2071 // the caseblock. 2072 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2073 // The operands of the cmp have to be in this block. We don't know 2074 // how to export them from some other block. If this is the first block 2075 // of the sequence, no exporting is needed. 2076 if (CurBB == SwitchBB || 2077 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2078 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2079 ISD::CondCode Condition; 2080 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2081 ICmpInst::Predicate Pred = 2082 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2083 Condition = getICmpCondCode(Pred); 2084 } else { 2085 const FCmpInst *FC = cast<FCmpInst>(Cond); 2086 FCmpInst::Predicate Pred = 2087 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2088 Condition = getFCmpCondCode(Pred); 2089 if (TM.Options.NoNaNsFPMath) 2090 Condition = getFCmpCodeWithoutNaN(Condition); 2091 } 2092 2093 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2094 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2095 SL->SwitchCases.push_back(CB); 2096 return; 2097 } 2098 } 2099 2100 // Create a CaseBlock record representing this branch. 2101 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2102 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2103 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2104 SL->SwitchCases.push_back(CB); 2105 } 2106 2107 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2108 MachineBasicBlock *TBB, 2109 MachineBasicBlock *FBB, 2110 MachineBasicBlock *CurBB, 2111 MachineBasicBlock *SwitchBB, 2112 Instruction::BinaryOps Opc, 2113 BranchProbability TProb, 2114 BranchProbability FProb, 2115 bool InvertCond) { 2116 // Skip over not part of the tree and remember to invert op and operands at 2117 // next level. 2118 Value *NotCond; 2119 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2120 InBlock(NotCond, CurBB->getBasicBlock())) { 2121 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2122 !InvertCond); 2123 return; 2124 } 2125 2126 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2127 // Compute the effective opcode for Cond, taking into account whether it needs 2128 // to be inverted, e.g. 2129 // and (not (or A, B)), C 2130 // gets lowered as 2131 // and (and (not A, not B), C) 2132 unsigned BOpc = 0; 2133 if (BOp) { 2134 BOpc = BOp->getOpcode(); 2135 if (InvertCond) { 2136 if (BOpc == Instruction::And) 2137 BOpc = Instruction::Or; 2138 else if (BOpc == Instruction::Or) 2139 BOpc = Instruction::And; 2140 } 2141 } 2142 2143 // If this node is not part of the or/and tree, emit it as a branch. 2144 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 2145 BOpc != unsigned(Opc) || !BOp->hasOneUse() || 2146 BOp->getParent() != CurBB->getBasicBlock() || 2147 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 2148 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 2149 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2150 TProb, FProb, InvertCond); 2151 return; 2152 } 2153 2154 // Create TmpBB after CurBB. 2155 MachineFunction::iterator BBI(CurBB); 2156 MachineFunction &MF = DAG.getMachineFunction(); 2157 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2158 CurBB->getParent()->insert(++BBI, TmpBB); 2159 2160 if (Opc == Instruction::Or) { 2161 // Codegen X | Y as: 2162 // BB1: 2163 // jmp_if_X TBB 2164 // jmp TmpBB 2165 // TmpBB: 2166 // jmp_if_Y TBB 2167 // jmp FBB 2168 // 2169 2170 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2171 // The requirement is that 2172 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2173 // = TrueProb for original BB. 2174 // Assuming the original probabilities are A and B, one choice is to set 2175 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2176 // A/(1+B) and 2B/(1+B). This choice assumes that 2177 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2178 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2179 // TmpBB, but the math is more complicated. 2180 2181 auto NewTrueProb = TProb / 2; 2182 auto NewFalseProb = TProb / 2 + FProb; 2183 // Emit the LHS condition. 2184 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 2185 NewTrueProb, NewFalseProb, InvertCond); 2186 2187 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2188 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2189 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2190 // Emit the RHS condition into TmpBB. 2191 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2192 Probs[0], Probs[1], InvertCond); 2193 } else { 2194 assert(Opc == Instruction::And && "Unknown merge op!"); 2195 // Codegen X & Y as: 2196 // BB1: 2197 // jmp_if_X TmpBB 2198 // jmp FBB 2199 // TmpBB: 2200 // jmp_if_Y TBB 2201 // jmp FBB 2202 // 2203 // This requires creation of TmpBB after CurBB. 2204 2205 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2206 // The requirement is that 2207 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2208 // = FalseProb for original BB. 2209 // Assuming the original probabilities are A and B, one choice is to set 2210 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2211 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2212 // TrueProb for BB1 * FalseProb for TmpBB. 2213 2214 auto NewTrueProb = TProb + FProb / 2; 2215 auto NewFalseProb = FProb / 2; 2216 // Emit the LHS condition. 2217 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 2218 NewTrueProb, NewFalseProb, InvertCond); 2219 2220 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2221 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2222 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2223 // Emit the RHS condition into TmpBB. 2224 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2225 Probs[0], Probs[1], InvertCond); 2226 } 2227 } 2228 2229 /// If the set of cases should be emitted as a series of branches, return true. 2230 /// If we should emit this as a bunch of and/or'd together conditions, return 2231 /// false. 2232 bool 2233 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2234 if (Cases.size() != 2) return true; 2235 2236 // If this is two comparisons of the same values or'd or and'd together, they 2237 // will get folded into a single comparison, so don't emit two blocks. 2238 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2239 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2240 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2241 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2242 return false; 2243 } 2244 2245 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2246 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2247 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2248 Cases[0].CC == Cases[1].CC && 2249 isa<Constant>(Cases[0].CmpRHS) && 2250 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2251 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2252 return false; 2253 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2254 return false; 2255 } 2256 2257 return true; 2258 } 2259 2260 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2261 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2262 2263 // Update machine-CFG edges. 2264 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2265 2266 if (I.isUnconditional()) { 2267 // Update machine-CFG edges. 2268 BrMBB->addSuccessor(Succ0MBB); 2269 2270 // If this is not a fall-through branch or optimizations are switched off, 2271 // emit the branch. 2272 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2273 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2274 MVT::Other, getControlRoot(), 2275 DAG.getBasicBlock(Succ0MBB))); 2276 2277 return; 2278 } 2279 2280 // If this condition is one of the special cases we handle, do special stuff 2281 // now. 2282 const Value *CondVal = I.getCondition(); 2283 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2284 2285 // If this is a series of conditions that are or'd or and'd together, emit 2286 // this as a sequence of branches instead of setcc's with and/or operations. 2287 // As long as jumps are not expensive (exceptions for multi-use logic ops, 2288 // unpredictable branches, and vector extracts because those jumps are likely 2289 // expensive for any target), this should improve performance. 2290 // For example, instead of something like: 2291 // cmp A, B 2292 // C = seteq 2293 // cmp D, E 2294 // F = setle 2295 // or C, F 2296 // jnz foo 2297 // Emit: 2298 // cmp A, B 2299 // je foo 2300 // cmp D, E 2301 // jle foo 2302 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 2303 Instruction::BinaryOps Opcode = BOp->getOpcode(); 2304 Value *Vec, *BOp0 = BOp->getOperand(0), *BOp1 = BOp->getOperand(1); 2305 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 2306 !I.hasMetadata(LLVMContext::MD_unpredictable) && 2307 (Opcode == Instruction::And || Opcode == Instruction::Or) && 2308 !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) && 2309 match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value())))) { 2310 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 2311 Opcode, 2312 getEdgeProbability(BrMBB, Succ0MBB), 2313 getEdgeProbability(BrMBB, Succ1MBB), 2314 /*InvertCond=*/false); 2315 // If the compares in later blocks need to use values not currently 2316 // exported from this block, export them now. This block should always 2317 // be the first entry. 2318 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2319 2320 // Allow some cases to be rejected. 2321 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2322 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2323 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2324 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2325 } 2326 2327 // Emit the branch for this block. 2328 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2329 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2330 return; 2331 } 2332 2333 // Okay, we decided not to do this, remove any inserted MBB's and clear 2334 // SwitchCases. 2335 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2336 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2337 2338 SL->SwitchCases.clear(); 2339 } 2340 } 2341 2342 // Create a CaseBlock record representing this branch. 2343 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2344 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2345 2346 // Use visitSwitchCase to actually insert the fast branch sequence for this 2347 // cond branch. 2348 visitSwitchCase(CB, BrMBB); 2349 } 2350 2351 /// visitSwitchCase - Emits the necessary code to represent a single node in 2352 /// the binary search tree resulting from lowering a switch instruction. 2353 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2354 MachineBasicBlock *SwitchBB) { 2355 SDValue Cond; 2356 SDValue CondLHS = getValue(CB.CmpLHS); 2357 SDLoc dl = CB.DL; 2358 2359 if (CB.CC == ISD::SETTRUE) { 2360 // Branch or fall through to TrueBB. 2361 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2362 SwitchBB->normalizeSuccProbs(); 2363 if (CB.TrueBB != NextBlock(SwitchBB)) { 2364 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2365 DAG.getBasicBlock(CB.TrueBB))); 2366 } 2367 return; 2368 } 2369 2370 auto &TLI = DAG.getTargetLoweringInfo(); 2371 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2372 2373 // Build the setcc now. 2374 if (!CB.CmpMHS) { 2375 // Fold "(X == true)" to X and "(X == false)" to !X to 2376 // handle common cases produced by branch lowering. 2377 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2378 CB.CC == ISD::SETEQ) 2379 Cond = CondLHS; 2380 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2381 CB.CC == ISD::SETEQ) { 2382 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2383 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2384 } else { 2385 SDValue CondRHS = getValue(CB.CmpRHS); 2386 2387 // If a pointer's DAG type is larger than its memory type then the DAG 2388 // values are zero-extended. This breaks signed comparisons so truncate 2389 // back to the underlying type before doing the compare. 2390 if (CondLHS.getValueType() != MemVT) { 2391 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2392 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2393 } 2394 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2395 } 2396 } else { 2397 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2398 2399 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2400 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2401 2402 SDValue CmpOp = getValue(CB.CmpMHS); 2403 EVT VT = CmpOp.getValueType(); 2404 2405 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2406 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2407 ISD::SETLE); 2408 } else { 2409 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2410 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2411 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2412 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2413 } 2414 } 2415 2416 // Update successor info 2417 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2418 // TrueBB and FalseBB are always different unless the incoming IR is 2419 // degenerate. This only happens when running llc on weird IR. 2420 if (CB.TrueBB != CB.FalseBB) 2421 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2422 SwitchBB->normalizeSuccProbs(); 2423 2424 // If the lhs block is the next block, invert the condition so that we can 2425 // fall through to the lhs instead of the rhs block. 2426 if (CB.TrueBB == NextBlock(SwitchBB)) { 2427 std::swap(CB.TrueBB, CB.FalseBB); 2428 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2429 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2430 } 2431 2432 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2433 MVT::Other, getControlRoot(), Cond, 2434 DAG.getBasicBlock(CB.TrueBB)); 2435 2436 // Insert the false branch. Do this even if it's a fall through branch, 2437 // this makes it easier to do DAG optimizations which require inverting 2438 // the branch condition. 2439 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2440 DAG.getBasicBlock(CB.FalseBB)); 2441 2442 DAG.setRoot(BrCond); 2443 } 2444 2445 /// visitJumpTable - Emit JumpTable node in the current MBB 2446 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2447 // Emit the code for the jump table 2448 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2449 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2450 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2451 JT.Reg, PTy); 2452 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2453 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2454 MVT::Other, Index.getValue(1), 2455 Table, Index); 2456 DAG.setRoot(BrJumpTable); 2457 } 2458 2459 /// visitJumpTableHeader - This function emits necessary code to produce index 2460 /// in the JumpTable from switch case. 2461 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2462 JumpTableHeader &JTH, 2463 MachineBasicBlock *SwitchBB) { 2464 SDLoc dl = getCurSDLoc(); 2465 2466 // Subtract the lowest switch case value from the value being switched on. 2467 SDValue SwitchOp = getValue(JTH.SValue); 2468 EVT VT = SwitchOp.getValueType(); 2469 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2470 DAG.getConstant(JTH.First, dl, VT)); 2471 2472 // The SDNode we just created, which holds the value being switched on minus 2473 // the smallest case value, needs to be copied to a virtual register so it 2474 // can be used as an index into the jump table in a subsequent basic block. 2475 // This value may be smaller or larger than the target's pointer type, and 2476 // therefore require extension or truncating. 2477 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2478 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2479 2480 unsigned JumpTableReg = 2481 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2482 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2483 JumpTableReg, SwitchOp); 2484 JT.Reg = JumpTableReg; 2485 2486 if (!JTH.OmitRangeCheck) { 2487 // Emit the range check for the jump table, and branch to the default block 2488 // for the switch statement if the value being switched on exceeds the 2489 // largest case in the switch. 2490 SDValue CMP = DAG.getSetCC( 2491 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2492 Sub.getValueType()), 2493 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2494 2495 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2496 MVT::Other, CopyTo, CMP, 2497 DAG.getBasicBlock(JT.Default)); 2498 2499 // Avoid emitting unnecessary branches to the next block. 2500 if (JT.MBB != NextBlock(SwitchBB)) 2501 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2502 DAG.getBasicBlock(JT.MBB)); 2503 2504 DAG.setRoot(BrCond); 2505 } else { 2506 // Avoid emitting unnecessary branches to the next block. 2507 if (JT.MBB != NextBlock(SwitchBB)) 2508 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2509 DAG.getBasicBlock(JT.MBB))); 2510 else 2511 DAG.setRoot(CopyTo); 2512 } 2513 } 2514 2515 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2516 /// variable if there exists one. 2517 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2518 SDValue &Chain) { 2519 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2520 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2521 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2522 MachineFunction &MF = DAG.getMachineFunction(); 2523 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2524 MachineSDNode *Node = 2525 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2526 if (Global) { 2527 MachinePointerInfo MPInfo(Global); 2528 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2529 MachineMemOperand::MODereferenceable; 2530 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2531 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy)); 2532 DAG.setNodeMemRefs(Node, {MemRef}); 2533 } 2534 if (PtrTy != PtrMemTy) 2535 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2536 return SDValue(Node, 0); 2537 } 2538 2539 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2540 /// tail spliced into a stack protector check success bb. 2541 /// 2542 /// For a high level explanation of how this fits into the stack protector 2543 /// generation see the comment on the declaration of class 2544 /// StackProtectorDescriptor. 2545 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2546 MachineBasicBlock *ParentBB) { 2547 2548 // First create the loads to the guard/stack slot for the comparison. 2549 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2550 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2551 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2552 2553 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2554 int FI = MFI.getStackProtectorIndex(); 2555 2556 SDValue Guard; 2557 SDLoc dl = getCurSDLoc(); 2558 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2559 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2560 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2561 2562 // Generate code to load the content of the guard slot. 2563 SDValue GuardVal = DAG.getLoad( 2564 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2565 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2566 MachineMemOperand::MOVolatile); 2567 2568 if (TLI.useStackGuardXorFP()) 2569 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2570 2571 // Retrieve guard check function, nullptr if instrumentation is inlined. 2572 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2573 // The target provides a guard check function to validate the guard value. 2574 // Generate a call to that function with the content of the guard slot as 2575 // argument. 2576 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2577 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2578 2579 TargetLowering::ArgListTy Args; 2580 TargetLowering::ArgListEntry Entry; 2581 Entry.Node = GuardVal; 2582 Entry.Ty = FnTy->getParamType(0); 2583 if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg)) 2584 Entry.IsInReg = true; 2585 Args.push_back(Entry); 2586 2587 TargetLowering::CallLoweringInfo CLI(DAG); 2588 CLI.setDebugLoc(getCurSDLoc()) 2589 .setChain(DAG.getEntryNode()) 2590 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2591 getValue(GuardCheckFn), std::move(Args)); 2592 2593 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2594 DAG.setRoot(Result.second); 2595 return; 2596 } 2597 2598 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2599 // Otherwise, emit a volatile load to retrieve the stack guard value. 2600 SDValue Chain = DAG.getEntryNode(); 2601 if (TLI.useLoadStackGuardNode()) { 2602 Guard = getLoadStackGuard(DAG, dl, Chain); 2603 } else { 2604 const Value *IRGuard = TLI.getSDagStackGuard(M); 2605 SDValue GuardPtr = getValue(IRGuard); 2606 2607 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2608 MachinePointerInfo(IRGuard, 0), Align, 2609 MachineMemOperand::MOVolatile); 2610 } 2611 2612 // Perform the comparison via a getsetcc. 2613 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2614 *DAG.getContext(), 2615 Guard.getValueType()), 2616 Guard, GuardVal, ISD::SETNE); 2617 2618 // If the guard/stackslot do not equal, branch to failure MBB. 2619 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2620 MVT::Other, GuardVal.getOperand(0), 2621 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2622 // Otherwise branch to success MBB. 2623 SDValue Br = DAG.getNode(ISD::BR, dl, 2624 MVT::Other, BrCond, 2625 DAG.getBasicBlock(SPD.getSuccessMBB())); 2626 2627 DAG.setRoot(Br); 2628 } 2629 2630 /// Codegen the failure basic block for a stack protector check. 2631 /// 2632 /// A failure stack protector machine basic block consists simply of a call to 2633 /// __stack_chk_fail(). 2634 /// 2635 /// For a high level explanation of how this fits into the stack protector 2636 /// generation see the comment on the declaration of class 2637 /// StackProtectorDescriptor. 2638 void 2639 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2640 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2641 TargetLowering::MakeLibCallOptions CallOptions; 2642 CallOptions.setDiscardResult(true); 2643 SDValue Chain = 2644 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2645 None, CallOptions, getCurSDLoc()).second; 2646 // On PS4, the "return address" must still be within the calling function, 2647 // even if it's at the very end, so emit an explicit TRAP here. 2648 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2649 if (TM.getTargetTriple().isPS4CPU()) 2650 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2651 // WebAssembly needs an unreachable instruction after a non-returning call, 2652 // because the function return type can be different from __stack_chk_fail's 2653 // return type (void). 2654 if (TM.getTargetTriple().isWasm()) 2655 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2656 2657 DAG.setRoot(Chain); 2658 } 2659 2660 /// visitBitTestHeader - This function emits necessary code to produce value 2661 /// suitable for "bit tests" 2662 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2663 MachineBasicBlock *SwitchBB) { 2664 SDLoc dl = getCurSDLoc(); 2665 2666 // Subtract the minimum value. 2667 SDValue SwitchOp = getValue(B.SValue); 2668 EVT VT = SwitchOp.getValueType(); 2669 SDValue RangeSub = 2670 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 2671 2672 // Determine the type of the test operands. 2673 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2674 bool UsePtrType = false; 2675 if (!TLI.isTypeLegal(VT)) { 2676 UsePtrType = true; 2677 } else { 2678 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2679 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2680 // Switch table case range are encoded into series of masks. 2681 // Just use pointer type, it's guaranteed to fit. 2682 UsePtrType = true; 2683 break; 2684 } 2685 } 2686 SDValue Sub = RangeSub; 2687 if (UsePtrType) { 2688 VT = TLI.getPointerTy(DAG.getDataLayout()); 2689 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2690 } 2691 2692 B.RegVT = VT.getSimpleVT(); 2693 B.Reg = FuncInfo.CreateReg(B.RegVT); 2694 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2695 2696 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2697 2698 if (!B.OmitRangeCheck) 2699 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2700 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2701 SwitchBB->normalizeSuccProbs(); 2702 2703 SDValue Root = CopyTo; 2704 if (!B.OmitRangeCheck) { 2705 // Conditional branch to the default block. 2706 SDValue RangeCmp = DAG.getSetCC(dl, 2707 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2708 RangeSub.getValueType()), 2709 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 2710 ISD::SETUGT); 2711 2712 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 2713 DAG.getBasicBlock(B.Default)); 2714 } 2715 2716 // Avoid emitting unnecessary branches to the next block. 2717 if (MBB != NextBlock(SwitchBB)) 2718 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 2719 2720 DAG.setRoot(Root); 2721 } 2722 2723 /// visitBitTestCase - this function produces one "bit test" 2724 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2725 MachineBasicBlock* NextMBB, 2726 BranchProbability BranchProbToNext, 2727 unsigned Reg, 2728 BitTestCase &B, 2729 MachineBasicBlock *SwitchBB) { 2730 SDLoc dl = getCurSDLoc(); 2731 MVT VT = BB.RegVT; 2732 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2733 SDValue Cmp; 2734 unsigned PopCount = countPopulation(B.Mask); 2735 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2736 if (PopCount == 1) { 2737 // Testing for a single bit; just compare the shift count with what it 2738 // would need to be to shift a 1 bit in that position. 2739 Cmp = DAG.getSetCC( 2740 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2741 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2742 ISD::SETEQ); 2743 } else if (PopCount == BB.Range) { 2744 // There is only one zero bit in the range, test for it directly. 2745 Cmp = DAG.getSetCC( 2746 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2747 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2748 ISD::SETNE); 2749 } else { 2750 // Make desired shift 2751 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2752 DAG.getConstant(1, dl, VT), ShiftOp); 2753 2754 // Emit bit tests and jumps 2755 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2756 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2757 Cmp = DAG.getSetCC( 2758 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2759 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2760 } 2761 2762 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2763 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2764 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2765 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2766 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2767 // one as they are relative probabilities (and thus work more like weights), 2768 // and hence we need to normalize them to let the sum of them become one. 2769 SwitchBB->normalizeSuccProbs(); 2770 2771 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2772 MVT::Other, getControlRoot(), 2773 Cmp, DAG.getBasicBlock(B.TargetBB)); 2774 2775 // Avoid emitting unnecessary branches to the next block. 2776 if (NextMBB != NextBlock(SwitchBB)) 2777 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2778 DAG.getBasicBlock(NextMBB)); 2779 2780 DAG.setRoot(BrAnd); 2781 } 2782 2783 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2784 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2785 2786 // Retrieve successors. Look through artificial IR level blocks like 2787 // catchswitch for successors. 2788 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2789 const BasicBlock *EHPadBB = I.getSuccessor(1); 2790 2791 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2792 // have to do anything here to lower funclet bundles. 2793 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 2794 LLVMContext::OB_gc_transition, 2795 LLVMContext::OB_gc_live, 2796 LLVMContext::OB_funclet, 2797 LLVMContext::OB_cfguardtarget}) && 2798 "Cannot lower invokes with arbitrary operand bundles yet!"); 2799 2800 const Value *Callee(I.getCalledOperand()); 2801 const Function *Fn = dyn_cast<Function>(Callee); 2802 if (isa<InlineAsm>(Callee)) 2803 visitInlineAsm(I); 2804 else if (Fn && Fn->isIntrinsic()) { 2805 switch (Fn->getIntrinsicID()) { 2806 default: 2807 llvm_unreachable("Cannot invoke this intrinsic"); 2808 case Intrinsic::donothing: 2809 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2810 break; 2811 case Intrinsic::experimental_patchpoint_void: 2812 case Intrinsic::experimental_patchpoint_i64: 2813 visitPatchpoint(I, EHPadBB); 2814 break; 2815 case Intrinsic::experimental_gc_statepoint: 2816 LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB); 2817 break; 2818 case Intrinsic::wasm_rethrow_in_catch: { 2819 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2820 // special because it can be invoked, so we manually lower it to a DAG 2821 // node here. 2822 SmallVector<SDValue, 8> Ops; 2823 Ops.push_back(getRoot()); // inchain 2824 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2825 Ops.push_back( 2826 DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(), 2827 TLI.getPointerTy(DAG.getDataLayout()))); 2828 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2829 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2830 break; 2831 } 2832 } 2833 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2834 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2835 // Eventually we will support lowering the @llvm.experimental.deoptimize 2836 // intrinsic, and right now there are no plans to support other intrinsics 2837 // with deopt state. 2838 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2839 } else { 2840 LowerCallTo(I, getValue(Callee), false, EHPadBB); 2841 } 2842 2843 // If the value of the invoke is used outside of its defining block, make it 2844 // available as a virtual register. 2845 // We already took care of the exported value for the statepoint instruction 2846 // during call to the LowerStatepoint. 2847 if (!isa<GCStatepointInst>(I)) { 2848 CopyToExportRegsIfNeeded(&I); 2849 } 2850 2851 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2852 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2853 BranchProbability EHPadBBProb = 2854 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2855 : BranchProbability::getZero(); 2856 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2857 2858 // Update successor info. 2859 addSuccessorWithProb(InvokeMBB, Return); 2860 for (auto &UnwindDest : UnwindDests) { 2861 UnwindDest.first->setIsEHPad(); 2862 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2863 } 2864 InvokeMBB->normalizeSuccProbs(); 2865 2866 // Drop into normal successor. 2867 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 2868 DAG.getBasicBlock(Return))); 2869 } 2870 2871 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 2872 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 2873 2874 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2875 // have to do anything here to lower funclet bundles. 2876 assert(!I.hasOperandBundlesOtherThan( 2877 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2878 "Cannot lower callbrs with arbitrary operand bundles yet!"); 2879 2880 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 2881 visitInlineAsm(I); 2882 CopyToExportRegsIfNeeded(&I); 2883 2884 // Retrieve successors. 2885 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 2886 2887 // Update successor info. 2888 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 2889 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 2890 MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)]; 2891 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 2892 Target->setIsInlineAsmBrIndirectTarget(); 2893 } 2894 CallBrMBB->normalizeSuccProbs(); 2895 2896 // Drop into default successor. 2897 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2898 MVT::Other, getControlRoot(), 2899 DAG.getBasicBlock(Return))); 2900 } 2901 2902 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2903 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2904 } 2905 2906 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2907 assert(FuncInfo.MBB->isEHPad() && 2908 "Call to landingpad not in landing pad!"); 2909 2910 // If there aren't registers to copy the values into (e.g., during SjLj 2911 // exceptions), then don't bother to create these DAG nodes. 2912 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2913 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2914 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2915 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2916 return; 2917 2918 // If landingpad's return type is token type, we don't create DAG nodes 2919 // for its exception pointer and selector value. The extraction of exception 2920 // pointer or selector value from token type landingpads is not currently 2921 // supported. 2922 if (LP.getType()->isTokenTy()) 2923 return; 2924 2925 SmallVector<EVT, 2> ValueVTs; 2926 SDLoc dl = getCurSDLoc(); 2927 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2928 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2929 2930 // Get the two live-in registers as SDValues. The physregs have already been 2931 // copied into virtual registers. 2932 SDValue Ops[2]; 2933 if (FuncInfo.ExceptionPointerVirtReg) { 2934 Ops[0] = DAG.getZExtOrTrunc( 2935 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2936 FuncInfo.ExceptionPointerVirtReg, 2937 TLI.getPointerTy(DAG.getDataLayout())), 2938 dl, ValueVTs[0]); 2939 } else { 2940 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2941 } 2942 Ops[1] = DAG.getZExtOrTrunc( 2943 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2944 FuncInfo.ExceptionSelectorVirtReg, 2945 TLI.getPointerTy(DAG.getDataLayout())), 2946 dl, ValueVTs[1]); 2947 2948 // Merge into one. 2949 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2950 DAG.getVTList(ValueVTs), Ops); 2951 setValue(&LP, Res); 2952 } 2953 2954 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2955 MachineBasicBlock *Last) { 2956 // Update JTCases. 2957 for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i) 2958 if (SL->JTCases[i].first.HeaderBB == First) 2959 SL->JTCases[i].first.HeaderBB = Last; 2960 2961 // Update BitTestCases. 2962 for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i) 2963 if (SL->BitTestCases[i].Parent == First) 2964 SL->BitTestCases[i].Parent = Last; 2965 } 2966 2967 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2968 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2969 2970 // Update machine-CFG edges with unique successors. 2971 SmallSet<BasicBlock*, 32> Done; 2972 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2973 BasicBlock *BB = I.getSuccessor(i); 2974 bool Inserted = Done.insert(BB).second; 2975 if (!Inserted) 2976 continue; 2977 2978 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2979 addSuccessorWithProb(IndirectBrMBB, Succ); 2980 } 2981 IndirectBrMBB->normalizeSuccProbs(); 2982 2983 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2984 MVT::Other, getControlRoot(), 2985 getValue(I.getAddress()))); 2986 } 2987 2988 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2989 if (!DAG.getTarget().Options.TrapUnreachable) 2990 return; 2991 2992 // We may be able to ignore unreachable behind a noreturn call. 2993 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 2994 const BasicBlock &BB = *I.getParent(); 2995 if (&I != &BB.front()) { 2996 BasicBlock::const_iterator PredI = 2997 std::prev(BasicBlock::const_iterator(&I)); 2998 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 2999 if (Call->doesNotReturn()) 3000 return; 3001 } 3002 } 3003 } 3004 3005 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 3006 } 3007 3008 void SelectionDAGBuilder::visitFSub(const User &I) { 3009 // -0.0 - X --> fneg 3010 Type *Ty = I.getType(); 3011 if (isa<Constant>(I.getOperand(0)) && 3012 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 3013 SDValue Op2 = getValue(I.getOperand(1)); 3014 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 3015 Op2.getValueType(), Op2)); 3016 return; 3017 } 3018 3019 visitBinary(I, ISD::FSUB); 3020 } 3021 3022 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3023 SDNodeFlags Flags; 3024 3025 SDValue Op = getValue(I.getOperand(0)); 3026 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3027 Op, Flags); 3028 setValue(&I, UnNodeValue); 3029 } 3030 3031 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3032 SDNodeFlags Flags; 3033 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3034 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3035 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3036 } 3037 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) { 3038 Flags.setExact(ExactOp->isExact()); 3039 } 3040 3041 SDValue Op1 = getValue(I.getOperand(0)); 3042 SDValue Op2 = getValue(I.getOperand(1)); 3043 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3044 Op1, Op2, Flags); 3045 setValue(&I, BinNodeValue); 3046 } 3047 3048 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3049 SDValue Op1 = getValue(I.getOperand(0)); 3050 SDValue Op2 = getValue(I.getOperand(1)); 3051 3052 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3053 Op1.getValueType(), DAG.getDataLayout()); 3054 3055 // Coerce the shift amount to the right type if we can. 3056 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3057 unsigned ShiftSize = ShiftTy.getSizeInBits(); 3058 unsigned Op2Size = Op2.getValueSizeInBits(); 3059 SDLoc DL = getCurSDLoc(); 3060 3061 // If the operand is smaller than the shift count type, promote it. 3062 if (ShiftSize > Op2Size) 3063 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 3064 3065 // If the operand is larger than the shift count type but the shift 3066 // count type has enough bits to represent any shift value, truncate 3067 // it now. This is a common case and it exposes the truncate to 3068 // optimization early. 3069 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 3070 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 3071 // Otherwise we'll need to temporarily settle for some other convenient 3072 // type. Type legalization will make adjustments once the shiftee is split. 3073 else 3074 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 3075 } 3076 3077 bool nuw = false; 3078 bool nsw = false; 3079 bool exact = false; 3080 3081 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3082 3083 if (const OverflowingBinaryOperator *OFBinOp = 3084 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3085 nuw = OFBinOp->hasNoUnsignedWrap(); 3086 nsw = OFBinOp->hasNoSignedWrap(); 3087 } 3088 if (const PossiblyExactOperator *ExactOp = 3089 dyn_cast<const PossiblyExactOperator>(&I)) 3090 exact = ExactOp->isExact(); 3091 } 3092 SDNodeFlags Flags; 3093 Flags.setExact(exact); 3094 Flags.setNoSignedWrap(nsw); 3095 Flags.setNoUnsignedWrap(nuw); 3096 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3097 Flags); 3098 setValue(&I, Res); 3099 } 3100 3101 void SelectionDAGBuilder::visitSDiv(const User &I) { 3102 SDValue Op1 = getValue(I.getOperand(0)); 3103 SDValue Op2 = getValue(I.getOperand(1)); 3104 3105 SDNodeFlags Flags; 3106 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3107 cast<PossiblyExactOperator>(&I)->isExact()); 3108 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3109 Op2, Flags)); 3110 } 3111 3112 void SelectionDAGBuilder::visitICmp(const User &I) { 3113 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3114 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3115 predicate = IC->getPredicate(); 3116 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3117 predicate = ICmpInst::Predicate(IC->getPredicate()); 3118 SDValue Op1 = getValue(I.getOperand(0)); 3119 SDValue Op2 = getValue(I.getOperand(1)); 3120 ISD::CondCode Opcode = getICmpCondCode(predicate); 3121 3122 auto &TLI = DAG.getTargetLoweringInfo(); 3123 EVT MemVT = 3124 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3125 3126 // If a pointer's DAG type is larger than its memory type then the DAG values 3127 // are zero-extended. This breaks signed comparisons so truncate back to the 3128 // underlying type before doing the compare. 3129 if (Op1.getValueType() != MemVT) { 3130 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3131 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3132 } 3133 3134 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3135 I.getType()); 3136 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3137 } 3138 3139 void SelectionDAGBuilder::visitFCmp(const User &I) { 3140 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3141 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3142 predicate = FC->getPredicate(); 3143 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3144 predicate = FCmpInst::Predicate(FC->getPredicate()); 3145 SDValue Op1 = getValue(I.getOperand(0)); 3146 SDValue Op2 = getValue(I.getOperand(1)); 3147 3148 ISD::CondCode Condition = getFCmpCondCode(predicate); 3149 auto *FPMO = dyn_cast<FPMathOperator>(&I); 3150 if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath) 3151 Condition = getFCmpCodeWithoutNaN(Condition); 3152 3153 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3154 I.getType()); 3155 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3156 } 3157 3158 // Check if the condition of the select has one use or two users that are both 3159 // selects with the same condition. 3160 static bool hasOnlySelectUsers(const Value *Cond) { 3161 return llvm::all_of(Cond->users(), [](const Value *V) { 3162 return isa<SelectInst>(V); 3163 }); 3164 } 3165 3166 void SelectionDAGBuilder::visitSelect(const User &I) { 3167 SmallVector<EVT, 4> ValueVTs; 3168 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3169 ValueVTs); 3170 unsigned NumValues = ValueVTs.size(); 3171 if (NumValues == 0) return; 3172 3173 SmallVector<SDValue, 4> Values(NumValues); 3174 SDValue Cond = getValue(I.getOperand(0)); 3175 SDValue LHSVal = getValue(I.getOperand(1)); 3176 SDValue RHSVal = getValue(I.getOperand(2)); 3177 SmallVector<SDValue, 1> BaseOps(1, Cond); 3178 ISD::NodeType OpCode = 3179 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3180 3181 bool IsUnaryAbs = false; 3182 3183 // Min/max matching is only viable if all output VTs are the same. 3184 if (is_splat(ValueVTs)) { 3185 EVT VT = ValueVTs[0]; 3186 LLVMContext &Ctx = *DAG.getContext(); 3187 auto &TLI = DAG.getTargetLoweringInfo(); 3188 3189 // We care about the legality of the operation after it has been type 3190 // legalized. 3191 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3192 VT = TLI.getTypeToTransformTo(Ctx, VT); 3193 3194 // If the vselect is legal, assume we want to leave this as a vector setcc + 3195 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3196 // min/max is legal on the scalar type. 3197 bool UseScalarMinMax = VT.isVector() && 3198 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3199 3200 Value *LHS, *RHS; 3201 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3202 ISD::NodeType Opc = ISD::DELETED_NODE; 3203 switch (SPR.Flavor) { 3204 case SPF_UMAX: Opc = ISD::UMAX; break; 3205 case SPF_UMIN: Opc = ISD::UMIN; break; 3206 case SPF_SMAX: Opc = ISD::SMAX; break; 3207 case SPF_SMIN: Opc = ISD::SMIN; break; 3208 case SPF_FMINNUM: 3209 switch (SPR.NaNBehavior) { 3210 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3211 case SPNB_RETURNS_NAN: Opc = ISD::FMINIMUM; break; 3212 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3213 case SPNB_RETURNS_ANY: { 3214 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 3215 Opc = ISD::FMINNUM; 3216 else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)) 3217 Opc = ISD::FMINIMUM; 3218 else if (UseScalarMinMax) 3219 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 3220 ISD::FMINNUM : ISD::FMINIMUM; 3221 break; 3222 } 3223 } 3224 break; 3225 case SPF_FMAXNUM: 3226 switch (SPR.NaNBehavior) { 3227 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3228 case SPNB_RETURNS_NAN: Opc = ISD::FMAXIMUM; break; 3229 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3230 case SPNB_RETURNS_ANY: 3231 3232 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 3233 Opc = ISD::FMAXNUM; 3234 else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)) 3235 Opc = ISD::FMAXIMUM; 3236 else if (UseScalarMinMax) 3237 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 3238 ISD::FMAXNUM : ISD::FMAXIMUM; 3239 break; 3240 } 3241 break; 3242 case SPF_ABS: 3243 IsUnaryAbs = true; 3244 Opc = ISD::ABS; 3245 break; 3246 case SPF_NABS: 3247 // TODO: we need to produce sub(0, abs(X)). 3248 default: break; 3249 } 3250 3251 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3252 (TLI.isOperationLegalOrCustom(Opc, VT) || 3253 (UseScalarMinMax && 3254 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3255 // If the underlying comparison instruction is used by any other 3256 // instruction, the consumed instructions won't be destroyed, so it is 3257 // not profitable to convert to a min/max. 3258 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3259 OpCode = Opc; 3260 LHSVal = getValue(LHS); 3261 RHSVal = getValue(RHS); 3262 BaseOps.clear(); 3263 } 3264 3265 if (IsUnaryAbs) { 3266 OpCode = Opc; 3267 LHSVal = getValue(LHS); 3268 BaseOps.clear(); 3269 } 3270 } 3271 3272 if (IsUnaryAbs) { 3273 for (unsigned i = 0; i != NumValues; ++i) { 3274 Values[i] = 3275 DAG.getNode(OpCode, getCurSDLoc(), 3276 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), 3277 SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3278 } 3279 } else { 3280 for (unsigned i = 0; i != NumValues; ++i) { 3281 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3282 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3283 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3284 Values[i] = DAG.getNode( 3285 OpCode, getCurSDLoc(), 3286 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops); 3287 } 3288 } 3289 3290 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3291 DAG.getVTList(ValueVTs), Values)); 3292 } 3293 3294 void SelectionDAGBuilder::visitTrunc(const User &I) { 3295 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3296 SDValue N = getValue(I.getOperand(0)); 3297 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3298 I.getType()); 3299 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3300 } 3301 3302 void SelectionDAGBuilder::visitZExt(const User &I) { 3303 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3304 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3305 SDValue N = getValue(I.getOperand(0)); 3306 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3307 I.getType()); 3308 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3309 } 3310 3311 void SelectionDAGBuilder::visitSExt(const User &I) { 3312 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3313 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3314 SDValue N = getValue(I.getOperand(0)); 3315 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3316 I.getType()); 3317 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3318 } 3319 3320 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3321 // FPTrunc is never a no-op cast, no need to check 3322 SDValue N = getValue(I.getOperand(0)); 3323 SDLoc dl = getCurSDLoc(); 3324 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3325 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3326 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3327 DAG.getTargetConstant( 3328 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3329 } 3330 3331 void SelectionDAGBuilder::visitFPExt(const User &I) { 3332 // FPExt is never a no-op cast, no need to check 3333 SDValue N = getValue(I.getOperand(0)); 3334 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3335 I.getType()); 3336 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3337 } 3338 3339 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3340 // FPToUI is never a no-op cast, no need to check 3341 SDValue N = getValue(I.getOperand(0)); 3342 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3343 I.getType()); 3344 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3345 } 3346 3347 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3348 // FPToSI is never a no-op cast, no need to check 3349 SDValue N = getValue(I.getOperand(0)); 3350 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3351 I.getType()); 3352 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3353 } 3354 3355 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3356 // UIToFP is never a no-op cast, no need to check 3357 SDValue N = getValue(I.getOperand(0)); 3358 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3359 I.getType()); 3360 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3361 } 3362 3363 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3364 // SIToFP is never a no-op cast, no need to check 3365 SDValue N = getValue(I.getOperand(0)); 3366 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3367 I.getType()); 3368 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3369 } 3370 3371 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3372 // What to do depends on the size of the integer and the size of the pointer. 3373 // We can either truncate, zero extend, or no-op, accordingly. 3374 SDValue N = getValue(I.getOperand(0)); 3375 auto &TLI = DAG.getTargetLoweringInfo(); 3376 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3377 I.getType()); 3378 EVT PtrMemVT = 3379 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3380 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3381 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3382 setValue(&I, N); 3383 } 3384 3385 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3386 // What to do depends on the size of the integer and the size of the pointer. 3387 // We can either truncate, zero extend, or no-op, accordingly. 3388 SDValue N = getValue(I.getOperand(0)); 3389 auto &TLI = DAG.getTargetLoweringInfo(); 3390 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3391 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3392 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3393 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3394 setValue(&I, N); 3395 } 3396 3397 void SelectionDAGBuilder::visitBitCast(const User &I) { 3398 SDValue N = getValue(I.getOperand(0)); 3399 SDLoc dl = getCurSDLoc(); 3400 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3401 I.getType()); 3402 3403 // BitCast assures us that source and destination are the same size so this is 3404 // either a BITCAST or a no-op. 3405 if (DestVT != N.getValueType()) 3406 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3407 DestVT, N)); // convert types. 3408 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3409 // might fold any kind of constant expression to an integer constant and that 3410 // is not what we are looking for. Only recognize a bitcast of a genuine 3411 // constant integer as an opaque constant. 3412 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3413 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3414 /*isOpaque*/true)); 3415 else 3416 setValue(&I, N); // noop cast. 3417 } 3418 3419 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3420 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3421 const Value *SV = I.getOperand(0); 3422 SDValue N = getValue(SV); 3423 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3424 3425 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3426 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3427 3428 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3429 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3430 3431 setValue(&I, N); 3432 } 3433 3434 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3435 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3436 SDValue InVec = getValue(I.getOperand(0)); 3437 SDValue InVal = getValue(I.getOperand(1)); 3438 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3439 TLI.getVectorIdxTy(DAG.getDataLayout())); 3440 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3441 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3442 InVec, InVal, InIdx)); 3443 } 3444 3445 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3446 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3447 SDValue InVec = getValue(I.getOperand(0)); 3448 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3449 TLI.getVectorIdxTy(DAG.getDataLayout())); 3450 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3451 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3452 InVec, InIdx)); 3453 } 3454 3455 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3456 SDValue Src1 = getValue(I.getOperand(0)); 3457 SDValue Src2 = getValue(I.getOperand(1)); 3458 ArrayRef<int> Mask; 3459 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 3460 Mask = SVI->getShuffleMask(); 3461 else 3462 Mask = cast<ConstantExpr>(I).getShuffleMask(); 3463 SDLoc DL = getCurSDLoc(); 3464 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3465 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3466 EVT SrcVT = Src1.getValueType(); 3467 3468 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 3469 VT.isScalableVector()) { 3470 // Canonical splat form of first element of first input vector. 3471 SDValue FirstElt = 3472 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 3473 DAG.getVectorIdxConstant(0, DL)); 3474 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 3475 return; 3476 } 3477 3478 // For now, we only handle splats for scalable vectors. 3479 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 3480 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 3481 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 3482 3483 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3484 unsigned MaskNumElts = Mask.size(); 3485 3486 if (SrcNumElts == MaskNumElts) { 3487 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3488 return; 3489 } 3490 3491 // Normalize the shuffle vector since mask and vector length don't match. 3492 if (SrcNumElts < MaskNumElts) { 3493 // Mask is longer than the source vectors. We can use concatenate vector to 3494 // make the mask and vectors lengths match. 3495 3496 if (MaskNumElts % SrcNumElts == 0) { 3497 // Mask length is a multiple of the source vector length. 3498 // Check if the shuffle is some kind of concatenation of the input 3499 // vectors. 3500 unsigned NumConcat = MaskNumElts / SrcNumElts; 3501 bool IsConcat = true; 3502 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3503 for (unsigned i = 0; i != MaskNumElts; ++i) { 3504 int Idx = Mask[i]; 3505 if (Idx < 0) 3506 continue; 3507 // Ensure the indices in each SrcVT sized piece are sequential and that 3508 // the same source is used for the whole piece. 3509 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3510 (ConcatSrcs[i / SrcNumElts] >= 0 && 3511 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3512 IsConcat = false; 3513 break; 3514 } 3515 // Remember which source this index came from. 3516 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3517 } 3518 3519 // The shuffle is concatenating multiple vectors together. Just emit 3520 // a CONCAT_VECTORS operation. 3521 if (IsConcat) { 3522 SmallVector<SDValue, 8> ConcatOps; 3523 for (auto Src : ConcatSrcs) { 3524 if (Src < 0) 3525 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3526 else if (Src == 0) 3527 ConcatOps.push_back(Src1); 3528 else 3529 ConcatOps.push_back(Src2); 3530 } 3531 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3532 return; 3533 } 3534 } 3535 3536 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3537 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3538 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3539 PaddedMaskNumElts); 3540 3541 // Pad both vectors with undefs to make them the same length as the mask. 3542 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3543 3544 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3545 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3546 MOps1[0] = Src1; 3547 MOps2[0] = Src2; 3548 3549 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3550 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3551 3552 // Readjust mask for new input vector length. 3553 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3554 for (unsigned i = 0; i != MaskNumElts; ++i) { 3555 int Idx = Mask[i]; 3556 if (Idx >= (int)SrcNumElts) 3557 Idx -= SrcNumElts - PaddedMaskNumElts; 3558 MappedOps[i] = Idx; 3559 } 3560 3561 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3562 3563 // If the concatenated vector was padded, extract a subvector with the 3564 // correct number of elements. 3565 if (MaskNumElts != PaddedMaskNumElts) 3566 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3567 DAG.getVectorIdxConstant(0, DL)); 3568 3569 setValue(&I, Result); 3570 return; 3571 } 3572 3573 if (SrcNumElts > MaskNumElts) { 3574 // Analyze the access pattern of the vector to see if we can extract 3575 // two subvectors and do the shuffle. 3576 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3577 bool CanExtract = true; 3578 for (int Idx : Mask) { 3579 unsigned Input = 0; 3580 if (Idx < 0) 3581 continue; 3582 3583 if (Idx >= (int)SrcNumElts) { 3584 Input = 1; 3585 Idx -= SrcNumElts; 3586 } 3587 3588 // If all the indices come from the same MaskNumElts sized portion of 3589 // the sources we can use extract. Also make sure the extract wouldn't 3590 // extract past the end of the source. 3591 int NewStartIdx = alignDown(Idx, MaskNumElts); 3592 if (NewStartIdx + MaskNumElts > SrcNumElts || 3593 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3594 CanExtract = false; 3595 // Make sure we always update StartIdx as we use it to track if all 3596 // elements are undef. 3597 StartIdx[Input] = NewStartIdx; 3598 } 3599 3600 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3601 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3602 return; 3603 } 3604 if (CanExtract) { 3605 // Extract appropriate subvector and generate a vector shuffle 3606 for (unsigned Input = 0; Input < 2; ++Input) { 3607 SDValue &Src = Input == 0 ? Src1 : Src2; 3608 if (StartIdx[Input] < 0) 3609 Src = DAG.getUNDEF(VT); 3610 else { 3611 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3612 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 3613 } 3614 } 3615 3616 // Calculate new mask. 3617 SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end()); 3618 for (int &Idx : MappedOps) { 3619 if (Idx >= (int)SrcNumElts) 3620 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3621 else if (Idx >= 0) 3622 Idx -= StartIdx[0]; 3623 } 3624 3625 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3626 return; 3627 } 3628 } 3629 3630 // We can't use either concat vectors or extract subvectors so fall back to 3631 // replacing the shuffle with extract and build vector. 3632 // to insert and build vector. 3633 EVT EltVT = VT.getVectorElementType(); 3634 SmallVector<SDValue,8> Ops; 3635 for (int Idx : Mask) { 3636 SDValue Res; 3637 3638 if (Idx < 0) { 3639 Res = DAG.getUNDEF(EltVT); 3640 } else { 3641 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3642 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3643 3644 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 3645 DAG.getVectorIdxConstant(Idx, DL)); 3646 } 3647 3648 Ops.push_back(Res); 3649 } 3650 3651 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3652 } 3653 3654 void SelectionDAGBuilder::visitInsertValue(const User &I) { 3655 ArrayRef<unsigned> Indices; 3656 if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I)) 3657 Indices = IV->getIndices(); 3658 else 3659 Indices = cast<ConstantExpr>(&I)->getIndices(); 3660 3661 const Value *Op0 = I.getOperand(0); 3662 const Value *Op1 = I.getOperand(1); 3663 Type *AggTy = I.getType(); 3664 Type *ValTy = Op1->getType(); 3665 bool IntoUndef = isa<UndefValue>(Op0); 3666 bool FromUndef = isa<UndefValue>(Op1); 3667 3668 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3669 3670 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3671 SmallVector<EVT, 4> AggValueVTs; 3672 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3673 SmallVector<EVT, 4> ValValueVTs; 3674 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3675 3676 unsigned NumAggValues = AggValueVTs.size(); 3677 unsigned NumValValues = ValValueVTs.size(); 3678 SmallVector<SDValue, 4> Values(NumAggValues); 3679 3680 // Ignore an insertvalue that produces an empty object 3681 if (!NumAggValues) { 3682 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3683 return; 3684 } 3685 3686 SDValue Agg = getValue(Op0); 3687 unsigned i = 0; 3688 // Copy the beginning value(s) from the original aggregate. 3689 for (; i != LinearIndex; ++i) 3690 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3691 SDValue(Agg.getNode(), Agg.getResNo() + i); 3692 // Copy values from the inserted value(s). 3693 if (NumValValues) { 3694 SDValue Val = getValue(Op1); 3695 for (; i != LinearIndex + NumValValues; ++i) 3696 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3697 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3698 } 3699 // Copy remaining value(s) from the original aggregate. 3700 for (; i != NumAggValues; ++i) 3701 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3702 SDValue(Agg.getNode(), Agg.getResNo() + i); 3703 3704 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3705 DAG.getVTList(AggValueVTs), Values)); 3706 } 3707 3708 void SelectionDAGBuilder::visitExtractValue(const User &I) { 3709 ArrayRef<unsigned> Indices; 3710 if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I)) 3711 Indices = EV->getIndices(); 3712 else 3713 Indices = cast<ConstantExpr>(&I)->getIndices(); 3714 3715 const Value *Op0 = I.getOperand(0); 3716 Type *AggTy = Op0->getType(); 3717 Type *ValTy = I.getType(); 3718 bool OutOfUndef = isa<UndefValue>(Op0); 3719 3720 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3721 3722 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3723 SmallVector<EVT, 4> ValValueVTs; 3724 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3725 3726 unsigned NumValValues = ValValueVTs.size(); 3727 3728 // Ignore a extractvalue that produces an empty object 3729 if (!NumValValues) { 3730 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3731 return; 3732 } 3733 3734 SmallVector<SDValue, 4> Values(NumValValues); 3735 3736 SDValue Agg = getValue(Op0); 3737 // Copy out the selected value(s). 3738 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3739 Values[i - LinearIndex] = 3740 OutOfUndef ? 3741 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3742 SDValue(Agg.getNode(), Agg.getResNo() + i); 3743 3744 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3745 DAG.getVTList(ValValueVTs), Values)); 3746 } 3747 3748 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3749 Value *Op0 = I.getOperand(0); 3750 // Note that the pointer operand may be a vector of pointers. Take the scalar 3751 // element which holds a pointer. 3752 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3753 SDValue N = getValue(Op0); 3754 SDLoc dl = getCurSDLoc(); 3755 auto &TLI = DAG.getTargetLoweringInfo(); 3756 3757 // Normalize Vector GEP - all scalar operands should be converted to the 3758 // splat vector. 3759 bool IsVectorGEP = I.getType()->isVectorTy(); 3760 ElementCount VectorElementCount = 3761 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 3762 : ElementCount(0, false); 3763 3764 if (IsVectorGEP && !N.getValueType().isVector()) { 3765 LLVMContext &Context = *DAG.getContext(); 3766 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 3767 if (VectorElementCount.Scalable) 3768 N = DAG.getSplatVector(VT, dl, N); 3769 else 3770 N = DAG.getSplatBuildVector(VT, dl, N); 3771 } 3772 3773 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3774 GTI != E; ++GTI) { 3775 const Value *Idx = GTI.getOperand(); 3776 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3777 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3778 if (Field) { 3779 // N = N + Offset 3780 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3781 3782 // In an inbounds GEP with an offset that is nonnegative even when 3783 // interpreted as signed, assume there is no unsigned overflow. 3784 SDNodeFlags Flags; 3785 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3786 Flags.setNoUnsignedWrap(true); 3787 3788 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3789 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3790 } 3791 } else { 3792 // IdxSize is the width of the arithmetic according to IR semantics. 3793 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 3794 // (and fix up the result later). 3795 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3796 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3797 TypeSize ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); 3798 // We intentionally mask away the high bits here; ElementSize may not 3799 // fit in IdxTy. 3800 APInt ElementMul(IdxSize, ElementSize.getKnownMinSize()); 3801 bool ElementScalable = ElementSize.isScalable(); 3802 3803 // If this is a scalar constant or a splat vector of constants, 3804 // handle it quickly. 3805 const auto *C = dyn_cast<Constant>(Idx); 3806 if (C && isa<VectorType>(C->getType())) 3807 C = C->getSplatValue(); 3808 3809 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 3810 if (CI && CI->isZero()) 3811 continue; 3812 if (CI && !ElementScalable) { 3813 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 3814 LLVMContext &Context = *DAG.getContext(); 3815 SDValue OffsVal; 3816 if (IsVectorGEP) 3817 OffsVal = DAG.getConstant( 3818 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 3819 else 3820 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 3821 3822 // In an inbounds GEP with an offset that is nonnegative even when 3823 // interpreted as signed, assume there is no unsigned overflow. 3824 SDNodeFlags Flags; 3825 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3826 Flags.setNoUnsignedWrap(true); 3827 3828 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3829 3830 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3831 continue; 3832 } 3833 3834 // N = N + Idx * ElementMul; 3835 SDValue IdxN = getValue(Idx); 3836 3837 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 3838 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 3839 VectorElementCount); 3840 if (VectorElementCount.Scalable) 3841 IdxN = DAG.getSplatVector(VT, dl, IdxN); 3842 else 3843 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3844 } 3845 3846 // If the index is smaller or larger than intptr_t, truncate or extend 3847 // it. 3848 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3849 3850 if (ElementScalable) { 3851 EVT VScaleTy = N.getValueType().getScalarType(); 3852 SDValue VScale = DAG.getNode( 3853 ISD::VSCALE, dl, VScaleTy, 3854 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 3855 if (IsVectorGEP) 3856 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 3857 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 3858 } else { 3859 // If this is a multiply by a power of two, turn it into a shl 3860 // immediately. This is a very common case. 3861 if (ElementMul != 1) { 3862 if (ElementMul.isPowerOf2()) { 3863 unsigned Amt = ElementMul.logBase2(); 3864 IdxN = DAG.getNode(ISD::SHL, dl, 3865 N.getValueType(), IdxN, 3866 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3867 } else { 3868 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 3869 IdxN.getValueType()); 3870 IdxN = DAG.getNode(ISD::MUL, dl, 3871 N.getValueType(), IdxN, Scale); 3872 } 3873 } 3874 } 3875 3876 N = DAG.getNode(ISD::ADD, dl, 3877 N.getValueType(), N, IdxN); 3878 } 3879 } 3880 3881 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 3882 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 3883 if (IsVectorGEP) { 3884 PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount); 3885 PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount); 3886 } 3887 3888 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 3889 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 3890 3891 setValue(&I, N); 3892 } 3893 3894 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3895 // If this is a fixed sized alloca in the entry block of the function, 3896 // allocate it statically on the stack. 3897 if (FuncInfo.StaticAllocaMap.count(&I)) 3898 return; // getValue will auto-populate this. 3899 3900 SDLoc dl = getCurSDLoc(); 3901 Type *Ty = I.getAllocatedType(); 3902 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3903 auto &DL = DAG.getDataLayout(); 3904 uint64_t TySize = DL.getTypeAllocSize(Ty); 3905 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 3906 3907 SDValue AllocSize = getValue(I.getArraySize()); 3908 3909 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace()); 3910 if (AllocSize.getValueType() != IntPtr) 3911 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3912 3913 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3914 AllocSize, 3915 DAG.getConstant(TySize, dl, IntPtr)); 3916 3917 // Handle alignment. If the requested alignment is less than or equal to 3918 // the stack alignment, ignore it. If the size is greater than or equal to 3919 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3920 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 3921 if (*Alignment <= StackAlign) 3922 Alignment = None; 3923 3924 const uint64_t StackAlignMask = StackAlign.value() - 1U; 3925 // Round the size of the allocation up to the stack alignment size 3926 // by add SA-1 to the size. This doesn't overflow because we're computing 3927 // an address inside an alloca. 3928 SDNodeFlags Flags; 3929 Flags.setNoUnsignedWrap(true); 3930 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 3931 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 3932 3933 // Mask out the low bits for alignment purposes. 3934 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 3935 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 3936 3937 SDValue Ops[] = { 3938 getRoot(), AllocSize, 3939 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 3940 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3941 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3942 setValue(&I, DSA); 3943 DAG.setRoot(DSA.getValue(1)); 3944 3945 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 3946 } 3947 3948 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3949 if (I.isAtomic()) 3950 return visitAtomicLoad(I); 3951 3952 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3953 const Value *SV = I.getOperand(0); 3954 if (TLI.supportSwiftError()) { 3955 // Swifterror values can come from either a function parameter with 3956 // swifterror attribute or an alloca with swifterror attribute. 3957 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 3958 if (Arg->hasSwiftErrorAttr()) 3959 return visitLoadFromSwiftError(I); 3960 } 3961 3962 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 3963 if (Alloca->isSwiftError()) 3964 return visitLoadFromSwiftError(I); 3965 } 3966 } 3967 3968 SDValue Ptr = getValue(SV); 3969 3970 Type *Ty = I.getType(); 3971 Align Alignment = I.getAlign(); 3972 3973 AAMDNodes AAInfo; 3974 I.getAAMetadata(AAInfo); 3975 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3976 3977 SmallVector<EVT, 4> ValueVTs, MemVTs; 3978 SmallVector<uint64_t, 4> Offsets; 3979 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 3980 unsigned NumValues = ValueVTs.size(); 3981 if (NumValues == 0) 3982 return; 3983 3984 bool isVolatile = I.isVolatile(); 3985 3986 SDValue Root; 3987 bool ConstantMemory = false; 3988 if (isVolatile) 3989 // Serialize volatile loads with other side effects. 3990 Root = getRoot(); 3991 else if (NumValues > MaxParallelChains) 3992 Root = getMemoryRoot(); 3993 else if (AA && 3994 AA->pointsToConstantMemory(MemoryLocation( 3995 SV, 3996 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 3997 AAInfo))) { 3998 // Do not serialize (non-volatile) loads of constant memory with anything. 3999 Root = DAG.getEntryNode(); 4000 ConstantMemory = true; 4001 } else { 4002 // Do not serialize non-volatile loads against each other. 4003 Root = DAG.getRoot(); 4004 } 4005 4006 SDLoc dl = getCurSDLoc(); 4007 4008 if (isVolatile) 4009 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4010 4011 // An aggregate load cannot wrap around the address space, so offsets to its 4012 // parts don't wrap either. 4013 SDNodeFlags Flags; 4014 Flags.setNoUnsignedWrap(true); 4015 4016 SmallVector<SDValue, 4> Values(NumValues); 4017 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4018 EVT PtrVT = Ptr.getValueType(); 4019 4020 MachineMemOperand::Flags MMOFlags 4021 = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4022 4023 unsigned ChainI = 0; 4024 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4025 // Serializing loads here may result in excessive register pressure, and 4026 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4027 // could recover a bit by hoisting nodes upward in the chain by recognizing 4028 // they are side-effect free or do not alias. The optimizer should really 4029 // avoid this case by converting large object/array copies to llvm.memcpy 4030 // (MaxParallelChains should always remain as failsafe). 4031 if (ChainI == MaxParallelChains) { 4032 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4033 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4034 makeArrayRef(Chains.data(), ChainI)); 4035 Root = Chain; 4036 ChainI = 0; 4037 } 4038 SDValue A = DAG.getNode(ISD::ADD, dl, 4039 PtrVT, Ptr, 4040 DAG.getConstant(Offsets[i], dl, PtrVT), 4041 Flags); 4042 4043 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4044 MachinePointerInfo(SV, Offsets[i]), Alignment, 4045 MMOFlags, AAInfo, Ranges); 4046 Chains[ChainI] = L.getValue(1); 4047 4048 if (MemVTs[i] != ValueVTs[i]) 4049 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4050 4051 Values[i] = L; 4052 } 4053 4054 if (!ConstantMemory) { 4055 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4056 makeArrayRef(Chains.data(), ChainI)); 4057 if (isVolatile) 4058 DAG.setRoot(Chain); 4059 else 4060 PendingLoads.push_back(Chain); 4061 } 4062 4063 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4064 DAG.getVTList(ValueVTs), Values)); 4065 } 4066 4067 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4068 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4069 "call visitStoreToSwiftError when backend supports swifterror"); 4070 4071 SmallVector<EVT, 4> ValueVTs; 4072 SmallVector<uint64_t, 4> Offsets; 4073 const Value *SrcV = I.getOperand(0); 4074 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4075 SrcV->getType(), ValueVTs, &Offsets); 4076 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4077 "expect a single EVT for swifterror"); 4078 4079 SDValue Src = getValue(SrcV); 4080 // Create a virtual register, then update the virtual register. 4081 Register VReg = 4082 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4083 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4084 // Chain can be getRoot or getControlRoot. 4085 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4086 SDValue(Src.getNode(), Src.getResNo())); 4087 DAG.setRoot(CopyNode); 4088 } 4089 4090 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4091 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4092 "call visitLoadFromSwiftError when backend supports swifterror"); 4093 4094 assert(!I.isVolatile() && 4095 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4096 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4097 "Support volatile, non temporal, invariant for load_from_swift_error"); 4098 4099 const Value *SV = I.getOperand(0); 4100 Type *Ty = I.getType(); 4101 AAMDNodes AAInfo; 4102 I.getAAMetadata(AAInfo); 4103 assert( 4104 (!AA || 4105 !AA->pointsToConstantMemory(MemoryLocation( 4106 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4107 AAInfo))) && 4108 "load_from_swift_error should not be constant memory"); 4109 4110 SmallVector<EVT, 4> ValueVTs; 4111 SmallVector<uint64_t, 4> Offsets; 4112 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4113 ValueVTs, &Offsets); 4114 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4115 "expect a single EVT for swifterror"); 4116 4117 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4118 SDValue L = DAG.getCopyFromReg( 4119 getRoot(), getCurSDLoc(), 4120 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4121 4122 setValue(&I, L); 4123 } 4124 4125 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4126 if (I.isAtomic()) 4127 return visitAtomicStore(I); 4128 4129 const Value *SrcV = I.getOperand(0); 4130 const Value *PtrV = I.getOperand(1); 4131 4132 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4133 if (TLI.supportSwiftError()) { 4134 // Swifterror values can come from either a function parameter with 4135 // swifterror attribute or an alloca with swifterror attribute. 4136 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4137 if (Arg->hasSwiftErrorAttr()) 4138 return visitStoreToSwiftError(I); 4139 } 4140 4141 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4142 if (Alloca->isSwiftError()) 4143 return visitStoreToSwiftError(I); 4144 } 4145 } 4146 4147 SmallVector<EVT, 4> ValueVTs, MemVTs; 4148 SmallVector<uint64_t, 4> Offsets; 4149 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4150 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4151 unsigned NumValues = ValueVTs.size(); 4152 if (NumValues == 0) 4153 return; 4154 4155 // Get the lowered operands. Note that we do this after 4156 // checking if NumResults is zero, because with zero results 4157 // the operands won't have values in the map. 4158 SDValue Src = getValue(SrcV); 4159 SDValue Ptr = getValue(PtrV); 4160 4161 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4162 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4163 SDLoc dl = getCurSDLoc(); 4164 Align Alignment = I.getAlign(); 4165 AAMDNodes AAInfo; 4166 I.getAAMetadata(AAInfo); 4167 4168 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4169 4170 // An aggregate load cannot wrap around the address space, so offsets to its 4171 // parts don't wrap either. 4172 SDNodeFlags Flags; 4173 Flags.setNoUnsignedWrap(true); 4174 4175 unsigned ChainI = 0; 4176 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4177 // See visitLoad comments. 4178 if (ChainI == MaxParallelChains) { 4179 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4180 makeArrayRef(Chains.data(), ChainI)); 4181 Root = Chain; 4182 ChainI = 0; 4183 } 4184 SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags); 4185 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4186 if (MemVTs[i] != ValueVTs[i]) 4187 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4188 SDValue St = 4189 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4190 Alignment, MMOFlags, AAInfo); 4191 Chains[ChainI] = St; 4192 } 4193 4194 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4195 makeArrayRef(Chains.data(), ChainI)); 4196 DAG.setRoot(StoreNode); 4197 } 4198 4199 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4200 bool IsCompressing) { 4201 SDLoc sdl = getCurSDLoc(); 4202 4203 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4204 MaybeAlign &Alignment) { 4205 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4206 Src0 = I.getArgOperand(0); 4207 Ptr = I.getArgOperand(1); 4208 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getMaybeAlignValue(); 4209 Mask = I.getArgOperand(3); 4210 }; 4211 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4212 MaybeAlign &Alignment) { 4213 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4214 Src0 = I.getArgOperand(0); 4215 Ptr = I.getArgOperand(1); 4216 Mask = I.getArgOperand(2); 4217 Alignment = None; 4218 }; 4219 4220 Value *PtrOperand, *MaskOperand, *Src0Operand; 4221 MaybeAlign Alignment; 4222 if (IsCompressing) 4223 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4224 else 4225 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4226 4227 SDValue Ptr = getValue(PtrOperand); 4228 SDValue Src0 = getValue(Src0Operand); 4229 SDValue Mask = getValue(MaskOperand); 4230 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4231 4232 EVT VT = Src0.getValueType(); 4233 if (!Alignment) 4234 Alignment = DAG.getEVTAlign(VT); 4235 4236 AAMDNodes AAInfo; 4237 I.getAAMetadata(AAInfo); 4238 4239 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4240 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 4241 // TODO: Make MachineMemOperands aware of scalable 4242 // vectors. 4243 VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo); 4244 SDValue StoreNode = 4245 DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO, 4246 ISD::UNINDEXED, false /* Truncating */, IsCompressing); 4247 DAG.setRoot(StoreNode); 4248 setValue(&I, StoreNode); 4249 } 4250 4251 // Get a uniform base for the Gather/Scatter intrinsic. 4252 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4253 // We try to represent it as a base pointer + vector of indices. 4254 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4255 // The first operand of the GEP may be a single pointer or a vector of pointers 4256 // Example: 4257 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4258 // or 4259 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4260 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4261 // 4262 // When the first GEP operand is a single pointer - it is the uniform base we 4263 // are looking for. If first operand of the GEP is a splat vector - we 4264 // extract the splat value and use it as a uniform base. 4265 // In all other cases the function returns 'false'. 4266 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4267 ISD::MemIndexType &IndexType, SDValue &Scale, 4268 SelectionDAGBuilder *SDB, const BasicBlock *CurBB) { 4269 SelectionDAG& DAG = SDB->DAG; 4270 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4271 const DataLayout &DL = DAG.getDataLayout(); 4272 4273 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 4274 4275 // Handle splat constant pointer. 4276 if (auto *C = dyn_cast<Constant>(Ptr)) { 4277 C = C->getSplatValue(); 4278 if (!C) 4279 return false; 4280 4281 Base = SDB->getValue(C); 4282 4283 unsigned NumElts = cast<FixedVectorType>(Ptr->getType())->getNumElements(); 4284 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4285 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4286 IndexType = ISD::SIGNED_SCALED; 4287 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4288 return true; 4289 } 4290 4291 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4292 if (!GEP || GEP->getParent() != CurBB) 4293 return false; 4294 4295 if (GEP->getNumOperands() != 2) 4296 return false; 4297 4298 const Value *BasePtr = GEP->getPointerOperand(); 4299 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4300 4301 // Make sure the base is scalar and the index is a vector. 4302 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4303 return false; 4304 4305 Base = SDB->getValue(BasePtr); 4306 Index = SDB->getValue(IndexVal); 4307 IndexType = ISD::SIGNED_SCALED; 4308 Scale = DAG.getTargetConstant( 4309 DL.getTypeAllocSize(GEP->getResultElementType()), 4310 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4311 return true; 4312 } 4313 4314 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4315 SDLoc sdl = getCurSDLoc(); 4316 4317 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4318 const Value *Ptr = I.getArgOperand(1); 4319 SDValue Src0 = getValue(I.getArgOperand(0)); 4320 SDValue Mask = getValue(I.getArgOperand(3)); 4321 EVT VT = Src0.getValueType(); 4322 Align Alignment = cast<ConstantInt>(I.getArgOperand(2)) 4323 ->getMaybeAlignValue() 4324 .getValueOr(DAG.getEVTAlign(VT)); 4325 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4326 4327 AAMDNodes AAInfo; 4328 I.getAAMetadata(AAInfo); 4329 4330 SDValue Base; 4331 SDValue Index; 4332 ISD::MemIndexType IndexType; 4333 SDValue Scale; 4334 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4335 I.getParent()); 4336 4337 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4338 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4339 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4340 // TODO: Make MachineMemOperands aware of scalable 4341 // vectors. 4342 MemoryLocation::UnknownSize, Alignment, AAInfo); 4343 if (!UniformBase) { 4344 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4345 Index = getValue(Ptr); 4346 IndexType = ISD::SIGNED_SCALED; 4347 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4348 } 4349 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4350 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4351 Ops, MMO, IndexType); 4352 DAG.setRoot(Scatter); 4353 setValue(&I, Scatter); 4354 } 4355 4356 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4357 SDLoc sdl = getCurSDLoc(); 4358 4359 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4360 MaybeAlign &Alignment) { 4361 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4362 Ptr = I.getArgOperand(0); 4363 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getMaybeAlignValue(); 4364 Mask = I.getArgOperand(2); 4365 Src0 = I.getArgOperand(3); 4366 }; 4367 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4368 MaybeAlign &Alignment) { 4369 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4370 Ptr = I.getArgOperand(0); 4371 Alignment = None; 4372 Mask = I.getArgOperand(1); 4373 Src0 = I.getArgOperand(2); 4374 }; 4375 4376 Value *PtrOperand, *MaskOperand, *Src0Operand; 4377 MaybeAlign Alignment; 4378 if (IsExpanding) 4379 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4380 else 4381 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4382 4383 SDValue Ptr = getValue(PtrOperand); 4384 SDValue Src0 = getValue(Src0Operand); 4385 SDValue Mask = getValue(MaskOperand); 4386 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4387 4388 EVT VT = Src0.getValueType(); 4389 if (!Alignment) 4390 Alignment = DAG.getEVTAlign(VT); 4391 4392 AAMDNodes AAInfo; 4393 I.getAAMetadata(AAInfo); 4394 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4395 4396 // Do not serialize masked loads of constant memory with anything. 4397 MemoryLocation ML; 4398 if (VT.isScalableVector()) 4399 ML = MemoryLocation(PtrOperand); 4400 else 4401 ML = MemoryLocation(PtrOperand, LocationSize::precise( 4402 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4403 AAInfo); 4404 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4405 4406 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4407 4408 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4409 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 4410 // TODO: Make MachineMemOperands aware of scalable 4411 // vectors. 4412 VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo, Ranges); 4413 4414 SDValue Load = 4415 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4416 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4417 if (AddToChain) 4418 PendingLoads.push_back(Load.getValue(1)); 4419 setValue(&I, Load); 4420 } 4421 4422 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4423 SDLoc sdl = getCurSDLoc(); 4424 4425 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4426 const Value *Ptr = I.getArgOperand(0); 4427 SDValue Src0 = getValue(I.getArgOperand(3)); 4428 SDValue Mask = getValue(I.getArgOperand(2)); 4429 4430 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4431 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4432 Align Alignment = cast<ConstantInt>(I.getArgOperand(1)) 4433 ->getMaybeAlignValue() 4434 .getValueOr(DAG.getEVTAlign(VT)); 4435 4436 AAMDNodes AAInfo; 4437 I.getAAMetadata(AAInfo); 4438 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4439 4440 SDValue Root = DAG.getRoot(); 4441 SDValue Base; 4442 SDValue Index; 4443 ISD::MemIndexType IndexType; 4444 SDValue Scale; 4445 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4446 I.getParent()); 4447 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4448 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4449 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 4450 // TODO: Make MachineMemOperands aware of scalable 4451 // vectors. 4452 MemoryLocation::UnknownSize, Alignment, AAInfo, Ranges); 4453 4454 if (!UniformBase) { 4455 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4456 Index = getValue(Ptr); 4457 IndexType = ISD::SIGNED_SCALED; 4458 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4459 } 4460 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4461 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4462 Ops, MMO, IndexType); 4463 4464 PendingLoads.push_back(Gather.getValue(1)); 4465 setValue(&I, Gather); 4466 } 4467 4468 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4469 SDLoc dl = getCurSDLoc(); 4470 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4471 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4472 SyncScope::ID SSID = I.getSyncScopeID(); 4473 4474 SDValue InChain = getRoot(); 4475 4476 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4477 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4478 4479 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4480 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4481 4482 MachineFunction &MF = DAG.getMachineFunction(); 4483 MachineMemOperand *MMO = MF.getMachineMemOperand( 4484 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4485 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering, 4486 FailureOrdering); 4487 4488 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4489 dl, MemVT, VTs, InChain, 4490 getValue(I.getPointerOperand()), 4491 getValue(I.getCompareOperand()), 4492 getValue(I.getNewValOperand()), MMO); 4493 4494 SDValue OutChain = L.getValue(2); 4495 4496 setValue(&I, L); 4497 DAG.setRoot(OutChain); 4498 } 4499 4500 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4501 SDLoc dl = getCurSDLoc(); 4502 ISD::NodeType NT; 4503 switch (I.getOperation()) { 4504 default: llvm_unreachable("Unknown atomicrmw operation"); 4505 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4506 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4507 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4508 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4509 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4510 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4511 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4512 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4513 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4514 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4515 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4516 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4517 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4518 } 4519 AtomicOrdering Ordering = I.getOrdering(); 4520 SyncScope::ID SSID = I.getSyncScopeID(); 4521 4522 SDValue InChain = getRoot(); 4523 4524 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4525 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4526 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4527 4528 MachineFunction &MF = DAG.getMachineFunction(); 4529 MachineMemOperand *MMO = MF.getMachineMemOperand( 4530 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4531 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering); 4532 4533 SDValue L = 4534 DAG.getAtomic(NT, dl, MemVT, InChain, 4535 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4536 MMO); 4537 4538 SDValue OutChain = L.getValue(1); 4539 4540 setValue(&I, L); 4541 DAG.setRoot(OutChain); 4542 } 4543 4544 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4545 SDLoc dl = getCurSDLoc(); 4546 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4547 SDValue Ops[3]; 4548 Ops[0] = getRoot(); 4549 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 4550 TLI.getFenceOperandTy(DAG.getDataLayout())); 4551 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 4552 TLI.getFenceOperandTy(DAG.getDataLayout())); 4553 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 4554 } 4555 4556 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4557 SDLoc dl = getCurSDLoc(); 4558 AtomicOrdering Order = I.getOrdering(); 4559 SyncScope::ID SSID = I.getSyncScopeID(); 4560 4561 SDValue InChain = getRoot(); 4562 4563 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4564 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4565 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4566 4567 if (!TLI.supportsUnalignedAtomics() && 4568 I.getAlignment() < MemVT.getSizeInBits() / 8) 4569 report_fatal_error("Cannot generate unaligned atomic load"); 4570 4571 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4572 4573 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4574 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4575 I.getAlign(), AAMDNodes(), nullptr, SSID, Order); 4576 4577 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4578 4579 SDValue Ptr = getValue(I.getPointerOperand()); 4580 4581 if (TLI.lowerAtomicLoadAsLoadSDNode(I)) { 4582 // TODO: Once this is better exercised by tests, it should be merged with 4583 // the normal path for loads to prevent future divergence. 4584 SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO); 4585 if (MemVT != VT) 4586 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4587 4588 setValue(&I, L); 4589 SDValue OutChain = L.getValue(1); 4590 if (!I.isUnordered()) 4591 DAG.setRoot(OutChain); 4592 else 4593 PendingLoads.push_back(OutChain); 4594 return; 4595 } 4596 4597 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4598 Ptr, MMO); 4599 4600 SDValue OutChain = L.getValue(1); 4601 if (MemVT != VT) 4602 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4603 4604 setValue(&I, L); 4605 DAG.setRoot(OutChain); 4606 } 4607 4608 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4609 SDLoc dl = getCurSDLoc(); 4610 4611 AtomicOrdering Ordering = I.getOrdering(); 4612 SyncScope::ID SSID = I.getSyncScopeID(); 4613 4614 SDValue InChain = getRoot(); 4615 4616 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4617 EVT MemVT = 4618 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4619 4620 if (I.getAlignment() < MemVT.getSizeInBits() / 8) 4621 report_fatal_error("Cannot generate unaligned atomic store"); 4622 4623 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4624 4625 MachineFunction &MF = DAG.getMachineFunction(); 4626 MachineMemOperand *MMO = MF.getMachineMemOperand( 4627 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4628 I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering); 4629 4630 SDValue Val = getValue(I.getValueOperand()); 4631 if (Val.getValueType() != MemVT) 4632 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4633 SDValue Ptr = getValue(I.getPointerOperand()); 4634 4635 if (TLI.lowerAtomicStoreAsStoreSDNode(I)) { 4636 // TODO: Once this is better exercised by tests, it should be merged with 4637 // the normal path for stores to prevent future divergence. 4638 SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO); 4639 DAG.setRoot(S); 4640 return; 4641 } 4642 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4643 Ptr, Val, MMO); 4644 4645 4646 DAG.setRoot(OutChain); 4647 } 4648 4649 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4650 /// node. 4651 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4652 unsigned Intrinsic) { 4653 // Ignore the callsite's attributes. A specific call site may be marked with 4654 // readnone, but the lowering code will expect the chain based on the 4655 // definition. 4656 const Function *F = I.getCalledFunction(); 4657 bool HasChain = !F->doesNotAccessMemory(); 4658 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4659 4660 // Build the operand list. 4661 SmallVector<SDValue, 8> Ops; 4662 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4663 if (OnlyLoad) { 4664 // We don't need to serialize loads against other loads. 4665 Ops.push_back(DAG.getRoot()); 4666 } else { 4667 Ops.push_back(getRoot()); 4668 } 4669 } 4670 4671 // Info is set by getTgtMemInstrinsic 4672 TargetLowering::IntrinsicInfo Info; 4673 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4674 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4675 DAG.getMachineFunction(), 4676 Intrinsic); 4677 4678 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4679 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4680 Info.opc == ISD::INTRINSIC_W_CHAIN) 4681 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4682 TLI.getPointerTy(DAG.getDataLayout()))); 4683 4684 // Add all operands of the call to the operand list. 4685 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4686 const Value *Arg = I.getArgOperand(i); 4687 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 4688 Ops.push_back(getValue(Arg)); 4689 continue; 4690 } 4691 4692 // Use TargetConstant instead of a regular constant for immarg. 4693 EVT VT = TLI.getValueType(*DL, Arg->getType(), true); 4694 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 4695 assert(CI->getBitWidth() <= 64 && 4696 "large intrinsic immediates not handled"); 4697 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 4698 } else { 4699 Ops.push_back( 4700 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 4701 } 4702 } 4703 4704 SmallVector<EVT, 4> ValueVTs; 4705 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4706 4707 if (HasChain) 4708 ValueVTs.push_back(MVT::Other); 4709 4710 SDVTList VTs = DAG.getVTList(ValueVTs); 4711 4712 // Create the node. 4713 SDValue Result; 4714 if (IsTgtIntrinsic) { 4715 // This is target intrinsic that touches memory 4716 AAMDNodes AAInfo; 4717 I.getAAMetadata(AAInfo); 4718 Result = 4719 DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT, 4720 MachinePointerInfo(Info.ptrVal, Info.offset), 4721 Info.align, Info.flags, Info.size, AAInfo); 4722 } else if (!HasChain) { 4723 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4724 } else if (!I.getType()->isVoidTy()) { 4725 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4726 } else { 4727 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4728 } 4729 4730 if (HasChain) { 4731 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4732 if (OnlyLoad) 4733 PendingLoads.push_back(Chain); 4734 else 4735 DAG.setRoot(Chain); 4736 } 4737 4738 if (!I.getType()->isVoidTy()) { 4739 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4740 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4741 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4742 } else 4743 Result = lowerRangeToAssertZExt(DAG, I, Result); 4744 4745 MaybeAlign Alignment = I.getRetAlign(); 4746 if (!Alignment) 4747 Alignment = F->getAttributes().getRetAlignment(); 4748 // Insert `assertalign` node if there's an alignment. 4749 if (InsertAssertAlign && Alignment) { 4750 Result = 4751 DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne()); 4752 } 4753 4754 setValue(&I, Result); 4755 } 4756 } 4757 4758 /// GetSignificand - Get the significand and build it into a floating-point 4759 /// number with exponent of 1: 4760 /// 4761 /// Op = (Op & 0x007fffff) | 0x3f800000; 4762 /// 4763 /// where Op is the hexadecimal representation of floating point value. 4764 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4765 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4766 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4767 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4768 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4769 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4770 } 4771 4772 /// GetExponent - Get the exponent: 4773 /// 4774 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4775 /// 4776 /// where Op is the hexadecimal representation of floating point value. 4777 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4778 const TargetLowering &TLI, const SDLoc &dl) { 4779 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4780 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4781 SDValue t1 = DAG.getNode( 4782 ISD::SRL, dl, MVT::i32, t0, 4783 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4784 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4785 DAG.getConstant(127, dl, MVT::i32)); 4786 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4787 } 4788 4789 /// getF32Constant - Get 32-bit floating point constant. 4790 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4791 const SDLoc &dl) { 4792 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4793 MVT::f32); 4794 } 4795 4796 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4797 SelectionDAG &DAG) { 4798 // TODO: What fast-math-flags should be set on the floating-point nodes? 4799 4800 // IntegerPartOfX = ((int32_t)(t0); 4801 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4802 4803 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4804 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4805 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4806 4807 // IntegerPartOfX <<= 23; 4808 IntegerPartOfX = DAG.getNode( 4809 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4810 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4811 DAG.getDataLayout()))); 4812 4813 SDValue TwoToFractionalPartOfX; 4814 if (LimitFloatPrecision <= 6) { 4815 // For floating-point precision of 6: 4816 // 4817 // TwoToFractionalPartOfX = 4818 // 0.997535578f + 4819 // (0.735607626f + 0.252464424f * x) * x; 4820 // 4821 // error 0.0144103317, which is 6 bits 4822 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4823 getF32Constant(DAG, 0x3e814304, dl)); 4824 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4825 getF32Constant(DAG, 0x3f3c50c8, dl)); 4826 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4827 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4828 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4829 } else if (LimitFloatPrecision <= 12) { 4830 // For floating-point precision of 12: 4831 // 4832 // TwoToFractionalPartOfX = 4833 // 0.999892986f + 4834 // (0.696457318f + 4835 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4836 // 4837 // error 0.000107046256, which is 13 to 14 bits 4838 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4839 getF32Constant(DAG, 0x3da235e3, dl)); 4840 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4841 getF32Constant(DAG, 0x3e65b8f3, dl)); 4842 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4843 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4844 getF32Constant(DAG, 0x3f324b07, dl)); 4845 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4846 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4847 getF32Constant(DAG, 0x3f7ff8fd, dl)); 4848 } else { // LimitFloatPrecision <= 18 4849 // For floating-point precision of 18: 4850 // 4851 // TwoToFractionalPartOfX = 4852 // 0.999999982f + 4853 // (0.693148872f + 4854 // (0.240227044f + 4855 // (0.554906021e-1f + 4856 // (0.961591928e-2f + 4857 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4858 // error 2.47208000*10^(-7), which is better than 18 bits 4859 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4860 getF32Constant(DAG, 0x3924b03e, dl)); 4861 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4862 getF32Constant(DAG, 0x3ab24b87, dl)); 4863 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4864 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4865 getF32Constant(DAG, 0x3c1d8c17, dl)); 4866 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4867 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4868 getF32Constant(DAG, 0x3d634a1d, dl)); 4869 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4870 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4871 getF32Constant(DAG, 0x3e75fe14, dl)); 4872 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4873 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4874 getF32Constant(DAG, 0x3f317234, dl)); 4875 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4876 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4877 getF32Constant(DAG, 0x3f800000, dl)); 4878 } 4879 4880 // Add the exponent into the result in integer domain. 4881 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 4882 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4883 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 4884 } 4885 4886 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 4887 /// limited-precision mode. 4888 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4889 const TargetLowering &TLI) { 4890 if (Op.getValueType() == MVT::f32 && 4891 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4892 4893 // Put the exponent in the right bit position for later addition to the 4894 // final result: 4895 // 4896 // t0 = Op * log2(e) 4897 4898 // TODO: What fast-math-flags should be set here? 4899 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 4900 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 4901 return getLimitedPrecisionExp2(t0, dl, DAG); 4902 } 4903 4904 // No special expansion. 4905 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4906 } 4907 4908 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4909 /// limited-precision mode. 4910 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4911 const TargetLowering &TLI) { 4912 // TODO: What fast-math-flags should be set on the floating-point nodes? 4913 4914 if (Op.getValueType() == MVT::f32 && 4915 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4916 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4917 4918 // Scale the exponent by log(2). 4919 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4920 SDValue LogOfExponent = 4921 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4922 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 4923 4924 // Get the significand and build it into a floating-point number with 4925 // exponent of 1. 4926 SDValue X = GetSignificand(DAG, Op1, dl); 4927 4928 SDValue LogOfMantissa; 4929 if (LimitFloatPrecision <= 6) { 4930 // For floating-point precision of 6: 4931 // 4932 // LogofMantissa = 4933 // -1.1609546f + 4934 // (1.4034025f - 0.23903021f * x) * x; 4935 // 4936 // error 0.0034276066, which is better than 8 bits 4937 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4938 getF32Constant(DAG, 0xbe74c456, dl)); 4939 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4940 getF32Constant(DAG, 0x3fb3a2b1, dl)); 4941 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4942 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4943 getF32Constant(DAG, 0x3f949a29, dl)); 4944 } else if (LimitFloatPrecision <= 12) { 4945 // For floating-point precision of 12: 4946 // 4947 // LogOfMantissa = 4948 // -1.7417939f + 4949 // (2.8212026f + 4950 // (-1.4699568f + 4951 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4952 // 4953 // error 0.000061011436, which is 14 bits 4954 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4955 getF32Constant(DAG, 0xbd67b6d6, dl)); 4956 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4957 getF32Constant(DAG, 0x3ee4f4b8, dl)); 4958 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4959 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4960 getF32Constant(DAG, 0x3fbc278b, dl)); 4961 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4962 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4963 getF32Constant(DAG, 0x40348e95, dl)); 4964 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4965 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4966 getF32Constant(DAG, 0x3fdef31a, dl)); 4967 } else { // LimitFloatPrecision <= 18 4968 // For floating-point precision of 18: 4969 // 4970 // LogOfMantissa = 4971 // -2.1072184f + 4972 // (4.2372794f + 4973 // (-3.7029485f + 4974 // (2.2781945f + 4975 // (-0.87823314f + 4976 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4977 // 4978 // error 0.0000023660568, which is better than 18 bits 4979 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4980 getF32Constant(DAG, 0xbc91e5ac, dl)); 4981 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4982 getF32Constant(DAG, 0x3e4350aa, dl)); 4983 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4984 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4985 getF32Constant(DAG, 0x3f60d3e3, dl)); 4986 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4987 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4988 getF32Constant(DAG, 0x4011cdf0, dl)); 4989 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4990 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4991 getF32Constant(DAG, 0x406cfd1c, dl)); 4992 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4993 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4994 getF32Constant(DAG, 0x408797cb, dl)); 4995 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4996 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4997 getF32Constant(DAG, 0x4006dcab, dl)); 4998 } 4999 5000 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5001 } 5002 5003 // No special expansion. 5004 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 5005 } 5006 5007 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5008 /// limited-precision mode. 5009 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5010 const TargetLowering &TLI) { 5011 // TODO: What fast-math-flags should be set on the floating-point nodes? 5012 5013 if (Op.getValueType() == MVT::f32 && 5014 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5015 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5016 5017 // Get the exponent. 5018 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5019 5020 // Get the significand and build it into a floating-point number with 5021 // exponent of 1. 5022 SDValue X = GetSignificand(DAG, Op1, dl); 5023 5024 // Different possible minimax approximations of significand in 5025 // floating-point for various degrees of accuracy over [1,2]. 5026 SDValue Log2ofMantissa; 5027 if (LimitFloatPrecision <= 6) { 5028 // For floating-point precision of 6: 5029 // 5030 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5031 // 5032 // error 0.0049451742, which is more than 7 bits 5033 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5034 getF32Constant(DAG, 0xbeb08fe0, dl)); 5035 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5036 getF32Constant(DAG, 0x40019463, dl)); 5037 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5038 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5039 getF32Constant(DAG, 0x3fd6633d, dl)); 5040 } else if (LimitFloatPrecision <= 12) { 5041 // For floating-point precision of 12: 5042 // 5043 // Log2ofMantissa = 5044 // -2.51285454f + 5045 // (4.07009056f + 5046 // (-2.12067489f + 5047 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5048 // 5049 // error 0.0000876136000, which is better than 13 bits 5050 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5051 getF32Constant(DAG, 0xbda7262e, dl)); 5052 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5053 getF32Constant(DAG, 0x3f25280b, dl)); 5054 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5055 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5056 getF32Constant(DAG, 0x4007b923, dl)); 5057 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5058 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5059 getF32Constant(DAG, 0x40823e2f, dl)); 5060 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5061 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5062 getF32Constant(DAG, 0x4020d29c, dl)); 5063 } else { // LimitFloatPrecision <= 18 5064 // For floating-point precision of 18: 5065 // 5066 // Log2ofMantissa = 5067 // -3.0400495f + 5068 // (6.1129976f + 5069 // (-5.3420409f + 5070 // (3.2865683f + 5071 // (-1.2669343f + 5072 // (0.27515199f - 5073 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5074 // 5075 // error 0.0000018516, which is better than 18 bits 5076 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5077 getF32Constant(DAG, 0xbcd2769e, dl)); 5078 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5079 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5080 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5081 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5082 getF32Constant(DAG, 0x3fa22ae7, dl)); 5083 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5084 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5085 getF32Constant(DAG, 0x40525723, dl)); 5086 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5087 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5088 getF32Constant(DAG, 0x40aaf200, dl)); 5089 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5090 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5091 getF32Constant(DAG, 0x40c39dad, dl)); 5092 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5093 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5094 getF32Constant(DAG, 0x4042902c, dl)); 5095 } 5096 5097 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5098 } 5099 5100 // No special expansion. 5101 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 5102 } 5103 5104 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5105 /// limited-precision mode. 5106 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5107 const TargetLowering &TLI) { 5108 // TODO: What fast-math-flags should be set on the floating-point nodes? 5109 5110 if (Op.getValueType() == MVT::f32 && 5111 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5112 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5113 5114 // Scale the exponent by log10(2) [0.30102999f]. 5115 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5116 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5117 getF32Constant(DAG, 0x3e9a209a, dl)); 5118 5119 // Get the significand and build it into a floating-point number with 5120 // exponent of 1. 5121 SDValue X = GetSignificand(DAG, Op1, dl); 5122 5123 SDValue Log10ofMantissa; 5124 if (LimitFloatPrecision <= 6) { 5125 // For floating-point precision of 6: 5126 // 5127 // Log10ofMantissa = 5128 // -0.50419619f + 5129 // (0.60948995f - 0.10380950f * x) * x; 5130 // 5131 // error 0.0014886165, which is 6 bits 5132 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5133 getF32Constant(DAG, 0xbdd49a13, dl)); 5134 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5135 getF32Constant(DAG, 0x3f1c0789, dl)); 5136 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5137 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5138 getF32Constant(DAG, 0x3f011300, dl)); 5139 } else if (LimitFloatPrecision <= 12) { 5140 // For floating-point precision of 12: 5141 // 5142 // Log10ofMantissa = 5143 // -0.64831180f + 5144 // (0.91751397f + 5145 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5146 // 5147 // error 0.00019228036, which is better than 12 bits 5148 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5149 getF32Constant(DAG, 0x3d431f31, dl)); 5150 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5151 getF32Constant(DAG, 0x3ea21fb2, dl)); 5152 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5153 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5154 getF32Constant(DAG, 0x3f6ae232, dl)); 5155 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5156 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5157 getF32Constant(DAG, 0x3f25f7c3, dl)); 5158 } else { // LimitFloatPrecision <= 18 5159 // For floating-point precision of 18: 5160 // 5161 // Log10ofMantissa = 5162 // -0.84299375f + 5163 // (1.5327582f + 5164 // (-1.0688956f + 5165 // (0.49102474f + 5166 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5167 // 5168 // error 0.0000037995730, which is better than 18 bits 5169 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5170 getF32Constant(DAG, 0x3c5d51ce, dl)); 5171 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5172 getF32Constant(DAG, 0x3e00685a, dl)); 5173 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5174 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5175 getF32Constant(DAG, 0x3efb6798, dl)); 5176 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5177 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5178 getF32Constant(DAG, 0x3f88d192, dl)); 5179 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5180 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5181 getF32Constant(DAG, 0x3fc4316c, dl)); 5182 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5183 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5184 getF32Constant(DAG, 0x3f57ce70, dl)); 5185 } 5186 5187 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5188 } 5189 5190 // No special expansion. 5191 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 5192 } 5193 5194 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5195 /// limited-precision mode. 5196 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5197 const TargetLowering &TLI) { 5198 if (Op.getValueType() == MVT::f32 && 5199 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5200 return getLimitedPrecisionExp2(Op, dl, DAG); 5201 5202 // No special expansion. 5203 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 5204 } 5205 5206 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5207 /// limited-precision mode with x == 10.0f. 5208 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5209 SelectionDAG &DAG, const TargetLowering &TLI) { 5210 bool IsExp10 = false; 5211 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5212 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5213 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5214 APFloat Ten(10.0f); 5215 IsExp10 = LHSC->isExactlyValue(Ten); 5216 } 5217 } 5218 5219 // TODO: What fast-math-flags should be set on the FMUL node? 5220 if (IsExp10) { 5221 // Put the exponent in the right bit position for later addition to the 5222 // final result: 5223 // 5224 // #define LOG2OF10 3.3219281f 5225 // t0 = Op * LOG2OF10; 5226 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5227 getF32Constant(DAG, 0x40549a78, dl)); 5228 return getLimitedPrecisionExp2(t0, dl, DAG); 5229 } 5230 5231 // No special expansion. 5232 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 5233 } 5234 5235 /// ExpandPowI - Expand a llvm.powi intrinsic. 5236 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5237 SelectionDAG &DAG) { 5238 // If RHS is a constant, we can expand this out to a multiplication tree, 5239 // otherwise we end up lowering to a call to __powidf2 (for example). When 5240 // optimizing for size, we only want to do this if the expansion would produce 5241 // a small number of multiplies, otherwise we do the full expansion. 5242 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5243 // Get the exponent as a positive value. 5244 unsigned Val = RHSC->getSExtValue(); 5245 if ((int)Val < 0) Val = -Val; 5246 5247 // powi(x, 0) -> 1.0 5248 if (Val == 0) 5249 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5250 5251 bool OptForSize = DAG.shouldOptForSize(); 5252 if (!OptForSize || 5253 // If optimizing for size, don't insert too many multiplies. 5254 // This inserts up to 5 multiplies. 5255 countPopulation(Val) + Log2_32(Val) < 7) { 5256 // We use the simple binary decomposition method to generate the multiply 5257 // sequence. There are more optimal ways to do this (for example, 5258 // powi(x,15) generates one more multiply than it should), but this has 5259 // the benefit of being both really simple and much better than a libcall. 5260 SDValue Res; // Logically starts equal to 1.0 5261 SDValue CurSquare = LHS; 5262 // TODO: Intrinsics should have fast-math-flags that propagate to these 5263 // nodes. 5264 while (Val) { 5265 if (Val & 1) { 5266 if (Res.getNode()) 5267 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 5268 else 5269 Res = CurSquare; // 1.0*CurSquare. 5270 } 5271 5272 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5273 CurSquare, CurSquare); 5274 Val >>= 1; 5275 } 5276 5277 // If the original was negative, invert the result, producing 1/(x*x*x). 5278 if (RHSC->getSExtValue() < 0) 5279 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5280 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5281 return Res; 5282 } 5283 } 5284 5285 // Otherwise, expand to a libcall. 5286 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5287 } 5288 5289 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5290 SDValue LHS, SDValue RHS, SDValue Scale, 5291 SelectionDAG &DAG, const TargetLowering &TLI) { 5292 EVT VT = LHS.getValueType(); 5293 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5294 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5295 LLVMContext &Ctx = *DAG.getContext(); 5296 5297 // If the type is legal but the operation isn't, this node might survive all 5298 // the way to operation legalization. If we end up there and we do not have 5299 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5300 // node. 5301 5302 // Coax the legalizer into expanding the node during type legalization instead 5303 // by bumping the size by one bit. This will force it to Promote, enabling the 5304 // early expansion and avoiding the need to expand later. 5305 5306 // We don't have to do this if Scale is 0; that can always be expanded, unless 5307 // it's a saturating signed operation. Those can experience true integer 5308 // division overflow, a case which we must avoid. 5309 5310 // FIXME: We wouldn't have to do this (or any of the early 5311 // expansion/promotion) if it was possible to expand a libcall of an 5312 // illegal type during operation legalization. But it's not, so things 5313 // get a bit hacky. 5314 unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue(); 5315 if ((ScaleInt > 0 || (Saturating && Signed)) && 5316 (TLI.isTypeLegal(VT) || 5317 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5318 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5319 Opcode, VT, ScaleInt); 5320 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5321 EVT PromVT; 5322 if (VT.isScalarInteger()) 5323 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5324 else if (VT.isVector()) { 5325 PromVT = VT.getVectorElementType(); 5326 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5327 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5328 } else 5329 llvm_unreachable("Wrong VT for DIVFIX?"); 5330 if (Signed) { 5331 LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT); 5332 RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT); 5333 } else { 5334 LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT); 5335 RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT); 5336 } 5337 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5338 // For saturating operations, we need to shift up the LHS to get the 5339 // proper saturation width, and then shift down again afterwards. 5340 if (Saturating) 5341 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5342 DAG.getConstant(1, DL, ShiftTy)); 5343 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5344 if (Saturating) 5345 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5346 DAG.getConstant(1, DL, ShiftTy)); 5347 return DAG.getZExtOrTrunc(Res, DL, VT); 5348 } 5349 } 5350 5351 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5352 } 5353 5354 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5355 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5356 static void 5357 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs, 5358 const SDValue &N) { 5359 switch (N.getOpcode()) { 5360 case ISD::CopyFromReg: { 5361 SDValue Op = N.getOperand(1); 5362 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5363 Op.getValueType().getSizeInBits()); 5364 return; 5365 } 5366 case ISD::BITCAST: 5367 case ISD::AssertZext: 5368 case ISD::AssertSext: 5369 case ISD::TRUNCATE: 5370 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5371 return; 5372 case ISD::BUILD_PAIR: 5373 case ISD::BUILD_VECTOR: 5374 case ISD::CONCAT_VECTORS: 5375 for (SDValue Op : N->op_values()) 5376 getUnderlyingArgRegs(Regs, Op); 5377 return; 5378 default: 5379 return; 5380 } 5381 } 5382 5383 /// If the DbgValueInst is a dbg_value of a function argument, create the 5384 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5385 /// instruction selection, they will be inserted to the entry BB. 5386 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5387 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5388 DILocation *DL, bool IsDbgDeclare, const SDValue &N) { 5389 const Argument *Arg = dyn_cast<Argument>(V); 5390 if (!Arg) 5391 return false; 5392 5393 if (!IsDbgDeclare) { 5394 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5395 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5396 // the entry block. 5397 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5398 if (!IsInEntryBlock) 5399 return false; 5400 5401 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5402 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5403 // variable that also is a param. 5404 // 5405 // Although, if we are at the top of the entry block already, we can still 5406 // emit using ArgDbgValue. This might catch some situations when the 5407 // dbg.value refers to an argument that isn't used in the entry block, so 5408 // any CopyToReg node would be optimized out and the only way to express 5409 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5410 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5411 // we should only emit as ArgDbgValue if the Variable is an argument to the 5412 // current function, and the dbg.value intrinsic is found in the entry 5413 // block. 5414 bool VariableIsFunctionInputArg = Variable->isParameter() && 5415 !DL->getInlinedAt(); 5416 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5417 if (!IsInPrologue && !VariableIsFunctionInputArg) 5418 return false; 5419 5420 // Here we assume that a function argument on IR level only can be used to 5421 // describe one input parameter on source level. If we for example have 5422 // source code like this 5423 // 5424 // struct A { long x, y; }; 5425 // void foo(struct A a, long b) { 5426 // ... 5427 // b = a.x; 5428 // ... 5429 // } 5430 // 5431 // and IR like this 5432 // 5433 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5434 // entry: 5435 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5436 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5437 // call void @llvm.dbg.value(metadata i32 %b, "b", 5438 // ... 5439 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5440 // ... 5441 // 5442 // then the last dbg.value is describing a parameter "b" using a value that 5443 // is an argument. But since we already has used %a1 to describe a parameter 5444 // we should not handle that last dbg.value here (that would result in an 5445 // incorrect hoisting of the DBG_VALUE to the function entry). 5446 // Notice that we allow one dbg.value per IR level argument, to accommodate 5447 // for the situation with fragments above. 5448 if (VariableIsFunctionInputArg) { 5449 unsigned ArgNo = Arg->getArgNo(); 5450 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5451 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5452 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5453 return false; 5454 FuncInfo.DescribedArgs.set(ArgNo); 5455 } 5456 } 5457 5458 MachineFunction &MF = DAG.getMachineFunction(); 5459 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5460 5461 bool IsIndirect = false; 5462 Optional<MachineOperand> Op; 5463 // Some arguments' frame index is recorded during argument lowering. 5464 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5465 if (FI != std::numeric_limits<int>::max()) 5466 Op = MachineOperand::CreateFI(FI); 5467 5468 SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes; 5469 if (!Op && N.getNode()) { 5470 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5471 Register Reg; 5472 if (ArgRegsAndSizes.size() == 1) 5473 Reg = ArgRegsAndSizes.front().first; 5474 5475 if (Reg && Reg.isVirtual()) { 5476 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5477 Register PR = RegInfo.getLiveInPhysReg(Reg); 5478 if (PR) 5479 Reg = PR; 5480 } 5481 if (Reg) { 5482 Op = MachineOperand::CreateReg(Reg, false); 5483 IsIndirect = IsDbgDeclare; 5484 } 5485 } 5486 5487 if (!Op && N.getNode()) { 5488 // Check if frame index is available. 5489 SDValue LCandidate = peekThroughBitcasts(N); 5490 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5491 if (FrameIndexSDNode *FINode = 5492 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5493 Op = MachineOperand::CreateFI(FINode->getIndex()); 5494 } 5495 5496 if (!Op) { 5497 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5498 auto splitMultiRegDbgValue 5499 = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) { 5500 unsigned Offset = 0; 5501 for (auto RegAndSize : SplitRegs) { 5502 // If the expression is already a fragment, the current register 5503 // offset+size might extend beyond the fragment. In this case, only 5504 // the register bits that are inside the fragment are relevant. 5505 int RegFragmentSizeInBits = RegAndSize.second; 5506 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 5507 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 5508 // The register is entirely outside the expression fragment, 5509 // so is irrelevant for debug info. 5510 if (Offset >= ExprFragmentSizeInBits) 5511 break; 5512 // The register is partially outside the expression fragment, only 5513 // the low bits within the fragment are relevant for debug info. 5514 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 5515 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 5516 } 5517 } 5518 5519 auto FragmentExpr = DIExpression::createFragmentExpression( 5520 Expr, Offset, RegFragmentSizeInBits); 5521 Offset += RegAndSize.second; 5522 // If a valid fragment expression cannot be created, the variable's 5523 // correct value cannot be determined and so it is set as Undef. 5524 if (!FragmentExpr) { 5525 SDDbgValue *SDV = DAG.getConstantDbgValue( 5526 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 5527 DAG.AddDbgValue(SDV, nullptr, false); 5528 continue; 5529 } 5530 assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?"); 5531 FuncInfo.ArgDbgValues.push_back( 5532 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare, 5533 RegAndSize.first, Variable, *FragmentExpr)); 5534 } 5535 }; 5536 5537 // Check if ValueMap has reg number. 5538 DenseMap<const Value *, Register>::const_iterator 5539 VMI = FuncInfo.ValueMap.find(V); 5540 if (VMI != FuncInfo.ValueMap.end()) { 5541 const auto &TLI = DAG.getTargetLoweringInfo(); 5542 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5543 V->getType(), getABIRegCopyCC(V)); 5544 if (RFV.occupiesMultipleRegs()) { 5545 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5546 return true; 5547 } 5548 5549 Op = MachineOperand::CreateReg(VMI->second, false); 5550 IsIndirect = IsDbgDeclare; 5551 } else if (ArgRegsAndSizes.size() > 1) { 5552 // This was split due to the calling convention, and no virtual register 5553 // mapping exists for the value. 5554 splitMultiRegDbgValue(ArgRegsAndSizes); 5555 return true; 5556 } 5557 } 5558 5559 if (!Op) 5560 return false; 5561 5562 assert(Variable->isValidLocationForIntrinsic(DL) && 5563 "Expected inlined-at fields to agree"); 5564 IsIndirect = (Op->isReg()) ? IsIndirect : true; 5565 FuncInfo.ArgDbgValues.push_back( 5566 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 5567 *Op, Variable, Expr)); 5568 5569 return true; 5570 } 5571 5572 /// Return the appropriate SDDbgValue based on N. 5573 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5574 DILocalVariable *Variable, 5575 DIExpression *Expr, 5576 const DebugLoc &dl, 5577 unsigned DbgSDNodeOrder) { 5578 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5579 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5580 // stack slot locations. 5581 // 5582 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5583 // debug values here after optimization: 5584 // 5585 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5586 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5587 // 5588 // Both describe the direct values of their associated variables. 5589 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5590 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5591 } 5592 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5593 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5594 } 5595 5596 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5597 switch (Intrinsic) { 5598 case Intrinsic::smul_fix: 5599 return ISD::SMULFIX; 5600 case Intrinsic::umul_fix: 5601 return ISD::UMULFIX; 5602 case Intrinsic::smul_fix_sat: 5603 return ISD::SMULFIXSAT; 5604 case Intrinsic::umul_fix_sat: 5605 return ISD::UMULFIXSAT; 5606 case Intrinsic::sdiv_fix: 5607 return ISD::SDIVFIX; 5608 case Intrinsic::udiv_fix: 5609 return ISD::UDIVFIX; 5610 case Intrinsic::sdiv_fix_sat: 5611 return ISD::SDIVFIXSAT; 5612 case Intrinsic::udiv_fix_sat: 5613 return ISD::UDIVFIXSAT; 5614 default: 5615 llvm_unreachable("Unhandled fixed point intrinsic"); 5616 } 5617 } 5618 5619 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5620 const char *FunctionName) { 5621 assert(FunctionName && "FunctionName must not be nullptr"); 5622 SDValue Callee = DAG.getExternalSymbol( 5623 FunctionName, 5624 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5625 LowerCallTo(I, Callee, I.isTailCall()); 5626 } 5627 5628 /// Given a @llvm.call.preallocated.setup, return the corresponding 5629 /// preallocated call. 5630 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) { 5631 assert(cast<CallBase>(PreallocatedSetup) 5632 ->getCalledFunction() 5633 ->getIntrinsicID() == Intrinsic::call_preallocated_setup && 5634 "expected call_preallocated_setup Value"); 5635 for (auto *U : PreallocatedSetup->users()) { 5636 auto *UseCall = cast<CallBase>(U); 5637 const Function *Fn = UseCall->getCalledFunction(); 5638 if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) { 5639 return UseCall; 5640 } 5641 } 5642 llvm_unreachable("expected corresponding call to preallocated setup/arg"); 5643 } 5644 5645 /// Lower the call to the specified intrinsic function. 5646 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5647 unsigned Intrinsic) { 5648 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5649 SDLoc sdl = getCurSDLoc(); 5650 DebugLoc dl = getCurDebugLoc(); 5651 SDValue Res; 5652 5653 switch (Intrinsic) { 5654 default: 5655 // By default, turn this into a target intrinsic node. 5656 visitTargetIntrinsic(I, Intrinsic); 5657 return; 5658 case Intrinsic::vscale: { 5659 match(&I, m_VScale(DAG.getDataLayout())); 5660 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5661 setValue(&I, 5662 DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1))); 5663 return; 5664 } 5665 case Intrinsic::vastart: visitVAStart(I); return; 5666 case Intrinsic::vaend: visitVAEnd(I); return; 5667 case Intrinsic::vacopy: visitVACopy(I); return; 5668 case Intrinsic::returnaddress: 5669 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5670 TLI.getPointerTy(DAG.getDataLayout()), 5671 getValue(I.getArgOperand(0)))); 5672 return; 5673 case Intrinsic::addressofreturnaddress: 5674 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5675 TLI.getPointerTy(DAG.getDataLayout()))); 5676 return; 5677 case Intrinsic::sponentry: 5678 setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl, 5679 TLI.getFrameIndexTy(DAG.getDataLayout()))); 5680 return; 5681 case Intrinsic::frameaddress: 5682 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5683 TLI.getFrameIndexTy(DAG.getDataLayout()), 5684 getValue(I.getArgOperand(0)))); 5685 return; 5686 case Intrinsic::read_volatile_register: 5687 case Intrinsic::read_register: { 5688 Value *Reg = I.getArgOperand(0); 5689 SDValue Chain = getRoot(); 5690 SDValue RegName = 5691 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5692 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5693 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5694 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5695 setValue(&I, Res); 5696 DAG.setRoot(Res.getValue(1)); 5697 return; 5698 } 5699 case Intrinsic::write_register: { 5700 Value *Reg = I.getArgOperand(0); 5701 Value *RegValue = I.getArgOperand(1); 5702 SDValue Chain = getRoot(); 5703 SDValue RegName = 5704 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5705 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5706 RegName, getValue(RegValue))); 5707 return; 5708 } 5709 case Intrinsic::memcpy: { 5710 const auto &MCI = cast<MemCpyInst>(I); 5711 SDValue Op1 = getValue(I.getArgOperand(0)); 5712 SDValue Op2 = getValue(I.getArgOperand(1)); 5713 SDValue Op3 = getValue(I.getArgOperand(2)); 5714 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5715 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5716 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5717 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5718 bool isVol = MCI.isVolatile(); 5719 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5720 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5721 // node. 5722 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5723 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5724 /* AlwaysInline */ false, isTC, 5725 MachinePointerInfo(I.getArgOperand(0)), 5726 MachinePointerInfo(I.getArgOperand(1))); 5727 updateDAGForMaybeTailCall(MC); 5728 return; 5729 } 5730 case Intrinsic::memcpy_inline: { 5731 const auto &MCI = cast<MemCpyInlineInst>(I); 5732 SDValue Dst = getValue(I.getArgOperand(0)); 5733 SDValue Src = getValue(I.getArgOperand(1)); 5734 SDValue Size = getValue(I.getArgOperand(2)); 5735 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 5736 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 5737 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5738 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5739 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5740 bool isVol = MCI.isVolatile(); 5741 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5742 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5743 // node. 5744 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 5745 /* AlwaysInline */ true, isTC, 5746 MachinePointerInfo(I.getArgOperand(0)), 5747 MachinePointerInfo(I.getArgOperand(1))); 5748 updateDAGForMaybeTailCall(MC); 5749 return; 5750 } 5751 case Intrinsic::memset: { 5752 const auto &MSI = cast<MemSetInst>(I); 5753 SDValue Op1 = getValue(I.getArgOperand(0)); 5754 SDValue Op2 = getValue(I.getArgOperand(1)); 5755 SDValue Op3 = getValue(I.getArgOperand(2)); 5756 // @llvm.memset defines 0 and 1 to both mean no alignment. 5757 Align Alignment = MSI.getDestAlign().valueOrOne(); 5758 bool isVol = MSI.isVolatile(); 5759 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5760 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5761 SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC, 5762 MachinePointerInfo(I.getArgOperand(0))); 5763 updateDAGForMaybeTailCall(MS); 5764 return; 5765 } 5766 case Intrinsic::memmove: { 5767 const auto &MMI = cast<MemMoveInst>(I); 5768 SDValue Op1 = getValue(I.getArgOperand(0)); 5769 SDValue Op2 = getValue(I.getArgOperand(1)); 5770 SDValue Op3 = getValue(I.getArgOperand(2)); 5771 // @llvm.memmove defines 0 and 1 to both mean no alignment. 5772 Align DstAlign = MMI.getDestAlign().valueOrOne(); 5773 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 5774 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5775 bool isVol = MMI.isVolatile(); 5776 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5777 // FIXME: Support passing different dest/src alignments to the memmove DAG 5778 // node. 5779 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5780 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5781 isTC, MachinePointerInfo(I.getArgOperand(0)), 5782 MachinePointerInfo(I.getArgOperand(1))); 5783 updateDAGForMaybeTailCall(MM); 5784 return; 5785 } 5786 case Intrinsic::memcpy_element_unordered_atomic: { 5787 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 5788 SDValue Dst = getValue(MI.getRawDest()); 5789 SDValue Src = getValue(MI.getRawSource()); 5790 SDValue Length = getValue(MI.getLength()); 5791 5792 unsigned DstAlign = MI.getDestAlignment(); 5793 unsigned SrcAlign = MI.getSourceAlignment(); 5794 Type *LengthTy = MI.getLength()->getType(); 5795 unsigned ElemSz = MI.getElementSizeInBytes(); 5796 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5797 SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src, 5798 SrcAlign, Length, LengthTy, ElemSz, isTC, 5799 MachinePointerInfo(MI.getRawDest()), 5800 MachinePointerInfo(MI.getRawSource())); 5801 updateDAGForMaybeTailCall(MC); 5802 return; 5803 } 5804 case Intrinsic::memmove_element_unordered_atomic: { 5805 auto &MI = cast<AtomicMemMoveInst>(I); 5806 SDValue Dst = getValue(MI.getRawDest()); 5807 SDValue Src = getValue(MI.getRawSource()); 5808 SDValue Length = getValue(MI.getLength()); 5809 5810 unsigned DstAlign = MI.getDestAlignment(); 5811 unsigned SrcAlign = MI.getSourceAlignment(); 5812 Type *LengthTy = MI.getLength()->getType(); 5813 unsigned ElemSz = MI.getElementSizeInBytes(); 5814 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5815 SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src, 5816 SrcAlign, Length, LengthTy, ElemSz, isTC, 5817 MachinePointerInfo(MI.getRawDest()), 5818 MachinePointerInfo(MI.getRawSource())); 5819 updateDAGForMaybeTailCall(MC); 5820 return; 5821 } 5822 case Intrinsic::memset_element_unordered_atomic: { 5823 auto &MI = cast<AtomicMemSetInst>(I); 5824 SDValue Dst = getValue(MI.getRawDest()); 5825 SDValue Val = getValue(MI.getValue()); 5826 SDValue Length = getValue(MI.getLength()); 5827 5828 unsigned DstAlign = MI.getDestAlignment(); 5829 Type *LengthTy = MI.getLength()->getType(); 5830 unsigned ElemSz = MI.getElementSizeInBytes(); 5831 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5832 SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length, 5833 LengthTy, ElemSz, isTC, 5834 MachinePointerInfo(MI.getRawDest())); 5835 updateDAGForMaybeTailCall(MC); 5836 return; 5837 } 5838 case Intrinsic::call_preallocated_setup: { 5839 const CallBase *PreallocatedCall = FindPreallocatedCall(&I); 5840 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 5841 SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other, 5842 getRoot(), SrcValue); 5843 setValue(&I, Res); 5844 DAG.setRoot(Res); 5845 return; 5846 } 5847 case Intrinsic::call_preallocated_arg: { 5848 const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0)); 5849 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 5850 SDValue Ops[3]; 5851 Ops[0] = getRoot(); 5852 Ops[1] = SrcValue; 5853 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 5854 MVT::i32); // arg index 5855 SDValue Res = DAG.getNode( 5856 ISD::PREALLOCATED_ARG, sdl, 5857 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops); 5858 setValue(&I, Res); 5859 DAG.setRoot(Res.getValue(1)); 5860 return; 5861 } 5862 case Intrinsic::dbg_addr: 5863 case Intrinsic::dbg_declare: { 5864 const auto &DI = cast<DbgVariableIntrinsic>(I); 5865 DILocalVariable *Variable = DI.getVariable(); 5866 DIExpression *Expression = DI.getExpression(); 5867 dropDanglingDebugInfo(Variable, Expression); 5868 assert(Variable && "Missing variable"); 5869 LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI 5870 << "\n"); 5871 // Check if address has undef value. 5872 const Value *Address = DI.getVariableLocation(); 5873 if (!Address || isa<UndefValue>(Address) || 5874 (Address->use_empty() && !isa<Argument>(Address))) { 5875 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5876 << " (bad/undef/unused-arg address)\n"); 5877 return; 5878 } 5879 5880 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 5881 5882 // Check if this variable can be described by a frame index, typically 5883 // either as a static alloca or a byval parameter. 5884 int FI = std::numeric_limits<int>::max(); 5885 if (const auto *AI = 5886 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 5887 if (AI->isStaticAlloca()) { 5888 auto I = FuncInfo.StaticAllocaMap.find(AI); 5889 if (I != FuncInfo.StaticAllocaMap.end()) 5890 FI = I->second; 5891 } 5892 } else if (const auto *Arg = dyn_cast<Argument>( 5893 Address->stripInBoundsConstantOffsets())) { 5894 FI = FuncInfo.getArgumentFrameIndex(Arg); 5895 } 5896 5897 // llvm.dbg.addr is control dependent and always generates indirect 5898 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 5899 // the MachineFunction variable table. 5900 if (FI != std::numeric_limits<int>::max()) { 5901 if (Intrinsic == Intrinsic::dbg_addr) { 5902 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 5903 Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder); 5904 DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter); 5905 } else { 5906 LLVM_DEBUG(dbgs() << "Skipping " << DI 5907 << " (variable info stashed in MF side table)\n"); 5908 } 5909 return; 5910 } 5911 5912 SDValue &N = NodeMap[Address]; 5913 if (!N.getNode() && isa<Argument>(Address)) 5914 // Check unused arguments map. 5915 N = UnusedArgNodeMap[Address]; 5916 SDDbgValue *SDV; 5917 if (N.getNode()) { 5918 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 5919 Address = BCI->getOperand(0); 5920 // Parameters are handled specially. 5921 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 5922 if (isParameter && FINode) { 5923 // Byval parameter. We have a frame index at this point. 5924 SDV = 5925 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 5926 /*IsIndirect*/ true, dl, SDNodeOrder); 5927 } else if (isa<Argument>(Address)) { 5928 // Address is an argument, so try to emit its dbg value using 5929 // virtual register info from the FuncInfo.ValueMap. 5930 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N); 5931 return; 5932 } else { 5933 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 5934 true, dl, SDNodeOrder); 5935 } 5936 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 5937 } else { 5938 // If Address is an argument then try to emit its dbg value using 5939 // virtual register info from the FuncInfo.ValueMap. 5940 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, 5941 N)) { 5942 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5943 << " (could not emit func-arg dbg_value)\n"); 5944 } 5945 } 5946 return; 5947 } 5948 case Intrinsic::dbg_label: { 5949 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 5950 DILabel *Label = DI.getLabel(); 5951 assert(Label && "Missing label"); 5952 5953 SDDbgLabel *SDV; 5954 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 5955 DAG.AddDbgLabel(SDV); 5956 return; 5957 } 5958 case Intrinsic::dbg_value: { 5959 const DbgValueInst &DI = cast<DbgValueInst>(I); 5960 assert(DI.getVariable() && "Missing variable"); 5961 5962 DILocalVariable *Variable = DI.getVariable(); 5963 DIExpression *Expression = DI.getExpression(); 5964 dropDanglingDebugInfo(Variable, Expression); 5965 const Value *V = DI.getValue(); 5966 if (!V) 5967 return; 5968 5969 if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(), 5970 SDNodeOrder)) 5971 return; 5972 5973 // TODO: Dangling debug info will eventually either be resolved or produce 5974 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 5975 // between the original dbg.value location and its resolved DBG_VALUE, which 5976 // we should ideally fill with an extra Undef DBG_VALUE. 5977 5978 DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder); 5979 return; 5980 } 5981 5982 case Intrinsic::eh_typeid_for: { 5983 // Find the type id for the given typeinfo. 5984 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 5985 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 5986 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 5987 setValue(&I, Res); 5988 return; 5989 } 5990 5991 case Intrinsic::eh_return_i32: 5992 case Intrinsic::eh_return_i64: 5993 DAG.getMachineFunction().setCallsEHReturn(true); 5994 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 5995 MVT::Other, 5996 getControlRoot(), 5997 getValue(I.getArgOperand(0)), 5998 getValue(I.getArgOperand(1)))); 5999 return; 6000 case Intrinsic::eh_unwind_init: 6001 DAG.getMachineFunction().setCallsUnwindInit(true); 6002 return; 6003 case Intrinsic::eh_dwarf_cfa: 6004 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6005 TLI.getPointerTy(DAG.getDataLayout()), 6006 getValue(I.getArgOperand(0)))); 6007 return; 6008 case Intrinsic::eh_sjlj_callsite: { 6009 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6010 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 6011 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 6012 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6013 6014 MMI.setCurrentCallSite(CI->getZExtValue()); 6015 return; 6016 } 6017 case Intrinsic::eh_sjlj_functioncontext: { 6018 // Get and store the index of the function context. 6019 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6020 AllocaInst *FnCtx = 6021 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6022 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6023 MFI.setFunctionContextIndex(FI); 6024 return; 6025 } 6026 case Intrinsic::eh_sjlj_setjmp: { 6027 SDValue Ops[2]; 6028 Ops[0] = getRoot(); 6029 Ops[1] = getValue(I.getArgOperand(0)); 6030 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6031 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6032 setValue(&I, Op.getValue(0)); 6033 DAG.setRoot(Op.getValue(1)); 6034 return; 6035 } 6036 case Intrinsic::eh_sjlj_longjmp: 6037 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6038 getRoot(), getValue(I.getArgOperand(0)))); 6039 return; 6040 case Intrinsic::eh_sjlj_setup_dispatch: 6041 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6042 getRoot())); 6043 return; 6044 case Intrinsic::masked_gather: 6045 visitMaskedGather(I); 6046 return; 6047 case Intrinsic::masked_load: 6048 visitMaskedLoad(I); 6049 return; 6050 case Intrinsic::masked_scatter: 6051 visitMaskedScatter(I); 6052 return; 6053 case Intrinsic::masked_store: 6054 visitMaskedStore(I); 6055 return; 6056 case Intrinsic::masked_expandload: 6057 visitMaskedLoad(I, true /* IsExpanding */); 6058 return; 6059 case Intrinsic::masked_compressstore: 6060 visitMaskedStore(I, true /* IsCompressing */); 6061 return; 6062 case Intrinsic::powi: 6063 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6064 getValue(I.getArgOperand(1)), DAG)); 6065 return; 6066 case Intrinsic::log: 6067 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6068 return; 6069 case Intrinsic::log2: 6070 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6071 return; 6072 case Intrinsic::log10: 6073 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6074 return; 6075 case Intrinsic::exp: 6076 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6077 return; 6078 case Intrinsic::exp2: 6079 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6080 return; 6081 case Intrinsic::pow: 6082 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6083 getValue(I.getArgOperand(1)), DAG, TLI)); 6084 return; 6085 case Intrinsic::sqrt: 6086 case Intrinsic::fabs: 6087 case Intrinsic::sin: 6088 case Intrinsic::cos: 6089 case Intrinsic::floor: 6090 case Intrinsic::ceil: 6091 case Intrinsic::trunc: 6092 case Intrinsic::rint: 6093 case Intrinsic::nearbyint: 6094 case Intrinsic::round: 6095 case Intrinsic::roundeven: 6096 case Intrinsic::canonicalize: { 6097 unsigned Opcode; 6098 switch (Intrinsic) { 6099 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6100 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6101 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6102 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6103 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6104 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6105 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6106 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6107 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6108 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6109 case Intrinsic::round: Opcode = ISD::FROUND; break; 6110 case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break; 6111 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6112 } 6113 6114 setValue(&I, DAG.getNode(Opcode, sdl, 6115 getValue(I.getArgOperand(0)).getValueType(), 6116 getValue(I.getArgOperand(0)))); 6117 return; 6118 } 6119 case Intrinsic::lround: 6120 case Intrinsic::llround: 6121 case Intrinsic::lrint: 6122 case Intrinsic::llrint: { 6123 unsigned Opcode; 6124 switch (Intrinsic) { 6125 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6126 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6127 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6128 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6129 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6130 } 6131 6132 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6133 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6134 getValue(I.getArgOperand(0)))); 6135 return; 6136 } 6137 case Intrinsic::minnum: 6138 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6139 getValue(I.getArgOperand(0)).getValueType(), 6140 getValue(I.getArgOperand(0)), 6141 getValue(I.getArgOperand(1)))); 6142 return; 6143 case Intrinsic::maxnum: 6144 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6145 getValue(I.getArgOperand(0)).getValueType(), 6146 getValue(I.getArgOperand(0)), 6147 getValue(I.getArgOperand(1)))); 6148 return; 6149 case Intrinsic::minimum: 6150 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6151 getValue(I.getArgOperand(0)).getValueType(), 6152 getValue(I.getArgOperand(0)), 6153 getValue(I.getArgOperand(1)))); 6154 return; 6155 case Intrinsic::maximum: 6156 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6157 getValue(I.getArgOperand(0)).getValueType(), 6158 getValue(I.getArgOperand(0)), 6159 getValue(I.getArgOperand(1)))); 6160 return; 6161 case Intrinsic::copysign: 6162 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6163 getValue(I.getArgOperand(0)).getValueType(), 6164 getValue(I.getArgOperand(0)), 6165 getValue(I.getArgOperand(1)))); 6166 return; 6167 case Intrinsic::fma: 6168 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6169 getValue(I.getArgOperand(0)).getValueType(), 6170 getValue(I.getArgOperand(0)), 6171 getValue(I.getArgOperand(1)), 6172 getValue(I.getArgOperand(2)))); 6173 return; 6174 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6175 case Intrinsic::INTRINSIC: 6176 #include "llvm/IR/ConstrainedOps.def" 6177 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6178 return; 6179 case Intrinsic::fmuladd: { 6180 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6181 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6182 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6183 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6184 getValue(I.getArgOperand(0)).getValueType(), 6185 getValue(I.getArgOperand(0)), 6186 getValue(I.getArgOperand(1)), 6187 getValue(I.getArgOperand(2)))); 6188 } else { 6189 // TODO: Intrinsic calls should have fast-math-flags. 6190 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 6191 getValue(I.getArgOperand(0)).getValueType(), 6192 getValue(I.getArgOperand(0)), 6193 getValue(I.getArgOperand(1))); 6194 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6195 getValue(I.getArgOperand(0)).getValueType(), 6196 Mul, 6197 getValue(I.getArgOperand(2))); 6198 setValue(&I, Add); 6199 } 6200 return; 6201 } 6202 case Intrinsic::convert_to_fp16: 6203 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6204 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6205 getValue(I.getArgOperand(0)), 6206 DAG.getTargetConstant(0, sdl, 6207 MVT::i32)))); 6208 return; 6209 case Intrinsic::convert_from_fp16: 6210 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6211 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6212 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6213 getValue(I.getArgOperand(0))))); 6214 return; 6215 case Intrinsic::pcmarker: { 6216 SDValue Tmp = getValue(I.getArgOperand(0)); 6217 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6218 return; 6219 } 6220 case Intrinsic::readcyclecounter: { 6221 SDValue Op = getRoot(); 6222 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6223 DAG.getVTList(MVT::i64, MVT::Other), Op); 6224 setValue(&I, Res); 6225 DAG.setRoot(Res.getValue(1)); 6226 return; 6227 } 6228 case Intrinsic::bitreverse: 6229 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6230 getValue(I.getArgOperand(0)).getValueType(), 6231 getValue(I.getArgOperand(0)))); 6232 return; 6233 case Intrinsic::bswap: 6234 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6235 getValue(I.getArgOperand(0)).getValueType(), 6236 getValue(I.getArgOperand(0)))); 6237 return; 6238 case Intrinsic::cttz: { 6239 SDValue Arg = getValue(I.getArgOperand(0)); 6240 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6241 EVT Ty = Arg.getValueType(); 6242 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6243 sdl, Ty, Arg)); 6244 return; 6245 } 6246 case Intrinsic::ctlz: { 6247 SDValue Arg = getValue(I.getArgOperand(0)); 6248 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6249 EVT Ty = Arg.getValueType(); 6250 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6251 sdl, Ty, Arg)); 6252 return; 6253 } 6254 case Intrinsic::ctpop: { 6255 SDValue Arg = getValue(I.getArgOperand(0)); 6256 EVT Ty = Arg.getValueType(); 6257 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6258 return; 6259 } 6260 case Intrinsic::fshl: 6261 case Intrinsic::fshr: { 6262 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6263 SDValue X = getValue(I.getArgOperand(0)); 6264 SDValue Y = getValue(I.getArgOperand(1)); 6265 SDValue Z = getValue(I.getArgOperand(2)); 6266 EVT VT = X.getValueType(); 6267 SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT); 6268 SDValue Zero = DAG.getConstant(0, sdl, VT); 6269 SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC); 6270 6271 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6272 if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) { 6273 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6274 return; 6275 } 6276 6277 // When X == Y, this is rotate. If the data type has a power-of-2 size, we 6278 // avoid the select that is necessary in the general case to filter out 6279 // the 0-shift possibility that leads to UB. 6280 if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) { 6281 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6282 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6283 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6284 return; 6285 } 6286 6287 // Some targets only rotate one way. Try the opposite direction. 6288 RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL; 6289 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6290 // Negate the shift amount because it is safe to ignore the high bits. 6291 SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6292 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt)); 6293 return; 6294 } 6295 6296 // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW)) 6297 // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW)) 6298 SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6299 SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC); 6300 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt); 6301 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt); 6302 setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY)); 6303 return; 6304 } 6305 6306 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 6307 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 6308 SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt); 6309 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt); 6310 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6311 SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY); 6312 6313 // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth, 6314 // and that is undefined. We must compare and select to avoid UB. 6315 EVT CCVT = MVT::i1; 6316 if (VT.isVector()) 6317 CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements()); 6318 6319 // For fshl, 0-shift returns the 1st arg (X). 6320 // For fshr, 0-shift returns the 2nd arg (Y). 6321 SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ); 6322 setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or)); 6323 return; 6324 } 6325 case Intrinsic::sadd_sat: { 6326 SDValue Op1 = getValue(I.getArgOperand(0)); 6327 SDValue Op2 = getValue(I.getArgOperand(1)); 6328 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6329 return; 6330 } 6331 case Intrinsic::uadd_sat: { 6332 SDValue Op1 = getValue(I.getArgOperand(0)); 6333 SDValue Op2 = getValue(I.getArgOperand(1)); 6334 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6335 return; 6336 } 6337 case Intrinsic::ssub_sat: { 6338 SDValue Op1 = getValue(I.getArgOperand(0)); 6339 SDValue Op2 = getValue(I.getArgOperand(1)); 6340 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6341 return; 6342 } 6343 case Intrinsic::usub_sat: { 6344 SDValue Op1 = getValue(I.getArgOperand(0)); 6345 SDValue Op2 = getValue(I.getArgOperand(1)); 6346 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6347 return; 6348 } 6349 case Intrinsic::smul_fix: 6350 case Intrinsic::umul_fix: 6351 case Intrinsic::smul_fix_sat: 6352 case Intrinsic::umul_fix_sat: { 6353 SDValue Op1 = getValue(I.getArgOperand(0)); 6354 SDValue Op2 = getValue(I.getArgOperand(1)); 6355 SDValue Op3 = getValue(I.getArgOperand(2)); 6356 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6357 Op1.getValueType(), Op1, Op2, Op3)); 6358 return; 6359 } 6360 case Intrinsic::sdiv_fix: 6361 case Intrinsic::udiv_fix: 6362 case Intrinsic::sdiv_fix_sat: 6363 case Intrinsic::udiv_fix_sat: { 6364 SDValue Op1 = getValue(I.getArgOperand(0)); 6365 SDValue Op2 = getValue(I.getArgOperand(1)); 6366 SDValue Op3 = getValue(I.getArgOperand(2)); 6367 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6368 Op1, Op2, Op3, DAG, TLI)); 6369 return; 6370 } 6371 case Intrinsic::smax: { 6372 SDValue Op1 = getValue(I.getArgOperand(0)); 6373 SDValue Op2 = getValue(I.getArgOperand(1)); 6374 setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2)); 6375 return; 6376 } 6377 case Intrinsic::smin: { 6378 SDValue Op1 = getValue(I.getArgOperand(0)); 6379 SDValue Op2 = getValue(I.getArgOperand(1)); 6380 setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2)); 6381 return; 6382 } 6383 case Intrinsic::umax: { 6384 SDValue Op1 = getValue(I.getArgOperand(0)); 6385 SDValue Op2 = getValue(I.getArgOperand(1)); 6386 setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2)); 6387 return; 6388 } 6389 case Intrinsic::umin: { 6390 SDValue Op1 = getValue(I.getArgOperand(0)); 6391 SDValue Op2 = getValue(I.getArgOperand(1)); 6392 setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2)); 6393 return; 6394 } 6395 case Intrinsic::abs: { 6396 // TODO: Preserve "int min is poison" arg in SDAG? 6397 SDValue Op1 = getValue(I.getArgOperand(0)); 6398 setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1)); 6399 return; 6400 } 6401 case Intrinsic::stacksave: { 6402 SDValue Op = getRoot(); 6403 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6404 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 6405 setValue(&I, Res); 6406 DAG.setRoot(Res.getValue(1)); 6407 return; 6408 } 6409 case Intrinsic::stackrestore: 6410 Res = getValue(I.getArgOperand(0)); 6411 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6412 return; 6413 case Intrinsic::get_dynamic_area_offset: { 6414 SDValue Op = getRoot(); 6415 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6416 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6417 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6418 // target. 6419 if (PtrTy.getSizeInBits() < ResTy.getSizeInBits()) 6420 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6421 " intrinsic!"); 6422 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6423 Op); 6424 DAG.setRoot(Op); 6425 setValue(&I, Res); 6426 return; 6427 } 6428 case Intrinsic::stackguard: { 6429 MachineFunction &MF = DAG.getMachineFunction(); 6430 const Module &M = *MF.getFunction().getParent(); 6431 SDValue Chain = getRoot(); 6432 if (TLI.useLoadStackGuardNode()) { 6433 Res = getLoadStackGuard(DAG, sdl, Chain); 6434 } else { 6435 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6436 const Value *Global = TLI.getSDagStackGuard(M); 6437 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 6438 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6439 MachinePointerInfo(Global, 0), Align, 6440 MachineMemOperand::MOVolatile); 6441 } 6442 if (TLI.useStackGuardXorFP()) 6443 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6444 DAG.setRoot(Chain); 6445 setValue(&I, Res); 6446 return; 6447 } 6448 case Intrinsic::stackprotector: { 6449 // Emit code into the DAG to store the stack guard onto the stack. 6450 MachineFunction &MF = DAG.getMachineFunction(); 6451 MachineFrameInfo &MFI = MF.getFrameInfo(); 6452 SDValue Src, Chain = getRoot(); 6453 6454 if (TLI.useLoadStackGuardNode()) 6455 Src = getLoadStackGuard(DAG, sdl, Chain); 6456 else 6457 Src = getValue(I.getArgOperand(0)); // The guard's value. 6458 6459 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6460 6461 int FI = FuncInfo.StaticAllocaMap[Slot]; 6462 MFI.setStackProtectorIndex(FI); 6463 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6464 6465 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6466 6467 // Store the stack protector onto the stack. 6468 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 6469 DAG.getMachineFunction(), FI), 6470 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 6471 setValue(&I, Res); 6472 DAG.setRoot(Res); 6473 return; 6474 } 6475 case Intrinsic::objectsize: 6476 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 6477 6478 case Intrinsic::is_constant: 6479 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 6480 6481 case Intrinsic::annotation: 6482 case Intrinsic::ptr_annotation: 6483 case Intrinsic::launder_invariant_group: 6484 case Intrinsic::strip_invariant_group: 6485 // Drop the intrinsic, but forward the value 6486 setValue(&I, getValue(I.getOperand(0))); 6487 return; 6488 case Intrinsic::assume: 6489 case Intrinsic::var_annotation: 6490 case Intrinsic::sideeffect: 6491 // Discard annotate attributes, assumptions, and artificial side-effects. 6492 return; 6493 6494 case Intrinsic::codeview_annotation: { 6495 // Emit a label associated with this metadata. 6496 MachineFunction &MF = DAG.getMachineFunction(); 6497 MCSymbol *Label = 6498 MF.getMMI().getContext().createTempSymbol("annotation", true); 6499 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6500 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6501 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6502 DAG.setRoot(Res); 6503 return; 6504 } 6505 6506 case Intrinsic::init_trampoline: { 6507 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6508 6509 SDValue Ops[6]; 6510 Ops[0] = getRoot(); 6511 Ops[1] = getValue(I.getArgOperand(0)); 6512 Ops[2] = getValue(I.getArgOperand(1)); 6513 Ops[3] = getValue(I.getArgOperand(2)); 6514 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6515 Ops[5] = DAG.getSrcValue(F); 6516 6517 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6518 6519 DAG.setRoot(Res); 6520 return; 6521 } 6522 case Intrinsic::adjust_trampoline: 6523 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6524 TLI.getPointerTy(DAG.getDataLayout()), 6525 getValue(I.getArgOperand(0)))); 6526 return; 6527 case Intrinsic::gcroot: { 6528 assert(DAG.getMachineFunction().getFunction().hasGC() && 6529 "only valid in functions with gc specified, enforced by Verifier"); 6530 assert(GFI && "implied by previous"); 6531 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6532 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6533 6534 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6535 GFI->addStackRoot(FI->getIndex(), TypeMap); 6536 return; 6537 } 6538 case Intrinsic::gcread: 6539 case Intrinsic::gcwrite: 6540 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6541 case Intrinsic::flt_rounds: 6542 Res = DAG.getNode(ISD::FLT_ROUNDS_, sdl, {MVT::i32, MVT::Other}, getRoot()); 6543 setValue(&I, Res); 6544 DAG.setRoot(Res.getValue(1)); 6545 return; 6546 6547 case Intrinsic::expect: 6548 // Just replace __builtin_expect(exp, c) with EXP. 6549 setValue(&I, getValue(I.getArgOperand(0))); 6550 return; 6551 6552 case Intrinsic::debugtrap: 6553 case Intrinsic::trap: { 6554 StringRef TrapFuncName = 6555 I.getAttributes() 6556 .getAttribute(AttributeList::FunctionIndex, "trap-func-name") 6557 .getValueAsString(); 6558 if (TrapFuncName.empty()) { 6559 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 6560 ISD::TRAP : ISD::DEBUGTRAP; 6561 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 6562 return; 6563 } 6564 TargetLowering::ArgListTy Args; 6565 6566 TargetLowering::CallLoweringInfo CLI(DAG); 6567 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6568 CallingConv::C, I.getType(), 6569 DAG.getExternalSymbol(TrapFuncName.data(), 6570 TLI.getPointerTy(DAG.getDataLayout())), 6571 std::move(Args)); 6572 6573 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6574 DAG.setRoot(Result.second); 6575 return; 6576 } 6577 6578 case Intrinsic::uadd_with_overflow: 6579 case Intrinsic::sadd_with_overflow: 6580 case Intrinsic::usub_with_overflow: 6581 case Intrinsic::ssub_with_overflow: 6582 case Intrinsic::umul_with_overflow: 6583 case Intrinsic::smul_with_overflow: { 6584 ISD::NodeType Op; 6585 switch (Intrinsic) { 6586 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6587 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6588 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6589 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6590 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6591 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6592 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6593 } 6594 SDValue Op1 = getValue(I.getArgOperand(0)); 6595 SDValue Op2 = getValue(I.getArgOperand(1)); 6596 6597 EVT ResultVT = Op1.getValueType(); 6598 EVT OverflowVT = MVT::i1; 6599 if (ResultVT.isVector()) 6600 OverflowVT = EVT::getVectorVT( 6601 *Context, OverflowVT, ResultVT.getVectorNumElements()); 6602 6603 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6604 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6605 return; 6606 } 6607 case Intrinsic::prefetch: { 6608 SDValue Ops[5]; 6609 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6610 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6611 Ops[0] = DAG.getRoot(); 6612 Ops[1] = getValue(I.getArgOperand(0)); 6613 Ops[2] = getValue(I.getArgOperand(1)); 6614 Ops[3] = getValue(I.getArgOperand(2)); 6615 Ops[4] = getValue(I.getArgOperand(3)); 6616 SDValue Result = DAG.getMemIntrinsicNode( 6617 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 6618 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 6619 /* align */ None, Flags); 6620 6621 // Chain the prefetch in parallell with any pending loads, to stay out of 6622 // the way of later optimizations. 6623 PendingLoads.push_back(Result); 6624 Result = getRoot(); 6625 DAG.setRoot(Result); 6626 return; 6627 } 6628 case Intrinsic::lifetime_start: 6629 case Intrinsic::lifetime_end: { 6630 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6631 // Stack coloring is not enabled in O0, discard region information. 6632 if (TM.getOptLevel() == CodeGenOpt::None) 6633 return; 6634 6635 const int64_t ObjectSize = 6636 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6637 Value *const ObjectPtr = I.getArgOperand(1); 6638 SmallVector<const Value *, 4> Allocas; 6639 getUnderlyingObjects(ObjectPtr, Allocas); 6640 6641 for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(), 6642 E = Allocas.end(); Object != E; ++Object) { 6643 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 6644 6645 // Could not find an Alloca. 6646 if (!LifetimeObject) 6647 continue; 6648 6649 // First check that the Alloca is static, otherwise it won't have a 6650 // valid frame index. 6651 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6652 if (SI == FuncInfo.StaticAllocaMap.end()) 6653 return; 6654 6655 const int FrameIndex = SI->second; 6656 int64_t Offset; 6657 if (GetPointerBaseWithConstantOffset( 6658 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6659 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6660 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6661 Offset); 6662 DAG.setRoot(Res); 6663 } 6664 return; 6665 } 6666 case Intrinsic::invariant_start: 6667 // Discard region information. 6668 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 6669 return; 6670 case Intrinsic::invariant_end: 6671 // Discard region information. 6672 return; 6673 case Intrinsic::clear_cache: 6674 /// FunctionName may be null. 6675 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6676 lowerCallToExternalSymbol(I, FunctionName); 6677 return; 6678 case Intrinsic::donothing: 6679 // ignore 6680 return; 6681 case Intrinsic::experimental_stackmap: 6682 visitStackmap(I); 6683 return; 6684 case Intrinsic::experimental_patchpoint_void: 6685 case Intrinsic::experimental_patchpoint_i64: 6686 visitPatchpoint(I); 6687 return; 6688 case Intrinsic::experimental_gc_statepoint: 6689 LowerStatepoint(cast<GCStatepointInst>(I)); 6690 return; 6691 case Intrinsic::experimental_gc_result: 6692 visitGCResult(cast<GCResultInst>(I)); 6693 return; 6694 case Intrinsic::experimental_gc_relocate: 6695 visitGCRelocate(cast<GCRelocateInst>(I)); 6696 return; 6697 case Intrinsic::instrprof_increment: 6698 llvm_unreachable("instrprof failed to lower an increment"); 6699 case Intrinsic::instrprof_value_profile: 6700 llvm_unreachable("instrprof failed to lower a value profiling call"); 6701 case Intrinsic::localescape: { 6702 MachineFunction &MF = DAG.getMachineFunction(); 6703 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6704 6705 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 6706 // is the same on all targets. 6707 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 6708 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 6709 if (isa<ConstantPointerNull>(Arg)) 6710 continue; // Skip null pointers. They represent a hole in index space. 6711 AllocaInst *Slot = cast<AllocaInst>(Arg); 6712 assert(FuncInfo.StaticAllocaMap.count(Slot) && 6713 "can only escape static allocas"); 6714 int FI = FuncInfo.StaticAllocaMap[Slot]; 6715 MCSymbol *FrameAllocSym = 6716 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6717 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 6718 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 6719 TII->get(TargetOpcode::LOCAL_ESCAPE)) 6720 .addSym(FrameAllocSym) 6721 .addFrameIndex(FI); 6722 } 6723 6724 return; 6725 } 6726 6727 case Intrinsic::localrecover: { 6728 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 6729 MachineFunction &MF = DAG.getMachineFunction(); 6730 6731 // Get the symbol that defines the frame offset. 6732 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 6733 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 6734 unsigned IdxVal = 6735 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 6736 MCSymbol *FrameAllocSym = 6737 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6738 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 6739 6740 Value *FP = I.getArgOperand(1); 6741 SDValue FPVal = getValue(FP); 6742 EVT PtrVT = FPVal.getValueType(); 6743 6744 // Create a MCSymbol for the label to avoid any target lowering 6745 // that would make this PC relative. 6746 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 6747 SDValue OffsetVal = 6748 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 6749 6750 // Add the offset to the FP. 6751 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 6752 setValue(&I, Add); 6753 6754 return; 6755 } 6756 6757 case Intrinsic::eh_exceptionpointer: 6758 case Intrinsic::eh_exceptioncode: { 6759 // Get the exception pointer vreg, copy from it, and resize it to fit. 6760 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 6761 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 6762 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 6763 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 6764 SDValue N = 6765 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 6766 if (Intrinsic == Intrinsic::eh_exceptioncode) 6767 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 6768 setValue(&I, N); 6769 return; 6770 } 6771 case Intrinsic::xray_customevent: { 6772 // Here we want to make sure that the intrinsic behaves as if it has a 6773 // specific calling convention, and only for x86_64. 6774 // FIXME: Support other platforms later. 6775 const auto &Triple = DAG.getTarget().getTargetTriple(); 6776 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6777 return; 6778 6779 SDLoc DL = getCurSDLoc(); 6780 SmallVector<SDValue, 8> Ops; 6781 6782 // We want to say that we always want the arguments in registers. 6783 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 6784 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 6785 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6786 SDValue Chain = getRoot(); 6787 Ops.push_back(LogEntryVal); 6788 Ops.push_back(StrSizeVal); 6789 Ops.push_back(Chain); 6790 6791 // We need to enforce the calling convention for the callsite, so that 6792 // argument ordering is enforced correctly, and that register allocation can 6793 // see that some registers may be assumed clobbered and have to preserve 6794 // them across calls to the intrinsic. 6795 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 6796 DL, NodeTys, Ops); 6797 SDValue patchableNode = SDValue(MN, 0); 6798 DAG.setRoot(patchableNode); 6799 setValue(&I, patchableNode); 6800 return; 6801 } 6802 case Intrinsic::xray_typedevent: { 6803 // Here we want to make sure that the intrinsic behaves as if it has a 6804 // specific calling convention, and only for x86_64. 6805 // FIXME: Support other platforms later. 6806 const auto &Triple = DAG.getTarget().getTargetTriple(); 6807 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6808 return; 6809 6810 SDLoc DL = getCurSDLoc(); 6811 SmallVector<SDValue, 8> Ops; 6812 6813 // We want to say that we always want the arguments in registers. 6814 // It's unclear to me how manipulating the selection DAG here forces callers 6815 // to provide arguments in registers instead of on the stack. 6816 SDValue LogTypeId = getValue(I.getArgOperand(0)); 6817 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 6818 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 6819 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6820 SDValue Chain = getRoot(); 6821 Ops.push_back(LogTypeId); 6822 Ops.push_back(LogEntryVal); 6823 Ops.push_back(StrSizeVal); 6824 Ops.push_back(Chain); 6825 6826 // We need to enforce the calling convention for the callsite, so that 6827 // argument ordering is enforced correctly, and that register allocation can 6828 // see that some registers may be assumed clobbered and have to preserve 6829 // them across calls to the intrinsic. 6830 MachineSDNode *MN = DAG.getMachineNode( 6831 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops); 6832 SDValue patchableNode = SDValue(MN, 0); 6833 DAG.setRoot(patchableNode); 6834 setValue(&I, patchableNode); 6835 return; 6836 } 6837 case Intrinsic::experimental_deoptimize: 6838 LowerDeoptimizeCall(&I); 6839 return; 6840 6841 case Intrinsic::experimental_vector_reduce_v2_fadd: 6842 case Intrinsic::experimental_vector_reduce_v2_fmul: 6843 case Intrinsic::experimental_vector_reduce_add: 6844 case Intrinsic::experimental_vector_reduce_mul: 6845 case Intrinsic::experimental_vector_reduce_and: 6846 case Intrinsic::experimental_vector_reduce_or: 6847 case Intrinsic::experimental_vector_reduce_xor: 6848 case Intrinsic::experimental_vector_reduce_smax: 6849 case Intrinsic::experimental_vector_reduce_smin: 6850 case Intrinsic::experimental_vector_reduce_umax: 6851 case Intrinsic::experimental_vector_reduce_umin: 6852 case Intrinsic::experimental_vector_reduce_fmax: 6853 case Intrinsic::experimental_vector_reduce_fmin: 6854 visitVectorReduce(I, Intrinsic); 6855 return; 6856 6857 case Intrinsic::icall_branch_funnel: { 6858 SmallVector<SDValue, 16> Ops; 6859 Ops.push_back(getValue(I.getArgOperand(0))); 6860 6861 int64_t Offset; 6862 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6863 I.getArgOperand(1), Offset, DAG.getDataLayout())); 6864 if (!Base) 6865 report_fatal_error( 6866 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6867 Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0)); 6868 6869 struct BranchFunnelTarget { 6870 int64_t Offset; 6871 SDValue Target; 6872 }; 6873 SmallVector<BranchFunnelTarget, 8> Targets; 6874 6875 for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) { 6876 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6877 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 6878 if (ElemBase != Base) 6879 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 6880 "to the same GlobalValue"); 6881 6882 SDValue Val = getValue(I.getArgOperand(Op + 1)); 6883 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 6884 if (!GA) 6885 report_fatal_error( 6886 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6887 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 6888 GA->getGlobal(), getCurSDLoc(), 6889 Val.getValueType(), GA->getOffset())}); 6890 } 6891 llvm::sort(Targets, 6892 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 6893 return T1.Offset < T2.Offset; 6894 }); 6895 6896 for (auto &T : Targets) { 6897 Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32)); 6898 Ops.push_back(T.Target); 6899 } 6900 6901 Ops.push_back(DAG.getRoot()); // Chain 6902 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, 6903 getCurSDLoc(), MVT::Other, Ops), 6904 0); 6905 DAG.setRoot(N); 6906 setValue(&I, N); 6907 HasTailCall = true; 6908 return; 6909 } 6910 6911 case Intrinsic::wasm_landingpad_index: 6912 // Information this intrinsic contained has been transferred to 6913 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 6914 // delete it now. 6915 return; 6916 6917 case Intrinsic::aarch64_settag: 6918 case Intrinsic::aarch64_settag_zero: { 6919 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6920 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 6921 SDValue Val = TSI.EmitTargetCodeForSetTag( 6922 DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)), 6923 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 6924 ZeroMemory); 6925 DAG.setRoot(Val); 6926 setValue(&I, Val); 6927 return; 6928 } 6929 case Intrinsic::ptrmask: { 6930 SDValue Ptr = getValue(I.getOperand(0)); 6931 SDValue Const = getValue(I.getOperand(1)); 6932 6933 EVT PtrVT = Ptr.getValueType(); 6934 setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), PtrVT, Ptr, 6935 DAG.getZExtOrTrunc(Const, getCurSDLoc(), PtrVT))); 6936 return; 6937 } 6938 case Intrinsic::get_active_lane_mask: { 6939 auto DL = getCurSDLoc(); 6940 SDValue Index = getValue(I.getOperand(0)); 6941 SDValue BTC = getValue(I.getOperand(1)); 6942 Type *ElementTy = I.getOperand(0)->getType(); 6943 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6944 unsigned VecWidth = VT.getVectorNumElements(); 6945 6946 SmallVector<SDValue, 16> OpsBTC; 6947 SmallVector<SDValue, 16> OpsIndex; 6948 SmallVector<SDValue, 16> OpsStepConstants; 6949 for (unsigned i = 0; i < VecWidth; i++) { 6950 OpsBTC.push_back(BTC); 6951 OpsIndex.push_back(Index); 6952 OpsStepConstants.push_back(DAG.getConstant(i, DL, MVT::getVT(ElementTy))); 6953 } 6954 6955 EVT CCVT = MVT::i1; 6956 CCVT = EVT::getVectorVT(I.getContext(), CCVT, VecWidth); 6957 6958 auto VecTy = MVT::getVT(FixedVectorType::get(ElementTy, VecWidth)); 6959 SDValue VectorIndex = DAG.getBuildVector(VecTy, DL, OpsIndex); 6960 SDValue VectorStep = DAG.getBuildVector(VecTy, DL, OpsStepConstants); 6961 SDValue VectorInduction = DAG.getNode( 6962 ISD::UADDO, DL, DAG.getVTList(VecTy, CCVT), VectorIndex, VectorStep); 6963 SDValue VectorBTC = DAG.getBuildVector(VecTy, DL, OpsBTC); 6964 SDValue SetCC = DAG.getSetCC(DL, CCVT, VectorInduction.getValue(0), 6965 VectorBTC, ISD::CondCode::SETULE); 6966 setValue(&I, DAG.getNode(ISD::AND, DL, CCVT, 6967 DAG.getNOT(DL, VectorInduction.getValue(1), CCVT), 6968 SetCC)); 6969 return; 6970 } 6971 } 6972 } 6973 6974 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 6975 const ConstrainedFPIntrinsic &FPI) { 6976 SDLoc sdl = getCurSDLoc(); 6977 6978 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6979 SmallVector<EVT, 4> ValueVTs; 6980 ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs); 6981 ValueVTs.push_back(MVT::Other); // Out chain 6982 6983 // We do not need to serialize constrained FP intrinsics against 6984 // each other or against (nonvolatile) loads, so they can be 6985 // chained like loads. 6986 SDValue Chain = DAG.getRoot(); 6987 SmallVector<SDValue, 4> Opers; 6988 Opers.push_back(Chain); 6989 if (FPI.isUnaryOp()) { 6990 Opers.push_back(getValue(FPI.getArgOperand(0))); 6991 } else if (FPI.isTernaryOp()) { 6992 Opers.push_back(getValue(FPI.getArgOperand(0))); 6993 Opers.push_back(getValue(FPI.getArgOperand(1))); 6994 Opers.push_back(getValue(FPI.getArgOperand(2))); 6995 } else { 6996 Opers.push_back(getValue(FPI.getArgOperand(0))); 6997 Opers.push_back(getValue(FPI.getArgOperand(1))); 6998 } 6999 7000 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 7001 assert(Result.getNode()->getNumValues() == 2); 7002 7003 // Push node to the appropriate list so that future instructions can be 7004 // chained up correctly. 7005 SDValue OutChain = Result.getValue(1); 7006 switch (EB) { 7007 case fp::ExceptionBehavior::ebIgnore: 7008 // The only reason why ebIgnore nodes still need to be chained is that 7009 // they might depend on the current rounding mode, and therefore must 7010 // not be moved across instruction that may change that mode. 7011 LLVM_FALLTHROUGH; 7012 case fp::ExceptionBehavior::ebMayTrap: 7013 // These must not be moved across calls or instructions that may change 7014 // floating-point exception masks. 7015 PendingConstrainedFP.push_back(OutChain); 7016 break; 7017 case fp::ExceptionBehavior::ebStrict: 7018 // These must not be moved across calls or instructions that may change 7019 // floating-point exception masks or read floating-point exception flags. 7020 // In addition, they cannot be optimized out even if unused. 7021 PendingConstrainedFPStrict.push_back(OutChain); 7022 break; 7023 } 7024 }; 7025 7026 SDVTList VTs = DAG.getVTList(ValueVTs); 7027 fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue(); 7028 7029 SDNodeFlags Flags; 7030 if (EB == fp::ExceptionBehavior::ebIgnore) 7031 Flags.setNoFPExcept(true); 7032 7033 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 7034 Flags.copyFMF(*FPOp); 7035 7036 unsigned Opcode; 7037 switch (FPI.getIntrinsicID()) { 7038 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7039 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 7040 case Intrinsic::INTRINSIC: \ 7041 Opcode = ISD::STRICT_##DAGN; \ 7042 break; 7043 #include "llvm/IR/ConstrainedOps.def" 7044 case Intrinsic::experimental_constrained_fmuladd: { 7045 Opcode = ISD::STRICT_FMA; 7046 // Break fmuladd into fmul and fadd. 7047 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 7048 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), 7049 ValueVTs[0])) { 7050 Opers.pop_back(); 7051 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 7052 pushOutChain(Mul, EB); 7053 Opcode = ISD::STRICT_FADD; 7054 Opers.clear(); 7055 Opers.push_back(Mul.getValue(1)); 7056 Opers.push_back(Mul.getValue(0)); 7057 Opers.push_back(getValue(FPI.getArgOperand(2))); 7058 } 7059 break; 7060 } 7061 } 7062 7063 // A few strict DAG nodes carry additional operands that are not 7064 // set up by the default code above. 7065 switch (Opcode) { 7066 default: break; 7067 case ISD::STRICT_FP_ROUND: 7068 Opers.push_back( 7069 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 7070 break; 7071 case ISD::STRICT_FSETCC: 7072 case ISD::STRICT_FSETCCS: { 7073 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 7074 Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate()))); 7075 break; 7076 } 7077 } 7078 7079 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 7080 pushOutChain(Result, EB); 7081 7082 SDValue FPResult = Result.getValue(0); 7083 setValue(&FPI, FPResult); 7084 } 7085 7086 std::pair<SDValue, SDValue> 7087 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 7088 const BasicBlock *EHPadBB) { 7089 MachineFunction &MF = DAG.getMachineFunction(); 7090 MachineModuleInfo &MMI = MF.getMMI(); 7091 MCSymbol *BeginLabel = nullptr; 7092 7093 if (EHPadBB) { 7094 // Insert a label before the invoke call to mark the try range. This can be 7095 // used to detect deletion of the invoke via the MachineModuleInfo. 7096 BeginLabel = MMI.getContext().createTempSymbol(); 7097 7098 // For SjLj, keep track of which landing pads go with which invokes 7099 // so as to maintain the ordering of pads in the LSDA. 7100 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 7101 if (CallSiteIndex) { 7102 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 7103 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 7104 7105 // Now that the call site is handled, stop tracking it. 7106 MMI.setCurrentCallSite(0); 7107 } 7108 7109 // Both PendingLoads and PendingExports must be flushed here; 7110 // this call might not return. 7111 (void)getRoot(); 7112 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 7113 7114 CLI.setChain(getRoot()); 7115 } 7116 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7117 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7118 7119 assert((CLI.IsTailCall || Result.second.getNode()) && 7120 "Non-null chain expected with non-tail call!"); 7121 assert((Result.second.getNode() || !Result.first.getNode()) && 7122 "Null value expected with tail call!"); 7123 7124 if (!Result.second.getNode()) { 7125 // As a special case, a null chain means that a tail call has been emitted 7126 // and the DAG root is already updated. 7127 HasTailCall = true; 7128 7129 // Since there's no actual continuation from this block, nothing can be 7130 // relying on us setting vregs for them. 7131 PendingExports.clear(); 7132 } else { 7133 DAG.setRoot(Result.second); 7134 } 7135 7136 if (EHPadBB) { 7137 // Insert a label at the end of the invoke call to mark the try range. This 7138 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7139 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7140 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 7141 7142 // Inform MachineModuleInfo of range. 7143 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7144 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7145 // actually use outlined funclets and their LSDA info style. 7146 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7147 assert(CLI.CB); 7148 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 7149 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CB), BeginLabel, EndLabel); 7150 } else if (!isScopedEHPersonality(Pers)) { 7151 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7152 } 7153 } 7154 7155 return Result; 7156 } 7157 7158 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 7159 bool isTailCall, 7160 const BasicBlock *EHPadBB) { 7161 auto &DL = DAG.getDataLayout(); 7162 FunctionType *FTy = CB.getFunctionType(); 7163 Type *RetTy = CB.getType(); 7164 7165 TargetLowering::ArgListTy Args; 7166 Args.reserve(CB.arg_size()); 7167 7168 const Value *SwiftErrorVal = nullptr; 7169 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7170 7171 if (isTailCall) { 7172 // Avoid emitting tail calls in functions with the disable-tail-calls 7173 // attribute. 7174 auto *Caller = CB.getParent()->getParent(); 7175 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 7176 "true") 7177 isTailCall = false; 7178 7179 // We can't tail call inside a function with a swifterror argument. Lowering 7180 // does not support this yet. It would have to move into the swifterror 7181 // register before the call. 7182 if (TLI.supportSwiftError() && 7183 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7184 isTailCall = false; 7185 } 7186 7187 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 7188 TargetLowering::ArgListEntry Entry; 7189 const Value *V = *I; 7190 7191 // Skip empty types 7192 if (V->getType()->isEmptyTy()) 7193 continue; 7194 7195 SDValue ArgNode = getValue(V); 7196 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7197 7198 Entry.setAttributes(&CB, I - CB.arg_begin()); 7199 7200 // Use swifterror virtual register as input to the call. 7201 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7202 SwiftErrorVal = V; 7203 // We find the virtual register for the actual swifterror argument. 7204 // Instead of using the Value, we use the virtual register instead. 7205 Entry.Node = 7206 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 7207 EVT(TLI.getPointerTy(DL))); 7208 } 7209 7210 Args.push_back(Entry); 7211 7212 // If we have an explicit sret argument that is an Instruction, (i.e., it 7213 // might point to function-local memory), we can't meaningfully tail-call. 7214 if (Entry.IsSRet && isa<Instruction>(V)) 7215 isTailCall = false; 7216 } 7217 7218 // If call site has a cfguardtarget operand bundle, create and add an 7219 // additional ArgListEntry. 7220 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 7221 TargetLowering::ArgListEntry Entry; 7222 Value *V = Bundle->Inputs[0]; 7223 SDValue ArgNode = getValue(V); 7224 Entry.Node = ArgNode; 7225 Entry.Ty = V->getType(); 7226 Entry.IsCFGuardTarget = true; 7227 Args.push_back(Entry); 7228 } 7229 7230 // Check if target-independent constraints permit a tail call here. 7231 // Target-dependent constraints are checked within TLI->LowerCallTo. 7232 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 7233 isTailCall = false; 7234 7235 // Disable tail calls if there is an swifterror argument. Targets have not 7236 // been updated to support tail calls. 7237 if (TLI.supportSwiftError() && SwiftErrorVal) 7238 isTailCall = false; 7239 7240 TargetLowering::CallLoweringInfo CLI(DAG); 7241 CLI.setDebugLoc(getCurSDLoc()) 7242 .setChain(getRoot()) 7243 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 7244 .setTailCall(isTailCall) 7245 .setConvergent(CB.isConvergent()) 7246 .setIsPreallocated( 7247 CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 7248 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7249 7250 if (Result.first.getNode()) { 7251 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 7252 setValue(&CB, Result.first); 7253 } 7254 7255 // The last element of CLI.InVals has the SDValue for swifterror return. 7256 // Here we copy it to a virtual register and update SwiftErrorMap for 7257 // book-keeping. 7258 if (SwiftErrorVal && TLI.supportSwiftError()) { 7259 // Get the last element of InVals. 7260 SDValue Src = CLI.InVals.back(); 7261 Register VReg = 7262 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 7263 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 7264 DAG.setRoot(CopyNode); 7265 } 7266 } 7267 7268 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 7269 SelectionDAGBuilder &Builder) { 7270 // Check to see if this load can be trivially constant folded, e.g. if the 7271 // input is from a string literal. 7272 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 7273 // Cast pointer to the type we really want to load. 7274 Type *LoadTy = 7275 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 7276 if (LoadVT.isVector()) 7277 LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements()); 7278 7279 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 7280 PointerType::getUnqual(LoadTy)); 7281 7282 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 7283 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 7284 return Builder.getValue(LoadCst); 7285 } 7286 7287 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 7288 // still constant memory, the input chain can be the entry node. 7289 SDValue Root; 7290 bool ConstantMemory = false; 7291 7292 // Do not serialize (non-volatile) loads of constant memory with anything. 7293 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 7294 Root = Builder.DAG.getEntryNode(); 7295 ConstantMemory = true; 7296 } else { 7297 // Do not serialize non-volatile loads against each other. 7298 Root = Builder.DAG.getRoot(); 7299 } 7300 7301 SDValue Ptr = Builder.getValue(PtrVal); 7302 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 7303 Ptr, MachinePointerInfo(PtrVal), 7304 /* Alignment = */ 1); 7305 7306 if (!ConstantMemory) 7307 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 7308 return LoadVal; 7309 } 7310 7311 /// Record the value for an instruction that produces an integer result, 7312 /// converting the type where necessary. 7313 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 7314 SDValue Value, 7315 bool IsSigned) { 7316 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7317 I.getType(), true); 7318 if (IsSigned) 7319 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 7320 else 7321 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 7322 setValue(&I, Value); 7323 } 7324 7325 /// See if we can lower a memcmp call into an optimized form. If so, return 7326 /// true and lower it. Otherwise return false, and it will be lowered like a 7327 /// normal call. 7328 /// The caller already checked that \p I calls the appropriate LibFunc with a 7329 /// correct prototype. 7330 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 7331 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 7332 const Value *Size = I.getArgOperand(2); 7333 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 7334 if (CSize && CSize->getZExtValue() == 0) { 7335 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7336 I.getType(), true); 7337 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 7338 return true; 7339 } 7340 7341 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7342 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 7343 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 7344 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 7345 if (Res.first.getNode()) { 7346 processIntegerCallValue(I, Res.first, true); 7347 PendingLoads.push_back(Res.second); 7348 return true; 7349 } 7350 7351 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 7352 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 7353 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 7354 return false; 7355 7356 // If the target has a fast compare for the given size, it will return a 7357 // preferred load type for that size. Require that the load VT is legal and 7358 // that the target supports unaligned loads of that type. Otherwise, return 7359 // INVALID. 7360 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 7361 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7362 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 7363 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 7364 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 7365 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 7366 // TODO: Check alignment of src and dest ptrs. 7367 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 7368 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 7369 if (!TLI.isTypeLegal(LVT) || 7370 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 7371 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 7372 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 7373 } 7374 7375 return LVT; 7376 }; 7377 7378 // This turns into unaligned loads. We only do this if the target natively 7379 // supports the MVT we'll be loading or if it is small enough (<= 4) that 7380 // we'll only produce a small number of byte loads. 7381 MVT LoadVT; 7382 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 7383 switch (NumBitsToCompare) { 7384 default: 7385 return false; 7386 case 16: 7387 LoadVT = MVT::i16; 7388 break; 7389 case 32: 7390 LoadVT = MVT::i32; 7391 break; 7392 case 64: 7393 case 128: 7394 case 256: 7395 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 7396 break; 7397 } 7398 7399 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 7400 return false; 7401 7402 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 7403 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 7404 7405 // Bitcast to a wide integer type if the loads are vectors. 7406 if (LoadVT.isVector()) { 7407 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 7408 LoadL = DAG.getBitcast(CmpVT, LoadL); 7409 LoadR = DAG.getBitcast(CmpVT, LoadR); 7410 } 7411 7412 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 7413 processIntegerCallValue(I, Cmp, false); 7414 return true; 7415 } 7416 7417 /// See if we can lower a memchr call into an optimized form. If so, return 7418 /// true and lower it. Otherwise return false, and it will be lowered like a 7419 /// normal call. 7420 /// The caller already checked that \p I calls the appropriate LibFunc with a 7421 /// correct prototype. 7422 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 7423 const Value *Src = I.getArgOperand(0); 7424 const Value *Char = I.getArgOperand(1); 7425 const Value *Length = I.getArgOperand(2); 7426 7427 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7428 std::pair<SDValue, SDValue> Res = 7429 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 7430 getValue(Src), getValue(Char), getValue(Length), 7431 MachinePointerInfo(Src)); 7432 if (Res.first.getNode()) { 7433 setValue(&I, Res.first); 7434 PendingLoads.push_back(Res.second); 7435 return true; 7436 } 7437 7438 return false; 7439 } 7440 7441 /// See if we can lower a mempcpy call into an optimized form. If so, return 7442 /// true and lower it. Otherwise return false, and it will be lowered like a 7443 /// normal call. 7444 /// The caller already checked that \p I calls the appropriate LibFunc with a 7445 /// correct prototype. 7446 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 7447 SDValue Dst = getValue(I.getArgOperand(0)); 7448 SDValue Src = getValue(I.getArgOperand(1)); 7449 SDValue Size = getValue(I.getArgOperand(2)); 7450 7451 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 7452 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 7453 // DAG::getMemcpy needs Alignment to be defined. 7454 Align Alignment = std::min(DstAlign, SrcAlign); 7455 7456 bool isVol = false; 7457 SDLoc sdl = getCurSDLoc(); 7458 7459 // In the mempcpy context we need to pass in a false value for isTailCall 7460 // because the return pointer needs to be adjusted by the size of 7461 // the copied memory. 7462 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 7463 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false, 7464 /*isTailCall=*/false, 7465 MachinePointerInfo(I.getArgOperand(0)), 7466 MachinePointerInfo(I.getArgOperand(1))); 7467 assert(MC.getNode() != nullptr && 7468 "** memcpy should not be lowered as TailCall in mempcpy context **"); 7469 DAG.setRoot(MC); 7470 7471 // Check if Size needs to be truncated or extended. 7472 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 7473 7474 // Adjust return pointer to point just past the last dst byte. 7475 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 7476 Dst, Size); 7477 setValue(&I, DstPlusSize); 7478 return true; 7479 } 7480 7481 /// See if we can lower a strcpy call into an optimized form. If so, return 7482 /// true and lower it, otherwise return false and it will be lowered like a 7483 /// normal call. 7484 /// The caller already checked that \p I calls the appropriate LibFunc with a 7485 /// correct prototype. 7486 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 7487 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7488 7489 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7490 std::pair<SDValue, SDValue> Res = 7491 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 7492 getValue(Arg0), getValue(Arg1), 7493 MachinePointerInfo(Arg0), 7494 MachinePointerInfo(Arg1), isStpcpy); 7495 if (Res.first.getNode()) { 7496 setValue(&I, Res.first); 7497 DAG.setRoot(Res.second); 7498 return true; 7499 } 7500 7501 return false; 7502 } 7503 7504 /// See if we can lower a strcmp call into an optimized form. If so, return 7505 /// true and lower it, otherwise return false and it will be lowered like a 7506 /// normal call. 7507 /// The caller already checked that \p I calls the appropriate LibFunc with a 7508 /// correct prototype. 7509 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 7510 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7511 7512 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7513 std::pair<SDValue, SDValue> Res = 7514 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 7515 getValue(Arg0), getValue(Arg1), 7516 MachinePointerInfo(Arg0), 7517 MachinePointerInfo(Arg1)); 7518 if (Res.first.getNode()) { 7519 processIntegerCallValue(I, Res.first, true); 7520 PendingLoads.push_back(Res.second); 7521 return true; 7522 } 7523 7524 return false; 7525 } 7526 7527 /// See if we can lower a strlen call into an optimized form. If so, return 7528 /// true and lower it, otherwise return false and it will be lowered like a 7529 /// normal call. 7530 /// The caller already checked that \p I calls the appropriate LibFunc with a 7531 /// correct prototype. 7532 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 7533 const Value *Arg0 = I.getArgOperand(0); 7534 7535 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7536 std::pair<SDValue, SDValue> Res = 7537 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 7538 getValue(Arg0), MachinePointerInfo(Arg0)); 7539 if (Res.first.getNode()) { 7540 processIntegerCallValue(I, Res.first, false); 7541 PendingLoads.push_back(Res.second); 7542 return true; 7543 } 7544 7545 return false; 7546 } 7547 7548 /// See if we can lower a strnlen call into an optimized form. If so, return 7549 /// true and lower it, otherwise return false and it will be lowered like a 7550 /// normal call. 7551 /// The caller already checked that \p I calls the appropriate LibFunc with a 7552 /// correct prototype. 7553 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 7554 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7555 7556 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7557 std::pair<SDValue, SDValue> Res = 7558 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 7559 getValue(Arg0), getValue(Arg1), 7560 MachinePointerInfo(Arg0)); 7561 if (Res.first.getNode()) { 7562 processIntegerCallValue(I, Res.first, false); 7563 PendingLoads.push_back(Res.second); 7564 return true; 7565 } 7566 7567 return false; 7568 } 7569 7570 /// See if we can lower a unary floating-point operation into an SDNode with 7571 /// the specified Opcode. If so, return true and lower it, otherwise return 7572 /// false and it will be lowered like a normal call. 7573 /// The caller already checked that \p I calls the appropriate LibFunc with a 7574 /// correct prototype. 7575 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 7576 unsigned Opcode) { 7577 // We already checked this call's prototype; verify it doesn't modify errno. 7578 if (!I.onlyReadsMemory()) 7579 return false; 7580 7581 SDValue Tmp = getValue(I.getArgOperand(0)); 7582 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 7583 return true; 7584 } 7585 7586 /// See if we can lower a binary floating-point operation into an SDNode with 7587 /// the specified Opcode. If so, return true and lower it. Otherwise return 7588 /// false, and it will be lowered like a normal call. 7589 /// The caller already checked that \p I calls the appropriate LibFunc with a 7590 /// correct prototype. 7591 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 7592 unsigned Opcode) { 7593 // We already checked this call's prototype; verify it doesn't modify errno. 7594 if (!I.onlyReadsMemory()) 7595 return false; 7596 7597 SDValue Tmp0 = getValue(I.getArgOperand(0)); 7598 SDValue Tmp1 = getValue(I.getArgOperand(1)); 7599 EVT VT = Tmp0.getValueType(); 7600 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 7601 return true; 7602 } 7603 7604 void SelectionDAGBuilder::visitCall(const CallInst &I) { 7605 // Handle inline assembly differently. 7606 if (I.isInlineAsm()) { 7607 visitInlineAsm(I); 7608 return; 7609 } 7610 7611 if (Function *F = I.getCalledFunction()) { 7612 if (F->isDeclaration()) { 7613 // Is this an LLVM intrinsic or a target-specific intrinsic? 7614 unsigned IID = F->getIntrinsicID(); 7615 if (!IID) 7616 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 7617 IID = II->getIntrinsicID(F); 7618 7619 if (IID) { 7620 visitIntrinsicCall(I, IID); 7621 return; 7622 } 7623 } 7624 7625 // Check for well-known libc/libm calls. If the function is internal, it 7626 // can't be a library call. Don't do the check if marked as nobuiltin for 7627 // some reason or the call site requires strict floating point semantics. 7628 LibFunc Func; 7629 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 7630 F->hasName() && LibInfo->getLibFunc(*F, Func) && 7631 LibInfo->hasOptimizedCodeGen(Func)) { 7632 switch (Func) { 7633 default: break; 7634 case LibFunc_copysign: 7635 case LibFunc_copysignf: 7636 case LibFunc_copysignl: 7637 // We already checked this call's prototype; verify it doesn't modify 7638 // errno. 7639 if (I.onlyReadsMemory()) { 7640 SDValue LHS = getValue(I.getArgOperand(0)); 7641 SDValue RHS = getValue(I.getArgOperand(1)); 7642 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 7643 LHS.getValueType(), LHS, RHS)); 7644 return; 7645 } 7646 break; 7647 case LibFunc_fabs: 7648 case LibFunc_fabsf: 7649 case LibFunc_fabsl: 7650 if (visitUnaryFloatCall(I, ISD::FABS)) 7651 return; 7652 break; 7653 case LibFunc_fmin: 7654 case LibFunc_fminf: 7655 case LibFunc_fminl: 7656 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 7657 return; 7658 break; 7659 case LibFunc_fmax: 7660 case LibFunc_fmaxf: 7661 case LibFunc_fmaxl: 7662 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 7663 return; 7664 break; 7665 case LibFunc_sin: 7666 case LibFunc_sinf: 7667 case LibFunc_sinl: 7668 if (visitUnaryFloatCall(I, ISD::FSIN)) 7669 return; 7670 break; 7671 case LibFunc_cos: 7672 case LibFunc_cosf: 7673 case LibFunc_cosl: 7674 if (visitUnaryFloatCall(I, ISD::FCOS)) 7675 return; 7676 break; 7677 case LibFunc_sqrt: 7678 case LibFunc_sqrtf: 7679 case LibFunc_sqrtl: 7680 case LibFunc_sqrt_finite: 7681 case LibFunc_sqrtf_finite: 7682 case LibFunc_sqrtl_finite: 7683 if (visitUnaryFloatCall(I, ISD::FSQRT)) 7684 return; 7685 break; 7686 case LibFunc_floor: 7687 case LibFunc_floorf: 7688 case LibFunc_floorl: 7689 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 7690 return; 7691 break; 7692 case LibFunc_nearbyint: 7693 case LibFunc_nearbyintf: 7694 case LibFunc_nearbyintl: 7695 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 7696 return; 7697 break; 7698 case LibFunc_ceil: 7699 case LibFunc_ceilf: 7700 case LibFunc_ceill: 7701 if (visitUnaryFloatCall(I, ISD::FCEIL)) 7702 return; 7703 break; 7704 case LibFunc_rint: 7705 case LibFunc_rintf: 7706 case LibFunc_rintl: 7707 if (visitUnaryFloatCall(I, ISD::FRINT)) 7708 return; 7709 break; 7710 case LibFunc_round: 7711 case LibFunc_roundf: 7712 case LibFunc_roundl: 7713 if (visitUnaryFloatCall(I, ISD::FROUND)) 7714 return; 7715 break; 7716 case LibFunc_trunc: 7717 case LibFunc_truncf: 7718 case LibFunc_truncl: 7719 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 7720 return; 7721 break; 7722 case LibFunc_log2: 7723 case LibFunc_log2f: 7724 case LibFunc_log2l: 7725 if (visitUnaryFloatCall(I, ISD::FLOG2)) 7726 return; 7727 break; 7728 case LibFunc_exp2: 7729 case LibFunc_exp2f: 7730 case LibFunc_exp2l: 7731 if (visitUnaryFloatCall(I, ISD::FEXP2)) 7732 return; 7733 break; 7734 case LibFunc_memcmp: 7735 if (visitMemCmpCall(I)) 7736 return; 7737 break; 7738 case LibFunc_mempcpy: 7739 if (visitMemPCpyCall(I)) 7740 return; 7741 break; 7742 case LibFunc_memchr: 7743 if (visitMemChrCall(I)) 7744 return; 7745 break; 7746 case LibFunc_strcpy: 7747 if (visitStrCpyCall(I, false)) 7748 return; 7749 break; 7750 case LibFunc_stpcpy: 7751 if (visitStrCpyCall(I, true)) 7752 return; 7753 break; 7754 case LibFunc_strcmp: 7755 if (visitStrCmpCall(I)) 7756 return; 7757 break; 7758 case LibFunc_strlen: 7759 if (visitStrLenCall(I)) 7760 return; 7761 break; 7762 case LibFunc_strnlen: 7763 if (visitStrNLenCall(I)) 7764 return; 7765 break; 7766 } 7767 } 7768 } 7769 7770 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 7771 // have to do anything here to lower funclet bundles. 7772 // CFGuardTarget bundles are lowered in LowerCallTo. 7773 assert(!I.hasOperandBundlesOtherThan( 7774 {LLVMContext::OB_deopt, LLVMContext::OB_funclet, 7775 LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated}) && 7776 "Cannot lower calls with arbitrary operand bundles!"); 7777 7778 SDValue Callee = getValue(I.getCalledOperand()); 7779 7780 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 7781 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 7782 else 7783 // Check if we can potentially perform a tail call. More detailed checking 7784 // is be done within LowerCallTo, after more information about the call is 7785 // known. 7786 LowerCallTo(I, Callee, I.isTailCall()); 7787 } 7788 7789 namespace { 7790 7791 /// AsmOperandInfo - This contains information for each constraint that we are 7792 /// lowering. 7793 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 7794 public: 7795 /// CallOperand - If this is the result output operand or a clobber 7796 /// this is null, otherwise it is the incoming operand to the CallInst. 7797 /// This gets modified as the asm is processed. 7798 SDValue CallOperand; 7799 7800 /// AssignedRegs - If this is a register or register class operand, this 7801 /// contains the set of register corresponding to the operand. 7802 RegsForValue AssignedRegs; 7803 7804 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 7805 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 7806 } 7807 7808 /// Whether or not this operand accesses memory 7809 bool hasMemory(const TargetLowering &TLI) const { 7810 // Indirect operand accesses access memory. 7811 if (isIndirect) 7812 return true; 7813 7814 for (const auto &Code : Codes) 7815 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 7816 return true; 7817 7818 return false; 7819 } 7820 7821 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 7822 /// corresponds to. If there is no Value* for this operand, it returns 7823 /// MVT::Other. 7824 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 7825 const DataLayout &DL) const { 7826 if (!CallOperandVal) return MVT::Other; 7827 7828 if (isa<BasicBlock>(CallOperandVal)) 7829 return TLI.getProgramPointerTy(DL); 7830 7831 llvm::Type *OpTy = CallOperandVal->getType(); 7832 7833 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 7834 // If this is an indirect operand, the operand is a pointer to the 7835 // accessed type. 7836 if (isIndirect) { 7837 PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 7838 if (!PtrTy) 7839 report_fatal_error("Indirect operand for inline asm not a pointer!"); 7840 OpTy = PtrTy->getElementType(); 7841 } 7842 7843 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 7844 if (StructType *STy = dyn_cast<StructType>(OpTy)) 7845 if (STy->getNumElements() == 1) 7846 OpTy = STy->getElementType(0); 7847 7848 // If OpTy is not a single value, it may be a struct/union that we 7849 // can tile with integers. 7850 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 7851 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 7852 switch (BitSize) { 7853 default: break; 7854 case 1: 7855 case 8: 7856 case 16: 7857 case 32: 7858 case 64: 7859 case 128: 7860 OpTy = IntegerType::get(Context, BitSize); 7861 break; 7862 } 7863 } 7864 7865 return TLI.getValueType(DL, OpTy, true); 7866 } 7867 }; 7868 7869 7870 } // end anonymous namespace 7871 7872 /// Make sure that the output operand \p OpInfo and its corresponding input 7873 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 7874 /// out). 7875 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 7876 SDISelAsmOperandInfo &MatchingOpInfo, 7877 SelectionDAG &DAG) { 7878 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 7879 return; 7880 7881 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 7882 const auto &TLI = DAG.getTargetLoweringInfo(); 7883 7884 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 7885 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 7886 OpInfo.ConstraintVT); 7887 std::pair<unsigned, const TargetRegisterClass *> InputRC = 7888 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 7889 MatchingOpInfo.ConstraintVT); 7890 if ((OpInfo.ConstraintVT.isInteger() != 7891 MatchingOpInfo.ConstraintVT.isInteger()) || 7892 (MatchRC.second != InputRC.second)) { 7893 // FIXME: error out in a more elegant fashion 7894 report_fatal_error("Unsupported asm: input constraint" 7895 " with a matching output constraint of" 7896 " incompatible type!"); 7897 } 7898 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 7899 } 7900 7901 /// Get a direct memory input to behave well as an indirect operand. 7902 /// This may introduce stores, hence the need for a \p Chain. 7903 /// \return The (possibly updated) chain. 7904 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 7905 SDISelAsmOperandInfo &OpInfo, 7906 SelectionDAG &DAG) { 7907 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7908 7909 // If we don't have an indirect input, put it in the constpool if we can, 7910 // otherwise spill it to a stack slot. 7911 // TODO: This isn't quite right. We need to handle these according to 7912 // the addressing mode that the constraint wants. Also, this may take 7913 // an additional register for the computation and we don't want that 7914 // either. 7915 7916 // If the operand is a float, integer, or vector constant, spill to a 7917 // constant pool entry to get its address. 7918 const Value *OpVal = OpInfo.CallOperandVal; 7919 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 7920 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 7921 OpInfo.CallOperand = DAG.getConstantPool( 7922 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 7923 return Chain; 7924 } 7925 7926 // Otherwise, create a stack slot and emit a store to it before the asm. 7927 Type *Ty = OpVal->getType(); 7928 auto &DL = DAG.getDataLayout(); 7929 uint64_t TySize = DL.getTypeAllocSize(Ty); 7930 MachineFunction &MF = DAG.getMachineFunction(); 7931 int SSFI = MF.getFrameInfo().CreateStackObject( 7932 TySize, DL.getPrefTypeAlign(Ty), false); 7933 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 7934 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 7935 MachinePointerInfo::getFixedStack(MF, SSFI), 7936 TLI.getMemValueType(DL, Ty)); 7937 OpInfo.CallOperand = StackSlot; 7938 7939 return Chain; 7940 } 7941 7942 /// GetRegistersForValue - Assign registers (virtual or physical) for the 7943 /// specified operand. We prefer to assign virtual registers, to allow the 7944 /// register allocator to handle the assignment process. However, if the asm 7945 /// uses features that we can't model on machineinstrs, we have SDISel do the 7946 /// allocation. This produces generally horrible, but correct, code. 7947 /// 7948 /// OpInfo describes the operand 7949 /// RefOpInfo describes the matching operand if any, the operand otherwise 7950 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 7951 SDISelAsmOperandInfo &OpInfo, 7952 SDISelAsmOperandInfo &RefOpInfo) { 7953 LLVMContext &Context = *DAG.getContext(); 7954 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7955 7956 MachineFunction &MF = DAG.getMachineFunction(); 7957 SmallVector<unsigned, 4> Regs; 7958 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 7959 7960 // No work to do for memory operations. 7961 if (OpInfo.ConstraintType == TargetLowering::C_Memory) 7962 return; 7963 7964 // If this is a constraint for a single physreg, or a constraint for a 7965 // register class, find it. 7966 unsigned AssignedReg; 7967 const TargetRegisterClass *RC; 7968 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 7969 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 7970 // RC is unset only on failure. Return immediately. 7971 if (!RC) 7972 return; 7973 7974 // Get the actual register value type. This is important, because the user 7975 // may have asked for (e.g.) the AX register in i32 type. We need to 7976 // remember that AX is actually i16 to get the right extension. 7977 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 7978 7979 if (OpInfo.ConstraintVT != MVT::Other) { 7980 // If this is an FP operand in an integer register (or visa versa), or more 7981 // generally if the operand value disagrees with the register class we plan 7982 // to stick it in, fix the operand type. 7983 // 7984 // If this is an input value, the bitcast to the new type is done now. 7985 // Bitcast for output value is done at the end of visitInlineAsm(). 7986 if ((OpInfo.Type == InlineAsm::isOutput || 7987 OpInfo.Type == InlineAsm::isInput) && 7988 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 7989 // Try to convert to the first EVT that the reg class contains. If the 7990 // types are identical size, use a bitcast to convert (e.g. two differing 7991 // vector types). Note: output bitcast is done at the end of 7992 // visitInlineAsm(). 7993 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 7994 // Exclude indirect inputs while they are unsupported because the code 7995 // to perform the load is missing and thus OpInfo.CallOperand still 7996 // refers to the input address rather than the pointed-to value. 7997 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 7998 OpInfo.CallOperand = 7999 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 8000 OpInfo.ConstraintVT = RegVT; 8001 // If the operand is an FP value and we want it in integer registers, 8002 // use the corresponding integer type. This turns an f64 value into 8003 // i64, which can be passed with two i32 values on a 32-bit machine. 8004 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 8005 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 8006 if (OpInfo.Type == InlineAsm::isInput) 8007 OpInfo.CallOperand = 8008 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 8009 OpInfo.ConstraintVT = VT; 8010 } 8011 } 8012 } 8013 8014 // No need to allocate a matching input constraint since the constraint it's 8015 // matching to has already been allocated. 8016 if (OpInfo.isMatchingInputConstraint()) 8017 return; 8018 8019 EVT ValueVT = OpInfo.ConstraintVT; 8020 if (OpInfo.ConstraintVT == MVT::Other) 8021 ValueVT = RegVT; 8022 8023 // Initialize NumRegs. 8024 unsigned NumRegs = 1; 8025 if (OpInfo.ConstraintVT != MVT::Other) 8026 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 8027 8028 // If this is a constraint for a specific physical register, like {r17}, 8029 // assign it now. 8030 8031 // If this associated to a specific register, initialize iterator to correct 8032 // place. If virtual, make sure we have enough registers 8033 8034 // Initialize iterator if necessary 8035 TargetRegisterClass::iterator I = RC->begin(); 8036 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 8037 8038 // Do not check for single registers. 8039 if (AssignedReg) { 8040 for (; *I != AssignedReg; ++I) 8041 assert(I != RC->end() && "AssignedReg should be member of RC"); 8042 } 8043 8044 for (; NumRegs; --NumRegs, ++I) { 8045 assert(I != RC->end() && "Ran out of registers to allocate!"); 8046 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 8047 Regs.push_back(R); 8048 } 8049 8050 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 8051 } 8052 8053 static unsigned 8054 findMatchingInlineAsmOperand(unsigned OperandNo, 8055 const std::vector<SDValue> &AsmNodeOperands) { 8056 // Scan until we find the definition we already emitted of this operand. 8057 unsigned CurOp = InlineAsm::Op_FirstOperand; 8058 for (; OperandNo; --OperandNo) { 8059 // Advance to the next operand. 8060 unsigned OpFlag = 8061 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8062 assert((InlineAsm::isRegDefKind(OpFlag) || 8063 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 8064 InlineAsm::isMemKind(OpFlag)) && 8065 "Skipped past definitions?"); 8066 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 8067 } 8068 return CurOp; 8069 } 8070 8071 namespace { 8072 8073 class ExtraFlags { 8074 unsigned Flags = 0; 8075 8076 public: 8077 explicit ExtraFlags(const CallBase &Call) { 8078 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 8079 if (IA->hasSideEffects()) 8080 Flags |= InlineAsm::Extra_HasSideEffects; 8081 if (IA->isAlignStack()) 8082 Flags |= InlineAsm::Extra_IsAlignStack; 8083 if (Call.isConvergent()) 8084 Flags |= InlineAsm::Extra_IsConvergent; 8085 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 8086 } 8087 8088 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 8089 // Ideally, we would only check against memory constraints. However, the 8090 // meaning of an Other constraint can be target-specific and we can't easily 8091 // reason about it. Therefore, be conservative and set MayLoad/MayStore 8092 // for Other constraints as well. 8093 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 8094 OpInfo.ConstraintType == TargetLowering::C_Other) { 8095 if (OpInfo.Type == InlineAsm::isInput) 8096 Flags |= InlineAsm::Extra_MayLoad; 8097 else if (OpInfo.Type == InlineAsm::isOutput) 8098 Flags |= InlineAsm::Extra_MayStore; 8099 else if (OpInfo.Type == InlineAsm::isClobber) 8100 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 8101 } 8102 } 8103 8104 unsigned get() const { return Flags; } 8105 }; 8106 8107 } // end anonymous namespace 8108 8109 /// visitInlineAsm - Handle a call to an InlineAsm object. 8110 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call) { 8111 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 8112 8113 /// ConstraintOperands - Information about all of the constraints. 8114 SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands; 8115 8116 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8117 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 8118 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 8119 8120 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 8121 // AsmDialect, MayLoad, MayStore). 8122 bool HasSideEffect = IA->hasSideEffects(); 8123 ExtraFlags ExtraInfo(Call); 8124 8125 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 8126 unsigned ResNo = 0; // ResNo - The result number of the next output. 8127 unsigned NumMatchingOps = 0; 8128 for (auto &T : TargetConstraints) { 8129 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8130 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8131 8132 // Compute the value type for each operand. 8133 if (OpInfo.Type == InlineAsm::isInput || 8134 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 8135 OpInfo.CallOperandVal = Call.getArgOperand(ArgNo++); 8136 8137 // Process the call argument. BasicBlocks are labels, currently appearing 8138 // only in asm's. 8139 if (isa<CallBrInst>(Call) && 8140 ArgNo - 1 >= (cast<CallBrInst>(&Call)->getNumArgOperands() - 8141 cast<CallBrInst>(&Call)->getNumIndirectDests() - 8142 NumMatchingOps) && 8143 (NumMatchingOps == 0 || 8144 ArgNo - 1 < (cast<CallBrInst>(&Call)->getNumArgOperands() - 8145 NumMatchingOps))) { 8146 const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal); 8147 EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true); 8148 OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT); 8149 } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 8150 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 8151 } else { 8152 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8153 } 8154 8155 OpInfo.ConstraintVT = 8156 OpInfo 8157 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 8158 .getSimpleVT(); 8159 } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 8160 // The return value of the call is this value. As such, there is no 8161 // corresponding argument. 8162 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 8163 if (StructType *STy = dyn_cast<StructType>(Call.getType())) { 8164 OpInfo.ConstraintVT = TLI.getSimpleValueType( 8165 DAG.getDataLayout(), STy->getElementType(ResNo)); 8166 } else { 8167 assert(ResNo == 0 && "Asm only has one result!"); 8168 OpInfo.ConstraintVT = 8169 TLI.getSimpleValueType(DAG.getDataLayout(), Call.getType()); 8170 } 8171 ++ResNo; 8172 } else { 8173 OpInfo.ConstraintVT = MVT::Other; 8174 } 8175 8176 if (OpInfo.hasMatchingInput()) 8177 ++NumMatchingOps; 8178 8179 if (!HasSideEffect) 8180 HasSideEffect = OpInfo.hasMemory(TLI); 8181 8182 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8183 // FIXME: Could we compute this on OpInfo rather than T? 8184 8185 // Compute the constraint code and ConstraintType to use. 8186 TLI.ComputeConstraintToUse(T, SDValue()); 8187 8188 if (T.ConstraintType == TargetLowering::C_Immediate && 8189 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8190 // We've delayed emitting a diagnostic like the "n" constraint because 8191 // inlining could cause an integer showing up. 8192 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 8193 "' expects an integer constant " 8194 "expression"); 8195 8196 ExtraInfo.update(T); 8197 } 8198 8199 8200 // We won't need to flush pending loads if this asm doesn't touch 8201 // memory and is nonvolatile. 8202 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8203 8204 bool IsCallBr = isa<CallBrInst>(Call); 8205 if (IsCallBr) { 8206 // If this is a callbr we need to flush pending exports since inlineasm_br 8207 // is a terminator. We need to do this before nodes are glued to 8208 // the inlineasm_br node. 8209 Chain = getControlRoot(); 8210 } 8211 8212 // Second pass over the constraints: compute which constraint option to use. 8213 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8214 // If this is an output operand with a matching input operand, look up the 8215 // matching input. If their types mismatch, e.g. one is an integer, the 8216 // other is floating point, or their sizes are different, flag it as an 8217 // error. 8218 if (OpInfo.hasMatchingInput()) { 8219 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8220 patchMatchingInput(OpInfo, Input, DAG); 8221 } 8222 8223 // Compute the constraint code and ConstraintType to use. 8224 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8225 8226 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8227 OpInfo.Type == InlineAsm::isClobber) 8228 continue; 8229 8230 // If this is a memory input, and if the operand is not indirect, do what we 8231 // need to provide an address for the memory input. 8232 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8233 !OpInfo.isIndirect) { 8234 assert((OpInfo.isMultipleAlternative || 8235 (OpInfo.Type == InlineAsm::isInput)) && 8236 "Can only indirectify direct input operands!"); 8237 8238 // Memory operands really want the address of the value. 8239 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8240 8241 // There is no longer a Value* corresponding to this operand. 8242 OpInfo.CallOperandVal = nullptr; 8243 8244 // It is now an indirect operand. 8245 OpInfo.isIndirect = true; 8246 } 8247 8248 } 8249 8250 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8251 std::vector<SDValue> AsmNodeOperands; 8252 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8253 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8254 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 8255 8256 // If we have a !srcloc metadata node associated with it, we want to attach 8257 // this to the ultimately generated inline asm machineinstr. To do this, we 8258 // pass in the third operand as this (potentially null) inline asm MDNode. 8259 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 8260 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 8261 8262 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 8263 // bits as operand 3. 8264 AsmNodeOperands.push_back(DAG.getTargetConstant( 8265 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8266 8267 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 8268 // this, assign virtual and physical registers for inputs and otput. 8269 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8270 // Assign Registers. 8271 SDISelAsmOperandInfo &RefOpInfo = 8272 OpInfo.isMatchingInputConstraint() 8273 ? ConstraintOperands[OpInfo.getMatchedOperand()] 8274 : OpInfo; 8275 GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 8276 8277 auto DetectWriteToReservedRegister = [&]() { 8278 const MachineFunction &MF = DAG.getMachineFunction(); 8279 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 8280 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 8281 if (Register::isPhysicalRegister(Reg) && 8282 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 8283 const char *RegName = TRI.getName(Reg); 8284 emitInlineAsmError(Call, "write to reserved register '" + 8285 Twine(RegName) + "'"); 8286 return true; 8287 } 8288 } 8289 return false; 8290 }; 8291 8292 switch (OpInfo.Type) { 8293 case InlineAsm::isOutput: 8294 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8295 unsigned ConstraintID = 8296 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8297 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8298 "Failed to convert memory constraint code to constraint id."); 8299 8300 // Add information to the INLINEASM node to know about this output. 8301 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8302 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 8303 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 8304 MVT::i32)); 8305 AsmNodeOperands.push_back(OpInfo.CallOperand); 8306 } else { 8307 // Otherwise, this outputs to a register (directly for C_Register / 8308 // C_RegisterClass, and a target-defined fashion for 8309 // C_Immediate/C_Other). Find a register that we can use. 8310 if (OpInfo.AssignedRegs.Regs.empty()) { 8311 emitInlineAsmError( 8312 Call, "couldn't allocate output register for constraint '" + 8313 Twine(OpInfo.ConstraintCode) + "'"); 8314 return; 8315 } 8316 8317 if (DetectWriteToReservedRegister()) 8318 return; 8319 8320 // Add information to the INLINEASM node to know that this register is 8321 // set. 8322 OpInfo.AssignedRegs.AddInlineAsmOperands( 8323 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 8324 : InlineAsm::Kind_RegDef, 8325 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 8326 } 8327 break; 8328 8329 case InlineAsm::isInput: { 8330 SDValue InOperandVal = OpInfo.CallOperand; 8331 8332 if (OpInfo.isMatchingInputConstraint()) { 8333 // If this is required to match an output register we have already set, 8334 // just use its register. 8335 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 8336 AsmNodeOperands); 8337 unsigned OpFlag = 8338 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8339 if (InlineAsm::isRegDefKind(OpFlag) || 8340 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 8341 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 8342 if (OpInfo.isIndirect) { 8343 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 8344 emitInlineAsmError(Call, "inline asm not supported yet: " 8345 "don't know how to handle tied " 8346 "indirect register inputs"); 8347 return; 8348 } 8349 8350 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 8351 SmallVector<unsigned, 4> Regs; 8352 8353 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) { 8354 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 8355 MachineRegisterInfo &RegInfo = 8356 DAG.getMachineFunction().getRegInfo(); 8357 for (unsigned i = 0; i != NumRegs; ++i) 8358 Regs.push_back(RegInfo.createVirtualRegister(RC)); 8359 } else { 8360 emitInlineAsmError(Call, 8361 "inline asm error: This value type register " 8362 "class is not natively supported!"); 8363 return; 8364 } 8365 8366 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 8367 8368 SDLoc dl = getCurSDLoc(); 8369 // Use the produced MatchedRegs object to 8370 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call); 8371 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 8372 true, OpInfo.getMatchedOperand(), dl, 8373 DAG, AsmNodeOperands); 8374 break; 8375 } 8376 8377 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 8378 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 8379 "Unexpected number of operands"); 8380 // Add information to the INLINEASM node to know about this input. 8381 // See InlineAsm.h isUseOperandTiedToDef. 8382 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 8383 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 8384 OpInfo.getMatchedOperand()); 8385 AsmNodeOperands.push_back(DAG.getTargetConstant( 8386 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8387 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 8388 break; 8389 } 8390 8391 // Treat indirect 'X' constraint as memory. 8392 if (OpInfo.ConstraintType == TargetLowering::C_Other && 8393 OpInfo.isIndirect) 8394 OpInfo.ConstraintType = TargetLowering::C_Memory; 8395 8396 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 8397 OpInfo.ConstraintType == TargetLowering::C_Other) { 8398 std::vector<SDValue> Ops; 8399 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 8400 Ops, DAG); 8401 if (Ops.empty()) { 8402 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 8403 if (isa<ConstantSDNode>(InOperandVal)) { 8404 emitInlineAsmError(Call, "value out of range for constraint '" + 8405 Twine(OpInfo.ConstraintCode) + "'"); 8406 return; 8407 } 8408 8409 emitInlineAsmError(Call, 8410 "invalid operand for inline asm constraint '" + 8411 Twine(OpInfo.ConstraintCode) + "'"); 8412 return; 8413 } 8414 8415 // Add information to the INLINEASM node to know about this input. 8416 unsigned ResOpType = 8417 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 8418 AsmNodeOperands.push_back(DAG.getTargetConstant( 8419 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8420 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 8421 break; 8422 } 8423 8424 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8425 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 8426 assert(InOperandVal.getValueType() == 8427 TLI.getPointerTy(DAG.getDataLayout()) && 8428 "Memory operands expect pointer values"); 8429 8430 unsigned ConstraintID = 8431 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8432 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8433 "Failed to convert memory constraint code to constraint id."); 8434 8435 // Add information to the INLINEASM node to know about this input. 8436 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8437 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 8438 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 8439 getCurSDLoc(), 8440 MVT::i32)); 8441 AsmNodeOperands.push_back(InOperandVal); 8442 break; 8443 } 8444 8445 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 8446 OpInfo.ConstraintType == TargetLowering::C_Register) && 8447 "Unknown constraint type!"); 8448 8449 // TODO: Support this. 8450 if (OpInfo.isIndirect) { 8451 emitInlineAsmError( 8452 Call, "Don't know how to handle indirect register inputs yet " 8453 "for constraint '" + 8454 Twine(OpInfo.ConstraintCode) + "'"); 8455 return; 8456 } 8457 8458 // Copy the input into the appropriate registers. 8459 if (OpInfo.AssignedRegs.Regs.empty()) { 8460 emitInlineAsmError(Call, 8461 "couldn't allocate input reg for constraint '" + 8462 Twine(OpInfo.ConstraintCode) + "'"); 8463 return; 8464 } 8465 8466 if (DetectWriteToReservedRegister()) 8467 return; 8468 8469 SDLoc dl = getCurSDLoc(); 8470 8471 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 8472 &Call); 8473 8474 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 8475 dl, DAG, AsmNodeOperands); 8476 break; 8477 } 8478 case InlineAsm::isClobber: 8479 // Add the clobbered value to the operand list, so that the register 8480 // allocator is aware that the physreg got clobbered. 8481 if (!OpInfo.AssignedRegs.Regs.empty()) 8482 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 8483 false, 0, getCurSDLoc(), DAG, 8484 AsmNodeOperands); 8485 break; 8486 } 8487 } 8488 8489 // Finish up input operands. Set the input chain and add the flag last. 8490 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 8491 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 8492 8493 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 8494 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 8495 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 8496 Flag = Chain.getValue(1); 8497 8498 // Do additional work to generate outputs. 8499 8500 SmallVector<EVT, 1> ResultVTs; 8501 SmallVector<SDValue, 1> ResultValues; 8502 SmallVector<SDValue, 8> OutChains; 8503 8504 llvm::Type *CallResultType = Call.getType(); 8505 ArrayRef<Type *> ResultTypes; 8506 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 8507 ResultTypes = StructResult->elements(); 8508 else if (!CallResultType->isVoidTy()) 8509 ResultTypes = makeArrayRef(CallResultType); 8510 8511 auto CurResultType = ResultTypes.begin(); 8512 auto handleRegAssign = [&](SDValue V) { 8513 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 8514 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 8515 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 8516 ++CurResultType; 8517 // If the type of the inline asm call site return value is different but has 8518 // same size as the type of the asm output bitcast it. One example of this 8519 // is for vectors with different width / number of elements. This can 8520 // happen for register classes that can contain multiple different value 8521 // types. The preg or vreg allocated may not have the same VT as was 8522 // expected. 8523 // 8524 // This can also happen for a return value that disagrees with the register 8525 // class it is put in, eg. a double in a general-purpose register on a 8526 // 32-bit machine. 8527 if (ResultVT != V.getValueType() && 8528 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 8529 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 8530 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 8531 V.getValueType().isInteger()) { 8532 // If a result value was tied to an input value, the computed result 8533 // may have a wider width than the expected result. Extract the 8534 // relevant portion. 8535 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 8536 } 8537 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 8538 ResultVTs.push_back(ResultVT); 8539 ResultValues.push_back(V); 8540 }; 8541 8542 // Deal with output operands. 8543 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8544 if (OpInfo.Type == InlineAsm::isOutput) { 8545 SDValue Val; 8546 // Skip trivial output operands. 8547 if (OpInfo.AssignedRegs.Regs.empty()) 8548 continue; 8549 8550 switch (OpInfo.ConstraintType) { 8551 case TargetLowering::C_Register: 8552 case TargetLowering::C_RegisterClass: 8553 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 8554 Chain, &Flag, &Call); 8555 break; 8556 case TargetLowering::C_Immediate: 8557 case TargetLowering::C_Other: 8558 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 8559 OpInfo, DAG); 8560 break; 8561 case TargetLowering::C_Memory: 8562 break; // Already handled. 8563 case TargetLowering::C_Unknown: 8564 assert(false && "Unexpected unknown constraint"); 8565 } 8566 8567 // Indirect output manifest as stores. Record output chains. 8568 if (OpInfo.isIndirect) { 8569 const Value *Ptr = OpInfo.CallOperandVal; 8570 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 8571 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 8572 MachinePointerInfo(Ptr)); 8573 OutChains.push_back(Store); 8574 } else { 8575 // generate CopyFromRegs to associated registers. 8576 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 8577 if (Val.getOpcode() == ISD::MERGE_VALUES) { 8578 for (const SDValue &V : Val->op_values()) 8579 handleRegAssign(V); 8580 } else 8581 handleRegAssign(Val); 8582 } 8583 } 8584 } 8585 8586 // Set results. 8587 if (!ResultValues.empty()) { 8588 assert(CurResultType == ResultTypes.end() && 8589 "Mismatch in number of ResultTypes"); 8590 assert(ResultValues.size() == ResultTypes.size() && 8591 "Mismatch in number of output operands in asm result"); 8592 8593 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 8594 DAG.getVTList(ResultVTs), ResultValues); 8595 setValue(&Call, V); 8596 } 8597 8598 // Collect store chains. 8599 if (!OutChains.empty()) 8600 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 8601 8602 // Only Update Root if inline assembly has a memory effect. 8603 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr) 8604 DAG.setRoot(Chain); 8605 } 8606 8607 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 8608 const Twine &Message) { 8609 LLVMContext &Ctx = *DAG.getContext(); 8610 Ctx.emitError(&Call, Message); 8611 8612 // Make sure we leave the DAG in a valid state 8613 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8614 SmallVector<EVT, 1> ValueVTs; 8615 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 8616 8617 if (ValueVTs.empty()) 8618 return; 8619 8620 SmallVector<SDValue, 1> Ops; 8621 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 8622 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 8623 8624 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 8625 } 8626 8627 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 8628 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 8629 MVT::Other, getRoot(), 8630 getValue(I.getArgOperand(0)), 8631 DAG.getSrcValue(I.getArgOperand(0)))); 8632 } 8633 8634 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 8635 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8636 const DataLayout &DL = DAG.getDataLayout(); 8637 SDValue V = DAG.getVAArg( 8638 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 8639 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 8640 DL.getABITypeAlign(I.getType()).value()); 8641 DAG.setRoot(V.getValue(1)); 8642 8643 if (I.getType()->isPointerTy()) 8644 V = DAG.getPtrExtOrTrunc( 8645 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 8646 setValue(&I, V); 8647 } 8648 8649 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 8650 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 8651 MVT::Other, getRoot(), 8652 getValue(I.getArgOperand(0)), 8653 DAG.getSrcValue(I.getArgOperand(0)))); 8654 } 8655 8656 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 8657 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 8658 MVT::Other, getRoot(), 8659 getValue(I.getArgOperand(0)), 8660 getValue(I.getArgOperand(1)), 8661 DAG.getSrcValue(I.getArgOperand(0)), 8662 DAG.getSrcValue(I.getArgOperand(1)))); 8663 } 8664 8665 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 8666 const Instruction &I, 8667 SDValue Op) { 8668 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 8669 if (!Range) 8670 return Op; 8671 8672 ConstantRange CR = getConstantRangeFromMetadata(*Range); 8673 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 8674 return Op; 8675 8676 APInt Lo = CR.getUnsignedMin(); 8677 if (!Lo.isMinValue()) 8678 return Op; 8679 8680 APInt Hi = CR.getUnsignedMax(); 8681 unsigned Bits = std::max(Hi.getActiveBits(), 8682 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 8683 8684 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 8685 8686 SDLoc SL = getCurSDLoc(); 8687 8688 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 8689 DAG.getValueType(SmallVT)); 8690 unsigned NumVals = Op.getNode()->getNumValues(); 8691 if (NumVals == 1) 8692 return ZExt; 8693 8694 SmallVector<SDValue, 4> Ops; 8695 8696 Ops.push_back(ZExt); 8697 for (unsigned I = 1; I != NumVals; ++I) 8698 Ops.push_back(Op.getValue(I)); 8699 8700 return DAG.getMergeValues(Ops, SL); 8701 } 8702 8703 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 8704 /// the call being lowered. 8705 /// 8706 /// This is a helper for lowering intrinsics that follow a target calling 8707 /// convention or require stack pointer adjustment. Only a subset of the 8708 /// intrinsic's operands need to participate in the calling convention. 8709 void SelectionDAGBuilder::populateCallLoweringInfo( 8710 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 8711 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 8712 bool IsPatchPoint) { 8713 TargetLowering::ArgListTy Args; 8714 Args.reserve(NumArgs); 8715 8716 // Populate the argument list. 8717 // Attributes for args start at offset 1, after the return attribute. 8718 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 8719 ArgI != ArgE; ++ArgI) { 8720 const Value *V = Call->getOperand(ArgI); 8721 8722 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 8723 8724 TargetLowering::ArgListEntry Entry; 8725 Entry.Node = getValue(V); 8726 Entry.Ty = V->getType(); 8727 Entry.setAttributes(Call, ArgI); 8728 Args.push_back(Entry); 8729 } 8730 8731 CLI.setDebugLoc(getCurSDLoc()) 8732 .setChain(getRoot()) 8733 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 8734 .setDiscardResult(Call->use_empty()) 8735 .setIsPatchPoint(IsPatchPoint) 8736 .setIsPreallocated( 8737 Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 8738 } 8739 8740 /// Add a stack map intrinsic call's live variable operands to a stackmap 8741 /// or patchpoint target node's operand list. 8742 /// 8743 /// Constants are converted to TargetConstants purely as an optimization to 8744 /// avoid constant materialization and register allocation. 8745 /// 8746 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 8747 /// generate addess computation nodes, and so FinalizeISel can convert the 8748 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 8749 /// address materialization and register allocation, but may also be required 8750 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 8751 /// alloca in the entry block, then the runtime may assume that the alloca's 8752 /// StackMap location can be read immediately after compilation and that the 8753 /// location is valid at any point during execution (this is similar to the 8754 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 8755 /// only available in a register, then the runtime would need to trap when 8756 /// execution reaches the StackMap in order to read the alloca's location. 8757 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 8758 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 8759 SelectionDAGBuilder &Builder) { 8760 for (unsigned i = StartIdx, e = Call.arg_size(); i != e; ++i) { 8761 SDValue OpVal = Builder.getValue(Call.getArgOperand(i)); 8762 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 8763 Ops.push_back( 8764 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 8765 Ops.push_back( 8766 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 8767 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 8768 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 8769 Ops.push_back(Builder.DAG.getTargetFrameIndex( 8770 FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout()))); 8771 } else 8772 Ops.push_back(OpVal); 8773 } 8774 } 8775 8776 /// Lower llvm.experimental.stackmap directly to its target opcode. 8777 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 8778 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 8779 // [live variables...]) 8780 8781 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 8782 8783 SDValue Chain, InFlag, Callee, NullPtr; 8784 SmallVector<SDValue, 32> Ops; 8785 8786 SDLoc DL = getCurSDLoc(); 8787 Callee = getValue(CI.getCalledOperand()); 8788 NullPtr = DAG.getIntPtrConstant(0, DL, true); 8789 8790 // The stackmap intrinsic only records the live variables (the arguments 8791 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 8792 // intrinsic, this won't be lowered to a function call. This means we don't 8793 // have to worry about calling conventions and target specific lowering code. 8794 // Instead we perform the call lowering right here. 8795 // 8796 // chain, flag = CALLSEQ_START(chain, 0, 0) 8797 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 8798 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 8799 // 8800 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 8801 InFlag = Chain.getValue(1); 8802 8803 // Add the <id> and <numBytes> constants. 8804 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 8805 Ops.push_back(DAG.getTargetConstant( 8806 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 8807 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 8808 Ops.push_back(DAG.getTargetConstant( 8809 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 8810 MVT::i32)); 8811 8812 // Push live variables for the stack map. 8813 addStackMapLiveVars(CI, 2, DL, Ops, *this); 8814 8815 // We are not pushing any register mask info here on the operands list, 8816 // because the stackmap doesn't clobber anything. 8817 8818 // Push the chain and the glue flag. 8819 Ops.push_back(Chain); 8820 Ops.push_back(InFlag); 8821 8822 // Create the STACKMAP node. 8823 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8824 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 8825 Chain = SDValue(SM, 0); 8826 InFlag = Chain.getValue(1); 8827 8828 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 8829 8830 // Stackmaps don't generate values, so nothing goes into the NodeMap. 8831 8832 // Set the root to the target-lowered call chain. 8833 DAG.setRoot(Chain); 8834 8835 // Inform the Frame Information that we have a stackmap in this function. 8836 FuncInfo.MF->getFrameInfo().setHasStackMap(); 8837 } 8838 8839 /// Lower llvm.experimental.patchpoint directly to its target opcode. 8840 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 8841 const BasicBlock *EHPadBB) { 8842 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 8843 // i32 <numBytes>, 8844 // i8* <target>, 8845 // i32 <numArgs>, 8846 // [Args...], 8847 // [live variables...]) 8848 8849 CallingConv::ID CC = CB.getCallingConv(); 8850 bool IsAnyRegCC = CC == CallingConv::AnyReg; 8851 bool HasDef = !CB.getType()->isVoidTy(); 8852 SDLoc dl = getCurSDLoc(); 8853 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 8854 8855 // Handle immediate and symbolic callees. 8856 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 8857 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 8858 /*isTarget=*/true); 8859 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 8860 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 8861 SDLoc(SymbolicCallee), 8862 SymbolicCallee->getValueType(0)); 8863 8864 // Get the real number of arguments participating in the call <numArgs> 8865 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 8866 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 8867 8868 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 8869 // Intrinsics include all meta-operands up to but not including CC. 8870 unsigned NumMetaOpers = PatchPointOpers::CCPos; 8871 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 8872 "Not enough arguments provided to the patchpoint intrinsic"); 8873 8874 // For AnyRegCC the arguments are lowered later on manually. 8875 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 8876 Type *ReturnTy = 8877 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 8878 8879 TargetLowering::CallLoweringInfo CLI(DAG); 8880 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 8881 ReturnTy, true); 8882 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8883 8884 SDNode *CallEnd = Result.second.getNode(); 8885 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 8886 CallEnd = CallEnd->getOperand(0).getNode(); 8887 8888 /// Get a call instruction from the call sequence chain. 8889 /// Tail calls are not allowed. 8890 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 8891 "Expected a callseq node."); 8892 SDNode *Call = CallEnd->getOperand(0).getNode(); 8893 bool HasGlue = Call->getGluedNode(); 8894 8895 // Replace the target specific call node with the patchable intrinsic. 8896 SmallVector<SDValue, 8> Ops; 8897 8898 // Add the <id> and <numBytes> constants. 8899 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 8900 Ops.push_back(DAG.getTargetConstant( 8901 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 8902 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 8903 Ops.push_back(DAG.getTargetConstant( 8904 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 8905 MVT::i32)); 8906 8907 // Add the callee. 8908 Ops.push_back(Callee); 8909 8910 // Adjust <numArgs> to account for any arguments that have been passed on the 8911 // stack instead. 8912 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 8913 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 8914 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 8915 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 8916 8917 // Add the calling convention 8918 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 8919 8920 // Add the arguments we omitted previously. The register allocator should 8921 // place these in any free register. 8922 if (IsAnyRegCC) 8923 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 8924 Ops.push_back(getValue(CB.getArgOperand(i))); 8925 8926 // Push the arguments from the call instruction up to the register mask. 8927 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 8928 Ops.append(Call->op_begin() + 2, e); 8929 8930 // Push live variables for the stack map. 8931 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 8932 8933 // Push the register mask info. 8934 if (HasGlue) 8935 Ops.push_back(*(Call->op_end()-2)); 8936 else 8937 Ops.push_back(*(Call->op_end()-1)); 8938 8939 // Push the chain (this is originally the first operand of the call, but 8940 // becomes now the last or second to last operand). 8941 Ops.push_back(*(Call->op_begin())); 8942 8943 // Push the glue flag (last operand). 8944 if (HasGlue) 8945 Ops.push_back(*(Call->op_end()-1)); 8946 8947 SDVTList NodeTys; 8948 if (IsAnyRegCC && HasDef) { 8949 // Create the return types based on the intrinsic definition 8950 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8951 SmallVector<EVT, 3> ValueVTs; 8952 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 8953 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 8954 8955 // There is always a chain and a glue type at the end 8956 ValueVTs.push_back(MVT::Other); 8957 ValueVTs.push_back(MVT::Glue); 8958 NodeTys = DAG.getVTList(ValueVTs); 8959 } else 8960 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8961 8962 // Replace the target specific call node with a PATCHPOINT node. 8963 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 8964 dl, NodeTys, Ops); 8965 8966 // Update the NodeMap. 8967 if (HasDef) { 8968 if (IsAnyRegCC) 8969 setValue(&CB, SDValue(MN, 0)); 8970 else 8971 setValue(&CB, Result.first); 8972 } 8973 8974 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 8975 // call sequence. Furthermore the location of the chain and glue can change 8976 // when the AnyReg calling convention is used and the intrinsic returns a 8977 // value. 8978 if (IsAnyRegCC && HasDef) { 8979 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 8980 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 8981 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 8982 } else 8983 DAG.ReplaceAllUsesWith(Call, MN); 8984 DAG.DeleteNode(Call); 8985 8986 // Inform the Frame Information that we have a patchpoint in this function. 8987 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 8988 } 8989 8990 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 8991 unsigned Intrinsic) { 8992 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8993 SDValue Op1 = getValue(I.getArgOperand(0)); 8994 SDValue Op2; 8995 if (I.getNumArgOperands() > 1) 8996 Op2 = getValue(I.getArgOperand(1)); 8997 SDLoc dl = getCurSDLoc(); 8998 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8999 SDValue Res; 9000 FastMathFlags FMF; 9001 if (isa<FPMathOperator>(I)) 9002 FMF = I.getFastMathFlags(); 9003 9004 switch (Intrinsic) { 9005 case Intrinsic::experimental_vector_reduce_v2_fadd: 9006 if (FMF.allowReassoc()) 9007 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 9008 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2)); 9009 else 9010 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2); 9011 break; 9012 case Intrinsic::experimental_vector_reduce_v2_fmul: 9013 if (FMF.allowReassoc()) 9014 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 9015 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2)); 9016 else 9017 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2); 9018 break; 9019 case Intrinsic::experimental_vector_reduce_add: 9020 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 9021 break; 9022 case Intrinsic::experimental_vector_reduce_mul: 9023 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 9024 break; 9025 case Intrinsic::experimental_vector_reduce_and: 9026 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 9027 break; 9028 case Intrinsic::experimental_vector_reduce_or: 9029 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 9030 break; 9031 case Intrinsic::experimental_vector_reduce_xor: 9032 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 9033 break; 9034 case Intrinsic::experimental_vector_reduce_smax: 9035 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 9036 break; 9037 case Intrinsic::experimental_vector_reduce_smin: 9038 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 9039 break; 9040 case Intrinsic::experimental_vector_reduce_umax: 9041 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 9042 break; 9043 case Intrinsic::experimental_vector_reduce_umin: 9044 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 9045 break; 9046 case Intrinsic::experimental_vector_reduce_fmax: 9047 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1); 9048 break; 9049 case Intrinsic::experimental_vector_reduce_fmin: 9050 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1); 9051 break; 9052 default: 9053 llvm_unreachable("Unhandled vector reduce intrinsic"); 9054 } 9055 setValue(&I, Res); 9056 } 9057 9058 /// Returns an AttributeList representing the attributes applied to the return 9059 /// value of the given call. 9060 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 9061 SmallVector<Attribute::AttrKind, 2> Attrs; 9062 if (CLI.RetSExt) 9063 Attrs.push_back(Attribute::SExt); 9064 if (CLI.RetZExt) 9065 Attrs.push_back(Attribute::ZExt); 9066 if (CLI.IsInReg) 9067 Attrs.push_back(Attribute::InReg); 9068 9069 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 9070 Attrs); 9071 } 9072 9073 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 9074 /// implementation, which just calls LowerCall. 9075 /// FIXME: When all targets are 9076 /// migrated to using LowerCall, this hook should be integrated into SDISel. 9077 std::pair<SDValue, SDValue> 9078 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 9079 // Handle the incoming return values from the call. 9080 CLI.Ins.clear(); 9081 Type *OrigRetTy = CLI.RetTy; 9082 SmallVector<EVT, 4> RetTys; 9083 SmallVector<uint64_t, 4> Offsets; 9084 auto &DL = CLI.DAG.getDataLayout(); 9085 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 9086 9087 if (CLI.IsPostTypeLegalization) { 9088 // If we are lowering a libcall after legalization, split the return type. 9089 SmallVector<EVT, 4> OldRetTys; 9090 SmallVector<uint64_t, 4> OldOffsets; 9091 RetTys.swap(OldRetTys); 9092 Offsets.swap(OldOffsets); 9093 9094 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 9095 EVT RetVT = OldRetTys[i]; 9096 uint64_t Offset = OldOffsets[i]; 9097 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 9098 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 9099 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 9100 RetTys.append(NumRegs, RegisterVT); 9101 for (unsigned j = 0; j != NumRegs; ++j) 9102 Offsets.push_back(Offset + j * RegisterVTByteSZ); 9103 } 9104 } 9105 9106 SmallVector<ISD::OutputArg, 4> Outs; 9107 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 9108 9109 bool CanLowerReturn = 9110 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 9111 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 9112 9113 SDValue DemoteStackSlot; 9114 int DemoteStackIdx = -100; 9115 if (!CanLowerReturn) { 9116 // FIXME: equivalent assert? 9117 // assert(!CS.hasInAllocaArgument() && 9118 // "sret demotion is incompatible with inalloca"); 9119 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 9120 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 9121 MachineFunction &MF = CLI.DAG.getMachineFunction(); 9122 DemoteStackIdx = 9123 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 9124 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 9125 DL.getAllocaAddrSpace()); 9126 9127 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 9128 ArgListEntry Entry; 9129 Entry.Node = DemoteStackSlot; 9130 Entry.Ty = StackSlotPtrType; 9131 Entry.IsSExt = false; 9132 Entry.IsZExt = false; 9133 Entry.IsInReg = false; 9134 Entry.IsSRet = true; 9135 Entry.IsNest = false; 9136 Entry.IsByVal = false; 9137 Entry.IsByRef = false; 9138 Entry.IsReturned = false; 9139 Entry.IsSwiftSelf = false; 9140 Entry.IsSwiftError = false; 9141 Entry.IsCFGuardTarget = false; 9142 Entry.Alignment = Alignment; 9143 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 9144 CLI.NumFixedArgs += 1; 9145 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9146 9147 // sret demotion isn't compatible with tail-calls, since the sret argument 9148 // points into the callers stack frame. 9149 CLI.IsTailCall = false; 9150 } else { 9151 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9152 CLI.RetTy, CLI.CallConv, CLI.IsVarArg); 9153 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9154 ISD::ArgFlagsTy Flags; 9155 if (NeedsRegBlock) { 9156 Flags.setInConsecutiveRegs(); 9157 if (I == RetTys.size() - 1) 9158 Flags.setInConsecutiveRegsLast(); 9159 } 9160 EVT VT = RetTys[I]; 9161 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9162 CLI.CallConv, VT); 9163 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9164 CLI.CallConv, VT); 9165 for (unsigned i = 0; i != NumRegs; ++i) { 9166 ISD::InputArg MyFlags; 9167 MyFlags.Flags = Flags; 9168 MyFlags.VT = RegisterVT; 9169 MyFlags.ArgVT = VT; 9170 MyFlags.Used = CLI.IsReturnValueUsed; 9171 if (CLI.RetTy->isPointerTy()) { 9172 MyFlags.Flags.setPointer(); 9173 MyFlags.Flags.setPointerAddrSpace( 9174 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9175 } 9176 if (CLI.RetSExt) 9177 MyFlags.Flags.setSExt(); 9178 if (CLI.RetZExt) 9179 MyFlags.Flags.setZExt(); 9180 if (CLI.IsInReg) 9181 MyFlags.Flags.setInReg(); 9182 CLI.Ins.push_back(MyFlags); 9183 } 9184 } 9185 } 9186 9187 // We push in swifterror return as the last element of CLI.Ins. 9188 ArgListTy &Args = CLI.getArgs(); 9189 if (supportSwiftError()) { 9190 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9191 if (Args[i].IsSwiftError) { 9192 ISD::InputArg MyFlags; 9193 MyFlags.VT = getPointerTy(DL); 9194 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9195 MyFlags.Flags.setSwiftError(); 9196 CLI.Ins.push_back(MyFlags); 9197 } 9198 } 9199 } 9200 9201 // Handle all of the outgoing arguments. 9202 CLI.Outs.clear(); 9203 CLI.OutVals.clear(); 9204 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9205 SmallVector<EVT, 4> ValueVTs; 9206 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 9207 // FIXME: Split arguments if CLI.IsPostTypeLegalization 9208 Type *FinalType = Args[i].Ty; 9209 if (Args[i].IsByVal) 9210 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 9211 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9212 FinalType, CLI.CallConv, CLI.IsVarArg); 9213 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 9214 ++Value) { 9215 EVT VT = ValueVTs[Value]; 9216 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 9217 SDValue Op = SDValue(Args[i].Node.getNode(), 9218 Args[i].Node.getResNo() + Value); 9219 ISD::ArgFlagsTy Flags; 9220 9221 // Certain targets (such as MIPS), may have a different ABI alignment 9222 // for a type depending on the context. Give the target a chance to 9223 // specify the alignment it wants. 9224 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 9225 9226 if (Args[i].Ty->isPointerTy()) { 9227 Flags.setPointer(); 9228 Flags.setPointerAddrSpace( 9229 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 9230 } 9231 if (Args[i].IsZExt) 9232 Flags.setZExt(); 9233 if (Args[i].IsSExt) 9234 Flags.setSExt(); 9235 if (Args[i].IsInReg) { 9236 // If we are using vectorcall calling convention, a structure that is 9237 // passed InReg - is surely an HVA 9238 if (CLI.CallConv == CallingConv::X86_VectorCall && 9239 isa<StructType>(FinalType)) { 9240 // The first value of a structure is marked 9241 if (0 == Value) 9242 Flags.setHvaStart(); 9243 Flags.setHva(); 9244 } 9245 // Set InReg Flag 9246 Flags.setInReg(); 9247 } 9248 if (Args[i].IsSRet) 9249 Flags.setSRet(); 9250 if (Args[i].IsSwiftSelf) 9251 Flags.setSwiftSelf(); 9252 if (Args[i].IsSwiftError) 9253 Flags.setSwiftError(); 9254 if (Args[i].IsCFGuardTarget) 9255 Flags.setCFGuardTarget(); 9256 if (Args[i].IsByVal) 9257 Flags.setByVal(); 9258 if (Args[i].IsByRef) 9259 Flags.setByRef(); 9260 if (Args[i].IsPreallocated) { 9261 Flags.setPreallocated(); 9262 // Set the byval flag for CCAssignFn callbacks that don't know about 9263 // preallocated. This way we can know how many bytes we should've 9264 // allocated and how many bytes a callee cleanup function will pop. If 9265 // we port preallocated to more targets, we'll have to add custom 9266 // preallocated handling in the various CC lowering callbacks. 9267 Flags.setByVal(); 9268 } 9269 if (Args[i].IsInAlloca) { 9270 Flags.setInAlloca(); 9271 // Set the byval flag for CCAssignFn callbacks that don't know about 9272 // inalloca. This way we can know how many bytes we should've allocated 9273 // and how many bytes a callee cleanup function will pop. If we port 9274 // inalloca to more targets, we'll have to add custom inalloca handling 9275 // in the various CC lowering callbacks. 9276 Flags.setByVal(); 9277 } 9278 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) { 9279 PointerType *Ty = cast<PointerType>(Args[i].Ty); 9280 Type *ElementTy = Ty->getElementType(); 9281 9282 unsigned FrameSize = DL.getTypeAllocSize( 9283 Args[i].ByValType ? Args[i].ByValType : ElementTy); 9284 Flags.setByValSize(FrameSize); 9285 9286 // info is not there but there are cases it cannot get right. 9287 Align FrameAlign; 9288 if (auto MA = Args[i].Alignment) 9289 FrameAlign = *MA; 9290 else 9291 FrameAlign = Align(getByValTypeAlignment(ElementTy, DL)); 9292 Flags.setByValAlign(FrameAlign); 9293 } 9294 if (Args[i].IsNest) 9295 Flags.setNest(); 9296 if (NeedsRegBlock) 9297 Flags.setInConsecutiveRegs(); 9298 Flags.setOrigAlign(OriginalAlignment); 9299 9300 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9301 CLI.CallConv, VT); 9302 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9303 CLI.CallConv, VT); 9304 SmallVector<SDValue, 4> Parts(NumParts); 9305 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 9306 9307 if (Args[i].IsSExt) 9308 ExtendKind = ISD::SIGN_EXTEND; 9309 else if (Args[i].IsZExt) 9310 ExtendKind = ISD::ZERO_EXTEND; 9311 9312 // Conservatively only handle 'returned' on non-vectors that can be lowered, 9313 // for now. 9314 if (Args[i].IsReturned && !Op.getValueType().isVector() && 9315 CanLowerReturn) { 9316 assert((CLI.RetTy == Args[i].Ty || 9317 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 9318 CLI.RetTy->getPointerAddressSpace() == 9319 Args[i].Ty->getPointerAddressSpace())) && 9320 RetTys.size() == NumValues && "unexpected use of 'returned'"); 9321 // Before passing 'returned' to the target lowering code, ensure that 9322 // either the register MVT and the actual EVT are the same size or that 9323 // the return value and argument are extended in the same way; in these 9324 // cases it's safe to pass the argument register value unchanged as the 9325 // return register value (although it's at the target's option whether 9326 // to do so) 9327 // TODO: allow code generation to take advantage of partially preserved 9328 // registers rather than clobbering the entire register when the 9329 // parameter extension method is not compatible with the return 9330 // extension method 9331 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 9332 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 9333 CLI.RetZExt == Args[i].IsZExt)) 9334 Flags.setReturned(); 9335 } 9336 9337 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 9338 CLI.CallConv, ExtendKind); 9339 9340 for (unsigned j = 0; j != NumParts; ++j) { 9341 // if it isn't first piece, alignment must be 1 9342 // For scalable vectors the scalable part is currently handled 9343 // by individual targets, so we just use the known minimum size here. 9344 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 9345 i < CLI.NumFixedArgs, i, 9346 j*Parts[j].getValueType().getStoreSize().getKnownMinSize()); 9347 if (NumParts > 1 && j == 0) 9348 MyFlags.Flags.setSplit(); 9349 else if (j != 0) { 9350 MyFlags.Flags.setOrigAlign(Align(1)); 9351 if (j == NumParts - 1) 9352 MyFlags.Flags.setSplitEnd(); 9353 } 9354 9355 CLI.Outs.push_back(MyFlags); 9356 CLI.OutVals.push_back(Parts[j]); 9357 } 9358 9359 if (NeedsRegBlock && Value == NumValues - 1) 9360 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 9361 } 9362 } 9363 9364 SmallVector<SDValue, 4> InVals; 9365 CLI.Chain = LowerCall(CLI, InVals); 9366 9367 // Update CLI.InVals to use outside of this function. 9368 CLI.InVals = InVals; 9369 9370 // Verify that the target's LowerCall behaved as expected. 9371 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 9372 "LowerCall didn't return a valid chain!"); 9373 assert((!CLI.IsTailCall || InVals.empty()) && 9374 "LowerCall emitted a return value for a tail call!"); 9375 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 9376 "LowerCall didn't emit the correct number of values!"); 9377 9378 // For a tail call, the return value is merely live-out and there aren't 9379 // any nodes in the DAG representing it. Return a special value to 9380 // indicate that a tail call has been emitted and no more Instructions 9381 // should be processed in the current block. 9382 if (CLI.IsTailCall) { 9383 CLI.DAG.setRoot(CLI.Chain); 9384 return std::make_pair(SDValue(), SDValue()); 9385 } 9386 9387 #ifndef NDEBUG 9388 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 9389 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 9390 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 9391 "LowerCall emitted a value with the wrong type!"); 9392 } 9393 #endif 9394 9395 SmallVector<SDValue, 4> ReturnValues; 9396 if (!CanLowerReturn) { 9397 // The instruction result is the result of loading from the 9398 // hidden sret parameter. 9399 SmallVector<EVT, 1> PVTs; 9400 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 9401 9402 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 9403 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 9404 EVT PtrVT = PVTs[0]; 9405 9406 unsigned NumValues = RetTys.size(); 9407 ReturnValues.resize(NumValues); 9408 SmallVector<SDValue, 4> Chains(NumValues); 9409 9410 // An aggregate return value cannot wrap around the address space, so 9411 // offsets to its parts don't wrap either. 9412 SDNodeFlags Flags; 9413 Flags.setNoUnsignedWrap(true); 9414 9415 MachineFunction &MF = CLI.DAG.getMachineFunction(); 9416 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 9417 for (unsigned i = 0; i < NumValues; ++i) { 9418 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 9419 CLI.DAG.getConstant(Offsets[i], CLI.DL, 9420 PtrVT), Flags); 9421 SDValue L = CLI.DAG.getLoad( 9422 RetTys[i], CLI.DL, CLI.Chain, Add, 9423 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 9424 DemoteStackIdx, Offsets[i]), 9425 HiddenSRetAlign); 9426 ReturnValues[i] = L; 9427 Chains[i] = L.getValue(1); 9428 } 9429 9430 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 9431 } else { 9432 // Collect the legal value parts into potentially illegal values 9433 // that correspond to the original function's return values. 9434 Optional<ISD::NodeType> AssertOp; 9435 if (CLI.RetSExt) 9436 AssertOp = ISD::AssertSext; 9437 else if (CLI.RetZExt) 9438 AssertOp = ISD::AssertZext; 9439 unsigned CurReg = 0; 9440 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9441 EVT VT = RetTys[I]; 9442 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9443 CLI.CallConv, VT); 9444 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9445 CLI.CallConv, VT); 9446 9447 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 9448 NumRegs, RegisterVT, VT, nullptr, 9449 CLI.CallConv, AssertOp)); 9450 CurReg += NumRegs; 9451 } 9452 9453 // For a function returning void, there is no return value. We can't create 9454 // such a node, so we just return a null return value in that case. In 9455 // that case, nothing will actually look at the value. 9456 if (ReturnValues.empty()) 9457 return std::make_pair(SDValue(), CLI.Chain); 9458 } 9459 9460 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 9461 CLI.DAG.getVTList(RetTys), ReturnValues); 9462 return std::make_pair(Res, CLI.Chain); 9463 } 9464 9465 void TargetLowering::LowerOperationWrapper(SDNode *N, 9466 SmallVectorImpl<SDValue> &Results, 9467 SelectionDAG &DAG) const { 9468 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 9469 Results.push_back(Res); 9470 } 9471 9472 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 9473 llvm_unreachable("LowerOperation not implemented for this target!"); 9474 } 9475 9476 void 9477 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 9478 SDValue Op = getNonRegisterValue(V); 9479 assert((Op.getOpcode() != ISD::CopyFromReg || 9480 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 9481 "Copy from a reg to the same reg!"); 9482 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 9483 9484 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9485 // If this is an InlineAsm we have to match the registers required, not the 9486 // notional registers required by the type. 9487 9488 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 9489 None); // This is not an ABI copy. 9490 SDValue Chain = DAG.getEntryNode(); 9491 9492 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 9493 FuncInfo.PreferredExtendType.end()) 9494 ? ISD::ANY_EXTEND 9495 : FuncInfo.PreferredExtendType[V]; 9496 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 9497 PendingExports.push_back(Chain); 9498 } 9499 9500 #include "llvm/CodeGen/SelectionDAGISel.h" 9501 9502 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 9503 /// entry block, return true. This includes arguments used by switches, since 9504 /// the switch may expand into multiple basic blocks. 9505 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 9506 // With FastISel active, we may be splitting blocks, so force creation 9507 // of virtual registers for all non-dead arguments. 9508 if (FastISel) 9509 return A->use_empty(); 9510 9511 const BasicBlock &Entry = A->getParent()->front(); 9512 for (const User *U : A->users()) 9513 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 9514 return false; // Use not in entry block. 9515 9516 return true; 9517 } 9518 9519 using ArgCopyElisionMapTy = 9520 DenseMap<const Argument *, 9521 std::pair<const AllocaInst *, const StoreInst *>>; 9522 9523 /// Scan the entry block of the function in FuncInfo for arguments that look 9524 /// like copies into a local alloca. Record any copied arguments in 9525 /// ArgCopyElisionCandidates. 9526 static void 9527 findArgumentCopyElisionCandidates(const DataLayout &DL, 9528 FunctionLoweringInfo *FuncInfo, 9529 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 9530 // Record the state of every static alloca used in the entry block. Argument 9531 // allocas are all used in the entry block, so we need approximately as many 9532 // entries as we have arguments. 9533 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 9534 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 9535 unsigned NumArgs = FuncInfo->Fn->arg_size(); 9536 StaticAllocas.reserve(NumArgs * 2); 9537 9538 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 9539 if (!V) 9540 return nullptr; 9541 V = V->stripPointerCasts(); 9542 const auto *AI = dyn_cast<AllocaInst>(V); 9543 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 9544 return nullptr; 9545 auto Iter = StaticAllocas.insert({AI, Unknown}); 9546 return &Iter.first->second; 9547 }; 9548 9549 // Look for stores of arguments to static allocas. Look through bitcasts and 9550 // GEPs to handle type coercions, as long as the alloca is fully initialized 9551 // by the store. Any non-store use of an alloca escapes it and any subsequent 9552 // unanalyzed store might write it. 9553 // FIXME: Handle structs initialized with multiple stores. 9554 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 9555 // Look for stores, and handle non-store uses conservatively. 9556 const auto *SI = dyn_cast<StoreInst>(&I); 9557 if (!SI) { 9558 // We will look through cast uses, so ignore them completely. 9559 if (I.isCast()) 9560 continue; 9561 // Ignore debug info intrinsics, they don't escape or store to allocas. 9562 if (isa<DbgInfoIntrinsic>(I)) 9563 continue; 9564 // This is an unknown instruction. Assume it escapes or writes to all 9565 // static alloca operands. 9566 for (const Use &U : I.operands()) { 9567 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 9568 *Info = StaticAllocaInfo::Clobbered; 9569 } 9570 continue; 9571 } 9572 9573 // If the stored value is a static alloca, mark it as escaped. 9574 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 9575 *Info = StaticAllocaInfo::Clobbered; 9576 9577 // Check if the destination is a static alloca. 9578 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 9579 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 9580 if (!Info) 9581 continue; 9582 const AllocaInst *AI = cast<AllocaInst>(Dst); 9583 9584 // Skip allocas that have been initialized or clobbered. 9585 if (*Info != StaticAllocaInfo::Unknown) 9586 continue; 9587 9588 // Check if the stored value is an argument, and that this store fully 9589 // initializes the alloca. Don't elide copies from the same argument twice. 9590 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 9591 const auto *Arg = dyn_cast<Argument>(Val); 9592 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() || 9593 Arg->getType()->isEmptyTy() || 9594 DL.getTypeStoreSize(Arg->getType()) != 9595 DL.getTypeAllocSize(AI->getAllocatedType()) || 9596 ArgCopyElisionCandidates.count(Arg)) { 9597 *Info = StaticAllocaInfo::Clobbered; 9598 continue; 9599 } 9600 9601 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 9602 << '\n'); 9603 9604 // Mark this alloca and store for argument copy elision. 9605 *Info = StaticAllocaInfo::Elidable; 9606 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 9607 9608 // Stop scanning if we've seen all arguments. This will happen early in -O0 9609 // builds, which is useful, because -O0 builds have large entry blocks and 9610 // many allocas. 9611 if (ArgCopyElisionCandidates.size() == NumArgs) 9612 break; 9613 } 9614 } 9615 9616 /// Try to elide argument copies from memory into a local alloca. Succeeds if 9617 /// ArgVal is a load from a suitable fixed stack object. 9618 static void tryToElideArgumentCopy( 9619 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 9620 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 9621 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 9622 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 9623 SDValue ArgVal, bool &ArgHasUses) { 9624 // Check if this is a load from a fixed stack object. 9625 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 9626 if (!LNode) 9627 return; 9628 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 9629 if (!FINode) 9630 return; 9631 9632 // Check that the fixed stack object is the right size and alignment. 9633 // Look at the alignment that the user wrote on the alloca instead of looking 9634 // at the stack object. 9635 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 9636 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 9637 const AllocaInst *AI = ArgCopyIter->second.first; 9638 int FixedIndex = FINode->getIndex(); 9639 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 9640 int OldIndex = AllocaIndex; 9641 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 9642 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 9643 LLVM_DEBUG( 9644 dbgs() << " argument copy elision failed due to bad fixed stack " 9645 "object size\n"); 9646 return; 9647 } 9648 Align RequiredAlignment = AI->getAlign(); 9649 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 9650 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 9651 "greater than stack argument alignment (" 9652 << DebugStr(RequiredAlignment) << " vs " 9653 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 9654 return; 9655 } 9656 9657 // Perform the elision. Delete the old stack object and replace its only use 9658 // in the variable info map. Mark the stack object as mutable. 9659 LLVM_DEBUG({ 9660 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 9661 << " Replacing frame index " << OldIndex << " with " << FixedIndex 9662 << '\n'; 9663 }); 9664 MFI.RemoveStackObject(OldIndex); 9665 MFI.setIsImmutableObjectIndex(FixedIndex, false); 9666 AllocaIndex = FixedIndex; 9667 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 9668 Chains.push_back(ArgVal.getValue(1)); 9669 9670 // Avoid emitting code for the store implementing the copy. 9671 const StoreInst *SI = ArgCopyIter->second.second; 9672 ElidedArgCopyInstrs.insert(SI); 9673 9674 // Check for uses of the argument again so that we can avoid exporting ArgVal 9675 // if it is't used by anything other than the store. 9676 for (const Value *U : Arg.users()) { 9677 if (U != SI) { 9678 ArgHasUses = true; 9679 break; 9680 } 9681 } 9682 } 9683 9684 void SelectionDAGISel::LowerArguments(const Function &F) { 9685 SelectionDAG &DAG = SDB->DAG; 9686 SDLoc dl = SDB->getCurSDLoc(); 9687 const DataLayout &DL = DAG.getDataLayout(); 9688 SmallVector<ISD::InputArg, 16> Ins; 9689 9690 // In Naked functions we aren't going to save any registers. 9691 if (F.hasFnAttribute(Attribute::Naked)) 9692 return; 9693 9694 if (!FuncInfo->CanLowerReturn) { 9695 // Put in an sret pointer parameter before all the other parameters. 9696 SmallVector<EVT, 1> ValueVTs; 9697 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9698 F.getReturnType()->getPointerTo( 9699 DAG.getDataLayout().getAllocaAddrSpace()), 9700 ValueVTs); 9701 9702 // NOTE: Assuming that a pointer will never break down to more than one VT 9703 // or one register. 9704 ISD::ArgFlagsTy Flags; 9705 Flags.setSRet(); 9706 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 9707 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 9708 ISD::InputArg::NoArgIndex, 0); 9709 Ins.push_back(RetArg); 9710 } 9711 9712 // Look for stores of arguments to static allocas. Mark such arguments with a 9713 // flag to ask the target to give us the memory location of that argument if 9714 // available. 9715 ArgCopyElisionMapTy ArgCopyElisionCandidates; 9716 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 9717 ArgCopyElisionCandidates); 9718 9719 // Set up the incoming argument description vector. 9720 for (const Argument &Arg : F.args()) { 9721 unsigned ArgNo = Arg.getArgNo(); 9722 SmallVector<EVT, 4> ValueVTs; 9723 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9724 bool isArgValueUsed = !Arg.use_empty(); 9725 unsigned PartBase = 0; 9726 Type *FinalType = Arg.getType(); 9727 if (Arg.hasAttribute(Attribute::ByVal)) 9728 FinalType = Arg.getParamByValType(); 9729 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 9730 FinalType, F.getCallingConv(), F.isVarArg()); 9731 for (unsigned Value = 0, NumValues = ValueVTs.size(); 9732 Value != NumValues; ++Value) { 9733 EVT VT = ValueVTs[Value]; 9734 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 9735 ISD::ArgFlagsTy Flags; 9736 9737 // Certain targets (such as MIPS), may have a different ABI alignment 9738 // for a type depending on the context. Give the target a chance to 9739 // specify the alignment it wants. 9740 const Align OriginalAlignment( 9741 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 9742 9743 if (Arg.getType()->isPointerTy()) { 9744 Flags.setPointer(); 9745 Flags.setPointerAddrSpace( 9746 cast<PointerType>(Arg.getType())->getAddressSpace()); 9747 } 9748 if (Arg.hasAttribute(Attribute::ZExt)) 9749 Flags.setZExt(); 9750 if (Arg.hasAttribute(Attribute::SExt)) 9751 Flags.setSExt(); 9752 if (Arg.hasAttribute(Attribute::InReg)) { 9753 // If we are using vectorcall calling convention, a structure that is 9754 // passed InReg - is surely an HVA 9755 if (F.getCallingConv() == CallingConv::X86_VectorCall && 9756 isa<StructType>(Arg.getType())) { 9757 // The first value of a structure is marked 9758 if (0 == Value) 9759 Flags.setHvaStart(); 9760 Flags.setHva(); 9761 } 9762 // Set InReg Flag 9763 Flags.setInReg(); 9764 } 9765 if (Arg.hasAttribute(Attribute::StructRet)) 9766 Flags.setSRet(); 9767 if (Arg.hasAttribute(Attribute::SwiftSelf)) 9768 Flags.setSwiftSelf(); 9769 if (Arg.hasAttribute(Attribute::SwiftError)) 9770 Flags.setSwiftError(); 9771 if (Arg.hasAttribute(Attribute::ByVal)) 9772 Flags.setByVal(); 9773 if (Arg.hasAttribute(Attribute::ByRef)) 9774 Flags.setByRef(); 9775 if (Arg.hasAttribute(Attribute::InAlloca)) { 9776 Flags.setInAlloca(); 9777 // Set the byval flag for CCAssignFn callbacks that don't know about 9778 // inalloca. This way we can know how many bytes we should've allocated 9779 // and how many bytes a callee cleanup function will pop. If we port 9780 // inalloca to more targets, we'll have to add custom inalloca handling 9781 // in the various CC lowering callbacks. 9782 Flags.setByVal(); 9783 } 9784 if (Arg.hasAttribute(Attribute::Preallocated)) { 9785 Flags.setPreallocated(); 9786 // Set the byval flag for CCAssignFn callbacks that don't know about 9787 // preallocated. This way we can know how many bytes we should've 9788 // allocated and how many bytes a callee cleanup function will pop. If 9789 // we port preallocated to more targets, we'll have to add custom 9790 // preallocated handling in the various CC lowering callbacks. 9791 Flags.setByVal(); 9792 } 9793 9794 Type *ArgMemTy = nullptr; 9795 if (F.getCallingConv() == CallingConv::X86_INTR) { 9796 // IA Interrupt passes frame (1st parameter) by value in the stack. 9797 if (ArgNo == 0) { 9798 Flags.setByVal(); 9799 // FIXME: Dependence on pointee element type. See bug 46672. 9800 ArgMemTy = Arg.getType()->getPointerElementType(); 9801 } 9802 } 9803 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() || 9804 Flags.isByRef()) { 9805 if (!ArgMemTy) 9806 ArgMemTy = Arg.getPointeeInMemoryValueType(); 9807 9808 uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy); 9809 9810 // For in-memory arguments, size and alignment should be passed from FE. 9811 // BE will guess if this info is not there but there are cases it cannot 9812 // get right. 9813 MaybeAlign MemAlign = Arg.getParamAlign(); 9814 if (!MemAlign) 9815 MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL)); 9816 9817 if (Flags.isByRef()) { 9818 Flags.setByRefSize(MemSize); 9819 Flags.setByRefAlign(*MemAlign); 9820 } else { 9821 Flags.setByValSize(MemSize); 9822 Flags.setByValAlign(*MemAlign); 9823 } 9824 } 9825 9826 if (Arg.hasAttribute(Attribute::Nest)) 9827 Flags.setNest(); 9828 if (NeedsRegBlock) 9829 Flags.setInConsecutiveRegs(); 9830 Flags.setOrigAlign(OriginalAlignment); 9831 if (ArgCopyElisionCandidates.count(&Arg)) 9832 Flags.setCopyElisionCandidate(); 9833 if (Arg.hasAttribute(Attribute::Returned)) 9834 Flags.setReturned(); 9835 9836 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 9837 *CurDAG->getContext(), F.getCallingConv(), VT); 9838 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 9839 *CurDAG->getContext(), F.getCallingConv(), VT); 9840 for (unsigned i = 0; i != NumRegs; ++i) { 9841 // For scalable vectors, use the minimum size; individual targets 9842 // are responsible for handling scalable vector arguments and 9843 // return values. 9844 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 9845 ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize()); 9846 if (NumRegs > 1 && i == 0) 9847 MyFlags.Flags.setSplit(); 9848 // if it isn't first piece, alignment must be 1 9849 else if (i > 0) { 9850 MyFlags.Flags.setOrigAlign(Align(1)); 9851 if (i == NumRegs - 1) 9852 MyFlags.Flags.setSplitEnd(); 9853 } 9854 Ins.push_back(MyFlags); 9855 } 9856 if (NeedsRegBlock && Value == NumValues - 1) 9857 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 9858 PartBase += VT.getStoreSize().getKnownMinSize(); 9859 } 9860 } 9861 9862 // Call the target to set up the argument values. 9863 SmallVector<SDValue, 8> InVals; 9864 SDValue NewRoot = TLI->LowerFormalArguments( 9865 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 9866 9867 // Verify that the target's LowerFormalArguments behaved as expected. 9868 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 9869 "LowerFormalArguments didn't return a valid chain!"); 9870 assert(InVals.size() == Ins.size() && 9871 "LowerFormalArguments didn't emit the correct number of values!"); 9872 LLVM_DEBUG({ 9873 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 9874 assert(InVals[i].getNode() && 9875 "LowerFormalArguments emitted a null value!"); 9876 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 9877 "LowerFormalArguments emitted a value with the wrong type!"); 9878 } 9879 }); 9880 9881 // Update the DAG with the new chain value resulting from argument lowering. 9882 DAG.setRoot(NewRoot); 9883 9884 // Set up the argument values. 9885 unsigned i = 0; 9886 if (!FuncInfo->CanLowerReturn) { 9887 // Create a virtual register for the sret pointer, and put in a copy 9888 // from the sret argument into it. 9889 SmallVector<EVT, 1> ValueVTs; 9890 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9891 F.getReturnType()->getPointerTo( 9892 DAG.getDataLayout().getAllocaAddrSpace()), 9893 ValueVTs); 9894 MVT VT = ValueVTs[0].getSimpleVT(); 9895 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 9896 Optional<ISD::NodeType> AssertOp = None; 9897 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 9898 nullptr, F.getCallingConv(), AssertOp); 9899 9900 MachineFunction& MF = SDB->DAG.getMachineFunction(); 9901 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 9902 Register SRetReg = 9903 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 9904 FuncInfo->DemoteRegister = SRetReg; 9905 NewRoot = 9906 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 9907 DAG.setRoot(NewRoot); 9908 9909 // i indexes lowered arguments. Bump it past the hidden sret argument. 9910 ++i; 9911 } 9912 9913 SmallVector<SDValue, 4> Chains; 9914 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 9915 for (const Argument &Arg : F.args()) { 9916 SmallVector<SDValue, 4> ArgValues; 9917 SmallVector<EVT, 4> ValueVTs; 9918 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9919 unsigned NumValues = ValueVTs.size(); 9920 if (NumValues == 0) 9921 continue; 9922 9923 bool ArgHasUses = !Arg.use_empty(); 9924 9925 // Elide the copying store if the target loaded this argument from a 9926 // suitable fixed stack object. 9927 if (Ins[i].Flags.isCopyElisionCandidate()) { 9928 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 9929 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 9930 InVals[i], ArgHasUses); 9931 } 9932 9933 // If this argument is unused then remember its value. It is used to generate 9934 // debugging information. 9935 bool isSwiftErrorArg = 9936 TLI->supportSwiftError() && 9937 Arg.hasAttribute(Attribute::SwiftError); 9938 if (!ArgHasUses && !isSwiftErrorArg) { 9939 SDB->setUnusedArgValue(&Arg, InVals[i]); 9940 9941 // Also remember any frame index for use in FastISel. 9942 if (FrameIndexSDNode *FI = 9943 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 9944 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9945 } 9946 9947 for (unsigned Val = 0; Val != NumValues; ++Val) { 9948 EVT VT = ValueVTs[Val]; 9949 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 9950 F.getCallingConv(), VT); 9951 unsigned NumParts = TLI->getNumRegistersForCallingConv( 9952 *CurDAG->getContext(), F.getCallingConv(), VT); 9953 9954 // Even an apparent 'unused' swifterror argument needs to be returned. So 9955 // we do generate a copy for it that can be used on return from the 9956 // function. 9957 if (ArgHasUses || isSwiftErrorArg) { 9958 Optional<ISD::NodeType> AssertOp; 9959 if (Arg.hasAttribute(Attribute::SExt)) 9960 AssertOp = ISD::AssertSext; 9961 else if (Arg.hasAttribute(Attribute::ZExt)) 9962 AssertOp = ISD::AssertZext; 9963 9964 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 9965 PartVT, VT, nullptr, 9966 F.getCallingConv(), AssertOp)); 9967 } 9968 9969 i += NumParts; 9970 } 9971 9972 // We don't need to do anything else for unused arguments. 9973 if (ArgValues.empty()) 9974 continue; 9975 9976 // Note down frame index. 9977 if (FrameIndexSDNode *FI = 9978 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 9979 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9980 9981 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 9982 SDB->getCurSDLoc()); 9983 9984 SDB->setValue(&Arg, Res); 9985 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 9986 // We want to associate the argument with the frame index, among 9987 // involved operands, that correspond to the lowest address. The 9988 // getCopyFromParts function, called earlier, is swapping the order of 9989 // the operands to BUILD_PAIR depending on endianness. The result of 9990 // that swapping is that the least significant bits of the argument will 9991 // be in the first operand of the BUILD_PAIR node, and the most 9992 // significant bits will be in the second operand. 9993 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 9994 if (LoadSDNode *LNode = 9995 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 9996 if (FrameIndexSDNode *FI = 9997 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 9998 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9999 } 10000 10001 // Analyses past this point are naive and don't expect an assertion. 10002 if (Res.getOpcode() == ISD::AssertZext) 10003 Res = Res.getOperand(0); 10004 10005 // Update the SwiftErrorVRegDefMap. 10006 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 10007 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 10008 if (Register::isVirtualRegister(Reg)) 10009 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 10010 Reg); 10011 } 10012 10013 // If this argument is live outside of the entry block, insert a copy from 10014 // wherever we got it to the vreg that other BB's will reference it as. 10015 if (Res.getOpcode() == ISD::CopyFromReg) { 10016 // If we can, though, try to skip creating an unnecessary vreg. 10017 // FIXME: This isn't very clean... it would be nice to make this more 10018 // general. 10019 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 10020 if (Register::isVirtualRegister(Reg)) { 10021 FuncInfo->ValueMap[&Arg] = Reg; 10022 continue; 10023 } 10024 } 10025 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 10026 FuncInfo->InitializeRegForValue(&Arg); 10027 SDB->CopyToExportRegsIfNeeded(&Arg); 10028 } 10029 } 10030 10031 if (!Chains.empty()) { 10032 Chains.push_back(NewRoot); 10033 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 10034 } 10035 10036 DAG.setRoot(NewRoot); 10037 10038 assert(i == InVals.size() && "Argument register count mismatch!"); 10039 10040 // If any argument copy elisions occurred and we have debug info, update the 10041 // stale frame indices used in the dbg.declare variable info table. 10042 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 10043 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 10044 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 10045 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 10046 if (I != ArgCopyElisionFrameIndexMap.end()) 10047 VI.Slot = I->second; 10048 } 10049 } 10050 10051 // Finally, if the target has anything special to do, allow it to do so. 10052 emitFunctionEntryCode(); 10053 } 10054 10055 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 10056 /// ensure constants are generated when needed. Remember the virtual registers 10057 /// that need to be added to the Machine PHI nodes as input. We cannot just 10058 /// directly add them, because expansion might result in multiple MBB's for one 10059 /// BB. As such, the start of the BB might correspond to a different MBB than 10060 /// the end. 10061 void 10062 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 10063 const Instruction *TI = LLVMBB->getTerminator(); 10064 10065 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 10066 10067 // Check PHI nodes in successors that expect a value to be available from this 10068 // block. 10069 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 10070 const BasicBlock *SuccBB = TI->getSuccessor(succ); 10071 if (!isa<PHINode>(SuccBB->begin())) continue; 10072 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 10073 10074 // If this terminator has multiple identical successors (common for 10075 // switches), only handle each succ once. 10076 if (!SuccsHandled.insert(SuccMBB).second) 10077 continue; 10078 10079 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 10080 10081 // At this point we know that there is a 1-1 correspondence between LLVM PHI 10082 // nodes and Machine PHI nodes, but the incoming operands have not been 10083 // emitted yet. 10084 for (const PHINode &PN : SuccBB->phis()) { 10085 // Ignore dead phi's. 10086 if (PN.use_empty()) 10087 continue; 10088 10089 // Skip empty types 10090 if (PN.getType()->isEmptyTy()) 10091 continue; 10092 10093 unsigned Reg; 10094 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 10095 10096 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 10097 unsigned &RegOut = ConstantsOut[C]; 10098 if (RegOut == 0) { 10099 RegOut = FuncInfo.CreateRegs(C); 10100 CopyValueToVirtualRegister(C, RegOut); 10101 } 10102 Reg = RegOut; 10103 } else { 10104 DenseMap<const Value *, Register>::iterator I = 10105 FuncInfo.ValueMap.find(PHIOp); 10106 if (I != FuncInfo.ValueMap.end()) 10107 Reg = I->second; 10108 else { 10109 assert(isa<AllocaInst>(PHIOp) && 10110 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 10111 "Didn't codegen value into a register!??"); 10112 Reg = FuncInfo.CreateRegs(PHIOp); 10113 CopyValueToVirtualRegister(PHIOp, Reg); 10114 } 10115 } 10116 10117 // Remember that this register needs to added to the machine PHI node as 10118 // the input for this MBB. 10119 SmallVector<EVT, 4> ValueVTs; 10120 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10121 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 10122 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 10123 EVT VT = ValueVTs[vti]; 10124 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 10125 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 10126 FuncInfo.PHINodesToUpdate.push_back( 10127 std::make_pair(&*MBBI++, Reg + i)); 10128 Reg += NumRegisters; 10129 } 10130 } 10131 } 10132 10133 ConstantsOut.clear(); 10134 } 10135 10136 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 10137 /// is 0. 10138 MachineBasicBlock * 10139 SelectionDAGBuilder::StackProtectorDescriptor:: 10140 AddSuccessorMBB(const BasicBlock *BB, 10141 MachineBasicBlock *ParentMBB, 10142 bool IsLikely, 10143 MachineBasicBlock *SuccMBB) { 10144 // If SuccBB has not been created yet, create it. 10145 if (!SuccMBB) { 10146 MachineFunction *MF = ParentMBB->getParent(); 10147 MachineFunction::iterator BBI(ParentMBB); 10148 SuccMBB = MF->CreateMachineBasicBlock(BB); 10149 MF->insert(++BBI, SuccMBB); 10150 } 10151 // Add it as a successor of ParentMBB. 10152 ParentMBB->addSuccessor( 10153 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 10154 return SuccMBB; 10155 } 10156 10157 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 10158 MachineFunction::iterator I(MBB); 10159 if (++I == FuncInfo.MF->end()) 10160 return nullptr; 10161 return &*I; 10162 } 10163 10164 /// During lowering new call nodes can be created (such as memset, etc.). 10165 /// Those will become new roots of the current DAG, but complications arise 10166 /// when they are tail calls. In such cases, the call lowering will update 10167 /// the root, but the builder still needs to know that a tail call has been 10168 /// lowered in order to avoid generating an additional return. 10169 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 10170 // If the node is null, we do have a tail call. 10171 if (MaybeTC.getNode() != nullptr) 10172 DAG.setRoot(MaybeTC); 10173 else 10174 HasTailCall = true; 10175 } 10176 10177 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 10178 MachineBasicBlock *SwitchMBB, 10179 MachineBasicBlock *DefaultMBB) { 10180 MachineFunction *CurMF = FuncInfo.MF; 10181 MachineBasicBlock *NextMBB = nullptr; 10182 MachineFunction::iterator BBI(W.MBB); 10183 if (++BBI != FuncInfo.MF->end()) 10184 NextMBB = &*BBI; 10185 10186 unsigned Size = W.LastCluster - W.FirstCluster + 1; 10187 10188 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10189 10190 if (Size == 2 && W.MBB == SwitchMBB) { 10191 // If any two of the cases has the same destination, and if one value 10192 // is the same as the other, but has one bit unset that the other has set, 10193 // use bit manipulation to do two compares at once. For example: 10194 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 10195 // TODO: This could be extended to merge any 2 cases in switches with 3 10196 // cases. 10197 // TODO: Handle cases where W.CaseBB != SwitchBB. 10198 CaseCluster &Small = *W.FirstCluster; 10199 CaseCluster &Big = *W.LastCluster; 10200 10201 if (Small.Low == Small.High && Big.Low == Big.High && 10202 Small.MBB == Big.MBB) { 10203 const APInt &SmallValue = Small.Low->getValue(); 10204 const APInt &BigValue = Big.Low->getValue(); 10205 10206 // Check that there is only one bit different. 10207 APInt CommonBit = BigValue ^ SmallValue; 10208 if (CommonBit.isPowerOf2()) { 10209 SDValue CondLHS = getValue(Cond); 10210 EVT VT = CondLHS.getValueType(); 10211 SDLoc DL = getCurSDLoc(); 10212 10213 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 10214 DAG.getConstant(CommonBit, DL, VT)); 10215 SDValue Cond = DAG.getSetCC( 10216 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 10217 ISD::SETEQ); 10218 10219 // Update successor info. 10220 // Both Small and Big will jump to Small.BB, so we sum up the 10221 // probabilities. 10222 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 10223 if (BPI) 10224 addSuccessorWithProb( 10225 SwitchMBB, DefaultMBB, 10226 // The default destination is the first successor in IR. 10227 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 10228 else 10229 addSuccessorWithProb(SwitchMBB, DefaultMBB); 10230 10231 // Insert the true branch. 10232 SDValue BrCond = 10233 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 10234 DAG.getBasicBlock(Small.MBB)); 10235 // Insert the false branch. 10236 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 10237 DAG.getBasicBlock(DefaultMBB)); 10238 10239 DAG.setRoot(BrCond); 10240 return; 10241 } 10242 } 10243 } 10244 10245 if (TM.getOptLevel() != CodeGenOpt::None) { 10246 // Here, we order cases by probability so the most likely case will be 10247 // checked first. However, two clusters can have the same probability in 10248 // which case their relative ordering is non-deterministic. So we use Low 10249 // as a tie-breaker as clusters are guaranteed to never overlap. 10250 llvm::sort(W.FirstCluster, W.LastCluster + 1, 10251 [](const CaseCluster &a, const CaseCluster &b) { 10252 return a.Prob != b.Prob ? 10253 a.Prob > b.Prob : 10254 a.Low->getValue().slt(b.Low->getValue()); 10255 }); 10256 10257 // Rearrange the case blocks so that the last one falls through if possible 10258 // without changing the order of probabilities. 10259 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 10260 --I; 10261 if (I->Prob > W.LastCluster->Prob) 10262 break; 10263 if (I->Kind == CC_Range && I->MBB == NextMBB) { 10264 std::swap(*I, *W.LastCluster); 10265 break; 10266 } 10267 } 10268 } 10269 10270 // Compute total probability. 10271 BranchProbability DefaultProb = W.DefaultProb; 10272 BranchProbability UnhandledProbs = DefaultProb; 10273 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 10274 UnhandledProbs += I->Prob; 10275 10276 MachineBasicBlock *CurMBB = W.MBB; 10277 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 10278 bool FallthroughUnreachable = false; 10279 MachineBasicBlock *Fallthrough; 10280 if (I == W.LastCluster) { 10281 // For the last cluster, fall through to the default destination. 10282 Fallthrough = DefaultMBB; 10283 FallthroughUnreachable = isa<UnreachableInst>( 10284 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 10285 } else { 10286 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 10287 CurMF->insert(BBI, Fallthrough); 10288 // Put Cond in a virtual register to make it available from the new blocks. 10289 ExportFromCurrentBlock(Cond); 10290 } 10291 UnhandledProbs -= I->Prob; 10292 10293 switch (I->Kind) { 10294 case CC_JumpTable: { 10295 // FIXME: Optimize away range check based on pivot comparisons. 10296 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 10297 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 10298 10299 // The jump block hasn't been inserted yet; insert it here. 10300 MachineBasicBlock *JumpMBB = JT->MBB; 10301 CurMF->insert(BBI, JumpMBB); 10302 10303 auto JumpProb = I->Prob; 10304 auto FallthroughProb = UnhandledProbs; 10305 10306 // If the default statement is a target of the jump table, we evenly 10307 // distribute the default probability to successors of CurMBB. Also 10308 // update the probability on the edge from JumpMBB to Fallthrough. 10309 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 10310 SE = JumpMBB->succ_end(); 10311 SI != SE; ++SI) { 10312 if (*SI == DefaultMBB) { 10313 JumpProb += DefaultProb / 2; 10314 FallthroughProb -= DefaultProb / 2; 10315 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 10316 JumpMBB->normalizeSuccProbs(); 10317 break; 10318 } 10319 } 10320 10321 if (FallthroughUnreachable) { 10322 // Skip the range check if the fallthrough block is unreachable. 10323 JTH->OmitRangeCheck = true; 10324 } 10325 10326 if (!JTH->OmitRangeCheck) 10327 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 10328 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 10329 CurMBB->normalizeSuccProbs(); 10330 10331 // The jump table header will be inserted in our current block, do the 10332 // range check, and fall through to our fallthrough block. 10333 JTH->HeaderBB = CurMBB; 10334 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 10335 10336 // If we're in the right place, emit the jump table header right now. 10337 if (CurMBB == SwitchMBB) { 10338 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 10339 JTH->Emitted = true; 10340 } 10341 break; 10342 } 10343 case CC_BitTests: { 10344 // FIXME: Optimize away range check based on pivot comparisons. 10345 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 10346 10347 // The bit test blocks haven't been inserted yet; insert them here. 10348 for (BitTestCase &BTC : BTB->Cases) 10349 CurMF->insert(BBI, BTC.ThisBB); 10350 10351 // Fill in fields of the BitTestBlock. 10352 BTB->Parent = CurMBB; 10353 BTB->Default = Fallthrough; 10354 10355 BTB->DefaultProb = UnhandledProbs; 10356 // If the cases in bit test don't form a contiguous range, we evenly 10357 // distribute the probability on the edge to Fallthrough to two 10358 // successors of CurMBB. 10359 if (!BTB->ContiguousRange) { 10360 BTB->Prob += DefaultProb / 2; 10361 BTB->DefaultProb -= DefaultProb / 2; 10362 } 10363 10364 if (FallthroughUnreachable) { 10365 // Skip the range check if the fallthrough block is unreachable. 10366 BTB->OmitRangeCheck = true; 10367 } 10368 10369 // If we're in the right place, emit the bit test header right now. 10370 if (CurMBB == SwitchMBB) { 10371 visitBitTestHeader(*BTB, SwitchMBB); 10372 BTB->Emitted = true; 10373 } 10374 break; 10375 } 10376 case CC_Range: { 10377 const Value *RHS, *LHS, *MHS; 10378 ISD::CondCode CC; 10379 if (I->Low == I->High) { 10380 // Check Cond == I->Low. 10381 CC = ISD::SETEQ; 10382 LHS = Cond; 10383 RHS=I->Low; 10384 MHS = nullptr; 10385 } else { 10386 // Check I->Low <= Cond <= I->High. 10387 CC = ISD::SETLE; 10388 LHS = I->Low; 10389 MHS = Cond; 10390 RHS = I->High; 10391 } 10392 10393 // If Fallthrough is unreachable, fold away the comparison. 10394 if (FallthroughUnreachable) 10395 CC = ISD::SETTRUE; 10396 10397 // The false probability is the sum of all unhandled cases. 10398 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 10399 getCurSDLoc(), I->Prob, UnhandledProbs); 10400 10401 if (CurMBB == SwitchMBB) 10402 visitSwitchCase(CB, SwitchMBB); 10403 else 10404 SL->SwitchCases.push_back(CB); 10405 10406 break; 10407 } 10408 } 10409 CurMBB = Fallthrough; 10410 } 10411 } 10412 10413 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 10414 CaseClusterIt First, 10415 CaseClusterIt Last) { 10416 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 10417 if (X.Prob != CC.Prob) 10418 return X.Prob > CC.Prob; 10419 10420 // Ties are broken by comparing the case value. 10421 return X.Low->getValue().slt(CC.Low->getValue()); 10422 }); 10423 } 10424 10425 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 10426 const SwitchWorkListItem &W, 10427 Value *Cond, 10428 MachineBasicBlock *SwitchMBB) { 10429 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 10430 "Clusters not sorted?"); 10431 10432 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 10433 10434 // Balance the tree based on branch probabilities to create a near-optimal (in 10435 // terms of search time given key frequency) binary search tree. See e.g. Kurt 10436 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 10437 CaseClusterIt LastLeft = W.FirstCluster; 10438 CaseClusterIt FirstRight = W.LastCluster; 10439 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 10440 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 10441 10442 // Move LastLeft and FirstRight towards each other from opposite directions to 10443 // find a partitioning of the clusters which balances the probability on both 10444 // sides. If LeftProb and RightProb are equal, alternate which side is 10445 // taken to ensure 0-probability nodes are distributed evenly. 10446 unsigned I = 0; 10447 while (LastLeft + 1 < FirstRight) { 10448 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 10449 LeftProb += (++LastLeft)->Prob; 10450 else 10451 RightProb += (--FirstRight)->Prob; 10452 I++; 10453 } 10454 10455 while (true) { 10456 // Our binary search tree differs from a typical BST in that ours can have up 10457 // to three values in each leaf. The pivot selection above doesn't take that 10458 // into account, which means the tree might require more nodes and be less 10459 // efficient. We compensate for this here. 10460 10461 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 10462 unsigned NumRight = W.LastCluster - FirstRight + 1; 10463 10464 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 10465 // If one side has less than 3 clusters, and the other has more than 3, 10466 // consider taking a cluster from the other side. 10467 10468 if (NumLeft < NumRight) { 10469 // Consider moving the first cluster on the right to the left side. 10470 CaseCluster &CC = *FirstRight; 10471 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10472 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10473 if (LeftSideRank <= RightSideRank) { 10474 // Moving the cluster to the left does not demote it. 10475 ++LastLeft; 10476 ++FirstRight; 10477 continue; 10478 } 10479 } else { 10480 assert(NumRight < NumLeft); 10481 // Consider moving the last element on the left to the right side. 10482 CaseCluster &CC = *LastLeft; 10483 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10484 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10485 if (RightSideRank <= LeftSideRank) { 10486 // Moving the cluster to the right does not demot it. 10487 --LastLeft; 10488 --FirstRight; 10489 continue; 10490 } 10491 } 10492 } 10493 break; 10494 } 10495 10496 assert(LastLeft + 1 == FirstRight); 10497 assert(LastLeft >= W.FirstCluster); 10498 assert(FirstRight <= W.LastCluster); 10499 10500 // Use the first element on the right as pivot since we will make less-than 10501 // comparisons against it. 10502 CaseClusterIt PivotCluster = FirstRight; 10503 assert(PivotCluster > W.FirstCluster); 10504 assert(PivotCluster <= W.LastCluster); 10505 10506 CaseClusterIt FirstLeft = W.FirstCluster; 10507 CaseClusterIt LastRight = W.LastCluster; 10508 10509 const ConstantInt *Pivot = PivotCluster->Low; 10510 10511 // New blocks will be inserted immediately after the current one. 10512 MachineFunction::iterator BBI(W.MBB); 10513 ++BBI; 10514 10515 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 10516 // we can branch to its destination directly if it's squeezed exactly in 10517 // between the known lower bound and Pivot - 1. 10518 MachineBasicBlock *LeftMBB; 10519 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 10520 FirstLeft->Low == W.GE && 10521 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 10522 LeftMBB = FirstLeft->MBB; 10523 } else { 10524 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10525 FuncInfo.MF->insert(BBI, LeftMBB); 10526 WorkList.push_back( 10527 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 10528 // Put Cond in a virtual register to make it available from the new blocks. 10529 ExportFromCurrentBlock(Cond); 10530 } 10531 10532 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 10533 // single cluster, RHS.Low == Pivot, and we can branch to its destination 10534 // directly if RHS.High equals the current upper bound. 10535 MachineBasicBlock *RightMBB; 10536 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 10537 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 10538 RightMBB = FirstRight->MBB; 10539 } else { 10540 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10541 FuncInfo.MF->insert(BBI, RightMBB); 10542 WorkList.push_back( 10543 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 10544 // Put Cond in a virtual register to make it available from the new blocks. 10545 ExportFromCurrentBlock(Cond); 10546 } 10547 10548 // Create the CaseBlock record that will be used to lower the branch. 10549 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 10550 getCurSDLoc(), LeftProb, RightProb); 10551 10552 if (W.MBB == SwitchMBB) 10553 visitSwitchCase(CB, SwitchMBB); 10554 else 10555 SL->SwitchCases.push_back(CB); 10556 } 10557 10558 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 10559 // from the swith statement. 10560 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 10561 BranchProbability PeeledCaseProb) { 10562 if (PeeledCaseProb == BranchProbability::getOne()) 10563 return BranchProbability::getZero(); 10564 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 10565 10566 uint32_t Numerator = CaseProb.getNumerator(); 10567 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 10568 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 10569 } 10570 10571 // Try to peel the top probability case if it exceeds the threshold. 10572 // Return current MachineBasicBlock for the switch statement if the peeling 10573 // does not occur. 10574 // If the peeling is performed, return the newly created MachineBasicBlock 10575 // for the peeled switch statement. Also update Clusters to remove the peeled 10576 // case. PeeledCaseProb is the BranchProbability for the peeled case. 10577 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 10578 const SwitchInst &SI, CaseClusterVector &Clusters, 10579 BranchProbability &PeeledCaseProb) { 10580 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10581 // Don't perform if there is only one cluster or optimizing for size. 10582 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 10583 TM.getOptLevel() == CodeGenOpt::None || 10584 SwitchMBB->getParent()->getFunction().hasMinSize()) 10585 return SwitchMBB; 10586 10587 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 10588 unsigned PeeledCaseIndex = 0; 10589 bool SwitchPeeled = false; 10590 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 10591 CaseCluster &CC = Clusters[Index]; 10592 if (CC.Prob < TopCaseProb) 10593 continue; 10594 TopCaseProb = CC.Prob; 10595 PeeledCaseIndex = Index; 10596 SwitchPeeled = true; 10597 } 10598 if (!SwitchPeeled) 10599 return SwitchMBB; 10600 10601 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 10602 << TopCaseProb << "\n"); 10603 10604 // Record the MBB for the peeled switch statement. 10605 MachineFunction::iterator BBI(SwitchMBB); 10606 ++BBI; 10607 MachineBasicBlock *PeeledSwitchMBB = 10608 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 10609 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 10610 10611 ExportFromCurrentBlock(SI.getCondition()); 10612 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 10613 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 10614 nullptr, nullptr, TopCaseProb.getCompl()}; 10615 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 10616 10617 Clusters.erase(PeeledCaseIt); 10618 for (CaseCluster &CC : Clusters) { 10619 LLVM_DEBUG( 10620 dbgs() << "Scale the probablity for one cluster, before scaling: " 10621 << CC.Prob << "\n"); 10622 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 10623 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 10624 } 10625 PeeledCaseProb = TopCaseProb; 10626 return PeeledSwitchMBB; 10627 } 10628 10629 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 10630 // Extract cases from the switch. 10631 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10632 CaseClusterVector Clusters; 10633 Clusters.reserve(SI.getNumCases()); 10634 for (auto I : SI.cases()) { 10635 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 10636 const ConstantInt *CaseVal = I.getCaseValue(); 10637 BranchProbability Prob = 10638 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 10639 : BranchProbability(1, SI.getNumCases() + 1); 10640 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 10641 } 10642 10643 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 10644 10645 // Cluster adjacent cases with the same destination. We do this at all 10646 // optimization levels because it's cheap to do and will make codegen faster 10647 // if there are many clusters. 10648 sortAndRangeify(Clusters); 10649 10650 // The branch probablity of the peeled case. 10651 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 10652 MachineBasicBlock *PeeledSwitchMBB = 10653 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 10654 10655 // If there is only the default destination, jump there directly. 10656 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10657 if (Clusters.empty()) { 10658 assert(PeeledSwitchMBB == SwitchMBB); 10659 SwitchMBB->addSuccessor(DefaultMBB); 10660 if (DefaultMBB != NextBlock(SwitchMBB)) { 10661 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 10662 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 10663 } 10664 return; 10665 } 10666 10667 SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI()); 10668 SL->findBitTestClusters(Clusters, &SI); 10669 10670 LLVM_DEBUG({ 10671 dbgs() << "Case clusters: "; 10672 for (const CaseCluster &C : Clusters) { 10673 if (C.Kind == CC_JumpTable) 10674 dbgs() << "JT:"; 10675 if (C.Kind == CC_BitTests) 10676 dbgs() << "BT:"; 10677 10678 C.Low->getValue().print(dbgs(), true); 10679 if (C.Low != C.High) { 10680 dbgs() << '-'; 10681 C.High->getValue().print(dbgs(), true); 10682 } 10683 dbgs() << ' '; 10684 } 10685 dbgs() << '\n'; 10686 }); 10687 10688 assert(!Clusters.empty()); 10689 SwitchWorkList WorkList; 10690 CaseClusterIt First = Clusters.begin(); 10691 CaseClusterIt Last = Clusters.end() - 1; 10692 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 10693 // Scale the branchprobability for DefaultMBB if the peel occurs and 10694 // DefaultMBB is not replaced. 10695 if (PeeledCaseProb != BranchProbability::getZero() && 10696 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 10697 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 10698 WorkList.push_back( 10699 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 10700 10701 while (!WorkList.empty()) { 10702 SwitchWorkListItem W = WorkList.back(); 10703 WorkList.pop_back(); 10704 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 10705 10706 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 10707 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 10708 // For optimized builds, lower large range as a balanced binary tree. 10709 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 10710 continue; 10711 } 10712 10713 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 10714 } 10715 } 10716 10717 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 10718 SmallVector<EVT, 4> ValueVTs; 10719 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 10720 ValueVTs); 10721 unsigned NumValues = ValueVTs.size(); 10722 if (NumValues == 0) return; 10723 10724 SmallVector<SDValue, 4> Values(NumValues); 10725 SDValue Op = getValue(I.getOperand(0)); 10726 10727 for (unsigned i = 0; i != NumValues; ++i) 10728 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 10729 SDValue(Op.getNode(), Op.getResNo() + i)); 10730 10731 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 10732 DAG.getVTList(ValueVTs), Values)); 10733 } 10734