xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 9fd2e2c2fd0dbd5d11a5899bd6bb4db0fd3f2c35)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/BitVector.h"
18 #include "llvm/ADT/STLExtras.h"
19 #include "llvm/ADT/SmallPtrSet.h"
20 #include "llvm/ADT/SmallSet.h"
21 #include "llvm/ADT/StringRef.h"
22 #include "llvm/ADT/Twine.h"
23 #include "llvm/Analysis/AliasAnalysis.h"
24 #include "llvm/Analysis/BranchProbabilityInfo.h"
25 #include "llvm/Analysis/ConstantFolding.h"
26 #include "llvm/Analysis/Loads.h"
27 #include "llvm/Analysis/MemoryLocation.h"
28 #include "llvm/Analysis/TargetLibraryInfo.h"
29 #include "llvm/Analysis/TargetTransformInfo.h"
30 #include "llvm/Analysis/ValueTracking.h"
31 #include "llvm/Analysis/VectorUtils.h"
32 #include "llvm/CodeGen/Analysis.h"
33 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h"
34 #include "llvm/CodeGen/CodeGenCommonISel.h"
35 #include "llvm/CodeGen/FunctionLoweringInfo.h"
36 #include "llvm/CodeGen/GCMetadata.h"
37 #include "llvm/CodeGen/ISDOpcodes.h"
38 #include "llvm/CodeGen/MachineBasicBlock.h"
39 #include "llvm/CodeGen/MachineFrameInfo.h"
40 #include "llvm/CodeGen/MachineFunction.h"
41 #include "llvm/CodeGen/MachineInstrBuilder.h"
42 #include "llvm/CodeGen/MachineInstrBundleIterator.h"
43 #include "llvm/CodeGen/MachineMemOperand.h"
44 #include "llvm/CodeGen/MachineModuleInfo.h"
45 #include "llvm/CodeGen/MachineOperand.h"
46 #include "llvm/CodeGen/MachineRegisterInfo.h"
47 #include "llvm/CodeGen/RuntimeLibcalls.h"
48 #include "llvm/CodeGen/SelectionDAG.h"
49 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
50 #include "llvm/CodeGen/StackMaps.h"
51 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
52 #include "llvm/CodeGen/TargetFrameLowering.h"
53 #include "llvm/CodeGen/TargetInstrInfo.h"
54 #include "llvm/CodeGen/TargetOpcodes.h"
55 #include "llvm/CodeGen/TargetRegisterInfo.h"
56 #include "llvm/CodeGen/TargetSubtargetInfo.h"
57 #include "llvm/CodeGen/WinEHFuncInfo.h"
58 #include "llvm/IR/Argument.h"
59 #include "llvm/IR/Attributes.h"
60 #include "llvm/IR/BasicBlock.h"
61 #include "llvm/IR/CFG.h"
62 #include "llvm/IR/CallingConv.h"
63 #include "llvm/IR/Constant.h"
64 #include "llvm/IR/ConstantRange.h"
65 #include "llvm/IR/Constants.h"
66 #include "llvm/IR/DataLayout.h"
67 #include "llvm/IR/DebugInfo.h"
68 #include "llvm/IR/DebugInfoMetadata.h"
69 #include "llvm/IR/DerivedTypes.h"
70 #include "llvm/IR/DiagnosticInfo.h"
71 #include "llvm/IR/EHPersonalities.h"
72 #include "llvm/IR/Function.h"
73 #include "llvm/IR/GetElementPtrTypeIterator.h"
74 #include "llvm/IR/InlineAsm.h"
75 #include "llvm/IR/InstrTypes.h"
76 #include "llvm/IR/Instructions.h"
77 #include "llvm/IR/IntrinsicInst.h"
78 #include "llvm/IR/Intrinsics.h"
79 #include "llvm/IR/IntrinsicsAArch64.h"
80 #include "llvm/IR/IntrinsicsAMDGPU.h"
81 #include "llvm/IR/IntrinsicsWebAssembly.h"
82 #include "llvm/IR/LLVMContext.h"
83 #include "llvm/IR/Metadata.h"
84 #include "llvm/IR/Module.h"
85 #include "llvm/IR/Operator.h"
86 #include "llvm/IR/PatternMatch.h"
87 #include "llvm/IR/Statepoint.h"
88 #include "llvm/IR/Type.h"
89 #include "llvm/IR/User.h"
90 #include "llvm/IR/Value.h"
91 #include "llvm/MC/MCContext.h"
92 #include "llvm/Support/AtomicOrdering.h"
93 #include "llvm/Support/Casting.h"
94 #include "llvm/Support/CommandLine.h"
95 #include "llvm/Support/Compiler.h"
96 #include "llvm/Support/Debug.h"
97 #include "llvm/Support/InstructionCost.h"
98 #include "llvm/Support/MathExtras.h"
99 #include "llvm/Support/raw_ostream.h"
100 #include "llvm/Target/TargetIntrinsicInfo.h"
101 #include "llvm/Target/TargetMachine.h"
102 #include "llvm/Target/TargetOptions.h"
103 #include "llvm/TargetParser/Triple.h"
104 #include "llvm/Transforms/Utils/Local.h"
105 #include <cstddef>
106 #include <iterator>
107 #include <limits>
108 #include <optional>
109 #include <tuple>
110 
111 using namespace llvm;
112 using namespace PatternMatch;
113 using namespace SwitchCG;
114 
115 #define DEBUG_TYPE "isel"
116 
117 /// LimitFloatPrecision - Generate low-precision inline sequences for
118 /// some float libcalls (6, 8 or 12 bits).
119 static unsigned LimitFloatPrecision;
120 
121 static cl::opt<bool>
122     InsertAssertAlign("insert-assert-align", cl::init(true),
123                       cl::desc("Insert the experimental `assertalign` node."),
124                       cl::ReallyHidden);
125 
126 static cl::opt<unsigned, true>
127     LimitFPPrecision("limit-float-precision",
128                      cl::desc("Generate low-precision inline sequences "
129                               "for some float libcalls"),
130                      cl::location(LimitFloatPrecision), cl::Hidden,
131                      cl::init(0));
132 
133 static cl::opt<unsigned> SwitchPeelThreshold(
134     "switch-peel-threshold", cl::Hidden, cl::init(66),
135     cl::desc("Set the case probability threshold for peeling the case from a "
136              "switch statement. A value greater than 100 will void this "
137              "optimization"));
138 
139 // Limit the width of DAG chains. This is important in general to prevent
140 // DAG-based analysis from blowing up. For example, alias analysis and
141 // load clustering may not complete in reasonable time. It is difficult to
142 // recognize and avoid this situation within each individual analysis, and
143 // future analyses are likely to have the same behavior. Limiting DAG width is
144 // the safe approach and will be especially important with global DAGs.
145 //
146 // MaxParallelChains default is arbitrarily high to avoid affecting
147 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
148 // sequence over this should have been converted to llvm.memcpy by the
149 // frontend. It is easy to induce this behavior with .ll code such as:
150 // %buffer = alloca [4096 x i8]
151 // %data = load [4096 x i8]* %argPtr
152 // store [4096 x i8] %data, [4096 x i8]* %buffer
153 static const unsigned MaxParallelChains = 64;
154 
155 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
156                                       const SDValue *Parts, unsigned NumParts,
157                                       MVT PartVT, EVT ValueVT, const Value *V,
158                                       SDValue InChain,
159                                       std::optional<CallingConv::ID> CC);
160 
161 /// getCopyFromParts - Create a value that contains the specified legal parts
162 /// combined into the value they represent.  If the parts combine to a type
163 /// larger than ValueVT then AssertOp can be used to specify whether the extra
164 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
165 /// (ISD::AssertSext).
166 static SDValue
167 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts,
168                  unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V,
169                  SDValue InChain,
170                  std::optional<CallingConv::ID> CC = std::nullopt,
171                  std::optional<ISD::NodeType> AssertOp = std::nullopt) {
172   // Let the target assemble the parts if it wants to
173   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
174   if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts,
175                                                    PartVT, ValueVT, CC))
176     return Val;
177 
178   if (ValueVT.isVector())
179     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
180                                   InChain, CC);
181 
182   assert(NumParts > 0 && "No parts to assemble!");
183   SDValue Val = Parts[0];
184 
185   if (NumParts > 1) {
186     // Assemble the value from multiple parts.
187     if (ValueVT.isInteger()) {
188       unsigned PartBits = PartVT.getSizeInBits();
189       unsigned ValueBits = ValueVT.getSizeInBits();
190 
191       // Assemble the power of 2 part.
192       unsigned RoundParts = llvm::bit_floor(NumParts);
193       unsigned RoundBits = PartBits * RoundParts;
194       EVT RoundVT = RoundBits == ValueBits ?
195         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
196       SDValue Lo, Hi;
197 
198       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
199 
200       if (RoundParts > 2) {
201         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, PartVT, HalfVT, V,
202                               InChain);
203         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, RoundParts / 2,
204                               PartVT, HalfVT, V, InChain);
205       } else {
206         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
207         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
208       }
209 
210       if (DAG.getDataLayout().isBigEndian())
211         std::swap(Lo, Hi);
212 
213       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
214 
215       if (RoundParts < NumParts) {
216         // Assemble the trailing non-power-of-2 part.
217         unsigned OddParts = NumParts - RoundParts;
218         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
219         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
220                               OddVT, V, InChain, CC);
221 
222         // Combine the round and odd parts.
223         Lo = Val;
224         if (DAG.getDataLayout().isBigEndian())
225           std::swap(Lo, Hi);
226         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
227         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
228         Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
229                          DAG.getConstant(Lo.getValueSizeInBits(), DL,
230                                          TLI.getShiftAmountTy(
231                                              TotalVT, DAG.getDataLayout())));
232         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
233         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
234       }
235     } else if (PartVT.isFloatingPoint()) {
236       // FP split into multiple FP parts (for ppcf128)
237       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
238              "Unexpected split");
239       SDValue Lo, Hi;
240       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
241       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
242       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
243         std::swap(Lo, Hi);
244       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
245     } else {
246       // FP split into integer parts (soft fp)
247       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
248              !PartVT.isVector() && "Unexpected split");
249       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
250       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V,
251                              InChain, CC);
252     }
253   }
254 
255   // There is now one part, held in Val.  Correct it to match ValueVT.
256   // PartEVT is the type of the register class that holds the value.
257   // ValueVT is the type of the inline asm operation.
258   EVT PartEVT = Val.getValueType();
259 
260   if (PartEVT == ValueVT)
261     return Val;
262 
263   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
264       ValueVT.bitsLT(PartEVT)) {
265     // For an FP value in an integer part, we need to truncate to the right
266     // width first.
267     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
268     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
269   }
270 
271   // Handle types that have the same size.
272   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
273     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
274 
275   // Handle types with different sizes.
276   if (PartEVT.isInteger() && ValueVT.isInteger()) {
277     if (ValueVT.bitsLT(PartEVT)) {
278       // For a truncate, see if we have any information to
279       // indicate whether the truncated bits will always be
280       // zero or sign-extension.
281       if (AssertOp)
282         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
283                           DAG.getValueType(ValueVT));
284       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
285     }
286     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
287   }
288 
289   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
290     // FP_ROUND's are always exact here.
291     if (ValueVT.bitsLT(Val.getValueType())) {
292 
293       SDValue NoChange =
294           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
295 
296       if (DAG.getMachineFunction().getFunction().getAttributes().hasFnAttr(
297               llvm::Attribute::StrictFP)) {
298         return DAG.getNode(ISD::STRICT_FP_ROUND, DL,
299                            DAG.getVTList(ValueVT, MVT::Other), InChain, Val,
300                            NoChange);
301       }
302 
303       return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, NoChange);
304     }
305 
306     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
307   }
308 
309   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
310   // then truncating.
311   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
312       ValueVT.bitsLT(PartEVT)) {
313     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
314     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
315   }
316 
317   report_fatal_error("Unknown mismatch in getCopyFromParts!");
318 }
319 
320 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
321                                               const Twine &ErrMsg) {
322   const Instruction *I = dyn_cast_or_null<Instruction>(V);
323   if (!V)
324     return Ctx.emitError(ErrMsg);
325 
326   const char *AsmError = ", possible invalid constraint for vector type";
327   if (const CallInst *CI = dyn_cast<CallInst>(I))
328     if (CI->isInlineAsm())
329       return Ctx.emitError(I, ErrMsg + AsmError);
330 
331   return Ctx.emitError(I, ErrMsg);
332 }
333 
334 /// getCopyFromPartsVector - Create a value that contains the specified legal
335 /// parts combined into the value they represent.  If the parts combine to a
336 /// type larger than ValueVT then AssertOp can be used to specify whether the
337 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
338 /// ValueVT (ISD::AssertSext).
339 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
340                                       const SDValue *Parts, unsigned NumParts,
341                                       MVT PartVT, EVT ValueVT, const Value *V,
342                                       SDValue InChain,
343                                       std::optional<CallingConv::ID> CallConv) {
344   assert(ValueVT.isVector() && "Not a vector value");
345   assert(NumParts > 0 && "No parts to assemble!");
346   const bool IsABIRegCopy = CallConv.has_value();
347 
348   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
349   SDValue Val = Parts[0];
350 
351   // Handle a multi-element vector.
352   if (NumParts > 1) {
353     EVT IntermediateVT;
354     MVT RegisterVT;
355     unsigned NumIntermediates;
356     unsigned NumRegs;
357 
358     if (IsABIRegCopy) {
359       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
360           *DAG.getContext(), *CallConv, ValueVT, IntermediateVT,
361           NumIntermediates, RegisterVT);
362     } else {
363       NumRegs =
364           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
365                                      NumIntermediates, RegisterVT);
366     }
367 
368     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
369     NumParts = NumRegs; // Silence a compiler warning.
370     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
371     assert(RegisterVT.getSizeInBits() ==
372            Parts[0].getSimpleValueType().getSizeInBits() &&
373            "Part type sizes don't match!");
374 
375     // Assemble the parts into intermediate operands.
376     SmallVector<SDValue, 8> Ops(NumIntermediates);
377     if (NumIntermediates == NumParts) {
378       // If the register was not expanded, truncate or copy the value,
379       // as appropriate.
380       for (unsigned i = 0; i != NumParts; ++i)
381         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, PartVT, IntermediateVT,
382                                   V, InChain, CallConv);
383     } else if (NumParts > 0) {
384       // If the intermediate type was expanded, build the intermediate
385       // operands from the parts.
386       assert(NumParts % NumIntermediates == 0 &&
387              "Must expand into a divisible number of parts!");
388       unsigned Factor = NumParts / NumIntermediates;
389       for (unsigned i = 0; i != NumIntermediates; ++i)
390         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, PartVT,
391                                   IntermediateVT, V, InChain, CallConv);
392     }
393 
394     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
395     // intermediate operands.
396     EVT BuiltVectorTy =
397         IntermediateVT.isVector()
398             ? EVT::getVectorVT(
399                   *DAG.getContext(), IntermediateVT.getScalarType(),
400                   IntermediateVT.getVectorElementCount() * NumParts)
401             : EVT::getVectorVT(*DAG.getContext(),
402                                IntermediateVT.getScalarType(),
403                                NumIntermediates);
404     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
405                                                 : ISD::BUILD_VECTOR,
406                       DL, BuiltVectorTy, Ops);
407   }
408 
409   // There is now one part, held in Val.  Correct it to match ValueVT.
410   EVT PartEVT = Val.getValueType();
411 
412   if (PartEVT == ValueVT)
413     return Val;
414 
415   if (PartEVT.isVector()) {
416     // Vector/Vector bitcast.
417     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
418       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
419 
420     // If the parts vector has more elements than the value vector, then we
421     // have a vector widening case (e.g. <2 x float> -> <4 x float>).
422     // Extract the elements we want.
423     if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) {
424       assert((PartEVT.getVectorElementCount().getKnownMinValue() >
425               ValueVT.getVectorElementCount().getKnownMinValue()) &&
426              (PartEVT.getVectorElementCount().isScalable() ==
427               ValueVT.getVectorElementCount().isScalable()) &&
428              "Cannot narrow, it would be a lossy transformation");
429       PartEVT =
430           EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(),
431                            ValueVT.getVectorElementCount());
432       Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val,
433                         DAG.getVectorIdxConstant(0, DL));
434       if (PartEVT == ValueVT)
435         return Val;
436       if (PartEVT.isInteger() && ValueVT.isFloatingPoint())
437         return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
438 
439       // Vector/Vector bitcast (e.g. <2 x bfloat> -> <2 x half>).
440       if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
441         return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
442     }
443 
444     // Promoted vector extract
445     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
446   }
447 
448   // Trivial bitcast if the types are the same size and the destination
449   // vector type is legal.
450   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
451       TLI.isTypeLegal(ValueVT))
452     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
453 
454   if (ValueVT.getVectorNumElements() != 1) {
455      // Certain ABIs require that vectors are passed as integers. For vectors
456      // are the same size, this is an obvious bitcast.
457      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
458        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
459      } else if (ValueVT.bitsLT(PartEVT)) {
460        const uint64_t ValueSize = ValueVT.getFixedSizeInBits();
461        EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
462        // Drop the extra bits.
463        Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
464        return DAG.getBitcast(ValueVT, Val);
465      }
466 
467      diagnosePossiblyInvalidConstraint(
468          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
469      return DAG.getUNDEF(ValueVT);
470   }
471 
472   // Handle cases such as i8 -> <1 x i1>
473   EVT ValueSVT = ValueVT.getVectorElementType();
474   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
475     unsigned ValueSize = ValueSVT.getSizeInBits();
476     if (ValueSize == PartEVT.getSizeInBits()) {
477       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
478     } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) {
479       // It's possible a scalar floating point type gets softened to integer and
480       // then promoted to a larger integer. If PartEVT is the larger integer
481       // we need to truncate it and then bitcast to the FP type.
482       assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types");
483       EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
484       Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
485       Val = DAG.getBitcast(ValueSVT, Val);
486     } else {
487       Val = ValueVT.isFloatingPoint()
488                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
489                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
490     }
491   }
492 
493   return DAG.getBuildVector(ValueVT, DL, Val);
494 }
495 
496 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
497                                  SDValue Val, SDValue *Parts, unsigned NumParts,
498                                  MVT PartVT, const Value *V,
499                                  std::optional<CallingConv::ID> CallConv);
500 
501 /// getCopyToParts - Create a series of nodes that contain the specified value
502 /// split into legal parts.  If the parts contain more bits than Val, then, for
503 /// integers, ExtendKind can be used to specify how to generate the extra bits.
504 static void
505 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts,
506                unsigned NumParts, MVT PartVT, const Value *V,
507                std::optional<CallingConv::ID> CallConv = std::nullopt,
508                ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
509   // Let the target split the parts if it wants to
510   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
511   if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT,
512                                       CallConv))
513     return;
514   EVT ValueVT = Val.getValueType();
515 
516   // Handle the vector case separately.
517   if (ValueVT.isVector())
518     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
519                                 CallConv);
520 
521   unsigned OrigNumParts = NumParts;
522   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
523          "Copying to an illegal type!");
524 
525   if (NumParts == 0)
526     return;
527 
528   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
529   EVT PartEVT = PartVT;
530   if (PartEVT == ValueVT) {
531     assert(NumParts == 1 && "No-op copy with multiple parts!");
532     Parts[0] = Val;
533     return;
534   }
535 
536   unsigned PartBits = PartVT.getSizeInBits();
537   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
538     // If the parts cover more bits than the value has, promote the value.
539     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
540       assert(NumParts == 1 && "Do not know what to promote to!");
541       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
542     } else {
543       if (ValueVT.isFloatingPoint()) {
544         // FP values need to be bitcast, then extended if they are being put
545         // into a larger container.
546         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
547         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
548       }
549       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
550              ValueVT.isInteger() &&
551              "Unknown mismatch!");
552       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
553       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
554       if (PartVT == MVT::x86mmx)
555         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
556     }
557   } else if (PartBits == ValueVT.getSizeInBits()) {
558     // Different types of the same size.
559     assert(NumParts == 1 && PartEVT != ValueVT);
560     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
561   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
562     // If the parts cover less bits than value has, truncate the value.
563     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
564            ValueVT.isInteger() &&
565            "Unknown mismatch!");
566     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
567     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
568     if (PartVT == MVT::x86mmx)
569       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
570   }
571 
572   // The value may have changed - recompute ValueVT.
573   ValueVT = Val.getValueType();
574   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
575          "Failed to tile the value with PartVT!");
576 
577   if (NumParts == 1) {
578     if (PartEVT != ValueVT) {
579       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
580                                         "scalar-to-vector conversion failed");
581       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
582     }
583 
584     Parts[0] = Val;
585     return;
586   }
587 
588   // Expand the value into multiple parts.
589   if (NumParts & (NumParts - 1)) {
590     // The number of parts is not a power of 2.  Split off and copy the tail.
591     assert(PartVT.isInteger() && ValueVT.isInteger() &&
592            "Do not know what to expand to!");
593     unsigned RoundParts = llvm::bit_floor(NumParts);
594     unsigned RoundBits = RoundParts * PartBits;
595     unsigned OddParts = NumParts - RoundParts;
596     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
597       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL));
598 
599     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
600                    CallConv);
601 
602     if (DAG.getDataLayout().isBigEndian())
603       // The odd parts were reversed by getCopyToParts - unreverse them.
604       std::reverse(Parts + RoundParts, Parts + NumParts);
605 
606     NumParts = RoundParts;
607     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
608     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
609   }
610 
611   // The number of parts is a power of 2.  Repeatedly bisect the value using
612   // EXTRACT_ELEMENT.
613   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
614                          EVT::getIntegerVT(*DAG.getContext(),
615                                            ValueVT.getSizeInBits()),
616                          Val);
617 
618   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
619     for (unsigned i = 0; i < NumParts; i += StepSize) {
620       unsigned ThisBits = StepSize * PartBits / 2;
621       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
622       SDValue &Part0 = Parts[i];
623       SDValue &Part1 = Parts[i+StepSize/2];
624 
625       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
626                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
627       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
628                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
629 
630       if (ThisBits == PartBits && ThisVT != PartVT) {
631         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
632         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
633       }
634     }
635   }
636 
637   if (DAG.getDataLayout().isBigEndian())
638     std::reverse(Parts, Parts + OrigNumParts);
639 }
640 
641 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val,
642                                      const SDLoc &DL, EVT PartVT) {
643   if (!PartVT.isVector())
644     return SDValue();
645 
646   EVT ValueVT = Val.getValueType();
647   EVT PartEVT = PartVT.getVectorElementType();
648   EVT ValueEVT = ValueVT.getVectorElementType();
649   ElementCount PartNumElts = PartVT.getVectorElementCount();
650   ElementCount ValueNumElts = ValueVT.getVectorElementCount();
651 
652   // We only support widening vectors with equivalent element types and
653   // fixed/scalable properties. If a target needs to widen a fixed-length type
654   // to a scalable one, it should be possible to use INSERT_SUBVECTOR below.
655   if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) ||
656       PartNumElts.isScalable() != ValueNumElts.isScalable())
657     return SDValue();
658 
659   // Have a try for bf16 because some targets share its ABI with fp16.
660   if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) {
661     assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
662            "Cannot widen to illegal type");
663     Val = DAG.getNode(ISD::BITCAST, DL,
664                       ValueVT.changeVectorElementType(MVT::f16), Val);
665   } else if (PartEVT != ValueEVT) {
666     return SDValue();
667   }
668 
669   // Widening a scalable vector to another scalable vector is done by inserting
670   // the vector into a larger undef one.
671   if (PartNumElts.isScalable())
672     return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT),
673                        Val, DAG.getVectorIdxConstant(0, DL));
674 
675   // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
676   // undef elements.
677   SmallVector<SDValue, 16> Ops;
678   DAG.ExtractVectorElements(Val, Ops);
679   SDValue EltUndef = DAG.getUNDEF(PartEVT);
680   Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef);
681 
682   // FIXME: Use CONCAT for 2x -> 4x.
683   return DAG.getBuildVector(PartVT, DL, Ops);
684 }
685 
686 /// getCopyToPartsVector - Create a series of nodes that contain the specified
687 /// value split into legal parts.
688 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
689                                  SDValue Val, SDValue *Parts, unsigned NumParts,
690                                  MVT PartVT, const Value *V,
691                                  std::optional<CallingConv::ID> CallConv) {
692   EVT ValueVT = Val.getValueType();
693   assert(ValueVT.isVector() && "Not a vector");
694   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
695   const bool IsABIRegCopy = CallConv.has_value();
696 
697   if (NumParts == 1) {
698     EVT PartEVT = PartVT;
699     if (PartEVT == ValueVT) {
700       // Nothing to do.
701     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
702       // Bitconvert vector->vector case.
703       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
704     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
705       Val = Widened;
706     } else if (PartVT.isVector() &&
707                PartEVT.getVectorElementType().bitsGE(
708                    ValueVT.getVectorElementType()) &&
709                PartEVT.getVectorElementCount() ==
710                    ValueVT.getVectorElementCount()) {
711 
712       // Promoted vector extract
713       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
714     } else if (PartEVT.isVector() &&
715                PartEVT.getVectorElementType() !=
716                    ValueVT.getVectorElementType() &&
717                TLI.getTypeAction(*DAG.getContext(), ValueVT) ==
718                    TargetLowering::TypeWidenVector) {
719       // Combination of widening and promotion.
720       EVT WidenVT =
721           EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(),
722                            PartVT.getVectorElementCount());
723       SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT);
724       Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT);
725     } else {
726       // Don't extract an integer from a float vector. This can happen if the
727       // FP type gets softened to integer and then promoted. The promotion
728       // prevents it from being picked up by the earlier bitcast case.
729       if (ValueVT.getVectorElementCount().isScalar() &&
730           (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) {
731         Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
732                           DAG.getVectorIdxConstant(0, DL));
733       } else {
734         uint64_t ValueSize = ValueVT.getFixedSizeInBits();
735         assert(PartVT.getFixedSizeInBits() > ValueSize &&
736                "lossy conversion of vector to scalar type");
737         EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
738         Val = DAG.getBitcast(IntermediateType, Val);
739         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
740       }
741     }
742 
743     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
744     Parts[0] = Val;
745     return;
746   }
747 
748   // Handle a multi-element vector.
749   EVT IntermediateVT;
750   MVT RegisterVT;
751   unsigned NumIntermediates;
752   unsigned NumRegs;
753   if (IsABIRegCopy) {
754     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
755         *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates,
756         RegisterVT);
757   } else {
758     NumRegs =
759         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
760                                    NumIntermediates, RegisterVT);
761   }
762 
763   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
764   NumParts = NumRegs; // Silence a compiler warning.
765   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
766 
767   assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() &&
768          "Mixing scalable and fixed vectors when copying in parts");
769 
770   std::optional<ElementCount> DestEltCnt;
771 
772   if (IntermediateVT.isVector())
773     DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates;
774   else
775     DestEltCnt = ElementCount::getFixed(NumIntermediates);
776 
777   EVT BuiltVectorTy = EVT::getVectorVT(
778       *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt);
779 
780   if (ValueVT == BuiltVectorTy) {
781     // Nothing to do.
782   } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) {
783     // Bitconvert vector->vector case.
784     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
785   } else {
786     if (BuiltVectorTy.getVectorElementType().bitsGT(
787             ValueVT.getVectorElementType())) {
788       // Integer promotion.
789       ValueVT = EVT::getVectorVT(*DAG.getContext(),
790                                  BuiltVectorTy.getVectorElementType(),
791                                  ValueVT.getVectorElementCount());
792       Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
793     }
794 
795     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) {
796       Val = Widened;
797     }
798   }
799 
800   assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type");
801 
802   // Split the vector into intermediate operands.
803   SmallVector<SDValue, 8> Ops(NumIntermediates);
804   for (unsigned i = 0; i != NumIntermediates; ++i) {
805     if (IntermediateVT.isVector()) {
806       // This does something sensible for scalable vectors - see the
807       // definition of EXTRACT_SUBVECTOR for further details.
808       unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements();
809       Ops[i] =
810           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
811                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
812     } else {
813       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
814                            DAG.getVectorIdxConstant(i, DL));
815     }
816   }
817 
818   // Split the intermediate operands into legal parts.
819   if (NumParts == NumIntermediates) {
820     // If the register was not expanded, promote or copy the value,
821     // as appropriate.
822     for (unsigned i = 0; i != NumParts; ++i)
823       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
824   } else if (NumParts > 0) {
825     // If the intermediate type was expanded, split each the value into
826     // legal parts.
827     assert(NumIntermediates != 0 && "division by zero");
828     assert(NumParts % NumIntermediates == 0 &&
829            "Must expand into a divisible number of parts!");
830     unsigned Factor = NumParts / NumIntermediates;
831     for (unsigned i = 0; i != NumIntermediates; ++i)
832       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
833                      CallConv);
834   }
835 }
836 
837 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
838                            EVT valuevt, std::optional<CallingConv::ID> CC)
839     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
840       RegCount(1, regs.size()), CallConv(CC) {}
841 
842 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
843                            const DataLayout &DL, unsigned Reg, Type *Ty,
844                            std::optional<CallingConv::ID> CC) {
845   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
846 
847   CallConv = CC;
848 
849   for (EVT ValueVT : ValueVTs) {
850     unsigned NumRegs =
851         isABIMangled()
852             ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT)
853             : TLI.getNumRegisters(Context, ValueVT);
854     MVT RegisterVT =
855         isABIMangled()
856             ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT)
857             : TLI.getRegisterType(Context, ValueVT);
858     for (unsigned i = 0; i != NumRegs; ++i)
859       Regs.push_back(Reg + i);
860     RegVTs.push_back(RegisterVT);
861     RegCount.push_back(NumRegs);
862     Reg += NumRegs;
863   }
864 }
865 
866 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
867                                       FunctionLoweringInfo &FuncInfo,
868                                       const SDLoc &dl, SDValue &Chain,
869                                       SDValue *Glue, const Value *V) const {
870   // A Value with type {} or [0 x %t] needs no registers.
871   if (ValueVTs.empty())
872     return SDValue();
873 
874   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
875 
876   // Assemble the legal parts into the final values.
877   SmallVector<SDValue, 4> Values(ValueVTs.size());
878   SmallVector<SDValue, 8> Parts;
879   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
880     // Copy the legal parts from the registers.
881     EVT ValueVT = ValueVTs[Value];
882     unsigned NumRegs = RegCount[Value];
883     MVT RegisterVT = isABIMangled()
884                          ? TLI.getRegisterTypeForCallingConv(
885                                *DAG.getContext(), *CallConv, RegVTs[Value])
886                          : RegVTs[Value];
887 
888     Parts.resize(NumRegs);
889     for (unsigned i = 0; i != NumRegs; ++i) {
890       SDValue P;
891       if (!Glue) {
892         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
893       } else {
894         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Glue);
895         *Glue = P.getValue(2);
896       }
897 
898       Chain = P.getValue(1);
899       Parts[i] = P;
900 
901       // If the source register was virtual and if we know something about it,
902       // add an assert node.
903       if (!Register::isVirtualRegister(Regs[Part + i]) ||
904           !RegisterVT.isInteger())
905         continue;
906 
907       const FunctionLoweringInfo::LiveOutInfo *LOI =
908         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
909       if (!LOI)
910         continue;
911 
912       unsigned RegSize = RegisterVT.getScalarSizeInBits();
913       unsigned NumSignBits = LOI->NumSignBits;
914       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
915 
916       if (NumZeroBits == RegSize) {
917         // The current value is a zero.
918         // Explicitly express that as it would be easier for
919         // optimizations to kick in.
920         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
921         continue;
922       }
923 
924       // FIXME: We capture more information than the dag can represent.  For
925       // now, just use the tightest assertzext/assertsext possible.
926       bool isSExt;
927       EVT FromVT(MVT::Other);
928       if (NumZeroBits) {
929         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
930         isSExt = false;
931       } else if (NumSignBits > 1) {
932         FromVT =
933             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
934         isSExt = true;
935       } else {
936         continue;
937       }
938       // Add an assertion node.
939       assert(FromVT != MVT::Other);
940       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
941                              RegisterVT, P, DAG.getValueType(FromVT));
942     }
943 
944     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
945                                      RegisterVT, ValueVT, V, Chain, CallConv);
946     Part += NumRegs;
947     Parts.clear();
948   }
949 
950   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
951 }
952 
953 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
954                                  const SDLoc &dl, SDValue &Chain, SDValue *Glue,
955                                  const Value *V,
956                                  ISD::NodeType PreferredExtendType) const {
957   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
958   ISD::NodeType ExtendKind = PreferredExtendType;
959 
960   // Get the list of the values's legal parts.
961   unsigned NumRegs = Regs.size();
962   SmallVector<SDValue, 8> Parts(NumRegs);
963   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
964     unsigned NumParts = RegCount[Value];
965 
966     MVT RegisterVT = isABIMangled()
967                          ? TLI.getRegisterTypeForCallingConv(
968                                *DAG.getContext(), *CallConv, RegVTs[Value])
969                          : RegVTs[Value];
970 
971     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
972       ExtendKind = ISD::ZERO_EXTEND;
973 
974     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
975                    NumParts, RegisterVT, V, CallConv, ExtendKind);
976     Part += NumParts;
977   }
978 
979   // Copy the parts into the registers.
980   SmallVector<SDValue, 8> Chains(NumRegs);
981   for (unsigned i = 0; i != NumRegs; ++i) {
982     SDValue Part;
983     if (!Glue) {
984       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
985     } else {
986       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Glue);
987       *Glue = Part.getValue(1);
988     }
989 
990     Chains[i] = Part.getValue(0);
991   }
992 
993   if (NumRegs == 1 || Glue)
994     // If NumRegs > 1 && Glue is used then the use of the last CopyToReg is
995     // flagged to it. That is the CopyToReg nodes and the user are considered
996     // a single scheduling unit. If we create a TokenFactor and return it as
997     // chain, then the TokenFactor is both a predecessor (operand) of the
998     // user as well as a successor (the TF operands are flagged to the user).
999     // c1, f1 = CopyToReg
1000     // c2, f2 = CopyToReg
1001     // c3     = TokenFactor c1, c2
1002     // ...
1003     //        = op c3, ..., f2
1004     Chain = Chains[NumRegs-1];
1005   else
1006     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
1007 }
1008 
1009 void RegsForValue::AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching,
1010                                         unsigned MatchingIdx, const SDLoc &dl,
1011                                         SelectionDAG &DAG,
1012                                         std::vector<SDValue> &Ops) const {
1013   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1014 
1015   InlineAsm::Flag Flag(Code, Regs.size());
1016   if (HasMatching)
1017     Flag.setMatchingOp(MatchingIdx);
1018   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
1019     // Put the register class of the virtual registers in the flag word.  That
1020     // way, later passes can recompute register class constraints for inline
1021     // assembly as well as normal instructions.
1022     // Don't do this for tied operands that can use the regclass information
1023     // from the def.
1024     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1025     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
1026     Flag.setRegClass(RC->getID());
1027   }
1028 
1029   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
1030   Ops.push_back(Res);
1031 
1032   if (Code == InlineAsm::Kind::Clobber) {
1033     // Clobbers should always have a 1:1 mapping with registers, and may
1034     // reference registers that have illegal (e.g. vector) types. Hence, we
1035     // shouldn't try to apply any sort of splitting logic to them.
1036     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
1037            "No 1:1 mapping from clobbers to regs?");
1038     Register SP = TLI.getStackPointerRegisterToSaveRestore();
1039     (void)SP;
1040     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
1041       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
1042       assert(
1043           (Regs[I] != SP ||
1044            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
1045           "If we clobbered the stack pointer, MFI should know about it.");
1046     }
1047     return;
1048   }
1049 
1050   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
1051     MVT RegisterVT = RegVTs[Value];
1052     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value],
1053                                            RegisterVT);
1054     for (unsigned i = 0; i != NumRegs; ++i) {
1055       assert(Reg < Regs.size() && "Mismatch in # registers expected");
1056       unsigned TheReg = Regs[Reg++];
1057       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
1058     }
1059   }
1060 }
1061 
1062 SmallVector<std::pair<unsigned, TypeSize>, 4>
1063 RegsForValue::getRegsAndSizes() const {
1064   SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec;
1065   unsigned I = 0;
1066   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1067     unsigned RegCount = std::get<0>(CountAndVT);
1068     MVT RegisterVT = std::get<1>(CountAndVT);
1069     TypeSize RegisterSize = RegisterVT.getSizeInBits();
1070     for (unsigned E = I + RegCount; I != E; ++I)
1071       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1072   }
1073   return OutVec;
1074 }
1075 
1076 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1077                                AssumptionCache *ac,
1078                                const TargetLibraryInfo *li) {
1079   AA = aa;
1080   AC = ac;
1081   GFI = gfi;
1082   LibInfo = li;
1083   Context = DAG.getContext();
1084   LPadToCallSiteMap.clear();
1085   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1086   AssignmentTrackingEnabled = isAssignmentTrackingEnabled(
1087       *DAG.getMachineFunction().getFunction().getParent());
1088 }
1089 
1090 void SelectionDAGBuilder::clear() {
1091   NodeMap.clear();
1092   UnusedArgNodeMap.clear();
1093   PendingLoads.clear();
1094   PendingExports.clear();
1095   PendingConstrainedFP.clear();
1096   PendingConstrainedFPStrict.clear();
1097   CurInst = nullptr;
1098   HasTailCall = false;
1099   SDNodeOrder = LowestSDNodeOrder;
1100   StatepointLowering.clear();
1101 }
1102 
1103 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1104   DanglingDebugInfoMap.clear();
1105 }
1106 
1107 // Update DAG root to include dependencies on Pending chains.
1108 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1109   SDValue Root = DAG.getRoot();
1110 
1111   if (Pending.empty())
1112     return Root;
1113 
1114   // Add current root to PendingChains, unless we already indirectly
1115   // depend on it.
1116   if (Root.getOpcode() != ISD::EntryToken) {
1117     unsigned i = 0, e = Pending.size();
1118     for (; i != e; ++i) {
1119       assert(Pending[i].getNode()->getNumOperands() > 1);
1120       if (Pending[i].getNode()->getOperand(0) == Root)
1121         break;  // Don't add the root if we already indirectly depend on it.
1122     }
1123 
1124     if (i == e)
1125       Pending.push_back(Root);
1126   }
1127 
1128   if (Pending.size() == 1)
1129     Root = Pending[0];
1130   else
1131     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1132 
1133   DAG.setRoot(Root);
1134   Pending.clear();
1135   return Root;
1136 }
1137 
1138 SDValue SelectionDAGBuilder::getMemoryRoot() {
1139   return updateRoot(PendingLoads);
1140 }
1141 
1142 SDValue SelectionDAGBuilder::getRoot() {
1143   // Chain up all pending constrained intrinsics together with all
1144   // pending loads, by simply appending them to PendingLoads and
1145   // then calling getMemoryRoot().
1146   PendingLoads.reserve(PendingLoads.size() +
1147                        PendingConstrainedFP.size() +
1148                        PendingConstrainedFPStrict.size());
1149   PendingLoads.append(PendingConstrainedFP.begin(),
1150                       PendingConstrainedFP.end());
1151   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1152                       PendingConstrainedFPStrict.end());
1153   PendingConstrainedFP.clear();
1154   PendingConstrainedFPStrict.clear();
1155   return getMemoryRoot();
1156 }
1157 
1158 SDValue SelectionDAGBuilder::getControlRoot() {
1159   // We need to emit pending fpexcept.strict constrained intrinsics,
1160   // so append them to the PendingExports list.
1161   PendingExports.append(PendingConstrainedFPStrict.begin(),
1162                         PendingConstrainedFPStrict.end());
1163   PendingConstrainedFPStrict.clear();
1164   return updateRoot(PendingExports);
1165 }
1166 
1167 void SelectionDAGBuilder::handleDebugDeclare(Value *Address,
1168                                              DILocalVariable *Variable,
1169                                              DIExpression *Expression,
1170                                              DebugLoc DL) {
1171   assert(Variable && "Missing variable");
1172 
1173   // Check if address has undef value.
1174   if (!Address || isa<UndefValue>(Address) ||
1175       (Address->use_empty() && !isa<Argument>(Address))) {
1176     LLVM_DEBUG(
1177         dbgs()
1178         << "dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n");
1179     return;
1180   }
1181 
1182   bool IsParameter = Variable->isParameter() || isa<Argument>(Address);
1183 
1184   SDValue &N = NodeMap[Address];
1185   if (!N.getNode() && isa<Argument>(Address))
1186     // Check unused arguments map.
1187     N = UnusedArgNodeMap[Address];
1188   SDDbgValue *SDV;
1189   if (N.getNode()) {
1190     if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
1191       Address = BCI->getOperand(0);
1192     // Parameters are handled specially.
1193     auto *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
1194     if (IsParameter && FINode) {
1195       // Byval parameter. We have a frame index at this point.
1196       SDV = DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
1197                                       /*IsIndirect*/ true, DL, SDNodeOrder);
1198     } else if (isa<Argument>(Address)) {
1199       // Address is an argument, so try to emit its dbg value using
1200       // virtual register info from the FuncInfo.ValueMap.
1201       EmitFuncArgumentDbgValue(Address, Variable, Expression, DL,
1202                                FuncArgumentDbgValueKind::Declare, N);
1203       return;
1204     } else {
1205       SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
1206                             true, DL, SDNodeOrder);
1207     }
1208     DAG.AddDbgValue(SDV, IsParameter);
1209   } else {
1210     // If Address is an argument then try to emit its dbg value using
1211     // virtual register info from the FuncInfo.ValueMap.
1212     if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, DL,
1213                                   FuncArgumentDbgValueKind::Declare, N)) {
1214       LLVM_DEBUG(dbgs() << "dbg_declare: Dropping debug info"
1215                         << " (could not emit func-arg dbg_value)\n");
1216     }
1217   }
1218   return;
1219 }
1220 
1221 void SelectionDAGBuilder::visitDbgInfo(const Instruction &I) {
1222   // Add SDDbgValue nodes for any var locs here. Do so before updating
1223   // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1224   if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) {
1225     // Add SDDbgValue nodes for any var locs here. Do so before updating
1226     // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1227     for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I);
1228          It != End; ++It) {
1229       auto *Var = FnVarLocs->getDILocalVariable(It->VariableID);
1230       dropDanglingDebugInfo(Var, It->Expr);
1231       if (It->Values.isKillLocation(It->Expr)) {
1232         handleKillDebugValue(Var, It->Expr, It->DL, SDNodeOrder);
1233         continue;
1234       }
1235       SmallVector<Value *> Values(It->Values.location_ops());
1236       if (!handleDebugValue(Values, Var, It->Expr, It->DL, SDNodeOrder,
1237                             It->Values.hasArgList())) {
1238         SmallVector<Value *, 4> Vals;
1239         for (Value *V : It->Values.location_ops())
1240           Vals.push_back(V);
1241         addDanglingDebugInfo(Vals,
1242                              FnVarLocs->getDILocalVariable(It->VariableID),
1243                              It->Expr, Vals.size() > 1, It->DL, SDNodeOrder);
1244       }
1245     }
1246   }
1247 
1248   // We must skip DbgVariableRecords if they've already been processed above as
1249   // we have just emitted the debug values resulting from assignment tracking
1250   // analysis, making any existing DbgVariableRecords redundant (and probably
1251   // less correct). We still need to process DbgLabelRecords. This does sink
1252   // DbgLabelRecords to the bottom of the group of debug records. That sholdn't
1253   // be important as it does so deterministcally and ordering between
1254   // DbgLabelRecords and DbgVariableRecords is immaterial (other than for MIR/IR
1255   // printing).
1256   bool SkipDbgVariableRecords = DAG.getFunctionVarLocs();
1257   // Is there is any debug-info attached to this instruction, in the form of
1258   // DbgRecord non-instruction debug-info records.
1259   for (DbgRecord &DR : I.getDbgRecordRange()) {
1260     if (DbgLabelRecord *DLR = dyn_cast<DbgLabelRecord>(&DR)) {
1261       assert(DLR->getLabel() && "Missing label");
1262       SDDbgLabel *SDV =
1263           DAG.getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder);
1264       DAG.AddDbgLabel(SDV);
1265       continue;
1266     }
1267 
1268     if (SkipDbgVariableRecords)
1269       continue;
1270     DbgVariableRecord &DVR = cast<DbgVariableRecord>(DR);
1271     DILocalVariable *Variable = DVR.getVariable();
1272     DIExpression *Expression = DVR.getExpression();
1273     dropDanglingDebugInfo(Variable, Expression);
1274 
1275     if (DVR.getType() == DbgVariableRecord::LocationType::Declare) {
1276       if (FuncInfo.PreprocessedDVRDeclares.contains(&DVR))
1277         continue;
1278       LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DVR
1279                         << "\n");
1280       handleDebugDeclare(DVR.getVariableLocationOp(0), Variable, Expression,
1281                          DVR.getDebugLoc());
1282       continue;
1283     }
1284 
1285     // A DbgVariableRecord with no locations is a kill location.
1286     SmallVector<Value *, 4> Values(DVR.location_ops());
1287     if (Values.empty()) {
1288       handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(),
1289                            SDNodeOrder);
1290       continue;
1291     }
1292 
1293     // A DbgVariableRecord with an undef or absent location is also a kill
1294     // location.
1295     if (llvm::any_of(Values,
1296                      [](Value *V) { return !V || isa<UndefValue>(V); })) {
1297       handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(),
1298                            SDNodeOrder);
1299       continue;
1300     }
1301 
1302     bool IsVariadic = DVR.hasArgList();
1303     if (!handleDebugValue(Values, Variable, Expression, DVR.getDebugLoc(),
1304                           SDNodeOrder, IsVariadic)) {
1305       addDanglingDebugInfo(Values, Variable, Expression, IsVariadic,
1306                            DVR.getDebugLoc(), SDNodeOrder);
1307     }
1308   }
1309 }
1310 
1311 void SelectionDAGBuilder::visit(const Instruction &I) {
1312   visitDbgInfo(I);
1313 
1314   // Set up outgoing PHI node register values before emitting the terminator.
1315   if (I.isTerminator()) {
1316     HandlePHINodesInSuccessorBlocks(I.getParent());
1317   }
1318 
1319   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1320   if (!isa<DbgInfoIntrinsic>(I))
1321     ++SDNodeOrder;
1322 
1323   CurInst = &I;
1324 
1325   // Set inserted listener only if required.
1326   bool NodeInserted = false;
1327   std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener;
1328   MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections);
1329   if (PCSectionsMD) {
1330     InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>(
1331         DAG, [&](SDNode *) { NodeInserted = true; });
1332   }
1333 
1334   visit(I.getOpcode(), I);
1335 
1336   if (!I.isTerminator() && !HasTailCall &&
1337       !isa<GCStatepointInst>(I)) // statepoints handle their exports internally
1338     CopyToExportRegsIfNeeded(&I);
1339 
1340   // Handle metadata.
1341   if (PCSectionsMD) {
1342     auto It = NodeMap.find(&I);
1343     if (It != NodeMap.end()) {
1344       DAG.addPCSections(It->second.getNode(), PCSectionsMD);
1345     } else if (NodeInserted) {
1346       // This should not happen; if it does, don't let it go unnoticed so we can
1347       // fix it. Relevant visit*() function is probably missing a setValue().
1348       errs() << "warning: loosing !pcsections metadata ["
1349              << I.getModule()->getName() << "]\n";
1350       LLVM_DEBUG(I.dump());
1351       assert(false);
1352     }
1353   }
1354 
1355   CurInst = nullptr;
1356 }
1357 
1358 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1359   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1360 }
1361 
1362 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1363   // Note: this doesn't use InstVisitor, because it has to work with
1364   // ConstantExpr's in addition to instructions.
1365   switch (Opcode) {
1366   default: llvm_unreachable("Unknown instruction type encountered!");
1367     // Build the switch statement using the Instruction.def file.
1368 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1369     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1370 #include "llvm/IR/Instruction.def"
1371   }
1372 }
1373 
1374 static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG,
1375                                             DILocalVariable *Variable,
1376                                             DebugLoc DL, unsigned Order,
1377                                             SmallVectorImpl<Value *> &Values,
1378                                             DIExpression *Expression) {
1379   // For variadic dbg_values we will now insert an undef.
1380   // FIXME: We can potentially recover these!
1381   SmallVector<SDDbgOperand, 2> Locs;
1382   for (const Value *V : Values) {
1383     auto *Undef = UndefValue::get(V->getType());
1384     Locs.push_back(SDDbgOperand::fromConst(Undef));
1385   }
1386   SDDbgValue *SDV = DAG.getDbgValueList(Variable, Expression, Locs, {},
1387                                         /*IsIndirect=*/false, DL, Order,
1388                                         /*IsVariadic=*/true);
1389   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1390   return true;
1391 }
1392 
1393 void SelectionDAGBuilder::addDanglingDebugInfo(SmallVectorImpl<Value *> &Values,
1394                                                DILocalVariable *Var,
1395                                                DIExpression *Expr,
1396                                                bool IsVariadic, DebugLoc DL,
1397                                                unsigned Order) {
1398   if (IsVariadic) {
1399     handleDanglingVariadicDebugInfo(DAG, Var, DL, Order, Values, Expr);
1400     return;
1401   }
1402   // TODO: Dangling debug info will eventually either be resolved or produce
1403   // an Undef DBG_VALUE. However in the resolution case, a gap may appear
1404   // between the original dbg.value location and its resolved DBG_VALUE,
1405   // which we should ideally fill with an extra Undef DBG_VALUE.
1406   assert(Values.size() == 1);
1407   DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr, DL, Order);
1408 }
1409 
1410 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1411                                                 const DIExpression *Expr) {
1412   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1413     DIVariable *DanglingVariable = DDI.getVariable();
1414     DIExpression *DanglingExpr = DDI.getExpression();
1415     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1416       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for "
1417                         << printDDI(nullptr, DDI) << "\n");
1418       return true;
1419     }
1420     return false;
1421   };
1422 
1423   for (auto &DDIMI : DanglingDebugInfoMap) {
1424     DanglingDebugInfoVector &DDIV = DDIMI.second;
1425 
1426     // If debug info is to be dropped, run it through final checks to see
1427     // whether it can be salvaged.
1428     for (auto &DDI : DDIV)
1429       if (isMatchingDbgValue(DDI))
1430         salvageUnresolvedDbgValue(DDIMI.first, DDI);
1431 
1432     erase_if(DDIV, isMatchingDbgValue);
1433   }
1434 }
1435 
1436 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1437 // generate the debug data structures now that we've seen its definition.
1438 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1439                                                    SDValue Val) {
1440   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1441   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1442     return;
1443 
1444   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1445   for (auto &DDI : DDIV) {
1446     DebugLoc DL = DDI.getDebugLoc();
1447     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1448     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1449     DILocalVariable *Variable = DDI.getVariable();
1450     DIExpression *Expr = DDI.getExpression();
1451     assert(Variable->isValidLocationForIntrinsic(DL) &&
1452            "Expected inlined-at fields to agree");
1453     SDDbgValue *SDV;
1454     if (Val.getNode()) {
1455       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1456       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1457       // we couldn't resolve it directly when examining the DbgValue intrinsic
1458       // in the first place we should not be more successful here). Unless we
1459       // have some test case that prove this to be correct we should avoid
1460       // calling EmitFuncArgumentDbgValue here.
1461       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL,
1462                                     FuncArgumentDbgValueKind::Value, Val)) {
1463         LLVM_DEBUG(dbgs() << "Resolve dangling debug info for "
1464                           << printDDI(V, DDI) << "\n");
1465         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1466         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1467         // inserted after the definition of Val when emitting the instructions
1468         // after ISel. An alternative could be to teach
1469         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1470         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1471                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1472                    << ValSDNodeOrder << "\n");
1473         SDV = getDbgValue(Val, Variable, Expr, DL,
1474                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1475         DAG.AddDbgValue(SDV, false);
1476       } else
1477         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for "
1478                           << printDDI(V, DDI)
1479                           << " in EmitFuncArgumentDbgValue\n");
1480     } else {
1481       LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(V, DDI)
1482                         << "\n");
1483       auto Undef = UndefValue::get(V->getType());
1484       auto SDV =
1485           DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder);
1486       DAG.AddDbgValue(SDV, false);
1487     }
1488   }
1489   DDIV.clear();
1490 }
1491 
1492 void SelectionDAGBuilder::salvageUnresolvedDbgValue(const Value *V,
1493                                                     DanglingDebugInfo &DDI) {
1494   // TODO: For the variadic implementation, instead of only checking the fail
1495   // state of `handleDebugValue`, we need know specifically which values were
1496   // invalid, so that we attempt to salvage only those values when processing
1497   // a DIArgList.
1498   const Value *OrigV = V;
1499   DILocalVariable *Var = DDI.getVariable();
1500   DIExpression *Expr = DDI.getExpression();
1501   DebugLoc DL = DDI.getDebugLoc();
1502   unsigned SDOrder = DDI.getSDNodeOrder();
1503 
1504   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1505   // that DW_OP_stack_value is desired.
1506   bool StackValue = true;
1507 
1508   // Can this Value can be encoded without any further work?
1509   if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false))
1510     return;
1511 
1512   // Attempt to salvage back through as many instructions as possible. Bail if
1513   // a non-instruction is seen, such as a constant expression or global
1514   // variable. FIXME: Further work could recover those too.
1515   while (isa<Instruction>(V)) {
1516     const Instruction &VAsInst = *cast<const Instruction>(V);
1517     // Temporary "0", awaiting real implementation.
1518     SmallVector<uint64_t, 16> Ops;
1519     SmallVector<Value *, 4> AdditionalValues;
1520     V = salvageDebugInfoImpl(const_cast<Instruction &>(VAsInst),
1521                              Expr->getNumLocationOperands(), Ops,
1522                              AdditionalValues);
1523     // If we cannot salvage any further, and haven't yet found a suitable debug
1524     // expression, bail out.
1525     if (!V)
1526       break;
1527 
1528     // TODO: If AdditionalValues isn't empty, then the salvage can only be
1529     // represented with a DBG_VALUE_LIST, so we give up. When we have support
1530     // here for variadic dbg_values, remove that condition.
1531     if (!AdditionalValues.empty())
1532       break;
1533 
1534     // New value and expr now represent this debuginfo.
1535     Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue);
1536 
1537     // Some kind of simplification occurred: check whether the operand of the
1538     // salvaged debug expression can be encoded in this DAG.
1539     if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) {
1540       LLVM_DEBUG(
1541           dbgs() << "Salvaged debug location info for:\n  " << *Var << "\n"
1542                  << *OrigV << "\nBy stripping back to:\n  " << *V << "\n");
1543       return;
1544     }
1545   }
1546 
1547   // This was the final opportunity to salvage this debug information, and it
1548   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1549   // any earlier variable location.
1550   assert(OrigV && "V shouldn't be null");
1551   auto *Undef = UndefValue::get(OrigV->getType());
1552   auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1553   DAG.AddDbgValue(SDV, false);
1554   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  "
1555                     << printDDI(OrigV, DDI) << "\n");
1556 }
1557 
1558 void SelectionDAGBuilder::handleKillDebugValue(DILocalVariable *Var,
1559                                                DIExpression *Expr,
1560                                                DebugLoc DbgLoc,
1561                                                unsigned Order) {
1562   Value *Poison = PoisonValue::get(Type::getInt1Ty(*Context));
1563   DIExpression *NewExpr =
1564       const_cast<DIExpression *>(DIExpression::convertToUndefExpression(Expr));
1565   handleDebugValue(Poison, Var, NewExpr, DbgLoc, Order,
1566                    /*IsVariadic*/ false);
1567 }
1568 
1569 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values,
1570                                            DILocalVariable *Var,
1571                                            DIExpression *Expr, DebugLoc DbgLoc,
1572                                            unsigned Order, bool IsVariadic) {
1573   if (Values.empty())
1574     return true;
1575 
1576   // Filter EntryValue locations out early.
1577   if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc))
1578     return true;
1579 
1580   SmallVector<SDDbgOperand> LocationOps;
1581   SmallVector<SDNode *> Dependencies;
1582   for (const Value *V : Values) {
1583     // Constant value.
1584     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1585         isa<ConstantPointerNull>(V)) {
1586       LocationOps.emplace_back(SDDbgOperand::fromConst(V));
1587       continue;
1588     }
1589 
1590     // Look through IntToPtr constants.
1591     if (auto *CE = dyn_cast<ConstantExpr>(V))
1592       if (CE->getOpcode() == Instruction::IntToPtr) {
1593         LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0)));
1594         continue;
1595       }
1596 
1597     // If the Value is a frame index, we can create a FrameIndex debug value
1598     // without relying on the DAG at all.
1599     if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1600       auto SI = FuncInfo.StaticAllocaMap.find(AI);
1601       if (SI != FuncInfo.StaticAllocaMap.end()) {
1602         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second));
1603         continue;
1604       }
1605     }
1606 
1607     // Do not use getValue() in here; we don't want to generate code at
1608     // this point if it hasn't been done yet.
1609     SDValue N = NodeMap[V];
1610     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1611       N = UnusedArgNodeMap[V];
1612     if (N.getNode()) {
1613       // Only emit func arg dbg value for non-variadic dbg.values for now.
1614       if (!IsVariadic &&
1615           EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc,
1616                                    FuncArgumentDbgValueKind::Value, N))
1617         return true;
1618       if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
1619         // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can
1620         // describe stack slot locations.
1621         //
1622         // Consider "int x = 0; int *px = &x;". There are two kinds of
1623         // interesting debug values here after optimization:
1624         //
1625         //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
1626         //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
1627         //
1628         // Both describe the direct values of their associated variables.
1629         Dependencies.push_back(N.getNode());
1630         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex()));
1631         continue;
1632       }
1633       LocationOps.emplace_back(
1634           SDDbgOperand::fromNode(N.getNode(), N.getResNo()));
1635       continue;
1636     }
1637 
1638     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1639     // Special rules apply for the first dbg.values of parameter variables in a
1640     // function. Identify them by the fact they reference Argument Values, that
1641     // they're parameters, and they are parameters of the current function. We
1642     // need to let them dangle until they get an SDNode.
1643     bool IsParamOfFunc =
1644         isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt();
1645     if (IsParamOfFunc)
1646       return false;
1647 
1648     // The value is not used in this block yet (or it would have an SDNode).
1649     // We still want the value to appear for the user if possible -- if it has
1650     // an associated VReg, we can refer to that instead.
1651     auto VMI = FuncInfo.ValueMap.find(V);
1652     if (VMI != FuncInfo.ValueMap.end()) {
1653       unsigned Reg = VMI->second;
1654       // If this is a PHI node, it may be split up into several MI PHI nodes
1655       // (in FunctionLoweringInfo::set).
1656       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1657                        V->getType(), std::nullopt);
1658       if (RFV.occupiesMultipleRegs()) {
1659         // FIXME: We could potentially support variadic dbg_values here.
1660         if (IsVariadic)
1661           return false;
1662         unsigned Offset = 0;
1663         unsigned BitsToDescribe = 0;
1664         if (auto VarSize = Var->getSizeInBits())
1665           BitsToDescribe = *VarSize;
1666         if (auto Fragment = Expr->getFragmentInfo())
1667           BitsToDescribe = Fragment->SizeInBits;
1668         for (const auto &RegAndSize : RFV.getRegsAndSizes()) {
1669           // Bail out if all bits are described already.
1670           if (Offset >= BitsToDescribe)
1671             break;
1672           // TODO: handle scalable vectors.
1673           unsigned RegisterSize = RegAndSize.second;
1674           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1675                                       ? BitsToDescribe - Offset
1676                                       : RegisterSize;
1677           auto FragmentExpr = DIExpression::createFragmentExpression(
1678               Expr, Offset, FragmentSize);
1679           if (!FragmentExpr)
1680             continue;
1681           SDDbgValue *SDV = DAG.getVRegDbgValue(
1682               Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, SDNodeOrder);
1683           DAG.AddDbgValue(SDV, false);
1684           Offset += RegisterSize;
1685         }
1686         return true;
1687       }
1688       // We can use simple vreg locations for variadic dbg_values as well.
1689       LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg));
1690       continue;
1691     }
1692     // We failed to create a SDDbgOperand for V.
1693     return false;
1694   }
1695 
1696   // We have created a SDDbgOperand for each Value in Values.
1697   // Should use Order instead of SDNodeOrder?
1698   assert(!LocationOps.empty());
1699   SDDbgValue *SDV = DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies,
1700                                         /*IsIndirect=*/false, DbgLoc,
1701                                         SDNodeOrder, IsVariadic);
1702   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1703   return true;
1704 }
1705 
1706 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1707   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1708   for (auto &Pair : DanglingDebugInfoMap)
1709     for (auto &DDI : Pair.second)
1710       salvageUnresolvedDbgValue(const_cast<Value *>(Pair.first), DDI);
1711   clearDanglingDebugInfo();
1712 }
1713 
1714 /// getCopyFromRegs - If there was virtual register allocated for the value V
1715 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1716 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1717   DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V);
1718   SDValue Result;
1719 
1720   if (It != FuncInfo.ValueMap.end()) {
1721     Register InReg = It->second;
1722 
1723     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1724                      DAG.getDataLayout(), InReg, Ty,
1725                      std::nullopt); // This is not an ABI copy.
1726     SDValue Chain = DAG.getEntryNode();
1727     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1728                                  V);
1729     resolveDanglingDebugInfo(V, Result);
1730   }
1731 
1732   return Result;
1733 }
1734 
1735 /// getValue - Return an SDValue for the given Value.
1736 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1737   // If we already have an SDValue for this value, use it. It's important
1738   // to do this first, so that we don't create a CopyFromReg if we already
1739   // have a regular SDValue.
1740   SDValue &N = NodeMap[V];
1741   if (N.getNode()) return N;
1742 
1743   // If there's a virtual register allocated and initialized for this
1744   // value, use it.
1745   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1746     return copyFromReg;
1747 
1748   // Otherwise create a new SDValue and remember it.
1749   SDValue Val = getValueImpl(V);
1750   NodeMap[V] = Val;
1751   resolveDanglingDebugInfo(V, Val);
1752   return Val;
1753 }
1754 
1755 /// getNonRegisterValue - Return an SDValue for the given Value, but
1756 /// don't look in FuncInfo.ValueMap for a virtual register.
1757 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1758   // If we already have an SDValue for this value, use it.
1759   SDValue &N = NodeMap[V];
1760   if (N.getNode()) {
1761     if (isIntOrFPConstant(N)) {
1762       // Remove the debug location from the node as the node is about to be used
1763       // in a location which may differ from the original debug location.  This
1764       // is relevant to Constant and ConstantFP nodes because they can appear
1765       // as constant expressions inside PHI nodes.
1766       N->setDebugLoc(DebugLoc());
1767     }
1768     return N;
1769   }
1770 
1771   // Otherwise create a new SDValue and remember it.
1772   SDValue Val = getValueImpl(V);
1773   NodeMap[V] = Val;
1774   resolveDanglingDebugInfo(V, Val);
1775   return Val;
1776 }
1777 
1778 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1779 /// Create an SDValue for the given value.
1780 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1781   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1782 
1783   if (const Constant *C = dyn_cast<Constant>(V)) {
1784     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1785 
1786     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1787       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1788 
1789     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1790       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1791 
1792     if (isa<ConstantPointerNull>(C)) {
1793       unsigned AS = V->getType()->getPointerAddressSpace();
1794       return DAG.getConstant(0, getCurSDLoc(),
1795                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1796     }
1797 
1798     if (match(C, m_VScale()))
1799       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1800 
1801     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1802       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1803 
1804     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1805       return DAG.getUNDEF(VT);
1806 
1807     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1808       visit(CE->getOpcode(), *CE);
1809       SDValue N1 = NodeMap[V];
1810       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1811       return N1;
1812     }
1813 
1814     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1815       SmallVector<SDValue, 4> Constants;
1816       for (const Use &U : C->operands()) {
1817         SDNode *Val = getValue(U).getNode();
1818         // If the operand is an empty aggregate, there are no values.
1819         if (!Val) continue;
1820         // Add each leaf value from the operand to the Constants list
1821         // to form a flattened list of all the values.
1822         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1823           Constants.push_back(SDValue(Val, i));
1824       }
1825 
1826       return DAG.getMergeValues(Constants, getCurSDLoc());
1827     }
1828 
1829     if (const ConstantDataSequential *CDS =
1830           dyn_cast<ConstantDataSequential>(C)) {
1831       SmallVector<SDValue, 4> Ops;
1832       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1833         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1834         // Add each leaf value from the operand to the Constants list
1835         // to form a flattened list of all the values.
1836         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1837           Ops.push_back(SDValue(Val, i));
1838       }
1839 
1840       if (isa<ArrayType>(CDS->getType()))
1841         return DAG.getMergeValues(Ops, getCurSDLoc());
1842       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1843     }
1844 
1845     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1846       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1847              "Unknown struct or array constant!");
1848 
1849       SmallVector<EVT, 4> ValueVTs;
1850       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1851       unsigned NumElts = ValueVTs.size();
1852       if (NumElts == 0)
1853         return SDValue(); // empty struct
1854       SmallVector<SDValue, 4> Constants(NumElts);
1855       for (unsigned i = 0; i != NumElts; ++i) {
1856         EVT EltVT = ValueVTs[i];
1857         if (isa<UndefValue>(C))
1858           Constants[i] = DAG.getUNDEF(EltVT);
1859         else if (EltVT.isFloatingPoint())
1860           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1861         else
1862           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1863       }
1864 
1865       return DAG.getMergeValues(Constants, getCurSDLoc());
1866     }
1867 
1868     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1869       return DAG.getBlockAddress(BA, VT);
1870 
1871     if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C))
1872       return getValue(Equiv->getGlobalValue());
1873 
1874     if (const auto *NC = dyn_cast<NoCFIValue>(C))
1875       return getValue(NC->getGlobalValue());
1876 
1877     if (VT == MVT::aarch64svcount) {
1878       assert(C->isNullValue() && "Can only zero this target type!");
1879       return DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT,
1880                          DAG.getConstant(0, getCurSDLoc(), MVT::nxv16i1));
1881     }
1882 
1883     VectorType *VecTy = cast<VectorType>(V->getType());
1884 
1885     // Now that we know the number and type of the elements, get that number of
1886     // elements into the Ops array based on what kind of constant it is.
1887     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1888       SmallVector<SDValue, 16> Ops;
1889       unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1890       for (unsigned i = 0; i != NumElements; ++i)
1891         Ops.push_back(getValue(CV->getOperand(i)));
1892 
1893       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1894     }
1895 
1896     if (isa<ConstantAggregateZero>(C)) {
1897       EVT EltVT =
1898           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1899 
1900       SDValue Op;
1901       if (EltVT.isFloatingPoint())
1902         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1903       else
1904         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1905 
1906       return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op);
1907     }
1908 
1909     llvm_unreachable("Unknown vector constant");
1910   }
1911 
1912   // If this is a static alloca, generate it as the frameindex instead of
1913   // computation.
1914   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1915     DenseMap<const AllocaInst*, int>::iterator SI =
1916       FuncInfo.StaticAllocaMap.find(AI);
1917     if (SI != FuncInfo.StaticAllocaMap.end())
1918       return DAG.getFrameIndex(
1919           SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType()));
1920   }
1921 
1922   // If this is an instruction which fast-isel has deferred, select it now.
1923   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1924     Register InReg = FuncInfo.InitializeRegForValue(Inst);
1925 
1926     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1927                      Inst->getType(), std::nullopt);
1928     SDValue Chain = DAG.getEntryNode();
1929     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1930   }
1931 
1932   if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V))
1933     return DAG.getMDNode(cast<MDNode>(MD->getMetadata()));
1934 
1935   if (const auto *BB = dyn_cast<BasicBlock>(V))
1936     return DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
1937 
1938   llvm_unreachable("Can't get register for value!");
1939 }
1940 
1941 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1942   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1943   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1944   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1945   bool IsSEH = isAsynchronousEHPersonality(Pers);
1946   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1947   if (!IsSEH)
1948     CatchPadMBB->setIsEHScopeEntry();
1949   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1950   if (IsMSVCCXX || IsCoreCLR)
1951     CatchPadMBB->setIsEHFuncletEntry();
1952 }
1953 
1954 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1955   // Update machine-CFG edge.
1956   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1957   FuncInfo.MBB->addSuccessor(TargetMBB);
1958   TargetMBB->setIsEHCatchretTarget(true);
1959   DAG.getMachineFunction().setHasEHCatchret(true);
1960 
1961   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1962   bool IsSEH = isAsynchronousEHPersonality(Pers);
1963   if (IsSEH) {
1964     // If this is not a fall-through branch or optimizations are switched off,
1965     // emit the branch.
1966     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1967         TM.getOptLevel() == CodeGenOptLevel::None)
1968       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1969                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1970     return;
1971   }
1972 
1973   // Figure out the funclet membership for the catchret's successor.
1974   // This will be used by the FuncletLayout pass to determine how to order the
1975   // BB's.
1976   // A 'catchret' returns to the outer scope's color.
1977   Value *ParentPad = I.getCatchSwitchParentPad();
1978   const BasicBlock *SuccessorColor;
1979   if (isa<ConstantTokenNone>(ParentPad))
1980     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1981   else
1982     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1983   assert(SuccessorColor && "No parent funclet for catchret!");
1984   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1985   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1986 
1987   // Create the terminator node.
1988   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1989                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1990                             DAG.getBasicBlock(SuccessorColorMBB));
1991   DAG.setRoot(Ret);
1992 }
1993 
1994 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1995   // Don't emit any special code for the cleanuppad instruction. It just marks
1996   // the start of an EH scope/funclet.
1997   FuncInfo.MBB->setIsEHScopeEntry();
1998   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1999   if (Pers != EHPersonality::Wasm_CXX) {
2000     FuncInfo.MBB->setIsEHFuncletEntry();
2001     FuncInfo.MBB->setIsCleanupFuncletEntry();
2002   }
2003 }
2004 
2005 // In wasm EH, even though a catchpad may not catch an exception if a tag does
2006 // not match, it is OK to add only the first unwind destination catchpad to the
2007 // successors, because there will be at least one invoke instruction within the
2008 // catch scope that points to the next unwind destination, if one exists, so
2009 // CFGSort cannot mess up with BB sorting order.
2010 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic
2011 // call within them, and catchpads only consisting of 'catch (...)' have a
2012 // '__cxa_end_catch' call within them, both of which generate invokes in case
2013 // the next unwind destination exists, i.e., the next unwind destination is not
2014 // the caller.)
2015 //
2016 // Having at most one EH pad successor is also simpler and helps later
2017 // transformations.
2018 //
2019 // For example,
2020 // current:
2021 //   invoke void @foo to ... unwind label %catch.dispatch
2022 // catch.dispatch:
2023 //   %0 = catchswitch within ... [label %catch.start] unwind label %next
2024 // catch.start:
2025 //   ...
2026 //   ... in this BB or some other child BB dominated by this BB there will be an
2027 //   invoke that points to 'next' BB as an unwind destination
2028 //
2029 // next: ; We don't need to add this to 'current' BB's successor
2030 //   ...
2031 static void findWasmUnwindDestinations(
2032     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
2033     BranchProbability Prob,
2034     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
2035         &UnwindDests) {
2036   while (EHPadBB) {
2037     const Instruction *Pad = EHPadBB->getFirstNonPHI();
2038     if (isa<CleanupPadInst>(Pad)) {
2039       // Stop on cleanup pads.
2040       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
2041       UnwindDests.back().first->setIsEHScopeEntry();
2042       break;
2043     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
2044       // Add the catchpad handlers to the possible destinations. We don't
2045       // continue to the unwind destination of the catchswitch for wasm.
2046       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
2047         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
2048         UnwindDests.back().first->setIsEHScopeEntry();
2049       }
2050       break;
2051     } else {
2052       continue;
2053     }
2054   }
2055 }
2056 
2057 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
2058 /// many places it could ultimately go. In the IR, we have a single unwind
2059 /// destination, but in the machine CFG, we enumerate all the possible blocks.
2060 /// This function skips over imaginary basic blocks that hold catchswitch
2061 /// instructions, and finds all the "real" machine
2062 /// basic block destinations. As those destinations may not be successors of
2063 /// EHPadBB, here we also calculate the edge probability to those destinations.
2064 /// The passed-in Prob is the edge probability to EHPadBB.
2065 static void findUnwindDestinations(
2066     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
2067     BranchProbability Prob,
2068     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
2069         &UnwindDests) {
2070   EHPersonality Personality =
2071     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
2072   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
2073   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
2074   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
2075   bool IsSEH = isAsynchronousEHPersonality(Personality);
2076 
2077   if (IsWasmCXX) {
2078     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
2079     assert(UnwindDests.size() <= 1 &&
2080            "There should be at most one unwind destination for wasm");
2081     return;
2082   }
2083 
2084   while (EHPadBB) {
2085     const Instruction *Pad = EHPadBB->getFirstNonPHI();
2086     BasicBlock *NewEHPadBB = nullptr;
2087     if (isa<LandingPadInst>(Pad)) {
2088       // Stop on landingpads. They are not funclets.
2089       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
2090       break;
2091     } else if (isa<CleanupPadInst>(Pad)) {
2092       // Stop on cleanup pads. Cleanups are always funclet entries for all known
2093       // personalities.
2094       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
2095       UnwindDests.back().first->setIsEHScopeEntry();
2096       UnwindDests.back().first->setIsEHFuncletEntry();
2097       break;
2098     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
2099       // Add the catchpad handlers to the possible destinations.
2100       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
2101         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
2102         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
2103         if (IsMSVCCXX || IsCoreCLR)
2104           UnwindDests.back().first->setIsEHFuncletEntry();
2105         if (!IsSEH)
2106           UnwindDests.back().first->setIsEHScopeEntry();
2107       }
2108       NewEHPadBB = CatchSwitch->getUnwindDest();
2109     } else {
2110       continue;
2111     }
2112 
2113     BranchProbabilityInfo *BPI = FuncInfo.BPI;
2114     if (BPI && NewEHPadBB)
2115       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
2116     EHPadBB = NewEHPadBB;
2117   }
2118 }
2119 
2120 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
2121   // Update successor info.
2122   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2123   auto UnwindDest = I.getUnwindDest();
2124   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2125   BranchProbability UnwindDestProb =
2126       (BPI && UnwindDest)
2127           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
2128           : BranchProbability::getZero();
2129   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
2130   for (auto &UnwindDest : UnwindDests) {
2131     UnwindDest.first->setIsEHPad();
2132     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
2133   }
2134   FuncInfo.MBB->normalizeSuccProbs();
2135 
2136   // Create the terminator node.
2137   SDValue Ret =
2138       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
2139   DAG.setRoot(Ret);
2140 }
2141 
2142 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
2143   report_fatal_error("visitCatchSwitch not yet implemented!");
2144 }
2145 
2146 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
2147   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2148   auto &DL = DAG.getDataLayout();
2149   SDValue Chain = getControlRoot();
2150   SmallVector<ISD::OutputArg, 8> Outs;
2151   SmallVector<SDValue, 8> OutVals;
2152 
2153   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
2154   // lower
2155   //
2156   //   %val = call <ty> @llvm.experimental.deoptimize()
2157   //   ret <ty> %val
2158   //
2159   // differently.
2160   if (I.getParent()->getTerminatingDeoptimizeCall()) {
2161     LowerDeoptimizingReturn();
2162     return;
2163   }
2164 
2165   if (!FuncInfo.CanLowerReturn) {
2166     unsigned DemoteReg = FuncInfo.DemoteRegister;
2167     const Function *F = I.getParent()->getParent();
2168 
2169     // Emit a store of the return value through the virtual register.
2170     // Leave Outs empty so that LowerReturn won't try to load return
2171     // registers the usual way.
2172     SmallVector<EVT, 1> PtrValueVTs;
2173     ComputeValueVTs(TLI, DL,
2174                     PointerType::get(F->getContext(),
2175                                      DAG.getDataLayout().getAllocaAddrSpace()),
2176                     PtrValueVTs);
2177 
2178     SDValue RetPtr =
2179         DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]);
2180     SDValue RetOp = getValue(I.getOperand(0));
2181 
2182     SmallVector<EVT, 4> ValueVTs, MemVTs;
2183     SmallVector<uint64_t, 4> Offsets;
2184     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
2185                     &Offsets, 0);
2186     unsigned NumValues = ValueVTs.size();
2187 
2188     SmallVector<SDValue, 4> Chains(NumValues);
2189     Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType());
2190     for (unsigned i = 0; i != NumValues; ++i) {
2191       // An aggregate return value cannot wrap around the address space, so
2192       // offsets to its parts don't wrap either.
2193       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr,
2194                                            TypeSize::getFixed(Offsets[i]));
2195 
2196       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
2197       if (MemVTs[i] != ValueVTs[i])
2198         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
2199       Chains[i] = DAG.getStore(
2200           Chain, getCurSDLoc(), Val,
2201           // FIXME: better loc info would be nice.
2202           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()),
2203           commonAlignment(BaseAlign, Offsets[i]));
2204     }
2205 
2206     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
2207                         MVT::Other, Chains);
2208   } else if (I.getNumOperands() != 0) {
2209     SmallVector<EVT, 4> ValueVTs;
2210     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
2211     unsigned NumValues = ValueVTs.size();
2212     if (NumValues) {
2213       SDValue RetOp = getValue(I.getOperand(0));
2214 
2215       const Function *F = I.getParent()->getParent();
2216 
2217       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
2218           I.getOperand(0)->getType(), F->getCallingConv(),
2219           /*IsVarArg*/ false, DL);
2220 
2221       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
2222       if (F->getAttributes().hasRetAttr(Attribute::SExt))
2223         ExtendKind = ISD::SIGN_EXTEND;
2224       else if (F->getAttributes().hasRetAttr(Attribute::ZExt))
2225         ExtendKind = ISD::ZERO_EXTEND;
2226 
2227       LLVMContext &Context = F->getContext();
2228       bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg);
2229 
2230       for (unsigned j = 0; j != NumValues; ++j) {
2231         EVT VT = ValueVTs[j];
2232 
2233         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
2234           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
2235 
2236         CallingConv::ID CC = F->getCallingConv();
2237 
2238         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
2239         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
2240         SmallVector<SDValue, 4> Parts(NumParts);
2241         getCopyToParts(DAG, getCurSDLoc(),
2242                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
2243                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
2244 
2245         // 'inreg' on function refers to return value
2246         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2247         if (RetInReg)
2248           Flags.setInReg();
2249 
2250         if (I.getOperand(0)->getType()->isPointerTy()) {
2251           Flags.setPointer();
2252           Flags.setPointerAddrSpace(
2253               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
2254         }
2255 
2256         if (NeedsRegBlock) {
2257           Flags.setInConsecutiveRegs();
2258           if (j == NumValues - 1)
2259             Flags.setInConsecutiveRegsLast();
2260         }
2261 
2262         // Propagate extension type if any
2263         if (ExtendKind == ISD::SIGN_EXTEND)
2264           Flags.setSExt();
2265         else if (ExtendKind == ISD::ZERO_EXTEND)
2266           Flags.setZExt();
2267 
2268         for (unsigned i = 0; i < NumParts; ++i) {
2269           Outs.push_back(ISD::OutputArg(Flags,
2270                                         Parts[i].getValueType().getSimpleVT(),
2271                                         VT, /*isfixed=*/true, 0, 0));
2272           OutVals.push_back(Parts[i]);
2273         }
2274       }
2275     }
2276   }
2277 
2278   // Push in swifterror virtual register as the last element of Outs. This makes
2279   // sure swifterror virtual register will be returned in the swifterror
2280   // physical register.
2281   const Function *F = I.getParent()->getParent();
2282   if (TLI.supportSwiftError() &&
2283       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
2284     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
2285     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2286     Flags.setSwiftError();
2287     Outs.push_back(ISD::OutputArg(
2288         Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)),
2289         /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0));
2290     // Create SDNode for the swifterror virtual register.
2291     OutVals.push_back(
2292         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
2293                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
2294                         EVT(TLI.getPointerTy(DL))));
2295   }
2296 
2297   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
2298   CallingConv::ID CallConv =
2299     DAG.getMachineFunction().getFunction().getCallingConv();
2300   Chain = DAG.getTargetLoweringInfo().LowerReturn(
2301       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
2302 
2303   // Verify that the target's LowerReturn behaved as expected.
2304   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
2305          "LowerReturn didn't return a valid chain!");
2306 
2307   // Update the DAG with the new chain value resulting from return lowering.
2308   DAG.setRoot(Chain);
2309 }
2310 
2311 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
2312 /// created for it, emit nodes to copy the value into the virtual
2313 /// registers.
2314 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
2315   // Skip empty types
2316   if (V->getType()->isEmptyTy())
2317     return;
2318 
2319   DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V);
2320   if (VMI != FuncInfo.ValueMap.end()) {
2321     assert((!V->use_empty() || isa<CallBrInst>(V)) &&
2322            "Unused value assigned virtual registers!");
2323     CopyValueToVirtualRegister(V, VMI->second);
2324   }
2325 }
2326 
2327 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
2328 /// the current basic block, add it to ValueMap now so that we'll get a
2329 /// CopyTo/FromReg.
2330 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
2331   // No need to export constants.
2332   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
2333 
2334   // Already exported?
2335   if (FuncInfo.isExportedInst(V)) return;
2336 
2337   Register Reg = FuncInfo.InitializeRegForValue(V);
2338   CopyValueToVirtualRegister(V, Reg);
2339 }
2340 
2341 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
2342                                                      const BasicBlock *FromBB) {
2343   // The operands of the setcc have to be in this block.  We don't know
2344   // how to export them from some other block.
2345   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
2346     // Can export from current BB.
2347     if (VI->getParent() == FromBB)
2348       return true;
2349 
2350     // Is already exported, noop.
2351     return FuncInfo.isExportedInst(V);
2352   }
2353 
2354   // If this is an argument, we can export it if the BB is the entry block or
2355   // if it is already exported.
2356   if (isa<Argument>(V)) {
2357     if (FromBB->isEntryBlock())
2358       return true;
2359 
2360     // Otherwise, can only export this if it is already exported.
2361     return FuncInfo.isExportedInst(V);
2362   }
2363 
2364   // Otherwise, constants can always be exported.
2365   return true;
2366 }
2367 
2368 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2369 BranchProbability
2370 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2371                                         const MachineBasicBlock *Dst) const {
2372   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2373   const BasicBlock *SrcBB = Src->getBasicBlock();
2374   const BasicBlock *DstBB = Dst->getBasicBlock();
2375   if (!BPI) {
2376     // If BPI is not available, set the default probability as 1 / N, where N is
2377     // the number of successors.
2378     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2379     return BranchProbability(1, SuccSize);
2380   }
2381   return BPI->getEdgeProbability(SrcBB, DstBB);
2382 }
2383 
2384 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2385                                                MachineBasicBlock *Dst,
2386                                                BranchProbability Prob) {
2387   if (!FuncInfo.BPI)
2388     Src->addSuccessorWithoutProb(Dst);
2389   else {
2390     if (Prob.isUnknown())
2391       Prob = getEdgeProbability(Src, Dst);
2392     Src->addSuccessor(Dst, Prob);
2393   }
2394 }
2395 
2396 static bool InBlock(const Value *V, const BasicBlock *BB) {
2397   if (const Instruction *I = dyn_cast<Instruction>(V))
2398     return I->getParent() == BB;
2399   return true;
2400 }
2401 
2402 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2403 /// This function emits a branch and is used at the leaves of an OR or an
2404 /// AND operator tree.
2405 void
2406 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2407                                                   MachineBasicBlock *TBB,
2408                                                   MachineBasicBlock *FBB,
2409                                                   MachineBasicBlock *CurBB,
2410                                                   MachineBasicBlock *SwitchBB,
2411                                                   BranchProbability TProb,
2412                                                   BranchProbability FProb,
2413                                                   bool InvertCond) {
2414   const BasicBlock *BB = CurBB->getBasicBlock();
2415 
2416   // If the leaf of the tree is a comparison, merge the condition into
2417   // the caseblock.
2418   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2419     // The operands of the cmp have to be in this block.  We don't know
2420     // how to export them from some other block.  If this is the first block
2421     // of the sequence, no exporting is needed.
2422     if (CurBB == SwitchBB ||
2423         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2424          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2425       ISD::CondCode Condition;
2426       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2427         ICmpInst::Predicate Pred =
2428             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2429         Condition = getICmpCondCode(Pred);
2430       } else {
2431         const FCmpInst *FC = cast<FCmpInst>(Cond);
2432         FCmpInst::Predicate Pred =
2433             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2434         Condition = getFCmpCondCode(Pred);
2435         if (TM.Options.NoNaNsFPMath)
2436           Condition = getFCmpCodeWithoutNaN(Condition);
2437       }
2438 
2439       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2440                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2441       SL->SwitchCases.push_back(CB);
2442       return;
2443     }
2444   }
2445 
2446   // Create a CaseBlock record representing this branch.
2447   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2448   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2449                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2450   SL->SwitchCases.push_back(CB);
2451 }
2452 
2453 // Collect dependencies on V recursively. This is used for the cost analysis in
2454 // `shouldKeepJumpConditionsTogether`.
2455 static bool collectInstructionDeps(
2456     SmallMapVector<const Instruction *, bool, 8> *Deps, const Value *V,
2457     SmallMapVector<const Instruction *, bool, 8> *Necessary = nullptr,
2458     unsigned Depth = 0) {
2459   // Return false if we have an incomplete count.
2460   if (Depth >= SelectionDAG::MaxRecursionDepth)
2461     return false;
2462 
2463   auto *I = dyn_cast<Instruction>(V);
2464   if (I == nullptr)
2465     return true;
2466 
2467   if (Necessary != nullptr) {
2468     // This instruction is necessary for the other side of the condition so
2469     // don't count it.
2470     if (Necessary->contains(I))
2471       return true;
2472   }
2473 
2474   // Already added this dep.
2475   if (!Deps->try_emplace(I, false).second)
2476     return true;
2477 
2478   for (unsigned OpIdx = 0, E = I->getNumOperands(); OpIdx < E; ++OpIdx)
2479     if (!collectInstructionDeps(Deps, I->getOperand(OpIdx), Necessary,
2480                                 Depth + 1))
2481       return false;
2482   return true;
2483 }
2484 
2485 bool SelectionDAGBuilder::shouldKeepJumpConditionsTogether(
2486     const FunctionLoweringInfo &FuncInfo, const BranchInst &I,
2487     Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs,
2488     TargetLoweringBase::CondMergingParams Params) const {
2489   if (I.getNumSuccessors() != 2)
2490     return false;
2491 
2492   if (!I.isConditional())
2493     return false;
2494 
2495   if (Params.BaseCost < 0)
2496     return false;
2497 
2498   // Baseline cost.
2499   InstructionCost CostThresh = Params.BaseCost;
2500 
2501   BranchProbabilityInfo *BPI = nullptr;
2502   if (Params.LikelyBias || Params.UnlikelyBias)
2503     BPI = FuncInfo.BPI;
2504   if (BPI != nullptr) {
2505     // See if we are either likely to get an early out or compute both lhs/rhs
2506     // of the condition.
2507     BasicBlock *IfFalse = I.getSuccessor(0);
2508     BasicBlock *IfTrue = I.getSuccessor(1);
2509 
2510     std::optional<bool> Likely;
2511     if (BPI->isEdgeHot(I.getParent(), IfTrue))
2512       Likely = true;
2513     else if (BPI->isEdgeHot(I.getParent(), IfFalse))
2514       Likely = false;
2515 
2516     if (Likely) {
2517       if (Opc == (*Likely ? Instruction::And : Instruction::Or))
2518         // Its likely we will have to compute both lhs and rhs of condition
2519         CostThresh += Params.LikelyBias;
2520       else {
2521         if (Params.UnlikelyBias < 0)
2522           return false;
2523         // Its likely we will get an early out.
2524         CostThresh -= Params.UnlikelyBias;
2525       }
2526     }
2527   }
2528 
2529   if (CostThresh <= 0)
2530     return false;
2531 
2532   // Collect "all" instructions that lhs condition is dependent on.
2533   // Use map for stable iteration (to avoid non-determanism of iteration of
2534   // SmallPtrSet). The `bool` value is just a dummy.
2535   SmallMapVector<const Instruction *, bool, 8> LhsDeps, RhsDeps;
2536   collectInstructionDeps(&LhsDeps, Lhs);
2537   // Collect "all" instructions that rhs condition is dependent on AND are
2538   // dependencies of lhs. This gives us an estimate on which instructions we
2539   // stand to save by splitting the condition.
2540   if (!collectInstructionDeps(&RhsDeps, Rhs, &LhsDeps))
2541     return false;
2542   // Add the compare instruction itself unless its a dependency on the LHS.
2543   if (const auto *RhsI = dyn_cast<Instruction>(Rhs))
2544     if (!LhsDeps.contains(RhsI))
2545       RhsDeps.try_emplace(RhsI, false);
2546 
2547   const auto &TLI = DAG.getTargetLoweringInfo();
2548   const auto &TTI =
2549       TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction());
2550 
2551   InstructionCost CostOfIncluding = 0;
2552   // See if this instruction will need to computed independently of whether RHS
2553   // is.
2554   Value *BrCond = I.getCondition();
2555   auto ShouldCountInsn = [&RhsDeps, &BrCond](const Instruction *Ins) {
2556     for (const auto *U : Ins->users()) {
2557       // If user is independent of RHS calculation we don't need to count it.
2558       if (auto *UIns = dyn_cast<Instruction>(U))
2559         if (UIns != BrCond && !RhsDeps.contains(UIns))
2560           return false;
2561     }
2562     return true;
2563   };
2564 
2565   // Prune instructions from RHS Deps that are dependencies of unrelated
2566   // instructions. The value (SelectionDAG::MaxRecursionDepth) is fairly
2567   // arbitrary and just meant to cap the how much time we spend in the pruning
2568   // loop. Its highly unlikely to come into affect.
2569   const unsigned MaxPruneIters = SelectionDAG::MaxRecursionDepth;
2570   // Stop after a certain point. No incorrectness from including too many
2571   // instructions.
2572   for (unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) {
2573     const Instruction *ToDrop = nullptr;
2574     for (const auto &InsPair : RhsDeps) {
2575       if (!ShouldCountInsn(InsPair.first)) {
2576         ToDrop = InsPair.first;
2577         break;
2578       }
2579     }
2580     if (ToDrop == nullptr)
2581       break;
2582     RhsDeps.erase(ToDrop);
2583   }
2584 
2585   for (const auto &InsPair : RhsDeps) {
2586     // Finally accumulate latency that we can only attribute to computing the
2587     // RHS condition. Use latency because we are essentially trying to calculate
2588     // the cost of the dependency chain.
2589     // Possible TODO: We could try to estimate ILP and make this more precise.
2590     CostOfIncluding +=
2591         TTI.getInstructionCost(InsPair.first, TargetTransformInfo::TCK_Latency);
2592 
2593     if (CostOfIncluding > CostThresh)
2594       return false;
2595   }
2596   return true;
2597 }
2598 
2599 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2600                                                MachineBasicBlock *TBB,
2601                                                MachineBasicBlock *FBB,
2602                                                MachineBasicBlock *CurBB,
2603                                                MachineBasicBlock *SwitchBB,
2604                                                Instruction::BinaryOps Opc,
2605                                                BranchProbability TProb,
2606                                                BranchProbability FProb,
2607                                                bool InvertCond) {
2608   // Skip over not part of the tree and remember to invert op and operands at
2609   // next level.
2610   Value *NotCond;
2611   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2612       InBlock(NotCond, CurBB->getBasicBlock())) {
2613     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2614                          !InvertCond);
2615     return;
2616   }
2617 
2618   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2619   const Value *BOpOp0, *BOpOp1;
2620   // Compute the effective opcode for Cond, taking into account whether it needs
2621   // to be inverted, e.g.
2622   //   and (not (or A, B)), C
2623   // gets lowered as
2624   //   and (and (not A, not B), C)
2625   Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0;
2626   if (BOp) {
2627     BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1)))
2628                ? Instruction::And
2629                : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1)))
2630                       ? Instruction::Or
2631                       : (Instruction::BinaryOps)0);
2632     if (InvertCond) {
2633       if (BOpc == Instruction::And)
2634         BOpc = Instruction::Or;
2635       else if (BOpc == Instruction::Or)
2636         BOpc = Instruction::And;
2637     }
2638   }
2639 
2640   // If this node is not part of the or/and tree, emit it as a branch.
2641   // Note that all nodes in the tree should have same opcode.
2642   bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse();
2643   if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() ||
2644       !InBlock(BOpOp0, CurBB->getBasicBlock()) ||
2645       !InBlock(BOpOp1, CurBB->getBasicBlock())) {
2646     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2647                                  TProb, FProb, InvertCond);
2648     return;
2649   }
2650 
2651   //  Create TmpBB after CurBB.
2652   MachineFunction::iterator BBI(CurBB);
2653   MachineFunction &MF = DAG.getMachineFunction();
2654   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2655   CurBB->getParent()->insert(++BBI, TmpBB);
2656 
2657   if (Opc == Instruction::Or) {
2658     // Codegen X | Y as:
2659     // BB1:
2660     //   jmp_if_X TBB
2661     //   jmp TmpBB
2662     // TmpBB:
2663     //   jmp_if_Y TBB
2664     //   jmp FBB
2665     //
2666 
2667     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2668     // The requirement is that
2669     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2670     //     = TrueProb for original BB.
2671     // Assuming the original probabilities are A and B, one choice is to set
2672     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2673     // A/(1+B) and 2B/(1+B). This choice assumes that
2674     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2675     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2676     // TmpBB, but the math is more complicated.
2677 
2678     auto NewTrueProb = TProb / 2;
2679     auto NewFalseProb = TProb / 2 + FProb;
2680     // Emit the LHS condition.
2681     FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb,
2682                          NewFalseProb, InvertCond);
2683 
2684     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2685     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2686     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2687     // Emit the RHS condition into TmpBB.
2688     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2689                          Probs[1], InvertCond);
2690   } else {
2691     assert(Opc == Instruction::And && "Unknown merge op!");
2692     // Codegen X & Y as:
2693     // BB1:
2694     //   jmp_if_X TmpBB
2695     //   jmp FBB
2696     // TmpBB:
2697     //   jmp_if_Y TBB
2698     //   jmp FBB
2699     //
2700     //  This requires creation of TmpBB after CurBB.
2701 
2702     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2703     // The requirement is that
2704     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2705     //     = FalseProb for original BB.
2706     // Assuming the original probabilities are A and B, one choice is to set
2707     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2708     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2709     // TrueProb for BB1 * FalseProb for TmpBB.
2710 
2711     auto NewTrueProb = TProb + FProb / 2;
2712     auto NewFalseProb = FProb / 2;
2713     // Emit the LHS condition.
2714     FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb,
2715                          NewFalseProb, InvertCond);
2716 
2717     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2718     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2719     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2720     // Emit the RHS condition into TmpBB.
2721     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2722                          Probs[1], InvertCond);
2723   }
2724 }
2725 
2726 /// If the set of cases should be emitted as a series of branches, return true.
2727 /// If we should emit this as a bunch of and/or'd together conditions, return
2728 /// false.
2729 bool
2730 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2731   if (Cases.size() != 2) return true;
2732 
2733   // If this is two comparisons of the same values or'd or and'd together, they
2734   // will get folded into a single comparison, so don't emit two blocks.
2735   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2736        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2737       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2738        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2739     return false;
2740   }
2741 
2742   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2743   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2744   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2745       Cases[0].CC == Cases[1].CC &&
2746       isa<Constant>(Cases[0].CmpRHS) &&
2747       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2748     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2749       return false;
2750     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2751       return false;
2752   }
2753 
2754   return true;
2755 }
2756 
2757 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2758   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2759 
2760   // Update machine-CFG edges.
2761   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
2762 
2763   if (I.isUnconditional()) {
2764     // Update machine-CFG edges.
2765     BrMBB->addSuccessor(Succ0MBB);
2766 
2767     // If this is not a fall-through branch or optimizations are switched off,
2768     // emit the branch.
2769     if (Succ0MBB != NextBlock(BrMBB) ||
2770         TM.getOptLevel() == CodeGenOptLevel::None) {
2771       auto Br = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2772                             getControlRoot(), DAG.getBasicBlock(Succ0MBB));
2773       setValue(&I, Br);
2774       DAG.setRoot(Br);
2775     }
2776 
2777     return;
2778   }
2779 
2780   // If this condition is one of the special cases we handle, do special stuff
2781   // now.
2782   const Value *CondVal = I.getCondition();
2783   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2784 
2785   // If this is a series of conditions that are or'd or and'd together, emit
2786   // this as a sequence of branches instead of setcc's with and/or operations.
2787   // As long as jumps are not expensive (exceptions for multi-use logic ops,
2788   // unpredictable branches, and vector extracts because those jumps are likely
2789   // expensive for any target), this should improve performance.
2790   // For example, instead of something like:
2791   //     cmp A, B
2792   //     C = seteq
2793   //     cmp D, E
2794   //     F = setle
2795   //     or C, F
2796   //     jnz foo
2797   // Emit:
2798   //     cmp A, B
2799   //     je foo
2800   //     cmp D, E
2801   //     jle foo
2802   const Instruction *BOp = dyn_cast<Instruction>(CondVal);
2803   if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp &&
2804       BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) {
2805     Value *Vec;
2806     const Value *BOp0, *BOp1;
2807     Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0;
2808     if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1))))
2809       Opcode = Instruction::And;
2810     else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1))))
2811       Opcode = Instruction::Or;
2812 
2813     if (Opcode &&
2814         !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) &&
2815           match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value()))) &&
2816         !shouldKeepJumpConditionsTogether(
2817             FuncInfo, I, Opcode, BOp0, BOp1,
2818             DAG.getTargetLoweringInfo().getJumpConditionMergingParams(
2819                 Opcode, BOp0, BOp1))) {
2820       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode,
2821                            getEdgeProbability(BrMBB, Succ0MBB),
2822                            getEdgeProbability(BrMBB, Succ1MBB),
2823                            /*InvertCond=*/false);
2824       // If the compares in later blocks need to use values not currently
2825       // exported from this block, export them now.  This block should always
2826       // be the first entry.
2827       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2828 
2829       // Allow some cases to be rejected.
2830       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2831         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2832           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2833           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2834         }
2835 
2836         // Emit the branch for this block.
2837         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2838         SL->SwitchCases.erase(SL->SwitchCases.begin());
2839         return;
2840       }
2841 
2842       // Okay, we decided not to do this, remove any inserted MBB's and clear
2843       // SwitchCases.
2844       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2845         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2846 
2847       SL->SwitchCases.clear();
2848     }
2849   }
2850 
2851   // Create a CaseBlock record representing this branch.
2852   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2853                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2854 
2855   // Use visitSwitchCase to actually insert the fast branch sequence for this
2856   // cond branch.
2857   visitSwitchCase(CB, BrMBB);
2858 }
2859 
2860 /// visitSwitchCase - Emits the necessary code to represent a single node in
2861 /// the binary search tree resulting from lowering a switch instruction.
2862 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2863                                           MachineBasicBlock *SwitchBB) {
2864   SDValue Cond;
2865   SDValue CondLHS = getValue(CB.CmpLHS);
2866   SDLoc dl = CB.DL;
2867 
2868   if (CB.CC == ISD::SETTRUE) {
2869     // Branch or fall through to TrueBB.
2870     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2871     SwitchBB->normalizeSuccProbs();
2872     if (CB.TrueBB != NextBlock(SwitchBB)) {
2873       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2874                               DAG.getBasicBlock(CB.TrueBB)));
2875     }
2876     return;
2877   }
2878 
2879   auto &TLI = DAG.getTargetLoweringInfo();
2880   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2881 
2882   // Build the setcc now.
2883   if (!CB.CmpMHS) {
2884     // Fold "(X == true)" to X and "(X == false)" to !X to
2885     // handle common cases produced by branch lowering.
2886     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2887         CB.CC == ISD::SETEQ)
2888       Cond = CondLHS;
2889     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2890              CB.CC == ISD::SETEQ) {
2891       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2892       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2893     } else {
2894       SDValue CondRHS = getValue(CB.CmpRHS);
2895 
2896       // If a pointer's DAG type is larger than its memory type then the DAG
2897       // values are zero-extended. This breaks signed comparisons so truncate
2898       // back to the underlying type before doing the compare.
2899       if (CondLHS.getValueType() != MemVT) {
2900         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2901         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2902       }
2903       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2904     }
2905   } else {
2906     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2907 
2908     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2909     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2910 
2911     SDValue CmpOp = getValue(CB.CmpMHS);
2912     EVT VT = CmpOp.getValueType();
2913 
2914     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2915       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2916                           ISD::SETLE);
2917     } else {
2918       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2919                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2920       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2921                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2922     }
2923   }
2924 
2925   // Update successor info
2926   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2927   // TrueBB and FalseBB are always different unless the incoming IR is
2928   // degenerate. This only happens when running llc on weird IR.
2929   if (CB.TrueBB != CB.FalseBB)
2930     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2931   SwitchBB->normalizeSuccProbs();
2932 
2933   // If the lhs block is the next block, invert the condition so that we can
2934   // fall through to the lhs instead of the rhs block.
2935   if (CB.TrueBB == NextBlock(SwitchBB)) {
2936     std::swap(CB.TrueBB, CB.FalseBB);
2937     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2938     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2939   }
2940 
2941   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2942                                MVT::Other, getControlRoot(), Cond,
2943                                DAG.getBasicBlock(CB.TrueBB));
2944 
2945   setValue(CurInst, BrCond);
2946 
2947   // Insert the false branch. Do this even if it's a fall through branch,
2948   // this makes it easier to do DAG optimizations which require inverting
2949   // the branch condition.
2950   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2951                        DAG.getBasicBlock(CB.FalseBB));
2952 
2953   DAG.setRoot(BrCond);
2954 }
2955 
2956 /// visitJumpTable - Emit JumpTable node in the current MBB
2957 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2958   // Emit the code for the jump table
2959   assert(JT.SL && "Should set SDLoc for SelectionDAG!");
2960   assert(JT.Reg != -1U && "Should lower JT Header first!");
2961   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2962   SDValue Index = DAG.getCopyFromReg(getControlRoot(), *JT.SL, JT.Reg, PTy);
2963   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2964   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, *JT.SL, MVT::Other,
2965                                     Index.getValue(1), Table, Index);
2966   DAG.setRoot(BrJumpTable);
2967 }
2968 
2969 /// visitJumpTableHeader - This function emits necessary code to produce index
2970 /// in the JumpTable from switch case.
2971 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2972                                                JumpTableHeader &JTH,
2973                                                MachineBasicBlock *SwitchBB) {
2974   assert(JT.SL && "Should set SDLoc for SelectionDAG!");
2975   const SDLoc &dl = *JT.SL;
2976 
2977   // Subtract the lowest switch case value from the value being switched on.
2978   SDValue SwitchOp = getValue(JTH.SValue);
2979   EVT VT = SwitchOp.getValueType();
2980   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2981                             DAG.getConstant(JTH.First, dl, VT));
2982 
2983   // The SDNode we just created, which holds the value being switched on minus
2984   // the smallest case value, needs to be copied to a virtual register so it
2985   // can be used as an index into the jump table in a subsequent basic block.
2986   // This value may be smaller or larger than the target's pointer type, and
2987   // therefore require extension or truncating.
2988   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2989   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2990 
2991   unsigned JumpTableReg =
2992       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2993   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2994                                     JumpTableReg, SwitchOp);
2995   JT.Reg = JumpTableReg;
2996 
2997   if (!JTH.FallthroughUnreachable) {
2998     // Emit the range check for the jump table, and branch to the default block
2999     // for the switch statement if the value being switched on exceeds the
3000     // largest case in the switch.
3001     SDValue CMP = DAG.getSetCC(
3002         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
3003                                    Sub.getValueType()),
3004         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
3005 
3006     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
3007                                  MVT::Other, CopyTo, CMP,
3008                                  DAG.getBasicBlock(JT.Default));
3009 
3010     // Avoid emitting unnecessary branches to the next block.
3011     if (JT.MBB != NextBlock(SwitchBB))
3012       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
3013                            DAG.getBasicBlock(JT.MBB));
3014 
3015     DAG.setRoot(BrCond);
3016   } else {
3017     // Avoid emitting unnecessary branches to the next block.
3018     if (JT.MBB != NextBlock(SwitchBB))
3019       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
3020                               DAG.getBasicBlock(JT.MBB)));
3021     else
3022       DAG.setRoot(CopyTo);
3023   }
3024 }
3025 
3026 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
3027 /// variable if there exists one.
3028 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
3029                                  SDValue &Chain) {
3030   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3031   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
3032   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
3033   MachineFunction &MF = DAG.getMachineFunction();
3034   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
3035   MachineSDNode *Node =
3036       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
3037   if (Global) {
3038     MachinePointerInfo MPInfo(Global);
3039     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
3040                  MachineMemOperand::MODereferenceable;
3041     MachineMemOperand *MemRef = MF.getMachineMemOperand(
3042         MPInfo, Flags, LocationSize::precise(PtrTy.getSizeInBits() / 8),
3043         DAG.getEVTAlign(PtrTy));
3044     DAG.setNodeMemRefs(Node, {MemRef});
3045   }
3046   if (PtrTy != PtrMemTy)
3047     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
3048   return SDValue(Node, 0);
3049 }
3050 
3051 /// Codegen a new tail for a stack protector check ParentMBB which has had its
3052 /// tail spliced into a stack protector check success bb.
3053 ///
3054 /// For a high level explanation of how this fits into the stack protector
3055 /// generation see the comment on the declaration of class
3056 /// StackProtectorDescriptor.
3057 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
3058                                                   MachineBasicBlock *ParentBB) {
3059 
3060   // First create the loads to the guard/stack slot for the comparison.
3061   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3062   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
3063   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
3064 
3065   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
3066   int FI = MFI.getStackProtectorIndex();
3067 
3068   SDValue Guard;
3069   SDLoc dl = getCurSDLoc();
3070   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
3071   const Module &M = *ParentBB->getParent()->getFunction().getParent();
3072   Align Align =
3073       DAG.getDataLayout().getPrefTypeAlign(PointerType::get(M.getContext(), 0));
3074 
3075   // Generate code to load the content of the guard slot.
3076   SDValue GuardVal = DAG.getLoad(
3077       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
3078       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
3079       MachineMemOperand::MOVolatile);
3080 
3081   if (TLI.useStackGuardXorFP())
3082     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
3083 
3084   // Retrieve guard check function, nullptr if instrumentation is inlined.
3085   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
3086     // The target provides a guard check function to validate the guard value.
3087     // Generate a call to that function with the content of the guard slot as
3088     // argument.
3089     FunctionType *FnTy = GuardCheckFn->getFunctionType();
3090     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
3091 
3092     TargetLowering::ArgListTy Args;
3093     TargetLowering::ArgListEntry Entry;
3094     Entry.Node = GuardVal;
3095     Entry.Ty = FnTy->getParamType(0);
3096     if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg))
3097       Entry.IsInReg = true;
3098     Args.push_back(Entry);
3099 
3100     TargetLowering::CallLoweringInfo CLI(DAG);
3101     CLI.setDebugLoc(getCurSDLoc())
3102         .setChain(DAG.getEntryNode())
3103         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
3104                    getValue(GuardCheckFn), std::move(Args));
3105 
3106     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
3107     DAG.setRoot(Result.second);
3108     return;
3109   }
3110 
3111   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
3112   // Otherwise, emit a volatile load to retrieve the stack guard value.
3113   SDValue Chain = DAG.getEntryNode();
3114   if (TLI.useLoadStackGuardNode()) {
3115     Guard = getLoadStackGuard(DAG, dl, Chain);
3116   } else {
3117     const Value *IRGuard = TLI.getSDagStackGuard(M);
3118     SDValue GuardPtr = getValue(IRGuard);
3119 
3120     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
3121                         MachinePointerInfo(IRGuard, 0), Align,
3122                         MachineMemOperand::MOVolatile);
3123   }
3124 
3125   // Perform the comparison via a getsetcc.
3126   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
3127                                                         *DAG.getContext(),
3128                                                         Guard.getValueType()),
3129                              Guard, GuardVal, ISD::SETNE);
3130 
3131   // If the guard/stackslot do not equal, branch to failure MBB.
3132   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
3133                                MVT::Other, GuardVal.getOperand(0),
3134                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
3135   // Otherwise branch to success MBB.
3136   SDValue Br = DAG.getNode(ISD::BR, dl,
3137                            MVT::Other, BrCond,
3138                            DAG.getBasicBlock(SPD.getSuccessMBB()));
3139 
3140   DAG.setRoot(Br);
3141 }
3142 
3143 /// Codegen the failure basic block for a stack protector check.
3144 ///
3145 /// A failure stack protector machine basic block consists simply of a call to
3146 /// __stack_chk_fail().
3147 ///
3148 /// For a high level explanation of how this fits into the stack protector
3149 /// generation see the comment on the declaration of class
3150 /// StackProtectorDescriptor.
3151 void
3152 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
3153   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3154   TargetLowering::MakeLibCallOptions CallOptions;
3155   CallOptions.setDiscardResult(true);
3156   SDValue Chain =
3157       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
3158                       std::nullopt, CallOptions, getCurSDLoc())
3159           .second;
3160   // On PS4/PS5, the "return address" must still be within the calling
3161   // function, even if it's at the very end, so emit an explicit TRAP here.
3162   // Passing 'true' for doesNotReturn above won't generate the trap for us.
3163   if (TM.getTargetTriple().isPS())
3164     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
3165   // WebAssembly needs an unreachable instruction after a non-returning call,
3166   // because the function return type can be different from __stack_chk_fail's
3167   // return type (void).
3168   if (TM.getTargetTriple().isWasm())
3169     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
3170 
3171   DAG.setRoot(Chain);
3172 }
3173 
3174 /// visitBitTestHeader - This function emits necessary code to produce value
3175 /// suitable for "bit tests"
3176 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
3177                                              MachineBasicBlock *SwitchBB) {
3178   SDLoc dl = getCurSDLoc();
3179 
3180   // Subtract the minimum value.
3181   SDValue SwitchOp = getValue(B.SValue);
3182   EVT VT = SwitchOp.getValueType();
3183   SDValue RangeSub =
3184       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
3185 
3186   // Determine the type of the test operands.
3187   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3188   bool UsePtrType = false;
3189   if (!TLI.isTypeLegal(VT)) {
3190     UsePtrType = true;
3191   } else {
3192     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
3193       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
3194         // Switch table case range are encoded into series of masks.
3195         // Just use pointer type, it's guaranteed to fit.
3196         UsePtrType = true;
3197         break;
3198       }
3199   }
3200   SDValue Sub = RangeSub;
3201   if (UsePtrType) {
3202     VT = TLI.getPointerTy(DAG.getDataLayout());
3203     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
3204   }
3205 
3206   B.RegVT = VT.getSimpleVT();
3207   B.Reg = FuncInfo.CreateReg(B.RegVT);
3208   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
3209 
3210   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
3211 
3212   if (!B.FallthroughUnreachable)
3213     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
3214   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
3215   SwitchBB->normalizeSuccProbs();
3216 
3217   SDValue Root = CopyTo;
3218   if (!B.FallthroughUnreachable) {
3219     // Conditional branch to the default block.
3220     SDValue RangeCmp = DAG.getSetCC(dl,
3221         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
3222                                RangeSub.getValueType()),
3223         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
3224         ISD::SETUGT);
3225 
3226     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
3227                        DAG.getBasicBlock(B.Default));
3228   }
3229 
3230   // Avoid emitting unnecessary branches to the next block.
3231   if (MBB != NextBlock(SwitchBB))
3232     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
3233 
3234   DAG.setRoot(Root);
3235 }
3236 
3237 /// visitBitTestCase - this function produces one "bit test"
3238 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
3239                                            MachineBasicBlock* NextMBB,
3240                                            BranchProbability BranchProbToNext,
3241                                            unsigned Reg,
3242                                            BitTestCase &B,
3243                                            MachineBasicBlock *SwitchBB) {
3244   SDLoc dl = getCurSDLoc();
3245   MVT VT = BB.RegVT;
3246   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
3247   SDValue Cmp;
3248   unsigned PopCount = llvm::popcount(B.Mask);
3249   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3250   if (PopCount == 1) {
3251     // Testing for a single bit; just compare the shift count with what it
3252     // would need to be to shift a 1 bit in that position.
3253     Cmp = DAG.getSetCC(
3254         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3255         ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT),
3256         ISD::SETEQ);
3257   } else if (PopCount == BB.Range) {
3258     // There is only one zero bit in the range, test for it directly.
3259     Cmp = DAG.getSetCC(
3260         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3261         ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE);
3262   } else {
3263     // Make desired shift
3264     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
3265                                     DAG.getConstant(1, dl, VT), ShiftOp);
3266 
3267     // Emit bit tests and jumps
3268     SDValue AndOp = DAG.getNode(ISD::AND, dl,
3269                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
3270     Cmp = DAG.getSetCC(
3271         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3272         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
3273   }
3274 
3275   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
3276   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
3277   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
3278   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
3279   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
3280   // one as they are relative probabilities (and thus work more like weights),
3281   // and hence we need to normalize them to let the sum of them become one.
3282   SwitchBB->normalizeSuccProbs();
3283 
3284   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
3285                               MVT::Other, getControlRoot(),
3286                               Cmp, DAG.getBasicBlock(B.TargetBB));
3287 
3288   // Avoid emitting unnecessary branches to the next block.
3289   if (NextMBB != NextBlock(SwitchBB))
3290     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
3291                         DAG.getBasicBlock(NextMBB));
3292 
3293   DAG.setRoot(BrAnd);
3294 }
3295 
3296 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
3297   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
3298 
3299   // Retrieve successors. Look through artificial IR level blocks like
3300   // catchswitch for successors.
3301   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
3302   const BasicBlock *EHPadBB = I.getSuccessor(1);
3303   MachineBasicBlock *EHPadMBB = FuncInfo.MBBMap[EHPadBB];
3304 
3305   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
3306   // have to do anything here to lower funclet bundles.
3307   assert(!I.hasOperandBundlesOtherThan(
3308              {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition,
3309               LLVMContext::OB_gc_live, LLVMContext::OB_funclet,
3310               LLVMContext::OB_cfguardtarget,
3311               LLVMContext::OB_clang_arc_attachedcall}) &&
3312          "Cannot lower invokes with arbitrary operand bundles yet!");
3313 
3314   const Value *Callee(I.getCalledOperand());
3315   const Function *Fn = dyn_cast<Function>(Callee);
3316   if (isa<InlineAsm>(Callee))
3317     visitInlineAsm(I, EHPadBB);
3318   else if (Fn && Fn->isIntrinsic()) {
3319     switch (Fn->getIntrinsicID()) {
3320     default:
3321       llvm_unreachable("Cannot invoke this intrinsic");
3322     case Intrinsic::donothing:
3323       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
3324     case Intrinsic::seh_try_begin:
3325     case Intrinsic::seh_scope_begin:
3326     case Intrinsic::seh_try_end:
3327     case Intrinsic::seh_scope_end:
3328       if (EHPadMBB)
3329           // a block referenced by EH table
3330           // so dtor-funclet not removed by opts
3331           EHPadMBB->setMachineBlockAddressTaken();
3332       break;
3333     case Intrinsic::experimental_patchpoint_void:
3334     case Intrinsic::experimental_patchpoint:
3335       visitPatchpoint(I, EHPadBB);
3336       break;
3337     case Intrinsic::experimental_gc_statepoint:
3338       LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB);
3339       break;
3340     case Intrinsic::wasm_rethrow: {
3341       // This is usually done in visitTargetIntrinsic, but this intrinsic is
3342       // special because it can be invoked, so we manually lower it to a DAG
3343       // node here.
3344       SmallVector<SDValue, 8> Ops;
3345       Ops.push_back(getRoot()); // inchain
3346       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3347       Ops.push_back(
3348           DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(),
3349                                 TLI.getPointerTy(DAG.getDataLayout())));
3350       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
3351       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
3352       break;
3353     }
3354     }
3355   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
3356     // Currently we do not lower any intrinsic calls with deopt operand bundles.
3357     // Eventually we will support lowering the @llvm.experimental.deoptimize
3358     // intrinsic, and right now there are no plans to support other intrinsics
3359     // with deopt state.
3360     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
3361   } else {
3362     LowerCallTo(I, getValue(Callee), false, false, EHPadBB);
3363   }
3364 
3365   // If the value of the invoke is used outside of its defining block, make it
3366   // available as a virtual register.
3367   // We already took care of the exported value for the statepoint instruction
3368   // during call to the LowerStatepoint.
3369   if (!isa<GCStatepointInst>(I)) {
3370     CopyToExportRegsIfNeeded(&I);
3371   }
3372 
3373   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
3374   BranchProbabilityInfo *BPI = FuncInfo.BPI;
3375   BranchProbability EHPadBBProb =
3376       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
3377           : BranchProbability::getZero();
3378   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
3379 
3380   // Update successor info.
3381   addSuccessorWithProb(InvokeMBB, Return);
3382   for (auto &UnwindDest : UnwindDests) {
3383     UnwindDest.first->setIsEHPad();
3384     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
3385   }
3386   InvokeMBB->normalizeSuccProbs();
3387 
3388   // Drop into normal successor.
3389   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
3390                           DAG.getBasicBlock(Return)));
3391 }
3392 
3393 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
3394   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
3395 
3396   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
3397   // have to do anything here to lower funclet bundles.
3398   assert(!I.hasOperandBundlesOtherThan(
3399              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
3400          "Cannot lower callbrs with arbitrary operand bundles yet!");
3401 
3402   assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr");
3403   visitInlineAsm(I);
3404   CopyToExportRegsIfNeeded(&I);
3405 
3406   // Retrieve successors.
3407   SmallPtrSet<BasicBlock *, 8> Dests;
3408   Dests.insert(I.getDefaultDest());
3409   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()];
3410 
3411   // Update successor info.
3412   addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne());
3413   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
3414     BasicBlock *Dest = I.getIndirectDest(i);
3415     MachineBasicBlock *Target = FuncInfo.MBBMap[Dest];
3416     Target->setIsInlineAsmBrIndirectTarget();
3417     Target->setMachineBlockAddressTaken();
3418     Target->setLabelMustBeEmitted();
3419     // Don't add duplicate machine successors.
3420     if (Dests.insert(Dest).second)
3421       addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero());
3422   }
3423   CallBrMBB->normalizeSuccProbs();
3424 
3425   // Drop into default successor.
3426   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
3427                           MVT::Other, getControlRoot(),
3428                           DAG.getBasicBlock(Return)));
3429 }
3430 
3431 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
3432   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
3433 }
3434 
3435 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
3436   assert(FuncInfo.MBB->isEHPad() &&
3437          "Call to landingpad not in landing pad!");
3438 
3439   // If there aren't registers to copy the values into (e.g., during SjLj
3440   // exceptions), then don't bother to create these DAG nodes.
3441   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3442   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
3443   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
3444       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
3445     return;
3446 
3447   // If landingpad's return type is token type, we don't create DAG nodes
3448   // for its exception pointer and selector value. The extraction of exception
3449   // pointer or selector value from token type landingpads is not currently
3450   // supported.
3451   if (LP.getType()->isTokenTy())
3452     return;
3453 
3454   SmallVector<EVT, 2> ValueVTs;
3455   SDLoc dl = getCurSDLoc();
3456   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
3457   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
3458 
3459   // Get the two live-in registers as SDValues. The physregs have already been
3460   // copied into virtual registers.
3461   SDValue Ops[2];
3462   if (FuncInfo.ExceptionPointerVirtReg) {
3463     Ops[0] = DAG.getZExtOrTrunc(
3464         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3465                            FuncInfo.ExceptionPointerVirtReg,
3466                            TLI.getPointerTy(DAG.getDataLayout())),
3467         dl, ValueVTs[0]);
3468   } else {
3469     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
3470   }
3471   Ops[1] = DAG.getZExtOrTrunc(
3472       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3473                          FuncInfo.ExceptionSelectorVirtReg,
3474                          TLI.getPointerTy(DAG.getDataLayout())),
3475       dl, ValueVTs[1]);
3476 
3477   // Merge into one.
3478   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
3479                             DAG.getVTList(ValueVTs), Ops);
3480   setValue(&LP, Res);
3481 }
3482 
3483 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
3484                                            MachineBasicBlock *Last) {
3485   // Update JTCases.
3486   for (JumpTableBlock &JTB : SL->JTCases)
3487     if (JTB.first.HeaderBB == First)
3488       JTB.first.HeaderBB = Last;
3489 
3490   // Update BitTestCases.
3491   for (BitTestBlock &BTB : SL->BitTestCases)
3492     if (BTB.Parent == First)
3493       BTB.Parent = Last;
3494 }
3495 
3496 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
3497   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
3498 
3499   // Update machine-CFG edges with unique successors.
3500   SmallSet<BasicBlock*, 32> Done;
3501   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
3502     BasicBlock *BB = I.getSuccessor(i);
3503     bool Inserted = Done.insert(BB).second;
3504     if (!Inserted)
3505         continue;
3506 
3507     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
3508     addSuccessorWithProb(IndirectBrMBB, Succ);
3509   }
3510   IndirectBrMBB->normalizeSuccProbs();
3511 
3512   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
3513                           MVT::Other, getControlRoot(),
3514                           getValue(I.getAddress())));
3515 }
3516 
3517 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
3518   if (!DAG.getTarget().Options.TrapUnreachable)
3519     return;
3520 
3521   // We may be able to ignore unreachable behind a noreturn call.
3522   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
3523     if (const CallInst *Call = dyn_cast_or_null<CallInst>(I.getPrevNode())) {
3524       if (Call->doesNotReturn())
3525         return;
3526     }
3527   }
3528 
3529   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
3530 }
3531 
3532 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3533   SDNodeFlags Flags;
3534   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3535     Flags.copyFMF(*FPOp);
3536 
3537   SDValue Op = getValue(I.getOperand(0));
3538   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3539                                     Op, Flags);
3540   setValue(&I, UnNodeValue);
3541 }
3542 
3543 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3544   SDNodeFlags Flags;
3545   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3546     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3547     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3548   }
3549   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
3550     Flags.setExact(ExactOp->isExact());
3551   if (auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&I))
3552     Flags.setDisjoint(DisjointOp->isDisjoint());
3553   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3554     Flags.copyFMF(*FPOp);
3555 
3556   SDValue Op1 = getValue(I.getOperand(0));
3557   SDValue Op2 = getValue(I.getOperand(1));
3558   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3559                                      Op1, Op2, Flags);
3560   setValue(&I, BinNodeValue);
3561 }
3562 
3563 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3564   SDValue Op1 = getValue(I.getOperand(0));
3565   SDValue Op2 = getValue(I.getOperand(1));
3566 
3567   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3568       Op1.getValueType(), DAG.getDataLayout());
3569 
3570   // Coerce the shift amount to the right type if we can. This exposes the
3571   // truncate or zext to optimization early.
3572   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3573     assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) &&
3574            "Unexpected shift type");
3575     Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy);
3576   }
3577 
3578   bool nuw = false;
3579   bool nsw = false;
3580   bool exact = false;
3581 
3582   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3583 
3584     if (const OverflowingBinaryOperator *OFBinOp =
3585             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3586       nuw = OFBinOp->hasNoUnsignedWrap();
3587       nsw = OFBinOp->hasNoSignedWrap();
3588     }
3589     if (const PossiblyExactOperator *ExactOp =
3590             dyn_cast<const PossiblyExactOperator>(&I))
3591       exact = ExactOp->isExact();
3592   }
3593   SDNodeFlags Flags;
3594   Flags.setExact(exact);
3595   Flags.setNoSignedWrap(nsw);
3596   Flags.setNoUnsignedWrap(nuw);
3597   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3598                             Flags);
3599   setValue(&I, Res);
3600 }
3601 
3602 void SelectionDAGBuilder::visitSDiv(const User &I) {
3603   SDValue Op1 = getValue(I.getOperand(0));
3604   SDValue Op2 = getValue(I.getOperand(1));
3605 
3606   SDNodeFlags Flags;
3607   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3608                  cast<PossiblyExactOperator>(&I)->isExact());
3609   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3610                            Op2, Flags));
3611 }
3612 
3613 void SelectionDAGBuilder::visitICmp(const User &I) {
3614   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
3615   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
3616     predicate = IC->getPredicate();
3617   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
3618     predicate = ICmpInst::Predicate(IC->getPredicate());
3619   SDValue Op1 = getValue(I.getOperand(0));
3620   SDValue Op2 = getValue(I.getOperand(1));
3621   ISD::CondCode Opcode = getICmpCondCode(predicate);
3622 
3623   auto &TLI = DAG.getTargetLoweringInfo();
3624   EVT MemVT =
3625       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3626 
3627   // If a pointer's DAG type is larger than its memory type then the DAG values
3628   // are zero-extended. This breaks signed comparisons so truncate back to the
3629   // underlying type before doing the compare.
3630   if (Op1.getValueType() != MemVT) {
3631     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3632     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3633   }
3634 
3635   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3636                                                         I.getType());
3637   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3638 }
3639 
3640 void SelectionDAGBuilder::visitFCmp(const User &I) {
3641   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
3642   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
3643     predicate = FC->getPredicate();
3644   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
3645     predicate = FCmpInst::Predicate(FC->getPredicate());
3646   SDValue Op1 = getValue(I.getOperand(0));
3647   SDValue Op2 = getValue(I.getOperand(1));
3648 
3649   ISD::CondCode Condition = getFCmpCondCode(predicate);
3650   auto *FPMO = cast<FPMathOperator>(&I);
3651   if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath)
3652     Condition = getFCmpCodeWithoutNaN(Condition);
3653 
3654   SDNodeFlags Flags;
3655   Flags.copyFMF(*FPMO);
3656   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
3657 
3658   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3659                                                         I.getType());
3660   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3661 }
3662 
3663 // Check if the condition of the select has one use or two users that are both
3664 // selects with the same condition.
3665 static bool hasOnlySelectUsers(const Value *Cond) {
3666   return llvm::all_of(Cond->users(), [](const Value *V) {
3667     return isa<SelectInst>(V);
3668   });
3669 }
3670 
3671 void SelectionDAGBuilder::visitSelect(const User &I) {
3672   SmallVector<EVT, 4> ValueVTs;
3673   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3674                   ValueVTs);
3675   unsigned NumValues = ValueVTs.size();
3676   if (NumValues == 0) return;
3677 
3678   SmallVector<SDValue, 4> Values(NumValues);
3679   SDValue Cond     = getValue(I.getOperand(0));
3680   SDValue LHSVal   = getValue(I.getOperand(1));
3681   SDValue RHSVal   = getValue(I.getOperand(2));
3682   SmallVector<SDValue, 1> BaseOps(1, Cond);
3683   ISD::NodeType OpCode =
3684       Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT;
3685 
3686   bool IsUnaryAbs = false;
3687   bool Negate = false;
3688 
3689   SDNodeFlags Flags;
3690   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3691     Flags.copyFMF(*FPOp);
3692 
3693   Flags.setUnpredictable(
3694       cast<SelectInst>(I).getMetadata(LLVMContext::MD_unpredictable));
3695 
3696   // Min/max matching is only viable if all output VTs are the same.
3697   if (all_equal(ValueVTs)) {
3698     EVT VT = ValueVTs[0];
3699     LLVMContext &Ctx = *DAG.getContext();
3700     auto &TLI = DAG.getTargetLoweringInfo();
3701 
3702     // We care about the legality of the operation after it has been type
3703     // legalized.
3704     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3705       VT = TLI.getTypeToTransformTo(Ctx, VT);
3706 
3707     // If the vselect is legal, assume we want to leave this as a vector setcc +
3708     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3709     // min/max is legal on the scalar type.
3710     bool UseScalarMinMax = VT.isVector() &&
3711       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3712 
3713     // ValueTracking's select pattern matching does not account for -0.0,
3714     // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that
3715     // -0.0 is less than +0.0.
3716     Value *LHS, *RHS;
3717     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
3718     ISD::NodeType Opc = ISD::DELETED_NODE;
3719     switch (SPR.Flavor) {
3720     case SPF_UMAX:    Opc = ISD::UMAX; break;
3721     case SPF_UMIN:    Opc = ISD::UMIN; break;
3722     case SPF_SMAX:    Opc = ISD::SMAX; break;
3723     case SPF_SMIN:    Opc = ISD::SMIN; break;
3724     case SPF_FMINNUM:
3725       switch (SPR.NaNBehavior) {
3726       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3727       case SPNB_RETURNS_NAN: break;
3728       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3729       case SPNB_RETURNS_ANY:
3730         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ||
3731             (UseScalarMinMax &&
3732              TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType())))
3733           Opc = ISD::FMINNUM;
3734         break;
3735       }
3736       break;
3737     case SPF_FMAXNUM:
3738       switch (SPR.NaNBehavior) {
3739       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3740       case SPNB_RETURNS_NAN: break;
3741       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3742       case SPNB_RETURNS_ANY:
3743         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ||
3744             (UseScalarMinMax &&
3745              TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType())))
3746           Opc = ISD::FMAXNUM;
3747         break;
3748       }
3749       break;
3750     case SPF_NABS:
3751       Negate = true;
3752       [[fallthrough]];
3753     case SPF_ABS:
3754       IsUnaryAbs = true;
3755       Opc = ISD::ABS;
3756       break;
3757     default: break;
3758     }
3759 
3760     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3761         (TLI.isOperationLegalOrCustomOrPromote(Opc, VT) ||
3762          (UseScalarMinMax &&
3763           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3764         // If the underlying comparison instruction is used by any other
3765         // instruction, the consumed instructions won't be destroyed, so it is
3766         // not profitable to convert to a min/max.
3767         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3768       OpCode = Opc;
3769       LHSVal = getValue(LHS);
3770       RHSVal = getValue(RHS);
3771       BaseOps.clear();
3772     }
3773 
3774     if (IsUnaryAbs) {
3775       OpCode = Opc;
3776       LHSVal = getValue(LHS);
3777       BaseOps.clear();
3778     }
3779   }
3780 
3781   if (IsUnaryAbs) {
3782     for (unsigned i = 0; i != NumValues; ++i) {
3783       SDLoc dl = getCurSDLoc();
3784       EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i);
3785       Values[i] =
3786           DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i));
3787       if (Negate)
3788         Values[i] = DAG.getNegative(Values[i], dl, VT);
3789     }
3790   } else {
3791     for (unsigned i = 0; i != NumValues; ++i) {
3792       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3793       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3794       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3795       Values[i] = DAG.getNode(
3796           OpCode, getCurSDLoc(),
3797           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags);
3798     }
3799   }
3800 
3801   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3802                            DAG.getVTList(ValueVTs), Values));
3803 }
3804 
3805 void SelectionDAGBuilder::visitTrunc(const User &I) {
3806   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3807   SDValue N = getValue(I.getOperand(0));
3808   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3809                                                         I.getType());
3810   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3811 }
3812 
3813 void SelectionDAGBuilder::visitZExt(const User &I) {
3814   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3815   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3816   SDValue N = getValue(I.getOperand(0));
3817   auto &TLI = DAG.getTargetLoweringInfo();
3818   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3819 
3820   SDNodeFlags Flags;
3821   if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I))
3822     Flags.setNonNeg(PNI->hasNonNeg());
3823 
3824   // Eagerly use nonneg information to canonicalize towards sign_extend if
3825   // that is the target's preference.
3826   // TODO: Let the target do this later.
3827   if (Flags.hasNonNeg() &&
3828       TLI.isSExtCheaperThanZExt(N.getValueType(), DestVT)) {
3829     setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3830     return;
3831   }
3832 
3833   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N, Flags));
3834 }
3835 
3836 void SelectionDAGBuilder::visitSExt(const User &I) {
3837   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3838   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3839   SDValue N = getValue(I.getOperand(0));
3840   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3841                                                         I.getType());
3842   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3843 }
3844 
3845 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3846   // FPTrunc is never a no-op cast, no need to check
3847   SDValue N = getValue(I.getOperand(0));
3848   SDLoc dl = getCurSDLoc();
3849   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3850   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3851   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3852                            DAG.getTargetConstant(
3853                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3854 }
3855 
3856 void SelectionDAGBuilder::visitFPExt(const User &I) {
3857   // FPExt is never a no-op cast, no need to check
3858   SDValue N = getValue(I.getOperand(0));
3859   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3860                                                         I.getType());
3861   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3862 }
3863 
3864 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3865   // FPToUI is never a no-op cast, no need to check
3866   SDValue N = getValue(I.getOperand(0));
3867   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3868                                                         I.getType());
3869   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3870 }
3871 
3872 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3873   // FPToSI is never a no-op cast, no need to check
3874   SDValue N = getValue(I.getOperand(0));
3875   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3876                                                         I.getType());
3877   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3878 }
3879 
3880 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3881   // UIToFP is never a no-op cast, no need to check
3882   SDValue N = getValue(I.getOperand(0));
3883   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3884                                                         I.getType());
3885   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3886 }
3887 
3888 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3889   // SIToFP is never a no-op cast, no need to check
3890   SDValue N = getValue(I.getOperand(0));
3891   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3892                                                         I.getType());
3893   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3894 }
3895 
3896 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3897   // What to do depends on the size of the integer and the size of the pointer.
3898   // We can either truncate, zero extend, or no-op, accordingly.
3899   SDValue N = getValue(I.getOperand(0));
3900   auto &TLI = DAG.getTargetLoweringInfo();
3901   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3902                                                         I.getType());
3903   EVT PtrMemVT =
3904       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3905   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3906   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3907   setValue(&I, N);
3908 }
3909 
3910 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3911   // What to do depends on the size of the integer and the size of the pointer.
3912   // We can either truncate, zero extend, or no-op, accordingly.
3913   SDValue N = getValue(I.getOperand(0));
3914   auto &TLI = DAG.getTargetLoweringInfo();
3915   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3916   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3917   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3918   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3919   setValue(&I, N);
3920 }
3921 
3922 void SelectionDAGBuilder::visitBitCast(const User &I) {
3923   SDValue N = getValue(I.getOperand(0));
3924   SDLoc dl = getCurSDLoc();
3925   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3926                                                         I.getType());
3927 
3928   // BitCast assures us that source and destination are the same size so this is
3929   // either a BITCAST or a no-op.
3930   if (DestVT != N.getValueType())
3931     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3932                              DestVT, N)); // convert types.
3933   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3934   // might fold any kind of constant expression to an integer constant and that
3935   // is not what we are looking for. Only recognize a bitcast of a genuine
3936   // constant integer as an opaque constant.
3937   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3938     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3939                                  /*isOpaque*/true));
3940   else
3941     setValue(&I, N);            // noop cast.
3942 }
3943 
3944 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3945   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3946   const Value *SV = I.getOperand(0);
3947   SDValue N = getValue(SV);
3948   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3949 
3950   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3951   unsigned DestAS = I.getType()->getPointerAddressSpace();
3952 
3953   if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS))
3954     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3955 
3956   setValue(&I, N);
3957 }
3958 
3959 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3960   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3961   SDValue InVec = getValue(I.getOperand(0));
3962   SDValue InVal = getValue(I.getOperand(1));
3963   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3964                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3965   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3966                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3967                            InVec, InVal, InIdx));
3968 }
3969 
3970 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3971   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3972   SDValue InVec = getValue(I.getOperand(0));
3973   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3974                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3975   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3976                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3977                            InVec, InIdx));
3978 }
3979 
3980 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3981   SDValue Src1 = getValue(I.getOperand(0));
3982   SDValue Src2 = getValue(I.getOperand(1));
3983   ArrayRef<int> Mask;
3984   if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I))
3985     Mask = SVI->getShuffleMask();
3986   else
3987     Mask = cast<ConstantExpr>(I).getShuffleMask();
3988   SDLoc DL = getCurSDLoc();
3989   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3990   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3991   EVT SrcVT = Src1.getValueType();
3992 
3993   if (all_of(Mask, [](int Elem) { return Elem == 0; }) &&
3994       VT.isScalableVector()) {
3995     // Canonical splat form of first element of first input vector.
3996     SDValue FirstElt =
3997         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
3998                     DAG.getVectorIdxConstant(0, DL));
3999     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
4000     return;
4001   }
4002 
4003   // For now, we only handle splats for scalable vectors.
4004   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
4005   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
4006   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
4007 
4008   unsigned SrcNumElts = SrcVT.getVectorNumElements();
4009   unsigned MaskNumElts = Mask.size();
4010 
4011   if (SrcNumElts == MaskNumElts) {
4012     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
4013     return;
4014   }
4015 
4016   // Normalize the shuffle vector since mask and vector length don't match.
4017   if (SrcNumElts < MaskNumElts) {
4018     // Mask is longer than the source vectors. We can use concatenate vector to
4019     // make the mask and vectors lengths match.
4020 
4021     if (MaskNumElts % SrcNumElts == 0) {
4022       // Mask length is a multiple of the source vector length.
4023       // Check if the shuffle is some kind of concatenation of the input
4024       // vectors.
4025       unsigned NumConcat = MaskNumElts / SrcNumElts;
4026       bool IsConcat = true;
4027       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
4028       for (unsigned i = 0; i != MaskNumElts; ++i) {
4029         int Idx = Mask[i];
4030         if (Idx < 0)
4031           continue;
4032         // Ensure the indices in each SrcVT sized piece are sequential and that
4033         // the same source is used for the whole piece.
4034         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
4035             (ConcatSrcs[i / SrcNumElts] >= 0 &&
4036              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
4037           IsConcat = false;
4038           break;
4039         }
4040         // Remember which source this index came from.
4041         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
4042       }
4043 
4044       // The shuffle is concatenating multiple vectors together. Just emit
4045       // a CONCAT_VECTORS operation.
4046       if (IsConcat) {
4047         SmallVector<SDValue, 8> ConcatOps;
4048         for (auto Src : ConcatSrcs) {
4049           if (Src < 0)
4050             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
4051           else if (Src == 0)
4052             ConcatOps.push_back(Src1);
4053           else
4054             ConcatOps.push_back(Src2);
4055         }
4056         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
4057         return;
4058       }
4059     }
4060 
4061     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
4062     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
4063     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
4064                                     PaddedMaskNumElts);
4065 
4066     // Pad both vectors with undefs to make them the same length as the mask.
4067     SDValue UndefVal = DAG.getUNDEF(SrcVT);
4068 
4069     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
4070     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
4071     MOps1[0] = Src1;
4072     MOps2[0] = Src2;
4073 
4074     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
4075     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
4076 
4077     // Readjust mask for new input vector length.
4078     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
4079     for (unsigned i = 0; i != MaskNumElts; ++i) {
4080       int Idx = Mask[i];
4081       if (Idx >= (int)SrcNumElts)
4082         Idx -= SrcNumElts - PaddedMaskNumElts;
4083       MappedOps[i] = Idx;
4084     }
4085 
4086     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
4087 
4088     // If the concatenated vector was padded, extract a subvector with the
4089     // correct number of elements.
4090     if (MaskNumElts != PaddedMaskNumElts)
4091       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
4092                            DAG.getVectorIdxConstant(0, DL));
4093 
4094     setValue(&I, Result);
4095     return;
4096   }
4097 
4098   if (SrcNumElts > MaskNumElts) {
4099     // Analyze the access pattern of the vector to see if we can extract
4100     // two subvectors and do the shuffle.
4101     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
4102     bool CanExtract = true;
4103     for (int Idx : Mask) {
4104       unsigned Input = 0;
4105       if (Idx < 0)
4106         continue;
4107 
4108       if (Idx >= (int)SrcNumElts) {
4109         Input = 1;
4110         Idx -= SrcNumElts;
4111       }
4112 
4113       // If all the indices come from the same MaskNumElts sized portion of
4114       // the sources we can use extract. Also make sure the extract wouldn't
4115       // extract past the end of the source.
4116       int NewStartIdx = alignDown(Idx, MaskNumElts);
4117       if (NewStartIdx + MaskNumElts > SrcNumElts ||
4118           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
4119         CanExtract = false;
4120       // Make sure we always update StartIdx as we use it to track if all
4121       // elements are undef.
4122       StartIdx[Input] = NewStartIdx;
4123     }
4124 
4125     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
4126       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
4127       return;
4128     }
4129     if (CanExtract) {
4130       // Extract appropriate subvector and generate a vector shuffle
4131       for (unsigned Input = 0; Input < 2; ++Input) {
4132         SDValue &Src = Input == 0 ? Src1 : Src2;
4133         if (StartIdx[Input] < 0)
4134           Src = DAG.getUNDEF(VT);
4135         else {
4136           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
4137                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
4138         }
4139       }
4140 
4141       // Calculate new mask.
4142       SmallVector<int, 8> MappedOps(Mask);
4143       for (int &Idx : MappedOps) {
4144         if (Idx >= (int)SrcNumElts)
4145           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
4146         else if (Idx >= 0)
4147           Idx -= StartIdx[0];
4148       }
4149 
4150       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
4151       return;
4152     }
4153   }
4154 
4155   // We can't use either concat vectors or extract subvectors so fall back to
4156   // replacing the shuffle with extract and build vector.
4157   // to insert and build vector.
4158   EVT EltVT = VT.getVectorElementType();
4159   SmallVector<SDValue,8> Ops;
4160   for (int Idx : Mask) {
4161     SDValue Res;
4162 
4163     if (Idx < 0) {
4164       Res = DAG.getUNDEF(EltVT);
4165     } else {
4166       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
4167       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
4168 
4169       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
4170                         DAG.getVectorIdxConstant(Idx, DL));
4171     }
4172 
4173     Ops.push_back(Res);
4174   }
4175 
4176   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
4177 }
4178 
4179 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
4180   ArrayRef<unsigned> Indices = I.getIndices();
4181   const Value *Op0 = I.getOperand(0);
4182   const Value *Op1 = I.getOperand(1);
4183   Type *AggTy = I.getType();
4184   Type *ValTy = Op1->getType();
4185   bool IntoUndef = isa<UndefValue>(Op0);
4186   bool FromUndef = isa<UndefValue>(Op1);
4187 
4188   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
4189 
4190   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4191   SmallVector<EVT, 4> AggValueVTs;
4192   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
4193   SmallVector<EVT, 4> ValValueVTs;
4194   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
4195 
4196   unsigned NumAggValues = AggValueVTs.size();
4197   unsigned NumValValues = ValValueVTs.size();
4198   SmallVector<SDValue, 4> Values(NumAggValues);
4199 
4200   // Ignore an insertvalue that produces an empty object
4201   if (!NumAggValues) {
4202     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
4203     return;
4204   }
4205 
4206   SDValue Agg = getValue(Op0);
4207   unsigned i = 0;
4208   // Copy the beginning value(s) from the original aggregate.
4209   for (; i != LinearIndex; ++i)
4210     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4211                 SDValue(Agg.getNode(), Agg.getResNo() + i);
4212   // Copy values from the inserted value(s).
4213   if (NumValValues) {
4214     SDValue Val = getValue(Op1);
4215     for (; i != LinearIndex + NumValValues; ++i)
4216       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4217                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
4218   }
4219   // Copy remaining value(s) from the original aggregate.
4220   for (; i != NumAggValues; ++i)
4221     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4222                 SDValue(Agg.getNode(), Agg.getResNo() + i);
4223 
4224   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
4225                            DAG.getVTList(AggValueVTs), Values));
4226 }
4227 
4228 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
4229   ArrayRef<unsigned> Indices = I.getIndices();
4230   const Value *Op0 = I.getOperand(0);
4231   Type *AggTy = Op0->getType();
4232   Type *ValTy = I.getType();
4233   bool OutOfUndef = isa<UndefValue>(Op0);
4234 
4235   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
4236 
4237   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4238   SmallVector<EVT, 4> ValValueVTs;
4239   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
4240 
4241   unsigned NumValValues = ValValueVTs.size();
4242 
4243   // Ignore a extractvalue that produces an empty object
4244   if (!NumValValues) {
4245     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
4246     return;
4247   }
4248 
4249   SmallVector<SDValue, 4> Values(NumValValues);
4250 
4251   SDValue Agg = getValue(Op0);
4252   // Copy out the selected value(s).
4253   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
4254     Values[i - LinearIndex] =
4255       OutOfUndef ?
4256         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
4257         SDValue(Agg.getNode(), Agg.getResNo() + i);
4258 
4259   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
4260                            DAG.getVTList(ValValueVTs), Values));
4261 }
4262 
4263 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
4264   Value *Op0 = I.getOperand(0);
4265   // Note that the pointer operand may be a vector of pointers. Take the scalar
4266   // element which holds a pointer.
4267   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
4268   SDValue N = getValue(Op0);
4269   SDLoc dl = getCurSDLoc();
4270   auto &TLI = DAG.getTargetLoweringInfo();
4271 
4272   // Normalize Vector GEP - all scalar operands should be converted to the
4273   // splat vector.
4274   bool IsVectorGEP = I.getType()->isVectorTy();
4275   ElementCount VectorElementCount =
4276       IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount()
4277                   : ElementCount::getFixed(0);
4278 
4279   if (IsVectorGEP && !N.getValueType().isVector()) {
4280     LLVMContext &Context = *DAG.getContext();
4281     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount);
4282     N = DAG.getSplat(VT, dl, N);
4283   }
4284 
4285   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
4286        GTI != E; ++GTI) {
4287     const Value *Idx = GTI.getOperand();
4288     if (StructType *StTy = GTI.getStructTypeOrNull()) {
4289       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
4290       if (Field) {
4291         // N = N + Offset
4292         uint64_t Offset =
4293             DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field);
4294 
4295         // In an inbounds GEP with an offset that is nonnegative even when
4296         // interpreted as signed, assume there is no unsigned overflow.
4297         SDNodeFlags Flags;
4298         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
4299           Flags.setNoUnsignedWrap(true);
4300 
4301         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
4302                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
4303       }
4304     } else {
4305       // IdxSize is the width of the arithmetic according to IR semantics.
4306       // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth
4307       // (and fix up the result later).
4308       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
4309       MVT IdxTy = MVT::getIntegerVT(IdxSize);
4310       TypeSize ElementSize =
4311           GTI.getSequentialElementStride(DAG.getDataLayout());
4312       // We intentionally mask away the high bits here; ElementSize may not
4313       // fit in IdxTy.
4314       APInt ElementMul(IdxSize, ElementSize.getKnownMinValue());
4315       bool ElementScalable = ElementSize.isScalable();
4316 
4317       // If this is a scalar constant or a splat vector of constants,
4318       // handle it quickly.
4319       const auto *C = dyn_cast<Constant>(Idx);
4320       if (C && isa<VectorType>(C->getType()))
4321         C = C->getSplatValue();
4322 
4323       const auto *CI = dyn_cast_or_null<ConstantInt>(C);
4324       if (CI && CI->isZero())
4325         continue;
4326       if (CI && !ElementScalable) {
4327         APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize);
4328         LLVMContext &Context = *DAG.getContext();
4329         SDValue OffsVal;
4330         if (IsVectorGEP)
4331           OffsVal = DAG.getConstant(
4332               Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount));
4333         else
4334           OffsVal = DAG.getConstant(Offs, dl, IdxTy);
4335 
4336         // In an inbounds GEP with an offset that is nonnegative even when
4337         // interpreted as signed, assume there is no unsigned overflow.
4338         SDNodeFlags Flags;
4339         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
4340           Flags.setNoUnsignedWrap(true);
4341 
4342         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
4343 
4344         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
4345         continue;
4346       }
4347 
4348       // N = N + Idx * ElementMul;
4349       SDValue IdxN = getValue(Idx);
4350 
4351       if (!IdxN.getValueType().isVector() && IsVectorGEP) {
4352         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(),
4353                                   VectorElementCount);
4354         IdxN = DAG.getSplat(VT, dl, IdxN);
4355       }
4356 
4357       // If the index is smaller or larger than intptr_t, truncate or extend
4358       // it.
4359       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
4360 
4361       if (ElementScalable) {
4362         EVT VScaleTy = N.getValueType().getScalarType();
4363         SDValue VScale = DAG.getNode(
4364             ISD::VSCALE, dl, VScaleTy,
4365             DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy));
4366         if (IsVectorGEP)
4367           VScale = DAG.getSplatVector(N.getValueType(), dl, VScale);
4368         IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale);
4369       } else {
4370         // If this is a multiply by a power of two, turn it into a shl
4371         // immediately.  This is a very common case.
4372         if (ElementMul != 1) {
4373           if (ElementMul.isPowerOf2()) {
4374             unsigned Amt = ElementMul.logBase2();
4375             IdxN = DAG.getNode(ISD::SHL, dl,
4376                                N.getValueType(), IdxN,
4377                                DAG.getConstant(Amt, dl, IdxN.getValueType()));
4378           } else {
4379             SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl,
4380                                             IdxN.getValueType());
4381             IdxN = DAG.getNode(ISD::MUL, dl,
4382                                N.getValueType(), IdxN, Scale);
4383           }
4384         }
4385       }
4386 
4387       N = DAG.getNode(ISD::ADD, dl,
4388                       N.getValueType(), N, IdxN);
4389     }
4390   }
4391 
4392   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
4393   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
4394   if (IsVectorGEP) {
4395     PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount);
4396     PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount);
4397   }
4398 
4399   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
4400     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
4401 
4402   setValue(&I, N);
4403 }
4404 
4405 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
4406   // If this is a fixed sized alloca in the entry block of the function,
4407   // allocate it statically on the stack.
4408   if (FuncInfo.StaticAllocaMap.count(&I))
4409     return;   // getValue will auto-populate this.
4410 
4411   SDLoc dl = getCurSDLoc();
4412   Type *Ty = I.getAllocatedType();
4413   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4414   auto &DL = DAG.getDataLayout();
4415   TypeSize TySize = DL.getTypeAllocSize(Ty);
4416   MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign());
4417 
4418   SDValue AllocSize = getValue(I.getArraySize());
4419 
4420   EVT IntPtr = TLI.getPointerTy(DL, I.getAddressSpace());
4421   if (AllocSize.getValueType() != IntPtr)
4422     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
4423 
4424   if (TySize.isScalable())
4425     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4426                             DAG.getVScale(dl, IntPtr,
4427                                           APInt(IntPtr.getScalarSizeInBits(),
4428                                                 TySize.getKnownMinValue())));
4429   else {
4430     SDValue TySizeValue =
4431         DAG.getConstant(TySize.getFixedValue(), dl, MVT::getIntegerVT(64));
4432     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4433                             DAG.getZExtOrTrunc(TySizeValue, dl, IntPtr));
4434   }
4435 
4436   // Handle alignment.  If the requested alignment is less than or equal to
4437   // the stack alignment, ignore it.  If the size is greater than or equal to
4438   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
4439   Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign();
4440   if (*Alignment <= StackAlign)
4441     Alignment = std::nullopt;
4442 
4443   const uint64_t StackAlignMask = StackAlign.value() - 1U;
4444   // Round the size of the allocation up to the stack alignment size
4445   // by add SA-1 to the size. This doesn't overflow because we're computing
4446   // an address inside an alloca.
4447   SDNodeFlags Flags;
4448   Flags.setNoUnsignedWrap(true);
4449   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
4450                           DAG.getConstant(StackAlignMask, dl, IntPtr), Flags);
4451 
4452   // Mask out the low bits for alignment purposes.
4453   AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
4454                           DAG.getConstant(~StackAlignMask, dl, IntPtr));
4455 
4456   SDValue Ops[] = {
4457       getRoot(), AllocSize,
4458       DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
4459   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
4460   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
4461   setValue(&I, DSA);
4462   DAG.setRoot(DSA.getValue(1));
4463 
4464   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
4465 }
4466 
4467 static const MDNode *getRangeMetadata(const Instruction &I) {
4468   // If !noundef is not present, then !range violation results in a poison
4469   // value rather than immediate undefined behavior. In theory, transferring
4470   // these annotations to SDAG is fine, but in practice there are key SDAG
4471   // transforms that are known not to be poison-safe, such as folding logical
4472   // and/or to bitwise and/or. For now, only transfer !range if !noundef is
4473   // also present.
4474   if (!I.hasMetadata(LLVMContext::MD_noundef))
4475     return nullptr;
4476   return I.getMetadata(LLVMContext::MD_range);
4477 }
4478 
4479 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
4480   if (I.isAtomic())
4481     return visitAtomicLoad(I);
4482 
4483   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4484   const Value *SV = I.getOperand(0);
4485   if (TLI.supportSwiftError()) {
4486     // Swifterror values can come from either a function parameter with
4487     // swifterror attribute or an alloca with swifterror attribute.
4488     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
4489       if (Arg->hasSwiftErrorAttr())
4490         return visitLoadFromSwiftError(I);
4491     }
4492 
4493     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4494       if (Alloca->isSwiftError())
4495         return visitLoadFromSwiftError(I);
4496     }
4497   }
4498 
4499   SDValue Ptr = getValue(SV);
4500 
4501   Type *Ty = I.getType();
4502   SmallVector<EVT, 4> ValueVTs, MemVTs;
4503   SmallVector<TypeSize, 4> Offsets;
4504   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
4505   unsigned NumValues = ValueVTs.size();
4506   if (NumValues == 0)
4507     return;
4508 
4509   Align Alignment = I.getAlign();
4510   AAMDNodes AAInfo = I.getAAMetadata();
4511   const MDNode *Ranges = getRangeMetadata(I);
4512   bool isVolatile = I.isVolatile();
4513   MachineMemOperand::Flags MMOFlags =
4514       TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
4515 
4516   SDValue Root;
4517   bool ConstantMemory = false;
4518   if (isVolatile)
4519     // Serialize volatile loads with other side effects.
4520     Root = getRoot();
4521   else if (NumValues > MaxParallelChains)
4522     Root = getMemoryRoot();
4523   else if (AA &&
4524            AA->pointsToConstantMemory(MemoryLocation(
4525                SV,
4526                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4527                AAInfo))) {
4528     // Do not serialize (non-volatile) loads of constant memory with anything.
4529     Root = DAG.getEntryNode();
4530     ConstantMemory = true;
4531     MMOFlags |= MachineMemOperand::MOInvariant;
4532   } else {
4533     // Do not serialize non-volatile loads against each other.
4534     Root = DAG.getRoot();
4535   }
4536 
4537   SDLoc dl = getCurSDLoc();
4538 
4539   if (isVolatile)
4540     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
4541 
4542   SmallVector<SDValue, 4> Values(NumValues);
4543   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4544 
4545   unsigned ChainI = 0;
4546   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4547     // Serializing loads here may result in excessive register pressure, and
4548     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4549     // could recover a bit by hoisting nodes upward in the chain by recognizing
4550     // they are side-effect free or do not alias. The optimizer should really
4551     // avoid this case by converting large object/array copies to llvm.memcpy
4552     // (MaxParallelChains should always remain as failsafe).
4553     if (ChainI == MaxParallelChains) {
4554       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4555       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4556                                   ArrayRef(Chains.data(), ChainI));
4557       Root = Chain;
4558       ChainI = 0;
4559     }
4560 
4561     // TODO: MachinePointerInfo only supports a fixed length offset.
4562     MachinePointerInfo PtrInfo =
4563         !Offsets[i].isScalable() || Offsets[i].isZero()
4564             ? MachinePointerInfo(SV, Offsets[i].getKnownMinValue())
4565             : MachinePointerInfo();
4566 
4567     SDValue A = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]);
4568     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, PtrInfo, Alignment,
4569                             MMOFlags, AAInfo, Ranges);
4570     Chains[ChainI] = L.getValue(1);
4571 
4572     if (MemVTs[i] != ValueVTs[i])
4573       L = DAG.getPtrExtOrTrunc(L, dl, ValueVTs[i]);
4574 
4575     Values[i] = L;
4576   }
4577 
4578   if (!ConstantMemory) {
4579     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4580                                 ArrayRef(Chains.data(), ChainI));
4581     if (isVolatile)
4582       DAG.setRoot(Chain);
4583     else
4584       PendingLoads.push_back(Chain);
4585   }
4586 
4587   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4588                            DAG.getVTList(ValueVTs), Values));
4589 }
4590 
4591 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4592   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4593          "call visitStoreToSwiftError when backend supports swifterror");
4594 
4595   SmallVector<EVT, 4> ValueVTs;
4596   SmallVector<uint64_t, 4> Offsets;
4597   const Value *SrcV = I.getOperand(0);
4598   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4599                   SrcV->getType(), ValueVTs, &Offsets, 0);
4600   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4601          "expect a single EVT for swifterror");
4602 
4603   SDValue Src = getValue(SrcV);
4604   // Create a virtual register, then update the virtual register.
4605   Register VReg =
4606       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4607   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4608   // Chain can be getRoot or getControlRoot.
4609   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4610                                       SDValue(Src.getNode(), Src.getResNo()));
4611   DAG.setRoot(CopyNode);
4612 }
4613 
4614 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4615   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4616          "call visitLoadFromSwiftError when backend supports swifterror");
4617 
4618   assert(!I.isVolatile() &&
4619          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4620          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4621          "Support volatile, non temporal, invariant for load_from_swift_error");
4622 
4623   const Value *SV = I.getOperand(0);
4624   Type *Ty = I.getType();
4625   assert(
4626       (!AA ||
4627        !AA->pointsToConstantMemory(MemoryLocation(
4628            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4629            I.getAAMetadata()))) &&
4630       "load_from_swift_error should not be constant memory");
4631 
4632   SmallVector<EVT, 4> ValueVTs;
4633   SmallVector<uint64_t, 4> Offsets;
4634   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4635                   ValueVTs, &Offsets, 0);
4636   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4637          "expect a single EVT for swifterror");
4638 
4639   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4640   SDValue L = DAG.getCopyFromReg(
4641       getRoot(), getCurSDLoc(),
4642       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4643 
4644   setValue(&I, L);
4645 }
4646 
4647 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4648   if (I.isAtomic())
4649     return visitAtomicStore(I);
4650 
4651   const Value *SrcV = I.getOperand(0);
4652   const Value *PtrV = I.getOperand(1);
4653 
4654   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4655   if (TLI.supportSwiftError()) {
4656     // Swifterror values can come from either a function parameter with
4657     // swifterror attribute or an alloca with swifterror attribute.
4658     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4659       if (Arg->hasSwiftErrorAttr())
4660         return visitStoreToSwiftError(I);
4661     }
4662 
4663     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4664       if (Alloca->isSwiftError())
4665         return visitStoreToSwiftError(I);
4666     }
4667   }
4668 
4669   SmallVector<EVT, 4> ValueVTs, MemVTs;
4670   SmallVector<TypeSize, 4> Offsets;
4671   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4672                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4673   unsigned NumValues = ValueVTs.size();
4674   if (NumValues == 0)
4675     return;
4676 
4677   // Get the lowered operands. Note that we do this after
4678   // checking if NumResults is zero, because with zero results
4679   // the operands won't have values in the map.
4680   SDValue Src = getValue(SrcV);
4681   SDValue Ptr = getValue(PtrV);
4682 
4683   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4684   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4685   SDLoc dl = getCurSDLoc();
4686   Align Alignment = I.getAlign();
4687   AAMDNodes AAInfo = I.getAAMetadata();
4688 
4689   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4690 
4691   unsigned ChainI = 0;
4692   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4693     // See visitLoad comments.
4694     if (ChainI == MaxParallelChains) {
4695       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4696                                   ArrayRef(Chains.data(), ChainI));
4697       Root = Chain;
4698       ChainI = 0;
4699     }
4700 
4701     // TODO: MachinePointerInfo only supports a fixed length offset.
4702     MachinePointerInfo PtrInfo =
4703         !Offsets[i].isScalable() || Offsets[i].isZero()
4704             ? MachinePointerInfo(PtrV, Offsets[i].getKnownMinValue())
4705             : MachinePointerInfo();
4706 
4707     SDValue Add = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]);
4708     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4709     if (MemVTs[i] != ValueVTs[i])
4710       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4711     SDValue St =
4712         DAG.getStore(Root, dl, Val, Add, PtrInfo, Alignment, MMOFlags, AAInfo);
4713     Chains[ChainI] = St;
4714   }
4715 
4716   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4717                                   ArrayRef(Chains.data(), ChainI));
4718   setValue(&I, StoreNode);
4719   DAG.setRoot(StoreNode);
4720 }
4721 
4722 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4723                                            bool IsCompressing) {
4724   SDLoc sdl = getCurSDLoc();
4725 
4726   auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4727                                Align &Alignment) {
4728     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4729     Src0 = I.getArgOperand(0);
4730     Ptr = I.getArgOperand(1);
4731     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getAlignValue();
4732     Mask = I.getArgOperand(3);
4733   };
4734   auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4735                                     Align &Alignment) {
4736     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4737     Src0 = I.getArgOperand(0);
4738     Ptr = I.getArgOperand(1);
4739     Mask = I.getArgOperand(2);
4740     Alignment = I.getParamAlign(1).valueOrOne();
4741   };
4742 
4743   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4744   Align Alignment;
4745   if (IsCompressing)
4746     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4747   else
4748     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4749 
4750   SDValue Ptr = getValue(PtrOperand);
4751   SDValue Src0 = getValue(Src0Operand);
4752   SDValue Mask = getValue(MaskOperand);
4753   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4754 
4755   EVT VT = Src0.getValueType();
4756 
4757   auto MMOFlags = MachineMemOperand::MOStore;
4758   if (I.hasMetadata(LLVMContext::MD_nontemporal))
4759     MMOFlags |= MachineMemOperand::MONonTemporal;
4760 
4761   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4762       MachinePointerInfo(PtrOperand), MMOFlags,
4763       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata());
4764   SDValue StoreNode =
4765       DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO,
4766                          ISD::UNINDEXED, false /* Truncating */, IsCompressing);
4767   DAG.setRoot(StoreNode);
4768   setValue(&I, StoreNode);
4769 }
4770 
4771 // Get a uniform base for the Gather/Scatter intrinsic.
4772 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4773 // We try to represent it as a base pointer + vector of indices.
4774 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4775 // The first operand of the GEP may be a single pointer or a vector of pointers
4776 // Example:
4777 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4778 //  or
4779 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4780 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4781 //
4782 // When the first GEP operand is a single pointer - it is the uniform base we
4783 // are looking for. If first operand of the GEP is a splat vector - we
4784 // extract the splat value and use it as a uniform base.
4785 // In all other cases the function returns 'false'.
4786 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index,
4787                            ISD::MemIndexType &IndexType, SDValue &Scale,
4788                            SelectionDAGBuilder *SDB, const BasicBlock *CurBB,
4789                            uint64_t ElemSize) {
4790   SelectionDAG& DAG = SDB->DAG;
4791   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4792   const DataLayout &DL = DAG.getDataLayout();
4793 
4794   assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type");
4795 
4796   // Handle splat constant pointer.
4797   if (auto *C = dyn_cast<Constant>(Ptr)) {
4798     C = C->getSplatValue();
4799     if (!C)
4800       return false;
4801 
4802     Base = SDB->getValue(C);
4803 
4804     ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount();
4805     EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts);
4806     Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT);
4807     IndexType = ISD::SIGNED_SCALED;
4808     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4809     return true;
4810   }
4811 
4812   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4813   if (!GEP || GEP->getParent() != CurBB)
4814     return false;
4815 
4816   if (GEP->getNumOperands() != 2)
4817     return false;
4818 
4819   const Value *BasePtr = GEP->getPointerOperand();
4820   const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1);
4821 
4822   // Make sure the base is scalar and the index is a vector.
4823   if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy())
4824     return false;
4825 
4826   TypeSize ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType());
4827   if (ScaleVal.isScalable())
4828     return false;
4829 
4830   // Target may not support the required addressing mode.
4831   if (ScaleVal != 1 &&
4832       !TLI.isLegalScaleForGatherScatter(ScaleVal.getFixedValue(), ElemSize))
4833     return false;
4834 
4835   Base = SDB->getValue(BasePtr);
4836   Index = SDB->getValue(IndexVal);
4837   IndexType = ISD::SIGNED_SCALED;
4838 
4839   Scale =
4840       DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4841   return true;
4842 }
4843 
4844 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4845   SDLoc sdl = getCurSDLoc();
4846 
4847   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4848   const Value *Ptr = I.getArgOperand(1);
4849   SDValue Src0 = getValue(I.getArgOperand(0));
4850   SDValue Mask = getValue(I.getArgOperand(3));
4851   EVT VT = Src0.getValueType();
4852   Align Alignment = cast<ConstantInt>(I.getArgOperand(2))
4853                         ->getMaybeAlignValue()
4854                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
4855   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4856 
4857   SDValue Base;
4858   SDValue Index;
4859   ISD::MemIndexType IndexType;
4860   SDValue Scale;
4861   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4862                                     I.getParent(), VT.getScalarStoreSize());
4863 
4864   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4865   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4866       MachinePointerInfo(AS), MachineMemOperand::MOStore,
4867       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata());
4868   if (!UniformBase) {
4869     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4870     Index = getValue(Ptr);
4871     IndexType = ISD::SIGNED_SCALED;
4872     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4873   }
4874 
4875   EVT IdxVT = Index.getValueType();
4876   EVT EltTy = IdxVT.getVectorElementType();
4877   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4878     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4879     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4880   }
4881 
4882   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4883   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4884                                          Ops, MMO, IndexType, false);
4885   DAG.setRoot(Scatter);
4886   setValue(&I, Scatter);
4887 }
4888 
4889 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4890   SDLoc sdl = getCurSDLoc();
4891 
4892   auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4893                               Align &Alignment) {
4894     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4895     Ptr = I.getArgOperand(0);
4896     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getAlignValue();
4897     Mask = I.getArgOperand(2);
4898     Src0 = I.getArgOperand(3);
4899   };
4900   auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4901                                  Align &Alignment) {
4902     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4903     Ptr = I.getArgOperand(0);
4904     Alignment = I.getParamAlign(0).valueOrOne();
4905     Mask = I.getArgOperand(1);
4906     Src0 = I.getArgOperand(2);
4907   };
4908 
4909   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4910   Align Alignment;
4911   if (IsExpanding)
4912     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4913   else
4914     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4915 
4916   SDValue Ptr = getValue(PtrOperand);
4917   SDValue Src0 = getValue(Src0Operand);
4918   SDValue Mask = getValue(MaskOperand);
4919   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4920 
4921   EVT VT = Src0.getValueType();
4922   AAMDNodes AAInfo = I.getAAMetadata();
4923   const MDNode *Ranges = getRangeMetadata(I);
4924 
4925   // Do not serialize masked loads of constant memory with anything.
4926   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
4927   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4928 
4929   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4930 
4931   auto MMOFlags = MachineMemOperand::MOLoad;
4932   if (I.hasMetadata(LLVMContext::MD_nontemporal))
4933     MMOFlags |= MachineMemOperand::MONonTemporal;
4934 
4935   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4936       MachinePointerInfo(PtrOperand), MMOFlags,
4937       LocationSize::beforeOrAfterPointer(), Alignment, AAInfo, Ranges);
4938 
4939   SDValue Load =
4940       DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
4941                         ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
4942   if (AddToChain)
4943     PendingLoads.push_back(Load.getValue(1));
4944   setValue(&I, Load);
4945 }
4946 
4947 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4948   SDLoc sdl = getCurSDLoc();
4949 
4950   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4951   const Value *Ptr = I.getArgOperand(0);
4952   SDValue Src0 = getValue(I.getArgOperand(3));
4953   SDValue Mask = getValue(I.getArgOperand(2));
4954 
4955   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4956   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4957   Align Alignment = cast<ConstantInt>(I.getArgOperand(1))
4958                         ->getMaybeAlignValue()
4959                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
4960 
4961   const MDNode *Ranges = getRangeMetadata(I);
4962 
4963   SDValue Root = DAG.getRoot();
4964   SDValue Base;
4965   SDValue Index;
4966   ISD::MemIndexType IndexType;
4967   SDValue Scale;
4968   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4969                                     I.getParent(), VT.getScalarStoreSize());
4970   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4971   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4972       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
4973       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata(),
4974       Ranges);
4975 
4976   if (!UniformBase) {
4977     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4978     Index = getValue(Ptr);
4979     IndexType = ISD::SIGNED_SCALED;
4980     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4981   }
4982 
4983   EVT IdxVT = Index.getValueType();
4984   EVT EltTy = IdxVT.getVectorElementType();
4985   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4986     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4987     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4988   }
4989 
4990   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4991   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4992                                        Ops, MMO, IndexType, ISD::NON_EXTLOAD);
4993 
4994   PendingLoads.push_back(Gather.getValue(1));
4995   setValue(&I, Gather);
4996 }
4997 
4998 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4999   SDLoc dl = getCurSDLoc();
5000   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
5001   AtomicOrdering FailureOrdering = I.getFailureOrdering();
5002   SyncScope::ID SSID = I.getSyncScopeID();
5003 
5004   SDValue InChain = getRoot();
5005 
5006   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
5007   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
5008 
5009   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5010   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
5011 
5012   MachineFunction &MF = DAG.getMachineFunction();
5013   MachineMemOperand *MMO = MF.getMachineMemOperand(
5014       MachinePointerInfo(I.getPointerOperand()), Flags,
5015       LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT),
5016       AAMDNodes(), nullptr, SSID, SuccessOrdering, FailureOrdering);
5017 
5018   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
5019                                    dl, MemVT, VTs, InChain,
5020                                    getValue(I.getPointerOperand()),
5021                                    getValue(I.getCompareOperand()),
5022                                    getValue(I.getNewValOperand()), MMO);
5023 
5024   SDValue OutChain = L.getValue(2);
5025 
5026   setValue(&I, L);
5027   DAG.setRoot(OutChain);
5028 }
5029 
5030 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
5031   SDLoc dl = getCurSDLoc();
5032   ISD::NodeType NT;
5033   switch (I.getOperation()) {
5034   default: llvm_unreachable("Unknown atomicrmw operation");
5035   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
5036   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
5037   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
5038   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
5039   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
5040   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
5041   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
5042   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
5043   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
5044   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
5045   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
5046   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
5047   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
5048   case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break;
5049   case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break;
5050   case AtomicRMWInst::UIncWrap:
5051     NT = ISD::ATOMIC_LOAD_UINC_WRAP;
5052     break;
5053   case AtomicRMWInst::UDecWrap:
5054     NT = ISD::ATOMIC_LOAD_UDEC_WRAP;
5055     break;
5056   }
5057   AtomicOrdering Ordering = I.getOrdering();
5058   SyncScope::ID SSID = I.getSyncScopeID();
5059 
5060   SDValue InChain = getRoot();
5061 
5062   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
5063   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5064   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
5065 
5066   MachineFunction &MF = DAG.getMachineFunction();
5067   MachineMemOperand *MMO = MF.getMachineMemOperand(
5068       MachinePointerInfo(I.getPointerOperand()), Flags,
5069       LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT),
5070       AAMDNodes(), nullptr, SSID, Ordering);
5071 
5072   SDValue L =
5073     DAG.getAtomic(NT, dl, MemVT, InChain,
5074                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
5075                   MMO);
5076 
5077   SDValue OutChain = L.getValue(1);
5078 
5079   setValue(&I, L);
5080   DAG.setRoot(OutChain);
5081 }
5082 
5083 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
5084   SDLoc dl = getCurSDLoc();
5085   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5086   SDValue Ops[3];
5087   Ops[0] = getRoot();
5088   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
5089                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
5090   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
5091                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
5092   SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
5093   setValue(&I, N);
5094   DAG.setRoot(N);
5095 }
5096 
5097 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
5098   SDLoc dl = getCurSDLoc();
5099   AtomicOrdering Order = I.getOrdering();
5100   SyncScope::ID SSID = I.getSyncScopeID();
5101 
5102   SDValue InChain = getRoot();
5103 
5104   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5105   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5106   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
5107 
5108   if (!TLI.supportsUnalignedAtomics() &&
5109       I.getAlign().value() < MemVT.getSizeInBits() / 8)
5110     report_fatal_error("Cannot generate unaligned atomic load");
5111 
5112   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
5113 
5114   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
5115       MachinePointerInfo(I.getPointerOperand()), Flags,
5116       LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(),
5117       nullptr, SSID, Order);
5118 
5119   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
5120 
5121   SDValue Ptr = getValue(I.getPointerOperand());
5122   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
5123                             Ptr, MMO);
5124 
5125   SDValue OutChain = L.getValue(1);
5126   if (MemVT != VT)
5127     L = DAG.getPtrExtOrTrunc(L, dl, VT);
5128 
5129   setValue(&I, L);
5130   DAG.setRoot(OutChain);
5131 }
5132 
5133 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
5134   SDLoc dl = getCurSDLoc();
5135 
5136   AtomicOrdering Ordering = I.getOrdering();
5137   SyncScope::ID SSID = I.getSyncScopeID();
5138 
5139   SDValue InChain = getRoot();
5140 
5141   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5142   EVT MemVT =
5143       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
5144 
5145   if (!TLI.supportsUnalignedAtomics() &&
5146       I.getAlign().value() < MemVT.getSizeInBits() / 8)
5147     report_fatal_error("Cannot generate unaligned atomic store");
5148 
5149   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
5150 
5151   MachineFunction &MF = DAG.getMachineFunction();
5152   MachineMemOperand *MMO = MF.getMachineMemOperand(
5153       MachinePointerInfo(I.getPointerOperand()), Flags,
5154       LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(),
5155       nullptr, SSID, Ordering);
5156 
5157   SDValue Val = getValue(I.getValueOperand());
5158   if (Val.getValueType() != MemVT)
5159     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
5160   SDValue Ptr = getValue(I.getPointerOperand());
5161 
5162   SDValue OutChain =
5163       DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, Val, Ptr, MMO);
5164 
5165   setValue(&I, OutChain);
5166   DAG.setRoot(OutChain);
5167 }
5168 
5169 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
5170 /// node.
5171 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
5172                                                unsigned Intrinsic) {
5173   // Ignore the callsite's attributes. A specific call site may be marked with
5174   // readnone, but the lowering code will expect the chain based on the
5175   // definition.
5176   const Function *F = I.getCalledFunction();
5177   bool HasChain = !F->doesNotAccessMemory();
5178   bool OnlyLoad = HasChain && F->onlyReadsMemory();
5179 
5180   // Build the operand list.
5181   SmallVector<SDValue, 8> Ops;
5182   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
5183     if (OnlyLoad) {
5184       // We don't need to serialize loads against other loads.
5185       Ops.push_back(DAG.getRoot());
5186     } else {
5187       Ops.push_back(getRoot());
5188     }
5189   }
5190 
5191   // Info is set by getTgtMemIntrinsic
5192   TargetLowering::IntrinsicInfo Info;
5193   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5194   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
5195                                                DAG.getMachineFunction(),
5196                                                Intrinsic);
5197 
5198   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
5199   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
5200       Info.opc == ISD::INTRINSIC_W_CHAIN)
5201     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
5202                                         TLI.getPointerTy(DAG.getDataLayout())));
5203 
5204   // Add all operands of the call to the operand list.
5205   for (unsigned i = 0, e = I.arg_size(); i != e; ++i) {
5206     const Value *Arg = I.getArgOperand(i);
5207     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
5208       Ops.push_back(getValue(Arg));
5209       continue;
5210     }
5211 
5212     // Use TargetConstant instead of a regular constant for immarg.
5213     EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true);
5214     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
5215       assert(CI->getBitWidth() <= 64 &&
5216              "large intrinsic immediates not handled");
5217       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
5218     } else {
5219       Ops.push_back(
5220           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
5221     }
5222   }
5223 
5224   SmallVector<EVT, 4> ValueVTs;
5225   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
5226 
5227   if (HasChain)
5228     ValueVTs.push_back(MVT::Other);
5229 
5230   SDVTList VTs = DAG.getVTList(ValueVTs);
5231 
5232   // Propagate fast-math-flags from IR to node(s).
5233   SDNodeFlags Flags;
5234   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
5235     Flags.copyFMF(*FPMO);
5236   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
5237 
5238   // Create the node.
5239   SDValue Result;
5240 
5241   if (auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl)) {
5242     auto *Token = Bundle->Inputs[0].get();
5243     SDValue ConvControlToken = getValue(Token);
5244     assert(Ops.back().getValueType() != MVT::Glue &&
5245            "Did not expected another glue node here.");
5246     ConvControlToken =
5247         DAG.getNode(ISD::CONVERGENCECTRL_GLUE, {}, MVT::Glue, ConvControlToken);
5248     Ops.push_back(ConvControlToken);
5249   }
5250 
5251   // In some cases, custom collection of operands from CallInst I may be needed.
5252   TLI.CollectTargetIntrinsicOperands(I, Ops, DAG);
5253   if (IsTgtIntrinsic) {
5254     // This is target intrinsic that touches memory
5255     //
5256     // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic
5257     //       didn't yield anything useful.
5258     MachinePointerInfo MPI;
5259     if (Info.ptrVal)
5260       MPI = MachinePointerInfo(Info.ptrVal, Info.offset);
5261     else if (Info.fallbackAddressSpace)
5262       MPI = MachinePointerInfo(*Info.fallbackAddressSpace);
5263     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops,
5264                                      Info.memVT, MPI, Info.align, Info.flags,
5265                                      Info.size, I.getAAMetadata());
5266   } else if (!HasChain) {
5267     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
5268   } else if (!I.getType()->isVoidTy()) {
5269     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
5270   } else {
5271     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
5272   }
5273 
5274   if (HasChain) {
5275     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
5276     if (OnlyLoad)
5277       PendingLoads.push_back(Chain);
5278     else
5279       DAG.setRoot(Chain);
5280   }
5281 
5282   if (!I.getType()->isVoidTy()) {
5283     if (!isa<VectorType>(I.getType()))
5284       Result = lowerRangeToAssertZExt(DAG, I, Result);
5285 
5286     MaybeAlign Alignment = I.getRetAlign();
5287 
5288     // Insert `assertalign` node if there's an alignment.
5289     if (InsertAssertAlign && Alignment) {
5290       Result =
5291           DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne());
5292     }
5293 
5294     setValue(&I, Result);
5295   }
5296 }
5297 
5298 /// GetSignificand - Get the significand and build it into a floating-point
5299 /// number with exponent of 1:
5300 ///
5301 ///   Op = (Op & 0x007fffff) | 0x3f800000;
5302 ///
5303 /// where Op is the hexadecimal representation of floating point value.
5304 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
5305   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
5306                            DAG.getConstant(0x007fffff, dl, MVT::i32));
5307   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
5308                            DAG.getConstant(0x3f800000, dl, MVT::i32));
5309   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
5310 }
5311 
5312 /// GetExponent - Get the exponent:
5313 ///
5314 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
5315 ///
5316 /// where Op is the hexadecimal representation of floating point value.
5317 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
5318                            const TargetLowering &TLI, const SDLoc &dl) {
5319   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
5320                            DAG.getConstant(0x7f800000, dl, MVT::i32));
5321   SDValue t1 = DAG.getNode(
5322       ISD::SRL, dl, MVT::i32, t0,
5323       DAG.getConstant(23, dl,
5324                       TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout())));
5325   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
5326                            DAG.getConstant(127, dl, MVT::i32));
5327   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
5328 }
5329 
5330 /// getF32Constant - Get 32-bit floating point constant.
5331 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
5332                               const SDLoc &dl) {
5333   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
5334                            MVT::f32);
5335 }
5336 
5337 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
5338                                        SelectionDAG &DAG) {
5339   // TODO: What fast-math-flags should be set on the floating-point nodes?
5340 
5341   //   IntegerPartOfX = ((int32_t)(t0);
5342   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
5343 
5344   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
5345   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
5346   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
5347 
5348   //   IntegerPartOfX <<= 23;
5349   IntegerPartOfX =
5350       DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
5351                   DAG.getConstant(23, dl,
5352                                   DAG.getTargetLoweringInfo().getShiftAmountTy(
5353                                       MVT::i32, DAG.getDataLayout())));
5354 
5355   SDValue TwoToFractionalPartOfX;
5356   if (LimitFloatPrecision <= 6) {
5357     // For floating-point precision of 6:
5358     //
5359     //   TwoToFractionalPartOfX =
5360     //     0.997535578f +
5361     //       (0.735607626f + 0.252464424f * x) * x;
5362     //
5363     // error 0.0144103317, which is 6 bits
5364     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5365                              getF32Constant(DAG, 0x3e814304, dl));
5366     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5367                              getF32Constant(DAG, 0x3f3c50c8, dl));
5368     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5369     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5370                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
5371   } else if (LimitFloatPrecision <= 12) {
5372     // For floating-point precision of 12:
5373     //
5374     //   TwoToFractionalPartOfX =
5375     //     0.999892986f +
5376     //       (0.696457318f +
5377     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
5378     //
5379     // error 0.000107046256, which is 13 to 14 bits
5380     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5381                              getF32Constant(DAG, 0x3da235e3, dl));
5382     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5383                              getF32Constant(DAG, 0x3e65b8f3, dl));
5384     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5385     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5386                              getF32Constant(DAG, 0x3f324b07, dl));
5387     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5388     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5389                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
5390   } else { // LimitFloatPrecision <= 18
5391     // For floating-point precision of 18:
5392     //
5393     //   TwoToFractionalPartOfX =
5394     //     0.999999982f +
5395     //       (0.693148872f +
5396     //         (0.240227044f +
5397     //           (0.554906021e-1f +
5398     //             (0.961591928e-2f +
5399     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
5400     // error 2.47208000*10^(-7), which is better than 18 bits
5401     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5402                              getF32Constant(DAG, 0x3924b03e, dl));
5403     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5404                              getF32Constant(DAG, 0x3ab24b87, dl));
5405     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5406     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5407                              getF32Constant(DAG, 0x3c1d8c17, dl));
5408     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5409     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5410                              getF32Constant(DAG, 0x3d634a1d, dl));
5411     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5412     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5413                              getF32Constant(DAG, 0x3e75fe14, dl));
5414     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5415     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
5416                               getF32Constant(DAG, 0x3f317234, dl));
5417     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
5418     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
5419                                          getF32Constant(DAG, 0x3f800000, dl));
5420   }
5421 
5422   // Add the exponent into the result in integer domain.
5423   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
5424   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
5425                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
5426 }
5427 
5428 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
5429 /// limited-precision mode.
5430 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5431                          const TargetLowering &TLI, SDNodeFlags Flags) {
5432   if (Op.getValueType() == MVT::f32 &&
5433       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5434 
5435     // Put the exponent in the right bit position for later addition to the
5436     // final result:
5437     //
5438     // t0 = Op * log2(e)
5439 
5440     // TODO: What fast-math-flags should be set here?
5441     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
5442                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
5443     return getLimitedPrecisionExp2(t0, dl, DAG);
5444   }
5445 
5446   // No special expansion.
5447   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags);
5448 }
5449 
5450 /// expandLog - Lower a log intrinsic. Handles the special sequences for
5451 /// limited-precision mode.
5452 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5453                          const TargetLowering &TLI, SDNodeFlags Flags) {
5454   // TODO: What fast-math-flags should be set on the floating-point nodes?
5455 
5456   if (Op.getValueType() == MVT::f32 &&
5457       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5458     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5459 
5460     // Scale the exponent by log(2).
5461     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5462     SDValue LogOfExponent =
5463         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5464                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
5465 
5466     // Get the significand and build it into a floating-point number with
5467     // exponent of 1.
5468     SDValue X = GetSignificand(DAG, Op1, dl);
5469 
5470     SDValue LogOfMantissa;
5471     if (LimitFloatPrecision <= 6) {
5472       // For floating-point precision of 6:
5473       //
5474       //   LogofMantissa =
5475       //     -1.1609546f +
5476       //       (1.4034025f - 0.23903021f * x) * x;
5477       //
5478       // error 0.0034276066, which is better than 8 bits
5479       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5480                                getF32Constant(DAG, 0xbe74c456, dl));
5481       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5482                                getF32Constant(DAG, 0x3fb3a2b1, dl));
5483       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5484       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5485                                   getF32Constant(DAG, 0x3f949a29, dl));
5486     } else if (LimitFloatPrecision <= 12) {
5487       // For floating-point precision of 12:
5488       //
5489       //   LogOfMantissa =
5490       //     -1.7417939f +
5491       //       (2.8212026f +
5492       //         (-1.4699568f +
5493       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
5494       //
5495       // error 0.000061011436, which is 14 bits
5496       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5497                                getF32Constant(DAG, 0xbd67b6d6, dl));
5498       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5499                                getF32Constant(DAG, 0x3ee4f4b8, dl));
5500       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5501       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5502                                getF32Constant(DAG, 0x3fbc278b, dl));
5503       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5504       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5505                                getF32Constant(DAG, 0x40348e95, dl));
5506       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5507       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5508                                   getF32Constant(DAG, 0x3fdef31a, dl));
5509     } else { // LimitFloatPrecision <= 18
5510       // For floating-point precision of 18:
5511       //
5512       //   LogOfMantissa =
5513       //     -2.1072184f +
5514       //       (4.2372794f +
5515       //         (-3.7029485f +
5516       //           (2.2781945f +
5517       //             (-0.87823314f +
5518       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
5519       //
5520       // error 0.0000023660568, which is better than 18 bits
5521       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5522                                getF32Constant(DAG, 0xbc91e5ac, dl));
5523       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5524                                getF32Constant(DAG, 0x3e4350aa, dl));
5525       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5526       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5527                                getF32Constant(DAG, 0x3f60d3e3, dl));
5528       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5529       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5530                                getF32Constant(DAG, 0x4011cdf0, dl));
5531       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5532       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5533                                getF32Constant(DAG, 0x406cfd1c, dl));
5534       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5535       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5536                                getF32Constant(DAG, 0x408797cb, dl));
5537       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5538       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5539                                   getF32Constant(DAG, 0x4006dcab, dl));
5540     }
5541 
5542     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
5543   }
5544 
5545   // No special expansion.
5546   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags);
5547 }
5548 
5549 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
5550 /// limited-precision mode.
5551 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5552                           const TargetLowering &TLI, SDNodeFlags Flags) {
5553   // TODO: What fast-math-flags should be set on the floating-point nodes?
5554 
5555   if (Op.getValueType() == MVT::f32 &&
5556       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5557     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5558 
5559     // Get the exponent.
5560     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5561 
5562     // Get the significand and build it into a floating-point number with
5563     // exponent of 1.
5564     SDValue X = GetSignificand(DAG, Op1, dl);
5565 
5566     // Different possible minimax approximations of significand in
5567     // floating-point for various degrees of accuracy over [1,2].
5568     SDValue Log2ofMantissa;
5569     if (LimitFloatPrecision <= 6) {
5570       // For floating-point precision of 6:
5571       //
5572       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5573       //
5574       // error 0.0049451742, which is more than 7 bits
5575       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5576                                getF32Constant(DAG, 0xbeb08fe0, dl));
5577       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5578                                getF32Constant(DAG, 0x40019463, dl));
5579       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5580       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5581                                    getF32Constant(DAG, 0x3fd6633d, dl));
5582     } else if (LimitFloatPrecision <= 12) {
5583       // For floating-point precision of 12:
5584       //
5585       //   Log2ofMantissa =
5586       //     -2.51285454f +
5587       //       (4.07009056f +
5588       //         (-2.12067489f +
5589       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5590       //
5591       // error 0.0000876136000, which is better than 13 bits
5592       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5593                                getF32Constant(DAG, 0xbda7262e, dl));
5594       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5595                                getF32Constant(DAG, 0x3f25280b, dl));
5596       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5597       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5598                                getF32Constant(DAG, 0x4007b923, dl));
5599       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5600       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5601                                getF32Constant(DAG, 0x40823e2f, dl));
5602       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5603       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5604                                    getF32Constant(DAG, 0x4020d29c, dl));
5605     } else { // LimitFloatPrecision <= 18
5606       // For floating-point precision of 18:
5607       //
5608       //   Log2ofMantissa =
5609       //     -3.0400495f +
5610       //       (6.1129976f +
5611       //         (-5.3420409f +
5612       //           (3.2865683f +
5613       //             (-1.2669343f +
5614       //               (0.27515199f -
5615       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5616       //
5617       // error 0.0000018516, which is better than 18 bits
5618       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5619                                getF32Constant(DAG, 0xbcd2769e, dl));
5620       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5621                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5622       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5623       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5624                                getF32Constant(DAG, 0x3fa22ae7, dl));
5625       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5626       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5627                                getF32Constant(DAG, 0x40525723, dl));
5628       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5629       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5630                                getF32Constant(DAG, 0x40aaf200, dl));
5631       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5632       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5633                                getF32Constant(DAG, 0x40c39dad, dl));
5634       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5635       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5636                                    getF32Constant(DAG, 0x4042902c, dl));
5637     }
5638 
5639     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5640   }
5641 
5642   // No special expansion.
5643   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags);
5644 }
5645 
5646 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5647 /// limited-precision mode.
5648 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5649                            const TargetLowering &TLI, SDNodeFlags Flags) {
5650   // TODO: What fast-math-flags should be set on the floating-point nodes?
5651 
5652   if (Op.getValueType() == MVT::f32 &&
5653       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5654     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5655 
5656     // Scale the exponent by log10(2) [0.30102999f].
5657     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5658     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5659                                         getF32Constant(DAG, 0x3e9a209a, dl));
5660 
5661     // Get the significand and build it into a floating-point number with
5662     // exponent of 1.
5663     SDValue X = GetSignificand(DAG, Op1, dl);
5664 
5665     SDValue Log10ofMantissa;
5666     if (LimitFloatPrecision <= 6) {
5667       // For floating-point precision of 6:
5668       //
5669       //   Log10ofMantissa =
5670       //     -0.50419619f +
5671       //       (0.60948995f - 0.10380950f * x) * x;
5672       //
5673       // error 0.0014886165, which is 6 bits
5674       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5675                                getF32Constant(DAG, 0xbdd49a13, dl));
5676       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5677                                getF32Constant(DAG, 0x3f1c0789, dl));
5678       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5679       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5680                                     getF32Constant(DAG, 0x3f011300, dl));
5681     } else if (LimitFloatPrecision <= 12) {
5682       // For floating-point precision of 12:
5683       //
5684       //   Log10ofMantissa =
5685       //     -0.64831180f +
5686       //       (0.91751397f +
5687       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5688       //
5689       // error 0.00019228036, which is better than 12 bits
5690       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5691                                getF32Constant(DAG, 0x3d431f31, dl));
5692       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5693                                getF32Constant(DAG, 0x3ea21fb2, dl));
5694       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5695       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5696                                getF32Constant(DAG, 0x3f6ae232, dl));
5697       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5698       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5699                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5700     } else { // LimitFloatPrecision <= 18
5701       // For floating-point precision of 18:
5702       //
5703       //   Log10ofMantissa =
5704       //     -0.84299375f +
5705       //       (1.5327582f +
5706       //         (-1.0688956f +
5707       //           (0.49102474f +
5708       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5709       //
5710       // error 0.0000037995730, which is better than 18 bits
5711       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5712                                getF32Constant(DAG, 0x3c5d51ce, dl));
5713       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5714                                getF32Constant(DAG, 0x3e00685a, dl));
5715       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5716       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5717                                getF32Constant(DAG, 0x3efb6798, dl));
5718       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5719       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5720                                getF32Constant(DAG, 0x3f88d192, dl));
5721       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5722       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5723                                getF32Constant(DAG, 0x3fc4316c, dl));
5724       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5725       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5726                                     getF32Constant(DAG, 0x3f57ce70, dl));
5727     }
5728 
5729     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5730   }
5731 
5732   // No special expansion.
5733   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags);
5734 }
5735 
5736 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5737 /// limited-precision mode.
5738 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5739                           const TargetLowering &TLI, SDNodeFlags Flags) {
5740   if (Op.getValueType() == MVT::f32 &&
5741       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5742     return getLimitedPrecisionExp2(Op, dl, DAG);
5743 
5744   // No special expansion.
5745   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags);
5746 }
5747 
5748 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5749 /// limited-precision mode with x == 10.0f.
5750 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5751                          SelectionDAG &DAG, const TargetLowering &TLI,
5752                          SDNodeFlags Flags) {
5753   bool IsExp10 = false;
5754   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5755       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5756     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5757       APFloat Ten(10.0f);
5758       IsExp10 = LHSC->isExactlyValue(Ten);
5759     }
5760   }
5761 
5762   // TODO: What fast-math-flags should be set on the FMUL node?
5763   if (IsExp10) {
5764     // Put the exponent in the right bit position for later addition to the
5765     // final result:
5766     //
5767     //   #define LOG2OF10 3.3219281f
5768     //   t0 = Op * LOG2OF10;
5769     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5770                              getF32Constant(DAG, 0x40549a78, dl));
5771     return getLimitedPrecisionExp2(t0, dl, DAG);
5772   }
5773 
5774   // No special expansion.
5775   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags);
5776 }
5777 
5778 /// ExpandPowI - Expand a llvm.powi intrinsic.
5779 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5780                           SelectionDAG &DAG) {
5781   // If RHS is a constant, we can expand this out to a multiplication tree if
5782   // it's beneficial on the target, otherwise we end up lowering to a call to
5783   // __powidf2 (for example).
5784   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5785     unsigned Val = RHSC->getSExtValue();
5786 
5787     // powi(x, 0) -> 1.0
5788     if (Val == 0)
5789       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5790 
5791     if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI(
5792             Val, DAG.shouldOptForSize())) {
5793       // Get the exponent as a positive value.
5794       if ((int)Val < 0)
5795         Val = -Val;
5796       // We use the simple binary decomposition method to generate the multiply
5797       // sequence.  There are more optimal ways to do this (for example,
5798       // powi(x,15) generates one more multiply than it should), but this has
5799       // the benefit of being both really simple and much better than a libcall.
5800       SDValue Res; // Logically starts equal to 1.0
5801       SDValue CurSquare = LHS;
5802       // TODO: Intrinsics should have fast-math-flags that propagate to these
5803       // nodes.
5804       while (Val) {
5805         if (Val & 1) {
5806           if (Res.getNode())
5807             Res =
5808                 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare);
5809           else
5810             Res = CurSquare; // 1.0*CurSquare.
5811         }
5812 
5813         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5814                                 CurSquare, CurSquare);
5815         Val >>= 1;
5816       }
5817 
5818       // If the original was negative, invert the result, producing 1/(x*x*x).
5819       if (RHSC->getSExtValue() < 0)
5820         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5821                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5822       return Res;
5823     }
5824   }
5825 
5826   // Otherwise, expand to a libcall.
5827   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5828 }
5829 
5830 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5831                             SDValue LHS, SDValue RHS, SDValue Scale,
5832                             SelectionDAG &DAG, const TargetLowering &TLI) {
5833   EVT VT = LHS.getValueType();
5834   bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT;
5835   bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT;
5836   LLVMContext &Ctx = *DAG.getContext();
5837 
5838   // If the type is legal but the operation isn't, this node might survive all
5839   // the way to operation legalization. If we end up there and we do not have
5840   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5841   // node.
5842 
5843   // Coax the legalizer into expanding the node during type legalization instead
5844   // by bumping the size by one bit. This will force it to Promote, enabling the
5845   // early expansion and avoiding the need to expand later.
5846 
5847   // We don't have to do this if Scale is 0; that can always be expanded, unless
5848   // it's a saturating signed operation. Those can experience true integer
5849   // division overflow, a case which we must avoid.
5850 
5851   // FIXME: We wouldn't have to do this (or any of the early
5852   // expansion/promotion) if it was possible to expand a libcall of an
5853   // illegal type during operation legalization. But it's not, so things
5854   // get a bit hacky.
5855   unsigned ScaleInt = Scale->getAsZExtVal();
5856   if ((ScaleInt > 0 || (Saturating && Signed)) &&
5857       (TLI.isTypeLegal(VT) ||
5858        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5859     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5860         Opcode, VT, ScaleInt);
5861     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5862       EVT PromVT;
5863       if (VT.isScalarInteger())
5864         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5865       else if (VT.isVector()) {
5866         PromVT = VT.getVectorElementType();
5867         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5868         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5869       } else
5870         llvm_unreachable("Wrong VT for DIVFIX?");
5871       LHS = DAG.getExtOrTrunc(Signed, LHS, DL, PromVT);
5872       RHS = DAG.getExtOrTrunc(Signed, RHS, DL, PromVT);
5873       EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout());
5874       // For saturating operations, we need to shift up the LHS to get the
5875       // proper saturation width, and then shift down again afterwards.
5876       if (Saturating)
5877         LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS,
5878                           DAG.getConstant(1, DL, ShiftTy));
5879       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5880       if (Saturating)
5881         Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res,
5882                           DAG.getConstant(1, DL, ShiftTy));
5883       return DAG.getZExtOrTrunc(Res, DL, VT);
5884     }
5885   }
5886 
5887   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5888 }
5889 
5890 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5891 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5892 static void
5893 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs,
5894                      const SDValue &N) {
5895   switch (N.getOpcode()) {
5896   case ISD::CopyFromReg: {
5897     SDValue Op = N.getOperand(1);
5898     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5899                       Op.getValueType().getSizeInBits());
5900     return;
5901   }
5902   case ISD::BITCAST:
5903   case ISD::AssertZext:
5904   case ISD::AssertSext:
5905   case ISD::TRUNCATE:
5906     getUnderlyingArgRegs(Regs, N.getOperand(0));
5907     return;
5908   case ISD::BUILD_PAIR:
5909   case ISD::BUILD_VECTOR:
5910   case ISD::CONCAT_VECTORS:
5911     for (SDValue Op : N->op_values())
5912       getUnderlyingArgRegs(Regs, Op);
5913     return;
5914   default:
5915     return;
5916   }
5917 }
5918 
5919 /// If the DbgValueInst is a dbg_value of a function argument, create the
5920 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5921 /// instruction selection, they will be inserted to the entry BB.
5922 /// We don't currently support this for variadic dbg_values, as they shouldn't
5923 /// appear for function arguments or in the prologue.
5924 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
5925     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
5926     DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) {
5927   const Argument *Arg = dyn_cast<Argument>(V);
5928   if (!Arg)
5929     return false;
5930 
5931   MachineFunction &MF = DAG.getMachineFunction();
5932   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5933 
5934   // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind
5935   // we've been asked to pursue.
5936   auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr,
5937                               bool Indirect) {
5938     if (Reg.isVirtual() && MF.useDebugInstrRef()) {
5939       // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF
5940       // pointing at the VReg, which will be patched up later.
5941       auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF);
5942       SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg(
5943           /* Reg */ Reg, /* isDef */ false, /* isImp */ false,
5944           /* isKill */ false, /* isDead */ false,
5945           /* isUndef */ false, /* isEarlyClobber */ false,
5946           /* SubReg */ 0, /* isDebug */ true)});
5947 
5948       auto *NewDIExpr = FragExpr;
5949       // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into
5950       // the DIExpression.
5951       if (Indirect)
5952         NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore);
5953       SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0});
5954       NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops);
5955       return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr);
5956     } else {
5957       // Create a completely standard DBG_VALUE.
5958       auto &Inst = TII->get(TargetOpcode::DBG_VALUE);
5959       return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr);
5960     }
5961   };
5962 
5963   if (Kind == FuncArgumentDbgValueKind::Value) {
5964     // ArgDbgValues are hoisted to the beginning of the entry block. So we
5965     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
5966     // the entry block.
5967     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
5968     if (!IsInEntryBlock)
5969       return false;
5970 
5971     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
5972     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
5973     // variable that also is a param.
5974     //
5975     // Although, if we are at the top of the entry block already, we can still
5976     // emit using ArgDbgValue. This might catch some situations when the
5977     // dbg.value refers to an argument that isn't used in the entry block, so
5978     // any CopyToReg node would be optimized out and the only way to express
5979     // this DBG_VALUE is by using the physical reg (or FI) as done in this
5980     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
5981     // we should only emit as ArgDbgValue if the Variable is an argument to the
5982     // current function, and the dbg.value intrinsic is found in the entry
5983     // block.
5984     bool VariableIsFunctionInputArg = Variable->isParameter() &&
5985         !DL->getInlinedAt();
5986     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
5987     if (!IsInPrologue && !VariableIsFunctionInputArg)
5988       return false;
5989 
5990     // Here we assume that a function argument on IR level only can be used to
5991     // describe one input parameter on source level. If we for example have
5992     // source code like this
5993     //
5994     //    struct A { long x, y; };
5995     //    void foo(struct A a, long b) {
5996     //      ...
5997     //      b = a.x;
5998     //      ...
5999     //    }
6000     //
6001     // and IR like this
6002     //
6003     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
6004     //  entry:
6005     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
6006     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
6007     //    call void @llvm.dbg.value(metadata i32 %b, "b",
6008     //    ...
6009     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
6010     //    ...
6011     //
6012     // then the last dbg.value is describing a parameter "b" using a value that
6013     // is an argument. But since we already has used %a1 to describe a parameter
6014     // we should not handle that last dbg.value here (that would result in an
6015     // incorrect hoisting of the DBG_VALUE to the function entry).
6016     // Notice that we allow one dbg.value per IR level argument, to accommodate
6017     // for the situation with fragments above.
6018     // If there is no node for the value being handled, we return true to skip
6019     // the normal generation of debug info, as it would kill existing debug
6020     // info for the parameter in case of duplicates.
6021     if (VariableIsFunctionInputArg) {
6022       unsigned ArgNo = Arg->getArgNo();
6023       if (ArgNo >= FuncInfo.DescribedArgs.size())
6024         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
6025       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
6026         return !NodeMap[V].getNode();
6027       FuncInfo.DescribedArgs.set(ArgNo);
6028     }
6029   }
6030 
6031   bool IsIndirect = false;
6032   std::optional<MachineOperand> Op;
6033   // Some arguments' frame index is recorded during argument lowering.
6034   int FI = FuncInfo.getArgumentFrameIndex(Arg);
6035   if (FI != std::numeric_limits<int>::max())
6036     Op = MachineOperand::CreateFI(FI);
6037 
6038   SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes;
6039   if (!Op && N.getNode()) {
6040     getUnderlyingArgRegs(ArgRegsAndSizes, N);
6041     Register Reg;
6042     if (ArgRegsAndSizes.size() == 1)
6043       Reg = ArgRegsAndSizes.front().first;
6044 
6045     if (Reg && Reg.isVirtual()) {
6046       MachineRegisterInfo &RegInfo = MF.getRegInfo();
6047       Register PR = RegInfo.getLiveInPhysReg(Reg);
6048       if (PR)
6049         Reg = PR;
6050     }
6051     if (Reg) {
6052       Op = MachineOperand::CreateReg(Reg, false);
6053       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
6054     }
6055   }
6056 
6057   if (!Op && N.getNode()) {
6058     // Check if frame index is available.
6059     SDValue LCandidate = peekThroughBitcasts(N);
6060     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
6061       if (FrameIndexSDNode *FINode =
6062           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6063         Op = MachineOperand::CreateFI(FINode->getIndex());
6064   }
6065 
6066   if (!Op) {
6067     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
6068     auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>>
6069                                          SplitRegs) {
6070       unsigned Offset = 0;
6071       for (const auto &RegAndSize : SplitRegs) {
6072         // If the expression is already a fragment, the current register
6073         // offset+size might extend beyond the fragment. In this case, only
6074         // the register bits that are inside the fragment are relevant.
6075         int RegFragmentSizeInBits = RegAndSize.second;
6076         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
6077           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
6078           // The register is entirely outside the expression fragment,
6079           // so is irrelevant for debug info.
6080           if (Offset >= ExprFragmentSizeInBits)
6081             break;
6082           // The register is partially outside the expression fragment, only
6083           // the low bits within the fragment are relevant for debug info.
6084           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
6085             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
6086           }
6087         }
6088 
6089         auto FragmentExpr = DIExpression::createFragmentExpression(
6090             Expr, Offset, RegFragmentSizeInBits);
6091         Offset += RegAndSize.second;
6092         // If a valid fragment expression cannot be created, the variable's
6093         // correct value cannot be determined and so it is set as Undef.
6094         if (!FragmentExpr) {
6095           SDDbgValue *SDV = DAG.getConstantDbgValue(
6096               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
6097           DAG.AddDbgValue(SDV, false);
6098           continue;
6099         }
6100         MachineInstr *NewMI =
6101             MakeVRegDbgValue(RegAndSize.first, *FragmentExpr,
6102                              Kind != FuncArgumentDbgValueKind::Value);
6103         FuncInfo.ArgDbgValues.push_back(NewMI);
6104       }
6105     };
6106 
6107     // Check if ValueMap has reg number.
6108     DenseMap<const Value *, Register>::const_iterator
6109       VMI = FuncInfo.ValueMap.find(V);
6110     if (VMI != FuncInfo.ValueMap.end()) {
6111       const auto &TLI = DAG.getTargetLoweringInfo();
6112       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
6113                        V->getType(), std::nullopt);
6114       if (RFV.occupiesMultipleRegs()) {
6115         splitMultiRegDbgValue(RFV.getRegsAndSizes());
6116         return true;
6117       }
6118 
6119       Op = MachineOperand::CreateReg(VMI->second, false);
6120       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
6121     } else if (ArgRegsAndSizes.size() > 1) {
6122       // This was split due to the calling convention, and no virtual register
6123       // mapping exists for the value.
6124       splitMultiRegDbgValue(ArgRegsAndSizes);
6125       return true;
6126     }
6127   }
6128 
6129   if (!Op)
6130     return false;
6131 
6132   assert(Variable->isValidLocationForIntrinsic(DL) &&
6133          "Expected inlined-at fields to agree");
6134   MachineInstr *NewMI = nullptr;
6135 
6136   if (Op->isReg())
6137     NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect);
6138   else
6139     NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op,
6140                     Variable, Expr);
6141 
6142   // Otherwise, use ArgDbgValues.
6143   FuncInfo.ArgDbgValues.push_back(NewMI);
6144   return true;
6145 }
6146 
6147 /// Return the appropriate SDDbgValue based on N.
6148 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
6149                                              DILocalVariable *Variable,
6150                                              DIExpression *Expr,
6151                                              const DebugLoc &dl,
6152                                              unsigned DbgSDNodeOrder) {
6153   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
6154     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
6155     // stack slot locations.
6156     //
6157     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
6158     // debug values here after optimization:
6159     //
6160     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
6161     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
6162     //
6163     // Both describe the direct values of their associated variables.
6164     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
6165                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
6166   }
6167   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
6168                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
6169 }
6170 
6171 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
6172   switch (Intrinsic) {
6173   case Intrinsic::smul_fix:
6174     return ISD::SMULFIX;
6175   case Intrinsic::umul_fix:
6176     return ISD::UMULFIX;
6177   case Intrinsic::smul_fix_sat:
6178     return ISD::SMULFIXSAT;
6179   case Intrinsic::umul_fix_sat:
6180     return ISD::UMULFIXSAT;
6181   case Intrinsic::sdiv_fix:
6182     return ISD::SDIVFIX;
6183   case Intrinsic::udiv_fix:
6184     return ISD::UDIVFIX;
6185   case Intrinsic::sdiv_fix_sat:
6186     return ISD::SDIVFIXSAT;
6187   case Intrinsic::udiv_fix_sat:
6188     return ISD::UDIVFIXSAT;
6189   default:
6190     llvm_unreachable("Unhandled fixed point intrinsic");
6191   }
6192 }
6193 
6194 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
6195                                            const char *FunctionName) {
6196   assert(FunctionName && "FunctionName must not be nullptr");
6197   SDValue Callee = DAG.getExternalSymbol(
6198       FunctionName,
6199       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6200   LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
6201 }
6202 
6203 /// Given a @llvm.call.preallocated.setup, return the corresponding
6204 /// preallocated call.
6205 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) {
6206   assert(cast<CallBase>(PreallocatedSetup)
6207                  ->getCalledFunction()
6208                  ->getIntrinsicID() == Intrinsic::call_preallocated_setup &&
6209          "expected call_preallocated_setup Value");
6210   for (const auto *U : PreallocatedSetup->users()) {
6211     auto *UseCall = cast<CallBase>(U);
6212     const Function *Fn = UseCall->getCalledFunction();
6213     if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) {
6214       return UseCall;
6215     }
6216   }
6217   llvm_unreachable("expected corresponding call to preallocated setup/arg");
6218 }
6219 
6220 /// If DI is a debug value with an EntryValue expression, lower it using the
6221 /// corresponding physical register of the associated Argument value
6222 /// (guaranteed to exist by the verifier).
6223 bool SelectionDAGBuilder::visitEntryValueDbgValue(
6224     ArrayRef<const Value *> Values, DILocalVariable *Variable,
6225     DIExpression *Expr, DebugLoc DbgLoc) {
6226   if (!Expr->isEntryValue() || !hasSingleElement(Values))
6227     return false;
6228 
6229   // These properties are guaranteed by the verifier.
6230   const Argument *Arg = cast<Argument>(Values[0]);
6231   assert(Arg->hasAttribute(Attribute::AttrKind::SwiftAsync));
6232 
6233   auto ArgIt = FuncInfo.ValueMap.find(Arg);
6234   if (ArgIt == FuncInfo.ValueMap.end()) {
6235     LLVM_DEBUG(
6236         dbgs() << "Dropping dbg.value: expression is entry_value but "
6237                   "couldn't find an associated register for the Argument\n");
6238     return true;
6239   }
6240   Register ArgVReg = ArgIt->getSecond();
6241 
6242   for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins())
6243     if (ArgVReg == VirtReg || ArgVReg == PhysReg) {
6244       SDDbgValue *SDV = DAG.getVRegDbgValue(
6245           Variable, Expr, PhysReg, false /*IsIndidrect*/, DbgLoc, SDNodeOrder);
6246       DAG.AddDbgValue(SDV, false /*treat as dbg.declare byval parameter*/);
6247       return true;
6248     }
6249   LLVM_DEBUG(dbgs() << "Dropping dbg.value: expression is entry_value but "
6250                        "couldn't find a physical register\n");
6251   return true;
6252 }
6253 
6254 /// Lower the call to the specified intrinsic function.
6255 void SelectionDAGBuilder::visitConvergenceControl(const CallInst &I,
6256                                                   unsigned Intrinsic) {
6257   SDLoc sdl = getCurSDLoc();
6258   switch (Intrinsic) {
6259   case Intrinsic::experimental_convergence_anchor:
6260     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ANCHOR, sdl, MVT::Untyped));
6261     break;
6262   case Intrinsic::experimental_convergence_entry:
6263     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ENTRY, sdl, MVT::Untyped));
6264     break;
6265   case Intrinsic::experimental_convergence_loop: {
6266     auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl);
6267     auto *Token = Bundle->Inputs[0].get();
6268     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_LOOP, sdl, MVT::Untyped,
6269                              getValue(Token)));
6270     break;
6271   }
6272   }
6273 }
6274 
6275 /// Lower the call to the specified intrinsic function.
6276 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
6277                                              unsigned Intrinsic) {
6278   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6279   SDLoc sdl = getCurSDLoc();
6280   DebugLoc dl = getCurDebugLoc();
6281   SDValue Res;
6282 
6283   SDNodeFlags Flags;
6284   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
6285     Flags.copyFMF(*FPOp);
6286 
6287   switch (Intrinsic) {
6288   default:
6289     // By default, turn this into a target intrinsic node.
6290     visitTargetIntrinsic(I, Intrinsic);
6291     return;
6292   case Intrinsic::vscale: {
6293     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6294     setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1)));
6295     return;
6296   }
6297   case Intrinsic::vastart:  visitVAStart(I); return;
6298   case Intrinsic::vaend:    visitVAEnd(I); return;
6299   case Intrinsic::vacopy:   visitVACopy(I); return;
6300   case Intrinsic::returnaddress:
6301     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
6302                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6303                              getValue(I.getArgOperand(0))));
6304     return;
6305   case Intrinsic::addressofreturnaddress:
6306     setValue(&I,
6307              DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
6308                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
6309     return;
6310   case Intrinsic::sponentry:
6311     setValue(&I,
6312              DAG.getNode(ISD::SPONENTRY, sdl,
6313                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
6314     return;
6315   case Intrinsic::frameaddress:
6316     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
6317                              TLI.getFrameIndexTy(DAG.getDataLayout()),
6318                              getValue(I.getArgOperand(0))));
6319     return;
6320   case Intrinsic::read_volatile_register:
6321   case Intrinsic::read_register: {
6322     Value *Reg = I.getArgOperand(0);
6323     SDValue Chain = getRoot();
6324     SDValue RegName =
6325         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6326     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6327     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
6328       DAG.getVTList(VT, MVT::Other), Chain, RegName);
6329     setValue(&I, Res);
6330     DAG.setRoot(Res.getValue(1));
6331     return;
6332   }
6333   case Intrinsic::write_register: {
6334     Value *Reg = I.getArgOperand(0);
6335     Value *RegValue = I.getArgOperand(1);
6336     SDValue Chain = getRoot();
6337     SDValue RegName =
6338         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6339     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
6340                             RegName, getValue(RegValue)));
6341     return;
6342   }
6343   case Intrinsic::memcpy: {
6344     const auto &MCI = cast<MemCpyInst>(I);
6345     SDValue Op1 = getValue(I.getArgOperand(0));
6346     SDValue Op2 = getValue(I.getArgOperand(1));
6347     SDValue Op3 = getValue(I.getArgOperand(2));
6348     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
6349     Align DstAlign = MCI.getDestAlign().valueOrOne();
6350     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
6351     Align Alignment = std::min(DstAlign, SrcAlign);
6352     bool isVol = MCI.isVolatile();
6353     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6354     // FIXME: Support passing different dest/src alignments to the memcpy DAG
6355     // node.
6356     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6357     SDValue MC = DAG.getMemcpy(
6358         Root, sdl, Op1, Op2, Op3, Alignment, isVol,
6359         /* AlwaysInline */ false, isTC, MachinePointerInfo(I.getArgOperand(0)),
6360         MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA);
6361     updateDAGForMaybeTailCall(MC);
6362     return;
6363   }
6364   case Intrinsic::memcpy_inline: {
6365     const auto &MCI = cast<MemCpyInlineInst>(I);
6366     SDValue Dst = getValue(I.getArgOperand(0));
6367     SDValue Src = getValue(I.getArgOperand(1));
6368     SDValue Size = getValue(I.getArgOperand(2));
6369     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
6370     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
6371     Align DstAlign = MCI.getDestAlign().valueOrOne();
6372     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
6373     Align Alignment = std::min(DstAlign, SrcAlign);
6374     bool isVol = MCI.isVolatile();
6375     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6376     // FIXME: Support passing different dest/src alignments to the memcpy DAG
6377     // node.
6378     SDValue MC = DAG.getMemcpy(
6379         getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
6380         /* AlwaysInline */ true, isTC, MachinePointerInfo(I.getArgOperand(0)),
6381         MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA);
6382     updateDAGForMaybeTailCall(MC);
6383     return;
6384   }
6385   case Intrinsic::memset: {
6386     const auto &MSI = cast<MemSetInst>(I);
6387     SDValue Op1 = getValue(I.getArgOperand(0));
6388     SDValue Op2 = getValue(I.getArgOperand(1));
6389     SDValue Op3 = getValue(I.getArgOperand(2));
6390     // @llvm.memset defines 0 and 1 to both mean no alignment.
6391     Align Alignment = MSI.getDestAlign().valueOrOne();
6392     bool isVol = MSI.isVolatile();
6393     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6394     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6395     SDValue MS = DAG.getMemset(
6396         Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false,
6397         isTC, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata());
6398     updateDAGForMaybeTailCall(MS);
6399     return;
6400   }
6401   case Intrinsic::memset_inline: {
6402     const auto &MSII = cast<MemSetInlineInst>(I);
6403     SDValue Dst = getValue(I.getArgOperand(0));
6404     SDValue Value = getValue(I.getArgOperand(1));
6405     SDValue Size = getValue(I.getArgOperand(2));
6406     assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size");
6407     // @llvm.memset defines 0 and 1 to both mean no alignment.
6408     Align DstAlign = MSII.getDestAlign().valueOrOne();
6409     bool isVol = MSII.isVolatile();
6410     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6411     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6412     SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol,
6413                                /* AlwaysInline */ true, isTC,
6414                                MachinePointerInfo(I.getArgOperand(0)),
6415                                I.getAAMetadata());
6416     updateDAGForMaybeTailCall(MC);
6417     return;
6418   }
6419   case Intrinsic::memmove: {
6420     const auto &MMI = cast<MemMoveInst>(I);
6421     SDValue Op1 = getValue(I.getArgOperand(0));
6422     SDValue Op2 = getValue(I.getArgOperand(1));
6423     SDValue Op3 = getValue(I.getArgOperand(2));
6424     // @llvm.memmove defines 0 and 1 to both mean no alignment.
6425     Align DstAlign = MMI.getDestAlign().valueOrOne();
6426     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
6427     Align Alignment = std::min(DstAlign, SrcAlign);
6428     bool isVol = MMI.isVolatile();
6429     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6430     // FIXME: Support passing different dest/src alignments to the memmove DAG
6431     // node.
6432     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6433     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
6434                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
6435                                 MachinePointerInfo(I.getArgOperand(1)),
6436                                 I.getAAMetadata(), AA);
6437     updateDAGForMaybeTailCall(MM);
6438     return;
6439   }
6440   case Intrinsic::memcpy_element_unordered_atomic: {
6441     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
6442     SDValue Dst = getValue(MI.getRawDest());
6443     SDValue Src = getValue(MI.getRawSource());
6444     SDValue Length = getValue(MI.getLength());
6445 
6446     Type *LengthTy = MI.getLength()->getType();
6447     unsigned ElemSz = MI.getElementSizeInBytes();
6448     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6449     SDValue MC =
6450         DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6451                             isTC, MachinePointerInfo(MI.getRawDest()),
6452                             MachinePointerInfo(MI.getRawSource()));
6453     updateDAGForMaybeTailCall(MC);
6454     return;
6455   }
6456   case Intrinsic::memmove_element_unordered_atomic: {
6457     auto &MI = cast<AtomicMemMoveInst>(I);
6458     SDValue Dst = getValue(MI.getRawDest());
6459     SDValue Src = getValue(MI.getRawSource());
6460     SDValue Length = getValue(MI.getLength());
6461 
6462     Type *LengthTy = MI.getLength()->getType();
6463     unsigned ElemSz = MI.getElementSizeInBytes();
6464     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6465     SDValue MC =
6466         DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6467                              isTC, MachinePointerInfo(MI.getRawDest()),
6468                              MachinePointerInfo(MI.getRawSource()));
6469     updateDAGForMaybeTailCall(MC);
6470     return;
6471   }
6472   case Intrinsic::memset_element_unordered_atomic: {
6473     auto &MI = cast<AtomicMemSetInst>(I);
6474     SDValue Dst = getValue(MI.getRawDest());
6475     SDValue Val = getValue(MI.getValue());
6476     SDValue Length = getValue(MI.getLength());
6477 
6478     Type *LengthTy = MI.getLength()->getType();
6479     unsigned ElemSz = MI.getElementSizeInBytes();
6480     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6481     SDValue MC =
6482         DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz,
6483                             isTC, MachinePointerInfo(MI.getRawDest()));
6484     updateDAGForMaybeTailCall(MC);
6485     return;
6486   }
6487   case Intrinsic::call_preallocated_setup: {
6488     const CallBase *PreallocatedCall = FindPreallocatedCall(&I);
6489     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6490     SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other,
6491                               getRoot(), SrcValue);
6492     setValue(&I, Res);
6493     DAG.setRoot(Res);
6494     return;
6495   }
6496   case Intrinsic::call_preallocated_arg: {
6497     const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0));
6498     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6499     SDValue Ops[3];
6500     Ops[0] = getRoot();
6501     Ops[1] = SrcValue;
6502     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
6503                                    MVT::i32); // arg index
6504     SDValue Res = DAG.getNode(
6505         ISD::PREALLOCATED_ARG, sdl,
6506         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops);
6507     setValue(&I, Res);
6508     DAG.setRoot(Res.getValue(1));
6509     return;
6510   }
6511   case Intrinsic::dbg_declare: {
6512     const auto &DI = cast<DbgDeclareInst>(I);
6513     // Debug intrinsics are handled separately in assignment tracking mode.
6514     // Some intrinsics are handled right after Argument lowering.
6515     if (AssignmentTrackingEnabled ||
6516         FuncInfo.PreprocessedDbgDeclares.count(&DI))
6517       return;
6518     LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DI << "\n");
6519     DILocalVariable *Variable = DI.getVariable();
6520     DIExpression *Expression = DI.getExpression();
6521     dropDanglingDebugInfo(Variable, Expression);
6522     // Assume dbg.declare can not currently use DIArgList, i.e.
6523     // it is non-variadic.
6524     assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList");
6525     handleDebugDeclare(DI.getVariableLocationOp(0), Variable, Expression,
6526                        DI.getDebugLoc());
6527     return;
6528   }
6529   case Intrinsic::dbg_label: {
6530     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
6531     DILabel *Label = DI.getLabel();
6532     assert(Label && "Missing label");
6533 
6534     SDDbgLabel *SDV;
6535     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
6536     DAG.AddDbgLabel(SDV);
6537     return;
6538   }
6539   case Intrinsic::dbg_assign: {
6540     // Debug intrinsics are handled seperately in assignment tracking mode.
6541     if (AssignmentTrackingEnabled)
6542       return;
6543     // If assignment tracking hasn't been enabled then fall through and treat
6544     // the dbg.assign as a dbg.value.
6545     [[fallthrough]];
6546   }
6547   case Intrinsic::dbg_value: {
6548     // Debug intrinsics are handled seperately in assignment tracking mode.
6549     if (AssignmentTrackingEnabled)
6550       return;
6551     const DbgValueInst &DI = cast<DbgValueInst>(I);
6552     assert(DI.getVariable() && "Missing variable");
6553 
6554     DILocalVariable *Variable = DI.getVariable();
6555     DIExpression *Expression = DI.getExpression();
6556     dropDanglingDebugInfo(Variable, Expression);
6557 
6558     if (DI.isKillLocation()) {
6559       handleKillDebugValue(Variable, Expression, DI.getDebugLoc(), SDNodeOrder);
6560       return;
6561     }
6562 
6563     SmallVector<Value *, 4> Values(DI.getValues());
6564     if (Values.empty())
6565       return;
6566 
6567     bool IsVariadic = DI.hasArgList();
6568     if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(),
6569                           SDNodeOrder, IsVariadic))
6570       addDanglingDebugInfo(Values, Variable, Expression, IsVariadic,
6571                            DI.getDebugLoc(), SDNodeOrder);
6572     return;
6573   }
6574 
6575   case Intrinsic::eh_typeid_for: {
6576     // Find the type id for the given typeinfo.
6577     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
6578     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
6579     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
6580     setValue(&I, Res);
6581     return;
6582   }
6583 
6584   case Intrinsic::eh_return_i32:
6585   case Intrinsic::eh_return_i64:
6586     DAG.getMachineFunction().setCallsEHReturn(true);
6587     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
6588                             MVT::Other,
6589                             getControlRoot(),
6590                             getValue(I.getArgOperand(0)),
6591                             getValue(I.getArgOperand(1))));
6592     return;
6593   case Intrinsic::eh_unwind_init:
6594     DAG.getMachineFunction().setCallsUnwindInit(true);
6595     return;
6596   case Intrinsic::eh_dwarf_cfa:
6597     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
6598                              TLI.getPointerTy(DAG.getDataLayout()),
6599                              getValue(I.getArgOperand(0))));
6600     return;
6601   case Intrinsic::eh_sjlj_callsite: {
6602     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6603     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0));
6604     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
6605 
6606     MMI.setCurrentCallSite(CI->getZExtValue());
6607     return;
6608   }
6609   case Intrinsic::eh_sjlj_functioncontext: {
6610     // Get and store the index of the function context.
6611     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
6612     AllocaInst *FnCtx =
6613       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
6614     int FI = FuncInfo.StaticAllocaMap[FnCtx];
6615     MFI.setFunctionContextIndex(FI);
6616     return;
6617   }
6618   case Intrinsic::eh_sjlj_setjmp: {
6619     SDValue Ops[2];
6620     Ops[0] = getRoot();
6621     Ops[1] = getValue(I.getArgOperand(0));
6622     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
6623                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
6624     setValue(&I, Op.getValue(0));
6625     DAG.setRoot(Op.getValue(1));
6626     return;
6627   }
6628   case Intrinsic::eh_sjlj_longjmp:
6629     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
6630                             getRoot(), getValue(I.getArgOperand(0))));
6631     return;
6632   case Intrinsic::eh_sjlj_setup_dispatch:
6633     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
6634                             getRoot()));
6635     return;
6636   case Intrinsic::masked_gather:
6637     visitMaskedGather(I);
6638     return;
6639   case Intrinsic::masked_load:
6640     visitMaskedLoad(I);
6641     return;
6642   case Intrinsic::masked_scatter:
6643     visitMaskedScatter(I);
6644     return;
6645   case Intrinsic::masked_store:
6646     visitMaskedStore(I);
6647     return;
6648   case Intrinsic::masked_expandload:
6649     visitMaskedLoad(I, true /* IsExpanding */);
6650     return;
6651   case Intrinsic::masked_compressstore:
6652     visitMaskedStore(I, true /* IsCompressing */);
6653     return;
6654   case Intrinsic::powi:
6655     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6656                             getValue(I.getArgOperand(1)), DAG));
6657     return;
6658   case Intrinsic::log:
6659     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6660     return;
6661   case Intrinsic::log2:
6662     setValue(&I,
6663              expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6664     return;
6665   case Intrinsic::log10:
6666     setValue(&I,
6667              expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6668     return;
6669   case Intrinsic::exp:
6670     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6671     return;
6672   case Intrinsic::exp2:
6673     setValue(&I,
6674              expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6675     return;
6676   case Intrinsic::pow:
6677     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6678                            getValue(I.getArgOperand(1)), DAG, TLI, Flags));
6679     return;
6680   case Intrinsic::sqrt:
6681   case Intrinsic::fabs:
6682   case Intrinsic::sin:
6683   case Intrinsic::cos:
6684   case Intrinsic::exp10:
6685   case Intrinsic::floor:
6686   case Intrinsic::ceil:
6687   case Intrinsic::trunc:
6688   case Intrinsic::rint:
6689   case Intrinsic::nearbyint:
6690   case Intrinsic::round:
6691   case Intrinsic::roundeven:
6692   case Intrinsic::canonicalize: {
6693     unsigned Opcode;
6694     switch (Intrinsic) {
6695     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6696     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
6697     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
6698     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
6699     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
6700     case Intrinsic::exp10:     Opcode = ISD::FEXP10;     break;
6701     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
6702     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
6703     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
6704     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
6705     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
6706     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
6707     case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break;
6708     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6709     }
6710 
6711     setValue(&I, DAG.getNode(Opcode, sdl,
6712                              getValue(I.getArgOperand(0)).getValueType(),
6713                              getValue(I.getArgOperand(0)), Flags));
6714     return;
6715   }
6716   case Intrinsic::lround:
6717   case Intrinsic::llround:
6718   case Intrinsic::lrint:
6719   case Intrinsic::llrint: {
6720     unsigned Opcode;
6721     switch (Intrinsic) {
6722     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6723     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6724     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6725     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6726     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6727     }
6728 
6729     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6730     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6731                              getValue(I.getArgOperand(0))));
6732     return;
6733   }
6734   case Intrinsic::minnum:
6735     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6736                              getValue(I.getArgOperand(0)).getValueType(),
6737                              getValue(I.getArgOperand(0)),
6738                              getValue(I.getArgOperand(1)), Flags));
6739     return;
6740   case Intrinsic::maxnum:
6741     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6742                              getValue(I.getArgOperand(0)).getValueType(),
6743                              getValue(I.getArgOperand(0)),
6744                              getValue(I.getArgOperand(1)), Flags));
6745     return;
6746   case Intrinsic::minimum:
6747     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6748                              getValue(I.getArgOperand(0)).getValueType(),
6749                              getValue(I.getArgOperand(0)),
6750                              getValue(I.getArgOperand(1)), Flags));
6751     return;
6752   case Intrinsic::maximum:
6753     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6754                              getValue(I.getArgOperand(0)).getValueType(),
6755                              getValue(I.getArgOperand(0)),
6756                              getValue(I.getArgOperand(1)), Flags));
6757     return;
6758   case Intrinsic::copysign:
6759     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6760                              getValue(I.getArgOperand(0)).getValueType(),
6761                              getValue(I.getArgOperand(0)),
6762                              getValue(I.getArgOperand(1)), Flags));
6763     return;
6764   case Intrinsic::ldexp:
6765     setValue(&I, DAG.getNode(ISD::FLDEXP, sdl,
6766                              getValue(I.getArgOperand(0)).getValueType(),
6767                              getValue(I.getArgOperand(0)),
6768                              getValue(I.getArgOperand(1)), Flags));
6769     return;
6770   case Intrinsic::frexp: {
6771     SmallVector<EVT, 2> ValueVTs;
6772     ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
6773     SDVTList VTs = DAG.getVTList(ValueVTs);
6774     setValue(&I,
6775              DAG.getNode(ISD::FFREXP, sdl, VTs, getValue(I.getArgOperand(0))));
6776     return;
6777   }
6778   case Intrinsic::arithmetic_fence: {
6779     setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl,
6780                              getValue(I.getArgOperand(0)).getValueType(),
6781                              getValue(I.getArgOperand(0)), Flags));
6782     return;
6783   }
6784   case Intrinsic::fma:
6785     setValue(&I, DAG.getNode(
6786                      ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(),
6787                      getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
6788                      getValue(I.getArgOperand(2)), Flags));
6789     return;
6790 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6791   case Intrinsic::INTRINSIC:
6792 #include "llvm/IR/ConstrainedOps.def"
6793     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6794     return;
6795 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID:
6796 #include "llvm/IR/VPIntrinsics.def"
6797     visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I));
6798     return;
6799   case Intrinsic::fptrunc_round: {
6800     // Get the last argument, the metadata and convert it to an integer in the
6801     // call
6802     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata();
6803     std::optional<RoundingMode> RoundMode =
6804         convertStrToRoundingMode(cast<MDString>(MD)->getString());
6805 
6806     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6807 
6808     // Propagate fast-math-flags from IR to node(s).
6809     SDNodeFlags Flags;
6810     Flags.copyFMF(*cast<FPMathOperator>(&I));
6811     SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
6812 
6813     SDValue Result;
6814     Result = DAG.getNode(
6815         ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)),
6816         DAG.getTargetConstant((int)*RoundMode, sdl,
6817                               TLI.getPointerTy(DAG.getDataLayout())));
6818     setValue(&I, Result);
6819 
6820     return;
6821   }
6822   case Intrinsic::fmuladd: {
6823     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6824     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6825         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6826       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6827                                getValue(I.getArgOperand(0)).getValueType(),
6828                                getValue(I.getArgOperand(0)),
6829                                getValue(I.getArgOperand(1)),
6830                                getValue(I.getArgOperand(2)), Flags));
6831     } else {
6832       // TODO: Intrinsic calls should have fast-math-flags.
6833       SDValue Mul = DAG.getNode(
6834           ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(),
6835           getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags);
6836       SDValue Add = DAG.getNode(ISD::FADD, sdl,
6837                                 getValue(I.getArgOperand(0)).getValueType(),
6838                                 Mul, getValue(I.getArgOperand(2)), Flags);
6839       setValue(&I, Add);
6840     }
6841     return;
6842   }
6843   case Intrinsic::convert_to_fp16:
6844     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
6845                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
6846                                          getValue(I.getArgOperand(0)),
6847                                          DAG.getTargetConstant(0, sdl,
6848                                                                MVT::i32))));
6849     return;
6850   case Intrinsic::convert_from_fp16:
6851     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
6852                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6853                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
6854                                          getValue(I.getArgOperand(0)))));
6855     return;
6856   case Intrinsic::fptosi_sat: {
6857     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6858     setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT,
6859                              getValue(I.getArgOperand(0)),
6860                              DAG.getValueType(VT.getScalarType())));
6861     return;
6862   }
6863   case Intrinsic::fptoui_sat: {
6864     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6865     setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT,
6866                              getValue(I.getArgOperand(0)),
6867                              DAG.getValueType(VT.getScalarType())));
6868     return;
6869   }
6870   case Intrinsic::set_rounding:
6871     Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other,
6872                       {getRoot(), getValue(I.getArgOperand(0))});
6873     setValue(&I, Res);
6874     DAG.setRoot(Res.getValue(0));
6875     return;
6876   case Intrinsic::is_fpclass: {
6877     const DataLayout DLayout = DAG.getDataLayout();
6878     EVT DestVT = TLI.getValueType(DLayout, I.getType());
6879     EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType());
6880     FPClassTest Test = static_cast<FPClassTest>(
6881         cast<ConstantInt>(I.getArgOperand(1))->getZExtValue());
6882     MachineFunction &MF = DAG.getMachineFunction();
6883     const Function &F = MF.getFunction();
6884     SDValue Op = getValue(I.getArgOperand(0));
6885     SDNodeFlags Flags;
6886     Flags.setNoFPExcept(
6887         !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP));
6888     // If ISD::IS_FPCLASS should be expanded, do it right now, because the
6889     // expansion can use illegal types. Making expansion early allows
6890     // legalizing these types prior to selection.
6891     if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) {
6892       SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG);
6893       setValue(&I, Result);
6894       return;
6895     }
6896 
6897     SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32);
6898     SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags);
6899     setValue(&I, V);
6900     return;
6901   }
6902   case Intrinsic::get_fpenv: {
6903     const DataLayout DLayout = DAG.getDataLayout();
6904     EVT EnvVT = TLI.getValueType(DLayout, I.getType());
6905     Align TempAlign = DAG.getEVTAlign(EnvVT);
6906     SDValue Chain = getRoot();
6907     // Use GET_FPENV if it is legal or custom. Otherwise use memory-based node
6908     // and temporary storage in stack.
6909     if (TLI.isOperationLegalOrCustom(ISD::GET_FPENV, EnvVT)) {
6910       Res = DAG.getNode(
6911           ISD::GET_FPENV, sdl,
6912           DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6913                         MVT::Other),
6914           Chain);
6915     } else {
6916       SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value());
6917       int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex();
6918       auto MPI =
6919           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
6920       MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
6921           MPI, MachineMemOperand::MOStore, LocationSize::beforeOrAfterPointer(),
6922           TempAlign);
6923       Chain = DAG.getGetFPEnv(Chain, sdl, Temp, EnvVT, MMO);
6924       Res = DAG.getLoad(EnvVT, sdl, Chain, Temp, MPI);
6925     }
6926     setValue(&I, Res);
6927     DAG.setRoot(Res.getValue(1));
6928     return;
6929   }
6930   case Intrinsic::set_fpenv: {
6931     const DataLayout DLayout = DAG.getDataLayout();
6932     SDValue Env = getValue(I.getArgOperand(0));
6933     EVT EnvVT = Env.getValueType();
6934     Align TempAlign = DAG.getEVTAlign(EnvVT);
6935     SDValue Chain = getRoot();
6936     // If SET_FPENV is custom or legal, use it. Otherwise use loading
6937     // environment from memory.
6938     if (TLI.isOperationLegalOrCustom(ISD::SET_FPENV, EnvVT)) {
6939       Chain = DAG.getNode(ISD::SET_FPENV, sdl, MVT::Other, Chain, Env);
6940     } else {
6941       // Allocate space in stack, copy environment bits into it and use this
6942       // memory in SET_FPENV_MEM.
6943       SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value());
6944       int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex();
6945       auto MPI =
6946           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
6947       Chain = DAG.getStore(Chain, sdl, Env, Temp, MPI, TempAlign,
6948                            MachineMemOperand::MOStore);
6949       MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
6950           MPI, MachineMemOperand::MOLoad, LocationSize::beforeOrAfterPointer(),
6951           TempAlign);
6952       Chain = DAG.getSetFPEnv(Chain, sdl, Temp, EnvVT, MMO);
6953     }
6954     DAG.setRoot(Chain);
6955     return;
6956   }
6957   case Intrinsic::reset_fpenv:
6958     DAG.setRoot(DAG.getNode(ISD::RESET_FPENV, sdl, MVT::Other, getRoot()));
6959     return;
6960   case Intrinsic::get_fpmode:
6961     Res = DAG.getNode(
6962         ISD::GET_FPMODE, sdl,
6963         DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()),
6964                       MVT::Other),
6965         DAG.getRoot());
6966     setValue(&I, Res);
6967     DAG.setRoot(Res.getValue(1));
6968     return;
6969   case Intrinsic::set_fpmode:
6970     Res = DAG.getNode(ISD::SET_FPMODE, sdl, MVT::Other, {DAG.getRoot()},
6971                       getValue(I.getArgOperand(0)));
6972     DAG.setRoot(Res);
6973     return;
6974   case Intrinsic::reset_fpmode: {
6975     Res = DAG.getNode(ISD::RESET_FPMODE, sdl, MVT::Other, getRoot());
6976     DAG.setRoot(Res);
6977     return;
6978   }
6979   case Intrinsic::pcmarker: {
6980     SDValue Tmp = getValue(I.getArgOperand(0));
6981     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
6982     return;
6983   }
6984   case Intrinsic::readcyclecounter: {
6985     SDValue Op = getRoot();
6986     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
6987                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6988     setValue(&I, Res);
6989     DAG.setRoot(Res.getValue(1));
6990     return;
6991   }
6992   case Intrinsic::readsteadycounter: {
6993     SDValue Op = getRoot();
6994     Res = DAG.getNode(ISD::READSTEADYCOUNTER, sdl,
6995                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6996     setValue(&I, Res);
6997     DAG.setRoot(Res.getValue(1));
6998     return;
6999   }
7000   case Intrinsic::bitreverse:
7001     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
7002                              getValue(I.getArgOperand(0)).getValueType(),
7003                              getValue(I.getArgOperand(0))));
7004     return;
7005   case Intrinsic::bswap:
7006     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
7007                              getValue(I.getArgOperand(0)).getValueType(),
7008                              getValue(I.getArgOperand(0))));
7009     return;
7010   case Intrinsic::cttz: {
7011     SDValue Arg = getValue(I.getArgOperand(0));
7012     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
7013     EVT Ty = Arg.getValueType();
7014     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
7015                              sdl, Ty, Arg));
7016     return;
7017   }
7018   case Intrinsic::ctlz: {
7019     SDValue Arg = getValue(I.getArgOperand(0));
7020     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
7021     EVT Ty = Arg.getValueType();
7022     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
7023                              sdl, Ty, Arg));
7024     return;
7025   }
7026   case Intrinsic::ctpop: {
7027     SDValue Arg = getValue(I.getArgOperand(0));
7028     EVT Ty = Arg.getValueType();
7029     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
7030     return;
7031   }
7032   case Intrinsic::fshl:
7033   case Intrinsic::fshr: {
7034     bool IsFSHL = Intrinsic == Intrinsic::fshl;
7035     SDValue X = getValue(I.getArgOperand(0));
7036     SDValue Y = getValue(I.getArgOperand(1));
7037     SDValue Z = getValue(I.getArgOperand(2));
7038     EVT VT = X.getValueType();
7039 
7040     if (X == Y) {
7041       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
7042       setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
7043     } else {
7044       auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
7045       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
7046     }
7047     return;
7048   }
7049   case Intrinsic::sadd_sat: {
7050     SDValue Op1 = getValue(I.getArgOperand(0));
7051     SDValue Op2 = getValue(I.getArgOperand(1));
7052     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
7053     return;
7054   }
7055   case Intrinsic::uadd_sat: {
7056     SDValue Op1 = getValue(I.getArgOperand(0));
7057     SDValue Op2 = getValue(I.getArgOperand(1));
7058     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
7059     return;
7060   }
7061   case Intrinsic::ssub_sat: {
7062     SDValue Op1 = getValue(I.getArgOperand(0));
7063     SDValue Op2 = getValue(I.getArgOperand(1));
7064     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
7065     return;
7066   }
7067   case Intrinsic::usub_sat: {
7068     SDValue Op1 = getValue(I.getArgOperand(0));
7069     SDValue Op2 = getValue(I.getArgOperand(1));
7070     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
7071     return;
7072   }
7073   case Intrinsic::sshl_sat: {
7074     SDValue Op1 = getValue(I.getArgOperand(0));
7075     SDValue Op2 = getValue(I.getArgOperand(1));
7076     setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2));
7077     return;
7078   }
7079   case Intrinsic::ushl_sat: {
7080     SDValue Op1 = getValue(I.getArgOperand(0));
7081     SDValue Op2 = getValue(I.getArgOperand(1));
7082     setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2));
7083     return;
7084   }
7085   case Intrinsic::smul_fix:
7086   case Intrinsic::umul_fix:
7087   case Intrinsic::smul_fix_sat:
7088   case Intrinsic::umul_fix_sat: {
7089     SDValue Op1 = getValue(I.getArgOperand(0));
7090     SDValue Op2 = getValue(I.getArgOperand(1));
7091     SDValue Op3 = getValue(I.getArgOperand(2));
7092     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
7093                              Op1.getValueType(), Op1, Op2, Op3));
7094     return;
7095   }
7096   case Intrinsic::sdiv_fix:
7097   case Intrinsic::udiv_fix:
7098   case Intrinsic::sdiv_fix_sat:
7099   case Intrinsic::udiv_fix_sat: {
7100     SDValue Op1 = getValue(I.getArgOperand(0));
7101     SDValue Op2 = getValue(I.getArgOperand(1));
7102     SDValue Op3 = getValue(I.getArgOperand(2));
7103     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
7104                               Op1, Op2, Op3, DAG, TLI));
7105     return;
7106   }
7107   case Intrinsic::smax: {
7108     SDValue Op1 = getValue(I.getArgOperand(0));
7109     SDValue Op2 = getValue(I.getArgOperand(1));
7110     setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2));
7111     return;
7112   }
7113   case Intrinsic::smin: {
7114     SDValue Op1 = getValue(I.getArgOperand(0));
7115     SDValue Op2 = getValue(I.getArgOperand(1));
7116     setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2));
7117     return;
7118   }
7119   case Intrinsic::umax: {
7120     SDValue Op1 = getValue(I.getArgOperand(0));
7121     SDValue Op2 = getValue(I.getArgOperand(1));
7122     setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2));
7123     return;
7124   }
7125   case Intrinsic::umin: {
7126     SDValue Op1 = getValue(I.getArgOperand(0));
7127     SDValue Op2 = getValue(I.getArgOperand(1));
7128     setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2));
7129     return;
7130   }
7131   case Intrinsic::abs: {
7132     // TODO: Preserve "int min is poison" arg in SDAG?
7133     SDValue Op1 = getValue(I.getArgOperand(0));
7134     setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1));
7135     return;
7136   }
7137   case Intrinsic::stacksave: {
7138     SDValue Op = getRoot();
7139     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7140     Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op);
7141     setValue(&I, Res);
7142     DAG.setRoot(Res.getValue(1));
7143     return;
7144   }
7145   case Intrinsic::stackrestore:
7146     Res = getValue(I.getArgOperand(0));
7147     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
7148     return;
7149   case Intrinsic::get_dynamic_area_offset: {
7150     SDValue Op = getRoot();
7151     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
7152     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
7153     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
7154     // target.
7155     if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits())
7156       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
7157                          " intrinsic!");
7158     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
7159                       Op);
7160     DAG.setRoot(Op);
7161     setValue(&I, Res);
7162     return;
7163   }
7164   case Intrinsic::stackguard: {
7165     MachineFunction &MF = DAG.getMachineFunction();
7166     const Module &M = *MF.getFunction().getParent();
7167     EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
7168     SDValue Chain = getRoot();
7169     if (TLI.useLoadStackGuardNode()) {
7170       Res = getLoadStackGuard(DAG, sdl, Chain);
7171       Res = DAG.getPtrExtOrTrunc(Res, sdl, PtrTy);
7172     } else {
7173       const Value *Global = TLI.getSDagStackGuard(M);
7174       Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType());
7175       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
7176                         MachinePointerInfo(Global, 0), Align,
7177                         MachineMemOperand::MOVolatile);
7178     }
7179     if (TLI.useStackGuardXorFP())
7180       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
7181     DAG.setRoot(Chain);
7182     setValue(&I, Res);
7183     return;
7184   }
7185   case Intrinsic::stackprotector: {
7186     // Emit code into the DAG to store the stack guard onto the stack.
7187     MachineFunction &MF = DAG.getMachineFunction();
7188     MachineFrameInfo &MFI = MF.getFrameInfo();
7189     SDValue Src, Chain = getRoot();
7190 
7191     if (TLI.useLoadStackGuardNode())
7192       Src = getLoadStackGuard(DAG, sdl, Chain);
7193     else
7194       Src = getValue(I.getArgOperand(0));   // The guard's value.
7195 
7196     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
7197 
7198     int FI = FuncInfo.StaticAllocaMap[Slot];
7199     MFI.setStackProtectorIndex(FI);
7200     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
7201 
7202     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
7203 
7204     // Store the stack protector onto the stack.
7205     Res = DAG.getStore(
7206         Chain, sdl, Src, FIN,
7207         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
7208         MaybeAlign(), MachineMemOperand::MOVolatile);
7209     setValue(&I, Res);
7210     DAG.setRoot(Res);
7211     return;
7212   }
7213   case Intrinsic::objectsize:
7214     llvm_unreachable("llvm.objectsize.* should have been lowered already");
7215 
7216   case Intrinsic::is_constant:
7217     llvm_unreachable("llvm.is.constant.* should have been lowered already");
7218 
7219   case Intrinsic::annotation:
7220   case Intrinsic::ptr_annotation:
7221   case Intrinsic::launder_invariant_group:
7222   case Intrinsic::strip_invariant_group:
7223     // Drop the intrinsic, but forward the value
7224     setValue(&I, getValue(I.getOperand(0)));
7225     return;
7226 
7227   case Intrinsic::assume:
7228   case Intrinsic::experimental_noalias_scope_decl:
7229   case Intrinsic::var_annotation:
7230   case Intrinsic::sideeffect:
7231     // Discard annotate attributes, noalias scope declarations, assumptions, and
7232     // artificial side-effects.
7233     return;
7234 
7235   case Intrinsic::codeview_annotation: {
7236     // Emit a label associated with this metadata.
7237     MachineFunction &MF = DAG.getMachineFunction();
7238     MCSymbol *Label =
7239         MF.getMMI().getContext().createTempSymbol("annotation", true);
7240     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
7241     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
7242     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
7243     DAG.setRoot(Res);
7244     return;
7245   }
7246 
7247   case Intrinsic::init_trampoline: {
7248     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
7249 
7250     SDValue Ops[6];
7251     Ops[0] = getRoot();
7252     Ops[1] = getValue(I.getArgOperand(0));
7253     Ops[2] = getValue(I.getArgOperand(1));
7254     Ops[3] = getValue(I.getArgOperand(2));
7255     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
7256     Ops[5] = DAG.getSrcValue(F);
7257 
7258     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
7259 
7260     DAG.setRoot(Res);
7261     return;
7262   }
7263   case Intrinsic::adjust_trampoline:
7264     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
7265                              TLI.getPointerTy(DAG.getDataLayout()),
7266                              getValue(I.getArgOperand(0))));
7267     return;
7268   case Intrinsic::gcroot: {
7269     assert(DAG.getMachineFunction().getFunction().hasGC() &&
7270            "only valid in functions with gc specified, enforced by Verifier");
7271     assert(GFI && "implied by previous");
7272     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
7273     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
7274 
7275     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
7276     GFI->addStackRoot(FI->getIndex(), TypeMap);
7277     return;
7278   }
7279   case Intrinsic::gcread:
7280   case Intrinsic::gcwrite:
7281     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
7282   case Intrinsic::get_rounding:
7283     Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot());
7284     setValue(&I, Res);
7285     DAG.setRoot(Res.getValue(1));
7286     return;
7287 
7288   case Intrinsic::expect:
7289     // Just replace __builtin_expect(exp, c) with EXP.
7290     setValue(&I, getValue(I.getArgOperand(0)));
7291     return;
7292 
7293   case Intrinsic::ubsantrap:
7294   case Intrinsic::debugtrap:
7295   case Intrinsic::trap: {
7296     StringRef TrapFuncName =
7297         I.getAttributes().getFnAttr("trap-func-name").getValueAsString();
7298     if (TrapFuncName.empty()) {
7299       switch (Intrinsic) {
7300       case Intrinsic::trap:
7301         DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot()));
7302         break;
7303       case Intrinsic::debugtrap:
7304         DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot()));
7305         break;
7306       case Intrinsic::ubsantrap:
7307         DAG.setRoot(DAG.getNode(
7308             ISD::UBSANTRAP, sdl, MVT::Other, getRoot(),
7309             DAG.getTargetConstant(
7310                 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl,
7311                 MVT::i32)));
7312         break;
7313       default: llvm_unreachable("unknown trap intrinsic");
7314       }
7315       return;
7316     }
7317     TargetLowering::ArgListTy Args;
7318     if (Intrinsic == Intrinsic::ubsantrap) {
7319       Args.push_back(TargetLoweringBase::ArgListEntry());
7320       Args[0].Val = I.getArgOperand(0);
7321       Args[0].Node = getValue(Args[0].Val);
7322       Args[0].Ty = Args[0].Val->getType();
7323     }
7324 
7325     TargetLowering::CallLoweringInfo CLI(DAG);
7326     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
7327         CallingConv::C, I.getType(),
7328         DAG.getExternalSymbol(TrapFuncName.data(),
7329                               TLI.getPointerTy(DAG.getDataLayout())),
7330         std::move(Args));
7331 
7332     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
7333     DAG.setRoot(Result.second);
7334     return;
7335   }
7336 
7337   case Intrinsic::allow_runtime_check:
7338   case Intrinsic::allow_ubsan_check:
7339     setValue(&I, getValue(ConstantInt::getTrue(I.getType())));
7340     return;
7341 
7342   case Intrinsic::uadd_with_overflow:
7343   case Intrinsic::sadd_with_overflow:
7344   case Intrinsic::usub_with_overflow:
7345   case Intrinsic::ssub_with_overflow:
7346   case Intrinsic::umul_with_overflow:
7347   case Intrinsic::smul_with_overflow: {
7348     ISD::NodeType Op;
7349     switch (Intrinsic) {
7350     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
7351     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
7352     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
7353     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
7354     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
7355     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
7356     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
7357     }
7358     SDValue Op1 = getValue(I.getArgOperand(0));
7359     SDValue Op2 = getValue(I.getArgOperand(1));
7360 
7361     EVT ResultVT = Op1.getValueType();
7362     EVT OverflowVT = MVT::i1;
7363     if (ResultVT.isVector())
7364       OverflowVT = EVT::getVectorVT(
7365           *Context, OverflowVT, ResultVT.getVectorElementCount());
7366 
7367     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
7368     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
7369     return;
7370   }
7371   case Intrinsic::prefetch: {
7372     SDValue Ops[5];
7373     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
7374     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
7375     Ops[0] = DAG.getRoot();
7376     Ops[1] = getValue(I.getArgOperand(0));
7377     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
7378                                    MVT::i32);
7379     Ops[3] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(2)), sdl,
7380                                    MVT::i32);
7381     Ops[4] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(3)), sdl,
7382                                    MVT::i32);
7383     SDValue Result = DAG.getMemIntrinsicNode(
7384         ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops,
7385         EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)),
7386         /* align */ std::nullopt, Flags);
7387 
7388     // Chain the prefetch in parallel with any pending loads, to stay out of
7389     // the way of later optimizations.
7390     PendingLoads.push_back(Result);
7391     Result = getRoot();
7392     DAG.setRoot(Result);
7393     return;
7394   }
7395   case Intrinsic::lifetime_start:
7396   case Intrinsic::lifetime_end: {
7397     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
7398     // Stack coloring is not enabled in O0, discard region information.
7399     if (TM.getOptLevel() == CodeGenOptLevel::None)
7400       return;
7401 
7402     const int64_t ObjectSize =
7403         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
7404     Value *const ObjectPtr = I.getArgOperand(1);
7405     SmallVector<const Value *, 4> Allocas;
7406     getUnderlyingObjects(ObjectPtr, Allocas);
7407 
7408     for (const Value *Alloca : Allocas) {
7409       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca);
7410 
7411       // Could not find an Alloca.
7412       if (!LifetimeObject)
7413         continue;
7414 
7415       // First check that the Alloca is static, otherwise it won't have a
7416       // valid frame index.
7417       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
7418       if (SI == FuncInfo.StaticAllocaMap.end())
7419         return;
7420 
7421       const int FrameIndex = SI->second;
7422       int64_t Offset;
7423       if (GetPointerBaseWithConstantOffset(
7424               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
7425         Offset = -1; // Cannot determine offset from alloca to lifetime object.
7426       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
7427                                 Offset);
7428       DAG.setRoot(Res);
7429     }
7430     return;
7431   }
7432   case Intrinsic::pseudoprobe: {
7433     auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue();
7434     auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
7435     auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
7436     Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr);
7437     DAG.setRoot(Res);
7438     return;
7439   }
7440   case Intrinsic::invariant_start:
7441     // Discard region information.
7442     setValue(&I,
7443              DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType())));
7444     return;
7445   case Intrinsic::invariant_end:
7446     // Discard region information.
7447     return;
7448   case Intrinsic::clear_cache:
7449     /// FunctionName may be null.
7450     if (const char *FunctionName = TLI.getClearCacheBuiltinName())
7451       lowerCallToExternalSymbol(I, FunctionName);
7452     return;
7453   case Intrinsic::donothing:
7454   case Intrinsic::seh_try_begin:
7455   case Intrinsic::seh_scope_begin:
7456   case Intrinsic::seh_try_end:
7457   case Intrinsic::seh_scope_end:
7458     // ignore
7459     return;
7460   case Intrinsic::experimental_stackmap:
7461     visitStackmap(I);
7462     return;
7463   case Intrinsic::experimental_patchpoint_void:
7464   case Intrinsic::experimental_patchpoint:
7465     visitPatchpoint(I);
7466     return;
7467   case Intrinsic::experimental_gc_statepoint:
7468     LowerStatepoint(cast<GCStatepointInst>(I));
7469     return;
7470   case Intrinsic::experimental_gc_result:
7471     visitGCResult(cast<GCResultInst>(I));
7472     return;
7473   case Intrinsic::experimental_gc_relocate:
7474     visitGCRelocate(cast<GCRelocateInst>(I));
7475     return;
7476   case Intrinsic::instrprof_cover:
7477     llvm_unreachable("instrprof failed to lower a cover");
7478   case Intrinsic::instrprof_increment:
7479     llvm_unreachable("instrprof failed to lower an increment");
7480   case Intrinsic::instrprof_timestamp:
7481     llvm_unreachable("instrprof failed to lower a timestamp");
7482   case Intrinsic::instrprof_value_profile:
7483     llvm_unreachable("instrprof failed to lower a value profiling call");
7484   case Intrinsic::instrprof_mcdc_parameters:
7485     llvm_unreachable("instrprof failed to lower mcdc parameters");
7486   case Intrinsic::instrprof_mcdc_tvbitmap_update:
7487     llvm_unreachable("instrprof failed to lower an mcdc tvbitmap update");
7488   case Intrinsic::instrprof_mcdc_condbitmap_update:
7489     llvm_unreachable("instrprof failed to lower an mcdc condbitmap update");
7490   case Intrinsic::localescape: {
7491     MachineFunction &MF = DAG.getMachineFunction();
7492     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
7493 
7494     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
7495     // is the same on all targets.
7496     for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) {
7497       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
7498       if (isa<ConstantPointerNull>(Arg))
7499         continue; // Skip null pointers. They represent a hole in index space.
7500       AllocaInst *Slot = cast<AllocaInst>(Arg);
7501       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
7502              "can only escape static allocas");
7503       int FI = FuncInfo.StaticAllocaMap[Slot];
7504       MCSymbol *FrameAllocSym =
7505           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
7506               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
7507       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
7508               TII->get(TargetOpcode::LOCAL_ESCAPE))
7509           .addSym(FrameAllocSym)
7510           .addFrameIndex(FI);
7511     }
7512 
7513     return;
7514   }
7515 
7516   case Intrinsic::localrecover: {
7517     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
7518     MachineFunction &MF = DAG.getMachineFunction();
7519 
7520     // Get the symbol that defines the frame offset.
7521     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
7522     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
7523     unsigned IdxVal =
7524         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
7525     MCSymbol *FrameAllocSym =
7526         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
7527             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
7528 
7529     Value *FP = I.getArgOperand(1);
7530     SDValue FPVal = getValue(FP);
7531     EVT PtrVT = FPVal.getValueType();
7532 
7533     // Create a MCSymbol for the label to avoid any target lowering
7534     // that would make this PC relative.
7535     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
7536     SDValue OffsetVal =
7537         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
7538 
7539     // Add the offset to the FP.
7540     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
7541     setValue(&I, Add);
7542 
7543     return;
7544   }
7545 
7546   case Intrinsic::eh_exceptionpointer:
7547   case Intrinsic::eh_exceptioncode: {
7548     // Get the exception pointer vreg, copy from it, and resize it to fit.
7549     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
7550     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
7551     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
7552     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
7553     SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT);
7554     if (Intrinsic == Intrinsic::eh_exceptioncode)
7555       N = DAG.getZExtOrTrunc(N, sdl, MVT::i32);
7556     setValue(&I, N);
7557     return;
7558   }
7559   case Intrinsic::xray_customevent: {
7560     // Here we want to make sure that the intrinsic behaves as if it has a
7561     // specific calling convention.
7562     const auto &Triple = DAG.getTarget().getTargetTriple();
7563     if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64)
7564       return;
7565 
7566     SmallVector<SDValue, 8> Ops;
7567 
7568     // We want to say that we always want the arguments in registers.
7569     SDValue LogEntryVal = getValue(I.getArgOperand(0));
7570     SDValue StrSizeVal = getValue(I.getArgOperand(1));
7571     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7572     SDValue Chain = getRoot();
7573     Ops.push_back(LogEntryVal);
7574     Ops.push_back(StrSizeVal);
7575     Ops.push_back(Chain);
7576 
7577     // We need to enforce the calling convention for the callsite, so that
7578     // argument ordering is enforced correctly, and that register allocation can
7579     // see that some registers may be assumed clobbered and have to preserve
7580     // them across calls to the intrinsic.
7581     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
7582                                            sdl, NodeTys, Ops);
7583     SDValue patchableNode = SDValue(MN, 0);
7584     DAG.setRoot(patchableNode);
7585     setValue(&I, patchableNode);
7586     return;
7587   }
7588   case Intrinsic::xray_typedevent: {
7589     // Here we want to make sure that the intrinsic behaves as if it has a
7590     // specific calling convention.
7591     const auto &Triple = DAG.getTarget().getTargetTriple();
7592     if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64)
7593       return;
7594 
7595     SmallVector<SDValue, 8> Ops;
7596 
7597     // We want to say that we always want the arguments in registers.
7598     // It's unclear to me how manipulating the selection DAG here forces callers
7599     // to provide arguments in registers instead of on the stack.
7600     SDValue LogTypeId = getValue(I.getArgOperand(0));
7601     SDValue LogEntryVal = getValue(I.getArgOperand(1));
7602     SDValue StrSizeVal = getValue(I.getArgOperand(2));
7603     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7604     SDValue Chain = getRoot();
7605     Ops.push_back(LogTypeId);
7606     Ops.push_back(LogEntryVal);
7607     Ops.push_back(StrSizeVal);
7608     Ops.push_back(Chain);
7609 
7610     // We need to enforce the calling convention for the callsite, so that
7611     // argument ordering is enforced correctly, and that register allocation can
7612     // see that some registers may be assumed clobbered and have to preserve
7613     // them across calls to the intrinsic.
7614     MachineSDNode *MN = DAG.getMachineNode(
7615         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops);
7616     SDValue patchableNode = SDValue(MN, 0);
7617     DAG.setRoot(patchableNode);
7618     setValue(&I, patchableNode);
7619     return;
7620   }
7621   case Intrinsic::experimental_deoptimize:
7622     LowerDeoptimizeCall(&I);
7623     return;
7624   case Intrinsic::experimental_stepvector:
7625     visitStepVector(I);
7626     return;
7627   case Intrinsic::vector_reduce_fadd:
7628   case Intrinsic::vector_reduce_fmul:
7629   case Intrinsic::vector_reduce_add:
7630   case Intrinsic::vector_reduce_mul:
7631   case Intrinsic::vector_reduce_and:
7632   case Intrinsic::vector_reduce_or:
7633   case Intrinsic::vector_reduce_xor:
7634   case Intrinsic::vector_reduce_smax:
7635   case Intrinsic::vector_reduce_smin:
7636   case Intrinsic::vector_reduce_umax:
7637   case Intrinsic::vector_reduce_umin:
7638   case Intrinsic::vector_reduce_fmax:
7639   case Intrinsic::vector_reduce_fmin:
7640   case Intrinsic::vector_reduce_fmaximum:
7641   case Intrinsic::vector_reduce_fminimum:
7642     visitVectorReduce(I, Intrinsic);
7643     return;
7644 
7645   case Intrinsic::icall_branch_funnel: {
7646     SmallVector<SDValue, 16> Ops;
7647     Ops.push_back(getValue(I.getArgOperand(0)));
7648 
7649     int64_t Offset;
7650     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7651         I.getArgOperand(1), Offset, DAG.getDataLayout()));
7652     if (!Base)
7653       report_fatal_error(
7654           "llvm.icall.branch.funnel operand must be a GlobalValue");
7655     Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0));
7656 
7657     struct BranchFunnelTarget {
7658       int64_t Offset;
7659       SDValue Target;
7660     };
7661     SmallVector<BranchFunnelTarget, 8> Targets;
7662 
7663     for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) {
7664       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7665           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
7666       if (ElemBase != Base)
7667         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
7668                            "to the same GlobalValue");
7669 
7670       SDValue Val = getValue(I.getArgOperand(Op + 1));
7671       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
7672       if (!GA)
7673         report_fatal_error(
7674             "llvm.icall.branch.funnel operand must be a GlobalValue");
7675       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
7676                                      GA->getGlobal(), sdl, Val.getValueType(),
7677                                      GA->getOffset())});
7678     }
7679     llvm::sort(Targets,
7680                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
7681                  return T1.Offset < T2.Offset;
7682                });
7683 
7684     for (auto &T : Targets) {
7685       Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32));
7686       Ops.push_back(T.Target);
7687     }
7688 
7689     Ops.push_back(DAG.getRoot()); // Chain
7690     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl,
7691                                  MVT::Other, Ops),
7692               0);
7693     DAG.setRoot(N);
7694     setValue(&I, N);
7695     HasTailCall = true;
7696     return;
7697   }
7698 
7699   case Intrinsic::wasm_landingpad_index:
7700     // Information this intrinsic contained has been transferred to
7701     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
7702     // delete it now.
7703     return;
7704 
7705   case Intrinsic::aarch64_settag:
7706   case Intrinsic::aarch64_settag_zero: {
7707     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7708     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
7709     SDValue Val = TSI.EmitTargetCodeForSetTag(
7710         DAG, sdl, getRoot(), getValue(I.getArgOperand(0)),
7711         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
7712         ZeroMemory);
7713     DAG.setRoot(Val);
7714     setValue(&I, Val);
7715     return;
7716   }
7717   case Intrinsic::amdgcn_cs_chain: {
7718     assert(I.arg_size() == 5 && "Additional args not supported yet");
7719     assert(cast<ConstantInt>(I.getOperand(4))->isZero() &&
7720            "Non-zero flags not supported yet");
7721 
7722     // At this point we don't care if it's amdgpu_cs_chain or
7723     // amdgpu_cs_chain_preserve.
7724     CallingConv::ID CC = CallingConv::AMDGPU_CS_Chain;
7725 
7726     Type *RetTy = I.getType();
7727     assert(RetTy->isVoidTy() && "Should not return");
7728 
7729     SDValue Callee = getValue(I.getOperand(0));
7730 
7731     // We only have 2 actual args: one for the SGPRs and one for the VGPRs.
7732     // We'll also tack the value of the EXEC mask at the end.
7733     TargetLowering::ArgListTy Args;
7734     Args.reserve(3);
7735 
7736     for (unsigned Idx : {2, 3, 1}) {
7737       TargetLowering::ArgListEntry Arg;
7738       Arg.Node = getValue(I.getOperand(Idx));
7739       Arg.Ty = I.getOperand(Idx)->getType();
7740       Arg.setAttributes(&I, Idx);
7741       Args.push_back(Arg);
7742     }
7743 
7744     assert(Args[0].IsInReg && "SGPR args should be marked inreg");
7745     assert(!Args[1].IsInReg && "VGPR args should not be marked inreg");
7746     Args[2].IsInReg = true; // EXEC should be inreg
7747 
7748     TargetLowering::CallLoweringInfo CLI(DAG);
7749     CLI.setDebugLoc(getCurSDLoc())
7750         .setChain(getRoot())
7751         .setCallee(CC, RetTy, Callee, std::move(Args))
7752         .setNoReturn(true)
7753         .setTailCall(true)
7754         .setConvergent(I.isConvergent());
7755     CLI.CB = &I;
7756     std::pair<SDValue, SDValue> Result =
7757         lowerInvokable(CLI, /*EHPadBB*/ nullptr);
7758     (void)Result;
7759     assert(!Result.first.getNode() && !Result.second.getNode() &&
7760            "Should've lowered as tail call");
7761 
7762     HasTailCall = true;
7763     return;
7764   }
7765   case Intrinsic::ptrmask: {
7766     SDValue Ptr = getValue(I.getOperand(0));
7767     SDValue Mask = getValue(I.getOperand(1));
7768 
7769     EVT PtrVT = Ptr.getValueType();
7770     assert(PtrVT == Mask.getValueType() &&
7771            "Pointers with different index type are not supported by SDAG");
7772     setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, Mask));
7773     return;
7774   }
7775   case Intrinsic::threadlocal_address: {
7776     setValue(&I, getValue(I.getOperand(0)));
7777     return;
7778   }
7779   case Intrinsic::get_active_lane_mask: {
7780     EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7781     SDValue Index = getValue(I.getOperand(0));
7782     EVT ElementVT = Index.getValueType();
7783 
7784     if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) {
7785       visitTargetIntrinsic(I, Intrinsic);
7786       return;
7787     }
7788 
7789     SDValue TripCount = getValue(I.getOperand(1));
7790     EVT VecTy = EVT::getVectorVT(*DAG.getContext(), ElementVT,
7791                                  CCVT.getVectorElementCount());
7792 
7793     SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index);
7794     SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount);
7795     SDValue VectorStep = DAG.getStepVector(sdl, VecTy);
7796     SDValue VectorInduction = DAG.getNode(
7797         ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep);
7798     SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction,
7799                                  VectorTripCount, ISD::CondCode::SETULT);
7800     setValue(&I, SetCC);
7801     return;
7802   }
7803   case Intrinsic::experimental_get_vector_length: {
7804     assert(cast<ConstantInt>(I.getOperand(1))->getSExtValue() > 0 &&
7805            "Expected positive VF");
7806     unsigned VF = cast<ConstantInt>(I.getOperand(1))->getZExtValue();
7807     bool IsScalable = cast<ConstantInt>(I.getOperand(2))->isOne();
7808 
7809     SDValue Count = getValue(I.getOperand(0));
7810     EVT CountVT = Count.getValueType();
7811 
7812     if (!TLI.shouldExpandGetVectorLength(CountVT, VF, IsScalable)) {
7813       visitTargetIntrinsic(I, Intrinsic);
7814       return;
7815     }
7816 
7817     // Expand to a umin between the trip count and the maximum elements the type
7818     // can hold.
7819     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7820 
7821     // Extend the trip count to at least the result VT.
7822     if (CountVT.bitsLT(VT)) {
7823       Count = DAG.getNode(ISD::ZERO_EXTEND, sdl, VT, Count);
7824       CountVT = VT;
7825     }
7826 
7827     SDValue MaxEVL = DAG.getElementCount(sdl, CountVT,
7828                                          ElementCount::get(VF, IsScalable));
7829 
7830     SDValue UMin = DAG.getNode(ISD::UMIN, sdl, CountVT, Count, MaxEVL);
7831     // Clip to the result type if needed.
7832     SDValue Trunc = DAG.getNode(ISD::TRUNCATE, sdl, VT, UMin);
7833 
7834     setValue(&I, Trunc);
7835     return;
7836   }
7837   case Intrinsic::experimental_cttz_elts: {
7838     auto DL = getCurSDLoc();
7839     SDValue Op = getValue(I.getOperand(0));
7840     EVT OpVT = Op.getValueType();
7841 
7842     if (!TLI.shouldExpandCttzElements(OpVT)) {
7843       visitTargetIntrinsic(I, Intrinsic);
7844       return;
7845     }
7846 
7847     if (OpVT.getScalarType() != MVT::i1) {
7848       // Compare the input vector elements to zero & use to count trailing zeros
7849       SDValue AllZero = DAG.getConstant(0, DL, OpVT);
7850       OpVT = EVT::getVectorVT(*DAG.getContext(), MVT::i1,
7851                               OpVT.getVectorElementCount());
7852       Op = DAG.getSetCC(DL, OpVT, Op, AllZero, ISD::SETNE);
7853     }
7854 
7855     // Find the smallest "sensible" element type to use for the expansion.
7856     ConstantRange CR(
7857         APInt(64, OpVT.getVectorElementCount().getKnownMinValue()));
7858     if (OpVT.isScalableVT())
7859       CR = CR.umul_sat(getVScaleRange(I.getCaller(), 64));
7860 
7861     // If the zero-is-poison flag is set, we can assume the upper limit
7862     // of the result is VF-1.
7863     if (!cast<ConstantSDNode>(getValue(I.getOperand(1)))->isZero())
7864       CR = CR.subtract(APInt(64, 1));
7865 
7866     unsigned EltWidth = I.getType()->getScalarSizeInBits();
7867     EltWidth = std::min(EltWidth, (unsigned)CR.getActiveBits());
7868     EltWidth = std::max(llvm::bit_ceil(EltWidth), (unsigned)8);
7869 
7870     MVT NewEltTy = MVT::getIntegerVT(EltWidth);
7871 
7872     // Create the new vector type & get the vector length
7873     EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltTy,
7874                                  OpVT.getVectorElementCount());
7875 
7876     SDValue VL =
7877         DAG.getElementCount(DL, NewEltTy, OpVT.getVectorElementCount());
7878 
7879     SDValue StepVec = DAG.getStepVector(DL, NewVT);
7880     SDValue SplatVL = DAG.getSplat(NewVT, DL, VL);
7881     SDValue StepVL = DAG.getNode(ISD::SUB, DL, NewVT, SplatVL, StepVec);
7882     SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, Op);
7883     SDValue And = DAG.getNode(ISD::AND, DL, NewVT, StepVL, Ext);
7884     SDValue Max = DAG.getNode(ISD::VECREDUCE_UMAX, DL, NewEltTy, And);
7885     SDValue Sub = DAG.getNode(ISD::SUB, DL, NewEltTy, VL, Max);
7886 
7887     EVT RetTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
7888     SDValue Ret = DAG.getZExtOrTrunc(Sub, DL, RetTy);
7889 
7890     setValue(&I, Ret);
7891     return;
7892   }
7893   case Intrinsic::vector_insert: {
7894     SDValue Vec = getValue(I.getOperand(0));
7895     SDValue SubVec = getValue(I.getOperand(1));
7896     SDValue Index = getValue(I.getOperand(2));
7897 
7898     // The intrinsic's index type is i64, but the SDNode requires an index type
7899     // suitable for the target. Convert the index as required.
7900     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7901     if (Index.getValueType() != VectorIdxTy)
7902       Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl);
7903 
7904     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7905     setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec,
7906                              Index));
7907     return;
7908   }
7909   case Intrinsic::vector_extract: {
7910     SDValue Vec = getValue(I.getOperand(0));
7911     SDValue Index = getValue(I.getOperand(1));
7912     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7913 
7914     // The intrinsic's index type is i64, but the SDNode requires an index type
7915     // suitable for the target. Convert the index as required.
7916     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7917     if (Index.getValueType() != VectorIdxTy)
7918       Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl);
7919 
7920     setValue(&I,
7921              DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index));
7922     return;
7923   }
7924   case Intrinsic::experimental_vector_reverse:
7925     visitVectorReverse(I);
7926     return;
7927   case Intrinsic::experimental_vector_splice:
7928     visitVectorSplice(I);
7929     return;
7930   case Intrinsic::callbr_landingpad:
7931     visitCallBrLandingPad(I);
7932     return;
7933   case Intrinsic::experimental_vector_interleave2:
7934     visitVectorInterleave(I);
7935     return;
7936   case Intrinsic::experimental_vector_deinterleave2:
7937     visitVectorDeinterleave(I);
7938     return;
7939   case Intrinsic::experimental_convergence_anchor:
7940   case Intrinsic::experimental_convergence_entry:
7941   case Intrinsic::experimental_convergence_loop:
7942     visitConvergenceControl(I, Intrinsic);
7943   }
7944 }
7945 
7946 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
7947     const ConstrainedFPIntrinsic &FPI) {
7948   SDLoc sdl = getCurSDLoc();
7949 
7950   // We do not need to serialize constrained FP intrinsics against
7951   // each other or against (nonvolatile) loads, so they can be
7952   // chained like loads.
7953   SDValue Chain = DAG.getRoot();
7954   SmallVector<SDValue, 4> Opers;
7955   Opers.push_back(Chain);
7956   if (FPI.isUnaryOp()) {
7957     Opers.push_back(getValue(FPI.getArgOperand(0)));
7958   } else if (FPI.isTernaryOp()) {
7959     Opers.push_back(getValue(FPI.getArgOperand(0)));
7960     Opers.push_back(getValue(FPI.getArgOperand(1)));
7961     Opers.push_back(getValue(FPI.getArgOperand(2)));
7962   } else {
7963     Opers.push_back(getValue(FPI.getArgOperand(0)));
7964     Opers.push_back(getValue(FPI.getArgOperand(1)));
7965   }
7966 
7967   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
7968     assert(Result.getNode()->getNumValues() == 2);
7969 
7970     // Push node to the appropriate list so that future instructions can be
7971     // chained up correctly.
7972     SDValue OutChain = Result.getValue(1);
7973     switch (EB) {
7974     case fp::ExceptionBehavior::ebIgnore:
7975       // The only reason why ebIgnore nodes still need to be chained is that
7976       // they might depend on the current rounding mode, and therefore must
7977       // not be moved across instruction that may change that mode.
7978       [[fallthrough]];
7979     case fp::ExceptionBehavior::ebMayTrap:
7980       // These must not be moved across calls or instructions that may change
7981       // floating-point exception masks.
7982       PendingConstrainedFP.push_back(OutChain);
7983       break;
7984     case fp::ExceptionBehavior::ebStrict:
7985       // These must not be moved across calls or instructions that may change
7986       // floating-point exception masks or read floating-point exception flags.
7987       // In addition, they cannot be optimized out even if unused.
7988       PendingConstrainedFPStrict.push_back(OutChain);
7989       break;
7990     }
7991   };
7992 
7993   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7994   EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType());
7995   SDVTList VTs = DAG.getVTList(VT, MVT::Other);
7996   fp::ExceptionBehavior EB = *FPI.getExceptionBehavior();
7997 
7998   SDNodeFlags Flags;
7999   if (EB == fp::ExceptionBehavior::ebIgnore)
8000     Flags.setNoFPExcept(true);
8001 
8002   if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
8003     Flags.copyFMF(*FPOp);
8004 
8005   unsigned Opcode;
8006   switch (FPI.getIntrinsicID()) {
8007   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
8008 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
8009   case Intrinsic::INTRINSIC:                                                   \
8010     Opcode = ISD::STRICT_##DAGN;                                               \
8011     break;
8012 #include "llvm/IR/ConstrainedOps.def"
8013   case Intrinsic::experimental_constrained_fmuladd: {
8014     Opcode = ISD::STRICT_FMA;
8015     // Break fmuladd into fmul and fadd.
8016     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
8017         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
8018       Opers.pop_back();
8019       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags);
8020       pushOutChain(Mul, EB);
8021       Opcode = ISD::STRICT_FADD;
8022       Opers.clear();
8023       Opers.push_back(Mul.getValue(1));
8024       Opers.push_back(Mul.getValue(0));
8025       Opers.push_back(getValue(FPI.getArgOperand(2)));
8026     }
8027     break;
8028   }
8029   }
8030 
8031   // A few strict DAG nodes carry additional operands that are not
8032   // set up by the default code above.
8033   switch (Opcode) {
8034   default: break;
8035   case ISD::STRICT_FP_ROUND:
8036     Opers.push_back(
8037         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
8038     break;
8039   case ISD::STRICT_FSETCC:
8040   case ISD::STRICT_FSETCCS: {
8041     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
8042     ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate());
8043     if (TM.Options.NoNaNsFPMath)
8044       Condition = getFCmpCodeWithoutNaN(Condition);
8045     Opers.push_back(DAG.getCondCode(Condition));
8046     break;
8047   }
8048   }
8049 
8050   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags);
8051   pushOutChain(Result, EB);
8052 
8053   SDValue FPResult = Result.getValue(0);
8054   setValue(&FPI, FPResult);
8055 }
8056 
8057 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) {
8058   std::optional<unsigned> ResOPC;
8059   switch (VPIntrin.getIntrinsicID()) {
8060   case Intrinsic::vp_ctlz: {
8061     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
8062     ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ;
8063     break;
8064   }
8065   case Intrinsic::vp_cttz: {
8066     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
8067     ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ;
8068     break;
8069   }
8070 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD)                                    \
8071   case Intrinsic::VPID:                                                        \
8072     ResOPC = ISD::VPSD;                                                        \
8073     break;
8074 #include "llvm/IR/VPIntrinsics.def"
8075   }
8076 
8077   if (!ResOPC)
8078     llvm_unreachable(
8079         "Inconsistency: no SDNode available for this VPIntrinsic!");
8080 
8081   if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD ||
8082       *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) {
8083     if (VPIntrin.getFastMathFlags().allowReassoc())
8084       return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD
8085                                                 : ISD::VP_REDUCE_FMUL;
8086   }
8087 
8088   return *ResOPC;
8089 }
8090 
8091 void SelectionDAGBuilder::visitVPLoad(
8092     const VPIntrinsic &VPIntrin, EVT VT,
8093     const SmallVectorImpl<SDValue> &OpValues) {
8094   SDLoc DL = getCurSDLoc();
8095   Value *PtrOperand = VPIntrin.getArgOperand(0);
8096   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8097   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8098   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8099   SDValue LD;
8100   // Do not serialize variable-length loads of constant memory with
8101   // anything.
8102   if (!Alignment)
8103     Alignment = DAG.getEVTAlign(VT);
8104   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
8105   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
8106   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
8107   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8108       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
8109       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8110   LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2],
8111                      MMO, false /*IsExpanding */);
8112   if (AddToChain)
8113     PendingLoads.push_back(LD.getValue(1));
8114   setValue(&VPIntrin, LD);
8115 }
8116 
8117 void SelectionDAGBuilder::visitVPGather(
8118     const VPIntrinsic &VPIntrin, EVT VT,
8119     const SmallVectorImpl<SDValue> &OpValues) {
8120   SDLoc DL = getCurSDLoc();
8121   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8122   Value *PtrOperand = VPIntrin.getArgOperand(0);
8123   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8124   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8125   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8126   SDValue LD;
8127   if (!Alignment)
8128     Alignment = DAG.getEVTAlign(VT.getScalarType());
8129   unsigned AS =
8130     PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
8131   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8132       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
8133       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8134   SDValue Base, Index, Scale;
8135   ISD::MemIndexType IndexType;
8136   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
8137                                     this, VPIntrin.getParent(),
8138                                     VT.getScalarStoreSize());
8139   if (!UniformBase) {
8140     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
8141     Index = getValue(PtrOperand);
8142     IndexType = ISD::SIGNED_SCALED;
8143     Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
8144   }
8145   EVT IdxVT = Index.getValueType();
8146   EVT EltTy = IdxVT.getVectorElementType();
8147   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
8148     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
8149     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
8150   }
8151   LD = DAG.getGatherVP(
8152       DAG.getVTList(VT, MVT::Other), VT, DL,
8153       {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO,
8154       IndexType);
8155   PendingLoads.push_back(LD.getValue(1));
8156   setValue(&VPIntrin, LD);
8157 }
8158 
8159 void SelectionDAGBuilder::visitVPStore(
8160     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8161   SDLoc DL = getCurSDLoc();
8162   Value *PtrOperand = VPIntrin.getArgOperand(1);
8163   EVT VT = OpValues[0].getValueType();
8164   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8165   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8166   SDValue ST;
8167   if (!Alignment)
8168     Alignment = DAG.getEVTAlign(VT);
8169   SDValue Ptr = OpValues[1];
8170   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
8171   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8172       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
8173       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8174   ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset,
8175                       OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED,
8176                       /* IsTruncating */ false, /*IsCompressing*/ false);
8177   DAG.setRoot(ST);
8178   setValue(&VPIntrin, ST);
8179 }
8180 
8181 void SelectionDAGBuilder::visitVPScatter(
8182     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8183   SDLoc DL = getCurSDLoc();
8184   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8185   Value *PtrOperand = VPIntrin.getArgOperand(1);
8186   EVT VT = OpValues[0].getValueType();
8187   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8188   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8189   SDValue ST;
8190   if (!Alignment)
8191     Alignment = DAG.getEVTAlign(VT.getScalarType());
8192   unsigned AS =
8193       PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
8194   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8195       MachinePointerInfo(AS), MachineMemOperand::MOStore,
8196       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8197   SDValue Base, Index, Scale;
8198   ISD::MemIndexType IndexType;
8199   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
8200                                     this, VPIntrin.getParent(),
8201                                     VT.getScalarStoreSize());
8202   if (!UniformBase) {
8203     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
8204     Index = getValue(PtrOperand);
8205     IndexType = ISD::SIGNED_SCALED;
8206     Scale =
8207       DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
8208   }
8209   EVT IdxVT = Index.getValueType();
8210   EVT EltTy = IdxVT.getVectorElementType();
8211   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
8212     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
8213     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
8214   }
8215   ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL,
8216                         {getMemoryRoot(), OpValues[0], Base, Index, Scale,
8217                          OpValues[2], OpValues[3]},
8218                         MMO, IndexType);
8219   DAG.setRoot(ST);
8220   setValue(&VPIntrin, ST);
8221 }
8222 
8223 void SelectionDAGBuilder::visitVPStridedLoad(
8224     const VPIntrinsic &VPIntrin, EVT VT,
8225     const SmallVectorImpl<SDValue> &OpValues) {
8226   SDLoc DL = getCurSDLoc();
8227   Value *PtrOperand = VPIntrin.getArgOperand(0);
8228   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8229   if (!Alignment)
8230     Alignment = DAG.getEVTAlign(VT.getScalarType());
8231   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8232   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8233   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
8234   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
8235   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
8236   unsigned AS = PtrOperand->getType()->getPointerAddressSpace();
8237   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8238       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
8239       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8240 
8241   SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1],
8242                                     OpValues[2], OpValues[3], MMO,
8243                                     false /*IsExpanding*/);
8244 
8245   if (AddToChain)
8246     PendingLoads.push_back(LD.getValue(1));
8247   setValue(&VPIntrin, LD);
8248 }
8249 
8250 void SelectionDAGBuilder::visitVPStridedStore(
8251     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8252   SDLoc DL = getCurSDLoc();
8253   Value *PtrOperand = VPIntrin.getArgOperand(1);
8254   EVT VT = OpValues[0].getValueType();
8255   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8256   if (!Alignment)
8257     Alignment = DAG.getEVTAlign(VT.getScalarType());
8258   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8259   unsigned AS = PtrOperand->getType()->getPointerAddressSpace();
8260   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8261       MachinePointerInfo(AS), MachineMemOperand::MOStore,
8262       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8263 
8264   SDValue ST = DAG.getStridedStoreVP(
8265       getMemoryRoot(), DL, OpValues[0], OpValues[1],
8266       DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3],
8267       OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false,
8268       /*IsCompressing*/ false);
8269 
8270   DAG.setRoot(ST);
8271   setValue(&VPIntrin, ST);
8272 }
8273 
8274 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) {
8275   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8276   SDLoc DL = getCurSDLoc();
8277 
8278   ISD::CondCode Condition;
8279   CmpInst::Predicate CondCode = VPIntrin.getPredicate();
8280   bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy();
8281   if (IsFP) {
8282     // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan)
8283     // flags, but calls that don't return floating-point types can't be
8284     // FPMathOperators, like vp.fcmp. This affects constrained fcmp too.
8285     Condition = getFCmpCondCode(CondCode);
8286     if (TM.Options.NoNaNsFPMath)
8287       Condition = getFCmpCodeWithoutNaN(Condition);
8288   } else {
8289     Condition = getICmpCondCode(CondCode);
8290   }
8291 
8292   SDValue Op1 = getValue(VPIntrin.getOperand(0));
8293   SDValue Op2 = getValue(VPIntrin.getOperand(1));
8294   // #2 is the condition code
8295   SDValue MaskOp = getValue(VPIntrin.getOperand(3));
8296   SDValue EVL = getValue(VPIntrin.getOperand(4));
8297   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
8298   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
8299          "Unexpected target EVL type");
8300   EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL);
8301 
8302   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8303                                                         VPIntrin.getType());
8304   setValue(&VPIntrin,
8305            DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL));
8306 }
8307 
8308 void SelectionDAGBuilder::visitVectorPredicationIntrinsic(
8309     const VPIntrinsic &VPIntrin) {
8310   SDLoc DL = getCurSDLoc();
8311   unsigned Opcode = getISDForVPIntrinsic(VPIntrin);
8312 
8313   auto IID = VPIntrin.getIntrinsicID();
8314 
8315   if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin))
8316     return visitVPCmp(*CmpI);
8317 
8318   SmallVector<EVT, 4> ValueVTs;
8319   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8320   ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs);
8321   SDVTList VTs = DAG.getVTList(ValueVTs);
8322 
8323   auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID);
8324 
8325   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
8326   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
8327          "Unexpected target EVL type");
8328 
8329   // Request operands.
8330   SmallVector<SDValue, 7> OpValues;
8331   for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) {
8332     auto Op = getValue(VPIntrin.getArgOperand(I));
8333     if (I == EVLParamPos)
8334       Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op);
8335     OpValues.push_back(Op);
8336   }
8337 
8338   switch (Opcode) {
8339   default: {
8340     SDNodeFlags SDFlags;
8341     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8342       SDFlags.copyFMF(*FPMO);
8343     SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags);
8344     setValue(&VPIntrin, Result);
8345     break;
8346   }
8347   case ISD::VP_LOAD:
8348     visitVPLoad(VPIntrin, ValueVTs[0], OpValues);
8349     break;
8350   case ISD::VP_GATHER:
8351     visitVPGather(VPIntrin, ValueVTs[0], OpValues);
8352     break;
8353   case ISD::EXPERIMENTAL_VP_STRIDED_LOAD:
8354     visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues);
8355     break;
8356   case ISD::VP_STORE:
8357     visitVPStore(VPIntrin, OpValues);
8358     break;
8359   case ISD::VP_SCATTER:
8360     visitVPScatter(VPIntrin, OpValues);
8361     break;
8362   case ISD::EXPERIMENTAL_VP_STRIDED_STORE:
8363     visitVPStridedStore(VPIntrin, OpValues);
8364     break;
8365   case ISD::VP_FMULADD: {
8366     assert(OpValues.size() == 5 && "Unexpected number of operands");
8367     SDNodeFlags SDFlags;
8368     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8369       SDFlags.copyFMF(*FPMO);
8370     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
8371         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) {
8372       setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags));
8373     } else {
8374       SDValue Mul = DAG.getNode(
8375           ISD::VP_FMUL, DL, VTs,
8376           {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags);
8377       SDValue Add =
8378           DAG.getNode(ISD::VP_FADD, DL, VTs,
8379                       {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags);
8380       setValue(&VPIntrin, Add);
8381     }
8382     break;
8383   }
8384   case ISD::VP_IS_FPCLASS: {
8385     const DataLayout DLayout = DAG.getDataLayout();
8386     EVT DestVT = TLI.getValueType(DLayout, VPIntrin.getType());
8387     auto Constant = OpValues[1]->getAsZExtVal();
8388     SDValue Check = DAG.getTargetConstant(Constant, DL, MVT::i32);
8389     SDValue V = DAG.getNode(ISD::VP_IS_FPCLASS, DL, DestVT,
8390                             {OpValues[0], Check, OpValues[2], OpValues[3]});
8391     setValue(&VPIntrin, V);
8392     return;
8393   }
8394   case ISD::VP_INTTOPTR: {
8395     SDValue N = OpValues[0];
8396     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType());
8397     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType());
8398     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
8399                                OpValues[2]);
8400     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
8401                              OpValues[2]);
8402     setValue(&VPIntrin, N);
8403     break;
8404   }
8405   case ISD::VP_PTRTOINT: {
8406     SDValue N = OpValues[0];
8407     EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8408                                                           VPIntrin.getType());
8409     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(),
8410                                        VPIntrin.getOperand(0)->getType());
8411     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
8412                                OpValues[2]);
8413     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
8414                              OpValues[2]);
8415     setValue(&VPIntrin, N);
8416     break;
8417   }
8418   case ISD::VP_ABS:
8419   case ISD::VP_CTLZ:
8420   case ISD::VP_CTLZ_ZERO_UNDEF:
8421   case ISD::VP_CTTZ:
8422   case ISD::VP_CTTZ_ZERO_UNDEF: {
8423     SDValue Result =
8424         DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]});
8425     setValue(&VPIntrin, Result);
8426     break;
8427   }
8428   }
8429 }
8430 
8431 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain,
8432                                           const BasicBlock *EHPadBB,
8433                                           MCSymbol *&BeginLabel) {
8434   MachineFunction &MF = DAG.getMachineFunction();
8435   MachineModuleInfo &MMI = MF.getMMI();
8436 
8437   // Insert a label before the invoke call to mark the try range.  This can be
8438   // used to detect deletion of the invoke via the MachineModuleInfo.
8439   BeginLabel = MMI.getContext().createTempSymbol();
8440 
8441   // For SjLj, keep track of which landing pads go with which invokes
8442   // so as to maintain the ordering of pads in the LSDA.
8443   unsigned CallSiteIndex = MMI.getCurrentCallSite();
8444   if (CallSiteIndex) {
8445     MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
8446     LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
8447 
8448     // Now that the call site is handled, stop tracking it.
8449     MMI.setCurrentCallSite(0);
8450   }
8451 
8452   return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel);
8453 }
8454 
8455 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II,
8456                                         const BasicBlock *EHPadBB,
8457                                         MCSymbol *BeginLabel) {
8458   assert(BeginLabel && "BeginLabel should've been set");
8459 
8460   MachineFunction &MF = DAG.getMachineFunction();
8461   MachineModuleInfo &MMI = MF.getMMI();
8462 
8463   // Insert a label at the end of the invoke call to mark the try range.  This
8464   // can be used to detect deletion of the invoke via the MachineModuleInfo.
8465   MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
8466   Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel);
8467 
8468   // Inform MachineModuleInfo of range.
8469   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
8470   // There is a platform (e.g. wasm) that uses funclet style IR but does not
8471   // actually use outlined funclets and their LSDA info style.
8472   if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
8473     assert(II && "II should've been set");
8474     WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo();
8475     EHInfo->addIPToStateRange(II, BeginLabel, EndLabel);
8476   } else if (!isScopedEHPersonality(Pers)) {
8477     assert(EHPadBB);
8478     MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
8479   }
8480 
8481   return Chain;
8482 }
8483 
8484 std::pair<SDValue, SDValue>
8485 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
8486                                     const BasicBlock *EHPadBB) {
8487   MCSymbol *BeginLabel = nullptr;
8488 
8489   if (EHPadBB) {
8490     // Both PendingLoads and PendingExports must be flushed here;
8491     // this call might not return.
8492     (void)getRoot();
8493     DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel));
8494     CLI.setChain(getRoot());
8495   }
8496 
8497   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8498   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
8499 
8500   assert((CLI.IsTailCall || Result.second.getNode()) &&
8501          "Non-null chain expected with non-tail call!");
8502   assert((Result.second.getNode() || !Result.first.getNode()) &&
8503          "Null value expected with tail call!");
8504 
8505   if (!Result.second.getNode()) {
8506     // As a special case, a null chain means that a tail call has been emitted
8507     // and the DAG root is already updated.
8508     HasTailCall = true;
8509 
8510     // Since there's no actual continuation from this block, nothing can be
8511     // relying on us setting vregs for them.
8512     PendingExports.clear();
8513   } else {
8514     DAG.setRoot(Result.second);
8515   }
8516 
8517   if (EHPadBB) {
8518     DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB,
8519                            BeginLabel));
8520   }
8521 
8522   return Result;
8523 }
8524 
8525 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee,
8526                                       bool isTailCall,
8527                                       bool isMustTailCall,
8528                                       const BasicBlock *EHPadBB) {
8529   auto &DL = DAG.getDataLayout();
8530   FunctionType *FTy = CB.getFunctionType();
8531   Type *RetTy = CB.getType();
8532 
8533   TargetLowering::ArgListTy Args;
8534   Args.reserve(CB.arg_size());
8535 
8536   const Value *SwiftErrorVal = nullptr;
8537   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8538 
8539   if (isTailCall) {
8540     // Avoid emitting tail calls in functions with the disable-tail-calls
8541     // attribute.
8542     auto *Caller = CB.getParent()->getParent();
8543     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
8544         "true" && !isMustTailCall)
8545       isTailCall = false;
8546 
8547     // We can't tail call inside a function with a swifterror argument. Lowering
8548     // does not support this yet. It would have to move into the swifterror
8549     // register before the call.
8550     if (TLI.supportSwiftError() &&
8551         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
8552       isTailCall = false;
8553   }
8554 
8555   for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) {
8556     TargetLowering::ArgListEntry Entry;
8557     const Value *V = *I;
8558 
8559     // Skip empty types
8560     if (V->getType()->isEmptyTy())
8561       continue;
8562 
8563     SDValue ArgNode = getValue(V);
8564     Entry.Node = ArgNode; Entry.Ty = V->getType();
8565 
8566     Entry.setAttributes(&CB, I - CB.arg_begin());
8567 
8568     // Use swifterror virtual register as input to the call.
8569     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
8570       SwiftErrorVal = V;
8571       // We find the virtual register for the actual swifterror argument.
8572       // Instead of using the Value, we use the virtual register instead.
8573       Entry.Node =
8574           DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V),
8575                           EVT(TLI.getPointerTy(DL)));
8576     }
8577 
8578     Args.push_back(Entry);
8579 
8580     // If we have an explicit sret argument that is an Instruction, (i.e., it
8581     // might point to function-local memory), we can't meaningfully tail-call.
8582     if (Entry.IsSRet && isa<Instruction>(V))
8583       isTailCall = false;
8584   }
8585 
8586   // If call site has a cfguardtarget operand bundle, create and add an
8587   // additional ArgListEntry.
8588   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
8589     TargetLowering::ArgListEntry Entry;
8590     Value *V = Bundle->Inputs[0];
8591     SDValue ArgNode = getValue(V);
8592     Entry.Node = ArgNode;
8593     Entry.Ty = V->getType();
8594     Entry.IsCFGuardTarget = true;
8595     Args.push_back(Entry);
8596   }
8597 
8598   // Check if target-independent constraints permit a tail call here.
8599   // Target-dependent constraints are checked within TLI->LowerCallTo.
8600   if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget()))
8601     isTailCall = false;
8602 
8603   // Disable tail calls if there is an swifterror argument. Targets have not
8604   // been updated to support tail calls.
8605   if (TLI.supportSwiftError() && SwiftErrorVal)
8606     isTailCall = false;
8607 
8608   ConstantInt *CFIType = nullptr;
8609   if (CB.isIndirectCall()) {
8610     if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) {
8611       if (!TLI.supportKCFIBundles())
8612         report_fatal_error(
8613             "Target doesn't support calls with kcfi operand bundles.");
8614       CFIType = cast<ConstantInt>(Bundle->Inputs[0]);
8615       assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type");
8616     }
8617   }
8618 
8619   SDValue ConvControlToken;
8620   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_convergencectrl)) {
8621     auto *Token = Bundle->Inputs[0].get();
8622     ConvControlToken = getValue(Token);
8623   }
8624 
8625   TargetLowering::CallLoweringInfo CLI(DAG);
8626   CLI.setDebugLoc(getCurSDLoc())
8627       .setChain(getRoot())
8628       .setCallee(RetTy, FTy, Callee, std::move(Args), CB)
8629       .setTailCall(isTailCall)
8630       .setConvergent(CB.isConvergent())
8631       .setIsPreallocated(
8632           CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0)
8633       .setCFIType(CFIType)
8634       .setConvergenceControlToken(ConvControlToken);
8635   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
8636 
8637   if (Result.first.getNode()) {
8638     Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first);
8639     setValue(&CB, Result.first);
8640   }
8641 
8642   // The last element of CLI.InVals has the SDValue for swifterror return.
8643   // Here we copy it to a virtual register and update SwiftErrorMap for
8644   // book-keeping.
8645   if (SwiftErrorVal && TLI.supportSwiftError()) {
8646     // Get the last element of InVals.
8647     SDValue Src = CLI.InVals.back();
8648     Register VReg =
8649         SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal);
8650     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
8651     DAG.setRoot(CopyNode);
8652   }
8653 }
8654 
8655 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
8656                              SelectionDAGBuilder &Builder) {
8657   // Check to see if this load can be trivially constant folded, e.g. if the
8658   // input is from a string literal.
8659   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
8660     // Cast pointer to the type we really want to load.
8661     Type *LoadTy =
8662         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
8663     if (LoadVT.isVector())
8664       LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements());
8665 
8666     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
8667                                          PointerType::getUnqual(LoadTy));
8668 
8669     if (const Constant *LoadCst =
8670             ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
8671                                          LoadTy, Builder.DAG.getDataLayout()))
8672       return Builder.getValue(LoadCst);
8673   }
8674 
8675   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
8676   // still constant memory, the input chain can be the entry node.
8677   SDValue Root;
8678   bool ConstantMemory = false;
8679 
8680   // Do not serialize (non-volatile) loads of constant memory with anything.
8681   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
8682     Root = Builder.DAG.getEntryNode();
8683     ConstantMemory = true;
8684   } else {
8685     // Do not serialize non-volatile loads against each other.
8686     Root = Builder.DAG.getRoot();
8687   }
8688 
8689   SDValue Ptr = Builder.getValue(PtrVal);
8690   SDValue LoadVal =
8691       Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr,
8692                           MachinePointerInfo(PtrVal), Align(1));
8693 
8694   if (!ConstantMemory)
8695     Builder.PendingLoads.push_back(LoadVal.getValue(1));
8696   return LoadVal;
8697 }
8698 
8699 /// Record the value for an instruction that produces an integer result,
8700 /// converting the type where necessary.
8701 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
8702                                                   SDValue Value,
8703                                                   bool IsSigned) {
8704   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8705                                                     I.getType(), true);
8706   Value = DAG.getExtOrTrunc(IsSigned, Value, getCurSDLoc(), VT);
8707   setValue(&I, Value);
8708 }
8709 
8710 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return
8711 /// true and lower it. Otherwise return false, and it will be lowered like a
8712 /// normal call.
8713 /// The caller already checked that \p I calls the appropriate LibFunc with a
8714 /// correct prototype.
8715 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) {
8716   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
8717   const Value *Size = I.getArgOperand(2);
8718   const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size));
8719   if (CSize && CSize->getZExtValue() == 0) {
8720     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8721                                                           I.getType(), true);
8722     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
8723     return true;
8724   }
8725 
8726   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8727   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
8728       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
8729       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
8730   if (Res.first.getNode()) {
8731     processIntegerCallValue(I, Res.first, true);
8732     PendingLoads.push_back(Res.second);
8733     return true;
8734   }
8735 
8736   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
8737   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
8738   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
8739     return false;
8740 
8741   // If the target has a fast compare for the given size, it will return a
8742   // preferred load type for that size. Require that the load VT is legal and
8743   // that the target supports unaligned loads of that type. Otherwise, return
8744   // INVALID.
8745   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
8746     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8747     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
8748     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
8749       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
8750       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
8751       // TODO: Check alignment of src and dest ptrs.
8752       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
8753       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
8754       if (!TLI.isTypeLegal(LVT) ||
8755           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
8756           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
8757         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
8758     }
8759 
8760     return LVT;
8761   };
8762 
8763   // This turns into unaligned loads. We only do this if the target natively
8764   // supports the MVT we'll be loading or if it is small enough (<= 4) that
8765   // we'll only produce a small number of byte loads.
8766   MVT LoadVT;
8767   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
8768   switch (NumBitsToCompare) {
8769   default:
8770     return false;
8771   case 16:
8772     LoadVT = MVT::i16;
8773     break;
8774   case 32:
8775     LoadVT = MVT::i32;
8776     break;
8777   case 64:
8778   case 128:
8779   case 256:
8780     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
8781     break;
8782   }
8783 
8784   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
8785     return false;
8786 
8787   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
8788   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
8789 
8790   // Bitcast to a wide integer type if the loads are vectors.
8791   if (LoadVT.isVector()) {
8792     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
8793     LoadL = DAG.getBitcast(CmpVT, LoadL);
8794     LoadR = DAG.getBitcast(CmpVT, LoadR);
8795   }
8796 
8797   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
8798   processIntegerCallValue(I, Cmp, false);
8799   return true;
8800 }
8801 
8802 /// See if we can lower a memchr call into an optimized form. If so, return
8803 /// true and lower it. Otherwise return false, and it will be lowered like a
8804 /// normal call.
8805 /// The caller already checked that \p I calls the appropriate LibFunc with a
8806 /// correct prototype.
8807 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
8808   const Value *Src = I.getArgOperand(0);
8809   const Value *Char = I.getArgOperand(1);
8810   const Value *Length = I.getArgOperand(2);
8811 
8812   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8813   std::pair<SDValue, SDValue> Res =
8814     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
8815                                 getValue(Src), getValue(Char), getValue(Length),
8816                                 MachinePointerInfo(Src));
8817   if (Res.first.getNode()) {
8818     setValue(&I, Res.first);
8819     PendingLoads.push_back(Res.second);
8820     return true;
8821   }
8822 
8823   return false;
8824 }
8825 
8826 /// See if we can lower a mempcpy call into an optimized form. If so, return
8827 /// true and lower it. Otherwise return false, and it will be lowered like a
8828 /// normal call.
8829 /// The caller already checked that \p I calls the appropriate LibFunc with a
8830 /// correct prototype.
8831 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
8832   SDValue Dst = getValue(I.getArgOperand(0));
8833   SDValue Src = getValue(I.getArgOperand(1));
8834   SDValue Size = getValue(I.getArgOperand(2));
8835 
8836   Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne();
8837   Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne();
8838   // DAG::getMemcpy needs Alignment to be defined.
8839   Align Alignment = std::min(DstAlign, SrcAlign);
8840 
8841   SDLoc sdl = getCurSDLoc();
8842 
8843   // In the mempcpy context we need to pass in a false value for isTailCall
8844   // because the return pointer needs to be adjusted by the size of
8845   // the copied memory.
8846   SDValue Root = getMemoryRoot();
8847   SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, false, false,
8848                              /*isTailCall=*/false,
8849                              MachinePointerInfo(I.getArgOperand(0)),
8850                              MachinePointerInfo(I.getArgOperand(1)),
8851                              I.getAAMetadata());
8852   assert(MC.getNode() != nullptr &&
8853          "** memcpy should not be lowered as TailCall in mempcpy context **");
8854   DAG.setRoot(MC);
8855 
8856   // Check if Size needs to be truncated or extended.
8857   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
8858 
8859   // Adjust return pointer to point just past the last dst byte.
8860   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
8861                                     Dst, Size);
8862   setValue(&I, DstPlusSize);
8863   return true;
8864 }
8865 
8866 /// See if we can lower a strcpy call into an optimized form.  If so, return
8867 /// true and lower it, otherwise return false and it will be lowered like a
8868 /// normal call.
8869 /// The caller already checked that \p I calls the appropriate LibFunc with a
8870 /// correct prototype.
8871 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
8872   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8873 
8874   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8875   std::pair<SDValue, SDValue> Res =
8876     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
8877                                 getValue(Arg0), getValue(Arg1),
8878                                 MachinePointerInfo(Arg0),
8879                                 MachinePointerInfo(Arg1), isStpcpy);
8880   if (Res.first.getNode()) {
8881     setValue(&I, Res.first);
8882     DAG.setRoot(Res.second);
8883     return true;
8884   }
8885 
8886   return false;
8887 }
8888 
8889 /// See if we can lower a strcmp call into an optimized form.  If so, return
8890 /// true and lower it, otherwise return false and it will be lowered like a
8891 /// normal call.
8892 /// The caller already checked that \p I calls the appropriate LibFunc with a
8893 /// correct prototype.
8894 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
8895   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8896 
8897   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8898   std::pair<SDValue, SDValue> Res =
8899     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
8900                                 getValue(Arg0), getValue(Arg1),
8901                                 MachinePointerInfo(Arg0),
8902                                 MachinePointerInfo(Arg1));
8903   if (Res.first.getNode()) {
8904     processIntegerCallValue(I, Res.first, true);
8905     PendingLoads.push_back(Res.second);
8906     return true;
8907   }
8908 
8909   return false;
8910 }
8911 
8912 /// See if we can lower a strlen call into an optimized form.  If so, return
8913 /// true and lower it, otherwise return false and it will be lowered like a
8914 /// normal call.
8915 /// The caller already checked that \p I calls the appropriate LibFunc with a
8916 /// correct prototype.
8917 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
8918   const Value *Arg0 = I.getArgOperand(0);
8919 
8920   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8921   std::pair<SDValue, SDValue> Res =
8922     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
8923                                 getValue(Arg0), MachinePointerInfo(Arg0));
8924   if (Res.first.getNode()) {
8925     processIntegerCallValue(I, Res.first, false);
8926     PendingLoads.push_back(Res.second);
8927     return true;
8928   }
8929 
8930   return false;
8931 }
8932 
8933 /// See if we can lower a strnlen call into an optimized form.  If so, return
8934 /// true and lower it, otherwise return false and it will be lowered like a
8935 /// normal call.
8936 /// The caller already checked that \p I calls the appropriate LibFunc with a
8937 /// correct prototype.
8938 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
8939   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8940 
8941   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8942   std::pair<SDValue, SDValue> Res =
8943     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
8944                                  getValue(Arg0), getValue(Arg1),
8945                                  MachinePointerInfo(Arg0));
8946   if (Res.first.getNode()) {
8947     processIntegerCallValue(I, Res.first, false);
8948     PendingLoads.push_back(Res.second);
8949     return true;
8950   }
8951 
8952   return false;
8953 }
8954 
8955 /// See if we can lower a unary floating-point operation into an SDNode with
8956 /// the specified Opcode.  If so, return true and lower it, otherwise return
8957 /// false and it will be lowered like a normal call.
8958 /// The caller already checked that \p I calls the appropriate LibFunc with a
8959 /// correct prototype.
8960 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
8961                                               unsigned Opcode) {
8962   // We already checked this call's prototype; verify it doesn't modify errno.
8963   if (!I.onlyReadsMemory())
8964     return false;
8965 
8966   SDNodeFlags Flags;
8967   Flags.copyFMF(cast<FPMathOperator>(I));
8968 
8969   SDValue Tmp = getValue(I.getArgOperand(0));
8970   setValue(&I,
8971            DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags));
8972   return true;
8973 }
8974 
8975 /// See if we can lower a binary floating-point operation into an SDNode with
8976 /// the specified Opcode. If so, return true and lower it. Otherwise return
8977 /// false, and it will be lowered like a normal call.
8978 /// The caller already checked that \p I calls the appropriate LibFunc with a
8979 /// correct prototype.
8980 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
8981                                                unsigned Opcode) {
8982   // We already checked this call's prototype; verify it doesn't modify errno.
8983   if (!I.onlyReadsMemory())
8984     return false;
8985 
8986   SDNodeFlags Flags;
8987   Flags.copyFMF(cast<FPMathOperator>(I));
8988 
8989   SDValue Tmp0 = getValue(I.getArgOperand(0));
8990   SDValue Tmp1 = getValue(I.getArgOperand(1));
8991   EVT VT = Tmp0.getValueType();
8992   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags));
8993   return true;
8994 }
8995 
8996 void SelectionDAGBuilder::visitCall(const CallInst &I) {
8997   // Handle inline assembly differently.
8998   if (I.isInlineAsm()) {
8999     visitInlineAsm(I);
9000     return;
9001   }
9002 
9003   diagnoseDontCall(I);
9004 
9005   if (Function *F = I.getCalledFunction()) {
9006     if (F->isDeclaration()) {
9007       // Is this an LLVM intrinsic or a target-specific intrinsic?
9008       unsigned IID = F->getIntrinsicID();
9009       if (!IID)
9010         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
9011           IID = II->getIntrinsicID(F);
9012 
9013       if (IID) {
9014         visitIntrinsicCall(I, IID);
9015         return;
9016       }
9017     }
9018 
9019     // Check for well-known libc/libm calls.  If the function is internal, it
9020     // can't be a library call.  Don't do the check if marked as nobuiltin for
9021     // some reason or the call site requires strict floating point semantics.
9022     LibFunc Func;
9023     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
9024         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
9025         LibInfo->hasOptimizedCodeGen(Func)) {
9026       switch (Func) {
9027       default: break;
9028       case LibFunc_bcmp:
9029         if (visitMemCmpBCmpCall(I))
9030           return;
9031         break;
9032       case LibFunc_copysign:
9033       case LibFunc_copysignf:
9034       case LibFunc_copysignl:
9035         // We already checked this call's prototype; verify it doesn't modify
9036         // errno.
9037         if (I.onlyReadsMemory()) {
9038           SDValue LHS = getValue(I.getArgOperand(0));
9039           SDValue RHS = getValue(I.getArgOperand(1));
9040           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
9041                                    LHS.getValueType(), LHS, RHS));
9042           return;
9043         }
9044         break;
9045       case LibFunc_fabs:
9046       case LibFunc_fabsf:
9047       case LibFunc_fabsl:
9048         if (visitUnaryFloatCall(I, ISD::FABS))
9049           return;
9050         break;
9051       case LibFunc_fmin:
9052       case LibFunc_fminf:
9053       case LibFunc_fminl:
9054         if (visitBinaryFloatCall(I, ISD::FMINNUM))
9055           return;
9056         break;
9057       case LibFunc_fmax:
9058       case LibFunc_fmaxf:
9059       case LibFunc_fmaxl:
9060         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
9061           return;
9062         break;
9063       case LibFunc_sin:
9064       case LibFunc_sinf:
9065       case LibFunc_sinl:
9066         if (visitUnaryFloatCall(I, ISD::FSIN))
9067           return;
9068         break;
9069       case LibFunc_cos:
9070       case LibFunc_cosf:
9071       case LibFunc_cosl:
9072         if (visitUnaryFloatCall(I, ISD::FCOS))
9073           return;
9074         break;
9075       case LibFunc_sqrt:
9076       case LibFunc_sqrtf:
9077       case LibFunc_sqrtl:
9078       case LibFunc_sqrt_finite:
9079       case LibFunc_sqrtf_finite:
9080       case LibFunc_sqrtl_finite:
9081         if (visitUnaryFloatCall(I, ISD::FSQRT))
9082           return;
9083         break;
9084       case LibFunc_floor:
9085       case LibFunc_floorf:
9086       case LibFunc_floorl:
9087         if (visitUnaryFloatCall(I, ISD::FFLOOR))
9088           return;
9089         break;
9090       case LibFunc_nearbyint:
9091       case LibFunc_nearbyintf:
9092       case LibFunc_nearbyintl:
9093         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
9094           return;
9095         break;
9096       case LibFunc_ceil:
9097       case LibFunc_ceilf:
9098       case LibFunc_ceill:
9099         if (visitUnaryFloatCall(I, ISD::FCEIL))
9100           return;
9101         break;
9102       case LibFunc_rint:
9103       case LibFunc_rintf:
9104       case LibFunc_rintl:
9105         if (visitUnaryFloatCall(I, ISD::FRINT))
9106           return;
9107         break;
9108       case LibFunc_round:
9109       case LibFunc_roundf:
9110       case LibFunc_roundl:
9111         if (visitUnaryFloatCall(I, ISD::FROUND))
9112           return;
9113         break;
9114       case LibFunc_trunc:
9115       case LibFunc_truncf:
9116       case LibFunc_truncl:
9117         if (visitUnaryFloatCall(I, ISD::FTRUNC))
9118           return;
9119         break;
9120       case LibFunc_log2:
9121       case LibFunc_log2f:
9122       case LibFunc_log2l:
9123         if (visitUnaryFloatCall(I, ISD::FLOG2))
9124           return;
9125         break;
9126       case LibFunc_exp2:
9127       case LibFunc_exp2f:
9128       case LibFunc_exp2l:
9129         if (visitUnaryFloatCall(I, ISD::FEXP2))
9130           return;
9131         break;
9132       case LibFunc_exp10:
9133       case LibFunc_exp10f:
9134       case LibFunc_exp10l:
9135         if (visitUnaryFloatCall(I, ISD::FEXP10))
9136           return;
9137         break;
9138       case LibFunc_ldexp:
9139       case LibFunc_ldexpf:
9140       case LibFunc_ldexpl:
9141         if (visitBinaryFloatCall(I, ISD::FLDEXP))
9142           return;
9143         break;
9144       case LibFunc_memcmp:
9145         if (visitMemCmpBCmpCall(I))
9146           return;
9147         break;
9148       case LibFunc_mempcpy:
9149         if (visitMemPCpyCall(I))
9150           return;
9151         break;
9152       case LibFunc_memchr:
9153         if (visitMemChrCall(I))
9154           return;
9155         break;
9156       case LibFunc_strcpy:
9157         if (visitStrCpyCall(I, false))
9158           return;
9159         break;
9160       case LibFunc_stpcpy:
9161         if (visitStrCpyCall(I, true))
9162           return;
9163         break;
9164       case LibFunc_strcmp:
9165         if (visitStrCmpCall(I))
9166           return;
9167         break;
9168       case LibFunc_strlen:
9169         if (visitStrLenCall(I))
9170           return;
9171         break;
9172       case LibFunc_strnlen:
9173         if (visitStrNLenCall(I))
9174           return;
9175         break;
9176       }
9177     }
9178   }
9179 
9180   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
9181   // have to do anything here to lower funclet bundles.
9182   // CFGuardTarget bundles are lowered in LowerCallTo.
9183   assert(!I.hasOperandBundlesOtherThan(
9184              {LLVMContext::OB_deopt, LLVMContext::OB_funclet,
9185               LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated,
9186               LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi,
9187               LLVMContext::OB_convergencectrl}) &&
9188          "Cannot lower calls with arbitrary operand bundles!");
9189 
9190   SDValue Callee = getValue(I.getCalledOperand());
9191 
9192   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
9193     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
9194   else
9195     // Check if we can potentially perform a tail call. More detailed checking
9196     // is be done within LowerCallTo, after more information about the call is
9197     // known.
9198     LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
9199 }
9200 
9201 namespace {
9202 
9203 /// AsmOperandInfo - This contains information for each constraint that we are
9204 /// lowering.
9205 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
9206 public:
9207   /// CallOperand - If this is the result output operand or a clobber
9208   /// this is null, otherwise it is the incoming operand to the CallInst.
9209   /// This gets modified as the asm is processed.
9210   SDValue CallOperand;
9211 
9212   /// AssignedRegs - If this is a register or register class operand, this
9213   /// contains the set of register corresponding to the operand.
9214   RegsForValue AssignedRegs;
9215 
9216   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
9217     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
9218   }
9219 
9220   /// Whether or not this operand accesses memory
9221   bool hasMemory(const TargetLowering &TLI) const {
9222     // Indirect operand accesses access memory.
9223     if (isIndirect)
9224       return true;
9225 
9226     for (const auto &Code : Codes)
9227       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
9228         return true;
9229 
9230     return false;
9231   }
9232 };
9233 
9234 
9235 } // end anonymous namespace
9236 
9237 /// Make sure that the output operand \p OpInfo and its corresponding input
9238 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
9239 /// out).
9240 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
9241                                SDISelAsmOperandInfo &MatchingOpInfo,
9242                                SelectionDAG &DAG) {
9243   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
9244     return;
9245 
9246   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
9247   const auto &TLI = DAG.getTargetLoweringInfo();
9248 
9249   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
9250       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
9251                                        OpInfo.ConstraintVT);
9252   std::pair<unsigned, const TargetRegisterClass *> InputRC =
9253       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
9254                                        MatchingOpInfo.ConstraintVT);
9255   if ((OpInfo.ConstraintVT.isInteger() !=
9256        MatchingOpInfo.ConstraintVT.isInteger()) ||
9257       (MatchRC.second != InputRC.second)) {
9258     // FIXME: error out in a more elegant fashion
9259     report_fatal_error("Unsupported asm: input constraint"
9260                        " with a matching output constraint of"
9261                        " incompatible type!");
9262   }
9263   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
9264 }
9265 
9266 /// Get a direct memory input to behave well as an indirect operand.
9267 /// This may introduce stores, hence the need for a \p Chain.
9268 /// \return The (possibly updated) chain.
9269 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
9270                                         SDISelAsmOperandInfo &OpInfo,
9271                                         SelectionDAG &DAG) {
9272   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9273 
9274   // If we don't have an indirect input, put it in the constpool if we can,
9275   // otherwise spill it to a stack slot.
9276   // TODO: This isn't quite right. We need to handle these according to
9277   // the addressing mode that the constraint wants. Also, this may take
9278   // an additional register for the computation and we don't want that
9279   // either.
9280 
9281   // If the operand is a float, integer, or vector constant, spill to a
9282   // constant pool entry to get its address.
9283   const Value *OpVal = OpInfo.CallOperandVal;
9284   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
9285       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
9286     OpInfo.CallOperand = DAG.getConstantPool(
9287         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
9288     return Chain;
9289   }
9290 
9291   // Otherwise, create a stack slot and emit a store to it before the asm.
9292   Type *Ty = OpVal->getType();
9293   auto &DL = DAG.getDataLayout();
9294   uint64_t TySize = DL.getTypeAllocSize(Ty);
9295   MachineFunction &MF = DAG.getMachineFunction();
9296   int SSFI = MF.getFrameInfo().CreateStackObject(
9297       TySize, DL.getPrefTypeAlign(Ty), false);
9298   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
9299   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
9300                             MachinePointerInfo::getFixedStack(MF, SSFI),
9301                             TLI.getMemValueType(DL, Ty));
9302   OpInfo.CallOperand = StackSlot;
9303 
9304   return Chain;
9305 }
9306 
9307 /// GetRegistersForValue - Assign registers (virtual or physical) for the
9308 /// specified operand.  We prefer to assign virtual registers, to allow the
9309 /// register allocator to handle the assignment process.  However, if the asm
9310 /// uses features that we can't model on machineinstrs, we have SDISel do the
9311 /// allocation.  This produces generally horrible, but correct, code.
9312 ///
9313 ///   OpInfo describes the operand
9314 ///   RefOpInfo describes the matching operand if any, the operand otherwise
9315 static std::optional<unsigned>
9316 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
9317                      SDISelAsmOperandInfo &OpInfo,
9318                      SDISelAsmOperandInfo &RefOpInfo) {
9319   LLVMContext &Context = *DAG.getContext();
9320   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9321 
9322   MachineFunction &MF = DAG.getMachineFunction();
9323   SmallVector<unsigned, 4> Regs;
9324   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9325 
9326   // No work to do for memory/address operands.
9327   if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
9328       OpInfo.ConstraintType == TargetLowering::C_Address)
9329     return std::nullopt;
9330 
9331   // If this is a constraint for a single physreg, or a constraint for a
9332   // register class, find it.
9333   unsigned AssignedReg;
9334   const TargetRegisterClass *RC;
9335   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
9336       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
9337   // RC is unset only on failure. Return immediately.
9338   if (!RC)
9339     return std::nullopt;
9340 
9341   // Get the actual register value type.  This is important, because the user
9342   // may have asked for (e.g.) the AX register in i32 type.  We need to
9343   // remember that AX is actually i16 to get the right extension.
9344   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
9345 
9346   if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) {
9347     // If this is an FP operand in an integer register (or visa versa), or more
9348     // generally if the operand value disagrees with the register class we plan
9349     // to stick it in, fix the operand type.
9350     //
9351     // If this is an input value, the bitcast to the new type is done now.
9352     // Bitcast for output value is done at the end of visitInlineAsm().
9353     if ((OpInfo.Type == InlineAsm::isOutput ||
9354          OpInfo.Type == InlineAsm::isInput) &&
9355         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
9356       // Try to convert to the first EVT that the reg class contains.  If the
9357       // types are identical size, use a bitcast to convert (e.g. two differing
9358       // vector types).  Note: output bitcast is done at the end of
9359       // visitInlineAsm().
9360       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
9361         // Exclude indirect inputs while they are unsupported because the code
9362         // to perform the load is missing and thus OpInfo.CallOperand still
9363         // refers to the input address rather than the pointed-to value.
9364         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
9365           OpInfo.CallOperand =
9366               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
9367         OpInfo.ConstraintVT = RegVT;
9368         // If the operand is an FP value and we want it in integer registers,
9369         // use the corresponding integer type. This turns an f64 value into
9370         // i64, which can be passed with two i32 values on a 32-bit machine.
9371       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
9372         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
9373         if (OpInfo.Type == InlineAsm::isInput)
9374           OpInfo.CallOperand =
9375               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
9376         OpInfo.ConstraintVT = VT;
9377       }
9378     }
9379   }
9380 
9381   // No need to allocate a matching input constraint since the constraint it's
9382   // matching to has already been allocated.
9383   if (OpInfo.isMatchingInputConstraint())
9384     return std::nullopt;
9385 
9386   EVT ValueVT = OpInfo.ConstraintVT;
9387   if (OpInfo.ConstraintVT == MVT::Other)
9388     ValueVT = RegVT;
9389 
9390   // Initialize NumRegs.
9391   unsigned NumRegs = 1;
9392   if (OpInfo.ConstraintVT != MVT::Other)
9393     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT);
9394 
9395   // If this is a constraint for a specific physical register, like {r17},
9396   // assign it now.
9397 
9398   // If this associated to a specific register, initialize iterator to correct
9399   // place. If virtual, make sure we have enough registers
9400 
9401   // Initialize iterator if necessary
9402   TargetRegisterClass::iterator I = RC->begin();
9403   MachineRegisterInfo &RegInfo = MF.getRegInfo();
9404 
9405   // Do not check for single registers.
9406   if (AssignedReg) {
9407     I = std::find(I, RC->end(), AssignedReg);
9408     if (I == RC->end()) {
9409       // RC does not contain the selected register, which indicates a
9410       // mismatch between the register and the required type/bitwidth.
9411       return {AssignedReg};
9412     }
9413   }
9414 
9415   for (; NumRegs; --NumRegs, ++I) {
9416     assert(I != RC->end() && "Ran out of registers to allocate!");
9417     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
9418     Regs.push_back(R);
9419   }
9420 
9421   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
9422   return std::nullopt;
9423 }
9424 
9425 static unsigned
9426 findMatchingInlineAsmOperand(unsigned OperandNo,
9427                              const std::vector<SDValue> &AsmNodeOperands) {
9428   // Scan until we find the definition we already emitted of this operand.
9429   unsigned CurOp = InlineAsm::Op_FirstOperand;
9430   for (; OperandNo; --OperandNo) {
9431     // Advance to the next operand.
9432     unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal();
9433     const InlineAsm::Flag F(OpFlag);
9434     assert(
9435         (F.isRegDefKind() || F.isRegDefEarlyClobberKind() || F.isMemKind()) &&
9436         "Skipped past definitions?");
9437     CurOp += F.getNumOperandRegisters() + 1;
9438   }
9439   return CurOp;
9440 }
9441 
9442 namespace {
9443 
9444 class ExtraFlags {
9445   unsigned Flags = 0;
9446 
9447 public:
9448   explicit ExtraFlags(const CallBase &Call) {
9449     const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
9450     if (IA->hasSideEffects())
9451       Flags |= InlineAsm::Extra_HasSideEffects;
9452     if (IA->isAlignStack())
9453       Flags |= InlineAsm::Extra_IsAlignStack;
9454     if (Call.isConvergent())
9455       Flags |= InlineAsm::Extra_IsConvergent;
9456     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
9457   }
9458 
9459   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
9460     // Ideally, we would only check against memory constraints.  However, the
9461     // meaning of an Other constraint can be target-specific and we can't easily
9462     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
9463     // for Other constraints as well.
9464     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
9465         OpInfo.ConstraintType == TargetLowering::C_Other) {
9466       if (OpInfo.Type == InlineAsm::isInput)
9467         Flags |= InlineAsm::Extra_MayLoad;
9468       else if (OpInfo.Type == InlineAsm::isOutput)
9469         Flags |= InlineAsm::Extra_MayStore;
9470       else if (OpInfo.Type == InlineAsm::isClobber)
9471         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
9472     }
9473   }
9474 
9475   unsigned get() const { return Flags; }
9476 };
9477 
9478 } // end anonymous namespace
9479 
9480 static bool isFunction(SDValue Op) {
9481   if (Op && Op.getOpcode() == ISD::GlobalAddress) {
9482     if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
9483       auto Fn = dyn_cast_or_null<Function>(GA->getGlobal());
9484 
9485       // In normal "call dllimport func" instruction (non-inlineasm) it force
9486       // indirect access by specifing call opcode. And usually specially print
9487       // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can
9488       // not do in this way now. (In fact, this is similar with "Data Access"
9489       // action). So here we ignore dllimport function.
9490       if (Fn && !Fn->hasDLLImportStorageClass())
9491         return true;
9492     }
9493   }
9494   return false;
9495 }
9496 
9497 /// visitInlineAsm - Handle a call to an InlineAsm object.
9498 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call,
9499                                          const BasicBlock *EHPadBB) {
9500   const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
9501 
9502   /// ConstraintOperands - Information about all of the constraints.
9503   SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands;
9504 
9505   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9506   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
9507       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call);
9508 
9509   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
9510   // AsmDialect, MayLoad, MayStore).
9511   bool HasSideEffect = IA->hasSideEffects();
9512   ExtraFlags ExtraInfo(Call);
9513 
9514   for (auto &T : TargetConstraints) {
9515     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
9516     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
9517 
9518     if (OpInfo.CallOperandVal)
9519       OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
9520 
9521     if (!HasSideEffect)
9522       HasSideEffect = OpInfo.hasMemory(TLI);
9523 
9524     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
9525     // FIXME: Could we compute this on OpInfo rather than T?
9526 
9527     // Compute the constraint code and ConstraintType to use.
9528     TLI.ComputeConstraintToUse(T, SDValue());
9529 
9530     if (T.ConstraintType == TargetLowering::C_Immediate &&
9531         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
9532       // We've delayed emitting a diagnostic like the "n" constraint because
9533       // inlining could cause an integer showing up.
9534       return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) +
9535                                           "' expects an integer constant "
9536                                           "expression");
9537 
9538     ExtraInfo.update(T);
9539   }
9540 
9541   // We won't need to flush pending loads if this asm doesn't touch
9542   // memory and is nonvolatile.
9543   SDValue Glue, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
9544 
9545   bool EmitEHLabels = isa<InvokeInst>(Call);
9546   if (EmitEHLabels) {
9547     assert(EHPadBB && "InvokeInst must have an EHPadBB");
9548   }
9549   bool IsCallBr = isa<CallBrInst>(Call);
9550 
9551   if (IsCallBr || EmitEHLabels) {
9552     // If this is a callbr or invoke we need to flush pending exports since
9553     // inlineasm_br and invoke are terminators.
9554     // We need to do this before nodes are glued to the inlineasm_br node.
9555     Chain = getControlRoot();
9556   }
9557 
9558   MCSymbol *BeginLabel = nullptr;
9559   if (EmitEHLabels) {
9560     Chain = lowerStartEH(Chain, EHPadBB, BeginLabel);
9561   }
9562 
9563   int OpNo = -1;
9564   SmallVector<StringRef> AsmStrs;
9565   IA->collectAsmStrs(AsmStrs);
9566 
9567   // Second pass over the constraints: compute which constraint option to use.
9568   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9569     if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput)
9570       OpNo++;
9571 
9572     // If this is an output operand with a matching input operand, look up the
9573     // matching input. If their types mismatch, e.g. one is an integer, the
9574     // other is floating point, or their sizes are different, flag it as an
9575     // error.
9576     if (OpInfo.hasMatchingInput()) {
9577       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
9578       patchMatchingInput(OpInfo, Input, DAG);
9579     }
9580 
9581     // Compute the constraint code and ConstraintType to use.
9582     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
9583 
9584     if ((OpInfo.ConstraintType == TargetLowering::C_Memory &&
9585          OpInfo.Type == InlineAsm::isClobber) ||
9586         OpInfo.ConstraintType == TargetLowering::C_Address)
9587       continue;
9588 
9589     // In Linux PIC model, there are 4 cases about value/label addressing:
9590     //
9591     // 1: Function call or Label jmp inside the module.
9592     // 2: Data access (such as global variable, static variable) inside module.
9593     // 3: Function call or Label jmp outside the module.
9594     // 4: Data access (such as global variable) outside the module.
9595     //
9596     // Due to current llvm inline asm architecture designed to not "recognize"
9597     // the asm code, there are quite troubles for us to treat mem addressing
9598     // differently for same value/adress used in different instuctions.
9599     // For example, in pic model, call a func may in plt way or direclty
9600     // pc-related, but lea/mov a function adress may use got.
9601     //
9602     // Here we try to "recognize" function call for the case 1 and case 3 in
9603     // inline asm. And try to adjust the constraint for them.
9604     //
9605     // TODO: Due to current inline asm didn't encourage to jmp to the outsider
9606     // label, so here we don't handle jmp function label now, but we need to
9607     // enhance it (especilly in PIC model) if we meet meaningful requirements.
9608     if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) &&
9609         TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) &&
9610         TM.getCodeModel() != CodeModel::Large) {
9611       OpInfo.isIndirect = false;
9612       OpInfo.ConstraintType = TargetLowering::C_Address;
9613     }
9614 
9615     // If this is a memory input, and if the operand is not indirect, do what we
9616     // need to provide an address for the memory input.
9617     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
9618         !OpInfo.isIndirect) {
9619       assert((OpInfo.isMultipleAlternative ||
9620               (OpInfo.Type == InlineAsm::isInput)) &&
9621              "Can only indirectify direct input operands!");
9622 
9623       // Memory operands really want the address of the value.
9624       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
9625 
9626       // There is no longer a Value* corresponding to this operand.
9627       OpInfo.CallOperandVal = nullptr;
9628 
9629       // It is now an indirect operand.
9630       OpInfo.isIndirect = true;
9631     }
9632 
9633   }
9634 
9635   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
9636   std::vector<SDValue> AsmNodeOperands;
9637   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
9638   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
9639       IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout())));
9640 
9641   // If we have a !srcloc metadata node associated with it, we want to attach
9642   // this to the ultimately generated inline asm machineinstr.  To do this, we
9643   // pass in the third operand as this (potentially null) inline asm MDNode.
9644   const MDNode *SrcLoc = Call.getMetadata("srcloc");
9645   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
9646 
9647   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
9648   // bits as operand 3.
9649   AsmNodeOperands.push_back(DAG.getTargetConstant(
9650       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9651 
9652   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
9653   // this, assign virtual and physical registers for inputs and otput.
9654   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9655     // Assign Registers.
9656     SDISelAsmOperandInfo &RefOpInfo =
9657         OpInfo.isMatchingInputConstraint()
9658             ? ConstraintOperands[OpInfo.getMatchedOperand()]
9659             : OpInfo;
9660     const auto RegError =
9661         getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
9662     if (RegError) {
9663       const MachineFunction &MF = DAG.getMachineFunction();
9664       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9665       const char *RegName = TRI.getName(*RegError);
9666       emitInlineAsmError(Call, "register '" + Twine(RegName) +
9667                                    "' allocated for constraint '" +
9668                                    Twine(OpInfo.ConstraintCode) +
9669                                    "' does not match required type");
9670       return;
9671     }
9672 
9673     auto DetectWriteToReservedRegister = [&]() {
9674       const MachineFunction &MF = DAG.getMachineFunction();
9675       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9676       for (unsigned Reg : OpInfo.AssignedRegs.Regs) {
9677         if (Register::isPhysicalRegister(Reg) &&
9678             TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
9679           const char *RegName = TRI.getName(Reg);
9680           emitInlineAsmError(Call, "write to reserved register '" +
9681                                        Twine(RegName) + "'");
9682           return true;
9683         }
9684       }
9685       return false;
9686     };
9687     assert((OpInfo.ConstraintType != TargetLowering::C_Address ||
9688             (OpInfo.Type == InlineAsm::isInput &&
9689              !OpInfo.isMatchingInputConstraint())) &&
9690            "Only address as input operand is allowed.");
9691 
9692     switch (OpInfo.Type) {
9693     case InlineAsm::isOutput:
9694       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
9695         const InlineAsm::ConstraintCode ConstraintID =
9696             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9697         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
9698                "Failed to convert memory constraint code to constraint id.");
9699 
9700         // Add information to the INLINEASM node to know about this output.
9701         InlineAsm::Flag OpFlags(InlineAsm::Kind::Mem, 1);
9702         OpFlags.setMemConstraint(ConstraintID);
9703         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
9704                                                         MVT::i32));
9705         AsmNodeOperands.push_back(OpInfo.CallOperand);
9706       } else {
9707         // Otherwise, this outputs to a register (directly for C_Register /
9708         // C_RegisterClass, and a target-defined fashion for
9709         // C_Immediate/C_Other). Find a register that we can use.
9710         if (OpInfo.AssignedRegs.Regs.empty()) {
9711           emitInlineAsmError(
9712               Call, "couldn't allocate output register for constraint '" +
9713                         Twine(OpInfo.ConstraintCode) + "'");
9714           return;
9715         }
9716 
9717         if (DetectWriteToReservedRegister())
9718           return;
9719 
9720         // Add information to the INLINEASM node to know that this register is
9721         // set.
9722         OpInfo.AssignedRegs.AddInlineAsmOperands(
9723             OpInfo.isEarlyClobber ? InlineAsm::Kind::RegDefEarlyClobber
9724                                   : InlineAsm::Kind::RegDef,
9725             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
9726       }
9727       break;
9728 
9729     case InlineAsm::isInput:
9730     case InlineAsm::isLabel: {
9731       SDValue InOperandVal = OpInfo.CallOperand;
9732 
9733       if (OpInfo.isMatchingInputConstraint()) {
9734         // If this is required to match an output register we have already set,
9735         // just use its register.
9736         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
9737                                                   AsmNodeOperands);
9738         InlineAsm::Flag Flag(AsmNodeOperands[CurOp]->getAsZExtVal());
9739         if (Flag.isRegDefKind() || Flag.isRegDefEarlyClobberKind()) {
9740           if (OpInfo.isIndirect) {
9741             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
9742             emitInlineAsmError(Call, "inline asm not supported yet: "
9743                                      "don't know how to handle tied "
9744                                      "indirect register inputs");
9745             return;
9746           }
9747 
9748           SmallVector<unsigned, 4> Regs;
9749           MachineFunction &MF = DAG.getMachineFunction();
9750           MachineRegisterInfo &MRI = MF.getRegInfo();
9751           const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9752           auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]);
9753           Register TiedReg = R->getReg();
9754           MVT RegVT = R->getSimpleValueType(0);
9755           const TargetRegisterClass *RC =
9756               TiedReg.isVirtual()     ? MRI.getRegClass(TiedReg)
9757               : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT)
9758                                       : TRI.getMinimalPhysRegClass(TiedReg);
9759           for (unsigned i = 0, e = Flag.getNumOperandRegisters(); i != e; ++i)
9760             Regs.push_back(MRI.createVirtualRegister(RC));
9761 
9762           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
9763 
9764           SDLoc dl = getCurSDLoc();
9765           // Use the produced MatchedRegs object to
9766           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, &Call);
9767           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, true,
9768                                            OpInfo.getMatchedOperand(), dl, DAG,
9769                                            AsmNodeOperands);
9770           break;
9771         }
9772 
9773         assert(Flag.isMemKind() && "Unknown matching constraint!");
9774         assert(Flag.getNumOperandRegisters() == 1 &&
9775                "Unexpected number of operands");
9776         // Add information to the INLINEASM node to know about this input.
9777         // See InlineAsm.h isUseOperandTiedToDef.
9778         Flag.clearMemConstraint();
9779         Flag.setMatchingOp(OpInfo.getMatchedOperand());
9780         AsmNodeOperands.push_back(DAG.getTargetConstant(
9781             Flag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9782         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
9783         break;
9784       }
9785 
9786       // Treat indirect 'X' constraint as memory.
9787       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
9788           OpInfo.isIndirect)
9789         OpInfo.ConstraintType = TargetLowering::C_Memory;
9790 
9791       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
9792           OpInfo.ConstraintType == TargetLowering::C_Other) {
9793         std::vector<SDValue> Ops;
9794         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
9795                                           Ops, DAG);
9796         if (Ops.empty()) {
9797           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
9798             if (isa<ConstantSDNode>(InOperandVal)) {
9799               emitInlineAsmError(Call, "value out of range for constraint '" +
9800                                            Twine(OpInfo.ConstraintCode) + "'");
9801               return;
9802             }
9803 
9804           emitInlineAsmError(Call,
9805                              "invalid operand for inline asm constraint '" +
9806                                  Twine(OpInfo.ConstraintCode) + "'");
9807           return;
9808         }
9809 
9810         // Add information to the INLINEASM node to know about this input.
9811         InlineAsm::Flag ResOpType(InlineAsm::Kind::Imm, Ops.size());
9812         AsmNodeOperands.push_back(DAG.getTargetConstant(
9813             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9814         llvm::append_range(AsmNodeOperands, Ops);
9815         break;
9816       }
9817 
9818       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
9819         assert((OpInfo.isIndirect ||
9820                 OpInfo.ConstraintType != TargetLowering::C_Memory) &&
9821                "Operand must be indirect to be a mem!");
9822         assert(InOperandVal.getValueType() ==
9823                    TLI.getPointerTy(DAG.getDataLayout()) &&
9824                "Memory operands expect pointer values");
9825 
9826         const InlineAsm::ConstraintCode ConstraintID =
9827             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9828         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
9829                "Failed to convert memory constraint code to constraint id.");
9830 
9831         // Add information to the INLINEASM node to know about this input.
9832         InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1);
9833         ResOpType.setMemConstraint(ConstraintID);
9834         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
9835                                                         getCurSDLoc(),
9836                                                         MVT::i32));
9837         AsmNodeOperands.push_back(InOperandVal);
9838         break;
9839       }
9840 
9841       if (OpInfo.ConstraintType == TargetLowering::C_Address) {
9842         const InlineAsm::ConstraintCode ConstraintID =
9843             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9844         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
9845                "Failed to convert memory constraint code to constraint id.");
9846 
9847         InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1);
9848 
9849         SDValue AsmOp = InOperandVal;
9850         if (isFunction(InOperandVal)) {
9851           auto *GA = cast<GlobalAddressSDNode>(InOperandVal);
9852           ResOpType = InlineAsm::Flag(InlineAsm::Kind::Func, 1);
9853           AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(),
9854                                              InOperandVal.getValueType(),
9855                                              GA->getOffset());
9856         }
9857 
9858         // Add information to the INLINEASM node to know about this input.
9859         ResOpType.setMemConstraint(ConstraintID);
9860 
9861         AsmNodeOperands.push_back(
9862             DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32));
9863 
9864         AsmNodeOperands.push_back(AsmOp);
9865         break;
9866       }
9867 
9868       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
9869               OpInfo.ConstraintType == TargetLowering::C_Register) &&
9870              "Unknown constraint type!");
9871 
9872       // TODO: Support this.
9873       if (OpInfo.isIndirect) {
9874         emitInlineAsmError(
9875             Call, "Don't know how to handle indirect register inputs yet "
9876                   "for constraint '" +
9877                       Twine(OpInfo.ConstraintCode) + "'");
9878         return;
9879       }
9880 
9881       // Copy the input into the appropriate registers.
9882       if (OpInfo.AssignedRegs.Regs.empty()) {
9883         emitInlineAsmError(Call,
9884                            "couldn't allocate input reg for constraint '" +
9885                                Twine(OpInfo.ConstraintCode) + "'");
9886         return;
9887       }
9888 
9889       if (DetectWriteToReservedRegister())
9890         return;
9891 
9892       SDLoc dl = getCurSDLoc();
9893 
9894       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue,
9895                                         &Call);
9896 
9897       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, false,
9898                                                0, dl, DAG, AsmNodeOperands);
9899       break;
9900     }
9901     case InlineAsm::isClobber:
9902       // Add the clobbered value to the operand list, so that the register
9903       // allocator is aware that the physreg got clobbered.
9904       if (!OpInfo.AssignedRegs.Regs.empty())
9905         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::Clobber,
9906                                                  false, 0, getCurSDLoc(), DAG,
9907                                                  AsmNodeOperands);
9908       break;
9909     }
9910   }
9911 
9912   // Finish up input operands.  Set the input chain and add the flag last.
9913   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
9914   if (Glue.getNode()) AsmNodeOperands.push_back(Glue);
9915 
9916   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
9917   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
9918                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
9919   Glue = Chain.getValue(1);
9920 
9921   // Do additional work to generate outputs.
9922 
9923   SmallVector<EVT, 1> ResultVTs;
9924   SmallVector<SDValue, 1> ResultValues;
9925   SmallVector<SDValue, 8> OutChains;
9926 
9927   llvm::Type *CallResultType = Call.getType();
9928   ArrayRef<Type *> ResultTypes;
9929   if (StructType *StructResult = dyn_cast<StructType>(CallResultType))
9930     ResultTypes = StructResult->elements();
9931   else if (!CallResultType->isVoidTy())
9932     ResultTypes = ArrayRef(CallResultType);
9933 
9934   auto CurResultType = ResultTypes.begin();
9935   auto handleRegAssign = [&](SDValue V) {
9936     assert(CurResultType != ResultTypes.end() && "Unexpected value");
9937     assert((*CurResultType)->isSized() && "Unexpected unsized type");
9938     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
9939     ++CurResultType;
9940     // If the type of the inline asm call site return value is different but has
9941     // same size as the type of the asm output bitcast it.  One example of this
9942     // is for vectors with different width / number of elements.  This can
9943     // happen for register classes that can contain multiple different value
9944     // types.  The preg or vreg allocated may not have the same VT as was
9945     // expected.
9946     //
9947     // This can also happen for a return value that disagrees with the register
9948     // class it is put in, eg. a double in a general-purpose register on a
9949     // 32-bit machine.
9950     if (ResultVT != V.getValueType() &&
9951         ResultVT.getSizeInBits() == V.getValueSizeInBits())
9952       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
9953     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
9954              V.getValueType().isInteger()) {
9955       // If a result value was tied to an input value, the computed result
9956       // may have a wider width than the expected result.  Extract the
9957       // relevant portion.
9958       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
9959     }
9960     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
9961     ResultVTs.push_back(ResultVT);
9962     ResultValues.push_back(V);
9963   };
9964 
9965   // Deal with output operands.
9966   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9967     if (OpInfo.Type == InlineAsm::isOutput) {
9968       SDValue Val;
9969       // Skip trivial output operands.
9970       if (OpInfo.AssignedRegs.Regs.empty())
9971         continue;
9972 
9973       switch (OpInfo.ConstraintType) {
9974       case TargetLowering::C_Register:
9975       case TargetLowering::C_RegisterClass:
9976         Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
9977                                                   Chain, &Glue, &Call);
9978         break;
9979       case TargetLowering::C_Immediate:
9980       case TargetLowering::C_Other:
9981         Val = TLI.LowerAsmOutputForConstraint(Chain, Glue, getCurSDLoc(),
9982                                               OpInfo, DAG);
9983         break;
9984       case TargetLowering::C_Memory:
9985         break; // Already handled.
9986       case TargetLowering::C_Address:
9987         break; // Silence warning.
9988       case TargetLowering::C_Unknown:
9989         assert(false && "Unexpected unknown constraint");
9990       }
9991 
9992       // Indirect output manifest as stores. Record output chains.
9993       if (OpInfo.isIndirect) {
9994         const Value *Ptr = OpInfo.CallOperandVal;
9995         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
9996         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
9997                                      MachinePointerInfo(Ptr));
9998         OutChains.push_back(Store);
9999       } else {
10000         // generate CopyFromRegs to associated registers.
10001         assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
10002         if (Val.getOpcode() == ISD::MERGE_VALUES) {
10003           for (const SDValue &V : Val->op_values())
10004             handleRegAssign(V);
10005         } else
10006           handleRegAssign(Val);
10007       }
10008     }
10009   }
10010 
10011   // Set results.
10012   if (!ResultValues.empty()) {
10013     assert(CurResultType == ResultTypes.end() &&
10014            "Mismatch in number of ResultTypes");
10015     assert(ResultValues.size() == ResultTypes.size() &&
10016            "Mismatch in number of output operands in asm result");
10017 
10018     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
10019                             DAG.getVTList(ResultVTs), ResultValues);
10020     setValue(&Call, V);
10021   }
10022 
10023   // Collect store chains.
10024   if (!OutChains.empty())
10025     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
10026 
10027   if (EmitEHLabels) {
10028     Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel);
10029   }
10030 
10031   // Only Update Root if inline assembly has a memory effect.
10032   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr ||
10033       EmitEHLabels)
10034     DAG.setRoot(Chain);
10035 }
10036 
10037 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call,
10038                                              const Twine &Message) {
10039   LLVMContext &Ctx = *DAG.getContext();
10040   Ctx.emitError(&Call, Message);
10041 
10042   // Make sure we leave the DAG in a valid state
10043   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10044   SmallVector<EVT, 1> ValueVTs;
10045   ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs);
10046 
10047   if (ValueVTs.empty())
10048     return;
10049 
10050   SmallVector<SDValue, 1> Ops;
10051   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
10052     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
10053 
10054   setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc()));
10055 }
10056 
10057 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
10058   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
10059                           MVT::Other, getRoot(),
10060                           getValue(I.getArgOperand(0)),
10061                           DAG.getSrcValue(I.getArgOperand(0))));
10062 }
10063 
10064 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
10065   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10066   const DataLayout &DL = DAG.getDataLayout();
10067   SDValue V = DAG.getVAArg(
10068       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
10069       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
10070       DL.getABITypeAlign(I.getType()).value());
10071   DAG.setRoot(V.getValue(1));
10072 
10073   if (I.getType()->isPointerTy())
10074     V = DAG.getPtrExtOrTrunc(
10075         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
10076   setValue(&I, V);
10077 }
10078 
10079 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
10080   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
10081                           MVT::Other, getRoot(),
10082                           getValue(I.getArgOperand(0)),
10083                           DAG.getSrcValue(I.getArgOperand(0))));
10084 }
10085 
10086 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
10087   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
10088                           MVT::Other, getRoot(),
10089                           getValue(I.getArgOperand(0)),
10090                           getValue(I.getArgOperand(1)),
10091                           DAG.getSrcValue(I.getArgOperand(0)),
10092                           DAG.getSrcValue(I.getArgOperand(1))));
10093 }
10094 
10095 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
10096                                                     const Instruction &I,
10097                                                     SDValue Op) {
10098   const MDNode *Range = getRangeMetadata(I);
10099   if (!Range)
10100     return Op;
10101 
10102   ConstantRange CR = getConstantRangeFromMetadata(*Range);
10103   if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped())
10104     return Op;
10105 
10106   APInt Lo = CR.getUnsignedMin();
10107   if (!Lo.isMinValue())
10108     return Op;
10109 
10110   APInt Hi = CR.getUnsignedMax();
10111   unsigned Bits = std::max(Hi.getActiveBits(),
10112                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
10113 
10114   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
10115 
10116   SDLoc SL = getCurSDLoc();
10117 
10118   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
10119                              DAG.getValueType(SmallVT));
10120   unsigned NumVals = Op.getNode()->getNumValues();
10121   if (NumVals == 1)
10122     return ZExt;
10123 
10124   SmallVector<SDValue, 4> Ops;
10125 
10126   Ops.push_back(ZExt);
10127   for (unsigned I = 1; I != NumVals; ++I)
10128     Ops.push_back(Op.getValue(I));
10129 
10130   return DAG.getMergeValues(Ops, SL);
10131 }
10132 
10133 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
10134 /// the call being lowered.
10135 ///
10136 /// This is a helper for lowering intrinsics that follow a target calling
10137 /// convention or require stack pointer adjustment. Only a subset of the
10138 /// intrinsic's operands need to participate in the calling convention.
10139 void SelectionDAGBuilder::populateCallLoweringInfo(
10140     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
10141     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
10142     AttributeSet RetAttrs, bool IsPatchPoint) {
10143   TargetLowering::ArgListTy Args;
10144   Args.reserve(NumArgs);
10145 
10146   // Populate the argument list.
10147   // Attributes for args start at offset 1, after the return attribute.
10148   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
10149        ArgI != ArgE; ++ArgI) {
10150     const Value *V = Call->getOperand(ArgI);
10151 
10152     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
10153 
10154     TargetLowering::ArgListEntry Entry;
10155     Entry.Node = getValue(V);
10156     Entry.Ty = V->getType();
10157     Entry.setAttributes(Call, ArgI);
10158     Args.push_back(Entry);
10159   }
10160 
10161   CLI.setDebugLoc(getCurSDLoc())
10162       .setChain(getRoot())
10163       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args),
10164                  RetAttrs)
10165       .setDiscardResult(Call->use_empty())
10166       .setIsPatchPoint(IsPatchPoint)
10167       .setIsPreallocated(
10168           Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0);
10169 }
10170 
10171 /// Add a stack map intrinsic call's live variable operands to a stackmap
10172 /// or patchpoint target node's operand list.
10173 ///
10174 /// Constants are converted to TargetConstants purely as an optimization to
10175 /// avoid constant materialization and register allocation.
10176 ///
10177 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
10178 /// generate addess computation nodes, and so FinalizeISel can convert the
10179 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
10180 /// address materialization and register allocation, but may also be required
10181 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
10182 /// alloca in the entry block, then the runtime may assume that the alloca's
10183 /// StackMap location can be read immediately after compilation and that the
10184 /// location is valid at any point during execution (this is similar to the
10185 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
10186 /// only available in a register, then the runtime would need to trap when
10187 /// execution reaches the StackMap in order to read the alloca's location.
10188 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx,
10189                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
10190                                 SelectionDAGBuilder &Builder) {
10191   SelectionDAG &DAG = Builder.DAG;
10192   for (unsigned I = StartIdx; I < Call.arg_size(); I++) {
10193     SDValue Op = Builder.getValue(Call.getArgOperand(I));
10194 
10195     // Things on the stack are pointer-typed, meaning that they are already
10196     // legal and can be emitted directly to target nodes.
10197     if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
10198       Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType()));
10199     } else {
10200       // Otherwise emit a target independent node to be legalised.
10201       Ops.push_back(Builder.getValue(Call.getArgOperand(I)));
10202     }
10203   }
10204 }
10205 
10206 /// Lower llvm.experimental.stackmap.
10207 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
10208   // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>,
10209   //                                  [live variables...])
10210 
10211   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
10212 
10213   SDValue Chain, InGlue, Callee;
10214   SmallVector<SDValue, 32> Ops;
10215 
10216   SDLoc DL = getCurSDLoc();
10217   Callee = getValue(CI.getCalledOperand());
10218 
10219   // The stackmap intrinsic only records the live variables (the arguments
10220   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
10221   // intrinsic, this won't be lowered to a function call. This means we don't
10222   // have to worry about calling conventions and target specific lowering code.
10223   // Instead we perform the call lowering right here.
10224   //
10225   // chain, flag = CALLSEQ_START(chain, 0, 0)
10226   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
10227   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
10228   //
10229   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
10230   InGlue = Chain.getValue(1);
10231 
10232   // Add the STACKMAP operands, starting with DAG house-keeping.
10233   Ops.push_back(Chain);
10234   Ops.push_back(InGlue);
10235 
10236   // Add the <id>, <numShadowBytes> operands.
10237   //
10238   // These do not require legalisation, and can be emitted directly to target
10239   // constant nodes.
10240   SDValue ID = getValue(CI.getArgOperand(0));
10241   assert(ID.getValueType() == MVT::i64);
10242   SDValue IDConst =
10243       DAG.getTargetConstant(ID->getAsZExtVal(), DL, ID.getValueType());
10244   Ops.push_back(IDConst);
10245 
10246   SDValue Shad = getValue(CI.getArgOperand(1));
10247   assert(Shad.getValueType() == MVT::i32);
10248   SDValue ShadConst =
10249       DAG.getTargetConstant(Shad->getAsZExtVal(), DL, Shad.getValueType());
10250   Ops.push_back(ShadConst);
10251 
10252   // Add the live variables.
10253   addStackMapLiveVars(CI, 2, DL, Ops, *this);
10254 
10255   // Create the STACKMAP node.
10256   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
10257   Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops);
10258   InGlue = Chain.getValue(1);
10259 
10260   Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InGlue, DL);
10261 
10262   // Stackmaps don't generate values, so nothing goes into the NodeMap.
10263 
10264   // Set the root to the target-lowered call chain.
10265   DAG.setRoot(Chain);
10266 
10267   // Inform the Frame Information that we have a stackmap in this function.
10268   FuncInfo.MF->getFrameInfo().setHasStackMap();
10269 }
10270 
10271 /// Lower llvm.experimental.patchpoint directly to its target opcode.
10272 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB,
10273                                           const BasicBlock *EHPadBB) {
10274   // <ty> @llvm.experimental.patchpoint.<ty>(i64 <id>,
10275   //                                         i32 <numBytes>,
10276   //                                         i8* <target>,
10277   //                                         i32 <numArgs>,
10278   //                                         [Args...],
10279   //                                         [live variables...])
10280 
10281   CallingConv::ID CC = CB.getCallingConv();
10282   bool IsAnyRegCC = CC == CallingConv::AnyReg;
10283   bool HasDef = !CB.getType()->isVoidTy();
10284   SDLoc dl = getCurSDLoc();
10285   SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos));
10286 
10287   // Handle immediate and symbolic callees.
10288   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
10289     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
10290                                    /*isTarget=*/true);
10291   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
10292     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
10293                                          SDLoc(SymbolicCallee),
10294                                          SymbolicCallee->getValueType(0));
10295 
10296   // Get the real number of arguments participating in the call <numArgs>
10297   SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos));
10298   unsigned NumArgs = NArgVal->getAsZExtVal();
10299 
10300   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
10301   // Intrinsics include all meta-operands up to but not including CC.
10302   unsigned NumMetaOpers = PatchPointOpers::CCPos;
10303   assert(CB.arg_size() >= NumMetaOpers + NumArgs &&
10304          "Not enough arguments provided to the patchpoint intrinsic");
10305 
10306   // For AnyRegCC the arguments are lowered later on manually.
10307   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
10308   Type *ReturnTy =
10309       IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType();
10310 
10311   TargetLowering::CallLoweringInfo CLI(DAG);
10312   populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee,
10313                            ReturnTy, CB.getAttributes().getRetAttrs(), true);
10314   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
10315 
10316   SDNode *CallEnd = Result.second.getNode();
10317   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
10318     CallEnd = CallEnd->getOperand(0).getNode();
10319 
10320   /// Get a call instruction from the call sequence chain.
10321   /// Tail calls are not allowed.
10322   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
10323          "Expected a callseq node.");
10324   SDNode *Call = CallEnd->getOperand(0).getNode();
10325   bool HasGlue = Call->getGluedNode();
10326 
10327   // Replace the target specific call node with the patchable intrinsic.
10328   SmallVector<SDValue, 8> Ops;
10329 
10330   // Push the chain.
10331   Ops.push_back(*(Call->op_begin()));
10332 
10333   // Optionally, push the glue (if any).
10334   if (HasGlue)
10335     Ops.push_back(*(Call->op_end() - 1));
10336 
10337   // Push the register mask info.
10338   if (HasGlue)
10339     Ops.push_back(*(Call->op_end() - 2));
10340   else
10341     Ops.push_back(*(Call->op_end() - 1));
10342 
10343   // Add the <id> and <numBytes> constants.
10344   SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos));
10345   Ops.push_back(DAG.getTargetConstant(IDVal->getAsZExtVal(), dl, MVT::i64));
10346   SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos));
10347   Ops.push_back(DAG.getTargetConstant(NBytesVal->getAsZExtVal(), dl, MVT::i32));
10348 
10349   // Add the callee.
10350   Ops.push_back(Callee);
10351 
10352   // Adjust <numArgs> to account for any arguments that have been passed on the
10353   // stack instead.
10354   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
10355   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
10356   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
10357   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
10358 
10359   // Add the calling convention
10360   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
10361 
10362   // Add the arguments we omitted previously. The register allocator should
10363   // place these in any free register.
10364   if (IsAnyRegCC)
10365     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
10366       Ops.push_back(getValue(CB.getArgOperand(i)));
10367 
10368   // Push the arguments from the call instruction.
10369   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
10370   Ops.append(Call->op_begin() + 2, e);
10371 
10372   // Push live variables for the stack map.
10373   addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this);
10374 
10375   SDVTList NodeTys;
10376   if (IsAnyRegCC && HasDef) {
10377     // Create the return types based on the intrinsic definition
10378     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10379     SmallVector<EVT, 3> ValueVTs;
10380     ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs);
10381     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
10382 
10383     // There is always a chain and a glue type at the end
10384     ValueVTs.push_back(MVT::Other);
10385     ValueVTs.push_back(MVT::Glue);
10386     NodeTys = DAG.getVTList(ValueVTs);
10387   } else
10388     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
10389 
10390   // Replace the target specific call node with a PATCHPOINT node.
10391   SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops);
10392 
10393   // Update the NodeMap.
10394   if (HasDef) {
10395     if (IsAnyRegCC)
10396       setValue(&CB, SDValue(PPV.getNode(), 0));
10397     else
10398       setValue(&CB, Result.first);
10399   }
10400 
10401   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
10402   // call sequence. Furthermore the location of the chain and glue can change
10403   // when the AnyReg calling convention is used and the intrinsic returns a
10404   // value.
10405   if (IsAnyRegCC && HasDef) {
10406     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
10407     SDValue To[] = {PPV.getValue(1), PPV.getValue(2)};
10408     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
10409   } else
10410     DAG.ReplaceAllUsesWith(Call, PPV.getNode());
10411   DAG.DeleteNode(Call);
10412 
10413   // Inform the Frame Information that we have a patchpoint in this function.
10414   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
10415 }
10416 
10417 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
10418                                             unsigned Intrinsic) {
10419   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10420   SDValue Op1 = getValue(I.getArgOperand(0));
10421   SDValue Op2;
10422   if (I.arg_size() > 1)
10423     Op2 = getValue(I.getArgOperand(1));
10424   SDLoc dl = getCurSDLoc();
10425   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
10426   SDValue Res;
10427   SDNodeFlags SDFlags;
10428   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
10429     SDFlags.copyFMF(*FPMO);
10430 
10431   switch (Intrinsic) {
10432   case Intrinsic::vector_reduce_fadd:
10433     if (SDFlags.hasAllowReassociation())
10434       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
10435                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags),
10436                         SDFlags);
10437     else
10438       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags);
10439     break;
10440   case Intrinsic::vector_reduce_fmul:
10441     if (SDFlags.hasAllowReassociation())
10442       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
10443                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags),
10444                         SDFlags);
10445     else
10446       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags);
10447     break;
10448   case Intrinsic::vector_reduce_add:
10449     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
10450     break;
10451   case Intrinsic::vector_reduce_mul:
10452     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
10453     break;
10454   case Intrinsic::vector_reduce_and:
10455     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
10456     break;
10457   case Intrinsic::vector_reduce_or:
10458     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
10459     break;
10460   case Intrinsic::vector_reduce_xor:
10461     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
10462     break;
10463   case Intrinsic::vector_reduce_smax:
10464     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
10465     break;
10466   case Intrinsic::vector_reduce_smin:
10467     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
10468     break;
10469   case Intrinsic::vector_reduce_umax:
10470     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
10471     break;
10472   case Intrinsic::vector_reduce_umin:
10473     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
10474     break;
10475   case Intrinsic::vector_reduce_fmax:
10476     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
10477     break;
10478   case Intrinsic::vector_reduce_fmin:
10479     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
10480     break;
10481   case Intrinsic::vector_reduce_fmaximum:
10482     Res = DAG.getNode(ISD::VECREDUCE_FMAXIMUM, dl, VT, Op1, SDFlags);
10483     break;
10484   case Intrinsic::vector_reduce_fminimum:
10485     Res = DAG.getNode(ISD::VECREDUCE_FMINIMUM, dl, VT, Op1, SDFlags);
10486     break;
10487   default:
10488     llvm_unreachable("Unhandled vector reduce intrinsic");
10489   }
10490   setValue(&I, Res);
10491 }
10492 
10493 /// Returns an AttributeList representing the attributes applied to the return
10494 /// value of the given call.
10495 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
10496   SmallVector<Attribute::AttrKind, 2> Attrs;
10497   if (CLI.RetSExt)
10498     Attrs.push_back(Attribute::SExt);
10499   if (CLI.RetZExt)
10500     Attrs.push_back(Attribute::ZExt);
10501   if (CLI.IsInReg)
10502     Attrs.push_back(Attribute::InReg);
10503 
10504   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
10505                             Attrs);
10506 }
10507 
10508 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
10509 /// implementation, which just calls LowerCall.
10510 /// FIXME: When all targets are
10511 /// migrated to using LowerCall, this hook should be integrated into SDISel.
10512 std::pair<SDValue, SDValue>
10513 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
10514   // Handle the incoming return values from the call.
10515   CLI.Ins.clear();
10516   Type *OrigRetTy = CLI.RetTy;
10517   SmallVector<EVT, 4> RetTys;
10518   SmallVector<TypeSize, 4> Offsets;
10519   auto &DL = CLI.DAG.getDataLayout();
10520   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
10521 
10522   if (CLI.IsPostTypeLegalization) {
10523     // If we are lowering a libcall after legalization, split the return type.
10524     SmallVector<EVT, 4> OldRetTys;
10525     SmallVector<TypeSize, 4> OldOffsets;
10526     RetTys.swap(OldRetTys);
10527     Offsets.swap(OldOffsets);
10528 
10529     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
10530       EVT RetVT = OldRetTys[i];
10531       uint64_t Offset = OldOffsets[i];
10532       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
10533       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
10534       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
10535       RetTys.append(NumRegs, RegisterVT);
10536       for (unsigned j = 0; j != NumRegs; ++j)
10537         Offsets.push_back(TypeSize::getFixed(Offset + j * RegisterVTByteSZ));
10538     }
10539   }
10540 
10541   SmallVector<ISD::OutputArg, 4> Outs;
10542   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
10543 
10544   bool CanLowerReturn =
10545       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
10546                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
10547 
10548   SDValue DemoteStackSlot;
10549   int DemoteStackIdx = -100;
10550   if (!CanLowerReturn) {
10551     // FIXME: equivalent assert?
10552     // assert(!CS.hasInAllocaArgument() &&
10553     //        "sret demotion is incompatible with inalloca");
10554     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
10555     Align Alignment = DL.getPrefTypeAlign(CLI.RetTy);
10556     MachineFunction &MF = CLI.DAG.getMachineFunction();
10557     DemoteStackIdx =
10558         MF.getFrameInfo().CreateStackObject(TySize, Alignment, false);
10559     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
10560                                               DL.getAllocaAddrSpace());
10561 
10562     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
10563     ArgListEntry Entry;
10564     Entry.Node = DemoteStackSlot;
10565     Entry.Ty = StackSlotPtrType;
10566     Entry.IsSExt = false;
10567     Entry.IsZExt = false;
10568     Entry.IsInReg = false;
10569     Entry.IsSRet = true;
10570     Entry.IsNest = false;
10571     Entry.IsByVal = false;
10572     Entry.IsByRef = false;
10573     Entry.IsReturned = false;
10574     Entry.IsSwiftSelf = false;
10575     Entry.IsSwiftAsync = false;
10576     Entry.IsSwiftError = false;
10577     Entry.IsCFGuardTarget = false;
10578     Entry.Alignment = Alignment;
10579     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
10580     CLI.NumFixedArgs += 1;
10581     CLI.getArgs()[0].IndirectType = CLI.RetTy;
10582     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
10583 
10584     // sret demotion isn't compatible with tail-calls, since the sret argument
10585     // points into the callers stack frame.
10586     CLI.IsTailCall = false;
10587   } else {
10588     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
10589         CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL);
10590     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
10591       ISD::ArgFlagsTy Flags;
10592       if (NeedsRegBlock) {
10593         Flags.setInConsecutiveRegs();
10594         if (I == RetTys.size() - 1)
10595           Flags.setInConsecutiveRegsLast();
10596       }
10597       EVT VT = RetTys[I];
10598       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10599                                                      CLI.CallConv, VT);
10600       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10601                                                        CLI.CallConv, VT);
10602       for (unsigned i = 0; i != NumRegs; ++i) {
10603         ISD::InputArg MyFlags;
10604         MyFlags.Flags = Flags;
10605         MyFlags.VT = RegisterVT;
10606         MyFlags.ArgVT = VT;
10607         MyFlags.Used = CLI.IsReturnValueUsed;
10608         if (CLI.RetTy->isPointerTy()) {
10609           MyFlags.Flags.setPointer();
10610           MyFlags.Flags.setPointerAddrSpace(
10611               cast<PointerType>(CLI.RetTy)->getAddressSpace());
10612         }
10613         if (CLI.RetSExt)
10614           MyFlags.Flags.setSExt();
10615         if (CLI.RetZExt)
10616           MyFlags.Flags.setZExt();
10617         if (CLI.IsInReg)
10618           MyFlags.Flags.setInReg();
10619         CLI.Ins.push_back(MyFlags);
10620       }
10621     }
10622   }
10623 
10624   // We push in swifterror return as the last element of CLI.Ins.
10625   ArgListTy &Args = CLI.getArgs();
10626   if (supportSwiftError()) {
10627     for (const ArgListEntry &Arg : Args) {
10628       if (Arg.IsSwiftError) {
10629         ISD::InputArg MyFlags;
10630         MyFlags.VT = getPointerTy(DL);
10631         MyFlags.ArgVT = EVT(getPointerTy(DL));
10632         MyFlags.Flags.setSwiftError();
10633         CLI.Ins.push_back(MyFlags);
10634       }
10635     }
10636   }
10637 
10638   // Handle all of the outgoing arguments.
10639   CLI.Outs.clear();
10640   CLI.OutVals.clear();
10641   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
10642     SmallVector<EVT, 4> ValueVTs;
10643     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
10644     // FIXME: Split arguments if CLI.IsPostTypeLegalization
10645     Type *FinalType = Args[i].Ty;
10646     if (Args[i].IsByVal)
10647       FinalType = Args[i].IndirectType;
10648     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
10649         FinalType, CLI.CallConv, CLI.IsVarArg, DL);
10650     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
10651          ++Value) {
10652       EVT VT = ValueVTs[Value];
10653       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
10654       SDValue Op = SDValue(Args[i].Node.getNode(),
10655                            Args[i].Node.getResNo() + Value);
10656       ISD::ArgFlagsTy Flags;
10657 
10658       // Certain targets (such as MIPS), may have a different ABI alignment
10659       // for a type depending on the context. Give the target a chance to
10660       // specify the alignment it wants.
10661       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
10662       Flags.setOrigAlign(OriginalAlignment);
10663 
10664       if (Args[i].Ty->isPointerTy()) {
10665         Flags.setPointer();
10666         Flags.setPointerAddrSpace(
10667             cast<PointerType>(Args[i].Ty)->getAddressSpace());
10668       }
10669       if (Args[i].IsZExt)
10670         Flags.setZExt();
10671       if (Args[i].IsSExt)
10672         Flags.setSExt();
10673       if (Args[i].IsInReg) {
10674         // If we are using vectorcall calling convention, a structure that is
10675         // passed InReg - is surely an HVA
10676         if (CLI.CallConv == CallingConv::X86_VectorCall &&
10677             isa<StructType>(FinalType)) {
10678           // The first value of a structure is marked
10679           if (0 == Value)
10680             Flags.setHvaStart();
10681           Flags.setHva();
10682         }
10683         // Set InReg Flag
10684         Flags.setInReg();
10685       }
10686       if (Args[i].IsSRet)
10687         Flags.setSRet();
10688       if (Args[i].IsSwiftSelf)
10689         Flags.setSwiftSelf();
10690       if (Args[i].IsSwiftAsync)
10691         Flags.setSwiftAsync();
10692       if (Args[i].IsSwiftError)
10693         Flags.setSwiftError();
10694       if (Args[i].IsCFGuardTarget)
10695         Flags.setCFGuardTarget();
10696       if (Args[i].IsByVal)
10697         Flags.setByVal();
10698       if (Args[i].IsByRef)
10699         Flags.setByRef();
10700       if (Args[i].IsPreallocated) {
10701         Flags.setPreallocated();
10702         // Set the byval flag for CCAssignFn callbacks that don't know about
10703         // preallocated.  This way we can know how many bytes we should've
10704         // allocated and how many bytes a callee cleanup function will pop.  If
10705         // we port preallocated to more targets, we'll have to add custom
10706         // preallocated handling in the various CC lowering callbacks.
10707         Flags.setByVal();
10708       }
10709       if (Args[i].IsInAlloca) {
10710         Flags.setInAlloca();
10711         // Set the byval flag for CCAssignFn callbacks that don't know about
10712         // inalloca.  This way we can know how many bytes we should've allocated
10713         // and how many bytes a callee cleanup function will pop.  If we port
10714         // inalloca to more targets, we'll have to add custom inalloca handling
10715         // in the various CC lowering callbacks.
10716         Flags.setByVal();
10717       }
10718       Align MemAlign;
10719       if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) {
10720         unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType);
10721         Flags.setByValSize(FrameSize);
10722 
10723         // info is not there but there are cases it cannot get right.
10724         if (auto MA = Args[i].Alignment)
10725           MemAlign = *MA;
10726         else
10727           MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL));
10728       } else if (auto MA = Args[i].Alignment) {
10729         MemAlign = *MA;
10730       } else {
10731         MemAlign = OriginalAlignment;
10732       }
10733       Flags.setMemAlign(MemAlign);
10734       if (Args[i].IsNest)
10735         Flags.setNest();
10736       if (NeedsRegBlock)
10737         Flags.setInConsecutiveRegs();
10738 
10739       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10740                                                  CLI.CallConv, VT);
10741       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10742                                                         CLI.CallConv, VT);
10743       SmallVector<SDValue, 4> Parts(NumParts);
10744       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
10745 
10746       if (Args[i].IsSExt)
10747         ExtendKind = ISD::SIGN_EXTEND;
10748       else if (Args[i].IsZExt)
10749         ExtendKind = ISD::ZERO_EXTEND;
10750 
10751       // Conservatively only handle 'returned' on non-vectors that can be lowered,
10752       // for now.
10753       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
10754           CanLowerReturn) {
10755         assert((CLI.RetTy == Args[i].Ty ||
10756                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
10757                  CLI.RetTy->getPointerAddressSpace() ==
10758                      Args[i].Ty->getPointerAddressSpace())) &&
10759                RetTys.size() == NumValues && "unexpected use of 'returned'");
10760         // Before passing 'returned' to the target lowering code, ensure that
10761         // either the register MVT and the actual EVT are the same size or that
10762         // the return value and argument are extended in the same way; in these
10763         // cases it's safe to pass the argument register value unchanged as the
10764         // return register value (although it's at the target's option whether
10765         // to do so)
10766         // TODO: allow code generation to take advantage of partially preserved
10767         // registers rather than clobbering the entire register when the
10768         // parameter extension method is not compatible with the return
10769         // extension method
10770         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
10771             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
10772              CLI.RetZExt == Args[i].IsZExt))
10773           Flags.setReturned();
10774       }
10775 
10776       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB,
10777                      CLI.CallConv, ExtendKind);
10778 
10779       for (unsigned j = 0; j != NumParts; ++j) {
10780         // if it isn't first piece, alignment must be 1
10781         // For scalable vectors the scalable part is currently handled
10782         // by individual targets, so we just use the known minimum size here.
10783         ISD::OutputArg MyFlags(
10784             Flags, Parts[j].getValueType().getSimpleVT(), VT,
10785             i < CLI.NumFixedArgs, i,
10786             j * Parts[j].getValueType().getStoreSize().getKnownMinValue());
10787         if (NumParts > 1 && j == 0)
10788           MyFlags.Flags.setSplit();
10789         else if (j != 0) {
10790           MyFlags.Flags.setOrigAlign(Align(1));
10791           if (j == NumParts - 1)
10792             MyFlags.Flags.setSplitEnd();
10793         }
10794 
10795         CLI.Outs.push_back(MyFlags);
10796         CLI.OutVals.push_back(Parts[j]);
10797       }
10798 
10799       if (NeedsRegBlock && Value == NumValues - 1)
10800         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
10801     }
10802   }
10803 
10804   SmallVector<SDValue, 4> InVals;
10805   CLI.Chain = LowerCall(CLI, InVals);
10806 
10807   // Update CLI.InVals to use outside of this function.
10808   CLI.InVals = InVals;
10809 
10810   // Verify that the target's LowerCall behaved as expected.
10811   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
10812          "LowerCall didn't return a valid chain!");
10813   assert((!CLI.IsTailCall || InVals.empty()) &&
10814          "LowerCall emitted a return value for a tail call!");
10815   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
10816          "LowerCall didn't emit the correct number of values!");
10817 
10818   // For a tail call, the return value is merely live-out and there aren't
10819   // any nodes in the DAG representing it. Return a special value to
10820   // indicate that a tail call has been emitted and no more Instructions
10821   // should be processed in the current block.
10822   if (CLI.IsTailCall) {
10823     CLI.DAG.setRoot(CLI.Chain);
10824     return std::make_pair(SDValue(), SDValue());
10825   }
10826 
10827 #ifndef NDEBUG
10828   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
10829     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
10830     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
10831            "LowerCall emitted a value with the wrong type!");
10832   }
10833 #endif
10834 
10835   SmallVector<SDValue, 4> ReturnValues;
10836   if (!CanLowerReturn) {
10837     // The instruction result is the result of loading from the
10838     // hidden sret parameter.
10839     SmallVector<EVT, 1> PVTs;
10840     Type *PtrRetTy =
10841         PointerType::get(OrigRetTy->getContext(), DL.getAllocaAddrSpace());
10842 
10843     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
10844     assert(PVTs.size() == 1 && "Pointers should fit in one register");
10845     EVT PtrVT = PVTs[0];
10846 
10847     unsigned NumValues = RetTys.size();
10848     ReturnValues.resize(NumValues);
10849     SmallVector<SDValue, 4> Chains(NumValues);
10850 
10851     // An aggregate return value cannot wrap around the address space, so
10852     // offsets to its parts don't wrap either.
10853     SDNodeFlags Flags;
10854     Flags.setNoUnsignedWrap(true);
10855 
10856     MachineFunction &MF = CLI.DAG.getMachineFunction();
10857     Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx);
10858     for (unsigned i = 0; i < NumValues; ++i) {
10859       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
10860                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
10861                                                         PtrVT), Flags);
10862       SDValue L = CLI.DAG.getLoad(
10863           RetTys[i], CLI.DL, CLI.Chain, Add,
10864           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
10865                                             DemoteStackIdx, Offsets[i]),
10866           HiddenSRetAlign);
10867       ReturnValues[i] = L;
10868       Chains[i] = L.getValue(1);
10869     }
10870 
10871     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
10872   } else {
10873     // Collect the legal value parts into potentially illegal values
10874     // that correspond to the original function's return values.
10875     std::optional<ISD::NodeType> AssertOp;
10876     if (CLI.RetSExt)
10877       AssertOp = ISD::AssertSext;
10878     else if (CLI.RetZExt)
10879       AssertOp = ISD::AssertZext;
10880     unsigned CurReg = 0;
10881     for (EVT VT : RetTys) {
10882       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10883                                                      CLI.CallConv, VT);
10884       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10885                                                        CLI.CallConv, VT);
10886 
10887       ReturnValues.push_back(getCopyFromParts(
10888           CLI.DAG, CLI.DL, &InVals[CurReg], NumRegs, RegisterVT, VT, nullptr,
10889           CLI.Chain, CLI.CallConv, AssertOp));
10890       CurReg += NumRegs;
10891     }
10892 
10893     // For a function returning void, there is no return value. We can't create
10894     // such a node, so we just return a null return value in that case. In
10895     // that case, nothing will actually look at the value.
10896     if (ReturnValues.empty())
10897       return std::make_pair(SDValue(), CLI.Chain);
10898   }
10899 
10900   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
10901                                 CLI.DAG.getVTList(RetTys), ReturnValues);
10902   return std::make_pair(Res, CLI.Chain);
10903 }
10904 
10905 /// Places new result values for the node in Results (their number
10906 /// and types must exactly match those of the original return values of
10907 /// the node), or leaves Results empty, which indicates that the node is not
10908 /// to be custom lowered after all.
10909 void TargetLowering::LowerOperationWrapper(SDNode *N,
10910                                            SmallVectorImpl<SDValue> &Results,
10911                                            SelectionDAG &DAG) const {
10912   SDValue Res = LowerOperation(SDValue(N, 0), DAG);
10913 
10914   if (!Res.getNode())
10915     return;
10916 
10917   // If the original node has one result, take the return value from
10918   // LowerOperation as is. It might not be result number 0.
10919   if (N->getNumValues() == 1) {
10920     Results.push_back(Res);
10921     return;
10922   }
10923 
10924   // If the original node has multiple results, then the return node should
10925   // have the same number of results.
10926   assert((N->getNumValues() == Res->getNumValues()) &&
10927       "Lowering returned the wrong number of results!");
10928 
10929   // Places new result values base on N result number.
10930   for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
10931     Results.push_back(Res.getValue(I));
10932 }
10933 
10934 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
10935   llvm_unreachable("LowerOperation not implemented for this target!");
10936 }
10937 
10938 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V,
10939                                                      unsigned Reg,
10940                                                      ISD::NodeType ExtendType) {
10941   SDValue Op = getNonRegisterValue(V);
10942   assert((Op.getOpcode() != ISD::CopyFromReg ||
10943           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
10944          "Copy from a reg to the same reg!");
10945   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
10946 
10947   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10948   // If this is an InlineAsm we have to match the registers required, not the
10949   // notional registers required by the type.
10950 
10951   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
10952                    std::nullopt); // This is not an ABI copy.
10953   SDValue Chain = DAG.getEntryNode();
10954 
10955   if (ExtendType == ISD::ANY_EXTEND) {
10956     auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V);
10957     if (PreferredExtendIt != FuncInfo.PreferredExtendType.end())
10958       ExtendType = PreferredExtendIt->second;
10959   }
10960   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
10961   PendingExports.push_back(Chain);
10962 }
10963 
10964 #include "llvm/CodeGen/SelectionDAGISel.h"
10965 
10966 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
10967 /// entry block, return true.  This includes arguments used by switches, since
10968 /// the switch may expand into multiple basic blocks.
10969 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
10970   // With FastISel active, we may be splitting blocks, so force creation
10971   // of virtual registers for all non-dead arguments.
10972   if (FastISel)
10973     return A->use_empty();
10974 
10975   const BasicBlock &Entry = A->getParent()->front();
10976   for (const User *U : A->users())
10977     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
10978       return false;  // Use not in entry block.
10979 
10980   return true;
10981 }
10982 
10983 using ArgCopyElisionMapTy =
10984     DenseMap<const Argument *,
10985              std::pair<const AllocaInst *, const StoreInst *>>;
10986 
10987 /// Scan the entry block of the function in FuncInfo for arguments that look
10988 /// like copies into a local alloca. Record any copied arguments in
10989 /// ArgCopyElisionCandidates.
10990 static void
10991 findArgumentCopyElisionCandidates(const DataLayout &DL,
10992                                   FunctionLoweringInfo *FuncInfo,
10993                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
10994   // Record the state of every static alloca used in the entry block. Argument
10995   // allocas are all used in the entry block, so we need approximately as many
10996   // entries as we have arguments.
10997   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
10998   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
10999   unsigned NumArgs = FuncInfo->Fn->arg_size();
11000   StaticAllocas.reserve(NumArgs * 2);
11001 
11002   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
11003     if (!V)
11004       return nullptr;
11005     V = V->stripPointerCasts();
11006     const auto *AI = dyn_cast<AllocaInst>(V);
11007     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
11008       return nullptr;
11009     auto Iter = StaticAllocas.insert({AI, Unknown});
11010     return &Iter.first->second;
11011   };
11012 
11013   // Look for stores of arguments to static allocas. Look through bitcasts and
11014   // GEPs to handle type coercions, as long as the alloca is fully initialized
11015   // by the store. Any non-store use of an alloca escapes it and any subsequent
11016   // unanalyzed store might write it.
11017   // FIXME: Handle structs initialized with multiple stores.
11018   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
11019     // Look for stores, and handle non-store uses conservatively.
11020     const auto *SI = dyn_cast<StoreInst>(&I);
11021     if (!SI) {
11022       // We will look through cast uses, so ignore them completely.
11023       if (I.isCast())
11024         continue;
11025       // Ignore debug info and pseudo op intrinsics, they don't escape or store
11026       // to allocas.
11027       if (I.isDebugOrPseudoInst())
11028         continue;
11029       // This is an unknown instruction. Assume it escapes or writes to all
11030       // static alloca operands.
11031       for (const Use &U : I.operands()) {
11032         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
11033           *Info = StaticAllocaInfo::Clobbered;
11034       }
11035       continue;
11036     }
11037 
11038     // If the stored value is a static alloca, mark it as escaped.
11039     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
11040       *Info = StaticAllocaInfo::Clobbered;
11041 
11042     // Check if the destination is a static alloca.
11043     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
11044     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
11045     if (!Info)
11046       continue;
11047     const AllocaInst *AI = cast<AllocaInst>(Dst);
11048 
11049     // Skip allocas that have been initialized or clobbered.
11050     if (*Info != StaticAllocaInfo::Unknown)
11051       continue;
11052 
11053     // Check if the stored value is an argument, and that this store fully
11054     // initializes the alloca.
11055     // If the argument type has padding bits we can't directly forward a pointer
11056     // as the upper bits may contain garbage.
11057     // Don't elide copies from the same argument twice.
11058     const Value *Val = SI->getValueOperand()->stripPointerCasts();
11059     const auto *Arg = dyn_cast<Argument>(Val);
11060     if (!Arg || Arg->hasPassPointeeByValueCopyAttr() ||
11061         Arg->getType()->isEmptyTy() ||
11062         DL.getTypeStoreSize(Arg->getType()) !=
11063             DL.getTypeAllocSize(AI->getAllocatedType()) ||
11064         !DL.typeSizeEqualsStoreSize(Arg->getType()) ||
11065         ArgCopyElisionCandidates.count(Arg)) {
11066       *Info = StaticAllocaInfo::Clobbered;
11067       continue;
11068     }
11069 
11070     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
11071                       << '\n');
11072 
11073     // Mark this alloca and store for argument copy elision.
11074     *Info = StaticAllocaInfo::Elidable;
11075     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
11076 
11077     // Stop scanning if we've seen all arguments. This will happen early in -O0
11078     // builds, which is useful, because -O0 builds have large entry blocks and
11079     // many allocas.
11080     if (ArgCopyElisionCandidates.size() == NumArgs)
11081       break;
11082   }
11083 }
11084 
11085 /// Try to elide argument copies from memory into a local alloca. Succeeds if
11086 /// ArgVal is a load from a suitable fixed stack object.
11087 static void tryToElideArgumentCopy(
11088     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
11089     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
11090     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
11091     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
11092     ArrayRef<SDValue> ArgVals, bool &ArgHasUses) {
11093   // Check if this is a load from a fixed stack object.
11094   auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]);
11095   if (!LNode)
11096     return;
11097   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
11098   if (!FINode)
11099     return;
11100 
11101   // Check that the fixed stack object is the right size and alignment.
11102   // Look at the alignment that the user wrote on the alloca instead of looking
11103   // at the stack object.
11104   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
11105   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
11106   const AllocaInst *AI = ArgCopyIter->second.first;
11107   int FixedIndex = FINode->getIndex();
11108   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
11109   int OldIndex = AllocaIndex;
11110   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
11111   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
11112     LLVM_DEBUG(
11113         dbgs() << "  argument copy elision failed due to bad fixed stack "
11114                   "object size\n");
11115     return;
11116   }
11117   Align RequiredAlignment = AI->getAlign();
11118   if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) {
11119     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
11120                          "greater than stack argument alignment ("
11121                       << DebugStr(RequiredAlignment) << " vs "
11122                       << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n");
11123     return;
11124   }
11125 
11126   // Perform the elision. Delete the old stack object and replace its only use
11127   // in the variable info map. Mark the stack object as mutable.
11128   LLVM_DEBUG({
11129     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
11130            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
11131            << '\n';
11132   });
11133   MFI.RemoveStackObject(OldIndex);
11134   MFI.setIsImmutableObjectIndex(FixedIndex, false);
11135   AllocaIndex = FixedIndex;
11136   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
11137   for (SDValue ArgVal : ArgVals)
11138     Chains.push_back(ArgVal.getValue(1));
11139 
11140   // Avoid emitting code for the store implementing the copy.
11141   const StoreInst *SI = ArgCopyIter->second.second;
11142   ElidedArgCopyInstrs.insert(SI);
11143 
11144   // Check for uses of the argument again so that we can avoid exporting ArgVal
11145   // if it is't used by anything other than the store.
11146   for (const Value *U : Arg.users()) {
11147     if (U != SI) {
11148       ArgHasUses = true;
11149       break;
11150     }
11151   }
11152 }
11153 
11154 void SelectionDAGISel::LowerArguments(const Function &F) {
11155   SelectionDAG &DAG = SDB->DAG;
11156   SDLoc dl = SDB->getCurSDLoc();
11157   const DataLayout &DL = DAG.getDataLayout();
11158   SmallVector<ISD::InputArg, 16> Ins;
11159 
11160   // In Naked functions we aren't going to save any registers.
11161   if (F.hasFnAttribute(Attribute::Naked))
11162     return;
11163 
11164   if (!FuncInfo->CanLowerReturn) {
11165     // Put in an sret pointer parameter before all the other parameters.
11166     SmallVector<EVT, 1> ValueVTs;
11167     ComputeValueVTs(*TLI, DAG.getDataLayout(),
11168                     PointerType::get(F.getContext(),
11169                                      DAG.getDataLayout().getAllocaAddrSpace()),
11170                     ValueVTs);
11171 
11172     // NOTE: Assuming that a pointer will never break down to more than one VT
11173     // or one register.
11174     ISD::ArgFlagsTy Flags;
11175     Flags.setSRet();
11176     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
11177     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
11178                          ISD::InputArg::NoArgIndex, 0);
11179     Ins.push_back(RetArg);
11180   }
11181 
11182   // Look for stores of arguments to static allocas. Mark such arguments with a
11183   // flag to ask the target to give us the memory location of that argument if
11184   // available.
11185   ArgCopyElisionMapTy ArgCopyElisionCandidates;
11186   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
11187                                     ArgCopyElisionCandidates);
11188 
11189   // Set up the incoming argument description vector.
11190   for (const Argument &Arg : F.args()) {
11191     unsigned ArgNo = Arg.getArgNo();
11192     SmallVector<EVT, 4> ValueVTs;
11193     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
11194     bool isArgValueUsed = !Arg.use_empty();
11195     unsigned PartBase = 0;
11196     Type *FinalType = Arg.getType();
11197     if (Arg.hasAttribute(Attribute::ByVal))
11198       FinalType = Arg.getParamByValType();
11199     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
11200         FinalType, F.getCallingConv(), F.isVarArg(), DL);
11201     for (unsigned Value = 0, NumValues = ValueVTs.size();
11202          Value != NumValues; ++Value) {
11203       EVT VT = ValueVTs[Value];
11204       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
11205       ISD::ArgFlagsTy Flags;
11206 
11207 
11208       if (Arg.getType()->isPointerTy()) {
11209         Flags.setPointer();
11210         Flags.setPointerAddrSpace(
11211             cast<PointerType>(Arg.getType())->getAddressSpace());
11212       }
11213       if (Arg.hasAttribute(Attribute::ZExt))
11214         Flags.setZExt();
11215       if (Arg.hasAttribute(Attribute::SExt))
11216         Flags.setSExt();
11217       if (Arg.hasAttribute(Attribute::InReg)) {
11218         // If we are using vectorcall calling convention, a structure that is
11219         // passed InReg - is surely an HVA
11220         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
11221             isa<StructType>(Arg.getType())) {
11222           // The first value of a structure is marked
11223           if (0 == Value)
11224             Flags.setHvaStart();
11225           Flags.setHva();
11226         }
11227         // Set InReg Flag
11228         Flags.setInReg();
11229       }
11230       if (Arg.hasAttribute(Attribute::StructRet))
11231         Flags.setSRet();
11232       if (Arg.hasAttribute(Attribute::SwiftSelf))
11233         Flags.setSwiftSelf();
11234       if (Arg.hasAttribute(Attribute::SwiftAsync))
11235         Flags.setSwiftAsync();
11236       if (Arg.hasAttribute(Attribute::SwiftError))
11237         Flags.setSwiftError();
11238       if (Arg.hasAttribute(Attribute::ByVal))
11239         Flags.setByVal();
11240       if (Arg.hasAttribute(Attribute::ByRef))
11241         Flags.setByRef();
11242       if (Arg.hasAttribute(Attribute::InAlloca)) {
11243         Flags.setInAlloca();
11244         // Set the byval flag for CCAssignFn callbacks that don't know about
11245         // inalloca.  This way we can know how many bytes we should've allocated
11246         // and how many bytes a callee cleanup function will pop.  If we port
11247         // inalloca to more targets, we'll have to add custom inalloca handling
11248         // in the various CC lowering callbacks.
11249         Flags.setByVal();
11250       }
11251       if (Arg.hasAttribute(Attribute::Preallocated)) {
11252         Flags.setPreallocated();
11253         // Set the byval flag for CCAssignFn callbacks that don't know about
11254         // preallocated.  This way we can know how many bytes we should've
11255         // allocated and how many bytes a callee cleanup function will pop.  If
11256         // we port preallocated to more targets, we'll have to add custom
11257         // preallocated handling in the various CC lowering callbacks.
11258         Flags.setByVal();
11259       }
11260 
11261       // Certain targets (such as MIPS), may have a different ABI alignment
11262       // for a type depending on the context. Give the target a chance to
11263       // specify the alignment it wants.
11264       const Align OriginalAlignment(
11265           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
11266       Flags.setOrigAlign(OriginalAlignment);
11267 
11268       Align MemAlign;
11269       Type *ArgMemTy = nullptr;
11270       if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() ||
11271           Flags.isByRef()) {
11272         if (!ArgMemTy)
11273           ArgMemTy = Arg.getPointeeInMemoryValueType();
11274 
11275         uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy);
11276 
11277         // For in-memory arguments, size and alignment should be passed from FE.
11278         // BE will guess if this info is not there but there are cases it cannot
11279         // get right.
11280         if (auto ParamAlign = Arg.getParamStackAlign())
11281           MemAlign = *ParamAlign;
11282         else if ((ParamAlign = Arg.getParamAlign()))
11283           MemAlign = *ParamAlign;
11284         else
11285           MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL));
11286         if (Flags.isByRef())
11287           Flags.setByRefSize(MemSize);
11288         else
11289           Flags.setByValSize(MemSize);
11290       } else if (auto ParamAlign = Arg.getParamStackAlign()) {
11291         MemAlign = *ParamAlign;
11292       } else {
11293         MemAlign = OriginalAlignment;
11294       }
11295       Flags.setMemAlign(MemAlign);
11296 
11297       if (Arg.hasAttribute(Attribute::Nest))
11298         Flags.setNest();
11299       if (NeedsRegBlock)
11300         Flags.setInConsecutiveRegs();
11301       if (ArgCopyElisionCandidates.count(&Arg))
11302         Flags.setCopyElisionCandidate();
11303       if (Arg.hasAttribute(Attribute::Returned))
11304         Flags.setReturned();
11305 
11306       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
11307           *CurDAG->getContext(), F.getCallingConv(), VT);
11308       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
11309           *CurDAG->getContext(), F.getCallingConv(), VT);
11310       for (unsigned i = 0; i != NumRegs; ++i) {
11311         // For scalable vectors, use the minimum size; individual targets
11312         // are responsible for handling scalable vector arguments and
11313         // return values.
11314         ISD::InputArg MyFlags(
11315             Flags, RegisterVT, VT, isArgValueUsed, ArgNo,
11316             PartBase + i * RegisterVT.getStoreSize().getKnownMinValue());
11317         if (NumRegs > 1 && i == 0)
11318           MyFlags.Flags.setSplit();
11319         // if it isn't first piece, alignment must be 1
11320         else if (i > 0) {
11321           MyFlags.Flags.setOrigAlign(Align(1));
11322           if (i == NumRegs - 1)
11323             MyFlags.Flags.setSplitEnd();
11324         }
11325         Ins.push_back(MyFlags);
11326       }
11327       if (NeedsRegBlock && Value == NumValues - 1)
11328         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
11329       PartBase += VT.getStoreSize().getKnownMinValue();
11330     }
11331   }
11332 
11333   // Call the target to set up the argument values.
11334   SmallVector<SDValue, 8> InVals;
11335   SDValue NewRoot = TLI->LowerFormalArguments(
11336       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
11337 
11338   // Verify that the target's LowerFormalArguments behaved as expected.
11339   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
11340          "LowerFormalArguments didn't return a valid chain!");
11341   assert(InVals.size() == Ins.size() &&
11342          "LowerFormalArguments didn't emit the correct number of values!");
11343   LLVM_DEBUG({
11344     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
11345       assert(InVals[i].getNode() &&
11346              "LowerFormalArguments emitted a null value!");
11347       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
11348              "LowerFormalArguments emitted a value with the wrong type!");
11349     }
11350   });
11351 
11352   // Update the DAG with the new chain value resulting from argument lowering.
11353   DAG.setRoot(NewRoot);
11354 
11355   // Set up the argument values.
11356   unsigned i = 0;
11357   if (!FuncInfo->CanLowerReturn) {
11358     // Create a virtual register for the sret pointer, and put in a copy
11359     // from the sret argument into it.
11360     SmallVector<EVT, 1> ValueVTs;
11361     ComputeValueVTs(*TLI, DAG.getDataLayout(),
11362                     PointerType::get(F.getContext(),
11363                                      DAG.getDataLayout().getAllocaAddrSpace()),
11364                     ValueVTs);
11365     MVT VT = ValueVTs[0].getSimpleVT();
11366     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
11367     std::optional<ISD::NodeType> AssertOp;
11368     SDValue ArgValue =
11369         getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, nullptr, NewRoot,
11370                          F.getCallingConv(), AssertOp);
11371 
11372     MachineFunction& MF = SDB->DAG.getMachineFunction();
11373     MachineRegisterInfo& RegInfo = MF.getRegInfo();
11374     Register SRetReg =
11375         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
11376     FuncInfo->DemoteRegister = SRetReg;
11377     NewRoot =
11378         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
11379     DAG.setRoot(NewRoot);
11380 
11381     // i indexes lowered arguments.  Bump it past the hidden sret argument.
11382     ++i;
11383   }
11384 
11385   SmallVector<SDValue, 4> Chains;
11386   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
11387   for (const Argument &Arg : F.args()) {
11388     SmallVector<SDValue, 4> ArgValues;
11389     SmallVector<EVT, 4> ValueVTs;
11390     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
11391     unsigned NumValues = ValueVTs.size();
11392     if (NumValues == 0)
11393       continue;
11394 
11395     bool ArgHasUses = !Arg.use_empty();
11396 
11397     // Elide the copying store if the target loaded this argument from a
11398     // suitable fixed stack object.
11399     if (Ins[i].Flags.isCopyElisionCandidate()) {
11400       unsigned NumParts = 0;
11401       for (EVT VT : ValueVTs)
11402         NumParts += TLI->getNumRegistersForCallingConv(*CurDAG->getContext(),
11403                                                        F.getCallingConv(), VT);
11404 
11405       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
11406                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
11407                              ArrayRef(&InVals[i], NumParts), ArgHasUses);
11408     }
11409 
11410     // If this argument is unused then remember its value. It is used to generate
11411     // debugging information.
11412     bool isSwiftErrorArg =
11413         TLI->supportSwiftError() &&
11414         Arg.hasAttribute(Attribute::SwiftError);
11415     if (!ArgHasUses && !isSwiftErrorArg) {
11416       SDB->setUnusedArgValue(&Arg, InVals[i]);
11417 
11418       // Also remember any frame index for use in FastISel.
11419       if (FrameIndexSDNode *FI =
11420           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
11421         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11422     }
11423 
11424     for (unsigned Val = 0; Val != NumValues; ++Val) {
11425       EVT VT = ValueVTs[Val];
11426       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
11427                                                       F.getCallingConv(), VT);
11428       unsigned NumParts = TLI->getNumRegistersForCallingConv(
11429           *CurDAG->getContext(), F.getCallingConv(), VT);
11430 
11431       // Even an apparent 'unused' swifterror argument needs to be returned. So
11432       // we do generate a copy for it that can be used on return from the
11433       // function.
11434       if (ArgHasUses || isSwiftErrorArg) {
11435         std::optional<ISD::NodeType> AssertOp;
11436         if (Arg.hasAttribute(Attribute::SExt))
11437           AssertOp = ISD::AssertSext;
11438         else if (Arg.hasAttribute(Attribute::ZExt))
11439           AssertOp = ISD::AssertZext;
11440 
11441         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
11442                                              PartVT, VT, nullptr, NewRoot,
11443                                              F.getCallingConv(), AssertOp));
11444       }
11445 
11446       i += NumParts;
11447     }
11448 
11449     // We don't need to do anything else for unused arguments.
11450     if (ArgValues.empty())
11451       continue;
11452 
11453     // Note down frame index.
11454     if (FrameIndexSDNode *FI =
11455         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
11456       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11457 
11458     SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues),
11459                                      SDB->getCurSDLoc());
11460 
11461     SDB->setValue(&Arg, Res);
11462     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
11463       // We want to associate the argument with the frame index, among
11464       // involved operands, that correspond to the lowest address. The
11465       // getCopyFromParts function, called earlier, is swapping the order of
11466       // the operands to BUILD_PAIR depending on endianness. The result of
11467       // that swapping is that the least significant bits of the argument will
11468       // be in the first operand of the BUILD_PAIR node, and the most
11469       // significant bits will be in the second operand.
11470       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
11471       if (LoadSDNode *LNode =
11472           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
11473         if (FrameIndexSDNode *FI =
11474             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
11475           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11476     }
11477 
11478     // Analyses past this point are naive and don't expect an assertion.
11479     if (Res.getOpcode() == ISD::AssertZext)
11480       Res = Res.getOperand(0);
11481 
11482     // Update the SwiftErrorVRegDefMap.
11483     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
11484       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
11485       if (Register::isVirtualRegister(Reg))
11486         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
11487                                    Reg);
11488     }
11489 
11490     // If this argument is live outside of the entry block, insert a copy from
11491     // wherever we got it to the vreg that other BB's will reference it as.
11492     if (Res.getOpcode() == ISD::CopyFromReg) {
11493       // If we can, though, try to skip creating an unnecessary vreg.
11494       // FIXME: This isn't very clean... it would be nice to make this more
11495       // general.
11496       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
11497       if (Register::isVirtualRegister(Reg)) {
11498         FuncInfo->ValueMap[&Arg] = Reg;
11499         continue;
11500       }
11501     }
11502     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
11503       FuncInfo->InitializeRegForValue(&Arg);
11504       SDB->CopyToExportRegsIfNeeded(&Arg);
11505     }
11506   }
11507 
11508   if (!Chains.empty()) {
11509     Chains.push_back(NewRoot);
11510     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
11511   }
11512 
11513   DAG.setRoot(NewRoot);
11514 
11515   assert(i == InVals.size() && "Argument register count mismatch!");
11516 
11517   // If any argument copy elisions occurred and we have debug info, update the
11518   // stale frame indices used in the dbg.declare variable info table.
11519   if (!ArgCopyElisionFrameIndexMap.empty()) {
11520     for (MachineFunction::VariableDbgInfo &VI :
11521          MF->getInStackSlotVariableDbgInfo()) {
11522       auto I = ArgCopyElisionFrameIndexMap.find(VI.getStackSlot());
11523       if (I != ArgCopyElisionFrameIndexMap.end())
11524         VI.updateStackSlot(I->second);
11525     }
11526   }
11527 
11528   // Finally, if the target has anything special to do, allow it to do so.
11529   emitFunctionEntryCode();
11530 }
11531 
11532 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
11533 /// ensure constants are generated when needed.  Remember the virtual registers
11534 /// that need to be added to the Machine PHI nodes as input.  We cannot just
11535 /// directly add them, because expansion might result in multiple MBB's for one
11536 /// BB.  As such, the start of the BB might correspond to a different MBB than
11537 /// the end.
11538 void
11539 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
11540   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11541 
11542   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
11543 
11544   // Check PHI nodes in successors that expect a value to be available from this
11545   // block.
11546   for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) {
11547     if (!isa<PHINode>(SuccBB->begin())) continue;
11548     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
11549 
11550     // If this terminator has multiple identical successors (common for
11551     // switches), only handle each succ once.
11552     if (!SuccsHandled.insert(SuccMBB).second)
11553       continue;
11554 
11555     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
11556 
11557     // At this point we know that there is a 1-1 correspondence between LLVM PHI
11558     // nodes and Machine PHI nodes, but the incoming operands have not been
11559     // emitted yet.
11560     for (const PHINode &PN : SuccBB->phis()) {
11561       // Ignore dead phi's.
11562       if (PN.use_empty())
11563         continue;
11564 
11565       // Skip empty types
11566       if (PN.getType()->isEmptyTy())
11567         continue;
11568 
11569       unsigned Reg;
11570       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
11571 
11572       if (const auto *C = dyn_cast<Constant>(PHIOp)) {
11573         unsigned &RegOut = ConstantsOut[C];
11574         if (RegOut == 0) {
11575           RegOut = FuncInfo.CreateRegs(C);
11576           // We need to zero/sign extend ConstantInt phi operands to match
11577           // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo.
11578           ISD::NodeType ExtendType = ISD::ANY_EXTEND;
11579           if (auto *CI = dyn_cast<ConstantInt>(C))
11580             ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND
11581                                                     : ISD::ZERO_EXTEND;
11582           CopyValueToVirtualRegister(C, RegOut, ExtendType);
11583         }
11584         Reg = RegOut;
11585       } else {
11586         DenseMap<const Value *, Register>::iterator I =
11587           FuncInfo.ValueMap.find(PHIOp);
11588         if (I != FuncInfo.ValueMap.end())
11589           Reg = I->second;
11590         else {
11591           assert(isa<AllocaInst>(PHIOp) &&
11592                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
11593                  "Didn't codegen value into a register!??");
11594           Reg = FuncInfo.CreateRegs(PHIOp);
11595           CopyValueToVirtualRegister(PHIOp, Reg);
11596         }
11597       }
11598 
11599       // Remember that this register needs to added to the machine PHI node as
11600       // the input for this MBB.
11601       SmallVector<EVT, 4> ValueVTs;
11602       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
11603       for (EVT VT : ValueVTs) {
11604         const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
11605         for (unsigned i = 0; i != NumRegisters; ++i)
11606           FuncInfo.PHINodesToUpdate.push_back(
11607               std::make_pair(&*MBBI++, Reg + i));
11608         Reg += NumRegisters;
11609       }
11610     }
11611   }
11612 
11613   ConstantsOut.clear();
11614 }
11615 
11616 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
11617   MachineFunction::iterator I(MBB);
11618   if (++I == FuncInfo.MF->end())
11619     return nullptr;
11620   return &*I;
11621 }
11622 
11623 /// During lowering new call nodes can be created (such as memset, etc.).
11624 /// Those will become new roots of the current DAG, but complications arise
11625 /// when they are tail calls. In such cases, the call lowering will update
11626 /// the root, but the builder still needs to know that a tail call has been
11627 /// lowered in order to avoid generating an additional return.
11628 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
11629   // If the node is null, we do have a tail call.
11630   if (MaybeTC.getNode() != nullptr)
11631     DAG.setRoot(MaybeTC);
11632   else
11633     HasTailCall = true;
11634 }
11635 
11636 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
11637                                         MachineBasicBlock *SwitchMBB,
11638                                         MachineBasicBlock *DefaultMBB) {
11639   MachineFunction *CurMF = FuncInfo.MF;
11640   MachineBasicBlock *NextMBB = nullptr;
11641   MachineFunction::iterator BBI(W.MBB);
11642   if (++BBI != FuncInfo.MF->end())
11643     NextMBB = &*BBI;
11644 
11645   unsigned Size = W.LastCluster - W.FirstCluster + 1;
11646 
11647   BranchProbabilityInfo *BPI = FuncInfo.BPI;
11648 
11649   if (Size == 2 && W.MBB == SwitchMBB) {
11650     // If any two of the cases has the same destination, and if one value
11651     // is the same as the other, but has one bit unset that the other has set,
11652     // use bit manipulation to do two compares at once.  For example:
11653     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
11654     // TODO: This could be extended to merge any 2 cases in switches with 3
11655     // cases.
11656     // TODO: Handle cases where W.CaseBB != SwitchBB.
11657     CaseCluster &Small = *W.FirstCluster;
11658     CaseCluster &Big = *W.LastCluster;
11659 
11660     if (Small.Low == Small.High && Big.Low == Big.High &&
11661         Small.MBB == Big.MBB) {
11662       const APInt &SmallValue = Small.Low->getValue();
11663       const APInt &BigValue = Big.Low->getValue();
11664 
11665       // Check that there is only one bit different.
11666       APInt CommonBit = BigValue ^ SmallValue;
11667       if (CommonBit.isPowerOf2()) {
11668         SDValue CondLHS = getValue(Cond);
11669         EVT VT = CondLHS.getValueType();
11670         SDLoc DL = getCurSDLoc();
11671 
11672         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
11673                                  DAG.getConstant(CommonBit, DL, VT));
11674         SDValue Cond = DAG.getSetCC(
11675             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
11676             ISD::SETEQ);
11677 
11678         // Update successor info.
11679         // Both Small and Big will jump to Small.BB, so we sum up the
11680         // probabilities.
11681         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
11682         if (BPI)
11683           addSuccessorWithProb(
11684               SwitchMBB, DefaultMBB,
11685               // The default destination is the first successor in IR.
11686               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
11687         else
11688           addSuccessorWithProb(SwitchMBB, DefaultMBB);
11689 
11690         // Insert the true branch.
11691         SDValue BrCond =
11692             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
11693                         DAG.getBasicBlock(Small.MBB));
11694         // Insert the false branch.
11695         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
11696                              DAG.getBasicBlock(DefaultMBB));
11697 
11698         DAG.setRoot(BrCond);
11699         return;
11700       }
11701     }
11702   }
11703 
11704   if (TM.getOptLevel() != CodeGenOptLevel::None) {
11705     // Here, we order cases by probability so the most likely case will be
11706     // checked first. However, two clusters can have the same probability in
11707     // which case their relative ordering is non-deterministic. So we use Low
11708     // as a tie-breaker as clusters are guaranteed to never overlap.
11709     llvm::sort(W.FirstCluster, W.LastCluster + 1,
11710                [](const CaseCluster &a, const CaseCluster &b) {
11711       return a.Prob != b.Prob ?
11712              a.Prob > b.Prob :
11713              a.Low->getValue().slt(b.Low->getValue());
11714     });
11715 
11716     // Rearrange the case blocks so that the last one falls through if possible
11717     // without changing the order of probabilities.
11718     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
11719       --I;
11720       if (I->Prob > W.LastCluster->Prob)
11721         break;
11722       if (I->Kind == CC_Range && I->MBB == NextMBB) {
11723         std::swap(*I, *W.LastCluster);
11724         break;
11725       }
11726     }
11727   }
11728 
11729   // Compute total probability.
11730   BranchProbability DefaultProb = W.DefaultProb;
11731   BranchProbability UnhandledProbs = DefaultProb;
11732   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
11733     UnhandledProbs += I->Prob;
11734 
11735   MachineBasicBlock *CurMBB = W.MBB;
11736   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
11737     bool FallthroughUnreachable = false;
11738     MachineBasicBlock *Fallthrough;
11739     if (I == W.LastCluster) {
11740       // For the last cluster, fall through to the default destination.
11741       Fallthrough = DefaultMBB;
11742       FallthroughUnreachable = isa<UnreachableInst>(
11743           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
11744     } else {
11745       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
11746       CurMF->insert(BBI, Fallthrough);
11747       // Put Cond in a virtual register to make it available from the new blocks.
11748       ExportFromCurrentBlock(Cond);
11749     }
11750     UnhandledProbs -= I->Prob;
11751 
11752     switch (I->Kind) {
11753       case CC_JumpTable: {
11754         // FIXME: Optimize away range check based on pivot comparisons.
11755         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
11756         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
11757 
11758         // The jump block hasn't been inserted yet; insert it here.
11759         MachineBasicBlock *JumpMBB = JT->MBB;
11760         CurMF->insert(BBI, JumpMBB);
11761 
11762         auto JumpProb = I->Prob;
11763         auto FallthroughProb = UnhandledProbs;
11764 
11765         // If the default statement is a target of the jump table, we evenly
11766         // distribute the default probability to successors of CurMBB. Also
11767         // update the probability on the edge from JumpMBB to Fallthrough.
11768         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
11769                                               SE = JumpMBB->succ_end();
11770              SI != SE; ++SI) {
11771           if (*SI == DefaultMBB) {
11772             JumpProb += DefaultProb / 2;
11773             FallthroughProb -= DefaultProb / 2;
11774             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
11775             JumpMBB->normalizeSuccProbs();
11776             break;
11777           }
11778         }
11779 
11780         // If the default clause is unreachable, propagate that knowledge into
11781         // JTH->FallthroughUnreachable which will use it to suppress the range
11782         // check.
11783         //
11784         // However, don't do this if we're doing branch target enforcement,
11785         // because a table branch _without_ a range check can be a tempting JOP
11786         // gadget - out-of-bounds inputs that are impossible in correct
11787         // execution become possible again if an attacker can influence the
11788         // control flow. So if an attacker doesn't already have a BTI bypass
11789         // available, we don't want them to be able to get one out of this
11790         // table branch.
11791         if (FallthroughUnreachable) {
11792           Function &CurFunc = CurMF->getFunction();
11793           bool HasBranchTargetEnforcement = false;
11794           if (CurFunc.hasFnAttribute("branch-target-enforcement")) {
11795             HasBranchTargetEnforcement =
11796                 CurFunc.getFnAttribute("branch-target-enforcement")
11797                     .getValueAsBool();
11798           } else {
11799             HasBranchTargetEnforcement =
11800                 CurMF->getMMI().getModule()->getModuleFlag(
11801                     "branch-target-enforcement");
11802           }
11803           if (!HasBranchTargetEnforcement)
11804             JTH->FallthroughUnreachable = true;
11805         }
11806 
11807         if (!JTH->FallthroughUnreachable)
11808           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
11809         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
11810         CurMBB->normalizeSuccProbs();
11811 
11812         // The jump table header will be inserted in our current block, do the
11813         // range check, and fall through to our fallthrough block.
11814         JTH->HeaderBB = CurMBB;
11815         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
11816 
11817         // If we're in the right place, emit the jump table header right now.
11818         if (CurMBB == SwitchMBB) {
11819           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
11820           JTH->Emitted = true;
11821         }
11822         break;
11823       }
11824       case CC_BitTests: {
11825         // FIXME: Optimize away range check based on pivot comparisons.
11826         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
11827 
11828         // The bit test blocks haven't been inserted yet; insert them here.
11829         for (BitTestCase &BTC : BTB->Cases)
11830           CurMF->insert(BBI, BTC.ThisBB);
11831 
11832         // Fill in fields of the BitTestBlock.
11833         BTB->Parent = CurMBB;
11834         BTB->Default = Fallthrough;
11835 
11836         BTB->DefaultProb = UnhandledProbs;
11837         // If the cases in bit test don't form a contiguous range, we evenly
11838         // distribute the probability on the edge to Fallthrough to two
11839         // successors of CurMBB.
11840         if (!BTB->ContiguousRange) {
11841           BTB->Prob += DefaultProb / 2;
11842           BTB->DefaultProb -= DefaultProb / 2;
11843         }
11844 
11845         if (FallthroughUnreachable)
11846           BTB->FallthroughUnreachable = true;
11847 
11848         // If we're in the right place, emit the bit test header right now.
11849         if (CurMBB == SwitchMBB) {
11850           visitBitTestHeader(*BTB, SwitchMBB);
11851           BTB->Emitted = true;
11852         }
11853         break;
11854       }
11855       case CC_Range: {
11856         const Value *RHS, *LHS, *MHS;
11857         ISD::CondCode CC;
11858         if (I->Low == I->High) {
11859           // Check Cond == I->Low.
11860           CC = ISD::SETEQ;
11861           LHS = Cond;
11862           RHS=I->Low;
11863           MHS = nullptr;
11864         } else {
11865           // Check I->Low <= Cond <= I->High.
11866           CC = ISD::SETLE;
11867           LHS = I->Low;
11868           MHS = Cond;
11869           RHS = I->High;
11870         }
11871 
11872         // If Fallthrough is unreachable, fold away the comparison.
11873         if (FallthroughUnreachable)
11874           CC = ISD::SETTRUE;
11875 
11876         // The false probability is the sum of all unhandled cases.
11877         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
11878                      getCurSDLoc(), I->Prob, UnhandledProbs);
11879 
11880         if (CurMBB == SwitchMBB)
11881           visitSwitchCase(CB, SwitchMBB);
11882         else
11883           SL->SwitchCases.push_back(CB);
11884 
11885         break;
11886       }
11887     }
11888     CurMBB = Fallthrough;
11889   }
11890 }
11891 
11892 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
11893                                         const SwitchWorkListItem &W,
11894                                         Value *Cond,
11895                                         MachineBasicBlock *SwitchMBB) {
11896   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
11897          "Clusters not sorted?");
11898   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
11899 
11900   auto [LastLeft, FirstRight, LeftProb, RightProb] =
11901       SL->computeSplitWorkItemInfo(W);
11902 
11903   // Use the first element on the right as pivot since we will make less-than
11904   // comparisons against it.
11905   CaseClusterIt PivotCluster = FirstRight;
11906   assert(PivotCluster > W.FirstCluster);
11907   assert(PivotCluster <= W.LastCluster);
11908 
11909   CaseClusterIt FirstLeft = W.FirstCluster;
11910   CaseClusterIt LastRight = W.LastCluster;
11911 
11912   const ConstantInt *Pivot = PivotCluster->Low;
11913 
11914   // New blocks will be inserted immediately after the current one.
11915   MachineFunction::iterator BBI(W.MBB);
11916   ++BBI;
11917 
11918   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
11919   // we can branch to its destination directly if it's squeezed exactly in
11920   // between the known lower bound and Pivot - 1.
11921   MachineBasicBlock *LeftMBB;
11922   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
11923       FirstLeft->Low == W.GE &&
11924       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
11925     LeftMBB = FirstLeft->MBB;
11926   } else {
11927     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11928     FuncInfo.MF->insert(BBI, LeftMBB);
11929     WorkList.push_back(
11930         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
11931     // Put Cond in a virtual register to make it available from the new blocks.
11932     ExportFromCurrentBlock(Cond);
11933   }
11934 
11935   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
11936   // single cluster, RHS.Low == Pivot, and we can branch to its destination
11937   // directly if RHS.High equals the current upper bound.
11938   MachineBasicBlock *RightMBB;
11939   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
11940       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
11941     RightMBB = FirstRight->MBB;
11942   } else {
11943     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11944     FuncInfo.MF->insert(BBI, RightMBB);
11945     WorkList.push_back(
11946         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
11947     // Put Cond in a virtual register to make it available from the new blocks.
11948     ExportFromCurrentBlock(Cond);
11949   }
11950 
11951   // Create the CaseBlock record that will be used to lower the branch.
11952   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
11953                getCurSDLoc(), LeftProb, RightProb);
11954 
11955   if (W.MBB == SwitchMBB)
11956     visitSwitchCase(CB, SwitchMBB);
11957   else
11958     SL->SwitchCases.push_back(CB);
11959 }
11960 
11961 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
11962 // from the swith statement.
11963 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
11964                                             BranchProbability PeeledCaseProb) {
11965   if (PeeledCaseProb == BranchProbability::getOne())
11966     return BranchProbability::getZero();
11967   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
11968 
11969   uint32_t Numerator = CaseProb.getNumerator();
11970   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
11971   return BranchProbability(Numerator, std::max(Numerator, Denominator));
11972 }
11973 
11974 // Try to peel the top probability case if it exceeds the threshold.
11975 // Return current MachineBasicBlock for the switch statement if the peeling
11976 // does not occur.
11977 // If the peeling is performed, return the newly created MachineBasicBlock
11978 // for the peeled switch statement. Also update Clusters to remove the peeled
11979 // case. PeeledCaseProb is the BranchProbability for the peeled case.
11980 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
11981     const SwitchInst &SI, CaseClusterVector &Clusters,
11982     BranchProbability &PeeledCaseProb) {
11983   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
11984   // Don't perform if there is only one cluster or optimizing for size.
11985   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
11986       TM.getOptLevel() == CodeGenOptLevel::None ||
11987       SwitchMBB->getParent()->getFunction().hasMinSize())
11988     return SwitchMBB;
11989 
11990   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
11991   unsigned PeeledCaseIndex = 0;
11992   bool SwitchPeeled = false;
11993   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
11994     CaseCluster &CC = Clusters[Index];
11995     if (CC.Prob < TopCaseProb)
11996       continue;
11997     TopCaseProb = CC.Prob;
11998     PeeledCaseIndex = Index;
11999     SwitchPeeled = true;
12000   }
12001   if (!SwitchPeeled)
12002     return SwitchMBB;
12003 
12004   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
12005                     << TopCaseProb << "\n");
12006 
12007   // Record the MBB for the peeled switch statement.
12008   MachineFunction::iterator BBI(SwitchMBB);
12009   ++BBI;
12010   MachineBasicBlock *PeeledSwitchMBB =
12011       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
12012   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
12013 
12014   ExportFromCurrentBlock(SI.getCondition());
12015   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
12016   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
12017                           nullptr,   nullptr,      TopCaseProb.getCompl()};
12018   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
12019 
12020   Clusters.erase(PeeledCaseIt);
12021   for (CaseCluster &CC : Clusters) {
12022     LLVM_DEBUG(
12023         dbgs() << "Scale the probablity for one cluster, before scaling: "
12024                << CC.Prob << "\n");
12025     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
12026     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
12027   }
12028   PeeledCaseProb = TopCaseProb;
12029   return PeeledSwitchMBB;
12030 }
12031 
12032 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
12033   // Extract cases from the switch.
12034   BranchProbabilityInfo *BPI = FuncInfo.BPI;
12035   CaseClusterVector Clusters;
12036   Clusters.reserve(SI.getNumCases());
12037   for (auto I : SI.cases()) {
12038     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
12039     const ConstantInt *CaseVal = I.getCaseValue();
12040     BranchProbability Prob =
12041         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
12042             : BranchProbability(1, SI.getNumCases() + 1);
12043     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
12044   }
12045 
12046   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
12047 
12048   // Cluster adjacent cases with the same destination. We do this at all
12049   // optimization levels because it's cheap to do and will make codegen faster
12050   // if there are many clusters.
12051   sortAndRangeify(Clusters);
12052 
12053   // The branch probablity of the peeled case.
12054   BranchProbability PeeledCaseProb = BranchProbability::getZero();
12055   MachineBasicBlock *PeeledSwitchMBB =
12056       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
12057 
12058   // If there is only the default destination, jump there directly.
12059   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
12060   if (Clusters.empty()) {
12061     assert(PeeledSwitchMBB == SwitchMBB);
12062     SwitchMBB->addSuccessor(DefaultMBB);
12063     if (DefaultMBB != NextBlock(SwitchMBB)) {
12064       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
12065                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
12066     }
12067     return;
12068   }
12069 
12070   SL->findJumpTables(Clusters, &SI, getCurSDLoc(), DefaultMBB, DAG.getPSI(),
12071                      DAG.getBFI());
12072   SL->findBitTestClusters(Clusters, &SI);
12073 
12074   LLVM_DEBUG({
12075     dbgs() << "Case clusters: ";
12076     for (const CaseCluster &C : Clusters) {
12077       if (C.Kind == CC_JumpTable)
12078         dbgs() << "JT:";
12079       if (C.Kind == CC_BitTests)
12080         dbgs() << "BT:";
12081 
12082       C.Low->getValue().print(dbgs(), true);
12083       if (C.Low != C.High) {
12084         dbgs() << '-';
12085         C.High->getValue().print(dbgs(), true);
12086       }
12087       dbgs() << ' ';
12088     }
12089     dbgs() << '\n';
12090   });
12091 
12092   assert(!Clusters.empty());
12093   SwitchWorkList WorkList;
12094   CaseClusterIt First = Clusters.begin();
12095   CaseClusterIt Last = Clusters.end() - 1;
12096   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
12097   // Scale the branchprobability for DefaultMBB if the peel occurs and
12098   // DefaultMBB is not replaced.
12099   if (PeeledCaseProb != BranchProbability::getZero() &&
12100       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
12101     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
12102   WorkList.push_back(
12103       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
12104 
12105   while (!WorkList.empty()) {
12106     SwitchWorkListItem W = WorkList.pop_back_val();
12107     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
12108 
12109     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOptLevel::None &&
12110         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
12111       // For optimized builds, lower large range as a balanced binary tree.
12112       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
12113       continue;
12114     }
12115 
12116     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
12117   }
12118 }
12119 
12120 void SelectionDAGBuilder::visitStepVector(const CallInst &I) {
12121   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12122   auto DL = getCurSDLoc();
12123   EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12124   setValue(&I, DAG.getStepVector(DL, ResultVT));
12125 }
12126 
12127 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) {
12128   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12129   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12130 
12131   SDLoc DL = getCurSDLoc();
12132   SDValue V = getValue(I.getOperand(0));
12133   assert(VT == V.getValueType() && "Malformed vector.reverse!");
12134 
12135   if (VT.isScalableVector()) {
12136     setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V));
12137     return;
12138   }
12139 
12140   // Use VECTOR_SHUFFLE for the fixed-length vector
12141   // to maintain existing behavior.
12142   SmallVector<int, 8> Mask;
12143   unsigned NumElts = VT.getVectorMinNumElements();
12144   for (unsigned i = 0; i != NumElts; ++i)
12145     Mask.push_back(NumElts - 1 - i);
12146 
12147   setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask));
12148 }
12149 
12150 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) {
12151   auto DL = getCurSDLoc();
12152   SDValue InVec = getValue(I.getOperand(0));
12153   EVT OutVT =
12154       InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext());
12155 
12156   unsigned OutNumElts = OutVT.getVectorMinNumElements();
12157 
12158   // ISD Node needs the input vectors split into two equal parts
12159   SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
12160                            DAG.getVectorIdxConstant(0, DL));
12161   SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
12162                            DAG.getVectorIdxConstant(OutNumElts, DL));
12163 
12164   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
12165   // legalisation and combines.
12166   if (OutVT.isFixedLengthVector()) {
12167     SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
12168                                         createStrideMask(0, 2, OutNumElts));
12169     SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
12170                                        createStrideMask(1, 2, OutNumElts));
12171     SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc());
12172     setValue(&I, Res);
12173     return;
12174   }
12175 
12176   SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL,
12177                             DAG.getVTList(OutVT, OutVT), Lo, Hi);
12178   setValue(&I, Res);
12179 }
12180 
12181 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) {
12182   auto DL = getCurSDLoc();
12183   EVT InVT = getValue(I.getOperand(0)).getValueType();
12184   SDValue InVec0 = getValue(I.getOperand(0));
12185   SDValue InVec1 = getValue(I.getOperand(1));
12186   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12187   EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12188 
12189   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
12190   // legalisation and combines.
12191   if (OutVT.isFixedLengthVector()) {
12192     unsigned NumElts = InVT.getVectorMinNumElements();
12193     SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1);
12194     setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT),
12195                                       createInterleaveMask(NumElts, 2)));
12196     return;
12197   }
12198 
12199   SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL,
12200                             DAG.getVTList(InVT, InVT), InVec0, InVec1);
12201   Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0),
12202                     Res.getValue(1));
12203   setValue(&I, Res);
12204 }
12205 
12206 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
12207   SmallVector<EVT, 4> ValueVTs;
12208   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
12209                   ValueVTs);
12210   unsigned NumValues = ValueVTs.size();
12211   if (NumValues == 0) return;
12212 
12213   SmallVector<SDValue, 4> Values(NumValues);
12214   SDValue Op = getValue(I.getOperand(0));
12215 
12216   for (unsigned i = 0; i != NumValues; ++i)
12217     Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i],
12218                             SDValue(Op.getNode(), Op.getResNo() + i));
12219 
12220   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
12221                            DAG.getVTList(ValueVTs), Values));
12222 }
12223 
12224 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) {
12225   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12226   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12227 
12228   SDLoc DL = getCurSDLoc();
12229   SDValue V1 = getValue(I.getOperand(0));
12230   SDValue V2 = getValue(I.getOperand(1));
12231   int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue();
12232 
12233   // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node.
12234   if (VT.isScalableVector()) {
12235     MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
12236     setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2,
12237                              DAG.getConstant(Imm, DL, IdxVT)));
12238     return;
12239   }
12240 
12241   unsigned NumElts = VT.getVectorNumElements();
12242 
12243   uint64_t Idx = (NumElts + Imm) % NumElts;
12244 
12245   // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors.
12246   SmallVector<int, 8> Mask;
12247   for (unsigned i = 0; i < NumElts; ++i)
12248     Mask.push_back(Idx + i);
12249   setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask));
12250 }
12251 
12252 // Consider the following MIR after SelectionDAG, which produces output in
12253 // phyregs in the first case or virtregs in the second case.
12254 //
12255 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx
12256 // %5:gr32 = COPY $ebx
12257 // %6:gr32 = COPY $edx
12258 // %1:gr32 = COPY %6:gr32
12259 // %0:gr32 = COPY %5:gr32
12260 //
12261 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32
12262 // %1:gr32 = COPY %6:gr32
12263 // %0:gr32 = COPY %5:gr32
12264 //
12265 // Given %0, we'd like to return $ebx in the first case and %5 in the second.
12266 // Given %1, we'd like to return $edx in the first case and %6 in the second.
12267 //
12268 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap
12269 // to a single virtreg (such as %0). The remaining outputs monotonically
12270 // increase in virtreg number from there. If a callbr has no outputs, then it
12271 // should not have a corresponding callbr landingpad; in fact, the callbr
12272 // landingpad would not even be able to refer to such a callbr.
12273 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) {
12274   MachineInstr *MI = MRI.def_begin(Reg)->getParent();
12275   // There is definitely at least one copy.
12276   assert(MI->getOpcode() == TargetOpcode::COPY &&
12277          "start of copy chain MUST be COPY");
12278   Reg = MI->getOperand(1).getReg();
12279   MI = MRI.def_begin(Reg)->getParent();
12280   // There may be an optional second copy.
12281   if (MI->getOpcode() == TargetOpcode::COPY) {
12282     assert(Reg.isVirtual() && "expected COPY of virtual register");
12283     Reg = MI->getOperand(1).getReg();
12284     assert(Reg.isPhysical() && "expected COPY of physical register");
12285     MI = MRI.def_begin(Reg)->getParent();
12286   }
12287   // The start of the chain must be an INLINEASM_BR.
12288   assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
12289          "end of copy chain MUST be INLINEASM_BR");
12290   return Reg;
12291 }
12292 
12293 // We must do this walk rather than the simpler
12294 //   setValue(&I, getCopyFromRegs(CBR, CBR->getType()));
12295 // otherwise we will end up with copies of virtregs only valid along direct
12296 // edges.
12297 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) {
12298   SmallVector<EVT, 8> ResultVTs;
12299   SmallVector<SDValue, 8> ResultValues;
12300   const auto *CBR =
12301       cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator());
12302 
12303   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12304   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
12305   MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
12306 
12307   unsigned InitialDef = FuncInfo.ValueMap[CBR];
12308   SDValue Chain = DAG.getRoot();
12309 
12310   // Re-parse the asm constraints string.
12311   TargetLowering::AsmOperandInfoVector TargetConstraints =
12312       TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR);
12313   for (auto &T : TargetConstraints) {
12314     SDISelAsmOperandInfo OpInfo(T);
12315     if (OpInfo.Type != InlineAsm::isOutput)
12316       continue;
12317 
12318     // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the
12319     // individual constraint.
12320     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
12321 
12322     switch (OpInfo.ConstraintType) {
12323     case TargetLowering::C_Register:
12324     case TargetLowering::C_RegisterClass: {
12325       // Fill in OpInfo.AssignedRegs.Regs.
12326       getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo);
12327 
12328       // getRegistersForValue may produce 1 to many registers based on whether
12329       // the OpInfo.ConstraintVT is legal on the target or not.
12330       for (size_t i = 0, e = OpInfo.AssignedRegs.Regs.size(); i != e; ++i) {
12331         Register OriginalDef = FollowCopyChain(MRI, InitialDef++);
12332         if (Register::isPhysicalRegister(OriginalDef))
12333           FuncInfo.MBB->addLiveIn(OriginalDef);
12334         // Update the assigned registers to use the original defs.
12335         OpInfo.AssignedRegs.Regs[i] = OriginalDef;
12336       }
12337 
12338       SDValue V = OpInfo.AssignedRegs.getCopyFromRegs(
12339           DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR);
12340       ResultValues.push_back(V);
12341       ResultVTs.push_back(OpInfo.ConstraintVT);
12342       break;
12343     }
12344     case TargetLowering::C_Other: {
12345       SDValue Flag;
12346       SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
12347                                                   OpInfo, DAG);
12348       ++InitialDef;
12349       ResultValues.push_back(V);
12350       ResultVTs.push_back(OpInfo.ConstraintVT);
12351       break;
12352     }
12353     default:
12354       break;
12355     }
12356   }
12357   SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
12358                           DAG.getVTList(ResultVTs), ResultValues);
12359   setValue(&I, V);
12360 }
12361