1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/Analysis/AliasAnalysis.h" 20 #include "llvm/Analysis/BranchProbabilityInfo.h" 21 #include "llvm/Analysis/ConstantFolding.h" 22 #include "llvm/Analysis/ValueTracking.h" 23 #include "llvm/CodeGen/Analysis.h" 24 #include "llvm/CodeGen/FastISel.h" 25 #include "llvm/CodeGen/FunctionLoweringInfo.h" 26 #include "llvm/CodeGen/GCMetadata.h" 27 #include "llvm/CodeGen/GCStrategy.h" 28 #include "llvm/CodeGen/MachineFrameInfo.h" 29 #include "llvm/CodeGen/MachineFunction.h" 30 #include "llvm/CodeGen/MachineInstrBuilder.h" 31 #include "llvm/CodeGen/MachineJumpTableInfo.h" 32 #include "llvm/CodeGen/MachineModuleInfo.h" 33 #include "llvm/CodeGen/MachineRegisterInfo.h" 34 #include "llvm/CodeGen/SelectionDAG.h" 35 #include "llvm/CodeGen/StackMaps.h" 36 #include "llvm/IR/CallingConv.h" 37 #include "llvm/IR/Constants.h" 38 #include "llvm/IR/DataLayout.h" 39 #include "llvm/IR/DebugInfo.h" 40 #include "llvm/IR/DerivedTypes.h" 41 #include "llvm/IR/Function.h" 42 #include "llvm/IR/GlobalVariable.h" 43 #include "llvm/IR/InlineAsm.h" 44 #include "llvm/IR/Instructions.h" 45 #include "llvm/IR/IntrinsicInst.h" 46 #include "llvm/IR/Intrinsics.h" 47 #include "llvm/IR/LLVMContext.h" 48 #include "llvm/IR/Module.h" 49 #include "llvm/Support/CommandLine.h" 50 #include "llvm/Support/Debug.h" 51 #include "llvm/Support/ErrorHandling.h" 52 #include "llvm/Support/MathExtras.h" 53 #include "llvm/Support/raw_ostream.h" 54 #include "llvm/Target/TargetFrameLowering.h" 55 #include "llvm/Target/TargetInstrInfo.h" 56 #include "llvm/Target/TargetIntrinsicInfo.h" 57 #include "llvm/Target/TargetLibraryInfo.h" 58 #include "llvm/Target/TargetLowering.h" 59 #include "llvm/Target/TargetOptions.h" 60 #include "llvm/Target/TargetSelectionDAGInfo.h" 61 #include "llvm/Target/TargetSubtargetInfo.h" 62 #include <algorithm> 63 using namespace llvm; 64 65 #define DEBUG_TYPE "isel" 66 67 /// LimitFloatPrecision - Generate low-precision inline sequences for 68 /// some float libcalls (6, 8 or 12 bits). 69 static unsigned LimitFloatPrecision; 70 71 static cl::opt<unsigned, true> 72 LimitFPPrecision("limit-float-precision", 73 cl::desc("Generate low-precision inline sequences " 74 "for some float libcalls"), 75 cl::location(LimitFloatPrecision), 76 cl::init(0)); 77 78 // Limit the width of DAG chains. This is important in general to prevent 79 // prevent DAG-based analysis from blowing up. For example, alias analysis and 80 // load clustering may not complete in reasonable time. It is difficult to 81 // recognize and avoid this situation within each individual analysis, and 82 // future analyses are likely to have the same behavior. Limiting DAG width is 83 // the safe approach, and will be especially important with global DAGs. 84 // 85 // MaxParallelChains default is arbitrarily high to avoid affecting 86 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 87 // sequence over this should have been converted to llvm.memcpy by the 88 // frontend. It easy to induce this behavior with .ll code such as: 89 // %buffer = alloca [4096 x i8] 90 // %data = load [4096 x i8]* %argPtr 91 // store [4096 x i8] %data, [4096 x i8]* %buffer 92 static const unsigned MaxParallelChains = 64; 93 94 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 95 const SDValue *Parts, unsigned NumParts, 96 MVT PartVT, EVT ValueVT, const Value *V); 97 98 /// getCopyFromParts - Create a value that contains the specified legal parts 99 /// combined into the value they represent. If the parts combine to a type 100 /// larger then ValueVT then AssertOp can be used to specify whether the extra 101 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 102 /// (ISD::AssertSext). 103 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 104 const SDValue *Parts, 105 unsigned NumParts, MVT PartVT, EVT ValueVT, 106 const Value *V, 107 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 108 if (ValueVT.isVector()) 109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 110 PartVT, ValueVT, V); 111 112 assert(NumParts > 0 && "No parts to assemble!"); 113 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 114 SDValue Val = Parts[0]; 115 116 if (NumParts > 1) { 117 // Assemble the value from multiple parts. 118 if (ValueVT.isInteger()) { 119 unsigned PartBits = PartVT.getSizeInBits(); 120 unsigned ValueBits = ValueVT.getSizeInBits(); 121 122 // Assemble the power of 2 part. 123 unsigned RoundParts = NumParts & (NumParts - 1) ? 124 1 << Log2_32(NumParts) : NumParts; 125 unsigned RoundBits = PartBits * RoundParts; 126 EVT RoundVT = RoundBits == ValueBits ? 127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 128 SDValue Lo, Hi; 129 130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 131 132 if (RoundParts > 2) { 133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 134 PartVT, HalfVT, V); 135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 136 RoundParts / 2, PartVT, HalfVT, V); 137 } else { 138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 140 } 141 142 if (TLI.isBigEndian()) 143 std::swap(Lo, Hi); 144 145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 146 147 if (RoundParts < NumParts) { 148 // Assemble the trailing non-power-of-2 part. 149 unsigned OddParts = NumParts - RoundParts; 150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 151 Hi = getCopyFromParts(DAG, DL, 152 Parts + RoundParts, OddParts, PartVT, OddVT, V); 153 154 // Combine the round and odd parts. 155 Lo = Val; 156 if (TLI.isBigEndian()) 157 std::swap(Lo, Hi); 158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 161 DAG.getConstant(Lo.getValueType().getSizeInBits(), 162 TLI.getPointerTy())); 163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 165 } 166 } else if (PartVT.isFloatingPoint()) { 167 // FP split into multiple FP parts (for ppcf128) 168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 169 "Unexpected split"); 170 SDValue Lo, Hi; 171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 173 if (TLI.hasBigEndianPartOrdering(ValueVT)) 174 std::swap(Lo, Hi); 175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 176 } else { 177 // FP split into integer parts (soft fp) 178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 179 !PartVT.isVector() && "Unexpected split"); 180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 182 } 183 } 184 185 // There is now one part, held in Val. Correct it to match ValueVT. 186 EVT PartEVT = Val.getValueType(); 187 188 if (PartEVT == ValueVT) 189 return Val; 190 191 if (PartEVT.isInteger() && ValueVT.isInteger()) { 192 if (ValueVT.bitsLT(PartEVT)) { 193 // For a truncate, see if we have any information to 194 // indicate whether the truncated bits will always be 195 // zero or sign-extension. 196 if (AssertOp != ISD::DELETED_NODE) 197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 198 DAG.getValueType(ValueVT)); 199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 200 } 201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 202 } 203 204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 205 // FP_ROUND's are always exact here. 206 if (ValueVT.bitsLT(Val.getValueType())) 207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, 208 DAG.getTargetConstant(1, TLI.getPointerTy())); 209 210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 211 } 212 213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 215 216 llvm_unreachable("Unknown mismatch!"); 217 } 218 219 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 220 const Twine &ErrMsg) { 221 const Instruction *I = dyn_cast_or_null<Instruction>(V); 222 if (!V) 223 return Ctx.emitError(ErrMsg); 224 225 const char *AsmError = ", possible invalid constraint for vector type"; 226 if (const CallInst *CI = dyn_cast<CallInst>(I)) 227 if (isa<InlineAsm>(CI->getCalledValue())) 228 return Ctx.emitError(I, ErrMsg + AsmError); 229 230 return Ctx.emitError(I, ErrMsg); 231 } 232 233 /// getCopyFromPartsVector - Create a value that contains the specified legal 234 /// parts combined into the value they represent. If the parts combine to a 235 /// type larger then ValueVT then AssertOp can be used to specify whether the 236 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 237 /// ValueVT (ISD::AssertSext). 238 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 239 const SDValue *Parts, unsigned NumParts, 240 MVT PartVT, EVT ValueVT, const Value *V) { 241 assert(ValueVT.isVector() && "Not a vector value"); 242 assert(NumParts > 0 && "No parts to assemble!"); 243 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 244 SDValue Val = Parts[0]; 245 246 // Handle a multi-element vector. 247 if (NumParts > 1) { 248 EVT IntermediateVT; 249 MVT RegisterVT; 250 unsigned NumIntermediates; 251 unsigned NumRegs = 252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 253 NumIntermediates, RegisterVT); 254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 255 NumParts = NumRegs; // Silence a compiler warning. 256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 257 assert(RegisterVT == Parts[0].getSimpleValueType() && 258 "Part type doesn't match part!"); 259 260 // Assemble the parts into intermediate operands. 261 SmallVector<SDValue, 8> Ops(NumIntermediates); 262 if (NumIntermediates == NumParts) { 263 // If the register was not expanded, truncate or copy the value, 264 // as appropriate. 265 for (unsigned i = 0; i != NumParts; ++i) 266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 267 PartVT, IntermediateVT, V); 268 } else if (NumParts > 0) { 269 // If the intermediate type was expanded, build the intermediate 270 // operands from the parts. 271 assert(NumParts % NumIntermediates == 0 && 272 "Must expand into a divisible number of parts!"); 273 unsigned Factor = NumParts / NumIntermediates; 274 for (unsigned i = 0; i != NumIntermediates; ++i) 275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 276 PartVT, IntermediateVT, V); 277 } 278 279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 280 // intermediate operands. 281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 282 : ISD::BUILD_VECTOR, 283 DL, ValueVT, Ops); 284 } 285 286 // There is now one part, held in Val. Correct it to match ValueVT. 287 EVT PartEVT = Val.getValueType(); 288 289 if (PartEVT == ValueVT) 290 return Val; 291 292 if (PartEVT.isVector()) { 293 // If the element type of the source/dest vectors are the same, but the 294 // parts vector has more elements than the value vector, then we have a 295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 296 // elements we want. 297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 299 "Cannot narrow, it would be a lossy transformation"); 300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 301 DAG.getConstant(0, TLI.getVectorIdxTy())); 302 } 303 304 // Vector/Vector bitcast. 305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 307 308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 309 "Cannot handle this kind of promotion"); 310 // Promoted vector extract 311 bool Smaller = ValueVT.bitsLE(PartEVT); 312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 313 DL, ValueVT, Val); 314 315 } 316 317 // Trivial bitcast if the types are the same size and the destination 318 // vector type is legal. 319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 320 TLI.isTypeLegal(ValueVT)) 321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 322 323 // Handle cases such as i8 -> <1 x i1> 324 if (ValueVT.getVectorNumElements() != 1) { 325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 326 "non-trivial scalar-to-vector conversion"); 327 return DAG.getUNDEF(ValueVT); 328 } 329 330 if (ValueVT.getVectorNumElements() == 1 && 331 ValueVT.getVectorElementType() != PartEVT) { 332 bool Smaller = ValueVT.bitsLE(PartEVT); 333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 334 DL, ValueVT.getScalarType(), Val); 335 } 336 337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 338 } 339 340 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 341 SDValue Val, SDValue *Parts, unsigned NumParts, 342 MVT PartVT, const Value *V); 343 344 /// getCopyToParts - Create a series of nodes that contain the specified value 345 /// split into legal parts. If the parts contain more bits than Val, then, for 346 /// integers, ExtendKind can be used to specify how to generate the extra bits. 347 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 348 SDValue Val, SDValue *Parts, unsigned NumParts, 349 MVT PartVT, const Value *V, 350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 351 EVT ValueVT = Val.getValueType(); 352 353 // Handle the vector case separately. 354 if (ValueVT.isVector()) 355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 356 357 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 358 unsigned PartBits = PartVT.getSizeInBits(); 359 unsigned OrigNumParts = NumParts; 360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!"); 361 362 if (NumParts == 0) 363 return; 364 365 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 366 EVT PartEVT = PartVT; 367 if (PartEVT == ValueVT) { 368 assert(NumParts == 1 && "No-op copy with multiple parts!"); 369 Parts[0] = Val; 370 return; 371 } 372 373 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 374 // If the parts cover more bits than the value has, promote the value. 375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 376 assert(NumParts == 1 && "Do not know what to promote to!"); 377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 378 } else { 379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 380 ValueVT.isInteger() && 381 "Unknown mismatch!"); 382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 384 if (PartVT == MVT::x86mmx) 385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 386 } 387 } else if (PartBits == ValueVT.getSizeInBits()) { 388 // Different types of the same size. 389 assert(NumParts == 1 && PartEVT != ValueVT); 390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 392 // If the parts cover less bits than value has, truncate the value. 393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 394 ValueVT.isInteger() && 395 "Unknown mismatch!"); 396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 398 if (PartVT == MVT::x86mmx) 399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 400 } 401 402 // The value may have changed - recompute ValueVT. 403 ValueVT = Val.getValueType(); 404 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 405 "Failed to tile the value with PartVT!"); 406 407 if (NumParts == 1) { 408 if (PartEVT != ValueVT) 409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 410 "scalar-to-vector conversion failed"); 411 412 Parts[0] = Val; 413 return; 414 } 415 416 // Expand the value into multiple parts. 417 if (NumParts & (NumParts - 1)) { 418 // The number of parts is not a power of 2. Split off and copy the tail. 419 assert(PartVT.isInteger() && ValueVT.isInteger() && 420 "Do not know what to expand to!"); 421 unsigned RoundParts = 1 << Log2_32(NumParts); 422 unsigned RoundBits = RoundParts * PartBits; 423 unsigned OddParts = NumParts - RoundParts; 424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 425 DAG.getIntPtrConstant(RoundBits)); 426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 427 428 if (TLI.isBigEndian()) 429 // The odd parts were reversed by getCopyToParts - unreverse them. 430 std::reverse(Parts + RoundParts, Parts + NumParts); 431 432 NumParts = RoundParts; 433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 435 } 436 437 // The number of parts is a power of 2. Repeatedly bisect the value using 438 // EXTRACT_ELEMENT. 439 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 440 EVT::getIntegerVT(*DAG.getContext(), 441 ValueVT.getSizeInBits()), 442 Val); 443 444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 445 for (unsigned i = 0; i < NumParts; i += StepSize) { 446 unsigned ThisBits = StepSize * PartBits / 2; 447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 448 SDValue &Part0 = Parts[i]; 449 SDValue &Part1 = Parts[i+StepSize/2]; 450 451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 452 ThisVT, Part0, DAG.getIntPtrConstant(1)); 453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 454 ThisVT, Part0, DAG.getIntPtrConstant(0)); 455 456 if (ThisBits == PartBits && ThisVT != PartVT) { 457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 459 } 460 } 461 } 462 463 if (TLI.isBigEndian()) 464 std::reverse(Parts, Parts + OrigNumParts); 465 } 466 467 468 /// getCopyToPartsVector - Create a series of nodes that contain the specified 469 /// value split into legal parts. 470 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 471 SDValue Val, SDValue *Parts, unsigned NumParts, 472 MVT PartVT, const Value *V) { 473 EVT ValueVT = Val.getValueType(); 474 assert(ValueVT.isVector() && "Not a vector"); 475 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 476 477 if (NumParts == 1) { 478 EVT PartEVT = PartVT; 479 if (PartEVT == ValueVT) { 480 // Nothing to do. 481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 482 // Bitconvert vector->vector case. 483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 484 } else if (PartVT.isVector() && 485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 487 EVT ElementVT = PartVT.getVectorElementType(); 488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 489 // undef elements. 490 SmallVector<SDValue, 16> Ops; 491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 493 ElementVT, Val, DAG.getConstant(i, 494 TLI.getVectorIdxTy()))); 495 496 for (unsigned i = ValueVT.getVectorNumElements(), 497 e = PartVT.getVectorNumElements(); i != e; ++i) 498 Ops.push_back(DAG.getUNDEF(ElementVT)); 499 500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 501 502 // FIXME: Use CONCAT for 2x -> 4x. 503 504 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 506 } else if (PartVT.isVector() && 507 PartEVT.getVectorElementType().bitsGE( 508 ValueVT.getVectorElementType()) && 509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 510 511 // Promoted vector extract 512 bool Smaller = PartEVT.bitsLE(ValueVT); 513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 514 DL, PartVT, Val); 515 } else{ 516 // Vector -> scalar conversion. 517 assert(ValueVT.getVectorNumElements() == 1 && 518 "Only trivial vector-to-scalar conversions should get here!"); 519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy())); 521 522 bool Smaller = ValueVT.bitsLE(PartVT); 523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 524 DL, PartVT, Val); 525 } 526 527 Parts[0] = Val; 528 return; 529 } 530 531 // Handle a multi-element vector. 532 EVT IntermediateVT; 533 MVT RegisterVT; 534 unsigned NumIntermediates; 535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 536 IntermediateVT, 537 NumIntermediates, RegisterVT); 538 unsigned NumElements = ValueVT.getVectorNumElements(); 539 540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 541 NumParts = NumRegs; // Silence a compiler warning. 542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 543 544 // Split the vector into intermediate operands. 545 SmallVector<SDValue, 8> Ops(NumIntermediates); 546 for (unsigned i = 0; i != NumIntermediates; ++i) { 547 if (IntermediateVT.isVector()) 548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, 549 IntermediateVT, Val, 550 DAG.getConstant(i * (NumElements / NumIntermediates), 551 TLI.getVectorIdxTy())); 552 else 553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 554 IntermediateVT, Val, 555 DAG.getConstant(i, TLI.getVectorIdxTy())); 556 } 557 558 // Split the intermediate operands into legal parts. 559 if (NumParts == NumIntermediates) { 560 // If the register was not expanded, promote or copy the value, 561 // as appropriate. 562 for (unsigned i = 0; i != NumParts; ++i) 563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 564 } else if (NumParts > 0) { 565 // If the intermediate type was expanded, split each the value into 566 // legal parts. 567 assert(NumParts % NumIntermediates == 0 && 568 "Must expand into a divisible number of parts!"); 569 unsigned Factor = NumParts / NumIntermediates; 570 for (unsigned i = 0; i != NumIntermediates; ++i) 571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 572 } 573 } 574 575 namespace { 576 /// RegsForValue - This struct represents the registers (physical or virtual) 577 /// that a particular set of values is assigned, and the type information 578 /// about the value. The most common situation is to represent one value at a 579 /// time, but struct or array values are handled element-wise as multiple 580 /// values. The splitting of aggregates is performed recursively, so that we 581 /// never have aggregate-typed registers. The values at this point do not 582 /// necessarily have legal types, so each value may require one or more 583 /// registers of some legal type. 584 /// 585 struct RegsForValue { 586 /// ValueVTs - The value types of the values, which may not be legal, and 587 /// may need be promoted or synthesized from one or more registers. 588 /// 589 SmallVector<EVT, 4> ValueVTs; 590 591 /// RegVTs - The value types of the registers. This is the same size as 592 /// ValueVTs and it records, for each value, what the type of the assigned 593 /// register or registers are. (Individual values are never synthesized 594 /// from more than one type of register.) 595 /// 596 /// With virtual registers, the contents of RegVTs is redundant with TLI's 597 /// getRegisterType member function, however when with physical registers 598 /// it is necessary to have a separate record of the types. 599 /// 600 SmallVector<MVT, 4> RegVTs; 601 602 /// Regs - This list holds the registers assigned to the values. 603 /// Each legal or promoted value requires one register, and each 604 /// expanded value requires multiple registers. 605 /// 606 SmallVector<unsigned, 4> Regs; 607 608 RegsForValue() {} 609 610 RegsForValue(const SmallVector<unsigned, 4> ®s, 611 MVT regvt, EVT valuevt) 612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 613 614 RegsForValue(LLVMContext &Context, const TargetLowering &tli, 615 unsigned Reg, Type *Ty) { 616 ComputeValueVTs(tli, Ty, ValueVTs); 617 618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 619 EVT ValueVT = ValueVTs[Value]; 620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT); 621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT); 622 for (unsigned i = 0; i != NumRegs; ++i) 623 Regs.push_back(Reg + i); 624 RegVTs.push_back(RegisterVT); 625 Reg += NumRegs; 626 } 627 } 628 629 /// append - Add the specified values to this one. 630 void append(const RegsForValue &RHS) { 631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end()); 632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end()); 633 Regs.append(RHS.Regs.begin(), RHS.Regs.end()); 634 } 635 636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 637 /// this value and returns the result as a ValueVTs value. This uses 638 /// Chain/Flag as the input and updates them for the output Chain/Flag. 639 /// If the Flag pointer is NULL, no flag is used. 640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo, 641 SDLoc dl, 642 SDValue &Chain, SDValue *Flag, 643 const Value *V = nullptr) const; 644 645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 646 /// specified value into the registers specified by this object. This uses 647 /// Chain/Flag as the input and updates them for the output Chain/Flag. 648 /// If the Flag pointer is NULL, no flag is used. 649 void 650 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain, 651 SDValue *Flag, const Value *V, 652 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const; 653 654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 655 /// operand list. This adds the code marker, matching input operand index 656 /// (if applicable), and includes the number of values added into it. 657 void AddInlineAsmOperands(unsigned Kind, 658 bool HasMatching, unsigned MatchingIdx, 659 SelectionDAG &DAG, 660 std::vector<SDValue> &Ops) const; 661 }; 662 } 663 664 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 665 /// this value and returns the result as a ValueVT value. This uses 666 /// Chain/Flag as the input and updates them for the output Chain/Flag. 667 /// If the Flag pointer is NULL, no flag is used. 668 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 669 FunctionLoweringInfo &FuncInfo, 670 SDLoc dl, 671 SDValue &Chain, SDValue *Flag, 672 const Value *V) const { 673 // A Value with type {} or [0 x %t] needs no registers. 674 if (ValueVTs.empty()) 675 return SDValue(); 676 677 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 678 679 // Assemble the legal parts into the final values. 680 SmallVector<SDValue, 4> Values(ValueVTs.size()); 681 SmallVector<SDValue, 8> Parts; 682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 683 // Copy the legal parts from the registers. 684 EVT ValueVT = ValueVTs[Value]; 685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 686 MVT RegisterVT = RegVTs[Value]; 687 688 Parts.resize(NumRegs); 689 for (unsigned i = 0; i != NumRegs; ++i) { 690 SDValue P; 691 if (!Flag) { 692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 693 } else { 694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 695 *Flag = P.getValue(2); 696 } 697 698 Chain = P.getValue(1); 699 Parts[i] = P; 700 701 // If the source register was virtual and if we know something about it, 702 // add an assert node. 703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 704 !RegisterVT.isInteger() || RegisterVT.isVector()) 705 continue; 706 707 const FunctionLoweringInfo::LiveOutInfo *LOI = 708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 709 if (!LOI) 710 continue; 711 712 unsigned RegSize = RegisterVT.getSizeInBits(); 713 unsigned NumSignBits = LOI->NumSignBits; 714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 715 716 if (NumZeroBits == RegSize) { 717 // The current value is a zero. 718 // Explicitly express that as it would be easier for 719 // optimizations to kick in. 720 Parts[i] = DAG.getConstant(0, RegisterVT); 721 continue; 722 } 723 724 // FIXME: We capture more information than the dag can represent. For 725 // now, just use the tightest assertzext/assertsext possible. 726 bool isSExt = true; 727 EVT FromVT(MVT::Other); 728 if (NumSignBits == RegSize) 729 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 730 else if (NumZeroBits >= RegSize-1) 731 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 732 else if (NumSignBits > RegSize-8) 733 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 734 else if (NumZeroBits >= RegSize-8) 735 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 736 else if (NumSignBits > RegSize-16) 737 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 738 else if (NumZeroBits >= RegSize-16) 739 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 740 else if (NumSignBits > RegSize-32) 741 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 742 else if (NumZeroBits >= RegSize-32) 743 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 744 else 745 continue; 746 747 // Add an assertion node. 748 assert(FromVT != MVT::Other); 749 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 750 RegisterVT, P, DAG.getValueType(FromVT)); 751 } 752 753 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 754 NumRegs, RegisterVT, ValueVT, V); 755 Part += NumRegs; 756 Parts.clear(); 757 } 758 759 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 760 } 761 762 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 763 /// specified value into the registers specified by this object. This uses 764 /// Chain/Flag as the input and updates them for the output Chain/Flag. 765 /// If the Flag pointer is NULL, no flag is used. 766 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 767 SDValue &Chain, SDValue *Flag, const Value *V, 768 ISD::NodeType PreferredExtendType) const { 769 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 770 ISD::NodeType ExtendKind = PreferredExtendType; 771 772 // Get the list of the values's legal parts. 773 unsigned NumRegs = Regs.size(); 774 SmallVector<SDValue, 8> Parts(NumRegs); 775 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 776 EVT ValueVT = ValueVTs[Value]; 777 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 778 MVT RegisterVT = RegVTs[Value]; 779 780 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 781 ExtendKind = ISD::ZERO_EXTEND; 782 783 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 784 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 785 Part += NumParts; 786 } 787 788 // Copy the parts into the registers. 789 SmallVector<SDValue, 8> Chains(NumRegs); 790 for (unsigned i = 0; i != NumRegs; ++i) { 791 SDValue Part; 792 if (!Flag) { 793 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 794 } else { 795 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 796 *Flag = Part.getValue(1); 797 } 798 799 Chains[i] = Part.getValue(0); 800 } 801 802 if (NumRegs == 1 || Flag) 803 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 804 // flagged to it. That is the CopyToReg nodes and the user are considered 805 // a single scheduling unit. If we create a TokenFactor and return it as 806 // chain, then the TokenFactor is both a predecessor (operand) of the 807 // user as well as a successor (the TF operands are flagged to the user). 808 // c1, f1 = CopyToReg 809 // c2, f2 = CopyToReg 810 // c3 = TokenFactor c1, c2 811 // ... 812 // = op c3, ..., f2 813 Chain = Chains[NumRegs-1]; 814 else 815 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 816 } 817 818 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 819 /// operand list. This adds the code marker and includes the number of 820 /// values added into it. 821 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 822 unsigned MatchingIdx, 823 SelectionDAG &DAG, 824 std::vector<SDValue> &Ops) const { 825 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 826 827 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 828 if (HasMatching) 829 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 830 else if (!Regs.empty() && 831 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 832 // Put the register class of the virtual registers in the flag word. That 833 // way, later passes can recompute register class constraints for inline 834 // assembly as well as normal instructions. 835 // Don't do this for tied operands that can use the regclass information 836 // from the def. 837 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 838 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 839 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 840 } 841 842 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32); 843 Ops.push_back(Res); 844 845 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 846 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 847 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 848 MVT RegisterVT = RegVTs[Value]; 849 for (unsigned i = 0; i != NumRegs; ++i) { 850 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 851 unsigned TheReg = Regs[Reg++]; 852 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 853 854 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 855 // If we clobbered the stack pointer, MFI should know about it. 856 assert(DAG.getMachineFunction().getFrameInfo()-> 857 hasInlineAsmWithSPAdjust()); 858 } 859 } 860 } 861 } 862 863 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 864 const TargetLibraryInfo *li) { 865 AA = &aa; 866 GFI = gfi; 867 LibInfo = li; 868 DL = DAG.getSubtarget().getDataLayout(); 869 Context = DAG.getContext(); 870 LPadToCallSiteMap.clear(); 871 } 872 873 /// clear - Clear out the current SelectionDAG and the associated 874 /// state and prepare this SelectionDAGBuilder object to be used 875 /// for a new block. This doesn't clear out information about 876 /// additional blocks that are needed to complete switch lowering 877 /// or PHI node updating; that information is cleared out as it is 878 /// consumed. 879 void SelectionDAGBuilder::clear() { 880 NodeMap.clear(); 881 UnusedArgNodeMap.clear(); 882 PendingLoads.clear(); 883 PendingExports.clear(); 884 CurInst = nullptr; 885 HasTailCall = false; 886 SDNodeOrder = LowestSDNodeOrder; 887 } 888 889 /// clearDanglingDebugInfo - Clear the dangling debug information 890 /// map. This function is separated from the clear so that debug 891 /// information that is dangling in a basic block can be properly 892 /// resolved in a different basic block. This allows the 893 /// SelectionDAG to resolve dangling debug information attached 894 /// to PHI nodes. 895 void SelectionDAGBuilder::clearDanglingDebugInfo() { 896 DanglingDebugInfoMap.clear(); 897 } 898 899 /// getRoot - Return the current virtual root of the Selection DAG, 900 /// flushing any PendingLoad items. This must be done before emitting 901 /// a store or any other node that may need to be ordered after any 902 /// prior load instructions. 903 /// 904 SDValue SelectionDAGBuilder::getRoot() { 905 if (PendingLoads.empty()) 906 return DAG.getRoot(); 907 908 if (PendingLoads.size() == 1) { 909 SDValue Root = PendingLoads[0]; 910 DAG.setRoot(Root); 911 PendingLoads.clear(); 912 return Root; 913 } 914 915 // Otherwise, we have to make a token factor node. 916 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 917 PendingLoads); 918 PendingLoads.clear(); 919 DAG.setRoot(Root); 920 return Root; 921 } 922 923 /// getControlRoot - Similar to getRoot, but instead of flushing all the 924 /// PendingLoad items, flush all the PendingExports items. It is necessary 925 /// to do this before emitting a terminator instruction. 926 /// 927 SDValue SelectionDAGBuilder::getControlRoot() { 928 SDValue Root = DAG.getRoot(); 929 930 if (PendingExports.empty()) 931 return Root; 932 933 // Turn all of the CopyToReg chains into one factored node. 934 if (Root.getOpcode() != ISD::EntryToken) { 935 unsigned i = 0, e = PendingExports.size(); 936 for (; i != e; ++i) { 937 assert(PendingExports[i].getNode()->getNumOperands() > 1); 938 if (PendingExports[i].getNode()->getOperand(0) == Root) 939 break; // Don't add the root if we already indirectly depend on it. 940 } 941 942 if (i == e) 943 PendingExports.push_back(Root); 944 } 945 946 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 947 PendingExports); 948 PendingExports.clear(); 949 DAG.setRoot(Root); 950 return Root; 951 } 952 953 void SelectionDAGBuilder::visit(const Instruction &I) { 954 // Set up outgoing PHI node register values before emitting the terminator. 955 if (isa<TerminatorInst>(&I)) 956 HandlePHINodesInSuccessorBlocks(I.getParent()); 957 958 ++SDNodeOrder; 959 960 CurInst = &I; 961 962 visit(I.getOpcode(), I); 963 964 if (!isa<TerminatorInst>(&I) && !HasTailCall) 965 CopyToExportRegsIfNeeded(&I); 966 967 CurInst = nullptr; 968 } 969 970 void SelectionDAGBuilder::visitPHI(const PHINode &) { 971 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 972 } 973 974 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 975 // Note: this doesn't use InstVisitor, because it has to work with 976 // ConstantExpr's in addition to instructions. 977 switch (Opcode) { 978 default: llvm_unreachable("Unknown instruction type encountered!"); 979 // Build the switch statement using the Instruction.def file. 980 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 981 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 982 #include "llvm/IR/Instruction.def" 983 } 984 } 985 986 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 987 // generate the debug data structures now that we've seen its definition. 988 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 989 SDValue Val) { 990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 991 if (DDI.getDI()) { 992 const DbgValueInst *DI = DDI.getDI(); 993 DebugLoc dl = DDI.getdl(); 994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 995 MDNode *Variable = DI->getVariable(); 996 MDNode *Expr = DI->getExpression(); 997 uint64_t Offset = DI->getOffset(); 998 // A dbg.value for an alloca is always indirect. 999 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 1000 SDDbgValue *SDV; 1001 if (Val.getNode()) { 1002 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect, 1003 Val)) { 1004 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(), 1005 IsIndirect, Offset, dl, DbgSDNodeOrder); 1006 DAG.AddDbgValue(SDV, Val.getNode(), false); 1007 } 1008 } else 1009 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1010 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 1011 } 1012 } 1013 1014 /// getValue - Return an SDValue for the given Value. 1015 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1016 // If we already have an SDValue for this value, use it. It's important 1017 // to do this first, so that we don't create a CopyFromReg if we already 1018 // have a regular SDValue. 1019 SDValue &N = NodeMap[V]; 1020 if (N.getNode()) return N; 1021 1022 // If there's a virtual register allocated and initialized for this 1023 // value, use it. 1024 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1025 if (It != FuncInfo.ValueMap.end()) { 1026 unsigned InReg = It->second; 1027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg, 1028 V->getType()); 1029 SDValue Chain = DAG.getEntryNode(); 1030 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1031 resolveDanglingDebugInfo(V, N); 1032 return N; 1033 } 1034 1035 // Otherwise create a new SDValue and remember it. 1036 SDValue Val = getValueImpl(V); 1037 NodeMap[V] = Val; 1038 resolveDanglingDebugInfo(V, Val); 1039 return Val; 1040 } 1041 1042 /// getNonRegisterValue - Return an SDValue for the given Value, but 1043 /// don't look in FuncInfo.ValueMap for a virtual register. 1044 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1045 // If we already have an SDValue for this value, use it. 1046 SDValue &N = NodeMap[V]; 1047 if (N.getNode()) return N; 1048 1049 // Otherwise create a new SDValue and remember it. 1050 SDValue Val = getValueImpl(V); 1051 NodeMap[V] = Val; 1052 resolveDanglingDebugInfo(V, Val); 1053 return Val; 1054 } 1055 1056 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1057 /// Create an SDValue for the given value. 1058 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1059 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1060 1061 if (const Constant *C = dyn_cast<Constant>(V)) { 1062 EVT VT = TLI.getValueType(V->getType(), true); 1063 1064 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1065 return DAG.getConstant(*CI, VT); 1066 1067 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1068 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1069 1070 if (isa<ConstantPointerNull>(C)) { 1071 unsigned AS = V->getType()->getPointerAddressSpace(); 1072 return DAG.getConstant(0, TLI.getPointerTy(AS)); 1073 } 1074 1075 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1076 return DAG.getConstantFP(*CFP, VT); 1077 1078 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1079 return DAG.getUNDEF(VT); 1080 1081 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1082 visit(CE->getOpcode(), *CE); 1083 SDValue N1 = NodeMap[V]; 1084 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1085 return N1; 1086 } 1087 1088 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1089 SmallVector<SDValue, 4> Constants; 1090 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1091 OI != OE; ++OI) { 1092 SDNode *Val = getValue(*OI).getNode(); 1093 // If the operand is an empty aggregate, there are no values. 1094 if (!Val) continue; 1095 // Add each leaf value from the operand to the Constants list 1096 // to form a flattened list of all the values. 1097 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1098 Constants.push_back(SDValue(Val, i)); 1099 } 1100 1101 return DAG.getMergeValues(Constants, getCurSDLoc()); 1102 } 1103 1104 if (const ConstantDataSequential *CDS = 1105 dyn_cast<ConstantDataSequential>(C)) { 1106 SmallVector<SDValue, 4> Ops; 1107 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1108 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1109 // Add each leaf value from the operand to the Constants list 1110 // to form a flattened list of all the values. 1111 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1112 Ops.push_back(SDValue(Val, i)); 1113 } 1114 1115 if (isa<ArrayType>(CDS->getType())) 1116 return DAG.getMergeValues(Ops, getCurSDLoc()); 1117 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1118 VT, Ops); 1119 } 1120 1121 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1122 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1123 "Unknown struct or array constant!"); 1124 1125 SmallVector<EVT, 4> ValueVTs; 1126 ComputeValueVTs(TLI, C->getType(), ValueVTs); 1127 unsigned NumElts = ValueVTs.size(); 1128 if (NumElts == 0) 1129 return SDValue(); // empty struct 1130 SmallVector<SDValue, 4> Constants(NumElts); 1131 for (unsigned i = 0; i != NumElts; ++i) { 1132 EVT EltVT = ValueVTs[i]; 1133 if (isa<UndefValue>(C)) 1134 Constants[i] = DAG.getUNDEF(EltVT); 1135 else if (EltVT.isFloatingPoint()) 1136 Constants[i] = DAG.getConstantFP(0, EltVT); 1137 else 1138 Constants[i] = DAG.getConstant(0, EltVT); 1139 } 1140 1141 return DAG.getMergeValues(Constants, getCurSDLoc()); 1142 } 1143 1144 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1145 return DAG.getBlockAddress(BA, VT); 1146 1147 VectorType *VecTy = cast<VectorType>(V->getType()); 1148 unsigned NumElements = VecTy->getNumElements(); 1149 1150 // Now that we know the number and type of the elements, get that number of 1151 // elements into the Ops array based on what kind of constant it is. 1152 SmallVector<SDValue, 16> Ops; 1153 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1154 for (unsigned i = 0; i != NumElements; ++i) 1155 Ops.push_back(getValue(CV->getOperand(i))); 1156 } else { 1157 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1158 EVT EltVT = TLI.getValueType(VecTy->getElementType()); 1159 1160 SDValue Op; 1161 if (EltVT.isFloatingPoint()) 1162 Op = DAG.getConstantFP(0, EltVT); 1163 else 1164 Op = DAG.getConstant(0, EltVT); 1165 Ops.assign(NumElements, Op); 1166 } 1167 1168 // Create a BUILD_VECTOR node. 1169 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1170 } 1171 1172 // If this is a static alloca, generate it as the frameindex instead of 1173 // computation. 1174 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1175 DenseMap<const AllocaInst*, int>::iterator SI = 1176 FuncInfo.StaticAllocaMap.find(AI); 1177 if (SI != FuncInfo.StaticAllocaMap.end()) 1178 return DAG.getFrameIndex(SI->second, TLI.getPointerTy()); 1179 } 1180 1181 // If this is an instruction which fast-isel has deferred, select it now. 1182 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1183 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1184 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType()); 1185 SDValue Chain = DAG.getEntryNode(); 1186 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1187 } 1188 1189 llvm_unreachable("Can't get register for value!"); 1190 } 1191 1192 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1193 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1194 SDValue Chain = getControlRoot(); 1195 SmallVector<ISD::OutputArg, 8> Outs; 1196 SmallVector<SDValue, 8> OutVals; 1197 1198 if (!FuncInfo.CanLowerReturn) { 1199 unsigned DemoteReg = FuncInfo.DemoteRegister; 1200 const Function *F = I.getParent()->getParent(); 1201 1202 // Emit a store of the return value through the virtual register. 1203 // Leave Outs empty so that LowerReturn won't try to load return 1204 // registers the usual way. 1205 SmallVector<EVT, 1> PtrValueVTs; 1206 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()), 1207 PtrValueVTs); 1208 1209 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1210 SDValue RetOp = getValue(I.getOperand(0)); 1211 1212 SmallVector<EVT, 4> ValueVTs; 1213 SmallVector<uint64_t, 4> Offsets; 1214 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1215 unsigned NumValues = ValueVTs.size(); 1216 1217 SmallVector<SDValue, 4> Chains(NumValues); 1218 for (unsigned i = 0; i != NumValues; ++i) { 1219 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1220 RetPtr.getValueType(), RetPtr, 1221 DAG.getIntPtrConstant(Offsets[i])); 1222 Chains[i] = 1223 DAG.getStore(Chain, getCurSDLoc(), 1224 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1225 // FIXME: better loc info would be nice. 1226 Add, MachinePointerInfo(), false, false, 0); 1227 } 1228 1229 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1230 MVT::Other, Chains); 1231 } else if (I.getNumOperands() != 0) { 1232 SmallVector<EVT, 4> ValueVTs; 1233 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs); 1234 unsigned NumValues = ValueVTs.size(); 1235 if (NumValues) { 1236 SDValue RetOp = getValue(I.getOperand(0)); 1237 for (unsigned j = 0, f = NumValues; j != f; ++j) { 1238 EVT VT = ValueVTs[j]; 1239 1240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1241 1242 const Function *F = I.getParent()->getParent(); 1243 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1244 Attribute::SExt)) 1245 ExtendKind = ISD::SIGN_EXTEND; 1246 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1247 Attribute::ZExt)) 1248 ExtendKind = ISD::ZERO_EXTEND; 1249 1250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1251 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind); 1252 1253 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT); 1254 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT); 1255 SmallVector<SDValue, 4> Parts(NumParts); 1256 getCopyToParts(DAG, getCurSDLoc(), 1257 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1258 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1259 1260 // 'inreg' on function refers to return value 1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1262 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1263 Attribute::InReg)) 1264 Flags.setInReg(); 1265 1266 // Propagate extension type if any 1267 if (ExtendKind == ISD::SIGN_EXTEND) 1268 Flags.setSExt(); 1269 else if (ExtendKind == ISD::ZERO_EXTEND) 1270 Flags.setZExt(); 1271 1272 for (unsigned i = 0; i < NumParts; ++i) { 1273 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1274 VT, /*isfixed=*/true, 0, 0)); 1275 OutVals.push_back(Parts[i]); 1276 } 1277 } 1278 } 1279 } 1280 1281 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1282 CallingConv::ID CallConv = 1283 DAG.getMachineFunction().getFunction()->getCallingConv(); 1284 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1285 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1286 1287 // Verify that the target's LowerReturn behaved as expected. 1288 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1289 "LowerReturn didn't return a valid chain!"); 1290 1291 // Update the DAG with the new chain value resulting from return lowering. 1292 DAG.setRoot(Chain); 1293 } 1294 1295 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1296 /// created for it, emit nodes to copy the value into the virtual 1297 /// registers. 1298 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1299 // Skip empty types 1300 if (V->getType()->isEmptyTy()) 1301 return; 1302 1303 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1304 if (VMI != FuncInfo.ValueMap.end()) { 1305 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1306 CopyValueToVirtualRegister(V, VMI->second); 1307 } 1308 } 1309 1310 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1311 /// the current basic block, add it to ValueMap now so that we'll get a 1312 /// CopyTo/FromReg. 1313 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1314 // No need to export constants. 1315 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1316 1317 // Already exported? 1318 if (FuncInfo.isExportedInst(V)) return; 1319 1320 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1321 CopyValueToVirtualRegister(V, Reg); 1322 } 1323 1324 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1325 const BasicBlock *FromBB) { 1326 // The operands of the setcc have to be in this block. We don't know 1327 // how to export them from some other block. 1328 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1329 // Can export from current BB. 1330 if (VI->getParent() == FromBB) 1331 return true; 1332 1333 // Is already exported, noop. 1334 return FuncInfo.isExportedInst(V); 1335 } 1336 1337 // If this is an argument, we can export it if the BB is the entry block or 1338 // if it is already exported. 1339 if (isa<Argument>(V)) { 1340 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1341 return true; 1342 1343 // Otherwise, can only export this if it is already exported. 1344 return FuncInfo.isExportedInst(V); 1345 } 1346 1347 // Otherwise, constants can always be exported. 1348 return true; 1349 } 1350 1351 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1352 uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src, 1353 const MachineBasicBlock *Dst) const { 1354 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1355 if (!BPI) 1356 return 0; 1357 const BasicBlock *SrcBB = Src->getBasicBlock(); 1358 const BasicBlock *DstBB = Dst->getBasicBlock(); 1359 return BPI->getEdgeWeight(SrcBB, DstBB); 1360 } 1361 1362 void SelectionDAGBuilder:: 1363 addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst, 1364 uint32_t Weight /* = 0 */) { 1365 if (!Weight) 1366 Weight = getEdgeWeight(Src, Dst); 1367 Src->addSuccessor(Dst, Weight); 1368 } 1369 1370 1371 static bool InBlock(const Value *V, const BasicBlock *BB) { 1372 if (const Instruction *I = dyn_cast<Instruction>(V)) 1373 return I->getParent() == BB; 1374 return true; 1375 } 1376 1377 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1378 /// This function emits a branch and is used at the leaves of an OR or an 1379 /// AND operator tree. 1380 /// 1381 void 1382 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1383 MachineBasicBlock *TBB, 1384 MachineBasicBlock *FBB, 1385 MachineBasicBlock *CurBB, 1386 MachineBasicBlock *SwitchBB, 1387 uint32_t TWeight, 1388 uint32_t FWeight) { 1389 const BasicBlock *BB = CurBB->getBasicBlock(); 1390 1391 // If the leaf of the tree is a comparison, merge the condition into 1392 // the caseblock. 1393 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1394 // The operands of the cmp have to be in this block. We don't know 1395 // how to export them from some other block. If this is the first block 1396 // of the sequence, no exporting is needed. 1397 if (CurBB == SwitchBB || 1398 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1399 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1400 ISD::CondCode Condition; 1401 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1402 Condition = getICmpCondCode(IC->getPredicate()); 1403 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) { 1404 Condition = getFCmpCondCode(FC->getPredicate()); 1405 if (TM.Options.NoNaNsFPMath) 1406 Condition = getFCmpCodeWithoutNaN(Condition); 1407 } else { 1408 Condition = ISD::SETEQ; // silence warning. 1409 llvm_unreachable("Unknown compare instruction"); 1410 } 1411 1412 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1413 TBB, FBB, CurBB, TWeight, FWeight); 1414 SwitchCases.push_back(CB); 1415 return; 1416 } 1417 } 1418 1419 // Create a CaseBlock record representing this branch. 1420 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1421 nullptr, TBB, FBB, CurBB, TWeight, FWeight); 1422 SwitchCases.push_back(CB); 1423 } 1424 1425 /// Scale down both weights to fit into uint32_t. 1426 static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) { 1427 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse; 1428 uint32_t Scale = (NewMax / UINT32_MAX) + 1; 1429 NewTrue = NewTrue / Scale; 1430 NewFalse = NewFalse / Scale; 1431 } 1432 1433 /// FindMergedConditions - If Cond is an expression like 1434 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1435 MachineBasicBlock *TBB, 1436 MachineBasicBlock *FBB, 1437 MachineBasicBlock *CurBB, 1438 MachineBasicBlock *SwitchBB, 1439 unsigned Opc, uint32_t TWeight, 1440 uint32_t FWeight) { 1441 // If this node is not part of the or/and tree, emit it as a branch. 1442 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1443 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1444 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1445 BOp->getParent() != CurBB->getBasicBlock() || 1446 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1447 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1448 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1449 TWeight, FWeight); 1450 return; 1451 } 1452 1453 // Create TmpBB after CurBB. 1454 MachineFunction::iterator BBI = CurBB; 1455 MachineFunction &MF = DAG.getMachineFunction(); 1456 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1457 CurBB->getParent()->insert(++BBI, TmpBB); 1458 1459 if (Opc == Instruction::Or) { 1460 // Codegen X | Y as: 1461 // BB1: 1462 // jmp_if_X TBB 1463 // jmp TmpBB 1464 // TmpBB: 1465 // jmp_if_Y TBB 1466 // jmp FBB 1467 // 1468 1469 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1470 // The requirement is that 1471 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1472 // = TrueProb for orignal BB. 1473 // Assuming the orignal weights are A and B, one choice is to set BB1's 1474 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice 1475 // assumes that 1476 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1477 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1478 // TmpBB, but the math is more complicated. 1479 1480 uint64_t NewTrueWeight = TWeight; 1481 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight; 1482 ScaleWeights(NewTrueWeight, NewFalseWeight); 1483 // Emit the LHS condition. 1484 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1485 NewTrueWeight, NewFalseWeight); 1486 1487 NewTrueWeight = TWeight; 1488 NewFalseWeight = 2 * (uint64_t)FWeight; 1489 ScaleWeights(NewTrueWeight, NewFalseWeight); 1490 // Emit the RHS condition into TmpBB. 1491 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1492 NewTrueWeight, NewFalseWeight); 1493 } else { 1494 assert(Opc == Instruction::And && "Unknown merge op!"); 1495 // Codegen X & Y as: 1496 // BB1: 1497 // jmp_if_X TmpBB 1498 // jmp FBB 1499 // TmpBB: 1500 // jmp_if_Y TBB 1501 // jmp FBB 1502 // 1503 // This requires creation of TmpBB after CurBB. 1504 1505 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1506 // The requirement is that 1507 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1508 // = FalseProb for orignal BB. 1509 // Assuming the orignal weights are A and B, one choice is to set BB1's 1510 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice 1511 // assumes that 1512 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB. 1513 1514 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight; 1515 uint64_t NewFalseWeight = FWeight; 1516 ScaleWeights(NewTrueWeight, NewFalseWeight); 1517 // Emit the LHS condition. 1518 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1519 NewTrueWeight, NewFalseWeight); 1520 1521 NewTrueWeight = 2 * (uint64_t)TWeight; 1522 NewFalseWeight = FWeight; 1523 ScaleWeights(NewTrueWeight, NewFalseWeight); 1524 // Emit the RHS condition into TmpBB. 1525 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1526 NewTrueWeight, NewFalseWeight); 1527 } 1528 } 1529 1530 /// If the set of cases should be emitted as a series of branches, return true. 1531 /// If we should emit this as a bunch of and/or'd together conditions, return 1532 /// false. 1533 bool 1534 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1535 if (Cases.size() != 2) return true; 1536 1537 // If this is two comparisons of the same values or'd or and'd together, they 1538 // will get folded into a single comparison, so don't emit two blocks. 1539 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1540 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1541 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1542 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1543 return false; 1544 } 1545 1546 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1547 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1548 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1549 Cases[0].CC == Cases[1].CC && 1550 isa<Constant>(Cases[0].CmpRHS) && 1551 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1552 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1553 return false; 1554 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1555 return false; 1556 } 1557 1558 return true; 1559 } 1560 1561 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1562 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1563 1564 // Update machine-CFG edges. 1565 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1566 1567 // Figure out which block is immediately after the current one. 1568 MachineBasicBlock *NextBlock = nullptr; 1569 MachineFunction::iterator BBI = BrMBB; 1570 if (++BBI != FuncInfo.MF->end()) 1571 NextBlock = BBI; 1572 1573 if (I.isUnconditional()) { 1574 // Update machine-CFG edges. 1575 BrMBB->addSuccessor(Succ0MBB); 1576 1577 // If this is not a fall-through branch or optimizations are switched off, 1578 // emit the branch. 1579 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None) 1580 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1581 MVT::Other, getControlRoot(), 1582 DAG.getBasicBlock(Succ0MBB))); 1583 1584 return; 1585 } 1586 1587 // If this condition is one of the special cases we handle, do special stuff 1588 // now. 1589 const Value *CondVal = I.getCondition(); 1590 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1591 1592 // If this is a series of conditions that are or'd or and'd together, emit 1593 // this as a sequence of branches instead of setcc's with and/or operations. 1594 // As long as jumps are not expensive, this should improve performance. 1595 // For example, instead of something like: 1596 // cmp A, B 1597 // C = seteq 1598 // cmp D, E 1599 // F = setle 1600 // or C, F 1601 // jnz foo 1602 // Emit: 1603 // cmp A, B 1604 // je foo 1605 // cmp D, E 1606 // jle foo 1607 // 1608 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1609 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && 1610 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And || 1611 BOp->getOpcode() == Instruction::Or)) { 1612 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1613 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB), 1614 getEdgeWeight(BrMBB, Succ1MBB)); 1615 // If the compares in later blocks need to use values not currently 1616 // exported from this block, export them now. This block should always 1617 // be the first entry. 1618 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1619 1620 // Allow some cases to be rejected. 1621 if (ShouldEmitAsBranches(SwitchCases)) { 1622 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1623 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1624 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1625 } 1626 1627 // Emit the branch for this block. 1628 visitSwitchCase(SwitchCases[0], BrMBB); 1629 SwitchCases.erase(SwitchCases.begin()); 1630 return; 1631 } 1632 1633 // Okay, we decided not to do this, remove any inserted MBB's and clear 1634 // SwitchCases. 1635 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1636 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1637 1638 SwitchCases.clear(); 1639 } 1640 } 1641 1642 // Create a CaseBlock record representing this branch. 1643 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1644 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1645 1646 // Use visitSwitchCase to actually insert the fast branch sequence for this 1647 // cond branch. 1648 visitSwitchCase(CB, BrMBB); 1649 } 1650 1651 /// visitSwitchCase - Emits the necessary code to represent a single node in 1652 /// the binary search tree resulting from lowering a switch instruction. 1653 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1654 MachineBasicBlock *SwitchBB) { 1655 SDValue Cond; 1656 SDValue CondLHS = getValue(CB.CmpLHS); 1657 SDLoc dl = getCurSDLoc(); 1658 1659 // Build the setcc now. 1660 if (!CB.CmpMHS) { 1661 // Fold "(X == true)" to X and "(X == false)" to !X to 1662 // handle common cases produced by branch lowering. 1663 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1664 CB.CC == ISD::SETEQ) 1665 Cond = CondLHS; 1666 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1667 CB.CC == ISD::SETEQ) { 1668 SDValue True = DAG.getConstant(1, CondLHS.getValueType()); 1669 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1670 } else 1671 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1672 } else { 1673 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1674 1675 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1676 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1677 1678 SDValue CmpOp = getValue(CB.CmpMHS); 1679 EVT VT = CmpOp.getValueType(); 1680 1681 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1682 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT), 1683 ISD::SETLE); 1684 } else { 1685 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1686 VT, CmpOp, DAG.getConstant(Low, VT)); 1687 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1688 DAG.getConstant(High-Low, VT), ISD::SETULE); 1689 } 1690 } 1691 1692 // Update successor info 1693 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight); 1694 // TrueBB and FalseBB are always different unless the incoming IR is 1695 // degenerate. This only happens when running llc on weird IR. 1696 if (CB.TrueBB != CB.FalseBB) 1697 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight); 1698 1699 // Set NextBlock to be the MBB immediately after the current one, if any. 1700 // This is used to avoid emitting unnecessary branches to the next block. 1701 MachineBasicBlock *NextBlock = nullptr; 1702 MachineFunction::iterator BBI = SwitchBB; 1703 if (++BBI != FuncInfo.MF->end()) 1704 NextBlock = BBI; 1705 1706 // If the lhs block is the next block, invert the condition so that we can 1707 // fall through to the lhs instead of the rhs block. 1708 if (CB.TrueBB == NextBlock) { 1709 std::swap(CB.TrueBB, CB.FalseBB); 1710 SDValue True = DAG.getConstant(1, Cond.getValueType()); 1711 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1712 } 1713 1714 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1715 MVT::Other, getControlRoot(), Cond, 1716 DAG.getBasicBlock(CB.TrueBB)); 1717 1718 // Insert the false branch. Do this even if it's a fall through branch, 1719 // this makes it easier to do DAG optimizations which require inverting 1720 // the branch condition. 1721 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1722 DAG.getBasicBlock(CB.FalseBB)); 1723 1724 DAG.setRoot(BrCond); 1725 } 1726 1727 /// visitJumpTable - Emit JumpTable node in the current MBB 1728 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1729 // Emit the code for the jump table 1730 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1731 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(); 1732 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1733 JT.Reg, PTy); 1734 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1735 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1736 MVT::Other, Index.getValue(1), 1737 Table, Index); 1738 DAG.setRoot(BrJumpTable); 1739 } 1740 1741 /// visitJumpTableHeader - This function emits necessary code to produce index 1742 /// in the JumpTable from switch case. 1743 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1744 JumpTableHeader &JTH, 1745 MachineBasicBlock *SwitchBB) { 1746 // Subtract the lowest switch case value from the value being switched on and 1747 // conditional branch to default mbb if the result is greater than the 1748 // difference between smallest and largest cases. 1749 SDValue SwitchOp = getValue(JTH.SValue); 1750 EVT VT = SwitchOp.getValueType(); 1751 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp, 1752 DAG.getConstant(JTH.First, VT)); 1753 1754 // The SDNode we just created, which holds the value being switched on minus 1755 // the smallest case value, needs to be copied to a virtual register so it 1756 // can be used as an index into the jump table in a subsequent basic block. 1757 // This value may be smaller or larger than the target's pointer type, and 1758 // therefore require extension or truncating. 1759 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1760 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy()); 1761 1762 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy()); 1763 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(), 1764 JumpTableReg, SwitchOp); 1765 JT.Reg = JumpTableReg; 1766 1767 // Emit the range check for the jump table, and branch to the default block 1768 // for the switch statement if the value being switched on exceeds the largest 1769 // case in the switch. 1770 SDValue CMP = 1771 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), 1772 Sub.getValueType()), 1773 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT); 1774 1775 // Set NextBlock to be the MBB immediately after the current one, if any. 1776 // This is used to avoid emitting unnecessary branches to the next block. 1777 MachineBasicBlock *NextBlock = nullptr; 1778 MachineFunction::iterator BBI = SwitchBB; 1779 1780 if (++BBI != FuncInfo.MF->end()) 1781 NextBlock = BBI; 1782 1783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1784 MVT::Other, CopyTo, CMP, 1785 DAG.getBasicBlock(JT.Default)); 1786 1787 if (JT.MBB != NextBlock) 1788 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond, 1789 DAG.getBasicBlock(JT.MBB)); 1790 1791 DAG.setRoot(BrCond); 1792 } 1793 1794 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1795 /// tail spliced into a stack protector check success bb. 1796 /// 1797 /// For a high level explanation of how this fits into the stack protector 1798 /// generation see the comment on the declaration of class 1799 /// StackProtectorDescriptor. 1800 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1801 MachineBasicBlock *ParentBB) { 1802 1803 // First create the loads to the guard/stack slot for the comparison. 1804 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1805 EVT PtrTy = TLI.getPointerTy(); 1806 1807 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1808 int FI = MFI->getStackProtectorIndex(); 1809 1810 const Value *IRGuard = SPD.getGuard(); 1811 SDValue GuardPtr = getValue(IRGuard); 1812 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1813 1814 unsigned Align = 1815 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType()); 1816 1817 SDValue Guard; 1818 1819 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the 1820 // guard value from the virtual register holding the value. Otherwise, emit a 1821 // volatile load to retrieve the stack guard value. 1822 unsigned GuardReg = SPD.getGuardReg(); 1823 1824 if (GuardReg && TLI.useLoadStackGuardNode()) 1825 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg, 1826 PtrTy); 1827 else 1828 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(), 1829 GuardPtr, MachinePointerInfo(IRGuard, 0), 1830 true, false, false, Align); 1831 1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(), 1833 StackSlotPtr, 1834 MachinePointerInfo::getFixedStack(FI), 1835 true, false, false, Align); 1836 1837 // Perform the comparison via a subtract/getsetcc. 1838 EVT VT = Guard.getValueType(); 1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot); 1840 1841 SDValue Cmp = 1842 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), 1843 Sub.getValueType()), 1844 Sub, DAG.getConstant(0, VT), ISD::SETNE); 1845 1846 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1847 // branch to failure MBB. 1848 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1849 MVT::Other, StackSlot.getOperand(0), 1850 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1851 // Otherwise branch to success MBB. 1852 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(), 1853 MVT::Other, BrCond, 1854 DAG.getBasicBlock(SPD.getSuccessMBB())); 1855 1856 DAG.setRoot(Br); 1857 } 1858 1859 /// Codegen the failure basic block for a stack protector check. 1860 /// 1861 /// A failure stack protector machine basic block consists simply of a call to 1862 /// __stack_chk_fail(). 1863 /// 1864 /// For a high level explanation of how this fits into the stack protector 1865 /// generation see the comment on the declaration of class 1866 /// StackProtectorDescriptor. 1867 void 1868 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1869 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1870 SDValue Chain = 1871 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 1872 nullptr, 0, false, getCurSDLoc(), false, false).second; 1873 DAG.setRoot(Chain); 1874 } 1875 1876 /// visitBitTestHeader - This function emits necessary code to produce value 1877 /// suitable for "bit tests" 1878 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1879 MachineBasicBlock *SwitchBB) { 1880 // Subtract the minimum value 1881 SDValue SwitchOp = getValue(B.SValue); 1882 EVT VT = SwitchOp.getValueType(); 1883 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp, 1884 DAG.getConstant(B.First, VT)); 1885 1886 // Check range 1887 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1888 SDValue RangeCmp = 1889 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), 1890 Sub.getValueType()), 1891 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT); 1892 1893 // Determine the type of the test operands. 1894 bool UsePtrType = false; 1895 if (!TLI.isTypeLegal(VT)) 1896 UsePtrType = true; 1897 else { 1898 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 1899 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 1900 // Switch table case range are encoded into series of masks. 1901 // Just use pointer type, it's guaranteed to fit. 1902 UsePtrType = true; 1903 break; 1904 } 1905 } 1906 if (UsePtrType) { 1907 VT = TLI.getPointerTy(); 1908 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT); 1909 } 1910 1911 B.RegVT = VT.getSimpleVT(); 1912 B.Reg = FuncInfo.CreateReg(B.RegVT); 1913 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(), 1914 B.Reg, Sub); 1915 1916 // Set NextBlock to be the MBB immediately after the current one, if any. 1917 // This is used to avoid emitting unnecessary branches to the next block. 1918 MachineBasicBlock *NextBlock = nullptr; 1919 MachineFunction::iterator BBI = SwitchBB; 1920 if (++BBI != FuncInfo.MF->end()) 1921 NextBlock = BBI; 1922 1923 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 1924 1925 addSuccessorWithWeight(SwitchBB, B.Default); 1926 addSuccessorWithWeight(SwitchBB, MBB); 1927 1928 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1929 MVT::Other, CopyTo, RangeCmp, 1930 DAG.getBasicBlock(B.Default)); 1931 1932 if (MBB != NextBlock) 1933 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo, 1934 DAG.getBasicBlock(MBB)); 1935 1936 DAG.setRoot(BrRange); 1937 } 1938 1939 /// visitBitTestCase - this function produces one "bit test" 1940 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 1941 MachineBasicBlock* NextMBB, 1942 uint32_t BranchWeightToNext, 1943 unsigned Reg, 1944 BitTestCase &B, 1945 MachineBasicBlock *SwitchBB) { 1946 MVT VT = BB.RegVT; 1947 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1948 Reg, VT); 1949 SDValue Cmp; 1950 unsigned PopCount = CountPopulation_64(B.Mask); 1951 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1952 if (PopCount == 1) { 1953 // Testing for a single bit; just compare the shift count with what it 1954 // would need to be to shift a 1 bit in that position. 1955 Cmp = DAG.getSetCC( 1956 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp, 1957 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ); 1958 } else if (PopCount == BB.Range) { 1959 // There is only one zero bit in the range, test for it directly. 1960 Cmp = DAG.getSetCC( 1961 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp, 1962 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), ISD::SETNE); 1963 } else { 1964 // Make desired shift 1965 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT, 1966 DAG.getConstant(1, VT), ShiftOp); 1967 1968 // Emit bit tests and jumps 1969 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(), 1970 VT, SwitchVal, DAG.getConstant(B.Mask, VT)); 1971 Cmp = DAG.getSetCC(getCurSDLoc(), 1972 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp, 1973 DAG.getConstant(0, VT), ISD::SETNE); 1974 } 1975 1976 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight. 1977 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight); 1978 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext. 1979 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext); 1980 1981 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1982 MVT::Other, getControlRoot(), 1983 Cmp, DAG.getBasicBlock(B.TargetBB)); 1984 1985 // Set NextBlock to be the MBB immediately after the current one, if any. 1986 // This is used to avoid emitting unnecessary branches to the next block. 1987 MachineBasicBlock *NextBlock = nullptr; 1988 MachineFunction::iterator BBI = SwitchBB; 1989 if (++BBI != FuncInfo.MF->end()) 1990 NextBlock = BBI; 1991 1992 if (NextMBB != NextBlock) 1993 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd, 1994 DAG.getBasicBlock(NextMBB)); 1995 1996 DAG.setRoot(BrAnd); 1997 } 1998 1999 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2000 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2001 2002 // Retrieve successors. 2003 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2004 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)]; 2005 2006 const Value *Callee(I.getCalledValue()); 2007 const Function *Fn = dyn_cast<Function>(Callee); 2008 if (isa<InlineAsm>(Callee)) 2009 visitInlineAsm(&I); 2010 else if (Fn && Fn->isIntrinsic()) { 2011 switch (Fn->getIntrinsicID()) { 2012 default: 2013 llvm_unreachable("Cannot invoke this intrinsic"); 2014 case Intrinsic::donothing: 2015 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2016 break; 2017 case Intrinsic::experimental_patchpoint_void: 2018 case Intrinsic::experimental_patchpoint_i64: 2019 visitPatchpoint(&I, LandingPad); 2020 break; 2021 } 2022 } else 2023 LowerCallTo(&I, getValue(Callee), false, LandingPad); 2024 2025 // If the value of the invoke is used outside of its defining block, make it 2026 // available as a virtual register. 2027 CopyToExportRegsIfNeeded(&I); 2028 2029 // Update successor info 2030 addSuccessorWithWeight(InvokeMBB, Return); 2031 addSuccessorWithWeight(InvokeMBB, LandingPad); 2032 2033 // Drop into normal successor. 2034 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2035 MVT::Other, getControlRoot(), 2036 DAG.getBasicBlock(Return))); 2037 } 2038 2039 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2040 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2041 } 2042 2043 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2044 assert(FuncInfo.MBB->isLandingPad() && 2045 "Call to landingpad not in landing pad!"); 2046 2047 MachineBasicBlock *MBB = FuncInfo.MBB; 2048 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2049 AddLandingPadInfo(LP, MMI, MBB); 2050 2051 // If there aren't registers to copy the values into (e.g., during SjLj 2052 // exceptions), then don't bother to create these DAG nodes. 2053 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2054 if (TLI.getExceptionPointerRegister() == 0 && 2055 TLI.getExceptionSelectorRegister() == 0) 2056 return; 2057 2058 SmallVector<EVT, 2> ValueVTs; 2059 ComputeValueVTs(TLI, LP.getType(), ValueVTs); 2060 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2061 2062 // Get the two live-in registers as SDValues. The physregs have already been 2063 // copied into virtual registers. 2064 SDValue Ops[2]; 2065 Ops[0] = DAG.getZExtOrTrunc( 2066 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 2067 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()), 2068 getCurSDLoc(), ValueVTs[0]); 2069 Ops[1] = DAG.getZExtOrTrunc( 2070 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 2071 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()), 2072 getCurSDLoc(), ValueVTs[1]); 2073 2074 // Merge into one. 2075 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2076 DAG.getVTList(ValueVTs), Ops); 2077 setValue(&LP, Res); 2078 } 2079 2080 /// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for 2081 /// small case ranges). 2082 bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR, 2083 CaseRecVector& WorkList, 2084 const Value* SV, 2085 MachineBasicBlock *Default, 2086 MachineBasicBlock *SwitchBB) { 2087 // Size is the number of Cases represented by this range. 2088 size_t Size = CR.Range.second - CR.Range.first; 2089 if (Size > 3) 2090 return false; 2091 2092 // Get the MachineFunction which holds the current MBB. This is used when 2093 // inserting any additional MBBs necessary to represent the switch. 2094 MachineFunction *CurMF = FuncInfo.MF; 2095 2096 // Figure out which block is immediately after the current one. 2097 MachineBasicBlock *NextBlock = nullptr; 2098 MachineFunction::iterator BBI = CR.CaseBB; 2099 2100 if (++BBI != FuncInfo.MF->end()) 2101 NextBlock = BBI; 2102 2103 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2104 // If any two of the cases has the same destination, and if one value 2105 // is the same as the other, but has one bit unset that the other has set, 2106 // use bit manipulation to do two compares at once. For example: 2107 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 2108 // TODO: This could be extended to merge any 2 cases in switches with 3 cases. 2109 // TODO: Handle cases where CR.CaseBB != SwitchBB. 2110 if (Size == 2 && CR.CaseBB == SwitchBB) { 2111 Case &Small = *CR.Range.first; 2112 Case &Big = *(CR.Range.second-1); 2113 2114 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) { 2115 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue(); 2116 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue(); 2117 2118 // Check that there is only one bit different. 2119 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 && 2120 (SmallValue | BigValue) == BigValue) { 2121 // Isolate the common bit. 2122 APInt CommonBit = BigValue & ~SmallValue; 2123 assert((SmallValue | CommonBit) == BigValue && 2124 CommonBit.countPopulation() == 1 && "Not a common bit?"); 2125 2126 SDValue CondLHS = getValue(SV); 2127 EVT VT = CondLHS.getValueType(); 2128 SDLoc DL = getCurSDLoc(); 2129 2130 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 2131 DAG.getConstant(CommonBit, VT)); 2132 SDValue Cond = DAG.getSetCC(DL, MVT::i1, 2133 Or, DAG.getConstant(BigValue, VT), 2134 ISD::SETEQ); 2135 2136 // Update successor info. 2137 // Both Small and Big will jump to Small.BB, so we sum up the weights. 2138 addSuccessorWithWeight(SwitchBB, Small.BB, 2139 Small.ExtraWeight + Big.ExtraWeight); 2140 addSuccessorWithWeight(SwitchBB, Default, 2141 // The default destination is the first successor in IR. 2142 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0); 2143 2144 // Insert the true branch. 2145 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other, 2146 getControlRoot(), Cond, 2147 DAG.getBasicBlock(Small.BB)); 2148 2149 // Insert the false branch. 2150 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 2151 DAG.getBasicBlock(Default)); 2152 2153 DAG.setRoot(BrCond); 2154 return true; 2155 } 2156 } 2157 } 2158 2159 // Order cases by weight so the most likely case will be checked first. 2160 uint32_t UnhandledWeights = 0; 2161 if (BPI) { 2162 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) { 2163 uint32_t IWeight = I->ExtraWeight; 2164 UnhandledWeights += IWeight; 2165 for (CaseItr J = CR.Range.first; J < I; ++J) { 2166 uint32_t JWeight = J->ExtraWeight; 2167 if (IWeight > JWeight) 2168 std::swap(*I, *J); 2169 } 2170 } 2171 } 2172 // Rearrange the case blocks so that the last one falls through if possible. 2173 Case &BackCase = *(CR.Range.second-1); 2174 if (Size > 1 && 2175 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) { 2176 // The last case block won't fall through into 'NextBlock' if we emit the 2177 // branches in this order. See if rearranging a case value would help. 2178 // We start at the bottom as it's the case with the least weight. 2179 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I) 2180 if (I->BB == NextBlock) { 2181 std::swap(*I, BackCase); 2182 break; 2183 } 2184 } 2185 2186 // Create a CaseBlock record representing a conditional branch to 2187 // the Case's target mbb if the value being switched on SV is equal 2188 // to C. 2189 MachineBasicBlock *CurBlock = CR.CaseBB; 2190 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) { 2191 MachineBasicBlock *FallThrough; 2192 if (I != E-1) { 2193 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock()); 2194 CurMF->insert(BBI, FallThrough); 2195 2196 // Put SV in a virtual register to make it available from the new blocks. 2197 ExportFromCurrentBlock(SV); 2198 } else { 2199 // If the last case doesn't match, go to the default block. 2200 FallThrough = Default; 2201 } 2202 2203 const Value *RHS, *LHS, *MHS; 2204 ISD::CondCode CC; 2205 if (I->High == I->Low) { 2206 // This is just small small case range :) containing exactly 1 case 2207 CC = ISD::SETEQ; 2208 LHS = SV; RHS = I->High; MHS = nullptr; 2209 } else { 2210 CC = ISD::SETLE; 2211 LHS = I->Low; MHS = SV; RHS = I->High; 2212 } 2213 2214 // The false weight should be sum of all un-handled cases. 2215 UnhandledWeights -= I->ExtraWeight; 2216 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough, 2217 /* me */ CurBlock, 2218 /* trueweight */ I->ExtraWeight, 2219 /* falseweight */ UnhandledWeights); 2220 2221 // If emitting the first comparison, just call visitSwitchCase to emit the 2222 // code into the current block. Otherwise, push the CaseBlock onto the 2223 // vector to be later processed by SDISel, and insert the node's MBB 2224 // before the next MBB. 2225 if (CurBlock == SwitchBB) 2226 visitSwitchCase(CB, SwitchBB); 2227 else 2228 SwitchCases.push_back(CB); 2229 2230 CurBlock = FallThrough; 2231 } 2232 2233 return true; 2234 } 2235 2236 static inline bool areJTsAllowed(const TargetLowering &TLI) { 2237 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 2238 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 2239 } 2240 2241 static APInt ComputeRange(const APInt &First, const APInt &Last) { 2242 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1; 2243 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth); 2244 return (LastExt - FirstExt + 1ULL); 2245 } 2246 2247 /// handleJTSwitchCase - Emit jumptable for current switch case range 2248 bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR, 2249 CaseRecVector &WorkList, 2250 const Value *SV, 2251 MachineBasicBlock *Default, 2252 MachineBasicBlock *SwitchBB) { 2253 Case& FrontCase = *CR.Range.first; 2254 Case& BackCase = *(CR.Range.second-1); 2255 2256 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 2257 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 2258 2259 APInt TSize(First.getBitWidth(), 0); 2260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) 2261 TSize += I->size(); 2262 2263 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2264 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries())) 2265 return false; 2266 2267 APInt Range = ComputeRange(First, Last); 2268 // The density is TSize / Range. Require at least 40%. 2269 // It should not be possible for IntTSize to saturate for sane code, but make 2270 // sure we handle Range saturation correctly. 2271 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10); 2272 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10); 2273 if (IntTSize * 10 < IntRange * 4) 2274 return false; 2275 2276 DEBUG(dbgs() << "Lowering jump table\n" 2277 << "First entry: " << First << ". Last entry: " << Last << '\n' 2278 << "Range: " << Range << ". Size: " << TSize << ".\n\n"); 2279 2280 // Get the MachineFunction which holds the current MBB. This is used when 2281 // inserting any additional MBBs necessary to represent the switch. 2282 MachineFunction *CurMF = FuncInfo.MF; 2283 2284 // Figure out which block is immediately after the current one. 2285 MachineFunction::iterator BBI = CR.CaseBB; 2286 ++BBI; 2287 2288 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2289 2290 // Create a new basic block to hold the code for loading the address 2291 // of the jump table, and jumping to it. Update successor information; 2292 // we will either branch to the default case for the switch, or the jump 2293 // table. 2294 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2295 CurMF->insert(BBI, JumpTableBB); 2296 2297 addSuccessorWithWeight(CR.CaseBB, Default); 2298 addSuccessorWithWeight(CR.CaseBB, JumpTableBB); 2299 2300 // Build a vector of destination BBs, corresponding to each target 2301 // of the jump table. If the value of the jump table slot corresponds to 2302 // a case statement, push the case's BB onto the vector, otherwise, push 2303 // the default BB. 2304 std::vector<MachineBasicBlock*> DestBBs; 2305 APInt TEI = First; 2306 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) { 2307 const APInt &Low = cast<ConstantInt>(I->Low)->getValue(); 2308 const APInt &High = cast<ConstantInt>(I->High)->getValue(); 2309 2310 if (Low.sle(TEI) && TEI.sle(High)) { 2311 DestBBs.push_back(I->BB); 2312 if (TEI==High) 2313 ++I; 2314 } else { 2315 DestBBs.push_back(Default); 2316 } 2317 } 2318 2319 // Calculate weight for each unique destination in CR. 2320 DenseMap<MachineBasicBlock*, uint32_t> DestWeights; 2321 if (FuncInfo.BPI) 2322 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) { 2323 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr = 2324 DestWeights.find(I->BB); 2325 if (Itr != DestWeights.end()) 2326 Itr->second += I->ExtraWeight; 2327 else 2328 DestWeights[I->BB] = I->ExtraWeight; 2329 } 2330 2331 // Update successor info. Add one edge to each unique successor. 2332 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs()); 2333 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(), 2334 E = DestBBs.end(); I != E; ++I) { 2335 if (!SuccsHandled[(*I)->getNumber()]) { 2336 SuccsHandled[(*I)->getNumber()] = true; 2337 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr = 2338 DestWeights.find(*I); 2339 addSuccessorWithWeight(JumpTableBB, *I, 2340 Itr != DestWeights.end() ? Itr->second : 0); 2341 } 2342 } 2343 2344 // Create a jump table index for this jump table. 2345 unsigned JTEncoding = TLI.getJumpTableEncoding(); 2346 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding) 2347 ->createJumpTableIndex(DestBBs); 2348 2349 // Set the jump table information so that we can codegen it as a second 2350 // MachineBasicBlock 2351 JumpTable JT(-1U, JTI, JumpTableBB, Default); 2352 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB)); 2353 if (CR.CaseBB == SwitchBB) 2354 visitJumpTableHeader(JT, JTH, SwitchBB); 2355 2356 JTCases.push_back(JumpTableBlock(JTH, JT)); 2357 return true; 2358 } 2359 2360 /// handleBTSplitSwitchCase - emit comparison and split binary search tree into 2361 /// 2 subtrees. 2362 bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR, 2363 CaseRecVector& WorkList, 2364 const Value* SV, 2365 MachineBasicBlock* SwitchBB) { 2366 // Get the MachineFunction which holds the current MBB. This is used when 2367 // inserting any additional MBBs necessary to represent the switch. 2368 MachineFunction *CurMF = FuncInfo.MF; 2369 2370 // Figure out which block is immediately after the current one. 2371 MachineFunction::iterator BBI = CR.CaseBB; 2372 ++BBI; 2373 2374 Case& FrontCase = *CR.Range.first; 2375 Case& BackCase = *(CR.Range.second-1); 2376 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2377 2378 // Size is the number of Cases represented by this range. 2379 unsigned Size = CR.Range.second - CR.Range.first; 2380 2381 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 2382 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 2383 double FMetric = 0; 2384 CaseItr Pivot = CR.Range.first + Size/2; 2385 2386 // Select optimal pivot, maximizing sum density of LHS and RHS. This will 2387 // (heuristically) allow us to emit JumpTable's later. 2388 APInt TSize(First.getBitWidth(), 0); 2389 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2390 I!=E; ++I) 2391 TSize += I->size(); 2392 2393 APInt LSize = FrontCase.size(); 2394 APInt RSize = TSize-LSize; 2395 DEBUG(dbgs() << "Selecting best pivot: \n" 2396 << "First: " << First << ", Last: " << Last <<'\n' 2397 << "LSize: " << LSize << ", RSize: " << RSize << '\n'); 2398 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second; 2399 J!=E; ++I, ++J) { 2400 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue(); 2401 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue(); 2402 APInt Range = ComputeRange(LEnd, RBegin); 2403 assert((Range - 2ULL).isNonNegative() && 2404 "Invalid case distance"); 2405 // Use volatile double here to avoid excess precision issues on some hosts, 2406 // e.g. that use 80-bit X87 registers. 2407 volatile double LDensity = 2408 (double)LSize.roundToDouble() / 2409 (LEnd - First + 1ULL).roundToDouble(); 2410 volatile double RDensity = 2411 (double)RSize.roundToDouble() / 2412 (Last - RBegin + 1ULL).roundToDouble(); 2413 volatile double Metric = Range.logBase2()*(LDensity+RDensity); 2414 // Should always split in some non-trivial place 2415 DEBUG(dbgs() <<"=>Step\n" 2416 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n' 2417 << "LDensity: " << LDensity 2418 << ", RDensity: " << RDensity << '\n' 2419 << "Metric: " << Metric << '\n'); 2420 if (FMetric < Metric) { 2421 Pivot = J; 2422 FMetric = Metric; 2423 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n'); 2424 } 2425 2426 LSize += J->size(); 2427 RSize -= J->size(); 2428 } 2429 2430 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2431 if (areJTsAllowed(TLI)) { 2432 // If our case is dense we *really* should handle it earlier! 2433 assert((FMetric > 0) && "Should handle dense range earlier!"); 2434 } else { 2435 Pivot = CR.Range.first + Size/2; 2436 } 2437 2438 CaseRange LHSR(CR.Range.first, Pivot); 2439 CaseRange RHSR(Pivot, CR.Range.second); 2440 const Constant *C = Pivot->Low; 2441 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr; 2442 2443 // We know that we branch to the LHS if the Value being switched on is 2444 // less than the Pivot value, C. We use this to optimize our binary 2445 // tree a bit, by recognizing that if SV is greater than or equal to the 2446 // LHS's Case Value, and that Case Value is exactly one less than the 2447 // Pivot's Value, then we can branch directly to the LHS's Target, 2448 // rather than creating a leaf node for it. 2449 if ((LHSR.second - LHSR.first) == 1 && 2450 LHSR.first->High == CR.GE && 2451 cast<ConstantInt>(C)->getValue() == 2452 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) { 2453 TrueBB = LHSR.first->BB; 2454 } else { 2455 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2456 CurMF->insert(BBI, TrueBB); 2457 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR)); 2458 2459 // Put SV in a virtual register to make it available from the new blocks. 2460 ExportFromCurrentBlock(SV); 2461 } 2462 2463 // Similar to the optimization above, if the Value being switched on is 2464 // known to be less than the Constant CR.LT, and the current Case Value 2465 // is CR.LT - 1, then we can branch directly to the target block for 2466 // the current Case Value, rather than emitting a RHS leaf node for it. 2467 if ((RHSR.second - RHSR.first) == 1 && CR.LT && 2468 cast<ConstantInt>(RHSR.first->Low)->getValue() == 2469 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) { 2470 FalseBB = RHSR.first->BB; 2471 } else { 2472 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2473 CurMF->insert(BBI, FalseBB); 2474 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR)); 2475 2476 // Put SV in a virtual register to make it available from the new blocks. 2477 ExportFromCurrentBlock(SV); 2478 } 2479 2480 // Create a CaseBlock record representing a conditional branch to 2481 // the LHS node if the value being switched on SV is less than C. 2482 // Otherwise, branch to LHS. 2483 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB); 2484 2485 if (CR.CaseBB == SwitchBB) 2486 visitSwitchCase(CB, SwitchBB); 2487 else 2488 SwitchCases.push_back(CB); 2489 2490 return true; 2491 } 2492 2493 /// handleBitTestsSwitchCase - if current case range has few destination and 2494 /// range span less, than machine word bitwidth, encode case range into series 2495 /// of masks and emit bit tests with these masks. 2496 bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR, 2497 CaseRecVector& WorkList, 2498 const Value* SV, 2499 MachineBasicBlock* Default, 2500 MachineBasicBlock* SwitchBB) { 2501 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2502 EVT PTy = TLI.getPointerTy(); 2503 unsigned IntPtrBits = PTy.getSizeInBits(); 2504 2505 Case& FrontCase = *CR.Range.first; 2506 Case& BackCase = *(CR.Range.second-1); 2507 2508 // Get the MachineFunction which holds the current MBB. This is used when 2509 // inserting any additional MBBs necessary to represent the switch. 2510 MachineFunction *CurMF = FuncInfo.MF; 2511 2512 // If target does not have legal shift left, do not emit bit tests at all. 2513 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 2514 return false; 2515 2516 size_t numCmps = 0; 2517 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2518 I!=E; ++I) { 2519 // Single case counts one, case range - two. 2520 numCmps += (I->Low == I->High ? 1 : 2); 2521 } 2522 2523 // Count unique destinations 2524 SmallSet<MachineBasicBlock*, 4> Dests; 2525 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2526 Dests.insert(I->BB); 2527 if (Dests.size() > 3) 2528 // Don't bother the code below, if there are too much unique destinations 2529 return false; 2530 } 2531 DEBUG(dbgs() << "Total number of unique destinations: " 2532 << Dests.size() << '\n' 2533 << "Total number of comparisons: " << numCmps << '\n'); 2534 2535 // Compute span of values. 2536 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue(); 2537 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue(); 2538 APInt cmpRange = maxValue - minValue; 2539 2540 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n' 2541 << "Low bound: " << minValue << '\n' 2542 << "High bound: " << maxValue << '\n'); 2543 2544 if (cmpRange.uge(IntPtrBits) || 2545 (!(Dests.size() == 1 && numCmps >= 3) && 2546 !(Dests.size() == 2 && numCmps >= 5) && 2547 !(Dests.size() >= 3 && numCmps >= 6))) 2548 return false; 2549 2550 DEBUG(dbgs() << "Emitting bit tests\n"); 2551 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth()); 2552 2553 // Optimize the case where all the case values fit in a 2554 // word without having to subtract minValue. In this case, 2555 // we can optimize away the subtraction. 2556 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) { 2557 cmpRange = maxValue; 2558 } else { 2559 lowBound = minValue; 2560 } 2561 2562 CaseBitsVector CasesBits; 2563 unsigned i, count = 0; 2564 2565 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2566 MachineBasicBlock* Dest = I->BB; 2567 for (i = 0; i < count; ++i) 2568 if (Dest == CasesBits[i].BB) 2569 break; 2570 2571 if (i == count) { 2572 assert((count < 3) && "Too much destinations to test!"); 2573 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/)); 2574 count++; 2575 } 2576 2577 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue(); 2578 const APInt& highValue = cast<ConstantInt>(I->High)->getValue(); 2579 2580 uint64_t lo = (lowValue - lowBound).getZExtValue(); 2581 uint64_t hi = (highValue - lowBound).getZExtValue(); 2582 CasesBits[i].ExtraWeight += I->ExtraWeight; 2583 2584 for (uint64_t j = lo; j <= hi; j++) { 2585 CasesBits[i].Mask |= 1ULL << j; 2586 CasesBits[i].Bits++; 2587 } 2588 2589 } 2590 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp()); 2591 2592 BitTestInfo BTC; 2593 2594 // Figure out which block is immediately after the current one. 2595 MachineFunction::iterator BBI = CR.CaseBB; 2596 ++BBI; 2597 2598 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2599 2600 DEBUG(dbgs() << "Cases:\n"); 2601 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) { 2602 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask 2603 << ", Bits: " << CasesBits[i].Bits 2604 << ", BB: " << CasesBits[i].BB << '\n'); 2605 2606 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2607 CurMF->insert(BBI, CaseBB); 2608 BTC.push_back(BitTestCase(CasesBits[i].Mask, 2609 CaseBB, 2610 CasesBits[i].BB, CasesBits[i].ExtraWeight)); 2611 2612 // Put SV in a virtual register to make it available from the new blocks. 2613 ExportFromCurrentBlock(SV); 2614 } 2615 2616 BitTestBlock BTB(lowBound, cmpRange, SV, 2617 -1U, MVT::Other, (CR.CaseBB == SwitchBB), 2618 CR.CaseBB, Default, std::move(BTC)); 2619 2620 if (CR.CaseBB == SwitchBB) 2621 visitBitTestHeader(BTB, SwitchBB); 2622 2623 BitTestCases.push_back(std::move(BTB)); 2624 2625 return true; 2626 } 2627 2628 /// Clusterify - Transform simple list of Cases into list of CaseRange's 2629 void SelectionDAGBuilder::Clusterify(CaseVector& Cases, 2630 const SwitchInst& SI) { 2631 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2632 // Start with "simple" cases 2633 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end(); 2634 i != e; ++i) { 2635 const BasicBlock *SuccBB = i.getCaseSuccessor(); 2636 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB]; 2637 2638 uint32_t ExtraWeight = 2639 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0; 2640 2641 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(), 2642 SMBB, ExtraWeight)); 2643 } 2644 std::sort(Cases.begin(), Cases.end(), CaseCmp()); 2645 2646 // Merge case into clusters 2647 if (Cases.size() >= 2) 2648 // Must recompute end() each iteration because it may be 2649 // invalidated by erase if we hold on to it 2650 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin()); 2651 J != Cases.end(); ) { 2652 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue(); 2653 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue(); 2654 MachineBasicBlock* nextBB = J->BB; 2655 MachineBasicBlock* currentBB = I->BB; 2656 2657 // If the two neighboring cases go to the same destination, merge them 2658 // into a single case. 2659 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) { 2660 I->High = J->High; 2661 I->ExtraWeight += J->ExtraWeight; 2662 J = Cases.erase(J); 2663 } else { 2664 I = J++; 2665 } 2666 } 2667 2668 DEBUG({ 2669 size_t numCmps = 0; 2670 for (auto &I : Cases) 2671 // A range counts double, since it requires two compares. 2672 numCmps += I.Low != I.High ? 2 : 1; 2673 2674 dbgs() << "Clusterify finished. Total clusters: " << Cases.size() 2675 << ". Total compares: " << numCmps << '\n'; 2676 }); 2677 } 2678 2679 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2680 MachineBasicBlock *Last) { 2681 // Update JTCases. 2682 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2683 if (JTCases[i].first.HeaderBB == First) 2684 JTCases[i].first.HeaderBB = Last; 2685 2686 // Update BitTestCases. 2687 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2688 if (BitTestCases[i].Parent == First) 2689 BitTestCases[i].Parent = Last; 2690 } 2691 2692 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 2693 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 2694 2695 // Figure out which block is immediately after the current one. 2696 MachineBasicBlock *NextBlock = nullptr; 2697 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()]; 2698 2699 // If there is only the default destination, branch to it if it is not the 2700 // next basic block. Otherwise, just fall through. 2701 if (!SI.getNumCases()) { 2702 // Update machine-CFG edges. 2703 2704 // If this is not a fall-through branch, emit the branch. 2705 SwitchMBB->addSuccessor(Default); 2706 if (Default != NextBlock) 2707 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2708 MVT::Other, getControlRoot(), 2709 DAG.getBasicBlock(Default))); 2710 2711 return; 2712 } 2713 2714 // If there are any non-default case statements, create a vector of Cases 2715 // representing each one, and sort the vector so that we can efficiently 2716 // create a binary search tree from them. 2717 CaseVector Cases; 2718 Clusterify(Cases, SI); 2719 2720 // Get the Value to be switched on and default basic blocks, which will be 2721 // inserted into CaseBlock records, representing basic blocks in the binary 2722 // search tree. 2723 const Value *SV = SI.getCondition(); 2724 2725 // Push the initial CaseRec onto the worklist 2726 CaseRecVector WorkList; 2727 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr, 2728 CaseRange(Cases.begin(),Cases.end()))); 2729 2730 while (!WorkList.empty()) { 2731 // Grab a record representing a case range to process off the worklist 2732 CaseRec CR = WorkList.back(); 2733 WorkList.pop_back(); 2734 2735 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2736 continue; 2737 2738 // If the range has few cases (two or less) emit a series of specific 2739 // tests. 2740 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB)) 2741 continue; 2742 2743 // If the switch has more than N blocks, and is at least 40% dense, and the 2744 // target supports indirect branches, then emit a jump table rather than 2745 // lowering the switch to a binary tree of conditional branches. 2746 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries(). 2747 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2748 continue; 2749 2750 // Emit binary tree. We need to pick a pivot, and push left and right ranges 2751 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call. 2752 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB); 2753 } 2754 } 2755 2756 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2757 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2758 2759 // Update machine-CFG edges with unique successors. 2760 SmallSet<BasicBlock*, 32> Done; 2761 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2762 BasicBlock *BB = I.getSuccessor(i); 2763 bool Inserted = Done.insert(BB).second; 2764 if (!Inserted) 2765 continue; 2766 2767 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2768 addSuccessorWithWeight(IndirectBrMBB, Succ); 2769 } 2770 2771 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2772 MVT::Other, getControlRoot(), 2773 getValue(I.getAddress()))); 2774 } 2775 2776 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2777 if (DAG.getTarget().Options.TrapUnreachable) 2778 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2779 } 2780 2781 void SelectionDAGBuilder::visitFSub(const User &I) { 2782 // -0.0 - X --> fneg 2783 Type *Ty = I.getType(); 2784 if (isa<Constant>(I.getOperand(0)) && 2785 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2786 SDValue Op2 = getValue(I.getOperand(1)); 2787 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2788 Op2.getValueType(), Op2)); 2789 return; 2790 } 2791 2792 visitBinary(I, ISD::FSUB); 2793 } 2794 2795 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2796 SDValue Op1 = getValue(I.getOperand(0)); 2797 SDValue Op2 = getValue(I.getOperand(1)); 2798 2799 bool nuw = false; 2800 bool nsw = false; 2801 bool exact = false; 2802 if (const OverflowingBinaryOperator *OFBinOp = 2803 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2804 nuw = OFBinOp->hasNoUnsignedWrap(); 2805 nsw = OFBinOp->hasNoSignedWrap(); 2806 } 2807 if (const PossiblyExactOperator *ExactOp = 2808 dyn_cast<const PossiblyExactOperator>(&I)) 2809 exact = ExactOp->isExact(); 2810 2811 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2812 Op1, Op2, nuw, nsw, exact); 2813 setValue(&I, BinNodeValue); 2814 } 2815 2816 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2817 SDValue Op1 = getValue(I.getOperand(0)); 2818 SDValue Op2 = getValue(I.getOperand(1)); 2819 2820 EVT ShiftTy = 2821 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType()); 2822 2823 // Coerce the shift amount to the right type if we can. 2824 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2825 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2826 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2827 SDLoc DL = getCurSDLoc(); 2828 2829 // If the operand is smaller than the shift count type, promote it. 2830 if (ShiftSize > Op2Size) 2831 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2832 2833 // If the operand is larger than the shift count type but the shift 2834 // count type has enough bits to represent any shift value, truncate 2835 // it now. This is a common case and it exposes the truncate to 2836 // optimization early. 2837 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2838 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2839 // Otherwise we'll need to temporarily settle for some other convenient 2840 // type. Type legalization will make adjustments once the shiftee is split. 2841 else 2842 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2843 } 2844 2845 bool nuw = false; 2846 bool nsw = false; 2847 bool exact = false; 2848 2849 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2850 2851 if (const OverflowingBinaryOperator *OFBinOp = 2852 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2853 nuw = OFBinOp->hasNoUnsignedWrap(); 2854 nsw = OFBinOp->hasNoSignedWrap(); 2855 } 2856 if (const PossiblyExactOperator *ExactOp = 2857 dyn_cast<const PossiblyExactOperator>(&I)) 2858 exact = ExactOp->isExact(); 2859 } 2860 2861 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2862 nuw, nsw, exact); 2863 setValue(&I, Res); 2864 } 2865 2866 void SelectionDAGBuilder::visitSDiv(const User &I) { 2867 SDValue Op1 = getValue(I.getOperand(0)); 2868 SDValue Op2 = getValue(I.getOperand(1)); 2869 2870 // Turn exact SDivs into multiplications. 2871 // FIXME: This should be in DAGCombiner, but it doesn't have access to the 2872 // exact bit. 2873 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() && 2874 !isa<ConstantSDNode>(Op1) && 2875 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue()) 2876 setValue(&I, DAG.getTargetLoweringInfo() 2877 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG)); 2878 else 2879 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), 2880 Op1, Op2)); 2881 } 2882 2883 void SelectionDAGBuilder::visitICmp(const User &I) { 2884 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2885 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2886 predicate = IC->getPredicate(); 2887 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2888 predicate = ICmpInst::Predicate(IC->getPredicate()); 2889 SDValue Op1 = getValue(I.getOperand(0)); 2890 SDValue Op2 = getValue(I.getOperand(1)); 2891 ISD::CondCode Opcode = getICmpCondCode(predicate); 2892 2893 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2894 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2895 } 2896 2897 void SelectionDAGBuilder::visitFCmp(const User &I) { 2898 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2899 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2900 predicate = FC->getPredicate(); 2901 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2902 predicate = FCmpInst::Predicate(FC->getPredicate()); 2903 SDValue Op1 = getValue(I.getOperand(0)); 2904 SDValue Op2 = getValue(I.getOperand(1)); 2905 ISD::CondCode Condition = getFCmpCondCode(predicate); 2906 if (TM.Options.NoNaNsFPMath) 2907 Condition = getFCmpCodeWithoutNaN(Condition); 2908 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2909 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2910 } 2911 2912 void SelectionDAGBuilder::visitSelect(const User &I) { 2913 SmallVector<EVT, 4> ValueVTs; 2914 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs); 2915 unsigned NumValues = ValueVTs.size(); 2916 if (NumValues == 0) return; 2917 2918 SmallVector<SDValue, 4> Values(NumValues); 2919 SDValue Cond = getValue(I.getOperand(0)); 2920 SDValue TrueVal = getValue(I.getOperand(1)); 2921 SDValue FalseVal = getValue(I.getOperand(2)); 2922 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2923 ISD::VSELECT : ISD::SELECT; 2924 2925 for (unsigned i = 0; i != NumValues; ++i) 2926 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2927 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i), 2928 Cond, 2929 SDValue(TrueVal.getNode(), 2930 TrueVal.getResNo() + i), 2931 SDValue(FalseVal.getNode(), 2932 FalseVal.getResNo() + i)); 2933 2934 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2935 DAG.getVTList(ValueVTs), Values)); 2936 } 2937 2938 void SelectionDAGBuilder::visitTrunc(const User &I) { 2939 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2940 SDValue N = getValue(I.getOperand(0)); 2941 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2942 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2943 } 2944 2945 void SelectionDAGBuilder::visitZExt(const User &I) { 2946 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2947 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2948 SDValue N = getValue(I.getOperand(0)); 2949 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2950 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2951 } 2952 2953 void SelectionDAGBuilder::visitSExt(const User &I) { 2954 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2955 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2956 SDValue N = getValue(I.getOperand(0)); 2957 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2958 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2959 } 2960 2961 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2962 // FPTrunc is never a no-op cast, no need to check 2963 SDValue N = getValue(I.getOperand(0)); 2964 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2965 EVT DestVT = TLI.getValueType(I.getType()); 2966 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N, 2967 DAG.getTargetConstant(0, TLI.getPointerTy()))); 2968 } 2969 2970 void SelectionDAGBuilder::visitFPExt(const User &I) { 2971 // FPExt is never a no-op cast, no need to check 2972 SDValue N = getValue(I.getOperand(0)); 2973 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2974 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2975 } 2976 2977 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2978 // FPToUI is never a no-op cast, no need to check 2979 SDValue N = getValue(I.getOperand(0)); 2980 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2981 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2982 } 2983 2984 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2985 // FPToSI is never a no-op cast, no need to check 2986 SDValue N = getValue(I.getOperand(0)); 2987 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2988 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2989 } 2990 2991 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2992 // UIToFP is never a no-op cast, no need to check 2993 SDValue N = getValue(I.getOperand(0)); 2994 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 2995 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2996 } 2997 2998 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2999 // SIToFP is never a no-op cast, no need to check 3000 SDValue N = getValue(I.getOperand(0)); 3001 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 3002 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3003 } 3004 3005 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3006 // What to do depends on the size of the integer and the size of the pointer. 3007 // We can either truncate, zero extend, or no-op, accordingly. 3008 SDValue N = getValue(I.getOperand(0)); 3009 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 3010 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 3011 } 3012 3013 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3014 // What to do depends on the size of the integer and the size of the pointer. 3015 // We can either truncate, zero extend, or no-op, accordingly. 3016 SDValue N = getValue(I.getOperand(0)); 3017 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 3018 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 3019 } 3020 3021 void SelectionDAGBuilder::visitBitCast(const User &I) { 3022 SDValue N = getValue(I.getOperand(0)); 3023 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType()); 3024 3025 // BitCast assures us that source and destination are the same size so this is 3026 // either a BITCAST or a no-op. 3027 if (DestVT != N.getValueType()) 3028 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(), 3029 DestVT, N)); // convert types. 3030 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3031 // might fold any kind of constant expression to an integer constant and that 3032 // is not what we are looking for. Only regcognize a bitcast of a genuine 3033 // constant integer as an opaque constant. 3034 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3035 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false, 3036 /*isOpaque*/true)); 3037 else 3038 setValue(&I, N); // noop cast. 3039 } 3040 3041 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3042 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3043 const Value *SV = I.getOperand(0); 3044 SDValue N = getValue(SV); 3045 EVT DestVT = TLI.getValueType(I.getType()); 3046 3047 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3048 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3049 3050 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3051 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3052 3053 setValue(&I, N); 3054 } 3055 3056 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3057 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3058 SDValue InVec = getValue(I.getOperand(0)); 3059 SDValue InVal = getValue(I.getOperand(1)); 3060 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), 3061 getCurSDLoc(), TLI.getVectorIdxTy()); 3062 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3063 TLI.getValueType(I.getType()), InVec, InVal, InIdx)); 3064 } 3065 3066 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3067 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3068 SDValue InVec = getValue(I.getOperand(0)); 3069 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), 3070 getCurSDLoc(), TLI.getVectorIdxTy()); 3071 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3072 TLI.getValueType(I.getType()), InVec, InIdx)); 3073 } 3074 3075 // Utility for visitShuffleVector - Return true if every element in Mask, 3076 // beginning from position Pos and ending in Pos+Size, falls within the 3077 // specified sequential range [L, L+Pos). or is undef. 3078 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 3079 unsigned Pos, unsigned Size, int Low) { 3080 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 3081 if (Mask[i] >= 0 && Mask[i] != Low) 3082 return false; 3083 return true; 3084 } 3085 3086 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3087 SDValue Src1 = getValue(I.getOperand(0)); 3088 SDValue Src2 = getValue(I.getOperand(1)); 3089 3090 SmallVector<int, 8> Mask; 3091 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 3092 unsigned MaskNumElts = Mask.size(); 3093 3094 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3095 EVT VT = TLI.getValueType(I.getType()); 3096 EVT SrcVT = Src1.getValueType(); 3097 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3098 3099 if (SrcNumElts == MaskNumElts) { 3100 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3101 &Mask[0])); 3102 return; 3103 } 3104 3105 // Normalize the shuffle vector since mask and vector length don't match. 3106 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 3107 // Mask is longer than the source vectors and is a multiple of the source 3108 // vectors. We can use concatenate vector to make the mask and vectors 3109 // lengths match. 3110 if (SrcNumElts*2 == MaskNumElts) { 3111 // First check for Src1 in low and Src2 in high 3112 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 3113 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 3114 // The shuffle is concatenating two vectors together. 3115 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 3116 VT, Src1, Src2)); 3117 return; 3118 } 3119 // Then check for Src2 in low and Src1 in high 3120 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 3121 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 3122 // The shuffle is concatenating two vectors together. 3123 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 3124 VT, Src2, Src1)); 3125 return; 3126 } 3127 } 3128 3129 // Pad both vectors with undefs to make them the same length as the mask. 3130 unsigned NumConcat = MaskNumElts / SrcNumElts; 3131 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 3132 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 3133 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3134 3135 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3136 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3137 MOps1[0] = Src1; 3138 MOps2[0] = Src2; 3139 3140 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 3141 getCurSDLoc(), VT, MOps1); 3142 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 3143 getCurSDLoc(), VT, MOps2); 3144 3145 // Readjust mask for new input vector length. 3146 SmallVector<int, 8> MappedOps; 3147 for (unsigned i = 0; i != MaskNumElts; ++i) { 3148 int Idx = Mask[i]; 3149 if (Idx >= (int)SrcNumElts) 3150 Idx -= SrcNumElts - MaskNumElts; 3151 MappedOps.push_back(Idx); 3152 } 3153 3154 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3155 &MappedOps[0])); 3156 return; 3157 } 3158 3159 if (SrcNumElts > MaskNumElts) { 3160 // Analyze the access pattern of the vector to see if we can extract 3161 // two subvectors and do the shuffle. The analysis is done by calculating 3162 // the range of elements the mask access on both vectors. 3163 int MinRange[2] = { static_cast<int>(SrcNumElts), 3164 static_cast<int>(SrcNumElts)}; 3165 int MaxRange[2] = {-1, -1}; 3166 3167 for (unsigned i = 0; i != MaskNumElts; ++i) { 3168 int Idx = Mask[i]; 3169 unsigned Input = 0; 3170 if (Idx < 0) 3171 continue; 3172 3173 if (Idx >= (int)SrcNumElts) { 3174 Input = 1; 3175 Idx -= SrcNumElts; 3176 } 3177 if (Idx > MaxRange[Input]) 3178 MaxRange[Input] = Idx; 3179 if (Idx < MinRange[Input]) 3180 MinRange[Input] = Idx; 3181 } 3182 3183 // Check if the access is smaller than the vector size and can we find 3184 // a reasonable extract index. 3185 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 3186 // Extract. 3187 int StartIdx[2]; // StartIdx to extract from 3188 for (unsigned Input = 0; Input < 2; ++Input) { 3189 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 3190 RangeUse[Input] = 0; // Unused 3191 StartIdx[Input] = 0; 3192 continue; 3193 } 3194 3195 // Find a good start index that is a multiple of the mask length. Then 3196 // see if the rest of the elements are in range. 3197 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 3198 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 3199 StartIdx[Input] + MaskNumElts <= SrcNumElts) 3200 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 3201 } 3202 3203 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 3204 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3205 return; 3206 } 3207 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 3208 // Extract appropriate subvector and generate a vector shuffle 3209 for (unsigned Input = 0; Input < 2; ++Input) { 3210 SDValue &Src = Input == 0 ? Src1 : Src2; 3211 if (RangeUse[Input] == 0) 3212 Src = DAG.getUNDEF(VT); 3213 else 3214 Src = DAG.getNode( 3215 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src, 3216 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy())); 3217 } 3218 3219 // Calculate new mask. 3220 SmallVector<int, 8> MappedOps; 3221 for (unsigned i = 0; i != MaskNumElts; ++i) { 3222 int Idx = Mask[i]; 3223 if (Idx >= 0) { 3224 if (Idx < (int)SrcNumElts) 3225 Idx -= StartIdx[0]; 3226 else 3227 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3228 } 3229 MappedOps.push_back(Idx); 3230 } 3231 3232 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3233 &MappedOps[0])); 3234 return; 3235 } 3236 } 3237 3238 // We can't use either concat vectors or extract subvectors so fall back to 3239 // replacing the shuffle with extract and build vector. 3240 // to insert and build vector. 3241 EVT EltVT = VT.getVectorElementType(); 3242 EVT IdxVT = TLI.getVectorIdxTy(); 3243 SmallVector<SDValue,8> Ops; 3244 for (unsigned i = 0; i != MaskNumElts; ++i) { 3245 int Idx = Mask[i]; 3246 SDValue Res; 3247 3248 if (Idx < 0) { 3249 Res = DAG.getUNDEF(EltVT); 3250 } else { 3251 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3252 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3253 3254 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3255 EltVT, Src, DAG.getConstant(Idx, IdxVT)); 3256 } 3257 3258 Ops.push_back(Res); 3259 } 3260 3261 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops)); 3262 } 3263 3264 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 3265 const Value *Op0 = I.getOperand(0); 3266 const Value *Op1 = I.getOperand(1); 3267 Type *AggTy = I.getType(); 3268 Type *ValTy = Op1->getType(); 3269 bool IntoUndef = isa<UndefValue>(Op0); 3270 bool FromUndef = isa<UndefValue>(Op1); 3271 3272 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3273 3274 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3275 SmallVector<EVT, 4> AggValueVTs; 3276 ComputeValueVTs(TLI, AggTy, AggValueVTs); 3277 SmallVector<EVT, 4> ValValueVTs; 3278 ComputeValueVTs(TLI, ValTy, ValValueVTs); 3279 3280 unsigned NumAggValues = AggValueVTs.size(); 3281 unsigned NumValValues = ValValueVTs.size(); 3282 SmallVector<SDValue, 4> Values(NumAggValues); 3283 3284 // Ignore an insertvalue that produces an empty object 3285 if (!NumAggValues) { 3286 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3287 return; 3288 } 3289 3290 SDValue Agg = getValue(Op0); 3291 unsigned i = 0; 3292 // Copy the beginning value(s) from the original aggregate. 3293 for (; i != LinearIndex; ++i) 3294 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3295 SDValue(Agg.getNode(), Agg.getResNo() + i); 3296 // Copy values from the inserted value(s). 3297 if (NumValValues) { 3298 SDValue Val = getValue(Op1); 3299 for (; i != LinearIndex + NumValValues; ++i) 3300 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3301 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3302 } 3303 // Copy remaining value(s) from the original aggregate. 3304 for (; i != NumAggValues; ++i) 3305 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3306 SDValue(Agg.getNode(), Agg.getResNo() + i); 3307 3308 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3309 DAG.getVTList(AggValueVTs), Values)); 3310 } 3311 3312 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 3313 const Value *Op0 = I.getOperand(0); 3314 Type *AggTy = Op0->getType(); 3315 Type *ValTy = I.getType(); 3316 bool OutOfUndef = isa<UndefValue>(Op0); 3317 3318 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3319 3320 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3321 SmallVector<EVT, 4> ValValueVTs; 3322 ComputeValueVTs(TLI, ValTy, ValValueVTs); 3323 3324 unsigned NumValValues = ValValueVTs.size(); 3325 3326 // Ignore a extractvalue that produces an empty object 3327 if (!NumValValues) { 3328 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3329 return; 3330 } 3331 3332 SmallVector<SDValue, 4> Values(NumValValues); 3333 3334 SDValue Agg = getValue(Op0); 3335 // Copy out the selected value(s). 3336 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3337 Values[i - LinearIndex] = 3338 OutOfUndef ? 3339 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3340 SDValue(Agg.getNode(), Agg.getResNo() + i); 3341 3342 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3343 DAG.getVTList(ValValueVTs), Values)); 3344 } 3345 3346 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3347 Value *Op0 = I.getOperand(0); 3348 // Note that the pointer operand may be a vector of pointers. Take the scalar 3349 // element which holds a pointer. 3350 Type *Ty = Op0->getType()->getScalarType(); 3351 unsigned AS = Ty->getPointerAddressSpace(); 3352 SDValue N = getValue(Op0); 3353 3354 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 3355 OI != E; ++OI) { 3356 const Value *Idx = *OI; 3357 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 3358 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3359 if (Field) { 3360 // N = N + Offset 3361 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3362 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, 3363 DAG.getConstant(Offset, N.getValueType())); 3364 } 3365 3366 Ty = StTy->getElementType(Field); 3367 } else { 3368 Ty = cast<SequentialType>(Ty)->getElementType(); 3369 3370 // If this is a constant subscript, handle it quickly. 3371 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3372 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { 3373 if (CI->isZero()) continue; 3374 uint64_t Offs = 3375 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); 3376 SDValue OffsVal; 3377 EVT PTy = TLI.getPointerTy(AS); 3378 unsigned PtrBits = PTy.getSizeInBits(); 3379 if (PtrBits < 64) 3380 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy, 3381 DAG.getConstant(Offs, MVT::i64)); 3382 else 3383 OffsVal = DAG.getConstant(Offs, PTy); 3384 3385 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, 3386 OffsVal); 3387 continue; 3388 } 3389 3390 // N = N + Idx * ElementSize; 3391 APInt ElementSize = 3392 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty)); 3393 SDValue IdxN = getValue(Idx); 3394 3395 // If the index is smaller or larger than intptr_t, truncate or extend 3396 // it. 3397 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType()); 3398 3399 // If this is a multiply by a power of two, turn it into a shl 3400 // immediately. This is a very common case. 3401 if (ElementSize != 1) { 3402 if (ElementSize.isPowerOf2()) { 3403 unsigned Amt = ElementSize.logBase2(); 3404 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(), 3405 N.getValueType(), IdxN, 3406 DAG.getConstant(Amt, IdxN.getValueType())); 3407 } else { 3408 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType()); 3409 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(), 3410 N.getValueType(), IdxN, Scale); 3411 } 3412 } 3413 3414 N = DAG.getNode(ISD::ADD, getCurSDLoc(), 3415 N.getValueType(), N, IdxN); 3416 } 3417 } 3418 3419 setValue(&I, N); 3420 } 3421 3422 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3423 // If this is a fixed sized alloca in the entry block of the function, 3424 // allocate it statically on the stack. 3425 if (FuncInfo.StaticAllocaMap.count(&I)) 3426 return; // getValue will auto-populate this. 3427 3428 Type *Ty = I.getAllocatedType(); 3429 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3430 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty); 3431 unsigned Align = 3432 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty), 3433 I.getAlignment()); 3434 3435 SDValue AllocSize = getValue(I.getArraySize()); 3436 3437 EVT IntPtr = TLI.getPointerTy(); 3438 if (AllocSize.getValueType() != IntPtr) 3439 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr); 3440 3441 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr, 3442 AllocSize, 3443 DAG.getConstant(TySize, IntPtr)); 3444 3445 // Handle alignment. If the requested alignment is less than or equal to 3446 // the stack alignment, ignore it. If the size is greater than or equal to 3447 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3448 unsigned StackAlign = 3449 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 3450 if (Align <= StackAlign) 3451 Align = 0; 3452 3453 // Round the size of the allocation up to the stack alignment size 3454 // by add SA-1 to the size. 3455 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(), 3456 AllocSize.getValueType(), AllocSize, 3457 DAG.getIntPtrConstant(StackAlign-1)); 3458 3459 // Mask out the low bits for alignment purposes. 3460 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(), 3461 AllocSize.getValueType(), AllocSize, 3462 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1))); 3463 3464 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) }; 3465 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3466 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops); 3467 setValue(&I, DSA); 3468 DAG.setRoot(DSA.getValue(1)); 3469 3470 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 3471 } 3472 3473 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3474 if (I.isAtomic()) 3475 return visitAtomicLoad(I); 3476 3477 const Value *SV = I.getOperand(0); 3478 SDValue Ptr = getValue(SV); 3479 3480 Type *Ty = I.getType(); 3481 3482 bool isVolatile = I.isVolatile(); 3483 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3484 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr; 3485 unsigned Alignment = I.getAlignment(); 3486 3487 AAMDNodes AAInfo; 3488 I.getAAMetadata(AAInfo); 3489 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3490 3491 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3492 SmallVector<EVT, 4> ValueVTs; 3493 SmallVector<uint64_t, 4> Offsets; 3494 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets); 3495 unsigned NumValues = ValueVTs.size(); 3496 if (NumValues == 0) 3497 return; 3498 3499 SDValue Root; 3500 bool ConstantMemory = false; 3501 if (isVolatile || NumValues > MaxParallelChains) 3502 // Serialize volatile loads with other side effects. 3503 Root = getRoot(); 3504 else if (AA->pointsToConstantMemory( 3505 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) { 3506 // Do not serialize (non-volatile) loads of constant memory with anything. 3507 Root = DAG.getEntryNode(); 3508 ConstantMemory = true; 3509 } else { 3510 // Do not serialize non-volatile loads against each other. 3511 Root = DAG.getRoot(); 3512 } 3513 3514 if (isVolatile) 3515 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG); 3516 3517 SmallVector<SDValue, 4> Values(NumValues); 3518 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3519 NumValues)); 3520 EVT PtrVT = Ptr.getValueType(); 3521 unsigned ChainI = 0; 3522 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3523 // Serializing loads here may result in excessive register pressure, and 3524 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3525 // could recover a bit by hoisting nodes upward in the chain by recognizing 3526 // they are side-effect free or do not alias. The optimizer should really 3527 // avoid this case by converting large object/array copies to llvm.memcpy 3528 // (MaxParallelChains should always remain as failsafe). 3529 if (ChainI == MaxParallelChains) { 3530 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3531 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 3532 makeArrayRef(Chains.data(), ChainI)); 3533 Root = Chain; 3534 ChainI = 0; 3535 } 3536 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(), 3537 PtrVT, Ptr, 3538 DAG.getConstant(Offsets[i], PtrVT)); 3539 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root, 3540 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 3541 isNonTemporal, isInvariant, Alignment, AAInfo, 3542 Ranges); 3543 3544 Values[i] = L; 3545 Chains[ChainI] = L.getValue(1); 3546 } 3547 3548 if (!ConstantMemory) { 3549 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 3550 makeArrayRef(Chains.data(), ChainI)); 3551 if (isVolatile) 3552 DAG.setRoot(Chain); 3553 else 3554 PendingLoads.push_back(Chain); 3555 } 3556 3557 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3558 DAG.getVTList(ValueVTs), Values)); 3559 } 3560 3561 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3562 if (I.isAtomic()) 3563 return visitAtomicStore(I); 3564 3565 const Value *SrcV = I.getOperand(0); 3566 const Value *PtrV = I.getOperand(1); 3567 3568 SmallVector<EVT, 4> ValueVTs; 3569 SmallVector<uint64_t, 4> Offsets; 3570 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(), 3571 ValueVTs, &Offsets); 3572 unsigned NumValues = ValueVTs.size(); 3573 if (NumValues == 0) 3574 return; 3575 3576 // Get the lowered operands. Note that we do this after 3577 // checking if NumResults is zero, because with zero results 3578 // the operands won't have values in the map. 3579 SDValue Src = getValue(SrcV); 3580 SDValue Ptr = getValue(PtrV); 3581 3582 SDValue Root = getRoot(); 3583 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3584 NumValues)); 3585 EVT PtrVT = Ptr.getValueType(); 3586 bool isVolatile = I.isVolatile(); 3587 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3588 unsigned Alignment = I.getAlignment(); 3589 3590 AAMDNodes AAInfo; 3591 I.getAAMetadata(AAInfo); 3592 3593 unsigned ChainI = 0; 3594 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3595 // See visitLoad comments. 3596 if (ChainI == MaxParallelChains) { 3597 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 3598 makeArrayRef(Chains.data(), ChainI)); 3599 Root = Chain; 3600 ChainI = 0; 3601 } 3602 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr, 3603 DAG.getConstant(Offsets[i], PtrVT)); 3604 SDValue St = DAG.getStore(Root, getCurSDLoc(), 3605 SDValue(Src.getNode(), Src.getResNo() + i), 3606 Add, MachinePointerInfo(PtrV, Offsets[i]), 3607 isVolatile, isNonTemporal, Alignment, AAInfo); 3608 Chains[ChainI] = St; 3609 } 3610 3611 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 3612 makeArrayRef(Chains.data(), ChainI)); 3613 DAG.setRoot(StoreNode); 3614 } 3615 3616 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) { 3617 SDLoc sdl = getCurSDLoc(); 3618 3619 Value *PtrOperand = I.getArgOperand(0); 3620 SDValue Ptr = getValue(PtrOperand); 3621 SDValue Src0 = getValue(I.getArgOperand(1)); 3622 SDValue Mask = getValue(I.getArgOperand(3)); 3623 EVT VT = Src0.getValueType(); 3624 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3625 if (!Alignment) 3626 Alignment = DAG.getEVTAlignment(VT); 3627 3628 AAMDNodes AAInfo; 3629 I.getAAMetadata(AAInfo); 3630 3631 MachineMemOperand *MMO = 3632 DAG.getMachineFunction(). 3633 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3634 MachineMemOperand::MOStore, VT.getStoreSize(), 3635 Alignment, AAInfo); 3636 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, MMO); 3637 DAG.setRoot(StoreNode); 3638 setValue(&I, StoreNode); 3639 } 3640 3641 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) { 3642 SDLoc sdl = getCurSDLoc(); 3643 3644 Value *PtrOperand = I.getArgOperand(0); 3645 SDValue Ptr = getValue(PtrOperand); 3646 SDValue Src0 = getValue(I.getArgOperand(1)); 3647 SDValue Mask = getValue(I.getArgOperand(3)); 3648 3649 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3650 EVT VT = TLI.getValueType(I.getType()); 3651 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3652 if (!Alignment) 3653 Alignment = DAG.getEVTAlignment(VT); 3654 3655 AAMDNodes AAInfo; 3656 I.getAAMetadata(AAInfo); 3657 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3658 3659 SDValue InChain = DAG.getRoot(); 3660 if (AA->pointsToConstantMemory( 3661 AliasAnalysis::Location(PtrOperand, 3662 AA->getTypeStoreSize(I.getType()), 3663 AAInfo))) { 3664 // Do not serialize (non-volatile) loads of constant memory with anything. 3665 InChain = DAG.getEntryNode(); 3666 } 3667 3668 MachineMemOperand *MMO = 3669 DAG.getMachineFunction(). 3670 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3671 MachineMemOperand::MOLoad, VT.getStoreSize(), 3672 Alignment, AAInfo, Ranges); 3673 3674 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, MMO); 3675 SDValue OutChain = Load.getValue(1); 3676 DAG.setRoot(OutChain); 3677 setValue(&I, Load); 3678 } 3679 3680 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3681 SDLoc dl = getCurSDLoc(); 3682 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3683 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3684 SynchronizationScope Scope = I.getSynchScope(); 3685 3686 SDValue InChain = getRoot(); 3687 3688 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3689 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3690 SDValue L = DAG.getAtomicCmpSwap( 3691 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3692 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3693 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3694 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3695 3696 SDValue OutChain = L.getValue(2); 3697 3698 setValue(&I, L); 3699 DAG.setRoot(OutChain); 3700 } 3701 3702 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3703 SDLoc dl = getCurSDLoc(); 3704 ISD::NodeType NT; 3705 switch (I.getOperation()) { 3706 default: llvm_unreachable("Unknown atomicrmw operation"); 3707 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3708 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3709 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3710 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3711 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3712 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3713 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3714 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3715 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3716 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3717 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3718 } 3719 AtomicOrdering Order = I.getOrdering(); 3720 SynchronizationScope Scope = I.getSynchScope(); 3721 3722 SDValue InChain = getRoot(); 3723 3724 SDValue L = 3725 DAG.getAtomic(NT, dl, 3726 getValue(I.getValOperand()).getSimpleValueType(), 3727 InChain, 3728 getValue(I.getPointerOperand()), 3729 getValue(I.getValOperand()), 3730 I.getPointerOperand(), 3731 /* Alignment=*/ 0, Order, Scope); 3732 3733 SDValue OutChain = L.getValue(1); 3734 3735 setValue(&I, L); 3736 DAG.setRoot(OutChain); 3737 } 3738 3739 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3740 SDLoc dl = getCurSDLoc(); 3741 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3742 SDValue Ops[3]; 3743 Ops[0] = getRoot(); 3744 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy()); 3745 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy()); 3746 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3747 } 3748 3749 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3750 SDLoc dl = getCurSDLoc(); 3751 AtomicOrdering Order = I.getOrdering(); 3752 SynchronizationScope Scope = I.getSynchScope(); 3753 3754 SDValue InChain = getRoot(); 3755 3756 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3757 EVT VT = TLI.getValueType(I.getType()); 3758 3759 if (I.getAlignment() < VT.getSizeInBits() / 8) 3760 report_fatal_error("Cannot generate unaligned atomic load"); 3761 3762 MachineMemOperand *MMO = 3763 DAG.getMachineFunction(). 3764 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 3765 MachineMemOperand::MOVolatile | 3766 MachineMemOperand::MOLoad, 3767 VT.getStoreSize(), 3768 I.getAlignment() ? I.getAlignment() : 3769 DAG.getEVTAlignment(VT)); 3770 3771 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3772 SDValue L = 3773 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3774 getValue(I.getPointerOperand()), MMO, 3775 Order, Scope); 3776 3777 SDValue OutChain = L.getValue(1); 3778 3779 setValue(&I, L); 3780 DAG.setRoot(OutChain); 3781 } 3782 3783 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3784 SDLoc dl = getCurSDLoc(); 3785 3786 AtomicOrdering Order = I.getOrdering(); 3787 SynchronizationScope Scope = I.getSynchScope(); 3788 3789 SDValue InChain = getRoot(); 3790 3791 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3792 EVT VT = TLI.getValueType(I.getValueOperand()->getType()); 3793 3794 if (I.getAlignment() < VT.getSizeInBits() / 8) 3795 report_fatal_error("Cannot generate unaligned atomic store"); 3796 3797 SDValue OutChain = 3798 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3799 InChain, 3800 getValue(I.getPointerOperand()), 3801 getValue(I.getValueOperand()), 3802 I.getPointerOperand(), I.getAlignment(), 3803 Order, Scope); 3804 3805 DAG.setRoot(OutChain); 3806 } 3807 3808 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3809 /// node. 3810 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3811 unsigned Intrinsic) { 3812 bool HasChain = !I.doesNotAccessMemory(); 3813 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3814 3815 // Build the operand list. 3816 SmallVector<SDValue, 8> Ops; 3817 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3818 if (OnlyLoad) { 3819 // We don't need to serialize loads against other loads. 3820 Ops.push_back(DAG.getRoot()); 3821 } else { 3822 Ops.push_back(getRoot()); 3823 } 3824 } 3825 3826 // Info is set by getTgtMemInstrinsic 3827 TargetLowering::IntrinsicInfo Info; 3828 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3829 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3830 3831 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3832 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3833 Info.opc == ISD::INTRINSIC_W_CHAIN) 3834 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy())); 3835 3836 // Add all operands of the call to the operand list. 3837 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3838 SDValue Op = getValue(I.getArgOperand(i)); 3839 Ops.push_back(Op); 3840 } 3841 3842 SmallVector<EVT, 4> ValueVTs; 3843 ComputeValueVTs(TLI, I.getType(), ValueVTs); 3844 3845 if (HasChain) 3846 ValueVTs.push_back(MVT::Other); 3847 3848 SDVTList VTs = DAG.getVTList(ValueVTs); 3849 3850 // Create the node. 3851 SDValue Result; 3852 if (IsTgtIntrinsic) { 3853 // This is target intrinsic that touches memory 3854 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3855 VTs, Ops, Info.memVT, 3856 MachinePointerInfo(Info.ptrVal, Info.offset), 3857 Info.align, Info.vol, 3858 Info.readMem, Info.writeMem, Info.size); 3859 } else if (!HasChain) { 3860 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 3861 } else if (!I.getType()->isVoidTy()) { 3862 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 3863 } else { 3864 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 3865 } 3866 3867 if (HasChain) { 3868 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3869 if (OnlyLoad) 3870 PendingLoads.push_back(Chain); 3871 else 3872 DAG.setRoot(Chain); 3873 } 3874 3875 if (!I.getType()->isVoidTy()) { 3876 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3877 EVT VT = TLI.getValueType(PTy); 3878 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3879 } 3880 3881 setValue(&I, Result); 3882 } 3883 } 3884 3885 /// GetSignificand - Get the significand and build it into a floating-point 3886 /// number with exponent of 1: 3887 /// 3888 /// Op = (Op & 0x007fffff) | 0x3f800000; 3889 /// 3890 /// where Op is the hexadecimal representation of floating point value. 3891 static SDValue 3892 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3893 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3894 DAG.getConstant(0x007fffff, MVT::i32)); 3895 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3896 DAG.getConstant(0x3f800000, MVT::i32)); 3897 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3898 } 3899 3900 /// GetExponent - Get the exponent: 3901 /// 3902 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3903 /// 3904 /// where Op is the hexadecimal representation of floating point value. 3905 static SDValue 3906 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3907 SDLoc dl) { 3908 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3909 DAG.getConstant(0x7f800000, MVT::i32)); 3910 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0, 3911 DAG.getConstant(23, TLI.getPointerTy())); 3912 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3913 DAG.getConstant(127, MVT::i32)); 3914 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3915 } 3916 3917 /// getF32Constant - Get 32-bit floating point constant. 3918 static SDValue 3919 getF32Constant(SelectionDAG &DAG, unsigned Flt) { 3920 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), 3921 MVT::f32); 3922 } 3923 3924 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3925 /// limited-precision mode. 3926 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3927 const TargetLowering &TLI) { 3928 if (Op.getValueType() == MVT::f32 && 3929 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3930 3931 // Put the exponent in the right bit position for later addition to the 3932 // final result: 3933 // 3934 // #define LOG2OFe 1.4426950f 3935 // IntegerPartOfX = ((int32_t)(X * LOG2OFe)); 3936 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3937 getF32Constant(DAG, 0x3fb8aa3b)); 3938 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3939 3940 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX; 3941 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3942 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3943 3944 // IntegerPartOfX <<= 23; 3945 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3946 DAG.getConstant(23, TLI.getPointerTy())); 3947 3948 SDValue TwoToFracPartOfX; 3949 if (LimitFloatPrecision <= 6) { 3950 // For floating-point precision of 6: 3951 // 3952 // TwoToFractionalPartOfX = 3953 // 0.997535578f + 3954 // (0.735607626f + 0.252464424f * x) * x; 3955 // 3956 // error 0.0144103317, which is 6 bits 3957 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3958 getF32Constant(DAG, 0x3e814304)); 3959 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3960 getF32Constant(DAG, 0x3f3c50c8)); 3961 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3962 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3963 getF32Constant(DAG, 0x3f7f5e7e)); 3964 } else if (LimitFloatPrecision <= 12) { 3965 // For floating-point precision of 12: 3966 // 3967 // TwoToFractionalPartOfX = 3968 // 0.999892986f + 3969 // (0.696457318f + 3970 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3971 // 3972 // 0.000107046256 error, which is 13 to 14 bits 3973 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3974 getF32Constant(DAG, 0x3da235e3)); 3975 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3976 getF32Constant(DAG, 0x3e65b8f3)); 3977 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3978 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3979 getF32Constant(DAG, 0x3f324b07)); 3980 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3981 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3982 getF32Constant(DAG, 0x3f7ff8fd)); 3983 } else { // LimitFloatPrecision <= 18 3984 // For floating-point precision of 18: 3985 // 3986 // TwoToFractionalPartOfX = 3987 // 0.999999982f + 3988 // (0.693148872f + 3989 // (0.240227044f + 3990 // (0.554906021e-1f + 3991 // (0.961591928e-2f + 3992 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3993 // 3994 // error 2.47208000*10^(-7), which is better than 18 bits 3995 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3996 getF32Constant(DAG, 0x3924b03e)); 3997 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3998 getF32Constant(DAG, 0x3ab24b87)); 3999 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4000 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4001 getF32Constant(DAG, 0x3c1d8c17)); 4002 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4003 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4004 getF32Constant(DAG, 0x3d634a1d)); 4005 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4006 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4007 getF32Constant(DAG, 0x3e75fe14)); 4008 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4009 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4010 getF32Constant(DAG, 0x3f317234)); 4011 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4012 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4013 getF32Constant(DAG, 0x3f800000)); 4014 } 4015 4016 // Add the exponent into the result in integer domain. 4017 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX); 4018 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4019 DAG.getNode(ISD::ADD, dl, MVT::i32, 4020 t13, IntegerPartOfX)); 4021 } 4022 4023 // No special expansion. 4024 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4025 } 4026 4027 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4028 /// limited-precision mode. 4029 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4030 const TargetLowering &TLI) { 4031 if (Op.getValueType() == MVT::f32 && 4032 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4033 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4034 4035 // Scale the exponent by log(2) [0.69314718f]. 4036 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4037 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4038 getF32Constant(DAG, 0x3f317218)); 4039 4040 // Get the significand and build it into a floating-point number with 4041 // exponent of 1. 4042 SDValue X = GetSignificand(DAG, Op1, dl); 4043 4044 SDValue LogOfMantissa; 4045 if (LimitFloatPrecision <= 6) { 4046 // For floating-point precision of 6: 4047 // 4048 // LogofMantissa = 4049 // -1.1609546f + 4050 // (1.4034025f - 0.23903021f * x) * x; 4051 // 4052 // error 0.0034276066, which is better than 8 bits 4053 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4054 getF32Constant(DAG, 0xbe74c456)); 4055 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4056 getF32Constant(DAG, 0x3fb3a2b1)); 4057 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4058 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4059 getF32Constant(DAG, 0x3f949a29)); 4060 } else if (LimitFloatPrecision <= 12) { 4061 // For floating-point precision of 12: 4062 // 4063 // LogOfMantissa = 4064 // -1.7417939f + 4065 // (2.8212026f + 4066 // (-1.4699568f + 4067 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4068 // 4069 // error 0.000061011436, which is 14 bits 4070 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4071 getF32Constant(DAG, 0xbd67b6d6)); 4072 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4073 getF32Constant(DAG, 0x3ee4f4b8)); 4074 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4075 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4076 getF32Constant(DAG, 0x3fbc278b)); 4077 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4078 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4079 getF32Constant(DAG, 0x40348e95)); 4080 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4081 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4082 getF32Constant(DAG, 0x3fdef31a)); 4083 } else { // LimitFloatPrecision <= 18 4084 // For floating-point precision of 18: 4085 // 4086 // LogOfMantissa = 4087 // -2.1072184f + 4088 // (4.2372794f + 4089 // (-3.7029485f + 4090 // (2.2781945f + 4091 // (-0.87823314f + 4092 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4093 // 4094 // error 0.0000023660568, which is better than 18 bits 4095 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4096 getF32Constant(DAG, 0xbc91e5ac)); 4097 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4098 getF32Constant(DAG, 0x3e4350aa)); 4099 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4100 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4101 getF32Constant(DAG, 0x3f60d3e3)); 4102 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4103 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4104 getF32Constant(DAG, 0x4011cdf0)); 4105 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4106 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4107 getF32Constant(DAG, 0x406cfd1c)); 4108 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4109 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4110 getF32Constant(DAG, 0x408797cb)); 4111 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4112 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4113 getF32Constant(DAG, 0x4006dcab)); 4114 } 4115 4116 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 4117 } 4118 4119 // No special expansion. 4120 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 4121 } 4122 4123 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 4124 /// limited-precision mode. 4125 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4126 const TargetLowering &TLI) { 4127 if (Op.getValueType() == MVT::f32 && 4128 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4129 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4130 4131 // Get the exponent. 4132 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 4133 4134 // Get the significand and build it into a floating-point number with 4135 // exponent of 1. 4136 SDValue X = GetSignificand(DAG, Op1, dl); 4137 4138 // Different possible minimax approximations of significand in 4139 // floating-point for various degrees of accuracy over [1,2]. 4140 SDValue Log2ofMantissa; 4141 if (LimitFloatPrecision <= 6) { 4142 // For floating-point precision of 6: 4143 // 4144 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 4145 // 4146 // error 0.0049451742, which is more than 7 bits 4147 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4148 getF32Constant(DAG, 0xbeb08fe0)); 4149 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4150 getF32Constant(DAG, 0x40019463)); 4151 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4152 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4153 getF32Constant(DAG, 0x3fd6633d)); 4154 } else if (LimitFloatPrecision <= 12) { 4155 // For floating-point precision of 12: 4156 // 4157 // Log2ofMantissa = 4158 // -2.51285454f + 4159 // (4.07009056f + 4160 // (-2.12067489f + 4161 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 4162 // 4163 // error 0.0000876136000, which is better than 13 bits 4164 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4165 getF32Constant(DAG, 0xbda7262e)); 4166 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4167 getF32Constant(DAG, 0x3f25280b)); 4168 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4169 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4170 getF32Constant(DAG, 0x4007b923)); 4171 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4172 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4173 getF32Constant(DAG, 0x40823e2f)); 4174 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4175 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4176 getF32Constant(DAG, 0x4020d29c)); 4177 } else { // LimitFloatPrecision <= 18 4178 // For floating-point precision of 18: 4179 // 4180 // Log2ofMantissa = 4181 // -3.0400495f + 4182 // (6.1129976f + 4183 // (-5.3420409f + 4184 // (3.2865683f + 4185 // (-1.2669343f + 4186 // (0.27515199f - 4187 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 4188 // 4189 // error 0.0000018516, which is better than 18 bits 4190 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4191 getF32Constant(DAG, 0xbcd2769e)); 4192 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4193 getF32Constant(DAG, 0x3e8ce0b9)); 4194 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4195 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4196 getF32Constant(DAG, 0x3fa22ae7)); 4197 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4198 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4199 getF32Constant(DAG, 0x40525723)); 4200 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4201 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4202 getF32Constant(DAG, 0x40aaf200)); 4203 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4204 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4205 getF32Constant(DAG, 0x40c39dad)); 4206 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4207 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4208 getF32Constant(DAG, 0x4042902c)); 4209 } 4210 4211 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 4212 } 4213 4214 // No special expansion. 4215 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 4216 } 4217 4218 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 4219 /// limited-precision mode. 4220 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4221 const TargetLowering &TLI) { 4222 if (Op.getValueType() == MVT::f32 && 4223 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4224 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4225 4226 // Scale the exponent by log10(2) [0.30102999f]. 4227 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4228 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4229 getF32Constant(DAG, 0x3e9a209a)); 4230 4231 // Get the significand and build it into a floating-point number with 4232 // exponent of 1. 4233 SDValue X = GetSignificand(DAG, Op1, dl); 4234 4235 SDValue Log10ofMantissa; 4236 if (LimitFloatPrecision <= 6) { 4237 // For floating-point precision of 6: 4238 // 4239 // Log10ofMantissa = 4240 // -0.50419619f + 4241 // (0.60948995f - 0.10380950f * x) * x; 4242 // 4243 // error 0.0014886165, which is 6 bits 4244 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4245 getF32Constant(DAG, 0xbdd49a13)); 4246 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4247 getF32Constant(DAG, 0x3f1c0789)); 4248 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4249 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4250 getF32Constant(DAG, 0x3f011300)); 4251 } else if (LimitFloatPrecision <= 12) { 4252 // For floating-point precision of 12: 4253 // 4254 // Log10ofMantissa = 4255 // -0.64831180f + 4256 // (0.91751397f + 4257 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 4258 // 4259 // error 0.00019228036, which is better than 12 bits 4260 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4261 getF32Constant(DAG, 0x3d431f31)); 4262 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4263 getF32Constant(DAG, 0x3ea21fb2)); 4264 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4265 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4266 getF32Constant(DAG, 0x3f6ae232)); 4267 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4268 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4269 getF32Constant(DAG, 0x3f25f7c3)); 4270 } else { // LimitFloatPrecision <= 18 4271 // For floating-point precision of 18: 4272 // 4273 // Log10ofMantissa = 4274 // -0.84299375f + 4275 // (1.5327582f + 4276 // (-1.0688956f + 4277 // (0.49102474f + 4278 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 4279 // 4280 // error 0.0000037995730, which is better than 18 bits 4281 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4282 getF32Constant(DAG, 0x3c5d51ce)); 4283 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4284 getF32Constant(DAG, 0x3e00685a)); 4285 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4286 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4287 getF32Constant(DAG, 0x3efb6798)); 4288 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4289 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4290 getF32Constant(DAG, 0x3f88d192)); 4291 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4292 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4293 getF32Constant(DAG, 0x3fc4316c)); 4294 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4295 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 4296 getF32Constant(DAG, 0x3f57ce70)); 4297 } 4298 4299 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 4300 } 4301 4302 // No special expansion. 4303 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 4304 } 4305 4306 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 4307 /// limited-precision mode. 4308 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4309 const TargetLowering &TLI) { 4310 if (Op.getValueType() == MVT::f32 && 4311 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4312 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op); 4313 4314 // FractionalPartOfX = x - (float)IntegerPartOfX; 4315 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4316 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1); 4317 4318 // IntegerPartOfX <<= 23; 4319 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4320 DAG.getConstant(23, TLI.getPointerTy())); 4321 4322 SDValue TwoToFractionalPartOfX; 4323 if (LimitFloatPrecision <= 6) { 4324 // For floating-point precision of 6: 4325 // 4326 // TwoToFractionalPartOfX = 4327 // 0.997535578f + 4328 // (0.735607626f + 0.252464424f * x) * x; 4329 // 4330 // error 0.0144103317, which is 6 bits 4331 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4332 getF32Constant(DAG, 0x3e814304)); 4333 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4334 getF32Constant(DAG, 0x3f3c50c8)); 4335 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4336 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4337 getF32Constant(DAG, 0x3f7f5e7e)); 4338 } else if (LimitFloatPrecision <= 12) { 4339 // For floating-point precision of 12: 4340 // 4341 // TwoToFractionalPartOfX = 4342 // 0.999892986f + 4343 // (0.696457318f + 4344 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4345 // 4346 // error 0.000107046256, which is 13 to 14 bits 4347 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4348 getF32Constant(DAG, 0x3da235e3)); 4349 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4350 getF32Constant(DAG, 0x3e65b8f3)); 4351 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4352 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4353 getF32Constant(DAG, 0x3f324b07)); 4354 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4355 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4356 getF32Constant(DAG, 0x3f7ff8fd)); 4357 } else { // LimitFloatPrecision <= 18 4358 // For floating-point precision of 18: 4359 // 4360 // TwoToFractionalPartOfX = 4361 // 0.999999982f + 4362 // (0.693148872f + 4363 // (0.240227044f + 4364 // (0.554906021e-1f + 4365 // (0.961591928e-2f + 4366 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4367 // error 2.47208000*10^(-7), which is better than 18 bits 4368 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4369 getF32Constant(DAG, 0x3924b03e)); 4370 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4371 getF32Constant(DAG, 0x3ab24b87)); 4372 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4373 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4374 getF32Constant(DAG, 0x3c1d8c17)); 4375 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4376 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4377 getF32Constant(DAG, 0x3d634a1d)); 4378 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4379 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4380 getF32Constant(DAG, 0x3e75fe14)); 4381 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4382 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4383 getF32Constant(DAG, 0x3f317234)); 4384 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4385 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4386 getF32Constant(DAG, 0x3f800000)); 4387 } 4388 4389 // Add the exponent into the result in integer domain. 4390 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, 4391 TwoToFractionalPartOfX); 4392 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4393 DAG.getNode(ISD::ADD, dl, MVT::i32, 4394 t13, IntegerPartOfX)); 4395 } 4396 4397 // No special expansion. 4398 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 4399 } 4400 4401 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 4402 /// limited-precision mode with x == 10.0f. 4403 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 4404 SelectionDAG &DAG, const TargetLowering &TLI) { 4405 bool IsExp10 = false; 4406 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 4407 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4408 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 4409 APFloat Ten(10.0f); 4410 IsExp10 = LHSC->isExactlyValue(Ten); 4411 } 4412 } 4413 4414 if (IsExp10) { 4415 // Put the exponent in the right bit position for later addition to the 4416 // final result: 4417 // 4418 // #define LOG2OF10 3.3219281f 4419 // IntegerPartOfX = (int32_t)(x * LOG2OF10); 4420 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 4421 getF32Constant(DAG, 0x40549a78)); 4422 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4423 4424 // FractionalPartOfX = x - (float)IntegerPartOfX; 4425 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4426 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4427 4428 // IntegerPartOfX <<= 23; 4429 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4430 DAG.getConstant(23, TLI.getPointerTy())); 4431 4432 SDValue TwoToFractionalPartOfX; 4433 if (LimitFloatPrecision <= 6) { 4434 // For floating-point precision of 6: 4435 // 4436 // twoToFractionalPartOfX = 4437 // 0.997535578f + 4438 // (0.735607626f + 0.252464424f * x) * x; 4439 // 4440 // error 0.0144103317, which is 6 bits 4441 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4442 getF32Constant(DAG, 0x3e814304)); 4443 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4444 getF32Constant(DAG, 0x3f3c50c8)); 4445 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4446 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4447 getF32Constant(DAG, 0x3f7f5e7e)); 4448 } else if (LimitFloatPrecision <= 12) { 4449 // For floating-point precision of 12: 4450 // 4451 // TwoToFractionalPartOfX = 4452 // 0.999892986f + 4453 // (0.696457318f + 4454 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4455 // 4456 // error 0.000107046256, which is 13 to 14 bits 4457 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4458 getF32Constant(DAG, 0x3da235e3)); 4459 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4460 getF32Constant(DAG, 0x3e65b8f3)); 4461 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4462 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4463 getF32Constant(DAG, 0x3f324b07)); 4464 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4465 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4466 getF32Constant(DAG, 0x3f7ff8fd)); 4467 } else { // LimitFloatPrecision <= 18 4468 // For floating-point precision of 18: 4469 // 4470 // TwoToFractionalPartOfX = 4471 // 0.999999982f + 4472 // (0.693148872f + 4473 // (0.240227044f + 4474 // (0.554906021e-1f + 4475 // (0.961591928e-2f + 4476 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4477 // error 2.47208000*10^(-7), which is better than 18 bits 4478 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4479 getF32Constant(DAG, 0x3924b03e)); 4480 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4481 getF32Constant(DAG, 0x3ab24b87)); 4482 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4483 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4484 getF32Constant(DAG, 0x3c1d8c17)); 4485 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4486 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4487 getF32Constant(DAG, 0x3d634a1d)); 4488 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4489 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4490 getF32Constant(DAG, 0x3e75fe14)); 4491 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4492 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4493 getF32Constant(DAG, 0x3f317234)); 4494 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4495 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4496 getF32Constant(DAG, 0x3f800000)); 4497 } 4498 4499 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX); 4500 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4501 DAG.getNode(ISD::ADD, dl, MVT::i32, 4502 t13, IntegerPartOfX)); 4503 } 4504 4505 // No special expansion. 4506 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 4507 } 4508 4509 4510 /// ExpandPowI - Expand a llvm.powi intrinsic. 4511 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 4512 SelectionDAG &DAG) { 4513 // If RHS is a constant, we can expand this out to a multiplication tree, 4514 // otherwise we end up lowering to a call to __powidf2 (for example). When 4515 // optimizing for size, we only want to do this if the expansion would produce 4516 // a small number of multiplies, otherwise we do the full expansion. 4517 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4518 // Get the exponent as a positive value. 4519 unsigned Val = RHSC->getSExtValue(); 4520 if ((int)Val < 0) Val = -Val; 4521 4522 // powi(x, 0) -> 1.0 4523 if (Val == 0) 4524 return DAG.getConstantFP(1.0, LHS.getValueType()); 4525 4526 const Function *F = DAG.getMachineFunction().getFunction(); 4527 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex, 4528 Attribute::OptimizeForSize) || 4529 // If optimizing for size, don't insert too many multiplies. This 4530 // inserts up to 5 multiplies. 4531 CountPopulation_32(Val)+Log2_32(Val) < 7) { 4532 // We use the simple binary decomposition method to generate the multiply 4533 // sequence. There are more optimal ways to do this (for example, 4534 // powi(x,15) generates one more multiply than it should), but this has 4535 // the benefit of being both really simple and much better than a libcall. 4536 SDValue Res; // Logically starts equal to 1.0 4537 SDValue CurSquare = LHS; 4538 while (Val) { 4539 if (Val & 1) { 4540 if (Res.getNode()) 4541 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4542 else 4543 Res = CurSquare; // 1.0*CurSquare. 4544 } 4545 4546 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4547 CurSquare, CurSquare); 4548 Val >>= 1; 4549 } 4550 4551 // If the original was negative, invert the result, producing 1/(x*x*x). 4552 if (RHSC->getSExtValue() < 0) 4553 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4554 DAG.getConstantFP(1.0, LHS.getValueType()), Res); 4555 return Res; 4556 } 4557 } 4558 4559 // Otherwise, expand to a libcall. 4560 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4561 } 4562 4563 // getTruncatedArgReg - Find underlying register used for an truncated 4564 // argument. 4565 static unsigned getTruncatedArgReg(const SDValue &N) { 4566 if (N.getOpcode() != ISD::TRUNCATE) 4567 return 0; 4568 4569 const SDValue &Ext = N.getOperand(0); 4570 if (Ext.getOpcode() == ISD::AssertZext || 4571 Ext.getOpcode() == ISD::AssertSext) { 4572 const SDValue &CFR = Ext.getOperand(0); 4573 if (CFR.getOpcode() == ISD::CopyFromReg) 4574 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 4575 if (CFR.getOpcode() == ISD::TRUNCATE) 4576 return getTruncatedArgReg(CFR); 4577 } 4578 return 0; 4579 } 4580 4581 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4582 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4583 /// At the end of instruction selection, they will be inserted to the entry BB. 4584 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, 4585 MDNode *Variable, 4586 MDNode *Expr, int64_t Offset, 4587 bool IsIndirect, 4588 const SDValue &N) { 4589 const Argument *Arg = dyn_cast<Argument>(V); 4590 if (!Arg) 4591 return false; 4592 4593 MachineFunction &MF = DAG.getMachineFunction(); 4594 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4595 4596 // Ignore inlined function arguments here. 4597 DIVariable DV(Variable); 4598 if (DV.isInlinedFnArgument(MF.getFunction())) 4599 return false; 4600 4601 Optional<MachineOperand> Op; 4602 // Some arguments' frame index is recorded during argument lowering. 4603 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4604 Op = MachineOperand::CreateFI(FI); 4605 4606 if (!Op && N.getNode()) { 4607 unsigned Reg; 4608 if (N.getOpcode() == ISD::CopyFromReg) 4609 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4610 else 4611 Reg = getTruncatedArgReg(N); 4612 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4613 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4614 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4615 if (PR) 4616 Reg = PR; 4617 } 4618 if (Reg) 4619 Op = MachineOperand::CreateReg(Reg, false); 4620 } 4621 4622 if (!Op) { 4623 // Check if ValueMap has reg number. 4624 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4625 if (VMI != FuncInfo.ValueMap.end()) 4626 Op = MachineOperand::CreateReg(VMI->second, false); 4627 } 4628 4629 if (!Op && N.getNode()) 4630 // Check if frame index is available. 4631 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4632 if (FrameIndexSDNode *FINode = 4633 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4634 Op = MachineOperand::CreateFI(FINode->getIndex()); 4635 4636 if (!Op) 4637 return false; 4638 4639 if (Op->isReg()) 4640 FuncInfo.ArgDbgValues.push_back( 4641 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE), 4642 IsIndirect, Op->getReg(), Offset, Variable, Expr)); 4643 else 4644 FuncInfo.ArgDbgValues.push_back( 4645 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE)) 4646 .addOperand(*Op) 4647 .addImm(Offset) 4648 .addMetadata(Variable) 4649 .addMetadata(Expr)); 4650 4651 return true; 4652 } 4653 4654 // VisualStudio defines setjmp as _setjmp 4655 #if defined(_MSC_VER) && defined(setjmp) && \ 4656 !defined(setjmp_undefined_for_msvc) 4657 # pragma push_macro("setjmp") 4658 # undef setjmp 4659 # define setjmp_undefined_for_msvc 4660 #endif 4661 4662 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4663 /// we want to emit this as a call to a named external function, return the name 4664 /// otherwise lower it and return null. 4665 const char * 4666 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4667 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4668 SDLoc sdl = getCurSDLoc(); 4669 DebugLoc dl = getCurDebugLoc(); 4670 SDValue Res; 4671 4672 switch (Intrinsic) { 4673 default: 4674 // By default, turn this into a target intrinsic node. 4675 visitTargetIntrinsic(I, Intrinsic); 4676 return nullptr; 4677 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4678 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4679 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4680 case Intrinsic::returnaddress: 4681 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(), 4682 getValue(I.getArgOperand(0)))); 4683 return nullptr; 4684 case Intrinsic::frameaddress: 4685 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(), 4686 getValue(I.getArgOperand(0)))); 4687 return nullptr; 4688 case Intrinsic::read_register: { 4689 Value *Reg = I.getArgOperand(0); 4690 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg)); 4691 EVT VT = TLI.getValueType(I.getType()); 4692 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName)); 4693 return nullptr; 4694 } 4695 case Intrinsic::write_register: { 4696 Value *Reg = I.getArgOperand(0); 4697 Value *RegValue = I.getArgOperand(1); 4698 SDValue Chain = getValue(RegValue).getOperand(0); 4699 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg)); 4700 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4701 RegName, getValue(RegValue))); 4702 return nullptr; 4703 } 4704 case Intrinsic::setjmp: 4705 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4706 case Intrinsic::longjmp: 4707 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4708 case Intrinsic::memcpy: { 4709 // Assert for address < 256 since we support only user defined address 4710 // spaces. 4711 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4712 < 256 && 4713 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4714 < 256 && 4715 "Unknown address space"); 4716 SDValue Op1 = getValue(I.getArgOperand(0)); 4717 SDValue Op2 = getValue(I.getArgOperand(1)); 4718 SDValue Op3 = getValue(I.getArgOperand(2)); 4719 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4720 if (!Align) 4721 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4722 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4723 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false, 4724 MachinePointerInfo(I.getArgOperand(0)), 4725 MachinePointerInfo(I.getArgOperand(1)))); 4726 return nullptr; 4727 } 4728 case Intrinsic::memset: { 4729 // Assert for address < 256 since we support only user defined address 4730 // spaces. 4731 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4732 < 256 && 4733 "Unknown address space"); 4734 SDValue Op1 = getValue(I.getArgOperand(0)); 4735 SDValue Op2 = getValue(I.getArgOperand(1)); 4736 SDValue Op3 = getValue(I.getArgOperand(2)); 4737 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4738 if (!Align) 4739 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4740 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4741 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4742 MachinePointerInfo(I.getArgOperand(0)))); 4743 return nullptr; 4744 } 4745 case Intrinsic::memmove: { 4746 // Assert for address < 256 since we support only user defined address 4747 // spaces. 4748 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4749 < 256 && 4750 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4751 < 256 && 4752 "Unknown address space"); 4753 SDValue Op1 = getValue(I.getArgOperand(0)); 4754 SDValue Op2 = getValue(I.getArgOperand(1)); 4755 SDValue Op3 = getValue(I.getArgOperand(2)); 4756 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4757 if (!Align) 4758 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4759 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4760 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4761 MachinePointerInfo(I.getArgOperand(0)), 4762 MachinePointerInfo(I.getArgOperand(1)))); 4763 return nullptr; 4764 } 4765 case Intrinsic::dbg_declare: { 4766 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4767 MDNode *Variable = DI.getVariable(); 4768 MDNode *Expression = DI.getExpression(); 4769 const Value *Address = DI.getAddress(); 4770 DIVariable DIVar(Variable); 4771 assert((!DIVar || DIVar.isVariable()) && 4772 "Variable in DbgDeclareInst should be either null or a DIVariable."); 4773 if (!Address || !DIVar) { 4774 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4775 return nullptr; 4776 } 4777 4778 // Check if address has undef value. 4779 if (isa<UndefValue>(Address) || 4780 (Address->use_empty() && !isa<Argument>(Address))) { 4781 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4782 return nullptr; 4783 } 4784 4785 SDValue &N = NodeMap[Address]; 4786 if (!N.getNode() && isa<Argument>(Address)) 4787 // Check unused arguments map. 4788 N = UnusedArgNodeMap[Address]; 4789 SDDbgValue *SDV; 4790 if (N.getNode()) { 4791 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4792 Address = BCI->getOperand(0); 4793 // Parameters are handled specially. 4794 bool isParameter = 4795 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable || 4796 isa<Argument>(Address)); 4797 4798 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4799 4800 if (isParameter && !AI) { 4801 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4802 if (FINode) 4803 // Byval parameter. We have a frame index at this point. 4804 SDV = DAG.getFrameIndexDbgValue( 4805 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder); 4806 else { 4807 // Address is an argument, so try to emit its dbg value using 4808 // virtual register info from the FuncInfo.ValueMap. 4809 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N); 4810 return nullptr; 4811 } 4812 } else if (AI) 4813 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4814 true, 0, dl, SDNodeOrder); 4815 else { 4816 // Can't do anything with other non-AI cases yet. 4817 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4818 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t"); 4819 DEBUG(Address->dump()); 4820 return nullptr; 4821 } 4822 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4823 } else { 4824 // If Address is an argument then try to emit its dbg value using 4825 // virtual register info from the FuncInfo.ValueMap. 4826 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, 4827 N)) { 4828 // If variable is pinned by a alloca in dominating bb then 4829 // use StaticAllocaMap. 4830 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4831 if (AI->getParent() != DI.getParent()) { 4832 DenseMap<const AllocaInst*, int>::iterator SI = 4833 FuncInfo.StaticAllocaMap.find(AI); 4834 if (SI != FuncInfo.StaticAllocaMap.end()) { 4835 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 4836 0, dl, SDNodeOrder); 4837 DAG.AddDbgValue(SDV, nullptr, false); 4838 return nullptr; 4839 } 4840 } 4841 } 4842 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4843 } 4844 } 4845 return nullptr; 4846 } 4847 case Intrinsic::dbg_value: { 4848 const DbgValueInst &DI = cast<DbgValueInst>(I); 4849 DIVariable DIVar(DI.getVariable()); 4850 assert((!DIVar || DIVar.isVariable()) && 4851 "Variable in DbgValueInst should be either null or a DIVariable."); 4852 if (!DIVar) 4853 return nullptr; 4854 4855 MDNode *Variable = DI.getVariable(); 4856 MDNode *Expression = DI.getExpression(); 4857 uint64_t Offset = DI.getOffset(); 4858 const Value *V = DI.getValue(); 4859 if (!V) 4860 return nullptr; 4861 4862 SDDbgValue *SDV; 4863 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4864 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 4865 SDNodeOrder); 4866 DAG.AddDbgValue(SDV, nullptr, false); 4867 } else { 4868 // Do not use getValue() in here; we don't want to generate code at 4869 // this point if it hasn't been done yet. 4870 SDValue N = NodeMap[V]; 4871 if (!N.getNode() && isa<Argument>(V)) 4872 // Check unused arguments map. 4873 N = UnusedArgNodeMap[V]; 4874 if (N.getNode()) { 4875 // A dbg.value for an alloca is always indirect. 4876 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 4877 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset, 4878 IsIndirect, N)) { 4879 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4880 IsIndirect, Offset, dl, SDNodeOrder); 4881 DAG.AddDbgValue(SDV, N.getNode(), false); 4882 } 4883 } else if (!V->use_empty() ) { 4884 // Do not call getValue(V) yet, as we don't want to generate code. 4885 // Remember it for later. 4886 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4887 DanglingDebugInfoMap[V] = DDI; 4888 } else { 4889 // We may expand this to cover more cases. One case where we have no 4890 // data available is an unreferenced parameter. 4891 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4892 } 4893 } 4894 4895 // Build a debug info table entry. 4896 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4897 V = BCI->getOperand(0); 4898 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4899 // Don't handle byval struct arguments or VLAs, for example. 4900 if (!AI) { 4901 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4902 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4903 return nullptr; 4904 } 4905 DenseMap<const AllocaInst*, int>::iterator SI = 4906 FuncInfo.StaticAllocaMap.find(AI); 4907 if (SI == FuncInfo.StaticAllocaMap.end()) 4908 return nullptr; // VLAs. 4909 return nullptr; 4910 } 4911 4912 case Intrinsic::eh_typeid_for: { 4913 // Find the type id for the given typeinfo. 4914 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 4915 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4916 Res = DAG.getConstant(TypeID, MVT::i32); 4917 setValue(&I, Res); 4918 return nullptr; 4919 } 4920 4921 case Intrinsic::eh_return_i32: 4922 case Intrinsic::eh_return_i64: 4923 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4924 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4925 MVT::Other, 4926 getControlRoot(), 4927 getValue(I.getArgOperand(0)), 4928 getValue(I.getArgOperand(1)))); 4929 return nullptr; 4930 case Intrinsic::eh_unwind_init: 4931 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4932 return nullptr; 4933 case Intrinsic::eh_dwarf_cfa: { 4934 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4935 TLI.getPointerTy()); 4936 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4937 CfaArg.getValueType(), 4938 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4939 CfaArg.getValueType()), 4940 CfaArg); 4941 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(), 4942 DAG.getConstant(0, TLI.getPointerTy())); 4943 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4944 FA, Offset)); 4945 return nullptr; 4946 } 4947 case Intrinsic::eh_sjlj_callsite: { 4948 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4949 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4950 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4951 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4952 4953 MMI.setCurrentCallSite(CI->getZExtValue()); 4954 return nullptr; 4955 } 4956 case Intrinsic::eh_sjlj_functioncontext: { 4957 // Get and store the index of the function context. 4958 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4959 AllocaInst *FnCtx = 4960 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4961 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4962 MFI->setFunctionContextIndex(FI); 4963 return nullptr; 4964 } 4965 case Intrinsic::eh_sjlj_setjmp: { 4966 SDValue Ops[2]; 4967 Ops[0] = getRoot(); 4968 Ops[1] = getValue(I.getArgOperand(0)); 4969 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4970 DAG.getVTList(MVT::i32, MVT::Other), Ops); 4971 setValue(&I, Op.getValue(0)); 4972 DAG.setRoot(Op.getValue(1)); 4973 return nullptr; 4974 } 4975 case Intrinsic::eh_sjlj_longjmp: { 4976 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4977 getRoot(), getValue(I.getArgOperand(0)))); 4978 return nullptr; 4979 } 4980 4981 case Intrinsic::masked_load: 4982 visitMaskedLoad(I); 4983 return nullptr; 4984 case Intrinsic::masked_store: 4985 visitMaskedStore(I); 4986 return nullptr; 4987 case Intrinsic::x86_mmx_pslli_w: 4988 case Intrinsic::x86_mmx_pslli_d: 4989 case Intrinsic::x86_mmx_pslli_q: 4990 case Intrinsic::x86_mmx_psrli_w: 4991 case Intrinsic::x86_mmx_psrli_d: 4992 case Intrinsic::x86_mmx_psrli_q: 4993 case Intrinsic::x86_mmx_psrai_w: 4994 case Intrinsic::x86_mmx_psrai_d: { 4995 SDValue ShAmt = getValue(I.getArgOperand(1)); 4996 if (isa<ConstantSDNode>(ShAmt)) { 4997 visitTargetIntrinsic(I, Intrinsic); 4998 return nullptr; 4999 } 5000 unsigned NewIntrinsic = 0; 5001 EVT ShAmtVT = MVT::v2i32; 5002 switch (Intrinsic) { 5003 case Intrinsic::x86_mmx_pslli_w: 5004 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 5005 break; 5006 case Intrinsic::x86_mmx_pslli_d: 5007 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 5008 break; 5009 case Intrinsic::x86_mmx_pslli_q: 5010 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 5011 break; 5012 case Intrinsic::x86_mmx_psrli_w: 5013 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 5014 break; 5015 case Intrinsic::x86_mmx_psrli_d: 5016 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 5017 break; 5018 case Intrinsic::x86_mmx_psrli_q: 5019 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 5020 break; 5021 case Intrinsic::x86_mmx_psrai_w: 5022 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 5023 break; 5024 case Intrinsic::x86_mmx_psrai_d: 5025 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 5026 break; 5027 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5028 } 5029 5030 // The vector shift intrinsics with scalars uses 32b shift amounts but 5031 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 5032 // to be zero. 5033 // We must do this early because v2i32 is not a legal type. 5034 SDValue ShOps[2]; 5035 ShOps[0] = ShAmt; 5036 ShOps[1] = DAG.getConstant(0, MVT::i32); 5037 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 5038 EVT DestVT = TLI.getValueType(I.getType()); 5039 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 5040 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 5041 DAG.getConstant(NewIntrinsic, MVT::i32), 5042 getValue(I.getArgOperand(0)), ShAmt); 5043 setValue(&I, Res); 5044 return nullptr; 5045 } 5046 case Intrinsic::x86_avx_vinsertf128_pd_256: 5047 case Intrinsic::x86_avx_vinsertf128_ps_256: 5048 case Intrinsic::x86_avx_vinsertf128_si_256: 5049 case Intrinsic::x86_avx2_vinserti128: { 5050 EVT DestVT = TLI.getValueType(I.getType()); 5051 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType()); 5052 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) * 5053 ElVT.getVectorNumElements(); 5054 Res = 5055 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT, 5056 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), 5057 DAG.getConstant(Idx, TLI.getVectorIdxTy())); 5058 setValue(&I, Res); 5059 return nullptr; 5060 } 5061 case Intrinsic::x86_avx_vextractf128_pd_256: 5062 case Intrinsic::x86_avx_vextractf128_ps_256: 5063 case Intrinsic::x86_avx_vextractf128_si_256: 5064 case Intrinsic::x86_avx2_vextracti128: { 5065 EVT DestVT = TLI.getValueType(I.getType()); 5066 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) * 5067 DestVT.getVectorNumElements(); 5068 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT, 5069 getValue(I.getArgOperand(0)), 5070 DAG.getConstant(Idx, TLI.getVectorIdxTy())); 5071 setValue(&I, Res); 5072 return nullptr; 5073 } 5074 case Intrinsic::convertff: 5075 case Intrinsic::convertfsi: 5076 case Intrinsic::convertfui: 5077 case Intrinsic::convertsif: 5078 case Intrinsic::convertuif: 5079 case Intrinsic::convertss: 5080 case Intrinsic::convertsu: 5081 case Intrinsic::convertus: 5082 case Intrinsic::convertuu: { 5083 ISD::CvtCode Code = ISD::CVT_INVALID; 5084 switch (Intrinsic) { 5085 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5086 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 5087 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 5088 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 5089 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 5090 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 5091 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 5092 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 5093 case Intrinsic::convertus: Code = ISD::CVT_US; break; 5094 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 5095 } 5096 EVT DestVT = TLI.getValueType(I.getType()); 5097 const Value *Op1 = I.getArgOperand(0); 5098 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 5099 DAG.getValueType(DestVT), 5100 DAG.getValueType(getValue(Op1).getValueType()), 5101 getValue(I.getArgOperand(1)), 5102 getValue(I.getArgOperand(2)), 5103 Code); 5104 setValue(&I, Res); 5105 return nullptr; 5106 } 5107 case Intrinsic::powi: 5108 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 5109 getValue(I.getArgOperand(1)), DAG)); 5110 return nullptr; 5111 case Intrinsic::log: 5112 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5113 return nullptr; 5114 case Intrinsic::log2: 5115 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5116 return nullptr; 5117 case Intrinsic::log10: 5118 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5119 return nullptr; 5120 case Intrinsic::exp: 5121 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5122 return nullptr; 5123 case Intrinsic::exp2: 5124 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 5125 return nullptr; 5126 case Intrinsic::pow: 5127 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 5128 getValue(I.getArgOperand(1)), DAG, TLI)); 5129 return nullptr; 5130 case Intrinsic::sqrt: 5131 case Intrinsic::fabs: 5132 case Intrinsic::sin: 5133 case Intrinsic::cos: 5134 case Intrinsic::floor: 5135 case Intrinsic::ceil: 5136 case Intrinsic::trunc: 5137 case Intrinsic::rint: 5138 case Intrinsic::nearbyint: 5139 case Intrinsic::round: { 5140 unsigned Opcode; 5141 switch (Intrinsic) { 5142 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5143 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 5144 case Intrinsic::fabs: Opcode = ISD::FABS; break; 5145 case Intrinsic::sin: Opcode = ISD::FSIN; break; 5146 case Intrinsic::cos: Opcode = ISD::FCOS; break; 5147 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 5148 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 5149 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 5150 case Intrinsic::rint: Opcode = ISD::FRINT; break; 5151 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 5152 case Intrinsic::round: Opcode = ISD::FROUND; break; 5153 } 5154 5155 setValue(&I, DAG.getNode(Opcode, sdl, 5156 getValue(I.getArgOperand(0)).getValueType(), 5157 getValue(I.getArgOperand(0)))); 5158 return nullptr; 5159 } 5160 case Intrinsic::minnum: 5161 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 5162 getValue(I.getArgOperand(0)).getValueType(), 5163 getValue(I.getArgOperand(0)), 5164 getValue(I.getArgOperand(1)))); 5165 return nullptr; 5166 case Intrinsic::maxnum: 5167 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 5168 getValue(I.getArgOperand(0)).getValueType(), 5169 getValue(I.getArgOperand(0)), 5170 getValue(I.getArgOperand(1)))); 5171 return nullptr; 5172 case Intrinsic::copysign: 5173 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 5174 getValue(I.getArgOperand(0)).getValueType(), 5175 getValue(I.getArgOperand(0)), 5176 getValue(I.getArgOperand(1)))); 5177 return nullptr; 5178 case Intrinsic::fma: 5179 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5180 getValue(I.getArgOperand(0)).getValueType(), 5181 getValue(I.getArgOperand(0)), 5182 getValue(I.getArgOperand(1)), 5183 getValue(I.getArgOperand(2)))); 5184 return nullptr; 5185 case Intrinsic::fmuladd: { 5186 EVT VT = TLI.getValueType(I.getType()); 5187 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 5188 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 5189 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5190 getValue(I.getArgOperand(0)).getValueType(), 5191 getValue(I.getArgOperand(0)), 5192 getValue(I.getArgOperand(1)), 5193 getValue(I.getArgOperand(2)))); 5194 } else { 5195 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 5196 getValue(I.getArgOperand(0)).getValueType(), 5197 getValue(I.getArgOperand(0)), 5198 getValue(I.getArgOperand(1))); 5199 SDValue Add = DAG.getNode(ISD::FADD, sdl, 5200 getValue(I.getArgOperand(0)).getValueType(), 5201 Mul, 5202 getValue(I.getArgOperand(2))); 5203 setValue(&I, Add); 5204 } 5205 return nullptr; 5206 } 5207 case Intrinsic::convert_to_fp16: 5208 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 5209 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 5210 getValue(I.getArgOperand(0)), 5211 DAG.getTargetConstant(0, MVT::i32)))); 5212 return nullptr; 5213 case Intrinsic::convert_from_fp16: 5214 setValue(&I, 5215 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()), 5216 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 5217 getValue(I.getArgOperand(0))))); 5218 return nullptr; 5219 case Intrinsic::pcmarker: { 5220 SDValue Tmp = getValue(I.getArgOperand(0)); 5221 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 5222 return nullptr; 5223 } 5224 case Intrinsic::readcyclecounter: { 5225 SDValue Op = getRoot(); 5226 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 5227 DAG.getVTList(MVT::i64, MVT::Other), Op); 5228 setValue(&I, Res); 5229 DAG.setRoot(Res.getValue(1)); 5230 return nullptr; 5231 } 5232 case Intrinsic::bswap: 5233 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 5234 getValue(I.getArgOperand(0)).getValueType(), 5235 getValue(I.getArgOperand(0)))); 5236 return nullptr; 5237 case Intrinsic::cttz: { 5238 SDValue Arg = getValue(I.getArgOperand(0)); 5239 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5240 EVT Ty = Arg.getValueType(); 5241 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 5242 sdl, Ty, Arg)); 5243 return nullptr; 5244 } 5245 case Intrinsic::ctlz: { 5246 SDValue Arg = getValue(I.getArgOperand(0)); 5247 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5248 EVT Ty = Arg.getValueType(); 5249 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 5250 sdl, Ty, Arg)); 5251 return nullptr; 5252 } 5253 case Intrinsic::ctpop: { 5254 SDValue Arg = getValue(I.getArgOperand(0)); 5255 EVT Ty = Arg.getValueType(); 5256 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 5257 return nullptr; 5258 } 5259 case Intrinsic::stacksave: { 5260 SDValue Op = getRoot(); 5261 Res = DAG.getNode(ISD::STACKSAVE, sdl, 5262 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op); 5263 setValue(&I, Res); 5264 DAG.setRoot(Res.getValue(1)); 5265 return nullptr; 5266 } 5267 case Intrinsic::stackrestore: { 5268 Res = getValue(I.getArgOperand(0)); 5269 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 5270 return nullptr; 5271 } 5272 case Intrinsic::stackprotector: { 5273 // Emit code into the DAG to store the stack guard onto the stack. 5274 MachineFunction &MF = DAG.getMachineFunction(); 5275 MachineFrameInfo *MFI = MF.getFrameInfo(); 5276 EVT PtrTy = TLI.getPointerTy(); 5277 SDValue Src, Chain = getRoot(); 5278 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand(); 5279 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr); 5280 5281 // See if Ptr is a bitcast. If it is, look through it and see if we can get 5282 // global variable __stack_chk_guard. 5283 if (!GV) 5284 if (const Operator *BC = dyn_cast<Operator>(Ptr)) 5285 if (BC->getOpcode() == Instruction::BitCast) 5286 GV = dyn_cast<GlobalVariable>(BC->getOperand(0)); 5287 5288 if (GV && TLI.useLoadStackGuardNode()) { 5289 // Emit a LOAD_STACK_GUARD node. 5290 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, 5291 sdl, PtrTy, Chain); 5292 MachinePointerInfo MPInfo(GV); 5293 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 5294 unsigned Flags = MachineMemOperand::MOLoad | 5295 MachineMemOperand::MOInvariant; 5296 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, 5297 PtrTy.getSizeInBits() / 8, 5298 DAG.getEVTAlignment(PtrTy)); 5299 Node->setMemRefs(MemRefs, MemRefs + 1); 5300 5301 // Copy the guard value to a virtual register so that it can be 5302 // retrieved in the epilogue. 5303 Src = SDValue(Node, 0); 5304 const TargetRegisterClass *RC = 5305 TLI.getRegClassFor(Src.getSimpleValueType()); 5306 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC); 5307 5308 SPDescriptor.setGuardReg(Reg); 5309 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src); 5310 } else { 5311 Src = getValue(I.getArgOperand(0)); // The guard's value. 5312 } 5313 5314 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 5315 5316 int FI = FuncInfo.StaticAllocaMap[Slot]; 5317 MFI->setStackProtectorIndex(FI); 5318 5319 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 5320 5321 // Store the stack protector onto the stack. 5322 Res = DAG.getStore(Chain, sdl, Src, FIN, 5323 MachinePointerInfo::getFixedStack(FI), 5324 true, false, 0); 5325 setValue(&I, Res); 5326 DAG.setRoot(Res); 5327 return nullptr; 5328 } 5329 case Intrinsic::objectsize: { 5330 // If we don't know by now, we're never going to know. 5331 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 5332 5333 assert(CI && "Non-constant type in __builtin_object_size?"); 5334 5335 SDValue Arg = getValue(I.getCalledValue()); 5336 EVT Ty = Arg.getValueType(); 5337 5338 if (CI->isZero()) 5339 Res = DAG.getConstant(-1ULL, Ty); 5340 else 5341 Res = DAG.getConstant(0, Ty); 5342 5343 setValue(&I, Res); 5344 return nullptr; 5345 } 5346 case Intrinsic::annotation: 5347 case Intrinsic::ptr_annotation: 5348 // Drop the intrinsic, but forward the value 5349 setValue(&I, getValue(I.getOperand(0))); 5350 return nullptr; 5351 case Intrinsic::assume: 5352 case Intrinsic::var_annotation: 5353 // Discard annotate attributes and assumptions 5354 return nullptr; 5355 5356 case Intrinsic::init_trampoline: { 5357 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 5358 5359 SDValue Ops[6]; 5360 Ops[0] = getRoot(); 5361 Ops[1] = getValue(I.getArgOperand(0)); 5362 Ops[2] = getValue(I.getArgOperand(1)); 5363 Ops[3] = getValue(I.getArgOperand(2)); 5364 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 5365 Ops[5] = DAG.getSrcValue(F); 5366 5367 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 5368 5369 DAG.setRoot(Res); 5370 return nullptr; 5371 } 5372 case Intrinsic::adjust_trampoline: { 5373 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 5374 TLI.getPointerTy(), 5375 getValue(I.getArgOperand(0)))); 5376 return nullptr; 5377 } 5378 case Intrinsic::gcroot: 5379 if (GFI) { 5380 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 5381 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 5382 5383 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 5384 GFI->addStackRoot(FI->getIndex(), TypeMap); 5385 } 5386 return nullptr; 5387 case Intrinsic::gcread: 5388 case Intrinsic::gcwrite: 5389 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 5390 case Intrinsic::flt_rounds: 5391 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 5392 return nullptr; 5393 5394 case Intrinsic::expect: { 5395 // Just replace __builtin_expect(exp, c) with EXP. 5396 setValue(&I, getValue(I.getArgOperand(0))); 5397 return nullptr; 5398 } 5399 5400 case Intrinsic::debugtrap: 5401 case Intrinsic::trap: { 5402 StringRef TrapFuncName = TM.Options.getTrapFunctionName(); 5403 if (TrapFuncName.empty()) { 5404 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 5405 ISD::TRAP : ISD::DEBUGTRAP; 5406 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 5407 return nullptr; 5408 } 5409 TargetLowering::ArgListTy Args; 5410 5411 TargetLowering::CallLoweringInfo CLI(DAG); 5412 CLI.setDebugLoc(sdl).setChain(getRoot()) 5413 .setCallee(CallingConv::C, I.getType(), 5414 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()), 5415 std::move(Args), 0); 5416 5417 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5418 DAG.setRoot(Result.second); 5419 return nullptr; 5420 } 5421 5422 case Intrinsic::uadd_with_overflow: 5423 case Intrinsic::sadd_with_overflow: 5424 case Intrinsic::usub_with_overflow: 5425 case Intrinsic::ssub_with_overflow: 5426 case Intrinsic::umul_with_overflow: 5427 case Intrinsic::smul_with_overflow: { 5428 ISD::NodeType Op; 5429 switch (Intrinsic) { 5430 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5431 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 5432 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 5433 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 5434 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 5435 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 5436 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 5437 } 5438 SDValue Op1 = getValue(I.getArgOperand(0)); 5439 SDValue Op2 = getValue(I.getArgOperand(1)); 5440 5441 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 5442 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 5443 return nullptr; 5444 } 5445 case Intrinsic::prefetch: { 5446 SDValue Ops[5]; 5447 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 5448 Ops[0] = getRoot(); 5449 Ops[1] = getValue(I.getArgOperand(0)); 5450 Ops[2] = getValue(I.getArgOperand(1)); 5451 Ops[3] = getValue(I.getArgOperand(2)); 5452 Ops[4] = getValue(I.getArgOperand(3)); 5453 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 5454 DAG.getVTList(MVT::Other), Ops, 5455 EVT::getIntegerVT(*Context, 8), 5456 MachinePointerInfo(I.getArgOperand(0)), 5457 0, /* align */ 5458 false, /* volatile */ 5459 rw==0, /* read */ 5460 rw==1)); /* write */ 5461 return nullptr; 5462 } 5463 case Intrinsic::lifetime_start: 5464 case Intrinsic::lifetime_end: { 5465 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 5466 // Stack coloring is not enabled in O0, discard region information. 5467 if (TM.getOptLevel() == CodeGenOpt::None) 5468 return nullptr; 5469 5470 SmallVector<Value *, 4> Allocas; 5471 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL); 5472 5473 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 5474 E = Allocas.end(); Object != E; ++Object) { 5475 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 5476 5477 // Could not find an Alloca. 5478 if (!LifetimeObject) 5479 continue; 5480 5481 // First check that the Alloca is static, otherwise it won't have a 5482 // valid frame index. 5483 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 5484 if (SI == FuncInfo.StaticAllocaMap.end()) 5485 return nullptr; 5486 5487 int FI = SI->second; 5488 5489 SDValue Ops[2]; 5490 Ops[0] = getRoot(); 5491 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true); 5492 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 5493 5494 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 5495 DAG.setRoot(Res); 5496 } 5497 return nullptr; 5498 } 5499 case Intrinsic::invariant_start: 5500 // Discard region information. 5501 setValue(&I, DAG.getUNDEF(TLI.getPointerTy())); 5502 return nullptr; 5503 case Intrinsic::invariant_end: 5504 // Discard region information. 5505 return nullptr; 5506 case Intrinsic::stackprotectorcheck: { 5507 // Do not actually emit anything for this basic block. Instead we initialize 5508 // the stack protector descriptor and export the guard variable so we can 5509 // access it in FinishBasicBlock. 5510 const BasicBlock *BB = I.getParent(); 5511 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 5512 ExportFromCurrentBlock(SPDescriptor.getGuard()); 5513 5514 // Flush our exports since we are going to process a terminator. 5515 (void)getControlRoot(); 5516 return nullptr; 5517 } 5518 case Intrinsic::clear_cache: 5519 return TLI.getClearCacheBuiltinName(); 5520 case Intrinsic::donothing: 5521 // ignore 5522 return nullptr; 5523 case Intrinsic::experimental_stackmap: { 5524 visitStackmap(I); 5525 return nullptr; 5526 } 5527 case Intrinsic::experimental_patchpoint_void: 5528 case Intrinsic::experimental_patchpoint_i64: { 5529 visitPatchpoint(&I); 5530 return nullptr; 5531 } 5532 } 5533 } 5534 5535 std::pair<SDValue, SDValue> 5536 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5537 MachineBasicBlock *LandingPad) { 5538 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5539 MCSymbol *BeginLabel = nullptr; 5540 5541 if (LandingPad) { 5542 // Insert a label before the invoke call to mark the try range. This can be 5543 // used to detect deletion of the invoke via the MachineModuleInfo. 5544 BeginLabel = MMI.getContext().CreateTempSymbol(); 5545 5546 // For SjLj, keep track of which landing pads go with which invokes 5547 // so as to maintain the ordering of pads in the LSDA. 5548 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5549 if (CallSiteIndex) { 5550 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5551 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex); 5552 5553 // Now that the call site is handled, stop tracking it. 5554 MMI.setCurrentCallSite(0); 5555 } 5556 5557 // Both PendingLoads and PendingExports must be flushed here; 5558 // this call might not return. 5559 (void)getRoot(); 5560 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5561 5562 CLI.setChain(getRoot()); 5563 } 5564 5565 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering(); 5566 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI); 5567 5568 assert((CLI.IsTailCall || Result.second.getNode()) && 5569 "Non-null chain expected with non-tail call!"); 5570 assert((Result.second.getNode() || !Result.first.getNode()) && 5571 "Null value expected with tail call!"); 5572 5573 if (!Result.second.getNode()) { 5574 // As a special case, a null chain means that a tail call has been emitted 5575 // and the DAG root is already updated. 5576 HasTailCall = true; 5577 5578 // Since there's no actual continuation from this block, nothing can be 5579 // relying on us setting vregs for them. 5580 PendingExports.clear(); 5581 } else { 5582 DAG.setRoot(Result.second); 5583 } 5584 5585 if (LandingPad) { 5586 // Insert a label at the end of the invoke call to mark the try range. This 5587 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5588 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol(); 5589 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5590 5591 // Inform MachineModuleInfo of range. 5592 MMI.addInvoke(LandingPad, BeginLabel, EndLabel); 5593 } 5594 5595 return Result; 5596 } 5597 5598 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5599 bool isTailCall, 5600 MachineBasicBlock *LandingPad) { 5601 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5602 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5603 Type *RetTy = FTy->getReturnType(); 5604 5605 TargetLowering::ArgListTy Args; 5606 TargetLowering::ArgListEntry Entry; 5607 Args.reserve(CS.arg_size()); 5608 5609 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5610 i != e; ++i) { 5611 const Value *V = *i; 5612 5613 // Skip empty types 5614 if (V->getType()->isEmptyTy()) 5615 continue; 5616 5617 SDValue ArgNode = getValue(V); 5618 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5619 5620 // Skip the first return-type Attribute to get to params. 5621 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5622 Args.push_back(Entry); 5623 } 5624 5625 // Check if target-independent constraints permit a tail call here. 5626 // Target-dependent constraints are checked within TLI->LowerCallTo. 5627 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5628 isTailCall = false; 5629 5630 TargetLowering::CallLoweringInfo CLI(DAG); 5631 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 5632 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5633 .setTailCall(isTailCall); 5634 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad); 5635 5636 if (Result.first.getNode()) 5637 setValue(CS.getInstruction(), Result.first); 5638 } 5639 5640 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5641 /// value is equal or not-equal to zero. 5642 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5643 for (const User *U : V->users()) { 5644 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5645 if (IC->isEquality()) 5646 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5647 if (C->isNullValue()) 5648 continue; 5649 // Unknown instruction. 5650 return false; 5651 } 5652 return true; 5653 } 5654 5655 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5656 Type *LoadTy, 5657 SelectionDAGBuilder &Builder) { 5658 5659 // Check to see if this load can be trivially constant folded, e.g. if the 5660 // input is from a string literal. 5661 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5662 // Cast pointer to the type we really want to load. 5663 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5664 PointerType::getUnqual(LoadTy)); 5665 5666 if (const Constant *LoadCst = 5667 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 5668 Builder.DL)) 5669 return Builder.getValue(LoadCst); 5670 } 5671 5672 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5673 // still constant memory, the input chain can be the entry node. 5674 SDValue Root; 5675 bool ConstantMemory = false; 5676 5677 // Do not serialize (non-volatile) loads of constant memory with anything. 5678 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5679 Root = Builder.DAG.getEntryNode(); 5680 ConstantMemory = true; 5681 } else { 5682 // Do not serialize non-volatile loads against each other. 5683 Root = Builder.DAG.getRoot(); 5684 } 5685 5686 SDValue Ptr = Builder.getValue(PtrVal); 5687 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5688 Ptr, MachinePointerInfo(PtrVal), 5689 false /*volatile*/, 5690 false /*nontemporal*/, 5691 false /*isinvariant*/, 1 /* align=1 */); 5692 5693 if (!ConstantMemory) 5694 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5695 return LoadVal; 5696 } 5697 5698 /// processIntegerCallValue - Record the value for an instruction that 5699 /// produces an integer result, converting the type where necessary. 5700 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5701 SDValue Value, 5702 bool IsSigned) { 5703 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true); 5704 if (IsSigned) 5705 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5706 else 5707 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5708 setValue(&I, Value); 5709 } 5710 5711 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5712 /// If so, return true and lower it, otherwise return false and it will be 5713 /// lowered like a normal call. 5714 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5715 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5716 if (I.getNumArgOperands() != 3) 5717 return false; 5718 5719 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5720 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5721 !I.getArgOperand(2)->getType()->isIntegerTy() || 5722 !I.getType()->isIntegerTy()) 5723 return false; 5724 5725 const Value *Size = I.getArgOperand(2); 5726 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5727 if (CSize && CSize->getZExtValue() == 0) { 5728 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true); 5729 setValue(&I, DAG.getConstant(0, CallVT)); 5730 return true; 5731 } 5732 5733 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5734 std::pair<SDValue, SDValue> Res = 5735 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5736 getValue(LHS), getValue(RHS), getValue(Size), 5737 MachinePointerInfo(LHS), 5738 MachinePointerInfo(RHS)); 5739 if (Res.first.getNode()) { 5740 processIntegerCallValue(I, Res.first, true); 5741 PendingLoads.push_back(Res.second); 5742 return true; 5743 } 5744 5745 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5746 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5747 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5748 bool ActuallyDoIt = true; 5749 MVT LoadVT; 5750 Type *LoadTy; 5751 switch (CSize->getZExtValue()) { 5752 default: 5753 LoadVT = MVT::Other; 5754 LoadTy = nullptr; 5755 ActuallyDoIt = false; 5756 break; 5757 case 2: 5758 LoadVT = MVT::i16; 5759 LoadTy = Type::getInt16Ty(CSize->getContext()); 5760 break; 5761 case 4: 5762 LoadVT = MVT::i32; 5763 LoadTy = Type::getInt32Ty(CSize->getContext()); 5764 break; 5765 case 8: 5766 LoadVT = MVT::i64; 5767 LoadTy = Type::getInt64Ty(CSize->getContext()); 5768 break; 5769 /* 5770 case 16: 5771 LoadVT = MVT::v4i32; 5772 LoadTy = Type::getInt32Ty(CSize->getContext()); 5773 LoadTy = VectorType::get(LoadTy, 4); 5774 break; 5775 */ 5776 } 5777 5778 // This turns into unaligned loads. We only do this if the target natively 5779 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5780 // we'll only produce a small number of byte loads. 5781 5782 // Require that we can find a legal MVT, and only do this if the target 5783 // supports unaligned loads of that type. Expanding into byte loads would 5784 // bloat the code. 5785 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5786 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5787 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5788 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5789 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5790 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5791 // TODO: Check alignment of src and dest ptrs. 5792 if (!TLI.isTypeLegal(LoadVT) || 5793 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 5794 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 5795 ActuallyDoIt = false; 5796 } 5797 5798 if (ActuallyDoIt) { 5799 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5800 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5801 5802 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5803 ISD::SETNE); 5804 processIntegerCallValue(I, Res, false); 5805 return true; 5806 } 5807 } 5808 5809 5810 return false; 5811 } 5812 5813 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5814 /// form. If so, return true and lower it, otherwise return false and it 5815 /// will be lowered like a normal call. 5816 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5817 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5818 if (I.getNumArgOperands() != 3) 5819 return false; 5820 5821 const Value *Src = I.getArgOperand(0); 5822 const Value *Char = I.getArgOperand(1); 5823 const Value *Length = I.getArgOperand(2); 5824 if (!Src->getType()->isPointerTy() || 5825 !Char->getType()->isIntegerTy() || 5826 !Length->getType()->isIntegerTy() || 5827 !I.getType()->isPointerTy()) 5828 return false; 5829 5830 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5831 std::pair<SDValue, SDValue> Res = 5832 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5833 getValue(Src), getValue(Char), getValue(Length), 5834 MachinePointerInfo(Src)); 5835 if (Res.first.getNode()) { 5836 setValue(&I, Res.first); 5837 PendingLoads.push_back(Res.second); 5838 return true; 5839 } 5840 5841 return false; 5842 } 5843 5844 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5845 /// optimized form. If so, return true and lower it, otherwise return false 5846 /// and it will be lowered like a normal call. 5847 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5848 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5849 if (I.getNumArgOperands() != 2) 5850 return false; 5851 5852 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5853 if (!Arg0->getType()->isPointerTy() || 5854 !Arg1->getType()->isPointerTy() || 5855 !I.getType()->isPointerTy()) 5856 return false; 5857 5858 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5859 std::pair<SDValue, SDValue> Res = 5860 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5861 getValue(Arg0), getValue(Arg1), 5862 MachinePointerInfo(Arg0), 5863 MachinePointerInfo(Arg1), isStpcpy); 5864 if (Res.first.getNode()) { 5865 setValue(&I, Res.first); 5866 DAG.setRoot(Res.second); 5867 return true; 5868 } 5869 5870 return false; 5871 } 5872 5873 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5874 /// If so, return true and lower it, otherwise return false and it will be 5875 /// lowered like a normal call. 5876 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5877 // Verify that the prototype makes sense. int strcmp(void*,void*) 5878 if (I.getNumArgOperands() != 2) 5879 return false; 5880 5881 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5882 if (!Arg0->getType()->isPointerTy() || 5883 !Arg1->getType()->isPointerTy() || 5884 !I.getType()->isIntegerTy()) 5885 return false; 5886 5887 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5888 std::pair<SDValue, SDValue> Res = 5889 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5890 getValue(Arg0), getValue(Arg1), 5891 MachinePointerInfo(Arg0), 5892 MachinePointerInfo(Arg1)); 5893 if (Res.first.getNode()) { 5894 processIntegerCallValue(I, Res.first, true); 5895 PendingLoads.push_back(Res.second); 5896 return true; 5897 } 5898 5899 return false; 5900 } 5901 5902 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5903 /// form. If so, return true and lower it, otherwise return false and it 5904 /// will be lowered like a normal call. 5905 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5906 // Verify that the prototype makes sense. size_t strlen(char *) 5907 if (I.getNumArgOperands() != 1) 5908 return false; 5909 5910 const Value *Arg0 = I.getArgOperand(0); 5911 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5912 return false; 5913 5914 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5915 std::pair<SDValue, SDValue> Res = 5916 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5917 getValue(Arg0), MachinePointerInfo(Arg0)); 5918 if (Res.first.getNode()) { 5919 processIntegerCallValue(I, Res.first, false); 5920 PendingLoads.push_back(Res.second); 5921 return true; 5922 } 5923 5924 return false; 5925 } 5926 5927 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5928 /// form. If so, return true and lower it, otherwise return false and it 5929 /// will be lowered like a normal call. 5930 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5931 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5932 if (I.getNumArgOperands() != 2) 5933 return false; 5934 5935 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5936 if (!Arg0->getType()->isPointerTy() || 5937 !Arg1->getType()->isIntegerTy() || 5938 !I.getType()->isIntegerTy()) 5939 return false; 5940 5941 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5942 std::pair<SDValue, SDValue> Res = 5943 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5944 getValue(Arg0), getValue(Arg1), 5945 MachinePointerInfo(Arg0)); 5946 if (Res.first.getNode()) { 5947 processIntegerCallValue(I, Res.first, false); 5948 PendingLoads.push_back(Res.second); 5949 return true; 5950 } 5951 5952 return false; 5953 } 5954 5955 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5956 /// operation (as expected), translate it to an SDNode with the specified opcode 5957 /// and return true. 5958 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5959 unsigned Opcode) { 5960 // Sanity check that it really is a unary floating-point call. 5961 if (I.getNumArgOperands() != 1 || 5962 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5963 I.getType() != I.getArgOperand(0)->getType() || 5964 !I.onlyReadsMemory()) 5965 return false; 5966 5967 SDValue Tmp = getValue(I.getArgOperand(0)); 5968 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5969 return true; 5970 } 5971 5972 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 5973 /// operation (as expected), translate it to an SDNode with the specified opcode 5974 /// and return true. 5975 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 5976 unsigned Opcode) { 5977 // Sanity check that it really is a binary floating-point call. 5978 if (I.getNumArgOperands() != 2 || 5979 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5980 I.getType() != I.getArgOperand(0)->getType() || 5981 I.getType() != I.getArgOperand(1)->getType() || 5982 !I.onlyReadsMemory()) 5983 return false; 5984 5985 SDValue Tmp0 = getValue(I.getArgOperand(0)); 5986 SDValue Tmp1 = getValue(I.getArgOperand(1)); 5987 EVT VT = Tmp0.getValueType(); 5988 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 5989 return true; 5990 } 5991 5992 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5993 // Handle inline assembly differently. 5994 if (isa<InlineAsm>(I.getCalledValue())) { 5995 visitInlineAsm(&I); 5996 return; 5997 } 5998 5999 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6000 ComputeUsesVAFloatArgument(I, &MMI); 6001 6002 const char *RenameFn = nullptr; 6003 if (Function *F = I.getCalledFunction()) { 6004 if (F->isDeclaration()) { 6005 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 6006 if (unsigned IID = II->getIntrinsicID(F)) { 6007 RenameFn = visitIntrinsicCall(I, IID); 6008 if (!RenameFn) 6009 return; 6010 } 6011 } 6012 if (unsigned IID = F->getIntrinsicID()) { 6013 RenameFn = visitIntrinsicCall(I, IID); 6014 if (!RenameFn) 6015 return; 6016 } 6017 } 6018 6019 // Check for well-known libc/libm calls. If the function is internal, it 6020 // can't be a library call. 6021 LibFunc::Func Func; 6022 if (!F->hasLocalLinkage() && F->hasName() && 6023 LibInfo->getLibFunc(F->getName(), Func) && 6024 LibInfo->hasOptimizedCodeGen(Func)) { 6025 switch (Func) { 6026 default: break; 6027 case LibFunc::copysign: 6028 case LibFunc::copysignf: 6029 case LibFunc::copysignl: 6030 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 6031 I.getArgOperand(0)->getType()->isFloatingPointTy() && 6032 I.getType() == I.getArgOperand(0)->getType() && 6033 I.getType() == I.getArgOperand(1)->getType() && 6034 I.onlyReadsMemory()) { 6035 SDValue LHS = getValue(I.getArgOperand(0)); 6036 SDValue RHS = getValue(I.getArgOperand(1)); 6037 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 6038 LHS.getValueType(), LHS, RHS)); 6039 return; 6040 } 6041 break; 6042 case LibFunc::fabs: 6043 case LibFunc::fabsf: 6044 case LibFunc::fabsl: 6045 if (visitUnaryFloatCall(I, ISD::FABS)) 6046 return; 6047 break; 6048 case LibFunc::fmin: 6049 case LibFunc::fminf: 6050 case LibFunc::fminl: 6051 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 6052 return; 6053 break; 6054 case LibFunc::fmax: 6055 case LibFunc::fmaxf: 6056 case LibFunc::fmaxl: 6057 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 6058 return; 6059 break; 6060 case LibFunc::sin: 6061 case LibFunc::sinf: 6062 case LibFunc::sinl: 6063 if (visitUnaryFloatCall(I, ISD::FSIN)) 6064 return; 6065 break; 6066 case LibFunc::cos: 6067 case LibFunc::cosf: 6068 case LibFunc::cosl: 6069 if (visitUnaryFloatCall(I, ISD::FCOS)) 6070 return; 6071 break; 6072 case LibFunc::sqrt: 6073 case LibFunc::sqrtf: 6074 case LibFunc::sqrtl: 6075 case LibFunc::sqrt_finite: 6076 case LibFunc::sqrtf_finite: 6077 case LibFunc::sqrtl_finite: 6078 if (visitUnaryFloatCall(I, ISD::FSQRT)) 6079 return; 6080 break; 6081 case LibFunc::floor: 6082 case LibFunc::floorf: 6083 case LibFunc::floorl: 6084 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 6085 return; 6086 break; 6087 case LibFunc::nearbyint: 6088 case LibFunc::nearbyintf: 6089 case LibFunc::nearbyintl: 6090 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 6091 return; 6092 break; 6093 case LibFunc::ceil: 6094 case LibFunc::ceilf: 6095 case LibFunc::ceill: 6096 if (visitUnaryFloatCall(I, ISD::FCEIL)) 6097 return; 6098 break; 6099 case LibFunc::rint: 6100 case LibFunc::rintf: 6101 case LibFunc::rintl: 6102 if (visitUnaryFloatCall(I, ISD::FRINT)) 6103 return; 6104 break; 6105 case LibFunc::round: 6106 case LibFunc::roundf: 6107 case LibFunc::roundl: 6108 if (visitUnaryFloatCall(I, ISD::FROUND)) 6109 return; 6110 break; 6111 case LibFunc::trunc: 6112 case LibFunc::truncf: 6113 case LibFunc::truncl: 6114 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 6115 return; 6116 break; 6117 case LibFunc::log2: 6118 case LibFunc::log2f: 6119 case LibFunc::log2l: 6120 if (visitUnaryFloatCall(I, ISD::FLOG2)) 6121 return; 6122 break; 6123 case LibFunc::exp2: 6124 case LibFunc::exp2f: 6125 case LibFunc::exp2l: 6126 if (visitUnaryFloatCall(I, ISD::FEXP2)) 6127 return; 6128 break; 6129 case LibFunc::memcmp: 6130 if (visitMemCmpCall(I)) 6131 return; 6132 break; 6133 case LibFunc::memchr: 6134 if (visitMemChrCall(I)) 6135 return; 6136 break; 6137 case LibFunc::strcpy: 6138 if (visitStrCpyCall(I, false)) 6139 return; 6140 break; 6141 case LibFunc::stpcpy: 6142 if (visitStrCpyCall(I, true)) 6143 return; 6144 break; 6145 case LibFunc::strcmp: 6146 if (visitStrCmpCall(I)) 6147 return; 6148 break; 6149 case LibFunc::strlen: 6150 if (visitStrLenCall(I)) 6151 return; 6152 break; 6153 case LibFunc::strnlen: 6154 if (visitStrNLenCall(I)) 6155 return; 6156 break; 6157 } 6158 } 6159 } 6160 6161 SDValue Callee; 6162 if (!RenameFn) 6163 Callee = getValue(I.getCalledValue()); 6164 else 6165 Callee = DAG.getExternalSymbol(RenameFn, 6166 DAG.getTargetLoweringInfo().getPointerTy()); 6167 6168 // Check if we can potentially perform a tail call. More detailed checking is 6169 // be done within LowerCallTo, after more information about the call is known. 6170 LowerCallTo(&I, Callee, I.isTailCall()); 6171 } 6172 6173 namespace { 6174 6175 /// AsmOperandInfo - This contains information for each constraint that we are 6176 /// lowering. 6177 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 6178 public: 6179 /// CallOperand - If this is the result output operand or a clobber 6180 /// this is null, otherwise it is the incoming operand to the CallInst. 6181 /// This gets modified as the asm is processed. 6182 SDValue CallOperand; 6183 6184 /// AssignedRegs - If this is a register or register class operand, this 6185 /// contains the set of register corresponding to the operand. 6186 RegsForValue AssignedRegs; 6187 6188 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 6189 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 6190 } 6191 6192 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 6193 /// corresponds to. If there is no Value* for this operand, it returns 6194 /// MVT::Other. 6195 EVT getCallOperandValEVT(LLVMContext &Context, 6196 const TargetLowering &TLI, 6197 const DataLayout *DL) const { 6198 if (!CallOperandVal) return MVT::Other; 6199 6200 if (isa<BasicBlock>(CallOperandVal)) 6201 return TLI.getPointerTy(); 6202 6203 llvm::Type *OpTy = CallOperandVal->getType(); 6204 6205 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 6206 // If this is an indirect operand, the operand is a pointer to the 6207 // accessed type. 6208 if (isIndirect) { 6209 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 6210 if (!PtrTy) 6211 report_fatal_error("Indirect operand for inline asm not a pointer!"); 6212 OpTy = PtrTy->getElementType(); 6213 } 6214 6215 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 6216 if (StructType *STy = dyn_cast<StructType>(OpTy)) 6217 if (STy->getNumElements() == 1) 6218 OpTy = STy->getElementType(0); 6219 6220 // If OpTy is not a single value, it may be a struct/union that we 6221 // can tile with integers. 6222 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 6223 unsigned BitSize = DL->getTypeSizeInBits(OpTy); 6224 switch (BitSize) { 6225 default: break; 6226 case 1: 6227 case 8: 6228 case 16: 6229 case 32: 6230 case 64: 6231 case 128: 6232 OpTy = IntegerType::get(Context, BitSize); 6233 break; 6234 } 6235 } 6236 6237 return TLI.getValueType(OpTy, true); 6238 } 6239 }; 6240 6241 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 6242 6243 } // end anonymous namespace 6244 6245 /// GetRegistersForValue - Assign registers (virtual or physical) for the 6246 /// specified operand. We prefer to assign virtual registers, to allow the 6247 /// register allocator to handle the assignment process. However, if the asm 6248 /// uses features that we can't model on machineinstrs, we have SDISel do the 6249 /// allocation. This produces generally horrible, but correct, code. 6250 /// 6251 /// OpInfo describes the operand. 6252 /// 6253 static void GetRegistersForValue(SelectionDAG &DAG, 6254 const TargetLowering &TLI, 6255 SDLoc DL, 6256 SDISelAsmOperandInfo &OpInfo) { 6257 LLVMContext &Context = *DAG.getContext(); 6258 6259 MachineFunction &MF = DAG.getMachineFunction(); 6260 SmallVector<unsigned, 4> Regs; 6261 6262 // If this is a constraint for a single physreg, or a constraint for a 6263 // register class, find it. 6264 std::pair<unsigned, const TargetRegisterClass*> PhysReg = 6265 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, 6266 OpInfo.ConstraintVT); 6267 6268 unsigned NumRegs = 1; 6269 if (OpInfo.ConstraintVT != MVT::Other) { 6270 // If this is a FP input in an integer register (or visa versa) insert a bit 6271 // cast of the input value. More generally, handle any case where the input 6272 // value disagrees with the register class we plan to stick this in. 6273 if (OpInfo.Type == InlineAsm::isInput && 6274 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 6275 // Try to convert to the first EVT that the reg class contains. If the 6276 // types are identical size, use a bitcast to convert (e.g. two differing 6277 // vector types). 6278 MVT RegVT = *PhysReg.second->vt_begin(); 6279 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 6280 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6281 RegVT, OpInfo.CallOperand); 6282 OpInfo.ConstraintVT = RegVT; 6283 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 6284 // If the input is a FP value and we want it in FP registers, do a 6285 // bitcast to the corresponding integer type. This turns an f64 value 6286 // into i64, which can be passed with two i32 values on a 32-bit 6287 // machine. 6288 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 6289 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6290 RegVT, OpInfo.CallOperand); 6291 OpInfo.ConstraintVT = RegVT; 6292 } 6293 } 6294 6295 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 6296 } 6297 6298 MVT RegVT; 6299 EVT ValueVT = OpInfo.ConstraintVT; 6300 6301 // If this is a constraint for a specific physical register, like {r17}, 6302 // assign it now. 6303 if (unsigned AssignedReg = PhysReg.first) { 6304 const TargetRegisterClass *RC = PhysReg.second; 6305 if (OpInfo.ConstraintVT == MVT::Other) 6306 ValueVT = *RC->vt_begin(); 6307 6308 // Get the actual register value type. This is important, because the user 6309 // may have asked for (e.g.) the AX register in i32 type. We need to 6310 // remember that AX is actually i16 to get the right extension. 6311 RegVT = *RC->vt_begin(); 6312 6313 // This is a explicit reference to a physical register. 6314 Regs.push_back(AssignedReg); 6315 6316 // If this is an expanded reference, add the rest of the regs to Regs. 6317 if (NumRegs != 1) { 6318 TargetRegisterClass::iterator I = RC->begin(); 6319 for (; *I != AssignedReg; ++I) 6320 assert(I != RC->end() && "Didn't find reg!"); 6321 6322 // Already added the first reg. 6323 --NumRegs; ++I; 6324 for (; NumRegs; --NumRegs, ++I) { 6325 assert(I != RC->end() && "Ran out of registers to allocate!"); 6326 Regs.push_back(*I); 6327 } 6328 } 6329 6330 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6331 return; 6332 } 6333 6334 // Otherwise, if this was a reference to an LLVM register class, create vregs 6335 // for this reference. 6336 if (const TargetRegisterClass *RC = PhysReg.second) { 6337 RegVT = *RC->vt_begin(); 6338 if (OpInfo.ConstraintVT == MVT::Other) 6339 ValueVT = RegVT; 6340 6341 // Create the appropriate number of virtual registers. 6342 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6343 for (; NumRegs; --NumRegs) 6344 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6345 6346 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6347 return; 6348 } 6349 6350 // Otherwise, we couldn't allocate enough registers for this. 6351 } 6352 6353 /// visitInlineAsm - Handle a call to an InlineAsm object. 6354 /// 6355 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 6356 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6357 6358 /// ConstraintOperands - Information about all of the constraints. 6359 SDISelAsmOperandInfoVector ConstraintOperands; 6360 6361 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6362 TargetLowering::AsmOperandInfoVector 6363 TargetConstraints = TLI.ParseConstraints(CS); 6364 6365 bool hasMemory = false; 6366 6367 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 6368 unsigned ResNo = 0; // ResNo - The result number of the next output. 6369 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6370 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 6371 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 6372 6373 MVT OpVT = MVT::Other; 6374 6375 // Compute the value type for each operand. 6376 switch (OpInfo.Type) { 6377 case InlineAsm::isOutput: 6378 // Indirect outputs just consume an argument. 6379 if (OpInfo.isIndirect) { 6380 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6381 break; 6382 } 6383 6384 // The return value of the call is this value. As such, there is no 6385 // corresponding argument. 6386 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6387 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 6388 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo)); 6389 } else { 6390 assert(ResNo == 0 && "Asm only has one result!"); 6391 OpVT = TLI.getSimpleValueType(CS.getType()); 6392 } 6393 ++ResNo; 6394 break; 6395 case InlineAsm::isInput: 6396 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6397 break; 6398 case InlineAsm::isClobber: 6399 // Nothing to do. 6400 break; 6401 } 6402 6403 // If this is an input or an indirect output, process the call argument. 6404 // BasicBlocks are labels, currently appearing only in asm's. 6405 if (OpInfo.CallOperandVal) { 6406 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 6407 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 6408 } else { 6409 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 6410 } 6411 6412 OpVT = 6413 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT(); 6414 } 6415 6416 OpInfo.ConstraintVT = OpVT; 6417 6418 // Indirect operand accesses access memory. 6419 if (OpInfo.isIndirect) 6420 hasMemory = true; 6421 else { 6422 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 6423 TargetLowering::ConstraintType 6424 CType = TLI.getConstraintType(OpInfo.Codes[j]); 6425 if (CType == TargetLowering::C_Memory) { 6426 hasMemory = true; 6427 break; 6428 } 6429 } 6430 } 6431 } 6432 6433 SDValue Chain, Flag; 6434 6435 // We won't need to flush pending loads if this asm doesn't touch 6436 // memory and is nonvolatile. 6437 if (hasMemory || IA->hasSideEffects()) 6438 Chain = getRoot(); 6439 else 6440 Chain = DAG.getRoot(); 6441 6442 // Second pass over the constraints: compute which constraint option to use 6443 // and assign registers to constraints that want a specific physreg. 6444 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6445 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6446 6447 // If this is an output operand with a matching input operand, look up the 6448 // matching input. If their types mismatch, e.g. one is an integer, the 6449 // other is floating point, or their sizes are different, flag it as an 6450 // error. 6451 if (OpInfo.hasMatchingInput()) { 6452 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 6453 6454 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 6455 std::pair<unsigned, const TargetRegisterClass*> MatchRC = 6456 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, 6457 OpInfo.ConstraintVT); 6458 std::pair<unsigned, const TargetRegisterClass*> InputRC = 6459 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, 6460 Input.ConstraintVT); 6461 if ((OpInfo.ConstraintVT.isInteger() != 6462 Input.ConstraintVT.isInteger()) || 6463 (MatchRC.second != InputRC.second)) { 6464 report_fatal_error("Unsupported asm: input constraint" 6465 " with a matching output constraint of" 6466 " incompatible type!"); 6467 } 6468 Input.ConstraintVT = OpInfo.ConstraintVT; 6469 } 6470 } 6471 6472 // Compute the constraint code and ConstraintType to use. 6473 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6474 6475 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6476 OpInfo.Type == InlineAsm::isClobber) 6477 continue; 6478 6479 // If this is a memory input, and if the operand is not indirect, do what we 6480 // need to to provide an address for the memory input. 6481 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6482 !OpInfo.isIndirect) { 6483 assert((OpInfo.isMultipleAlternative || 6484 (OpInfo.Type == InlineAsm::isInput)) && 6485 "Can only indirectify direct input operands!"); 6486 6487 // Memory operands really want the address of the value. If we don't have 6488 // an indirect input, put it in the constpool if we can, otherwise spill 6489 // it to a stack slot. 6490 // TODO: This isn't quite right. We need to handle these according to 6491 // the addressing mode that the constraint wants. Also, this may take 6492 // an additional register for the computation and we don't want that 6493 // either. 6494 6495 // If the operand is a float, integer, or vector constant, spill to a 6496 // constant pool entry to get its address. 6497 const Value *OpVal = OpInfo.CallOperandVal; 6498 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6499 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6500 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal), 6501 TLI.getPointerTy()); 6502 } else { 6503 // Otherwise, create a stack slot and emit a store to it before the 6504 // asm. 6505 Type *Ty = OpVal->getType(); 6506 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty); 6507 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty); 6508 MachineFunction &MF = DAG.getMachineFunction(); 6509 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6510 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); 6511 Chain = DAG.getStore(Chain, getCurSDLoc(), 6512 OpInfo.CallOperand, StackSlot, 6513 MachinePointerInfo::getFixedStack(SSFI), 6514 false, false, 0); 6515 OpInfo.CallOperand = StackSlot; 6516 } 6517 6518 // There is no longer a Value* corresponding to this operand. 6519 OpInfo.CallOperandVal = nullptr; 6520 6521 // It is now an indirect operand. 6522 OpInfo.isIndirect = true; 6523 } 6524 6525 // If this constraint is for a specific register, allocate it before 6526 // anything else. 6527 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6528 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6529 } 6530 6531 // Second pass - Loop over all of the operands, assigning virtual or physregs 6532 // to register class operands. 6533 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6534 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6535 6536 // C_Register operands have already been allocated, Other/Memory don't need 6537 // to be. 6538 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6539 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6540 } 6541 6542 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6543 std::vector<SDValue> AsmNodeOperands; 6544 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6545 AsmNodeOperands.push_back( 6546 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), 6547 TLI.getPointerTy())); 6548 6549 // If we have a !srcloc metadata node associated with it, we want to attach 6550 // this to the ultimately generated inline asm machineinstr. To do this, we 6551 // pass in the third operand as this (potentially null) inline asm MDNode. 6552 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6553 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6554 6555 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6556 // bits as operand 3. 6557 unsigned ExtraInfo = 0; 6558 if (IA->hasSideEffects()) 6559 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6560 if (IA->isAlignStack()) 6561 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6562 // Set the asm dialect. 6563 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6564 6565 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6566 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6567 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6568 6569 // Compute the constraint code and ConstraintType to use. 6570 TLI.ComputeConstraintToUse(OpInfo, SDValue()); 6571 6572 // Ideally, we would only check against memory constraints. However, the 6573 // meaning of an other constraint can be target-specific and we can't easily 6574 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6575 // for other constriants as well. 6576 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6577 OpInfo.ConstraintType == TargetLowering::C_Other) { 6578 if (OpInfo.Type == InlineAsm::isInput) 6579 ExtraInfo |= InlineAsm::Extra_MayLoad; 6580 else if (OpInfo.Type == InlineAsm::isOutput) 6581 ExtraInfo |= InlineAsm::Extra_MayStore; 6582 else if (OpInfo.Type == InlineAsm::isClobber) 6583 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6584 } 6585 } 6586 6587 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, 6588 TLI.getPointerTy())); 6589 6590 // Loop over all of the inputs, copying the operand values into the 6591 // appropriate registers and processing the output regs. 6592 RegsForValue RetValRegs; 6593 6594 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6595 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6596 6597 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6598 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6599 6600 switch (OpInfo.Type) { 6601 case InlineAsm::isOutput: { 6602 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6603 OpInfo.ConstraintType != TargetLowering::C_Register) { 6604 // Memory output, or 'other' output (e.g. 'X' constraint). 6605 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6606 6607 // Add information to the INLINEASM node to know about this output. 6608 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6609 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, 6610 TLI.getPointerTy())); 6611 AsmNodeOperands.push_back(OpInfo.CallOperand); 6612 break; 6613 } 6614 6615 // Otherwise, this is a register or register class output. 6616 6617 // Copy the output from the appropriate register. Find a register that 6618 // we can use. 6619 if (OpInfo.AssignedRegs.Regs.empty()) { 6620 LLVMContext &Ctx = *DAG.getContext(); 6621 Ctx.emitError(CS.getInstruction(), 6622 "couldn't allocate output register for constraint '" + 6623 Twine(OpInfo.ConstraintCode) + "'"); 6624 return; 6625 } 6626 6627 // If this is an indirect operand, store through the pointer after the 6628 // asm. 6629 if (OpInfo.isIndirect) { 6630 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6631 OpInfo.CallOperandVal)); 6632 } else { 6633 // This is the result value of the call. 6634 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6635 // Concatenate this output onto the outputs list. 6636 RetValRegs.append(OpInfo.AssignedRegs); 6637 } 6638 6639 // Add information to the INLINEASM node to know that this register is 6640 // set. 6641 OpInfo.AssignedRegs 6642 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6643 ? InlineAsm::Kind_RegDefEarlyClobber 6644 : InlineAsm::Kind_RegDef, 6645 false, 0, DAG, AsmNodeOperands); 6646 break; 6647 } 6648 case InlineAsm::isInput: { 6649 SDValue InOperandVal = OpInfo.CallOperand; 6650 6651 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6652 // If this is required to match an output register we have already set, 6653 // just use its register. 6654 unsigned OperandNo = OpInfo.getMatchedOperand(); 6655 6656 // Scan until we find the definition we already emitted of this operand. 6657 // When we find it, create a RegsForValue operand. 6658 unsigned CurOp = InlineAsm::Op_FirstOperand; 6659 for (; OperandNo; --OperandNo) { 6660 // Advance to the next operand. 6661 unsigned OpFlag = 6662 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6663 assert((InlineAsm::isRegDefKind(OpFlag) || 6664 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6665 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6666 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6667 } 6668 6669 unsigned OpFlag = 6670 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6671 if (InlineAsm::isRegDefKind(OpFlag) || 6672 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6673 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6674 if (OpInfo.isIndirect) { 6675 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6676 LLVMContext &Ctx = *DAG.getContext(); 6677 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6678 " don't know how to handle tied " 6679 "indirect register inputs"); 6680 return; 6681 } 6682 6683 RegsForValue MatchedRegs; 6684 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6685 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6686 MatchedRegs.RegVTs.push_back(RegVT); 6687 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6688 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6689 i != e; ++i) { 6690 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6691 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6692 else { 6693 LLVMContext &Ctx = *DAG.getContext(); 6694 Ctx.emitError(CS.getInstruction(), 6695 "inline asm error: This value" 6696 " type register class is not natively supported!"); 6697 return; 6698 } 6699 } 6700 // Use the produced MatchedRegs object to 6701 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(), 6702 Chain, &Flag, CS.getInstruction()); 6703 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6704 true, OpInfo.getMatchedOperand(), 6705 DAG, AsmNodeOperands); 6706 break; 6707 } 6708 6709 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6710 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6711 "Unexpected number of operands"); 6712 // Add information to the INLINEASM node to know about this input. 6713 // See InlineAsm.h isUseOperandTiedToDef. 6714 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6715 OpInfo.getMatchedOperand()); 6716 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, 6717 TLI.getPointerTy())); 6718 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6719 break; 6720 } 6721 6722 // Treat indirect 'X' constraint as memory. 6723 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6724 OpInfo.isIndirect) 6725 OpInfo.ConstraintType = TargetLowering::C_Memory; 6726 6727 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6728 std::vector<SDValue> Ops; 6729 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6730 Ops, DAG); 6731 if (Ops.empty()) { 6732 LLVMContext &Ctx = *DAG.getContext(); 6733 Ctx.emitError(CS.getInstruction(), 6734 "invalid operand for inline asm constraint '" + 6735 Twine(OpInfo.ConstraintCode) + "'"); 6736 return; 6737 } 6738 6739 // Add information to the INLINEASM node to know about this input. 6740 unsigned ResOpType = 6741 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6742 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6743 TLI.getPointerTy())); 6744 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6745 break; 6746 } 6747 6748 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6749 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6750 assert(InOperandVal.getValueType() == TLI.getPointerTy() && 6751 "Memory operands expect pointer values"); 6752 6753 // Add information to the INLINEASM node to know about this input. 6754 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6755 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6756 TLI.getPointerTy())); 6757 AsmNodeOperands.push_back(InOperandVal); 6758 break; 6759 } 6760 6761 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6762 OpInfo.ConstraintType == TargetLowering::C_Register) && 6763 "Unknown constraint type!"); 6764 6765 // TODO: Support this. 6766 if (OpInfo.isIndirect) { 6767 LLVMContext &Ctx = *DAG.getContext(); 6768 Ctx.emitError(CS.getInstruction(), 6769 "Don't know how to handle indirect register inputs yet " 6770 "for constraint '" + 6771 Twine(OpInfo.ConstraintCode) + "'"); 6772 return; 6773 } 6774 6775 // Copy the input into the appropriate registers. 6776 if (OpInfo.AssignedRegs.Regs.empty()) { 6777 LLVMContext &Ctx = *DAG.getContext(); 6778 Ctx.emitError(CS.getInstruction(), 6779 "couldn't allocate input reg for constraint '" + 6780 Twine(OpInfo.ConstraintCode) + "'"); 6781 return; 6782 } 6783 6784 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(), 6785 Chain, &Flag, CS.getInstruction()); 6786 6787 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6788 DAG, AsmNodeOperands); 6789 break; 6790 } 6791 case InlineAsm::isClobber: { 6792 // Add the clobbered value to the operand list, so that the register 6793 // allocator is aware that the physreg got clobbered. 6794 if (!OpInfo.AssignedRegs.Regs.empty()) 6795 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6796 false, 0, DAG, 6797 AsmNodeOperands); 6798 break; 6799 } 6800 } 6801 } 6802 6803 // Finish up input operands. Set the input chain and add the flag last. 6804 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6805 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6806 6807 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6808 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 6809 Flag = Chain.getValue(1); 6810 6811 // If this asm returns a register value, copy the result from that register 6812 // and set it as the value of the call. 6813 if (!RetValRegs.Regs.empty()) { 6814 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6815 Chain, &Flag, CS.getInstruction()); 6816 6817 // FIXME: Why don't we do this for inline asms with MRVs? 6818 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6819 EVT ResultType = TLI.getValueType(CS.getType()); 6820 6821 // If any of the results of the inline asm is a vector, it may have the 6822 // wrong width/num elts. This can happen for register classes that can 6823 // contain multiple different value types. The preg or vreg allocated may 6824 // not have the same VT as was expected. Convert it to the right type 6825 // with bit_convert. 6826 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6827 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6828 ResultType, Val); 6829 6830 } else if (ResultType != Val.getValueType() && 6831 ResultType.isInteger() && Val.getValueType().isInteger()) { 6832 // If a result value was tied to an input value, the computed result may 6833 // have a wider width than the expected result. Extract the relevant 6834 // portion. 6835 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6836 } 6837 6838 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6839 } 6840 6841 setValue(CS.getInstruction(), Val); 6842 // Don't need to use this as a chain in this case. 6843 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6844 return; 6845 } 6846 6847 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6848 6849 // Process indirect outputs, first output all of the flagged copies out of 6850 // physregs. 6851 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6852 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6853 const Value *Ptr = IndirectStoresToEmit[i].second; 6854 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6855 Chain, &Flag, IA); 6856 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6857 } 6858 6859 // Emit the non-flagged stores from the physregs. 6860 SmallVector<SDValue, 8> OutChains; 6861 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6862 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6863 StoresToEmit[i].first, 6864 getValue(StoresToEmit[i].second), 6865 MachinePointerInfo(StoresToEmit[i].second), 6866 false, false, 0); 6867 OutChains.push_back(Val); 6868 } 6869 6870 if (!OutChains.empty()) 6871 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 6872 6873 DAG.setRoot(Chain); 6874 } 6875 6876 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6877 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6878 MVT::Other, getRoot(), 6879 getValue(I.getArgOperand(0)), 6880 DAG.getSrcValue(I.getArgOperand(0)))); 6881 } 6882 6883 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6884 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6885 const DataLayout &DL = *TLI.getDataLayout(); 6886 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(), 6887 getRoot(), getValue(I.getOperand(0)), 6888 DAG.getSrcValue(I.getOperand(0)), 6889 DL.getABITypeAlignment(I.getType())); 6890 setValue(&I, V); 6891 DAG.setRoot(V.getValue(1)); 6892 } 6893 6894 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6895 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6896 MVT::Other, getRoot(), 6897 getValue(I.getArgOperand(0)), 6898 DAG.getSrcValue(I.getArgOperand(0)))); 6899 } 6900 6901 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6902 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6903 MVT::Other, getRoot(), 6904 getValue(I.getArgOperand(0)), 6905 getValue(I.getArgOperand(1)), 6906 DAG.getSrcValue(I.getArgOperand(0)), 6907 DAG.getSrcValue(I.getArgOperand(1)))); 6908 } 6909 6910 /// \brief Lower an argument list according to the target calling convention. 6911 /// 6912 /// \return A tuple of <return-value, token-chain> 6913 /// 6914 /// This is a helper for lowering intrinsics that follow a target calling 6915 /// convention or require stack pointer adjustment. Only a subset of the 6916 /// intrinsic's operands need to participate in the calling convention. 6917 std::pair<SDValue, SDValue> 6918 SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx, 6919 unsigned NumArgs, SDValue Callee, 6920 bool UseVoidTy, 6921 MachineBasicBlock *LandingPad) { 6922 TargetLowering::ArgListTy Args; 6923 Args.reserve(NumArgs); 6924 6925 // Populate the argument list. 6926 // Attributes for args start at offset 1, after the return attribute. 6927 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6928 ArgI != ArgE; ++ArgI) { 6929 const Value *V = CS->getOperand(ArgI); 6930 6931 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6932 6933 TargetLowering::ArgListEntry Entry; 6934 Entry.Node = getValue(V); 6935 Entry.Ty = V->getType(); 6936 Entry.setAttributes(&CS, AttrI); 6937 Args.push_back(Entry); 6938 } 6939 6940 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 6941 TargetLowering::CallLoweringInfo CLI(DAG); 6942 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 6943 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs) 6944 .setDiscardResult(CS->use_empty()); 6945 6946 return lowerInvokable(CLI, LandingPad); 6947 } 6948 6949 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6950 /// or patchpoint target node's operand list. 6951 /// 6952 /// Constants are converted to TargetConstants purely as an optimization to 6953 /// avoid constant materialization and register allocation. 6954 /// 6955 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6956 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6957 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6958 /// address materialization and register allocation, but may also be required 6959 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6960 /// alloca in the entry block, then the runtime may assume that the alloca's 6961 /// StackMap location can be read immediately after compilation and that the 6962 /// location is valid at any point during execution (this is similar to the 6963 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6964 /// only available in a register, then the runtime would need to trap when 6965 /// execution reaches the StackMap in order to read the alloca's location. 6966 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 6967 SmallVectorImpl<SDValue> &Ops, 6968 SelectionDAGBuilder &Builder) { 6969 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 6970 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 6971 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6972 Ops.push_back( 6973 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64)); 6974 Ops.push_back( 6975 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64)); 6976 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6977 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6978 Ops.push_back( 6979 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy())); 6980 } else 6981 Ops.push_back(OpVal); 6982 } 6983 } 6984 6985 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6986 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6987 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6988 // [live variables...]) 6989 6990 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6991 6992 SDValue Chain, InFlag, Callee, NullPtr; 6993 SmallVector<SDValue, 32> Ops; 6994 6995 SDLoc DL = getCurSDLoc(); 6996 Callee = getValue(CI.getCalledValue()); 6997 NullPtr = DAG.getIntPtrConstant(0, true); 6998 6999 // The stackmap intrinsic only records the live variables (the arguemnts 7000 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 7001 // intrinsic, this won't be lowered to a function call. This means we don't 7002 // have to worry about calling conventions and target specific lowering code. 7003 // Instead we perform the call lowering right here. 7004 // 7005 // chain, flag = CALLSEQ_START(chain, 0) 7006 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 7007 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 7008 // 7009 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 7010 InFlag = Chain.getValue(1); 7011 7012 // Add the <id> and <numBytes> constants. 7013 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 7014 Ops.push_back(DAG.getTargetConstant( 7015 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64)); 7016 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 7017 Ops.push_back(DAG.getTargetConstant( 7018 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32)); 7019 7020 // Push live variables for the stack map. 7021 addStackMapLiveVars(&CI, 2, Ops, *this); 7022 7023 // We are not pushing any register mask info here on the operands list, 7024 // because the stackmap doesn't clobber anything. 7025 7026 // Push the chain and the glue flag. 7027 Ops.push_back(Chain); 7028 Ops.push_back(InFlag); 7029 7030 // Create the STACKMAP node. 7031 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7032 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 7033 Chain = SDValue(SM, 0); 7034 InFlag = Chain.getValue(1); 7035 7036 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 7037 7038 // Stackmaps don't generate values, so nothing goes into the NodeMap. 7039 7040 // Set the root to the target-lowered call chain. 7041 DAG.setRoot(Chain); 7042 7043 // Inform the Frame Information that we have a stackmap in this function. 7044 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 7045 } 7046 7047 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 7048 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 7049 MachineBasicBlock *LandingPad) { 7050 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 7051 // i32 <numBytes>, 7052 // i8* <target>, 7053 // i32 <numArgs>, 7054 // [Args...], 7055 // [live variables...]) 7056 7057 CallingConv::ID CC = CS.getCallingConv(); 7058 bool IsAnyRegCC = CC == CallingConv::AnyReg; 7059 bool HasDef = !CS->getType()->isVoidTy(); 7060 SDValue Callee = getValue(CS->getOperand(2)); // <target> 7061 7062 // Get the real number of arguments participating in the call <numArgs> 7063 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 7064 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 7065 7066 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 7067 // Intrinsics include all meta-operands up to but not including CC. 7068 unsigned NumMetaOpers = PatchPointOpers::CCPos; 7069 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 7070 "Not enough arguments provided to the patchpoint intrinsic"); 7071 7072 // For AnyRegCC the arguments are lowered later on manually. 7073 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 7074 std::pair<SDValue, SDValue> Result = 7075 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC, 7076 LandingPad); 7077 7078 SDNode *CallEnd = Result.second.getNode(); 7079 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 7080 CallEnd = CallEnd->getOperand(0).getNode(); 7081 7082 /// Get a call instruction from the call sequence chain. 7083 /// Tail calls are not allowed. 7084 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 7085 "Expected a callseq node."); 7086 SDNode *Call = CallEnd->getOperand(0).getNode(); 7087 bool HasGlue = Call->getGluedNode(); 7088 7089 // Replace the target specific call node with the patchable intrinsic. 7090 SmallVector<SDValue, 8> Ops; 7091 7092 // Add the <id> and <numBytes> constants. 7093 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 7094 Ops.push_back(DAG.getTargetConstant( 7095 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64)); 7096 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 7097 Ops.push_back(DAG.getTargetConstant( 7098 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32)); 7099 7100 // Assume that the Callee is a constant address. 7101 // FIXME: handle function symbols in the future. 7102 Ops.push_back( 7103 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(), 7104 /*isTarget=*/true)); 7105 7106 // Adjust <numArgs> to account for any arguments that have been passed on the 7107 // stack instead. 7108 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 7109 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 7110 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 7111 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32)); 7112 7113 // Add the calling convention 7114 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32)); 7115 7116 // Add the arguments we omitted previously. The register allocator should 7117 // place these in any free register. 7118 if (IsAnyRegCC) 7119 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 7120 Ops.push_back(getValue(CS.getArgument(i))); 7121 7122 // Push the arguments from the call instruction up to the register mask. 7123 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 7124 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i) 7125 Ops.push_back(*i); 7126 7127 // Push live variables for the stack map. 7128 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this); 7129 7130 // Push the register mask info. 7131 if (HasGlue) 7132 Ops.push_back(*(Call->op_end()-2)); 7133 else 7134 Ops.push_back(*(Call->op_end()-1)); 7135 7136 // Push the chain (this is originally the first operand of the call, but 7137 // becomes now the last or second to last operand). 7138 Ops.push_back(*(Call->op_begin())); 7139 7140 // Push the glue flag (last operand). 7141 if (HasGlue) 7142 Ops.push_back(*(Call->op_end()-1)); 7143 7144 SDVTList NodeTys; 7145 if (IsAnyRegCC && HasDef) { 7146 // Create the return types based on the intrinsic definition 7147 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7148 SmallVector<EVT, 3> ValueVTs; 7149 ComputeValueVTs(TLI, CS->getType(), ValueVTs); 7150 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 7151 7152 // There is always a chain and a glue type at the end 7153 ValueVTs.push_back(MVT::Other); 7154 ValueVTs.push_back(MVT::Glue); 7155 NodeTys = DAG.getVTList(ValueVTs); 7156 } else 7157 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7158 7159 // Replace the target specific call node with a PATCHPOINT node. 7160 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 7161 getCurSDLoc(), NodeTys, Ops); 7162 7163 // Update the NodeMap. 7164 if (HasDef) { 7165 if (IsAnyRegCC) 7166 setValue(CS.getInstruction(), SDValue(MN, 0)); 7167 else 7168 setValue(CS.getInstruction(), Result.first); 7169 } 7170 7171 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 7172 // call sequence. Furthermore the location of the chain and glue can change 7173 // when the AnyReg calling convention is used and the intrinsic returns a 7174 // value. 7175 if (IsAnyRegCC && HasDef) { 7176 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 7177 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 7178 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 7179 } else 7180 DAG.ReplaceAllUsesWith(Call, MN); 7181 DAG.DeleteNode(Call); 7182 7183 // Inform the Frame Information that we have a patchpoint in this function. 7184 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 7185 } 7186 7187 /// Returns an AttributeSet representing the attributes applied to the return 7188 /// value of the given call. 7189 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 7190 SmallVector<Attribute::AttrKind, 2> Attrs; 7191 if (CLI.RetSExt) 7192 Attrs.push_back(Attribute::SExt); 7193 if (CLI.RetZExt) 7194 Attrs.push_back(Attribute::ZExt); 7195 if (CLI.IsInReg) 7196 Attrs.push_back(Attribute::InReg); 7197 7198 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 7199 Attrs); 7200 } 7201 7202 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 7203 /// implementation, which just calls LowerCall. 7204 /// FIXME: When all targets are 7205 /// migrated to using LowerCall, this hook should be integrated into SDISel. 7206 std::pair<SDValue, SDValue> 7207 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 7208 // Handle the incoming return values from the call. 7209 CLI.Ins.clear(); 7210 Type *OrigRetTy = CLI.RetTy; 7211 SmallVector<EVT, 4> RetTys; 7212 SmallVector<uint64_t, 4> Offsets; 7213 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets); 7214 7215 SmallVector<ISD::OutputArg, 4> Outs; 7216 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this); 7217 7218 bool CanLowerReturn = 7219 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 7220 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 7221 7222 SDValue DemoteStackSlot; 7223 int DemoteStackIdx = -100; 7224 if (!CanLowerReturn) { 7225 // FIXME: equivalent assert? 7226 // assert(!CS.hasInAllocaArgument() && 7227 // "sret demotion is incompatible with inalloca"); 7228 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy); 7229 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy); 7230 MachineFunction &MF = CLI.DAG.getMachineFunction(); 7231 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 7232 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 7233 7234 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy()); 7235 ArgListEntry Entry; 7236 Entry.Node = DemoteStackSlot; 7237 Entry.Ty = StackSlotPtrType; 7238 Entry.isSExt = false; 7239 Entry.isZExt = false; 7240 Entry.isInReg = false; 7241 Entry.isSRet = true; 7242 Entry.isNest = false; 7243 Entry.isByVal = false; 7244 Entry.isReturned = false; 7245 Entry.Alignment = Align; 7246 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 7247 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 7248 } else { 7249 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7250 EVT VT = RetTys[I]; 7251 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7252 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7253 for (unsigned i = 0; i != NumRegs; ++i) { 7254 ISD::InputArg MyFlags; 7255 MyFlags.VT = RegisterVT; 7256 MyFlags.ArgVT = VT; 7257 MyFlags.Used = CLI.IsReturnValueUsed; 7258 if (CLI.RetSExt) 7259 MyFlags.Flags.setSExt(); 7260 if (CLI.RetZExt) 7261 MyFlags.Flags.setZExt(); 7262 if (CLI.IsInReg) 7263 MyFlags.Flags.setInReg(); 7264 CLI.Ins.push_back(MyFlags); 7265 } 7266 } 7267 } 7268 7269 // Handle all of the outgoing arguments. 7270 CLI.Outs.clear(); 7271 CLI.OutVals.clear(); 7272 ArgListTy &Args = CLI.getArgs(); 7273 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7274 SmallVector<EVT, 4> ValueVTs; 7275 ComputeValueVTs(*this, Args[i].Ty, ValueVTs); 7276 Type *FinalType = Args[i].Ty; 7277 if (Args[i].isByVal) 7278 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 7279 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 7280 FinalType, CLI.CallConv, CLI.IsVarArg); 7281 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 7282 ++Value) { 7283 EVT VT = ValueVTs[Value]; 7284 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 7285 SDValue Op = SDValue(Args[i].Node.getNode(), 7286 Args[i].Node.getResNo() + Value); 7287 ISD::ArgFlagsTy Flags; 7288 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy); 7289 7290 if (Args[i].isZExt) 7291 Flags.setZExt(); 7292 if (Args[i].isSExt) 7293 Flags.setSExt(); 7294 if (Args[i].isInReg) 7295 Flags.setInReg(); 7296 if (Args[i].isSRet) 7297 Flags.setSRet(); 7298 if (Args[i].isByVal) 7299 Flags.setByVal(); 7300 if (Args[i].isInAlloca) { 7301 Flags.setInAlloca(); 7302 // Set the byval flag for CCAssignFn callbacks that don't know about 7303 // inalloca. This way we can know how many bytes we should've allocated 7304 // and how many bytes a callee cleanup function will pop. If we port 7305 // inalloca to more targets, we'll have to add custom inalloca handling 7306 // in the various CC lowering callbacks. 7307 Flags.setByVal(); 7308 } 7309 if (Args[i].isByVal || Args[i].isInAlloca) { 7310 PointerType *Ty = cast<PointerType>(Args[i].Ty); 7311 Type *ElementTy = Ty->getElementType(); 7312 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy)); 7313 // For ByVal, alignment should come from FE. BE will guess if this 7314 // info is not there but there are cases it cannot get right. 7315 unsigned FrameAlign; 7316 if (Args[i].Alignment) 7317 FrameAlign = Args[i].Alignment; 7318 else 7319 FrameAlign = getByValTypeAlignment(ElementTy); 7320 Flags.setByValAlign(FrameAlign); 7321 } 7322 if (Args[i].isNest) 7323 Flags.setNest(); 7324 if (NeedsRegBlock) { 7325 Flags.setInConsecutiveRegs(); 7326 if (Value == NumValues - 1) 7327 Flags.setInConsecutiveRegsLast(); 7328 } 7329 Flags.setOrigAlign(OriginalAlignment); 7330 7331 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 7332 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 7333 SmallVector<SDValue, 4> Parts(NumParts); 7334 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 7335 7336 if (Args[i].isSExt) 7337 ExtendKind = ISD::SIGN_EXTEND; 7338 else if (Args[i].isZExt) 7339 ExtendKind = ISD::ZERO_EXTEND; 7340 7341 // Conservatively only handle 'returned' on non-vectors for now 7342 if (Args[i].isReturned && !Op.getValueType().isVector()) { 7343 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 7344 "unexpected use of 'returned'"); 7345 // Before passing 'returned' to the target lowering code, ensure that 7346 // either the register MVT and the actual EVT are the same size or that 7347 // the return value and argument are extended in the same way; in these 7348 // cases it's safe to pass the argument register value unchanged as the 7349 // return register value (although it's at the target's option whether 7350 // to do so) 7351 // TODO: allow code generation to take advantage of partially preserved 7352 // registers rather than clobbering the entire register when the 7353 // parameter extension method is not compatible with the return 7354 // extension method 7355 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 7356 (ExtendKind != ISD::ANY_EXTEND && 7357 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 7358 Flags.setReturned(); 7359 } 7360 7361 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 7362 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 7363 7364 for (unsigned j = 0; j != NumParts; ++j) { 7365 // if it isn't first piece, alignment must be 1 7366 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 7367 i < CLI.NumFixedArgs, 7368 i, j*Parts[j].getValueType().getStoreSize()); 7369 if (NumParts > 1 && j == 0) 7370 MyFlags.Flags.setSplit(); 7371 else if (j != 0) 7372 MyFlags.Flags.setOrigAlign(1); 7373 7374 CLI.Outs.push_back(MyFlags); 7375 CLI.OutVals.push_back(Parts[j]); 7376 } 7377 } 7378 } 7379 7380 SmallVector<SDValue, 4> InVals; 7381 CLI.Chain = LowerCall(CLI, InVals); 7382 7383 // Verify that the target's LowerCall behaved as expected. 7384 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 7385 "LowerCall didn't return a valid chain!"); 7386 assert((!CLI.IsTailCall || InVals.empty()) && 7387 "LowerCall emitted a return value for a tail call!"); 7388 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 7389 "LowerCall didn't emit the correct number of values!"); 7390 7391 // For a tail call, the return value is merely live-out and there aren't 7392 // any nodes in the DAG representing it. Return a special value to 7393 // indicate that a tail call has been emitted and no more Instructions 7394 // should be processed in the current block. 7395 if (CLI.IsTailCall) { 7396 CLI.DAG.setRoot(CLI.Chain); 7397 return std::make_pair(SDValue(), SDValue()); 7398 } 7399 7400 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 7401 assert(InVals[i].getNode() && 7402 "LowerCall emitted a null value!"); 7403 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 7404 "LowerCall emitted a value with the wrong type!"); 7405 }); 7406 7407 SmallVector<SDValue, 4> ReturnValues; 7408 if (!CanLowerReturn) { 7409 // The instruction result is the result of loading from the 7410 // hidden sret parameter. 7411 SmallVector<EVT, 1> PVTs; 7412 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 7413 7414 ComputeValueVTs(*this, PtrRetTy, PVTs); 7415 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 7416 EVT PtrVT = PVTs[0]; 7417 7418 unsigned NumValues = RetTys.size(); 7419 ReturnValues.resize(NumValues); 7420 SmallVector<SDValue, 4> Chains(NumValues); 7421 7422 for (unsigned i = 0; i < NumValues; ++i) { 7423 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 7424 CLI.DAG.getConstant(Offsets[i], PtrVT)); 7425 SDValue L = CLI.DAG.getLoad( 7426 RetTys[i], CLI.DL, CLI.Chain, Add, 7427 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false, 7428 false, false, 1); 7429 ReturnValues[i] = L; 7430 Chains[i] = L.getValue(1); 7431 } 7432 7433 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 7434 } else { 7435 // Collect the legal value parts into potentially illegal values 7436 // that correspond to the original function's return values. 7437 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7438 if (CLI.RetSExt) 7439 AssertOp = ISD::AssertSext; 7440 else if (CLI.RetZExt) 7441 AssertOp = ISD::AssertZext; 7442 unsigned CurReg = 0; 7443 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7444 EVT VT = RetTys[I]; 7445 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7446 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7447 7448 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7449 NumRegs, RegisterVT, VT, nullptr, 7450 AssertOp)); 7451 CurReg += NumRegs; 7452 } 7453 7454 // For a function returning void, there is no return value. We can't create 7455 // such a node, so we just return a null return value in that case. In 7456 // that case, nothing will actually look at the value. 7457 if (ReturnValues.empty()) 7458 return std::make_pair(SDValue(), CLI.Chain); 7459 } 7460 7461 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7462 CLI.DAG.getVTList(RetTys), ReturnValues); 7463 return std::make_pair(Res, CLI.Chain); 7464 } 7465 7466 void TargetLowering::LowerOperationWrapper(SDNode *N, 7467 SmallVectorImpl<SDValue> &Results, 7468 SelectionDAG &DAG) const { 7469 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 7470 if (Res.getNode()) 7471 Results.push_back(Res); 7472 } 7473 7474 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7475 llvm_unreachable("LowerOperation not implemented for this target!"); 7476 } 7477 7478 void 7479 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7480 SDValue Op = getNonRegisterValue(V); 7481 assert((Op.getOpcode() != ISD::CopyFromReg || 7482 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7483 "Copy from a reg to the same reg!"); 7484 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7485 7486 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7487 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType()); 7488 SDValue Chain = DAG.getEntryNode(); 7489 7490 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7491 FuncInfo.PreferredExtendType.end()) 7492 ? ISD::ANY_EXTEND 7493 : FuncInfo.PreferredExtendType[V]; 7494 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7495 PendingExports.push_back(Chain); 7496 } 7497 7498 #include "llvm/CodeGen/SelectionDAGISel.h" 7499 7500 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7501 /// entry block, return true. This includes arguments used by switches, since 7502 /// the switch may expand into multiple basic blocks. 7503 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7504 // With FastISel active, we may be splitting blocks, so force creation 7505 // of virtual registers for all non-dead arguments. 7506 if (FastISel) 7507 return A->use_empty(); 7508 7509 const BasicBlock *Entry = A->getParent()->begin(); 7510 for (const User *U : A->users()) 7511 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 7512 return false; // Use not in entry block. 7513 7514 return true; 7515 } 7516 7517 void SelectionDAGISel::LowerArguments(const Function &F) { 7518 SelectionDAG &DAG = SDB->DAG; 7519 SDLoc dl = SDB->getCurSDLoc(); 7520 const DataLayout *DL = TLI->getDataLayout(); 7521 SmallVector<ISD::InputArg, 16> Ins; 7522 7523 if (!FuncInfo->CanLowerReturn) { 7524 // Put in an sret pointer parameter before all the other parameters. 7525 SmallVector<EVT, 1> ValueVTs; 7526 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 7527 7528 // NOTE: Assuming that a pointer will never break down to more than one VT 7529 // or one register. 7530 ISD::ArgFlagsTy Flags; 7531 Flags.setSRet(); 7532 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7533 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0); 7534 Ins.push_back(RetArg); 7535 } 7536 7537 // Set up the incoming argument description vector. 7538 unsigned Idx = 1; 7539 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7540 I != E; ++I, ++Idx) { 7541 SmallVector<EVT, 4> ValueVTs; 7542 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7543 bool isArgValueUsed = !I->use_empty(); 7544 unsigned PartBase = 0; 7545 Type *FinalType = I->getType(); 7546 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7547 FinalType = cast<PointerType>(FinalType)->getElementType(); 7548 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7549 FinalType, F.getCallingConv(), F.isVarArg()); 7550 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7551 Value != NumValues; ++Value) { 7552 EVT VT = ValueVTs[Value]; 7553 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7554 ISD::ArgFlagsTy Flags; 7555 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy); 7556 7557 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7558 Flags.setZExt(); 7559 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7560 Flags.setSExt(); 7561 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7562 Flags.setInReg(); 7563 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7564 Flags.setSRet(); 7565 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7566 Flags.setByVal(); 7567 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7568 Flags.setInAlloca(); 7569 // Set the byval flag for CCAssignFn callbacks that don't know about 7570 // inalloca. This way we can know how many bytes we should've allocated 7571 // and how many bytes a callee cleanup function will pop. If we port 7572 // inalloca to more targets, we'll have to add custom inalloca handling 7573 // in the various CC lowering callbacks. 7574 Flags.setByVal(); 7575 } 7576 if (Flags.isByVal() || Flags.isInAlloca()) { 7577 PointerType *Ty = cast<PointerType>(I->getType()); 7578 Type *ElementTy = Ty->getElementType(); 7579 Flags.setByValSize(DL->getTypeAllocSize(ElementTy)); 7580 // For ByVal, alignment should be passed from FE. BE will guess if 7581 // this info is not there but there are cases it cannot get right. 7582 unsigned FrameAlign; 7583 if (F.getParamAlignment(Idx)) 7584 FrameAlign = F.getParamAlignment(Idx); 7585 else 7586 FrameAlign = TLI->getByValTypeAlignment(ElementTy); 7587 Flags.setByValAlign(FrameAlign); 7588 } 7589 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7590 Flags.setNest(); 7591 if (NeedsRegBlock) { 7592 Flags.setInConsecutiveRegs(); 7593 if (Value == NumValues - 1) 7594 Flags.setInConsecutiveRegsLast(); 7595 } 7596 Flags.setOrigAlign(OriginalAlignment); 7597 7598 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7599 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7600 for (unsigned i = 0; i != NumRegs; ++i) { 7601 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7602 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7603 if (NumRegs > 1 && i == 0) 7604 MyFlags.Flags.setSplit(); 7605 // if it isn't first piece, alignment must be 1 7606 else if (i > 0) 7607 MyFlags.Flags.setOrigAlign(1); 7608 Ins.push_back(MyFlags); 7609 } 7610 PartBase += VT.getStoreSize(); 7611 } 7612 } 7613 7614 // Call the target to set up the argument values. 7615 SmallVector<SDValue, 8> InVals; 7616 SDValue NewRoot = TLI->LowerFormalArguments( 7617 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 7618 7619 // Verify that the target's LowerFormalArguments behaved as expected. 7620 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7621 "LowerFormalArguments didn't return a valid chain!"); 7622 assert(InVals.size() == Ins.size() && 7623 "LowerFormalArguments didn't emit the correct number of values!"); 7624 DEBUG({ 7625 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7626 assert(InVals[i].getNode() && 7627 "LowerFormalArguments emitted a null value!"); 7628 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7629 "LowerFormalArguments emitted a value with the wrong type!"); 7630 } 7631 }); 7632 7633 // Update the DAG with the new chain value resulting from argument lowering. 7634 DAG.setRoot(NewRoot); 7635 7636 // Set up the argument values. 7637 unsigned i = 0; 7638 Idx = 1; 7639 if (!FuncInfo->CanLowerReturn) { 7640 // Create a virtual register for the sret pointer, and put in a copy 7641 // from the sret argument into it. 7642 SmallVector<EVT, 1> ValueVTs; 7643 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 7644 MVT VT = ValueVTs[0].getSimpleVT(); 7645 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7646 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7647 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7648 RegVT, VT, nullptr, AssertOp); 7649 7650 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7651 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7652 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7653 FuncInfo->DemoteRegister = SRetReg; 7654 NewRoot = 7655 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 7656 DAG.setRoot(NewRoot); 7657 7658 // i indexes lowered arguments. Bump it past the hidden sret argument. 7659 // Idx indexes LLVM arguments. Don't touch it. 7660 ++i; 7661 } 7662 7663 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7664 ++I, ++Idx) { 7665 SmallVector<SDValue, 4> ArgValues; 7666 SmallVector<EVT, 4> ValueVTs; 7667 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7668 unsigned NumValues = ValueVTs.size(); 7669 7670 // If this argument is unused then remember its value. It is used to generate 7671 // debugging information. 7672 if (I->use_empty() && NumValues) { 7673 SDB->setUnusedArgValue(I, InVals[i]); 7674 7675 // Also remember any frame index for use in FastISel. 7676 if (FrameIndexSDNode *FI = 7677 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7678 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7679 } 7680 7681 for (unsigned Val = 0; Val != NumValues; ++Val) { 7682 EVT VT = ValueVTs[Val]; 7683 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7684 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7685 7686 if (!I->use_empty()) { 7687 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7688 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7689 AssertOp = ISD::AssertSext; 7690 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7691 AssertOp = ISD::AssertZext; 7692 7693 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7694 NumParts, PartVT, VT, 7695 nullptr, AssertOp)); 7696 } 7697 7698 i += NumParts; 7699 } 7700 7701 // We don't need to do anything else for unused arguments. 7702 if (ArgValues.empty()) 7703 continue; 7704 7705 // Note down frame index. 7706 if (FrameIndexSDNode *FI = 7707 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7708 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7709 7710 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 7711 SDB->getCurSDLoc()); 7712 7713 SDB->setValue(I, Res); 7714 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7715 if (LoadSDNode *LNode = 7716 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7717 if (FrameIndexSDNode *FI = 7718 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7719 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7720 } 7721 7722 // If this argument is live outside of the entry block, insert a copy from 7723 // wherever we got it to the vreg that other BB's will reference it as. 7724 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7725 // If we can, though, try to skip creating an unnecessary vreg. 7726 // FIXME: This isn't very clean... it would be nice to make this more 7727 // general. It's also subtly incompatible with the hacks FastISel 7728 // uses with vregs. 7729 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7730 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7731 FuncInfo->ValueMap[I] = Reg; 7732 continue; 7733 } 7734 } 7735 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) { 7736 FuncInfo->InitializeRegForValue(I); 7737 SDB->CopyToExportRegsIfNeeded(I); 7738 } 7739 } 7740 7741 assert(i == InVals.size() && "Argument register count mismatch!"); 7742 7743 // Finally, if the target has anything special to do, allow it to do so. 7744 // FIXME: this should insert code into the DAG! 7745 EmitFunctionEntryCode(); 7746 } 7747 7748 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7749 /// ensure constants are generated when needed. Remember the virtual registers 7750 /// that need to be added to the Machine PHI nodes as input. We cannot just 7751 /// directly add them, because expansion might result in multiple MBB's for one 7752 /// BB. As such, the start of the BB might correspond to a different MBB than 7753 /// the end. 7754 /// 7755 void 7756 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7757 const TerminatorInst *TI = LLVMBB->getTerminator(); 7758 7759 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7760 7761 // Check successor nodes' PHI nodes that expect a constant to be available 7762 // from this block. 7763 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7764 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7765 if (!isa<PHINode>(SuccBB->begin())) continue; 7766 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7767 7768 // If this terminator has multiple identical successors (common for 7769 // switches), only handle each succ once. 7770 if (!SuccsHandled.insert(SuccMBB).second) 7771 continue; 7772 7773 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7774 7775 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7776 // nodes and Machine PHI nodes, but the incoming operands have not been 7777 // emitted yet. 7778 for (BasicBlock::const_iterator I = SuccBB->begin(); 7779 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7780 // Ignore dead phi's. 7781 if (PN->use_empty()) continue; 7782 7783 // Skip empty types 7784 if (PN->getType()->isEmptyTy()) 7785 continue; 7786 7787 unsigned Reg; 7788 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7789 7790 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7791 unsigned &RegOut = ConstantsOut[C]; 7792 if (RegOut == 0) { 7793 RegOut = FuncInfo.CreateRegs(C->getType()); 7794 CopyValueToVirtualRegister(C, RegOut); 7795 } 7796 Reg = RegOut; 7797 } else { 7798 DenseMap<const Value *, unsigned>::iterator I = 7799 FuncInfo.ValueMap.find(PHIOp); 7800 if (I != FuncInfo.ValueMap.end()) 7801 Reg = I->second; 7802 else { 7803 assert(isa<AllocaInst>(PHIOp) && 7804 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7805 "Didn't codegen value into a register!??"); 7806 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7807 CopyValueToVirtualRegister(PHIOp, Reg); 7808 } 7809 } 7810 7811 // Remember that this register needs to added to the machine PHI node as 7812 // the input for this MBB. 7813 SmallVector<EVT, 4> ValueVTs; 7814 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7815 ComputeValueVTs(TLI, PN->getType(), ValueVTs); 7816 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7817 EVT VT = ValueVTs[vti]; 7818 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 7819 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7820 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7821 Reg += NumRegisters; 7822 } 7823 } 7824 } 7825 7826 ConstantsOut.clear(); 7827 } 7828 7829 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7830 /// is 0. 7831 MachineBasicBlock * 7832 SelectionDAGBuilder::StackProtectorDescriptor:: 7833 AddSuccessorMBB(const BasicBlock *BB, 7834 MachineBasicBlock *ParentMBB, 7835 MachineBasicBlock *SuccMBB) { 7836 // If SuccBB has not been created yet, create it. 7837 if (!SuccMBB) { 7838 MachineFunction *MF = ParentMBB->getParent(); 7839 MachineFunction::iterator BBI = ParentMBB; 7840 SuccMBB = MF->CreateMachineBasicBlock(BB); 7841 MF->insert(++BBI, SuccMBB); 7842 } 7843 // Add it as a successor of ParentMBB. 7844 ParentMBB->addSuccessor(SuccMBB); 7845 return SuccMBB; 7846 } 7847