1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #define DEBUG_TYPE "isel" 15 #include "SelectionDAGBuilder.h" 16 #include "SDNodeDbgValue.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/Optional.h" 19 #include "llvm/ADT/SmallSet.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/ValueTracking.h" 24 #include "llvm/CodeGen/Analysis.h" 25 #include "llvm/CodeGen/FastISel.h" 26 #include "llvm/CodeGen/FunctionLoweringInfo.h" 27 #include "llvm/CodeGen/GCMetadata.h" 28 #include "llvm/CodeGen/GCStrategy.h" 29 #include "llvm/CodeGen/MachineFrameInfo.h" 30 #include "llvm/CodeGen/MachineFunction.h" 31 #include "llvm/CodeGen/MachineInstrBuilder.h" 32 #include "llvm/CodeGen/MachineJumpTableInfo.h" 33 #include "llvm/CodeGen/MachineModuleInfo.h" 34 #include "llvm/CodeGen/MachineRegisterInfo.h" 35 #include "llvm/CodeGen/SelectionDAG.h" 36 #include "llvm/CodeGen/StackMaps.h" 37 #include "llvm/IR/CallingConv.h" 38 #include "llvm/IR/Constants.h" 39 #include "llvm/IR/DataLayout.h" 40 #include "llvm/IR/DebugInfo.h" 41 #include "llvm/IR/DerivedTypes.h" 42 #include "llvm/IR/Function.h" 43 #include "llvm/IR/GlobalVariable.h" 44 #include "llvm/IR/InlineAsm.h" 45 #include "llvm/IR/Instructions.h" 46 #include "llvm/IR/IntrinsicInst.h" 47 #include "llvm/IR/Intrinsics.h" 48 #include "llvm/IR/LLVMContext.h" 49 #include "llvm/IR/Module.h" 50 #include "llvm/Support/CommandLine.h" 51 #include "llvm/Support/Debug.h" 52 #include "llvm/Support/ErrorHandling.h" 53 #include "llvm/Support/MathExtras.h" 54 #include "llvm/Support/raw_ostream.h" 55 #include "llvm/Target/TargetFrameLowering.h" 56 #include "llvm/Target/TargetInstrInfo.h" 57 #include "llvm/Target/TargetIntrinsicInfo.h" 58 #include "llvm/Target/TargetLibraryInfo.h" 59 #include "llvm/Target/TargetLowering.h" 60 #include "llvm/Target/TargetOptions.h" 61 #include "llvm/Target/TargetSelectionDAGInfo.h" 62 #include <algorithm> 63 using namespace llvm; 64 65 /// LimitFloatPrecision - Generate low-precision inline sequences for 66 /// some float libcalls (6, 8 or 12 bits). 67 static unsigned LimitFloatPrecision; 68 69 static cl::opt<unsigned, true> 70 LimitFPPrecision("limit-float-precision", 71 cl::desc("Generate low-precision inline sequences " 72 "for some float libcalls"), 73 cl::location(LimitFloatPrecision), 74 cl::init(0)); 75 76 // Limit the width of DAG chains. This is important in general to prevent 77 // prevent DAG-based analysis from blowing up. For example, alias analysis and 78 // load clustering may not complete in reasonable time. It is difficult to 79 // recognize and avoid this situation within each individual analysis, and 80 // future analyses are likely to have the same behavior. Limiting DAG width is 81 // the safe approach, and will be especially important with global DAGs. 82 // 83 // MaxParallelChains default is arbitrarily high to avoid affecting 84 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 85 // sequence over this should have been converted to llvm.memcpy by the 86 // frontend. It easy to induce this behavior with .ll code such as: 87 // %buffer = alloca [4096 x i8] 88 // %data = load [4096 x i8]* %argPtr 89 // store [4096 x i8] %data, [4096 x i8]* %buffer 90 static const unsigned MaxParallelChains = 64; 91 92 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 93 const SDValue *Parts, unsigned NumParts, 94 MVT PartVT, EVT ValueVT, const Value *V); 95 96 /// getCopyFromParts - Create a value that contains the specified legal parts 97 /// combined into the value they represent. If the parts combine to a type 98 /// larger then ValueVT then AssertOp can be used to specify whether the extra 99 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 100 /// (ISD::AssertSext). 101 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 102 const SDValue *Parts, 103 unsigned NumParts, MVT PartVT, EVT ValueVT, 104 const Value *V, 105 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 106 if (ValueVT.isVector()) 107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 108 PartVT, ValueVT, V); 109 110 assert(NumParts > 0 && "No parts to assemble!"); 111 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 112 SDValue Val = Parts[0]; 113 114 if (NumParts > 1) { 115 // Assemble the value from multiple parts. 116 if (ValueVT.isInteger()) { 117 unsigned PartBits = PartVT.getSizeInBits(); 118 unsigned ValueBits = ValueVT.getSizeInBits(); 119 120 // Assemble the power of 2 part. 121 unsigned RoundParts = NumParts & (NumParts - 1) ? 122 1 << Log2_32(NumParts) : NumParts; 123 unsigned RoundBits = PartBits * RoundParts; 124 EVT RoundVT = RoundBits == ValueBits ? 125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 126 SDValue Lo, Hi; 127 128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 129 130 if (RoundParts > 2) { 131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 132 PartVT, HalfVT, V); 133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 134 RoundParts / 2, PartVT, HalfVT, V); 135 } else { 136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 138 } 139 140 if (TLI.isBigEndian()) 141 std::swap(Lo, Hi); 142 143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 144 145 if (RoundParts < NumParts) { 146 // Assemble the trailing non-power-of-2 part. 147 unsigned OddParts = NumParts - RoundParts; 148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 149 Hi = getCopyFromParts(DAG, DL, 150 Parts + RoundParts, OddParts, PartVT, OddVT, V); 151 152 // Combine the round and odd parts. 153 Lo = Val; 154 if (TLI.isBigEndian()) 155 std::swap(Lo, Hi); 156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 159 DAG.getConstant(Lo.getValueType().getSizeInBits(), 160 TLI.getPointerTy())); 161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 163 } 164 } else if (PartVT.isFloatingPoint()) { 165 // FP split into multiple FP parts (for ppcf128) 166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 167 "Unexpected split"); 168 SDValue Lo, Hi; 169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 171 if (TLI.isBigEndian()) 172 std::swap(Lo, Hi); 173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 174 } else { 175 // FP split into integer parts (soft fp) 176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 177 !PartVT.isVector() && "Unexpected split"); 178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 180 } 181 } 182 183 // There is now one part, held in Val. Correct it to match ValueVT. 184 EVT PartEVT = Val.getValueType(); 185 186 if (PartEVT == ValueVT) 187 return Val; 188 189 if (PartEVT.isInteger() && ValueVT.isInteger()) { 190 if (ValueVT.bitsLT(PartEVT)) { 191 // For a truncate, see if we have any information to 192 // indicate whether the truncated bits will always be 193 // zero or sign-extension. 194 if (AssertOp != ISD::DELETED_NODE) 195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 196 DAG.getValueType(ValueVT)); 197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 198 } 199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 200 } 201 202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 203 // FP_ROUND's are always exact here. 204 if (ValueVT.bitsLT(Val.getValueType())) 205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, 206 DAG.getTargetConstant(1, TLI.getPointerTy())); 207 208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 209 } 210 211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 213 214 llvm_unreachable("Unknown mismatch!"); 215 } 216 217 /// getCopyFromPartsVector - Create a value that contains the specified legal 218 /// parts combined into the value they represent. If the parts combine to a 219 /// type larger then ValueVT then AssertOp can be used to specify whether the 220 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 221 /// ValueVT (ISD::AssertSext). 222 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 223 const SDValue *Parts, unsigned NumParts, 224 MVT PartVT, EVT ValueVT, const Value *V) { 225 assert(ValueVT.isVector() && "Not a vector value"); 226 assert(NumParts > 0 && "No parts to assemble!"); 227 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 228 SDValue Val = Parts[0]; 229 230 // Handle a multi-element vector. 231 if (NumParts > 1) { 232 EVT IntermediateVT; 233 MVT RegisterVT; 234 unsigned NumIntermediates; 235 unsigned NumRegs = 236 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 237 NumIntermediates, RegisterVT); 238 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 239 NumParts = NumRegs; // Silence a compiler warning. 240 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 241 assert(RegisterVT == Parts[0].getSimpleValueType() && 242 "Part type doesn't match part!"); 243 244 // Assemble the parts into intermediate operands. 245 SmallVector<SDValue, 8> Ops(NumIntermediates); 246 if (NumIntermediates == NumParts) { 247 // If the register was not expanded, truncate or copy the value, 248 // as appropriate. 249 for (unsigned i = 0; i != NumParts; ++i) 250 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 251 PartVT, IntermediateVT, V); 252 } else if (NumParts > 0) { 253 // If the intermediate type was expanded, build the intermediate 254 // operands from the parts. 255 assert(NumParts % NumIntermediates == 0 && 256 "Must expand into a divisible number of parts!"); 257 unsigned Factor = NumParts / NumIntermediates; 258 for (unsigned i = 0; i != NumIntermediates; ++i) 259 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 260 PartVT, IntermediateVT, V); 261 } 262 263 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 264 // intermediate operands. 265 Val = DAG.getNode(IntermediateVT.isVector() ? 266 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL, 267 ValueVT, &Ops[0], NumIntermediates); 268 } 269 270 // There is now one part, held in Val. Correct it to match ValueVT. 271 EVT PartEVT = Val.getValueType(); 272 273 if (PartEVT == ValueVT) 274 return Val; 275 276 if (PartEVT.isVector()) { 277 // If the element type of the source/dest vectors are the same, but the 278 // parts vector has more elements than the value vector, then we have a 279 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 280 // elements we want. 281 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 282 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 283 "Cannot narrow, it would be a lossy transformation"); 284 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 285 DAG.getConstant(0, TLI.getVectorIdxTy())); 286 } 287 288 // Vector/Vector bitcast. 289 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 291 292 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 293 "Cannot handle this kind of promotion"); 294 // Promoted vector extract 295 bool Smaller = ValueVT.bitsLE(PartEVT); 296 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 297 DL, ValueVT, Val); 298 299 } 300 301 // Trivial bitcast if the types are the same size and the destination 302 // vector type is legal. 303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 304 TLI.isTypeLegal(ValueVT)) 305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 306 307 // Handle cases such as i8 -> <1 x i1> 308 if (ValueVT.getVectorNumElements() != 1) { 309 LLVMContext &Ctx = *DAG.getContext(); 310 Twine ErrMsg("non-trivial scalar-to-vector conversion"); 311 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) { 312 if (const CallInst *CI = dyn_cast<CallInst>(I)) 313 if (isa<InlineAsm>(CI->getCalledValue())) 314 ErrMsg = ErrMsg + ", possible invalid constraint for vector type"; 315 Ctx.emitError(I, ErrMsg); 316 } else { 317 Ctx.emitError(ErrMsg); 318 } 319 return DAG.getUNDEF(ValueVT); 320 } 321 322 if (ValueVT.getVectorNumElements() == 1 && 323 ValueVT.getVectorElementType() != PartEVT) { 324 bool Smaller = ValueVT.bitsLE(PartEVT); 325 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 326 DL, ValueVT.getScalarType(), Val); 327 } 328 329 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 330 } 331 332 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 333 SDValue Val, SDValue *Parts, unsigned NumParts, 334 MVT PartVT, const Value *V); 335 336 /// getCopyToParts - Create a series of nodes that contain the specified value 337 /// split into legal parts. If the parts contain more bits than Val, then, for 338 /// integers, ExtendKind can be used to specify how to generate the extra bits. 339 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 340 SDValue Val, SDValue *Parts, unsigned NumParts, 341 MVT PartVT, const Value *V, 342 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 343 EVT ValueVT = Val.getValueType(); 344 345 // Handle the vector case separately. 346 if (ValueVT.isVector()) 347 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 348 349 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 350 unsigned PartBits = PartVT.getSizeInBits(); 351 unsigned OrigNumParts = NumParts; 352 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!"); 353 354 if (NumParts == 0) 355 return; 356 357 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 358 EVT PartEVT = PartVT; 359 if (PartEVT == ValueVT) { 360 assert(NumParts == 1 && "No-op copy with multiple parts!"); 361 Parts[0] = Val; 362 return; 363 } 364 365 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 366 // If the parts cover more bits than the value has, promote the value. 367 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 368 assert(NumParts == 1 && "Do not know what to promote to!"); 369 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 370 } else { 371 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 372 ValueVT.isInteger() && 373 "Unknown mismatch!"); 374 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 375 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 376 if (PartVT == MVT::x86mmx) 377 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 378 } 379 } else if (PartBits == ValueVT.getSizeInBits()) { 380 // Different types of the same size. 381 assert(NumParts == 1 && PartEVT != ValueVT); 382 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 383 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 384 // If the parts cover less bits than value has, truncate the value. 385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 386 ValueVT.isInteger() && 387 "Unknown mismatch!"); 388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 389 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 390 if (PartVT == MVT::x86mmx) 391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 392 } 393 394 // The value may have changed - recompute ValueVT. 395 ValueVT = Val.getValueType(); 396 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 397 "Failed to tile the value with PartVT!"); 398 399 if (NumParts == 1) { 400 if (PartEVT != ValueVT) { 401 LLVMContext &Ctx = *DAG.getContext(); 402 Twine ErrMsg("scalar-to-vector conversion failed"); 403 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) { 404 if (const CallInst *CI = dyn_cast<CallInst>(I)) 405 if (isa<InlineAsm>(CI->getCalledValue())) 406 ErrMsg = ErrMsg + ", possible invalid constraint for vector type"; 407 Ctx.emitError(I, ErrMsg); 408 } else { 409 Ctx.emitError(ErrMsg); 410 } 411 } 412 413 Parts[0] = Val; 414 return; 415 } 416 417 // Expand the value into multiple parts. 418 if (NumParts & (NumParts - 1)) { 419 // The number of parts is not a power of 2. Split off and copy the tail. 420 assert(PartVT.isInteger() && ValueVT.isInteger() && 421 "Do not know what to expand to!"); 422 unsigned RoundParts = 1 << Log2_32(NumParts); 423 unsigned RoundBits = RoundParts * PartBits; 424 unsigned OddParts = NumParts - RoundParts; 425 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 426 DAG.getIntPtrConstant(RoundBits)); 427 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 428 429 if (TLI.isBigEndian()) 430 // The odd parts were reversed by getCopyToParts - unreverse them. 431 std::reverse(Parts + RoundParts, Parts + NumParts); 432 433 NumParts = RoundParts; 434 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 435 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 436 } 437 438 // The number of parts is a power of 2. Repeatedly bisect the value using 439 // EXTRACT_ELEMENT. 440 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 441 EVT::getIntegerVT(*DAG.getContext(), 442 ValueVT.getSizeInBits()), 443 Val); 444 445 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 446 for (unsigned i = 0; i < NumParts; i += StepSize) { 447 unsigned ThisBits = StepSize * PartBits / 2; 448 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 449 SDValue &Part0 = Parts[i]; 450 SDValue &Part1 = Parts[i+StepSize/2]; 451 452 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 453 ThisVT, Part0, DAG.getIntPtrConstant(1)); 454 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 455 ThisVT, Part0, DAG.getIntPtrConstant(0)); 456 457 if (ThisBits == PartBits && ThisVT != PartVT) { 458 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 459 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 460 } 461 } 462 } 463 464 if (TLI.isBigEndian()) 465 std::reverse(Parts, Parts + OrigNumParts); 466 } 467 468 469 /// getCopyToPartsVector - Create a series of nodes that contain the specified 470 /// value split into legal parts. 471 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 472 SDValue Val, SDValue *Parts, unsigned NumParts, 473 MVT PartVT, const Value *V) { 474 EVT ValueVT = Val.getValueType(); 475 assert(ValueVT.isVector() && "Not a vector"); 476 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 477 478 if (NumParts == 1) { 479 EVT PartEVT = PartVT; 480 if (PartEVT == ValueVT) { 481 // Nothing to do. 482 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 483 // Bitconvert vector->vector case. 484 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 485 } else if (PartVT.isVector() && 486 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 487 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 488 EVT ElementVT = PartVT.getVectorElementType(); 489 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 490 // undef elements. 491 SmallVector<SDValue, 16> Ops; 492 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 493 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 494 ElementVT, Val, DAG.getConstant(i, 495 TLI.getVectorIdxTy()))); 496 497 for (unsigned i = ValueVT.getVectorNumElements(), 498 e = PartVT.getVectorNumElements(); i != e; ++i) 499 Ops.push_back(DAG.getUNDEF(ElementVT)); 500 501 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size()); 502 503 // FIXME: Use CONCAT for 2x -> 4x. 504 505 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 506 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 507 } else if (PartVT.isVector() && 508 PartEVT.getVectorElementType().bitsGE( 509 ValueVT.getVectorElementType()) && 510 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 511 512 // Promoted vector extract 513 bool Smaller = PartEVT.bitsLE(ValueVT); 514 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 515 DL, PartVT, Val); 516 } else{ 517 // Vector -> scalar conversion. 518 assert(ValueVT.getVectorNumElements() == 1 && 519 "Only trivial vector-to-scalar conversions should get here!"); 520 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 521 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy())); 522 523 bool Smaller = ValueVT.bitsLE(PartVT); 524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 525 DL, PartVT, Val); 526 } 527 528 Parts[0] = Val; 529 return; 530 } 531 532 // Handle a multi-element vector. 533 EVT IntermediateVT; 534 MVT RegisterVT; 535 unsigned NumIntermediates; 536 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 537 IntermediateVT, 538 NumIntermediates, RegisterVT); 539 unsigned NumElements = ValueVT.getVectorNumElements(); 540 541 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 542 NumParts = NumRegs; // Silence a compiler warning. 543 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 544 545 // Split the vector into intermediate operands. 546 SmallVector<SDValue, 8> Ops(NumIntermediates); 547 for (unsigned i = 0; i != NumIntermediates; ++i) { 548 if (IntermediateVT.isVector()) 549 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, 550 IntermediateVT, Val, 551 DAG.getConstant(i * (NumElements / NumIntermediates), 552 TLI.getVectorIdxTy())); 553 else 554 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 555 IntermediateVT, Val, 556 DAG.getConstant(i, TLI.getVectorIdxTy())); 557 } 558 559 // Split the intermediate operands into legal parts. 560 if (NumParts == NumIntermediates) { 561 // If the register was not expanded, promote or copy the value, 562 // as appropriate. 563 for (unsigned i = 0; i != NumParts; ++i) 564 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 565 } else if (NumParts > 0) { 566 // If the intermediate type was expanded, split each the value into 567 // legal parts. 568 assert(NumParts % NumIntermediates == 0 && 569 "Must expand into a divisible number of parts!"); 570 unsigned Factor = NumParts / NumIntermediates; 571 for (unsigned i = 0; i != NumIntermediates; ++i) 572 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 573 } 574 } 575 576 namespace { 577 /// RegsForValue - This struct represents the registers (physical or virtual) 578 /// that a particular set of values is assigned, and the type information 579 /// about the value. The most common situation is to represent one value at a 580 /// time, but struct or array values are handled element-wise as multiple 581 /// values. The splitting of aggregates is performed recursively, so that we 582 /// never have aggregate-typed registers. The values at this point do not 583 /// necessarily have legal types, so each value may require one or more 584 /// registers of some legal type. 585 /// 586 struct RegsForValue { 587 /// ValueVTs - The value types of the values, which may not be legal, and 588 /// may need be promoted or synthesized from one or more registers. 589 /// 590 SmallVector<EVT, 4> ValueVTs; 591 592 /// RegVTs - The value types of the registers. This is the same size as 593 /// ValueVTs and it records, for each value, what the type of the assigned 594 /// register or registers are. (Individual values are never synthesized 595 /// from more than one type of register.) 596 /// 597 /// With virtual registers, the contents of RegVTs is redundant with TLI's 598 /// getRegisterType member function, however when with physical registers 599 /// it is necessary to have a separate record of the types. 600 /// 601 SmallVector<MVT, 4> RegVTs; 602 603 /// Regs - This list holds the registers assigned to the values. 604 /// Each legal or promoted value requires one register, and each 605 /// expanded value requires multiple registers. 606 /// 607 SmallVector<unsigned, 4> Regs; 608 609 RegsForValue() {} 610 611 RegsForValue(const SmallVector<unsigned, 4> ®s, 612 MVT regvt, EVT valuevt) 613 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 614 615 RegsForValue(LLVMContext &Context, const TargetLowering &tli, 616 unsigned Reg, Type *Ty) { 617 ComputeValueVTs(tli, Ty, ValueVTs); 618 619 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 620 EVT ValueVT = ValueVTs[Value]; 621 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT); 622 MVT RegisterVT = tli.getRegisterType(Context, ValueVT); 623 for (unsigned i = 0; i != NumRegs; ++i) 624 Regs.push_back(Reg + i); 625 RegVTs.push_back(RegisterVT); 626 Reg += NumRegs; 627 } 628 } 629 630 /// areValueTypesLegal - Return true if types of all the values are legal. 631 bool areValueTypesLegal(const TargetLowering &TLI) { 632 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 633 MVT RegisterVT = RegVTs[Value]; 634 if (!TLI.isTypeLegal(RegisterVT)) 635 return false; 636 } 637 return true; 638 } 639 640 /// append - Add the specified values to this one. 641 void append(const RegsForValue &RHS) { 642 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end()); 643 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end()); 644 Regs.append(RHS.Regs.begin(), RHS.Regs.end()); 645 } 646 647 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 648 /// this value and returns the result as a ValueVTs value. This uses 649 /// Chain/Flag as the input and updates them for the output Chain/Flag. 650 /// If the Flag pointer is NULL, no flag is used. 651 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo, 652 SDLoc dl, 653 SDValue &Chain, SDValue *Flag, 654 const Value *V = 0) const; 655 656 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 657 /// specified value into the registers specified by this object. This uses 658 /// Chain/Flag as the input and updates them for the output Chain/Flag. 659 /// If the Flag pointer is NULL, no flag is used. 660 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 661 SDValue &Chain, SDValue *Flag, const Value *V) const; 662 663 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 664 /// operand list. This adds the code marker, matching input operand index 665 /// (if applicable), and includes the number of values added into it. 666 void AddInlineAsmOperands(unsigned Kind, 667 bool HasMatching, unsigned MatchingIdx, 668 SelectionDAG &DAG, 669 std::vector<SDValue> &Ops) const; 670 }; 671 } 672 673 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 674 /// this value and returns the result as a ValueVT value. This uses 675 /// Chain/Flag as the input and updates them for the output Chain/Flag. 676 /// If the Flag pointer is NULL, no flag is used. 677 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 678 FunctionLoweringInfo &FuncInfo, 679 SDLoc dl, 680 SDValue &Chain, SDValue *Flag, 681 const Value *V) const { 682 // A Value with type {} or [0 x %t] needs no registers. 683 if (ValueVTs.empty()) 684 return SDValue(); 685 686 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 687 688 // Assemble the legal parts into the final values. 689 SmallVector<SDValue, 4> Values(ValueVTs.size()); 690 SmallVector<SDValue, 8> Parts; 691 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 692 // Copy the legal parts from the registers. 693 EVT ValueVT = ValueVTs[Value]; 694 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 695 MVT RegisterVT = RegVTs[Value]; 696 697 Parts.resize(NumRegs); 698 for (unsigned i = 0; i != NumRegs; ++i) { 699 SDValue P; 700 if (Flag == 0) { 701 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 702 } else { 703 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 704 *Flag = P.getValue(2); 705 } 706 707 Chain = P.getValue(1); 708 Parts[i] = P; 709 710 // If the source register was virtual and if we know something about it, 711 // add an assert node. 712 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 713 !RegisterVT.isInteger() || RegisterVT.isVector()) 714 continue; 715 716 const FunctionLoweringInfo::LiveOutInfo *LOI = 717 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 718 if (!LOI) 719 continue; 720 721 unsigned RegSize = RegisterVT.getSizeInBits(); 722 unsigned NumSignBits = LOI->NumSignBits; 723 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 724 725 if (NumZeroBits == RegSize) { 726 // The current value is a zero. 727 // Explicitly express that as it would be easier for 728 // optimizations to kick in. 729 Parts[i] = DAG.getConstant(0, RegisterVT); 730 continue; 731 } 732 733 // FIXME: We capture more information than the dag can represent. For 734 // now, just use the tightest assertzext/assertsext possible. 735 bool isSExt = true; 736 EVT FromVT(MVT::Other); 737 if (NumSignBits == RegSize) 738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 739 else if (NumZeroBits >= RegSize-1) 740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 741 else if (NumSignBits > RegSize-8) 742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 743 else if (NumZeroBits >= RegSize-8) 744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 745 else if (NumSignBits > RegSize-16) 746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 747 else if (NumZeroBits >= RegSize-16) 748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 749 else if (NumSignBits > RegSize-32) 750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 751 else if (NumZeroBits >= RegSize-32) 752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 753 else 754 continue; 755 756 // Add an assertion node. 757 assert(FromVT != MVT::Other); 758 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 759 RegisterVT, P, DAG.getValueType(FromVT)); 760 } 761 762 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 763 NumRegs, RegisterVT, ValueVT, V); 764 Part += NumRegs; 765 Parts.clear(); 766 } 767 768 return DAG.getNode(ISD::MERGE_VALUES, dl, 769 DAG.getVTList(&ValueVTs[0], ValueVTs.size()), 770 &Values[0], ValueVTs.size()); 771 } 772 773 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 774 /// specified value into the registers specified by this object. This uses 775 /// Chain/Flag as the input and updates them for the output Chain/Flag. 776 /// If the Flag pointer is NULL, no flag is used. 777 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 778 SDValue &Chain, SDValue *Flag, 779 const Value *V) const { 780 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 781 782 // Get the list of the values's legal parts. 783 unsigned NumRegs = Regs.size(); 784 SmallVector<SDValue, 8> Parts(NumRegs); 785 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 786 EVT ValueVT = ValueVTs[Value]; 787 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 788 MVT RegisterVT = RegVTs[Value]; 789 ISD::NodeType ExtendKind = 790 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND; 791 792 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 793 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 794 Part += NumParts; 795 } 796 797 // Copy the parts into the registers. 798 SmallVector<SDValue, 8> Chains(NumRegs); 799 for (unsigned i = 0; i != NumRegs; ++i) { 800 SDValue Part; 801 if (Flag == 0) { 802 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 803 } else { 804 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 805 *Flag = Part.getValue(1); 806 } 807 808 Chains[i] = Part.getValue(0); 809 } 810 811 if (NumRegs == 1 || Flag) 812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 813 // flagged to it. That is the CopyToReg nodes and the user are considered 814 // a single scheduling unit. If we create a TokenFactor and return it as 815 // chain, then the TokenFactor is both a predecessor (operand) of the 816 // user as well as a successor (the TF operands are flagged to the user). 817 // c1, f1 = CopyToReg 818 // c2, f2 = CopyToReg 819 // c3 = TokenFactor c1, c2 820 // ... 821 // = op c3, ..., f2 822 Chain = Chains[NumRegs-1]; 823 else 824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs); 825 } 826 827 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 828 /// operand list. This adds the code marker and includes the number of 829 /// values added into it. 830 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 831 unsigned MatchingIdx, 832 SelectionDAG &DAG, 833 std::vector<SDValue> &Ops) const { 834 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 835 836 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 837 if (HasMatching) 838 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 839 else if (!Regs.empty() && 840 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 841 // Put the register class of the virtual registers in the flag word. That 842 // way, later passes can recompute register class constraints for inline 843 // assembly as well as normal instructions. 844 // Don't do this for tied operands that can use the regclass information 845 // from the def. 846 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 847 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 848 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 849 } 850 851 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32); 852 Ops.push_back(Res); 853 854 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 855 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 856 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 857 MVT RegisterVT = RegVTs[Value]; 858 for (unsigned i = 0; i != NumRegs; ++i) { 859 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 860 unsigned TheReg = Regs[Reg++]; 861 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 862 863 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 864 // If we clobbered the stack pointer, MFI should know about it. 865 assert(DAG.getMachineFunction().getFrameInfo()-> 866 hasInlineAsmWithSPAdjust()); 867 } 868 } 869 } 870 } 871 872 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 873 const TargetLibraryInfo *li) { 874 AA = &aa; 875 GFI = gfi; 876 LibInfo = li; 877 DL = DAG.getTarget().getDataLayout(); 878 Context = DAG.getContext(); 879 LPadToCallSiteMap.clear(); 880 } 881 882 /// clear - Clear out the current SelectionDAG and the associated 883 /// state and prepare this SelectionDAGBuilder object to be used 884 /// for a new block. This doesn't clear out information about 885 /// additional blocks that are needed to complete switch lowering 886 /// or PHI node updating; that information is cleared out as it is 887 /// consumed. 888 void SelectionDAGBuilder::clear() { 889 NodeMap.clear(); 890 UnusedArgNodeMap.clear(); 891 PendingLoads.clear(); 892 PendingExports.clear(); 893 CurInst = NULL; 894 HasTailCall = false; 895 SDNodeOrder = LowestSDNodeOrder; 896 } 897 898 /// clearDanglingDebugInfo - Clear the dangling debug information 899 /// map. This function is separated from the clear so that debug 900 /// information that is dangling in a basic block can be properly 901 /// resolved in a different basic block. This allows the 902 /// SelectionDAG to resolve dangling debug information attached 903 /// to PHI nodes. 904 void SelectionDAGBuilder::clearDanglingDebugInfo() { 905 DanglingDebugInfoMap.clear(); 906 } 907 908 /// getRoot - Return the current virtual root of the Selection DAG, 909 /// flushing any PendingLoad items. This must be done before emitting 910 /// a store or any other node that may need to be ordered after any 911 /// prior load instructions. 912 /// 913 SDValue SelectionDAGBuilder::getRoot() { 914 if (PendingLoads.empty()) 915 return DAG.getRoot(); 916 917 if (PendingLoads.size() == 1) { 918 SDValue Root = PendingLoads[0]; 919 DAG.setRoot(Root); 920 PendingLoads.clear(); 921 return Root; 922 } 923 924 // Otherwise, we have to make a token factor node. 925 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 926 &PendingLoads[0], PendingLoads.size()); 927 PendingLoads.clear(); 928 DAG.setRoot(Root); 929 return Root; 930 } 931 932 /// getControlRoot - Similar to getRoot, but instead of flushing all the 933 /// PendingLoad items, flush all the PendingExports items. It is necessary 934 /// to do this before emitting a terminator instruction. 935 /// 936 SDValue SelectionDAGBuilder::getControlRoot() { 937 SDValue Root = DAG.getRoot(); 938 939 if (PendingExports.empty()) 940 return Root; 941 942 // Turn all of the CopyToReg chains into one factored node. 943 if (Root.getOpcode() != ISD::EntryToken) { 944 unsigned i = 0, e = PendingExports.size(); 945 for (; i != e; ++i) { 946 assert(PendingExports[i].getNode()->getNumOperands() > 1); 947 if (PendingExports[i].getNode()->getOperand(0) == Root) 948 break; // Don't add the root if we already indirectly depend on it. 949 } 950 951 if (i == e) 952 PendingExports.push_back(Root); 953 } 954 955 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 956 &PendingExports[0], 957 PendingExports.size()); 958 PendingExports.clear(); 959 DAG.setRoot(Root); 960 return Root; 961 } 962 963 void SelectionDAGBuilder::visit(const Instruction &I) { 964 // Set up outgoing PHI node register values before emitting the terminator. 965 if (isa<TerminatorInst>(&I)) 966 HandlePHINodesInSuccessorBlocks(I.getParent()); 967 968 ++SDNodeOrder; 969 970 CurInst = &I; 971 972 visit(I.getOpcode(), I); 973 974 if (!isa<TerminatorInst>(&I) && !HasTailCall) 975 CopyToExportRegsIfNeeded(&I); 976 977 CurInst = NULL; 978 } 979 980 void SelectionDAGBuilder::visitPHI(const PHINode &) { 981 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 982 } 983 984 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 985 // Note: this doesn't use InstVisitor, because it has to work with 986 // ConstantExpr's in addition to instructions. 987 switch (Opcode) { 988 default: llvm_unreachable("Unknown instruction type encountered!"); 989 // Build the switch statement using the Instruction.def file. 990 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 991 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 992 #include "llvm/IR/Instruction.def" 993 } 994 } 995 996 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 997 // generate the debug data structures now that we've seen its definition. 998 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 999 SDValue Val) { 1000 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 1001 if (DDI.getDI()) { 1002 const DbgValueInst *DI = DDI.getDI(); 1003 DebugLoc dl = DDI.getdl(); 1004 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1005 MDNode *Variable = DI->getVariable(); 1006 uint64_t Offset = DI->getOffset(); 1007 SDDbgValue *SDV; 1008 if (Val.getNode()) { 1009 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) { 1010 SDV = DAG.getDbgValue(Variable, Val.getNode(), 1011 Val.getResNo(), Offset, dl, DbgSDNodeOrder); 1012 DAG.AddDbgValue(SDV, Val.getNode(), false); 1013 } 1014 } else 1015 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1016 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 1017 } 1018 } 1019 1020 /// getValue - Return an SDValue for the given Value. 1021 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1022 // If we already have an SDValue for this value, use it. It's important 1023 // to do this first, so that we don't create a CopyFromReg if we already 1024 // have a regular SDValue. 1025 SDValue &N = NodeMap[V]; 1026 if (N.getNode()) return N; 1027 1028 // If there's a virtual register allocated and initialized for this 1029 // value, use it. 1030 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1031 if (It != FuncInfo.ValueMap.end()) { 1032 unsigned InReg = It->second; 1033 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(), 1034 InReg, V->getType()); 1035 SDValue Chain = DAG.getEntryNode(); 1036 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V); 1037 resolveDanglingDebugInfo(V, N); 1038 return N; 1039 } 1040 1041 // Otherwise create a new SDValue and remember it. 1042 SDValue Val = getValueImpl(V); 1043 NodeMap[V] = Val; 1044 resolveDanglingDebugInfo(V, Val); 1045 return Val; 1046 } 1047 1048 /// getNonRegisterValue - Return an SDValue for the given Value, but 1049 /// don't look in FuncInfo.ValueMap for a virtual register. 1050 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1051 // If we already have an SDValue for this value, use it. 1052 SDValue &N = NodeMap[V]; 1053 if (N.getNode()) return N; 1054 1055 // Otherwise create a new SDValue and remember it. 1056 SDValue Val = getValueImpl(V); 1057 NodeMap[V] = Val; 1058 resolveDanglingDebugInfo(V, Val); 1059 return Val; 1060 } 1061 1062 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1063 /// Create an SDValue for the given value. 1064 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1065 const TargetLowering *TLI = TM.getTargetLowering(); 1066 1067 if (const Constant *C = dyn_cast<Constant>(V)) { 1068 EVT VT = TLI->getValueType(V->getType(), true); 1069 1070 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1071 return DAG.getConstant(*CI, VT); 1072 1073 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1074 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1075 1076 if (isa<ConstantPointerNull>(C)) { 1077 unsigned AS = V->getType()->getPointerAddressSpace(); 1078 return DAG.getConstant(0, TLI->getPointerTy(AS)); 1079 } 1080 1081 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1082 return DAG.getConstantFP(*CFP, VT); 1083 1084 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1085 return DAG.getUNDEF(VT); 1086 1087 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1088 visit(CE->getOpcode(), *CE); 1089 SDValue N1 = NodeMap[V]; 1090 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1091 return N1; 1092 } 1093 1094 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1095 SmallVector<SDValue, 4> Constants; 1096 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1097 OI != OE; ++OI) { 1098 SDNode *Val = getValue(*OI).getNode(); 1099 // If the operand is an empty aggregate, there are no values. 1100 if (!Val) continue; 1101 // Add each leaf value from the operand to the Constants list 1102 // to form a flattened list of all the values. 1103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1104 Constants.push_back(SDValue(Val, i)); 1105 } 1106 1107 return DAG.getMergeValues(&Constants[0], Constants.size(), 1108 getCurSDLoc()); 1109 } 1110 1111 if (const ConstantDataSequential *CDS = 1112 dyn_cast<ConstantDataSequential>(C)) { 1113 SmallVector<SDValue, 4> Ops; 1114 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1115 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1116 // Add each leaf value from the operand to the Constants list 1117 // to form a flattened list of all the values. 1118 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1119 Ops.push_back(SDValue(Val, i)); 1120 } 1121 1122 if (isa<ArrayType>(CDS->getType())) 1123 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc()); 1124 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1125 VT, &Ops[0], Ops.size()); 1126 } 1127 1128 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1129 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1130 "Unknown struct or array constant!"); 1131 1132 SmallVector<EVT, 4> ValueVTs; 1133 ComputeValueVTs(*TLI, C->getType(), ValueVTs); 1134 unsigned NumElts = ValueVTs.size(); 1135 if (NumElts == 0) 1136 return SDValue(); // empty struct 1137 SmallVector<SDValue, 4> Constants(NumElts); 1138 for (unsigned i = 0; i != NumElts; ++i) { 1139 EVT EltVT = ValueVTs[i]; 1140 if (isa<UndefValue>(C)) 1141 Constants[i] = DAG.getUNDEF(EltVT); 1142 else if (EltVT.isFloatingPoint()) 1143 Constants[i] = DAG.getConstantFP(0, EltVT); 1144 else 1145 Constants[i] = DAG.getConstant(0, EltVT); 1146 } 1147 1148 return DAG.getMergeValues(&Constants[0], NumElts, 1149 getCurSDLoc()); 1150 } 1151 1152 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1153 return DAG.getBlockAddress(BA, VT); 1154 1155 VectorType *VecTy = cast<VectorType>(V->getType()); 1156 unsigned NumElements = VecTy->getNumElements(); 1157 1158 // Now that we know the number and type of the elements, get that number of 1159 // elements into the Ops array based on what kind of constant it is. 1160 SmallVector<SDValue, 16> Ops; 1161 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1162 for (unsigned i = 0; i != NumElements; ++i) 1163 Ops.push_back(getValue(CV->getOperand(i))); 1164 } else { 1165 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1166 EVT EltVT = TLI->getValueType(VecTy->getElementType()); 1167 1168 SDValue Op; 1169 if (EltVT.isFloatingPoint()) 1170 Op = DAG.getConstantFP(0, EltVT); 1171 else 1172 Op = DAG.getConstant(0, EltVT); 1173 Ops.assign(NumElements, Op); 1174 } 1175 1176 // Create a BUILD_VECTOR node. 1177 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1178 VT, &Ops[0], Ops.size()); 1179 } 1180 1181 // If this is a static alloca, generate it as the frameindex instead of 1182 // computation. 1183 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1184 DenseMap<const AllocaInst*, int>::iterator SI = 1185 FuncInfo.StaticAllocaMap.find(AI); 1186 if (SI != FuncInfo.StaticAllocaMap.end()) 1187 return DAG.getFrameIndex(SI->second, TLI->getPointerTy()); 1188 } 1189 1190 // If this is an instruction which fast-isel has deferred, select it now. 1191 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1192 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1193 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType()); 1194 SDValue Chain = DAG.getEntryNode(); 1195 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V); 1196 } 1197 1198 llvm_unreachable("Can't get register for value!"); 1199 } 1200 1201 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1202 const TargetLowering *TLI = TM.getTargetLowering(); 1203 SDValue Chain = getControlRoot(); 1204 SmallVector<ISD::OutputArg, 8> Outs; 1205 SmallVector<SDValue, 8> OutVals; 1206 1207 if (!FuncInfo.CanLowerReturn) { 1208 unsigned DemoteReg = FuncInfo.DemoteRegister; 1209 const Function *F = I.getParent()->getParent(); 1210 1211 // Emit a store of the return value through the virtual register. 1212 // Leave Outs empty so that LowerReturn won't try to load return 1213 // registers the usual way. 1214 SmallVector<EVT, 1> PtrValueVTs; 1215 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()), 1216 PtrValueVTs); 1217 1218 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1219 SDValue RetOp = getValue(I.getOperand(0)); 1220 1221 SmallVector<EVT, 4> ValueVTs; 1222 SmallVector<uint64_t, 4> Offsets; 1223 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1224 unsigned NumValues = ValueVTs.size(); 1225 1226 SmallVector<SDValue, 4> Chains(NumValues); 1227 for (unsigned i = 0; i != NumValues; ++i) { 1228 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1229 RetPtr.getValueType(), RetPtr, 1230 DAG.getIntPtrConstant(Offsets[i])); 1231 Chains[i] = 1232 DAG.getStore(Chain, getCurSDLoc(), 1233 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1234 // FIXME: better loc info would be nice. 1235 Add, MachinePointerInfo(), false, false, 0); 1236 } 1237 1238 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1239 MVT::Other, &Chains[0], NumValues); 1240 } else if (I.getNumOperands() != 0) { 1241 SmallVector<EVT, 4> ValueVTs; 1242 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs); 1243 unsigned NumValues = ValueVTs.size(); 1244 if (NumValues) { 1245 SDValue RetOp = getValue(I.getOperand(0)); 1246 for (unsigned j = 0, f = NumValues; j != f; ++j) { 1247 EVT VT = ValueVTs[j]; 1248 1249 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1250 1251 const Function *F = I.getParent()->getParent(); 1252 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1253 Attribute::SExt)) 1254 ExtendKind = ISD::SIGN_EXTEND; 1255 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1256 Attribute::ZExt)) 1257 ExtendKind = ISD::ZERO_EXTEND; 1258 1259 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1260 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind); 1261 1262 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT); 1263 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT); 1264 SmallVector<SDValue, 4> Parts(NumParts); 1265 getCopyToParts(DAG, getCurSDLoc(), 1266 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1267 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1268 1269 // 'inreg' on function refers to return value 1270 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1271 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1272 Attribute::InReg)) 1273 Flags.setInReg(); 1274 1275 // Propagate extension type if any 1276 if (ExtendKind == ISD::SIGN_EXTEND) 1277 Flags.setSExt(); 1278 else if (ExtendKind == ISD::ZERO_EXTEND) 1279 Flags.setZExt(); 1280 1281 for (unsigned i = 0; i < NumParts; ++i) { 1282 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1283 VT, /*isfixed=*/true, 0, 0)); 1284 OutVals.push_back(Parts[i]); 1285 } 1286 } 1287 } 1288 } 1289 1290 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1291 CallingConv::ID CallConv = 1292 DAG.getMachineFunction().getFunction()->getCallingConv(); 1293 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg, 1294 Outs, OutVals, getCurSDLoc(), 1295 DAG); 1296 1297 // Verify that the target's LowerReturn behaved as expected. 1298 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1299 "LowerReturn didn't return a valid chain!"); 1300 1301 // Update the DAG with the new chain value resulting from return lowering. 1302 DAG.setRoot(Chain); 1303 } 1304 1305 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1306 /// created for it, emit nodes to copy the value into the virtual 1307 /// registers. 1308 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1309 // Skip empty types 1310 if (V->getType()->isEmptyTy()) 1311 return; 1312 1313 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1314 if (VMI != FuncInfo.ValueMap.end()) { 1315 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1316 CopyValueToVirtualRegister(V, VMI->second); 1317 } 1318 } 1319 1320 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1321 /// the current basic block, add it to ValueMap now so that we'll get a 1322 /// CopyTo/FromReg. 1323 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1324 // No need to export constants. 1325 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1326 1327 // Already exported? 1328 if (FuncInfo.isExportedInst(V)) return; 1329 1330 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1331 CopyValueToVirtualRegister(V, Reg); 1332 } 1333 1334 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1335 const BasicBlock *FromBB) { 1336 // The operands of the setcc have to be in this block. We don't know 1337 // how to export them from some other block. 1338 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1339 // Can export from current BB. 1340 if (VI->getParent() == FromBB) 1341 return true; 1342 1343 // Is already exported, noop. 1344 return FuncInfo.isExportedInst(V); 1345 } 1346 1347 // If this is an argument, we can export it if the BB is the entry block or 1348 // if it is already exported. 1349 if (isa<Argument>(V)) { 1350 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1351 return true; 1352 1353 // Otherwise, can only export this if it is already exported. 1354 return FuncInfo.isExportedInst(V); 1355 } 1356 1357 // Otherwise, constants can always be exported. 1358 return true; 1359 } 1360 1361 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1362 uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src, 1363 const MachineBasicBlock *Dst) const { 1364 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1365 if (!BPI) 1366 return 0; 1367 const BasicBlock *SrcBB = Src->getBasicBlock(); 1368 const BasicBlock *DstBB = Dst->getBasicBlock(); 1369 return BPI->getEdgeWeight(SrcBB, DstBB); 1370 } 1371 1372 void SelectionDAGBuilder:: 1373 addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst, 1374 uint32_t Weight /* = 0 */) { 1375 if (!Weight) 1376 Weight = getEdgeWeight(Src, Dst); 1377 Src->addSuccessor(Dst, Weight); 1378 } 1379 1380 1381 static bool InBlock(const Value *V, const BasicBlock *BB) { 1382 if (const Instruction *I = dyn_cast<Instruction>(V)) 1383 return I->getParent() == BB; 1384 return true; 1385 } 1386 1387 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1388 /// This function emits a branch and is used at the leaves of an OR or an 1389 /// AND operator tree. 1390 /// 1391 void 1392 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1393 MachineBasicBlock *TBB, 1394 MachineBasicBlock *FBB, 1395 MachineBasicBlock *CurBB, 1396 MachineBasicBlock *SwitchBB, 1397 uint32_t TWeight, 1398 uint32_t FWeight) { 1399 const BasicBlock *BB = CurBB->getBasicBlock(); 1400 1401 // If the leaf of the tree is a comparison, merge the condition into 1402 // the caseblock. 1403 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1404 // The operands of the cmp have to be in this block. We don't know 1405 // how to export them from some other block. If this is the first block 1406 // of the sequence, no exporting is needed. 1407 if (CurBB == SwitchBB || 1408 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1409 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1410 ISD::CondCode Condition; 1411 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1412 Condition = getICmpCondCode(IC->getPredicate()); 1413 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) { 1414 Condition = getFCmpCondCode(FC->getPredicate()); 1415 if (TM.Options.NoNaNsFPMath) 1416 Condition = getFCmpCodeWithoutNaN(Condition); 1417 } else { 1418 Condition = ISD::SETEQ; // silence warning. 1419 llvm_unreachable("Unknown compare instruction"); 1420 } 1421 1422 CaseBlock CB(Condition, BOp->getOperand(0), 1423 BOp->getOperand(1), NULL, TBB, FBB, CurBB, TWeight, FWeight); 1424 SwitchCases.push_back(CB); 1425 return; 1426 } 1427 } 1428 1429 // Create a CaseBlock record representing this branch. 1430 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1431 NULL, TBB, FBB, CurBB, TWeight, FWeight); 1432 SwitchCases.push_back(CB); 1433 } 1434 1435 /// Scale down both weights to fit into uint32_t. 1436 static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) { 1437 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse; 1438 uint32_t Scale = (NewMax / UINT32_MAX) + 1; 1439 NewTrue = NewTrue / Scale; 1440 NewFalse = NewFalse / Scale; 1441 } 1442 1443 /// FindMergedConditions - If Cond is an expression like 1444 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1445 MachineBasicBlock *TBB, 1446 MachineBasicBlock *FBB, 1447 MachineBasicBlock *CurBB, 1448 MachineBasicBlock *SwitchBB, 1449 unsigned Opc, uint32_t TWeight, 1450 uint32_t FWeight) { 1451 // If this node is not part of the or/and tree, emit it as a branch. 1452 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1453 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1454 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1455 BOp->getParent() != CurBB->getBasicBlock() || 1456 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1457 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1458 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1459 TWeight, FWeight); 1460 return; 1461 } 1462 1463 // Create TmpBB after CurBB. 1464 MachineFunction::iterator BBI = CurBB; 1465 MachineFunction &MF = DAG.getMachineFunction(); 1466 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1467 CurBB->getParent()->insert(++BBI, TmpBB); 1468 1469 if (Opc == Instruction::Or) { 1470 // Codegen X | Y as: 1471 // BB1: 1472 // jmp_if_X TBB 1473 // jmp TmpBB 1474 // TmpBB: 1475 // jmp_if_Y TBB 1476 // jmp FBB 1477 // 1478 1479 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1480 // The requirement is that 1481 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1482 // = TrueProb for orignal BB. 1483 // Assuming the orignal weights are A and B, one choice is to set BB1's 1484 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice 1485 // assumes that 1486 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1487 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1488 // TmpBB, but the math is more complicated. 1489 1490 uint64_t NewTrueWeight = TWeight; 1491 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight; 1492 ScaleWeights(NewTrueWeight, NewFalseWeight); 1493 // Emit the LHS condition. 1494 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1495 NewTrueWeight, NewFalseWeight); 1496 1497 NewTrueWeight = TWeight; 1498 NewFalseWeight = 2 * (uint64_t)FWeight; 1499 ScaleWeights(NewTrueWeight, NewFalseWeight); 1500 // Emit the RHS condition into TmpBB. 1501 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1502 NewTrueWeight, NewFalseWeight); 1503 } else { 1504 assert(Opc == Instruction::And && "Unknown merge op!"); 1505 // Codegen X & Y as: 1506 // BB1: 1507 // jmp_if_X TmpBB 1508 // jmp FBB 1509 // TmpBB: 1510 // jmp_if_Y TBB 1511 // jmp FBB 1512 // 1513 // This requires creation of TmpBB after CurBB. 1514 1515 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1516 // The requirement is that 1517 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1518 // = FalseProb for orignal BB. 1519 // Assuming the orignal weights are A and B, one choice is to set BB1's 1520 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice 1521 // assumes that 1522 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB. 1523 1524 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight; 1525 uint64_t NewFalseWeight = FWeight; 1526 ScaleWeights(NewTrueWeight, NewFalseWeight); 1527 // Emit the LHS condition. 1528 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1529 NewTrueWeight, NewFalseWeight); 1530 1531 NewTrueWeight = 2 * (uint64_t)TWeight; 1532 NewFalseWeight = FWeight; 1533 ScaleWeights(NewTrueWeight, NewFalseWeight); 1534 // Emit the RHS condition into TmpBB. 1535 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1536 NewTrueWeight, NewFalseWeight); 1537 } 1538 } 1539 1540 /// If the set of cases should be emitted as a series of branches, return true. 1541 /// If we should emit this as a bunch of and/or'd together conditions, return 1542 /// false. 1543 bool 1544 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1545 if (Cases.size() != 2) return true; 1546 1547 // If this is two comparisons of the same values or'd or and'd together, they 1548 // will get folded into a single comparison, so don't emit two blocks. 1549 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1550 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1551 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1552 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1553 return false; 1554 } 1555 1556 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1557 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1558 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1559 Cases[0].CC == Cases[1].CC && 1560 isa<Constant>(Cases[0].CmpRHS) && 1561 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1562 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1563 return false; 1564 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1565 return false; 1566 } 1567 1568 return true; 1569 } 1570 1571 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1572 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1573 1574 // Update machine-CFG edges. 1575 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1576 1577 // Figure out which block is immediately after the current one. 1578 MachineBasicBlock *NextBlock = 0; 1579 MachineFunction::iterator BBI = BrMBB; 1580 if (++BBI != FuncInfo.MF->end()) 1581 NextBlock = BBI; 1582 1583 if (I.isUnconditional()) { 1584 // Update machine-CFG edges. 1585 BrMBB->addSuccessor(Succ0MBB); 1586 1587 // If this is not a fall-through branch, emit the branch. 1588 if (Succ0MBB != NextBlock) 1589 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1590 MVT::Other, getControlRoot(), 1591 DAG.getBasicBlock(Succ0MBB))); 1592 1593 return; 1594 } 1595 1596 // If this condition is one of the special cases we handle, do special stuff 1597 // now. 1598 const Value *CondVal = I.getCondition(); 1599 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1600 1601 // If this is a series of conditions that are or'd or and'd together, emit 1602 // this as a sequence of branches instead of setcc's with and/or operations. 1603 // As long as jumps are not expensive, this should improve performance. 1604 // For example, instead of something like: 1605 // cmp A, B 1606 // C = seteq 1607 // cmp D, E 1608 // F = setle 1609 // or C, F 1610 // jnz foo 1611 // Emit: 1612 // cmp A, B 1613 // je foo 1614 // cmp D, E 1615 // jle foo 1616 // 1617 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1618 if (!TM.getTargetLowering()->isJumpExpensive() && 1619 BOp->hasOneUse() && 1620 (BOp->getOpcode() == Instruction::And || 1621 BOp->getOpcode() == Instruction::Or)) { 1622 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1623 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB), 1624 getEdgeWeight(BrMBB, Succ1MBB)); 1625 // If the compares in later blocks need to use values not currently 1626 // exported from this block, export them now. This block should always 1627 // be the first entry. 1628 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1629 1630 // Allow some cases to be rejected. 1631 if (ShouldEmitAsBranches(SwitchCases)) { 1632 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1633 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1634 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1635 } 1636 1637 // Emit the branch for this block. 1638 visitSwitchCase(SwitchCases[0], BrMBB); 1639 SwitchCases.erase(SwitchCases.begin()); 1640 return; 1641 } 1642 1643 // Okay, we decided not to do this, remove any inserted MBB's and clear 1644 // SwitchCases. 1645 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1646 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1647 1648 SwitchCases.clear(); 1649 } 1650 } 1651 1652 // Create a CaseBlock record representing this branch. 1653 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1654 NULL, Succ0MBB, Succ1MBB, BrMBB); 1655 1656 // Use visitSwitchCase to actually insert the fast branch sequence for this 1657 // cond branch. 1658 visitSwitchCase(CB, BrMBB); 1659 } 1660 1661 /// visitSwitchCase - Emits the necessary code to represent a single node in 1662 /// the binary search tree resulting from lowering a switch instruction. 1663 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1664 MachineBasicBlock *SwitchBB) { 1665 SDValue Cond; 1666 SDValue CondLHS = getValue(CB.CmpLHS); 1667 SDLoc dl = getCurSDLoc(); 1668 1669 // Build the setcc now. 1670 if (CB.CmpMHS == NULL) { 1671 // Fold "(X == true)" to X and "(X == false)" to !X to 1672 // handle common cases produced by branch lowering. 1673 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1674 CB.CC == ISD::SETEQ) 1675 Cond = CondLHS; 1676 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1677 CB.CC == ISD::SETEQ) { 1678 SDValue True = DAG.getConstant(1, CondLHS.getValueType()); 1679 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1680 } else 1681 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1682 } else { 1683 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1684 1685 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1686 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1687 1688 SDValue CmpOp = getValue(CB.CmpMHS); 1689 EVT VT = CmpOp.getValueType(); 1690 1691 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1692 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT), 1693 ISD::SETLE); 1694 } else { 1695 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1696 VT, CmpOp, DAG.getConstant(Low, VT)); 1697 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1698 DAG.getConstant(High-Low, VT), ISD::SETULE); 1699 } 1700 } 1701 1702 // Update successor info 1703 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight); 1704 // TrueBB and FalseBB are always different unless the incoming IR is 1705 // degenerate. This only happens when running llc on weird IR. 1706 if (CB.TrueBB != CB.FalseBB) 1707 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight); 1708 1709 // Set NextBlock to be the MBB immediately after the current one, if any. 1710 // This is used to avoid emitting unnecessary branches to the next block. 1711 MachineBasicBlock *NextBlock = 0; 1712 MachineFunction::iterator BBI = SwitchBB; 1713 if (++BBI != FuncInfo.MF->end()) 1714 NextBlock = BBI; 1715 1716 // If the lhs block is the next block, invert the condition so that we can 1717 // fall through to the lhs instead of the rhs block. 1718 if (CB.TrueBB == NextBlock) { 1719 std::swap(CB.TrueBB, CB.FalseBB); 1720 SDValue True = DAG.getConstant(1, Cond.getValueType()); 1721 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1722 } 1723 1724 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1725 MVT::Other, getControlRoot(), Cond, 1726 DAG.getBasicBlock(CB.TrueBB)); 1727 1728 // Insert the false branch. Do this even if it's a fall through branch, 1729 // this makes it easier to do DAG optimizations which require inverting 1730 // the branch condition. 1731 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1732 DAG.getBasicBlock(CB.FalseBB)); 1733 1734 DAG.setRoot(BrCond); 1735 } 1736 1737 /// visitJumpTable - Emit JumpTable node in the current MBB 1738 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1739 // Emit the code for the jump table 1740 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1741 EVT PTy = TM.getTargetLowering()->getPointerTy(); 1742 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1743 JT.Reg, PTy); 1744 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1745 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1746 MVT::Other, Index.getValue(1), 1747 Table, Index); 1748 DAG.setRoot(BrJumpTable); 1749 } 1750 1751 /// visitJumpTableHeader - This function emits necessary code to produce index 1752 /// in the JumpTable from switch case. 1753 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1754 JumpTableHeader &JTH, 1755 MachineBasicBlock *SwitchBB) { 1756 // Subtract the lowest switch case value from the value being switched on and 1757 // conditional branch to default mbb if the result is greater than the 1758 // difference between smallest and largest cases. 1759 SDValue SwitchOp = getValue(JTH.SValue); 1760 EVT VT = SwitchOp.getValueType(); 1761 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp, 1762 DAG.getConstant(JTH.First, VT)); 1763 1764 // The SDNode we just created, which holds the value being switched on minus 1765 // the smallest case value, needs to be copied to a virtual register so it 1766 // can be used as an index into the jump table in a subsequent basic block. 1767 // This value may be smaller or larger than the target's pointer type, and 1768 // therefore require extension or truncating. 1769 const TargetLowering *TLI = TM.getTargetLowering(); 1770 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy()); 1771 1772 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy()); 1773 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(), 1774 JumpTableReg, SwitchOp); 1775 JT.Reg = JumpTableReg; 1776 1777 // Emit the range check for the jump table, and branch to the default block 1778 // for the switch statement if the value being switched on exceeds the largest 1779 // case in the switch. 1780 SDValue CMP = DAG.getSetCC(getCurSDLoc(), 1781 TLI->getSetCCResultType(*DAG.getContext(), 1782 Sub.getValueType()), 1783 Sub, 1784 DAG.getConstant(JTH.Last - JTH.First,VT), 1785 ISD::SETUGT); 1786 1787 // Set NextBlock to be the MBB immediately after the current one, if any. 1788 // This is used to avoid emitting unnecessary branches to the next block. 1789 MachineBasicBlock *NextBlock = 0; 1790 MachineFunction::iterator BBI = SwitchBB; 1791 1792 if (++BBI != FuncInfo.MF->end()) 1793 NextBlock = BBI; 1794 1795 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1796 MVT::Other, CopyTo, CMP, 1797 DAG.getBasicBlock(JT.Default)); 1798 1799 if (JT.MBB != NextBlock) 1800 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond, 1801 DAG.getBasicBlock(JT.MBB)); 1802 1803 DAG.setRoot(BrCond); 1804 } 1805 1806 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1807 /// tail spliced into a stack protector check success bb. 1808 /// 1809 /// For a high level explanation of how this fits into the stack protector 1810 /// generation see the comment on the declaration of class 1811 /// StackProtectorDescriptor. 1812 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1813 MachineBasicBlock *ParentBB) { 1814 1815 // First create the loads to the guard/stack slot for the comparison. 1816 const TargetLowering *TLI = TM.getTargetLowering(); 1817 EVT PtrTy = TLI->getPointerTy(); 1818 1819 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1820 int FI = MFI->getStackProtectorIndex(); 1821 1822 const Value *IRGuard = SPD.getGuard(); 1823 SDValue GuardPtr = getValue(IRGuard); 1824 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1825 1826 unsigned Align = 1827 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType()); 1828 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(), 1829 GuardPtr, MachinePointerInfo(IRGuard, 0), 1830 true, false, false, Align); 1831 1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(), 1833 StackSlotPtr, 1834 MachinePointerInfo::getFixedStack(FI), 1835 true, false, false, Align); 1836 1837 // Perform the comparison via a subtract/getsetcc. 1838 EVT VT = Guard.getValueType(); 1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot); 1840 1841 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), 1842 TLI->getSetCCResultType(*DAG.getContext(), 1843 Sub.getValueType()), 1844 Sub, DAG.getConstant(0, VT), 1845 ISD::SETNE); 1846 1847 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1848 // branch to failure MBB. 1849 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1850 MVT::Other, StackSlot.getOperand(0), 1851 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1852 // Otherwise branch to success MBB. 1853 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(), 1854 MVT::Other, BrCond, 1855 DAG.getBasicBlock(SPD.getSuccessMBB())); 1856 1857 DAG.setRoot(Br); 1858 } 1859 1860 /// Codegen the failure basic block for a stack protector check. 1861 /// 1862 /// A failure stack protector machine basic block consists simply of a call to 1863 /// __stack_chk_fail(). 1864 /// 1865 /// For a high level explanation of how this fits into the stack protector 1866 /// generation see the comment on the declaration of class 1867 /// StackProtectorDescriptor. 1868 void 1869 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1870 const TargetLowering *TLI = TM.getTargetLowering(); 1871 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, 1872 MVT::isVoid, 0, 0, false, getCurSDLoc(), 1873 false, false).second; 1874 DAG.setRoot(Chain); 1875 } 1876 1877 /// visitBitTestHeader - This function emits necessary code to produce value 1878 /// suitable for "bit tests" 1879 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1880 MachineBasicBlock *SwitchBB) { 1881 // Subtract the minimum value 1882 SDValue SwitchOp = getValue(B.SValue); 1883 EVT VT = SwitchOp.getValueType(); 1884 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp, 1885 DAG.getConstant(B.First, VT)); 1886 1887 // Check range 1888 const TargetLowering *TLI = TM.getTargetLowering(); 1889 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(), 1890 TLI->getSetCCResultType(*DAG.getContext(), 1891 Sub.getValueType()), 1892 Sub, DAG.getConstant(B.Range, VT), 1893 ISD::SETUGT); 1894 1895 // Determine the type of the test operands. 1896 bool UsePtrType = false; 1897 if (!TLI->isTypeLegal(VT)) 1898 UsePtrType = true; 1899 else { 1900 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 1901 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 1902 // Switch table case range are encoded into series of masks. 1903 // Just use pointer type, it's guaranteed to fit. 1904 UsePtrType = true; 1905 break; 1906 } 1907 } 1908 if (UsePtrType) { 1909 VT = TLI->getPointerTy(); 1910 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT); 1911 } 1912 1913 B.RegVT = VT.getSimpleVT(); 1914 B.Reg = FuncInfo.CreateReg(B.RegVT); 1915 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(), 1916 B.Reg, Sub); 1917 1918 // Set NextBlock to be the MBB immediately after the current one, if any. 1919 // This is used to avoid emitting unnecessary branches to the next block. 1920 MachineBasicBlock *NextBlock = 0; 1921 MachineFunction::iterator BBI = SwitchBB; 1922 if (++BBI != FuncInfo.MF->end()) 1923 NextBlock = BBI; 1924 1925 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 1926 1927 addSuccessorWithWeight(SwitchBB, B.Default); 1928 addSuccessorWithWeight(SwitchBB, MBB); 1929 1930 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1931 MVT::Other, CopyTo, RangeCmp, 1932 DAG.getBasicBlock(B.Default)); 1933 1934 if (MBB != NextBlock) 1935 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo, 1936 DAG.getBasicBlock(MBB)); 1937 1938 DAG.setRoot(BrRange); 1939 } 1940 1941 /// visitBitTestCase - this function produces one "bit test" 1942 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 1943 MachineBasicBlock* NextMBB, 1944 uint32_t BranchWeightToNext, 1945 unsigned Reg, 1946 BitTestCase &B, 1947 MachineBasicBlock *SwitchBB) { 1948 MVT VT = BB.RegVT; 1949 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1950 Reg, VT); 1951 SDValue Cmp; 1952 unsigned PopCount = CountPopulation_64(B.Mask); 1953 const TargetLowering *TLI = TM.getTargetLowering(); 1954 if (PopCount == 1) { 1955 // Testing for a single bit; just compare the shift count with what it 1956 // would need to be to shift a 1 bit in that position. 1957 Cmp = DAG.getSetCC(getCurSDLoc(), 1958 TLI->getSetCCResultType(*DAG.getContext(), VT), 1959 ShiftOp, 1960 DAG.getConstant(countTrailingZeros(B.Mask), VT), 1961 ISD::SETEQ); 1962 } else if (PopCount == BB.Range) { 1963 // There is only one zero bit in the range, test for it directly. 1964 Cmp = DAG.getSetCC(getCurSDLoc(), 1965 TLI->getSetCCResultType(*DAG.getContext(), VT), 1966 ShiftOp, 1967 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), 1968 ISD::SETNE); 1969 } else { 1970 // Make desired shift 1971 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT, 1972 DAG.getConstant(1, VT), ShiftOp); 1973 1974 // Emit bit tests and jumps 1975 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(), 1976 VT, SwitchVal, DAG.getConstant(B.Mask, VT)); 1977 Cmp = DAG.getSetCC(getCurSDLoc(), 1978 TLI->getSetCCResultType(*DAG.getContext(), VT), 1979 AndOp, DAG.getConstant(0, VT), 1980 ISD::SETNE); 1981 } 1982 1983 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight. 1984 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight); 1985 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext. 1986 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext); 1987 1988 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(), 1989 MVT::Other, getControlRoot(), 1990 Cmp, DAG.getBasicBlock(B.TargetBB)); 1991 1992 // Set NextBlock to be the MBB immediately after the current one, if any. 1993 // This is used to avoid emitting unnecessary branches to the next block. 1994 MachineBasicBlock *NextBlock = 0; 1995 MachineFunction::iterator BBI = SwitchBB; 1996 if (++BBI != FuncInfo.MF->end()) 1997 NextBlock = BBI; 1998 1999 if (NextMBB != NextBlock) 2000 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd, 2001 DAG.getBasicBlock(NextMBB)); 2002 2003 DAG.setRoot(BrAnd); 2004 } 2005 2006 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2007 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2008 2009 // Retrieve successors. 2010 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2011 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)]; 2012 2013 const Value *Callee(I.getCalledValue()); 2014 const Function *Fn = dyn_cast<Function>(Callee); 2015 if (isa<InlineAsm>(Callee)) 2016 visitInlineAsm(&I); 2017 else if (Fn && Fn->isIntrinsic()) { 2018 assert(Fn->getIntrinsicID() == Intrinsic::donothing); 2019 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2020 } else 2021 LowerCallTo(&I, getValue(Callee), false, LandingPad); 2022 2023 // If the value of the invoke is used outside of its defining block, make it 2024 // available as a virtual register. 2025 CopyToExportRegsIfNeeded(&I); 2026 2027 // Update successor info 2028 addSuccessorWithWeight(InvokeMBB, Return); 2029 addSuccessorWithWeight(InvokeMBB, LandingPad); 2030 2031 // Drop into normal successor. 2032 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2033 MVT::Other, getControlRoot(), 2034 DAG.getBasicBlock(Return))); 2035 } 2036 2037 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2038 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2039 } 2040 2041 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2042 assert(FuncInfo.MBB->isLandingPad() && 2043 "Call to landingpad not in landing pad!"); 2044 2045 MachineBasicBlock *MBB = FuncInfo.MBB; 2046 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2047 AddLandingPadInfo(LP, MMI, MBB); 2048 2049 // If there aren't registers to copy the values into (e.g., during SjLj 2050 // exceptions), then don't bother to create these DAG nodes. 2051 const TargetLowering *TLI = TM.getTargetLowering(); 2052 if (TLI->getExceptionPointerRegister() == 0 && 2053 TLI->getExceptionSelectorRegister() == 0) 2054 return; 2055 2056 SmallVector<EVT, 2> ValueVTs; 2057 ComputeValueVTs(*TLI, LP.getType(), ValueVTs); 2058 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2059 2060 // Get the two live-in registers as SDValues. The physregs have already been 2061 // copied into virtual registers. 2062 SDValue Ops[2]; 2063 Ops[0] = DAG.getZExtOrTrunc( 2064 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 2065 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()), 2066 getCurSDLoc(), ValueVTs[0]); 2067 Ops[1] = DAG.getZExtOrTrunc( 2068 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 2069 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()), 2070 getCurSDLoc(), ValueVTs[1]); 2071 2072 // Merge into one. 2073 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2074 DAG.getVTList(&ValueVTs[0], ValueVTs.size()), 2075 &Ops[0], 2); 2076 setValue(&LP, Res); 2077 } 2078 2079 /// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for 2080 /// small case ranges). 2081 bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR, 2082 CaseRecVector& WorkList, 2083 const Value* SV, 2084 MachineBasicBlock *Default, 2085 MachineBasicBlock *SwitchBB) { 2086 // Size is the number of Cases represented by this range. 2087 size_t Size = CR.Range.second - CR.Range.first; 2088 if (Size > 3) 2089 return false; 2090 2091 // Get the MachineFunction which holds the current MBB. This is used when 2092 // inserting any additional MBBs necessary to represent the switch. 2093 MachineFunction *CurMF = FuncInfo.MF; 2094 2095 // Figure out which block is immediately after the current one. 2096 MachineBasicBlock *NextBlock = 0; 2097 MachineFunction::iterator BBI = CR.CaseBB; 2098 2099 if (++BBI != FuncInfo.MF->end()) 2100 NextBlock = BBI; 2101 2102 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2103 // If any two of the cases has the same destination, and if one value 2104 // is the same as the other, but has one bit unset that the other has set, 2105 // use bit manipulation to do two compares at once. For example: 2106 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 2107 // TODO: This could be extended to merge any 2 cases in switches with 3 cases. 2108 // TODO: Handle cases where CR.CaseBB != SwitchBB. 2109 if (Size == 2 && CR.CaseBB == SwitchBB) { 2110 Case &Small = *CR.Range.first; 2111 Case &Big = *(CR.Range.second-1); 2112 2113 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) { 2114 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue(); 2115 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue(); 2116 2117 // Check that there is only one bit different. 2118 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 && 2119 (SmallValue | BigValue) == BigValue) { 2120 // Isolate the common bit. 2121 APInt CommonBit = BigValue & ~SmallValue; 2122 assert((SmallValue | CommonBit) == BigValue && 2123 CommonBit.countPopulation() == 1 && "Not a common bit?"); 2124 2125 SDValue CondLHS = getValue(SV); 2126 EVT VT = CondLHS.getValueType(); 2127 SDLoc DL = getCurSDLoc(); 2128 2129 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 2130 DAG.getConstant(CommonBit, VT)); 2131 SDValue Cond = DAG.getSetCC(DL, MVT::i1, 2132 Or, DAG.getConstant(BigValue, VT), 2133 ISD::SETEQ); 2134 2135 // Update successor info. 2136 // Both Small and Big will jump to Small.BB, so we sum up the weights. 2137 addSuccessorWithWeight(SwitchBB, Small.BB, 2138 Small.ExtraWeight + Big.ExtraWeight); 2139 addSuccessorWithWeight(SwitchBB, Default, 2140 // The default destination is the first successor in IR. 2141 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0); 2142 2143 // Insert the true branch. 2144 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other, 2145 getControlRoot(), Cond, 2146 DAG.getBasicBlock(Small.BB)); 2147 2148 // Insert the false branch. 2149 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 2150 DAG.getBasicBlock(Default)); 2151 2152 DAG.setRoot(BrCond); 2153 return true; 2154 } 2155 } 2156 } 2157 2158 // Order cases by weight so the most likely case will be checked first. 2159 uint32_t UnhandledWeights = 0; 2160 if (BPI) { 2161 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) { 2162 uint32_t IWeight = I->ExtraWeight; 2163 UnhandledWeights += IWeight; 2164 for (CaseItr J = CR.Range.first; J < I; ++J) { 2165 uint32_t JWeight = J->ExtraWeight; 2166 if (IWeight > JWeight) 2167 std::swap(*I, *J); 2168 } 2169 } 2170 } 2171 // Rearrange the case blocks so that the last one falls through if possible. 2172 Case &BackCase = *(CR.Range.second-1); 2173 if (Size > 1 && 2174 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) { 2175 // The last case block won't fall through into 'NextBlock' if we emit the 2176 // branches in this order. See if rearranging a case value would help. 2177 // We start at the bottom as it's the case with the least weight. 2178 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I) 2179 if (I->BB == NextBlock) { 2180 std::swap(*I, BackCase); 2181 break; 2182 } 2183 } 2184 2185 // Create a CaseBlock record representing a conditional branch to 2186 // the Case's target mbb if the value being switched on SV is equal 2187 // to C. 2188 MachineBasicBlock *CurBlock = CR.CaseBB; 2189 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) { 2190 MachineBasicBlock *FallThrough; 2191 if (I != E-1) { 2192 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock()); 2193 CurMF->insert(BBI, FallThrough); 2194 2195 // Put SV in a virtual register to make it available from the new blocks. 2196 ExportFromCurrentBlock(SV); 2197 } else { 2198 // If the last case doesn't match, go to the default block. 2199 FallThrough = Default; 2200 } 2201 2202 const Value *RHS, *LHS, *MHS; 2203 ISD::CondCode CC; 2204 if (I->High == I->Low) { 2205 // This is just small small case range :) containing exactly 1 case 2206 CC = ISD::SETEQ; 2207 LHS = SV; RHS = I->High; MHS = NULL; 2208 } else { 2209 CC = ISD::SETLE; 2210 LHS = I->Low; MHS = SV; RHS = I->High; 2211 } 2212 2213 // The false weight should be sum of all un-handled cases. 2214 UnhandledWeights -= I->ExtraWeight; 2215 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough, 2216 /* me */ CurBlock, 2217 /* trueweight */ I->ExtraWeight, 2218 /* falseweight */ UnhandledWeights); 2219 2220 // If emitting the first comparison, just call visitSwitchCase to emit the 2221 // code into the current block. Otherwise, push the CaseBlock onto the 2222 // vector to be later processed by SDISel, and insert the node's MBB 2223 // before the next MBB. 2224 if (CurBlock == SwitchBB) 2225 visitSwitchCase(CB, SwitchBB); 2226 else 2227 SwitchCases.push_back(CB); 2228 2229 CurBlock = FallThrough; 2230 } 2231 2232 return true; 2233 } 2234 2235 static inline bool areJTsAllowed(const TargetLowering &TLI) { 2236 return TLI.supportJumpTables() && 2237 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 2238 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other)); 2239 } 2240 2241 static APInt ComputeRange(const APInt &First, const APInt &Last) { 2242 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1; 2243 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth); 2244 return (LastExt - FirstExt + 1ULL); 2245 } 2246 2247 /// handleJTSwitchCase - Emit jumptable for current switch case range 2248 bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR, 2249 CaseRecVector &WorkList, 2250 const Value *SV, 2251 MachineBasicBlock *Default, 2252 MachineBasicBlock *SwitchBB) { 2253 Case& FrontCase = *CR.Range.first; 2254 Case& BackCase = *(CR.Range.second-1); 2255 2256 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 2257 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 2258 2259 APInt TSize(First.getBitWidth(), 0); 2260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) 2261 TSize += I->size(); 2262 2263 const TargetLowering *TLI = TM.getTargetLowering(); 2264 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries())) 2265 return false; 2266 2267 APInt Range = ComputeRange(First, Last); 2268 // The density is TSize / Range. Require at least 40%. 2269 // It should not be possible for IntTSize to saturate for sane code, but make 2270 // sure we handle Range saturation correctly. 2271 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10); 2272 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10); 2273 if (IntTSize * 10 < IntRange * 4) 2274 return false; 2275 2276 DEBUG(dbgs() << "Lowering jump table\n" 2277 << "First entry: " << First << ". Last entry: " << Last << '\n' 2278 << "Range: " << Range << ". Size: " << TSize << ".\n\n"); 2279 2280 // Get the MachineFunction which holds the current MBB. This is used when 2281 // inserting any additional MBBs necessary to represent the switch. 2282 MachineFunction *CurMF = FuncInfo.MF; 2283 2284 // Figure out which block is immediately after the current one. 2285 MachineFunction::iterator BBI = CR.CaseBB; 2286 ++BBI; 2287 2288 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2289 2290 // Create a new basic block to hold the code for loading the address 2291 // of the jump table, and jumping to it. Update successor information; 2292 // we will either branch to the default case for the switch, or the jump 2293 // table. 2294 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2295 CurMF->insert(BBI, JumpTableBB); 2296 2297 addSuccessorWithWeight(CR.CaseBB, Default); 2298 addSuccessorWithWeight(CR.CaseBB, JumpTableBB); 2299 2300 // Build a vector of destination BBs, corresponding to each target 2301 // of the jump table. If the value of the jump table slot corresponds to 2302 // a case statement, push the case's BB onto the vector, otherwise, push 2303 // the default BB. 2304 std::vector<MachineBasicBlock*> DestBBs; 2305 APInt TEI = First; 2306 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) { 2307 const APInt &Low = cast<ConstantInt>(I->Low)->getValue(); 2308 const APInt &High = cast<ConstantInt>(I->High)->getValue(); 2309 2310 if (Low.sle(TEI) && TEI.sle(High)) { 2311 DestBBs.push_back(I->BB); 2312 if (TEI==High) 2313 ++I; 2314 } else { 2315 DestBBs.push_back(Default); 2316 } 2317 } 2318 2319 // Calculate weight for each unique destination in CR. 2320 DenseMap<MachineBasicBlock*, uint32_t> DestWeights; 2321 if (FuncInfo.BPI) 2322 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) { 2323 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr = 2324 DestWeights.find(I->BB); 2325 if (Itr != DestWeights.end()) 2326 Itr->second += I->ExtraWeight; 2327 else 2328 DestWeights[I->BB] = I->ExtraWeight; 2329 } 2330 2331 // Update successor info. Add one edge to each unique successor. 2332 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs()); 2333 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(), 2334 E = DestBBs.end(); I != E; ++I) { 2335 if (!SuccsHandled[(*I)->getNumber()]) { 2336 SuccsHandled[(*I)->getNumber()] = true; 2337 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr = 2338 DestWeights.find(*I); 2339 addSuccessorWithWeight(JumpTableBB, *I, 2340 Itr != DestWeights.end() ? Itr->second : 0); 2341 } 2342 } 2343 2344 // Create a jump table index for this jump table. 2345 unsigned JTEncoding = TLI->getJumpTableEncoding(); 2346 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding) 2347 ->createJumpTableIndex(DestBBs); 2348 2349 // Set the jump table information so that we can codegen it as a second 2350 // MachineBasicBlock 2351 JumpTable JT(-1U, JTI, JumpTableBB, Default); 2352 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB)); 2353 if (CR.CaseBB == SwitchBB) 2354 visitJumpTableHeader(JT, JTH, SwitchBB); 2355 2356 JTCases.push_back(JumpTableBlock(JTH, JT)); 2357 return true; 2358 } 2359 2360 /// handleBTSplitSwitchCase - emit comparison and split binary search tree into 2361 /// 2 subtrees. 2362 bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR, 2363 CaseRecVector& WorkList, 2364 const Value* SV, 2365 MachineBasicBlock* Default, 2366 MachineBasicBlock* SwitchBB) { 2367 // Get the MachineFunction which holds the current MBB. This is used when 2368 // inserting any additional MBBs necessary to represent the switch. 2369 MachineFunction *CurMF = FuncInfo.MF; 2370 2371 // Figure out which block is immediately after the current one. 2372 MachineFunction::iterator BBI = CR.CaseBB; 2373 ++BBI; 2374 2375 Case& FrontCase = *CR.Range.first; 2376 Case& BackCase = *(CR.Range.second-1); 2377 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2378 2379 // Size is the number of Cases represented by this range. 2380 unsigned Size = CR.Range.second - CR.Range.first; 2381 2382 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 2383 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 2384 double FMetric = 0; 2385 CaseItr Pivot = CR.Range.first + Size/2; 2386 2387 // Select optimal pivot, maximizing sum density of LHS and RHS. This will 2388 // (heuristically) allow us to emit JumpTable's later. 2389 APInt TSize(First.getBitWidth(), 0); 2390 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2391 I!=E; ++I) 2392 TSize += I->size(); 2393 2394 APInt LSize = FrontCase.size(); 2395 APInt RSize = TSize-LSize; 2396 DEBUG(dbgs() << "Selecting best pivot: \n" 2397 << "First: " << First << ", Last: " << Last <<'\n' 2398 << "LSize: " << LSize << ", RSize: " << RSize << '\n'); 2399 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second; 2400 J!=E; ++I, ++J) { 2401 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue(); 2402 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue(); 2403 APInt Range = ComputeRange(LEnd, RBegin); 2404 assert((Range - 2ULL).isNonNegative() && 2405 "Invalid case distance"); 2406 // Use volatile double here to avoid excess precision issues on some hosts, 2407 // e.g. that use 80-bit X87 registers. 2408 volatile double LDensity = 2409 (double)LSize.roundToDouble() / 2410 (LEnd - First + 1ULL).roundToDouble(); 2411 volatile double RDensity = 2412 (double)RSize.roundToDouble() / 2413 (Last - RBegin + 1ULL).roundToDouble(); 2414 volatile double Metric = Range.logBase2()*(LDensity+RDensity); 2415 // Should always split in some non-trivial place 2416 DEBUG(dbgs() <<"=>Step\n" 2417 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n' 2418 << "LDensity: " << LDensity 2419 << ", RDensity: " << RDensity << '\n' 2420 << "Metric: " << Metric << '\n'); 2421 if (FMetric < Metric) { 2422 Pivot = J; 2423 FMetric = Metric; 2424 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n'); 2425 } 2426 2427 LSize += J->size(); 2428 RSize -= J->size(); 2429 } 2430 2431 const TargetLowering *TLI = TM.getTargetLowering(); 2432 if (areJTsAllowed(*TLI)) { 2433 // If our case is dense we *really* should handle it earlier! 2434 assert((FMetric > 0) && "Should handle dense range earlier!"); 2435 } else { 2436 Pivot = CR.Range.first + Size/2; 2437 } 2438 2439 CaseRange LHSR(CR.Range.first, Pivot); 2440 CaseRange RHSR(Pivot, CR.Range.second); 2441 const Constant *C = Pivot->Low; 2442 MachineBasicBlock *FalseBB = 0, *TrueBB = 0; 2443 2444 // We know that we branch to the LHS if the Value being switched on is 2445 // less than the Pivot value, C. We use this to optimize our binary 2446 // tree a bit, by recognizing that if SV is greater than or equal to the 2447 // LHS's Case Value, and that Case Value is exactly one less than the 2448 // Pivot's Value, then we can branch directly to the LHS's Target, 2449 // rather than creating a leaf node for it. 2450 if ((LHSR.second - LHSR.first) == 1 && 2451 LHSR.first->High == CR.GE && 2452 cast<ConstantInt>(C)->getValue() == 2453 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) { 2454 TrueBB = LHSR.first->BB; 2455 } else { 2456 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2457 CurMF->insert(BBI, TrueBB); 2458 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR)); 2459 2460 // Put SV in a virtual register to make it available from the new blocks. 2461 ExportFromCurrentBlock(SV); 2462 } 2463 2464 // Similar to the optimization above, if the Value being switched on is 2465 // known to be less than the Constant CR.LT, and the current Case Value 2466 // is CR.LT - 1, then we can branch directly to the target block for 2467 // the current Case Value, rather than emitting a RHS leaf node for it. 2468 if ((RHSR.second - RHSR.first) == 1 && CR.LT && 2469 cast<ConstantInt>(RHSR.first->Low)->getValue() == 2470 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) { 2471 FalseBB = RHSR.first->BB; 2472 } else { 2473 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2474 CurMF->insert(BBI, FalseBB); 2475 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR)); 2476 2477 // Put SV in a virtual register to make it available from the new blocks. 2478 ExportFromCurrentBlock(SV); 2479 } 2480 2481 // Create a CaseBlock record representing a conditional branch to 2482 // the LHS node if the value being switched on SV is less than C. 2483 // Otherwise, branch to LHS. 2484 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB); 2485 2486 if (CR.CaseBB == SwitchBB) 2487 visitSwitchCase(CB, SwitchBB); 2488 else 2489 SwitchCases.push_back(CB); 2490 2491 return true; 2492 } 2493 2494 /// handleBitTestsSwitchCase - if current case range has few destination and 2495 /// range span less, than machine word bitwidth, encode case range into series 2496 /// of masks and emit bit tests with these masks. 2497 bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR, 2498 CaseRecVector& WorkList, 2499 const Value* SV, 2500 MachineBasicBlock* Default, 2501 MachineBasicBlock* SwitchBB) { 2502 const TargetLowering *TLI = TM.getTargetLowering(); 2503 EVT PTy = TLI->getPointerTy(); 2504 unsigned IntPtrBits = PTy.getSizeInBits(); 2505 2506 Case& FrontCase = *CR.Range.first; 2507 Case& BackCase = *(CR.Range.second-1); 2508 2509 // Get the MachineFunction which holds the current MBB. This is used when 2510 // inserting any additional MBBs necessary to represent the switch. 2511 MachineFunction *CurMF = FuncInfo.MF; 2512 2513 // If target does not have legal shift left, do not emit bit tests at all. 2514 if (!TLI->isOperationLegal(ISD::SHL, PTy)) 2515 return false; 2516 2517 size_t numCmps = 0; 2518 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2519 I!=E; ++I) { 2520 // Single case counts one, case range - two. 2521 numCmps += (I->Low == I->High ? 1 : 2); 2522 } 2523 2524 // Count unique destinations 2525 SmallSet<MachineBasicBlock*, 4> Dests; 2526 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2527 Dests.insert(I->BB); 2528 if (Dests.size() > 3) 2529 // Don't bother the code below, if there are too much unique destinations 2530 return false; 2531 } 2532 DEBUG(dbgs() << "Total number of unique destinations: " 2533 << Dests.size() << '\n' 2534 << "Total number of comparisons: " << numCmps << '\n'); 2535 2536 // Compute span of values. 2537 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue(); 2538 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue(); 2539 APInt cmpRange = maxValue - minValue; 2540 2541 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n' 2542 << "Low bound: " << minValue << '\n' 2543 << "High bound: " << maxValue << '\n'); 2544 2545 if (cmpRange.uge(IntPtrBits) || 2546 (!(Dests.size() == 1 && numCmps >= 3) && 2547 !(Dests.size() == 2 && numCmps >= 5) && 2548 !(Dests.size() >= 3 && numCmps >= 6))) 2549 return false; 2550 2551 DEBUG(dbgs() << "Emitting bit tests\n"); 2552 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth()); 2553 2554 // Optimize the case where all the case values fit in a 2555 // word without having to subtract minValue. In this case, 2556 // we can optimize away the subtraction. 2557 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) { 2558 cmpRange = maxValue; 2559 } else { 2560 lowBound = minValue; 2561 } 2562 2563 CaseBitsVector CasesBits; 2564 unsigned i, count = 0; 2565 2566 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2567 MachineBasicBlock* Dest = I->BB; 2568 for (i = 0; i < count; ++i) 2569 if (Dest == CasesBits[i].BB) 2570 break; 2571 2572 if (i == count) { 2573 assert((count < 3) && "Too much destinations to test!"); 2574 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/)); 2575 count++; 2576 } 2577 2578 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue(); 2579 const APInt& highValue = cast<ConstantInt>(I->High)->getValue(); 2580 2581 uint64_t lo = (lowValue - lowBound).getZExtValue(); 2582 uint64_t hi = (highValue - lowBound).getZExtValue(); 2583 CasesBits[i].ExtraWeight += I->ExtraWeight; 2584 2585 for (uint64_t j = lo; j <= hi; j++) { 2586 CasesBits[i].Mask |= 1ULL << j; 2587 CasesBits[i].Bits++; 2588 } 2589 2590 } 2591 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp()); 2592 2593 BitTestInfo BTC; 2594 2595 // Figure out which block is immediately after the current one. 2596 MachineFunction::iterator BBI = CR.CaseBB; 2597 ++BBI; 2598 2599 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2600 2601 DEBUG(dbgs() << "Cases:\n"); 2602 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) { 2603 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask 2604 << ", Bits: " << CasesBits[i].Bits 2605 << ", BB: " << CasesBits[i].BB << '\n'); 2606 2607 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2608 CurMF->insert(BBI, CaseBB); 2609 BTC.push_back(BitTestCase(CasesBits[i].Mask, 2610 CaseBB, 2611 CasesBits[i].BB, CasesBits[i].ExtraWeight)); 2612 2613 // Put SV in a virtual register to make it available from the new blocks. 2614 ExportFromCurrentBlock(SV); 2615 } 2616 2617 BitTestBlock BTB(lowBound, cmpRange, SV, 2618 -1U, MVT::Other, (CR.CaseBB == SwitchBB), 2619 CR.CaseBB, Default, BTC); 2620 2621 if (CR.CaseBB == SwitchBB) 2622 visitBitTestHeader(BTB, SwitchBB); 2623 2624 BitTestCases.push_back(BTB); 2625 2626 return true; 2627 } 2628 2629 /// Clusterify - Transform simple list of Cases into list of CaseRange's 2630 size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases, 2631 const SwitchInst& SI) { 2632 size_t numCmps = 0; 2633 2634 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2635 // Start with "simple" cases 2636 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end(); 2637 i != e; ++i) { 2638 const BasicBlock *SuccBB = i.getCaseSuccessor(); 2639 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB]; 2640 2641 uint32_t ExtraWeight = 2642 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0; 2643 2644 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(), 2645 SMBB, ExtraWeight)); 2646 } 2647 std::sort(Cases.begin(), Cases.end(), CaseCmp()); 2648 2649 // Merge case into clusters 2650 if (Cases.size() >= 2) 2651 // Must recompute end() each iteration because it may be 2652 // invalidated by erase if we hold on to it 2653 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin()); 2654 J != Cases.end(); ) { 2655 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue(); 2656 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue(); 2657 MachineBasicBlock* nextBB = J->BB; 2658 MachineBasicBlock* currentBB = I->BB; 2659 2660 // If the two neighboring cases go to the same destination, merge them 2661 // into a single case. 2662 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) { 2663 I->High = J->High; 2664 I->ExtraWeight += J->ExtraWeight; 2665 J = Cases.erase(J); 2666 } else { 2667 I = J++; 2668 } 2669 } 2670 2671 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) { 2672 if (I->Low != I->High) 2673 // A range counts double, since it requires two compares. 2674 ++numCmps; 2675 } 2676 2677 return numCmps; 2678 } 2679 2680 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2681 MachineBasicBlock *Last) { 2682 // Update JTCases. 2683 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2684 if (JTCases[i].first.HeaderBB == First) 2685 JTCases[i].first.HeaderBB = Last; 2686 2687 // Update BitTestCases. 2688 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2689 if (BitTestCases[i].Parent == First) 2690 BitTestCases[i].Parent = Last; 2691 } 2692 2693 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 2694 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 2695 2696 // Figure out which block is immediately after the current one. 2697 MachineBasicBlock *NextBlock = 0; 2698 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()]; 2699 2700 // If there is only the default destination, branch to it if it is not the 2701 // next basic block. Otherwise, just fall through. 2702 if (!SI.getNumCases()) { 2703 // Update machine-CFG edges. 2704 2705 // If this is not a fall-through branch, emit the branch. 2706 SwitchMBB->addSuccessor(Default); 2707 if (Default != NextBlock) 2708 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2709 MVT::Other, getControlRoot(), 2710 DAG.getBasicBlock(Default))); 2711 2712 return; 2713 } 2714 2715 // If there are any non-default case statements, create a vector of Cases 2716 // representing each one, and sort the vector so that we can efficiently 2717 // create a binary search tree from them. 2718 CaseVector Cases; 2719 size_t numCmps = Clusterify(Cases, SI); 2720 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size() 2721 << ". Total compares: " << numCmps << '\n'); 2722 (void)numCmps; 2723 2724 // Get the Value to be switched on and default basic blocks, which will be 2725 // inserted into CaseBlock records, representing basic blocks in the binary 2726 // search tree. 2727 const Value *SV = SI.getCondition(); 2728 2729 // Push the initial CaseRec onto the worklist 2730 CaseRecVector WorkList; 2731 WorkList.push_back(CaseRec(SwitchMBB,0,0, 2732 CaseRange(Cases.begin(),Cases.end()))); 2733 2734 while (!WorkList.empty()) { 2735 // Grab a record representing a case range to process off the worklist 2736 CaseRec CR = WorkList.back(); 2737 WorkList.pop_back(); 2738 2739 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2740 continue; 2741 2742 // If the range has few cases (two or less) emit a series of specific 2743 // tests. 2744 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB)) 2745 continue; 2746 2747 // If the switch has more than N blocks, and is at least 40% dense, and the 2748 // target supports indirect branches, then emit a jump table rather than 2749 // lowering the switch to a binary tree of conditional branches. 2750 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries(). 2751 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2752 continue; 2753 2754 // Emit binary tree. We need to pick a pivot, and push left and right ranges 2755 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call. 2756 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB); 2757 } 2758 } 2759 2760 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2761 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2762 2763 // Update machine-CFG edges with unique successors. 2764 SmallSet<BasicBlock*, 32> Done; 2765 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2766 BasicBlock *BB = I.getSuccessor(i); 2767 bool Inserted = Done.insert(BB); 2768 if (!Inserted) 2769 continue; 2770 2771 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2772 addSuccessorWithWeight(IndirectBrMBB, Succ); 2773 } 2774 2775 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2776 MVT::Other, getControlRoot(), 2777 getValue(I.getAddress()))); 2778 } 2779 2780 void SelectionDAGBuilder::visitFSub(const User &I) { 2781 // -0.0 - X --> fneg 2782 Type *Ty = I.getType(); 2783 if (isa<Constant>(I.getOperand(0)) && 2784 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2785 SDValue Op2 = getValue(I.getOperand(1)); 2786 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2787 Op2.getValueType(), Op2)); 2788 return; 2789 } 2790 2791 visitBinary(I, ISD::FSUB); 2792 } 2793 2794 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2795 SDValue Op1 = getValue(I.getOperand(0)); 2796 SDValue Op2 = getValue(I.getOperand(1)); 2797 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(), 2798 Op1.getValueType(), Op1, Op2)); 2799 } 2800 2801 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2802 SDValue Op1 = getValue(I.getOperand(0)); 2803 SDValue Op2 = getValue(I.getOperand(1)); 2804 2805 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType()); 2806 2807 // Coerce the shift amount to the right type if we can. 2808 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2809 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2810 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2811 SDLoc DL = getCurSDLoc(); 2812 2813 // If the operand is smaller than the shift count type, promote it. 2814 if (ShiftSize > Op2Size) 2815 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2816 2817 // If the operand is larger than the shift count type but the shift 2818 // count type has enough bits to represent any shift value, truncate 2819 // it now. This is a common case and it exposes the truncate to 2820 // optimization early. 2821 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2822 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2823 // Otherwise we'll need to temporarily settle for some other convenient 2824 // type. Type legalization will make adjustments once the shiftee is split. 2825 else 2826 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2827 } 2828 2829 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), 2830 Op1.getValueType(), Op1, Op2)); 2831 } 2832 2833 void SelectionDAGBuilder::visitSDiv(const User &I) { 2834 SDValue Op1 = getValue(I.getOperand(0)); 2835 SDValue Op2 = getValue(I.getOperand(1)); 2836 2837 // Turn exact SDivs into multiplications. 2838 // FIXME: This should be in DAGCombiner, but it doesn't have access to the 2839 // exact bit. 2840 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() && 2841 !isa<ConstantSDNode>(Op1) && 2842 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue()) 2843 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2, 2844 getCurSDLoc(), DAG)); 2845 else 2846 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), 2847 Op1, Op2)); 2848 } 2849 2850 void SelectionDAGBuilder::visitICmp(const User &I) { 2851 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2852 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2853 predicate = IC->getPredicate(); 2854 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2855 predicate = ICmpInst::Predicate(IC->getPredicate()); 2856 SDValue Op1 = getValue(I.getOperand(0)); 2857 SDValue Op2 = getValue(I.getOperand(1)); 2858 ISD::CondCode Opcode = getICmpCondCode(predicate); 2859 2860 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2861 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2862 } 2863 2864 void SelectionDAGBuilder::visitFCmp(const User &I) { 2865 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2866 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2867 predicate = FC->getPredicate(); 2868 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2869 predicate = FCmpInst::Predicate(FC->getPredicate()); 2870 SDValue Op1 = getValue(I.getOperand(0)); 2871 SDValue Op2 = getValue(I.getOperand(1)); 2872 ISD::CondCode Condition = getFCmpCondCode(predicate); 2873 if (TM.Options.NoNaNsFPMath) 2874 Condition = getFCmpCodeWithoutNaN(Condition); 2875 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2876 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2877 } 2878 2879 void SelectionDAGBuilder::visitSelect(const User &I) { 2880 SmallVector<EVT, 4> ValueVTs; 2881 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs); 2882 unsigned NumValues = ValueVTs.size(); 2883 if (NumValues == 0) return; 2884 2885 SmallVector<SDValue, 4> Values(NumValues); 2886 SDValue Cond = getValue(I.getOperand(0)); 2887 SDValue TrueVal = getValue(I.getOperand(1)); 2888 SDValue FalseVal = getValue(I.getOperand(2)); 2889 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2890 ISD::VSELECT : ISD::SELECT; 2891 2892 for (unsigned i = 0; i != NumValues; ++i) 2893 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2894 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i), 2895 Cond, 2896 SDValue(TrueVal.getNode(), 2897 TrueVal.getResNo() + i), 2898 SDValue(FalseVal.getNode(), 2899 FalseVal.getResNo() + i)); 2900 2901 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2902 DAG.getVTList(&ValueVTs[0], NumValues), 2903 &Values[0], NumValues)); 2904 } 2905 2906 void SelectionDAGBuilder::visitTrunc(const User &I) { 2907 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2908 SDValue N = getValue(I.getOperand(0)); 2909 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2910 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2911 } 2912 2913 void SelectionDAGBuilder::visitZExt(const User &I) { 2914 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2915 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2916 SDValue N = getValue(I.getOperand(0)); 2917 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2918 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2919 } 2920 2921 void SelectionDAGBuilder::visitSExt(const User &I) { 2922 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2923 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2924 SDValue N = getValue(I.getOperand(0)); 2925 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2926 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2927 } 2928 2929 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2930 // FPTrunc is never a no-op cast, no need to check 2931 SDValue N = getValue(I.getOperand(0)); 2932 const TargetLowering *TLI = TM.getTargetLowering(); 2933 EVT DestVT = TLI->getValueType(I.getType()); 2934 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), 2935 DestVT, N, 2936 DAG.getTargetConstant(0, TLI->getPointerTy()))); 2937 } 2938 2939 void SelectionDAGBuilder::visitFPExt(const User &I) { 2940 // FPExt is never a no-op cast, no need to check 2941 SDValue N = getValue(I.getOperand(0)); 2942 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2943 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2944 } 2945 2946 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2947 // FPToUI is never a no-op cast, no need to check 2948 SDValue N = getValue(I.getOperand(0)); 2949 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2950 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2951 } 2952 2953 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2954 // FPToSI is never a no-op cast, no need to check 2955 SDValue N = getValue(I.getOperand(0)); 2956 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2957 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2958 } 2959 2960 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2961 // UIToFP is never a no-op cast, no need to check 2962 SDValue N = getValue(I.getOperand(0)); 2963 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2964 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2965 } 2966 2967 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2968 // SIToFP is never a no-op cast, no need to check 2969 SDValue N = getValue(I.getOperand(0)); 2970 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2971 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2972 } 2973 2974 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2975 // What to do depends on the size of the integer and the size of the pointer. 2976 // We can either truncate, zero extend, or no-op, accordingly. 2977 SDValue N = getValue(I.getOperand(0)); 2978 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2979 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2980 } 2981 2982 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2983 // What to do depends on the size of the integer and the size of the pointer. 2984 // We can either truncate, zero extend, or no-op, accordingly. 2985 SDValue N = getValue(I.getOperand(0)); 2986 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2987 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2988 } 2989 2990 void SelectionDAGBuilder::visitBitCast(const User &I) { 2991 SDValue N = getValue(I.getOperand(0)); 2992 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 2993 2994 // BitCast assures us that source and destination are the same size so this is 2995 // either a BITCAST or a no-op. 2996 if (DestVT != N.getValueType()) 2997 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(), 2998 DestVT, N)); // convert types. 2999 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3000 // might fold any kind of constant expression to an integer constant and that 3001 // is not what we are looking for. Only regcognize a bitcast of a genuine 3002 // constant integer as an opaque constant. 3003 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3004 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false, 3005 /*isOpaque*/true)); 3006 else 3007 setValue(&I, N); // noop cast. 3008 } 3009 3010 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3011 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3012 const Value *SV = I.getOperand(0); 3013 SDValue N = getValue(SV); 3014 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType()); 3015 3016 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3017 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3018 3019 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3020 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3021 3022 setValue(&I, N); 3023 } 3024 3025 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3026 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3027 SDValue InVec = getValue(I.getOperand(0)); 3028 SDValue InVal = getValue(I.getOperand(1)); 3029 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), 3030 getCurSDLoc(), TLI.getVectorIdxTy()); 3031 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3032 TM.getTargetLowering()->getValueType(I.getType()), 3033 InVec, InVal, InIdx)); 3034 } 3035 3036 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3037 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3038 SDValue InVec = getValue(I.getOperand(0)); 3039 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), 3040 getCurSDLoc(), TLI.getVectorIdxTy()); 3041 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3042 TM.getTargetLowering()->getValueType(I.getType()), 3043 InVec, InIdx)); 3044 } 3045 3046 // Utility for visitShuffleVector - Return true if every element in Mask, 3047 // beginning from position Pos and ending in Pos+Size, falls within the 3048 // specified sequential range [L, L+Pos). or is undef. 3049 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 3050 unsigned Pos, unsigned Size, int Low) { 3051 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 3052 if (Mask[i] >= 0 && Mask[i] != Low) 3053 return false; 3054 return true; 3055 } 3056 3057 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3058 SDValue Src1 = getValue(I.getOperand(0)); 3059 SDValue Src2 = getValue(I.getOperand(1)); 3060 3061 SmallVector<int, 8> Mask; 3062 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 3063 unsigned MaskNumElts = Mask.size(); 3064 3065 const TargetLowering *TLI = TM.getTargetLowering(); 3066 EVT VT = TLI->getValueType(I.getType()); 3067 EVT SrcVT = Src1.getValueType(); 3068 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3069 3070 if (SrcNumElts == MaskNumElts) { 3071 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3072 &Mask[0])); 3073 return; 3074 } 3075 3076 // Normalize the shuffle vector since mask and vector length don't match. 3077 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 3078 // Mask is longer than the source vectors and is a multiple of the source 3079 // vectors. We can use concatenate vector to make the mask and vectors 3080 // lengths match. 3081 if (SrcNumElts*2 == MaskNumElts) { 3082 // First check for Src1 in low and Src2 in high 3083 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 3084 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 3085 // The shuffle is concatenating two vectors together. 3086 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 3087 VT, Src1, Src2)); 3088 return; 3089 } 3090 // Then check for Src2 in low and Src1 in high 3091 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 3092 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 3093 // The shuffle is concatenating two vectors together. 3094 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 3095 VT, Src2, Src1)); 3096 return; 3097 } 3098 } 3099 3100 // Pad both vectors with undefs to make them the same length as the mask. 3101 unsigned NumConcat = MaskNumElts / SrcNumElts; 3102 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 3103 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 3104 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3105 3106 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3107 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3108 MOps1[0] = Src1; 3109 MOps2[0] = Src2; 3110 3111 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 3112 getCurSDLoc(), VT, 3113 &MOps1[0], NumConcat); 3114 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 3115 getCurSDLoc(), VT, 3116 &MOps2[0], NumConcat); 3117 3118 // Readjust mask for new input vector length. 3119 SmallVector<int, 8> MappedOps; 3120 for (unsigned i = 0; i != MaskNumElts; ++i) { 3121 int Idx = Mask[i]; 3122 if (Idx >= (int)SrcNumElts) 3123 Idx -= SrcNumElts - MaskNumElts; 3124 MappedOps.push_back(Idx); 3125 } 3126 3127 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3128 &MappedOps[0])); 3129 return; 3130 } 3131 3132 if (SrcNumElts > MaskNumElts) { 3133 // Analyze the access pattern of the vector to see if we can extract 3134 // two subvectors and do the shuffle. The analysis is done by calculating 3135 // the range of elements the mask access on both vectors. 3136 int MinRange[2] = { static_cast<int>(SrcNumElts), 3137 static_cast<int>(SrcNumElts)}; 3138 int MaxRange[2] = {-1, -1}; 3139 3140 for (unsigned i = 0; i != MaskNumElts; ++i) { 3141 int Idx = Mask[i]; 3142 unsigned Input = 0; 3143 if (Idx < 0) 3144 continue; 3145 3146 if (Idx >= (int)SrcNumElts) { 3147 Input = 1; 3148 Idx -= SrcNumElts; 3149 } 3150 if (Idx > MaxRange[Input]) 3151 MaxRange[Input] = Idx; 3152 if (Idx < MinRange[Input]) 3153 MinRange[Input] = Idx; 3154 } 3155 3156 // Check if the access is smaller than the vector size and can we find 3157 // a reasonable extract index. 3158 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 3159 // Extract. 3160 int StartIdx[2]; // StartIdx to extract from 3161 for (unsigned Input = 0; Input < 2; ++Input) { 3162 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 3163 RangeUse[Input] = 0; // Unused 3164 StartIdx[Input] = 0; 3165 continue; 3166 } 3167 3168 // Find a good start index that is a multiple of the mask length. Then 3169 // see if the rest of the elements are in range. 3170 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 3171 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 3172 StartIdx[Input] + MaskNumElts <= SrcNumElts) 3173 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 3174 } 3175 3176 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 3177 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3178 return; 3179 } 3180 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 3181 // Extract appropriate subvector and generate a vector shuffle 3182 for (unsigned Input = 0; Input < 2; ++Input) { 3183 SDValue &Src = Input == 0 ? Src1 : Src2; 3184 if (RangeUse[Input] == 0) 3185 Src = DAG.getUNDEF(VT); 3186 else 3187 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, 3188 Src, DAG.getConstant(StartIdx[Input], 3189 TLI->getVectorIdxTy())); 3190 } 3191 3192 // Calculate new mask. 3193 SmallVector<int, 8> MappedOps; 3194 for (unsigned i = 0; i != MaskNumElts; ++i) { 3195 int Idx = Mask[i]; 3196 if (Idx >= 0) { 3197 if (Idx < (int)SrcNumElts) 3198 Idx -= StartIdx[0]; 3199 else 3200 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3201 } 3202 MappedOps.push_back(Idx); 3203 } 3204 3205 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 3206 &MappedOps[0])); 3207 return; 3208 } 3209 } 3210 3211 // We can't use either concat vectors or extract subvectors so fall back to 3212 // replacing the shuffle with extract and build vector. 3213 // to insert and build vector. 3214 EVT EltVT = VT.getVectorElementType(); 3215 EVT IdxVT = TLI->getVectorIdxTy(); 3216 SmallVector<SDValue,8> Ops; 3217 for (unsigned i = 0; i != MaskNumElts; ++i) { 3218 int Idx = Mask[i]; 3219 SDValue Res; 3220 3221 if (Idx < 0) { 3222 Res = DAG.getUNDEF(EltVT); 3223 } else { 3224 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3225 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3226 3227 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3228 EltVT, Src, DAG.getConstant(Idx, IdxVT)); 3229 } 3230 3231 Ops.push_back(Res); 3232 } 3233 3234 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 3235 VT, &Ops[0], Ops.size())); 3236 } 3237 3238 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 3239 const Value *Op0 = I.getOperand(0); 3240 const Value *Op1 = I.getOperand(1); 3241 Type *AggTy = I.getType(); 3242 Type *ValTy = Op1->getType(); 3243 bool IntoUndef = isa<UndefValue>(Op0); 3244 bool FromUndef = isa<UndefValue>(Op1); 3245 3246 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3247 3248 const TargetLowering *TLI = TM.getTargetLowering(); 3249 SmallVector<EVT, 4> AggValueVTs; 3250 ComputeValueVTs(*TLI, AggTy, AggValueVTs); 3251 SmallVector<EVT, 4> ValValueVTs; 3252 ComputeValueVTs(*TLI, ValTy, ValValueVTs); 3253 3254 unsigned NumAggValues = AggValueVTs.size(); 3255 unsigned NumValValues = ValValueVTs.size(); 3256 SmallVector<SDValue, 4> Values(NumAggValues); 3257 3258 SDValue Agg = getValue(Op0); 3259 unsigned i = 0; 3260 // Copy the beginning value(s) from the original aggregate. 3261 for (; i != LinearIndex; ++i) 3262 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3263 SDValue(Agg.getNode(), Agg.getResNo() + i); 3264 // Copy values from the inserted value(s). 3265 if (NumValValues) { 3266 SDValue Val = getValue(Op1); 3267 for (; i != LinearIndex + NumValValues; ++i) 3268 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3269 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3270 } 3271 // Copy remaining value(s) from the original aggregate. 3272 for (; i != NumAggValues; ++i) 3273 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3274 SDValue(Agg.getNode(), Agg.getResNo() + i); 3275 3276 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3277 DAG.getVTList(&AggValueVTs[0], NumAggValues), 3278 &Values[0], NumAggValues)); 3279 } 3280 3281 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 3282 const Value *Op0 = I.getOperand(0); 3283 Type *AggTy = Op0->getType(); 3284 Type *ValTy = I.getType(); 3285 bool OutOfUndef = isa<UndefValue>(Op0); 3286 3287 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 3288 3289 const TargetLowering *TLI = TM.getTargetLowering(); 3290 SmallVector<EVT, 4> ValValueVTs; 3291 ComputeValueVTs(*TLI, ValTy, ValValueVTs); 3292 3293 unsigned NumValValues = ValValueVTs.size(); 3294 3295 // Ignore a extractvalue that produces an empty object 3296 if (!NumValValues) { 3297 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3298 return; 3299 } 3300 3301 SmallVector<SDValue, 4> Values(NumValValues); 3302 3303 SDValue Agg = getValue(Op0); 3304 // Copy out the selected value(s). 3305 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3306 Values[i - LinearIndex] = 3307 OutOfUndef ? 3308 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3309 SDValue(Agg.getNode(), Agg.getResNo() + i); 3310 3311 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3312 DAG.getVTList(&ValValueVTs[0], NumValValues), 3313 &Values[0], NumValValues)); 3314 } 3315 3316 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3317 Value *Op0 = I.getOperand(0); 3318 // Note that the pointer operand may be a vector of pointers. Take the scalar 3319 // element which holds a pointer. 3320 Type *Ty = Op0->getType()->getScalarType(); 3321 unsigned AS = Ty->getPointerAddressSpace(); 3322 SDValue N = getValue(Op0); 3323 3324 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 3325 OI != E; ++OI) { 3326 const Value *Idx = *OI; 3327 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 3328 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3329 if (Field) { 3330 // N = N + Offset 3331 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3332 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, 3333 DAG.getConstant(Offset, N.getValueType())); 3334 } 3335 3336 Ty = StTy->getElementType(Field); 3337 } else { 3338 Ty = cast<SequentialType>(Ty)->getElementType(); 3339 3340 // If this is a constant subscript, handle it quickly. 3341 const TargetLowering *TLI = TM.getTargetLowering(); 3342 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { 3343 if (CI->isZero()) continue; 3344 uint64_t Offs = 3345 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); 3346 SDValue OffsVal; 3347 EVT PTy = TLI->getPointerTy(AS); 3348 unsigned PtrBits = PTy.getSizeInBits(); 3349 if (PtrBits < 64) 3350 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy, 3351 DAG.getConstant(Offs, MVT::i64)); 3352 else 3353 OffsVal = DAG.getConstant(Offs, PTy); 3354 3355 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, 3356 OffsVal); 3357 continue; 3358 } 3359 3360 // N = N + Idx * ElementSize; 3361 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS), 3362 DL->getTypeAllocSize(Ty)); 3363 SDValue IdxN = getValue(Idx); 3364 3365 // If the index is smaller or larger than intptr_t, truncate or extend 3366 // it. 3367 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType()); 3368 3369 // If this is a multiply by a power of two, turn it into a shl 3370 // immediately. This is a very common case. 3371 if (ElementSize != 1) { 3372 if (ElementSize.isPowerOf2()) { 3373 unsigned Amt = ElementSize.logBase2(); 3374 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(), 3375 N.getValueType(), IdxN, 3376 DAG.getConstant(Amt, IdxN.getValueType())); 3377 } else { 3378 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType()); 3379 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(), 3380 N.getValueType(), IdxN, Scale); 3381 } 3382 } 3383 3384 N = DAG.getNode(ISD::ADD, getCurSDLoc(), 3385 N.getValueType(), N, IdxN); 3386 } 3387 } 3388 3389 setValue(&I, N); 3390 } 3391 3392 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3393 // If this is a fixed sized alloca in the entry block of the function, 3394 // allocate it statically on the stack. 3395 if (FuncInfo.StaticAllocaMap.count(&I)) 3396 return; // getValue will auto-populate this. 3397 3398 Type *Ty = I.getAllocatedType(); 3399 const TargetLowering *TLI = TM.getTargetLowering(); 3400 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty); 3401 unsigned Align = 3402 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty), 3403 I.getAlignment()); 3404 3405 SDValue AllocSize = getValue(I.getArraySize()); 3406 3407 EVT IntPtr = TLI->getPointerTy(); 3408 if (AllocSize.getValueType() != IntPtr) 3409 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr); 3410 3411 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr, 3412 AllocSize, 3413 DAG.getConstant(TySize, IntPtr)); 3414 3415 // Handle alignment. If the requested alignment is less than or equal to 3416 // the stack alignment, ignore it. If the size is greater than or equal to 3417 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3418 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment(); 3419 if (Align <= StackAlign) 3420 Align = 0; 3421 3422 // Round the size of the allocation up to the stack alignment size 3423 // by add SA-1 to the size. 3424 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(), 3425 AllocSize.getValueType(), AllocSize, 3426 DAG.getIntPtrConstant(StackAlign-1)); 3427 3428 // Mask out the low bits for alignment purposes. 3429 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(), 3430 AllocSize.getValueType(), AllocSize, 3431 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1))); 3432 3433 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) }; 3434 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3435 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), 3436 VTs, Ops, 3); 3437 setValue(&I, DSA); 3438 DAG.setRoot(DSA.getValue(1)); 3439 3440 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 3441 } 3442 3443 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3444 if (I.isAtomic()) 3445 return visitAtomicLoad(I); 3446 3447 const Value *SV = I.getOperand(0); 3448 SDValue Ptr = getValue(SV); 3449 3450 Type *Ty = I.getType(); 3451 3452 bool isVolatile = I.isVolatile(); 3453 bool isNonTemporal = I.getMetadata("nontemporal") != 0; 3454 bool isInvariant = I.getMetadata("invariant.load") != 0; 3455 unsigned Alignment = I.getAlignment(); 3456 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa); 3457 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3458 3459 SmallVector<EVT, 4> ValueVTs; 3460 SmallVector<uint64_t, 4> Offsets; 3461 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets); 3462 unsigned NumValues = ValueVTs.size(); 3463 if (NumValues == 0) 3464 return; 3465 3466 SDValue Root; 3467 bool ConstantMemory = false; 3468 if (isVolatile || NumValues > MaxParallelChains) 3469 // Serialize volatile loads with other side effects. 3470 Root = getRoot(); 3471 else if (AA->pointsToConstantMemory( 3472 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) { 3473 // Do not serialize (non-volatile) loads of constant memory with anything. 3474 Root = DAG.getEntryNode(); 3475 ConstantMemory = true; 3476 } else { 3477 // Do not serialize non-volatile loads against each other. 3478 Root = DAG.getRoot(); 3479 } 3480 3481 const TargetLowering *TLI = TM.getTargetLowering(); 3482 if (isVolatile) 3483 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG); 3484 3485 SmallVector<SDValue, 4> Values(NumValues); 3486 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3487 NumValues)); 3488 EVT PtrVT = Ptr.getValueType(); 3489 unsigned ChainI = 0; 3490 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3491 // Serializing loads here may result in excessive register pressure, and 3492 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3493 // could recover a bit by hoisting nodes upward in the chain by recognizing 3494 // they are side-effect free or do not alias. The optimizer should really 3495 // avoid this case by converting large object/array copies to llvm.memcpy 3496 // (MaxParallelChains should always remain as failsafe). 3497 if (ChainI == MaxParallelChains) { 3498 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3499 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 3500 MVT::Other, &Chains[0], ChainI); 3501 Root = Chain; 3502 ChainI = 0; 3503 } 3504 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(), 3505 PtrVT, Ptr, 3506 DAG.getConstant(Offsets[i], PtrVT)); 3507 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root, 3508 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 3509 isNonTemporal, isInvariant, Alignment, TBAAInfo, 3510 Ranges); 3511 3512 Values[i] = L; 3513 Chains[ChainI] = L.getValue(1); 3514 } 3515 3516 if (!ConstantMemory) { 3517 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 3518 MVT::Other, &Chains[0], ChainI); 3519 if (isVolatile) 3520 DAG.setRoot(Chain); 3521 else 3522 PendingLoads.push_back(Chain); 3523 } 3524 3525 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3526 DAG.getVTList(&ValueVTs[0], NumValues), 3527 &Values[0], NumValues)); 3528 } 3529 3530 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3531 if (I.isAtomic()) 3532 return visitAtomicStore(I); 3533 3534 const Value *SrcV = I.getOperand(0); 3535 const Value *PtrV = I.getOperand(1); 3536 3537 SmallVector<EVT, 4> ValueVTs; 3538 SmallVector<uint64_t, 4> Offsets; 3539 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets); 3540 unsigned NumValues = ValueVTs.size(); 3541 if (NumValues == 0) 3542 return; 3543 3544 // Get the lowered operands. Note that we do this after 3545 // checking if NumResults is zero, because with zero results 3546 // the operands won't have values in the map. 3547 SDValue Src = getValue(SrcV); 3548 SDValue Ptr = getValue(PtrV); 3549 3550 SDValue Root = getRoot(); 3551 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3552 NumValues)); 3553 EVT PtrVT = Ptr.getValueType(); 3554 bool isVolatile = I.isVolatile(); 3555 bool isNonTemporal = I.getMetadata("nontemporal") != 0; 3556 unsigned Alignment = I.getAlignment(); 3557 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa); 3558 3559 unsigned ChainI = 0; 3560 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3561 // See visitLoad comments. 3562 if (ChainI == MaxParallelChains) { 3563 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 3564 MVT::Other, &Chains[0], ChainI); 3565 Root = Chain; 3566 ChainI = 0; 3567 } 3568 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr, 3569 DAG.getConstant(Offsets[i], PtrVT)); 3570 SDValue St = DAG.getStore(Root, getCurSDLoc(), 3571 SDValue(Src.getNode(), Src.getResNo() + i), 3572 Add, MachinePointerInfo(PtrV, Offsets[i]), 3573 isVolatile, isNonTemporal, Alignment, TBAAInfo); 3574 Chains[ChainI] = St; 3575 } 3576 3577 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 3578 MVT::Other, &Chains[0], ChainI); 3579 DAG.setRoot(StoreNode); 3580 } 3581 3582 static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order, 3583 SynchronizationScope Scope, 3584 bool Before, SDLoc dl, 3585 SelectionDAG &DAG, 3586 const TargetLowering &TLI) { 3587 // Fence, if necessary 3588 if (Before) { 3589 if (Order == AcquireRelease || Order == SequentiallyConsistent) 3590 Order = Release; 3591 else if (Order == Acquire || Order == Monotonic) 3592 return Chain; 3593 } else { 3594 if (Order == AcquireRelease) 3595 Order = Acquire; 3596 else if (Order == Release || Order == Monotonic) 3597 return Chain; 3598 } 3599 SDValue Ops[3]; 3600 Ops[0] = Chain; 3601 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy()); 3602 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy()); 3603 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3); 3604 } 3605 3606 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3607 SDLoc dl = getCurSDLoc(); 3608 AtomicOrdering Order = I.getOrdering(); 3609 SynchronizationScope Scope = I.getSynchScope(); 3610 3611 SDValue InChain = getRoot(); 3612 3613 const TargetLowering *TLI = TM.getTargetLowering(); 3614 if (TLI->getInsertFencesForAtomic()) 3615 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl, 3616 DAG, *TLI); 3617 3618 SDValue L = 3619 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, 3620 getValue(I.getCompareOperand()).getSimpleValueType(), 3621 InChain, 3622 getValue(I.getPointerOperand()), 3623 getValue(I.getCompareOperand()), 3624 getValue(I.getNewValOperand()), 3625 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */, 3626 TLI->getInsertFencesForAtomic() ? Monotonic : Order, 3627 Scope); 3628 3629 SDValue OutChain = L.getValue(1); 3630 3631 if (TLI->getInsertFencesForAtomic()) 3632 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl, 3633 DAG, *TLI); 3634 3635 setValue(&I, L); 3636 DAG.setRoot(OutChain); 3637 } 3638 3639 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3640 SDLoc dl = getCurSDLoc(); 3641 ISD::NodeType NT; 3642 switch (I.getOperation()) { 3643 default: llvm_unreachable("Unknown atomicrmw operation"); 3644 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3645 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3646 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3647 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3648 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3649 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3650 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3651 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3652 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3653 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3654 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3655 } 3656 AtomicOrdering Order = I.getOrdering(); 3657 SynchronizationScope Scope = I.getSynchScope(); 3658 3659 SDValue InChain = getRoot(); 3660 3661 const TargetLowering *TLI = TM.getTargetLowering(); 3662 if (TLI->getInsertFencesForAtomic()) 3663 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl, 3664 DAG, *TLI); 3665 3666 SDValue L = 3667 DAG.getAtomic(NT, dl, 3668 getValue(I.getValOperand()).getSimpleValueType(), 3669 InChain, 3670 getValue(I.getPointerOperand()), 3671 getValue(I.getValOperand()), 3672 I.getPointerOperand(), 0 /* Alignment */, 3673 TLI->getInsertFencesForAtomic() ? Monotonic : Order, 3674 Scope); 3675 3676 SDValue OutChain = L.getValue(1); 3677 3678 if (TLI->getInsertFencesForAtomic()) 3679 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl, 3680 DAG, *TLI); 3681 3682 setValue(&I, L); 3683 DAG.setRoot(OutChain); 3684 } 3685 3686 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3687 SDLoc dl = getCurSDLoc(); 3688 const TargetLowering *TLI = TM.getTargetLowering(); 3689 SDValue Ops[3]; 3690 Ops[0] = getRoot(); 3691 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy()); 3692 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy()); 3693 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3)); 3694 } 3695 3696 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3697 SDLoc dl = getCurSDLoc(); 3698 AtomicOrdering Order = I.getOrdering(); 3699 SynchronizationScope Scope = I.getSynchScope(); 3700 3701 SDValue InChain = getRoot(); 3702 3703 const TargetLowering *TLI = TM.getTargetLowering(); 3704 EVT VT = TLI->getValueType(I.getType()); 3705 3706 if (I.getAlignment() < VT.getSizeInBits() / 8) 3707 report_fatal_error("Cannot generate unaligned atomic load"); 3708 3709 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3710 SDValue L = 3711 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3712 getValue(I.getPointerOperand()), 3713 I.getPointerOperand(), I.getAlignment(), 3714 TLI->getInsertFencesForAtomic() ? Monotonic : Order, 3715 Scope); 3716 3717 SDValue OutChain = L.getValue(1); 3718 3719 if (TLI->getInsertFencesForAtomic()) 3720 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl, 3721 DAG, *TLI); 3722 3723 setValue(&I, L); 3724 DAG.setRoot(OutChain); 3725 } 3726 3727 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3728 SDLoc dl = getCurSDLoc(); 3729 3730 AtomicOrdering Order = I.getOrdering(); 3731 SynchronizationScope Scope = I.getSynchScope(); 3732 3733 SDValue InChain = getRoot(); 3734 3735 const TargetLowering *TLI = TM.getTargetLowering(); 3736 EVT VT = TLI->getValueType(I.getValueOperand()->getType()); 3737 3738 if (I.getAlignment() < VT.getSizeInBits() / 8) 3739 report_fatal_error("Cannot generate unaligned atomic store"); 3740 3741 if (TLI->getInsertFencesForAtomic()) 3742 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl, 3743 DAG, *TLI); 3744 3745 SDValue OutChain = 3746 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3747 InChain, 3748 getValue(I.getPointerOperand()), 3749 getValue(I.getValueOperand()), 3750 I.getPointerOperand(), I.getAlignment(), 3751 TLI->getInsertFencesForAtomic() ? Monotonic : Order, 3752 Scope); 3753 3754 if (TLI->getInsertFencesForAtomic()) 3755 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl, 3756 DAG, *TLI); 3757 3758 DAG.setRoot(OutChain); 3759 } 3760 3761 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3762 /// node. 3763 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3764 unsigned Intrinsic) { 3765 bool HasChain = !I.doesNotAccessMemory(); 3766 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3767 3768 // Build the operand list. 3769 SmallVector<SDValue, 8> Ops; 3770 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3771 if (OnlyLoad) { 3772 // We don't need to serialize loads against other loads. 3773 Ops.push_back(DAG.getRoot()); 3774 } else { 3775 Ops.push_back(getRoot()); 3776 } 3777 } 3778 3779 // Info is set by getTgtMemInstrinsic 3780 TargetLowering::IntrinsicInfo Info; 3781 const TargetLowering *TLI = TM.getTargetLowering(); 3782 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic); 3783 3784 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3785 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3786 Info.opc == ISD::INTRINSIC_W_CHAIN) 3787 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy())); 3788 3789 // Add all operands of the call to the operand list. 3790 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3791 SDValue Op = getValue(I.getArgOperand(i)); 3792 Ops.push_back(Op); 3793 } 3794 3795 SmallVector<EVT, 4> ValueVTs; 3796 ComputeValueVTs(*TLI, I.getType(), ValueVTs); 3797 3798 if (HasChain) 3799 ValueVTs.push_back(MVT::Other); 3800 3801 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size()); 3802 3803 // Create the node. 3804 SDValue Result; 3805 if (IsTgtIntrinsic) { 3806 // This is target intrinsic that touches memory 3807 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3808 VTs, &Ops[0], Ops.size(), 3809 Info.memVT, 3810 MachinePointerInfo(Info.ptrVal, Info.offset), 3811 Info.align, Info.vol, 3812 Info.readMem, Info.writeMem); 3813 } else if (!HasChain) { 3814 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), 3815 VTs, &Ops[0], Ops.size()); 3816 } else if (!I.getType()->isVoidTy()) { 3817 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), 3818 VTs, &Ops[0], Ops.size()); 3819 } else { 3820 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), 3821 VTs, &Ops[0], Ops.size()); 3822 } 3823 3824 if (HasChain) { 3825 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3826 if (OnlyLoad) 3827 PendingLoads.push_back(Chain); 3828 else 3829 DAG.setRoot(Chain); 3830 } 3831 3832 if (!I.getType()->isVoidTy()) { 3833 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3834 EVT VT = TLI->getValueType(PTy); 3835 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3836 } 3837 3838 setValue(&I, Result); 3839 } 3840 } 3841 3842 /// GetSignificand - Get the significand and build it into a floating-point 3843 /// number with exponent of 1: 3844 /// 3845 /// Op = (Op & 0x007fffff) | 0x3f800000; 3846 /// 3847 /// where Op is the hexadecimal representation of floating point value. 3848 static SDValue 3849 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3850 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3851 DAG.getConstant(0x007fffff, MVT::i32)); 3852 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3853 DAG.getConstant(0x3f800000, MVT::i32)); 3854 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3855 } 3856 3857 /// GetExponent - Get the exponent: 3858 /// 3859 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3860 /// 3861 /// where Op is the hexadecimal representation of floating point value. 3862 static SDValue 3863 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3864 SDLoc dl) { 3865 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3866 DAG.getConstant(0x7f800000, MVT::i32)); 3867 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0, 3868 DAG.getConstant(23, TLI.getPointerTy())); 3869 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3870 DAG.getConstant(127, MVT::i32)); 3871 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3872 } 3873 3874 /// getF32Constant - Get 32-bit floating point constant. 3875 static SDValue 3876 getF32Constant(SelectionDAG &DAG, unsigned Flt) { 3877 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), 3878 MVT::f32); 3879 } 3880 3881 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3882 /// limited-precision mode. 3883 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3884 const TargetLowering &TLI) { 3885 if (Op.getValueType() == MVT::f32 && 3886 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3887 3888 // Put the exponent in the right bit position for later addition to the 3889 // final result: 3890 // 3891 // #define LOG2OFe 1.4426950f 3892 // IntegerPartOfX = ((int32_t)(X * LOG2OFe)); 3893 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3894 getF32Constant(DAG, 0x3fb8aa3b)); 3895 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3896 3897 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX; 3898 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3899 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3900 3901 // IntegerPartOfX <<= 23; 3902 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3903 DAG.getConstant(23, TLI.getPointerTy())); 3904 3905 SDValue TwoToFracPartOfX; 3906 if (LimitFloatPrecision <= 6) { 3907 // For floating-point precision of 6: 3908 // 3909 // TwoToFractionalPartOfX = 3910 // 0.997535578f + 3911 // (0.735607626f + 0.252464424f * x) * x; 3912 // 3913 // error 0.0144103317, which is 6 bits 3914 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3915 getF32Constant(DAG, 0x3e814304)); 3916 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3917 getF32Constant(DAG, 0x3f3c50c8)); 3918 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3919 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3920 getF32Constant(DAG, 0x3f7f5e7e)); 3921 } else if (LimitFloatPrecision <= 12) { 3922 // For floating-point precision of 12: 3923 // 3924 // TwoToFractionalPartOfX = 3925 // 0.999892986f + 3926 // (0.696457318f + 3927 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3928 // 3929 // 0.000107046256 error, which is 13 to 14 bits 3930 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3931 getF32Constant(DAG, 0x3da235e3)); 3932 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3933 getF32Constant(DAG, 0x3e65b8f3)); 3934 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3935 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3936 getF32Constant(DAG, 0x3f324b07)); 3937 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3938 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3939 getF32Constant(DAG, 0x3f7ff8fd)); 3940 } else { // LimitFloatPrecision <= 18 3941 // For floating-point precision of 18: 3942 // 3943 // TwoToFractionalPartOfX = 3944 // 0.999999982f + 3945 // (0.693148872f + 3946 // (0.240227044f + 3947 // (0.554906021e-1f + 3948 // (0.961591928e-2f + 3949 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3950 // 3951 // error 2.47208000*10^(-7), which is better than 18 bits 3952 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3953 getF32Constant(DAG, 0x3924b03e)); 3954 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3955 getF32Constant(DAG, 0x3ab24b87)); 3956 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3957 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3958 getF32Constant(DAG, 0x3c1d8c17)); 3959 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3960 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3961 getF32Constant(DAG, 0x3d634a1d)); 3962 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3963 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3964 getF32Constant(DAG, 0x3e75fe14)); 3965 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3966 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3967 getF32Constant(DAG, 0x3f317234)); 3968 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3969 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3970 getF32Constant(DAG, 0x3f800000)); 3971 } 3972 3973 // Add the exponent into the result in integer domain. 3974 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX); 3975 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 3976 DAG.getNode(ISD::ADD, dl, MVT::i32, 3977 t13, IntegerPartOfX)); 3978 } 3979 3980 // No special expansion. 3981 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 3982 } 3983 3984 /// expandLog - Lower a log intrinsic. Handles the special sequences for 3985 /// limited-precision mode. 3986 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3987 const TargetLowering &TLI) { 3988 if (Op.getValueType() == MVT::f32 && 3989 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3990 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3991 3992 // Scale the exponent by log(2) [0.69314718f]. 3993 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3994 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3995 getF32Constant(DAG, 0x3f317218)); 3996 3997 // Get the significand and build it into a floating-point number with 3998 // exponent of 1. 3999 SDValue X = GetSignificand(DAG, Op1, dl); 4000 4001 SDValue LogOfMantissa; 4002 if (LimitFloatPrecision <= 6) { 4003 // For floating-point precision of 6: 4004 // 4005 // LogofMantissa = 4006 // -1.1609546f + 4007 // (1.4034025f - 0.23903021f * x) * x; 4008 // 4009 // error 0.0034276066, which is better than 8 bits 4010 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4011 getF32Constant(DAG, 0xbe74c456)); 4012 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4013 getF32Constant(DAG, 0x3fb3a2b1)); 4014 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4015 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4016 getF32Constant(DAG, 0x3f949a29)); 4017 } else if (LimitFloatPrecision <= 12) { 4018 // For floating-point precision of 12: 4019 // 4020 // LogOfMantissa = 4021 // -1.7417939f + 4022 // (2.8212026f + 4023 // (-1.4699568f + 4024 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4025 // 4026 // error 0.000061011436, which is 14 bits 4027 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4028 getF32Constant(DAG, 0xbd67b6d6)); 4029 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4030 getF32Constant(DAG, 0x3ee4f4b8)); 4031 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4032 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4033 getF32Constant(DAG, 0x3fbc278b)); 4034 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4035 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4036 getF32Constant(DAG, 0x40348e95)); 4037 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4038 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4039 getF32Constant(DAG, 0x3fdef31a)); 4040 } else { // LimitFloatPrecision <= 18 4041 // For floating-point precision of 18: 4042 // 4043 // LogOfMantissa = 4044 // -2.1072184f + 4045 // (4.2372794f + 4046 // (-3.7029485f + 4047 // (2.2781945f + 4048 // (-0.87823314f + 4049 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4050 // 4051 // error 0.0000023660568, which is better than 18 bits 4052 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4053 getF32Constant(DAG, 0xbc91e5ac)); 4054 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4055 getF32Constant(DAG, 0x3e4350aa)); 4056 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4057 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4058 getF32Constant(DAG, 0x3f60d3e3)); 4059 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4060 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4061 getF32Constant(DAG, 0x4011cdf0)); 4062 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4063 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4064 getF32Constant(DAG, 0x406cfd1c)); 4065 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4066 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4067 getF32Constant(DAG, 0x408797cb)); 4068 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4069 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4070 getF32Constant(DAG, 0x4006dcab)); 4071 } 4072 4073 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 4074 } 4075 4076 // No special expansion. 4077 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 4078 } 4079 4080 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 4081 /// limited-precision mode. 4082 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4083 const TargetLowering &TLI) { 4084 if (Op.getValueType() == MVT::f32 && 4085 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4086 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4087 4088 // Get the exponent. 4089 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 4090 4091 // Get the significand and build it into a floating-point number with 4092 // exponent of 1. 4093 SDValue X = GetSignificand(DAG, Op1, dl); 4094 4095 // Different possible minimax approximations of significand in 4096 // floating-point for various degrees of accuracy over [1,2]. 4097 SDValue Log2ofMantissa; 4098 if (LimitFloatPrecision <= 6) { 4099 // For floating-point precision of 6: 4100 // 4101 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 4102 // 4103 // error 0.0049451742, which is more than 7 bits 4104 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4105 getF32Constant(DAG, 0xbeb08fe0)); 4106 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4107 getF32Constant(DAG, 0x40019463)); 4108 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4109 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4110 getF32Constant(DAG, 0x3fd6633d)); 4111 } else if (LimitFloatPrecision <= 12) { 4112 // For floating-point precision of 12: 4113 // 4114 // Log2ofMantissa = 4115 // -2.51285454f + 4116 // (4.07009056f + 4117 // (-2.12067489f + 4118 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 4119 // 4120 // error 0.0000876136000, which is better than 13 bits 4121 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4122 getF32Constant(DAG, 0xbda7262e)); 4123 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4124 getF32Constant(DAG, 0x3f25280b)); 4125 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4126 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4127 getF32Constant(DAG, 0x4007b923)); 4128 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4129 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4130 getF32Constant(DAG, 0x40823e2f)); 4131 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4132 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4133 getF32Constant(DAG, 0x4020d29c)); 4134 } else { // LimitFloatPrecision <= 18 4135 // For floating-point precision of 18: 4136 // 4137 // Log2ofMantissa = 4138 // -3.0400495f + 4139 // (6.1129976f + 4140 // (-5.3420409f + 4141 // (3.2865683f + 4142 // (-1.2669343f + 4143 // (0.27515199f - 4144 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 4145 // 4146 // error 0.0000018516, which is better than 18 bits 4147 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4148 getF32Constant(DAG, 0xbcd2769e)); 4149 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4150 getF32Constant(DAG, 0x3e8ce0b9)); 4151 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4152 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4153 getF32Constant(DAG, 0x3fa22ae7)); 4154 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4155 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4156 getF32Constant(DAG, 0x40525723)); 4157 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4158 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4159 getF32Constant(DAG, 0x40aaf200)); 4160 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4161 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4162 getF32Constant(DAG, 0x40c39dad)); 4163 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4164 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4165 getF32Constant(DAG, 0x4042902c)); 4166 } 4167 4168 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 4169 } 4170 4171 // No special expansion. 4172 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 4173 } 4174 4175 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 4176 /// limited-precision mode. 4177 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4178 const TargetLowering &TLI) { 4179 if (Op.getValueType() == MVT::f32 && 4180 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4181 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4182 4183 // Scale the exponent by log10(2) [0.30102999f]. 4184 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4185 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4186 getF32Constant(DAG, 0x3e9a209a)); 4187 4188 // Get the significand and build it into a floating-point number with 4189 // exponent of 1. 4190 SDValue X = GetSignificand(DAG, Op1, dl); 4191 4192 SDValue Log10ofMantissa; 4193 if (LimitFloatPrecision <= 6) { 4194 // For floating-point precision of 6: 4195 // 4196 // Log10ofMantissa = 4197 // -0.50419619f + 4198 // (0.60948995f - 0.10380950f * x) * x; 4199 // 4200 // error 0.0014886165, which is 6 bits 4201 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4202 getF32Constant(DAG, 0xbdd49a13)); 4203 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4204 getF32Constant(DAG, 0x3f1c0789)); 4205 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4206 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4207 getF32Constant(DAG, 0x3f011300)); 4208 } else if (LimitFloatPrecision <= 12) { 4209 // For floating-point precision of 12: 4210 // 4211 // Log10ofMantissa = 4212 // -0.64831180f + 4213 // (0.91751397f + 4214 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 4215 // 4216 // error 0.00019228036, which is better than 12 bits 4217 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4218 getF32Constant(DAG, 0x3d431f31)); 4219 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4220 getF32Constant(DAG, 0x3ea21fb2)); 4221 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4222 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4223 getF32Constant(DAG, 0x3f6ae232)); 4224 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4225 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4226 getF32Constant(DAG, 0x3f25f7c3)); 4227 } else { // LimitFloatPrecision <= 18 4228 // For floating-point precision of 18: 4229 // 4230 // Log10ofMantissa = 4231 // -0.84299375f + 4232 // (1.5327582f + 4233 // (-1.0688956f + 4234 // (0.49102474f + 4235 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 4236 // 4237 // error 0.0000037995730, which is better than 18 bits 4238 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4239 getF32Constant(DAG, 0x3c5d51ce)); 4240 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4241 getF32Constant(DAG, 0x3e00685a)); 4242 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4243 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4244 getF32Constant(DAG, 0x3efb6798)); 4245 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4246 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4247 getF32Constant(DAG, 0x3f88d192)); 4248 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4249 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4250 getF32Constant(DAG, 0x3fc4316c)); 4251 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4252 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 4253 getF32Constant(DAG, 0x3f57ce70)); 4254 } 4255 4256 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 4257 } 4258 4259 // No special expansion. 4260 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 4261 } 4262 4263 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 4264 /// limited-precision mode. 4265 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4266 const TargetLowering &TLI) { 4267 if (Op.getValueType() == MVT::f32 && 4268 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4269 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op); 4270 4271 // FractionalPartOfX = x - (float)IntegerPartOfX; 4272 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4273 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1); 4274 4275 // IntegerPartOfX <<= 23; 4276 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4277 DAG.getConstant(23, TLI.getPointerTy())); 4278 4279 SDValue TwoToFractionalPartOfX; 4280 if (LimitFloatPrecision <= 6) { 4281 // For floating-point precision of 6: 4282 // 4283 // TwoToFractionalPartOfX = 4284 // 0.997535578f + 4285 // (0.735607626f + 0.252464424f * x) * x; 4286 // 4287 // error 0.0144103317, which is 6 bits 4288 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4289 getF32Constant(DAG, 0x3e814304)); 4290 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4291 getF32Constant(DAG, 0x3f3c50c8)); 4292 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4293 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4294 getF32Constant(DAG, 0x3f7f5e7e)); 4295 } else if (LimitFloatPrecision <= 12) { 4296 // For floating-point precision of 12: 4297 // 4298 // TwoToFractionalPartOfX = 4299 // 0.999892986f + 4300 // (0.696457318f + 4301 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4302 // 4303 // error 0.000107046256, which is 13 to 14 bits 4304 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4305 getF32Constant(DAG, 0x3da235e3)); 4306 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4307 getF32Constant(DAG, 0x3e65b8f3)); 4308 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4309 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4310 getF32Constant(DAG, 0x3f324b07)); 4311 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4312 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4313 getF32Constant(DAG, 0x3f7ff8fd)); 4314 } else { // LimitFloatPrecision <= 18 4315 // For floating-point precision of 18: 4316 // 4317 // TwoToFractionalPartOfX = 4318 // 0.999999982f + 4319 // (0.693148872f + 4320 // (0.240227044f + 4321 // (0.554906021e-1f + 4322 // (0.961591928e-2f + 4323 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4324 // error 2.47208000*10^(-7), which is better than 18 bits 4325 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4326 getF32Constant(DAG, 0x3924b03e)); 4327 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4328 getF32Constant(DAG, 0x3ab24b87)); 4329 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4330 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4331 getF32Constant(DAG, 0x3c1d8c17)); 4332 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4333 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4334 getF32Constant(DAG, 0x3d634a1d)); 4335 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4336 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4337 getF32Constant(DAG, 0x3e75fe14)); 4338 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4339 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4340 getF32Constant(DAG, 0x3f317234)); 4341 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4342 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4343 getF32Constant(DAG, 0x3f800000)); 4344 } 4345 4346 // Add the exponent into the result in integer domain. 4347 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, 4348 TwoToFractionalPartOfX); 4349 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4350 DAG.getNode(ISD::ADD, dl, MVT::i32, 4351 t13, IntegerPartOfX)); 4352 } 4353 4354 // No special expansion. 4355 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 4356 } 4357 4358 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 4359 /// limited-precision mode with x == 10.0f. 4360 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 4361 SelectionDAG &DAG, const TargetLowering &TLI) { 4362 bool IsExp10 = false; 4363 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 4364 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4365 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 4366 APFloat Ten(10.0f); 4367 IsExp10 = LHSC->isExactlyValue(Ten); 4368 } 4369 } 4370 4371 if (IsExp10) { 4372 // Put the exponent in the right bit position for later addition to the 4373 // final result: 4374 // 4375 // #define LOG2OF10 3.3219281f 4376 // IntegerPartOfX = (int32_t)(x * LOG2OF10); 4377 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 4378 getF32Constant(DAG, 0x40549a78)); 4379 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4380 4381 // FractionalPartOfX = x - (float)IntegerPartOfX; 4382 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4383 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4384 4385 // IntegerPartOfX <<= 23; 4386 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4387 DAG.getConstant(23, TLI.getPointerTy())); 4388 4389 SDValue TwoToFractionalPartOfX; 4390 if (LimitFloatPrecision <= 6) { 4391 // For floating-point precision of 6: 4392 // 4393 // twoToFractionalPartOfX = 4394 // 0.997535578f + 4395 // (0.735607626f + 0.252464424f * x) * x; 4396 // 4397 // error 0.0144103317, which is 6 bits 4398 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4399 getF32Constant(DAG, 0x3e814304)); 4400 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4401 getF32Constant(DAG, 0x3f3c50c8)); 4402 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4403 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4404 getF32Constant(DAG, 0x3f7f5e7e)); 4405 } else if (LimitFloatPrecision <= 12) { 4406 // For floating-point precision of 12: 4407 // 4408 // TwoToFractionalPartOfX = 4409 // 0.999892986f + 4410 // (0.696457318f + 4411 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4412 // 4413 // error 0.000107046256, which is 13 to 14 bits 4414 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4415 getF32Constant(DAG, 0x3da235e3)); 4416 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4417 getF32Constant(DAG, 0x3e65b8f3)); 4418 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4419 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4420 getF32Constant(DAG, 0x3f324b07)); 4421 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4422 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4423 getF32Constant(DAG, 0x3f7ff8fd)); 4424 } else { // LimitFloatPrecision <= 18 4425 // For floating-point precision of 18: 4426 // 4427 // TwoToFractionalPartOfX = 4428 // 0.999999982f + 4429 // (0.693148872f + 4430 // (0.240227044f + 4431 // (0.554906021e-1f + 4432 // (0.961591928e-2f + 4433 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4434 // error 2.47208000*10^(-7), which is better than 18 bits 4435 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4436 getF32Constant(DAG, 0x3924b03e)); 4437 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4438 getF32Constant(DAG, 0x3ab24b87)); 4439 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4440 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4441 getF32Constant(DAG, 0x3c1d8c17)); 4442 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4443 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4444 getF32Constant(DAG, 0x3d634a1d)); 4445 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4446 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4447 getF32Constant(DAG, 0x3e75fe14)); 4448 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4449 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4450 getF32Constant(DAG, 0x3f317234)); 4451 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4452 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4453 getF32Constant(DAG, 0x3f800000)); 4454 } 4455 4456 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX); 4457 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4458 DAG.getNode(ISD::ADD, dl, MVT::i32, 4459 t13, IntegerPartOfX)); 4460 } 4461 4462 // No special expansion. 4463 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 4464 } 4465 4466 4467 /// ExpandPowI - Expand a llvm.powi intrinsic. 4468 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 4469 SelectionDAG &DAG) { 4470 // If RHS is a constant, we can expand this out to a multiplication tree, 4471 // otherwise we end up lowering to a call to __powidf2 (for example). When 4472 // optimizing for size, we only want to do this if the expansion would produce 4473 // a small number of multiplies, otherwise we do the full expansion. 4474 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4475 // Get the exponent as a positive value. 4476 unsigned Val = RHSC->getSExtValue(); 4477 if ((int)Val < 0) Val = -Val; 4478 4479 // powi(x, 0) -> 1.0 4480 if (Val == 0) 4481 return DAG.getConstantFP(1.0, LHS.getValueType()); 4482 4483 const Function *F = DAG.getMachineFunction().getFunction(); 4484 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex, 4485 Attribute::OptimizeForSize) || 4486 // If optimizing for size, don't insert too many multiplies. This 4487 // inserts up to 5 multiplies. 4488 CountPopulation_32(Val)+Log2_32(Val) < 7) { 4489 // We use the simple binary decomposition method to generate the multiply 4490 // sequence. There are more optimal ways to do this (for example, 4491 // powi(x,15) generates one more multiply than it should), but this has 4492 // the benefit of being both really simple and much better than a libcall. 4493 SDValue Res; // Logically starts equal to 1.0 4494 SDValue CurSquare = LHS; 4495 while (Val) { 4496 if (Val & 1) { 4497 if (Res.getNode()) 4498 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4499 else 4500 Res = CurSquare; // 1.0*CurSquare. 4501 } 4502 4503 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4504 CurSquare, CurSquare); 4505 Val >>= 1; 4506 } 4507 4508 // If the original was negative, invert the result, producing 1/(x*x*x). 4509 if (RHSC->getSExtValue() < 0) 4510 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4511 DAG.getConstantFP(1.0, LHS.getValueType()), Res); 4512 return Res; 4513 } 4514 } 4515 4516 // Otherwise, expand to a libcall. 4517 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4518 } 4519 4520 // getTruncatedArgReg - Find underlying register used for an truncated 4521 // argument. 4522 static unsigned getTruncatedArgReg(const SDValue &N) { 4523 if (N.getOpcode() != ISD::TRUNCATE) 4524 return 0; 4525 4526 const SDValue &Ext = N.getOperand(0); 4527 if (Ext.getOpcode() == ISD::AssertZext || 4528 Ext.getOpcode() == ISD::AssertSext) { 4529 const SDValue &CFR = Ext.getOperand(0); 4530 if (CFR.getOpcode() == ISD::CopyFromReg) 4531 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 4532 if (CFR.getOpcode() == ISD::TRUNCATE) 4533 return getTruncatedArgReg(CFR); 4534 } 4535 return 0; 4536 } 4537 4538 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4539 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4540 /// At the end of instruction selection, they will be inserted to the entry BB. 4541 bool 4542 SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable, 4543 int64_t Offset, 4544 const SDValue &N) { 4545 const Argument *Arg = dyn_cast<Argument>(V); 4546 if (!Arg) 4547 return false; 4548 4549 MachineFunction &MF = DAG.getMachineFunction(); 4550 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo(); 4551 4552 // Ignore inlined function arguments here. 4553 DIVariable DV(Variable); 4554 if (DV.isInlinedFnArgument(MF.getFunction())) 4555 return false; 4556 4557 Optional<MachineOperand> Op; 4558 // Some arguments' frame index is recorded during argument lowering. 4559 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4560 Op = MachineOperand::CreateFI(FI); 4561 4562 if (!Op && N.getNode()) { 4563 unsigned Reg; 4564 if (N.getOpcode() == ISD::CopyFromReg) 4565 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4566 else 4567 Reg = getTruncatedArgReg(N); 4568 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4569 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4570 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4571 if (PR) 4572 Reg = PR; 4573 } 4574 if (Reg) 4575 Op = MachineOperand::CreateReg(Reg, false); 4576 } 4577 4578 if (!Op) { 4579 // Check if ValueMap has reg number. 4580 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4581 if (VMI != FuncInfo.ValueMap.end()) 4582 Op = MachineOperand::CreateReg(VMI->second, false); 4583 } 4584 4585 if (!Op && N.getNode()) 4586 // Check if frame index is available. 4587 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4588 if (FrameIndexSDNode *FINode = 4589 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4590 Op = MachineOperand::CreateFI(FINode->getIndex()); 4591 4592 if (!Op) 4593 return false; 4594 4595 // FIXME: This does not handle register-indirect values at offset 0. 4596 bool IsIndirect = Offset != 0; 4597 if (Op->isReg()) 4598 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(), 4599 TII->get(TargetOpcode::DBG_VALUE), 4600 IsIndirect, 4601 Op->getReg(), Offset, Variable)); 4602 else 4603 FuncInfo.ArgDbgValues.push_back( 4604 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE)) 4605 .addOperand(*Op).addImm(Offset).addMetadata(Variable)); 4606 4607 return true; 4608 } 4609 4610 // VisualStudio defines setjmp as _setjmp 4611 #if defined(_MSC_VER) && defined(setjmp) && \ 4612 !defined(setjmp_undefined_for_msvc) 4613 # pragma push_macro("setjmp") 4614 # undef setjmp 4615 # define setjmp_undefined_for_msvc 4616 #endif 4617 4618 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4619 /// we want to emit this as a call to a named external function, return the name 4620 /// otherwise lower it and return null. 4621 const char * 4622 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4623 const TargetLowering *TLI = TM.getTargetLowering(); 4624 SDLoc sdl = getCurSDLoc(); 4625 DebugLoc dl = getCurDebugLoc(); 4626 SDValue Res; 4627 4628 switch (Intrinsic) { 4629 default: 4630 // By default, turn this into a target intrinsic node. 4631 visitTargetIntrinsic(I, Intrinsic); 4632 return 0; 4633 case Intrinsic::vastart: visitVAStart(I); return 0; 4634 case Intrinsic::vaend: visitVAEnd(I); return 0; 4635 case Intrinsic::vacopy: visitVACopy(I); return 0; 4636 case Intrinsic::returnaddress: 4637 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(), 4638 getValue(I.getArgOperand(0)))); 4639 return 0; 4640 case Intrinsic::frameaddress: 4641 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(), 4642 getValue(I.getArgOperand(0)))); 4643 return 0; 4644 case Intrinsic::setjmp: 4645 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()]; 4646 case Intrinsic::longjmp: 4647 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()]; 4648 case Intrinsic::memcpy: { 4649 // Assert for address < 256 since we support only user defined address 4650 // spaces. 4651 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4652 < 256 && 4653 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4654 < 256 && 4655 "Unknown address space"); 4656 SDValue Op1 = getValue(I.getArgOperand(0)); 4657 SDValue Op2 = getValue(I.getArgOperand(1)); 4658 SDValue Op3 = getValue(I.getArgOperand(2)); 4659 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4660 if (!Align) 4661 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4662 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4663 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false, 4664 MachinePointerInfo(I.getArgOperand(0)), 4665 MachinePointerInfo(I.getArgOperand(1)))); 4666 return 0; 4667 } 4668 case Intrinsic::memset: { 4669 // Assert for address < 256 since we support only user defined address 4670 // spaces. 4671 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4672 < 256 && 4673 "Unknown address space"); 4674 SDValue Op1 = getValue(I.getArgOperand(0)); 4675 SDValue Op2 = getValue(I.getArgOperand(1)); 4676 SDValue Op3 = getValue(I.getArgOperand(2)); 4677 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4678 if (!Align) 4679 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4680 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4681 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4682 MachinePointerInfo(I.getArgOperand(0)))); 4683 return 0; 4684 } 4685 case Intrinsic::memmove: { 4686 // Assert for address < 256 since we support only user defined address 4687 // spaces. 4688 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4689 < 256 && 4690 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4691 < 256 && 4692 "Unknown address space"); 4693 SDValue Op1 = getValue(I.getArgOperand(0)); 4694 SDValue Op2 = getValue(I.getArgOperand(1)); 4695 SDValue Op3 = getValue(I.getArgOperand(2)); 4696 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4697 if (!Align) 4698 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4699 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4700 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4701 MachinePointerInfo(I.getArgOperand(0)), 4702 MachinePointerInfo(I.getArgOperand(1)))); 4703 return 0; 4704 } 4705 case Intrinsic::dbg_declare: { 4706 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4707 MDNode *Variable = DI.getVariable(); 4708 const Value *Address = DI.getAddress(); 4709 DIVariable DIVar(Variable); 4710 assert((!DIVar || DIVar.isVariable()) && 4711 "Variable in DbgDeclareInst should be either null or a DIVariable."); 4712 if (!Address || !DIVar) { 4713 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4714 return 0; 4715 } 4716 4717 // Check if address has undef value. 4718 if (isa<UndefValue>(Address) || 4719 (Address->use_empty() && !isa<Argument>(Address))) { 4720 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4721 return 0; 4722 } 4723 4724 SDValue &N = NodeMap[Address]; 4725 if (!N.getNode() && isa<Argument>(Address)) 4726 // Check unused arguments map. 4727 N = UnusedArgNodeMap[Address]; 4728 SDDbgValue *SDV; 4729 if (N.getNode()) { 4730 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4731 Address = BCI->getOperand(0); 4732 // Parameters are handled specially. 4733 bool isParameter = 4734 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable || 4735 isa<Argument>(Address)); 4736 4737 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4738 4739 if (isParameter && !AI) { 4740 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4741 if (FINode) 4742 // Byval parameter. We have a frame index at this point. 4743 SDV = DAG.getDbgValue(Variable, FINode->getIndex(), 4744 0, dl, SDNodeOrder); 4745 else { 4746 // Address is an argument, so try to emit its dbg value using 4747 // virtual register info from the FuncInfo.ValueMap. 4748 EmitFuncArgumentDbgValue(Address, Variable, 0, N); 4749 return 0; 4750 } 4751 } else if (AI) 4752 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(), 4753 0, dl, SDNodeOrder); 4754 else { 4755 // Can't do anything with other non-AI cases yet. 4756 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4757 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t"); 4758 DEBUG(Address->dump()); 4759 return 0; 4760 } 4761 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4762 } else { 4763 // If Address is an argument then try to emit its dbg value using 4764 // virtual register info from the FuncInfo.ValueMap. 4765 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) { 4766 // If variable is pinned by a alloca in dominating bb then 4767 // use StaticAllocaMap. 4768 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4769 if (AI->getParent() != DI.getParent()) { 4770 DenseMap<const AllocaInst*, int>::iterator SI = 4771 FuncInfo.StaticAllocaMap.find(AI); 4772 if (SI != FuncInfo.StaticAllocaMap.end()) { 4773 SDV = DAG.getDbgValue(Variable, SI->second, 4774 0, dl, SDNodeOrder); 4775 DAG.AddDbgValue(SDV, 0, false); 4776 return 0; 4777 } 4778 } 4779 } 4780 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4781 } 4782 } 4783 return 0; 4784 } 4785 case Intrinsic::dbg_value: { 4786 const DbgValueInst &DI = cast<DbgValueInst>(I); 4787 DIVariable DIVar(DI.getVariable()); 4788 assert((!DIVar || DIVar.isVariable()) && 4789 "Variable in DbgValueInst should be either null or a DIVariable."); 4790 if (!DIVar) 4791 return 0; 4792 4793 MDNode *Variable = DI.getVariable(); 4794 uint64_t Offset = DI.getOffset(); 4795 const Value *V = DI.getValue(); 4796 if (!V) 4797 return 0; 4798 4799 SDDbgValue *SDV; 4800 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4801 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder); 4802 DAG.AddDbgValue(SDV, 0, false); 4803 } else { 4804 // Do not use getValue() in here; we don't want to generate code at 4805 // this point if it hasn't been done yet. 4806 SDValue N = NodeMap[V]; 4807 if (!N.getNode() && isa<Argument>(V)) 4808 // Check unused arguments map. 4809 N = UnusedArgNodeMap[V]; 4810 if (N.getNode()) { 4811 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) { 4812 SDV = DAG.getDbgValue(Variable, N.getNode(), 4813 N.getResNo(), Offset, dl, SDNodeOrder); 4814 DAG.AddDbgValue(SDV, N.getNode(), false); 4815 } 4816 } else if (!V->use_empty() ) { 4817 // Do not call getValue(V) yet, as we don't want to generate code. 4818 // Remember it for later. 4819 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4820 DanglingDebugInfoMap[V] = DDI; 4821 } else { 4822 // We may expand this to cover more cases. One case where we have no 4823 // data available is an unreferenced parameter. 4824 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4825 } 4826 } 4827 4828 // Build a debug info table entry. 4829 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4830 V = BCI->getOperand(0); 4831 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4832 // Don't handle byval struct arguments or VLAs, for example. 4833 if (!AI) { 4834 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4835 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4836 return 0; 4837 } 4838 DenseMap<const AllocaInst*, int>::iterator SI = 4839 FuncInfo.StaticAllocaMap.find(AI); 4840 if (SI == FuncInfo.StaticAllocaMap.end()) 4841 return 0; // VLAs. 4842 int FI = SI->second; 4843 4844 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4845 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo()) 4846 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc()); 4847 return 0; 4848 } 4849 4850 case Intrinsic::eh_typeid_for: { 4851 // Find the type id for the given typeinfo. 4852 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0)); 4853 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4854 Res = DAG.getConstant(TypeID, MVT::i32); 4855 setValue(&I, Res); 4856 return 0; 4857 } 4858 4859 case Intrinsic::eh_return_i32: 4860 case Intrinsic::eh_return_i64: 4861 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4862 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4863 MVT::Other, 4864 getControlRoot(), 4865 getValue(I.getArgOperand(0)), 4866 getValue(I.getArgOperand(1)))); 4867 return 0; 4868 case Intrinsic::eh_unwind_init: 4869 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4870 return 0; 4871 case Intrinsic::eh_dwarf_cfa: { 4872 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4873 TLI->getPointerTy()); 4874 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4875 CfaArg.getValueType(), 4876 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4877 CfaArg.getValueType()), 4878 CfaArg); 4879 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, 4880 TLI->getPointerTy(), 4881 DAG.getConstant(0, TLI->getPointerTy())); 4882 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4883 FA, Offset)); 4884 return 0; 4885 } 4886 case Intrinsic::eh_sjlj_callsite: { 4887 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4888 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4889 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4890 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4891 4892 MMI.setCurrentCallSite(CI->getZExtValue()); 4893 return 0; 4894 } 4895 case Intrinsic::eh_sjlj_functioncontext: { 4896 // Get and store the index of the function context. 4897 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4898 AllocaInst *FnCtx = 4899 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4900 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4901 MFI->setFunctionContextIndex(FI); 4902 return 0; 4903 } 4904 case Intrinsic::eh_sjlj_setjmp: { 4905 SDValue Ops[2]; 4906 Ops[0] = getRoot(); 4907 Ops[1] = getValue(I.getArgOperand(0)); 4908 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4909 DAG.getVTList(MVT::i32, MVT::Other), 4910 Ops, 2); 4911 setValue(&I, Op.getValue(0)); 4912 DAG.setRoot(Op.getValue(1)); 4913 return 0; 4914 } 4915 case Intrinsic::eh_sjlj_longjmp: { 4916 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4917 getRoot(), getValue(I.getArgOperand(0)))); 4918 return 0; 4919 } 4920 4921 case Intrinsic::x86_mmx_pslli_w: 4922 case Intrinsic::x86_mmx_pslli_d: 4923 case Intrinsic::x86_mmx_pslli_q: 4924 case Intrinsic::x86_mmx_psrli_w: 4925 case Intrinsic::x86_mmx_psrli_d: 4926 case Intrinsic::x86_mmx_psrli_q: 4927 case Intrinsic::x86_mmx_psrai_w: 4928 case Intrinsic::x86_mmx_psrai_d: { 4929 SDValue ShAmt = getValue(I.getArgOperand(1)); 4930 if (isa<ConstantSDNode>(ShAmt)) { 4931 visitTargetIntrinsic(I, Intrinsic); 4932 return 0; 4933 } 4934 unsigned NewIntrinsic = 0; 4935 EVT ShAmtVT = MVT::v2i32; 4936 switch (Intrinsic) { 4937 case Intrinsic::x86_mmx_pslli_w: 4938 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4939 break; 4940 case Intrinsic::x86_mmx_pslli_d: 4941 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4942 break; 4943 case Intrinsic::x86_mmx_pslli_q: 4944 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4945 break; 4946 case Intrinsic::x86_mmx_psrli_w: 4947 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4948 break; 4949 case Intrinsic::x86_mmx_psrli_d: 4950 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4951 break; 4952 case Intrinsic::x86_mmx_psrli_q: 4953 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4954 break; 4955 case Intrinsic::x86_mmx_psrai_w: 4956 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4957 break; 4958 case Intrinsic::x86_mmx_psrai_d: 4959 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4960 break; 4961 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4962 } 4963 4964 // The vector shift intrinsics with scalars uses 32b shift amounts but 4965 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4966 // to be zero. 4967 // We must do this early because v2i32 is not a legal type. 4968 SDValue ShOps[2]; 4969 ShOps[0] = ShAmt; 4970 ShOps[1] = DAG.getConstant(0, MVT::i32); 4971 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2); 4972 EVT DestVT = TLI->getValueType(I.getType()); 4973 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 4974 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 4975 DAG.getConstant(NewIntrinsic, MVT::i32), 4976 getValue(I.getArgOperand(0)), ShAmt); 4977 setValue(&I, Res); 4978 return 0; 4979 } 4980 case Intrinsic::x86_avx_vinsertf128_pd_256: 4981 case Intrinsic::x86_avx_vinsertf128_ps_256: 4982 case Intrinsic::x86_avx_vinsertf128_si_256: 4983 case Intrinsic::x86_avx2_vinserti128: { 4984 EVT DestVT = TLI->getValueType(I.getType()); 4985 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType()); 4986 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) * 4987 ElVT.getVectorNumElements(); 4988 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT, 4989 getValue(I.getArgOperand(0)), 4990 getValue(I.getArgOperand(1)), 4991 DAG.getConstant(Idx, TLI->getVectorIdxTy())); 4992 setValue(&I, Res); 4993 return 0; 4994 } 4995 case Intrinsic::x86_avx_vextractf128_pd_256: 4996 case Intrinsic::x86_avx_vextractf128_ps_256: 4997 case Intrinsic::x86_avx_vextractf128_si_256: 4998 case Intrinsic::x86_avx2_vextracti128: { 4999 EVT DestVT = TLI->getValueType(I.getType()); 5000 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) * 5001 DestVT.getVectorNumElements(); 5002 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT, 5003 getValue(I.getArgOperand(0)), 5004 DAG.getConstant(Idx, TLI->getVectorIdxTy())); 5005 setValue(&I, Res); 5006 return 0; 5007 } 5008 case Intrinsic::convertff: 5009 case Intrinsic::convertfsi: 5010 case Intrinsic::convertfui: 5011 case Intrinsic::convertsif: 5012 case Intrinsic::convertuif: 5013 case Intrinsic::convertss: 5014 case Intrinsic::convertsu: 5015 case Intrinsic::convertus: 5016 case Intrinsic::convertuu: { 5017 ISD::CvtCode Code = ISD::CVT_INVALID; 5018 switch (Intrinsic) { 5019 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5020 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 5021 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 5022 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 5023 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 5024 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 5025 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 5026 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 5027 case Intrinsic::convertus: Code = ISD::CVT_US; break; 5028 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 5029 } 5030 EVT DestVT = TLI->getValueType(I.getType()); 5031 const Value *Op1 = I.getArgOperand(0); 5032 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 5033 DAG.getValueType(DestVT), 5034 DAG.getValueType(getValue(Op1).getValueType()), 5035 getValue(I.getArgOperand(1)), 5036 getValue(I.getArgOperand(2)), 5037 Code); 5038 setValue(&I, Res); 5039 return 0; 5040 } 5041 case Intrinsic::powi: 5042 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 5043 getValue(I.getArgOperand(1)), DAG)); 5044 return 0; 5045 case Intrinsic::log: 5046 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI)); 5047 return 0; 5048 case Intrinsic::log2: 5049 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI)); 5050 return 0; 5051 case Intrinsic::log10: 5052 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI)); 5053 return 0; 5054 case Intrinsic::exp: 5055 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI)); 5056 return 0; 5057 case Intrinsic::exp2: 5058 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI)); 5059 return 0; 5060 case Intrinsic::pow: 5061 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 5062 getValue(I.getArgOperand(1)), DAG, *TLI)); 5063 return 0; 5064 case Intrinsic::sqrt: 5065 case Intrinsic::fabs: 5066 case Intrinsic::sin: 5067 case Intrinsic::cos: 5068 case Intrinsic::floor: 5069 case Intrinsic::ceil: 5070 case Intrinsic::trunc: 5071 case Intrinsic::rint: 5072 case Intrinsic::nearbyint: 5073 case Intrinsic::round: { 5074 unsigned Opcode; 5075 switch (Intrinsic) { 5076 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5077 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 5078 case Intrinsic::fabs: Opcode = ISD::FABS; break; 5079 case Intrinsic::sin: Opcode = ISD::FSIN; break; 5080 case Intrinsic::cos: Opcode = ISD::FCOS; break; 5081 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 5082 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 5083 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 5084 case Intrinsic::rint: Opcode = ISD::FRINT; break; 5085 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 5086 case Intrinsic::round: Opcode = ISD::FROUND; break; 5087 } 5088 5089 setValue(&I, DAG.getNode(Opcode, sdl, 5090 getValue(I.getArgOperand(0)).getValueType(), 5091 getValue(I.getArgOperand(0)))); 5092 return 0; 5093 } 5094 case Intrinsic::copysign: 5095 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 5096 getValue(I.getArgOperand(0)).getValueType(), 5097 getValue(I.getArgOperand(0)), 5098 getValue(I.getArgOperand(1)))); 5099 return 0; 5100 case Intrinsic::fma: 5101 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5102 getValue(I.getArgOperand(0)).getValueType(), 5103 getValue(I.getArgOperand(0)), 5104 getValue(I.getArgOperand(1)), 5105 getValue(I.getArgOperand(2)))); 5106 return 0; 5107 case Intrinsic::fmuladd: { 5108 EVT VT = TLI->getValueType(I.getType()); 5109 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 5110 TLI->isFMAFasterThanFMulAndFAdd(VT)) { 5111 setValue(&I, DAG.getNode(ISD::FMA, sdl, 5112 getValue(I.getArgOperand(0)).getValueType(), 5113 getValue(I.getArgOperand(0)), 5114 getValue(I.getArgOperand(1)), 5115 getValue(I.getArgOperand(2)))); 5116 } else { 5117 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 5118 getValue(I.getArgOperand(0)).getValueType(), 5119 getValue(I.getArgOperand(0)), 5120 getValue(I.getArgOperand(1))); 5121 SDValue Add = DAG.getNode(ISD::FADD, sdl, 5122 getValue(I.getArgOperand(0)).getValueType(), 5123 Mul, 5124 getValue(I.getArgOperand(2))); 5125 setValue(&I, Add); 5126 } 5127 return 0; 5128 } 5129 case Intrinsic::convert_to_fp16: 5130 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl, 5131 MVT::i16, getValue(I.getArgOperand(0)))); 5132 return 0; 5133 case Intrinsic::convert_from_fp16: 5134 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl, 5135 MVT::f32, getValue(I.getArgOperand(0)))); 5136 return 0; 5137 case Intrinsic::pcmarker: { 5138 SDValue Tmp = getValue(I.getArgOperand(0)); 5139 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 5140 return 0; 5141 } 5142 case Intrinsic::readcyclecounter: { 5143 SDValue Op = getRoot(); 5144 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 5145 DAG.getVTList(MVT::i64, MVT::Other), 5146 &Op, 1); 5147 setValue(&I, Res); 5148 DAG.setRoot(Res.getValue(1)); 5149 return 0; 5150 } 5151 case Intrinsic::bswap: 5152 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 5153 getValue(I.getArgOperand(0)).getValueType(), 5154 getValue(I.getArgOperand(0)))); 5155 return 0; 5156 case Intrinsic::cttz: { 5157 SDValue Arg = getValue(I.getArgOperand(0)); 5158 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5159 EVT Ty = Arg.getValueType(); 5160 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 5161 sdl, Ty, Arg)); 5162 return 0; 5163 } 5164 case Intrinsic::ctlz: { 5165 SDValue Arg = getValue(I.getArgOperand(0)); 5166 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 5167 EVT Ty = Arg.getValueType(); 5168 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 5169 sdl, Ty, Arg)); 5170 return 0; 5171 } 5172 case Intrinsic::ctpop: { 5173 SDValue Arg = getValue(I.getArgOperand(0)); 5174 EVT Ty = Arg.getValueType(); 5175 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 5176 return 0; 5177 } 5178 case Intrinsic::stacksave: { 5179 SDValue Op = getRoot(); 5180 Res = DAG.getNode(ISD::STACKSAVE, sdl, 5181 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1); 5182 setValue(&I, Res); 5183 DAG.setRoot(Res.getValue(1)); 5184 return 0; 5185 } 5186 case Intrinsic::stackrestore: { 5187 Res = getValue(I.getArgOperand(0)); 5188 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 5189 return 0; 5190 } 5191 case Intrinsic::stackprotector: { 5192 // Emit code into the DAG to store the stack guard onto the stack. 5193 MachineFunction &MF = DAG.getMachineFunction(); 5194 MachineFrameInfo *MFI = MF.getFrameInfo(); 5195 EVT PtrTy = TLI->getPointerTy(); 5196 5197 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value. 5198 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 5199 5200 int FI = FuncInfo.StaticAllocaMap[Slot]; 5201 MFI->setStackProtectorIndex(FI); 5202 5203 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 5204 5205 // Store the stack protector onto the stack. 5206 Res = DAG.getStore(getRoot(), sdl, Src, FIN, 5207 MachinePointerInfo::getFixedStack(FI), 5208 true, false, 0); 5209 setValue(&I, Res); 5210 DAG.setRoot(Res); 5211 return 0; 5212 } 5213 case Intrinsic::objectsize: { 5214 // If we don't know by now, we're never going to know. 5215 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 5216 5217 assert(CI && "Non-constant type in __builtin_object_size?"); 5218 5219 SDValue Arg = getValue(I.getCalledValue()); 5220 EVT Ty = Arg.getValueType(); 5221 5222 if (CI->isZero()) 5223 Res = DAG.getConstant(-1ULL, Ty); 5224 else 5225 Res = DAG.getConstant(0, Ty); 5226 5227 setValue(&I, Res); 5228 return 0; 5229 } 5230 case Intrinsic::annotation: 5231 case Intrinsic::ptr_annotation: 5232 // Drop the intrinsic, but forward the value 5233 setValue(&I, getValue(I.getOperand(0))); 5234 return 0; 5235 case Intrinsic::var_annotation: 5236 // Discard annotate attributes 5237 return 0; 5238 5239 case Intrinsic::init_trampoline: { 5240 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 5241 5242 SDValue Ops[6]; 5243 Ops[0] = getRoot(); 5244 Ops[1] = getValue(I.getArgOperand(0)); 5245 Ops[2] = getValue(I.getArgOperand(1)); 5246 Ops[3] = getValue(I.getArgOperand(2)); 5247 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 5248 Ops[5] = DAG.getSrcValue(F); 5249 5250 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6); 5251 5252 DAG.setRoot(Res); 5253 return 0; 5254 } 5255 case Intrinsic::adjust_trampoline: { 5256 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 5257 TLI->getPointerTy(), 5258 getValue(I.getArgOperand(0)))); 5259 return 0; 5260 } 5261 case Intrinsic::gcroot: 5262 if (GFI) { 5263 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 5264 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 5265 5266 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 5267 GFI->addStackRoot(FI->getIndex(), TypeMap); 5268 } 5269 return 0; 5270 case Intrinsic::gcread: 5271 case Intrinsic::gcwrite: 5272 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 5273 case Intrinsic::flt_rounds: 5274 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 5275 return 0; 5276 5277 case Intrinsic::expect: { 5278 // Just replace __builtin_expect(exp, c) with EXP. 5279 setValue(&I, getValue(I.getArgOperand(0))); 5280 return 0; 5281 } 5282 5283 case Intrinsic::debugtrap: 5284 case Intrinsic::trap: { 5285 StringRef TrapFuncName = TM.Options.getTrapFunctionName(); 5286 if (TrapFuncName.empty()) { 5287 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 5288 ISD::TRAP : ISD::DEBUGTRAP; 5289 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 5290 return 0; 5291 } 5292 TargetLowering::ArgListTy Args; 5293 TargetLowering:: 5294 CallLoweringInfo CLI(getRoot(), I.getType(), 5295 false, false, false, false, 0, CallingConv::C, 5296 /*isTailCall=*/false, 5297 /*doesNotRet=*/false, /*isReturnValueUsed=*/true, 5298 DAG.getExternalSymbol(TrapFuncName.data(), 5299 TLI->getPointerTy()), 5300 Args, DAG, sdl); 5301 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI); 5302 DAG.setRoot(Result.second); 5303 return 0; 5304 } 5305 5306 case Intrinsic::uadd_with_overflow: 5307 case Intrinsic::sadd_with_overflow: 5308 case Intrinsic::usub_with_overflow: 5309 case Intrinsic::ssub_with_overflow: 5310 case Intrinsic::umul_with_overflow: 5311 case Intrinsic::smul_with_overflow: { 5312 ISD::NodeType Op; 5313 switch (Intrinsic) { 5314 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5315 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 5316 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 5317 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 5318 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 5319 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 5320 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 5321 } 5322 SDValue Op1 = getValue(I.getArgOperand(0)); 5323 SDValue Op2 = getValue(I.getArgOperand(1)); 5324 5325 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 5326 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 5327 return 0; 5328 } 5329 case Intrinsic::prefetch: { 5330 SDValue Ops[5]; 5331 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 5332 Ops[0] = getRoot(); 5333 Ops[1] = getValue(I.getArgOperand(0)); 5334 Ops[2] = getValue(I.getArgOperand(1)); 5335 Ops[3] = getValue(I.getArgOperand(2)); 5336 Ops[4] = getValue(I.getArgOperand(3)); 5337 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 5338 DAG.getVTList(MVT::Other), 5339 &Ops[0], 5, 5340 EVT::getIntegerVT(*Context, 8), 5341 MachinePointerInfo(I.getArgOperand(0)), 5342 0, /* align */ 5343 false, /* volatile */ 5344 rw==0, /* read */ 5345 rw==1)); /* write */ 5346 return 0; 5347 } 5348 case Intrinsic::lifetime_start: 5349 case Intrinsic::lifetime_end: { 5350 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 5351 // Stack coloring is not enabled in O0, discard region information. 5352 if (TM.getOptLevel() == CodeGenOpt::None) 5353 return 0; 5354 5355 SmallVector<Value *, 4> Allocas; 5356 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL); 5357 5358 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 5359 E = Allocas.end(); Object != E; ++Object) { 5360 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 5361 5362 // Could not find an Alloca. 5363 if (!LifetimeObject) 5364 continue; 5365 5366 int FI = FuncInfo.StaticAllocaMap[LifetimeObject]; 5367 5368 SDValue Ops[2]; 5369 Ops[0] = getRoot(); 5370 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true); 5371 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 5372 5373 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2); 5374 DAG.setRoot(Res); 5375 } 5376 return 0; 5377 } 5378 case Intrinsic::invariant_start: 5379 // Discard region information. 5380 setValue(&I, DAG.getUNDEF(TLI->getPointerTy())); 5381 return 0; 5382 case Intrinsic::invariant_end: 5383 // Discard region information. 5384 return 0; 5385 case Intrinsic::stackprotectorcheck: { 5386 // Do not actually emit anything for this basic block. Instead we initialize 5387 // the stack protector descriptor and export the guard variable so we can 5388 // access it in FinishBasicBlock. 5389 const BasicBlock *BB = I.getParent(); 5390 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 5391 ExportFromCurrentBlock(SPDescriptor.getGuard()); 5392 5393 // Flush our exports since we are going to process a terminator. 5394 (void)getControlRoot(); 5395 return 0; 5396 } 5397 case Intrinsic::donothing: 5398 // ignore 5399 return 0; 5400 case Intrinsic::experimental_stackmap: { 5401 visitStackmap(I); 5402 return 0; 5403 } 5404 case Intrinsic::experimental_patchpoint_void: 5405 case Intrinsic::experimental_patchpoint_i64: { 5406 visitPatchpoint(I); 5407 return 0; 5408 } 5409 } 5410 } 5411 5412 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5413 bool isTailCall, 5414 MachineBasicBlock *LandingPad) { 5415 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5416 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5417 Type *RetTy = FTy->getReturnType(); 5418 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5419 MCSymbol *BeginLabel = 0; 5420 5421 TargetLowering::ArgListTy Args; 5422 TargetLowering::ArgListEntry Entry; 5423 Args.reserve(CS.arg_size()); 5424 5425 // Check whether the function can return without sret-demotion. 5426 SmallVector<ISD::OutputArg, 4> Outs; 5427 const TargetLowering *TLI = TM.getTargetLowering(); 5428 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI); 5429 5430 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(), 5431 DAG.getMachineFunction(), 5432 FTy->isVarArg(), Outs, 5433 FTy->getContext()); 5434 5435 SDValue DemoteStackSlot; 5436 int DemoteStackIdx = -100; 5437 5438 if (!CanLowerReturn) { 5439 assert(!CS.hasInAllocaArgument() && 5440 "sret demotion is incompatible with inalloca"); 5441 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize( 5442 FTy->getReturnType()); 5443 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment( 5444 FTy->getReturnType()); 5445 MachineFunction &MF = DAG.getMachineFunction(); 5446 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 5447 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType()); 5448 5449 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy()); 5450 Entry.Node = DemoteStackSlot; 5451 Entry.Ty = StackSlotPtrType; 5452 Entry.isSExt = false; 5453 Entry.isZExt = false; 5454 Entry.isInReg = false; 5455 Entry.isSRet = true; 5456 Entry.isNest = false; 5457 Entry.isByVal = false; 5458 Entry.isReturned = false; 5459 Entry.Alignment = Align; 5460 Args.push_back(Entry); 5461 RetTy = Type::getVoidTy(FTy->getContext()); 5462 } 5463 5464 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5465 i != e; ++i) { 5466 const Value *V = *i; 5467 5468 // Skip empty types 5469 if (V->getType()->isEmptyTy()) 5470 continue; 5471 5472 SDValue ArgNode = getValue(V); 5473 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5474 5475 // Skip the first return-type Attribute to get to params. 5476 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5477 Args.push_back(Entry); 5478 } 5479 5480 if (LandingPad) { 5481 // Insert a label before the invoke call to mark the try range. This can be 5482 // used to detect deletion of the invoke via the MachineModuleInfo. 5483 BeginLabel = MMI.getContext().CreateTempSymbol(); 5484 5485 // For SjLj, keep track of which landing pads go with which invokes 5486 // so as to maintain the ordering of pads in the LSDA. 5487 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5488 if (CallSiteIndex) { 5489 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5490 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex); 5491 5492 // Now that the call site is handled, stop tracking it. 5493 MMI.setCurrentCallSite(0); 5494 } 5495 5496 // Both PendingLoads and PendingExports must be flushed here; 5497 // this call might not return. 5498 (void)getRoot(); 5499 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5500 } 5501 5502 // Check if target-independent constraints permit a tail call here. 5503 // Target-dependent constraints are checked within TLI->LowerCallTo. 5504 if (isTailCall && !isInTailCallPosition(CS, *TLI)) 5505 isTailCall = false; 5506 5507 TargetLowering:: 5508 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG, 5509 getCurSDLoc(), CS); 5510 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI); 5511 assert((isTailCall || Result.second.getNode()) && 5512 "Non-null chain expected with non-tail call!"); 5513 assert((Result.second.getNode() || !Result.first.getNode()) && 5514 "Null value expected with tail call!"); 5515 if (Result.first.getNode()) { 5516 setValue(CS.getInstruction(), Result.first); 5517 } else if (!CanLowerReturn && Result.second.getNode()) { 5518 // The instruction result is the result of loading from the 5519 // hidden sret parameter. 5520 SmallVector<EVT, 1> PVTs; 5521 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType()); 5522 5523 ComputeValueVTs(*TLI, PtrRetTy, PVTs); 5524 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 5525 EVT PtrVT = PVTs[0]; 5526 5527 SmallVector<EVT, 4> RetTys; 5528 SmallVector<uint64_t, 4> Offsets; 5529 RetTy = FTy->getReturnType(); 5530 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets); 5531 5532 unsigned NumValues = RetTys.size(); 5533 SmallVector<SDValue, 4> Values(NumValues); 5534 SmallVector<SDValue, 4> Chains(NumValues); 5535 5536 for (unsigned i = 0; i < NumValues; ++i) { 5537 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, 5538 DemoteStackSlot, 5539 DAG.getConstant(Offsets[i], PtrVT)); 5540 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add, 5541 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), 5542 false, false, false, 1); 5543 Values[i] = L; 5544 Chains[i] = L.getValue(1); 5545 } 5546 5547 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 5548 MVT::Other, &Chains[0], NumValues); 5549 PendingLoads.push_back(Chain); 5550 5551 setValue(CS.getInstruction(), 5552 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 5553 DAG.getVTList(&RetTys[0], RetTys.size()), 5554 &Values[0], Values.size())); 5555 } 5556 5557 if (!Result.second.getNode()) { 5558 // As a special case, a null chain means that a tail call has been emitted 5559 // and the DAG root is already updated. 5560 HasTailCall = true; 5561 5562 // Since there's no actual continuation from this block, nothing can be 5563 // relying on us setting vregs for them. 5564 PendingExports.clear(); 5565 } else { 5566 DAG.setRoot(Result.second); 5567 } 5568 5569 if (LandingPad) { 5570 // Insert a label at the end of the invoke call to mark the try range. This 5571 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5572 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol(); 5573 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5574 5575 // Inform MachineModuleInfo of range. 5576 MMI.addInvoke(LandingPad, BeginLabel, EndLabel); 5577 } 5578 } 5579 5580 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5581 /// value is equal or not-equal to zero. 5582 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5583 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end(); 5584 UI != E; ++UI) { 5585 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI)) 5586 if (IC->isEquality()) 5587 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5588 if (C->isNullValue()) 5589 continue; 5590 // Unknown instruction. 5591 return false; 5592 } 5593 return true; 5594 } 5595 5596 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5597 Type *LoadTy, 5598 SelectionDAGBuilder &Builder) { 5599 5600 // Check to see if this load can be trivially constant folded, e.g. if the 5601 // input is from a string literal. 5602 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5603 // Cast pointer to the type we really want to load. 5604 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5605 PointerType::getUnqual(LoadTy)); 5606 5607 if (const Constant *LoadCst = 5608 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 5609 Builder.DL)) 5610 return Builder.getValue(LoadCst); 5611 } 5612 5613 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5614 // still constant memory, the input chain can be the entry node. 5615 SDValue Root; 5616 bool ConstantMemory = false; 5617 5618 // Do not serialize (non-volatile) loads of constant memory with anything. 5619 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5620 Root = Builder.DAG.getEntryNode(); 5621 ConstantMemory = true; 5622 } else { 5623 // Do not serialize non-volatile loads against each other. 5624 Root = Builder.DAG.getRoot(); 5625 } 5626 5627 SDValue Ptr = Builder.getValue(PtrVal); 5628 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5629 Ptr, MachinePointerInfo(PtrVal), 5630 false /*volatile*/, 5631 false /*nontemporal*/, 5632 false /*isinvariant*/, 1 /* align=1 */); 5633 5634 if (!ConstantMemory) 5635 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5636 return LoadVal; 5637 } 5638 5639 /// processIntegerCallValue - Record the value for an instruction that 5640 /// produces an integer result, converting the type where necessary. 5641 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5642 SDValue Value, 5643 bool IsSigned) { 5644 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true); 5645 if (IsSigned) 5646 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5647 else 5648 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5649 setValue(&I, Value); 5650 } 5651 5652 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5653 /// If so, return true and lower it, otherwise return false and it will be 5654 /// lowered like a normal call. 5655 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5656 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5657 if (I.getNumArgOperands() != 3) 5658 return false; 5659 5660 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5661 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5662 !I.getArgOperand(2)->getType()->isIntegerTy() || 5663 !I.getType()->isIntegerTy()) 5664 return false; 5665 5666 const Value *Size = I.getArgOperand(2); 5667 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5668 if (CSize && CSize->getZExtValue() == 0) { 5669 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true); 5670 setValue(&I, DAG.getConstant(0, CallVT)); 5671 return true; 5672 } 5673 5674 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5675 std::pair<SDValue, SDValue> Res = 5676 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5677 getValue(LHS), getValue(RHS), getValue(Size), 5678 MachinePointerInfo(LHS), 5679 MachinePointerInfo(RHS)); 5680 if (Res.first.getNode()) { 5681 processIntegerCallValue(I, Res.first, true); 5682 PendingLoads.push_back(Res.second); 5683 return true; 5684 } 5685 5686 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5687 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5688 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5689 bool ActuallyDoIt = true; 5690 MVT LoadVT; 5691 Type *LoadTy; 5692 switch (CSize->getZExtValue()) { 5693 default: 5694 LoadVT = MVT::Other; 5695 LoadTy = 0; 5696 ActuallyDoIt = false; 5697 break; 5698 case 2: 5699 LoadVT = MVT::i16; 5700 LoadTy = Type::getInt16Ty(CSize->getContext()); 5701 break; 5702 case 4: 5703 LoadVT = MVT::i32; 5704 LoadTy = Type::getInt32Ty(CSize->getContext()); 5705 break; 5706 case 8: 5707 LoadVT = MVT::i64; 5708 LoadTy = Type::getInt64Ty(CSize->getContext()); 5709 break; 5710 /* 5711 case 16: 5712 LoadVT = MVT::v4i32; 5713 LoadTy = Type::getInt32Ty(CSize->getContext()); 5714 LoadTy = VectorType::get(LoadTy, 4); 5715 break; 5716 */ 5717 } 5718 5719 // This turns into unaligned loads. We only do this if the target natively 5720 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5721 // we'll only produce a small number of byte loads. 5722 5723 // Require that we can find a legal MVT, and only do this if the target 5724 // supports unaligned loads of that type. Expanding into byte loads would 5725 // bloat the code. 5726 const TargetLowering *TLI = TM.getTargetLowering(); 5727 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5728 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5729 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5730 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5731 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5732 if (!TLI->isTypeLegal(LoadVT) || 5733 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) || 5734 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS)) 5735 ActuallyDoIt = false; 5736 } 5737 5738 if (ActuallyDoIt) { 5739 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5740 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5741 5742 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5743 ISD::SETNE); 5744 processIntegerCallValue(I, Res, false); 5745 return true; 5746 } 5747 } 5748 5749 5750 return false; 5751 } 5752 5753 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5754 /// form. If so, return true and lower it, otherwise return false and it 5755 /// will be lowered like a normal call. 5756 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5757 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5758 if (I.getNumArgOperands() != 3) 5759 return false; 5760 5761 const Value *Src = I.getArgOperand(0); 5762 const Value *Char = I.getArgOperand(1); 5763 const Value *Length = I.getArgOperand(2); 5764 if (!Src->getType()->isPointerTy() || 5765 !Char->getType()->isIntegerTy() || 5766 !Length->getType()->isIntegerTy() || 5767 !I.getType()->isPointerTy()) 5768 return false; 5769 5770 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5771 std::pair<SDValue, SDValue> Res = 5772 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5773 getValue(Src), getValue(Char), getValue(Length), 5774 MachinePointerInfo(Src)); 5775 if (Res.first.getNode()) { 5776 setValue(&I, Res.first); 5777 PendingLoads.push_back(Res.second); 5778 return true; 5779 } 5780 5781 return false; 5782 } 5783 5784 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5785 /// optimized form. If so, return true and lower it, otherwise return false 5786 /// and it will be lowered like a normal call. 5787 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5788 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5789 if (I.getNumArgOperands() != 2) 5790 return false; 5791 5792 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5793 if (!Arg0->getType()->isPointerTy() || 5794 !Arg1->getType()->isPointerTy() || 5795 !I.getType()->isPointerTy()) 5796 return false; 5797 5798 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5799 std::pair<SDValue, SDValue> Res = 5800 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5801 getValue(Arg0), getValue(Arg1), 5802 MachinePointerInfo(Arg0), 5803 MachinePointerInfo(Arg1), isStpcpy); 5804 if (Res.first.getNode()) { 5805 setValue(&I, Res.first); 5806 DAG.setRoot(Res.second); 5807 return true; 5808 } 5809 5810 return false; 5811 } 5812 5813 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5814 /// If so, return true and lower it, otherwise return false and it will be 5815 /// lowered like a normal call. 5816 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5817 // Verify that the prototype makes sense. int strcmp(void*,void*) 5818 if (I.getNumArgOperands() != 2) 5819 return false; 5820 5821 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5822 if (!Arg0->getType()->isPointerTy() || 5823 !Arg1->getType()->isPointerTy() || 5824 !I.getType()->isIntegerTy()) 5825 return false; 5826 5827 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5828 std::pair<SDValue, SDValue> Res = 5829 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5830 getValue(Arg0), getValue(Arg1), 5831 MachinePointerInfo(Arg0), 5832 MachinePointerInfo(Arg1)); 5833 if (Res.first.getNode()) { 5834 processIntegerCallValue(I, Res.first, true); 5835 PendingLoads.push_back(Res.second); 5836 return true; 5837 } 5838 5839 return false; 5840 } 5841 5842 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5843 /// form. If so, return true and lower it, otherwise return false and it 5844 /// will be lowered like a normal call. 5845 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5846 // Verify that the prototype makes sense. size_t strlen(char *) 5847 if (I.getNumArgOperands() != 1) 5848 return false; 5849 5850 const Value *Arg0 = I.getArgOperand(0); 5851 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5852 return false; 5853 5854 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5855 std::pair<SDValue, SDValue> Res = 5856 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5857 getValue(Arg0), MachinePointerInfo(Arg0)); 5858 if (Res.first.getNode()) { 5859 processIntegerCallValue(I, Res.first, false); 5860 PendingLoads.push_back(Res.second); 5861 return true; 5862 } 5863 5864 return false; 5865 } 5866 5867 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5868 /// form. If so, return true and lower it, otherwise return false and it 5869 /// will be lowered like a normal call. 5870 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5871 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5872 if (I.getNumArgOperands() != 2) 5873 return false; 5874 5875 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5876 if (!Arg0->getType()->isPointerTy() || 5877 !Arg1->getType()->isIntegerTy() || 5878 !I.getType()->isIntegerTy()) 5879 return false; 5880 5881 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5882 std::pair<SDValue, SDValue> Res = 5883 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5884 getValue(Arg0), getValue(Arg1), 5885 MachinePointerInfo(Arg0)); 5886 if (Res.first.getNode()) { 5887 processIntegerCallValue(I, Res.first, false); 5888 PendingLoads.push_back(Res.second); 5889 return true; 5890 } 5891 5892 return false; 5893 } 5894 5895 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5896 /// operation (as expected), translate it to an SDNode with the specified opcode 5897 /// and return true. 5898 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5899 unsigned Opcode) { 5900 // Sanity check that it really is a unary floating-point call. 5901 if (I.getNumArgOperands() != 1 || 5902 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5903 I.getType() != I.getArgOperand(0)->getType() || 5904 !I.onlyReadsMemory()) 5905 return false; 5906 5907 SDValue Tmp = getValue(I.getArgOperand(0)); 5908 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5909 return true; 5910 } 5911 5912 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5913 // Handle inline assembly differently. 5914 if (isa<InlineAsm>(I.getCalledValue())) { 5915 visitInlineAsm(&I); 5916 return; 5917 } 5918 5919 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5920 ComputeUsesVAFloatArgument(I, &MMI); 5921 5922 const char *RenameFn = 0; 5923 if (Function *F = I.getCalledFunction()) { 5924 if (F->isDeclaration()) { 5925 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5926 if (unsigned IID = II->getIntrinsicID(F)) { 5927 RenameFn = visitIntrinsicCall(I, IID); 5928 if (!RenameFn) 5929 return; 5930 } 5931 } 5932 if (unsigned IID = F->getIntrinsicID()) { 5933 RenameFn = visitIntrinsicCall(I, IID); 5934 if (!RenameFn) 5935 return; 5936 } 5937 } 5938 5939 // Check for well-known libc/libm calls. If the function is internal, it 5940 // can't be a library call. 5941 LibFunc::Func Func; 5942 if (!F->hasLocalLinkage() && F->hasName() && 5943 LibInfo->getLibFunc(F->getName(), Func) && 5944 LibInfo->hasOptimizedCodeGen(Func)) { 5945 switch (Func) { 5946 default: break; 5947 case LibFunc::copysign: 5948 case LibFunc::copysignf: 5949 case LibFunc::copysignl: 5950 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5951 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5952 I.getType() == I.getArgOperand(0)->getType() && 5953 I.getType() == I.getArgOperand(1)->getType() && 5954 I.onlyReadsMemory()) { 5955 SDValue LHS = getValue(I.getArgOperand(0)); 5956 SDValue RHS = getValue(I.getArgOperand(1)); 5957 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 5958 LHS.getValueType(), LHS, RHS)); 5959 return; 5960 } 5961 break; 5962 case LibFunc::fabs: 5963 case LibFunc::fabsf: 5964 case LibFunc::fabsl: 5965 if (visitUnaryFloatCall(I, ISD::FABS)) 5966 return; 5967 break; 5968 case LibFunc::sin: 5969 case LibFunc::sinf: 5970 case LibFunc::sinl: 5971 if (visitUnaryFloatCall(I, ISD::FSIN)) 5972 return; 5973 break; 5974 case LibFunc::cos: 5975 case LibFunc::cosf: 5976 case LibFunc::cosl: 5977 if (visitUnaryFloatCall(I, ISD::FCOS)) 5978 return; 5979 break; 5980 case LibFunc::sqrt: 5981 case LibFunc::sqrtf: 5982 case LibFunc::sqrtl: 5983 case LibFunc::sqrt_finite: 5984 case LibFunc::sqrtf_finite: 5985 case LibFunc::sqrtl_finite: 5986 if (visitUnaryFloatCall(I, ISD::FSQRT)) 5987 return; 5988 break; 5989 case LibFunc::floor: 5990 case LibFunc::floorf: 5991 case LibFunc::floorl: 5992 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 5993 return; 5994 break; 5995 case LibFunc::nearbyint: 5996 case LibFunc::nearbyintf: 5997 case LibFunc::nearbyintl: 5998 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 5999 return; 6000 break; 6001 case LibFunc::ceil: 6002 case LibFunc::ceilf: 6003 case LibFunc::ceill: 6004 if (visitUnaryFloatCall(I, ISD::FCEIL)) 6005 return; 6006 break; 6007 case LibFunc::rint: 6008 case LibFunc::rintf: 6009 case LibFunc::rintl: 6010 if (visitUnaryFloatCall(I, ISD::FRINT)) 6011 return; 6012 break; 6013 case LibFunc::round: 6014 case LibFunc::roundf: 6015 case LibFunc::roundl: 6016 if (visitUnaryFloatCall(I, ISD::FROUND)) 6017 return; 6018 break; 6019 case LibFunc::trunc: 6020 case LibFunc::truncf: 6021 case LibFunc::truncl: 6022 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 6023 return; 6024 break; 6025 case LibFunc::log2: 6026 case LibFunc::log2f: 6027 case LibFunc::log2l: 6028 if (visitUnaryFloatCall(I, ISD::FLOG2)) 6029 return; 6030 break; 6031 case LibFunc::exp2: 6032 case LibFunc::exp2f: 6033 case LibFunc::exp2l: 6034 if (visitUnaryFloatCall(I, ISD::FEXP2)) 6035 return; 6036 break; 6037 case LibFunc::memcmp: 6038 if (visitMemCmpCall(I)) 6039 return; 6040 break; 6041 case LibFunc::memchr: 6042 if (visitMemChrCall(I)) 6043 return; 6044 break; 6045 case LibFunc::strcpy: 6046 if (visitStrCpyCall(I, false)) 6047 return; 6048 break; 6049 case LibFunc::stpcpy: 6050 if (visitStrCpyCall(I, true)) 6051 return; 6052 break; 6053 case LibFunc::strcmp: 6054 if (visitStrCmpCall(I)) 6055 return; 6056 break; 6057 case LibFunc::strlen: 6058 if (visitStrLenCall(I)) 6059 return; 6060 break; 6061 case LibFunc::strnlen: 6062 if (visitStrNLenCall(I)) 6063 return; 6064 break; 6065 } 6066 } 6067 } 6068 6069 SDValue Callee; 6070 if (!RenameFn) 6071 Callee = getValue(I.getCalledValue()); 6072 else 6073 Callee = DAG.getExternalSymbol(RenameFn, 6074 TM.getTargetLowering()->getPointerTy()); 6075 6076 // Check if we can potentially perform a tail call. More detailed checking is 6077 // be done within LowerCallTo, after more information about the call is known. 6078 LowerCallTo(&I, Callee, I.isTailCall()); 6079 } 6080 6081 namespace { 6082 6083 /// AsmOperandInfo - This contains information for each constraint that we are 6084 /// lowering. 6085 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 6086 public: 6087 /// CallOperand - If this is the result output operand or a clobber 6088 /// this is null, otherwise it is the incoming operand to the CallInst. 6089 /// This gets modified as the asm is processed. 6090 SDValue CallOperand; 6091 6092 /// AssignedRegs - If this is a register or register class operand, this 6093 /// contains the set of register corresponding to the operand. 6094 RegsForValue AssignedRegs; 6095 6096 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 6097 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) { 6098 } 6099 6100 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 6101 /// corresponds to. If there is no Value* for this operand, it returns 6102 /// MVT::Other. 6103 EVT getCallOperandValEVT(LLVMContext &Context, 6104 const TargetLowering &TLI, 6105 const DataLayout *DL) const { 6106 if (CallOperandVal == 0) return MVT::Other; 6107 6108 if (isa<BasicBlock>(CallOperandVal)) 6109 return TLI.getPointerTy(); 6110 6111 llvm::Type *OpTy = CallOperandVal->getType(); 6112 6113 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 6114 // If this is an indirect operand, the operand is a pointer to the 6115 // accessed type. 6116 if (isIndirect) { 6117 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 6118 if (!PtrTy) 6119 report_fatal_error("Indirect operand for inline asm not a pointer!"); 6120 OpTy = PtrTy->getElementType(); 6121 } 6122 6123 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 6124 if (StructType *STy = dyn_cast<StructType>(OpTy)) 6125 if (STy->getNumElements() == 1) 6126 OpTy = STy->getElementType(0); 6127 6128 // If OpTy is not a single value, it may be a struct/union that we 6129 // can tile with integers. 6130 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 6131 unsigned BitSize = DL->getTypeSizeInBits(OpTy); 6132 switch (BitSize) { 6133 default: break; 6134 case 1: 6135 case 8: 6136 case 16: 6137 case 32: 6138 case 64: 6139 case 128: 6140 OpTy = IntegerType::get(Context, BitSize); 6141 break; 6142 } 6143 } 6144 6145 return TLI.getValueType(OpTy, true); 6146 } 6147 }; 6148 6149 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 6150 6151 } // end anonymous namespace 6152 6153 /// GetRegistersForValue - Assign registers (virtual or physical) for the 6154 /// specified operand. We prefer to assign virtual registers, to allow the 6155 /// register allocator to handle the assignment process. However, if the asm 6156 /// uses features that we can't model on machineinstrs, we have SDISel do the 6157 /// allocation. This produces generally horrible, but correct, code. 6158 /// 6159 /// OpInfo describes the operand. 6160 /// 6161 static void GetRegistersForValue(SelectionDAG &DAG, 6162 const TargetLowering &TLI, 6163 SDLoc DL, 6164 SDISelAsmOperandInfo &OpInfo) { 6165 LLVMContext &Context = *DAG.getContext(); 6166 6167 MachineFunction &MF = DAG.getMachineFunction(); 6168 SmallVector<unsigned, 4> Regs; 6169 6170 // If this is a constraint for a single physreg, or a constraint for a 6171 // register class, find it. 6172 std::pair<unsigned, const TargetRegisterClass*> PhysReg = 6173 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, 6174 OpInfo.ConstraintVT); 6175 6176 unsigned NumRegs = 1; 6177 if (OpInfo.ConstraintVT != MVT::Other) { 6178 // If this is a FP input in an integer register (or visa versa) insert a bit 6179 // cast of the input value. More generally, handle any case where the input 6180 // value disagrees with the register class we plan to stick this in. 6181 if (OpInfo.Type == InlineAsm::isInput && 6182 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 6183 // Try to convert to the first EVT that the reg class contains. If the 6184 // types are identical size, use a bitcast to convert (e.g. two differing 6185 // vector types). 6186 MVT RegVT = *PhysReg.second->vt_begin(); 6187 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 6188 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6189 RegVT, OpInfo.CallOperand); 6190 OpInfo.ConstraintVT = RegVT; 6191 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 6192 // If the input is a FP value and we want it in FP registers, do a 6193 // bitcast to the corresponding integer type. This turns an f64 value 6194 // into i64, which can be passed with two i32 values on a 32-bit 6195 // machine. 6196 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 6197 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6198 RegVT, OpInfo.CallOperand); 6199 OpInfo.ConstraintVT = RegVT; 6200 } 6201 } 6202 6203 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 6204 } 6205 6206 MVT RegVT; 6207 EVT ValueVT = OpInfo.ConstraintVT; 6208 6209 // If this is a constraint for a specific physical register, like {r17}, 6210 // assign it now. 6211 if (unsigned AssignedReg = PhysReg.first) { 6212 const TargetRegisterClass *RC = PhysReg.second; 6213 if (OpInfo.ConstraintVT == MVT::Other) 6214 ValueVT = *RC->vt_begin(); 6215 6216 // Get the actual register value type. This is important, because the user 6217 // may have asked for (e.g.) the AX register in i32 type. We need to 6218 // remember that AX is actually i16 to get the right extension. 6219 RegVT = *RC->vt_begin(); 6220 6221 // This is a explicit reference to a physical register. 6222 Regs.push_back(AssignedReg); 6223 6224 // If this is an expanded reference, add the rest of the regs to Regs. 6225 if (NumRegs != 1) { 6226 TargetRegisterClass::iterator I = RC->begin(); 6227 for (; *I != AssignedReg; ++I) 6228 assert(I != RC->end() && "Didn't find reg!"); 6229 6230 // Already added the first reg. 6231 --NumRegs; ++I; 6232 for (; NumRegs; --NumRegs, ++I) { 6233 assert(I != RC->end() && "Ran out of registers to allocate!"); 6234 Regs.push_back(*I); 6235 } 6236 } 6237 6238 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6239 return; 6240 } 6241 6242 // Otherwise, if this was a reference to an LLVM register class, create vregs 6243 // for this reference. 6244 if (const TargetRegisterClass *RC = PhysReg.second) { 6245 RegVT = *RC->vt_begin(); 6246 if (OpInfo.ConstraintVT == MVT::Other) 6247 ValueVT = RegVT; 6248 6249 // Create the appropriate number of virtual registers. 6250 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6251 for (; NumRegs; --NumRegs) 6252 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6253 6254 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6255 return; 6256 } 6257 6258 // Otherwise, we couldn't allocate enough registers for this. 6259 } 6260 6261 /// visitInlineAsm - Handle a call to an InlineAsm object. 6262 /// 6263 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 6264 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6265 6266 /// ConstraintOperands - Information about all of the constraints. 6267 SDISelAsmOperandInfoVector ConstraintOperands; 6268 6269 const TargetLowering *TLI = TM.getTargetLowering(); 6270 TargetLowering::AsmOperandInfoVector 6271 TargetConstraints = TLI->ParseConstraints(CS); 6272 6273 bool hasMemory = false; 6274 6275 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 6276 unsigned ResNo = 0; // ResNo - The result number of the next output. 6277 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6278 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 6279 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 6280 6281 MVT OpVT = MVT::Other; 6282 6283 // Compute the value type for each operand. 6284 switch (OpInfo.Type) { 6285 case InlineAsm::isOutput: 6286 // Indirect outputs just consume an argument. 6287 if (OpInfo.isIndirect) { 6288 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6289 break; 6290 } 6291 6292 // The return value of the call is this value. As such, there is no 6293 // corresponding argument. 6294 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6295 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 6296 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo)); 6297 } else { 6298 assert(ResNo == 0 && "Asm only has one result!"); 6299 OpVT = TLI->getSimpleValueType(CS.getType()); 6300 } 6301 ++ResNo; 6302 break; 6303 case InlineAsm::isInput: 6304 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6305 break; 6306 case InlineAsm::isClobber: 6307 // Nothing to do. 6308 break; 6309 } 6310 6311 // If this is an input or an indirect output, process the call argument. 6312 // BasicBlocks are labels, currently appearing only in asm's. 6313 if (OpInfo.CallOperandVal) { 6314 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 6315 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 6316 } else { 6317 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 6318 } 6319 6320 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL). 6321 getSimpleVT(); 6322 } 6323 6324 OpInfo.ConstraintVT = OpVT; 6325 6326 // Indirect operand accesses access memory. 6327 if (OpInfo.isIndirect) 6328 hasMemory = true; 6329 else { 6330 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 6331 TargetLowering::ConstraintType 6332 CType = TLI->getConstraintType(OpInfo.Codes[j]); 6333 if (CType == TargetLowering::C_Memory) { 6334 hasMemory = true; 6335 break; 6336 } 6337 } 6338 } 6339 } 6340 6341 SDValue Chain, Flag; 6342 6343 // We won't need to flush pending loads if this asm doesn't touch 6344 // memory and is nonvolatile. 6345 if (hasMemory || IA->hasSideEffects()) 6346 Chain = getRoot(); 6347 else 6348 Chain = DAG.getRoot(); 6349 6350 // Second pass over the constraints: compute which constraint option to use 6351 // and assign registers to constraints that want a specific physreg. 6352 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6353 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6354 6355 // If this is an output operand with a matching input operand, look up the 6356 // matching input. If their types mismatch, e.g. one is an integer, the 6357 // other is floating point, or their sizes are different, flag it as an 6358 // error. 6359 if (OpInfo.hasMatchingInput()) { 6360 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 6361 6362 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 6363 std::pair<unsigned, const TargetRegisterClass*> MatchRC = 6364 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode, 6365 OpInfo.ConstraintVT); 6366 std::pair<unsigned, const TargetRegisterClass*> InputRC = 6367 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode, 6368 Input.ConstraintVT); 6369 if ((OpInfo.ConstraintVT.isInteger() != 6370 Input.ConstraintVT.isInteger()) || 6371 (MatchRC.second != InputRC.second)) { 6372 report_fatal_error("Unsupported asm: input constraint" 6373 " with a matching output constraint of" 6374 " incompatible type!"); 6375 } 6376 Input.ConstraintVT = OpInfo.ConstraintVT; 6377 } 6378 } 6379 6380 // Compute the constraint code and ConstraintType to use. 6381 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6382 6383 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6384 OpInfo.Type == InlineAsm::isClobber) 6385 continue; 6386 6387 // If this is a memory input, and if the operand is not indirect, do what we 6388 // need to to provide an address for the memory input. 6389 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6390 !OpInfo.isIndirect) { 6391 assert((OpInfo.isMultipleAlternative || 6392 (OpInfo.Type == InlineAsm::isInput)) && 6393 "Can only indirectify direct input operands!"); 6394 6395 // Memory operands really want the address of the value. If we don't have 6396 // an indirect input, put it in the constpool if we can, otherwise spill 6397 // it to a stack slot. 6398 // TODO: This isn't quite right. We need to handle these according to 6399 // the addressing mode that the constraint wants. Also, this may take 6400 // an additional register for the computation and we don't want that 6401 // either. 6402 6403 // If the operand is a float, integer, or vector constant, spill to a 6404 // constant pool entry to get its address. 6405 const Value *OpVal = OpInfo.CallOperandVal; 6406 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6407 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6408 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal), 6409 TLI->getPointerTy()); 6410 } else { 6411 // Otherwise, create a stack slot and emit a store to it before the 6412 // asm. 6413 Type *Ty = OpVal->getType(); 6414 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty); 6415 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty); 6416 MachineFunction &MF = DAG.getMachineFunction(); 6417 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6418 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy()); 6419 Chain = DAG.getStore(Chain, getCurSDLoc(), 6420 OpInfo.CallOperand, StackSlot, 6421 MachinePointerInfo::getFixedStack(SSFI), 6422 false, false, 0); 6423 OpInfo.CallOperand = StackSlot; 6424 } 6425 6426 // There is no longer a Value* corresponding to this operand. 6427 OpInfo.CallOperandVal = 0; 6428 6429 // It is now an indirect operand. 6430 OpInfo.isIndirect = true; 6431 } 6432 6433 // If this constraint is for a specific register, allocate it before 6434 // anything else. 6435 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6436 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo); 6437 } 6438 6439 // Second pass - Loop over all of the operands, assigning virtual or physregs 6440 // to register class operands. 6441 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6442 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6443 6444 // C_Register operands have already been allocated, Other/Memory don't need 6445 // to be. 6446 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6447 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo); 6448 } 6449 6450 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6451 std::vector<SDValue> AsmNodeOperands; 6452 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6453 AsmNodeOperands.push_back( 6454 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), 6455 TLI->getPointerTy())); 6456 6457 // If we have a !srcloc metadata node associated with it, we want to attach 6458 // this to the ultimately generated inline asm machineinstr. To do this, we 6459 // pass in the third operand as this (potentially null) inline asm MDNode. 6460 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6461 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6462 6463 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6464 // bits as operand 3. 6465 unsigned ExtraInfo = 0; 6466 if (IA->hasSideEffects()) 6467 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6468 if (IA->isAlignStack()) 6469 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6470 // Set the asm dialect. 6471 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6472 6473 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6474 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6475 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6476 6477 // Compute the constraint code and ConstraintType to use. 6478 TLI->ComputeConstraintToUse(OpInfo, SDValue()); 6479 6480 // Ideally, we would only check against memory constraints. However, the 6481 // meaning of an other constraint can be target-specific and we can't easily 6482 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6483 // for other constriants as well. 6484 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6485 OpInfo.ConstraintType == TargetLowering::C_Other) { 6486 if (OpInfo.Type == InlineAsm::isInput) 6487 ExtraInfo |= InlineAsm::Extra_MayLoad; 6488 else if (OpInfo.Type == InlineAsm::isOutput) 6489 ExtraInfo |= InlineAsm::Extra_MayStore; 6490 else if (OpInfo.Type == InlineAsm::isClobber) 6491 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6492 } 6493 } 6494 6495 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, 6496 TLI->getPointerTy())); 6497 6498 // Loop over all of the inputs, copying the operand values into the 6499 // appropriate registers and processing the output regs. 6500 RegsForValue RetValRegs; 6501 6502 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6503 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6504 6505 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6506 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6507 6508 switch (OpInfo.Type) { 6509 case InlineAsm::isOutput: { 6510 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6511 OpInfo.ConstraintType != TargetLowering::C_Register) { 6512 // Memory output, or 'other' output (e.g. 'X' constraint). 6513 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6514 6515 // Add information to the INLINEASM node to know about this output. 6516 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6517 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, 6518 TLI->getPointerTy())); 6519 AsmNodeOperands.push_back(OpInfo.CallOperand); 6520 break; 6521 } 6522 6523 // Otherwise, this is a register or register class output. 6524 6525 // Copy the output from the appropriate register. Find a register that 6526 // we can use. 6527 if (OpInfo.AssignedRegs.Regs.empty()) { 6528 LLVMContext &Ctx = *DAG.getContext(); 6529 Ctx.emitError(CS.getInstruction(), 6530 "couldn't allocate output register for constraint '" + 6531 Twine(OpInfo.ConstraintCode) + "'"); 6532 return; 6533 } 6534 6535 // If this is an indirect operand, store through the pointer after the 6536 // asm. 6537 if (OpInfo.isIndirect) { 6538 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6539 OpInfo.CallOperandVal)); 6540 } else { 6541 // This is the result value of the call. 6542 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6543 // Concatenate this output onto the outputs list. 6544 RetValRegs.append(OpInfo.AssignedRegs); 6545 } 6546 6547 // Add information to the INLINEASM node to know that this register is 6548 // set. 6549 OpInfo.AssignedRegs 6550 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6551 ? InlineAsm::Kind_RegDefEarlyClobber 6552 : InlineAsm::Kind_RegDef, 6553 false, 0, DAG, AsmNodeOperands); 6554 break; 6555 } 6556 case InlineAsm::isInput: { 6557 SDValue InOperandVal = OpInfo.CallOperand; 6558 6559 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6560 // If this is required to match an output register we have already set, 6561 // just use its register. 6562 unsigned OperandNo = OpInfo.getMatchedOperand(); 6563 6564 // Scan until we find the definition we already emitted of this operand. 6565 // When we find it, create a RegsForValue operand. 6566 unsigned CurOp = InlineAsm::Op_FirstOperand; 6567 for (; OperandNo; --OperandNo) { 6568 // Advance to the next operand. 6569 unsigned OpFlag = 6570 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6571 assert((InlineAsm::isRegDefKind(OpFlag) || 6572 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6573 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6574 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6575 } 6576 6577 unsigned OpFlag = 6578 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6579 if (InlineAsm::isRegDefKind(OpFlag) || 6580 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6581 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6582 if (OpInfo.isIndirect) { 6583 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6584 LLVMContext &Ctx = *DAG.getContext(); 6585 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6586 " don't know how to handle tied " 6587 "indirect register inputs"); 6588 return; 6589 } 6590 6591 RegsForValue MatchedRegs; 6592 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6593 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6594 MatchedRegs.RegVTs.push_back(RegVT); 6595 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6596 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6597 i != e; ++i) { 6598 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT)) 6599 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6600 else { 6601 LLVMContext &Ctx = *DAG.getContext(); 6602 Ctx.emitError(CS.getInstruction(), 6603 "inline asm error: This value" 6604 " type register class is not natively supported!"); 6605 return; 6606 } 6607 } 6608 // Use the produced MatchedRegs object to 6609 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(), 6610 Chain, &Flag, CS.getInstruction()); 6611 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6612 true, OpInfo.getMatchedOperand(), 6613 DAG, AsmNodeOperands); 6614 break; 6615 } 6616 6617 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6618 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6619 "Unexpected number of operands"); 6620 // Add information to the INLINEASM node to know about this input. 6621 // See InlineAsm.h isUseOperandTiedToDef. 6622 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6623 OpInfo.getMatchedOperand()); 6624 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, 6625 TLI->getPointerTy())); 6626 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6627 break; 6628 } 6629 6630 // Treat indirect 'X' constraint as memory. 6631 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6632 OpInfo.isIndirect) 6633 OpInfo.ConstraintType = TargetLowering::C_Memory; 6634 6635 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6636 std::vector<SDValue> Ops; 6637 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6638 Ops, DAG); 6639 if (Ops.empty()) { 6640 LLVMContext &Ctx = *DAG.getContext(); 6641 Ctx.emitError(CS.getInstruction(), 6642 "invalid operand for inline asm constraint '" + 6643 Twine(OpInfo.ConstraintCode) + "'"); 6644 return; 6645 } 6646 6647 // Add information to the INLINEASM node to know about this input. 6648 unsigned ResOpType = 6649 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6650 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6651 TLI->getPointerTy())); 6652 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6653 break; 6654 } 6655 6656 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6657 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6658 assert(InOperandVal.getValueType() == TLI->getPointerTy() && 6659 "Memory operands expect pointer values"); 6660 6661 // Add information to the INLINEASM node to know about this input. 6662 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6663 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6664 TLI->getPointerTy())); 6665 AsmNodeOperands.push_back(InOperandVal); 6666 break; 6667 } 6668 6669 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6670 OpInfo.ConstraintType == TargetLowering::C_Register) && 6671 "Unknown constraint type!"); 6672 6673 // TODO: Support this. 6674 if (OpInfo.isIndirect) { 6675 LLVMContext &Ctx = *DAG.getContext(); 6676 Ctx.emitError(CS.getInstruction(), 6677 "Don't know how to handle indirect register inputs yet " 6678 "for constraint '" + 6679 Twine(OpInfo.ConstraintCode) + "'"); 6680 return; 6681 } 6682 6683 // Copy the input into the appropriate registers. 6684 if (OpInfo.AssignedRegs.Regs.empty()) { 6685 LLVMContext &Ctx = *DAG.getContext(); 6686 Ctx.emitError(CS.getInstruction(), 6687 "couldn't allocate input reg for constraint '" + 6688 Twine(OpInfo.ConstraintCode) + "'"); 6689 return; 6690 } 6691 6692 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(), 6693 Chain, &Flag, CS.getInstruction()); 6694 6695 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6696 DAG, AsmNodeOperands); 6697 break; 6698 } 6699 case InlineAsm::isClobber: { 6700 // Add the clobbered value to the operand list, so that the register 6701 // allocator is aware that the physreg got clobbered. 6702 if (!OpInfo.AssignedRegs.Regs.empty()) 6703 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6704 false, 0, DAG, 6705 AsmNodeOperands); 6706 break; 6707 } 6708 } 6709 } 6710 6711 // Finish up input operands. Set the input chain and add the flag last. 6712 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6713 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6714 6715 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6716 DAG.getVTList(MVT::Other, MVT::Glue), 6717 &AsmNodeOperands[0], AsmNodeOperands.size()); 6718 Flag = Chain.getValue(1); 6719 6720 // If this asm returns a register value, copy the result from that register 6721 // and set it as the value of the call. 6722 if (!RetValRegs.Regs.empty()) { 6723 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6724 Chain, &Flag, CS.getInstruction()); 6725 6726 // FIXME: Why don't we do this for inline asms with MRVs? 6727 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6728 EVT ResultType = TLI->getValueType(CS.getType()); 6729 6730 // If any of the results of the inline asm is a vector, it may have the 6731 // wrong width/num elts. This can happen for register classes that can 6732 // contain multiple different value types. The preg or vreg allocated may 6733 // not have the same VT as was expected. Convert it to the right type 6734 // with bit_convert. 6735 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6736 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6737 ResultType, Val); 6738 6739 } else if (ResultType != Val.getValueType() && 6740 ResultType.isInteger() && Val.getValueType().isInteger()) { 6741 // If a result value was tied to an input value, the computed result may 6742 // have a wider width than the expected result. Extract the relevant 6743 // portion. 6744 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6745 } 6746 6747 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6748 } 6749 6750 setValue(CS.getInstruction(), Val); 6751 // Don't need to use this as a chain in this case. 6752 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6753 return; 6754 } 6755 6756 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6757 6758 // Process indirect outputs, first output all of the flagged copies out of 6759 // physregs. 6760 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6761 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6762 const Value *Ptr = IndirectStoresToEmit[i].second; 6763 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6764 Chain, &Flag, IA); 6765 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6766 } 6767 6768 // Emit the non-flagged stores from the physregs. 6769 SmallVector<SDValue, 8> OutChains; 6770 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6771 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6772 StoresToEmit[i].first, 6773 getValue(StoresToEmit[i].second), 6774 MachinePointerInfo(StoresToEmit[i].second), 6775 false, false, 0); 6776 OutChains.push_back(Val); 6777 } 6778 6779 if (!OutChains.empty()) 6780 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 6781 &OutChains[0], OutChains.size()); 6782 6783 DAG.setRoot(Chain); 6784 } 6785 6786 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6787 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6788 MVT::Other, getRoot(), 6789 getValue(I.getArgOperand(0)), 6790 DAG.getSrcValue(I.getArgOperand(0)))); 6791 } 6792 6793 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6794 const TargetLowering *TLI = TM.getTargetLowering(); 6795 const DataLayout &DL = *TLI->getDataLayout(); 6796 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(), 6797 getRoot(), getValue(I.getOperand(0)), 6798 DAG.getSrcValue(I.getOperand(0)), 6799 DL.getABITypeAlignment(I.getType())); 6800 setValue(&I, V); 6801 DAG.setRoot(V.getValue(1)); 6802 } 6803 6804 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6805 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6806 MVT::Other, getRoot(), 6807 getValue(I.getArgOperand(0)), 6808 DAG.getSrcValue(I.getArgOperand(0)))); 6809 } 6810 6811 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6812 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6813 MVT::Other, getRoot(), 6814 getValue(I.getArgOperand(0)), 6815 getValue(I.getArgOperand(1)), 6816 DAG.getSrcValue(I.getArgOperand(0)), 6817 DAG.getSrcValue(I.getArgOperand(1)))); 6818 } 6819 6820 /// \brief Lower an argument list according to the target calling convention. 6821 /// 6822 /// \return A tuple of <return-value, token-chain> 6823 /// 6824 /// This is a helper for lowering intrinsics that follow a target calling 6825 /// convention or require stack pointer adjustment. Only a subset of the 6826 /// intrinsic's operands need to participate in the calling convention. 6827 std::pair<SDValue, SDValue> 6828 SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx, 6829 unsigned NumArgs, SDValue Callee, 6830 bool useVoidTy) { 6831 TargetLowering::ArgListTy Args; 6832 Args.reserve(NumArgs); 6833 6834 // Populate the argument list. 6835 // Attributes for args start at offset 1, after the return attribute. 6836 ImmutableCallSite CS(&CI); 6837 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6838 ArgI != ArgE; ++ArgI) { 6839 const Value *V = CI.getOperand(ArgI); 6840 6841 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6842 6843 TargetLowering::ArgListEntry Entry; 6844 Entry.Node = getValue(V); 6845 Entry.Ty = V->getType(); 6846 Entry.setAttributes(&CS, AttrI); 6847 Args.push_back(Entry); 6848 } 6849 6850 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType(); 6851 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false, 6852 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs, 6853 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false, 6854 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc()); 6855 6856 const TargetLowering *TLI = TM.getTargetLowering(); 6857 return TLI->LowerCallTo(CLI); 6858 } 6859 6860 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6861 /// or patchpoint target node's operand list. 6862 /// 6863 /// Constants are converted to TargetConstants purely as an optimization to 6864 /// avoid constant materialization and register allocation. 6865 /// 6866 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6867 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6868 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6869 /// address materialization and register allocation, but may also be required 6870 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6871 /// alloca in the entry block, then the runtime may assume that the alloca's 6872 /// StackMap location can be read immediately after compilation and that the 6873 /// location is valid at any point during execution (this is similar to the 6874 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6875 /// only available in a register, then the runtime would need to trap when 6876 /// execution reaches the StackMap in order to read the alloca's location. 6877 static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx, 6878 SmallVectorImpl<SDValue> &Ops, 6879 SelectionDAGBuilder &Builder) { 6880 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) { 6881 SDValue OpVal = Builder.getValue(CI.getArgOperand(i)); 6882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6883 Ops.push_back( 6884 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64)); 6885 Ops.push_back( 6886 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64)); 6887 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6888 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6889 Ops.push_back( 6890 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy())); 6891 } else 6892 Ops.push_back(OpVal); 6893 } 6894 } 6895 6896 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6897 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6898 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6899 // [live variables...]) 6900 6901 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6902 6903 SDValue Chain, InFlag, Callee, NullPtr; 6904 SmallVector<SDValue, 32> Ops; 6905 6906 SDLoc DL = getCurSDLoc(); 6907 Callee = getValue(CI.getCalledValue()); 6908 NullPtr = DAG.getIntPtrConstant(0, true); 6909 6910 // The stackmap intrinsic only records the live variables (the arguemnts 6911 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 6912 // intrinsic, this won't be lowered to a function call. This means we don't 6913 // have to worry about calling conventions and target specific lowering code. 6914 // Instead we perform the call lowering right here. 6915 // 6916 // chain, flag = CALLSEQ_START(chain, 0) 6917 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 6918 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 6919 // 6920 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 6921 InFlag = Chain.getValue(1); 6922 6923 // Add the <id> and <numBytes> constants. 6924 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 6925 Ops.push_back(DAG.getTargetConstant( 6926 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64)); 6927 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 6928 Ops.push_back(DAG.getTargetConstant( 6929 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32)); 6930 6931 // Push live variables for the stack map. 6932 addStackMapLiveVars(CI, 2, Ops, *this); 6933 6934 // We are not pushing any register mask info here on the operands list, 6935 // because the stackmap doesn't clobber anything. 6936 6937 // Push the chain and the glue flag. 6938 Ops.push_back(Chain); 6939 Ops.push_back(InFlag); 6940 6941 // Create the STACKMAP node. 6942 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6943 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 6944 Chain = SDValue(SM, 0); 6945 InFlag = Chain.getValue(1); 6946 6947 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 6948 6949 // Stackmaps don't generate values, so nothing goes into the NodeMap. 6950 6951 // Set the root to the target-lowered call chain. 6952 DAG.setRoot(Chain); 6953 6954 // Inform the Frame Information that we have a stackmap in this function. 6955 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 6956 } 6957 6958 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 6959 void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) { 6960 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 6961 // i32 <numBytes>, 6962 // i8* <target>, 6963 // i32 <numArgs>, 6964 // [Args...], 6965 // [live variables...]) 6966 6967 CallingConv::ID CC = CI.getCallingConv(); 6968 bool isAnyRegCC = CC == CallingConv::AnyReg; 6969 bool hasDef = !CI.getType()->isVoidTy(); 6970 SDValue Callee = getValue(CI.getOperand(2)); // <target> 6971 6972 // Get the real number of arguments participating in the call <numArgs> 6973 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos)); 6974 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 6975 6976 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 6977 // Intrinsics include all meta-operands up to but not including CC. 6978 unsigned NumMetaOpers = PatchPointOpers::CCPos; 6979 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs && 6980 "Not enough arguments provided to the patchpoint intrinsic"); 6981 6982 // For AnyRegCC the arguments are lowered later on manually. 6983 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs; 6984 std::pair<SDValue, SDValue> Result = 6985 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC); 6986 6987 // Set the root to the target-lowered call chain. 6988 SDValue Chain = Result.second; 6989 DAG.setRoot(Chain); 6990 6991 SDNode *CallEnd = Chain.getNode(); 6992 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 6993 CallEnd = CallEnd->getOperand(0).getNode(); 6994 6995 /// Get a call instruction from the call sequence chain. 6996 /// Tail calls are not allowed. 6997 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 6998 "Expected a callseq node."); 6999 SDNode *Call = CallEnd->getOperand(0).getNode(); 7000 bool hasGlue = Call->getGluedNode(); 7001 7002 // Replace the target specific call node with the patchable intrinsic. 7003 SmallVector<SDValue, 8> Ops; 7004 7005 // Add the <id> and <numBytes> constants. 7006 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 7007 Ops.push_back(DAG.getTargetConstant( 7008 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64)); 7009 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 7010 Ops.push_back(DAG.getTargetConstant( 7011 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32)); 7012 7013 // Assume that the Callee is a constant address. 7014 // FIXME: handle function symbols in the future. 7015 Ops.push_back( 7016 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(), 7017 /*isTarget=*/true)); 7018 7019 // Adjust <numArgs> to account for any arguments that have been passed on the 7020 // stack instead. 7021 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 7022 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3); 7023 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs; 7024 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32)); 7025 7026 // Add the calling convention 7027 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32)); 7028 7029 // Add the arguments we omitted previously. The register allocator should 7030 // place these in any free register. 7031 if (isAnyRegCC) 7032 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 7033 Ops.push_back(getValue(CI.getArgOperand(i))); 7034 7035 // Push the arguments from the call instruction up to the register mask. 7036 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1; 7037 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i) 7038 Ops.push_back(*i); 7039 7040 // Push live variables for the stack map. 7041 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this); 7042 7043 // Push the register mask info. 7044 if (hasGlue) 7045 Ops.push_back(*(Call->op_end()-2)); 7046 else 7047 Ops.push_back(*(Call->op_end()-1)); 7048 7049 // Push the chain (this is originally the first operand of the call, but 7050 // becomes now the last or second to last operand). 7051 Ops.push_back(*(Call->op_begin())); 7052 7053 // Push the glue flag (last operand). 7054 if (hasGlue) 7055 Ops.push_back(*(Call->op_end()-1)); 7056 7057 SDVTList NodeTys; 7058 if (isAnyRegCC && hasDef) { 7059 // Create the return types based on the intrinsic definition 7060 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7061 SmallVector<EVT, 3> ValueVTs; 7062 ComputeValueVTs(TLI, CI.getType(), ValueVTs); 7063 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 7064 7065 // There is always a chain and a glue type at the end 7066 ValueVTs.push_back(MVT::Other); 7067 ValueVTs.push_back(MVT::Glue); 7068 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size()); 7069 } else 7070 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7071 7072 // Replace the target specific call node with a PATCHPOINT node. 7073 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 7074 getCurSDLoc(), NodeTys, Ops); 7075 7076 // Update the NodeMap. 7077 if (hasDef) { 7078 if (isAnyRegCC) 7079 setValue(&CI, SDValue(MN, 0)); 7080 else 7081 setValue(&CI, Result.first); 7082 } 7083 7084 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 7085 // call sequence. Furthermore the location of the chain and glue can change 7086 // when the AnyReg calling convention is used and the intrinsic returns a 7087 // value. 7088 if (isAnyRegCC && hasDef) { 7089 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 7090 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 7091 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 7092 } else 7093 DAG.ReplaceAllUsesWith(Call, MN); 7094 DAG.DeleteNode(Call); 7095 7096 // Inform the Frame Information that we have a patchpoint in this function. 7097 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 7098 } 7099 7100 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 7101 /// implementation, which just calls LowerCall. 7102 /// FIXME: When all targets are 7103 /// migrated to using LowerCall, this hook should be integrated into SDISel. 7104 std::pair<SDValue, SDValue> 7105 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 7106 // Handle the incoming return values from the call. 7107 CLI.Ins.clear(); 7108 SmallVector<EVT, 4> RetTys; 7109 ComputeValueVTs(*this, CLI.RetTy, RetTys); 7110 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7111 EVT VT = RetTys[I]; 7112 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7113 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7114 for (unsigned i = 0; i != NumRegs; ++i) { 7115 ISD::InputArg MyFlags; 7116 MyFlags.VT = RegisterVT; 7117 MyFlags.ArgVT = VT; 7118 MyFlags.Used = CLI.IsReturnValueUsed; 7119 if (CLI.RetSExt) 7120 MyFlags.Flags.setSExt(); 7121 if (CLI.RetZExt) 7122 MyFlags.Flags.setZExt(); 7123 if (CLI.IsInReg) 7124 MyFlags.Flags.setInReg(); 7125 CLI.Ins.push_back(MyFlags); 7126 } 7127 } 7128 7129 // Handle all of the outgoing arguments. 7130 CLI.Outs.clear(); 7131 CLI.OutVals.clear(); 7132 ArgListTy &Args = CLI.Args; 7133 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7134 SmallVector<EVT, 4> ValueVTs; 7135 ComputeValueVTs(*this, Args[i].Ty, ValueVTs); 7136 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7137 Value != NumValues; ++Value) { 7138 EVT VT = ValueVTs[Value]; 7139 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 7140 SDValue Op = SDValue(Args[i].Node.getNode(), 7141 Args[i].Node.getResNo() + Value); 7142 ISD::ArgFlagsTy Flags; 7143 unsigned OriginalAlignment = 7144 getDataLayout()->getABITypeAlignment(ArgTy); 7145 7146 if (Args[i].isZExt) 7147 Flags.setZExt(); 7148 if (Args[i].isSExt) 7149 Flags.setSExt(); 7150 if (Args[i].isInReg) 7151 Flags.setInReg(); 7152 if (Args[i].isSRet) 7153 Flags.setSRet(); 7154 if (Args[i].isByVal) 7155 Flags.setByVal(); 7156 if (Args[i].isInAlloca) { 7157 Flags.setInAlloca(); 7158 // Set the byval flag for CCAssignFn callbacks that don't know about 7159 // inalloca. This way we can know how many bytes we should've allocated 7160 // and how many bytes a callee cleanup function will pop. If we port 7161 // inalloca to more targets, we'll have to add custom inalloca handling 7162 // in the various CC lowering callbacks. 7163 Flags.setByVal(); 7164 } 7165 if (Args[i].isByVal || Args[i].isInAlloca) { 7166 PointerType *Ty = cast<PointerType>(Args[i].Ty); 7167 Type *ElementTy = Ty->getElementType(); 7168 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy)); 7169 // For ByVal, alignment should come from FE. BE will guess if this 7170 // info is not there but there are cases it cannot get right. 7171 unsigned FrameAlign; 7172 if (Args[i].Alignment) 7173 FrameAlign = Args[i].Alignment; 7174 else 7175 FrameAlign = getByValTypeAlignment(ElementTy); 7176 Flags.setByValAlign(FrameAlign); 7177 } 7178 if (Args[i].isNest) 7179 Flags.setNest(); 7180 Flags.setOrigAlign(OriginalAlignment); 7181 7182 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 7183 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 7184 SmallVector<SDValue, 4> Parts(NumParts); 7185 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 7186 7187 if (Args[i].isSExt) 7188 ExtendKind = ISD::SIGN_EXTEND; 7189 else if (Args[i].isZExt) 7190 ExtendKind = ISD::ZERO_EXTEND; 7191 7192 // Conservatively only handle 'returned' on non-vectors for now 7193 if (Args[i].isReturned && !Op.getValueType().isVector()) { 7194 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 7195 "unexpected use of 'returned'"); 7196 // Before passing 'returned' to the target lowering code, ensure that 7197 // either the register MVT and the actual EVT are the same size or that 7198 // the return value and argument are extended in the same way; in these 7199 // cases it's safe to pass the argument register value unchanged as the 7200 // return register value (although it's at the target's option whether 7201 // to do so) 7202 // TODO: allow code generation to take advantage of partially preserved 7203 // registers rather than clobbering the entire register when the 7204 // parameter extension method is not compatible with the return 7205 // extension method 7206 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 7207 (ExtendKind != ISD::ANY_EXTEND && 7208 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 7209 Flags.setReturned(); 7210 } 7211 7212 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, 7213 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind); 7214 7215 for (unsigned j = 0; j != NumParts; ++j) { 7216 // if it isn't first piece, alignment must be 1 7217 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 7218 i < CLI.NumFixedArgs, 7219 i, j*Parts[j].getValueType().getStoreSize()); 7220 if (NumParts > 1 && j == 0) 7221 MyFlags.Flags.setSplit(); 7222 else if (j != 0) 7223 MyFlags.Flags.setOrigAlign(1); 7224 7225 CLI.Outs.push_back(MyFlags); 7226 CLI.OutVals.push_back(Parts[j]); 7227 } 7228 } 7229 } 7230 7231 SmallVector<SDValue, 4> InVals; 7232 CLI.Chain = LowerCall(CLI, InVals); 7233 7234 // Verify that the target's LowerCall behaved as expected. 7235 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 7236 "LowerCall didn't return a valid chain!"); 7237 assert((!CLI.IsTailCall || InVals.empty()) && 7238 "LowerCall emitted a return value for a tail call!"); 7239 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 7240 "LowerCall didn't emit the correct number of values!"); 7241 7242 // For a tail call, the return value is merely live-out and there aren't 7243 // any nodes in the DAG representing it. Return a special value to 7244 // indicate that a tail call has been emitted and no more Instructions 7245 // should be processed in the current block. 7246 if (CLI.IsTailCall) { 7247 CLI.DAG.setRoot(CLI.Chain); 7248 return std::make_pair(SDValue(), SDValue()); 7249 } 7250 7251 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 7252 assert(InVals[i].getNode() && 7253 "LowerCall emitted a null value!"); 7254 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 7255 "LowerCall emitted a value with the wrong type!"); 7256 }); 7257 7258 // Collect the legal value parts into potentially illegal values 7259 // that correspond to the original function's return values. 7260 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7261 if (CLI.RetSExt) 7262 AssertOp = ISD::AssertSext; 7263 else if (CLI.RetZExt) 7264 AssertOp = ISD::AssertZext; 7265 SmallVector<SDValue, 4> ReturnValues; 7266 unsigned CurReg = 0; 7267 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7268 EVT VT = RetTys[I]; 7269 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7270 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7271 7272 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7273 NumRegs, RegisterVT, VT, NULL, 7274 AssertOp)); 7275 CurReg += NumRegs; 7276 } 7277 7278 // For a function returning void, there is no return value. We can't create 7279 // such a node, so we just return a null return value in that case. In 7280 // that case, nothing will actually look at the value. 7281 if (ReturnValues.empty()) 7282 return std::make_pair(SDValue(), CLI.Chain); 7283 7284 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7285 CLI.DAG.getVTList(&RetTys[0], RetTys.size()), 7286 &ReturnValues[0], ReturnValues.size()); 7287 return std::make_pair(Res, CLI.Chain); 7288 } 7289 7290 void TargetLowering::LowerOperationWrapper(SDNode *N, 7291 SmallVectorImpl<SDValue> &Results, 7292 SelectionDAG &DAG) const { 7293 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 7294 if (Res.getNode()) 7295 Results.push_back(Res); 7296 } 7297 7298 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7299 llvm_unreachable("LowerOperation not implemented for this target!"); 7300 } 7301 7302 void 7303 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7304 SDValue Op = getNonRegisterValue(V); 7305 assert((Op.getOpcode() != ISD::CopyFromReg || 7306 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7307 "Copy from a reg to the same reg!"); 7308 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7309 7310 const TargetLowering *TLI = TM.getTargetLowering(); 7311 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType()); 7312 SDValue Chain = DAG.getEntryNode(); 7313 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V); 7314 PendingExports.push_back(Chain); 7315 } 7316 7317 #include "llvm/CodeGen/SelectionDAGISel.h" 7318 7319 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7320 /// entry block, return true. This includes arguments used by switches, since 7321 /// the switch may expand into multiple basic blocks. 7322 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7323 // With FastISel active, we may be splitting blocks, so force creation 7324 // of virtual registers for all non-dead arguments. 7325 if (FastISel) 7326 return A->use_empty(); 7327 7328 const BasicBlock *Entry = A->getParent()->begin(); 7329 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end(); 7330 UI != E; ++UI) { 7331 const User *U = *UI; 7332 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 7333 return false; // Use not in entry block. 7334 } 7335 return true; 7336 } 7337 7338 void SelectionDAGISel::LowerArguments(const Function &F) { 7339 SelectionDAG &DAG = SDB->DAG; 7340 SDLoc dl = SDB->getCurSDLoc(); 7341 const TargetLowering *TLI = getTargetLowering(); 7342 const DataLayout *DL = TLI->getDataLayout(); 7343 SmallVector<ISD::InputArg, 16> Ins; 7344 7345 if (!FuncInfo->CanLowerReturn) { 7346 // Put in an sret pointer parameter before all the other parameters. 7347 SmallVector<EVT, 1> ValueVTs; 7348 ComputeValueVTs(*getTargetLowering(), 7349 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7350 7351 // NOTE: Assuming that a pointer will never break down to more than one VT 7352 // or one register. 7353 ISD::ArgFlagsTy Flags; 7354 Flags.setSRet(); 7355 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7356 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0); 7357 Ins.push_back(RetArg); 7358 } 7359 7360 // Set up the incoming argument description vector. 7361 unsigned Idx = 1; 7362 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7363 I != E; ++I, ++Idx) { 7364 SmallVector<EVT, 4> ValueVTs; 7365 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7366 bool isArgValueUsed = !I->use_empty(); 7367 unsigned PartBase = 0; 7368 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7369 Value != NumValues; ++Value) { 7370 EVT VT = ValueVTs[Value]; 7371 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7372 ISD::ArgFlagsTy Flags; 7373 unsigned OriginalAlignment = 7374 DL->getABITypeAlignment(ArgTy); 7375 7376 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7377 Flags.setZExt(); 7378 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7379 Flags.setSExt(); 7380 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7381 Flags.setInReg(); 7382 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7383 Flags.setSRet(); 7384 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7385 Flags.setByVal(); 7386 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7387 Flags.setInAlloca(); 7388 // Set the byval flag for CCAssignFn callbacks that don't know about 7389 // inalloca. This way we can know how many bytes we should've allocated 7390 // and how many bytes a callee cleanup function will pop. If we port 7391 // inalloca to more targets, we'll have to add custom inalloca handling 7392 // in the various CC lowering callbacks. 7393 Flags.setByVal(); 7394 } 7395 if (Flags.isByVal() || Flags.isInAlloca()) { 7396 PointerType *Ty = cast<PointerType>(I->getType()); 7397 Type *ElementTy = Ty->getElementType(); 7398 Flags.setByValSize(DL->getTypeAllocSize(ElementTy)); 7399 // For ByVal, alignment should be passed from FE. BE will guess if 7400 // this info is not there but there are cases it cannot get right. 7401 unsigned FrameAlign; 7402 if (F.getParamAlignment(Idx)) 7403 FrameAlign = F.getParamAlignment(Idx); 7404 else 7405 FrameAlign = TLI->getByValTypeAlignment(ElementTy); 7406 Flags.setByValAlign(FrameAlign); 7407 } 7408 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7409 Flags.setNest(); 7410 Flags.setOrigAlign(OriginalAlignment); 7411 7412 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7413 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7414 for (unsigned i = 0; i != NumRegs; ++i) { 7415 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7416 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7417 if (NumRegs > 1 && i == 0) 7418 MyFlags.Flags.setSplit(); 7419 // if it isn't first piece, alignment must be 1 7420 else if (i > 0) 7421 MyFlags.Flags.setOrigAlign(1); 7422 Ins.push_back(MyFlags); 7423 } 7424 PartBase += VT.getStoreSize(); 7425 } 7426 } 7427 7428 // Call the target to set up the argument values. 7429 SmallVector<SDValue, 8> InVals; 7430 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(), 7431 F.isVarArg(), Ins, 7432 dl, DAG, InVals); 7433 7434 // Verify that the target's LowerFormalArguments behaved as expected. 7435 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7436 "LowerFormalArguments didn't return a valid chain!"); 7437 assert(InVals.size() == Ins.size() && 7438 "LowerFormalArguments didn't emit the correct number of values!"); 7439 DEBUG({ 7440 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7441 assert(InVals[i].getNode() && 7442 "LowerFormalArguments emitted a null value!"); 7443 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7444 "LowerFormalArguments emitted a value with the wrong type!"); 7445 } 7446 }); 7447 7448 // Update the DAG with the new chain value resulting from argument lowering. 7449 DAG.setRoot(NewRoot); 7450 7451 // Set up the argument values. 7452 unsigned i = 0; 7453 Idx = 1; 7454 if (!FuncInfo->CanLowerReturn) { 7455 // Create a virtual register for the sret pointer, and put in a copy 7456 // from the sret argument into it. 7457 SmallVector<EVT, 1> ValueVTs; 7458 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 7459 MVT VT = ValueVTs[0].getSimpleVT(); 7460 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7461 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7462 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7463 RegVT, VT, NULL, AssertOp); 7464 7465 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7466 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7467 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7468 FuncInfo->DemoteRegister = SRetReg; 7469 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), 7470 SRetReg, ArgValue); 7471 DAG.setRoot(NewRoot); 7472 7473 // i indexes lowered arguments. Bump it past the hidden sret argument. 7474 // Idx indexes LLVM arguments. Don't touch it. 7475 ++i; 7476 } 7477 7478 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7479 ++I, ++Idx) { 7480 SmallVector<SDValue, 4> ArgValues; 7481 SmallVector<EVT, 4> ValueVTs; 7482 ComputeValueVTs(*TLI, I->getType(), ValueVTs); 7483 unsigned NumValues = ValueVTs.size(); 7484 7485 // If this argument is unused then remember its value. It is used to generate 7486 // debugging information. 7487 if (I->use_empty() && NumValues) { 7488 SDB->setUnusedArgValue(I, InVals[i]); 7489 7490 // Also remember any frame index for use in FastISel. 7491 if (FrameIndexSDNode *FI = 7492 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7493 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7494 } 7495 7496 for (unsigned Val = 0; Val != NumValues; ++Val) { 7497 EVT VT = ValueVTs[Val]; 7498 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7499 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7500 7501 if (!I->use_empty()) { 7502 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7503 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7504 AssertOp = ISD::AssertSext; 7505 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7506 AssertOp = ISD::AssertZext; 7507 7508 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7509 NumParts, PartVT, VT, 7510 NULL, AssertOp)); 7511 } 7512 7513 i += NumParts; 7514 } 7515 7516 // We don't need to do anything else for unused arguments. 7517 if (ArgValues.empty()) 7518 continue; 7519 7520 // Note down frame index. 7521 if (FrameIndexSDNode *FI = 7522 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7523 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7524 7525 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues, 7526 SDB->getCurSDLoc()); 7527 7528 SDB->setValue(I, Res); 7529 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7530 if (LoadSDNode *LNode = 7531 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7532 if (FrameIndexSDNode *FI = 7533 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7534 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7535 } 7536 7537 // If this argument is live outside of the entry block, insert a copy from 7538 // wherever we got it to the vreg that other BB's will reference it as. 7539 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7540 // If we can, though, try to skip creating an unnecessary vreg. 7541 // FIXME: This isn't very clean... it would be nice to make this more 7542 // general. It's also subtly incompatible with the hacks FastISel 7543 // uses with vregs. 7544 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7545 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7546 FuncInfo->ValueMap[I] = Reg; 7547 continue; 7548 } 7549 } 7550 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) { 7551 FuncInfo->InitializeRegForValue(I); 7552 SDB->CopyToExportRegsIfNeeded(I); 7553 } 7554 } 7555 7556 assert(i == InVals.size() && "Argument register count mismatch!"); 7557 7558 // Finally, if the target has anything special to do, allow it to do so. 7559 // FIXME: this should insert code into the DAG! 7560 EmitFunctionEntryCode(); 7561 } 7562 7563 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7564 /// ensure constants are generated when needed. Remember the virtual registers 7565 /// that need to be added to the Machine PHI nodes as input. We cannot just 7566 /// directly add them, because expansion might result in multiple MBB's for one 7567 /// BB. As such, the start of the BB might correspond to a different MBB than 7568 /// the end. 7569 /// 7570 void 7571 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7572 const TerminatorInst *TI = LLVMBB->getTerminator(); 7573 7574 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7575 7576 // Check successor nodes' PHI nodes that expect a constant to be available 7577 // from this block. 7578 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7579 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7580 if (!isa<PHINode>(SuccBB->begin())) continue; 7581 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7582 7583 // If this terminator has multiple identical successors (common for 7584 // switches), only handle each succ once. 7585 if (!SuccsHandled.insert(SuccMBB)) continue; 7586 7587 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7588 7589 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7590 // nodes and Machine PHI nodes, but the incoming operands have not been 7591 // emitted yet. 7592 for (BasicBlock::const_iterator I = SuccBB->begin(); 7593 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7594 // Ignore dead phi's. 7595 if (PN->use_empty()) continue; 7596 7597 // Skip empty types 7598 if (PN->getType()->isEmptyTy()) 7599 continue; 7600 7601 unsigned Reg; 7602 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7603 7604 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7605 unsigned &RegOut = ConstantsOut[C]; 7606 if (RegOut == 0) { 7607 RegOut = FuncInfo.CreateRegs(C->getType()); 7608 CopyValueToVirtualRegister(C, RegOut); 7609 } 7610 Reg = RegOut; 7611 } else { 7612 DenseMap<const Value *, unsigned>::iterator I = 7613 FuncInfo.ValueMap.find(PHIOp); 7614 if (I != FuncInfo.ValueMap.end()) 7615 Reg = I->second; 7616 else { 7617 assert(isa<AllocaInst>(PHIOp) && 7618 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7619 "Didn't codegen value into a register!??"); 7620 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7621 CopyValueToVirtualRegister(PHIOp, Reg); 7622 } 7623 } 7624 7625 // Remember that this register needs to added to the machine PHI node as 7626 // the input for this MBB. 7627 SmallVector<EVT, 4> ValueVTs; 7628 const TargetLowering *TLI = TM.getTargetLowering(); 7629 ComputeValueVTs(*TLI, PN->getType(), ValueVTs); 7630 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7631 EVT VT = ValueVTs[vti]; 7632 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT); 7633 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7634 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7635 Reg += NumRegisters; 7636 } 7637 } 7638 } 7639 7640 ConstantsOut.clear(); 7641 } 7642 7643 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7644 /// is 0. 7645 MachineBasicBlock * 7646 SelectionDAGBuilder::StackProtectorDescriptor:: 7647 AddSuccessorMBB(const BasicBlock *BB, 7648 MachineBasicBlock *ParentMBB, 7649 MachineBasicBlock *SuccMBB) { 7650 // If SuccBB has not been created yet, create it. 7651 if (!SuccMBB) { 7652 MachineFunction *MF = ParentMBB->getParent(); 7653 MachineFunction::iterator BBI = ParentMBB; 7654 SuccMBB = MF->CreateMachineBasicBlock(BB); 7655 MF->insert(++BBI, SuccMBB); 7656 } 7657 // Add it as a successor of ParentMBB. 7658 ParentMBB->addSuccessor(SuccMBB); 7659 return SuccMBB; 7660 } 7661