xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 9222b91e24dfefd596b01f51c3e46c247e0115b3)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements routines for translating from LLVM IR into SelectionDAG IR.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "SelectionDAGBuilder.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/ArrayRef.h"
18 #include "llvm/ADT/BitVector.h"
19 #include "llvm/ADT/DenseMap.h"
20 #include "llvm/ADT/None.h"
21 #include "llvm/ADT/Optional.h"
22 #include "llvm/ADT/STLExtras.h"
23 #include "llvm/ADT/SmallPtrSet.h"
24 #include "llvm/ADT/SmallSet.h"
25 #include "llvm/ADT/SmallVector.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/Triple.h"
28 #include "llvm/ADT/Twine.h"
29 #include "llvm/Analysis/AliasAnalysis.h"
30 #include "llvm/Analysis/BranchProbabilityInfo.h"
31 #include "llvm/Analysis/ConstantFolding.h"
32 #include "llvm/Analysis/EHPersonalities.h"
33 #include "llvm/Analysis/Loads.h"
34 #include "llvm/Analysis/MemoryLocation.h"
35 #include "llvm/Analysis/TargetLibraryInfo.h"
36 #include "llvm/Analysis/ValueTracking.h"
37 #include "llvm/Analysis/VectorUtils.h"
38 #include "llvm/CodeGen/Analysis.h"
39 #include "llvm/CodeGen/FunctionLoweringInfo.h"
40 #include "llvm/CodeGen/GCMetadata.h"
41 #include "llvm/CodeGen/ISDOpcodes.h"
42 #include "llvm/CodeGen/MachineBasicBlock.h"
43 #include "llvm/CodeGen/MachineFrameInfo.h"
44 #include "llvm/CodeGen/MachineFunction.h"
45 #include "llvm/CodeGen/MachineInstr.h"
46 #include "llvm/CodeGen/MachineInstrBuilder.h"
47 #include "llvm/CodeGen/MachineJumpTableInfo.h"
48 #include "llvm/CodeGen/MachineMemOperand.h"
49 #include "llvm/CodeGen/MachineModuleInfo.h"
50 #include "llvm/CodeGen/MachineOperand.h"
51 #include "llvm/CodeGen/MachineRegisterInfo.h"
52 #include "llvm/CodeGen/MachineValueType.h"
53 #include "llvm/CodeGen/RuntimeLibcalls.h"
54 #include "llvm/CodeGen/SelectionDAG.h"
55 #include "llvm/CodeGen/SelectionDAGNodes.h"
56 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
57 #include "llvm/CodeGen/StackMaps.h"
58 #include "llvm/CodeGen/TargetFrameLowering.h"
59 #include "llvm/CodeGen/TargetInstrInfo.h"
60 #include "llvm/CodeGen/TargetLowering.h"
61 #include "llvm/CodeGen/TargetOpcodes.h"
62 #include "llvm/CodeGen/TargetRegisterInfo.h"
63 #include "llvm/CodeGen/TargetSubtargetInfo.h"
64 #include "llvm/CodeGen/ValueTypes.h"
65 #include "llvm/CodeGen/WinEHFuncInfo.h"
66 #include "llvm/IR/Argument.h"
67 #include "llvm/IR/Attributes.h"
68 #include "llvm/IR/BasicBlock.h"
69 #include "llvm/IR/CFG.h"
70 #include "llvm/IR/CallSite.h"
71 #include "llvm/IR/CallingConv.h"
72 #include "llvm/IR/Constant.h"
73 #include "llvm/IR/ConstantRange.h"
74 #include "llvm/IR/Constants.h"
75 #include "llvm/IR/DataLayout.h"
76 #include "llvm/IR/DebugInfoMetadata.h"
77 #include "llvm/IR/DebugLoc.h"
78 #include "llvm/IR/DerivedTypes.h"
79 #include "llvm/IR/Function.h"
80 #include "llvm/IR/GetElementPtrTypeIterator.h"
81 #include "llvm/IR/InlineAsm.h"
82 #include "llvm/IR/InstrTypes.h"
83 #include "llvm/IR/Instruction.h"
84 #include "llvm/IR/Instructions.h"
85 #include "llvm/IR/IntrinsicInst.h"
86 #include "llvm/IR/Intrinsics.h"
87 #include "llvm/IR/LLVMContext.h"
88 #include "llvm/IR/Metadata.h"
89 #include "llvm/IR/Module.h"
90 #include "llvm/IR/Operator.h"
91 #include "llvm/IR/Statepoint.h"
92 #include "llvm/IR/Type.h"
93 #include "llvm/IR/User.h"
94 #include "llvm/IR/Value.h"
95 #include "llvm/MC/MCContext.h"
96 #include "llvm/MC/MCSymbol.h"
97 #include "llvm/Support/AtomicOrdering.h"
98 #include "llvm/Support/BranchProbability.h"
99 #include "llvm/Support/Casting.h"
100 #include "llvm/Support/CodeGen.h"
101 #include "llvm/Support/CommandLine.h"
102 #include "llvm/Support/Compiler.h"
103 #include "llvm/Support/Debug.h"
104 #include "llvm/Support/ErrorHandling.h"
105 #include "llvm/Support/MathExtras.h"
106 #include "llvm/Support/raw_ostream.h"
107 #include "llvm/Target/TargetIntrinsicInfo.h"
108 #include "llvm/Target/TargetMachine.h"
109 #include "llvm/Target/TargetOptions.h"
110 #include <algorithm>
111 #include <cassert>
112 #include <cstddef>
113 #include <cstdint>
114 #include <cstring>
115 #include <iterator>
116 #include <limits>
117 #include <numeric>
118 #include <tuple>
119 #include <utility>
120 #include <vector>
121 
122 using namespace llvm;
123 
124 #define DEBUG_TYPE "isel"
125 
126 /// LimitFloatPrecision - Generate low-precision inline sequences for
127 /// some float libcalls (6, 8 or 12 bits).
128 static unsigned LimitFloatPrecision;
129 
130 static cl::opt<unsigned, true>
131     LimitFPPrecision("limit-float-precision",
132                      cl::desc("Generate low-precision inline sequences "
133                               "for some float libcalls"),
134                      cl::location(LimitFloatPrecision), cl::Hidden,
135                      cl::init(0));
136 
137 static cl::opt<unsigned> SwitchPeelThreshold(
138     "switch-peel-threshold", cl::Hidden, cl::init(66),
139     cl::desc("Set the case probability threshold for peeling the case from a "
140              "switch statement. A value greater than 100 will void this "
141              "optimization"));
142 
143 // Limit the width of DAG chains. This is important in general to prevent
144 // DAG-based analysis from blowing up. For example, alias analysis and
145 // load clustering may not complete in reasonable time. It is difficult to
146 // recognize and avoid this situation within each individual analysis, and
147 // future analyses are likely to have the same behavior. Limiting DAG width is
148 // the safe approach and will be especially important with global DAGs.
149 //
150 // MaxParallelChains default is arbitrarily high to avoid affecting
151 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
152 // sequence over this should have been converted to llvm.memcpy by the
153 // frontend. It is easy to induce this behavior with .ll code such as:
154 // %buffer = alloca [4096 x i8]
155 // %data = load [4096 x i8]* %argPtr
156 // store [4096 x i8] %data, [4096 x i8]* %buffer
157 static const unsigned MaxParallelChains = 64;
158 
159 // True if the Value passed requires ABI mangling as it is a parameter to a
160 // function or a return value from a function which is not an intrinsic.
161 static bool isABIRegCopy(const Value *V) {
162   const bool IsRetInst = V && isa<ReturnInst>(V);
163   const bool IsCallInst = V && isa<CallInst>(V);
164   const bool IsInLineAsm =
165       IsCallInst && static_cast<const CallInst *>(V)->isInlineAsm();
166   const bool IsIndirectFunctionCall =
167       IsCallInst && !IsInLineAsm &&
168       !static_cast<const CallInst *>(V)->getCalledFunction();
169   // It is possible that the call instruction is an inline asm statement or an
170   // indirect function call in which case the return value of
171   // getCalledFunction() would be nullptr.
172   const bool IsInstrinsicCall =
173       IsCallInst && !IsInLineAsm && !IsIndirectFunctionCall &&
174       static_cast<const CallInst *>(V)->getCalledFunction()->getIntrinsicID() !=
175           Intrinsic::not_intrinsic;
176 
177   return IsRetInst || (IsCallInst && (!IsInLineAsm && !IsInstrinsicCall));
178 }
179 
180 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
181                                       const SDValue *Parts, unsigned NumParts,
182                                       MVT PartVT, EVT ValueVT, const Value *V,
183                                       bool IsABIRegCopy);
184 
185 /// getCopyFromParts - Create a value that contains the specified legal parts
186 /// combined into the value they represent.  If the parts combine to a type
187 /// larger than ValueVT then AssertOp can be used to specify whether the extra
188 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
189 /// (ISD::AssertSext).
190 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
191                                 const SDValue *Parts, unsigned NumParts,
192                                 MVT PartVT, EVT ValueVT, const Value *V,
193                                 Optional<ISD::NodeType> AssertOp = None,
194                                 bool IsABIRegCopy = false) {
195   if (ValueVT.isVector())
196     return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
197                                   PartVT, ValueVT, V, IsABIRegCopy);
198 
199   assert(NumParts > 0 && "No parts to assemble!");
200   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
201   SDValue Val = Parts[0];
202 
203   if (NumParts > 1) {
204     // Assemble the value from multiple parts.
205     if (ValueVT.isInteger()) {
206       unsigned PartBits = PartVT.getSizeInBits();
207       unsigned ValueBits = ValueVT.getSizeInBits();
208 
209       // Assemble the power of 2 part.
210       unsigned RoundParts = NumParts & (NumParts - 1) ?
211         1 << Log2_32(NumParts) : NumParts;
212       unsigned RoundBits = PartBits * RoundParts;
213       EVT RoundVT = RoundBits == ValueBits ?
214         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
215       SDValue Lo, Hi;
216 
217       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
218 
219       if (RoundParts > 2) {
220         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
221                               PartVT, HalfVT, V);
222         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
223                               RoundParts / 2, PartVT, HalfVT, V);
224       } else {
225         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
226         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
227       }
228 
229       if (DAG.getDataLayout().isBigEndian())
230         std::swap(Lo, Hi);
231 
232       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
233 
234       if (RoundParts < NumParts) {
235         // Assemble the trailing non-power-of-2 part.
236         unsigned OddParts = NumParts - RoundParts;
237         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
238         Hi = getCopyFromParts(DAG, DL,
239                               Parts + RoundParts, OddParts, PartVT, OddVT, V);
240 
241         // Combine the round and odd parts.
242         Lo = Val;
243         if (DAG.getDataLayout().isBigEndian())
244           std::swap(Lo, Hi);
245         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
246         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
247         Hi =
248             DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
249                         DAG.getConstant(Lo.getValueSizeInBits(), DL,
250                                         TLI.getPointerTy(DAG.getDataLayout())));
251         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
252         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
253       }
254     } else if (PartVT.isFloatingPoint()) {
255       // FP split into multiple FP parts (for ppcf128)
256       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
257              "Unexpected split");
258       SDValue Lo, Hi;
259       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
260       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
261       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
262         std::swap(Lo, Hi);
263       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
264     } else {
265       // FP split into integer parts (soft fp)
266       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
267              !PartVT.isVector() && "Unexpected split");
268       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
269       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
270     }
271   }
272 
273   // There is now one part, held in Val.  Correct it to match ValueVT.
274   // PartEVT is the type of the register class that holds the value.
275   // ValueVT is the type of the inline asm operation.
276   EVT PartEVT = Val.getValueType();
277 
278   if (PartEVT == ValueVT)
279     return Val;
280 
281   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
282       ValueVT.bitsLT(PartEVT)) {
283     // For an FP value in an integer part, we need to truncate to the right
284     // width first.
285     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
286     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
287   }
288 
289   // Handle types that have the same size.
290   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
291     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
292 
293   // Handle types with different sizes.
294   if (PartEVT.isInteger() && ValueVT.isInteger()) {
295     if (ValueVT.bitsLT(PartEVT)) {
296       // For a truncate, see if we have any information to
297       // indicate whether the truncated bits will always be
298       // zero or sign-extension.
299       if (AssertOp.hasValue())
300         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
301                           DAG.getValueType(ValueVT));
302       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
303     }
304     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
305   }
306 
307   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
308     // FP_ROUND's are always exact here.
309     if (ValueVT.bitsLT(Val.getValueType()))
310       return DAG.getNode(
311           ISD::FP_ROUND, DL, ValueVT, Val,
312           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
313 
314     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
315   }
316 
317   llvm_unreachable("Unknown mismatch!");
318 }
319 
320 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
321                                               const Twine &ErrMsg) {
322   const Instruction *I = dyn_cast_or_null<Instruction>(V);
323   if (!V)
324     return Ctx.emitError(ErrMsg);
325 
326   const char *AsmError = ", possible invalid constraint for vector type";
327   if (const CallInst *CI = dyn_cast<CallInst>(I))
328     if (isa<InlineAsm>(CI->getCalledValue()))
329       return Ctx.emitError(I, ErrMsg + AsmError);
330 
331   return Ctx.emitError(I, ErrMsg);
332 }
333 
334 /// getCopyFromPartsVector - Create a value that contains the specified legal
335 /// parts combined into the value they represent.  If the parts combine to a
336 /// type larger than ValueVT then AssertOp can be used to specify whether the
337 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
338 /// ValueVT (ISD::AssertSext).
339 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
340                                       const SDValue *Parts, unsigned NumParts,
341                                       MVT PartVT, EVT ValueVT, const Value *V,
342                                       bool IsABIRegCopy) {
343   assert(ValueVT.isVector() && "Not a vector value");
344   assert(NumParts > 0 && "No parts to assemble!");
345   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
346   SDValue Val = Parts[0];
347 
348   // Handle a multi-element vector.
349   if (NumParts > 1) {
350     EVT IntermediateVT;
351     MVT RegisterVT;
352     unsigned NumIntermediates;
353     unsigned NumRegs;
354 
355     if (IsABIRegCopy) {
356       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
357           *DAG.getContext(), ValueVT, IntermediateVT, NumIntermediates,
358           RegisterVT);
359     } else {
360       NumRegs =
361           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
362                                      NumIntermediates, RegisterVT);
363     }
364 
365     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
366     NumParts = NumRegs; // Silence a compiler warning.
367     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
368     assert(RegisterVT.getSizeInBits() ==
369            Parts[0].getSimpleValueType().getSizeInBits() &&
370            "Part type sizes don't match!");
371 
372     // Assemble the parts into intermediate operands.
373     SmallVector<SDValue, 8> Ops(NumIntermediates);
374     if (NumIntermediates == NumParts) {
375       // If the register was not expanded, truncate or copy the value,
376       // as appropriate.
377       for (unsigned i = 0; i != NumParts; ++i)
378         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
379                                   PartVT, IntermediateVT, V);
380     } else if (NumParts > 0) {
381       // If the intermediate type was expanded, build the intermediate
382       // operands from the parts.
383       assert(NumParts % NumIntermediates == 0 &&
384              "Must expand into a divisible number of parts!");
385       unsigned Factor = NumParts / NumIntermediates;
386       for (unsigned i = 0; i != NumIntermediates; ++i)
387         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
388                                   PartVT, IntermediateVT, V);
389     }
390 
391     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
392     // intermediate operands.
393     EVT BuiltVectorTy =
394         EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(),
395                          (IntermediateVT.isVector()
396                               ? IntermediateVT.getVectorNumElements() * NumParts
397                               : NumIntermediates));
398     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
399                                                 : ISD::BUILD_VECTOR,
400                       DL, BuiltVectorTy, Ops);
401   }
402 
403   // There is now one part, held in Val.  Correct it to match ValueVT.
404   EVT PartEVT = Val.getValueType();
405 
406   if (PartEVT == ValueVT)
407     return Val;
408 
409   if (PartEVT.isVector()) {
410     // If the element type of the source/dest vectors are the same, but the
411     // parts vector has more elements than the value vector, then we have a
412     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
413     // elements we want.
414     if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
415       assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
416              "Cannot narrow, it would be a lossy transformation");
417       return DAG.getNode(
418           ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
419           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
420     }
421 
422     // Vector/Vector bitcast.
423     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
424       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
425 
426     assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
427       "Cannot handle this kind of promotion");
428     // Promoted vector extract
429     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
430 
431   }
432 
433   // Trivial bitcast if the types are the same size and the destination
434   // vector type is legal.
435   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
436       TLI.isTypeLegal(ValueVT))
437     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
438 
439   if (ValueVT.getVectorNumElements() != 1) {
440      // Certain ABIs require that vectors are passed as integers. For vectors
441      // are the same size, this is an obvious bitcast.
442      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
443        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
444      } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) {
445        // Bitcast Val back the original type and extract the corresponding
446        // vector we want.
447        unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits();
448        EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(),
449                                            ValueVT.getVectorElementType(), Elts);
450        Val = DAG.getBitcast(WiderVecType, Val);
451        return DAG.getNode(
452            ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
453            DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
454      }
455 
456      diagnosePossiblyInvalidConstraint(
457          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
458      return DAG.getUNDEF(ValueVT);
459   }
460 
461   // Handle cases such as i8 -> <1 x i1>
462   EVT ValueSVT = ValueVT.getVectorElementType();
463   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT)
464     Val = ValueVT.isFloatingPoint() ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
465                                     : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
466 
467   return DAG.getBuildVector(ValueVT, DL, Val);
468 }
469 
470 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
471                                  SDValue Val, SDValue *Parts, unsigned NumParts,
472                                  MVT PartVT, const Value *V, bool IsABIRegCopy);
473 
474 /// getCopyToParts - Create a series of nodes that contain the specified value
475 /// split into legal parts.  If the parts contain more bits than Val, then, for
476 /// integers, ExtendKind can be used to specify how to generate the extra bits.
477 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
478                            SDValue *Parts, unsigned NumParts, MVT PartVT,
479                            const Value *V,
480                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND,
481                            bool IsABIRegCopy = false) {
482   EVT ValueVT = Val.getValueType();
483 
484   // Handle the vector case separately.
485   if (ValueVT.isVector())
486     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
487                                 IsABIRegCopy);
488 
489   unsigned PartBits = PartVT.getSizeInBits();
490   unsigned OrigNumParts = NumParts;
491   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
492          "Copying to an illegal type!");
493 
494   if (NumParts == 0)
495     return;
496 
497   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
498   EVT PartEVT = PartVT;
499   if (PartEVT == ValueVT) {
500     assert(NumParts == 1 && "No-op copy with multiple parts!");
501     Parts[0] = Val;
502     return;
503   }
504 
505   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
506     // If the parts cover more bits than the value has, promote the value.
507     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
508       assert(NumParts == 1 && "Do not know what to promote to!");
509       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
510     } else {
511       if (ValueVT.isFloatingPoint()) {
512         // FP values need to be bitcast, then extended if they are being put
513         // into a larger container.
514         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
515         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
516       }
517       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
518              ValueVT.isInteger() &&
519              "Unknown mismatch!");
520       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
521       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
522       if (PartVT == MVT::x86mmx)
523         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
524     }
525   } else if (PartBits == ValueVT.getSizeInBits()) {
526     // Different types of the same size.
527     assert(NumParts == 1 && PartEVT != ValueVT);
528     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
529   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
530     // If the parts cover less bits than value has, truncate the value.
531     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
532            ValueVT.isInteger() &&
533            "Unknown mismatch!");
534     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
535     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
536     if (PartVT == MVT::x86mmx)
537       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
538   }
539 
540   // The value may have changed - recompute ValueVT.
541   ValueVT = Val.getValueType();
542   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
543          "Failed to tile the value with PartVT!");
544 
545   if (NumParts == 1) {
546     if (PartEVT != ValueVT) {
547       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
548                                         "scalar-to-vector conversion failed");
549       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
550     }
551 
552     Parts[0] = Val;
553     return;
554   }
555 
556   // Expand the value into multiple parts.
557   if (NumParts & (NumParts - 1)) {
558     // The number of parts is not a power of 2.  Split off and copy the tail.
559     assert(PartVT.isInteger() && ValueVT.isInteger() &&
560            "Do not know what to expand to!");
561     unsigned RoundParts = 1 << Log2_32(NumParts);
562     unsigned RoundBits = RoundParts * PartBits;
563     unsigned OddParts = NumParts - RoundParts;
564     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
565                                  DAG.getIntPtrConstant(RoundBits, DL));
566     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
567 
568     if (DAG.getDataLayout().isBigEndian())
569       // The odd parts were reversed by getCopyToParts - unreverse them.
570       std::reverse(Parts + RoundParts, Parts + NumParts);
571 
572     NumParts = RoundParts;
573     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
574     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
575   }
576 
577   // The number of parts is a power of 2.  Repeatedly bisect the value using
578   // EXTRACT_ELEMENT.
579   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
580                          EVT::getIntegerVT(*DAG.getContext(),
581                                            ValueVT.getSizeInBits()),
582                          Val);
583 
584   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
585     for (unsigned i = 0; i < NumParts; i += StepSize) {
586       unsigned ThisBits = StepSize * PartBits / 2;
587       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
588       SDValue &Part0 = Parts[i];
589       SDValue &Part1 = Parts[i+StepSize/2];
590 
591       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
592                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
593       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
594                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
595 
596       if (ThisBits == PartBits && ThisVT != PartVT) {
597         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
598         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
599       }
600     }
601   }
602 
603   if (DAG.getDataLayout().isBigEndian())
604     std::reverse(Parts, Parts + OrigNumParts);
605 }
606 
607 
608 /// getCopyToPartsVector - Create a series of nodes that contain the specified
609 /// value split into legal parts.
610 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
611                                  SDValue Val, SDValue *Parts, unsigned NumParts,
612                                  MVT PartVT, const Value *V,
613                                  bool IsABIRegCopy) {
614   EVT ValueVT = Val.getValueType();
615   assert(ValueVT.isVector() && "Not a vector");
616   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617 
618   if (NumParts == 1) {
619     EVT PartEVT = PartVT;
620     if (PartEVT == ValueVT) {
621       // Nothing to do.
622     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
623       // Bitconvert vector->vector case.
624       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
625     } else if (PartVT.isVector() &&
626                PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
627                PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
628       EVT ElementVT = PartVT.getVectorElementType();
629       // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
630       // undef elements.
631       SmallVector<SDValue, 16> Ops;
632       for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
633         Ops.push_back(DAG.getNode(
634             ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val,
635             DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
636 
637       for (unsigned i = ValueVT.getVectorNumElements(),
638            e = PartVT.getVectorNumElements(); i != e; ++i)
639         Ops.push_back(DAG.getUNDEF(ElementVT));
640 
641       Val = DAG.getBuildVector(PartVT, DL, Ops);
642 
643       // FIXME: Use CONCAT for 2x -> 4x.
644 
645       //SDValue UndefElts = DAG.getUNDEF(VectorTy);
646       //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
647     } else if (PartVT.isVector() &&
648                PartEVT.getVectorElementType().bitsGE(
649                  ValueVT.getVectorElementType()) &&
650                PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
651 
652       // Promoted vector extract
653       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
654     } else {
655       if (ValueVT.getVectorNumElements() == 1) {
656         Val = DAG.getNode(
657             ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
658             DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
659       } else {
660         assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() &&
661                "lossy conversion of vector to scalar type");
662         EVT IntermediateType =
663             EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
664         Val = DAG.getBitcast(IntermediateType, Val);
665         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
666       }
667     }
668 
669     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
670     Parts[0] = Val;
671     return;
672   }
673 
674   // Handle a multi-element vector.
675   EVT IntermediateVT;
676   MVT RegisterVT;
677   unsigned NumIntermediates;
678   unsigned NumRegs;
679   if (IsABIRegCopy) {
680     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
681         *DAG.getContext(), ValueVT, IntermediateVT, NumIntermediates,
682         RegisterVT);
683   } else {
684     NumRegs =
685         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
686                                    NumIntermediates, RegisterVT);
687   }
688   unsigned NumElements = ValueVT.getVectorNumElements();
689 
690   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
691   NumParts = NumRegs; // Silence a compiler warning.
692   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
693 
694   // Convert the vector to the appropiate type if necessary.
695   unsigned DestVectorNoElts =
696       NumIntermediates *
697       (IntermediateVT.isVector() ? IntermediateVT.getVectorNumElements() : 1);
698   EVT BuiltVectorTy = EVT::getVectorVT(
699       *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts);
700   if (Val.getValueType() != BuiltVectorTy)
701     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
702 
703   // Split the vector into intermediate operands.
704   SmallVector<SDValue, 8> Ops(NumIntermediates);
705   for (unsigned i = 0; i != NumIntermediates; ++i) {
706     if (IntermediateVT.isVector())
707       Ops[i] =
708           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
709                       DAG.getConstant(i * (NumElements / NumIntermediates), DL,
710                                       TLI.getVectorIdxTy(DAG.getDataLayout())));
711     else
712       Ops[i] = DAG.getNode(
713           ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
714           DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
715   }
716 
717   // Split the intermediate operands into legal parts.
718   if (NumParts == NumIntermediates) {
719     // If the register was not expanded, promote or copy the value,
720     // as appropriate.
721     for (unsigned i = 0; i != NumParts; ++i)
722       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
723   } else if (NumParts > 0) {
724     // If the intermediate type was expanded, split each the value into
725     // legal parts.
726     assert(NumIntermediates != 0 && "division by zero");
727     assert(NumParts % NumIntermediates == 0 &&
728            "Must expand into a divisible number of parts!");
729     unsigned Factor = NumParts / NumIntermediates;
730     for (unsigned i = 0; i != NumIntermediates; ++i)
731       getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
732   }
733 }
734 
735 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
736                            EVT valuevt, bool IsABIMangledValue)
737     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
738       RegCount(1, regs.size()), IsABIMangled(IsABIMangledValue) {}
739 
740 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
741                            const DataLayout &DL, unsigned Reg, Type *Ty,
742                            bool IsABIMangledValue) {
743   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
744 
745   IsABIMangled = IsABIMangledValue;
746 
747   for (EVT ValueVT : ValueVTs) {
748     unsigned NumRegs = IsABIMangledValue
749                            ? TLI.getNumRegistersForCallingConv(Context, ValueVT)
750                            : TLI.getNumRegisters(Context, ValueVT);
751     MVT RegisterVT = IsABIMangledValue
752                          ? TLI.getRegisterTypeForCallingConv(Context, ValueVT)
753                          : TLI.getRegisterType(Context, ValueVT);
754     for (unsigned i = 0; i != NumRegs; ++i)
755       Regs.push_back(Reg + i);
756     RegVTs.push_back(RegisterVT);
757     RegCount.push_back(NumRegs);
758     Reg += NumRegs;
759   }
760 }
761 
762 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
763                                       FunctionLoweringInfo &FuncInfo,
764                                       const SDLoc &dl, SDValue &Chain,
765                                       SDValue *Flag, const Value *V) const {
766   // A Value with type {} or [0 x %t] needs no registers.
767   if (ValueVTs.empty())
768     return SDValue();
769 
770   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
771 
772   // Assemble the legal parts into the final values.
773   SmallVector<SDValue, 4> Values(ValueVTs.size());
774   SmallVector<SDValue, 8> Parts;
775   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776     // Copy the legal parts from the registers.
777     EVT ValueVT = ValueVTs[Value];
778     unsigned NumRegs = RegCount[Value];
779     MVT RegisterVT = IsABIMangled
780                          ? TLI.getRegisterTypeForCallingConv(RegVTs[Value])
781                          : RegVTs[Value];
782 
783     Parts.resize(NumRegs);
784     for (unsigned i = 0; i != NumRegs; ++i) {
785       SDValue P;
786       if (!Flag) {
787         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
788       } else {
789         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
790         *Flag = P.getValue(2);
791       }
792 
793       Chain = P.getValue(1);
794       Parts[i] = P;
795 
796       // If the source register was virtual and if we know something about it,
797       // add an assert node.
798       if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
799           !RegisterVT.isInteger() || RegisterVT.isVector())
800         continue;
801 
802       const FunctionLoweringInfo::LiveOutInfo *LOI =
803         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
804       if (!LOI)
805         continue;
806 
807       unsigned RegSize = RegisterVT.getSizeInBits();
808       unsigned NumSignBits = LOI->NumSignBits;
809       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
810 
811       if (NumZeroBits == RegSize) {
812         // The current value is a zero.
813         // Explicitly express that as it would be easier for
814         // optimizations to kick in.
815         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
816         continue;
817       }
818 
819       // FIXME: We capture more information than the dag can represent.  For
820       // now, just use the tightest assertzext/assertsext possible.
821       bool isSExt = true;
822       EVT FromVT(MVT::Other);
823       if (NumSignBits == RegSize) {
824         isSExt = true;   // ASSERT SEXT 1
825         FromVT = MVT::i1;
826       } else if (NumZeroBits >= RegSize - 1) {
827         isSExt = false;  // ASSERT ZEXT 1
828         FromVT = MVT::i1;
829       } else if (NumSignBits > RegSize - 8) {
830         isSExt = true;   // ASSERT SEXT 8
831         FromVT = MVT::i8;
832       } else if (NumZeroBits >= RegSize - 8) {
833         isSExt = false;  // ASSERT ZEXT 8
834         FromVT = MVT::i8;
835       } else if (NumSignBits > RegSize - 16) {
836         isSExt = true;   // ASSERT SEXT 16
837         FromVT = MVT::i16;
838       } else if (NumZeroBits >= RegSize - 16) {
839         isSExt = false;  // ASSERT ZEXT 16
840         FromVT = MVT::i16;
841       } else if (NumSignBits > RegSize - 32) {
842         isSExt = true;   // ASSERT SEXT 32
843         FromVT = MVT::i32;
844       } else if (NumZeroBits >= RegSize - 32) {
845         isSExt = false;  // ASSERT ZEXT 32
846         FromVT = MVT::i32;
847       } else {
848         continue;
849       }
850       // Add an assertion node.
851       assert(FromVT != MVT::Other);
852       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
853                              RegisterVT, P, DAG.getValueType(FromVT));
854     }
855 
856     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
857                                      NumRegs, RegisterVT, ValueVT, V);
858     Part += NumRegs;
859     Parts.clear();
860   }
861 
862   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
863 }
864 
865 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
866                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
867                                  const Value *V,
868                                  ISD::NodeType PreferredExtendType) const {
869   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
870   ISD::NodeType ExtendKind = PreferredExtendType;
871 
872   // Get the list of the values's legal parts.
873   unsigned NumRegs = Regs.size();
874   SmallVector<SDValue, 8> Parts(NumRegs);
875   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
876     unsigned NumParts = RegCount[Value];
877 
878     MVT RegisterVT = IsABIMangled
879                          ? TLI.getRegisterTypeForCallingConv(RegVTs[Value])
880                          : RegVTs[Value];
881 
882     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
883       ExtendKind = ISD::ZERO_EXTEND;
884 
885     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
886                    &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
887     Part += NumParts;
888   }
889 
890   // Copy the parts into the registers.
891   SmallVector<SDValue, 8> Chains(NumRegs);
892   for (unsigned i = 0; i != NumRegs; ++i) {
893     SDValue Part;
894     if (!Flag) {
895       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
896     } else {
897       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
898       *Flag = Part.getValue(1);
899     }
900 
901     Chains[i] = Part.getValue(0);
902   }
903 
904   if (NumRegs == 1 || Flag)
905     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
906     // flagged to it. That is the CopyToReg nodes and the user are considered
907     // a single scheduling unit. If we create a TokenFactor and return it as
908     // chain, then the TokenFactor is both a predecessor (operand) of the
909     // user as well as a successor (the TF operands are flagged to the user).
910     // c1, f1 = CopyToReg
911     // c2, f2 = CopyToReg
912     // c3     = TokenFactor c1, c2
913     // ...
914     //        = op c3, ..., f2
915     Chain = Chains[NumRegs-1];
916   else
917     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
918 }
919 
920 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
921                                         unsigned MatchingIdx, const SDLoc &dl,
922                                         SelectionDAG &DAG,
923                                         std::vector<SDValue> &Ops) const {
924   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
925 
926   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
927   if (HasMatching)
928     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
929   else if (!Regs.empty() &&
930            TargetRegisterInfo::isVirtualRegister(Regs.front())) {
931     // Put the register class of the virtual registers in the flag word.  That
932     // way, later passes can recompute register class constraints for inline
933     // assembly as well as normal instructions.
934     // Don't do this for tied operands that can use the regclass information
935     // from the def.
936     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
937     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
938     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
939   }
940 
941   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
942   Ops.push_back(Res);
943 
944   if (Code == InlineAsm::Kind_Clobber) {
945     // Clobbers should always have a 1:1 mapping with registers, and may
946     // reference registers that have illegal (e.g. vector) types. Hence, we
947     // shouldn't try to apply any sort of splitting logic to them.
948     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
949            "No 1:1 mapping from clobbers to regs?");
950     unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
951     (void)SP;
952     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
953       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
954       assert(
955           (Regs[I] != SP ||
956            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
957           "If we clobbered the stack pointer, MFI should know about it.");
958     }
959     return;
960   }
961 
962   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
963     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
964     MVT RegisterVT = RegVTs[Value];
965     for (unsigned i = 0; i != NumRegs; ++i) {
966       assert(Reg < Regs.size() && "Mismatch in # registers expected");
967       unsigned TheReg = Regs[Reg++];
968       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
969     }
970   }
971 }
972 
973 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
974                                const TargetLibraryInfo *li) {
975   AA = aa;
976   GFI = gfi;
977   LibInfo = li;
978   DL = &DAG.getDataLayout();
979   Context = DAG.getContext();
980   LPadToCallSiteMap.clear();
981 }
982 
983 void SelectionDAGBuilder::clear() {
984   NodeMap.clear();
985   UnusedArgNodeMap.clear();
986   PendingLoads.clear();
987   PendingExports.clear();
988   CurInst = nullptr;
989   HasTailCall = false;
990   SDNodeOrder = LowestSDNodeOrder;
991   StatepointLowering.clear();
992 }
993 
994 void SelectionDAGBuilder::clearDanglingDebugInfo() {
995   DanglingDebugInfoMap.clear();
996 }
997 
998 SDValue SelectionDAGBuilder::getRoot() {
999   if (PendingLoads.empty())
1000     return DAG.getRoot();
1001 
1002   if (PendingLoads.size() == 1) {
1003     SDValue Root = PendingLoads[0];
1004     DAG.setRoot(Root);
1005     PendingLoads.clear();
1006     return Root;
1007   }
1008 
1009   // Otherwise, we have to make a token factor node.
1010   SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
1011                              PendingLoads);
1012   PendingLoads.clear();
1013   DAG.setRoot(Root);
1014   return Root;
1015 }
1016 
1017 SDValue SelectionDAGBuilder::getControlRoot() {
1018   SDValue Root = DAG.getRoot();
1019 
1020   if (PendingExports.empty())
1021     return Root;
1022 
1023   // Turn all of the CopyToReg chains into one factored node.
1024   if (Root.getOpcode() != ISD::EntryToken) {
1025     unsigned i = 0, e = PendingExports.size();
1026     for (; i != e; ++i) {
1027       assert(PendingExports[i].getNode()->getNumOperands() > 1);
1028       if (PendingExports[i].getNode()->getOperand(0) == Root)
1029         break;  // Don't add the root if we already indirectly depend on it.
1030     }
1031 
1032     if (i == e)
1033       PendingExports.push_back(Root);
1034   }
1035 
1036   Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
1037                      PendingExports);
1038   PendingExports.clear();
1039   DAG.setRoot(Root);
1040   return Root;
1041 }
1042 
1043 void SelectionDAGBuilder::visit(const Instruction &I) {
1044   // Set up outgoing PHI node register values before emitting the terminator.
1045   if (isa<TerminatorInst>(&I)) {
1046     HandlePHINodesInSuccessorBlocks(I.getParent());
1047   }
1048 
1049   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1050   if (!isa<DbgInfoIntrinsic>(I))
1051     ++SDNodeOrder;
1052 
1053   CurInst = &I;
1054 
1055   visit(I.getOpcode(), I);
1056 
1057   if (!isa<TerminatorInst>(&I) && !HasTailCall &&
1058       !isStatepoint(&I)) // statepoints handle their exports internally
1059     CopyToExportRegsIfNeeded(&I);
1060 
1061   CurInst = nullptr;
1062 }
1063 
1064 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1065   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1066 }
1067 
1068 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1069   // Note: this doesn't use InstVisitor, because it has to work with
1070   // ConstantExpr's in addition to instructions.
1071   switch (Opcode) {
1072   default: llvm_unreachable("Unknown instruction type encountered!");
1073     // Build the switch statement using the Instruction.def file.
1074 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1075     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1076 #include "llvm/IR/Instruction.def"
1077   }
1078 }
1079 
1080 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1081 // generate the debug data structures now that we've seen its definition.
1082 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1083                                                    SDValue Val) {
1084   DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
1085   if (DDI.getDI()) {
1086     const DbgValueInst *DI = DDI.getDI();
1087     DebugLoc dl = DDI.getdl();
1088     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1089     DILocalVariable *Variable = DI->getVariable();
1090     DIExpression *Expr = DI->getExpression();
1091     assert(Variable->isValidLocationForIntrinsic(dl) &&
1092            "Expected inlined-at fields to agree");
1093     SDDbgValue *SDV;
1094     if (Val.getNode()) {
1095       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) {
1096         SDV = getDbgValue(Val, Variable, Expr, dl, DbgSDNodeOrder);
1097         DAG.AddDbgValue(SDV, Val.getNode(), false);
1098       }
1099     } else
1100       DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1101     DanglingDebugInfoMap[V] = DanglingDebugInfo();
1102   }
1103 }
1104 
1105 /// getCopyFromRegs - If there was virtual register allocated for the value V
1106 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1107 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1108   DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1109   SDValue Result;
1110 
1111   if (It != FuncInfo.ValueMap.end()) {
1112     unsigned InReg = It->second;
1113 
1114     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1115                      DAG.getDataLayout(), InReg, Ty, isABIRegCopy(V));
1116     SDValue Chain = DAG.getEntryNode();
1117     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1118                                  V);
1119     resolveDanglingDebugInfo(V, Result);
1120   }
1121 
1122   return Result;
1123 }
1124 
1125 /// getValue - Return an SDValue for the given Value.
1126 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1127   // If we already have an SDValue for this value, use it. It's important
1128   // to do this first, so that we don't create a CopyFromReg if we already
1129   // have a regular SDValue.
1130   SDValue &N = NodeMap[V];
1131   if (N.getNode()) return N;
1132 
1133   // If there's a virtual register allocated and initialized for this
1134   // value, use it.
1135   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1136     return copyFromReg;
1137 
1138   // Otherwise create a new SDValue and remember it.
1139   SDValue Val = getValueImpl(V);
1140   NodeMap[V] = Val;
1141   resolveDanglingDebugInfo(V, Val);
1142   return Val;
1143 }
1144 
1145 // Return true if SDValue exists for the given Value
1146 bool SelectionDAGBuilder::findValue(const Value *V) const {
1147   return (NodeMap.find(V) != NodeMap.end()) ||
1148     (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1149 }
1150 
1151 /// getNonRegisterValue - Return an SDValue for the given Value, but
1152 /// don't look in FuncInfo.ValueMap for a virtual register.
1153 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1154   // If we already have an SDValue for this value, use it.
1155   SDValue &N = NodeMap[V];
1156   if (N.getNode()) {
1157     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1158       // Remove the debug location from the node as the node is about to be used
1159       // in a location which may differ from the original debug location.  This
1160       // is relevant to Constant and ConstantFP nodes because they can appear
1161       // as constant expressions inside PHI nodes.
1162       N->setDebugLoc(DebugLoc());
1163     }
1164     return N;
1165   }
1166 
1167   // Otherwise create a new SDValue and remember it.
1168   SDValue Val = getValueImpl(V);
1169   NodeMap[V] = Val;
1170   resolveDanglingDebugInfo(V, Val);
1171   return Val;
1172 }
1173 
1174 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1175 /// Create an SDValue for the given value.
1176 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1177   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1178 
1179   if (const Constant *C = dyn_cast<Constant>(V)) {
1180     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1181 
1182     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1183       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1184 
1185     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1186       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1187 
1188     if (isa<ConstantPointerNull>(C)) {
1189       unsigned AS = V->getType()->getPointerAddressSpace();
1190       return DAG.getConstant(0, getCurSDLoc(),
1191                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1192     }
1193 
1194     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1195       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1196 
1197     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1198       return DAG.getUNDEF(VT);
1199 
1200     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1201       visit(CE->getOpcode(), *CE);
1202       SDValue N1 = NodeMap[V];
1203       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1204       return N1;
1205     }
1206 
1207     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1208       SmallVector<SDValue, 4> Constants;
1209       for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1210            OI != OE; ++OI) {
1211         SDNode *Val = getValue(*OI).getNode();
1212         // If the operand is an empty aggregate, there are no values.
1213         if (!Val) continue;
1214         // Add each leaf value from the operand to the Constants list
1215         // to form a flattened list of all the values.
1216         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1217           Constants.push_back(SDValue(Val, i));
1218       }
1219 
1220       return DAG.getMergeValues(Constants, getCurSDLoc());
1221     }
1222 
1223     if (const ConstantDataSequential *CDS =
1224           dyn_cast<ConstantDataSequential>(C)) {
1225       SmallVector<SDValue, 4> Ops;
1226       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1227         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1228         // Add each leaf value from the operand to the Constants list
1229         // to form a flattened list of all the values.
1230         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1231           Ops.push_back(SDValue(Val, i));
1232       }
1233 
1234       if (isa<ArrayType>(CDS->getType()))
1235         return DAG.getMergeValues(Ops, getCurSDLoc());
1236       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1237     }
1238 
1239     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1240       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1241              "Unknown struct or array constant!");
1242 
1243       SmallVector<EVT, 4> ValueVTs;
1244       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1245       unsigned NumElts = ValueVTs.size();
1246       if (NumElts == 0)
1247         return SDValue(); // empty struct
1248       SmallVector<SDValue, 4> Constants(NumElts);
1249       for (unsigned i = 0; i != NumElts; ++i) {
1250         EVT EltVT = ValueVTs[i];
1251         if (isa<UndefValue>(C))
1252           Constants[i] = DAG.getUNDEF(EltVT);
1253         else if (EltVT.isFloatingPoint())
1254           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1255         else
1256           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1257       }
1258 
1259       return DAG.getMergeValues(Constants, getCurSDLoc());
1260     }
1261 
1262     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1263       return DAG.getBlockAddress(BA, VT);
1264 
1265     VectorType *VecTy = cast<VectorType>(V->getType());
1266     unsigned NumElements = VecTy->getNumElements();
1267 
1268     // Now that we know the number and type of the elements, get that number of
1269     // elements into the Ops array based on what kind of constant it is.
1270     SmallVector<SDValue, 16> Ops;
1271     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1272       for (unsigned i = 0; i != NumElements; ++i)
1273         Ops.push_back(getValue(CV->getOperand(i)));
1274     } else {
1275       assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
1276       EVT EltVT =
1277           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1278 
1279       SDValue Op;
1280       if (EltVT.isFloatingPoint())
1281         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1282       else
1283         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1284       Ops.assign(NumElements, Op);
1285     }
1286 
1287     // Create a BUILD_VECTOR node.
1288     return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1289   }
1290 
1291   // If this is a static alloca, generate it as the frameindex instead of
1292   // computation.
1293   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1294     DenseMap<const AllocaInst*, int>::iterator SI =
1295       FuncInfo.StaticAllocaMap.find(AI);
1296     if (SI != FuncInfo.StaticAllocaMap.end())
1297       return DAG.getFrameIndex(SI->second,
1298                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1299   }
1300 
1301   // If this is an instruction which fast-isel has deferred, select it now.
1302   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1303     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1304 
1305     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1306                      Inst->getType(), isABIRegCopy(V));
1307     SDValue Chain = DAG.getEntryNode();
1308     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1309   }
1310 
1311   llvm_unreachable("Can't get register for value!");
1312 }
1313 
1314 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1315   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1316   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1317   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1318   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1319   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1320   if (IsMSVCCXX || IsCoreCLR)
1321     CatchPadMBB->setIsEHFuncletEntry();
1322 
1323   DAG.setRoot(DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other, getControlRoot()));
1324 }
1325 
1326 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1327   // Update machine-CFG edge.
1328   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1329   FuncInfo.MBB->addSuccessor(TargetMBB);
1330 
1331   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1332   bool IsSEH = isAsynchronousEHPersonality(Pers);
1333   if (IsSEH) {
1334     // If this is not a fall-through branch or optimizations are switched off,
1335     // emit the branch.
1336     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1337         TM.getOptLevel() == CodeGenOpt::None)
1338       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1339                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1340     return;
1341   }
1342 
1343   // Figure out the funclet membership for the catchret's successor.
1344   // This will be used by the FuncletLayout pass to determine how to order the
1345   // BB's.
1346   // A 'catchret' returns to the outer scope's color.
1347   Value *ParentPad = I.getCatchSwitchParentPad();
1348   const BasicBlock *SuccessorColor;
1349   if (isa<ConstantTokenNone>(ParentPad))
1350     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1351   else
1352     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1353   assert(SuccessorColor && "No parent funclet for catchret!");
1354   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1355   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1356 
1357   // Create the terminator node.
1358   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1359                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1360                             DAG.getBasicBlock(SuccessorColorMBB));
1361   DAG.setRoot(Ret);
1362 }
1363 
1364 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1365   // Don't emit any special code for the cleanuppad instruction. It just marks
1366   // the start of a funclet.
1367   FuncInfo.MBB->setIsEHFuncletEntry();
1368   FuncInfo.MBB->setIsCleanupFuncletEntry();
1369 }
1370 
1371 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1372 /// many places it could ultimately go. In the IR, we have a single unwind
1373 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1374 /// This function skips over imaginary basic blocks that hold catchswitch
1375 /// instructions, and finds all the "real" machine
1376 /// basic block destinations. As those destinations may not be successors of
1377 /// EHPadBB, here we also calculate the edge probability to those destinations.
1378 /// The passed-in Prob is the edge probability to EHPadBB.
1379 static void findUnwindDestinations(
1380     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1381     BranchProbability Prob,
1382     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1383         &UnwindDests) {
1384   EHPersonality Personality =
1385     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1386   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1387   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1388 
1389   while (EHPadBB) {
1390     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1391     BasicBlock *NewEHPadBB = nullptr;
1392     if (isa<LandingPadInst>(Pad)) {
1393       // Stop on landingpads. They are not funclets.
1394       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1395       break;
1396     } else if (isa<CleanupPadInst>(Pad)) {
1397       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1398       // personalities.
1399       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1400       UnwindDests.back().first->setIsEHFuncletEntry();
1401       break;
1402     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1403       // Add the catchpad handlers to the possible destinations.
1404       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1405         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1406         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1407         if (IsMSVCCXX || IsCoreCLR)
1408           UnwindDests.back().first->setIsEHFuncletEntry();
1409       }
1410       NewEHPadBB = CatchSwitch->getUnwindDest();
1411     } else {
1412       continue;
1413     }
1414 
1415     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1416     if (BPI && NewEHPadBB)
1417       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1418     EHPadBB = NewEHPadBB;
1419   }
1420 }
1421 
1422 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1423   // Update successor info.
1424   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1425   auto UnwindDest = I.getUnwindDest();
1426   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1427   BranchProbability UnwindDestProb =
1428       (BPI && UnwindDest)
1429           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1430           : BranchProbability::getZero();
1431   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1432   for (auto &UnwindDest : UnwindDests) {
1433     UnwindDest.first->setIsEHPad();
1434     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1435   }
1436   FuncInfo.MBB->normalizeSuccProbs();
1437 
1438   // Create the terminator node.
1439   SDValue Ret =
1440       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1441   DAG.setRoot(Ret);
1442 }
1443 
1444 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1445   report_fatal_error("visitCatchSwitch not yet implemented!");
1446 }
1447 
1448 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1449   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1450   auto &DL = DAG.getDataLayout();
1451   SDValue Chain = getControlRoot();
1452   SmallVector<ISD::OutputArg, 8> Outs;
1453   SmallVector<SDValue, 8> OutVals;
1454 
1455   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1456   // lower
1457   //
1458   //   %val = call <ty> @llvm.experimental.deoptimize()
1459   //   ret <ty> %val
1460   //
1461   // differently.
1462   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1463     LowerDeoptimizingReturn();
1464     return;
1465   }
1466 
1467   if (!FuncInfo.CanLowerReturn) {
1468     unsigned DemoteReg = FuncInfo.DemoteRegister;
1469     const Function *F = I.getParent()->getParent();
1470 
1471     // Emit a store of the return value through the virtual register.
1472     // Leave Outs empty so that LowerReturn won't try to load return
1473     // registers the usual way.
1474     SmallVector<EVT, 1> PtrValueVTs;
1475     ComputeValueVTs(TLI, DL,
1476                     F->getReturnType()->getPointerTo(
1477                         DAG.getDataLayout().getAllocaAddrSpace()),
1478                     PtrValueVTs);
1479 
1480     SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
1481                                         DemoteReg, PtrValueVTs[0]);
1482     SDValue RetOp = getValue(I.getOperand(0));
1483 
1484     SmallVector<EVT, 4> ValueVTs;
1485     SmallVector<uint64_t, 4> Offsets;
1486     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
1487     unsigned NumValues = ValueVTs.size();
1488 
1489     SmallVector<SDValue, 4> Chains(NumValues);
1490     for (unsigned i = 0; i != NumValues; ++i) {
1491       // An aggregate return value cannot wrap around the address space, so
1492       // offsets to its parts don't wrap either.
1493       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]);
1494       Chains[i] = DAG.getStore(
1495           Chain, getCurSDLoc(), SDValue(RetOp.getNode(), RetOp.getResNo() + i),
1496           // FIXME: better loc info would be nice.
1497           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()));
1498     }
1499 
1500     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1501                         MVT::Other, Chains);
1502   } else if (I.getNumOperands() != 0) {
1503     SmallVector<EVT, 4> ValueVTs;
1504     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1505     unsigned NumValues = ValueVTs.size();
1506     if (NumValues) {
1507       SDValue RetOp = getValue(I.getOperand(0));
1508 
1509       const Function *F = I.getParent()->getParent();
1510 
1511       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1512       if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1513                                           Attribute::SExt))
1514         ExtendKind = ISD::SIGN_EXTEND;
1515       else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1516                                                Attribute::ZExt))
1517         ExtendKind = ISD::ZERO_EXTEND;
1518 
1519       LLVMContext &Context = F->getContext();
1520       bool RetInReg = F->getAttributes().hasAttribute(
1521           AttributeList::ReturnIndex, Attribute::InReg);
1522 
1523       for (unsigned j = 0; j != NumValues; ++j) {
1524         EVT VT = ValueVTs[j];
1525 
1526         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1527           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1528 
1529         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, VT);
1530         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, VT);
1531         SmallVector<SDValue, 4> Parts(NumParts);
1532         getCopyToParts(DAG, getCurSDLoc(),
1533                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1534                        &Parts[0], NumParts, PartVT, &I, ExtendKind, true);
1535 
1536         // 'inreg' on function refers to return value
1537         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1538         if (RetInReg)
1539           Flags.setInReg();
1540 
1541         // Propagate extension type if any
1542         if (ExtendKind == ISD::SIGN_EXTEND)
1543           Flags.setSExt();
1544         else if (ExtendKind == ISD::ZERO_EXTEND)
1545           Flags.setZExt();
1546 
1547         for (unsigned i = 0; i < NumParts; ++i) {
1548           Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1549                                         VT, /*isfixed=*/true, 0, 0));
1550           OutVals.push_back(Parts[i]);
1551         }
1552       }
1553     }
1554   }
1555 
1556   // Push in swifterror virtual register as the last element of Outs. This makes
1557   // sure swifterror virtual register will be returned in the swifterror
1558   // physical register.
1559   const Function *F = I.getParent()->getParent();
1560   if (TLI.supportSwiftError() &&
1561       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
1562     assert(FuncInfo.SwiftErrorArg && "Need a swift error argument");
1563     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1564     Flags.setSwiftError();
1565     Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/,
1566                                   EVT(TLI.getPointerTy(DL)) /*argvt*/,
1567                                   true /*isfixed*/, 1 /*origidx*/,
1568                                   0 /*partOffs*/));
1569     // Create SDNode for the swifterror virtual register.
1570     OutVals.push_back(
1571         DAG.getRegister(FuncInfo.getOrCreateSwiftErrorVRegUseAt(
1572                             &I, FuncInfo.MBB, FuncInfo.SwiftErrorArg).first,
1573                         EVT(TLI.getPointerTy(DL))));
1574   }
1575 
1576   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
1577   CallingConv::ID CallConv =
1578     DAG.getMachineFunction().getFunction().getCallingConv();
1579   Chain = DAG.getTargetLoweringInfo().LowerReturn(
1580       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
1581 
1582   // Verify that the target's LowerReturn behaved as expected.
1583   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
1584          "LowerReturn didn't return a valid chain!");
1585 
1586   // Update the DAG with the new chain value resulting from return lowering.
1587   DAG.setRoot(Chain);
1588 }
1589 
1590 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
1591 /// created for it, emit nodes to copy the value into the virtual
1592 /// registers.
1593 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
1594   // Skip empty types
1595   if (V->getType()->isEmptyTy())
1596     return;
1597 
1598   DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1599   if (VMI != FuncInfo.ValueMap.end()) {
1600     assert(!V->use_empty() && "Unused value assigned virtual registers!");
1601     CopyValueToVirtualRegister(V, VMI->second);
1602   }
1603 }
1604 
1605 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
1606 /// the current basic block, add it to ValueMap now so that we'll get a
1607 /// CopyTo/FromReg.
1608 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
1609   // No need to export constants.
1610   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1611 
1612   // Already exported?
1613   if (FuncInfo.isExportedInst(V)) return;
1614 
1615   unsigned Reg = FuncInfo.InitializeRegForValue(V);
1616   CopyValueToVirtualRegister(V, Reg);
1617 }
1618 
1619 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
1620                                                      const BasicBlock *FromBB) {
1621   // The operands of the setcc have to be in this block.  We don't know
1622   // how to export them from some other block.
1623   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
1624     // Can export from current BB.
1625     if (VI->getParent() == FromBB)
1626       return true;
1627 
1628     // Is already exported, noop.
1629     return FuncInfo.isExportedInst(V);
1630   }
1631 
1632   // If this is an argument, we can export it if the BB is the entry block or
1633   // if it is already exported.
1634   if (isa<Argument>(V)) {
1635     if (FromBB == &FromBB->getParent()->getEntryBlock())
1636       return true;
1637 
1638     // Otherwise, can only export this if it is already exported.
1639     return FuncInfo.isExportedInst(V);
1640   }
1641 
1642   // Otherwise, constants can always be exported.
1643   return true;
1644 }
1645 
1646 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1647 BranchProbability
1648 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
1649                                         const MachineBasicBlock *Dst) const {
1650   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1651   const BasicBlock *SrcBB = Src->getBasicBlock();
1652   const BasicBlock *DstBB = Dst->getBasicBlock();
1653   if (!BPI) {
1654     // If BPI is not available, set the default probability as 1 / N, where N is
1655     // the number of successors.
1656     auto SuccSize = std::max<uint32_t>(
1657         std::distance(succ_begin(SrcBB), succ_end(SrcBB)), 1);
1658     return BranchProbability(1, SuccSize);
1659   }
1660   return BPI->getEdgeProbability(SrcBB, DstBB);
1661 }
1662 
1663 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
1664                                                MachineBasicBlock *Dst,
1665                                                BranchProbability Prob) {
1666   if (!FuncInfo.BPI)
1667     Src->addSuccessorWithoutProb(Dst);
1668   else {
1669     if (Prob.isUnknown())
1670       Prob = getEdgeProbability(Src, Dst);
1671     Src->addSuccessor(Dst, Prob);
1672   }
1673 }
1674 
1675 static bool InBlock(const Value *V, const BasicBlock *BB) {
1676   if (const Instruction *I = dyn_cast<Instruction>(V))
1677     return I->getParent() == BB;
1678   return true;
1679 }
1680 
1681 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1682 /// This function emits a branch and is used at the leaves of an OR or an
1683 /// AND operator tree.
1684 void
1685 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
1686                                                   MachineBasicBlock *TBB,
1687                                                   MachineBasicBlock *FBB,
1688                                                   MachineBasicBlock *CurBB,
1689                                                   MachineBasicBlock *SwitchBB,
1690                                                   BranchProbability TProb,
1691                                                   BranchProbability FProb,
1692                                                   bool InvertCond) {
1693   const BasicBlock *BB = CurBB->getBasicBlock();
1694 
1695   // If the leaf of the tree is a comparison, merge the condition into
1696   // the caseblock.
1697   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1698     // The operands of the cmp have to be in this block.  We don't know
1699     // how to export them from some other block.  If this is the first block
1700     // of the sequence, no exporting is needed.
1701     if (CurBB == SwitchBB ||
1702         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1703          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
1704       ISD::CondCode Condition;
1705       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1706         ICmpInst::Predicate Pred =
1707             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
1708         Condition = getICmpCondCode(Pred);
1709       } else {
1710         const FCmpInst *FC = cast<FCmpInst>(Cond);
1711         FCmpInst::Predicate Pred =
1712             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
1713         Condition = getFCmpCondCode(Pred);
1714         if (TM.Options.NoNaNsFPMath)
1715           Condition = getFCmpCodeWithoutNaN(Condition);
1716       }
1717 
1718       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1719                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1720       SwitchCases.push_back(CB);
1721       return;
1722     }
1723   }
1724 
1725   // Create a CaseBlock record representing this branch.
1726   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
1727   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
1728                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1729   SwitchCases.push_back(CB);
1730 }
1731 
1732 /// FindMergedConditions - If Cond is an expression like
1733 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
1734                                                MachineBasicBlock *TBB,
1735                                                MachineBasicBlock *FBB,
1736                                                MachineBasicBlock *CurBB,
1737                                                MachineBasicBlock *SwitchBB,
1738                                                Instruction::BinaryOps Opc,
1739                                                BranchProbability TProb,
1740                                                BranchProbability FProb,
1741                                                bool InvertCond) {
1742   // Skip over not part of the tree and remember to invert op and operands at
1743   // next level.
1744   if (BinaryOperator::isNot(Cond) && Cond->hasOneUse()) {
1745     const Value *CondOp = BinaryOperator::getNotArgument(Cond);
1746     if (InBlock(CondOp, CurBB->getBasicBlock())) {
1747       FindMergedConditions(CondOp, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
1748                            !InvertCond);
1749       return;
1750     }
1751   }
1752 
1753   const Instruction *BOp = dyn_cast<Instruction>(Cond);
1754   // Compute the effective opcode for Cond, taking into account whether it needs
1755   // to be inverted, e.g.
1756   //   and (not (or A, B)), C
1757   // gets lowered as
1758   //   and (and (not A, not B), C)
1759   unsigned BOpc = 0;
1760   if (BOp) {
1761     BOpc = BOp->getOpcode();
1762     if (InvertCond) {
1763       if (BOpc == Instruction::And)
1764         BOpc = Instruction::Or;
1765       else if (BOpc == Instruction::Or)
1766         BOpc = Instruction::And;
1767     }
1768   }
1769 
1770   // If this node is not part of the or/and tree, emit it as a branch.
1771   if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1772       BOpc != unsigned(Opc) || !BOp->hasOneUse() ||
1773       BOp->getParent() != CurBB->getBasicBlock() ||
1774       !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1775       !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1776     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1777                                  TProb, FProb, InvertCond);
1778     return;
1779   }
1780 
1781   //  Create TmpBB after CurBB.
1782   MachineFunction::iterator BBI(CurBB);
1783   MachineFunction &MF = DAG.getMachineFunction();
1784   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1785   CurBB->getParent()->insert(++BBI, TmpBB);
1786 
1787   if (Opc == Instruction::Or) {
1788     // Codegen X | Y as:
1789     // BB1:
1790     //   jmp_if_X TBB
1791     //   jmp TmpBB
1792     // TmpBB:
1793     //   jmp_if_Y TBB
1794     //   jmp FBB
1795     //
1796 
1797     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1798     // The requirement is that
1799     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1800     //     = TrueProb for original BB.
1801     // Assuming the original probabilities are A and B, one choice is to set
1802     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
1803     // A/(1+B) and 2B/(1+B). This choice assumes that
1804     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1805     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1806     // TmpBB, but the math is more complicated.
1807 
1808     auto NewTrueProb = TProb / 2;
1809     auto NewFalseProb = TProb / 2 + FProb;
1810     // Emit the LHS condition.
1811     FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1812                          NewTrueProb, NewFalseProb, InvertCond);
1813 
1814     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
1815     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
1816     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1817     // Emit the RHS condition into TmpBB.
1818     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1819                          Probs[0], Probs[1], InvertCond);
1820   } else {
1821     assert(Opc == Instruction::And && "Unknown merge op!");
1822     // Codegen X & Y as:
1823     // BB1:
1824     //   jmp_if_X TmpBB
1825     //   jmp FBB
1826     // TmpBB:
1827     //   jmp_if_Y TBB
1828     //   jmp FBB
1829     //
1830     //  This requires creation of TmpBB after CurBB.
1831 
1832     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1833     // The requirement is that
1834     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1835     //     = FalseProb for original BB.
1836     // Assuming the original probabilities are A and B, one choice is to set
1837     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
1838     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
1839     // TrueProb for BB1 * FalseProb for TmpBB.
1840 
1841     auto NewTrueProb = TProb + FProb / 2;
1842     auto NewFalseProb = FProb / 2;
1843     // Emit the LHS condition.
1844     FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1845                          NewTrueProb, NewFalseProb, InvertCond);
1846 
1847     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
1848     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
1849     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1850     // Emit the RHS condition into TmpBB.
1851     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1852                          Probs[0], Probs[1], InvertCond);
1853   }
1854 }
1855 
1856 /// If the set of cases should be emitted as a series of branches, return true.
1857 /// If we should emit this as a bunch of and/or'd together conditions, return
1858 /// false.
1859 bool
1860 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
1861   if (Cases.size() != 2) return true;
1862 
1863   // If this is two comparisons of the same values or'd or and'd together, they
1864   // will get folded into a single comparison, so don't emit two blocks.
1865   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1866        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1867       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1868        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1869     return false;
1870   }
1871 
1872   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1873   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1874   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1875       Cases[0].CC == Cases[1].CC &&
1876       isa<Constant>(Cases[0].CmpRHS) &&
1877       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1878     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1879       return false;
1880     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1881       return false;
1882   }
1883 
1884   return true;
1885 }
1886 
1887 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
1888   MachineBasicBlock *BrMBB = FuncInfo.MBB;
1889 
1890   // Update machine-CFG edges.
1891   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1892 
1893   if (I.isUnconditional()) {
1894     // Update machine-CFG edges.
1895     BrMBB->addSuccessor(Succ0MBB);
1896 
1897     // If this is not a fall-through branch or optimizations are switched off,
1898     // emit the branch.
1899     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
1900       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
1901                               MVT::Other, getControlRoot(),
1902                               DAG.getBasicBlock(Succ0MBB)));
1903 
1904     return;
1905   }
1906 
1907   // If this condition is one of the special cases we handle, do special stuff
1908   // now.
1909   const Value *CondVal = I.getCondition();
1910   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1911 
1912   // If this is a series of conditions that are or'd or and'd together, emit
1913   // this as a sequence of branches instead of setcc's with and/or operations.
1914   // As long as jumps are not expensive, this should improve performance.
1915   // For example, instead of something like:
1916   //     cmp A, B
1917   //     C = seteq
1918   //     cmp D, E
1919   //     F = setle
1920   //     or C, F
1921   //     jnz foo
1922   // Emit:
1923   //     cmp A, B
1924   //     je foo
1925   //     cmp D, E
1926   //     jle foo
1927   if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1928     Instruction::BinaryOps Opcode = BOp->getOpcode();
1929     if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
1930         !I.getMetadata(LLVMContext::MD_unpredictable) &&
1931         (Opcode == Instruction::And || Opcode == Instruction::Or)) {
1932       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1933                            Opcode,
1934                            getEdgeProbability(BrMBB, Succ0MBB),
1935                            getEdgeProbability(BrMBB, Succ1MBB),
1936                            /*InvertCond=*/false);
1937       // If the compares in later blocks need to use values not currently
1938       // exported from this block, export them now.  This block should always
1939       // be the first entry.
1940       assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
1941 
1942       // Allow some cases to be rejected.
1943       if (ShouldEmitAsBranches(SwitchCases)) {
1944         for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1945           ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1946           ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1947         }
1948 
1949         // Emit the branch for this block.
1950         visitSwitchCase(SwitchCases[0], BrMBB);
1951         SwitchCases.erase(SwitchCases.begin());
1952         return;
1953       }
1954 
1955       // Okay, we decided not to do this, remove any inserted MBB's and clear
1956       // SwitchCases.
1957       for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1958         FuncInfo.MF->erase(SwitchCases[i].ThisBB);
1959 
1960       SwitchCases.clear();
1961     }
1962   }
1963 
1964   // Create a CaseBlock record representing this branch.
1965   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
1966                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
1967 
1968   // Use visitSwitchCase to actually insert the fast branch sequence for this
1969   // cond branch.
1970   visitSwitchCase(CB, BrMBB);
1971 }
1972 
1973 /// visitSwitchCase - Emits the necessary code to represent a single node in
1974 /// the binary search tree resulting from lowering a switch instruction.
1975 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1976                                           MachineBasicBlock *SwitchBB) {
1977   SDValue Cond;
1978   SDValue CondLHS = getValue(CB.CmpLHS);
1979   SDLoc dl = CB.DL;
1980 
1981   // Build the setcc now.
1982   if (!CB.CmpMHS) {
1983     // Fold "(X == true)" to X and "(X == false)" to !X to
1984     // handle common cases produced by branch lowering.
1985     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
1986         CB.CC == ISD::SETEQ)
1987       Cond = CondLHS;
1988     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
1989              CB.CC == ISD::SETEQ) {
1990       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
1991       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
1992     } else
1993       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1994   } else {
1995     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1996 
1997     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1998     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
1999 
2000     SDValue CmpOp = getValue(CB.CmpMHS);
2001     EVT VT = CmpOp.getValueType();
2002 
2003     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2004       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2005                           ISD::SETLE);
2006     } else {
2007       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2008                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2009       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2010                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2011     }
2012   }
2013 
2014   // Update successor info
2015   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2016   // TrueBB and FalseBB are always different unless the incoming IR is
2017   // degenerate. This only happens when running llc on weird IR.
2018   if (CB.TrueBB != CB.FalseBB)
2019     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2020   SwitchBB->normalizeSuccProbs();
2021 
2022   // If the lhs block is the next block, invert the condition so that we can
2023   // fall through to the lhs instead of the rhs block.
2024   if (CB.TrueBB == NextBlock(SwitchBB)) {
2025     std::swap(CB.TrueBB, CB.FalseBB);
2026     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2027     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2028   }
2029 
2030   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2031                                MVT::Other, getControlRoot(), Cond,
2032                                DAG.getBasicBlock(CB.TrueBB));
2033 
2034   // Insert the false branch. Do this even if it's a fall through branch,
2035   // this makes it easier to do DAG optimizations which require inverting
2036   // the branch condition.
2037   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2038                        DAG.getBasicBlock(CB.FalseBB));
2039 
2040   DAG.setRoot(BrCond);
2041 }
2042 
2043 /// visitJumpTable - Emit JumpTable node in the current MBB
2044 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
2045   // Emit the code for the jump table
2046   assert(JT.Reg != -1U && "Should lower JT Header first!");
2047   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2048   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2049                                      JT.Reg, PTy);
2050   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2051   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2052                                     MVT::Other, Index.getValue(1),
2053                                     Table, Index);
2054   DAG.setRoot(BrJumpTable);
2055 }
2056 
2057 /// visitJumpTableHeader - This function emits necessary code to produce index
2058 /// in the JumpTable from switch case.
2059 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
2060                                                JumpTableHeader &JTH,
2061                                                MachineBasicBlock *SwitchBB) {
2062   SDLoc dl = getCurSDLoc();
2063 
2064   // Subtract the lowest switch case value from the value being switched on and
2065   // conditional branch to default mbb if the result is greater than the
2066   // difference between smallest and largest cases.
2067   SDValue SwitchOp = getValue(JTH.SValue);
2068   EVT VT = SwitchOp.getValueType();
2069   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2070                             DAG.getConstant(JTH.First, dl, VT));
2071 
2072   // The SDNode we just created, which holds the value being switched on minus
2073   // the smallest case value, needs to be copied to a virtual register so it
2074   // can be used as an index into the jump table in a subsequent basic block.
2075   // This value may be smaller or larger than the target's pointer type, and
2076   // therefore require extension or truncating.
2077   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2078   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2079 
2080   unsigned JumpTableReg =
2081       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2082   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2083                                     JumpTableReg, SwitchOp);
2084   JT.Reg = JumpTableReg;
2085 
2086   // Emit the range check for the jump table, and branch to the default block
2087   // for the switch statement if the value being switched on exceeds the largest
2088   // case in the switch.
2089   SDValue CMP = DAG.getSetCC(
2090       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2091                                  Sub.getValueType()),
2092       Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2093 
2094   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2095                                MVT::Other, CopyTo, CMP,
2096                                DAG.getBasicBlock(JT.Default));
2097 
2098   // Avoid emitting unnecessary branches to the next block.
2099   if (JT.MBB != NextBlock(SwitchBB))
2100     BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2101                          DAG.getBasicBlock(JT.MBB));
2102 
2103   DAG.setRoot(BrCond);
2104 }
2105 
2106 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2107 /// variable if there exists one.
2108 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2109                                  SDValue &Chain) {
2110   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2111   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2112   MachineFunction &MF = DAG.getMachineFunction();
2113   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2114   MachineSDNode *Node =
2115       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2116   if (Global) {
2117     MachinePointerInfo MPInfo(Global);
2118     MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
2119     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2120                  MachineMemOperand::MODereferenceable;
2121     *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, PtrTy.getSizeInBits() / 8,
2122                                        DAG.getEVTAlignment(PtrTy));
2123     Node->setMemRefs(MemRefs, MemRefs + 1);
2124   }
2125   return SDValue(Node, 0);
2126 }
2127 
2128 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2129 /// tail spliced into a stack protector check success bb.
2130 ///
2131 /// For a high level explanation of how this fits into the stack protector
2132 /// generation see the comment on the declaration of class
2133 /// StackProtectorDescriptor.
2134 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2135                                                   MachineBasicBlock *ParentBB) {
2136 
2137   // First create the loads to the guard/stack slot for the comparison.
2138   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2139   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2140 
2141   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2142   int FI = MFI.getStackProtectorIndex();
2143 
2144   SDValue Guard;
2145   SDLoc dl = getCurSDLoc();
2146   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2147   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2148   unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext()));
2149 
2150   // Generate code to load the content of the guard slot.
2151   SDValue GuardVal = DAG.getLoad(
2152       PtrTy, dl, DAG.getEntryNode(), StackSlotPtr,
2153       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2154       MachineMemOperand::MOVolatile);
2155 
2156   if (TLI.useStackGuardXorFP())
2157     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2158 
2159   // Retrieve guard check function, nullptr if instrumentation is inlined.
2160   if (const Value *GuardCheck = TLI.getSSPStackGuardCheck(M)) {
2161     // The target provides a guard check function to validate the guard value.
2162     // Generate a call to that function with the content of the guard slot as
2163     // argument.
2164     auto *Fn = cast<Function>(GuardCheck);
2165     FunctionType *FnTy = Fn->getFunctionType();
2166     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2167 
2168     TargetLowering::ArgListTy Args;
2169     TargetLowering::ArgListEntry Entry;
2170     Entry.Node = GuardVal;
2171     Entry.Ty = FnTy->getParamType(0);
2172     if (Fn->hasAttribute(1, Attribute::AttrKind::InReg))
2173       Entry.IsInReg = true;
2174     Args.push_back(Entry);
2175 
2176     TargetLowering::CallLoweringInfo CLI(DAG);
2177     CLI.setDebugLoc(getCurSDLoc())
2178       .setChain(DAG.getEntryNode())
2179       .setCallee(Fn->getCallingConv(), FnTy->getReturnType(),
2180                  getValue(GuardCheck), std::move(Args));
2181 
2182     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2183     DAG.setRoot(Result.second);
2184     return;
2185   }
2186 
2187   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2188   // Otherwise, emit a volatile load to retrieve the stack guard value.
2189   SDValue Chain = DAG.getEntryNode();
2190   if (TLI.useLoadStackGuardNode()) {
2191     Guard = getLoadStackGuard(DAG, dl, Chain);
2192   } else {
2193     const Value *IRGuard = TLI.getSDagStackGuard(M);
2194     SDValue GuardPtr = getValue(IRGuard);
2195 
2196     Guard =
2197         DAG.getLoad(PtrTy, dl, Chain, GuardPtr, MachinePointerInfo(IRGuard, 0),
2198                     Align, MachineMemOperand::MOVolatile);
2199   }
2200 
2201   // Perform the comparison via a subtract/getsetcc.
2202   EVT VT = Guard.getValueType();
2203   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, GuardVal);
2204 
2205   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2206                                                         *DAG.getContext(),
2207                                                         Sub.getValueType()),
2208                              Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
2209 
2210   // If the sub is not 0, then we know the guard/stackslot do not equal, so
2211   // branch to failure MBB.
2212   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2213                                MVT::Other, GuardVal.getOperand(0),
2214                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2215   // Otherwise branch to success MBB.
2216   SDValue Br = DAG.getNode(ISD::BR, dl,
2217                            MVT::Other, BrCond,
2218                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2219 
2220   DAG.setRoot(Br);
2221 }
2222 
2223 /// Codegen the failure basic block for a stack protector check.
2224 ///
2225 /// A failure stack protector machine basic block consists simply of a call to
2226 /// __stack_chk_fail().
2227 ///
2228 /// For a high level explanation of how this fits into the stack protector
2229 /// generation see the comment on the declaration of class
2230 /// StackProtectorDescriptor.
2231 void
2232 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2233   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2234   SDValue Chain =
2235       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2236                       None, false, getCurSDLoc(), false, false).second;
2237   DAG.setRoot(Chain);
2238 }
2239 
2240 /// visitBitTestHeader - This function emits necessary code to produce value
2241 /// suitable for "bit tests"
2242 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2243                                              MachineBasicBlock *SwitchBB) {
2244   SDLoc dl = getCurSDLoc();
2245 
2246   // Subtract the minimum value
2247   SDValue SwitchOp = getValue(B.SValue);
2248   EVT VT = SwitchOp.getValueType();
2249   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2250                             DAG.getConstant(B.First, dl, VT));
2251 
2252   // Check range
2253   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2254   SDValue RangeCmp = DAG.getSetCC(
2255       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2256                                  Sub.getValueType()),
2257       Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
2258 
2259   // Determine the type of the test operands.
2260   bool UsePtrType = false;
2261   if (!TLI.isTypeLegal(VT))
2262     UsePtrType = true;
2263   else {
2264     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2265       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2266         // Switch table case range are encoded into series of masks.
2267         // Just use pointer type, it's guaranteed to fit.
2268         UsePtrType = true;
2269         break;
2270       }
2271   }
2272   if (UsePtrType) {
2273     VT = TLI.getPointerTy(DAG.getDataLayout());
2274     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2275   }
2276 
2277   B.RegVT = VT.getSimpleVT();
2278   B.Reg = FuncInfo.CreateReg(B.RegVT);
2279   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2280 
2281   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2282 
2283   addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2284   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2285   SwitchBB->normalizeSuccProbs();
2286 
2287   SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
2288                                 MVT::Other, CopyTo, RangeCmp,
2289                                 DAG.getBasicBlock(B.Default));
2290 
2291   // Avoid emitting unnecessary branches to the next block.
2292   if (MBB != NextBlock(SwitchBB))
2293     BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
2294                           DAG.getBasicBlock(MBB));
2295 
2296   DAG.setRoot(BrRange);
2297 }
2298 
2299 /// visitBitTestCase - this function produces one "bit test"
2300 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2301                                            MachineBasicBlock* NextMBB,
2302                                            BranchProbability BranchProbToNext,
2303                                            unsigned Reg,
2304                                            BitTestCase &B,
2305                                            MachineBasicBlock *SwitchBB) {
2306   SDLoc dl = getCurSDLoc();
2307   MVT VT = BB.RegVT;
2308   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2309   SDValue Cmp;
2310   unsigned PopCount = countPopulation(B.Mask);
2311   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2312   if (PopCount == 1) {
2313     // Testing for a single bit; just compare the shift count with what it
2314     // would need to be to shift a 1 bit in that position.
2315     Cmp = DAG.getSetCC(
2316         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2317         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2318         ISD::SETEQ);
2319   } else if (PopCount == BB.Range) {
2320     // There is only one zero bit in the range, test for it directly.
2321     Cmp = DAG.getSetCC(
2322         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2323         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2324         ISD::SETNE);
2325   } else {
2326     // Make desired shift
2327     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2328                                     DAG.getConstant(1, dl, VT), ShiftOp);
2329 
2330     // Emit bit tests and jumps
2331     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2332                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2333     Cmp = DAG.getSetCC(
2334         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2335         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2336   }
2337 
2338   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2339   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2340   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2341   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2342   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2343   // one as they are relative probabilities (and thus work more like weights),
2344   // and hence we need to normalize them to let the sum of them become one.
2345   SwitchBB->normalizeSuccProbs();
2346 
2347   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2348                               MVT::Other, getControlRoot(),
2349                               Cmp, DAG.getBasicBlock(B.TargetBB));
2350 
2351   // Avoid emitting unnecessary branches to the next block.
2352   if (NextMBB != NextBlock(SwitchBB))
2353     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2354                         DAG.getBasicBlock(NextMBB));
2355 
2356   DAG.setRoot(BrAnd);
2357 }
2358 
2359 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2360   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2361 
2362   // Retrieve successors. Look through artificial IR level blocks like
2363   // catchswitch for successors.
2364   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2365   const BasicBlock *EHPadBB = I.getSuccessor(1);
2366 
2367   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2368   // have to do anything here to lower funclet bundles.
2369   assert(!I.hasOperandBundlesOtherThan(
2370              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2371          "Cannot lower invokes with arbitrary operand bundles yet!");
2372 
2373   const Value *Callee(I.getCalledValue());
2374   const Function *Fn = dyn_cast<Function>(Callee);
2375   if (isa<InlineAsm>(Callee))
2376     visitInlineAsm(&I);
2377   else if (Fn && Fn->isIntrinsic()) {
2378     switch (Fn->getIntrinsicID()) {
2379     default:
2380       llvm_unreachable("Cannot invoke this intrinsic");
2381     case Intrinsic::donothing:
2382       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2383       break;
2384     case Intrinsic::experimental_patchpoint_void:
2385     case Intrinsic::experimental_patchpoint_i64:
2386       visitPatchpoint(&I, EHPadBB);
2387       break;
2388     case Intrinsic::experimental_gc_statepoint:
2389       LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
2390       break;
2391     }
2392   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2393     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2394     // Eventually we will support lowering the @llvm.experimental.deoptimize
2395     // intrinsic, and right now there are no plans to support other intrinsics
2396     // with deopt state.
2397     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2398   } else {
2399     LowerCallTo(&I, getValue(Callee), false, EHPadBB);
2400   }
2401 
2402   // If the value of the invoke is used outside of its defining block, make it
2403   // available as a virtual register.
2404   // We already took care of the exported value for the statepoint instruction
2405   // during call to the LowerStatepoint.
2406   if (!isStatepoint(I)) {
2407     CopyToExportRegsIfNeeded(&I);
2408   }
2409 
2410   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2411   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2412   BranchProbability EHPadBBProb =
2413       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2414           : BranchProbability::getZero();
2415   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2416 
2417   // Update successor info.
2418   addSuccessorWithProb(InvokeMBB, Return);
2419   for (auto &UnwindDest : UnwindDests) {
2420     UnwindDest.first->setIsEHPad();
2421     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2422   }
2423   InvokeMBB->normalizeSuccProbs();
2424 
2425   // Drop into normal successor.
2426   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2427                           MVT::Other, getControlRoot(),
2428                           DAG.getBasicBlock(Return)));
2429 }
2430 
2431 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2432   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2433 }
2434 
2435 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2436   assert(FuncInfo.MBB->isEHPad() &&
2437          "Call to landingpad not in landing pad!");
2438 
2439   MachineBasicBlock *MBB = FuncInfo.MBB;
2440   addLandingPadInfo(LP, *MBB);
2441 
2442   // If there aren't registers to copy the values into (e.g., during SjLj
2443   // exceptions), then don't bother to create these DAG nodes.
2444   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2445   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
2446   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
2447       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
2448     return;
2449 
2450   // If landingpad's return type is token type, we don't create DAG nodes
2451   // for its exception pointer and selector value. The extraction of exception
2452   // pointer or selector value from token type landingpads is not currently
2453   // supported.
2454   if (LP.getType()->isTokenTy())
2455     return;
2456 
2457   SmallVector<EVT, 2> ValueVTs;
2458   SDLoc dl = getCurSDLoc();
2459   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
2460   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
2461 
2462   // Get the two live-in registers as SDValues. The physregs have already been
2463   // copied into virtual registers.
2464   SDValue Ops[2];
2465   if (FuncInfo.ExceptionPointerVirtReg) {
2466     Ops[0] = DAG.getZExtOrTrunc(
2467         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2468                            FuncInfo.ExceptionPointerVirtReg,
2469                            TLI.getPointerTy(DAG.getDataLayout())),
2470         dl, ValueVTs[0]);
2471   } else {
2472     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
2473   }
2474   Ops[1] = DAG.getZExtOrTrunc(
2475       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2476                          FuncInfo.ExceptionSelectorVirtReg,
2477                          TLI.getPointerTy(DAG.getDataLayout())),
2478       dl, ValueVTs[1]);
2479 
2480   // Merge into one.
2481   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
2482                             DAG.getVTList(ValueVTs), Ops);
2483   setValue(&LP, Res);
2484 }
2485 
2486 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2487 #ifndef NDEBUG
2488   for (const CaseCluster &CC : Clusters)
2489     assert(CC.Low == CC.High && "Input clusters must be single-case");
2490 #endif
2491 
2492   std::sort(Clusters.begin(), Clusters.end(),
2493             [](const CaseCluster &a, const CaseCluster &b) {
2494     return a.Low->getValue().slt(b.Low->getValue());
2495   });
2496 
2497   // Merge adjacent clusters with the same destination.
2498   const unsigned N = Clusters.size();
2499   unsigned DstIndex = 0;
2500   for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2501     CaseCluster &CC = Clusters[SrcIndex];
2502     const ConstantInt *CaseVal = CC.Low;
2503     MachineBasicBlock *Succ = CC.MBB;
2504 
2505     if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2506         (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
2507       // If this case has the same successor and is a neighbour, merge it into
2508       // the previous cluster.
2509       Clusters[DstIndex - 1].High = CaseVal;
2510       Clusters[DstIndex - 1].Prob += CC.Prob;
2511     } else {
2512       std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2513                    sizeof(Clusters[SrcIndex]));
2514     }
2515   }
2516   Clusters.resize(DstIndex);
2517 }
2518 
2519 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2520                                            MachineBasicBlock *Last) {
2521   // Update JTCases.
2522   for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2523     if (JTCases[i].first.HeaderBB == First)
2524       JTCases[i].first.HeaderBB = Last;
2525 
2526   // Update BitTestCases.
2527   for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2528     if (BitTestCases[i].Parent == First)
2529       BitTestCases[i].Parent = Last;
2530 }
2531 
2532 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
2533   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
2534 
2535   // Update machine-CFG edges with unique successors.
2536   SmallSet<BasicBlock*, 32> Done;
2537   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2538     BasicBlock *BB = I.getSuccessor(i);
2539     bool Inserted = Done.insert(BB).second;
2540     if (!Inserted)
2541         continue;
2542 
2543     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
2544     addSuccessorWithProb(IndirectBrMBB, Succ);
2545   }
2546   IndirectBrMBB->normalizeSuccProbs();
2547 
2548   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
2549                           MVT::Other, getControlRoot(),
2550                           getValue(I.getAddress())));
2551 }
2552 
2553 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2554   if (DAG.getTarget().Options.TrapUnreachable)
2555     DAG.setRoot(
2556         DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2557 }
2558 
2559 void SelectionDAGBuilder::visitFSub(const User &I) {
2560   // -0.0 - X --> fneg
2561   Type *Ty = I.getType();
2562   if (isa<Constant>(I.getOperand(0)) &&
2563       I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2564     SDValue Op2 = getValue(I.getOperand(1));
2565     setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
2566                              Op2.getValueType(), Op2));
2567     return;
2568   }
2569 
2570   visitBinary(I, ISD::FSUB);
2571 }
2572 
2573 /// Checks if the given instruction performs a vector reduction, in which case
2574 /// we have the freedom to alter the elements in the result as long as the
2575 /// reduction of them stays unchanged.
2576 static bool isVectorReductionOp(const User *I) {
2577   const Instruction *Inst = dyn_cast<Instruction>(I);
2578   if (!Inst || !Inst->getType()->isVectorTy())
2579     return false;
2580 
2581   auto OpCode = Inst->getOpcode();
2582   switch (OpCode) {
2583   case Instruction::Add:
2584   case Instruction::Mul:
2585   case Instruction::And:
2586   case Instruction::Or:
2587   case Instruction::Xor:
2588     break;
2589   case Instruction::FAdd:
2590   case Instruction::FMul:
2591     if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2592       if (FPOp->getFastMathFlags().isFast())
2593         break;
2594     LLVM_FALLTHROUGH;
2595   default:
2596     return false;
2597   }
2598 
2599   unsigned ElemNum = Inst->getType()->getVectorNumElements();
2600   unsigned ElemNumToReduce = ElemNum;
2601 
2602   // Do DFS search on the def-use chain from the given instruction. We only
2603   // allow four kinds of operations during the search until we reach the
2604   // instruction that extracts the first element from the vector:
2605   //
2606   //   1. The reduction operation of the same opcode as the given instruction.
2607   //
2608   //   2. PHI node.
2609   //
2610   //   3. ShuffleVector instruction together with a reduction operation that
2611   //      does a partial reduction.
2612   //
2613   //   4. ExtractElement that extracts the first element from the vector, and we
2614   //      stop searching the def-use chain here.
2615   //
2616   // 3 & 4 above perform a reduction on all elements of the vector. We push defs
2617   // from 1-3 to the stack to continue the DFS. The given instruction is not
2618   // a reduction operation if we meet any other instructions other than those
2619   // listed above.
2620 
2621   SmallVector<const User *, 16> UsersToVisit{Inst};
2622   SmallPtrSet<const User *, 16> Visited;
2623   bool ReduxExtracted = false;
2624 
2625   while (!UsersToVisit.empty()) {
2626     auto User = UsersToVisit.back();
2627     UsersToVisit.pop_back();
2628     if (!Visited.insert(User).second)
2629       continue;
2630 
2631     for (const auto &U : User->users()) {
2632       auto Inst = dyn_cast<Instruction>(U);
2633       if (!Inst)
2634         return false;
2635 
2636       if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) {
2637         if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2638           if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast())
2639             return false;
2640         UsersToVisit.push_back(U);
2641       } else if (const ShuffleVectorInst *ShufInst =
2642                      dyn_cast<ShuffleVectorInst>(U)) {
2643         // Detect the following pattern: A ShuffleVector instruction together
2644         // with a reduction that do partial reduction on the first and second
2645         // ElemNumToReduce / 2 elements, and store the result in
2646         // ElemNumToReduce / 2 elements in another vector.
2647 
2648         unsigned ResultElements = ShufInst->getType()->getVectorNumElements();
2649         if (ResultElements < ElemNum)
2650           return false;
2651 
2652         if (ElemNumToReduce == 1)
2653           return false;
2654         if (!isa<UndefValue>(U->getOperand(1)))
2655           return false;
2656         for (unsigned i = 0; i < ElemNumToReduce / 2; ++i)
2657           if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2))
2658             return false;
2659         for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i)
2660           if (ShufInst->getMaskValue(i) != -1)
2661             return false;
2662 
2663         // There is only one user of this ShuffleVector instruction, which
2664         // must be a reduction operation.
2665         if (!U->hasOneUse())
2666           return false;
2667 
2668         auto U2 = dyn_cast<Instruction>(*U->user_begin());
2669         if (!U2 || U2->getOpcode() != OpCode)
2670           return false;
2671 
2672         // Check operands of the reduction operation.
2673         if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) ||
2674             (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) {
2675           UsersToVisit.push_back(U2);
2676           ElemNumToReduce /= 2;
2677         } else
2678           return false;
2679       } else if (isa<ExtractElementInst>(U)) {
2680         // At this moment we should have reduced all elements in the vector.
2681         if (ElemNumToReduce != 1)
2682           return false;
2683 
2684         const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1));
2685         if (!Val || Val->getZExtValue() != 0)
2686           return false;
2687 
2688         ReduxExtracted = true;
2689       } else
2690         return false;
2691     }
2692   }
2693   return ReduxExtracted;
2694 }
2695 
2696 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
2697   SDValue Op1 = getValue(I.getOperand(0));
2698   SDValue Op2 = getValue(I.getOperand(1));
2699 
2700   bool nuw = false;
2701   bool nsw = false;
2702   bool exact = false;
2703   bool vec_redux = false;
2704   FastMathFlags FMF;
2705 
2706   if (const OverflowingBinaryOperator *OFBinOp =
2707           dyn_cast<const OverflowingBinaryOperator>(&I)) {
2708     nuw = OFBinOp->hasNoUnsignedWrap();
2709     nsw = OFBinOp->hasNoSignedWrap();
2710   }
2711   if (const PossiblyExactOperator *ExactOp =
2712           dyn_cast<const PossiblyExactOperator>(&I))
2713     exact = ExactOp->isExact();
2714   if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2715     FMF = FPOp->getFastMathFlags();
2716 
2717   if (isVectorReductionOp(&I)) {
2718     vec_redux = true;
2719     DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n");
2720   }
2721 
2722   SDNodeFlags Flags;
2723   Flags.setExact(exact);
2724   Flags.setNoSignedWrap(nsw);
2725   Flags.setNoUnsignedWrap(nuw);
2726   Flags.setVectorReduction(vec_redux);
2727   Flags.setAllowReciprocal(FMF.allowReciprocal());
2728   Flags.setAllowContract(FMF.allowContract());
2729   Flags.setNoInfs(FMF.noInfs());
2730   Flags.setNoNaNs(FMF.noNaNs());
2731   Flags.setNoSignedZeros(FMF.noSignedZeros());
2732   Flags.setUnsafeAlgebra(FMF.isFast());
2733 
2734   SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2735                                      Op1, Op2, Flags);
2736   setValue(&I, BinNodeValue);
2737 }
2738 
2739 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
2740   SDValue Op1 = getValue(I.getOperand(0));
2741   SDValue Op2 = getValue(I.getOperand(1));
2742 
2743   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2744       Op2.getValueType(), DAG.getDataLayout());
2745 
2746   // Coerce the shift amount to the right type if we can.
2747   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
2748     unsigned ShiftSize = ShiftTy.getSizeInBits();
2749     unsigned Op2Size = Op2.getValueSizeInBits();
2750     SDLoc DL = getCurSDLoc();
2751 
2752     // If the operand is smaller than the shift count type, promote it.
2753     if (ShiftSize > Op2Size)
2754       Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
2755 
2756     // If the operand is larger than the shift count type but the shift
2757     // count type has enough bits to represent any shift value, truncate
2758     // it now. This is a common case and it exposes the truncate to
2759     // optimization early.
2760     else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits()))
2761       Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2762     // Otherwise we'll need to temporarily settle for some other convenient
2763     // type.  Type legalization will make adjustments once the shiftee is split.
2764     else
2765       Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
2766   }
2767 
2768   bool nuw = false;
2769   bool nsw = false;
2770   bool exact = false;
2771 
2772   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2773 
2774     if (const OverflowingBinaryOperator *OFBinOp =
2775             dyn_cast<const OverflowingBinaryOperator>(&I)) {
2776       nuw = OFBinOp->hasNoUnsignedWrap();
2777       nsw = OFBinOp->hasNoSignedWrap();
2778     }
2779     if (const PossiblyExactOperator *ExactOp =
2780             dyn_cast<const PossiblyExactOperator>(&I))
2781       exact = ExactOp->isExact();
2782   }
2783   SDNodeFlags Flags;
2784   Flags.setExact(exact);
2785   Flags.setNoSignedWrap(nsw);
2786   Flags.setNoUnsignedWrap(nuw);
2787   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2788                             Flags);
2789   setValue(&I, Res);
2790 }
2791 
2792 void SelectionDAGBuilder::visitSDiv(const User &I) {
2793   SDValue Op1 = getValue(I.getOperand(0));
2794   SDValue Op2 = getValue(I.getOperand(1));
2795 
2796   SDNodeFlags Flags;
2797   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2798                  cast<PossiblyExactOperator>(&I)->isExact());
2799   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2800                            Op2, Flags));
2801 }
2802 
2803 void SelectionDAGBuilder::visitICmp(const User &I) {
2804   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2805   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2806     predicate = IC->getPredicate();
2807   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2808     predicate = ICmpInst::Predicate(IC->getPredicate());
2809   SDValue Op1 = getValue(I.getOperand(0));
2810   SDValue Op2 = getValue(I.getOperand(1));
2811   ISD::CondCode Opcode = getICmpCondCode(predicate);
2812 
2813   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2814                                                         I.getType());
2815   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
2816 }
2817 
2818 void SelectionDAGBuilder::visitFCmp(const User &I) {
2819   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2820   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2821     predicate = FC->getPredicate();
2822   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2823     predicate = FCmpInst::Predicate(FC->getPredicate());
2824   SDValue Op1 = getValue(I.getOperand(0));
2825   SDValue Op2 = getValue(I.getOperand(1));
2826   ISD::CondCode Condition = getFCmpCondCode(predicate);
2827 
2828   // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them.
2829   // FIXME: We should propagate the fast-math-flags to the DAG node itself for
2830   // further optimization, but currently FMF is only applicable to binary nodes.
2831   if (TM.Options.NoNaNsFPMath)
2832     Condition = getFCmpCodeWithoutNaN(Condition);
2833   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2834                                                         I.getType());
2835   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
2836 }
2837 
2838 // Check if the condition of the select has one use or two users that are both
2839 // selects with the same condition.
2840 static bool hasOnlySelectUsers(const Value *Cond) {
2841   return llvm::all_of(Cond->users(), [](const Value *V) {
2842     return isa<SelectInst>(V);
2843   });
2844 }
2845 
2846 void SelectionDAGBuilder::visitSelect(const User &I) {
2847   SmallVector<EVT, 4> ValueVTs;
2848   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2849                   ValueVTs);
2850   unsigned NumValues = ValueVTs.size();
2851   if (NumValues == 0) return;
2852 
2853   SmallVector<SDValue, 4> Values(NumValues);
2854   SDValue Cond     = getValue(I.getOperand(0));
2855   SDValue LHSVal   = getValue(I.getOperand(1));
2856   SDValue RHSVal   = getValue(I.getOperand(2));
2857   auto BaseOps = {Cond};
2858   ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2859     ISD::VSELECT : ISD::SELECT;
2860 
2861   // Min/max matching is only viable if all output VTs are the same.
2862   if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2863     EVT VT = ValueVTs[0];
2864     LLVMContext &Ctx = *DAG.getContext();
2865     auto &TLI = DAG.getTargetLoweringInfo();
2866 
2867     // We care about the legality of the operation after it has been type
2868     // legalized.
2869     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal &&
2870            VT != TLI.getTypeToTransformTo(Ctx, VT))
2871       VT = TLI.getTypeToTransformTo(Ctx, VT);
2872 
2873     // If the vselect is legal, assume we want to leave this as a vector setcc +
2874     // vselect. Otherwise, if this is going to be scalarized, we want to see if
2875     // min/max is legal on the scalar type.
2876     bool UseScalarMinMax = VT.isVector() &&
2877       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
2878 
2879     Value *LHS, *RHS;
2880     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2881     ISD::NodeType Opc = ISD::DELETED_NODE;
2882     switch (SPR.Flavor) {
2883     case SPF_UMAX:    Opc = ISD::UMAX; break;
2884     case SPF_UMIN:    Opc = ISD::UMIN; break;
2885     case SPF_SMAX:    Opc = ISD::SMAX; break;
2886     case SPF_SMIN:    Opc = ISD::SMIN; break;
2887     case SPF_FMINNUM:
2888       switch (SPR.NaNBehavior) {
2889       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2890       case SPNB_RETURNS_NAN:   Opc = ISD::FMINNAN; break;
2891       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
2892       case SPNB_RETURNS_ANY: {
2893         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
2894           Opc = ISD::FMINNUM;
2895         else if (TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT))
2896           Opc = ISD::FMINNAN;
2897         else if (UseScalarMinMax)
2898           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
2899             ISD::FMINNUM : ISD::FMINNAN;
2900         break;
2901       }
2902       }
2903       break;
2904     case SPF_FMAXNUM:
2905       switch (SPR.NaNBehavior) {
2906       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2907       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXNAN; break;
2908       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
2909       case SPNB_RETURNS_ANY:
2910 
2911         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
2912           Opc = ISD::FMAXNUM;
2913         else if (TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT))
2914           Opc = ISD::FMAXNAN;
2915         else if (UseScalarMinMax)
2916           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
2917             ISD::FMAXNUM : ISD::FMAXNAN;
2918         break;
2919       }
2920       break;
2921     default: break;
2922     }
2923 
2924     if (Opc != ISD::DELETED_NODE &&
2925         (TLI.isOperationLegalOrCustom(Opc, VT) ||
2926          (UseScalarMinMax &&
2927           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
2928         // If the underlying comparison instruction is used by any other
2929         // instruction, the consumed instructions won't be destroyed, so it is
2930         // not profitable to convert to a min/max.
2931         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
2932       OpCode = Opc;
2933       LHSVal = getValue(LHS);
2934       RHSVal = getValue(RHS);
2935       BaseOps = {};
2936     }
2937   }
2938 
2939   for (unsigned i = 0; i != NumValues; ++i) {
2940     SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2941     Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2942     Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
2943     Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
2944                             LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2945                             Ops);
2946   }
2947 
2948   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
2949                            DAG.getVTList(ValueVTs), Values));
2950 }
2951 
2952 void SelectionDAGBuilder::visitTrunc(const User &I) {
2953   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2954   SDValue N = getValue(I.getOperand(0));
2955   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2956                                                         I.getType());
2957   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
2958 }
2959 
2960 void SelectionDAGBuilder::visitZExt(const User &I) {
2961   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2962   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2963   SDValue N = getValue(I.getOperand(0));
2964   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2965                                                         I.getType());
2966   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
2967 }
2968 
2969 void SelectionDAGBuilder::visitSExt(const User &I) {
2970   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2971   // SExt also can't be a cast to bool for same reason. So, nothing much to do
2972   SDValue N = getValue(I.getOperand(0));
2973   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2974                                                         I.getType());
2975   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
2976 }
2977 
2978 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
2979   // FPTrunc is never a no-op cast, no need to check
2980   SDValue N = getValue(I.getOperand(0));
2981   SDLoc dl = getCurSDLoc();
2982   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2983   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
2984   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2985                            DAG.getTargetConstant(
2986                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
2987 }
2988 
2989 void SelectionDAGBuilder::visitFPExt(const User &I) {
2990   // FPExt is never a no-op cast, no need to check
2991   SDValue N = getValue(I.getOperand(0));
2992   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2993                                                         I.getType());
2994   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
2995 }
2996 
2997 void SelectionDAGBuilder::visitFPToUI(const User &I) {
2998   // FPToUI is never a no-op cast, no need to check
2999   SDValue N = getValue(I.getOperand(0));
3000   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3001                                                         I.getType());
3002   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3003 }
3004 
3005 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3006   // FPToSI is never a no-op cast, no need to check
3007   SDValue N = getValue(I.getOperand(0));
3008   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3009                                                         I.getType());
3010   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3011 }
3012 
3013 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3014   // UIToFP is never a no-op cast, no need to check
3015   SDValue N = getValue(I.getOperand(0));
3016   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3017                                                         I.getType());
3018   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3019 }
3020 
3021 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3022   // SIToFP is never a no-op cast, no need to check
3023   SDValue N = getValue(I.getOperand(0));
3024   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3025                                                         I.getType());
3026   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3027 }
3028 
3029 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3030   // What to do depends on the size of the integer and the size of the pointer.
3031   // We can either truncate, zero extend, or no-op, accordingly.
3032   SDValue N = getValue(I.getOperand(0));
3033   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3034                                                         I.getType());
3035   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3036 }
3037 
3038 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3039   // What to do depends on the size of the integer and the size of the pointer.
3040   // We can either truncate, zero extend, or no-op, accordingly.
3041   SDValue N = getValue(I.getOperand(0));
3042   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3043                                                         I.getType());
3044   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3045 }
3046 
3047 void SelectionDAGBuilder::visitBitCast(const User &I) {
3048   SDValue N = getValue(I.getOperand(0));
3049   SDLoc dl = getCurSDLoc();
3050   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3051                                                         I.getType());
3052 
3053   // BitCast assures us that source and destination are the same size so this is
3054   // either a BITCAST or a no-op.
3055   if (DestVT != N.getValueType())
3056     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3057                              DestVT, N)); // convert types.
3058   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3059   // might fold any kind of constant expression to an integer constant and that
3060   // is not what we are looking for. Only recognize a bitcast of a genuine
3061   // constant integer as an opaque constant.
3062   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3063     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3064                                  /*isOpaque*/true));
3065   else
3066     setValue(&I, N);            // noop cast.
3067 }
3068 
3069 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3070   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3071   const Value *SV = I.getOperand(0);
3072   SDValue N = getValue(SV);
3073   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3074 
3075   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3076   unsigned DestAS = I.getType()->getPointerAddressSpace();
3077 
3078   if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3079     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3080 
3081   setValue(&I, N);
3082 }
3083 
3084 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3085   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3086   SDValue InVec = getValue(I.getOperand(0));
3087   SDValue InVal = getValue(I.getOperand(1));
3088   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3089                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3090   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3091                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3092                            InVec, InVal, InIdx));
3093 }
3094 
3095 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3096   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3097   SDValue InVec = getValue(I.getOperand(0));
3098   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3099                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3100   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3101                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3102                            InVec, InIdx));
3103 }
3104 
3105 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3106   SDValue Src1 = getValue(I.getOperand(0));
3107   SDValue Src2 = getValue(I.getOperand(1));
3108   SDLoc DL = getCurSDLoc();
3109 
3110   SmallVector<int, 8> Mask;
3111   ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3112   unsigned MaskNumElts = Mask.size();
3113 
3114   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3115   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3116   EVT SrcVT = Src1.getValueType();
3117   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3118 
3119   if (SrcNumElts == MaskNumElts) {
3120     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3121     return;
3122   }
3123 
3124   // Normalize the shuffle vector since mask and vector length don't match.
3125   if (SrcNumElts < MaskNumElts) {
3126     // Mask is longer than the source vectors. We can use concatenate vector to
3127     // make the mask and vectors lengths match.
3128 
3129     if (MaskNumElts % SrcNumElts == 0) {
3130       // Mask length is a multiple of the source vector length.
3131       // Check if the shuffle is some kind of concatenation of the input
3132       // vectors.
3133       unsigned NumConcat = MaskNumElts / SrcNumElts;
3134       bool IsConcat = true;
3135       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3136       for (unsigned i = 0; i != MaskNumElts; ++i) {
3137         int Idx = Mask[i];
3138         if (Idx < 0)
3139           continue;
3140         // Ensure the indices in each SrcVT sized piece are sequential and that
3141         // the same source is used for the whole piece.
3142         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3143             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3144              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3145           IsConcat = false;
3146           break;
3147         }
3148         // Remember which source this index came from.
3149         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3150       }
3151 
3152       // The shuffle is concatenating multiple vectors together. Just emit
3153       // a CONCAT_VECTORS operation.
3154       if (IsConcat) {
3155         SmallVector<SDValue, 8> ConcatOps;
3156         for (auto Src : ConcatSrcs) {
3157           if (Src < 0)
3158             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3159           else if (Src == 0)
3160             ConcatOps.push_back(Src1);
3161           else
3162             ConcatOps.push_back(Src2);
3163         }
3164         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3165         return;
3166       }
3167     }
3168 
3169     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3170     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3171     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3172                                     PaddedMaskNumElts);
3173 
3174     // Pad both vectors with undefs to make them the same length as the mask.
3175     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3176 
3177     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3178     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3179     MOps1[0] = Src1;
3180     MOps2[0] = Src2;
3181 
3182     Src1 = Src1.isUndef()
3183                ? DAG.getUNDEF(PaddedVT)
3184                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3185     Src2 = Src2.isUndef()
3186                ? DAG.getUNDEF(PaddedVT)
3187                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3188 
3189     // Readjust mask for new input vector length.
3190     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3191     for (unsigned i = 0; i != MaskNumElts; ++i) {
3192       int Idx = Mask[i];
3193       if (Idx >= (int)SrcNumElts)
3194         Idx -= SrcNumElts - PaddedMaskNumElts;
3195       MappedOps[i] = Idx;
3196     }
3197 
3198     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3199 
3200     // If the concatenated vector was padded, extract a subvector with the
3201     // correct number of elements.
3202     if (MaskNumElts != PaddedMaskNumElts)
3203       Result = DAG.getNode(
3204           ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3205           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
3206 
3207     setValue(&I, Result);
3208     return;
3209   }
3210 
3211   if (SrcNumElts > MaskNumElts) {
3212     // Analyze the access pattern of the vector to see if we can extract
3213     // two subvectors and do the shuffle.
3214     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3215     bool CanExtract = true;
3216     for (int Idx : Mask) {
3217       unsigned Input = 0;
3218       if (Idx < 0)
3219         continue;
3220 
3221       if (Idx >= (int)SrcNumElts) {
3222         Input = 1;
3223         Idx -= SrcNumElts;
3224       }
3225 
3226       // If all the indices come from the same MaskNumElts sized portion of
3227       // the sources we can use extract. Also make sure the extract wouldn't
3228       // extract past the end of the source.
3229       int NewStartIdx = alignDown(Idx, MaskNumElts);
3230       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3231           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3232         CanExtract = false;
3233       // Make sure we always update StartIdx as we use it to track if all
3234       // elements are undef.
3235       StartIdx[Input] = NewStartIdx;
3236     }
3237 
3238     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3239       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3240       return;
3241     }
3242     if (CanExtract) {
3243       // Extract appropriate subvector and generate a vector shuffle
3244       for (unsigned Input = 0; Input < 2; ++Input) {
3245         SDValue &Src = Input == 0 ? Src1 : Src2;
3246         if (StartIdx[Input] < 0)
3247           Src = DAG.getUNDEF(VT);
3248         else {
3249           Src = DAG.getNode(
3250               ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3251               DAG.getConstant(StartIdx[Input], DL,
3252                               TLI.getVectorIdxTy(DAG.getDataLayout())));
3253         }
3254       }
3255 
3256       // Calculate new mask.
3257       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3258       for (int &Idx : MappedOps) {
3259         if (Idx >= (int)SrcNumElts)
3260           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3261         else if (Idx >= 0)
3262           Idx -= StartIdx[0];
3263       }
3264 
3265       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3266       return;
3267     }
3268   }
3269 
3270   // We can't use either concat vectors or extract subvectors so fall back to
3271   // replacing the shuffle with extract and build vector.
3272   // to insert and build vector.
3273   EVT EltVT = VT.getVectorElementType();
3274   EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
3275   SmallVector<SDValue,8> Ops;
3276   for (int Idx : Mask) {
3277     SDValue Res;
3278 
3279     if (Idx < 0) {
3280       Res = DAG.getUNDEF(EltVT);
3281     } else {
3282       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3283       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3284 
3285       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
3286                         EltVT, Src, DAG.getConstant(Idx, DL, IdxVT));
3287     }
3288 
3289     Ops.push_back(Res);
3290   }
3291 
3292   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3293 }
3294 
3295 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3296   ArrayRef<unsigned> Indices;
3297   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3298     Indices = IV->getIndices();
3299   else
3300     Indices = cast<ConstantExpr>(&I)->getIndices();
3301 
3302   const Value *Op0 = I.getOperand(0);
3303   const Value *Op1 = I.getOperand(1);
3304   Type *AggTy = I.getType();
3305   Type *ValTy = Op1->getType();
3306   bool IntoUndef = isa<UndefValue>(Op0);
3307   bool FromUndef = isa<UndefValue>(Op1);
3308 
3309   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3310 
3311   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3312   SmallVector<EVT, 4> AggValueVTs;
3313   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3314   SmallVector<EVT, 4> ValValueVTs;
3315   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3316 
3317   unsigned NumAggValues = AggValueVTs.size();
3318   unsigned NumValValues = ValValueVTs.size();
3319   SmallVector<SDValue, 4> Values(NumAggValues);
3320 
3321   // Ignore an insertvalue that produces an empty object
3322   if (!NumAggValues) {
3323     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3324     return;
3325   }
3326 
3327   SDValue Agg = getValue(Op0);
3328   unsigned i = 0;
3329   // Copy the beginning value(s) from the original aggregate.
3330   for (; i != LinearIndex; ++i)
3331     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3332                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3333   // Copy values from the inserted value(s).
3334   if (NumValValues) {
3335     SDValue Val = getValue(Op1);
3336     for (; i != LinearIndex + NumValValues; ++i)
3337       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3338                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3339   }
3340   // Copy remaining value(s) from the original aggregate.
3341   for (; i != NumAggValues; ++i)
3342     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3343                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3344 
3345   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3346                            DAG.getVTList(AggValueVTs), Values));
3347 }
3348 
3349 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3350   ArrayRef<unsigned> Indices;
3351   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3352     Indices = EV->getIndices();
3353   else
3354     Indices = cast<ConstantExpr>(&I)->getIndices();
3355 
3356   const Value *Op0 = I.getOperand(0);
3357   Type *AggTy = Op0->getType();
3358   Type *ValTy = I.getType();
3359   bool OutOfUndef = isa<UndefValue>(Op0);
3360 
3361   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3362 
3363   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3364   SmallVector<EVT, 4> ValValueVTs;
3365   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3366 
3367   unsigned NumValValues = ValValueVTs.size();
3368 
3369   // Ignore a extractvalue that produces an empty object
3370   if (!NumValValues) {
3371     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3372     return;
3373   }
3374 
3375   SmallVector<SDValue, 4> Values(NumValValues);
3376 
3377   SDValue Agg = getValue(Op0);
3378   // Copy out the selected value(s).
3379   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3380     Values[i - LinearIndex] =
3381       OutOfUndef ?
3382         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3383         SDValue(Agg.getNode(), Agg.getResNo() + i);
3384 
3385   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3386                            DAG.getVTList(ValValueVTs), Values));
3387 }
3388 
3389 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3390   Value *Op0 = I.getOperand(0);
3391   // Note that the pointer operand may be a vector of pointers. Take the scalar
3392   // element which holds a pointer.
3393   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3394   SDValue N = getValue(Op0);
3395   SDLoc dl = getCurSDLoc();
3396 
3397   // Normalize Vector GEP - all scalar operands should be converted to the
3398   // splat vector.
3399   unsigned VectorWidth = I.getType()->isVectorTy() ?
3400     cast<VectorType>(I.getType())->getVectorNumElements() : 0;
3401 
3402   if (VectorWidth && !N.getValueType().isVector()) {
3403     LLVMContext &Context = *DAG.getContext();
3404     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth);
3405     N = DAG.getSplatBuildVector(VT, dl, N);
3406   }
3407 
3408   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3409        GTI != E; ++GTI) {
3410     const Value *Idx = GTI.getOperand();
3411     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3412       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3413       if (Field) {
3414         // N = N + Offset
3415         uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
3416 
3417         // In an inbounds GEP with an offset that is nonnegative even when
3418         // interpreted as signed, assume there is no unsigned overflow.
3419         SDNodeFlags Flags;
3420         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3421           Flags.setNoUnsignedWrap(true);
3422 
3423         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3424                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3425       }
3426     } else {
3427       MVT PtrTy =
3428           DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS);
3429       unsigned PtrSize = PtrTy.getSizeInBits();
3430       APInt ElementSize(PtrSize, DL->getTypeAllocSize(GTI.getIndexedType()));
3431 
3432       // If this is a scalar constant or a splat vector of constants,
3433       // handle it quickly.
3434       const auto *CI = dyn_cast<ConstantInt>(Idx);
3435       if (!CI && isa<ConstantDataVector>(Idx) &&
3436           cast<ConstantDataVector>(Idx)->getSplatValue())
3437         CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
3438 
3439       if (CI) {
3440         if (CI->isZero())
3441           continue;
3442         APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
3443         LLVMContext &Context = *DAG.getContext();
3444         SDValue OffsVal = VectorWidth ?
3445           DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, PtrTy, VectorWidth)) :
3446           DAG.getConstant(Offs, dl, PtrTy);
3447 
3448         // In an inbouds GEP with an offset that is nonnegative even when
3449         // interpreted as signed, assume there is no unsigned overflow.
3450         SDNodeFlags Flags;
3451         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3452           Flags.setNoUnsignedWrap(true);
3453 
3454         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3455         continue;
3456       }
3457 
3458       // N = N + Idx * ElementSize;
3459       SDValue IdxN = getValue(Idx);
3460 
3461       if (!IdxN.getValueType().isVector() && VectorWidth) {
3462         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), VectorWidth);
3463         IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3464       }
3465 
3466       // If the index is smaller or larger than intptr_t, truncate or extend
3467       // it.
3468       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3469 
3470       // If this is a multiply by a power of two, turn it into a shl
3471       // immediately.  This is a very common case.
3472       if (ElementSize != 1) {
3473         if (ElementSize.isPowerOf2()) {
3474           unsigned Amt = ElementSize.logBase2();
3475           IdxN = DAG.getNode(ISD::SHL, dl,
3476                              N.getValueType(), IdxN,
3477                              DAG.getConstant(Amt, dl, IdxN.getValueType()));
3478         } else {
3479           SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
3480           IdxN = DAG.getNode(ISD::MUL, dl,
3481                              N.getValueType(), IdxN, Scale);
3482         }
3483       }
3484 
3485       N = DAG.getNode(ISD::ADD, dl,
3486                       N.getValueType(), N, IdxN);
3487     }
3488   }
3489 
3490   setValue(&I, N);
3491 }
3492 
3493 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3494   // If this is a fixed sized alloca in the entry block of the function,
3495   // allocate it statically on the stack.
3496   if (FuncInfo.StaticAllocaMap.count(&I))
3497     return;   // getValue will auto-populate this.
3498 
3499   SDLoc dl = getCurSDLoc();
3500   Type *Ty = I.getAllocatedType();
3501   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3502   auto &DL = DAG.getDataLayout();
3503   uint64_t TySize = DL.getTypeAllocSize(Ty);
3504   unsigned Align =
3505       std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
3506 
3507   SDValue AllocSize = getValue(I.getArraySize());
3508 
3509   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
3510   if (AllocSize.getValueType() != IntPtr)
3511     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
3512 
3513   AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
3514                           AllocSize,
3515                           DAG.getConstant(TySize, dl, IntPtr));
3516 
3517   // Handle alignment.  If the requested alignment is less than or equal to
3518   // the stack alignment, ignore it.  If the size is greater than or equal to
3519   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
3520   unsigned StackAlign =
3521       DAG.getSubtarget().getFrameLowering()->getStackAlignment();
3522   if (Align <= StackAlign)
3523     Align = 0;
3524 
3525   // Round the size of the allocation up to the stack alignment size
3526   // by add SA-1 to the size. This doesn't overflow because we're computing
3527   // an address inside an alloca.
3528   SDNodeFlags Flags;
3529   Flags.setNoUnsignedWrap(true);
3530   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
3531                           DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags);
3532 
3533   // Mask out the low bits for alignment purposes.
3534   AllocSize =
3535       DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
3536                   DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr));
3537 
3538   SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)};
3539   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
3540   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
3541   setValue(&I, DSA);
3542   DAG.setRoot(DSA.getValue(1));
3543 
3544   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
3545 }
3546 
3547 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
3548   if (I.isAtomic())
3549     return visitAtomicLoad(I);
3550 
3551   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3552   const Value *SV = I.getOperand(0);
3553   if (TLI.supportSwiftError()) {
3554     // Swifterror values can come from either a function parameter with
3555     // swifterror attribute or an alloca with swifterror attribute.
3556     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
3557       if (Arg->hasSwiftErrorAttr())
3558         return visitLoadFromSwiftError(I);
3559     }
3560 
3561     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
3562       if (Alloca->isSwiftError())
3563         return visitLoadFromSwiftError(I);
3564     }
3565   }
3566 
3567   SDValue Ptr = getValue(SV);
3568 
3569   Type *Ty = I.getType();
3570 
3571   bool isVolatile = I.isVolatile();
3572   bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3573   bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
3574   bool isDereferenceable = isDereferenceablePointer(SV, DAG.getDataLayout());
3575   unsigned Alignment = I.getAlignment();
3576 
3577   AAMDNodes AAInfo;
3578   I.getAAMetadata(AAInfo);
3579   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3580 
3581   SmallVector<EVT, 4> ValueVTs;
3582   SmallVector<uint64_t, 4> Offsets;
3583   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
3584   unsigned NumValues = ValueVTs.size();
3585   if (NumValues == 0)
3586     return;
3587 
3588   SDValue Root;
3589   bool ConstantMemory = false;
3590   if (isVolatile || NumValues > MaxParallelChains)
3591     // Serialize volatile loads with other side effects.
3592     Root = getRoot();
3593   else if (AA && AA->pointsToConstantMemory(MemoryLocation(
3594                SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) {
3595     // Do not serialize (non-volatile) loads of constant memory with anything.
3596     Root = DAG.getEntryNode();
3597     ConstantMemory = true;
3598   } else {
3599     // Do not serialize non-volatile loads against each other.
3600     Root = DAG.getRoot();
3601   }
3602 
3603   SDLoc dl = getCurSDLoc();
3604 
3605   if (isVolatile)
3606     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
3607 
3608   // An aggregate load cannot wrap around the address space, so offsets to its
3609   // parts don't wrap either.
3610   SDNodeFlags Flags;
3611   Flags.setNoUnsignedWrap(true);
3612 
3613   SmallVector<SDValue, 4> Values(NumValues);
3614   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3615   EVT PtrVT = Ptr.getValueType();
3616   unsigned ChainI = 0;
3617   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3618     // Serializing loads here may result in excessive register pressure, and
3619     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3620     // could recover a bit by hoisting nodes upward in the chain by recognizing
3621     // they are side-effect free or do not alias. The optimizer should really
3622     // avoid this case by converting large object/array copies to llvm.memcpy
3623     // (MaxParallelChains should always remain as failsafe).
3624     if (ChainI == MaxParallelChains) {
3625       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3626       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3627                                   makeArrayRef(Chains.data(), ChainI));
3628       Root = Chain;
3629       ChainI = 0;
3630     }
3631     SDValue A = DAG.getNode(ISD::ADD, dl,
3632                             PtrVT, Ptr,
3633                             DAG.getConstant(Offsets[i], dl, PtrVT),
3634                             Flags);
3635     auto MMOFlags = MachineMemOperand::MONone;
3636     if (isVolatile)
3637       MMOFlags |= MachineMemOperand::MOVolatile;
3638     if (isNonTemporal)
3639       MMOFlags |= MachineMemOperand::MONonTemporal;
3640     if (isInvariant)
3641       MMOFlags |= MachineMemOperand::MOInvariant;
3642     if (isDereferenceable)
3643       MMOFlags |= MachineMemOperand::MODereferenceable;
3644     MMOFlags |= TLI.getMMOFlags(I);
3645 
3646     SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, A,
3647                             MachinePointerInfo(SV, Offsets[i]), Alignment,
3648                             MMOFlags, AAInfo, Ranges);
3649 
3650     Values[i] = L;
3651     Chains[ChainI] = L.getValue(1);
3652   }
3653 
3654   if (!ConstantMemory) {
3655     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3656                                 makeArrayRef(Chains.data(), ChainI));
3657     if (isVolatile)
3658       DAG.setRoot(Chain);
3659     else
3660       PendingLoads.push_back(Chain);
3661   }
3662 
3663   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
3664                            DAG.getVTList(ValueVTs), Values));
3665 }
3666 
3667 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
3668   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3669          "call visitStoreToSwiftError when backend supports swifterror");
3670 
3671   SmallVector<EVT, 4> ValueVTs;
3672   SmallVector<uint64_t, 4> Offsets;
3673   const Value *SrcV = I.getOperand(0);
3674   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3675                   SrcV->getType(), ValueVTs, &Offsets);
3676   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3677          "expect a single EVT for swifterror");
3678 
3679   SDValue Src = getValue(SrcV);
3680   // Create a virtual register, then update the virtual register.
3681   unsigned VReg; bool CreatedVReg;
3682   std::tie(VReg, CreatedVReg) = FuncInfo.getOrCreateSwiftErrorVRegDefAt(&I);
3683   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
3684   // Chain can be getRoot or getControlRoot.
3685   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
3686                                       SDValue(Src.getNode(), Src.getResNo()));
3687   DAG.setRoot(CopyNode);
3688   if (CreatedVReg)
3689     FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, I.getOperand(1), VReg);
3690 }
3691 
3692 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
3693   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3694          "call visitLoadFromSwiftError when backend supports swifterror");
3695 
3696   assert(!I.isVolatile() &&
3697          I.getMetadata(LLVMContext::MD_nontemporal) == nullptr &&
3698          I.getMetadata(LLVMContext::MD_invariant_load) == nullptr &&
3699          "Support volatile, non temporal, invariant for load_from_swift_error");
3700 
3701   const Value *SV = I.getOperand(0);
3702   Type *Ty = I.getType();
3703   AAMDNodes AAInfo;
3704   I.getAAMetadata(AAInfo);
3705   assert((!AA || !AA->pointsToConstantMemory(MemoryLocation(
3706              SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) &&
3707          "load_from_swift_error should not be constant memory");
3708 
3709   SmallVector<EVT, 4> ValueVTs;
3710   SmallVector<uint64_t, 4> Offsets;
3711   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
3712                   ValueVTs, &Offsets);
3713   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3714          "expect a single EVT for swifterror");
3715 
3716   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
3717   SDValue L = DAG.getCopyFromReg(
3718       getRoot(), getCurSDLoc(),
3719       FuncInfo.getOrCreateSwiftErrorVRegUseAt(&I, FuncInfo.MBB, SV).first,
3720       ValueVTs[0]);
3721 
3722   setValue(&I, L);
3723 }
3724 
3725 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3726   if (I.isAtomic())
3727     return visitAtomicStore(I);
3728 
3729   const Value *SrcV = I.getOperand(0);
3730   const Value *PtrV = I.getOperand(1);
3731 
3732   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3733   if (TLI.supportSwiftError()) {
3734     // Swifterror values can come from either a function parameter with
3735     // swifterror attribute or an alloca with swifterror attribute.
3736     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
3737       if (Arg->hasSwiftErrorAttr())
3738         return visitStoreToSwiftError(I);
3739     }
3740 
3741     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
3742       if (Alloca->isSwiftError())
3743         return visitStoreToSwiftError(I);
3744     }
3745   }
3746 
3747   SmallVector<EVT, 4> ValueVTs;
3748   SmallVector<uint64_t, 4> Offsets;
3749   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3750                   SrcV->getType(), ValueVTs, &Offsets);
3751   unsigned NumValues = ValueVTs.size();
3752   if (NumValues == 0)
3753     return;
3754 
3755   // Get the lowered operands. Note that we do this after
3756   // checking if NumResults is zero, because with zero results
3757   // the operands won't have values in the map.
3758   SDValue Src = getValue(SrcV);
3759   SDValue Ptr = getValue(PtrV);
3760 
3761   SDValue Root = getRoot();
3762   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3763   SDLoc dl = getCurSDLoc();
3764   EVT PtrVT = Ptr.getValueType();
3765   unsigned Alignment = I.getAlignment();
3766   AAMDNodes AAInfo;
3767   I.getAAMetadata(AAInfo);
3768 
3769   auto MMOFlags = MachineMemOperand::MONone;
3770   if (I.isVolatile())
3771     MMOFlags |= MachineMemOperand::MOVolatile;
3772   if (I.getMetadata(LLVMContext::MD_nontemporal) != nullptr)
3773     MMOFlags |= MachineMemOperand::MONonTemporal;
3774   MMOFlags |= TLI.getMMOFlags(I);
3775 
3776   // An aggregate load cannot wrap around the address space, so offsets to its
3777   // parts don't wrap either.
3778   SDNodeFlags Flags;
3779   Flags.setNoUnsignedWrap(true);
3780 
3781   unsigned ChainI = 0;
3782   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3783     // See visitLoad comments.
3784     if (ChainI == MaxParallelChains) {
3785       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3786                                   makeArrayRef(Chains.data(), ChainI));
3787       Root = Chain;
3788       ChainI = 0;
3789     }
3790     SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3791                               DAG.getConstant(Offsets[i], dl, PtrVT), Flags);
3792     SDValue St = DAG.getStore(
3793         Root, dl, SDValue(Src.getNode(), Src.getResNo() + i), Add,
3794         MachinePointerInfo(PtrV, Offsets[i]), Alignment, MMOFlags, AAInfo);
3795     Chains[ChainI] = St;
3796   }
3797 
3798   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3799                                   makeArrayRef(Chains.data(), ChainI));
3800   DAG.setRoot(StoreNode);
3801 }
3802 
3803 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
3804                                            bool IsCompressing) {
3805   SDLoc sdl = getCurSDLoc();
3806 
3807   auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3808                            unsigned& Alignment) {
3809     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
3810     Src0 = I.getArgOperand(0);
3811     Ptr = I.getArgOperand(1);
3812     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
3813     Mask = I.getArgOperand(3);
3814   };
3815   auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3816                            unsigned& Alignment) {
3817     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
3818     Src0 = I.getArgOperand(0);
3819     Ptr = I.getArgOperand(1);
3820     Mask = I.getArgOperand(2);
3821     Alignment = 0;
3822   };
3823 
3824   Value  *PtrOperand, *MaskOperand, *Src0Operand;
3825   unsigned Alignment;
3826   if (IsCompressing)
3827     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3828   else
3829     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3830 
3831   SDValue Ptr = getValue(PtrOperand);
3832   SDValue Src0 = getValue(Src0Operand);
3833   SDValue Mask = getValue(MaskOperand);
3834 
3835   EVT VT = Src0.getValueType();
3836   if (!Alignment)
3837     Alignment = DAG.getEVTAlignment(VT);
3838 
3839   AAMDNodes AAInfo;
3840   I.getAAMetadata(AAInfo);
3841 
3842   MachineMemOperand *MMO =
3843     DAG.getMachineFunction().
3844     getMachineMemOperand(MachinePointerInfo(PtrOperand),
3845                           MachineMemOperand::MOStore,  VT.getStoreSize(),
3846                           Alignment, AAInfo);
3847   SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3848                                          MMO, false /* Truncating */,
3849                                          IsCompressing);
3850   DAG.setRoot(StoreNode);
3851   setValue(&I, StoreNode);
3852 }
3853 
3854 // Get a uniform base for the Gather/Scatter intrinsic.
3855 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
3856 // We try to represent it as a base pointer + vector of indices.
3857 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
3858 // The first operand of the GEP may be a single pointer or a vector of pointers
3859 // Example:
3860 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
3861 //  or
3862 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
3863 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
3864 //
3865 // When the first GEP operand is a single pointer - it is the uniform base we
3866 // are looking for. If first operand of the GEP is a splat vector - we
3867 // extract the splat value and use it as a uniform base.
3868 // In all other cases the function returns 'false'.
3869 static bool getUniformBase(const Value* &Ptr, SDValue& Base, SDValue& Index,
3870                            SelectionDAGBuilder* SDB) {
3871   SelectionDAG& DAG = SDB->DAG;
3872   LLVMContext &Context = *DAG.getContext();
3873 
3874   assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3875   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
3876   if (!GEP)
3877     return false;
3878 
3879   const Value *GEPPtr = GEP->getPointerOperand();
3880   if (!GEPPtr->getType()->isVectorTy())
3881     Ptr = GEPPtr;
3882   else if (!(Ptr = getSplatValue(GEPPtr)))
3883     return false;
3884 
3885   unsigned FinalIndex = GEP->getNumOperands() - 1;
3886   Value *IndexVal = GEP->getOperand(FinalIndex);
3887 
3888   // Ensure all the other indices are 0.
3889   for (unsigned i = 1; i < FinalIndex; ++i) {
3890     auto *C = dyn_cast<ConstantInt>(GEP->getOperand(i));
3891     if (!C || !C->isZero())
3892       return false;
3893   }
3894 
3895   // The operands of the GEP may be defined in another basic block.
3896   // In this case we'll not find nodes for the operands.
3897   if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal))
3898     return false;
3899 
3900   Base = SDB->getValue(Ptr);
3901   Index = SDB->getValue(IndexVal);
3902 
3903   if (!Index.getValueType().isVector()) {
3904     unsigned GEPWidth = GEP->getType()->getVectorNumElements();
3905     EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth);
3906     Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index);
3907   }
3908   return true;
3909 }
3910 
3911 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3912   SDLoc sdl = getCurSDLoc();
3913 
3914   // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3915   const Value *Ptr = I.getArgOperand(1);
3916   SDValue Src0 = getValue(I.getArgOperand(0));
3917   SDValue Mask = getValue(I.getArgOperand(3));
3918   EVT VT = Src0.getValueType();
3919   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3920   if (!Alignment)
3921     Alignment = DAG.getEVTAlignment(VT);
3922   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3923 
3924   AAMDNodes AAInfo;
3925   I.getAAMetadata(AAInfo);
3926 
3927   SDValue Base;
3928   SDValue Index;
3929   const Value *BasePtr = Ptr;
3930   bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3931 
3932   const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
3933   MachineMemOperand *MMO = DAG.getMachineFunction().
3934     getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3935                          MachineMemOperand::MOStore,  VT.getStoreSize(),
3936                          Alignment, AAInfo);
3937   if (!UniformBase) {
3938     Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
3939     Index = getValue(Ptr);
3940   }
3941   SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
3942   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3943                                          Ops, MMO);
3944   DAG.setRoot(Scatter);
3945   setValue(&I, Scatter);
3946 }
3947 
3948 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
3949   SDLoc sdl = getCurSDLoc();
3950 
3951   auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3952                            unsigned& Alignment) {
3953     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
3954     Ptr = I.getArgOperand(0);
3955     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
3956     Mask = I.getArgOperand(2);
3957     Src0 = I.getArgOperand(3);
3958   };
3959   auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3960                            unsigned& Alignment) {
3961     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
3962     Ptr = I.getArgOperand(0);
3963     Alignment = 0;
3964     Mask = I.getArgOperand(1);
3965     Src0 = I.getArgOperand(2);
3966   };
3967 
3968   Value  *PtrOperand, *MaskOperand, *Src0Operand;
3969   unsigned Alignment;
3970   if (IsExpanding)
3971     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3972   else
3973     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3974 
3975   SDValue Ptr = getValue(PtrOperand);
3976   SDValue Src0 = getValue(Src0Operand);
3977   SDValue Mask = getValue(MaskOperand);
3978 
3979   EVT VT = Src0.getValueType();
3980   if (!Alignment)
3981     Alignment = DAG.getEVTAlignment(VT);
3982 
3983   AAMDNodes AAInfo;
3984   I.getAAMetadata(AAInfo);
3985   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3986 
3987   // Do not serialize masked loads of constant memory with anything.
3988   bool AddToChain = !AA || !AA->pointsToConstantMemory(MemoryLocation(
3989       PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), AAInfo));
3990   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
3991 
3992   MachineMemOperand *MMO =
3993     DAG.getMachineFunction().
3994     getMachineMemOperand(MachinePointerInfo(PtrOperand),
3995                           MachineMemOperand::MOLoad,  VT.getStoreSize(),
3996                           Alignment, AAInfo, Ranges);
3997 
3998   SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3999                                    ISD::NON_EXTLOAD, IsExpanding);
4000   if (AddToChain) {
4001     SDValue OutChain = Load.getValue(1);
4002     DAG.setRoot(OutChain);
4003   }
4004   setValue(&I, Load);
4005 }
4006 
4007 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4008   SDLoc sdl = getCurSDLoc();
4009 
4010   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4011   const Value *Ptr = I.getArgOperand(0);
4012   SDValue Src0 = getValue(I.getArgOperand(3));
4013   SDValue Mask = getValue(I.getArgOperand(2));
4014 
4015   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4016   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4017   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
4018   if (!Alignment)
4019     Alignment = DAG.getEVTAlignment(VT);
4020 
4021   AAMDNodes AAInfo;
4022   I.getAAMetadata(AAInfo);
4023   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4024 
4025   SDValue Root = DAG.getRoot();
4026   SDValue Base;
4027   SDValue Index;
4028   const Value *BasePtr = Ptr;
4029   bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
4030   bool ConstantMemory = false;
4031   if (UniformBase &&
4032       AA && AA->pointsToConstantMemory(MemoryLocation(
4033           BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()),
4034           AAInfo))) {
4035     // Do not serialize (non-volatile) loads of constant memory with anything.
4036     Root = DAG.getEntryNode();
4037     ConstantMemory = true;
4038   }
4039 
4040   MachineMemOperand *MMO =
4041     DAG.getMachineFunction().
4042     getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
4043                          MachineMemOperand::MOLoad,  VT.getStoreSize(),
4044                          Alignment, AAInfo, Ranges);
4045 
4046   if (!UniformBase) {
4047     Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4048     Index = getValue(Ptr);
4049   }
4050   SDValue Ops[] = { Root, Src0, Mask, Base, Index };
4051   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4052                                        Ops, MMO);
4053 
4054   SDValue OutChain = Gather.getValue(1);
4055   if (!ConstantMemory)
4056     PendingLoads.push_back(OutChain);
4057   setValue(&I, Gather);
4058 }
4059 
4060 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4061   SDLoc dl = getCurSDLoc();
4062   AtomicOrdering SuccessOrder = I.getSuccessOrdering();
4063   AtomicOrdering FailureOrder = I.getFailureOrdering();
4064   SyncScope::ID SSID = I.getSyncScopeID();
4065 
4066   SDValue InChain = getRoot();
4067 
4068   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4069   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4070   SDValue L = DAG.getAtomicCmpSwap(
4071       ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
4072       getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
4073       getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
4074       /*Alignment=*/ 0, SuccessOrder, FailureOrder, SSID);
4075 
4076   SDValue OutChain = L.getValue(2);
4077 
4078   setValue(&I, L);
4079   DAG.setRoot(OutChain);
4080 }
4081 
4082 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4083   SDLoc dl = getCurSDLoc();
4084   ISD::NodeType NT;
4085   switch (I.getOperation()) {
4086   default: llvm_unreachable("Unknown atomicrmw operation");
4087   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4088   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4089   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4090   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4091   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4092   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4093   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4094   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4095   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4096   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4097   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4098   }
4099   AtomicOrdering Order = I.getOrdering();
4100   SyncScope::ID SSID = I.getSyncScopeID();
4101 
4102   SDValue InChain = getRoot();
4103 
4104   SDValue L =
4105     DAG.getAtomic(NT, dl,
4106                   getValue(I.getValOperand()).getSimpleValueType(),
4107                   InChain,
4108                   getValue(I.getPointerOperand()),
4109                   getValue(I.getValOperand()),
4110                   I.getPointerOperand(),
4111                   /* Alignment=*/ 0, Order, SSID);
4112 
4113   SDValue OutChain = L.getValue(1);
4114 
4115   setValue(&I, L);
4116   DAG.setRoot(OutChain);
4117 }
4118 
4119 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4120   SDLoc dl = getCurSDLoc();
4121   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4122   SDValue Ops[3];
4123   Ops[0] = getRoot();
4124   Ops[1] = DAG.getConstant((unsigned)I.getOrdering(), dl,
4125                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4126   Ops[2] = DAG.getConstant(I.getSyncScopeID(), dl,
4127                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4128   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4129 }
4130 
4131 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4132   SDLoc dl = getCurSDLoc();
4133   AtomicOrdering Order = I.getOrdering();
4134   SyncScope::ID SSID = I.getSyncScopeID();
4135 
4136   SDValue InChain = getRoot();
4137 
4138   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4139   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4140 
4141   if (!TLI.supportsUnalignedAtomics() &&
4142       I.getAlignment() < VT.getStoreSize())
4143     report_fatal_error("Cannot generate unaligned atomic load");
4144 
4145   MachineMemOperand *MMO =
4146       DAG.getMachineFunction().
4147       getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
4148                            MachineMemOperand::MOVolatile |
4149                            MachineMemOperand::MOLoad,
4150                            VT.getStoreSize(),
4151                            I.getAlignment() ? I.getAlignment() :
4152                                               DAG.getEVTAlignment(VT),
4153                            AAMDNodes(), nullptr, SSID, Order);
4154 
4155   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4156   SDValue L =
4157       DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
4158                     getValue(I.getPointerOperand()), MMO);
4159 
4160   SDValue OutChain = L.getValue(1);
4161 
4162   setValue(&I, L);
4163   DAG.setRoot(OutChain);
4164 }
4165 
4166 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4167   SDLoc dl = getCurSDLoc();
4168 
4169   AtomicOrdering Order = I.getOrdering();
4170   SyncScope::ID SSID = I.getSyncScopeID();
4171 
4172   SDValue InChain = getRoot();
4173 
4174   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4175   EVT VT =
4176       TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4177 
4178   if (I.getAlignment() < VT.getStoreSize())
4179     report_fatal_error("Cannot generate unaligned atomic store");
4180 
4181   SDValue OutChain =
4182     DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
4183                   InChain,
4184                   getValue(I.getPointerOperand()),
4185                   getValue(I.getValueOperand()),
4186                   I.getPointerOperand(), I.getAlignment(),
4187                   Order, SSID);
4188 
4189   DAG.setRoot(OutChain);
4190 }
4191 
4192 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4193 /// node.
4194 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4195                                                unsigned Intrinsic) {
4196   // Ignore the callsite's attributes. A specific call site may be marked with
4197   // readnone, but the lowering code will expect the chain based on the
4198   // definition.
4199   const Function *F = I.getCalledFunction();
4200   bool HasChain = !F->doesNotAccessMemory();
4201   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4202 
4203   // Build the operand list.
4204   SmallVector<SDValue, 8> Ops;
4205   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4206     if (OnlyLoad) {
4207       // We don't need to serialize loads against other loads.
4208       Ops.push_back(DAG.getRoot());
4209     } else {
4210       Ops.push_back(getRoot());
4211     }
4212   }
4213 
4214   // Info is set by getTgtMemInstrinsic
4215   TargetLowering::IntrinsicInfo Info;
4216   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4217   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4218                                                DAG.getMachineFunction(),
4219                                                Intrinsic);
4220 
4221   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4222   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4223       Info.opc == ISD::INTRINSIC_W_CHAIN)
4224     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4225                                         TLI.getPointerTy(DAG.getDataLayout())));
4226 
4227   // Add all operands of the call to the operand list.
4228   for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
4229     SDValue Op = getValue(I.getArgOperand(i));
4230     Ops.push_back(Op);
4231   }
4232 
4233   SmallVector<EVT, 4> ValueVTs;
4234   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4235 
4236   if (HasChain)
4237     ValueVTs.push_back(MVT::Other);
4238 
4239   SDVTList VTs = DAG.getVTList(ValueVTs);
4240 
4241   // Create the node.
4242   SDValue Result;
4243   if (IsTgtIntrinsic) {
4244     // This is target intrinsic that touches memory
4245     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs,
4246       Ops, Info.memVT,
4247       MachinePointerInfo(Info.ptrVal, Info.offset), Info.align,
4248       Info.flags, Info.size);
4249   } else if (!HasChain) {
4250     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4251   } else if (!I.getType()->isVoidTy()) {
4252     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4253   } else {
4254     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4255   }
4256 
4257   if (HasChain) {
4258     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4259     if (OnlyLoad)
4260       PendingLoads.push_back(Chain);
4261     else
4262       DAG.setRoot(Chain);
4263   }
4264 
4265   if (!I.getType()->isVoidTy()) {
4266     if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
4267       EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
4268       Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
4269     } else
4270       Result = lowerRangeToAssertZExt(DAG, I, Result);
4271 
4272     setValue(&I, Result);
4273   }
4274 }
4275 
4276 /// GetSignificand - Get the significand and build it into a floating-point
4277 /// number with exponent of 1:
4278 ///
4279 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4280 ///
4281 /// where Op is the hexadecimal representation of floating point value.
4282 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4283   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4284                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4285   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4286                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4287   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4288 }
4289 
4290 /// GetExponent - Get the exponent:
4291 ///
4292 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4293 ///
4294 /// where Op is the hexadecimal representation of floating point value.
4295 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4296                            const TargetLowering &TLI, const SDLoc &dl) {
4297   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4298                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4299   SDValue t1 = DAG.getNode(
4300       ISD::SRL, dl, MVT::i32, t0,
4301       DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
4302   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4303                            DAG.getConstant(127, dl, MVT::i32));
4304   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4305 }
4306 
4307 /// getF32Constant - Get 32-bit floating point constant.
4308 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4309                               const SDLoc &dl) {
4310   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4311                            MVT::f32);
4312 }
4313 
4314 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4315                                        SelectionDAG &DAG) {
4316   // TODO: What fast-math-flags should be set on the floating-point nodes?
4317 
4318   //   IntegerPartOfX = ((int32_t)(t0);
4319   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4320 
4321   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4322   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4323   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4324 
4325   //   IntegerPartOfX <<= 23;
4326   IntegerPartOfX = DAG.getNode(
4327       ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4328       DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
4329                                   DAG.getDataLayout())));
4330 
4331   SDValue TwoToFractionalPartOfX;
4332   if (LimitFloatPrecision <= 6) {
4333     // For floating-point precision of 6:
4334     //
4335     //   TwoToFractionalPartOfX =
4336     //     0.997535578f +
4337     //       (0.735607626f + 0.252464424f * x) * x;
4338     //
4339     // error 0.0144103317, which is 6 bits
4340     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4341                              getF32Constant(DAG, 0x3e814304, dl));
4342     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4343                              getF32Constant(DAG, 0x3f3c50c8, dl));
4344     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4345     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4346                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4347   } else if (LimitFloatPrecision <= 12) {
4348     // For floating-point precision of 12:
4349     //
4350     //   TwoToFractionalPartOfX =
4351     //     0.999892986f +
4352     //       (0.696457318f +
4353     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4354     //
4355     // error 0.000107046256, which is 13 to 14 bits
4356     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4357                              getF32Constant(DAG, 0x3da235e3, dl));
4358     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4359                              getF32Constant(DAG, 0x3e65b8f3, dl));
4360     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4361     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4362                              getF32Constant(DAG, 0x3f324b07, dl));
4363     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4364     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4365                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4366   } else { // LimitFloatPrecision <= 18
4367     // For floating-point precision of 18:
4368     //
4369     //   TwoToFractionalPartOfX =
4370     //     0.999999982f +
4371     //       (0.693148872f +
4372     //         (0.240227044f +
4373     //           (0.554906021e-1f +
4374     //             (0.961591928e-2f +
4375     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4376     // error 2.47208000*10^(-7), which is better than 18 bits
4377     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4378                              getF32Constant(DAG, 0x3924b03e, dl));
4379     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4380                              getF32Constant(DAG, 0x3ab24b87, dl));
4381     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4382     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4383                              getF32Constant(DAG, 0x3c1d8c17, dl));
4384     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4385     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4386                              getF32Constant(DAG, 0x3d634a1d, dl));
4387     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4388     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4389                              getF32Constant(DAG, 0x3e75fe14, dl));
4390     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4391     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4392                               getF32Constant(DAG, 0x3f317234, dl));
4393     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4394     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4395                                          getF32Constant(DAG, 0x3f800000, dl));
4396   }
4397 
4398   // Add the exponent into the result in integer domain.
4399   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4400   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4401                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4402 }
4403 
4404 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
4405 /// limited-precision mode.
4406 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4407                          const TargetLowering &TLI) {
4408   if (Op.getValueType() == MVT::f32 &&
4409       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4410 
4411     // Put the exponent in the right bit position for later addition to the
4412     // final result:
4413     //
4414     //   #define LOG2OFe 1.4426950f
4415     //   t0 = Op * LOG2OFe
4416 
4417     // TODO: What fast-math-flags should be set here?
4418     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
4419                              getF32Constant(DAG, 0x3fb8aa3b, dl));
4420     return getLimitedPrecisionExp2(t0, dl, DAG);
4421   }
4422 
4423   // No special expansion.
4424   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
4425 }
4426 
4427 /// expandLog - Lower a log intrinsic. Handles the special sequences for
4428 /// limited-precision mode.
4429 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4430                          const TargetLowering &TLI) {
4431   // TODO: What fast-math-flags should be set on the floating-point nodes?
4432 
4433   if (Op.getValueType() == MVT::f32 &&
4434       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4435     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4436 
4437     // Scale the exponent by log(2) [0.69314718f].
4438     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4439     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4440                                         getF32Constant(DAG, 0x3f317218, dl));
4441 
4442     // Get the significand and build it into a floating-point number with
4443     // exponent of 1.
4444     SDValue X = GetSignificand(DAG, Op1, dl);
4445 
4446     SDValue LogOfMantissa;
4447     if (LimitFloatPrecision <= 6) {
4448       // For floating-point precision of 6:
4449       //
4450       //   LogofMantissa =
4451       //     -1.1609546f +
4452       //       (1.4034025f - 0.23903021f * x) * x;
4453       //
4454       // error 0.0034276066, which is better than 8 bits
4455       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4456                                getF32Constant(DAG, 0xbe74c456, dl));
4457       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4458                                getF32Constant(DAG, 0x3fb3a2b1, dl));
4459       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4460       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4461                                   getF32Constant(DAG, 0x3f949a29, dl));
4462     } else if (LimitFloatPrecision <= 12) {
4463       // For floating-point precision of 12:
4464       //
4465       //   LogOfMantissa =
4466       //     -1.7417939f +
4467       //       (2.8212026f +
4468       //         (-1.4699568f +
4469       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4470       //
4471       // error 0.000061011436, which is 14 bits
4472       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4473                                getF32Constant(DAG, 0xbd67b6d6, dl));
4474       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4475                                getF32Constant(DAG, 0x3ee4f4b8, dl));
4476       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4477       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4478                                getF32Constant(DAG, 0x3fbc278b, dl));
4479       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4480       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4481                                getF32Constant(DAG, 0x40348e95, dl));
4482       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4483       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4484                                   getF32Constant(DAG, 0x3fdef31a, dl));
4485     } else { // LimitFloatPrecision <= 18
4486       // For floating-point precision of 18:
4487       //
4488       //   LogOfMantissa =
4489       //     -2.1072184f +
4490       //       (4.2372794f +
4491       //         (-3.7029485f +
4492       //           (2.2781945f +
4493       //             (-0.87823314f +
4494       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4495       //
4496       // error 0.0000023660568, which is better than 18 bits
4497       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4498                                getF32Constant(DAG, 0xbc91e5ac, dl));
4499       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4500                                getF32Constant(DAG, 0x3e4350aa, dl));
4501       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4502       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4503                                getF32Constant(DAG, 0x3f60d3e3, dl));
4504       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4505       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4506                                getF32Constant(DAG, 0x4011cdf0, dl));
4507       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4508       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4509                                getF32Constant(DAG, 0x406cfd1c, dl));
4510       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4511       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4512                                getF32Constant(DAG, 0x408797cb, dl));
4513       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4514       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4515                                   getF32Constant(DAG, 0x4006dcab, dl));
4516     }
4517 
4518     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
4519   }
4520 
4521   // No special expansion.
4522   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
4523 }
4524 
4525 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
4526 /// limited-precision mode.
4527 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4528                           const TargetLowering &TLI) {
4529   // TODO: What fast-math-flags should be set on the floating-point nodes?
4530 
4531   if (Op.getValueType() == MVT::f32 &&
4532       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4533     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4534 
4535     // Get the exponent.
4536     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
4537 
4538     // Get the significand and build it into a floating-point number with
4539     // exponent of 1.
4540     SDValue X = GetSignificand(DAG, Op1, dl);
4541 
4542     // Different possible minimax approximations of significand in
4543     // floating-point for various degrees of accuracy over [1,2].
4544     SDValue Log2ofMantissa;
4545     if (LimitFloatPrecision <= 6) {
4546       // For floating-point precision of 6:
4547       //
4548       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4549       //
4550       // error 0.0049451742, which is more than 7 bits
4551       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4552                                getF32Constant(DAG, 0xbeb08fe0, dl));
4553       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4554                                getF32Constant(DAG, 0x40019463, dl));
4555       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4556       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4557                                    getF32Constant(DAG, 0x3fd6633d, dl));
4558     } else if (LimitFloatPrecision <= 12) {
4559       // For floating-point precision of 12:
4560       //
4561       //   Log2ofMantissa =
4562       //     -2.51285454f +
4563       //       (4.07009056f +
4564       //         (-2.12067489f +
4565       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
4566       //
4567       // error 0.0000876136000, which is better than 13 bits
4568       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4569                                getF32Constant(DAG, 0xbda7262e, dl));
4570       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4571                                getF32Constant(DAG, 0x3f25280b, dl));
4572       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4573       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4574                                getF32Constant(DAG, 0x4007b923, dl));
4575       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4576       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4577                                getF32Constant(DAG, 0x40823e2f, dl));
4578       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4579       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4580                                    getF32Constant(DAG, 0x4020d29c, dl));
4581     } else { // LimitFloatPrecision <= 18
4582       // For floating-point precision of 18:
4583       //
4584       //   Log2ofMantissa =
4585       //     -3.0400495f +
4586       //       (6.1129976f +
4587       //         (-5.3420409f +
4588       //           (3.2865683f +
4589       //             (-1.2669343f +
4590       //               (0.27515199f -
4591       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4592       //
4593       // error 0.0000018516, which is better than 18 bits
4594       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4595                                getF32Constant(DAG, 0xbcd2769e, dl));
4596       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4597                                getF32Constant(DAG, 0x3e8ce0b9, dl));
4598       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4599       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4600                                getF32Constant(DAG, 0x3fa22ae7, dl));
4601       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4602       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4603                                getF32Constant(DAG, 0x40525723, dl));
4604       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4605       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4606                                getF32Constant(DAG, 0x40aaf200, dl));
4607       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4608       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4609                                getF32Constant(DAG, 0x40c39dad, dl));
4610       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4611       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4612                                    getF32Constant(DAG, 0x4042902c, dl));
4613     }
4614 
4615     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
4616   }
4617 
4618   // No special expansion.
4619   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
4620 }
4621 
4622 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
4623 /// limited-precision mode.
4624 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4625                            const TargetLowering &TLI) {
4626   // TODO: What fast-math-flags should be set on the floating-point nodes?
4627 
4628   if (Op.getValueType() == MVT::f32 &&
4629       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4630     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4631 
4632     // Scale the exponent by log10(2) [0.30102999f].
4633     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4634     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4635                                         getF32Constant(DAG, 0x3e9a209a, dl));
4636 
4637     // Get the significand and build it into a floating-point number with
4638     // exponent of 1.
4639     SDValue X = GetSignificand(DAG, Op1, dl);
4640 
4641     SDValue Log10ofMantissa;
4642     if (LimitFloatPrecision <= 6) {
4643       // For floating-point precision of 6:
4644       //
4645       //   Log10ofMantissa =
4646       //     -0.50419619f +
4647       //       (0.60948995f - 0.10380950f * x) * x;
4648       //
4649       // error 0.0014886165, which is 6 bits
4650       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4651                                getF32Constant(DAG, 0xbdd49a13, dl));
4652       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4653                                getF32Constant(DAG, 0x3f1c0789, dl));
4654       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4655       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4656                                     getF32Constant(DAG, 0x3f011300, dl));
4657     } else if (LimitFloatPrecision <= 12) {
4658       // For floating-point precision of 12:
4659       //
4660       //   Log10ofMantissa =
4661       //     -0.64831180f +
4662       //       (0.91751397f +
4663       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4664       //
4665       // error 0.00019228036, which is better than 12 bits
4666       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4667                                getF32Constant(DAG, 0x3d431f31, dl));
4668       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4669                                getF32Constant(DAG, 0x3ea21fb2, dl));
4670       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4671       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4672                                getF32Constant(DAG, 0x3f6ae232, dl));
4673       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4674       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4675                                     getF32Constant(DAG, 0x3f25f7c3, dl));
4676     } else { // LimitFloatPrecision <= 18
4677       // For floating-point precision of 18:
4678       //
4679       //   Log10ofMantissa =
4680       //     -0.84299375f +
4681       //       (1.5327582f +
4682       //         (-1.0688956f +
4683       //           (0.49102474f +
4684       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4685       //
4686       // error 0.0000037995730, which is better than 18 bits
4687       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4688                                getF32Constant(DAG, 0x3c5d51ce, dl));
4689       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4690                                getF32Constant(DAG, 0x3e00685a, dl));
4691       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4692       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4693                                getF32Constant(DAG, 0x3efb6798, dl));
4694       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4695       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4696                                getF32Constant(DAG, 0x3f88d192, dl));
4697       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4698       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4699                                getF32Constant(DAG, 0x3fc4316c, dl));
4700       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4701       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4702                                     getF32Constant(DAG, 0x3f57ce70, dl));
4703     }
4704 
4705     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
4706   }
4707 
4708   // No special expansion.
4709   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
4710 }
4711 
4712 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4713 /// limited-precision mode.
4714 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4715                           const TargetLowering &TLI) {
4716   if (Op.getValueType() == MVT::f32 &&
4717       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4718     return getLimitedPrecisionExp2(Op, dl, DAG);
4719 
4720   // No special expansion.
4721   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
4722 }
4723 
4724 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
4725 /// limited-precision mode with x == 10.0f.
4726 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
4727                          SelectionDAG &DAG, const TargetLowering &TLI) {
4728   bool IsExp10 = false;
4729   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
4730       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4731     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4732       APFloat Ten(10.0f);
4733       IsExp10 = LHSC->isExactlyValue(Ten);
4734     }
4735   }
4736 
4737   // TODO: What fast-math-flags should be set on the FMUL node?
4738   if (IsExp10) {
4739     // Put the exponent in the right bit position for later addition to the
4740     // final result:
4741     //
4742     //   #define LOG2OF10 3.3219281f
4743     //   t0 = Op * LOG2OF10;
4744     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
4745                              getF32Constant(DAG, 0x40549a78, dl));
4746     return getLimitedPrecisionExp2(t0, dl, DAG);
4747   }
4748 
4749   // No special expansion.
4750   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
4751 }
4752 
4753 /// ExpandPowI - Expand a llvm.powi intrinsic.
4754 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
4755                           SelectionDAG &DAG) {
4756   // If RHS is a constant, we can expand this out to a multiplication tree,
4757   // otherwise we end up lowering to a call to __powidf2 (for example).  When
4758   // optimizing for size, we only want to do this if the expansion would produce
4759   // a small number of multiplies, otherwise we do the full expansion.
4760   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4761     // Get the exponent as a positive value.
4762     unsigned Val = RHSC->getSExtValue();
4763     if ((int)Val < 0) Val = -Val;
4764 
4765     // powi(x, 0) -> 1.0
4766     if (Val == 0)
4767       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
4768 
4769     const Function &F = DAG.getMachineFunction().getFunction();
4770     if (!F.optForSize() ||
4771         // If optimizing for size, don't insert too many multiplies.
4772         // This inserts up to 5 multiplies.
4773         countPopulation(Val) + Log2_32(Val) < 7) {
4774       // We use the simple binary decomposition method to generate the multiply
4775       // sequence.  There are more optimal ways to do this (for example,
4776       // powi(x,15) generates one more multiply than it should), but this has
4777       // the benefit of being both really simple and much better than a libcall.
4778       SDValue Res;  // Logically starts equal to 1.0
4779       SDValue CurSquare = LHS;
4780       // TODO: Intrinsics should have fast-math-flags that propagate to these
4781       // nodes.
4782       while (Val) {
4783         if (Val & 1) {
4784           if (Res.getNode())
4785             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4786           else
4787             Res = CurSquare;  // 1.0*CurSquare.
4788         }
4789 
4790         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4791                                 CurSquare, CurSquare);
4792         Val >>= 1;
4793       }
4794 
4795       // If the original was negative, invert the result, producing 1/(x*x*x).
4796       if (RHSC->getSExtValue() < 0)
4797         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4798                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
4799       return Res;
4800     }
4801   }
4802 
4803   // Otherwise, expand to a libcall.
4804   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4805 }
4806 
4807 // getUnderlyingArgReg - Find underlying register used for a truncated or
4808 // bitcasted argument.
4809 static unsigned getUnderlyingArgReg(const SDValue &N) {
4810   switch (N.getOpcode()) {
4811   case ISD::CopyFromReg:
4812     return cast<RegisterSDNode>(N.getOperand(1))->getReg();
4813   case ISD::BITCAST:
4814   case ISD::AssertZext:
4815   case ISD::AssertSext:
4816   case ISD::TRUNCATE:
4817     return getUnderlyingArgReg(N.getOperand(0));
4818   default:
4819     return 0;
4820   }
4821 }
4822 
4823 /// If the DbgValueInst is a dbg_value of a function argument, create the
4824 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
4825 /// instruction selection, they will be inserted to the entry BB.
4826 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
4827     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4828     DILocation *DL, bool IsDbgDeclare, const SDValue &N) {
4829   const Argument *Arg = dyn_cast<Argument>(V);
4830   if (!Arg)
4831     return false;
4832 
4833   MachineFunction &MF = DAG.getMachineFunction();
4834   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4835 
4836   bool IsIndirect = false;
4837   Optional<MachineOperand> Op;
4838   // Some arguments' frame index is recorded during argument lowering.
4839   int FI = FuncInfo.getArgumentFrameIndex(Arg);
4840   if (FI != std::numeric_limits<int>::max())
4841     Op = MachineOperand::CreateFI(FI);
4842 
4843   if (!Op && N.getNode()) {
4844     unsigned Reg = getUnderlyingArgReg(N);
4845     if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
4846       MachineRegisterInfo &RegInfo = MF.getRegInfo();
4847       unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4848       if (PR)
4849         Reg = PR;
4850     }
4851     if (Reg) {
4852       Op = MachineOperand::CreateReg(Reg, false);
4853       IsIndirect = IsDbgDeclare;
4854     }
4855   }
4856 
4857   if (!Op && N.getNode())
4858     // Check if frame index is available.
4859     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4860       if (FrameIndexSDNode *FINode =
4861           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4862         Op = MachineOperand::CreateFI(FINode->getIndex());
4863 
4864   if (!Op) {
4865     // Check if ValueMap has reg number.
4866     DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
4867     if (VMI != FuncInfo.ValueMap.end()) {
4868       const auto &TLI = DAG.getTargetLoweringInfo();
4869       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
4870                        V->getType(), isABIRegCopy(V));
4871       unsigned NumRegs =
4872           std::accumulate(RFV.RegCount.begin(), RFV.RegCount.end(), 0);
4873       if (NumRegs > 1) {
4874         unsigned I = 0;
4875         unsigned Offset = 0;
4876         auto RegisterVT = RFV.RegVTs.begin();
4877         for (auto RegCount : RFV.RegCount) {
4878           unsigned RegisterSize = (RegisterVT++)->getSizeInBits();
4879           for (unsigned E = I + RegCount; I != E; ++I) {
4880             // The vregs are guaranteed to be allocated in sequence.
4881             Op = MachineOperand::CreateReg(VMI->second + I, false);
4882             auto FragmentExpr = DIExpression::createFragmentExpression(
4883                 Expr, Offset, RegisterSize);
4884             if (!FragmentExpr)
4885               continue;
4886             FuncInfo.ArgDbgValues.push_back(
4887                 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare,
4888                         Op->getReg(), Variable, *FragmentExpr));
4889             Offset += RegisterSize;
4890           }
4891         }
4892         return true;
4893       }
4894       Op = MachineOperand::CreateReg(VMI->second, false);
4895       IsIndirect = IsDbgDeclare;
4896     }
4897   }
4898 
4899   if (!Op)
4900     return false;
4901 
4902   assert(Variable->isValidLocationForIntrinsic(DL) &&
4903          "Expected inlined-at fields to agree");
4904   if (Op->isReg())
4905     FuncInfo.ArgDbgValues.push_back(
4906         BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4907                 Op->getReg(), Variable, Expr));
4908   else
4909     FuncInfo.ArgDbgValues.push_back(
4910         BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
4911             .add(*Op)
4912             .addImm(0)
4913             .addMetadata(Variable)
4914             .addMetadata(Expr));
4915 
4916   return true;
4917 }
4918 
4919 /// Return the appropriate SDDbgValue based on N.
4920 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
4921                                              DILocalVariable *Variable,
4922                                              DIExpression *Expr,
4923                                              const DebugLoc &dl,
4924                                              unsigned DbgSDNodeOrder) {
4925   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
4926     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
4927     // stack slot locations as such instead of as indirectly addressed
4928     // locations.
4929     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), dl,
4930                                      DbgSDNodeOrder);
4931   }
4932   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), false, dl,
4933                          DbgSDNodeOrder);
4934 }
4935 
4936 // VisualStudio defines setjmp as _setjmp
4937 #if defined(_MSC_VER) && defined(setjmp) && \
4938                          !defined(setjmp_undefined_for_msvc)
4939 #  pragma push_macro("setjmp")
4940 #  undef setjmp
4941 #  define setjmp_undefined_for_msvc
4942 #endif
4943 
4944 /// Lower the call to the specified intrinsic function. If we want to emit this
4945 /// as a call to a named external function, return the name. Otherwise, lower it
4946 /// and return null.
4947 const char *
4948 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
4949   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4950   SDLoc sdl = getCurSDLoc();
4951   DebugLoc dl = getCurDebugLoc();
4952   SDValue Res;
4953 
4954   switch (Intrinsic) {
4955   default:
4956     // By default, turn this into a target intrinsic node.
4957     visitTargetIntrinsic(I, Intrinsic);
4958     return nullptr;
4959   case Intrinsic::vastart:  visitVAStart(I); return nullptr;
4960   case Intrinsic::vaend:    visitVAEnd(I); return nullptr;
4961   case Intrinsic::vacopy:   visitVACopy(I); return nullptr;
4962   case Intrinsic::returnaddress:
4963     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
4964                              TLI.getPointerTy(DAG.getDataLayout()),
4965                              getValue(I.getArgOperand(0))));
4966     return nullptr;
4967   case Intrinsic::addressofreturnaddress:
4968     setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
4969                              TLI.getPointerTy(DAG.getDataLayout())));
4970     return nullptr;
4971   case Intrinsic::frameaddress:
4972     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
4973                              TLI.getPointerTy(DAG.getDataLayout()),
4974                              getValue(I.getArgOperand(0))));
4975     return nullptr;
4976   case Intrinsic::read_register: {
4977     Value *Reg = I.getArgOperand(0);
4978     SDValue Chain = getRoot();
4979     SDValue RegName =
4980         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
4981     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4982     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4983       DAG.getVTList(VT, MVT::Other), Chain, RegName);
4984     setValue(&I, Res);
4985     DAG.setRoot(Res.getValue(1));
4986     return nullptr;
4987   }
4988   case Intrinsic::write_register: {
4989     Value *Reg = I.getArgOperand(0);
4990     Value *RegValue = I.getArgOperand(1);
4991     SDValue Chain = getRoot();
4992     SDValue RegName =
4993         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
4994     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4995                             RegName, getValue(RegValue)));
4996     return nullptr;
4997   }
4998   case Intrinsic::setjmp:
4999     return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
5000   case Intrinsic::longjmp:
5001     return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
5002   case Intrinsic::memcpy: {
5003     SDValue Op1 = getValue(I.getArgOperand(0));
5004     SDValue Op2 = getValue(I.getArgOperand(1));
5005     SDValue Op3 = getValue(I.getArgOperand(2));
5006     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5007     if (!Align)
5008       Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5009     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5010     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5011     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5012                                false, isTC,
5013                                MachinePointerInfo(I.getArgOperand(0)),
5014                                MachinePointerInfo(I.getArgOperand(1)));
5015     updateDAGForMaybeTailCall(MC);
5016     return nullptr;
5017   }
5018   case Intrinsic::memset: {
5019     SDValue Op1 = getValue(I.getArgOperand(0));
5020     SDValue Op2 = getValue(I.getArgOperand(1));
5021     SDValue Op3 = getValue(I.getArgOperand(2));
5022     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5023     if (!Align)
5024       Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
5025     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5026     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5027     SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5028                                isTC, MachinePointerInfo(I.getArgOperand(0)));
5029     updateDAGForMaybeTailCall(MS);
5030     return nullptr;
5031   }
5032   case Intrinsic::memmove: {
5033     SDValue Op1 = getValue(I.getArgOperand(0));
5034     SDValue Op2 = getValue(I.getArgOperand(1));
5035     SDValue Op3 = getValue(I.getArgOperand(2));
5036     unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
5037     if (!Align)
5038       Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
5039     bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
5040     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5041     SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5042                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5043                                 MachinePointerInfo(I.getArgOperand(1)));
5044     updateDAGForMaybeTailCall(MM);
5045     return nullptr;
5046   }
5047   case Intrinsic::memcpy_element_unordered_atomic: {
5048     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5049     SDValue Dst = getValue(MI.getRawDest());
5050     SDValue Src = getValue(MI.getRawSource());
5051     SDValue Length = getValue(MI.getLength());
5052 
5053     // Emit a library call.
5054     TargetLowering::ArgListTy Args;
5055     TargetLowering::ArgListEntry Entry;
5056     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5057     Entry.Node = Dst;
5058     Args.push_back(Entry);
5059 
5060     Entry.Node = Src;
5061     Args.push_back(Entry);
5062 
5063     Entry.Ty = MI.getLength()->getType();
5064     Entry.Node = Length;
5065     Args.push_back(Entry);
5066 
5067     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5068     RTLIB::Libcall LibraryCall =
5069         RTLIB::getMEMCPY_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5070     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5071       report_fatal_error("Unsupported element size");
5072 
5073     TargetLowering::CallLoweringInfo CLI(DAG);
5074     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5075         TLI.getLibcallCallingConv(LibraryCall),
5076         Type::getVoidTy(*DAG.getContext()),
5077         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5078                               TLI.getPointerTy(DAG.getDataLayout())),
5079         std::move(Args));
5080 
5081     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5082     DAG.setRoot(CallResult.second);
5083     return nullptr;
5084   }
5085   case Intrinsic::memmove_element_unordered_atomic: {
5086     auto &MI = cast<AtomicMemMoveInst>(I);
5087     SDValue Dst = getValue(MI.getRawDest());
5088     SDValue Src = getValue(MI.getRawSource());
5089     SDValue Length = getValue(MI.getLength());
5090 
5091     // Emit a library call.
5092     TargetLowering::ArgListTy Args;
5093     TargetLowering::ArgListEntry Entry;
5094     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5095     Entry.Node = Dst;
5096     Args.push_back(Entry);
5097 
5098     Entry.Node = Src;
5099     Args.push_back(Entry);
5100 
5101     Entry.Ty = MI.getLength()->getType();
5102     Entry.Node = Length;
5103     Args.push_back(Entry);
5104 
5105     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5106     RTLIB::Libcall LibraryCall =
5107         RTLIB::getMEMMOVE_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5108     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5109       report_fatal_error("Unsupported element size");
5110 
5111     TargetLowering::CallLoweringInfo CLI(DAG);
5112     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5113         TLI.getLibcallCallingConv(LibraryCall),
5114         Type::getVoidTy(*DAG.getContext()),
5115         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5116                               TLI.getPointerTy(DAG.getDataLayout())),
5117         std::move(Args));
5118 
5119     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5120     DAG.setRoot(CallResult.second);
5121     return nullptr;
5122   }
5123   case Intrinsic::memset_element_unordered_atomic: {
5124     auto &MI = cast<AtomicMemSetInst>(I);
5125     SDValue Dst = getValue(MI.getRawDest());
5126     SDValue Val = getValue(MI.getValue());
5127     SDValue Length = getValue(MI.getLength());
5128 
5129     // Emit a library call.
5130     TargetLowering::ArgListTy Args;
5131     TargetLowering::ArgListEntry Entry;
5132     Entry.Ty = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
5133     Entry.Node = Dst;
5134     Args.push_back(Entry);
5135 
5136     Entry.Ty = Type::getInt8Ty(*DAG.getContext());
5137     Entry.Node = Val;
5138     Args.push_back(Entry);
5139 
5140     Entry.Ty = MI.getLength()->getType();
5141     Entry.Node = Length;
5142     Args.push_back(Entry);
5143 
5144     uint64_t ElementSizeConstant = MI.getElementSizeInBytes();
5145     RTLIB::Libcall LibraryCall =
5146         RTLIB::getMEMSET_ELEMENT_UNORDERED_ATOMIC(ElementSizeConstant);
5147     if (LibraryCall == RTLIB::UNKNOWN_LIBCALL)
5148       report_fatal_error("Unsupported element size");
5149 
5150     TargetLowering::CallLoweringInfo CLI(DAG);
5151     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5152         TLI.getLibcallCallingConv(LibraryCall),
5153         Type::getVoidTy(*DAG.getContext()),
5154         DAG.getExternalSymbol(TLI.getLibcallName(LibraryCall),
5155                               TLI.getPointerTy(DAG.getDataLayout())),
5156         std::move(Args));
5157 
5158     std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
5159     DAG.setRoot(CallResult.second);
5160     return nullptr;
5161   }
5162   case Intrinsic::dbg_addr:
5163   case Intrinsic::dbg_declare: {
5164     const DbgInfoIntrinsic &DI = cast<DbgInfoIntrinsic>(I);
5165     DILocalVariable *Variable = DI.getVariable();
5166     DIExpression *Expression = DI.getExpression();
5167     assert(Variable && "Missing variable");
5168 
5169     // Check if address has undef value.
5170     const Value *Address = DI.getVariableLocation();
5171     if (!Address || isa<UndefValue>(Address) ||
5172         (Address->use_empty() && !isa<Argument>(Address))) {
5173       DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5174       return nullptr;
5175     }
5176 
5177     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
5178 
5179     // Check if this variable can be described by a frame index, typically
5180     // either as a static alloca or a byval parameter.
5181     int FI = std::numeric_limits<int>::max();
5182     if (const auto *AI =
5183             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
5184       if (AI->isStaticAlloca()) {
5185         auto I = FuncInfo.StaticAllocaMap.find(AI);
5186         if (I != FuncInfo.StaticAllocaMap.end())
5187           FI = I->second;
5188       }
5189     } else if (const auto *Arg = dyn_cast<Argument>(
5190                    Address->stripInBoundsConstantOffsets())) {
5191       FI = FuncInfo.getArgumentFrameIndex(Arg);
5192     }
5193 
5194     // llvm.dbg.addr is control dependent and always generates indirect
5195     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
5196     // the MachineFunction variable table.
5197     if (FI != std::numeric_limits<int>::max()) {
5198       if (Intrinsic == Intrinsic::dbg_addr)
5199         DAG.AddDbgValue(DAG.getFrameIndexDbgValue(Variable, Expression, FI, dl,
5200                                                   SDNodeOrder),
5201                         getRoot().getNode(), isParameter);
5202       return nullptr;
5203     }
5204 
5205     SDValue &N = NodeMap[Address];
5206     if (!N.getNode() && isa<Argument>(Address))
5207       // Check unused arguments map.
5208       N = UnusedArgNodeMap[Address];
5209     SDDbgValue *SDV;
5210     if (N.getNode()) {
5211       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
5212         Address = BCI->getOperand(0);
5213       // Parameters are handled specially.
5214       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
5215       if (isParameter && FINode) {
5216         // Byval parameter. We have a frame index at this point.
5217         SDV = DAG.getFrameIndexDbgValue(Variable, Expression,
5218                                         FINode->getIndex(), dl, SDNodeOrder);
5219       } else if (isa<Argument>(Address)) {
5220         // Address is an argument, so try to emit its dbg value using
5221         // virtual register info from the FuncInfo.ValueMap.
5222         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N);
5223         return nullptr;
5224       } else {
5225         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
5226                               true, dl, SDNodeOrder);
5227       }
5228       DAG.AddDbgValue(SDV, N.getNode(), isParameter);
5229     } else {
5230       // If Address is an argument then try to emit its dbg value using
5231       // virtual register info from the FuncInfo.ValueMap.
5232       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true,
5233                                     N)) {
5234         DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5235       }
5236     }
5237     return nullptr;
5238   }
5239   case Intrinsic::dbg_value: {
5240     const DbgValueInst &DI = cast<DbgValueInst>(I);
5241     assert(DI.getVariable() && "Missing variable");
5242 
5243     DILocalVariable *Variable = DI.getVariable();
5244     DIExpression *Expression = DI.getExpression();
5245     const Value *V = DI.getValue();
5246     if (!V)
5247       return nullptr;
5248 
5249     SDDbgValue *SDV;
5250     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
5251       SDV = DAG.getConstantDbgValue(Variable, Expression, V, dl, SDNodeOrder);
5252       DAG.AddDbgValue(SDV, nullptr, false);
5253       return nullptr;
5254     }
5255 
5256     // Do not use getValue() in here; we don't want to generate code at
5257     // this point if it hasn't been done yet.
5258     SDValue N = NodeMap[V];
5259     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
5260       N = UnusedArgNodeMap[V];
5261     if (N.getNode()) {
5262       if (EmitFuncArgumentDbgValue(V, Variable, Expression, dl, false, N))
5263         return nullptr;
5264       SDV = getDbgValue(N, Variable, Expression, dl, SDNodeOrder);
5265       DAG.AddDbgValue(SDV, N.getNode(), false);
5266       return nullptr;
5267     }
5268 
5269     if (!V->use_empty() ) {
5270       // Do not call getValue(V) yet, as we don't want to generate code.
5271       // Remember it for later.
5272       DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
5273       DanglingDebugInfoMap[V] = DDI;
5274       return nullptr;
5275     }
5276 
5277     DEBUG(dbgs() << "Dropping debug location info for:\n  " << DI << "\n");
5278     DEBUG(dbgs() << "  Last seen at:\n    " << *V << "\n");
5279     return nullptr;
5280   }
5281 
5282   case Intrinsic::eh_typeid_for: {
5283     // Find the type id for the given typeinfo.
5284     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
5285     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
5286     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
5287     setValue(&I, Res);
5288     return nullptr;
5289   }
5290 
5291   case Intrinsic::eh_return_i32:
5292   case Intrinsic::eh_return_i64:
5293     DAG.getMachineFunction().setCallsEHReturn(true);
5294     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
5295                             MVT::Other,
5296                             getControlRoot(),
5297                             getValue(I.getArgOperand(0)),
5298                             getValue(I.getArgOperand(1))));
5299     return nullptr;
5300   case Intrinsic::eh_unwind_init:
5301     DAG.getMachineFunction().setCallsUnwindInit(true);
5302     return nullptr;
5303   case Intrinsic::eh_dwarf_cfa:
5304     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
5305                              TLI.getPointerTy(DAG.getDataLayout()),
5306                              getValue(I.getArgOperand(0))));
5307     return nullptr;
5308   case Intrinsic::eh_sjlj_callsite: {
5309     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5310     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
5311     assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
5312     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
5313 
5314     MMI.setCurrentCallSite(CI->getZExtValue());
5315     return nullptr;
5316   }
5317   case Intrinsic::eh_sjlj_functioncontext: {
5318     // Get and store the index of the function context.
5319     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
5320     AllocaInst *FnCtx =
5321       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
5322     int FI = FuncInfo.StaticAllocaMap[FnCtx];
5323     MFI.setFunctionContextIndex(FI);
5324     return nullptr;
5325   }
5326   case Intrinsic::eh_sjlj_setjmp: {
5327     SDValue Ops[2];
5328     Ops[0] = getRoot();
5329     Ops[1] = getValue(I.getArgOperand(0));
5330     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
5331                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
5332     setValue(&I, Op.getValue(0));
5333     DAG.setRoot(Op.getValue(1));
5334     return nullptr;
5335   }
5336   case Intrinsic::eh_sjlj_longjmp:
5337     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
5338                             getRoot(), getValue(I.getArgOperand(0))));
5339     return nullptr;
5340   case Intrinsic::eh_sjlj_setup_dispatch:
5341     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
5342                             getRoot()));
5343     return nullptr;
5344   case Intrinsic::masked_gather:
5345     visitMaskedGather(I);
5346     return nullptr;
5347   case Intrinsic::masked_load:
5348     visitMaskedLoad(I);
5349     return nullptr;
5350   case Intrinsic::masked_scatter:
5351     visitMaskedScatter(I);
5352     return nullptr;
5353   case Intrinsic::masked_store:
5354     visitMaskedStore(I);
5355     return nullptr;
5356   case Intrinsic::masked_expandload:
5357     visitMaskedLoad(I, true /* IsExpanding */);
5358     return nullptr;
5359   case Intrinsic::masked_compressstore:
5360     visitMaskedStore(I, true /* IsCompressing */);
5361     return nullptr;
5362   case Intrinsic::x86_mmx_pslli_w:
5363   case Intrinsic::x86_mmx_pslli_d:
5364   case Intrinsic::x86_mmx_pslli_q:
5365   case Intrinsic::x86_mmx_psrli_w:
5366   case Intrinsic::x86_mmx_psrli_d:
5367   case Intrinsic::x86_mmx_psrli_q:
5368   case Intrinsic::x86_mmx_psrai_w:
5369   case Intrinsic::x86_mmx_psrai_d: {
5370     SDValue ShAmt = getValue(I.getArgOperand(1));
5371     if (isa<ConstantSDNode>(ShAmt)) {
5372       visitTargetIntrinsic(I, Intrinsic);
5373       return nullptr;
5374     }
5375     unsigned NewIntrinsic = 0;
5376     EVT ShAmtVT = MVT::v2i32;
5377     switch (Intrinsic) {
5378     case Intrinsic::x86_mmx_pslli_w:
5379       NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5380       break;
5381     case Intrinsic::x86_mmx_pslli_d:
5382       NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5383       break;
5384     case Intrinsic::x86_mmx_pslli_q:
5385       NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5386       break;
5387     case Intrinsic::x86_mmx_psrli_w:
5388       NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5389       break;
5390     case Intrinsic::x86_mmx_psrli_d:
5391       NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5392       break;
5393     case Intrinsic::x86_mmx_psrli_q:
5394       NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5395       break;
5396     case Intrinsic::x86_mmx_psrai_w:
5397       NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5398       break;
5399     case Intrinsic::x86_mmx_psrai_d:
5400       NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5401       break;
5402     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5403     }
5404 
5405     // The vector shift intrinsics with scalars uses 32b shift amounts but
5406     // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5407     // to be zero.
5408     // We must do this early because v2i32 is not a legal type.
5409     SDValue ShOps[2];
5410     ShOps[0] = ShAmt;
5411     ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
5412     ShAmt =  DAG.getBuildVector(ShAmtVT, sdl, ShOps);
5413     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5414     ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5415     Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
5416                        DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
5417                        getValue(I.getArgOperand(0)), ShAmt);
5418     setValue(&I, Res);
5419     return nullptr;
5420   }
5421   case Intrinsic::powi:
5422     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
5423                             getValue(I.getArgOperand(1)), DAG));
5424     return nullptr;
5425   case Intrinsic::log:
5426     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5427     return nullptr;
5428   case Intrinsic::log2:
5429     setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5430     return nullptr;
5431   case Intrinsic::log10:
5432     setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5433     return nullptr;
5434   case Intrinsic::exp:
5435     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5436     return nullptr;
5437   case Intrinsic::exp2:
5438     setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5439     return nullptr;
5440   case Intrinsic::pow:
5441     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
5442                            getValue(I.getArgOperand(1)), DAG, TLI));
5443     return nullptr;
5444   case Intrinsic::sqrt:
5445   case Intrinsic::fabs:
5446   case Intrinsic::sin:
5447   case Intrinsic::cos:
5448   case Intrinsic::floor:
5449   case Intrinsic::ceil:
5450   case Intrinsic::trunc:
5451   case Intrinsic::rint:
5452   case Intrinsic::nearbyint:
5453   case Intrinsic::round:
5454   case Intrinsic::canonicalize: {
5455     unsigned Opcode;
5456     switch (Intrinsic) {
5457     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5458     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
5459     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
5460     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
5461     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
5462     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
5463     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
5464     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
5465     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
5466     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
5467     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
5468     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
5469     }
5470 
5471     setValue(&I, DAG.getNode(Opcode, sdl,
5472                              getValue(I.getArgOperand(0)).getValueType(),
5473                              getValue(I.getArgOperand(0))));
5474     return nullptr;
5475   }
5476   case Intrinsic::minnum: {
5477     auto VT = getValue(I.getArgOperand(0)).getValueType();
5478     unsigned Opc =
5479         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMINNAN, VT)
5480             ? ISD::FMINNAN
5481             : ISD::FMINNUM;
5482     setValue(&I, DAG.getNode(Opc, sdl, VT,
5483                              getValue(I.getArgOperand(0)),
5484                              getValue(I.getArgOperand(1))));
5485     return nullptr;
5486   }
5487   case Intrinsic::maxnum: {
5488     auto VT = getValue(I.getArgOperand(0)).getValueType();
5489     unsigned Opc =
5490         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMAXNAN, VT)
5491             ? ISD::FMAXNAN
5492             : ISD::FMAXNUM;
5493     setValue(&I, DAG.getNode(Opc, sdl, VT,
5494                              getValue(I.getArgOperand(0)),
5495                              getValue(I.getArgOperand(1))));
5496     return nullptr;
5497   }
5498   case Intrinsic::copysign:
5499     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5500                              getValue(I.getArgOperand(0)).getValueType(),
5501                              getValue(I.getArgOperand(0)),
5502                              getValue(I.getArgOperand(1))));
5503     return nullptr;
5504   case Intrinsic::fma:
5505     setValue(&I, DAG.getNode(ISD::FMA, sdl,
5506                              getValue(I.getArgOperand(0)).getValueType(),
5507                              getValue(I.getArgOperand(0)),
5508                              getValue(I.getArgOperand(1)),
5509                              getValue(I.getArgOperand(2))));
5510     return nullptr;
5511   case Intrinsic::experimental_constrained_fadd:
5512   case Intrinsic::experimental_constrained_fsub:
5513   case Intrinsic::experimental_constrained_fmul:
5514   case Intrinsic::experimental_constrained_fdiv:
5515   case Intrinsic::experimental_constrained_frem:
5516   case Intrinsic::experimental_constrained_fma:
5517   case Intrinsic::experimental_constrained_sqrt:
5518   case Intrinsic::experimental_constrained_pow:
5519   case Intrinsic::experimental_constrained_powi:
5520   case Intrinsic::experimental_constrained_sin:
5521   case Intrinsic::experimental_constrained_cos:
5522   case Intrinsic::experimental_constrained_exp:
5523   case Intrinsic::experimental_constrained_exp2:
5524   case Intrinsic::experimental_constrained_log:
5525   case Intrinsic::experimental_constrained_log10:
5526   case Intrinsic::experimental_constrained_log2:
5527   case Intrinsic::experimental_constrained_rint:
5528   case Intrinsic::experimental_constrained_nearbyint:
5529     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
5530     return nullptr;
5531   case Intrinsic::fmuladd: {
5532     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5533     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
5534         TLI.isFMAFasterThanFMulAndFAdd(VT)) {
5535       setValue(&I, DAG.getNode(ISD::FMA, sdl,
5536                                getValue(I.getArgOperand(0)).getValueType(),
5537                                getValue(I.getArgOperand(0)),
5538                                getValue(I.getArgOperand(1)),
5539                                getValue(I.getArgOperand(2))));
5540     } else {
5541       // TODO: Intrinsic calls should have fast-math-flags.
5542       SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
5543                                 getValue(I.getArgOperand(0)).getValueType(),
5544                                 getValue(I.getArgOperand(0)),
5545                                 getValue(I.getArgOperand(1)));
5546       SDValue Add = DAG.getNode(ISD::FADD, sdl,
5547                                 getValue(I.getArgOperand(0)).getValueType(),
5548                                 Mul,
5549                                 getValue(I.getArgOperand(2)));
5550       setValue(&I, Add);
5551     }
5552     return nullptr;
5553   }
5554   case Intrinsic::convert_to_fp16:
5555     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5556                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5557                                          getValue(I.getArgOperand(0)),
5558                                          DAG.getTargetConstant(0, sdl,
5559                                                                MVT::i32))));
5560     return nullptr;
5561   case Intrinsic::convert_from_fp16:
5562     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
5563                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
5564                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5565                                          getValue(I.getArgOperand(0)))));
5566     return nullptr;
5567   case Intrinsic::pcmarker: {
5568     SDValue Tmp = getValue(I.getArgOperand(0));
5569     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
5570     return nullptr;
5571   }
5572   case Intrinsic::readcyclecounter: {
5573     SDValue Op = getRoot();
5574     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
5575                       DAG.getVTList(MVT::i64, MVT::Other), Op);
5576     setValue(&I, Res);
5577     DAG.setRoot(Res.getValue(1));
5578     return nullptr;
5579   }
5580   case Intrinsic::bitreverse:
5581     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
5582                              getValue(I.getArgOperand(0)).getValueType(),
5583                              getValue(I.getArgOperand(0))));
5584     return nullptr;
5585   case Intrinsic::bswap:
5586     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
5587                              getValue(I.getArgOperand(0)).getValueType(),
5588                              getValue(I.getArgOperand(0))));
5589     return nullptr;
5590   case Intrinsic::cttz: {
5591     SDValue Arg = getValue(I.getArgOperand(0));
5592     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5593     EVT Ty = Arg.getValueType();
5594     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5595                              sdl, Ty, Arg));
5596     return nullptr;
5597   }
5598   case Intrinsic::ctlz: {
5599     SDValue Arg = getValue(I.getArgOperand(0));
5600     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5601     EVT Ty = Arg.getValueType();
5602     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5603                              sdl, Ty, Arg));
5604     return nullptr;
5605   }
5606   case Intrinsic::ctpop: {
5607     SDValue Arg = getValue(I.getArgOperand(0));
5608     EVT Ty = Arg.getValueType();
5609     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
5610     return nullptr;
5611   }
5612   case Intrinsic::stacksave: {
5613     SDValue Op = getRoot();
5614     Res = DAG.getNode(
5615         ISD::STACKSAVE, sdl,
5616         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
5617     setValue(&I, Res);
5618     DAG.setRoot(Res.getValue(1));
5619     return nullptr;
5620   }
5621   case Intrinsic::stackrestore:
5622     Res = getValue(I.getArgOperand(0));
5623     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
5624     return nullptr;
5625   case Intrinsic::get_dynamic_area_offset: {
5626     SDValue Op = getRoot();
5627     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5628     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
5629     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
5630     // target.
5631     if (PtrTy != ResTy)
5632       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
5633                          " intrinsic!");
5634     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
5635                       Op);
5636     DAG.setRoot(Op);
5637     setValue(&I, Res);
5638     return nullptr;
5639   }
5640   case Intrinsic::stackguard: {
5641     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5642     MachineFunction &MF = DAG.getMachineFunction();
5643     const Module &M = *MF.getFunction().getParent();
5644     SDValue Chain = getRoot();
5645     if (TLI.useLoadStackGuardNode()) {
5646       Res = getLoadStackGuard(DAG, sdl, Chain);
5647     } else {
5648       const Value *Global = TLI.getSDagStackGuard(M);
5649       unsigned Align = DL->getPrefTypeAlignment(Global->getType());
5650       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
5651                         MachinePointerInfo(Global, 0), Align,
5652                         MachineMemOperand::MOVolatile);
5653     }
5654     if (TLI.useStackGuardXorFP())
5655       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
5656     DAG.setRoot(Chain);
5657     setValue(&I, Res);
5658     return nullptr;
5659   }
5660   case Intrinsic::stackprotector: {
5661     // Emit code into the DAG to store the stack guard onto the stack.
5662     MachineFunction &MF = DAG.getMachineFunction();
5663     MachineFrameInfo &MFI = MF.getFrameInfo();
5664     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5665     SDValue Src, Chain = getRoot();
5666 
5667     if (TLI.useLoadStackGuardNode())
5668       Src = getLoadStackGuard(DAG, sdl, Chain);
5669     else
5670       Src = getValue(I.getArgOperand(0));   // The guard's value.
5671 
5672     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
5673 
5674     int FI = FuncInfo.StaticAllocaMap[Slot];
5675     MFI.setStackProtectorIndex(FI);
5676 
5677     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5678 
5679     // Store the stack protector onto the stack.
5680     Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
5681                                                  DAG.getMachineFunction(), FI),
5682                        /* Alignment = */ 0, MachineMemOperand::MOVolatile);
5683     setValue(&I, Res);
5684     DAG.setRoot(Res);
5685     return nullptr;
5686   }
5687   case Intrinsic::objectsize: {
5688     // If we don't know by now, we're never going to know.
5689     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
5690 
5691     assert(CI && "Non-constant type in __builtin_object_size?");
5692 
5693     SDValue Arg = getValue(I.getCalledValue());
5694     EVT Ty = Arg.getValueType();
5695 
5696     if (CI->isZero())
5697       Res = DAG.getConstant(-1ULL, sdl, Ty);
5698     else
5699       Res = DAG.getConstant(0, sdl, Ty);
5700 
5701     setValue(&I, Res);
5702     return nullptr;
5703   }
5704   case Intrinsic::annotation:
5705   case Intrinsic::ptr_annotation:
5706   case Intrinsic::invariant_group_barrier:
5707     // Drop the intrinsic, but forward the value
5708     setValue(&I, getValue(I.getOperand(0)));
5709     return nullptr;
5710   case Intrinsic::assume:
5711   case Intrinsic::var_annotation:
5712   case Intrinsic::sideeffect:
5713     // Discard annotate attributes, assumptions, and artificial side-effects.
5714     return nullptr;
5715 
5716   case Intrinsic::codeview_annotation: {
5717     // Emit a label associated with this metadata.
5718     MachineFunction &MF = DAG.getMachineFunction();
5719     MCSymbol *Label =
5720         MF.getMMI().getContext().createTempSymbol("annotation", true);
5721     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
5722     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
5723     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
5724     DAG.setRoot(Res);
5725     return nullptr;
5726   }
5727 
5728   case Intrinsic::init_trampoline: {
5729     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
5730 
5731     SDValue Ops[6];
5732     Ops[0] = getRoot();
5733     Ops[1] = getValue(I.getArgOperand(0));
5734     Ops[2] = getValue(I.getArgOperand(1));
5735     Ops[3] = getValue(I.getArgOperand(2));
5736     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
5737     Ops[5] = DAG.getSrcValue(F);
5738 
5739     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
5740 
5741     DAG.setRoot(Res);
5742     return nullptr;
5743   }
5744   case Intrinsic::adjust_trampoline:
5745     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
5746                              TLI.getPointerTy(DAG.getDataLayout()),
5747                              getValue(I.getArgOperand(0))));
5748     return nullptr;
5749   case Intrinsic::gcroot: {
5750     assert(DAG.getMachineFunction().getFunction().hasGC() &&
5751            "only valid in functions with gc specified, enforced by Verifier");
5752     assert(GFI && "implied by previous");
5753     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
5754     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
5755 
5756     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5757     GFI->addStackRoot(FI->getIndex(), TypeMap);
5758     return nullptr;
5759   }
5760   case Intrinsic::gcread:
5761   case Intrinsic::gcwrite:
5762     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
5763   case Intrinsic::flt_rounds:
5764     setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
5765     return nullptr;
5766 
5767   case Intrinsic::expect:
5768     // Just replace __builtin_expect(exp, c) with EXP.
5769     setValue(&I, getValue(I.getArgOperand(0)));
5770     return nullptr;
5771 
5772   case Intrinsic::debugtrap:
5773   case Intrinsic::trap: {
5774     StringRef TrapFuncName =
5775         I.getAttributes()
5776             .getAttribute(AttributeList::FunctionIndex, "trap-func-name")
5777             .getValueAsString();
5778     if (TrapFuncName.empty()) {
5779       ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
5780         ISD::TRAP : ISD::DEBUGTRAP;
5781       DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
5782       return nullptr;
5783     }
5784     TargetLowering::ArgListTy Args;
5785 
5786     TargetLowering::CallLoweringInfo CLI(DAG);
5787     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
5788         CallingConv::C, I.getType(),
5789         DAG.getExternalSymbol(TrapFuncName.data(),
5790                               TLI.getPointerTy(DAG.getDataLayout())),
5791         std::move(Args));
5792 
5793     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
5794     DAG.setRoot(Result.second);
5795     return nullptr;
5796   }
5797 
5798   case Intrinsic::uadd_with_overflow:
5799   case Intrinsic::sadd_with_overflow:
5800   case Intrinsic::usub_with_overflow:
5801   case Intrinsic::ssub_with_overflow:
5802   case Intrinsic::umul_with_overflow:
5803   case Intrinsic::smul_with_overflow: {
5804     ISD::NodeType Op;
5805     switch (Intrinsic) {
5806     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5807     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5808     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5809     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5810     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5811     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5812     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5813     }
5814     SDValue Op1 = getValue(I.getArgOperand(0));
5815     SDValue Op2 = getValue(I.getArgOperand(1));
5816 
5817     SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5818     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
5819     return nullptr;
5820   }
5821   case Intrinsic::prefetch: {
5822     SDValue Ops[5];
5823     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
5824     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
5825     Ops[0] = DAG.getRoot();
5826     Ops[1] = getValue(I.getArgOperand(0));
5827     Ops[2] = getValue(I.getArgOperand(1));
5828     Ops[3] = getValue(I.getArgOperand(2));
5829     Ops[4] = getValue(I.getArgOperand(3));
5830     SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
5831                                              DAG.getVTList(MVT::Other), Ops,
5832                                              EVT::getIntegerVT(*Context, 8),
5833                                              MachinePointerInfo(I.getArgOperand(0)),
5834                                              0, /* align */
5835                                              Flags);
5836 
5837     // Chain the prefetch in parallell with any pending loads, to stay out of
5838     // the way of later optimizations.
5839     PendingLoads.push_back(Result);
5840     Result = getRoot();
5841     DAG.setRoot(Result);
5842     return nullptr;
5843   }
5844   case Intrinsic::lifetime_start:
5845   case Intrinsic::lifetime_end: {
5846     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
5847     // Stack coloring is not enabled in O0, discard region information.
5848     if (TM.getOptLevel() == CodeGenOpt::None)
5849       return nullptr;
5850 
5851     SmallVector<Value *, 4> Allocas;
5852     GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
5853 
5854     for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5855            E = Allocas.end(); Object != E; ++Object) {
5856       AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5857 
5858       // Could not find an Alloca.
5859       if (!LifetimeObject)
5860         continue;
5861 
5862       // First check that the Alloca is static, otherwise it won't have a
5863       // valid frame index.
5864       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5865       if (SI == FuncInfo.StaticAllocaMap.end())
5866         return nullptr;
5867 
5868       int FI = SI->second;
5869 
5870       SDValue Ops[2];
5871       Ops[0] = getRoot();
5872       Ops[1] =
5873           DAG.getFrameIndex(FI, TLI.getFrameIndexTy(DAG.getDataLayout()), true);
5874       unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5875 
5876       Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
5877       DAG.setRoot(Res);
5878     }
5879     return nullptr;
5880   }
5881   case Intrinsic::invariant_start:
5882     // Discard region information.
5883     setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
5884     return nullptr;
5885   case Intrinsic::invariant_end:
5886     // Discard region information.
5887     return nullptr;
5888   case Intrinsic::clear_cache:
5889     return TLI.getClearCacheBuiltinName();
5890   case Intrinsic::donothing:
5891     // ignore
5892     return nullptr;
5893   case Intrinsic::experimental_stackmap:
5894     visitStackmap(I);
5895     return nullptr;
5896   case Intrinsic::experimental_patchpoint_void:
5897   case Intrinsic::experimental_patchpoint_i64:
5898     visitPatchpoint(&I);
5899     return nullptr;
5900   case Intrinsic::experimental_gc_statepoint:
5901     LowerStatepoint(ImmutableStatepoint(&I));
5902     return nullptr;
5903   case Intrinsic::experimental_gc_result:
5904     visitGCResult(cast<GCResultInst>(I));
5905     return nullptr;
5906   case Intrinsic::experimental_gc_relocate:
5907     visitGCRelocate(cast<GCRelocateInst>(I));
5908     return nullptr;
5909   case Intrinsic::instrprof_increment:
5910     llvm_unreachable("instrprof failed to lower an increment");
5911   case Intrinsic::instrprof_value_profile:
5912     llvm_unreachable("instrprof failed to lower a value profiling call");
5913   case Intrinsic::localescape: {
5914     MachineFunction &MF = DAG.getMachineFunction();
5915     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5916 
5917     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
5918     // is the same on all targets.
5919     for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
5920       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
5921       if (isa<ConstantPointerNull>(Arg))
5922         continue; // Skip null pointers. They represent a hole in index space.
5923       AllocaInst *Slot = cast<AllocaInst>(Arg);
5924       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5925              "can only escape static allocas");
5926       int FI = FuncInfo.StaticAllocaMap[Slot];
5927       MCSymbol *FrameAllocSym =
5928           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5929               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
5930       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
5931               TII->get(TargetOpcode::LOCAL_ESCAPE))
5932           .addSym(FrameAllocSym)
5933           .addFrameIndex(FI);
5934     }
5935 
5936     return nullptr;
5937   }
5938 
5939   case Intrinsic::localrecover: {
5940     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
5941     MachineFunction &MF = DAG.getMachineFunction();
5942     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
5943 
5944     // Get the symbol that defines the frame offset.
5945     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5946     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5947     unsigned IdxVal =
5948         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
5949     MCSymbol *FrameAllocSym =
5950         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
5951             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
5952 
5953     // Create a MCSymbol for the label to avoid any target lowering
5954     // that would make this PC relative.
5955     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
5956     SDValue OffsetVal =
5957         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
5958 
5959     // Add the offset to the FP.
5960     Value *FP = I.getArgOperand(1);
5961     SDValue FPVal = getValue(FP);
5962     SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5963     setValue(&I, Add);
5964 
5965     return nullptr;
5966   }
5967 
5968   case Intrinsic::eh_exceptionpointer:
5969   case Intrinsic::eh_exceptioncode: {
5970     // Get the exception pointer vreg, copy from it, and resize it to fit.
5971     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
5972     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
5973     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
5974     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
5975     SDValue N =
5976         DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5977     if (Intrinsic == Intrinsic::eh_exceptioncode)
5978       N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5979     setValue(&I, N);
5980     return nullptr;
5981   }
5982   case Intrinsic::xray_customevent: {
5983     // Here we want to make sure that the intrinsic behaves as if it has a
5984     // specific calling convention, and only for x86_64.
5985     // FIXME: Support other platforms later.
5986     const auto &Triple = DAG.getTarget().getTargetTriple();
5987     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
5988       return nullptr;
5989 
5990     SDLoc DL = getCurSDLoc();
5991     SmallVector<SDValue, 8> Ops;
5992 
5993     // We want to say that we always want the arguments in registers.
5994     SDValue LogEntryVal = getValue(I.getArgOperand(0));
5995     SDValue StrSizeVal = getValue(I.getArgOperand(1));
5996     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
5997     SDValue Chain = getRoot();
5998     Ops.push_back(LogEntryVal);
5999     Ops.push_back(StrSizeVal);
6000     Ops.push_back(Chain);
6001 
6002     // We need to enforce the calling convention for the callsite, so that
6003     // argument ordering is enforced correctly, and that register allocation can
6004     // see that some registers may be assumed clobbered and have to preserve
6005     // them across calls to the intrinsic.
6006     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
6007                                            DL, NodeTys, Ops);
6008     SDValue patchableNode = SDValue(MN, 0);
6009     DAG.setRoot(patchableNode);
6010     setValue(&I, patchableNode);
6011     return nullptr;
6012   }
6013   case Intrinsic::experimental_deoptimize:
6014     LowerDeoptimizeCall(&I);
6015     return nullptr;
6016 
6017   case Intrinsic::experimental_vector_reduce_fadd:
6018   case Intrinsic::experimental_vector_reduce_fmul:
6019   case Intrinsic::experimental_vector_reduce_add:
6020   case Intrinsic::experimental_vector_reduce_mul:
6021   case Intrinsic::experimental_vector_reduce_and:
6022   case Intrinsic::experimental_vector_reduce_or:
6023   case Intrinsic::experimental_vector_reduce_xor:
6024   case Intrinsic::experimental_vector_reduce_smax:
6025   case Intrinsic::experimental_vector_reduce_smin:
6026   case Intrinsic::experimental_vector_reduce_umax:
6027   case Intrinsic::experimental_vector_reduce_umin:
6028   case Intrinsic::experimental_vector_reduce_fmax:
6029   case Intrinsic::experimental_vector_reduce_fmin:
6030     visitVectorReduce(I, Intrinsic);
6031     return nullptr;
6032   }
6033 }
6034 
6035 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
6036     const ConstrainedFPIntrinsic &FPI) {
6037   SDLoc sdl = getCurSDLoc();
6038   unsigned Opcode;
6039   switch (FPI.getIntrinsicID()) {
6040   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6041   case Intrinsic::experimental_constrained_fadd:
6042     Opcode = ISD::STRICT_FADD;
6043     break;
6044   case Intrinsic::experimental_constrained_fsub:
6045     Opcode = ISD::STRICT_FSUB;
6046     break;
6047   case Intrinsic::experimental_constrained_fmul:
6048     Opcode = ISD::STRICT_FMUL;
6049     break;
6050   case Intrinsic::experimental_constrained_fdiv:
6051     Opcode = ISD::STRICT_FDIV;
6052     break;
6053   case Intrinsic::experimental_constrained_frem:
6054     Opcode = ISD::STRICT_FREM;
6055     break;
6056   case Intrinsic::experimental_constrained_fma:
6057     Opcode = ISD::STRICT_FMA;
6058     break;
6059   case Intrinsic::experimental_constrained_sqrt:
6060     Opcode = ISD::STRICT_FSQRT;
6061     break;
6062   case Intrinsic::experimental_constrained_pow:
6063     Opcode = ISD::STRICT_FPOW;
6064     break;
6065   case Intrinsic::experimental_constrained_powi:
6066     Opcode = ISD::STRICT_FPOWI;
6067     break;
6068   case Intrinsic::experimental_constrained_sin:
6069     Opcode = ISD::STRICT_FSIN;
6070     break;
6071   case Intrinsic::experimental_constrained_cos:
6072     Opcode = ISD::STRICT_FCOS;
6073     break;
6074   case Intrinsic::experimental_constrained_exp:
6075     Opcode = ISD::STRICT_FEXP;
6076     break;
6077   case Intrinsic::experimental_constrained_exp2:
6078     Opcode = ISD::STRICT_FEXP2;
6079     break;
6080   case Intrinsic::experimental_constrained_log:
6081     Opcode = ISD::STRICT_FLOG;
6082     break;
6083   case Intrinsic::experimental_constrained_log10:
6084     Opcode = ISD::STRICT_FLOG10;
6085     break;
6086   case Intrinsic::experimental_constrained_log2:
6087     Opcode = ISD::STRICT_FLOG2;
6088     break;
6089   case Intrinsic::experimental_constrained_rint:
6090     Opcode = ISD::STRICT_FRINT;
6091     break;
6092   case Intrinsic::experimental_constrained_nearbyint:
6093     Opcode = ISD::STRICT_FNEARBYINT;
6094     break;
6095   }
6096   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6097   SDValue Chain = getRoot();
6098   SmallVector<EVT, 4> ValueVTs;
6099   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
6100   ValueVTs.push_back(MVT::Other); // Out chain
6101 
6102   SDVTList VTs = DAG.getVTList(ValueVTs);
6103   SDValue Result;
6104   if (FPI.isUnaryOp())
6105     Result = DAG.getNode(Opcode, sdl, VTs,
6106                          { Chain, getValue(FPI.getArgOperand(0)) });
6107   else if (FPI.isTernaryOp())
6108     Result = DAG.getNode(Opcode, sdl, VTs,
6109                          { Chain, getValue(FPI.getArgOperand(0)),
6110                                   getValue(FPI.getArgOperand(1)),
6111                                   getValue(FPI.getArgOperand(2)) });
6112   else
6113     Result = DAG.getNode(Opcode, sdl, VTs,
6114                          { Chain, getValue(FPI.getArgOperand(0)),
6115                            getValue(FPI.getArgOperand(1))  });
6116 
6117   assert(Result.getNode()->getNumValues() == 2);
6118   SDValue OutChain = Result.getValue(1);
6119   DAG.setRoot(OutChain);
6120   SDValue FPResult = Result.getValue(0);
6121   setValue(&FPI, FPResult);
6122 }
6123 
6124 std::pair<SDValue, SDValue>
6125 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
6126                                     const BasicBlock *EHPadBB) {
6127   MachineFunction &MF = DAG.getMachineFunction();
6128   MachineModuleInfo &MMI = MF.getMMI();
6129   MCSymbol *BeginLabel = nullptr;
6130 
6131   if (EHPadBB) {
6132     // Insert a label before the invoke call to mark the try range.  This can be
6133     // used to detect deletion of the invoke via the MachineModuleInfo.
6134     BeginLabel = MMI.getContext().createTempSymbol();
6135 
6136     // For SjLj, keep track of which landing pads go with which invokes
6137     // so as to maintain the ordering of pads in the LSDA.
6138     unsigned CallSiteIndex = MMI.getCurrentCallSite();
6139     if (CallSiteIndex) {
6140       MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
6141       LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
6142 
6143       // Now that the call site is handled, stop tracking it.
6144       MMI.setCurrentCallSite(0);
6145     }
6146 
6147     // Both PendingLoads and PendingExports must be flushed here;
6148     // this call might not return.
6149     (void)getRoot();
6150     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
6151 
6152     CLI.setChain(getRoot());
6153   }
6154   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6155   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6156 
6157   assert((CLI.IsTailCall || Result.second.getNode()) &&
6158          "Non-null chain expected with non-tail call!");
6159   assert((Result.second.getNode() || !Result.first.getNode()) &&
6160          "Null value expected with tail call!");
6161 
6162   if (!Result.second.getNode()) {
6163     // As a special case, a null chain means that a tail call has been emitted
6164     // and the DAG root is already updated.
6165     HasTailCall = true;
6166 
6167     // Since there's no actual continuation from this block, nothing can be
6168     // relying on us setting vregs for them.
6169     PendingExports.clear();
6170   } else {
6171     DAG.setRoot(Result.second);
6172   }
6173 
6174   if (EHPadBB) {
6175     // Insert a label at the end of the invoke call to mark the try range.  This
6176     // can be used to detect deletion of the invoke via the MachineModuleInfo.
6177     MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
6178     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
6179 
6180     // Inform MachineModuleInfo of range.
6181     if (MF.hasEHFunclets()) {
6182       assert(CLI.CS);
6183       WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo();
6184       EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()),
6185                                 BeginLabel, EndLabel);
6186     } else {
6187       MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
6188     }
6189   }
6190 
6191   return Result;
6192 }
6193 
6194 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
6195                                       bool isTailCall,
6196                                       const BasicBlock *EHPadBB) {
6197   auto &DL = DAG.getDataLayout();
6198   FunctionType *FTy = CS.getFunctionType();
6199   Type *RetTy = CS.getType();
6200 
6201   TargetLowering::ArgListTy Args;
6202   Args.reserve(CS.arg_size());
6203 
6204   const Value *SwiftErrorVal = nullptr;
6205   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6206 
6207   // We can't tail call inside a function with a swifterror argument. Lowering
6208   // does not support this yet. It would have to move into the swifterror
6209   // register before the call.
6210   auto *Caller = CS.getInstruction()->getParent()->getParent();
6211   if (TLI.supportSwiftError() &&
6212       Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
6213     isTailCall = false;
6214 
6215   for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
6216        i != e; ++i) {
6217     TargetLowering::ArgListEntry Entry;
6218     const Value *V = *i;
6219 
6220     // Skip empty types
6221     if (V->getType()->isEmptyTy())
6222       continue;
6223 
6224     SDValue ArgNode = getValue(V);
6225     Entry.Node = ArgNode; Entry.Ty = V->getType();
6226 
6227     Entry.setAttributes(&CS, i - CS.arg_begin());
6228 
6229     // Use swifterror virtual register as input to the call.
6230     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
6231       SwiftErrorVal = V;
6232       // We find the virtual register for the actual swifterror argument.
6233       // Instead of using the Value, we use the virtual register instead.
6234       Entry.Node = DAG.getRegister(FuncInfo
6235                                        .getOrCreateSwiftErrorVRegUseAt(
6236                                            CS.getInstruction(), FuncInfo.MBB, V)
6237                                        .first,
6238                                    EVT(TLI.getPointerTy(DL)));
6239     }
6240 
6241     Args.push_back(Entry);
6242 
6243     // If we have an explicit sret argument that is an Instruction, (i.e., it
6244     // might point to function-local memory), we can't meaningfully tail-call.
6245     if (Entry.IsSRet && isa<Instruction>(V))
6246       isTailCall = false;
6247   }
6248 
6249   // Check if target-independent constraints permit a tail call here.
6250   // Target-dependent constraints are checked within TLI->LowerCallTo.
6251   if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
6252     isTailCall = false;
6253 
6254   // Disable tail calls if there is an swifterror argument. Targets have not
6255   // been updated to support tail calls.
6256   if (TLI.supportSwiftError() && SwiftErrorVal)
6257     isTailCall = false;
6258 
6259   TargetLowering::CallLoweringInfo CLI(DAG);
6260   CLI.setDebugLoc(getCurSDLoc())
6261       .setChain(getRoot())
6262       .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
6263       .setTailCall(isTailCall)
6264       .setConvergent(CS.isConvergent());
6265   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
6266 
6267   if (Result.first.getNode()) {
6268     const Instruction *Inst = CS.getInstruction();
6269     Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first);
6270     setValue(Inst, Result.first);
6271   }
6272 
6273   // The last element of CLI.InVals has the SDValue for swifterror return.
6274   // Here we copy it to a virtual register and update SwiftErrorMap for
6275   // book-keeping.
6276   if (SwiftErrorVal && TLI.supportSwiftError()) {
6277     // Get the last element of InVals.
6278     SDValue Src = CLI.InVals.back();
6279     unsigned VReg; bool CreatedVReg;
6280     std::tie(VReg, CreatedVReg) =
6281         FuncInfo.getOrCreateSwiftErrorVRegDefAt(CS.getInstruction());
6282     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
6283     // We update the virtual register for the actual swifterror argument.
6284     if (CreatedVReg)
6285       FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, SwiftErrorVal, VReg);
6286     DAG.setRoot(CopyNode);
6287   }
6288 }
6289 
6290 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
6291                              SelectionDAGBuilder &Builder) {
6292   // Check to see if this load can be trivially constant folded, e.g. if the
6293   // input is from a string literal.
6294   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
6295     // Cast pointer to the type we really want to load.
6296     Type *LoadTy =
6297         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
6298     if (LoadVT.isVector())
6299       LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements());
6300 
6301     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
6302                                          PointerType::getUnqual(LoadTy));
6303 
6304     if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
6305             const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL))
6306       return Builder.getValue(LoadCst);
6307   }
6308 
6309   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
6310   // still constant memory, the input chain can be the entry node.
6311   SDValue Root;
6312   bool ConstantMemory = false;
6313 
6314   // Do not serialize (non-volatile) loads of constant memory with anything.
6315   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
6316     Root = Builder.DAG.getEntryNode();
6317     ConstantMemory = true;
6318   } else {
6319     // Do not serialize non-volatile loads against each other.
6320     Root = Builder.DAG.getRoot();
6321   }
6322 
6323   SDValue Ptr = Builder.getValue(PtrVal);
6324   SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
6325                                         Ptr, MachinePointerInfo(PtrVal),
6326                                         /* Alignment = */ 1);
6327 
6328   if (!ConstantMemory)
6329     Builder.PendingLoads.push_back(LoadVal.getValue(1));
6330   return LoadVal;
6331 }
6332 
6333 /// Record the value for an instruction that produces an integer result,
6334 /// converting the type where necessary.
6335 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
6336                                                   SDValue Value,
6337                                                   bool IsSigned) {
6338   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6339                                                     I.getType(), true);
6340   if (IsSigned)
6341     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
6342   else
6343     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
6344   setValue(&I, Value);
6345 }
6346 
6347 /// See if we can lower a memcmp call into an optimized form. If so, return
6348 /// true and lower it. Otherwise return false, and it will be lowered like a
6349 /// normal call.
6350 /// The caller already checked that \p I calls the appropriate LibFunc with a
6351 /// correct prototype.
6352 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
6353   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
6354   const Value *Size = I.getArgOperand(2);
6355   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
6356   if (CSize && CSize->getZExtValue() == 0) {
6357     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6358                                                           I.getType(), true);
6359     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
6360     return true;
6361   }
6362 
6363   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6364   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
6365       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
6366       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
6367   if (Res.first.getNode()) {
6368     processIntegerCallValue(I, Res.first, true);
6369     PendingLoads.push_back(Res.second);
6370     return true;
6371   }
6372 
6373   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
6374   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
6375   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
6376     return false;
6377 
6378   // If the target has a fast compare for the given size, it will return a
6379   // preferred load type for that size. Require that the load VT is legal and
6380   // that the target supports unaligned loads of that type. Otherwise, return
6381   // INVALID.
6382   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
6383     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6384     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
6385     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
6386       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
6387       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
6388       // TODO: Check alignment of src and dest ptrs.
6389       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
6390       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
6391       if (!TLI.isTypeLegal(LVT) ||
6392           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
6393           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
6394         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
6395     }
6396 
6397     return LVT;
6398   };
6399 
6400   // This turns into unaligned loads. We only do this if the target natively
6401   // supports the MVT we'll be loading or if it is small enough (<= 4) that
6402   // we'll only produce a small number of byte loads.
6403   MVT LoadVT;
6404   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
6405   switch (NumBitsToCompare) {
6406   default:
6407     return false;
6408   case 16:
6409     LoadVT = MVT::i16;
6410     break;
6411   case 32:
6412     LoadVT = MVT::i32;
6413     break;
6414   case 64:
6415   case 128:
6416   case 256:
6417     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
6418     break;
6419   }
6420 
6421   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
6422     return false;
6423 
6424   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
6425   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
6426 
6427   // Bitcast to a wide integer type if the loads are vectors.
6428   if (LoadVT.isVector()) {
6429     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
6430     LoadL = DAG.getBitcast(CmpVT, LoadL);
6431     LoadR = DAG.getBitcast(CmpVT, LoadR);
6432   }
6433 
6434   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
6435   processIntegerCallValue(I, Cmp, false);
6436   return true;
6437 }
6438 
6439 /// See if we can lower a memchr call into an optimized form. If so, return
6440 /// true and lower it. Otherwise return false, and it will be lowered like a
6441 /// normal call.
6442 /// The caller already checked that \p I calls the appropriate LibFunc with a
6443 /// correct prototype.
6444 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
6445   const Value *Src = I.getArgOperand(0);
6446   const Value *Char = I.getArgOperand(1);
6447   const Value *Length = I.getArgOperand(2);
6448 
6449   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6450   std::pair<SDValue, SDValue> Res =
6451     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
6452                                 getValue(Src), getValue(Char), getValue(Length),
6453                                 MachinePointerInfo(Src));
6454   if (Res.first.getNode()) {
6455     setValue(&I, Res.first);
6456     PendingLoads.push_back(Res.second);
6457     return true;
6458   }
6459 
6460   return false;
6461 }
6462 
6463 /// See if we can lower a mempcpy call into an optimized form. If so, return
6464 /// true and lower it. Otherwise return false, and it will be lowered like a
6465 /// normal call.
6466 /// The caller already checked that \p I calls the appropriate LibFunc with a
6467 /// correct prototype.
6468 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
6469   SDValue Dst = getValue(I.getArgOperand(0));
6470   SDValue Src = getValue(I.getArgOperand(1));
6471   SDValue Size = getValue(I.getArgOperand(2));
6472 
6473   unsigned DstAlign = DAG.InferPtrAlignment(Dst);
6474   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
6475   unsigned Align = std::min(DstAlign, SrcAlign);
6476   if (Align == 0) // Alignment of one or both could not be inferred.
6477     Align = 1; // 0 and 1 both specify no alignment, but 0 is reserved.
6478 
6479   bool isVol = false;
6480   SDLoc sdl = getCurSDLoc();
6481 
6482   // In the mempcpy context we need to pass in a false value for isTailCall
6483   // because the return pointer needs to be adjusted by the size of
6484   // the copied memory.
6485   SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Align, isVol,
6486                              false, /*isTailCall=*/false,
6487                              MachinePointerInfo(I.getArgOperand(0)),
6488                              MachinePointerInfo(I.getArgOperand(1)));
6489   assert(MC.getNode() != nullptr &&
6490          "** memcpy should not be lowered as TailCall in mempcpy context **");
6491   DAG.setRoot(MC);
6492 
6493   // Check if Size needs to be truncated or extended.
6494   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
6495 
6496   // Adjust return pointer to point just past the last dst byte.
6497   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
6498                                     Dst, Size);
6499   setValue(&I, DstPlusSize);
6500   return true;
6501 }
6502 
6503 /// See if we can lower a strcpy call into an optimized form.  If so, return
6504 /// true and lower it, otherwise return false and it will be lowered like a
6505 /// normal call.
6506 /// The caller already checked that \p I calls the appropriate LibFunc with a
6507 /// correct prototype.
6508 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
6509   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6510 
6511   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6512   std::pair<SDValue, SDValue> Res =
6513     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
6514                                 getValue(Arg0), getValue(Arg1),
6515                                 MachinePointerInfo(Arg0),
6516                                 MachinePointerInfo(Arg1), isStpcpy);
6517   if (Res.first.getNode()) {
6518     setValue(&I, Res.first);
6519     DAG.setRoot(Res.second);
6520     return true;
6521   }
6522 
6523   return false;
6524 }
6525 
6526 /// See if we can lower a strcmp call into an optimized form.  If so, return
6527 /// true and lower it, otherwise return false and it will be lowered like a
6528 /// normal call.
6529 /// The caller already checked that \p I calls the appropriate LibFunc with a
6530 /// correct prototype.
6531 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
6532   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6533 
6534   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6535   std::pair<SDValue, SDValue> Res =
6536     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
6537                                 getValue(Arg0), getValue(Arg1),
6538                                 MachinePointerInfo(Arg0),
6539                                 MachinePointerInfo(Arg1));
6540   if (Res.first.getNode()) {
6541     processIntegerCallValue(I, Res.first, true);
6542     PendingLoads.push_back(Res.second);
6543     return true;
6544   }
6545 
6546   return false;
6547 }
6548 
6549 /// See if we can lower a strlen call into an optimized form.  If so, return
6550 /// true and lower it, otherwise return false and it will be lowered like a
6551 /// normal call.
6552 /// The caller already checked that \p I calls the appropriate LibFunc with a
6553 /// correct prototype.
6554 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
6555   const Value *Arg0 = I.getArgOperand(0);
6556 
6557   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6558   std::pair<SDValue, SDValue> Res =
6559     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
6560                                 getValue(Arg0), MachinePointerInfo(Arg0));
6561   if (Res.first.getNode()) {
6562     processIntegerCallValue(I, Res.first, false);
6563     PendingLoads.push_back(Res.second);
6564     return true;
6565   }
6566 
6567   return false;
6568 }
6569 
6570 /// See if we can lower a strnlen call into an optimized form.  If so, return
6571 /// true and lower it, otherwise return false and it will be lowered like a
6572 /// normal call.
6573 /// The caller already checked that \p I calls the appropriate LibFunc with a
6574 /// correct prototype.
6575 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
6576   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6577 
6578   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6579   std::pair<SDValue, SDValue> Res =
6580     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
6581                                  getValue(Arg0), getValue(Arg1),
6582                                  MachinePointerInfo(Arg0));
6583   if (Res.first.getNode()) {
6584     processIntegerCallValue(I, Res.first, false);
6585     PendingLoads.push_back(Res.second);
6586     return true;
6587   }
6588 
6589   return false;
6590 }
6591 
6592 /// See if we can lower a unary floating-point operation into an SDNode with
6593 /// the specified Opcode.  If so, return true and lower it, otherwise return
6594 /// false and it will be lowered like a normal call.
6595 /// The caller already checked that \p I calls the appropriate LibFunc with a
6596 /// correct prototype.
6597 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
6598                                               unsigned Opcode) {
6599   // We already checked this call's prototype; verify it doesn't modify errno.
6600   if (!I.onlyReadsMemory())
6601     return false;
6602 
6603   SDValue Tmp = getValue(I.getArgOperand(0));
6604   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
6605   return true;
6606 }
6607 
6608 /// See if we can lower a binary floating-point operation into an SDNode with
6609 /// the specified Opcode. If so, return true and lower it. Otherwise return
6610 /// false, and it will be lowered like a normal call.
6611 /// The caller already checked that \p I calls the appropriate LibFunc with a
6612 /// correct prototype.
6613 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
6614                                                unsigned Opcode) {
6615   // We already checked this call's prototype; verify it doesn't modify errno.
6616   if (!I.onlyReadsMemory())
6617     return false;
6618 
6619   SDValue Tmp0 = getValue(I.getArgOperand(0));
6620   SDValue Tmp1 = getValue(I.getArgOperand(1));
6621   EVT VT = Tmp0.getValueType();
6622   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
6623   return true;
6624 }
6625 
6626 void SelectionDAGBuilder::visitCall(const CallInst &I) {
6627   // Handle inline assembly differently.
6628   if (isa<InlineAsm>(I.getCalledValue())) {
6629     visitInlineAsm(&I);
6630     return;
6631   }
6632 
6633   MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6634   computeUsesVAFloatArgument(I, MMI);
6635 
6636   const char *RenameFn = nullptr;
6637   if (Function *F = I.getCalledFunction()) {
6638     if (F->isDeclaration()) {
6639       if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
6640         if (unsigned IID = II->getIntrinsicID(F)) {
6641           RenameFn = visitIntrinsicCall(I, IID);
6642           if (!RenameFn)
6643             return;
6644         }
6645       }
6646       if (Intrinsic::ID IID = F->getIntrinsicID()) {
6647         RenameFn = visitIntrinsicCall(I, IID);
6648         if (!RenameFn)
6649           return;
6650       }
6651     }
6652 
6653     // Check for well-known libc/libm calls.  If the function is internal, it
6654     // can't be a library call.  Don't do the check if marked as nobuiltin for
6655     // some reason or the call site requires strict floating point semantics.
6656     LibFunc Func;
6657     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
6658         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
6659         LibInfo->hasOptimizedCodeGen(Func)) {
6660       switch (Func) {
6661       default: break;
6662       case LibFunc_copysign:
6663       case LibFunc_copysignf:
6664       case LibFunc_copysignl:
6665         // We already checked this call's prototype; verify it doesn't modify
6666         // errno.
6667         if (I.onlyReadsMemory()) {
6668           SDValue LHS = getValue(I.getArgOperand(0));
6669           SDValue RHS = getValue(I.getArgOperand(1));
6670           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
6671                                    LHS.getValueType(), LHS, RHS));
6672           return;
6673         }
6674         break;
6675       case LibFunc_fabs:
6676       case LibFunc_fabsf:
6677       case LibFunc_fabsl:
6678         if (visitUnaryFloatCall(I, ISD::FABS))
6679           return;
6680         break;
6681       case LibFunc_fmin:
6682       case LibFunc_fminf:
6683       case LibFunc_fminl:
6684         if (visitBinaryFloatCall(I, ISD::FMINNUM))
6685           return;
6686         break;
6687       case LibFunc_fmax:
6688       case LibFunc_fmaxf:
6689       case LibFunc_fmaxl:
6690         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
6691           return;
6692         break;
6693       case LibFunc_sin:
6694       case LibFunc_sinf:
6695       case LibFunc_sinl:
6696         if (visitUnaryFloatCall(I, ISD::FSIN))
6697           return;
6698         break;
6699       case LibFunc_cos:
6700       case LibFunc_cosf:
6701       case LibFunc_cosl:
6702         if (visitUnaryFloatCall(I, ISD::FCOS))
6703           return;
6704         break;
6705       case LibFunc_sqrt:
6706       case LibFunc_sqrtf:
6707       case LibFunc_sqrtl:
6708       case LibFunc_sqrt_finite:
6709       case LibFunc_sqrtf_finite:
6710       case LibFunc_sqrtl_finite:
6711         if (visitUnaryFloatCall(I, ISD::FSQRT))
6712           return;
6713         break;
6714       case LibFunc_floor:
6715       case LibFunc_floorf:
6716       case LibFunc_floorl:
6717         if (visitUnaryFloatCall(I, ISD::FFLOOR))
6718           return;
6719         break;
6720       case LibFunc_nearbyint:
6721       case LibFunc_nearbyintf:
6722       case LibFunc_nearbyintl:
6723         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
6724           return;
6725         break;
6726       case LibFunc_ceil:
6727       case LibFunc_ceilf:
6728       case LibFunc_ceill:
6729         if (visitUnaryFloatCall(I, ISD::FCEIL))
6730           return;
6731         break;
6732       case LibFunc_rint:
6733       case LibFunc_rintf:
6734       case LibFunc_rintl:
6735         if (visitUnaryFloatCall(I, ISD::FRINT))
6736           return;
6737         break;
6738       case LibFunc_round:
6739       case LibFunc_roundf:
6740       case LibFunc_roundl:
6741         if (visitUnaryFloatCall(I, ISD::FROUND))
6742           return;
6743         break;
6744       case LibFunc_trunc:
6745       case LibFunc_truncf:
6746       case LibFunc_truncl:
6747         if (visitUnaryFloatCall(I, ISD::FTRUNC))
6748           return;
6749         break;
6750       case LibFunc_log2:
6751       case LibFunc_log2f:
6752       case LibFunc_log2l:
6753         if (visitUnaryFloatCall(I, ISD::FLOG2))
6754           return;
6755         break;
6756       case LibFunc_exp2:
6757       case LibFunc_exp2f:
6758       case LibFunc_exp2l:
6759         if (visitUnaryFloatCall(I, ISD::FEXP2))
6760           return;
6761         break;
6762       case LibFunc_memcmp:
6763         if (visitMemCmpCall(I))
6764           return;
6765         break;
6766       case LibFunc_mempcpy:
6767         if (visitMemPCpyCall(I))
6768           return;
6769         break;
6770       case LibFunc_memchr:
6771         if (visitMemChrCall(I))
6772           return;
6773         break;
6774       case LibFunc_strcpy:
6775         if (visitStrCpyCall(I, false))
6776           return;
6777         break;
6778       case LibFunc_stpcpy:
6779         if (visitStrCpyCall(I, true))
6780           return;
6781         break;
6782       case LibFunc_strcmp:
6783         if (visitStrCmpCall(I))
6784           return;
6785         break;
6786       case LibFunc_strlen:
6787         if (visitStrLenCall(I))
6788           return;
6789         break;
6790       case LibFunc_strnlen:
6791         if (visitStrNLenCall(I))
6792           return;
6793         break;
6794       }
6795     }
6796   }
6797 
6798   SDValue Callee;
6799   if (!RenameFn)
6800     Callee = getValue(I.getCalledValue());
6801   else
6802     Callee = DAG.getExternalSymbol(
6803         RenameFn,
6804         DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6805 
6806   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
6807   // have to do anything here to lower funclet bundles.
6808   assert(!I.hasOperandBundlesOtherThan(
6809              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
6810          "Cannot lower calls with arbitrary operand bundles!");
6811 
6812   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
6813     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
6814   else
6815     // Check if we can potentially perform a tail call. More detailed checking
6816     // is be done within LowerCallTo, after more information about the call is
6817     // known.
6818     LowerCallTo(&I, Callee, I.isTailCall());
6819 }
6820 
6821 namespace {
6822 
6823 /// AsmOperandInfo - This contains information for each constraint that we are
6824 /// lowering.
6825 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
6826 public:
6827   /// CallOperand - If this is the result output operand or a clobber
6828   /// this is null, otherwise it is the incoming operand to the CallInst.
6829   /// This gets modified as the asm is processed.
6830   SDValue CallOperand;
6831 
6832   /// AssignedRegs - If this is a register or register class operand, this
6833   /// contains the set of register corresponding to the operand.
6834   RegsForValue AssignedRegs;
6835 
6836   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
6837     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
6838   }
6839 
6840   /// Whether or not this operand accesses memory
6841   bool hasMemory(const TargetLowering &TLI) const {
6842     // Indirect operand accesses access memory.
6843     if (isIndirect)
6844       return true;
6845 
6846     for (const auto &Code : Codes)
6847       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
6848         return true;
6849 
6850     return false;
6851   }
6852 
6853   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
6854   /// corresponds to.  If there is no Value* for this operand, it returns
6855   /// MVT::Other.
6856   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
6857                            const DataLayout &DL) const {
6858     if (!CallOperandVal) return MVT::Other;
6859 
6860     if (isa<BasicBlock>(CallOperandVal))
6861       return TLI.getPointerTy(DL);
6862 
6863     llvm::Type *OpTy = CallOperandVal->getType();
6864 
6865     // FIXME: code duplicated from TargetLowering::ParseConstraints().
6866     // If this is an indirect operand, the operand is a pointer to the
6867     // accessed type.
6868     if (isIndirect) {
6869       PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
6870       if (!PtrTy)
6871         report_fatal_error("Indirect operand for inline asm not a pointer!");
6872       OpTy = PtrTy->getElementType();
6873     }
6874 
6875     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
6876     if (StructType *STy = dyn_cast<StructType>(OpTy))
6877       if (STy->getNumElements() == 1)
6878         OpTy = STy->getElementType(0);
6879 
6880     // If OpTy is not a single value, it may be a struct/union that we
6881     // can tile with integers.
6882     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6883       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
6884       switch (BitSize) {
6885       default: break;
6886       case 1:
6887       case 8:
6888       case 16:
6889       case 32:
6890       case 64:
6891       case 128:
6892         OpTy = IntegerType::get(Context, BitSize);
6893         break;
6894       }
6895     }
6896 
6897     return TLI.getValueType(DL, OpTy, true);
6898   }
6899 };
6900 
6901 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>;
6902 
6903 } // end anonymous namespace
6904 
6905 /// Make sure that the output operand \p OpInfo and its corresponding input
6906 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
6907 /// out).
6908 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
6909                                SDISelAsmOperandInfo &MatchingOpInfo,
6910                                SelectionDAG &DAG) {
6911   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
6912     return;
6913 
6914   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6915   const auto &TLI = DAG.getTargetLoweringInfo();
6916 
6917   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6918       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6919                                        OpInfo.ConstraintVT);
6920   std::pair<unsigned, const TargetRegisterClass *> InputRC =
6921       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
6922                                        MatchingOpInfo.ConstraintVT);
6923   if ((OpInfo.ConstraintVT.isInteger() !=
6924        MatchingOpInfo.ConstraintVT.isInteger()) ||
6925       (MatchRC.second != InputRC.second)) {
6926     // FIXME: error out in a more elegant fashion
6927     report_fatal_error("Unsupported asm: input constraint"
6928                        " with a matching output constraint of"
6929                        " incompatible type!");
6930   }
6931   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
6932 }
6933 
6934 /// Get a direct memory input to behave well as an indirect operand.
6935 /// This may introduce stores, hence the need for a \p Chain.
6936 /// \return The (possibly updated) chain.
6937 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
6938                                         SDISelAsmOperandInfo &OpInfo,
6939                                         SelectionDAG &DAG) {
6940   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6941 
6942   // If we don't have an indirect input, put it in the constpool if we can,
6943   // otherwise spill it to a stack slot.
6944   // TODO: This isn't quite right. We need to handle these according to
6945   // the addressing mode that the constraint wants. Also, this may take
6946   // an additional register for the computation and we don't want that
6947   // either.
6948 
6949   // If the operand is a float, integer, or vector constant, spill to a
6950   // constant pool entry to get its address.
6951   const Value *OpVal = OpInfo.CallOperandVal;
6952   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6953       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
6954     OpInfo.CallOperand = DAG.getConstantPool(
6955         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
6956     return Chain;
6957   }
6958 
6959   // Otherwise, create a stack slot and emit a store to it before the asm.
6960   Type *Ty = OpVal->getType();
6961   auto &DL = DAG.getDataLayout();
6962   uint64_t TySize = DL.getTypeAllocSize(Ty);
6963   unsigned Align = DL.getPrefTypeAlignment(Ty);
6964   MachineFunction &MF = DAG.getMachineFunction();
6965   int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
6966   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
6967   Chain = DAG.getStore(Chain, Location, OpInfo.CallOperand, StackSlot,
6968                        MachinePointerInfo::getFixedStack(MF, SSFI));
6969   OpInfo.CallOperand = StackSlot;
6970 
6971   return Chain;
6972 }
6973 
6974 /// GetRegistersForValue - Assign registers (virtual or physical) for the
6975 /// specified operand.  We prefer to assign virtual registers, to allow the
6976 /// register allocator to handle the assignment process.  However, if the asm
6977 /// uses features that we can't model on machineinstrs, we have SDISel do the
6978 /// allocation.  This produces generally horrible, but correct, code.
6979 ///
6980 ///   OpInfo describes the operand.
6981 static void GetRegistersForValue(SelectionDAG &DAG, const TargetLowering &TLI,
6982                                  const SDLoc &DL,
6983                                  SDISelAsmOperandInfo &OpInfo) {
6984   LLVMContext &Context = *DAG.getContext();
6985 
6986   MachineFunction &MF = DAG.getMachineFunction();
6987   SmallVector<unsigned, 4> Regs;
6988   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
6989 
6990   // If this is a constraint for a single physreg, or a constraint for a
6991   // register class, find it.
6992   std::pair<unsigned, const TargetRegisterClass *> PhysReg =
6993       TLI.getRegForInlineAsmConstraint(&TRI, OpInfo.ConstraintCode,
6994                                        OpInfo.ConstraintVT);
6995 
6996   unsigned NumRegs = 1;
6997   if (OpInfo.ConstraintVT != MVT::Other) {
6998     // If this is a FP input in an integer register (or visa versa) insert a bit
6999     // cast of the input value.  More generally, handle any case where the input
7000     // value disagrees with the register class we plan to stick this in.
7001     if (OpInfo.Type == InlineAsm::isInput && PhysReg.second &&
7002         !TRI.isTypeLegalForClass(*PhysReg.second, OpInfo.ConstraintVT)) {
7003       // Try to convert to the first EVT that the reg class contains.  If the
7004       // types are identical size, use a bitcast to convert (e.g. two differing
7005       // vector types).
7006       MVT RegVT = *TRI.legalclasstypes_begin(*PhysReg.second);
7007       if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
7008         OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
7009                                          RegVT, OpInfo.CallOperand);
7010         OpInfo.ConstraintVT = RegVT;
7011       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
7012         // If the input is a FP value and we want it in FP registers, do a
7013         // bitcast to the corresponding integer type.  This turns an f64 value
7014         // into i64, which can be passed with two i32 values on a 32-bit
7015         // machine.
7016         RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
7017         OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
7018                                          RegVT, OpInfo.CallOperand);
7019         OpInfo.ConstraintVT = RegVT;
7020       }
7021     }
7022 
7023     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
7024   }
7025 
7026   MVT RegVT;
7027   EVT ValueVT = OpInfo.ConstraintVT;
7028 
7029   // If this is a constraint for a specific physical register, like {r17},
7030   // assign it now.
7031   if (unsigned AssignedReg = PhysReg.first) {
7032     const TargetRegisterClass *RC = PhysReg.second;
7033     if (OpInfo.ConstraintVT == MVT::Other)
7034       ValueVT = *TRI.legalclasstypes_begin(*RC);
7035 
7036     // Get the actual register value type.  This is important, because the user
7037     // may have asked for (e.g.) the AX register in i32 type.  We need to
7038     // remember that AX is actually i16 to get the right extension.
7039     RegVT = *TRI.legalclasstypes_begin(*RC);
7040 
7041     // This is a explicit reference to a physical register.
7042     Regs.push_back(AssignedReg);
7043 
7044     // If this is an expanded reference, add the rest of the regs to Regs.
7045     if (NumRegs != 1) {
7046       TargetRegisterClass::iterator I = RC->begin();
7047       for (; *I != AssignedReg; ++I)
7048         assert(I != RC->end() && "Didn't find reg!");
7049 
7050       // Already added the first reg.
7051       --NumRegs; ++I;
7052       for (; NumRegs; --NumRegs, ++I) {
7053         assert(I != RC->end() && "Ran out of registers to allocate!");
7054         Regs.push_back(*I);
7055       }
7056     }
7057 
7058     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7059     return;
7060   }
7061 
7062   // Otherwise, if this was a reference to an LLVM register class, create vregs
7063   // for this reference.
7064   if (const TargetRegisterClass *RC = PhysReg.second) {
7065     RegVT = *TRI.legalclasstypes_begin(*RC);
7066     if (OpInfo.ConstraintVT == MVT::Other)
7067       ValueVT = RegVT;
7068 
7069     // Create the appropriate number of virtual registers.
7070     MachineRegisterInfo &RegInfo = MF.getRegInfo();
7071     for (; NumRegs; --NumRegs)
7072       Regs.push_back(RegInfo.createVirtualRegister(RC));
7073 
7074     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7075     return;
7076   }
7077 
7078   // Otherwise, we couldn't allocate enough registers for this.
7079 }
7080 
7081 static unsigned
7082 findMatchingInlineAsmOperand(unsigned OperandNo,
7083                              const std::vector<SDValue> &AsmNodeOperands) {
7084   // Scan until we find the definition we already emitted of this operand.
7085   unsigned CurOp = InlineAsm::Op_FirstOperand;
7086   for (; OperandNo; --OperandNo) {
7087     // Advance to the next operand.
7088     unsigned OpFlag =
7089         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7090     assert((InlineAsm::isRegDefKind(OpFlag) ||
7091             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
7092             InlineAsm::isMemKind(OpFlag)) &&
7093            "Skipped past definitions?");
7094     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
7095   }
7096   return CurOp;
7097 }
7098 
7099 /// Fill \p Regs with \p NumRegs new virtual registers of type \p RegVT
7100 /// \return true if it has succeeded, false otherwise
7101 static bool createVirtualRegs(SmallVector<unsigned, 4> &Regs, unsigned NumRegs,
7102                               MVT RegVT, SelectionDAG &DAG) {
7103   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7104   MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
7105   for (unsigned i = 0, e = NumRegs; i != e; ++i) {
7106     if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
7107       Regs.push_back(RegInfo.createVirtualRegister(RC));
7108     else
7109       return false;
7110   }
7111   return true;
7112 }
7113 
7114 namespace {
7115 
7116 class ExtraFlags {
7117   unsigned Flags = 0;
7118 
7119 public:
7120   explicit ExtraFlags(ImmutableCallSite CS) {
7121     const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7122     if (IA->hasSideEffects())
7123       Flags |= InlineAsm::Extra_HasSideEffects;
7124     if (IA->isAlignStack())
7125       Flags |= InlineAsm::Extra_IsAlignStack;
7126     if (CS.isConvergent())
7127       Flags |= InlineAsm::Extra_IsConvergent;
7128     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
7129   }
7130 
7131   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
7132     // Ideally, we would only check against memory constraints.  However, the
7133     // meaning of an Other constraint can be target-specific and we can't easily
7134     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
7135     // for Other constraints as well.
7136     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
7137         OpInfo.ConstraintType == TargetLowering::C_Other) {
7138       if (OpInfo.Type == InlineAsm::isInput)
7139         Flags |= InlineAsm::Extra_MayLoad;
7140       else if (OpInfo.Type == InlineAsm::isOutput)
7141         Flags |= InlineAsm::Extra_MayStore;
7142       else if (OpInfo.Type == InlineAsm::isClobber)
7143         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
7144     }
7145   }
7146 
7147   unsigned get() const { return Flags; }
7148 };
7149 
7150 } // end anonymous namespace
7151 
7152 /// visitInlineAsm - Handle a call to an InlineAsm object.
7153 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
7154   const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7155 
7156   /// ConstraintOperands - Information about all of the constraints.
7157   SDISelAsmOperandInfoVector ConstraintOperands;
7158 
7159   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7160   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
7161       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
7162 
7163   bool hasMemory = false;
7164 
7165   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7166   ExtraFlags ExtraInfo(CS);
7167 
7168   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
7169   unsigned ResNo = 0;   // ResNo - The result number of the next output.
7170   for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
7171     ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
7172     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
7173 
7174     MVT OpVT = MVT::Other;
7175 
7176     // Compute the value type for each operand.
7177     if (OpInfo.Type == InlineAsm::isInput ||
7178         (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) {
7179       OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
7180 
7181       // Process the call argument. BasicBlocks are labels, currently appearing
7182       // only in asm's.
7183       if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
7184         OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
7185       } else {
7186         OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
7187       }
7188 
7189       OpVT =
7190           OpInfo
7191               .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout())
7192               .getSimpleVT();
7193     }
7194 
7195     if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
7196       // The return value of the call is this value.  As such, there is no
7197       // corresponding argument.
7198       assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7199       if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
7200         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
7201                                       STy->getElementType(ResNo));
7202       } else {
7203         assert(ResNo == 0 && "Asm only has one result!");
7204         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
7205       }
7206       ++ResNo;
7207     }
7208 
7209     OpInfo.ConstraintVT = OpVT;
7210 
7211     if (!hasMemory)
7212       hasMemory = OpInfo.hasMemory(TLI);
7213 
7214     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
7215     // FIXME: Could we compute this on OpInfo rather than TargetConstraints[i]?
7216     auto TargetConstraint = TargetConstraints[i];
7217 
7218     // Compute the constraint code and ConstraintType to use.
7219     TLI.ComputeConstraintToUse(TargetConstraint, SDValue());
7220 
7221     ExtraInfo.update(TargetConstraint);
7222   }
7223 
7224   SDValue Chain, Flag;
7225 
7226   // We won't need to flush pending loads if this asm doesn't touch
7227   // memory and is nonvolatile.
7228   if (hasMemory || IA->hasSideEffects())
7229     Chain = getRoot();
7230   else
7231     Chain = DAG.getRoot();
7232 
7233   // Second pass over the constraints: compute which constraint option to use
7234   // and assign registers to constraints that want a specific physreg.
7235   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7236     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7237 
7238     // If this is an output operand with a matching input operand, look up the
7239     // matching input. If their types mismatch, e.g. one is an integer, the
7240     // other is floating point, or their sizes are different, flag it as an
7241     // error.
7242     if (OpInfo.hasMatchingInput()) {
7243       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
7244       patchMatchingInput(OpInfo, Input, DAG);
7245     }
7246 
7247     // Compute the constraint code and ConstraintType to use.
7248     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
7249 
7250     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7251         OpInfo.Type == InlineAsm::isClobber)
7252       continue;
7253 
7254     // If this is a memory input, and if the operand is not indirect, do what we
7255     // need to to provide an address for the memory input.
7256     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7257         !OpInfo.isIndirect) {
7258       assert((OpInfo.isMultipleAlternative ||
7259               (OpInfo.Type == InlineAsm::isInput)) &&
7260              "Can only indirectify direct input operands!");
7261 
7262       // Memory operands really want the address of the value.
7263       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
7264 
7265       // There is no longer a Value* corresponding to this operand.
7266       OpInfo.CallOperandVal = nullptr;
7267 
7268       // It is now an indirect operand.
7269       OpInfo.isIndirect = true;
7270     }
7271 
7272     // If this constraint is for a specific register, allocate it before
7273     // anything else.
7274     if (OpInfo.ConstraintType == TargetLowering::C_Register)
7275       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
7276   }
7277 
7278   // Third pass - Loop over all of the operands, assigning virtual or physregs
7279   // to register class operands.
7280   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7281     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7282 
7283     // C_Register operands have already been allocated, Other/Memory don't need
7284     // to be.
7285     if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
7286       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
7287   }
7288 
7289   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
7290   std::vector<SDValue> AsmNodeOperands;
7291   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
7292   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
7293       IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
7294 
7295   // If we have a !srcloc metadata node associated with it, we want to attach
7296   // this to the ultimately generated inline asm machineinstr.  To do this, we
7297   // pass in the third operand as this (potentially null) inline asm MDNode.
7298   const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
7299   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
7300 
7301   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7302   // bits as operand 3.
7303   AsmNodeOperands.push_back(DAG.getTargetConstant(
7304       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7305 
7306   // Loop over all of the inputs, copying the operand values into the
7307   // appropriate registers and processing the output regs.
7308   RegsForValue RetValRegs;
7309 
7310   // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
7311   std::vector<std::pair<RegsForValue, Value *>> IndirectStoresToEmit;
7312 
7313   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7314     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7315 
7316     switch (OpInfo.Type) {
7317     case InlineAsm::isOutput:
7318       if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
7319           OpInfo.ConstraintType != TargetLowering::C_Register) {
7320         // Memory output, or 'other' output (e.g. 'X' constraint).
7321         assert(OpInfo.isIndirect && "Memory output must be indirect operand");
7322 
7323         unsigned ConstraintID =
7324             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7325         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7326                "Failed to convert memory constraint code to constraint id.");
7327 
7328         // Add information to the INLINEASM node to know about this output.
7329         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7330         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
7331         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
7332                                                         MVT::i32));
7333         AsmNodeOperands.push_back(OpInfo.CallOperand);
7334         break;
7335       }
7336 
7337       // Otherwise, this is a register or register class output.
7338 
7339       // Copy the output from the appropriate register.  Find a register that
7340       // we can use.
7341       if (OpInfo.AssignedRegs.Regs.empty()) {
7342         emitInlineAsmError(
7343             CS, "couldn't allocate output register for constraint '" +
7344                     Twine(OpInfo.ConstraintCode) + "'");
7345         return;
7346       }
7347 
7348       // If this is an indirect operand, store through the pointer after the
7349       // asm.
7350       if (OpInfo.isIndirect) {
7351         IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
7352                                                       OpInfo.CallOperandVal));
7353       } else {
7354         // This is the result value of the call.
7355         assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7356         // Concatenate this output onto the outputs list.
7357         RetValRegs.append(OpInfo.AssignedRegs);
7358       }
7359 
7360       // Add information to the INLINEASM node to know that this register is
7361       // set.
7362       OpInfo.AssignedRegs
7363           .AddInlineAsmOperands(OpInfo.isEarlyClobber
7364                                     ? InlineAsm::Kind_RegDefEarlyClobber
7365                                     : InlineAsm::Kind_RegDef,
7366                                 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
7367       break;
7368 
7369     case InlineAsm::isInput: {
7370       SDValue InOperandVal = OpInfo.CallOperand;
7371 
7372       if (OpInfo.isMatchingInputConstraint()) {
7373         // If this is required to match an output register we have already set,
7374         // just use its register.
7375         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
7376                                                   AsmNodeOperands);
7377         unsigned OpFlag =
7378           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7379         if (InlineAsm::isRegDefKind(OpFlag) ||
7380             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
7381           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
7382           if (OpInfo.isIndirect) {
7383             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
7384             emitInlineAsmError(CS, "inline asm not supported yet:"
7385                                    " don't know how to handle tied "
7386                                    "indirect register inputs");
7387             return;
7388           }
7389 
7390           MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
7391           SmallVector<unsigned, 4> Regs;
7392 
7393           if (!createVirtualRegs(Regs,
7394                                  InlineAsm::getNumOperandRegisters(OpFlag),
7395                                  RegVT, DAG)) {
7396             emitInlineAsmError(CS, "inline asm error: This value type register "
7397                                    "class is not natively supported!");
7398             return;
7399           }
7400 
7401           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
7402 
7403           SDLoc dl = getCurSDLoc();
7404           // Use the produced MatchedRegs object to
7405           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
7406                                     CS.getInstruction());
7407           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
7408                                            true, OpInfo.getMatchedOperand(), dl,
7409                                            DAG, AsmNodeOperands);
7410           break;
7411         }
7412 
7413         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
7414         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
7415                "Unexpected number of operands");
7416         // Add information to the INLINEASM node to know about this input.
7417         // See InlineAsm.h isUseOperandTiedToDef.
7418         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
7419         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
7420                                                     OpInfo.getMatchedOperand());
7421         AsmNodeOperands.push_back(DAG.getTargetConstant(
7422             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7423         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
7424         break;
7425       }
7426 
7427       // Treat indirect 'X' constraint as memory.
7428       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
7429           OpInfo.isIndirect)
7430         OpInfo.ConstraintType = TargetLowering::C_Memory;
7431 
7432       if (OpInfo.ConstraintType == TargetLowering::C_Other) {
7433         std::vector<SDValue> Ops;
7434         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
7435                                           Ops, DAG);
7436         if (Ops.empty()) {
7437           emitInlineAsmError(CS, "invalid operand for inline asm constraint '" +
7438                                      Twine(OpInfo.ConstraintCode) + "'");
7439           return;
7440         }
7441 
7442         // Add information to the INLINEASM node to know about this input.
7443         unsigned ResOpType =
7444           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
7445         AsmNodeOperands.push_back(DAG.getTargetConstant(
7446             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7447         AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
7448         break;
7449       }
7450 
7451       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
7452         assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
7453         assert(InOperandVal.getValueType() ==
7454                    TLI.getPointerTy(DAG.getDataLayout()) &&
7455                "Memory operands expect pointer values");
7456 
7457         unsigned ConstraintID =
7458             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7459         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7460                "Failed to convert memory constraint code to constraint id.");
7461 
7462         // Add information to the INLINEASM node to know about this input.
7463         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7464         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
7465         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
7466                                                         getCurSDLoc(),
7467                                                         MVT::i32));
7468         AsmNodeOperands.push_back(InOperandVal);
7469         break;
7470       }
7471 
7472       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
7473               OpInfo.ConstraintType == TargetLowering::C_Register) &&
7474              "Unknown constraint type!");
7475 
7476       // TODO: Support this.
7477       if (OpInfo.isIndirect) {
7478         emitInlineAsmError(
7479             CS, "Don't know how to handle indirect register inputs yet "
7480                 "for constraint '" +
7481                     Twine(OpInfo.ConstraintCode) + "'");
7482         return;
7483       }
7484 
7485       // Copy the input into the appropriate registers.
7486       if (OpInfo.AssignedRegs.Regs.empty()) {
7487         emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" +
7488                                    Twine(OpInfo.ConstraintCode) + "'");
7489         return;
7490       }
7491 
7492       SDLoc dl = getCurSDLoc();
7493 
7494       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
7495                                         Chain, &Flag, CS.getInstruction());
7496 
7497       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
7498                                                dl, DAG, AsmNodeOperands);
7499       break;
7500     }
7501     case InlineAsm::isClobber:
7502       // Add the clobbered value to the operand list, so that the register
7503       // allocator is aware that the physreg got clobbered.
7504       if (!OpInfo.AssignedRegs.Regs.empty())
7505         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
7506                                                  false, 0, getCurSDLoc(), DAG,
7507                                                  AsmNodeOperands);
7508       break;
7509     }
7510   }
7511 
7512   // Finish up input operands.  Set the input chain and add the flag last.
7513   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
7514   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
7515 
7516   Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
7517                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
7518   Flag = Chain.getValue(1);
7519 
7520   // If this asm returns a register value, copy the result from that register
7521   // and set it as the value of the call.
7522   if (!RetValRegs.Regs.empty()) {
7523     SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7524                                              Chain, &Flag, CS.getInstruction());
7525 
7526     // FIXME: Why don't we do this for inline asms with MRVs?
7527     if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
7528       EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType());
7529 
7530       // If any of the results of the inline asm is a vector, it may have the
7531       // wrong width/num elts.  This can happen for register classes that can
7532       // contain multiple different value types.  The preg or vreg allocated may
7533       // not have the same VT as was expected.  Convert it to the right type
7534       // with bit_convert.
7535       if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
7536         Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
7537                           ResultType, Val);
7538 
7539       } else if (ResultType != Val.getValueType() &&
7540                  ResultType.isInteger() && Val.getValueType().isInteger()) {
7541         // If a result value was tied to an input value, the computed result may
7542         // have a wider width than the expected result.  Extract the relevant
7543         // portion.
7544         Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
7545       }
7546 
7547       assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
7548     }
7549 
7550     setValue(CS.getInstruction(), Val);
7551     // Don't need to use this as a chain in this case.
7552     if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
7553       return;
7554   }
7555 
7556   std::vector<std::pair<SDValue, const Value *>> StoresToEmit;
7557 
7558   // Process indirect outputs, first output all of the flagged copies out of
7559   // physregs.
7560   for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
7561     RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
7562     const Value *Ptr = IndirectStoresToEmit[i].second;
7563     SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7564                                              Chain, &Flag, IA);
7565     StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
7566   }
7567 
7568   // Emit the non-flagged stores from the physregs.
7569   SmallVector<SDValue, 8> OutChains;
7570   for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
7571     SDValue Val = DAG.getStore(Chain, getCurSDLoc(), StoresToEmit[i].first,
7572                                getValue(StoresToEmit[i].second),
7573                                MachinePointerInfo(StoresToEmit[i].second));
7574     OutChains.push_back(Val);
7575   }
7576 
7577   if (!OutChains.empty())
7578     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
7579 
7580   DAG.setRoot(Chain);
7581 }
7582 
7583 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS,
7584                                              const Twine &Message) {
7585   LLVMContext &Ctx = *DAG.getContext();
7586   Ctx.emitError(CS.getInstruction(), Message);
7587 
7588   // Make sure we leave the DAG in a valid state
7589   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7590   auto VT = TLI.getValueType(DAG.getDataLayout(), CS.getType());
7591   setValue(CS.getInstruction(), DAG.getUNDEF(VT));
7592 }
7593 
7594 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
7595   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
7596                           MVT::Other, getRoot(),
7597                           getValue(I.getArgOperand(0)),
7598                           DAG.getSrcValue(I.getArgOperand(0))));
7599 }
7600 
7601 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
7602   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7603   const DataLayout &DL = DAG.getDataLayout();
7604   SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
7605                            getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
7606                            DAG.getSrcValue(I.getOperand(0)),
7607                            DL.getABITypeAlignment(I.getType()));
7608   setValue(&I, V);
7609   DAG.setRoot(V.getValue(1));
7610 }
7611 
7612 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
7613   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
7614                           MVT::Other, getRoot(),
7615                           getValue(I.getArgOperand(0)),
7616                           DAG.getSrcValue(I.getArgOperand(0))));
7617 }
7618 
7619 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
7620   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
7621                           MVT::Other, getRoot(),
7622                           getValue(I.getArgOperand(0)),
7623                           getValue(I.getArgOperand(1)),
7624                           DAG.getSrcValue(I.getArgOperand(0)),
7625                           DAG.getSrcValue(I.getArgOperand(1))));
7626 }
7627 
7628 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
7629                                                     const Instruction &I,
7630                                                     SDValue Op) {
7631   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
7632   if (!Range)
7633     return Op;
7634 
7635   ConstantRange CR = getConstantRangeFromMetadata(*Range);
7636   if (CR.isFullSet() || CR.isEmptySet() || CR.isWrappedSet())
7637     return Op;
7638 
7639   APInt Lo = CR.getUnsignedMin();
7640   if (!Lo.isMinValue())
7641     return Op;
7642 
7643   APInt Hi = CR.getUnsignedMax();
7644   unsigned Bits = Hi.getActiveBits();
7645 
7646   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
7647 
7648   SDLoc SL = getCurSDLoc();
7649 
7650   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
7651                              DAG.getValueType(SmallVT));
7652   unsigned NumVals = Op.getNode()->getNumValues();
7653   if (NumVals == 1)
7654     return ZExt;
7655 
7656   SmallVector<SDValue, 4> Ops;
7657 
7658   Ops.push_back(ZExt);
7659   for (unsigned I = 1; I != NumVals; ++I)
7660     Ops.push_back(Op.getValue(I));
7661 
7662   return DAG.getMergeValues(Ops, SL);
7663 }
7664 
7665 /// \brief Populate a CallLowerinInfo (into \p CLI) based on the properties of
7666 /// the call being lowered.
7667 ///
7668 /// This is a helper for lowering intrinsics that follow a target calling
7669 /// convention or require stack pointer adjustment. Only a subset of the
7670 /// intrinsic's operands need to participate in the calling convention.
7671 void SelectionDAGBuilder::populateCallLoweringInfo(
7672     TargetLowering::CallLoweringInfo &CLI, ImmutableCallSite CS,
7673     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
7674     bool IsPatchPoint) {
7675   TargetLowering::ArgListTy Args;
7676   Args.reserve(NumArgs);
7677 
7678   // Populate the argument list.
7679   // Attributes for args start at offset 1, after the return attribute.
7680   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
7681        ArgI != ArgE; ++ArgI) {
7682     const Value *V = CS->getOperand(ArgI);
7683 
7684     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
7685 
7686     TargetLowering::ArgListEntry Entry;
7687     Entry.Node = getValue(V);
7688     Entry.Ty = V->getType();
7689     Entry.setAttributes(&CS, ArgIdx);
7690     Args.push_back(Entry);
7691   }
7692 
7693   CLI.setDebugLoc(getCurSDLoc())
7694       .setChain(getRoot())
7695       .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args))
7696       .setDiscardResult(CS->use_empty())
7697       .setIsPatchPoint(IsPatchPoint);
7698 }
7699 
7700 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap
7701 /// or patchpoint target node's operand list.
7702 ///
7703 /// Constants are converted to TargetConstants purely as an optimization to
7704 /// avoid constant materialization and register allocation.
7705 ///
7706 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
7707 /// generate addess computation nodes, and so ExpandISelPseudo can convert the
7708 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
7709 /// address materialization and register allocation, but may also be required
7710 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
7711 /// alloca in the entry block, then the runtime may assume that the alloca's
7712 /// StackMap location can be read immediately after compilation and that the
7713 /// location is valid at any point during execution (this is similar to the
7714 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
7715 /// only available in a register, then the runtime would need to trap when
7716 /// execution reaches the StackMap in order to read the alloca's location.
7717 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
7718                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
7719                                 SelectionDAGBuilder &Builder) {
7720   for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
7721     SDValue OpVal = Builder.getValue(CS.getArgument(i));
7722     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
7723       Ops.push_back(
7724         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
7725       Ops.push_back(
7726         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
7727     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
7728       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
7729       Ops.push_back(Builder.DAG.getTargetFrameIndex(
7730           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
7731     } else
7732       Ops.push_back(OpVal);
7733   }
7734 }
7735 
7736 /// \brief Lower llvm.experimental.stackmap directly to its target opcode.
7737 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
7738   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
7739   //                                  [live variables...])
7740 
7741   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
7742 
7743   SDValue Chain, InFlag, Callee, NullPtr;
7744   SmallVector<SDValue, 32> Ops;
7745 
7746   SDLoc DL = getCurSDLoc();
7747   Callee = getValue(CI.getCalledValue());
7748   NullPtr = DAG.getIntPtrConstant(0, DL, true);
7749 
7750   // The stackmap intrinsic only records the live variables (the arguemnts
7751   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
7752   // intrinsic, this won't be lowered to a function call. This means we don't
7753   // have to worry about calling conventions and target specific lowering code.
7754   // Instead we perform the call lowering right here.
7755   //
7756   // chain, flag = CALLSEQ_START(chain, 0, 0)
7757   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
7758   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
7759   //
7760   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
7761   InFlag = Chain.getValue(1);
7762 
7763   // Add the <id> and <numBytes> constants.
7764   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7765   Ops.push_back(DAG.getTargetConstant(
7766                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
7767   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7768   Ops.push_back(DAG.getTargetConstant(
7769                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
7770                   MVT::i32));
7771 
7772   // Push live variables for the stack map.
7773   addStackMapLiveVars(&CI, 2, DL, Ops, *this);
7774 
7775   // We are not pushing any register mask info here on the operands list,
7776   // because the stackmap doesn't clobber anything.
7777 
7778   // Push the chain and the glue flag.
7779   Ops.push_back(Chain);
7780   Ops.push_back(InFlag);
7781 
7782   // Create the STACKMAP node.
7783   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7784   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
7785   Chain = SDValue(SM, 0);
7786   InFlag = Chain.getValue(1);
7787 
7788   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
7789 
7790   // Stackmaps don't generate values, so nothing goes into the NodeMap.
7791 
7792   // Set the root to the target-lowered call chain.
7793   DAG.setRoot(Chain);
7794 
7795   // Inform the Frame Information that we have a stackmap in this function.
7796   FuncInfo.MF->getFrameInfo().setHasStackMap();
7797 }
7798 
7799 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
7800 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
7801                                           const BasicBlock *EHPadBB) {
7802   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
7803   //                                                 i32 <numBytes>,
7804   //                                                 i8* <target>,
7805   //                                                 i32 <numArgs>,
7806   //                                                 [Args...],
7807   //                                                 [live variables...])
7808 
7809   CallingConv::ID CC = CS.getCallingConv();
7810   bool IsAnyRegCC = CC == CallingConv::AnyReg;
7811   bool HasDef = !CS->getType()->isVoidTy();
7812   SDLoc dl = getCurSDLoc();
7813   SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
7814 
7815   // Handle immediate and symbolic callees.
7816   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
7817     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
7818                                    /*isTarget=*/true);
7819   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
7820     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
7821                                          SDLoc(SymbolicCallee),
7822                                          SymbolicCallee->getValueType(0));
7823 
7824   // Get the real number of arguments participating in the call <numArgs>
7825   SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
7826   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
7827 
7828   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
7829   // Intrinsics include all meta-operands up to but not including CC.
7830   unsigned NumMetaOpers = PatchPointOpers::CCPos;
7831   assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
7832          "Not enough arguments provided to the patchpoint intrinsic");
7833 
7834   // For AnyRegCC the arguments are lowered later on manually.
7835   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
7836   Type *ReturnTy =
7837     IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
7838 
7839   TargetLowering::CallLoweringInfo CLI(DAG);
7840   populateCallLoweringInfo(CLI, CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
7841                            true);
7842   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7843 
7844   SDNode *CallEnd = Result.second.getNode();
7845   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
7846     CallEnd = CallEnd->getOperand(0).getNode();
7847 
7848   /// Get a call instruction from the call sequence chain.
7849   /// Tail calls are not allowed.
7850   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7851          "Expected a callseq node.");
7852   SDNode *Call = CallEnd->getOperand(0).getNode();
7853   bool HasGlue = Call->getGluedNode();
7854 
7855   // Replace the target specific call node with the patchable intrinsic.
7856   SmallVector<SDValue, 8> Ops;
7857 
7858   // Add the <id> and <numBytes> constants.
7859   SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
7860   Ops.push_back(DAG.getTargetConstant(
7861                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
7862   SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
7863   Ops.push_back(DAG.getTargetConstant(
7864                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
7865                   MVT::i32));
7866 
7867   // Add the callee.
7868   Ops.push_back(Callee);
7869 
7870   // Adjust <numArgs> to account for any arguments that have been passed on the
7871   // stack instead.
7872   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
7873   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7874   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
7875   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
7876 
7877   // Add the calling convention
7878   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
7879 
7880   // Add the arguments we omitted previously. The register allocator should
7881   // place these in any free register.
7882   if (IsAnyRegCC)
7883     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
7884       Ops.push_back(getValue(CS.getArgument(i)));
7885 
7886   // Push the arguments from the call instruction up to the register mask.
7887   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
7888   Ops.append(Call->op_begin() + 2, e);
7889 
7890   // Push live variables for the stack map.
7891   addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
7892 
7893   // Push the register mask info.
7894   if (HasGlue)
7895     Ops.push_back(*(Call->op_end()-2));
7896   else
7897     Ops.push_back(*(Call->op_end()-1));
7898 
7899   // Push the chain (this is originally the first operand of the call, but
7900   // becomes now the last or second to last operand).
7901   Ops.push_back(*(Call->op_begin()));
7902 
7903   // Push the glue flag (last operand).
7904   if (HasGlue)
7905     Ops.push_back(*(Call->op_end()-1));
7906 
7907   SDVTList NodeTys;
7908   if (IsAnyRegCC && HasDef) {
7909     // Create the return types based on the intrinsic definition
7910     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7911     SmallVector<EVT, 3> ValueVTs;
7912     ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
7913     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
7914 
7915     // There is always a chain and a glue type at the end
7916     ValueVTs.push_back(MVT::Other);
7917     ValueVTs.push_back(MVT::Glue);
7918     NodeTys = DAG.getVTList(ValueVTs);
7919   } else
7920     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7921 
7922   // Replace the target specific call node with a PATCHPOINT node.
7923   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7924                                          dl, NodeTys, Ops);
7925 
7926   // Update the NodeMap.
7927   if (HasDef) {
7928     if (IsAnyRegCC)
7929       setValue(CS.getInstruction(), SDValue(MN, 0));
7930     else
7931       setValue(CS.getInstruction(), Result.first);
7932   }
7933 
7934   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
7935   // call sequence. Furthermore the location of the chain and glue can change
7936   // when the AnyReg calling convention is used and the intrinsic returns a
7937   // value.
7938   if (IsAnyRegCC && HasDef) {
7939     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7940     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7941     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7942   } else
7943     DAG.ReplaceAllUsesWith(Call, MN);
7944   DAG.DeleteNode(Call);
7945 
7946   // Inform the Frame Information that we have a patchpoint in this function.
7947   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
7948 }
7949 
7950 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
7951                                             unsigned Intrinsic) {
7952   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7953   SDValue Op1 = getValue(I.getArgOperand(0));
7954   SDValue Op2;
7955   if (I.getNumArgOperands() > 1)
7956     Op2 = getValue(I.getArgOperand(1));
7957   SDLoc dl = getCurSDLoc();
7958   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7959   SDValue Res;
7960   FastMathFlags FMF;
7961   if (isa<FPMathOperator>(I))
7962     FMF = I.getFastMathFlags();
7963   SDNodeFlags SDFlags;
7964   SDFlags.setNoNaNs(FMF.noNaNs());
7965 
7966   switch (Intrinsic) {
7967   case Intrinsic::experimental_vector_reduce_fadd:
7968     if (FMF.isFast())
7969       Res = DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2);
7970     else
7971       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2);
7972     break;
7973   case Intrinsic::experimental_vector_reduce_fmul:
7974     if (FMF.isFast())
7975       Res = DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2);
7976     else
7977       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2);
7978     break;
7979   case Intrinsic::experimental_vector_reduce_add:
7980     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
7981     break;
7982   case Intrinsic::experimental_vector_reduce_mul:
7983     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
7984     break;
7985   case Intrinsic::experimental_vector_reduce_and:
7986     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
7987     break;
7988   case Intrinsic::experimental_vector_reduce_or:
7989     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
7990     break;
7991   case Intrinsic::experimental_vector_reduce_xor:
7992     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
7993     break;
7994   case Intrinsic::experimental_vector_reduce_smax:
7995     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
7996     break;
7997   case Intrinsic::experimental_vector_reduce_smin:
7998     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
7999     break;
8000   case Intrinsic::experimental_vector_reduce_umax:
8001     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
8002     break;
8003   case Intrinsic::experimental_vector_reduce_umin:
8004     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
8005     break;
8006   case Intrinsic::experimental_vector_reduce_fmax:
8007     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
8008     break;
8009   case Intrinsic::experimental_vector_reduce_fmin:
8010     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
8011     break;
8012   default:
8013     llvm_unreachable("Unhandled vector reduce intrinsic");
8014   }
8015   setValue(&I, Res);
8016 }
8017 
8018 /// Returns an AttributeList representing the attributes applied to the return
8019 /// value of the given call.
8020 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
8021   SmallVector<Attribute::AttrKind, 2> Attrs;
8022   if (CLI.RetSExt)
8023     Attrs.push_back(Attribute::SExt);
8024   if (CLI.RetZExt)
8025     Attrs.push_back(Attribute::ZExt);
8026   if (CLI.IsInReg)
8027     Attrs.push_back(Attribute::InReg);
8028 
8029   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
8030                             Attrs);
8031 }
8032 
8033 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
8034 /// implementation, which just calls LowerCall.
8035 /// FIXME: When all targets are
8036 /// migrated to using LowerCall, this hook should be integrated into SDISel.
8037 std::pair<SDValue, SDValue>
8038 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
8039   // Handle the incoming return values from the call.
8040   CLI.Ins.clear();
8041   Type *OrigRetTy = CLI.RetTy;
8042   SmallVector<EVT, 4> RetTys;
8043   SmallVector<uint64_t, 4> Offsets;
8044   auto &DL = CLI.DAG.getDataLayout();
8045   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
8046 
8047   if (CLI.IsPostTypeLegalization) {
8048     // If we are lowering a libcall after legalization, split the return type.
8049     SmallVector<EVT, 4> OldRetTys = std::move(RetTys);
8050     SmallVector<uint64_t, 4> OldOffsets = std::move(Offsets);
8051     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
8052       EVT RetVT = OldRetTys[i];
8053       uint64_t Offset = OldOffsets[i];
8054       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
8055       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
8056       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
8057       RetTys.append(NumRegs, RegisterVT);
8058       for (unsigned j = 0; j != NumRegs; ++j)
8059         Offsets.push_back(Offset + j * RegisterVTByteSZ);
8060     }
8061   }
8062 
8063   SmallVector<ISD::OutputArg, 4> Outs;
8064   GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
8065 
8066   bool CanLowerReturn =
8067       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
8068                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
8069 
8070   SDValue DemoteStackSlot;
8071   int DemoteStackIdx = -100;
8072   if (!CanLowerReturn) {
8073     // FIXME: equivalent assert?
8074     // assert(!CS.hasInAllocaArgument() &&
8075     //        "sret demotion is incompatible with inalloca");
8076     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
8077     unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
8078     MachineFunction &MF = CLI.DAG.getMachineFunction();
8079     DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
8080     Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
8081 
8082     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
8083     ArgListEntry Entry;
8084     Entry.Node = DemoteStackSlot;
8085     Entry.Ty = StackSlotPtrType;
8086     Entry.IsSExt = false;
8087     Entry.IsZExt = false;
8088     Entry.IsInReg = false;
8089     Entry.IsSRet = true;
8090     Entry.IsNest = false;
8091     Entry.IsByVal = false;
8092     Entry.IsReturned = false;
8093     Entry.IsSwiftSelf = false;
8094     Entry.IsSwiftError = false;
8095     Entry.Alignment = Align;
8096     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
8097     CLI.NumFixedArgs += 1;
8098     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
8099 
8100     // sret demotion isn't compatible with tail-calls, since the sret argument
8101     // points into the callers stack frame.
8102     CLI.IsTailCall = false;
8103   } else {
8104     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8105       EVT VT = RetTys[I];
8106       MVT RegisterVT =
8107           getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8108       unsigned NumRegs =
8109           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8110       for (unsigned i = 0; i != NumRegs; ++i) {
8111         ISD::InputArg MyFlags;
8112         MyFlags.VT = RegisterVT;
8113         MyFlags.ArgVT = VT;
8114         MyFlags.Used = CLI.IsReturnValueUsed;
8115         if (CLI.RetSExt)
8116           MyFlags.Flags.setSExt();
8117         if (CLI.RetZExt)
8118           MyFlags.Flags.setZExt();
8119         if (CLI.IsInReg)
8120           MyFlags.Flags.setInReg();
8121         CLI.Ins.push_back(MyFlags);
8122       }
8123     }
8124   }
8125 
8126   // We push in swifterror return as the last element of CLI.Ins.
8127   ArgListTy &Args = CLI.getArgs();
8128   if (supportSwiftError()) {
8129     for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8130       if (Args[i].IsSwiftError) {
8131         ISD::InputArg MyFlags;
8132         MyFlags.VT = getPointerTy(DL);
8133         MyFlags.ArgVT = EVT(getPointerTy(DL));
8134         MyFlags.Flags.setSwiftError();
8135         CLI.Ins.push_back(MyFlags);
8136       }
8137     }
8138   }
8139 
8140   // Handle all of the outgoing arguments.
8141   CLI.Outs.clear();
8142   CLI.OutVals.clear();
8143   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8144     SmallVector<EVT, 4> ValueVTs;
8145     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
8146     // FIXME: Split arguments if CLI.IsPostTypeLegalization
8147     Type *FinalType = Args[i].Ty;
8148     if (Args[i].IsByVal)
8149       FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
8150     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
8151         FinalType, CLI.CallConv, CLI.IsVarArg);
8152     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
8153          ++Value) {
8154       EVT VT = ValueVTs[Value];
8155       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
8156       SDValue Op = SDValue(Args[i].Node.getNode(),
8157                            Args[i].Node.getResNo() + Value);
8158       ISD::ArgFlagsTy Flags;
8159 
8160       // Certain targets (such as MIPS), may have a different ABI alignment
8161       // for a type depending on the context. Give the target a chance to
8162       // specify the alignment it wants.
8163       unsigned OriginalAlignment = getABIAlignmentForCallingConv(ArgTy, DL);
8164 
8165       if (Args[i].IsZExt)
8166         Flags.setZExt();
8167       if (Args[i].IsSExt)
8168         Flags.setSExt();
8169       if (Args[i].IsInReg) {
8170         // If we are using vectorcall calling convention, a structure that is
8171         // passed InReg - is surely an HVA
8172         if (CLI.CallConv == CallingConv::X86_VectorCall &&
8173             isa<StructType>(FinalType)) {
8174           // The first value of a structure is marked
8175           if (0 == Value)
8176             Flags.setHvaStart();
8177           Flags.setHva();
8178         }
8179         // Set InReg Flag
8180         Flags.setInReg();
8181       }
8182       if (Args[i].IsSRet)
8183         Flags.setSRet();
8184       if (Args[i].IsSwiftSelf)
8185         Flags.setSwiftSelf();
8186       if (Args[i].IsSwiftError)
8187         Flags.setSwiftError();
8188       if (Args[i].IsByVal)
8189         Flags.setByVal();
8190       if (Args[i].IsInAlloca) {
8191         Flags.setInAlloca();
8192         // Set the byval flag for CCAssignFn callbacks that don't know about
8193         // inalloca.  This way we can know how many bytes we should've allocated
8194         // and how many bytes a callee cleanup function will pop.  If we port
8195         // inalloca to more targets, we'll have to add custom inalloca handling
8196         // in the various CC lowering callbacks.
8197         Flags.setByVal();
8198       }
8199       if (Args[i].IsByVal || Args[i].IsInAlloca) {
8200         PointerType *Ty = cast<PointerType>(Args[i].Ty);
8201         Type *ElementTy = Ty->getElementType();
8202         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
8203         // For ByVal, alignment should come from FE.  BE will guess if this
8204         // info is not there but there are cases it cannot get right.
8205         unsigned FrameAlign;
8206         if (Args[i].Alignment)
8207           FrameAlign = Args[i].Alignment;
8208         else
8209           FrameAlign = getByValTypeAlignment(ElementTy, DL);
8210         Flags.setByValAlign(FrameAlign);
8211       }
8212       if (Args[i].IsNest)
8213         Flags.setNest();
8214       if (NeedsRegBlock)
8215         Flags.setInConsecutiveRegs();
8216       Flags.setOrigAlign(OriginalAlignment);
8217 
8218       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8219       unsigned NumParts =
8220           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8221       SmallVector<SDValue, 4> Parts(NumParts);
8222       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
8223 
8224       if (Args[i].IsSExt)
8225         ExtendKind = ISD::SIGN_EXTEND;
8226       else if (Args[i].IsZExt)
8227         ExtendKind = ISD::ZERO_EXTEND;
8228 
8229       // Conservatively only handle 'returned' on non-vectors for now
8230       if (Args[i].IsReturned && !Op.getValueType().isVector()) {
8231         assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
8232                "unexpected use of 'returned'");
8233         // Before passing 'returned' to the target lowering code, ensure that
8234         // either the register MVT and the actual EVT are the same size or that
8235         // the return value and argument are extended in the same way; in these
8236         // cases it's safe to pass the argument register value unchanged as the
8237         // return register value (although it's at the target's option whether
8238         // to do so)
8239         // TODO: allow code generation to take advantage of partially preserved
8240         // registers rather than clobbering the entire register when the
8241         // parameter extension method is not compatible with the return
8242         // extension method
8243         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
8244             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
8245              CLI.RetZExt == Args[i].IsZExt))
8246           Flags.setReturned();
8247       }
8248 
8249       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
8250                      CLI.CS.getInstruction(), ExtendKind, true);
8251 
8252       for (unsigned j = 0; j != NumParts; ++j) {
8253         // if it isn't first piece, alignment must be 1
8254         ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
8255                                i < CLI.NumFixedArgs,
8256                                i, j*Parts[j].getValueType().getStoreSize());
8257         if (NumParts > 1 && j == 0)
8258           MyFlags.Flags.setSplit();
8259         else if (j != 0) {
8260           MyFlags.Flags.setOrigAlign(1);
8261           if (j == NumParts - 1)
8262             MyFlags.Flags.setSplitEnd();
8263         }
8264 
8265         CLI.Outs.push_back(MyFlags);
8266         CLI.OutVals.push_back(Parts[j]);
8267       }
8268 
8269       if (NeedsRegBlock && Value == NumValues - 1)
8270         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
8271     }
8272   }
8273 
8274   SmallVector<SDValue, 4> InVals;
8275   CLI.Chain = LowerCall(CLI, InVals);
8276 
8277   // Update CLI.InVals to use outside of this function.
8278   CLI.InVals = InVals;
8279 
8280   // Verify that the target's LowerCall behaved as expected.
8281   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
8282          "LowerCall didn't return a valid chain!");
8283   assert((!CLI.IsTailCall || InVals.empty()) &&
8284          "LowerCall emitted a return value for a tail call!");
8285   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
8286          "LowerCall didn't emit the correct number of values!");
8287 
8288   // For a tail call, the return value is merely live-out and there aren't
8289   // any nodes in the DAG representing it. Return a special value to
8290   // indicate that a tail call has been emitted and no more Instructions
8291   // should be processed in the current block.
8292   if (CLI.IsTailCall) {
8293     CLI.DAG.setRoot(CLI.Chain);
8294     return std::make_pair(SDValue(), SDValue());
8295   }
8296 
8297 #ifndef NDEBUG
8298   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
8299     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
8300     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
8301            "LowerCall emitted a value with the wrong type!");
8302   }
8303 #endif
8304 
8305   SmallVector<SDValue, 4> ReturnValues;
8306   if (!CanLowerReturn) {
8307     // The instruction result is the result of loading from the
8308     // hidden sret parameter.
8309     SmallVector<EVT, 1> PVTs;
8310     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
8311 
8312     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
8313     assert(PVTs.size() == 1 && "Pointers should fit in one register");
8314     EVT PtrVT = PVTs[0];
8315 
8316     unsigned NumValues = RetTys.size();
8317     ReturnValues.resize(NumValues);
8318     SmallVector<SDValue, 4> Chains(NumValues);
8319 
8320     // An aggregate return value cannot wrap around the address space, so
8321     // offsets to its parts don't wrap either.
8322     SDNodeFlags Flags;
8323     Flags.setNoUnsignedWrap(true);
8324 
8325     for (unsigned i = 0; i < NumValues; ++i) {
8326       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
8327                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
8328                                                         PtrVT), Flags);
8329       SDValue L = CLI.DAG.getLoad(
8330           RetTys[i], CLI.DL, CLI.Chain, Add,
8331           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
8332                                             DemoteStackIdx, Offsets[i]),
8333           /* Alignment = */ 1);
8334       ReturnValues[i] = L;
8335       Chains[i] = L.getValue(1);
8336     }
8337 
8338     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
8339   } else {
8340     // Collect the legal value parts into potentially illegal values
8341     // that correspond to the original function's return values.
8342     Optional<ISD::NodeType> AssertOp;
8343     if (CLI.RetSExt)
8344       AssertOp = ISD::AssertSext;
8345     else if (CLI.RetZExt)
8346       AssertOp = ISD::AssertZext;
8347     unsigned CurReg = 0;
8348     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8349       EVT VT = RetTys[I];
8350       MVT RegisterVT =
8351           getRegisterTypeForCallingConv(CLI.RetTy->getContext(), VT);
8352       unsigned NumRegs =
8353           getNumRegistersForCallingConv(CLI.RetTy->getContext(), VT);
8354 
8355       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
8356                                               NumRegs, RegisterVT, VT, nullptr,
8357                                               AssertOp, true));
8358       CurReg += NumRegs;
8359     }
8360 
8361     // For a function returning void, there is no return value. We can't create
8362     // such a node, so we just return a null return value in that case. In
8363     // that case, nothing will actually look at the value.
8364     if (ReturnValues.empty())
8365       return std::make_pair(SDValue(), CLI.Chain);
8366   }
8367 
8368   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
8369                                 CLI.DAG.getVTList(RetTys), ReturnValues);
8370   return std::make_pair(Res, CLI.Chain);
8371 }
8372 
8373 void TargetLowering::LowerOperationWrapper(SDNode *N,
8374                                            SmallVectorImpl<SDValue> &Results,
8375                                            SelectionDAG &DAG) const {
8376   if (SDValue Res = LowerOperation(SDValue(N, 0), DAG))
8377     Results.push_back(Res);
8378 }
8379 
8380 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
8381   llvm_unreachable("LowerOperation not implemented for this target!");
8382 }
8383 
8384 void
8385 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
8386   SDValue Op = getNonRegisterValue(V);
8387   assert((Op.getOpcode() != ISD::CopyFromReg ||
8388           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
8389          "Copy from a reg to the same reg!");
8390   assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
8391 
8392   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8393   // If this is an InlineAsm we have to match the registers required, not the
8394   // notional registers required by the type.
8395 
8396   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
8397                    V->getType(), isABIRegCopy(V));
8398   SDValue Chain = DAG.getEntryNode();
8399 
8400   ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
8401                               FuncInfo.PreferredExtendType.end())
8402                                  ? ISD::ANY_EXTEND
8403                                  : FuncInfo.PreferredExtendType[V];
8404   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
8405   PendingExports.push_back(Chain);
8406 }
8407 
8408 #include "llvm/CodeGen/SelectionDAGISel.h"
8409 
8410 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
8411 /// entry block, return true.  This includes arguments used by switches, since
8412 /// the switch may expand into multiple basic blocks.
8413 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
8414   // With FastISel active, we may be splitting blocks, so force creation
8415   // of virtual registers for all non-dead arguments.
8416   if (FastISel)
8417     return A->use_empty();
8418 
8419   const BasicBlock &Entry = A->getParent()->front();
8420   for (const User *U : A->users())
8421     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
8422       return false;  // Use not in entry block.
8423 
8424   return true;
8425 }
8426 
8427 using ArgCopyElisionMapTy =
8428     DenseMap<const Argument *,
8429              std::pair<const AllocaInst *, const StoreInst *>>;
8430 
8431 /// Scan the entry block of the function in FuncInfo for arguments that look
8432 /// like copies into a local alloca. Record any copied arguments in
8433 /// ArgCopyElisionCandidates.
8434 static void
8435 findArgumentCopyElisionCandidates(const DataLayout &DL,
8436                                   FunctionLoweringInfo *FuncInfo,
8437                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
8438   // Record the state of every static alloca used in the entry block. Argument
8439   // allocas are all used in the entry block, so we need approximately as many
8440   // entries as we have arguments.
8441   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
8442   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
8443   unsigned NumArgs = FuncInfo->Fn->arg_size();
8444   StaticAllocas.reserve(NumArgs * 2);
8445 
8446   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
8447     if (!V)
8448       return nullptr;
8449     V = V->stripPointerCasts();
8450     const auto *AI = dyn_cast<AllocaInst>(V);
8451     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
8452       return nullptr;
8453     auto Iter = StaticAllocas.insert({AI, Unknown});
8454     return &Iter.first->second;
8455   };
8456 
8457   // Look for stores of arguments to static allocas. Look through bitcasts and
8458   // GEPs to handle type coercions, as long as the alloca is fully initialized
8459   // by the store. Any non-store use of an alloca escapes it and any subsequent
8460   // unanalyzed store might write it.
8461   // FIXME: Handle structs initialized with multiple stores.
8462   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
8463     // Look for stores, and handle non-store uses conservatively.
8464     const auto *SI = dyn_cast<StoreInst>(&I);
8465     if (!SI) {
8466       // We will look through cast uses, so ignore them completely.
8467       if (I.isCast())
8468         continue;
8469       // Ignore debug info intrinsics, they don't escape or store to allocas.
8470       if (isa<DbgInfoIntrinsic>(I))
8471         continue;
8472       // This is an unknown instruction. Assume it escapes or writes to all
8473       // static alloca operands.
8474       for (const Use &U : I.operands()) {
8475         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
8476           *Info = StaticAllocaInfo::Clobbered;
8477       }
8478       continue;
8479     }
8480 
8481     // If the stored value is a static alloca, mark it as escaped.
8482     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
8483       *Info = StaticAllocaInfo::Clobbered;
8484 
8485     // Check if the destination is a static alloca.
8486     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
8487     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
8488     if (!Info)
8489       continue;
8490     const AllocaInst *AI = cast<AllocaInst>(Dst);
8491 
8492     // Skip allocas that have been initialized or clobbered.
8493     if (*Info != StaticAllocaInfo::Unknown)
8494       continue;
8495 
8496     // Check if the stored value is an argument, and that this store fully
8497     // initializes the alloca. Don't elide copies from the same argument twice.
8498     const Value *Val = SI->getValueOperand()->stripPointerCasts();
8499     const auto *Arg = dyn_cast<Argument>(Val);
8500     if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() ||
8501         Arg->getType()->isEmptyTy() ||
8502         DL.getTypeStoreSize(Arg->getType()) !=
8503             DL.getTypeAllocSize(AI->getAllocatedType()) ||
8504         ArgCopyElisionCandidates.count(Arg)) {
8505       *Info = StaticAllocaInfo::Clobbered;
8506       continue;
8507     }
8508 
8509     DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI << '\n');
8510 
8511     // Mark this alloca and store for argument copy elision.
8512     *Info = StaticAllocaInfo::Elidable;
8513     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
8514 
8515     // Stop scanning if we've seen all arguments. This will happen early in -O0
8516     // builds, which is useful, because -O0 builds have large entry blocks and
8517     // many allocas.
8518     if (ArgCopyElisionCandidates.size() == NumArgs)
8519       break;
8520   }
8521 }
8522 
8523 /// Try to elide argument copies from memory into a local alloca. Succeeds if
8524 /// ArgVal is a load from a suitable fixed stack object.
8525 static void tryToElideArgumentCopy(
8526     FunctionLoweringInfo *FuncInfo, SmallVectorImpl<SDValue> &Chains,
8527     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
8528     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
8529     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
8530     SDValue ArgVal, bool &ArgHasUses) {
8531   // Check if this is a load from a fixed stack object.
8532   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
8533   if (!LNode)
8534     return;
8535   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
8536   if (!FINode)
8537     return;
8538 
8539   // Check that the fixed stack object is the right size and alignment.
8540   // Look at the alignment that the user wrote on the alloca instead of looking
8541   // at the stack object.
8542   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
8543   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
8544   const AllocaInst *AI = ArgCopyIter->second.first;
8545   int FixedIndex = FINode->getIndex();
8546   int &AllocaIndex = FuncInfo->StaticAllocaMap[AI];
8547   int OldIndex = AllocaIndex;
8548   MachineFrameInfo &MFI = FuncInfo->MF->getFrameInfo();
8549   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
8550     DEBUG(dbgs() << "  argument copy elision failed due to bad fixed stack "
8551                     "object size\n");
8552     return;
8553   }
8554   unsigned RequiredAlignment = AI->getAlignment();
8555   if (!RequiredAlignment) {
8556     RequiredAlignment = FuncInfo->MF->getDataLayout().getABITypeAlignment(
8557         AI->getAllocatedType());
8558   }
8559   if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) {
8560     DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
8561                     "greater than stack argument alignment ("
8562                  << RequiredAlignment << " vs "
8563                  << MFI.getObjectAlignment(FixedIndex) << ")\n");
8564     return;
8565   }
8566 
8567   // Perform the elision. Delete the old stack object and replace its only use
8568   // in the variable info map. Mark the stack object as mutable.
8569   DEBUG({
8570     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
8571            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
8572            << '\n';
8573   });
8574   MFI.RemoveStackObject(OldIndex);
8575   MFI.setIsImmutableObjectIndex(FixedIndex, false);
8576   AllocaIndex = FixedIndex;
8577   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
8578   Chains.push_back(ArgVal.getValue(1));
8579 
8580   // Avoid emitting code for the store implementing the copy.
8581   const StoreInst *SI = ArgCopyIter->second.second;
8582   ElidedArgCopyInstrs.insert(SI);
8583 
8584   // Check for uses of the argument again so that we can avoid exporting ArgVal
8585   // if it is't used by anything other than the store.
8586   for (const Value *U : Arg.users()) {
8587     if (U != SI) {
8588       ArgHasUses = true;
8589       break;
8590     }
8591   }
8592 }
8593 
8594 void SelectionDAGISel::LowerArguments(const Function &F) {
8595   SelectionDAG &DAG = SDB->DAG;
8596   SDLoc dl = SDB->getCurSDLoc();
8597   const DataLayout &DL = DAG.getDataLayout();
8598   SmallVector<ISD::InputArg, 16> Ins;
8599 
8600   if (!FuncInfo->CanLowerReturn) {
8601     // Put in an sret pointer parameter before all the other parameters.
8602     SmallVector<EVT, 1> ValueVTs;
8603     ComputeValueVTs(*TLI, DAG.getDataLayout(),
8604                     F.getReturnType()->getPointerTo(
8605                         DAG.getDataLayout().getAllocaAddrSpace()),
8606                     ValueVTs);
8607 
8608     // NOTE: Assuming that a pointer will never break down to more than one VT
8609     // or one register.
8610     ISD::ArgFlagsTy Flags;
8611     Flags.setSRet();
8612     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
8613     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
8614                          ISD::InputArg::NoArgIndex, 0);
8615     Ins.push_back(RetArg);
8616   }
8617 
8618   // Look for stores of arguments to static allocas. Mark such arguments with a
8619   // flag to ask the target to give us the memory location of that argument if
8620   // available.
8621   ArgCopyElisionMapTy ArgCopyElisionCandidates;
8622   findArgumentCopyElisionCandidates(DL, FuncInfo, ArgCopyElisionCandidates);
8623 
8624   // Set up the incoming argument description vector.
8625   for (const Argument &Arg : F.args()) {
8626     unsigned ArgNo = Arg.getArgNo();
8627     SmallVector<EVT, 4> ValueVTs;
8628     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
8629     bool isArgValueUsed = !Arg.use_empty();
8630     unsigned PartBase = 0;
8631     Type *FinalType = Arg.getType();
8632     if (Arg.hasAttribute(Attribute::ByVal))
8633       FinalType = cast<PointerType>(FinalType)->getElementType();
8634     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
8635         FinalType, F.getCallingConv(), F.isVarArg());
8636     for (unsigned Value = 0, NumValues = ValueVTs.size();
8637          Value != NumValues; ++Value) {
8638       EVT VT = ValueVTs[Value];
8639       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
8640       ISD::ArgFlagsTy Flags;
8641 
8642       // Certain targets (such as MIPS), may have a different ABI alignment
8643       // for a type depending on the context. Give the target a chance to
8644       // specify the alignment it wants.
8645       unsigned OriginalAlignment =
8646           TLI->getABIAlignmentForCallingConv(ArgTy, DL);
8647 
8648       if (Arg.hasAttribute(Attribute::ZExt))
8649         Flags.setZExt();
8650       if (Arg.hasAttribute(Attribute::SExt))
8651         Flags.setSExt();
8652       if (Arg.hasAttribute(Attribute::InReg)) {
8653         // If we are using vectorcall calling convention, a structure that is
8654         // passed InReg - is surely an HVA
8655         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
8656             isa<StructType>(Arg.getType())) {
8657           // The first value of a structure is marked
8658           if (0 == Value)
8659             Flags.setHvaStart();
8660           Flags.setHva();
8661         }
8662         // Set InReg Flag
8663         Flags.setInReg();
8664       }
8665       if (Arg.hasAttribute(Attribute::StructRet))
8666         Flags.setSRet();
8667       if (Arg.hasAttribute(Attribute::SwiftSelf))
8668         Flags.setSwiftSelf();
8669       if (Arg.hasAttribute(Attribute::SwiftError))
8670         Flags.setSwiftError();
8671       if (Arg.hasAttribute(Attribute::ByVal))
8672         Flags.setByVal();
8673       if (Arg.hasAttribute(Attribute::InAlloca)) {
8674         Flags.setInAlloca();
8675         // Set the byval flag for CCAssignFn callbacks that don't know about
8676         // inalloca.  This way we can know how many bytes we should've allocated
8677         // and how many bytes a callee cleanup function will pop.  If we port
8678         // inalloca to more targets, we'll have to add custom inalloca handling
8679         // in the various CC lowering callbacks.
8680         Flags.setByVal();
8681       }
8682       if (F.getCallingConv() == CallingConv::X86_INTR) {
8683         // IA Interrupt passes frame (1st parameter) by value in the stack.
8684         if (ArgNo == 0)
8685           Flags.setByVal();
8686       }
8687       if (Flags.isByVal() || Flags.isInAlloca()) {
8688         PointerType *Ty = cast<PointerType>(Arg.getType());
8689         Type *ElementTy = Ty->getElementType();
8690         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
8691         // For ByVal, alignment should be passed from FE.  BE will guess if
8692         // this info is not there but there are cases it cannot get right.
8693         unsigned FrameAlign;
8694         if (Arg.getParamAlignment())
8695           FrameAlign = Arg.getParamAlignment();
8696         else
8697           FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
8698         Flags.setByValAlign(FrameAlign);
8699       }
8700       if (Arg.hasAttribute(Attribute::Nest))
8701         Flags.setNest();
8702       if (NeedsRegBlock)
8703         Flags.setInConsecutiveRegs();
8704       Flags.setOrigAlign(OriginalAlignment);
8705       if (ArgCopyElisionCandidates.count(&Arg))
8706         Flags.setCopyElisionCandidate();
8707 
8708       MVT RegisterVT =
8709           TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), VT);
8710       unsigned NumRegs =
8711           TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), VT);
8712       for (unsigned i = 0; i != NumRegs; ++i) {
8713         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
8714                               ArgNo, PartBase+i*RegisterVT.getStoreSize());
8715         if (NumRegs > 1 && i == 0)
8716           MyFlags.Flags.setSplit();
8717         // if it isn't first piece, alignment must be 1
8718         else if (i > 0) {
8719           MyFlags.Flags.setOrigAlign(1);
8720           if (i == NumRegs - 1)
8721             MyFlags.Flags.setSplitEnd();
8722         }
8723         Ins.push_back(MyFlags);
8724       }
8725       if (NeedsRegBlock && Value == NumValues - 1)
8726         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
8727       PartBase += VT.getStoreSize();
8728     }
8729   }
8730 
8731   // Call the target to set up the argument values.
8732   SmallVector<SDValue, 8> InVals;
8733   SDValue NewRoot = TLI->LowerFormalArguments(
8734       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
8735 
8736   // Verify that the target's LowerFormalArguments behaved as expected.
8737   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
8738          "LowerFormalArguments didn't return a valid chain!");
8739   assert(InVals.size() == Ins.size() &&
8740          "LowerFormalArguments didn't emit the correct number of values!");
8741   DEBUG({
8742       for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
8743         assert(InVals[i].getNode() &&
8744                "LowerFormalArguments emitted a null value!");
8745         assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
8746                "LowerFormalArguments emitted a value with the wrong type!");
8747       }
8748     });
8749 
8750   // Update the DAG with the new chain value resulting from argument lowering.
8751   DAG.setRoot(NewRoot);
8752 
8753   // Set up the argument values.
8754   unsigned i = 0;
8755   if (!FuncInfo->CanLowerReturn) {
8756     // Create a virtual register for the sret pointer, and put in a copy
8757     // from the sret argument into it.
8758     SmallVector<EVT, 1> ValueVTs;
8759     ComputeValueVTs(*TLI, DAG.getDataLayout(),
8760                     F.getReturnType()->getPointerTo(
8761                         DAG.getDataLayout().getAllocaAddrSpace()),
8762                     ValueVTs);
8763     MVT VT = ValueVTs[0].getSimpleVT();
8764     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
8765     Optional<ISD::NodeType> AssertOp = None;
8766     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
8767                                         RegVT, VT, nullptr, AssertOp);
8768 
8769     MachineFunction& MF = SDB->DAG.getMachineFunction();
8770     MachineRegisterInfo& RegInfo = MF.getRegInfo();
8771     unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
8772     FuncInfo->DemoteRegister = SRetReg;
8773     NewRoot =
8774         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
8775     DAG.setRoot(NewRoot);
8776 
8777     // i indexes lowered arguments.  Bump it past the hidden sret argument.
8778     ++i;
8779   }
8780 
8781   SmallVector<SDValue, 4> Chains;
8782   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
8783   for (const Argument &Arg : F.args()) {
8784     SmallVector<SDValue, 4> ArgValues;
8785     SmallVector<EVT, 4> ValueVTs;
8786     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
8787     unsigned NumValues = ValueVTs.size();
8788     if (NumValues == 0)
8789       continue;
8790 
8791     bool ArgHasUses = !Arg.use_empty();
8792 
8793     // Elide the copying store if the target loaded this argument from a
8794     // suitable fixed stack object.
8795     if (Ins[i].Flags.isCopyElisionCandidate()) {
8796       tryToElideArgumentCopy(FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
8797                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
8798                              InVals[i], ArgHasUses);
8799     }
8800 
8801     // If this argument is unused then remember its value. It is used to generate
8802     // debugging information.
8803     bool isSwiftErrorArg =
8804         TLI->supportSwiftError() &&
8805         Arg.hasAttribute(Attribute::SwiftError);
8806     if (!ArgHasUses && !isSwiftErrorArg) {
8807       SDB->setUnusedArgValue(&Arg, InVals[i]);
8808 
8809       // Also remember any frame index for use in FastISel.
8810       if (FrameIndexSDNode *FI =
8811           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
8812         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8813     }
8814 
8815     for (unsigned Val = 0; Val != NumValues; ++Val) {
8816       EVT VT = ValueVTs[Val];
8817       MVT PartVT =
8818           TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), VT);
8819       unsigned NumParts =
8820           TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), VT);
8821 
8822       // Even an apparant 'unused' swifterror argument needs to be returned. So
8823       // we do generate a copy for it that can be used on return from the
8824       // function.
8825       if (ArgHasUses || isSwiftErrorArg) {
8826         Optional<ISD::NodeType> AssertOp;
8827         if (Arg.hasAttribute(Attribute::SExt))
8828           AssertOp = ISD::AssertSext;
8829         else if (Arg.hasAttribute(Attribute::ZExt))
8830           AssertOp = ISD::AssertZext;
8831 
8832         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
8833                                              PartVT, VT, nullptr, AssertOp,
8834                                              true));
8835       }
8836 
8837       i += NumParts;
8838     }
8839 
8840     // We don't need to do anything else for unused arguments.
8841     if (ArgValues.empty())
8842       continue;
8843 
8844     // Note down frame index.
8845     if (FrameIndexSDNode *FI =
8846         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
8847       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8848 
8849     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
8850                                      SDB->getCurSDLoc());
8851 
8852     SDB->setValue(&Arg, Res);
8853     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
8854       // We want to associate the argument with the frame index, among
8855       // involved operands, that correspond to the lowest address. The
8856       // getCopyFromParts function, called earlier, is swapping the order of
8857       // the operands to BUILD_PAIR depending on endianness. The result of
8858       // that swapping is that the least significant bits of the argument will
8859       // be in the first operand of the BUILD_PAIR node, and the most
8860       // significant bits will be in the second operand.
8861       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
8862       if (LoadSDNode *LNode =
8863           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
8864         if (FrameIndexSDNode *FI =
8865             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
8866           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
8867     }
8868 
8869     // Update the SwiftErrorVRegDefMap.
8870     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
8871       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
8872       if (TargetRegisterInfo::isVirtualRegister(Reg))
8873         FuncInfo->setCurrentSwiftErrorVReg(FuncInfo->MBB,
8874                                            FuncInfo->SwiftErrorArg, Reg);
8875     }
8876 
8877     // If this argument is live outside of the entry block, insert a copy from
8878     // wherever we got it to the vreg that other BB's will reference it as.
8879     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
8880       // If we can, though, try to skip creating an unnecessary vreg.
8881       // FIXME: This isn't very clean... it would be nice to make this more
8882       // general.  It's also subtly incompatible with the hacks FastISel
8883       // uses with vregs.
8884       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
8885       if (TargetRegisterInfo::isVirtualRegister(Reg)) {
8886         FuncInfo->ValueMap[&Arg] = Reg;
8887         continue;
8888       }
8889     }
8890     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
8891       FuncInfo->InitializeRegForValue(&Arg);
8892       SDB->CopyToExportRegsIfNeeded(&Arg);
8893     }
8894   }
8895 
8896   if (!Chains.empty()) {
8897     Chains.push_back(NewRoot);
8898     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
8899   }
8900 
8901   DAG.setRoot(NewRoot);
8902 
8903   assert(i == InVals.size() && "Argument register count mismatch!");
8904 
8905   // If any argument copy elisions occurred and we have debug info, update the
8906   // stale frame indices used in the dbg.declare variable info table.
8907   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
8908   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
8909     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
8910       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
8911       if (I != ArgCopyElisionFrameIndexMap.end())
8912         VI.Slot = I->second;
8913     }
8914   }
8915 
8916   // Finally, if the target has anything special to do, allow it to do so.
8917   EmitFunctionEntryCode();
8918 }
8919 
8920 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
8921 /// ensure constants are generated when needed.  Remember the virtual registers
8922 /// that need to be added to the Machine PHI nodes as input.  We cannot just
8923 /// directly add them, because expansion might result in multiple MBB's for one
8924 /// BB.  As such, the start of the BB might correspond to a different MBB than
8925 /// the end.
8926 void
8927 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
8928   const TerminatorInst *TI = LLVMBB->getTerminator();
8929 
8930   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
8931 
8932   // Check PHI nodes in successors that expect a value to be available from this
8933   // block.
8934   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
8935     const BasicBlock *SuccBB = TI->getSuccessor(succ);
8936     if (!isa<PHINode>(SuccBB->begin())) continue;
8937     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
8938 
8939     // If this terminator has multiple identical successors (common for
8940     // switches), only handle each succ once.
8941     if (!SuccsHandled.insert(SuccMBB).second)
8942       continue;
8943 
8944     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
8945 
8946     // At this point we know that there is a 1-1 correspondence between LLVM PHI
8947     // nodes and Machine PHI nodes, but the incoming operands have not been
8948     // emitted yet.
8949     for (const PHINode &PN : SuccBB->phis()) {
8950       // Ignore dead phi's.
8951       if (PN.use_empty())
8952         continue;
8953 
8954       // Skip empty types
8955       if (PN.getType()->isEmptyTy())
8956         continue;
8957 
8958       unsigned Reg;
8959       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
8960 
8961       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
8962         unsigned &RegOut = ConstantsOut[C];
8963         if (RegOut == 0) {
8964           RegOut = FuncInfo.CreateRegs(C->getType());
8965           CopyValueToVirtualRegister(C, RegOut);
8966         }
8967         Reg = RegOut;
8968       } else {
8969         DenseMap<const Value *, unsigned>::iterator I =
8970           FuncInfo.ValueMap.find(PHIOp);
8971         if (I != FuncInfo.ValueMap.end())
8972           Reg = I->second;
8973         else {
8974           assert(isa<AllocaInst>(PHIOp) &&
8975                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
8976                  "Didn't codegen value into a register!??");
8977           Reg = FuncInfo.CreateRegs(PHIOp->getType());
8978           CopyValueToVirtualRegister(PHIOp, Reg);
8979         }
8980       }
8981 
8982       // Remember that this register needs to added to the machine PHI node as
8983       // the input for this MBB.
8984       SmallVector<EVT, 4> ValueVTs;
8985       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8986       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
8987       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
8988         EVT VT = ValueVTs[vti];
8989         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
8990         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
8991           FuncInfo.PHINodesToUpdate.push_back(
8992               std::make_pair(&*MBBI++, Reg + i));
8993         Reg += NumRegisters;
8994       }
8995     }
8996   }
8997 
8998   ConstantsOut.clear();
8999 }
9000 
9001 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
9002 /// is 0.
9003 MachineBasicBlock *
9004 SelectionDAGBuilder::StackProtectorDescriptor::
9005 AddSuccessorMBB(const BasicBlock *BB,
9006                 MachineBasicBlock *ParentMBB,
9007                 bool IsLikely,
9008                 MachineBasicBlock *SuccMBB) {
9009   // If SuccBB has not been created yet, create it.
9010   if (!SuccMBB) {
9011     MachineFunction *MF = ParentMBB->getParent();
9012     MachineFunction::iterator BBI(ParentMBB);
9013     SuccMBB = MF->CreateMachineBasicBlock(BB);
9014     MF->insert(++BBI, SuccMBB);
9015   }
9016   // Add it as a successor of ParentMBB.
9017   ParentMBB->addSuccessor(
9018       SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely));
9019   return SuccMBB;
9020 }
9021 
9022 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
9023   MachineFunction::iterator I(MBB);
9024   if (++I == FuncInfo.MF->end())
9025     return nullptr;
9026   return &*I;
9027 }
9028 
9029 /// During lowering new call nodes can be created (such as memset, etc.).
9030 /// Those will become new roots of the current DAG, but complications arise
9031 /// when they are tail calls. In such cases, the call lowering will update
9032 /// the root, but the builder still needs to know that a tail call has been
9033 /// lowered in order to avoid generating an additional return.
9034 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
9035   // If the node is null, we do have a tail call.
9036   if (MaybeTC.getNode() != nullptr)
9037     DAG.setRoot(MaybeTC);
9038   else
9039     HasTailCall = true;
9040 }
9041 
9042 uint64_t
9043 SelectionDAGBuilder::getJumpTableRange(const CaseClusterVector &Clusters,
9044                                        unsigned First, unsigned Last) const {
9045   assert(Last >= First);
9046   const APInt &LowCase = Clusters[First].Low->getValue();
9047   const APInt &HighCase = Clusters[Last].High->getValue();
9048   assert(LowCase.getBitWidth() == HighCase.getBitWidth());
9049 
9050   // FIXME: A range of consecutive cases has 100% density, but only requires one
9051   // comparison to lower. We should discriminate against such consecutive ranges
9052   // in jump tables.
9053 
9054   return (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100) + 1;
9055 }
9056 
9057 uint64_t SelectionDAGBuilder::getJumpTableNumCases(
9058     const SmallVectorImpl<unsigned> &TotalCases, unsigned First,
9059     unsigned Last) const {
9060   assert(Last >= First);
9061   assert(TotalCases[Last] >= TotalCases[First]);
9062   uint64_t NumCases =
9063       TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
9064   return NumCases;
9065 }
9066 
9067 bool SelectionDAGBuilder::buildJumpTable(const CaseClusterVector &Clusters,
9068                                          unsigned First, unsigned Last,
9069                                          const SwitchInst *SI,
9070                                          MachineBasicBlock *DefaultMBB,
9071                                          CaseCluster &JTCluster) {
9072   assert(First <= Last);
9073 
9074   auto Prob = BranchProbability::getZero();
9075   unsigned NumCmps = 0;
9076   std::vector<MachineBasicBlock*> Table;
9077   DenseMap<MachineBasicBlock*, BranchProbability> JTProbs;
9078 
9079   // Initialize probabilities in JTProbs.
9080   for (unsigned I = First; I <= Last; ++I)
9081     JTProbs[Clusters[I].MBB] = BranchProbability::getZero();
9082 
9083   for (unsigned I = First; I <= Last; ++I) {
9084     assert(Clusters[I].Kind == CC_Range);
9085     Prob += Clusters[I].Prob;
9086     const APInt &Low = Clusters[I].Low->getValue();
9087     const APInt &High = Clusters[I].High->getValue();
9088     NumCmps += (Low == High) ? 1 : 2;
9089     if (I != First) {
9090       // Fill the gap between this and the previous cluster.
9091       const APInt &PreviousHigh = Clusters[I - 1].High->getValue();
9092       assert(PreviousHigh.slt(Low));
9093       uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
9094       for (uint64_t J = 0; J < Gap; J++)
9095         Table.push_back(DefaultMBB);
9096     }
9097     uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
9098     for (uint64_t J = 0; J < ClusterSize; ++J)
9099       Table.push_back(Clusters[I].MBB);
9100     JTProbs[Clusters[I].MBB] += Clusters[I].Prob;
9101   }
9102 
9103   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9104   unsigned NumDests = JTProbs.size();
9105   if (TLI.isSuitableForBitTests(
9106           NumDests, NumCmps, Clusters[First].Low->getValue(),
9107           Clusters[Last].High->getValue(), DAG.getDataLayout())) {
9108     // Clusters[First..Last] should be lowered as bit tests instead.
9109     return false;
9110   }
9111 
9112   // Create the MBB that will load from and jump through the table.
9113   // Note: We create it here, but it's not inserted into the function yet.
9114   MachineFunction *CurMF = FuncInfo.MF;
9115   MachineBasicBlock *JumpTableMBB =
9116       CurMF->CreateMachineBasicBlock(SI->getParent());
9117 
9118   // Add successors. Note: use table order for determinism.
9119   SmallPtrSet<MachineBasicBlock *, 8> Done;
9120   for (MachineBasicBlock *Succ : Table) {
9121     if (Done.count(Succ))
9122       continue;
9123     addSuccessorWithProb(JumpTableMBB, Succ, JTProbs[Succ]);
9124     Done.insert(Succ);
9125   }
9126   JumpTableMBB->normalizeSuccProbs();
9127 
9128   unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
9129                      ->createJumpTableIndex(Table);
9130 
9131   // Set up the jump table info.
9132   JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
9133   JumpTableHeader JTH(Clusters[First].Low->getValue(),
9134                       Clusters[Last].High->getValue(), SI->getCondition(),
9135                       nullptr, false);
9136   JTCases.emplace_back(std::move(JTH), std::move(JT));
9137 
9138   JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
9139                                      JTCases.size() - 1, Prob);
9140   return true;
9141 }
9142 
9143 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
9144                                          const SwitchInst *SI,
9145                                          MachineBasicBlock *DefaultMBB) {
9146 #ifndef NDEBUG
9147   // Clusters must be non-empty, sorted, and only contain Range clusters.
9148   assert(!Clusters.empty());
9149   for (CaseCluster &C : Clusters)
9150     assert(C.Kind == CC_Range);
9151   for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
9152     assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
9153 #endif
9154 
9155   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9156   if (!TLI.areJTsAllowed(SI->getParent()->getParent()))
9157     return;
9158 
9159   const int64_t N = Clusters.size();
9160   const unsigned MinJumpTableEntries = TLI.getMinimumJumpTableEntries();
9161   const unsigned SmallNumberOfEntries = MinJumpTableEntries / 2;
9162 
9163   if (N < 2 || N < MinJumpTableEntries)
9164     return;
9165 
9166   // TotalCases[i]: Total nbr of cases in Clusters[0..i].
9167   SmallVector<unsigned, 8> TotalCases(N);
9168   for (unsigned i = 0; i < N; ++i) {
9169     const APInt &Hi = Clusters[i].High->getValue();
9170     const APInt &Lo = Clusters[i].Low->getValue();
9171     TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
9172     if (i != 0)
9173       TotalCases[i] += TotalCases[i - 1];
9174   }
9175 
9176   // Cheap case: the whole range may be suitable for jump table.
9177   uint64_t Range = getJumpTableRange(Clusters,0, N - 1);
9178   uint64_t NumCases = getJumpTableNumCases(TotalCases, 0, N - 1);
9179   assert(NumCases < UINT64_MAX / 100);
9180   assert(Range >= NumCases);
9181   if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9182     CaseCluster JTCluster;
9183     if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
9184       Clusters[0] = JTCluster;
9185       Clusters.resize(1);
9186       return;
9187     }
9188   }
9189 
9190   // The algorithm below is not suitable for -O0.
9191   if (TM.getOptLevel() == CodeGenOpt::None)
9192     return;
9193 
9194   // Split Clusters into minimum number of dense partitions. The algorithm uses
9195   // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
9196   // for the Case Statement'" (1994), but builds the MinPartitions array in
9197   // reverse order to make it easier to reconstruct the partitions in ascending
9198   // order. In the choice between two optimal partitionings, it picks the one
9199   // which yields more jump tables.
9200 
9201   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9202   SmallVector<unsigned, 8> MinPartitions(N);
9203   // LastElement[i] is the last element of the partition starting at i.
9204   SmallVector<unsigned, 8> LastElement(N);
9205   // PartitionsScore[i] is used to break ties when choosing between two
9206   // partitionings resulting in the same number of partitions.
9207   SmallVector<unsigned, 8> PartitionsScore(N);
9208   // For PartitionsScore, a small number of comparisons is considered as good as
9209   // a jump table and a single comparison is considered better than a jump
9210   // table.
9211   enum PartitionScores : unsigned {
9212     NoTable = 0,
9213     Table = 1,
9214     FewCases = 1,
9215     SingleCase = 2
9216   };
9217 
9218   // Base case: There is only one way to partition Clusters[N-1].
9219   MinPartitions[N - 1] = 1;
9220   LastElement[N - 1] = N - 1;
9221   PartitionsScore[N - 1] = PartitionScores::SingleCase;
9222 
9223   // Note: loop indexes are signed to avoid underflow.
9224   for (int64_t i = N - 2; i >= 0; i--) {
9225     // Find optimal partitioning of Clusters[i..N-1].
9226     // Baseline: Put Clusters[i] into a partition on its own.
9227     MinPartitions[i] = MinPartitions[i + 1] + 1;
9228     LastElement[i] = i;
9229     PartitionsScore[i] = PartitionsScore[i + 1] + PartitionScores::SingleCase;
9230 
9231     // Search for a solution that results in fewer partitions.
9232     for (int64_t j = N - 1; j > i; j--) {
9233       // Try building a partition from Clusters[i..j].
9234       uint64_t Range = getJumpTableRange(Clusters, i, j);
9235       uint64_t NumCases = getJumpTableNumCases(TotalCases, i, j);
9236       assert(NumCases < UINT64_MAX / 100);
9237       assert(Range >= NumCases);
9238       if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9239         unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9240         unsigned Score = j == N - 1 ? 0 : PartitionsScore[j + 1];
9241         int64_t NumEntries = j - i + 1;
9242 
9243         if (NumEntries == 1)
9244           Score += PartitionScores::SingleCase;
9245         else if (NumEntries <= SmallNumberOfEntries)
9246           Score += PartitionScores::FewCases;
9247         else if (NumEntries >= MinJumpTableEntries)
9248           Score += PartitionScores::Table;
9249 
9250         // If this leads to fewer partitions, or to the same number of
9251         // partitions with better score, it is a better partitioning.
9252         if (NumPartitions < MinPartitions[i] ||
9253             (NumPartitions == MinPartitions[i] && Score > PartitionsScore[i])) {
9254           MinPartitions[i] = NumPartitions;
9255           LastElement[i] = j;
9256           PartitionsScore[i] = Score;
9257         }
9258       }
9259     }
9260   }
9261 
9262   // Iterate over the partitions, replacing some with jump tables in-place.
9263   unsigned DstIndex = 0;
9264   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9265     Last = LastElement[First];
9266     assert(Last >= First);
9267     assert(DstIndex <= First);
9268     unsigned NumClusters = Last - First + 1;
9269 
9270     CaseCluster JTCluster;
9271     if (NumClusters >= MinJumpTableEntries &&
9272         buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
9273       Clusters[DstIndex++] = JTCluster;
9274     } else {
9275       for (unsigned I = First; I <= Last; ++I)
9276         std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
9277     }
9278   }
9279   Clusters.resize(DstIndex);
9280 }
9281 
9282 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
9283                                         unsigned First, unsigned Last,
9284                                         const SwitchInst *SI,
9285                                         CaseCluster &BTCluster) {
9286   assert(First <= Last);
9287   if (First == Last)
9288     return false;
9289 
9290   BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9291   unsigned NumCmps = 0;
9292   for (int64_t I = First; I <= Last; ++I) {
9293     assert(Clusters[I].Kind == CC_Range);
9294     Dests.set(Clusters[I].MBB->getNumber());
9295     NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
9296   }
9297   unsigned NumDests = Dests.count();
9298 
9299   APInt Low = Clusters[First].Low->getValue();
9300   APInt High = Clusters[Last].High->getValue();
9301   assert(Low.slt(High));
9302 
9303   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9304   const DataLayout &DL = DAG.getDataLayout();
9305   if (!TLI.isSuitableForBitTests(NumDests, NumCmps, Low, High, DL))
9306     return false;
9307 
9308   APInt LowBound;
9309   APInt CmpRange;
9310 
9311   const int BitWidth = TLI.getPointerTy(DL).getSizeInBits();
9312   assert(TLI.rangeFitsInWord(Low, High, DL) &&
9313          "Case range must fit in bit mask!");
9314 
9315   // Check if the clusters cover a contiguous range such that no value in the
9316   // range will jump to the default statement.
9317   bool ContiguousRange = true;
9318   for (int64_t I = First + 1; I <= Last; ++I) {
9319     if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) {
9320       ContiguousRange = false;
9321       break;
9322     }
9323   }
9324 
9325   if (Low.isStrictlyPositive() && High.slt(BitWidth)) {
9326     // Optimize the case where all the case values fit in a word without having
9327     // to subtract minValue. In this case, we can optimize away the subtraction.
9328     LowBound = APInt::getNullValue(Low.getBitWidth());
9329     CmpRange = High;
9330     ContiguousRange = false;
9331   } else {
9332     LowBound = Low;
9333     CmpRange = High - Low;
9334   }
9335 
9336   CaseBitsVector CBV;
9337   auto TotalProb = BranchProbability::getZero();
9338   for (unsigned i = First; i <= Last; ++i) {
9339     // Find the CaseBits for this destination.
9340     unsigned j;
9341     for (j = 0; j < CBV.size(); ++j)
9342       if (CBV[j].BB == Clusters[i].MBB)
9343         break;
9344     if (j == CBV.size())
9345       CBV.push_back(
9346           CaseBits(0, Clusters[i].MBB, 0, BranchProbability::getZero()));
9347     CaseBits *CB = &CBV[j];
9348 
9349     // Update Mask, Bits and ExtraProb.
9350     uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
9351     uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
9352     assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
9353     CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
9354     CB->Bits += Hi - Lo + 1;
9355     CB->ExtraProb += Clusters[i].Prob;
9356     TotalProb += Clusters[i].Prob;
9357   }
9358 
9359   BitTestInfo BTI;
9360   std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
9361     // Sort by probability first, number of bits second, bit mask third.
9362     if (a.ExtraProb != b.ExtraProb)
9363       return a.ExtraProb > b.ExtraProb;
9364     if (a.Bits != b.Bits)
9365       return a.Bits > b.Bits;
9366     return a.Mask < b.Mask;
9367   });
9368 
9369   for (auto &CB : CBV) {
9370     MachineBasicBlock *BitTestBB =
9371         FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
9372     BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraProb));
9373   }
9374   BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
9375                             SI->getCondition(), -1U, MVT::Other, false,
9376                             ContiguousRange, nullptr, nullptr, std::move(BTI),
9377                             TotalProb);
9378 
9379   BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
9380                                     BitTestCases.size() - 1, TotalProb);
9381   return true;
9382 }
9383 
9384 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
9385                                               const SwitchInst *SI) {
9386 // Partition Clusters into as few subsets as possible, where each subset has a
9387 // range that fits in a machine word and has <= 3 unique destinations.
9388 
9389 #ifndef NDEBUG
9390   // Clusters must be sorted and contain Range or JumpTable clusters.
9391   assert(!Clusters.empty());
9392   assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
9393   for (const CaseCluster &C : Clusters)
9394     assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
9395   for (unsigned i = 1; i < Clusters.size(); ++i)
9396     assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
9397 #endif
9398 
9399   // The algorithm below is not suitable for -O0.
9400   if (TM.getOptLevel() == CodeGenOpt::None)
9401     return;
9402 
9403   // If target does not have legal shift left, do not emit bit tests at all.
9404   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9405   const DataLayout &DL = DAG.getDataLayout();
9406 
9407   EVT PTy = TLI.getPointerTy(DL);
9408   if (!TLI.isOperationLegal(ISD::SHL, PTy))
9409     return;
9410 
9411   int BitWidth = PTy.getSizeInBits();
9412   const int64_t N = Clusters.size();
9413 
9414   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9415   SmallVector<unsigned, 8> MinPartitions(N);
9416   // LastElement[i] is the last element of the partition starting at i.
9417   SmallVector<unsigned, 8> LastElement(N);
9418 
9419   // FIXME: This might not be the best algorithm for finding bit test clusters.
9420 
9421   // Base case: There is only one way to partition Clusters[N-1].
9422   MinPartitions[N - 1] = 1;
9423   LastElement[N - 1] = N - 1;
9424 
9425   // Note: loop indexes are signed to avoid underflow.
9426   for (int64_t i = N - 2; i >= 0; --i) {
9427     // Find optimal partitioning of Clusters[i..N-1].
9428     // Baseline: Put Clusters[i] into a partition on its own.
9429     MinPartitions[i] = MinPartitions[i + 1] + 1;
9430     LastElement[i] = i;
9431 
9432     // Search for a solution that results in fewer partitions.
9433     // Note: the search is limited by BitWidth, reducing time complexity.
9434     for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
9435       // Try building a partition from Clusters[i..j].
9436 
9437       // Check the range.
9438       if (!TLI.rangeFitsInWord(Clusters[i].Low->getValue(),
9439                                Clusters[j].High->getValue(), DL))
9440         continue;
9441 
9442       // Check nbr of destinations and cluster types.
9443       // FIXME: This works, but doesn't seem very efficient.
9444       bool RangesOnly = true;
9445       BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9446       for (int64_t k = i; k <= j; k++) {
9447         if (Clusters[k].Kind != CC_Range) {
9448           RangesOnly = false;
9449           break;
9450         }
9451         Dests.set(Clusters[k].MBB->getNumber());
9452       }
9453       if (!RangesOnly || Dests.count() > 3)
9454         break;
9455 
9456       // Check if it's a better partition.
9457       unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9458       if (NumPartitions < MinPartitions[i]) {
9459         // Found a better partition.
9460         MinPartitions[i] = NumPartitions;
9461         LastElement[i] = j;
9462       }
9463     }
9464   }
9465 
9466   // Iterate over the partitions, replacing with bit-test clusters in-place.
9467   unsigned DstIndex = 0;
9468   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9469     Last = LastElement[First];
9470     assert(First <= Last);
9471     assert(DstIndex <= First);
9472 
9473     CaseCluster BitTestCluster;
9474     if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
9475       Clusters[DstIndex++] = BitTestCluster;
9476     } else {
9477       size_t NumClusters = Last - First + 1;
9478       std::memmove(&Clusters[DstIndex], &Clusters[First],
9479                    sizeof(Clusters[0]) * NumClusters);
9480       DstIndex += NumClusters;
9481     }
9482   }
9483   Clusters.resize(DstIndex);
9484 }
9485 
9486 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
9487                                         MachineBasicBlock *SwitchMBB,
9488                                         MachineBasicBlock *DefaultMBB) {
9489   MachineFunction *CurMF = FuncInfo.MF;
9490   MachineBasicBlock *NextMBB = nullptr;
9491   MachineFunction::iterator BBI(W.MBB);
9492   if (++BBI != FuncInfo.MF->end())
9493     NextMBB = &*BBI;
9494 
9495   unsigned Size = W.LastCluster - W.FirstCluster + 1;
9496 
9497   BranchProbabilityInfo *BPI = FuncInfo.BPI;
9498 
9499   if (Size == 2 && W.MBB == SwitchMBB) {
9500     // If any two of the cases has the same destination, and if one value
9501     // is the same as the other, but has one bit unset that the other has set,
9502     // use bit manipulation to do two compares at once.  For example:
9503     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
9504     // TODO: This could be extended to merge any 2 cases in switches with 3
9505     // cases.
9506     // TODO: Handle cases where W.CaseBB != SwitchBB.
9507     CaseCluster &Small = *W.FirstCluster;
9508     CaseCluster &Big = *W.LastCluster;
9509 
9510     if (Small.Low == Small.High && Big.Low == Big.High &&
9511         Small.MBB == Big.MBB) {
9512       const APInt &SmallValue = Small.Low->getValue();
9513       const APInt &BigValue = Big.Low->getValue();
9514 
9515       // Check that there is only one bit different.
9516       APInt CommonBit = BigValue ^ SmallValue;
9517       if (CommonBit.isPowerOf2()) {
9518         SDValue CondLHS = getValue(Cond);
9519         EVT VT = CondLHS.getValueType();
9520         SDLoc DL = getCurSDLoc();
9521 
9522         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
9523                                  DAG.getConstant(CommonBit, DL, VT));
9524         SDValue Cond = DAG.getSetCC(
9525             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
9526             ISD::SETEQ);
9527 
9528         // Update successor info.
9529         // Both Small and Big will jump to Small.BB, so we sum up the
9530         // probabilities.
9531         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
9532         if (BPI)
9533           addSuccessorWithProb(
9534               SwitchMBB, DefaultMBB,
9535               // The default destination is the first successor in IR.
9536               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
9537         else
9538           addSuccessorWithProb(SwitchMBB, DefaultMBB);
9539 
9540         // Insert the true branch.
9541         SDValue BrCond =
9542             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
9543                         DAG.getBasicBlock(Small.MBB));
9544         // Insert the false branch.
9545         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
9546                              DAG.getBasicBlock(DefaultMBB));
9547 
9548         DAG.setRoot(BrCond);
9549         return;
9550       }
9551     }
9552   }
9553 
9554   if (TM.getOptLevel() != CodeGenOpt::None) {
9555     // Here, we order cases by probability so the most likely case will be
9556     // checked first. However, two clusters can have the same probability in
9557     // which case their relative ordering is non-deterministic. So we use Low
9558     // as a tie-breaker as clusters are guaranteed to never overlap.
9559     std::sort(W.FirstCluster, W.LastCluster + 1,
9560               [](const CaseCluster &a, const CaseCluster &b) {
9561       return a.Prob != b.Prob ?
9562              a.Prob > b.Prob :
9563              a.Low->getValue().slt(b.Low->getValue());
9564     });
9565 
9566     // Rearrange the case blocks so that the last one falls through if possible
9567     // without without changing the order of probabilities.
9568     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
9569       --I;
9570       if (I->Prob > W.LastCluster->Prob)
9571         break;
9572       if (I->Kind == CC_Range && I->MBB == NextMBB) {
9573         std::swap(*I, *W.LastCluster);
9574         break;
9575       }
9576     }
9577   }
9578 
9579   // Compute total probability.
9580   BranchProbability DefaultProb = W.DefaultProb;
9581   BranchProbability UnhandledProbs = DefaultProb;
9582   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
9583     UnhandledProbs += I->Prob;
9584 
9585   MachineBasicBlock *CurMBB = W.MBB;
9586   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
9587     MachineBasicBlock *Fallthrough;
9588     if (I == W.LastCluster) {
9589       // For the last cluster, fall through to the default destination.
9590       Fallthrough = DefaultMBB;
9591     } else {
9592       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
9593       CurMF->insert(BBI, Fallthrough);
9594       // Put Cond in a virtual register to make it available from the new blocks.
9595       ExportFromCurrentBlock(Cond);
9596     }
9597     UnhandledProbs -= I->Prob;
9598 
9599     switch (I->Kind) {
9600       case CC_JumpTable: {
9601         // FIXME: Optimize away range check based on pivot comparisons.
9602         JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
9603         JumpTable *JT = &JTCases[I->JTCasesIndex].second;
9604 
9605         // The jump block hasn't been inserted yet; insert it here.
9606         MachineBasicBlock *JumpMBB = JT->MBB;
9607         CurMF->insert(BBI, JumpMBB);
9608 
9609         auto JumpProb = I->Prob;
9610         auto FallthroughProb = UnhandledProbs;
9611 
9612         // If the default statement is a target of the jump table, we evenly
9613         // distribute the default probability to successors of CurMBB. Also
9614         // update the probability on the edge from JumpMBB to Fallthrough.
9615         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
9616                                               SE = JumpMBB->succ_end();
9617              SI != SE; ++SI) {
9618           if (*SI == DefaultMBB) {
9619             JumpProb += DefaultProb / 2;
9620             FallthroughProb -= DefaultProb / 2;
9621             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
9622             JumpMBB->normalizeSuccProbs();
9623             break;
9624           }
9625         }
9626 
9627         addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
9628         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
9629         CurMBB->normalizeSuccProbs();
9630 
9631         // The jump table header will be inserted in our current block, do the
9632         // range check, and fall through to our fallthrough block.
9633         JTH->HeaderBB = CurMBB;
9634         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
9635 
9636         // If we're in the right place, emit the jump table header right now.
9637         if (CurMBB == SwitchMBB) {
9638           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
9639           JTH->Emitted = true;
9640         }
9641         break;
9642       }
9643       case CC_BitTests: {
9644         // FIXME: Optimize away range check based on pivot comparisons.
9645         BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
9646 
9647         // The bit test blocks haven't been inserted yet; insert them here.
9648         for (BitTestCase &BTC : BTB->Cases)
9649           CurMF->insert(BBI, BTC.ThisBB);
9650 
9651         // Fill in fields of the BitTestBlock.
9652         BTB->Parent = CurMBB;
9653         BTB->Default = Fallthrough;
9654 
9655         BTB->DefaultProb = UnhandledProbs;
9656         // If the cases in bit test don't form a contiguous range, we evenly
9657         // distribute the probability on the edge to Fallthrough to two
9658         // successors of CurMBB.
9659         if (!BTB->ContiguousRange) {
9660           BTB->Prob += DefaultProb / 2;
9661           BTB->DefaultProb -= DefaultProb / 2;
9662         }
9663 
9664         // If we're in the right place, emit the bit test header right now.
9665         if (CurMBB == SwitchMBB) {
9666           visitBitTestHeader(*BTB, SwitchMBB);
9667           BTB->Emitted = true;
9668         }
9669         break;
9670       }
9671       case CC_Range: {
9672         const Value *RHS, *LHS, *MHS;
9673         ISD::CondCode CC;
9674         if (I->Low == I->High) {
9675           // Check Cond == I->Low.
9676           CC = ISD::SETEQ;
9677           LHS = Cond;
9678           RHS=I->Low;
9679           MHS = nullptr;
9680         } else {
9681           // Check I->Low <= Cond <= I->High.
9682           CC = ISD::SETLE;
9683           LHS = I->Low;
9684           MHS = Cond;
9685           RHS = I->High;
9686         }
9687 
9688         // The false probability is the sum of all unhandled cases.
9689         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
9690                      getCurSDLoc(), I->Prob, UnhandledProbs);
9691 
9692         if (CurMBB == SwitchMBB)
9693           visitSwitchCase(CB, SwitchMBB);
9694         else
9695           SwitchCases.push_back(CB);
9696 
9697         break;
9698       }
9699     }
9700     CurMBB = Fallthrough;
9701   }
9702 }
9703 
9704 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
9705                                               CaseClusterIt First,
9706                                               CaseClusterIt Last) {
9707   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
9708     if (X.Prob != CC.Prob)
9709       return X.Prob > CC.Prob;
9710 
9711     // Ties are broken by comparing the case value.
9712     return X.Low->getValue().slt(CC.Low->getValue());
9713   });
9714 }
9715 
9716 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
9717                                         const SwitchWorkListItem &W,
9718                                         Value *Cond,
9719                                         MachineBasicBlock *SwitchMBB) {
9720   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
9721          "Clusters not sorted?");
9722 
9723   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
9724 
9725   // Balance the tree based on branch probabilities to create a near-optimal (in
9726   // terms of search time given key frequency) binary search tree. See e.g. Kurt
9727   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
9728   CaseClusterIt LastLeft = W.FirstCluster;
9729   CaseClusterIt FirstRight = W.LastCluster;
9730   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
9731   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
9732 
9733   // Move LastLeft and FirstRight towards each other from opposite directions to
9734   // find a partitioning of the clusters which balances the probability on both
9735   // sides. If LeftProb and RightProb are equal, alternate which side is
9736   // taken to ensure 0-probability nodes are distributed evenly.
9737   unsigned I = 0;
9738   while (LastLeft + 1 < FirstRight) {
9739     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
9740       LeftProb += (++LastLeft)->Prob;
9741     else
9742       RightProb += (--FirstRight)->Prob;
9743     I++;
9744   }
9745 
9746   while (true) {
9747     // Our binary search tree differs from a typical BST in that ours can have up
9748     // to three values in each leaf. The pivot selection above doesn't take that
9749     // into account, which means the tree might require more nodes and be less
9750     // efficient. We compensate for this here.
9751 
9752     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
9753     unsigned NumRight = W.LastCluster - FirstRight + 1;
9754 
9755     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
9756       // If one side has less than 3 clusters, and the other has more than 3,
9757       // consider taking a cluster from the other side.
9758 
9759       if (NumLeft < NumRight) {
9760         // Consider moving the first cluster on the right to the left side.
9761         CaseCluster &CC = *FirstRight;
9762         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
9763         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
9764         if (LeftSideRank <= RightSideRank) {
9765           // Moving the cluster to the left does not demote it.
9766           ++LastLeft;
9767           ++FirstRight;
9768           continue;
9769         }
9770       } else {
9771         assert(NumRight < NumLeft);
9772         // Consider moving the last element on the left to the right side.
9773         CaseCluster &CC = *LastLeft;
9774         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
9775         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
9776         if (RightSideRank <= LeftSideRank) {
9777           // Moving the cluster to the right does not demot it.
9778           --LastLeft;
9779           --FirstRight;
9780           continue;
9781         }
9782       }
9783     }
9784     break;
9785   }
9786 
9787   assert(LastLeft + 1 == FirstRight);
9788   assert(LastLeft >= W.FirstCluster);
9789   assert(FirstRight <= W.LastCluster);
9790 
9791   // Use the first element on the right as pivot since we will make less-than
9792   // comparisons against it.
9793   CaseClusterIt PivotCluster = FirstRight;
9794   assert(PivotCluster > W.FirstCluster);
9795   assert(PivotCluster <= W.LastCluster);
9796 
9797   CaseClusterIt FirstLeft = W.FirstCluster;
9798   CaseClusterIt LastRight = W.LastCluster;
9799 
9800   const ConstantInt *Pivot = PivotCluster->Low;
9801 
9802   // New blocks will be inserted immediately after the current one.
9803   MachineFunction::iterator BBI(W.MBB);
9804   ++BBI;
9805 
9806   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
9807   // we can branch to its destination directly if it's squeezed exactly in
9808   // between the known lower bound and Pivot - 1.
9809   MachineBasicBlock *LeftMBB;
9810   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
9811       FirstLeft->Low == W.GE &&
9812       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
9813     LeftMBB = FirstLeft->MBB;
9814   } else {
9815     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
9816     FuncInfo.MF->insert(BBI, LeftMBB);
9817     WorkList.push_back(
9818         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
9819     // Put Cond in a virtual register to make it available from the new blocks.
9820     ExportFromCurrentBlock(Cond);
9821   }
9822 
9823   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
9824   // single cluster, RHS.Low == Pivot, and we can branch to its destination
9825   // directly if RHS.High equals the current upper bound.
9826   MachineBasicBlock *RightMBB;
9827   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
9828       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
9829     RightMBB = FirstRight->MBB;
9830   } else {
9831     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
9832     FuncInfo.MF->insert(BBI, RightMBB);
9833     WorkList.push_back(
9834         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
9835     // Put Cond in a virtual register to make it available from the new blocks.
9836     ExportFromCurrentBlock(Cond);
9837   }
9838 
9839   // Create the CaseBlock record that will be used to lower the branch.
9840   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
9841                getCurSDLoc(), LeftProb, RightProb);
9842 
9843   if (W.MBB == SwitchMBB)
9844     visitSwitchCase(CB, SwitchMBB);
9845   else
9846     SwitchCases.push_back(CB);
9847 }
9848 
9849 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
9850 // from the swith statement.
9851 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
9852                                             BranchProbability PeeledCaseProb) {
9853   if (PeeledCaseProb == BranchProbability::getOne())
9854     return BranchProbability::getZero();
9855   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
9856 
9857   uint32_t Numerator = CaseProb.getNumerator();
9858   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
9859   return BranchProbability(Numerator, std::max(Numerator, Denominator));
9860 }
9861 
9862 // Try to peel the top probability case if it exceeds the threshold.
9863 // Return current MachineBasicBlock for the switch statement if the peeling
9864 // does not occur.
9865 // If the peeling is performed, return the newly created MachineBasicBlock
9866 // for the peeled switch statement. Also update Clusters to remove the peeled
9867 // case. PeeledCaseProb is the BranchProbability for the peeled case.
9868 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
9869     const SwitchInst &SI, CaseClusterVector &Clusters,
9870     BranchProbability &PeeledCaseProb) {
9871   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
9872   // Don't perform if there is only one cluster or optimizing for size.
9873   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
9874       TM.getOptLevel() == CodeGenOpt::None ||
9875       SwitchMBB->getParent()->getFunction().optForMinSize())
9876     return SwitchMBB;
9877 
9878   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
9879   unsigned PeeledCaseIndex = 0;
9880   bool SwitchPeeled = false;
9881   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
9882     CaseCluster &CC = Clusters[Index];
9883     if (CC.Prob < TopCaseProb)
9884       continue;
9885     TopCaseProb = CC.Prob;
9886     PeeledCaseIndex = Index;
9887     SwitchPeeled = true;
9888   }
9889   if (!SwitchPeeled)
9890     return SwitchMBB;
9891 
9892   DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " << TopCaseProb
9893                << "\n");
9894 
9895   // Record the MBB for the peeled switch statement.
9896   MachineFunction::iterator BBI(SwitchMBB);
9897   ++BBI;
9898   MachineBasicBlock *PeeledSwitchMBB =
9899       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
9900   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
9901 
9902   ExportFromCurrentBlock(SI.getCondition());
9903   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
9904   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
9905                           nullptr,   nullptr,      TopCaseProb.getCompl()};
9906   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
9907 
9908   Clusters.erase(PeeledCaseIt);
9909   for (CaseCluster &CC : Clusters) {
9910     DEBUG(dbgs() << "Scale the probablity for one cluster, before scaling: "
9911                  << CC.Prob << "\n");
9912     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
9913     DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
9914   }
9915   PeeledCaseProb = TopCaseProb;
9916   return PeeledSwitchMBB;
9917 }
9918 
9919 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
9920   // Extract cases from the switch.
9921   BranchProbabilityInfo *BPI = FuncInfo.BPI;
9922   CaseClusterVector Clusters;
9923   Clusters.reserve(SI.getNumCases());
9924   for (auto I : SI.cases()) {
9925     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
9926     const ConstantInt *CaseVal = I.getCaseValue();
9927     BranchProbability Prob =
9928         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
9929             : BranchProbability(1, SI.getNumCases() + 1);
9930     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
9931   }
9932 
9933   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
9934 
9935   // Cluster adjacent cases with the same destination. We do this at all
9936   // optimization levels because it's cheap to do and will make codegen faster
9937   // if there are many clusters.
9938   sortAndRangeify(Clusters);
9939 
9940   if (TM.getOptLevel() != CodeGenOpt::None) {
9941     // Replace an unreachable default with the most popular destination.
9942     // FIXME: Exploit unreachable default more aggressively.
9943     bool UnreachableDefault =
9944         isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
9945     if (UnreachableDefault && !Clusters.empty()) {
9946       DenseMap<const BasicBlock *, unsigned> Popularity;
9947       unsigned MaxPop = 0;
9948       const BasicBlock *MaxBB = nullptr;
9949       for (auto I : SI.cases()) {
9950         const BasicBlock *BB = I.getCaseSuccessor();
9951         if (++Popularity[BB] > MaxPop) {
9952           MaxPop = Popularity[BB];
9953           MaxBB = BB;
9954         }
9955       }
9956       // Set new default.
9957       assert(MaxPop > 0 && MaxBB);
9958       DefaultMBB = FuncInfo.MBBMap[MaxBB];
9959 
9960       // Remove cases that were pointing to the destination that is now the
9961       // default.
9962       CaseClusterVector New;
9963       New.reserve(Clusters.size());
9964       for (CaseCluster &CC : Clusters) {
9965         if (CC.MBB != DefaultMBB)
9966           New.push_back(CC);
9967       }
9968       Clusters = std::move(New);
9969     }
9970   }
9971 
9972   // The branch probablity of the peeled case.
9973   BranchProbability PeeledCaseProb = BranchProbability::getZero();
9974   MachineBasicBlock *PeeledSwitchMBB =
9975       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
9976 
9977   // If there is only the default destination, jump there directly.
9978   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
9979   if (Clusters.empty()) {
9980     assert(PeeledSwitchMBB == SwitchMBB);
9981     SwitchMBB->addSuccessor(DefaultMBB);
9982     if (DefaultMBB != NextBlock(SwitchMBB)) {
9983       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
9984                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
9985     }
9986     return;
9987   }
9988 
9989   findJumpTables(Clusters, &SI, DefaultMBB);
9990   findBitTestClusters(Clusters, &SI);
9991 
9992   DEBUG({
9993     dbgs() << "Case clusters: ";
9994     for (const CaseCluster &C : Clusters) {
9995       if (C.Kind == CC_JumpTable) dbgs() << "JT:";
9996       if (C.Kind == CC_BitTests) dbgs() << "BT:";
9997 
9998       C.Low->getValue().print(dbgs(), true);
9999       if (C.Low != C.High) {
10000         dbgs() << '-';
10001         C.High->getValue().print(dbgs(), true);
10002       }
10003       dbgs() << ' ';
10004     }
10005     dbgs() << '\n';
10006   });
10007 
10008   assert(!Clusters.empty());
10009   SwitchWorkList WorkList;
10010   CaseClusterIt First = Clusters.begin();
10011   CaseClusterIt Last = Clusters.end() - 1;
10012   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
10013   // Scale the branchprobability for DefaultMBB if the peel occurs and
10014   // DefaultMBB is not replaced.
10015   if (PeeledCaseProb != BranchProbability::getZero() &&
10016       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
10017     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
10018   WorkList.push_back(
10019       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
10020 
10021   while (!WorkList.empty()) {
10022     SwitchWorkListItem W = WorkList.back();
10023     WorkList.pop_back();
10024     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
10025 
10026     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
10027         !DefaultMBB->getParent()->getFunction().optForMinSize()) {
10028       // For optimized builds, lower large range as a balanced binary tree.
10029       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
10030       continue;
10031     }
10032 
10033     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
10034   }
10035 }
10036