xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 814a6794ba78ad52da499c67792602873e43d4f8)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This implements routines for translating from LLVM IR into SelectionDAG IR.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "SelectionDAGBuilder.h"
15 #include "SDNodeDbgValue.h"
16 #include "llvm/ADT/APFloat.h"
17 #include "llvm/ADT/APInt.h"
18 #include "llvm/ADT/ArrayRef.h"
19 #include "llvm/ADT/BitVector.h"
20 #include "llvm/ADT/DenseMap.h"
21 #include "llvm/ADT/None.h"
22 #include "llvm/ADT/Optional.h"
23 #include "llvm/ADT/STLExtras.h"
24 #include "llvm/ADT/SmallPtrSet.h"
25 #include "llvm/ADT/SmallSet.h"
26 #include "llvm/ADT/SmallVector.h"
27 #include "llvm/ADT/StringRef.h"
28 #include "llvm/ADT/Triple.h"
29 #include "llvm/ADT/Twine.h"
30 #include "llvm/Analysis/AliasAnalysis.h"
31 #include "llvm/Analysis/BranchProbabilityInfo.h"
32 #include "llvm/Analysis/ConstantFolding.h"
33 #include "llvm/Analysis/EHPersonalities.h"
34 #include "llvm/Analysis/Loads.h"
35 #include "llvm/Analysis/MemoryLocation.h"
36 #include "llvm/Analysis/TargetLibraryInfo.h"
37 #include "llvm/Analysis/ValueTracking.h"
38 #include "llvm/Analysis/VectorUtils.h"
39 #include "llvm/CodeGen/Analysis.h"
40 #include "llvm/CodeGen/FunctionLoweringInfo.h"
41 #include "llvm/CodeGen/GCMetadata.h"
42 #include "llvm/CodeGen/ISDOpcodes.h"
43 #include "llvm/CodeGen/MachineBasicBlock.h"
44 #include "llvm/CodeGen/MachineFrameInfo.h"
45 #include "llvm/CodeGen/MachineFunction.h"
46 #include "llvm/CodeGen/MachineInstr.h"
47 #include "llvm/CodeGen/MachineInstrBuilder.h"
48 #include "llvm/CodeGen/MachineJumpTableInfo.h"
49 #include "llvm/CodeGen/MachineMemOperand.h"
50 #include "llvm/CodeGen/MachineModuleInfo.h"
51 #include "llvm/CodeGen/MachineOperand.h"
52 #include "llvm/CodeGen/MachineRegisterInfo.h"
53 #include "llvm/CodeGen/RuntimeLibcalls.h"
54 #include "llvm/CodeGen/SelectionDAG.h"
55 #include "llvm/CodeGen/SelectionDAGNodes.h"
56 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
57 #include "llvm/CodeGen/StackMaps.h"
58 #include "llvm/CodeGen/TargetFrameLowering.h"
59 #include "llvm/CodeGen/TargetInstrInfo.h"
60 #include "llvm/CodeGen/TargetLowering.h"
61 #include "llvm/CodeGen/TargetOpcodes.h"
62 #include "llvm/CodeGen/TargetRegisterInfo.h"
63 #include "llvm/CodeGen/TargetSubtargetInfo.h"
64 #include "llvm/CodeGen/ValueTypes.h"
65 #include "llvm/CodeGen/WinEHFuncInfo.h"
66 #include "llvm/IR/Argument.h"
67 #include "llvm/IR/Attributes.h"
68 #include "llvm/IR/BasicBlock.h"
69 #include "llvm/IR/CFG.h"
70 #include "llvm/IR/CallSite.h"
71 #include "llvm/IR/CallingConv.h"
72 #include "llvm/IR/Constant.h"
73 #include "llvm/IR/ConstantRange.h"
74 #include "llvm/IR/Constants.h"
75 #include "llvm/IR/DataLayout.h"
76 #include "llvm/IR/DebugInfoMetadata.h"
77 #include "llvm/IR/DebugLoc.h"
78 #include "llvm/IR/DerivedTypes.h"
79 #include "llvm/IR/Function.h"
80 #include "llvm/IR/GetElementPtrTypeIterator.h"
81 #include "llvm/IR/InlineAsm.h"
82 #include "llvm/IR/InstrTypes.h"
83 #include "llvm/IR/Instruction.h"
84 #include "llvm/IR/Instructions.h"
85 #include "llvm/IR/IntrinsicInst.h"
86 #include "llvm/IR/Intrinsics.h"
87 #include "llvm/IR/LLVMContext.h"
88 #include "llvm/IR/Metadata.h"
89 #include "llvm/IR/Module.h"
90 #include "llvm/IR/Operator.h"
91 #include "llvm/IR/PatternMatch.h"
92 #include "llvm/IR/Statepoint.h"
93 #include "llvm/IR/Type.h"
94 #include "llvm/IR/User.h"
95 #include "llvm/IR/Value.h"
96 #include "llvm/MC/MCContext.h"
97 #include "llvm/MC/MCSymbol.h"
98 #include "llvm/Support/AtomicOrdering.h"
99 #include "llvm/Support/BranchProbability.h"
100 #include "llvm/Support/Casting.h"
101 #include "llvm/Support/CodeGen.h"
102 #include "llvm/Support/CommandLine.h"
103 #include "llvm/Support/Compiler.h"
104 #include "llvm/Support/Debug.h"
105 #include "llvm/Support/ErrorHandling.h"
106 #include "llvm/Support/MachineValueType.h"
107 #include "llvm/Support/MathExtras.h"
108 #include "llvm/Support/raw_ostream.h"
109 #include "llvm/Target/TargetIntrinsicInfo.h"
110 #include "llvm/Target/TargetMachine.h"
111 #include "llvm/Target/TargetOptions.h"
112 #include <algorithm>
113 #include <cassert>
114 #include <cstddef>
115 #include <cstdint>
116 #include <cstring>
117 #include <iterator>
118 #include <limits>
119 #include <numeric>
120 #include <tuple>
121 #include <utility>
122 #include <vector>
123 
124 using namespace llvm;
125 using namespace PatternMatch;
126 
127 #define DEBUG_TYPE "isel"
128 
129 /// LimitFloatPrecision - Generate low-precision inline sequences for
130 /// some float libcalls (6, 8 or 12 bits).
131 static unsigned LimitFloatPrecision;
132 
133 static cl::opt<unsigned, true>
134     LimitFPPrecision("limit-float-precision",
135                      cl::desc("Generate low-precision inline sequences "
136                               "for some float libcalls"),
137                      cl::location(LimitFloatPrecision), cl::Hidden,
138                      cl::init(0));
139 
140 static cl::opt<unsigned> SwitchPeelThreshold(
141     "switch-peel-threshold", cl::Hidden, cl::init(66),
142     cl::desc("Set the case probability threshold for peeling the case from a "
143              "switch statement. A value greater than 100 will void this "
144              "optimization"));
145 
146 // Limit the width of DAG chains. This is important in general to prevent
147 // DAG-based analysis from blowing up. For example, alias analysis and
148 // load clustering may not complete in reasonable time. It is difficult to
149 // recognize and avoid this situation within each individual analysis, and
150 // future analyses are likely to have the same behavior. Limiting DAG width is
151 // the safe approach and will be especially important with global DAGs.
152 //
153 // MaxParallelChains default is arbitrarily high to avoid affecting
154 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
155 // sequence over this should have been converted to llvm.memcpy by the
156 // frontend. It is easy to induce this behavior with .ll code such as:
157 // %buffer = alloca [4096 x i8]
158 // %data = load [4096 x i8]* %argPtr
159 // store [4096 x i8] %data, [4096 x i8]* %buffer
160 static const unsigned MaxParallelChains = 64;
161 
162 // Return the calling convention if the Value passed requires ABI mangling as it
163 // is a parameter to a function or a return value from a function which is not
164 // an intrinsic.
165 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) {
166   if (auto *R = dyn_cast<ReturnInst>(V))
167     return R->getParent()->getParent()->getCallingConv();
168 
169   if (auto *CI = dyn_cast<CallInst>(V)) {
170     const bool IsInlineAsm = CI->isInlineAsm();
171     const bool IsIndirectFunctionCall =
172         !IsInlineAsm && !CI->getCalledFunction();
173 
174     // It is possible that the call instruction is an inline asm statement or an
175     // indirect function call in which case the return value of
176     // getCalledFunction() would be nullptr.
177     const bool IsInstrinsicCall =
178         !IsInlineAsm && !IsIndirectFunctionCall &&
179         CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic;
180 
181     if (!IsInlineAsm && !IsInstrinsicCall)
182       return CI->getCallingConv();
183   }
184 
185   return None;
186 }
187 
188 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
189                                       const SDValue *Parts, unsigned NumParts,
190                                       MVT PartVT, EVT ValueVT, const Value *V,
191                                       Optional<CallingConv::ID> CC);
192 
193 /// getCopyFromParts - Create a value that contains the specified legal parts
194 /// combined into the value they represent.  If the parts combine to a type
195 /// larger than ValueVT then AssertOp can be used to specify whether the extra
196 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
197 /// (ISD::AssertSext).
198 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
199                                 const SDValue *Parts, unsigned NumParts,
200                                 MVT PartVT, EVT ValueVT, const Value *V,
201                                 Optional<CallingConv::ID> CC = None,
202                                 Optional<ISD::NodeType> AssertOp = None) {
203   if (ValueVT.isVector())
204     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
205                                   CC);
206 
207   assert(NumParts > 0 && "No parts to assemble!");
208   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
209   SDValue Val = Parts[0];
210 
211   if (NumParts > 1) {
212     // Assemble the value from multiple parts.
213     if (ValueVT.isInteger()) {
214       unsigned PartBits = PartVT.getSizeInBits();
215       unsigned ValueBits = ValueVT.getSizeInBits();
216 
217       // Assemble the power of 2 part.
218       unsigned RoundParts = NumParts & (NumParts - 1) ?
219         1 << Log2_32(NumParts) : NumParts;
220       unsigned RoundBits = PartBits * RoundParts;
221       EVT RoundVT = RoundBits == ValueBits ?
222         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
223       SDValue Lo, Hi;
224 
225       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
226 
227       if (RoundParts > 2) {
228         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
229                               PartVT, HalfVT, V);
230         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
231                               RoundParts / 2, PartVT, HalfVT, V);
232       } else {
233         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
234         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
235       }
236 
237       if (DAG.getDataLayout().isBigEndian())
238         std::swap(Lo, Hi);
239 
240       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
241 
242       if (RoundParts < NumParts) {
243         // Assemble the trailing non-power-of-2 part.
244         unsigned OddParts = NumParts - RoundParts;
245         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
246         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
247                               OddVT, V, CC);
248 
249         // Combine the round and odd parts.
250         Lo = Val;
251         if (DAG.getDataLayout().isBigEndian())
252           std::swap(Lo, Hi);
253         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
254         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
255         Hi =
256             DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
257                         DAG.getConstant(Lo.getValueSizeInBits(), DL,
258                                         TLI.getPointerTy(DAG.getDataLayout())));
259         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
260         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
261       }
262     } else if (PartVT.isFloatingPoint()) {
263       // FP split into multiple FP parts (for ppcf128)
264       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
265              "Unexpected split");
266       SDValue Lo, Hi;
267       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
268       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
269       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
270         std::swap(Lo, Hi);
271       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
272     } else {
273       // FP split into integer parts (soft fp)
274       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
275              !PartVT.isVector() && "Unexpected split");
276       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
277       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC);
278     }
279   }
280 
281   // There is now one part, held in Val.  Correct it to match ValueVT.
282   // PartEVT is the type of the register class that holds the value.
283   // ValueVT is the type of the inline asm operation.
284   EVT PartEVT = Val.getValueType();
285 
286   if (PartEVT == ValueVT)
287     return Val;
288 
289   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
290       ValueVT.bitsLT(PartEVT)) {
291     // For an FP value in an integer part, we need to truncate to the right
292     // width first.
293     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
294     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
295   }
296 
297   // Handle types that have the same size.
298   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
299     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
300 
301   // Handle types with different sizes.
302   if (PartEVT.isInteger() && ValueVT.isInteger()) {
303     if (ValueVT.bitsLT(PartEVT)) {
304       // For a truncate, see if we have any information to
305       // indicate whether the truncated bits will always be
306       // zero or sign-extension.
307       if (AssertOp.hasValue())
308         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
309                           DAG.getValueType(ValueVT));
310       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
311     }
312     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
313   }
314 
315   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
316     // FP_ROUND's are always exact here.
317     if (ValueVT.bitsLT(Val.getValueType()))
318       return DAG.getNode(
319           ISD::FP_ROUND, DL, ValueVT, Val,
320           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
321 
322     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
323   }
324 
325   llvm_unreachable("Unknown mismatch!");
326 }
327 
328 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
329                                               const Twine &ErrMsg) {
330   const Instruction *I = dyn_cast_or_null<Instruction>(V);
331   if (!V)
332     return Ctx.emitError(ErrMsg);
333 
334   const char *AsmError = ", possible invalid constraint for vector type";
335   if (const CallInst *CI = dyn_cast<CallInst>(I))
336     if (isa<InlineAsm>(CI->getCalledValue()))
337       return Ctx.emitError(I, ErrMsg + AsmError);
338 
339   return Ctx.emitError(I, ErrMsg);
340 }
341 
342 /// getCopyFromPartsVector - Create a value that contains the specified legal
343 /// parts combined into the value they represent.  If the parts combine to a
344 /// type larger than ValueVT then AssertOp can be used to specify whether the
345 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
346 /// ValueVT (ISD::AssertSext).
347 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
348                                       const SDValue *Parts, unsigned NumParts,
349                                       MVT PartVT, EVT ValueVT, const Value *V,
350                                       Optional<CallingConv::ID> CallConv) {
351   assert(ValueVT.isVector() && "Not a vector value");
352   assert(NumParts > 0 && "No parts to assemble!");
353   const bool IsABIRegCopy = CallConv.hasValue();
354 
355   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
356   SDValue Val = Parts[0];
357 
358   // Handle a multi-element vector.
359   if (NumParts > 1) {
360     EVT IntermediateVT;
361     MVT RegisterVT;
362     unsigned NumIntermediates;
363     unsigned NumRegs;
364 
365     if (IsABIRegCopy) {
366       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
367           *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
368           NumIntermediates, RegisterVT);
369     } else {
370       NumRegs =
371           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
372                                      NumIntermediates, RegisterVT);
373     }
374 
375     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
376     NumParts = NumRegs; // Silence a compiler warning.
377     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
378     assert(RegisterVT.getSizeInBits() ==
379            Parts[0].getSimpleValueType().getSizeInBits() &&
380            "Part type sizes don't match!");
381 
382     // Assemble the parts into intermediate operands.
383     SmallVector<SDValue, 8> Ops(NumIntermediates);
384     if (NumIntermediates == NumParts) {
385       // If the register was not expanded, truncate or copy the value,
386       // as appropriate.
387       for (unsigned i = 0; i != NumParts; ++i)
388         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
389                                   PartVT, IntermediateVT, V);
390     } else if (NumParts > 0) {
391       // If the intermediate type was expanded, build the intermediate
392       // operands from the parts.
393       assert(NumParts % NumIntermediates == 0 &&
394              "Must expand into a divisible number of parts!");
395       unsigned Factor = NumParts / NumIntermediates;
396       for (unsigned i = 0; i != NumIntermediates; ++i)
397         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
398                                   PartVT, IntermediateVT, V);
399     }
400 
401     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
402     // intermediate operands.
403     EVT BuiltVectorTy =
404         EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(),
405                          (IntermediateVT.isVector()
406                               ? IntermediateVT.getVectorNumElements() * NumParts
407                               : NumIntermediates));
408     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
409                                                 : ISD::BUILD_VECTOR,
410                       DL, BuiltVectorTy, Ops);
411   }
412 
413   // There is now one part, held in Val.  Correct it to match ValueVT.
414   EVT PartEVT = Val.getValueType();
415 
416   if (PartEVT == ValueVT)
417     return Val;
418 
419   if (PartEVT.isVector()) {
420     // If the element type of the source/dest vectors are the same, but the
421     // parts vector has more elements than the value vector, then we have a
422     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
423     // elements we want.
424     if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
425       assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
426              "Cannot narrow, it would be a lossy transformation");
427       return DAG.getNode(
428           ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
429           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
430     }
431 
432     // Vector/Vector bitcast.
433     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
434       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
435 
436     assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
437       "Cannot handle this kind of promotion");
438     // Promoted vector extract
439     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
440 
441   }
442 
443   // Trivial bitcast if the types are the same size and the destination
444   // vector type is legal.
445   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
446       TLI.isTypeLegal(ValueVT))
447     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
448 
449   if (ValueVT.getVectorNumElements() != 1) {
450      // Certain ABIs require that vectors are passed as integers. For vectors
451      // are the same size, this is an obvious bitcast.
452      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
453        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
454      } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) {
455        // Bitcast Val back the original type and extract the corresponding
456        // vector we want.
457        unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits();
458        EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(),
459                                            ValueVT.getVectorElementType(), Elts);
460        Val = DAG.getBitcast(WiderVecType, Val);
461        return DAG.getNode(
462            ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
463            DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
464      }
465 
466      diagnosePossiblyInvalidConstraint(
467          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
468      return DAG.getUNDEF(ValueVT);
469   }
470 
471   // Handle cases such as i8 -> <1 x i1>
472   EVT ValueSVT = ValueVT.getVectorElementType();
473   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT)
474     Val = ValueVT.isFloatingPoint() ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
475                                     : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
476 
477   return DAG.getBuildVector(ValueVT, DL, Val);
478 }
479 
480 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
481                                  SDValue Val, SDValue *Parts, unsigned NumParts,
482                                  MVT PartVT, const Value *V,
483                                  Optional<CallingConv::ID> CallConv);
484 
485 /// getCopyToParts - Create a series of nodes that contain the specified value
486 /// split into legal parts.  If the parts contain more bits than Val, then, for
487 /// integers, ExtendKind can be used to specify how to generate the extra bits.
488 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
489                            SDValue *Parts, unsigned NumParts, MVT PartVT,
490                            const Value *V,
491                            Optional<CallingConv::ID> CallConv = None,
492                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
493   EVT ValueVT = Val.getValueType();
494 
495   // Handle the vector case separately.
496   if (ValueVT.isVector())
497     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
498                                 CallConv);
499 
500   unsigned PartBits = PartVT.getSizeInBits();
501   unsigned OrigNumParts = NumParts;
502   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
503          "Copying to an illegal type!");
504 
505   if (NumParts == 0)
506     return;
507 
508   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
509   EVT PartEVT = PartVT;
510   if (PartEVT == ValueVT) {
511     assert(NumParts == 1 && "No-op copy with multiple parts!");
512     Parts[0] = Val;
513     return;
514   }
515 
516   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
517     // If the parts cover more bits than the value has, promote the value.
518     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
519       assert(NumParts == 1 && "Do not know what to promote to!");
520       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
521     } else {
522       if (ValueVT.isFloatingPoint()) {
523         // FP values need to be bitcast, then extended if they are being put
524         // into a larger container.
525         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
526         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
527       }
528       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
529              ValueVT.isInteger() &&
530              "Unknown mismatch!");
531       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
532       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
533       if (PartVT == MVT::x86mmx)
534         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
535     }
536   } else if (PartBits == ValueVT.getSizeInBits()) {
537     // Different types of the same size.
538     assert(NumParts == 1 && PartEVT != ValueVT);
539     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
540   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
541     // If the parts cover less bits than value has, truncate the value.
542     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
543            ValueVT.isInteger() &&
544            "Unknown mismatch!");
545     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
546     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
547     if (PartVT == MVT::x86mmx)
548       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
549   }
550 
551   // The value may have changed - recompute ValueVT.
552   ValueVT = Val.getValueType();
553   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
554          "Failed to tile the value with PartVT!");
555 
556   if (NumParts == 1) {
557     if (PartEVT != ValueVT) {
558       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
559                                         "scalar-to-vector conversion failed");
560       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
561     }
562 
563     Parts[0] = Val;
564     return;
565   }
566 
567   // Expand the value into multiple parts.
568   if (NumParts & (NumParts - 1)) {
569     // The number of parts is not a power of 2.  Split off and copy the tail.
570     assert(PartVT.isInteger() && ValueVT.isInteger() &&
571            "Do not know what to expand to!");
572     unsigned RoundParts = 1 << Log2_32(NumParts);
573     unsigned RoundBits = RoundParts * PartBits;
574     unsigned OddParts = NumParts - RoundParts;
575     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
576                                  DAG.getIntPtrConstant(RoundBits, DL));
577     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
578                    CallConv);
579 
580     if (DAG.getDataLayout().isBigEndian())
581       // The odd parts were reversed by getCopyToParts - unreverse them.
582       std::reverse(Parts + RoundParts, Parts + NumParts);
583 
584     NumParts = RoundParts;
585     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
586     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
587   }
588 
589   // The number of parts is a power of 2.  Repeatedly bisect the value using
590   // EXTRACT_ELEMENT.
591   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
592                          EVT::getIntegerVT(*DAG.getContext(),
593                                            ValueVT.getSizeInBits()),
594                          Val);
595 
596   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
597     for (unsigned i = 0; i < NumParts; i += StepSize) {
598       unsigned ThisBits = StepSize * PartBits / 2;
599       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
600       SDValue &Part0 = Parts[i];
601       SDValue &Part1 = Parts[i+StepSize/2];
602 
603       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
604                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
605       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
606                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
607 
608       if (ThisBits == PartBits && ThisVT != PartVT) {
609         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
610         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
611       }
612     }
613   }
614 
615   if (DAG.getDataLayout().isBigEndian())
616     std::reverse(Parts, Parts + OrigNumParts);
617 }
618 
619 static SDValue widenVectorToPartType(SelectionDAG &DAG,
620                                      SDValue Val, const SDLoc &DL, EVT PartVT) {
621   if (!PartVT.isVector())
622     return SDValue();
623 
624   EVT ValueVT = Val.getValueType();
625   unsigned PartNumElts = PartVT.getVectorNumElements();
626   unsigned ValueNumElts = ValueVT.getVectorNumElements();
627   if (PartNumElts > ValueNumElts &&
628       PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
629     EVT ElementVT = PartVT.getVectorElementType();
630     // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
631     // undef elements.
632     SmallVector<SDValue, 16> Ops;
633     DAG.ExtractVectorElements(Val, Ops);
634     SDValue EltUndef = DAG.getUNDEF(ElementVT);
635     for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i)
636       Ops.push_back(EltUndef);
637 
638     // FIXME: Use CONCAT for 2x -> 4x.
639     return DAG.getBuildVector(PartVT, DL, Ops);
640   }
641 
642   return SDValue();
643 }
644 
645 /// getCopyToPartsVector - Create a series of nodes that contain the specified
646 /// value split into legal parts.
647 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
648                                  SDValue Val, SDValue *Parts, unsigned NumParts,
649                                  MVT PartVT, const Value *V,
650                                  Optional<CallingConv::ID> CallConv) {
651   EVT ValueVT = Val.getValueType();
652   assert(ValueVT.isVector() && "Not a vector");
653   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
654   const bool IsABIRegCopy = CallConv.hasValue();
655 
656   if (NumParts == 1) {
657     EVT PartEVT = PartVT;
658     if (PartEVT == ValueVT) {
659       // Nothing to do.
660     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
661       // Bitconvert vector->vector case.
662       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
663     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
664       Val = Widened;
665     } else if (PartVT.isVector() &&
666                PartEVT.getVectorElementType().bitsGE(
667                  ValueVT.getVectorElementType()) &&
668                PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
669 
670       // Promoted vector extract
671       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
672     } else {
673       if (ValueVT.getVectorNumElements() == 1) {
674         Val = DAG.getNode(
675             ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
676             DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
677       } else {
678         assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() &&
679                "lossy conversion of vector to scalar type");
680         EVT IntermediateType =
681             EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
682         Val = DAG.getBitcast(IntermediateType, Val);
683         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
684       }
685     }
686 
687     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
688     Parts[0] = Val;
689     return;
690   }
691 
692   // Handle a multi-element vector.
693   EVT IntermediateVT;
694   MVT RegisterVT;
695   unsigned NumIntermediates;
696   unsigned NumRegs;
697   if (IsABIRegCopy) {
698     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
699         *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
700         NumIntermediates, RegisterVT);
701   } else {
702     NumRegs =
703         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
704                                    NumIntermediates, RegisterVT);
705   }
706 
707   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
708   NumParts = NumRegs; // Silence a compiler warning.
709   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
710 
711   unsigned IntermediateNumElts = IntermediateVT.isVector() ?
712     IntermediateVT.getVectorNumElements() : 1;
713 
714   // Convert the vector to the appropiate type if necessary.
715   unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts;
716 
717   EVT BuiltVectorTy = EVT::getVectorVT(
718       *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts);
719   MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
720   if (ValueVT != BuiltVectorTy) {
721     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy))
722       Val = Widened;
723 
724     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
725   }
726 
727   // Split the vector into intermediate operands.
728   SmallVector<SDValue, 8> Ops(NumIntermediates);
729   for (unsigned i = 0; i != NumIntermediates; ++i) {
730     if (IntermediateVT.isVector()) {
731       Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
732                            DAG.getConstant(i * IntermediateNumElts, DL, IdxVT));
733     } else {
734       Ops[i] = DAG.getNode(
735           ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
736           DAG.getConstant(i, DL, IdxVT));
737     }
738   }
739 
740   // Split the intermediate operands into legal parts.
741   if (NumParts == NumIntermediates) {
742     // If the register was not expanded, promote or copy the value,
743     // as appropriate.
744     for (unsigned i = 0; i != NumParts; ++i)
745       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
746   } else if (NumParts > 0) {
747     // If the intermediate type was expanded, split each the value into
748     // legal parts.
749     assert(NumIntermediates != 0 && "division by zero");
750     assert(NumParts % NumIntermediates == 0 &&
751            "Must expand into a divisible number of parts!");
752     unsigned Factor = NumParts / NumIntermediates;
753     for (unsigned i = 0; i != NumIntermediates; ++i)
754       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
755                      CallConv);
756   }
757 }
758 
759 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
760                            EVT valuevt, Optional<CallingConv::ID> CC)
761     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
762       RegCount(1, regs.size()), CallConv(CC) {}
763 
764 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
765                            const DataLayout &DL, unsigned Reg, Type *Ty,
766                            Optional<CallingConv::ID> CC) {
767   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
768 
769   CallConv = CC;
770 
771   for (EVT ValueVT : ValueVTs) {
772     unsigned NumRegs =
773         isABIMangled()
774             ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT)
775             : TLI.getNumRegisters(Context, ValueVT);
776     MVT RegisterVT =
777         isABIMangled()
778             ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT)
779             : TLI.getRegisterType(Context, ValueVT);
780     for (unsigned i = 0; i != NumRegs; ++i)
781       Regs.push_back(Reg + i);
782     RegVTs.push_back(RegisterVT);
783     RegCount.push_back(NumRegs);
784     Reg += NumRegs;
785   }
786 }
787 
788 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
789                                       FunctionLoweringInfo &FuncInfo,
790                                       const SDLoc &dl, SDValue &Chain,
791                                       SDValue *Flag, const Value *V) const {
792   // A Value with type {} or [0 x %t] needs no registers.
793   if (ValueVTs.empty())
794     return SDValue();
795 
796   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
797 
798   // Assemble the legal parts into the final values.
799   SmallVector<SDValue, 4> Values(ValueVTs.size());
800   SmallVector<SDValue, 8> Parts;
801   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
802     // Copy the legal parts from the registers.
803     EVT ValueVT = ValueVTs[Value];
804     unsigned NumRegs = RegCount[Value];
805     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
806                                           *DAG.getContext(),
807                                           CallConv.getValue(), RegVTs[Value])
808                                     : RegVTs[Value];
809 
810     Parts.resize(NumRegs);
811     for (unsigned i = 0; i != NumRegs; ++i) {
812       SDValue P;
813       if (!Flag) {
814         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
815       } else {
816         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
817         *Flag = P.getValue(2);
818       }
819 
820       Chain = P.getValue(1);
821       Parts[i] = P;
822 
823       // If the source register was virtual and if we know something about it,
824       // add an assert node.
825       if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
826           !RegisterVT.isInteger())
827         continue;
828 
829       const FunctionLoweringInfo::LiveOutInfo *LOI =
830         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
831       if (!LOI)
832         continue;
833 
834       unsigned RegSize = RegisterVT.getScalarSizeInBits();
835       unsigned NumSignBits = LOI->NumSignBits;
836       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
837 
838       if (NumZeroBits == RegSize) {
839         // The current value is a zero.
840         // Explicitly express that as it would be easier for
841         // optimizations to kick in.
842         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
843         continue;
844       }
845 
846       // FIXME: We capture more information than the dag can represent.  For
847       // now, just use the tightest assertzext/assertsext possible.
848       bool isSExt;
849       EVT FromVT(MVT::Other);
850       if (NumZeroBits) {
851         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
852         isSExt = false;
853       } else if (NumSignBits > 1) {
854         FromVT =
855             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
856         isSExt = true;
857       } else {
858         continue;
859       }
860       // Add an assertion node.
861       assert(FromVT != MVT::Other);
862       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
863                              RegisterVT, P, DAG.getValueType(FromVT));
864     }
865 
866     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
867                                      RegisterVT, ValueVT, V, CallConv);
868     Part += NumRegs;
869     Parts.clear();
870   }
871 
872   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
873 }
874 
875 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
876                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
877                                  const Value *V,
878                                  ISD::NodeType PreferredExtendType) const {
879   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
880   ISD::NodeType ExtendKind = PreferredExtendType;
881 
882   // Get the list of the values's legal parts.
883   unsigned NumRegs = Regs.size();
884   SmallVector<SDValue, 8> Parts(NumRegs);
885   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
886     unsigned NumParts = RegCount[Value];
887 
888     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
889                                           *DAG.getContext(),
890                                           CallConv.getValue(), RegVTs[Value])
891                                     : RegVTs[Value];
892 
893     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
894       ExtendKind = ISD::ZERO_EXTEND;
895 
896     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
897                    NumParts, RegisterVT, V, CallConv, ExtendKind);
898     Part += NumParts;
899   }
900 
901   // Copy the parts into the registers.
902   SmallVector<SDValue, 8> Chains(NumRegs);
903   for (unsigned i = 0; i != NumRegs; ++i) {
904     SDValue Part;
905     if (!Flag) {
906       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
907     } else {
908       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
909       *Flag = Part.getValue(1);
910     }
911 
912     Chains[i] = Part.getValue(0);
913   }
914 
915   if (NumRegs == 1 || Flag)
916     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
917     // flagged to it. That is the CopyToReg nodes and the user are considered
918     // a single scheduling unit. If we create a TokenFactor and return it as
919     // chain, then the TokenFactor is both a predecessor (operand) of the
920     // user as well as a successor (the TF operands are flagged to the user).
921     // c1, f1 = CopyToReg
922     // c2, f2 = CopyToReg
923     // c3     = TokenFactor c1, c2
924     // ...
925     //        = op c3, ..., f2
926     Chain = Chains[NumRegs-1];
927   else
928     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
929 }
930 
931 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
932                                         unsigned MatchingIdx, const SDLoc &dl,
933                                         SelectionDAG &DAG,
934                                         std::vector<SDValue> &Ops) const {
935   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
936 
937   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
938   if (HasMatching)
939     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
940   else if (!Regs.empty() &&
941            TargetRegisterInfo::isVirtualRegister(Regs.front())) {
942     // Put the register class of the virtual registers in the flag word.  That
943     // way, later passes can recompute register class constraints for inline
944     // assembly as well as normal instructions.
945     // Don't do this for tied operands that can use the regclass information
946     // from the def.
947     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
948     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
949     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
950   }
951 
952   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
953   Ops.push_back(Res);
954 
955   if (Code == InlineAsm::Kind_Clobber) {
956     // Clobbers should always have a 1:1 mapping with registers, and may
957     // reference registers that have illegal (e.g. vector) types. Hence, we
958     // shouldn't try to apply any sort of splitting logic to them.
959     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
960            "No 1:1 mapping from clobbers to regs?");
961     unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
962     (void)SP;
963     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
964       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
965       assert(
966           (Regs[I] != SP ||
967            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
968           "If we clobbered the stack pointer, MFI should know about it.");
969     }
970     return;
971   }
972 
973   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
974     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
975     MVT RegisterVT = RegVTs[Value];
976     for (unsigned i = 0; i != NumRegs; ++i) {
977       assert(Reg < Regs.size() && "Mismatch in # registers expected");
978       unsigned TheReg = Regs[Reg++];
979       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
980     }
981   }
982 }
983 
984 SmallVector<std::pair<unsigned, unsigned>, 4>
985 RegsForValue::getRegsAndSizes() const {
986   SmallVector<std::pair<unsigned, unsigned>, 4> OutVec;
987   unsigned I = 0;
988   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
989     unsigned RegCount = std::get<0>(CountAndVT);
990     MVT RegisterVT = std::get<1>(CountAndVT);
991     unsigned RegisterSize = RegisterVT.getSizeInBits();
992     for (unsigned E = I + RegCount; I != E; ++I)
993       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
994   }
995   return OutVec;
996 }
997 
998 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
999                                const TargetLibraryInfo *li) {
1000   AA = aa;
1001   GFI = gfi;
1002   LibInfo = li;
1003   DL = &DAG.getDataLayout();
1004   Context = DAG.getContext();
1005   LPadToCallSiteMap.clear();
1006 }
1007 
1008 void SelectionDAGBuilder::clear() {
1009   NodeMap.clear();
1010   UnusedArgNodeMap.clear();
1011   PendingLoads.clear();
1012   PendingExports.clear();
1013   CurInst = nullptr;
1014   HasTailCall = false;
1015   SDNodeOrder = LowestSDNodeOrder;
1016   StatepointLowering.clear();
1017 }
1018 
1019 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1020   DanglingDebugInfoMap.clear();
1021 }
1022 
1023 SDValue SelectionDAGBuilder::getRoot() {
1024   if (PendingLoads.empty())
1025     return DAG.getRoot();
1026 
1027   if (PendingLoads.size() == 1) {
1028     SDValue Root = PendingLoads[0];
1029     DAG.setRoot(Root);
1030     PendingLoads.clear();
1031     return Root;
1032   }
1033 
1034   // Otherwise, we have to make a token factor node.
1035   // If we have >= 2^16 loads then split across multiple token factors as
1036   // there's a 64k limit on the number of SDNode operands.
1037   SDValue Root;
1038   size_t Limit = (1 << 16) - 1;
1039   while (PendingLoads.size() > Limit) {
1040     unsigned SliceIdx = PendingLoads.size() - Limit;
1041     auto ExtractedTFs = ArrayRef<SDValue>(PendingLoads).slice(SliceIdx, Limit);
1042     SDValue NewTF =
1043         DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, ExtractedTFs);
1044     PendingLoads.erase(PendingLoads.begin() + SliceIdx, PendingLoads.end());
1045     PendingLoads.emplace_back(NewTF);
1046   }
1047   Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, PendingLoads);
1048   PendingLoads.clear();
1049   DAG.setRoot(Root);
1050   return Root;
1051 }
1052 
1053 SDValue SelectionDAGBuilder::getControlRoot() {
1054   SDValue Root = DAG.getRoot();
1055 
1056   if (PendingExports.empty())
1057     return Root;
1058 
1059   // Turn all of the CopyToReg chains into one factored node.
1060   if (Root.getOpcode() != ISD::EntryToken) {
1061     unsigned i = 0, e = PendingExports.size();
1062     for (; i != e; ++i) {
1063       assert(PendingExports[i].getNode()->getNumOperands() > 1);
1064       if (PendingExports[i].getNode()->getOperand(0) == Root)
1065         break;  // Don't add the root if we already indirectly depend on it.
1066     }
1067 
1068     if (i == e)
1069       PendingExports.push_back(Root);
1070   }
1071 
1072   Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
1073                      PendingExports);
1074   PendingExports.clear();
1075   DAG.setRoot(Root);
1076   return Root;
1077 }
1078 
1079 void SelectionDAGBuilder::visit(const Instruction &I) {
1080   // Set up outgoing PHI node register values before emitting the terminator.
1081   if (I.isTerminator()) {
1082     HandlePHINodesInSuccessorBlocks(I.getParent());
1083   }
1084 
1085   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1086   if (!isa<DbgInfoIntrinsic>(I))
1087     ++SDNodeOrder;
1088 
1089   CurInst = &I;
1090 
1091   visit(I.getOpcode(), I);
1092 
1093   if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) {
1094     // Propagate the fast-math-flags of this IR instruction to the DAG node that
1095     // maps to this instruction.
1096     // TODO: We could handle all flags (nsw, etc) here.
1097     // TODO: If an IR instruction maps to >1 node, only the final node will have
1098     //       flags set.
1099     if (SDNode *Node = getNodeForIRValue(&I)) {
1100       SDNodeFlags IncomingFlags;
1101       IncomingFlags.copyFMF(*FPMO);
1102       if (!Node->getFlags().isDefined())
1103         Node->setFlags(IncomingFlags);
1104       else
1105         Node->intersectFlagsWith(IncomingFlags);
1106     }
1107   }
1108 
1109   if (!I.isTerminator() && !HasTailCall &&
1110       !isStatepoint(&I)) // statepoints handle their exports internally
1111     CopyToExportRegsIfNeeded(&I);
1112 
1113   CurInst = nullptr;
1114 }
1115 
1116 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1117   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1118 }
1119 
1120 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1121   // Note: this doesn't use InstVisitor, because it has to work with
1122   // ConstantExpr's in addition to instructions.
1123   switch (Opcode) {
1124   default: llvm_unreachable("Unknown instruction type encountered!");
1125     // Build the switch statement using the Instruction.def file.
1126 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1127     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1128 #include "llvm/IR/Instruction.def"
1129   }
1130 }
1131 
1132 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1133                                                 const DIExpression *Expr) {
1134   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1135     const DbgValueInst *DI = DDI.getDI();
1136     DIVariable *DanglingVariable = DI->getVariable();
1137     DIExpression *DanglingExpr = DI->getExpression();
1138     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1139       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n");
1140       return true;
1141     }
1142     return false;
1143   };
1144 
1145   for (auto &DDIMI : DanglingDebugInfoMap) {
1146     DanglingDebugInfoVector &DDIV = DDIMI.second;
1147     DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end());
1148   }
1149 }
1150 
1151 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1152 // generate the debug data structures now that we've seen its definition.
1153 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1154                                                    SDValue Val) {
1155   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1156   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1157     return;
1158 
1159   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1160   for (auto &DDI : DDIV) {
1161     const DbgValueInst *DI = DDI.getDI();
1162     assert(DI && "Ill-formed DanglingDebugInfo");
1163     DebugLoc dl = DDI.getdl();
1164     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1165     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1166     DILocalVariable *Variable = DI->getVariable();
1167     DIExpression *Expr = DI->getExpression();
1168     assert(Variable->isValidLocationForIntrinsic(dl) &&
1169            "Expected inlined-at fields to agree");
1170     SDDbgValue *SDV;
1171     if (Val.getNode()) {
1172       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) {
1173         LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order="
1174                           << DbgSDNodeOrder << "] for:\n  " << *DI << "\n");
1175         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1176         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1177         // inserted after the definition of Val when emitting the instructions
1178         // after ISel. An alternative could be to teach
1179         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1180         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1181                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1182                    << ValSDNodeOrder << "\n");
1183         SDV = getDbgValue(Val, Variable, Expr, dl,
1184                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1185         DAG.AddDbgValue(SDV, Val.getNode(), false);
1186       } else
1187         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI
1188                           << "in EmitFuncArgumentDbgValue\n");
1189     } else
1190       LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1191   }
1192   DDIV.clear();
1193 }
1194 
1195 /// getCopyFromRegs - If there was virtual register allocated for the value V
1196 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1197 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1198   DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1199   SDValue Result;
1200 
1201   if (It != FuncInfo.ValueMap.end()) {
1202     unsigned InReg = It->second;
1203 
1204     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1205                      DAG.getDataLayout(), InReg, Ty,
1206                      None); // This is not an ABI copy.
1207     SDValue Chain = DAG.getEntryNode();
1208     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1209                                  V);
1210     resolveDanglingDebugInfo(V, Result);
1211   }
1212 
1213   return Result;
1214 }
1215 
1216 /// getValue - Return an SDValue for the given Value.
1217 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1218   // If we already have an SDValue for this value, use it. It's important
1219   // to do this first, so that we don't create a CopyFromReg if we already
1220   // have a regular SDValue.
1221   SDValue &N = NodeMap[V];
1222   if (N.getNode()) return N;
1223 
1224   // If there's a virtual register allocated and initialized for this
1225   // value, use it.
1226   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1227     return copyFromReg;
1228 
1229   // Otherwise create a new SDValue and remember it.
1230   SDValue Val = getValueImpl(V);
1231   NodeMap[V] = Val;
1232   resolveDanglingDebugInfo(V, Val);
1233   return Val;
1234 }
1235 
1236 // Return true if SDValue exists for the given Value
1237 bool SelectionDAGBuilder::findValue(const Value *V) const {
1238   return (NodeMap.find(V) != NodeMap.end()) ||
1239     (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1240 }
1241 
1242 /// getNonRegisterValue - Return an SDValue for the given Value, but
1243 /// don't look in FuncInfo.ValueMap for a virtual register.
1244 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1245   // If we already have an SDValue for this value, use it.
1246   SDValue &N = NodeMap[V];
1247   if (N.getNode()) {
1248     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1249       // Remove the debug location from the node as the node is about to be used
1250       // in a location which may differ from the original debug location.  This
1251       // is relevant to Constant and ConstantFP nodes because they can appear
1252       // as constant expressions inside PHI nodes.
1253       N->setDebugLoc(DebugLoc());
1254     }
1255     return N;
1256   }
1257 
1258   // Otherwise create a new SDValue and remember it.
1259   SDValue Val = getValueImpl(V);
1260   NodeMap[V] = Val;
1261   resolveDanglingDebugInfo(V, Val);
1262   return Val;
1263 }
1264 
1265 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1266 /// Create an SDValue for the given value.
1267 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1268   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1269 
1270   if (const Constant *C = dyn_cast<Constant>(V)) {
1271     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1272 
1273     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1274       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1275 
1276     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1277       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1278 
1279     if (isa<ConstantPointerNull>(C)) {
1280       unsigned AS = V->getType()->getPointerAddressSpace();
1281       return DAG.getConstant(0, getCurSDLoc(),
1282                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1283     }
1284 
1285     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1286       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1287 
1288     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1289       return DAG.getUNDEF(VT);
1290 
1291     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1292       visit(CE->getOpcode(), *CE);
1293       SDValue N1 = NodeMap[V];
1294       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1295       return N1;
1296     }
1297 
1298     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1299       SmallVector<SDValue, 4> Constants;
1300       for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1301            OI != OE; ++OI) {
1302         SDNode *Val = getValue(*OI).getNode();
1303         // If the operand is an empty aggregate, there are no values.
1304         if (!Val) continue;
1305         // Add each leaf value from the operand to the Constants list
1306         // to form a flattened list of all the values.
1307         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1308           Constants.push_back(SDValue(Val, i));
1309       }
1310 
1311       return DAG.getMergeValues(Constants, getCurSDLoc());
1312     }
1313 
1314     if (const ConstantDataSequential *CDS =
1315           dyn_cast<ConstantDataSequential>(C)) {
1316       SmallVector<SDValue, 4> Ops;
1317       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1318         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1319         // Add each leaf value from the operand to the Constants list
1320         // to form a flattened list of all the values.
1321         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1322           Ops.push_back(SDValue(Val, i));
1323       }
1324 
1325       if (isa<ArrayType>(CDS->getType()))
1326         return DAG.getMergeValues(Ops, getCurSDLoc());
1327       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1328     }
1329 
1330     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1331       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1332              "Unknown struct or array constant!");
1333 
1334       SmallVector<EVT, 4> ValueVTs;
1335       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1336       unsigned NumElts = ValueVTs.size();
1337       if (NumElts == 0)
1338         return SDValue(); // empty struct
1339       SmallVector<SDValue, 4> Constants(NumElts);
1340       for (unsigned i = 0; i != NumElts; ++i) {
1341         EVT EltVT = ValueVTs[i];
1342         if (isa<UndefValue>(C))
1343           Constants[i] = DAG.getUNDEF(EltVT);
1344         else if (EltVT.isFloatingPoint())
1345           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1346         else
1347           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1348       }
1349 
1350       return DAG.getMergeValues(Constants, getCurSDLoc());
1351     }
1352 
1353     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1354       return DAG.getBlockAddress(BA, VT);
1355 
1356     VectorType *VecTy = cast<VectorType>(V->getType());
1357     unsigned NumElements = VecTy->getNumElements();
1358 
1359     // Now that we know the number and type of the elements, get that number of
1360     // elements into the Ops array based on what kind of constant it is.
1361     SmallVector<SDValue, 16> Ops;
1362     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1363       for (unsigned i = 0; i != NumElements; ++i)
1364         Ops.push_back(getValue(CV->getOperand(i)));
1365     } else {
1366       assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
1367       EVT EltVT =
1368           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1369 
1370       SDValue Op;
1371       if (EltVT.isFloatingPoint())
1372         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1373       else
1374         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1375       Ops.assign(NumElements, Op);
1376     }
1377 
1378     // Create a BUILD_VECTOR node.
1379     return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1380   }
1381 
1382   // If this is a static alloca, generate it as the frameindex instead of
1383   // computation.
1384   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1385     DenseMap<const AllocaInst*, int>::iterator SI =
1386       FuncInfo.StaticAllocaMap.find(AI);
1387     if (SI != FuncInfo.StaticAllocaMap.end())
1388       return DAG.getFrameIndex(SI->second,
1389                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1390   }
1391 
1392   // If this is an instruction which fast-isel has deferred, select it now.
1393   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1394     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1395 
1396     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1397                      Inst->getType(), getABIRegCopyCC(V));
1398     SDValue Chain = DAG.getEntryNode();
1399     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1400   }
1401 
1402   llvm_unreachable("Can't get register for value!");
1403 }
1404 
1405 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1406   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1407   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1408   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1409   bool IsSEH = isAsynchronousEHPersonality(Pers);
1410   bool IsWasmCXX = Pers == EHPersonality::Wasm_CXX;
1411   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1412   if (!IsSEH)
1413     CatchPadMBB->setIsEHScopeEntry();
1414   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1415   if (IsMSVCCXX || IsCoreCLR)
1416     CatchPadMBB->setIsEHFuncletEntry();
1417   // Wasm does not need catchpads anymore
1418   if (!IsWasmCXX)
1419     DAG.setRoot(DAG.getNode(ISD::CATCHPAD, getCurSDLoc(), MVT::Other,
1420                             getControlRoot()));
1421 }
1422 
1423 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1424   // Update machine-CFG edge.
1425   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1426   FuncInfo.MBB->addSuccessor(TargetMBB);
1427 
1428   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1429   bool IsSEH = isAsynchronousEHPersonality(Pers);
1430   if (IsSEH) {
1431     // If this is not a fall-through branch or optimizations are switched off,
1432     // emit the branch.
1433     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1434         TM.getOptLevel() == CodeGenOpt::None)
1435       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1436                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1437     return;
1438   }
1439 
1440   // Figure out the funclet membership for the catchret's successor.
1441   // This will be used by the FuncletLayout pass to determine how to order the
1442   // BB's.
1443   // A 'catchret' returns to the outer scope's color.
1444   Value *ParentPad = I.getCatchSwitchParentPad();
1445   const BasicBlock *SuccessorColor;
1446   if (isa<ConstantTokenNone>(ParentPad))
1447     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1448   else
1449     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1450   assert(SuccessorColor && "No parent funclet for catchret!");
1451   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1452   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1453 
1454   // Create the terminator node.
1455   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1456                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1457                             DAG.getBasicBlock(SuccessorColorMBB));
1458   DAG.setRoot(Ret);
1459 }
1460 
1461 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1462   // Don't emit any special code for the cleanuppad instruction. It just marks
1463   // the start of an EH scope/funclet.
1464   FuncInfo.MBB->setIsEHScopeEntry();
1465   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1466   if (Pers != EHPersonality::Wasm_CXX) {
1467     FuncInfo.MBB->setIsEHFuncletEntry();
1468     FuncInfo.MBB->setIsCleanupFuncletEntry();
1469   }
1470 }
1471 
1472 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1473 /// many places it could ultimately go. In the IR, we have a single unwind
1474 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1475 /// This function skips over imaginary basic blocks that hold catchswitch
1476 /// instructions, and finds all the "real" machine
1477 /// basic block destinations. As those destinations may not be successors of
1478 /// EHPadBB, here we also calculate the edge probability to those destinations.
1479 /// The passed-in Prob is the edge probability to EHPadBB.
1480 static void findUnwindDestinations(
1481     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1482     BranchProbability Prob,
1483     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1484         &UnwindDests) {
1485   EHPersonality Personality =
1486     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1487   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1488   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1489   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
1490   bool IsSEH = isAsynchronousEHPersonality(Personality);
1491 
1492   while (EHPadBB) {
1493     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1494     BasicBlock *NewEHPadBB = nullptr;
1495     if (isa<LandingPadInst>(Pad)) {
1496       // Stop on landingpads. They are not funclets.
1497       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1498       break;
1499     } else if (isa<CleanupPadInst>(Pad)) {
1500       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1501       // personalities.
1502       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1503       UnwindDests.back().first->setIsEHScopeEntry();
1504       if (!IsWasmCXX)
1505         UnwindDests.back().first->setIsEHFuncletEntry();
1506       break;
1507     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1508       // Add the catchpad handlers to the possible destinations.
1509       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1510         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1511         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1512         if (IsMSVCCXX || IsCoreCLR)
1513           UnwindDests.back().first->setIsEHFuncletEntry();
1514         if (!IsSEH)
1515           UnwindDests.back().first->setIsEHScopeEntry();
1516       }
1517       NewEHPadBB = CatchSwitch->getUnwindDest();
1518     } else {
1519       continue;
1520     }
1521 
1522     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1523     if (BPI && NewEHPadBB)
1524       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1525     EHPadBB = NewEHPadBB;
1526   }
1527 }
1528 
1529 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1530   // Update successor info.
1531   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1532   auto UnwindDest = I.getUnwindDest();
1533   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1534   BranchProbability UnwindDestProb =
1535       (BPI && UnwindDest)
1536           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1537           : BranchProbability::getZero();
1538   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1539   for (auto &UnwindDest : UnwindDests) {
1540     UnwindDest.first->setIsEHPad();
1541     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1542   }
1543   FuncInfo.MBB->normalizeSuccProbs();
1544 
1545   // Create the terminator node.
1546   SDValue Ret =
1547       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1548   DAG.setRoot(Ret);
1549 }
1550 
1551 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1552   report_fatal_error("visitCatchSwitch not yet implemented!");
1553 }
1554 
1555 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1556   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1557   auto &DL = DAG.getDataLayout();
1558   SDValue Chain = getControlRoot();
1559   SmallVector<ISD::OutputArg, 8> Outs;
1560   SmallVector<SDValue, 8> OutVals;
1561 
1562   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1563   // lower
1564   //
1565   //   %val = call <ty> @llvm.experimental.deoptimize()
1566   //   ret <ty> %val
1567   //
1568   // differently.
1569   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1570     LowerDeoptimizingReturn();
1571     return;
1572   }
1573 
1574   if (!FuncInfo.CanLowerReturn) {
1575     unsigned DemoteReg = FuncInfo.DemoteRegister;
1576     const Function *F = I.getParent()->getParent();
1577 
1578     // Emit a store of the return value through the virtual register.
1579     // Leave Outs empty so that LowerReturn won't try to load return
1580     // registers the usual way.
1581     SmallVector<EVT, 1> PtrValueVTs;
1582     ComputeValueVTs(TLI, DL,
1583                     F->getReturnType()->getPointerTo(
1584                         DAG.getDataLayout().getAllocaAddrSpace()),
1585                     PtrValueVTs);
1586 
1587     SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
1588                                         DemoteReg, PtrValueVTs[0]);
1589     SDValue RetOp = getValue(I.getOperand(0));
1590 
1591     SmallVector<EVT, 4> ValueVTs;
1592     SmallVector<uint64_t, 4> Offsets;
1593     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets);
1594     unsigned NumValues = ValueVTs.size();
1595 
1596     SmallVector<SDValue, 4> Chains(NumValues);
1597     for (unsigned i = 0; i != NumValues; ++i) {
1598       // An aggregate return value cannot wrap around the address space, so
1599       // offsets to its parts don't wrap either.
1600       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]);
1601       Chains[i] = DAG.getStore(
1602           Chain, getCurSDLoc(), SDValue(RetOp.getNode(), RetOp.getResNo() + i),
1603           // FIXME: better loc info would be nice.
1604           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()));
1605     }
1606 
1607     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1608                         MVT::Other, Chains);
1609   } else if (I.getNumOperands() != 0) {
1610     SmallVector<EVT, 4> ValueVTs;
1611     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1612     unsigned NumValues = ValueVTs.size();
1613     if (NumValues) {
1614       SDValue RetOp = getValue(I.getOperand(0));
1615 
1616       const Function *F = I.getParent()->getParent();
1617 
1618       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1619       if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1620                                           Attribute::SExt))
1621         ExtendKind = ISD::SIGN_EXTEND;
1622       else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1623                                                Attribute::ZExt))
1624         ExtendKind = ISD::ZERO_EXTEND;
1625 
1626       LLVMContext &Context = F->getContext();
1627       bool RetInReg = F->getAttributes().hasAttribute(
1628           AttributeList::ReturnIndex, Attribute::InReg);
1629 
1630       for (unsigned j = 0; j != NumValues; ++j) {
1631         EVT VT = ValueVTs[j];
1632 
1633         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1634           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1635 
1636         CallingConv::ID CC = F->getCallingConv();
1637 
1638         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
1639         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
1640         SmallVector<SDValue, 4> Parts(NumParts);
1641         getCopyToParts(DAG, getCurSDLoc(),
1642                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1643                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
1644 
1645         // 'inreg' on function refers to return value
1646         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1647         if (RetInReg)
1648           Flags.setInReg();
1649 
1650         // Propagate extension type if any
1651         if (ExtendKind == ISD::SIGN_EXTEND)
1652           Flags.setSExt();
1653         else if (ExtendKind == ISD::ZERO_EXTEND)
1654           Flags.setZExt();
1655 
1656         for (unsigned i = 0; i < NumParts; ++i) {
1657           Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1658                                         VT, /*isfixed=*/true, 0, 0));
1659           OutVals.push_back(Parts[i]);
1660         }
1661       }
1662     }
1663   }
1664 
1665   // Push in swifterror virtual register as the last element of Outs. This makes
1666   // sure swifterror virtual register will be returned in the swifterror
1667   // physical register.
1668   const Function *F = I.getParent()->getParent();
1669   if (TLI.supportSwiftError() &&
1670       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
1671     assert(FuncInfo.SwiftErrorArg && "Need a swift error argument");
1672     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1673     Flags.setSwiftError();
1674     Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/,
1675                                   EVT(TLI.getPointerTy(DL)) /*argvt*/,
1676                                   true /*isfixed*/, 1 /*origidx*/,
1677                                   0 /*partOffs*/));
1678     // Create SDNode for the swifterror virtual register.
1679     OutVals.push_back(
1680         DAG.getRegister(FuncInfo.getOrCreateSwiftErrorVRegUseAt(
1681                             &I, FuncInfo.MBB, FuncInfo.SwiftErrorArg).first,
1682                         EVT(TLI.getPointerTy(DL))));
1683   }
1684 
1685   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
1686   CallingConv::ID CallConv =
1687     DAG.getMachineFunction().getFunction().getCallingConv();
1688   Chain = DAG.getTargetLoweringInfo().LowerReturn(
1689       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
1690 
1691   // Verify that the target's LowerReturn behaved as expected.
1692   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
1693          "LowerReturn didn't return a valid chain!");
1694 
1695   // Update the DAG with the new chain value resulting from return lowering.
1696   DAG.setRoot(Chain);
1697 }
1698 
1699 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
1700 /// created for it, emit nodes to copy the value into the virtual
1701 /// registers.
1702 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
1703   // Skip empty types
1704   if (V->getType()->isEmptyTy())
1705     return;
1706 
1707   DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1708   if (VMI != FuncInfo.ValueMap.end()) {
1709     assert(!V->use_empty() && "Unused value assigned virtual registers!");
1710     CopyValueToVirtualRegister(V, VMI->second);
1711   }
1712 }
1713 
1714 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
1715 /// the current basic block, add it to ValueMap now so that we'll get a
1716 /// CopyTo/FromReg.
1717 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
1718   // No need to export constants.
1719   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1720 
1721   // Already exported?
1722   if (FuncInfo.isExportedInst(V)) return;
1723 
1724   unsigned Reg = FuncInfo.InitializeRegForValue(V);
1725   CopyValueToVirtualRegister(V, Reg);
1726 }
1727 
1728 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
1729                                                      const BasicBlock *FromBB) {
1730   // The operands of the setcc have to be in this block.  We don't know
1731   // how to export them from some other block.
1732   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
1733     // Can export from current BB.
1734     if (VI->getParent() == FromBB)
1735       return true;
1736 
1737     // Is already exported, noop.
1738     return FuncInfo.isExportedInst(V);
1739   }
1740 
1741   // If this is an argument, we can export it if the BB is the entry block or
1742   // if it is already exported.
1743   if (isa<Argument>(V)) {
1744     if (FromBB == &FromBB->getParent()->getEntryBlock())
1745       return true;
1746 
1747     // Otherwise, can only export this if it is already exported.
1748     return FuncInfo.isExportedInst(V);
1749   }
1750 
1751   // Otherwise, constants can always be exported.
1752   return true;
1753 }
1754 
1755 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1756 BranchProbability
1757 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
1758                                         const MachineBasicBlock *Dst) const {
1759   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1760   const BasicBlock *SrcBB = Src->getBasicBlock();
1761   const BasicBlock *DstBB = Dst->getBasicBlock();
1762   if (!BPI) {
1763     // If BPI is not available, set the default probability as 1 / N, where N is
1764     // the number of successors.
1765     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
1766     return BranchProbability(1, SuccSize);
1767   }
1768   return BPI->getEdgeProbability(SrcBB, DstBB);
1769 }
1770 
1771 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
1772                                                MachineBasicBlock *Dst,
1773                                                BranchProbability Prob) {
1774   if (!FuncInfo.BPI)
1775     Src->addSuccessorWithoutProb(Dst);
1776   else {
1777     if (Prob.isUnknown())
1778       Prob = getEdgeProbability(Src, Dst);
1779     Src->addSuccessor(Dst, Prob);
1780   }
1781 }
1782 
1783 static bool InBlock(const Value *V, const BasicBlock *BB) {
1784   if (const Instruction *I = dyn_cast<Instruction>(V))
1785     return I->getParent() == BB;
1786   return true;
1787 }
1788 
1789 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1790 /// This function emits a branch and is used at the leaves of an OR or an
1791 /// AND operator tree.
1792 void
1793 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
1794                                                   MachineBasicBlock *TBB,
1795                                                   MachineBasicBlock *FBB,
1796                                                   MachineBasicBlock *CurBB,
1797                                                   MachineBasicBlock *SwitchBB,
1798                                                   BranchProbability TProb,
1799                                                   BranchProbability FProb,
1800                                                   bool InvertCond) {
1801   const BasicBlock *BB = CurBB->getBasicBlock();
1802 
1803   // If the leaf of the tree is a comparison, merge the condition into
1804   // the caseblock.
1805   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1806     // The operands of the cmp have to be in this block.  We don't know
1807     // how to export them from some other block.  If this is the first block
1808     // of the sequence, no exporting is needed.
1809     if (CurBB == SwitchBB ||
1810         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1811          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
1812       ISD::CondCode Condition;
1813       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1814         ICmpInst::Predicate Pred =
1815             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
1816         Condition = getICmpCondCode(Pred);
1817       } else {
1818         const FCmpInst *FC = cast<FCmpInst>(Cond);
1819         FCmpInst::Predicate Pred =
1820             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
1821         Condition = getFCmpCondCode(Pred);
1822         if (TM.Options.NoNaNsFPMath)
1823           Condition = getFCmpCodeWithoutNaN(Condition);
1824       }
1825 
1826       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1827                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1828       SwitchCases.push_back(CB);
1829       return;
1830     }
1831   }
1832 
1833   // Create a CaseBlock record representing this branch.
1834   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
1835   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
1836                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
1837   SwitchCases.push_back(CB);
1838 }
1839 
1840 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
1841                                                MachineBasicBlock *TBB,
1842                                                MachineBasicBlock *FBB,
1843                                                MachineBasicBlock *CurBB,
1844                                                MachineBasicBlock *SwitchBB,
1845                                                Instruction::BinaryOps Opc,
1846                                                BranchProbability TProb,
1847                                                BranchProbability FProb,
1848                                                bool InvertCond) {
1849   // Skip over not part of the tree and remember to invert op and operands at
1850   // next level.
1851   Value *NotCond;
1852   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
1853       InBlock(NotCond, CurBB->getBasicBlock())) {
1854     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
1855                          !InvertCond);
1856     return;
1857   }
1858 
1859   const Instruction *BOp = dyn_cast<Instruction>(Cond);
1860   // Compute the effective opcode for Cond, taking into account whether it needs
1861   // to be inverted, e.g.
1862   //   and (not (or A, B)), C
1863   // gets lowered as
1864   //   and (and (not A, not B), C)
1865   unsigned BOpc = 0;
1866   if (BOp) {
1867     BOpc = BOp->getOpcode();
1868     if (InvertCond) {
1869       if (BOpc == Instruction::And)
1870         BOpc = Instruction::Or;
1871       else if (BOpc == Instruction::Or)
1872         BOpc = Instruction::And;
1873     }
1874   }
1875 
1876   // If this node is not part of the or/and tree, emit it as a branch.
1877   if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1878       BOpc != unsigned(Opc) || !BOp->hasOneUse() ||
1879       BOp->getParent() != CurBB->getBasicBlock() ||
1880       !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1881       !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1882     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1883                                  TProb, FProb, InvertCond);
1884     return;
1885   }
1886 
1887   //  Create TmpBB after CurBB.
1888   MachineFunction::iterator BBI(CurBB);
1889   MachineFunction &MF = DAG.getMachineFunction();
1890   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1891   CurBB->getParent()->insert(++BBI, TmpBB);
1892 
1893   if (Opc == Instruction::Or) {
1894     // Codegen X | Y as:
1895     // BB1:
1896     //   jmp_if_X TBB
1897     //   jmp TmpBB
1898     // TmpBB:
1899     //   jmp_if_Y TBB
1900     //   jmp FBB
1901     //
1902 
1903     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1904     // The requirement is that
1905     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1906     //     = TrueProb for original BB.
1907     // Assuming the original probabilities are A and B, one choice is to set
1908     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
1909     // A/(1+B) and 2B/(1+B). This choice assumes that
1910     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1911     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1912     // TmpBB, but the math is more complicated.
1913 
1914     auto NewTrueProb = TProb / 2;
1915     auto NewFalseProb = TProb / 2 + FProb;
1916     // Emit the LHS condition.
1917     FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1918                          NewTrueProb, NewFalseProb, InvertCond);
1919 
1920     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
1921     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
1922     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1923     // Emit the RHS condition into TmpBB.
1924     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1925                          Probs[0], Probs[1], InvertCond);
1926   } else {
1927     assert(Opc == Instruction::And && "Unknown merge op!");
1928     // Codegen X & Y as:
1929     // BB1:
1930     //   jmp_if_X TmpBB
1931     //   jmp FBB
1932     // TmpBB:
1933     //   jmp_if_Y TBB
1934     //   jmp FBB
1935     //
1936     //  This requires creation of TmpBB after CurBB.
1937 
1938     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1939     // The requirement is that
1940     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1941     //     = FalseProb for original BB.
1942     // Assuming the original probabilities are A and B, one choice is to set
1943     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
1944     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
1945     // TrueProb for BB1 * FalseProb for TmpBB.
1946 
1947     auto NewTrueProb = TProb + FProb / 2;
1948     auto NewFalseProb = FProb / 2;
1949     // Emit the LHS condition.
1950     FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1951                          NewTrueProb, NewFalseProb, InvertCond);
1952 
1953     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
1954     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
1955     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
1956     // Emit the RHS condition into TmpBB.
1957     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1958                          Probs[0], Probs[1], InvertCond);
1959   }
1960 }
1961 
1962 /// If the set of cases should be emitted as a series of branches, return true.
1963 /// If we should emit this as a bunch of and/or'd together conditions, return
1964 /// false.
1965 bool
1966 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
1967   if (Cases.size() != 2) return true;
1968 
1969   // If this is two comparisons of the same values or'd or and'd together, they
1970   // will get folded into a single comparison, so don't emit two blocks.
1971   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1972        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1973       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1974        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1975     return false;
1976   }
1977 
1978   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1979   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1980   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1981       Cases[0].CC == Cases[1].CC &&
1982       isa<Constant>(Cases[0].CmpRHS) &&
1983       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1984     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1985       return false;
1986     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1987       return false;
1988   }
1989 
1990   return true;
1991 }
1992 
1993 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
1994   MachineBasicBlock *BrMBB = FuncInfo.MBB;
1995 
1996   // Update machine-CFG edges.
1997   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1998 
1999   if (I.isUnconditional()) {
2000     // Update machine-CFG edges.
2001     BrMBB->addSuccessor(Succ0MBB);
2002 
2003     // If this is not a fall-through branch or optimizations are switched off,
2004     // emit the branch.
2005     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
2006       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2007                               MVT::Other, getControlRoot(),
2008                               DAG.getBasicBlock(Succ0MBB)));
2009 
2010     return;
2011   }
2012 
2013   // If this condition is one of the special cases we handle, do special stuff
2014   // now.
2015   const Value *CondVal = I.getCondition();
2016   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2017 
2018   // If this is a series of conditions that are or'd or and'd together, emit
2019   // this as a sequence of branches instead of setcc's with and/or operations.
2020   // As long as jumps are not expensive, this should improve performance.
2021   // For example, instead of something like:
2022   //     cmp A, B
2023   //     C = seteq
2024   //     cmp D, E
2025   //     F = setle
2026   //     or C, F
2027   //     jnz foo
2028   // Emit:
2029   //     cmp A, B
2030   //     je foo
2031   //     cmp D, E
2032   //     jle foo
2033   if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
2034     Instruction::BinaryOps Opcode = BOp->getOpcode();
2035     if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
2036         !I.getMetadata(LLVMContext::MD_unpredictable) &&
2037         (Opcode == Instruction::And || Opcode == Instruction::Or)) {
2038       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
2039                            Opcode,
2040                            getEdgeProbability(BrMBB, Succ0MBB),
2041                            getEdgeProbability(BrMBB, Succ1MBB),
2042                            /*InvertCond=*/false);
2043       // If the compares in later blocks need to use values not currently
2044       // exported from this block, export them now.  This block should always
2045       // be the first entry.
2046       assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2047 
2048       // Allow some cases to be rejected.
2049       if (ShouldEmitAsBranches(SwitchCases)) {
2050         for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
2051           ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
2052           ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
2053         }
2054 
2055         // Emit the branch for this block.
2056         visitSwitchCase(SwitchCases[0], BrMBB);
2057         SwitchCases.erase(SwitchCases.begin());
2058         return;
2059       }
2060 
2061       // Okay, we decided not to do this, remove any inserted MBB's and clear
2062       // SwitchCases.
2063       for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
2064         FuncInfo.MF->erase(SwitchCases[i].ThisBB);
2065 
2066       SwitchCases.clear();
2067     }
2068   }
2069 
2070   // Create a CaseBlock record representing this branch.
2071   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2072                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2073 
2074   // Use visitSwitchCase to actually insert the fast branch sequence for this
2075   // cond branch.
2076   visitSwitchCase(CB, BrMBB);
2077 }
2078 
2079 /// visitSwitchCase - Emits the necessary code to represent a single node in
2080 /// the binary search tree resulting from lowering a switch instruction.
2081 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2082                                           MachineBasicBlock *SwitchBB) {
2083   SDValue Cond;
2084   SDValue CondLHS = getValue(CB.CmpLHS);
2085   SDLoc dl = CB.DL;
2086 
2087   // Build the setcc now.
2088   if (!CB.CmpMHS) {
2089     // Fold "(X == true)" to X and "(X == false)" to !X to
2090     // handle common cases produced by branch lowering.
2091     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2092         CB.CC == ISD::SETEQ)
2093       Cond = CondLHS;
2094     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2095              CB.CC == ISD::SETEQ) {
2096       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2097       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2098     } else
2099       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
2100   } else {
2101     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2102 
2103     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2104     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2105 
2106     SDValue CmpOp = getValue(CB.CmpMHS);
2107     EVT VT = CmpOp.getValueType();
2108 
2109     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2110       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2111                           ISD::SETLE);
2112     } else {
2113       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2114                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2115       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2116                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2117     }
2118   }
2119 
2120   // Update successor info
2121   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2122   // TrueBB and FalseBB are always different unless the incoming IR is
2123   // degenerate. This only happens when running llc on weird IR.
2124   if (CB.TrueBB != CB.FalseBB)
2125     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2126   SwitchBB->normalizeSuccProbs();
2127 
2128   // If the lhs block is the next block, invert the condition so that we can
2129   // fall through to the lhs instead of the rhs block.
2130   if (CB.TrueBB == NextBlock(SwitchBB)) {
2131     std::swap(CB.TrueBB, CB.FalseBB);
2132     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2133     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2134   }
2135 
2136   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2137                                MVT::Other, getControlRoot(), Cond,
2138                                DAG.getBasicBlock(CB.TrueBB));
2139 
2140   // Insert the false branch. Do this even if it's a fall through branch,
2141   // this makes it easier to do DAG optimizations which require inverting
2142   // the branch condition.
2143   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2144                        DAG.getBasicBlock(CB.FalseBB));
2145 
2146   DAG.setRoot(BrCond);
2147 }
2148 
2149 /// visitJumpTable - Emit JumpTable node in the current MBB
2150 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
2151   // Emit the code for the jump table
2152   assert(JT.Reg != -1U && "Should lower JT Header first!");
2153   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2154   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2155                                      JT.Reg, PTy);
2156   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2157   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2158                                     MVT::Other, Index.getValue(1),
2159                                     Table, Index);
2160   DAG.setRoot(BrJumpTable);
2161 }
2162 
2163 /// visitJumpTableHeader - This function emits necessary code to produce index
2164 /// in the JumpTable from switch case.
2165 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
2166                                                JumpTableHeader &JTH,
2167                                                MachineBasicBlock *SwitchBB) {
2168   SDLoc dl = getCurSDLoc();
2169 
2170   // Subtract the lowest switch case value from the value being switched on and
2171   // conditional branch to default mbb if the result is greater than the
2172   // difference between smallest and largest cases.
2173   SDValue SwitchOp = getValue(JTH.SValue);
2174   EVT VT = SwitchOp.getValueType();
2175   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2176                             DAG.getConstant(JTH.First, dl, VT));
2177 
2178   // The SDNode we just created, which holds the value being switched on minus
2179   // the smallest case value, needs to be copied to a virtual register so it
2180   // can be used as an index into the jump table in a subsequent basic block.
2181   // This value may be smaller or larger than the target's pointer type, and
2182   // therefore require extension or truncating.
2183   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2184   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2185 
2186   unsigned JumpTableReg =
2187       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2188   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2189                                     JumpTableReg, SwitchOp);
2190   JT.Reg = JumpTableReg;
2191 
2192   // Emit the range check for the jump table, and branch to the default block
2193   // for the switch statement if the value being switched on exceeds the largest
2194   // case in the switch.
2195   SDValue CMP = DAG.getSetCC(
2196       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2197                                  Sub.getValueType()),
2198       Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2199 
2200   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2201                                MVT::Other, CopyTo, CMP,
2202                                DAG.getBasicBlock(JT.Default));
2203 
2204   // Avoid emitting unnecessary branches to the next block.
2205   if (JT.MBB != NextBlock(SwitchBB))
2206     BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2207                          DAG.getBasicBlock(JT.MBB));
2208 
2209   DAG.setRoot(BrCond);
2210 }
2211 
2212 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2213 /// variable if there exists one.
2214 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2215                                  SDValue &Chain) {
2216   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2217   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2218   MachineFunction &MF = DAG.getMachineFunction();
2219   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2220   MachineSDNode *Node =
2221       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2222   if (Global) {
2223     MachinePointerInfo MPInfo(Global);
2224     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2225                  MachineMemOperand::MODereferenceable;
2226     MachineMemOperand *MemRef = MF.getMachineMemOperand(
2227         MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlignment(PtrTy));
2228     DAG.setNodeMemRefs(Node, {MemRef});
2229   }
2230   return SDValue(Node, 0);
2231 }
2232 
2233 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2234 /// tail spliced into a stack protector check success bb.
2235 ///
2236 /// For a high level explanation of how this fits into the stack protector
2237 /// generation see the comment on the declaration of class
2238 /// StackProtectorDescriptor.
2239 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2240                                                   MachineBasicBlock *ParentBB) {
2241 
2242   // First create the loads to the guard/stack slot for the comparison.
2243   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2244   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2245 
2246   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2247   int FI = MFI.getStackProtectorIndex();
2248 
2249   SDValue Guard;
2250   SDLoc dl = getCurSDLoc();
2251   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2252   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2253   unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext()));
2254 
2255   // Generate code to load the content of the guard slot.
2256   SDValue GuardVal = DAG.getLoad(
2257       PtrTy, dl, DAG.getEntryNode(), StackSlotPtr,
2258       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2259       MachineMemOperand::MOVolatile);
2260 
2261   if (TLI.useStackGuardXorFP())
2262     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2263 
2264   // Retrieve guard check function, nullptr if instrumentation is inlined.
2265   if (const Value *GuardCheck = TLI.getSSPStackGuardCheck(M)) {
2266     // The target provides a guard check function to validate the guard value.
2267     // Generate a call to that function with the content of the guard slot as
2268     // argument.
2269     auto *Fn = cast<Function>(GuardCheck);
2270     FunctionType *FnTy = Fn->getFunctionType();
2271     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2272 
2273     TargetLowering::ArgListTy Args;
2274     TargetLowering::ArgListEntry Entry;
2275     Entry.Node = GuardVal;
2276     Entry.Ty = FnTy->getParamType(0);
2277     if (Fn->hasAttribute(1, Attribute::AttrKind::InReg))
2278       Entry.IsInReg = true;
2279     Args.push_back(Entry);
2280 
2281     TargetLowering::CallLoweringInfo CLI(DAG);
2282     CLI.setDebugLoc(getCurSDLoc())
2283       .setChain(DAG.getEntryNode())
2284       .setCallee(Fn->getCallingConv(), FnTy->getReturnType(),
2285                  getValue(GuardCheck), std::move(Args));
2286 
2287     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2288     DAG.setRoot(Result.second);
2289     return;
2290   }
2291 
2292   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2293   // Otherwise, emit a volatile load to retrieve the stack guard value.
2294   SDValue Chain = DAG.getEntryNode();
2295   if (TLI.useLoadStackGuardNode()) {
2296     Guard = getLoadStackGuard(DAG, dl, Chain);
2297   } else {
2298     const Value *IRGuard = TLI.getSDagStackGuard(M);
2299     SDValue GuardPtr = getValue(IRGuard);
2300 
2301     Guard =
2302         DAG.getLoad(PtrTy, dl, Chain, GuardPtr, MachinePointerInfo(IRGuard, 0),
2303                     Align, MachineMemOperand::MOVolatile);
2304   }
2305 
2306   // Perform the comparison via a subtract/getsetcc.
2307   EVT VT = Guard.getValueType();
2308   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, GuardVal);
2309 
2310   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2311                                                         *DAG.getContext(),
2312                                                         Sub.getValueType()),
2313                              Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
2314 
2315   // If the sub is not 0, then we know the guard/stackslot do not equal, so
2316   // branch to failure MBB.
2317   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2318                                MVT::Other, GuardVal.getOperand(0),
2319                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2320   // Otherwise branch to success MBB.
2321   SDValue Br = DAG.getNode(ISD::BR, dl,
2322                            MVT::Other, BrCond,
2323                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2324 
2325   DAG.setRoot(Br);
2326 }
2327 
2328 /// Codegen the failure basic block for a stack protector check.
2329 ///
2330 /// A failure stack protector machine basic block consists simply of a call to
2331 /// __stack_chk_fail().
2332 ///
2333 /// For a high level explanation of how this fits into the stack protector
2334 /// generation see the comment on the declaration of class
2335 /// StackProtectorDescriptor.
2336 void
2337 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2338   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2339   SDValue Chain =
2340       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2341                       None, false, getCurSDLoc(), false, false).second;
2342   DAG.setRoot(Chain);
2343 }
2344 
2345 /// visitBitTestHeader - This function emits necessary code to produce value
2346 /// suitable for "bit tests"
2347 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2348                                              MachineBasicBlock *SwitchBB) {
2349   SDLoc dl = getCurSDLoc();
2350 
2351   // Subtract the minimum value
2352   SDValue SwitchOp = getValue(B.SValue);
2353   EVT VT = SwitchOp.getValueType();
2354   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2355                             DAG.getConstant(B.First, dl, VT));
2356 
2357   // Check range
2358   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2359   SDValue RangeCmp = DAG.getSetCC(
2360       dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2361                                  Sub.getValueType()),
2362       Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
2363 
2364   // Determine the type of the test operands.
2365   bool UsePtrType = false;
2366   if (!TLI.isTypeLegal(VT))
2367     UsePtrType = true;
2368   else {
2369     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2370       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2371         // Switch table case range are encoded into series of masks.
2372         // Just use pointer type, it's guaranteed to fit.
2373         UsePtrType = true;
2374         break;
2375       }
2376   }
2377   if (UsePtrType) {
2378     VT = TLI.getPointerTy(DAG.getDataLayout());
2379     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2380   }
2381 
2382   B.RegVT = VT.getSimpleVT();
2383   B.Reg = FuncInfo.CreateReg(B.RegVT);
2384   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2385 
2386   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2387 
2388   addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2389   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2390   SwitchBB->normalizeSuccProbs();
2391 
2392   SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
2393                                 MVT::Other, CopyTo, RangeCmp,
2394                                 DAG.getBasicBlock(B.Default));
2395 
2396   // Avoid emitting unnecessary branches to the next block.
2397   if (MBB != NextBlock(SwitchBB))
2398     BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
2399                           DAG.getBasicBlock(MBB));
2400 
2401   DAG.setRoot(BrRange);
2402 }
2403 
2404 /// visitBitTestCase - this function produces one "bit test"
2405 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2406                                            MachineBasicBlock* NextMBB,
2407                                            BranchProbability BranchProbToNext,
2408                                            unsigned Reg,
2409                                            BitTestCase &B,
2410                                            MachineBasicBlock *SwitchBB) {
2411   SDLoc dl = getCurSDLoc();
2412   MVT VT = BB.RegVT;
2413   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2414   SDValue Cmp;
2415   unsigned PopCount = countPopulation(B.Mask);
2416   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2417   if (PopCount == 1) {
2418     // Testing for a single bit; just compare the shift count with what it
2419     // would need to be to shift a 1 bit in that position.
2420     Cmp = DAG.getSetCC(
2421         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2422         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2423         ISD::SETEQ);
2424   } else if (PopCount == BB.Range) {
2425     // There is only one zero bit in the range, test for it directly.
2426     Cmp = DAG.getSetCC(
2427         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2428         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2429         ISD::SETNE);
2430   } else {
2431     // Make desired shift
2432     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2433                                     DAG.getConstant(1, dl, VT), ShiftOp);
2434 
2435     // Emit bit tests and jumps
2436     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2437                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2438     Cmp = DAG.getSetCC(
2439         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2440         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2441   }
2442 
2443   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2444   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2445   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2446   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2447   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2448   // one as they are relative probabilities (and thus work more like weights),
2449   // and hence we need to normalize them to let the sum of them become one.
2450   SwitchBB->normalizeSuccProbs();
2451 
2452   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2453                               MVT::Other, getControlRoot(),
2454                               Cmp, DAG.getBasicBlock(B.TargetBB));
2455 
2456   // Avoid emitting unnecessary branches to the next block.
2457   if (NextMBB != NextBlock(SwitchBB))
2458     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2459                         DAG.getBasicBlock(NextMBB));
2460 
2461   DAG.setRoot(BrAnd);
2462 }
2463 
2464 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2465   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2466 
2467   // Retrieve successors. Look through artificial IR level blocks like
2468   // catchswitch for successors.
2469   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2470   const BasicBlock *EHPadBB = I.getSuccessor(1);
2471 
2472   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2473   // have to do anything here to lower funclet bundles.
2474   assert(!I.hasOperandBundlesOtherThan(
2475              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2476          "Cannot lower invokes with arbitrary operand bundles yet!");
2477 
2478   const Value *Callee(I.getCalledValue());
2479   const Function *Fn = dyn_cast<Function>(Callee);
2480   if (isa<InlineAsm>(Callee))
2481     visitInlineAsm(&I);
2482   else if (Fn && Fn->isIntrinsic()) {
2483     switch (Fn->getIntrinsicID()) {
2484     default:
2485       llvm_unreachable("Cannot invoke this intrinsic");
2486     case Intrinsic::donothing:
2487       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2488       break;
2489     case Intrinsic::experimental_patchpoint_void:
2490     case Intrinsic::experimental_patchpoint_i64:
2491       visitPatchpoint(&I, EHPadBB);
2492       break;
2493     case Intrinsic::experimental_gc_statepoint:
2494       LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
2495       break;
2496     }
2497   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2498     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2499     // Eventually we will support lowering the @llvm.experimental.deoptimize
2500     // intrinsic, and right now there are no plans to support other intrinsics
2501     // with deopt state.
2502     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2503   } else {
2504     LowerCallTo(&I, getValue(Callee), false, EHPadBB);
2505   }
2506 
2507   // If the value of the invoke is used outside of its defining block, make it
2508   // available as a virtual register.
2509   // We already took care of the exported value for the statepoint instruction
2510   // during call to the LowerStatepoint.
2511   if (!isStatepoint(I)) {
2512     CopyToExportRegsIfNeeded(&I);
2513   }
2514 
2515   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2516   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2517   BranchProbability EHPadBBProb =
2518       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2519           : BranchProbability::getZero();
2520   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2521 
2522   // Update successor info.
2523   addSuccessorWithProb(InvokeMBB, Return);
2524   for (auto &UnwindDest : UnwindDests) {
2525     UnwindDest.first->setIsEHPad();
2526     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2527   }
2528   InvokeMBB->normalizeSuccProbs();
2529 
2530   // Drop into normal successor.
2531   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2532                           MVT::Other, getControlRoot(),
2533                           DAG.getBasicBlock(Return)));
2534 }
2535 
2536 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2537   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2538 }
2539 
2540 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2541   assert(FuncInfo.MBB->isEHPad() &&
2542          "Call to landingpad not in landing pad!");
2543 
2544   // If there aren't registers to copy the values into (e.g., during SjLj
2545   // exceptions), then don't bother to create these DAG nodes.
2546   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2547   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
2548   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
2549       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
2550     return;
2551 
2552   // If landingpad's return type is token type, we don't create DAG nodes
2553   // for its exception pointer and selector value. The extraction of exception
2554   // pointer or selector value from token type landingpads is not currently
2555   // supported.
2556   if (LP.getType()->isTokenTy())
2557     return;
2558 
2559   SmallVector<EVT, 2> ValueVTs;
2560   SDLoc dl = getCurSDLoc();
2561   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
2562   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
2563 
2564   // Get the two live-in registers as SDValues. The physregs have already been
2565   // copied into virtual registers.
2566   SDValue Ops[2];
2567   if (FuncInfo.ExceptionPointerVirtReg) {
2568     Ops[0] = DAG.getZExtOrTrunc(
2569         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2570                            FuncInfo.ExceptionPointerVirtReg,
2571                            TLI.getPointerTy(DAG.getDataLayout())),
2572         dl, ValueVTs[0]);
2573   } else {
2574     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
2575   }
2576   Ops[1] = DAG.getZExtOrTrunc(
2577       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2578                          FuncInfo.ExceptionSelectorVirtReg,
2579                          TLI.getPointerTy(DAG.getDataLayout())),
2580       dl, ValueVTs[1]);
2581 
2582   // Merge into one.
2583   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
2584                             DAG.getVTList(ValueVTs), Ops);
2585   setValue(&LP, Res);
2586 }
2587 
2588 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2589 #ifndef NDEBUG
2590   for (const CaseCluster &CC : Clusters)
2591     assert(CC.Low == CC.High && "Input clusters must be single-case");
2592 #endif
2593 
2594   llvm::sort(Clusters, [](const CaseCluster &a, const CaseCluster &b) {
2595     return a.Low->getValue().slt(b.Low->getValue());
2596   });
2597 
2598   // Merge adjacent clusters with the same destination.
2599   const unsigned N = Clusters.size();
2600   unsigned DstIndex = 0;
2601   for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2602     CaseCluster &CC = Clusters[SrcIndex];
2603     const ConstantInt *CaseVal = CC.Low;
2604     MachineBasicBlock *Succ = CC.MBB;
2605 
2606     if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2607         (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
2608       // If this case has the same successor and is a neighbour, merge it into
2609       // the previous cluster.
2610       Clusters[DstIndex - 1].High = CaseVal;
2611       Clusters[DstIndex - 1].Prob += CC.Prob;
2612     } else {
2613       std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2614                    sizeof(Clusters[SrcIndex]));
2615     }
2616   }
2617   Clusters.resize(DstIndex);
2618 }
2619 
2620 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2621                                            MachineBasicBlock *Last) {
2622   // Update JTCases.
2623   for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2624     if (JTCases[i].first.HeaderBB == First)
2625       JTCases[i].first.HeaderBB = Last;
2626 
2627   // Update BitTestCases.
2628   for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2629     if (BitTestCases[i].Parent == First)
2630       BitTestCases[i].Parent = Last;
2631 }
2632 
2633 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
2634   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
2635 
2636   // Update machine-CFG edges with unique successors.
2637   SmallSet<BasicBlock*, 32> Done;
2638   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2639     BasicBlock *BB = I.getSuccessor(i);
2640     bool Inserted = Done.insert(BB).second;
2641     if (!Inserted)
2642         continue;
2643 
2644     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
2645     addSuccessorWithProb(IndirectBrMBB, Succ);
2646   }
2647   IndirectBrMBB->normalizeSuccProbs();
2648 
2649   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
2650                           MVT::Other, getControlRoot(),
2651                           getValue(I.getAddress())));
2652 }
2653 
2654 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2655   if (!DAG.getTarget().Options.TrapUnreachable)
2656     return;
2657 
2658   // We may be able to ignore unreachable behind a noreturn call.
2659   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
2660     const BasicBlock &BB = *I.getParent();
2661     if (&I != &BB.front()) {
2662       BasicBlock::const_iterator PredI =
2663         std::prev(BasicBlock::const_iterator(&I));
2664       if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) {
2665         if (Call->doesNotReturn())
2666           return;
2667       }
2668     }
2669   }
2670 
2671   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2672 }
2673 
2674 void SelectionDAGBuilder::visitFSub(const User &I) {
2675   // -0.0 - X --> fneg
2676   Type *Ty = I.getType();
2677   if (isa<Constant>(I.getOperand(0)) &&
2678       I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2679     SDValue Op2 = getValue(I.getOperand(1));
2680     setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
2681                              Op2.getValueType(), Op2));
2682     return;
2683   }
2684 
2685   visitBinary(I, ISD::FSUB);
2686 }
2687 
2688 /// Checks if the given instruction performs a vector reduction, in which case
2689 /// we have the freedom to alter the elements in the result as long as the
2690 /// reduction of them stays unchanged.
2691 static bool isVectorReductionOp(const User *I) {
2692   const Instruction *Inst = dyn_cast<Instruction>(I);
2693   if (!Inst || !Inst->getType()->isVectorTy())
2694     return false;
2695 
2696   auto OpCode = Inst->getOpcode();
2697   switch (OpCode) {
2698   case Instruction::Add:
2699   case Instruction::Mul:
2700   case Instruction::And:
2701   case Instruction::Or:
2702   case Instruction::Xor:
2703     break;
2704   case Instruction::FAdd:
2705   case Instruction::FMul:
2706     if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2707       if (FPOp->getFastMathFlags().isFast())
2708         break;
2709     LLVM_FALLTHROUGH;
2710   default:
2711     return false;
2712   }
2713 
2714   unsigned ElemNum = Inst->getType()->getVectorNumElements();
2715   // Ensure the reduction size is a power of 2.
2716   if (!isPowerOf2_32(ElemNum))
2717     return false;
2718 
2719   unsigned ElemNumToReduce = ElemNum;
2720 
2721   // Do DFS search on the def-use chain from the given instruction. We only
2722   // allow four kinds of operations during the search until we reach the
2723   // instruction that extracts the first element from the vector:
2724   //
2725   //   1. The reduction operation of the same opcode as the given instruction.
2726   //
2727   //   2. PHI node.
2728   //
2729   //   3. ShuffleVector instruction together with a reduction operation that
2730   //      does a partial reduction.
2731   //
2732   //   4. ExtractElement that extracts the first element from the vector, and we
2733   //      stop searching the def-use chain here.
2734   //
2735   // 3 & 4 above perform a reduction on all elements of the vector. We push defs
2736   // from 1-3 to the stack to continue the DFS. The given instruction is not
2737   // a reduction operation if we meet any other instructions other than those
2738   // listed above.
2739 
2740   SmallVector<const User *, 16> UsersToVisit{Inst};
2741   SmallPtrSet<const User *, 16> Visited;
2742   bool ReduxExtracted = false;
2743 
2744   while (!UsersToVisit.empty()) {
2745     auto User = UsersToVisit.back();
2746     UsersToVisit.pop_back();
2747     if (!Visited.insert(User).second)
2748       continue;
2749 
2750     for (const auto &U : User->users()) {
2751       auto Inst = dyn_cast<Instruction>(U);
2752       if (!Inst)
2753         return false;
2754 
2755       if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) {
2756         if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
2757           if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast())
2758             return false;
2759         UsersToVisit.push_back(U);
2760       } else if (const ShuffleVectorInst *ShufInst =
2761                      dyn_cast<ShuffleVectorInst>(U)) {
2762         // Detect the following pattern: A ShuffleVector instruction together
2763         // with a reduction that do partial reduction on the first and second
2764         // ElemNumToReduce / 2 elements, and store the result in
2765         // ElemNumToReduce / 2 elements in another vector.
2766 
2767         unsigned ResultElements = ShufInst->getType()->getVectorNumElements();
2768         if (ResultElements < ElemNum)
2769           return false;
2770 
2771         if (ElemNumToReduce == 1)
2772           return false;
2773         if (!isa<UndefValue>(U->getOperand(1)))
2774           return false;
2775         for (unsigned i = 0; i < ElemNumToReduce / 2; ++i)
2776           if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2))
2777             return false;
2778         for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i)
2779           if (ShufInst->getMaskValue(i) != -1)
2780             return false;
2781 
2782         // There is only one user of this ShuffleVector instruction, which
2783         // must be a reduction operation.
2784         if (!U->hasOneUse())
2785           return false;
2786 
2787         auto U2 = dyn_cast<Instruction>(*U->user_begin());
2788         if (!U2 || U2->getOpcode() != OpCode)
2789           return false;
2790 
2791         // Check operands of the reduction operation.
2792         if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) ||
2793             (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) {
2794           UsersToVisit.push_back(U2);
2795           ElemNumToReduce /= 2;
2796         } else
2797           return false;
2798       } else if (isa<ExtractElementInst>(U)) {
2799         // At this moment we should have reduced all elements in the vector.
2800         if (ElemNumToReduce != 1)
2801           return false;
2802 
2803         const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1));
2804         if (!Val || !Val->isZero())
2805           return false;
2806 
2807         ReduxExtracted = true;
2808       } else
2809         return false;
2810     }
2811   }
2812   return ReduxExtracted;
2813 }
2814 
2815 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
2816   SDNodeFlags Flags;
2817 
2818   SDValue Op = getValue(I.getOperand(0));
2819   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
2820                                     Op, Flags);
2821   setValue(&I, UnNodeValue);
2822 }
2823 
2824 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
2825   SDNodeFlags Flags;
2826   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
2827     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
2828     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
2829   }
2830   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) {
2831     Flags.setExact(ExactOp->isExact());
2832   }
2833   if (isVectorReductionOp(&I)) {
2834     Flags.setVectorReduction(true);
2835     LLVM_DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n");
2836   }
2837 
2838   SDValue Op1 = getValue(I.getOperand(0));
2839   SDValue Op2 = getValue(I.getOperand(1));
2840   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
2841                                      Op1, Op2, Flags);
2842   setValue(&I, BinNodeValue);
2843 }
2844 
2845 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
2846   SDValue Op1 = getValue(I.getOperand(0));
2847   SDValue Op2 = getValue(I.getOperand(1));
2848 
2849   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
2850       Op1.getValueType(), DAG.getDataLayout());
2851 
2852   // Coerce the shift amount to the right type if we can.
2853   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
2854     unsigned ShiftSize = ShiftTy.getSizeInBits();
2855     unsigned Op2Size = Op2.getValueSizeInBits();
2856     SDLoc DL = getCurSDLoc();
2857 
2858     // If the operand is smaller than the shift count type, promote it.
2859     if (ShiftSize > Op2Size)
2860       Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
2861 
2862     // If the operand is larger than the shift count type but the shift
2863     // count type has enough bits to represent any shift value, truncate
2864     // it now. This is a common case and it exposes the truncate to
2865     // optimization early.
2866     else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits()))
2867       Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2868     // Otherwise we'll need to temporarily settle for some other convenient
2869     // type.  Type legalization will make adjustments once the shiftee is split.
2870     else
2871       Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
2872   }
2873 
2874   bool nuw = false;
2875   bool nsw = false;
2876   bool exact = false;
2877 
2878   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2879 
2880     if (const OverflowingBinaryOperator *OFBinOp =
2881             dyn_cast<const OverflowingBinaryOperator>(&I)) {
2882       nuw = OFBinOp->hasNoUnsignedWrap();
2883       nsw = OFBinOp->hasNoSignedWrap();
2884     }
2885     if (const PossiblyExactOperator *ExactOp =
2886             dyn_cast<const PossiblyExactOperator>(&I))
2887       exact = ExactOp->isExact();
2888   }
2889   SDNodeFlags Flags;
2890   Flags.setExact(exact);
2891   Flags.setNoSignedWrap(nsw);
2892   Flags.setNoUnsignedWrap(nuw);
2893   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2894                             Flags);
2895   setValue(&I, Res);
2896 }
2897 
2898 void SelectionDAGBuilder::visitSDiv(const User &I) {
2899   SDValue Op1 = getValue(I.getOperand(0));
2900   SDValue Op2 = getValue(I.getOperand(1));
2901 
2902   SDNodeFlags Flags;
2903   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2904                  cast<PossiblyExactOperator>(&I)->isExact());
2905   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2906                            Op2, Flags));
2907 }
2908 
2909 void SelectionDAGBuilder::visitICmp(const User &I) {
2910   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2911   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2912     predicate = IC->getPredicate();
2913   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2914     predicate = ICmpInst::Predicate(IC->getPredicate());
2915   SDValue Op1 = getValue(I.getOperand(0));
2916   SDValue Op2 = getValue(I.getOperand(1));
2917   ISD::CondCode Opcode = getICmpCondCode(predicate);
2918 
2919   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2920                                                         I.getType());
2921   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
2922 }
2923 
2924 void SelectionDAGBuilder::visitFCmp(const User &I) {
2925   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2926   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2927     predicate = FC->getPredicate();
2928   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2929     predicate = FCmpInst::Predicate(FC->getPredicate());
2930   SDValue Op1 = getValue(I.getOperand(0));
2931   SDValue Op2 = getValue(I.getOperand(1));
2932 
2933   ISD::CondCode Condition = getFCmpCondCode(predicate);
2934   auto *FPMO = dyn_cast<FPMathOperator>(&I);
2935   if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath)
2936     Condition = getFCmpCodeWithoutNaN(Condition);
2937 
2938   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
2939                                                         I.getType());
2940   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
2941 }
2942 
2943 // Check if the condition of the select has one use or two users that are both
2944 // selects with the same condition.
2945 static bool hasOnlySelectUsers(const Value *Cond) {
2946   return llvm::all_of(Cond->users(), [](const Value *V) {
2947     return isa<SelectInst>(V);
2948   });
2949 }
2950 
2951 void SelectionDAGBuilder::visitSelect(const User &I) {
2952   SmallVector<EVT, 4> ValueVTs;
2953   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
2954                   ValueVTs);
2955   unsigned NumValues = ValueVTs.size();
2956   if (NumValues == 0) return;
2957 
2958   SmallVector<SDValue, 4> Values(NumValues);
2959   SDValue Cond     = getValue(I.getOperand(0));
2960   SDValue LHSVal   = getValue(I.getOperand(1));
2961   SDValue RHSVal   = getValue(I.getOperand(2));
2962   auto BaseOps = {Cond};
2963   ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2964     ISD::VSELECT : ISD::SELECT;
2965 
2966   // Min/max matching is only viable if all output VTs are the same.
2967   if (is_splat(ValueVTs)) {
2968     EVT VT = ValueVTs[0];
2969     LLVMContext &Ctx = *DAG.getContext();
2970     auto &TLI = DAG.getTargetLoweringInfo();
2971 
2972     // We care about the legality of the operation after it has been type
2973     // legalized.
2974     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal &&
2975            VT != TLI.getTypeToTransformTo(Ctx, VT))
2976       VT = TLI.getTypeToTransformTo(Ctx, VT);
2977 
2978     // If the vselect is legal, assume we want to leave this as a vector setcc +
2979     // vselect. Otherwise, if this is going to be scalarized, we want to see if
2980     // min/max is legal on the scalar type.
2981     bool UseScalarMinMax = VT.isVector() &&
2982       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
2983 
2984     Value *LHS, *RHS;
2985     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2986     ISD::NodeType Opc = ISD::DELETED_NODE;
2987     switch (SPR.Flavor) {
2988     case SPF_UMAX:    Opc = ISD::UMAX; break;
2989     case SPF_UMIN:    Opc = ISD::UMIN; break;
2990     case SPF_SMAX:    Opc = ISD::SMAX; break;
2991     case SPF_SMIN:    Opc = ISD::SMIN; break;
2992     case SPF_FMINNUM:
2993       switch (SPR.NaNBehavior) {
2994       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
2995       case SPNB_RETURNS_NAN:   Opc = ISD::FMINIMUM; break;
2996       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
2997       case SPNB_RETURNS_ANY: {
2998         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
2999           Opc = ISD::FMINNUM;
3000         else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT))
3001           Opc = ISD::FMINIMUM;
3002         else if (UseScalarMinMax)
3003           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
3004             ISD::FMINNUM : ISD::FMINIMUM;
3005         break;
3006       }
3007       }
3008       break;
3009     case SPF_FMAXNUM:
3010       switch (SPR.NaNBehavior) {
3011       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3012       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXIMUM; break;
3013       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3014       case SPNB_RETURNS_ANY:
3015 
3016         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
3017           Opc = ISD::FMAXNUM;
3018         else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT))
3019           Opc = ISD::FMAXIMUM;
3020         else if (UseScalarMinMax)
3021           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
3022             ISD::FMAXNUM : ISD::FMAXIMUM;
3023         break;
3024       }
3025       break;
3026     default: break;
3027     }
3028 
3029     if (Opc != ISD::DELETED_NODE &&
3030         (TLI.isOperationLegalOrCustom(Opc, VT) ||
3031          (UseScalarMinMax &&
3032           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3033         // If the underlying comparison instruction is used by any other
3034         // instruction, the consumed instructions won't be destroyed, so it is
3035         // not profitable to convert to a min/max.
3036         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3037       OpCode = Opc;
3038       LHSVal = getValue(LHS);
3039       RHSVal = getValue(RHS);
3040       BaseOps = {};
3041     }
3042   }
3043 
3044   for (unsigned i = 0; i != NumValues; ++i) {
3045     SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3046     Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3047     Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3048     Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
3049                             LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
3050                             Ops);
3051   }
3052 
3053   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3054                            DAG.getVTList(ValueVTs), Values));
3055 }
3056 
3057 void SelectionDAGBuilder::visitTrunc(const User &I) {
3058   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3059   SDValue N = getValue(I.getOperand(0));
3060   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3061                                                         I.getType());
3062   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3063 }
3064 
3065 void SelectionDAGBuilder::visitZExt(const User &I) {
3066   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3067   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3068   SDValue N = getValue(I.getOperand(0));
3069   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3070                                                         I.getType());
3071   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
3072 }
3073 
3074 void SelectionDAGBuilder::visitSExt(const User &I) {
3075   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3076   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3077   SDValue N = getValue(I.getOperand(0));
3078   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3079                                                         I.getType());
3080   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3081 }
3082 
3083 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3084   // FPTrunc is never a no-op cast, no need to check
3085   SDValue N = getValue(I.getOperand(0));
3086   SDLoc dl = getCurSDLoc();
3087   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3088   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3089   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3090                            DAG.getTargetConstant(
3091                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3092 }
3093 
3094 void SelectionDAGBuilder::visitFPExt(const User &I) {
3095   // FPExt is never a no-op cast, no need to check
3096   SDValue N = getValue(I.getOperand(0));
3097   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3098                                                         I.getType());
3099   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3100 }
3101 
3102 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3103   // FPToUI is never a no-op cast, no need to check
3104   SDValue N = getValue(I.getOperand(0));
3105   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3106                                                         I.getType());
3107   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3108 }
3109 
3110 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3111   // FPToSI is never a no-op cast, no need to check
3112   SDValue N = getValue(I.getOperand(0));
3113   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3114                                                         I.getType());
3115   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3116 }
3117 
3118 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3119   // UIToFP is never a no-op cast, no need to check
3120   SDValue N = getValue(I.getOperand(0));
3121   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3122                                                         I.getType());
3123   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3124 }
3125 
3126 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3127   // SIToFP is never a no-op cast, no need to check
3128   SDValue N = getValue(I.getOperand(0));
3129   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3130                                                         I.getType());
3131   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3132 }
3133 
3134 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3135   // What to do depends on the size of the integer and the size of the pointer.
3136   // We can either truncate, zero extend, or no-op, accordingly.
3137   SDValue N = getValue(I.getOperand(0));
3138   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3139                                                         I.getType());
3140   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3141 }
3142 
3143 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3144   // What to do depends on the size of the integer and the size of the pointer.
3145   // We can either truncate, zero extend, or no-op, accordingly.
3146   SDValue N = getValue(I.getOperand(0));
3147   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3148                                                         I.getType());
3149   setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
3150 }
3151 
3152 void SelectionDAGBuilder::visitBitCast(const User &I) {
3153   SDValue N = getValue(I.getOperand(0));
3154   SDLoc dl = getCurSDLoc();
3155   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3156                                                         I.getType());
3157 
3158   // BitCast assures us that source and destination are the same size so this is
3159   // either a BITCAST or a no-op.
3160   if (DestVT != N.getValueType())
3161     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3162                              DestVT, N)); // convert types.
3163   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3164   // might fold any kind of constant expression to an integer constant and that
3165   // is not what we are looking for. Only recognize a bitcast of a genuine
3166   // constant integer as an opaque constant.
3167   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3168     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3169                                  /*isOpaque*/true));
3170   else
3171     setValue(&I, N);            // noop cast.
3172 }
3173 
3174 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3175   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3176   const Value *SV = I.getOperand(0);
3177   SDValue N = getValue(SV);
3178   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3179 
3180   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3181   unsigned DestAS = I.getType()->getPointerAddressSpace();
3182 
3183   if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3184     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3185 
3186   setValue(&I, N);
3187 }
3188 
3189 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3190   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3191   SDValue InVec = getValue(I.getOperand(0));
3192   SDValue InVal = getValue(I.getOperand(1));
3193   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3194                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3195   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3196                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3197                            InVec, InVal, InIdx));
3198 }
3199 
3200 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3201   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3202   SDValue InVec = getValue(I.getOperand(0));
3203   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3204                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3205   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3206                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3207                            InVec, InIdx));
3208 }
3209 
3210 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3211   SDValue Src1 = getValue(I.getOperand(0));
3212   SDValue Src2 = getValue(I.getOperand(1));
3213   SDLoc DL = getCurSDLoc();
3214 
3215   SmallVector<int, 8> Mask;
3216   ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3217   unsigned MaskNumElts = Mask.size();
3218 
3219   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3220   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3221   EVT SrcVT = Src1.getValueType();
3222   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3223 
3224   if (SrcNumElts == MaskNumElts) {
3225     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3226     return;
3227   }
3228 
3229   // Normalize the shuffle vector since mask and vector length don't match.
3230   if (SrcNumElts < MaskNumElts) {
3231     // Mask is longer than the source vectors. We can use concatenate vector to
3232     // make the mask and vectors lengths match.
3233 
3234     if (MaskNumElts % SrcNumElts == 0) {
3235       // Mask length is a multiple of the source vector length.
3236       // Check if the shuffle is some kind of concatenation of the input
3237       // vectors.
3238       unsigned NumConcat = MaskNumElts / SrcNumElts;
3239       bool IsConcat = true;
3240       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3241       for (unsigned i = 0; i != MaskNumElts; ++i) {
3242         int Idx = Mask[i];
3243         if (Idx < 0)
3244           continue;
3245         // Ensure the indices in each SrcVT sized piece are sequential and that
3246         // the same source is used for the whole piece.
3247         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3248             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3249              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3250           IsConcat = false;
3251           break;
3252         }
3253         // Remember which source this index came from.
3254         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3255       }
3256 
3257       // The shuffle is concatenating multiple vectors together. Just emit
3258       // a CONCAT_VECTORS operation.
3259       if (IsConcat) {
3260         SmallVector<SDValue, 8> ConcatOps;
3261         for (auto Src : ConcatSrcs) {
3262           if (Src < 0)
3263             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3264           else if (Src == 0)
3265             ConcatOps.push_back(Src1);
3266           else
3267             ConcatOps.push_back(Src2);
3268         }
3269         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3270         return;
3271       }
3272     }
3273 
3274     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3275     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3276     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3277                                     PaddedMaskNumElts);
3278 
3279     // Pad both vectors with undefs to make them the same length as the mask.
3280     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3281 
3282     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3283     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3284     MOps1[0] = Src1;
3285     MOps2[0] = Src2;
3286 
3287     Src1 = Src1.isUndef()
3288                ? DAG.getUNDEF(PaddedVT)
3289                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3290     Src2 = Src2.isUndef()
3291                ? DAG.getUNDEF(PaddedVT)
3292                : DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3293 
3294     // Readjust mask for new input vector length.
3295     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3296     for (unsigned i = 0; i != MaskNumElts; ++i) {
3297       int Idx = Mask[i];
3298       if (Idx >= (int)SrcNumElts)
3299         Idx -= SrcNumElts - PaddedMaskNumElts;
3300       MappedOps[i] = Idx;
3301     }
3302 
3303     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3304 
3305     // If the concatenated vector was padded, extract a subvector with the
3306     // correct number of elements.
3307     if (MaskNumElts != PaddedMaskNumElts)
3308       Result = DAG.getNode(
3309           ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3310           DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout())));
3311 
3312     setValue(&I, Result);
3313     return;
3314   }
3315 
3316   if (SrcNumElts > MaskNumElts) {
3317     // Analyze the access pattern of the vector to see if we can extract
3318     // two subvectors and do the shuffle.
3319     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3320     bool CanExtract = true;
3321     for (int Idx : Mask) {
3322       unsigned Input = 0;
3323       if (Idx < 0)
3324         continue;
3325 
3326       if (Idx >= (int)SrcNumElts) {
3327         Input = 1;
3328         Idx -= SrcNumElts;
3329       }
3330 
3331       // If all the indices come from the same MaskNumElts sized portion of
3332       // the sources we can use extract. Also make sure the extract wouldn't
3333       // extract past the end of the source.
3334       int NewStartIdx = alignDown(Idx, MaskNumElts);
3335       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3336           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3337         CanExtract = false;
3338       // Make sure we always update StartIdx as we use it to track if all
3339       // elements are undef.
3340       StartIdx[Input] = NewStartIdx;
3341     }
3342 
3343     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3344       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3345       return;
3346     }
3347     if (CanExtract) {
3348       // Extract appropriate subvector and generate a vector shuffle
3349       for (unsigned Input = 0; Input < 2; ++Input) {
3350         SDValue &Src = Input == 0 ? Src1 : Src2;
3351         if (StartIdx[Input] < 0)
3352           Src = DAG.getUNDEF(VT);
3353         else {
3354           Src = DAG.getNode(
3355               ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3356               DAG.getConstant(StartIdx[Input], DL,
3357                               TLI.getVectorIdxTy(DAG.getDataLayout())));
3358         }
3359       }
3360 
3361       // Calculate new mask.
3362       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3363       for (int &Idx : MappedOps) {
3364         if (Idx >= (int)SrcNumElts)
3365           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3366         else if (Idx >= 0)
3367           Idx -= StartIdx[0];
3368       }
3369 
3370       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3371       return;
3372     }
3373   }
3374 
3375   // We can't use either concat vectors or extract subvectors so fall back to
3376   // replacing the shuffle with extract and build vector.
3377   // to insert and build vector.
3378   EVT EltVT = VT.getVectorElementType();
3379   EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
3380   SmallVector<SDValue,8> Ops;
3381   for (int Idx : Mask) {
3382     SDValue Res;
3383 
3384     if (Idx < 0) {
3385       Res = DAG.getUNDEF(EltVT);
3386     } else {
3387       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3388       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3389 
3390       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
3391                         EltVT, Src, DAG.getConstant(Idx, DL, IdxVT));
3392     }
3393 
3394     Ops.push_back(Res);
3395   }
3396 
3397   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3398 }
3399 
3400 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3401   ArrayRef<unsigned> Indices;
3402   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3403     Indices = IV->getIndices();
3404   else
3405     Indices = cast<ConstantExpr>(&I)->getIndices();
3406 
3407   const Value *Op0 = I.getOperand(0);
3408   const Value *Op1 = I.getOperand(1);
3409   Type *AggTy = I.getType();
3410   Type *ValTy = Op1->getType();
3411   bool IntoUndef = isa<UndefValue>(Op0);
3412   bool FromUndef = isa<UndefValue>(Op1);
3413 
3414   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3415 
3416   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3417   SmallVector<EVT, 4> AggValueVTs;
3418   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3419   SmallVector<EVT, 4> ValValueVTs;
3420   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3421 
3422   unsigned NumAggValues = AggValueVTs.size();
3423   unsigned NumValValues = ValValueVTs.size();
3424   SmallVector<SDValue, 4> Values(NumAggValues);
3425 
3426   // Ignore an insertvalue that produces an empty object
3427   if (!NumAggValues) {
3428     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3429     return;
3430   }
3431 
3432   SDValue Agg = getValue(Op0);
3433   unsigned i = 0;
3434   // Copy the beginning value(s) from the original aggregate.
3435   for (; i != LinearIndex; ++i)
3436     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3437                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3438   // Copy values from the inserted value(s).
3439   if (NumValValues) {
3440     SDValue Val = getValue(Op1);
3441     for (; i != LinearIndex + NumValValues; ++i)
3442       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3443                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3444   }
3445   // Copy remaining value(s) from the original aggregate.
3446   for (; i != NumAggValues; ++i)
3447     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3448                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3449 
3450   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3451                            DAG.getVTList(AggValueVTs), Values));
3452 }
3453 
3454 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3455   ArrayRef<unsigned> Indices;
3456   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3457     Indices = EV->getIndices();
3458   else
3459     Indices = cast<ConstantExpr>(&I)->getIndices();
3460 
3461   const Value *Op0 = I.getOperand(0);
3462   Type *AggTy = Op0->getType();
3463   Type *ValTy = I.getType();
3464   bool OutOfUndef = isa<UndefValue>(Op0);
3465 
3466   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3467 
3468   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3469   SmallVector<EVT, 4> ValValueVTs;
3470   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3471 
3472   unsigned NumValValues = ValValueVTs.size();
3473 
3474   // Ignore a extractvalue that produces an empty object
3475   if (!NumValValues) {
3476     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3477     return;
3478   }
3479 
3480   SmallVector<SDValue, 4> Values(NumValValues);
3481 
3482   SDValue Agg = getValue(Op0);
3483   // Copy out the selected value(s).
3484   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3485     Values[i - LinearIndex] =
3486       OutOfUndef ?
3487         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3488         SDValue(Agg.getNode(), Agg.getResNo() + i);
3489 
3490   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3491                            DAG.getVTList(ValValueVTs), Values));
3492 }
3493 
3494 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3495   Value *Op0 = I.getOperand(0);
3496   // Note that the pointer operand may be a vector of pointers. Take the scalar
3497   // element which holds a pointer.
3498   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3499   SDValue N = getValue(Op0);
3500   SDLoc dl = getCurSDLoc();
3501 
3502   // Normalize Vector GEP - all scalar operands should be converted to the
3503   // splat vector.
3504   unsigned VectorWidth = I.getType()->isVectorTy() ?
3505     cast<VectorType>(I.getType())->getVectorNumElements() : 0;
3506 
3507   if (VectorWidth && !N.getValueType().isVector()) {
3508     LLVMContext &Context = *DAG.getContext();
3509     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth);
3510     N = DAG.getSplatBuildVector(VT, dl, N);
3511   }
3512 
3513   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3514        GTI != E; ++GTI) {
3515     const Value *Idx = GTI.getOperand();
3516     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3517       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3518       if (Field) {
3519         // N = N + Offset
3520         uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
3521 
3522         // In an inbounds GEP with an offset that is nonnegative even when
3523         // interpreted as signed, assume there is no unsigned overflow.
3524         SDNodeFlags Flags;
3525         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3526           Flags.setNoUnsignedWrap(true);
3527 
3528         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3529                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3530       }
3531     } else {
3532       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
3533       MVT IdxTy = MVT::getIntegerVT(IdxSize);
3534       APInt ElementSize(IdxSize, DL->getTypeAllocSize(GTI.getIndexedType()));
3535 
3536       // If this is a scalar constant or a splat vector of constants,
3537       // handle it quickly.
3538       const auto *CI = dyn_cast<ConstantInt>(Idx);
3539       if (!CI && isa<ConstantDataVector>(Idx) &&
3540           cast<ConstantDataVector>(Idx)->getSplatValue())
3541         CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue());
3542 
3543       if (CI) {
3544         if (CI->isZero())
3545           continue;
3546         APInt Offs = ElementSize * CI->getValue().sextOrTrunc(IdxSize);
3547         LLVMContext &Context = *DAG.getContext();
3548         SDValue OffsVal = VectorWidth ?
3549           DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorWidth)) :
3550           DAG.getConstant(Offs, dl, IdxTy);
3551 
3552         // In an inbouds GEP with an offset that is nonnegative even when
3553         // interpreted as signed, assume there is no unsigned overflow.
3554         SDNodeFlags Flags;
3555         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3556           Flags.setNoUnsignedWrap(true);
3557 
3558         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3559         continue;
3560       }
3561 
3562       // N = N + Idx * ElementSize;
3563       SDValue IdxN = getValue(Idx);
3564 
3565       if (!IdxN.getValueType().isVector() && VectorWidth) {
3566         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), VectorWidth);
3567         IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3568       }
3569 
3570       // If the index is smaller or larger than intptr_t, truncate or extend
3571       // it.
3572       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3573 
3574       // If this is a multiply by a power of two, turn it into a shl
3575       // immediately.  This is a very common case.
3576       if (ElementSize != 1) {
3577         if (ElementSize.isPowerOf2()) {
3578           unsigned Amt = ElementSize.logBase2();
3579           IdxN = DAG.getNode(ISD::SHL, dl,
3580                              N.getValueType(), IdxN,
3581                              DAG.getConstant(Amt, dl, IdxN.getValueType()));
3582         } else {
3583           SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
3584           IdxN = DAG.getNode(ISD::MUL, dl,
3585                              N.getValueType(), IdxN, Scale);
3586         }
3587       }
3588 
3589       N = DAG.getNode(ISD::ADD, dl,
3590                       N.getValueType(), N, IdxN);
3591     }
3592   }
3593 
3594   setValue(&I, N);
3595 }
3596 
3597 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3598   // If this is a fixed sized alloca in the entry block of the function,
3599   // allocate it statically on the stack.
3600   if (FuncInfo.StaticAllocaMap.count(&I))
3601     return;   // getValue will auto-populate this.
3602 
3603   SDLoc dl = getCurSDLoc();
3604   Type *Ty = I.getAllocatedType();
3605   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3606   auto &DL = DAG.getDataLayout();
3607   uint64_t TySize = DL.getTypeAllocSize(Ty);
3608   unsigned Align =
3609       std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
3610 
3611   SDValue AllocSize = getValue(I.getArraySize());
3612 
3613   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
3614   if (AllocSize.getValueType() != IntPtr)
3615     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
3616 
3617   AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
3618                           AllocSize,
3619                           DAG.getConstant(TySize, dl, IntPtr));
3620 
3621   // Handle alignment.  If the requested alignment is less than or equal to
3622   // the stack alignment, ignore it.  If the size is greater than or equal to
3623   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
3624   unsigned StackAlign =
3625       DAG.getSubtarget().getFrameLowering()->getStackAlignment();
3626   if (Align <= StackAlign)
3627     Align = 0;
3628 
3629   // Round the size of the allocation up to the stack alignment size
3630   // by add SA-1 to the size. This doesn't overflow because we're computing
3631   // an address inside an alloca.
3632   SDNodeFlags Flags;
3633   Flags.setNoUnsignedWrap(true);
3634   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
3635                           DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags);
3636 
3637   // Mask out the low bits for alignment purposes.
3638   AllocSize =
3639       DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
3640                   DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr));
3641 
3642   SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)};
3643   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
3644   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
3645   setValue(&I, DSA);
3646   DAG.setRoot(DSA.getValue(1));
3647 
3648   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
3649 }
3650 
3651 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
3652   if (I.isAtomic())
3653     return visitAtomicLoad(I);
3654 
3655   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3656   const Value *SV = I.getOperand(0);
3657   if (TLI.supportSwiftError()) {
3658     // Swifterror values can come from either a function parameter with
3659     // swifterror attribute or an alloca with swifterror attribute.
3660     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
3661       if (Arg->hasSwiftErrorAttr())
3662         return visitLoadFromSwiftError(I);
3663     }
3664 
3665     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
3666       if (Alloca->isSwiftError())
3667         return visitLoadFromSwiftError(I);
3668     }
3669   }
3670 
3671   SDValue Ptr = getValue(SV);
3672 
3673   Type *Ty = I.getType();
3674 
3675   bool isVolatile = I.isVolatile();
3676   bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3677   bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
3678   bool isDereferenceable = isDereferenceablePointer(SV, DAG.getDataLayout());
3679   unsigned Alignment = I.getAlignment();
3680 
3681   AAMDNodes AAInfo;
3682   I.getAAMetadata(AAInfo);
3683   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3684 
3685   SmallVector<EVT, 4> ValueVTs;
3686   SmallVector<uint64_t, 4> Offsets;
3687   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets);
3688   unsigned NumValues = ValueVTs.size();
3689   if (NumValues == 0)
3690     return;
3691 
3692   SDValue Root;
3693   bool ConstantMemory = false;
3694   if (isVolatile || NumValues > MaxParallelChains)
3695     // Serialize volatile loads with other side effects.
3696     Root = getRoot();
3697   else if (AA && AA->pointsToConstantMemory(MemoryLocation(
3698                SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) {
3699     // Do not serialize (non-volatile) loads of constant memory with anything.
3700     Root = DAG.getEntryNode();
3701     ConstantMemory = true;
3702   } else {
3703     // Do not serialize non-volatile loads against each other.
3704     Root = DAG.getRoot();
3705   }
3706 
3707   SDLoc dl = getCurSDLoc();
3708 
3709   if (isVolatile)
3710     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
3711 
3712   // An aggregate load cannot wrap around the address space, so offsets to its
3713   // parts don't wrap either.
3714   SDNodeFlags Flags;
3715   Flags.setNoUnsignedWrap(true);
3716 
3717   SmallVector<SDValue, 4> Values(NumValues);
3718   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3719   EVT PtrVT = Ptr.getValueType();
3720   unsigned ChainI = 0;
3721   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3722     // Serializing loads here may result in excessive register pressure, and
3723     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3724     // could recover a bit by hoisting nodes upward in the chain by recognizing
3725     // they are side-effect free or do not alias. The optimizer should really
3726     // avoid this case by converting large object/array copies to llvm.memcpy
3727     // (MaxParallelChains should always remain as failsafe).
3728     if (ChainI == MaxParallelChains) {
3729       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3730       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3731                                   makeArrayRef(Chains.data(), ChainI));
3732       Root = Chain;
3733       ChainI = 0;
3734     }
3735     SDValue A = DAG.getNode(ISD::ADD, dl,
3736                             PtrVT, Ptr,
3737                             DAG.getConstant(Offsets[i], dl, PtrVT),
3738                             Flags);
3739     auto MMOFlags = MachineMemOperand::MONone;
3740     if (isVolatile)
3741       MMOFlags |= MachineMemOperand::MOVolatile;
3742     if (isNonTemporal)
3743       MMOFlags |= MachineMemOperand::MONonTemporal;
3744     if (isInvariant)
3745       MMOFlags |= MachineMemOperand::MOInvariant;
3746     if (isDereferenceable)
3747       MMOFlags |= MachineMemOperand::MODereferenceable;
3748     MMOFlags |= TLI.getMMOFlags(I);
3749 
3750     SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, A,
3751                             MachinePointerInfo(SV, Offsets[i]), Alignment,
3752                             MMOFlags, AAInfo, Ranges);
3753 
3754     Values[i] = L;
3755     Chains[ChainI] = L.getValue(1);
3756   }
3757 
3758   if (!ConstantMemory) {
3759     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3760                                 makeArrayRef(Chains.data(), ChainI));
3761     if (isVolatile)
3762       DAG.setRoot(Chain);
3763     else
3764       PendingLoads.push_back(Chain);
3765   }
3766 
3767   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
3768                            DAG.getVTList(ValueVTs), Values));
3769 }
3770 
3771 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
3772   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3773          "call visitStoreToSwiftError when backend supports swifterror");
3774 
3775   SmallVector<EVT, 4> ValueVTs;
3776   SmallVector<uint64_t, 4> Offsets;
3777   const Value *SrcV = I.getOperand(0);
3778   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3779                   SrcV->getType(), ValueVTs, &Offsets);
3780   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3781          "expect a single EVT for swifterror");
3782 
3783   SDValue Src = getValue(SrcV);
3784   // Create a virtual register, then update the virtual register.
3785   unsigned VReg; bool CreatedVReg;
3786   std::tie(VReg, CreatedVReg) = FuncInfo.getOrCreateSwiftErrorVRegDefAt(&I);
3787   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
3788   // Chain can be getRoot or getControlRoot.
3789   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
3790                                       SDValue(Src.getNode(), Src.getResNo()));
3791   DAG.setRoot(CopyNode);
3792   if (CreatedVReg)
3793     FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, I.getOperand(1), VReg);
3794 }
3795 
3796 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
3797   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
3798          "call visitLoadFromSwiftError when backend supports swifterror");
3799 
3800   assert(!I.isVolatile() &&
3801          I.getMetadata(LLVMContext::MD_nontemporal) == nullptr &&
3802          I.getMetadata(LLVMContext::MD_invariant_load) == nullptr &&
3803          "Support volatile, non temporal, invariant for load_from_swift_error");
3804 
3805   const Value *SV = I.getOperand(0);
3806   Type *Ty = I.getType();
3807   AAMDNodes AAInfo;
3808   I.getAAMetadata(AAInfo);
3809   assert((!AA || !AA->pointsToConstantMemory(MemoryLocation(
3810              SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) &&
3811          "load_from_swift_error should not be constant memory");
3812 
3813   SmallVector<EVT, 4> ValueVTs;
3814   SmallVector<uint64_t, 4> Offsets;
3815   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
3816                   ValueVTs, &Offsets);
3817   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
3818          "expect a single EVT for swifterror");
3819 
3820   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
3821   SDValue L = DAG.getCopyFromReg(
3822       getRoot(), getCurSDLoc(),
3823       FuncInfo.getOrCreateSwiftErrorVRegUseAt(&I, FuncInfo.MBB, SV).first,
3824       ValueVTs[0]);
3825 
3826   setValue(&I, L);
3827 }
3828 
3829 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3830   if (I.isAtomic())
3831     return visitAtomicStore(I);
3832 
3833   const Value *SrcV = I.getOperand(0);
3834   const Value *PtrV = I.getOperand(1);
3835 
3836   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3837   if (TLI.supportSwiftError()) {
3838     // Swifterror values can come from either a function parameter with
3839     // swifterror attribute or an alloca with swifterror attribute.
3840     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
3841       if (Arg->hasSwiftErrorAttr())
3842         return visitStoreToSwiftError(I);
3843     }
3844 
3845     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
3846       if (Alloca->isSwiftError())
3847         return visitStoreToSwiftError(I);
3848     }
3849   }
3850 
3851   SmallVector<EVT, 4> ValueVTs;
3852   SmallVector<uint64_t, 4> Offsets;
3853   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
3854                   SrcV->getType(), ValueVTs, &Offsets);
3855   unsigned NumValues = ValueVTs.size();
3856   if (NumValues == 0)
3857     return;
3858 
3859   // Get the lowered operands. Note that we do this after
3860   // checking if NumResults is zero, because with zero results
3861   // the operands won't have values in the map.
3862   SDValue Src = getValue(SrcV);
3863   SDValue Ptr = getValue(PtrV);
3864 
3865   SDValue Root = getRoot();
3866   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
3867   SDLoc dl = getCurSDLoc();
3868   EVT PtrVT = Ptr.getValueType();
3869   unsigned Alignment = I.getAlignment();
3870   AAMDNodes AAInfo;
3871   I.getAAMetadata(AAInfo);
3872 
3873   auto MMOFlags = MachineMemOperand::MONone;
3874   if (I.isVolatile())
3875     MMOFlags |= MachineMemOperand::MOVolatile;
3876   if (I.getMetadata(LLVMContext::MD_nontemporal) != nullptr)
3877     MMOFlags |= MachineMemOperand::MONonTemporal;
3878   MMOFlags |= TLI.getMMOFlags(I);
3879 
3880   // An aggregate load cannot wrap around the address space, so offsets to its
3881   // parts don't wrap either.
3882   SDNodeFlags Flags;
3883   Flags.setNoUnsignedWrap(true);
3884 
3885   unsigned ChainI = 0;
3886   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3887     // See visitLoad comments.
3888     if (ChainI == MaxParallelChains) {
3889       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3890                                   makeArrayRef(Chains.data(), ChainI));
3891       Root = Chain;
3892       ChainI = 0;
3893     }
3894     SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3895                               DAG.getConstant(Offsets[i], dl, PtrVT), Flags);
3896     SDValue St = DAG.getStore(
3897         Root, dl, SDValue(Src.getNode(), Src.getResNo() + i), Add,
3898         MachinePointerInfo(PtrV, Offsets[i]), Alignment, MMOFlags, AAInfo);
3899     Chains[ChainI] = St;
3900   }
3901 
3902   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3903                                   makeArrayRef(Chains.data(), ChainI));
3904   DAG.setRoot(StoreNode);
3905 }
3906 
3907 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
3908                                            bool IsCompressing) {
3909   SDLoc sdl = getCurSDLoc();
3910 
3911   auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3912                            unsigned& Alignment) {
3913     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
3914     Src0 = I.getArgOperand(0);
3915     Ptr = I.getArgOperand(1);
3916     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
3917     Mask = I.getArgOperand(3);
3918   };
3919   auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
3920                            unsigned& Alignment) {
3921     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
3922     Src0 = I.getArgOperand(0);
3923     Ptr = I.getArgOperand(1);
3924     Mask = I.getArgOperand(2);
3925     Alignment = 0;
3926   };
3927 
3928   Value  *PtrOperand, *MaskOperand, *Src0Operand;
3929   unsigned Alignment;
3930   if (IsCompressing)
3931     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3932   else
3933     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
3934 
3935   SDValue Ptr = getValue(PtrOperand);
3936   SDValue Src0 = getValue(Src0Operand);
3937   SDValue Mask = getValue(MaskOperand);
3938 
3939   EVT VT = Src0.getValueType();
3940   if (!Alignment)
3941     Alignment = DAG.getEVTAlignment(VT);
3942 
3943   AAMDNodes AAInfo;
3944   I.getAAMetadata(AAInfo);
3945 
3946   MachineMemOperand *MMO =
3947     DAG.getMachineFunction().
3948     getMachineMemOperand(MachinePointerInfo(PtrOperand),
3949                           MachineMemOperand::MOStore,  VT.getStoreSize(),
3950                           Alignment, AAInfo);
3951   SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3952                                          MMO, false /* Truncating */,
3953                                          IsCompressing);
3954   DAG.setRoot(StoreNode);
3955   setValue(&I, StoreNode);
3956 }
3957 
3958 // Get a uniform base for the Gather/Scatter intrinsic.
3959 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
3960 // We try to represent it as a base pointer + vector of indices.
3961 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
3962 // The first operand of the GEP may be a single pointer or a vector of pointers
3963 // Example:
3964 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
3965 //  or
3966 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
3967 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
3968 //
3969 // When the first GEP operand is a single pointer - it is the uniform base we
3970 // are looking for. If first operand of the GEP is a splat vector - we
3971 // extract the splat value and use it as a uniform base.
3972 // In all other cases the function returns 'false'.
3973 static bool getUniformBase(const Value* &Ptr, SDValue& Base, SDValue& Index,
3974                            SDValue &Scale, SelectionDAGBuilder* SDB) {
3975   SelectionDAG& DAG = SDB->DAG;
3976   LLVMContext &Context = *DAG.getContext();
3977 
3978   assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3979   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
3980   if (!GEP)
3981     return false;
3982 
3983   const Value *GEPPtr = GEP->getPointerOperand();
3984   if (!GEPPtr->getType()->isVectorTy())
3985     Ptr = GEPPtr;
3986   else if (!(Ptr = getSplatValue(GEPPtr)))
3987     return false;
3988 
3989   unsigned FinalIndex = GEP->getNumOperands() - 1;
3990   Value *IndexVal = GEP->getOperand(FinalIndex);
3991 
3992   // Ensure all the other indices are 0.
3993   for (unsigned i = 1; i < FinalIndex; ++i) {
3994     auto *C = dyn_cast<ConstantInt>(GEP->getOperand(i));
3995     if (!C || !C->isZero())
3996       return false;
3997   }
3998 
3999   // The operands of the GEP may be defined in another basic block.
4000   // In this case we'll not find nodes for the operands.
4001   if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal))
4002     return false;
4003 
4004   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4005   const DataLayout &DL = DAG.getDataLayout();
4006   Scale = DAG.getTargetConstant(DL.getTypeAllocSize(GEP->getResultElementType()),
4007                                 SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4008   Base = SDB->getValue(Ptr);
4009   Index = SDB->getValue(IndexVal);
4010 
4011   if (!Index.getValueType().isVector()) {
4012     unsigned GEPWidth = GEP->getType()->getVectorNumElements();
4013     EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth);
4014     Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index);
4015   }
4016   return true;
4017 }
4018 
4019 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4020   SDLoc sdl = getCurSDLoc();
4021 
4022   // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
4023   const Value *Ptr = I.getArgOperand(1);
4024   SDValue Src0 = getValue(I.getArgOperand(0));
4025   SDValue Mask = getValue(I.getArgOperand(3));
4026   EVT VT = Src0.getValueType();
4027   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
4028   if (!Alignment)
4029     Alignment = DAG.getEVTAlignment(VT);
4030   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4031 
4032   AAMDNodes AAInfo;
4033   I.getAAMetadata(AAInfo);
4034 
4035   SDValue Base;
4036   SDValue Index;
4037   SDValue Scale;
4038   const Value *BasePtr = Ptr;
4039   bool UniformBase = getUniformBase(BasePtr, Base, Index, Scale, this);
4040 
4041   const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
4042   MachineMemOperand *MMO = DAG.getMachineFunction().
4043     getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
4044                          MachineMemOperand::MOStore,  VT.getStoreSize(),
4045                          Alignment, AAInfo);
4046   if (!UniformBase) {
4047     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4048     Index = getValue(Ptr);
4049     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4050   }
4051   SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index, Scale };
4052   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4053                                          Ops, MMO);
4054   DAG.setRoot(Scatter);
4055   setValue(&I, Scatter);
4056 }
4057 
4058 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4059   SDLoc sdl = getCurSDLoc();
4060 
4061   auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4062                            unsigned& Alignment) {
4063     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4064     Ptr = I.getArgOperand(0);
4065     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
4066     Mask = I.getArgOperand(2);
4067     Src0 = I.getArgOperand(3);
4068   };
4069   auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4070                            unsigned& Alignment) {
4071     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4072     Ptr = I.getArgOperand(0);
4073     Alignment = 0;
4074     Mask = I.getArgOperand(1);
4075     Src0 = I.getArgOperand(2);
4076   };
4077 
4078   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4079   unsigned Alignment;
4080   if (IsExpanding)
4081     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4082   else
4083     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4084 
4085   SDValue Ptr = getValue(PtrOperand);
4086   SDValue Src0 = getValue(Src0Operand);
4087   SDValue Mask = getValue(MaskOperand);
4088 
4089   EVT VT = Src0.getValueType();
4090   if (!Alignment)
4091     Alignment = DAG.getEVTAlignment(VT);
4092 
4093   AAMDNodes AAInfo;
4094   I.getAAMetadata(AAInfo);
4095   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4096 
4097   // Do not serialize masked loads of constant memory with anything.
4098   bool AddToChain = !AA || !AA->pointsToConstantMemory(MemoryLocation(
4099       PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), AAInfo));
4100   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4101 
4102   MachineMemOperand *MMO =
4103     DAG.getMachineFunction().
4104     getMachineMemOperand(MachinePointerInfo(PtrOperand),
4105                           MachineMemOperand::MOLoad,  VT.getStoreSize(),
4106                           Alignment, AAInfo, Ranges);
4107 
4108   SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
4109                                    ISD::NON_EXTLOAD, IsExpanding);
4110   if (AddToChain)
4111     PendingLoads.push_back(Load.getValue(1));
4112   setValue(&I, Load);
4113 }
4114 
4115 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4116   SDLoc sdl = getCurSDLoc();
4117 
4118   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4119   const Value *Ptr = I.getArgOperand(0);
4120   SDValue Src0 = getValue(I.getArgOperand(3));
4121   SDValue Mask = getValue(I.getArgOperand(2));
4122 
4123   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4124   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4125   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
4126   if (!Alignment)
4127     Alignment = DAG.getEVTAlignment(VT);
4128 
4129   AAMDNodes AAInfo;
4130   I.getAAMetadata(AAInfo);
4131   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4132 
4133   SDValue Root = DAG.getRoot();
4134   SDValue Base;
4135   SDValue Index;
4136   SDValue Scale;
4137   const Value *BasePtr = Ptr;
4138   bool UniformBase = getUniformBase(BasePtr, Base, Index, Scale, this);
4139   bool ConstantMemory = false;
4140   if (UniformBase &&
4141       AA && AA->pointsToConstantMemory(MemoryLocation(
4142           BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()),
4143           AAInfo))) {
4144     // Do not serialize (non-volatile) loads of constant memory with anything.
4145     Root = DAG.getEntryNode();
4146     ConstantMemory = true;
4147   }
4148 
4149   MachineMemOperand *MMO =
4150     DAG.getMachineFunction().
4151     getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
4152                          MachineMemOperand::MOLoad,  VT.getStoreSize(),
4153                          Alignment, AAInfo, Ranges);
4154 
4155   if (!UniformBase) {
4156     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4157     Index = getValue(Ptr);
4158     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4159   }
4160   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4161   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4162                                        Ops, MMO);
4163 
4164   SDValue OutChain = Gather.getValue(1);
4165   if (!ConstantMemory)
4166     PendingLoads.push_back(OutChain);
4167   setValue(&I, Gather);
4168 }
4169 
4170 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4171   SDLoc dl = getCurSDLoc();
4172   AtomicOrdering SuccessOrder = I.getSuccessOrdering();
4173   AtomicOrdering FailureOrder = I.getFailureOrdering();
4174   SyncScope::ID SSID = I.getSyncScopeID();
4175 
4176   SDValue InChain = getRoot();
4177 
4178   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4179   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4180   SDValue L = DAG.getAtomicCmpSwap(
4181       ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
4182       getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
4183       getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
4184       /*Alignment=*/ 0, SuccessOrder, FailureOrder, SSID);
4185 
4186   SDValue OutChain = L.getValue(2);
4187 
4188   setValue(&I, L);
4189   DAG.setRoot(OutChain);
4190 }
4191 
4192 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4193   SDLoc dl = getCurSDLoc();
4194   ISD::NodeType NT;
4195   switch (I.getOperation()) {
4196   default: llvm_unreachable("Unknown atomicrmw operation");
4197   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4198   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4199   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4200   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4201   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4202   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4203   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4204   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4205   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4206   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4207   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4208   }
4209   AtomicOrdering Order = I.getOrdering();
4210   SyncScope::ID SSID = I.getSyncScopeID();
4211 
4212   SDValue InChain = getRoot();
4213 
4214   SDValue L =
4215     DAG.getAtomic(NT, dl,
4216                   getValue(I.getValOperand()).getSimpleValueType(),
4217                   InChain,
4218                   getValue(I.getPointerOperand()),
4219                   getValue(I.getValOperand()),
4220                   I.getPointerOperand(),
4221                   /* Alignment=*/ 0, Order, SSID);
4222 
4223   SDValue OutChain = L.getValue(1);
4224 
4225   setValue(&I, L);
4226   DAG.setRoot(OutChain);
4227 }
4228 
4229 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4230   SDLoc dl = getCurSDLoc();
4231   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4232   SDValue Ops[3];
4233   Ops[0] = getRoot();
4234   Ops[1] = DAG.getConstant((unsigned)I.getOrdering(), dl,
4235                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4236   Ops[2] = DAG.getConstant(I.getSyncScopeID(), dl,
4237                            TLI.getFenceOperandTy(DAG.getDataLayout()));
4238   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4239 }
4240 
4241 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4242   SDLoc dl = getCurSDLoc();
4243   AtomicOrdering Order = I.getOrdering();
4244   SyncScope::ID SSID = I.getSyncScopeID();
4245 
4246   SDValue InChain = getRoot();
4247 
4248   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4249   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4250 
4251   if (!TLI.supportsUnalignedAtomics() &&
4252       I.getAlignment() < VT.getStoreSize())
4253     report_fatal_error("Cannot generate unaligned atomic load");
4254 
4255   MachineMemOperand *MMO =
4256       DAG.getMachineFunction().
4257       getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
4258                            MachineMemOperand::MOVolatile |
4259                            MachineMemOperand::MOLoad,
4260                            VT.getStoreSize(),
4261                            I.getAlignment() ? I.getAlignment() :
4262                                               DAG.getEVTAlignment(VT),
4263                            AAMDNodes(), nullptr, SSID, Order);
4264 
4265   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4266   SDValue L =
4267       DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
4268                     getValue(I.getPointerOperand()), MMO);
4269 
4270   SDValue OutChain = L.getValue(1);
4271 
4272   setValue(&I, L);
4273   DAG.setRoot(OutChain);
4274 }
4275 
4276 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4277   SDLoc dl = getCurSDLoc();
4278 
4279   AtomicOrdering Order = I.getOrdering();
4280   SyncScope::ID SSID = I.getSyncScopeID();
4281 
4282   SDValue InChain = getRoot();
4283 
4284   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4285   EVT VT =
4286       TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4287 
4288   if (I.getAlignment() < VT.getStoreSize())
4289     report_fatal_error("Cannot generate unaligned atomic store");
4290 
4291   SDValue OutChain =
4292     DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
4293                   InChain,
4294                   getValue(I.getPointerOperand()),
4295                   getValue(I.getValueOperand()),
4296                   I.getPointerOperand(), I.getAlignment(),
4297                   Order, SSID);
4298 
4299   DAG.setRoot(OutChain);
4300 }
4301 
4302 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4303 /// node.
4304 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4305                                                unsigned Intrinsic) {
4306   // Ignore the callsite's attributes. A specific call site may be marked with
4307   // readnone, but the lowering code will expect the chain based on the
4308   // definition.
4309   const Function *F = I.getCalledFunction();
4310   bool HasChain = !F->doesNotAccessMemory();
4311   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4312 
4313   // Build the operand list.
4314   SmallVector<SDValue, 8> Ops;
4315   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4316     if (OnlyLoad) {
4317       // We don't need to serialize loads against other loads.
4318       Ops.push_back(DAG.getRoot());
4319     } else {
4320       Ops.push_back(getRoot());
4321     }
4322   }
4323 
4324   // Info is set by getTgtMemInstrinsic
4325   TargetLowering::IntrinsicInfo Info;
4326   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4327   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4328                                                DAG.getMachineFunction(),
4329                                                Intrinsic);
4330 
4331   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4332   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4333       Info.opc == ISD::INTRINSIC_W_CHAIN)
4334     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4335                                         TLI.getPointerTy(DAG.getDataLayout())));
4336 
4337   // Add all operands of the call to the operand list.
4338   for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
4339     SDValue Op = getValue(I.getArgOperand(i));
4340     Ops.push_back(Op);
4341   }
4342 
4343   SmallVector<EVT, 4> ValueVTs;
4344   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4345 
4346   if (HasChain)
4347     ValueVTs.push_back(MVT::Other);
4348 
4349   SDVTList VTs = DAG.getVTList(ValueVTs);
4350 
4351   // Create the node.
4352   SDValue Result;
4353   if (IsTgtIntrinsic) {
4354     // This is target intrinsic that touches memory
4355     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs,
4356       Ops, Info.memVT,
4357       MachinePointerInfo(Info.ptrVal, Info.offset), Info.align,
4358       Info.flags, Info.size);
4359   } else if (!HasChain) {
4360     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4361   } else if (!I.getType()->isVoidTy()) {
4362     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4363   } else {
4364     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4365   }
4366 
4367   if (HasChain) {
4368     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4369     if (OnlyLoad)
4370       PendingLoads.push_back(Chain);
4371     else
4372       DAG.setRoot(Chain);
4373   }
4374 
4375   if (!I.getType()->isVoidTy()) {
4376     if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
4377       EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
4378       Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
4379     } else
4380       Result = lowerRangeToAssertZExt(DAG, I, Result);
4381 
4382     setValue(&I, Result);
4383   }
4384 }
4385 
4386 /// GetSignificand - Get the significand and build it into a floating-point
4387 /// number with exponent of 1:
4388 ///
4389 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4390 ///
4391 /// where Op is the hexadecimal representation of floating point value.
4392 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4393   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4394                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4395   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4396                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4397   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4398 }
4399 
4400 /// GetExponent - Get the exponent:
4401 ///
4402 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4403 ///
4404 /// where Op is the hexadecimal representation of floating point value.
4405 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4406                            const TargetLowering &TLI, const SDLoc &dl) {
4407   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4408                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4409   SDValue t1 = DAG.getNode(
4410       ISD::SRL, dl, MVT::i32, t0,
4411       DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
4412   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4413                            DAG.getConstant(127, dl, MVT::i32));
4414   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4415 }
4416 
4417 /// getF32Constant - Get 32-bit floating point constant.
4418 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4419                               const SDLoc &dl) {
4420   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4421                            MVT::f32);
4422 }
4423 
4424 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4425                                        SelectionDAG &DAG) {
4426   // TODO: What fast-math-flags should be set on the floating-point nodes?
4427 
4428   //   IntegerPartOfX = ((int32_t)(t0);
4429   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4430 
4431   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4432   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4433   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4434 
4435   //   IntegerPartOfX <<= 23;
4436   IntegerPartOfX = DAG.getNode(
4437       ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4438       DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
4439                                   DAG.getDataLayout())));
4440 
4441   SDValue TwoToFractionalPartOfX;
4442   if (LimitFloatPrecision <= 6) {
4443     // For floating-point precision of 6:
4444     //
4445     //   TwoToFractionalPartOfX =
4446     //     0.997535578f +
4447     //       (0.735607626f + 0.252464424f * x) * x;
4448     //
4449     // error 0.0144103317, which is 6 bits
4450     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4451                              getF32Constant(DAG, 0x3e814304, dl));
4452     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4453                              getF32Constant(DAG, 0x3f3c50c8, dl));
4454     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4455     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4456                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4457   } else if (LimitFloatPrecision <= 12) {
4458     // For floating-point precision of 12:
4459     //
4460     //   TwoToFractionalPartOfX =
4461     //     0.999892986f +
4462     //       (0.696457318f +
4463     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4464     //
4465     // error 0.000107046256, which is 13 to 14 bits
4466     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4467                              getF32Constant(DAG, 0x3da235e3, dl));
4468     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4469                              getF32Constant(DAG, 0x3e65b8f3, dl));
4470     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4471     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4472                              getF32Constant(DAG, 0x3f324b07, dl));
4473     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4474     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4475                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4476   } else { // LimitFloatPrecision <= 18
4477     // For floating-point precision of 18:
4478     //
4479     //   TwoToFractionalPartOfX =
4480     //     0.999999982f +
4481     //       (0.693148872f +
4482     //         (0.240227044f +
4483     //           (0.554906021e-1f +
4484     //             (0.961591928e-2f +
4485     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4486     // error 2.47208000*10^(-7), which is better than 18 bits
4487     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4488                              getF32Constant(DAG, 0x3924b03e, dl));
4489     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4490                              getF32Constant(DAG, 0x3ab24b87, dl));
4491     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4492     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4493                              getF32Constant(DAG, 0x3c1d8c17, dl));
4494     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4495     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4496                              getF32Constant(DAG, 0x3d634a1d, dl));
4497     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4498     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4499                              getF32Constant(DAG, 0x3e75fe14, dl));
4500     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4501     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4502                               getF32Constant(DAG, 0x3f317234, dl));
4503     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4504     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4505                                          getF32Constant(DAG, 0x3f800000, dl));
4506   }
4507 
4508   // Add the exponent into the result in integer domain.
4509   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4510   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4511                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4512 }
4513 
4514 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
4515 /// limited-precision mode.
4516 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4517                          const TargetLowering &TLI) {
4518   if (Op.getValueType() == MVT::f32 &&
4519       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4520 
4521     // Put the exponent in the right bit position for later addition to the
4522     // final result:
4523     //
4524     //   #define LOG2OFe 1.4426950f
4525     //   t0 = Op * LOG2OFe
4526 
4527     // TODO: What fast-math-flags should be set here?
4528     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
4529                              getF32Constant(DAG, 0x3fb8aa3b, dl));
4530     return getLimitedPrecisionExp2(t0, dl, DAG);
4531   }
4532 
4533   // No special expansion.
4534   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
4535 }
4536 
4537 /// expandLog - Lower a log intrinsic. Handles the special sequences for
4538 /// limited-precision mode.
4539 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4540                          const TargetLowering &TLI) {
4541   // TODO: What fast-math-flags should be set on the floating-point nodes?
4542 
4543   if (Op.getValueType() == MVT::f32 &&
4544       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4545     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4546 
4547     // Scale the exponent by log(2) [0.69314718f].
4548     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4549     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4550                                         getF32Constant(DAG, 0x3f317218, dl));
4551 
4552     // Get the significand and build it into a floating-point number with
4553     // exponent of 1.
4554     SDValue X = GetSignificand(DAG, Op1, dl);
4555 
4556     SDValue LogOfMantissa;
4557     if (LimitFloatPrecision <= 6) {
4558       // For floating-point precision of 6:
4559       //
4560       //   LogofMantissa =
4561       //     -1.1609546f +
4562       //       (1.4034025f - 0.23903021f * x) * x;
4563       //
4564       // error 0.0034276066, which is better than 8 bits
4565       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4566                                getF32Constant(DAG, 0xbe74c456, dl));
4567       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4568                                getF32Constant(DAG, 0x3fb3a2b1, dl));
4569       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4570       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4571                                   getF32Constant(DAG, 0x3f949a29, dl));
4572     } else if (LimitFloatPrecision <= 12) {
4573       // For floating-point precision of 12:
4574       //
4575       //   LogOfMantissa =
4576       //     -1.7417939f +
4577       //       (2.8212026f +
4578       //         (-1.4699568f +
4579       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4580       //
4581       // error 0.000061011436, which is 14 bits
4582       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4583                                getF32Constant(DAG, 0xbd67b6d6, dl));
4584       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4585                                getF32Constant(DAG, 0x3ee4f4b8, dl));
4586       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4587       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4588                                getF32Constant(DAG, 0x3fbc278b, dl));
4589       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4590       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4591                                getF32Constant(DAG, 0x40348e95, dl));
4592       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4593       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4594                                   getF32Constant(DAG, 0x3fdef31a, dl));
4595     } else { // LimitFloatPrecision <= 18
4596       // For floating-point precision of 18:
4597       //
4598       //   LogOfMantissa =
4599       //     -2.1072184f +
4600       //       (4.2372794f +
4601       //         (-3.7029485f +
4602       //           (2.2781945f +
4603       //             (-0.87823314f +
4604       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4605       //
4606       // error 0.0000023660568, which is better than 18 bits
4607       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4608                                getF32Constant(DAG, 0xbc91e5ac, dl));
4609       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4610                                getF32Constant(DAG, 0x3e4350aa, dl));
4611       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4612       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4613                                getF32Constant(DAG, 0x3f60d3e3, dl));
4614       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4615       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4616                                getF32Constant(DAG, 0x4011cdf0, dl));
4617       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4618       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4619                                getF32Constant(DAG, 0x406cfd1c, dl));
4620       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4621       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4622                                getF32Constant(DAG, 0x408797cb, dl));
4623       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4624       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4625                                   getF32Constant(DAG, 0x4006dcab, dl));
4626     }
4627 
4628     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
4629   }
4630 
4631   // No special expansion.
4632   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
4633 }
4634 
4635 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
4636 /// limited-precision mode.
4637 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4638                           const TargetLowering &TLI) {
4639   // TODO: What fast-math-flags should be set on the floating-point nodes?
4640 
4641   if (Op.getValueType() == MVT::f32 &&
4642       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4643     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4644 
4645     // Get the exponent.
4646     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
4647 
4648     // Get the significand and build it into a floating-point number with
4649     // exponent of 1.
4650     SDValue X = GetSignificand(DAG, Op1, dl);
4651 
4652     // Different possible minimax approximations of significand in
4653     // floating-point for various degrees of accuracy over [1,2].
4654     SDValue Log2ofMantissa;
4655     if (LimitFloatPrecision <= 6) {
4656       // For floating-point precision of 6:
4657       //
4658       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4659       //
4660       // error 0.0049451742, which is more than 7 bits
4661       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4662                                getF32Constant(DAG, 0xbeb08fe0, dl));
4663       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4664                                getF32Constant(DAG, 0x40019463, dl));
4665       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4666       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4667                                    getF32Constant(DAG, 0x3fd6633d, dl));
4668     } else if (LimitFloatPrecision <= 12) {
4669       // For floating-point precision of 12:
4670       //
4671       //   Log2ofMantissa =
4672       //     -2.51285454f +
4673       //       (4.07009056f +
4674       //         (-2.12067489f +
4675       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
4676       //
4677       // error 0.0000876136000, which is better than 13 bits
4678       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4679                                getF32Constant(DAG, 0xbda7262e, dl));
4680       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4681                                getF32Constant(DAG, 0x3f25280b, dl));
4682       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4683       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4684                                getF32Constant(DAG, 0x4007b923, dl));
4685       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4686       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4687                                getF32Constant(DAG, 0x40823e2f, dl));
4688       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4689       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4690                                    getF32Constant(DAG, 0x4020d29c, dl));
4691     } else { // LimitFloatPrecision <= 18
4692       // For floating-point precision of 18:
4693       //
4694       //   Log2ofMantissa =
4695       //     -3.0400495f +
4696       //       (6.1129976f +
4697       //         (-5.3420409f +
4698       //           (3.2865683f +
4699       //             (-1.2669343f +
4700       //               (0.27515199f -
4701       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4702       //
4703       // error 0.0000018516, which is better than 18 bits
4704       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4705                                getF32Constant(DAG, 0xbcd2769e, dl));
4706       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4707                                getF32Constant(DAG, 0x3e8ce0b9, dl));
4708       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4709       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4710                                getF32Constant(DAG, 0x3fa22ae7, dl));
4711       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4712       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4713                                getF32Constant(DAG, 0x40525723, dl));
4714       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4715       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4716                                getF32Constant(DAG, 0x40aaf200, dl));
4717       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4718       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4719                                getF32Constant(DAG, 0x40c39dad, dl));
4720       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4721       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4722                                    getF32Constant(DAG, 0x4042902c, dl));
4723     }
4724 
4725     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
4726   }
4727 
4728   // No special expansion.
4729   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
4730 }
4731 
4732 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
4733 /// limited-precision mode.
4734 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4735                            const TargetLowering &TLI) {
4736   // TODO: What fast-math-flags should be set on the floating-point nodes?
4737 
4738   if (Op.getValueType() == MVT::f32 &&
4739       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4740     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
4741 
4742     // Scale the exponent by log10(2) [0.30102999f].
4743     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
4744     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
4745                                         getF32Constant(DAG, 0x3e9a209a, dl));
4746 
4747     // Get the significand and build it into a floating-point number with
4748     // exponent of 1.
4749     SDValue X = GetSignificand(DAG, Op1, dl);
4750 
4751     SDValue Log10ofMantissa;
4752     if (LimitFloatPrecision <= 6) {
4753       // For floating-point precision of 6:
4754       //
4755       //   Log10ofMantissa =
4756       //     -0.50419619f +
4757       //       (0.60948995f - 0.10380950f * x) * x;
4758       //
4759       // error 0.0014886165, which is 6 bits
4760       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4761                                getF32Constant(DAG, 0xbdd49a13, dl));
4762       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
4763                                getF32Constant(DAG, 0x3f1c0789, dl));
4764       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4765       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4766                                     getF32Constant(DAG, 0x3f011300, dl));
4767     } else if (LimitFloatPrecision <= 12) {
4768       // For floating-point precision of 12:
4769       //
4770       //   Log10ofMantissa =
4771       //     -0.64831180f +
4772       //       (0.91751397f +
4773       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4774       //
4775       // error 0.00019228036, which is better than 12 bits
4776       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4777                                getF32Constant(DAG, 0x3d431f31, dl));
4778       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4779                                getF32Constant(DAG, 0x3ea21fb2, dl));
4780       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4781       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4782                                getF32Constant(DAG, 0x3f6ae232, dl));
4783       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4784       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4785                                     getF32Constant(DAG, 0x3f25f7c3, dl));
4786     } else { // LimitFloatPrecision <= 18
4787       // For floating-point precision of 18:
4788       //
4789       //   Log10ofMantissa =
4790       //     -0.84299375f +
4791       //       (1.5327582f +
4792       //         (-1.0688956f +
4793       //           (0.49102474f +
4794       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4795       //
4796       // error 0.0000037995730, which is better than 18 bits
4797       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4798                                getF32Constant(DAG, 0x3c5d51ce, dl));
4799       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
4800                                getF32Constant(DAG, 0x3e00685a, dl));
4801       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4802       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4803                                getF32Constant(DAG, 0x3efb6798, dl));
4804       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4805       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4806                                getF32Constant(DAG, 0x3f88d192, dl));
4807       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4808       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4809                                getF32Constant(DAG, 0x3fc4316c, dl));
4810       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4811       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4812                                     getF32Constant(DAG, 0x3f57ce70, dl));
4813     }
4814 
4815     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
4816   }
4817 
4818   // No special expansion.
4819   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
4820 }
4821 
4822 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4823 /// limited-precision mode.
4824 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
4825                           const TargetLowering &TLI) {
4826   if (Op.getValueType() == MVT::f32 &&
4827       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4828     return getLimitedPrecisionExp2(Op, dl, DAG);
4829 
4830   // No special expansion.
4831   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
4832 }
4833 
4834 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
4835 /// limited-precision mode with x == 10.0f.
4836 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
4837                          SelectionDAG &DAG, const TargetLowering &TLI) {
4838   bool IsExp10 = false;
4839   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
4840       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4841     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4842       APFloat Ten(10.0f);
4843       IsExp10 = LHSC->isExactlyValue(Ten);
4844     }
4845   }
4846 
4847   // TODO: What fast-math-flags should be set on the FMUL node?
4848   if (IsExp10) {
4849     // Put the exponent in the right bit position for later addition to the
4850     // final result:
4851     //
4852     //   #define LOG2OF10 3.3219281f
4853     //   t0 = Op * LOG2OF10;
4854     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
4855                              getF32Constant(DAG, 0x40549a78, dl));
4856     return getLimitedPrecisionExp2(t0, dl, DAG);
4857   }
4858 
4859   // No special expansion.
4860   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
4861 }
4862 
4863 /// ExpandPowI - Expand a llvm.powi intrinsic.
4864 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
4865                           SelectionDAG &DAG) {
4866   // If RHS is a constant, we can expand this out to a multiplication tree,
4867   // otherwise we end up lowering to a call to __powidf2 (for example).  When
4868   // optimizing for size, we only want to do this if the expansion would produce
4869   // a small number of multiplies, otherwise we do the full expansion.
4870   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4871     // Get the exponent as a positive value.
4872     unsigned Val = RHSC->getSExtValue();
4873     if ((int)Val < 0) Val = -Val;
4874 
4875     // powi(x, 0) -> 1.0
4876     if (Val == 0)
4877       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
4878 
4879     const Function &F = DAG.getMachineFunction().getFunction();
4880     if (!F.optForSize() ||
4881         // If optimizing for size, don't insert too many multiplies.
4882         // This inserts up to 5 multiplies.
4883         countPopulation(Val) + Log2_32(Val) < 7) {
4884       // We use the simple binary decomposition method to generate the multiply
4885       // sequence.  There are more optimal ways to do this (for example,
4886       // powi(x,15) generates one more multiply than it should), but this has
4887       // the benefit of being both really simple and much better than a libcall.
4888       SDValue Res;  // Logically starts equal to 1.0
4889       SDValue CurSquare = LHS;
4890       // TODO: Intrinsics should have fast-math-flags that propagate to these
4891       // nodes.
4892       while (Val) {
4893         if (Val & 1) {
4894           if (Res.getNode())
4895             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4896           else
4897             Res = CurSquare;  // 1.0*CurSquare.
4898         }
4899 
4900         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4901                                 CurSquare, CurSquare);
4902         Val >>= 1;
4903       }
4904 
4905       // If the original was negative, invert the result, producing 1/(x*x*x).
4906       if (RHSC->getSExtValue() < 0)
4907         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4908                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
4909       return Res;
4910     }
4911   }
4912 
4913   // Otherwise, expand to a libcall.
4914   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4915 }
4916 
4917 // getUnderlyingArgReg - Find underlying register used for a truncated or
4918 // bitcasted argument.
4919 static unsigned getUnderlyingArgReg(const SDValue &N) {
4920   switch (N.getOpcode()) {
4921   case ISD::CopyFromReg:
4922     return cast<RegisterSDNode>(N.getOperand(1))->getReg();
4923   case ISD::BITCAST:
4924   case ISD::AssertZext:
4925   case ISD::AssertSext:
4926   case ISD::TRUNCATE:
4927     return getUnderlyingArgReg(N.getOperand(0));
4928   default:
4929     return 0;
4930   }
4931 }
4932 
4933 /// If the DbgValueInst is a dbg_value of a function argument, create the
4934 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
4935 /// instruction selection, they will be inserted to the entry BB.
4936 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
4937     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
4938     DILocation *DL, bool IsDbgDeclare, const SDValue &N) {
4939   const Argument *Arg = dyn_cast<Argument>(V);
4940   if (!Arg)
4941     return false;
4942 
4943   MachineFunction &MF = DAG.getMachineFunction();
4944   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4945 
4946   bool IsIndirect = false;
4947   Optional<MachineOperand> Op;
4948   // Some arguments' frame index is recorded during argument lowering.
4949   int FI = FuncInfo.getArgumentFrameIndex(Arg);
4950   if (FI != std::numeric_limits<int>::max())
4951     Op = MachineOperand::CreateFI(FI);
4952 
4953   if (!Op && N.getNode()) {
4954     unsigned Reg = getUnderlyingArgReg(N);
4955     if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
4956       MachineRegisterInfo &RegInfo = MF.getRegInfo();
4957       unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4958       if (PR)
4959         Reg = PR;
4960     }
4961     if (Reg) {
4962       Op = MachineOperand::CreateReg(Reg, false);
4963       IsIndirect = IsDbgDeclare;
4964     }
4965   }
4966 
4967   if (!Op && N.getNode())
4968     // Check if frame index is available.
4969     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
4970       if (FrameIndexSDNode *FINode =
4971           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4972         Op = MachineOperand::CreateFI(FINode->getIndex());
4973 
4974   if (!Op) {
4975     // Check if ValueMap has reg number.
4976     DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
4977     if (VMI != FuncInfo.ValueMap.end()) {
4978       const auto &TLI = DAG.getTargetLoweringInfo();
4979       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
4980                        V->getType(), getABIRegCopyCC(V));
4981       if (RFV.occupiesMultipleRegs()) {
4982         unsigned Offset = 0;
4983         for (auto RegAndSize : RFV.getRegsAndSizes()) {
4984           Op = MachineOperand::CreateReg(RegAndSize.first, false);
4985           auto FragmentExpr = DIExpression::createFragmentExpression(
4986               Expr, Offset, RegAndSize.second);
4987           if (!FragmentExpr)
4988             continue;
4989           FuncInfo.ArgDbgValues.push_back(
4990               BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare,
4991                       Op->getReg(), Variable, *FragmentExpr));
4992           Offset += RegAndSize.second;
4993         }
4994         return true;
4995       }
4996       Op = MachineOperand::CreateReg(VMI->second, false);
4997       IsIndirect = IsDbgDeclare;
4998     }
4999   }
5000 
5001   if (!Op)
5002     return false;
5003 
5004   assert(Variable->isValidLocationForIntrinsic(DL) &&
5005          "Expected inlined-at fields to agree");
5006   IsIndirect = (Op->isReg()) ? IsIndirect : true;
5007   FuncInfo.ArgDbgValues.push_back(
5008       BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
5009               *Op, Variable, Expr));
5010 
5011   return true;
5012 }
5013 
5014 /// Return the appropriate SDDbgValue based on N.
5015 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
5016                                              DILocalVariable *Variable,
5017                                              DIExpression *Expr,
5018                                              const DebugLoc &dl,
5019                                              unsigned DbgSDNodeOrder) {
5020   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
5021     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
5022     // stack slot locations.
5023     //
5024     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
5025     // debug values here after optimization:
5026     //
5027     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
5028     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
5029     //
5030     // Both describe the direct values of their associated variables.
5031     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
5032                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5033   }
5034   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
5035                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5036 }
5037 
5038 // VisualStudio defines setjmp as _setjmp
5039 #if defined(_MSC_VER) && defined(setjmp) && \
5040                          !defined(setjmp_undefined_for_msvc)
5041 #  pragma push_macro("setjmp")
5042 #  undef setjmp
5043 #  define setjmp_undefined_for_msvc
5044 #endif
5045 
5046 /// Lower the call to the specified intrinsic function. If we want to emit this
5047 /// as a call to a named external function, return the name. Otherwise, lower it
5048 /// and return null.
5049 const char *
5050 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
5051   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5052   SDLoc sdl = getCurSDLoc();
5053   DebugLoc dl = getCurDebugLoc();
5054   SDValue Res;
5055 
5056   switch (Intrinsic) {
5057   default:
5058     // By default, turn this into a target intrinsic node.
5059     visitTargetIntrinsic(I, Intrinsic);
5060     return nullptr;
5061   case Intrinsic::vastart:  visitVAStart(I); return nullptr;
5062   case Intrinsic::vaend:    visitVAEnd(I); return nullptr;
5063   case Intrinsic::vacopy:   visitVACopy(I); return nullptr;
5064   case Intrinsic::returnaddress:
5065     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
5066                              TLI.getPointerTy(DAG.getDataLayout()),
5067                              getValue(I.getArgOperand(0))));
5068     return nullptr;
5069   case Intrinsic::addressofreturnaddress:
5070     setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
5071                              TLI.getPointerTy(DAG.getDataLayout())));
5072     return nullptr;
5073   case Intrinsic::sponentry:
5074     setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl,
5075                              TLI.getPointerTy(DAG.getDataLayout())));
5076     return nullptr;
5077   case Intrinsic::frameaddress:
5078     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
5079                              TLI.getPointerTy(DAG.getDataLayout()),
5080                              getValue(I.getArgOperand(0))));
5081     return nullptr;
5082   case Intrinsic::read_register: {
5083     Value *Reg = I.getArgOperand(0);
5084     SDValue Chain = getRoot();
5085     SDValue RegName =
5086         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5087     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5088     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
5089       DAG.getVTList(VT, MVT::Other), Chain, RegName);
5090     setValue(&I, Res);
5091     DAG.setRoot(Res.getValue(1));
5092     return nullptr;
5093   }
5094   case Intrinsic::write_register: {
5095     Value *Reg = I.getArgOperand(0);
5096     Value *RegValue = I.getArgOperand(1);
5097     SDValue Chain = getRoot();
5098     SDValue RegName =
5099         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5100     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
5101                             RegName, getValue(RegValue)));
5102     return nullptr;
5103   }
5104   case Intrinsic::setjmp:
5105     return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
5106   case Intrinsic::longjmp:
5107     return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
5108   case Intrinsic::memcpy: {
5109     const auto &MCI = cast<MemCpyInst>(I);
5110     SDValue Op1 = getValue(I.getArgOperand(0));
5111     SDValue Op2 = getValue(I.getArgOperand(1));
5112     SDValue Op3 = getValue(I.getArgOperand(2));
5113     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5114     unsigned DstAlign = std::max<unsigned>(MCI.getDestAlignment(), 1);
5115     unsigned SrcAlign = std::max<unsigned>(MCI.getSourceAlignment(), 1);
5116     unsigned Align = MinAlign(DstAlign, SrcAlign);
5117     bool isVol = MCI.isVolatile();
5118     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5119     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5120     // node.
5121     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5122                                false, isTC,
5123                                MachinePointerInfo(I.getArgOperand(0)),
5124                                MachinePointerInfo(I.getArgOperand(1)));
5125     updateDAGForMaybeTailCall(MC);
5126     return nullptr;
5127   }
5128   case Intrinsic::memset: {
5129     const auto &MSI = cast<MemSetInst>(I);
5130     SDValue Op1 = getValue(I.getArgOperand(0));
5131     SDValue Op2 = getValue(I.getArgOperand(1));
5132     SDValue Op3 = getValue(I.getArgOperand(2));
5133     // @llvm.memset defines 0 and 1 to both mean no alignment.
5134     unsigned Align = std::max<unsigned>(MSI.getDestAlignment(), 1);
5135     bool isVol = MSI.isVolatile();
5136     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5137     SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5138                                isTC, MachinePointerInfo(I.getArgOperand(0)));
5139     updateDAGForMaybeTailCall(MS);
5140     return nullptr;
5141   }
5142   case Intrinsic::memmove: {
5143     const auto &MMI = cast<MemMoveInst>(I);
5144     SDValue Op1 = getValue(I.getArgOperand(0));
5145     SDValue Op2 = getValue(I.getArgOperand(1));
5146     SDValue Op3 = getValue(I.getArgOperand(2));
5147     // @llvm.memmove defines 0 and 1 to both mean no alignment.
5148     unsigned DstAlign = std::max<unsigned>(MMI.getDestAlignment(), 1);
5149     unsigned SrcAlign = std::max<unsigned>(MMI.getSourceAlignment(), 1);
5150     unsigned Align = MinAlign(DstAlign, SrcAlign);
5151     bool isVol = MMI.isVolatile();
5152     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5153     // FIXME: Support passing different dest/src alignments to the memmove DAG
5154     // node.
5155     SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
5156                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5157                                 MachinePointerInfo(I.getArgOperand(1)));
5158     updateDAGForMaybeTailCall(MM);
5159     return nullptr;
5160   }
5161   case Intrinsic::memcpy_element_unordered_atomic: {
5162     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5163     SDValue Dst = getValue(MI.getRawDest());
5164     SDValue Src = getValue(MI.getRawSource());
5165     SDValue Length = getValue(MI.getLength());
5166 
5167     unsigned DstAlign = MI.getDestAlignment();
5168     unsigned SrcAlign = MI.getSourceAlignment();
5169     Type *LengthTy = MI.getLength()->getType();
5170     unsigned ElemSz = MI.getElementSizeInBytes();
5171     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5172     SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src,
5173                                      SrcAlign, Length, LengthTy, ElemSz, isTC,
5174                                      MachinePointerInfo(MI.getRawDest()),
5175                                      MachinePointerInfo(MI.getRawSource()));
5176     updateDAGForMaybeTailCall(MC);
5177     return nullptr;
5178   }
5179   case Intrinsic::memmove_element_unordered_atomic: {
5180     auto &MI = cast<AtomicMemMoveInst>(I);
5181     SDValue Dst = getValue(MI.getRawDest());
5182     SDValue Src = getValue(MI.getRawSource());
5183     SDValue Length = getValue(MI.getLength());
5184 
5185     unsigned DstAlign = MI.getDestAlignment();
5186     unsigned SrcAlign = MI.getSourceAlignment();
5187     Type *LengthTy = MI.getLength()->getType();
5188     unsigned ElemSz = MI.getElementSizeInBytes();
5189     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5190     SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src,
5191                                       SrcAlign, Length, LengthTy, ElemSz, isTC,
5192                                       MachinePointerInfo(MI.getRawDest()),
5193                                       MachinePointerInfo(MI.getRawSource()));
5194     updateDAGForMaybeTailCall(MC);
5195     return nullptr;
5196   }
5197   case Intrinsic::memset_element_unordered_atomic: {
5198     auto &MI = cast<AtomicMemSetInst>(I);
5199     SDValue Dst = getValue(MI.getRawDest());
5200     SDValue Val = getValue(MI.getValue());
5201     SDValue Length = getValue(MI.getLength());
5202 
5203     unsigned DstAlign = MI.getDestAlignment();
5204     Type *LengthTy = MI.getLength()->getType();
5205     unsigned ElemSz = MI.getElementSizeInBytes();
5206     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5207     SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length,
5208                                      LengthTy, ElemSz, isTC,
5209                                      MachinePointerInfo(MI.getRawDest()));
5210     updateDAGForMaybeTailCall(MC);
5211     return nullptr;
5212   }
5213   case Intrinsic::dbg_addr:
5214   case Intrinsic::dbg_declare: {
5215     const auto &DI = cast<DbgVariableIntrinsic>(I);
5216     DILocalVariable *Variable = DI.getVariable();
5217     DIExpression *Expression = DI.getExpression();
5218     dropDanglingDebugInfo(Variable, Expression);
5219     assert(Variable && "Missing variable");
5220 
5221     // Check if address has undef value.
5222     const Value *Address = DI.getVariableLocation();
5223     if (!Address || isa<UndefValue>(Address) ||
5224         (Address->use_empty() && !isa<Argument>(Address))) {
5225       LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5226       return nullptr;
5227     }
5228 
5229     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
5230 
5231     // Check if this variable can be described by a frame index, typically
5232     // either as a static alloca or a byval parameter.
5233     int FI = std::numeric_limits<int>::max();
5234     if (const auto *AI =
5235             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
5236       if (AI->isStaticAlloca()) {
5237         auto I = FuncInfo.StaticAllocaMap.find(AI);
5238         if (I != FuncInfo.StaticAllocaMap.end())
5239           FI = I->second;
5240       }
5241     } else if (const auto *Arg = dyn_cast<Argument>(
5242                    Address->stripInBoundsConstantOffsets())) {
5243       FI = FuncInfo.getArgumentFrameIndex(Arg);
5244     }
5245 
5246     // llvm.dbg.addr is control dependent and always generates indirect
5247     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
5248     // the MachineFunction variable table.
5249     if (FI != std::numeric_limits<int>::max()) {
5250       if (Intrinsic == Intrinsic::dbg_addr) {
5251         SDDbgValue *SDV = DAG.getFrameIndexDbgValue(
5252             Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder);
5253         DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter);
5254       }
5255       return nullptr;
5256     }
5257 
5258     SDValue &N = NodeMap[Address];
5259     if (!N.getNode() && isa<Argument>(Address))
5260       // Check unused arguments map.
5261       N = UnusedArgNodeMap[Address];
5262     SDDbgValue *SDV;
5263     if (N.getNode()) {
5264       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
5265         Address = BCI->getOperand(0);
5266       // Parameters are handled specially.
5267       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
5268       if (isParameter && FINode) {
5269         // Byval parameter. We have a frame index at this point.
5270         SDV =
5271             DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
5272                                       /*IsIndirect*/ true, dl, SDNodeOrder);
5273       } else if (isa<Argument>(Address)) {
5274         // Address is an argument, so try to emit its dbg value using
5275         // virtual register info from the FuncInfo.ValueMap.
5276         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N);
5277         return nullptr;
5278       } else {
5279         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
5280                               true, dl, SDNodeOrder);
5281       }
5282       DAG.AddDbgValue(SDV, N.getNode(), isParameter);
5283     } else {
5284       // If Address is an argument then try to emit its dbg value using
5285       // virtual register info from the FuncInfo.ValueMap.
5286       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true,
5287                                     N)) {
5288         LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5289       }
5290     }
5291     return nullptr;
5292   }
5293   case Intrinsic::dbg_label: {
5294     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
5295     DILabel *Label = DI.getLabel();
5296     assert(Label && "Missing label");
5297 
5298     SDDbgLabel *SDV;
5299     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
5300     DAG.AddDbgLabel(SDV);
5301     return nullptr;
5302   }
5303   case Intrinsic::dbg_value: {
5304     const DbgValueInst &DI = cast<DbgValueInst>(I);
5305     assert(DI.getVariable() && "Missing variable");
5306 
5307     DILocalVariable *Variable = DI.getVariable();
5308     DIExpression *Expression = DI.getExpression();
5309     dropDanglingDebugInfo(Variable, Expression);
5310     const Value *V = DI.getValue();
5311     if (!V)
5312       return nullptr;
5313 
5314     SDDbgValue *SDV;
5315     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
5316       SDV = DAG.getConstantDbgValue(Variable, Expression, V, dl, SDNodeOrder);
5317       DAG.AddDbgValue(SDV, nullptr, false);
5318       return nullptr;
5319     }
5320 
5321     // Do not use getValue() in here; we don't want to generate code at
5322     // this point if it hasn't been done yet.
5323     SDValue N = NodeMap[V];
5324     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
5325       N = UnusedArgNodeMap[V];
5326     if (N.getNode()) {
5327       if (EmitFuncArgumentDbgValue(V, Variable, Expression, dl, false, N))
5328         return nullptr;
5329       SDV = getDbgValue(N, Variable, Expression, dl, SDNodeOrder);
5330       DAG.AddDbgValue(SDV, N.getNode(), false);
5331       return nullptr;
5332     }
5333 
5334     // PHI nodes have already been selected, so we should know which VReg that
5335     // is assigns to already.
5336     if (isa<PHINode>(V)) {
5337       auto VMI = FuncInfo.ValueMap.find(V);
5338       if (VMI != FuncInfo.ValueMap.end()) {
5339         unsigned Reg = VMI->second;
5340         // The PHI node may be split up into several MI PHI nodes (in
5341         // FunctionLoweringInfo::set).
5342         RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
5343                          V->getType(), None);
5344         if (RFV.occupiesMultipleRegs()) {
5345           unsigned Offset = 0;
5346           unsigned BitsToDescribe = 0;
5347           if (auto VarSize = Variable->getSizeInBits())
5348             BitsToDescribe = *VarSize;
5349           if (auto Fragment = Expression->getFragmentInfo())
5350             BitsToDescribe = Fragment->SizeInBits;
5351           for (auto RegAndSize : RFV.getRegsAndSizes()) {
5352             unsigned RegisterSize = RegAndSize.second;
5353             // Bail out if all bits are described already.
5354             if (Offset >= BitsToDescribe)
5355               break;
5356             unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
5357                 ? BitsToDescribe - Offset
5358                 : RegisterSize;
5359             auto FragmentExpr = DIExpression::createFragmentExpression(
5360                 Expression, Offset, FragmentSize);
5361             if (!FragmentExpr)
5362                 continue;
5363             SDV = DAG.getVRegDbgValue(Variable, *FragmentExpr, RegAndSize.first,
5364                                       false, dl, SDNodeOrder);
5365             DAG.AddDbgValue(SDV, nullptr, false);
5366             Offset += RegisterSize;
5367           }
5368         } else {
5369           SDV = DAG.getVRegDbgValue(Variable, Expression, Reg, false, dl,
5370                                     SDNodeOrder);
5371           DAG.AddDbgValue(SDV, nullptr, false);
5372         }
5373         return nullptr;
5374       }
5375     }
5376 
5377     // TODO: When we get here we will either drop the dbg.value completely, or
5378     // we try to move it forward by letting it dangle for awhile. So we should
5379     // probably add an extra DbgValue to the DAG here, with a reference to
5380     // "noreg", to indicate that we have lost the debug location for the
5381     // variable.
5382 
5383     if (!V->use_empty() ) {
5384       // Do not call getValue(V) yet, as we don't want to generate code.
5385       // Remember it for later.
5386       DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder);
5387       return nullptr;
5388     }
5389 
5390     LLVM_DEBUG(dbgs() << "Dropping debug location info for:\n  " << DI << "\n");
5391     LLVM_DEBUG(dbgs() << "  Last seen at:\n    " << *V << "\n");
5392     return nullptr;
5393   }
5394 
5395   case Intrinsic::eh_typeid_for: {
5396     // Find the type id for the given typeinfo.
5397     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
5398     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
5399     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
5400     setValue(&I, Res);
5401     return nullptr;
5402   }
5403 
5404   case Intrinsic::eh_return_i32:
5405   case Intrinsic::eh_return_i64:
5406     DAG.getMachineFunction().setCallsEHReturn(true);
5407     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
5408                             MVT::Other,
5409                             getControlRoot(),
5410                             getValue(I.getArgOperand(0)),
5411                             getValue(I.getArgOperand(1))));
5412     return nullptr;
5413   case Intrinsic::eh_unwind_init:
5414     DAG.getMachineFunction().setCallsUnwindInit(true);
5415     return nullptr;
5416   case Intrinsic::eh_dwarf_cfa:
5417     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
5418                              TLI.getPointerTy(DAG.getDataLayout()),
5419                              getValue(I.getArgOperand(0))));
5420     return nullptr;
5421   case Intrinsic::eh_sjlj_callsite: {
5422     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5423     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
5424     assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
5425     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
5426 
5427     MMI.setCurrentCallSite(CI->getZExtValue());
5428     return nullptr;
5429   }
5430   case Intrinsic::eh_sjlj_functioncontext: {
5431     // Get and store the index of the function context.
5432     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
5433     AllocaInst *FnCtx =
5434       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
5435     int FI = FuncInfo.StaticAllocaMap[FnCtx];
5436     MFI.setFunctionContextIndex(FI);
5437     return nullptr;
5438   }
5439   case Intrinsic::eh_sjlj_setjmp: {
5440     SDValue Ops[2];
5441     Ops[0] = getRoot();
5442     Ops[1] = getValue(I.getArgOperand(0));
5443     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
5444                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
5445     setValue(&I, Op.getValue(0));
5446     DAG.setRoot(Op.getValue(1));
5447     return nullptr;
5448   }
5449   case Intrinsic::eh_sjlj_longjmp:
5450     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
5451                             getRoot(), getValue(I.getArgOperand(0))));
5452     return nullptr;
5453   case Intrinsic::eh_sjlj_setup_dispatch:
5454     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
5455                             getRoot()));
5456     return nullptr;
5457   case Intrinsic::masked_gather:
5458     visitMaskedGather(I);
5459     return nullptr;
5460   case Intrinsic::masked_load:
5461     visitMaskedLoad(I);
5462     return nullptr;
5463   case Intrinsic::masked_scatter:
5464     visitMaskedScatter(I);
5465     return nullptr;
5466   case Intrinsic::masked_store:
5467     visitMaskedStore(I);
5468     return nullptr;
5469   case Intrinsic::masked_expandload:
5470     visitMaskedLoad(I, true /* IsExpanding */);
5471     return nullptr;
5472   case Intrinsic::masked_compressstore:
5473     visitMaskedStore(I, true /* IsCompressing */);
5474     return nullptr;
5475   case Intrinsic::x86_mmx_pslli_w:
5476   case Intrinsic::x86_mmx_pslli_d:
5477   case Intrinsic::x86_mmx_pslli_q:
5478   case Intrinsic::x86_mmx_psrli_w:
5479   case Intrinsic::x86_mmx_psrli_d:
5480   case Intrinsic::x86_mmx_psrli_q:
5481   case Intrinsic::x86_mmx_psrai_w:
5482   case Intrinsic::x86_mmx_psrai_d: {
5483     SDValue ShAmt = getValue(I.getArgOperand(1));
5484     if (isa<ConstantSDNode>(ShAmt)) {
5485       visitTargetIntrinsic(I, Intrinsic);
5486       return nullptr;
5487     }
5488     unsigned NewIntrinsic = 0;
5489     EVT ShAmtVT = MVT::v2i32;
5490     switch (Intrinsic) {
5491     case Intrinsic::x86_mmx_pslli_w:
5492       NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5493       break;
5494     case Intrinsic::x86_mmx_pslli_d:
5495       NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5496       break;
5497     case Intrinsic::x86_mmx_pslli_q:
5498       NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5499       break;
5500     case Intrinsic::x86_mmx_psrli_w:
5501       NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5502       break;
5503     case Intrinsic::x86_mmx_psrli_d:
5504       NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5505       break;
5506     case Intrinsic::x86_mmx_psrli_q:
5507       NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5508       break;
5509     case Intrinsic::x86_mmx_psrai_w:
5510       NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5511       break;
5512     case Intrinsic::x86_mmx_psrai_d:
5513       NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5514       break;
5515     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5516     }
5517 
5518     // The vector shift intrinsics with scalars uses 32b shift amounts but
5519     // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5520     // to be zero.
5521     // We must do this early because v2i32 is not a legal type.
5522     SDValue ShOps[2];
5523     ShOps[0] = ShAmt;
5524     ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
5525     ShAmt =  DAG.getBuildVector(ShAmtVT, sdl, ShOps);
5526     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5527     ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5528     Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
5529                        DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
5530                        getValue(I.getArgOperand(0)), ShAmt);
5531     setValue(&I, Res);
5532     return nullptr;
5533   }
5534   case Intrinsic::powi:
5535     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
5536                             getValue(I.getArgOperand(1)), DAG));
5537     return nullptr;
5538   case Intrinsic::log:
5539     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5540     return nullptr;
5541   case Intrinsic::log2:
5542     setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5543     return nullptr;
5544   case Intrinsic::log10:
5545     setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5546     return nullptr;
5547   case Intrinsic::exp:
5548     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5549     return nullptr;
5550   case Intrinsic::exp2:
5551     setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
5552     return nullptr;
5553   case Intrinsic::pow:
5554     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
5555                            getValue(I.getArgOperand(1)), DAG, TLI));
5556     return nullptr;
5557   case Intrinsic::sqrt:
5558   case Intrinsic::fabs:
5559   case Intrinsic::sin:
5560   case Intrinsic::cos:
5561   case Intrinsic::floor:
5562   case Intrinsic::ceil:
5563   case Intrinsic::trunc:
5564   case Intrinsic::rint:
5565   case Intrinsic::nearbyint:
5566   case Intrinsic::round:
5567   case Intrinsic::canonicalize: {
5568     unsigned Opcode;
5569     switch (Intrinsic) {
5570     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
5571     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
5572     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
5573     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
5574     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
5575     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
5576     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
5577     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
5578     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
5579     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
5580     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
5581     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
5582     }
5583 
5584     setValue(&I, DAG.getNode(Opcode, sdl,
5585                              getValue(I.getArgOperand(0)).getValueType(),
5586                              getValue(I.getArgOperand(0))));
5587     return nullptr;
5588   }
5589   case Intrinsic::minnum: {
5590     auto VT = getValue(I.getArgOperand(0)).getValueType();
5591     unsigned Opc =
5592         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)
5593             ? ISD::FMINIMUM
5594             : ISD::FMINNUM;
5595     setValue(&I, DAG.getNode(Opc, sdl, VT,
5596                              getValue(I.getArgOperand(0)),
5597                              getValue(I.getArgOperand(1))));
5598     return nullptr;
5599   }
5600   case Intrinsic::maxnum: {
5601     auto VT = getValue(I.getArgOperand(0)).getValueType();
5602     unsigned Opc =
5603         I.hasNoNaNs() && TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)
5604             ? ISD::FMAXIMUM
5605             : ISD::FMAXNUM;
5606     setValue(&I, DAG.getNode(Opc, sdl, VT,
5607                              getValue(I.getArgOperand(0)),
5608                              getValue(I.getArgOperand(1))));
5609     return nullptr;
5610   }
5611   case Intrinsic::minimum:
5612     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
5613                              getValue(I.getArgOperand(0)).getValueType(),
5614                              getValue(I.getArgOperand(0)),
5615                              getValue(I.getArgOperand(1))));
5616     return nullptr;
5617   case Intrinsic::maximum:
5618     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
5619                              getValue(I.getArgOperand(0)).getValueType(),
5620                              getValue(I.getArgOperand(0)),
5621                              getValue(I.getArgOperand(1))));
5622     return nullptr;
5623   case Intrinsic::copysign:
5624     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5625                              getValue(I.getArgOperand(0)).getValueType(),
5626                              getValue(I.getArgOperand(0)),
5627                              getValue(I.getArgOperand(1))));
5628     return nullptr;
5629   case Intrinsic::fma:
5630     setValue(&I, DAG.getNode(ISD::FMA, sdl,
5631                              getValue(I.getArgOperand(0)).getValueType(),
5632                              getValue(I.getArgOperand(0)),
5633                              getValue(I.getArgOperand(1)),
5634                              getValue(I.getArgOperand(2))));
5635     return nullptr;
5636   case Intrinsic::experimental_constrained_fadd:
5637   case Intrinsic::experimental_constrained_fsub:
5638   case Intrinsic::experimental_constrained_fmul:
5639   case Intrinsic::experimental_constrained_fdiv:
5640   case Intrinsic::experimental_constrained_frem:
5641   case Intrinsic::experimental_constrained_fma:
5642   case Intrinsic::experimental_constrained_sqrt:
5643   case Intrinsic::experimental_constrained_pow:
5644   case Intrinsic::experimental_constrained_powi:
5645   case Intrinsic::experimental_constrained_sin:
5646   case Intrinsic::experimental_constrained_cos:
5647   case Intrinsic::experimental_constrained_exp:
5648   case Intrinsic::experimental_constrained_exp2:
5649   case Intrinsic::experimental_constrained_log:
5650   case Intrinsic::experimental_constrained_log10:
5651   case Intrinsic::experimental_constrained_log2:
5652   case Intrinsic::experimental_constrained_rint:
5653   case Intrinsic::experimental_constrained_nearbyint:
5654   case Intrinsic::experimental_constrained_maxnum:
5655   case Intrinsic::experimental_constrained_minnum:
5656   case Intrinsic::experimental_constrained_ceil:
5657   case Intrinsic::experimental_constrained_floor:
5658   case Intrinsic::experimental_constrained_round:
5659   case Intrinsic::experimental_constrained_trunc:
5660     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
5661     return nullptr;
5662   case Intrinsic::fmuladd: {
5663     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5664     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
5665         TLI.isFMAFasterThanFMulAndFAdd(VT)) {
5666       setValue(&I, DAG.getNode(ISD::FMA, sdl,
5667                                getValue(I.getArgOperand(0)).getValueType(),
5668                                getValue(I.getArgOperand(0)),
5669                                getValue(I.getArgOperand(1)),
5670                                getValue(I.getArgOperand(2))));
5671     } else {
5672       // TODO: Intrinsic calls should have fast-math-flags.
5673       SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
5674                                 getValue(I.getArgOperand(0)).getValueType(),
5675                                 getValue(I.getArgOperand(0)),
5676                                 getValue(I.getArgOperand(1)));
5677       SDValue Add = DAG.getNode(ISD::FADD, sdl,
5678                                 getValue(I.getArgOperand(0)).getValueType(),
5679                                 Mul,
5680                                 getValue(I.getArgOperand(2)));
5681       setValue(&I, Add);
5682     }
5683     return nullptr;
5684   }
5685   case Intrinsic::convert_to_fp16:
5686     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5687                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5688                                          getValue(I.getArgOperand(0)),
5689                                          DAG.getTargetConstant(0, sdl,
5690                                                                MVT::i32))));
5691     return nullptr;
5692   case Intrinsic::convert_from_fp16:
5693     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
5694                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
5695                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5696                                          getValue(I.getArgOperand(0)))));
5697     return nullptr;
5698   case Intrinsic::pcmarker: {
5699     SDValue Tmp = getValue(I.getArgOperand(0));
5700     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
5701     return nullptr;
5702   }
5703   case Intrinsic::readcyclecounter: {
5704     SDValue Op = getRoot();
5705     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
5706                       DAG.getVTList(MVT::i64, MVT::Other), Op);
5707     setValue(&I, Res);
5708     DAG.setRoot(Res.getValue(1));
5709     return nullptr;
5710   }
5711   case Intrinsic::bitreverse:
5712     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
5713                              getValue(I.getArgOperand(0)).getValueType(),
5714                              getValue(I.getArgOperand(0))));
5715     return nullptr;
5716   case Intrinsic::bswap:
5717     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
5718                              getValue(I.getArgOperand(0)).getValueType(),
5719                              getValue(I.getArgOperand(0))));
5720     return nullptr;
5721   case Intrinsic::cttz: {
5722     SDValue Arg = getValue(I.getArgOperand(0));
5723     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5724     EVT Ty = Arg.getValueType();
5725     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5726                              sdl, Ty, Arg));
5727     return nullptr;
5728   }
5729   case Intrinsic::ctlz: {
5730     SDValue Arg = getValue(I.getArgOperand(0));
5731     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
5732     EVT Ty = Arg.getValueType();
5733     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5734                              sdl, Ty, Arg));
5735     return nullptr;
5736   }
5737   case Intrinsic::ctpop: {
5738     SDValue Arg = getValue(I.getArgOperand(0));
5739     EVT Ty = Arg.getValueType();
5740     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
5741     return nullptr;
5742   }
5743   case Intrinsic::fshl:
5744   case Intrinsic::fshr: {
5745     bool IsFSHL = Intrinsic == Intrinsic::fshl;
5746     SDValue X = getValue(I.getArgOperand(0));
5747     SDValue Y = getValue(I.getArgOperand(1));
5748     SDValue Z = getValue(I.getArgOperand(2));
5749     EVT VT = X.getValueType();
5750     SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT);
5751     SDValue Zero = DAG.getConstant(0, sdl, VT);
5752     SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC);
5753 
5754     // When X == Y, this is rotate. If the data type has a power-of-2 size, we
5755     // avoid the select that is necessary in the general case to filter out
5756     // the 0-shift possibility that leads to UB.
5757     if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) {
5758       // TODO: This should also be done if the operation is custom, but we have
5759       // to make sure targets are handling the modulo shift amount as expected.
5760       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
5761       if (TLI.isOperationLegal(RotateOpcode, VT)) {
5762         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
5763         return nullptr;
5764       }
5765 
5766       // Some targets only rotate one way. Try the opposite direction.
5767       RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL;
5768       if (TLI.isOperationLegal(RotateOpcode, VT)) {
5769         // Negate the shift amount because it is safe to ignore the high bits.
5770         SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
5771         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt));
5772         return nullptr;
5773       }
5774 
5775       // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW))
5776       // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW))
5777       SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
5778       SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC);
5779       SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt);
5780       SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt);
5781       setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY));
5782       return nullptr;
5783     }
5784 
5785     // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW)))
5786     // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW))
5787     SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt);
5788     SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt);
5789     SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt);
5790     SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY);
5791 
5792     // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth,
5793     // and that is undefined. We must compare and select to avoid UB.
5794     EVT CCVT = MVT::i1;
5795     if (VT.isVector())
5796       CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements());
5797 
5798     // For fshl, 0-shift returns the 1st arg (X).
5799     // For fshr, 0-shift returns the 2nd arg (Y).
5800     SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ);
5801     setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or));
5802     return nullptr;
5803   }
5804   case Intrinsic::sadd_sat: {
5805     SDValue Op1 = getValue(I.getArgOperand(0));
5806     SDValue Op2 = getValue(I.getArgOperand(1));
5807     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
5808     return nullptr;
5809   }
5810   case Intrinsic::uadd_sat: {
5811     SDValue Op1 = getValue(I.getArgOperand(0));
5812     SDValue Op2 = getValue(I.getArgOperand(1));
5813     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
5814     return nullptr;
5815   }
5816   case Intrinsic::ssub_sat: {
5817     SDValue Op1 = getValue(I.getArgOperand(0));
5818     SDValue Op2 = getValue(I.getArgOperand(1));
5819     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
5820     return nullptr;
5821   }
5822   case Intrinsic::usub_sat: {
5823     SDValue Op1 = getValue(I.getArgOperand(0));
5824     SDValue Op2 = getValue(I.getArgOperand(1));
5825     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
5826     return nullptr;
5827   }
5828   case Intrinsic::stacksave: {
5829     SDValue Op = getRoot();
5830     Res = DAG.getNode(
5831         ISD::STACKSAVE, sdl,
5832         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
5833     setValue(&I, Res);
5834     DAG.setRoot(Res.getValue(1));
5835     return nullptr;
5836   }
5837   case Intrinsic::stackrestore:
5838     Res = getValue(I.getArgOperand(0));
5839     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
5840     return nullptr;
5841   case Intrinsic::get_dynamic_area_offset: {
5842     SDValue Op = getRoot();
5843     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5844     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
5845     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
5846     // target.
5847     if (PtrTy != ResTy)
5848       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
5849                          " intrinsic!");
5850     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
5851                       Op);
5852     DAG.setRoot(Op);
5853     setValue(&I, Res);
5854     return nullptr;
5855   }
5856   case Intrinsic::stackguard: {
5857     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5858     MachineFunction &MF = DAG.getMachineFunction();
5859     const Module &M = *MF.getFunction().getParent();
5860     SDValue Chain = getRoot();
5861     if (TLI.useLoadStackGuardNode()) {
5862       Res = getLoadStackGuard(DAG, sdl, Chain);
5863     } else {
5864       const Value *Global = TLI.getSDagStackGuard(M);
5865       unsigned Align = DL->getPrefTypeAlignment(Global->getType());
5866       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
5867                         MachinePointerInfo(Global, 0), Align,
5868                         MachineMemOperand::MOVolatile);
5869     }
5870     if (TLI.useStackGuardXorFP())
5871       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
5872     DAG.setRoot(Chain);
5873     setValue(&I, Res);
5874     return nullptr;
5875   }
5876   case Intrinsic::stackprotector: {
5877     // Emit code into the DAG to store the stack guard onto the stack.
5878     MachineFunction &MF = DAG.getMachineFunction();
5879     MachineFrameInfo &MFI = MF.getFrameInfo();
5880     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
5881     SDValue Src, Chain = getRoot();
5882 
5883     if (TLI.useLoadStackGuardNode())
5884       Src = getLoadStackGuard(DAG, sdl, Chain);
5885     else
5886       Src = getValue(I.getArgOperand(0));   // The guard's value.
5887 
5888     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
5889 
5890     int FI = FuncInfo.StaticAllocaMap[Slot];
5891     MFI.setStackProtectorIndex(FI);
5892 
5893     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5894 
5895     // Store the stack protector onto the stack.
5896     Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
5897                                                  DAG.getMachineFunction(), FI),
5898                        /* Alignment = */ 0, MachineMemOperand::MOVolatile);
5899     setValue(&I, Res);
5900     DAG.setRoot(Res);
5901     return nullptr;
5902   }
5903   case Intrinsic::objectsize: {
5904     // If we don't know by now, we're never going to know.
5905     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
5906 
5907     assert(CI && "Non-constant type in __builtin_object_size?");
5908 
5909     SDValue Arg = getValue(I.getCalledValue());
5910     EVT Ty = Arg.getValueType();
5911 
5912     if (CI->isZero())
5913       Res = DAG.getConstant(-1ULL, sdl, Ty);
5914     else
5915       Res = DAG.getConstant(0, sdl, Ty);
5916 
5917     setValue(&I, Res);
5918     return nullptr;
5919   }
5920 
5921   case Intrinsic::is_constant:
5922     // If this wasn't constant-folded away by now, then it's not a
5923     // constant.
5924     setValue(&I, DAG.getConstant(0, sdl, MVT::i1));
5925     return nullptr;
5926 
5927   case Intrinsic::annotation:
5928   case Intrinsic::ptr_annotation:
5929   case Intrinsic::launder_invariant_group:
5930   case Intrinsic::strip_invariant_group:
5931     // Drop the intrinsic, but forward the value
5932     setValue(&I, getValue(I.getOperand(0)));
5933     return nullptr;
5934   case Intrinsic::assume:
5935   case Intrinsic::var_annotation:
5936   case Intrinsic::sideeffect:
5937     // Discard annotate attributes, assumptions, and artificial side-effects.
5938     return nullptr;
5939 
5940   case Intrinsic::codeview_annotation: {
5941     // Emit a label associated with this metadata.
5942     MachineFunction &MF = DAG.getMachineFunction();
5943     MCSymbol *Label =
5944         MF.getMMI().getContext().createTempSymbol("annotation", true);
5945     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
5946     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
5947     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
5948     DAG.setRoot(Res);
5949     return nullptr;
5950   }
5951 
5952   case Intrinsic::init_trampoline: {
5953     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
5954 
5955     SDValue Ops[6];
5956     Ops[0] = getRoot();
5957     Ops[1] = getValue(I.getArgOperand(0));
5958     Ops[2] = getValue(I.getArgOperand(1));
5959     Ops[3] = getValue(I.getArgOperand(2));
5960     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
5961     Ops[5] = DAG.getSrcValue(F);
5962 
5963     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
5964 
5965     DAG.setRoot(Res);
5966     return nullptr;
5967   }
5968   case Intrinsic::adjust_trampoline:
5969     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
5970                              TLI.getPointerTy(DAG.getDataLayout()),
5971                              getValue(I.getArgOperand(0))));
5972     return nullptr;
5973   case Intrinsic::gcroot: {
5974     assert(DAG.getMachineFunction().getFunction().hasGC() &&
5975            "only valid in functions with gc specified, enforced by Verifier");
5976     assert(GFI && "implied by previous");
5977     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
5978     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
5979 
5980     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5981     GFI->addStackRoot(FI->getIndex(), TypeMap);
5982     return nullptr;
5983   }
5984   case Intrinsic::gcread:
5985   case Intrinsic::gcwrite:
5986     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
5987   case Intrinsic::flt_rounds:
5988     setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
5989     return nullptr;
5990 
5991   case Intrinsic::expect:
5992     // Just replace __builtin_expect(exp, c) with EXP.
5993     setValue(&I, getValue(I.getArgOperand(0)));
5994     return nullptr;
5995 
5996   case Intrinsic::debugtrap:
5997   case Intrinsic::trap: {
5998     StringRef TrapFuncName =
5999         I.getAttributes()
6000             .getAttribute(AttributeList::FunctionIndex, "trap-func-name")
6001             .getValueAsString();
6002     if (TrapFuncName.empty()) {
6003       ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
6004         ISD::TRAP : ISD::DEBUGTRAP;
6005       DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
6006       return nullptr;
6007     }
6008     TargetLowering::ArgListTy Args;
6009 
6010     TargetLowering::CallLoweringInfo CLI(DAG);
6011     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
6012         CallingConv::C, I.getType(),
6013         DAG.getExternalSymbol(TrapFuncName.data(),
6014                               TLI.getPointerTy(DAG.getDataLayout())),
6015         std::move(Args));
6016 
6017     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6018     DAG.setRoot(Result.second);
6019     return nullptr;
6020   }
6021 
6022   case Intrinsic::uadd_with_overflow:
6023   case Intrinsic::sadd_with_overflow:
6024   case Intrinsic::usub_with_overflow:
6025   case Intrinsic::ssub_with_overflow:
6026   case Intrinsic::umul_with_overflow:
6027   case Intrinsic::smul_with_overflow: {
6028     ISD::NodeType Op;
6029     switch (Intrinsic) {
6030     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6031     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
6032     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
6033     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
6034     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
6035     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
6036     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
6037     }
6038     SDValue Op1 = getValue(I.getArgOperand(0));
6039     SDValue Op2 = getValue(I.getArgOperand(1));
6040 
6041     SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
6042     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
6043     return nullptr;
6044   }
6045   case Intrinsic::prefetch: {
6046     SDValue Ops[5];
6047     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6048     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
6049     Ops[0] = DAG.getRoot();
6050     Ops[1] = getValue(I.getArgOperand(0));
6051     Ops[2] = getValue(I.getArgOperand(1));
6052     Ops[3] = getValue(I.getArgOperand(2));
6053     Ops[4] = getValue(I.getArgOperand(3));
6054     SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
6055                                              DAG.getVTList(MVT::Other), Ops,
6056                                              EVT::getIntegerVT(*Context, 8),
6057                                              MachinePointerInfo(I.getArgOperand(0)),
6058                                              0, /* align */
6059                                              Flags);
6060 
6061     // Chain the prefetch in parallell with any pending loads, to stay out of
6062     // the way of later optimizations.
6063     PendingLoads.push_back(Result);
6064     Result = getRoot();
6065     DAG.setRoot(Result);
6066     return nullptr;
6067   }
6068   case Intrinsic::lifetime_start:
6069   case Intrinsic::lifetime_end: {
6070     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
6071     // Stack coloring is not enabled in O0, discard region information.
6072     if (TM.getOptLevel() == CodeGenOpt::None)
6073       return nullptr;
6074 
6075     SmallVector<Value *, 4> Allocas;
6076     GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
6077 
6078     for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
6079            E = Allocas.end(); Object != E; ++Object) {
6080       AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
6081 
6082       // Could not find an Alloca.
6083       if (!LifetimeObject)
6084         continue;
6085 
6086       // First check that the Alloca is static, otherwise it won't have a
6087       // valid frame index.
6088       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
6089       if (SI == FuncInfo.StaticAllocaMap.end())
6090         return nullptr;
6091 
6092       int FI = SI->second;
6093 
6094       SDValue Ops[2];
6095       Ops[0] = getRoot();
6096       Ops[1] =
6097           DAG.getFrameIndex(FI, TLI.getFrameIndexTy(DAG.getDataLayout()), true);
6098       unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
6099 
6100       Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
6101       DAG.setRoot(Res);
6102     }
6103     return nullptr;
6104   }
6105   case Intrinsic::invariant_start:
6106     // Discard region information.
6107     setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
6108     return nullptr;
6109   case Intrinsic::invariant_end:
6110     // Discard region information.
6111     return nullptr;
6112   case Intrinsic::clear_cache:
6113     return TLI.getClearCacheBuiltinName();
6114   case Intrinsic::donothing:
6115     // ignore
6116     return nullptr;
6117   case Intrinsic::experimental_stackmap:
6118     visitStackmap(I);
6119     return nullptr;
6120   case Intrinsic::experimental_patchpoint_void:
6121   case Intrinsic::experimental_patchpoint_i64:
6122     visitPatchpoint(&I);
6123     return nullptr;
6124   case Intrinsic::experimental_gc_statepoint:
6125     LowerStatepoint(ImmutableStatepoint(&I));
6126     return nullptr;
6127   case Intrinsic::experimental_gc_result:
6128     visitGCResult(cast<GCResultInst>(I));
6129     return nullptr;
6130   case Intrinsic::experimental_gc_relocate:
6131     visitGCRelocate(cast<GCRelocateInst>(I));
6132     return nullptr;
6133   case Intrinsic::instrprof_increment:
6134     llvm_unreachable("instrprof failed to lower an increment");
6135   case Intrinsic::instrprof_value_profile:
6136     llvm_unreachable("instrprof failed to lower a value profiling call");
6137   case Intrinsic::localescape: {
6138     MachineFunction &MF = DAG.getMachineFunction();
6139     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
6140 
6141     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
6142     // is the same on all targets.
6143     for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
6144       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
6145       if (isa<ConstantPointerNull>(Arg))
6146         continue; // Skip null pointers. They represent a hole in index space.
6147       AllocaInst *Slot = cast<AllocaInst>(Arg);
6148       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
6149              "can only escape static allocas");
6150       int FI = FuncInfo.StaticAllocaMap[Slot];
6151       MCSymbol *FrameAllocSym =
6152           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6153               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
6154       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
6155               TII->get(TargetOpcode::LOCAL_ESCAPE))
6156           .addSym(FrameAllocSym)
6157           .addFrameIndex(FI);
6158     }
6159 
6160     return nullptr;
6161   }
6162 
6163   case Intrinsic::localrecover: {
6164     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
6165     MachineFunction &MF = DAG.getMachineFunction();
6166     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
6167 
6168     // Get the symbol that defines the frame offset.
6169     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
6170     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
6171     unsigned IdxVal =
6172         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
6173     MCSymbol *FrameAllocSym =
6174         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6175             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
6176 
6177     // Create a MCSymbol for the label to avoid any target lowering
6178     // that would make this PC relative.
6179     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
6180     SDValue OffsetVal =
6181         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
6182 
6183     // Add the offset to the FP.
6184     Value *FP = I.getArgOperand(1);
6185     SDValue FPVal = getValue(FP);
6186     SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
6187     setValue(&I, Add);
6188 
6189     return nullptr;
6190   }
6191 
6192   case Intrinsic::eh_exceptionpointer:
6193   case Intrinsic::eh_exceptioncode: {
6194     // Get the exception pointer vreg, copy from it, and resize it to fit.
6195     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
6196     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
6197     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
6198     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
6199     SDValue N =
6200         DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
6201     if (Intrinsic == Intrinsic::eh_exceptioncode)
6202       N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
6203     setValue(&I, N);
6204     return nullptr;
6205   }
6206   case Intrinsic::xray_customevent: {
6207     // Here we want to make sure that the intrinsic behaves as if it has a
6208     // specific calling convention, and only for x86_64.
6209     // FIXME: Support other platforms later.
6210     const auto &Triple = DAG.getTarget().getTargetTriple();
6211     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6212       return nullptr;
6213 
6214     SDLoc DL = getCurSDLoc();
6215     SmallVector<SDValue, 8> Ops;
6216 
6217     // We want to say that we always want the arguments in registers.
6218     SDValue LogEntryVal = getValue(I.getArgOperand(0));
6219     SDValue StrSizeVal = getValue(I.getArgOperand(1));
6220     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6221     SDValue Chain = getRoot();
6222     Ops.push_back(LogEntryVal);
6223     Ops.push_back(StrSizeVal);
6224     Ops.push_back(Chain);
6225 
6226     // We need to enforce the calling convention for the callsite, so that
6227     // argument ordering is enforced correctly, and that register allocation can
6228     // see that some registers may be assumed clobbered and have to preserve
6229     // them across calls to the intrinsic.
6230     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
6231                                            DL, NodeTys, Ops);
6232     SDValue patchableNode = SDValue(MN, 0);
6233     DAG.setRoot(patchableNode);
6234     setValue(&I, patchableNode);
6235     return nullptr;
6236   }
6237   case Intrinsic::xray_typedevent: {
6238     // Here we want to make sure that the intrinsic behaves as if it has a
6239     // specific calling convention, and only for x86_64.
6240     // FIXME: Support other platforms later.
6241     const auto &Triple = DAG.getTarget().getTargetTriple();
6242     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6243       return nullptr;
6244 
6245     SDLoc DL = getCurSDLoc();
6246     SmallVector<SDValue, 8> Ops;
6247 
6248     // We want to say that we always want the arguments in registers.
6249     // It's unclear to me how manipulating the selection DAG here forces callers
6250     // to provide arguments in registers instead of on the stack.
6251     SDValue LogTypeId = getValue(I.getArgOperand(0));
6252     SDValue LogEntryVal = getValue(I.getArgOperand(1));
6253     SDValue StrSizeVal = getValue(I.getArgOperand(2));
6254     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6255     SDValue Chain = getRoot();
6256     Ops.push_back(LogTypeId);
6257     Ops.push_back(LogEntryVal);
6258     Ops.push_back(StrSizeVal);
6259     Ops.push_back(Chain);
6260 
6261     // We need to enforce the calling convention for the callsite, so that
6262     // argument ordering is enforced correctly, and that register allocation can
6263     // see that some registers may be assumed clobbered and have to preserve
6264     // them across calls to the intrinsic.
6265     MachineSDNode *MN = DAG.getMachineNode(
6266         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops);
6267     SDValue patchableNode = SDValue(MN, 0);
6268     DAG.setRoot(patchableNode);
6269     setValue(&I, patchableNode);
6270     return nullptr;
6271   }
6272   case Intrinsic::experimental_deoptimize:
6273     LowerDeoptimizeCall(&I);
6274     return nullptr;
6275 
6276   case Intrinsic::experimental_vector_reduce_fadd:
6277   case Intrinsic::experimental_vector_reduce_fmul:
6278   case Intrinsic::experimental_vector_reduce_add:
6279   case Intrinsic::experimental_vector_reduce_mul:
6280   case Intrinsic::experimental_vector_reduce_and:
6281   case Intrinsic::experimental_vector_reduce_or:
6282   case Intrinsic::experimental_vector_reduce_xor:
6283   case Intrinsic::experimental_vector_reduce_smax:
6284   case Intrinsic::experimental_vector_reduce_smin:
6285   case Intrinsic::experimental_vector_reduce_umax:
6286   case Intrinsic::experimental_vector_reduce_umin:
6287   case Intrinsic::experimental_vector_reduce_fmax:
6288   case Intrinsic::experimental_vector_reduce_fmin:
6289     visitVectorReduce(I, Intrinsic);
6290     return nullptr;
6291 
6292   case Intrinsic::icall_branch_funnel: {
6293     SmallVector<SDValue, 16> Ops;
6294     Ops.push_back(DAG.getRoot());
6295     Ops.push_back(getValue(I.getArgOperand(0)));
6296 
6297     int64_t Offset;
6298     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6299         I.getArgOperand(1), Offset, DAG.getDataLayout()));
6300     if (!Base)
6301       report_fatal_error(
6302           "llvm.icall.branch.funnel operand must be a GlobalValue");
6303     Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0));
6304 
6305     struct BranchFunnelTarget {
6306       int64_t Offset;
6307       SDValue Target;
6308     };
6309     SmallVector<BranchFunnelTarget, 8> Targets;
6310 
6311     for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) {
6312       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6313           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
6314       if (ElemBase != Base)
6315         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
6316                            "to the same GlobalValue");
6317 
6318       SDValue Val = getValue(I.getArgOperand(Op + 1));
6319       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
6320       if (!GA)
6321         report_fatal_error(
6322             "llvm.icall.branch.funnel operand must be a GlobalValue");
6323       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
6324                                      GA->getGlobal(), getCurSDLoc(),
6325                                      Val.getValueType(), GA->getOffset())});
6326     }
6327     llvm::sort(Targets,
6328                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
6329                  return T1.Offset < T2.Offset;
6330                });
6331 
6332     for (auto &T : Targets) {
6333       Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32));
6334       Ops.push_back(T.Target);
6335     }
6336 
6337     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL,
6338                                  getCurSDLoc(), MVT::Other, Ops),
6339               0);
6340     DAG.setRoot(N);
6341     setValue(&I, N);
6342     HasTailCall = true;
6343     return nullptr;
6344   }
6345 
6346   case Intrinsic::wasm_landingpad_index:
6347     // Information this intrinsic contained has been transferred to
6348     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
6349     // delete it now.
6350     return nullptr;
6351   }
6352 }
6353 
6354 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
6355     const ConstrainedFPIntrinsic &FPI) {
6356   SDLoc sdl = getCurSDLoc();
6357   unsigned Opcode;
6358   switch (FPI.getIntrinsicID()) {
6359   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6360   case Intrinsic::experimental_constrained_fadd:
6361     Opcode = ISD::STRICT_FADD;
6362     break;
6363   case Intrinsic::experimental_constrained_fsub:
6364     Opcode = ISD::STRICT_FSUB;
6365     break;
6366   case Intrinsic::experimental_constrained_fmul:
6367     Opcode = ISD::STRICT_FMUL;
6368     break;
6369   case Intrinsic::experimental_constrained_fdiv:
6370     Opcode = ISD::STRICT_FDIV;
6371     break;
6372   case Intrinsic::experimental_constrained_frem:
6373     Opcode = ISD::STRICT_FREM;
6374     break;
6375   case Intrinsic::experimental_constrained_fma:
6376     Opcode = ISD::STRICT_FMA;
6377     break;
6378   case Intrinsic::experimental_constrained_sqrt:
6379     Opcode = ISD::STRICT_FSQRT;
6380     break;
6381   case Intrinsic::experimental_constrained_pow:
6382     Opcode = ISD::STRICT_FPOW;
6383     break;
6384   case Intrinsic::experimental_constrained_powi:
6385     Opcode = ISD::STRICT_FPOWI;
6386     break;
6387   case Intrinsic::experimental_constrained_sin:
6388     Opcode = ISD::STRICT_FSIN;
6389     break;
6390   case Intrinsic::experimental_constrained_cos:
6391     Opcode = ISD::STRICT_FCOS;
6392     break;
6393   case Intrinsic::experimental_constrained_exp:
6394     Opcode = ISD::STRICT_FEXP;
6395     break;
6396   case Intrinsic::experimental_constrained_exp2:
6397     Opcode = ISD::STRICT_FEXP2;
6398     break;
6399   case Intrinsic::experimental_constrained_log:
6400     Opcode = ISD::STRICT_FLOG;
6401     break;
6402   case Intrinsic::experimental_constrained_log10:
6403     Opcode = ISD::STRICT_FLOG10;
6404     break;
6405   case Intrinsic::experimental_constrained_log2:
6406     Opcode = ISD::STRICT_FLOG2;
6407     break;
6408   case Intrinsic::experimental_constrained_rint:
6409     Opcode = ISD::STRICT_FRINT;
6410     break;
6411   case Intrinsic::experimental_constrained_nearbyint:
6412     Opcode = ISD::STRICT_FNEARBYINT;
6413     break;
6414   case Intrinsic::experimental_constrained_maxnum:
6415     Opcode = ISD::STRICT_FMAXNUM;
6416     break;
6417   case Intrinsic::experimental_constrained_minnum:
6418     Opcode = ISD::STRICT_FMINNUM;
6419     break;
6420   case Intrinsic::experimental_constrained_ceil:
6421     Opcode = ISD::STRICT_FCEIL;
6422     break;
6423   case Intrinsic::experimental_constrained_floor:
6424     Opcode = ISD::STRICT_FFLOOR;
6425     break;
6426   case Intrinsic::experimental_constrained_round:
6427     Opcode = ISD::STRICT_FROUND;
6428     break;
6429   case Intrinsic::experimental_constrained_trunc:
6430     Opcode = ISD::STRICT_FTRUNC;
6431     break;
6432   }
6433   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6434   SDValue Chain = getRoot();
6435   SmallVector<EVT, 4> ValueVTs;
6436   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
6437   ValueVTs.push_back(MVT::Other); // Out chain
6438 
6439   SDVTList VTs = DAG.getVTList(ValueVTs);
6440   SDValue Result;
6441   if (FPI.isUnaryOp())
6442     Result = DAG.getNode(Opcode, sdl, VTs,
6443                          { Chain, getValue(FPI.getArgOperand(0)) });
6444   else if (FPI.isTernaryOp())
6445     Result = DAG.getNode(Opcode, sdl, VTs,
6446                          { Chain, getValue(FPI.getArgOperand(0)),
6447                                   getValue(FPI.getArgOperand(1)),
6448                                   getValue(FPI.getArgOperand(2)) });
6449   else
6450     Result = DAG.getNode(Opcode, sdl, VTs,
6451                          { Chain, getValue(FPI.getArgOperand(0)),
6452                            getValue(FPI.getArgOperand(1))  });
6453 
6454   assert(Result.getNode()->getNumValues() == 2);
6455   SDValue OutChain = Result.getValue(1);
6456   DAG.setRoot(OutChain);
6457   SDValue FPResult = Result.getValue(0);
6458   setValue(&FPI, FPResult);
6459 }
6460 
6461 std::pair<SDValue, SDValue>
6462 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
6463                                     const BasicBlock *EHPadBB) {
6464   MachineFunction &MF = DAG.getMachineFunction();
6465   MachineModuleInfo &MMI = MF.getMMI();
6466   MCSymbol *BeginLabel = nullptr;
6467 
6468   if (EHPadBB) {
6469     // Insert a label before the invoke call to mark the try range.  This can be
6470     // used to detect deletion of the invoke via the MachineModuleInfo.
6471     BeginLabel = MMI.getContext().createTempSymbol();
6472 
6473     // For SjLj, keep track of which landing pads go with which invokes
6474     // so as to maintain the ordering of pads in the LSDA.
6475     unsigned CallSiteIndex = MMI.getCurrentCallSite();
6476     if (CallSiteIndex) {
6477       MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
6478       LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
6479 
6480       // Now that the call site is handled, stop tracking it.
6481       MMI.setCurrentCallSite(0);
6482     }
6483 
6484     // Both PendingLoads and PendingExports must be flushed here;
6485     // this call might not return.
6486     (void)getRoot();
6487     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
6488 
6489     CLI.setChain(getRoot());
6490   }
6491   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6492   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6493 
6494   assert((CLI.IsTailCall || Result.second.getNode()) &&
6495          "Non-null chain expected with non-tail call!");
6496   assert((Result.second.getNode() || !Result.first.getNode()) &&
6497          "Null value expected with tail call!");
6498 
6499   if (!Result.second.getNode()) {
6500     // As a special case, a null chain means that a tail call has been emitted
6501     // and the DAG root is already updated.
6502     HasTailCall = true;
6503 
6504     // Since there's no actual continuation from this block, nothing can be
6505     // relying on us setting vregs for them.
6506     PendingExports.clear();
6507   } else {
6508     DAG.setRoot(Result.second);
6509   }
6510 
6511   if (EHPadBB) {
6512     // Insert a label at the end of the invoke call to mark the try range.  This
6513     // can be used to detect deletion of the invoke via the MachineModuleInfo.
6514     MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
6515     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
6516 
6517     // Inform MachineModuleInfo of range.
6518     auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
6519     // There is a platform (e.g. wasm) that uses funclet style IR but does not
6520     // actually use outlined funclets and their LSDA info style.
6521     if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
6522       assert(CLI.CS);
6523       WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo();
6524       EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()),
6525                                 BeginLabel, EndLabel);
6526     } else if (!isScopedEHPersonality(Pers)) {
6527       MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
6528     }
6529   }
6530 
6531   return Result;
6532 }
6533 
6534 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
6535                                       bool isTailCall,
6536                                       const BasicBlock *EHPadBB) {
6537   auto &DL = DAG.getDataLayout();
6538   FunctionType *FTy = CS.getFunctionType();
6539   Type *RetTy = CS.getType();
6540 
6541   TargetLowering::ArgListTy Args;
6542   Args.reserve(CS.arg_size());
6543 
6544   const Value *SwiftErrorVal = nullptr;
6545   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6546 
6547   // We can't tail call inside a function with a swifterror argument. Lowering
6548   // does not support this yet. It would have to move into the swifterror
6549   // register before the call.
6550   auto *Caller = CS.getInstruction()->getParent()->getParent();
6551   if (TLI.supportSwiftError() &&
6552       Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
6553     isTailCall = false;
6554 
6555   for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
6556        i != e; ++i) {
6557     TargetLowering::ArgListEntry Entry;
6558     const Value *V = *i;
6559 
6560     // Skip empty types
6561     if (V->getType()->isEmptyTy())
6562       continue;
6563 
6564     SDValue ArgNode = getValue(V);
6565     Entry.Node = ArgNode; Entry.Ty = V->getType();
6566 
6567     Entry.setAttributes(&CS, i - CS.arg_begin());
6568 
6569     // Use swifterror virtual register as input to the call.
6570     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
6571       SwiftErrorVal = V;
6572       // We find the virtual register for the actual swifterror argument.
6573       // Instead of using the Value, we use the virtual register instead.
6574       Entry.Node = DAG.getRegister(FuncInfo
6575                                        .getOrCreateSwiftErrorVRegUseAt(
6576                                            CS.getInstruction(), FuncInfo.MBB, V)
6577                                        .first,
6578                                    EVT(TLI.getPointerTy(DL)));
6579     }
6580 
6581     Args.push_back(Entry);
6582 
6583     // If we have an explicit sret argument that is an Instruction, (i.e., it
6584     // might point to function-local memory), we can't meaningfully tail-call.
6585     if (Entry.IsSRet && isa<Instruction>(V))
6586       isTailCall = false;
6587   }
6588 
6589   // Check if target-independent constraints permit a tail call here.
6590   // Target-dependent constraints are checked within TLI->LowerCallTo.
6591   if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
6592     isTailCall = false;
6593 
6594   // Disable tail calls if there is an swifterror argument. Targets have not
6595   // been updated to support tail calls.
6596   if (TLI.supportSwiftError() && SwiftErrorVal)
6597     isTailCall = false;
6598 
6599   TargetLowering::CallLoweringInfo CLI(DAG);
6600   CLI.setDebugLoc(getCurSDLoc())
6601       .setChain(getRoot())
6602       .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
6603       .setTailCall(isTailCall)
6604       .setConvergent(CS.isConvergent());
6605   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
6606 
6607   if (Result.first.getNode()) {
6608     const Instruction *Inst = CS.getInstruction();
6609     Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first);
6610     setValue(Inst, Result.first);
6611   }
6612 
6613   // The last element of CLI.InVals has the SDValue for swifterror return.
6614   // Here we copy it to a virtual register and update SwiftErrorMap for
6615   // book-keeping.
6616   if (SwiftErrorVal && TLI.supportSwiftError()) {
6617     // Get the last element of InVals.
6618     SDValue Src = CLI.InVals.back();
6619     unsigned VReg; bool CreatedVReg;
6620     std::tie(VReg, CreatedVReg) =
6621         FuncInfo.getOrCreateSwiftErrorVRegDefAt(CS.getInstruction());
6622     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
6623     // We update the virtual register for the actual swifterror argument.
6624     if (CreatedVReg)
6625       FuncInfo.setCurrentSwiftErrorVReg(FuncInfo.MBB, SwiftErrorVal, VReg);
6626     DAG.setRoot(CopyNode);
6627   }
6628 }
6629 
6630 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
6631                              SelectionDAGBuilder &Builder) {
6632   // Check to see if this load can be trivially constant folded, e.g. if the
6633   // input is from a string literal.
6634   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
6635     // Cast pointer to the type we really want to load.
6636     Type *LoadTy =
6637         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
6638     if (LoadVT.isVector())
6639       LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements());
6640 
6641     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
6642                                          PointerType::getUnqual(LoadTy));
6643 
6644     if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
6645             const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL))
6646       return Builder.getValue(LoadCst);
6647   }
6648 
6649   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
6650   // still constant memory, the input chain can be the entry node.
6651   SDValue Root;
6652   bool ConstantMemory = false;
6653 
6654   // Do not serialize (non-volatile) loads of constant memory with anything.
6655   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
6656     Root = Builder.DAG.getEntryNode();
6657     ConstantMemory = true;
6658   } else {
6659     // Do not serialize non-volatile loads against each other.
6660     Root = Builder.DAG.getRoot();
6661   }
6662 
6663   SDValue Ptr = Builder.getValue(PtrVal);
6664   SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
6665                                         Ptr, MachinePointerInfo(PtrVal),
6666                                         /* Alignment = */ 1);
6667 
6668   if (!ConstantMemory)
6669     Builder.PendingLoads.push_back(LoadVal.getValue(1));
6670   return LoadVal;
6671 }
6672 
6673 /// Record the value for an instruction that produces an integer result,
6674 /// converting the type where necessary.
6675 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
6676                                                   SDValue Value,
6677                                                   bool IsSigned) {
6678   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6679                                                     I.getType(), true);
6680   if (IsSigned)
6681     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
6682   else
6683     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
6684   setValue(&I, Value);
6685 }
6686 
6687 /// See if we can lower a memcmp call into an optimized form. If so, return
6688 /// true and lower it. Otherwise return false, and it will be lowered like a
6689 /// normal call.
6690 /// The caller already checked that \p I calls the appropriate LibFunc with a
6691 /// correct prototype.
6692 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
6693   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
6694   const Value *Size = I.getArgOperand(2);
6695   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
6696   if (CSize && CSize->getZExtValue() == 0) {
6697     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
6698                                                           I.getType(), true);
6699     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
6700     return true;
6701   }
6702 
6703   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6704   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
6705       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
6706       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
6707   if (Res.first.getNode()) {
6708     processIntegerCallValue(I, Res.first, true);
6709     PendingLoads.push_back(Res.second);
6710     return true;
6711   }
6712 
6713   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
6714   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
6715   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
6716     return false;
6717 
6718   // If the target has a fast compare for the given size, it will return a
6719   // preferred load type for that size. Require that the load VT is legal and
6720   // that the target supports unaligned loads of that type. Otherwise, return
6721   // INVALID.
6722   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
6723     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6724     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
6725     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
6726       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
6727       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
6728       // TODO: Check alignment of src and dest ptrs.
6729       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
6730       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
6731       if (!TLI.isTypeLegal(LVT) ||
6732           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
6733           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
6734         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
6735     }
6736 
6737     return LVT;
6738   };
6739 
6740   // This turns into unaligned loads. We only do this if the target natively
6741   // supports the MVT we'll be loading or if it is small enough (<= 4) that
6742   // we'll only produce a small number of byte loads.
6743   MVT LoadVT;
6744   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
6745   switch (NumBitsToCompare) {
6746   default:
6747     return false;
6748   case 16:
6749     LoadVT = MVT::i16;
6750     break;
6751   case 32:
6752     LoadVT = MVT::i32;
6753     break;
6754   case 64:
6755   case 128:
6756   case 256:
6757     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
6758     break;
6759   }
6760 
6761   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
6762     return false;
6763 
6764   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
6765   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
6766 
6767   // Bitcast to a wide integer type if the loads are vectors.
6768   if (LoadVT.isVector()) {
6769     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
6770     LoadL = DAG.getBitcast(CmpVT, LoadL);
6771     LoadR = DAG.getBitcast(CmpVT, LoadR);
6772   }
6773 
6774   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
6775   processIntegerCallValue(I, Cmp, false);
6776   return true;
6777 }
6778 
6779 /// See if we can lower a memchr call into an optimized form. If so, return
6780 /// true and lower it. Otherwise return false, and it will be lowered like a
6781 /// normal call.
6782 /// The caller already checked that \p I calls the appropriate LibFunc with a
6783 /// correct prototype.
6784 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
6785   const Value *Src = I.getArgOperand(0);
6786   const Value *Char = I.getArgOperand(1);
6787   const Value *Length = I.getArgOperand(2);
6788 
6789   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6790   std::pair<SDValue, SDValue> Res =
6791     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
6792                                 getValue(Src), getValue(Char), getValue(Length),
6793                                 MachinePointerInfo(Src));
6794   if (Res.first.getNode()) {
6795     setValue(&I, Res.first);
6796     PendingLoads.push_back(Res.second);
6797     return true;
6798   }
6799 
6800   return false;
6801 }
6802 
6803 /// See if we can lower a mempcpy call into an optimized form. If so, return
6804 /// true and lower it. Otherwise return false, and it will be lowered like a
6805 /// normal call.
6806 /// The caller already checked that \p I calls the appropriate LibFunc with a
6807 /// correct prototype.
6808 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
6809   SDValue Dst = getValue(I.getArgOperand(0));
6810   SDValue Src = getValue(I.getArgOperand(1));
6811   SDValue Size = getValue(I.getArgOperand(2));
6812 
6813   unsigned DstAlign = DAG.InferPtrAlignment(Dst);
6814   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
6815   unsigned Align = std::min(DstAlign, SrcAlign);
6816   if (Align == 0) // Alignment of one or both could not be inferred.
6817     Align = 1; // 0 and 1 both specify no alignment, but 0 is reserved.
6818 
6819   bool isVol = false;
6820   SDLoc sdl = getCurSDLoc();
6821 
6822   // In the mempcpy context we need to pass in a false value for isTailCall
6823   // because the return pointer needs to be adjusted by the size of
6824   // the copied memory.
6825   SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Align, isVol,
6826                              false, /*isTailCall=*/false,
6827                              MachinePointerInfo(I.getArgOperand(0)),
6828                              MachinePointerInfo(I.getArgOperand(1)));
6829   assert(MC.getNode() != nullptr &&
6830          "** memcpy should not be lowered as TailCall in mempcpy context **");
6831   DAG.setRoot(MC);
6832 
6833   // Check if Size needs to be truncated or extended.
6834   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
6835 
6836   // Adjust return pointer to point just past the last dst byte.
6837   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
6838                                     Dst, Size);
6839   setValue(&I, DstPlusSize);
6840   return true;
6841 }
6842 
6843 /// See if we can lower a strcpy call into an optimized form.  If so, return
6844 /// true and lower it, otherwise return false and it will be lowered like a
6845 /// normal call.
6846 /// The caller already checked that \p I calls the appropriate LibFunc with a
6847 /// correct prototype.
6848 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
6849   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6850 
6851   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6852   std::pair<SDValue, SDValue> Res =
6853     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
6854                                 getValue(Arg0), getValue(Arg1),
6855                                 MachinePointerInfo(Arg0),
6856                                 MachinePointerInfo(Arg1), isStpcpy);
6857   if (Res.first.getNode()) {
6858     setValue(&I, Res.first);
6859     DAG.setRoot(Res.second);
6860     return true;
6861   }
6862 
6863   return false;
6864 }
6865 
6866 /// See if we can lower a strcmp call into an optimized form.  If so, return
6867 /// true and lower it, otherwise return false and it will be lowered like a
6868 /// normal call.
6869 /// The caller already checked that \p I calls the appropriate LibFunc with a
6870 /// correct prototype.
6871 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
6872   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6873 
6874   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6875   std::pair<SDValue, SDValue> Res =
6876     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
6877                                 getValue(Arg0), getValue(Arg1),
6878                                 MachinePointerInfo(Arg0),
6879                                 MachinePointerInfo(Arg1));
6880   if (Res.first.getNode()) {
6881     processIntegerCallValue(I, Res.first, true);
6882     PendingLoads.push_back(Res.second);
6883     return true;
6884   }
6885 
6886   return false;
6887 }
6888 
6889 /// See if we can lower a strlen call into an optimized form.  If so, return
6890 /// true and lower it, otherwise return false and it will be lowered like a
6891 /// normal call.
6892 /// The caller already checked that \p I calls the appropriate LibFunc with a
6893 /// correct prototype.
6894 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
6895   const Value *Arg0 = I.getArgOperand(0);
6896 
6897   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6898   std::pair<SDValue, SDValue> Res =
6899     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
6900                                 getValue(Arg0), MachinePointerInfo(Arg0));
6901   if (Res.first.getNode()) {
6902     processIntegerCallValue(I, Res.first, false);
6903     PendingLoads.push_back(Res.second);
6904     return true;
6905   }
6906 
6907   return false;
6908 }
6909 
6910 /// See if we can lower a strnlen call into an optimized form.  If so, return
6911 /// true and lower it, otherwise return false and it will be lowered like a
6912 /// normal call.
6913 /// The caller already checked that \p I calls the appropriate LibFunc with a
6914 /// correct prototype.
6915 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
6916   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
6917 
6918   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6919   std::pair<SDValue, SDValue> Res =
6920     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
6921                                  getValue(Arg0), getValue(Arg1),
6922                                  MachinePointerInfo(Arg0));
6923   if (Res.first.getNode()) {
6924     processIntegerCallValue(I, Res.first, false);
6925     PendingLoads.push_back(Res.second);
6926     return true;
6927   }
6928 
6929   return false;
6930 }
6931 
6932 /// See if we can lower a unary floating-point operation into an SDNode with
6933 /// the specified Opcode.  If so, return true and lower it, otherwise return
6934 /// false and it will be lowered like a normal call.
6935 /// The caller already checked that \p I calls the appropriate LibFunc with a
6936 /// correct prototype.
6937 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
6938                                               unsigned Opcode) {
6939   // We already checked this call's prototype; verify it doesn't modify errno.
6940   if (!I.onlyReadsMemory())
6941     return false;
6942 
6943   SDValue Tmp = getValue(I.getArgOperand(0));
6944   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
6945   return true;
6946 }
6947 
6948 /// See if we can lower a binary floating-point operation into an SDNode with
6949 /// the specified Opcode. If so, return true and lower it. Otherwise return
6950 /// false, and it will be lowered like a normal call.
6951 /// The caller already checked that \p I calls the appropriate LibFunc with a
6952 /// correct prototype.
6953 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
6954                                                unsigned Opcode) {
6955   // We already checked this call's prototype; verify it doesn't modify errno.
6956   if (!I.onlyReadsMemory())
6957     return false;
6958 
6959   SDValue Tmp0 = getValue(I.getArgOperand(0));
6960   SDValue Tmp1 = getValue(I.getArgOperand(1));
6961   EVT VT = Tmp0.getValueType();
6962   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
6963   return true;
6964 }
6965 
6966 void SelectionDAGBuilder::visitCall(const CallInst &I) {
6967   // Handle inline assembly differently.
6968   if (isa<InlineAsm>(I.getCalledValue())) {
6969     visitInlineAsm(&I);
6970     return;
6971   }
6972 
6973   MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6974   computeUsesVAFloatArgument(I, MMI);
6975 
6976   const char *RenameFn = nullptr;
6977   if (Function *F = I.getCalledFunction()) {
6978     if (F->isDeclaration()) {
6979       // Is this an LLVM intrinsic or a target-specific intrinsic?
6980       unsigned IID = F->getIntrinsicID();
6981       if (!IID)
6982         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
6983           IID = II->getIntrinsicID(F);
6984 
6985       if (IID) {
6986         RenameFn = visitIntrinsicCall(I, IID);
6987         if (!RenameFn)
6988           return;
6989       }
6990     }
6991 
6992     // Check for well-known libc/libm calls.  If the function is internal, it
6993     // can't be a library call.  Don't do the check if marked as nobuiltin for
6994     // some reason or the call site requires strict floating point semantics.
6995     LibFunc Func;
6996     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
6997         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
6998         LibInfo->hasOptimizedCodeGen(Func)) {
6999       switch (Func) {
7000       default: break;
7001       case LibFunc_copysign:
7002       case LibFunc_copysignf:
7003       case LibFunc_copysignl:
7004         // We already checked this call's prototype; verify it doesn't modify
7005         // errno.
7006         if (I.onlyReadsMemory()) {
7007           SDValue LHS = getValue(I.getArgOperand(0));
7008           SDValue RHS = getValue(I.getArgOperand(1));
7009           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
7010                                    LHS.getValueType(), LHS, RHS));
7011           return;
7012         }
7013         break;
7014       case LibFunc_fabs:
7015       case LibFunc_fabsf:
7016       case LibFunc_fabsl:
7017         if (visitUnaryFloatCall(I, ISD::FABS))
7018           return;
7019         break;
7020       case LibFunc_fmin:
7021       case LibFunc_fminf:
7022       case LibFunc_fminl:
7023         if (visitBinaryFloatCall(I, ISD::FMINNUM))
7024           return;
7025         break;
7026       case LibFunc_fmax:
7027       case LibFunc_fmaxf:
7028       case LibFunc_fmaxl:
7029         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
7030           return;
7031         break;
7032       case LibFunc_sin:
7033       case LibFunc_sinf:
7034       case LibFunc_sinl:
7035         if (visitUnaryFloatCall(I, ISD::FSIN))
7036           return;
7037         break;
7038       case LibFunc_cos:
7039       case LibFunc_cosf:
7040       case LibFunc_cosl:
7041         if (visitUnaryFloatCall(I, ISD::FCOS))
7042           return;
7043         break;
7044       case LibFunc_sqrt:
7045       case LibFunc_sqrtf:
7046       case LibFunc_sqrtl:
7047       case LibFunc_sqrt_finite:
7048       case LibFunc_sqrtf_finite:
7049       case LibFunc_sqrtl_finite:
7050         if (visitUnaryFloatCall(I, ISD::FSQRT))
7051           return;
7052         break;
7053       case LibFunc_floor:
7054       case LibFunc_floorf:
7055       case LibFunc_floorl:
7056         if (visitUnaryFloatCall(I, ISD::FFLOOR))
7057           return;
7058         break;
7059       case LibFunc_nearbyint:
7060       case LibFunc_nearbyintf:
7061       case LibFunc_nearbyintl:
7062         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
7063           return;
7064         break;
7065       case LibFunc_ceil:
7066       case LibFunc_ceilf:
7067       case LibFunc_ceill:
7068         if (visitUnaryFloatCall(I, ISD::FCEIL))
7069           return;
7070         break;
7071       case LibFunc_rint:
7072       case LibFunc_rintf:
7073       case LibFunc_rintl:
7074         if (visitUnaryFloatCall(I, ISD::FRINT))
7075           return;
7076         break;
7077       case LibFunc_round:
7078       case LibFunc_roundf:
7079       case LibFunc_roundl:
7080         if (visitUnaryFloatCall(I, ISD::FROUND))
7081           return;
7082         break;
7083       case LibFunc_trunc:
7084       case LibFunc_truncf:
7085       case LibFunc_truncl:
7086         if (visitUnaryFloatCall(I, ISD::FTRUNC))
7087           return;
7088         break;
7089       case LibFunc_log2:
7090       case LibFunc_log2f:
7091       case LibFunc_log2l:
7092         if (visitUnaryFloatCall(I, ISD::FLOG2))
7093           return;
7094         break;
7095       case LibFunc_exp2:
7096       case LibFunc_exp2f:
7097       case LibFunc_exp2l:
7098         if (visitUnaryFloatCall(I, ISD::FEXP2))
7099           return;
7100         break;
7101       case LibFunc_memcmp:
7102         if (visitMemCmpCall(I))
7103           return;
7104         break;
7105       case LibFunc_mempcpy:
7106         if (visitMemPCpyCall(I))
7107           return;
7108         break;
7109       case LibFunc_memchr:
7110         if (visitMemChrCall(I))
7111           return;
7112         break;
7113       case LibFunc_strcpy:
7114         if (visitStrCpyCall(I, false))
7115           return;
7116         break;
7117       case LibFunc_stpcpy:
7118         if (visitStrCpyCall(I, true))
7119           return;
7120         break;
7121       case LibFunc_strcmp:
7122         if (visitStrCmpCall(I))
7123           return;
7124         break;
7125       case LibFunc_strlen:
7126         if (visitStrLenCall(I))
7127           return;
7128         break;
7129       case LibFunc_strnlen:
7130         if (visitStrNLenCall(I))
7131           return;
7132         break;
7133       }
7134     }
7135   }
7136 
7137   SDValue Callee;
7138   if (!RenameFn)
7139     Callee = getValue(I.getCalledValue());
7140   else
7141     Callee = DAG.getExternalSymbol(
7142         RenameFn,
7143         DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
7144 
7145   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
7146   // have to do anything here to lower funclet bundles.
7147   assert(!I.hasOperandBundlesOtherThan(
7148              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
7149          "Cannot lower calls with arbitrary operand bundles!");
7150 
7151   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
7152     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
7153   else
7154     // Check if we can potentially perform a tail call. More detailed checking
7155     // is be done within LowerCallTo, after more information about the call is
7156     // known.
7157     LowerCallTo(&I, Callee, I.isTailCall());
7158 }
7159 
7160 namespace {
7161 
7162 /// AsmOperandInfo - This contains information for each constraint that we are
7163 /// lowering.
7164 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
7165 public:
7166   /// CallOperand - If this is the result output operand or a clobber
7167   /// this is null, otherwise it is the incoming operand to the CallInst.
7168   /// This gets modified as the asm is processed.
7169   SDValue CallOperand;
7170 
7171   /// AssignedRegs - If this is a register or register class operand, this
7172   /// contains the set of register corresponding to the operand.
7173   RegsForValue AssignedRegs;
7174 
7175   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
7176     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
7177   }
7178 
7179   /// Whether or not this operand accesses memory
7180   bool hasMemory(const TargetLowering &TLI) const {
7181     // Indirect operand accesses access memory.
7182     if (isIndirect)
7183       return true;
7184 
7185     for (const auto &Code : Codes)
7186       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
7187         return true;
7188 
7189     return false;
7190   }
7191 
7192   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
7193   /// corresponds to.  If there is no Value* for this operand, it returns
7194   /// MVT::Other.
7195   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
7196                            const DataLayout &DL) const {
7197     if (!CallOperandVal) return MVT::Other;
7198 
7199     if (isa<BasicBlock>(CallOperandVal))
7200       return TLI.getPointerTy(DL);
7201 
7202     llvm::Type *OpTy = CallOperandVal->getType();
7203 
7204     // FIXME: code duplicated from TargetLowering::ParseConstraints().
7205     // If this is an indirect operand, the operand is a pointer to the
7206     // accessed type.
7207     if (isIndirect) {
7208       PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
7209       if (!PtrTy)
7210         report_fatal_error("Indirect operand for inline asm not a pointer!");
7211       OpTy = PtrTy->getElementType();
7212     }
7213 
7214     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
7215     if (StructType *STy = dyn_cast<StructType>(OpTy))
7216       if (STy->getNumElements() == 1)
7217         OpTy = STy->getElementType(0);
7218 
7219     // If OpTy is not a single value, it may be a struct/union that we
7220     // can tile with integers.
7221     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
7222       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
7223       switch (BitSize) {
7224       default: break;
7225       case 1:
7226       case 8:
7227       case 16:
7228       case 32:
7229       case 64:
7230       case 128:
7231         OpTy = IntegerType::get(Context, BitSize);
7232         break;
7233       }
7234     }
7235 
7236     return TLI.getValueType(DL, OpTy, true);
7237   }
7238 };
7239 
7240 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>;
7241 
7242 } // end anonymous namespace
7243 
7244 /// Make sure that the output operand \p OpInfo and its corresponding input
7245 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
7246 /// out).
7247 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
7248                                SDISelAsmOperandInfo &MatchingOpInfo,
7249                                SelectionDAG &DAG) {
7250   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
7251     return;
7252 
7253   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
7254   const auto &TLI = DAG.getTargetLoweringInfo();
7255 
7256   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
7257       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
7258                                        OpInfo.ConstraintVT);
7259   std::pair<unsigned, const TargetRegisterClass *> InputRC =
7260       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
7261                                        MatchingOpInfo.ConstraintVT);
7262   if ((OpInfo.ConstraintVT.isInteger() !=
7263        MatchingOpInfo.ConstraintVT.isInteger()) ||
7264       (MatchRC.second != InputRC.second)) {
7265     // FIXME: error out in a more elegant fashion
7266     report_fatal_error("Unsupported asm: input constraint"
7267                        " with a matching output constraint of"
7268                        " incompatible type!");
7269   }
7270   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
7271 }
7272 
7273 /// Get a direct memory input to behave well as an indirect operand.
7274 /// This may introduce stores, hence the need for a \p Chain.
7275 /// \return The (possibly updated) chain.
7276 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
7277                                         SDISelAsmOperandInfo &OpInfo,
7278                                         SelectionDAG &DAG) {
7279   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7280 
7281   // If we don't have an indirect input, put it in the constpool if we can,
7282   // otherwise spill it to a stack slot.
7283   // TODO: This isn't quite right. We need to handle these according to
7284   // the addressing mode that the constraint wants. Also, this may take
7285   // an additional register for the computation and we don't want that
7286   // either.
7287 
7288   // If the operand is a float, integer, or vector constant, spill to a
7289   // constant pool entry to get its address.
7290   const Value *OpVal = OpInfo.CallOperandVal;
7291   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
7292       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
7293     OpInfo.CallOperand = DAG.getConstantPool(
7294         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
7295     return Chain;
7296   }
7297 
7298   // Otherwise, create a stack slot and emit a store to it before the asm.
7299   Type *Ty = OpVal->getType();
7300   auto &DL = DAG.getDataLayout();
7301   uint64_t TySize = DL.getTypeAllocSize(Ty);
7302   unsigned Align = DL.getPrefTypeAlignment(Ty);
7303   MachineFunction &MF = DAG.getMachineFunction();
7304   int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
7305   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
7306   Chain = DAG.getStore(Chain, Location, OpInfo.CallOperand, StackSlot,
7307                        MachinePointerInfo::getFixedStack(MF, SSFI));
7308   OpInfo.CallOperand = StackSlot;
7309 
7310   return Chain;
7311 }
7312 
7313 /// GetRegistersForValue - Assign registers (virtual or physical) for the
7314 /// specified operand.  We prefer to assign virtual registers, to allow the
7315 /// register allocator to handle the assignment process.  However, if the asm
7316 /// uses features that we can't model on machineinstrs, we have SDISel do the
7317 /// allocation.  This produces generally horrible, but correct, code.
7318 ///
7319 ///   OpInfo describes the operand
7320 ///   RefOpInfo describes the matching operand if any, the operand otherwise
7321 static void GetRegistersForValue(SelectionDAG &DAG, const TargetLowering &TLI,
7322                                  const SDLoc &DL, SDISelAsmOperandInfo &OpInfo,
7323                                  SDISelAsmOperandInfo &RefOpInfo) {
7324   LLVMContext &Context = *DAG.getContext();
7325 
7326   MachineFunction &MF = DAG.getMachineFunction();
7327   SmallVector<unsigned, 4> Regs;
7328   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
7329 
7330   // If this is a constraint for a single physreg, or a constraint for a
7331   // register class, find it.
7332   std::pair<unsigned, const TargetRegisterClass *> PhysReg =
7333       TLI.getRegForInlineAsmConstraint(&TRI, RefOpInfo.ConstraintCode,
7334                                        RefOpInfo.ConstraintVT);
7335 
7336   unsigned NumRegs = 1;
7337   if (OpInfo.ConstraintVT != MVT::Other) {
7338     // If this is an FP operand in an integer register (or visa versa), or more
7339     // generally if the operand value disagrees with the register class we plan
7340     // to stick it in, fix the operand type.
7341     //
7342     // If this is an input value, the bitcast to the new type is done now.
7343     // Bitcast for output value is done at the end of visitInlineAsm().
7344     if ((OpInfo.Type == InlineAsm::isOutput ||
7345          OpInfo.Type == InlineAsm::isInput) &&
7346         PhysReg.second &&
7347         !TRI.isTypeLegalForClass(*PhysReg.second, OpInfo.ConstraintVT)) {
7348       // Try to convert to the first EVT that the reg class contains.  If the
7349       // types are identical size, use a bitcast to convert (e.g. two differing
7350       // vector types).  Note: output bitcast is done at the end of
7351       // visitInlineAsm().
7352       MVT RegVT = *TRI.legalclasstypes_begin(*PhysReg.second);
7353       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
7354         // Exclude indirect inputs while they are unsupported because the code
7355         // to perform the load is missing and thus OpInfo.CallOperand still
7356         // refers to the input address rather than the pointed-to value.
7357         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
7358           OpInfo.CallOperand =
7359               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
7360         OpInfo.ConstraintVT = RegVT;
7361         // If the operand is an FP value and we want it in integer registers,
7362         // use the corresponding integer type. This turns an f64 value into
7363         // i64, which can be passed with two i32 values on a 32-bit machine.
7364       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
7365         RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
7366         if (OpInfo.Type == InlineAsm::isInput)
7367           OpInfo.CallOperand =
7368               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
7369         OpInfo.ConstraintVT = RegVT;
7370       }
7371     }
7372 
7373     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
7374   }
7375 
7376   // No need to allocate a matching input constraint since the constraint it's
7377   // matching to has already been allocated.
7378   if (OpInfo.isMatchingInputConstraint())
7379     return;
7380 
7381   MVT RegVT;
7382   EVT ValueVT = OpInfo.ConstraintVT;
7383 
7384   // If this is a constraint for a specific physical register, like {r17},
7385   // assign it now.
7386   if (unsigned AssignedReg = PhysReg.first) {
7387     const TargetRegisterClass *RC = PhysReg.second;
7388     if (OpInfo.ConstraintVT == MVT::Other)
7389       ValueVT = *TRI.legalclasstypes_begin(*RC);
7390 
7391     // Get the actual register value type.  This is important, because the user
7392     // may have asked for (e.g.) the AX register in i32 type.  We need to
7393     // remember that AX is actually i16 to get the right extension.
7394     RegVT = *TRI.legalclasstypes_begin(*RC);
7395 
7396     // This is an explicit reference to a physical register.
7397     Regs.push_back(AssignedReg);
7398 
7399     // If this is an expanded reference, add the rest of the regs to Regs.
7400     if (NumRegs != 1) {
7401       TargetRegisterClass::iterator I = RC->begin();
7402       for (; *I != AssignedReg; ++I)
7403         assert(I != RC->end() && "Didn't find reg!");
7404 
7405       // Already added the first reg.
7406       --NumRegs; ++I;
7407       for (; NumRegs; --NumRegs, ++I) {
7408         assert(I != RC->end() && "Ran out of registers to allocate!");
7409         Regs.push_back(*I);
7410       }
7411     }
7412 
7413     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7414     return;
7415   }
7416 
7417   // Otherwise, if this was a reference to an LLVM register class, create vregs
7418   // for this reference.
7419   if (const TargetRegisterClass *RC = PhysReg.second) {
7420     RegVT = *TRI.legalclasstypes_begin(*RC);
7421     if (OpInfo.ConstraintVT == MVT::Other)
7422       ValueVT = RegVT;
7423 
7424     // Create the appropriate number of virtual registers.
7425     MachineRegisterInfo &RegInfo = MF.getRegInfo();
7426     for (; NumRegs; --NumRegs)
7427       Regs.push_back(RegInfo.createVirtualRegister(RC));
7428 
7429     OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
7430     return;
7431   }
7432 
7433   // Otherwise, we couldn't allocate enough registers for this.
7434 }
7435 
7436 static unsigned
7437 findMatchingInlineAsmOperand(unsigned OperandNo,
7438                              const std::vector<SDValue> &AsmNodeOperands) {
7439   // Scan until we find the definition we already emitted of this operand.
7440   unsigned CurOp = InlineAsm::Op_FirstOperand;
7441   for (; OperandNo; --OperandNo) {
7442     // Advance to the next operand.
7443     unsigned OpFlag =
7444         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7445     assert((InlineAsm::isRegDefKind(OpFlag) ||
7446             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
7447             InlineAsm::isMemKind(OpFlag)) &&
7448            "Skipped past definitions?");
7449     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
7450   }
7451   return CurOp;
7452 }
7453 
7454 /// Fill \p Regs with \p NumRegs new virtual registers of type \p RegVT
7455 /// \return true if it has succeeded, false otherwise
7456 static bool createVirtualRegs(SmallVector<unsigned, 4> &Regs, unsigned NumRegs,
7457                               MVT RegVT, SelectionDAG &DAG) {
7458   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7459   MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
7460   for (unsigned i = 0, e = NumRegs; i != e; ++i) {
7461     if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
7462       Regs.push_back(RegInfo.createVirtualRegister(RC));
7463     else
7464       return false;
7465   }
7466   return true;
7467 }
7468 
7469 namespace {
7470 
7471 class ExtraFlags {
7472   unsigned Flags = 0;
7473 
7474 public:
7475   explicit ExtraFlags(ImmutableCallSite CS) {
7476     const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7477     if (IA->hasSideEffects())
7478       Flags |= InlineAsm::Extra_HasSideEffects;
7479     if (IA->isAlignStack())
7480       Flags |= InlineAsm::Extra_IsAlignStack;
7481     if (CS.isConvergent())
7482       Flags |= InlineAsm::Extra_IsConvergent;
7483     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
7484   }
7485 
7486   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
7487     // Ideally, we would only check against memory constraints.  However, the
7488     // meaning of an Other constraint can be target-specific and we can't easily
7489     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
7490     // for Other constraints as well.
7491     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
7492         OpInfo.ConstraintType == TargetLowering::C_Other) {
7493       if (OpInfo.Type == InlineAsm::isInput)
7494         Flags |= InlineAsm::Extra_MayLoad;
7495       else if (OpInfo.Type == InlineAsm::isOutput)
7496         Flags |= InlineAsm::Extra_MayStore;
7497       else if (OpInfo.Type == InlineAsm::isClobber)
7498         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
7499     }
7500   }
7501 
7502   unsigned get() const { return Flags; }
7503 };
7504 
7505 } // end anonymous namespace
7506 
7507 /// visitInlineAsm - Handle a call to an InlineAsm object.
7508 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
7509   const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
7510 
7511   /// ConstraintOperands - Information about all of the constraints.
7512   SDISelAsmOperandInfoVector ConstraintOperands;
7513 
7514   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7515   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
7516       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
7517 
7518   bool hasMemory = false;
7519 
7520   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7521   ExtraFlags ExtraInfo(CS);
7522 
7523   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
7524   unsigned ResNo = 0;   // ResNo - The result number of the next output.
7525   for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
7526     ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
7527     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
7528 
7529     MVT OpVT = MVT::Other;
7530 
7531     // Compute the value type for each operand.
7532     if (OpInfo.Type == InlineAsm::isInput ||
7533         (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) {
7534       OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
7535 
7536       // Process the call argument. BasicBlocks are labels, currently appearing
7537       // only in asm's.
7538       if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
7539         OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
7540       } else {
7541         OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
7542       }
7543 
7544       OpVT =
7545           OpInfo
7546               .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout())
7547               .getSimpleVT();
7548     }
7549 
7550     if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
7551       // The return value of the call is this value.  As such, there is no
7552       // corresponding argument.
7553       assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7554       if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
7555         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(),
7556                                       STy->getElementType(ResNo));
7557       } else {
7558         assert(ResNo == 0 && "Asm only has one result!");
7559         OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
7560       }
7561       ++ResNo;
7562     }
7563 
7564     OpInfo.ConstraintVT = OpVT;
7565 
7566     if (!hasMemory)
7567       hasMemory = OpInfo.hasMemory(TLI);
7568 
7569     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
7570     // FIXME: Could we compute this on OpInfo rather than TargetConstraints[i]?
7571     auto TargetConstraint = TargetConstraints[i];
7572 
7573     // Compute the constraint code and ConstraintType to use.
7574     TLI.ComputeConstraintToUse(TargetConstraint, SDValue());
7575 
7576     ExtraInfo.update(TargetConstraint);
7577   }
7578 
7579   SDValue Chain, Flag;
7580 
7581   // We won't need to flush pending loads if this asm doesn't touch
7582   // memory and is nonvolatile.
7583   if (hasMemory || IA->hasSideEffects())
7584     Chain = getRoot();
7585   else
7586     Chain = DAG.getRoot();
7587 
7588   // Second pass over the constraints: compute which constraint option to use
7589   // and assign registers to constraints that want a specific physreg.
7590   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7591     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7592 
7593     // If this is an output operand with a matching input operand, look up the
7594     // matching input. If their types mismatch, e.g. one is an integer, the
7595     // other is floating point, or their sizes are different, flag it as an
7596     // error.
7597     if (OpInfo.hasMatchingInput()) {
7598       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
7599       patchMatchingInput(OpInfo, Input, DAG);
7600     }
7601 
7602     // Compute the constraint code and ConstraintType to use.
7603     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
7604 
7605     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7606         OpInfo.Type == InlineAsm::isClobber)
7607       continue;
7608 
7609     // If this is a memory input, and if the operand is not indirect, do what we
7610     // need to provide an address for the memory input.
7611     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
7612         !OpInfo.isIndirect) {
7613       assert((OpInfo.isMultipleAlternative ||
7614               (OpInfo.Type == InlineAsm::isInput)) &&
7615              "Can only indirectify direct input operands!");
7616 
7617       // Memory operands really want the address of the value.
7618       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
7619 
7620       // There is no longer a Value* corresponding to this operand.
7621       OpInfo.CallOperandVal = nullptr;
7622 
7623       // It is now an indirect operand.
7624       OpInfo.isIndirect = true;
7625     }
7626 
7627     // If this constraint is for a specific register, allocate it before
7628     // anything else.
7629     SDISelAsmOperandInfo &RefOpInfo =
7630         OpInfo.isMatchingInputConstraint()
7631             ? ConstraintOperands[OpInfo.getMatchedOperand()]
7632             : ConstraintOperands[i];
7633     if (RefOpInfo.ConstraintType == TargetLowering::C_Register)
7634       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo, RefOpInfo);
7635   }
7636 
7637   // Third pass - Loop over all of the operands, assigning virtual or physregs
7638   // to register class operands.
7639   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7640     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7641     SDISelAsmOperandInfo &RefOpInfo =
7642         OpInfo.isMatchingInputConstraint()
7643             ? ConstraintOperands[OpInfo.getMatchedOperand()]
7644             : ConstraintOperands[i];
7645 
7646     // C_Register operands have already been allocated, Other/Memory don't need
7647     // to be.
7648     if (RefOpInfo.ConstraintType == TargetLowering::C_RegisterClass)
7649       GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo, RefOpInfo);
7650   }
7651 
7652   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
7653   std::vector<SDValue> AsmNodeOperands;
7654   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
7655   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
7656       IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
7657 
7658   // If we have a !srcloc metadata node associated with it, we want to attach
7659   // this to the ultimately generated inline asm machineinstr.  To do this, we
7660   // pass in the third operand as this (potentially null) inline asm MDNode.
7661   const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
7662   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
7663 
7664   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
7665   // bits as operand 3.
7666   AsmNodeOperands.push_back(DAG.getTargetConstant(
7667       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7668 
7669   // Loop over all of the inputs, copying the operand values into the
7670   // appropriate registers and processing the output regs.
7671   RegsForValue RetValRegs;
7672 
7673   // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
7674   std::vector<std::pair<RegsForValue, Value *>> IndirectStoresToEmit;
7675 
7676   for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
7677     SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
7678 
7679     switch (OpInfo.Type) {
7680     case InlineAsm::isOutput:
7681       if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
7682           OpInfo.ConstraintType != TargetLowering::C_Register) {
7683         // Memory output, or 'other' output (e.g. 'X' constraint).
7684         assert(OpInfo.isIndirect && "Memory output must be indirect operand");
7685 
7686         unsigned ConstraintID =
7687             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7688         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7689                "Failed to convert memory constraint code to constraint id.");
7690 
7691         // Add information to the INLINEASM node to know about this output.
7692         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7693         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
7694         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
7695                                                         MVT::i32));
7696         AsmNodeOperands.push_back(OpInfo.CallOperand);
7697         break;
7698       }
7699 
7700       // Otherwise, this is a register or register class output.
7701 
7702       // Copy the output from the appropriate register.  Find a register that
7703       // we can use.
7704       if (OpInfo.AssignedRegs.Regs.empty()) {
7705         emitInlineAsmError(
7706             CS, "couldn't allocate output register for constraint '" +
7707                     Twine(OpInfo.ConstraintCode) + "'");
7708         return;
7709       }
7710 
7711       // If this is an indirect operand, store through the pointer after the
7712       // asm.
7713       if (OpInfo.isIndirect) {
7714         IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
7715                                                       OpInfo.CallOperandVal));
7716       } else {
7717         // This is the result value of the call.
7718         assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
7719         // Concatenate this output onto the outputs list.
7720         RetValRegs.append(OpInfo.AssignedRegs);
7721       }
7722 
7723       // Add information to the INLINEASM node to know that this register is
7724       // set.
7725       OpInfo.AssignedRegs
7726           .AddInlineAsmOperands(OpInfo.isEarlyClobber
7727                                     ? InlineAsm::Kind_RegDefEarlyClobber
7728                                     : InlineAsm::Kind_RegDef,
7729                                 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
7730       break;
7731 
7732     case InlineAsm::isInput: {
7733       SDValue InOperandVal = OpInfo.CallOperand;
7734 
7735       if (OpInfo.isMatchingInputConstraint()) {
7736         // If this is required to match an output register we have already set,
7737         // just use its register.
7738         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
7739                                                   AsmNodeOperands);
7740         unsigned OpFlag =
7741           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
7742         if (InlineAsm::isRegDefKind(OpFlag) ||
7743             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
7744           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
7745           if (OpInfo.isIndirect) {
7746             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
7747             emitInlineAsmError(CS, "inline asm not supported yet:"
7748                                    " don't know how to handle tied "
7749                                    "indirect register inputs");
7750             return;
7751           }
7752 
7753           MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
7754           SmallVector<unsigned, 4> Regs;
7755 
7756           if (!createVirtualRegs(Regs,
7757                                  InlineAsm::getNumOperandRegisters(OpFlag),
7758                                  RegVT, DAG)) {
7759             emitInlineAsmError(CS, "inline asm error: This value type register "
7760                                    "class is not natively supported!");
7761             return;
7762           }
7763 
7764           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
7765 
7766           SDLoc dl = getCurSDLoc();
7767           // Use the produced MatchedRegs object to
7768           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
7769                                     CS.getInstruction());
7770           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
7771                                            true, OpInfo.getMatchedOperand(), dl,
7772                                            DAG, AsmNodeOperands);
7773           break;
7774         }
7775 
7776         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
7777         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
7778                "Unexpected number of operands");
7779         // Add information to the INLINEASM node to know about this input.
7780         // See InlineAsm.h isUseOperandTiedToDef.
7781         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
7782         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
7783                                                     OpInfo.getMatchedOperand());
7784         AsmNodeOperands.push_back(DAG.getTargetConstant(
7785             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7786         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
7787         break;
7788       }
7789 
7790       // Treat indirect 'X' constraint as memory.
7791       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
7792           OpInfo.isIndirect)
7793         OpInfo.ConstraintType = TargetLowering::C_Memory;
7794 
7795       if (OpInfo.ConstraintType == TargetLowering::C_Other) {
7796         std::vector<SDValue> Ops;
7797         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
7798                                           Ops, DAG);
7799         if (Ops.empty()) {
7800           emitInlineAsmError(CS, "invalid operand for inline asm constraint '" +
7801                                      Twine(OpInfo.ConstraintCode) + "'");
7802           return;
7803         }
7804 
7805         // Add information to the INLINEASM node to know about this input.
7806         unsigned ResOpType =
7807           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
7808         AsmNodeOperands.push_back(DAG.getTargetConstant(
7809             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
7810         AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
7811         break;
7812       }
7813 
7814       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
7815         assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
7816         assert(InOperandVal.getValueType() ==
7817                    TLI.getPointerTy(DAG.getDataLayout()) &&
7818                "Memory operands expect pointer values");
7819 
7820         unsigned ConstraintID =
7821             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
7822         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
7823                "Failed to convert memory constraint code to constraint id.");
7824 
7825         // Add information to the INLINEASM node to know about this input.
7826         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
7827         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
7828         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
7829                                                         getCurSDLoc(),
7830                                                         MVT::i32));
7831         AsmNodeOperands.push_back(InOperandVal);
7832         break;
7833       }
7834 
7835       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
7836               OpInfo.ConstraintType == TargetLowering::C_Register) &&
7837              "Unknown constraint type!");
7838 
7839       // TODO: Support this.
7840       if (OpInfo.isIndirect) {
7841         emitInlineAsmError(
7842             CS, "Don't know how to handle indirect register inputs yet "
7843                 "for constraint '" +
7844                     Twine(OpInfo.ConstraintCode) + "'");
7845         return;
7846       }
7847 
7848       // Copy the input into the appropriate registers.
7849       if (OpInfo.AssignedRegs.Regs.empty()) {
7850         emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" +
7851                                    Twine(OpInfo.ConstraintCode) + "'");
7852         return;
7853       }
7854 
7855       SDLoc dl = getCurSDLoc();
7856 
7857       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
7858                                         Chain, &Flag, CS.getInstruction());
7859 
7860       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
7861                                                dl, DAG, AsmNodeOperands);
7862       break;
7863     }
7864     case InlineAsm::isClobber:
7865       // Add the clobbered value to the operand list, so that the register
7866       // allocator is aware that the physreg got clobbered.
7867       if (!OpInfo.AssignedRegs.Regs.empty())
7868         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
7869                                                  false, 0, getCurSDLoc(), DAG,
7870                                                  AsmNodeOperands);
7871       break;
7872     }
7873   }
7874 
7875   // Finish up input operands.  Set the input chain and add the flag last.
7876   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
7877   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
7878 
7879   Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
7880                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
7881   Flag = Chain.getValue(1);
7882 
7883   // If this asm returns a register value, copy the result from that register
7884   // and set it as the value of the call.
7885   if (!RetValRegs.Regs.empty()) {
7886     SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7887                                              Chain, &Flag, CS.getInstruction());
7888 
7889     llvm::Type *CSResultType = CS.getType();
7890     unsigned numRet;
7891     ArrayRef<Type *> ResultTypes;
7892     SmallVector<SDValue, 1> ResultValues(1);
7893     if (CSResultType->isSingleValueType()) {
7894       numRet = 1;
7895       ResultValues[0] = Val;
7896       ResultTypes = makeArrayRef(CSResultType);
7897     } else {
7898       numRet = CSResultType->getNumContainedTypes();
7899       assert(Val->getNumOperands() == numRet &&
7900              "Mismatch in number of output operands in asm result");
7901       ResultTypes = CSResultType->subtypes();
7902       ArrayRef<SDUse> ValueUses = Val->ops();
7903       ResultValues.resize(numRet);
7904       std::transform(ValueUses.begin(), ValueUses.end(), ResultValues.begin(),
7905                      [](const SDUse &u) -> SDValue { return u.get(); });
7906     }
7907     SmallVector<EVT, 1> ResultVTs(numRet);
7908     for (unsigned i = 0; i < numRet; i++) {
7909       EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), ResultTypes[i]);
7910       SDValue Val = ResultValues[i];
7911       assert(ResultTypes[i]->isSized() && "Unexpected unsized type");
7912       // If the type of the inline asm call site return value is different but
7913       // has same size as the type of the asm output bitcast it.  One example
7914       // of this is for vectors with different width / number of elements.
7915       // This can happen for register classes that can contain multiple
7916       // different value types.  The preg or vreg allocated may not have the
7917       // same VT as was expected.
7918       //
7919       // This can also happen for a return value that disagrees with the
7920       // register class it is put in, eg. a double in a general-purpose
7921       // register on a 32-bit machine.
7922       if (ResultVT != Val.getValueType() &&
7923           ResultVT.getSizeInBits() == Val.getValueSizeInBits())
7924         Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, Val);
7925       else if (ResultVT != Val.getValueType() && ResultVT.isInteger() &&
7926                Val.getValueType().isInteger()) {
7927         // If a result value was tied to an input value, the computed result
7928         // may have a wider width than the expected result.  Extract the
7929         // relevant portion.
7930         Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, Val);
7931       }
7932 
7933       assert(ResultVT == Val.getValueType() && "Asm result value mismatch!");
7934       ResultVTs[i] = ResultVT;
7935       ResultValues[i] = Val;
7936     }
7937 
7938     Val = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
7939                       DAG.getVTList(ResultVTs), ResultValues);
7940     setValue(CS.getInstruction(), Val);
7941     // Don't need to use this as a chain in this case.
7942     if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
7943       return;
7944   }
7945 
7946   std::vector<std::pair<SDValue, const Value *>> StoresToEmit;
7947 
7948   // Process indirect outputs, first output all of the flagged copies out of
7949   // physregs.
7950   for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
7951     RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
7952     const Value *Ptr = IndirectStoresToEmit[i].second;
7953     SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
7954                                              Chain, &Flag, IA);
7955     StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
7956   }
7957 
7958   // Emit the non-flagged stores from the physregs.
7959   SmallVector<SDValue, 8> OutChains;
7960   for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
7961     SDValue Val = DAG.getStore(Chain, getCurSDLoc(), StoresToEmit[i].first,
7962                                getValue(StoresToEmit[i].second),
7963                                MachinePointerInfo(StoresToEmit[i].second));
7964     OutChains.push_back(Val);
7965   }
7966 
7967   if (!OutChains.empty())
7968     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
7969 
7970   DAG.setRoot(Chain);
7971 }
7972 
7973 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS,
7974                                              const Twine &Message) {
7975   LLVMContext &Ctx = *DAG.getContext();
7976   Ctx.emitError(CS.getInstruction(), Message);
7977 
7978   // Make sure we leave the DAG in a valid state
7979   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7980   SmallVector<EVT, 1> ValueVTs;
7981   ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
7982 
7983   if (ValueVTs.empty())
7984     return;
7985 
7986   SmallVector<SDValue, 1> Ops;
7987   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
7988     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
7989 
7990   setValue(CS.getInstruction(), DAG.getMergeValues(Ops, getCurSDLoc()));
7991 }
7992 
7993 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
7994   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
7995                           MVT::Other, getRoot(),
7996                           getValue(I.getArgOperand(0)),
7997                           DAG.getSrcValue(I.getArgOperand(0))));
7998 }
7999 
8000 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
8001   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8002   const DataLayout &DL = DAG.getDataLayout();
8003   SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()),
8004                            getCurSDLoc(), getRoot(), getValue(I.getOperand(0)),
8005                            DAG.getSrcValue(I.getOperand(0)),
8006                            DL.getABITypeAlignment(I.getType()));
8007   setValue(&I, V);
8008   DAG.setRoot(V.getValue(1));
8009 }
8010 
8011 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
8012   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
8013                           MVT::Other, getRoot(),
8014                           getValue(I.getArgOperand(0)),
8015                           DAG.getSrcValue(I.getArgOperand(0))));
8016 }
8017 
8018 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
8019   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
8020                           MVT::Other, getRoot(),
8021                           getValue(I.getArgOperand(0)),
8022                           getValue(I.getArgOperand(1)),
8023                           DAG.getSrcValue(I.getArgOperand(0)),
8024                           DAG.getSrcValue(I.getArgOperand(1))));
8025 }
8026 
8027 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
8028                                                     const Instruction &I,
8029                                                     SDValue Op) {
8030   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
8031   if (!Range)
8032     return Op;
8033 
8034   ConstantRange CR = getConstantRangeFromMetadata(*Range);
8035   if (CR.isFullSet() || CR.isEmptySet() || CR.isWrappedSet())
8036     return Op;
8037 
8038   APInt Lo = CR.getUnsignedMin();
8039   if (!Lo.isMinValue())
8040     return Op;
8041 
8042   APInt Hi = CR.getUnsignedMax();
8043   unsigned Bits = std::max(Hi.getActiveBits(),
8044                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
8045 
8046   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
8047 
8048   SDLoc SL = getCurSDLoc();
8049 
8050   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
8051                              DAG.getValueType(SmallVT));
8052   unsigned NumVals = Op.getNode()->getNumValues();
8053   if (NumVals == 1)
8054     return ZExt;
8055 
8056   SmallVector<SDValue, 4> Ops;
8057 
8058   Ops.push_back(ZExt);
8059   for (unsigned I = 1; I != NumVals; ++I)
8060     Ops.push_back(Op.getValue(I));
8061 
8062   return DAG.getMergeValues(Ops, SL);
8063 }
8064 
8065 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
8066 /// the call being lowered.
8067 ///
8068 /// This is a helper for lowering intrinsics that follow a target calling
8069 /// convention or require stack pointer adjustment. Only a subset of the
8070 /// intrinsic's operands need to participate in the calling convention.
8071 void SelectionDAGBuilder::populateCallLoweringInfo(
8072     TargetLowering::CallLoweringInfo &CLI, ImmutableCallSite CS,
8073     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
8074     bool IsPatchPoint) {
8075   TargetLowering::ArgListTy Args;
8076   Args.reserve(NumArgs);
8077 
8078   // Populate the argument list.
8079   // Attributes for args start at offset 1, after the return attribute.
8080   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
8081        ArgI != ArgE; ++ArgI) {
8082     const Value *V = CS->getOperand(ArgI);
8083 
8084     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
8085 
8086     TargetLowering::ArgListEntry Entry;
8087     Entry.Node = getValue(V);
8088     Entry.Ty = V->getType();
8089     Entry.setAttributes(&CS, ArgI);
8090     Args.push_back(Entry);
8091   }
8092 
8093   CLI.setDebugLoc(getCurSDLoc())
8094       .setChain(getRoot())
8095       .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args))
8096       .setDiscardResult(CS->use_empty())
8097       .setIsPatchPoint(IsPatchPoint);
8098 }
8099 
8100 /// Add a stack map intrinsic call's live variable operands to a stackmap
8101 /// or patchpoint target node's operand list.
8102 ///
8103 /// Constants are converted to TargetConstants purely as an optimization to
8104 /// avoid constant materialization and register allocation.
8105 ///
8106 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
8107 /// generate addess computation nodes, and so ExpandISelPseudo can convert the
8108 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
8109 /// address materialization and register allocation, but may also be required
8110 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
8111 /// alloca in the entry block, then the runtime may assume that the alloca's
8112 /// StackMap location can be read immediately after compilation and that the
8113 /// location is valid at any point during execution (this is similar to the
8114 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
8115 /// only available in a register, then the runtime would need to trap when
8116 /// execution reaches the StackMap in order to read the alloca's location.
8117 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
8118                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
8119                                 SelectionDAGBuilder &Builder) {
8120   for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
8121     SDValue OpVal = Builder.getValue(CS.getArgument(i));
8122     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
8123       Ops.push_back(
8124         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
8125       Ops.push_back(
8126         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
8127     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
8128       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
8129       Ops.push_back(Builder.DAG.getTargetFrameIndex(
8130           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
8131     } else
8132       Ops.push_back(OpVal);
8133   }
8134 }
8135 
8136 /// Lower llvm.experimental.stackmap directly to its target opcode.
8137 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
8138   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
8139   //                                  [live variables...])
8140 
8141   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
8142 
8143   SDValue Chain, InFlag, Callee, NullPtr;
8144   SmallVector<SDValue, 32> Ops;
8145 
8146   SDLoc DL = getCurSDLoc();
8147   Callee = getValue(CI.getCalledValue());
8148   NullPtr = DAG.getIntPtrConstant(0, DL, true);
8149 
8150   // The stackmap intrinsic only records the live variables (the arguemnts
8151   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
8152   // intrinsic, this won't be lowered to a function call. This means we don't
8153   // have to worry about calling conventions and target specific lowering code.
8154   // Instead we perform the call lowering right here.
8155   //
8156   // chain, flag = CALLSEQ_START(chain, 0, 0)
8157   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
8158   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
8159   //
8160   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
8161   InFlag = Chain.getValue(1);
8162 
8163   // Add the <id> and <numBytes> constants.
8164   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
8165   Ops.push_back(DAG.getTargetConstant(
8166                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
8167   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
8168   Ops.push_back(DAG.getTargetConstant(
8169                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
8170                   MVT::i32));
8171 
8172   // Push live variables for the stack map.
8173   addStackMapLiveVars(&CI, 2, DL, Ops, *this);
8174 
8175   // We are not pushing any register mask info here on the operands list,
8176   // because the stackmap doesn't clobber anything.
8177 
8178   // Push the chain and the glue flag.
8179   Ops.push_back(Chain);
8180   Ops.push_back(InFlag);
8181 
8182   // Create the STACKMAP node.
8183   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8184   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
8185   Chain = SDValue(SM, 0);
8186   InFlag = Chain.getValue(1);
8187 
8188   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
8189 
8190   // Stackmaps don't generate values, so nothing goes into the NodeMap.
8191 
8192   // Set the root to the target-lowered call chain.
8193   DAG.setRoot(Chain);
8194 
8195   // Inform the Frame Information that we have a stackmap in this function.
8196   FuncInfo.MF->getFrameInfo().setHasStackMap();
8197 }
8198 
8199 /// Lower llvm.experimental.patchpoint directly to its target opcode.
8200 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
8201                                           const BasicBlock *EHPadBB) {
8202   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
8203   //                                                 i32 <numBytes>,
8204   //                                                 i8* <target>,
8205   //                                                 i32 <numArgs>,
8206   //                                                 [Args...],
8207   //                                                 [live variables...])
8208 
8209   CallingConv::ID CC = CS.getCallingConv();
8210   bool IsAnyRegCC = CC == CallingConv::AnyReg;
8211   bool HasDef = !CS->getType()->isVoidTy();
8212   SDLoc dl = getCurSDLoc();
8213   SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
8214 
8215   // Handle immediate and symbolic callees.
8216   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
8217     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
8218                                    /*isTarget=*/true);
8219   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
8220     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
8221                                          SDLoc(SymbolicCallee),
8222                                          SymbolicCallee->getValueType(0));
8223 
8224   // Get the real number of arguments participating in the call <numArgs>
8225   SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
8226   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
8227 
8228   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
8229   // Intrinsics include all meta-operands up to but not including CC.
8230   unsigned NumMetaOpers = PatchPointOpers::CCPos;
8231   assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
8232          "Not enough arguments provided to the patchpoint intrinsic");
8233 
8234   // For AnyRegCC the arguments are lowered later on manually.
8235   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
8236   Type *ReturnTy =
8237     IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
8238 
8239   TargetLowering::CallLoweringInfo CLI(DAG);
8240   populateCallLoweringInfo(CLI, CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
8241                            true);
8242   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
8243 
8244   SDNode *CallEnd = Result.second.getNode();
8245   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
8246     CallEnd = CallEnd->getOperand(0).getNode();
8247 
8248   /// Get a call instruction from the call sequence chain.
8249   /// Tail calls are not allowed.
8250   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
8251          "Expected a callseq node.");
8252   SDNode *Call = CallEnd->getOperand(0).getNode();
8253   bool HasGlue = Call->getGluedNode();
8254 
8255   // Replace the target specific call node with the patchable intrinsic.
8256   SmallVector<SDValue, 8> Ops;
8257 
8258   // Add the <id> and <numBytes> constants.
8259   SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
8260   Ops.push_back(DAG.getTargetConstant(
8261                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
8262   SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
8263   Ops.push_back(DAG.getTargetConstant(
8264                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
8265                   MVT::i32));
8266 
8267   // Add the callee.
8268   Ops.push_back(Callee);
8269 
8270   // Adjust <numArgs> to account for any arguments that have been passed on the
8271   // stack instead.
8272   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
8273   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
8274   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
8275   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
8276 
8277   // Add the calling convention
8278   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
8279 
8280   // Add the arguments we omitted previously. The register allocator should
8281   // place these in any free register.
8282   if (IsAnyRegCC)
8283     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
8284       Ops.push_back(getValue(CS.getArgument(i)));
8285 
8286   // Push the arguments from the call instruction up to the register mask.
8287   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
8288   Ops.append(Call->op_begin() + 2, e);
8289 
8290   // Push live variables for the stack map.
8291   addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
8292 
8293   // Push the register mask info.
8294   if (HasGlue)
8295     Ops.push_back(*(Call->op_end()-2));
8296   else
8297     Ops.push_back(*(Call->op_end()-1));
8298 
8299   // Push the chain (this is originally the first operand of the call, but
8300   // becomes now the last or second to last operand).
8301   Ops.push_back(*(Call->op_begin()));
8302 
8303   // Push the glue flag (last operand).
8304   if (HasGlue)
8305     Ops.push_back(*(Call->op_end()-1));
8306 
8307   SDVTList NodeTys;
8308   if (IsAnyRegCC && HasDef) {
8309     // Create the return types based on the intrinsic definition
8310     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8311     SmallVector<EVT, 3> ValueVTs;
8312     ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
8313     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
8314 
8315     // There is always a chain and a glue type at the end
8316     ValueVTs.push_back(MVT::Other);
8317     ValueVTs.push_back(MVT::Glue);
8318     NodeTys = DAG.getVTList(ValueVTs);
8319   } else
8320     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8321 
8322   // Replace the target specific call node with a PATCHPOINT node.
8323   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
8324                                          dl, NodeTys, Ops);
8325 
8326   // Update the NodeMap.
8327   if (HasDef) {
8328     if (IsAnyRegCC)
8329       setValue(CS.getInstruction(), SDValue(MN, 0));
8330     else
8331       setValue(CS.getInstruction(), Result.first);
8332   }
8333 
8334   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
8335   // call sequence. Furthermore the location of the chain and glue can change
8336   // when the AnyReg calling convention is used and the intrinsic returns a
8337   // value.
8338   if (IsAnyRegCC && HasDef) {
8339     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
8340     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
8341     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
8342   } else
8343     DAG.ReplaceAllUsesWith(Call, MN);
8344   DAG.DeleteNode(Call);
8345 
8346   // Inform the Frame Information that we have a patchpoint in this function.
8347   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
8348 }
8349 
8350 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
8351                                             unsigned Intrinsic) {
8352   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8353   SDValue Op1 = getValue(I.getArgOperand(0));
8354   SDValue Op2;
8355   if (I.getNumArgOperands() > 1)
8356     Op2 = getValue(I.getArgOperand(1));
8357   SDLoc dl = getCurSDLoc();
8358   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8359   SDValue Res;
8360   FastMathFlags FMF;
8361   if (isa<FPMathOperator>(I))
8362     FMF = I.getFastMathFlags();
8363 
8364   switch (Intrinsic) {
8365   case Intrinsic::experimental_vector_reduce_fadd:
8366     if (FMF.isFast())
8367       Res = DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2);
8368     else
8369       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2);
8370     break;
8371   case Intrinsic::experimental_vector_reduce_fmul:
8372     if (FMF.isFast())
8373       Res = DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2);
8374     else
8375       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2);
8376     break;
8377   case Intrinsic::experimental_vector_reduce_add:
8378     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
8379     break;
8380   case Intrinsic::experimental_vector_reduce_mul:
8381     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
8382     break;
8383   case Intrinsic::experimental_vector_reduce_and:
8384     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
8385     break;
8386   case Intrinsic::experimental_vector_reduce_or:
8387     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
8388     break;
8389   case Intrinsic::experimental_vector_reduce_xor:
8390     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
8391     break;
8392   case Intrinsic::experimental_vector_reduce_smax:
8393     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
8394     break;
8395   case Intrinsic::experimental_vector_reduce_smin:
8396     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
8397     break;
8398   case Intrinsic::experimental_vector_reduce_umax:
8399     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
8400     break;
8401   case Intrinsic::experimental_vector_reduce_umin:
8402     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
8403     break;
8404   case Intrinsic::experimental_vector_reduce_fmax:
8405     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1);
8406     break;
8407   case Intrinsic::experimental_vector_reduce_fmin:
8408     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1);
8409     break;
8410   default:
8411     llvm_unreachable("Unhandled vector reduce intrinsic");
8412   }
8413   setValue(&I, Res);
8414 }
8415 
8416 /// Returns an AttributeList representing the attributes applied to the return
8417 /// value of the given call.
8418 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
8419   SmallVector<Attribute::AttrKind, 2> Attrs;
8420   if (CLI.RetSExt)
8421     Attrs.push_back(Attribute::SExt);
8422   if (CLI.RetZExt)
8423     Attrs.push_back(Attribute::ZExt);
8424   if (CLI.IsInReg)
8425     Attrs.push_back(Attribute::InReg);
8426 
8427   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
8428                             Attrs);
8429 }
8430 
8431 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
8432 /// implementation, which just calls LowerCall.
8433 /// FIXME: When all targets are
8434 /// migrated to using LowerCall, this hook should be integrated into SDISel.
8435 std::pair<SDValue, SDValue>
8436 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
8437   // Handle the incoming return values from the call.
8438   CLI.Ins.clear();
8439   Type *OrigRetTy = CLI.RetTy;
8440   SmallVector<EVT, 4> RetTys;
8441   SmallVector<uint64_t, 4> Offsets;
8442   auto &DL = CLI.DAG.getDataLayout();
8443   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
8444 
8445   if (CLI.IsPostTypeLegalization) {
8446     // If we are lowering a libcall after legalization, split the return type.
8447     SmallVector<EVT, 4> OldRetTys = std::move(RetTys);
8448     SmallVector<uint64_t, 4> OldOffsets = std::move(Offsets);
8449     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
8450       EVT RetVT = OldRetTys[i];
8451       uint64_t Offset = OldOffsets[i];
8452       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
8453       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
8454       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
8455       RetTys.append(NumRegs, RegisterVT);
8456       for (unsigned j = 0; j != NumRegs; ++j)
8457         Offsets.push_back(Offset + j * RegisterVTByteSZ);
8458     }
8459   }
8460 
8461   SmallVector<ISD::OutputArg, 4> Outs;
8462   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
8463 
8464   bool CanLowerReturn =
8465       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
8466                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
8467 
8468   SDValue DemoteStackSlot;
8469   int DemoteStackIdx = -100;
8470   if (!CanLowerReturn) {
8471     // FIXME: equivalent assert?
8472     // assert(!CS.hasInAllocaArgument() &&
8473     //        "sret demotion is incompatible with inalloca");
8474     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
8475     unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
8476     MachineFunction &MF = CLI.DAG.getMachineFunction();
8477     DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
8478     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
8479                                               DL.getAllocaAddrSpace());
8480 
8481     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
8482     ArgListEntry Entry;
8483     Entry.Node = DemoteStackSlot;
8484     Entry.Ty = StackSlotPtrType;
8485     Entry.IsSExt = false;
8486     Entry.IsZExt = false;
8487     Entry.IsInReg = false;
8488     Entry.IsSRet = true;
8489     Entry.IsNest = false;
8490     Entry.IsByVal = false;
8491     Entry.IsReturned = false;
8492     Entry.IsSwiftSelf = false;
8493     Entry.IsSwiftError = false;
8494     Entry.Alignment = Align;
8495     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
8496     CLI.NumFixedArgs += 1;
8497     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
8498 
8499     // sret demotion isn't compatible with tail-calls, since the sret argument
8500     // points into the callers stack frame.
8501     CLI.IsTailCall = false;
8502   } else {
8503     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8504       EVT VT = RetTys[I];
8505       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
8506                                                      CLI.CallConv, VT);
8507       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
8508                                                        CLI.CallConv, VT);
8509       for (unsigned i = 0; i != NumRegs; ++i) {
8510         ISD::InputArg MyFlags;
8511         MyFlags.VT = RegisterVT;
8512         MyFlags.ArgVT = VT;
8513         MyFlags.Used = CLI.IsReturnValueUsed;
8514         if (CLI.RetSExt)
8515           MyFlags.Flags.setSExt();
8516         if (CLI.RetZExt)
8517           MyFlags.Flags.setZExt();
8518         if (CLI.IsInReg)
8519           MyFlags.Flags.setInReg();
8520         CLI.Ins.push_back(MyFlags);
8521       }
8522     }
8523   }
8524 
8525   // We push in swifterror return as the last element of CLI.Ins.
8526   ArgListTy &Args = CLI.getArgs();
8527   if (supportSwiftError()) {
8528     for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8529       if (Args[i].IsSwiftError) {
8530         ISD::InputArg MyFlags;
8531         MyFlags.VT = getPointerTy(DL);
8532         MyFlags.ArgVT = EVT(getPointerTy(DL));
8533         MyFlags.Flags.setSwiftError();
8534         CLI.Ins.push_back(MyFlags);
8535       }
8536     }
8537   }
8538 
8539   // Handle all of the outgoing arguments.
8540   CLI.Outs.clear();
8541   CLI.OutVals.clear();
8542   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
8543     SmallVector<EVT, 4> ValueVTs;
8544     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
8545     // FIXME: Split arguments if CLI.IsPostTypeLegalization
8546     Type *FinalType = Args[i].Ty;
8547     if (Args[i].IsByVal)
8548       FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
8549     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
8550         FinalType, CLI.CallConv, CLI.IsVarArg);
8551     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
8552          ++Value) {
8553       EVT VT = ValueVTs[Value];
8554       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
8555       SDValue Op = SDValue(Args[i].Node.getNode(),
8556                            Args[i].Node.getResNo() + Value);
8557       ISD::ArgFlagsTy Flags;
8558 
8559       // Certain targets (such as MIPS), may have a different ABI alignment
8560       // for a type depending on the context. Give the target a chance to
8561       // specify the alignment it wants.
8562       unsigned OriginalAlignment = getABIAlignmentForCallingConv(ArgTy, DL);
8563 
8564       if (Args[i].IsZExt)
8565         Flags.setZExt();
8566       if (Args[i].IsSExt)
8567         Flags.setSExt();
8568       if (Args[i].IsInReg) {
8569         // If we are using vectorcall calling convention, a structure that is
8570         // passed InReg - is surely an HVA
8571         if (CLI.CallConv == CallingConv::X86_VectorCall &&
8572             isa<StructType>(FinalType)) {
8573           // The first value of a structure is marked
8574           if (0 == Value)
8575             Flags.setHvaStart();
8576           Flags.setHva();
8577         }
8578         // Set InReg Flag
8579         Flags.setInReg();
8580       }
8581       if (Args[i].IsSRet)
8582         Flags.setSRet();
8583       if (Args[i].IsSwiftSelf)
8584         Flags.setSwiftSelf();
8585       if (Args[i].IsSwiftError)
8586         Flags.setSwiftError();
8587       if (Args[i].IsByVal)
8588         Flags.setByVal();
8589       if (Args[i].IsInAlloca) {
8590         Flags.setInAlloca();
8591         // Set the byval flag for CCAssignFn callbacks that don't know about
8592         // inalloca.  This way we can know how many bytes we should've allocated
8593         // and how many bytes a callee cleanup function will pop.  If we port
8594         // inalloca to more targets, we'll have to add custom inalloca handling
8595         // in the various CC lowering callbacks.
8596         Flags.setByVal();
8597       }
8598       if (Args[i].IsByVal || Args[i].IsInAlloca) {
8599         PointerType *Ty = cast<PointerType>(Args[i].Ty);
8600         Type *ElementTy = Ty->getElementType();
8601         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
8602         // For ByVal, alignment should come from FE.  BE will guess if this
8603         // info is not there but there are cases it cannot get right.
8604         unsigned FrameAlign;
8605         if (Args[i].Alignment)
8606           FrameAlign = Args[i].Alignment;
8607         else
8608           FrameAlign = getByValTypeAlignment(ElementTy, DL);
8609         Flags.setByValAlign(FrameAlign);
8610       }
8611       if (Args[i].IsNest)
8612         Flags.setNest();
8613       if (NeedsRegBlock)
8614         Flags.setInConsecutiveRegs();
8615       Flags.setOrigAlign(OriginalAlignment);
8616 
8617       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
8618                                                  CLI.CallConv, VT);
8619       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
8620                                                         CLI.CallConv, VT);
8621       SmallVector<SDValue, 4> Parts(NumParts);
8622       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
8623 
8624       if (Args[i].IsSExt)
8625         ExtendKind = ISD::SIGN_EXTEND;
8626       else if (Args[i].IsZExt)
8627         ExtendKind = ISD::ZERO_EXTEND;
8628 
8629       // Conservatively only handle 'returned' on non-vectors that can be lowered,
8630       // for now.
8631       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
8632           CanLowerReturn) {
8633         assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
8634                "unexpected use of 'returned'");
8635         // Before passing 'returned' to the target lowering code, ensure that
8636         // either the register MVT and the actual EVT are the same size or that
8637         // the return value and argument are extended in the same way; in these
8638         // cases it's safe to pass the argument register value unchanged as the
8639         // return register value (although it's at the target's option whether
8640         // to do so)
8641         // TODO: allow code generation to take advantage of partially preserved
8642         // registers rather than clobbering the entire register when the
8643         // parameter extension method is not compatible with the return
8644         // extension method
8645         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
8646             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
8647              CLI.RetZExt == Args[i].IsZExt))
8648           Flags.setReturned();
8649       }
8650 
8651       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
8652                      CLI.CS.getInstruction(), CLI.CallConv, ExtendKind);
8653 
8654       for (unsigned j = 0; j != NumParts; ++j) {
8655         // if it isn't first piece, alignment must be 1
8656         ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
8657                                i < CLI.NumFixedArgs,
8658                                i, j*Parts[j].getValueType().getStoreSize());
8659         if (NumParts > 1 && j == 0)
8660           MyFlags.Flags.setSplit();
8661         else if (j != 0) {
8662           MyFlags.Flags.setOrigAlign(1);
8663           if (j == NumParts - 1)
8664             MyFlags.Flags.setSplitEnd();
8665         }
8666 
8667         CLI.Outs.push_back(MyFlags);
8668         CLI.OutVals.push_back(Parts[j]);
8669       }
8670 
8671       if (NeedsRegBlock && Value == NumValues - 1)
8672         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
8673     }
8674   }
8675 
8676   SmallVector<SDValue, 4> InVals;
8677   CLI.Chain = LowerCall(CLI, InVals);
8678 
8679   // Update CLI.InVals to use outside of this function.
8680   CLI.InVals = InVals;
8681 
8682   // Verify that the target's LowerCall behaved as expected.
8683   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
8684          "LowerCall didn't return a valid chain!");
8685   assert((!CLI.IsTailCall || InVals.empty()) &&
8686          "LowerCall emitted a return value for a tail call!");
8687   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
8688          "LowerCall didn't emit the correct number of values!");
8689 
8690   // For a tail call, the return value is merely live-out and there aren't
8691   // any nodes in the DAG representing it. Return a special value to
8692   // indicate that a tail call has been emitted and no more Instructions
8693   // should be processed in the current block.
8694   if (CLI.IsTailCall) {
8695     CLI.DAG.setRoot(CLI.Chain);
8696     return std::make_pair(SDValue(), SDValue());
8697   }
8698 
8699 #ifndef NDEBUG
8700   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
8701     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
8702     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
8703            "LowerCall emitted a value with the wrong type!");
8704   }
8705 #endif
8706 
8707   SmallVector<SDValue, 4> ReturnValues;
8708   if (!CanLowerReturn) {
8709     // The instruction result is the result of loading from the
8710     // hidden sret parameter.
8711     SmallVector<EVT, 1> PVTs;
8712     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
8713 
8714     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
8715     assert(PVTs.size() == 1 && "Pointers should fit in one register");
8716     EVT PtrVT = PVTs[0];
8717 
8718     unsigned NumValues = RetTys.size();
8719     ReturnValues.resize(NumValues);
8720     SmallVector<SDValue, 4> Chains(NumValues);
8721 
8722     // An aggregate return value cannot wrap around the address space, so
8723     // offsets to its parts don't wrap either.
8724     SDNodeFlags Flags;
8725     Flags.setNoUnsignedWrap(true);
8726 
8727     for (unsigned i = 0; i < NumValues; ++i) {
8728       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
8729                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
8730                                                         PtrVT), Flags);
8731       SDValue L = CLI.DAG.getLoad(
8732           RetTys[i], CLI.DL, CLI.Chain, Add,
8733           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
8734                                             DemoteStackIdx, Offsets[i]),
8735           /* Alignment = */ 1);
8736       ReturnValues[i] = L;
8737       Chains[i] = L.getValue(1);
8738     }
8739 
8740     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
8741   } else {
8742     // Collect the legal value parts into potentially illegal values
8743     // that correspond to the original function's return values.
8744     Optional<ISD::NodeType> AssertOp;
8745     if (CLI.RetSExt)
8746       AssertOp = ISD::AssertSext;
8747     else if (CLI.RetZExt)
8748       AssertOp = ISD::AssertZext;
8749     unsigned CurReg = 0;
8750     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
8751       EVT VT = RetTys[I];
8752       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
8753                                                      CLI.CallConv, VT);
8754       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
8755                                                        CLI.CallConv, VT);
8756 
8757       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
8758                                               NumRegs, RegisterVT, VT, nullptr,
8759                                               CLI.CallConv, AssertOp));
8760       CurReg += NumRegs;
8761     }
8762 
8763     // For a function returning void, there is no return value. We can't create
8764     // such a node, so we just return a null return value in that case. In
8765     // that case, nothing will actually look at the value.
8766     if (ReturnValues.empty())
8767       return std::make_pair(SDValue(), CLI.Chain);
8768   }
8769 
8770   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
8771                                 CLI.DAG.getVTList(RetTys), ReturnValues);
8772   return std::make_pair(Res, CLI.Chain);
8773 }
8774 
8775 void TargetLowering::LowerOperationWrapper(SDNode *N,
8776                                            SmallVectorImpl<SDValue> &Results,
8777                                            SelectionDAG &DAG) const {
8778   if (SDValue Res = LowerOperation(SDValue(N, 0), DAG))
8779     Results.push_back(Res);
8780 }
8781 
8782 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
8783   llvm_unreachable("LowerOperation not implemented for this target!");
8784 }
8785 
8786 void
8787 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
8788   SDValue Op = getNonRegisterValue(V);
8789   assert((Op.getOpcode() != ISD::CopyFromReg ||
8790           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
8791          "Copy from a reg to the same reg!");
8792   assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
8793 
8794   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8795   // If this is an InlineAsm we have to match the registers required, not the
8796   // notional registers required by the type.
8797 
8798   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
8799                    None); // This is not an ABI copy.
8800   SDValue Chain = DAG.getEntryNode();
8801 
8802   ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
8803                               FuncInfo.PreferredExtendType.end())
8804                                  ? ISD::ANY_EXTEND
8805                                  : FuncInfo.PreferredExtendType[V];
8806   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
8807   PendingExports.push_back(Chain);
8808 }
8809 
8810 #include "llvm/CodeGen/SelectionDAGISel.h"
8811 
8812 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
8813 /// entry block, return true.  This includes arguments used by switches, since
8814 /// the switch may expand into multiple basic blocks.
8815 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
8816   // With FastISel active, we may be splitting blocks, so force creation
8817   // of virtual registers for all non-dead arguments.
8818   if (FastISel)
8819     return A->use_empty();
8820 
8821   const BasicBlock &Entry = A->getParent()->front();
8822   for (const User *U : A->users())
8823     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
8824       return false;  // Use not in entry block.
8825 
8826   return true;
8827 }
8828 
8829 using ArgCopyElisionMapTy =
8830     DenseMap<const Argument *,
8831              std::pair<const AllocaInst *, const StoreInst *>>;
8832 
8833 /// Scan the entry block of the function in FuncInfo for arguments that look
8834 /// like copies into a local alloca. Record any copied arguments in
8835 /// ArgCopyElisionCandidates.
8836 static void
8837 findArgumentCopyElisionCandidates(const DataLayout &DL,
8838                                   FunctionLoweringInfo *FuncInfo,
8839                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
8840   // Record the state of every static alloca used in the entry block. Argument
8841   // allocas are all used in the entry block, so we need approximately as many
8842   // entries as we have arguments.
8843   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
8844   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
8845   unsigned NumArgs = FuncInfo->Fn->arg_size();
8846   StaticAllocas.reserve(NumArgs * 2);
8847 
8848   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
8849     if (!V)
8850       return nullptr;
8851     V = V->stripPointerCasts();
8852     const auto *AI = dyn_cast<AllocaInst>(V);
8853     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
8854       return nullptr;
8855     auto Iter = StaticAllocas.insert({AI, Unknown});
8856     return &Iter.first->second;
8857   };
8858 
8859   // Look for stores of arguments to static allocas. Look through bitcasts and
8860   // GEPs to handle type coercions, as long as the alloca is fully initialized
8861   // by the store. Any non-store use of an alloca escapes it and any subsequent
8862   // unanalyzed store might write it.
8863   // FIXME: Handle structs initialized with multiple stores.
8864   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
8865     // Look for stores, and handle non-store uses conservatively.
8866     const auto *SI = dyn_cast<StoreInst>(&I);
8867     if (!SI) {
8868       // We will look through cast uses, so ignore them completely.
8869       if (I.isCast())
8870         continue;
8871       // Ignore debug info intrinsics, they don't escape or store to allocas.
8872       if (isa<DbgInfoIntrinsic>(I))
8873         continue;
8874       // This is an unknown instruction. Assume it escapes or writes to all
8875       // static alloca operands.
8876       for (const Use &U : I.operands()) {
8877         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
8878           *Info = StaticAllocaInfo::Clobbered;
8879       }
8880       continue;
8881     }
8882 
8883     // If the stored value is a static alloca, mark it as escaped.
8884     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
8885       *Info = StaticAllocaInfo::Clobbered;
8886 
8887     // Check if the destination is a static alloca.
8888     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
8889     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
8890     if (!Info)
8891       continue;
8892     const AllocaInst *AI = cast<AllocaInst>(Dst);
8893 
8894     // Skip allocas that have been initialized or clobbered.
8895     if (*Info != StaticAllocaInfo::Unknown)
8896       continue;
8897 
8898     // Check if the stored value is an argument, and that this store fully
8899     // initializes the alloca. Don't elide copies from the same argument twice.
8900     const Value *Val = SI->getValueOperand()->stripPointerCasts();
8901     const auto *Arg = dyn_cast<Argument>(Val);
8902     if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() ||
8903         Arg->getType()->isEmptyTy() ||
8904         DL.getTypeStoreSize(Arg->getType()) !=
8905             DL.getTypeAllocSize(AI->getAllocatedType()) ||
8906         ArgCopyElisionCandidates.count(Arg)) {
8907       *Info = StaticAllocaInfo::Clobbered;
8908       continue;
8909     }
8910 
8911     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
8912                       << '\n');
8913 
8914     // Mark this alloca and store for argument copy elision.
8915     *Info = StaticAllocaInfo::Elidable;
8916     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
8917 
8918     // Stop scanning if we've seen all arguments. This will happen early in -O0
8919     // builds, which is useful, because -O0 builds have large entry blocks and
8920     // many allocas.
8921     if (ArgCopyElisionCandidates.size() == NumArgs)
8922       break;
8923   }
8924 }
8925 
8926 /// Try to elide argument copies from memory into a local alloca. Succeeds if
8927 /// ArgVal is a load from a suitable fixed stack object.
8928 static void tryToElideArgumentCopy(
8929     FunctionLoweringInfo *FuncInfo, SmallVectorImpl<SDValue> &Chains,
8930     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
8931     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
8932     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
8933     SDValue ArgVal, bool &ArgHasUses) {
8934   // Check if this is a load from a fixed stack object.
8935   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
8936   if (!LNode)
8937     return;
8938   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
8939   if (!FINode)
8940     return;
8941 
8942   // Check that the fixed stack object is the right size and alignment.
8943   // Look at the alignment that the user wrote on the alloca instead of looking
8944   // at the stack object.
8945   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
8946   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
8947   const AllocaInst *AI = ArgCopyIter->second.first;
8948   int FixedIndex = FINode->getIndex();
8949   int &AllocaIndex = FuncInfo->StaticAllocaMap[AI];
8950   int OldIndex = AllocaIndex;
8951   MachineFrameInfo &MFI = FuncInfo->MF->getFrameInfo();
8952   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
8953     LLVM_DEBUG(
8954         dbgs() << "  argument copy elision failed due to bad fixed stack "
8955                   "object size\n");
8956     return;
8957   }
8958   unsigned RequiredAlignment = AI->getAlignment();
8959   if (!RequiredAlignment) {
8960     RequiredAlignment = FuncInfo->MF->getDataLayout().getABITypeAlignment(
8961         AI->getAllocatedType());
8962   }
8963   if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) {
8964     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
8965                          "greater than stack argument alignment ("
8966                       << RequiredAlignment << " vs "
8967                       << MFI.getObjectAlignment(FixedIndex) << ")\n");
8968     return;
8969   }
8970 
8971   // Perform the elision. Delete the old stack object and replace its only use
8972   // in the variable info map. Mark the stack object as mutable.
8973   LLVM_DEBUG({
8974     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
8975            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
8976            << '\n';
8977   });
8978   MFI.RemoveStackObject(OldIndex);
8979   MFI.setIsImmutableObjectIndex(FixedIndex, false);
8980   AllocaIndex = FixedIndex;
8981   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
8982   Chains.push_back(ArgVal.getValue(1));
8983 
8984   // Avoid emitting code for the store implementing the copy.
8985   const StoreInst *SI = ArgCopyIter->second.second;
8986   ElidedArgCopyInstrs.insert(SI);
8987 
8988   // Check for uses of the argument again so that we can avoid exporting ArgVal
8989   // if it is't used by anything other than the store.
8990   for (const Value *U : Arg.users()) {
8991     if (U != SI) {
8992       ArgHasUses = true;
8993       break;
8994     }
8995   }
8996 }
8997 
8998 void SelectionDAGISel::LowerArguments(const Function &F) {
8999   SelectionDAG &DAG = SDB->DAG;
9000   SDLoc dl = SDB->getCurSDLoc();
9001   const DataLayout &DL = DAG.getDataLayout();
9002   SmallVector<ISD::InputArg, 16> Ins;
9003 
9004   if (!FuncInfo->CanLowerReturn) {
9005     // Put in an sret pointer parameter before all the other parameters.
9006     SmallVector<EVT, 1> ValueVTs;
9007     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9008                     F.getReturnType()->getPointerTo(
9009                         DAG.getDataLayout().getAllocaAddrSpace()),
9010                     ValueVTs);
9011 
9012     // NOTE: Assuming that a pointer will never break down to more than one VT
9013     // or one register.
9014     ISD::ArgFlagsTy Flags;
9015     Flags.setSRet();
9016     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
9017     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
9018                          ISD::InputArg::NoArgIndex, 0);
9019     Ins.push_back(RetArg);
9020   }
9021 
9022   // Look for stores of arguments to static allocas. Mark such arguments with a
9023   // flag to ask the target to give us the memory location of that argument if
9024   // available.
9025   ArgCopyElisionMapTy ArgCopyElisionCandidates;
9026   findArgumentCopyElisionCandidates(DL, FuncInfo, ArgCopyElisionCandidates);
9027 
9028   // Set up the incoming argument description vector.
9029   for (const Argument &Arg : F.args()) {
9030     unsigned ArgNo = Arg.getArgNo();
9031     SmallVector<EVT, 4> ValueVTs;
9032     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9033     bool isArgValueUsed = !Arg.use_empty();
9034     unsigned PartBase = 0;
9035     Type *FinalType = Arg.getType();
9036     if (Arg.hasAttribute(Attribute::ByVal))
9037       FinalType = cast<PointerType>(FinalType)->getElementType();
9038     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
9039         FinalType, F.getCallingConv(), F.isVarArg());
9040     for (unsigned Value = 0, NumValues = ValueVTs.size();
9041          Value != NumValues; ++Value) {
9042       EVT VT = ValueVTs[Value];
9043       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
9044       ISD::ArgFlagsTy Flags;
9045 
9046       // Certain targets (such as MIPS), may have a different ABI alignment
9047       // for a type depending on the context. Give the target a chance to
9048       // specify the alignment it wants.
9049       unsigned OriginalAlignment =
9050           TLI->getABIAlignmentForCallingConv(ArgTy, DL);
9051 
9052       if (Arg.hasAttribute(Attribute::ZExt))
9053         Flags.setZExt();
9054       if (Arg.hasAttribute(Attribute::SExt))
9055         Flags.setSExt();
9056       if (Arg.hasAttribute(Attribute::InReg)) {
9057         // If we are using vectorcall calling convention, a structure that is
9058         // passed InReg - is surely an HVA
9059         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
9060             isa<StructType>(Arg.getType())) {
9061           // The first value of a structure is marked
9062           if (0 == Value)
9063             Flags.setHvaStart();
9064           Flags.setHva();
9065         }
9066         // Set InReg Flag
9067         Flags.setInReg();
9068       }
9069       if (Arg.hasAttribute(Attribute::StructRet))
9070         Flags.setSRet();
9071       if (Arg.hasAttribute(Attribute::SwiftSelf))
9072         Flags.setSwiftSelf();
9073       if (Arg.hasAttribute(Attribute::SwiftError))
9074         Flags.setSwiftError();
9075       if (Arg.hasAttribute(Attribute::ByVal))
9076         Flags.setByVal();
9077       if (Arg.hasAttribute(Attribute::InAlloca)) {
9078         Flags.setInAlloca();
9079         // Set the byval flag for CCAssignFn callbacks that don't know about
9080         // inalloca.  This way we can know how many bytes we should've allocated
9081         // and how many bytes a callee cleanup function will pop.  If we port
9082         // inalloca to more targets, we'll have to add custom inalloca handling
9083         // in the various CC lowering callbacks.
9084         Flags.setByVal();
9085       }
9086       if (F.getCallingConv() == CallingConv::X86_INTR) {
9087         // IA Interrupt passes frame (1st parameter) by value in the stack.
9088         if (ArgNo == 0)
9089           Flags.setByVal();
9090       }
9091       if (Flags.isByVal() || Flags.isInAlloca()) {
9092         PointerType *Ty = cast<PointerType>(Arg.getType());
9093         Type *ElementTy = Ty->getElementType();
9094         Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
9095         // For ByVal, alignment should be passed from FE.  BE will guess if
9096         // this info is not there but there are cases it cannot get right.
9097         unsigned FrameAlign;
9098         if (Arg.getParamAlignment())
9099           FrameAlign = Arg.getParamAlignment();
9100         else
9101           FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
9102         Flags.setByValAlign(FrameAlign);
9103       }
9104       if (Arg.hasAttribute(Attribute::Nest))
9105         Flags.setNest();
9106       if (NeedsRegBlock)
9107         Flags.setInConsecutiveRegs();
9108       Flags.setOrigAlign(OriginalAlignment);
9109       if (ArgCopyElisionCandidates.count(&Arg))
9110         Flags.setCopyElisionCandidate();
9111 
9112       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
9113           *CurDAG->getContext(), F.getCallingConv(), VT);
9114       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
9115           *CurDAG->getContext(), F.getCallingConv(), VT);
9116       for (unsigned i = 0; i != NumRegs; ++i) {
9117         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
9118                               ArgNo, PartBase+i*RegisterVT.getStoreSize());
9119         if (NumRegs > 1 && i == 0)
9120           MyFlags.Flags.setSplit();
9121         // if it isn't first piece, alignment must be 1
9122         else if (i > 0) {
9123           MyFlags.Flags.setOrigAlign(1);
9124           if (i == NumRegs - 1)
9125             MyFlags.Flags.setSplitEnd();
9126         }
9127         Ins.push_back(MyFlags);
9128       }
9129       if (NeedsRegBlock && Value == NumValues - 1)
9130         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
9131       PartBase += VT.getStoreSize();
9132     }
9133   }
9134 
9135   // Call the target to set up the argument values.
9136   SmallVector<SDValue, 8> InVals;
9137   SDValue NewRoot = TLI->LowerFormalArguments(
9138       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
9139 
9140   // Verify that the target's LowerFormalArguments behaved as expected.
9141   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
9142          "LowerFormalArguments didn't return a valid chain!");
9143   assert(InVals.size() == Ins.size() &&
9144          "LowerFormalArguments didn't emit the correct number of values!");
9145   LLVM_DEBUG({
9146     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
9147       assert(InVals[i].getNode() &&
9148              "LowerFormalArguments emitted a null value!");
9149       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
9150              "LowerFormalArguments emitted a value with the wrong type!");
9151     }
9152   });
9153 
9154   // Update the DAG with the new chain value resulting from argument lowering.
9155   DAG.setRoot(NewRoot);
9156 
9157   // Set up the argument values.
9158   unsigned i = 0;
9159   if (!FuncInfo->CanLowerReturn) {
9160     // Create a virtual register for the sret pointer, and put in a copy
9161     // from the sret argument into it.
9162     SmallVector<EVT, 1> ValueVTs;
9163     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9164                     F.getReturnType()->getPointerTo(
9165                         DAG.getDataLayout().getAllocaAddrSpace()),
9166                     ValueVTs);
9167     MVT VT = ValueVTs[0].getSimpleVT();
9168     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
9169     Optional<ISD::NodeType> AssertOp = None;
9170     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT,
9171                                         nullptr, F.getCallingConv(), AssertOp);
9172 
9173     MachineFunction& MF = SDB->DAG.getMachineFunction();
9174     MachineRegisterInfo& RegInfo = MF.getRegInfo();
9175     unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
9176     FuncInfo->DemoteRegister = SRetReg;
9177     NewRoot =
9178         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
9179     DAG.setRoot(NewRoot);
9180 
9181     // i indexes lowered arguments.  Bump it past the hidden sret argument.
9182     ++i;
9183   }
9184 
9185   SmallVector<SDValue, 4> Chains;
9186   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
9187   for (const Argument &Arg : F.args()) {
9188     SmallVector<SDValue, 4> ArgValues;
9189     SmallVector<EVT, 4> ValueVTs;
9190     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9191     unsigned NumValues = ValueVTs.size();
9192     if (NumValues == 0)
9193       continue;
9194 
9195     bool ArgHasUses = !Arg.use_empty();
9196 
9197     // Elide the copying store if the target loaded this argument from a
9198     // suitable fixed stack object.
9199     if (Ins[i].Flags.isCopyElisionCandidate()) {
9200       tryToElideArgumentCopy(FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
9201                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
9202                              InVals[i], ArgHasUses);
9203     }
9204 
9205     // If this argument is unused then remember its value. It is used to generate
9206     // debugging information.
9207     bool isSwiftErrorArg =
9208         TLI->supportSwiftError() &&
9209         Arg.hasAttribute(Attribute::SwiftError);
9210     if (!ArgHasUses && !isSwiftErrorArg) {
9211       SDB->setUnusedArgValue(&Arg, InVals[i]);
9212 
9213       // Also remember any frame index for use in FastISel.
9214       if (FrameIndexSDNode *FI =
9215           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
9216         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9217     }
9218 
9219     for (unsigned Val = 0; Val != NumValues; ++Val) {
9220       EVT VT = ValueVTs[Val];
9221       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
9222                                                       F.getCallingConv(), VT);
9223       unsigned NumParts = TLI->getNumRegistersForCallingConv(
9224           *CurDAG->getContext(), F.getCallingConv(), VT);
9225 
9226       // Even an apparant 'unused' swifterror argument needs to be returned. So
9227       // we do generate a copy for it that can be used on return from the
9228       // function.
9229       if (ArgHasUses || isSwiftErrorArg) {
9230         Optional<ISD::NodeType> AssertOp;
9231         if (Arg.hasAttribute(Attribute::SExt))
9232           AssertOp = ISD::AssertSext;
9233         else if (Arg.hasAttribute(Attribute::ZExt))
9234           AssertOp = ISD::AssertZext;
9235 
9236         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
9237                                              PartVT, VT, nullptr,
9238                                              F.getCallingConv(), AssertOp));
9239       }
9240 
9241       i += NumParts;
9242     }
9243 
9244     // We don't need to do anything else for unused arguments.
9245     if (ArgValues.empty())
9246       continue;
9247 
9248     // Note down frame index.
9249     if (FrameIndexSDNode *FI =
9250         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
9251       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9252 
9253     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
9254                                      SDB->getCurSDLoc());
9255 
9256     SDB->setValue(&Arg, Res);
9257     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
9258       // We want to associate the argument with the frame index, among
9259       // involved operands, that correspond to the lowest address. The
9260       // getCopyFromParts function, called earlier, is swapping the order of
9261       // the operands to BUILD_PAIR depending on endianness. The result of
9262       // that swapping is that the least significant bits of the argument will
9263       // be in the first operand of the BUILD_PAIR node, and the most
9264       // significant bits will be in the second operand.
9265       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
9266       if (LoadSDNode *LNode =
9267           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
9268         if (FrameIndexSDNode *FI =
9269             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
9270           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9271     }
9272 
9273     // Update the SwiftErrorVRegDefMap.
9274     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
9275       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9276       if (TargetRegisterInfo::isVirtualRegister(Reg))
9277         FuncInfo->setCurrentSwiftErrorVReg(FuncInfo->MBB,
9278                                            FuncInfo->SwiftErrorArg, Reg);
9279     }
9280 
9281     // If this argument is live outside of the entry block, insert a copy from
9282     // wherever we got it to the vreg that other BB's will reference it as.
9283     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
9284       // If we can, though, try to skip creating an unnecessary vreg.
9285       // FIXME: This isn't very clean... it would be nice to make this more
9286       // general.  It's also subtly incompatible with the hacks FastISel
9287       // uses with vregs.
9288       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9289       if (TargetRegisterInfo::isVirtualRegister(Reg)) {
9290         FuncInfo->ValueMap[&Arg] = Reg;
9291         continue;
9292       }
9293     }
9294     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
9295       FuncInfo->InitializeRegForValue(&Arg);
9296       SDB->CopyToExportRegsIfNeeded(&Arg);
9297     }
9298   }
9299 
9300   if (!Chains.empty()) {
9301     Chains.push_back(NewRoot);
9302     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
9303   }
9304 
9305   DAG.setRoot(NewRoot);
9306 
9307   assert(i == InVals.size() && "Argument register count mismatch!");
9308 
9309   // If any argument copy elisions occurred and we have debug info, update the
9310   // stale frame indices used in the dbg.declare variable info table.
9311   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
9312   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
9313     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
9314       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
9315       if (I != ArgCopyElisionFrameIndexMap.end())
9316         VI.Slot = I->second;
9317     }
9318   }
9319 
9320   // Finally, if the target has anything special to do, allow it to do so.
9321   EmitFunctionEntryCode();
9322 }
9323 
9324 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
9325 /// ensure constants are generated when needed.  Remember the virtual registers
9326 /// that need to be added to the Machine PHI nodes as input.  We cannot just
9327 /// directly add them, because expansion might result in multiple MBB's for one
9328 /// BB.  As such, the start of the BB might correspond to a different MBB than
9329 /// the end.
9330 void
9331 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
9332   const Instruction *TI = LLVMBB->getTerminator();
9333 
9334   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
9335 
9336   // Check PHI nodes in successors that expect a value to be available from this
9337   // block.
9338   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
9339     const BasicBlock *SuccBB = TI->getSuccessor(succ);
9340     if (!isa<PHINode>(SuccBB->begin())) continue;
9341     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
9342 
9343     // If this terminator has multiple identical successors (common for
9344     // switches), only handle each succ once.
9345     if (!SuccsHandled.insert(SuccMBB).second)
9346       continue;
9347 
9348     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
9349 
9350     // At this point we know that there is a 1-1 correspondence between LLVM PHI
9351     // nodes and Machine PHI nodes, but the incoming operands have not been
9352     // emitted yet.
9353     for (const PHINode &PN : SuccBB->phis()) {
9354       // Ignore dead phi's.
9355       if (PN.use_empty())
9356         continue;
9357 
9358       // Skip empty types
9359       if (PN.getType()->isEmptyTy())
9360         continue;
9361 
9362       unsigned Reg;
9363       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
9364 
9365       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
9366         unsigned &RegOut = ConstantsOut[C];
9367         if (RegOut == 0) {
9368           RegOut = FuncInfo.CreateRegs(C->getType());
9369           CopyValueToVirtualRegister(C, RegOut);
9370         }
9371         Reg = RegOut;
9372       } else {
9373         DenseMap<const Value *, unsigned>::iterator I =
9374           FuncInfo.ValueMap.find(PHIOp);
9375         if (I != FuncInfo.ValueMap.end())
9376           Reg = I->second;
9377         else {
9378           assert(isa<AllocaInst>(PHIOp) &&
9379                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
9380                  "Didn't codegen value into a register!??");
9381           Reg = FuncInfo.CreateRegs(PHIOp->getType());
9382           CopyValueToVirtualRegister(PHIOp, Reg);
9383         }
9384       }
9385 
9386       // Remember that this register needs to added to the machine PHI node as
9387       // the input for this MBB.
9388       SmallVector<EVT, 4> ValueVTs;
9389       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9390       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
9391       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
9392         EVT VT = ValueVTs[vti];
9393         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
9394         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
9395           FuncInfo.PHINodesToUpdate.push_back(
9396               std::make_pair(&*MBBI++, Reg + i));
9397         Reg += NumRegisters;
9398       }
9399     }
9400   }
9401 
9402   ConstantsOut.clear();
9403 }
9404 
9405 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
9406 /// is 0.
9407 MachineBasicBlock *
9408 SelectionDAGBuilder::StackProtectorDescriptor::
9409 AddSuccessorMBB(const BasicBlock *BB,
9410                 MachineBasicBlock *ParentMBB,
9411                 bool IsLikely,
9412                 MachineBasicBlock *SuccMBB) {
9413   // If SuccBB has not been created yet, create it.
9414   if (!SuccMBB) {
9415     MachineFunction *MF = ParentMBB->getParent();
9416     MachineFunction::iterator BBI(ParentMBB);
9417     SuccMBB = MF->CreateMachineBasicBlock(BB);
9418     MF->insert(++BBI, SuccMBB);
9419   }
9420   // Add it as a successor of ParentMBB.
9421   ParentMBB->addSuccessor(
9422       SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely));
9423   return SuccMBB;
9424 }
9425 
9426 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
9427   MachineFunction::iterator I(MBB);
9428   if (++I == FuncInfo.MF->end())
9429     return nullptr;
9430   return &*I;
9431 }
9432 
9433 /// During lowering new call nodes can be created (such as memset, etc.).
9434 /// Those will become new roots of the current DAG, but complications arise
9435 /// when they are tail calls. In such cases, the call lowering will update
9436 /// the root, but the builder still needs to know that a tail call has been
9437 /// lowered in order to avoid generating an additional return.
9438 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
9439   // If the node is null, we do have a tail call.
9440   if (MaybeTC.getNode() != nullptr)
9441     DAG.setRoot(MaybeTC);
9442   else
9443     HasTailCall = true;
9444 }
9445 
9446 uint64_t
9447 SelectionDAGBuilder::getJumpTableRange(const CaseClusterVector &Clusters,
9448                                        unsigned First, unsigned Last) const {
9449   assert(Last >= First);
9450   const APInt &LowCase = Clusters[First].Low->getValue();
9451   const APInt &HighCase = Clusters[Last].High->getValue();
9452   assert(LowCase.getBitWidth() == HighCase.getBitWidth());
9453 
9454   // FIXME: A range of consecutive cases has 100% density, but only requires one
9455   // comparison to lower. We should discriminate against such consecutive ranges
9456   // in jump tables.
9457 
9458   return (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100) + 1;
9459 }
9460 
9461 uint64_t SelectionDAGBuilder::getJumpTableNumCases(
9462     const SmallVectorImpl<unsigned> &TotalCases, unsigned First,
9463     unsigned Last) const {
9464   assert(Last >= First);
9465   assert(TotalCases[Last] >= TotalCases[First]);
9466   uint64_t NumCases =
9467       TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
9468   return NumCases;
9469 }
9470 
9471 bool SelectionDAGBuilder::buildJumpTable(const CaseClusterVector &Clusters,
9472                                          unsigned First, unsigned Last,
9473                                          const SwitchInst *SI,
9474                                          MachineBasicBlock *DefaultMBB,
9475                                          CaseCluster &JTCluster) {
9476   assert(First <= Last);
9477 
9478   auto Prob = BranchProbability::getZero();
9479   unsigned NumCmps = 0;
9480   std::vector<MachineBasicBlock*> Table;
9481   DenseMap<MachineBasicBlock*, BranchProbability> JTProbs;
9482 
9483   // Initialize probabilities in JTProbs.
9484   for (unsigned I = First; I <= Last; ++I)
9485     JTProbs[Clusters[I].MBB] = BranchProbability::getZero();
9486 
9487   for (unsigned I = First; I <= Last; ++I) {
9488     assert(Clusters[I].Kind == CC_Range);
9489     Prob += Clusters[I].Prob;
9490     const APInt &Low = Clusters[I].Low->getValue();
9491     const APInt &High = Clusters[I].High->getValue();
9492     NumCmps += (Low == High) ? 1 : 2;
9493     if (I != First) {
9494       // Fill the gap between this and the previous cluster.
9495       const APInt &PreviousHigh = Clusters[I - 1].High->getValue();
9496       assert(PreviousHigh.slt(Low));
9497       uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
9498       for (uint64_t J = 0; J < Gap; J++)
9499         Table.push_back(DefaultMBB);
9500     }
9501     uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
9502     for (uint64_t J = 0; J < ClusterSize; ++J)
9503       Table.push_back(Clusters[I].MBB);
9504     JTProbs[Clusters[I].MBB] += Clusters[I].Prob;
9505   }
9506 
9507   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9508   unsigned NumDests = JTProbs.size();
9509   if (TLI.isSuitableForBitTests(
9510           NumDests, NumCmps, Clusters[First].Low->getValue(),
9511           Clusters[Last].High->getValue(), DAG.getDataLayout())) {
9512     // Clusters[First..Last] should be lowered as bit tests instead.
9513     return false;
9514   }
9515 
9516   // Create the MBB that will load from and jump through the table.
9517   // Note: We create it here, but it's not inserted into the function yet.
9518   MachineFunction *CurMF = FuncInfo.MF;
9519   MachineBasicBlock *JumpTableMBB =
9520       CurMF->CreateMachineBasicBlock(SI->getParent());
9521 
9522   // Add successors. Note: use table order for determinism.
9523   SmallPtrSet<MachineBasicBlock *, 8> Done;
9524   for (MachineBasicBlock *Succ : Table) {
9525     if (Done.count(Succ))
9526       continue;
9527     addSuccessorWithProb(JumpTableMBB, Succ, JTProbs[Succ]);
9528     Done.insert(Succ);
9529   }
9530   JumpTableMBB->normalizeSuccProbs();
9531 
9532   unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
9533                      ->createJumpTableIndex(Table);
9534 
9535   // Set up the jump table info.
9536   JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
9537   JumpTableHeader JTH(Clusters[First].Low->getValue(),
9538                       Clusters[Last].High->getValue(), SI->getCondition(),
9539                       nullptr, false);
9540   JTCases.emplace_back(std::move(JTH), std::move(JT));
9541 
9542   JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
9543                                      JTCases.size() - 1, Prob);
9544   return true;
9545 }
9546 
9547 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
9548                                          const SwitchInst *SI,
9549                                          MachineBasicBlock *DefaultMBB) {
9550 #ifndef NDEBUG
9551   // Clusters must be non-empty, sorted, and only contain Range clusters.
9552   assert(!Clusters.empty());
9553   for (CaseCluster &C : Clusters)
9554     assert(C.Kind == CC_Range);
9555   for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
9556     assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
9557 #endif
9558 
9559   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9560   if (!TLI.areJTsAllowed(SI->getParent()->getParent()))
9561     return;
9562 
9563   const int64_t N = Clusters.size();
9564   const unsigned MinJumpTableEntries = TLI.getMinimumJumpTableEntries();
9565   const unsigned SmallNumberOfEntries = MinJumpTableEntries / 2;
9566 
9567   if (N < 2 || N < MinJumpTableEntries)
9568     return;
9569 
9570   // TotalCases[i]: Total nbr of cases in Clusters[0..i].
9571   SmallVector<unsigned, 8> TotalCases(N);
9572   for (unsigned i = 0; i < N; ++i) {
9573     const APInt &Hi = Clusters[i].High->getValue();
9574     const APInt &Lo = Clusters[i].Low->getValue();
9575     TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
9576     if (i != 0)
9577       TotalCases[i] += TotalCases[i - 1];
9578   }
9579 
9580   // Cheap case: the whole range may be suitable for jump table.
9581   uint64_t Range = getJumpTableRange(Clusters,0, N - 1);
9582   uint64_t NumCases = getJumpTableNumCases(TotalCases, 0, N - 1);
9583   assert(NumCases < UINT64_MAX / 100);
9584   assert(Range >= NumCases);
9585   if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9586     CaseCluster JTCluster;
9587     if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
9588       Clusters[0] = JTCluster;
9589       Clusters.resize(1);
9590       return;
9591     }
9592   }
9593 
9594   // The algorithm below is not suitable for -O0.
9595   if (TM.getOptLevel() == CodeGenOpt::None)
9596     return;
9597 
9598   // Split Clusters into minimum number of dense partitions. The algorithm uses
9599   // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
9600   // for the Case Statement'" (1994), but builds the MinPartitions array in
9601   // reverse order to make it easier to reconstruct the partitions in ascending
9602   // order. In the choice between two optimal partitionings, it picks the one
9603   // which yields more jump tables.
9604 
9605   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9606   SmallVector<unsigned, 8> MinPartitions(N);
9607   // LastElement[i] is the last element of the partition starting at i.
9608   SmallVector<unsigned, 8> LastElement(N);
9609   // PartitionsScore[i] is used to break ties when choosing between two
9610   // partitionings resulting in the same number of partitions.
9611   SmallVector<unsigned, 8> PartitionsScore(N);
9612   // For PartitionsScore, a small number of comparisons is considered as good as
9613   // a jump table and a single comparison is considered better than a jump
9614   // table.
9615   enum PartitionScores : unsigned {
9616     NoTable = 0,
9617     Table = 1,
9618     FewCases = 1,
9619     SingleCase = 2
9620   };
9621 
9622   // Base case: There is only one way to partition Clusters[N-1].
9623   MinPartitions[N - 1] = 1;
9624   LastElement[N - 1] = N - 1;
9625   PartitionsScore[N - 1] = PartitionScores::SingleCase;
9626 
9627   // Note: loop indexes are signed to avoid underflow.
9628   for (int64_t i = N - 2; i >= 0; i--) {
9629     // Find optimal partitioning of Clusters[i..N-1].
9630     // Baseline: Put Clusters[i] into a partition on its own.
9631     MinPartitions[i] = MinPartitions[i + 1] + 1;
9632     LastElement[i] = i;
9633     PartitionsScore[i] = PartitionsScore[i + 1] + PartitionScores::SingleCase;
9634 
9635     // Search for a solution that results in fewer partitions.
9636     for (int64_t j = N - 1; j > i; j--) {
9637       // Try building a partition from Clusters[i..j].
9638       uint64_t Range = getJumpTableRange(Clusters, i, j);
9639       uint64_t NumCases = getJumpTableNumCases(TotalCases, i, j);
9640       assert(NumCases < UINT64_MAX / 100);
9641       assert(Range >= NumCases);
9642       if (TLI.isSuitableForJumpTable(SI, NumCases, Range)) {
9643         unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9644         unsigned Score = j == N - 1 ? 0 : PartitionsScore[j + 1];
9645         int64_t NumEntries = j - i + 1;
9646 
9647         if (NumEntries == 1)
9648           Score += PartitionScores::SingleCase;
9649         else if (NumEntries <= SmallNumberOfEntries)
9650           Score += PartitionScores::FewCases;
9651         else if (NumEntries >= MinJumpTableEntries)
9652           Score += PartitionScores::Table;
9653 
9654         // If this leads to fewer partitions, or to the same number of
9655         // partitions with better score, it is a better partitioning.
9656         if (NumPartitions < MinPartitions[i] ||
9657             (NumPartitions == MinPartitions[i] && Score > PartitionsScore[i])) {
9658           MinPartitions[i] = NumPartitions;
9659           LastElement[i] = j;
9660           PartitionsScore[i] = Score;
9661         }
9662       }
9663     }
9664   }
9665 
9666   // Iterate over the partitions, replacing some with jump tables in-place.
9667   unsigned DstIndex = 0;
9668   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9669     Last = LastElement[First];
9670     assert(Last >= First);
9671     assert(DstIndex <= First);
9672     unsigned NumClusters = Last - First + 1;
9673 
9674     CaseCluster JTCluster;
9675     if (NumClusters >= MinJumpTableEntries &&
9676         buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
9677       Clusters[DstIndex++] = JTCluster;
9678     } else {
9679       for (unsigned I = First; I <= Last; ++I)
9680         std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
9681     }
9682   }
9683   Clusters.resize(DstIndex);
9684 }
9685 
9686 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
9687                                         unsigned First, unsigned Last,
9688                                         const SwitchInst *SI,
9689                                         CaseCluster &BTCluster) {
9690   assert(First <= Last);
9691   if (First == Last)
9692     return false;
9693 
9694   BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9695   unsigned NumCmps = 0;
9696   for (int64_t I = First; I <= Last; ++I) {
9697     assert(Clusters[I].Kind == CC_Range);
9698     Dests.set(Clusters[I].MBB->getNumber());
9699     NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
9700   }
9701   unsigned NumDests = Dests.count();
9702 
9703   APInt Low = Clusters[First].Low->getValue();
9704   APInt High = Clusters[Last].High->getValue();
9705   assert(Low.slt(High));
9706 
9707   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9708   const DataLayout &DL = DAG.getDataLayout();
9709   if (!TLI.isSuitableForBitTests(NumDests, NumCmps, Low, High, DL))
9710     return false;
9711 
9712   APInt LowBound;
9713   APInt CmpRange;
9714 
9715   const int BitWidth = TLI.getPointerTy(DL).getSizeInBits();
9716   assert(TLI.rangeFitsInWord(Low, High, DL) &&
9717          "Case range must fit in bit mask!");
9718 
9719   // Check if the clusters cover a contiguous range such that no value in the
9720   // range will jump to the default statement.
9721   bool ContiguousRange = true;
9722   for (int64_t I = First + 1; I <= Last; ++I) {
9723     if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) {
9724       ContiguousRange = false;
9725       break;
9726     }
9727   }
9728 
9729   if (Low.isStrictlyPositive() && High.slt(BitWidth)) {
9730     // Optimize the case where all the case values fit in a word without having
9731     // to subtract minValue. In this case, we can optimize away the subtraction.
9732     LowBound = APInt::getNullValue(Low.getBitWidth());
9733     CmpRange = High;
9734     ContiguousRange = false;
9735   } else {
9736     LowBound = Low;
9737     CmpRange = High - Low;
9738   }
9739 
9740   CaseBitsVector CBV;
9741   auto TotalProb = BranchProbability::getZero();
9742   for (unsigned i = First; i <= Last; ++i) {
9743     // Find the CaseBits for this destination.
9744     unsigned j;
9745     for (j = 0; j < CBV.size(); ++j)
9746       if (CBV[j].BB == Clusters[i].MBB)
9747         break;
9748     if (j == CBV.size())
9749       CBV.push_back(
9750           CaseBits(0, Clusters[i].MBB, 0, BranchProbability::getZero()));
9751     CaseBits *CB = &CBV[j];
9752 
9753     // Update Mask, Bits and ExtraProb.
9754     uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
9755     uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
9756     assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
9757     CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
9758     CB->Bits += Hi - Lo + 1;
9759     CB->ExtraProb += Clusters[i].Prob;
9760     TotalProb += Clusters[i].Prob;
9761   }
9762 
9763   BitTestInfo BTI;
9764   llvm::sort(CBV, [](const CaseBits &a, const CaseBits &b) {
9765     // Sort by probability first, number of bits second, bit mask third.
9766     if (a.ExtraProb != b.ExtraProb)
9767       return a.ExtraProb > b.ExtraProb;
9768     if (a.Bits != b.Bits)
9769       return a.Bits > b.Bits;
9770     return a.Mask < b.Mask;
9771   });
9772 
9773   for (auto &CB : CBV) {
9774     MachineBasicBlock *BitTestBB =
9775         FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
9776     BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraProb));
9777   }
9778   BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
9779                             SI->getCondition(), -1U, MVT::Other, false,
9780                             ContiguousRange, nullptr, nullptr, std::move(BTI),
9781                             TotalProb);
9782 
9783   BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
9784                                     BitTestCases.size() - 1, TotalProb);
9785   return true;
9786 }
9787 
9788 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
9789                                               const SwitchInst *SI) {
9790 // Partition Clusters into as few subsets as possible, where each subset has a
9791 // range that fits in a machine word and has <= 3 unique destinations.
9792 
9793 #ifndef NDEBUG
9794   // Clusters must be sorted and contain Range or JumpTable clusters.
9795   assert(!Clusters.empty());
9796   assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
9797   for (const CaseCluster &C : Clusters)
9798     assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
9799   for (unsigned i = 1; i < Clusters.size(); ++i)
9800     assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
9801 #endif
9802 
9803   // The algorithm below is not suitable for -O0.
9804   if (TM.getOptLevel() == CodeGenOpt::None)
9805     return;
9806 
9807   // If target does not have legal shift left, do not emit bit tests at all.
9808   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9809   const DataLayout &DL = DAG.getDataLayout();
9810 
9811   EVT PTy = TLI.getPointerTy(DL);
9812   if (!TLI.isOperationLegal(ISD::SHL, PTy))
9813     return;
9814 
9815   int BitWidth = PTy.getSizeInBits();
9816   const int64_t N = Clusters.size();
9817 
9818   // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
9819   SmallVector<unsigned, 8> MinPartitions(N);
9820   // LastElement[i] is the last element of the partition starting at i.
9821   SmallVector<unsigned, 8> LastElement(N);
9822 
9823   // FIXME: This might not be the best algorithm for finding bit test clusters.
9824 
9825   // Base case: There is only one way to partition Clusters[N-1].
9826   MinPartitions[N - 1] = 1;
9827   LastElement[N - 1] = N - 1;
9828 
9829   // Note: loop indexes are signed to avoid underflow.
9830   for (int64_t i = N - 2; i >= 0; --i) {
9831     // Find optimal partitioning of Clusters[i..N-1].
9832     // Baseline: Put Clusters[i] into a partition on its own.
9833     MinPartitions[i] = MinPartitions[i + 1] + 1;
9834     LastElement[i] = i;
9835 
9836     // Search for a solution that results in fewer partitions.
9837     // Note: the search is limited by BitWidth, reducing time complexity.
9838     for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
9839       // Try building a partition from Clusters[i..j].
9840 
9841       // Check the range.
9842       if (!TLI.rangeFitsInWord(Clusters[i].Low->getValue(),
9843                                Clusters[j].High->getValue(), DL))
9844         continue;
9845 
9846       // Check nbr of destinations and cluster types.
9847       // FIXME: This works, but doesn't seem very efficient.
9848       bool RangesOnly = true;
9849       BitVector Dests(FuncInfo.MF->getNumBlockIDs());
9850       for (int64_t k = i; k <= j; k++) {
9851         if (Clusters[k].Kind != CC_Range) {
9852           RangesOnly = false;
9853           break;
9854         }
9855         Dests.set(Clusters[k].MBB->getNumber());
9856       }
9857       if (!RangesOnly || Dests.count() > 3)
9858         break;
9859 
9860       // Check if it's a better partition.
9861       unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
9862       if (NumPartitions < MinPartitions[i]) {
9863         // Found a better partition.
9864         MinPartitions[i] = NumPartitions;
9865         LastElement[i] = j;
9866       }
9867     }
9868   }
9869 
9870   // Iterate over the partitions, replacing with bit-test clusters in-place.
9871   unsigned DstIndex = 0;
9872   for (unsigned First = 0, Last; First < N; First = Last + 1) {
9873     Last = LastElement[First];
9874     assert(First <= Last);
9875     assert(DstIndex <= First);
9876 
9877     CaseCluster BitTestCluster;
9878     if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
9879       Clusters[DstIndex++] = BitTestCluster;
9880     } else {
9881       size_t NumClusters = Last - First + 1;
9882       std::memmove(&Clusters[DstIndex], &Clusters[First],
9883                    sizeof(Clusters[0]) * NumClusters);
9884       DstIndex += NumClusters;
9885     }
9886   }
9887   Clusters.resize(DstIndex);
9888 }
9889 
9890 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
9891                                         MachineBasicBlock *SwitchMBB,
9892                                         MachineBasicBlock *DefaultMBB) {
9893   MachineFunction *CurMF = FuncInfo.MF;
9894   MachineBasicBlock *NextMBB = nullptr;
9895   MachineFunction::iterator BBI(W.MBB);
9896   if (++BBI != FuncInfo.MF->end())
9897     NextMBB = &*BBI;
9898 
9899   unsigned Size = W.LastCluster - W.FirstCluster + 1;
9900 
9901   BranchProbabilityInfo *BPI = FuncInfo.BPI;
9902 
9903   if (Size == 2 && W.MBB == SwitchMBB) {
9904     // If any two of the cases has the same destination, and if one value
9905     // is the same as the other, but has one bit unset that the other has set,
9906     // use bit manipulation to do two compares at once.  For example:
9907     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
9908     // TODO: This could be extended to merge any 2 cases in switches with 3
9909     // cases.
9910     // TODO: Handle cases where W.CaseBB != SwitchBB.
9911     CaseCluster &Small = *W.FirstCluster;
9912     CaseCluster &Big = *W.LastCluster;
9913 
9914     if (Small.Low == Small.High && Big.Low == Big.High &&
9915         Small.MBB == Big.MBB) {
9916       const APInt &SmallValue = Small.Low->getValue();
9917       const APInt &BigValue = Big.Low->getValue();
9918 
9919       // Check that there is only one bit different.
9920       APInt CommonBit = BigValue ^ SmallValue;
9921       if (CommonBit.isPowerOf2()) {
9922         SDValue CondLHS = getValue(Cond);
9923         EVT VT = CondLHS.getValueType();
9924         SDLoc DL = getCurSDLoc();
9925 
9926         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
9927                                  DAG.getConstant(CommonBit, DL, VT));
9928         SDValue Cond = DAG.getSetCC(
9929             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
9930             ISD::SETEQ);
9931 
9932         // Update successor info.
9933         // Both Small and Big will jump to Small.BB, so we sum up the
9934         // probabilities.
9935         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
9936         if (BPI)
9937           addSuccessorWithProb(
9938               SwitchMBB, DefaultMBB,
9939               // The default destination is the first successor in IR.
9940               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
9941         else
9942           addSuccessorWithProb(SwitchMBB, DefaultMBB);
9943 
9944         // Insert the true branch.
9945         SDValue BrCond =
9946             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
9947                         DAG.getBasicBlock(Small.MBB));
9948         // Insert the false branch.
9949         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
9950                              DAG.getBasicBlock(DefaultMBB));
9951 
9952         DAG.setRoot(BrCond);
9953         return;
9954       }
9955     }
9956   }
9957 
9958   if (TM.getOptLevel() != CodeGenOpt::None) {
9959     // Here, we order cases by probability so the most likely case will be
9960     // checked first. However, two clusters can have the same probability in
9961     // which case their relative ordering is non-deterministic. So we use Low
9962     // as a tie-breaker as clusters are guaranteed to never overlap.
9963     llvm::sort(W.FirstCluster, W.LastCluster + 1,
9964                [](const CaseCluster &a, const CaseCluster &b) {
9965       return a.Prob != b.Prob ?
9966              a.Prob > b.Prob :
9967              a.Low->getValue().slt(b.Low->getValue());
9968     });
9969 
9970     // Rearrange the case blocks so that the last one falls through if possible
9971     // without changing the order of probabilities.
9972     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
9973       --I;
9974       if (I->Prob > W.LastCluster->Prob)
9975         break;
9976       if (I->Kind == CC_Range && I->MBB == NextMBB) {
9977         std::swap(*I, *W.LastCluster);
9978         break;
9979       }
9980     }
9981   }
9982 
9983   // Compute total probability.
9984   BranchProbability DefaultProb = W.DefaultProb;
9985   BranchProbability UnhandledProbs = DefaultProb;
9986   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
9987     UnhandledProbs += I->Prob;
9988 
9989   MachineBasicBlock *CurMBB = W.MBB;
9990   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
9991     MachineBasicBlock *Fallthrough;
9992     if (I == W.LastCluster) {
9993       // For the last cluster, fall through to the default destination.
9994       Fallthrough = DefaultMBB;
9995     } else {
9996       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
9997       CurMF->insert(BBI, Fallthrough);
9998       // Put Cond in a virtual register to make it available from the new blocks.
9999       ExportFromCurrentBlock(Cond);
10000     }
10001     UnhandledProbs -= I->Prob;
10002 
10003     switch (I->Kind) {
10004       case CC_JumpTable: {
10005         // FIXME: Optimize away range check based on pivot comparisons.
10006         JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
10007         JumpTable *JT = &JTCases[I->JTCasesIndex].second;
10008 
10009         // The jump block hasn't been inserted yet; insert it here.
10010         MachineBasicBlock *JumpMBB = JT->MBB;
10011         CurMF->insert(BBI, JumpMBB);
10012 
10013         auto JumpProb = I->Prob;
10014         auto FallthroughProb = UnhandledProbs;
10015 
10016         // If the default statement is a target of the jump table, we evenly
10017         // distribute the default probability to successors of CurMBB. Also
10018         // update the probability on the edge from JumpMBB to Fallthrough.
10019         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
10020                                               SE = JumpMBB->succ_end();
10021              SI != SE; ++SI) {
10022           if (*SI == DefaultMBB) {
10023             JumpProb += DefaultProb / 2;
10024             FallthroughProb -= DefaultProb / 2;
10025             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
10026             JumpMBB->normalizeSuccProbs();
10027             break;
10028           }
10029         }
10030 
10031         addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
10032         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
10033         CurMBB->normalizeSuccProbs();
10034 
10035         // The jump table header will be inserted in our current block, do the
10036         // range check, and fall through to our fallthrough block.
10037         JTH->HeaderBB = CurMBB;
10038         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
10039 
10040         // If we're in the right place, emit the jump table header right now.
10041         if (CurMBB == SwitchMBB) {
10042           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
10043           JTH->Emitted = true;
10044         }
10045         break;
10046       }
10047       case CC_BitTests: {
10048         // FIXME: Optimize away range check based on pivot comparisons.
10049         BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
10050 
10051         // The bit test blocks haven't been inserted yet; insert them here.
10052         for (BitTestCase &BTC : BTB->Cases)
10053           CurMF->insert(BBI, BTC.ThisBB);
10054 
10055         // Fill in fields of the BitTestBlock.
10056         BTB->Parent = CurMBB;
10057         BTB->Default = Fallthrough;
10058 
10059         BTB->DefaultProb = UnhandledProbs;
10060         // If the cases in bit test don't form a contiguous range, we evenly
10061         // distribute the probability on the edge to Fallthrough to two
10062         // successors of CurMBB.
10063         if (!BTB->ContiguousRange) {
10064           BTB->Prob += DefaultProb / 2;
10065           BTB->DefaultProb -= DefaultProb / 2;
10066         }
10067 
10068         // If we're in the right place, emit the bit test header right now.
10069         if (CurMBB == SwitchMBB) {
10070           visitBitTestHeader(*BTB, SwitchMBB);
10071           BTB->Emitted = true;
10072         }
10073         break;
10074       }
10075       case CC_Range: {
10076         const Value *RHS, *LHS, *MHS;
10077         ISD::CondCode CC;
10078         if (I->Low == I->High) {
10079           // Check Cond == I->Low.
10080           CC = ISD::SETEQ;
10081           LHS = Cond;
10082           RHS=I->Low;
10083           MHS = nullptr;
10084         } else {
10085           // Check I->Low <= Cond <= I->High.
10086           CC = ISD::SETLE;
10087           LHS = I->Low;
10088           MHS = Cond;
10089           RHS = I->High;
10090         }
10091 
10092         // The false probability is the sum of all unhandled cases.
10093         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
10094                      getCurSDLoc(), I->Prob, UnhandledProbs);
10095 
10096         if (CurMBB == SwitchMBB)
10097           visitSwitchCase(CB, SwitchMBB);
10098         else
10099           SwitchCases.push_back(CB);
10100 
10101         break;
10102       }
10103     }
10104     CurMBB = Fallthrough;
10105   }
10106 }
10107 
10108 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
10109                                               CaseClusterIt First,
10110                                               CaseClusterIt Last) {
10111   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
10112     if (X.Prob != CC.Prob)
10113       return X.Prob > CC.Prob;
10114 
10115     // Ties are broken by comparing the case value.
10116     return X.Low->getValue().slt(CC.Low->getValue());
10117   });
10118 }
10119 
10120 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
10121                                         const SwitchWorkListItem &W,
10122                                         Value *Cond,
10123                                         MachineBasicBlock *SwitchMBB) {
10124   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
10125          "Clusters not sorted?");
10126 
10127   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
10128 
10129   // Balance the tree based on branch probabilities to create a near-optimal (in
10130   // terms of search time given key frequency) binary search tree. See e.g. Kurt
10131   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
10132   CaseClusterIt LastLeft = W.FirstCluster;
10133   CaseClusterIt FirstRight = W.LastCluster;
10134   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
10135   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
10136 
10137   // Move LastLeft and FirstRight towards each other from opposite directions to
10138   // find a partitioning of the clusters which balances the probability on both
10139   // sides. If LeftProb and RightProb are equal, alternate which side is
10140   // taken to ensure 0-probability nodes are distributed evenly.
10141   unsigned I = 0;
10142   while (LastLeft + 1 < FirstRight) {
10143     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
10144       LeftProb += (++LastLeft)->Prob;
10145     else
10146       RightProb += (--FirstRight)->Prob;
10147     I++;
10148   }
10149 
10150   while (true) {
10151     // Our binary search tree differs from a typical BST in that ours can have up
10152     // to three values in each leaf. The pivot selection above doesn't take that
10153     // into account, which means the tree might require more nodes and be less
10154     // efficient. We compensate for this here.
10155 
10156     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
10157     unsigned NumRight = W.LastCluster - FirstRight + 1;
10158 
10159     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
10160       // If one side has less than 3 clusters, and the other has more than 3,
10161       // consider taking a cluster from the other side.
10162 
10163       if (NumLeft < NumRight) {
10164         // Consider moving the first cluster on the right to the left side.
10165         CaseCluster &CC = *FirstRight;
10166         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10167         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10168         if (LeftSideRank <= RightSideRank) {
10169           // Moving the cluster to the left does not demote it.
10170           ++LastLeft;
10171           ++FirstRight;
10172           continue;
10173         }
10174       } else {
10175         assert(NumRight < NumLeft);
10176         // Consider moving the last element on the left to the right side.
10177         CaseCluster &CC = *LastLeft;
10178         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10179         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10180         if (RightSideRank <= LeftSideRank) {
10181           // Moving the cluster to the right does not demot it.
10182           --LastLeft;
10183           --FirstRight;
10184           continue;
10185         }
10186       }
10187     }
10188     break;
10189   }
10190 
10191   assert(LastLeft + 1 == FirstRight);
10192   assert(LastLeft >= W.FirstCluster);
10193   assert(FirstRight <= W.LastCluster);
10194 
10195   // Use the first element on the right as pivot since we will make less-than
10196   // comparisons against it.
10197   CaseClusterIt PivotCluster = FirstRight;
10198   assert(PivotCluster > W.FirstCluster);
10199   assert(PivotCluster <= W.LastCluster);
10200 
10201   CaseClusterIt FirstLeft = W.FirstCluster;
10202   CaseClusterIt LastRight = W.LastCluster;
10203 
10204   const ConstantInt *Pivot = PivotCluster->Low;
10205 
10206   // New blocks will be inserted immediately after the current one.
10207   MachineFunction::iterator BBI(W.MBB);
10208   ++BBI;
10209 
10210   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
10211   // we can branch to its destination directly if it's squeezed exactly in
10212   // between the known lower bound and Pivot - 1.
10213   MachineBasicBlock *LeftMBB;
10214   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
10215       FirstLeft->Low == W.GE &&
10216       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
10217     LeftMBB = FirstLeft->MBB;
10218   } else {
10219     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10220     FuncInfo.MF->insert(BBI, LeftMBB);
10221     WorkList.push_back(
10222         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
10223     // Put Cond in a virtual register to make it available from the new blocks.
10224     ExportFromCurrentBlock(Cond);
10225   }
10226 
10227   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
10228   // single cluster, RHS.Low == Pivot, and we can branch to its destination
10229   // directly if RHS.High equals the current upper bound.
10230   MachineBasicBlock *RightMBB;
10231   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
10232       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
10233     RightMBB = FirstRight->MBB;
10234   } else {
10235     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10236     FuncInfo.MF->insert(BBI, RightMBB);
10237     WorkList.push_back(
10238         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
10239     // Put Cond in a virtual register to make it available from the new blocks.
10240     ExportFromCurrentBlock(Cond);
10241   }
10242 
10243   // Create the CaseBlock record that will be used to lower the branch.
10244   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
10245                getCurSDLoc(), LeftProb, RightProb);
10246 
10247   if (W.MBB == SwitchMBB)
10248     visitSwitchCase(CB, SwitchMBB);
10249   else
10250     SwitchCases.push_back(CB);
10251 }
10252 
10253 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
10254 // from the swith statement.
10255 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
10256                                             BranchProbability PeeledCaseProb) {
10257   if (PeeledCaseProb == BranchProbability::getOne())
10258     return BranchProbability::getZero();
10259   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
10260 
10261   uint32_t Numerator = CaseProb.getNumerator();
10262   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
10263   return BranchProbability(Numerator, std::max(Numerator, Denominator));
10264 }
10265 
10266 // Try to peel the top probability case if it exceeds the threshold.
10267 // Return current MachineBasicBlock for the switch statement if the peeling
10268 // does not occur.
10269 // If the peeling is performed, return the newly created MachineBasicBlock
10270 // for the peeled switch statement. Also update Clusters to remove the peeled
10271 // case. PeeledCaseProb is the BranchProbability for the peeled case.
10272 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
10273     const SwitchInst &SI, CaseClusterVector &Clusters,
10274     BranchProbability &PeeledCaseProb) {
10275   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10276   // Don't perform if there is only one cluster or optimizing for size.
10277   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
10278       TM.getOptLevel() == CodeGenOpt::None ||
10279       SwitchMBB->getParent()->getFunction().optForMinSize())
10280     return SwitchMBB;
10281 
10282   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
10283   unsigned PeeledCaseIndex = 0;
10284   bool SwitchPeeled = false;
10285   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
10286     CaseCluster &CC = Clusters[Index];
10287     if (CC.Prob < TopCaseProb)
10288       continue;
10289     TopCaseProb = CC.Prob;
10290     PeeledCaseIndex = Index;
10291     SwitchPeeled = true;
10292   }
10293   if (!SwitchPeeled)
10294     return SwitchMBB;
10295 
10296   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
10297                     << TopCaseProb << "\n");
10298 
10299   // Record the MBB for the peeled switch statement.
10300   MachineFunction::iterator BBI(SwitchMBB);
10301   ++BBI;
10302   MachineBasicBlock *PeeledSwitchMBB =
10303       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
10304   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
10305 
10306   ExportFromCurrentBlock(SI.getCondition());
10307   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
10308   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
10309                           nullptr,   nullptr,      TopCaseProb.getCompl()};
10310   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
10311 
10312   Clusters.erase(PeeledCaseIt);
10313   for (CaseCluster &CC : Clusters) {
10314     LLVM_DEBUG(
10315         dbgs() << "Scale the probablity for one cluster, before scaling: "
10316                << CC.Prob << "\n");
10317     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
10318     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
10319   }
10320   PeeledCaseProb = TopCaseProb;
10321   return PeeledSwitchMBB;
10322 }
10323 
10324 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
10325   // Extract cases from the switch.
10326   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10327   CaseClusterVector Clusters;
10328   Clusters.reserve(SI.getNumCases());
10329   for (auto I : SI.cases()) {
10330     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
10331     const ConstantInt *CaseVal = I.getCaseValue();
10332     BranchProbability Prob =
10333         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
10334             : BranchProbability(1, SI.getNumCases() + 1);
10335     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
10336   }
10337 
10338   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
10339 
10340   // Cluster adjacent cases with the same destination. We do this at all
10341   // optimization levels because it's cheap to do and will make codegen faster
10342   // if there are many clusters.
10343   sortAndRangeify(Clusters);
10344 
10345   if (TM.getOptLevel() != CodeGenOpt::None) {
10346     // Replace an unreachable default with the most popular destination.
10347     // FIXME: Exploit unreachable default more aggressively.
10348     bool UnreachableDefault =
10349         isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
10350     if (UnreachableDefault && !Clusters.empty()) {
10351       DenseMap<const BasicBlock *, unsigned> Popularity;
10352       unsigned MaxPop = 0;
10353       const BasicBlock *MaxBB = nullptr;
10354       for (auto I : SI.cases()) {
10355         const BasicBlock *BB = I.getCaseSuccessor();
10356         if (++Popularity[BB] > MaxPop) {
10357           MaxPop = Popularity[BB];
10358           MaxBB = BB;
10359         }
10360       }
10361       // Set new default.
10362       assert(MaxPop > 0 && MaxBB);
10363       DefaultMBB = FuncInfo.MBBMap[MaxBB];
10364 
10365       // Remove cases that were pointing to the destination that is now the
10366       // default.
10367       CaseClusterVector New;
10368       New.reserve(Clusters.size());
10369       for (CaseCluster &CC : Clusters) {
10370         if (CC.MBB != DefaultMBB)
10371           New.push_back(CC);
10372       }
10373       Clusters = std::move(New);
10374     }
10375   }
10376 
10377   // The branch probablity of the peeled case.
10378   BranchProbability PeeledCaseProb = BranchProbability::getZero();
10379   MachineBasicBlock *PeeledSwitchMBB =
10380       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
10381 
10382   // If there is only the default destination, jump there directly.
10383   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10384   if (Clusters.empty()) {
10385     assert(PeeledSwitchMBB == SwitchMBB);
10386     SwitchMBB->addSuccessor(DefaultMBB);
10387     if (DefaultMBB != NextBlock(SwitchMBB)) {
10388       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
10389                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
10390     }
10391     return;
10392   }
10393 
10394   findJumpTables(Clusters, &SI, DefaultMBB);
10395   findBitTestClusters(Clusters, &SI);
10396 
10397   LLVM_DEBUG({
10398     dbgs() << "Case clusters: ";
10399     for (const CaseCluster &C : Clusters) {
10400       if (C.Kind == CC_JumpTable)
10401         dbgs() << "JT:";
10402       if (C.Kind == CC_BitTests)
10403         dbgs() << "BT:";
10404 
10405       C.Low->getValue().print(dbgs(), true);
10406       if (C.Low != C.High) {
10407         dbgs() << '-';
10408         C.High->getValue().print(dbgs(), true);
10409       }
10410       dbgs() << ' ';
10411     }
10412     dbgs() << '\n';
10413   });
10414 
10415   assert(!Clusters.empty());
10416   SwitchWorkList WorkList;
10417   CaseClusterIt First = Clusters.begin();
10418   CaseClusterIt Last = Clusters.end() - 1;
10419   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
10420   // Scale the branchprobability for DefaultMBB if the peel occurs and
10421   // DefaultMBB is not replaced.
10422   if (PeeledCaseProb != BranchProbability::getZero() &&
10423       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
10424     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
10425   WorkList.push_back(
10426       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
10427 
10428   while (!WorkList.empty()) {
10429     SwitchWorkListItem W = WorkList.back();
10430     WorkList.pop_back();
10431     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
10432 
10433     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
10434         !DefaultMBB->getParent()->getFunction().optForMinSize()) {
10435       // For optimized builds, lower large range as a balanced binary tree.
10436       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
10437       continue;
10438     }
10439 
10440     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
10441   }
10442 }
10443