1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/ArrayRef.h" 18 #include "llvm/ADT/BitVector.h" 19 #include "llvm/ADT/DenseMap.h" 20 #include "llvm/ADT/None.h" 21 #include "llvm/ADT/Optional.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallSet.h" 25 #include "llvm/ADT/SmallVector.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Triple.h" 28 #include "llvm/ADT/Twine.h" 29 #include "llvm/Analysis/AliasAnalysis.h" 30 #include "llvm/Analysis/BlockFrequencyInfo.h" 31 #include "llvm/Analysis/BranchProbabilityInfo.h" 32 #include "llvm/Analysis/ConstantFolding.h" 33 #include "llvm/Analysis/EHPersonalities.h" 34 #include "llvm/Analysis/Loads.h" 35 #include "llvm/Analysis/MemoryLocation.h" 36 #include "llvm/Analysis/ProfileSummaryInfo.h" 37 #include "llvm/Analysis/TargetLibraryInfo.h" 38 #include "llvm/Analysis/ValueTracking.h" 39 #include "llvm/Analysis/VectorUtils.h" 40 #include "llvm/CodeGen/Analysis.h" 41 #include "llvm/CodeGen/FunctionLoweringInfo.h" 42 #include "llvm/CodeGen/GCMetadata.h" 43 #include "llvm/CodeGen/ISDOpcodes.h" 44 #include "llvm/CodeGen/MachineBasicBlock.h" 45 #include "llvm/CodeGen/MachineFrameInfo.h" 46 #include "llvm/CodeGen/MachineFunction.h" 47 #include "llvm/CodeGen/MachineInstr.h" 48 #include "llvm/CodeGen/MachineInstrBuilder.h" 49 #include "llvm/CodeGen/MachineJumpTableInfo.h" 50 #include "llvm/CodeGen/MachineMemOperand.h" 51 #include "llvm/CodeGen/MachineModuleInfo.h" 52 #include "llvm/CodeGen/MachineOperand.h" 53 #include "llvm/CodeGen/MachineRegisterInfo.h" 54 #include "llvm/CodeGen/RuntimeLibcalls.h" 55 #include "llvm/CodeGen/SelectionDAG.h" 56 #include "llvm/CodeGen/SelectionDAGNodes.h" 57 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 58 #include "llvm/CodeGen/StackMaps.h" 59 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 60 #include "llvm/CodeGen/TargetFrameLowering.h" 61 #include "llvm/CodeGen/TargetInstrInfo.h" 62 #include "llvm/CodeGen/TargetLowering.h" 63 #include "llvm/CodeGen/TargetOpcodes.h" 64 #include "llvm/CodeGen/TargetRegisterInfo.h" 65 #include "llvm/CodeGen/TargetSubtargetInfo.h" 66 #include "llvm/CodeGen/ValueTypes.h" 67 #include "llvm/CodeGen/WinEHFuncInfo.h" 68 #include "llvm/IR/Argument.h" 69 #include "llvm/IR/Attributes.h" 70 #include "llvm/IR/BasicBlock.h" 71 #include "llvm/IR/CFG.h" 72 #include "llvm/IR/CallSite.h" 73 #include "llvm/IR/CallingConv.h" 74 #include "llvm/IR/Constant.h" 75 #include "llvm/IR/ConstantRange.h" 76 #include "llvm/IR/Constants.h" 77 #include "llvm/IR/DataLayout.h" 78 #include "llvm/IR/DebugInfoMetadata.h" 79 #include "llvm/IR/DebugLoc.h" 80 #include "llvm/IR/DerivedTypes.h" 81 #include "llvm/IR/Function.h" 82 #include "llvm/IR/GetElementPtrTypeIterator.h" 83 #include "llvm/IR/InlineAsm.h" 84 #include "llvm/IR/InstrTypes.h" 85 #include "llvm/IR/Instruction.h" 86 #include "llvm/IR/Instructions.h" 87 #include "llvm/IR/IntrinsicInst.h" 88 #include "llvm/IR/Intrinsics.h" 89 #include "llvm/IR/IntrinsicsAArch64.h" 90 #include "llvm/IR/IntrinsicsWebAssembly.h" 91 #include "llvm/IR/LLVMContext.h" 92 #include "llvm/IR/Metadata.h" 93 #include "llvm/IR/Module.h" 94 #include "llvm/IR/Operator.h" 95 #include "llvm/IR/PatternMatch.h" 96 #include "llvm/IR/Statepoint.h" 97 #include "llvm/IR/Type.h" 98 #include "llvm/IR/User.h" 99 #include "llvm/IR/Value.h" 100 #include "llvm/MC/MCContext.h" 101 #include "llvm/MC/MCSymbol.h" 102 #include "llvm/Support/AtomicOrdering.h" 103 #include "llvm/Support/BranchProbability.h" 104 #include "llvm/Support/Casting.h" 105 #include "llvm/Support/CodeGen.h" 106 #include "llvm/Support/CommandLine.h" 107 #include "llvm/Support/Compiler.h" 108 #include "llvm/Support/Debug.h" 109 #include "llvm/Support/ErrorHandling.h" 110 #include "llvm/Support/MachineValueType.h" 111 #include "llvm/Support/MathExtras.h" 112 #include "llvm/Support/raw_ostream.h" 113 #include "llvm/Target/TargetIntrinsicInfo.h" 114 #include "llvm/Target/TargetMachine.h" 115 #include "llvm/Target/TargetOptions.h" 116 #include "llvm/Transforms/Utils/Local.h" 117 #include <algorithm> 118 #include <cassert> 119 #include <cstddef> 120 #include <cstdint> 121 #include <cstring> 122 #include <iterator> 123 #include <limits> 124 #include <numeric> 125 #include <tuple> 126 #include <utility> 127 #include <vector> 128 129 using namespace llvm; 130 using namespace PatternMatch; 131 using namespace SwitchCG; 132 133 #define DEBUG_TYPE "isel" 134 135 /// LimitFloatPrecision - Generate low-precision inline sequences for 136 /// some float libcalls (6, 8 or 12 bits). 137 static unsigned LimitFloatPrecision; 138 139 static cl::opt<unsigned, true> 140 LimitFPPrecision("limit-float-precision", 141 cl::desc("Generate low-precision inline sequences " 142 "for some float libcalls"), 143 cl::location(LimitFloatPrecision), cl::Hidden, 144 cl::init(0)); 145 146 static cl::opt<unsigned> SwitchPeelThreshold( 147 "switch-peel-threshold", cl::Hidden, cl::init(66), 148 cl::desc("Set the case probability threshold for peeling the case from a " 149 "switch statement. A value greater than 100 will void this " 150 "optimization")); 151 152 // Limit the width of DAG chains. This is important in general to prevent 153 // DAG-based analysis from blowing up. For example, alias analysis and 154 // load clustering may not complete in reasonable time. It is difficult to 155 // recognize and avoid this situation within each individual analysis, and 156 // future analyses are likely to have the same behavior. Limiting DAG width is 157 // the safe approach and will be especially important with global DAGs. 158 // 159 // MaxParallelChains default is arbitrarily high to avoid affecting 160 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 161 // sequence over this should have been converted to llvm.memcpy by the 162 // frontend. It is easy to induce this behavior with .ll code such as: 163 // %buffer = alloca [4096 x i8] 164 // %data = load [4096 x i8]* %argPtr 165 // store [4096 x i8] %data, [4096 x i8]* %buffer 166 static const unsigned MaxParallelChains = 64; 167 168 // Return the calling convention if the Value passed requires ABI mangling as it 169 // is a parameter to a function or a return value from a function which is not 170 // an intrinsic. 171 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) { 172 if (auto *R = dyn_cast<ReturnInst>(V)) 173 return R->getParent()->getParent()->getCallingConv(); 174 175 if (auto *CI = dyn_cast<CallInst>(V)) { 176 const bool IsInlineAsm = CI->isInlineAsm(); 177 const bool IsIndirectFunctionCall = 178 !IsInlineAsm && !CI->getCalledFunction(); 179 180 // It is possible that the call instruction is an inline asm statement or an 181 // indirect function call in which case the return value of 182 // getCalledFunction() would be nullptr. 183 const bool IsInstrinsicCall = 184 !IsInlineAsm && !IsIndirectFunctionCall && 185 CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic; 186 187 if (!IsInlineAsm && !IsInstrinsicCall) 188 return CI->getCallingConv(); 189 } 190 191 return None; 192 } 193 194 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 195 const SDValue *Parts, unsigned NumParts, 196 MVT PartVT, EVT ValueVT, const Value *V, 197 Optional<CallingConv::ID> CC); 198 199 /// getCopyFromParts - Create a value that contains the specified legal parts 200 /// combined into the value they represent. If the parts combine to a type 201 /// larger than ValueVT then AssertOp can be used to specify whether the extra 202 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 203 /// (ISD::AssertSext). 204 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 205 const SDValue *Parts, unsigned NumParts, 206 MVT PartVT, EVT ValueVT, const Value *V, 207 Optional<CallingConv::ID> CC = None, 208 Optional<ISD::NodeType> AssertOp = None) { 209 if (ValueVT.isVector()) 210 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 211 CC); 212 213 assert(NumParts > 0 && "No parts to assemble!"); 214 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 215 SDValue Val = Parts[0]; 216 217 if (NumParts > 1) { 218 // Assemble the value from multiple parts. 219 if (ValueVT.isInteger()) { 220 unsigned PartBits = PartVT.getSizeInBits(); 221 unsigned ValueBits = ValueVT.getSizeInBits(); 222 223 // Assemble the power of 2 part. 224 unsigned RoundParts = 225 (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts; 226 unsigned RoundBits = PartBits * RoundParts; 227 EVT RoundVT = RoundBits == ValueBits ? 228 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 229 SDValue Lo, Hi; 230 231 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 232 233 if (RoundParts > 2) { 234 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 235 PartVT, HalfVT, V); 236 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 237 RoundParts / 2, PartVT, HalfVT, V); 238 } else { 239 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 240 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 241 } 242 243 if (DAG.getDataLayout().isBigEndian()) 244 std::swap(Lo, Hi); 245 246 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 247 248 if (RoundParts < NumParts) { 249 // Assemble the trailing non-power-of-2 part. 250 unsigned OddParts = NumParts - RoundParts; 251 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 252 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 253 OddVT, V, CC); 254 255 // Combine the round and odd parts. 256 Lo = Val; 257 if (DAG.getDataLayout().isBigEndian()) 258 std::swap(Lo, Hi); 259 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 260 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 261 Hi = 262 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 263 DAG.getConstant(Lo.getValueSizeInBits(), DL, 264 TLI.getPointerTy(DAG.getDataLayout()))); 265 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 266 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 267 } 268 } else if (PartVT.isFloatingPoint()) { 269 // FP split into multiple FP parts (for ppcf128) 270 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 271 "Unexpected split"); 272 SDValue Lo, Hi; 273 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 274 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 275 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 276 std::swap(Lo, Hi); 277 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 278 } else { 279 // FP split into integer parts (soft fp) 280 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 281 !PartVT.isVector() && "Unexpected split"); 282 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 283 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 284 } 285 } 286 287 // There is now one part, held in Val. Correct it to match ValueVT. 288 // PartEVT is the type of the register class that holds the value. 289 // ValueVT is the type of the inline asm operation. 290 EVT PartEVT = Val.getValueType(); 291 292 if (PartEVT == ValueVT) 293 return Val; 294 295 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 296 ValueVT.bitsLT(PartEVT)) { 297 // For an FP value in an integer part, we need to truncate to the right 298 // width first. 299 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 300 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 301 } 302 303 // Handle types that have the same size. 304 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 306 307 // Handle types with different sizes. 308 if (PartEVT.isInteger() && ValueVT.isInteger()) { 309 if (ValueVT.bitsLT(PartEVT)) { 310 // For a truncate, see if we have any information to 311 // indicate whether the truncated bits will always be 312 // zero or sign-extension. 313 if (AssertOp.hasValue()) 314 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 315 DAG.getValueType(ValueVT)); 316 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 317 } 318 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 319 } 320 321 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 322 // FP_ROUND's are always exact here. 323 if (ValueVT.bitsLT(Val.getValueType())) 324 return DAG.getNode( 325 ISD::FP_ROUND, DL, ValueVT, Val, 326 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 327 328 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 329 } 330 331 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 332 // then truncating. 333 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 334 ValueVT.bitsLT(PartEVT)) { 335 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 336 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 337 } 338 339 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 340 } 341 342 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 343 const Twine &ErrMsg) { 344 const Instruction *I = dyn_cast_or_null<Instruction>(V); 345 if (!V) 346 return Ctx.emitError(ErrMsg); 347 348 const char *AsmError = ", possible invalid constraint for vector type"; 349 if (const CallInst *CI = dyn_cast<CallInst>(I)) 350 if (isa<InlineAsm>(CI->getCalledValue())) 351 return Ctx.emitError(I, ErrMsg + AsmError); 352 353 return Ctx.emitError(I, ErrMsg); 354 } 355 356 /// getCopyFromPartsVector - Create a value that contains the specified legal 357 /// parts combined into the value they represent. If the parts combine to a 358 /// type larger than ValueVT then AssertOp can be used to specify whether the 359 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 360 /// ValueVT (ISD::AssertSext). 361 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 362 const SDValue *Parts, unsigned NumParts, 363 MVT PartVT, EVT ValueVT, const Value *V, 364 Optional<CallingConv::ID> CallConv) { 365 assert(ValueVT.isVector() && "Not a vector value"); 366 assert(NumParts > 0 && "No parts to assemble!"); 367 const bool IsABIRegCopy = CallConv.hasValue(); 368 369 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 370 SDValue Val = Parts[0]; 371 372 // Handle a multi-element vector. 373 if (NumParts > 1) { 374 EVT IntermediateVT; 375 MVT RegisterVT; 376 unsigned NumIntermediates; 377 unsigned NumRegs; 378 379 if (IsABIRegCopy) { 380 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 381 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 382 NumIntermediates, RegisterVT); 383 } else { 384 NumRegs = 385 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 386 NumIntermediates, RegisterVT); 387 } 388 389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 390 NumParts = NumRegs; // Silence a compiler warning. 391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 392 assert(RegisterVT.getSizeInBits() == 393 Parts[0].getSimpleValueType().getSizeInBits() && 394 "Part type sizes don't match!"); 395 396 // Assemble the parts into intermediate operands. 397 SmallVector<SDValue, 8> Ops(NumIntermediates); 398 if (NumIntermediates == NumParts) { 399 // If the register was not expanded, truncate or copy the value, 400 // as appropriate. 401 for (unsigned i = 0; i != NumParts; ++i) 402 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 403 PartVT, IntermediateVT, V); 404 } else if (NumParts > 0) { 405 // If the intermediate type was expanded, build the intermediate 406 // operands from the parts. 407 assert(NumParts % NumIntermediates == 0 && 408 "Must expand into a divisible number of parts!"); 409 unsigned Factor = NumParts / NumIntermediates; 410 for (unsigned i = 0; i != NumIntermediates; ++i) 411 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 412 PartVT, IntermediateVT, V); 413 } 414 415 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 416 // intermediate operands. 417 EVT BuiltVectorTy = 418 IntermediateVT.isVector() 419 ? EVT::getVectorVT( 420 *DAG.getContext(), IntermediateVT.getScalarType(), 421 IntermediateVT.getVectorElementCount() * NumParts) 422 : EVT::getVectorVT(*DAG.getContext(), 423 IntermediateVT.getScalarType(), 424 NumIntermediates); 425 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 426 : ISD::BUILD_VECTOR, 427 DL, BuiltVectorTy, Ops); 428 } 429 430 // There is now one part, held in Val. Correct it to match ValueVT. 431 EVT PartEVT = Val.getValueType(); 432 433 if (PartEVT == ValueVT) 434 return Val; 435 436 if (PartEVT.isVector()) { 437 // If the element type of the source/dest vectors are the same, but the 438 // parts vector has more elements than the value vector, then we have a 439 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 440 // elements we want. 441 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 442 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 443 "Cannot narrow, it would be a lossy transformation"); 444 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 445 DAG.getVectorIdxConstant(0, DL)); 446 } 447 448 // Vector/Vector bitcast. 449 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 450 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 451 452 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 453 "Cannot handle this kind of promotion"); 454 // Promoted vector extract 455 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 456 457 } 458 459 // Trivial bitcast if the types are the same size and the destination 460 // vector type is legal. 461 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 462 TLI.isTypeLegal(ValueVT)) 463 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 464 465 if (ValueVT.getVectorNumElements() != 1) { 466 // Certain ABIs require that vectors are passed as integers. For vectors 467 // are the same size, this is an obvious bitcast. 468 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 469 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 470 } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) { 471 // Bitcast Val back the original type and extract the corresponding 472 // vector we want. 473 unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits(); 474 EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(), 475 ValueVT.getVectorElementType(), Elts); 476 Val = DAG.getBitcast(WiderVecType, Val); 477 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 478 DAG.getVectorIdxConstant(0, DL)); 479 } 480 481 diagnosePossiblyInvalidConstraint( 482 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 483 return DAG.getUNDEF(ValueVT); 484 } 485 486 // Handle cases such as i8 -> <1 x i1> 487 EVT ValueSVT = ValueVT.getVectorElementType(); 488 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 489 if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits()) 490 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 491 else 492 Val = ValueVT.isFloatingPoint() 493 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 494 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 495 } 496 497 return DAG.getBuildVector(ValueVT, DL, Val); 498 } 499 500 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 501 SDValue Val, SDValue *Parts, unsigned NumParts, 502 MVT PartVT, const Value *V, 503 Optional<CallingConv::ID> CallConv); 504 505 /// getCopyToParts - Create a series of nodes that contain the specified value 506 /// split into legal parts. If the parts contain more bits than Val, then, for 507 /// integers, ExtendKind can be used to specify how to generate the extra bits. 508 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 509 SDValue *Parts, unsigned NumParts, MVT PartVT, 510 const Value *V, 511 Optional<CallingConv::ID> CallConv = None, 512 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 513 EVT ValueVT = Val.getValueType(); 514 515 // Handle the vector case separately. 516 if (ValueVT.isVector()) 517 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 518 CallConv); 519 520 unsigned PartBits = PartVT.getSizeInBits(); 521 unsigned OrigNumParts = NumParts; 522 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 523 "Copying to an illegal type!"); 524 525 if (NumParts == 0) 526 return; 527 528 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 529 EVT PartEVT = PartVT; 530 if (PartEVT == ValueVT) { 531 assert(NumParts == 1 && "No-op copy with multiple parts!"); 532 Parts[0] = Val; 533 return; 534 } 535 536 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 537 // If the parts cover more bits than the value has, promote the value. 538 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 539 assert(NumParts == 1 && "Do not know what to promote to!"); 540 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 541 } else { 542 if (ValueVT.isFloatingPoint()) { 543 // FP values need to be bitcast, then extended if they are being put 544 // into a larger container. 545 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 546 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 547 } 548 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 549 ValueVT.isInteger() && 550 "Unknown mismatch!"); 551 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 552 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 553 if (PartVT == MVT::x86mmx) 554 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 555 } 556 } else if (PartBits == ValueVT.getSizeInBits()) { 557 // Different types of the same size. 558 assert(NumParts == 1 && PartEVT != ValueVT); 559 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 560 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 561 // If the parts cover less bits than value has, truncate the value. 562 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 563 ValueVT.isInteger() && 564 "Unknown mismatch!"); 565 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 566 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 567 if (PartVT == MVT::x86mmx) 568 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 569 } 570 571 // The value may have changed - recompute ValueVT. 572 ValueVT = Val.getValueType(); 573 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 574 "Failed to tile the value with PartVT!"); 575 576 if (NumParts == 1) { 577 if (PartEVT != ValueVT) { 578 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 579 "scalar-to-vector conversion failed"); 580 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 581 } 582 583 Parts[0] = Val; 584 return; 585 } 586 587 // Expand the value into multiple parts. 588 if (NumParts & (NumParts - 1)) { 589 // The number of parts is not a power of 2. Split off and copy the tail. 590 assert(PartVT.isInteger() && ValueVT.isInteger() && 591 "Do not know what to expand to!"); 592 unsigned RoundParts = 1 << Log2_32(NumParts); 593 unsigned RoundBits = RoundParts * PartBits; 594 unsigned OddParts = NumParts - RoundParts; 595 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 596 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false)); 597 598 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 599 CallConv); 600 601 if (DAG.getDataLayout().isBigEndian()) 602 // The odd parts were reversed by getCopyToParts - unreverse them. 603 std::reverse(Parts + RoundParts, Parts + NumParts); 604 605 NumParts = RoundParts; 606 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 607 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 608 } 609 610 // The number of parts is a power of 2. Repeatedly bisect the value using 611 // EXTRACT_ELEMENT. 612 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 613 EVT::getIntegerVT(*DAG.getContext(), 614 ValueVT.getSizeInBits()), 615 Val); 616 617 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 618 for (unsigned i = 0; i < NumParts; i += StepSize) { 619 unsigned ThisBits = StepSize * PartBits / 2; 620 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 621 SDValue &Part0 = Parts[i]; 622 SDValue &Part1 = Parts[i+StepSize/2]; 623 624 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 625 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 626 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 627 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 628 629 if (ThisBits == PartBits && ThisVT != PartVT) { 630 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 631 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 632 } 633 } 634 } 635 636 if (DAG.getDataLayout().isBigEndian()) 637 std::reverse(Parts, Parts + OrigNumParts); 638 } 639 640 static SDValue widenVectorToPartType(SelectionDAG &DAG, 641 SDValue Val, const SDLoc &DL, EVT PartVT) { 642 if (!PartVT.isVector()) 643 return SDValue(); 644 645 EVT ValueVT = Val.getValueType(); 646 unsigned PartNumElts = PartVT.getVectorNumElements(); 647 unsigned ValueNumElts = ValueVT.getVectorNumElements(); 648 if (PartNumElts > ValueNumElts && 649 PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 650 EVT ElementVT = PartVT.getVectorElementType(); 651 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 652 // undef elements. 653 SmallVector<SDValue, 16> Ops; 654 DAG.ExtractVectorElements(Val, Ops); 655 SDValue EltUndef = DAG.getUNDEF(ElementVT); 656 for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i) 657 Ops.push_back(EltUndef); 658 659 // FIXME: Use CONCAT for 2x -> 4x. 660 return DAG.getBuildVector(PartVT, DL, Ops); 661 } 662 663 return SDValue(); 664 } 665 666 /// getCopyToPartsVector - Create a series of nodes that contain the specified 667 /// value split into legal parts. 668 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 669 SDValue Val, SDValue *Parts, unsigned NumParts, 670 MVT PartVT, const Value *V, 671 Optional<CallingConv::ID> CallConv) { 672 EVT ValueVT = Val.getValueType(); 673 assert(ValueVT.isVector() && "Not a vector"); 674 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 675 const bool IsABIRegCopy = CallConv.hasValue(); 676 677 if (NumParts == 1) { 678 EVT PartEVT = PartVT; 679 if (PartEVT == ValueVT) { 680 // Nothing to do. 681 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 682 // Bitconvert vector->vector case. 683 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 684 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 685 Val = Widened; 686 } else if (PartVT.isVector() && 687 PartEVT.getVectorElementType().bitsGE( 688 ValueVT.getVectorElementType()) && 689 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 690 691 // Promoted vector extract 692 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 693 } else { 694 if (ValueVT.getVectorNumElements() == 1) { 695 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 696 DAG.getVectorIdxConstant(0, DL)); 697 } else { 698 assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() && 699 "lossy conversion of vector to scalar type"); 700 EVT IntermediateType = 701 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 702 Val = DAG.getBitcast(IntermediateType, Val); 703 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 704 } 705 } 706 707 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 708 Parts[0] = Val; 709 return; 710 } 711 712 // Handle a multi-element vector. 713 EVT IntermediateVT; 714 MVT RegisterVT; 715 unsigned NumIntermediates; 716 unsigned NumRegs; 717 if (IsABIRegCopy) { 718 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 719 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 720 NumIntermediates, RegisterVT); 721 } else { 722 NumRegs = 723 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 724 NumIntermediates, RegisterVT); 725 } 726 727 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 728 NumParts = NumRegs; // Silence a compiler warning. 729 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 730 731 unsigned IntermediateNumElts = IntermediateVT.isVector() ? 732 IntermediateVT.getVectorNumElements() : 1; 733 734 // Convert the vector to the appropriate type if necessary. 735 unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts; 736 737 EVT BuiltVectorTy = EVT::getVectorVT( 738 *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts); 739 if (ValueVT != BuiltVectorTy) { 740 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) 741 Val = Widened; 742 743 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 744 } 745 746 // Split the vector into intermediate operands. 747 SmallVector<SDValue, 8> Ops(NumIntermediates); 748 for (unsigned i = 0; i != NumIntermediates; ++i) { 749 if (IntermediateVT.isVector()) { 750 Ops[i] = 751 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 752 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 753 } else { 754 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 755 DAG.getVectorIdxConstant(i, DL)); 756 } 757 } 758 759 // Split the intermediate operands into legal parts. 760 if (NumParts == NumIntermediates) { 761 // If the register was not expanded, promote or copy the value, 762 // as appropriate. 763 for (unsigned i = 0; i != NumParts; ++i) 764 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 765 } else if (NumParts > 0) { 766 // If the intermediate type was expanded, split each the value into 767 // legal parts. 768 assert(NumIntermediates != 0 && "division by zero"); 769 assert(NumParts % NumIntermediates == 0 && 770 "Must expand into a divisible number of parts!"); 771 unsigned Factor = NumParts / NumIntermediates; 772 for (unsigned i = 0; i != NumIntermediates; ++i) 773 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 774 CallConv); 775 } 776 } 777 778 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 779 EVT valuevt, Optional<CallingConv::ID> CC) 780 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 781 RegCount(1, regs.size()), CallConv(CC) {} 782 783 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 784 const DataLayout &DL, unsigned Reg, Type *Ty, 785 Optional<CallingConv::ID> CC) { 786 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 787 788 CallConv = CC; 789 790 for (EVT ValueVT : ValueVTs) { 791 unsigned NumRegs = 792 isABIMangled() 793 ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT) 794 : TLI.getNumRegisters(Context, ValueVT); 795 MVT RegisterVT = 796 isABIMangled() 797 ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT) 798 : TLI.getRegisterType(Context, ValueVT); 799 for (unsigned i = 0; i != NumRegs; ++i) 800 Regs.push_back(Reg + i); 801 RegVTs.push_back(RegisterVT); 802 RegCount.push_back(NumRegs); 803 Reg += NumRegs; 804 } 805 } 806 807 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 808 FunctionLoweringInfo &FuncInfo, 809 const SDLoc &dl, SDValue &Chain, 810 SDValue *Flag, const Value *V) const { 811 // A Value with type {} or [0 x %t] needs no registers. 812 if (ValueVTs.empty()) 813 return SDValue(); 814 815 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 816 817 // Assemble the legal parts into the final values. 818 SmallVector<SDValue, 4> Values(ValueVTs.size()); 819 SmallVector<SDValue, 8> Parts; 820 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 821 // Copy the legal parts from the registers. 822 EVT ValueVT = ValueVTs[Value]; 823 unsigned NumRegs = RegCount[Value]; 824 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 825 *DAG.getContext(), 826 CallConv.getValue(), RegVTs[Value]) 827 : RegVTs[Value]; 828 829 Parts.resize(NumRegs); 830 for (unsigned i = 0; i != NumRegs; ++i) { 831 SDValue P; 832 if (!Flag) { 833 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 834 } else { 835 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 836 *Flag = P.getValue(2); 837 } 838 839 Chain = P.getValue(1); 840 Parts[i] = P; 841 842 // If the source register was virtual and if we know something about it, 843 // add an assert node. 844 if (!Register::isVirtualRegister(Regs[Part + i]) || 845 !RegisterVT.isInteger()) 846 continue; 847 848 const FunctionLoweringInfo::LiveOutInfo *LOI = 849 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 850 if (!LOI) 851 continue; 852 853 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 854 unsigned NumSignBits = LOI->NumSignBits; 855 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 856 857 if (NumZeroBits == RegSize) { 858 // The current value is a zero. 859 // Explicitly express that as it would be easier for 860 // optimizations to kick in. 861 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 862 continue; 863 } 864 865 // FIXME: We capture more information than the dag can represent. For 866 // now, just use the tightest assertzext/assertsext possible. 867 bool isSExt; 868 EVT FromVT(MVT::Other); 869 if (NumZeroBits) { 870 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 871 isSExt = false; 872 } else if (NumSignBits > 1) { 873 FromVT = 874 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 875 isSExt = true; 876 } else { 877 continue; 878 } 879 // Add an assertion node. 880 assert(FromVT != MVT::Other); 881 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 882 RegisterVT, P, DAG.getValueType(FromVT)); 883 } 884 885 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 886 RegisterVT, ValueVT, V, CallConv); 887 Part += NumRegs; 888 Parts.clear(); 889 } 890 891 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 892 } 893 894 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 895 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 896 const Value *V, 897 ISD::NodeType PreferredExtendType) const { 898 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 899 ISD::NodeType ExtendKind = PreferredExtendType; 900 901 // Get the list of the values's legal parts. 902 unsigned NumRegs = Regs.size(); 903 SmallVector<SDValue, 8> Parts(NumRegs); 904 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 905 unsigned NumParts = RegCount[Value]; 906 907 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 908 *DAG.getContext(), 909 CallConv.getValue(), RegVTs[Value]) 910 : RegVTs[Value]; 911 912 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 913 ExtendKind = ISD::ZERO_EXTEND; 914 915 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 916 NumParts, RegisterVT, V, CallConv, ExtendKind); 917 Part += NumParts; 918 } 919 920 // Copy the parts into the registers. 921 SmallVector<SDValue, 8> Chains(NumRegs); 922 for (unsigned i = 0; i != NumRegs; ++i) { 923 SDValue Part; 924 if (!Flag) { 925 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 926 } else { 927 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 928 *Flag = Part.getValue(1); 929 } 930 931 Chains[i] = Part.getValue(0); 932 } 933 934 if (NumRegs == 1 || Flag) 935 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 936 // flagged to it. That is the CopyToReg nodes and the user are considered 937 // a single scheduling unit. If we create a TokenFactor and return it as 938 // chain, then the TokenFactor is both a predecessor (operand) of the 939 // user as well as a successor (the TF operands are flagged to the user). 940 // c1, f1 = CopyToReg 941 // c2, f2 = CopyToReg 942 // c3 = TokenFactor c1, c2 943 // ... 944 // = op c3, ..., f2 945 Chain = Chains[NumRegs-1]; 946 else 947 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 948 } 949 950 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 951 unsigned MatchingIdx, const SDLoc &dl, 952 SelectionDAG &DAG, 953 std::vector<SDValue> &Ops) const { 954 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 955 956 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 957 if (HasMatching) 958 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 959 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 960 // Put the register class of the virtual registers in the flag word. That 961 // way, later passes can recompute register class constraints for inline 962 // assembly as well as normal instructions. 963 // Don't do this for tied operands that can use the regclass information 964 // from the def. 965 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 966 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 967 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 968 } 969 970 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 971 Ops.push_back(Res); 972 973 if (Code == InlineAsm::Kind_Clobber) { 974 // Clobbers should always have a 1:1 mapping with registers, and may 975 // reference registers that have illegal (e.g. vector) types. Hence, we 976 // shouldn't try to apply any sort of splitting logic to them. 977 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 978 "No 1:1 mapping from clobbers to regs?"); 979 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 980 (void)SP; 981 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 982 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 983 assert( 984 (Regs[I] != SP || 985 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 986 "If we clobbered the stack pointer, MFI should know about it."); 987 } 988 return; 989 } 990 991 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 992 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 993 MVT RegisterVT = RegVTs[Value]; 994 for (unsigned i = 0; i != NumRegs; ++i) { 995 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 996 unsigned TheReg = Regs[Reg++]; 997 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 998 } 999 } 1000 } 1001 1002 SmallVector<std::pair<unsigned, unsigned>, 4> 1003 RegsForValue::getRegsAndSizes() const { 1004 SmallVector<std::pair<unsigned, unsigned>, 4> OutVec; 1005 unsigned I = 0; 1006 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1007 unsigned RegCount = std::get<0>(CountAndVT); 1008 MVT RegisterVT = std::get<1>(CountAndVT); 1009 unsigned RegisterSize = RegisterVT.getSizeInBits(); 1010 for (unsigned E = I + RegCount; I != E; ++I) 1011 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1012 } 1013 return OutVec; 1014 } 1015 1016 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1017 const TargetLibraryInfo *li) { 1018 AA = aa; 1019 GFI = gfi; 1020 LibInfo = li; 1021 DL = &DAG.getDataLayout(); 1022 Context = DAG.getContext(); 1023 LPadToCallSiteMap.clear(); 1024 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1025 } 1026 1027 void SelectionDAGBuilder::clear() { 1028 NodeMap.clear(); 1029 UnusedArgNodeMap.clear(); 1030 PendingLoads.clear(); 1031 PendingExports.clear(); 1032 PendingConstrainedFP.clear(); 1033 PendingConstrainedFPStrict.clear(); 1034 CurInst = nullptr; 1035 HasTailCall = false; 1036 SDNodeOrder = LowestSDNodeOrder; 1037 StatepointLowering.clear(); 1038 } 1039 1040 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1041 DanglingDebugInfoMap.clear(); 1042 } 1043 1044 // Update DAG root to include dependencies on Pending chains. 1045 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1046 SDValue Root = DAG.getRoot(); 1047 1048 if (Pending.empty()) 1049 return Root; 1050 1051 // Add current root to PendingChains, unless we already indirectly 1052 // depend on it. 1053 if (Root.getOpcode() != ISD::EntryToken) { 1054 unsigned i = 0, e = Pending.size(); 1055 for (; i != e; ++i) { 1056 assert(Pending[i].getNode()->getNumOperands() > 1); 1057 if (Pending[i].getNode()->getOperand(0) == Root) 1058 break; // Don't add the root if we already indirectly depend on it. 1059 } 1060 1061 if (i == e) 1062 Pending.push_back(Root); 1063 } 1064 1065 if (Pending.size() == 1) 1066 Root = Pending[0]; 1067 else 1068 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1069 1070 DAG.setRoot(Root); 1071 Pending.clear(); 1072 return Root; 1073 } 1074 1075 SDValue SelectionDAGBuilder::getMemoryRoot() { 1076 return updateRoot(PendingLoads); 1077 } 1078 1079 SDValue SelectionDAGBuilder::getRoot() { 1080 // Chain up all pending constrained intrinsics together with all 1081 // pending loads, by simply appending them to PendingLoads and 1082 // then calling getMemoryRoot(). 1083 PendingLoads.reserve(PendingLoads.size() + 1084 PendingConstrainedFP.size() + 1085 PendingConstrainedFPStrict.size()); 1086 PendingLoads.append(PendingConstrainedFP.begin(), 1087 PendingConstrainedFP.end()); 1088 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1089 PendingConstrainedFPStrict.end()); 1090 PendingConstrainedFP.clear(); 1091 PendingConstrainedFPStrict.clear(); 1092 return getMemoryRoot(); 1093 } 1094 1095 SDValue SelectionDAGBuilder::getControlRoot() { 1096 // We need to emit pending fpexcept.strict constrained intrinsics, 1097 // so append them to the PendingExports list. 1098 PendingExports.append(PendingConstrainedFPStrict.begin(), 1099 PendingConstrainedFPStrict.end()); 1100 PendingConstrainedFPStrict.clear(); 1101 return updateRoot(PendingExports); 1102 } 1103 1104 void SelectionDAGBuilder::visit(const Instruction &I) { 1105 // Set up outgoing PHI node register values before emitting the terminator. 1106 if (I.isTerminator()) { 1107 HandlePHINodesInSuccessorBlocks(I.getParent()); 1108 } 1109 1110 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1111 if (!isa<DbgInfoIntrinsic>(I)) 1112 ++SDNodeOrder; 1113 1114 CurInst = &I; 1115 1116 visit(I.getOpcode(), I); 1117 1118 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) { 1119 // ConstrainedFPIntrinsics handle their own FMF. 1120 if (!isa<ConstrainedFPIntrinsic>(&I)) { 1121 // Propagate the fast-math-flags of this IR instruction to the DAG node that 1122 // maps to this instruction. 1123 // TODO: We could handle all flags (nsw, etc) here. 1124 // TODO: If an IR instruction maps to >1 node, only the final node will have 1125 // flags set. 1126 if (SDNode *Node = getNodeForIRValue(&I)) { 1127 SDNodeFlags IncomingFlags; 1128 IncomingFlags.copyFMF(*FPMO); 1129 if (!Node->getFlags().isDefined()) 1130 Node->setFlags(IncomingFlags); 1131 else 1132 Node->intersectFlagsWith(IncomingFlags); 1133 } 1134 } 1135 } 1136 1137 if (!I.isTerminator() && !HasTailCall && 1138 !isStatepoint(&I)) // statepoints handle their exports internally 1139 CopyToExportRegsIfNeeded(&I); 1140 1141 CurInst = nullptr; 1142 } 1143 1144 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1145 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1146 } 1147 1148 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1149 // Note: this doesn't use InstVisitor, because it has to work with 1150 // ConstantExpr's in addition to instructions. 1151 switch (Opcode) { 1152 default: llvm_unreachable("Unknown instruction type encountered!"); 1153 // Build the switch statement using the Instruction.def file. 1154 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1155 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1156 #include "llvm/IR/Instruction.def" 1157 } 1158 } 1159 1160 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1161 const DIExpression *Expr) { 1162 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1163 const DbgValueInst *DI = DDI.getDI(); 1164 DIVariable *DanglingVariable = DI->getVariable(); 1165 DIExpression *DanglingExpr = DI->getExpression(); 1166 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1167 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n"); 1168 return true; 1169 } 1170 return false; 1171 }; 1172 1173 for (auto &DDIMI : DanglingDebugInfoMap) { 1174 DanglingDebugInfoVector &DDIV = DDIMI.second; 1175 1176 // If debug info is to be dropped, run it through final checks to see 1177 // whether it can be salvaged. 1178 for (auto &DDI : DDIV) 1179 if (isMatchingDbgValue(DDI)) 1180 salvageUnresolvedDbgValue(DDI); 1181 1182 DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end()); 1183 } 1184 } 1185 1186 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1187 // generate the debug data structures now that we've seen its definition. 1188 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1189 SDValue Val) { 1190 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1191 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1192 return; 1193 1194 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1195 for (auto &DDI : DDIV) { 1196 const DbgValueInst *DI = DDI.getDI(); 1197 assert(DI && "Ill-formed DanglingDebugInfo"); 1198 DebugLoc dl = DDI.getdl(); 1199 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1200 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1201 DILocalVariable *Variable = DI->getVariable(); 1202 DIExpression *Expr = DI->getExpression(); 1203 assert(Variable->isValidLocationForIntrinsic(dl) && 1204 "Expected inlined-at fields to agree"); 1205 SDDbgValue *SDV; 1206 if (Val.getNode()) { 1207 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1208 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1209 // we couldn't resolve it directly when examining the DbgValue intrinsic 1210 // in the first place we should not be more successful here). Unless we 1211 // have some test case that prove this to be correct we should avoid 1212 // calling EmitFuncArgumentDbgValue here. 1213 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) { 1214 LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order=" 1215 << DbgSDNodeOrder << "] for:\n " << *DI << "\n"); 1216 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1217 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1218 // inserted after the definition of Val when emitting the instructions 1219 // after ISel. An alternative could be to teach 1220 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1221 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1222 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1223 << ValSDNodeOrder << "\n"); 1224 SDV = getDbgValue(Val, Variable, Expr, dl, 1225 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1226 DAG.AddDbgValue(SDV, Val.getNode(), false); 1227 } else 1228 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI 1229 << "in EmitFuncArgumentDbgValue\n"); 1230 } else { 1231 LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1232 auto Undef = 1233 UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1234 auto SDV = 1235 DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder); 1236 DAG.AddDbgValue(SDV, nullptr, false); 1237 } 1238 } 1239 DDIV.clear(); 1240 } 1241 1242 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1243 Value *V = DDI.getDI()->getValue(); 1244 DILocalVariable *Var = DDI.getDI()->getVariable(); 1245 DIExpression *Expr = DDI.getDI()->getExpression(); 1246 DebugLoc DL = DDI.getdl(); 1247 DebugLoc InstDL = DDI.getDI()->getDebugLoc(); 1248 unsigned SDOrder = DDI.getSDNodeOrder(); 1249 1250 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1251 // that DW_OP_stack_value is desired. 1252 assert(isa<DbgValueInst>(DDI.getDI())); 1253 bool StackValue = true; 1254 1255 // Can this Value can be encoded without any further work? 1256 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) 1257 return; 1258 1259 // Attempt to salvage back through as many instructions as possible. Bail if 1260 // a non-instruction is seen, such as a constant expression or global 1261 // variable. FIXME: Further work could recover those too. 1262 while (isa<Instruction>(V)) { 1263 Instruction &VAsInst = *cast<Instruction>(V); 1264 DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue); 1265 1266 // If we cannot salvage any further, and haven't yet found a suitable debug 1267 // expression, bail out. 1268 if (!NewExpr) 1269 break; 1270 1271 // New value and expr now represent this debuginfo. 1272 V = VAsInst.getOperand(0); 1273 Expr = NewExpr; 1274 1275 // Some kind of simplification occurred: check whether the operand of the 1276 // salvaged debug expression can be encoded in this DAG. 1277 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) { 1278 LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n " 1279 << DDI.getDI() << "\nBy stripping back to:\n " << V); 1280 return; 1281 } 1282 } 1283 1284 // This was the final opportunity to salvage this debug information, and it 1285 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1286 // any earlier variable location. 1287 auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1288 auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1289 DAG.AddDbgValue(SDV, nullptr, false); 1290 1291 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << DDI.getDI() 1292 << "\n"); 1293 LLVM_DEBUG(dbgs() << " Last seen at:\n " << *DDI.getDI()->getOperand(0) 1294 << "\n"); 1295 } 1296 1297 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var, 1298 DIExpression *Expr, DebugLoc dl, 1299 DebugLoc InstDL, unsigned Order) { 1300 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1301 SDDbgValue *SDV; 1302 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1303 isa<ConstantPointerNull>(V)) { 1304 SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder); 1305 DAG.AddDbgValue(SDV, nullptr, false); 1306 return true; 1307 } 1308 1309 // If the Value is a frame index, we can create a FrameIndex debug value 1310 // without relying on the DAG at all. 1311 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1312 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1313 if (SI != FuncInfo.StaticAllocaMap.end()) { 1314 auto SDV = 1315 DAG.getFrameIndexDbgValue(Var, Expr, SI->second, 1316 /*IsIndirect*/ false, dl, SDNodeOrder); 1317 // Do not attach the SDNodeDbgValue to an SDNode: this variable location 1318 // is still available even if the SDNode gets optimized out. 1319 DAG.AddDbgValue(SDV, nullptr, false); 1320 return true; 1321 } 1322 } 1323 1324 // Do not use getValue() in here; we don't want to generate code at 1325 // this point if it hasn't been done yet. 1326 SDValue N = NodeMap[V]; 1327 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1328 N = UnusedArgNodeMap[V]; 1329 if (N.getNode()) { 1330 if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N)) 1331 return true; 1332 SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder); 1333 DAG.AddDbgValue(SDV, N.getNode(), false); 1334 return true; 1335 } 1336 1337 // Special rules apply for the first dbg.values of parameter variables in a 1338 // function. Identify them by the fact they reference Argument Values, that 1339 // they're parameters, and they are parameters of the current function. We 1340 // need to let them dangle until they get an SDNode. 1341 bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() && 1342 !InstDL.getInlinedAt(); 1343 if (!IsParamOfFunc) { 1344 // The value is not used in this block yet (or it would have an SDNode). 1345 // We still want the value to appear for the user if possible -- if it has 1346 // an associated VReg, we can refer to that instead. 1347 auto VMI = FuncInfo.ValueMap.find(V); 1348 if (VMI != FuncInfo.ValueMap.end()) { 1349 unsigned Reg = VMI->second; 1350 // If this is a PHI node, it may be split up into several MI PHI nodes 1351 // (in FunctionLoweringInfo::set). 1352 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1353 V->getType(), None); 1354 if (RFV.occupiesMultipleRegs()) { 1355 unsigned Offset = 0; 1356 unsigned BitsToDescribe = 0; 1357 if (auto VarSize = Var->getSizeInBits()) 1358 BitsToDescribe = *VarSize; 1359 if (auto Fragment = Expr->getFragmentInfo()) 1360 BitsToDescribe = Fragment->SizeInBits; 1361 for (auto RegAndSize : RFV.getRegsAndSizes()) { 1362 unsigned RegisterSize = RegAndSize.second; 1363 // Bail out if all bits are described already. 1364 if (Offset >= BitsToDescribe) 1365 break; 1366 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1367 ? BitsToDescribe - Offset 1368 : RegisterSize; 1369 auto FragmentExpr = DIExpression::createFragmentExpression( 1370 Expr, Offset, FragmentSize); 1371 if (!FragmentExpr) 1372 continue; 1373 SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first, 1374 false, dl, SDNodeOrder); 1375 DAG.AddDbgValue(SDV, nullptr, false); 1376 Offset += RegisterSize; 1377 } 1378 } else { 1379 SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder); 1380 DAG.AddDbgValue(SDV, nullptr, false); 1381 } 1382 return true; 1383 } 1384 } 1385 1386 return false; 1387 } 1388 1389 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1390 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1391 for (auto &Pair : DanglingDebugInfoMap) 1392 for (auto &DDI : Pair.second) 1393 salvageUnresolvedDbgValue(DDI); 1394 clearDanglingDebugInfo(); 1395 } 1396 1397 /// getCopyFromRegs - If there was virtual register allocated for the value V 1398 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1399 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1400 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 1401 SDValue Result; 1402 1403 if (It != FuncInfo.ValueMap.end()) { 1404 unsigned InReg = It->second; 1405 1406 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1407 DAG.getDataLayout(), InReg, Ty, 1408 None); // This is not an ABI copy. 1409 SDValue Chain = DAG.getEntryNode(); 1410 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1411 V); 1412 resolveDanglingDebugInfo(V, Result); 1413 } 1414 1415 return Result; 1416 } 1417 1418 /// getValue - Return an SDValue for the given Value. 1419 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1420 // If we already have an SDValue for this value, use it. It's important 1421 // to do this first, so that we don't create a CopyFromReg if we already 1422 // have a regular SDValue. 1423 SDValue &N = NodeMap[V]; 1424 if (N.getNode()) return N; 1425 1426 // If there's a virtual register allocated and initialized for this 1427 // value, use it. 1428 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1429 return copyFromReg; 1430 1431 // Otherwise create a new SDValue and remember it. 1432 SDValue Val = getValueImpl(V); 1433 NodeMap[V] = Val; 1434 resolveDanglingDebugInfo(V, Val); 1435 return Val; 1436 } 1437 1438 // Return true if SDValue exists for the given Value 1439 bool SelectionDAGBuilder::findValue(const Value *V) const { 1440 return (NodeMap.find(V) != NodeMap.end()) || 1441 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 1442 } 1443 1444 /// getNonRegisterValue - Return an SDValue for the given Value, but 1445 /// don't look in FuncInfo.ValueMap for a virtual register. 1446 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1447 // If we already have an SDValue for this value, use it. 1448 SDValue &N = NodeMap[V]; 1449 if (N.getNode()) { 1450 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1451 // Remove the debug location from the node as the node is about to be used 1452 // in a location which may differ from the original debug location. This 1453 // is relevant to Constant and ConstantFP nodes because they can appear 1454 // as constant expressions inside PHI nodes. 1455 N->setDebugLoc(DebugLoc()); 1456 } 1457 return N; 1458 } 1459 1460 // Otherwise create a new SDValue and remember it. 1461 SDValue Val = getValueImpl(V); 1462 NodeMap[V] = Val; 1463 resolveDanglingDebugInfo(V, Val); 1464 return Val; 1465 } 1466 1467 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1468 /// Create an SDValue for the given value. 1469 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1470 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1471 1472 if (const Constant *C = dyn_cast<Constant>(V)) { 1473 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1474 1475 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1476 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1477 1478 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1479 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1480 1481 if (isa<ConstantPointerNull>(C)) { 1482 unsigned AS = V->getType()->getPointerAddressSpace(); 1483 return DAG.getConstant(0, getCurSDLoc(), 1484 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1485 } 1486 1487 if (match(C, m_VScale(DAG.getDataLayout()))) 1488 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1489 1490 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1491 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1492 1493 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1494 return DAG.getUNDEF(VT); 1495 1496 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1497 visit(CE->getOpcode(), *CE); 1498 SDValue N1 = NodeMap[V]; 1499 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1500 return N1; 1501 } 1502 1503 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1504 SmallVector<SDValue, 4> Constants; 1505 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1506 OI != OE; ++OI) { 1507 SDNode *Val = getValue(*OI).getNode(); 1508 // If the operand is an empty aggregate, there are no values. 1509 if (!Val) continue; 1510 // Add each leaf value from the operand to the Constants list 1511 // to form a flattened list of all the values. 1512 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1513 Constants.push_back(SDValue(Val, i)); 1514 } 1515 1516 return DAG.getMergeValues(Constants, getCurSDLoc()); 1517 } 1518 1519 if (const ConstantDataSequential *CDS = 1520 dyn_cast<ConstantDataSequential>(C)) { 1521 SmallVector<SDValue, 4> Ops; 1522 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1523 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1524 // Add each leaf value from the operand to the Constants list 1525 // to form a flattened list of all the values. 1526 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1527 Ops.push_back(SDValue(Val, i)); 1528 } 1529 1530 if (isa<ArrayType>(CDS->getType())) 1531 return DAG.getMergeValues(Ops, getCurSDLoc()); 1532 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1533 } 1534 1535 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1536 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1537 "Unknown struct or array constant!"); 1538 1539 SmallVector<EVT, 4> ValueVTs; 1540 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1541 unsigned NumElts = ValueVTs.size(); 1542 if (NumElts == 0) 1543 return SDValue(); // empty struct 1544 SmallVector<SDValue, 4> Constants(NumElts); 1545 for (unsigned i = 0; i != NumElts; ++i) { 1546 EVT EltVT = ValueVTs[i]; 1547 if (isa<UndefValue>(C)) 1548 Constants[i] = DAG.getUNDEF(EltVT); 1549 else if (EltVT.isFloatingPoint()) 1550 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1551 else 1552 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1553 } 1554 1555 return DAG.getMergeValues(Constants, getCurSDLoc()); 1556 } 1557 1558 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1559 return DAG.getBlockAddress(BA, VT); 1560 1561 VectorType *VecTy = cast<VectorType>(V->getType()); 1562 unsigned NumElements = VecTy->getNumElements(); 1563 1564 // Now that we know the number and type of the elements, get that number of 1565 // elements into the Ops array based on what kind of constant it is. 1566 SmallVector<SDValue, 16> Ops; 1567 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1568 for (unsigned i = 0; i != NumElements; ++i) 1569 Ops.push_back(getValue(CV->getOperand(i))); 1570 } else { 1571 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1572 EVT EltVT = 1573 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1574 1575 SDValue Op; 1576 if (EltVT.isFloatingPoint()) 1577 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1578 else 1579 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1580 Ops.assign(NumElements, Op); 1581 } 1582 1583 // Create a BUILD_VECTOR node. 1584 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1585 } 1586 1587 // If this is a static alloca, generate it as the frameindex instead of 1588 // computation. 1589 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1590 DenseMap<const AllocaInst*, int>::iterator SI = 1591 FuncInfo.StaticAllocaMap.find(AI); 1592 if (SI != FuncInfo.StaticAllocaMap.end()) 1593 return DAG.getFrameIndex(SI->second, 1594 TLI.getFrameIndexTy(DAG.getDataLayout())); 1595 } 1596 1597 // If this is an instruction which fast-isel has deferred, select it now. 1598 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1599 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1600 1601 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1602 Inst->getType(), getABIRegCopyCC(V)); 1603 SDValue Chain = DAG.getEntryNode(); 1604 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1605 } 1606 1607 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) { 1608 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1609 } 1610 llvm_unreachable("Can't get register for value!"); 1611 } 1612 1613 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1614 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1615 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1616 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1617 bool IsSEH = isAsynchronousEHPersonality(Pers); 1618 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1619 if (!IsSEH) 1620 CatchPadMBB->setIsEHScopeEntry(); 1621 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1622 if (IsMSVCCXX || IsCoreCLR) 1623 CatchPadMBB->setIsEHFuncletEntry(); 1624 } 1625 1626 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1627 // Update machine-CFG edge. 1628 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1629 FuncInfo.MBB->addSuccessor(TargetMBB); 1630 1631 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1632 bool IsSEH = isAsynchronousEHPersonality(Pers); 1633 if (IsSEH) { 1634 // If this is not a fall-through branch or optimizations are switched off, 1635 // emit the branch. 1636 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1637 TM.getOptLevel() == CodeGenOpt::None) 1638 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1639 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1640 return; 1641 } 1642 1643 // Figure out the funclet membership for the catchret's successor. 1644 // This will be used by the FuncletLayout pass to determine how to order the 1645 // BB's. 1646 // A 'catchret' returns to the outer scope's color. 1647 Value *ParentPad = I.getCatchSwitchParentPad(); 1648 const BasicBlock *SuccessorColor; 1649 if (isa<ConstantTokenNone>(ParentPad)) 1650 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1651 else 1652 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1653 assert(SuccessorColor && "No parent funclet for catchret!"); 1654 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1655 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1656 1657 // Create the terminator node. 1658 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1659 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1660 DAG.getBasicBlock(SuccessorColorMBB)); 1661 DAG.setRoot(Ret); 1662 } 1663 1664 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1665 // Don't emit any special code for the cleanuppad instruction. It just marks 1666 // the start of an EH scope/funclet. 1667 FuncInfo.MBB->setIsEHScopeEntry(); 1668 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1669 if (Pers != EHPersonality::Wasm_CXX) { 1670 FuncInfo.MBB->setIsEHFuncletEntry(); 1671 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1672 } 1673 } 1674 1675 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and 1676 // the control flow always stops at the single catch pad, as it does for a 1677 // cleanup pad. In case the exception caught is not of the types the catch pad 1678 // catches, it will be rethrown by a rethrow. 1679 static void findWasmUnwindDestinations( 1680 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1681 BranchProbability Prob, 1682 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1683 &UnwindDests) { 1684 while (EHPadBB) { 1685 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1686 if (isa<CleanupPadInst>(Pad)) { 1687 // Stop on cleanup pads. 1688 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1689 UnwindDests.back().first->setIsEHScopeEntry(); 1690 break; 1691 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1692 // Add the catchpad handlers to the possible destinations. We don't 1693 // continue to the unwind destination of the catchswitch for wasm. 1694 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1695 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1696 UnwindDests.back().first->setIsEHScopeEntry(); 1697 } 1698 break; 1699 } else { 1700 continue; 1701 } 1702 } 1703 } 1704 1705 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1706 /// many places it could ultimately go. In the IR, we have a single unwind 1707 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1708 /// This function skips over imaginary basic blocks that hold catchswitch 1709 /// instructions, and finds all the "real" machine 1710 /// basic block destinations. As those destinations may not be successors of 1711 /// EHPadBB, here we also calculate the edge probability to those destinations. 1712 /// The passed-in Prob is the edge probability to EHPadBB. 1713 static void findUnwindDestinations( 1714 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1715 BranchProbability Prob, 1716 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1717 &UnwindDests) { 1718 EHPersonality Personality = 1719 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1720 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1721 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1722 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1723 bool IsSEH = isAsynchronousEHPersonality(Personality); 1724 1725 if (IsWasmCXX) { 1726 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1727 assert(UnwindDests.size() <= 1 && 1728 "There should be at most one unwind destination for wasm"); 1729 return; 1730 } 1731 1732 while (EHPadBB) { 1733 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1734 BasicBlock *NewEHPadBB = nullptr; 1735 if (isa<LandingPadInst>(Pad)) { 1736 // Stop on landingpads. They are not funclets. 1737 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1738 break; 1739 } else if (isa<CleanupPadInst>(Pad)) { 1740 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1741 // personalities. 1742 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1743 UnwindDests.back().first->setIsEHScopeEntry(); 1744 UnwindDests.back().first->setIsEHFuncletEntry(); 1745 break; 1746 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1747 // Add the catchpad handlers to the possible destinations. 1748 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1749 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1750 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1751 if (IsMSVCCXX || IsCoreCLR) 1752 UnwindDests.back().first->setIsEHFuncletEntry(); 1753 if (!IsSEH) 1754 UnwindDests.back().first->setIsEHScopeEntry(); 1755 } 1756 NewEHPadBB = CatchSwitch->getUnwindDest(); 1757 } else { 1758 continue; 1759 } 1760 1761 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1762 if (BPI && NewEHPadBB) 1763 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1764 EHPadBB = NewEHPadBB; 1765 } 1766 } 1767 1768 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1769 // Update successor info. 1770 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1771 auto UnwindDest = I.getUnwindDest(); 1772 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1773 BranchProbability UnwindDestProb = 1774 (BPI && UnwindDest) 1775 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1776 : BranchProbability::getZero(); 1777 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1778 for (auto &UnwindDest : UnwindDests) { 1779 UnwindDest.first->setIsEHPad(); 1780 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1781 } 1782 FuncInfo.MBB->normalizeSuccProbs(); 1783 1784 // Create the terminator node. 1785 SDValue Ret = 1786 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1787 DAG.setRoot(Ret); 1788 } 1789 1790 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1791 report_fatal_error("visitCatchSwitch not yet implemented!"); 1792 } 1793 1794 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1795 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1796 auto &DL = DAG.getDataLayout(); 1797 SDValue Chain = getControlRoot(); 1798 SmallVector<ISD::OutputArg, 8> Outs; 1799 SmallVector<SDValue, 8> OutVals; 1800 1801 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1802 // lower 1803 // 1804 // %val = call <ty> @llvm.experimental.deoptimize() 1805 // ret <ty> %val 1806 // 1807 // differently. 1808 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1809 LowerDeoptimizingReturn(); 1810 return; 1811 } 1812 1813 if (!FuncInfo.CanLowerReturn) { 1814 unsigned DemoteReg = FuncInfo.DemoteRegister; 1815 const Function *F = I.getParent()->getParent(); 1816 1817 // Emit a store of the return value through the virtual register. 1818 // Leave Outs empty so that LowerReturn won't try to load return 1819 // registers the usual way. 1820 SmallVector<EVT, 1> PtrValueVTs; 1821 ComputeValueVTs(TLI, DL, 1822 F->getReturnType()->getPointerTo( 1823 DAG.getDataLayout().getAllocaAddrSpace()), 1824 PtrValueVTs); 1825 1826 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1827 DemoteReg, PtrValueVTs[0]); 1828 SDValue RetOp = getValue(I.getOperand(0)); 1829 1830 SmallVector<EVT, 4> ValueVTs, MemVTs; 1831 SmallVector<uint64_t, 4> Offsets; 1832 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1833 &Offsets); 1834 unsigned NumValues = ValueVTs.size(); 1835 1836 SmallVector<SDValue, 4> Chains(NumValues); 1837 for (unsigned i = 0; i != NumValues; ++i) { 1838 // An aggregate return value cannot wrap around the address space, so 1839 // offsets to its parts don't wrap either. 1840 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]); 1841 1842 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 1843 if (MemVTs[i] != ValueVTs[i]) 1844 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 1845 Chains[i] = DAG.getStore(Chain, getCurSDLoc(), Val, 1846 // FIXME: better loc info would be nice. 1847 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction())); 1848 } 1849 1850 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1851 MVT::Other, Chains); 1852 } else if (I.getNumOperands() != 0) { 1853 SmallVector<EVT, 4> ValueVTs; 1854 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1855 unsigned NumValues = ValueVTs.size(); 1856 if (NumValues) { 1857 SDValue RetOp = getValue(I.getOperand(0)); 1858 1859 const Function *F = I.getParent()->getParent(); 1860 1861 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 1862 I.getOperand(0)->getType(), F->getCallingConv(), 1863 /*IsVarArg*/ false); 1864 1865 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1866 if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1867 Attribute::SExt)) 1868 ExtendKind = ISD::SIGN_EXTEND; 1869 else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1870 Attribute::ZExt)) 1871 ExtendKind = ISD::ZERO_EXTEND; 1872 1873 LLVMContext &Context = F->getContext(); 1874 bool RetInReg = F->getAttributes().hasAttribute( 1875 AttributeList::ReturnIndex, Attribute::InReg); 1876 1877 for (unsigned j = 0; j != NumValues; ++j) { 1878 EVT VT = ValueVTs[j]; 1879 1880 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1881 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1882 1883 CallingConv::ID CC = F->getCallingConv(); 1884 1885 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 1886 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 1887 SmallVector<SDValue, 4> Parts(NumParts); 1888 getCopyToParts(DAG, getCurSDLoc(), 1889 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1890 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 1891 1892 // 'inreg' on function refers to return value 1893 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1894 if (RetInReg) 1895 Flags.setInReg(); 1896 1897 if (I.getOperand(0)->getType()->isPointerTy()) { 1898 Flags.setPointer(); 1899 Flags.setPointerAddrSpace( 1900 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 1901 } 1902 1903 if (NeedsRegBlock) { 1904 Flags.setInConsecutiveRegs(); 1905 if (j == NumValues - 1) 1906 Flags.setInConsecutiveRegsLast(); 1907 } 1908 1909 // Propagate extension type if any 1910 if (ExtendKind == ISD::SIGN_EXTEND) 1911 Flags.setSExt(); 1912 else if (ExtendKind == ISD::ZERO_EXTEND) 1913 Flags.setZExt(); 1914 1915 for (unsigned i = 0; i < NumParts; ++i) { 1916 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1917 VT, /*isfixed=*/true, 0, 0)); 1918 OutVals.push_back(Parts[i]); 1919 } 1920 } 1921 } 1922 } 1923 1924 // Push in swifterror virtual register as the last element of Outs. This makes 1925 // sure swifterror virtual register will be returned in the swifterror 1926 // physical register. 1927 const Function *F = I.getParent()->getParent(); 1928 if (TLI.supportSwiftError() && 1929 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1930 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 1931 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1932 Flags.setSwiftError(); 1933 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1934 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1935 true /*isfixed*/, 1 /*origidx*/, 1936 0 /*partOffs*/)); 1937 // Create SDNode for the swifterror virtual register. 1938 OutVals.push_back( 1939 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 1940 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 1941 EVT(TLI.getPointerTy(DL)))); 1942 } 1943 1944 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 1945 CallingConv::ID CallConv = 1946 DAG.getMachineFunction().getFunction().getCallingConv(); 1947 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1948 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1949 1950 // Verify that the target's LowerReturn behaved as expected. 1951 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1952 "LowerReturn didn't return a valid chain!"); 1953 1954 // Update the DAG with the new chain value resulting from return lowering. 1955 DAG.setRoot(Chain); 1956 } 1957 1958 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1959 /// created for it, emit nodes to copy the value into the virtual 1960 /// registers. 1961 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1962 // Skip empty types 1963 if (V->getType()->isEmptyTy()) 1964 return; 1965 1966 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1967 if (VMI != FuncInfo.ValueMap.end()) { 1968 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1969 CopyValueToVirtualRegister(V, VMI->second); 1970 } 1971 } 1972 1973 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1974 /// the current basic block, add it to ValueMap now so that we'll get a 1975 /// CopyTo/FromReg. 1976 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1977 // No need to export constants. 1978 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1979 1980 // Already exported? 1981 if (FuncInfo.isExportedInst(V)) return; 1982 1983 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1984 CopyValueToVirtualRegister(V, Reg); 1985 } 1986 1987 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1988 const BasicBlock *FromBB) { 1989 // The operands of the setcc have to be in this block. We don't know 1990 // how to export them from some other block. 1991 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1992 // Can export from current BB. 1993 if (VI->getParent() == FromBB) 1994 return true; 1995 1996 // Is already exported, noop. 1997 return FuncInfo.isExportedInst(V); 1998 } 1999 2000 // If this is an argument, we can export it if the BB is the entry block or 2001 // if it is already exported. 2002 if (isa<Argument>(V)) { 2003 if (FromBB == &FromBB->getParent()->getEntryBlock()) 2004 return true; 2005 2006 // Otherwise, can only export this if it is already exported. 2007 return FuncInfo.isExportedInst(V); 2008 } 2009 2010 // Otherwise, constants can always be exported. 2011 return true; 2012 } 2013 2014 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2015 BranchProbability 2016 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2017 const MachineBasicBlock *Dst) const { 2018 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2019 const BasicBlock *SrcBB = Src->getBasicBlock(); 2020 const BasicBlock *DstBB = Dst->getBasicBlock(); 2021 if (!BPI) { 2022 // If BPI is not available, set the default probability as 1 / N, where N is 2023 // the number of successors. 2024 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2025 return BranchProbability(1, SuccSize); 2026 } 2027 return BPI->getEdgeProbability(SrcBB, DstBB); 2028 } 2029 2030 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2031 MachineBasicBlock *Dst, 2032 BranchProbability Prob) { 2033 if (!FuncInfo.BPI) 2034 Src->addSuccessorWithoutProb(Dst); 2035 else { 2036 if (Prob.isUnknown()) 2037 Prob = getEdgeProbability(Src, Dst); 2038 Src->addSuccessor(Dst, Prob); 2039 } 2040 } 2041 2042 static bool InBlock(const Value *V, const BasicBlock *BB) { 2043 if (const Instruction *I = dyn_cast<Instruction>(V)) 2044 return I->getParent() == BB; 2045 return true; 2046 } 2047 2048 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2049 /// This function emits a branch and is used at the leaves of an OR or an 2050 /// AND operator tree. 2051 void 2052 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2053 MachineBasicBlock *TBB, 2054 MachineBasicBlock *FBB, 2055 MachineBasicBlock *CurBB, 2056 MachineBasicBlock *SwitchBB, 2057 BranchProbability TProb, 2058 BranchProbability FProb, 2059 bool InvertCond) { 2060 const BasicBlock *BB = CurBB->getBasicBlock(); 2061 2062 // If the leaf of the tree is a comparison, merge the condition into 2063 // the caseblock. 2064 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2065 // The operands of the cmp have to be in this block. We don't know 2066 // how to export them from some other block. If this is the first block 2067 // of the sequence, no exporting is needed. 2068 if (CurBB == SwitchBB || 2069 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2070 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2071 ISD::CondCode Condition; 2072 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2073 ICmpInst::Predicate Pred = 2074 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2075 Condition = getICmpCondCode(Pred); 2076 } else { 2077 const FCmpInst *FC = cast<FCmpInst>(Cond); 2078 FCmpInst::Predicate Pred = 2079 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2080 Condition = getFCmpCondCode(Pred); 2081 if (TM.Options.NoNaNsFPMath) 2082 Condition = getFCmpCodeWithoutNaN(Condition); 2083 } 2084 2085 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2086 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2087 SL->SwitchCases.push_back(CB); 2088 return; 2089 } 2090 } 2091 2092 // Create a CaseBlock record representing this branch. 2093 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2094 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2095 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2096 SL->SwitchCases.push_back(CB); 2097 } 2098 2099 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2100 MachineBasicBlock *TBB, 2101 MachineBasicBlock *FBB, 2102 MachineBasicBlock *CurBB, 2103 MachineBasicBlock *SwitchBB, 2104 Instruction::BinaryOps Opc, 2105 BranchProbability TProb, 2106 BranchProbability FProb, 2107 bool InvertCond) { 2108 // Skip over not part of the tree and remember to invert op and operands at 2109 // next level. 2110 Value *NotCond; 2111 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2112 InBlock(NotCond, CurBB->getBasicBlock())) { 2113 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2114 !InvertCond); 2115 return; 2116 } 2117 2118 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2119 // Compute the effective opcode for Cond, taking into account whether it needs 2120 // to be inverted, e.g. 2121 // and (not (or A, B)), C 2122 // gets lowered as 2123 // and (and (not A, not B), C) 2124 unsigned BOpc = 0; 2125 if (BOp) { 2126 BOpc = BOp->getOpcode(); 2127 if (InvertCond) { 2128 if (BOpc == Instruction::And) 2129 BOpc = Instruction::Or; 2130 else if (BOpc == Instruction::Or) 2131 BOpc = Instruction::And; 2132 } 2133 } 2134 2135 // If this node is not part of the or/and tree, emit it as a branch. 2136 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 2137 BOpc != unsigned(Opc) || !BOp->hasOneUse() || 2138 BOp->getParent() != CurBB->getBasicBlock() || 2139 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 2140 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 2141 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2142 TProb, FProb, InvertCond); 2143 return; 2144 } 2145 2146 // Create TmpBB after CurBB. 2147 MachineFunction::iterator BBI(CurBB); 2148 MachineFunction &MF = DAG.getMachineFunction(); 2149 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2150 CurBB->getParent()->insert(++BBI, TmpBB); 2151 2152 if (Opc == Instruction::Or) { 2153 // Codegen X | Y as: 2154 // BB1: 2155 // jmp_if_X TBB 2156 // jmp TmpBB 2157 // TmpBB: 2158 // jmp_if_Y TBB 2159 // jmp FBB 2160 // 2161 2162 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2163 // The requirement is that 2164 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2165 // = TrueProb for original BB. 2166 // Assuming the original probabilities are A and B, one choice is to set 2167 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2168 // A/(1+B) and 2B/(1+B). This choice assumes that 2169 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2170 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2171 // TmpBB, but the math is more complicated. 2172 2173 auto NewTrueProb = TProb / 2; 2174 auto NewFalseProb = TProb / 2 + FProb; 2175 // Emit the LHS condition. 2176 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 2177 NewTrueProb, NewFalseProb, InvertCond); 2178 2179 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2180 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2181 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2182 // Emit the RHS condition into TmpBB. 2183 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2184 Probs[0], Probs[1], InvertCond); 2185 } else { 2186 assert(Opc == Instruction::And && "Unknown merge op!"); 2187 // Codegen X & Y as: 2188 // BB1: 2189 // jmp_if_X TmpBB 2190 // jmp FBB 2191 // TmpBB: 2192 // jmp_if_Y TBB 2193 // jmp FBB 2194 // 2195 // This requires creation of TmpBB after CurBB. 2196 2197 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2198 // The requirement is that 2199 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2200 // = FalseProb for original BB. 2201 // Assuming the original probabilities are A and B, one choice is to set 2202 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2203 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2204 // TrueProb for BB1 * FalseProb for TmpBB. 2205 2206 auto NewTrueProb = TProb + FProb / 2; 2207 auto NewFalseProb = FProb / 2; 2208 // Emit the LHS condition. 2209 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 2210 NewTrueProb, NewFalseProb, InvertCond); 2211 2212 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2213 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2214 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2215 // Emit the RHS condition into TmpBB. 2216 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2217 Probs[0], Probs[1], InvertCond); 2218 } 2219 } 2220 2221 /// If the set of cases should be emitted as a series of branches, return true. 2222 /// If we should emit this as a bunch of and/or'd together conditions, return 2223 /// false. 2224 bool 2225 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2226 if (Cases.size() != 2) return true; 2227 2228 // If this is two comparisons of the same values or'd or and'd together, they 2229 // will get folded into a single comparison, so don't emit two blocks. 2230 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2231 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2232 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2233 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2234 return false; 2235 } 2236 2237 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2238 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2239 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2240 Cases[0].CC == Cases[1].CC && 2241 isa<Constant>(Cases[0].CmpRHS) && 2242 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2243 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2244 return false; 2245 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2246 return false; 2247 } 2248 2249 return true; 2250 } 2251 2252 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2253 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2254 2255 // Update machine-CFG edges. 2256 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2257 2258 if (I.isUnconditional()) { 2259 // Update machine-CFG edges. 2260 BrMBB->addSuccessor(Succ0MBB); 2261 2262 // If this is not a fall-through branch or optimizations are switched off, 2263 // emit the branch. 2264 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2265 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2266 MVT::Other, getControlRoot(), 2267 DAG.getBasicBlock(Succ0MBB))); 2268 2269 return; 2270 } 2271 2272 // If this condition is one of the special cases we handle, do special stuff 2273 // now. 2274 const Value *CondVal = I.getCondition(); 2275 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2276 2277 // If this is a series of conditions that are or'd or and'd together, emit 2278 // this as a sequence of branches instead of setcc's with and/or operations. 2279 // As long as jumps are not expensive, this should improve performance. 2280 // For example, instead of something like: 2281 // cmp A, B 2282 // C = seteq 2283 // cmp D, E 2284 // F = setle 2285 // or C, F 2286 // jnz foo 2287 // Emit: 2288 // cmp A, B 2289 // je foo 2290 // cmp D, E 2291 // jle foo 2292 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 2293 Instruction::BinaryOps Opcode = BOp->getOpcode(); 2294 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 2295 !I.hasMetadata(LLVMContext::MD_unpredictable) && 2296 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 2297 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 2298 Opcode, 2299 getEdgeProbability(BrMBB, Succ0MBB), 2300 getEdgeProbability(BrMBB, Succ1MBB), 2301 /*InvertCond=*/false); 2302 // If the compares in later blocks need to use values not currently 2303 // exported from this block, export them now. This block should always 2304 // be the first entry. 2305 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2306 2307 // Allow some cases to be rejected. 2308 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2309 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2310 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2311 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2312 } 2313 2314 // Emit the branch for this block. 2315 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2316 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2317 return; 2318 } 2319 2320 // Okay, we decided not to do this, remove any inserted MBB's and clear 2321 // SwitchCases. 2322 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2323 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2324 2325 SL->SwitchCases.clear(); 2326 } 2327 } 2328 2329 // Create a CaseBlock record representing this branch. 2330 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2331 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2332 2333 // Use visitSwitchCase to actually insert the fast branch sequence for this 2334 // cond branch. 2335 visitSwitchCase(CB, BrMBB); 2336 } 2337 2338 /// visitSwitchCase - Emits the necessary code to represent a single node in 2339 /// the binary search tree resulting from lowering a switch instruction. 2340 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2341 MachineBasicBlock *SwitchBB) { 2342 SDValue Cond; 2343 SDValue CondLHS = getValue(CB.CmpLHS); 2344 SDLoc dl = CB.DL; 2345 2346 if (CB.CC == ISD::SETTRUE) { 2347 // Branch or fall through to TrueBB. 2348 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2349 SwitchBB->normalizeSuccProbs(); 2350 if (CB.TrueBB != NextBlock(SwitchBB)) { 2351 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2352 DAG.getBasicBlock(CB.TrueBB))); 2353 } 2354 return; 2355 } 2356 2357 auto &TLI = DAG.getTargetLoweringInfo(); 2358 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2359 2360 // Build the setcc now. 2361 if (!CB.CmpMHS) { 2362 // Fold "(X == true)" to X and "(X == false)" to !X to 2363 // handle common cases produced by branch lowering. 2364 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2365 CB.CC == ISD::SETEQ) 2366 Cond = CondLHS; 2367 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2368 CB.CC == ISD::SETEQ) { 2369 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2370 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2371 } else { 2372 SDValue CondRHS = getValue(CB.CmpRHS); 2373 2374 // If a pointer's DAG type is larger than its memory type then the DAG 2375 // values are zero-extended. This breaks signed comparisons so truncate 2376 // back to the underlying type before doing the compare. 2377 if (CondLHS.getValueType() != MemVT) { 2378 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2379 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2380 } 2381 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2382 } 2383 } else { 2384 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2385 2386 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2387 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2388 2389 SDValue CmpOp = getValue(CB.CmpMHS); 2390 EVT VT = CmpOp.getValueType(); 2391 2392 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2393 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2394 ISD::SETLE); 2395 } else { 2396 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2397 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2398 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2399 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2400 } 2401 } 2402 2403 // Update successor info 2404 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2405 // TrueBB and FalseBB are always different unless the incoming IR is 2406 // degenerate. This only happens when running llc on weird IR. 2407 if (CB.TrueBB != CB.FalseBB) 2408 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2409 SwitchBB->normalizeSuccProbs(); 2410 2411 // If the lhs block is the next block, invert the condition so that we can 2412 // fall through to the lhs instead of the rhs block. 2413 if (CB.TrueBB == NextBlock(SwitchBB)) { 2414 std::swap(CB.TrueBB, CB.FalseBB); 2415 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2416 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2417 } 2418 2419 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2420 MVT::Other, getControlRoot(), Cond, 2421 DAG.getBasicBlock(CB.TrueBB)); 2422 2423 // Insert the false branch. Do this even if it's a fall through branch, 2424 // this makes it easier to do DAG optimizations which require inverting 2425 // the branch condition. 2426 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2427 DAG.getBasicBlock(CB.FalseBB)); 2428 2429 DAG.setRoot(BrCond); 2430 } 2431 2432 /// visitJumpTable - Emit JumpTable node in the current MBB 2433 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2434 // Emit the code for the jump table 2435 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2436 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2437 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2438 JT.Reg, PTy); 2439 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2440 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2441 MVT::Other, Index.getValue(1), 2442 Table, Index); 2443 DAG.setRoot(BrJumpTable); 2444 } 2445 2446 /// visitJumpTableHeader - This function emits necessary code to produce index 2447 /// in the JumpTable from switch case. 2448 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2449 JumpTableHeader &JTH, 2450 MachineBasicBlock *SwitchBB) { 2451 SDLoc dl = getCurSDLoc(); 2452 2453 // Subtract the lowest switch case value from the value being switched on. 2454 SDValue SwitchOp = getValue(JTH.SValue); 2455 EVT VT = SwitchOp.getValueType(); 2456 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2457 DAG.getConstant(JTH.First, dl, VT)); 2458 2459 // The SDNode we just created, which holds the value being switched on minus 2460 // the smallest case value, needs to be copied to a virtual register so it 2461 // can be used as an index into the jump table in a subsequent basic block. 2462 // This value may be smaller or larger than the target's pointer type, and 2463 // therefore require extension or truncating. 2464 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2465 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2466 2467 unsigned JumpTableReg = 2468 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2469 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2470 JumpTableReg, SwitchOp); 2471 JT.Reg = JumpTableReg; 2472 2473 if (!JTH.OmitRangeCheck) { 2474 // Emit the range check for the jump table, and branch to the default block 2475 // for the switch statement if the value being switched on exceeds the 2476 // largest case in the switch. 2477 SDValue CMP = DAG.getSetCC( 2478 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2479 Sub.getValueType()), 2480 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2481 2482 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2483 MVT::Other, CopyTo, CMP, 2484 DAG.getBasicBlock(JT.Default)); 2485 2486 // Avoid emitting unnecessary branches to the next block. 2487 if (JT.MBB != NextBlock(SwitchBB)) 2488 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2489 DAG.getBasicBlock(JT.MBB)); 2490 2491 DAG.setRoot(BrCond); 2492 } else { 2493 // Avoid emitting unnecessary branches to the next block. 2494 if (JT.MBB != NextBlock(SwitchBB)) 2495 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2496 DAG.getBasicBlock(JT.MBB))); 2497 else 2498 DAG.setRoot(CopyTo); 2499 } 2500 } 2501 2502 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2503 /// variable if there exists one. 2504 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2505 SDValue &Chain) { 2506 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2507 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2508 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2509 MachineFunction &MF = DAG.getMachineFunction(); 2510 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2511 MachineSDNode *Node = 2512 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2513 if (Global) { 2514 MachinePointerInfo MPInfo(Global); 2515 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2516 MachineMemOperand::MODereferenceable; 2517 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2518 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy)); 2519 DAG.setNodeMemRefs(Node, {MemRef}); 2520 } 2521 if (PtrTy != PtrMemTy) 2522 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2523 return SDValue(Node, 0); 2524 } 2525 2526 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2527 /// tail spliced into a stack protector check success bb. 2528 /// 2529 /// For a high level explanation of how this fits into the stack protector 2530 /// generation see the comment on the declaration of class 2531 /// StackProtectorDescriptor. 2532 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2533 MachineBasicBlock *ParentBB) { 2534 2535 // First create the loads to the guard/stack slot for the comparison. 2536 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2537 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2538 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2539 2540 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2541 int FI = MFI.getStackProtectorIndex(); 2542 2543 SDValue Guard; 2544 SDLoc dl = getCurSDLoc(); 2545 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2546 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2547 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2548 2549 // Generate code to load the content of the guard slot. 2550 SDValue GuardVal = DAG.getLoad( 2551 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2552 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2553 MachineMemOperand::MOVolatile); 2554 2555 if (TLI.useStackGuardXorFP()) 2556 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2557 2558 // Retrieve guard check function, nullptr if instrumentation is inlined. 2559 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2560 // The target provides a guard check function to validate the guard value. 2561 // Generate a call to that function with the content of the guard slot as 2562 // argument. 2563 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2564 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2565 2566 TargetLowering::ArgListTy Args; 2567 TargetLowering::ArgListEntry Entry; 2568 Entry.Node = GuardVal; 2569 Entry.Ty = FnTy->getParamType(0); 2570 if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg)) 2571 Entry.IsInReg = true; 2572 Args.push_back(Entry); 2573 2574 TargetLowering::CallLoweringInfo CLI(DAG); 2575 CLI.setDebugLoc(getCurSDLoc()) 2576 .setChain(DAG.getEntryNode()) 2577 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2578 getValue(GuardCheckFn), std::move(Args)); 2579 2580 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2581 DAG.setRoot(Result.second); 2582 return; 2583 } 2584 2585 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2586 // Otherwise, emit a volatile load to retrieve the stack guard value. 2587 SDValue Chain = DAG.getEntryNode(); 2588 if (TLI.useLoadStackGuardNode()) { 2589 Guard = getLoadStackGuard(DAG, dl, Chain); 2590 } else { 2591 const Value *IRGuard = TLI.getSDagStackGuard(M); 2592 SDValue GuardPtr = getValue(IRGuard); 2593 2594 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2595 MachinePointerInfo(IRGuard, 0), Align, 2596 MachineMemOperand::MOVolatile); 2597 } 2598 2599 // Perform the comparison via a getsetcc. 2600 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2601 *DAG.getContext(), 2602 Guard.getValueType()), 2603 Guard, GuardVal, ISD::SETNE); 2604 2605 // If the guard/stackslot do not equal, branch to failure MBB. 2606 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2607 MVT::Other, GuardVal.getOperand(0), 2608 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2609 // Otherwise branch to success MBB. 2610 SDValue Br = DAG.getNode(ISD::BR, dl, 2611 MVT::Other, BrCond, 2612 DAG.getBasicBlock(SPD.getSuccessMBB())); 2613 2614 DAG.setRoot(Br); 2615 } 2616 2617 /// Codegen the failure basic block for a stack protector check. 2618 /// 2619 /// A failure stack protector machine basic block consists simply of a call to 2620 /// __stack_chk_fail(). 2621 /// 2622 /// For a high level explanation of how this fits into the stack protector 2623 /// generation see the comment on the declaration of class 2624 /// StackProtectorDescriptor. 2625 void 2626 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2627 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2628 TargetLowering::MakeLibCallOptions CallOptions; 2629 CallOptions.setDiscardResult(true); 2630 SDValue Chain = 2631 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2632 None, CallOptions, getCurSDLoc()).second; 2633 // On PS4, the "return address" must still be within the calling function, 2634 // even if it's at the very end, so emit an explicit TRAP here. 2635 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2636 if (TM.getTargetTriple().isPS4CPU()) 2637 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2638 2639 DAG.setRoot(Chain); 2640 } 2641 2642 /// visitBitTestHeader - This function emits necessary code to produce value 2643 /// suitable for "bit tests" 2644 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2645 MachineBasicBlock *SwitchBB) { 2646 SDLoc dl = getCurSDLoc(); 2647 2648 // Subtract the minimum value. 2649 SDValue SwitchOp = getValue(B.SValue); 2650 EVT VT = SwitchOp.getValueType(); 2651 SDValue RangeSub = 2652 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 2653 2654 // Determine the type of the test operands. 2655 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2656 bool UsePtrType = false; 2657 if (!TLI.isTypeLegal(VT)) { 2658 UsePtrType = true; 2659 } else { 2660 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2661 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2662 // Switch table case range are encoded into series of masks. 2663 // Just use pointer type, it's guaranteed to fit. 2664 UsePtrType = true; 2665 break; 2666 } 2667 } 2668 SDValue Sub = RangeSub; 2669 if (UsePtrType) { 2670 VT = TLI.getPointerTy(DAG.getDataLayout()); 2671 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2672 } 2673 2674 B.RegVT = VT.getSimpleVT(); 2675 B.Reg = FuncInfo.CreateReg(B.RegVT); 2676 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2677 2678 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2679 2680 if (!B.OmitRangeCheck) 2681 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2682 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2683 SwitchBB->normalizeSuccProbs(); 2684 2685 SDValue Root = CopyTo; 2686 if (!B.OmitRangeCheck) { 2687 // Conditional branch to the default block. 2688 SDValue RangeCmp = DAG.getSetCC(dl, 2689 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2690 RangeSub.getValueType()), 2691 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 2692 ISD::SETUGT); 2693 2694 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 2695 DAG.getBasicBlock(B.Default)); 2696 } 2697 2698 // Avoid emitting unnecessary branches to the next block. 2699 if (MBB != NextBlock(SwitchBB)) 2700 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 2701 2702 DAG.setRoot(Root); 2703 } 2704 2705 /// visitBitTestCase - this function produces one "bit test" 2706 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2707 MachineBasicBlock* NextMBB, 2708 BranchProbability BranchProbToNext, 2709 unsigned Reg, 2710 BitTestCase &B, 2711 MachineBasicBlock *SwitchBB) { 2712 SDLoc dl = getCurSDLoc(); 2713 MVT VT = BB.RegVT; 2714 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2715 SDValue Cmp; 2716 unsigned PopCount = countPopulation(B.Mask); 2717 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2718 if (PopCount == 1) { 2719 // Testing for a single bit; just compare the shift count with what it 2720 // would need to be to shift a 1 bit in that position. 2721 Cmp = DAG.getSetCC( 2722 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2723 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2724 ISD::SETEQ); 2725 } else if (PopCount == BB.Range) { 2726 // There is only one zero bit in the range, test for it directly. 2727 Cmp = DAG.getSetCC( 2728 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2729 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2730 ISD::SETNE); 2731 } else { 2732 // Make desired shift 2733 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2734 DAG.getConstant(1, dl, VT), ShiftOp); 2735 2736 // Emit bit tests and jumps 2737 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2738 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2739 Cmp = DAG.getSetCC( 2740 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2741 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2742 } 2743 2744 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2745 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2746 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2747 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2748 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2749 // one as they are relative probabilities (and thus work more like weights), 2750 // and hence we need to normalize them to let the sum of them become one. 2751 SwitchBB->normalizeSuccProbs(); 2752 2753 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2754 MVT::Other, getControlRoot(), 2755 Cmp, DAG.getBasicBlock(B.TargetBB)); 2756 2757 // Avoid emitting unnecessary branches to the next block. 2758 if (NextMBB != NextBlock(SwitchBB)) 2759 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2760 DAG.getBasicBlock(NextMBB)); 2761 2762 DAG.setRoot(BrAnd); 2763 } 2764 2765 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2766 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2767 2768 // Retrieve successors. Look through artificial IR level blocks like 2769 // catchswitch for successors. 2770 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2771 const BasicBlock *EHPadBB = I.getSuccessor(1); 2772 2773 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2774 // have to do anything here to lower funclet bundles. 2775 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 2776 LLVMContext::OB_funclet, 2777 LLVMContext::OB_cfguardtarget}) && 2778 "Cannot lower invokes with arbitrary operand bundles yet!"); 2779 2780 const Value *Callee(I.getCalledValue()); 2781 const Function *Fn = dyn_cast<Function>(Callee); 2782 if (isa<InlineAsm>(Callee)) 2783 visitInlineAsm(&I); 2784 else if (Fn && Fn->isIntrinsic()) { 2785 switch (Fn->getIntrinsicID()) { 2786 default: 2787 llvm_unreachable("Cannot invoke this intrinsic"); 2788 case Intrinsic::donothing: 2789 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2790 break; 2791 case Intrinsic::experimental_patchpoint_void: 2792 case Intrinsic::experimental_patchpoint_i64: 2793 visitPatchpoint(&I, EHPadBB); 2794 break; 2795 case Intrinsic::experimental_gc_statepoint: 2796 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2797 break; 2798 case Intrinsic::wasm_rethrow_in_catch: { 2799 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2800 // special because it can be invoked, so we manually lower it to a DAG 2801 // node here. 2802 SmallVector<SDValue, 8> Ops; 2803 Ops.push_back(getRoot()); // inchain 2804 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2805 Ops.push_back( 2806 DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(), 2807 TLI.getPointerTy(DAG.getDataLayout()))); 2808 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2809 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2810 break; 2811 } 2812 } 2813 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2814 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2815 // Eventually we will support lowering the @llvm.experimental.deoptimize 2816 // intrinsic, and right now there are no plans to support other intrinsics 2817 // with deopt state. 2818 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2819 } else { 2820 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2821 } 2822 2823 // If the value of the invoke is used outside of its defining block, make it 2824 // available as a virtual register. 2825 // We already took care of the exported value for the statepoint instruction 2826 // during call to the LowerStatepoint. 2827 if (!isStatepoint(I)) { 2828 CopyToExportRegsIfNeeded(&I); 2829 } 2830 2831 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2832 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2833 BranchProbability EHPadBBProb = 2834 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2835 : BranchProbability::getZero(); 2836 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2837 2838 // Update successor info. 2839 addSuccessorWithProb(InvokeMBB, Return); 2840 for (auto &UnwindDest : UnwindDests) { 2841 UnwindDest.first->setIsEHPad(); 2842 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2843 } 2844 InvokeMBB->normalizeSuccProbs(); 2845 2846 // Drop into normal successor. 2847 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 2848 DAG.getBasicBlock(Return))); 2849 } 2850 2851 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 2852 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 2853 2854 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2855 // have to do anything here to lower funclet bundles. 2856 assert(!I.hasOperandBundlesOtherThan( 2857 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2858 "Cannot lower callbrs with arbitrary operand bundles yet!"); 2859 2860 assert(isa<InlineAsm>(I.getCalledValue()) && 2861 "Only know how to handle inlineasm callbr"); 2862 visitInlineAsm(&I); 2863 CopyToExportRegsIfNeeded(&I); 2864 2865 // Retrieve successors. 2866 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 2867 Return->setInlineAsmBrDefaultTarget(); 2868 2869 // Update successor info. 2870 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 2871 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 2872 MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)]; 2873 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 2874 CallBrMBB->addInlineAsmBrIndirectTarget(Target); 2875 } 2876 CallBrMBB->normalizeSuccProbs(); 2877 2878 // Drop into default successor. 2879 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2880 MVT::Other, getControlRoot(), 2881 DAG.getBasicBlock(Return))); 2882 } 2883 2884 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2885 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2886 } 2887 2888 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2889 assert(FuncInfo.MBB->isEHPad() && 2890 "Call to landingpad not in landing pad!"); 2891 2892 // If there aren't registers to copy the values into (e.g., during SjLj 2893 // exceptions), then don't bother to create these DAG nodes. 2894 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2895 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2896 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2897 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2898 return; 2899 2900 // If landingpad's return type is token type, we don't create DAG nodes 2901 // for its exception pointer and selector value. The extraction of exception 2902 // pointer or selector value from token type landingpads is not currently 2903 // supported. 2904 if (LP.getType()->isTokenTy()) 2905 return; 2906 2907 SmallVector<EVT, 2> ValueVTs; 2908 SDLoc dl = getCurSDLoc(); 2909 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2910 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2911 2912 // Get the two live-in registers as SDValues. The physregs have already been 2913 // copied into virtual registers. 2914 SDValue Ops[2]; 2915 if (FuncInfo.ExceptionPointerVirtReg) { 2916 Ops[0] = DAG.getZExtOrTrunc( 2917 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2918 FuncInfo.ExceptionPointerVirtReg, 2919 TLI.getPointerTy(DAG.getDataLayout())), 2920 dl, ValueVTs[0]); 2921 } else { 2922 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2923 } 2924 Ops[1] = DAG.getZExtOrTrunc( 2925 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2926 FuncInfo.ExceptionSelectorVirtReg, 2927 TLI.getPointerTy(DAG.getDataLayout())), 2928 dl, ValueVTs[1]); 2929 2930 // Merge into one. 2931 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2932 DAG.getVTList(ValueVTs), Ops); 2933 setValue(&LP, Res); 2934 } 2935 2936 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2937 MachineBasicBlock *Last) { 2938 // Update JTCases. 2939 for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i) 2940 if (SL->JTCases[i].first.HeaderBB == First) 2941 SL->JTCases[i].first.HeaderBB = Last; 2942 2943 // Update BitTestCases. 2944 for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i) 2945 if (SL->BitTestCases[i].Parent == First) 2946 SL->BitTestCases[i].Parent = Last; 2947 } 2948 2949 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2950 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2951 2952 // Update machine-CFG edges with unique successors. 2953 SmallSet<BasicBlock*, 32> Done; 2954 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2955 BasicBlock *BB = I.getSuccessor(i); 2956 bool Inserted = Done.insert(BB).second; 2957 if (!Inserted) 2958 continue; 2959 2960 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2961 addSuccessorWithProb(IndirectBrMBB, Succ); 2962 } 2963 IndirectBrMBB->normalizeSuccProbs(); 2964 2965 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2966 MVT::Other, getControlRoot(), 2967 getValue(I.getAddress()))); 2968 } 2969 2970 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2971 if (!DAG.getTarget().Options.TrapUnreachable) 2972 return; 2973 2974 // We may be able to ignore unreachable behind a noreturn call. 2975 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 2976 const BasicBlock &BB = *I.getParent(); 2977 if (&I != &BB.front()) { 2978 BasicBlock::const_iterator PredI = 2979 std::prev(BasicBlock::const_iterator(&I)); 2980 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 2981 if (Call->doesNotReturn()) 2982 return; 2983 } 2984 } 2985 } 2986 2987 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2988 } 2989 2990 void SelectionDAGBuilder::visitFSub(const User &I) { 2991 // -0.0 - X --> fneg 2992 Type *Ty = I.getType(); 2993 if (isa<Constant>(I.getOperand(0)) && 2994 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2995 SDValue Op2 = getValue(I.getOperand(1)); 2996 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2997 Op2.getValueType(), Op2)); 2998 return; 2999 } 3000 3001 visitBinary(I, ISD::FSUB); 3002 } 3003 3004 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3005 SDNodeFlags Flags; 3006 3007 SDValue Op = getValue(I.getOperand(0)); 3008 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3009 Op, Flags); 3010 setValue(&I, UnNodeValue); 3011 } 3012 3013 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3014 SDNodeFlags Flags; 3015 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3016 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3017 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3018 } 3019 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) { 3020 Flags.setExact(ExactOp->isExact()); 3021 } 3022 3023 SDValue Op1 = getValue(I.getOperand(0)); 3024 SDValue Op2 = getValue(I.getOperand(1)); 3025 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3026 Op1, Op2, Flags); 3027 setValue(&I, BinNodeValue); 3028 } 3029 3030 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3031 SDValue Op1 = getValue(I.getOperand(0)); 3032 SDValue Op2 = getValue(I.getOperand(1)); 3033 3034 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3035 Op1.getValueType(), DAG.getDataLayout()); 3036 3037 // Coerce the shift amount to the right type if we can. 3038 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3039 unsigned ShiftSize = ShiftTy.getSizeInBits(); 3040 unsigned Op2Size = Op2.getValueSizeInBits(); 3041 SDLoc DL = getCurSDLoc(); 3042 3043 // If the operand is smaller than the shift count type, promote it. 3044 if (ShiftSize > Op2Size) 3045 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 3046 3047 // If the operand is larger than the shift count type but the shift 3048 // count type has enough bits to represent any shift value, truncate 3049 // it now. This is a common case and it exposes the truncate to 3050 // optimization early. 3051 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 3052 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 3053 // Otherwise we'll need to temporarily settle for some other convenient 3054 // type. Type legalization will make adjustments once the shiftee is split. 3055 else 3056 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 3057 } 3058 3059 bool nuw = false; 3060 bool nsw = false; 3061 bool exact = false; 3062 3063 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3064 3065 if (const OverflowingBinaryOperator *OFBinOp = 3066 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3067 nuw = OFBinOp->hasNoUnsignedWrap(); 3068 nsw = OFBinOp->hasNoSignedWrap(); 3069 } 3070 if (const PossiblyExactOperator *ExactOp = 3071 dyn_cast<const PossiblyExactOperator>(&I)) 3072 exact = ExactOp->isExact(); 3073 } 3074 SDNodeFlags Flags; 3075 Flags.setExact(exact); 3076 Flags.setNoSignedWrap(nsw); 3077 Flags.setNoUnsignedWrap(nuw); 3078 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3079 Flags); 3080 setValue(&I, Res); 3081 } 3082 3083 void SelectionDAGBuilder::visitSDiv(const User &I) { 3084 SDValue Op1 = getValue(I.getOperand(0)); 3085 SDValue Op2 = getValue(I.getOperand(1)); 3086 3087 SDNodeFlags Flags; 3088 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3089 cast<PossiblyExactOperator>(&I)->isExact()); 3090 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3091 Op2, Flags)); 3092 } 3093 3094 void SelectionDAGBuilder::visitICmp(const User &I) { 3095 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3096 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3097 predicate = IC->getPredicate(); 3098 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3099 predicate = ICmpInst::Predicate(IC->getPredicate()); 3100 SDValue Op1 = getValue(I.getOperand(0)); 3101 SDValue Op2 = getValue(I.getOperand(1)); 3102 ISD::CondCode Opcode = getICmpCondCode(predicate); 3103 3104 auto &TLI = DAG.getTargetLoweringInfo(); 3105 EVT MemVT = 3106 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3107 3108 // If a pointer's DAG type is larger than its memory type then the DAG values 3109 // are zero-extended. This breaks signed comparisons so truncate back to the 3110 // underlying type before doing the compare. 3111 if (Op1.getValueType() != MemVT) { 3112 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3113 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3114 } 3115 3116 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3117 I.getType()); 3118 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3119 } 3120 3121 void SelectionDAGBuilder::visitFCmp(const User &I) { 3122 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3123 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3124 predicate = FC->getPredicate(); 3125 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3126 predicate = FCmpInst::Predicate(FC->getPredicate()); 3127 SDValue Op1 = getValue(I.getOperand(0)); 3128 SDValue Op2 = getValue(I.getOperand(1)); 3129 3130 ISD::CondCode Condition = getFCmpCondCode(predicate); 3131 auto *FPMO = dyn_cast<FPMathOperator>(&I); 3132 if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath) 3133 Condition = getFCmpCodeWithoutNaN(Condition); 3134 3135 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3136 I.getType()); 3137 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3138 } 3139 3140 // Check if the condition of the select has one use or two users that are both 3141 // selects with the same condition. 3142 static bool hasOnlySelectUsers(const Value *Cond) { 3143 return llvm::all_of(Cond->users(), [](const Value *V) { 3144 return isa<SelectInst>(V); 3145 }); 3146 } 3147 3148 void SelectionDAGBuilder::visitSelect(const User &I) { 3149 SmallVector<EVT, 4> ValueVTs; 3150 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3151 ValueVTs); 3152 unsigned NumValues = ValueVTs.size(); 3153 if (NumValues == 0) return; 3154 3155 SmallVector<SDValue, 4> Values(NumValues); 3156 SDValue Cond = getValue(I.getOperand(0)); 3157 SDValue LHSVal = getValue(I.getOperand(1)); 3158 SDValue RHSVal = getValue(I.getOperand(2)); 3159 SmallVector<SDValue, 1> BaseOps(1, Cond); 3160 ISD::NodeType OpCode = 3161 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3162 3163 bool IsUnaryAbs = false; 3164 3165 // Min/max matching is only viable if all output VTs are the same. 3166 if (is_splat(ValueVTs)) { 3167 EVT VT = ValueVTs[0]; 3168 LLVMContext &Ctx = *DAG.getContext(); 3169 auto &TLI = DAG.getTargetLoweringInfo(); 3170 3171 // We care about the legality of the operation after it has been type 3172 // legalized. 3173 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3174 VT = TLI.getTypeToTransformTo(Ctx, VT); 3175 3176 // If the vselect is legal, assume we want to leave this as a vector setcc + 3177 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3178 // min/max is legal on the scalar type. 3179 bool UseScalarMinMax = VT.isVector() && 3180 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3181 3182 Value *LHS, *RHS; 3183 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3184 ISD::NodeType Opc = ISD::DELETED_NODE; 3185 switch (SPR.Flavor) { 3186 case SPF_UMAX: Opc = ISD::UMAX; break; 3187 case SPF_UMIN: Opc = ISD::UMIN; break; 3188 case SPF_SMAX: Opc = ISD::SMAX; break; 3189 case SPF_SMIN: Opc = ISD::SMIN; break; 3190 case SPF_FMINNUM: 3191 switch (SPR.NaNBehavior) { 3192 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3193 case SPNB_RETURNS_NAN: Opc = ISD::FMINIMUM; break; 3194 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3195 case SPNB_RETURNS_ANY: { 3196 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 3197 Opc = ISD::FMINNUM; 3198 else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)) 3199 Opc = ISD::FMINIMUM; 3200 else if (UseScalarMinMax) 3201 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 3202 ISD::FMINNUM : ISD::FMINIMUM; 3203 break; 3204 } 3205 } 3206 break; 3207 case SPF_FMAXNUM: 3208 switch (SPR.NaNBehavior) { 3209 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3210 case SPNB_RETURNS_NAN: Opc = ISD::FMAXIMUM; break; 3211 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3212 case SPNB_RETURNS_ANY: 3213 3214 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 3215 Opc = ISD::FMAXNUM; 3216 else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)) 3217 Opc = ISD::FMAXIMUM; 3218 else if (UseScalarMinMax) 3219 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 3220 ISD::FMAXNUM : ISD::FMAXIMUM; 3221 break; 3222 } 3223 break; 3224 case SPF_ABS: 3225 IsUnaryAbs = true; 3226 Opc = ISD::ABS; 3227 break; 3228 case SPF_NABS: 3229 // TODO: we need to produce sub(0, abs(X)). 3230 default: break; 3231 } 3232 3233 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3234 (TLI.isOperationLegalOrCustom(Opc, VT) || 3235 (UseScalarMinMax && 3236 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3237 // If the underlying comparison instruction is used by any other 3238 // instruction, the consumed instructions won't be destroyed, so it is 3239 // not profitable to convert to a min/max. 3240 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3241 OpCode = Opc; 3242 LHSVal = getValue(LHS); 3243 RHSVal = getValue(RHS); 3244 BaseOps.clear(); 3245 } 3246 3247 if (IsUnaryAbs) { 3248 OpCode = Opc; 3249 LHSVal = getValue(LHS); 3250 BaseOps.clear(); 3251 } 3252 } 3253 3254 if (IsUnaryAbs) { 3255 for (unsigned i = 0; i != NumValues; ++i) { 3256 Values[i] = 3257 DAG.getNode(OpCode, getCurSDLoc(), 3258 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), 3259 SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3260 } 3261 } else { 3262 for (unsigned i = 0; i != NumValues; ++i) { 3263 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3264 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3265 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3266 Values[i] = DAG.getNode( 3267 OpCode, getCurSDLoc(), 3268 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops); 3269 } 3270 } 3271 3272 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3273 DAG.getVTList(ValueVTs), Values)); 3274 } 3275 3276 void SelectionDAGBuilder::visitTrunc(const User &I) { 3277 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3278 SDValue N = getValue(I.getOperand(0)); 3279 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3280 I.getType()); 3281 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3282 } 3283 3284 void SelectionDAGBuilder::visitZExt(const User &I) { 3285 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3286 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3287 SDValue N = getValue(I.getOperand(0)); 3288 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3289 I.getType()); 3290 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3291 } 3292 3293 void SelectionDAGBuilder::visitSExt(const User &I) { 3294 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3295 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3296 SDValue N = getValue(I.getOperand(0)); 3297 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3298 I.getType()); 3299 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3300 } 3301 3302 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3303 // FPTrunc is never a no-op cast, no need to check 3304 SDValue N = getValue(I.getOperand(0)); 3305 SDLoc dl = getCurSDLoc(); 3306 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3307 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3308 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3309 DAG.getTargetConstant( 3310 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3311 } 3312 3313 void SelectionDAGBuilder::visitFPExt(const User &I) { 3314 // FPExt is never a no-op cast, no need to check 3315 SDValue N = getValue(I.getOperand(0)); 3316 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3317 I.getType()); 3318 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3319 } 3320 3321 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3322 // FPToUI is never a no-op cast, no need to check 3323 SDValue N = getValue(I.getOperand(0)); 3324 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3325 I.getType()); 3326 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3327 } 3328 3329 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3330 // FPToSI is never a no-op cast, no need to check 3331 SDValue N = getValue(I.getOperand(0)); 3332 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3333 I.getType()); 3334 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3335 } 3336 3337 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3338 // UIToFP is never a no-op cast, no need to check 3339 SDValue N = getValue(I.getOperand(0)); 3340 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3341 I.getType()); 3342 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3343 } 3344 3345 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3346 // SIToFP is never a no-op cast, no need to check 3347 SDValue N = getValue(I.getOperand(0)); 3348 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3349 I.getType()); 3350 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3351 } 3352 3353 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3354 // What to do depends on the size of the integer and the size of the pointer. 3355 // We can either truncate, zero extend, or no-op, accordingly. 3356 SDValue N = getValue(I.getOperand(0)); 3357 auto &TLI = DAG.getTargetLoweringInfo(); 3358 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3359 I.getType()); 3360 EVT PtrMemVT = 3361 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3362 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3363 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3364 setValue(&I, N); 3365 } 3366 3367 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3368 // What to do depends on the size of the integer and the size of the pointer. 3369 // We can either truncate, zero extend, or no-op, accordingly. 3370 SDValue N = getValue(I.getOperand(0)); 3371 auto &TLI = DAG.getTargetLoweringInfo(); 3372 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3373 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3374 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3375 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3376 setValue(&I, N); 3377 } 3378 3379 void SelectionDAGBuilder::visitBitCast(const User &I) { 3380 SDValue N = getValue(I.getOperand(0)); 3381 SDLoc dl = getCurSDLoc(); 3382 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3383 I.getType()); 3384 3385 // BitCast assures us that source and destination are the same size so this is 3386 // either a BITCAST or a no-op. 3387 if (DestVT != N.getValueType()) 3388 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3389 DestVT, N)); // convert types. 3390 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3391 // might fold any kind of constant expression to an integer constant and that 3392 // is not what we are looking for. Only recognize a bitcast of a genuine 3393 // constant integer as an opaque constant. 3394 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3395 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3396 /*isOpaque*/true)); 3397 else 3398 setValue(&I, N); // noop cast. 3399 } 3400 3401 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3402 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3403 const Value *SV = I.getOperand(0); 3404 SDValue N = getValue(SV); 3405 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3406 3407 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3408 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3409 3410 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3411 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3412 3413 setValue(&I, N); 3414 } 3415 3416 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3417 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3418 SDValue InVec = getValue(I.getOperand(0)); 3419 SDValue InVal = getValue(I.getOperand(1)); 3420 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3421 TLI.getVectorIdxTy(DAG.getDataLayout())); 3422 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3423 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3424 InVec, InVal, InIdx)); 3425 } 3426 3427 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3428 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3429 SDValue InVec = getValue(I.getOperand(0)); 3430 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3431 TLI.getVectorIdxTy(DAG.getDataLayout())); 3432 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3433 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3434 InVec, InIdx)); 3435 } 3436 3437 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3438 SDValue Src1 = getValue(I.getOperand(0)); 3439 SDValue Src2 = getValue(I.getOperand(1)); 3440 Constant *MaskV = cast<Constant>(I.getOperand(2)); 3441 SDLoc DL = getCurSDLoc(); 3442 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3443 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3444 EVT SrcVT = Src1.getValueType(); 3445 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3446 3447 if (MaskV->isNullValue() && VT.isScalableVector()) { 3448 // Canonical splat form of first element of first input vector. 3449 SDValue FirstElt = 3450 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 3451 DAG.getVectorIdxConstant(0, DL)); 3452 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 3453 return; 3454 } 3455 3456 // For now, we only handle splats for scalable vectors. 3457 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 3458 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 3459 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 3460 3461 SmallVector<int, 8> Mask; 3462 ShuffleVectorInst::getShuffleMask(MaskV, Mask); 3463 unsigned MaskNumElts = Mask.size(); 3464 3465 if (SrcNumElts == MaskNumElts) { 3466 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3467 return; 3468 } 3469 3470 // Normalize the shuffle vector since mask and vector length don't match. 3471 if (SrcNumElts < MaskNumElts) { 3472 // Mask is longer than the source vectors. We can use concatenate vector to 3473 // make the mask and vectors lengths match. 3474 3475 if (MaskNumElts % SrcNumElts == 0) { 3476 // Mask length is a multiple of the source vector length. 3477 // Check if the shuffle is some kind of concatenation of the input 3478 // vectors. 3479 unsigned NumConcat = MaskNumElts / SrcNumElts; 3480 bool IsConcat = true; 3481 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3482 for (unsigned i = 0; i != MaskNumElts; ++i) { 3483 int Idx = Mask[i]; 3484 if (Idx < 0) 3485 continue; 3486 // Ensure the indices in each SrcVT sized piece are sequential and that 3487 // the same source is used for the whole piece. 3488 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3489 (ConcatSrcs[i / SrcNumElts] >= 0 && 3490 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3491 IsConcat = false; 3492 break; 3493 } 3494 // Remember which source this index came from. 3495 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3496 } 3497 3498 // The shuffle is concatenating multiple vectors together. Just emit 3499 // a CONCAT_VECTORS operation. 3500 if (IsConcat) { 3501 SmallVector<SDValue, 8> ConcatOps; 3502 for (auto Src : ConcatSrcs) { 3503 if (Src < 0) 3504 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3505 else if (Src == 0) 3506 ConcatOps.push_back(Src1); 3507 else 3508 ConcatOps.push_back(Src2); 3509 } 3510 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3511 return; 3512 } 3513 } 3514 3515 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3516 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3517 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3518 PaddedMaskNumElts); 3519 3520 // Pad both vectors with undefs to make them the same length as the mask. 3521 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3522 3523 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3524 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3525 MOps1[0] = Src1; 3526 MOps2[0] = Src2; 3527 3528 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3529 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3530 3531 // Readjust mask for new input vector length. 3532 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3533 for (unsigned i = 0; i != MaskNumElts; ++i) { 3534 int Idx = Mask[i]; 3535 if (Idx >= (int)SrcNumElts) 3536 Idx -= SrcNumElts - PaddedMaskNumElts; 3537 MappedOps[i] = Idx; 3538 } 3539 3540 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3541 3542 // If the concatenated vector was padded, extract a subvector with the 3543 // correct number of elements. 3544 if (MaskNumElts != PaddedMaskNumElts) 3545 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3546 DAG.getVectorIdxConstant(0, DL)); 3547 3548 setValue(&I, Result); 3549 return; 3550 } 3551 3552 if (SrcNumElts > MaskNumElts) { 3553 // Analyze the access pattern of the vector to see if we can extract 3554 // two subvectors and do the shuffle. 3555 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3556 bool CanExtract = true; 3557 for (int Idx : Mask) { 3558 unsigned Input = 0; 3559 if (Idx < 0) 3560 continue; 3561 3562 if (Idx >= (int)SrcNumElts) { 3563 Input = 1; 3564 Idx -= SrcNumElts; 3565 } 3566 3567 // If all the indices come from the same MaskNumElts sized portion of 3568 // the sources we can use extract. Also make sure the extract wouldn't 3569 // extract past the end of the source. 3570 int NewStartIdx = alignDown(Idx, MaskNumElts); 3571 if (NewStartIdx + MaskNumElts > SrcNumElts || 3572 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3573 CanExtract = false; 3574 // Make sure we always update StartIdx as we use it to track if all 3575 // elements are undef. 3576 StartIdx[Input] = NewStartIdx; 3577 } 3578 3579 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3580 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3581 return; 3582 } 3583 if (CanExtract) { 3584 // Extract appropriate subvector and generate a vector shuffle 3585 for (unsigned Input = 0; Input < 2; ++Input) { 3586 SDValue &Src = Input == 0 ? Src1 : Src2; 3587 if (StartIdx[Input] < 0) 3588 Src = DAG.getUNDEF(VT); 3589 else { 3590 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3591 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 3592 } 3593 } 3594 3595 // Calculate new mask. 3596 SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end()); 3597 for (int &Idx : MappedOps) { 3598 if (Idx >= (int)SrcNumElts) 3599 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3600 else if (Idx >= 0) 3601 Idx -= StartIdx[0]; 3602 } 3603 3604 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3605 return; 3606 } 3607 } 3608 3609 // We can't use either concat vectors or extract subvectors so fall back to 3610 // replacing the shuffle with extract and build vector. 3611 // to insert and build vector. 3612 EVT EltVT = VT.getVectorElementType(); 3613 SmallVector<SDValue,8> Ops; 3614 for (int Idx : Mask) { 3615 SDValue Res; 3616 3617 if (Idx < 0) { 3618 Res = DAG.getUNDEF(EltVT); 3619 } else { 3620 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3621 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3622 3623 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 3624 DAG.getVectorIdxConstant(Idx, DL)); 3625 } 3626 3627 Ops.push_back(Res); 3628 } 3629 3630 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3631 } 3632 3633 void SelectionDAGBuilder::visitInsertValue(const User &I) { 3634 ArrayRef<unsigned> Indices; 3635 if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I)) 3636 Indices = IV->getIndices(); 3637 else 3638 Indices = cast<ConstantExpr>(&I)->getIndices(); 3639 3640 const Value *Op0 = I.getOperand(0); 3641 const Value *Op1 = I.getOperand(1); 3642 Type *AggTy = I.getType(); 3643 Type *ValTy = Op1->getType(); 3644 bool IntoUndef = isa<UndefValue>(Op0); 3645 bool FromUndef = isa<UndefValue>(Op1); 3646 3647 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3648 3649 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3650 SmallVector<EVT, 4> AggValueVTs; 3651 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3652 SmallVector<EVT, 4> ValValueVTs; 3653 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3654 3655 unsigned NumAggValues = AggValueVTs.size(); 3656 unsigned NumValValues = ValValueVTs.size(); 3657 SmallVector<SDValue, 4> Values(NumAggValues); 3658 3659 // Ignore an insertvalue that produces an empty object 3660 if (!NumAggValues) { 3661 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3662 return; 3663 } 3664 3665 SDValue Agg = getValue(Op0); 3666 unsigned i = 0; 3667 // Copy the beginning value(s) from the original aggregate. 3668 for (; i != LinearIndex; ++i) 3669 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3670 SDValue(Agg.getNode(), Agg.getResNo() + i); 3671 // Copy values from the inserted value(s). 3672 if (NumValValues) { 3673 SDValue Val = getValue(Op1); 3674 for (; i != LinearIndex + NumValValues; ++i) 3675 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3676 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3677 } 3678 // Copy remaining value(s) from the original aggregate. 3679 for (; i != NumAggValues; ++i) 3680 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3681 SDValue(Agg.getNode(), Agg.getResNo() + i); 3682 3683 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3684 DAG.getVTList(AggValueVTs), Values)); 3685 } 3686 3687 void SelectionDAGBuilder::visitExtractValue(const User &I) { 3688 ArrayRef<unsigned> Indices; 3689 if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I)) 3690 Indices = EV->getIndices(); 3691 else 3692 Indices = cast<ConstantExpr>(&I)->getIndices(); 3693 3694 const Value *Op0 = I.getOperand(0); 3695 Type *AggTy = Op0->getType(); 3696 Type *ValTy = I.getType(); 3697 bool OutOfUndef = isa<UndefValue>(Op0); 3698 3699 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3700 3701 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3702 SmallVector<EVT, 4> ValValueVTs; 3703 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3704 3705 unsigned NumValValues = ValValueVTs.size(); 3706 3707 // Ignore a extractvalue that produces an empty object 3708 if (!NumValValues) { 3709 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3710 return; 3711 } 3712 3713 SmallVector<SDValue, 4> Values(NumValValues); 3714 3715 SDValue Agg = getValue(Op0); 3716 // Copy out the selected value(s). 3717 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3718 Values[i - LinearIndex] = 3719 OutOfUndef ? 3720 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3721 SDValue(Agg.getNode(), Agg.getResNo() + i); 3722 3723 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3724 DAG.getVTList(ValValueVTs), Values)); 3725 } 3726 3727 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3728 Value *Op0 = I.getOperand(0); 3729 // Note that the pointer operand may be a vector of pointers. Take the scalar 3730 // element which holds a pointer. 3731 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3732 SDValue N = getValue(Op0); 3733 SDLoc dl = getCurSDLoc(); 3734 auto &TLI = DAG.getTargetLoweringInfo(); 3735 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 3736 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 3737 3738 // Normalize Vector GEP - all scalar operands should be converted to the 3739 // splat vector. 3740 bool IsVectorGEP = I.getType()->isVectorTy(); 3741 ElementCount VectorElementCount = IsVectorGEP ? 3742 I.getType()->getVectorElementCount() : ElementCount(0, false); 3743 3744 if (IsVectorGEP && !N.getValueType().isVector()) { 3745 LLVMContext &Context = *DAG.getContext(); 3746 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 3747 if (VectorElementCount.Scalable) 3748 N = DAG.getSplatVector(VT, dl, N); 3749 else 3750 N = DAG.getSplatBuildVector(VT, dl, N); 3751 } 3752 3753 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3754 GTI != E; ++GTI) { 3755 const Value *Idx = GTI.getOperand(); 3756 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3757 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3758 if (Field) { 3759 // N = N + Offset 3760 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3761 3762 // In an inbounds GEP with an offset that is nonnegative even when 3763 // interpreted as signed, assume there is no unsigned overflow. 3764 SDNodeFlags Flags; 3765 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3766 Flags.setNoUnsignedWrap(true); 3767 3768 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3769 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3770 } 3771 } else { 3772 // IdxSize is the width of the arithmetic according to IR semantics. 3773 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 3774 // (and fix up the result later). 3775 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3776 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3777 TypeSize ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); 3778 // We intentionally mask away the high bits here; ElementSize may not 3779 // fit in IdxTy. 3780 APInt ElementMul(IdxSize, ElementSize.getKnownMinSize()); 3781 bool ElementScalable = ElementSize.isScalable(); 3782 3783 // If this is a scalar constant or a splat vector of constants, 3784 // handle it quickly. 3785 const auto *C = dyn_cast<Constant>(Idx); 3786 if (C && isa<VectorType>(C->getType())) 3787 C = C->getSplatValue(); 3788 3789 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 3790 if (CI && CI->isZero()) 3791 continue; 3792 if (CI && !ElementScalable) { 3793 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 3794 LLVMContext &Context = *DAG.getContext(); 3795 SDValue OffsVal; 3796 if (IsVectorGEP) 3797 OffsVal = DAG.getConstant( 3798 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 3799 else 3800 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 3801 3802 // In an inbounds GEP with an offset that is nonnegative even when 3803 // interpreted as signed, assume there is no unsigned overflow. 3804 SDNodeFlags Flags; 3805 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3806 Flags.setNoUnsignedWrap(true); 3807 3808 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3809 3810 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3811 continue; 3812 } 3813 3814 // N = N + Idx * ElementMul; 3815 SDValue IdxN = getValue(Idx); 3816 3817 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 3818 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 3819 VectorElementCount); 3820 if (VectorElementCount.Scalable) 3821 IdxN = DAG.getSplatVector(VT, dl, IdxN); 3822 else 3823 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3824 } 3825 3826 // If the index is smaller or larger than intptr_t, truncate or extend 3827 // it. 3828 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3829 3830 if (ElementScalable) { 3831 EVT VScaleTy = N.getValueType().getScalarType(); 3832 SDValue VScale = DAG.getNode( 3833 ISD::VSCALE, dl, VScaleTy, 3834 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 3835 if (IsVectorGEP) 3836 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 3837 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 3838 } else { 3839 // If this is a multiply by a power of two, turn it into a shl 3840 // immediately. This is a very common case. 3841 if (ElementMul != 1) { 3842 if (ElementMul.isPowerOf2()) { 3843 unsigned Amt = ElementMul.logBase2(); 3844 IdxN = DAG.getNode(ISD::SHL, dl, 3845 N.getValueType(), IdxN, 3846 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3847 } else { 3848 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 3849 IdxN.getValueType()); 3850 IdxN = DAG.getNode(ISD::MUL, dl, 3851 N.getValueType(), IdxN, Scale); 3852 } 3853 } 3854 } 3855 3856 N = DAG.getNode(ISD::ADD, dl, 3857 N.getValueType(), N, IdxN); 3858 } 3859 } 3860 3861 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 3862 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 3863 3864 setValue(&I, N); 3865 } 3866 3867 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3868 // If this is a fixed sized alloca in the entry block of the function, 3869 // allocate it statically on the stack. 3870 if (FuncInfo.StaticAllocaMap.count(&I)) 3871 return; // getValue will auto-populate this. 3872 3873 SDLoc dl = getCurSDLoc(); 3874 Type *Ty = I.getAllocatedType(); 3875 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3876 auto &DL = DAG.getDataLayout(); 3877 uint64_t TySize = DL.getTypeAllocSize(Ty); 3878 MaybeAlign Alignment = max(DL.getPrefTypeAlign(Ty), I.getAlign()); 3879 3880 SDValue AllocSize = getValue(I.getArraySize()); 3881 3882 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace()); 3883 if (AllocSize.getValueType() != IntPtr) 3884 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3885 3886 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3887 AllocSize, 3888 DAG.getConstant(TySize, dl, IntPtr)); 3889 3890 // Handle alignment. If the requested alignment is less than or equal to 3891 // the stack alignment, ignore it. If the size is greater than or equal to 3892 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3893 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 3894 if (Alignment <= StackAlign) 3895 Alignment = None; 3896 3897 const uint64_t StackAlignMask = StackAlign.value() - 1U; 3898 // Round the size of the allocation up to the stack alignment size 3899 // by add SA-1 to the size. This doesn't overflow because we're computing 3900 // an address inside an alloca. 3901 SDNodeFlags Flags; 3902 Flags.setNoUnsignedWrap(true); 3903 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 3904 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 3905 3906 // Mask out the low bits for alignment purposes. 3907 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 3908 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 3909 3910 SDValue Ops[] = { 3911 getRoot(), AllocSize, 3912 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 3913 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3914 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3915 setValue(&I, DSA); 3916 DAG.setRoot(DSA.getValue(1)); 3917 3918 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 3919 } 3920 3921 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3922 if (I.isAtomic()) 3923 return visitAtomicLoad(I); 3924 3925 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3926 const Value *SV = I.getOperand(0); 3927 if (TLI.supportSwiftError()) { 3928 // Swifterror values can come from either a function parameter with 3929 // swifterror attribute or an alloca with swifterror attribute. 3930 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 3931 if (Arg->hasSwiftErrorAttr()) 3932 return visitLoadFromSwiftError(I); 3933 } 3934 3935 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 3936 if (Alloca->isSwiftError()) 3937 return visitLoadFromSwiftError(I); 3938 } 3939 } 3940 3941 SDValue Ptr = getValue(SV); 3942 3943 Type *Ty = I.getType(); 3944 unsigned Alignment = I.getAlignment(); 3945 3946 AAMDNodes AAInfo; 3947 I.getAAMetadata(AAInfo); 3948 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3949 3950 SmallVector<EVT, 4> ValueVTs, MemVTs; 3951 SmallVector<uint64_t, 4> Offsets; 3952 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 3953 unsigned NumValues = ValueVTs.size(); 3954 if (NumValues == 0) 3955 return; 3956 3957 bool isVolatile = I.isVolatile(); 3958 3959 SDValue Root; 3960 bool ConstantMemory = false; 3961 if (isVolatile) 3962 // Serialize volatile loads with other side effects. 3963 Root = getRoot(); 3964 else if (NumValues > MaxParallelChains) 3965 Root = getMemoryRoot(); 3966 else if (AA && 3967 AA->pointsToConstantMemory(MemoryLocation( 3968 SV, 3969 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 3970 AAInfo))) { 3971 // Do not serialize (non-volatile) loads of constant memory with anything. 3972 Root = DAG.getEntryNode(); 3973 ConstantMemory = true; 3974 } else { 3975 // Do not serialize non-volatile loads against each other. 3976 Root = DAG.getRoot(); 3977 } 3978 3979 SDLoc dl = getCurSDLoc(); 3980 3981 if (isVolatile) 3982 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 3983 3984 // An aggregate load cannot wrap around the address space, so offsets to its 3985 // parts don't wrap either. 3986 SDNodeFlags Flags; 3987 Flags.setNoUnsignedWrap(true); 3988 3989 SmallVector<SDValue, 4> Values(NumValues); 3990 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3991 EVT PtrVT = Ptr.getValueType(); 3992 3993 MachineMemOperand::Flags MMOFlags 3994 = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 3995 3996 unsigned ChainI = 0; 3997 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3998 // Serializing loads here may result in excessive register pressure, and 3999 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4000 // could recover a bit by hoisting nodes upward in the chain by recognizing 4001 // they are side-effect free or do not alias. The optimizer should really 4002 // avoid this case by converting large object/array copies to llvm.memcpy 4003 // (MaxParallelChains should always remain as failsafe). 4004 if (ChainI == MaxParallelChains) { 4005 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4006 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4007 makeArrayRef(Chains.data(), ChainI)); 4008 Root = Chain; 4009 ChainI = 0; 4010 } 4011 SDValue A = DAG.getNode(ISD::ADD, dl, 4012 PtrVT, Ptr, 4013 DAG.getConstant(Offsets[i], dl, PtrVT), 4014 Flags); 4015 4016 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4017 MachinePointerInfo(SV, Offsets[i]), Alignment, 4018 MMOFlags, AAInfo, Ranges); 4019 Chains[ChainI] = L.getValue(1); 4020 4021 if (MemVTs[i] != ValueVTs[i]) 4022 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4023 4024 Values[i] = L; 4025 } 4026 4027 if (!ConstantMemory) { 4028 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4029 makeArrayRef(Chains.data(), ChainI)); 4030 if (isVolatile) 4031 DAG.setRoot(Chain); 4032 else 4033 PendingLoads.push_back(Chain); 4034 } 4035 4036 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4037 DAG.getVTList(ValueVTs), Values)); 4038 } 4039 4040 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4041 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4042 "call visitStoreToSwiftError when backend supports swifterror"); 4043 4044 SmallVector<EVT, 4> ValueVTs; 4045 SmallVector<uint64_t, 4> Offsets; 4046 const Value *SrcV = I.getOperand(0); 4047 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4048 SrcV->getType(), ValueVTs, &Offsets); 4049 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4050 "expect a single EVT for swifterror"); 4051 4052 SDValue Src = getValue(SrcV); 4053 // Create a virtual register, then update the virtual register. 4054 Register VReg = 4055 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4056 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4057 // Chain can be getRoot or getControlRoot. 4058 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4059 SDValue(Src.getNode(), Src.getResNo())); 4060 DAG.setRoot(CopyNode); 4061 } 4062 4063 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4064 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4065 "call visitLoadFromSwiftError when backend supports swifterror"); 4066 4067 assert(!I.isVolatile() && 4068 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4069 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4070 "Support volatile, non temporal, invariant for load_from_swift_error"); 4071 4072 const Value *SV = I.getOperand(0); 4073 Type *Ty = I.getType(); 4074 AAMDNodes AAInfo; 4075 I.getAAMetadata(AAInfo); 4076 assert( 4077 (!AA || 4078 !AA->pointsToConstantMemory(MemoryLocation( 4079 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4080 AAInfo))) && 4081 "load_from_swift_error should not be constant memory"); 4082 4083 SmallVector<EVT, 4> ValueVTs; 4084 SmallVector<uint64_t, 4> Offsets; 4085 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4086 ValueVTs, &Offsets); 4087 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4088 "expect a single EVT for swifterror"); 4089 4090 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4091 SDValue L = DAG.getCopyFromReg( 4092 getRoot(), getCurSDLoc(), 4093 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4094 4095 setValue(&I, L); 4096 } 4097 4098 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4099 if (I.isAtomic()) 4100 return visitAtomicStore(I); 4101 4102 const Value *SrcV = I.getOperand(0); 4103 const Value *PtrV = I.getOperand(1); 4104 4105 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4106 if (TLI.supportSwiftError()) { 4107 // Swifterror values can come from either a function parameter with 4108 // swifterror attribute or an alloca with swifterror attribute. 4109 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4110 if (Arg->hasSwiftErrorAttr()) 4111 return visitStoreToSwiftError(I); 4112 } 4113 4114 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4115 if (Alloca->isSwiftError()) 4116 return visitStoreToSwiftError(I); 4117 } 4118 } 4119 4120 SmallVector<EVT, 4> ValueVTs, MemVTs; 4121 SmallVector<uint64_t, 4> Offsets; 4122 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4123 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4124 unsigned NumValues = ValueVTs.size(); 4125 if (NumValues == 0) 4126 return; 4127 4128 // Get the lowered operands. Note that we do this after 4129 // checking if NumResults is zero, because with zero results 4130 // the operands won't have values in the map. 4131 SDValue Src = getValue(SrcV); 4132 SDValue Ptr = getValue(PtrV); 4133 4134 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4135 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4136 SDLoc dl = getCurSDLoc(); 4137 unsigned Alignment = I.getAlignment(); 4138 AAMDNodes AAInfo; 4139 I.getAAMetadata(AAInfo); 4140 4141 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4142 4143 // An aggregate load cannot wrap around the address space, so offsets to its 4144 // parts don't wrap either. 4145 SDNodeFlags Flags; 4146 Flags.setNoUnsignedWrap(true); 4147 4148 unsigned ChainI = 0; 4149 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4150 // See visitLoad comments. 4151 if (ChainI == MaxParallelChains) { 4152 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4153 makeArrayRef(Chains.data(), ChainI)); 4154 Root = Chain; 4155 ChainI = 0; 4156 } 4157 SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags); 4158 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4159 if (MemVTs[i] != ValueVTs[i]) 4160 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4161 SDValue St = 4162 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4163 Alignment, MMOFlags, AAInfo); 4164 Chains[ChainI] = St; 4165 } 4166 4167 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4168 makeArrayRef(Chains.data(), ChainI)); 4169 DAG.setRoot(StoreNode); 4170 } 4171 4172 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4173 bool IsCompressing) { 4174 SDLoc sdl = getCurSDLoc(); 4175 4176 auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4177 unsigned& Alignment) { 4178 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4179 Src0 = I.getArgOperand(0); 4180 Ptr = I.getArgOperand(1); 4181 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 4182 Mask = I.getArgOperand(3); 4183 }; 4184 auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4185 unsigned& Alignment) { 4186 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4187 Src0 = I.getArgOperand(0); 4188 Ptr = I.getArgOperand(1); 4189 Mask = I.getArgOperand(2); 4190 Alignment = 0; 4191 }; 4192 4193 Value *PtrOperand, *MaskOperand, *Src0Operand; 4194 unsigned Alignment; 4195 if (IsCompressing) 4196 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4197 else 4198 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4199 4200 SDValue Ptr = getValue(PtrOperand); 4201 SDValue Src0 = getValue(Src0Operand); 4202 SDValue Mask = getValue(MaskOperand); 4203 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4204 4205 EVT VT = Src0.getValueType(); 4206 if (!Alignment) 4207 Alignment = DAG.getEVTAlignment(VT); 4208 4209 AAMDNodes AAInfo; 4210 I.getAAMetadata(AAInfo); 4211 4212 MachineMemOperand *MMO = 4213 DAG.getMachineFunction(). 4214 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4215 MachineMemOperand::MOStore, 4216 // TODO: Make MachineMemOperands aware of scalable 4217 // vectors. 4218 VT.getStoreSize().getKnownMinSize(), 4219 Alignment, AAInfo); 4220 SDValue StoreNode = 4221 DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO, 4222 ISD::UNINDEXED, false /* Truncating */, IsCompressing); 4223 DAG.setRoot(StoreNode); 4224 setValue(&I, StoreNode); 4225 } 4226 4227 // Get a uniform base for the Gather/Scatter intrinsic. 4228 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4229 // We try to represent it as a base pointer + vector of indices. 4230 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4231 // The first operand of the GEP may be a single pointer or a vector of pointers 4232 // Example: 4233 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4234 // or 4235 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4236 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4237 // 4238 // When the first GEP operand is a single pointer - it is the uniform base we 4239 // are looking for. If first operand of the GEP is a splat vector - we 4240 // extract the splat value and use it as a uniform base. 4241 // In all other cases the function returns 'false'. 4242 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4243 ISD::MemIndexType &IndexType, SDValue &Scale, 4244 SelectionDAGBuilder *SDB) { 4245 SelectionDAG& DAG = SDB->DAG; 4246 LLVMContext &Context = *DAG.getContext(); 4247 4248 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 4249 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4250 if (!GEP) 4251 return false; 4252 4253 const Value *BasePtr = GEP->getPointerOperand(); 4254 if (BasePtr->getType()->isVectorTy()) { 4255 BasePtr = getSplatValue(BasePtr); 4256 if (!BasePtr) 4257 return false; 4258 } 4259 4260 unsigned FinalIndex = GEP->getNumOperands() - 1; 4261 Value *IndexVal = GEP->getOperand(FinalIndex); 4262 gep_type_iterator GTI = gep_type_begin(*GEP); 4263 4264 // Ensure all the other indices are 0. 4265 for (unsigned i = 1; i < FinalIndex; ++i, ++GTI) { 4266 auto *C = dyn_cast<Constant>(GEP->getOperand(i)); 4267 if (!C) 4268 return false; 4269 if (isa<VectorType>(C->getType())) 4270 C = C->getSplatValue(); 4271 auto *CI = dyn_cast_or_null<ConstantInt>(C); 4272 if (!CI || !CI->isZero()) 4273 return false; 4274 } 4275 4276 // The operands of the GEP may be defined in another basic block. 4277 // In this case we'll not find nodes for the operands. 4278 if (!SDB->findValue(BasePtr)) 4279 return false; 4280 Constant *C = dyn_cast<Constant>(IndexVal); 4281 if (!C && !SDB->findValue(IndexVal)) 4282 return false; 4283 4284 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4285 const DataLayout &DL = DAG.getDataLayout(); 4286 StructType *STy = GTI.getStructTypeOrNull(); 4287 4288 if (STy) { 4289 const StructLayout *SL = DL.getStructLayout(STy); 4290 unsigned Field = cast<Constant>(IndexVal)->getUniqueInteger().getZExtValue(); 4291 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4292 Index = DAG.getConstant(SL->getElementOffset(Field), 4293 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4294 } else { 4295 Scale = DAG.getTargetConstant( 4296 DL.getTypeAllocSize(GEP->getResultElementType()), 4297 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4298 Index = SDB->getValue(IndexVal); 4299 } 4300 Base = SDB->getValue(BasePtr); 4301 IndexType = ISD::SIGNED_SCALED; 4302 4303 if (STy || !Index.getValueType().isVector()) { 4304 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 4305 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 4306 Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index); 4307 } 4308 return true; 4309 } 4310 4311 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4312 SDLoc sdl = getCurSDLoc(); 4313 4314 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4315 const Value *Ptr = I.getArgOperand(1); 4316 SDValue Src0 = getValue(I.getArgOperand(0)); 4317 SDValue Mask = getValue(I.getArgOperand(3)); 4318 EVT VT = Src0.getValueType(); 4319 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 4320 if (!Alignment) 4321 Alignment = DAG.getEVTAlignment(VT); 4322 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4323 4324 AAMDNodes AAInfo; 4325 I.getAAMetadata(AAInfo); 4326 4327 SDValue Base; 4328 SDValue Index; 4329 ISD::MemIndexType IndexType; 4330 SDValue Scale; 4331 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this); 4332 4333 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4334 MachineMemOperand *MMO = DAG.getMachineFunction(). 4335 getMachineMemOperand(MachinePointerInfo(AS), 4336 MachineMemOperand::MOStore, 4337 // TODO: Make MachineMemOperands aware of scalable 4338 // vectors. 4339 MemoryLocation::UnknownSize, 4340 Alignment, AAInfo); 4341 if (!UniformBase) { 4342 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4343 Index = getValue(Ptr); 4344 IndexType = ISD::SIGNED_SCALED; 4345 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4346 } 4347 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4348 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4349 Ops, MMO, IndexType); 4350 DAG.setRoot(Scatter); 4351 setValue(&I, Scatter); 4352 } 4353 4354 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4355 SDLoc sdl = getCurSDLoc(); 4356 4357 auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4358 unsigned& Alignment) { 4359 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4360 Ptr = I.getArgOperand(0); 4361 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4362 Mask = I.getArgOperand(2); 4363 Src0 = I.getArgOperand(3); 4364 }; 4365 auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0, 4366 unsigned& Alignment) { 4367 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4368 Ptr = I.getArgOperand(0); 4369 Alignment = 0; 4370 Mask = I.getArgOperand(1); 4371 Src0 = I.getArgOperand(2); 4372 }; 4373 4374 Value *PtrOperand, *MaskOperand, *Src0Operand; 4375 unsigned Alignment; 4376 if (IsExpanding) 4377 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4378 else 4379 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4380 4381 SDValue Ptr = getValue(PtrOperand); 4382 SDValue Src0 = getValue(Src0Operand); 4383 SDValue Mask = getValue(MaskOperand); 4384 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4385 4386 EVT VT = Src0.getValueType(); 4387 if (!Alignment) 4388 Alignment = DAG.getEVTAlignment(VT); 4389 4390 AAMDNodes AAInfo; 4391 I.getAAMetadata(AAInfo); 4392 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4393 4394 // Do not serialize masked loads of constant memory with anything. 4395 MemoryLocation ML; 4396 if (VT.isScalableVector()) 4397 ML = MemoryLocation(PtrOperand); 4398 else 4399 ML = MemoryLocation(PtrOperand, LocationSize::precise( 4400 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4401 AAInfo); 4402 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4403 4404 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4405 4406 MachineMemOperand *MMO = 4407 DAG.getMachineFunction(). 4408 getMachineMemOperand(MachinePointerInfo(PtrOperand), 4409 MachineMemOperand::MOLoad, 4410 // TODO: Make MachineMemOperands aware of scalable 4411 // vectors. 4412 VT.getStoreSize().getKnownMinSize(), 4413 Alignment, AAInfo, Ranges); 4414 4415 SDValue Load = 4416 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4417 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4418 if (AddToChain) 4419 PendingLoads.push_back(Load.getValue(1)); 4420 setValue(&I, Load); 4421 } 4422 4423 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4424 SDLoc sdl = getCurSDLoc(); 4425 4426 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4427 const Value *Ptr = I.getArgOperand(0); 4428 SDValue Src0 = getValue(I.getArgOperand(3)); 4429 SDValue Mask = getValue(I.getArgOperand(2)); 4430 4431 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4432 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4433 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 4434 if (!Alignment) 4435 Alignment = DAG.getEVTAlignment(VT); 4436 4437 AAMDNodes AAInfo; 4438 I.getAAMetadata(AAInfo); 4439 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4440 4441 SDValue Root = DAG.getRoot(); 4442 SDValue Base; 4443 SDValue Index; 4444 ISD::MemIndexType IndexType; 4445 SDValue Scale; 4446 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this); 4447 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4448 MachineMemOperand *MMO = 4449 DAG.getMachineFunction(). 4450 getMachineMemOperand(MachinePointerInfo(AS), 4451 MachineMemOperand::MOLoad, 4452 // TODO: Make MachineMemOperands aware of scalable 4453 // vectors. 4454 MemoryLocation::UnknownSize, 4455 Alignment, AAInfo, Ranges); 4456 4457 if (!UniformBase) { 4458 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4459 Index = getValue(Ptr); 4460 IndexType = ISD::SIGNED_SCALED; 4461 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4462 } 4463 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4464 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4465 Ops, MMO, IndexType); 4466 4467 PendingLoads.push_back(Gather.getValue(1)); 4468 setValue(&I, Gather); 4469 } 4470 4471 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4472 SDLoc dl = getCurSDLoc(); 4473 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4474 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4475 SyncScope::ID SSID = I.getSyncScopeID(); 4476 4477 SDValue InChain = getRoot(); 4478 4479 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4480 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4481 4482 auto Alignment = DAG.getEVTAlignment(MemVT); 4483 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4484 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4485 4486 MachineFunction &MF = DAG.getMachineFunction(); 4487 MachineMemOperand *MMO = 4488 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 4489 Flags, MemVT.getStoreSize(), Alignment, 4490 AAMDNodes(), nullptr, SSID, SuccessOrdering, 4491 FailureOrdering); 4492 4493 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4494 dl, MemVT, VTs, InChain, 4495 getValue(I.getPointerOperand()), 4496 getValue(I.getCompareOperand()), 4497 getValue(I.getNewValOperand()), MMO); 4498 4499 SDValue OutChain = L.getValue(2); 4500 4501 setValue(&I, L); 4502 DAG.setRoot(OutChain); 4503 } 4504 4505 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4506 SDLoc dl = getCurSDLoc(); 4507 ISD::NodeType NT; 4508 switch (I.getOperation()) { 4509 default: llvm_unreachable("Unknown atomicrmw operation"); 4510 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4511 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4512 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4513 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4514 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4515 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4516 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4517 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4518 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4519 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4520 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4521 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4522 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4523 } 4524 AtomicOrdering Ordering = I.getOrdering(); 4525 SyncScope::ID SSID = I.getSyncScopeID(); 4526 4527 SDValue InChain = getRoot(); 4528 4529 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4530 auto Alignment = DAG.getEVTAlignment(MemVT); 4531 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4532 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4533 4534 MachineFunction &MF = DAG.getMachineFunction(); 4535 MachineMemOperand *MMO = 4536 MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags, 4537 MemVT.getStoreSize(), Alignment, AAMDNodes(), 4538 nullptr, SSID, Ordering); 4539 4540 SDValue L = 4541 DAG.getAtomic(NT, dl, MemVT, InChain, 4542 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4543 MMO); 4544 4545 SDValue OutChain = L.getValue(1); 4546 4547 setValue(&I, L); 4548 DAG.setRoot(OutChain); 4549 } 4550 4551 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4552 SDLoc dl = getCurSDLoc(); 4553 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4554 SDValue Ops[3]; 4555 Ops[0] = getRoot(); 4556 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 4557 TLI.getFenceOperandTy(DAG.getDataLayout())); 4558 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 4559 TLI.getFenceOperandTy(DAG.getDataLayout())); 4560 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 4561 } 4562 4563 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4564 SDLoc dl = getCurSDLoc(); 4565 AtomicOrdering Order = I.getOrdering(); 4566 SyncScope::ID SSID = I.getSyncScopeID(); 4567 4568 SDValue InChain = getRoot(); 4569 4570 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4571 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4572 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4573 4574 if (!TLI.supportsUnalignedAtomics() && 4575 I.getAlignment() < MemVT.getSizeInBits() / 8) 4576 report_fatal_error("Cannot generate unaligned atomic load"); 4577 4578 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4579 4580 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4581 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4582 I.getAlign().getValueOr(DAG.getEVTAlign(MemVT)), AAMDNodes(), nullptr, 4583 SSID, Order); 4584 4585 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4586 4587 SDValue Ptr = getValue(I.getPointerOperand()); 4588 4589 if (TLI.lowerAtomicLoadAsLoadSDNode(I)) { 4590 // TODO: Once this is better exercised by tests, it should be merged with 4591 // the normal path for loads to prevent future divergence. 4592 SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO); 4593 if (MemVT != VT) 4594 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4595 4596 setValue(&I, L); 4597 SDValue OutChain = L.getValue(1); 4598 if (!I.isUnordered()) 4599 DAG.setRoot(OutChain); 4600 else 4601 PendingLoads.push_back(OutChain); 4602 return; 4603 } 4604 4605 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4606 Ptr, MMO); 4607 4608 SDValue OutChain = L.getValue(1); 4609 if (MemVT != VT) 4610 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4611 4612 setValue(&I, L); 4613 DAG.setRoot(OutChain); 4614 } 4615 4616 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4617 SDLoc dl = getCurSDLoc(); 4618 4619 AtomicOrdering Ordering = I.getOrdering(); 4620 SyncScope::ID SSID = I.getSyncScopeID(); 4621 4622 SDValue InChain = getRoot(); 4623 4624 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4625 EVT MemVT = 4626 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4627 4628 if (I.getAlignment() < MemVT.getSizeInBits() / 8) 4629 report_fatal_error("Cannot generate unaligned atomic store"); 4630 4631 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4632 4633 MachineFunction &MF = DAG.getMachineFunction(); 4634 MachineMemOperand *MMO = MF.getMachineMemOperand( 4635 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4636 *I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering); 4637 4638 SDValue Val = getValue(I.getValueOperand()); 4639 if (Val.getValueType() != MemVT) 4640 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4641 SDValue Ptr = getValue(I.getPointerOperand()); 4642 4643 if (TLI.lowerAtomicStoreAsStoreSDNode(I)) { 4644 // TODO: Once this is better exercised by tests, it should be merged with 4645 // the normal path for stores to prevent future divergence. 4646 SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO); 4647 DAG.setRoot(S); 4648 return; 4649 } 4650 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4651 Ptr, Val, MMO); 4652 4653 4654 DAG.setRoot(OutChain); 4655 } 4656 4657 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4658 /// node. 4659 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4660 unsigned Intrinsic) { 4661 // Ignore the callsite's attributes. A specific call site may be marked with 4662 // readnone, but the lowering code will expect the chain based on the 4663 // definition. 4664 const Function *F = I.getCalledFunction(); 4665 bool HasChain = !F->doesNotAccessMemory(); 4666 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4667 4668 // Build the operand list. 4669 SmallVector<SDValue, 8> Ops; 4670 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4671 if (OnlyLoad) { 4672 // We don't need to serialize loads against other loads. 4673 Ops.push_back(DAG.getRoot()); 4674 } else { 4675 Ops.push_back(getRoot()); 4676 } 4677 } 4678 4679 // Info is set by getTgtMemInstrinsic 4680 TargetLowering::IntrinsicInfo Info; 4681 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4682 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4683 DAG.getMachineFunction(), 4684 Intrinsic); 4685 4686 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4687 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4688 Info.opc == ISD::INTRINSIC_W_CHAIN) 4689 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4690 TLI.getPointerTy(DAG.getDataLayout()))); 4691 4692 // Add all operands of the call to the operand list. 4693 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4694 const Value *Arg = I.getArgOperand(i); 4695 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 4696 Ops.push_back(getValue(Arg)); 4697 continue; 4698 } 4699 4700 // Use TargetConstant instead of a regular constant for immarg. 4701 EVT VT = TLI.getValueType(*DL, Arg->getType(), true); 4702 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 4703 assert(CI->getBitWidth() <= 64 && 4704 "large intrinsic immediates not handled"); 4705 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 4706 } else { 4707 Ops.push_back( 4708 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 4709 } 4710 } 4711 4712 SmallVector<EVT, 4> ValueVTs; 4713 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4714 4715 if (HasChain) 4716 ValueVTs.push_back(MVT::Other); 4717 4718 SDVTList VTs = DAG.getVTList(ValueVTs); 4719 4720 // Create the node. 4721 SDValue Result; 4722 if (IsTgtIntrinsic) { 4723 // This is target intrinsic that touches memory 4724 AAMDNodes AAInfo; 4725 I.getAAMetadata(AAInfo); 4726 Result = DAG.getMemIntrinsicNode( 4727 Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT, 4728 MachinePointerInfo(Info.ptrVal, Info.offset), 4729 Info.align ? Info.align->value() : 0, Info.flags, Info.size, AAInfo); 4730 } else if (!HasChain) { 4731 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4732 } else if (!I.getType()->isVoidTy()) { 4733 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4734 } else { 4735 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4736 } 4737 4738 if (HasChain) { 4739 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4740 if (OnlyLoad) 4741 PendingLoads.push_back(Chain); 4742 else 4743 DAG.setRoot(Chain); 4744 } 4745 4746 if (!I.getType()->isVoidTy()) { 4747 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4748 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4749 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4750 } else 4751 Result = lowerRangeToAssertZExt(DAG, I, Result); 4752 4753 setValue(&I, Result); 4754 } 4755 } 4756 4757 /// GetSignificand - Get the significand and build it into a floating-point 4758 /// number with exponent of 1: 4759 /// 4760 /// Op = (Op & 0x007fffff) | 0x3f800000; 4761 /// 4762 /// where Op is the hexadecimal representation of floating point value. 4763 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4764 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4765 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4766 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4767 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4768 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4769 } 4770 4771 /// GetExponent - Get the exponent: 4772 /// 4773 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4774 /// 4775 /// where Op is the hexadecimal representation of floating point value. 4776 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4777 const TargetLowering &TLI, const SDLoc &dl) { 4778 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4779 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4780 SDValue t1 = DAG.getNode( 4781 ISD::SRL, dl, MVT::i32, t0, 4782 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4783 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4784 DAG.getConstant(127, dl, MVT::i32)); 4785 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4786 } 4787 4788 /// getF32Constant - Get 32-bit floating point constant. 4789 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4790 const SDLoc &dl) { 4791 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4792 MVT::f32); 4793 } 4794 4795 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4796 SelectionDAG &DAG) { 4797 // TODO: What fast-math-flags should be set on the floating-point nodes? 4798 4799 // IntegerPartOfX = ((int32_t)(t0); 4800 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4801 4802 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4803 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4804 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4805 4806 // IntegerPartOfX <<= 23; 4807 IntegerPartOfX = DAG.getNode( 4808 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4809 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4810 DAG.getDataLayout()))); 4811 4812 SDValue TwoToFractionalPartOfX; 4813 if (LimitFloatPrecision <= 6) { 4814 // For floating-point precision of 6: 4815 // 4816 // TwoToFractionalPartOfX = 4817 // 0.997535578f + 4818 // (0.735607626f + 0.252464424f * x) * x; 4819 // 4820 // error 0.0144103317, which is 6 bits 4821 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4822 getF32Constant(DAG, 0x3e814304, dl)); 4823 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4824 getF32Constant(DAG, 0x3f3c50c8, dl)); 4825 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4826 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4827 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4828 } else if (LimitFloatPrecision <= 12) { 4829 // For floating-point precision of 12: 4830 // 4831 // TwoToFractionalPartOfX = 4832 // 0.999892986f + 4833 // (0.696457318f + 4834 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4835 // 4836 // error 0.000107046256, which is 13 to 14 bits 4837 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4838 getF32Constant(DAG, 0x3da235e3, dl)); 4839 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4840 getF32Constant(DAG, 0x3e65b8f3, dl)); 4841 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4842 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4843 getF32Constant(DAG, 0x3f324b07, dl)); 4844 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4845 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4846 getF32Constant(DAG, 0x3f7ff8fd, dl)); 4847 } else { // LimitFloatPrecision <= 18 4848 // For floating-point precision of 18: 4849 // 4850 // TwoToFractionalPartOfX = 4851 // 0.999999982f + 4852 // (0.693148872f + 4853 // (0.240227044f + 4854 // (0.554906021e-1f + 4855 // (0.961591928e-2f + 4856 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4857 // error 2.47208000*10^(-7), which is better than 18 bits 4858 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4859 getF32Constant(DAG, 0x3924b03e, dl)); 4860 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4861 getF32Constant(DAG, 0x3ab24b87, dl)); 4862 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4863 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4864 getF32Constant(DAG, 0x3c1d8c17, dl)); 4865 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4866 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4867 getF32Constant(DAG, 0x3d634a1d, dl)); 4868 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4869 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4870 getF32Constant(DAG, 0x3e75fe14, dl)); 4871 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4872 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4873 getF32Constant(DAG, 0x3f317234, dl)); 4874 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4875 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4876 getF32Constant(DAG, 0x3f800000, dl)); 4877 } 4878 4879 // Add the exponent into the result in integer domain. 4880 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 4881 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4882 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 4883 } 4884 4885 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 4886 /// limited-precision mode. 4887 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4888 const TargetLowering &TLI) { 4889 if (Op.getValueType() == MVT::f32 && 4890 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4891 4892 // Put the exponent in the right bit position for later addition to the 4893 // final result: 4894 // 4895 // t0 = Op * log2(e) 4896 4897 // TODO: What fast-math-flags should be set here? 4898 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 4899 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 4900 return getLimitedPrecisionExp2(t0, dl, DAG); 4901 } 4902 4903 // No special expansion. 4904 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4905 } 4906 4907 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4908 /// limited-precision mode. 4909 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4910 const TargetLowering &TLI) { 4911 // TODO: What fast-math-flags should be set on the floating-point nodes? 4912 4913 if (Op.getValueType() == MVT::f32 && 4914 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4915 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4916 4917 // Scale the exponent by log(2). 4918 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4919 SDValue LogOfExponent = 4920 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4921 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 4922 4923 // Get the significand and build it into a floating-point number with 4924 // exponent of 1. 4925 SDValue X = GetSignificand(DAG, Op1, dl); 4926 4927 SDValue LogOfMantissa; 4928 if (LimitFloatPrecision <= 6) { 4929 // For floating-point precision of 6: 4930 // 4931 // LogofMantissa = 4932 // -1.1609546f + 4933 // (1.4034025f - 0.23903021f * x) * x; 4934 // 4935 // error 0.0034276066, which is better than 8 bits 4936 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4937 getF32Constant(DAG, 0xbe74c456, dl)); 4938 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4939 getF32Constant(DAG, 0x3fb3a2b1, dl)); 4940 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4941 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4942 getF32Constant(DAG, 0x3f949a29, dl)); 4943 } else if (LimitFloatPrecision <= 12) { 4944 // For floating-point precision of 12: 4945 // 4946 // LogOfMantissa = 4947 // -1.7417939f + 4948 // (2.8212026f + 4949 // (-1.4699568f + 4950 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4951 // 4952 // error 0.000061011436, which is 14 bits 4953 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4954 getF32Constant(DAG, 0xbd67b6d6, dl)); 4955 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4956 getF32Constant(DAG, 0x3ee4f4b8, dl)); 4957 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4958 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4959 getF32Constant(DAG, 0x3fbc278b, dl)); 4960 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4961 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4962 getF32Constant(DAG, 0x40348e95, dl)); 4963 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4964 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4965 getF32Constant(DAG, 0x3fdef31a, dl)); 4966 } else { // LimitFloatPrecision <= 18 4967 // For floating-point precision of 18: 4968 // 4969 // LogOfMantissa = 4970 // -2.1072184f + 4971 // (4.2372794f + 4972 // (-3.7029485f + 4973 // (2.2781945f + 4974 // (-0.87823314f + 4975 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4976 // 4977 // error 0.0000023660568, which is better than 18 bits 4978 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4979 getF32Constant(DAG, 0xbc91e5ac, dl)); 4980 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4981 getF32Constant(DAG, 0x3e4350aa, dl)); 4982 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4983 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4984 getF32Constant(DAG, 0x3f60d3e3, dl)); 4985 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4986 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4987 getF32Constant(DAG, 0x4011cdf0, dl)); 4988 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4989 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4990 getF32Constant(DAG, 0x406cfd1c, dl)); 4991 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4992 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4993 getF32Constant(DAG, 0x408797cb, dl)); 4994 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4995 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4996 getF32Constant(DAG, 0x4006dcab, dl)); 4997 } 4998 4999 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5000 } 5001 5002 // No special expansion. 5003 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 5004 } 5005 5006 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5007 /// limited-precision mode. 5008 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5009 const TargetLowering &TLI) { 5010 // TODO: What fast-math-flags should be set on the floating-point nodes? 5011 5012 if (Op.getValueType() == MVT::f32 && 5013 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5014 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5015 5016 // Get the exponent. 5017 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5018 5019 // Get the significand and build it into a floating-point number with 5020 // exponent of 1. 5021 SDValue X = GetSignificand(DAG, Op1, dl); 5022 5023 // Different possible minimax approximations of significand in 5024 // floating-point for various degrees of accuracy over [1,2]. 5025 SDValue Log2ofMantissa; 5026 if (LimitFloatPrecision <= 6) { 5027 // For floating-point precision of 6: 5028 // 5029 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5030 // 5031 // error 0.0049451742, which is more than 7 bits 5032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5033 getF32Constant(DAG, 0xbeb08fe0, dl)); 5034 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5035 getF32Constant(DAG, 0x40019463, dl)); 5036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5037 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5038 getF32Constant(DAG, 0x3fd6633d, dl)); 5039 } else if (LimitFloatPrecision <= 12) { 5040 // For floating-point precision of 12: 5041 // 5042 // Log2ofMantissa = 5043 // -2.51285454f + 5044 // (4.07009056f + 5045 // (-2.12067489f + 5046 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5047 // 5048 // error 0.0000876136000, which is better than 13 bits 5049 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5050 getF32Constant(DAG, 0xbda7262e, dl)); 5051 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5052 getF32Constant(DAG, 0x3f25280b, dl)); 5053 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5054 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5055 getF32Constant(DAG, 0x4007b923, dl)); 5056 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5057 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5058 getF32Constant(DAG, 0x40823e2f, dl)); 5059 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5060 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5061 getF32Constant(DAG, 0x4020d29c, dl)); 5062 } else { // LimitFloatPrecision <= 18 5063 // For floating-point precision of 18: 5064 // 5065 // Log2ofMantissa = 5066 // -3.0400495f + 5067 // (6.1129976f + 5068 // (-5.3420409f + 5069 // (3.2865683f + 5070 // (-1.2669343f + 5071 // (0.27515199f - 5072 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5073 // 5074 // error 0.0000018516, which is better than 18 bits 5075 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5076 getF32Constant(DAG, 0xbcd2769e, dl)); 5077 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5078 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5079 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5080 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5081 getF32Constant(DAG, 0x3fa22ae7, dl)); 5082 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5083 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5084 getF32Constant(DAG, 0x40525723, dl)); 5085 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5086 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5087 getF32Constant(DAG, 0x40aaf200, dl)); 5088 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5089 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5090 getF32Constant(DAG, 0x40c39dad, dl)); 5091 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5092 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5093 getF32Constant(DAG, 0x4042902c, dl)); 5094 } 5095 5096 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5097 } 5098 5099 // No special expansion. 5100 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 5101 } 5102 5103 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5104 /// limited-precision mode. 5105 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5106 const TargetLowering &TLI) { 5107 // TODO: What fast-math-flags should be set on the floating-point nodes? 5108 5109 if (Op.getValueType() == MVT::f32 && 5110 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5111 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5112 5113 // Scale the exponent by log10(2) [0.30102999f]. 5114 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5115 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5116 getF32Constant(DAG, 0x3e9a209a, dl)); 5117 5118 // Get the significand and build it into a floating-point number with 5119 // exponent of 1. 5120 SDValue X = GetSignificand(DAG, Op1, dl); 5121 5122 SDValue Log10ofMantissa; 5123 if (LimitFloatPrecision <= 6) { 5124 // For floating-point precision of 6: 5125 // 5126 // Log10ofMantissa = 5127 // -0.50419619f + 5128 // (0.60948995f - 0.10380950f * x) * x; 5129 // 5130 // error 0.0014886165, which is 6 bits 5131 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5132 getF32Constant(DAG, 0xbdd49a13, dl)); 5133 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5134 getF32Constant(DAG, 0x3f1c0789, dl)); 5135 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5136 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5137 getF32Constant(DAG, 0x3f011300, dl)); 5138 } else if (LimitFloatPrecision <= 12) { 5139 // For floating-point precision of 12: 5140 // 5141 // Log10ofMantissa = 5142 // -0.64831180f + 5143 // (0.91751397f + 5144 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5145 // 5146 // error 0.00019228036, which is better than 12 bits 5147 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5148 getF32Constant(DAG, 0x3d431f31, dl)); 5149 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5150 getF32Constant(DAG, 0x3ea21fb2, dl)); 5151 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5152 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5153 getF32Constant(DAG, 0x3f6ae232, dl)); 5154 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5155 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5156 getF32Constant(DAG, 0x3f25f7c3, dl)); 5157 } else { // LimitFloatPrecision <= 18 5158 // For floating-point precision of 18: 5159 // 5160 // Log10ofMantissa = 5161 // -0.84299375f + 5162 // (1.5327582f + 5163 // (-1.0688956f + 5164 // (0.49102474f + 5165 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5166 // 5167 // error 0.0000037995730, which is better than 18 bits 5168 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5169 getF32Constant(DAG, 0x3c5d51ce, dl)); 5170 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5171 getF32Constant(DAG, 0x3e00685a, dl)); 5172 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5173 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5174 getF32Constant(DAG, 0x3efb6798, dl)); 5175 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5176 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5177 getF32Constant(DAG, 0x3f88d192, dl)); 5178 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5179 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5180 getF32Constant(DAG, 0x3fc4316c, dl)); 5181 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5182 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5183 getF32Constant(DAG, 0x3f57ce70, dl)); 5184 } 5185 5186 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5187 } 5188 5189 // No special expansion. 5190 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 5191 } 5192 5193 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5194 /// limited-precision mode. 5195 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5196 const TargetLowering &TLI) { 5197 if (Op.getValueType() == MVT::f32 && 5198 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5199 return getLimitedPrecisionExp2(Op, dl, DAG); 5200 5201 // No special expansion. 5202 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 5203 } 5204 5205 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5206 /// limited-precision mode with x == 10.0f. 5207 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5208 SelectionDAG &DAG, const TargetLowering &TLI) { 5209 bool IsExp10 = false; 5210 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5211 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5212 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5213 APFloat Ten(10.0f); 5214 IsExp10 = LHSC->isExactlyValue(Ten); 5215 } 5216 } 5217 5218 // TODO: What fast-math-flags should be set on the FMUL node? 5219 if (IsExp10) { 5220 // Put the exponent in the right bit position for later addition to the 5221 // final result: 5222 // 5223 // #define LOG2OF10 3.3219281f 5224 // t0 = Op * LOG2OF10; 5225 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5226 getF32Constant(DAG, 0x40549a78, dl)); 5227 return getLimitedPrecisionExp2(t0, dl, DAG); 5228 } 5229 5230 // No special expansion. 5231 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 5232 } 5233 5234 /// ExpandPowI - Expand a llvm.powi intrinsic. 5235 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5236 SelectionDAG &DAG) { 5237 // If RHS is a constant, we can expand this out to a multiplication tree, 5238 // otherwise we end up lowering to a call to __powidf2 (for example). When 5239 // optimizing for size, we only want to do this if the expansion would produce 5240 // a small number of multiplies, otherwise we do the full expansion. 5241 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5242 // Get the exponent as a positive value. 5243 unsigned Val = RHSC->getSExtValue(); 5244 if ((int)Val < 0) Val = -Val; 5245 5246 // powi(x, 0) -> 1.0 5247 if (Val == 0) 5248 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5249 5250 bool OptForSize = DAG.shouldOptForSize(); 5251 if (!OptForSize || 5252 // If optimizing for size, don't insert too many multiplies. 5253 // This inserts up to 5 multiplies. 5254 countPopulation(Val) + Log2_32(Val) < 7) { 5255 // We use the simple binary decomposition method to generate the multiply 5256 // sequence. There are more optimal ways to do this (for example, 5257 // powi(x,15) generates one more multiply than it should), but this has 5258 // the benefit of being both really simple and much better than a libcall. 5259 SDValue Res; // Logically starts equal to 1.0 5260 SDValue CurSquare = LHS; 5261 // TODO: Intrinsics should have fast-math-flags that propagate to these 5262 // nodes. 5263 while (Val) { 5264 if (Val & 1) { 5265 if (Res.getNode()) 5266 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 5267 else 5268 Res = CurSquare; // 1.0*CurSquare. 5269 } 5270 5271 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5272 CurSquare, CurSquare); 5273 Val >>= 1; 5274 } 5275 5276 // If the original was negative, invert the result, producing 1/(x*x*x). 5277 if (RHSC->getSExtValue() < 0) 5278 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5279 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5280 return Res; 5281 } 5282 } 5283 5284 // Otherwise, expand to a libcall. 5285 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5286 } 5287 5288 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5289 SDValue LHS, SDValue RHS, SDValue Scale, 5290 SelectionDAG &DAG, const TargetLowering &TLI) { 5291 EVT VT = LHS.getValueType(); 5292 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5293 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5294 LLVMContext &Ctx = *DAG.getContext(); 5295 5296 // If the type is legal but the operation isn't, this node might survive all 5297 // the way to operation legalization. If we end up there and we do not have 5298 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5299 // node. 5300 5301 // Coax the legalizer into expanding the node during type legalization instead 5302 // by bumping the size by one bit. This will force it to Promote, enabling the 5303 // early expansion and avoiding the need to expand later. 5304 5305 // We don't have to do this if Scale is 0; that can always be expanded, unless 5306 // it's a saturating signed operation. Those can experience true integer 5307 // division overflow, a case which we must avoid. 5308 5309 // FIXME: We wouldn't have to do this (or any of the early 5310 // expansion/promotion) if it was possible to expand a libcall of an 5311 // illegal type during operation legalization. But it's not, so things 5312 // get a bit hacky. 5313 unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue(); 5314 if ((ScaleInt > 0 || (Saturating && Signed)) && 5315 (TLI.isTypeLegal(VT) || 5316 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5317 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5318 Opcode, VT, ScaleInt); 5319 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5320 EVT PromVT; 5321 if (VT.isScalarInteger()) 5322 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5323 else if (VT.isVector()) { 5324 PromVT = VT.getVectorElementType(); 5325 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5326 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5327 } else 5328 llvm_unreachable("Wrong VT for DIVFIX?"); 5329 if (Signed) { 5330 LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT); 5331 RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT); 5332 } else { 5333 LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT); 5334 RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT); 5335 } 5336 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5337 // For saturating operations, we need to shift up the LHS to get the 5338 // proper saturation width, and then shift down again afterwards. 5339 if (Saturating) 5340 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5341 DAG.getConstant(1, DL, ShiftTy)); 5342 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5343 if (Saturating) 5344 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5345 DAG.getConstant(1, DL, ShiftTy)); 5346 return DAG.getZExtOrTrunc(Res, DL, VT); 5347 } 5348 } 5349 5350 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5351 } 5352 5353 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5354 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5355 static void 5356 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs, 5357 const SDValue &N) { 5358 switch (N.getOpcode()) { 5359 case ISD::CopyFromReg: { 5360 SDValue Op = N.getOperand(1); 5361 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5362 Op.getValueType().getSizeInBits()); 5363 return; 5364 } 5365 case ISD::BITCAST: 5366 case ISD::AssertZext: 5367 case ISD::AssertSext: 5368 case ISD::TRUNCATE: 5369 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5370 return; 5371 case ISD::BUILD_PAIR: 5372 case ISD::BUILD_VECTOR: 5373 case ISD::CONCAT_VECTORS: 5374 for (SDValue Op : N->op_values()) 5375 getUnderlyingArgRegs(Regs, Op); 5376 return; 5377 default: 5378 return; 5379 } 5380 } 5381 5382 /// If the DbgValueInst is a dbg_value of a function argument, create the 5383 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5384 /// instruction selection, they will be inserted to the entry BB. 5385 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5386 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5387 DILocation *DL, bool IsDbgDeclare, const SDValue &N) { 5388 const Argument *Arg = dyn_cast<Argument>(V); 5389 if (!Arg) 5390 return false; 5391 5392 if (!IsDbgDeclare) { 5393 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5394 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5395 // the entry block. 5396 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5397 if (!IsInEntryBlock) 5398 return false; 5399 5400 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5401 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5402 // variable that also is a param. 5403 // 5404 // Although, if we are at the top of the entry block already, we can still 5405 // emit using ArgDbgValue. This might catch some situations when the 5406 // dbg.value refers to an argument that isn't used in the entry block, so 5407 // any CopyToReg node would be optimized out and the only way to express 5408 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5409 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5410 // we should only emit as ArgDbgValue if the Variable is an argument to the 5411 // current function, and the dbg.value intrinsic is found in the entry 5412 // block. 5413 bool VariableIsFunctionInputArg = Variable->isParameter() && 5414 !DL->getInlinedAt(); 5415 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5416 if (!IsInPrologue && !VariableIsFunctionInputArg) 5417 return false; 5418 5419 // Here we assume that a function argument on IR level only can be used to 5420 // describe one input parameter on source level. If we for example have 5421 // source code like this 5422 // 5423 // struct A { long x, y; }; 5424 // void foo(struct A a, long b) { 5425 // ... 5426 // b = a.x; 5427 // ... 5428 // } 5429 // 5430 // and IR like this 5431 // 5432 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5433 // entry: 5434 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5435 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5436 // call void @llvm.dbg.value(metadata i32 %b, "b", 5437 // ... 5438 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5439 // ... 5440 // 5441 // then the last dbg.value is describing a parameter "b" using a value that 5442 // is an argument. But since we already has used %a1 to describe a parameter 5443 // we should not handle that last dbg.value here (that would result in an 5444 // incorrect hoisting of the DBG_VALUE to the function entry). 5445 // Notice that we allow one dbg.value per IR level argument, to accommodate 5446 // for the situation with fragments above. 5447 if (VariableIsFunctionInputArg) { 5448 unsigned ArgNo = Arg->getArgNo(); 5449 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5450 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5451 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5452 return false; 5453 FuncInfo.DescribedArgs.set(ArgNo); 5454 } 5455 } 5456 5457 MachineFunction &MF = DAG.getMachineFunction(); 5458 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5459 5460 bool IsIndirect = false; 5461 Optional<MachineOperand> Op; 5462 // Some arguments' frame index is recorded during argument lowering. 5463 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5464 if (FI != std::numeric_limits<int>::max()) 5465 Op = MachineOperand::CreateFI(FI); 5466 5467 SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes; 5468 if (!Op && N.getNode()) { 5469 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5470 Register Reg; 5471 if (ArgRegsAndSizes.size() == 1) 5472 Reg = ArgRegsAndSizes.front().first; 5473 5474 if (Reg && Reg.isVirtual()) { 5475 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5476 Register PR = RegInfo.getLiveInPhysReg(Reg); 5477 if (PR) 5478 Reg = PR; 5479 } 5480 if (Reg) { 5481 Op = MachineOperand::CreateReg(Reg, false); 5482 IsIndirect = IsDbgDeclare; 5483 } 5484 } 5485 5486 if (!Op && N.getNode()) { 5487 // Check if frame index is available. 5488 SDValue LCandidate = peekThroughBitcasts(N); 5489 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5490 if (FrameIndexSDNode *FINode = 5491 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5492 Op = MachineOperand::CreateFI(FINode->getIndex()); 5493 } 5494 5495 if (!Op) { 5496 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5497 auto splitMultiRegDbgValue 5498 = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) { 5499 unsigned Offset = 0; 5500 for (auto RegAndSize : SplitRegs) { 5501 // If the expression is already a fragment, the current register 5502 // offset+size might extend beyond the fragment. In this case, only 5503 // the register bits that are inside the fragment are relevant. 5504 int RegFragmentSizeInBits = RegAndSize.second; 5505 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 5506 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 5507 // The register is entirely outside the expression fragment, 5508 // so is irrelevant for debug info. 5509 if (Offset >= ExprFragmentSizeInBits) 5510 break; 5511 // The register is partially outside the expression fragment, only 5512 // the low bits within the fragment are relevant for debug info. 5513 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 5514 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 5515 } 5516 } 5517 5518 auto FragmentExpr = DIExpression::createFragmentExpression( 5519 Expr, Offset, RegFragmentSizeInBits); 5520 Offset += RegAndSize.second; 5521 // If a valid fragment expression cannot be created, the variable's 5522 // correct value cannot be determined and so it is set as Undef. 5523 if (!FragmentExpr) { 5524 SDDbgValue *SDV = DAG.getConstantDbgValue( 5525 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 5526 DAG.AddDbgValue(SDV, nullptr, false); 5527 continue; 5528 } 5529 assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?"); 5530 FuncInfo.ArgDbgValues.push_back( 5531 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare, 5532 RegAndSize.first, Variable, *FragmentExpr)); 5533 } 5534 }; 5535 5536 // Check if ValueMap has reg number. 5537 DenseMap<const Value *, unsigned>::const_iterator 5538 VMI = FuncInfo.ValueMap.find(V); 5539 if (VMI != FuncInfo.ValueMap.end()) { 5540 const auto &TLI = DAG.getTargetLoweringInfo(); 5541 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5542 V->getType(), getABIRegCopyCC(V)); 5543 if (RFV.occupiesMultipleRegs()) { 5544 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5545 return true; 5546 } 5547 5548 Op = MachineOperand::CreateReg(VMI->second, false); 5549 IsIndirect = IsDbgDeclare; 5550 } else if (ArgRegsAndSizes.size() > 1) { 5551 // This was split due to the calling convention, and no virtual register 5552 // mapping exists for the value. 5553 splitMultiRegDbgValue(ArgRegsAndSizes); 5554 return true; 5555 } 5556 } 5557 5558 if (!Op) 5559 return false; 5560 5561 assert(Variable->isValidLocationForIntrinsic(DL) && 5562 "Expected inlined-at fields to agree"); 5563 IsIndirect = (Op->isReg()) ? IsIndirect : true; 5564 FuncInfo.ArgDbgValues.push_back( 5565 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 5566 *Op, Variable, Expr)); 5567 5568 return true; 5569 } 5570 5571 /// Return the appropriate SDDbgValue based on N. 5572 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5573 DILocalVariable *Variable, 5574 DIExpression *Expr, 5575 const DebugLoc &dl, 5576 unsigned DbgSDNodeOrder) { 5577 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5578 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5579 // stack slot locations. 5580 // 5581 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5582 // debug values here after optimization: 5583 // 5584 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5585 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5586 // 5587 // Both describe the direct values of their associated variables. 5588 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5589 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5590 } 5591 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5592 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5593 } 5594 5595 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5596 switch (Intrinsic) { 5597 case Intrinsic::smul_fix: 5598 return ISD::SMULFIX; 5599 case Intrinsic::umul_fix: 5600 return ISD::UMULFIX; 5601 case Intrinsic::smul_fix_sat: 5602 return ISD::SMULFIXSAT; 5603 case Intrinsic::umul_fix_sat: 5604 return ISD::UMULFIXSAT; 5605 case Intrinsic::sdiv_fix: 5606 return ISD::SDIVFIX; 5607 case Intrinsic::udiv_fix: 5608 return ISD::UDIVFIX; 5609 case Intrinsic::sdiv_fix_sat: 5610 return ISD::SDIVFIXSAT; 5611 case Intrinsic::udiv_fix_sat: 5612 return ISD::UDIVFIXSAT; 5613 default: 5614 llvm_unreachable("Unhandled fixed point intrinsic"); 5615 } 5616 } 5617 5618 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5619 const char *FunctionName) { 5620 assert(FunctionName && "FunctionName must not be nullptr"); 5621 SDValue Callee = DAG.getExternalSymbol( 5622 FunctionName, 5623 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5624 LowerCallTo(&I, Callee, I.isTailCall()); 5625 } 5626 5627 /// Lower the call to the specified intrinsic function. 5628 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5629 unsigned Intrinsic) { 5630 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5631 SDLoc sdl = getCurSDLoc(); 5632 DebugLoc dl = getCurDebugLoc(); 5633 SDValue Res; 5634 5635 switch (Intrinsic) { 5636 default: 5637 // By default, turn this into a target intrinsic node. 5638 visitTargetIntrinsic(I, Intrinsic); 5639 return; 5640 case Intrinsic::vscale: { 5641 match(&I, m_VScale(DAG.getDataLayout())); 5642 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5643 setValue(&I, 5644 DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1))); 5645 return; 5646 } 5647 case Intrinsic::vastart: visitVAStart(I); return; 5648 case Intrinsic::vaend: visitVAEnd(I); return; 5649 case Intrinsic::vacopy: visitVACopy(I); return; 5650 case Intrinsic::returnaddress: 5651 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5652 TLI.getPointerTy(DAG.getDataLayout()), 5653 getValue(I.getArgOperand(0)))); 5654 return; 5655 case Intrinsic::addressofreturnaddress: 5656 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5657 TLI.getPointerTy(DAG.getDataLayout()))); 5658 return; 5659 case Intrinsic::sponentry: 5660 setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl, 5661 TLI.getFrameIndexTy(DAG.getDataLayout()))); 5662 return; 5663 case Intrinsic::frameaddress: 5664 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5665 TLI.getFrameIndexTy(DAG.getDataLayout()), 5666 getValue(I.getArgOperand(0)))); 5667 return; 5668 case Intrinsic::read_register: { 5669 Value *Reg = I.getArgOperand(0); 5670 SDValue Chain = getRoot(); 5671 SDValue RegName = 5672 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5673 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5674 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5675 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5676 setValue(&I, Res); 5677 DAG.setRoot(Res.getValue(1)); 5678 return; 5679 } 5680 case Intrinsic::write_register: { 5681 Value *Reg = I.getArgOperand(0); 5682 Value *RegValue = I.getArgOperand(1); 5683 SDValue Chain = getRoot(); 5684 SDValue RegName = 5685 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5686 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5687 RegName, getValue(RegValue))); 5688 return; 5689 } 5690 case Intrinsic::memcpy: { 5691 const auto &MCI = cast<MemCpyInst>(I); 5692 SDValue Op1 = getValue(I.getArgOperand(0)); 5693 SDValue Op2 = getValue(I.getArgOperand(1)); 5694 SDValue Op3 = getValue(I.getArgOperand(2)); 5695 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5696 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5697 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5698 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5699 bool isVol = MCI.isVolatile(); 5700 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5701 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5702 // node. 5703 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5704 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5705 /* AlwaysInline */ false, isTC, 5706 MachinePointerInfo(I.getArgOperand(0)), 5707 MachinePointerInfo(I.getArgOperand(1))); 5708 updateDAGForMaybeTailCall(MC); 5709 return; 5710 } 5711 case Intrinsic::memcpy_inline: { 5712 const auto &MCI = cast<MemCpyInlineInst>(I); 5713 SDValue Dst = getValue(I.getArgOperand(0)); 5714 SDValue Src = getValue(I.getArgOperand(1)); 5715 SDValue Size = getValue(I.getArgOperand(2)); 5716 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 5717 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 5718 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5719 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5720 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5721 bool isVol = MCI.isVolatile(); 5722 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5723 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5724 // node. 5725 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 5726 /* AlwaysInline */ true, isTC, 5727 MachinePointerInfo(I.getArgOperand(0)), 5728 MachinePointerInfo(I.getArgOperand(1))); 5729 updateDAGForMaybeTailCall(MC); 5730 return; 5731 } 5732 case Intrinsic::memset: { 5733 const auto &MSI = cast<MemSetInst>(I); 5734 SDValue Op1 = getValue(I.getArgOperand(0)); 5735 SDValue Op2 = getValue(I.getArgOperand(1)); 5736 SDValue Op3 = getValue(I.getArgOperand(2)); 5737 // @llvm.memset defines 0 and 1 to both mean no alignment. 5738 Align Alignment = MSI.getDestAlign().valueOrOne(); 5739 bool isVol = MSI.isVolatile(); 5740 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5741 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5742 SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC, 5743 MachinePointerInfo(I.getArgOperand(0))); 5744 updateDAGForMaybeTailCall(MS); 5745 return; 5746 } 5747 case Intrinsic::memmove: { 5748 const auto &MMI = cast<MemMoveInst>(I); 5749 SDValue Op1 = getValue(I.getArgOperand(0)); 5750 SDValue Op2 = getValue(I.getArgOperand(1)); 5751 SDValue Op3 = getValue(I.getArgOperand(2)); 5752 // @llvm.memmove defines 0 and 1 to both mean no alignment. 5753 Align DstAlign = MMI.getDestAlign().valueOrOne(); 5754 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 5755 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5756 bool isVol = MMI.isVolatile(); 5757 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5758 // FIXME: Support passing different dest/src alignments to the memmove DAG 5759 // node. 5760 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5761 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5762 isTC, MachinePointerInfo(I.getArgOperand(0)), 5763 MachinePointerInfo(I.getArgOperand(1))); 5764 updateDAGForMaybeTailCall(MM); 5765 return; 5766 } 5767 case Intrinsic::memcpy_element_unordered_atomic: { 5768 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 5769 SDValue Dst = getValue(MI.getRawDest()); 5770 SDValue Src = getValue(MI.getRawSource()); 5771 SDValue Length = getValue(MI.getLength()); 5772 5773 unsigned DstAlign = MI.getDestAlignment(); 5774 unsigned SrcAlign = MI.getSourceAlignment(); 5775 Type *LengthTy = MI.getLength()->getType(); 5776 unsigned ElemSz = MI.getElementSizeInBytes(); 5777 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5778 SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src, 5779 SrcAlign, Length, LengthTy, ElemSz, isTC, 5780 MachinePointerInfo(MI.getRawDest()), 5781 MachinePointerInfo(MI.getRawSource())); 5782 updateDAGForMaybeTailCall(MC); 5783 return; 5784 } 5785 case Intrinsic::memmove_element_unordered_atomic: { 5786 auto &MI = cast<AtomicMemMoveInst>(I); 5787 SDValue Dst = getValue(MI.getRawDest()); 5788 SDValue Src = getValue(MI.getRawSource()); 5789 SDValue Length = getValue(MI.getLength()); 5790 5791 unsigned DstAlign = MI.getDestAlignment(); 5792 unsigned SrcAlign = MI.getSourceAlignment(); 5793 Type *LengthTy = MI.getLength()->getType(); 5794 unsigned ElemSz = MI.getElementSizeInBytes(); 5795 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5796 SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src, 5797 SrcAlign, Length, LengthTy, ElemSz, isTC, 5798 MachinePointerInfo(MI.getRawDest()), 5799 MachinePointerInfo(MI.getRawSource())); 5800 updateDAGForMaybeTailCall(MC); 5801 return; 5802 } 5803 case Intrinsic::memset_element_unordered_atomic: { 5804 auto &MI = cast<AtomicMemSetInst>(I); 5805 SDValue Dst = getValue(MI.getRawDest()); 5806 SDValue Val = getValue(MI.getValue()); 5807 SDValue Length = getValue(MI.getLength()); 5808 5809 unsigned DstAlign = MI.getDestAlignment(); 5810 Type *LengthTy = MI.getLength()->getType(); 5811 unsigned ElemSz = MI.getElementSizeInBytes(); 5812 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 5813 SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length, 5814 LengthTy, ElemSz, isTC, 5815 MachinePointerInfo(MI.getRawDest())); 5816 updateDAGForMaybeTailCall(MC); 5817 return; 5818 } 5819 case Intrinsic::dbg_addr: 5820 case Intrinsic::dbg_declare: { 5821 const auto &DI = cast<DbgVariableIntrinsic>(I); 5822 DILocalVariable *Variable = DI.getVariable(); 5823 DIExpression *Expression = DI.getExpression(); 5824 dropDanglingDebugInfo(Variable, Expression); 5825 assert(Variable && "Missing variable"); 5826 LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI 5827 << "\n"); 5828 // Check if address has undef value. 5829 const Value *Address = DI.getVariableLocation(); 5830 if (!Address || isa<UndefValue>(Address) || 5831 (Address->use_empty() && !isa<Argument>(Address))) { 5832 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5833 << " (bad/undef/unused-arg address)\n"); 5834 return; 5835 } 5836 5837 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 5838 5839 // Check if this variable can be described by a frame index, typically 5840 // either as a static alloca or a byval parameter. 5841 int FI = std::numeric_limits<int>::max(); 5842 if (const auto *AI = 5843 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 5844 if (AI->isStaticAlloca()) { 5845 auto I = FuncInfo.StaticAllocaMap.find(AI); 5846 if (I != FuncInfo.StaticAllocaMap.end()) 5847 FI = I->second; 5848 } 5849 } else if (const auto *Arg = dyn_cast<Argument>( 5850 Address->stripInBoundsConstantOffsets())) { 5851 FI = FuncInfo.getArgumentFrameIndex(Arg); 5852 } 5853 5854 // llvm.dbg.addr is control dependent and always generates indirect 5855 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 5856 // the MachineFunction variable table. 5857 if (FI != std::numeric_limits<int>::max()) { 5858 if (Intrinsic == Intrinsic::dbg_addr) { 5859 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 5860 Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder); 5861 DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter); 5862 } else { 5863 LLVM_DEBUG(dbgs() << "Skipping " << DI 5864 << " (variable info stashed in MF side table)\n"); 5865 } 5866 return; 5867 } 5868 5869 SDValue &N = NodeMap[Address]; 5870 if (!N.getNode() && isa<Argument>(Address)) 5871 // Check unused arguments map. 5872 N = UnusedArgNodeMap[Address]; 5873 SDDbgValue *SDV; 5874 if (N.getNode()) { 5875 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 5876 Address = BCI->getOperand(0); 5877 // Parameters are handled specially. 5878 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 5879 if (isParameter && FINode) { 5880 // Byval parameter. We have a frame index at this point. 5881 SDV = 5882 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 5883 /*IsIndirect*/ true, dl, SDNodeOrder); 5884 } else if (isa<Argument>(Address)) { 5885 // Address is an argument, so try to emit its dbg value using 5886 // virtual register info from the FuncInfo.ValueMap. 5887 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N); 5888 return; 5889 } else { 5890 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 5891 true, dl, SDNodeOrder); 5892 } 5893 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 5894 } else { 5895 // If Address is an argument then try to emit its dbg value using 5896 // virtual register info from the FuncInfo.ValueMap. 5897 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, 5898 N)) { 5899 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5900 << " (could not emit func-arg dbg_value)\n"); 5901 } 5902 } 5903 return; 5904 } 5905 case Intrinsic::dbg_label: { 5906 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 5907 DILabel *Label = DI.getLabel(); 5908 assert(Label && "Missing label"); 5909 5910 SDDbgLabel *SDV; 5911 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 5912 DAG.AddDbgLabel(SDV); 5913 return; 5914 } 5915 case Intrinsic::dbg_value: { 5916 const DbgValueInst &DI = cast<DbgValueInst>(I); 5917 assert(DI.getVariable() && "Missing variable"); 5918 5919 DILocalVariable *Variable = DI.getVariable(); 5920 DIExpression *Expression = DI.getExpression(); 5921 dropDanglingDebugInfo(Variable, Expression); 5922 const Value *V = DI.getValue(); 5923 if (!V) 5924 return; 5925 5926 if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(), 5927 SDNodeOrder)) 5928 return; 5929 5930 // TODO: Dangling debug info will eventually either be resolved or produce 5931 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 5932 // between the original dbg.value location and its resolved DBG_VALUE, which 5933 // we should ideally fill with an extra Undef DBG_VALUE. 5934 5935 DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder); 5936 return; 5937 } 5938 5939 case Intrinsic::eh_typeid_for: { 5940 // Find the type id for the given typeinfo. 5941 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 5942 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 5943 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 5944 setValue(&I, Res); 5945 return; 5946 } 5947 5948 case Intrinsic::eh_return_i32: 5949 case Intrinsic::eh_return_i64: 5950 DAG.getMachineFunction().setCallsEHReturn(true); 5951 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 5952 MVT::Other, 5953 getControlRoot(), 5954 getValue(I.getArgOperand(0)), 5955 getValue(I.getArgOperand(1)))); 5956 return; 5957 case Intrinsic::eh_unwind_init: 5958 DAG.getMachineFunction().setCallsUnwindInit(true); 5959 return; 5960 case Intrinsic::eh_dwarf_cfa: 5961 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 5962 TLI.getPointerTy(DAG.getDataLayout()), 5963 getValue(I.getArgOperand(0)))); 5964 return; 5965 case Intrinsic::eh_sjlj_callsite: { 5966 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5967 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 5968 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 5969 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 5970 5971 MMI.setCurrentCallSite(CI->getZExtValue()); 5972 return; 5973 } 5974 case Intrinsic::eh_sjlj_functioncontext: { 5975 // Get and store the index of the function context. 5976 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 5977 AllocaInst *FnCtx = 5978 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 5979 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 5980 MFI.setFunctionContextIndex(FI); 5981 return; 5982 } 5983 case Intrinsic::eh_sjlj_setjmp: { 5984 SDValue Ops[2]; 5985 Ops[0] = getRoot(); 5986 Ops[1] = getValue(I.getArgOperand(0)); 5987 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 5988 DAG.getVTList(MVT::i32, MVT::Other), Ops); 5989 setValue(&I, Op.getValue(0)); 5990 DAG.setRoot(Op.getValue(1)); 5991 return; 5992 } 5993 case Intrinsic::eh_sjlj_longjmp: 5994 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 5995 getRoot(), getValue(I.getArgOperand(0)))); 5996 return; 5997 case Intrinsic::eh_sjlj_setup_dispatch: 5998 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 5999 getRoot())); 6000 return; 6001 case Intrinsic::masked_gather: 6002 visitMaskedGather(I); 6003 return; 6004 case Intrinsic::masked_load: 6005 visitMaskedLoad(I); 6006 return; 6007 case Intrinsic::masked_scatter: 6008 visitMaskedScatter(I); 6009 return; 6010 case Intrinsic::masked_store: 6011 visitMaskedStore(I); 6012 return; 6013 case Intrinsic::masked_expandload: 6014 visitMaskedLoad(I, true /* IsExpanding */); 6015 return; 6016 case Intrinsic::masked_compressstore: 6017 visitMaskedStore(I, true /* IsCompressing */); 6018 return; 6019 case Intrinsic::powi: 6020 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6021 getValue(I.getArgOperand(1)), DAG)); 6022 return; 6023 case Intrinsic::log: 6024 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6025 return; 6026 case Intrinsic::log2: 6027 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6028 return; 6029 case Intrinsic::log10: 6030 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6031 return; 6032 case Intrinsic::exp: 6033 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6034 return; 6035 case Intrinsic::exp2: 6036 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6037 return; 6038 case Intrinsic::pow: 6039 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6040 getValue(I.getArgOperand(1)), DAG, TLI)); 6041 return; 6042 case Intrinsic::sqrt: 6043 case Intrinsic::fabs: 6044 case Intrinsic::sin: 6045 case Intrinsic::cos: 6046 case Intrinsic::floor: 6047 case Intrinsic::ceil: 6048 case Intrinsic::trunc: 6049 case Intrinsic::rint: 6050 case Intrinsic::nearbyint: 6051 case Intrinsic::round: 6052 case Intrinsic::canonicalize: { 6053 unsigned Opcode; 6054 switch (Intrinsic) { 6055 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6056 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6057 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6058 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6059 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6060 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6061 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6062 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6063 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6064 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6065 case Intrinsic::round: Opcode = ISD::FROUND; break; 6066 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6067 } 6068 6069 setValue(&I, DAG.getNode(Opcode, sdl, 6070 getValue(I.getArgOperand(0)).getValueType(), 6071 getValue(I.getArgOperand(0)))); 6072 return; 6073 } 6074 case Intrinsic::lround: 6075 case Intrinsic::llround: 6076 case Intrinsic::lrint: 6077 case Intrinsic::llrint: { 6078 unsigned Opcode; 6079 switch (Intrinsic) { 6080 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6081 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6082 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6083 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6084 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6085 } 6086 6087 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6088 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6089 getValue(I.getArgOperand(0)))); 6090 return; 6091 } 6092 case Intrinsic::minnum: 6093 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6094 getValue(I.getArgOperand(0)).getValueType(), 6095 getValue(I.getArgOperand(0)), 6096 getValue(I.getArgOperand(1)))); 6097 return; 6098 case Intrinsic::maxnum: 6099 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6100 getValue(I.getArgOperand(0)).getValueType(), 6101 getValue(I.getArgOperand(0)), 6102 getValue(I.getArgOperand(1)))); 6103 return; 6104 case Intrinsic::minimum: 6105 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6106 getValue(I.getArgOperand(0)).getValueType(), 6107 getValue(I.getArgOperand(0)), 6108 getValue(I.getArgOperand(1)))); 6109 return; 6110 case Intrinsic::maximum: 6111 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6112 getValue(I.getArgOperand(0)).getValueType(), 6113 getValue(I.getArgOperand(0)), 6114 getValue(I.getArgOperand(1)))); 6115 return; 6116 case Intrinsic::copysign: 6117 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6118 getValue(I.getArgOperand(0)).getValueType(), 6119 getValue(I.getArgOperand(0)), 6120 getValue(I.getArgOperand(1)))); 6121 return; 6122 case Intrinsic::fma: 6123 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6124 getValue(I.getArgOperand(0)).getValueType(), 6125 getValue(I.getArgOperand(0)), 6126 getValue(I.getArgOperand(1)), 6127 getValue(I.getArgOperand(2)))); 6128 return; 6129 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6130 case Intrinsic::INTRINSIC: 6131 #include "llvm/IR/ConstrainedOps.def" 6132 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6133 return; 6134 case Intrinsic::fmuladd: { 6135 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6136 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6137 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6138 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6139 getValue(I.getArgOperand(0)).getValueType(), 6140 getValue(I.getArgOperand(0)), 6141 getValue(I.getArgOperand(1)), 6142 getValue(I.getArgOperand(2)))); 6143 } else { 6144 // TODO: Intrinsic calls should have fast-math-flags. 6145 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 6146 getValue(I.getArgOperand(0)).getValueType(), 6147 getValue(I.getArgOperand(0)), 6148 getValue(I.getArgOperand(1))); 6149 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6150 getValue(I.getArgOperand(0)).getValueType(), 6151 Mul, 6152 getValue(I.getArgOperand(2))); 6153 setValue(&I, Add); 6154 } 6155 return; 6156 } 6157 case Intrinsic::convert_to_fp16: 6158 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6159 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6160 getValue(I.getArgOperand(0)), 6161 DAG.getTargetConstant(0, sdl, 6162 MVT::i32)))); 6163 return; 6164 case Intrinsic::convert_from_fp16: 6165 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6166 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6167 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6168 getValue(I.getArgOperand(0))))); 6169 return; 6170 case Intrinsic::pcmarker: { 6171 SDValue Tmp = getValue(I.getArgOperand(0)); 6172 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6173 return; 6174 } 6175 case Intrinsic::readcyclecounter: { 6176 SDValue Op = getRoot(); 6177 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6178 DAG.getVTList(MVT::i64, MVT::Other), Op); 6179 setValue(&I, Res); 6180 DAG.setRoot(Res.getValue(1)); 6181 return; 6182 } 6183 case Intrinsic::bitreverse: 6184 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6185 getValue(I.getArgOperand(0)).getValueType(), 6186 getValue(I.getArgOperand(0)))); 6187 return; 6188 case Intrinsic::bswap: 6189 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6190 getValue(I.getArgOperand(0)).getValueType(), 6191 getValue(I.getArgOperand(0)))); 6192 return; 6193 case Intrinsic::cttz: { 6194 SDValue Arg = getValue(I.getArgOperand(0)); 6195 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6196 EVT Ty = Arg.getValueType(); 6197 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6198 sdl, Ty, Arg)); 6199 return; 6200 } 6201 case Intrinsic::ctlz: { 6202 SDValue Arg = getValue(I.getArgOperand(0)); 6203 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6204 EVT Ty = Arg.getValueType(); 6205 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6206 sdl, Ty, Arg)); 6207 return; 6208 } 6209 case Intrinsic::ctpop: { 6210 SDValue Arg = getValue(I.getArgOperand(0)); 6211 EVT Ty = Arg.getValueType(); 6212 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6213 return; 6214 } 6215 case Intrinsic::fshl: 6216 case Intrinsic::fshr: { 6217 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6218 SDValue X = getValue(I.getArgOperand(0)); 6219 SDValue Y = getValue(I.getArgOperand(1)); 6220 SDValue Z = getValue(I.getArgOperand(2)); 6221 EVT VT = X.getValueType(); 6222 SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT); 6223 SDValue Zero = DAG.getConstant(0, sdl, VT); 6224 SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC); 6225 6226 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6227 if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) { 6228 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6229 return; 6230 } 6231 6232 // When X == Y, this is rotate. If the data type has a power-of-2 size, we 6233 // avoid the select that is necessary in the general case to filter out 6234 // the 0-shift possibility that leads to UB. 6235 if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) { 6236 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6237 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6238 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6239 return; 6240 } 6241 6242 // Some targets only rotate one way. Try the opposite direction. 6243 RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL; 6244 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6245 // Negate the shift amount because it is safe to ignore the high bits. 6246 SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6247 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt)); 6248 return; 6249 } 6250 6251 // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW)) 6252 // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW)) 6253 SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6254 SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC); 6255 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt); 6256 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt); 6257 setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY)); 6258 return; 6259 } 6260 6261 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 6262 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 6263 SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt); 6264 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt); 6265 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6266 SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY); 6267 6268 // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth, 6269 // and that is undefined. We must compare and select to avoid UB. 6270 EVT CCVT = MVT::i1; 6271 if (VT.isVector()) 6272 CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements()); 6273 6274 // For fshl, 0-shift returns the 1st arg (X). 6275 // For fshr, 0-shift returns the 2nd arg (Y). 6276 SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ); 6277 setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or)); 6278 return; 6279 } 6280 case Intrinsic::sadd_sat: { 6281 SDValue Op1 = getValue(I.getArgOperand(0)); 6282 SDValue Op2 = getValue(I.getArgOperand(1)); 6283 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6284 return; 6285 } 6286 case Intrinsic::uadd_sat: { 6287 SDValue Op1 = getValue(I.getArgOperand(0)); 6288 SDValue Op2 = getValue(I.getArgOperand(1)); 6289 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6290 return; 6291 } 6292 case Intrinsic::ssub_sat: { 6293 SDValue Op1 = getValue(I.getArgOperand(0)); 6294 SDValue Op2 = getValue(I.getArgOperand(1)); 6295 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6296 return; 6297 } 6298 case Intrinsic::usub_sat: { 6299 SDValue Op1 = getValue(I.getArgOperand(0)); 6300 SDValue Op2 = getValue(I.getArgOperand(1)); 6301 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6302 return; 6303 } 6304 case Intrinsic::smul_fix: 6305 case Intrinsic::umul_fix: 6306 case Intrinsic::smul_fix_sat: 6307 case Intrinsic::umul_fix_sat: { 6308 SDValue Op1 = getValue(I.getArgOperand(0)); 6309 SDValue Op2 = getValue(I.getArgOperand(1)); 6310 SDValue Op3 = getValue(I.getArgOperand(2)); 6311 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6312 Op1.getValueType(), Op1, Op2, Op3)); 6313 return; 6314 } 6315 case Intrinsic::sdiv_fix: 6316 case Intrinsic::udiv_fix: 6317 case Intrinsic::sdiv_fix_sat: 6318 case Intrinsic::udiv_fix_sat: { 6319 SDValue Op1 = getValue(I.getArgOperand(0)); 6320 SDValue Op2 = getValue(I.getArgOperand(1)); 6321 SDValue Op3 = getValue(I.getArgOperand(2)); 6322 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6323 Op1, Op2, Op3, DAG, TLI)); 6324 return; 6325 } 6326 case Intrinsic::stacksave: { 6327 SDValue Op = getRoot(); 6328 Res = DAG.getNode( 6329 ISD::STACKSAVE, sdl, 6330 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 6331 setValue(&I, Res); 6332 DAG.setRoot(Res.getValue(1)); 6333 return; 6334 } 6335 case Intrinsic::stackrestore: 6336 Res = getValue(I.getArgOperand(0)); 6337 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6338 return; 6339 case Intrinsic::get_dynamic_area_offset: { 6340 SDValue Op = getRoot(); 6341 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6342 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6343 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6344 // target. 6345 if (PtrTy.getSizeInBits() < ResTy.getSizeInBits()) 6346 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6347 " intrinsic!"); 6348 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6349 Op); 6350 DAG.setRoot(Op); 6351 setValue(&I, Res); 6352 return; 6353 } 6354 case Intrinsic::stackguard: { 6355 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6356 MachineFunction &MF = DAG.getMachineFunction(); 6357 const Module &M = *MF.getFunction().getParent(); 6358 SDValue Chain = getRoot(); 6359 if (TLI.useLoadStackGuardNode()) { 6360 Res = getLoadStackGuard(DAG, sdl, Chain); 6361 } else { 6362 const Value *Global = TLI.getSDagStackGuard(M); 6363 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 6364 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6365 MachinePointerInfo(Global, 0), Align, 6366 MachineMemOperand::MOVolatile); 6367 } 6368 if (TLI.useStackGuardXorFP()) 6369 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6370 DAG.setRoot(Chain); 6371 setValue(&I, Res); 6372 return; 6373 } 6374 case Intrinsic::stackprotector: { 6375 // Emit code into the DAG to store the stack guard onto the stack. 6376 MachineFunction &MF = DAG.getMachineFunction(); 6377 MachineFrameInfo &MFI = MF.getFrameInfo(); 6378 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 6379 SDValue Src, Chain = getRoot(); 6380 6381 if (TLI.useLoadStackGuardNode()) 6382 Src = getLoadStackGuard(DAG, sdl, Chain); 6383 else 6384 Src = getValue(I.getArgOperand(0)); // The guard's value. 6385 6386 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6387 6388 int FI = FuncInfo.StaticAllocaMap[Slot]; 6389 MFI.setStackProtectorIndex(FI); 6390 6391 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6392 6393 // Store the stack protector onto the stack. 6394 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 6395 DAG.getMachineFunction(), FI), 6396 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 6397 setValue(&I, Res); 6398 DAG.setRoot(Res); 6399 return; 6400 } 6401 case Intrinsic::objectsize: 6402 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 6403 6404 case Intrinsic::is_constant: 6405 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 6406 6407 case Intrinsic::annotation: 6408 case Intrinsic::ptr_annotation: 6409 case Intrinsic::launder_invariant_group: 6410 case Intrinsic::strip_invariant_group: 6411 // Drop the intrinsic, but forward the value 6412 setValue(&I, getValue(I.getOperand(0))); 6413 return; 6414 case Intrinsic::assume: 6415 case Intrinsic::var_annotation: 6416 case Intrinsic::sideeffect: 6417 // Discard annotate attributes, assumptions, and artificial side-effects. 6418 return; 6419 6420 case Intrinsic::codeview_annotation: { 6421 // Emit a label associated with this metadata. 6422 MachineFunction &MF = DAG.getMachineFunction(); 6423 MCSymbol *Label = 6424 MF.getMMI().getContext().createTempSymbol("annotation", true); 6425 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6426 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6427 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6428 DAG.setRoot(Res); 6429 return; 6430 } 6431 6432 case Intrinsic::init_trampoline: { 6433 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6434 6435 SDValue Ops[6]; 6436 Ops[0] = getRoot(); 6437 Ops[1] = getValue(I.getArgOperand(0)); 6438 Ops[2] = getValue(I.getArgOperand(1)); 6439 Ops[3] = getValue(I.getArgOperand(2)); 6440 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6441 Ops[5] = DAG.getSrcValue(F); 6442 6443 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6444 6445 DAG.setRoot(Res); 6446 return; 6447 } 6448 case Intrinsic::adjust_trampoline: 6449 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6450 TLI.getPointerTy(DAG.getDataLayout()), 6451 getValue(I.getArgOperand(0)))); 6452 return; 6453 case Intrinsic::gcroot: { 6454 assert(DAG.getMachineFunction().getFunction().hasGC() && 6455 "only valid in functions with gc specified, enforced by Verifier"); 6456 assert(GFI && "implied by previous"); 6457 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6458 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6459 6460 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6461 GFI->addStackRoot(FI->getIndex(), TypeMap); 6462 return; 6463 } 6464 case Intrinsic::gcread: 6465 case Intrinsic::gcwrite: 6466 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6467 case Intrinsic::flt_rounds: 6468 Res = DAG.getNode(ISD::FLT_ROUNDS_, sdl, {MVT::i32, MVT::Other}, getRoot()); 6469 setValue(&I, Res); 6470 DAG.setRoot(Res.getValue(1)); 6471 return; 6472 6473 case Intrinsic::expect: 6474 // Just replace __builtin_expect(exp, c) with EXP. 6475 setValue(&I, getValue(I.getArgOperand(0))); 6476 return; 6477 6478 case Intrinsic::debugtrap: 6479 case Intrinsic::trap: { 6480 StringRef TrapFuncName = 6481 I.getAttributes() 6482 .getAttribute(AttributeList::FunctionIndex, "trap-func-name") 6483 .getValueAsString(); 6484 if (TrapFuncName.empty()) { 6485 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 6486 ISD::TRAP : ISD::DEBUGTRAP; 6487 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 6488 return; 6489 } 6490 TargetLowering::ArgListTy Args; 6491 6492 TargetLowering::CallLoweringInfo CLI(DAG); 6493 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6494 CallingConv::C, I.getType(), 6495 DAG.getExternalSymbol(TrapFuncName.data(), 6496 TLI.getPointerTy(DAG.getDataLayout())), 6497 std::move(Args)); 6498 6499 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6500 DAG.setRoot(Result.second); 6501 return; 6502 } 6503 6504 case Intrinsic::uadd_with_overflow: 6505 case Intrinsic::sadd_with_overflow: 6506 case Intrinsic::usub_with_overflow: 6507 case Intrinsic::ssub_with_overflow: 6508 case Intrinsic::umul_with_overflow: 6509 case Intrinsic::smul_with_overflow: { 6510 ISD::NodeType Op; 6511 switch (Intrinsic) { 6512 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6513 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6514 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6515 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6516 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6517 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6518 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6519 } 6520 SDValue Op1 = getValue(I.getArgOperand(0)); 6521 SDValue Op2 = getValue(I.getArgOperand(1)); 6522 6523 EVT ResultVT = Op1.getValueType(); 6524 EVT OverflowVT = MVT::i1; 6525 if (ResultVT.isVector()) 6526 OverflowVT = EVT::getVectorVT( 6527 *Context, OverflowVT, ResultVT.getVectorNumElements()); 6528 6529 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6530 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6531 return; 6532 } 6533 case Intrinsic::prefetch: { 6534 SDValue Ops[5]; 6535 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6536 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6537 Ops[0] = DAG.getRoot(); 6538 Ops[1] = getValue(I.getArgOperand(0)); 6539 Ops[2] = getValue(I.getArgOperand(1)); 6540 Ops[3] = getValue(I.getArgOperand(2)); 6541 Ops[4] = getValue(I.getArgOperand(3)); 6542 SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 6543 DAG.getVTList(MVT::Other), Ops, 6544 EVT::getIntegerVT(*Context, 8), 6545 MachinePointerInfo(I.getArgOperand(0)), 6546 0, /* align */ 6547 Flags); 6548 6549 // Chain the prefetch in parallell with any pending loads, to stay out of 6550 // the way of later optimizations. 6551 PendingLoads.push_back(Result); 6552 Result = getRoot(); 6553 DAG.setRoot(Result); 6554 return; 6555 } 6556 case Intrinsic::lifetime_start: 6557 case Intrinsic::lifetime_end: { 6558 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6559 // Stack coloring is not enabled in O0, discard region information. 6560 if (TM.getOptLevel() == CodeGenOpt::None) 6561 return; 6562 6563 const int64_t ObjectSize = 6564 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6565 Value *const ObjectPtr = I.getArgOperand(1); 6566 SmallVector<const Value *, 4> Allocas; 6567 GetUnderlyingObjects(ObjectPtr, Allocas, *DL); 6568 6569 for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(), 6570 E = Allocas.end(); Object != E; ++Object) { 6571 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 6572 6573 // Could not find an Alloca. 6574 if (!LifetimeObject) 6575 continue; 6576 6577 // First check that the Alloca is static, otherwise it won't have a 6578 // valid frame index. 6579 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6580 if (SI == FuncInfo.StaticAllocaMap.end()) 6581 return; 6582 6583 const int FrameIndex = SI->second; 6584 int64_t Offset; 6585 if (GetPointerBaseWithConstantOffset( 6586 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6587 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6588 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6589 Offset); 6590 DAG.setRoot(Res); 6591 } 6592 return; 6593 } 6594 case Intrinsic::invariant_start: 6595 // Discard region information. 6596 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 6597 return; 6598 case Intrinsic::invariant_end: 6599 // Discard region information. 6600 return; 6601 case Intrinsic::clear_cache: 6602 /// FunctionName may be null. 6603 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6604 lowerCallToExternalSymbol(I, FunctionName); 6605 return; 6606 case Intrinsic::donothing: 6607 // ignore 6608 return; 6609 case Intrinsic::experimental_stackmap: 6610 visitStackmap(I); 6611 return; 6612 case Intrinsic::experimental_patchpoint_void: 6613 case Intrinsic::experimental_patchpoint_i64: 6614 visitPatchpoint(&I); 6615 return; 6616 case Intrinsic::experimental_gc_statepoint: 6617 LowerStatepoint(ImmutableStatepoint(&I)); 6618 return; 6619 case Intrinsic::experimental_gc_result: 6620 visitGCResult(cast<GCResultInst>(I)); 6621 return; 6622 case Intrinsic::experimental_gc_relocate: 6623 visitGCRelocate(cast<GCRelocateInst>(I)); 6624 return; 6625 case Intrinsic::instrprof_increment: 6626 llvm_unreachable("instrprof failed to lower an increment"); 6627 case Intrinsic::instrprof_value_profile: 6628 llvm_unreachable("instrprof failed to lower a value profiling call"); 6629 case Intrinsic::localescape: { 6630 MachineFunction &MF = DAG.getMachineFunction(); 6631 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6632 6633 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 6634 // is the same on all targets. 6635 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 6636 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 6637 if (isa<ConstantPointerNull>(Arg)) 6638 continue; // Skip null pointers. They represent a hole in index space. 6639 AllocaInst *Slot = cast<AllocaInst>(Arg); 6640 assert(FuncInfo.StaticAllocaMap.count(Slot) && 6641 "can only escape static allocas"); 6642 int FI = FuncInfo.StaticAllocaMap[Slot]; 6643 MCSymbol *FrameAllocSym = 6644 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6645 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 6646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 6647 TII->get(TargetOpcode::LOCAL_ESCAPE)) 6648 .addSym(FrameAllocSym) 6649 .addFrameIndex(FI); 6650 } 6651 6652 return; 6653 } 6654 6655 case Intrinsic::localrecover: { 6656 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 6657 MachineFunction &MF = DAG.getMachineFunction(); 6658 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 6659 6660 // Get the symbol that defines the frame offset. 6661 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 6662 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 6663 unsigned IdxVal = 6664 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 6665 MCSymbol *FrameAllocSym = 6666 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6667 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 6668 6669 // Create a MCSymbol for the label to avoid any target lowering 6670 // that would make this PC relative. 6671 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 6672 SDValue OffsetVal = 6673 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 6674 6675 // Add the offset to the FP. 6676 Value *FP = I.getArgOperand(1); 6677 SDValue FPVal = getValue(FP); 6678 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 6679 setValue(&I, Add); 6680 6681 return; 6682 } 6683 6684 case Intrinsic::eh_exceptionpointer: 6685 case Intrinsic::eh_exceptioncode: { 6686 // Get the exception pointer vreg, copy from it, and resize it to fit. 6687 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 6688 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 6689 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 6690 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 6691 SDValue N = 6692 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 6693 if (Intrinsic == Intrinsic::eh_exceptioncode) 6694 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 6695 setValue(&I, N); 6696 return; 6697 } 6698 case Intrinsic::xray_customevent: { 6699 // Here we want to make sure that the intrinsic behaves as if it has a 6700 // specific calling convention, and only for x86_64. 6701 // FIXME: Support other platforms later. 6702 const auto &Triple = DAG.getTarget().getTargetTriple(); 6703 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6704 return; 6705 6706 SDLoc DL = getCurSDLoc(); 6707 SmallVector<SDValue, 8> Ops; 6708 6709 // We want to say that we always want the arguments in registers. 6710 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 6711 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 6712 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6713 SDValue Chain = getRoot(); 6714 Ops.push_back(LogEntryVal); 6715 Ops.push_back(StrSizeVal); 6716 Ops.push_back(Chain); 6717 6718 // We need to enforce the calling convention for the callsite, so that 6719 // argument ordering is enforced correctly, and that register allocation can 6720 // see that some registers may be assumed clobbered and have to preserve 6721 // them across calls to the intrinsic. 6722 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 6723 DL, NodeTys, Ops); 6724 SDValue patchableNode = SDValue(MN, 0); 6725 DAG.setRoot(patchableNode); 6726 setValue(&I, patchableNode); 6727 return; 6728 } 6729 case Intrinsic::xray_typedevent: { 6730 // Here we want to make sure that the intrinsic behaves as if it has a 6731 // specific calling convention, and only for x86_64. 6732 // FIXME: Support other platforms later. 6733 const auto &Triple = DAG.getTarget().getTargetTriple(); 6734 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6735 return; 6736 6737 SDLoc DL = getCurSDLoc(); 6738 SmallVector<SDValue, 8> Ops; 6739 6740 // We want to say that we always want the arguments in registers. 6741 // It's unclear to me how manipulating the selection DAG here forces callers 6742 // to provide arguments in registers instead of on the stack. 6743 SDValue LogTypeId = getValue(I.getArgOperand(0)); 6744 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 6745 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 6746 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6747 SDValue Chain = getRoot(); 6748 Ops.push_back(LogTypeId); 6749 Ops.push_back(LogEntryVal); 6750 Ops.push_back(StrSizeVal); 6751 Ops.push_back(Chain); 6752 6753 // We need to enforce the calling convention for the callsite, so that 6754 // argument ordering is enforced correctly, and that register allocation can 6755 // see that some registers may be assumed clobbered and have to preserve 6756 // them across calls to the intrinsic. 6757 MachineSDNode *MN = DAG.getMachineNode( 6758 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops); 6759 SDValue patchableNode = SDValue(MN, 0); 6760 DAG.setRoot(patchableNode); 6761 setValue(&I, patchableNode); 6762 return; 6763 } 6764 case Intrinsic::experimental_deoptimize: 6765 LowerDeoptimizeCall(&I); 6766 return; 6767 6768 case Intrinsic::experimental_vector_reduce_v2_fadd: 6769 case Intrinsic::experimental_vector_reduce_v2_fmul: 6770 case Intrinsic::experimental_vector_reduce_add: 6771 case Intrinsic::experimental_vector_reduce_mul: 6772 case Intrinsic::experimental_vector_reduce_and: 6773 case Intrinsic::experimental_vector_reduce_or: 6774 case Intrinsic::experimental_vector_reduce_xor: 6775 case Intrinsic::experimental_vector_reduce_smax: 6776 case Intrinsic::experimental_vector_reduce_smin: 6777 case Intrinsic::experimental_vector_reduce_umax: 6778 case Intrinsic::experimental_vector_reduce_umin: 6779 case Intrinsic::experimental_vector_reduce_fmax: 6780 case Intrinsic::experimental_vector_reduce_fmin: 6781 visitVectorReduce(I, Intrinsic); 6782 return; 6783 6784 case Intrinsic::icall_branch_funnel: { 6785 SmallVector<SDValue, 16> Ops; 6786 Ops.push_back(getValue(I.getArgOperand(0))); 6787 6788 int64_t Offset; 6789 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6790 I.getArgOperand(1), Offset, DAG.getDataLayout())); 6791 if (!Base) 6792 report_fatal_error( 6793 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6794 Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0)); 6795 6796 struct BranchFunnelTarget { 6797 int64_t Offset; 6798 SDValue Target; 6799 }; 6800 SmallVector<BranchFunnelTarget, 8> Targets; 6801 6802 for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) { 6803 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6804 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 6805 if (ElemBase != Base) 6806 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 6807 "to the same GlobalValue"); 6808 6809 SDValue Val = getValue(I.getArgOperand(Op + 1)); 6810 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 6811 if (!GA) 6812 report_fatal_error( 6813 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6814 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 6815 GA->getGlobal(), getCurSDLoc(), 6816 Val.getValueType(), GA->getOffset())}); 6817 } 6818 llvm::sort(Targets, 6819 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 6820 return T1.Offset < T2.Offset; 6821 }); 6822 6823 for (auto &T : Targets) { 6824 Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32)); 6825 Ops.push_back(T.Target); 6826 } 6827 6828 Ops.push_back(DAG.getRoot()); // Chain 6829 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, 6830 getCurSDLoc(), MVT::Other, Ops), 6831 0); 6832 DAG.setRoot(N); 6833 setValue(&I, N); 6834 HasTailCall = true; 6835 return; 6836 } 6837 6838 case Intrinsic::wasm_landingpad_index: 6839 // Information this intrinsic contained has been transferred to 6840 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 6841 // delete it now. 6842 return; 6843 6844 case Intrinsic::aarch64_settag: 6845 case Intrinsic::aarch64_settag_zero: { 6846 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6847 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 6848 SDValue Val = TSI.EmitTargetCodeForSetTag( 6849 DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)), 6850 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 6851 ZeroMemory); 6852 DAG.setRoot(Val); 6853 setValue(&I, Val); 6854 return; 6855 } 6856 case Intrinsic::ptrmask: { 6857 SDValue Ptr = getValue(I.getOperand(0)); 6858 SDValue Const = getValue(I.getOperand(1)); 6859 6860 EVT DestVT = 6861 EVT(DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6862 6863 setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), DestVT, Ptr, 6864 DAG.getZExtOrTrunc(Const, getCurSDLoc(), DestVT))); 6865 return; 6866 } 6867 } 6868 } 6869 6870 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 6871 const ConstrainedFPIntrinsic &FPI) { 6872 SDLoc sdl = getCurSDLoc(); 6873 6874 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6875 SmallVector<EVT, 4> ValueVTs; 6876 ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs); 6877 ValueVTs.push_back(MVT::Other); // Out chain 6878 6879 // We do not need to serialize constrained FP intrinsics against 6880 // each other or against (nonvolatile) loads, so they can be 6881 // chained like loads. 6882 SDValue Chain = DAG.getRoot(); 6883 SmallVector<SDValue, 4> Opers; 6884 Opers.push_back(Chain); 6885 if (FPI.isUnaryOp()) { 6886 Opers.push_back(getValue(FPI.getArgOperand(0))); 6887 } else if (FPI.isTernaryOp()) { 6888 Opers.push_back(getValue(FPI.getArgOperand(0))); 6889 Opers.push_back(getValue(FPI.getArgOperand(1))); 6890 Opers.push_back(getValue(FPI.getArgOperand(2))); 6891 } else { 6892 Opers.push_back(getValue(FPI.getArgOperand(0))); 6893 Opers.push_back(getValue(FPI.getArgOperand(1))); 6894 } 6895 6896 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 6897 assert(Result.getNode()->getNumValues() == 2); 6898 6899 // Push node to the appropriate list so that future instructions can be 6900 // chained up correctly. 6901 SDValue OutChain = Result.getValue(1); 6902 switch (EB) { 6903 case fp::ExceptionBehavior::ebIgnore: 6904 // The only reason why ebIgnore nodes still need to be chained is that 6905 // they might depend on the current rounding mode, and therefore must 6906 // not be moved across instruction that may change that mode. 6907 LLVM_FALLTHROUGH; 6908 case fp::ExceptionBehavior::ebMayTrap: 6909 // These must not be moved across calls or instructions that may change 6910 // floating-point exception masks. 6911 PendingConstrainedFP.push_back(OutChain); 6912 break; 6913 case fp::ExceptionBehavior::ebStrict: 6914 // These must not be moved across calls or instructions that may change 6915 // floating-point exception masks or read floating-point exception flags. 6916 // In addition, they cannot be optimized out even if unused. 6917 PendingConstrainedFPStrict.push_back(OutChain); 6918 break; 6919 } 6920 }; 6921 6922 SDVTList VTs = DAG.getVTList(ValueVTs); 6923 fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue(); 6924 6925 SDNodeFlags Flags; 6926 if (EB == fp::ExceptionBehavior::ebIgnore) 6927 Flags.setNoFPExcept(true); 6928 6929 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 6930 Flags.copyFMF(*FPOp); 6931 6932 unsigned Opcode; 6933 switch (FPI.getIntrinsicID()) { 6934 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6935 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 6936 case Intrinsic::INTRINSIC: \ 6937 Opcode = ISD::STRICT_##DAGN; \ 6938 break; 6939 #include "llvm/IR/ConstrainedOps.def" 6940 case Intrinsic::experimental_constrained_fmuladd: { 6941 Opcode = ISD::STRICT_FMA; 6942 // Break fmuladd into fmul and fadd. 6943 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 6944 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), 6945 ValueVTs[0])) { 6946 Opers.pop_back(); 6947 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 6948 pushOutChain(Mul, EB); 6949 Opcode = ISD::STRICT_FADD; 6950 Opers.clear(); 6951 Opers.push_back(Mul.getValue(1)); 6952 Opers.push_back(Mul.getValue(0)); 6953 Opers.push_back(getValue(FPI.getArgOperand(2))); 6954 } 6955 break; 6956 } 6957 } 6958 6959 // A few strict DAG nodes carry additional operands that are not 6960 // set up by the default code above. 6961 switch (Opcode) { 6962 default: break; 6963 case ISD::STRICT_FP_ROUND: 6964 Opers.push_back( 6965 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 6966 break; 6967 case ISD::STRICT_FSETCC: 6968 case ISD::STRICT_FSETCCS: { 6969 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 6970 Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate()))); 6971 break; 6972 } 6973 } 6974 6975 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 6976 pushOutChain(Result, EB); 6977 6978 SDValue FPResult = Result.getValue(0); 6979 setValue(&FPI, FPResult); 6980 } 6981 6982 std::pair<SDValue, SDValue> 6983 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 6984 const BasicBlock *EHPadBB) { 6985 MachineFunction &MF = DAG.getMachineFunction(); 6986 MachineModuleInfo &MMI = MF.getMMI(); 6987 MCSymbol *BeginLabel = nullptr; 6988 6989 if (EHPadBB) { 6990 // Insert a label before the invoke call to mark the try range. This can be 6991 // used to detect deletion of the invoke via the MachineModuleInfo. 6992 BeginLabel = MMI.getContext().createTempSymbol(); 6993 6994 // For SjLj, keep track of which landing pads go with which invokes 6995 // so as to maintain the ordering of pads in the LSDA. 6996 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 6997 if (CallSiteIndex) { 6998 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 6999 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 7000 7001 // Now that the call site is handled, stop tracking it. 7002 MMI.setCurrentCallSite(0); 7003 } 7004 7005 // Both PendingLoads and PendingExports must be flushed here; 7006 // this call might not return. 7007 (void)getRoot(); 7008 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 7009 7010 CLI.setChain(getRoot()); 7011 } 7012 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7013 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7014 7015 assert((CLI.IsTailCall || Result.second.getNode()) && 7016 "Non-null chain expected with non-tail call!"); 7017 assert((Result.second.getNode() || !Result.first.getNode()) && 7018 "Null value expected with tail call!"); 7019 7020 if (!Result.second.getNode()) { 7021 // As a special case, a null chain means that a tail call has been emitted 7022 // and the DAG root is already updated. 7023 HasTailCall = true; 7024 7025 // Since there's no actual continuation from this block, nothing can be 7026 // relying on us setting vregs for them. 7027 PendingExports.clear(); 7028 } else { 7029 DAG.setRoot(Result.second); 7030 } 7031 7032 if (EHPadBB) { 7033 // Insert a label at the end of the invoke call to mark the try range. This 7034 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7035 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7036 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 7037 7038 // Inform MachineModuleInfo of range. 7039 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7040 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7041 // actually use outlined funclets and their LSDA info style. 7042 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7043 assert(CLI.CS); 7044 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 7045 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()), 7046 BeginLabel, EndLabel); 7047 } else if (!isScopedEHPersonality(Pers)) { 7048 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7049 } 7050 } 7051 7052 return Result; 7053 } 7054 7055 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 7056 bool isTailCall, 7057 const BasicBlock *EHPadBB) { 7058 auto &DL = DAG.getDataLayout(); 7059 FunctionType *FTy = CS.getFunctionType(); 7060 Type *RetTy = CS.getType(); 7061 7062 TargetLowering::ArgListTy Args; 7063 Args.reserve(CS.arg_size()); 7064 7065 const Value *SwiftErrorVal = nullptr; 7066 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7067 7068 if (isTailCall) { 7069 // Avoid emitting tail calls in functions with the disable-tail-calls 7070 // attribute. 7071 auto *Caller = CS.getInstruction()->getParent()->getParent(); 7072 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 7073 "true") 7074 isTailCall = false; 7075 7076 // We can't tail call inside a function with a swifterror argument. Lowering 7077 // does not support this yet. It would have to move into the swifterror 7078 // register before the call. 7079 if (TLI.supportSwiftError() && 7080 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7081 isTailCall = false; 7082 } 7083 7084 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 7085 i != e; ++i) { 7086 TargetLowering::ArgListEntry Entry; 7087 const Value *V = *i; 7088 7089 // Skip empty types 7090 if (V->getType()->isEmptyTy()) 7091 continue; 7092 7093 SDValue ArgNode = getValue(V); 7094 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7095 7096 Entry.setAttributes(&CS, i - CS.arg_begin()); 7097 7098 // Use swifterror virtual register as input to the call. 7099 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7100 SwiftErrorVal = V; 7101 // We find the virtual register for the actual swifterror argument. 7102 // Instead of using the Value, we use the virtual register instead. 7103 Entry.Node = DAG.getRegister( 7104 SwiftError.getOrCreateVRegUseAt(CS.getInstruction(), FuncInfo.MBB, V), 7105 EVT(TLI.getPointerTy(DL))); 7106 } 7107 7108 Args.push_back(Entry); 7109 7110 // If we have an explicit sret argument that is an Instruction, (i.e., it 7111 // might point to function-local memory), we can't meaningfully tail-call. 7112 if (Entry.IsSRet && isa<Instruction>(V)) 7113 isTailCall = false; 7114 } 7115 7116 // If call site has a cfguardtarget operand bundle, create and add an 7117 // additional ArgListEntry. 7118 if (auto Bundle = CS.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 7119 TargetLowering::ArgListEntry Entry; 7120 Value *V = Bundle->Inputs[0]; 7121 SDValue ArgNode = getValue(V); 7122 Entry.Node = ArgNode; 7123 Entry.Ty = V->getType(); 7124 Entry.IsCFGuardTarget = true; 7125 Args.push_back(Entry); 7126 } 7127 7128 // Check if target-independent constraints permit a tail call here. 7129 // Target-dependent constraints are checked within TLI->LowerCallTo. 7130 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 7131 isTailCall = false; 7132 7133 // Disable tail calls if there is an swifterror argument. Targets have not 7134 // been updated to support tail calls. 7135 if (TLI.supportSwiftError() && SwiftErrorVal) 7136 isTailCall = false; 7137 7138 TargetLowering::CallLoweringInfo CLI(DAG); 7139 CLI.setDebugLoc(getCurSDLoc()) 7140 .setChain(getRoot()) 7141 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 7142 .setTailCall(isTailCall) 7143 .setConvergent(CS.isConvergent()); 7144 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7145 7146 if (Result.first.getNode()) { 7147 const Instruction *Inst = CS.getInstruction(); 7148 Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first); 7149 setValue(Inst, Result.first); 7150 } 7151 7152 // The last element of CLI.InVals has the SDValue for swifterror return. 7153 // Here we copy it to a virtual register and update SwiftErrorMap for 7154 // book-keeping. 7155 if (SwiftErrorVal && TLI.supportSwiftError()) { 7156 // Get the last element of InVals. 7157 SDValue Src = CLI.InVals.back(); 7158 Register VReg = SwiftError.getOrCreateVRegDefAt( 7159 CS.getInstruction(), FuncInfo.MBB, SwiftErrorVal); 7160 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 7161 DAG.setRoot(CopyNode); 7162 } 7163 } 7164 7165 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 7166 SelectionDAGBuilder &Builder) { 7167 // Check to see if this load can be trivially constant folded, e.g. if the 7168 // input is from a string literal. 7169 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 7170 // Cast pointer to the type we really want to load. 7171 Type *LoadTy = 7172 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 7173 if (LoadVT.isVector()) 7174 LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements()); 7175 7176 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 7177 PointerType::getUnqual(LoadTy)); 7178 7179 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 7180 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 7181 return Builder.getValue(LoadCst); 7182 } 7183 7184 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 7185 // still constant memory, the input chain can be the entry node. 7186 SDValue Root; 7187 bool ConstantMemory = false; 7188 7189 // Do not serialize (non-volatile) loads of constant memory with anything. 7190 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 7191 Root = Builder.DAG.getEntryNode(); 7192 ConstantMemory = true; 7193 } else { 7194 // Do not serialize non-volatile loads against each other. 7195 Root = Builder.DAG.getRoot(); 7196 } 7197 7198 SDValue Ptr = Builder.getValue(PtrVal); 7199 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 7200 Ptr, MachinePointerInfo(PtrVal), 7201 /* Alignment = */ 1); 7202 7203 if (!ConstantMemory) 7204 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 7205 return LoadVal; 7206 } 7207 7208 /// Record the value for an instruction that produces an integer result, 7209 /// converting the type where necessary. 7210 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 7211 SDValue Value, 7212 bool IsSigned) { 7213 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7214 I.getType(), true); 7215 if (IsSigned) 7216 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 7217 else 7218 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 7219 setValue(&I, Value); 7220 } 7221 7222 /// See if we can lower a memcmp call into an optimized form. If so, return 7223 /// true and lower it. Otherwise return false, and it will be lowered like a 7224 /// normal call. 7225 /// The caller already checked that \p I calls the appropriate LibFunc with a 7226 /// correct prototype. 7227 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 7228 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 7229 const Value *Size = I.getArgOperand(2); 7230 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 7231 if (CSize && CSize->getZExtValue() == 0) { 7232 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7233 I.getType(), true); 7234 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 7235 return true; 7236 } 7237 7238 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7239 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 7240 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 7241 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 7242 if (Res.first.getNode()) { 7243 processIntegerCallValue(I, Res.first, true); 7244 PendingLoads.push_back(Res.second); 7245 return true; 7246 } 7247 7248 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 7249 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 7250 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 7251 return false; 7252 7253 // If the target has a fast compare for the given size, it will return a 7254 // preferred load type for that size. Require that the load VT is legal and 7255 // that the target supports unaligned loads of that type. Otherwise, return 7256 // INVALID. 7257 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 7258 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7259 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 7260 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 7261 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 7262 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 7263 // TODO: Check alignment of src and dest ptrs. 7264 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 7265 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 7266 if (!TLI.isTypeLegal(LVT) || 7267 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 7268 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 7269 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 7270 } 7271 7272 return LVT; 7273 }; 7274 7275 // This turns into unaligned loads. We only do this if the target natively 7276 // supports the MVT we'll be loading or if it is small enough (<= 4) that 7277 // we'll only produce a small number of byte loads. 7278 MVT LoadVT; 7279 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 7280 switch (NumBitsToCompare) { 7281 default: 7282 return false; 7283 case 16: 7284 LoadVT = MVT::i16; 7285 break; 7286 case 32: 7287 LoadVT = MVT::i32; 7288 break; 7289 case 64: 7290 case 128: 7291 case 256: 7292 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 7293 break; 7294 } 7295 7296 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 7297 return false; 7298 7299 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 7300 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 7301 7302 // Bitcast to a wide integer type if the loads are vectors. 7303 if (LoadVT.isVector()) { 7304 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 7305 LoadL = DAG.getBitcast(CmpVT, LoadL); 7306 LoadR = DAG.getBitcast(CmpVT, LoadR); 7307 } 7308 7309 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 7310 processIntegerCallValue(I, Cmp, false); 7311 return true; 7312 } 7313 7314 /// See if we can lower a memchr call into an optimized form. If so, return 7315 /// true and lower it. Otherwise return false, and it will be lowered like a 7316 /// normal call. 7317 /// The caller already checked that \p I calls the appropriate LibFunc with a 7318 /// correct prototype. 7319 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 7320 const Value *Src = I.getArgOperand(0); 7321 const Value *Char = I.getArgOperand(1); 7322 const Value *Length = I.getArgOperand(2); 7323 7324 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7325 std::pair<SDValue, SDValue> Res = 7326 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 7327 getValue(Src), getValue(Char), getValue(Length), 7328 MachinePointerInfo(Src)); 7329 if (Res.first.getNode()) { 7330 setValue(&I, Res.first); 7331 PendingLoads.push_back(Res.second); 7332 return true; 7333 } 7334 7335 return false; 7336 } 7337 7338 /// See if we can lower a mempcpy call into an optimized form. If so, return 7339 /// true and lower it. Otherwise return false, and it will be lowered like a 7340 /// normal call. 7341 /// The caller already checked that \p I calls the appropriate LibFunc with a 7342 /// correct prototype. 7343 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 7344 SDValue Dst = getValue(I.getArgOperand(0)); 7345 SDValue Src = getValue(I.getArgOperand(1)); 7346 SDValue Size = getValue(I.getArgOperand(2)); 7347 7348 unsigned DstAlign = DAG.InferPtrAlignment(Dst); 7349 unsigned SrcAlign = DAG.InferPtrAlignment(Src); 7350 // DAG::getMemcpy needs Alignment to be defined. 7351 Align Alignment = assumeAligned(std::min(DstAlign, SrcAlign)); 7352 7353 bool isVol = false; 7354 SDLoc sdl = getCurSDLoc(); 7355 7356 // In the mempcpy context we need to pass in a false value for isTailCall 7357 // because the return pointer needs to be adjusted by the size of 7358 // the copied memory. 7359 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 7360 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false, 7361 /*isTailCall=*/false, 7362 MachinePointerInfo(I.getArgOperand(0)), 7363 MachinePointerInfo(I.getArgOperand(1))); 7364 assert(MC.getNode() != nullptr && 7365 "** memcpy should not be lowered as TailCall in mempcpy context **"); 7366 DAG.setRoot(MC); 7367 7368 // Check if Size needs to be truncated or extended. 7369 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 7370 7371 // Adjust return pointer to point just past the last dst byte. 7372 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 7373 Dst, Size); 7374 setValue(&I, DstPlusSize); 7375 return true; 7376 } 7377 7378 /// See if we can lower a strcpy call into an optimized form. If so, return 7379 /// true and lower it, otherwise return false and it will be lowered like a 7380 /// normal call. 7381 /// The caller already checked that \p I calls the appropriate LibFunc with a 7382 /// correct prototype. 7383 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 7384 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7385 7386 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7387 std::pair<SDValue, SDValue> Res = 7388 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 7389 getValue(Arg0), getValue(Arg1), 7390 MachinePointerInfo(Arg0), 7391 MachinePointerInfo(Arg1), isStpcpy); 7392 if (Res.first.getNode()) { 7393 setValue(&I, Res.first); 7394 DAG.setRoot(Res.second); 7395 return true; 7396 } 7397 7398 return false; 7399 } 7400 7401 /// See if we can lower a strcmp call into an optimized form. If so, return 7402 /// true and lower it, otherwise return false and it will be lowered like a 7403 /// normal call. 7404 /// The caller already checked that \p I calls the appropriate LibFunc with a 7405 /// correct prototype. 7406 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 7407 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7408 7409 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7410 std::pair<SDValue, SDValue> Res = 7411 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 7412 getValue(Arg0), getValue(Arg1), 7413 MachinePointerInfo(Arg0), 7414 MachinePointerInfo(Arg1)); 7415 if (Res.first.getNode()) { 7416 processIntegerCallValue(I, Res.first, true); 7417 PendingLoads.push_back(Res.second); 7418 return true; 7419 } 7420 7421 return false; 7422 } 7423 7424 /// See if we can lower a strlen call into an optimized form. If so, return 7425 /// true and lower it, otherwise return false and it will be lowered like a 7426 /// normal call. 7427 /// The caller already checked that \p I calls the appropriate LibFunc with a 7428 /// correct prototype. 7429 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 7430 const Value *Arg0 = I.getArgOperand(0); 7431 7432 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7433 std::pair<SDValue, SDValue> Res = 7434 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 7435 getValue(Arg0), MachinePointerInfo(Arg0)); 7436 if (Res.first.getNode()) { 7437 processIntegerCallValue(I, Res.first, false); 7438 PendingLoads.push_back(Res.second); 7439 return true; 7440 } 7441 7442 return false; 7443 } 7444 7445 /// See if we can lower a strnlen call into an optimized form. If so, return 7446 /// true and lower it, otherwise return false and it will be lowered like a 7447 /// normal call. 7448 /// The caller already checked that \p I calls the appropriate LibFunc with a 7449 /// correct prototype. 7450 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 7451 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7452 7453 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7454 std::pair<SDValue, SDValue> Res = 7455 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 7456 getValue(Arg0), getValue(Arg1), 7457 MachinePointerInfo(Arg0)); 7458 if (Res.first.getNode()) { 7459 processIntegerCallValue(I, Res.first, false); 7460 PendingLoads.push_back(Res.second); 7461 return true; 7462 } 7463 7464 return false; 7465 } 7466 7467 /// See if we can lower a unary floating-point operation into an SDNode with 7468 /// the specified Opcode. If so, return true and lower it, otherwise return 7469 /// false and it will be lowered like a normal call. 7470 /// The caller already checked that \p I calls the appropriate LibFunc with a 7471 /// correct prototype. 7472 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 7473 unsigned Opcode) { 7474 // We already checked this call's prototype; verify it doesn't modify errno. 7475 if (!I.onlyReadsMemory()) 7476 return false; 7477 7478 SDValue Tmp = getValue(I.getArgOperand(0)); 7479 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 7480 return true; 7481 } 7482 7483 /// See if we can lower a binary floating-point operation into an SDNode with 7484 /// the specified Opcode. If so, return true and lower it. Otherwise return 7485 /// false, and it will be lowered like a normal call. 7486 /// The caller already checked that \p I calls the appropriate LibFunc with a 7487 /// correct prototype. 7488 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 7489 unsigned Opcode) { 7490 // We already checked this call's prototype; verify it doesn't modify errno. 7491 if (!I.onlyReadsMemory()) 7492 return false; 7493 7494 SDValue Tmp0 = getValue(I.getArgOperand(0)); 7495 SDValue Tmp1 = getValue(I.getArgOperand(1)); 7496 EVT VT = Tmp0.getValueType(); 7497 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 7498 return true; 7499 } 7500 7501 void SelectionDAGBuilder::visitCall(const CallInst &I) { 7502 // Handle inline assembly differently. 7503 if (isa<InlineAsm>(I.getCalledValue())) { 7504 visitInlineAsm(&I); 7505 return; 7506 } 7507 7508 if (Function *F = I.getCalledFunction()) { 7509 if (F->isDeclaration()) { 7510 // Is this an LLVM intrinsic or a target-specific intrinsic? 7511 unsigned IID = F->getIntrinsicID(); 7512 if (!IID) 7513 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 7514 IID = II->getIntrinsicID(F); 7515 7516 if (IID) { 7517 visitIntrinsicCall(I, IID); 7518 return; 7519 } 7520 } 7521 7522 // Check for well-known libc/libm calls. If the function is internal, it 7523 // can't be a library call. Don't do the check if marked as nobuiltin for 7524 // some reason or the call site requires strict floating point semantics. 7525 LibFunc Func; 7526 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 7527 F->hasName() && LibInfo->getLibFunc(*F, Func) && 7528 LibInfo->hasOptimizedCodeGen(Func)) { 7529 switch (Func) { 7530 default: break; 7531 case LibFunc_copysign: 7532 case LibFunc_copysignf: 7533 case LibFunc_copysignl: 7534 // We already checked this call's prototype; verify it doesn't modify 7535 // errno. 7536 if (I.onlyReadsMemory()) { 7537 SDValue LHS = getValue(I.getArgOperand(0)); 7538 SDValue RHS = getValue(I.getArgOperand(1)); 7539 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 7540 LHS.getValueType(), LHS, RHS)); 7541 return; 7542 } 7543 break; 7544 case LibFunc_fabs: 7545 case LibFunc_fabsf: 7546 case LibFunc_fabsl: 7547 if (visitUnaryFloatCall(I, ISD::FABS)) 7548 return; 7549 break; 7550 case LibFunc_fmin: 7551 case LibFunc_fminf: 7552 case LibFunc_fminl: 7553 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 7554 return; 7555 break; 7556 case LibFunc_fmax: 7557 case LibFunc_fmaxf: 7558 case LibFunc_fmaxl: 7559 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 7560 return; 7561 break; 7562 case LibFunc_sin: 7563 case LibFunc_sinf: 7564 case LibFunc_sinl: 7565 if (visitUnaryFloatCall(I, ISD::FSIN)) 7566 return; 7567 break; 7568 case LibFunc_cos: 7569 case LibFunc_cosf: 7570 case LibFunc_cosl: 7571 if (visitUnaryFloatCall(I, ISD::FCOS)) 7572 return; 7573 break; 7574 case LibFunc_sqrt: 7575 case LibFunc_sqrtf: 7576 case LibFunc_sqrtl: 7577 case LibFunc_sqrt_finite: 7578 case LibFunc_sqrtf_finite: 7579 case LibFunc_sqrtl_finite: 7580 if (visitUnaryFloatCall(I, ISD::FSQRT)) 7581 return; 7582 break; 7583 case LibFunc_floor: 7584 case LibFunc_floorf: 7585 case LibFunc_floorl: 7586 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 7587 return; 7588 break; 7589 case LibFunc_nearbyint: 7590 case LibFunc_nearbyintf: 7591 case LibFunc_nearbyintl: 7592 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 7593 return; 7594 break; 7595 case LibFunc_ceil: 7596 case LibFunc_ceilf: 7597 case LibFunc_ceill: 7598 if (visitUnaryFloatCall(I, ISD::FCEIL)) 7599 return; 7600 break; 7601 case LibFunc_rint: 7602 case LibFunc_rintf: 7603 case LibFunc_rintl: 7604 if (visitUnaryFloatCall(I, ISD::FRINT)) 7605 return; 7606 break; 7607 case LibFunc_round: 7608 case LibFunc_roundf: 7609 case LibFunc_roundl: 7610 if (visitUnaryFloatCall(I, ISD::FROUND)) 7611 return; 7612 break; 7613 case LibFunc_trunc: 7614 case LibFunc_truncf: 7615 case LibFunc_truncl: 7616 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 7617 return; 7618 break; 7619 case LibFunc_log2: 7620 case LibFunc_log2f: 7621 case LibFunc_log2l: 7622 if (visitUnaryFloatCall(I, ISD::FLOG2)) 7623 return; 7624 break; 7625 case LibFunc_exp2: 7626 case LibFunc_exp2f: 7627 case LibFunc_exp2l: 7628 if (visitUnaryFloatCall(I, ISD::FEXP2)) 7629 return; 7630 break; 7631 case LibFunc_memcmp: 7632 if (visitMemCmpCall(I)) 7633 return; 7634 break; 7635 case LibFunc_mempcpy: 7636 if (visitMemPCpyCall(I)) 7637 return; 7638 break; 7639 case LibFunc_memchr: 7640 if (visitMemChrCall(I)) 7641 return; 7642 break; 7643 case LibFunc_strcpy: 7644 if (visitStrCpyCall(I, false)) 7645 return; 7646 break; 7647 case LibFunc_stpcpy: 7648 if (visitStrCpyCall(I, true)) 7649 return; 7650 break; 7651 case LibFunc_strcmp: 7652 if (visitStrCmpCall(I)) 7653 return; 7654 break; 7655 case LibFunc_strlen: 7656 if (visitStrLenCall(I)) 7657 return; 7658 break; 7659 case LibFunc_strnlen: 7660 if (visitStrNLenCall(I)) 7661 return; 7662 break; 7663 } 7664 } 7665 } 7666 7667 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 7668 // have to do anything here to lower funclet bundles. 7669 // CFGuardTarget bundles are lowered in LowerCallTo. 7670 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 7671 LLVMContext::OB_funclet, 7672 LLVMContext::OB_cfguardtarget}) && 7673 "Cannot lower calls with arbitrary operand bundles!"); 7674 7675 SDValue Callee = getValue(I.getCalledValue()); 7676 7677 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 7678 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 7679 else 7680 // Check if we can potentially perform a tail call. More detailed checking 7681 // is be done within LowerCallTo, after more information about the call is 7682 // known. 7683 LowerCallTo(&I, Callee, I.isTailCall()); 7684 } 7685 7686 namespace { 7687 7688 /// AsmOperandInfo - This contains information for each constraint that we are 7689 /// lowering. 7690 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 7691 public: 7692 /// CallOperand - If this is the result output operand or a clobber 7693 /// this is null, otherwise it is the incoming operand to the CallInst. 7694 /// This gets modified as the asm is processed. 7695 SDValue CallOperand; 7696 7697 /// AssignedRegs - If this is a register or register class operand, this 7698 /// contains the set of register corresponding to the operand. 7699 RegsForValue AssignedRegs; 7700 7701 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 7702 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 7703 } 7704 7705 /// Whether or not this operand accesses memory 7706 bool hasMemory(const TargetLowering &TLI) const { 7707 // Indirect operand accesses access memory. 7708 if (isIndirect) 7709 return true; 7710 7711 for (const auto &Code : Codes) 7712 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 7713 return true; 7714 7715 return false; 7716 } 7717 7718 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 7719 /// corresponds to. If there is no Value* for this operand, it returns 7720 /// MVT::Other. 7721 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 7722 const DataLayout &DL) const { 7723 if (!CallOperandVal) return MVT::Other; 7724 7725 if (isa<BasicBlock>(CallOperandVal)) 7726 return TLI.getPointerTy(DL); 7727 7728 llvm::Type *OpTy = CallOperandVal->getType(); 7729 7730 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 7731 // If this is an indirect operand, the operand is a pointer to the 7732 // accessed type. 7733 if (isIndirect) { 7734 PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 7735 if (!PtrTy) 7736 report_fatal_error("Indirect operand for inline asm not a pointer!"); 7737 OpTy = PtrTy->getElementType(); 7738 } 7739 7740 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 7741 if (StructType *STy = dyn_cast<StructType>(OpTy)) 7742 if (STy->getNumElements() == 1) 7743 OpTy = STy->getElementType(0); 7744 7745 // If OpTy is not a single value, it may be a struct/union that we 7746 // can tile with integers. 7747 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 7748 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 7749 switch (BitSize) { 7750 default: break; 7751 case 1: 7752 case 8: 7753 case 16: 7754 case 32: 7755 case 64: 7756 case 128: 7757 OpTy = IntegerType::get(Context, BitSize); 7758 break; 7759 } 7760 } 7761 7762 return TLI.getValueType(DL, OpTy, true); 7763 } 7764 }; 7765 7766 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>; 7767 7768 } // end anonymous namespace 7769 7770 /// Make sure that the output operand \p OpInfo and its corresponding input 7771 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 7772 /// out). 7773 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 7774 SDISelAsmOperandInfo &MatchingOpInfo, 7775 SelectionDAG &DAG) { 7776 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 7777 return; 7778 7779 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 7780 const auto &TLI = DAG.getTargetLoweringInfo(); 7781 7782 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 7783 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 7784 OpInfo.ConstraintVT); 7785 std::pair<unsigned, const TargetRegisterClass *> InputRC = 7786 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 7787 MatchingOpInfo.ConstraintVT); 7788 if ((OpInfo.ConstraintVT.isInteger() != 7789 MatchingOpInfo.ConstraintVT.isInteger()) || 7790 (MatchRC.second != InputRC.second)) { 7791 // FIXME: error out in a more elegant fashion 7792 report_fatal_error("Unsupported asm: input constraint" 7793 " with a matching output constraint of" 7794 " incompatible type!"); 7795 } 7796 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 7797 } 7798 7799 /// Get a direct memory input to behave well as an indirect operand. 7800 /// This may introduce stores, hence the need for a \p Chain. 7801 /// \return The (possibly updated) chain. 7802 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 7803 SDISelAsmOperandInfo &OpInfo, 7804 SelectionDAG &DAG) { 7805 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7806 7807 // If we don't have an indirect input, put it in the constpool if we can, 7808 // otherwise spill it to a stack slot. 7809 // TODO: This isn't quite right. We need to handle these according to 7810 // the addressing mode that the constraint wants. Also, this may take 7811 // an additional register for the computation and we don't want that 7812 // either. 7813 7814 // If the operand is a float, integer, or vector constant, spill to a 7815 // constant pool entry to get its address. 7816 const Value *OpVal = OpInfo.CallOperandVal; 7817 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 7818 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 7819 OpInfo.CallOperand = DAG.getConstantPool( 7820 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 7821 return Chain; 7822 } 7823 7824 // Otherwise, create a stack slot and emit a store to it before the asm. 7825 Type *Ty = OpVal->getType(); 7826 auto &DL = DAG.getDataLayout(); 7827 uint64_t TySize = DL.getTypeAllocSize(Ty); 7828 unsigned Align = DL.getPrefTypeAlignment(Ty); 7829 MachineFunction &MF = DAG.getMachineFunction(); 7830 int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 7831 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 7832 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 7833 MachinePointerInfo::getFixedStack(MF, SSFI), 7834 TLI.getMemValueType(DL, Ty)); 7835 OpInfo.CallOperand = StackSlot; 7836 7837 return Chain; 7838 } 7839 7840 /// GetRegistersForValue - Assign registers (virtual or physical) for the 7841 /// specified operand. We prefer to assign virtual registers, to allow the 7842 /// register allocator to handle the assignment process. However, if the asm 7843 /// uses features that we can't model on machineinstrs, we have SDISel do the 7844 /// allocation. This produces generally horrible, but correct, code. 7845 /// 7846 /// OpInfo describes the operand 7847 /// RefOpInfo describes the matching operand if any, the operand otherwise 7848 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 7849 SDISelAsmOperandInfo &OpInfo, 7850 SDISelAsmOperandInfo &RefOpInfo) { 7851 LLVMContext &Context = *DAG.getContext(); 7852 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7853 7854 MachineFunction &MF = DAG.getMachineFunction(); 7855 SmallVector<unsigned, 4> Regs; 7856 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 7857 7858 // No work to do for memory operations. 7859 if (OpInfo.ConstraintType == TargetLowering::C_Memory) 7860 return; 7861 7862 // If this is a constraint for a single physreg, or a constraint for a 7863 // register class, find it. 7864 unsigned AssignedReg; 7865 const TargetRegisterClass *RC; 7866 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 7867 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 7868 // RC is unset only on failure. Return immediately. 7869 if (!RC) 7870 return; 7871 7872 // Get the actual register value type. This is important, because the user 7873 // may have asked for (e.g.) the AX register in i32 type. We need to 7874 // remember that AX is actually i16 to get the right extension. 7875 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 7876 7877 if (OpInfo.ConstraintVT != MVT::Other) { 7878 // If this is an FP operand in an integer register (or visa versa), or more 7879 // generally if the operand value disagrees with the register class we plan 7880 // to stick it in, fix the operand type. 7881 // 7882 // If this is an input value, the bitcast to the new type is done now. 7883 // Bitcast for output value is done at the end of visitInlineAsm(). 7884 if ((OpInfo.Type == InlineAsm::isOutput || 7885 OpInfo.Type == InlineAsm::isInput) && 7886 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 7887 // Try to convert to the first EVT that the reg class contains. If the 7888 // types are identical size, use a bitcast to convert (e.g. two differing 7889 // vector types). Note: output bitcast is done at the end of 7890 // visitInlineAsm(). 7891 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 7892 // Exclude indirect inputs while they are unsupported because the code 7893 // to perform the load is missing and thus OpInfo.CallOperand still 7894 // refers to the input address rather than the pointed-to value. 7895 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 7896 OpInfo.CallOperand = 7897 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 7898 OpInfo.ConstraintVT = RegVT; 7899 // If the operand is an FP value and we want it in integer registers, 7900 // use the corresponding integer type. This turns an f64 value into 7901 // i64, which can be passed with two i32 values on a 32-bit machine. 7902 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 7903 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 7904 if (OpInfo.Type == InlineAsm::isInput) 7905 OpInfo.CallOperand = 7906 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 7907 OpInfo.ConstraintVT = VT; 7908 } 7909 } 7910 } 7911 7912 // No need to allocate a matching input constraint since the constraint it's 7913 // matching to has already been allocated. 7914 if (OpInfo.isMatchingInputConstraint()) 7915 return; 7916 7917 EVT ValueVT = OpInfo.ConstraintVT; 7918 if (OpInfo.ConstraintVT == MVT::Other) 7919 ValueVT = RegVT; 7920 7921 // Initialize NumRegs. 7922 unsigned NumRegs = 1; 7923 if (OpInfo.ConstraintVT != MVT::Other) 7924 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 7925 7926 // If this is a constraint for a specific physical register, like {r17}, 7927 // assign it now. 7928 7929 // If this associated to a specific register, initialize iterator to correct 7930 // place. If virtual, make sure we have enough registers 7931 7932 // Initialize iterator if necessary 7933 TargetRegisterClass::iterator I = RC->begin(); 7934 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 7935 7936 // Do not check for single registers. 7937 if (AssignedReg) { 7938 for (; *I != AssignedReg; ++I) 7939 assert(I != RC->end() && "AssignedReg should be member of RC"); 7940 } 7941 7942 for (; NumRegs; --NumRegs, ++I) { 7943 assert(I != RC->end() && "Ran out of registers to allocate!"); 7944 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 7945 Regs.push_back(R); 7946 } 7947 7948 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 7949 } 7950 7951 static unsigned 7952 findMatchingInlineAsmOperand(unsigned OperandNo, 7953 const std::vector<SDValue> &AsmNodeOperands) { 7954 // Scan until we find the definition we already emitted of this operand. 7955 unsigned CurOp = InlineAsm::Op_FirstOperand; 7956 for (; OperandNo; --OperandNo) { 7957 // Advance to the next operand. 7958 unsigned OpFlag = 7959 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 7960 assert((InlineAsm::isRegDefKind(OpFlag) || 7961 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 7962 InlineAsm::isMemKind(OpFlag)) && 7963 "Skipped past definitions?"); 7964 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 7965 } 7966 return CurOp; 7967 } 7968 7969 namespace { 7970 7971 class ExtraFlags { 7972 unsigned Flags = 0; 7973 7974 public: 7975 explicit ExtraFlags(ImmutableCallSite CS) { 7976 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 7977 if (IA->hasSideEffects()) 7978 Flags |= InlineAsm::Extra_HasSideEffects; 7979 if (IA->isAlignStack()) 7980 Flags |= InlineAsm::Extra_IsAlignStack; 7981 if (CS.isConvergent()) 7982 Flags |= InlineAsm::Extra_IsConvergent; 7983 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 7984 } 7985 7986 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 7987 // Ideally, we would only check against memory constraints. However, the 7988 // meaning of an Other constraint can be target-specific and we can't easily 7989 // reason about it. Therefore, be conservative and set MayLoad/MayStore 7990 // for Other constraints as well. 7991 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 7992 OpInfo.ConstraintType == TargetLowering::C_Other) { 7993 if (OpInfo.Type == InlineAsm::isInput) 7994 Flags |= InlineAsm::Extra_MayLoad; 7995 else if (OpInfo.Type == InlineAsm::isOutput) 7996 Flags |= InlineAsm::Extra_MayStore; 7997 else if (OpInfo.Type == InlineAsm::isClobber) 7998 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 7999 } 8000 } 8001 8002 unsigned get() const { return Flags; } 8003 }; 8004 8005 } // end anonymous namespace 8006 8007 /// visitInlineAsm - Handle a call to an InlineAsm object. 8008 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 8009 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 8010 8011 /// ConstraintOperands - Information about all of the constraints. 8012 SDISelAsmOperandInfoVector ConstraintOperands; 8013 8014 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8015 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 8016 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 8017 8018 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 8019 // AsmDialect, MayLoad, MayStore). 8020 bool HasSideEffect = IA->hasSideEffects(); 8021 ExtraFlags ExtraInfo(CS); 8022 8023 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 8024 unsigned ResNo = 0; // ResNo - The result number of the next output. 8025 unsigned NumMatchingOps = 0; 8026 for (auto &T : TargetConstraints) { 8027 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8028 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8029 8030 // Compute the value type for each operand. 8031 if (OpInfo.Type == InlineAsm::isInput || 8032 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 8033 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 8034 8035 // Process the call argument. BasicBlocks are labels, currently appearing 8036 // only in asm's. 8037 const Instruction *I = CS.getInstruction(); 8038 if (isa<CallBrInst>(I) && 8039 ArgNo - 1 >= (cast<CallBrInst>(I)->getNumArgOperands() - 8040 cast<CallBrInst>(I)->getNumIndirectDests() - 8041 NumMatchingOps) && 8042 (NumMatchingOps == 0 || 8043 ArgNo - 1 < (cast<CallBrInst>(I)->getNumArgOperands() - 8044 NumMatchingOps))) { 8045 const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal); 8046 EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true); 8047 OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT); 8048 } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 8049 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 8050 } else { 8051 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8052 } 8053 8054 OpInfo.ConstraintVT = 8055 OpInfo 8056 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 8057 .getSimpleVT(); 8058 } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 8059 // The return value of the call is this value. As such, there is no 8060 // corresponding argument. 8061 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8062 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 8063 OpInfo.ConstraintVT = TLI.getSimpleValueType( 8064 DAG.getDataLayout(), STy->getElementType(ResNo)); 8065 } else { 8066 assert(ResNo == 0 && "Asm only has one result!"); 8067 OpInfo.ConstraintVT = 8068 TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 8069 } 8070 ++ResNo; 8071 } else { 8072 OpInfo.ConstraintVT = MVT::Other; 8073 } 8074 8075 if (OpInfo.hasMatchingInput()) 8076 ++NumMatchingOps; 8077 8078 if (!HasSideEffect) 8079 HasSideEffect = OpInfo.hasMemory(TLI); 8080 8081 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8082 // FIXME: Could we compute this on OpInfo rather than T? 8083 8084 // Compute the constraint code and ConstraintType to use. 8085 TLI.ComputeConstraintToUse(T, SDValue()); 8086 8087 if (T.ConstraintType == TargetLowering::C_Immediate && 8088 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8089 // We've delayed emitting a diagnostic like the "n" constraint because 8090 // inlining could cause an integer showing up. 8091 return emitInlineAsmError( 8092 CS, "constraint '" + Twine(T.ConstraintCode) + "' expects an " 8093 "integer constant expression"); 8094 8095 ExtraInfo.update(T); 8096 } 8097 8098 8099 // We won't need to flush pending loads if this asm doesn't touch 8100 // memory and is nonvolatile. 8101 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8102 8103 bool IsCallBr = isa<CallBrInst>(CS.getInstruction()); 8104 if (IsCallBr) { 8105 // If this is a callbr we need to flush pending exports since inlineasm_br 8106 // is a terminator. We need to do this before nodes are glued to 8107 // the inlineasm_br node. 8108 Chain = getControlRoot(); 8109 } 8110 8111 // Second pass over the constraints: compute which constraint option to use. 8112 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8113 // If this is an output operand with a matching input operand, look up the 8114 // matching input. If their types mismatch, e.g. one is an integer, the 8115 // other is floating point, or their sizes are different, flag it as an 8116 // error. 8117 if (OpInfo.hasMatchingInput()) { 8118 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8119 patchMatchingInput(OpInfo, Input, DAG); 8120 } 8121 8122 // Compute the constraint code and ConstraintType to use. 8123 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8124 8125 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8126 OpInfo.Type == InlineAsm::isClobber) 8127 continue; 8128 8129 // If this is a memory input, and if the operand is not indirect, do what we 8130 // need to provide an address for the memory input. 8131 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8132 !OpInfo.isIndirect) { 8133 assert((OpInfo.isMultipleAlternative || 8134 (OpInfo.Type == InlineAsm::isInput)) && 8135 "Can only indirectify direct input operands!"); 8136 8137 // Memory operands really want the address of the value. 8138 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8139 8140 // There is no longer a Value* corresponding to this operand. 8141 OpInfo.CallOperandVal = nullptr; 8142 8143 // It is now an indirect operand. 8144 OpInfo.isIndirect = true; 8145 } 8146 8147 } 8148 8149 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8150 std::vector<SDValue> AsmNodeOperands; 8151 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8152 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8153 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 8154 8155 // If we have a !srcloc metadata node associated with it, we want to attach 8156 // this to the ultimately generated inline asm machineinstr. To do this, we 8157 // pass in the third operand as this (potentially null) inline asm MDNode. 8158 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 8159 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 8160 8161 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 8162 // bits as operand 3. 8163 AsmNodeOperands.push_back(DAG.getTargetConstant( 8164 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8165 8166 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 8167 // this, assign virtual and physical registers for inputs and otput. 8168 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8169 // Assign Registers. 8170 SDISelAsmOperandInfo &RefOpInfo = 8171 OpInfo.isMatchingInputConstraint() 8172 ? ConstraintOperands[OpInfo.getMatchedOperand()] 8173 : OpInfo; 8174 GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 8175 8176 switch (OpInfo.Type) { 8177 case InlineAsm::isOutput: 8178 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8179 unsigned ConstraintID = 8180 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8181 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8182 "Failed to convert memory constraint code to constraint id."); 8183 8184 // Add information to the INLINEASM node to know about this output. 8185 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8186 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 8187 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 8188 MVT::i32)); 8189 AsmNodeOperands.push_back(OpInfo.CallOperand); 8190 } else { 8191 // Otherwise, this outputs to a register (directly for C_Register / 8192 // C_RegisterClass, and a target-defined fashion for 8193 // C_Immediate/C_Other). Find a register that we can use. 8194 if (OpInfo.AssignedRegs.Regs.empty()) { 8195 emitInlineAsmError( 8196 CS, "couldn't allocate output register for constraint '" + 8197 Twine(OpInfo.ConstraintCode) + "'"); 8198 return; 8199 } 8200 8201 // Add information to the INLINEASM node to know that this register is 8202 // set. 8203 OpInfo.AssignedRegs.AddInlineAsmOperands( 8204 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 8205 : InlineAsm::Kind_RegDef, 8206 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 8207 } 8208 break; 8209 8210 case InlineAsm::isInput: { 8211 SDValue InOperandVal = OpInfo.CallOperand; 8212 8213 if (OpInfo.isMatchingInputConstraint()) { 8214 // If this is required to match an output register we have already set, 8215 // just use its register. 8216 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 8217 AsmNodeOperands); 8218 unsigned OpFlag = 8219 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8220 if (InlineAsm::isRegDefKind(OpFlag) || 8221 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 8222 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 8223 if (OpInfo.isIndirect) { 8224 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 8225 emitInlineAsmError(CS, "inline asm not supported yet:" 8226 " don't know how to handle tied " 8227 "indirect register inputs"); 8228 return; 8229 } 8230 8231 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 8232 SmallVector<unsigned, 4> Regs; 8233 8234 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) { 8235 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 8236 MachineRegisterInfo &RegInfo = 8237 DAG.getMachineFunction().getRegInfo(); 8238 for (unsigned i = 0; i != NumRegs; ++i) 8239 Regs.push_back(RegInfo.createVirtualRegister(RC)); 8240 } else { 8241 emitInlineAsmError(CS, "inline asm error: This value type register " 8242 "class is not natively supported!"); 8243 return; 8244 } 8245 8246 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 8247 8248 SDLoc dl = getCurSDLoc(); 8249 // Use the produced MatchedRegs object to 8250 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 8251 CS.getInstruction()); 8252 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 8253 true, OpInfo.getMatchedOperand(), dl, 8254 DAG, AsmNodeOperands); 8255 break; 8256 } 8257 8258 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 8259 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 8260 "Unexpected number of operands"); 8261 // Add information to the INLINEASM node to know about this input. 8262 // See InlineAsm.h isUseOperandTiedToDef. 8263 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 8264 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 8265 OpInfo.getMatchedOperand()); 8266 AsmNodeOperands.push_back(DAG.getTargetConstant( 8267 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8268 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 8269 break; 8270 } 8271 8272 // Treat indirect 'X' constraint as memory. 8273 if (OpInfo.ConstraintType == TargetLowering::C_Other && 8274 OpInfo.isIndirect) 8275 OpInfo.ConstraintType = TargetLowering::C_Memory; 8276 8277 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 8278 OpInfo.ConstraintType == TargetLowering::C_Other) { 8279 std::vector<SDValue> Ops; 8280 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 8281 Ops, DAG); 8282 if (Ops.empty()) { 8283 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 8284 if (isa<ConstantSDNode>(InOperandVal)) { 8285 emitInlineAsmError(CS, "value out of range for constraint '" + 8286 Twine(OpInfo.ConstraintCode) + "'"); 8287 return; 8288 } 8289 8290 emitInlineAsmError(CS, "invalid operand for inline asm constraint '" + 8291 Twine(OpInfo.ConstraintCode) + "'"); 8292 return; 8293 } 8294 8295 // Add information to the INLINEASM node to know about this input. 8296 unsigned ResOpType = 8297 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 8298 AsmNodeOperands.push_back(DAG.getTargetConstant( 8299 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8300 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 8301 break; 8302 } 8303 8304 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8305 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 8306 assert(InOperandVal.getValueType() == 8307 TLI.getPointerTy(DAG.getDataLayout()) && 8308 "Memory operands expect pointer values"); 8309 8310 unsigned ConstraintID = 8311 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8312 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8313 "Failed to convert memory constraint code to constraint id."); 8314 8315 // Add information to the INLINEASM node to know about this input. 8316 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8317 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 8318 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 8319 getCurSDLoc(), 8320 MVT::i32)); 8321 AsmNodeOperands.push_back(InOperandVal); 8322 break; 8323 } 8324 8325 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 8326 OpInfo.ConstraintType == TargetLowering::C_Register) && 8327 "Unknown constraint type!"); 8328 8329 // TODO: Support this. 8330 if (OpInfo.isIndirect) { 8331 emitInlineAsmError( 8332 CS, "Don't know how to handle indirect register inputs yet " 8333 "for constraint '" + 8334 Twine(OpInfo.ConstraintCode) + "'"); 8335 return; 8336 } 8337 8338 // Copy the input into the appropriate registers. 8339 if (OpInfo.AssignedRegs.Regs.empty()) { 8340 emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" + 8341 Twine(OpInfo.ConstraintCode) + "'"); 8342 return; 8343 } 8344 8345 SDLoc dl = getCurSDLoc(); 8346 8347 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 8348 Chain, &Flag, CS.getInstruction()); 8349 8350 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 8351 dl, DAG, AsmNodeOperands); 8352 break; 8353 } 8354 case InlineAsm::isClobber: 8355 // Add the clobbered value to the operand list, so that the register 8356 // allocator is aware that the physreg got clobbered. 8357 if (!OpInfo.AssignedRegs.Regs.empty()) 8358 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 8359 false, 0, getCurSDLoc(), DAG, 8360 AsmNodeOperands); 8361 break; 8362 } 8363 } 8364 8365 // Finish up input operands. Set the input chain and add the flag last. 8366 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 8367 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 8368 8369 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 8370 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 8371 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 8372 Flag = Chain.getValue(1); 8373 8374 // Do additional work to generate outputs. 8375 8376 SmallVector<EVT, 1> ResultVTs; 8377 SmallVector<SDValue, 1> ResultValues; 8378 SmallVector<SDValue, 8> OutChains; 8379 8380 llvm::Type *CSResultType = CS.getType(); 8381 ArrayRef<Type *> ResultTypes; 8382 if (StructType *StructResult = dyn_cast<StructType>(CSResultType)) 8383 ResultTypes = StructResult->elements(); 8384 else if (!CSResultType->isVoidTy()) 8385 ResultTypes = makeArrayRef(CSResultType); 8386 8387 auto CurResultType = ResultTypes.begin(); 8388 auto handleRegAssign = [&](SDValue V) { 8389 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 8390 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 8391 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 8392 ++CurResultType; 8393 // If the type of the inline asm call site return value is different but has 8394 // same size as the type of the asm output bitcast it. One example of this 8395 // is for vectors with different width / number of elements. This can 8396 // happen for register classes that can contain multiple different value 8397 // types. The preg or vreg allocated may not have the same VT as was 8398 // expected. 8399 // 8400 // This can also happen for a return value that disagrees with the register 8401 // class it is put in, eg. a double in a general-purpose register on a 8402 // 32-bit machine. 8403 if (ResultVT != V.getValueType() && 8404 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 8405 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 8406 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 8407 V.getValueType().isInteger()) { 8408 // If a result value was tied to an input value, the computed result 8409 // may have a wider width than the expected result. Extract the 8410 // relevant portion. 8411 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 8412 } 8413 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 8414 ResultVTs.push_back(ResultVT); 8415 ResultValues.push_back(V); 8416 }; 8417 8418 // Deal with output operands. 8419 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8420 if (OpInfo.Type == InlineAsm::isOutput) { 8421 SDValue Val; 8422 // Skip trivial output operands. 8423 if (OpInfo.AssignedRegs.Regs.empty()) 8424 continue; 8425 8426 switch (OpInfo.ConstraintType) { 8427 case TargetLowering::C_Register: 8428 case TargetLowering::C_RegisterClass: 8429 Val = OpInfo.AssignedRegs.getCopyFromRegs( 8430 DAG, FuncInfo, getCurSDLoc(), Chain, &Flag, CS.getInstruction()); 8431 break; 8432 case TargetLowering::C_Immediate: 8433 case TargetLowering::C_Other: 8434 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 8435 OpInfo, DAG); 8436 break; 8437 case TargetLowering::C_Memory: 8438 break; // Already handled. 8439 case TargetLowering::C_Unknown: 8440 assert(false && "Unexpected unknown constraint"); 8441 } 8442 8443 // Indirect output manifest as stores. Record output chains. 8444 if (OpInfo.isIndirect) { 8445 const Value *Ptr = OpInfo.CallOperandVal; 8446 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 8447 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 8448 MachinePointerInfo(Ptr)); 8449 OutChains.push_back(Store); 8450 } else { 8451 // generate CopyFromRegs to associated registers. 8452 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 8453 if (Val.getOpcode() == ISD::MERGE_VALUES) { 8454 for (const SDValue &V : Val->op_values()) 8455 handleRegAssign(V); 8456 } else 8457 handleRegAssign(Val); 8458 } 8459 } 8460 } 8461 8462 // Set results. 8463 if (!ResultValues.empty()) { 8464 assert(CurResultType == ResultTypes.end() && 8465 "Mismatch in number of ResultTypes"); 8466 assert(ResultValues.size() == ResultTypes.size() && 8467 "Mismatch in number of output operands in asm result"); 8468 8469 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 8470 DAG.getVTList(ResultVTs), ResultValues); 8471 setValue(CS.getInstruction(), V); 8472 } 8473 8474 // Collect store chains. 8475 if (!OutChains.empty()) 8476 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 8477 8478 // Only Update Root if inline assembly has a memory effect. 8479 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr) 8480 DAG.setRoot(Chain); 8481 } 8482 8483 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS, 8484 const Twine &Message) { 8485 LLVMContext &Ctx = *DAG.getContext(); 8486 Ctx.emitError(CS.getInstruction(), Message); 8487 8488 // Make sure we leave the DAG in a valid state 8489 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8490 SmallVector<EVT, 1> ValueVTs; 8491 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8492 8493 if (ValueVTs.empty()) 8494 return; 8495 8496 SmallVector<SDValue, 1> Ops; 8497 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 8498 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 8499 8500 setValue(CS.getInstruction(), DAG.getMergeValues(Ops, getCurSDLoc())); 8501 } 8502 8503 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 8504 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 8505 MVT::Other, getRoot(), 8506 getValue(I.getArgOperand(0)), 8507 DAG.getSrcValue(I.getArgOperand(0)))); 8508 } 8509 8510 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 8511 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8512 const DataLayout &DL = DAG.getDataLayout(); 8513 SDValue V = DAG.getVAArg( 8514 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 8515 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 8516 DL.getABITypeAlignment(I.getType())); 8517 DAG.setRoot(V.getValue(1)); 8518 8519 if (I.getType()->isPointerTy()) 8520 V = DAG.getPtrExtOrTrunc( 8521 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 8522 setValue(&I, V); 8523 } 8524 8525 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 8526 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 8527 MVT::Other, getRoot(), 8528 getValue(I.getArgOperand(0)), 8529 DAG.getSrcValue(I.getArgOperand(0)))); 8530 } 8531 8532 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 8533 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 8534 MVT::Other, getRoot(), 8535 getValue(I.getArgOperand(0)), 8536 getValue(I.getArgOperand(1)), 8537 DAG.getSrcValue(I.getArgOperand(0)), 8538 DAG.getSrcValue(I.getArgOperand(1)))); 8539 } 8540 8541 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 8542 const Instruction &I, 8543 SDValue Op) { 8544 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 8545 if (!Range) 8546 return Op; 8547 8548 ConstantRange CR = getConstantRangeFromMetadata(*Range); 8549 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 8550 return Op; 8551 8552 APInt Lo = CR.getUnsignedMin(); 8553 if (!Lo.isMinValue()) 8554 return Op; 8555 8556 APInt Hi = CR.getUnsignedMax(); 8557 unsigned Bits = std::max(Hi.getActiveBits(), 8558 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 8559 8560 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 8561 8562 SDLoc SL = getCurSDLoc(); 8563 8564 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 8565 DAG.getValueType(SmallVT)); 8566 unsigned NumVals = Op.getNode()->getNumValues(); 8567 if (NumVals == 1) 8568 return ZExt; 8569 8570 SmallVector<SDValue, 4> Ops; 8571 8572 Ops.push_back(ZExt); 8573 for (unsigned I = 1; I != NumVals; ++I) 8574 Ops.push_back(Op.getValue(I)); 8575 8576 return DAG.getMergeValues(Ops, SL); 8577 } 8578 8579 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 8580 /// the call being lowered. 8581 /// 8582 /// This is a helper for lowering intrinsics that follow a target calling 8583 /// convention or require stack pointer adjustment. Only a subset of the 8584 /// intrinsic's operands need to participate in the calling convention. 8585 void SelectionDAGBuilder::populateCallLoweringInfo( 8586 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 8587 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 8588 bool IsPatchPoint) { 8589 TargetLowering::ArgListTy Args; 8590 Args.reserve(NumArgs); 8591 8592 // Populate the argument list. 8593 // Attributes for args start at offset 1, after the return attribute. 8594 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 8595 ArgI != ArgE; ++ArgI) { 8596 const Value *V = Call->getOperand(ArgI); 8597 8598 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 8599 8600 TargetLowering::ArgListEntry Entry; 8601 Entry.Node = getValue(V); 8602 Entry.Ty = V->getType(); 8603 Entry.setAttributes(Call, ArgI); 8604 Args.push_back(Entry); 8605 } 8606 8607 CLI.setDebugLoc(getCurSDLoc()) 8608 .setChain(getRoot()) 8609 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 8610 .setDiscardResult(Call->use_empty()) 8611 .setIsPatchPoint(IsPatchPoint); 8612 } 8613 8614 /// Add a stack map intrinsic call's live variable operands to a stackmap 8615 /// or patchpoint target node's operand list. 8616 /// 8617 /// Constants are converted to TargetConstants purely as an optimization to 8618 /// avoid constant materialization and register allocation. 8619 /// 8620 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 8621 /// generate addess computation nodes, and so FinalizeISel can convert the 8622 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 8623 /// address materialization and register allocation, but may also be required 8624 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 8625 /// alloca in the entry block, then the runtime may assume that the alloca's 8626 /// StackMap location can be read immediately after compilation and that the 8627 /// location is valid at any point during execution (this is similar to the 8628 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 8629 /// only available in a register, then the runtime would need to trap when 8630 /// execution reaches the StackMap in order to read the alloca's location. 8631 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 8632 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 8633 SelectionDAGBuilder &Builder) { 8634 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 8635 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 8636 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 8637 Ops.push_back( 8638 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 8639 Ops.push_back( 8640 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 8641 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 8642 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 8643 Ops.push_back(Builder.DAG.getTargetFrameIndex( 8644 FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout()))); 8645 } else 8646 Ops.push_back(OpVal); 8647 } 8648 } 8649 8650 /// Lower llvm.experimental.stackmap directly to its target opcode. 8651 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 8652 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 8653 // [live variables...]) 8654 8655 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 8656 8657 SDValue Chain, InFlag, Callee, NullPtr; 8658 SmallVector<SDValue, 32> Ops; 8659 8660 SDLoc DL = getCurSDLoc(); 8661 Callee = getValue(CI.getCalledValue()); 8662 NullPtr = DAG.getIntPtrConstant(0, DL, true); 8663 8664 // The stackmap intrinsic only records the live variables (the arguments 8665 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 8666 // intrinsic, this won't be lowered to a function call. This means we don't 8667 // have to worry about calling conventions and target specific lowering code. 8668 // Instead we perform the call lowering right here. 8669 // 8670 // chain, flag = CALLSEQ_START(chain, 0, 0) 8671 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 8672 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 8673 // 8674 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 8675 InFlag = Chain.getValue(1); 8676 8677 // Add the <id> and <numBytes> constants. 8678 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 8679 Ops.push_back(DAG.getTargetConstant( 8680 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 8681 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 8682 Ops.push_back(DAG.getTargetConstant( 8683 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 8684 MVT::i32)); 8685 8686 // Push live variables for the stack map. 8687 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 8688 8689 // We are not pushing any register mask info here on the operands list, 8690 // because the stackmap doesn't clobber anything. 8691 8692 // Push the chain and the glue flag. 8693 Ops.push_back(Chain); 8694 Ops.push_back(InFlag); 8695 8696 // Create the STACKMAP node. 8697 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8698 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 8699 Chain = SDValue(SM, 0); 8700 InFlag = Chain.getValue(1); 8701 8702 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 8703 8704 // Stackmaps don't generate values, so nothing goes into the NodeMap. 8705 8706 // Set the root to the target-lowered call chain. 8707 DAG.setRoot(Chain); 8708 8709 // Inform the Frame Information that we have a stackmap in this function. 8710 FuncInfo.MF->getFrameInfo().setHasStackMap(); 8711 } 8712 8713 /// Lower llvm.experimental.patchpoint directly to its target opcode. 8714 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 8715 const BasicBlock *EHPadBB) { 8716 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 8717 // i32 <numBytes>, 8718 // i8* <target>, 8719 // i32 <numArgs>, 8720 // [Args...], 8721 // [live variables...]) 8722 8723 CallingConv::ID CC = CS.getCallingConv(); 8724 bool IsAnyRegCC = CC == CallingConv::AnyReg; 8725 bool HasDef = !CS->getType()->isVoidTy(); 8726 SDLoc dl = getCurSDLoc(); 8727 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 8728 8729 // Handle immediate and symbolic callees. 8730 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 8731 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 8732 /*isTarget=*/true); 8733 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 8734 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 8735 SDLoc(SymbolicCallee), 8736 SymbolicCallee->getValueType(0)); 8737 8738 // Get the real number of arguments participating in the call <numArgs> 8739 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 8740 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 8741 8742 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 8743 // Intrinsics include all meta-operands up to but not including CC. 8744 unsigned NumMetaOpers = PatchPointOpers::CCPos; 8745 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 8746 "Not enough arguments provided to the patchpoint intrinsic"); 8747 8748 // For AnyRegCC the arguments are lowered later on manually. 8749 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 8750 Type *ReturnTy = 8751 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 8752 8753 TargetLowering::CallLoweringInfo CLI(DAG); 8754 populateCallLoweringInfo(CLI, cast<CallBase>(CS.getInstruction()), 8755 NumMetaOpers, NumCallArgs, Callee, ReturnTy, true); 8756 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8757 8758 SDNode *CallEnd = Result.second.getNode(); 8759 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 8760 CallEnd = CallEnd->getOperand(0).getNode(); 8761 8762 /// Get a call instruction from the call sequence chain. 8763 /// Tail calls are not allowed. 8764 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 8765 "Expected a callseq node."); 8766 SDNode *Call = CallEnd->getOperand(0).getNode(); 8767 bool HasGlue = Call->getGluedNode(); 8768 8769 // Replace the target specific call node with the patchable intrinsic. 8770 SmallVector<SDValue, 8> Ops; 8771 8772 // Add the <id> and <numBytes> constants. 8773 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 8774 Ops.push_back(DAG.getTargetConstant( 8775 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 8776 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 8777 Ops.push_back(DAG.getTargetConstant( 8778 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 8779 MVT::i32)); 8780 8781 // Add the callee. 8782 Ops.push_back(Callee); 8783 8784 // Adjust <numArgs> to account for any arguments that have been passed on the 8785 // stack instead. 8786 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 8787 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 8788 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 8789 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 8790 8791 // Add the calling convention 8792 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 8793 8794 // Add the arguments we omitted previously. The register allocator should 8795 // place these in any free register. 8796 if (IsAnyRegCC) 8797 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 8798 Ops.push_back(getValue(CS.getArgument(i))); 8799 8800 // Push the arguments from the call instruction up to the register mask. 8801 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 8802 Ops.append(Call->op_begin() + 2, e); 8803 8804 // Push live variables for the stack map. 8805 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 8806 8807 // Push the register mask info. 8808 if (HasGlue) 8809 Ops.push_back(*(Call->op_end()-2)); 8810 else 8811 Ops.push_back(*(Call->op_end()-1)); 8812 8813 // Push the chain (this is originally the first operand of the call, but 8814 // becomes now the last or second to last operand). 8815 Ops.push_back(*(Call->op_begin())); 8816 8817 // Push the glue flag (last operand). 8818 if (HasGlue) 8819 Ops.push_back(*(Call->op_end()-1)); 8820 8821 SDVTList NodeTys; 8822 if (IsAnyRegCC && HasDef) { 8823 // Create the return types based on the intrinsic definition 8824 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8825 SmallVector<EVT, 3> ValueVTs; 8826 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 8827 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 8828 8829 // There is always a chain and a glue type at the end 8830 ValueVTs.push_back(MVT::Other); 8831 ValueVTs.push_back(MVT::Glue); 8832 NodeTys = DAG.getVTList(ValueVTs); 8833 } else 8834 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8835 8836 // Replace the target specific call node with a PATCHPOINT node. 8837 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 8838 dl, NodeTys, Ops); 8839 8840 // Update the NodeMap. 8841 if (HasDef) { 8842 if (IsAnyRegCC) 8843 setValue(CS.getInstruction(), SDValue(MN, 0)); 8844 else 8845 setValue(CS.getInstruction(), Result.first); 8846 } 8847 8848 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 8849 // call sequence. Furthermore the location of the chain and glue can change 8850 // when the AnyReg calling convention is used and the intrinsic returns a 8851 // value. 8852 if (IsAnyRegCC && HasDef) { 8853 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 8854 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 8855 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 8856 } else 8857 DAG.ReplaceAllUsesWith(Call, MN); 8858 DAG.DeleteNode(Call); 8859 8860 // Inform the Frame Information that we have a patchpoint in this function. 8861 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 8862 } 8863 8864 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 8865 unsigned Intrinsic) { 8866 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8867 SDValue Op1 = getValue(I.getArgOperand(0)); 8868 SDValue Op2; 8869 if (I.getNumArgOperands() > 1) 8870 Op2 = getValue(I.getArgOperand(1)); 8871 SDLoc dl = getCurSDLoc(); 8872 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8873 SDValue Res; 8874 FastMathFlags FMF; 8875 if (isa<FPMathOperator>(I)) 8876 FMF = I.getFastMathFlags(); 8877 8878 switch (Intrinsic) { 8879 case Intrinsic::experimental_vector_reduce_v2_fadd: 8880 if (FMF.allowReassoc()) 8881 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 8882 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2)); 8883 else 8884 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2); 8885 break; 8886 case Intrinsic::experimental_vector_reduce_v2_fmul: 8887 if (FMF.allowReassoc()) 8888 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 8889 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2)); 8890 else 8891 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2); 8892 break; 8893 case Intrinsic::experimental_vector_reduce_add: 8894 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 8895 break; 8896 case Intrinsic::experimental_vector_reduce_mul: 8897 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 8898 break; 8899 case Intrinsic::experimental_vector_reduce_and: 8900 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 8901 break; 8902 case Intrinsic::experimental_vector_reduce_or: 8903 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 8904 break; 8905 case Intrinsic::experimental_vector_reduce_xor: 8906 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 8907 break; 8908 case Intrinsic::experimental_vector_reduce_smax: 8909 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 8910 break; 8911 case Intrinsic::experimental_vector_reduce_smin: 8912 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 8913 break; 8914 case Intrinsic::experimental_vector_reduce_umax: 8915 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 8916 break; 8917 case Intrinsic::experimental_vector_reduce_umin: 8918 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 8919 break; 8920 case Intrinsic::experimental_vector_reduce_fmax: 8921 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1); 8922 break; 8923 case Intrinsic::experimental_vector_reduce_fmin: 8924 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1); 8925 break; 8926 default: 8927 llvm_unreachable("Unhandled vector reduce intrinsic"); 8928 } 8929 setValue(&I, Res); 8930 } 8931 8932 /// Returns an AttributeList representing the attributes applied to the return 8933 /// value of the given call. 8934 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 8935 SmallVector<Attribute::AttrKind, 2> Attrs; 8936 if (CLI.RetSExt) 8937 Attrs.push_back(Attribute::SExt); 8938 if (CLI.RetZExt) 8939 Attrs.push_back(Attribute::ZExt); 8940 if (CLI.IsInReg) 8941 Attrs.push_back(Attribute::InReg); 8942 8943 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 8944 Attrs); 8945 } 8946 8947 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 8948 /// implementation, which just calls LowerCall. 8949 /// FIXME: When all targets are 8950 /// migrated to using LowerCall, this hook should be integrated into SDISel. 8951 std::pair<SDValue, SDValue> 8952 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 8953 // Handle the incoming return values from the call. 8954 CLI.Ins.clear(); 8955 Type *OrigRetTy = CLI.RetTy; 8956 SmallVector<EVT, 4> RetTys; 8957 SmallVector<uint64_t, 4> Offsets; 8958 auto &DL = CLI.DAG.getDataLayout(); 8959 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 8960 8961 if (CLI.IsPostTypeLegalization) { 8962 // If we are lowering a libcall after legalization, split the return type. 8963 SmallVector<EVT, 4> OldRetTys; 8964 SmallVector<uint64_t, 4> OldOffsets; 8965 RetTys.swap(OldRetTys); 8966 Offsets.swap(OldOffsets); 8967 8968 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 8969 EVT RetVT = OldRetTys[i]; 8970 uint64_t Offset = OldOffsets[i]; 8971 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 8972 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 8973 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 8974 RetTys.append(NumRegs, RegisterVT); 8975 for (unsigned j = 0; j != NumRegs; ++j) 8976 Offsets.push_back(Offset + j * RegisterVTByteSZ); 8977 } 8978 } 8979 8980 SmallVector<ISD::OutputArg, 4> Outs; 8981 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 8982 8983 bool CanLowerReturn = 8984 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 8985 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 8986 8987 SDValue DemoteStackSlot; 8988 int DemoteStackIdx = -100; 8989 if (!CanLowerReturn) { 8990 // FIXME: equivalent assert? 8991 // assert(!CS.hasInAllocaArgument() && 8992 // "sret demotion is incompatible with inalloca"); 8993 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 8994 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 8995 MachineFunction &MF = CLI.DAG.getMachineFunction(); 8996 DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 8997 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 8998 DL.getAllocaAddrSpace()); 8999 9000 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 9001 ArgListEntry Entry; 9002 Entry.Node = DemoteStackSlot; 9003 Entry.Ty = StackSlotPtrType; 9004 Entry.IsSExt = false; 9005 Entry.IsZExt = false; 9006 Entry.IsInReg = false; 9007 Entry.IsSRet = true; 9008 Entry.IsNest = false; 9009 Entry.IsByVal = false; 9010 Entry.IsReturned = false; 9011 Entry.IsSwiftSelf = false; 9012 Entry.IsSwiftError = false; 9013 Entry.IsCFGuardTarget = false; 9014 Entry.Alignment = Align; 9015 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 9016 CLI.NumFixedArgs += 1; 9017 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9018 9019 // sret demotion isn't compatible with tail-calls, since the sret argument 9020 // points into the callers stack frame. 9021 CLI.IsTailCall = false; 9022 } else { 9023 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9024 CLI.RetTy, CLI.CallConv, CLI.IsVarArg); 9025 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9026 ISD::ArgFlagsTy Flags; 9027 if (NeedsRegBlock) { 9028 Flags.setInConsecutiveRegs(); 9029 if (I == RetTys.size() - 1) 9030 Flags.setInConsecutiveRegsLast(); 9031 } 9032 EVT VT = RetTys[I]; 9033 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9034 CLI.CallConv, VT); 9035 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9036 CLI.CallConv, VT); 9037 for (unsigned i = 0; i != NumRegs; ++i) { 9038 ISD::InputArg MyFlags; 9039 MyFlags.Flags = Flags; 9040 MyFlags.VT = RegisterVT; 9041 MyFlags.ArgVT = VT; 9042 MyFlags.Used = CLI.IsReturnValueUsed; 9043 if (CLI.RetTy->isPointerTy()) { 9044 MyFlags.Flags.setPointer(); 9045 MyFlags.Flags.setPointerAddrSpace( 9046 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9047 } 9048 if (CLI.RetSExt) 9049 MyFlags.Flags.setSExt(); 9050 if (CLI.RetZExt) 9051 MyFlags.Flags.setZExt(); 9052 if (CLI.IsInReg) 9053 MyFlags.Flags.setInReg(); 9054 CLI.Ins.push_back(MyFlags); 9055 } 9056 } 9057 } 9058 9059 // We push in swifterror return as the last element of CLI.Ins. 9060 ArgListTy &Args = CLI.getArgs(); 9061 if (supportSwiftError()) { 9062 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9063 if (Args[i].IsSwiftError) { 9064 ISD::InputArg MyFlags; 9065 MyFlags.VT = getPointerTy(DL); 9066 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9067 MyFlags.Flags.setSwiftError(); 9068 CLI.Ins.push_back(MyFlags); 9069 } 9070 } 9071 } 9072 9073 // Handle all of the outgoing arguments. 9074 CLI.Outs.clear(); 9075 CLI.OutVals.clear(); 9076 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9077 SmallVector<EVT, 4> ValueVTs; 9078 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 9079 // FIXME: Split arguments if CLI.IsPostTypeLegalization 9080 Type *FinalType = Args[i].Ty; 9081 if (Args[i].IsByVal) 9082 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 9083 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9084 FinalType, CLI.CallConv, CLI.IsVarArg); 9085 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 9086 ++Value) { 9087 EVT VT = ValueVTs[Value]; 9088 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 9089 SDValue Op = SDValue(Args[i].Node.getNode(), 9090 Args[i].Node.getResNo() + Value); 9091 ISD::ArgFlagsTy Flags; 9092 9093 // Certain targets (such as MIPS), may have a different ABI alignment 9094 // for a type depending on the context. Give the target a chance to 9095 // specify the alignment it wants. 9096 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 9097 9098 if (Args[i].Ty->isPointerTy()) { 9099 Flags.setPointer(); 9100 Flags.setPointerAddrSpace( 9101 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 9102 } 9103 if (Args[i].IsZExt) 9104 Flags.setZExt(); 9105 if (Args[i].IsSExt) 9106 Flags.setSExt(); 9107 if (Args[i].IsInReg) { 9108 // If we are using vectorcall calling convention, a structure that is 9109 // passed InReg - is surely an HVA 9110 if (CLI.CallConv == CallingConv::X86_VectorCall && 9111 isa<StructType>(FinalType)) { 9112 // The first value of a structure is marked 9113 if (0 == Value) 9114 Flags.setHvaStart(); 9115 Flags.setHva(); 9116 } 9117 // Set InReg Flag 9118 Flags.setInReg(); 9119 } 9120 if (Args[i].IsSRet) 9121 Flags.setSRet(); 9122 if (Args[i].IsSwiftSelf) 9123 Flags.setSwiftSelf(); 9124 if (Args[i].IsSwiftError) 9125 Flags.setSwiftError(); 9126 if (Args[i].IsCFGuardTarget) 9127 Flags.setCFGuardTarget(); 9128 if (Args[i].IsByVal) 9129 Flags.setByVal(); 9130 if (Args[i].IsInAlloca) { 9131 Flags.setInAlloca(); 9132 // Set the byval flag for CCAssignFn callbacks that don't know about 9133 // inalloca. This way we can know how many bytes we should've allocated 9134 // and how many bytes a callee cleanup function will pop. If we port 9135 // inalloca to more targets, we'll have to add custom inalloca handling 9136 // in the various CC lowering callbacks. 9137 Flags.setByVal(); 9138 } 9139 if (Args[i].IsByVal || Args[i].IsInAlloca) { 9140 PointerType *Ty = cast<PointerType>(Args[i].Ty); 9141 Type *ElementTy = Ty->getElementType(); 9142 9143 unsigned FrameSize = DL.getTypeAllocSize( 9144 Args[i].ByValType ? Args[i].ByValType : ElementTy); 9145 Flags.setByValSize(FrameSize); 9146 9147 // info is not there but there are cases it cannot get right. 9148 unsigned FrameAlign; 9149 if (Args[i].Alignment) 9150 FrameAlign = Args[i].Alignment; 9151 else 9152 FrameAlign = getByValTypeAlignment(ElementTy, DL); 9153 Flags.setByValAlign(Align(FrameAlign)); 9154 } 9155 if (Args[i].IsNest) 9156 Flags.setNest(); 9157 if (NeedsRegBlock) 9158 Flags.setInConsecutiveRegs(); 9159 Flags.setOrigAlign(OriginalAlignment); 9160 9161 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9162 CLI.CallConv, VT); 9163 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9164 CLI.CallConv, VT); 9165 SmallVector<SDValue, 4> Parts(NumParts); 9166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 9167 9168 if (Args[i].IsSExt) 9169 ExtendKind = ISD::SIGN_EXTEND; 9170 else if (Args[i].IsZExt) 9171 ExtendKind = ISD::ZERO_EXTEND; 9172 9173 // Conservatively only handle 'returned' on non-vectors that can be lowered, 9174 // for now. 9175 if (Args[i].IsReturned && !Op.getValueType().isVector() && 9176 CanLowerReturn) { 9177 assert((CLI.RetTy == Args[i].Ty || 9178 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 9179 CLI.RetTy->getPointerAddressSpace() == 9180 Args[i].Ty->getPointerAddressSpace())) && 9181 RetTys.size() == NumValues && "unexpected use of 'returned'"); 9182 // Before passing 'returned' to the target lowering code, ensure that 9183 // either the register MVT and the actual EVT are the same size or that 9184 // the return value and argument are extended in the same way; in these 9185 // cases it's safe to pass the argument register value unchanged as the 9186 // return register value (although it's at the target's option whether 9187 // to do so) 9188 // TODO: allow code generation to take advantage of partially preserved 9189 // registers rather than clobbering the entire register when the 9190 // parameter extension method is not compatible with the return 9191 // extension method 9192 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 9193 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 9194 CLI.RetZExt == Args[i].IsZExt)) 9195 Flags.setReturned(); 9196 } 9197 9198 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 9199 CLI.CS.getInstruction(), CLI.CallConv, ExtendKind); 9200 9201 for (unsigned j = 0; j != NumParts; ++j) { 9202 // if it isn't first piece, alignment must be 1 9203 // For scalable vectors the scalable part is currently handled 9204 // by individual targets, so we just use the known minimum size here. 9205 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 9206 i < CLI.NumFixedArgs, i, 9207 j*Parts[j].getValueType().getStoreSize().getKnownMinSize()); 9208 if (NumParts > 1 && j == 0) 9209 MyFlags.Flags.setSplit(); 9210 else if (j != 0) { 9211 MyFlags.Flags.setOrigAlign(Align(1)); 9212 if (j == NumParts - 1) 9213 MyFlags.Flags.setSplitEnd(); 9214 } 9215 9216 CLI.Outs.push_back(MyFlags); 9217 CLI.OutVals.push_back(Parts[j]); 9218 } 9219 9220 if (NeedsRegBlock && Value == NumValues - 1) 9221 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 9222 } 9223 } 9224 9225 SmallVector<SDValue, 4> InVals; 9226 CLI.Chain = LowerCall(CLI, InVals); 9227 9228 // Update CLI.InVals to use outside of this function. 9229 CLI.InVals = InVals; 9230 9231 // Verify that the target's LowerCall behaved as expected. 9232 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 9233 "LowerCall didn't return a valid chain!"); 9234 assert((!CLI.IsTailCall || InVals.empty()) && 9235 "LowerCall emitted a return value for a tail call!"); 9236 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 9237 "LowerCall didn't emit the correct number of values!"); 9238 9239 // For a tail call, the return value is merely live-out and there aren't 9240 // any nodes in the DAG representing it. Return a special value to 9241 // indicate that a tail call has been emitted and no more Instructions 9242 // should be processed in the current block. 9243 if (CLI.IsTailCall) { 9244 CLI.DAG.setRoot(CLI.Chain); 9245 return std::make_pair(SDValue(), SDValue()); 9246 } 9247 9248 #ifndef NDEBUG 9249 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 9250 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 9251 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 9252 "LowerCall emitted a value with the wrong type!"); 9253 } 9254 #endif 9255 9256 SmallVector<SDValue, 4> ReturnValues; 9257 if (!CanLowerReturn) { 9258 // The instruction result is the result of loading from the 9259 // hidden sret parameter. 9260 SmallVector<EVT, 1> PVTs; 9261 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 9262 9263 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 9264 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 9265 EVT PtrVT = PVTs[0]; 9266 9267 unsigned NumValues = RetTys.size(); 9268 ReturnValues.resize(NumValues); 9269 SmallVector<SDValue, 4> Chains(NumValues); 9270 9271 // An aggregate return value cannot wrap around the address space, so 9272 // offsets to its parts don't wrap either. 9273 SDNodeFlags Flags; 9274 Flags.setNoUnsignedWrap(true); 9275 9276 for (unsigned i = 0; i < NumValues; ++i) { 9277 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 9278 CLI.DAG.getConstant(Offsets[i], CLI.DL, 9279 PtrVT), Flags); 9280 SDValue L = CLI.DAG.getLoad( 9281 RetTys[i], CLI.DL, CLI.Chain, Add, 9282 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 9283 DemoteStackIdx, Offsets[i]), 9284 /* Alignment = */ 1); 9285 ReturnValues[i] = L; 9286 Chains[i] = L.getValue(1); 9287 } 9288 9289 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 9290 } else { 9291 // Collect the legal value parts into potentially illegal values 9292 // that correspond to the original function's return values. 9293 Optional<ISD::NodeType> AssertOp; 9294 if (CLI.RetSExt) 9295 AssertOp = ISD::AssertSext; 9296 else if (CLI.RetZExt) 9297 AssertOp = ISD::AssertZext; 9298 unsigned CurReg = 0; 9299 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9300 EVT VT = RetTys[I]; 9301 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9302 CLI.CallConv, VT); 9303 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9304 CLI.CallConv, VT); 9305 9306 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 9307 NumRegs, RegisterVT, VT, nullptr, 9308 CLI.CallConv, AssertOp)); 9309 CurReg += NumRegs; 9310 } 9311 9312 // For a function returning void, there is no return value. We can't create 9313 // such a node, so we just return a null return value in that case. In 9314 // that case, nothing will actually look at the value. 9315 if (ReturnValues.empty()) 9316 return std::make_pair(SDValue(), CLI.Chain); 9317 } 9318 9319 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 9320 CLI.DAG.getVTList(RetTys), ReturnValues); 9321 return std::make_pair(Res, CLI.Chain); 9322 } 9323 9324 void TargetLowering::LowerOperationWrapper(SDNode *N, 9325 SmallVectorImpl<SDValue> &Results, 9326 SelectionDAG &DAG) const { 9327 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 9328 Results.push_back(Res); 9329 } 9330 9331 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 9332 llvm_unreachable("LowerOperation not implemented for this target!"); 9333 } 9334 9335 void 9336 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 9337 SDValue Op = getNonRegisterValue(V); 9338 assert((Op.getOpcode() != ISD::CopyFromReg || 9339 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 9340 "Copy from a reg to the same reg!"); 9341 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 9342 9343 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9344 // If this is an InlineAsm we have to match the registers required, not the 9345 // notional registers required by the type. 9346 9347 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 9348 None); // This is not an ABI copy. 9349 SDValue Chain = DAG.getEntryNode(); 9350 9351 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 9352 FuncInfo.PreferredExtendType.end()) 9353 ? ISD::ANY_EXTEND 9354 : FuncInfo.PreferredExtendType[V]; 9355 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 9356 PendingExports.push_back(Chain); 9357 } 9358 9359 #include "llvm/CodeGen/SelectionDAGISel.h" 9360 9361 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 9362 /// entry block, return true. This includes arguments used by switches, since 9363 /// the switch may expand into multiple basic blocks. 9364 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 9365 // With FastISel active, we may be splitting blocks, so force creation 9366 // of virtual registers for all non-dead arguments. 9367 if (FastISel) 9368 return A->use_empty(); 9369 9370 const BasicBlock &Entry = A->getParent()->front(); 9371 for (const User *U : A->users()) 9372 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 9373 return false; // Use not in entry block. 9374 9375 return true; 9376 } 9377 9378 using ArgCopyElisionMapTy = 9379 DenseMap<const Argument *, 9380 std::pair<const AllocaInst *, const StoreInst *>>; 9381 9382 /// Scan the entry block of the function in FuncInfo for arguments that look 9383 /// like copies into a local alloca. Record any copied arguments in 9384 /// ArgCopyElisionCandidates. 9385 static void 9386 findArgumentCopyElisionCandidates(const DataLayout &DL, 9387 FunctionLoweringInfo *FuncInfo, 9388 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 9389 // Record the state of every static alloca used in the entry block. Argument 9390 // allocas are all used in the entry block, so we need approximately as many 9391 // entries as we have arguments. 9392 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 9393 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 9394 unsigned NumArgs = FuncInfo->Fn->arg_size(); 9395 StaticAllocas.reserve(NumArgs * 2); 9396 9397 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 9398 if (!V) 9399 return nullptr; 9400 V = V->stripPointerCasts(); 9401 const auto *AI = dyn_cast<AllocaInst>(V); 9402 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 9403 return nullptr; 9404 auto Iter = StaticAllocas.insert({AI, Unknown}); 9405 return &Iter.first->second; 9406 }; 9407 9408 // Look for stores of arguments to static allocas. Look through bitcasts and 9409 // GEPs to handle type coercions, as long as the alloca is fully initialized 9410 // by the store. Any non-store use of an alloca escapes it and any subsequent 9411 // unanalyzed store might write it. 9412 // FIXME: Handle structs initialized with multiple stores. 9413 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 9414 // Look for stores, and handle non-store uses conservatively. 9415 const auto *SI = dyn_cast<StoreInst>(&I); 9416 if (!SI) { 9417 // We will look through cast uses, so ignore them completely. 9418 if (I.isCast()) 9419 continue; 9420 // Ignore debug info intrinsics, they don't escape or store to allocas. 9421 if (isa<DbgInfoIntrinsic>(I)) 9422 continue; 9423 // This is an unknown instruction. Assume it escapes or writes to all 9424 // static alloca operands. 9425 for (const Use &U : I.operands()) { 9426 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 9427 *Info = StaticAllocaInfo::Clobbered; 9428 } 9429 continue; 9430 } 9431 9432 // If the stored value is a static alloca, mark it as escaped. 9433 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 9434 *Info = StaticAllocaInfo::Clobbered; 9435 9436 // Check if the destination is a static alloca. 9437 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 9438 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 9439 if (!Info) 9440 continue; 9441 const AllocaInst *AI = cast<AllocaInst>(Dst); 9442 9443 // Skip allocas that have been initialized or clobbered. 9444 if (*Info != StaticAllocaInfo::Unknown) 9445 continue; 9446 9447 // Check if the stored value is an argument, and that this store fully 9448 // initializes the alloca. Don't elide copies from the same argument twice. 9449 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 9450 const auto *Arg = dyn_cast<Argument>(Val); 9451 if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() || 9452 Arg->getType()->isEmptyTy() || 9453 DL.getTypeStoreSize(Arg->getType()) != 9454 DL.getTypeAllocSize(AI->getAllocatedType()) || 9455 ArgCopyElisionCandidates.count(Arg)) { 9456 *Info = StaticAllocaInfo::Clobbered; 9457 continue; 9458 } 9459 9460 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 9461 << '\n'); 9462 9463 // Mark this alloca and store for argument copy elision. 9464 *Info = StaticAllocaInfo::Elidable; 9465 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 9466 9467 // Stop scanning if we've seen all arguments. This will happen early in -O0 9468 // builds, which is useful, because -O0 builds have large entry blocks and 9469 // many allocas. 9470 if (ArgCopyElisionCandidates.size() == NumArgs) 9471 break; 9472 } 9473 } 9474 9475 /// Try to elide argument copies from memory into a local alloca. Succeeds if 9476 /// ArgVal is a load from a suitable fixed stack object. 9477 static void tryToElideArgumentCopy( 9478 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 9479 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 9480 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 9481 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 9482 SDValue ArgVal, bool &ArgHasUses) { 9483 // Check if this is a load from a fixed stack object. 9484 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 9485 if (!LNode) 9486 return; 9487 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 9488 if (!FINode) 9489 return; 9490 9491 // Check that the fixed stack object is the right size and alignment. 9492 // Look at the alignment that the user wrote on the alloca instead of looking 9493 // at the stack object. 9494 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 9495 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 9496 const AllocaInst *AI = ArgCopyIter->second.first; 9497 int FixedIndex = FINode->getIndex(); 9498 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 9499 int OldIndex = AllocaIndex; 9500 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 9501 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 9502 LLVM_DEBUG( 9503 dbgs() << " argument copy elision failed due to bad fixed stack " 9504 "object size\n"); 9505 return; 9506 } 9507 unsigned RequiredAlignment = AI->getAlignment(); 9508 if (!RequiredAlignment) { 9509 RequiredAlignment = FuncInfo.MF->getDataLayout().getABITypeAlignment( 9510 AI->getAllocatedType()); 9511 } 9512 if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) { 9513 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 9514 "greater than stack argument alignment (" 9515 << RequiredAlignment << " vs " 9516 << MFI.getObjectAlignment(FixedIndex) << ")\n"); 9517 return; 9518 } 9519 9520 // Perform the elision. Delete the old stack object and replace its only use 9521 // in the variable info map. Mark the stack object as mutable. 9522 LLVM_DEBUG({ 9523 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 9524 << " Replacing frame index " << OldIndex << " with " << FixedIndex 9525 << '\n'; 9526 }); 9527 MFI.RemoveStackObject(OldIndex); 9528 MFI.setIsImmutableObjectIndex(FixedIndex, false); 9529 AllocaIndex = FixedIndex; 9530 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 9531 Chains.push_back(ArgVal.getValue(1)); 9532 9533 // Avoid emitting code for the store implementing the copy. 9534 const StoreInst *SI = ArgCopyIter->second.second; 9535 ElidedArgCopyInstrs.insert(SI); 9536 9537 // Check for uses of the argument again so that we can avoid exporting ArgVal 9538 // if it is't used by anything other than the store. 9539 for (const Value *U : Arg.users()) { 9540 if (U != SI) { 9541 ArgHasUses = true; 9542 break; 9543 } 9544 } 9545 } 9546 9547 void SelectionDAGISel::LowerArguments(const Function &F) { 9548 SelectionDAG &DAG = SDB->DAG; 9549 SDLoc dl = SDB->getCurSDLoc(); 9550 const DataLayout &DL = DAG.getDataLayout(); 9551 SmallVector<ISD::InputArg, 16> Ins; 9552 9553 if (!FuncInfo->CanLowerReturn) { 9554 // Put in an sret pointer parameter before all the other parameters. 9555 SmallVector<EVT, 1> ValueVTs; 9556 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9557 F.getReturnType()->getPointerTo( 9558 DAG.getDataLayout().getAllocaAddrSpace()), 9559 ValueVTs); 9560 9561 // NOTE: Assuming that a pointer will never break down to more than one VT 9562 // or one register. 9563 ISD::ArgFlagsTy Flags; 9564 Flags.setSRet(); 9565 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 9566 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 9567 ISD::InputArg::NoArgIndex, 0); 9568 Ins.push_back(RetArg); 9569 } 9570 9571 // Look for stores of arguments to static allocas. Mark such arguments with a 9572 // flag to ask the target to give us the memory location of that argument if 9573 // available. 9574 ArgCopyElisionMapTy ArgCopyElisionCandidates; 9575 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 9576 ArgCopyElisionCandidates); 9577 9578 // Set up the incoming argument description vector. 9579 for (const Argument &Arg : F.args()) { 9580 unsigned ArgNo = Arg.getArgNo(); 9581 SmallVector<EVT, 4> ValueVTs; 9582 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9583 bool isArgValueUsed = !Arg.use_empty(); 9584 unsigned PartBase = 0; 9585 Type *FinalType = Arg.getType(); 9586 if (Arg.hasAttribute(Attribute::ByVal)) 9587 FinalType = Arg.getParamByValType(); 9588 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 9589 FinalType, F.getCallingConv(), F.isVarArg()); 9590 for (unsigned Value = 0, NumValues = ValueVTs.size(); 9591 Value != NumValues; ++Value) { 9592 EVT VT = ValueVTs[Value]; 9593 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 9594 ISD::ArgFlagsTy Flags; 9595 9596 // Certain targets (such as MIPS), may have a different ABI alignment 9597 // for a type depending on the context. Give the target a chance to 9598 // specify the alignment it wants. 9599 const Align OriginalAlignment( 9600 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 9601 9602 if (Arg.getType()->isPointerTy()) { 9603 Flags.setPointer(); 9604 Flags.setPointerAddrSpace( 9605 cast<PointerType>(Arg.getType())->getAddressSpace()); 9606 } 9607 if (Arg.hasAttribute(Attribute::ZExt)) 9608 Flags.setZExt(); 9609 if (Arg.hasAttribute(Attribute::SExt)) 9610 Flags.setSExt(); 9611 if (Arg.hasAttribute(Attribute::InReg)) { 9612 // If we are using vectorcall calling convention, a structure that is 9613 // passed InReg - is surely an HVA 9614 if (F.getCallingConv() == CallingConv::X86_VectorCall && 9615 isa<StructType>(Arg.getType())) { 9616 // The first value of a structure is marked 9617 if (0 == Value) 9618 Flags.setHvaStart(); 9619 Flags.setHva(); 9620 } 9621 // Set InReg Flag 9622 Flags.setInReg(); 9623 } 9624 if (Arg.hasAttribute(Attribute::StructRet)) 9625 Flags.setSRet(); 9626 if (Arg.hasAttribute(Attribute::SwiftSelf)) 9627 Flags.setSwiftSelf(); 9628 if (Arg.hasAttribute(Attribute::SwiftError)) 9629 Flags.setSwiftError(); 9630 if (Arg.hasAttribute(Attribute::ByVal)) 9631 Flags.setByVal(); 9632 if (Arg.hasAttribute(Attribute::InAlloca)) { 9633 Flags.setInAlloca(); 9634 // Set the byval flag for CCAssignFn callbacks that don't know about 9635 // inalloca. This way we can know how many bytes we should've allocated 9636 // and how many bytes a callee cleanup function will pop. If we port 9637 // inalloca to more targets, we'll have to add custom inalloca handling 9638 // in the various CC lowering callbacks. 9639 Flags.setByVal(); 9640 } 9641 if (F.getCallingConv() == CallingConv::X86_INTR) { 9642 // IA Interrupt passes frame (1st parameter) by value in the stack. 9643 if (ArgNo == 0) 9644 Flags.setByVal(); 9645 } 9646 if (Flags.isByVal() || Flags.isInAlloca()) { 9647 Type *ElementTy = Arg.getParamByValType(); 9648 9649 // For ByVal, size and alignment should be passed from FE. BE will 9650 // guess if this info is not there but there are cases it cannot get 9651 // right. 9652 unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType()); 9653 Flags.setByValSize(FrameSize); 9654 9655 unsigned FrameAlign; 9656 if (Arg.getParamAlignment()) 9657 FrameAlign = Arg.getParamAlignment(); 9658 else 9659 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 9660 Flags.setByValAlign(Align(FrameAlign)); 9661 } 9662 if (Arg.hasAttribute(Attribute::Nest)) 9663 Flags.setNest(); 9664 if (NeedsRegBlock) 9665 Flags.setInConsecutiveRegs(); 9666 Flags.setOrigAlign(OriginalAlignment); 9667 if (ArgCopyElisionCandidates.count(&Arg)) 9668 Flags.setCopyElisionCandidate(); 9669 if (Arg.hasAttribute(Attribute::Returned)) 9670 Flags.setReturned(); 9671 9672 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 9673 *CurDAG->getContext(), F.getCallingConv(), VT); 9674 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 9675 *CurDAG->getContext(), F.getCallingConv(), VT); 9676 for (unsigned i = 0; i != NumRegs; ++i) { 9677 // For scalable vectors, use the minimum size; individual targets 9678 // are responsible for handling scalable vector arguments and 9679 // return values. 9680 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 9681 ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize()); 9682 if (NumRegs > 1 && i == 0) 9683 MyFlags.Flags.setSplit(); 9684 // if it isn't first piece, alignment must be 1 9685 else if (i > 0) { 9686 MyFlags.Flags.setOrigAlign(Align(1)); 9687 if (i == NumRegs - 1) 9688 MyFlags.Flags.setSplitEnd(); 9689 } 9690 Ins.push_back(MyFlags); 9691 } 9692 if (NeedsRegBlock && Value == NumValues - 1) 9693 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 9694 PartBase += VT.getStoreSize().getKnownMinSize(); 9695 } 9696 } 9697 9698 // Call the target to set up the argument values. 9699 SmallVector<SDValue, 8> InVals; 9700 SDValue NewRoot = TLI->LowerFormalArguments( 9701 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 9702 9703 // Verify that the target's LowerFormalArguments behaved as expected. 9704 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 9705 "LowerFormalArguments didn't return a valid chain!"); 9706 assert(InVals.size() == Ins.size() && 9707 "LowerFormalArguments didn't emit the correct number of values!"); 9708 LLVM_DEBUG({ 9709 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 9710 assert(InVals[i].getNode() && 9711 "LowerFormalArguments emitted a null value!"); 9712 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 9713 "LowerFormalArguments emitted a value with the wrong type!"); 9714 } 9715 }); 9716 9717 // Update the DAG with the new chain value resulting from argument lowering. 9718 DAG.setRoot(NewRoot); 9719 9720 // Set up the argument values. 9721 unsigned i = 0; 9722 if (!FuncInfo->CanLowerReturn) { 9723 // Create a virtual register for the sret pointer, and put in a copy 9724 // from the sret argument into it. 9725 SmallVector<EVT, 1> ValueVTs; 9726 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9727 F.getReturnType()->getPointerTo( 9728 DAG.getDataLayout().getAllocaAddrSpace()), 9729 ValueVTs); 9730 MVT VT = ValueVTs[0].getSimpleVT(); 9731 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 9732 Optional<ISD::NodeType> AssertOp = None; 9733 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 9734 nullptr, F.getCallingConv(), AssertOp); 9735 9736 MachineFunction& MF = SDB->DAG.getMachineFunction(); 9737 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 9738 Register SRetReg = 9739 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 9740 FuncInfo->DemoteRegister = SRetReg; 9741 NewRoot = 9742 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 9743 DAG.setRoot(NewRoot); 9744 9745 // i indexes lowered arguments. Bump it past the hidden sret argument. 9746 ++i; 9747 } 9748 9749 SmallVector<SDValue, 4> Chains; 9750 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 9751 for (const Argument &Arg : F.args()) { 9752 SmallVector<SDValue, 4> ArgValues; 9753 SmallVector<EVT, 4> ValueVTs; 9754 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9755 unsigned NumValues = ValueVTs.size(); 9756 if (NumValues == 0) 9757 continue; 9758 9759 bool ArgHasUses = !Arg.use_empty(); 9760 9761 // Elide the copying store if the target loaded this argument from a 9762 // suitable fixed stack object. 9763 if (Ins[i].Flags.isCopyElisionCandidate()) { 9764 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 9765 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 9766 InVals[i], ArgHasUses); 9767 } 9768 9769 // If this argument is unused then remember its value. It is used to generate 9770 // debugging information. 9771 bool isSwiftErrorArg = 9772 TLI->supportSwiftError() && 9773 Arg.hasAttribute(Attribute::SwiftError); 9774 if (!ArgHasUses && !isSwiftErrorArg) { 9775 SDB->setUnusedArgValue(&Arg, InVals[i]); 9776 9777 // Also remember any frame index for use in FastISel. 9778 if (FrameIndexSDNode *FI = 9779 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 9780 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9781 } 9782 9783 for (unsigned Val = 0; Val != NumValues; ++Val) { 9784 EVT VT = ValueVTs[Val]; 9785 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 9786 F.getCallingConv(), VT); 9787 unsigned NumParts = TLI->getNumRegistersForCallingConv( 9788 *CurDAG->getContext(), F.getCallingConv(), VT); 9789 9790 // Even an apparent 'unused' swifterror argument needs to be returned. So 9791 // we do generate a copy for it that can be used on return from the 9792 // function. 9793 if (ArgHasUses || isSwiftErrorArg) { 9794 Optional<ISD::NodeType> AssertOp; 9795 if (Arg.hasAttribute(Attribute::SExt)) 9796 AssertOp = ISD::AssertSext; 9797 else if (Arg.hasAttribute(Attribute::ZExt)) 9798 AssertOp = ISD::AssertZext; 9799 9800 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 9801 PartVT, VT, nullptr, 9802 F.getCallingConv(), AssertOp)); 9803 } 9804 9805 i += NumParts; 9806 } 9807 9808 // We don't need to do anything else for unused arguments. 9809 if (ArgValues.empty()) 9810 continue; 9811 9812 // Note down frame index. 9813 if (FrameIndexSDNode *FI = 9814 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 9815 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9816 9817 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 9818 SDB->getCurSDLoc()); 9819 9820 SDB->setValue(&Arg, Res); 9821 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 9822 // We want to associate the argument with the frame index, among 9823 // involved operands, that correspond to the lowest address. The 9824 // getCopyFromParts function, called earlier, is swapping the order of 9825 // the operands to BUILD_PAIR depending on endianness. The result of 9826 // that swapping is that the least significant bits of the argument will 9827 // be in the first operand of the BUILD_PAIR node, and the most 9828 // significant bits will be in the second operand. 9829 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 9830 if (LoadSDNode *LNode = 9831 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 9832 if (FrameIndexSDNode *FI = 9833 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 9834 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9835 } 9836 9837 // Analyses past this point are naive and don't expect an assertion. 9838 if (Res.getOpcode() == ISD::AssertZext) 9839 Res = Res.getOperand(0); 9840 9841 // Update the SwiftErrorVRegDefMap. 9842 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 9843 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9844 if (Register::isVirtualRegister(Reg)) 9845 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 9846 Reg); 9847 } 9848 9849 // If this argument is live outside of the entry block, insert a copy from 9850 // wherever we got it to the vreg that other BB's will reference it as. 9851 if (Res.getOpcode() == ISD::CopyFromReg) { 9852 // If we can, though, try to skip creating an unnecessary vreg. 9853 // FIXME: This isn't very clean... it would be nice to make this more 9854 // general. 9855 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9856 if (Register::isVirtualRegister(Reg)) { 9857 FuncInfo->ValueMap[&Arg] = Reg; 9858 continue; 9859 } 9860 } 9861 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 9862 FuncInfo->InitializeRegForValue(&Arg); 9863 SDB->CopyToExportRegsIfNeeded(&Arg); 9864 } 9865 } 9866 9867 if (!Chains.empty()) { 9868 Chains.push_back(NewRoot); 9869 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 9870 } 9871 9872 DAG.setRoot(NewRoot); 9873 9874 assert(i == InVals.size() && "Argument register count mismatch!"); 9875 9876 // If any argument copy elisions occurred and we have debug info, update the 9877 // stale frame indices used in the dbg.declare variable info table. 9878 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 9879 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 9880 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 9881 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 9882 if (I != ArgCopyElisionFrameIndexMap.end()) 9883 VI.Slot = I->second; 9884 } 9885 } 9886 9887 // Finally, if the target has anything special to do, allow it to do so. 9888 emitFunctionEntryCode(); 9889 } 9890 9891 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 9892 /// ensure constants are generated when needed. Remember the virtual registers 9893 /// that need to be added to the Machine PHI nodes as input. We cannot just 9894 /// directly add them, because expansion might result in multiple MBB's for one 9895 /// BB. As such, the start of the BB might correspond to a different MBB than 9896 /// the end. 9897 void 9898 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 9899 const Instruction *TI = LLVMBB->getTerminator(); 9900 9901 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 9902 9903 // Check PHI nodes in successors that expect a value to be available from this 9904 // block. 9905 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 9906 const BasicBlock *SuccBB = TI->getSuccessor(succ); 9907 if (!isa<PHINode>(SuccBB->begin())) continue; 9908 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 9909 9910 // If this terminator has multiple identical successors (common for 9911 // switches), only handle each succ once. 9912 if (!SuccsHandled.insert(SuccMBB).second) 9913 continue; 9914 9915 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 9916 9917 // At this point we know that there is a 1-1 correspondence between LLVM PHI 9918 // nodes and Machine PHI nodes, but the incoming operands have not been 9919 // emitted yet. 9920 for (const PHINode &PN : SuccBB->phis()) { 9921 // Ignore dead phi's. 9922 if (PN.use_empty()) 9923 continue; 9924 9925 // Skip empty types 9926 if (PN.getType()->isEmptyTy()) 9927 continue; 9928 9929 unsigned Reg; 9930 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 9931 9932 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 9933 unsigned &RegOut = ConstantsOut[C]; 9934 if (RegOut == 0) { 9935 RegOut = FuncInfo.CreateRegs(C); 9936 CopyValueToVirtualRegister(C, RegOut); 9937 } 9938 Reg = RegOut; 9939 } else { 9940 DenseMap<const Value *, unsigned>::iterator I = 9941 FuncInfo.ValueMap.find(PHIOp); 9942 if (I != FuncInfo.ValueMap.end()) 9943 Reg = I->second; 9944 else { 9945 assert(isa<AllocaInst>(PHIOp) && 9946 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 9947 "Didn't codegen value into a register!??"); 9948 Reg = FuncInfo.CreateRegs(PHIOp); 9949 CopyValueToVirtualRegister(PHIOp, Reg); 9950 } 9951 } 9952 9953 // Remember that this register needs to added to the machine PHI node as 9954 // the input for this MBB. 9955 SmallVector<EVT, 4> ValueVTs; 9956 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9957 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 9958 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 9959 EVT VT = ValueVTs[vti]; 9960 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 9961 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 9962 FuncInfo.PHINodesToUpdate.push_back( 9963 std::make_pair(&*MBBI++, Reg + i)); 9964 Reg += NumRegisters; 9965 } 9966 } 9967 } 9968 9969 ConstantsOut.clear(); 9970 } 9971 9972 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 9973 /// is 0. 9974 MachineBasicBlock * 9975 SelectionDAGBuilder::StackProtectorDescriptor:: 9976 AddSuccessorMBB(const BasicBlock *BB, 9977 MachineBasicBlock *ParentMBB, 9978 bool IsLikely, 9979 MachineBasicBlock *SuccMBB) { 9980 // If SuccBB has not been created yet, create it. 9981 if (!SuccMBB) { 9982 MachineFunction *MF = ParentMBB->getParent(); 9983 MachineFunction::iterator BBI(ParentMBB); 9984 SuccMBB = MF->CreateMachineBasicBlock(BB); 9985 MF->insert(++BBI, SuccMBB); 9986 } 9987 // Add it as a successor of ParentMBB. 9988 ParentMBB->addSuccessor( 9989 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 9990 return SuccMBB; 9991 } 9992 9993 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 9994 MachineFunction::iterator I(MBB); 9995 if (++I == FuncInfo.MF->end()) 9996 return nullptr; 9997 return &*I; 9998 } 9999 10000 /// During lowering new call nodes can be created (such as memset, etc.). 10001 /// Those will become new roots of the current DAG, but complications arise 10002 /// when they are tail calls. In such cases, the call lowering will update 10003 /// the root, but the builder still needs to know that a tail call has been 10004 /// lowered in order to avoid generating an additional return. 10005 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 10006 // If the node is null, we do have a tail call. 10007 if (MaybeTC.getNode() != nullptr) 10008 DAG.setRoot(MaybeTC); 10009 else 10010 HasTailCall = true; 10011 } 10012 10013 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 10014 MachineBasicBlock *SwitchMBB, 10015 MachineBasicBlock *DefaultMBB) { 10016 MachineFunction *CurMF = FuncInfo.MF; 10017 MachineBasicBlock *NextMBB = nullptr; 10018 MachineFunction::iterator BBI(W.MBB); 10019 if (++BBI != FuncInfo.MF->end()) 10020 NextMBB = &*BBI; 10021 10022 unsigned Size = W.LastCluster - W.FirstCluster + 1; 10023 10024 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10025 10026 if (Size == 2 && W.MBB == SwitchMBB) { 10027 // If any two of the cases has the same destination, and if one value 10028 // is the same as the other, but has one bit unset that the other has set, 10029 // use bit manipulation to do two compares at once. For example: 10030 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 10031 // TODO: This could be extended to merge any 2 cases in switches with 3 10032 // cases. 10033 // TODO: Handle cases where W.CaseBB != SwitchBB. 10034 CaseCluster &Small = *W.FirstCluster; 10035 CaseCluster &Big = *W.LastCluster; 10036 10037 if (Small.Low == Small.High && Big.Low == Big.High && 10038 Small.MBB == Big.MBB) { 10039 const APInt &SmallValue = Small.Low->getValue(); 10040 const APInt &BigValue = Big.Low->getValue(); 10041 10042 // Check that there is only one bit different. 10043 APInt CommonBit = BigValue ^ SmallValue; 10044 if (CommonBit.isPowerOf2()) { 10045 SDValue CondLHS = getValue(Cond); 10046 EVT VT = CondLHS.getValueType(); 10047 SDLoc DL = getCurSDLoc(); 10048 10049 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 10050 DAG.getConstant(CommonBit, DL, VT)); 10051 SDValue Cond = DAG.getSetCC( 10052 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 10053 ISD::SETEQ); 10054 10055 // Update successor info. 10056 // Both Small and Big will jump to Small.BB, so we sum up the 10057 // probabilities. 10058 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 10059 if (BPI) 10060 addSuccessorWithProb( 10061 SwitchMBB, DefaultMBB, 10062 // The default destination is the first successor in IR. 10063 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 10064 else 10065 addSuccessorWithProb(SwitchMBB, DefaultMBB); 10066 10067 // Insert the true branch. 10068 SDValue BrCond = 10069 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 10070 DAG.getBasicBlock(Small.MBB)); 10071 // Insert the false branch. 10072 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 10073 DAG.getBasicBlock(DefaultMBB)); 10074 10075 DAG.setRoot(BrCond); 10076 return; 10077 } 10078 } 10079 } 10080 10081 if (TM.getOptLevel() != CodeGenOpt::None) { 10082 // Here, we order cases by probability so the most likely case will be 10083 // checked first. However, two clusters can have the same probability in 10084 // which case their relative ordering is non-deterministic. So we use Low 10085 // as a tie-breaker as clusters are guaranteed to never overlap. 10086 llvm::sort(W.FirstCluster, W.LastCluster + 1, 10087 [](const CaseCluster &a, const CaseCluster &b) { 10088 return a.Prob != b.Prob ? 10089 a.Prob > b.Prob : 10090 a.Low->getValue().slt(b.Low->getValue()); 10091 }); 10092 10093 // Rearrange the case blocks so that the last one falls through if possible 10094 // without changing the order of probabilities. 10095 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 10096 --I; 10097 if (I->Prob > W.LastCluster->Prob) 10098 break; 10099 if (I->Kind == CC_Range && I->MBB == NextMBB) { 10100 std::swap(*I, *W.LastCluster); 10101 break; 10102 } 10103 } 10104 } 10105 10106 // Compute total probability. 10107 BranchProbability DefaultProb = W.DefaultProb; 10108 BranchProbability UnhandledProbs = DefaultProb; 10109 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 10110 UnhandledProbs += I->Prob; 10111 10112 MachineBasicBlock *CurMBB = W.MBB; 10113 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 10114 bool FallthroughUnreachable = false; 10115 MachineBasicBlock *Fallthrough; 10116 if (I == W.LastCluster) { 10117 // For the last cluster, fall through to the default destination. 10118 Fallthrough = DefaultMBB; 10119 FallthroughUnreachable = isa<UnreachableInst>( 10120 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 10121 } else { 10122 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 10123 CurMF->insert(BBI, Fallthrough); 10124 // Put Cond in a virtual register to make it available from the new blocks. 10125 ExportFromCurrentBlock(Cond); 10126 } 10127 UnhandledProbs -= I->Prob; 10128 10129 switch (I->Kind) { 10130 case CC_JumpTable: { 10131 // FIXME: Optimize away range check based on pivot comparisons. 10132 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 10133 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 10134 10135 // The jump block hasn't been inserted yet; insert it here. 10136 MachineBasicBlock *JumpMBB = JT->MBB; 10137 CurMF->insert(BBI, JumpMBB); 10138 10139 auto JumpProb = I->Prob; 10140 auto FallthroughProb = UnhandledProbs; 10141 10142 // If the default statement is a target of the jump table, we evenly 10143 // distribute the default probability to successors of CurMBB. Also 10144 // update the probability on the edge from JumpMBB to Fallthrough. 10145 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 10146 SE = JumpMBB->succ_end(); 10147 SI != SE; ++SI) { 10148 if (*SI == DefaultMBB) { 10149 JumpProb += DefaultProb / 2; 10150 FallthroughProb -= DefaultProb / 2; 10151 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 10152 JumpMBB->normalizeSuccProbs(); 10153 break; 10154 } 10155 } 10156 10157 if (FallthroughUnreachable) { 10158 // Skip the range check if the fallthrough block is unreachable. 10159 JTH->OmitRangeCheck = true; 10160 } 10161 10162 if (!JTH->OmitRangeCheck) 10163 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 10164 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 10165 CurMBB->normalizeSuccProbs(); 10166 10167 // The jump table header will be inserted in our current block, do the 10168 // range check, and fall through to our fallthrough block. 10169 JTH->HeaderBB = CurMBB; 10170 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 10171 10172 // If we're in the right place, emit the jump table header right now. 10173 if (CurMBB == SwitchMBB) { 10174 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 10175 JTH->Emitted = true; 10176 } 10177 break; 10178 } 10179 case CC_BitTests: { 10180 // FIXME: Optimize away range check based on pivot comparisons. 10181 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 10182 10183 // The bit test blocks haven't been inserted yet; insert them here. 10184 for (BitTestCase &BTC : BTB->Cases) 10185 CurMF->insert(BBI, BTC.ThisBB); 10186 10187 // Fill in fields of the BitTestBlock. 10188 BTB->Parent = CurMBB; 10189 BTB->Default = Fallthrough; 10190 10191 BTB->DefaultProb = UnhandledProbs; 10192 // If the cases in bit test don't form a contiguous range, we evenly 10193 // distribute the probability on the edge to Fallthrough to two 10194 // successors of CurMBB. 10195 if (!BTB->ContiguousRange) { 10196 BTB->Prob += DefaultProb / 2; 10197 BTB->DefaultProb -= DefaultProb / 2; 10198 } 10199 10200 if (FallthroughUnreachable) { 10201 // Skip the range check if the fallthrough block is unreachable. 10202 BTB->OmitRangeCheck = true; 10203 } 10204 10205 // If we're in the right place, emit the bit test header right now. 10206 if (CurMBB == SwitchMBB) { 10207 visitBitTestHeader(*BTB, SwitchMBB); 10208 BTB->Emitted = true; 10209 } 10210 break; 10211 } 10212 case CC_Range: { 10213 const Value *RHS, *LHS, *MHS; 10214 ISD::CondCode CC; 10215 if (I->Low == I->High) { 10216 // Check Cond == I->Low. 10217 CC = ISD::SETEQ; 10218 LHS = Cond; 10219 RHS=I->Low; 10220 MHS = nullptr; 10221 } else { 10222 // Check I->Low <= Cond <= I->High. 10223 CC = ISD::SETLE; 10224 LHS = I->Low; 10225 MHS = Cond; 10226 RHS = I->High; 10227 } 10228 10229 // If Fallthrough is unreachable, fold away the comparison. 10230 if (FallthroughUnreachable) 10231 CC = ISD::SETTRUE; 10232 10233 // The false probability is the sum of all unhandled cases. 10234 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 10235 getCurSDLoc(), I->Prob, UnhandledProbs); 10236 10237 if (CurMBB == SwitchMBB) 10238 visitSwitchCase(CB, SwitchMBB); 10239 else 10240 SL->SwitchCases.push_back(CB); 10241 10242 break; 10243 } 10244 } 10245 CurMBB = Fallthrough; 10246 } 10247 } 10248 10249 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 10250 CaseClusterIt First, 10251 CaseClusterIt Last) { 10252 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 10253 if (X.Prob != CC.Prob) 10254 return X.Prob > CC.Prob; 10255 10256 // Ties are broken by comparing the case value. 10257 return X.Low->getValue().slt(CC.Low->getValue()); 10258 }); 10259 } 10260 10261 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 10262 const SwitchWorkListItem &W, 10263 Value *Cond, 10264 MachineBasicBlock *SwitchMBB) { 10265 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 10266 "Clusters not sorted?"); 10267 10268 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 10269 10270 // Balance the tree based on branch probabilities to create a near-optimal (in 10271 // terms of search time given key frequency) binary search tree. See e.g. Kurt 10272 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 10273 CaseClusterIt LastLeft = W.FirstCluster; 10274 CaseClusterIt FirstRight = W.LastCluster; 10275 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 10276 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 10277 10278 // Move LastLeft and FirstRight towards each other from opposite directions to 10279 // find a partitioning of the clusters which balances the probability on both 10280 // sides. If LeftProb and RightProb are equal, alternate which side is 10281 // taken to ensure 0-probability nodes are distributed evenly. 10282 unsigned I = 0; 10283 while (LastLeft + 1 < FirstRight) { 10284 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 10285 LeftProb += (++LastLeft)->Prob; 10286 else 10287 RightProb += (--FirstRight)->Prob; 10288 I++; 10289 } 10290 10291 while (true) { 10292 // Our binary search tree differs from a typical BST in that ours can have up 10293 // to three values in each leaf. The pivot selection above doesn't take that 10294 // into account, which means the tree might require more nodes and be less 10295 // efficient. We compensate for this here. 10296 10297 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 10298 unsigned NumRight = W.LastCluster - FirstRight + 1; 10299 10300 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 10301 // If one side has less than 3 clusters, and the other has more than 3, 10302 // consider taking a cluster from the other side. 10303 10304 if (NumLeft < NumRight) { 10305 // Consider moving the first cluster on the right to the left side. 10306 CaseCluster &CC = *FirstRight; 10307 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10308 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10309 if (LeftSideRank <= RightSideRank) { 10310 // Moving the cluster to the left does not demote it. 10311 ++LastLeft; 10312 ++FirstRight; 10313 continue; 10314 } 10315 } else { 10316 assert(NumRight < NumLeft); 10317 // Consider moving the last element on the left to the right side. 10318 CaseCluster &CC = *LastLeft; 10319 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10320 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10321 if (RightSideRank <= LeftSideRank) { 10322 // Moving the cluster to the right does not demot it. 10323 --LastLeft; 10324 --FirstRight; 10325 continue; 10326 } 10327 } 10328 } 10329 break; 10330 } 10331 10332 assert(LastLeft + 1 == FirstRight); 10333 assert(LastLeft >= W.FirstCluster); 10334 assert(FirstRight <= W.LastCluster); 10335 10336 // Use the first element on the right as pivot since we will make less-than 10337 // comparisons against it. 10338 CaseClusterIt PivotCluster = FirstRight; 10339 assert(PivotCluster > W.FirstCluster); 10340 assert(PivotCluster <= W.LastCluster); 10341 10342 CaseClusterIt FirstLeft = W.FirstCluster; 10343 CaseClusterIt LastRight = W.LastCluster; 10344 10345 const ConstantInt *Pivot = PivotCluster->Low; 10346 10347 // New blocks will be inserted immediately after the current one. 10348 MachineFunction::iterator BBI(W.MBB); 10349 ++BBI; 10350 10351 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 10352 // we can branch to its destination directly if it's squeezed exactly in 10353 // between the known lower bound and Pivot - 1. 10354 MachineBasicBlock *LeftMBB; 10355 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 10356 FirstLeft->Low == W.GE && 10357 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 10358 LeftMBB = FirstLeft->MBB; 10359 } else { 10360 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10361 FuncInfo.MF->insert(BBI, LeftMBB); 10362 WorkList.push_back( 10363 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 10364 // Put Cond in a virtual register to make it available from the new blocks. 10365 ExportFromCurrentBlock(Cond); 10366 } 10367 10368 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 10369 // single cluster, RHS.Low == Pivot, and we can branch to its destination 10370 // directly if RHS.High equals the current upper bound. 10371 MachineBasicBlock *RightMBB; 10372 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 10373 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 10374 RightMBB = FirstRight->MBB; 10375 } else { 10376 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10377 FuncInfo.MF->insert(BBI, RightMBB); 10378 WorkList.push_back( 10379 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 10380 // Put Cond in a virtual register to make it available from the new blocks. 10381 ExportFromCurrentBlock(Cond); 10382 } 10383 10384 // Create the CaseBlock record that will be used to lower the branch. 10385 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 10386 getCurSDLoc(), LeftProb, RightProb); 10387 10388 if (W.MBB == SwitchMBB) 10389 visitSwitchCase(CB, SwitchMBB); 10390 else 10391 SL->SwitchCases.push_back(CB); 10392 } 10393 10394 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 10395 // from the swith statement. 10396 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 10397 BranchProbability PeeledCaseProb) { 10398 if (PeeledCaseProb == BranchProbability::getOne()) 10399 return BranchProbability::getZero(); 10400 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 10401 10402 uint32_t Numerator = CaseProb.getNumerator(); 10403 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 10404 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 10405 } 10406 10407 // Try to peel the top probability case if it exceeds the threshold. 10408 // Return current MachineBasicBlock for the switch statement if the peeling 10409 // does not occur. 10410 // If the peeling is performed, return the newly created MachineBasicBlock 10411 // for the peeled switch statement. Also update Clusters to remove the peeled 10412 // case. PeeledCaseProb is the BranchProbability for the peeled case. 10413 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 10414 const SwitchInst &SI, CaseClusterVector &Clusters, 10415 BranchProbability &PeeledCaseProb) { 10416 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10417 // Don't perform if there is only one cluster or optimizing for size. 10418 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 10419 TM.getOptLevel() == CodeGenOpt::None || 10420 SwitchMBB->getParent()->getFunction().hasMinSize()) 10421 return SwitchMBB; 10422 10423 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 10424 unsigned PeeledCaseIndex = 0; 10425 bool SwitchPeeled = false; 10426 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 10427 CaseCluster &CC = Clusters[Index]; 10428 if (CC.Prob < TopCaseProb) 10429 continue; 10430 TopCaseProb = CC.Prob; 10431 PeeledCaseIndex = Index; 10432 SwitchPeeled = true; 10433 } 10434 if (!SwitchPeeled) 10435 return SwitchMBB; 10436 10437 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 10438 << TopCaseProb << "\n"); 10439 10440 // Record the MBB for the peeled switch statement. 10441 MachineFunction::iterator BBI(SwitchMBB); 10442 ++BBI; 10443 MachineBasicBlock *PeeledSwitchMBB = 10444 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 10445 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 10446 10447 ExportFromCurrentBlock(SI.getCondition()); 10448 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 10449 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 10450 nullptr, nullptr, TopCaseProb.getCompl()}; 10451 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 10452 10453 Clusters.erase(PeeledCaseIt); 10454 for (CaseCluster &CC : Clusters) { 10455 LLVM_DEBUG( 10456 dbgs() << "Scale the probablity for one cluster, before scaling: " 10457 << CC.Prob << "\n"); 10458 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 10459 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 10460 } 10461 PeeledCaseProb = TopCaseProb; 10462 return PeeledSwitchMBB; 10463 } 10464 10465 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 10466 // Extract cases from the switch. 10467 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10468 CaseClusterVector Clusters; 10469 Clusters.reserve(SI.getNumCases()); 10470 for (auto I : SI.cases()) { 10471 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 10472 const ConstantInt *CaseVal = I.getCaseValue(); 10473 BranchProbability Prob = 10474 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 10475 : BranchProbability(1, SI.getNumCases() + 1); 10476 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 10477 } 10478 10479 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 10480 10481 // Cluster adjacent cases with the same destination. We do this at all 10482 // optimization levels because it's cheap to do and will make codegen faster 10483 // if there are many clusters. 10484 sortAndRangeify(Clusters); 10485 10486 // The branch probablity of the peeled case. 10487 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 10488 MachineBasicBlock *PeeledSwitchMBB = 10489 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 10490 10491 // If there is only the default destination, jump there directly. 10492 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10493 if (Clusters.empty()) { 10494 assert(PeeledSwitchMBB == SwitchMBB); 10495 SwitchMBB->addSuccessor(DefaultMBB); 10496 if (DefaultMBB != NextBlock(SwitchMBB)) { 10497 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 10498 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 10499 } 10500 return; 10501 } 10502 10503 SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI()); 10504 SL->findBitTestClusters(Clusters, &SI); 10505 10506 LLVM_DEBUG({ 10507 dbgs() << "Case clusters: "; 10508 for (const CaseCluster &C : Clusters) { 10509 if (C.Kind == CC_JumpTable) 10510 dbgs() << "JT:"; 10511 if (C.Kind == CC_BitTests) 10512 dbgs() << "BT:"; 10513 10514 C.Low->getValue().print(dbgs(), true); 10515 if (C.Low != C.High) { 10516 dbgs() << '-'; 10517 C.High->getValue().print(dbgs(), true); 10518 } 10519 dbgs() << ' '; 10520 } 10521 dbgs() << '\n'; 10522 }); 10523 10524 assert(!Clusters.empty()); 10525 SwitchWorkList WorkList; 10526 CaseClusterIt First = Clusters.begin(); 10527 CaseClusterIt Last = Clusters.end() - 1; 10528 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 10529 // Scale the branchprobability for DefaultMBB if the peel occurs and 10530 // DefaultMBB is not replaced. 10531 if (PeeledCaseProb != BranchProbability::getZero() && 10532 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 10533 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 10534 WorkList.push_back( 10535 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 10536 10537 while (!WorkList.empty()) { 10538 SwitchWorkListItem W = WorkList.back(); 10539 WorkList.pop_back(); 10540 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 10541 10542 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 10543 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 10544 // For optimized builds, lower large range as a balanced binary tree. 10545 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 10546 continue; 10547 } 10548 10549 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 10550 } 10551 } 10552 10553 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 10554 SDNodeFlags Flags; 10555 10556 SDValue Op = getValue(I.getOperand(0)); 10557 if (I.getOperand(0)->getType()->isAggregateType()) { 10558 EVT VT = Op.getValueType(); 10559 SmallVector<SDValue, 1> Values; 10560 for (unsigned i = 0; i < Op.getNumOperands(); ++i) { 10561 SDValue Arg(Op.getNode(), i); 10562 SDValue UnNodeValue = DAG.getNode(ISD::FREEZE, getCurSDLoc(), VT, Arg, Flags); 10563 Values.push_back(UnNodeValue); 10564 } 10565 SDValue MergedValue = DAG.getMergeValues(Values, getCurSDLoc()); 10566 setValue(&I, MergedValue); 10567 } else { 10568 SDValue UnNodeValue = DAG.getNode(ISD::FREEZE, getCurSDLoc(), Op.getValueType(), 10569 Op, Flags); 10570 setValue(&I, UnNodeValue); 10571 } 10572 } 10573