1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/ADT/Statistic.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/TargetLibraryInfo.h" 24 #include "llvm/Analysis/ValueTracking.h" 25 #include "llvm/CodeGen/FastISel.h" 26 #include "llvm/CodeGen/FunctionLoweringInfo.h" 27 #include "llvm/CodeGen/GCMetadata.h" 28 #include "llvm/CodeGen/GCStrategy.h" 29 #include "llvm/CodeGen/MachineFrameInfo.h" 30 #include "llvm/CodeGen/MachineFunction.h" 31 #include "llvm/CodeGen/MachineInstrBuilder.h" 32 #include "llvm/CodeGen/MachineJumpTableInfo.h" 33 #include "llvm/CodeGen/MachineModuleInfo.h" 34 #include "llvm/CodeGen/MachineRegisterInfo.h" 35 #include "llvm/CodeGen/SelectionDAG.h" 36 #include "llvm/CodeGen/StackMaps.h" 37 #include "llvm/CodeGen/WinEHFuncInfo.h" 38 #include "llvm/IR/CallingConv.h" 39 #include "llvm/IR/Constants.h" 40 #include "llvm/IR/DataLayout.h" 41 #include "llvm/IR/DebugInfo.h" 42 #include "llvm/IR/DerivedTypes.h" 43 #include "llvm/IR/Function.h" 44 #include "llvm/IR/GlobalVariable.h" 45 #include "llvm/IR/InlineAsm.h" 46 #include "llvm/IR/Instructions.h" 47 #include "llvm/IR/IntrinsicInst.h" 48 #include "llvm/IR/Intrinsics.h" 49 #include "llvm/IR/LLVMContext.h" 50 #include "llvm/IR/Module.h" 51 #include "llvm/IR/Statepoint.h" 52 #include "llvm/MC/MCSymbol.h" 53 #include "llvm/Support/CommandLine.h" 54 #include "llvm/Support/Debug.h" 55 #include "llvm/Support/ErrorHandling.h" 56 #include "llvm/Support/MathExtras.h" 57 #include "llvm/Support/raw_ostream.h" 58 #include "llvm/Target/TargetFrameLowering.h" 59 #include "llvm/Target/TargetInstrInfo.h" 60 #include "llvm/Target/TargetIntrinsicInfo.h" 61 #include "llvm/Target/TargetLowering.h" 62 #include "llvm/Target/TargetOptions.h" 63 #include "llvm/Target/TargetSelectionDAGInfo.h" 64 #include "llvm/Target/TargetSubtargetInfo.h" 65 #include <algorithm> 66 using namespace llvm; 67 68 #define DEBUG_TYPE "isel" 69 70 /// LimitFloatPrecision - Generate low-precision inline sequences for 71 /// some float libcalls (6, 8 or 12 bits). 72 static unsigned LimitFloatPrecision; 73 74 static cl::opt<unsigned, true> 75 LimitFPPrecision("limit-float-precision", 76 cl::desc("Generate low-precision inline sequences " 77 "for some float libcalls"), 78 cl::location(LimitFloatPrecision), 79 cl::init(0)); 80 81 static cl::opt<bool> 82 EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden, 83 cl::desc("Enable fast-math-flags for DAG nodes")); 84 85 // Limit the width of DAG chains. This is important in general to prevent 86 // DAG-based analysis from blowing up. For example, alias analysis and 87 // load clustering may not complete in reasonable time. It is difficult to 88 // recognize and avoid this situation within each individual analysis, and 89 // future analyses are likely to have the same behavior. Limiting DAG width is 90 // the safe approach and will be especially important with global DAGs. 91 // 92 // MaxParallelChains default is arbitrarily high to avoid affecting 93 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 94 // sequence over this should have been converted to llvm.memcpy by the 95 // frontend. It easy to induce this behavior with .ll code such as: 96 // %buffer = alloca [4096 x i8] 97 // %data = load [4096 x i8]* %argPtr 98 // store [4096 x i8] %data, [4096 x i8]* %buffer 99 static const unsigned MaxParallelChains = 64; 100 101 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 102 const SDValue *Parts, unsigned NumParts, 103 MVT PartVT, EVT ValueVT, const Value *V); 104 105 /// getCopyFromParts - Create a value that contains the specified legal parts 106 /// combined into the value they represent. If the parts combine to a type 107 /// larger then ValueVT then AssertOp can be used to specify whether the extra 108 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 109 /// (ISD::AssertSext). 110 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 111 const SDValue *Parts, 112 unsigned NumParts, MVT PartVT, EVT ValueVT, 113 const Value *V, 114 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 115 if (ValueVT.isVector()) 116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 117 PartVT, ValueVT, V); 118 119 assert(NumParts > 0 && "No parts to assemble!"); 120 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 121 SDValue Val = Parts[0]; 122 123 if (NumParts > 1) { 124 // Assemble the value from multiple parts. 125 if (ValueVT.isInteger()) { 126 unsigned PartBits = PartVT.getSizeInBits(); 127 unsigned ValueBits = ValueVT.getSizeInBits(); 128 129 // Assemble the power of 2 part. 130 unsigned RoundParts = NumParts & (NumParts - 1) ? 131 1 << Log2_32(NumParts) : NumParts; 132 unsigned RoundBits = PartBits * RoundParts; 133 EVT RoundVT = RoundBits == ValueBits ? 134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 135 SDValue Lo, Hi; 136 137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 138 139 if (RoundParts > 2) { 140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 141 PartVT, HalfVT, V); 142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 143 RoundParts / 2, PartVT, HalfVT, V); 144 } else { 145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 147 } 148 149 if (DAG.getDataLayout().isBigEndian()) 150 std::swap(Lo, Hi); 151 152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 153 154 if (RoundParts < NumParts) { 155 // Assemble the trailing non-power-of-2 part. 156 unsigned OddParts = NumParts - RoundParts; 157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 158 Hi = getCopyFromParts(DAG, DL, 159 Parts + RoundParts, OddParts, PartVT, OddVT, V); 160 161 // Combine the round and odd parts. 162 Lo = Val; 163 if (DAG.getDataLayout().isBigEndian()) 164 std::swap(Lo, Hi); 165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 167 Hi = 168 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 169 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL, 170 TLI.getPointerTy(DAG.getDataLayout()))); 171 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 172 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 173 } 174 } else if (PartVT.isFloatingPoint()) { 175 // FP split into multiple FP parts (for ppcf128) 176 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 177 "Unexpected split"); 178 SDValue Lo, Hi; 179 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 180 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 181 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 182 std::swap(Lo, Hi); 183 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 184 } else { 185 // FP split into integer parts (soft fp) 186 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 187 !PartVT.isVector() && "Unexpected split"); 188 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 189 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 190 } 191 } 192 193 // There is now one part, held in Val. Correct it to match ValueVT. 194 EVT PartEVT = Val.getValueType(); 195 196 if (PartEVT == ValueVT) 197 return Val; 198 199 if (PartEVT.isInteger() && ValueVT.isInteger()) { 200 if (ValueVT.bitsLT(PartEVT)) { 201 // For a truncate, see if we have any information to 202 // indicate whether the truncated bits will always be 203 // zero or sign-extension. 204 if (AssertOp != ISD::DELETED_NODE) 205 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 206 DAG.getValueType(ValueVT)); 207 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 208 } 209 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 210 } 211 212 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 213 // FP_ROUND's are always exact here. 214 if (ValueVT.bitsLT(Val.getValueType())) 215 return DAG.getNode( 216 ISD::FP_ROUND, DL, ValueVT, Val, 217 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 218 219 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 220 } 221 222 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 223 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 224 225 llvm_unreachable("Unknown mismatch!"); 226 } 227 228 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 229 const Twine &ErrMsg) { 230 const Instruction *I = dyn_cast_or_null<Instruction>(V); 231 if (!V) 232 return Ctx.emitError(ErrMsg); 233 234 const char *AsmError = ", possible invalid constraint for vector type"; 235 if (const CallInst *CI = dyn_cast<CallInst>(I)) 236 if (isa<InlineAsm>(CI->getCalledValue())) 237 return Ctx.emitError(I, ErrMsg + AsmError); 238 239 return Ctx.emitError(I, ErrMsg); 240 } 241 242 /// getCopyFromPartsVector - Create a value that contains the specified legal 243 /// parts combined into the value they represent. If the parts combine to a 244 /// type larger then ValueVT then AssertOp can be used to specify whether the 245 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 246 /// ValueVT (ISD::AssertSext). 247 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 248 const SDValue *Parts, unsigned NumParts, 249 MVT PartVT, EVT ValueVT, const Value *V) { 250 assert(ValueVT.isVector() && "Not a vector value"); 251 assert(NumParts > 0 && "No parts to assemble!"); 252 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 253 SDValue Val = Parts[0]; 254 255 // Handle a multi-element vector. 256 if (NumParts > 1) { 257 EVT IntermediateVT; 258 MVT RegisterVT; 259 unsigned NumIntermediates; 260 unsigned NumRegs = 261 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 262 NumIntermediates, RegisterVT); 263 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 264 NumParts = NumRegs; // Silence a compiler warning. 265 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 266 assert(RegisterVT.getSizeInBits() == 267 Parts[0].getSimpleValueType().getSizeInBits() && 268 "Part type sizes don't match!"); 269 270 // Assemble the parts into intermediate operands. 271 SmallVector<SDValue, 8> Ops(NumIntermediates); 272 if (NumIntermediates == NumParts) { 273 // If the register was not expanded, truncate or copy the value, 274 // as appropriate. 275 for (unsigned i = 0; i != NumParts; ++i) 276 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 277 PartVT, IntermediateVT, V); 278 } else if (NumParts > 0) { 279 // If the intermediate type was expanded, build the intermediate 280 // operands from the parts. 281 assert(NumParts % NumIntermediates == 0 && 282 "Must expand into a divisible number of parts!"); 283 unsigned Factor = NumParts / NumIntermediates; 284 for (unsigned i = 0; i != NumIntermediates; ++i) 285 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 286 PartVT, IntermediateVT, V); 287 } 288 289 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 290 // intermediate operands. 291 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 292 : ISD::BUILD_VECTOR, 293 DL, ValueVT, Ops); 294 } 295 296 // There is now one part, held in Val. Correct it to match ValueVT. 297 EVT PartEVT = Val.getValueType(); 298 299 if (PartEVT == ValueVT) 300 return Val; 301 302 if (PartEVT.isVector()) { 303 // If the element type of the source/dest vectors are the same, but the 304 // parts vector has more elements than the value vector, then we have a 305 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 306 // elements we want. 307 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 308 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 309 "Cannot narrow, it would be a lossy transformation"); 310 return DAG.getNode( 311 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 312 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 313 } 314 315 // Vector/Vector bitcast. 316 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 317 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 318 319 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 320 "Cannot handle this kind of promotion"); 321 // Promoted vector extract 322 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 323 324 } 325 326 // Trivial bitcast if the types are the same size and the destination 327 // vector type is legal. 328 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 329 TLI.isTypeLegal(ValueVT)) 330 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 331 332 // Handle cases such as i8 -> <1 x i1> 333 if (ValueVT.getVectorNumElements() != 1) { 334 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 335 "non-trivial scalar-to-vector conversion"); 336 return DAG.getUNDEF(ValueVT); 337 } 338 339 if (ValueVT.getVectorNumElements() == 1 && 340 ValueVT.getVectorElementType() != PartEVT) 341 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType()); 342 343 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 344 } 345 346 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 347 SDValue Val, SDValue *Parts, unsigned NumParts, 348 MVT PartVT, const Value *V); 349 350 /// getCopyToParts - Create a series of nodes that contain the specified value 351 /// split into legal parts. If the parts contain more bits than Val, then, for 352 /// integers, ExtendKind can be used to specify how to generate the extra bits. 353 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 354 SDValue Val, SDValue *Parts, unsigned NumParts, 355 MVT PartVT, const Value *V, 356 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 357 EVT ValueVT = Val.getValueType(); 358 359 // Handle the vector case separately. 360 if (ValueVT.isVector()) 361 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 362 363 unsigned PartBits = PartVT.getSizeInBits(); 364 unsigned OrigNumParts = NumParts; 365 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 366 "Copying to an illegal type!"); 367 368 if (NumParts == 0) 369 return; 370 371 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 372 EVT PartEVT = PartVT; 373 if (PartEVT == ValueVT) { 374 assert(NumParts == 1 && "No-op copy with multiple parts!"); 375 Parts[0] = Val; 376 return; 377 } 378 379 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 380 // If the parts cover more bits than the value has, promote the value. 381 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 382 assert(NumParts == 1 && "Do not know what to promote to!"); 383 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 384 } else { 385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 386 ValueVT.isInteger() && 387 "Unknown mismatch!"); 388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 389 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 390 if (PartVT == MVT::x86mmx) 391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 392 } 393 } else if (PartBits == ValueVT.getSizeInBits()) { 394 // Different types of the same size. 395 assert(NumParts == 1 && PartEVT != ValueVT); 396 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 397 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 398 // If the parts cover less bits than value has, truncate the value. 399 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 400 ValueVT.isInteger() && 401 "Unknown mismatch!"); 402 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 403 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 404 if (PartVT == MVT::x86mmx) 405 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 406 } 407 408 // The value may have changed - recompute ValueVT. 409 ValueVT = Val.getValueType(); 410 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 411 "Failed to tile the value with PartVT!"); 412 413 if (NumParts == 1) { 414 if (PartEVT != ValueVT) 415 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 416 "scalar-to-vector conversion failed"); 417 418 Parts[0] = Val; 419 return; 420 } 421 422 // Expand the value into multiple parts. 423 if (NumParts & (NumParts - 1)) { 424 // The number of parts is not a power of 2. Split off and copy the tail. 425 assert(PartVT.isInteger() && ValueVT.isInteger() && 426 "Do not know what to expand to!"); 427 unsigned RoundParts = 1 << Log2_32(NumParts); 428 unsigned RoundBits = RoundParts * PartBits; 429 unsigned OddParts = NumParts - RoundParts; 430 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 431 DAG.getIntPtrConstant(RoundBits, DL)); 432 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 433 434 if (DAG.getDataLayout().isBigEndian()) 435 // The odd parts were reversed by getCopyToParts - unreverse them. 436 std::reverse(Parts + RoundParts, Parts + NumParts); 437 438 NumParts = RoundParts; 439 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 440 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 441 } 442 443 // The number of parts is a power of 2. Repeatedly bisect the value using 444 // EXTRACT_ELEMENT. 445 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 446 EVT::getIntegerVT(*DAG.getContext(), 447 ValueVT.getSizeInBits()), 448 Val); 449 450 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 451 for (unsigned i = 0; i < NumParts; i += StepSize) { 452 unsigned ThisBits = StepSize * PartBits / 2; 453 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 454 SDValue &Part0 = Parts[i]; 455 SDValue &Part1 = Parts[i+StepSize/2]; 456 457 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 458 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 459 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 460 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 461 462 if (ThisBits == PartBits && ThisVT != PartVT) { 463 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 464 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 465 } 466 } 467 } 468 469 if (DAG.getDataLayout().isBigEndian()) 470 std::reverse(Parts, Parts + OrigNumParts); 471 } 472 473 474 /// getCopyToPartsVector - Create a series of nodes that contain the specified 475 /// value split into legal parts. 476 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 477 SDValue Val, SDValue *Parts, unsigned NumParts, 478 MVT PartVT, const Value *V) { 479 EVT ValueVT = Val.getValueType(); 480 assert(ValueVT.isVector() && "Not a vector"); 481 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 482 483 if (NumParts == 1) { 484 EVT PartEVT = PartVT; 485 if (PartEVT == ValueVT) { 486 // Nothing to do. 487 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 488 // Bitconvert vector->vector case. 489 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 490 } else if (PartVT.isVector() && 491 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 492 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 493 EVT ElementVT = PartVT.getVectorElementType(); 494 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 495 // undef elements. 496 SmallVector<SDValue, 16> Ops; 497 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 498 Ops.push_back(DAG.getNode( 499 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val, 500 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())))); 501 502 for (unsigned i = ValueVT.getVectorNumElements(), 503 e = PartVT.getVectorNumElements(); i != e; ++i) 504 Ops.push_back(DAG.getUNDEF(ElementVT)); 505 506 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 507 508 // FIXME: Use CONCAT for 2x -> 4x. 509 510 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 511 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 512 } else if (PartVT.isVector() && 513 PartEVT.getVectorElementType().bitsGE( 514 ValueVT.getVectorElementType()) && 515 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 516 517 // Promoted vector extract 518 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 519 } else{ 520 // Vector -> scalar conversion. 521 assert(ValueVT.getVectorNumElements() == 1 && 522 "Only trivial vector-to-scalar conversions should get here!"); 523 Val = DAG.getNode( 524 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 525 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 526 527 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 528 } 529 530 Parts[0] = Val; 531 return; 532 } 533 534 // Handle a multi-element vector. 535 EVT IntermediateVT; 536 MVT RegisterVT; 537 unsigned NumIntermediates; 538 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 539 IntermediateVT, 540 NumIntermediates, RegisterVT); 541 unsigned NumElements = ValueVT.getVectorNumElements(); 542 543 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 544 NumParts = NumRegs; // Silence a compiler warning. 545 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 546 547 // Split the vector into intermediate operands. 548 SmallVector<SDValue, 8> Ops(NumIntermediates); 549 for (unsigned i = 0; i != NumIntermediates; ++i) { 550 if (IntermediateVT.isVector()) 551 Ops[i] = 552 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 553 DAG.getConstant(i * (NumElements / NumIntermediates), DL, 554 TLI.getVectorIdxTy(DAG.getDataLayout()))); 555 else 556 Ops[i] = DAG.getNode( 557 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 558 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 559 } 560 561 // Split the intermediate operands into legal parts. 562 if (NumParts == NumIntermediates) { 563 // If the register was not expanded, promote or copy the value, 564 // as appropriate. 565 for (unsigned i = 0; i != NumParts; ++i) 566 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 567 } else if (NumParts > 0) { 568 // If the intermediate type was expanded, split each the value into 569 // legal parts. 570 assert(NumIntermediates != 0 && "division by zero"); 571 assert(NumParts % NumIntermediates == 0 && 572 "Must expand into a divisible number of parts!"); 573 unsigned Factor = NumParts / NumIntermediates; 574 for (unsigned i = 0; i != NumIntermediates; ++i) 575 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 576 } 577 } 578 579 RegsForValue::RegsForValue() {} 580 581 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 582 EVT valuevt) 583 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 584 585 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 586 const DataLayout &DL, unsigned Reg, Type *Ty) { 587 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 588 589 for (EVT ValueVT : ValueVTs) { 590 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT); 591 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT); 592 for (unsigned i = 0; i != NumRegs; ++i) 593 Regs.push_back(Reg + i); 594 RegVTs.push_back(RegisterVT); 595 Reg += NumRegs; 596 } 597 } 598 599 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 600 /// this value and returns the result as a ValueVT value. This uses 601 /// Chain/Flag as the input and updates them for the output Chain/Flag. 602 /// If the Flag pointer is NULL, no flag is used. 603 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 604 FunctionLoweringInfo &FuncInfo, 605 SDLoc dl, 606 SDValue &Chain, SDValue *Flag, 607 const Value *V) const { 608 // A Value with type {} or [0 x %t] needs no registers. 609 if (ValueVTs.empty()) 610 return SDValue(); 611 612 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 613 614 // Assemble the legal parts into the final values. 615 SmallVector<SDValue, 4> Values(ValueVTs.size()); 616 SmallVector<SDValue, 8> Parts; 617 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 618 // Copy the legal parts from the registers. 619 EVT ValueVT = ValueVTs[Value]; 620 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 621 MVT RegisterVT = RegVTs[Value]; 622 623 Parts.resize(NumRegs); 624 for (unsigned i = 0; i != NumRegs; ++i) { 625 SDValue P; 626 if (!Flag) { 627 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 628 } else { 629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 630 *Flag = P.getValue(2); 631 } 632 633 Chain = P.getValue(1); 634 Parts[i] = P; 635 636 // If the source register was virtual and if we know something about it, 637 // add an assert node. 638 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 639 !RegisterVT.isInteger() || RegisterVT.isVector()) 640 continue; 641 642 const FunctionLoweringInfo::LiveOutInfo *LOI = 643 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 644 if (!LOI) 645 continue; 646 647 unsigned RegSize = RegisterVT.getSizeInBits(); 648 unsigned NumSignBits = LOI->NumSignBits; 649 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 650 651 if (NumZeroBits == RegSize) { 652 // The current value is a zero. 653 // Explicitly express that as it would be easier for 654 // optimizations to kick in. 655 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 656 continue; 657 } 658 659 // FIXME: We capture more information than the dag can represent. For 660 // now, just use the tightest assertzext/assertsext possible. 661 bool isSExt = true; 662 EVT FromVT(MVT::Other); 663 if (NumSignBits == RegSize) 664 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 665 else if (NumZeroBits >= RegSize-1) 666 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 667 else if (NumSignBits > RegSize-8) 668 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 669 else if (NumZeroBits >= RegSize-8) 670 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 671 else if (NumSignBits > RegSize-16) 672 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 673 else if (NumZeroBits >= RegSize-16) 674 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 675 else if (NumSignBits > RegSize-32) 676 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 677 else if (NumZeroBits >= RegSize-32) 678 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 679 else 680 continue; 681 682 // Add an assertion node. 683 assert(FromVT != MVT::Other); 684 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 685 RegisterVT, P, DAG.getValueType(FromVT)); 686 } 687 688 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 689 NumRegs, RegisterVT, ValueVT, V); 690 Part += NumRegs; 691 Parts.clear(); 692 } 693 694 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 695 } 696 697 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 698 /// specified value into the registers specified by this object. This uses 699 /// Chain/Flag as the input and updates them for the output Chain/Flag. 700 /// If the Flag pointer is NULL, no flag is used. 701 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 702 SDValue &Chain, SDValue *Flag, const Value *V, 703 ISD::NodeType PreferredExtendType) const { 704 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 705 ISD::NodeType ExtendKind = PreferredExtendType; 706 707 // Get the list of the values's legal parts. 708 unsigned NumRegs = Regs.size(); 709 SmallVector<SDValue, 8> Parts(NumRegs); 710 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 711 EVT ValueVT = ValueVTs[Value]; 712 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 713 MVT RegisterVT = RegVTs[Value]; 714 715 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 716 ExtendKind = ISD::ZERO_EXTEND; 717 718 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 719 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 720 Part += NumParts; 721 } 722 723 // Copy the parts into the registers. 724 SmallVector<SDValue, 8> Chains(NumRegs); 725 for (unsigned i = 0; i != NumRegs; ++i) { 726 SDValue Part; 727 if (!Flag) { 728 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 729 } else { 730 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 731 *Flag = Part.getValue(1); 732 } 733 734 Chains[i] = Part.getValue(0); 735 } 736 737 if (NumRegs == 1 || Flag) 738 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 739 // flagged to it. That is the CopyToReg nodes and the user are considered 740 // a single scheduling unit. If we create a TokenFactor and return it as 741 // chain, then the TokenFactor is both a predecessor (operand) of the 742 // user as well as a successor (the TF operands are flagged to the user). 743 // c1, f1 = CopyToReg 744 // c2, f2 = CopyToReg 745 // c3 = TokenFactor c1, c2 746 // ... 747 // = op c3, ..., f2 748 Chain = Chains[NumRegs-1]; 749 else 750 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 751 } 752 753 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 754 /// operand list. This adds the code marker and includes the number of 755 /// values added into it. 756 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 757 unsigned MatchingIdx, SDLoc dl, 758 SelectionDAG &DAG, 759 std::vector<SDValue> &Ops) const { 760 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 761 762 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 763 if (HasMatching) 764 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 765 else if (!Regs.empty() && 766 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 767 // Put the register class of the virtual registers in the flag word. That 768 // way, later passes can recompute register class constraints for inline 769 // assembly as well as normal instructions. 770 // Don't do this for tied operands that can use the regclass information 771 // from the def. 772 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 773 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 774 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 775 } 776 777 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 778 Ops.push_back(Res); 779 780 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 781 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 782 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 783 MVT RegisterVT = RegVTs[Value]; 784 for (unsigned i = 0; i != NumRegs; ++i) { 785 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 786 unsigned TheReg = Regs[Reg++]; 787 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 788 789 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 790 // If we clobbered the stack pointer, MFI should know about it. 791 assert(DAG.getMachineFunction().getFrameInfo()-> 792 hasOpaqueSPAdjustment()); 793 } 794 } 795 } 796 } 797 798 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 799 const TargetLibraryInfo *li) { 800 AA = &aa; 801 GFI = gfi; 802 LibInfo = li; 803 DL = &DAG.getDataLayout(); 804 Context = DAG.getContext(); 805 LPadToCallSiteMap.clear(); 806 } 807 808 /// clear - Clear out the current SelectionDAG and the associated 809 /// state and prepare this SelectionDAGBuilder object to be used 810 /// for a new block. This doesn't clear out information about 811 /// additional blocks that are needed to complete switch lowering 812 /// or PHI node updating; that information is cleared out as it is 813 /// consumed. 814 void SelectionDAGBuilder::clear() { 815 NodeMap.clear(); 816 UnusedArgNodeMap.clear(); 817 PendingLoads.clear(); 818 PendingExports.clear(); 819 CurInst = nullptr; 820 HasTailCall = false; 821 SDNodeOrder = LowestSDNodeOrder; 822 StatepointLowering.clear(); 823 } 824 825 /// clearDanglingDebugInfo - Clear the dangling debug information 826 /// map. This function is separated from the clear so that debug 827 /// information that is dangling in a basic block can be properly 828 /// resolved in a different basic block. This allows the 829 /// SelectionDAG to resolve dangling debug information attached 830 /// to PHI nodes. 831 void SelectionDAGBuilder::clearDanglingDebugInfo() { 832 DanglingDebugInfoMap.clear(); 833 } 834 835 /// getRoot - Return the current virtual root of the Selection DAG, 836 /// flushing any PendingLoad items. This must be done before emitting 837 /// a store or any other node that may need to be ordered after any 838 /// prior load instructions. 839 /// 840 SDValue SelectionDAGBuilder::getRoot() { 841 if (PendingLoads.empty()) 842 return DAG.getRoot(); 843 844 if (PendingLoads.size() == 1) { 845 SDValue Root = PendingLoads[0]; 846 DAG.setRoot(Root); 847 PendingLoads.clear(); 848 return Root; 849 } 850 851 // Otherwise, we have to make a token factor node. 852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 853 PendingLoads); 854 PendingLoads.clear(); 855 DAG.setRoot(Root); 856 return Root; 857 } 858 859 /// getControlRoot - Similar to getRoot, but instead of flushing all the 860 /// PendingLoad items, flush all the PendingExports items. It is necessary 861 /// to do this before emitting a terminator instruction. 862 /// 863 SDValue SelectionDAGBuilder::getControlRoot() { 864 SDValue Root = DAG.getRoot(); 865 866 if (PendingExports.empty()) 867 return Root; 868 869 // Turn all of the CopyToReg chains into one factored node. 870 if (Root.getOpcode() != ISD::EntryToken) { 871 unsigned i = 0, e = PendingExports.size(); 872 for (; i != e; ++i) { 873 assert(PendingExports[i].getNode()->getNumOperands() > 1); 874 if (PendingExports[i].getNode()->getOperand(0) == Root) 875 break; // Don't add the root if we already indirectly depend on it. 876 } 877 878 if (i == e) 879 PendingExports.push_back(Root); 880 } 881 882 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 883 PendingExports); 884 PendingExports.clear(); 885 DAG.setRoot(Root); 886 return Root; 887 } 888 889 void SelectionDAGBuilder::visit(const Instruction &I) { 890 // Set up outgoing PHI node register values before emitting the terminator. 891 if (isa<TerminatorInst>(&I)) 892 HandlePHINodesInSuccessorBlocks(I.getParent()); 893 894 ++SDNodeOrder; 895 896 CurInst = &I; 897 898 visit(I.getOpcode(), I); 899 900 if (!isa<TerminatorInst>(&I) && !HasTailCall) 901 CopyToExportRegsIfNeeded(&I); 902 903 CurInst = nullptr; 904 } 905 906 void SelectionDAGBuilder::visitPHI(const PHINode &) { 907 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 908 } 909 910 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 911 // Note: this doesn't use InstVisitor, because it has to work with 912 // ConstantExpr's in addition to instructions. 913 switch (Opcode) { 914 default: llvm_unreachable("Unknown instruction type encountered!"); 915 // Build the switch statement using the Instruction.def file. 916 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 917 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 918 #include "llvm/IR/Instruction.def" 919 } 920 } 921 922 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 923 // generate the debug data structures now that we've seen its definition. 924 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 925 SDValue Val) { 926 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 927 if (DDI.getDI()) { 928 const DbgValueInst *DI = DDI.getDI(); 929 DebugLoc dl = DDI.getdl(); 930 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 931 DILocalVariable *Variable = DI->getVariable(); 932 DIExpression *Expr = DI->getExpression(); 933 assert(Variable->isValidLocationForIntrinsic(dl) && 934 "Expected inlined-at fields to agree"); 935 uint64_t Offset = DI->getOffset(); 936 // A dbg.value for an alloca is always indirect. 937 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 938 SDDbgValue *SDV; 939 if (Val.getNode()) { 940 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect, 941 Val)) { 942 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(), 943 IsIndirect, Offset, dl, DbgSDNodeOrder); 944 DAG.AddDbgValue(SDV, Val.getNode(), false); 945 } 946 } else 947 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 948 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 949 } 950 } 951 952 /// getCopyFromRegs - If there was virtual register allocated for the value V 953 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 954 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 955 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 956 SDValue Result; 957 958 if (It != FuncInfo.ValueMap.end()) { 959 unsigned InReg = It->second; 960 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 961 DAG.getDataLayout(), InReg, Ty); 962 SDValue Chain = DAG.getEntryNode(); 963 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 964 resolveDanglingDebugInfo(V, Result); 965 } 966 967 return Result; 968 } 969 970 /// getValue - Return an SDValue for the given Value. 971 SDValue SelectionDAGBuilder::getValue(const Value *V) { 972 // If we already have an SDValue for this value, use it. It's important 973 // to do this first, so that we don't create a CopyFromReg if we already 974 // have a regular SDValue. 975 SDValue &N = NodeMap[V]; 976 if (N.getNode()) return N; 977 978 // If there's a virtual register allocated and initialized for this 979 // value, use it. 980 SDValue copyFromReg = getCopyFromRegs(V, V->getType()); 981 if (copyFromReg.getNode()) { 982 return copyFromReg; 983 } 984 985 // Otherwise create a new SDValue and remember it. 986 SDValue Val = getValueImpl(V); 987 NodeMap[V] = Val; 988 resolveDanglingDebugInfo(V, Val); 989 return Val; 990 } 991 992 // Return true if SDValue exists for the given Value 993 bool SelectionDAGBuilder::findValue(const Value *V) const { 994 return (NodeMap.find(V) != NodeMap.end()) || 995 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 996 } 997 998 /// getNonRegisterValue - Return an SDValue for the given Value, but 999 /// don't look in FuncInfo.ValueMap for a virtual register. 1000 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1001 // If we already have an SDValue for this value, use it. 1002 SDValue &N = NodeMap[V]; 1003 if (N.getNode()) { 1004 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1005 // Remove the debug location from the node as the node is about to be used 1006 // in a location which may differ from the original debug location. This 1007 // is relevant to Constant and ConstantFP nodes because they can appear 1008 // as constant expressions inside PHI nodes. 1009 N->setDebugLoc(DebugLoc()); 1010 } 1011 return N; 1012 } 1013 1014 // Otherwise create a new SDValue and remember it. 1015 SDValue Val = getValueImpl(V); 1016 NodeMap[V] = Val; 1017 resolveDanglingDebugInfo(V, Val); 1018 return Val; 1019 } 1020 1021 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1022 /// Create an SDValue for the given value. 1023 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1024 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1025 1026 if (const Constant *C = dyn_cast<Constant>(V)) { 1027 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1028 1029 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1030 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1031 1032 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1033 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1034 1035 if (isa<ConstantPointerNull>(C)) { 1036 unsigned AS = V->getType()->getPointerAddressSpace(); 1037 return DAG.getConstant(0, getCurSDLoc(), 1038 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1039 } 1040 1041 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1042 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1043 1044 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1045 return DAG.getUNDEF(VT); 1046 1047 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1048 visit(CE->getOpcode(), *CE); 1049 SDValue N1 = NodeMap[V]; 1050 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1051 return N1; 1052 } 1053 1054 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1055 SmallVector<SDValue, 4> Constants; 1056 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1057 OI != OE; ++OI) { 1058 SDNode *Val = getValue(*OI).getNode(); 1059 // If the operand is an empty aggregate, there are no values. 1060 if (!Val) continue; 1061 // Add each leaf value from the operand to the Constants list 1062 // to form a flattened list of all the values. 1063 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1064 Constants.push_back(SDValue(Val, i)); 1065 } 1066 1067 return DAG.getMergeValues(Constants, getCurSDLoc()); 1068 } 1069 1070 if (const ConstantDataSequential *CDS = 1071 dyn_cast<ConstantDataSequential>(C)) { 1072 SmallVector<SDValue, 4> Ops; 1073 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1074 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1075 // Add each leaf value from the operand to the Constants list 1076 // to form a flattened list of all the values. 1077 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1078 Ops.push_back(SDValue(Val, i)); 1079 } 1080 1081 if (isa<ArrayType>(CDS->getType())) 1082 return DAG.getMergeValues(Ops, getCurSDLoc()); 1083 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1084 VT, Ops); 1085 } 1086 1087 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1088 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1089 "Unknown struct or array constant!"); 1090 1091 SmallVector<EVT, 4> ValueVTs; 1092 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1093 unsigned NumElts = ValueVTs.size(); 1094 if (NumElts == 0) 1095 return SDValue(); // empty struct 1096 SmallVector<SDValue, 4> Constants(NumElts); 1097 for (unsigned i = 0; i != NumElts; ++i) { 1098 EVT EltVT = ValueVTs[i]; 1099 if (isa<UndefValue>(C)) 1100 Constants[i] = DAG.getUNDEF(EltVT); 1101 else if (EltVT.isFloatingPoint()) 1102 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1103 else 1104 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1105 } 1106 1107 return DAG.getMergeValues(Constants, getCurSDLoc()); 1108 } 1109 1110 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1111 return DAG.getBlockAddress(BA, VT); 1112 1113 VectorType *VecTy = cast<VectorType>(V->getType()); 1114 unsigned NumElements = VecTy->getNumElements(); 1115 1116 // Now that we know the number and type of the elements, get that number of 1117 // elements into the Ops array based on what kind of constant it is. 1118 SmallVector<SDValue, 16> Ops; 1119 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1120 for (unsigned i = 0; i != NumElements; ++i) 1121 Ops.push_back(getValue(CV->getOperand(i))); 1122 } else { 1123 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1124 EVT EltVT = 1125 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1126 1127 SDValue Op; 1128 if (EltVT.isFloatingPoint()) 1129 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1130 else 1131 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1132 Ops.assign(NumElements, Op); 1133 } 1134 1135 // Create a BUILD_VECTOR node. 1136 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1137 } 1138 1139 // If this is a static alloca, generate it as the frameindex instead of 1140 // computation. 1141 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1142 DenseMap<const AllocaInst*, int>::iterator SI = 1143 FuncInfo.StaticAllocaMap.find(AI); 1144 if (SI != FuncInfo.StaticAllocaMap.end()) 1145 return DAG.getFrameIndex(SI->second, 1146 TLI.getPointerTy(DAG.getDataLayout())); 1147 } 1148 1149 // If this is an instruction which fast-isel has deferred, select it now. 1150 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1151 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1152 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1153 Inst->getType()); 1154 SDValue Chain = DAG.getEntryNode(); 1155 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1156 } 1157 1158 llvm_unreachable("Can't get register for value!"); 1159 } 1160 1161 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1162 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1163 auto &DL = DAG.getDataLayout(); 1164 SDValue Chain = getControlRoot(); 1165 SmallVector<ISD::OutputArg, 8> Outs; 1166 SmallVector<SDValue, 8> OutVals; 1167 1168 if (!FuncInfo.CanLowerReturn) { 1169 unsigned DemoteReg = FuncInfo.DemoteRegister; 1170 const Function *F = I.getParent()->getParent(); 1171 1172 // Emit a store of the return value through the virtual register. 1173 // Leave Outs empty so that LowerReturn won't try to load return 1174 // registers the usual way. 1175 SmallVector<EVT, 1> PtrValueVTs; 1176 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()), 1177 PtrValueVTs); 1178 1179 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1180 SDValue RetOp = getValue(I.getOperand(0)); 1181 1182 SmallVector<EVT, 4> ValueVTs; 1183 SmallVector<uint64_t, 4> Offsets; 1184 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1185 unsigned NumValues = ValueVTs.size(); 1186 1187 SmallVector<SDValue, 4> Chains(NumValues); 1188 for (unsigned i = 0; i != NumValues; ++i) { 1189 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1190 RetPtr.getValueType(), RetPtr, 1191 DAG.getIntPtrConstant(Offsets[i], 1192 getCurSDLoc())); 1193 Chains[i] = 1194 DAG.getStore(Chain, getCurSDLoc(), 1195 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1196 // FIXME: better loc info would be nice. 1197 Add, MachinePointerInfo(), false, false, 0); 1198 } 1199 1200 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1201 MVT::Other, Chains); 1202 } else if (I.getNumOperands() != 0) { 1203 SmallVector<EVT, 4> ValueVTs; 1204 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1205 unsigned NumValues = ValueVTs.size(); 1206 if (NumValues) { 1207 SDValue RetOp = getValue(I.getOperand(0)); 1208 1209 const Function *F = I.getParent()->getParent(); 1210 1211 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1212 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1213 Attribute::SExt)) 1214 ExtendKind = ISD::SIGN_EXTEND; 1215 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1216 Attribute::ZExt)) 1217 ExtendKind = ISD::ZERO_EXTEND; 1218 1219 LLVMContext &Context = F->getContext(); 1220 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1221 Attribute::InReg); 1222 1223 for (unsigned j = 0; j != NumValues; ++j) { 1224 EVT VT = ValueVTs[j]; 1225 1226 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1227 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind); 1228 1229 unsigned NumParts = TLI.getNumRegisters(Context, VT); 1230 MVT PartVT = TLI.getRegisterType(Context, VT); 1231 SmallVector<SDValue, 4> Parts(NumParts); 1232 getCopyToParts(DAG, getCurSDLoc(), 1233 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1234 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1235 1236 // 'inreg' on function refers to return value 1237 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1238 if (RetInReg) 1239 Flags.setInReg(); 1240 1241 // Propagate extension type if any 1242 if (ExtendKind == ISD::SIGN_EXTEND) 1243 Flags.setSExt(); 1244 else if (ExtendKind == ISD::ZERO_EXTEND) 1245 Flags.setZExt(); 1246 1247 for (unsigned i = 0; i < NumParts; ++i) { 1248 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1249 VT, /*isfixed=*/true, 0, 0)); 1250 OutVals.push_back(Parts[i]); 1251 } 1252 } 1253 } 1254 } 1255 1256 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1257 CallingConv::ID CallConv = 1258 DAG.getMachineFunction().getFunction()->getCallingConv(); 1259 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1260 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1261 1262 // Verify that the target's LowerReturn behaved as expected. 1263 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1264 "LowerReturn didn't return a valid chain!"); 1265 1266 // Update the DAG with the new chain value resulting from return lowering. 1267 DAG.setRoot(Chain); 1268 } 1269 1270 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1271 /// created for it, emit nodes to copy the value into the virtual 1272 /// registers. 1273 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1274 // Skip empty types 1275 if (V->getType()->isEmptyTy()) 1276 return; 1277 1278 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1279 if (VMI != FuncInfo.ValueMap.end()) { 1280 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1281 CopyValueToVirtualRegister(V, VMI->second); 1282 } 1283 } 1284 1285 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1286 /// the current basic block, add it to ValueMap now so that we'll get a 1287 /// CopyTo/FromReg. 1288 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1289 // No need to export constants. 1290 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1291 1292 // Already exported? 1293 if (FuncInfo.isExportedInst(V)) return; 1294 1295 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1296 CopyValueToVirtualRegister(V, Reg); 1297 } 1298 1299 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1300 const BasicBlock *FromBB) { 1301 // The operands of the setcc have to be in this block. We don't know 1302 // how to export them from some other block. 1303 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1304 // Can export from current BB. 1305 if (VI->getParent() == FromBB) 1306 return true; 1307 1308 // Is already exported, noop. 1309 return FuncInfo.isExportedInst(V); 1310 } 1311 1312 // If this is an argument, we can export it if the BB is the entry block or 1313 // if it is already exported. 1314 if (isa<Argument>(V)) { 1315 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1316 return true; 1317 1318 // Otherwise, can only export this if it is already exported. 1319 return FuncInfo.isExportedInst(V); 1320 } 1321 1322 // Otherwise, constants can always be exported. 1323 return true; 1324 } 1325 1326 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1327 uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src, 1328 const MachineBasicBlock *Dst) const { 1329 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1330 if (!BPI) 1331 return 0; 1332 const BasicBlock *SrcBB = Src->getBasicBlock(); 1333 const BasicBlock *DstBB = Dst->getBasicBlock(); 1334 return BPI->getEdgeWeight(SrcBB, DstBB); 1335 } 1336 1337 void SelectionDAGBuilder:: 1338 addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst, 1339 uint32_t Weight /* = 0 */) { 1340 if (!Weight) 1341 Weight = getEdgeWeight(Src, Dst); 1342 Src->addSuccessor(Dst, Weight); 1343 } 1344 1345 1346 static bool InBlock(const Value *V, const BasicBlock *BB) { 1347 if (const Instruction *I = dyn_cast<Instruction>(V)) 1348 return I->getParent() == BB; 1349 return true; 1350 } 1351 1352 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1353 /// This function emits a branch and is used at the leaves of an OR or an 1354 /// AND operator tree. 1355 /// 1356 void 1357 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1358 MachineBasicBlock *TBB, 1359 MachineBasicBlock *FBB, 1360 MachineBasicBlock *CurBB, 1361 MachineBasicBlock *SwitchBB, 1362 uint32_t TWeight, 1363 uint32_t FWeight) { 1364 const BasicBlock *BB = CurBB->getBasicBlock(); 1365 1366 // If the leaf of the tree is a comparison, merge the condition into 1367 // the caseblock. 1368 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1369 // The operands of the cmp have to be in this block. We don't know 1370 // how to export them from some other block. If this is the first block 1371 // of the sequence, no exporting is needed. 1372 if (CurBB == SwitchBB || 1373 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1374 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1375 ISD::CondCode Condition; 1376 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1377 Condition = getICmpCondCode(IC->getPredicate()); 1378 } else { 1379 const FCmpInst *FC = cast<FCmpInst>(Cond); 1380 Condition = getFCmpCondCode(FC->getPredicate()); 1381 if (TM.Options.NoNaNsFPMath) 1382 Condition = getFCmpCodeWithoutNaN(Condition); 1383 } 1384 1385 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1386 TBB, FBB, CurBB, TWeight, FWeight); 1387 SwitchCases.push_back(CB); 1388 return; 1389 } 1390 } 1391 1392 // Create a CaseBlock record representing this branch. 1393 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1394 nullptr, TBB, FBB, CurBB, TWeight, FWeight); 1395 SwitchCases.push_back(CB); 1396 } 1397 1398 /// Scale down both weights to fit into uint32_t. 1399 static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) { 1400 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse; 1401 uint32_t Scale = (NewMax / UINT32_MAX) + 1; 1402 NewTrue = NewTrue / Scale; 1403 NewFalse = NewFalse / Scale; 1404 } 1405 1406 /// FindMergedConditions - If Cond is an expression like 1407 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1408 MachineBasicBlock *TBB, 1409 MachineBasicBlock *FBB, 1410 MachineBasicBlock *CurBB, 1411 MachineBasicBlock *SwitchBB, 1412 Instruction::BinaryOps Opc, 1413 uint32_t TWeight, 1414 uint32_t FWeight) { 1415 // If this node is not part of the or/and tree, emit it as a branch. 1416 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1417 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1418 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1419 BOp->getParent() != CurBB->getBasicBlock() || 1420 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1421 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1422 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1423 TWeight, FWeight); 1424 return; 1425 } 1426 1427 // Create TmpBB after CurBB. 1428 MachineFunction::iterator BBI = CurBB; 1429 MachineFunction &MF = DAG.getMachineFunction(); 1430 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1431 CurBB->getParent()->insert(++BBI, TmpBB); 1432 1433 if (Opc == Instruction::Or) { 1434 // Codegen X | Y as: 1435 // BB1: 1436 // jmp_if_X TBB 1437 // jmp TmpBB 1438 // TmpBB: 1439 // jmp_if_Y TBB 1440 // jmp FBB 1441 // 1442 1443 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1444 // The requirement is that 1445 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1446 // = TrueProb for original BB. 1447 // Assuming the original weights are A and B, one choice is to set BB1's 1448 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice 1449 // assumes that 1450 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1451 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1452 // TmpBB, but the math is more complicated. 1453 1454 uint64_t NewTrueWeight = TWeight; 1455 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight; 1456 ScaleWeights(NewTrueWeight, NewFalseWeight); 1457 // Emit the LHS condition. 1458 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1459 NewTrueWeight, NewFalseWeight); 1460 1461 NewTrueWeight = TWeight; 1462 NewFalseWeight = 2 * (uint64_t)FWeight; 1463 ScaleWeights(NewTrueWeight, NewFalseWeight); 1464 // Emit the RHS condition into TmpBB. 1465 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1466 NewTrueWeight, NewFalseWeight); 1467 } else { 1468 assert(Opc == Instruction::And && "Unknown merge op!"); 1469 // Codegen X & Y as: 1470 // BB1: 1471 // jmp_if_X TmpBB 1472 // jmp FBB 1473 // TmpBB: 1474 // jmp_if_Y TBB 1475 // jmp FBB 1476 // 1477 // This requires creation of TmpBB after CurBB. 1478 1479 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1480 // The requirement is that 1481 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1482 // = FalseProb for original BB. 1483 // Assuming the original weights are A and B, one choice is to set BB1's 1484 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice 1485 // assumes that 1486 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB. 1487 1488 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight; 1489 uint64_t NewFalseWeight = FWeight; 1490 ScaleWeights(NewTrueWeight, NewFalseWeight); 1491 // Emit the LHS condition. 1492 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1493 NewTrueWeight, NewFalseWeight); 1494 1495 NewTrueWeight = 2 * (uint64_t)TWeight; 1496 NewFalseWeight = FWeight; 1497 ScaleWeights(NewTrueWeight, NewFalseWeight); 1498 // Emit the RHS condition into TmpBB. 1499 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1500 NewTrueWeight, NewFalseWeight); 1501 } 1502 } 1503 1504 /// If the set of cases should be emitted as a series of branches, return true. 1505 /// If we should emit this as a bunch of and/or'd together conditions, return 1506 /// false. 1507 bool 1508 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1509 if (Cases.size() != 2) return true; 1510 1511 // If this is two comparisons of the same values or'd or and'd together, they 1512 // will get folded into a single comparison, so don't emit two blocks. 1513 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1514 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1515 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1516 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1517 return false; 1518 } 1519 1520 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1521 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1522 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1523 Cases[0].CC == Cases[1].CC && 1524 isa<Constant>(Cases[0].CmpRHS) && 1525 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1526 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1527 return false; 1528 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1529 return false; 1530 } 1531 1532 return true; 1533 } 1534 1535 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1536 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1537 1538 // Update machine-CFG edges. 1539 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1540 1541 if (I.isUnconditional()) { 1542 // Update machine-CFG edges. 1543 BrMBB->addSuccessor(Succ0MBB); 1544 1545 // If this is not a fall-through branch or optimizations are switched off, 1546 // emit the branch. 1547 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 1548 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1549 MVT::Other, getControlRoot(), 1550 DAG.getBasicBlock(Succ0MBB))); 1551 1552 return; 1553 } 1554 1555 // If this condition is one of the special cases we handle, do special stuff 1556 // now. 1557 const Value *CondVal = I.getCondition(); 1558 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1559 1560 // If this is a series of conditions that are or'd or and'd together, emit 1561 // this as a sequence of branches instead of setcc's with and/or operations. 1562 // As long as jumps are not expensive, this should improve performance. 1563 // For example, instead of something like: 1564 // cmp A, B 1565 // C = seteq 1566 // cmp D, E 1567 // F = setle 1568 // or C, F 1569 // jnz foo 1570 // Emit: 1571 // cmp A, B 1572 // je foo 1573 // cmp D, E 1574 // jle foo 1575 // 1576 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1577 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && 1578 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And || 1579 BOp->getOpcode() == Instruction::Or)) { 1580 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1581 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB), 1582 getEdgeWeight(BrMBB, Succ1MBB)); 1583 // If the compares in later blocks need to use values not currently 1584 // exported from this block, export them now. This block should always 1585 // be the first entry. 1586 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1587 1588 // Allow some cases to be rejected. 1589 if (ShouldEmitAsBranches(SwitchCases)) { 1590 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1591 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1592 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1593 } 1594 1595 // Emit the branch for this block. 1596 visitSwitchCase(SwitchCases[0], BrMBB); 1597 SwitchCases.erase(SwitchCases.begin()); 1598 return; 1599 } 1600 1601 // Okay, we decided not to do this, remove any inserted MBB's and clear 1602 // SwitchCases. 1603 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1604 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1605 1606 SwitchCases.clear(); 1607 } 1608 } 1609 1610 // Create a CaseBlock record representing this branch. 1611 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1612 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1613 1614 // Use visitSwitchCase to actually insert the fast branch sequence for this 1615 // cond branch. 1616 visitSwitchCase(CB, BrMBB); 1617 } 1618 1619 /// visitSwitchCase - Emits the necessary code to represent a single node in 1620 /// the binary search tree resulting from lowering a switch instruction. 1621 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1622 MachineBasicBlock *SwitchBB) { 1623 SDValue Cond; 1624 SDValue CondLHS = getValue(CB.CmpLHS); 1625 SDLoc dl = getCurSDLoc(); 1626 1627 // Build the setcc now. 1628 if (!CB.CmpMHS) { 1629 // Fold "(X == true)" to X and "(X == false)" to !X to 1630 // handle common cases produced by branch lowering. 1631 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1632 CB.CC == ISD::SETEQ) 1633 Cond = CondLHS; 1634 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1635 CB.CC == ISD::SETEQ) { 1636 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 1637 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1638 } else 1639 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1640 } else { 1641 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1642 1643 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1644 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1645 1646 SDValue CmpOp = getValue(CB.CmpMHS); 1647 EVT VT = CmpOp.getValueType(); 1648 1649 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1650 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 1651 ISD::SETLE); 1652 } else { 1653 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1654 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 1655 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1656 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 1657 } 1658 } 1659 1660 // Update successor info 1661 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight); 1662 // TrueBB and FalseBB are always different unless the incoming IR is 1663 // degenerate. This only happens when running llc on weird IR. 1664 if (CB.TrueBB != CB.FalseBB) 1665 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight); 1666 1667 // If the lhs block is the next block, invert the condition so that we can 1668 // fall through to the lhs instead of the rhs block. 1669 if (CB.TrueBB == NextBlock(SwitchBB)) { 1670 std::swap(CB.TrueBB, CB.FalseBB); 1671 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 1672 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1673 } 1674 1675 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1676 MVT::Other, getControlRoot(), Cond, 1677 DAG.getBasicBlock(CB.TrueBB)); 1678 1679 // Insert the false branch. Do this even if it's a fall through branch, 1680 // this makes it easier to do DAG optimizations which require inverting 1681 // the branch condition. 1682 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1683 DAG.getBasicBlock(CB.FalseBB)); 1684 1685 DAG.setRoot(BrCond); 1686 } 1687 1688 /// visitJumpTable - Emit JumpTable node in the current MBB 1689 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1690 // Emit the code for the jump table 1691 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1692 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 1693 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1694 JT.Reg, PTy); 1695 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1696 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1697 MVT::Other, Index.getValue(1), 1698 Table, Index); 1699 DAG.setRoot(BrJumpTable); 1700 } 1701 1702 /// visitJumpTableHeader - This function emits necessary code to produce index 1703 /// in the JumpTable from switch case. 1704 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1705 JumpTableHeader &JTH, 1706 MachineBasicBlock *SwitchBB) { 1707 SDLoc dl = getCurSDLoc(); 1708 1709 // Subtract the lowest switch case value from the value being switched on and 1710 // conditional branch to default mbb if the result is greater than the 1711 // difference between smallest and largest cases. 1712 SDValue SwitchOp = getValue(JTH.SValue); 1713 EVT VT = SwitchOp.getValueType(); 1714 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1715 DAG.getConstant(JTH.First, dl, VT)); 1716 1717 // The SDNode we just created, which holds the value being switched on minus 1718 // the smallest case value, needs to be copied to a virtual register so it 1719 // can be used as an index into the jump table in a subsequent basic block. 1720 // This value may be smaller or larger than the target's pointer type, and 1721 // therefore require extension or truncating. 1722 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1723 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 1724 1725 unsigned JumpTableReg = 1726 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 1727 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 1728 JumpTableReg, SwitchOp); 1729 JT.Reg = JumpTableReg; 1730 1731 // Emit the range check for the jump table, and branch to the default block 1732 // for the switch statement if the value being switched on exceeds the largest 1733 // case in the switch. 1734 SDValue CMP = DAG.getSetCC( 1735 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1736 Sub.getValueType()), 1737 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 1738 1739 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1740 MVT::Other, CopyTo, CMP, 1741 DAG.getBasicBlock(JT.Default)); 1742 1743 // Avoid emitting unnecessary branches to the next block. 1744 if (JT.MBB != NextBlock(SwitchBB)) 1745 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1746 DAG.getBasicBlock(JT.MBB)); 1747 1748 DAG.setRoot(BrCond); 1749 } 1750 1751 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1752 /// tail spliced into a stack protector check success bb. 1753 /// 1754 /// For a high level explanation of how this fits into the stack protector 1755 /// generation see the comment on the declaration of class 1756 /// StackProtectorDescriptor. 1757 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1758 MachineBasicBlock *ParentBB) { 1759 1760 // First create the loads to the guard/stack slot for the comparison. 1761 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1762 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 1763 1764 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1765 int FI = MFI->getStackProtectorIndex(); 1766 1767 const Value *IRGuard = SPD.getGuard(); 1768 SDValue GuardPtr = getValue(IRGuard); 1769 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1770 1771 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType()); 1772 1773 SDValue Guard; 1774 SDLoc dl = getCurSDLoc(); 1775 1776 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the 1777 // guard value from the virtual register holding the value. Otherwise, emit a 1778 // volatile load to retrieve the stack guard value. 1779 unsigned GuardReg = SPD.getGuardReg(); 1780 1781 if (GuardReg && TLI.useLoadStackGuardNode()) 1782 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg, 1783 PtrTy); 1784 else 1785 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1786 GuardPtr, MachinePointerInfo(IRGuard, 0), 1787 true, false, false, Align); 1788 1789 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1790 StackSlotPtr, 1791 MachinePointerInfo::getFixedStack(FI), 1792 true, false, false, Align); 1793 1794 // Perform the comparison via a subtract/getsetcc. 1795 EVT VT = Guard.getValueType(); 1796 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot); 1797 1798 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 1799 *DAG.getContext(), 1800 Sub.getValueType()), 1801 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 1802 1803 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1804 // branch to failure MBB. 1805 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1806 MVT::Other, StackSlot.getOperand(0), 1807 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1808 // Otherwise branch to success MBB. 1809 SDValue Br = DAG.getNode(ISD::BR, dl, 1810 MVT::Other, BrCond, 1811 DAG.getBasicBlock(SPD.getSuccessMBB())); 1812 1813 DAG.setRoot(Br); 1814 } 1815 1816 /// Codegen the failure basic block for a stack protector check. 1817 /// 1818 /// A failure stack protector machine basic block consists simply of a call to 1819 /// __stack_chk_fail(). 1820 /// 1821 /// For a high level explanation of how this fits into the stack protector 1822 /// generation see the comment on the declaration of class 1823 /// StackProtectorDescriptor. 1824 void 1825 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1826 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1827 SDValue Chain = 1828 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 1829 nullptr, 0, false, getCurSDLoc(), false, false).second; 1830 DAG.setRoot(Chain); 1831 } 1832 1833 /// visitBitTestHeader - This function emits necessary code to produce value 1834 /// suitable for "bit tests" 1835 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1836 MachineBasicBlock *SwitchBB) { 1837 SDLoc dl = getCurSDLoc(); 1838 1839 // Subtract the minimum value 1840 SDValue SwitchOp = getValue(B.SValue); 1841 EVT VT = SwitchOp.getValueType(); 1842 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1843 DAG.getConstant(B.First, dl, VT)); 1844 1845 // Check range 1846 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1847 SDValue RangeCmp = DAG.getSetCC( 1848 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1849 Sub.getValueType()), 1850 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 1851 1852 // Determine the type of the test operands. 1853 bool UsePtrType = false; 1854 if (!TLI.isTypeLegal(VT)) 1855 UsePtrType = true; 1856 else { 1857 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 1858 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 1859 // Switch table case range are encoded into series of masks. 1860 // Just use pointer type, it's guaranteed to fit. 1861 UsePtrType = true; 1862 break; 1863 } 1864 } 1865 if (UsePtrType) { 1866 VT = TLI.getPointerTy(DAG.getDataLayout()); 1867 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 1868 } 1869 1870 B.RegVT = VT.getSimpleVT(); 1871 B.Reg = FuncInfo.CreateReg(B.RegVT); 1872 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 1873 1874 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 1875 1876 addSuccessorWithWeight(SwitchBB, B.Default); 1877 addSuccessorWithWeight(SwitchBB, MBB); 1878 1879 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 1880 MVT::Other, CopyTo, RangeCmp, 1881 DAG.getBasicBlock(B.Default)); 1882 1883 // Avoid emitting unnecessary branches to the next block. 1884 if (MBB != NextBlock(SwitchBB)) 1885 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 1886 DAG.getBasicBlock(MBB)); 1887 1888 DAG.setRoot(BrRange); 1889 } 1890 1891 /// visitBitTestCase - this function produces one "bit test" 1892 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 1893 MachineBasicBlock* NextMBB, 1894 uint32_t BranchWeightToNext, 1895 unsigned Reg, 1896 BitTestCase &B, 1897 MachineBasicBlock *SwitchBB) { 1898 SDLoc dl = getCurSDLoc(); 1899 MVT VT = BB.RegVT; 1900 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 1901 SDValue Cmp; 1902 unsigned PopCount = countPopulation(B.Mask); 1903 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1904 if (PopCount == 1) { 1905 // Testing for a single bit; just compare the shift count with what it 1906 // would need to be to shift a 1 bit in that position. 1907 Cmp = DAG.getSetCC( 1908 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 1909 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 1910 ISD::SETEQ); 1911 } else if (PopCount == BB.Range) { 1912 // There is only one zero bit in the range, test for it directly. 1913 Cmp = DAG.getSetCC( 1914 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 1915 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 1916 ISD::SETNE); 1917 } else { 1918 // Make desired shift 1919 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 1920 DAG.getConstant(1, dl, VT), ShiftOp); 1921 1922 // Emit bit tests and jumps 1923 SDValue AndOp = DAG.getNode(ISD::AND, dl, 1924 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 1925 Cmp = DAG.getSetCC( 1926 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 1927 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 1928 } 1929 1930 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight. 1931 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight); 1932 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext. 1933 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext); 1934 1935 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 1936 MVT::Other, getControlRoot(), 1937 Cmp, DAG.getBasicBlock(B.TargetBB)); 1938 1939 // Avoid emitting unnecessary branches to the next block. 1940 if (NextMBB != NextBlock(SwitchBB)) 1941 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 1942 DAG.getBasicBlock(NextMBB)); 1943 1944 DAG.setRoot(BrAnd); 1945 } 1946 1947 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 1948 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 1949 1950 // Retrieve successors. 1951 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 1952 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)]; 1953 1954 const Value *Callee(I.getCalledValue()); 1955 const Function *Fn = dyn_cast<Function>(Callee); 1956 if (isa<InlineAsm>(Callee)) 1957 visitInlineAsm(&I); 1958 else if (Fn && Fn->isIntrinsic()) { 1959 switch (Fn->getIntrinsicID()) { 1960 default: 1961 llvm_unreachable("Cannot invoke this intrinsic"); 1962 case Intrinsic::donothing: 1963 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 1964 break; 1965 case Intrinsic::experimental_patchpoint_void: 1966 case Intrinsic::experimental_patchpoint_i64: 1967 visitPatchpoint(&I, LandingPad); 1968 break; 1969 case Intrinsic::experimental_gc_statepoint: 1970 LowerStatepoint(ImmutableStatepoint(&I), LandingPad); 1971 break; 1972 } 1973 } else 1974 LowerCallTo(&I, getValue(Callee), false, LandingPad); 1975 1976 // If the value of the invoke is used outside of its defining block, make it 1977 // available as a virtual register. 1978 // We already took care of the exported value for the statepoint instruction 1979 // during call to the LowerStatepoint. 1980 if (!isStatepoint(I)) { 1981 CopyToExportRegsIfNeeded(&I); 1982 } 1983 1984 // Update successor info 1985 addSuccessorWithWeight(InvokeMBB, Return); 1986 addSuccessorWithWeight(InvokeMBB, LandingPad); 1987 1988 // Drop into normal successor. 1989 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1990 MVT::Other, getControlRoot(), 1991 DAG.getBasicBlock(Return))); 1992 } 1993 1994 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 1995 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 1996 } 1997 1998 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 1999 assert(FuncInfo.MBB->isLandingPad() && 2000 "Call to landingpad not in landing pad!"); 2001 2002 MachineBasicBlock *MBB = FuncInfo.MBB; 2003 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2004 AddLandingPadInfo(LP, MMI, MBB); 2005 2006 // If there aren't registers to copy the values into (e.g., during SjLj 2007 // exceptions), then don't bother to create these DAG nodes. 2008 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2009 if (TLI.getExceptionPointerRegister() == 0 && 2010 TLI.getExceptionSelectorRegister() == 0) 2011 return; 2012 2013 SmallVector<EVT, 2> ValueVTs; 2014 SDLoc dl = getCurSDLoc(); 2015 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2016 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2017 2018 // Get the two live-in registers as SDValues. The physregs have already been 2019 // copied into virtual registers. 2020 SDValue Ops[2]; 2021 if (FuncInfo.ExceptionPointerVirtReg) { 2022 Ops[0] = DAG.getZExtOrTrunc( 2023 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2024 FuncInfo.ExceptionPointerVirtReg, 2025 TLI.getPointerTy(DAG.getDataLayout())), 2026 dl, ValueVTs[0]); 2027 } else { 2028 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2029 } 2030 Ops[1] = DAG.getZExtOrTrunc( 2031 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2032 FuncInfo.ExceptionSelectorVirtReg, 2033 TLI.getPointerTy(DAG.getDataLayout())), 2034 dl, ValueVTs[1]); 2035 2036 // Merge into one. 2037 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2038 DAG.getVTList(ValueVTs), Ops); 2039 setValue(&LP, Res); 2040 } 2041 2042 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) { 2043 #ifndef NDEBUG 2044 for (const CaseCluster &CC : Clusters) 2045 assert(CC.Low == CC.High && "Input clusters must be single-case"); 2046 #endif 2047 2048 std::sort(Clusters.begin(), Clusters.end(), 2049 [](const CaseCluster &a, const CaseCluster &b) { 2050 return a.Low->getValue().slt(b.Low->getValue()); 2051 }); 2052 2053 // Merge adjacent clusters with the same destination. 2054 const unsigned N = Clusters.size(); 2055 unsigned DstIndex = 0; 2056 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) { 2057 CaseCluster &CC = Clusters[SrcIndex]; 2058 const ConstantInt *CaseVal = CC.Low; 2059 MachineBasicBlock *Succ = CC.MBB; 2060 2061 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ && 2062 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) { 2063 // If this case has the same successor and is a neighbour, merge it into 2064 // the previous cluster. 2065 Clusters[DstIndex - 1].High = CaseVal; 2066 Clusters[DstIndex - 1].Weight += CC.Weight; 2067 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!"); 2068 } else { 2069 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex], 2070 sizeof(Clusters[SrcIndex])); 2071 } 2072 } 2073 Clusters.resize(DstIndex); 2074 } 2075 2076 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2077 MachineBasicBlock *Last) { 2078 // Update JTCases. 2079 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2080 if (JTCases[i].first.HeaderBB == First) 2081 JTCases[i].first.HeaderBB = Last; 2082 2083 // Update BitTestCases. 2084 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2085 if (BitTestCases[i].Parent == First) 2086 BitTestCases[i].Parent = Last; 2087 } 2088 2089 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2090 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2091 2092 // Update machine-CFG edges with unique successors. 2093 SmallSet<BasicBlock*, 32> Done; 2094 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2095 BasicBlock *BB = I.getSuccessor(i); 2096 bool Inserted = Done.insert(BB).second; 2097 if (!Inserted) 2098 continue; 2099 2100 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2101 addSuccessorWithWeight(IndirectBrMBB, Succ); 2102 } 2103 2104 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2105 MVT::Other, getControlRoot(), 2106 getValue(I.getAddress()))); 2107 } 2108 2109 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2110 if (DAG.getTarget().Options.TrapUnreachable) 2111 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2112 } 2113 2114 void SelectionDAGBuilder::visitFSub(const User &I) { 2115 // -0.0 - X --> fneg 2116 Type *Ty = I.getType(); 2117 if (isa<Constant>(I.getOperand(0)) && 2118 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2119 SDValue Op2 = getValue(I.getOperand(1)); 2120 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2121 Op2.getValueType(), Op2)); 2122 return; 2123 } 2124 2125 visitBinary(I, ISD::FSUB); 2126 } 2127 2128 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2129 SDValue Op1 = getValue(I.getOperand(0)); 2130 SDValue Op2 = getValue(I.getOperand(1)); 2131 2132 bool nuw = false; 2133 bool nsw = false; 2134 bool exact = false; 2135 FastMathFlags FMF; 2136 2137 if (const OverflowingBinaryOperator *OFBinOp = 2138 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2139 nuw = OFBinOp->hasNoUnsignedWrap(); 2140 nsw = OFBinOp->hasNoSignedWrap(); 2141 } 2142 if (const PossiblyExactOperator *ExactOp = 2143 dyn_cast<const PossiblyExactOperator>(&I)) 2144 exact = ExactOp->isExact(); 2145 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I)) 2146 FMF = FPOp->getFastMathFlags(); 2147 2148 SDNodeFlags Flags; 2149 Flags.setExact(exact); 2150 Flags.setNoSignedWrap(nsw); 2151 Flags.setNoUnsignedWrap(nuw); 2152 if (EnableFMFInDAG) { 2153 Flags.setAllowReciprocal(FMF.allowReciprocal()); 2154 Flags.setNoInfs(FMF.noInfs()); 2155 Flags.setNoNaNs(FMF.noNaNs()); 2156 Flags.setNoSignedZeros(FMF.noSignedZeros()); 2157 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra()); 2158 } 2159 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2160 Op1, Op2, &Flags); 2161 setValue(&I, BinNodeValue); 2162 } 2163 2164 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2165 SDValue Op1 = getValue(I.getOperand(0)); 2166 SDValue Op2 = getValue(I.getOperand(1)); 2167 2168 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 2169 Op2.getValueType(), DAG.getDataLayout()); 2170 2171 // Coerce the shift amount to the right type if we can. 2172 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2173 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2174 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2175 SDLoc DL = getCurSDLoc(); 2176 2177 // If the operand is smaller than the shift count type, promote it. 2178 if (ShiftSize > Op2Size) 2179 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2180 2181 // If the operand is larger than the shift count type but the shift 2182 // count type has enough bits to represent any shift value, truncate 2183 // it now. This is a common case and it exposes the truncate to 2184 // optimization early. 2185 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2186 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2187 // Otherwise we'll need to temporarily settle for some other convenient 2188 // type. Type legalization will make adjustments once the shiftee is split. 2189 else 2190 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2191 } 2192 2193 bool nuw = false; 2194 bool nsw = false; 2195 bool exact = false; 2196 2197 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2198 2199 if (const OverflowingBinaryOperator *OFBinOp = 2200 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2201 nuw = OFBinOp->hasNoUnsignedWrap(); 2202 nsw = OFBinOp->hasNoSignedWrap(); 2203 } 2204 if (const PossiblyExactOperator *ExactOp = 2205 dyn_cast<const PossiblyExactOperator>(&I)) 2206 exact = ExactOp->isExact(); 2207 } 2208 SDNodeFlags Flags; 2209 Flags.setExact(exact); 2210 Flags.setNoSignedWrap(nsw); 2211 Flags.setNoUnsignedWrap(nuw); 2212 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2213 &Flags); 2214 setValue(&I, Res); 2215 } 2216 2217 void SelectionDAGBuilder::visitSDiv(const User &I) { 2218 SDValue Op1 = getValue(I.getOperand(0)); 2219 SDValue Op2 = getValue(I.getOperand(1)); 2220 2221 SDNodeFlags Flags; 2222 Flags.setExact(isa<PossiblyExactOperator>(&I) && 2223 cast<PossiblyExactOperator>(&I)->isExact()); 2224 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 2225 Op2, &Flags)); 2226 } 2227 2228 void SelectionDAGBuilder::visitICmp(const User &I) { 2229 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2230 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2231 predicate = IC->getPredicate(); 2232 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2233 predicate = ICmpInst::Predicate(IC->getPredicate()); 2234 SDValue Op1 = getValue(I.getOperand(0)); 2235 SDValue Op2 = getValue(I.getOperand(1)); 2236 ISD::CondCode Opcode = getICmpCondCode(predicate); 2237 2238 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2239 I.getType()); 2240 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2241 } 2242 2243 void SelectionDAGBuilder::visitFCmp(const User &I) { 2244 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2245 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2246 predicate = FC->getPredicate(); 2247 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2248 predicate = FCmpInst::Predicate(FC->getPredicate()); 2249 SDValue Op1 = getValue(I.getOperand(0)); 2250 SDValue Op2 = getValue(I.getOperand(1)); 2251 ISD::CondCode Condition = getFCmpCondCode(predicate); 2252 if (TM.Options.NoNaNsFPMath) 2253 Condition = getFCmpCodeWithoutNaN(Condition); 2254 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2255 I.getType()); 2256 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2257 } 2258 2259 void SelectionDAGBuilder::visitSelect(const User &I) { 2260 SmallVector<EVT, 4> ValueVTs; 2261 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 2262 ValueVTs); 2263 unsigned NumValues = ValueVTs.size(); 2264 if (NumValues == 0) return; 2265 2266 SmallVector<SDValue, 4> Values(NumValues); 2267 SDValue Cond = getValue(I.getOperand(0)); 2268 SDValue LHSVal = getValue(I.getOperand(1)); 2269 SDValue RHSVal = getValue(I.getOperand(2)); 2270 auto BaseOps = {Cond}; 2271 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2272 ISD::VSELECT : ISD::SELECT; 2273 2274 // Min/max matching is only viable if all output VTs are the same. 2275 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) { 2276 Value *LHS, *RHS; 2277 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 2278 ISD::NodeType Opc = ISD::DELETED_NODE; 2279 switch (SPF) { 2280 case SPF_UMAX: Opc = ISD::UMAX; break; 2281 case SPF_UMIN: Opc = ISD::UMIN; break; 2282 case SPF_SMAX: Opc = ISD::SMAX; break; 2283 case SPF_SMIN: Opc = ISD::SMIN; break; 2284 default: break; 2285 } 2286 2287 EVT VT = ValueVTs[0]; 2288 LLVMContext &Ctx = *DAG.getContext(); 2289 auto &TLI = DAG.getTargetLoweringInfo(); 2290 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector) 2291 VT = TLI.getTypeToTransformTo(Ctx, VT); 2292 2293 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) && 2294 // If the underlying comparison instruction is used by any other instruction, 2295 // the consumed instructions won't be destroyed, so it is not profitable 2296 // to convert to a min/max. 2297 cast<SelectInst>(&I)->getCondition()->hasOneUse()) { 2298 OpCode = Opc; 2299 LHSVal = getValue(LHS); 2300 RHSVal = getValue(RHS); 2301 BaseOps = {}; 2302 } 2303 } 2304 2305 for (unsigned i = 0; i != NumValues; ++i) { 2306 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 2307 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 2308 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 2309 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2310 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i), 2311 Ops); 2312 } 2313 2314 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2315 DAG.getVTList(ValueVTs), Values)); 2316 } 2317 2318 void SelectionDAGBuilder::visitTrunc(const User &I) { 2319 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2320 SDValue N = getValue(I.getOperand(0)); 2321 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2322 I.getType()); 2323 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2324 } 2325 2326 void SelectionDAGBuilder::visitZExt(const User &I) { 2327 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2328 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2329 SDValue N = getValue(I.getOperand(0)); 2330 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2331 I.getType()); 2332 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2333 } 2334 2335 void SelectionDAGBuilder::visitSExt(const User &I) { 2336 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2337 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2338 SDValue N = getValue(I.getOperand(0)); 2339 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2340 I.getType()); 2341 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2342 } 2343 2344 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2345 // FPTrunc is never a no-op cast, no need to check 2346 SDValue N = getValue(I.getOperand(0)); 2347 SDLoc dl = getCurSDLoc(); 2348 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2349 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2350 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 2351 DAG.getTargetConstant( 2352 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 2353 } 2354 2355 void SelectionDAGBuilder::visitFPExt(const User &I) { 2356 // FPExt is never a no-op cast, no need to check 2357 SDValue N = getValue(I.getOperand(0)); 2358 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2359 I.getType()); 2360 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2361 } 2362 2363 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2364 // FPToUI is never a no-op cast, no need to check 2365 SDValue N = getValue(I.getOperand(0)); 2366 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2367 I.getType()); 2368 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2369 } 2370 2371 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2372 // FPToSI is never a no-op cast, no need to check 2373 SDValue N = getValue(I.getOperand(0)); 2374 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2375 I.getType()); 2376 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2377 } 2378 2379 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2380 // UIToFP is never a no-op cast, no need to check 2381 SDValue N = getValue(I.getOperand(0)); 2382 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2383 I.getType()); 2384 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2385 } 2386 2387 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2388 // SIToFP is never a no-op cast, no need to check 2389 SDValue N = getValue(I.getOperand(0)); 2390 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2391 I.getType()); 2392 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2393 } 2394 2395 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2396 // What to do depends on the size of the integer and the size of the pointer. 2397 // We can either truncate, zero extend, or no-op, accordingly. 2398 SDValue N = getValue(I.getOperand(0)); 2399 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2400 I.getType()); 2401 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2402 } 2403 2404 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2405 // What to do depends on the size of the integer and the size of the pointer. 2406 // We can either truncate, zero extend, or no-op, accordingly. 2407 SDValue N = getValue(I.getOperand(0)); 2408 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2409 I.getType()); 2410 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2411 } 2412 2413 void SelectionDAGBuilder::visitBitCast(const User &I) { 2414 SDValue N = getValue(I.getOperand(0)); 2415 SDLoc dl = getCurSDLoc(); 2416 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2417 I.getType()); 2418 2419 // BitCast assures us that source and destination are the same size so this is 2420 // either a BITCAST or a no-op. 2421 if (DestVT != N.getValueType()) 2422 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 2423 DestVT, N)); // convert types. 2424 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 2425 // might fold any kind of constant expression to an integer constant and that 2426 // is not what we are looking for. Only regcognize a bitcast of a genuine 2427 // constant integer as an opaque constant. 2428 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 2429 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 2430 /*isOpaque*/true)); 2431 else 2432 setValue(&I, N); // noop cast. 2433 } 2434 2435 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 2436 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2437 const Value *SV = I.getOperand(0); 2438 SDValue N = getValue(SV); 2439 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2440 2441 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 2442 unsigned DestAS = I.getType()->getPointerAddressSpace(); 2443 2444 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 2445 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 2446 2447 setValue(&I, N); 2448 } 2449 2450 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2451 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2452 SDValue InVec = getValue(I.getOperand(0)); 2453 SDValue InVal = getValue(I.getOperand(1)); 2454 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 2455 TLI.getVectorIdxTy(DAG.getDataLayout())); 2456 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 2457 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2458 InVec, InVal, InIdx)); 2459 } 2460 2461 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2462 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2463 SDValue InVec = getValue(I.getOperand(0)); 2464 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 2465 TLI.getVectorIdxTy(DAG.getDataLayout())); 2466 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 2467 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2468 InVec, InIdx)); 2469 } 2470 2471 // Utility for visitShuffleVector - Return true if every element in Mask, 2472 // beginning from position Pos and ending in Pos+Size, falls within the 2473 // specified sequential range [L, L+Pos). or is undef. 2474 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 2475 unsigned Pos, unsigned Size, int Low) { 2476 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 2477 if (Mask[i] >= 0 && Mask[i] != Low) 2478 return false; 2479 return true; 2480 } 2481 2482 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2483 SDValue Src1 = getValue(I.getOperand(0)); 2484 SDValue Src2 = getValue(I.getOperand(1)); 2485 2486 SmallVector<int, 8> Mask; 2487 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 2488 unsigned MaskNumElts = Mask.size(); 2489 2490 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2491 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2492 EVT SrcVT = Src1.getValueType(); 2493 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2494 2495 if (SrcNumElts == MaskNumElts) { 2496 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2497 &Mask[0])); 2498 return; 2499 } 2500 2501 // Normalize the shuffle vector since mask and vector length don't match. 2502 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 2503 // Mask is longer than the source vectors and is a multiple of the source 2504 // vectors. We can use concatenate vector to make the mask and vectors 2505 // lengths match. 2506 if (SrcNumElts*2 == MaskNumElts) { 2507 // First check for Src1 in low and Src2 in high 2508 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 2509 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 2510 // The shuffle is concatenating two vectors together. 2511 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2512 VT, Src1, Src2)); 2513 return; 2514 } 2515 // Then check for Src2 in low and Src1 in high 2516 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 2517 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 2518 // The shuffle is concatenating two vectors together. 2519 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2520 VT, Src2, Src1)); 2521 return; 2522 } 2523 } 2524 2525 // Pad both vectors with undefs to make them the same length as the mask. 2526 unsigned NumConcat = MaskNumElts / SrcNumElts; 2527 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 2528 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 2529 SDValue UndefVal = DAG.getUNDEF(SrcVT); 2530 2531 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 2532 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 2533 MOps1[0] = Src1; 2534 MOps2[0] = Src2; 2535 2536 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2537 getCurSDLoc(), VT, MOps1); 2538 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2539 getCurSDLoc(), VT, MOps2); 2540 2541 // Readjust mask for new input vector length. 2542 SmallVector<int, 8> MappedOps; 2543 for (unsigned i = 0; i != MaskNumElts; ++i) { 2544 int Idx = Mask[i]; 2545 if (Idx >= (int)SrcNumElts) 2546 Idx -= SrcNumElts - MaskNumElts; 2547 MappedOps.push_back(Idx); 2548 } 2549 2550 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2551 &MappedOps[0])); 2552 return; 2553 } 2554 2555 if (SrcNumElts > MaskNumElts) { 2556 // Analyze the access pattern of the vector to see if we can extract 2557 // two subvectors and do the shuffle. The analysis is done by calculating 2558 // the range of elements the mask access on both vectors. 2559 int MinRange[2] = { static_cast<int>(SrcNumElts), 2560 static_cast<int>(SrcNumElts)}; 2561 int MaxRange[2] = {-1, -1}; 2562 2563 for (unsigned i = 0; i != MaskNumElts; ++i) { 2564 int Idx = Mask[i]; 2565 unsigned Input = 0; 2566 if (Idx < 0) 2567 continue; 2568 2569 if (Idx >= (int)SrcNumElts) { 2570 Input = 1; 2571 Idx -= SrcNumElts; 2572 } 2573 if (Idx > MaxRange[Input]) 2574 MaxRange[Input] = Idx; 2575 if (Idx < MinRange[Input]) 2576 MinRange[Input] = Idx; 2577 } 2578 2579 // Check if the access is smaller than the vector size and can we find 2580 // a reasonable extract index. 2581 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 2582 // Extract. 2583 int StartIdx[2]; // StartIdx to extract from 2584 for (unsigned Input = 0; Input < 2; ++Input) { 2585 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 2586 RangeUse[Input] = 0; // Unused 2587 StartIdx[Input] = 0; 2588 continue; 2589 } 2590 2591 // Find a good start index that is a multiple of the mask length. Then 2592 // see if the rest of the elements are in range. 2593 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 2594 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 2595 StartIdx[Input] + MaskNumElts <= SrcNumElts) 2596 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 2597 } 2598 2599 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 2600 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 2601 return; 2602 } 2603 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 2604 // Extract appropriate subvector and generate a vector shuffle 2605 for (unsigned Input = 0; Input < 2; ++Input) { 2606 SDValue &Src = Input == 0 ? Src1 : Src2; 2607 if (RangeUse[Input] == 0) 2608 Src = DAG.getUNDEF(VT); 2609 else { 2610 SDLoc dl = getCurSDLoc(); 2611 Src = DAG.getNode( 2612 ISD::EXTRACT_SUBVECTOR, dl, VT, Src, 2613 DAG.getConstant(StartIdx[Input], dl, 2614 TLI.getVectorIdxTy(DAG.getDataLayout()))); 2615 } 2616 } 2617 2618 // Calculate new mask. 2619 SmallVector<int, 8> MappedOps; 2620 for (unsigned i = 0; i != MaskNumElts; ++i) { 2621 int Idx = Mask[i]; 2622 if (Idx >= 0) { 2623 if (Idx < (int)SrcNumElts) 2624 Idx -= StartIdx[0]; 2625 else 2626 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 2627 } 2628 MappedOps.push_back(Idx); 2629 } 2630 2631 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2632 &MappedOps[0])); 2633 return; 2634 } 2635 } 2636 2637 // We can't use either concat vectors or extract subvectors so fall back to 2638 // replacing the shuffle with extract and build vector. 2639 // to insert and build vector. 2640 EVT EltVT = VT.getVectorElementType(); 2641 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 2642 SDLoc dl = getCurSDLoc(); 2643 SmallVector<SDValue,8> Ops; 2644 for (unsigned i = 0; i != MaskNumElts; ++i) { 2645 int Idx = Mask[i]; 2646 SDValue Res; 2647 2648 if (Idx < 0) { 2649 Res = DAG.getUNDEF(EltVT); 2650 } else { 2651 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 2652 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 2653 2654 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, 2655 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT)); 2656 } 2657 2658 Ops.push_back(Res); 2659 } 2660 2661 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops)); 2662 } 2663 2664 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 2665 const Value *Op0 = I.getOperand(0); 2666 const Value *Op1 = I.getOperand(1); 2667 Type *AggTy = I.getType(); 2668 Type *ValTy = Op1->getType(); 2669 bool IntoUndef = isa<UndefValue>(Op0); 2670 bool FromUndef = isa<UndefValue>(Op1); 2671 2672 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2673 2674 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2675 SmallVector<EVT, 4> AggValueVTs; 2676 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 2677 SmallVector<EVT, 4> ValValueVTs; 2678 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2679 2680 unsigned NumAggValues = AggValueVTs.size(); 2681 unsigned NumValValues = ValValueVTs.size(); 2682 SmallVector<SDValue, 4> Values(NumAggValues); 2683 2684 // Ignore an insertvalue that produces an empty object 2685 if (!NumAggValues) { 2686 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2687 return; 2688 } 2689 2690 SDValue Agg = getValue(Op0); 2691 unsigned i = 0; 2692 // Copy the beginning value(s) from the original aggregate. 2693 for (; i != LinearIndex; ++i) 2694 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2695 SDValue(Agg.getNode(), Agg.getResNo() + i); 2696 // Copy values from the inserted value(s). 2697 if (NumValValues) { 2698 SDValue Val = getValue(Op1); 2699 for (; i != LinearIndex + NumValValues; ++i) 2700 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2701 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 2702 } 2703 // Copy remaining value(s) from the original aggregate. 2704 for (; i != NumAggValues; ++i) 2705 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2706 SDValue(Agg.getNode(), Agg.getResNo() + i); 2707 2708 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2709 DAG.getVTList(AggValueVTs), Values)); 2710 } 2711 2712 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 2713 const Value *Op0 = I.getOperand(0); 2714 Type *AggTy = Op0->getType(); 2715 Type *ValTy = I.getType(); 2716 bool OutOfUndef = isa<UndefValue>(Op0); 2717 2718 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2719 2720 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2721 SmallVector<EVT, 4> ValValueVTs; 2722 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2723 2724 unsigned NumValValues = ValValueVTs.size(); 2725 2726 // Ignore a extractvalue that produces an empty object 2727 if (!NumValValues) { 2728 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2729 return; 2730 } 2731 2732 SmallVector<SDValue, 4> Values(NumValValues); 2733 2734 SDValue Agg = getValue(Op0); 2735 // Copy out the selected value(s). 2736 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 2737 Values[i - LinearIndex] = 2738 OutOfUndef ? 2739 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 2740 SDValue(Agg.getNode(), Agg.getResNo() + i); 2741 2742 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2743 DAG.getVTList(ValValueVTs), Values)); 2744 } 2745 2746 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 2747 Value *Op0 = I.getOperand(0); 2748 // Note that the pointer operand may be a vector of pointers. Take the scalar 2749 // element which holds a pointer. 2750 Type *Ty = Op0->getType()->getScalarType(); 2751 unsigned AS = Ty->getPointerAddressSpace(); 2752 SDValue N = getValue(Op0); 2753 SDLoc dl = getCurSDLoc(); 2754 2755 // Normalize Vector GEP - all scalar operands should be converted to the 2756 // splat vector. 2757 unsigned VectorWidth = I.getType()->isVectorTy() ? 2758 cast<VectorType>(I.getType())->getVectorNumElements() : 0; 2759 2760 if (VectorWidth && !N.getValueType().isVector()) { 2761 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth); 2762 SmallVector<SDValue, 16> Ops(VectorWidth, N); 2763 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 2764 } 2765 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 2766 OI != E; ++OI) { 2767 const Value *Idx = *OI; 2768 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 2769 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 2770 if (Field) { 2771 // N = N + Offset 2772 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 2773 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 2774 DAG.getConstant(Offset, dl, N.getValueType())); 2775 } 2776 2777 Ty = StTy->getElementType(Field); 2778 } else { 2779 Ty = cast<SequentialType>(Ty)->getElementType(); 2780 MVT PtrTy = 2781 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS); 2782 unsigned PtrSize = PtrTy.getSizeInBits(); 2783 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty)); 2784 2785 // If this is a scalar constant or a splat vector of constants, 2786 // handle it quickly. 2787 const auto *CI = dyn_cast<ConstantInt>(Idx); 2788 if (!CI && isa<ConstantDataVector>(Idx) && 2789 cast<ConstantDataVector>(Idx)->getSplatValue()) 2790 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue()); 2791 2792 if (CI) { 2793 if (CI->isZero()) 2794 continue; 2795 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize); 2796 SDValue OffsVal = VectorWidth ? 2797 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) : 2798 DAG.getConstant(Offs, dl, PtrTy); 2799 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal); 2800 continue; 2801 } 2802 2803 // N = N + Idx * ElementSize; 2804 SDValue IdxN = getValue(Idx); 2805 2806 if (!IdxN.getValueType().isVector() && VectorWidth) { 2807 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth); 2808 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN); 2809 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 2810 } 2811 // If the index is smaller or larger than intptr_t, truncate or extend 2812 // it. 2813 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 2814 2815 // If this is a multiply by a power of two, turn it into a shl 2816 // immediately. This is a very common case. 2817 if (ElementSize != 1) { 2818 if (ElementSize.isPowerOf2()) { 2819 unsigned Amt = ElementSize.logBase2(); 2820 IdxN = DAG.getNode(ISD::SHL, dl, 2821 N.getValueType(), IdxN, 2822 DAG.getConstant(Amt, dl, IdxN.getValueType())); 2823 } else { 2824 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType()); 2825 IdxN = DAG.getNode(ISD::MUL, dl, 2826 N.getValueType(), IdxN, Scale); 2827 } 2828 } 2829 2830 N = DAG.getNode(ISD::ADD, dl, 2831 N.getValueType(), N, IdxN); 2832 } 2833 } 2834 2835 setValue(&I, N); 2836 } 2837 2838 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 2839 // If this is a fixed sized alloca in the entry block of the function, 2840 // allocate it statically on the stack. 2841 if (FuncInfo.StaticAllocaMap.count(&I)) 2842 return; // getValue will auto-populate this. 2843 2844 SDLoc dl = getCurSDLoc(); 2845 Type *Ty = I.getAllocatedType(); 2846 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2847 auto &DL = DAG.getDataLayout(); 2848 uint64_t TySize = DL.getTypeAllocSize(Ty); 2849 unsigned Align = 2850 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 2851 2852 SDValue AllocSize = getValue(I.getArraySize()); 2853 2854 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout()); 2855 if (AllocSize.getValueType() != IntPtr) 2856 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 2857 2858 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 2859 AllocSize, 2860 DAG.getConstant(TySize, dl, IntPtr)); 2861 2862 // Handle alignment. If the requested alignment is less than or equal to 2863 // the stack alignment, ignore it. If the size is greater than or equal to 2864 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 2865 unsigned StackAlign = 2866 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 2867 if (Align <= StackAlign) 2868 Align = 0; 2869 2870 // Round the size of the allocation up to the stack alignment size 2871 // by add SA-1 to the size. 2872 AllocSize = DAG.getNode(ISD::ADD, dl, 2873 AllocSize.getValueType(), AllocSize, 2874 DAG.getIntPtrConstant(StackAlign - 1, dl)); 2875 2876 // Mask out the low bits for alignment purposes. 2877 AllocSize = DAG.getNode(ISD::AND, dl, 2878 AllocSize.getValueType(), AllocSize, 2879 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1), 2880 dl)); 2881 2882 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) }; 2883 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 2884 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 2885 setValue(&I, DSA); 2886 DAG.setRoot(DSA.getValue(1)); 2887 2888 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 2889 } 2890 2891 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 2892 if (I.isAtomic()) 2893 return visitAtomicLoad(I); 2894 2895 const Value *SV = I.getOperand(0); 2896 SDValue Ptr = getValue(SV); 2897 2898 Type *Ty = I.getType(); 2899 2900 bool isVolatile = I.isVolatile(); 2901 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 2902 2903 // The IR notion of invariant_load only guarantees that all *non-faulting* 2904 // invariant loads result in the same value. The MI notion of invariant load 2905 // guarantees that the load can be legally moved to any location within its 2906 // containing function. The MI notion of invariant_load is stronger than the 2907 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load 2908 // with a guarantee that the location being loaded from is dereferenceable 2909 // throughout the function's lifetime. 2910 2911 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr && 2912 isDereferenceablePointer(SV, DAG.getDataLayout()); 2913 unsigned Alignment = I.getAlignment(); 2914 2915 AAMDNodes AAInfo; 2916 I.getAAMetadata(AAInfo); 2917 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 2918 2919 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2920 SmallVector<EVT, 4> ValueVTs; 2921 SmallVector<uint64_t, 4> Offsets; 2922 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets); 2923 unsigned NumValues = ValueVTs.size(); 2924 if (NumValues == 0) 2925 return; 2926 2927 SDValue Root; 2928 bool ConstantMemory = false; 2929 if (isVolatile || NumValues > MaxParallelChains) 2930 // Serialize volatile loads with other side effects. 2931 Root = getRoot(); 2932 else if (AA->pointsToConstantMemory( 2933 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) { 2934 // Do not serialize (non-volatile) loads of constant memory with anything. 2935 Root = DAG.getEntryNode(); 2936 ConstantMemory = true; 2937 } else { 2938 // Do not serialize non-volatile loads against each other. 2939 Root = DAG.getRoot(); 2940 } 2941 2942 SDLoc dl = getCurSDLoc(); 2943 2944 if (isVolatile) 2945 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 2946 2947 SmallVector<SDValue, 4> Values(NumValues); 2948 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 2949 EVT PtrVT = Ptr.getValueType(); 2950 unsigned ChainI = 0; 2951 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 2952 // Serializing loads here may result in excessive register pressure, and 2953 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 2954 // could recover a bit by hoisting nodes upward in the chain by recognizing 2955 // they are side-effect free or do not alias. The optimizer should really 2956 // avoid this case by converting large object/array copies to llvm.memcpy 2957 // (MaxParallelChains should always remain as failsafe). 2958 if (ChainI == MaxParallelChains) { 2959 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 2960 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 2961 makeArrayRef(Chains.data(), ChainI)); 2962 Root = Chain; 2963 ChainI = 0; 2964 } 2965 SDValue A = DAG.getNode(ISD::ADD, dl, 2966 PtrVT, Ptr, 2967 DAG.getConstant(Offsets[i], dl, PtrVT)); 2968 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, 2969 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 2970 isNonTemporal, isInvariant, Alignment, AAInfo, 2971 Ranges); 2972 2973 Values[i] = L; 2974 Chains[ChainI] = L.getValue(1); 2975 } 2976 2977 if (!ConstantMemory) { 2978 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 2979 makeArrayRef(Chains.data(), ChainI)); 2980 if (isVolatile) 2981 DAG.setRoot(Chain); 2982 else 2983 PendingLoads.push_back(Chain); 2984 } 2985 2986 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 2987 DAG.getVTList(ValueVTs), Values)); 2988 } 2989 2990 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 2991 if (I.isAtomic()) 2992 return visitAtomicStore(I); 2993 2994 const Value *SrcV = I.getOperand(0); 2995 const Value *PtrV = I.getOperand(1); 2996 2997 SmallVector<EVT, 4> ValueVTs; 2998 SmallVector<uint64_t, 4> Offsets; 2999 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 3000 SrcV->getType(), ValueVTs, &Offsets); 3001 unsigned NumValues = ValueVTs.size(); 3002 if (NumValues == 0) 3003 return; 3004 3005 // Get the lowered operands. Note that we do this after 3006 // checking if NumResults is zero, because with zero results 3007 // the operands won't have values in the map. 3008 SDValue Src = getValue(SrcV); 3009 SDValue Ptr = getValue(PtrV); 3010 3011 SDValue Root = getRoot(); 3012 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3013 EVT PtrVT = Ptr.getValueType(); 3014 bool isVolatile = I.isVolatile(); 3015 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3016 unsigned Alignment = I.getAlignment(); 3017 SDLoc dl = getCurSDLoc(); 3018 3019 AAMDNodes AAInfo; 3020 I.getAAMetadata(AAInfo); 3021 3022 unsigned ChainI = 0; 3023 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3024 // See visitLoad comments. 3025 if (ChainI == MaxParallelChains) { 3026 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3027 makeArrayRef(Chains.data(), ChainI)); 3028 Root = Chain; 3029 ChainI = 0; 3030 } 3031 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 3032 DAG.getConstant(Offsets[i], dl, PtrVT)); 3033 SDValue St = DAG.getStore(Root, dl, 3034 SDValue(Src.getNode(), Src.getResNo() + i), 3035 Add, MachinePointerInfo(PtrV, Offsets[i]), 3036 isVolatile, isNonTemporal, Alignment, AAInfo); 3037 Chains[ChainI] = St; 3038 } 3039 3040 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3041 makeArrayRef(Chains.data(), ChainI)); 3042 DAG.setRoot(StoreNode); 3043 } 3044 3045 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) { 3046 SDLoc sdl = getCurSDLoc(); 3047 3048 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask) 3049 Value *PtrOperand = I.getArgOperand(1); 3050 SDValue Ptr = getValue(PtrOperand); 3051 SDValue Src0 = getValue(I.getArgOperand(0)); 3052 SDValue Mask = getValue(I.getArgOperand(3)); 3053 EVT VT = Src0.getValueType(); 3054 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3055 if (!Alignment) 3056 Alignment = DAG.getEVTAlignment(VT); 3057 3058 AAMDNodes AAInfo; 3059 I.getAAMetadata(AAInfo); 3060 3061 MachineMemOperand *MMO = 3062 DAG.getMachineFunction(). 3063 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3064 MachineMemOperand::MOStore, VT.getStoreSize(), 3065 Alignment, AAInfo); 3066 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 3067 MMO, false); 3068 DAG.setRoot(StoreNode); 3069 setValue(&I, StoreNode); 3070 } 3071 3072 // Gather/scatter receive a vector of pointers. 3073 // This vector of pointers may be represented as a base pointer + vector of 3074 // indices, it depends on GEP and instruction preceeding GEP 3075 // that calculates indices 3076 static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index, 3077 SelectionDAGBuilder* SDB) { 3078 3079 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 3080 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr); 3081 if (!Gep || Gep->getNumOperands() > 2) 3082 return false; 3083 ShuffleVectorInst *ShuffleInst = 3084 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand()); 3085 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() || 3086 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() != 3087 Instruction::InsertElement) 3088 return false; 3089 3090 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1); 3091 3092 SelectionDAG& DAG = SDB->DAG; 3093 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3094 // Check is the Ptr is inside current basic block 3095 // If not, look for the shuffle instruction 3096 if (SDB->findValue(Ptr)) 3097 Base = SDB->getValue(Ptr); 3098 else if (SDB->findValue(ShuffleInst)) { 3099 SDValue ShuffleNode = SDB->getValue(ShuffleInst); 3100 SDLoc sdl = ShuffleNode; 3101 Base = DAG.getNode( 3102 ISD::EXTRACT_VECTOR_ELT, sdl, 3103 ShuffleNode.getValueType().getScalarType(), ShuffleNode, 3104 DAG.getConstant(0, sdl, TLI.getVectorIdxTy(DAG.getDataLayout()))); 3105 SDB->setValue(Ptr, Base); 3106 } 3107 else 3108 return false; 3109 3110 Value *IndexVal = Gep->getOperand(1); 3111 if (SDB->findValue(IndexVal)) { 3112 Index = SDB->getValue(IndexVal); 3113 3114 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) { 3115 IndexVal = Sext->getOperand(0); 3116 if (SDB->findValue(IndexVal)) 3117 Index = SDB->getValue(IndexVal); 3118 } 3119 return true; 3120 } 3121 return false; 3122 } 3123 3124 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 3125 SDLoc sdl = getCurSDLoc(); 3126 3127 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 3128 Value *Ptr = I.getArgOperand(1); 3129 SDValue Src0 = getValue(I.getArgOperand(0)); 3130 SDValue Mask = getValue(I.getArgOperand(3)); 3131 EVT VT = Src0.getValueType(); 3132 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3133 if (!Alignment) 3134 Alignment = DAG.getEVTAlignment(VT); 3135 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3136 3137 AAMDNodes AAInfo; 3138 I.getAAMetadata(AAInfo); 3139 3140 SDValue Base; 3141 SDValue Index; 3142 Value *BasePtr = Ptr; 3143 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3144 3145 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 3146 MachineMemOperand *MMO = DAG.getMachineFunction(). 3147 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 3148 MachineMemOperand::MOStore, VT.getStoreSize(), 3149 Alignment, AAInfo); 3150 if (!UniformBase) { 3151 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3152 Index = getValue(Ptr); 3153 } 3154 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index }; 3155 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 3156 Ops, MMO); 3157 DAG.setRoot(Scatter); 3158 setValue(&I, Scatter); 3159 } 3160 3161 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) { 3162 SDLoc sdl = getCurSDLoc(); 3163 3164 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 3165 Value *PtrOperand = I.getArgOperand(0); 3166 SDValue Ptr = getValue(PtrOperand); 3167 SDValue Src0 = getValue(I.getArgOperand(3)); 3168 SDValue Mask = getValue(I.getArgOperand(2)); 3169 3170 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3171 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3172 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3173 if (!Alignment) 3174 Alignment = DAG.getEVTAlignment(VT); 3175 3176 AAMDNodes AAInfo; 3177 I.getAAMetadata(AAInfo); 3178 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3179 3180 SDValue InChain = DAG.getRoot(); 3181 if (AA->pointsToConstantMemory(MemoryLocation( 3182 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) { 3183 // Do not serialize (non-volatile) loads of constant memory with anything. 3184 InChain = DAG.getEntryNode(); 3185 } 3186 3187 MachineMemOperand *MMO = 3188 DAG.getMachineFunction(). 3189 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3190 MachineMemOperand::MOLoad, VT.getStoreSize(), 3191 Alignment, AAInfo, Ranges); 3192 3193 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 3194 ISD::NON_EXTLOAD); 3195 SDValue OutChain = Load.getValue(1); 3196 DAG.setRoot(OutChain); 3197 setValue(&I, Load); 3198 } 3199 3200 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 3201 SDLoc sdl = getCurSDLoc(); 3202 3203 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 3204 Value *Ptr = I.getArgOperand(0); 3205 SDValue Src0 = getValue(I.getArgOperand(3)); 3206 SDValue Mask = getValue(I.getArgOperand(2)); 3207 3208 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3209 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3210 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3211 if (!Alignment) 3212 Alignment = DAG.getEVTAlignment(VT); 3213 3214 AAMDNodes AAInfo; 3215 I.getAAMetadata(AAInfo); 3216 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3217 3218 SDValue Root = DAG.getRoot(); 3219 SDValue Base; 3220 SDValue Index; 3221 Value *BasePtr = Ptr; 3222 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3223 bool ConstantMemory = false; 3224 if (UniformBase && 3225 AA->pointsToConstantMemory( 3226 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) { 3227 // Do not serialize (non-volatile) loads of constant memory with anything. 3228 Root = DAG.getEntryNode(); 3229 ConstantMemory = true; 3230 } 3231 3232 MachineMemOperand *MMO = 3233 DAG.getMachineFunction(). 3234 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 3235 MachineMemOperand::MOLoad, VT.getStoreSize(), 3236 Alignment, AAInfo, Ranges); 3237 3238 if (!UniformBase) { 3239 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3240 Index = getValue(Ptr); 3241 } 3242 SDValue Ops[] = { Root, Src0, Mask, Base, Index }; 3243 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 3244 Ops, MMO); 3245 3246 SDValue OutChain = Gather.getValue(1); 3247 if (!ConstantMemory) 3248 PendingLoads.push_back(OutChain); 3249 setValue(&I, Gather); 3250 } 3251 3252 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3253 SDLoc dl = getCurSDLoc(); 3254 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3255 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3256 SynchronizationScope Scope = I.getSynchScope(); 3257 3258 SDValue InChain = getRoot(); 3259 3260 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3261 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3262 SDValue L = DAG.getAtomicCmpSwap( 3263 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3264 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3265 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3266 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3267 3268 SDValue OutChain = L.getValue(2); 3269 3270 setValue(&I, L); 3271 DAG.setRoot(OutChain); 3272 } 3273 3274 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3275 SDLoc dl = getCurSDLoc(); 3276 ISD::NodeType NT; 3277 switch (I.getOperation()) { 3278 default: llvm_unreachable("Unknown atomicrmw operation"); 3279 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3280 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3281 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3282 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3283 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3284 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3285 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3286 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3287 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3288 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3289 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3290 } 3291 AtomicOrdering Order = I.getOrdering(); 3292 SynchronizationScope Scope = I.getSynchScope(); 3293 3294 SDValue InChain = getRoot(); 3295 3296 SDValue L = 3297 DAG.getAtomic(NT, dl, 3298 getValue(I.getValOperand()).getSimpleValueType(), 3299 InChain, 3300 getValue(I.getPointerOperand()), 3301 getValue(I.getValOperand()), 3302 I.getPointerOperand(), 3303 /* Alignment=*/ 0, Order, Scope); 3304 3305 SDValue OutChain = L.getValue(1); 3306 3307 setValue(&I, L); 3308 DAG.setRoot(OutChain); 3309 } 3310 3311 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3312 SDLoc dl = getCurSDLoc(); 3313 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3314 SDValue Ops[3]; 3315 Ops[0] = getRoot(); 3316 Ops[1] = DAG.getConstant(I.getOrdering(), dl, 3317 TLI.getPointerTy(DAG.getDataLayout())); 3318 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, 3319 TLI.getPointerTy(DAG.getDataLayout())); 3320 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3321 } 3322 3323 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3324 SDLoc dl = getCurSDLoc(); 3325 AtomicOrdering Order = I.getOrdering(); 3326 SynchronizationScope Scope = I.getSynchScope(); 3327 3328 SDValue InChain = getRoot(); 3329 3330 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3331 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3332 3333 if (I.getAlignment() < VT.getSizeInBits() / 8) 3334 report_fatal_error("Cannot generate unaligned atomic load"); 3335 3336 MachineMemOperand *MMO = 3337 DAG.getMachineFunction(). 3338 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 3339 MachineMemOperand::MOVolatile | 3340 MachineMemOperand::MOLoad, 3341 VT.getStoreSize(), 3342 I.getAlignment() ? I.getAlignment() : 3343 DAG.getEVTAlignment(VT)); 3344 3345 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3346 SDValue L = 3347 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3348 getValue(I.getPointerOperand()), MMO, 3349 Order, Scope); 3350 3351 SDValue OutChain = L.getValue(1); 3352 3353 setValue(&I, L); 3354 DAG.setRoot(OutChain); 3355 } 3356 3357 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3358 SDLoc dl = getCurSDLoc(); 3359 3360 AtomicOrdering Order = I.getOrdering(); 3361 SynchronizationScope Scope = I.getSynchScope(); 3362 3363 SDValue InChain = getRoot(); 3364 3365 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3366 EVT VT = 3367 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 3368 3369 if (I.getAlignment() < VT.getSizeInBits() / 8) 3370 report_fatal_error("Cannot generate unaligned atomic store"); 3371 3372 SDValue OutChain = 3373 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3374 InChain, 3375 getValue(I.getPointerOperand()), 3376 getValue(I.getValueOperand()), 3377 I.getPointerOperand(), I.getAlignment(), 3378 Order, Scope); 3379 3380 DAG.setRoot(OutChain); 3381 } 3382 3383 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3384 /// node. 3385 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3386 unsigned Intrinsic) { 3387 bool HasChain = !I.doesNotAccessMemory(); 3388 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3389 3390 // Build the operand list. 3391 SmallVector<SDValue, 8> Ops; 3392 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3393 if (OnlyLoad) { 3394 // We don't need to serialize loads against other loads. 3395 Ops.push_back(DAG.getRoot()); 3396 } else { 3397 Ops.push_back(getRoot()); 3398 } 3399 } 3400 3401 // Info is set by getTgtMemInstrinsic 3402 TargetLowering::IntrinsicInfo Info; 3403 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3404 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3405 3406 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3407 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3408 Info.opc == ISD::INTRINSIC_W_CHAIN) 3409 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 3410 TLI.getPointerTy(DAG.getDataLayout()))); 3411 3412 // Add all operands of the call to the operand list. 3413 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3414 SDValue Op = getValue(I.getArgOperand(i)); 3415 Ops.push_back(Op); 3416 } 3417 3418 SmallVector<EVT, 4> ValueVTs; 3419 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 3420 3421 if (HasChain) 3422 ValueVTs.push_back(MVT::Other); 3423 3424 SDVTList VTs = DAG.getVTList(ValueVTs); 3425 3426 // Create the node. 3427 SDValue Result; 3428 if (IsTgtIntrinsic) { 3429 // This is target intrinsic that touches memory 3430 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3431 VTs, Ops, Info.memVT, 3432 MachinePointerInfo(Info.ptrVal, Info.offset), 3433 Info.align, Info.vol, 3434 Info.readMem, Info.writeMem, Info.size); 3435 } else if (!HasChain) { 3436 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 3437 } else if (!I.getType()->isVoidTy()) { 3438 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 3439 } else { 3440 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 3441 } 3442 3443 if (HasChain) { 3444 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3445 if (OnlyLoad) 3446 PendingLoads.push_back(Chain); 3447 else 3448 DAG.setRoot(Chain); 3449 } 3450 3451 if (!I.getType()->isVoidTy()) { 3452 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3453 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 3454 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3455 } 3456 3457 setValue(&I, Result); 3458 } 3459 } 3460 3461 /// GetSignificand - Get the significand and build it into a floating-point 3462 /// number with exponent of 1: 3463 /// 3464 /// Op = (Op & 0x007fffff) | 0x3f800000; 3465 /// 3466 /// where Op is the hexadecimal representation of floating point value. 3467 static SDValue 3468 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3469 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3470 DAG.getConstant(0x007fffff, dl, MVT::i32)); 3471 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3472 DAG.getConstant(0x3f800000, dl, MVT::i32)); 3473 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3474 } 3475 3476 /// GetExponent - Get the exponent: 3477 /// 3478 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3479 /// 3480 /// where Op is the hexadecimal representation of floating point value. 3481 static SDValue 3482 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3483 SDLoc dl) { 3484 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3485 DAG.getConstant(0x7f800000, dl, MVT::i32)); 3486 SDValue t1 = DAG.getNode( 3487 ISD::SRL, dl, MVT::i32, t0, 3488 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 3489 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3490 DAG.getConstant(127, dl, MVT::i32)); 3491 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3492 } 3493 3494 /// getF32Constant - Get 32-bit floating point constant. 3495 static SDValue 3496 getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) { 3497 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl, 3498 MVT::f32); 3499 } 3500 3501 static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl, 3502 SelectionDAG &DAG) { 3503 // IntegerPartOfX = ((int32_t)(t0); 3504 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3505 3506 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 3507 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3508 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3509 3510 // IntegerPartOfX <<= 23; 3511 IntegerPartOfX = DAG.getNode( 3512 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3513 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 3514 DAG.getDataLayout()))); 3515 3516 SDValue TwoToFractionalPartOfX; 3517 if (LimitFloatPrecision <= 6) { 3518 // For floating-point precision of 6: 3519 // 3520 // TwoToFractionalPartOfX = 3521 // 0.997535578f + 3522 // (0.735607626f + 0.252464424f * x) * x; 3523 // 3524 // error 0.0144103317, which is 6 bits 3525 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3526 getF32Constant(DAG, 0x3e814304, dl)); 3527 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3528 getF32Constant(DAG, 0x3f3c50c8, dl)); 3529 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3530 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3531 getF32Constant(DAG, 0x3f7f5e7e, dl)); 3532 } else if (LimitFloatPrecision <= 12) { 3533 // For floating-point precision of 12: 3534 // 3535 // TwoToFractionalPartOfX = 3536 // 0.999892986f + 3537 // (0.696457318f + 3538 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3539 // 3540 // error 0.000107046256, which is 13 to 14 bits 3541 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3542 getF32Constant(DAG, 0x3da235e3, dl)); 3543 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3544 getF32Constant(DAG, 0x3e65b8f3, dl)); 3545 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3546 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3547 getF32Constant(DAG, 0x3f324b07, dl)); 3548 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3549 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3550 getF32Constant(DAG, 0x3f7ff8fd, dl)); 3551 } else { // LimitFloatPrecision <= 18 3552 // For floating-point precision of 18: 3553 // 3554 // TwoToFractionalPartOfX = 3555 // 0.999999982f + 3556 // (0.693148872f + 3557 // (0.240227044f + 3558 // (0.554906021e-1f + 3559 // (0.961591928e-2f + 3560 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3561 // error 2.47208000*10^(-7), which is better than 18 bits 3562 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3563 getF32Constant(DAG, 0x3924b03e, dl)); 3564 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3565 getF32Constant(DAG, 0x3ab24b87, dl)); 3566 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3567 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3568 getF32Constant(DAG, 0x3c1d8c17, dl)); 3569 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3570 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3571 getF32Constant(DAG, 0x3d634a1d, dl)); 3572 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3573 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3574 getF32Constant(DAG, 0x3e75fe14, dl)); 3575 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3576 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3577 getF32Constant(DAG, 0x3f317234, dl)); 3578 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3579 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3580 getF32Constant(DAG, 0x3f800000, dl)); 3581 } 3582 3583 // Add the exponent into the result in integer domain. 3584 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 3585 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 3586 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 3587 } 3588 3589 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3590 /// limited-precision mode. 3591 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3592 const TargetLowering &TLI) { 3593 if (Op.getValueType() == MVT::f32 && 3594 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3595 3596 // Put the exponent in the right bit position for later addition to the 3597 // final result: 3598 // 3599 // #define LOG2OFe 1.4426950f 3600 // t0 = Op * LOG2OFe 3601 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3602 getF32Constant(DAG, 0x3fb8aa3b, dl)); 3603 return getLimitedPrecisionExp2(t0, dl, DAG); 3604 } 3605 3606 // No special expansion. 3607 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 3608 } 3609 3610 /// expandLog - Lower a log intrinsic. Handles the special sequences for 3611 /// limited-precision mode. 3612 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3613 const TargetLowering &TLI) { 3614 if (Op.getValueType() == MVT::f32 && 3615 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3616 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3617 3618 // Scale the exponent by log(2) [0.69314718f]. 3619 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3620 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3621 getF32Constant(DAG, 0x3f317218, dl)); 3622 3623 // Get the significand and build it into a floating-point number with 3624 // exponent of 1. 3625 SDValue X = GetSignificand(DAG, Op1, dl); 3626 3627 SDValue LogOfMantissa; 3628 if (LimitFloatPrecision <= 6) { 3629 // For floating-point precision of 6: 3630 // 3631 // LogofMantissa = 3632 // -1.1609546f + 3633 // (1.4034025f - 0.23903021f * x) * x; 3634 // 3635 // error 0.0034276066, which is better than 8 bits 3636 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3637 getF32Constant(DAG, 0xbe74c456, dl)); 3638 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3639 getF32Constant(DAG, 0x3fb3a2b1, dl)); 3640 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3641 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3642 getF32Constant(DAG, 0x3f949a29, dl)); 3643 } else if (LimitFloatPrecision <= 12) { 3644 // For floating-point precision of 12: 3645 // 3646 // LogOfMantissa = 3647 // -1.7417939f + 3648 // (2.8212026f + 3649 // (-1.4699568f + 3650 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 3651 // 3652 // error 0.000061011436, which is 14 bits 3653 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3654 getF32Constant(DAG, 0xbd67b6d6, dl)); 3655 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3656 getF32Constant(DAG, 0x3ee4f4b8, dl)); 3657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3658 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3659 getF32Constant(DAG, 0x3fbc278b, dl)); 3660 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3661 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3662 getF32Constant(DAG, 0x40348e95, dl)); 3663 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3664 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3665 getF32Constant(DAG, 0x3fdef31a, dl)); 3666 } else { // LimitFloatPrecision <= 18 3667 // For floating-point precision of 18: 3668 // 3669 // LogOfMantissa = 3670 // -2.1072184f + 3671 // (4.2372794f + 3672 // (-3.7029485f + 3673 // (2.2781945f + 3674 // (-0.87823314f + 3675 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 3676 // 3677 // error 0.0000023660568, which is better than 18 bits 3678 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3679 getF32Constant(DAG, 0xbc91e5ac, dl)); 3680 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3681 getF32Constant(DAG, 0x3e4350aa, dl)); 3682 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3683 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3684 getF32Constant(DAG, 0x3f60d3e3, dl)); 3685 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3686 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3687 getF32Constant(DAG, 0x4011cdf0, dl)); 3688 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3689 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3690 getF32Constant(DAG, 0x406cfd1c, dl)); 3691 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3692 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3693 getF32Constant(DAG, 0x408797cb, dl)); 3694 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3695 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3696 getF32Constant(DAG, 0x4006dcab, dl)); 3697 } 3698 3699 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 3700 } 3701 3702 // No special expansion. 3703 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 3704 } 3705 3706 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 3707 /// limited-precision mode. 3708 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3709 const TargetLowering &TLI) { 3710 if (Op.getValueType() == MVT::f32 && 3711 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3712 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3713 3714 // Get the exponent. 3715 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 3716 3717 // Get the significand and build it into a floating-point number with 3718 // exponent of 1. 3719 SDValue X = GetSignificand(DAG, Op1, dl); 3720 3721 // Different possible minimax approximations of significand in 3722 // floating-point for various degrees of accuracy over [1,2]. 3723 SDValue Log2ofMantissa; 3724 if (LimitFloatPrecision <= 6) { 3725 // For floating-point precision of 6: 3726 // 3727 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 3728 // 3729 // error 0.0049451742, which is more than 7 bits 3730 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3731 getF32Constant(DAG, 0xbeb08fe0, dl)); 3732 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3733 getF32Constant(DAG, 0x40019463, dl)); 3734 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3735 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3736 getF32Constant(DAG, 0x3fd6633d, dl)); 3737 } else if (LimitFloatPrecision <= 12) { 3738 // For floating-point precision of 12: 3739 // 3740 // Log2ofMantissa = 3741 // -2.51285454f + 3742 // (4.07009056f + 3743 // (-2.12067489f + 3744 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 3745 // 3746 // error 0.0000876136000, which is better than 13 bits 3747 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3748 getF32Constant(DAG, 0xbda7262e, dl)); 3749 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3750 getF32Constant(DAG, 0x3f25280b, dl)); 3751 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3752 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3753 getF32Constant(DAG, 0x4007b923, dl)); 3754 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3755 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3756 getF32Constant(DAG, 0x40823e2f, dl)); 3757 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3758 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3759 getF32Constant(DAG, 0x4020d29c, dl)); 3760 } else { // LimitFloatPrecision <= 18 3761 // For floating-point precision of 18: 3762 // 3763 // Log2ofMantissa = 3764 // -3.0400495f + 3765 // (6.1129976f + 3766 // (-5.3420409f + 3767 // (3.2865683f + 3768 // (-1.2669343f + 3769 // (0.27515199f - 3770 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 3771 // 3772 // error 0.0000018516, which is better than 18 bits 3773 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3774 getF32Constant(DAG, 0xbcd2769e, dl)); 3775 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3776 getF32Constant(DAG, 0x3e8ce0b9, dl)); 3777 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3778 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3779 getF32Constant(DAG, 0x3fa22ae7, dl)); 3780 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3781 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3782 getF32Constant(DAG, 0x40525723, dl)); 3783 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3784 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3785 getF32Constant(DAG, 0x40aaf200, dl)); 3786 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3787 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3788 getF32Constant(DAG, 0x40c39dad, dl)); 3789 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3790 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3791 getF32Constant(DAG, 0x4042902c, dl)); 3792 } 3793 3794 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 3795 } 3796 3797 // No special expansion. 3798 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 3799 } 3800 3801 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 3802 /// limited-precision mode. 3803 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3804 const TargetLowering &TLI) { 3805 if (Op.getValueType() == MVT::f32 && 3806 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3807 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3808 3809 // Scale the exponent by log10(2) [0.30102999f]. 3810 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3811 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3812 getF32Constant(DAG, 0x3e9a209a, dl)); 3813 3814 // Get the significand and build it into a floating-point number with 3815 // exponent of 1. 3816 SDValue X = GetSignificand(DAG, Op1, dl); 3817 3818 SDValue Log10ofMantissa; 3819 if (LimitFloatPrecision <= 6) { 3820 // For floating-point precision of 6: 3821 // 3822 // Log10ofMantissa = 3823 // -0.50419619f + 3824 // (0.60948995f - 0.10380950f * x) * x; 3825 // 3826 // error 0.0014886165, which is 6 bits 3827 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3828 getF32Constant(DAG, 0xbdd49a13, dl)); 3829 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3830 getF32Constant(DAG, 0x3f1c0789, dl)); 3831 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3832 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3833 getF32Constant(DAG, 0x3f011300, dl)); 3834 } else if (LimitFloatPrecision <= 12) { 3835 // For floating-point precision of 12: 3836 // 3837 // Log10ofMantissa = 3838 // -0.64831180f + 3839 // (0.91751397f + 3840 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 3841 // 3842 // error 0.00019228036, which is better than 12 bits 3843 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3844 getF32Constant(DAG, 0x3d431f31, dl)); 3845 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3846 getF32Constant(DAG, 0x3ea21fb2, dl)); 3847 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3848 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3849 getF32Constant(DAG, 0x3f6ae232, dl)); 3850 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3851 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3852 getF32Constant(DAG, 0x3f25f7c3, dl)); 3853 } else { // LimitFloatPrecision <= 18 3854 // For floating-point precision of 18: 3855 // 3856 // Log10ofMantissa = 3857 // -0.84299375f + 3858 // (1.5327582f + 3859 // (-1.0688956f + 3860 // (0.49102474f + 3861 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 3862 // 3863 // error 0.0000037995730, which is better than 18 bits 3864 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3865 getF32Constant(DAG, 0x3c5d51ce, dl)); 3866 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3867 getF32Constant(DAG, 0x3e00685a, dl)); 3868 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3869 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3870 getF32Constant(DAG, 0x3efb6798, dl)); 3871 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3872 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3873 getF32Constant(DAG, 0x3f88d192, dl)); 3874 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3875 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3876 getF32Constant(DAG, 0x3fc4316c, dl)); 3877 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3878 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 3879 getF32Constant(DAG, 0x3f57ce70, dl)); 3880 } 3881 3882 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 3883 } 3884 3885 // No special expansion. 3886 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 3887 } 3888 3889 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 3890 /// limited-precision mode. 3891 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3892 const TargetLowering &TLI) { 3893 if (Op.getValueType() == MVT::f32 && 3894 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 3895 return getLimitedPrecisionExp2(Op, dl, DAG); 3896 3897 // No special expansion. 3898 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 3899 } 3900 3901 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 3902 /// limited-precision mode with x == 10.0f. 3903 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 3904 SelectionDAG &DAG, const TargetLowering &TLI) { 3905 bool IsExp10 = false; 3906 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 3907 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3908 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 3909 APFloat Ten(10.0f); 3910 IsExp10 = LHSC->isExactlyValue(Ten); 3911 } 3912 } 3913 3914 if (IsExp10) { 3915 // Put the exponent in the right bit position for later addition to the 3916 // final result: 3917 // 3918 // #define LOG2OF10 3.3219281f 3919 // t0 = Op * LOG2OF10; 3920 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 3921 getF32Constant(DAG, 0x40549a78, dl)); 3922 return getLimitedPrecisionExp2(t0, dl, DAG); 3923 } 3924 3925 // No special expansion. 3926 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 3927 } 3928 3929 3930 /// ExpandPowI - Expand a llvm.powi intrinsic. 3931 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 3932 SelectionDAG &DAG) { 3933 // If RHS is a constant, we can expand this out to a multiplication tree, 3934 // otherwise we end up lowering to a call to __powidf2 (for example). When 3935 // optimizing for size, we only want to do this if the expansion would produce 3936 // a small number of multiplies, otherwise we do the full expansion. 3937 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 3938 // Get the exponent as a positive value. 3939 unsigned Val = RHSC->getSExtValue(); 3940 if ((int)Val < 0) Val = -Val; 3941 3942 // powi(x, 0) -> 1.0 3943 if (Val == 0) 3944 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 3945 3946 const Function *F = DAG.getMachineFunction().getFunction(); 3947 if (!F->hasFnAttribute(Attribute::OptimizeForSize) || 3948 // If optimizing for size, don't insert too many multiplies. This 3949 // inserts up to 5 multiplies. 3950 countPopulation(Val) + Log2_32(Val) < 7) { 3951 // We use the simple binary decomposition method to generate the multiply 3952 // sequence. There are more optimal ways to do this (for example, 3953 // powi(x,15) generates one more multiply than it should), but this has 3954 // the benefit of being both really simple and much better than a libcall. 3955 SDValue Res; // Logically starts equal to 1.0 3956 SDValue CurSquare = LHS; 3957 while (Val) { 3958 if (Val & 1) { 3959 if (Res.getNode()) 3960 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 3961 else 3962 Res = CurSquare; // 1.0*CurSquare. 3963 } 3964 3965 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 3966 CurSquare, CurSquare); 3967 Val >>= 1; 3968 } 3969 3970 // If the original was negative, invert the result, producing 1/(x*x*x). 3971 if (RHSC->getSExtValue() < 0) 3972 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 3973 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 3974 return Res; 3975 } 3976 } 3977 3978 // Otherwise, expand to a libcall. 3979 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 3980 } 3981 3982 // getTruncatedArgReg - Find underlying register used for an truncated 3983 // argument. 3984 static unsigned getTruncatedArgReg(const SDValue &N) { 3985 if (N.getOpcode() != ISD::TRUNCATE) 3986 return 0; 3987 3988 const SDValue &Ext = N.getOperand(0); 3989 if (Ext.getOpcode() == ISD::AssertZext || 3990 Ext.getOpcode() == ISD::AssertSext) { 3991 const SDValue &CFR = Ext.getOperand(0); 3992 if (CFR.getOpcode() == ISD::CopyFromReg) 3993 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 3994 if (CFR.getOpcode() == ISD::TRUNCATE) 3995 return getTruncatedArgReg(CFR); 3996 } 3997 return 0; 3998 } 3999 4000 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4001 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4002 /// At the end of instruction selection, they will be inserted to the entry BB. 4003 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 4004 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 4005 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) { 4006 const Argument *Arg = dyn_cast<Argument>(V); 4007 if (!Arg) 4008 return false; 4009 4010 MachineFunction &MF = DAG.getMachineFunction(); 4011 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4012 4013 // Ignore inlined function arguments here. 4014 // 4015 // FIXME: Should we be checking DL->inlinedAt() to determine this? 4016 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction())) 4017 return false; 4018 4019 Optional<MachineOperand> Op; 4020 // Some arguments' frame index is recorded during argument lowering. 4021 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4022 Op = MachineOperand::CreateFI(FI); 4023 4024 if (!Op && N.getNode()) { 4025 unsigned Reg; 4026 if (N.getOpcode() == ISD::CopyFromReg) 4027 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4028 else 4029 Reg = getTruncatedArgReg(N); 4030 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4031 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4032 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4033 if (PR) 4034 Reg = PR; 4035 } 4036 if (Reg) 4037 Op = MachineOperand::CreateReg(Reg, false); 4038 } 4039 4040 if (!Op) { 4041 // Check if ValueMap has reg number. 4042 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4043 if (VMI != FuncInfo.ValueMap.end()) 4044 Op = MachineOperand::CreateReg(VMI->second, false); 4045 } 4046 4047 if (!Op && N.getNode()) 4048 // Check if frame index is available. 4049 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4050 if (FrameIndexSDNode *FINode = 4051 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4052 Op = MachineOperand::CreateFI(FINode->getIndex()); 4053 4054 if (!Op) 4055 return false; 4056 4057 assert(Variable->isValidLocationForIntrinsic(DL) && 4058 "Expected inlined-at fields to agree"); 4059 if (Op->isReg()) 4060 FuncInfo.ArgDbgValues.push_back( 4061 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 4062 Op->getReg(), Offset, Variable, Expr)); 4063 else 4064 FuncInfo.ArgDbgValues.push_back( 4065 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 4066 .addOperand(*Op) 4067 .addImm(Offset) 4068 .addMetadata(Variable) 4069 .addMetadata(Expr)); 4070 4071 return true; 4072 } 4073 4074 // VisualStudio defines setjmp as _setjmp 4075 #if defined(_MSC_VER) && defined(setjmp) && \ 4076 !defined(setjmp_undefined_for_msvc) 4077 # pragma push_macro("setjmp") 4078 # undef setjmp 4079 # define setjmp_undefined_for_msvc 4080 #endif 4081 4082 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4083 /// we want to emit this as a call to a named external function, return the name 4084 /// otherwise lower it and return null. 4085 const char * 4086 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4087 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4088 SDLoc sdl = getCurSDLoc(); 4089 DebugLoc dl = getCurDebugLoc(); 4090 SDValue Res; 4091 4092 switch (Intrinsic) { 4093 default: 4094 // By default, turn this into a target intrinsic node. 4095 visitTargetIntrinsic(I, Intrinsic); 4096 return nullptr; 4097 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4098 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4099 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4100 case Intrinsic::returnaddress: 4101 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 4102 TLI.getPointerTy(DAG.getDataLayout()), 4103 getValue(I.getArgOperand(0)))); 4104 return nullptr; 4105 case Intrinsic::frameaddress: 4106 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 4107 TLI.getPointerTy(DAG.getDataLayout()), 4108 getValue(I.getArgOperand(0)))); 4109 return nullptr; 4110 case Intrinsic::read_register: { 4111 Value *Reg = I.getArgOperand(0); 4112 SDValue Chain = getRoot(); 4113 SDValue RegName = 4114 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4115 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4116 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 4117 DAG.getVTList(VT, MVT::Other), Chain, RegName); 4118 setValue(&I, Res); 4119 DAG.setRoot(Res.getValue(1)); 4120 return nullptr; 4121 } 4122 case Intrinsic::write_register: { 4123 Value *Reg = I.getArgOperand(0); 4124 Value *RegValue = I.getArgOperand(1); 4125 SDValue Chain = getRoot(); 4126 SDValue RegName = 4127 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4128 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4129 RegName, getValue(RegValue))); 4130 return nullptr; 4131 } 4132 case Intrinsic::setjmp: 4133 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4134 case Intrinsic::longjmp: 4135 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4136 case Intrinsic::memcpy: { 4137 // FIXME: this definition of "user defined address space" is x86-specific 4138 // Assert for address < 256 since we support only user defined address 4139 // spaces. 4140 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4141 < 256 && 4142 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4143 < 256 && 4144 "Unknown address space"); 4145 SDValue Op1 = getValue(I.getArgOperand(0)); 4146 SDValue Op2 = getValue(I.getArgOperand(1)); 4147 SDValue Op3 = getValue(I.getArgOperand(2)); 4148 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4149 if (!Align) 4150 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4151 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4152 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4153 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4154 false, isTC, 4155 MachinePointerInfo(I.getArgOperand(0)), 4156 MachinePointerInfo(I.getArgOperand(1))); 4157 updateDAGForMaybeTailCall(MC); 4158 return nullptr; 4159 } 4160 case Intrinsic::memset: { 4161 // FIXME: this definition of "user defined address space" is x86-specific 4162 // Assert for address < 256 since we support only user defined address 4163 // spaces. 4164 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4165 < 256 && 4166 "Unknown address space"); 4167 SDValue Op1 = getValue(I.getArgOperand(0)); 4168 SDValue Op2 = getValue(I.getArgOperand(1)); 4169 SDValue Op3 = getValue(I.getArgOperand(2)); 4170 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4171 if (!Align) 4172 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4173 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4174 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4175 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4176 isTC, MachinePointerInfo(I.getArgOperand(0))); 4177 updateDAGForMaybeTailCall(MS); 4178 return nullptr; 4179 } 4180 case Intrinsic::memmove: { 4181 // FIXME: this definition of "user defined address space" is x86-specific 4182 // Assert for address < 256 since we support only user defined address 4183 // spaces. 4184 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4185 < 256 && 4186 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4187 < 256 && 4188 "Unknown address space"); 4189 SDValue Op1 = getValue(I.getArgOperand(0)); 4190 SDValue Op2 = getValue(I.getArgOperand(1)); 4191 SDValue Op3 = getValue(I.getArgOperand(2)); 4192 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4193 if (!Align) 4194 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4195 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4196 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4197 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4198 isTC, MachinePointerInfo(I.getArgOperand(0)), 4199 MachinePointerInfo(I.getArgOperand(1))); 4200 updateDAGForMaybeTailCall(MM); 4201 return nullptr; 4202 } 4203 case Intrinsic::dbg_declare: { 4204 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4205 DILocalVariable *Variable = DI.getVariable(); 4206 DIExpression *Expression = DI.getExpression(); 4207 const Value *Address = DI.getAddress(); 4208 assert(Variable && "Missing variable"); 4209 if (!Address) { 4210 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4211 return nullptr; 4212 } 4213 4214 // Check if address has undef value. 4215 if (isa<UndefValue>(Address) || 4216 (Address->use_empty() && !isa<Argument>(Address))) { 4217 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4218 return nullptr; 4219 } 4220 4221 SDValue &N = NodeMap[Address]; 4222 if (!N.getNode() && isa<Argument>(Address)) 4223 // Check unused arguments map. 4224 N = UnusedArgNodeMap[Address]; 4225 SDDbgValue *SDV; 4226 if (N.getNode()) { 4227 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4228 Address = BCI->getOperand(0); 4229 // Parameters are handled specially. 4230 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable || 4231 isa<Argument>(Address); 4232 4233 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4234 4235 if (isParameter && !AI) { 4236 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4237 if (FINode) 4238 // Byval parameter. We have a frame index at this point. 4239 SDV = DAG.getFrameIndexDbgValue( 4240 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder); 4241 else { 4242 // Address is an argument, so try to emit its dbg value using 4243 // virtual register info from the FuncInfo.ValueMap. 4244 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4245 N); 4246 return nullptr; 4247 } 4248 } else if (AI) 4249 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4250 true, 0, dl, SDNodeOrder); 4251 else { 4252 // Can't do anything with other non-AI cases yet. 4253 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4254 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t"); 4255 DEBUG(Address->dump()); 4256 return nullptr; 4257 } 4258 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4259 } else { 4260 // If Address is an argument then try to emit its dbg value using 4261 // virtual register info from the FuncInfo.ValueMap. 4262 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4263 N)) { 4264 // If variable is pinned by a alloca in dominating bb then 4265 // use StaticAllocaMap. 4266 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4267 if (AI->getParent() != DI.getParent()) { 4268 DenseMap<const AllocaInst*, int>::iterator SI = 4269 FuncInfo.StaticAllocaMap.find(AI); 4270 if (SI != FuncInfo.StaticAllocaMap.end()) { 4271 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 4272 0, dl, SDNodeOrder); 4273 DAG.AddDbgValue(SDV, nullptr, false); 4274 return nullptr; 4275 } 4276 } 4277 } 4278 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4279 } 4280 } 4281 return nullptr; 4282 } 4283 case Intrinsic::dbg_value: { 4284 const DbgValueInst &DI = cast<DbgValueInst>(I); 4285 assert(DI.getVariable() && "Missing variable"); 4286 4287 DILocalVariable *Variable = DI.getVariable(); 4288 DIExpression *Expression = DI.getExpression(); 4289 uint64_t Offset = DI.getOffset(); 4290 const Value *V = DI.getValue(); 4291 if (!V) 4292 return nullptr; 4293 4294 SDDbgValue *SDV; 4295 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4296 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 4297 SDNodeOrder); 4298 DAG.AddDbgValue(SDV, nullptr, false); 4299 } else { 4300 // Do not use getValue() in here; we don't want to generate code at 4301 // this point if it hasn't been done yet. 4302 SDValue N = NodeMap[V]; 4303 if (!N.getNode() && isa<Argument>(V)) 4304 // Check unused arguments map. 4305 N = UnusedArgNodeMap[V]; 4306 if (N.getNode()) { 4307 // A dbg.value for an alloca is always indirect. 4308 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 4309 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset, 4310 IsIndirect, N)) { 4311 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4312 IsIndirect, Offset, dl, SDNodeOrder); 4313 DAG.AddDbgValue(SDV, N.getNode(), false); 4314 } 4315 } else if (!V->use_empty() ) { 4316 // Do not call getValue(V) yet, as we don't want to generate code. 4317 // Remember it for later. 4318 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4319 DanglingDebugInfoMap[V] = DDI; 4320 } else { 4321 // We may expand this to cover more cases. One case where we have no 4322 // data available is an unreferenced parameter. 4323 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4324 } 4325 } 4326 4327 // Build a debug info table entry. 4328 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4329 V = BCI->getOperand(0); 4330 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4331 // Don't handle byval struct arguments or VLAs, for example. 4332 if (!AI) { 4333 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4334 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4335 return nullptr; 4336 } 4337 DenseMap<const AllocaInst*, int>::iterator SI = 4338 FuncInfo.StaticAllocaMap.find(AI); 4339 if (SI == FuncInfo.StaticAllocaMap.end()) 4340 return nullptr; // VLAs. 4341 return nullptr; 4342 } 4343 4344 case Intrinsic::eh_typeid_for: { 4345 // Find the type id for the given typeinfo. 4346 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 4347 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4348 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 4349 setValue(&I, Res); 4350 return nullptr; 4351 } 4352 4353 case Intrinsic::eh_return_i32: 4354 case Intrinsic::eh_return_i64: 4355 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4356 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4357 MVT::Other, 4358 getControlRoot(), 4359 getValue(I.getArgOperand(0)), 4360 getValue(I.getArgOperand(1)))); 4361 return nullptr; 4362 case Intrinsic::eh_unwind_init: 4363 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4364 return nullptr; 4365 case Intrinsic::eh_dwarf_cfa: { 4366 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4367 TLI.getPointerTy(DAG.getDataLayout())); 4368 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4369 CfaArg.getValueType(), 4370 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4371 CfaArg.getValueType()), 4372 CfaArg); 4373 SDValue FA = DAG.getNode( 4374 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()), 4375 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 4376 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4377 FA, Offset)); 4378 return nullptr; 4379 } 4380 case Intrinsic::eh_sjlj_callsite: { 4381 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4382 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4383 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4384 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4385 4386 MMI.setCurrentCallSite(CI->getZExtValue()); 4387 return nullptr; 4388 } 4389 case Intrinsic::eh_sjlj_functioncontext: { 4390 // Get and store the index of the function context. 4391 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4392 AllocaInst *FnCtx = 4393 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4394 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4395 MFI->setFunctionContextIndex(FI); 4396 return nullptr; 4397 } 4398 case Intrinsic::eh_sjlj_setjmp: { 4399 SDValue Ops[2]; 4400 Ops[0] = getRoot(); 4401 Ops[1] = getValue(I.getArgOperand(0)); 4402 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4403 DAG.getVTList(MVT::i32, MVT::Other), Ops); 4404 setValue(&I, Op.getValue(0)); 4405 DAG.setRoot(Op.getValue(1)); 4406 return nullptr; 4407 } 4408 case Intrinsic::eh_sjlj_longjmp: { 4409 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4410 getRoot(), getValue(I.getArgOperand(0)))); 4411 return nullptr; 4412 } 4413 4414 case Intrinsic::masked_gather: 4415 visitMaskedGather(I); 4416 return nullptr; 4417 case Intrinsic::masked_load: 4418 visitMaskedLoad(I); 4419 return nullptr; 4420 case Intrinsic::masked_scatter: 4421 visitMaskedScatter(I); 4422 return nullptr; 4423 case Intrinsic::masked_store: 4424 visitMaskedStore(I); 4425 return nullptr; 4426 case Intrinsic::x86_mmx_pslli_w: 4427 case Intrinsic::x86_mmx_pslli_d: 4428 case Intrinsic::x86_mmx_pslli_q: 4429 case Intrinsic::x86_mmx_psrli_w: 4430 case Intrinsic::x86_mmx_psrli_d: 4431 case Intrinsic::x86_mmx_psrli_q: 4432 case Intrinsic::x86_mmx_psrai_w: 4433 case Intrinsic::x86_mmx_psrai_d: { 4434 SDValue ShAmt = getValue(I.getArgOperand(1)); 4435 if (isa<ConstantSDNode>(ShAmt)) { 4436 visitTargetIntrinsic(I, Intrinsic); 4437 return nullptr; 4438 } 4439 unsigned NewIntrinsic = 0; 4440 EVT ShAmtVT = MVT::v2i32; 4441 switch (Intrinsic) { 4442 case Intrinsic::x86_mmx_pslli_w: 4443 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4444 break; 4445 case Intrinsic::x86_mmx_pslli_d: 4446 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4447 break; 4448 case Intrinsic::x86_mmx_pslli_q: 4449 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4450 break; 4451 case Intrinsic::x86_mmx_psrli_w: 4452 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4453 break; 4454 case Intrinsic::x86_mmx_psrli_d: 4455 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4456 break; 4457 case Intrinsic::x86_mmx_psrli_q: 4458 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4459 break; 4460 case Intrinsic::x86_mmx_psrai_w: 4461 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4462 break; 4463 case Intrinsic::x86_mmx_psrai_d: 4464 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4465 break; 4466 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4467 } 4468 4469 // The vector shift intrinsics with scalars uses 32b shift amounts but 4470 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4471 // to be zero. 4472 // We must do this early because v2i32 is not a legal type. 4473 SDValue ShOps[2]; 4474 ShOps[0] = ShAmt; 4475 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 4476 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 4477 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4478 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 4479 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 4480 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 4481 getValue(I.getArgOperand(0)), ShAmt); 4482 setValue(&I, Res); 4483 return nullptr; 4484 } 4485 case Intrinsic::convertff: 4486 case Intrinsic::convertfsi: 4487 case Intrinsic::convertfui: 4488 case Intrinsic::convertsif: 4489 case Intrinsic::convertuif: 4490 case Intrinsic::convertss: 4491 case Intrinsic::convertsu: 4492 case Intrinsic::convertus: 4493 case Intrinsic::convertuu: { 4494 ISD::CvtCode Code = ISD::CVT_INVALID; 4495 switch (Intrinsic) { 4496 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4497 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 4498 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 4499 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 4500 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 4501 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 4502 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 4503 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 4504 case Intrinsic::convertus: Code = ISD::CVT_US; break; 4505 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 4506 } 4507 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4508 const Value *Op1 = I.getArgOperand(0); 4509 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 4510 DAG.getValueType(DestVT), 4511 DAG.getValueType(getValue(Op1).getValueType()), 4512 getValue(I.getArgOperand(1)), 4513 getValue(I.getArgOperand(2)), 4514 Code); 4515 setValue(&I, Res); 4516 return nullptr; 4517 } 4518 case Intrinsic::powi: 4519 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 4520 getValue(I.getArgOperand(1)), DAG)); 4521 return nullptr; 4522 case Intrinsic::log: 4523 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4524 return nullptr; 4525 case Intrinsic::log2: 4526 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4527 return nullptr; 4528 case Intrinsic::log10: 4529 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4530 return nullptr; 4531 case Intrinsic::exp: 4532 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4533 return nullptr; 4534 case Intrinsic::exp2: 4535 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4536 return nullptr; 4537 case Intrinsic::pow: 4538 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 4539 getValue(I.getArgOperand(1)), DAG, TLI)); 4540 return nullptr; 4541 case Intrinsic::sqrt: 4542 case Intrinsic::fabs: 4543 case Intrinsic::sin: 4544 case Intrinsic::cos: 4545 case Intrinsic::floor: 4546 case Intrinsic::ceil: 4547 case Intrinsic::trunc: 4548 case Intrinsic::rint: 4549 case Intrinsic::nearbyint: 4550 case Intrinsic::round: { 4551 unsigned Opcode; 4552 switch (Intrinsic) { 4553 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4554 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 4555 case Intrinsic::fabs: Opcode = ISD::FABS; break; 4556 case Intrinsic::sin: Opcode = ISD::FSIN; break; 4557 case Intrinsic::cos: Opcode = ISD::FCOS; break; 4558 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 4559 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 4560 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 4561 case Intrinsic::rint: Opcode = ISD::FRINT; break; 4562 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 4563 case Intrinsic::round: Opcode = ISD::FROUND; break; 4564 } 4565 4566 setValue(&I, DAG.getNode(Opcode, sdl, 4567 getValue(I.getArgOperand(0)).getValueType(), 4568 getValue(I.getArgOperand(0)))); 4569 return nullptr; 4570 } 4571 case Intrinsic::minnum: 4572 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 4573 getValue(I.getArgOperand(0)).getValueType(), 4574 getValue(I.getArgOperand(0)), 4575 getValue(I.getArgOperand(1)))); 4576 return nullptr; 4577 case Intrinsic::maxnum: 4578 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 4579 getValue(I.getArgOperand(0)).getValueType(), 4580 getValue(I.getArgOperand(0)), 4581 getValue(I.getArgOperand(1)))); 4582 return nullptr; 4583 case Intrinsic::copysign: 4584 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 4585 getValue(I.getArgOperand(0)).getValueType(), 4586 getValue(I.getArgOperand(0)), 4587 getValue(I.getArgOperand(1)))); 4588 return nullptr; 4589 case Intrinsic::fma: 4590 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4591 getValue(I.getArgOperand(0)).getValueType(), 4592 getValue(I.getArgOperand(0)), 4593 getValue(I.getArgOperand(1)), 4594 getValue(I.getArgOperand(2)))); 4595 return nullptr; 4596 case Intrinsic::fmuladd: { 4597 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4598 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 4599 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 4600 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4601 getValue(I.getArgOperand(0)).getValueType(), 4602 getValue(I.getArgOperand(0)), 4603 getValue(I.getArgOperand(1)), 4604 getValue(I.getArgOperand(2)))); 4605 } else { 4606 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 4607 getValue(I.getArgOperand(0)).getValueType(), 4608 getValue(I.getArgOperand(0)), 4609 getValue(I.getArgOperand(1))); 4610 SDValue Add = DAG.getNode(ISD::FADD, sdl, 4611 getValue(I.getArgOperand(0)).getValueType(), 4612 Mul, 4613 getValue(I.getArgOperand(2))); 4614 setValue(&I, Add); 4615 } 4616 return nullptr; 4617 } 4618 case Intrinsic::convert_to_fp16: 4619 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 4620 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 4621 getValue(I.getArgOperand(0)), 4622 DAG.getTargetConstant(0, sdl, 4623 MVT::i32)))); 4624 return nullptr; 4625 case Intrinsic::convert_from_fp16: 4626 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 4627 TLI.getValueType(DAG.getDataLayout(), I.getType()), 4628 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 4629 getValue(I.getArgOperand(0))))); 4630 return nullptr; 4631 case Intrinsic::pcmarker: { 4632 SDValue Tmp = getValue(I.getArgOperand(0)); 4633 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 4634 return nullptr; 4635 } 4636 case Intrinsic::readcyclecounter: { 4637 SDValue Op = getRoot(); 4638 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 4639 DAG.getVTList(MVT::i64, MVT::Other), Op); 4640 setValue(&I, Res); 4641 DAG.setRoot(Res.getValue(1)); 4642 return nullptr; 4643 } 4644 case Intrinsic::bswap: 4645 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 4646 getValue(I.getArgOperand(0)).getValueType(), 4647 getValue(I.getArgOperand(0)))); 4648 return nullptr; 4649 case Intrinsic::uabsdiff: 4650 setValue(&I, DAG.getNode(ISD::UABSDIFF, sdl, 4651 getValue(I.getArgOperand(0)).getValueType(), 4652 getValue(I.getArgOperand(0)), 4653 getValue(I.getArgOperand(1)))); 4654 return nullptr; 4655 case Intrinsic::sabsdiff: 4656 setValue(&I, DAG.getNode(ISD::SABSDIFF, sdl, 4657 getValue(I.getArgOperand(0)).getValueType(), 4658 getValue(I.getArgOperand(0)), 4659 getValue(I.getArgOperand(1)))); 4660 return nullptr; 4661 case Intrinsic::cttz: { 4662 SDValue Arg = getValue(I.getArgOperand(0)); 4663 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4664 EVT Ty = Arg.getValueType(); 4665 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 4666 sdl, Ty, Arg)); 4667 return nullptr; 4668 } 4669 case Intrinsic::ctlz: { 4670 SDValue Arg = getValue(I.getArgOperand(0)); 4671 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4672 EVT Ty = Arg.getValueType(); 4673 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 4674 sdl, Ty, Arg)); 4675 return nullptr; 4676 } 4677 case Intrinsic::ctpop: { 4678 SDValue Arg = getValue(I.getArgOperand(0)); 4679 EVT Ty = Arg.getValueType(); 4680 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 4681 return nullptr; 4682 } 4683 case Intrinsic::stacksave: { 4684 SDValue Op = getRoot(); 4685 Res = DAG.getNode( 4686 ISD::STACKSAVE, sdl, 4687 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 4688 setValue(&I, Res); 4689 DAG.setRoot(Res.getValue(1)); 4690 return nullptr; 4691 } 4692 case Intrinsic::stackrestore: { 4693 Res = getValue(I.getArgOperand(0)); 4694 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 4695 return nullptr; 4696 } 4697 case Intrinsic::stackprotector: { 4698 // Emit code into the DAG to store the stack guard onto the stack. 4699 MachineFunction &MF = DAG.getMachineFunction(); 4700 MachineFrameInfo *MFI = MF.getFrameInfo(); 4701 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 4702 SDValue Src, Chain = getRoot(); 4703 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand(); 4704 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr); 4705 4706 // See if Ptr is a bitcast. If it is, look through it and see if we can get 4707 // global variable __stack_chk_guard. 4708 if (!GV) 4709 if (const Operator *BC = dyn_cast<Operator>(Ptr)) 4710 if (BC->getOpcode() == Instruction::BitCast) 4711 GV = dyn_cast<GlobalVariable>(BC->getOperand(0)); 4712 4713 if (GV && TLI.useLoadStackGuardNode()) { 4714 // Emit a LOAD_STACK_GUARD node. 4715 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, 4716 sdl, PtrTy, Chain); 4717 MachinePointerInfo MPInfo(GV); 4718 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 4719 unsigned Flags = MachineMemOperand::MOLoad | 4720 MachineMemOperand::MOInvariant; 4721 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, 4722 PtrTy.getSizeInBits() / 8, 4723 DAG.getEVTAlignment(PtrTy)); 4724 Node->setMemRefs(MemRefs, MemRefs + 1); 4725 4726 // Copy the guard value to a virtual register so that it can be 4727 // retrieved in the epilogue. 4728 Src = SDValue(Node, 0); 4729 const TargetRegisterClass *RC = 4730 TLI.getRegClassFor(Src.getSimpleValueType()); 4731 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC); 4732 4733 SPDescriptor.setGuardReg(Reg); 4734 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src); 4735 } else { 4736 Src = getValue(I.getArgOperand(0)); // The guard's value. 4737 } 4738 4739 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 4740 4741 int FI = FuncInfo.StaticAllocaMap[Slot]; 4742 MFI->setStackProtectorIndex(FI); 4743 4744 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 4745 4746 // Store the stack protector onto the stack. 4747 Res = DAG.getStore(Chain, sdl, Src, FIN, 4748 MachinePointerInfo::getFixedStack(FI), 4749 true, false, 0); 4750 setValue(&I, Res); 4751 DAG.setRoot(Res); 4752 return nullptr; 4753 } 4754 case Intrinsic::objectsize: { 4755 // If we don't know by now, we're never going to know. 4756 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 4757 4758 assert(CI && "Non-constant type in __builtin_object_size?"); 4759 4760 SDValue Arg = getValue(I.getCalledValue()); 4761 EVT Ty = Arg.getValueType(); 4762 4763 if (CI->isZero()) 4764 Res = DAG.getConstant(-1ULL, sdl, Ty); 4765 else 4766 Res = DAG.getConstant(0, sdl, Ty); 4767 4768 setValue(&I, Res); 4769 return nullptr; 4770 } 4771 case Intrinsic::annotation: 4772 case Intrinsic::ptr_annotation: 4773 // Drop the intrinsic, but forward the value 4774 setValue(&I, getValue(I.getOperand(0))); 4775 return nullptr; 4776 case Intrinsic::assume: 4777 case Intrinsic::var_annotation: 4778 // Discard annotate attributes and assumptions 4779 return nullptr; 4780 4781 case Intrinsic::init_trampoline: { 4782 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 4783 4784 SDValue Ops[6]; 4785 Ops[0] = getRoot(); 4786 Ops[1] = getValue(I.getArgOperand(0)); 4787 Ops[2] = getValue(I.getArgOperand(1)); 4788 Ops[3] = getValue(I.getArgOperand(2)); 4789 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 4790 Ops[5] = DAG.getSrcValue(F); 4791 4792 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 4793 4794 DAG.setRoot(Res); 4795 return nullptr; 4796 } 4797 case Intrinsic::adjust_trampoline: { 4798 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 4799 TLI.getPointerTy(DAG.getDataLayout()), 4800 getValue(I.getArgOperand(0)))); 4801 return nullptr; 4802 } 4803 case Intrinsic::gcroot: 4804 if (GFI) { 4805 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 4806 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 4807 4808 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 4809 GFI->addStackRoot(FI->getIndex(), TypeMap); 4810 } 4811 return nullptr; 4812 case Intrinsic::gcread: 4813 case Intrinsic::gcwrite: 4814 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 4815 case Intrinsic::flt_rounds: 4816 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 4817 return nullptr; 4818 4819 case Intrinsic::expect: { 4820 // Just replace __builtin_expect(exp, c) with EXP. 4821 setValue(&I, getValue(I.getArgOperand(0))); 4822 return nullptr; 4823 } 4824 4825 case Intrinsic::debugtrap: 4826 case Intrinsic::trap: { 4827 StringRef TrapFuncName = 4828 I.getAttributes() 4829 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name") 4830 .getValueAsString(); 4831 if (TrapFuncName.empty()) { 4832 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 4833 ISD::TRAP : ISD::DEBUGTRAP; 4834 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 4835 return nullptr; 4836 } 4837 TargetLowering::ArgListTy Args; 4838 4839 TargetLowering::CallLoweringInfo CLI(DAG); 4840 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee( 4841 CallingConv::C, I.getType(), 4842 DAG.getExternalSymbol(TrapFuncName.data(), 4843 TLI.getPointerTy(DAG.getDataLayout())), 4844 std::move(Args), 0); 4845 4846 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 4847 DAG.setRoot(Result.second); 4848 return nullptr; 4849 } 4850 4851 case Intrinsic::uadd_with_overflow: 4852 case Intrinsic::sadd_with_overflow: 4853 case Intrinsic::usub_with_overflow: 4854 case Intrinsic::ssub_with_overflow: 4855 case Intrinsic::umul_with_overflow: 4856 case Intrinsic::smul_with_overflow: { 4857 ISD::NodeType Op; 4858 switch (Intrinsic) { 4859 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4860 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 4861 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 4862 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 4863 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 4864 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 4865 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 4866 } 4867 SDValue Op1 = getValue(I.getArgOperand(0)); 4868 SDValue Op2 = getValue(I.getArgOperand(1)); 4869 4870 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 4871 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 4872 return nullptr; 4873 } 4874 case Intrinsic::prefetch: { 4875 SDValue Ops[5]; 4876 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4877 Ops[0] = getRoot(); 4878 Ops[1] = getValue(I.getArgOperand(0)); 4879 Ops[2] = getValue(I.getArgOperand(1)); 4880 Ops[3] = getValue(I.getArgOperand(2)); 4881 Ops[4] = getValue(I.getArgOperand(3)); 4882 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 4883 DAG.getVTList(MVT::Other), Ops, 4884 EVT::getIntegerVT(*Context, 8), 4885 MachinePointerInfo(I.getArgOperand(0)), 4886 0, /* align */ 4887 false, /* volatile */ 4888 rw==0, /* read */ 4889 rw==1)); /* write */ 4890 return nullptr; 4891 } 4892 case Intrinsic::lifetime_start: 4893 case Intrinsic::lifetime_end: { 4894 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 4895 // Stack coloring is not enabled in O0, discard region information. 4896 if (TM.getOptLevel() == CodeGenOpt::None) 4897 return nullptr; 4898 4899 SmallVector<Value *, 4> Allocas; 4900 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL); 4901 4902 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 4903 E = Allocas.end(); Object != E; ++Object) { 4904 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 4905 4906 // Could not find an Alloca. 4907 if (!LifetimeObject) 4908 continue; 4909 4910 // First check that the Alloca is static, otherwise it won't have a 4911 // valid frame index. 4912 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 4913 if (SI == FuncInfo.StaticAllocaMap.end()) 4914 return nullptr; 4915 4916 int FI = SI->second; 4917 4918 SDValue Ops[2]; 4919 Ops[0] = getRoot(); 4920 Ops[1] = 4921 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true); 4922 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 4923 4924 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 4925 DAG.setRoot(Res); 4926 } 4927 return nullptr; 4928 } 4929 case Intrinsic::invariant_start: 4930 // Discard region information. 4931 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 4932 return nullptr; 4933 case Intrinsic::invariant_end: 4934 // Discard region information. 4935 return nullptr; 4936 case Intrinsic::stackprotectorcheck: { 4937 // Do not actually emit anything for this basic block. Instead we initialize 4938 // the stack protector descriptor and export the guard variable so we can 4939 // access it in FinishBasicBlock. 4940 const BasicBlock *BB = I.getParent(); 4941 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 4942 ExportFromCurrentBlock(SPDescriptor.getGuard()); 4943 4944 // Flush our exports since we are going to process a terminator. 4945 (void)getControlRoot(); 4946 return nullptr; 4947 } 4948 case Intrinsic::clear_cache: 4949 return TLI.getClearCacheBuiltinName(); 4950 case Intrinsic::eh_actions: 4951 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 4952 return nullptr; 4953 case Intrinsic::donothing: 4954 // ignore 4955 return nullptr; 4956 case Intrinsic::experimental_stackmap: { 4957 visitStackmap(I); 4958 return nullptr; 4959 } 4960 case Intrinsic::experimental_patchpoint_void: 4961 case Intrinsic::experimental_patchpoint_i64: { 4962 visitPatchpoint(&I); 4963 return nullptr; 4964 } 4965 case Intrinsic::experimental_gc_statepoint: { 4966 visitStatepoint(I); 4967 return nullptr; 4968 } 4969 case Intrinsic::experimental_gc_result_int: 4970 case Intrinsic::experimental_gc_result_float: 4971 case Intrinsic::experimental_gc_result_ptr: 4972 case Intrinsic::experimental_gc_result: { 4973 visitGCResult(I); 4974 return nullptr; 4975 } 4976 case Intrinsic::experimental_gc_relocate: { 4977 visitGCRelocate(I); 4978 return nullptr; 4979 } 4980 case Intrinsic::instrprof_increment: 4981 llvm_unreachable("instrprof failed to lower an increment"); 4982 4983 case Intrinsic::localescape: { 4984 MachineFunction &MF = DAG.getMachineFunction(); 4985 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4986 4987 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 4988 // is the same on all targets. 4989 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 4990 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 4991 if (isa<ConstantPointerNull>(Arg)) 4992 continue; // Skip null pointers. They represent a hole in index space. 4993 AllocaInst *Slot = cast<AllocaInst>(Arg); 4994 assert(FuncInfo.StaticAllocaMap.count(Slot) && 4995 "can only escape static allocas"); 4996 int FI = FuncInfo.StaticAllocaMap[Slot]; 4997 MCSymbol *FrameAllocSym = 4998 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 4999 GlobalValue::getRealLinkageName(MF.getName()), Idx); 5000 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 5001 TII->get(TargetOpcode::LOCAL_ESCAPE)) 5002 .addSym(FrameAllocSym) 5003 .addFrameIndex(FI); 5004 } 5005 5006 return nullptr; 5007 } 5008 5009 case Intrinsic::localrecover: { 5010 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 5011 MachineFunction &MF = DAG.getMachineFunction(); 5012 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 5013 5014 // Get the symbol that defines the frame offset. 5015 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 5016 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 5017 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX)); 5018 MCSymbol *FrameAllocSym = 5019 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5020 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal); 5021 5022 // Create a MCSymbol for the label to avoid any target lowering 5023 // that would make this PC relative. 5024 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 5025 SDValue OffsetVal = 5026 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 5027 5028 // Add the offset to the FP. 5029 Value *FP = I.getArgOperand(1); 5030 SDValue FPVal = getValue(FP); 5031 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 5032 setValue(&I, Add); 5033 5034 return nullptr; 5035 } 5036 case Intrinsic::eh_begincatch: 5037 case Intrinsic::eh_endcatch: 5038 llvm_unreachable("begin/end catch intrinsics not lowered in codegen"); 5039 case Intrinsic::eh_exceptioncode: { 5040 unsigned Reg = TLI.getExceptionPointerRegister(); 5041 assert(Reg && "cannot get exception code on this platform"); 5042 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 5043 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 5044 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad"); 5045 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC); 5046 SDValue N = 5047 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5048 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5049 setValue(&I, N); 5050 return nullptr; 5051 } 5052 } 5053 } 5054 5055 std::pair<SDValue, SDValue> 5056 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5057 MachineBasicBlock *LandingPad) { 5058 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5059 MCSymbol *BeginLabel = nullptr; 5060 5061 if (LandingPad) { 5062 // Insert a label before the invoke call to mark the try range. This can be 5063 // used to detect deletion of the invoke via the MachineModuleInfo. 5064 BeginLabel = MMI.getContext().createTempSymbol(); 5065 5066 // For SjLj, keep track of which landing pads go with which invokes 5067 // so as to maintain the ordering of pads in the LSDA. 5068 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5069 if (CallSiteIndex) { 5070 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5071 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex); 5072 5073 // Now that the call site is handled, stop tracking it. 5074 MMI.setCurrentCallSite(0); 5075 } 5076 5077 // Both PendingLoads and PendingExports must be flushed here; 5078 // this call might not return. 5079 (void)getRoot(); 5080 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5081 5082 CLI.setChain(getRoot()); 5083 } 5084 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5085 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5086 5087 assert((CLI.IsTailCall || Result.second.getNode()) && 5088 "Non-null chain expected with non-tail call!"); 5089 assert((Result.second.getNode() || !Result.first.getNode()) && 5090 "Null value expected with tail call!"); 5091 5092 if (!Result.second.getNode()) { 5093 // As a special case, a null chain means that a tail call has been emitted 5094 // and the DAG root is already updated. 5095 HasTailCall = true; 5096 5097 // Since there's no actual continuation from this block, nothing can be 5098 // relying on us setting vregs for them. 5099 PendingExports.clear(); 5100 } else { 5101 DAG.setRoot(Result.second); 5102 } 5103 5104 if (LandingPad) { 5105 // Insert a label at the end of the invoke call to mark the try range. This 5106 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5107 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 5108 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5109 5110 // Inform MachineModuleInfo of range. 5111 MMI.addInvoke(LandingPad, BeginLabel, EndLabel); 5112 } 5113 5114 return Result; 5115 } 5116 5117 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5118 bool isTailCall, 5119 MachineBasicBlock *LandingPad) { 5120 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5121 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5122 Type *RetTy = FTy->getReturnType(); 5123 5124 TargetLowering::ArgListTy Args; 5125 TargetLowering::ArgListEntry Entry; 5126 Args.reserve(CS.arg_size()); 5127 5128 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5129 i != e; ++i) { 5130 const Value *V = *i; 5131 5132 // Skip empty types 5133 if (V->getType()->isEmptyTy()) 5134 continue; 5135 5136 SDValue ArgNode = getValue(V); 5137 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5138 5139 // Skip the first return-type Attribute to get to params. 5140 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5141 Args.push_back(Entry); 5142 5143 // If we have an explicit sret argument that is an Instruction, (i.e., it 5144 // might point to function-local memory), we can't meaningfully tail-call. 5145 if (Entry.isSRet && isa<Instruction>(V)) 5146 isTailCall = false; 5147 } 5148 5149 // Check if target-independent constraints permit a tail call here. 5150 // Target-dependent constraints are checked within TLI->LowerCallTo. 5151 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5152 isTailCall = false; 5153 5154 TargetLowering::CallLoweringInfo CLI(DAG); 5155 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 5156 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5157 .setTailCall(isTailCall); 5158 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad); 5159 5160 if (Result.first.getNode()) 5161 setValue(CS.getInstruction(), Result.first); 5162 } 5163 5164 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5165 /// value is equal or not-equal to zero. 5166 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5167 for (const User *U : V->users()) { 5168 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5169 if (IC->isEquality()) 5170 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5171 if (C->isNullValue()) 5172 continue; 5173 // Unknown instruction. 5174 return false; 5175 } 5176 return true; 5177 } 5178 5179 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5180 Type *LoadTy, 5181 SelectionDAGBuilder &Builder) { 5182 5183 // Check to see if this load can be trivially constant folded, e.g. if the 5184 // input is from a string literal. 5185 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5186 // Cast pointer to the type we really want to load. 5187 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5188 PointerType::getUnqual(LoadTy)); 5189 5190 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 5191 const_cast<Constant *>(LoadInput), *Builder.DL)) 5192 return Builder.getValue(LoadCst); 5193 } 5194 5195 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5196 // still constant memory, the input chain can be the entry node. 5197 SDValue Root; 5198 bool ConstantMemory = false; 5199 5200 // Do not serialize (non-volatile) loads of constant memory with anything. 5201 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5202 Root = Builder.DAG.getEntryNode(); 5203 ConstantMemory = true; 5204 } else { 5205 // Do not serialize non-volatile loads against each other. 5206 Root = Builder.DAG.getRoot(); 5207 } 5208 5209 SDValue Ptr = Builder.getValue(PtrVal); 5210 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5211 Ptr, MachinePointerInfo(PtrVal), 5212 false /*volatile*/, 5213 false /*nontemporal*/, 5214 false /*isinvariant*/, 1 /* align=1 */); 5215 5216 if (!ConstantMemory) 5217 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5218 return LoadVal; 5219 } 5220 5221 /// processIntegerCallValue - Record the value for an instruction that 5222 /// produces an integer result, converting the type where necessary. 5223 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5224 SDValue Value, 5225 bool IsSigned) { 5226 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5227 I.getType(), true); 5228 if (IsSigned) 5229 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5230 else 5231 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5232 setValue(&I, Value); 5233 } 5234 5235 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5236 /// If so, return true and lower it, otherwise return false and it will be 5237 /// lowered like a normal call. 5238 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5239 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5240 if (I.getNumArgOperands() != 3) 5241 return false; 5242 5243 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5244 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5245 !I.getArgOperand(2)->getType()->isIntegerTy() || 5246 !I.getType()->isIntegerTy()) 5247 return false; 5248 5249 const Value *Size = I.getArgOperand(2); 5250 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5251 if (CSize && CSize->getZExtValue() == 0) { 5252 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5253 I.getType(), true); 5254 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 5255 return true; 5256 } 5257 5258 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5259 std::pair<SDValue, SDValue> Res = 5260 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5261 getValue(LHS), getValue(RHS), getValue(Size), 5262 MachinePointerInfo(LHS), 5263 MachinePointerInfo(RHS)); 5264 if (Res.first.getNode()) { 5265 processIntegerCallValue(I, Res.first, true); 5266 PendingLoads.push_back(Res.second); 5267 return true; 5268 } 5269 5270 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5271 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5272 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5273 bool ActuallyDoIt = true; 5274 MVT LoadVT; 5275 Type *LoadTy; 5276 switch (CSize->getZExtValue()) { 5277 default: 5278 LoadVT = MVT::Other; 5279 LoadTy = nullptr; 5280 ActuallyDoIt = false; 5281 break; 5282 case 2: 5283 LoadVT = MVT::i16; 5284 LoadTy = Type::getInt16Ty(CSize->getContext()); 5285 break; 5286 case 4: 5287 LoadVT = MVT::i32; 5288 LoadTy = Type::getInt32Ty(CSize->getContext()); 5289 break; 5290 case 8: 5291 LoadVT = MVT::i64; 5292 LoadTy = Type::getInt64Ty(CSize->getContext()); 5293 break; 5294 /* 5295 case 16: 5296 LoadVT = MVT::v4i32; 5297 LoadTy = Type::getInt32Ty(CSize->getContext()); 5298 LoadTy = VectorType::get(LoadTy, 4); 5299 break; 5300 */ 5301 } 5302 5303 // This turns into unaligned loads. We only do this if the target natively 5304 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5305 // we'll only produce a small number of byte loads. 5306 5307 // Require that we can find a legal MVT, and only do this if the target 5308 // supports unaligned loads of that type. Expanding into byte loads would 5309 // bloat the code. 5310 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5311 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5312 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5313 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5314 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5315 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5316 // TODO: Check alignment of src and dest ptrs. 5317 if (!TLI.isTypeLegal(LoadVT) || 5318 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 5319 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 5320 ActuallyDoIt = false; 5321 } 5322 5323 if (ActuallyDoIt) { 5324 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5325 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5326 5327 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5328 ISD::SETNE); 5329 processIntegerCallValue(I, Res, false); 5330 return true; 5331 } 5332 } 5333 5334 5335 return false; 5336 } 5337 5338 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5339 /// form. If so, return true and lower it, otherwise return false and it 5340 /// will be lowered like a normal call. 5341 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5342 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5343 if (I.getNumArgOperands() != 3) 5344 return false; 5345 5346 const Value *Src = I.getArgOperand(0); 5347 const Value *Char = I.getArgOperand(1); 5348 const Value *Length = I.getArgOperand(2); 5349 if (!Src->getType()->isPointerTy() || 5350 !Char->getType()->isIntegerTy() || 5351 !Length->getType()->isIntegerTy() || 5352 !I.getType()->isPointerTy()) 5353 return false; 5354 5355 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5356 std::pair<SDValue, SDValue> Res = 5357 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5358 getValue(Src), getValue(Char), getValue(Length), 5359 MachinePointerInfo(Src)); 5360 if (Res.first.getNode()) { 5361 setValue(&I, Res.first); 5362 PendingLoads.push_back(Res.second); 5363 return true; 5364 } 5365 5366 return false; 5367 } 5368 5369 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5370 /// optimized form. If so, return true and lower it, otherwise return false 5371 /// and it will be lowered like a normal call. 5372 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5373 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5374 if (I.getNumArgOperands() != 2) 5375 return false; 5376 5377 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5378 if (!Arg0->getType()->isPointerTy() || 5379 !Arg1->getType()->isPointerTy() || 5380 !I.getType()->isPointerTy()) 5381 return false; 5382 5383 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5384 std::pair<SDValue, SDValue> Res = 5385 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5386 getValue(Arg0), getValue(Arg1), 5387 MachinePointerInfo(Arg0), 5388 MachinePointerInfo(Arg1), isStpcpy); 5389 if (Res.first.getNode()) { 5390 setValue(&I, Res.first); 5391 DAG.setRoot(Res.second); 5392 return true; 5393 } 5394 5395 return false; 5396 } 5397 5398 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5399 /// If so, return true and lower it, otherwise return false and it will be 5400 /// lowered like a normal call. 5401 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5402 // Verify that the prototype makes sense. int strcmp(void*,void*) 5403 if (I.getNumArgOperands() != 2) 5404 return false; 5405 5406 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5407 if (!Arg0->getType()->isPointerTy() || 5408 !Arg1->getType()->isPointerTy() || 5409 !I.getType()->isIntegerTy()) 5410 return false; 5411 5412 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5413 std::pair<SDValue, SDValue> Res = 5414 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5415 getValue(Arg0), getValue(Arg1), 5416 MachinePointerInfo(Arg0), 5417 MachinePointerInfo(Arg1)); 5418 if (Res.first.getNode()) { 5419 processIntegerCallValue(I, Res.first, true); 5420 PendingLoads.push_back(Res.second); 5421 return true; 5422 } 5423 5424 return false; 5425 } 5426 5427 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5428 /// form. If so, return true and lower it, otherwise return false and it 5429 /// will be lowered like a normal call. 5430 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5431 // Verify that the prototype makes sense. size_t strlen(char *) 5432 if (I.getNumArgOperands() != 1) 5433 return false; 5434 5435 const Value *Arg0 = I.getArgOperand(0); 5436 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5437 return false; 5438 5439 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5440 std::pair<SDValue, SDValue> Res = 5441 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5442 getValue(Arg0), MachinePointerInfo(Arg0)); 5443 if (Res.first.getNode()) { 5444 processIntegerCallValue(I, Res.first, false); 5445 PendingLoads.push_back(Res.second); 5446 return true; 5447 } 5448 5449 return false; 5450 } 5451 5452 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5453 /// form. If so, return true and lower it, otherwise return false and it 5454 /// will be lowered like a normal call. 5455 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5456 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5457 if (I.getNumArgOperands() != 2) 5458 return false; 5459 5460 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5461 if (!Arg0->getType()->isPointerTy() || 5462 !Arg1->getType()->isIntegerTy() || 5463 !I.getType()->isIntegerTy()) 5464 return false; 5465 5466 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5467 std::pair<SDValue, SDValue> Res = 5468 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5469 getValue(Arg0), getValue(Arg1), 5470 MachinePointerInfo(Arg0)); 5471 if (Res.first.getNode()) { 5472 processIntegerCallValue(I, Res.first, false); 5473 PendingLoads.push_back(Res.second); 5474 return true; 5475 } 5476 5477 return false; 5478 } 5479 5480 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5481 /// operation (as expected), translate it to an SDNode with the specified opcode 5482 /// and return true. 5483 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5484 unsigned Opcode) { 5485 // Sanity check that it really is a unary floating-point call. 5486 if (I.getNumArgOperands() != 1 || 5487 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5488 I.getType() != I.getArgOperand(0)->getType() || 5489 !I.onlyReadsMemory()) 5490 return false; 5491 5492 SDValue Tmp = getValue(I.getArgOperand(0)); 5493 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5494 return true; 5495 } 5496 5497 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 5498 /// operation (as expected), translate it to an SDNode with the specified opcode 5499 /// and return true. 5500 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 5501 unsigned Opcode) { 5502 // Sanity check that it really is a binary floating-point call. 5503 if (I.getNumArgOperands() != 2 || 5504 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5505 I.getType() != I.getArgOperand(0)->getType() || 5506 I.getType() != I.getArgOperand(1)->getType() || 5507 !I.onlyReadsMemory()) 5508 return false; 5509 5510 SDValue Tmp0 = getValue(I.getArgOperand(0)); 5511 SDValue Tmp1 = getValue(I.getArgOperand(1)); 5512 EVT VT = Tmp0.getValueType(); 5513 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 5514 return true; 5515 } 5516 5517 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5518 // Handle inline assembly differently. 5519 if (isa<InlineAsm>(I.getCalledValue())) { 5520 visitInlineAsm(&I); 5521 return; 5522 } 5523 5524 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5525 ComputeUsesVAFloatArgument(I, &MMI); 5526 5527 const char *RenameFn = nullptr; 5528 if (Function *F = I.getCalledFunction()) { 5529 if (F->isDeclaration()) { 5530 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5531 if (unsigned IID = II->getIntrinsicID(F)) { 5532 RenameFn = visitIntrinsicCall(I, IID); 5533 if (!RenameFn) 5534 return; 5535 } 5536 } 5537 if (Intrinsic::ID IID = F->getIntrinsicID()) { 5538 RenameFn = visitIntrinsicCall(I, IID); 5539 if (!RenameFn) 5540 return; 5541 } 5542 } 5543 5544 // Check for well-known libc/libm calls. If the function is internal, it 5545 // can't be a library call. 5546 LibFunc::Func Func; 5547 if (!F->hasLocalLinkage() && F->hasName() && 5548 LibInfo->getLibFunc(F->getName(), Func) && 5549 LibInfo->hasOptimizedCodeGen(Func)) { 5550 switch (Func) { 5551 default: break; 5552 case LibFunc::copysign: 5553 case LibFunc::copysignf: 5554 case LibFunc::copysignl: 5555 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5556 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5557 I.getType() == I.getArgOperand(0)->getType() && 5558 I.getType() == I.getArgOperand(1)->getType() && 5559 I.onlyReadsMemory()) { 5560 SDValue LHS = getValue(I.getArgOperand(0)); 5561 SDValue RHS = getValue(I.getArgOperand(1)); 5562 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 5563 LHS.getValueType(), LHS, RHS)); 5564 return; 5565 } 5566 break; 5567 case LibFunc::fabs: 5568 case LibFunc::fabsf: 5569 case LibFunc::fabsl: 5570 if (visitUnaryFloatCall(I, ISD::FABS)) 5571 return; 5572 break; 5573 case LibFunc::fmin: 5574 case LibFunc::fminf: 5575 case LibFunc::fminl: 5576 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 5577 return; 5578 break; 5579 case LibFunc::fmax: 5580 case LibFunc::fmaxf: 5581 case LibFunc::fmaxl: 5582 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 5583 return; 5584 break; 5585 case LibFunc::sin: 5586 case LibFunc::sinf: 5587 case LibFunc::sinl: 5588 if (visitUnaryFloatCall(I, ISD::FSIN)) 5589 return; 5590 break; 5591 case LibFunc::cos: 5592 case LibFunc::cosf: 5593 case LibFunc::cosl: 5594 if (visitUnaryFloatCall(I, ISD::FCOS)) 5595 return; 5596 break; 5597 case LibFunc::sqrt: 5598 case LibFunc::sqrtf: 5599 case LibFunc::sqrtl: 5600 case LibFunc::sqrt_finite: 5601 case LibFunc::sqrtf_finite: 5602 case LibFunc::sqrtl_finite: 5603 if (visitUnaryFloatCall(I, ISD::FSQRT)) 5604 return; 5605 break; 5606 case LibFunc::floor: 5607 case LibFunc::floorf: 5608 case LibFunc::floorl: 5609 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 5610 return; 5611 break; 5612 case LibFunc::nearbyint: 5613 case LibFunc::nearbyintf: 5614 case LibFunc::nearbyintl: 5615 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 5616 return; 5617 break; 5618 case LibFunc::ceil: 5619 case LibFunc::ceilf: 5620 case LibFunc::ceill: 5621 if (visitUnaryFloatCall(I, ISD::FCEIL)) 5622 return; 5623 break; 5624 case LibFunc::rint: 5625 case LibFunc::rintf: 5626 case LibFunc::rintl: 5627 if (visitUnaryFloatCall(I, ISD::FRINT)) 5628 return; 5629 break; 5630 case LibFunc::round: 5631 case LibFunc::roundf: 5632 case LibFunc::roundl: 5633 if (visitUnaryFloatCall(I, ISD::FROUND)) 5634 return; 5635 break; 5636 case LibFunc::trunc: 5637 case LibFunc::truncf: 5638 case LibFunc::truncl: 5639 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 5640 return; 5641 break; 5642 case LibFunc::log2: 5643 case LibFunc::log2f: 5644 case LibFunc::log2l: 5645 if (visitUnaryFloatCall(I, ISD::FLOG2)) 5646 return; 5647 break; 5648 case LibFunc::exp2: 5649 case LibFunc::exp2f: 5650 case LibFunc::exp2l: 5651 if (visitUnaryFloatCall(I, ISD::FEXP2)) 5652 return; 5653 break; 5654 case LibFunc::memcmp: 5655 if (visitMemCmpCall(I)) 5656 return; 5657 break; 5658 case LibFunc::memchr: 5659 if (visitMemChrCall(I)) 5660 return; 5661 break; 5662 case LibFunc::strcpy: 5663 if (visitStrCpyCall(I, false)) 5664 return; 5665 break; 5666 case LibFunc::stpcpy: 5667 if (visitStrCpyCall(I, true)) 5668 return; 5669 break; 5670 case LibFunc::strcmp: 5671 if (visitStrCmpCall(I)) 5672 return; 5673 break; 5674 case LibFunc::strlen: 5675 if (visitStrLenCall(I)) 5676 return; 5677 break; 5678 case LibFunc::strnlen: 5679 if (visitStrNLenCall(I)) 5680 return; 5681 break; 5682 } 5683 } 5684 } 5685 5686 SDValue Callee; 5687 if (!RenameFn) 5688 Callee = getValue(I.getCalledValue()); 5689 else 5690 Callee = DAG.getExternalSymbol( 5691 RenameFn, 5692 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5693 5694 // Check if we can potentially perform a tail call. More detailed checking is 5695 // be done within LowerCallTo, after more information about the call is known. 5696 LowerCallTo(&I, Callee, I.isTailCall()); 5697 } 5698 5699 namespace { 5700 5701 /// AsmOperandInfo - This contains information for each constraint that we are 5702 /// lowering. 5703 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 5704 public: 5705 /// CallOperand - If this is the result output operand or a clobber 5706 /// this is null, otherwise it is the incoming operand to the CallInst. 5707 /// This gets modified as the asm is processed. 5708 SDValue CallOperand; 5709 5710 /// AssignedRegs - If this is a register or register class operand, this 5711 /// contains the set of register corresponding to the operand. 5712 RegsForValue AssignedRegs; 5713 5714 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 5715 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 5716 } 5717 5718 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 5719 /// corresponds to. If there is no Value* for this operand, it returns 5720 /// MVT::Other. 5721 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 5722 const DataLayout &DL) const { 5723 if (!CallOperandVal) return MVT::Other; 5724 5725 if (isa<BasicBlock>(CallOperandVal)) 5726 return TLI.getPointerTy(DL); 5727 5728 llvm::Type *OpTy = CallOperandVal->getType(); 5729 5730 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 5731 // If this is an indirect operand, the operand is a pointer to the 5732 // accessed type. 5733 if (isIndirect) { 5734 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 5735 if (!PtrTy) 5736 report_fatal_error("Indirect operand for inline asm not a pointer!"); 5737 OpTy = PtrTy->getElementType(); 5738 } 5739 5740 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 5741 if (StructType *STy = dyn_cast<StructType>(OpTy)) 5742 if (STy->getNumElements() == 1) 5743 OpTy = STy->getElementType(0); 5744 5745 // If OpTy is not a single value, it may be a struct/union that we 5746 // can tile with integers. 5747 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 5748 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 5749 switch (BitSize) { 5750 default: break; 5751 case 1: 5752 case 8: 5753 case 16: 5754 case 32: 5755 case 64: 5756 case 128: 5757 OpTy = IntegerType::get(Context, BitSize); 5758 break; 5759 } 5760 } 5761 5762 return TLI.getValueType(DL, OpTy, true); 5763 } 5764 }; 5765 5766 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 5767 5768 } // end anonymous namespace 5769 5770 /// GetRegistersForValue - Assign registers (virtual or physical) for the 5771 /// specified operand. We prefer to assign virtual registers, to allow the 5772 /// register allocator to handle the assignment process. However, if the asm 5773 /// uses features that we can't model on machineinstrs, we have SDISel do the 5774 /// allocation. This produces generally horrible, but correct, code. 5775 /// 5776 /// OpInfo describes the operand. 5777 /// 5778 static void GetRegistersForValue(SelectionDAG &DAG, 5779 const TargetLowering &TLI, 5780 SDLoc DL, 5781 SDISelAsmOperandInfo &OpInfo) { 5782 LLVMContext &Context = *DAG.getContext(); 5783 5784 MachineFunction &MF = DAG.getMachineFunction(); 5785 SmallVector<unsigned, 4> Regs; 5786 5787 // If this is a constraint for a single physreg, or a constraint for a 5788 // register class, find it. 5789 std::pair<unsigned, const TargetRegisterClass *> PhysReg = 5790 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(), 5791 OpInfo.ConstraintCode, 5792 OpInfo.ConstraintVT); 5793 5794 unsigned NumRegs = 1; 5795 if (OpInfo.ConstraintVT != MVT::Other) { 5796 // If this is a FP input in an integer register (or visa versa) insert a bit 5797 // cast of the input value. More generally, handle any case where the input 5798 // value disagrees with the register class we plan to stick this in. 5799 if (OpInfo.Type == InlineAsm::isInput && 5800 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 5801 // Try to convert to the first EVT that the reg class contains. If the 5802 // types are identical size, use a bitcast to convert (e.g. two differing 5803 // vector types). 5804 MVT RegVT = *PhysReg.second->vt_begin(); 5805 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 5806 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5807 RegVT, OpInfo.CallOperand); 5808 OpInfo.ConstraintVT = RegVT; 5809 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 5810 // If the input is a FP value and we want it in FP registers, do a 5811 // bitcast to the corresponding integer type. This turns an f64 value 5812 // into i64, which can be passed with two i32 values on a 32-bit 5813 // machine. 5814 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 5815 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5816 RegVT, OpInfo.CallOperand); 5817 OpInfo.ConstraintVT = RegVT; 5818 } 5819 } 5820 5821 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 5822 } 5823 5824 MVT RegVT; 5825 EVT ValueVT = OpInfo.ConstraintVT; 5826 5827 // If this is a constraint for a specific physical register, like {r17}, 5828 // assign it now. 5829 if (unsigned AssignedReg = PhysReg.first) { 5830 const TargetRegisterClass *RC = PhysReg.second; 5831 if (OpInfo.ConstraintVT == MVT::Other) 5832 ValueVT = *RC->vt_begin(); 5833 5834 // Get the actual register value type. This is important, because the user 5835 // may have asked for (e.g.) the AX register in i32 type. We need to 5836 // remember that AX is actually i16 to get the right extension. 5837 RegVT = *RC->vt_begin(); 5838 5839 // This is a explicit reference to a physical register. 5840 Regs.push_back(AssignedReg); 5841 5842 // If this is an expanded reference, add the rest of the regs to Regs. 5843 if (NumRegs != 1) { 5844 TargetRegisterClass::iterator I = RC->begin(); 5845 for (; *I != AssignedReg; ++I) 5846 assert(I != RC->end() && "Didn't find reg!"); 5847 5848 // Already added the first reg. 5849 --NumRegs; ++I; 5850 for (; NumRegs; --NumRegs, ++I) { 5851 assert(I != RC->end() && "Ran out of registers to allocate!"); 5852 Regs.push_back(*I); 5853 } 5854 } 5855 5856 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5857 return; 5858 } 5859 5860 // Otherwise, if this was a reference to an LLVM register class, create vregs 5861 // for this reference. 5862 if (const TargetRegisterClass *RC = PhysReg.second) { 5863 RegVT = *RC->vt_begin(); 5864 if (OpInfo.ConstraintVT == MVT::Other) 5865 ValueVT = RegVT; 5866 5867 // Create the appropriate number of virtual registers. 5868 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5869 for (; NumRegs; --NumRegs) 5870 Regs.push_back(RegInfo.createVirtualRegister(RC)); 5871 5872 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5873 return; 5874 } 5875 5876 // Otherwise, we couldn't allocate enough registers for this. 5877 } 5878 5879 /// visitInlineAsm - Handle a call to an InlineAsm object. 5880 /// 5881 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 5882 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 5883 5884 /// ConstraintOperands - Information about all of the constraints. 5885 SDISelAsmOperandInfoVector ConstraintOperands; 5886 5887 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5888 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 5889 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 5890 5891 bool hasMemory = false; 5892 5893 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 5894 unsigned ResNo = 0; // ResNo - The result number of the next output. 5895 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 5896 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 5897 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 5898 5899 MVT OpVT = MVT::Other; 5900 5901 // Compute the value type for each operand. 5902 switch (OpInfo.Type) { 5903 case InlineAsm::isOutput: 5904 // Indirect outputs just consume an argument. 5905 if (OpInfo.isIndirect) { 5906 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5907 break; 5908 } 5909 5910 // The return value of the call is this value. As such, there is no 5911 // corresponding argument. 5912 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 5913 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 5914 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), 5915 STy->getElementType(ResNo)); 5916 } else { 5917 assert(ResNo == 0 && "Asm only has one result!"); 5918 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 5919 } 5920 ++ResNo; 5921 break; 5922 case InlineAsm::isInput: 5923 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5924 break; 5925 case InlineAsm::isClobber: 5926 // Nothing to do. 5927 break; 5928 } 5929 5930 // If this is an input or an indirect output, process the call argument. 5931 // BasicBlocks are labels, currently appearing only in asm's. 5932 if (OpInfo.CallOperandVal) { 5933 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 5934 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 5935 } else { 5936 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 5937 } 5938 5939 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, 5940 DAG.getDataLayout()).getSimpleVT(); 5941 } 5942 5943 OpInfo.ConstraintVT = OpVT; 5944 5945 // Indirect operand accesses access memory. 5946 if (OpInfo.isIndirect) 5947 hasMemory = true; 5948 else { 5949 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 5950 TargetLowering::ConstraintType 5951 CType = TLI.getConstraintType(OpInfo.Codes[j]); 5952 if (CType == TargetLowering::C_Memory) { 5953 hasMemory = true; 5954 break; 5955 } 5956 } 5957 } 5958 } 5959 5960 SDValue Chain, Flag; 5961 5962 // We won't need to flush pending loads if this asm doesn't touch 5963 // memory and is nonvolatile. 5964 if (hasMemory || IA->hasSideEffects()) 5965 Chain = getRoot(); 5966 else 5967 Chain = DAG.getRoot(); 5968 5969 // Second pass over the constraints: compute which constraint option to use 5970 // and assign registers to constraints that want a specific physreg. 5971 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 5972 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 5973 5974 // If this is an output operand with a matching input operand, look up the 5975 // matching input. If their types mismatch, e.g. one is an integer, the 5976 // other is floating point, or their sizes are different, flag it as an 5977 // error. 5978 if (OpInfo.hasMatchingInput()) { 5979 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 5980 5981 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 5982 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 5983 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 5984 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 5985 OpInfo.ConstraintVT); 5986 std::pair<unsigned, const TargetRegisterClass *> InputRC = 5987 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode, 5988 Input.ConstraintVT); 5989 if ((OpInfo.ConstraintVT.isInteger() != 5990 Input.ConstraintVT.isInteger()) || 5991 (MatchRC.second != InputRC.second)) { 5992 report_fatal_error("Unsupported asm: input constraint" 5993 " with a matching output constraint of" 5994 " incompatible type!"); 5995 } 5996 Input.ConstraintVT = OpInfo.ConstraintVT; 5997 } 5998 } 5999 6000 // Compute the constraint code and ConstraintType to use. 6001 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6002 6003 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6004 OpInfo.Type == InlineAsm::isClobber) 6005 continue; 6006 6007 // If this is a memory input, and if the operand is not indirect, do what we 6008 // need to to provide an address for the memory input. 6009 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6010 !OpInfo.isIndirect) { 6011 assert((OpInfo.isMultipleAlternative || 6012 (OpInfo.Type == InlineAsm::isInput)) && 6013 "Can only indirectify direct input operands!"); 6014 6015 // Memory operands really want the address of the value. If we don't have 6016 // an indirect input, put it in the constpool if we can, otherwise spill 6017 // it to a stack slot. 6018 // TODO: This isn't quite right. We need to handle these according to 6019 // the addressing mode that the constraint wants. Also, this may take 6020 // an additional register for the computation and we don't want that 6021 // either. 6022 6023 // If the operand is a float, integer, or vector constant, spill to a 6024 // constant pool entry to get its address. 6025 const Value *OpVal = OpInfo.CallOperandVal; 6026 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6027 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6028 OpInfo.CallOperand = DAG.getConstantPool( 6029 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 6030 } else { 6031 // Otherwise, create a stack slot and emit a store to it before the 6032 // asm. 6033 Type *Ty = OpVal->getType(); 6034 auto &DL = DAG.getDataLayout(); 6035 uint64_t TySize = DL.getTypeAllocSize(Ty); 6036 unsigned Align = DL.getPrefTypeAlignment(Ty); 6037 MachineFunction &MF = DAG.getMachineFunction(); 6038 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6039 SDValue StackSlot = 6040 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout())); 6041 Chain = DAG.getStore(Chain, getCurSDLoc(), 6042 OpInfo.CallOperand, StackSlot, 6043 MachinePointerInfo::getFixedStack(SSFI), 6044 false, false, 0); 6045 OpInfo.CallOperand = StackSlot; 6046 } 6047 6048 // There is no longer a Value* corresponding to this operand. 6049 OpInfo.CallOperandVal = nullptr; 6050 6051 // It is now an indirect operand. 6052 OpInfo.isIndirect = true; 6053 } 6054 6055 // If this constraint is for a specific register, allocate it before 6056 // anything else. 6057 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6058 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6059 } 6060 6061 // Second pass - Loop over all of the operands, assigning virtual or physregs 6062 // to register class operands. 6063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6065 6066 // C_Register operands have already been allocated, Other/Memory don't need 6067 // to be. 6068 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6069 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6070 } 6071 6072 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6073 std::vector<SDValue> AsmNodeOperands; 6074 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6075 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 6076 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 6077 6078 // If we have a !srcloc metadata node associated with it, we want to attach 6079 // this to the ultimately generated inline asm machineinstr. To do this, we 6080 // pass in the third operand as this (potentially null) inline asm MDNode. 6081 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6082 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6083 6084 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6085 // bits as operand 3. 6086 unsigned ExtraInfo = 0; 6087 if (IA->hasSideEffects()) 6088 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6089 if (IA->isAlignStack()) 6090 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6091 // Set the asm dialect. 6092 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6093 6094 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6095 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6096 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6097 6098 // Compute the constraint code and ConstraintType to use. 6099 TLI.ComputeConstraintToUse(OpInfo, SDValue()); 6100 6101 // Ideally, we would only check against memory constraints. However, the 6102 // meaning of an other constraint can be target-specific and we can't easily 6103 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6104 // for other constriants as well. 6105 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6106 OpInfo.ConstraintType == TargetLowering::C_Other) { 6107 if (OpInfo.Type == InlineAsm::isInput) 6108 ExtraInfo |= InlineAsm::Extra_MayLoad; 6109 else if (OpInfo.Type == InlineAsm::isOutput) 6110 ExtraInfo |= InlineAsm::Extra_MayStore; 6111 else if (OpInfo.Type == InlineAsm::isClobber) 6112 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6113 } 6114 } 6115 6116 AsmNodeOperands.push_back(DAG.getTargetConstant( 6117 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6118 6119 // Loop over all of the inputs, copying the operand values into the 6120 // appropriate registers and processing the output regs. 6121 RegsForValue RetValRegs; 6122 6123 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6124 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6125 6126 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6127 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6128 6129 switch (OpInfo.Type) { 6130 case InlineAsm::isOutput: { 6131 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6132 OpInfo.ConstraintType != TargetLowering::C_Register) { 6133 // Memory output, or 'other' output (e.g. 'X' constraint). 6134 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6135 6136 unsigned ConstraintID = 6137 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6138 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6139 "Failed to convert memory constraint code to constraint id."); 6140 6141 // Add information to the INLINEASM node to know about this output. 6142 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6143 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 6144 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 6145 MVT::i32)); 6146 AsmNodeOperands.push_back(OpInfo.CallOperand); 6147 break; 6148 } 6149 6150 // Otherwise, this is a register or register class output. 6151 6152 // Copy the output from the appropriate register. Find a register that 6153 // we can use. 6154 if (OpInfo.AssignedRegs.Regs.empty()) { 6155 LLVMContext &Ctx = *DAG.getContext(); 6156 Ctx.emitError(CS.getInstruction(), 6157 "couldn't allocate output register for constraint '" + 6158 Twine(OpInfo.ConstraintCode) + "'"); 6159 return; 6160 } 6161 6162 // If this is an indirect operand, store through the pointer after the 6163 // asm. 6164 if (OpInfo.isIndirect) { 6165 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6166 OpInfo.CallOperandVal)); 6167 } else { 6168 // This is the result value of the call. 6169 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6170 // Concatenate this output onto the outputs list. 6171 RetValRegs.append(OpInfo.AssignedRegs); 6172 } 6173 6174 // Add information to the INLINEASM node to know that this register is 6175 // set. 6176 OpInfo.AssignedRegs 6177 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6178 ? InlineAsm::Kind_RegDefEarlyClobber 6179 : InlineAsm::Kind_RegDef, 6180 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 6181 break; 6182 } 6183 case InlineAsm::isInput: { 6184 SDValue InOperandVal = OpInfo.CallOperand; 6185 6186 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6187 // If this is required to match an output register we have already set, 6188 // just use its register. 6189 unsigned OperandNo = OpInfo.getMatchedOperand(); 6190 6191 // Scan until we find the definition we already emitted of this operand. 6192 // When we find it, create a RegsForValue operand. 6193 unsigned CurOp = InlineAsm::Op_FirstOperand; 6194 for (; OperandNo; --OperandNo) { 6195 // Advance to the next operand. 6196 unsigned OpFlag = 6197 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6198 assert((InlineAsm::isRegDefKind(OpFlag) || 6199 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6200 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6201 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6202 } 6203 6204 unsigned OpFlag = 6205 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6206 if (InlineAsm::isRegDefKind(OpFlag) || 6207 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6208 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6209 if (OpInfo.isIndirect) { 6210 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6211 LLVMContext &Ctx = *DAG.getContext(); 6212 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6213 " don't know how to handle tied " 6214 "indirect register inputs"); 6215 return; 6216 } 6217 6218 RegsForValue MatchedRegs; 6219 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6220 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6221 MatchedRegs.RegVTs.push_back(RegVT); 6222 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6223 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6224 i != e; ++i) { 6225 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6226 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6227 else { 6228 LLVMContext &Ctx = *DAG.getContext(); 6229 Ctx.emitError(CS.getInstruction(), 6230 "inline asm error: This value" 6231 " type register class is not natively supported!"); 6232 return; 6233 } 6234 } 6235 SDLoc dl = getCurSDLoc(); 6236 // Use the produced MatchedRegs object to 6237 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6238 Chain, &Flag, CS.getInstruction()); 6239 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6240 true, OpInfo.getMatchedOperand(), dl, 6241 DAG, AsmNodeOperands); 6242 break; 6243 } 6244 6245 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6246 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6247 "Unexpected number of operands"); 6248 // Add information to the INLINEASM node to know about this input. 6249 // See InlineAsm.h isUseOperandTiedToDef. 6250 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 6251 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6252 OpInfo.getMatchedOperand()); 6253 AsmNodeOperands.push_back(DAG.getTargetConstant( 6254 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6255 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6256 break; 6257 } 6258 6259 // Treat indirect 'X' constraint as memory. 6260 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6261 OpInfo.isIndirect) 6262 OpInfo.ConstraintType = TargetLowering::C_Memory; 6263 6264 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6265 std::vector<SDValue> Ops; 6266 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6267 Ops, DAG); 6268 if (Ops.empty()) { 6269 LLVMContext &Ctx = *DAG.getContext(); 6270 Ctx.emitError(CS.getInstruction(), 6271 "invalid operand for inline asm constraint '" + 6272 Twine(OpInfo.ConstraintCode) + "'"); 6273 return; 6274 } 6275 6276 // Add information to the INLINEASM node to know about this input. 6277 unsigned ResOpType = 6278 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6279 AsmNodeOperands.push_back(DAG.getTargetConstant( 6280 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6281 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6282 break; 6283 } 6284 6285 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6286 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6287 assert(InOperandVal.getValueType() == 6288 TLI.getPointerTy(DAG.getDataLayout()) && 6289 "Memory operands expect pointer values"); 6290 6291 unsigned ConstraintID = 6292 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6293 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6294 "Failed to convert memory constraint code to constraint id."); 6295 6296 // Add information to the INLINEASM node to know about this input. 6297 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6298 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 6299 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6300 getCurSDLoc(), 6301 MVT::i32)); 6302 AsmNodeOperands.push_back(InOperandVal); 6303 break; 6304 } 6305 6306 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6307 OpInfo.ConstraintType == TargetLowering::C_Register) && 6308 "Unknown constraint type!"); 6309 6310 // TODO: Support this. 6311 if (OpInfo.isIndirect) { 6312 LLVMContext &Ctx = *DAG.getContext(); 6313 Ctx.emitError(CS.getInstruction(), 6314 "Don't know how to handle indirect register inputs yet " 6315 "for constraint '" + 6316 Twine(OpInfo.ConstraintCode) + "'"); 6317 return; 6318 } 6319 6320 // Copy the input into the appropriate registers. 6321 if (OpInfo.AssignedRegs.Regs.empty()) { 6322 LLVMContext &Ctx = *DAG.getContext(); 6323 Ctx.emitError(CS.getInstruction(), 6324 "couldn't allocate input reg for constraint '" + 6325 Twine(OpInfo.ConstraintCode) + "'"); 6326 return; 6327 } 6328 6329 SDLoc dl = getCurSDLoc(); 6330 6331 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6332 Chain, &Flag, CS.getInstruction()); 6333 6334 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6335 dl, DAG, AsmNodeOperands); 6336 break; 6337 } 6338 case InlineAsm::isClobber: { 6339 // Add the clobbered value to the operand list, so that the register 6340 // allocator is aware that the physreg got clobbered. 6341 if (!OpInfo.AssignedRegs.Regs.empty()) 6342 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6343 false, 0, getCurSDLoc(), DAG, 6344 AsmNodeOperands); 6345 break; 6346 } 6347 } 6348 } 6349 6350 // Finish up input operands. Set the input chain and add the flag last. 6351 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6352 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6353 6354 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6355 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 6356 Flag = Chain.getValue(1); 6357 6358 // If this asm returns a register value, copy the result from that register 6359 // and set it as the value of the call. 6360 if (!RetValRegs.Regs.empty()) { 6361 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6362 Chain, &Flag, CS.getInstruction()); 6363 6364 // FIXME: Why don't we do this for inline asms with MRVs? 6365 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6366 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType()); 6367 6368 // If any of the results of the inline asm is a vector, it may have the 6369 // wrong width/num elts. This can happen for register classes that can 6370 // contain multiple different value types. The preg or vreg allocated may 6371 // not have the same VT as was expected. Convert it to the right type 6372 // with bit_convert. 6373 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6374 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6375 ResultType, Val); 6376 6377 } else if (ResultType != Val.getValueType() && 6378 ResultType.isInteger() && Val.getValueType().isInteger()) { 6379 // If a result value was tied to an input value, the computed result may 6380 // have a wider width than the expected result. Extract the relevant 6381 // portion. 6382 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6383 } 6384 6385 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6386 } 6387 6388 setValue(CS.getInstruction(), Val); 6389 // Don't need to use this as a chain in this case. 6390 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6391 return; 6392 } 6393 6394 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6395 6396 // Process indirect outputs, first output all of the flagged copies out of 6397 // physregs. 6398 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6399 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6400 const Value *Ptr = IndirectStoresToEmit[i].second; 6401 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6402 Chain, &Flag, IA); 6403 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6404 } 6405 6406 // Emit the non-flagged stores from the physregs. 6407 SmallVector<SDValue, 8> OutChains; 6408 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6409 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6410 StoresToEmit[i].first, 6411 getValue(StoresToEmit[i].second), 6412 MachinePointerInfo(StoresToEmit[i].second), 6413 false, false, 0); 6414 OutChains.push_back(Val); 6415 } 6416 6417 if (!OutChains.empty()) 6418 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 6419 6420 DAG.setRoot(Chain); 6421 } 6422 6423 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6424 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6425 MVT::Other, getRoot(), 6426 getValue(I.getArgOperand(0)), 6427 DAG.getSrcValue(I.getArgOperand(0)))); 6428 } 6429 6430 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6431 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6432 const DataLayout &DL = DAG.getDataLayout(); 6433 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()), 6434 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)), 6435 DAG.getSrcValue(I.getOperand(0)), 6436 DL.getABITypeAlignment(I.getType())); 6437 setValue(&I, V); 6438 DAG.setRoot(V.getValue(1)); 6439 } 6440 6441 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6442 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6443 MVT::Other, getRoot(), 6444 getValue(I.getArgOperand(0)), 6445 DAG.getSrcValue(I.getArgOperand(0)))); 6446 } 6447 6448 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6449 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6450 MVT::Other, getRoot(), 6451 getValue(I.getArgOperand(0)), 6452 getValue(I.getArgOperand(1)), 6453 DAG.getSrcValue(I.getArgOperand(0)), 6454 DAG.getSrcValue(I.getArgOperand(1)))); 6455 } 6456 6457 /// \brief Lower an argument list according to the target calling convention. 6458 /// 6459 /// \return A tuple of <return-value, token-chain> 6460 /// 6461 /// This is a helper for lowering intrinsics that follow a target calling 6462 /// convention or require stack pointer adjustment. Only a subset of the 6463 /// intrinsic's operands need to participate in the calling convention. 6464 std::pair<SDValue, SDValue> 6465 SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx, 6466 unsigned NumArgs, SDValue Callee, 6467 Type *ReturnTy, 6468 MachineBasicBlock *LandingPad, 6469 bool IsPatchPoint) { 6470 TargetLowering::ArgListTy Args; 6471 Args.reserve(NumArgs); 6472 6473 // Populate the argument list. 6474 // Attributes for args start at offset 1, after the return attribute. 6475 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6476 ArgI != ArgE; ++ArgI) { 6477 const Value *V = CS->getOperand(ArgI); 6478 6479 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6480 6481 TargetLowering::ArgListEntry Entry; 6482 Entry.Node = getValue(V); 6483 Entry.Ty = V->getType(); 6484 Entry.setAttributes(&CS, AttrI); 6485 Args.push_back(Entry); 6486 } 6487 6488 TargetLowering::CallLoweringInfo CLI(DAG); 6489 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 6490 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs) 6491 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint); 6492 6493 return lowerInvokable(CLI, LandingPad); 6494 } 6495 6496 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6497 /// or patchpoint target node's operand list. 6498 /// 6499 /// Constants are converted to TargetConstants purely as an optimization to 6500 /// avoid constant materialization and register allocation. 6501 /// 6502 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6503 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6504 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6505 /// address materialization and register allocation, but may also be required 6506 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6507 /// alloca in the entry block, then the runtime may assume that the alloca's 6508 /// StackMap location can be read immediately after compilation and that the 6509 /// location is valid at any point during execution (this is similar to the 6510 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6511 /// only available in a register, then the runtime would need to trap when 6512 /// execution reaches the StackMap in order to read the alloca's location. 6513 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 6514 SDLoc DL, SmallVectorImpl<SDValue> &Ops, 6515 SelectionDAGBuilder &Builder) { 6516 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 6517 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 6518 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6519 Ops.push_back( 6520 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 6521 Ops.push_back( 6522 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 6523 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6524 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6525 Ops.push_back(Builder.DAG.getTargetFrameIndex( 6526 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout()))); 6527 } else 6528 Ops.push_back(OpVal); 6529 } 6530 } 6531 6532 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6533 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6534 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6535 // [live variables...]) 6536 6537 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6538 6539 SDValue Chain, InFlag, Callee, NullPtr; 6540 SmallVector<SDValue, 32> Ops; 6541 6542 SDLoc DL = getCurSDLoc(); 6543 Callee = getValue(CI.getCalledValue()); 6544 NullPtr = DAG.getIntPtrConstant(0, DL, true); 6545 6546 // The stackmap intrinsic only records the live variables (the arguemnts 6547 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 6548 // intrinsic, this won't be lowered to a function call. This means we don't 6549 // have to worry about calling conventions and target specific lowering code. 6550 // Instead we perform the call lowering right here. 6551 // 6552 // chain, flag = CALLSEQ_START(chain, 0) 6553 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 6554 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 6555 // 6556 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 6557 InFlag = Chain.getValue(1); 6558 6559 // Add the <id> and <numBytes> constants. 6560 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 6561 Ops.push_back(DAG.getTargetConstant( 6562 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 6563 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 6564 Ops.push_back(DAG.getTargetConstant( 6565 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 6566 MVT::i32)); 6567 6568 // Push live variables for the stack map. 6569 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 6570 6571 // We are not pushing any register mask info here on the operands list, 6572 // because the stackmap doesn't clobber anything. 6573 6574 // Push the chain and the glue flag. 6575 Ops.push_back(Chain); 6576 Ops.push_back(InFlag); 6577 6578 // Create the STACKMAP node. 6579 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6580 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 6581 Chain = SDValue(SM, 0); 6582 InFlag = Chain.getValue(1); 6583 6584 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 6585 6586 // Stackmaps don't generate values, so nothing goes into the NodeMap. 6587 6588 // Set the root to the target-lowered call chain. 6589 DAG.setRoot(Chain); 6590 6591 // Inform the Frame Information that we have a stackmap in this function. 6592 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 6593 } 6594 6595 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 6596 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 6597 MachineBasicBlock *LandingPad) { 6598 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 6599 // i32 <numBytes>, 6600 // i8* <target>, 6601 // i32 <numArgs>, 6602 // [Args...], 6603 // [live variables...]) 6604 6605 CallingConv::ID CC = CS.getCallingConv(); 6606 bool IsAnyRegCC = CC == CallingConv::AnyReg; 6607 bool HasDef = !CS->getType()->isVoidTy(); 6608 SDLoc dl = getCurSDLoc(); 6609 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 6610 6611 // Handle immediate and symbolic callees. 6612 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 6613 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 6614 /*isTarget=*/true); 6615 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 6616 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 6617 SDLoc(SymbolicCallee), 6618 SymbolicCallee->getValueType(0)); 6619 6620 // Get the real number of arguments participating in the call <numArgs> 6621 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 6622 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 6623 6624 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 6625 // Intrinsics include all meta-operands up to but not including CC. 6626 unsigned NumMetaOpers = PatchPointOpers::CCPos; 6627 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 6628 "Not enough arguments provided to the patchpoint intrinsic"); 6629 6630 // For AnyRegCC the arguments are lowered later on manually. 6631 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 6632 Type *ReturnTy = 6633 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 6634 std::pair<SDValue, SDValue> Result = 6635 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, 6636 LandingPad, true); 6637 6638 SDNode *CallEnd = Result.second.getNode(); 6639 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 6640 CallEnd = CallEnd->getOperand(0).getNode(); 6641 6642 /// Get a call instruction from the call sequence chain. 6643 /// Tail calls are not allowed. 6644 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 6645 "Expected a callseq node."); 6646 SDNode *Call = CallEnd->getOperand(0).getNode(); 6647 bool HasGlue = Call->getGluedNode(); 6648 6649 // Replace the target specific call node with the patchable intrinsic. 6650 SmallVector<SDValue, 8> Ops; 6651 6652 // Add the <id> and <numBytes> constants. 6653 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 6654 Ops.push_back(DAG.getTargetConstant( 6655 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 6656 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 6657 Ops.push_back(DAG.getTargetConstant( 6658 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 6659 MVT::i32)); 6660 6661 // Add the callee. 6662 Ops.push_back(Callee); 6663 6664 // Adjust <numArgs> to account for any arguments that have been passed on the 6665 // stack instead. 6666 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 6667 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 6668 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 6669 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 6670 6671 // Add the calling convention 6672 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 6673 6674 // Add the arguments we omitted previously. The register allocator should 6675 // place these in any free register. 6676 if (IsAnyRegCC) 6677 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 6678 Ops.push_back(getValue(CS.getArgument(i))); 6679 6680 // Push the arguments from the call instruction up to the register mask. 6681 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 6682 Ops.append(Call->op_begin() + 2, e); 6683 6684 // Push live variables for the stack map. 6685 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 6686 6687 // Push the register mask info. 6688 if (HasGlue) 6689 Ops.push_back(*(Call->op_end()-2)); 6690 else 6691 Ops.push_back(*(Call->op_end()-1)); 6692 6693 // Push the chain (this is originally the first operand of the call, but 6694 // becomes now the last or second to last operand). 6695 Ops.push_back(*(Call->op_begin())); 6696 6697 // Push the glue flag (last operand). 6698 if (HasGlue) 6699 Ops.push_back(*(Call->op_end()-1)); 6700 6701 SDVTList NodeTys; 6702 if (IsAnyRegCC && HasDef) { 6703 // Create the return types based on the intrinsic definition 6704 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6705 SmallVector<EVT, 3> ValueVTs; 6706 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 6707 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 6708 6709 // There is always a chain and a glue type at the end 6710 ValueVTs.push_back(MVT::Other); 6711 ValueVTs.push_back(MVT::Glue); 6712 NodeTys = DAG.getVTList(ValueVTs); 6713 } else 6714 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6715 6716 // Replace the target specific call node with a PATCHPOINT node. 6717 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 6718 dl, NodeTys, Ops); 6719 6720 // Update the NodeMap. 6721 if (HasDef) { 6722 if (IsAnyRegCC) 6723 setValue(CS.getInstruction(), SDValue(MN, 0)); 6724 else 6725 setValue(CS.getInstruction(), Result.first); 6726 } 6727 6728 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 6729 // call sequence. Furthermore the location of the chain and glue can change 6730 // when the AnyReg calling convention is used and the intrinsic returns a 6731 // value. 6732 if (IsAnyRegCC && HasDef) { 6733 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 6734 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 6735 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 6736 } else 6737 DAG.ReplaceAllUsesWith(Call, MN); 6738 DAG.DeleteNode(Call); 6739 6740 // Inform the Frame Information that we have a patchpoint in this function. 6741 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 6742 } 6743 6744 /// Returns an AttributeSet representing the attributes applied to the return 6745 /// value of the given call. 6746 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 6747 SmallVector<Attribute::AttrKind, 2> Attrs; 6748 if (CLI.RetSExt) 6749 Attrs.push_back(Attribute::SExt); 6750 if (CLI.RetZExt) 6751 Attrs.push_back(Attribute::ZExt); 6752 if (CLI.IsInReg) 6753 Attrs.push_back(Attribute::InReg); 6754 6755 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 6756 Attrs); 6757 } 6758 6759 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 6760 /// implementation, which just calls LowerCall. 6761 /// FIXME: When all targets are 6762 /// migrated to using LowerCall, this hook should be integrated into SDISel. 6763 std::pair<SDValue, SDValue> 6764 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 6765 // Handle the incoming return values from the call. 6766 CLI.Ins.clear(); 6767 Type *OrigRetTy = CLI.RetTy; 6768 SmallVector<EVT, 4> RetTys; 6769 SmallVector<uint64_t, 4> Offsets; 6770 auto &DL = CLI.DAG.getDataLayout(); 6771 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 6772 6773 SmallVector<ISD::OutputArg, 4> Outs; 6774 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 6775 6776 bool CanLowerReturn = 6777 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 6778 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 6779 6780 SDValue DemoteStackSlot; 6781 int DemoteStackIdx = -100; 6782 if (!CanLowerReturn) { 6783 // FIXME: equivalent assert? 6784 // assert(!CS.hasInAllocaArgument() && 6785 // "sret demotion is incompatible with inalloca"); 6786 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 6787 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 6788 MachineFunction &MF = CLI.DAG.getMachineFunction(); 6789 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6790 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 6791 6792 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL)); 6793 ArgListEntry Entry; 6794 Entry.Node = DemoteStackSlot; 6795 Entry.Ty = StackSlotPtrType; 6796 Entry.isSExt = false; 6797 Entry.isZExt = false; 6798 Entry.isInReg = false; 6799 Entry.isSRet = true; 6800 Entry.isNest = false; 6801 Entry.isByVal = false; 6802 Entry.isReturned = false; 6803 Entry.Alignment = Align; 6804 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 6805 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 6806 6807 // sret demotion isn't compatible with tail-calls, since the sret argument 6808 // points into the callers stack frame. 6809 CLI.IsTailCall = false; 6810 } else { 6811 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 6812 EVT VT = RetTys[I]; 6813 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 6814 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 6815 for (unsigned i = 0; i != NumRegs; ++i) { 6816 ISD::InputArg MyFlags; 6817 MyFlags.VT = RegisterVT; 6818 MyFlags.ArgVT = VT; 6819 MyFlags.Used = CLI.IsReturnValueUsed; 6820 if (CLI.RetSExt) 6821 MyFlags.Flags.setSExt(); 6822 if (CLI.RetZExt) 6823 MyFlags.Flags.setZExt(); 6824 if (CLI.IsInReg) 6825 MyFlags.Flags.setInReg(); 6826 CLI.Ins.push_back(MyFlags); 6827 } 6828 } 6829 } 6830 6831 // Handle all of the outgoing arguments. 6832 CLI.Outs.clear(); 6833 CLI.OutVals.clear(); 6834 ArgListTy &Args = CLI.getArgs(); 6835 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 6836 SmallVector<EVT, 4> ValueVTs; 6837 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 6838 Type *FinalType = Args[i].Ty; 6839 if (Args[i].isByVal) 6840 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 6841 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 6842 FinalType, CLI.CallConv, CLI.IsVarArg); 6843 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 6844 ++Value) { 6845 EVT VT = ValueVTs[Value]; 6846 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 6847 SDValue Op = SDValue(Args[i].Node.getNode(), 6848 Args[i].Node.getResNo() + Value); 6849 ISD::ArgFlagsTy Flags; 6850 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 6851 6852 if (Args[i].isZExt) 6853 Flags.setZExt(); 6854 if (Args[i].isSExt) 6855 Flags.setSExt(); 6856 if (Args[i].isInReg) 6857 Flags.setInReg(); 6858 if (Args[i].isSRet) 6859 Flags.setSRet(); 6860 if (Args[i].isByVal) 6861 Flags.setByVal(); 6862 if (Args[i].isInAlloca) { 6863 Flags.setInAlloca(); 6864 // Set the byval flag for CCAssignFn callbacks that don't know about 6865 // inalloca. This way we can know how many bytes we should've allocated 6866 // and how many bytes a callee cleanup function will pop. If we port 6867 // inalloca to more targets, we'll have to add custom inalloca handling 6868 // in the various CC lowering callbacks. 6869 Flags.setByVal(); 6870 } 6871 if (Args[i].isByVal || Args[i].isInAlloca) { 6872 PointerType *Ty = cast<PointerType>(Args[i].Ty); 6873 Type *ElementTy = Ty->getElementType(); 6874 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 6875 // For ByVal, alignment should come from FE. BE will guess if this 6876 // info is not there but there are cases it cannot get right. 6877 unsigned FrameAlign; 6878 if (Args[i].Alignment) 6879 FrameAlign = Args[i].Alignment; 6880 else 6881 FrameAlign = getByValTypeAlignment(ElementTy, DL); 6882 Flags.setByValAlign(FrameAlign); 6883 } 6884 if (Args[i].isNest) 6885 Flags.setNest(); 6886 if (NeedsRegBlock) 6887 Flags.setInConsecutiveRegs(); 6888 Flags.setOrigAlign(OriginalAlignment); 6889 6890 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 6891 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 6892 SmallVector<SDValue, 4> Parts(NumParts); 6893 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 6894 6895 if (Args[i].isSExt) 6896 ExtendKind = ISD::SIGN_EXTEND; 6897 else if (Args[i].isZExt) 6898 ExtendKind = ISD::ZERO_EXTEND; 6899 6900 // Conservatively only handle 'returned' on non-vectors for now 6901 if (Args[i].isReturned && !Op.getValueType().isVector()) { 6902 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 6903 "unexpected use of 'returned'"); 6904 // Before passing 'returned' to the target lowering code, ensure that 6905 // either the register MVT and the actual EVT are the same size or that 6906 // the return value and argument are extended in the same way; in these 6907 // cases it's safe to pass the argument register value unchanged as the 6908 // return register value (although it's at the target's option whether 6909 // to do so) 6910 // TODO: allow code generation to take advantage of partially preserved 6911 // registers rather than clobbering the entire register when the 6912 // parameter extension method is not compatible with the return 6913 // extension method 6914 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 6915 (ExtendKind != ISD::ANY_EXTEND && 6916 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 6917 Flags.setReturned(); 6918 } 6919 6920 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 6921 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 6922 6923 for (unsigned j = 0; j != NumParts; ++j) { 6924 // if it isn't first piece, alignment must be 1 6925 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 6926 i < CLI.NumFixedArgs, 6927 i, j*Parts[j].getValueType().getStoreSize()); 6928 if (NumParts > 1 && j == 0) 6929 MyFlags.Flags.setSplit(); 6930 else if (j != 0) 6931 MyFlags.Flags.setOrigAlign(1); 6932 6933 CLI.Outs.push_back(MyFlags); 6934 CLI.OutVals.push_back(Parts[j]); 6935 } 6936 6937 if (NeedsRegBlock && Value == NumValues - 1) 6938 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 6939 } 6940 } 6941 6942 SmallVector<SDValue, 4> InVals; 6943 CLI.Chain = LowerCall(CLI, InVals); 6944 6945 // Verify that the target's LowerCall behaved as expected. 6946 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 6947 "LowerCall didn't return a valid chain!"); 6948 assert((!CLI.IsTailCall || InVals.empty()) && 6949 "LowerCall emitted a return value for a tail call!"); 6950 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 6951 "LowerCall didn't emit the correct number of values!"); 6952 6953 // For a tail call, the return value is merely live-out and there aren't 6954 // any nodes in the DAG representing it. Return a special value to 6955 // indicate that a tail call has been emitted and no more Instructions 6956 // should be processed in the current block. 6957 if (CLI.IsTailCall) { 6958 CLI.DAG.setRoot(CLI.Chain); 6959 return std::make_pair(SDValue(), SDValue()); 6960 } 6961 6962 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 6963 assert(InVals[i].getNode() && 6964 "LowerCall emitted a null value!"); 6965 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 6966 "LowerCall emitted a value with the wrong type!"); 6967 }); 6968 6969 SmallVector<SDValue, 4> ReturnValues; 6970 if (!CanLowerReturn) { 6971 // The instruction result is the result of loading from the 6972 // hidden sret parameter. 6973 SmallVector<EVT, 1> PVTs; 6974 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 6975 6976 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 6977 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 6978 EVT PtrVT = PVTs[0]; 6979 6980 unsigned NumValues = RetTys.size(); 6981 ReturnValues.resize(NumValues); 6982 SmallVector<SDValue, 4> Chains(NumValues); 6983 6984 for (unsigned i = 0; i < NumValues; ++i) { 6985 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 6986 CLI.DAG.getConstant(Offsets[i], CLI.DL, 6987 PtrVT)); 6988 SDValue L = CLI.DAG.getLoad( 6989 RetTys[i], CLI.DL, CLI.Chain, Add, 6990 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false, 6991 false, false, 1); 6992 ReturnValues[i] = L; 6993 Chains[i] = L.getValue(1); 6994 } 6995 6996 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 6997 } else { 6998 // Collect the legal value parts into potentially illegal values 6999 // that correspond to the original function's return values. 7000 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7001 if (CLI.RetSExt) 7002 AssertOp = ISD::AssertSext; 7003 else if (CLI.RetZExt) 7004 AssertOp = ISD::AssertZext; 7005 unsigned CurReg = 0; 7006 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7007 EVT VT = RetTys[I]; 7008 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7009 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7010 7011 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7012 NumRegs, RegisterVT, VT, nullptr, 7013 AssertOp)); 7014 CurReg += NumRegs; 7015 } 7016 7017 // For a function returning void, there is no return value. We can't create 7018 // such a node, so we just return a null return value in that case. In 7019 // that case, nothing will actually look at the value. 7020 if (ReturnValues.empty()) 7021 return std::make_pair(SDValue(), CLI.Chain); 7022 } 7023 7024 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7025 CLI.DAG.getVTList(RetTys), ReturnValues); 7026 return std::make_pair(Res, CLI.Chain); 7027 } 7028 7029 void TargetLowering::LowerOperationWrapper(SDNode *N, 7030 SmallVectorImpl<SDValue> &Results, 7031 SelectionDAG &DAG) const { 7032 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 7033 if (Res.getNode()) 7034 Results.push_back(Res); 7035 } 7036 7037 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7038 llvm_unreachable("LowerOperation not implemented for this target!"); 7039 } 7040 7041 void 7042 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7043 SDValue Op = getNonRegisterValue(V); 7044 assert((Op.getOpcode() != ISD::CopyFromReg || 7045 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7046 "Copy from a reg to the same reg!"); 7047 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7048 7049 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7050 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 7051 V->getType()); 7052 SDValue Chain = DAG.getEntryNode(); 7053 7054 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7055 FuncInfo.PreferredExtendType.end()) 7056 ? ISD::ANY_EXTEND 7057 : FuncInfo.PreferredExtendType[V]; 7058 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7059 PendingExports.push_back(Chain); 7060 } 7061 7062 #include "llvm/CodeGen/SelectionDAGISel.h" 7063 7064 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7065 /// entry block, return true. This includes arguments used by switches, since 7066 /// the switch may expand into multiple basic blocks. 7067 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7068 // With FastISel active, we may be splitting blocks, so force creation 7069 // of virtual registers for all non-dead arguments. 7070 if (FastISel) 7071 return A->use_empty(); 7072 7073 const BasicBlock *Entry = A->getParent()->begin(); 7074 for (const User *U : A->users()) 7075 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 7076 return false; // Use not in entry block. 7077 7078 return true; 7079 } 7080 7081 void SelectionDAGISel::LowerArguments(const Function &F) { 7082 SelectionDAG &DAG = SDB->DAG; 7083 SDLoc dl = SDB->getCurSDLoc(); 7084 const DataLayout &DL = DAG.getDataLayout(); 7085 SmallVector<ISD::InputArg, 16> Ins; 7086 7087 if (!FuncInfo->CanLowerReturn) { 7088 // Put in an sret pointer parameter before all the other parameters. 7089 SmallVector<EVT, 1> ValueVTs; 7090 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7091 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7092 7093 // NOTE: Assuming that a pointer will never break down to more than one VT 7094 // or one register. 7095 ISD::ArgFlagsTy Flags; 7096 Flags.setSRet(); 7097 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7098 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 7099 ISD::InputArg::NoArgIndex, 0); 7100 Ins.push_back(RetArg); 7101 } 7102 7103 // Set up the incoming argument description vector. 7104 unsigned Idx = 1; 7105 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7106 I != E; ++I, ++Idx) { 7107 SmallVector<EVT, 4> ValueVTs; 7108 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7109 bool isArgValueUsed = !I->use_empty(); 7110 unsigned PartBase = 0; 7111 Type *FinalType = I->getType(); 7112 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7113 FinalType = cast<PointerType>(FinalType)->getElementType(); 7114 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7115 FinalType, F.getCallingConv(), F.isVarArg()); 7116 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7117 Value != NumValues; ++Value) { 7118 EVT VT = ValueVTs[Value]; 7119 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7120 ISD::ArgFlagsTy Flags; 7121 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7122 7123 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7124 Flags.setZExt(); 7125 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7126 Flags.setSExt(); 7127 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7128 Flags.setInReg(); 7129 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7130 Flags.setSRet(); 7131 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7132 Flags.setByVal(); 7133 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7134 Flags.setInAlloca(); 7135 // Set the byval flag for CCAssignFn callbacks that don't know about 7136 // inalloca. This way we can know how many bytes we should've allocated 7137 // and how many bytes a callee cleanup function will pop. If we port 7138 // inalloca to more targets, we'll have to add custom inalloca handling 7139 // in the various CC lowering callbacks. 7140 Flags.setByVal(); 7141 } 7142 if (Flags.isByVal() || Flags.isInAlloca()) { 7143 PointerType *Ty = cast<PointerType>(I->getType()); 7144 Type *ElementTy = Ty->getElementType(); 7145 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7146 // For ByVal, alignment should be passed from FE. BE will guess if 7147 // this info is not there but there are cases it cannot get right. 7148 unsigned FrameAlign; 7149 if (F.getParamAlignment(Idx)) 7150 FrameAlign = F.getParamAlignment(Idx); 7151 else 7152 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 7153 Flags.setByValAlign(FrameAlign); 7154 } 7155 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7156 Flags.setNest(); 7157 if (NeedsRegBlock) 7158 Flags.setInConsecutiveRegs(); 7159 Flags.setOrigAlign(OriginalAlignment); 7160 7161 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7162 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7163 for (unsigned i = 0; i != NumRegs; ++i) { 7164 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7165 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7166 if (NumRegs > 1 && i == 0) 7167 MyFlags.Flags.setSplit(); 7168 // if it isn't first piece, alignment must be 1 7169 else if (i > 0) 7170 MyFlags.Flags.setOrigAlign(1); 7171 Ins.push_back(MyFlags); 7172 } 7173 if (NeedsRegBlock && Value == NumValues - 1) 7174 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 7175 PartBase += VT.getStoreSize(); 7176 } 7177 } 7178 7179 // Call the target to set up the argument values. 7180 SmallVector<SDValue, 8> InVals; 7181 SDValue NewRoot = TLI->LowerFormalArguments( 7182 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 7183 7184 // Verify that the target's LowerFormalArguments behaved as expected. 7185 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7186 "LowerFormalArguments didn't return a valid chain!"); 7187 assert(InVals.size() == Ins.size() && 7188 "LowerFormalArguments didn't emit the correct number of values!"); 7189 DEBUG({ 7190 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7191 assert(InVals[i].getNode() && 7192 "LowerFormalArguments emitted a null value!"); 7193 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7194 "LowerFormalArguments emitted a value with the wrong type!"); 7195 } 7196 }); 7197 7198 // Update the DAG with the new chain value resulting from argument lowering. 7199 DAG.setRoot(NewRoot); 7200 7201 // Set up the argument values. 7202 unsigned i = 0; 7203 Idx = 1; 7204 if (!FuncInfo->CanLowerReturn) { 7205 // Create a virtual register for the sret pointer, and put in a copy 7206 // from the sret argument into it. 7207 SmallVector<EVT, 1> ValueVTs; 7208 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7209 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7210 MVT VT = ValueVTs[0].getSimpleVT(); 7211 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7212 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7213 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7214 RegVT, VT, nullptr, AssertOp); 7215 7216 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7217 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7218 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7219 FuncInfo->DemoteRegister = SRetReg; 7220 NewRoot = 7221 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 7222 DAG.setRoot(NewRoot); 7223 7224 // i indexes lowered arguments. Bump it past the hidden sret argument. 7225 // Idx indexes LLVM arguments. Don't touch it. 7226 ++i; 7227 } 7228 7229 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7230 ++I, ++Idx) { 7231 SmallVector<SDValue, 4> ArgValues; 7232 SmallVector<EVT, 4> ValueVTs; 7233 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7234 unsigned NumValues = ValueVTs.size(); 7235 7236 // If this argument is unused then remember its value. It is used to generate 7237 // debugging information. 7238 if (I->use_empty() && NumValues) { 7239 SDB->setUnusedArgValue(I, InVals[i]); 7240 7241 // Also remember any frame index for use in FastISel. 7242 if (FrameIndexSDNode *FI = 7243 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7244 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7245 } 7246 7247 for (unsigned Val = 0; Val != NumValues; ++Val) { 7248 EVT VT = ValueVTs[Val]; 7249 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7250 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7251 7252 if (!I->use_empty()) { 7253 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7254 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7255 AssertOp = ISD::AssertSext; 7256 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7257 AssertOp = ISD::AssertZext; 7258 7259 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7260 NumParts, PartVT, VT, 7261 nullptr, AssertOp)); 7262 } 7263 7264 i += NumParts; 7265 } 7266 7267 // We don't need to do anything else for unused arguments. 7268 if (ArgValues.empty()) 7269 continue; 7270 7271 // Note down frame index. 7272 if (FrameIndexSDNode *FI = 7273 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7274 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7275 7276 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 7277 SDB->getCurSDLoc()); 7278 7279 SDB->setValue(I, Res); 7280 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7281 if (LoadSDNode *LNode = 7282 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7283 if (FrameIndexSDNode *FI = 7284 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7285 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7286 } 7287 7288 // If this argument is live outside of the entry block, insert a copy from 7289 // wherever we got it to the vreg that other BB's will reference it as. 7290 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7291 // If we can, though, try to skip creating an unnecessary vreg. 7292 // FIXME: This isn't very clean... it would be nice to make this more 7293 // general. It's also subtly incompatible with the hacks FastISel 7294 // uses with vregs. 7295 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7296 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7297 FuncInfo->ValueMap[I] = Reg; 7298 continue; 7299 } 7300 } 7301 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) { 7302 FuncInfo->InitializeRegForValue(I); 7303 SDB->CopyToExportRegsIfNeeded(I); 7304 } 7305 } 7306 7307 assert(i == InVals.size() && "Argument register count mismatch!"); 7308 7309 // Finally, if the target has anything special to do, allow it to do so. 7310 EmitFunctionEntryCode(); 7311 } 7312 7313 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7314 /// ensure constants are generated when needed. Remember the virtual registers 7315 /// that need to be added to the Machine PHI nodes as input. We cannot just 7316 /// directly add them, because expansion might result in multiple MBB's for one 7317 /// BB. As such, the start of the BB might correspond to a different MBB than 7318 /// the end. 7319 /// 7320 void 7321 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7322 const TerminatorInst *TI = LLVMBB->getTerminator(); 7323 7324 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7325 7326 // Check PHI nodes in successors that expect a value to be available from this 7327 // block. 7328 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7329 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7330 if (!isa<PHINode>(SuccBB->begin())) continue; 7331 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7332 7333 // If this terminator has multiple identical successors (common for 7334 // switches), only handle each succ once. 7335 if (!SuccsHandled.insert(SuccMBB).second) 7336 continue; 7337 7338 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7339 7340 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7341 // nodes and Machine PHI nodes, but the incoming operands have not been 7342 // emitted yet. 7343 for (BasicBlock::const_iterator I = SuccBB->begin(); 7344 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7345 // Ignore dead phi's. 7346 if (PN->use_empty()) continue; 7347 7348 // Skip empty types 7349 if (PN->getType()->isEmptyTy()) 7350 continue; 7351 7352 unsigned Reg; 7353 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7354 7355 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7356 unsigned &RegOut = ConstantsOut[C]; 7357 if (RegOut == 0) { 7358 RegOut = FuncInfo.CreateRegs(C->getType()); 7359 CopyValueToVirtualRegister(C, RegOut); 7360 } 7361 Reg = RegOut; 7362 } else { 7363 DenseMap<const Value *, unsigned>::iterator I = 7364 FuncInfo.ValueMap.find(PHIOp); 7365 if (I != FuncInfo.ValueMap.end()) 7366 Reg = I->second; 7367 else { 7368 assert(isa<AllocaInst>(PHIOp) && 7369 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7370 "Didn't codegen value into a register!??"); 7371 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7372 CopyValueToVirtualRegister(PHIOp, Reg); 7373 } 7374 } 7375 7376 // Remember that this register needs to added to the machine PHI node as 7377 // the input for this MBB. 7378 SmallVector<EVT, 4> ValueVTs; 7379 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7380 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs); 7381 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7382 EVT VT = ValueVTs[vti]; 7383 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 7384 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7385 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7386 Reg += NumRegisters; 7387 } 7388 } 7389 } 7390 7391 ConstantsOut.clear(); 7392 } 7393 7394 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7395 /// is 0. 7396 MachineBasicBlock * 7397 SelectionDAGBuilder::StackProtectorDescriptor:: 7398 AddSuccessorMBB(const BasicBlock *BB, 7399 MachineBasicBlock *ParentMBB, 7400 bool IsLikely, 7401 MachineBasicBlock *SuccMBB) { 7402 // If SuccBB has not been created yet, create it. 7403 if (!SuccMBB) { 7404 MachineFunction *MF = ParentMBB->getParent(); 7405 MachineFunction::iterator BBI = ParentMBB; 7406 SuccMBB = MF->CreateMachineBasicBlock(BB); 7407 MF->insert(++BBI, SuccMBB); 7408 } 7409 // Add it as a successor of ParentMBB. 7410 ParentMBB->addSuccessor( 7411 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely)); 7412 return SuccMBB; 7413 } 7414 7415 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 7416 MachineFunction::iterator I = MBB; 7417 if (++I == FuncInfo.MF->end()) 7418 return nullptr; 7419 return I; 7420 } 7421 7422 /// During lowering new call nodes can be created (such as memset, etc.). 7423 /// Those will become new roots of the current DAG, but complications arise 7424 /// when they are tail calls. In such cases, the call lowering will update 7425 /// the root, but the builder still needs to know that a tail call has been 7426 /// lowered in order to avoid generating an additional return. 7427 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 7428 // If the node is null, we do have a tail call. 7429 if (MaybeTC.getNode() != nullptr) 7430 DAG.setRoot(MaybeTC); 7431 else 7432 HasTailCall = true; 7433 } 7434 7435 bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters, 7436 unsigned *TotalCases, unsigned First, 7437 unsigned Last) { 7438 assert(Last >= First); 7439 assert(TotalCases[Last] >= TotalCases[First]); 7440 7441 APInt LowCase = Clusters[First].Low->getValue(); 7442 APInt HighCase = Clusters[Last].High->getValue(); 7443 assert(LowCase.getBitWidth() == HighCase.getBitWidth()); 7444 7445 // FIXME: A range of consecutive cases has 100% density, but only requires one 7446 // comparison to lower. We should discriminate against such consecutive ranges 7447 // in jump tables. 7448 7449 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100); 7450 uint64_t Range = Diff + 1; 7451 7452 uint64_t NumCases = 7453 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]); 7454 7455 assert(NumCases < UINT64_MAX / 100); 7456 assert(Range >= NumCases); 7457 7458 return NumCases * 100 >= Range * MinJumpTableDensity; 7459 } 7460 7461 static inline bool areJTsAllowed(const TargetLowering &TLI) { 7462 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 7463 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 7464 } 7465 7466 bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters, 7467 unsigned First, unsigned Last, 7468 const SwitchInst *SI, 7469 MachineBasicBlock *DefaultMBB, 7470 CaseCluster &JTCluster) { 7471 assert(First <= Last); 7472 7473 uint32_t Weight = 0; 7474 unsigned NumCmps = 0; 7475 std::vector<MachineBasicBlock*> Table; 7476 DenseMap<MachineBasicBlock*, uint32_t> JTWeights; 7477 for (unsigned I = First; I <= Last; ++I) { 7478 assert(Clusters[I].Kind == CC_Range); 7479 Weight += Clusters[I].Weight; 7480 assert(Weight >= Clusters[I].Weight && "Weight overflow!"); 7481 APInt Low = Clusters[I].Low->getValue(); 7482 APInt High = Clusters[I].High->getValue(); 7483 NumCmps += (Low == High) ? 1 : 2; 7484 if (I != First) { 7485 // Fill the gap between this and the previous cluster. 7486 APInt PreviousHigh = Clusters[I - 1].High->getValue(); 7487 assert(PreviousHigh.slt(Low)); 7488 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1; 7489 for (uint64_t J = 0; J < Gap; J++) 7490 Table.push_back(DefaultMBB); 7491 } 7492 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1; 7493 for (uint64_t J = 0; J < ClusterSize; ++J) 7494 Table.push_back(Clusters[I].MBB); 7495 JTWeights[Clusters[I].MBB] += Clusters[I].Weight; 7496 } 7497 7498 unsigned NumDests = JTWeights.size(); 7499 if (isSuitableForBitTests(NumDests, NumCmps, 7500 Clusters[First].Low->getValue(), 7501 Clusters[Last].High->getValue())) { 7502 // Clusters[First..Last] should be lowered as bit tests instead. 7503 return false; 7504 } 7505 7506 // Create the MBB that will load from and jump through the table. 7507 // Note: We create it here, but it's not inserted into the function yet. 7508 MachineFunction *CurMF = FuncInfo.MF; 7509 MachineBasicBlock *JumpTableMBB = 7510 CurMF->CreateMachineBasicBlock(SI->getParent()); 7511 7512 // Add successors. Note: use table order for determinism. 7513 SmallPtrSet<MachineBasicBlock *, 8> Done; 7514 for (MachineBasicBlock *Succ : Table) { 7515 if (Done.count(Succ)) 7516 continue; 7517 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]); 7518 Done.insert(Succ); 7519 } 7520 7521 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7522 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding()) 7523 ->createJumpTableIndex(Table); 7524 7525 // Set up the jump table info. 7526 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr); 7527 JumpTableHeader JTH(Clusters[First].Low->getValue(), 7528 Clusters[Last].High->getValue(), SI->getCondition(), 7529 nullptr, false); 7530 JTCases.emplace_back(std::move(JTH), std::move(JT)); 7531 7532 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High, 7533 JTCases.size() - 1, Weight); 7534 return true; 7535 } 7536 7537 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters, 7538 const SwitchInst *SI, 7539 MachineBasicBlock *DefaultMBB) { 7540 #ifndef NDEBUG 7541 // Clusters must be non-empty, sorted, and only contain Range clusters. 7542 assert(!Clusters.empty()); 7543 for (CaseCluster &C : Clusters) 7544 assert(C.Kind == CC_Range); 7545 for (unsigned i = 1, e = Clusters.size(); i < e; ++i) 7546 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue())); 7547 #endif 7548 7549 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7550 if (!areJTsAllowed(TLI)) 7551 return; 7552 7553 const int64_t N = Clusters.size(); 7554 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries(); 7555 7556 // TotalCases[i]: Total nbr of cases in Clusters[0..i]. 7557 SmallVector<unsigned, 8> TotalCases(N); 7558 7559 for (unsigned i = 0; i < N; ++i) { 7560 APInt Hi = Clusters[i].High->getValue(); 7561 APInt Lo = Clusters[i].Low->getValue(); 7562 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1; 7563 if (i != 0) 7564 TotalCases[i] += TotalCases[i - 1]; 7565 } 7566 7567 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) { 7568 // Cheap case: the whole range might be suitable for jump table. 7569 CaseCluster JTCluster; 7570 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) { 7571 Clusters[0] = JTCluster; 7572 Clusters.resize(1); 7573 return; 7574 } 7575 } 7576 7577 // The algorithm below is not suitable for -O0. 7578 if (TM.getOptLevel() == CodeGenOpt::None) 7579 return; 7580 7581 // Split Clusters into minimum number of dense partitions. The algorithm uses 7582 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code 7583 // for the Case Statement'" (1994), but builds the MinPartitions array in 7584 // reverse order to make it easier to reconstruct the partitions in ascending 7585 // order. In the choice between two optimal partitionings, it picks the one 7586 // which yields more jump tables. 7587 7588 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7589 SmallVector<unsigned, 8> MinPartitions(N); 7590 // LastElement[i] is the last element of the partition starting at i. 7591 SmallVector<unsigned, 8> LastElement(N); 7592 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1]. 7593 SmallVector<unsigned, 8> NumTables(N); 7594 7595 // Base case: There is only one way to partition Clusters[N-1]. 7596 MinPartitions[N - 1] = 1; 7597 LastElement[N - 1] = N - 1; 7598 assert(MinJumpTableSize > 1); 7599 NumTables[N - 1] = 0; 7600 7601 // Note: loop indexes are signed to avoid underflow. 7602 for (int64_t i = N - 2; i >= 0; i--) { 7603 // Find optimal partitioning of Clusters[i..N-1]. 7604 // Baseline: Put Clusters[i] into a partition on its own. 7605 MinPartitions[i] = MinPartitions[i + 1] + 1; 7606 LastElement[i] = i; 7607 NumTables[i] = NumTables[i + 1]; 7608 7609 // Search for a solution that results in fewer partitions. 7610 for (int64_t j = N - 1; j > i; j--) { 7611 // Try building a partition from Clusters[i..j]. 7612 if (isDense(Clusters, &TotalCases[0], i, j)) { 7613 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7614 bool IsTable = j - i + 1 >= MinJumpTableSize; 7615 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]); 7616 7617 // If this j leads to fewer partitions, or same number of partitions 7618 // with more lookup tables, it is a better partitioning. 7619 if (NumPartitions < MinPartitions[i] || 7620 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) { 7621 MinPartitions[i] = NumPartitions; 7622 LastElement[i] = j; 7623 NumTables[i] = Tables; 7624 } 7625 } 7626 } 7627 } 7628 7629 // Iterate over the partitions, replacing some with jump tables in-place. 7630 unsigned DstIndex = 0; 7631 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7632 Last = LastElement[First]; 7633 assert(Last >= First); 7634 assert(DstIndex <= First); 7635 unsigned NumClusters = Last - First + 1; 7636 7637 CaseCluster JTCluster; 7638 if (NumClusters >= MinJumpTableSize && 7639 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) { 7640 Clusters[DstIndex++] = JTCluster; 7641 } else { 7642 for (unsigned I = First; I <= Last; ++I) 7643 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I])); 7644 } 7645 } 7646 Clusters.resize(DstIndex); 7647 } 7648 7649 bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) { 7650 // FIXME: Using the pointer type doesn't seem ideal. 7651 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits(); 7652 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1; 7653 return Range <= BW; 7654 } 7655 7656 bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests, 7657 unsigned NumCmps, 7658 const APInt &Low, 7659 const APInt &High) { 7660 // FIXME: I don't think NumCmps is the correct metric: a single case and a 7661 // range of cases both require only one branch to lower. Just looking at the 7662 // number of clusters and destinations should be enough to decide whether to 7663 // build bit tests. 7664 7665 // To lower a range with bit tests, the range must fit the bitwidth of a 7666 // machine word. 7667 if (!rangeFitsInWord(Low, High)) 7668 return false; 7669 7670 // Decide whether it's profitable to lower this range with bit tests. Each 7671 // destination requires a bit test and branch, and there is an overall range 7672 // check branch. For a small number of clusters, separate comparisons might be 7673 // cheaper, and for many destinations, splitting the range might be better. 7674 return (NumDests == 1 && NumCmps >= 3) || 7675 (NumDests == 2 && NumCmps >= 5) || 7676 (NumDests == 3 && NumCmps >= 6); 7677 } 7678 7679 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters, 7680 unsigned First, unsigned Last, 7681 const SwitchInst *SI, 7682 CaseCluster &BTCluster) { 7683 assert(First <= Last); 7684 if (First == Last) 7685 return false; 7686 7687 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7688 unsigned NumCmps = 0; 7689 for (int64_t I = First; I <= Last; ++I) { 7690 assert(Clusters[I].Kind == CC_Range); 7691 Dests.set(Clusters[I].MBB->getNumber()); 7692 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2; 7693 } 7694 unsigned NumDests = Dests.count(); 7695 7696 APInt Low = Clusters[First].Low->getValue(); 7697 APInt High = Clusters[Last].High->getValue(); 7698 assert(Low.slt(High)); 7699 7700 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High)) 7701 return false; 7702 7703 APInt LowBound; 7704 APInt CmpRange; 7705 7706 const int BitWidth = DAG.getTargetLoweringInfo() 7707 .getPointerTy(DAG.getDataLayout()) 7708 .getSizeInBits(); 7709 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!"); 7710 7711 if (Low.isNonNegative() && High.slt(BitWidth)) { 7712 // Optimize the case where all the case values fit in a 7713 // word without having to subtract minValue. In this case, 7714 // we can optimize away the subtraction. 7715 LowBound = APInt::getNullValue(Low.getBitWidth()); 7716 CmpRange = High; 7717 } else { 7718 LowBound = Low; 7719 CmpRange = High - Low; 7720 } 7721 7722 CaseBitsVector CBV; 7723 uint32_t TotalWeight = 0; 7724 for (unsigned i = First; i <= Last; ++i) { 7725 // Find the CaseBits for this destination. 7726 unsigned j; 7727 for (j = 0; j < CBV.size(); ++j) 7728 if (CBV[j].BB == Clusters[i].MBB) 7729 break; 7730 if (j == CBV.size()) 7731 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0)); 7732 CaseBits *CB = &CBV[j]; 7733 7734 // Update Mask, Bits and ExtraWeight. 7735 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue(); 7736 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue(); 7737 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!"); 7738 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo; 7739 CB->Bits += Hi - Lo + 1; 7740 CB->ExtraWeight += Clusters[i].Weight; 7741 TotalWeight += Clusters[i].Weight; 7742 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!"); 7743 } 7744 7745 BitTestInfo BTI; 7746 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) { 7747 // Sort by weight first, number of bits second. 7748 if (a.ExtraWeight != b.ExtraWeight) 7749 return a.ExtraWeight > b.ExtraWeight; 7750 return a.Bits > b.Bits; 7751 }); 7752 7753 for (auto &CB : CBV) { 7754 MachineBasicBlock *BitTestBB = 7755 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent()); 7756 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight)); 7757 } 7758 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange), 7759 SI->getCondition(), -1U, MVT::Other, false, nullptr, 7760 nullptr, std::move(BTI)); 7761 7762 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High, 7763 BitTestCases.size() - 1, TotalWeight); 7764 return true; 7765 } 7766 7767 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters, 7768 const SwitchInst *SI) { 7769 // Partition Clusters into as few subsets as possible, where each subset has a 7770 // range that fits in a machine word and has <= 3 unique destinations. 7771 7772 #ifndef NDEBUG 7773 // Clusters must be sorted and contain Range or JumpTable clusters. 7774 assert(!Clusters.empty()); 7775 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable); 7776 for (const CaseCluster &C : Clusters) 7777 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable); 7778 for (unsigned i = 1; i < Clusters.size(); ++i) 7779 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue())); 7780 #endif 7781 7782 // The algorithm below is not suitable for -O0. 7783 if (TM.getOptLevel() == CodeGenOpt::None) 7784 return; 7785 7786 // If target does not have legal shift left, do not emit bit tests at all. 7787 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7788 EVT PTy = TLI.getPointerTy(DAG.getDataLayout()); 7789 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 7790 return; 7791 7792 int BitWidth = PTy.getSizeInBits(); 7793 const int64_t N = Clusters.size(); 7794 7795 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7796 SmallVector<unsigned, 8> MinPartitions(N); 7797 // LastElement[i] is the last element of the partition starting at i. 7798 SmallVector<unsigned, 8> LastElement(N); 7799 7800 // FIXME: This might not be the best algorithm for finding bit test clusters. 7801 7802 // Base case: There is only one way to partition Clusters[N-1]. 7803 MinPartitions[N - 1] = 1; 7804 LastElement[N - 1] = N - 1; 7805 7806 // Note: loop indexes are signed to avoid underflow. 7807 for (int64_t i = N - 2; i >= 0; --i) { 7808 // Find optimal partitioning of Clusters[i..N-1]. 7809 // Baseline: Put Clusters[i] into a partition on its own. 7810 MinPartitions[i] = MinPartitions[i + 1] + 1; 7811 LastElement[i] = i; 7812 7813 // Search for a solution that results in fewer partitions. 7814 // Note: the search is limited by BitWidth, reducing time complexity. 7815 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) { 7816 // Try building a partition from Clusters[i..j]. 7817 7818 // Check the range. 7819 if (!rangeFitsInWord(Clusters[i].Low->getValue(), 7820 Clusters[j].High->getValue())) 7821 continue; 7822 7823 // Check nbr of destinations and cluster types. 7824 // FIXME: This works, but doesn't seem very efficient. 7825 bool RangesOnly = true; 7826 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7827 for (int64_t k = i; k <= j; k++) { 7828 if (Clusters[k].Kind != CC_Range) { 7829 RangesOnly = false; 7830 break; 7831 } 7832 Dests.set(Clusters[k].MBB->getNumber()); 7833 } 7834 if (!RangesOnly || Dests.count() > 3) 7835 break; 7836 7837 // Check if it's a better partition. 7838 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7839 if (NumPartitions < MinPartitions[i]) { 7840 // Found a better partition. 7841 MinPartitions[i] = NumPartitions; 7842 LastElement[i] = j; 7843 } 7844 } 7845 } 7846 7847 // Iterate over the partitions, replacing with bit-test clusters in-place. 7848 unsigned DstIndex = 0; 7849 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7850 Last = LastElement[First]; 7851 assert(First <= Last); 7852 assert(DstIndex <= First); 7853 7854 CaseCluster BitTestCluster; 7855 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) { 7856 Clusters[DstIndex++] = BitTestCluster; 7857 } else { 7858 size_t NumClusters = Last - First + 1; 7859 std::memmove(&Clusters[DstIndex], &Clusters[First], 7860 sizeof(Clusters[0]) * NumClusters); 7861 DstIndex += NumClusters; 7862 } 7863 } 7864 Clusters.resize(DstIndex); 7865 } 7866 7867 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 7868 MachineBasicBlock *SwitchMBB, 7869 MachineBasicBlock *DefaultMBB) { 7870 MachineFunction *CurMF = FuncInfo.MF; 7871 MachineBasicBlock *NextMBB = nullptr; 7872 MachineFunction::iterator BBI = W.MBB; 7873 if (++BBI != FuncInfo.MF->end()) 7874 NextMBB = BBI; 7875 7876 unsigned Size = W.LastCluster - W.FirstCluster + 1; 7877 7878 BranchProbabilityInfo *BPI = FuncInfo.BPI; 7879 7880 if (Size == 2 && W.MBB == SwitchMBB) { 7881 // If any two of the cases has the same destination, and if one value 7882 // is the same as the other, but has one bit unset that the other has set, 7883 // use bit manipulation to do two compares at once. For example: 7884 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 7885 // TODO: This could be extended to merge any 2 cases in switches with 3 7886 // cases. 7887 // TODO: Handle cases where W.CaseBB != SwitchBB. 7888 CaseCluster &Small = *W.FirstCluster; 7889 CaseCluster &Big = *W.LastCluster; 7890 7891 if (Small.Low == Small.High && Big.Low == Big.High && 7892 Small.MBB == Big.MBB) { 7893 const APInt &SmallValue = Small.Low->getValue(); 7894 const APInt &BigValue = Big.Low->getValue(); 7895 7896 // Check that there is only one bit different. 7897 APInt CommonBit = BigValue ^ SmallValue; 7898 if (CommonBit.isPowerOf2()) { 7899 SDValue CondLHS = getValue(Cond); 7900 EVT VT = CondLHS.getValueType(); 7901 SDLoc DL = getCurSDLoc(); 7902 7903 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 7904 DAG.getConstant(CommonBit, DL, VT)); 7905 SDValue Cond = DAG.getSetCC( 7906 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 7907 ISD::SETEQ); 7908 7909 // Update successor info. 7910 // Both Small and Big will jump to Small.BB, so we sum up the weights. 7911 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight); 7912 addSuccessorWithWeight( 7913 SwitchMBB, DefaultMBB, 7914 // The default destination is the first successor in IR. 7915 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0) 7916 : 0); 7917 7918 // Insert the true branch. 7919 SDValue BrCond = 7920 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 7921 DAG.getBasicBlock(Small.MBB)); 7922 // Insert the false branch. 7923 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 7924 DAG.getBasicBlock(DefaultMBB)); 7925 7926 DAG.setRoot(BrCond); 7927 return; 7928 } 7929 } 7930 } 7931 7932 if (TM.getOptLevel() != CodeGenOpt::None) { 7933 // Order cases by weight so the most likely case will be checked first. 7934 std::sort(W.FirstCluster, W.LastCluster + 1, 7935 [](const CaseCluster &a, const CaseCluster &b) { 7936 return a.Weight > b.Weight; 7937 }); 7938 7939 // Rearrange the case blocks so that the last one falls through if possible 7940 // without without changing the order of weights. 7941 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 7942 --I; 7943 if (I->Weight > W.LastCluster->Weight) 7944 break; 7945 if (I->Kind == CC_Range && I->MBB == NextMBB) { 7946 std::swap(*I, *W.LastCluster); 7947 break; 7948 } 7949 } 7950 } 7951 7952 // Compute total weight. 7953 uint32_t UnhandledWeights = 0; 7954 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) { 7955 UnhandledWeights += I->Weight; 7956 assert(UnhandledWeights >= I->Weight && "Weight overflow!"); 7957 } 7958 7959 MachineBasicBlock *CurMBB = W.MBB; 7960 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 7961 MachineBasicBlock *Fallthrough; 7962 if (I == W.LastCluster) { 7963 // For the last cluster, fall through to the default destination. 7964 Fallthrough = DefaultMBB; 7965 } else { 7966 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 7967 CurMF->insert(BBI, Fallthrough); 7968 // Put Cond in a virtual register to make it available from the new blocks. 7969 ExportFromCurrentBlock(Cond); 7970 } 7971 7972 switch (I->Kind) { 7973 case CC_JumpTable: { 7974 // FIXME: Optimize away range check based on pivot comparisons. 7975 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first; 7976 JumpTable *JT = &JTCases[I->JTCasesIndex].second; 7977 7978 // The jump block hasn't been inserted yet; insert it here. 7979 MachineBasicBlock *JumpMBB = JT->MBB; 7980 CurMF->insert(BBI, JumpMBB); 7981 addSuccessorWithWeight(CurMBB, Fallthrough); 7982 addSuccessorWithWeight(CurMBB, JumpMBB); 7983 7984 // The jump table header will be inserted in our current block, do the 7985 // range check, and fall through to our fallthrough block. 7986 JTH->HeaderBB = CurMBB; 7987 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 7988 7989 // If we're in the right place, emit the jump table header right now. 7990 if (CurMBB == SwitchMBB) { 7991 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 7992 JTH->Emitted = true; 7993 } 7994 break; 7995 } 7996 case CC_BitTests: { 7997 // FIXME: Optimize away range check based on pivot comparisons. 7998 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex]; 7999 8000 // The bit test blocks haven't been inserted yet; insert them here. 8001 for (BitTestCase &BTC : BTB->Cases) 8002 CurMF->insert(BBI, BTC.ThisBB); 8003 8004 // Fill in fields of the BitTestBlock. 8005 BTB->Parent = CurMBB; 8006 BTB->Default = Fallthrough; 8007 8008 // If we're in the right place, emit the bit test header header right now. 8009 if (CurMBB ==SwitchMBB) { 8010 visitBitTestHeader(*BTB, SwitchMBB); 8011 BTB->Emitted = true; 8012 } 8013 break; 8014 } 8015 case CC_Range: { 8016 const Value *RHS, *LHS, *MHS; 8017 ISD::CondCode CC; 8018 if (I->Low == I->High) { 8019 // Check Cond == I->Low. 8020 CC = ISD::SETEQ; 8021 LHS = Cond; 8022 RHS=I->Low; 8023 MHS = nullptr; 8024 } else { 8025 // Check I->Low <= Cond <= I->High. 8026 CC = ISD::SETLE; 8027 LHS = I->Low; 8028 MHS = Cond; 8029 RHS = I->High; 8030 } 8031 8032 // The false weight is the sum of all unhandled cases. 8033 UnhandledWeights -= I->Weight; 8034 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight, 8035 UnhandledWeights); 8036 8037 if (CurMBB == SwitchMBB) 8038 visitSwitchCase(CB, SwitchMBB); 8039 else 8040 SwitchCases.push_back(CB); 8041 8042 break; 8043 } 8044 } 8045 CurMBB = Fallthrough; 8046 } 8047 } 8048 8049 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 8050 CaseClusterIt First, 8051 CaseClusterIt Last) { 8052 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 8053 if (X.Weight != CC.Weight) 8054 return X.Weight > CC.Weight; 8055 8056 // Ties are broken by comparing the case value. 8057 return X.Low->getValue().slt(CC.Low->getValue()); 8058 }); 8059 } 8060 8061 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 8062 const SwitchWorkListItem &W, 8063 Value *Cond, 8064 MachineBasicBlock *SwitchMBB) { 8065 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 8066 "Clusters not sorted?"); 8067 8068 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 8069 8070 // Balance the tree based on branch weights to create a near-optimal (in terms 8071 // of search time given key frequency) binary search tree. See e.g. Kurt 8072 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 8073 CaseClusterIt LastLeft = W.FirstCluster; 8074 CaseClusterIt FirstRight = W.LastCluster; 8075 uint32_t LeftWeight = LastLeft->Weight; 8076 uint32_t RightWeight = FirstRight->Weight; 8077 8078 // Move LastLeft and FirstRight towards each other from opposite directions to 8079 // find a partitioning of the clusters which balances the weight on both 8080 // sides. If LeftWeight and RightWeight are equal, alternate which side is 8081 // taken to ensure 0-weight nodes are distributed evenly. 8082 unsigned I = 0; 8083 while (LastLeft + 1 < FirstRight) { 8084 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1))) 8085 LeftWeight += (++LastLeft)->Weight; 8086 else 8087 RightWeight += (--FirstRight)->Weight; 8088 I++; 8089 } 8090 8091 for (;;) { 8092 // Our binary search tree differs from a typical BST in that ours can have up 8093 // to three values in each leaf. The pivot selection above doesn't take that 8094 // into account, which means the tree might require more nodes and be less 8095 // efficient. We compensate for this here. 8096 8097 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 8098 unsigned NumRight = W.LastCluster - FirstRight + 1; 8099 8100 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 8101 // If one side has less than 3 clusters, and the other has more than 3, 8102 // consider taking a cluster from the other side. 8103 8104 if (NumLeft < NumRight) { 8105 // Consider moving the first cluster on the right to the left side. 8106 CaseCluster &CC = *FirstRight; 8107 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8108 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8109 if (LeftSideRank <= RightSideRank) { 8110 // Moving the cluster to the left does not demote it. 8111 ++LastLeft; 8112 ++FirstRight; 8113 continue; 8114 } 8115 } else { 8116 assert(NumRight < NumLeft); 8117 // Consider moving the last element on the left to the right side. 8118 CaseCluster &CC = *LastLeft; 8119 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8120 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8121 if (RightSideRank <= LeftSideRank) { 8122 // Moving the cluster to the right does not demot it. 8123 --LastLeft; 8124 --FirstRight; 8125 continue; 8126 } 8127 } 8128 } 8129 break; 8130 } 8131 8132 assert(LastLeft + 1 == FirstRight); 8133 assert(LastLeft >= W.FirstCluster); 8134 assert(FirstRight <= W.LastCluster); 8135 8136 // Use the first element on the right as pivot since we will make less-than 8137 // comparisons against it. 8138 CaseClusterIt PivotCluster = FirstRight; 8139 assert(PivotCluster > W.FirstCluster); 8140 assert(PivotCluster <= W.LastCluster); 8141 8142 CaseClusterIt FirstLeft = W.FirstCluster; 8143 CaseClusterIt LastRight = W.LastCluster; 8144 8145 const ConstantInt *Pivot = PivotCluster->Low; 8146 8147 // New blocks will be inserted immediately after the current one. 8148 MachineFunction::iterator BBI = W.MBB; 8149 ++BBI; 8150 8151 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 8152 // we can branch to its destination directly if it's squeezed exactly in 8153 // between the known lower bound and Pivot - 1. 8154 MachineBasicBlock *LeftMBB; 8155 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 8156 FirstLeft->Low == W.GE && 8157 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 8158 LeftMBB = FirstLeft->MBB; 8159 } else { 8160 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8161 FuncInfo.MF->insert(BBI, LeftMBB); 8162 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot}); 8163 // Put Cond in a virtual register to make it available from the new blocks. 8164 ExportFromCurrentBlock(Cond); 8165 } 8166 8167 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 8168 // single cluster, RHS.Low == Pivot, and we can branch to its destination 8169 // directly if RHS.High equals the current upper bound. 8170 MachineBasicBlock *RightMBB; 8171 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 8172 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 8173 RightMBB = FirstRight->MBB; 8174 } else { 8175 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8176 FuncInfo.MF->insert(BBI, RightMBB); 8177 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT}); 8178 // Put Cond in a virtual register to make it available from the new blocks. 8179 ExportFromCurrentBlock(Cond); 8180 } 8181 8182 // Create the CaseBlock record that will be used to lower the branch. 8183 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 8184 LeftWeight, RightWeight); 8185 8186 if (W.MBB == SwitchMBB) 8187 visitSwitchCase(CB, SwitchMBB); 8188 else 8189 SwitchCases.push_back(CB); 8190 } 8191 8192 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 8193 // Extract cases from the switch. 8194 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8195 CaseClusterVector Clusters; 8196 Clusters.reserve(SI.getNumCases()); 8197 for (auto I : SI.cases()) { 8198 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 8199 const ConstantInt *CaseVal = I.getCaseValue(); 8200 uint32_t Weight = 8201 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0; 8202 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight)); 8203 } 8204 8205 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 8206 8207 // Cluster adjacent cases with the same destination. We do this at all 8208 // optimization levels because it's cheap to do and will make codegen faster 8209 // if there are many clusters. 8210 sortAndRangeify(Clusters); 8211 8212 if (TM.getOptLevel() != CodeGenOpt::None) { 8213 // Replace an unreachable default with the most popular destination. 8214 // FIXME: Exploit unreachable default more aggressively. 8215 bool UnreachableDefault = 8216 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()); 8217 if (UnreachableDefault && !Clusters.empty()) { 8218 DenseMap<const BasicBlock *, unsigned> Popularity; 8219 unsigned MaxPop = 0; 8220 const BasicBlock *MaxBB = nullptr; 8221 for (auto I : SI.cases()) { 8222 const BasicBlock *BB = I.getCaseSuccessor(); 8223 if (++Popularity[BB] > MaxPop) { 8224 MaxPop = Popularity[BB]; 8225 MaxBB = BB; 8226 } 8227 } 8228 // Set new default. 8229 assert(MaxPop > 0 && MaxBB); 8230 DefaultMBB = FuncInfo.MBBMap[MaxBB]; 8231 8232 // Remove cases that were pointing to the destination that is now the 8233 // default. 8234 CaseClusterVector New; 8235 New.reserve(Clusters.size()); 8236 for (CaseCluster &CC : Clusters) { 8237 if (CC.MBB != DefaultMBB) 8238 New.push_back(CC); 8239 } 8240 Clusters = std::move(New); 8241 } 8242 } 8243 8244 // If there is only the default destination, jump there directly. 8245 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 8246 if (Clusters.empty()) { 8247 SwitchMBB->addSuccessor(DefaultMBB); 8248 if (DefaultMBB != NextBlock(SwitchMBB)) { 8249 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 8250 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 8251 } 8252 return; 8253 } 8254 8255 findJumpTables(Clusters, &SI, DefaultMBB); 8256 findBitTestClusters(Clusters, &SI); 8257 8258 DEBUG({ 8259 dbgs() << "Case clusters: "; 8260 for (const CaseCluster &C : Clusters) { 8261 if (C.Kind == CC_JumpTable) dbgs() << "JT:"; 8262 if (C.Kind == CC_BitTests) dbgs() << "BT:"; 8263 8264 C.Low->getValue().print(dbgs(), true); 8265 if (C.Low != C.High) { 8266 dbgs() << '-'; 8267 C.High->getValue().print(dbgs(), true); 8268 } 8269 dbgs() << ' '; 8270 } 8271 dbgs() << '\n'; 8272 }); 8273 8274 assert(!Clusters.empty()); 8275 SwitchWorkList WorkList; 8276 CaseClusterIt First = Clusters.begin(); 8277 CaseClusterIt Last = Clusters.end() - 1; 8278 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr}); 8279 8280 while (!WorkList.empty()) { 8281 SwitchWorkListItem W = WorkList.back(); 8282 WorkList.pop_back(); 8283 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 8284 8285 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) { 8286 // For optimized builds, lower large range as a balanced binary tree. 8287 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 8288 continue; 8289 } 8290 8291 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 8292 } 8293 } 8294