1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "SelectionDAGBuilder.h" 15 #include "SDNodeDbgValue.h" 16 #include "llvm/ADT/BitVector.h" 17 #include "llvm/ADT/Optional.h" 18 #include "llvm/ADT/SmallSet.h" 19 #include "llvm/ADT/Statistic.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/BranchProbabilityInfo.h" 22 #include "llvm/Analysis/ConstantFolding.h" 23 #include "llvm/Analysis/TargetLibraryInfo.h" 24 #include "llvm/Analysis/ValueTracking.h" 25 #include "llvm/Analysis/VectorUtils.h" 26 #include "llvm/CodeGen/FastISel.h" 27 #include "llvm/CodeGen/FunctionLoweringInfo.h" 28 #include "llvm/CodeGen/GCMetadata.h" 29 #include "llvm/CodeGen/GCStrategy.h" 30 #include "llvm/CodeGen/MachineFrameInfo.h" 31 #include "llvm/CodeGen/MachineFunction.h" 32 #include "llvm/CodeGen/MachineInstrBuilder.h" 33 #include "llvm/CodeGen/MachineJumpTableInfo.h" 34 #include "llvm/CodeGen/MachineModuleInfo.h" 35 #include "llvm/CodeGen/MachineRegisterInfo.h" 36 #include "llvm/CodeGen/SelectionDAG.h" 37 #include "llvm/CodeGen/StackMaps.h" 38 #include "llvm/CodeGen/WinEHFuncInfo.h" 39 #include "llvm/IR/CallingConv.h" 40 #include "llvm/IR/Constants.h" 41 #include "llvm/IR/DataLayout.h" 42 #include "llvm/IR/DebugInfo.h" 43 #include "llvm/IR/DerivedTypes.h" 44 #include "llvm/IR/Function.h" 45 #include "llvm/IR/GlobalVariable.h" 46 #include "llvm/IR/InlineAsm.h" 47 #include "llvm/IR/Instructions.h" 48 #include "llvm/IR/IntrinsicInst.h" 49 #include "llvm/IR/Intrinsics.h" 50 #include "llvm/IR/LLVMContext.h" 51 #include "llvm/IR/Module.h" 52 #include "llvm/IR/Statepoint.h" 53 #include "llvm/MC/MCSymbol.h" 54 #include "llvm/Support/CommandLine.h" 55 #include "llvm/Support/Debug.h" 56 #include "llvm/Support/ErrorHandling.h" 57 #include "llvm/Support/MathExtras.h" 58 #include "llvm/Support/raw_ostream.h" 59 #include "llvm/Target/TargetFrameLowering.h" 60 #include "llvm/Target/TargetInstrInfo.h" 61 #include "llvm/Target/TargetIntrinsicInfo.h" 62 #include "llvm/Target/TargetLowering.h" 63 #include "llvm/Target/TargetOptions.h" 64 #include "llvm/Target/TargetSelectionDAGInfo.h" 65 #include "llvm/Target/TargetSubtargetInfo.h" 66 #include <algorithm> 67 using namespace llvm; 68 69 #define DEBUG_TYPE "isel" 70 71 /// LimitFloatPrecision - Generate low-precision inline sequences for 72 /// some float libcalls (6, 8 or 12 bits). 73 static unsigned LimitFloatPrecision; 74 75 static cl::opt<unsigned, true> 76 LimitFPPrecision("limit-float-precision", 77 cl::desc("Generate low-precision inline sequences " 78 "for some float libcalls"), 79 cl::location(LimitFloatPrecision), 80 cl::init(0)); 81 82 static cl::opt<bool> 83 EnableFMFInDAG("enable-fmf-dag", cl::init(true), cl::Hidden, 84 cl::desc("Enable fast-math-flags for DAG nodes")); 85 86 // Limit the width of DAG chains. This is important in general to prevent 87 // DAG-based analysis from blowing up. For example, alias analysis and 88 // load clustering may not complete in reasonable time. It is difficult to 89 // recognize and avoid this situation within each individual analysis, and 90 // future analyses are likely to have the same behavior. Limiting DAG width is 91 // the safe approach and will be especially important with global DAGs. 92 // 93 // MaxParallelChains default is arbitrarily high to avoid affecting 94 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 95 // sequence over this should have been converted to llvm.memcpy by the 96 // frontend. It easy to induce this behavior with .ll code such as: 97 // %buffer = alloca [4096 x i8] 98 // %data = load [4096 x i8]* %argPtr 99 // store [4096 x i8] %data, [4096 x i8]* %buffer 100 static const unsigned MaxParallelChains = 64; 101 102 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 103 const SDValue *Parts, unsigned NumParts, 104 MVT PartVT, EVT ValueVT, const Value *V); 105 106 /// getCopyFromParts - Create a value that contains the specified legal parts 107 /// combined into the value they represent. If the parts combine to a type 108 /// larger then ValueVT then AssertOp can be used to specify whether the extra 109 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 110 /// (ISD::AssertSext). 111 static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL, 112 const SDValue *Parts, 113 unsigned NumParts, MVT PartVT, EVT ValueVT, 114 const Value *V, 115 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 116 if (ValueVT.isVector()) 117 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, 118 PartVT, ValueVT, V); 119 120 assert(NumParts > 0 && "No parts to assemble!"); 121 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 122 SDValue Val = Parts[0]; 123 124 if (NumParts > 1) { 125 // Assemble the value from multiple parts. 126 if (ValueVT.isInteger()) { 127 unsigned PartBits = PartVT.getSizeInBits(); 128 unsigned ValueBits = ValueVT.getSizeInBits(); 129 130 // Assemble the power of 2 part. 131 unsigned RoundParts = NumParts & (NumParts - 1) ? 132 1 << Log2_32(NumParts) : NumParts; 133 unsigned RoundBits = PartBits * RoundParts; 134 EVT RoundVT = RoundBits == ValueBits ? 135 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 136 SDValue Lo, Hi; 137 138 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 139 140 if (RoundParts > 2) { 141 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 142 PartVT, HalfVT, V); 143 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 144 RoundParts / 2, PartVT, HalfVT, V); 145 } else { 146 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 147 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 148 } 149 150 if (DAG.getDataLayout().isBigEndian()) 151 std::swap(Lo, Hi); 152 153 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 154 155 if (RoundParts < NumParts) { 156 // Assemble the trailing non-power-of-2 part. 157 unsigned OddParts = NumParts - RoundParts; 158 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 159 Hi = getCopyFromParts(DAG, DL, 160 Parts + RoundParts, OddParts, PartVT, OddVT, V); 161 162 // Combine the round and odd parts. 163 Lo = Val; 164 if (DAG.getDataLayout().isBigEndian()) 165 std::swap(Lo, Hi); 166 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 167 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 168 Hi = 169 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 170 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL, 171 TLI.getPointerTy(DAG.getDataLayout()))); 172 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 173 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 174 } 175 } else if (PartVT.isFloatingPoint()) { 176 // FP split into multiple FP parts (for ppcf128) 177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 178 "Unexpected split"); 179 SDValue Lo, Hi; 180 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 181 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 182 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 183 std::swap(Lo, Hi); 184 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 185 } else { 186 // FP split into integer parts (soft fp) 187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 188 !PartVT.isVector() && "Unexpected split"); 189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 190 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V); 191 } 192 } 193 194 // There is now one part, held in Val. Correct it to match ValueVT. 195 EVT PartEVT = Val.getValueType(); 196 197 if (PartEVT == ValueVT) 198 return Val; 199 200 if (PartEVT.isInteger() && ValueVT.isInteger()) { 201 if (ValueVT.bitsLT(PartEVT)) { 202 // For a truncate, see if we have any information to 203 // indicate whether the truncated bits will always be 204 // zero or sign-extension. 205 if (AssertOp != ISD::DELETED_NODE) 206 Val = DAG.getNode(AssertOp, DL, PartEVT, Val, 207 DAG.getValueType(ValueVT)); 208 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 209 } 210 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 211 } 212 213 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 214 // FP_ROUND's are always exact here. 215 if (ValueVT.bitsLT(Val.getValueType())) 216 return DAG.getNode( 217 ISD::FP_ROUND, DL, ValueVT, Val, 218 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 219 220 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 221 } 222 223 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 224 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 225 226 llvm_unreachable("Unknown mismatch!"); 227 } 228 229 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 230 const Twine &ErrMsg) { 231 const Instruction *I = dyn_cast_or_null<Instruction>(V); 232 if (!V) 233 return Ctx.emitError(ErrMsg); 234 235 const char *AsmError = ", possible invalid constraint for vector type"; 236 if (const CallInst *CI = dyn_cast<CallInst>(I)) 237 if (isa<InlineAsm>(CI->getCalledValue())) 238 return Ctx.emitError(I, ErrMsg + AsmError); 239 240 return Ctx.emitError(I, ErrMsg); 241 } 242 243 /// getCopyFromPartsVector - Create a value that contains the specified legal 244 /// parts combined into the value they represent. If the parts combine to a 245 /// type larger then ValueVT then AssertOp can be used to specify whether the 246 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 247 /// ValueVT (ISD::AssertSext). 248 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL, 249 const SDValue *Parts, unsigned NumParts, 250 MVT PartVT, EVT ValueVT, const Value *V) { 251 assert(ValueVT.isVector() && "Not a vector value"); 252 assert(NumParts > 0 && "No parts to assemble!"); 253 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 254 SDValue Val = Parts[0]; 255 256 // Handle a multi-element vector. 257 if (NumParts > 1) { 258 EVT IntermediateVT; 259 MVT RegisterVT; 260 unsigned NumIntermediates; 261 unsigned NumRegs = 262 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 263 NumIntermediates, RegisterVT); 264 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 265 NumParts = NumRegs; // Silence a compiler warning. 266 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 267 assert(RegisterVT.getSizeInBits() == 268 Parts[0].getSimpleValueType().getSizeInBits() && 269 "Part type sizes don't match!"); 270 271 // Assemble the parts into intermediate operands. 272 SmallVector<SDValue, 8> Ops(NumIntermediates); 273 if (NumIntermediates == NumParts) { 274 // If the register was not expanded, truncate or copy the value, 275 // as appropriate. 276 for (unsigned i = 0; i != NumParts; ++i) 277 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 278 PartVT, IntermediateVT, V); 279 } else if (NumParts > 0) { 280 // If the intermediate type was expanded, build the intermediate 281 // operands from the parts. 282 assert(NumParts % NumIntermediates == 0 && 283 "Must expand into a divisible number of parts!"); 284 unsigned Factor = NumParts / NumIntermediates; 285 for (unsigned i = 0; i != NumIntermediates; ++i) 286 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 287 PartVT, IntermediateVT, V); 288 } 289 290 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 291 // intermediate operands. 292 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 293 : ISD::BUILD_VECTOR, 294 DL, ValueVT, Ops); 295 } 296 297 // There is now one part, held in Val. Correct it to match ValueVT. 298 EVT PartEVT = Val.getValueType(); 299 300 if (PartEVT == ValueVT) 301 return Val; 302 303 if (PartEVT.isVector()) { 304 // If the element type of the source/dest vectors are the same, but the 305 // parts vector has more elements than the value vector, then we have a 306 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 307 // elements we want. 308 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 309 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 310 "Cannot narrow, it would be a lossy transformation"); 311 return DAG.getNode( 312 ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 313 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 314 } 315 316 // Vector/Vector bitcast. 317 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 318 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 319 320 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 321 "Cannot handle this kind of promotion"); 322 // Promoted vector extract 323 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 324 325 } 326 327 // Trivial bitcast if the types are the same size and the destination 328 // vector type is legal. 329 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 330 TLI.isTypeLegal(ValueVT)) 331 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 332 333 // Handle cases such as i8 -> <1 x i1> 334 if (ValueVT.getVectorNumElements() != 1) { 335 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 336 "non-trivial scalar-to-vector conversion"); 337 return DAG.getUNDEF(ValueVT); 338 } 339 340 if (ValueVT.getVectorNumElements() == 1 && 341 ValueVT.getVectorElementType() != PartEVT) 342 Val = DAG.getAnyExtOrTrunc(Val, DL, ValueVT.getScalarType()); 343 344 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 345 } 346 347 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl, 348 SDValue Val, SDValue *Parts, unsigned NumParts, 349 MVT PartVT, const Value *V); 350 351 /// getCopyToParts - Create a series of nodes that contain the specified value 352 /// split into legal parts. If the parts contain more bits than Val, then, for 353 /// integers, ExtendKind can be used to specify how to generate the extra bits. 354 static void getCopyToParts(SelectionDAG &DAG, SDLoc DL, 355 SDValue Val, SDValue *Parts, unsigned NumParts, 356 MVT PartVT, const Value *V, 357 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 358 EVT ValueVT = Val.getValueType(); 359 360 // Handle the vector case separately. 361 if (ValueVT.isVector()) 362 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V); 363 364 unsigned PartBits = PartVT.getSizeInBits(); 365 unsigned OrigNumParts = NumParts; 366 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 367 "Copying to an illegal type!"); 368 369 if (NumParts == 0) 370 return; 371 372 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 373 EVT PartEVT = PartVT; 374 if (PartEVT == ValueVT) { 375 assert(NumParts == 1 && "No-op copy with multiple parts!"); 376 Parts[0] = Val; 377 return; 378 } 379 380 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 381 // If the parts cover more bits than the value has, promote the value. 382 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 383 assert(NumParts == 1 && "Do not know what to promote to!"); 384 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 385 } else { 386 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 387 ValueVT.isInteger() && 388 "Unknown mismatch!"); 389 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 390 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 391 if (PartVT == MVT::x86mmx) 392 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 393 } 394 } else if (PartBits == ValueVT.getSizeInBits()) { 395 // Different types of the same size. 396 assert(NumParts == 1 && PartEVT != ValueVT); 397 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 398 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 399 // If the parts cover less bits than value has, truncate the value. 400 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 401 ValueVT.isInteger() && 402 "Unknown mismatch!"); 403 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 404 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 405 if (PartVT == MVT::x86mmx) 406 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 407 } 408 409 // The value may have changed - recompute ValueVT. 410 ValueVT = Val.getValueType(); 411 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 412 "Failed to tile the value with PartVT!"); 413 414 if (NumParts == 1) { 415 if (PartEVT != ValueVT) 416 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 417 "scalar-to-vector conversion failed"); 418 419 Parts[0] = Val; 420 return; 421 } 422 423 // Expand the value into multiple parts. 424 if (NumParts & (NumParts - 1)) { 425 // The number of parts is not a power of 2. Split off and copy the tail. 426 assert(PartVT.isInteger() && ValueVT.isInteger() && 427 "Do not know what to expand to!"); 428 unsigned RoundParts = 1 << Log2_32(NumParts); 429 unsigned RoundBits = RoundParts * PartBits; 430 unsigned OddParts = NumParts - RoundParts; 431 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 432 DAG.getIntPtrConstant(RoundBits, DL)); 433 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V); 434 435 if (DAG.getDataLayout().isBigEndian()) 436 // The odd parts were reversed by getCopyToParts - unreverse them. 437 std::reverse(Parts + RoundParts, Parts + NumParts); 438 439 NumParts = RoundParts; 440 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 441 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 442 } 443 444 // The number of parts is a power of 2. Repeatedly bisect the value using 445 // EXTRACT_ELEMENT. 446 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 447 EVT::getIntegerVT(*DAG.getContext(), 448 ValueVT.getSizeInBits()), 449 Val); 450 451 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 452 for (unsigned i = 0; i < NumParts; i += StepSize) { 453 unsigned ThisBits = StepSize * PartBits / 2; 454 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 455 SDValue &Part0 = Parts[i]; 456 SDValue &Part1 = Parts[i+StepSize/2]; 457 458 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 459 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 460 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 461 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 462 463 if (ThisBits == PartBits && ThisVT != PartVT) { 464 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 465 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 466 } 467 } 468 } 469 470 if (DAG.getDataLayout().isBigEndian()) 471 std::reverse(Parts, Parts + OrigNumParts); 472 } 473 474 475 /// getCopyToPartsVector - Create a series of nodes that contain the specified 476 /// value split into legal parts. 477 static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL, 478 SDValue Val, SDValue *Parts, unsigned NumParts, 479 MVT PartVT, const Value *V) { 480 EVT ValueVT = Val.getValueType(); 481 assert(ValueVT.isVector() && "Not a vector"); 482 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 483 484 if (NumParts == 1) { 485 EVT PartEVT = PartVT; 486 if (PartEVT == ValueVT) { 487 // Nothing to do. 488 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 489 // Bitconvert vector->vector case. 490 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 491 } else if (PartVT.isVector() && 492 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() && 493 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 494 EVT ElementVT = PartVT.getVectorElementType(); 495 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 496 // undef elements. 497 SmallVector<SDValue, 16> Ops; 498 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 499 Ops.push_back(DAG.getNode( 500 ISD::EXTRACT_VECTOR_ELT, DL, ElementVT, Val, 501 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout())))); 502 503 for (unsigned i = ValueVT.getVectorNumElements(), 504 e = PartVT.getVectorNumElements(); i != e; ++i) 505 Ops.push_back(DAG.getUNDEF(ElementVT)); 506 507 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops); 508 509 // FIXME: Use CONCAT for 2x -> 4x. 510 511 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 512 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 513 } else if (PartVT.isVector() && 514 PartEVT.getVectorElementType().bitsGE( 515 ValueVT.getVectorElementType()) && 516 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 517 518 // Promoted vector extract 519 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 520 } else{ 521 // Vector -> scalar conversion. 522 assert(ValueVT.getVectorNumElements() == 1 && 523 "Only trivial vector-to-scalar conversions should get here!"); 524 Val = DAG.getNode( 525 ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 526 DAG.getConstant(0, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 527 528 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 529 } 530 531 Parts[0] = Val; 532 return; 533 } 534 535 // Handle a multi-element vector. 536 EVT IntermediateVT; 537 MVT RegisterVT; 538 unsigned NumIntermediates; 539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 540 IntermediateVT, 541 NumIntermediates, RegisterVT); 542 unsigned NumElements = ValueVT.getVectorNumElements(); 543 544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 545 NumParts = NumRegs; // Silence a compiler warning. 546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 547 548 // Split the vector into intermediate operands. 549 SmallVector<SDValue, 8> Ops(NumIntermediates); 550 for (unsigned i = 0; i != NumIntermediates; ++i) { 551 if (IntermediateVT.isVector()) 552 Ops[i] = 553 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 554 DAG.getConstant(i * (NumElements / NumIntermediates), DL, 555 TLI.getVectorIdxTy(DAG.getDataLayout()))); 556 else 557 Ops[i] = DAG.getNode( 558 ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 559 DAG.getConstant(i, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))); 560 } 561 562 // Split the intermediate operands into legal parts. 563 if (NumParts == NumIntermediates) { 564 // If the register was not expanded, promote or copy the value, 565 // as appropriate. 566 for (unsigned i = 0; i != NumParts; ++i) 567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V); 568 } else if (NumParts > 0) { 569 // If the intermediate type was expanded, split each the value into 570 // legal parts. 571 assert(NumIntermediates != 0 && "division by zero"); 572 assert(NumParts % NumIntermediates == 0 && 573 "Must expand into a divisible number of parts!"); 574 unsigned Factor = NumParts / NumIntermediates; 575 for (unsigned i = 0; i != NumIntermediates; ++i) 576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V); 577 } 578 } 579 580 RegsForValue::RegsForValue() {} 581 582 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 583 EVT valuevt) 584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 585 586 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 587 const DataLayout &DL, unsigned Reg, Type *Ty) { 588 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 589 590 for (EVT ValueVT : ValueVTs) { 591 unsigned NumRegs = TLI.getNumRegisters(Context, ValueVT); 592 MVT RegisterVT = TLI.getRegisterType(Context, ValueVT); 593 for (unsigned i = 0; i != NumRegs; ++i) 594 Regs.push_back(Reg + i); 595 RegVTs.push_back(RegisterVT); 596 Reg += NumRegs; 597 } 598 } 599 600 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 601 /// this value and returns the result as a ValueVT value. This uses 602 /// Chain/Flag as the input and updates them for the output Chain/Flag. 603 /// If the Flag pointer is NULL, no flag is used. 604 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 605 FunctionLoweringInfo &FuncInfo, 606 SDLoc dl, 607 SDValue &Chain, SDValue *Flag, 608 const Value *V) const { 609 // A Value with type {} or [0 x %t] needs no registers. 610 if (ValueVTs.empty()) 611 return SDValue(); 612 613 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 614 615 // Assemble the legal parts into the final values. 616 SmallVector<SDValue, 4> Values(ValueVTs.size()); 617 SmallVector<SDValue, 8> Parts; 618 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 619 // Copy the legal parts from the registers. 620 EVT ValueVT = ValueVTs[Value]; 621 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 622 MVT RegisterVT = RegVTs[Value]; 623 624 Parts.resize(NumRegs); 625 for (unsigned i = 0; i != NumRegs; ++i) { 626 SDValue P; 627 if (!Flag) { 628 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 629 } else { 630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 631 *Flag = P.getValue(2); 632 } 633 634 Chain = P.getValue(1); 635 Parts[i] = P; 636 637 // If the source register was virtual and if we know something about it, 638 // add an assert node. 639 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 640 !RegisterVT.isInteger() || RegisterVT.isVector()) 641 continue; 642 643 const FunctionLoweringInfo::LiveOutInfo *LOI = 644 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 645 if (!LOI) 646 continue; 647 648 unsigned RegSize = RegisterVT.getSizeInBits(); 649 unsigned NumSignBits = LOI->NumSignBits; 650 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 651 652 if (NumZeroBits == RegSize) { 653 // The current value is a zero. 654 // Explicitly express that as it would be easier for 655 // optimizations to kick in. 656 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 657 continue; 658 } 659 660 // FIXME: We capture more information than the dag can represent. For 661 // now, just use the tightest assertzext/assertsext possible. 662 bool isSExt = true; 663 EVT FromVT(MVT::Other); 664 if (NumSignBits == RegSize) 665 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 666 else if (NumZeroBits >= RegSize-1) 667 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 668 else if (NumSignBits > RegSize-8) 669 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 670 else if (NumZeroBits >= RegSize-8) 671 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 672 else if (NumSignBits > RegSize-16) 673 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 674 else if (NumZeroBits >= RegSize-16) 675 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 676 else if (NumSignBits > RegSize-32) 677 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 678 else if (NumZeroBits >= RegSize-32) 679 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 680 else 681 continue; 682 683 // Add an assertion node. 684 assert(FromVT != MVT::Other); 685 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 686 RegisterVT, P, DAG.getValueType(FromVT)); 687 } 688 689 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 690 NumRegs, RegisterVT, ValueVT, V); 691 Part += NumRegs; 692 Parts.clear(); 693 } 694 695 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 696 } 697 698 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 699 /// specified value into the registers specified by this object. This uses 700 /// Chain/Flag as the input and updates them for the output Chain/Flag. 701 /// If the Flag pointer is NULL, no flag is used. 702 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, 703 SDValue &Chain, SDValue *Flag, const Value *V, 704 ISD::NodeType PreferredExtendType) const { 705 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 706 ISD::NodeType ExtendKind = PreferredExtendType; 707 708 // Get the list of the values's legal parts. 709 unsigned NumRegs = Regs.size(); 710 SmallVector<SDValue, 8> Parts(NumRegs); 711 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 712 EVT ValueVT = ValueVTs[Value]; 713 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 714 MVT RegisterVT = RegVTs[Value]; 715 716 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 717 ExtendKind = ISD::ZERO_EXTEND; 718 719 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 720 &Parts[Part], NumParts, RegisterVT, V, ExtendKind); 721 Part += NumParts; 722 } 723 724 // Copy the parts into the registers. 725 SmallVector<SDValue, 8> Chains(NumRegs); 726 for (unsigned i = 0; i != NumRegs; ++i) { 727 SDValue Part; 728 if (!Flag) { 729 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 730 } else { 731 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 732 *Flag = Part.getValue(1); 733 } 734 735 Chains[i] = Part.getValue(0); 736 } 737 738 if (NumRegs == 1 || Flag) 739 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 740 // flagged to it. That is the CopyToReg nodes and the user are considered 741 // a single scheduling unit. If we create a TokenFactor and return it as 742 // chain, then the TokenFactor is both a predecessor (operand) of the 743 // user as well as a successor (the TF operands are flagged to the user). 744 // c1, f1 = CopyToReg 745 // c2, f2 = CopyToReg 746 // c3 = TokenFactor c1, c2 747 // ... 748 // = op c3, ..., f2 749 Chain = Chains[NumRegs-1]; 750 else 751 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 752 } 753 754 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 755 /// operand list. This adds the code marker and includes the number of 756 /// values added into it. 757 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 758 unsigned MatchingIdx, SDLoc dl, 759 SelectionDAG &DAG, 760 std::vector<SDValue> &Ops) const { 761 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 762 763 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 764 if (HasMatching) 765 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 766 else if (!Regs.empty() && 767 TargetRegisterInfo::isVirtualRegister(Regs.front())) { 768 // Put the register class of the virtual registers in the flag word. That 769 // way, later passes can recompute register class constraints for inline 770 // assembly as well as normal instructions. 771 // Don't do this for tied operands that can use the regclass information 772 // from the def. 773 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 774 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 775 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 776 } 777 778 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 779 Ops.push_back(Res); 780 781 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 782 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 783 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 784 MVT RegisterVT = RegVTs[Value]; 785 for (unsigned i = 0; i != NumRegs; ++i) { 786 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 787 unsigned TheReg = Regs[Reg++]; 788 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 789 790 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) { 791 // If we clobbered the stack pointer, MFI should know about it. 792 assert(DAG.getMachineFunction().getFrameInfo()-> 793 hasOpaqueSPAdjustment()); 794 } 795 } 796 } 797 } 798 799 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa, 800 const TargetLibraryInfo *li) { 801 AA = &aa; 802 GFI = gfi; 803 LibInfo = li; 804 DL = &DAG.getDataLayout(); 805 Context = DAG.getContext(); 806 LPadToCallSiteMap.clear(); 807 } 808 809 /// clear - Clear out the current SelectionDAG and the associated 810 /// state and prepare this SelectionDAGBuilder object to be used 811 /// for a new block. This doesn't clear out information about 812 /// additional blocks that are needed to complete switch lowering 813 /// or PHI node updating; that information is cleared out as it is 814 /// consumed. 815 void SelectionDAGBuilder::clear() { 816 NodeMap.clear(); 817 UnusedArgNodeMap.clear(); 818 PendingLoads.clear(); 819 PendingExports.clear(); 820 CurInst = nullptr; 821 HasTailCall = false; 822 SDNodeOrder = LowestSDNodeOrder; 823 StatepointLowering.clear(); 824 } 825 826 /// clearDanglingDebugInfo - Clear the dangling debug information 827 /// map. This function is separated from the clear so that debug 828 /// information that is dangling in a basic block can be properly 829 /// resolved in a different basic block. This allows the 830 /// SelectionDAG to resolve dangling debug information attached 831 /// to PHI nodes. 832 void SelectionDAGBuilder::clearDanglingDebugInfo() { 833 DanglingDebugInfoMap.clear(); 834 } 835 836 /// getRoot - Return the current virtual root of the Selection DAG, 837 /// flushing any PendingLoad items. This must be done before emitting 838 /// a store or any other node that may need to be ordered after any 839 /// prior load instructions. 840 /// 841 SDValue SelectionDAGBuilder::getRoot() { 842 if (PendingLoads.empty()) 843 return DAG.getRoot(); 844 845 if (PendingLoads.size() == 1) { 846 SDValue Root = PendingLoads[0]; 847 DAG.setRoot(Root); 848 PendingLoads.clear(); 849 return Root; 850 } 851 852 // Otherwise, we have to make a token factor node. 853 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 854 PendingLoads); 855 PendingLoads.clear(); 856 DAG.setRoot(Root); 857 return Root; 858 } 859 860 /// getControlRoot - Similar to getRoot, but instead of flushing all the 861 /// PendingLoad items, flush all the PendingExports items. It is necessary 862 /// to do this before emitting a terminator instruction. 863 /// 864 SDValue SelectionDAGBuilder::getControlRoot() { 865 SDValue Root = DAG.getRoot(); 866 867 if (PendingExports.empty()) 868 return Root; 869 870 // Turn all of the CopyToReg chains into one factored node. 871 if (Root.getOpcode() != ISD::EntryToken) { 872 unsigned i = 0, e = PendingExports.size(); 873 for (; i != e; ++i) { 874 assert(PendingExports[i].getNode()->getNumOperands() > 1); 875 if (PendingExports[i].getNode()->getOperand(0) == Root) 876 break; // Don't add the root if we already indirectly depend on it. 877 } 878 879 if (i == e) 880 PendingExports.push_back(Root); 881 } 882 883 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, 884 PendingExports); 885 PendingExports.clear(); 886 DAG.setRoot(Root); 887 return Root; 888 } 889 890 void SelectionDAGBuilder::visit(const Instruction &I) { 891 // Set up outgoing PHI node register values before emitting the terminator. 892 if (isa<TerminatorInst>(&I)) 893 HandlePHINodesInSuccessorBlocks(I.getParent()); 894 895 ++SDNodeOrder; 896 897 CurInst = &I; 898 899 visit(I.getOpcode(), I); 900 901 if (!isa<TerminatorInst>(&I) && !HasTailCall) 902 CopyToExportRegsIfNeeded(&I); 903 904 CurInst = nullptr; 905 } 906 907 void SelectionDAGBuilder::visitPHI(const PHINode &) { 908 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 909 } 910 911 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 912 // Note: this doesn't use InstVisitor, because it has to work with 913 // ConstantExpr's in addition to instructions. 914 switch (Opcode) { 915 default: llvm_unreachable("Unknown instruction type encountered!"); 916 // Build the switch statement using the Instruction.def file. 917 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 918 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 919 #include "llvm/IR/Instruction.def" 920 } 921 } 922 923 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 924 // generate the debug data structures now that we've seen its definition. 925 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 926 SDValue Val) { 927 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 928 if (DDI.getDI()) { 929 const DbgValueInst *DI = DDI.getDI(); 930 DebugLoc dl = DDI.getdl(); 931 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 932 DILocalVariable *Variable = DI->getVariable(); 933 DIExpression *Expr = DI->getExpression(); 934 assert(Variable->isValidLocationForIntrinsic(dl) && 935 "Expected inlined-at fields to agree"); 936 uint64_t Offset = DI->getOffset(); 937 // A dbg.value for an alloca is always indirect. 938 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 939 SDDbgValue *SDV; 940 if (Val.getNode()) { 941 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect, 942 Val)) { 943 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(), 944 IsIndirect, Offset, dl, DbgSDNodeOrder); 945 DAG.AddDbgValue(SDV, Val.getNode(), false); 946 } 947 } else 948 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 949 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 950 } 951 } 952 953 /// getCopyFromRegs - If there was virtual register allocated for the value V 954 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 955 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 956 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 957 SDValue Result; 958 959 if (It != FuncInfo.ValueMap.end()) { 960 unsigned InReg = It->second; 961 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 962 DAG.getDataLayout(), InReg, Ty); 963 SDValue Chain = DAG.getEntryNode(); 964 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 965 resolveDanglingDebugInfo(V, Result); 966 } 967 968 return Result; 969 } 970 971 /// getValue - Return an SDValue for the given Value. 972 SDValue SelectionDAGBuilder::getValue(const Value *V) { 973 // If we already have an SDValue for this value, use it. It's important 974 // to do this first, so that we don't create a CopyFromReg if we already 975 // have a regular SDValue. 976 SDValue &N = NodeMap[V]; 977 if (N.getNode()) return N; 978 979 // If there's a virtual register allocated and initialized for this 980 // value, use it. 981 SDValue copyFromReg = getCopyFromRegs(V, V->getType()); 982 if (copyFromReg.getNode()) { 983 return copyFromReg; 984 } 985 986 // Otherwise create a new SDValue and remember it. 987 SDValue Val = getValueImpl(V); 988 NodeMap[V] = Val; 989 resolveDanglingDebugInfo(V, Val); 990 return Val; 991 } 992 993 // Return true if SDValue exists for the given Value 994 bool SelectionDAGBuilder::findValue(const Value *V) const { 995 return (NodeMap.find(V) != NodeMap.end()) || 996 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end()); 997 } 998 999 /// getNonRegisterValue - Return an SDValue for the given Value, but 1000 /// don't look in FuncInfo.ValueMap for a virtual register. 1001 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1002 // If we already have an SDValue for this value, use it. 1003 SDValue &N = NodeMap[V]; 1004 if (N.getNode()) { 1005 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1006 // Remove the debug location from the node as the node is about to be used 1007 // in a location which may differ from the original debug location. This 1008 // is relevant to Constant and ConstantFP nodes because they can appear 1009 // as constant expressions inside PHI nodes. 1010 N->setDebugLoc(DebugLoc()); 1011 } 1012 return N; 1013 } 1014 1015 // Otherwise create a new SDValue and remember it. 1016 SDValue Val = getValueImpl(V); 1017 NodeMap[V] = Val; 1018 resolveDanglingDebugInfo(V, Val); 1019 return Val; 1020 } 1021 1022 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1023 /// Create an SDValue for the given value. 1024 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1025 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1026 1027 if (const Constant *C = dyn_cast<Constant>(V)) { 1028 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1029 1030 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1031 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1032 1033 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1034 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1035 1036 if (isa<ConstantPointerNull>(C)) { 1037 unsigned AS = V->getType()->getPointerAddressSpace(); 1038 return DAG.getConstant(0, getCurSDLoc(), 1039 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1040 } 1041 1042 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1043 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1044 1045 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1046 return DAG.getUNDEF(VT); 1047 1048 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1049 visit(CE->getOpcode(), *CE); 1050 SDValue N1 = NodeMap[V]; 1051 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1052 return N1; 1053 } 1054 1055 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1056 SmallVector<SDValue, 4> Constants; 1057 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1058 OI != OE; ++OI) { 1059 SDNode *Val = getValue(*OI).getNode(); 1060 // If the operand is an empty aggregate, there are no values. 1061 if (!Val) continue; 1062 // Add each leaf value from the operand to the Constants list 1063 // to form a flattened list of all the values. 1064 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1065 Constants.push_back(SDValue(Val, i)); 1066 } 1067 1068 return DAG.getMergeValues(Constants, getCurSDLoc()); 1069 } 1070 1071 if (const ConstantDataSequential *CDS = 1072 dyn_cast<ConstantDataSequential>(C)) { 1073 SmallVector<SDValue, 4> Ops; 1074 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1075 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1076 // Add each leaf value from the operand to the Constants list 1077 // to form a flattened list of all the values. 1078 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1079 Ops.push_back(SDValue(Val, i)); 1080 } 1081 1082 if (isa<ArrayType>(CDS->getType())) 1083 return DAG.getMergeValues(Ops, getCurSDLoc()); 1084 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), 1085 VT, Ops); 1086 } 1087 1088 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1089 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1090 "Unknown struct or array constant!"); 1091 1092 SmallVector<EVT, 4> ValueVTs; 1093 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1094 unsigned NumElts = ValueVTs.size(); 1095 if (NumElts == 0) 1096 return SDValue(); // empty struct 1097 SmallVector<SDValue, 4> Constants(NumElts); 1098 for (unsigned i = 0; i != NumElts; ++i) { 1099 EVT EltVT = ValueVTs[i]; 1100 if (isa<UndefValue>(C)) 1101 Constants[i] = DAG.getUNDEF(EltVT); 1102 else if (EltVT.isFloatingPoint()) 1103 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1104 else 1105 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1106 } 1107 1108 return DAG.getMergeValues(Constants, getCurSDLoc()); 1109 } 1110 1111 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1112 return DAG.getBlockAddress(BA, VT); 1113 1114 VectorType *VecTy = cast<VectorType>(V->getType()); 1115 unsigned NumElements = VecTy->getNumElements(); 1116 1117 // Now that we know the number and type of the elements, get that number of 1118 // elements into the Ops array based on what kind of constant it is. 1119 SmallVector<SDValue, 16> Ops; 1120 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1121 for (unsigned i = 0; i != NumElements; ++i) 1122 Ops.push_back(getValue(CV->getOperand(i))); 1123 } else { 1124 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1125 EVT EltVT = 1126 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1127 1128 SDValue Op; 1129 if (EltVT.isFloatingPoint()) 1130 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1131 else 1132 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1133 Ops.assign(NumElements, Op); 1134 } 1135 1136 // Create a BUILD_VECTOR node. 1137 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops); 1138 } 1139 1140 // If this is a static alloca, generate it as the frameindex instead of 1141 // computation. 1142 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1143 DenseMap<const AllocaInst*, int>::iterator SI = 1144 FuncInfo.StaticAllocaMap.find(AI); 1145 if (SI != FuncInfo.StaticAllocaMap.end()) 1146 return DAG.getFrameIndex(SI->second, 1147 TLI.getPointerTy(DAG.getDataLayout())); 1148 } 1149 1150 // If this is an instruction which fast-isel has deferred, select it now. 1151 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1152 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1153 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1154 Inst->getType()); 1155 SDValue Chain = DAG.getEntryNode(); 1156 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1157 } 1158 1159 llvm_unreachable("Can't get register for value!"); 1160 } 1161 1162 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1163 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1164 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1165 bool IsSEH = isAsynchronousEHPersonality(Pers); 1166 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1167 // In MSVC C++, catchblocks are funclets and need prologues. 1168 if (IsMSVCCXX) 1169 CatchPadMBB->setIsEHFuncletEntry(); 1170 1171 MachineBasicBlock *NormalDestMBB = FuncInfo.MBBMap[I.getNormalDest()]; 1172 1173 // Update machine-CFG edge. 1174 FuncInfo.MBB->addSuccessor(NormalDestMBB); 1175 1176 // CatchPads in SEH are not funclets, they are merely markers which indicate 1177 // where to insert register restoration code. 1178 if (IsSEH) { 1179 DAG.setRoot(DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1180 getControlRoot(), DAG.getBasicBlock(NormalDestMBB), 1181 DAG.getBasicBlock(FuncInfo.MF->begin()))); 1182 return; 1183 } 1184 1185 // If this is not a fall-through branch or optimizations are switched off, 1186 // emit the branch. 1187 if (NormalDestMBB != NextBlock(CatchPadMBB) || 1188 TM.getOptLevel() == CodeGenOpt::None) 1189 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1190 getControlRoot(), 1191 DAG.getBasicBlock(NormalDestMBB))); 1192 } 1193 1194 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1195 // Update machine-CFG edge. 1196 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1197 FuncInfo.MBB->addSuccessor(TargetMBB); 1198 1199 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1200 bool IsSEH = isAsynchronousEHPersonality(Pers); 1201 if (IsSEH) { 1202 // If this is not a fall-through branch or optimizations are switched off, 1203 // emit the branch. 1204 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1205 TM.getOptLevel() == CodeGenOpt::None) 1206 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1207 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1208 return; 1209 } 1210 1211 // Figure out the funclet membership for the catchret's successor. 1212 // This will be used by the FuncletLayout pass to determine how to order the 1213 // BB's. 1214 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 1215 WinEHFuncInfo &EHInfo = 1216 MMI.getWinEHFuncInfo(DAG.getMachineFunction().getFunction()); 1217 const BasicBlock *SuccessorColor = EHInfo.CatchRetSuccessorColorMap[&I]; 1218 assert(SuccessorColor && "No parent funclet for catchret!"); 1219 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1220 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1221 1222 // Create the terminator node. 1223 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1224 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1225 DAG.getBasicBlock(SuccessorColorMBB)); 1226 DAG.setRoot(Ret); 1227 } 1228 1229 void SelectionDAGBuilder::visitCatchEndPad(const CatchEndPadInst &I) { 1230 llvm_unreachable("should never codegen catchendpads"); 1231 } 1232 1233 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1234 // Don't emit any special code for the cleanuppad instruction. It just marks 1235 // the start of a funclet. 1236 FuncInfo.MBB->setIsEHFuncletEntry(); 1237 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1238 } 1239 1240 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1241 /// many places it could ultimately go. In the IR, we have a single unwind 1242 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1243 /// This function skips over imaginary basic blocks that hold catchpad, 1244 /// terminatepad, or catchendpad instructions, and finds all the "real" machine 1245 /// basic block destinations. 1246 static void 1247 findUnwindDestinations(FunctionLoweringInfo &FuncInfo, 1248 const BasicBlock *EHPadBB, 1249 SmallVectorImpl<MachineBasicBlock *> &UnwindDests) { 1250 EHPersonality Personality = 1251 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1252 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1253 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1254 while (EHPadBB) { 1255 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1256 if (isa<LandingPadInst>(Pad)) { 1257 // Stop on landingpads. They are not funclets. 1258 UnwindDests.push_back(FuncInfo.MBBMap[EHPadBB]); 1259 break; 1260 } else if (isa<CleanupPadInst>(Pad)) { 1261 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1262 // personalities. 1263 UnwindDests.push_back(FuncInfo.MBBMap[EHPadBB]); 1264 UnwindDests.back()->setIsEHFuncletEntry(); 1265 break; 1266 } else if (const auto *CPI = dyn_cast<CatchPadInst>(Pad)) { 1267 // Add the catchpad handler to the possible destinations. 1268 UnwindDests.push_back(FuncInfo.MBBMap[EHPadBB]); 1269 // In MSVC C++, catchblocks are funclets and need prologues. 1270 if (IsMSVCCXX || IsCoreCLR) 1271 UnwindDests.back()->setIsEHFuncletEntry(); 1272 EHPadBB = CPI->getUnwindDest(); 1273 } else if (const auto *CEPI = dyn_cast<CatchEndPadInst>(Pad)) { 1274 EHPadBB = CEPI->getUnwindDest(); 1275 } else if (const auto *CEPI = dyn_cast<CleanupEndPadInst>(Pad)) { 1276 EHPadBB = CEPI->getUnwindDest(); 1277 } 1278 } 1279 } 1280 1281 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1282 // Update successor info. 1283 // FIXME: The weights for catchpads will be wrong. 1284 SmallVector<MachineBasicBlock *, 1> UnwindDests; 1285 findUnwindDestinations(FuncInfo, I.getUnwindDest(), UnwindDests); 1286 for (MachineBasicBlock *UnwindDest : UnwindDests) { 1287 UnwindDest->setIsEHPad(); 1288 addSuccessorWithWeight(FuncInfo.MBB, UnwindDest); 1289 } 1290 1291 // Create the terminator node. 1292 SDValue Ret = 1293 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1294 DAG.setRoot(Ret); 1295 } 1296 1297 void SelectionDAGBuilder::visitCleanupEndPad(const CleanupEndPadInst &I) { 1298 report_fatal_error("visitCleanupEndPad not yet implemented!"); 1299 } 1300 1301 void SelectionDAGBuilder::visitTerminatePad(const TerminatePadInst &TPI) { 1302 report_fatal_error("visitTerminatePad not yet implemented!"); 1303 } 1304 1305 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1306 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1307 auto &DL = DAG.getDataLayout(); 1308 SDValue Chain = getControlRoot(); 1309 SmallVector<ISD::OutputArg, 8> Outs; 1310 SmallVector<SDValue, 8> OutVals; 1311 1312 if (!FuncInfo.CanLowerReturn) { 1313 unsigned DemoteReg = FuncInfo.DemoteRegister; 1314 const Function *F = I.getParent()->getParent(); 1315 1316 // Emit a store of the return value through the virtual register. 1317 // Leave Outs empty so that LowerReturn won't try to load return 1318 // registers the usual way. 1319 SmallVector<EVT, 1> PtrValueVTs; 1320 ComputeValueVTs(TLI, DL, PointerType::getUnqual(F->getReturnType()), 1321 PtrValueVTs); 1322 1323 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1324 SDValue RetOp = getValue(I.getOperand(0)); 1325 1326 SmallVector<EVT, 4> ValueVTs; 1327 SmallVector<uint64_t, 4> Offsets; 1328 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1329 unsigned NumValues = ValueVTs.size(); 1330 1331 SmallVector<SDValue, 4> Chains(NumValues); 1332 for (unsigned i = 0; i != NumValues; ++i) { 1333 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), 1334 RetPtr.getValueType(), RetPtr, 1335 DAG.getIntPtrConstant(Offsets[i], 1336 getCurSDLoc())); 1337 Chains[i] = 1338 DAG.getStore(Chain, getCurSDLoc(), 1339 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1340 // FIXME: better loc info would be nice. 1341 Add, MachinePointerInfo(), false, false, 0); 1342 } 1343 1344 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1345 MVT::Other, Chains); 1346 } else if (I.getNumOperands() != 0) { 1347 SmallVector<EVT, 4> ValueVTs; 1348 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1349 unsigned NumValues = ValueVTs.size(); 1350 if (NumValues) { 1351 SDValue RetOp = getValue(I.getOperand(0)); 1352 1353 const Function *F = I.getParent()->getParent(); 1354 1355 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1356 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1357 Attribute::SExt)) 1358 ExtendKind = ISD::SIGN_EXTEND; 1359 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1360 Attribute::ZExt)) 1361 ExtendKind = ISD::ZERO_EXTEND; 1362 1363 LLVMContext &Context = F->getContext(); 1364 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex, 1365 Attribute::InReg); 1366 1367 for (unsigned j = 0; j != NumValues; ++j) { 1368 EVT VT = ValueVTs[j]; 1369 1370 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1371 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind); 1372 1373 unsigned NumParts = TLI.getNumRegisters(Context, VT); 1374 MVT PartVT = TLI.getRegisterType(Context, VT); 1375 SmallVector<SDValue, 4> Parts(NumParts); 1376 getCopyToParts(DAG, getCurSDLoc(), 1377 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1378 &Parts[0], NumParts, PartVT, &I, ExtendKind); 1379 1380 // 'inreg' on function refers to return value 1381 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1382 if (RetInReg) 1383 Flags.setInReg(); 1384 1385 // Propagate extension type if any 1386 if (ExtendKind == ISD::SIGN_EXTEND) 1387 Flags.setSExt(); 1388 else if (ExtendKind == ISD::ZERO_EXTEND) 1389 Flags.setZExt(); 1390 1391 for (unsigned i = 0; i < NumParts; ++i) { 1392 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1393 VT, /*isfixed=*/true, 0, 0)); 1394 OutVals.push_back(Parts[i]); 1395 } 1396 } 1397 } 1398 } 1399 1400 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1401 CallingConv::ID CallConv = 1402 DAG.getMachineFunction().getFunction()->getCallingConv(); 1403 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1404 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1405 1406 // Verify that the target's LowerReturn behaved as expected. 1407 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1408 "LowerReturn didn't return a valid chain!"); 1409 1410 // Update the DAG with the new chain value resulting from return lowering. 1411 DAG.setRoot(Chain); 1412 } 1413 1414 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1415 /// created for it, emit nodes to copy the value into the virtual 1416 /// registers. 1417 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1418 // Skip empty types 1419 if (V->getType()->isEmptyTy()) 1420 return; 1421 1422 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1423 if (VMI != FuncInfo.ValueMap.end()) { 1424 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1425 CopyValueToVirtualRegister(V, VMI->second); 1426 } 1427 } 1428 1429 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1430 /// the current basic block, add it to ValueMap now so that we'll get a 1431 /// CopyTo/FromReg. 1432 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1433 // No need to export constants. 1434 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1435 1436 // Already exported? 1437 if (FuncInfo.isExportedInst(V)) return; 1438 1439 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1440 CopyValueToVirtualRegister(V, Reg); 1441 } 1442 1443 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1444 const BasicBlock *FromBB) { 1445 // The operands of the setcc have to be in this block. We don't know 1446 // how to export them from some other block. 1447 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1448 // Can export from current BB. 1449 if (VI->getParent() == FromBB) 1450 return true; 1451 1452 // Is already exported, noop. 1453 return FuncInfo.isExportedInst(V); 1454 } 1455 1456 // If this is an argument, we can export it if the BB is the entry block or 1457 // if it is already exported. 1458 if (isa<Argument>(V)) { 1459 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1460 return true; 1461 1462 // Otherwise, can only export this if it is already exported. 1463 return FuncInfo.isExportedInst(V); 1464 } 1465 1466 // Otherwise, constants can always be exported. 1467 return true; 1468 } 1469 1470 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1471 uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src, 1472 const MachineBasicBlock *Dst) const { 1473 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1474 if (!BPI) 1475 return 0; 1476 const BasicBlock *SrcBB = Src->getBasicBlock(); 1477 const BasicBlock *DstBB = Dst->getBasicBlock(); 1478 return BPI->getEdgeWeight(SrcBB, DstBB); 1479 } 1480 1481 void SelectionDAGBuilder:: 1482 addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst, 1483 uint32_t Weight /* = 0 */) { 1484 if (!Weight) 1485 Weight = getEdgeWeight(Src, Dst); 1486 Src->addSuccessor(Dst, Weight); 1487 } 1488 1489 1490 static bool InBlock(const Value *V, const BasicBlock *BB) { 1491 if (const Instruction *I = dyn_cast<Instruction>(V)) 1492 return I->getParent() == BB; 1493 return true; 1494 } 1495 1496 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1497 /// This function emits a branch and is used at the leaves of an OR or an 1498 /// AND operator tree. 1499 /// 1500 void 1501 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1502 MachineBasicBlock *TBB, 1503 MachineBasicBlock *FBB, 1504 MachineBasicBlock *CurBB, 1505 MachineBasicBlock *SwitchBB, 1506 uint32_t TWeight, 1507 uint32_t FWeight) { 1508 const BasicBlock *BB = CurBB->getBasicBlock(); 1509 1510 // If the leaf of the tree is a comparison, merge the condition into 1511 // the caseblock. 1512 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1513 // The operands of the cmp have to be in this block. We don't know 1514 // how to export them from some other block. If this is the first block 1515 // of the sequence, no exporting is needed. 1516 if (CurBB == SwitchBB || 1517 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1518 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1519 ISD::CondCode Condition; 1520 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1521 Condition = getICmpCondCode(IC->getPredicate()); 1522 } else { 1523 const FCmpInst *FC = cast<FCmpInst>(Cond); 1524 Condition = getFCmpCondCode(FC->getPredicate()); 1525 if (TM.Options.NoNaNsFPMath) 1526 Condition = getFCmpCodeWithoutNaN(Condition); 1527 } 1528 1529 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 1530 TBB, FBB, CurBB, TWeight, FWeight); 1531 SwitchCases.push_back(CB); 1532 return; 1533 } 1534 } 1535 1536 // Create a CaseBlock record representing this branch. 1537 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1538 nullptr, TBB, FBB, CurBB, TWeight, FWeight); 1539 SwitchCases.push_back(CB); 1540 } 1541 1542 /// Scale down both weights to fit into uint32_t. 1543 static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) { 1544 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse; 1545 uint32_t Scale = (NewMax / UINT32_MAX) + 1; 1546 NewTrue = NewTrue / Scale; 1547 NewFalse = NewFalse / Scale; 1548 } 1549 1550 /// FindMergedConditions - If Cond is an expression like 1551 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1552 MachineBasicBlock *TBB, 1553 MachineBasicBlock *FBB, 1554 MachineBasicBlock *CurBB, 1555 MachineBasicBlock *SwitchBB, 1556 Instruction::BinaryOps Opc, 1557 uint32_t TWeight, 1558 uint32_t FWeight) { 1559 // If this node is not part of the or/and tree, emit it as a branch. 1560 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1561 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1562 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1563 BOp->getParent() != CurBB->getBasicBlock() || 1564 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1565 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1566 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 1567 TWeight, FWeight); 1568 return; 1569 } 1570 1571 // Create TmpBB after CurBB. 1572 MachineFunction::iterator BBI = CurBB; 1573 MachineFunction &MF = DAG.getMachineFunction(); 1574 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1575 CurBB->getParent()->insert(++BBI, TmpBB); 1576 1577 if (Opc == Instruction::Or) { 1578 // Codegen X | Y as: 1579 // BB1: 1580 // jmp_if_X TBB 1581 // jmp TmpBB 1582 // TmpBB: 1583 // jmp_if_Y TBB 1584 // jmp FBB 1585 // 1586 1587 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1588 // The requirement is that 1589 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 1590 // = TrueProb for original BB. 1591 // Assuming the original weights are A and B, one choice is to set BB1's 1592 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice 1593 // assumes that 1594 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 1595 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 1596 // TmpBB, but the math is more complicated. 1597 1598 uint64_t NewTrueWeight = TWeight; 1599 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight; 1600 ScaleWeights(NewTrueWeight, NewFalseWeight); 1601 // Emit the LHS condition. 1602 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 1603 NewTrueWeight, NewFalseWeight); 1604 1605 NewTrueWeight = TWeight; 1606 NewFalseWeight = 2 * (uint64_t)FWeight; 1607 ScaleWeights(NewTrueWeight, NewFalseWeight); 1608 // Emit the RHS condition into TmpBB. 1609 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1610 NewTrueWeight, NewFalseWeight); 1611 } else { 1612 assert(Opc == Instruction::And && "Unknown merge op!"); 1613 // Codegen X & Y as: 1614 // BB1: 1615 // jmp_if_X TmpBB 1616 // jmp FBB 1617 // TmpBB: 1618 // jmp_if_Y TBB 1619 // jmp FBB 1620 // 1621 // This requires creation of TmpBB after CurBB. 1622 1623 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 1624 // The requirement is that 1625 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 1626 // = FalseProb for original BB. 1627 // Assuming the original weights are A and B, one choice is to set BB1's 1628 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice 1629 // assumes that 1630 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB. 1631 1632 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight; 1633 uint64_t NewFalseWeight = FWeight; 1634 ScaleWeights(NewTrueWeight, NewFalseWeight); 1635 // Emit the LHS condition. 1636 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 1637 NewTrueWeight, NewFalseWeight); 1638 1639 NewTrueWeight = 2 * (uint64_t)TWeight; 1640 NewFalseWeight = FWeight; 1641 ScaleWeights(NewTrueWeight, NewFalseWeight); 1642 // Emit the RHS condition into TmpBB. 1643 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 1644 NewTrueWeight, NewFalseWeight); 1645 } 1646 } 1647 1648 /// If the set of cases should be emitted as a series of branches, return true. 1649 /// If we should emit this as a bunch of and/or'd together conditions, return 1650 /// false. 1651 bool 1652 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 1653 if (Cases.size() != 2) return true; 1654 1655 // If this is two comparisons of the same values or'd or and'd together, they 1656 // will get folded into a single comparison, so don't emit two blocks. 1657 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1658 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1659 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1660 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1661 return false; 1662 } 1663 1664 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1665 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1666 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1667 Cases[0].CC == Cases[1].CC && 1668 isa<Constant>(Cases[0].CmpRHS) && 1669 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1670 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1671 return false; 1672 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1673 return false; 1674 } 1675 1676 return true; 1677 } 1678 1679 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1680 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1681 1682 // Update machine-CFG edges. 1683 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1684 1685 if (I.isUnconditional()) { 1686 // Update machine-CFG edges. 1687 BrMBB->addSuccessor(Succ0MBB); 1688 1689 // If this is not a fall-through branch or optimizations are switched off, 1690 // emit the branch. 1691 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 1692 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 1693 MVT::Other, getControlRoot(), 1694 DAG.getBasicBlock(Succ0MBB))); 1695 1696 return; 1697 } 1698 1699 // If this condition is one of the special cases we handle, do special stuff 1700 // now. 1701 const Value *CondVal = I.getCondition(); 1702 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1703 1704 // If this is a series of conditions that are or'd or and'd together, emit 1705 // this as a sequence of branches instead of setcc's with and/or operations. 1706 // As long as jumps are not expensive, this should improve performance. 1707 // For example, instead of something like: 1708 // cmp A, B 1709 // C = seteq 1710 // cmp D, E 1711 // F = setle 1712 // or C, F 1713 // jnz foo 1714 // Emit: 1715 // cmp A, B 1716 // je foo 1717 // cmp D, E 1718 // jle foo 1719 // 1720 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1721 Instruction::BinaryOps Opcode = BOp->getOpcode(); 1722 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 1723 !I.getMetadata(LLVMContext::MD_unpredictable) && 1724 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 1725 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1726 Opcode, getEdgeWeight(BrMBB, Succ0MBB), 1727 getEdgeWeight(BrMBB, Succ1MBB)); 1728 // If the compares in later blocks need to use values not currently 1729 // exported from this block, export them now. This block should always 1730 // be the first entry. 1731 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1732 1733 // Allow some cases to be rejected. 1734 if (ShouldEmitAsBranches(SwitchCases)) { 1735 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1736 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1737 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1738 } 1739 1740 // Emit the branch for this block. 1741 visitSwitchCase(SwitchCases[0], BrMBB); 1742 SwitchCases.erase(SwitchCases.begin()); 1743 return; 1744 } 1745 1746 // Okay, we decided not to do this, remove any inserted MBB's and clear 1747 // SwitchCases. 1748 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1749 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1750 1751 SwitchCases.clear(); 1752 } 1753 } 1754 1755 // Create a CaseBlock record representing this branch. 1756 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1757 nullptr, Succ0MBB, Succ1MBB, BrMBB); 1758 1759 // Use visitSwitchCase to actually insert the fast branch sequence for this 1760 // cond branch. 1761 visitSwitchCase(CB, BrMBB); 1762 } 1763 1764 /// visitSwitchCase - Emits the necessary code to represent a single node in 1765 /// the binary search tree resulting from lowering a switch instruction. 1766 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1767 MachineBasicBlock *SwitchBB) { 1768 SDValue Cond; 1769 SDValue CondLHS = getValue(CB.CmpLHS); 1770 SDLoc dl = getCurSDLoc(); 1771 1772 // Build the setcc now. 1773 if (!CB.CmpMHS) { 1774 // Fold "(X == true)" to X and "(X == false)" to !X to 1775 // handle common cases produced by branch lowering. 1776 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1777 CB.CC == ISD::SETEQ) 1778 Cond = CondLHS; 1779 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1780 CB.CC == ISD::SETEQ) { 1781 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 1782 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1783 } else 1784 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1785 } else { 1786 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1787 1788 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1789 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1790 1791 SDValue CmpOp = getValue(CB.CmpMHS); 1792 EVT VT = CmpOp.getValueType(); 1793 1794 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1795 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 1796 ISD::SETLE); 1797 } else { 1798 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1799 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 1800 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1801 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 1802 } 1803 } 1804 1805 // Update successor info 1806 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight); 1807 // TrueBB and FalseBB are always different unless the incoming IR is 1808 // degenerate. This only happens when running llc on weird IR. 1809 if (CB.TrueBB != CB.FalseBB) 1810 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight); 1811 1812 // If the lhs block is the next block, invert the condition so that we can 1813 // fall through to the lhs instead of the rhs block. 1814 if (CB.TrueBB == NextBlock(SwitchBB)) { 1815 std::swap(CB.TrueBB, CB.FalseBB); 1816 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 1817 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1818 } 1819 1820 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1821 MVT::Other, getControlRoot(), Cond, 1822 DAG.getBasicBlock(CB.TrueBB)); 1823 1824 // Insert the false branch. Do this even if it's a fall through branch, 1825 // this makes it easier to do DAG optimizations which require inverting 1826 // the branch condition. 1827 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1828 DAG.getBasicBlock(CB.FalseBB)); 1829 1830 DAG.setRoot(BrCond); 1831 } 1832 1833 /// visitJumpTable - Emit JumpTable node in the current MBB 1834 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1835 // Emit the code for the jump table 1836 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1837 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 1838 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 1839 JT.Reg, PTy); 1840 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1841 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 1842 MVT::Other, Index.getValue(1), 1843 Table, Index); 1844 DAG.setRoot(BrJumpTable); 1845 } 1846 1847 /// visitJumpTableHeader - This function emits necessary code to produce index 1848 /// in the JumpTable from switch case. 1849 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1850 JumpTableHeader &JTH, 1851 MachineBasicBlock *SwitchBB) { 1852 SDLoc dl = getCurSDLoc(); 1853 1854 // Subtract the lowest switch case value from the value being switched on and 1855 // conditional branch to default mbb if the result is greater than the 1856 // difference between smallest and largest cases. 1857 SDValue SwitchOp = getValue(JTH.SValue); 1858 EVT VT = SwitchOp.getValueType(); 1859 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1860 DAG.getConstant(JTH.First, dl, VT)); 1861 1862 // The SDNode we just created, which holds the value being switched on minus 1863 // the smallest case value, needs to be copied to a virtual register so it 1864 // can be used as an index into the jump table in a subsequent basic block. 1865 // This value may be smaller or larger than the target's pointer type, and 1866 // therefore require extension or truncating. 1867 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1868 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 1869 1870 unsigned JumpTableReg = 1871 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 1872 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 1873 JumpTableReg, SwitchOp); 1874 JT.Reg = JumpTableReg; 1875 1876 // Emit the range check for the jump table, and branch to the default block 1877 // for the switch statement if the value being switched on exceeds the largest 1878 // case in the switch. 1879 SDValue CMP = DAG.getSetCC( 1880 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1881 Sub.getValueType()), 1882 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 1883 1884 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1885 MVT::Other, CopyTo, CMP, 1886 DAG.getBasicBlock(JT.Default)); 1887 1888 // Avoid emitting unnecessary branches to the next block. 1889 if (JT.MBB != NextBlock(SwitchBB)) 1890 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1891 DAG.getBasicBlock(JT.MBB)); 1892 1893 DAG.setRoot(BrCond); 1894 } 1895 1896 /// Codegen a new tail for a stack protector check ParentMBB which has had its 1897 /// tail spliced into a stack protector check success bb. 1898 /// 1899 /// For a high level explanation of how this fits into the stack protector 1900 /// generation see the comment on the declaration of class 1901 /// StackProtectorDescriptor. 1902 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 1903 MachineBasicBlock *ParentBB) { 1904 1905 // First create the loads to the guard/stack slot for the comparison. 1906 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1907 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 1908 1909 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo(); 1910 int FI = MFI->getStackProtectorIndex(); 1911 1912 const Value *IRGuard = SPD.getGuard(); 1913 SDValue GuardPtr = getValue(IRGuard); 1914 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 1915 1916 unsigned Align = DL->getPrefTypeAlignment(IRGuard->getType()); 1917 1918 SDValue Guard; 1919 SDLoc dl = getCurSDLoc(); 1920 1921 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the 1922 // guard value from the virtual register holding the value. Otherwise, emit a 1923 // volatile load to retrieve the stack guard value. 1924 unsigned GuardReg = SPD.getGuardReg(); 1925 1926 if (GuardReg && TLI.useLoadStackGuardNode()) 1927 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg, 1928 PtrTy); 1929 else 1930 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(), 1931 GuardPtr, MachinePointerInfo(IRGuard, 0), 1932 true, false, false, Align); 1933 1934 SDValue StackSlot = DAG.getLoad( 1935 PtrTy, dl, DAG.getEntryNode(), StackSlotPtr, 1936 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), true, 1937 false, false, Align); 1938 1939 // Perform the comparison via a subtract/getsetcc. 1940 EVT VT = Guard.getValueType(); 1941 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot); 1942 1943 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 1944 *DAG.getContext(), 1945 Sub.getValueType()), 1946 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE); 1947 1948 // If the sub is not 0, then we know the guard/stackslot do not equal, so 1949 // branch to failure MBB. 1950 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1951 MVT::Other, StackSlot.getOperand(0), 1952 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 1953 // Otherwise branch to success MBB. 1954 SDValue Br = DAG.getNode(ISD::BR, dl, 1955 MVT::Other, BrCond, 1956 DAG.getBasicBlock(SPD.getSuccessMBB())); 1957 1958 DAG.setRoot(Br); 1959 } 1960 1961 /// Codegen the failure basic block for a stack protector check. 1962 /// 1963 /// A failure stack protector machine basic block consists simply of a call to 1964 /// __stack_chk_fail(). 1965 /// 1966 /// For a high level explanation of how this fits into the stack protector 1967 /// generation see the comment on the declaration of class 1968 /// StackProtectorDescriptor. 1969 void 1970 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 1971 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1972 SDValue Chain = 1973 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 1974 nullptr, 0, false, getCurSDLoc(), false, false).second; 1975 DAG.setRoot(Chain); 1976 } 1977 1978 /// visitBitTestHeader - This function emits necessary code to produce value 1979 /// suitable for "bit tests" 1980 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1981 MachineBasicBlock *SwitchBB) { 1982 SDLoc dl = getCurSDLoc(); 1983 1984 // Subtract the minimum value 1985 SDValue SwitchOp = getValue(B.SValue); 1986 EVT VT = SwitchOp.getValueType(); 1987 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 1988 DAG.getConstant(B.First, dl, VT)); 1989 1990 // Check range 1991 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1992 SDValue RangeCmp = DAG.getSetCC( 1993 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 1994 Sub.getValueType()), 1995 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT); 1996 1997 // Determine the type of the test operands. 1998 bool UsePtrType = false; 1999 if (!TLI.isTypeLegal(VT)) 2000 UsePtrType = true; 2001 else { 2002 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2003 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2004 // Switch table case range are encoded into series of masks. 2005 // Just use pointer type, it's guaranteed to fit. 2006 UsePtrType = true; 2007 break; 2008 } 2009 } 2010 if (UsePtrType) { 2011 VT = TLI.getPointerTy(DAG.getDataLayout()); 2012 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2013 } 2014 2015 B.RegVT = VT.getSimpleVT(); 2016 B.Reg = FuncInfo.CreateReg(B.RegVT); 2017 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2018 2019 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2020 2021 addSuccessorWithWeight(SwitchBB, B.Default, B.DefaultWeight); 2022 addSuccessorWithWeight(SwitchBB, MBB, B.Weight); 2023 2024 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl, 2025 MVT::Other, CopyTo, RangeCmp, 2026 DAG.getBasicBlock(B.Default)); 2027 2028 // Avoid emitting unnecessary branches to the next block. 2029 if (MBB != NextBlock(SwitchBB)) 2030 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange, 2031 DAG.getBasicBlock(MBB)); 2032 2033 DAG.setRoot(BrRange); 2034 } 2035 2036 /// visitBitTestCase - this function produces one "bit test" 2037 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2038 MachineBasicBlock* NextMBB, 2039 uint32_t BranchWeightToNext, 2040 unsigned Reg, 2041 BitTestCase &B, 2042 MachineBasicBlock *SwitchBB) { 2043 SDLoc dl = getCurSDLoc(); 2044 MVT VT = BB.RegVT; 2045 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2046 SDValue Cmp; 2047 unsigned PopCount = countPopulation(B.Mask); 2048 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2049 if (PopCount == 1) { 2050 // Testing for a single bit; just compare the shift count with what it 2051 // would need to be to shift a 1 bit in that position. 2052 Cmp = DAG.getSetCC( 2053 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2054 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2055 ISD::SETEQ); 2056 } else if (PopCount == BB.Range) { 2057 // There is only one zero bit in the range, test for it directly. 2058 Cmp = DAG.getSetCC( 2059 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2060 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2061 ISD::SETNE); 2062 } else { 2063 // Make desired shift 2064 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2065 DAG.getConstant(1, dl, VT), ShiftOp); 2066 2067 // Emit bit tests and jumps 2068 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2069 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2070 Cmp = DAG.getSetCC( 2071 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2072 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2073 } 2074 2075 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight. 2076 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight); 2077 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext. 2078 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext); 2079 2080 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2081 MVT::Other, getControlRoot(), 2082 Cmp, DAG.getBasicBlock(B.TargetBB)); 2083 2084 // Avoid emitting unnecessary branches to the next block. 2085 if (NextMBB != NextBlock(SwitchBB)) 2086 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2087 DAG.getBasicBlock(NextMBB)); 2088 2089 DAG.setRoot(BrAnd); 2090 } 2091 2092 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2093 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2094 2095 // Retrieve successors. Look through artificial IR level blocks like catchpads 2096 // and catchendpads for successors. 2097 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2098 const BasicBlock *EHPadBB = I.getSuccessor(1); 2099 2100 const Value *Callee(I.getCalledValue()); 2101 const Function *Fn = dyn_cast<Function>(Callee); 2102 if (isa<InlineAsm>(Callee)) 2103 visitInlineAsm(&I); 2104 else if (Fn && Fn->isIntrinsic()) { 2105 switch (Fn->getIntrinsicID()) { 2106 default: 2107 llvm_unreachable("Cannot invoke this intrinsic"); 2108 case Intrinsic::donothing: 2109 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2110 break; 2111 case Intrinsic::experimental_patchpoint_void: 2112 case Intrinsic::experimental_patchpoint_i64: 2113 visitPatchpoint(&I, EHPadBB); 2114 break; 2115 case Intrinsic::experimental_gc_statepoint: 2116 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2117 break; 2118 } 2119 } else 2120 LowerCallTo(&I, getValue(Callee), false, EHPadBB); 2121 2122 // If the value of the invoke is used outside of its defining block, make it 2123 // available as a virtual register. 2124 // We already took care of the exported value for the statepoint instruction 2125 // during call to the LowerStatepoint. 2126 if (!isStatepoint(I)) { 2127 CopyToExportRegsIfNeeded(&I); 2128 } 2129 2130 SmallVector<MachineBasicBlock *, 1> UnwindDests; 2131 findUnwindDestinations(FuncInfo, EHPadBB, UnwindDests); 2132 2133 // Update successor info. 2134 // FIXME: The weights for catchpads will be wrong. 2135 addSuccessorWithWeight(InvokeMBB, Return); 2136 for (MachineBasicBlock *UnwindDest : UnwindDests) { 2137 UnwindDest->setIsEHPad(); 2138 addSuccessorWithWeight(InvokeMBB, UnwindDest); 2139 } 2140 2141 // Drop into normal successor. 2142 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2143 MVT::Other, getControlRoot(), 2144 DAG.getBasicBlock(Return))); 2145 } 2146 2147 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2148 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2149 } 2150 2151 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2152 assert(FuncInfo.MBB->isEHPad() && 2153 "Call to landingpad not in landing pad!"); 2154 2155 MachineBasicBlock *MBB = FuncInfo.MBB; 2156 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 2157 AddLandingPadInfo(LP, MMI, MBB); 2158 2159 // If there aren't registers to copy the values into (e.g., during SjLj 2160 // exceptions), then don't bother to create these DAG nodes. 2161 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2162 if (TLI.getExceptionPointerRegister() == 0 && 2163 TLI.getExceptionSelectorRegister() == 0) 2164 return; 2165 2166 SmallVector<EVT, 2> ValueVTs; 2167 SDLoc dl = getCurSDLoc(); 2168 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2169 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2170 2171 // Get the two live-in registers as SDValues. The physregs have already been 2172 // copied into virtual registers. 2173 SDValue Ops[2]; 2174 if (FuncInfo.ExceptionPointerVirtReg) { 2175 Ops[0] = DAG.getZExtOrTrunc( 2176 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2177 FuncInfo.ExceptionPointerVirtReg, 2178 TLI.getPointerTy(DAG.getDataLayout())), 2179 dl, ValueVTs[0]); 2180 } else { 2181 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2182 } 2183 Ops[1] = DAG.getZExtOrTrunc( 2184 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2185 FuncInfo.ExceptionSelectorVirtReg, 2186 TLI.getPointerTy(DAG.getDataLayout())), 2187 dl, ValueVTs[1]); 2188 2189 // Merge into one. 2190 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2191 DAG.getVTList(ValueVTs), Ops); 2192 setValue(&LP, Res); 2193 } 2194 2195 void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) { 2196 #ifndef NDEBUG 2197 for (const CaseCluster &CC : Clusters) 2198 assert(CC.Low == CC.High && "Input clusters must be single-case"); 2199 #endif 2200 2201 std::sort(Clusters.begin(), Clusters.end(), 2202 [](const CaseCluster &a, const CaseCluster &b) { 2203 return a.Low->getValue().slt(b.Low->getValue()); 2204 }); 2205 2206 // Merge adjacent clusters with the same destination. 2207 const unsigned N = Clusters.size(); 2208 unsigned DstIndex = 0; 2209 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) { 2210 CaseCluster &CC = Clusters[SrcIndex]; 2211 const ConstantInt *CaseVal = CC.Low; 2212 MachineBasicBlock *Succ = CC.MBB; 2213 2214 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ && 2215 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) { 2216 // If this case has the same successor and is a neighbour, merge it into 2217 // the previous cluster. 2218 Clusters[DstIndex - 1].High = CaseVal; 2219 Clusters[DstIndex - 1].Weight += CC.Weight; 2220 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!"); 2221 } else { 2222 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex], 2223 sizeof(Clusters[SrcIndex])); 2224 } 2225 } 2226 Clusters.resize(DstIndex); 2227 } 2228 2229 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2230 MachineBasicBlock *Last) { 2231 // Update JTCases. 2232 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2233 if (JTCases[i].first.HeaderBB == First) 2234 JTCases[i].first.HeaderBB = Last; 2235 2236 // Update BitTestCases. 2237 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2238 if (BitTestCases[i].Parent == First) 2239 BitTestCases[i].Parent = Last; 2240 } 2241 2242 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2243 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2244 2245 // Update machine-CFG edges with unique successors. 2246 SmallSet<BasicBlock*, 32> Done; 2247 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2248 BasicBlock *BB = I.getSuccessor(i); 2249 bool Inserted = Done.insert(BB).second; 2250 if (!Inserted) 2251 continue; 2252 2253 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2254 addSuccessorWithWeight(IndirectBrMBB, Succ); 2255 } 2256 2257 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2258 MVT::Other, getControlRoot(), 2259 getValue(I.getAddress()))); 2260 } 2261 2262 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2263 if (DAG.getTarget().Options.TrapUnreachable) 2264 DAG.setRoot( 2265 DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2266 } 2267 2268 void SelectionDAGBuilder::visitFSub(const User &I) { 2269 // -0.0 - X --> fneg 2270 Type *Ty = I.getType(); 2271 if (isa<Constant>(I.getOperand(0)) && 2272 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2273 SDValue Op2 = getValue(I.getOperand(1)); 2274 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 2275 Op2.getValueType(), Op2)); 2276 return; 2277 } 2278 2279 visitBinary(I, ISD::FSUB); 2280 } 2281 2282 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2283 SDValue Op1 = getValue(I.getOperand(0)); 2284 SDValue Op2 = getValue(I.getOperand(1)); 2285 2286 bool nuw = false; 2287 bool nsw = false; 2288 bool exact = false; 2289 FastMathFlags FMF; 2290 2291 if (const OverflowingBinaryOperator *OFBinOp = 2292 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2293 nuw = OFBinOp->hasNoUnsignedWrap(); 2294 nsw = OFBinOp->hasNoSignedWrap(); 2295 } 2296 if (const PossiblyExactOperator *ExactOp = 2297 dyn_cast<const PossiblyExactOperator>(&I)) 2298 exact = ExactOp->isExact(); 2299 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I)) 2300 FMF = FPOp->getFastMathFlags(); 2301 2302 SDNodeFlags Flags; 2303 Flags.setExact(exact); 2304 Flags.setNoSignedWrap(nsw); 2305 Flags.setNoUnsignedWrap(nuw); 2306 if (EnableFMFInDAG) { 2307 Flags.setAllowReciprocal(FMF.allowReciprocal()); 2308 Flags.setNoInfs(FMF.noInfs()); 2309 Flags.setNoNaNs(FMF.noNaNs()); 2310 Flags.setNoSignedZeros(FMF.noSignedZeros()); 2311 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra()); 2312 } 2313 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(), 2314 Op1, Op2, &Flags); 2315 setValue(&I, BinNodeValue); 2316 } 2317 2318 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2319 SDValue Op1 = getValue(I.getOperand(0)); 2320 SDValue Op2 = getValue(I.getOperand(1)); 2321 2322 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 2323 Op2.getValueType(), DAG.getDataLayout()); 2324 2325 // Coerce the shift amount to the right type if we can. 2326 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2327 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2328 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2329 SDLoc DL = getCurSDLoc(); 2330 2331 // If the operand is smaller than the shift count type, promote it. 2332 if (ShiftSize > Op2Size) 2333 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2334 2335 // If the operand is larger than the shift count type but the shift 2336 // count type has enough bits to represent any shift value, truncate 2337 // it now. This is a common case and it exposes the truncate to 2338 // optimization early. 2339 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2340 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2341 // Otherwise we'll need to temporarily settle for some other convenient 2342 // type. Type legalization will make adjustments once the shiftee is split. 2343 else 2344 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2345 } 2346 2347 bool nuw = false; 2348 bool nsw = false; 2349 bool exact = false; 2350 2351 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 2352 2353 if (const OverflowingBinaryOperator *OFBinOp = 2354 dyn_cast<const OverflowingBinaryOperator>(&I)) { 2355 nuw = OFBinOp->hasNoUnsignedWrap(); 2356 nsw = OFBinOp->hasNoSignedWrap(); 2357 } 2358 if (const PossiblyExactOperator *ExactOp = 2359 dyn_cast<const PossiblyExactOperator>(&I)) 2360 exact = ExactOp->isExact(); 2361 } 2362 SDNodeFlags Flags; 2363 Flags.setExact(exact); 2364 Flags.setNoSignedWrap(nsw); 2365 Flags.setNoUnsignedWrap(nuw); 2366 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 2367 &Flags); 2368 setValue(&I, Res); 2369 } 2370 2371 void SelectionDAGBuilder::visitSDiv(const User &I) { 2372 SDValue Op1 = getValue(I.getOperand(0)); 2373 SDValue Op2 = getValue(I.getOperand(1)); 2374 2375 SDNodeFlags Flags; 2376 Flags.setExact(isa<PossiblyExactOperator>(&I) && 2377 cast<PossiblyExactOperator>(&I)->isExact()); 2378 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 2379 Op2, &Flags)); 2380 } 2381 2382 void SelectionDAGBuilder::visitICmp(const User &I) { 2383 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2384 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2385 predicate = IC->getPredicate(); 2386 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2387 predicate = ICmpInst::Predicate(IC->getPredicate()); 2388 SDValue Op1 = getValue(I.getOperand(0)); 2389 SDValue Op2 = getValue(I.getOperand(1)); 2390 ISD::CondCode Opcode = getICmpCondCode(predicate); 2391 2392 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2393 I.getType()); 2394 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 2395 } 2396 2397 void SelectionDAGBuilder::visitFCmp(const User &I) { 2398 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2399 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2400 predicate = FC->getPredicate(); 2401 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2402 predicate = FCmpInst::Predicate(FC->getPredicate()); 2403 SDValue Op1 = getValue(I.getOperand(0)); 2404 SDValue Op2 = getValue(I.getOperand(1)); 2405 ISD::CondCode Condition = getFCmpCondCode(predicate); 2406 2407 // FIXME: Fcmp instructions have fast-math-flags in IR, so we should use them. 2408 // FIXME: We should propagate the fast-math-flags to the DAG node itself for 2409 // further optimization, but currently FMF is only applicable to binary nodes. 2410 if (TM.Options.NoNaNsFPMath) 2411 Condition = getFCmpCodeWithoutNaN(Condition); 2412 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2413 I.getType()); 2414 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 2415 } 2416 2417 void SelectionDAGBuilder::visitSelect(const User &I) { 2418 SmallVector<EVT, 4> ValueVTs; 2419 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 2420 ValueVTs); 2421 unsigned NumValues = ValueVTs.size(); 2422 if (NumValues == 0) return; 2423 2424 SmallVector<SDValue, 4> Values(NumValues); 2425 SDValue Cond = getValue(I.getOperand(0)); 2426 SDValue LHSVal = getValue(I.getOperand(1)); 2427 SDValue RHSVal = getValue(I.getOperand(2)); 2428 auto BaseOps = {Cond}; 2429 ISD::NodeType OpCode = Cond.getValueType().isVector() ? 2430 ISD::VSELECT : ISD::SELECT; 2431 2432 // Min/max matching is only viable if all output VTs are the same. 2433 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) { 2434 EVT VT = ValueVTs[0]; 2435 LLVMContext &Ctx = *DAG.getContext(); 2436 auto &TLI = DAG.getTargetLoweringInfo(); 2437 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector) 2438 VT = TLI.getTypeToTransformTo(Ctx, VT); 2439 2440 Value *LHS, *RHS; 2441 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 2442 ISD::NodeType Opc = ISD::DELETED_NODE; 2443 switch (SPR.Flavor) { 2444 case SPF_UMAX: Opc = ISD::UMAX; break; 2445 case SPF_UMIN: Opc = ISD::UMIN; break; 2446 case SPF_SMAX: Opc = ISD::SMAX; break; 2447 case SPF_SMIN: Opc = ISD::SMIN; break; 2448 case SPF_FMINNUM: 2449 switch (SPR.NaNBehavior) { 2450 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2451 case SPNB_RETURNS_NAN: Opc = ISD::FMINNAN; break; 2452 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 2453 case SPNB_RETURNS_ANY: 2454 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ? ISD::FMINNUM 2455 : ISD::FMINNAN; 2456 break; 2457 } 2458 break; 2459 case SPF_FMAXNUM: 2460 switch (SPR.NaNBehavior) { 2461 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 2462 case SPNB_RETURNS_NAN: Opc = ISD::FMAXNAN; break; 2463 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 2464 case SPNB_RETURNS_ANY: 2465 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ? ISD::FMAXNUM 2466 : ISD::FMAXNAN; 2467 break; 2468 } 2469 break; 2470 default: break; 2471 } 2472 2473 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) && 2474 // If the underlying comparison instruction is used by any other instruction, 2475 // the consumed instructions won't be destroyed, so it is not profitable 2476 // to convert to a min/max. 2477 cast<SelectInst>(&I)->getCondition()->hasOneUse()) { 2478 OpCode = Opc; 2479 LHSVal = getValue(LHS); 2480 RHSVal = getValue(RHS); 2481 BaseOps = {}; 2482 } 2483 } 2484 2485 for (unsigned i = 0; i != NumValues; ++i) { 2486 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 2487 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 2488 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 2489 Values[i] = DAG.getNode(OpCode, getCurSDLoc(), 2490 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i), 2491 Ops); 2492 } 2493 2494 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2495 DAG.getVTList(ValueVTs), Values)); 2496 } 2497 2498 void SelectionDAGBuilder::visitTrunc(const User &I) { 2499 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2500 SDValue N = getValue(I.getOperand(0)); 2501 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2502 I.getType()); 2503 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 2504 } 2505 2506 void SelectionDAGBuilder::visitZExt(const User &I) { 2507 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2508 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2509 SDValue N = getValue(I.getOperand(0)); 2510 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2511 I.getType()); 2512 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 2513 } 2514 2515 void SelectionDAGBuilder::visitSExt(const User &I) { 2516 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2517 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2518 SDValue N = getValue(I.getOperand(0)); 2519 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2520 I.getType()); 2521 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 2522 } 2523 2524 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2525 // FPTrunc is never a no-op cast, no need to check 2526 SDValue N = getValue(I.getOperand(0)); 2527 SDLoc dl = getCurSDLoc(); 2528 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2529 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2530 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 2531 DAG.getTargetConstant( 2532 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 2533 } 2534 2535 void SelectionDAGBuilder::visitFPExt(const User &I) { 2536 // FPExt is never a no-op cast, no need to check 2537 SDValue N = getValue(I.getOperand(0)); 2538 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2539 I.getType()); 2540 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 2541 } 2542 2543 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2544 // FPToUI is never a no-op cast, no need to check 2545 SDValue N = getValue(I.getOperand(0)); 2546 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2547 I.getType()); 2548 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 2549 } 2550 2551 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2552 // FPToSI is never a no-op cast, no need to check 2553 SDValue N = getValue(I.getOperand(0)); 2554 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2555 I.getType()); 2556 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 2557 } 2558 2559 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2560 // UIToFP is never a no-op cast, no need to check 2561 SDValue N = getValue(I.getOperand(0)); 2562 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2563 I.getType()); 2564 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 2565 } 2566 2567 void SelectionDAGBuilder::visitSIToFP(const User &I) { 2568 // SIToFP is never a no-op cast, no need to check 2569 SDValue N = getValue(I.getOperand(0)); 2570 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2571 I.getType()); 2572 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 2573 } 2574 2575 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2576 // What to do depends on the size of the integer and the size of the pointer. 2577 // We can either truncate, zero extend, or no-op, accordingly. 2578 SDValue N = getValue(I.getOperand(0)); 2579 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2580 I.getType()); 2581 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2582 } 2583 2584 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2585 // What to do depends on the size of the integer and the size of the pointer. 2586 // We can either truncate, zero extend, or no-op, accordingly. 2587 SDValue N = getValue(I.getOperand(0)); 2588 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2589 I.getType()); 2590 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT)); 2591 } 2592 2593 void SelectionDAGBuilder::visitBitCast(const User &I) { 2594 SDValue N = getValue(I.getOperand(0)); 2595 SDLoc dl = getCurSDLoc(); 2596 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 2597 I.getType()); 2598 2599 // BitCast assures us that source and destination are the same size so this is 2600 // either a BITCAST or a no-op. 2601 if (DestVT != N.getValueType()) 2602 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 2603 DestVT, N)); // convert types. 2604 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 2605 // might fold any kind of constant expression to an integer constant and that 2606 // is not what we are looking for. Only regcognize a bitcast of a genuine 2607 // constant integer as an opaque constant. 2608 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 2609 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 2610 /*isOpaque*/true)); 2611 else 2612 setValue(&I, N); // noop cast. 2613 } 2614 2615 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 2616 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2617 const Value *SV = I.getOperand(0); 2618 SDValue N = getValue(SV); 2619 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2620 2621 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 2622 unsigned DestAS = I.getType()->getPointerAddressSpace(); 2623 2624 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 2625 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 2626 2627 setValue(&I, N); 2628 } 2629 2630 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2631 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2632 SDValue InVec = getValue(I.getOperand(0)); 2633 SDValue InVal = getValue(I.getOperand(1)); 2634 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 2635 TLI.getVectorIdxTy(DAG.getDataLayout())); 2636 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 2637 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2638 InVec, InVal, InIdx)); 2639 } 2640 2641 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2642 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2643 SDValue InVec = getValue(I.getOperand(0)); 2644 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 2645 TLI.getVectorIdxTy(DAG.getDataLayout())); 2646 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 2647 TLI.getValueType(DAG.getDataLayout(), I.getType()), 2648 InVec, InIdx)); 2649 } 2650 2651 // Utility for visitShuffleVector - Return true if every element in Mask, 2652 // beginning from position Pos and ending in Pos+Size, falls within the 2653 // specified sequential range [L, L+Pos). or is undef. 2654 static bool isSequentialInRange(const SmallVectorImpl<int> &Mask, 2655 unsigned Pos, unsigned Size, int Low) { 2656 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low) 2657 if (Mask[i] >= 0 && Mask[i] != Low) 2658 return false; 2659 return true; 2660 } 2661 2662 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2663 SDValue Src1 = getValue(I.getOperand(0)); 2664 SDValue Src2 = getValue(I.getOperand(1)); 2665 2666 SmallVector<int, 8> Mask; 2667 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask); 2668 unsigned MaskNumElts = Mask.size(); 2669 2670 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2671 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 2672 EVT SrcVT = Src1.getValueType(); 2673 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2674 2675 if (SrcNumElts == MaskNumElts) { 2676 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2677 &Mask[0])); 2678 return; 2679 } 2680 2681 // Normalize the shuffle vector since mask and vector length don't match. 2682 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 2683 // Mask is longer than the source vectors and is a multiple of the source 2684 // vectors. We can use concatenate vector to make the mask and vectors 2685 // lengths match. 2686 if (SrcNumElts*2 == MaskNumElts) { 2687 // First check for Src1 in low and Src2 in high 2688 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) && 2689 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) { 2690 // The shuffle is concatenating two vectors together. 2691 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2692 VT, Src1, Src2)); 2693 return; 2694 } 2695 // Then check for Src2 in low and Src1 in high 2696 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) && 2697 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) { 2698 // The shuffle is concatenating two vectors together. 2699 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(), 2700 VT, Src2, Src1)); 2701 return; 2702 } 2703 } 2704 2705 // Pad both vectors with undefs to make them the same length as the mask. 2706 unsigned NumConcat = MaskNumElts / SrcNumElts; 2707 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 2708 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 2709 SDValue UndefVal = DAG.getUNDEF(SrcVT); 2710 2711 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 2712 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 2713 MOps1[0] = Src1; 2714 MOps2[0] = Src2; 2715 2716 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2717 getCurSDLoc(), VT, MOps1); 2718 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2719 getCurSDLoc(), VT, MOps2); 2720 2721 // Readjust mask for new input vector length. 2722 SmallVector<int, 8> MappedOps; 2723 for (unsigned i = 0; i != MaskNumElts; ++i) { 2724 int Idx = Mask[i]; 2725 if (Idx >= (int)SrcNumElts) 2726 Idx -= SrcNumElts - MaskNumElts; 2727 MappedOps.push_back(Idx); 2728 } 2729 2730 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2731 &MappedOps[0])); 2732 return; 2733 } 2734 2735 if (SrcNumElts > MaskNumElts) { 2736 // Analyze the access pattern of the vector to see if we can extract 2737 // two subvectors and do the shuffle. The analysis is done by calculating 2738 // the range of elements the mask access on both vectors. 2739 int MinRange[2] = { static_cast<int>(SrcNumElts), 2740 static_cast<int>(SrcNumElts)}; 2741 int MaxRange[2] = {-1, -1}; 2742 2743 for (unsigned i = 0; i != MaskNumElts; ++i) { 2744 int Idx = Mask[i]; 2745 unsigned Input = 0; 2746 if (Idx < 0) 2747 continue; 2748 2749 if (Idx >= (int)SrcNumElts) { 2750 Input = 1; 2751 Idx -= SrcNumElts; 2752 } 2753 if (Idx > MaxRange[Input]) 2754 MaxRange[Input] = Idx; 2755 if (Idx < MinRange[Input]) 2756 MinRange[Input] = Idx; 2757 } 2758 2759 // Check if the access is smaller than the vector size and can we find 2760 // a reasonable extract index. 2761 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not 2762 // Extract. 2763 int StartIdx[2]; // StartIdx to extract from 2764 for (unsigned Input = 0; Input < 2; ++Input) { 2765 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) { 2766 RangeUse[Input] = 0; // Unused 2767 StartIdx[Input] = 0; 2768 continue; 2769 } 2770 2771 // Find a good start index that is a multiple of the mask length. Then 2772 // see if the rest of the elements are in range. 2773 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 2774 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 2775 StartIdx[Input] + MaskNumElts <= SrcNumElts) 2776 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 2777 } 2778 2779 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 2780 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 2781 return; 2782 } 2783 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) { 2784 // Extract appropriate subvector and generate a vector shuffle 2785 for (unsigned Input = 0; Input < 2; ++Input) { 2786 SDValue &Src = Input == 0 ? Src1 : Src2; 2787 if (RangeUse[Input] == 0) 2788 Src = DAG.getUNDEF(VT); 2789 else { 2790 SDLoc dl = getCurSDLoc(); 2791 Src = DAG.getNode( 2792 ISD::EXTRACT_SUBVECTOR, dl, VT, Src, 2793 DAG.getConstant(StartIdx[Input], dl, 2794 TLI.getVectorIdxTy(DAG.getDataLayout()))); 2795 } 2796 } 2797 2798 // Calculate new mask. 2799 SmallVector<int, 8> MappedOps; 2800 for (unsigned i = 0; i != MaskNumElts; ++i) { 2801 int Idx = Mask[i]; 2802 if (Idx >= 0) { 2803 if (Idx < (int)SrcNumElts) 2804 Idx -= StartIdx[0]; 2805 else 2806 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 2807 } 2808 MappedOps.push_back(Idx); 2809 } 2810 2811 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2, 2812 &MappedOps[0])); 2813 return; 2814 } 2815 } 2816 2817 // We can't use either concat vectors or extract subvectors so fall back to 2818 // replacing the shuffle with extract and build vector. 2819 // to insert and build vector. 2820 EVT EltVT = VT.getVectorElementType(); 2821 EVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 2822 SDLoc dl = getCurSDLoc(); 2823 SmallVector<SDValue,8> Ops; 2824 for (unsigned i = 0; i != MaskNumElts; ++i) { 2825 int Idx = Mask[i]; 2826 SDValue Res; 2827 2828 if (Idx < 0) { 2829 Res = DAG.getUNDEF(EltVT); 2830 } else { 2831 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 2832 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 2833 2834 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, 2835 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT)); 2836 } 2837 2838 Ops.push_back(Res); 2839 } 2840 2841 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops)); 2842 } 2843 2844 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 2845 const Value *Op0 = I.getOperand(0); 2846 const Value *Op1 = I.getOperand(1); 2847 Type *AggTy = I.getType(); 2848 Type *ValTy = Op1->getType(); 2849 bool IntoUndef = isa<UndefValue>(Op0); 2850 bool FromUndef = isa<UndefValue>(Op1); 2851 2852 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2853 2854 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2855 SmallVector<EVT, 4> AggValueVTs; 2856 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 2857 SmallVector<EVT, 4> ValValueVTs; 2858 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2859 2860 unsigned NumAggValues = AggValueVTs.size(); 2861 unsigned NumValValues = ValValueVTs.size(); 2862 SmallVector<SDValue, 4> Values(NumAggValues); 2863 2864 // Ignore an insertvalue that produces an empty object 2865 if (!NumAggValues) { 2866 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2867 return; 2868 } 2869 2870 SDValue Agg = getValue(Op0); 2871 unsigned i = 0; 2872 // Copy the beginning value(s) from the original aggregate. 2873 for (; i != LinearIndex; ++i) 2874 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2875 SDValue(Agg.getNode(), Agg.getResNo() + i); 2876 // Copy values from the inserted value(s). 2877 if (NumValValues) { 2878 SDValue Val = getValue(Op1); 2879 for (; i != LinearIndex + NumValValues; ++i) 2880 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2881 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 2882 } 2883 // Copy remaining value(s) from the original aggregate. 2884 for (; i != NumAggValues; ++i) 2885 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2886 SDValue(Agg.getNode(), Agg.getResNo() + i); 2887 2888 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2889 DAG.getVTList(AggValueVTs), Values)); 2890 } 2891 2892 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 2893 const Value *Op0 = I.getOperand(0); 2894 Type *AggTy = Op0->getType(); 2895 Type *ValTy = I.getType(); 2896 bool OutOfUndef = isa<UndefValue>(Op0); 2897 2898 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2899 2900 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2901 SmallVector<EVT, 4> ValValueVTs; 2902 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 2903 2904 unsigned NumValValues = ValValueVTs.size(); 2905 2906 // Ignore a extractvalue that produces an empty object 2907 if (!NumValValues) { 2908 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2909 return; 2910 } 2911 2912 SmallVector<SDValue, 4> Values(NumValValues); 2913 2914 SDValue Agg = getValue(Op0); 2915 // Copy out the selected value(s). 2916 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 2917 Values[i - LinearIndex] = 2918 OutOfUndef ? 2919 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 2920 SDValue(Agg.getNode(), Agg.getResNo() + i); 2921 2922 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 2923 DAG.getVTList(ValValueVTs), Values)); 2924 } 2925 2926 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 2927 Value *Op0 = I.getOperand(0); 2928 // Note that the pointer operand may be a vector of pointers. Take the scalar 2929 // element which holds a pointer. 2930 Type *Ty = Op0->getType()->getScalarType(); 2931 unsigned AS = Ty->getPointerAddressSpace(); 2932 SDValue N = getValue(Op0); 2933 SDLoc dl = getCurSDLoc(); 2934 2935 // Normalize Vector GEP - all scalar operands should be converted to the 2936 // splat vector. 2937 unsigned VectorWidth = I.getType()->isVectorTy() ? 2938 cast<VectorType>(I.getType())->getVectorNumElements() : 0; 2939 2940 if (VectorWidth && !N.getValueType().isVector()) { 2941 MVT VT = MVT::getVectorVT(N.getValueType().getSimpleVT(), VectorWidth); 2942 SmallVector<SDValue, 16> Ops(VectorWidth, N); 2943 N = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 2944 } 2945 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 2946 OI != E; ++OI) { 2947 const Value *Idx = *OI; 2948 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 2949 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 2950 if (Field) { 2951 // N = N + Offset 2952 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 2953 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 2954 DAG.getConstant(Offset, dl, N.getValueType())); 2955 } 2956 2957 Ty = StTy->getElementType(Field); 2958 } else { 2959 Ty = cast<SequentialType>(Ty)->getElementType(); 2960 MVT PtrTy = 2961 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout(), AS); 2962 unsigned PtrSize = PtrTy.getSizeInBits(); 2963 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty)); 2964 2965 // If this is a scalar constant or a splat vector of constants, 2966 // handle it quickly. 2967 const auto *CI = dyn_cast<ConstantInt>(Idx); 2968 if (!CI && isa<ConstantDataVector>(Idx) && 2969 cast<ConstantDataVector>(Idx)->getSplatValue()) 2970 CI = cast<ConstantInt>(cast<ConstantDataVector>(Idx)->getSplatValue()); 2971 2972 if (CI) { 2973 if (CI->isZero()) 2974 continue; 2975 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize); 2976 SDValue OffsVal = VectorWidth ? 2977 DAG.getConstant(Offs, dl, MVT::getVectorVT(PtrTy, VectorWidth)) : 2978 DAG.getConstant(Offs, dl, PtrTy); 2979 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal); 2980 continue; 2981 } 2982 2983 // N = N + Idx * ElementSize; 2984 SDValue IdxN = getValue(Idx); 2985 2986 if (!IdxN.getValueType().isVector() && VectorWidth) { 2987 MVT VT = MVT::getVectorVT(IdxN.getValueType().getSimpleVT(), VectorWidth); 2988 SmallVector<SDValue, 16> Ops(VectorWidth, IdxN); 2989 IdxN = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops); 2990 } 2991 // If the index is smaller or larger than intptr_t, truncate or extend 2992 // it. 2993 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 2994 2995 // If this is a multiply by a power of two, turn it into a shl 2996 // immediately. This is a very common case. 2997 if (ElementSize != 1) { 2998 if (ElementSize.isPowerOf2()) { 2999 unsigned Amt = ElementSize.logBase2(); 3000 IdxN = DAG.getNode(ISD::SHL, dl, 3001 N.getValueType(), IdxN, 3002 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3003 } else { 3004 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType()); 3005 IdxN = DAG.getNode(ISD::MUL, dl, 3006 N.getValueType(), IdxN, Scale); 3007 } 3008 } 3009 3010 N = DAG.getNode(ISD::ADD, dl, 3011 N.getValueType(), N, IdxN); 3012 } 3013 } 3014 3015 setValue(&I, N); 3016 } 3017 3018 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3019 // If this is a fixed sized alloca in the entry block of the function, 3020 // allocate it statically on the stack. 3021 if (FuncInfo.StaticAllocaMap.count(&I)) 3022 return; // getValue will auto-populate this. 3023 3024 SDLoc dl = getCurSDLoc(); 3025 Type *Ty = I.getAllocatedType(); 3026 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3027 auto &DL = DAG.getDataLayout(); 3028 uint64_t TySize = DL.getTypeAllocSize(Ty); 3029 unsigned Align = 3030 std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment()); 3031 3032 SDValue AllocSize = getValue(I.getArraySize()); 3033 3034 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout()); 3035 if (AllocSize.getValueType() != IntPtr) 3036 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3037 3038 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3039 AllocSize, 3040 DAG.getConstant(TySize, dl, IntPtr)); 3041 3042 // Handle alignment. If the requested alignment is less than or equal to 3043 // the stack alignment, ignore it. If the size is greater than or equal to 3044 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3045 unsigned StackAlign = 3046 DAG.getSubtarget().getFrameLowering()->getStackAlignment(); 3047 if (Align <= StackAlign) 3048 Align = 0; 3049 3050 // Round the size of the allocation up to the stack alignment size 3051 // by add SA-1 to the size. 3052 AllocSize = DAG.getNode(ISD::ADD, dl, 3053 AllocSize.getValueType(), AllocSize, 3054 DAG.getIntPtrConstant(StackAlign - 1, dl)); 3055 3056 // Mask out the low bits for alignment purposes. 3057 AllocSize = DAG.getNode(ISD::AND, dl, 3058 AllocSize.getValueType(), AllocSize, 3059 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1), 3060 dl)); 3061 3062 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) }; 3063 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3064 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3065 setValue(&I, DSA); 3066 DAG.setRoot(DSA.getValue(1)); 3067 3068 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects()); 3069 } 3070 3071 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3072 if (I.isAtomic()) 3073 return visitAtomicLoad(I); 3074 3075 const Value *SV = I.getOperand(0); 3076 SDValue Ptr = getValue(SV); 3077 3078 Type *Ty = I.getType(); 3079 3080 bool isVolatile = I.isVolatile(); 3081 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3082 3083 // The IR notion of invariant_load only guarantees that all *non-faulting* 3084 // invariant loads result in the same value. The MI notion of invariant load 3085 // guarantees that the load can be legally moved to any location within its 3086 // containing function. The MI notion of invariant_load is stronger than the 3087 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load 3088 // with a guarantee that the location being loaded from is dereferenceable 3089 // throughout the function's lifetime. 3090 3091 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr && 3092 isDereferenceablePointer(SV, DAG.getDataLayout()); 3093 unsigned Alignment = I.getAlignment(); 3094 3095 AAMDNodes AAInfo; 3096 I.getAAMetadata(AAInfo); 3097 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3098 3099 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3100 SmallVector<EVT, 4> ValueVTs; 3101 SmallVector<uint64_t, 4> Offsets; 3102 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &Offsets); 3103 unsigned NumValues = ValueVTs.size(); 3104 if (NumValues == 0) 3105 return; 3106 3107 SDValue Root; 3108 bool ConstantMemory = false; 3109 if (isVolatile || NumValues > MaxParallelChains) 3110 // Serialize volatile loads with other side effects. 3111 Root = getRoot(); 3112 else if (AA->pointsToConstantMemory(MemoryLocation( 3113 SV, DAG.getDataLayout().getTypeStoreSize(Ty), AAInfo))) { 3114 // Do not serialize (non-volatile) loads of constant memory with anything. 3115 Root = DAG.getEntryNode(); 3116 ConstantMemory = true; 3117 } else { 3118 // Do not serialize non-volatile loads against each other. 3119 Root = DAG.getRoot(); 3120 } 3121 3122 SDLoc dl = getCurSDLoc(); 3123 3124 if (isVolatile) 3125 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 3126 3127 SmallVector<SDValue, 4> Values(NumValues); 3128 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3129 EVT PtrVT = Ptr.getValueType(); 3130 unsigned ChainI = 0; 3131 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3132 // Serializing loads here may result in excessive register pressure, and 3133 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3134 // could recover a bit by hoisting nodes upward in the chain by recognizing 3135 // they are side-effect free or do not alias. The optimizer should really 3136 // avoid this case by converting large object/array copies to llvm.memcpy 3137 // (MaxParallelChains should always remain as failsafe). 3138 if (ChainI == MaxParallelChains) { 3139 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3140 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3141 makeArrayRef(Chains.data(), ChainI)); 3142 Root = Chain; 3143 ChainI = 0; 3144 } 3145 SDValue A = DAG.getNode(ISD::ADD, dl, 3146 PtrVT, Ptr, 3147 DAG.getConstant(Offsets[i], dl, PtrVT)); 3148 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root, 3149 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 3150 isNonTemporal, isInvariant, Alignment, AAInfo, 3151 Ranges); 3152 3153 Values[i] = L; 3154 Chains[ChainI] = L.getValue(1); 3155 } 3156 3157 if (!ConstantMemory) { 3158 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3159 makeArrayRef(Chains.data(), ChainI)); 3160 if (isVolatile) 3161 DAG.setRoot(Chain); 3162 else 3163 PendingLoads.push_back(Chain); 3164 } 3165 3166 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 3167 DAG.getVTList(ValueVTs), Values)); 3168 } 3169 3170 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3171 if (I.isAtomic()) 3172 return visitAtomicStore(I); 3173 3174 const Value *SrcV = I.getOperand(0); 3175 const Value *PtrV = I.getOperand(1); 3176 3177 SmallVector<EVT, 4> ValueVTs; 3178 SmallVector<uint64_t, 4> Offsets; 3179 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 3180 SrcV->getType(), ValueVTs, &Offsets); 3181 unsigned NumValues = ValueVTs.size(); 3182 if (NumValues == 0) 3183 return; 3184 3185 // Get the lowered operands. Note that we do this after 3186 // checking if NumResults is zero, because with zero results 3187 // the operands won't have values in the map. 3188 SDValue Src = getValue(SrcV); 3189 SDValue Ptr = getValue(PtrV); 3190 3191 SDValue Root = getRoot(); 3192 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 3193 EVT PtrVT = Ptr.getValueType(); 3194 bool isVolatile = I.isVolatile(); 3195 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr; 3196 unsigned Alignment = I.getAlignment(); 3197 SDLoc dl = getCurSDLoc(); 3198 3199 AAMDNodes AAInfo; 3200 I.getAAMetadata(AAInfo); 3201 3202 unsigned ChainI = 0; 3203 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3204 // See visitLoad comments. 3205 if (ChainI == MaxParallelChains) { 3206 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3207 makeArrayRef(Chains.data(), ChainI)); 3208 Root = Chain; 3209 ChainI = 0; 3210 } 3211 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr, 3212 DAG.getConstant(Offsets[i], dl, PtrVT)); 3213 SDValue St = DAG.getStore(Root, dl, 3214 SDValue(Src.getNode(), Src.getResNo() + i), 3215 Add, MachinePointerInfo(PtrV, Offsets[i]), 3216 isVolatile, isNonTemporal, Alignment, AAInfo); 3217 Chains[ChainI] = St; 3218 } 3219 3220 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 3221 makeArrayRef(Chains.data(), ChainI)); 3222 DAG.setRoot(StoreNode); 3223 } 3224 3225 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) { 3226 SDLoc sdl = getCurSDLoc(); 3227 3228 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 3229 Value *PtrOperand = I.getArgOperand(1); 3230 SDValue Ptr = getValue(PtrOperand); 3231 SDValue Src0 = getValue(I.getArgOperand(0)); 3232 SDValue Mask = getValue(I.getArgOperand(3)); 3233 EVT VT = Src0.getValueType(); 3234 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3235 if (!Alignment) 3236 Alignment = DAG.getEVTAlignment(VT); 3237 3238 AAMDNodes AAInfo; 3239 I.getAAMetadata(AAInfo); 3240 3241 MachineMemOperand *MMO = 3242 DAG.getMachineFunction(). 3243 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3244 MachineMemOperand::MOStore, VT.getStoreSize(), 3245 Alignment, AAInfo); 3246 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT, 3247 MMO, false); 3248 DAG.setRoot(StoreNode); 3249 setValue(&I, StoreNode); 3250 } 3251 3252 // Get a uniform base for the Gather/Scatter intrinsic. 3253 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 3254 // We try to represent it as a base pointer + vector of indices. 3255 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 3256 // The first operand of the GEP may be a single pointer or a vector of pointers 3257 // Example: 3258 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 3259 // or 3260 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 3261 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 3262 // 3263 // When the first GEP operand is a single pointer - it is the uniform base we 3264 // are looking for. If first operand of the GEP is a splat vector - we 3265 // extract the spalt value and use it as a uniform base. 3266 // In all other cases the function returns 'false'. 3267 // 3268 static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index, 3269 SelectionDAGBuilder* SDB) { 3270 3271 SelectionDAG& DAG = SDB->DAG; 3272 LLVMContext &Context = *DAG.getContext(); 3273 3274 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 3275 GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 3276 if (!GEP || GEP->getNumOperands() > 2) 3277 return false; 3278 3279 Value *GEPPtr = GEP->getPointerOperand(); 3280 if (!GEPPtr->getType()->isVectorTy()) 3281 Ptr = GEPPtr; 3282 else if (!(Ptr = getSplatValue(GEPPtr))) 3283 return false; 3284 3285 Value *IndexVal = GEP->getOperand(1); 3286 3287 // The operands of the GEP may be defined in another basic block. 3288 // In this case we'll not find nodes for the operands. 3289 if (!SDB->findValue(Ptr) || !SDB->findValue(IndexVal)) 3290 return false; 3291 3292 Base = SDB->getValue(Ptr); 3293 Index = SDB->getValue(IndexVal); 3294 3295 // Suppress sign extension. 3296 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) { 3297 if (SDB->findValue(Sext->getOperand(0))) { 3298 IndexVal = Sext->getOperand(0); 3299 Index = SDB->getValue(IndexVal); 3300 } 3301 } 3302 if (!Index.getValueType().isVector()) { 3303 unsigned GEPWidth = GEP->getType()->getVectorNumElements(); 3304 EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth); 3305 SmallVector<SDValue, 16> Ops(GEPWidth, Index); 3306 Index = DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Index), VT, Ops); 3307 } 3308 return true; 3309 } 3310 3311 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 3312 SDLoc sdl = getCurSDLoc(); 3313 3314 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask) 3315 Value *Ptr = I.getArgOperand(1); 3316 SDValue Src0 = getValue(I.getArgOperand(0)); 3317 SDValue Mask = getValue(I.getArgOperand(3)); 3318 EVT VT = Src0.getValueType(); 3319 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue(); 3320 if (!Alignment) 3321 Alignment = DAG.getEVTAlignment(VT); 3322 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3323 3324 AAMDNodes AAInfo; 3325 I.getAAMetadata(AAInfo); 3326 3327 SDValue Base; 3328 SDValue Index; 3329 Value *BasePtr = Ptr; 3330 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3331 3332 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr; 3333 MachineMemOperand *MMO = DAG.getMachineFunction(). 3334 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr), 3335 MachineMemOperand::MOStore, VT.getStoreSize(), 3336 Alignment, AAInfo); 3337 if (!UniformBase) { 3338 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3339 Index = getValue(Ptr); 3340 } 3341 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index }; 3342 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 3343 Ops, MMO); 3344 DAG.setRoot(Scatter); 3345 setValue(&I, Scatter); 3346 } 3347 3348 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) { 3349 SDLoc sdl = getCurSDLoc(); 3350 3351 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 3352 Value *PtrOperand = I.getArgOperand(0); 3353 SDValue Ptr = getValue(PtrOperand); 3354 SDValue Src0 = getValue(I.getArgOperand(3)); 3355 SDValue Mask = getValue(I.getArgOperand(2)); 3356 3357 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3358 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3359 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3360 if (!Alignment) 3361 Alignment = DAG.getEVTAlignment(VT); 3362 3363 AAMDNodes AAInfo; 3364 I.getAAMetadata(AAInfo); 3365 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3366 3367 SDValue InChain = DAG.getRoot(); 3368 if (AA->pointsToConstantMemory(MemoryLocation( 3369 PtrOperand, DAG.getDataLayout().getTypeStoreSize(I.getType()), 3370 AAInfo))) { 3371 // Do not serialize (non-volatile) loads of constant memory with anything. 3372 InChain = DAG.getEntryNode(); 3373 } 3374 3375 MachineMemOperand *MMO = 3376 DAG.getMachineFunction(). 3377 getMachineMemOperand(MachinePointerInfo(PtrOperand), 3378 MachineMemOperand::MOLoad, VT.getStoreSize(), 3379 Alignment, AAInfo, Ranges); 3380 3381 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO, 3382 ISD::NON_EXTLOAD); 3383 SDValue OutChain = Load.getValue(1); 3384 DAG.setRoot(OutChain); 3385 setValue(&I, Load); 3386 } 3387 3388 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 3389 SDLoc sdl = getCurSDLoc(); 3390 3391 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 3392 Value *Ptr = I.getArgOperand(0); 3393 SDValue Src0 = getValue(I.getArgOperand(3)); 3394 SDValue Mask = getValue(I.getArgOperand(2)); 3395 3396 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3397 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3398 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue(); 3399 if (!Alignment) 3400 Alignment = DAG.getEVTAlignment(VT); 3401 3402 AAMDNodes AAInfo; 3403 I.getAAMetadata(AAInfo); 3404 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3405 3406 SDValue Root = DAG.getRoot(); 3407 SDValue Base; 3408 SDValue Index; 3409 Value *BasePtr = Ptr; 3410 bool UniformBase = getUniformBase(BasePtr, Base, Index, this); 3411 bool ConstantMemory = false; 3412 if (UniformBase && 3413 AA->pointsToConstantMemory(MemoryLocation( 3414 BasePtr, DAG.getDataLayout().getTypeStoreSize(I.getType()), 3415 AAInfo))) { 3416 // Do not serialize (non-volatile) loads of constant memory with anything. 3417 Root = DAG.getEntryNode(); 3418 ConstantMemory = true; 3419 } 3420 3421 MachineMemOperand *MMO = 3422 DAG.getMachineFunction(). 3423 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr), 3424 MachineMemOperand::MOLoad, VT.getStoreSize(), 3425 Alignment, AAInfo, Ranges); 3426 3427 if (!UniformBase) { 3428 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 3429 Index = getValue(Ptr); 3430 } 3431 SDValue Ops[] = { Root, Src0, Mask, Base, Index }; 3432 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 3433 Ops, MMO); 3434 3435 SDValue OutChain = Gather.getValue(1); 3436 if (!ConstantMemory) 3437 PendingLoads.push_back(OutChain); 3438 setValue(&I, Gather); 3439 } 3440 3441 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 3442 SDLoc dl = getCurSDLoc(); 3443 AtomicOrdering SuccessOrder = I.getSuccessOrdering(); 3444 AtomicOrdering FailureOrder = I.getFailureOrdering(); 3445 SynchronizationScope Scope = I.getSynchScope(); 3446 3447 SDValue InChain = getRoot(); 3448 3449 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 3450 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 3451 SDValue L = DAG.getAtomicCmpSwap( 3452 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain, 3453 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()), 3454 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()), 3455 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope); 3456 3457 SDValue OutChain = L.getValue(2); 3458 3459 setValue(&I, L); 3460 DAG.setRoot(OutChain); 3461 } 3462 3463 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 3464 SDLoc dl = getCurSDLoc(); 3465 ISD::NodeType NT; 3466 switch (I.getOperation()) { 3467 default: llvm_unreachable("Unknown atomicrmw operation"); 3468 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 3469 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 3470 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 3471 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 3472 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 3473 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 3474 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 3475 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 3476 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 3477 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 3478 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 3479 } 3480 AtomicOrdering Order = I.getOrdering(); 3481 SynchronizationScope Scope = I.getSynchScope(); 3482 3483 SDValue InChain = getRoot(); 3484 3485 SDValue L = 3486 DAG.getAtomic(NT, dl, 3487 getValue(I.getValOperand()).getSimpleValueType(), 3488 InChain, 3489 getValue(I.getPointerOperand()), 3490 getValue(I.getValOperand()), 3491 I.getPointerOperand(), 3492 /* Alignment=*/ 0, Order, Scope); 3493 3494 SDValue OutChain = L.getValue(1); 3495 3496 setValue(&I, L); 3497 DAG.setRoot(OutChain); 3498 } 3499 3500 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3501 SDLoc dl = getCurSDLoc(); 3502 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3503 SDValue Ops[3]; 3504 Ops[0] = getRoot(); 3505 Ops[1] = DAG.getConstant(I.getOrdering(), dl, 3506 TLI.getPointerTy(DAG.getDataLayout())); 3507 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, 3508 TLI.getPointerTy(DAG.getDataLayout())); 3509 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 3510 } 3511 3512 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 3513 SDLoc dl = getCurSDLoc(); 3514 AtomicOrdering Order = I.getOrdering(); 3515 SynchronizationScope Scope = I.getSynchScope(); 3516 3517 SDValue InChain = getRoot(); 3518 3519 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3520 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3521 3522 if (I.getAlignment() < VT.getSizeInBits() / 8) 3523 report_fatal_error("Cannot generate unaligned atomic load"); 3524 3525 MachineMemOperand *MMO = 3526 DAG.getMachineFunction(). 3527 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), 3528 MachineMemOperand::MOVolatile | 3529 MachineMemOperand::MOLoad, 3530 VT.getStoreSize(), 3531 I.getAlignment() ? I.getAlignment() : 3532 DAG.getEVTAlignment(VT)); 3533 3534 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 3535 SDValue L = 3536 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain, 3537 getValue(I.getPointerOperand()), MMO, 3538 Order, Scope); 3539 3540 SDValue OutChain = L.getValue(1); 3541 3542 setValue(&I, L); 3543 DAG.setRoot(OutChain); 3544 } 3545 3546 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 3547 SDLoc dl = getCurSDLoc(); 3548 3549 AtomicOrdering Order = I.getOrdering(); 3550 SynchronizationScope Scope = I.getSynchScope(); 3551 3552 SDValue InChain = getRoot(); 3553 3554 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3555 EVT VT = 3556 TLI.getValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 3557 3558 if (I.getAlignment() < VT.getSizeInBits() / 8) 3559 report_fatal_error("Cannot generate unaligned atomic store"); 3560 3561 SDValue OutChain = 3562 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT, 3563 InChain, 3564 getValue(I.getPointerOperand()), 3565 getValue(I.getValueOperand()), 3566 I.getPointerOperand(), I.getAlignment(), 3567 Order, Scope); 3568 3569 DAG.setRoot(OutChain); 3570 } 3571 3572 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3573 /// node. 3574 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3575 unsigned Intrinsic) { 3576 bool HasChain = !I.doesNotAccessMemory(); 3577 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3578 3579 // Build the operand list. 3580 SmallVector<SDValue, 8> Ops; 3581 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3582 if (OnlyLoad) { 3583 // We don't need to serialize loads against other loads. 3584 Ops.push_back(DAG.getRoot()); 3585 } else { 3586 Ops.push_back(getRoot()); 3587 } 3588 } 3589 3590 // Info is set by getTgtMemInstrinsic 3591 TargetLowering::IntrinsicInfo Info; 3592 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3593 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3594 3595 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3596 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3597 Info.opc == ISD::INTRINSIC_W_CHAIN) 3598 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 3599 TLI.getPointerTy(DAG.getDataLayout()))); 3600 3601 // Add all operands of the call to the operand list. 3602 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3603 SDValue Op = getValue(I.getArgOperand(i)); 3604 Ops.push_back(Op); 3605 } 3606 3607 SmallVector<EVT, 4> ValueVTs; 3608 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 3609 3610 if (HasChain) 3611 ValueVTs.push_back(MVT::Other); 3612 3613 SDVTList VTs = DAG.getVTList(ValueVTs); 3614 3615 // Create the node. 3616 SDValue Result; 3617 if (IsTgtIntrinsic) { 3618 // This is target intrinsic that touches memory 3619 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), 3620 VTs, Ops, Info.memVT, 3621 MachinePointerInfo(Info.ptrVal, Info.offset), 3622 Info.align, Info.vol, 3623 Info.readMem, Info.writeMem, Info.size); 3624 } else if (!HasChain) { 3625 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 3626 } else if (!I.getType()->isVoidTy()) { 3627 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 3628 } else { 3629 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 3630 } 3631 3632 if (HasChain) { 3633 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3634 if (OnlyLoad) 3635 PendingLoads.push_back(Chain); 3636 else 3637 DAG.setRoot(Chain); 3638 } 3639 3640 if (!I.getType()->isVoidTy()) { 3641 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3642 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 3643 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 3644 } 3645 3646 setValue(&I, Result); 3647 } 3648 } 3649 3650 /// GetSignificand - Get the significand and build it into a floating-point 3651 /// number with exponent of 1: 3652 /// 3653 /// Op = (Op & 0x007fffff) | 0x3f800000; 3654 /// 3655 /// where Op is the hexadecimal representation of floating point value. 3656 static SDValue 3657 GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) { 3658 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3659 DAG.getConstant(0x007fffff, dl, MVT::i32)); 3660 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3661 DAG.getConstant(0x3f800000, dl, MVT::i32)); 3662 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3663 } 3664 3665 /// GetExponent - Get the exponent: 3666 /// 3667 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3668 /// 3669 /// where Op is the hexadecimal representation of floating point value. 3670 static SDValue 3671 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3672 SDLoc dl) { 3673 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3674 DAG.getConstant(0x7f800000, dl, MVT::i32)); 3675 SDValue t1 = DAG.getNode( 3676 ISD::SRL, dl, MVT::i32, t0, 3677 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 3678 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3679 DAG.getConstant(127, dl, MVT::i32)); 3680 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3681 } 3682 3683 /// getF32Constant - Get 32-bit floating point constant. 3684 static SDValue 3685 getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) { 3686 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl, 3687 MVT::f32); 3688 } 3689 3690 static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl, 3691 SelectionDAG &DAG) { 3692 // TODO: What fast-math-flags should be set on the floating-point nodes? 3693 3694 // IntegerPartOfX = ((int32_t)(t0); 3695 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3696 3697 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 3698 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3699 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3700 3701 // IntegerPartOfX <<= 23; 3702 IntegerPartOfX = DAG.getNode( 3703 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3704 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 3705 DAG.getDataLayout()))); 3706 3707 SDValue TwoToFractionalPartOfX; 3708 if (LimitFloatPrecision <= 6) { 3709 // For floating-point precision of 6: 3710 // 3711 // TwoToFractionalPartOfX = 3712 // 0.997535578f + 3713 // (0.735607626f + 0.252464424f * x) * x; 3714 // 3715 // error 0.0144103317, which is 6 bits 3716 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3717 getF32Constant(DAG, 0x3e814304, dl)); 3718 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3719 getF32Constant(DAG, 0x3f3c50c8, dl)); 3720 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3721 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3722 getF32Constant(DAG, 0x3f7f5e7e, dl)); 3723 } else if (LimitFloatPrecision <= 12) { 3724 // For floating-point precision of 12: 3725 // 3726 // TwoToFractionalPartOfX = 3727 // 0.999892986f + 3728 // (0.696457318f + 3729 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3730 // 3731 // error 0.000107046256, which is 13 to 14 bits 3732 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3733 getF32Constant(DAG, 0x3da235e3, dl)); 3734 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3735 getF32Constant(DAG, 0x3e65b8f3, dl)); 3736 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3737 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3738 getF32Constant(DAG, 0x3f324b07, dl)); 3739 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3740 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3741 getF32Constant(DAG, 0x3f7ff8fd, dl)); 3742 } else { // LimitFloatPrecision <= 18 3743 // For floating-point precision of 18: 3744 // 3745 // TwoToFractionalPartOfX = 3746 // 0.999999982f + 3747 // (0.693148872f + 3748 // (0.240227044f + 3749 // (0.554906021e-1f + 3750 // (0.961591928e-2f + 3751 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3752 // error 2.47208000*10^(-7), which is better than 18 bits 3753 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3754 getF32Constant(DAG, 0x3924b03e, dl)); 3755 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3756 getF32Constant(DAG, 0x3ab24b87, dl)); 3757 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3758 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3759 getF32Constant(DAG, 0x3c1d8c17, dl)); 3760 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3761 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3762 getF32Constant(DAG, 0x3d634a1d, dl)); 3763 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3764 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3765 getF32Constant(DAG, 0x3e75fe14, dl)); 3766 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3767 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3768 getF32Constant(DAG, 0x3f317234, dl)); 3769 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3770 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3771 getF32Constant(DAG, 0x3f800000, dl)); 3772 } 3773 3774 // Add the exponent into the result in integer domain. 3775 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 3776 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 3777 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 3778 } 3779 3780 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 3781 /// limited-precision mode. 3782 static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3783 const TargetLowering &TLI) { 3784 if (Op.getValueType() == MVT::f32 && 3785 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3786 3787 // Put the exponent in the right bit position for later addition to the 3788 // final result: 3789 // 3790 // #define LOG2OFe 1.4426950f 3791 // t0 = Op * LOG2OFe 3792 3793 // TODO: What fast-math-flags should be set here? 3794 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3795 getF32Constant(DAG, 0x3fb8aa3b, dl)); 3796 return getLimitedPrecisionExp2(t0, dl, DAG); 3797 } 3798 3799 // No special expansion. 3800 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 3801 } 3802 3803 /// expandLog - Lower a log intrinsic. Handles the special sequences for 3804 /// limited-precision mode. 3805 static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3806 const TargetLowering &TLI) { 3807 3808 // TODO: What fast-math-flags should be set on the floating-point nodes? 3809 3810 if (Op.getValueType() == MVT::f32 && 3811 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3812 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3813 3814 // Scale the exponent by log(2) [0.69314718f]. 3815 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3816 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3817 getF32Constant(DAG, 0x3f317218, dl)); 3818 3819 // Get the significand and build it into a floating-point number with 3820 // exponent of 1. 3821 SDValue X = GetSignificand(DAG, Op1, dl); 3822 3823 SDValue LogOfMantissa; 3824 if (LimitFloatPrecision <= 6) { 3825 // For floating-point precision of 6: 3826 // 3827 // LogofMantissa = 3828 // -1.1609546f + 3829 // (1.4034025f - 0.23903021f * x) * x; 3830 // 3831 // error 0.0034276066, which is better than 8 bits 3832 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3833 getF32Constant(DAG, 0xbe74c456, dl)); 3834 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3835 getF32Constant(DAG, 0x3fb3a2b1, dl)); 3836 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3837 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3838 getF32Constant(DAG, 0x3f949a29, dl)); 3839 } else if (LimitFloatPrecision <= 12) { 3840 // For floating-point precision of 12: 3841 // 3842 // LogOfMantissa = 3843 // -1.7417939f + 3844 // (2.8212026f + 3845 // (-1.4699568f + 3846 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 3847 // 3848 // error 0.000061011436, which is 14 bits 3849 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3850 getF32Constant(DAG, 0xbd67b6d6, dl)); 3851 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3852 getF32Constant(DAG, 0x3ee4f4b8, dl)); 3853 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3854 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3855 getF32Constant(DAG, 0x3fbc278b, dl)); 3856 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3857 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3858 getF32Constant(DAG, 0x40348e95, dl)); 3859 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3860 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3861 getF32Constant(DAG, 0x3fdef31a, dl)); 3862 } else { // LimitFloatPrecision <= 18 3863 // For floating-point precision of 18: 3864 // 3865 // LogOfMantissa = 3866 // -2.1072184f + 3867 // (4.2372794f + 3868 // (-3.7029485f + 3869 // (2.2781945f + 3870 // (-0.87823314f + 3871 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 3872 // 3873 // error 0.0000023660568, which is better than 18 bits 3874 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3875 getF32Constant(DAG, 0xbc91e5ac, dl)); 3876 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3877 getF32Constant(DAG, 0x3e4350aa, dl)); 3878 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3879 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3880 getF32Constant(DAG, 0x3f60d3e3, dl)); 3881 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3882 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3883 getF32Constant(DAG, 0x4011cdf0, dl)); 3884 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3885 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3886 getF32Constant(DAG, 0x406cfd1c, dl)); 3887 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3888 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3889 getF32Constant(DAG, 0x408797cb, dl)); 3890 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3891 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3892 getF32Constant(DAG, 0x4006dcab, dl)); 3893 } 3894 3895 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 3896 } 3897 3898 // No special expansion. 3899 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 3900 } 3901 3902 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 3903 /// limited-precision mode. 3904 static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 3905 const TargetLowering &TLI) { 3906 3907 // TODO: What fast-math-flags should be set on the floating-point nodes? 3908 3909 if (Op.getValueType() == MVT::f32 && 3910 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3911 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3912 3913 // Get the exponent. 3914 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 3915 3916 // Get the significand and build it into a floating-point number with 3917 // exponent of 1. 3918 SDValue X = GetSignificand(DAG, Op1, dl); 3919 3920 // Different possible minimax approximations of significand in 3921 // floating-point for various degrees of accuracy over [1,2]. 3922 SDValue Log2ofMantissa; 3923 if (LimitFloatPrecision <= 6) { 3924 // For floating-point precision of 6: 3925 // 3926 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 3927 // 3928 // error 0.0049451742, which is more than 7 bits 3929 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3930 getF32Constant(DAG, 0xbeb08fe0, dl)); 3931 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3932 getF32Constant(DAG, 0x40019463, dl)); 3933 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3934 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3935 getF32Constant(DAG, 0x3fd6633d, dl)); 3936 } else if (LimitFloatPrecision <= 12) { 3937 // For floating-point precision of 12: 3938 // 3939 // Log2ofMantissa = 3940 // -2.51285454f + 3941 // (4.07009056f + 3942 // (-2.12067489f + 3943 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 3944 // 3945 // error 0.0000876136000, which is better than 13 bits 3946 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3947 getF32Constant(DAG, 0xbda7262e, dl)); 3948 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3949 getF32Constant(DAG, 0x3f25280b, dl)); 3950 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3951 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3952 getF32Constant(DAG, 0x4007b923, dl)); 3953 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3954 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3955 getF32Constant(DAG, 0x40823e2f, dl)); 3956 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3957 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3958 getF32Constant(DAG, 0x4020d29c, dl)); 3959 } else { // LimitFloatPrecision <= 18 3960 // For floating-point precision of 18: 3961 // 3962 // Log2ofMantissa = 3963 // -3.0400495f + 3964 // (6.1129976f + 3965 // (-5.3420409f + 3966 // (3.2865683f + 3967 // (-1.2669343f + 3968 // (0.27515199f - 3969 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 3970 // 3971 // error 0.0000018516, which is better than 18 bits 3972 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3973 getF32Constant(DAG, 0xbcd2769e, dl)); 3974 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3975 getF32Constant(DAG, 0x3e8ce0b9, dl)); 3976 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3977 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3978 getF32Constant(DAG, 0x3fa22ae7, dl)); 3979 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3980 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3981 getF32Constant(DAG, 0x40525723, dl)); 3982 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3983 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3984 getF32Constant(DAG, 0x40aaf200, dl)); 3985 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3986 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3987 getF32Constant(DAG, 0x40c39dad, dl)); 3988 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3989 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3990 getF32Constant(DAG, 0x4042902c, dl)); 3991 } 3992 3993 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 3994 } 3995 3996 // No special expansion. 3997 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 3998 } 3999 4000 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 4001 /// limited-precision mode. 4002 static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4003 const TargetLowering &TLI) { 4004 4005 // TODO: What fast-math-flags should be set on the floating-point nodes? 4006 4007 if (Op.getValueType() == MVT::f32 && 4008 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4009 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4010 4011 // Scale the exponent by log10(2) [0.30102999f]. 4012 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4013 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4014 getF32Constant(DAG, 0x3e9a209a, dl)); 4015 4016 // Get the significand and build it into a floating-point number with 4017 // exponent of 1. 4018 SDValue X = GetSignificand(DAG, Op1, dl); 4019 4020 SDValue Log10ofMantissa; 4021 if (LimitFloatPrecision <= 6) { 4022 // For floating-point precision of 6: 4023 // 4024 // Log10ofMantissa = 4025 // -0.50419619f + 4026 // (0.60948995f - 0.10380950f * x) * x; 4027 // 4028 // error 0.0014886165, which is 6 bits 4029 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4030 getF32Constant(DAG, 0xbdd49a13, dl)); 4031 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4032 getF32Constant(DAG, 0x3f1c0789, dl)); 4033 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4034 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4035 getF32Constant(DAG, 0x3f011300, dl)); 4036 } else if (LimitFloatPrecision <= 12) { 4037 // For floating-point precision of 12: 4038 // 4039 // Log10ofMantissa = 4040 // -0.64831180f + 4041 // (0.91751397f + 4042 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 4043 // 4044 // error 0.00019228036, which is better than 12 bits 4045 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4046 getF32Constant(DAG, 0x3d431f31, dl)); 4047 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4048 getF32Constant(DAG, 0x3ea21fb2, dl)); 4049 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4050 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4051 getF32Constant(DAG, 0x3f6ae232, dl)); 4052 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4053 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4054 getF32Constant(DAG, 0x3f25f7c3, dl)); 4055 } else { // LimitFloatPrecision <= 18 4056 // For floating-point precision of 18: 4057 // 4058 // Log10ofMantissa = 4059 // -0.84299375f + 4060 // (1.5327582f + 4061 // (-1.0688956f + 4062 // (0.49102474f + 4063 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 4064 // 4065 // error 0.0000037995730, which is better than 18 bits 4066 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4067 getF32Constant(DAG, 0x3c5d51ce, dl)); 4068 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 4069 getF32Constant(DAG, 0x3e00685a, dl)); 4070 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4071 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4072 getF32Constant(DAG, 0x3efb6798, dl)); 4073 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4074 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 4075 getF32Constant(DAG, 0x3f88d192, dl)); 4076 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4077 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4078 getF32Constant(DAG, 0x3fc4316c, dl)); 4079 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4080 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 4081 getF32Constant(DAG, 0x3f57ce70, dl)); 4082 } 4083 4084 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 4085 } 4086 4087 // No special expansion. 4088 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 4089 } 4090 4091 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 4092 /// limited-precision mode. 4093 static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG, 4094 const TargetLowering &TLI) { 4095 if (Op.getValueType() == MVT::f32 && 4096 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 4097 return getLimitedPrecisionExp2(Op, dl, DAG); 4098 4099 // No special expansion. 4100 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 4101 } 4102 4103 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 4104 /// limited-precision mode with x == 10.0f. 4105 static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS, 4106 SelectionDAG &DAG, const TargetLowering &TLI) { 4107 bool IsExp10 = false; 4108 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 4109 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4110 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 4111 APFloat Ten(10.0f); 4112 IsExp10 = LHSC->isExactlyValue(Ten); 4113 } 4114 } 4115 4116 // TODO: What fast-math-flags should be set on the FMUL node? 4117 if (IsExp10) { 4118 // Put the exponent in the right bit position for later addition to the 4119 // final result: 4120 // 4121 // #define LOG2OF10 3.3219281f 4122 // t0 = Op * LOG2OF10; 4123 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 4124 getF32Constant(DAG, 0x40549a78, dl)); 4125 return getLimitedPrecisionExp2(t0, dl, DAG); 4126 } 4127 4128 // No special expansion. 4129 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 4130 } 4131 4132 4133 /// ExpandPowI - Expand a llvm.powi intrinsic. 4134 static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS, 4135 SelectionDAG &DAG) { 4136 // If RHS is a constant, we can expand this out to a multiplication tree, 4137 // otherwise we end up lowering to a call to __powidf2 (for example). When 4138 // optimizing for size, we only want to do this if the expansion would produce 4139 // a small number of multiplies, otherwise we do the full expansion. 4140 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4141 // Get the exponent as a positive value. 4142 unsigned Val = RHSC->getSExtValue(); 4143 if ((int)Val < 0) Val = -Val; 4144 4145 // powi(x, 0) -> 1.0 4146 if (Val == 0) 4147 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 4148 4149 const Function *F = DAG.getMachineFunction().getFunction(); 4150 if (!F->optForSize() || 4151 // If optimizing for size, don't insert too many multiplies. 4152 // This inserts up to 5 multiplies. 4153 countPopulation(Val) + Log2_32(Val) < 7) { 4154 // We use the simple binary decomposition method to generate the multiply 4155 // sequence. There are more optimal ways to do this (for example, 4156 // powi(x,15) generates one more multiply than it should), but this has 4157 // the benefit of being both really simple and much better than a libcall. 4158 SDValue Res; // Logically starts equal to 1.0 4159 SDValue CurSquare = LHS; 4160 // TODO: Intrinsics should have fast-math-flags that propagate to these 4161 // nodes. 4162 while (Val) { 4163 if (Val & 1) { 4164 if (Res.getNode()) 4165 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4166 else 4167 Res = CurSquare; // 1.0*CurSquare. 4168 } 4169 4170 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4171 CurSquare, CurSquare); 4172 Val >>= 1; 4173 } 4174 4175 // If the original was negative, invert the result, producing 1/(x*x*x). 4176 if (RHSC->getSExtValue() < 0) 4177 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4178 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 4179 return Res; 4180 } 4181 } 4182 4183 // Otherwise, expand to a libcall. 4184 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4185 } 4186 4187 // getTruncatedArgReg - Find underlying register used for an truncated 4188 // argument. 4189 static unsigned getTruncatedArgReg(const SDValue &N) { 4190 if (N.getOpcode() != ISD::TRUNCATE) 4191 return 0; 4192 4193 const SDValue &Ext = N.getOperand(0); 4194 if (Ext.getOpcode() == ISD::AssertZext || 4195 Ext.getOpcode() == ISD::AssertSext) { 4196 const SDValue &CFR = Ext.getOperand(0); 4197 if (CFR.getOpcode() == ISD::CopyFromReg) 4198 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 4199 if (CFR.getOpcode() == ISD::TRUNCATE) 4200 return getTruncatedArgReg(CFR); 4201 } 4202 return 0; 4203 } 4204 4205 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4206 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4207 /// At the end of instruction selection, they will be inserted to the entry BB. 4208 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 4209 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 4210 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) { 4211 const Argument *Arg = dyn_cast<Argument>(V); 4212 if (!Arg) 4213 return false; 4214 4215 MachineFunction &MF = DAG.getMachineFunction(); 4216 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 4217 4218 // Ignore inlined function arguments here. 4219 // 4220 // FIXME: Should we be checking DL->inlinedAt() to determine this? 4221 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction())) 4222 return false; 4223 4224 Optional<MachineOperand> Op; 4225 // Some arguments' frame index is recorded during argument lowering. 4226 if (int FI = FuncInfo.getArgumentFrameIndex(Arg)) 4227 Op = MachineOperand::CreateFI(FI); 4228 4229 if (!Op && N.getNode()) { 4230 unsigned Reg; 4231 if (N.getOpcode() == ISD::CopyFromReg) 4232 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4233 else 4234 Reg = getTruncatedArgReg(N); 4235 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4236 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4237 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4238 if (PR) 4239 Reg = PR; 4240 } 4241 if (Reg) 4242 Op = MachineOperand::CreateReg(Reg, false); 4243 } 4244 4245 if (!Op) { 4246 // Check if ValueMap has reg number. 4247 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4248 if (VMI != FuncInfo.ValueMap.end()) 4249 Op = MachineOperand::CreateReg(VMI->second, false); 4250 } 4251 4252 if (!Op && N.getNode()) 4253 // Check if frame index is available. 4254 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4255 if (FrameIndexSDNode *FINode = 4256 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 4257 Op = MachineOperand::CreateFI(FINode->getIndex()); 4258 4259 if (!Op) 4260 return false; 4261 4262 assert(Variable->isValidLocationForIntrinsic(DL) && 4263 "Expected inlined-at fields to agree"); 4264 if (Op->isReg()) 4265 FuncInfo.ArgDbgValues.push_back( 4266 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 4267 Op->getReg(), Offset, Variable, Expr)); 4268 else 4269 FuncInfo.ArgDbgValues.push_back( 4270 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE)) 4271 .addOperand(*Op) 4272 .addImm(Offset) 4273 .addMetadata(Variable) 4274 .addMetadata(Expr)); 4275 4276 return true; 4277 } 4278 4279 // VisualStudio defines setjmp as _setjmp 4280 #if defined(_MSC_VER) && defined(setjmp) && \ 4281 !defined(setjmp_undefined_for_msvc) 4282 # pragma push_macro("setjmp") 4283 # undef setjmp 4284 # define setjmp_undefined_for_msvc 4285 #endif 4286 4287 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4288 /// we want to emit this as a call to a named external function, return the name 4289 /// otherwise lower it and return null. 4290 const char * 4291 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4292 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4293 SDLoc sdl = getCurSDLoc(); 4294 DebugLoc dl = getCurDebugLoc(); 4295 SDValue Res; 4296 4297 switch (Intrinsic) { 4298 default: 4299 // By default, turn this into a target intrinsic node. 4300 visitTargetIntrinsic(I, Intrinsic); 4301 return nullptr; 4302 case Intrinsic::vastart: visitVAStart(I); return nullptr; 4303 case Intrinsic::vaend: visitVAEnd(I); return nullptr; 4304 case Intrinsic::vacopy: visitVACopy(I); return nullptr; 4305 case Intrinsic::returnaddress: 4306 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 4307 TLI.getPointerTy(DAG.getDataLayout()), 4308 getValue(I.getArgOperand(0)))); 4309 return nullptr; 4310 case Intrinsic::frameaddress: 4311 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 4312 TLI.getPointerTy(DAG.getDataLayout()), 4313 getValue(I.getArgOperand(0)))); 4314 return nullptr; 4315 case Intrinsic::read_register: { 4316 Value *Reg = I.getArgOperand(0); 4317 SDValue Chain = getRoot(); 4318 SDValue RegName = 4319 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4320 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4321 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 4322 DAG.getVTList(VT, MVT::Other), Chain, RegName); 4323 setValue(&I, Res); 4324 DAG.setRoot(Res.getValue(1)); 4325 return nullptr; 4326 } 4327 case Intrinsic::write_register: { 4328 Value *Reg = I.getArgOperand(0); 4329 Value *RegValue = I.getArgOperand(1); 4330 SDValue Chain = getRoot(); 4331 SDValue RegName = 4332 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 4333 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 4334 RegName, getValue(RegValue))); 4335 return nullptr; 4336 } 4337 case Intrinsic::setjmp: 4338 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()]; 4339 case Intrinsic::longjmp: 4340 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()]; 4341 case Intrinsic::memcpy: { 4342 // FIXME: this definition of "user defined address space" is x86-specific 4343 // Assert for address < 256 since we support only user defined address 4344 // spaces. 4345 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4346 < 256 && 4347 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4348 < 256 && 4349 "Unknown address space"); 4350 SDValue Op1 = getValue(I.getArgOperand(0)); 4351 SDValue Op2 = getValue(I.getArgOperand(1)); 4352 SDValue Op3 = getValue(I.getArgOperand(2)); 4353 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4354 if (!Align) 4355 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment. 4356 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4357 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4358 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4359 false, isTC, 4360 MachinePointerInfo(I.getArgOperand(0)), 4361 MachinePointerInfo(I.getArgOperand(1))); 4362 updateDAGForMaybeTailCall(MC); 4363 return nullptr; 4364 } 4365 case Intrinsic::memset: { 4366 // FIXME: this definition of "user defined address space" is x86-specific 4367 // Assert for address < 256 since we support only user defined address 4368 // spaces. 4369 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4370 < 256 && 4371 "Unknown address space"); 4372 SDValue Op1 = getValue(I.getArgOperand(0)); 4373 SDValue Op2 = getValue(I.getArgOperand(1)); 4374 SDValue Op3 = getValue(I.getArgOperand(2)); 4375 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4376 if (!Align) 4377 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment. 4378 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4379 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4380 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4381 isTC, MachinePointerInfo(I.getArgOperand(0))); 4382 updateDAGForMaybeTailCall(MS); 4383 return nullptr; 4384 } 4385 case Intrinsic::memmove: { 4386 // FIXME: this definition of "user defined address space" is x86-specific 4387 // Assert for address < 256 since we support only user defined address 4388 // spaces. 4389 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4390 < 256 && 4391 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4392 < 256 && 4393 "Unknown address space"); 4394 SDValue Op1 = getValue(I.getArgOperand(0)); 4395 SDValue Op2 = getValue(I.getArgOperand(1)); 4396 SDValue Op3 = getValue(I.getArgOperand(2)); 4397 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4398 if (!Align) 4399 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment. 4400 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4401 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget()); 4402 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, 4403 isTC, MachinePointerInfo(I.getArgOperand(0)), 4404 MachinePointerInfo(I.getArgOperand(1))); 4405 updateDAGForMaybeTailCall(MM); 4406 return nullptr; 4407 } 4408 case Intrinsic::dbg_declare: { 4409 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4410 DILocalVariable *Variable = DI.getVariable(); 4411 DIExpression *Expression = DI.getExpression(); 4412 const Value *Address = DI.getAddress(); 4413 assert(Variable && "Missing variable"); 4414 if (!Address) { 4415 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4416 return nullptr; 4417 } 4418 4419 // Check if address has undef value. 4420 if (isa<UndefValue>(Address) || 4421 (Address->use_empty() && !isa<Argument>(Address))) { 4422 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4423 return nullptr; 4424 } 4425 4426 SDValue &N = NodeMap[Address]; 4427 if (!N.getNode() && isa<Argument>(Address)) 4428 // Check unused arguments map. 4429 N = UnusedArgNodeMap[Address]; 4430 SDDbgValue *SDV; 4431 if (N.getNode()) { 4432 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4433 Address = BCI->getOperand(0); 4434 // Parameters are handled specially. 4435 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 4436 4437 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4438 4439 if (isParameter && !AI) { 4440 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4441 if (FINode) 4442 // Byval parameter. We have a frame index at this point. 4443 SDV = DAG.getFrameIndexDbgValue( 4444 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder); 4445 else { 4446 // Address is an argument, so try to emit its dbg value using 4447 // virtual register info from the FuncInfo.ValueMap. 4448 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4449 N); 4450 return nullptr; 4451 } 4452 } else { 4453 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4454 true, 0, dl, SDNodeOrder); 4455 } 4456 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4457 } else { 4458 // If Address is an argument then try to emit its dbg value using 4459 // virtual register info from the FuncInfo.ValueMap. 4460 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false, 4461 N)) { 4462 // If variable is pinned by a alloca in dominating bb then 4463 // use StaticAllocaMap. 4464 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4465 if (AI->getParent() != DI.getParent()) { 4466 DenseMap<const AllocaInst*, int>::iterator SI = 4467 FuncInfo.StaticAllocaMap.find(AI); 4468 if (SI != FuncInfo.StaticAllocaMap.end()) { 4469 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second, 4470 0, dl, SDNodeOrder); 4471 DAG.AddDbgValue(SDV, nullptr, false); 4472 return nullptr; 4473 } 4474 } 4475 } 4476 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4477 } 4478 } 4479 return nullptr; 4480 } 4481 case Intrinsic::dbg_value: { 4482 const DbgValueInst &DI = cast<DbgValueInst>(I); 4483 assert(DI.getVariable() && "Missing variable"); 4484 4485 DILocalVariable *Variable = DI.getVariable(); 4486 DIExpression *Expression = DI.getExpression(); 4487 uint64_t Offset = DI.getOffset(); 4488 const Value *V = DI.getValue(); 4489 if (!V) 4490 return nullptr; 4491 4492 SDDbgValue *SDV; 4493 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) { 4494 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl, 4495 SDNodeOrder); 4496 DAG.AddDbgValue(SDV, nullptr, false); 4497 } else { 4498 // Do not use getValue() in here; we don't want to generate code at 4499 // this point if it hasn't been done yet. 4500 SDValue N = NodeMap[V]; 4501 if (!N.getNode() && isa<Argument>(V)) 4502 // Check unused arguments map. 4503 N = UnusedArgNodeMap[V]; 4504 if (N.getNode()) { 4505 // A dbg.value for an alloca is always indirect. 4506 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0; 4507 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset, 4508 IsIndirect, N)) { 4509 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 4510 IsIndirect, Offset, dl, SDNodeOrder); 4511 DAG.AddDbgValue(SDV, N.getNode(), false); 4512 } 4513 } else if (!V->use_empty() ) { 4514 // Do not call getValue(V) yet, as we don't want to generate code. 4515 // Remember it for later. 4516 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4517 DanglingDebugInfoMap[V] = DDI; 4518 } else { 4519 // We may expand this to cover more cases. One case where we have no 4520 // data available is an unreferenced parameter. 4521 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n"); 4522 } 4523 } 4524 4525 // Build a debug info table entry. 4526 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4527 V = BCI->getOperand(0); 4528 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4529 // Don't handle byval struct arguments or VLAs, for example. 4530 if (!AI) { 4531 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n"); 4532 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n"); 4533 return nullptr; 4534 } 4535 DenseMap<const AllocaInst*, int>::iterator SI = 4536 FuncInfo.StaticAllocaMap.find(AI); 4537 if (SI == FuncInfo.StaticAllocaMap.end()) 4538 return nullptr; // VLAs. 4539 return nullptr; 4540 } 4541 4542 case Intrinsic::eh_typeid_for: { 4543 // Find the type id for the given typeinfo. 4544 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 4545 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4546 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 4547 setValue(&I, Res); 4548 return nullptr; 4549 } 4550 4551 case Intrinsic::eh_return_i32: 4552 case Intrinsic::eh_return_i64: 4553 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4554 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 4555 MVT::Other, 4556 getControlRoot(), 4557 getValue(I.getArgOperand(0)), 4558 getValue(I.getArgOperand(1)))); 4559 return nullptr; 4560 case Intrinsic::eh_unwind_init: 4561 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4562 return nullptr; 4563 case Intrinsic::eh_dwarf_cfa: { 4564 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl, 4565 TLI.getPointerTy(DAG.getDataLayout())); 4566 SDValue Offset = DAG.getNode(ISD::ADD, sdl, 4567 CfaArg.getValueType(), 4568 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl, 4569 CfaArg.getValueType()), 4570 CfaArg); 4571 SDValue FA = DAG.getNode( 4572 ISD::FRAMEADDR, sdl, TLI.getPointerTy(DAG.getDataLayout()), 4573 DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 4574 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(), 4575 FA, Offset)); 4576 return nullptr; 4577 } 4578 case Intrinsic::eh_sjlj_callsite: { 4579 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4580 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4581 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4582 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4583 4584 MMI.setCurrentCallSite(CI->getZExtValue()); 4585 return nullptr; 4586 } 4587 case Intrinsic::eh_sjlj_functioncontext: { 4588 // Get and store the index of the function context. 4589 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); 4590 AllocaInst *FnCtx = 4591 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 4592 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 4593 MFI->setFunctionContextIndex(FI); 4594 return nullptr; 4595 } 4596 case Intrinsic::eh_sjlj_setjmp: { 4597 SDValue Ops[2]; 4598 Ops[0] = getRoot(); 4599 Ops[1] = getValue(I.getArgOperand(0)); 4600 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 4601 DAG.getVTList(MVT::i32, MVT::Other), Ops); 4602 setValue(&I, Op.getValue(0)); 4603 DAG.setRoot(Op.getValue(1)); 4604 return nullptr; 4605 } 4606 case Intrinsic::eh_sjlj_longjmp: { 4607 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 4608 getRoot(), getValue(I.getArgOperand(0)))); 4609 return nullptr; 4610 } 4611 case Intrinsic::eh_sjlj_setup_dispatch: { 4612 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 4613 getRoot())); 4614 return nullptr; 4615 } 4616 4617 case Intrinsic::masked_gather: 4618 visitMaskedGather(I); 4619 return nullptr; 4620 case Intrinsic::masked_load: 4621 visitMaskedLoad(I); 4622 return nullptr; 4623 case Intrinsic::masked_scatter: 4624 visitMaskedScatter(I); 4625 return nullptr; 4626 case Intrinsic::masked_store: 4627 visitMaskedStore(I); 4628 return nullptr; 4629 case Intrinsic::x86_mmx_pslli_w: 4630 case Intrinsic::x86_mmx_pslli_d: 4631 case Intrinsic::x86_mmx_pslli_q: 4632 case Intrinsic::x86_mmx_psrli_w: 4633 case Intrinsic::x86_mmx_psrli_d: 4634 case Intrinsic::x86_mmx_psrli_q: 4635 case Intrinsic::x86_mmx_psrai_w: 4636 case Intrinsic::x86_mmx_psrai_d: { 4637 SDValue ShAmt = getValue(I.getArgOperand(1)); 4638 if (isa<ConstantSDNode>(ShAmt)) { 4639 visitTargetIntrinsic(I, Intrinsic); 4640 return nullptr; 4641 } 4642 unsigned NewIntrinsic = 0; 4643 EVT ShAmtVT = MVT::v2i32; 4644 switch (Intrinsic) { 4645 case Intrinsic::x86_mmx_pslli_w: 4646 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4647 break; 4648 case Intrinsic::x86_mmx_pslli_d: 4649 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4650 break; 4651 case Intrinsic::x86_mmx_pslli_q: 4652 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4653 break; 4654 case Intrinsic::x86_mmx_psrli_w: 4655 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4656 break; 4657 case Intrinsic::x86_mmx_psrli_d: 4658 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4659 break; 4660 case Intrinsic::x86_mmx_psrli_q: 4661 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4662 break; 4663 case Intrinsic::x86_mmx_psrai_w: 4664 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4665 break; 4666 case Intrinsic::x86_mmx_psrai_d: 4667 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4668 break; 4669 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4670 } 4671 4672 // The vector shift intrinsics with scalars uses 32b shift amounts but 4673 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4674 // to be zero. 4675 // We must do this early because v2i32 is not a legal type. 4676 SDValue ShOps[2]; 4677 ShOps[0] = ShAmt; 4678 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32); 4679 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps); 4680 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4681 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt); 4682 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT, 4683 DAG.getConstant(NewIntrinsic, sdl, MVT::i32), 4684 getValue(I.getArgOperand(0)), ShAmt); 4685 setValue(&I, Res); 4686 return nullptr; 4687 } 4688 case Intrinsic::convertff: 4689 case Intrinsic::convertfsi: 4690 case Intrinsic::convertfui: 4691 case Intrinsic::convertsif: 4692 case Intrinsic::convertuif: 4693 case Intrinsic::convertss: 4694 case Intrinsic::convertsu: 4695 case Intrinsic::convertus: 4696 case Intrinsic::convertuu: { 4697 ISD::CvtCode Code = ISD::CVT_INVALID; 4698 switch (Intrinsic) { 4699 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4700 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 4701 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 4702 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 4703 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 4704 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 4705 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 4706 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 4707 case Intrinsic::convertus: Code = ISD::CVT_US; break; 4708 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 4709 } 4710 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4711 const Value *Op1 = I.getArgOperand(0); 4712 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1), 4713 DAG.getValueType(DestVT), 4714 DAG.getValueType(getValue(Op1).getValueType()), 4715 getValue(I.getArgOperand(1)), 4716 getValue(I.getArgOperand(2)), 4717 Code); 4718 setValue(&I, Res); 4719 return nullptr; 4720 } 4721 case Intrinsic::powi: 4722 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 4723 getValue(I.getArgOperand(1)), DAG)); 4724 return nullptr; 4725 case Intrinsic::log: 4726 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4727 return nullptr; 4728 case Intrinsic::log2: 4729 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4730 return nullptr; 4731 case Intrinsic::log10: 4732 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4733 return nullptr; 4734 case Intrinsic::exp: 4735 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4736 return nullptr; 4737 case Intrinsic::exp2: 4738 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 4739 return nullptr; 4740 case Intrinsic::pow: 4741 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 4742 getValue(I.getArgOperand(1)), DAG, TLI)); 4743 return nullptr; 4744 case Intrinsic::sqrt: 4745 case Intrinsic::fabs: 4746 case Intrinsic::sin: 4747 case Intrinsic::cos: 4748 case Intrinsic::floor: 4749 case Intrinsic::ceil: 4750 case Intrinsic::trunc: 4751 case Intrinsic::rint: 4752 case Intrinsic::nearbyint: 4753 case Intrinsic::round: { 4754 unsigned Opcode; 4755 switch (Intrinsic) { 4756 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4757 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 4758 case Intrinsic::fabs: Opcode = ISD::FABS; break; 4759 case Intrinsic::sin: Opcode = ISD::FSIN; break; 4760 case Intrinsic::cos: Opcode = ISD::FCOS; break; 4761 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 4762 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 4763 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 4764 case Intrinsic::rint: Opcode = ISD::FRINT; break; 4765 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 4766 case Intrinsic::round: Opcode = ISD::FROUND; break; 4767 } 4768 4769 setValue(&I, DAG.getNode(Opcode, sdl, 4770 getValue(I.getArgOperand(0)).getValueType(), 4771 getValue(I.getArgOperand(0)))); 4772 return nullptr; 4773 } 4774 case Intrinsic::minnum: 4775 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 4776 getValue(I.getArgOperand(0)).getValueType(), 4777 getValue(I.getArgOperand(0)), 4778 getValue(I.getArgOperand(1)))); 4779 return nullptr; 4780 case Intrinsic::maxnum: 4781 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 4782 getValue(I.getArgOperand(0)).getValueType(), 4783 getValue(I.getArgOperand(0)), 4784 getValue(I.getArgOperand(1)))); 4785 return nullptr; 4786 case Intrinsic::copysign: 4787 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 4788 getValue(I.getArgOperand(0)).getValueType(), 4789 getValue(I.getArgOperand(0)), 4790 getValue(I.getArgOperand(1)))); 4791 return nullptr; 4792 case Intrinsic::fma: 4793 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4794 getValue(I.getArgOperand(0)).getValueType(), 4795 getValue(I.getArgOperand(0)), 4796 getValue(I.getArgOperand(1)), 4797 getValue(I.getArgOperand(2)))); 4798 return nullptr; 4799 case Intrinsic::fmuladd: { 4800 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4801 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 4802 TLI.isFMAFasterThanFMulAndFAdd(VT)) { 4803 setValue(&I, DAG.getNode(ISD::FMA, sdl, 4804 getValue(I.getArgOperand(0)).getValueType(), 4805 getValue(I.getArgOperand(0)), 4806 getValue(I.getArgOperand(1)), 4807 getValue(I.getArgOperand(2)))); 4808 } else { 4809 // TODO: Intrinsic calls should have fast-math-flags. 4810 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 4811 getValue(I.getArgOperand(0)).getValueType(), 4812 getValue(I.getArgOperand(0)), 4813 getValue(I.getArgOperand(1))); 4814 SDValue Add = DAG.getNode(ISD::FADD, sdl, 4815 getValue(I.getArgOperand(0)).getValueType(), 4816 Mul, 4817 getValue(I.getArgOperand(2))); 4818 setValue(&I, Add); 4819 } 4820 return nullptr; 4821 } 4822 case Intrinsic::convert_to_fp16: 4823 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 4824 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 4825 getValue(I.getArgOperand(0)), 4826 DAG.getTargetConstant(0, sdl, 4827 MVT::i32)))); 4828 return nullptr; 4829 case Intrinsic::convert_from_fp16: 4830 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 4831 TLI.getValueType(DAG.getDataLayout(), I.getType()), 4832 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 4833 getValue(I.getArgOperand(0))))); 4834 return nullptr; 4835 case Intrinsic::pcmarker: { 4836 SDValue Tmp = getValue(I.getArgOperand(0)); 4837 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 4838 return nullptr; 4839 } 4840 case Intrinsic::readcyclecounter: { 4841 SDValue Op = getRoot(); 4842 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 4843 DAG.getVTList(MVT::i64, MVT::Other), Op); 4844 setValue(&I, Res); 4845 DAG.setRoot(Res.getValue(1)); 4846 return nullptr; 4847 } 4848 case Intrinsic::bswap: 4849 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 4850 getValue(I.getArgOperand(0)).getValueType(), 4851 getValue(I.getArgOperand(0)))); 4852 return nullptr; 4853 case Intrinsic::uabsdiff: 4854 setValue(&I, DAG.getNode(ISD::UABSDIFF, sdl, 4855 getValue(I.getArgOperand(0)).getValueType(), 4856 getValue(I.getArgOperand(0)), 4857 getValue(I.getArgOperand(1)))); 4858 return nullptr; 4859 case Intrinsic::sabsdiff: 4860 setValue(&I, DAG.getNode(ISD::SABSDIFF, sdl, 4861 getValue(I.getArgOperand(0)).getValueType(), 4862 getValue(I.getArgOperand(0)), 4863 getValue(I.getArgOperand(1)))); 4864 return nullptr; 4865 case Intrinsic::cttz: { 4866 SDValue Arg = getValue(I.getArgOperand(0)); 4867 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4868 EVT Ty = Arg.getValueType(); 4869 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 4870 sdl, Ty, Arg)); 4871 return nullptr; 4872 } 4873 case Intrinsic::ctlz: { 4874 SDValue Arg = getValue(I.getArgOperand(0)); 4875 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 4876 EVT Ty = Arg.getValueType(); 4877 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 4878 sdl, Ty, Arg)); 4879 return nullptr; 4880 } 4881 case Intrinsic::ctpop: { 4882 SDValue Arg = getValue(I.getArgOperand(0)); 4883 EVT Ty = Arg.getValueType(); 4884 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 4885 return nullptr; 4886 } 4887 case Intrinsic::stacksave: { 4888 SDValue Op = getRoot(); 4889 Res = DAG.getNode( 4890 ISD::STACKSAVE, sdl, 4891 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op); 4892 setValue(&I, Res); 4893 DAG.setRoot(Res.getValue(1)); 4894 return nullptr; 4895 } 4896 case Intrinsic::stackrestore: { 4897 Res = getValue(I.getArgOperand(0)); 4898 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 4899 return nullptr; 4900 } 4901 case Intrinsic::stackprotector: { 4902 // Emit code into the DAG to store the stack guard onto the stack. 4903 MachineFunction &MF = DAG.getMachineFunction(); 4904 MachineFrameInfo *MFI = MF.getFrameInfo(); 4905 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 4906 SDValue Src, Chain = getRoot(); 4907 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand(); 4908 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr); 4909 4910 // See if Ptr is a bitcast. If it is, look through it and see if we can get 4911 // global variable __stack_chk_guard. 4912 if (!GV) 4913 if (const Operator *BC = dyn_cast<Operator>(Ptr)) 4914 if (BC->getOpcode() == Instruction::BitCast) 4915 GV = dyn_cast<GlobalVariable>(BC->getOperand(0)); 4916 4917 if (GV && TLI.useLoadStackGuardNode()) { 4918 // Emit a LOAD_STACK_GUARD node. 4919 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, 4920 sdl, PtrTy, Chain); 4921 MachinePointerInfo MPInfo(GV); 4922 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1); 4923 unsigned Flags = MachineMemOperand::MOLoad | 4924 MachineMemOperand::MOInvariant; 4925 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags, 4926 PtrTy.getSizeInBits() / 8, 4927 DAG.getEVTAlignment(PtrTy)); 4928 Node->setMemRefs(MemRefs, MemRefs + 1); 4929 4930 // Copy the guard value to a virtual register so that it can be 4931 // retrieved in the epilogue. 4932 Src = SDValue(Node, 0); 4933 const TargetRegisterClass *RC = 4934 TLI.getRegClassFor(Src.getSimpleValueType()); 4935 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC); 4936 4937 SPDescriptor.setGuardReg(Reg); 4938 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src); 4939 } else { 4940 Src = getValue(I.getArgOperand(0)); // The guard's value. 4941 } 4942 4943 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 4944 4945 int FI = FuncInfo.StaticAllocaMap[Slot]; 4946 MFI->setStackProtectorIndex(FI); 4947 4948 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 4949 4950 // Store the stack protector onto the stack. 4951 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 4952 DAG.getMachineFunction(), FI), 4953 true, false, 0); 4954 setValue(&I, Res); 4955 DAG.setRoot(Res); 4956 return nullptr; 4957 } 4958 case Intrinsic::objectsize: { 4959 // If we don't know by now, we're never going to know. 4960 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 4961 4962 assert(CI && "Non-constant type in __builtin_object_size?"); 4963 4964 SDValue Arg = getValue(I.getCalledValue()); 4965 EVT Ty = Arg.getValueType(); 4966 4967 if (CI->isZero()) 4968 Res = DAG.getConstant(-1ULL, sdl, Ty); 4969 else 4970 Res = DAG.getConstant(0, sdl, Ty); 4971 4972 setValue(&I, Res); 4973 return nullptr; 4974 } 4975 case Intrinsic::annotation: 4976 case Intrinsic::ptr_annotation: 4977 // Drop the intrinsic, but forward the value 4978 setValue(&I, getValue(I.getOperand(0))); 4979 return nullptr; 4980 case Intrinsic::assume: 4981 case Intrinsic::var_annotation: 4982 // Discard annotate attributes and assumptions 4983 return nullptr; 4984 4985 case Intrinsic::init_trampoline: { 4986 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 4987 4988 SDValue Ops[6]; 4989 Ops[0] = getRoot(); 4990 Ops[1] = getValue(I.getArgOperand(0)); 4991 Ops[2] = getValue(I.getArgOperand(1)); 4992 Ops[3] = getValue(I.getArgOperand(2)); 4993 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 4994 Ops[5] = DAG.getSrcValue(F); 4995 4996 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 4997 4998 DAG.setRoot(Res); 4999 return nullptr; 5000 } 5001 case Intrinsic::adjust_trampoline: { 5002 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 5003 TLI.getPointerTy(DAG.getDataLayout()), 5004 getValue(I.getArgOperand(0)))); 5005 return nullptr; 5006 } 5007 case Intrinsic::gcroot: 5008 if (GFI) { 5009 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 5010 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 5011 5012 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 5013 GFI->addStackRoot(FI->getIndex(), TypeMap); 5014 } 5015 return nullptr; 5016 case Intrinsic::gcread: 5017 case Intrinsic::gcwrite: 5018 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 5019 case Intrinsic::flt_rounds: 5020 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32)); 5021 return nullptr; 5022 5023 case Intrinsic::expect: { 5024 // Just replace __builtin_expect(exp, c) with EXP. 5025 setValue(&I, getValue(I.getArgOperand(0))); 5026 return nullptr; 5027 } 5028 5029 case Intrinsic::debugtrap: 5030 case Intrinsic::trap: { 5031 StringRef TrapFuncName = 5032 I.getAttributes() 5033 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name") 5034 .getValueAsString(); 5035 if (TrapFuncName.empty()) { 5036 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 5037 ISD::TRAP : ISD::DEBUGTRAP; 5038 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 5039 return nullptr; 5040 } 5041 TargetLowering::ArgListTy Args; 5042 5043 TargetLowering::CallLoweringInfo CLI(DAG); 5044 CLI.setDebugLoc(sdl).setChain(getRoot()).setCallee( 5045 CallingConv::C, I.getType(), 5046 DAG.getExternalSymbol(TrapFuncName.data(), 5047 TLI.getPointerTy(DAG.getDataLayout())), 5048 std::move(Args), 0); 5049 5050 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5051 DAG.setRoot(Result.second); 5052 return nullptr; 5053 } 5054 5055 case Intrinsic::uadd_with_overflow: 5056 case Intrinsic::sadd_with_overflow: 5057 case Intrinsic::usub_with_overflow: 5058 case Intrinsic::ssub_with_overflow: 5059 case Intrinsic::umul_with_overflow: 5060 case Intrinsic::smul_with_overflow: { 5061 ISD::NodeType Op; 5062 switch (Intrinsic) { 5063 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 5064 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 5065 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 5066 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 5067 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 5068 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 5069 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 5070 } 5071 SDValue Op1 = getValue(I.getArgOperand(0)); 5072 SDValue Op2 = getValue(I.getArgOperand(1)); 5073 5074 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 5075 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 5076 return nullptr; 5077 } 5078 case Intrinsic::prefetch: { 5079 SDValue Ops[5]; 5080 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 5081 Ops[0] = getRoot(); 5082 Ops[1] = getValue(I.getArgOperand(0)); 5083 Ops[2] = getValue(I.getArgOperand(1)); 5084 Ops[3] = getValue(I.getArgOperand(2)); 5085 Ops[4] = getValue(I.getArgOperand(3)); 5086 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl, 5087 DAG.getVTList(MVT::Other), Ops, 5088 EVT::getIntegerVT(*Context, 8), 5089 MachinePointerInfo(I.getArgOperand(0)), 5090 0, /* align */ 5091 false, /* volatile */ 5092 rw==0, /* read */ 5093 rw==1)); /* write */ 5094 return nullptr; 5095 } 5096 case Intrinsic::lifetime_start: 5097 case Intrinsic::lifetime_end: { 5098 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 5099 // Stack coloring is not enabled in O0, discard region information. 5100 if (TM.getOptLevel() == CodeGenOpt::None) 5101 return nullptr; 5102 5103 SmallVector<Value *, 4> Allocas; 5104 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL); 5105 5106 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(), 5107 E = Allocas.end(); Object != E; ++Object) { 5108 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 5109 5110 // Could not find an Alloca. 5111 if (!LifetimeObject) 5112 continue; 5113 5114 // First check that the Alloca is static, otherwise it won't have a 5115 // valid frame index. 5116 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 5117 if (SI == FuncInfo.StaticAllocaMap.end()) 5118 return nullptr; 5119 5120 int FI = SI->second; 5121 5122 SDValue Ops[2]; 5123 Ops[0] = getRoot(); 5124 Ops[1] = 5125 DAG.getFrameIndex(FI, TLI.getPointerTy(DAG.getDataLayout()), true); 5126 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END); 5127 5128 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops); 5129 DAG.setRoot(Res); 5130 } 5131 return nullptr; 5132 } 5133 case Intrinsic::invariant_start: 5134 // Discard region information. 5135 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 5136 return nullptr; 5137 case Intrinsic::invariant_end: 5138 // Discard region information. 5139 return nullptr; 5140 case Intrinsic::stackprotectorcheck: { 5141 // Do not actually emit anything for this basic block. Instead we initialize 5142 // the stack protector descriptor and export the guard variable so we can 5143 // access it in FinishBasicBlock. 5144 const BasicBlock *BB = I.getParent(); 5145 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I); 5146 ExportFromCurrentBlock(SPDescriptor.getGuard()); 5147 5148 // Flush our exports since we are going to process a terminator. 5149 (void)getControlRoot(); 5150 return nullptr; 5151 } 5152 case Intrinsic::clear_cache: 5153 return TLI.getClearCacheBuiltinName(); 5154 case Intrinsic::eh_actions: 5155 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 5156 return nullptr; 5157 case Intrinsic::donothing: 5158 // ignore 5159 return nullptr; 5160 case Intrinsic::experimental_stackmap: { 5161 visitStackmap(I); 5162 return nullptr; 5163 } 5164 case Intrinsic::experimental_patchpoint_void: 5165 case Intrinsic::experimental_patchpoint_i64: { 5166 visitPatchpoint(&I); 5167 return nullptr; 5168 } 5169 case Intrinsic::experimental_gc_statepoint: { 5170 visitStatepoint(I); 5171 return nullptr; 5172 } 5173 case Intrinsic::experimental_gc_result_int: 5174 case Intrinsic::experimental_gc_result_float: 5175 case Intrinsic::experimental_gc_result_ptr: 5176 case Intrinsic::experimental_gc_result: { 5177 visitGCResult(I); 5178 return nullptr; 5179 } 5180 case Intrinsic::experimental_gc_relocate: { 5181 visitGCRelocate(I); 5182 return nullptr; 5183 } 5184 case Intrinsic::instrprof_increment: 5185 llvm_unreachable("instrprof failed to lower an increment"); 5186 5187 case Intrinsic::localescape: { 5188 MachineFunction &MF = DAG.getMachineFunction(); 5189 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5190 5191 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 5192 // is the same on all targets. 5193 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 5194 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 5195 if (isa<ConstantPointerNull>(Arg)) 5196 continue; // Skip null pointers. They represent a hole in index space. 5197 AllocaInst *Slot = cast<AllocaInst>(Arg); 5198 assert(FuncInfo.StaticAllocaMap.count(Slot) && 5199 "can only escape static allocas"); 5200 int FI = FuncInfo.StaticAllocaMap[Slot]; 5201 MCSymbol *FrameAllocSym = 5202 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5203 GlobalValue::getRealLinkageName(MF.getName()), Idx); 5204 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 5205 TII->get(TargetOpcode::LOCAL_ESCAPE)) 5206 .addSym(FrameAllocSym) 5207 .addFrameIndex(FI); 5208 } 5209 5210 return nullptr; 5211 } 5212 5213 case Intrinsic::localrecover: { 5214 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 5215 MachineFunction &MF = DAG.getMachineFunction(); 5216 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0); 5217 5218 // Get the symbol that defines the frame offset. 5219 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 5220 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 5221 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX)); 5222 MCSymbol *FrameAllocSym = 5223 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 5224 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal); 5225 5226 // Create a MCSymbol for the label to avoid any target lowering 5227 // that would make this PC relative. 5228 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 5229 SDValue OffsetVal = 5230 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 5231 5232 // Add the offset to the FP. 5233 Value *FP = I.getArgOperand(1); 5234 SDValue FPVal = getValue(FP); 5235 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal); 5236 setValue(&I, Add); 5237 5238 return nullptr; 5239 } 5240 case Intrinsic::eh_begincatch: 5241 case Intrinsic::eh_endcatch: 5242 llvm_unreachable("begin/end catch intrinsics not lowered in codegen"); 5243 case Intrinsic::eh_exceptioncode_old: { 5244 unsigned Reg = TLI.getExceptionPointerRegister(); 5245 assert(Reg && "cannot get exception code on this platform"); 5246 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 5247 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 5248 assert(FuncInfo.MBB->isEHPad() && "eh.exceptioncode in non-lpad"); 5249 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC); 5250 SDValue N = 5251 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5252 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5253 setValue(&I, N); 5254 return nullptr; 5255 } 5256 5257 case Intrinsic::eh_exceptionpointer: 5258 case Intrinsic::eh_exceptioncode: { 5259 // Get the exception pointer vreg, copy from it, and resize it to fit. 5260 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 5261 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 5262 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 5263 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 5264 SDValue N = 5265 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 5266 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 5267 setValue(&I, N); 5268 return nullptr; 5269 } 5270 } 5271 } 5272 5273 std::pair<SDValue, SDValue> 5274 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 5275 const BasicBlock *EHPadBB) { 5276 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5277 MCSymbol *BeginLabel = nullptr; 5278 5279 if (EHPadBB) { 5280 // Insert a label before the invoke call to mark the try range. This can be 5281 // used to detect deletion of the invoke via the MachineModuleInfo. 5282 BeginLabel = MMI.getContext().createTempSymbol(); 5283 5284 // For SjLj, keep track of which landing pads go with which invokes 5285 // so as to maintain the ordering of pads in the LSDA. 5286 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5287 if (CallSiteIndex) { 5288 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5289 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 5290 5291 // Now that the call site is handled, stop tracking it. 5292 MMI.setCurrentCallSite(0); 5293 } 5294 5295 // Both PendingLoads and PendingExports must be flushed here; 5296 // this call might not return. 5297 (void)getRoot(); 5298 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 5299 5300 CLI.setChain(getRoot()); 5301 } 5302 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5303 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 5304 5305 assert((CLI.IsTailCall || Result.second.getNode()) && 5306 "Non-null chain expected with non-tail call!"); 5307 assert((Result.second.getNode() || !Result.first.getNode()) && 5308 "Null value expected with tail call!"); 5309 5310 if (!Result.second.getNode()) { 5311 // As a special case, a null chain means that a tail call has been emitted 5312 // and the DAG root is already updated. 5313 HasTailCall = true; 5314 5315 // Since there's no actual continuation from this block, nothing can be 5316 // relying on us setting vregs for them. 5317 PendingExports.clear(); 5318 } else { 5319 DAG.setRoot(Result.second); 5320 } 5321 5322 if (EHPadBB) { 5323 // Insert a label at the end of the invoke call to mark the try range. This 5324 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5325 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 5326 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 5327 5328 // Inform MachineModuleInfo of range. 5329 if (MMI.hasEHFunclets()) { 5330 WinEHFuncInfo &EHInfo = 5331 MMI.getWinEHFuncInfo(DAG.getMachineFunction().getFunction()); 5332 EHInfo.addIPToStateRange(EHPadBB, BeginLabel, EndLabel); 5333 } else { 5334 MMI.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 5335 } 5336 } 5337 5338 return Result; 5339 } 5340 5341 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 5342 bool isTailCall, 5343 const BasicBlock *EHPadBB) { 5344 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 5345 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 5346 Type *RetTy = FTy->getReturnType(); 5347 5348 TargetLowering::ArgListTy Args; 5349 TargetLowering::ArgListEntry Entry; 5350 Args.reserve(CS.arg_size()); 5351 5352 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 5353 i != e; ++i) { 5354 const Value *V = *i; 5355 5356 // Skip empty types 5357 if (V->getType()->isEmptyTy()) 5358 continue; 5359 5360 SDValue ArgNode = getValue(V); 5361 Entry.Node = ArgNode; Entry.Ty = V->getType(); 5362 5363 // Skip the first return-type Attribute to get to params. 5364 Entry.setAttributes(&CS, i - CS.arg_begin() + 1); 5365 Args.push_back(Entry); 5366 5367 // If we have an explicit sret argument that is an Instruction, (i.e., it 5368 // might point to function-local memory), we can't meaningfully tail-call. 5369 if (Entry.isSRet && isa<Instruction>(V)) 5370 isTailCall = false; 5371 } 5372 5373 // Check if target-independent constraints permit a tail call here. 5374 // Target-dependent constraints are checked within TLI->LowerCallTo. 5375 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget())) 5376 isTailCall = false; 5377 5378 TargetLowering::CallLoweringInfo CLI(DAG); 5379 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 5380 .setCallee(RetTy, FTy, Callee, std::move(Args), CS) 5381 .setTailCall(isTailCall); 5382 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 5383 5384 if (Result.first.getNode()) 5385 setValue(CS.getInstruction(), Result.first); 5386 } 5387 5388 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5389 /// value is equal or not-equal to zero. 5390 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5391 for (const User *U : V->users()) { 5392 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U)) 5393 if (IC->isEquality()) 5394 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5395 if (C->isNullValue()) 5396 continue; 5397 // Unknown instruction. 5398 return false; 5399 } 5400 return true; 5401 } 5402 5403 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5404 Type *LoadTy, 5405 SelectionDAGBuilder &Builder) { 5406 5407 // Check to see if this load can be trivially constant folded, e.g. if the 5408 // input is from a string literal. 5409 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5410 // Cast pointer to the type we really want to load. 5411 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5412 PointerType::getUnqual(LoadTy)); 5413 5414 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 5415 const_cast<Constant *>(LoadInput), *Builder.DL)) 5416 return Builder.getValue(LoadCst); 5417 } 5418 5419 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5420 // still constant memory, the input chain can be the entry node. 5421 SDValue Root; 5422 bool ConstantMemory = false; 5423 5424 // Do not serialize (non-volatile) loads of constant memory with anything. 5425 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5426 Root = Builder.DAG.getEntryNode(); 5427 ConstantMemory = true; 5428 } else { 5429 // Do not serialize non-volatile loads against each other. 5430 Root = Builder.DAG.getRoot(); 5431 } 5432 5433 SDValue Ptr = Builder.getValue(PtrVal); 5434 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 5435 Ptr, MachinePointerInfo(PtrVal), 5436 false /*volatile*/, 5437 false /*nontemporal*/, 5438 false /*isinvariant*/, 1 /* align=1 */); 5439 5440 if (!ConstantMemory) 5441 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5442 return LoadVal; 5443 } 5444 5445 /// processIntegerCallValue - Record the value for an instruction that 5446 /// produces an integer result, converting the type where necessary. 5447 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 5448 SDValue Value, 5449 bool IsSigned) { 5450 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5451 I.getType(), true); 5452 if (IsSigned) 5453 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 5454 else 5455 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 5456 setValue(&I, Value); 5457 } 5458 5459 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5460 /// If so, return true and lower it, otherwise return false and it will be 5461 /// lowered like a normal call. 5462 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5463 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5464 if (I.getNumArgOperands() != 3) 5465 return false; 5466 5467 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5468 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5469 !I.getArgOperand(2)->getType()->isIntegerTy() || 5470 !I.getType()->isIntegerTy()) 5471 return false; 5472 5473 const Value *Size = I.getArgOperand(2); 5474 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 5475 if (CSize && CSize->getZExtValue() == 0) { 5476 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 5477 I.getType(), true); 5478 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 5479 return true; 5480 } 5481 5482 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5483 std::pair<SDValue, SDValue> Res = 5484 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5485 getValue(LHS), getValue(RHS), getValue(Size), 5486 MachinePointerInfo(LHS), 5487 MachinePointerInfo(RHS)); 5488 if (Res.first.getNode()) { 5489 processIntegerCallValue(I, Res.first, true); 5490 PendingLoads.push_back(Res.second); 5491 return true; 5492 } 5493 5494 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5495 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5496 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) { 5497 bool ActuallyDoIt = true; 5498 MVT LoadVT; 5499 Type *LoadTy; 5500 switch (CSize->getZExtValue()) { 5501 default: 5502 LoadVT = MVT::Other; 5503 LoadTy = nullptr; 5504 ActuallyDoIt = false; 5505 break; 5506 case 2: 5507 LoadVT = MVT::i16; 5508 LoadTy = Type::getInt16Ty(CSize->getContext()); 5509 break; 5510 case 4: 5511 LoadVT = MVT::i32; 5512 LoadTy = Type::getInt32Ty(CSize->getContext()); 5513 break; 5514 case 8: 5515 LoadVT = MVT::i64; 5516 LoadTy = Type::getInt64Ty(CSize->getContext()); 5517 break; 5518 /* 5519 case 16: 5520 LoadVT = MVT::v4i32; 5521 LoadTy = Type::getInt32Ty(CSize->getContext()); 5522 LoadTy = VectorType::get(LoadTy, 4); 5523 break; 5524 */ 5525 } 5526 5527 // This turns into unaligned loads. We only do this if the target natively 5528 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5529 // we'll only produce a small number of byte loads. 5530 5531 // Require that we can find a legal MVT, and only do this if the target 5532 // supports unaligned loads of that type. Expanding into byte loads would 5533 // bloat the code. 5534 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5535 if (ActuallyDoIt && CSize->getZExtValue() > 4) { 5536 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 5537 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 5538 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5539 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5540 // TODO: Check alignment of src and dest ptrs. 5541 if (!TLI.isTypeLegal(LoadVT) || 5542 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) || 5543 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS)) 5544 ActuallyDoIt = false; 5545 } 5546 5547 if (ActuallyDoIt) { 5548 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5549 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5550 5551 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal, 5552 ISD::SETNE); 5553 processIntegerCallValue(I, Res, false); 5554 return true; 5555 } 5556 } 5557 5558 5559 return false; 5560 } 5561 5562 /// visitMemChrCall -- See if we can lower a memchr call into an optimized 5563 /// form. If so, return true and lower it, otherwise return false and it 5564 /// will be lowered like a normal call. 5565 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 5566 // Verify that the prototype makes sense. void *memchr(void *, int, size_t) 5567 if (I.getNumArgOperands() != 3) 5568 return false; 5569 5570 const Value *Src = I.getArgOperand(0); 5571 const Value *Char = I.getArgOperand(1); 5572 const Value *Length = I.getArgOperand(2); 5573 if (!Src->getType()->isPointerTy() || 5574 !Char->getType()->isIntegerTy() || 5575 !Length->getType()->isIntegerTy() || 5576 !I.getType()->isPointerTy()) 5577 return false; 5578 5579 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5580 std::pair<SDValue, SDValue> Res = 5581 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 5582 getValue(Src), getValue(Char), getValue(Length), 5583 MachinePointerInfo(Src)); 5584 if (Res.first.getNode()) { 5585 setValue(&I, Res.first); 5586 PendingLoads.push_back(Res.second); 5587 return true; 5588 } 5589 5590 return false; 5591 } 5592 5593 /// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an 5594 /// optimized form. If so, return true and lower it, otherwise return false 5595 /// and it will be lowered like a normal call. 5596 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 5597 // Verify that the prototype makes sense. char *strcpy(char *, char *) 5598 if (I.getNumArgOperands() != 2) 5599 return false; 5600 5601 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5602 if (!Arg0->getType()->isPointerTy() || 5603 !Arg1->getType()->isPointerTy() || 5604 !I.getType()->isPointerTy()) 5605 return false; 5606 5607 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5608 std::pair<SDValue, SDValue> Res = 5609 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 5610 getValue(Arg0), getValue(Arg1), 5611 MachinePointerInfo(Arg0), 5612 MachinePointerInfo(Arg1), isStpcpy); 5613 if (Res.first.getNode()) { 5614 setValue(&I, Res.first); 5615 DAG.setRoot(Res.second); 5616 return true; 5617 } 5618 5619 return false; 5620 } 5621 5622 /// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form. 5623 /// If so, return true and lower it, otherwise return false and it will be 5624 /// lowered like a normal call. 5625 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 5626 // Verify that the prototype makes sense. int strcmp(void*,void*) 5627 if (I.getNumArgOperands() != 2) 5628 return false; 5629 5630 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5631 if (!Arg0->getType()->isPointerTy() || 5632 !Arg1->getType()->isPointerTy() || 5633 !I.getType()->isIntegerTy()) 5634 return false; 5635 5636 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5637 std::pair<SDValue, SDValue> Res = 5638 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 5639 getValue(Arg0), getValue(Arg1), 5640 MachinePointerInfo(Arg0), 5641 MachinePointerInfo(Arg1)); 5642 if (Res.first.getNode()) { 5643 processIntegerCallValue(I, Res.first, true); 5644 PendingLoads.push_back(Res.second); 5645 return true; 5646 } 5647 5648 return false; 5649 } 5650 5651 /// visitStrLenCall -- See if we can lower a strlen call into an optimized 5652 /// form. If so, return true and lower it, otherwise return false and it 5653 /// will be lowered like a normal call. 5654 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 5655 // Verify that the prototype makes sense. size_t strlen(char *) 5656 if (I.getNumArgOperands() != 1) 5657 return false; 5658 5659 const Value *Arg0 = I.getArgOperand(0); 5660 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy()) 5661 return false; 5662 5663 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5664 std::pair<SDValue, SDValue> Res = 5665 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 5666 getValue(Arg0), MachinePointerInfo(Arg0)); 5667 if (Res.first.getNode()) { 5668 processIntegerCallValue(I, Res.first, false); 5669 PendingLoads.push_back(Res.second); 5670 return true; 5671 } 5672 5673 return false; 5674 } 5675 5676 /// visitStrNLenCall -- See if we can lower a strnlen call into an optimized 5677 /// form. If so, return true and lower it, otherwise return false and it 5678 /// will be lowered like a normal call. 5679 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 5680 // Verify that the prototype makes sense. size_t strnlen(char *, size_t) 5681 if (I.getNumArgOperands() != 2) 5682 return false; 5683 5684 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 5685 if (!Arg0->getType()->isPointerTy() || 5686 !Arg1->getType()->isIntegerTy() || 5687 !I.getType()->isIntegerTy()) 5688 return false; 5689 5690 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo(); 5691 std::pair<SDValue, SDValue> Res = 5692 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 5693 getValue(Arg0), getValue(Arg1), 5694 MachinePointerInfo(Arg0)); 5695 if (Res.first.getNode()) { 5696 processIntegerCallValue(I, Res.first, false); 5697 PendingLoads.push_back(Res.second); 5698 return true; 5699 } 5700 5701 return false; 5702 } 5703 5704 /// visitUnaryFloatCall - If a call instruction is a unary floating-point 5705 /// operation (as expected), translate it to an SDNode with the specified opcode 5706 /// and return true. 5707 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 5708 unsigned Opcode) { 5709 // Sanity check that it really is a unary floating-point call. 5710 if (I.getNumArgOperands() != 1 || 5711 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5712 I.getType() != I.getArgOperand(0)->getType() || 5713 !I.onlyReadsMemory()) 5714 return false; 5715 5716 SDValue Tmp = getValue(I.getArgOperand(0)); 5717 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 5718 return true; 5719 } 5720 5721 /// visitBinaryFloatCall - If a call instruction is a binary floating-point 5722 /// operation (as expected), translate it to an SDNode with the specified opcode 5723 /// and return true. 5724 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 5725 unsigned Opcode) { 5726 // Sanity check that it really is a binary floating-point call. 5727 if (I.getNumArgOperands() != 2 || 5728 !I.getArgOperand(0)->getType()->isFloatingPointTy() || 5729 I.getType() != I.getArgOperand(0)->getType() || 5730 I.getType() != I.getArgOperand(1)->getType() || 5731 !I.onlyReadsMemory()) 5732 return false; 5733 5734 SDValue Tmp0 = getValue(I.getArgOperand(0)); 5735 SDValue Tmp1 = getValue(I.getArgOperand(1)); 5736 EVT VT = Tmp0.getValueType(); 5737 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 5738 return true; 5739 } 5740 5741 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5742 // Handle inline assembly differently. 5743 if (isa<InlineAsm>(I.getCalledValue())) { 5744 visitInlineAsm(&I); 5745 return; 5746 } 5747 5748 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5749 ComputeUsesVAFloatArgument(I, &MMI); 5750 5751 const char *RenameFn = nullptr; 5752 if (Function *F = I.getCalledFunction()) { 5753 if (F->isDeclaration()) { 5754 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5755 if (unsigned IID = II->getIntrinsicID(F)) { 5756 RenameFn = visitIntrinsicCall(I, IID); 5757 if (!RenameFn) 5758 return; 5759 } 5760 } 5761 if (Intrinsic::ID IID = F->getIntrinsicID()) { 5762 RenameFn = visitIntrinsicCall(I, IID); 5763 if (!RenameFn) 5764 return; 5765 } 5766 } 5767 5768 // Check for well-known libc/libm calls. If the function is internal, it 5769 // can't be a library call. 5770 LibFunc::Func Func; 5771 if (!F->hasLocalLinkage() && F->hasName() && 5772 LibInfo->getLibFunc(F->getName(), Func) && 5773 LibInfo->hasOptimizedCodeGen(Func)) { 5774 switch (Func) { 5775 default: break; 5776 case LibFunc::copysign: 5777 case LibFunc::copysignf: 5778 case LibFunc::copysignl: 5779 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5780 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5781 I.getType() == I.getArgOperand(0)->getType() && 5782 I.getType() == I.getArgOperand(1)->getType() && 5783 I.onlyReadsMemory()) { 5784 SDValue LHS = getValue(I.getArgOperand(0)); 5785 SDValue RHS = getValue(I.getArgOperand(1)); 5786 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 5787 LHS.getValueType(), LHS, RHS)); 5788 return; 5789 } 5790 break; 5791 case LibFunc::fabs: 5792 case LibFunc::fabsf: 5793 case LibFunc::fabsl: 5794 if (visitUnaryFloatCall(I, ISD::FABS)) 5795 return; 5796 break; 5797 case LibFunc::fmin: 5798 case LibFunc::fminf: 5799 case LibFunc::fminl: 5800 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 5801 return; 5802 break; 5803 case LibFunc::fmax: 5804 case LibFunc::fmaxf: 5805 case LibFunc::fmaxl: 5806 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 5807 return; 5808 break; 5809 case LibFunc::sin: 5810 case LibFunc::sinf: 5811 case LibFunc::sinl: 5812 if (visitUnaryFloatCall(I, ISD::FSIN)) 5813 return; 5814 break; 5815 case LibFunc::cos: 5816 case LibFunc::cosf: 5817 case LibFunc::cosl: 5818 if (visitUnaryFloatCall(I, ISD::FCOS)) 5819 return; 5820 break; 5821 case LibFunc::sqrt: 5822 case LibFunc::sqrtf: 5823 case LibFunc::sqrtl: 5824 case LibFunc::sqrt_finite: 5825 case LibFunc::sqrtf_finite: 5826 case LibFunc::sqrtl_finite: 5827 if (visitUnaryFloatCall(I, ISD::FSQRT)) 5828 return; 5829 break; 5830 case LibFunc::floor: 5831 case LibFunc::floorf: 5832 case LibFunc::floorl: 5833 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 5834 return; 5835 break; 5836 case LibFunc::nearbyint: 5837 case LibFunc::nearbyintf: 5838 case LibFunc::nearbyintl: 5839 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 5840 return; 5841 break; 5842 case LibFunc::ceil: 5843 case LibFunc::ceilf: 5844 case LibFunc::ceill: 5845 if (visitUnaryFloatCall(I, ISD::FCEIL)) 5846 return; 5847 break; 5848 case LibFunc::rint: 5849 case LibFunc::rintf: 5850 case LibFunc::rintl: 5851 if (visitUnaryFloatCall(I, ISD::FRINT)) 5852 return; 5853 break; 5854 case LibFunc::round: 5855 case LibFunc::roundf: 5856 case LibFunc::roundl: 5857 if (visitUnaryFloatCall(I, ISD::FROUND)) 5858 return; 5859 break; 5860 case LibFunc::trunc: 5861 case LibFunc::truncf: 5862 case LibFunc::truncl: 5863 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 5864 return; 5865 break; 5866 case LibFunc::log2: 5867 case LibFunc::log2f: 5868 case LibFunc::log2l: 5869 if (visitUnaryFloatCall(I, ISD::FLOG2)) 5870 return; 5871 break; 5872 case LibFunc::exp2: 5873 case LibFunc::exp2f: 5874 case LibFunc::exp2l: 5875 if (visitUnaryFloatCall(I, ISD::FEXP2)) 5876 return; 5877 break; 5878 case LibFunc::memcmp: 5879 if (visitMemCmpCall(I)) 5880 return; 5881 break; 5882 case LibFunc::memchr: 5883 if (visitMemChrCall(I)) 5884 return; 5885 break; 5886 case LibFunc::strcpy: 5887 if (visitStrCpyCall(I, false)) 5888 return; 5889 break; 5890 case LibFunc::stpcpy: 5891 if (visitStrCpyCall(I, true)) 5892 return; 5893 break; 5894 case LibFunc::strcmp: 5895 if (visitStrCmpCall(I)) 5896 return; 5897 break; 5898 case LibFunc::strlen: 5899 if (visitStrLenCall(I)) 5900 return; 5901 break; 5902 case LibFunc::strnlen: 5903 if (visitStrNLenCall(I)) 5904 return; 5905 break; 5906 } 5907 } 5908 } 5909 5910 SDValue Callee; 5911 if (!RenameFn) 5912 Callee = getValue(I.getCalledValue()); 5913 else 5914 Callee = DAG.getExternalSymbol( 5915 RenameFn, 5916 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5917 5918 // Check if we can potentially perform a tail call. More detailed checking is 5919 // be done within LowerCallTo, after more information about the call is known. 5920 LowerCallTo(&I, Callee, I.isTailCall()); 5921 } 5922 5923 namespace { 5924 5925 /// AsmOperandInfo - This contains information for each constraint that we are 5926 /// lowering. 5927 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 5928 public: 5929 /// CallOperand - If this is the result output operand or a clobber 5930 /// this is null, otherwise it is the incoming operand to the CallInst. 5931 /// This gets modified as the asm is processed. 5932 SDValue CallOperand; 5933 5934 /// AssignedRegs - If this is a register or register class operand, this 5935 /// contains the set of register corresponding to the operand. 5936 RegsForValue AssignedRegs; 5937 5938 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 5939 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) { 5940 } 5941 5942 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 5943 /// corresponds to. If there is no Value* for this operand, it returns 5944 /// MVT::Other. 5945 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 5946 const DataLayout &DL) const { 5947 if (!CallOperandVal) return MVT::Other; 5948 5949 if (isa<BasicBlock>(CallOperandVal)) 5950 return TLI.getPointerTy(DL); 5951 5952 llvm::Type *OpTy = CallOperandVal->getType(); 5953 5954 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 5955 // If this is an indirect operand, the operand is a pointer to the 5956 // accessed type. 5957 if (isIndirect) { 5958 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 5959 if (!PtrTy) 5960 report_fatal_error("Indirect operand for inline asm not a pointer!"); 5961 OpTy = PtrTy->getElementType(); 5962 } 5963 5964 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 5965 if (StructType *STy = dyn_cast<StructType>(OpTy)) 5966 if (STy->getNumElements() == 1) 5967 OpTy = STy->getElementType(0); 5968 5969 // If OpTy is not a single value, it may be a struct/union that we 5970 // can tile with integers. 5971 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 5972 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 5973 switch (BitSize) { 5974 default: break; 5975 case 1: 5976 case 8: 5977 case 16: 5978 case 32: 5979 case 64: 5980 case 128: 5981 OpTy = IntegerType::get(Context, BitSize); 5982 break; 5983 } 5984 } 5985 5986 return TLI.getValueType(DL, OpTy, true); 5987 } 5988 }; 5989 5990 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 5991 5992 } // end anonymous namespace 5993 5994 /// GetRegistersForValue - Assign registers (virtual or physical) for the 5995 /// specified operand. We prefer to assign virtual registers, to allow the 5996 /// register allocator to handle the assignment process. However, if the asm 5997 /// uses features that we can't model on machineinstrs, we have SDISel do the 5998 /// allocation. This produces generally horrible, but correct, code. 5999 /// 6000 /// OpInfo describes the operand. 6001 /// 6002 static void GetRegistersForValue(SelectionDAG &DAG, 6003 const TargetLowering &TLI, 6004 SDLoc DL, 6005 SDISelAsmOperandInfo &OpInfo) { 6006 LLVMContext &Context = *DAG.getContext(); 6007 6008 MachineFunction &MF = DAG.getMachineFunction(); 6009 SmallVector<unsigned, 4> Regs; 6010 6011 // If this is a constraint for a single physreg, or a constraint for a 6012 // register class, find it. 6013 std::pair<unsigned, const TargetRegisterClass *> PhysReg = 6014 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(), 6015 OpInfo.ConstraintCode, 6016 OpInfo.ConstraintVT); 6017 6018 unsigned NumRegs = 1; 6019 if (OpInfo.ConstraintVT != MVT::Other) { 6020 // If this is a FP input in an integer register (or visa versa) insert a bit 6021 // cast of the input value. More generally, handle any case where the input 6022 // value disagrees with the register class we plan to stick this in. 6023 if (OpInfo.Type == InlineAsm::isInput && 6024 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 6025 // Try to convert to the first EVT that the reg class contains. If the 6026 // types are identical size, use a bitcast to convert (e.g. two differing 6027 // vector types). 6028 MVT RegVT = *PhysReg.second->vt_begin(); 6029 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) { 6030 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6031 RegVT, OpInfo.CallOperand); 6032 OpInfo.ConstraintVT = RegVT; 6033 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 6034 // If the input is a FP value and we want it in FP registers, do a 6035 // bitcast to the corresponding integer type. This turns an f64 value 6036 // into i64, which can be passed with two i32 values on a 32-bit 6037 // machine. 6038 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 6039 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 6040 RegVT, OpInfo.CallOperand); 6041 OpInfo.ConstraintVT = RegVT; 6042 } 6043 } 6044 6045 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 6046 } 6047 6048 MVT RegVT; 6049 EVT ValueVT = OpInfo.ConstraintVT; 6050 6051 // If this is a constraint for a specific physical register, like {r17}, 6052 // assign it now. 6053 if (unsigned AssignedReg = PhysReg.first) { 6054 const TargetRegisterClass *RC = PhysReg.second; 6055 if (OpInfo.ConstraintVT == MVT::Other) 6056 ValueVT = *RC->vt_begin(); 6057 6058 // Get the actual register value type. This is important, because the user 6059 // may have asked for (e.g.) the AX register in i32 type. We need to 6060 // remember that AX is actually i16 to get the right extension. 6061 RegVT = *RC->vt_begin(); 6062 6063 // This is a explicit reference to a physical register. 6064 Regs.push_back(AssignedReg); 6065 6066 // If this is an expanded reference, add the rest of the regs to Regs. 6067 if (NumRegs != 1) { 6068 TargetRegisterClass::iterator I = RC->begin(); 6069 for (; *I != AssignedReg; ++I) 6070 assert(I != RC->end() && "Didn't find reg!"); 6071 6072 // Already added the first reg. 6073 --NumRegs; ++I; 6074 for (; NumRegs; --NumRegs, ++I) { 6075 assert(I != RC->end() && "Ran out of registers to allocate!"); 6076 Regs.push_back(*I); 6077 } 6078 } 6079 6080 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6081 return; 6082 } 6083 6084 // Otherwise, if this was a reference to an LLVM register class, create vregs 6085 // for this reference. 6086 if (const TargetRegisterClass *RC = PhysReg.second) { 6087 RegVT = *RC->vt_begin(); 6088 if (OpInfo.ConstraintVT == MVT::Other) 6089 ValueVT = RegVT; 6090 6091 // Create the appropriate number of virtual registers. 6092 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6093 for (; NumRegs; --NumRegs) 6094 Regs.push_back(RegInfo.createVirtualRegister(RC)); 6095 6096 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 6097 return; 6098 } 6099 6100 // Otherwise, we couldn't allocate enough registers for this. 6101 } 6102 6103 /// visitInlineAsm - Handle a call to an InlineAsm object. 6104 /// 6105 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 6106 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 6107 6108 /// ConstraintOperands - Information about all of the constraints. 6109 SDISelAsmOperandInfoVector ConstraintOperands; 6110 6111 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6112 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 6113 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS); 6114 6115 bool hasMemory = false; 6116 6117 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 6118 unsigned ResNo = 0; // ResNo - The result number of the next output. 6119 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6120 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 6121 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 6122 6123 MVT OpVT = MVT::Other; 6124 6125 // Compute the value type for each operand. 6126 switch (OpInfo.Type) { 6127 case InlineAsm::isOutput: 6128 // Indirect outputs just consume an argument. 6129 if (OpInfo.isIndirect) { 6130 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6131 break; 6132 } 6133 6134 // The return value of the call is this value. As such, there is no 6135 // corresponding argument. 6136 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6137 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 6138 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), 6139 STy->getElementType(ResNo)); 6140 } else { 6141 assert(ResNo == 0 && "Asm only has one result!"); 6142 OpVT = TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType()); 6143 } 6144 ++ResNo; 6145 break; 6146 case InlineAsm::isInput: 6147 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 6148 break; 6149 case InlineAsm::isClobber: 6150 // Nothing to do. 6151 break; 6152 } 6153 6154 // If this is an input or an indirect output, process the call argument. 6155 // BasicBlocks are labels, currently appearing only in asm's. 6156 if (OpInfo.CallOperandVal) { 6157 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 6158 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 6159 } else { 6160 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 6161 } 6162 6163 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, 6164 DAG.getDataLayout()).getSimpleVT(); 6165 } 6166 6167 OpInfo.ConstraintVT = OpVT; 6168 6169 // Indirect operand accesses access memory. 6170 if (OpInfo.isIndirect) 6171 hasMemory = true; 6172 else { 6173 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 6174 TargetLowering::ConstraintType 6175 CType = TLI.getConstraintType(OpInfo.Codes[j]); 6176 if (CType == TargetLowering::C_Memory) { 6177 hasMemory = true; 6178 break; 6179 } 6180 } 6181 } 6182 } 6183 6184 SDValue Chain, Flag; 6185 6186 // We won't need to flush pending loads if this asm doesn't touch 6187 // memory and is nonvolatile. 6188 if (hasMemory || IA->hasSideEffects()) 6189 Chain = getRoot(); 6190 else 6191 Chain = DAG.getRoot(); 6192 6193 // Second pass over the constraints: compute which constraint option to use 6194 // and assign registers to constraints that want a specific physreg. 6195 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6196 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6197 6198 // If this is an output operand with a matching input operand, look up the 6199 // matching input. If their types mismatch, e.g. one is an integer, the 6200 // other is floating point, or their sizes are different, flag it as an 6201 // error. 6202 if (OpInfo.hasMatchingInput()) { 6203 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 6204 6205 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 6206 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 6207 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 6208 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 6209 OpInfo.ConstraintVT); 6210 std::pair<unsigned, const TargetRegisterClass *> InputRC = 6211 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode, 6212 Input.ConstraintVT); 6213 if ((OpInfo.ConstraintVT.isInteger() != 6214 Input.ConstraintVT.isInteger()) || 6215 (MatchRC.second != InputRC.second)) { 6216 report_fatal_error("Unsupported asm: input constraint" 6217 " with a matching output constraint of" 6218 " incompatible type!"); 6219 } 6220 Input.ConstraintVT = OpInfo.ConstraintVT; 6221 } 6222 } 6223 6224 // Compute the constraint code and ConstraintType to use. 6225 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 6226 6227 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6228 OpInfo.Type == InlineAsm::isClobber) 6229 continue; 6230 6231 // If this is a memory input, and if the operand is not indirect, do what we 6232 // need to to provide an address for the memory input. 6233 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 6234 !OpInfo.isIndirect) { 6235 assert((OpInfo.isMultipleAlternative || 6236 (OpInfo.Type == InlineAsm::isInput)) && 6237 "Can only indirectify direct input operands!"); 6238 6239 // Memory operands really want the address of the value. If we don't have 6240 // an indirect input, put it in the constpool if we can, otherwise spill 6241 // it to a stack slot. 6242 // TODO: This isn't quite right. We need to handle these according to 6243 // the addressing mode that the constraint wants. Also, this may take 6244 // an additional register for the computation and we don't want that 6245 // either. 6246 6247 // If the operand is a float, integer, or vector constant, spill to a 6248 // constant pool entry to get its address. 6249 const Value *OpVal = OpInfo.CallOperandVal; 6250 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 6251 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 6252 OpInfo.CallOperand = DAG.getConstantPool( 6253 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 6254 } else { 6255 // Otherwise, create a stack slot and emit a store to it before the 6256 // asm. 6257 Type *Ty = OpVal->getType(); 6258 auto &DL = DAG.getDataLayout(); 6259 uint64_t TySize = DL.getTypeAllocSize(Ty); 6260 unsigned Align = DL.getPrefTypeAlignment(Ty); 6261 MachineFunction &MF = DAG.getMachineFunction(); 6262 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 6263 SDValue StackSlot = 6264 DAG.getFrameIndex(SSFI, TLI.getPointerTy(DAG.getDataLayout())); 6265 Chain = DAG.getStore( 6266 Chain, getCurSDLoc(), OpInfo.CallOperand, StackSlot, 6267 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SSFI), 6268 false, false, 0); 6269 OpInfo.CallOperand = StackSlot; 6270 } 6271 6272 // There is no longer a Value* corresponding to this operand. 6273 OpInfo.CallOperandVal = nullptr; 6274 6275 // It is now an indirect operand. 6276 OpInfo.isIndirect = true; 6277 } 6278 6279 // If this constraint is for a specific register, allocate it before 6280 // anything else. 6281 if (OpInfo.ConstraintType == TargetLowering::C_Register) 6282 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6283 } 6284 6285 // Second pass - Loop over all of the operands, assigning virtual or physregs 6286 // to register class operands. 6287 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6288 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6289 6290 // C_Register operands have already been allocated, Other/Memory don't need 6291 // to be. 6292 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 6293 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo); 6294 } 6295 6296 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 6297 std::vector<SDValue> AsmNodeOperands; 6298 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 6299 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 6300 IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout()))); 6301 6302 // If we have a !srcloc metadata node associated with it, we want to attach 6303 // this to the ultimately generated inline asm machineinstr. To do this, we 6304 // pass in the third operand as this (potentially null) inline asm MDNode. 6305 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 6306 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 6307 6308 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 6309 // bits as operand 3. 6310 unsigned ExtraInfo = 0; 6311 if (IA->hasSideEffects()) 6312 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 6313 if (IA->isAlignStack()) 6314 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 6315 // Set the asm dialect. 6316 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 6317 6318 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 6319 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 6320 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i]; 6321 6322 // Compute the constraint code and ConstraintType to use. 6323 TLI.ComputeConstraintToUse(OpInfo, SDValue()); 6324 6325 // Ideally, we would only check against memory constraints. However, the 6326 // meaning of an other constraint can be target-specific and we can't easily 6327 // reason about it. Therefore, be conservative and set MayLoad/MayStore 6328 // for other constriants as well. 6329 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 6330 OpInfo.ConstraintType == TargetLowering::C_Other) { 6331 if (OpInfo.Type == InlineAsm::isInput) 6332 ExtraInfo |= InlineAsm::Extra_MayLoad; 6333 else if (OpInfo.Type == InlineAsm::isOutput) 6334 ExtraInfo |= InlineAsm::Extra_MayStore; 6335 else if (OpInfo.Type == InlineAsm::isClobber) 6336 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 6337 } 6338 } 6339 6340 AsmNodeOperands.push_back(DAG.getTargetConstant( 6341 ExtraInfo, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6342 6343 // Loop over all of the inputs, copying the operand values into the 6344 // appropriate registers and processing the output regs. 6345 RegsForValue RetValRegs; 6346 6347 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 6348 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 6349 6350 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 6351 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 6352 6353 switch (OpInfo.Type) { 6354 case InlineAsm::isOutput: { 6355 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 6356 OpInfo.ConstraintType != TargetLowering::C_Register) { 6357 // Memory output, or 'other' output (e.g. 'X' constraint). 6358 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 6359 6360 unsigned ConstraintID = 6361 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6362 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6363 "Failed to convert memory constraint code to constraint id."); 6364 6365 // Add information to the INLINEASM node to know about this output. 6366 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6367 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 6368 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 6369 MVT::i32)); 6370 AsmNodeOperands.push_back(OpInfo.CallOperand); 6371 break; 6372 } 6373 6374 // Otherwise, this is a register or register class output. 6375 6376 // Copy the output from the appropriate register. Find a register that 6377 // we can use. 6378 if (OpInfo.AssignedRegs.Regs.empty()) { 6379 LLVMContext &Ctx = *DAG.getContext(); 6380 Ctx.emitError(CS.getInstruction(), 6381 "couldn't allocate output register for constraint '" + 6382 Twine(OpInfo.ConstraintCode) + "'"); 6383 return; 6384 } 6385 6386 // If this is an indirect operand, store through the pointer after the 6387 // asm. 6388 if (OpInfo.isIndirect) { 6389 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 6390 OpInfo.CallOperandVal)); 6391 } else { 6392 // This is the result value of the call. 6393 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 6394 // Concatenate this output onto the outputs list. 6395 RetValRegs.append(OpInfo.AssignedRegs); 6396 } 6397 6398 // Add information to the INLINEASM node to know that this register is 6399 // set. 6400 OpInfo.AssignedRegs 6401 .AddInlineAsmOperands(OpInfo.isEarlyClobber 6402 ? InlineAsm::Kind_RegDefEarlyClobber 6403 : InlineAsm::Kind_RegDef, 6404 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 6405 break; 6406 } 6407 case InlineAsm::isInput: { 6408 SDValue InOperandVal = OpInfo.CallOperand; 6409 6410 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 6411 // If this is required to match an output register we have already set, 6412 // just use its register. 6413 unsigned OperandNo = OpInfo.getMatchedOperand(); 6414 6415 // Scan until we find the definition we already emitted of this operand. 6416 // When we find it, create a RegsForValue operand. 6417 unsigned CurOp = InlineAsm::Op_FirstOperand; 6418 for (; OperandNo; --OperandNo) { 6419 // Advance to the next operand. 6420 unsigned OpFlag = 6421 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6422 assert((InlineAsm::isRegDefKind(OpFlag) || 6423 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 6424 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 6425 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 6426 } 6427 6428 unsigned OpFlag = 6429 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 6430 if (InlineAsm::isRegDefKind(OpFlag) || 6431 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 6432 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 6433 if (OpInfo.isIndirect) { 6434 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 6435 LLVMContext &Ctx = *DAG.getContext(); 6436 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 6437 " don't know how to handle tied " 6438 "indirect register inputs"); 6439 return; 6440 } 6441 6442 RegsForValue MatchedRegs; 6443 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 6444 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 6445 MatchedRegs.RegVTs.push_back(RegVT); 6446 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 6447 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 6448 i != e; ++i) { 6449 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) 6450 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC)); 6451 else { 6452 LLVMContext &Ctx = *DAG.getContext(); 6453 Ctx.emitError(CS.getInstruction(), 6454 "inline asm error: This value" 6455 " type register class is not natively supported!"); 6456 return; 6457 } 6458 } 6459 SDLoc dl = getCurSDLoc(); 6460 // Use the produced MatchedRegs object to 6461 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6462 Chain, &Flag, CS.getInstruction()); 6463 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 6464 true, OpInfo.getMatchedOperand(), dl, 6465 DAG, AsmNodeOperands); 6466 break; 6467 } 6468 6469 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 6470 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 6471 "Unexpected number of operands"); 6472 // Add information to the INLINEASM node to know about this input. 6473 // See InlineAsm.h isUseOperandTiedToDef. 6474 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 6475 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 6476 OpInfo.getMatchedOperand()); 6477 AsmNodeOperands.push_back(DAG.getTargetConstant( 6478 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6479 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 6480 break; 6481 } 6482 6483 // Treat indirect 'X' constraint as memory. 6484 if (OpInfo.ConstraintType == TargetLowering::C_Other && 6485 OpInfo.isIndirect) 6486 OpInfo.ConstraintType = TargetLowering::C_Memory; 6487 6488 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 6489 std::vector<SDValue> Ops; 6490 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 6491 Ops, DAG); 6492 if (Ops.empty()) { 6493 LLVMContext &Ctx = *DAG.getContext(); 6494 Ctx.emitError(CS.getInstruction(), 6495 "invalid operand for inline asm constraint '" + 6496 Twine(OpInfo.ConstraintCode) + "'"); 6497 return; 6498 } 6499 6500 // Add information to the INLINEASM node to know about this input. 6501 unsigned ResOpType = 6502 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 6503 AsmNodeOperands.push_back(DAG.getTargetConstant( 6504 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 6505 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 6506 break; 6507 } 6508 6509 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 6510 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 6511 assert(InOperandVal.getValueType() == 6512 TLI.getPointerTy(DAG.getDataLayout()) && 6513 "Memory operands expect pointer values"); 6514 6515 unsigned ConstraintID = 6516 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 6517 assert(ConstraintID != InlineAsm::Constraint_Unknown && 6518 "Failed to convert memory constraint code to constraint id."); 6519 6520 // Add information to the INLINEASM node to know about this input. 6521 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 6522 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 6523 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 6524 getCurSDLoc(), 6525 MVT::i32)); 6526 AsmNodeOperands.push_back(InOperandVal); 6527 break; 6528 } 6529 6530 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 6531 OpInfo.ConstraintType == TargetLowering::C_Register) && 6532 "Unknown constraint type!"); 6533 6534 // TODO: Support this. 6535 if (OpInfo.isIndirect) { 6536 LLVMContext &Ctx = *DAG.getContext(); 6537 Ctx.emitError(CS.getInstruction(), 6538 "Don't know how to handle indirect register inputs yet " 6539 "for constraint '" + 6540 Twine(OpInfo.ConstraintCode) + "'"); 6541 return; 6542 } 6543 6544 // Copy the input into the appropriate registers. 6545 if (OpInfo.AssignedRegs.Regs.empty()) { 6546 LLVMContext &Ctx = *DAG.getContext(); 6547 Ctx.emitError(CS.getInstruction(), 6548 "couldn't allocate input reg for constraint '" + 6549 Twine(OpInfo.ConstraintCode) + "'"); 6550 return; 6551 } 6552 6553 SDLoc dl = getCurSDLoc(); 6554 6555 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, 6556 Chain, &Flag, CS.getInstruction()); 6557 6558 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6559 dl, DAG, AsmNodeOperands); 6560 break; 6561 } 6562 case InlineAsm::isClobber: { 6563 // Add the clobbered value to the operand list, so that the register 6564 // allocator is aware that the physreg got clobbered. 6565 if (!OpInfo.AssignedRegs.Regs.empty()) 6566 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6567 false, 0, getCurSDLoc(), DAG, 6568 AsmNodeOperands); 6569 break; 6570 } 6571 } 6572 } 6573 6574 // Finish up input operands. Set the input chain and add the flag last. 6575 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6576 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6577 6578 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(), 6579 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 6580 Flag = Chain.getValue(1); 6581 6582 // If this asm returns a register value, copy the result from that register 6583 // and set it as the value of the call. 6584 if (!RetValRegs.Regs.empty()) { 6585 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6586 Chain, &Flag, CS.getInstruction()); 6587 6588 // FIXME: Why don't we do this for inline asms with MRVs? 6589 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6590 EVT ResultType = TLI.getValueType(DAG.getDataLayout(), CS.getType()); 6591 6592 // If any of the results of the inline asm is a vector, it may have the 6593 // wrong width/num elts. This can happen for register classes that can 6594 // contain multiple different value types. The preg or vreg allocated may 6595 // not have the same VT as was expected. Convert it to the right type 6596 // with bit_convert. 6597 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6598 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(), 6599 ResultType, Val); 6600 6601 } else if (ResultType != Val.getValueType() && 6602 ResultType.isInteger() && Val.getValueType().isInteger()) { 6603 // If a result value was tied to an input value, the computed result may 6604 // have a wider width than the expected result. Extract the relevant 6605 // portion. 6606 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val); 6607 } 6608 6609 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6610 } 6611 6612 setValue(CS.getInstruction(), Val); 6613 // Don't need to use this as a chain in this case. 6614 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6615 return; 6616 } 6617 6618 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6619 6620 // Process indirect outputs, first output all of the flagged copies out of 6621 // physregs. 6622 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6623 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6624 const Value *Ptr = IndirectStoresToEmit[i].second; 6625 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 6626 Chain, &Flag, IA); 6627 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6628 } 6629 6630 // Emit the non-flagged stores from the physregs. 6631 SmallVector<SDValue, 8> OutChains; 6632 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6633 SDValue Val = DAG.getStore(Chain, getCurSDLoc(), 6634 StoresToEmit[i].first, 6635 getValue(StoresToEmit[i].second), 6636 MachinePointerInfo(StoresToEmit[i].second), 6637 false, false, 0); 6638 OutChains.push_back(Val); 6639 } 6640 6641 if (!OutChains.empty()) 6642 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 6643 6644 DAG.setRoot(Chain); 6645 } 6646 6647 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6648 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 6649 MVT::Other, getRoot(), 6650 getValue(I.getArgOperand(0)), 6651 DAG.getSrcValue(I.getArgOperand(0)))); 6652 } 6653 6654 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6655 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6656 const DataLayout &DL = DAG.getDataLayout(); 6657 SDValue V = DAG.getVAArg(TLI.getValueType(DAG.getDataLayout(), I.getType()), 6658 getCurSDLoc(), getRoot(), getValue(I.getOperand(0)), 6659 DAG.getSrcValue(I.getOperand(0)), 6660 DL.getABITypeAlignment(I.getType())); 6661 setValue(&I, V); 6662 DAG.setRoot(V.getValue(1)); 6663 } 6664 6665 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6666 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 6667 MVT::Other, getRoot(), 6668 getValue(I.getArgOperand(0)), 6669 DAG.getSrcValue(I.getArgOperand(0)))); 6670 } 6671 6672 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6673 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 6674 MVT::Other, getRoot(), 6675 getValue(I.getArgOperand(0)), 6676 getValue(I.getArgOperand(1)), 6677 DAG.getSrcValue(I.getArgOperand(0)), 6678 DAG.getSrcValue(I.getArgOperand(1)))); 6679 } 6680 6681 /// \brief Lower an argument list according to the target calling convention. 6682 /// 6683 /// \return A tuple of <return-value, token-chain> 6684 /// 6685 /// This is a helper for lowering intrinsics that follow a target calling 6686 /// convention or require stack pointer adjustment. Only a subset of the 6687 /// intrinsic's operands need to participate in the calling convention. 6688 std::pair<SDValue, SDValue> SelectionDAGBuilder::lowerCallOperands( 6689 ImmutableCallSite CS, unsigned ArgIdx, unsigned NumArgs, SDValue Callee, 6690 Type *ReturnTy, const BasicBlock *EHPadBB, bool IsPatchPoint) { 6691 TargetLowering::ArgListTy Args; 6692 Args.reserve(NumArgs); 6693 6694 // Populate the argument list. 6695 // Attributes for args start at offset 1, after the return attribute. 6696 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1; 6697 ArgI != ArgE; ++ArgI) { 6698 const Value *V = CS->getOperand(ArgI); 6699 6700 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 6701 6702 TargetLowering::ArgListEntry Entry; 6703 Entry.Node = getValue(V); 6704 Entry.Ty = V->getType(); 6705 Entry.setAttributes(&CS, AttrI); 6706 Args.push_back(Entry); 6707 } 6708 6709 TargetLowering::CallLoweringInfo CLI(DAG); 6710 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot()) 6711 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs) 6712 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint); 6713 6714 return lowerInvokable(CLI, EHPadBB); 6715 } 6716 6717 /// \brief Add a stack map intrinsic call's live variable operands to a stackmap 6718 /// or patchpoint target node's operand list. 6719 /// 6720 /// Constants are converted to TargetConstants purely as an optimization to 6721 /// avoid constant materialization and register allocation. 6722 /// 6723 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 6724 /// generate addess computation nodes, and so ExpandISelPseudo can convert the 6725 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 6726 /// address materialization and register allocation, but may also be required 6727 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 6728 /// alloca in the entry block, then the runtime may assume that the alloca's 6729 /// StackMap location can be read immediately after compilation and that the 6730 /// location is valid at any point during execution (this is similar to the 6731 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 6732 /// only available in a register, then the runtime would need to trap when 6733 /// execution reaches the StackMap in order to read the alloca's location. 6734 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx, 6735 SDLoc DL, SmallVectorImpl<SDValue> &Ops, 6736 SelectionDAGBuilder &Builder) { 6737 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) { 6738 SDValue OpVal = Builder.getValue(CS.getArgument(i)); 6739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 6740 Ops.push_back( 6741 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 6742 Ops.push_back( 6743 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 6744 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 6745 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 6746 Ops.push_back(Builder.DAG.getTargetFrameIndex( 6747 FI->getIndex(), TLI.getPointerTy(Builder.DAG.getDataLayout()))); 6748 } else 6749 Ops.push_back(OpVal); 6750 } 6751 } 6752 6753 /// \brief Lower llvm.experimental.stackmap directly to its target opcode. 6754 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 6755 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 6756 // [live variables...]) 6757 6758 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 6759 6760 SDValue Chain, InFlag, Callee, NullPtr; 6761 SmallVector<SDValue, 32> Ops; 6762 6763 SDLoc DL = getCurSDLoc(); 6764 Callee = getValue(CI.getCalledValue()); 6765 NullPtr = DAG.getIntPtrConstant(0, DL, true); 6766 6767 // The stackmap intrinsic only records the live variables (the arguemnts 6768 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 6769 // intrinsic, this won't be lowered to a function call. This means we don't 6770 // have to worry about calling conventions and target specific lowering code. 6771 // Instead we perform the call lowering right here. 6772 // 6773 // chain, flag = CALLSEQ_START(chain, 0) 6774 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 6775 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 6776 // 6777 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL); 6778 InFlag = Chain.getValue(1); 6779 6780 // Add the <id> and <numBytes> constants. 6781 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 6782 Ops.push_back(DAG.getTargetConstant( 6783 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 6784 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 6785 Ops.push_back(DAG.getTargetConstant( 6786 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 6787 MVT::i32)); 6788 6789 // Push live variables for the stack map. 6790 addStackMapLiveVars(&CI, 2, DL, Ops, *this); 6791 6792 // We are not pushing any register mask info here on the operands list, 6793 // because the stackmap doesn't clobber anything. 6794 6795 // Push the chain and the glue flag. 6796 Ops.push_back(Chain); 6797 Ops.push_back(InFlag); 6798 6799 // Create the STACKMAP node. 6800 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6801 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 6802 Chain = SDValue(SM, 0); 6803 InFlag = Chain.getValue(1); 6804 6805 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 6806 6807 // Stackmaps don't generate values, so nothing goes into the NodeMap. 6808 6809 // Set the root to the target-lowered call chain. 6810 DAG.setRoot(Chain); 6811 6812 // Inform the Frame Information that we have a stackmap in this function. 6813 FuncInfo.MF->getFrameInfo()->setHasStackMap(); 6814 } 6815 6816 /// \brief Lower llvm.experimental.patchpoint directly to its target opcode. 6817 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS, 6818 const BasicBlock *EHPadBB) { 6819 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 6820 // i32 <numBytes>, 6821 // i8* <target>, 6822 // i32 <numArgs>, 6823 // [Args...], 6824 // [live variables...]) 6825 6826 CallingConv::ID CC = CS.getCallingConv(); 6827 bool IsAnyRegCC = CC == CallingConv::AnyReg; 6828 bool HasDef = !CS->getType()->isVoidTy(); 6829 SDLoc dl = getCurSDLoc(); 6830 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos)); 6831 6832 // Handle immediate and symbolic callees. 6833 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 6834 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 6835 /*isTarget=*/true); 6836 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 6837 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 6838 SDLoc(SymbolicCallee), 6839 SymbolicCallee->getValueType(0)); 6840 6841 // Get the real number of arguments participating in the call <numArgs> 6842 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos)); 6843 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 6844 6845 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 6846 // Intrinsics include all meta-operands up to but not including CC. 6847 unsigned NumMetaOpers = PatchPointOpers::CCPos; 6848 assert(CS.arg_size() >= NumMetaOpers + NumArgs && 6849 "Not enough arguments provided to the patchpoint intrinsic"); 6850 6851 // For AnyRegCC the arguments are lowered later on manually. 6852 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 6853 Type *ReturnTy = 6854 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType(); 6855 std::pair<SDValue, SDValue> Result = lowerCallOperands( 6856 CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy, EHPadBB, true); 6857 6858 SDNode *CallEnd = Result.second.getNode(); 6859 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 6860 CallEnd = CallEnd->getOperand(0).getNode(); 6861 6862 /// Get a call instruction from the call sequence chain. 6863 /// Tail calls are not allowed. 6864 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 6865 "Expected a callseq node."); 6866 SDNode *Call = CallEnd->getOperand(0).getNode(); 6867 bool HasGlue = Call->getGluedNode(); 6868 6869 // Replace the target specific call node with the patchable intrinsic. 6870 SmallVector<SDValue, 8> Ops; 6871 6872 // Add the <id> and <numBytes> constants. 6873 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos)); 6874 Ops.push_back(DAG.getTargetConstant( 6875 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 6876 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos)); 6877 Ops.push_back(DAG.getTargetConstant( 6878 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 6879 MVT::i32)); 6880 6881 // Add the callee. 6882 Ops.push_back(Callee); 6883 6884 // Adjust <numArgs> to account for any arguments that have been passed on the 6885 // stack instead. 6886 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 6887 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 6888 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 6889 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 6890 6891 // Add the calling convention 6892 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 6893 6894 // Add the arguments we omitted previously. The register allocator should 6895 // place these in any free register. 6896 if (IsAnyRegCC) 6897 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 6898 Ops.push_back(getValue(CS.getArgument(i))); 6899 6900 // Push the arguments from the call instruction up to the register mask. 6901 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 6902 Ops.append(Call->op_begin() + 2, e); 6903 6904 // Push live variables for the stack map. 6905 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this); 6906 6907 // Push the register mask info. 6908 if (HasGlue) 6909 Ops.push_back(*(Call->op_end()-2)); 6910 else 6911 Ops.push_back(*(Call->op_end()-1)); 6912 6913 // Push the chain (this is originally the first operand of the call, but 6914 // becomes now the last or second to last operand). 6915 Ops.push_back(*(Call->op_begin())); 6916 6917 // Push the glue flag (last operand). 6918 if (HasGlue) 6919 Ops.push_back(*(Call->op_end()-1)); 6920 6921 SDVTList NodeTys; 6922 if (IsAnyRegCC && HasDef) { 6923 // Create the return types based on the intrinsic definition 6924 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6925 SmallVector<EVT, 3> ValueVTs; 6926 ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs); 6927 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 6928 6929 // There is always a chain and a glue type at the end 6930 ValueVTs.push_back(MVT::Other); 6931 ValueVTs.push_back(MVT::Glue); 6932 NodeTys = DAG.getVTList(ValueVTs); 6933 } else 6934 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6935 6936 // Replace the target specific call node with a PATCHPOINT node. 6937 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 6938 dl, NodeTys, Ops); 6939 6940 // Update the NodeMap. 6941 if (HasDef) { 6942 if (IsAnyRegCC) 6943 setValue(CS.getInstruction(), SDValue(MN, 0)); 6944 else 6945 setValue(CS.getInstruction(), Result.first); 6946 } 6947 6948 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 6949 // call sequence. Furthermore the location of the chain and glue can change 6950 // when the AnyReg calling convention is used and the intrinsic returns a 6951 // value. 6952 if (IsAnyRegCC && HasDef) { 6953 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 6954 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 6955 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 6956 } else 6957 DAG.ReplaceAllUsesWith(Call, MN); 6958 DAG.DeleteNode(Call); 6959 6960 // Inform the Frame Information that we have a patchpoint in this function. 6961 FuncInfo.MF->getFrameInfo()->setHasPatchPoint(); 6962 } 6963 6964 /// Returns an AttributeSet representing the attributes applied to the return 6965 /// value of the given call. 6966 static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 6967 SmallVector<Attribute::AttrKind, 2> Attrs; 6968 if (CLI.RetSExt) 6969 Attrs.push_back(Attribute::SExt); 6970 if (CLI.RetZExt) 6971 Attrs.push_back(Attribute::ZExt); 6972 if (CLI.IsInReg) 6973 Attrs.push_back(Attribute::InReg); 6974 6975 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex, 6976 Attrs); 6977 } 6978 6979 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 6980 /// implementation, which just calls LowerCall. 6981 /// FIXME: When all targets are 6982 /// migrated to using LowerCall, this hook should be integrated into SDISel. 6983 std::pair<SDValue, SDValue> 6984 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 6985 // Handle the incoming return values from the call. 6986 CLI.Ins.clear(); 6987 Type *OrigRetTy = CLI.RetTy; 6988 SmallVector<EVT, 4> RetTys; 6989 SmallVector<uint64_t, 4> Offsets; 6990 auto &DL = CLI.DAG.getDataLayout(); 6991 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 6992 6993 SmallVector<ISD::OutputArg, 4> Outs; 6994 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 6995 6996 bool CanLowerReturn = 6997 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 6998 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 6999 7000 SDValue DemoteStackSlot; 7001 int DemoteStackIdx = -100; 7002 if (!CanLowerReturn) { 7003 // FIXME: equivalent assert? 7004 // assert(!CS.hasInAllocaArgument() && 7005 // "sret demotion is incompatible with inalloca"); 7006 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 7007 unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy); 7008 MachineFunction &MF = CLI.DAG.getMachineFunction(); 7009 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 7010 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy); 7011 7012 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy(DL)); 7013 ArgListEntry Entry; 7014 Entry.Node = DemoteStackSlot; 7015 Entry.Ty = StackSlotPtrType; 7016 Entry.isSExt = false; 7017 Entry.isZExt = false; 7018 Entry.isInReg = false; 7019 Entry.isSRet = true; 7020 Entry.isNest = false; 7021 Entry.isByVal = false; 7022 Entry.isReturned = false; 7023 Entry.Alignment = Align; 7024 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 7025 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 7026 7027 // sret demotion isn't compatible with tail-calls, since the sret argument 7028 // points into the callers stack frame. 7029 CLI.IsTailCall = false; 7030 } else { 7031 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7032 EVT VT = RetTys[I]; 7033 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7034 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7035 for (unsigned i = 0; i != NumRegs; ++i) { 7036 ISD::InputArg MyFlags; 7037 MyFlags.VT = RegisterVT; 7038 MyFlags.ArgVT = VT; 7039 MyFlags.Used = CLI.IsReturnValueUsed; 7040 if (CLI.RetSExt) 7041 MyFlags.Flags.setSExt(); 7042 if (CLI.RetZExt) 7043 MyFlags.Flags.setZExt(); 7044 if (CLI.IsInReg) 7045 MyFlags.Flags.setInReg(); 7046 CLI.Ins.push_back(MyFlags); 7047 } 7048 } 7049 } 7050 7051 // Handle all of the outgoing arguments. 7052 CLI.Outs.clear(); 7053 CLI.OutVals.clear(); 7054 ArgListTy &Args = CLI.getArgs(); 7055 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 7056 SmallVector<EVT, 4> ValueVTs; 7057 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 7058 Type *FinalType = Args[i].Ty; 7059 if (Args[i].isByVal) 7060 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 7061 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 7062 FinalType, CLI.CallConv, CLI.IsVarArg); 7063 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 7064 ++Value) { 7065 EVT VT = ValueVTs[Value]; 7066 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 7067 SDValue Op = SDValue(Args[i].Node.getNode(), 7068 Args[i].Node.getResNo() + Value); 7069 ISD::ArgFlagsTy Flags; 7070 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7071 7072 if (Args[i].isZExt) 7073 Flags.setZExt(); 7074 if (Args[i].isSExt) 7075 Flags.setSExt(); 7076 if (Args[i].isInReg) 7077 Flags.setInReg(); 7078 if (Args[i].isSRet) 7079 Flags.setSRet(); 7080 if (Args[i].isByVal) 7081 Flags.setByVal(); 7082 if (Args[i].isInAlloca) { 7083 Flags.setInAlloca(); 7084 // Set the byval flag for CCAssignFn callbacks that don't know about 7085 // inalloca. This way we can know how many bytes we should've allocated 7086 // and how many bytes a callee cleanup function will pop. If we port 7087 // inalloca to more targets, we'll have to add custom inalloca handling 7088 // in the various CC lowering callbacks. 7089 Flags.setByVal(); 7090 } 7091 if (Args[i].isByVal || Args[i].isInAlloca) { 7092 PointerType *Ty = cast<PointerType>(Args[i].Ty); 7093 Type *ElementTy = Ty->getElementType(); 7094 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7095 // For ByVal, alignment should come from FE. BE will guess if this 7096 // info is not there but there are cases it cannot get right. 7097 unsigned FrameAlign; 7098 if (Args[i].Alignment) 7099 FrameAlign = Args[i].Alignment; 7100 else 7101 FrameAlign = getByValTypeAlignment(ElementTy, DL); 7102 Flags.setByValAlign(FrameAlign); 7103 } 7104 if (Args[i].isNest) 7105 Flags.setNest(); 7106 if (NeedsRegBlock) 7107 Flags.setInConsecutiveRegs(); 7108 Flags.setOrigAlign(OriginalAlignment); 7109 7110 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT); 7111 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT); 7112 SmallVector<SDValue, 4> Parts(NumParts); 7113 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 7114 7115 if (Args[i].isSExt) 7116 ExtendKind = ISD::SIGN_EXTEND; 7117 else if (Args[i].isZExt) 7118 ExtendKind = ISD::ZERO_EXTEND; 7119 7120 // Conservatively only handle 'returned' on non-vectors for now 7121 if (Args[i].isReturned && !Op.getValueType().isVector()) { 7122 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues && 7123 "unexpected use of 'returned'"); 7124 // Before passing 'returned' to the target lowering code, ensure that 7125 // either the register MVT and the actual EVT are the same size or that 7126 // the return value and argument are extended in the same way; in these 7127 // cases it's safe to pass the argument register value unchanged as the 7128 // return register value (although it's at the target's option whether 7129 // to do so) 7130 // TODO: allow code generation to take advantage of partially preserved 7131 // registers rather than clobbering the entire register when the 7132 // parameter extension method is not compatible with the return 7133 // extension method 7134 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 7135 (ExtendKind != ISD::ANY_EXTEND && 7136 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt)) 7137 Flags.setReturned(); 7138 } 7139 7140 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, 7141 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind); 7142 7143 for (unsigned j = 0; j != NumParts; ++j) { 7144 // if it isn't first piece, alignment must be 1 7145 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 7146 i < CLI.NumFixedArgs, 7147 i, j*Parts[j].getValueType().getStoreSize()); 7148 if (NumParts > 1 && j == 0) 7149 MyFlags.Flags.setSplit(); 7150 else if (j != 0) 7151 MyFlags.Flags.setOrigAlign(1); 7152 7153 CLI.Outs.push_back(MyFlags); 7154 CLI.OutVals.push_back(Parts[j]); 7155 } 7156 7157 if (NeedsRegBlock && Value == NumValues - 1) 7158 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 7159 } 7160 } 7161 7162 SmallVector<SDValue, 4> InVals; 7163 CLI.Chain = LowerCall(CLI, InVals); 7164 7165 // Verify that the target's LowerCall behaved as expected. 7166 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 7167 "LowerCall didn't return a valid chain!"); 7168 assert((!CLI.IsTailCall || InVals.empty()) && 7169 "LowerCall emitted a return value for a tail call!"); 7170 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 7171 "LowerCall didn't emit the correct number of values!"); 7172 7173 // For a tail call, the return value is merely live-out and there aren't 7174 // any nodes in the DAG representing it. Return a special value to 7175 // indicate that a tail call has been emitted and no more Instructions 7176 // should be processed in the current block. 7177 if (CLI.IsTailCall) { 7178 CLI.DAG.setRoot(CLI.Chain); 7179 return std::make_pair(SDValue(), SDValue()); 7180 } 7181 7182 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 7183 assert(InVals[i].getNode() && 7184 "LowerCall emitted a null value!"); 7185 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 7186 "LowerCall emitted a value with the wrong type!"); 7187 }); 7188 7189 SmallVector<SDValue, 4> ReturnValues; 7190 if (!CanLowerReturn) { 7191 // The instruction result is the result of loading from the 7192 // hidden sret parameter. 7193 SmallVector<EVT, 1> PVTs; 7194 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy); 7195 7196 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 7197 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 7198 EVT PtrVT = PVTs[0]; 7199 7200 unsigned NumValues = RetTys.size(); 7201 ReturnValues.resize(NumValues); 7202 SmallVector<SDValue, 4> Chains(NumValues); 7203 7204 for (unsigned i = 0; i < NumValues; ++i) { 7205 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 7206 CLI.DAG.getConstant(Offsets[i], CLI.DL, 7207 PtrVT)); 7208 SDValue L = CLI.DAG.getLoad( 7209 RetTys[i], CLI.DL, CLI.Chain, Add, 7210 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 7211 DemoteStackIdx, Offsets[i]), 7212 false, false, false, 1); 7213 ReturnValues[i] = L; 7214 Chains[i] = L.getValue(1); 7215 } 7216 7217 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 7218 } else { 7219 // Collect the legal value parts into potentially illegal values 7220 // that correspond to the original function's return values. 7221 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7222 if (CLI.RetSExt) 7223 AssertOp = ISD::AssertSext; 7224 else if (CLI.RetZExt) 7225 AssertOp = ISD::AssertZext; 7226 unsigned CurReg = 0; 7227 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 7228 EVT VT = RetTys[I]; 7229 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT); 7230 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT); 7231 7232 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 7233 NumRegs, RegisterVT, VT, nullptr, 7234 AssertOp)); 7235 CurReg += NumRegs; 7236 } 7237 7238 // For a function returning void, there is no return value. We can't create 7239 // such a node, so we just return a null return value in that case. In 7240 // that case, nothing will actually look at the value. 7241 if (ReturnValues.empty()) 7242 return std::make_pair(SDValue(), CLI.Chain); 7243 } 7244 7245 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 7246 CLI.DAG.getVTList(RetTys), ReturnValues); 7247 return std::make_pair(Res, CLI.Chain); 7248 } 7249 7250 void TargetLowering::LowerOperationWrapper(SDNode *N, 7251 SmallVectorImpl<SDValue> &Results, 7252 SelectionDAG &DAG) const { 7253 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 7254 if (Res.getNode()) 7255 Results.push_back(Res); 7256 } 7257 7258 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 7259 llvm_unreachable("LowerOperation not implemented for this target!"); 7260 } 7261 7262 void 7263 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 7264 SDValue Op = getNonRegisterValue(V); 7265 assert((Op.getOpcode() != ISD::CopyFromReg || 7266 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 7267 "Copy from a reg to the same reg!"); 7268 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 7269 7270 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7271 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 7272 V->getType()); 7273 SDValue Chain = DAG.getEntryNode(); 7274 7275 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 7276 FuncInfo.PreferredExtendType.end()) 7277 ? ISD::ANY_EXTEND 7278 : FuncInfo.PreferredExtendType[V]; 7279 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 7280 PendingExports.push_back(Chain); 7281 } 7282 7283 #include "llvm/CodeGen/SelectionDAGISel.h" 7284 7285 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 7286 /// entry block, return true. This includes arguments used by switches, since 7287 /// the switch may expand into multiple basic blocks. 7288 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 7289 // With FastISel active, we may be splitting blocks, so force creation 7290 // of virtual registers for all non-dead arguments. 7291 if (FastISel) 7292 return A->use_empty(); 7293 7294 const BasicBlock *Entry = A->getParent()->begin(); 7295 for (const User *U : A->users()) 7296 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 7297 return false; // Use not in entry block. 7298 7299 return true; 7300 } 7301 7302 void SelectionDAGISel::LowerArguments(const Function &F) { 7303 SelectionDAG &DAG = SDB->DAG; 7304 SDLoc dl = SDB->getCurSDLoc(); 7305 const DataLayout &DL = DAG.getDataLayout(); 7306 SmallVector<ISD::InputArg, 16> Ins; 7307 7308 if (!FuncInfo->CanLowerReturn) { 7309 // Put in an sret pointer parameter before all the other parameters. 7310 SmallVector<EVT, 1> ValueVTs; 7311 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7312 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7313 7314 // NOTE: Assuming that a pointer will never break down to more than one VT 7315 // or one register. 7316 ISD::ArgFlagsTy Flags; 7317 Flags.setSRet(); 7318 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 7319 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 7320 ISD::InputArg::NoArgIndex, 0); 7321 Ins.push_back(RetArg); 7322 } 7323 7324 // Set up the incoming argument description vector. 7325 unsigned Idx = 1; 7326 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 7327 I != E; ++I, ++Idx) { 7328 SmallVector<EVT, 4> ValueVTs; 7329 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7330 bool isArgValueUsed = !I->use_empty(); 7331 unsigned PartBase = 0; 7332 Type *FinalType = I->getType(); 7333 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7334 FinalType = cast<PointerType>(FinalType)->getElementType(); 7335 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 7336 FinalType, F.getCallingConv(), F.isVarArg()); 7337 for (unsigned Value = 0, NumValues = ValueVTs.size(); 7338 Value != NumValues; ++Value) { 7339 EVT VT = ValueVTs[Value]; 7340 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 7341 ISD::ArgFlagsTy Flags; 7342 unsigned OriginalAlignment = DL.getABITypeAlignment(ArgTy); 7343 7344 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7345 Flags.setZExt(); 7346 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7347 Flags.setSExt(); 7348 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg)) 7349 Flags.setInReg(); 7350 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet)) 7351 Flags.setSRet(); 7352 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) 7353 Flags.setByVal(); 7354 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) { 7355 Flags.setInAlloca(); 7356 // Set the byval flag for CCAssignFn callbacks that don't know about 7357 // inalloca. This way we can know how many bytes we should've allocated 7358 // and how many bytes a callee cleanup function will pop. If we port 7359 // inalloca to more targets, we'll have to add custom inalloca handling 7360 // in the various CC lowering callbacks. 7361 Flags.setByVal(); 7362 } 7363 if (Flags.isByVal() || Flags.isInAlloca()) { 7364 PointerType *Ty = cast<PointerType>(I->getType()); 7365 Type *ElementTy = Ty->getElementType(); 7366 Flags.setByValSize(DL.getTypeAllocSize(ElementTy)); 7367 // For ByVal, alignment should be passed from FE. BE will guess if 7368 // this info is not there but there are cases it cannot get right. 7369 unsigned FrameAlign; 7370 if (F.getParamAlignment(Idx)) 7371 FrameAlign = F.getParamAlignment(Idx); 7372 else 7373 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 7374 Flags.setByValAlign(FrameAlign); 7375 } 7376 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest)) 7377 Flags.setNest(); 7378 if (NeedsRegBlock) 7379 Flags.setInConsecutiveRegs(); 7380 Flags.setOrigAlign(OriginalAlignment); 7381 7382 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7383 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7384 for (unsigned i = 0; i != NumRegs; ++i) { 7385 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 7386 Idx-1, PartBase+i*RegisterVT.getStoreSize()); 7387 if (NumRegs > 1 && i == 0) 7388 MyFlags.Flags.setSplit(); 7389 // if it isn't first piece, alignment must be 1 7390 else if (i > 0) 7391 MyFlags.Flags.setOrigAlign(1); 7392 Ins.push_back(MyFlags); 7393 } 7394 if (NeedsRegBlock && Value == NumValues - 1) 7395 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 7396 PartBase += VT.getStoreSize(); 7397 } 7398 } 7399 7400 // Call the target to set up the argument values. 7401 SmallVector<SDValue, 8> InVals; 7402 SDValue NewRoot = TLI->LowerFormalArguments( 7403 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 7404 7405 // Verify that the target's LowerFormalArguments behaved as expected. 7406 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 7407 "LowerFormalArguments didn't return a valid chain!"); 7408 assert(InVals.size() == Ins.size() && 7409 "LowerFormalArguments didn't emit the correct number of values!"); 7410 DEBUG({ 7411 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 7412 assert(InVals[i].getNode() && 7413 "LowerFormalArguments emitted a null value!"); 7414 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 7415 "LowerFormalArguments emitted a value with the wrong type!"); 7416 } 7417 }); 7418 7419 // Update the DAG with the new chain value resulting from argument lowering. 7420 DAG.setRoot(NewRoot); 7421 7422 // Set up the argument values. 7423 unsigned i = 0; 7424 Idx = 1; 7425 if (!FuncInfo->CanLowerReturn) { 7426 // Create a virtual register for the sret pointer, and put in a copy 7427 // from the sret argument into it. 7428 SmallVector<EVT, 1> ValueVTs; 7429 ComputeValueVTs(*TLI, DAG.getDataLayout(), 7430 PointerType::getUnqual(F.getReturnType()), ValueVTs); 7431 MVT VT = ValueVTs[0].getSimpleVT(); 7432 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7433 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7434 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 7435 RegVT, VT, nullptr, AssertOp); 7436 7437 MachineFunction& MF = SDB->DAG.getMachineFunction(); 7438 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 7439 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 7440 FuncInfo->DemoteRegister = SRetReg; 7441 NewRoot = 7442 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 7443 DAG.setRoot(NewRoot); 7444 7445 // i indexes lowered arguments. Bump it past the hidden sret argument. 7446 // Idx indexes LLVM arguments. Don't touch it. 7447 ++i; 7448 } 7449 7450 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 7451 ++I, ++Idx) { 7452 SmallVector<SDValue, 4> ArgValues; 7453 SmallVector<EVT, 4> ValueVTs; 7454 ComputeValueVTs(*TLI, DAG.getDataLayout(), I->getType(), ValueVTs); 7455 unsigned NumValues = ValueVTs.size(); 7456 7457 // If this argument is unused then remember its value. It is used to generate 7458 // debugging information. 7459 if (I->use_empty() && NumValues) { 7460 SDB->setUnusedArgValue(I, InVals[i]); 7461 7462 // Also remember any frame index for use in FastISel. 7463 if (FrameIndexSDNode *FI = 7464 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 7465 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7466 } 7467 7468 for (unsigned Val = 0; Val != NumValues; ++Val) { 7469 EVT VT = ValueVTs[Val]; 7470 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 7471 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT); 7472 7473 if (!I->use_empty()) { 7474 ISD::NodeType AssertOp = ISD::DELETED_NODE; 7475 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt)) 7476 AssertOp = ISD::AssertSext; 7477 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt)) 7478 AssertOp = ISD::AssertZext; 7479 7480 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 7481 NumParts, PartVT, VT, 7482 nullptr, AssertOp)); 7483 } 7484 7485 i += NumParts; 7486 } 7487 7488 // We don't need to do anything else for unused arguments. 7489 if (ArgValues.empty()) 7490 continue; 7491 7492 // Note down frame index. 7493 if (FrameIndexSDNode *FI = 7494 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 7495 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7496 7497 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 7498 SDB->getCurSDLoc()); 7499 7500 SDB->setValue(I, Res); 7501 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 7502 if (LoadSDNode *LNode = 7503 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode())) 7504 if (FrameIndexSDNode *FI = 7505 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 7506 FuncInfo->setArgumentFrameIndex(I, FI->getIndex()); 7507 } 7508 7509 // If this argument is live outside of the entry block, insert a copy from 7510 // wherever we got it to the vreg that other BB's will reference it as. 7511 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 7512 // If we can, though, try to skip creating an unnecessary vreg. 7513 // FIXME: This isn't very clean... it would be nice to make this more 7514 // general. It's also subtly incompatible with the hacks FastISel 7515 // uses with vregs. 7516 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 7517 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 7518 FuncInfo->ValueMap[I] = Reg; 7519 continue; 7520 } 7521 } 7522 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) { 7523 FuncInfo->InitializeRegForValue(I); 7524 SDB->CopyToExportRegsIfNeeded(I); 7525 } 7526 } 7527 7528 assert(i == InVals.size() && "Argument register count mismatch!"); 7529 7530 // Finally, if the target has anything special to do, allow it to do so. 7531 EmitFunctionEntryCode(); 7532 } 7533 7534 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 7535 /// ensure constants are generated when needed. Remember the virtual registers 7536 /// that need to be added to the Machine PHI nodes as input. We cannot just 7537 /// directly add them, because expansion might result in multiple MBB's for one 7538 /// BB. As such, the start of the BB might correspond to a different MBB than 7539 /// the end. 7540 /// 7541 void 7542 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 7543 const TerminatorInst *TI = LLVMBB->getTerminator(); 7544 7545 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 7546 7547 // Check PHI nodes in successors that expect a value to be available from this 7548 // block. 7549 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 7550 const BasicBlock *SuccBB = TI->getSuccessor(succ); 7551 if (!isa<PHINode>(SuccBB->begin())) continue; 7552 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 7553 7554 // If this terminator has multiple identical successors (common for 7555 // switches), only handle each succ once. 7556 if (!SuccsHandled.insert(SuccMBB).second) 7557 continue; 7558 7559 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 7560 7561 // At this point we know that there is a 1-1 correspondence between LLVM PHI 7562 // nodes and Machine PHI nodes, but the incoming operands have not been 7563 // emitted yet. 7564 for (BasicBlock::const_iterator I = SuccBB->begin(); 7565 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 7566 // Ignore dead phi's. 7567 if (PN->use_empty()) continue; 7568 7569 // Skip empty types 7570 if (PN->getType()->isEmptyTy()) 7571 continue; 7572 7573 unsigned Reg; 7574 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 7575 7576 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 7577 unsigned &RegOut = ConstantsOut[C]; 7578 if (RegOut == 0) { 7579 RegOut = FuncInfo.CreateRegs(C->getType()); 7580 CopyValueToVirtualRegister(C, RegOut); 7581 } 7582 Reg = RegOut; 7583 } else { 7584 DenseMap<const Value *, unsigned>::iterator I = 7585 FuncInfo.ValueMap.find(PHIOp); 7586 if (I != FuncInfo.ValueMap.end()) 7587 Reg = I->second; 7588 else { 7589 assert(isa<AllocaInst>(PHIOp) && 7590 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 7591 "Didn't codegen value into a register!??"); 7592 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 7593 CopyValueToVirtualRegister(PHIOp, Reg); 7594 } 7595 } 7596 7597 // Remember that this register needs to added to the machine PHI node as 7598 // the input for this MBB. 7599 SmallVector<EVT, 4> ValueVTs; 7600 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7601 ComputeValueVTs(TLI, DAG.getDataLayout(), PN->getType(), ValueVTs); 7602 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 7603 EVT VT = ValueVTs[vti]; 7604 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 7605 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 7606 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 7607 Reg += NumRegisters; 7608 } 7609 } 7610 } 7611 7612 ConstantsOut.clear(); 7613 } 7614 7615 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 7616 /// is 0. 7617 MachineBasicBlock * 7618 SelectionDAGBuilder::StackProtectorDescriptor:: 7619 AddSuccessorMBB(const BasicBlock *BB, 7620 MachineBasicBlock *ParentMBB, 7621 bool IsLikely, 7622 MachineBasicBlock *SuccMBB) { 7623 // If SuccBB has not been created yet, create it. 7624 if (!SuccMBB) { 7625 MachineFunction *MF = ParentMBB->getParent(); 7626 MachineFunction::iterator BBI = ParentMBB; 7627 SuccMBB = MF->CreateMachineBasicBlock(BB); 7628 MF->insert(++BBI, SuccMBB); 7629 } 7630 // Add it as a successor of ParentMBB. 7631 ParentMBB->addSuccessor( 7632 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely)); 7633 return SuccMBB; 7634 } 7635 7636 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 7637 MachineFunction::iterator I = MBB; 7638 if (++I == FuncInfo.MF->end()) 7639 return nullptr; 7640 return I; 7641 } 7642 7643 /// During lowering new call nodes can be created (such as memset, etc.). 7644 /// Those will become new roots of the current DAG, but complications arise 7645 /// when they are tail calls. In such cases, the call lowering will update 7646 /// the root, but the builder still needs to know that a tail call has been 7647 /// lowered in order to avoid generating an additional return. 7648 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 7649 // If the node is null, we do have a tail call. 7650 if (MaybeTC.getNode() != nullptr) 7651 DAG.setRoot(MaybeTC); 7652 else 7653 HasTailCall = true; 7654 } 7655 7656 bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters, 7657 unsigned *TotalCases, unsigned First, 7658 unsigned Last) { 7659 assert(Last >= First); 7660 assert(TotalCases[Last] >= TotalCases[First]); 7661 7662 APInt LowCase = Clusters[First].Low->getValue(); 7663 APInt HighCase = Clusters[Last].High->getValue(); 7664 assert(LowCase.getBitWidth() == HighCase.getBitWidth()); 7665 7666 // FIXME: A range of consecutive cases has 100% density, but only requires one 7667 // comparison to lower. We should discriminate against such consecutive ranges 7668 // in jump tables. 7669 7670 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100); 7671 uint64_t Range = Diff + 1; 7672 7673 uint64_t NumCases = 7674 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]); 7675 7676 assert(NumCases < UINT64_MAX / 100); 7677 assert(Range >= NumCases); 7678 7679 return NumCases * 100 >= Range * MinJumpTableDensity; 7680 } 7681 7682 static inline bool areJTsAllowed(const TargetLowering &TLI) { 7683 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 7684 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other); 7685 } 7686 7687 bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters, 7688 unsigned First, unsigned Last, 7689 const SwitchInst *SI, 7690 MachineBasicBlock *DefaultMBB, 7691 CaseCluster &JTCluster) { 7692 assert(First <= Last); 7693 7694 uint32_t Weight = 0; 7695 unsigned NumCmps = 0; 7696 std::vector<MachineBasicBlock*> Table; 7697 DenseMap<MachineBasicBlock*, uint32_t> JTWeights; 7698 for (unsigned I = First; I <= Last; ++I) { 7699 assert(Clusters[I].Kind == CC_Range); 7700 Weight += Clusters[I].Weight; 7701 assert(Weight >= Clusters[I].Weight && "Weight overflow!"); 7702 APInt Low = Clusters[I].Low->getValue(); 7703 APInt High = Clusters[I].High->getValue(); 7704 NumCmps += (Low == High) ? 1 : 2; 7705 if (I != First) { 7706 // Fill the gap between this and the previous cluster. 7707 APInt PreviousHigh = Clusters[I - 1].High->getValue(); 7708 assert(PreviousHigh.slt(Low)); 7709 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1; 7710 for (uint64_t J = 0; J < Gap; J++) 7711 Table.push_back(DefaultMBB); 7712 } 7713 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1; 7714 for (uint64_t J = 0; J < ClusterSize; ++J) 7715 Table.push_back(Clusters[I].MBB); 7716 JTWeights[Clusters[I].MBB] += Clusters[I].Weight; 7717 } 7718 7719 unsigned NumDests = JTWeights.size(); 7720 if (isSuitableForBitTests(NumDests, NumCmps, 7721 Clusters[First].Low->getValue(), 7722 Clusters[Last].High->getValue())) { 7723 // Clusters[First..Last] should be lowered as bit tests instead. 7724 return false; 7725 } 7726 7727 // Create the MBB that will load from and jump through the table. 7728 // Note: We create it here, but it's not inserted into the function yet. 7729 MachineFunction *CurMF = FuncInfo.MF; 7730 MachineBasicBlock *JumpTableMBB = 7731 CurMF->CreateMachineBasicBlock(SI->getParent()); 7732 7733 // Add successors. Note: use table order for determinism. 7734 SmallPtrSet<MachineBasicBlock *, 8> Done; 7735 for (MachineBasicBlock *Succ : Table) { 7736 if (Done.count(Succ)) 7737 continue; 7738 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]); 7739 Done.insert(Succ); 7740 } 7741 7742 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7743 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding()) 7744 ->createJumpTableIndex(Table); 7745 7746 // Set up the jump table info. 7747 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr); 7748 JumpTableHeader JTH(Clusters[First].Low->getValue(), 7749 Clusters[Last].High->getValue(), SI->getCondition(), 7750 nullptr, false); 7751 JTCases.emplace_back(std::move(JTH), std::move(JT)); 7752 7753 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High, 7754 JTCases.size() - 1, Weight); 7755 return true; 7756 } 7757 7758 void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters, 7759 const SwitchInst *SI, 7760 MachineBasicBlock *DefaultMBB) { 7761 #ifndef NDEBUG 7762 // Clusters must be non-empty, sorted, and only contain Range clusters. 7763 assert(!Clusters.empty()); 7764 for (CaseCluster &C : Clusters) 7765 assert(C.Kind == CC_Range); 7766 for (unsigned i = 1, e = Clusters.size(); i < e; ++i) 7767 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue())); 7768 #endif 7769 7770 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7771 if (!areJTsAllowed(TLI)) 7772 return; 7773 7774 const int64_t N = Clusters.size(); 7775 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries(); 7776 7777 // TotalCases[i]: Total nbr of cases in Clusters[0..i]. 7778 SmallVector<unsigned, 8> TotalCases(N); 7779 7780 for (unsigned i = 0; i < N; ++i) { 7781 APInt Hi = Clusters[i].High->getValue(); 7782 APInt Lo = Clusters[i].Low->getValue(); 7783 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1; 7784 if (i != 0) 7785 TotalCases[i] += TotalCases[i - 1]; 7786 } 7787 7788 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) { 7789 // Cheap case: the whole range might be suitable for jump table. 7790 CaseCluster JTCluster; 7791 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) { 7792 Clusters[0] = JTCluster; 7793 Clusters.resize(1); 7794 return; 7795 } 7796 } 7797 7798 // The algorithm below is not suitable for -O0. 7799 if (TM.getOptLevel() == CodeGenOpt::None) 7800 return; 7801 7802 // Split Clusters into minimum number of dense partitions. The algorithm uses 7803 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code 7804 // for the Case Statement'" (1994), but builds the MinPartitions array in 7805 // reverse order to make it easier to reconstruct the partitions in ascending 7806 // order. In the choice between two optimal partitionings, it picks the one 7807 // which yields more jump tables. 7808 7809 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 7810 SmallVector<unsigned, 8> MinPartitions(N); 7811 // LastElement[i] is the last element of the partition starting at i. 7812 SmallVector<unsigned, 8> LastElement(N); 7813 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1]. 7814 SmallVector<unsigned, 8> NumTables(N); 7815 7816 // Base case: There is only one way to partition Clusters[N-1]. 7817 MinPartitions[N - 1] = 1; 7818 LastElement[N - 1] = N - 1; 7819 assert(MinJumpTableSize > 1); 7820 NumTables[N - 1] = 0; 7821 7822 // Note: loop indexes are signed to avoid underflow. 7823 for (int64_t i = N - 2; i >= 0; i--) { 7824 // Find optimal partitioning of Clusters[i..N-1]. 7825 // Baseline: Put Clusters[i] into a partition on its own. 7826 MinPartitions[i] = MinPartitions[i + 1] + 1; 7827 LastElement[i] = i; 7828 NumTables[i] = NumTables[i + 1]; 7829 7830 // Search for a solution that results in fewer partitions. 7831 for (int64_t j = N - 1; j > i; j--) { 7832 // Try building a partition from Clusters[i..j]. 7833 if (isDense(Clusters, &TotalCases[0], i, j)) { 7834 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 7835 bool IsTable = j - i + 1 >= MinJumpTableSize; 7836 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]); 7837 7838 // If this j leads to fewer partitions, or same number of partitions 7839 // with more lookup tables, it is a better partitioning. 7840 if (NumPartitions < MinPartitions[i] || 7841 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) { 7842 MinPartitions[i] = NumPartitions; 7843 LastElement[i] = j; 7844 NumTables[i] = Tables; 7845 } 7846 } 7847 } 7848 } 7849 7850 // Iterate over the partitions, replacing some with jump tables in-place. 7851 unsigned DstIndex = 0; 7852 for (unsigned First = 0, Last; First < N; First = Last + 1) { 7853 Last = LastElement[First]; 7854 assert(Last >= First); 7855 assert(DstIndex <= First); 7856 unsigned NumClusters = Last - First + 1; 7857 7858 CaseCluster JTCluster; 7859 if (NumClusters >= MinJumpTableSize && 7860 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) { 7861 Clusters[DstIndex++] = JTCluster; 7862 } else { 7863 for (unsigned I = First; I <= Last; ++I) 7864 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I])); 7865 } 7866 } 7867 Clusters.resize(DstIndex); 7868 } 7869 7870 bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) { 7871 // FIXME: Using the pointer type doesn't seem ideal. 7872 uint64_t BW = DAG.getDataLayout().getPointerSizeInBits(); 7873 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1; 7874 return Range <= BW; 7875 } 7876 7877 bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests, 7878 unsigned NumCmps, 7879 const APInt &Low, 7880 const APInt &High) { 7881 // FIXME: I don't think NumCmps is the correct metric: a single case and a 7882 // range of cases both require only one branch to lower. Just looking at the 7883 // number of clusters and destinations should be enough to decide whether to 7884 // build bit tests. 7885 7886 // To lower a range with bit tests, the range must fit the bitwidth of a 7887 // machine word. 7888 if (!rangeFitsInWord(Low, High)) 7889 return false; 7890 7891 // Decide whether it's profitable to lower this range with bit tests. Each 7892 // destination requires a bit test and branch, and there is an overall range 7893 // check branch. For a small number of clusters, separate comparisons might be 7894 // cheaper, and for many destinations, splitting the range might be better. 7895 return (NumDests == 1 && NumCmps >= 3) || 7896 (NumDests == 2 && NumCmps >= 5) || 7897 (NumDests == 3 && NumCmps >= 6); 7898 } 7899 7900 bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters, 7901 unsigned First, unsigned Last, 7902 const SwitchInst *SI, 7903 CaseCluster &BTCluster) { 7904 assert(First <= Last); 7905 if (First == Last) 7906 return false; 7907 7908 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 7909 unsigned NumCmps = 0; 7910 for (int64_t I = First; I <= Last; ++I) { 7911 assert(Clusters[I].Kind == CC_Range); 7912 Dests.set(Clusters[I].MBB->getNumber()); 7913 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2; 7914 } 7915 unsigned NumDests = Dests.count(); 7916 7917 APInt Low = Clusters[First].Low->getValue(); 7918 APInt High = Clusters[Last].High->getValue(); 7919 assert(Low.slt(High)); 7920 7921 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High)) 7922 return false; 7923 7924 APInt LowBound; 7925 APInt CmpRange; 7926 7927 const int BitWidth = DAG.getTargetLoweringInfo() 7928 .getPointerTy(DAG.getDataLayout()) 7929 .getSizeInBits(); 7930 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!"); 7931 7932 // Check if the clusters cover a contiguous range such that no value in the 7933 // range will jump to the default statement. 7934 bool ContiguousRange = true; 7935 for (int64_t I = First + 1; I <= Last; ++I) { 7936 if (Clusters[I].Low->getValue() != Clusters[I - 1].High->getValue() + 1) { 7937 ContiguousRange = false; 7938 break; 7939 } 7940 } 7941 7942 if (Low.isStrictlyPositive() && High.slt(BitWidth)) { 7943 // Optimize the case where all the case values fit in a word without having 7944 // to subtract minValue. In this case, we can optimize away the subtraction. 7945 LowBound = APInt::getNullValue(Low.getBitWidth()); 7946 CmpRange = High; 7947 ContiguousRange = false; 7948 } else { 7949 LowBound = Low; 7950 CmpRange = High - Low; 7951 } 7952 7953 CaseBitsVector CBV; 7954 uint32_t TotalWeight = 0; 7955 for (unsigned i = First; i <= Last; ++i) { 7956 // Find the CaseBits for this destination. 7957 unsigned j; 7958 for (j = 0; j < CBV.size(); ++j) 7959 if (CBV[j].BB == Clusters[i].MBB) 7960 break; 7961 if (j == CBV.size()) 7962 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0)); 7963 CaseBits *CB = &CBV[j]; 7964 7965 // Update Mask, Bits and ExtraWeight. 7966 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue(); 7967 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue(); 7968 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!"); 7969 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo; 7970 CB->Bits += Hi - Lo + 1; 7971 CB->ExtraWeight += Clusters[i].Weight; 7972 TotalWeight += Clusters[i].Weight; 7973 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!"); 7974 } 7975 7976 BitTestInfo BTI; 7977 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) { 7978 // Sort by weight first, number of bits second. 7979 if (a.ExtraWeight != b.ExtraWeight) 7980 return a.ExtraWeight > b.ExtraWeight; 7981 return a.Bits > b.Bits; 7982 }); 7983 7984 for (auto &CB : CBV) { 7985 MachineBasicBlock *BitTestBB = 7986 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent()); 7987 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight)); 7988 } 7989 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange), 7990 SI->getCondition(), -1U, MVT::Other, false, 7991 ContiguousRange, nullptr, nullptr, std::move(BTI), 7992 TotalWeight); 7993 7994 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High, 7995 BitTestCases.size() - 1, TotalWeight); 7996 return true; 7997 } 7998 7999 void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters, 8000 const SwitchInst *SI) { 8001 // Partition Clusters into as few subsets as possible, where each subset has a 8002 // range that fits in a machine word and has <= 3 unique destinations. 8003 8004 #ifndef NDEBUG 8005 // Clusters must be sorted and contain Range or JumpTable clusters. 8006 assert(!Clusters.empty()); 8007 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable); 8008 for (const CaseCluster &C : Clusters) 8009 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable); 8010 for (unsigned i = 1; i < Clusters.size(); ++i) 8011 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue())); 8012 #endif 8013 8014 // The algorithm below is not suitable for -O0. 8015 if (TM.getOptLevel() == CodeGenOpt::None) 8016 return; 8017 8018 // If target does not have legal shift left, do not emit bit tests at all. 8019 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8020 EVT PTy = TLI.getPointerTy(DAG.getDataLayout()); 8021 if (!TLI.isOperationLegal(ISD::SHL, PTy)) 8022 return; 8023 8024 int BitWidth = PTy.getSizeInBits(); 8025 const int64_t N = Clusters.size(); 8026 8027 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1]. 8028 SmallVector<unsigned, 8> MinPartitions(N); 8029 // LastElement[i] is the last element of the partition starting at i. 8030 SmallVector<unsigned, 8> LastElement(N); 8031 8032 // FIXME: This might not be the best algorithm for finding bit test clusters. 8033 8034 // Base case: There is only one way to partition Clusters[N-1]. 8035 MinPartitions[N - 1] = 1; 8036 LastElement[N - 1] = N - 1; 8037 8038 // Note: loop indexes are signed to avoid underflow. 8039 for (int64_t i = N - 2; i >= 0; --i) { 8040 // Find optimal partitioning of Clusters[i..N-1]. 8041 // Baseline: Put Clusters[i] into a partition on its own. 8042 MinPartitions[i] = MinPartitions[i + 1] + 1; 8043 LastElement[i] = i; 8044 8045 // Search for a solution that results in fewer partitions. 8046 // Note: the search is limited by BitWidth, reducing time complexity. 8047 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) { 8048 // Try building a partition from Clusters[i..j]. 8049 8050 // Check the range. 8051 if (!rangeFitsInWord(Clusters[i].Low->getValue(), 8052 Clusters[j].High->getValue())) 8053 continue; 8054 8055 // Check nbr of destinations and cluster types. 8056 // FIXME: This works, but doesn't seem very efficient. 8057 bool RangesOnly = true; 8058 BitVector Dests(FuncInfo.MF->getNumBlockIDs()); 8059 for (int64_t k = i; k <= j; k++) { 8060 if (Clusters[k].Kind != CC_Range) { 8061 RangesOnly = false; 8062 break; 8063 } 8064 Dests.set(Clusters[k].MBB->getNumber()); 8065 } 8066 if (!RangesOnly || Dests.count() > 3) 8067 break; 8068 8069 // Check if it's a better partition. 8070 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]); 8071 if (NumPartitions < MinPartitions[i]) { 8072 // Found a better partition. 8073 MinPartitions[i] = NumPartitions; 8074 LastElement[i] = j; 8075 } 8076 } 8077 } 8078 8079 // Iterate over the partitions, replacing with bit-test clusters in-place. 8080 unsigned DstIndex = 0; 8081 for (unsigned First = 0, Last; First < N; First = Last + 1) { 8082 Last = LastElement[First]; 8083 assert(First <= Last); 8084 assert(DstIndex <= First); 8085 8086 CaseCluster BitTestCluster; 8087 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) { 8088 Clusters[DstIndex++] = BitTestCluster; 8089 } else { 8090 size_t NumClusters = Last - First + 1; 8091 std::memmove(&Clusters[DstIndex], &Clusters[First], 8092 sizeof(Clusters[0]) * NumClusters); 8093 DstIndex += NumClusters; 8094 } 8095 } 8096 Clusters.resize(DstIndex); 8097 } 8098 8099 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 8100 MachineBasicBlock *SwitchMBB, 8101 MachineBasicBlock *DefaultMBB) { 8102 MachineFunction *CurMF = FuncInfo.MF; 8103 MachineBasicBlock *NextMBB = nullptr; 8104 MachineFunction::iterator BBI = W.MBB; 8105 if (++BBI != FuncInfo.MF->end()) 8106 NextMBB = BBI; 8107 8108 unsigned Size = W.LastCluster - W.FirstCluster + 1; 8109 8110 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8111 8112 if (Size == 2 && W.MBB == SwitchMBB) { 8113 // If any two of the cases has the same destination, and if one value 8114 // is the same as the other, but has one bit unset that the other has set, 8115 // use bit manipulation to do two compares at once. For example: 8116 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 8117 // TODO: This could be extended to merge any 2 cases in switches with 3 8118 // cases. 8119 // TODO: Handle cases where W.CaseBB != SwitchBB. 8120 CaseCluster &Small = *W.FirstCluster; 8121 CaseCluster &Big = *W.LastCluster; 8122 8123 if (Small.Low == Small.High && Big.Low == Big.High && 8124 Small.MBB == Big.MBB) { 8125 const APInt &SmallValue = Small.Low->getValue(); 8126 const APInt &BigValue = Big.Low->getValue(); 8127 8128 // Check that there is only one bit different. 8129 APInt CommonBit = BigValue ^ SmallValue; 8130 if (CommonBit.isPowerOf2()) { 8131 SDValue CondLHS = getValue(Cond); 8132 EVT VT = CondLHS.getValueType(); 8133 SDLoc DL = getCurSDLoc(); 8134 8135 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 8136 DAG.getConstant(CommonBit, DL, VT)); 8137 SDValue Cond = DAG.getSetCC( 8138 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 8139 ISD::SETEQ); 8140 8141 // Update successor info. 8142 // Both Small and Big will jump to Small.BB, so we sum up the weights. 8143 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight); 8144 addSuccessorWithWeight( 8145 SwitchMBB, DefaultMBB, 8146 // The default destination is the first successor in IR. 8147 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0) 8148 : 0); 8149 8150 // Insert the true branch. 8151 SDValue BrCond = 8152 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 8153 DAG.getBasicBlock(Small.MBB)); 8154 // Insert the false branch. 8155 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 8156 DAG.getBasicBlock(DefaultMBB)); 8157 8158 DAG.setRoot(BrCond); 8159 return; 8160 } 8161 } 8162 } 8163 8164 if (TM.getOptLevel() != CodeGenOpt::None) { 8165 // Order cases by weight so the most likely case will be checked first. 8166 std::sort(W.FirstCluster, W.LastCluster + 1, 8167 [](const CaseCluster &a, const CaseCluster &b) { 8168 return a.Weight > b.Weight; 8169 }); 8170 8171 // Rearrange the case blocks so that the last one falls through if possible 8172 // without without changing the order of weights. 8173 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 8174 --I; 8175 if (I->Weight > W.LastCluster->Weight) 8176 break; 8177 if (I->Kind == CC_Range && I->MBB == NextMBB) { 8178 std::swap(*I, *W.LastCluster); 8179 break; 8180 } 8181 } 8182 } 8183 8184 // Compute total weight. 8185 uint32_t DefaultWeight = W.DefaultWeight; 8186 uint32_t UnhandledWeights = DefaultWeight; 8187 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) { 8188 UnhandledWeights += I->Weight; 8189 assert(UnhandledWeights >= I->Weight && "Weight overflow!"); 8190 } 8191 8192 MachineBasicBlock *CurMBB = W.MBB; 8193 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 8194 MachineBasicBlock *Fallthrough; 8195 if (I == W.LastCluster) { 8196 // For the last cluster, fall through to the default destination. 8197 Fallthrough = DefaultMBB; 8198 } else { 8199 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 8200 CurMF->insert(BBI, Fallthrough); 8201 // Put Cond in a virtual register to make it available from the new blocks. 8202 ExportFromCurrentBlock(Cond); 8203 } 8204 UnhandledWeights -= I->Weight; 8205 8206 switch (I->Kind) { 8207 case CC_JumpTable: { 8208 // FIXME: Optimize away range check based on pivot comparisons. 8209 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first; 8210 JumpTable *JT = &JTCases[I->JTCasesIndex].second; 8211 8212 // The jump block hasn't been inserted yet; insert it here. 8213 MachineBasicBlock *JumpMBB = JT->MBB; 8214 CurMF->insert(BBI, JumpMBB); 8215 8216 uint32_t JumpWeight = I->Weight; 8217 uint32_t FallthroughWeight = UnhandledWeights; 8218 8219 // If the default statement is a target of the jump table, we evenly 8220 // distribute the default weight to successors of CurMBB. Also update 8221 // the weight on the edge from JumpMBB to Fallthrough. 8222 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 8223 SE = JumpMBB->succ_end(); 8224 SI != SE; ++SI) { 8225 if (*SI == DefaultMBB) { 8226 JumpWeight += DefaultWeight / 2; 8227 FallthroughWeight -= DefaultWeight / 2; 8228 JumpMBB->setSuccWeight(SI, DefaultWeight / 2); 8229 break; 8230 } 8231 } 8232 8233 addSuccessorWithWeight(CurMBB, Fallthrough, FallthroughWeight); 8234 addSuccessorWithWeight(CurMBB, JumpMBB, JumpWeight); 8235 8236 // The jump table header will be inserted in our current block, do the 8237 // range check, and fall through to our fallthrough block. 8238 JTH->HeaderBB = CurMBB; 8239 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 8240 8241 // If we're in the right place, emit the jump table header right now. 8242 if (CurMBB == SwitchMBB) { 8243 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 8244 JTH->Emitted = true; 8245 } 8246 break; 8247 } 8248 case CC_BitTests: { 8249 // FIXME: Optimize away range check based on pivot comparisons. 8250 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex]; 8251 8252 // The bit test blocks haven't been inserted yet; insert them here. 8253 for (BitTestCase &BTC : BTB->Cases) 8254 CurMF->insert(BBI, BTC.ThisBB); 8255 8256 // Fill in fields of the BitTestBlock. 8257 BTB->Parent = CurMBB; 8258 BTB->Default = Fallthrough; 8259 8260 BTB->DefaultWeight = UnhandledWeights; 8261 // If the cases in bit test don't form a contiguous range, we evenly 8262 // distribute the weight on the edge to Fallthrough to two successors 8263 // of CurMBB. 8264 if (!BTB->ContiguousRange) { 8265 BTB->Weight += DefaultWeight / 2; 8266 BTB->DefaultWeight -= DefaultWeight / 2; 8267 } 8268 8269 // If we're in the right place, emit the bit test header right now. 8270 if (CurMBB == SwitchMBB) { 8271 visitBitTestHeader(*BTB, SwitchMBB); 8272 BTB->Emitted = true; 8273 } 8274 break; 8275 } 8276 case CC_Range: { 8277 const Value *RHS, *LHS, *MHS; 8278 ISD::CondCode CC; 8279 if (I->Low == I->High) { 8280 // Check Cond == I->Low. 8281 CC = ISD::SETEQ; 8282 LHS = Cond; 8283 RHS=I->Low; 8284 MHS = nullptr; 8285 } else { 8286 // Check I->Low <= Cond <= I->High. 8287 CC = ISD::SETLE; 8288 LHS = I->Low; 8289 MHS = Cond; 8290 RHS = I->High; 8291 } 8292 8293 // The false weight is the sum of all unhandled cases. 8294 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight, 8295 UnhandledWeights); 8296 8297 if (CurMBB == SwitchMBB) 8298 visitSwitchCase(CB, SwitchMBB); 8299 else 8300 SwitchCases.push_back(CB); 8301 8302 break; 8303 } 8304 } 8305 CurMBB = Fallthrough; 8306 } 8307 } 8308 8309 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 8310 CaseClusterIt First, 8311 CaseClusterIt Last) { 8312 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 8313 if (X.Weight != CC.Weight) 8314 return X.Weight > CC.Weight; 8315 8316 // Ties are broken by comparing the case value. 8317 return X.Low->getValue().slt(CC.Low->getValue()); 8318 }); 8319 } 8320 8321 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 8322 const SwitchWorkListItem &W, 8323 Value *Cond, 8324 MachineBasicBlock *SwitchMBB) { 8325 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 8326 "Clusters not sorted?"); 8327 8328 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 8329 8330 // Balance the tree based on branch weights to create a near-optimal (in terms 8331 // of search time given key frequency) binary search tree. See e.g. Kurt 8332 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 8333 CaseClusterIt LastLeft = W.FirstCluster; 8334 CaseClusterIt FirstRight = W.LastCluster; 8335 uint32_t LeftWeight = LastLeft->Weight + W.DefaultWeight / 2; 8336 uint32_t RightWeight = FirstRight->Weight + W.DefaultWeight / 2; 8337 8338 // Move LastLeft and FirstRight towards each other from opposite directions to 8339 // find a partitioning of the clusters which balances the weight on both 8340 // sides. If LeftWeight and RightWeight are equal, alternate which side is 8341 // taken to ensure 0-weight nodes are distributed evenly. 8342 unsigned I = 0; 8343 while (LastLeft + 1 < FirstRight) { 8344 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1))) 8345 LeftWeight += (++LastLeft)->Weight; 8346 else 8347 RightWeight += (--FirstRight)->Weight; 8348 I++; 8349 } 8350 8351 for (;;) { 8352 // Our binary search tree differs from a typical BST in that ours can have up 8353 // to three values in each leaf. The pivot selection above doesn't take that 8354 // into account, which means the tree might require more nodes and be less 8355 // efficient. We compensate for this here. 8356 8357 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 8358 unsigned NumRight = W.LastCluster - FirstRight + 1; 8359 8360 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 8361 // If one side has less than 3 clusters, and the other has more than 3, 8362 // consider taking a cluster from the other side. 8363 8364 if (NumLeft < NumRight) { 8365 // Consider moving the first cluster on the right to the left side. 8366 CaseCluster &CC = *FirstRight; 8367 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8368 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8369 if (LeftSideRank <= RightSideRank) { 8370 // Moving the cluster to the left does not demote it. 8371 ++LastLeft; 8372 ++FirstRight; 8373 continue; 8374 } 8375 } else { 8376 assert(NumRight < NumLeft); 8377 // Consider moving the last element on the left to the right side. 8378 CaseCluster &CC = *LastLeft; 8379 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 8380 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 8381 if (RightSideRank <= LeftSideRank) { 8382 // Moving the cluster to the right does not demot it. 8383 --LastLeft; 8384 --FirstRight; 8385 continue; 8386 } 8387 } 8388 } 8389 break; 8390 } 8391 8392 assert(LastLeft + 1 == FirstRight); 8393 assert(LastLeft >= W.FirstCluster); 8394 assert(FirstRight <= W.LastCluster); 8395 8396 // Use the first element on the right as pivot since we will make less-than 8397 // comparisons against it. 8398 CaseClusterIt PivotCluster = FirstRight; 8399 assert(PivotCluster > W.FirstCluster); 8400 assert(PivotCluster <= W.LastCluster); 8401 8402 CaseClusterIt FirstLeft = W.FirstCluster; 8403 CaseClusterIt LastRight = W.LastCluster; 8404 8405 const ConstantInt *Pivot = PivotCluster->Low; 8406 8407 // New blocks will be inserted immediately after the current one. 8408 MachineFunction::iterator BBI = W.MBB; 8409 ++BBI; 8410 8411 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 8412 // we can branch to its destination directly if it's squeezed exactly in 8413 // between the known lower bound and Pivot - 1. 8414 MachineBasicBlock *LeftMBB; 8415 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 8416 FirstLeft->Low == W.GE && 8417 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 8418 LeftMBB = FirstLeft->MBB; 8419 } else { 8420 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8421 FuncInfo.MF->insert(BBI, LeftMBB); 8422 WorkList.push_back( 8423 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultWeight / 2}); 8424 // Put Cond in a virtual register to make it available from the new blocks. 8425 ExportFromCurrentBlock(Cond); 8426 } 8427 8428 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 8429 // single cluster, RHS.Low == Pivot, and we can branch to its destination 8430 // directly if RHS.High equals the current upper bound. 8431 MachineBasicBlock *RightMBB; 8432 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 8433 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 8434 RightMBB = FirstRight->MBB; 8435 } else { 8436 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 8437 FuncInfo.MF->insert(BBI, RightMBB); 8438 WorkList.push_back( 8439 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultWeight / 2}); 8440 // Put Cond in a virtual register to make it available from the new blocks. 8441 ExportFromCurrentBlock(Cond); 8442 } 8443 8444 // Create the CaseBlock record that will be used to lower the branch. 8445 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 8446 LeftWeight, RightWeight); 8447 8448 if (W.MBB == SwitchMBB) 8449 visitSwitchCase(CB, SwitchMBB); 8450 else 8451 SwitchCases.push_back(CB); 8452 } 8453 8454 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 8455 // Extract cases from the switch. 8456 BranchProbabilityInfo *BPI = FuncInfo.BPI; 8457 CaseClusterVector Clusters; 8458 Clusters.reserve(SI.getNumCases()); 8459 for (auto I : SI.cases()) { 8460 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 8461 const ConstantInt *CaseVal = I.getCaseValue(); 8462 uint32_t Weight = 8463 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0; 8464 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight)); 8465 } 8466 8467 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 8468 8469 // Cluster adjacent cases with the same destination. We do this at all 8470 // optimization levels because it's cheap to do and will make codegen faster 8471 // if there are many clusters. 8472 sortAndRangeify(Clusters); 8473 8474 if (TM.getOptLevel() != CodeGenOpt::None) { 8475 // Replace an unreachable default with the most popular destination. 8476 // FIXME: Exploit unreachable default more aggressively. 8477 bool UnreachableDefault = 8478 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()); 8479 if (UnreachableDefault && !Clusters.empty()) { 8480 DenseMap<const BasicBlock *, unsigned> Popularity; 8481 unsigned MaxPop = 0; 8482 const BasicBlock *MaxBB = nullptr; 8483 for (auto I : SI.cases()) { 8484 const BasicBlock *BB = I.getCaseSuccessor(); 8485 if (++Popularity[BB] > MaxPop) { 8486 MaxPop = Popularity[BB]; 8487 MaxBB = BB; 8488 } 8489 } 8490 // Set new default. 8491 assert(MaxPop > 0 && MaxBB); 8492 DefaultMBB = FuncInfo.MBBMap[MaxBB]; 8493 8494 // Remove cases that were pointing to the destination that is now the 8495 // default. 8496 CaseClusterVector New; 8497 New.reserve(Clusters.size()); 8498 for (CaseCluster &CC : Clusters) { 8499 if (CC.MBB != DefaultMBB) 8500 New.push_back(CC); 8501 } 8502 Clusters = std::move(New); 8503 } 8504 } 8505 8506 // If there is only the default destination, jump there directly. 8507 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 8508 if (Clusters.empty()) { 8509 SwitchMBB->addSuccessor(DefaultMBB); 8510 if (DefaultMBB != NextBlock(SwitchMBB)) { 8511 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 8512 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 8513 } 8514 return; 8515 } 8516 8517 findJumpTables(Clusters, &SI, DefaultMBB); 8518 findBitTestClusters(Clusters, &SI); 8519 8520 DEBUG({ 8521 dbgs() << "Case clusters: "; 8522 for (const CaseCluster &C : Clusters) { 8523 if (C.Kind == CC_JumpTable) dbgs() << "JT:"; 8524 if (C.Kind == CC_BitTests) dbgs() << "BT:"; 8525 8526 C.Low->getValue().print(dbgs(), true); 8527 if (C.Low != C.High) { 8528 dbgs() << '-'; 8529 C.High->getValue().print(dbgs(), true); 8530 } 8531 dbgs() << ' '; 8532 } 8533 dbgs() << '\n'; 8534 }); 8535 8536 assert(!Clusters.empty()); 8537 SwitchWorkList WorkList; 8538 CaseClusterIt First = Clusters.begin(); 8539 CaseClusterIt Last = Clusters.end() - 1; 8540 uint32_t DefaultWeight = getEdgeWeight(SwitchMBB, DefaultMBB); 8541 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultWeight}); 8542 8543 while (!WorkList.empty()) { 8544 SwitchWorkListItem W = WorkList.back(); 8545 WorkList.pop_back(); 8546 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 8547 8548 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) { 8549 // For optimized builds, lower large range as a balanced binary tree. 8550 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 8551 continue; 8552 } 8553 8554 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 8555 } 8556 } 8557