1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/STLExtras.h" 19 #include "llvm/ADT/SmallPtrSet.h" 20 #include "llvm/ADT/SmallSet.h" 21 #include "llvm/ADT/StringRef.h" 22 #include "llvm/ADT/Twine.h" 23 #include "llvm/Analysis/AliasAnalysis.h" 24 #include "llvm/Analysis/BranchProbabilityInfo.h" 25 #include "llvm/Analysis/ConstantFolding.h" 26 #include "llvm/Analysis/Loads.h" 27 #include "llvm/Analysis/MemoryLocation.h" 28 #include "llvm/Analysis/TargetLibraryInfo.h" 29 #include "llvm/Analysis/ValueTracking.h" 30 #include "llvm/CodeGen/Analysis.h" 31 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h" 32 #include "llvm/CodeGen/CodeGenCommonISel.h" 33 #include "llvm/CodeGen/FunctionLoweringInfo.h" 34 #include "llvm/CodeGen/GCMetadata.h" 35 #include "llvm/CodeGen/MachineBasicBlock.h" 36 #include "llvm/CodeGen/MachineFrameInfo.h" 37 #include "llvm/CodeGen/MachineFunction.h" 38 #include "llvm/CodeGen/MachineInstrBuilder.h" 39 #include "llvm/CodeGen/MachineInstrBundleIterator.h" 40 #include "llvm/CodeGen/MachineMemOperand.h" 41 #include "llvm/CodeGen/MachineModuleInfo.h" 42 #include "llvm/CodeGen/MachineOperand.h" 43 #include "llvm/CodeGen/MachineRegisterInfo.h" 44 #include "llvm/CodeGen/RuntimeLibcalls.h" 45 #include "llvm/CodeGen/SelectionDAG.h" 46 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 47 #include "llvm/CodeGen/StackMaps.h" 48 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 49 #include "llvm/CodeGen/TargetFrameLowering.h" 50 #include "llvm/CodeGen/TargetInstrInfo.h" 51 #include "llvm/CodeGen/TargetOpcodes.h" 52 #include "llvm/CodeGen/TargetRegisterInfo.h" 53 #include "llvm/CodeGen/TargetSubtargetInfo.h" 54 #include "llvm/CodeGen/WinEHFuncInfo.h" 55 #include "llvm/IR/Argument.h" 56 #include "llvm/IR/Attributes.h" 57 #include "llvm/IR/BasicBlock.h" 58 #include "llvm/IR/CFG.h" 59 #include "llvm/IR/CallingConv.h" 60 #include "llvm/IR/Constant.h" 61 #include "llvm/IR/ConstantRange.h" 62 #include "llvm/IR/Constants.h" 63 #include "llvm/IR/DataLayout.h" 64 #include "llvm/IR/DebugInfo.h" 65 #include "llvm/IR/DebugInfoMetadata.h" 66 #include "llvm/IR/DerivedTypes.h" 67 #include "llvm/IR/DiagnosticInfo.h" 68 #include "llvm/IR/EHPersonalities.h" 69 #include "llvm/IR/Function.h" 70 #include "llvm/IR/GetElementPtrTypeIterator.h" 71 #include "llvm/IR/InlineAsm.h" 72 #include "llvm/IR/InstrTypes.h" 73 #include "llvm/IR/Instructions.h" 74 #include "llvm/IR/IntrinsicInst.h" 75 #include "llvm/IR/Intrinsics.h" 76 #include "llvm/IR/IntrinsicsAArch64.h" 77 #include "llvm/IR/IntrinsicsWebAssembly.h" 78 #include "llvm/IR/LLVMContext.h" 79 #include "llvm/IR/Metadata.h" 80 #include "llvm/IR/Module.h" 81 #include "llvm/IR/Operator.h" 82 #include "llvm/IR/PatternMatch.h" 83 #include "llvm/IR/Statepoint.h" 84 #include "llvm/IR/Type.h" 85 #include "llvm/IR/User.h" 86 #include "llvm/IR/Value.h" 87 #include "llvm/MC/MCContext.h" 88 #include "llvm/Support/AtomicOrdering.h" 89 #include "llvm/Support/Casting.h" 90 #include "llvm/Support/CommandLine.h" 91 #include "llvm/Support/Compiler.h" 92 #include "llvm/Support/Debug.h" 93 #include "llvm/Support/MathExtras.h" 94 #include "llvm/Support/raw_ostream.h" 95 #include "llvm/Target/TargetIntrinsicInfo.h" 96 #include "llvm/Target/TargetMachine.h" 97 #include "llvm/Target/TargetOptions.h" 98 #include "llvm/TargetParser/Triple.h" 99 #include "llvm/Transforms/Utils/Local.h" 100 #include <cstddef> 101 #include <iterator> 102 #include <limits> 103 #include <optional> 104 #include <tuple> 105 106 using namespace llvm; 107 using namespace PatternMatch; 108 using namespace SwitchCG; 109 110 #define DEBUG_TYPE "isel" 111 112 /// LimitFloatPrecision - Generate low-precision inline sequences for 113 /// some float libcalls (6, 8 or 12 bits). 114 static unsigned LimitFloatPrecision; 115 116 static cl::opt<bool> 117 InsertAssertAlign("insert-assert-align", cl::init(true), 118 cl::desc("Insert the experimental `assertalign` node."), 119 cl::ReallyHidden); 120 121 static cl::opt<unsigned, true> 122 LimitFPPrecision("limit-float-precision", 123 cl::desc("Generate low-precision inline sequences " 124 "for some float libcalls"), 125 cl::location(LimitFloatPrecision), cl::Hidden, 126 cl::init(0)); 127 128 static cl::opt<unsigned> SwitchPeelThreshold( 129 "switch-peel-threshold", cl::Hidden, cl::init(66), 130 cl::desc("Set the case probability threshold for peeling the case from a " 131 "switch statement. A value greater than 100 will void this " 132 "optimization")); 133 134 // Limit the width of DAG chains. This is important in general to prevent 135 // DAG-based analysis from blowing up. For example, alias analysis and 136 // load clustering may not complete in reasonable time. It is difficult to 137 // recognize and avoid this situation within each individual analysis, and 138 // future analyses are likely to have the same behavior. Limiting DAG width is 139 // the safe approach and will be especially important with global DAGs. 140 // 141 // MaxParallelChains default is arbitrarily high to avoid affecting 142 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 143 // sequence over this should have been converted to llvm.memcpy by the 144 // frontend. It is easy to induce this behavior with .ll code such as: 145 // %buffer = alloca [4096 x i8] 146 // %data = load [4096 x i8]* %argPtr 147 // store [4096 x i8] %data, [4096 x i8]* %buffer 148 static const unsigned MaxParallelChains = 64; 149 150 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 151 const SDValue *Parts, unsigned NumParts, 152 MVT PartVT, EVT ValueVT, const Value *V, 153 std::optional<CallingConv::ID> CC); 154 155 /// getCopyFromParts - Create a value that contains the specified legal parts 156 /// combined into the value they represent. If the parts combine to a type 157 /// larger than ValueVT then AssertOp can be used to specify whether the extra 158 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 159 /// (ISD::AssertSext). 160 static SDValue 161 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, 162 unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, 163 std::optional<CallingConv::ID> CC = std::nullopt, 164 std::optional<ISD::NodeType> AssertOp = std::nullopt) { 165 // Let the target assemble the parts if it wants to 166 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 167 if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts, 168 PartVT, ValueVT, CC)) 169 return Val; 170 171 if (ValueVT.isVector()) 172 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 173 CC); 174 175 assert(NumParts > 0 && "No parts to assemble!"); 176 SDValue Val = Parts[0]; 177 178 if (NumParts > 1) { 179 // Assemble the value from multiple parts. 180 if (ValueVT.isInteger()) { 181 unsigned PartBits = PartVT.getSizeInBits(); 182 unsigned ValueBits = ValueVT.getSizeInBits(); 183 184 // Assemble the power of 2 part. 185 unsigned RoundParts = llvm::bit_floor(NumParts); 186 unsigned RoundBits = PartBits * RoundParts; 187 EVT RoundVT = RoundBits == ValueBits ? 188 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 189 SDValue Lo, Hi; 190 191 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 192 193 if (RoundParts > 2) { 194 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 195 PartVT, HalfVT, V); 196 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 197 RoundParts / 2, PartVT, HalfVT, V); 198 } else { 199 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 200 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 201 } 202 203 if (DAG.getDataLayout().isBigEndian()) 204 std::swap(Lo, Hi); 205 206 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 207 208 if (RoundParts < NumParts) { 209 // Assemble the trailing non-power-of-2 part. 210 unsigned OddParts = NumParts - RoundParts; 211 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 212 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 213 OddVT, V, CC); 214 215 // Combine the round and odd parts. 216 Lo = Val; 217 if (DAG.getDataLayout().isBigEndian()) 218 std::swap(Lo, Hi); 219 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 220 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 221 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 222 DAG.getConstant(Lo.getValueSizeInBits(), DL, 223 TLI.getShiftAmountTy( 224 TotalVT, DAG.getDataLayout()))); 225 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 226 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 227 } 228 } else if (PartVT.isFloatingPoint()) { 229 // FP split into multiple FP parts (for ppcf128) 230 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 231 "Unexpected split"); 232 SDValue Lo, Hi; 233 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 234 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 235 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 236 std::swap(Lo, Hi); 237 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 238 } else { 239 // FP split into integer parts (soft fp) 240 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 241 !PartVT.isVector() && "Unexpected split"); 242 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 243 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 244 } 245 } 246 247 // There is now one part, held in Val. Correct it to match ValueVT. 248 // PartEVT is the type of the register class that holds the value. 249 // ValueVT is the type of the inline asm operation. 250 EVT PartEVT = Val.getValueType(); 251 252 if (PartEVT == ValueVT) 253 return Val; 254 255 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 256 ValueVT.bitsLT(PartEVT)) { 257 // For an FP value in an integer part, we need to truncate to the right 258 // width first. 259 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 260 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 261 } 262 263 // Handle types that have the same size. 264 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 265 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 266 267 // Handle types with different sizes. 268 if (PartEVT.isInteger() && ValueVT.isInteger()) { 269 if (ValueVT.bitsLT(PartEVT)) { 270 // For a truncate, see if we have any information to 271 // indicate whether the truncated bits will always be 272 // zero or sign-extension. 273 if (AssertOp) 274 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 275 DAG.getValueType(ValueVT)); 276 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 277 } 278 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 279 } 280 281 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 282 // FP_ROUND's are always exact here. 283 if (ValueVT.bitsLT(Val.getValueType())) 284 return DAG.getNode( 285 ISD::FP_ROUND, DL, ValueVT, Val, 286 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 287 288 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 289 } 290 291 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 292 // then truncating. 293 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 294 ValueVT.bitsLT(PartEVT)) { 295 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 296 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 297 } 298 299 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 300 } 301 302 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 303 const Twine &ErrMsg) { 304 const Instruction *I = dyn_cast_or_null<Instruction>(V); 305 if (!V) 306 return Ctx.emitError(ErrMsg); 307 308 const char *AsmError = ", possible invalid constraint for vector type"; 309 if (const CallInst *CI = dyn_cast<CallInst>(I)) 310 if (CI->isInlineAsm()) 311 return Ctx.emitError(I, ErrMsg + AsmError); 312 313 return Ctx.emitError(I, ErrMsg); 314 } 315 316 /// getCopyFromPartsVector - Create a value that contains the specified legal 317 /// parts combined into the value they represent. If the parts combine to a 318 /// type larger than ValueVT then AssertOp can be used to specify whether the 319 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 320 /// ValueVT (ISD::AssertSext). 321 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 322 const SDValue *Parts, unsigned NumParts, 323 MVT PartVT, EVT ValueVT, const Value *V, 324 std::optional<CallingConv::ID> CallConv) { 325 assert(ValueVT.isVector() && "Not a vector value"); 326 assert(NumParts > 0 && "No parts to assemble!"); 327 const bool IsABIRegCopy = CallConv.has_value(); 328 329 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 330 SDValue Val = Parts[0]; 331 332 // Handle a multi-element vector. 333 if (NumParts > 1) { 334 EVT IntermediateVT; 335 MVT RegisterVT; 336 unsigned NumIntermediates; 337 unsigned NumRegs; 338 339 if (IsABIRegCopy) { 340 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 341 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, 342 NumIntermediates, RegisterVT); 343 } else { 344 NumRegs = 345 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 346 NumIntermediates, RegisterVT); 347 } 348 349 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 350 NumParts = NumRegs; // Silence a compiler warning. 351 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 352 assert(RegisterVT.getSizeInBits() == 353 Parts[0].getSimpleValueType().getSizeInBits() && 354 "Part type sizes don't match!"); 355 356 // Assemble the parts into intermediate operands. 357 SmallVector<SDValue, 8> Ops(NumIntermediates); 358 if (NumIntermediates == NumParts) { 359 // If the register was not expanded, truncate or copy the value, 360 // as appropriate. 361 for (unsigned i = 0; i != NumParts; ++i) 362 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 363 PartVT, IntermediateVT, V, CallConv); 364 } else if (NumParts > 0) { 365 // If the intermediate type was expanded, build the intermediate 366 // operands from the parts. 367 assert(NumParts % NumIntermediates == 0 && 368 "Must expand into a divisible number of parts!"); 369 unsigned Factor = NumParts / NumIntermediates; 370 for (unsigned i = 0; i != NumIntermediates; ++i) 371 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 372 PartVT, IntermediateVT, V, CallConv); 373 } 374 375 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 376 // intermediate operands. 377 EVT BuiltVectorTy = 378 IntermediateVT.isVector() 379 ? EVT::getVectorVT( 380 *DAG.getContext(), IntermediateVT.getScalarType(), 381 IntermediateVT.getVectorElementCount() * NumParts) 382 : EVT::getVectorVT(*DAG.getContext(), 383 IntermediateVT.getScalarType(), 384 NumIntermediates); 385 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 386 : ISD::BUILD_VECTOR, 387 DL, BuiltVectorTy, Ops); 388 } 389 390 // There is now one part, held in Val. Correct it to match ValueVT. 391 EVT PartEVT = Val.getValueType(); 392 393 if (PartEVT == ValueVT) 394 return Val; 395 396 if (PartEVT.isVector()) { 397 // Vector/Vector bitcast. 398 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 399 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 400 401 // If the parts vector has more elements than the value vector, then we 402 // have a vector widening case (e.g. <2 x float> -> <4 x float>). 403 // Extract the elements we want. 404 if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) { 405 assert((PartEVT.getVectorElementCount().getKnownMinValue() > 406 ValueVT.getVectorElementCount().getKnownMinValue()) && 407 (PartEVT.getVectorElementCount().isScalable() == 408 ValueVT.getVectorElementCount().isScalable()) && 409 "Cannot narrow, it would be a lossy transformation"); 410 PartEVT = 411 EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(), 412 ValueVT.getVectorElementCount()); 413 Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val, 414 DAG.getVectorIdxConstant(0, DL)); 415 if (PartEVT == ValueVT) 416 return Val; 417 if (PartEVT.isInteger() && ValueVT.isFloatingPoint()) 418 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 419 } 420 421 // Promoted vector extract 422 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 423 } 424 425 // Trivial bitcast if the types are the same size and the destination 426 // vector type is legal. 427 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 428 TLI.isTypeLegal(ValueVT)) 429 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 430 431 if (ValueVT.getVectorNumElements() != 1) { 432 // Certain ABIs require that vectors are passed as integers. For vectors 433 // are the same size, this is an obvious bitcast. 434 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 435 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 436 } else if (ValueVT.bitsLT(PartEVT)) { 437 const uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 438 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 439 // Drop the extra bits. 440 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 441 return DAG.getBitcast(ValueVT, Val); 442 } 443 444 diagnosePossiblyInvalidConstraint( 445 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 446 return DAG.getUNDEF(ValueVT); 447 } 448 449 // Handle cases such as i8 -> <1 x i1> 450 EVT ValueSVT = ValueVT.getVectorElementType(); 451 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 452 unsigned ValueSize = ValueSVT.getSizeInBits(); 453 if (ValueSize == PartEVT.getSizeInBits()) { 454 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 455 } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) { 456 // It's possible a scalar floating point type gets softened to integer and 457 // then promoted to a larger integer. If PartEVT is the larger integer 458 // we need to truncate it and then bitcast to the FP type. 459 assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types"); 460 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 461 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 462 Val = DAG.getBitcast(ValueSVT, Val); 463 } else { 464 Val = ValueVT.isFloatingPoint() 465 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 466 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 467 } 468 } 469 470 return DAG.getBuildVector(ValueVT, DL, Val); 471 } 472 473 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 474 SDValue Val, SDValue *Parts, unsigned NumParts, 475 MVT PartVT, const Value *V, 476 std::optional<CallingConv::ID> CallConv); 477 478 /// getCopyToParts - Create a series of nodes that contain the specified value 479 /// split into legal parts. If the parts contain more bits than Val, then, for 480 /// integers, ExtendKind can be used to specify how to generate the extra bits. 481 static void 482 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, 483 unsigned NumParts, MVT PartVT, const Value *V, 484 std::optional<CallingConv::ID> CallConv = std::nullopt, 485 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 486 // Let the target split the parts if it wants to 487 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 488 if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT, 489 CallConv)) 490 return; 491 EVT ValueVT = Val.getValueType(); 492 493 // Handle the vector case separately. 494 if (ValueVT.isVector()) 495 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 496 CallConv); 497 498 unsigned PartBits = PartVT.getSizeInBits(); 499 unsigned OrigNumParts = NumParts; 500 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 501 "Copying to an illegal type!"); 502 503 if (NumParts == 0) 504 return; 505 506 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 507 EVT PartEVT = PartVT; 508 if (PartEVT == ValueVT) { 509 assert(NumParts == 1 && "No-op copy with multiple parts!"); 510 Parts[0] = Val; 511 return; 512 } 513 514 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 515 // If the parts cover more bits than the value has, promote the value. 516 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 517 assert(NumParts == 1 && "Do not know what to promote to!"); 518 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 519 } else { 520 if (ValueVT.isFloatingPoint()) { 521 // FP values need to be bitcast, then extended if they are being put 522 // into a larger container. 523 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 524 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 525 } 526 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 527 ValueVT.isInteger() && 528 "Unknown mismatch!"); 529 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 530 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 531 if (PartVT == MVT::x86mmx) 532 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 533 } 534 } else if (PartBits == ValueVT.getSizeInBits()) { 535 // Different types of the same size. 536 assert(NumParts == 1 && PartEVT != ValueVT); 537 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 538 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 539 // If the parts cover less bits than value has, truncate the value. 540 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 541 ValueVT.isInteger() && 542 "Unknown mismatch!"); 543 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 544 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 545 if (PartVT == MVT::x86mmx) 546 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 547 } 548 549 // The value may have changed - recompute ValueVT. 550 ValueVT = Val.getValueType(); 551 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 552 "Failed to tile the value with PartVT!"); 553 554 if (NumParts == 1) { 555 if (PartEVT != ValueVT) { 556 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 557 "scalar-to-vector conversion failed"); 558 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 559 } 560 561 Parts[0] = Val; 562 return; 563 } 564 565 // Expand the value into multiple parts. 566 if (NumParts & (NumParts - 1)) { 567 // The number of parts is not a power of 2. Split off and copy the tail. 568 assert(PartVT.isInteger() && ValueVT.isInteger() && 569 "Do not know what to expand to!"); 570 unsigned RoundParts = llvm::bit_floor(NumParts); 571 unsigned RoundBits = RoundParts * PartBits; 572 unsigned OddParts = NumParts - RoundParts; 573 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 574 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL)); 575 576 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 577 CallConv); 578 579 if (DAG.getDataLayout().isBigEndian()) 580 // The odd parts were reversed by getCopyToParts - unreverse them. 581 std::reverse(Parts + RoundParts, Parts + NumParts); 582 583 NumParts = RoundParts; 584 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 585 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 586 } 587 588 // The number of parts is a power of 2. Repeatedly bisect the value using 589 // EXTRACT_ELEMENT. 590 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 591 EVT::getIntegerVT(*DAG.getContext(), 592 ValueVT.getSizeInBits()), 593 Val); 594 595 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 596 for (unsigned i = 0; i < NumParts; i += StepSize) { 597 unsigned ThisBits = StepSize * PartBits / 2; 598 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 599 SDValue &Part0 = Parts[i]; 600 SDValue &Part1 = Parts[i+StepSize/2]; 601 602 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 603 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 604 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 605 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 606 607 if (ThisBits == PartBits && ThisVT != PartVT) { 608 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 609 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 610 } 611 } 612 } 613 614 if (DAG.getDataLayout().isBigEndian()) 615 std::reverse(Parts, Parts + OrigNumParts); 616 } 617 618 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val, 619 const SDLoc &DL, EVT PartVT) { 620 if (!PartVT.isVector()) 621 return SDValue(); 622 623 EVT ValueVT = Val.getValueType(); 624 ElementCount PartNumElts = PartVT.getVectorElementCount(); 625 ElementCount ValueNumElts = ValueVT.getVectorElementCount(); 626 627 // We only support widening vectors with equivalent element types and 628 // fixed/scalable properties. If a target needs to widen a fixed-length type 629 // to a scalable one, it should be possible to use INSERT_SUBVECTOR below. 630 if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) || 631 PartNumElts.isScalable() != ValueNumElts.isScalable() || 632 PartVT.getVectorElementType() != ValueVT.getVectorElementType()) 633 return SDValue(); 634 635 // Widening a scalable vector to another scalable vector is done by inserting 636 // the vector into a larger undef one. 637 if (PartNumElts.isScalable()) 638 return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT), 639 Val, DAG.getVectorIdxConstant(0, DL)); 640 641 EVT ElementVT = PartVT.getVectorElementType(); 642 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 643 // undef elements. 644 SmallVector<SDValue, 16> Ops; 645 DAG.ExtractVectorElements(Val, Ops); 646 SDValue EltUndef = DAG.getUNDEF(ElementVT); 647 Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef); 648 649 // FIXME: Use CONCAT for 2x -> 4x. 650 return DAG.getBuildVector(PartVT, DL, Ops); 651 } 652 653 /// getCopyToPartsVector - Create a series of nodes that contain the specified 654 /// value split into legal parts. 655 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 656 SDValue Val, SDValue *Parts, unsigned NumParts, 657 MVT PartVT, const Value *V, 658 std::optional<CallingConv::ID> CallConv) { 659 EVT ValueVT = Val.getValueType(); 660 assert(ValueVT.isVector() && "Not a vector"); 661 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 662 const bool IsABIRegCopy = CallConv.has_value(); 663 664 if (NumParts == 1) { 665 EVT PartEVT = PartVT; 666 if (PartEVT == ValueVT) { 667 // Nothing to do. 668 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 669 // Bitconvert vector->vector case. 670 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 671 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 672 Val = Widened; 673 } else if (PartVT.isVector() && 674 PartEVT.getVectorElementType().bitsGE( 675 ValueVT.getVectorElementType()) && 676 PartEVT.getVectorElementCount() == 677 ValueVT.getVectorElementCount()) { 678 679 // Promoted vector extract 680 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 681 } else if (PartEVT.isVector() && 682 PartEVT.getVectorElementType() != 683 ValueVT.getVectorElementType() && 684 TLI.getTypeAction(*DAG.getContext(), ValueVT) == 685 TargetLowering::TypeWidenVector) { 686 // Combination of widening and promotion. 687 EVT WidenVT = 688 EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(), 689 PartVT.getVectorElementCount()); 690 SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT); 691 Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT); 692 } else { 693 // Don't extract an integer from a float vector. This can happen if the 694 // FP type gets softened to integer and then promoted. The promotion 695 // prevents it from being picked up by the earlier bitcast case. 696 if (ValueVT.getVectorElementCount().isScalar() && 697 (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) { 698 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 699 DAG.getVectorIdxConstant(0, DL)); 700 } else { 701 uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 702 assert(PartVT.getFixedSizeInBits() > ValueSize && 703 "lossy conversion of vector to scalar type"); 704 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 705 Val = DAG.getBitcast(IntermediateType, Val); 706 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 707 } 708 } 709 710 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 711 Parts[0] = Val; 712 return; 713 } 714 715 // Handle a multi-element vector. 716 EVT IntermediateVT; 717 MVT RegisterVT; 718 unsigned NumIntermediates; 719 unsigned NumRegs; 720 if (IsABIRegCopy) { 721 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 722 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates, 723 RegisterVT); 724 } else { 725 NumRegs = 726 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 727 NumIntermediates, RegisterVT); 728 } 729 730 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 731 NumParts = NumRegs; // Silence a compiler warning. 732 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 733 734 assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() && 735 "Mixing scalable and fixed vectors when copying in parts"); 736 737 std::optional<ElementCount> DestEltCnt; 738 739 if (IntermediateVT.isVector()) 740 DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates; 741 else 742 DestEltCnt = ElementCount::getFixed(NumIntermediates); 743 744 EVT BuiltVectorTy = EVT::getVectorVT( 745 *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt); 746 747 if (ValueVT == BuiltVectorTy) { 748 // Nothing to do. 749 } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) { 750 // Bitconvert vector->vector case. 751 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 752 } else { 753 if (BuiltVectorTy.getVectorElementType().bitsGT( 754 ValueVT.getVectorElementType())) { 755 // Integer promotion. 756 ValueVT = EVT::getVectorVT(*DAG.getContext(), 757 BuiltVectorTy.getVectorElementType(), 758 ValueVT.getVectorElementCount()); 759 Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 760 } 761 762 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) { 763 Val = Widened; 764 } 765 } 766 767 assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type"); 768 769 // Split the vector into intermediate operands. 770 SmallVector<SDValue, 8> Ops(NumIntermediates); 771 for (unsigned i = 0; i != NumIntermediates; ++i) { 772 if (IntermediateVT.isVector()) { 773 // This does something sensible for scalable vectors - see the 774 // definition of EXTRACT_SUBVECTOR for further details. 775 unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements(); 776 Ops[i] = 777 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 778 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 779 } else { 780 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 781 DAG.getVectorIdxConstant(i, DL)); 782 } 783 } 784 785 // Split the intermediate operands into legal parts. 786 if (NumParts == NumIntermediates) { 787 // If the register was not expanded, promote or copy the value, 788 // as appropriate. 789 for (unsigned i = 0; i != NumParts; ++i) 790 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 791 } else if (NumParts > 0) { 792 // If the intermediate type was expanded, split each the value into 793 // legal parts. 794 assert(NumIntermediates != 0 && "division by zero"); 795 assert(NumParts % NumIntermediates == 0 && 796 "Must expand into a divisible number of parts!"); 797 unsigned Factor = NumParts / NumIntermediates; 798 for (unsigned i = 0; i != NumIntermediates; ++i) 799 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 800 CallConv); 801 } 802 } 803 804 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 805 EVT valuevt, std::optional<CallingConv::ID> CC) 806 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 807 RegCount(1, regs.size()), CallConv(CC) {} 808 809 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 810 const DataLayout &DL, unsigned Reg, Type *Ty, 811 std::optional<CallingConv::ID> CC) { 812 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 813 814 CallConv = CC; 815 816 for (EVT ValueVT : ValueVTs) { 817 unsigned NumRegs = 818 isABIMangled() 819 ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT) 820 : TLI.getNumRegisters(Context, ValueVT); 821 MVT RegisterVT = 822 isABIMangled() 823 ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT) 824 : TLI.getRegisterType(Context, ValueVT); 825 for (unsigned i = 0; i != NumRegs; ++i) 826 Regs.push_back(Reg + i); 827 RegVTs.push_back(RegisterVT); 828 RegCount.push_back(NumRegs); 829 Reg += NumRegs; 830 } 831 } 832 833 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 834 FunctionLoweringInfo &FuncInfo, 835 const SDLoc &dl, SDValue &Chain, 836 SDValue *Flag, const Value *V) const { 837 // A Value with type {} or [0 x %t] needs no registers. 838 if (ValueVTs.empty()) 839 return SDValue(); 840 841 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 842 843 // Assemble the legal parts into the final values. 844 SmallVector<SDValue, 4> Values(ValueVTs.size()); 845 SmallVector<SDValue, 8> Parts; 846 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 847 // Copy the legal parts from the registers. 848 EVT ValueVT = ValueVTs[Value]; 849 unsigned NumRegs = RegCount[Value]; 850 MVT RegisterVT = isABIMangled() 851 ? TLI.getRegisterTypeForCallingConv( 852 *DAG.getContext(), *CallConv, RegVTs[Value]) 853 : RegVTs[Value]; 854 855 Parts.resize(NumRegs); 856 for (unsigned i = 0; i != NumRegs; ++i) { 857 SDValue P; 858 if (!Flag) { 859 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 860 } else { 861 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 862 *Flag = P.getValue(2); 863 } 864 865 Chain = P.getValue(1); 866 Parts[i] = P; 867 868 // If the source register was virtual and if we know something about it, 869 // add an assert node. 870 if (!Register::isVirtualRegister(Regs[Part + i]) || 871 !RegisterVT.isInteger()) 872 continue; 873 874 const FunctionLoweringInfo::LiveOutInfo *LOI = 875 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 876 if (!LOI) 877 continue; 878 879 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 880 unsigned NumSignBits = LOI->NumSignBits; 881 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 882 883 if (NumZeroBits == RegSize) { 884 // The current value is a zero. 885 // Explicitly express that as it would be easier for 886 // optimizations to kick in. 887 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 888 continue; 889 } 890 891 // FIXME: We capture more information than the dag can represent. For 892 // now, just use the tightest assertzext/assertsext possible. 893 bool isSExt; 894 EVT FromVT(MVT::Other); 895 if (NumZeroBits) { 896 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 897 isSExt = false; 898 } else if (NumSignBits > 1) { 899 FromVT = 900 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 901 isSExt = true; 902 } else { 903 continue; 904 } 905 // Add an assertion node. 906 assert(FromVT != MVT::Other); 907 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 908 RegisterVT, P, DAG.getValueType(FromVT)); 909 } 910 911 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 912 RegisterVT, ValueVT, V, CallConv); 913 Part += NumRegs; 914 Parts.clear(); 915 } 916 917 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 918 } 919 920 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 921 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 922 const Value *V, 923 ISD::NodeType PreferredExtendType) const { 924 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 925 ISD::NodeType ExtendKind = PreferredExtendType; 926 927 // Get the list of the values's legal parts. 928 unsigned NumRegs = Regs.size(); 929 SmallVector<SDValue, 8> Parts(NumRegs); 930 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 931 unsigned NumParts = RegCount[Value]; 932 933 MVT RegisterVT = isABIMangled() 934 ? TLI.getRegisterTypeForCallingConv( 935 *DAG.getContext(), *CallConv, RegVTs[Value]) 936 : RegVTs[Value]; 937 938 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 939 ExtendKind = ISD::ZERO_EXTEND; 940 941 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 942 NumParts, RegisterVT, V, CallConv, ExtendKind); 943 Part += NumParts; 944 } 945 946 // Copy the parts into the registers. 947 SmallVector<SDValue, 8> Chains(NumRegs); 948 for (unsigned i = 0; i != NumRegs; ++i) { 949 SDValue Part; 950 if (!Flag) { 951 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 952 } else { 953 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 954 *Flag = Part.getValue(1); 955 } 956 957 Chains[i] = Part.getValue(0); 958 } 959 960 if (NumRegs == 1 || Flag) 961 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 962 // flagged to it. That is the CopyToReg nodes and the user are considered 963 // a single scheduling unit. If we create a TokenFactor and return it as 964 // chain, then the TokenFactor is both a predecessor (operand) of the 965 // user as well as a successor (the TF operands are flagged to the user). 966 // c1, f1 = CopyToReg 967 // c2, f2 = CopyToReg 968 // c3 = TokenFactor c1, c2 969 // ... 970 // = op c3, ..., f2 971 Chain = Chains[NumRegs-1]; 972 else 973 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 974 } 975 976 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 977 unsigned MatchingIdx, const SDLoc &dl, 978 SelectionDAG &DAG, 979 std::vector<SDValue> &Ops) const { 980 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 981 982 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 983 if (HasMatching) 984 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 985 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 986 // Put the register class of the virtual registers in the flag word. That 987 // way, later passes can recompute register class constraints for inline 988 // assembly as well as normal instructions. 989 // Don't do this for tied operands that can use the regclass information 990 // from the def. 991 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 992 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 993 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 994 } 995 996 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 997 Ops.push_back(Res); 998 999 if (Code == InlineAsm::Kind_Clobber) { 1000 // Clobbers should always have a 1:1 mapping with registers, and may 1001 // reference registers that have illegal (e.g. vector) types. Hence, we 1002 // shouldn't try to apply any sort of splitting logic to them. 1003 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 1004 "No 1:1 mapping from clobbers to regs?"); 1005 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 1006 (void)SP; 1007 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 1008 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 1009 assert( 1010 (Regs[I] != SP || 1011 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 1012 "If we clobbered the stack pointer, MFI should know about it."); 1013 } 1014 return; 1015 } 1016 1017 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 1018 MVT RegisterVT = RegVTs[Value]; 1019 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value], 1020 RegisterVT); 1021 for (unsigned i = 0; i != NumRegs; ++i) { 1022 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 1023 unsigned TheReg = Regs[Reg++]; 1024 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 1025 } 1026 } 1027 } 1028 1029 SmallVector<std::pair<unsigned, TypeSize>, 4> 1030 RegsForValue::getRegsAndSizes() const { 1031 SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec; 1032 unsigned I = 0; 1033 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1034 unsigned RegCount = std::get<0>(CountAndVT); 1035 MVT RegisterVT = std::get<1>(CountAndVT); 1036 TypeSize RegisterSize = RegisterVT.getSizeInBits(); 1037 for (unsigned E = I + RegCount; I != E; ++I) 1038 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1039 } 1040 return OutVec; 1041 } 1042 1043 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1044 AssumptionCache *ac, 1045 const TargetLibraryInfo *li) { 1046 AA = aa; 1047 AC = ac; 1048 GFI = gfi; 1049 LibInfo = li; 1050 Context = DAG.getContext(); 1051 LPadToCallSiteMap.clear(); 1052 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1053 } 1054 1055 void SelectionDAGBuilder::clear() { 1056 NodeMap.clear(); 1057 UnusedArgNodeMap.clear(); 1058 PendingLoads.clear(); 1059 PendingExports.clear(); 1060 PendingConstrainedFP.clear(); 1061 PendingConstrainedFPStrict.clear(); 1062 CurInst = nullptr; 1063 HasTailCall = false; 1064 SDNodeOrder = LowestSDNodeOrder; 1065 StatepointLowering.clear(); 1066 } 1067 1068 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1069 DanglingDebugInfoMap.clear(); 1070 } 1071 1072 // Update DAG root to include dependencies on Pending chains. 1073 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1074 SDValue Root = DAG.getRoot(); 1075 1076 if (Pending.empty()) 1077 return Root; 1078 1079 // Add current root to PendingChains, unless we already indirectly 1080 // depend on it. 1081 if (Root.getOpcode() != ISD::EntryToken) { 1082 unsigned i = 0, e = Pending.size(); 1083 for (; i != e; ++i) { 1084 assert(Pending[i].getNode()->getNumOperands() > 1); 1085 if (Pending[i].getNode()->getOperand(0) == Root) 1086 break; // Don't add the root if we already indirectly depend on it. 1087 } 1088 1089 if (i == e) 1090 Pending.push_back(Root); 1091 } 1092 1093 if (Pending.size() == 1) 1094 Root = Pending[0]; 1095 else 1096 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1097 1098 DAG.setRoot(Root); 1099 Pending.clear(); 1100 return Root; 1101 } 1102 1103 SDValue SelectionDAGBuilder::getMemoryRoot() { 1104 return updateRoot(PendingLoads); 1105 } 1106 1107 SDValue SelectionDAGBuilder::getRoot() { 1108 // Chain up all pending constrained intrinsics together with all 1109 // pending loads, by simply appending them to PendingLoads and 1110 // then calling getMemoryRoot(). 1111 PendingLoads.reserve(PendingLoads.size() + 1112 PendingConstrainedFP.size() + 1113 PendingConstrainedFPStrict.size()); 1114 PendingLoads.append(PendingConstrainedFP.begin(), 1115 PendingConstrainedFP.end()); 1116 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1117 PendingConstrainedFPStrict.end()); 1118 PendingConstrainedFP.clear(); 1119 PendingConstrainedFPStrict.clear(); 1120 return getMemoryRoot(); 1121 } 1122 1123 SDValue SelectionDAGBuilder::getControlRoot() { 1124 // We need to emit pending fpexcept.strict constrained intrinsics, 1125 // so append them to the PendingExports list. 1126 PendingExports.append(PendingConstrainedFPStrict.begin(), 1127 PendingConstrainedFPStrict.end()); 1128 PendingConstrainedFPStrict.clear(); 1129 return updateRoot(PendingExports); 1130 } 1131 1132 void SelectionDAGBuilder::visit(const Instruction &I) { 1133 // Set up outgoing PHI node register values before emitting the terminator. 1134 if (I.isTerminator()) { 1135 HandlePHINodesInSuccessorBlocks(I.getParent()); 1136 } 1137 1138 // Add SDDbgValue nodes for any var locs here. Do so before updating 1139 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1140 if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) { 1141 // Add SDDbgValue nodes for any var locs here. Do so before updating 1142 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1143 for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I); 1144 It != End; ++It) { 1145 auto *Var = FnVarLocs->getDILocalVariable(It->VariableID); 1146 dropDanglingDebugInfo(Var, It->Expr); 1147 if (!handleDebugValue(It->V, Var, It->Expr, It->DL, SDNodeOrder, 1148 /*IsVariadic=*/false)) 1149 addDanglingDebugInfo(It, SDNodeOrder); 1150 } 1151 } 1152 1153 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1154 if (!isa<DbgInfoIntrinsic>(I)) 1155 ++SDNodeOrder; 1156 1157 CurInst = &I; 1158 1159 // Set inserted listener only if required. 1160 bool NodeInserted = false; 1161 std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener; 1162 MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections); 1163 if (PCSectionsMD) { 1164 InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>( 1165 DAG, [&](SDNode *) { NodeInserted = true; }); 1166 } 1167 1168 visit(I.getOpcode(), I); 1169 1170 if (!I.isTerminator() && !HasTailCall && 1171 !isa<GCStatepointInst>(I)) // statepoints handle their exports internally 1172 CopyToExportRegsIfNeeded(&I); 1173 1174 // Handle metadata. 1175 if (PCSectionsMD) { 1176 auto It = NodeMap.find(&I); 1177 if (It != NodeMap.end()) { 1178 DAG.addPCSections(It->second.getNode(), PCSectionsMD); 1179 } else if (NodeInserted) { 1180 // This should not happen; if it does, don't let it go unnoticed so we can 1181 // fix it. Relevant visit*() function is probably missing a setValue(). 1182 errs() << "warning: loosing !pcsections metadata [" 1183 << I.getModule()->getName() << "]\n"; 1184 LLVM_DEBUG(I.dump()); 1185 assert(false); 1186 } 1187 } 1188 1189 CurInst = nullptr; 1190 } 1191 1192 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1193 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1194 } 1195 1196 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1197 // Note: this doesn't use InstVisitor, because it has to work with 1198 // ConstantExpr's in addition to instructions. 1199 switch (Opcode) { 1200 default: llvm_unreachable("Unknown instruction type encountered!"); 1201 // Build the switch statement using the Instruction.def file. 1202 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1203 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1204 #include "llvm/IR/Instruction.def" 1205 } 1206 } 1207 1208 void SelectionDAGBuilder::addDanglingDebugInfo(const VarLocInfo *VarLoc, 1209 unsigned Order) { 1210 DanglingDebugInfoMap[VarLoc->V].emplace_back(VarLoc, Order); 1211 } 1212 1213 void SelectionDAGBuilder::addDanglingDebugInfo(const DbgValueInst *DI, 1214 unsigned Order) { 1215 // We treat variadic dbg_values differently at this stage. 1216 if (DI->hasArgList()) { 1217 // For variadic dbg_values we will now insert an undef. 1218 // FIXME: We can potentially recover these! 1219 SmallVector<SDDbgOperand, 2> Locs; 1220 for (const Value *V : DI->getValues()) { 1221 auto Undef = UndefValue::get(V->getType()); 1222 Locs.push_back(SDDbgOperand::fromConst(Undef)); 1223 } 1224 SDDbgValue *SDV = DAG.getDbgValueList( 1225 DI->getVariable(), DI->getExpression(), Locs, {}, 1226 /*IsIndirect=*/false, DI->getDebugLoc(), Order, /*IsVariadic=*/true); 1227 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1228 } else { 1229 // TODO: Dangling debug info will eventually either be resolved or produce 1230 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 1231 // between the original dbg.value location and its resolved DBG_VALUE, 1232 // which we should ideally fill with an extra Undef DBG_VALUE. 1233 assert(DI->getNumVariableLocationOps() == 1 && 1234 "DbgValueInst without an ArgList should have a single location " 1235 "operand."); 1236 DanglingDebugInfoMap[DI->getValue(0)].emplace_back(DI, Order); 1237 } 1238 } 1239 1240 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1241 const DIExpression *Expr) { 1242 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1243 DIVariable *DanglingVariable = DDI.getVariable(DAG.getFunctionVarLocs()); 1244 DIExpression *DanglingExpr = DDI.getExpression(); 1245 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1246 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << printDDI(DDI) 1247 << "\n"); 1248 return true; 1249 } 1250 return false; 1251 }; 1252 1253 for (auto &DDIMI : DanglingDebugInfoMap) { 1254 DanglingDebugInfoVector &DDIV = DDIMI.second; 1255 1256 // If debug info is to be dropped, run it through final checks to see 1257 // whether it can be salvaged. 1258 for (auto &DDI : DDIV) 1259 if (isMatchingDbgValue(DDI)) 1260 salvageUnresolvedDbgValue(DDI); 1261 1262 erase_if(DDIV, isMatchingDbgValue); 1263 } 1264 } 1265 1266 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1267 // generate the debug data structures now that we've seen its definition. 1268 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1269 SDValue Val) { 1270 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1271 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1272 return; 1273 1274 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1275 for (auto &DDI : DDIV) { 1276 DebugLoc DL = DDI.getDebugLoc(); 1277 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1278 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1279 DILocalVariable *Variable = DDI.getVariable(DAG.getFunctionVarLocs()); 1280 DIExpression *Expr = DDI.getExpression(); 1281 assert(Variable->isValidLocationForIntrinsic(DL) && 1282 "Expected inlined-at fields to agree"); 1283 SDDbgValue *SDV; 1284 if (Val.getNode()) { 1285 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1286 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1287 // we couldn't resolve it directly when examining the DbgValue intrinsic 1288 // in the first place we should not be more successful here). Unless we 1289 // have some test case that prove this to be correct we should avoid 1290 // calling EmitFuncArgumentDbgValue here. 1291 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL, 1292 FuncArgumentDbgValueKind::Value, Val)) { 1293 LLVM_DEBUG(dbgs() << "Resolve dangling debug info for " << printDDI(DDI) 1294 << "\n"); 1295 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1296 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1297 // inserted after the definition of Val when emitting the instructions 1298 // after ISel. An alternative could be to teach 1299 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1300 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1301 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1302 << ValSDNodeOrder << "\n"); 1303 SDV = getDbgValue(Val, Variable, Expr, DL, 1304 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1305 DAG.AddDbgValue(SDV, false); 1306 } else 1307 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " 1308 << printDDI(DDI) << " in EmitFuncArgumentDbgValue\n"); 1309 } else { 1310 LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(DDI) << "\n"); 1311 auto Undef = UndefValue::get(V->getType()); 1312 auto SDV = 1313 DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder); 1314 DAG.AddDbgValue(SDV, false); 1315 } 1316 } 1317 DDIV.clear(); 1318 } 1319 1320 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1321 // TODO: For the variadic implementation, instead of only checking the fail 1322 // state of `handleDebugValue`, we need know specifically which values were 1323 // invalid, so that we attempt to salvage only those values when processing 1324 // a DIArgList. 1325 Value *V = DDI.getVariableLocationOp(0); 1326 Value *OrigV = V; 1327 DILocalVariable *Var = DDI.getVariable(DAG.getFunctionVarLocs()); 1328 DIExpression *Expr = DDI.getExpression(); 1329 DebugLoc DL = DDI.getDebugLoc(); 1330 unsigned SDOrder = DDI.getSDNodeOrder(); 1331 1332 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1333 // that DW_OP_stack_value is desired. 1334 bool StackValue = true; 1335 1336 // Can this Value can be encoded without any further work? 1337 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) 1338 return; 1339 1340 // Attempt to salvage back through as many instructions as possible. Bail if 1341 // a non-instruction is seen, such as a constant expression or global 1342 // variable. FIXME: Further work could recover those too. 1343 while (isa<Instruction>(V)) { 1344 Instruction &VAsInst = *cast<Instruction>(V); 1345 // Temporary "0", awaiting real implementation. 1346 SmallVector<uint64_t, 16> Ops; 1347 SmallVector<Value *, 4> AdditionalValues; 1348 V = salvageDebugInfoImpl(VAsInst, Expr->getNumLocationOperands(), Ops, 1349 AdditionalValues); 1350 // If we cannot salvage any further, and haven't yet found a suitable debug 1351 // expression, bail out. 1352 if (!V) 1353 break; 1354 1355 // TODO: If AdditionalValues isn't empty, then the salvage can only be 1356 // represented with a DBG_VALUE_LIST, so we give up. When we have support 1357 // here for variadic dbg_values, remove that condition. 1358 if (!AdditionalValues.empty()) 1359 break; 1360 1361 // New value and expr now represent this debuginfo. 1362 Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue); 1363 1364 // Some kind of simplification occurred: check whether the operand of the 1365 // salvaged debug expression can be encoded in this DAG. 1366 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) { 1367 LLVM_DEBUG( 1368 dbgs() << "Salvaged debug location info for:\n " << *Var << "\n" 1369 << *OrigV << "\nBy stripping back to:\n " << *V << "\n"); 1370 return; 1371 } 1372 } 1373 1374 // This was the final opportunity to salvage this debug information, and it 1375 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1376 // any earlier variable location. 1377 assert(OrigV && "V shouldn't be null"); 1378 auto *Undef = UndefValue::get(OrigV->getType()); 1379 auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1380 DAG.AddDbgValue(SDV, false); 1381 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << printDDI(DDI) 1382 << "\n"); 1383 } 1384 1385 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values, 1386 DILocalVariable *Var, 1387 DIExpression *Expr, DebugLoc DbgLoc, 1388 unsigned Order, bool IsVariadic) { 1389 if (Values.empty()) 1390 return true; 1391 SmallVector<SDDbgOperand> LocationOps; 1392 SmallVector<SDNode *> Dependencies; 1393 for (const Value *V : Values) { 1394 // Constant value. 1395 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1396 isa<ConstantPointerNull>(V)) { 1397 LocationOps.emplace_back(SDDbgOperand::fromConst(V)); 1398 continue; 1399 } 1400 1401 // Look through IntToPtr constants. 1402 if (auto *CE = dyn_cast<ConstantExpr>(V)) 1403 if (CE->getOpcode() == Instruction::IntToPtr) { 1404 LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0))); 1405 continue; 1406 } 1407 1408 // If the Value is a frame index, we can create a FrameIndex debug value 1409 // without relying on the DAG at all. 1410 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1411 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1412 if (SI != FuncInfo.StaticAllocaMap.end()) { 1413 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second)); 1414 continue; 1415 } 1416 } 1417 1418 // Do not use getValue() in here; we don't want to generate code at 1419 // this point if it hasn't been done yet. 1420 SDValue N = NodeMap[V]; 1421 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1422 N = UnusedArgNodeMap[V]; 1423 if (N.getNode()) { 1424 // Only emit func arg dbg value for non-variadic dbg.values for now. 1425 if (!IsVariadic && 1426 EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc, 1427 FuncArgumentDbgValueKind::Value, N)) 1428 return true; 1429 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 1430 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can 1431 // describe stack slot locations. 1432 // 1433 // Consider "int x = 0; int *px = &x;". There are two kinds of 1434 // interesting debug values here after optimization: 1435 // 1436 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 1437 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 1438 // 1439 // Both describe the direct values of their associated variables. 1440 Dependencies.push_back(N.getNode()); 1441 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex())); 1442 continue; 1443 } 1444 LocationOps.emplace_back( 1445 SDDbgOperand::fromNode(N.getNode(), N.getResNo())); 1446 continue; 1447 } 1448 1449 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1450 // Special rules apply for the first dbg.values of parameter variables in a 1451 // function. Identify them by the fact they reference Argument Values, that 1452 // they're parameters, and they are parameters of the current function. We 1453 // need to let them dangle until they get an SDNode. 1454 bool IsParamOfFunc = 1455 isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt(); 1456 if (IsParamOfFunc) 1457 return false; 1458 1459 // The value is not used in this block yet (or it would have an SDNode). 1460 // We still want the value to appear for the user if possible -- if it has 1461 // an associated VReg, we can refer to that instead. 1462 auto VMI = FuncInfo.ValueMap.find(V); 1463 if (VMI != FuncInfo.ValueMap.end()) { 1464 unsigned Reg = VMI->second; 1465 // If this is a PHI node, it may be split up into several MI PHI nodes 1466 // (in FunctionLoweringInfo::set). 1467 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1468 V->getType(), std::nullopt); 1469 if (RFV.occupiesMultipleRegs()) { 1470 // FIXME: We could potentially support variadic dbg_values here. 1471 if (IsVariadic) 1472 return false; 1473 unsigned Offset = 0; 1474 unsigned BitsToDescribe = 0; 1475 if (auto VarSize = Var->getSizeInBits()) 1476 BitsToDescribe = *VarSize; 1477 if (auto Fragment = Expr->getFragmentInfo()) 1478 BitsToDescribe = Fragment->SizeInBits; 1479 for (const auto &RegAndSize : RFV.getRegsAndSizes()) { 1480 // Bail out if all bits are described already. 1481 if (Offset >= BitsToDescribe) 1482 break; 1483 // TODO: handle scalable vectors. 1484 unsigned RegisterSize = RegAndSize.second; 1485 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1486 ? BitsToDescribe - Offset 1487 : RegisterSize; 1488 auto FragmentExpr = DIExpression::createFragmentExpression( 1489 Expr, Offset, FragmentSize); 1490 if (!FragmentExpr) 1491 continue; 1492 SDDbgValue *SDV = DAG.getVRegDbgValue( 1493 Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, SDNodeOrder); 1494 DAG.AddDbgValue(SDV, false); 1495 Offset += RegisterSize; 1496 } 1497 return true; 1498 } 1499 // We can use simple vreg locations for variadic dbg_values as well. 1500 LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg)); 1501 continue; 1502 } 1503 // We failed to create a SDDbgOperand for V. 1504 return false; 1505 } 1506 1507 // We have created a SDDbgOperand for each Value in Values. 1508 // Should use Order instead of SDNodeOrder? 1509 assert(!LocationOps.empty()); 1510 SDDbgValue *SDV = DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies, 1511 /*IsIndirect=*/false, DbgLoc, 1512 SDNodeOrder, IsVariadic); 1513 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1514 return true; 1515 } 1516 1517 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1518 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1519 for (auto &Pair : DanglingDebugInfoMap) 1520 for (auto &DDI : Pair.second) 1521 salvageUnresolvedDbgValue(DDI); 1522 clearDanglingDebugInfo(); 1523 } 1524 1525 /// getCopyFromRegs - If there was virtual register allocated for the value V 1526 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1527 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1528 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1529 SDValue Result; 1530 1531 if (It != FuncInfo.ValueMap.end()) { 1532 Register InReg = It->second; 1533 1534 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1535 DAG.getDataLayout(), InReg, Ty, 1536 std::nullopt); // This is not an ABI copy. 1537 SDValue Chain = DAG.getEntryNode(); 1538 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1539 V); 1540 resolveDanglingDebugInfo(V, Result); 1541 } 1542 1543 return Result; 1544 } 1545 1546 /// getValue - Return an SDValue for the given Value. 1547 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1548 // If we already have an SDValue for this value, use it. It's important 1549 // to do this first, so that we don't create a CopyFromReg if we already 1550 // have a regular SDValue. 1551 SDValue &N = NodeMap[V]; 1552 if (N.getNode()) return N; 1553 1554 // If there's a virtual register allocated and initialized for this 1555 // value, use it. 1556 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1557 return copyFromReg; 1558 1559 // Otherwise create a new SDValue and remember it. 1560 SDValue Val = getValueImpl(V); 1561 NodeMap[V] = Val; 1562 resolveDanglingDebugInfo(V, Val); 1563 return Val; 1564 } 1565 1566 /// getNonRegisterValue - Return an SDValue for the given Value, but 1567 /// don't look in FuncInfo.ValueMap for a virtual register. 1568 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1569 // If we already have an SDValue for this value, use it. 1570 SDValue &N = NodeMap[V]; 1571 if (N.getNode()) { 1572 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1573 // Remove the debug location from the node as the node is about to be used 1574 // in a location which may differ from the original debug location. This 1575 // is relevant to Constant and ConstantFP nodes because they can appear 1576 // as constant expressions inside PHI nodes. 1577 N->setDebugLoc(DebugLoc()); 1578 } 1579 return N; 1580 } 1581 1582 // Otherwise create a new SDValue and remember it. 1583 SDValue Val = getValueImpl(V); 1584 NodeMap[V] = Val; 1585 resolveDanglingDebugInfo(V, Val); 1586 return Val; 1587 } 1588 1589 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1590 /// Create an SDValue for the given value. 1591 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1592 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1593 1594 if (const Constant *C = dyn_cast<Constant>(V)) { 1595 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1596 1597 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1598 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1599 1600 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1601 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1602 1603 if (isa<ConstantPointerNull>(C)) { 1604 unsigned AS = V->getType()->getPointerAddressSpace(); 1605 return DAG.getConstant(0, getCurSDLoc(), 1606 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1607 } 1608 1609 if (match(C, m_VScale(DAG.getDataLayout()))) 1610 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1611 1612 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1613 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1614 1615 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1616 return DAG.getUNDEF(VT); 1617 1618 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1619 visit(CE->getOpcode(), *CE); 1620 SDValue N1 = NodeMap[V]; 1621 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1622 return N1; 1623 } 1624 1625 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1626 SmallVector<SDValue, 4> Constants; 1627 for (const Use &U : C->operands()) { 1628 SDNode *Val = getValue(U).getNode(); 1629 // If the operand is an empty aggregate, there are no values. 1630 if (!Val) continue; 1631 // Add each leaf value from the operand to the Constants list 1632 // to form a flattened list of all the values. 1633 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1634 Constants.push_back(SDValue(Val, i)); 1635 } 1636 1637 return DAG.getMergeValues(Constants, getCurSDLoc()); 1638 } 1639 1640 if (const ConstantDataSequential *CDS = 1641 dyn_cast<ConstantDataSequential>(C)) { 1642 SmallVector<SDValue, 4> Ops; 1643 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1644 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1645 // Add each leaf value from the operand to the Constants list 1646 // to form a flattened list of all the values. 1647 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1648 Ops.push_back(SDValue(Val, i)); 1649 } 1650 1651 if (isa<ArrayType>(CDS->getType())) 1652 return DAG.getMergeValues(Ops, getCurSDLoc()); 1653 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1654 } 1655 1656 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1657 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1658 "Unknown struct or array constant!"); 1659 1660 SmallVector<EVT, 4> ValueVTs; 1661 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1662 unsigned NumElts = ValueVTs.size(); 1663 if (NumElts == 0) 1664 return SDValue(); // empty struct 1665 SmallVector<SDValue, 4> Constants(NumElts); 1666 for (unsigned i = 0; i != NumElts; ++i) { 1667 EVT EltVT = ValueVTs[i]; 1668 if (isa<UndefValue>(C)) 1669 Constants[i] = DAG.getUNDEF(EltVT); 1670 else if (EltVT.isFloatingPoint()) 1671 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1672 else 1673 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1674 } 1675 1676 return DAG.getMergeValues(Constants, getCurSDLoc()); 1677 } 1678 1679 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1680 return DAG.getBlockAddress(BA, VT); 1681 1682 if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C)) 1683 return getValue(Equiv->getGlobalValue()); 1684 1685 if (const auto *NC = dyn_cast<NoCFIValue>(C)) 1686 return getValue(NC->getGlobalValue()); 1687 1688 VectorType *VecTy = cast<VectorType>(V->getType()); 1689 1690 // Now that we know the number and type of the elements, get that number of 1691 // elements into the Ops array based on what kind of constant it is. 1692 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1693 SmallVector<SDValue, 16> Ops; 1694 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1695 for (unsigned i = 0; i != NumElements; ++i) 1696 Ops.push_back(getValue(CV->getOperand(i))); 1697 1698 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1699 } 1700 1701 if (isa<ConstantAggregateZero>(C)) { 1702 EVT EltVT = 1703 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1704 1705 SDValue Op; 1706 if (EltVT.isFloatingPoint()) 1707 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1708 else 1709 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1710 1711 return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op); 1712 } 1713 1714 llvm_unreachable("Unknown vector constant"); 1715 } 1716 1717 // If this is a static alloca, generate it as the frameindex instead of 1718 // computation. 1719 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1720 DenseMap<const AllocaInst*, int>::iterator SI = 1721 FuncInfo.StaticAllocaMap.find(AI); 1722 if (SI != FuncInfo.StaticAllocaMap.end()) 1723 return DAG.getFrameIndex( 1724 SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType())); 1725 } 1726 1727 // If this is an instruction which fast-isel has deferred, select it now. 1728 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1729 Register InReg = FuncInfo.InitializeRegForValue(Inst); 1730 1731 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1732 Inst->getType(), std::nullopt); 1733 SDValue Chain = DAG.getEntryNode(); 1734 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1735 } 1736 1737 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) 1738 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1739 1740 if (const auto *BB = dyn_cast<BasicBlock>(V)) 1741 return DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 1742 1743 llvm_unreachable("Can't get register for value!"); 1744 } 1745 1746 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1747 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1748 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1749 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1750 bool IsSEH = isAsynchronousEHPersonality(Pers); 1751 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1752 if (!IsSEH) 1753 CatchPadMBB->setIsEHScopeEntry(); 1754 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1755 if (IsMSVCCXX || IsCoreCLR) 1756 CatchPadMBB->setIsEHFuncletEntry(); 1757 } 1758 1759 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1760 // Update machine-CFG edge. 1761 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1762 FuncInfo.MBB->addSuccessor(TargetMBB); 1763 TargetMBB->setIsEHCatchretTarget(true); 1764 DAG.getMachineFunction().setHasEHCatchret(true); 1765 1766 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1767 bool IsSEH = isAsynchronousEHPersonality(Pers); 1768 if (IsSEH) { 1769 // If this is not a fall-through branch or optimizations are switched off, 1770 // emit the branch. 1771 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1772 TM.getOptLevel() == CodeGenOpt::None) 1773 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1774 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1775 return; 1776 } 1777 1778 // Figure out the funclet membership for the catchret's successor. 1779 // This will be used by the FuncletLayout pass to determine how to order the 1780 // BB's. 1781 // A 'catchret' returns to the outer scope's color. 1782 Value *ParentPad = I.getCatchSwitchParentPad(); 1783 const BasicBlock *SuccessorColor; 1784 if (isa<ConstantTokenNone>(ParentPad)) 1785 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1786 else 1787 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1788 assert(SuccessorColor && "No parent funclet for catchret!"); 1789 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1790 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1791 1792 // Create the terminator node. 1793 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1794 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1795 DAG.getBasicBlock(SuccessorColorMBB)); 1796 DAG.setRoot(Ret); 1797 } 1798 1799 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1800 // Don't emit any special code for the cleanuppad instruction. It just marks 1801 // the start of an EH scope/funclet. 1802 FuncInfo.MBB->setIsEHScopeEntry(); 1803 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1804 if (Pers != EHPersonality::Wasm_CXX) { 1805 FuncInfo.MBB->setIsEHFuncletEntry(); 1806 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1807 } 1808 } 1809 1810 // In wasm EH, even though a catchpad may not catch an exception if a tag does 1811 // not match, it is OK to add only the first unwind destination catchpad to the 1812 // successors, because there will be at least one invoke instruction within the 1813 // catch scope that points to the next unwind destination, if one exists, so 1814 // CFGSort cannot mess up with BB sorting order. 1815 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic 1816 // call within them, and catchpads only consisting of 'catch (...)' have a 1817 // '__cxa_end_catch' call within them, both of which generate invokes in case 1818 // the next unwind destination exists, i.e., the next unwind destination is not 1819 // the caller.) 1820 // 1821 // Having at most one EH pad successor is also simpler and helps later 1822 // transformations. 1823 // 1824 // For example, 1825 // current: 1826 // invoke void @foo to ... unwind label %catch.dispatch 1827 // catch.dispatch: 1828 // %0 = catchswitch within ... [label %catch.start] unwind label %next 1829 // catch.start: 1830 // ... 1831 // ... in this BB or some other child BB dominated by this BB there will be an 1832 // invoke that points to 'next' BB as an unwind destination 1833 // 1834 // next: ; We don't need to add this to 'current' BB's successor 1835 // ... 1836 static void findWasmUnwindDestinations( 1837 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1838 BranchProbability Prob, 1839 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1840 &UnwindDests) { 1841 while (EHPadBB) { 1842 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1843 if (isa<CleanupPadInst>(Pad)) { 1844 // Stop on cleanup pads. 1845 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1846 UnwindDests.back().first->setIsEHScopeEntry(); 1847 break; 1848 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1849 // Add the catchpad handlers to the possible destinations. We don't 1850 // continue to the unwind destination of the catchswitch for wasm. 1851 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1852 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1853 UnwindDests.back().first->setIsEHScopeEntry(); 1854 } 1855 break; 1856 } else { 1857 continue; 1858 } 1859 } 1860 } 1861 1862 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1863 /// many places it could ultimately go. In the IR, we have a single unwind 1864 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1865 /// This function skips over imaginary basic blocks that hold catchswitch 1866 /// instructions, and finds all the "real" machine 1867 /// basic block destinations. As those destinations may not be successors of 1868 /// EHPadBB, here we also calculate the edge probability to those destinations. 1869 /// The passed-in Prob is the edge probability to EHPadBB. 1870 static void findUnwindDestinations( 1871 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1872 BranchProbability Prob, 1873 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1874 &UnwindDests) { 1875 EHPersonality Personality = 1876 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1877 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1878 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1879 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1880 bool IsSEH = isAsynchronousEHPersonality(Personality); 1881 1882 if (IsWasmCXX) { 1883 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1884 assert(UnwindDests.size() <= 1 && 1885 "There should be at most one unwind destination for wasm"); 1886 return; 1887 } 1888 1889 while (EHPadBB) { 1890 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1891 BasicBlock *NewEHPadBB = nullptr; 1892 if (isa<LandingPadInst>(Pad)) { 1893 // Stop on landingpads. They are not funclets. 1894 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1895 break; 1896 } else if (isa<CleanupPadInst>(Pad)) { 1897 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1898 // personalities. 1899 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1900 UnwindDests.back().first->setIsEHScopeEntry(); 1901 UnwindDests.back().first->setIsEHFuncletEntry(); 1902 break; 1903 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1904 // Add the catchpad handlers to the possible destinations. 1905 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1906 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1907 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1908 if (IsMSVCCXX || IsCoreCLR) 1909 UnwindDests.back().first->setIsEHFuncletEntry(); 1910 if (!IsSEH) 1911 UnwindDests.back().first->setIsEHScopeEntry(); 1912 } 1913 NewEHPadBB = CatchSwitch->getUnwindDest(); 1914 } else { 1915 continue; 1916 } 1917 1918 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1919 if (BPI && NewEHPadBB) 1920 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1921 EHPadBB = NewEHPadBB; 1922 } 1923 } 1924 1925 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1926 // Update successor info. 1927 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1928 auto UnwindDest = I.getUnwindDest(); 1929 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1930 BranchProbability UnwindDestProb = 1931 (BPI && UnwindDest) 1932 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1933 : BranchProbability::getZero(); 1934 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1935 for (auto &UnwindDest : UnwindDests) { 1936 UnwindDest.first->setIsEHPad(); 1937 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1938 } 1939 FuncInfo.MBB->normalizeSuccProbs(); 1940 1941 // Create the terminator node. 1942 SDValue Ret = 1943 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1944 DAG.setRoot(Ret); 1945 } 1946 1947 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1948 report_fatal_error("visitCatchSwitch not yet implemented!"); 1949 } 1950 1951 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1952 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1953 auto &DL = DAG.getDataLayout(); 1954 SDValue Chain = getControlRoot(); 1955 SmallVector<ISD::OutputArg, 8> Outs; 1956 SmallVector<SDValue, 8> OutVals; 1957 1958 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1959 // lower 1960 // 1961 // %val = call <ty> @llvm.experimental.deoptimize() 1962 // ret <ty> %val 1963 // 1964 // differently. 1965 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1966 LowerDeoptimizingReturn(); 1967 return; 1968 } 1969 1970 if (!FuncInfo.CanLowerReturn) { 1971 unsigned DemoteReg = FuncInfo.DemoteRegister; 1972 const Function *F = I.getParent()->getParent(); 1973 1974 // Emit a store of the return value through the virtual register. 1975 // Leave Outs empty so that LowerReturn won't try to load return 1976 // registers the usual way. 1977 SmallVector<EVT, 1> PtrValueVTs; 1978 ComputeValueVTs(TLI, DL, 1979 F->getReturnType()->getPointerTo( 1980 DAG.getDataLayout().getAllocaAddrSpace()), 1981 PtrValueVTs); 1982 1983 SDValue RetPtr = 1984 DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]); 1985 SDValue RetOp = getValue(I.getOperand(0)); 1986 1987 SmallVector<EVT, 4> ValueVTs, MemVTs; 1988 SmallVector<uint64_t, 4> Offsets; 1989 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1990 &Offsets); 1991 unsigned NumValues = ValueVTs.size(); 1992 1993 SmallVector<SDValue, 4> Chains(NumValues); 1994 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 1995 for (unsigned i = 0; i != NumValues; ++i) { 1996 // An aggregate return value cannot wrap around the address space, so 1997 // offsets to its parts don't wrap either. 1998 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, 1999 TypeSize::Fixed(Offsets[i])); 2000 2001 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 2002 if (MemVTs[i] != ValueVTs[i]) 2003 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 2004 Chains[i] = DAG.getStore( 2005 Chain, getCurSDLoc(), Val, 2006 // FIXME: better loc info would be nice. 2007 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 2008 commonAlignment(BaseAlign, Offsets[i])); 2009 } 2010 2011 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 2012 MVT::Other, Chains); 2013 } else if (I.getNumOperands() != 0) { 2014 SmallVector<EVT, 4> ValueVTs; 2015 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 2016 unsigned NumValues = ValueVTs.size(); 2017 if (NumValues) { 2018 SDValue RetOp = getValue(I.getOperand(0)); 2019 2020 const Function *F = I.getParent()->getParent(); 2021 2022 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 2023 I.getOperand(0)->getType(), F->getCallingConv(), 2024 /*IsVarArg*/ false, DL); 2025 2026 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 2027 if (F->getAttributes().hasRetAttr(Attribute::SExt)) 2028 ExtendKind = ISD::SIGN_EXTEND; 2029 else if (F->getAttributes().hasRetAttr(Attribute::ZExt)) 2030 ExtendKind = ISD::ZERO_EXTEND; 2031 2032 LLVMContext &Context = F->getContext(); 2033 bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg); 2034 2035 for (unsigned j = 0; j != NumValues; ++j) { 2036 EVT VT = ValueVTs[j]; 2037 2038 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 2039 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 2040 2041 CallingConv::ID CC = F->getCallingConv(); 2042 2043 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 2044 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 2045 SmallVector<SDValue, 4> Parts(NumParts); 2046 getCopyToParts(DAG, getCurSDLoc(), 2047 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 2048 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 2049 2050 // 'inreg' on function refers to return value 2051 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2052 if (RetInReg) 2053 Flags.setInReg(); 2054 2055 if (I.getOperand(0)->getType()->isPointerTy()) { 2056 Flags.setPointer(); 2057 Flags.setPointerAddrSpace( 2058 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 2059 } 2060 2061 if (NeedsRegBlock) { 2062 Flags.setInConsecutiveRegs(); 2063 if (j == NumValues - 1) 2064 Flags.setInConsecutiveRegsLast(); 2065 } 2066 2067 // Propagate extension type if any 2068 if (ExtendKind == ISD::SIGN_EXTEND) 2069 Flags.setSExt(); 2070 else if (ExtendKind == ISD::ZERO_EXTEND) 2071 Flags.setZExt(); 2072 2073 for (unsigned i = 0; i < NumParts; ++i) { 2074 Outs.push_back(ISD::OutputArg(Flags, 2075 Parts[i].getValueType().getSimpleVT(), 2076 VT, /*isfixed=*/true, 0, 0)); 2077 OutVals.push_back(Parts[i]); 2078 } 2079 } 2080 } 2081 } 2082 2083 // Push in swifterror virtual register as the last element of Outs. This makes 2084 // sure swifterror virtual register will be returned in the swifterror 2085 // physical register. 2086 const Function *F = I.getParent()->getParent(); 2087 if (TLI.supportSwiftError() && 2088 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 2089 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 2090 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2091 Flags.setSwiftError(); 2092 Outs.push_back(ISD::OutputArg( 2093 Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)), 2094 /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0)); 2095 // Create SDNode for the swifterror virtual register. 2096 OutVals.push_back( 2097 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 2098 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 2099 EVT(TLI.getPointerTy(DL)))); 2100 } 2101 2102 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 2103 CallingConv::ID CallConv = 2104 DAG.getMachineFunction().getFunction().getCallingConv(); 2105 Chain = DAG.getTargetLoweringInfo().LowerReturn( 2106 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 2107 2108 // Verify that the target's LowerReturn behaved as expected. 2109 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 2110 "LowerReturn didn't return a valid chain!"); 2111 2112 // Update the DAG with the new chain value resulting from return lowering. 2113 DAG.setRoot(Chain); 2114 } 2115 2116 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 2117 /// created for it, emit nodes to copy the value into the virtual 2118 /// registers. 2119 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 2120 // Skip empty types 2121 if (V->getType()->isEmptyTy()) 2122 return; 2123 2124 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 2125 if (VMI != FuncInfo.ValueMap.end()) { 2126 assert((!V->use_empty() || isa<CallBrInst>(V)) && 2127 "Unused value assigned virtual registers!"); 2128 CopyValueToVirtualRegister(V, VMI->second); 2129 } 2130 } 2131 2132 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 2133 /// the current basic block, add it to ValueMap now so that we'll get a 2134 /// CopyTo/FromReg. 2135 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 2136 // No need to export constants. 2137 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 2138 2139 // Already exported? 2140 if (FuncInfo.isExportedInst(V)) return; 2141 2142 Register Reg = FuncInfo.InitializeRegForValue(V); 2143 CopyValueToVirtualRegister(V, Reg); 2144 } 2145 2146 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 2147 const BasicBlock *FromBB) { 2148 // The operands of the setcc have to be in this block. We don't know 2149 // how to export them from some other block. 2150 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 2151 // Can export from current BB. 2152 if (VI->getParent() == FromBB) 2153 return true; 2154 2155 // Is already exported, noop. 2156 return FuncInfo.isExportedInst(V); 2157 } 2158 2159 // If this is an argument, we can export it if the BB is the entry block or 2160 // if it is already exported. 2161 if (isa<Argument>(V)) { 2162 if (FromBB->isEntryBlock()) 2163 return true; 2164 2165 // Otherwise, can only export this if it is already exported. 2166 return FuncInfo.isExportedInst(V); 2167 } 2168 2169 // Otherwise, constants can always be exported. 2170 return true; 2171 } 2172 2173 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2174 BranchProbability 2175 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2176 const MachineBasicBlock *Dst) const { 2177 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2178 const BasicBlock *SrcBB = Src->getBasicBlock(); 2179 const BasicBlock *DstBB = Dst->getBasicBlock(); 2180 if (!BPI) { 2181 // If BPI is not available, set the default probability as 1 / N, where N is 2182 // the number of successors. 2183 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2184 return BranchProbability(1, SuccSize); 2185 } 2186 return BPI->getEdgeProbability(SrcBB, DstBB); 2187 } 2188 2189 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2190 MachineBasicBlock *Dst, 2191 BranchProbability Prob) { 2192 if (!FuncInfo.BPI) 2193 Src->addSuccessorWithoutProb(Dst); 2194 else { 2195 if (Prob.isUnknown()) 2196 Prob = getEdgeProbability(Src, Dst); 2197 Src->addSuccessor(Dst, Prob); 2198 } 2199 } 2200 2201 static bool InBlock(const Value *V, const BasicBlock *BB) { 2202 if (const Instruction *I = dyn_cast<Instruction>(V)) 2203 return I->getParent() == BB; 2204 return true; 2205 } 2206 2207 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2208 /// This function emits a branch and is used at the leaves of an OR or an 2209 /// AND operator tree. 2210 void 2211 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2212 MachineBasicBlock *TBB, 2213 MachineBasicBlock *FBB, 2214 MachineBasicBlock *CurBB, 2215 MachineBasicBlock *SwitchBB, 2216 BranchProbability TProb, 2217 BranchProbability FProb, 2218 bool InvertCond) { 2219 const BasicBlock *BB = CurBB->getBasicBlock(); 2220 2221 // If the leaf of the tree is a comparison, merge the condition into 2222 // the caseblock. 2223 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2224 // The operands of the cmp have to be in this block. We don't know 2225 // how to export them from some other block. If this is the first block 2226 // of the sequence, no exporting is needed. 2227 if (CurBB == SwitchBB || 2228 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2229 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2230 ISD::CondCode Condition; 2231 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2232 ICmpInst::Predicate Pred = 2233 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2234 Condition = getICmpCondCode(Pred); 2235 } else { 2236 const FCmpInst *FC = cast<FCmpInst>(Cond); 2237 FCmpInst::Predicate Pred = 2238 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2239 Condition = getFCmpCondCode(Pred); 2240 if (TM.Options.NoNaNsFPMath) 2241 Condition = getFCmpCodeWithoutNaN(Condition); 2242 } 2243 2244 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2245 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2246 SL->SwitchCases.push_back(CB); 2247 return; 2248 } 2249 } 2250 2251 // Create a CaseBlock record representing this branch. 2252 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2253 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2254 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2255 SL->SwitchCases.push_back(CB); 2256 } 2257 2258 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2259 MachineBasicBlock *TBB, 2260 MachineBasicBlock *FBB, 2261 MachineBasicBlock *CurBB, 2262 MachineBasicBlock *SwitchBB, 2263 Instruction::BinaryOps Opc, 2264 BranchProbability TProb, 2265 BranchProbability FProb, 2266 bool InvertCond) { 2267 // Skip over not part of the tree and remember to invert op and operands at 2268 // next level. 2269 Value *NotCond; 2270 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2271 InBlock(NotCond, CurBB->getBasicBlock())) { 2272 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2273 !InvertCond); 2274 return; 2275 } 2276 2277 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2278 const Value *BOpOp0, *BOpOp1; 2279 // Compute the effective opcode for Cond, taking into account whether it needs 2280 // to be inverted, e.g. 2281 // and (not (or A, B)), C 2282 // gets lowered as 2283 // and (and (not A, not B), C) 2284 Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0; 2285 if (BOp) { 2286 BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1))) 2287 ? Instruction::And 2288 : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1))) 2289 ? Instruction::Or 2290 : (Instruction::BinaryOps)0); 2291 if (InvertCond) { 2292 if (BOpc == Instruction::And) 2293 BOpc = Instruction::Or; 2294 else if (BOpc == Instruction::Or) 2295 BOpc = Instruction::And; 2296 } 2297 } 2298 2299 // If this node is not part of the or/and tree, emit it as a branch. 2300 // Note that all nodes in the tree should have same opcode. 2301 bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse(); 2302 if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() || 2303 !InBlock(BOpOp0, CurBB->getBasicBlock()) || 2304 !InBlock(BOpOp1, CurBB->getBasicBlock())) { 2305 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2306 TProb, FProb, InvertCond); 2307 return; 2308 } 2309 2310 // Create TmpBB after CurBB. 2311 MachineFunction::iterator BBI(CurBB); 2312 MachineFunction &MF = DAG.getMachineFunction(); 2313 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2314 CurBB->getParent()->insert(++BBI, TmpBB); 2315 2316 if (Opc == Instruction::Or) { 2317 // Codegen X | Y as: 2318 // BB1: 2319 // jmp_if_X TBB 2320 // jmp TmpBB 2321 // TmpBB: 2322 // jmp_if_Y TBB 2323 // jmp FBB 2324 // 2325 2326 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2327 // The requirement is that 2328 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2329 // = TrueProb for original BB. 2330 // Assuming the original probabilities are A and B, one choice is to set 2331 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2332 // A/(1+B) and 2B/(1+B). This choice assumes that 2333 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2334 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2335 // TmpBB, but the math is more complicated. 2336 2337 auto NewTrueProb = TProb / 2; 2338 auto NewFalseProb = TProb / 2 + FProb; 2339 // Emit the LHS condition. 2340 FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb, 2341 NewFalseProb, InvertCond); 2342 2343 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2344 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2345 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2346 // Emit the RHS condition into TmpBB. 2347 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2348 Probs[1], InvertCond); 2349 } else { 2350 assert(Opc == Instruction::And && "Unknown merge op!"); 2351 // Codegen X & Y as: 2352 // BB1: 2353 // jmp_if_X TmpBB 2354 // jmp FBB 2355 // TmpBB: 2356 // jmp_if_Y TBB 2357 // jmp FBB 2358 // 2359 // This requires creation of TmpBB after CurBB. 2360 2361 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2362 // The requirement is that 2363 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2364 // = FalseProb for original BB. 2365 // Assuming the original probabilities are A and B, one choice is to set 2366 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2367 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2368 // TrueProb for BB1 * FalseProb for TmpBB. 2369 2370 auto NewTrueProb = TProb + FProb / 2; 2371 auto NewFalseProb = FProb / 2; 2372 // Emit the LHS condition. 2373 FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb, 2374 NewFalseProb, InvertCond); 2375 2376 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2377 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2378 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2379 // Emit the RHS condition into TmpBB. 2380 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2381 Probs[1], InvertCond); 2382 } 2383 } 2384 2385 /// If the set of cases should be emitted as a series of branches, return true. 2386 /// If we should emit this as a bunch of and/or'd together conditions, return 2387 /// false. 2388 bool 2389 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2390 if (Cases.size() != 2) return true; 2391 2392 // If this is two comparisons of the same values or'd or and'd together, they 2393 // will get folded into a single comparison, so don't emit two blocks. 2394 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2395 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2396 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2397 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2398 return false; 2399 } 2400 2401 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2402 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2403 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2404 Cases[0].CC == Cases[1].CC && 2405 isa<Constant>(Cases[0].CmpRHS) && 2406 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2407 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2408 return false; 2409 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2410 return false; 2411 } 2412 2413 return true; 2414 } 2415 2416 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2417 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2418 2419 // Update machine-CFG edges. 2420 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2421 2422 if (I.isUnconditional()) { 2423 // Update machine-CFG edges. 2424 BrMBB->addSuccessor(Succ0MBB); 2425 2426 // If this is not a fall-through branch or optimizations are switched off, 2427 // emit the branch. 2428 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2429 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2430 MVT::Other, getControlRoot(), 2431 DAG.getBasicBlock(Succ0MBB))); 2432 2433 return; 2434 } 2435 2436 // If this condition is one of the special cases we handle, do special stuff 2437 // now. 2438 const Value *CondVal = I.getCondition(); 2439 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2440 2441 // If this is a series of conditions that are or'd or and'd together, emit 2442 // this as a sequence of branches instead of setcc's with and/or operations. 2443 // As long as jumps are not expensive (exceptions for multi-use logic ops, 2444 // unpredictable branches, and vector extracts because those jumps are likely 2445 // expensive for any target), this should improve performance. 2446 // For example, instead of something like: 2447 // cmp A, B 2448 // C = seteq 2449 // cmp D, E 2450 // F = setle 2451 // or C, F 2452 // jnz foo 2453 // Emit: 2454 // cmp A, B 2455 // je foo 2456 // cmp D, E 2457 // jle foo 2458 const Instruction *BOp = dyn_cast<Instruction>(CondVal); 2459 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp && 2460 BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) { 2461 Value *Vec; 2462 const Value *BOp0, *BOp1; 2463 Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0; 2464 if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1)))) 2465 Opcode = Instruction::And; 2466 else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1)))) 2467 Opcode = Instruction::Or; 2468 2469 if (Opcode && !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) && 2470 match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value())))) { 2471 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode, 2472 getEdgeProbability(BrMBB, Succ0MBB), 2473 getEdgeProbability(BrMBB, Succ1MBB), 2474 /*InvertCond=*/false); 2475 // If the compares in later blocks need to use values not currently 2476 // exported from this block, export them now. This block should always 2477 // be the first entry. 2478 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2479 2480 // Allow some cases to be rejected. 2481 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2482 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2483 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2484 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2485 } 2486 2487 // Emit the branch for this block. 2488 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2489 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2490 return; 2491 } 2492 2493 // Okay, we decided not to do this, remove any inserted MBB's and clear 2494 // SwitchCases. 2495 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2496 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2497 2498 SL->SwitchCases.clear(); 2499 } 2500 } 2501 2502 // Create a CaseBlock record representing this branch. 2503 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2504 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2505 2506 // Use visitSwitchCase to actually insert the fast branch sequence for this 2507 // cond branch. 2508 visitSwitchCase(CB, BrMBB); 2509 } 2510 2511 /// visitSwitchCase - Emits the necessary code to represent a single node in 2512 /// the binary search tree resulting from lowering a switch instruction. 2513 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2514 MachineBasicBlock *SwitchBB) { 2515 SDValue Cond; 2516 SDValue CondLHS = getValue(CB.CmpLHS); 2517 SDLoc dl = CB.DL; 2518 2519 if (CB.CC == ISD::SETTRUE) { 2520 // Branch or fall through to TrueBB. 2521 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2522 SwitchBB->normalizeSuccProbs(); 2523 if (CB.TrueBB != NextBlock(SwitchBB)) { 2524 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2525 DAG.getBasicBlock(CB.TrueBB))); 2526 } 2527 return; 2528 } 2529 2530 auto &TLI = DAG.getTargetLoweringInfo(); 2531 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2532 2533 // Build the setcc now. 2534 if (!CB.CmpMHS) { 2535 // Fold "(X == true)" to X and "(X == false)" to !X to 2536 // handle common cases produced by branch lowering. 2537 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2538 CB.CC == ISD::SETEQ) 2539 Cond = CondLHS; 2540 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2541 CB.CC == ISD::SETEQ) { 2542 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2543 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2544 } else { 2545 SDValue CondRHS = getValue(CB.CmpRHS); 2546 2547 // If a pointer's DAG type is larger than its memory type then the DAG 2548 // values are zero-extended. This breaks signed comparisons so truncate 2549 // back to the underlying type before doing the compare. 2550 if (CondLHS.getValueType() != MemVT) { 2551 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2552 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2553 } 2554 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2555 } 2556 } else { 2557 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2558 2559 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2560 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2561 2562 SDValue CmpOp = getValue(CB.CmpMHS); 2563 EVT VT = CmpOp.getValueType(); 2564 2565 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2566 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2567 ISD::SETLE); 2568 } else { 2569 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2570 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2571 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2572 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2573 } 2574 } 2575 2576 // Update successor info 2577 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2578 // TrueBB and FalseBB are always different unless the incoming IR is 2579 // degenerate. This only happens when running llc on weird IR. 2580 if (CB.TrueBB != CB.FalseBB) 2581 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2582 SwitchBB->normalizeSuccProbs(); 2583 2584 // If the lhs block is the next block, invert the condition so that we can 2585 // fall through to the lhs instead of the rhs block. 2586 if (CB.TrueBB == NextBlock(SwitchBB)) { 2587 std::swap(CB.TrueBB, CB.FalseBB); 2588 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2589 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2590 } 2591 2592 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2593 MVT::Other, getControlRoot(), Cond, 2594 DAG.getBasicBlock(CB.TrueBB)); 2595 2596 setValue(CurInst, BrCond); 2597 2598 // Insert the false branch. Do this even if it's a fall through branch, 2599 // this makes it easier to do DAG optimizations which require inverting 2600 // the branch condition. 2601 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2602 DAG.getBasicBlock(CB.FalseBB)); 2603 2604 DAG.setRoot(BrCond); 2605 } 2606 2607 /// visitJumpTable - Emit JumpTable node in the current MBB 2608 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2609 // Emit the code for the jump table 2610 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2611 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2612 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2613 JT.Reg, PTy); 2614 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2615 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2616 MVT::Other, Index.getValue(1), 2617 Table, Index); 2618 DAG.setRoot(BrJumpTable); 2619 } 2620 2621 /// visitJumpTableHeader - This function emits necessary code to produce index 2622 /// in the JumpTable from switch case. 2623 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2624 JumpTableHeader &JTH, 2625 MachineBasicBlock *SwitchBB) { 2626 SDLoc dl = getCurSDLoc(); 2627 2628 // Subtract the lowest switch case value from the value being switched on. 2629 SDValue SwitchOp = getValue(JTH.SValue); 2630 EVT VT = SwitchOp.getValueType(); 2631 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2632 DAG.getConstant(JTH.First, dl, VT)); 2633 2634 // The SDNode we just created, which holds the value being switched on minus 2635 // the smallest case value, needs to be copied to a virtual register so it 2636 // can be used as an index into the jump table in a subsequent basic block. 2637 // This value may be smaller or larger than the target's pointer type, and 2638 // therefore require extension or truncating. 2639 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2640 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2641 2642 unsigned JumpTableReg = 2643 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2644 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2645 JumpTableReg, SwitchOp); 2646 JT.Reg = JumpTableReg; 2647 2648 if (!JTH.FallthroughUnreachable) { 2649 // Emit the range check for the jump table, and branch to the default block 2650 // for the switch statement if the value being switched on exceeds the 2651 // largest case in the switch. 2652 SDValue CMP = DAG.getSetCC( 2653 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2654 Sub.getValueType()), 2655 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2656 2657 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2658 MVT::Other, CopyTo, CMP, 2659 DAG.getBasicBlock(JT.Default)); 2660 2661 // Avoid emitting unnecessary branches to the next block. 2662 if (JT.MBB != NextBlock(SwitchBB)) 2663 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2664 DAG.getBasicBlock(JT.MBB)); 2665 2666 DAG.setRoot(BrCond); 2667 } else { 2668 // Avoid emitting unnecessary branches to the next block. 2669 if (JT.MBB != NextBlock(SwitchBB)) 2670 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2671 DAG.getBasicBlock(JT.MBB))); 2672 else 2673 DAG.setRoot(CopyTo); 2674 } 2675 } 2676 2677 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2678 /// variable if there exists one. 2679 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2680 SDValue &Chain) { 2681 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2682 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2683 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2684 MachineFunction &MF = DAG.getMachineFunction(); 2685 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2686 MachineSDNode *Node = 2687 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2688 if (Global) { 2689 MachinePointerInfo MPInfo(Global); 2690 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2691 MachineMemOperand::MODereferenceable; 2692 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2693 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy)); 2694 DAG.setNodeMemRefs(Node, {MemRef}); 2695 } 2696 if (PtrTy != PtrMemTy) 2697 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2698 return SDValue(Node, 0); 2699 } 2700 2701 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2702 /// tail spliced into a stack protector check success bb. 2703 /// 2704 /// For a high level explanation of how this fits into the stack protector 2705 /// generation see the comment on the declaration of class 2706 /// StackProtectorDescriptor. 2707 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2708 MachineBasicBlock *ParentBB) { 2709 2710 // First create the loads to the guard/stack slot for the comparison. 2711 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2712 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2713 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2714 2715 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2716 int FI = MFI.getStackProtectorIndex(); 2717 2718 SDValue Guard; 2719 SDLoc dl = getCurSDLoc(); 2720 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2721 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2722 Align Align = 2723 DAG.getDataLayout().getPrefTypeAlign(Type::getInt8PtrTy(M.getContext())); 2724 2725 // Generate code to load the content of the guard slot. 2726 SDValue GuardVal = DAG.getLoad( 2727 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2728 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2729 MachineMemOperand::MOVolatile); 2730 2731 if (TLI.useStackGuardXorFP()) 2732 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2733 2734 // Retrieve guard check function, nullptr if instrumentation is inlined. 2735 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2736 // The target provides a guard check function to validate the guard value. 2737 // Generate a call to that function with the content of the guard slot as 2738 // argument. 2739 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2740 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2741 2742 TargetLowering::ArgListTy Args; 2743 TargetLowering::ArgListEntry Entry; 2744 Entry.Node = GuardVal; 2745 Entry.Ty = FnTy->getParamType(0); 2746 if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg)) 2747 Entry.IsInReg = true; 2748 Args.push_back(Entry); 2749 2750 TargetLowering::CallLoweringInfo CLI(DAG); 2751 CLI.setDebugLoc(getCurSDLoc()) 2752 .setChain(DAG.getEntryNode()) 2753 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2754 getValue(GuardCheckFn), std::move(Args)); 2755 2756 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2757 DAG.setRoot(Result.second); 2758 return; 2759 } 2760 2761 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2762 // Otherwise, emit a volatile load to retrieve the stack guard value. 2763 SDValue Chain = DAG.getEntryNode(); 2764 if (TLI.useLoadStackGuardNode()) { 2765 Guard = getLoadStackGuard(DAG, dl, Chain); 2766 } else { 2767 const Value *IRGuard = TLI.getSDagStackGuard(M); 2768 SDValue GuardPtr = getValue(IRGuard); 2769 2770 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2771 MachinePointerInfo(IRGuard, 0), Align, 2772 MachineMemOperand::MOVolatile); 2773 } 2774 2775 // Perform the comparison via a getsetcc. 2776 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2777 *DAG.getContext(), 2778 Guard.getValueType()), 2779 Guard, GuardVal, ISD::SETNE); 2780 2781 // If the guard/stackslot do not equal, branch to failure MBB. 2782 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2783 MVT::Other, GuardVal.getOperand(0), 2784 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2785 // Otherwise branch to success MBB. 2786 SDValue Br = DAG.getNode(ISD::BR, dl, 2787 MVT::Other, BrCond, 2788 DAG.getBasicBlock(SPD.getSuccessMBB())); 2789 2790 DAG.setRoot(Br); 2791 } 2792 2793 /// Codegen the failure basic block for a stack protector check. 2794 /// 2795 /// A failure stack protector machine basic block consists simply of a call to 2796 /// __stack_chk_fail(). 2797 /// 2798 /// For a high level explanation of how this fits into the stack protector 2799 /// generation see the comment on the declaration of class 2800 /// StackProtectorDescriptor. 2801 void 2802 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2803 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2804 TargetLowering::MakeLibCallOptions CallOptions; 2805 CallOptions.setDiscardResult(true); 2806 SDValue Chain = 2807 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2808 std::nullopt, CallOptions, getCurSDLoc()) 2809 .second; 2810 // On PS4/PS5, the "return address" must still be within the calling 2811 // function, even if it's at the very end, so emit an explicit TRAP here. 2812 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2813 if (TM.getTargetTriple().isPS()) 2814 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2815 // WebAssembly needs an unreachable instruction after a non-returning call, 2816 // because the function return type can be different from __stack_chk_fail's 2817 // return type (void). 2818 if (TM.getTargetTriple().isWasm()) 2819 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2820 2821 DAG.setRoot(Chain); 2822 } 2823 2824 /// visitBitTestHeader - This function emits necessary code to produce value 2825 /// suitable for "bit tests" 2826 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2827 MachineBasicBlock *SwitchBB) { 2828 SDLoc dl = getCurSDLoc(); 2829 2830 // Subtract the minimum value. 2831 SDValue SwitchOp = getValue(B.SValue); 2832 EVT VT = SwitchOp.getValueType(); 2833 SDValue RangeSub = 2834 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 2835 2836 // Determine the type of the test operands. 2837 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2838 bool UsePtrType = false; 2839 if (!TLI.isTypeLegal(VT)) { 2840 UsePtrType = true; 2841 } else { 2842 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2843 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2844 // Switch table case range are encoded into series of masks. 2845 // Just use pointer type, it's guaranteed to fit. 2846 UsePtrType = true; 2847 break; 2848 } 2849 } 2850 SDValue Sub = RangeSub; 2851 if (UsePtrType) { 2852 VT = TLI.getPointerTy(DAG.getDataLayout()); 2853 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2854 } 2855 2856 B.RegVT = VT.getSimpleVT(); 2857 B.Reg = FuncInfo.CreateReg(B.RegVT); 2858 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2859 2860 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2861 2862 if (!B.FallthroughUnreachable) 2863 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2864 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2865 SwitchBB->normalizeSuccProbs(); 2866 2867 SDValue Root = CopyTo; 2868 if (!B.FallthroughUnreachable) { 2869 // Conditional branch to the default block. 2870 SDValue RangeCmp = DAG.getSetCC(dl, 2871 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2872 RangeSub.getValueType()), 2873 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 2874 ISD::SETUGT); 2875 2876 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 2877 DAG.getBasicBlock(B.Default)); 2878 } 2879 2880 // Avoid emitting unnecessary branches to the next block. 2881 if (MBB != NextBlock(SwitchBB)) 2882 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 2883 2884 DAG.setRoot(Root); 2885 } 2886 2887 /// visitBitTestCase - this function produces one "bit test" 2888 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2889 MachineBasicBlock* NextMBB, 2890 BranchProbability BranchProbToNext, 2891 unsigned Reg, 2892 BitTestCase &B, 2893 MachineBasicBlock *SwitchBB) { 2894 SDLoc dl = getCurSDLoc(); 2895 MVT VT = BB.RegVT; 2896 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2897 SDValue Cmp; 2898 unsigned PopCount = llvm::popcount(B.Mask); 2899 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2900 if (PopCount == 1) { 2901 // Testing for a single bit; just compare the shift count with what it 2902 // would need to be to shift a 1 bit in that position. 2903 Cmp = DAG.getSetCC( 2904 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2905 ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT), 2906 ISD::SETEQ); 2907 } else if (PopCount == BB.Range) { 2908 // There is only one zero bit in the range, test for it directly. 2909 Cmp = DAG.getSetCC( 2910 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2911 ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE); 2912 } else { 2913 // Make desired shift 2914 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2915 DAG.getConstant(1, dl, VT), ShiftOp); 2916 2917 // Emit bit tests and jumps 2918 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2919 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2920 Cmp = DAG.getSetCC( 2921 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2922 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2923 } 2924 2925 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2926 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2927 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2928 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2929 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2930 // one as they are relative probabilities (and thus work more like weights), 2931 // and hence we need to normalize them to let the sum of them become one. 2932 SwitchBB->normalizeSuccProbs(); 2933 2934 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2935 MVT::Other, getControlRoot(), 2936 Cmp, DAG.getBasicBlock(B.TargetBB)); 2937 2938 // Avoid emitting unnecessary branches to the next block. 2939 if (NextMBB != NextBlock(SwitchBB)) 2940 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2941 DAG.getBasicBlock(NextMBB)); 2942 2943 DAG.setRoot(BrAnd); 2944 } 2945 2946 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2947 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2948 2949 // Retrieve successors. Look through artificial IR level blocks like 2950 // catchswitch for successors. 2951 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2952 const BasicBlock *EHPadBB = I.getSuccessor(1); 2953 2954 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2955 // have to do anything here to lower funclet bundles. 2956 assert(!I.hasOperandBundlesOtherThan( 2957 {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition, 2958 LLVMContext::OB_gc_live, LLVMContext::OB_funclet, 2959 LLVMContext::OB_cfguardtarget, 2960 LLVMContext::OB_clang_arc_attachedcall}) && 2961 "Cannot lower invokes with arbitrary operand bundles yet!"); 2962 2963 const Value *Callee(I.getCalledOperand()); 2964 const Function *Fn = dyn_cast<Function>(Callee); 2965 if (isa<InlineAsm>(Callee)) 2966 visitInlineAsm(I, EHPadBB); 2967 else if (Fn && Fn->isIntrinsic()) { 2968 switch (Fn->getIntrinsicID()) { 2969 default: 2970 llvm_unreachable("Cannot invoke this intrinsic"); 2971 case Intrinsic::donothing: 2972 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2973 case Intrinsic::seh_try_begin: 2974 case Intrinsic::seh_scope_begin: 2975 case Intrinsic::seh_try_end: 2976 case Intrinsic::seh_scope_end: 2977 break; 2978 case Intrinsic::experimental_patchpoint_void: 2979 case Intrinsic::experimental_patchpoint_i64: 2980 visitPatchpoint(I, EHPadBB); 2981 break; 2982 case Intrinsic::experimental_gc_statepoint: 2983 LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB); 2984 break; 2985 case Intrinsic::wasm_rethrow: { 2986 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2987 // special because it can be invoked, so we manually lower it to a DAG 2988 // node here. 2989 SmallVector<SDValue, 8> Ops; 2990 Ops.push_back(getRoot()); // inchain 2991 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2992 Ops.push_back( 2993 DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(), 2994 TLI.getPointerTy(DAG.getDataLayout()))); 2995 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2996 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2997 break; 2998 } 2999 } 3000 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 3001 // Currently we do not lower any intrinsic calls with deopt operand bundles. 3002 // Eventually we will support lowering the @llvm.experimental.deoptimize 3003 // intrinsic, and right now there are no plans to support other intrinsics 3004 // with deopt state. 3005 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 3006 } else { 3007 LowerCallTo(I, getValue(Callee), false, false, EHPadBB); 3008 } 3009 3010 // If the value of the invoke is used outside of its defining block, make it 3011 // available as a virtual register. 3012 // We already took care of the exported value for the statepoint instruction 3013 // during call to the LowerStatepoint. 3014 if (!isa<GCStatepointInst>(I)) { 3015 CopyToExportRegsIfNeeded(&I); 3016 } 3017 3018 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 3019 BranchProbabilityInfo *BPI = FuncInfo.BPI; 3020 BranchProbability EHPadBBProb = 3021 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 3022 : BranchProbability::getZero(); 3023 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 3024 3025 // Update successor info. 3026 addSuccessorWithProb(InvokeMBB, Return); 3027 for (auto &UnwindDest : UnwindDests) { 3028 UnwindDest.first->setIsEHPad(); 3029 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 3030 } 3031 InvokeMBB->normalizeSuccProbs(); 3032 3033 // Drop into normal successor. 3034 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 3035 DAG.getBasicBlock(Return))); 3036 } 3037 3038 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 3039 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 3040 3041 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 3042 // have to do anything here to lower funclet bundles. 3043 assert(!I.hasOperandBundlesOtherThan( 3044 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 3045 "Cannot lower callbrs with arbitrary operand bundles yet!"); 3046 3047 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 3048 visitInlineAsm(I); 3049 CopyToExportRegsIfNeeded(&I); 3050 3051 // Retrieve successors. 3052 SmallPtrSet<BasicBlock *, 8> Dests; 3053 Dests.insert(I.getDefaultDest()); 3054 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 3055 3056 // Update successor info. 3057 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 3058 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 3059 BasicBlock *Dest = I.getIndirectDest(i); 3060 MachineBasicBlock *Target = FuncInfo.MBBMap[Dest]; 3061 Target->setIsInlineAsmBrIndirectTarget(); 3062 Target->setMachineBlockAddressTaken(); 3063 Target->setLabelMustBeEmitted(); 3064 // Don't add duplicate machine successors. 3065 if (Dests.insert(Dest).second) 3066 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 3067 } 3068 CallBrMBB->normalizeSuccProbs(); 3069 3070 // Drop into default successor. 3071 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 3072 MVT::Other, getControlRoot(), 3073 DAG.getBasicBlock(Return))); 3074 } 3075 3076 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 3077 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 3078 } 3079 3080 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 3081 assert(FuncInfo.MBB->isEHPad() && 3082 "Call to landingpad not in landing pad!"); 3083 3084 // If there aren't registers to copy the values into (e.g., during SjLj 3085 // exceptions), then don't bother to create these DAG nodes. 3086 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3087 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 3088 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 3089 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 3090 return; 3091 3092 // If landingpad's return type is token type, we don't create DAG nodes 3093 // for its exception pointer and selector value. The extraction of exception 3094 // pointer or selector value from token type landingpads is not currently 3095 // supported. 3096 if (LP.getType()->isTokenTy()) 3097 return; 3098 3099 SmallVector<EVT, 2> ValueVTs; 3100 SDLoc dl = getCurSDLoc(); 3101 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 3102 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 3103 3104 // Get the two live-in registers as SDValues. The physregs have already been 3105 // copied into virtual registers. 3106 SDValue Ops[2]; 3107 if (FuncInfo.ExceptionPointerVirtReg) { 3108 Ops[0] = DAG.getZExtOrTrunc( 3109 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3110 FuncInfo.ExceptionPointerVirtReg, 3111 TLI.getPointerTy(DAG.getDataLayout())), 3112 dl, ValueVTs[0]); 3113 } else { 3114 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 3115 } 3116 Ops[1] = DAG.getZExtOrTrunc( 3117 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3118 FuncInfo.ExceptionSelectorVirtReg, 3119 TLI.getPointerTy(DAG.getDataLayout())), 3120 dl, ValueVTs[1]); 3121 3122 // Merge into one. 3123 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 3124 DAG.getVTList(ValueVTs), Ops); 3125 setValue(&LP, Res); 3126 } 3127 3128 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 3129 MachineBasicBlock *Last) { 3130 // Update JTCases. 3131 for (JumpTableBlock &JTB : SL->JTCases) 3132 if (JTB.first.HeaderBB == First) 3133 JTB.first.HeaderBB = Last; 3134 3135 // Update BitTestCases. 3136 for (BitTestBlock &BTB : SL->BitTestCases) 3137 if (BTB.Parent == First) 3138 BTB.Parent = Last; 3139 } 3140 3141 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 3142 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 3143 3144 // Update machine-CFG edges with unique successors. 3145 SmallSet<BasicBlock*, 32> Done; 3146 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 3147 BasicBlock *BB = I.getSuccessor(i); 3148 bool Inserted = Done.insert(BB).second; 3149 if (!Inserted) 3150 continue; 3151 3152 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 3153 addSuccessorWithProb(IndirectBrMBB, Succ); 3154 } 3155 IndirectBrMBB->normalizeSuccProbs(); 3156 3157 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 3158 MVT::Other, getControlRoot(), 3159 getValue(I.getAddress()))); 3160 } 3161 3162 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 3163 if (!DAG.getTarget().Options.TrapUnreachable) 3164 return; 3165 3166 // We may be able to ignore unreachable behind a noreturn call. 3167 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 3168 const BasicBlock &BB = *I.getParent(); 3169 if (&I != &BB.front()) { 3170 BasicBlock::const_iterator PredI = 3171 std::prev(BasicBlock::const_iterator(&I)); 3172 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 3173 if (Call->doesNotReturn()) 3174 return; 3175 } 3176 } 3177 } 3178 3179 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 3180 } 3181 3182 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3183 SDNodeFlags Flags; 3184 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3185 Flags.copyFMF(*FPOp); 3186 3187 SDValue Op = getValue(I.getOperand(0)); 3188 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3189 Op, Flags); 3190 setValue(&I, UnNodeValue); 3191 } 3192 3193 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3194 SDNodeFlags Flags; 3195 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3196 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3197 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3198 } 3199 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 3200 Flags.setExact(ExactOp->isExact()); 3201 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3202 Flags.copyFMF(*FPOp); 3203 3204 SDValue Op1 = getValue(I.getOperand(0)); 3205 SDValue Op2 = getValue(I.getOperand(1)); 3206 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3207 Op1, Op2, Flags); 3208 setValue(&I, BinNodeValue); 3209 } 3210 3211 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3212 SDValue Op1 = getValue(I.getOperand(0)); 3213 SDValue Op2 = getValue(I.getOperand(1)); 3214 3215 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3216 Op1.getValueType(), DAG.getDataLayout()); 3217 3218 // Coerce the shift amount to the right type if we can. This exposes the 3219 // truncate or zext to optimization early. 3220 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3221 assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) && 3222 "Unexpected shift type"); 3223 Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy); 3224 } 3225 3226 bool nuw = false; 3227 bool nsw = false; 3228 bool exact = false; 3229 3230 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3231 3232 if (const OverflowingBinaryOperator *OFBinOp = 3233 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3234 nuw = OFBinOp->hasNoUnsignedWrap(); 3235 nsw = OFBinOp->hasNoSignedWrap(); 3236 } 3237 if (const PossiblyExactOperator *ExactOp = 3238 dyn_cast<const PossiblyExactOperator>(&I)) 3239 exact = ExactOp->isExact(); 3240 } 3241 SDNodeFlags Flags; 3242 Flags.setExact(exact); 3243 Flags.setNoSignedWrap(nsw); 3244 Flags.setNoUnsignedWrap(nuw); 3245 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3246 Flags); 3247 setValue(&I, Res); 3248 } 3249 3250 void SelectionDAGBuilder::visitSDiv(const User &I) { 3251 SDValue Op1 = getValue(I.getOperand(0)); 3252 SDValue Op2 = getValue(I.getOperand(1)); 3253 3254 SDNodeFlags Flags; 3255 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3256 cast<PossiblyExactOperator>(&I)->isExact()); 3257 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3258 Op2, Flags)); 3259 } 3260 3261 void SelectionDAGBuilder::visitICmp(const User &I) { 3262 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3263 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3264 predicate = IC->getPredicate(); 3265 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3266 predicate = ICmpInst::Predicate(IC->getPredicate()); 3267 SDValue Op1 = getValue(I.getOperand(0)); 3268 SDValue Op2 = getValue(I.getOperand(1)); 3269 ISD::CondCode Opcode = getICmpCondCode(predicate); 3270 3271 auto &TLI = DAG.getTargetLoweringInfo(); 3272 EVT MemVT = 3273 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3274 3275 // If a pointer's DAG type is larger than its memory type then the DAG values 3276 // are zero-extended. This breaks signed comparisons so truncate back to the 3277 // underlying type before doing the compare. 3278 if (Op1.getValueType() != MemVT) { 3279 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3280 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3281 } 3282 3283 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3284 I.getType()); 3285 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3286 } 3287 3288 void SelectionDAGBuilder::visitFCmp(const User &I) { 3289 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3290 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3291 predicate = FC->getPredicate(); 3292 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3293 predicate = FCmpInst::Predicate(FC->getPredicate()); 3294 SDValue Op1 = getValue(I.getOperand(0)); 3295 SDValue Op2 = getValue(I.getOperand(1)); 3296 3297 ISD::CondCode Condition = getFCmpCondCode(predicate); 3298 auto *FPMO = cast<FPMathOperator>(&I); 3299 if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath) 3300 Condition = getFCmpCodeWithoutNaN(Condition); 3301 3302 SDNodeFlags Flags; 3303 Flags.copyFMF(*FPMO); 3304 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 3305 3306 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3307 I.getType()); 3308 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3309 } 3310 3311 // Check if the condition of the select has one use or two users that are both 3312 // selects with the same condition. 3313 static bool hasOnlySelectUsers(const Value *Cond) { 3314 return llvm::all_of(Cond->users(), [](const Value *V) { 3315 return isa<SelectInst>(V); 3316 }); 3317 } 3318 3319 void SelectionDAGBuilder::visitSelect(const User &I) { 3320 SmallVector<EVT, 4> ValueVTs; 3321 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3322 ValueVTs); 3323 unsigned NumValues = ValueVTs.size(); 3324 if (NumValues == 0) return; 3325 3326 SmallVector<SDValue, 4> Values(NumValues); 3327 SDValue Cond = getValue(I.getOperand(0)); 3328 SDValue LHSVal = getValue(I.getOperand(1)); 3329 SDValue RHSVal = getValue(I.getOperand(2)); 3330 SmallVector<SDValue, 1> BaseOps(1, Cond); 3331 ISD::NodeType OpCode = 3332 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3333 3334 bool IsUnaryAbs = false; 3335 bool Negate = false; 3336 3337 SDNodeFlags Flags; 3338 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3339 Flags.copyFMF(*FPOp); 3340 3341 // Min/max matching is only viable if all output VTs are the same. 3342 if (all_equal(ValueVTs)) { 3343 EVT VT = ValueVTs[0]; 3344 LLVMContext &Ctx = *DAG.getContext(); 3345 auto &TLI = DAG.getTargetLoweringInfo(); 3346 3347 // We care about the legality of the operation after it has been type 3348 // legalized. 3349 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3350 VT = TLI.getTypeToTransformTo(Ctx, VT); 3351 3352 // If the vselect is legal, assume we want to leave this as a vector setcc + 3353 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3354 // min/max is legal on the scalar type. 3355 bool UseScalarMinMax = VT.isVector() && 3356 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3357 3358 // ValueTracking's select pattern matching does not account for -0.0, 3359 // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that 3360 // -0.0 is less than +0.0. 3361 Value *LHS, *RHS; 3362 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3363 ISD::NodeType Opc = ISD::DELETED_NODE; 3364 switch (SPR.Flavor) { 3365 case SPF_UMAX: Opc = ISD::UMAX; break; 3366 case SPF_UMIN: Opc = ISD::UMIN; break; 3367 case SPF_SMAX: Opc = ISD::SMAX; break; 3368 case SPF_SMIN: Opc = ISD::SMIN; break; 3369 case SPF_FMINNUM: 3370 switch (SPR.NaNBehavior) { 3371 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3372 case SPNB_RETURNS_NAN: break; 3373 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3374 case SPNB_RETURNS_ANY: 3375 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) || 3376 (UseScalarMinMax && 3377 TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()))) 3378 Opc = ISD::FMINNUM; 3379 break; 3380 } 3381 break; 3382 case SPF_FMAXNUM: 3383 switch (SPR.NaNBehavior) { 3384 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3385 case SPNB_RETURNS_NAN: break; 3386 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3387 case SPNB_RETURNS_ANY: 3388 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) || 3389 (UseScalarMinMax && 3390 TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()))) 3391 Opc = ISD::FMAXNUM; 3392 break; 3393 } 3394 break; 3395 case SPF_NABS: 3396 Negate = true; 3397 [[fallthrough]]; 3398 case SPF_ABS: 3399 IsUnaryAbs = true; 3400 Opc = ISD::ABS; 3401 break; 3402 default: break; 3403 } 3404 3405 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3406 (TLI.isOperationLegalOrCustom(Opc, VT) || 3407 (UseScalarMinMax && 3408 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3409 // If the underlying comparison instruction is used by any other 3410 // instruction, the consumed instructions won't be destroyed, so it is 3411 // not profitable to convert to a min/max. 3412 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3413 OpCode = Opc; 3414 LHSVal = getValue(LHS); 3415 RHSVal = getValue(RHS); 3416 BaseOps.clear(); 3417 } 3418 3419 if (IsUnaryAbs) { 3420 OpCode = Opc; 3421 LHSVal = getValue(LHS); 3422 BaseOps.clear(); 3423 } 3424 } 3425 3426 if (IsUnaryAbs) { 3427 for (unsigned i = 0; i != NumValues; ++i) { 3428 SDLoc dl = getCurSDLoc(); 3429 EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i); 3430 Values[i] = 3431 DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i)); 3432 if (Negate) 3433 Values[i] = DAG.getNegative(Values[i], dl, VT); 3434 } 3435 } else { 3436 for (unsigned i = 0; i != NumValues; ++i) { 3437 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3438 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3439 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3440 Values[i] = DAG.getNode( 3441 OpCode, getCurSDLoc(), 3442 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags); 3443 } 3444 } 3445 3446 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3447 DAG.getVTList(ValueVTs), Values)); 3448 } 3449 3450 void SelectionDAGBuilder::visitTrunc(const User &I) { 3451 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3452 SDValue N = getValue(I.getOperand(0)); 3453 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3454 I.getType()); 3455 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3456 } 3457 3458 void SelectionDAGBuilder::visitZExt(const User &I) { 3459 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3460 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3461 SDValue N = getValue(I.getOperand(0)); 3462 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3463 I.getType()); 3464 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3465 } 3466 3467 void SelectionDAGBuilder::visitSExt(const User &I) { 3468 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3469 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3470 SDValue N = getValue(I.getOperand(0)); 3471 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3472 I.getType()); 3473 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3474 } 3475 3476 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3477 // FPTrunc is never a no-op cast, no need to check 3478 SDValue N = getValue(I.getOperand(0)); 3479 SDLoc dl = getCurSDLoc(); 3480 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3481 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3482 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3483 DAG.getTargetConstant( 3484 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3485 } 3486 3487 void SelectionDAGBuilder::visitFPExt(const User &I) { 3488 // FPExt is never a no-op cast, no need to check 3489 SDValue N = getValue(I.getOperand(0)); 3490 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3491 I.getType()); 3492 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3493 } 3494 3495 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3496 // FPToUI is never a no-op cast, no need to check 3497 SDValue N = getValue(I.getOperand(0)); 3498 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3499 I.getType()); 3500 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3501 } 3502 3503 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3504 // FPToSI is never a no-op cast, no need to check 3505 SDValue N = getValue(I.getOperand(0)); 3506 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3507 I.getType()); 3508 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3509 } 3510 3511 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3512 // UIToFP is never a no-op cast, no need to check 3513 SDValue N = getValue(I.getOperand(0)); 3514 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3515 I.getType()); 3516 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3517 } 3518 3519 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3520 // SIToFP is never a no-op cast, no need to check 3521 SDValue N = getValue(I.getOperand(0)); 3522 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3523 I.getType()); 3524 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3525 } 3526 3527 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3528 // What to do depends on the size of the integer and the size of the pointer. 3529 // We can either truncate, zero extend, or no-op, accordingly. 3530 SDValue N = getValue(I.getOperand(0)); 3531 auto &TLI = DAG.getTargetLoweringInfo(); 3532 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3533 I.getType()); 3534 EVT PtrMemVT = 3535 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3536 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3537 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3538 setValue(&I, N); 3539 } 3540 3541 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3542 // What to do depends on the size of the integer and the size of the pointer. 3543 // We can either truncate, zero extend, or no-op, accordingly. 3544 SDValue N = getValue(I.getOperand(0)); 3545 auto &TLI = DAG.getTargetLoweringInfo(); 3546 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3547 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3548 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3549 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3550 setValue(&I, N); 3551 } 3552 3553 void SelectionDAGBuilder::visitBitCast(const User &I) { 3554 SDValue N = getValue(I.getOperand(0)); 3555 SDLoc dl = getCurSDLoc(); 3556 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3557 I.getType()); 3558 3559 // BitCast assures us that source and destination are the same size so this is 3560 // either a BITCAST or a no-op. 3561 if (DestVT != N.getValueType()) 3562 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3563 DestVT, N)); // convert types. 3564 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3565 // might fold any kind of constant expression to an integer constant and that 3566 // is not what we are looking for. Only recognize a bitcast of a genuine 3567 // constant integer as an opaque constant. 3568 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3569 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3570 /*isOpaque*/true)); 3571 else 3572 setValue(&I, N); // noop cast. 3573 } 3574 3575 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3576 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3577 const Value *SV = I.getOperand(0); 3578 SDValue N = getValue(SV); 3579 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3580 3581 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3582 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3583 3584 if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS)) 3585 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3586 3587 setValue(&I, N); 3588 } 3589 3590 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3591 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3592 SDValue InVec = getValue(I.getOperand(0)); 3593 SDValue InVal = getValue(I.getOperand(1)); 3594 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3595 TLI.getVectorIdxTy(DAG.getDataLayout())); 3596 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3597 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3598 InVec, InVal, InIdx)); 3599 } 3600 3601 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3602 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3603 SDValue InVec = getValue(I.getOperand(0)); 3604 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3605 TLI.getVectorIdxTy(DAG.getDataLayout())); 3606 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3607 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3608 InVec, InIdx)); 3609 } 3610 3611 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3612 SDValue Src1 = getValue(I.getOperand(0)); 3613 SDValue Src2 = getValue(I.getOperand(1)); 3614 ArrayRef<int> Mask; 3615 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 3616 Mask = SVI->getShuffleMask(); 3617 else 3618 Mask = cast<ConstantExpr>(I).getShuffleMask(); 3619 SDLoc DL = getCurSDLoc(); 3620 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3621 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3622 EVT SrcVT = Src1.getValueType(); 3623 3624 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 3625 VT.isScalableVector()) { 3626 // Canonical splat form of first element of first input vector. 3627 SDValue FirstElt = 3628 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 3629 DAG.getVectorIdxConstant(0, DL)); 3630 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 3631 return; 3632 } 3633 3634 // For now, we only handle splats for scalable vectors. 3635 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 3636 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 3637 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 3638 3639 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3640 unsigned MaskNumElts = Mask.size(); 3641 3642 if (SrcNumElts == MaskNumElts) { 3643 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3644 return; 3645 } 3646 3647 // Normalize the shuffle vector since mask and vector length don't match. 3648 if (SrcNumElts < MaskNumElts) { 3649 // Mask is longer than the source vectors. We can use concatenate vector to 3650 // make the mask and vectors lengths match. 3651 3652 if (MaskNumElts % SrcNumElts == 0) { 3653 // Mask length is a multiple of the source vector length. 3654 // Check if the shuffle is some kind of concatenation of the input 3655 // vectors. 3656 unsigned NumConcat = MaskNumElts / SrcNumElts; 3657 bool IsConcat = true; 3658 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3659 for (unsigned i = 0; i != MaskNumElts; ++i) { 3660 int Idx = Mask[i]; 3661 if (Idx < 0) 3662 continue; 3663 // Ensure the indices in each SrcVT sized piece are sequential and that 3664 // the same source is used for the whole piece. 3665 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3666 (ConcatSrcs[i / SrcNumElts] >= 0 && 3667 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3668 IsConcat = false; 3669 break; 3670 } 3671 // Remember which source this index came from. 3672 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3673 } 3674 3675 // The shuffle is concatenating multiple vectors together. Just emit 3676 // a CONCAT_VECTORS operation. 3677 if (IsConcat) { 3678 SmallVector<SDValue, 8> ConcatOps; 3679 for (auto Src : ConcatSrcs) { 3680 if (Src < 0) 3681 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3682 else if (Src == 0) 3683 ConcatOps.push_back(Src1); 3684 else 3685 ConcatOps.push_back(Src2); 3686 } 3687 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3688 return; 3689 } 3690 } 3691 3692 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3693 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3694 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3695 PaddedMaskNumElts); 3696 3697 // Pad both vectors with undefs to make them the same length as the mask. 3698 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3699 3700 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3701 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3702 MOps1[0] = Src1; 3703 MOps2[0] = Src2; 3704 3705 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3706 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3707 3708 // Readjust mask for new input vector length. 3709 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3710 for (unsigned i = 0; i != MaskNumElts; ++i) { 3711 int Idx = Mask[i]; 3712 if (Idx >= (int)SrcNumElts) 3713 Idx -= SrcNumElts - PaddedMaskNumElts; 3714 MappedOps[i] = Idx; 3715 } 3716 3717 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3718 3719 // If the concatenated vector was padded, extract a subvector with the 3720 // correct number of elements. 3721 if (MaskNumElts != PaddedMaskNumElts) 3722 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3723 DAG.getVectorIdxConstant(0, DL)); 3724 3725 setValue(&I, Result); 3726 return; 3727 } 3728 3729 if (SrcNumElts > MaskNumElts) { 3730 // Analyze the access pattern of the vector to see if we can extract 3731 // two subvectors and do the shuffle. 3732 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3733 bool CanExtract = true; 3734 for (int Idx : Mask) { 3735 unsigned Input = 0; 3736 if (Idx < 0) 3737 continue; 3738 3739 if (Idx >= (int)SrcNumElts) { 3740 Input = 1; 3741 Idx -= SrcNumElts; 3742 } 3743 3744 // If all the indices come from the same MaskNumElts sized portion of 3745 // the sources we can use extract. Also make sure the extract wouldn't 3746 // extract past the end of the source. 3747 int NewStartIdx = alignDown(Idx, MaskNumElts); 3748 if (NewStartIdx + MaskNumElts > SrcNumElts || 3749 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3750 CanExtract = false; 3751 // Make sure we always update StartIdx as we use it to track if all 3752 // elements are undef. 3753 StartIdx[Input] = NewStartIdx; 3754 } 3755 3756 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3757 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3758 return; 3759 } 3760 if (CanExtract) { 3761 // Extract appropriate subvector and generate a vector shuffle 3762 for (unsigned Input = 0; Input < 2; ++Input) { 3763 SDValue &Src = Input == 0 ? Src1 : Src2; 3764 if (StartIdx[Input] < 0) 3765 Src = DAG.getUNDEF(VT); 3766 else { 3767 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3768 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 3769 } 3770 } 3771 3772 // Calculate new mask. 3773 SmallVector<int, 8> MappedOps(Mask); 3774 for (int &Idx : MappedOps) { 3775 if (Idx >= (int)SrcNumElts) 3776 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3777 else if (Idx >= 0) 3778 Idx -= StartIdx[0]; 3779 } 3780 3781 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3782 return; 3783 } 3784 } 3785 3786 // We can't use either concat vectors or extract subvectors so fall back to 3787 // replacing the shuffle with extract and build vector. 3788 // to insert and build vector. 3789 EVT EltVT = VT.getVectorElementType(); 3790 SmallVector<SDValue,8> Ops; 3791 for (int Idx : Mask) { 3792 SDValue Res; 3793 3794 if (Idx < 0) { 3795 Res = DAG.getUNDEF(EltVT); 3796 } else { 3797 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3798 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3799 3800 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 3801 DAG.getVectorIdxConstant(Idx, DL)); 3802 } 3803 3804 Ops.push_back(Res); 3805 } 3806 3807 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3808 } 3809 3810 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 3811 ArrayRef<unsigned> Indices = I.getIndices(); 3812 const Value *Op0 = I.getOperand(0); 3813 const Value *Op1 = I.getOperand(1); 3814 Type *AggTy = I.getType(); 3815 Type *ValTy = Op1->getType(); 3816 bool IntoUndef = isa<UndefValue>(Op0); 3817 bool FromUndef = isa<UndefValue>(Op1); 3818 3819 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3820 3821 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3822 SmallVector<EVT, 4> AggValueVTs; 3823 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3824 SmallVector<EVT, 4> ValValueVTs; 3825 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3826 3827 unsigned NumAggValues = AggValueVTs.size(); 3828 unsigned NumValValues = ValValueVTs.size(); 3829 SmallVector<SDValue, 4> Values(NumAggValues); 3830 3831 // Ignore an insertvalue that produces an empty object 3832 if (!NumAggValues) { 3833 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3834 return; 3835 } 3836 3837 SDValue Agg = getValue(Op0); 3838 unsigned i = 0; 3839 // Copy the beginning value(s) from the original aggregate. 3840 for (; i != LinearIndex; ++i) 3841 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3842 SDValue(Agg.getNode(), Agg.getResNo() + i); 3843 // Copy values from the inserted value(s). 3844 if (NumValValues) { 3845 SDValue Val = getValue(Op1); 3846 for (; i != LinearIndex + NumValValues; ++i) 3847 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3848 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3849 } 3850 // Copy remaining value(s) from the original aggregate. 3851 for (; i != NumAggValues; ++i) 3852 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3853 SDValue(Agg.getNode(), Agg.getResNo() + i); 3854 3855 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3856 DAG.getVTList(AggValueVTs), Values)); 3857 } 3858 3859 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 3860 ArrayRef<unsigned> Indices = I.getIndices(); 3861 const Value *Op0 = I.getOperand(0); 3862 Type *AggTy = Op0->getType(); 3863 Type *ValTy = I.getType(); 3864 bool OutOfUndef = isa<UndefValue>(Op0); 3865 3866 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3867 3868 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3869 SmallVector<EVT, 4> ValValueVTs; 3870 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3871 3872 unsigned NumValValues = ValValueVTs.size(); 3873 3874 // Ignore a extractvalue that produces an empty object 3875 if (!NumValValues) { 3876 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3877 return; 3878 } 3879 3880 SmallVector<SDValue, 4> Values(NumValValues); 3881 3882 SDValue Agg = getValue(Op0); 3883 // Copy out the selected value(s). 3884 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3885 Values[i - LinearIndex] = 3886 OutOfUndef ? 3887 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3888 SDValue(Agg.getNode(), Agg.getResNo() + i); 3889 3890 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3891 DAG.getVTList(ValValueVTs), Values)); 3892 } 3893 3894 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3895 Value *Op0 = I.getOperand(0); 3896 // Note that the pointer operand may be a vector of pointers. Take the scalar 3897 // element which holds a pointer. 3898 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3899 SDValue N = getValue(Op0); 3900 SDLoc dl = getCurSDLoc(); 3901 auto &TLI = DAG.getTargetLoweringInfo(); 3902 3903 // Normalize Vector GEP - all scalar operands should be converted to the 3904 // splat vector. 3905 bool IsVectorGEP = I.getType()->isVectorTy(); 3906 ElementCount VectorElementCount = 3907 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 3908 : ElementCount::getFixed(0); 3909 3910 if (IsVectorGEP && !N.getValueType().isVector()) { 3911 LLVMContext &Context = *DAG.getContext(); 3912 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 3913 N = DAG.getSplat(VT, dl, N); 3914 } 3915 3916 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3917 GTI != E; ++GTI) { 3918 const Value *Idx = GTI.getOperand(); 3919 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3920 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3921 if (Field) { 3922 // N = N + Offset 3923 uint64_t Offset = 3924 DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field); 3925 3926 // In an inbounds GEP with an offset that is nonnegative even when 3927 // interpreted as signed, assume there is no unsigned overflow. 3928 SDNodeFlags Flags; 3929 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3930 Flags.setNoUnsignedWrap(true); 3931 3932 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3933 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3934 } 3935 } else { 3936 // IdxSize is the width of the arithmetic according to IR semantics. 3937 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 3938 // (and fix up the result later). 3939 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3940 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3941 TypeSize ElementSize = 3942 DAG.getDataLayout().getTypeAllocSize(GTI.getIndexedType()); 3943 // We intentionally mask away the high bits here; ElementSize may not 3944 // fit in IdxTy. 3945 APInt ElementMul(IdxSize, ElementSize.getKnownMinValue()); 3946 bool ElementScalable = ElementSize.isScalable(); 3947 3948 // If this is a scalar constant or a splat vector of constants, 3949 // handle it quickly. 3950 const auto *C = dyn_cast<Constant>(Idx); 3951 if (C && isa<VectorType>(C->getType())) 3952 C = C->getSplatValue(); 3953 3954 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 3955 if (CI && CI->isZero()) 3956 continue; 3957 if (CI && !ElementScalable) { 3958 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 3959 LLVMContext &Context = *DAG.getContext(); 3960 SDValue OffsVal; 3961 if (IsVectorGEP) 3962 OffsVal = DAG.getConstant( 3963 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 3964 else 3965 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 3966 3967 // In an inbounds GEP with an offset that is nonnegative even when 3968 // interpreted as signed, assume there is no unsigned overflow. 3969 SDNodeFlags Flags; 3970 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3971 Flags.setNoUnsignedWrap(true); 3972 3973 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3974 3975 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3976 continue; 3977 } 3978 3979 // N = N + Idx * ElementMul; 3980 SDValue IdxN = getValue(Idx); 3981 3982 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 3983 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 3984 VectorElementCount); 3985 IdxN = DAG.getSplat(VT, dl, IdxN); 3986 } 3987 3988 // If the index is smaller or larger than intptr_t, truncate or extend 3989 // it. 3990 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3991 3992 if (ElementScalable) { 3993 EVT VScaleTy = N.getValueType().getScalarType(); 3994 SDValue VScale = DAG.getNode( 3995 ISD::VSCALE, dl, VScaleTy, 3996 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 3997 if (IsVectorGEP) 3998 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 3999 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 4000 } else { 4001 // If this is a multiply by a power of two, turn it into a shl 4002 // immediately. This is a very common case. 4003 if (ElementMul != 1) { 4004 if (ElementMul.isPowerOf2()) { 4005 unsigned Amt = ElementMul.logBase2(); 4006 IdxN = DAG.getNode(ISD::SHL, dl, 4007 N.getValueType(), IdxN, 4008 DAG.getConstant(Amt, dl, IdxN.getValueType())); 4009 } else { 4010 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 4011 IdxN.getValueType()); 4012 IdxN = DAG.getNode(ISD::MUL, dl, 4013 N.getValueType(), IdxN, Scale); 4014 } 4015 } 4016 } 4017 4018 N = DAG.getNode(ISD::ADD, dl, 4019 N.getValueType(), N, IdxN); 4020 } 4021 } 4022 4023 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 4024 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 4025 if (IsVectorGEP) { 4026 PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount); 4027 PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount); 4028 } 4029 4030 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 4031 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 4032 4033 setValue(&I, N); 4034 } 4035 4036 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 4037 // If this is a fixed sized alloca in the entry block of the function, 4038 // allocate it statically on the stack. 4039 if (FuncInfo.StaticAllocaMap.count(&I)) 4040 return; // getValue will auto-populate this. 4041 4042 SDLoc dl = getCurSDLoc(); 4043 Type *Ty = I.getAllocatedType(); 4044 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4045 auto &DL = DAG.getDataLayout(); 4046 TypeSize TySize = DL.getTypeAllocSize(Ty); 4047 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 4048 4049 SDValue AllocSize = getValue(I.getArraySize()); 4050 4051 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), I.getAddressSpace()); 4052 if (AllocSize.getValueType() != IntPtr) 4053 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 4054 4055 if (TySize.isScalable()) 4056 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4057 DAG.getVScale(dl, IntPtr, 4058 APInt(IntPtr.getScalarSizeInBits(), 4059 TySize.getKnownMinValue()))); 4060 else 4061 AllocSize = 4062 DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4063 DAG.getConstant(TySize.getFixedValue(), dl, IntPtr)); 4064 4065 // Handle alignment. If the requested alignment is less than or equal to 4066 // the stack alignment, ignore it. If the size is greater than or equal to 4067 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 4068 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 4069 if (*Alignment <= StackAlign) 4070 Alignment = std::nullopt; 4071 4072 const uint64_t StackAlignMask = StackAlign.value() - 1U; 4073 // Round the size of the allocation up to the stack alignment size 4074 // by add SA-1 to the size. This doesn't overflow because we're computing 4075 // an address inside an alloca. 4076 SDNodeFlags Flags; 4077 Flags.setNoUnsignedWrap(true); 4078 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 4079 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 4080 4081 // Mask out the low bits for alignment purposes. 4082 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 4083 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 4084 4085 SDValue Ops[] = { 4086 getRoot(), AllocSize, 4087 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 4088 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 4089 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 4090 setValue(&I, DSA); 4091 DAG.setRoot(DSA.getValue(1)); 4092 4093 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 4094 } 4095 4096 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 4097 if (I.isAtomic()) 4098 return visitAtomicLoad(I); 4099 4100 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4101 const Value *SV = I.getOperand(0); 4102 if (TLI.supportSwiftError()) { 4103 // Swifterror values can come from either a function parameter with 4104 // swifterror attribute or an alloca with swifterror attribute. 4105 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 4106 if (Arg->hasSwiftErrorAttr()) 4107 return visitLoadFromSwiftError(I); 4108 } 4109 4110 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 4111 if (Alloca->isSwiftError()) 4112 return visitLoadFromSwiftError(I); 4113 } 4114 } 4115 4116 SDValue Ptr = getValue(SV); 4117 4118 Type *Ty = I.getType(); 4119 SmallVector<EVT, 4> ValueVTs, MemVTs; 4120 SmallVector<uint64_t, 4> Offsets; 4121 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4122 unsigned NumValues = ValueVTs.size(); 4123 if (NumValues == 0) 4124 return; 4125 4126 Align Alignment = I.getAlign(); 4127 AAMDNodes AAInfo = I.getAAMetadata(); 4128 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4129 bool isVolatile = I.isVolatile(); 4130 MachineMemOperand::Flags MMOFlags = 4131 TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 4132 4133 SDValue Root; 4134 bool ConstantMemory = false; 4135 if (isVolatile) 4136 // Serialize volatile loads with other side effects. 4137 Root = getRoot(); 4138 else if (NumValues > MaxParallelChains) 4139 Root = getMemoryRoot(); 4140 else if (AA && 4141 AA->pointsToConstantMemory(MemoryLocation( 4142 SV, 4143 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4144 AAInfo))) { 4145 // Do not serialize (non-volatile) loads of constant memory with anything. 4146 Root = DAG.getEntryNode(); 4147 ConstantMemory = true; 4148 MMOFlags |= MachineMemOperand::MOInvariant; 4149 } else { 4150 // Do not serialize non-volatile loads against each other. 4151 Root = DAG.getRoot(); 4152 } 4153 4154 SDLoc dl = getCurSDLoc(); 4155 4156 if (isVolatile) 4157 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4158 4159 // An aggregate load cannot wrap around the address space, so offsets to its 4160 // parts don't wrap either. 4161 SDNodeFlags Flags; 4162 Flags.setNoUnsignedWrap(true); 4163 4164 SmallVector<SDValue, 4> Values(NumValues); 4165 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4166 EVT PtrVT = Ptr.getValueType(); 4167 4168 unsigned ChainI = 0; 4169 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4170 // Serializing loads here may result in excessive register pressure, and 4171 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4172 // could recover a bit by hoisting nodes upward in the chain by recognizing 4173 // they are side-effect free or do not alias. The optimizer should really 4174 // avoid this case by converting large object/array copies to llvm.memcpy 4175 // (MaxParallelChains should always remain as failsafe). 4176 if (ChainI == MaxParallelChains) { 4177 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4178 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4179 ArrayRef(Chains.data(), ChainI)); 4180 Root = Chain; 4181 ChainI = 0; 4182 } 4183 SDValue A = DAG.getNode(ISD::ADD, dl, 4184 PtrVT, Ptr, 4185 DAG.getConstant(Offsets[i], dl, PtrVT), 4186 Flags); 4187 4188 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4189 MachinePointerInfo(SV, Offsets[i]), Alignment, 4190 MMOFlags, AAInfo, Ranges); 4191 Chains[ChainI] = L.getValue(1); 4192 4193 if (MemVTs[i] != ValueVTs[i]) 4194 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4195 4196 Values[i] = L; 4197 } 4198 4199 if (!ConstantMemory) { 4200 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4201 ArrayRef(Chains.data(), ChainI)); 4202 if (isVolatile) 4203 DAG.setRoot(Chain); 4204 else 4205 PendingLoads.push_back(Chain); 4206 } 4207 4208 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4209 DAG.getVTList(ValueVTs), Values)); 4210 } 4211 4212 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4213 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4214 "call visitStoreToSwiftError when backend supports swifterror"); 4215 4216 SmallVector<EVT, 4> ValueVTs; 4217 SmallVector<uint64_t, 4> Offsets; 4218 const Value *SrcV = I.getOperand(0); 4219 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4220 SrcV->getType(), ValueVTs, &Offsets); 4221 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4222 "expect a single EVT for swifterror"); 4223 4224 SDValue Src = getValue(SrcV); 4225 // Create a virtual register, then update the virtual register. 4226 Register VReg = 4227 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4228 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4229 // Chain can be getRoot or getControlRoot. 4230 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4231 SDValue(Src.getNode(), Src.getResNo())); 4232 DAG.setRoot(CopyNode); 4233 } 4234 4235 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4236 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4237 "call visitLoadFromSwiftError when backend supports swifterror"); 4238 4239 assert(!I.isVolatile() && 4240 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4241 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4242 "Support volatile, non temporal, invariant for load_from_swift_error"); 4243 4244 const Value *SV = I.getOperand(0); 4245 Type *Ty = I.getType(); 4246 assert( 4247 (!AA || 4248 !AA->pointsToConstantMemory(MemoryLocation( 4249 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4250 I.getAAMetadata()))) && 4251 "load_from_swift_error should not be constant memory"); 4252 4253 SmallVector<EVT, 4> ValueVTs; 4254 SmallVector<uint64_t, 4> Offsets; 4255 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4256 ValueVTs, &Offsets); 4257 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4258 "expect a single EVT for swifterror"); 4259 4260 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4261 SDValue L = DAG.getCopyFromReg( 4262 getRoot(), getCurSDLoc(), 4263 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4264 4265 setValue(&I, L); 4266 } 4267 4268 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4269 if (I.isAtomic()) 4270 return visitAtomicStore(I); 4271 4272 const Value *SrcV = I.getOperand(0); 4273 const Value *PtrV = I.getOperand(1); 4274 4275 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4276 if (TLI.supportSwiftError()) { 4277 // Swifterror values can come from either a function parameter with 4278 // swifterror attribute or an alloca with swifterror attribute. 4279 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4280 if (Arg->hasSwiftErrorAttr()) 4281 return visitStoreToSwiftError(I); 4282 } 4283 4284 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4285 if (Alloca->isSwiftError()) 4286 return visitStoreToSwiftError(I); 4287 } 4288 } 4289 4290 SmallVector<EVT, 4> ValueVTs, MemVTs; 4291 SmallVector<uint64_t, 4> Offsets; 4292 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4293 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4294 unsigned NumValues = ValueVTs.size(); 4295 if (NumValues == 0) 4296 return; 4297 4298 // Get the lowered operands. Note that we do this after 4299 // checking if NumResults is zero, because with zero results 4300 // the operands won't have values in the map. 4301 SDValue Src = getValue(SrcV); 4302 SDValue Ptr = getValue(PtrV); 4303 4304 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4305 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4306 SDLoc dl = getCurSDLoc(); 4307 Align Alignment = I.getAlign(); 4308 AAMDNodes AAInfo = I.getAAMetadata(); 4309 4310 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4311 4312 // An aggregate load cannot wrap around the address space, so offsets to its 4313 // parts don't wrap either. 4314 SDNodeFlags Flags; 4315 Flags.setNoUnsignedWrap(true); 4316 4317 unsigned ChainI = 0; 4318 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4319 // See visitLoad comments. 4320 if (ChainI == MaxParallelChains) { 4321 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4322 ArrayRef(Chains.data(), ChainI)); 4323 Root = Chain; 4324 ChainI = 0; 4325 } 4326 SDValue Add = 4327 DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(Offsets[i]), dl, Flags); 4328 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4329 if (MemVTs[i] != ValueVTs[i]) 4330 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4331 SDValue St = 4332 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4333 Alignment, MMOFlags, AAInfo); 4334 Chains[ChainI] = St; 4335 } 4336 4337 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4338 ArrayRef(Chains.data(), ChainI)); 4339 setValue(&I, StoreNode); 4340 DAG.setRoot(StoreNode); 4341 } 4342 4343 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4344 bool IsCompressing) { 4345 SDLoc sdl = getCurSDLoc(); 4346 4347 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4348 MaybeAlign &Alignment) { 4349 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4350 Src0 = I.getArgOperand(0); 4351 Ptr = I.getArgOperand(1); 4352 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getMaybeAlignValue(); 4353 Mask = I.getArgOperand(3); 4354 }; 4355 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4356 MaybeAlign &Alignment) { 4357 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4358 Src0 = I.getArgOperand(0); 4359 Ptr = I.getArgOperand(1); 4360 Mask = I.getArgOperand(2); 4361 Alignment = std::nullopt; 4362 }; 4363 4364 Value *PtrOperand, *MaskOperand, *Src0Operand; 4365 MaybeAlign Alignment; 4366 if (IsCompressing) 4367 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4368 else 4369 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4370 4371 SDValue Ptr = getValue(PtrOperand); 4372 SDValue Src0 = getValue(Src0Operand); 4373 SDValue Mask = getValue(MaskOperand); 4374 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4375 4376 EVT VT = Src0.getValueType(); 4377 if (!Alignment) 4378 Alignment = DAG.getEVTAlign(VT); 4379 4380 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4381 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 4382 MemoryLocation::UnknownSize, *Alignment, I.getAAMetadata()); 4383 SDValue StoreNode = 4384 DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO, 4385 ISD::UNINDEXED, false /* Truncating */, IsCompressing); 4386 DAG.setRoot(StoreNode); 4387 setValue(&I, StoreNode); 4388 } 4389 4390 // Get a uniform base for the Gather/Scatter intrinsic. 4391 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4392 // We try to represent it as a base pointer + vector of indices. 4393 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4394 // The first operand of the GEP may be a single pointer or a vector of pointers 4395 // Example: 4396 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4397 // or 4398 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4399 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4400 // 4401 // When the first GEP operand is a single pointer - it is the uniform base we 4402 // are looking for. If first operand of the GEP is a splat vector - we 4403 // extract the splat value and use it as a uniform base. 4404 // In all other cases the function returns 'false'. 4405 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4406 ISD::MemIndexType &IndexType, SDValue &Scale, 4407 SelectionDAGBuilder *SDB, const BasicBlock *CurBB, 4408 uint64_t ElemSize) { 4409 SelectionDAG& DAG = SDB->DAG; 4410 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4411 const DataLayout &DL = DAG.getDataLayout(); 4412 4413 assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type"); 4414 4415 // Handle splat constant pointer. 4416 if (auto *C = dyn_cast<Constant>(Ptr)) { 4417 C = C->getSplatValue(); 4418 if (!C) 4419 return false; 4420 4421 Base = SDB->getValue(C); 4422 4423 ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount(); 4424 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4425 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4426 IndexType = ISD::SIGNED_SCALED; 4427 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4428 return true; 4429 } 4430 4431 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4432 if (!GEP || GEP->getParent() != CurBB) 4433 return false; 4434 4435 if (GEP->getNumOperands() != 2) 4436 return false; 4437 4438 const Value *BasePtr = GEP->getPointerOperand(); 4439 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4440 4441 // Make sure the base is scalar and the index is a vector. 4442 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4443 return false; 4444 4445 uint64_t ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType()); 4446 4447 // Target may not support the required addressing mode. 4448 if (ScaleVal != 1 && 4449 !TLI.isLegalScaleForGatherScatter(ScaleVal, ElemSize)) 4450 return false; 4451 4452 Base = SDB->getValue(BasePtr); 4453 Index = SDB->getValue(IndexVal); 4454 IndexType = ISD::SIGNED_SCALED; 4455 4456 Scale = 4457 DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4458 return true; 4459 } 4460 4461 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4462 SDLoc sdl = getCurSDLoc(); 4463 4464 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4465 const Value *Ptr = I.getArgOperand(1); 4466 SDValue Src0 = getValue(I.getArgOperand(0)); 4467 SDValue Mask = getValue(I.getArgOperand(3)); 4468 EVT VT = Src0.getValueType(); 4469 Align Alignment = cast<ConstantInt>(I.getArgOperand(2)) 4470 ->getMaybeAlignValue() 4471 .value_or(DAG.getEVTAlign(VT.getScalarType())); 4472 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4473 4474 SDValue Base; 4475 SDValue Index; 4476 ISD::MemIndexType IndexType; 4477 SDValue Scale; 4478 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4479 I.getParent(), VT.getScalarStoreSize()); 4480 4481 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4482 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4483 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4484 // TODO: Make MachineMemOperands aware of scalable 4485 // vectors. 4486 MemoryLocation::UnknownSize, Alignment, I.getAAMetadata()); 4487 if (!UniformBase) { 4488 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4489 Index = getValue(Ptr); 4490 IndexType = ISD::SIGNED_SCALED; 4491 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4492 } 4493 4494 EVT IdxVT = Index.getValueType(); 4495 EVT EltTy = IdxVT.getVectorElementType(); 4496 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 4497 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 4498 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 4499 } 4500 4501 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4502 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4503 Ops, MMO, IndexType, false); 4504 DAG.setRoot(Scatter); 4505 setValue(&I, Scatter); 4506 } 4507 4508 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4509 SDLoc sdl = getCurSDLoc(); 4510 4511 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4512 MaybeAlign &Alignment) { 4513 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4514 Ptr = I.getArgOperand(0); 4515 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getMaybeAlignValue(); 4516 Mask = I.getArgOperand(2); 4517 Src0 = I.getArgOperand(3); 4518 }; 4519 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4520 MaybeAlign &Alignment) { 4521 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4522 Ptr = I.getArgOperand(0); 4523 Alignment = std::nullopt; 4524 Mask = I.getArgOperand(1); 4525 Src0 = I.getArgOperand(2); 4526 }; 4527 4528 Value *PtrOperand, *MaskOperand, *Src0Operand; 4529 MaybeAlign Alignment; 4530 if (IsExpanding) 4531 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4532 else 4533 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4534 4535 SDValue Ptr = getValue(PtrOperand); 4536 SDValue Src0 = getValue(Src0Operand); 4537 SDValue Mask = getValue(MaskOperand); 4538 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4539 4540 EVT VT = Src0.getValueType(); 4541 if (!Alignment) 4542 Alignment = DAG.getEVTAlign(VT); 4543 4544 AAMDNodes AAInfo = I.getAAMetadata(); 4545 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4546 4547 // Do not serialize masked loads of constant memory with anything. 4548 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 4549 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4550 4551 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4552 4553 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4554 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 4555 MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges); 4556 4557 SDValue Load = 4558 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4559 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4560 if (AddToChain) 4561 PendingLoads.push_back(Load.getValue(1)); 4562 setValue(&I, Load); 4563 } 4564 4565 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4566 SDLoc sdl = getCurSDLoc(); 4567 4568 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4569 const Value *Ptr = I.getArgOperand(0); 4570 SDValue Src0 = getValue(I.getArgOperand(3)); 4571 SDValue Mask = getValue(I.getArgOperand(2)); 4572 4573 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4574 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4575 Align Alignment = cast<ConstantInt>(I.getArgOperand(1)) 4576 ->getMaybeAlignValue() 4577 .value_or(DAG.getEVTAlign(VT.getScalarType())); 4578 4579 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4580 4581 SDValue Root = DAG.getRoot(); 4582 SDValue Base; 4583 SDValue Index; 4584 ISD::MemIndexType IndexType; 4585 SDValue Scale; 4586 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4587 I.getParent(), VT.getScalarStoreSize()); 4588 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4589 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4590 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 4591 // TODO: Make MachineMemOperands aware of scalable 4592 // vectors. 4593 MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges); 4594 4595 if (!UniformBase) { 4596 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4597 Index = getValue(Ptr); 4598 IndexType = ISD::SIGNED_SCALED; 4599 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4600 } 4601 4602 EVT IdxVT = Index.getValueType(); 4603 EVT EltTy = IdxVT.getVectorElementType(); 4604 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 4605 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 4606 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 4607 } 4608 4609 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4610 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4611 Ops, MMO, IndexType, ISD::NON_EXTLOAD); 4612 4613 PendingLoads.push_back(Gather.getValue(1)); 4614 setValue(&I, Gather); 4615 } 4616 4617 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4618 SDLoc dl = getCurSDLoc(); 4619 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4620 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4621 SyncScope::ID SSID = I.getSyncScopeID(); 4622 4623 SDValue InChain = getRoot(); 4624 4625 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4626 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4627 4628 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4629 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4630 4631 MachineFunction &MF = DAG.getMachineFunction(); 4632 MachineMemOperand *MMO = MF.getMachineMemOperand( 4633 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4634 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering, 4635 FailureOrdering); 4636 4637 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4638 dl, MemVT, VTs, InChain, 4639 getValue(I.getPointerOperand()), 4640 getValue(I.getCompareOperand()), 4641 getValue(I.getNewValOperand()), MMO); 4642 4643 SDValue OutChain = L.getValue(2); 4644 4645 setValue(&I, L); 4646 DAG.setRoot(OutChain); 4647 } 4648 4649 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4650 SDLoc dl = getCurSDLoc(); 4651 ISD::NodeType NT; 4652 switch (I.getOperation()) { 4653 default: llvm_unreachable("Unknown atomicrmw operation"); 4654 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4655 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4656 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4657 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4658 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4659 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4660 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4661 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4662 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4663 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4664 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4665 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4666 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4667 case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break; 4668 case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break; 4669 case AtomicRMWInst::UIncWrap: 4670 NT = ISD::ATOMIC_LOAD_UINC_WRAP; 4671 break; 4672 case AtomicRMWInst::UDecWrap: 4673 NT = ISD::ATOMIC_LOAD_UDEC_WRAP; 4674 break; 4675 } 4676 AtomicOrdering Ordering = I.getOrdering(); 4677 SyncScope::ID SSID = I.getSyncScopeID(); 4678 4679 SDValue InChain = getRoot(); 4680 4681 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4682 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4683 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4684 4685 MachineFunction &MF = DAG.getMachineFunction(); 4686 MachineMemOperand *MMO = MF.getMachineMemOperand( 4687 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4688 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering); 4689 4690 SDValue L = 4691 DAG.getAtomic(NT, dl, MemVT, InChain, 4692 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4693 MMO); 4694 4695 SDValue OutChain = L.getValue(1); 4696 4697 setValue(&I, L); 4698 DAG.setRoot(OutChain); 4699 } 4700 4701 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4702 SDLoc dl = getCurSDLoc(); 4703 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4704 SDValue Ops[3]; 4705 Ops[0] = getRoot(); 4706 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 4707 TLI.getFenceOperandTy(DAG.getDataLayout())); 4708 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 4709 TLI.getFenceOperandTy(DAG.getDataLayout())); 4710 SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops); 4711 setValue(&I, N); 4712 DAG.setRoot(N); 4713 } 4714 4715 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4716 SDLoc dl = getCurSDLoc(); 4717 AtomicOrdering Order = I.getOrdering(); 4718 SyncScope::ID SSID = I.getSyncScopeID(); 4719 4720 SDValue InChain = getRoot(); 4721 4722 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4723 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4724 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4725 4726 if (!TLI.supportsUnalignedAtomics() && 4727 I.getAlign().value() < MemVT.getSizeInBits() / 8) 4728 report_fatal_error("Cannot generate unaligned atomic load"); 4729 4730 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 4731 4732 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4733 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4734 I.getAlign(), AAMDNodes(), nullptr, SSID, Order); 4735 4736 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4737 4738 SDValue Ptr = getValue(I.getPointerOperand()); 4739 4740 if (TLI.lowerAtomicLoadAsLoadSDNode(I)) { 4741 // TODO: Once this is better exercised by tests, it should be merged with 4742 // the normal path for loads to prevent future divergence. 4743 SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO); 4744 if (MemVT != VT) 4745 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4746 4747 setValue(&I, L); 4748 SDValue OutChain = L.getValue(1); 4749 if (!I.isUnordered()) 4750 DAG.setRoot(OutChain); 4751 else 4752 PendingLoads.push_back(OutChain); 4753 return; 4754 } 4755 4756 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4757 Ptr, MMO); 4758 4759 SDValue OutChain = L.getValue(1); 4760 if (MemVT != VT) 4761 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4762 4763 setValue(&I, L); 4764 DAG.setRoot(OutChain); 4765 } 4766 4767 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4768 SDLoc dl = getCurSDLoc(); 4769 4770 AtomicOrdering Ordering = I.getOrdering(); 4771 SyncScope::ID SSID = I.getSyncScopeID(); 4772 4773 SDValue InChain = getRoot(); 4774 4775 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4776 EVT MemVT = 4777 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4778 4779 if (!TLI.supportsUnalignedAtomics() && 4780 I.getAlign().value() < MemVT.getSizeInBits() / 8) 4781 report_fatal_error("Cannot generate unaligned atomic store"); 4782 4783 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4784 4785 MachineFunction &MF = DAG.getMachineFunction(); 4786 MachineMemOperand *MMO = MF.getMachineMemOperand( 4787 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4788 I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering); 4789 4790 SDValue Val = getValue(I.getValueOperand()); 4791 if (Val.getValueType() != MemVT) 4792 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4793 SDValue Ptr = getValue(I.getPointerOperand()); 4794 4795 if (TLI.lowerAtomicStoreAsStoreSDNode(I)) { 4796 // TODO: Once this is better exercised by tests, it should be merged with 4797 // the normal path for stores to prevent future divergence. 4798 SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO); 4799 setValue(&I, S); 4800 DAG.setRoot(S); 4801 return; 4802 } 4803 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4804 Ptr, Val, MMO); 4805 4806 setValue(&I, OutChain); 4807 DAG.setRoot(OutChain); 4808 } 4809 4810 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4811 /// node. 4812 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4813 unsigned Intrinsic) { 4814 // Ignore the callsite's attributes. A specific call site may be marked with 4815 // readnone, but the lowering code will expect the chain based on the 4816 // definition. 4817 const Function *F = I.getCalledFunction(); 4818 bool HasChain = !F->doesNotAccessMemory(); 4819 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4820 4821 // Build the operand list. 4822 SmallVector<SDValue, 8> Ops; 4823 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4824 if (OnlyLoad) { 4825 // We don't need to serialize loads against other loads. 4826 Ops.push_back(DAG.getRoot()); 4827 } else { 4828 Ops.push_back(getRoot()); 4829 } 4830 } 4831 4832 // Info is set by getTgtMemIntrinsic 4833 TargetLowering::IntrinsicInfo Info; 4834 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4835 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4836 DAG.getMachineFunction(), 4837 Intrinsic); 4838 4839 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4840 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4841 Info.opc == ISD::INTRINSIC_W_CHAIN) 4842 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4843 TLI.getPointerTy(DAG.getDataLayout()))); 4844 4845 // Add all operands of the call to the operand list. 4846 for (unsigned i = 0, e = I.arg_size(); i != e; ++i) { 4847 const Value *Arg = I.getArgOperand(i); 4848 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 4849 Ops.push_back(getValue(Arg)); 4850 continue; 4851 } 4852 4853 // Use TargetConstant instead of a regular constant for immarg. 4854 EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true); 4855 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 4856 assert(CI->getBitWidth() <= 64 && 4857 "large intrinsic immediates not handled"); 4858 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 4859 } else { 4860 Ops.push_back( 4861 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 4862 } 4863 } 4864 4865 SmallVector<EVT, 4> ValueVTs; 4866 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4867 4868 if (HasChain) 4869 ValueVTs.push_back(MVT::Other); 4870 4871 SDVTList VTs = DAG.getVTList(ValueVTs); 4872 4873 // Propagate fast-math-flags from IR to node(s). 4874 SDNodeFlags Flags; 4875 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 4876 Flags.copyFMF(*FPMO); 4877 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 4878 4879 // Create the node. 4880 SDValue Result; 4881 // In some cases, custom collection of operands from CallInst I may be needed. 4882 TLI.CollectTargetIntrinsicOperands(I, Ops, DAG); 4883 if (IsTgtIntrinsic) { 4884 // This is target intrinsic that touches memory 4885 // 4886 // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic 4887 // didn't yield anything useful. 4888 MachinePointerInfo MPI; 4889 if (Info.ptrVal) 4890 MPI = MachinePointerInfo(Info.ptrVal, Info.offset); 4891 else if (Info.fallbackAddressSpace) 4892 MPI = MachinePointerInfo(*Info.fallbackAddressSpace); 4893 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, 4894 Info.memVT, MPI, Info.align, Info.flags, 4895 Info.size, I.getAAMetadata()); 4896 } else if (!HasChain) { 4897 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4898 } else if (!I.getType()->isVoidTy()) { 4899 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4900 } else { 4901 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4902 } 4903 4904 if (HasChain) { 4905 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4906 if (OnlyLoad) 4907 PendingLoads.push_back(Chain); 4908 else 4909 DAG.setRoot(Chain); 4910 } 4911 4912 if (!I.getType()->isVoidTy()) { 4913 if (!isa<VectorType>(I.getType())) 4914 Result = lowerRangeToAssertZExt(DAG, I, Result); 4915 4916 MaybeAlign Alignment = I.getRetAlign(); 4917 4918 // Insert `assertalign` node if there's an alignment. 4919 if (InsertAssertAlign && Alignment) { 4920 Result = 4921 DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne()); 4922 } 4923 4924 setValue(&I, Result); 4925 } 4926 } 4927 4928 /// GetSignificand - Get the significand and build it into a floating-point 4929 /// number with exponent of 1: 4930 /// 4931 /// Op = (Op & 0x007fffff) | 0x3f800000; 4932 /// 4933 /// where Op is the hexadecimal representation of floating point value. 4934 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4935 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4936 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4937 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4938 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4939 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4940 } 4941 4942 /// GetExponent - Get the exponent: 4943 /// 4944 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4945 /// 4946 /// where Op is the hexadecimal representation of floating point value. 4947 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4948 const TargetLowering &TLI, const SDLoc &dl) { 4949 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4950 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4951 SDValue t1 = DAG.getNode( 4952 ISD::SRL, dl, MVT::i32, t0, 4953 DAG.getConstant(23, dl, 4954 TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout()))); 4955 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4956 DAG.getConstant(127, dl, MVT::i32)); 4957 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4958 } 4959 4960 /// getF32Constant - Get 32-bit floating point constant. 4961 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4962 const SDLoc &dl) { 4963 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4964 MVT::f32); 4965 } 4966 4967 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4968 SelectionDAG &DAG) { 4969 // TODO: What fast-math-flags should be set on the floating-point nodes? 4970 4971 // IntegerPartOfX = ((int32_t)(t0); 4972 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4973 4974 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4975 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4976 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4977 4978 // IntegerPartOfX <<= 23; 4979 IntegerPartOfX = 4980 DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4981 DAG.getConstant(23, dl, 4982 DAG.getTargetLoweringInfo().getShiftAmountTy( 4983 MVT::i32, DAG.getDataLayout()))); 4984 4985 SDValue TwoToFractionalPartOfX; 4986 if (LimitFloatPrecision <= 6) { 4987 // For floating-point precision of 6: 4988 // 4989 // TwoToFractionalPartOfX = 4990 // 0.997535578f + 4991 // (0.735607626f + 0.252464424f * x) * x; 4992 // 4993 // error 0.0144103317, which is 6 bits 4994 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4995 getF32Constant(DAG, 0x3e814304, dl)); 4996 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4997 getF32Constant(DAG, 0x3f3c50c8, dl)); 4998 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4999 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5000 getF32Constant(DAG, 0x3f7f5e7e, dl)); 5001 } else if (LimitFloatPrecision <= 12) { 5002 // For floating-point precision of 12: 5003 // 5004 // TwoToFractionalPartOfX = 5005 // 0.999892986f + 5006 // (0.696457318f + 5007 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 5008 // 5009 // error 0.000107046256, which is 13 to 14 bits 5010 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5011 getF32Constant(DAG, 0x3da235e3, dl)); 5012 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5013 getF32Constant(DAG, 0x3e65b8f3, dl)); 5014 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5015 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5016 getF32Constant(DAG, 0x3f324b07, dl)); 5017 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5018 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5019 getF32Constant(DAG, 0x3f7ff8fd, dl)); 5020 } else { // LimitFloatPrecision <= 18 5021 // For floating-point precision of 18: 5022 // 5023 // TwoToFractionalPartOfX = 5024 // 0.999999982f + 5025 // (0.693148872f + 5026 // (0.240227044f + 5027 // (0.554906021e-1f + 5028 // (0.961591928e-2f + 5029 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 5030 // error 2.47208000*10^(-7), which is better than 18 bits 5031 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5032 getF32Constant(DAG, 0x3924b03e, dl)); 5033 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5034 getF32Constant(DAG, 0x3ab24b87, dl)); 5035 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5036 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5037 getF32Constant(DAG, 0x3c1d8c17, dl)); 5038 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5039 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5040 getF32Constant(DAG, 0x3d634a1d, dl)); 5041 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5042 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5043 getF32Constant(DAG, 0x3e75fe14, dl)); 5044 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5045 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 5046 getF32Constant(DAG, 0x3f317234, dl)); 5047 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 5048 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 5049 getF32Constant(DAG, 0x3f800000, dl)); 5050 } 5051 5052 // Add the exponent into the result in integer domain. 5053 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 5054 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 5055 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 5056 } 5057 5058 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 5059 /// limited-precision mode. 5060 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5061 const TargetLowering &TLI, SDNodeFlags Flags) { 5062 if (Op.getValueType() == MVT::f32 && 5063 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5064 5065 // Put the exponent in the right bit position for later addition to the 5066 // final result: 5067 // 5068 // t0 = Op * log2(e) 5069 5070 // TODO: What fast-math-flags should be set here? 5071 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 5072 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 5073 return getLimitedPrecisionExp2(t0, dl, DAG); 5074 } 5075 5076 // No special expansion. 5077 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags); 5078 } 5079 5080 /// expandLog - Lower a log intrinsic. Handles the special sequences for 5081 /// limited-precision mode. 5082 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5083 const TargetLowering &TLI, SDNodeFlags Flags) { 5084 // TODO: What fast-math-flags should be set on the floating-point nodes? 5085 5086 if (Op.getValueType() == MVT::f32 && 5087 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5088 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5089 5090 // Scale the exponent by log(2). 5091 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5092 SDValue LogOfExponent = 5093 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5094 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 5095 5096 // Get the significand and build it into a floating-point number with 5097 // exponent of 1. 5098 SDValue X = GetSignificand(DAG, Op1, dl); 5099 5100 SDValue LogOfMantissa; 5101 if (LimitFloatPrecision <= 6) { 5102 // For floating-point precision of 6: 5103 // 5104 // LogofMantissa = 5105 // -1.1609546f + 5106 // (1.4034025f - 0.23903021f * x) * x; 5107 // 5108 // error 0.0034276066, which is better than 8 bits 5109 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5110 getF32Constant(DAG, 0xbe74c456, dl)); 5111 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5112 getF32Constant(DAG, 0x3fb3a2b1, dl)); 5113 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5114 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5115 getF32Constant(DAG, 0x3f949a29, dl)); 5116 } else if (LimitFloatPrecision <= 12) { 5117 // For floating-point precision of 12: 5118 // 5119 // LogOfMantissa = 5120 // -1.7417939f + 5121 // (2.8212026f + 5122 // (-1.4699568f + 5123 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 5124 // 5125 // error 0.000061011436, which is 14 bits 5126 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5127 getF32Constant(DAG, 0xbd67b6d6, dl)); 5128 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5129 getF32Constant(DAG, 0x3ee4f4b8, dl)); 5130 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5131 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5132 getF32Constant(DAG, 0x3fbc278b, dl)); 5133 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5134 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5135 getF32Constant(DAG, 0x40348e95, dl)); 5136 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5137 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5138 getF32Constant(DAG, 0x3fdef31a, dl)); 5139 } else { // LimitFloatPrecision <= 18 5140 // For floating-point precision of 18: 5141 // 5142 // LogOfMantissa = 5143 // -2.1072184f + 5144 // (4.2372794f + 5145 // (-3.7029485f + 5146 // (2.2781945f + 5147 // (-0.87823314f + 5148 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5149 // 5150 // error 0.0000023660568, which is better than 18 bits 5151 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5152 getF32Constant(DAG, 0xbc91e5ac, dl)); 5153 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5154 getF32Constant(DAG, 0x3e4350aa, dl)); 5155 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5156 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5157 getF32Constant(DAG, 0x3f60d3e3, dl)); 5158 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5159 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5160 getF32Constant(DAG, 0x4011cdf0, dl)); 5161 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5162 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5163 getF32Constant(DAG, 0x406cfd1c, dl)); 5164 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5165 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5166 getF32Constant(DAG, 0x408797cb, dl)); 5167 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5168 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5169 getF32Constant(DAG, 0x4006dcab, dl)); 5170 } 5171 5172 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5173 } 5174 5175 // No special expansion. 5176 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags); 5177 } 5178 5179 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5180 /// limited-precision mode. 5181 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5182 const TargetLowering &TLI, SDNodeFlags Flags) { 5183 // TODO: What fast-math-flags should be set on the floating-point nodes? 5184 5185 if (Op.getValueType() == MVT::f32 && 5186 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5187 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5188 5189 // Get the exponent. 5190 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5191 5192 // Get the significand and build it into a floating-point number with 5193 // exponent of 1. 5194 SDValue X = GetSignificand(DAG, Op1, dl); 5195 5196 // Different possible minimax approximations of significand in 5197 // floating-point for various degrees of accuracy over [1,2]. 5198 SDValue Log2ofMantissa; 5199 if (LimitFloatPrecision <= 6) { 5200 // For floating-point precision of 6: 5201 // 5202 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5203 // 5204 // error 0.0049451742, which is more than 7 bits 5205 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5206 getF32Constant(DAG, 0xbeb08fe0, dl)); 5207 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5208 getF32Constant(DAG, 0x40019463, dl)); 5209 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5210 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5211 getF32Constant(DAG, 0x3fd6633d, dl)); 5212 } else if (LimitFloatPrecision <= 12) { 5213 // For floating-point precision of 12: 5214 // 5215 // Log2ofMantissa = 5216 // -2.51285454f + 5217 // (4.07009056f + 5218 // (-2.12067489f + 5219 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5220 // 5221 // error 0.0000876136000, which is better than 13 bits 5222 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5223 getF32Constant(DAG, 0xbda7262e, dl)); 5224 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5225 getF32Constant(DAG, 0x3f25280b, dl)); 5226 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5227 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5228 getF32Constant(DAG, 0x4007b923, dl)); 5229 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5230 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5231 getF32Constant(DAG, 0x40823e2f, dl)); 5232 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5233 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5234 getF32Constant(DAG, 0x4020d29c, dl)); 5235 } else { // LimitFloatPrecision <= 18 5236 // For floating-point precision of 18: 5237 // 5238 // Log2ofMantissa = 5239 // -3.0400495f + 5240 // (6.1129976f + 5241 // (-5.3420409f + 5242 // (3.2865683f + 5243 // (-1.2669343f + 5244 // (0.27515199f - 5245 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5246 // 5247 // error 0.0000018516, which is better than 18 bits 5248 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5249 getF32Constant(DAG, 0xbcd2769e, dl)); 5250 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5251 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5252 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5253 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5254 getF32Constant(DAG, 0x3fa22ae7, dl)); 5255 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5256 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5257 getF32Constant(DAG, 0x40525723, dl)); 5258 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5259 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5260 getF32Constant(DAG, 0x40aaf200, dl)); 5261 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5262 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5263 getF32Constant(DAG, 0x40c39dad, dl)); 5264 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5265 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5266 getF32Constant(DAG, 0x4042902c, dl)); 5267 } 5268 5269 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5270 } 5271 5272 // No special expansion. 5273 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags); 5274 } 5275 5276 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5277 /// limited-precision mode. 5278 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5279 const TargetLowering &TLI, SDNodeFlags Flags) { 5280 // TODO: What fast-math-flags should be set on the floating-point nodes? 5281 5282 if (Op.getValueType() == MVT::f32 && 5283 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5284 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5285 5286 // Scale the exponent by log10(2) [0.30102999f]. 5287 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5288 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5289 getF32Constant(DAG, 0x3e9a209a, dl)); 5290 5291 // Get the significand and build it into a floating-point number with 5292 // exponent of 1. 5293 SDValue X = GetSignificand(DAG, Op1, dl); 5294 5295 SDValue Log10ofMantissa; 5296 if (LimitFloatPrecision <= 6) { 5297 // For floating-point precision of 6: 5298 // 5299 // Log10ofMantissa = 5300 // -0.50419619f + 5301 // (0.60948995f - 0.10380950f * x) * x; 5302 // 5303 // error 0.0014886165, which is 6 bits 5304 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5305 getF32Constant(DAG, 0xbdd49a13, dl)); 5306 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5307 getF32Constant(DAG, 0x3f1c0789, dl)); 5308 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5309 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5310 getF32Constant(DAG, 0x3f011300, dl)); 5311 } else if (LimitFloatPrecision <= 12) { 5312 // For floating-point precision of 12: 5313 // 5314 // Log10ofMantissa = 5315 // -0.64831180f + 5316 // (0.91751397f + 5317 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5318 // 5319 // error 0.00019228036, which is better than 12 bits 5320 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5321 getF32Constant(DAG, 0x3d431f31, dl)); 5322 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5323 getF32Constant(DAG, 0x3ea21fb2, dl)); 5324 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5325 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5326 getF32Constant(DAG, 0x3f6ae232, dl)); 5327 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5328 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5329 getF32Constant(DAG, 0x3f25f7c3, dl)); 5330 } else { // LimitFloatPrecision <= 18 5331 // For floating-point precision of 18: 5332 // 5333 // Log10ofMantissa = 5334 // -0.84299375f + 5335 // (1.5327582f + 5336 // (-1.0688956f + 5337 // (0.49102474f + 5338 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5339 // 5340 // error 0.0000037995730, which is better than 18 bits 5341 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5342 getF32Constant(DAG, 0x3c5d51ce, dl)); 5343 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5344 getF32Constant(DAG, 0x3e00685a, dl)); 5345 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5346 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5347 getF32Constant(DAG, 0x3efb6798, dl)); 5348 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5349 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5350 getF32Constant(DAG, 0x3f88d192, dl)); 5351 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5352 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5353 getF32Constant(DAG, 0x3fc4316c, dl)); 5354 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5355 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5356 getF32Constant(DAG, 0x3f57ce70, dl)); 5357 } 5358 5359 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5360 } 5361 5362 // No special expansion. 5363 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags); 5364 } 5365 5366 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5367 /// limited-precision mode. 5368 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5369 const TargetLowering &TLI, SDNodeFlags Flags) { 5370 if (Op.getValueType() == MVT::f32 && 5371 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5372 return getLimitedPrecisionExp2(Op, dl, DAG); 5373 5374 // No special expansion. 5375 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags); 5376 } 5377 5378 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5379 /// limited-precision mode with x == 10.0f. 5380 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5381 SelectionDAG &DAG, const TargetLowering &TLI, 5382 SDNodeFlags Flags) { 5383 bool IsExp10 = false; 5384 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5385 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5386 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5387 APFloat Ten(10.0f); 5388 IsExp10 = LHSC->isExactlyValue(Ten); 5389 } 5390 } 5391 5392 // TODO: What fast-math-flags should be set on the FMUL node? 5393 if (IsExp10) { 5394 // Put the exponent in the right bit position for later addition to the 5395 // final result: 5396 // 5397 // #define LOG2OF10 3.3219281f 5398 // t0 = Op * LOG2OF10; 5399 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5400 getF32Constant(DAG, 0x40549a78, dl)); 5401 return getLimitedPrecisionExp2(t0, dl, DAG); 5402 } 5403 5404 // No special expansion. 5405 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags); 5406 } 5407 5408 /// ExpandPowI - Expand a llvm.powi intrinsic. 5409 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5410 SelectionDAG &DAG) { 5411 // If RHS is a constant, we can expand this out to a multiplication tree if 5412 // it's beneficial on the target, otherwise we end up lowering to a call to 5413 // __powidf2 (for example). 5414 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5415 unsigned Val = RHSC->getSExtValue(); 5416 5417 // powi(x, 0) -> 1.0 5418 if (Val == 0) 5419 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5420 5421 if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI( 5422 Val, DAG.shouldOptForSize())) { 5423 // Get the exponent as a positive value. 5424 if ((int)Val < 0) 5425 Val = -Val; 5426 // We use the simple binary decomposition method to generate the multiply 5427 // sequence. There are more optimal ways to do this (for example, 5428 // powi(x,15) generates one more multiply than it should), but this has 5429 // the benefit of being both really simple and much better than a libcall. 5430 SDValue Res; // Logically starts equal to 1.0 5431 SDValue CurSquare = LHS; 5432 // TODO: Intrinsics should have fast-math-flags that propagate to these 5433 // nodes. 5434 while (Val) { 5435 if (Val & 1) { 5436 if (Res.getNode()) 5437 Res = 5438 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare); 5439 else 5440 Res = CurSquare; // 1.0*CurSquare. 5441 } 5442 5443 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5444 CurSquare, CurSquare); 5445 Val >>= 1; 5446 } 5447 5448 // If the original was negative, invert the result, producing 1/(x*x*x). 5449 if (RHSC->getSExtValue() < 0) 5450 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5451 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5452 return Res; 5453 } 5454 } 5455 5456 // Otherwise, expand to a libcall. 5457 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5458 } 5459 5460 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5461 SDValue LHS, SDValue RHS, SDValue Scale, 5462 SelectionDAG &DAG, const TargetLowering &TLI) { 5463 EVT VT = LHS.getValueType(); 5464 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5465 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5466 LLVMContext &Ctx = *DAG.getContext(); 5467 5468 // If the type is legal but the operation isn't, this node might survive all 5469 // the way to operation legalization. If we end up there and we do not have 5470 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5471 // node. 5472 5473 // Coax the legalizer into expanding the node during type legalization instead 5474 // by bumping the size by one bit. This will force it to Promote, enabling the 5475 // early expansion and avoiding the need to expand later. 5476 5477 // We don't have to do this if Scale is 0; that can always be expanded, unless 5478 // it's a saturating signed operation. Those can experience true integer 5479 // division overflow, a case which we must avoid. 5480 5481 // FIXME: We wouldn't have to do this (or any of the early 5482 // expansion/promotion) if it was possible to expand a libcall of an 5483 // illegal type during operation legalization. But it's not, so things 5484 // get a bit hacky. 5485 unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue(); 5486 if ((ScaleInt > 0 || (Saturating && Signed)) && 5487 (TLI.isTypeLegal(VT) || 5488 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5489 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5490 Opcode, VT, ScaleInt); 5491 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5492 EVT PromVT; 5493 if (VT.isScalarInteger()) 5494 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5495 else if (VT.isVector()) { 5496 PromVT = VT.getVectorElementType(); 5497 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5498 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5499 } else 5500 llvm_unreachable("Wrong VT for DIVFIX?"); 5501 if (Signed) { 5502 LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT); 5503 RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT); 5504 } else { 5505 LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT); 5506 RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT); 5507 } 5508 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5509 // For saturating operations, we need to shift up the LHS to get the 5510 // proper saturation width, and then shift down again afterwards. 5511 if (Saturating) 5512 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5513 DAG.getConstant(1, DL, ShiftTy)); 5514 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5515 if (Saturating) 5516 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5517 DAG.getConstant(1, DL, ShiftTy)); 5518 return DAG.getZExtOrTrunc(Res, DL, VT); 5519 } 5520 } 5521 5522 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5523 } 5524 5525 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5526 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5527 static void 5528 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs, 5529 const SDValue &N) { 5530 switch (N.getOpcode()) { 5531 case ISD::CopyFromReg: { 5532 SDValue Op = N.getOperand(1); 5533 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5534 Op.getValueType().getSizeInBits()); 5535 return; 5536 } 5537 case ISD::BITCAST: 5538 case ISD::AssertZext: 5539 case ISD::AssertSext: 5540 case ISD::TRUNCATE: 5541 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5542 return; 5543 case ISD::BUILD_PAIR: 5544 case ISD::BUILD_VECTOR: 5545 case ISD::CONCAT_VECTORS: 5546 for (SDValue Op : N->op_values()) 5547 getUnderlyingArgRegs(Regs, Op); 5548 return; 5549 default: 5550 return; 5551 } 5552 } 5553 5554 /// If the DbgValueInst is a dbg_value of a function argument, create the 5555 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5556 /// instruction selection, they will be inserted to the entry BB. 5557 /// We don't currently support this for variadic dbg_values, as they shouldn't 5558 /// appear for function arguments or in the prologue. 5559 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5560 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5561 DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) { 5562 const Argument *Arg = dyn_cast<Argument>(V); 5563 if (!Arg) 5564 return false; 5565 5566 MachineFunction &MF = DAG.getMachineFunction(); 5567 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5568 5569 // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind 5570 // we've been asked to pursue. 5571 auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr, 5572 bool Indirect) { 5573 if (Reg.isVirtual() && MF.useDebugInstrRef()) { 5574 // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF 5575 // pointing at the VReg, which will be patched up later. 5576 auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF); 5577 SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg( 5578 /* Reg */ Reg, /* isDef */ false, /* isImp */ false, 5579 /* isKill */ false, /* isDead */ false, 5580 /* isUndef */ false, /* isEarlyClobber */ false, 5581 /* SubReg */ 0, /* isDebug */ true)}); 5582 5583 auto *NewDIExpr = FragExpr; 5584 // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into 5585 // the DIExpression. 5586 if (Indirect) 5587 NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore); 5588 SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0}); 5589 NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops); 5590 return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr); 5591 } else { 5592 // Create a completely standard DBG_VALUE. 5593 auto &Inst = TII->get(TargetOpcode::DBG_VALUE); 5594 return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr); 5595 } 5596 }; 5597 5598 if (Kind == FuncArgumentDbgValueKind::Value) { 5599 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5600 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5601 // the entry block. 5602 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5603 if (!IsInEntryBlock) 5604 return false; 5605 5606 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5607 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5608 // variable that also is a param. 5609 // 5610 // Although, if we are at the top of the entry block already, we can still 5611 // emit using ArgDbgValue. This might catch some situations when the 5612 // dbg.value refers to an argument that isn't used in the entry block, so 5613 // any CopyToReg node would be optimized out and the only way to express 5614 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5615 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5616 // we should only emit as ArgDbgValue if the Variable is an argument to the 5617 // current function, and the dbg.value intrinsic is found in the entry 5618 // block. 5619 bool VariableIsFunctionInputArg = Variable->isParameter() && 5620 !DL->getInlinedAt(); 5621 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5622 if (!IsInPrologue && !VariableIsFunctionInputArg) 5623 return false; 5624 5625 // Here we assume that a function argument on IR level only can be used to 5626 // describe one input parameter on source level. If we for example have 5627 // source code like this 5628 // 5629 // struct A { long x, y; }; 5630 // void foo(struct A a, long b) { 5631 // ... 5632 // b = a.x; 5633 // ... 5634 // } 5635 // 5636 // and IR like this 5637 // 5638 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5639 // entry: 5640 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5641 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5642 // call void @llvm.dbg.value(metadata i32 %b, "b", 5643 // ... 5644 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5645 // ... 5646 // 5647 // then the last dbg.value is describing a parameter "b" using a value that 5648 // is an argument. But since we already has used %a1 to describe a parameter 5649 // we should not handle that last dbg.value here (that would result in an 5650 // incorrect hoisting of the DBG_VALUE to the function entry). 5651 // Notice that we allow one dbg.value per IR level argument, to accommodate 5652 // for the situation with fragments above. 5653 if (VariableIsFunctionInputArg) { 5654 unsigned ArgNo = Arg->getArgNo(); 5655 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5656 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5657 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5658 return false; 5659 FuncInfo.DescribedArgs.set(ArgNo); 5660 } 5661 } 5662 5663 bool IsIndirect = false; 5664 std::optional<MachineOperand> Op; 5665 // Some arguments' frame index is recorded during argument lowering. 5666 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5667 if (FI != std::numeric_limits<int>::max()) 5668 Op = MachineOperand::CreateFI(FI); 5669 5670 SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes; 5671 if (!Op && N.getNode()) { 5672 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5673 Register Reg; 5674 if (ArgRegsAndSizes.size() == 1) 5675 Reg = ArgRegsAndSizes.front().first; 5676 5677 if (Reg && Reg.isVirtual()) { 5678 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5679 Register PR = RegInfo.getLiveInPhysReg(Reg); 5680 if (PR) 5681 Reg = PR; 5682 } 5683 if (Reg) { 5684 Op = MachineOperand::CreateReg(Reg, false); 5685 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 5686 } 5687 } 5688 5689 if (!Op && N.getNode()) { 5690 // Check if frame index is available. 5691 SDValue LCandidate = peekThroughBitcasts(N); 5692 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5693 if (FrameIndexSDNode *FINode = 5694 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5695 Op = MachineOperand::CreateFI(FINode->getIndex()); 5696 } 5697 5698 if (!Op) { 5699 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5700 auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>> 5701 SplitRegs) { 5702 unsigned Offset = 0; 5703 for (const auto &RegAndSize : SplitRegs) { 5704 // If the expression is already a fragment, the current register 5705 // offset+size might extend beyond the fragment. In this case, only 5706 // the register bits that are inside the fragment are relevant. 5707 int RegFragmentSizeInBits = RegAndSize.second; 5708 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 5709 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 5710 // The register is entirely outside the expression fragment, 5711 // so is irrelevant for debug info. 5712 if (Offset >= ExprFragmentSizeInBits) 5713 break; 5714 // The register is partially outside the expression fragment, only 5715 // the low bits within the fragment are relevant for debug info. 5716 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 5717 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 5718 } 5719 } 5720 5721 auto FragmentExpr = DIExpression::createFragmentExpression( 5722 Expr, Offset, RegFragmentSizeInBits); 5723 Offset += RegAndSize.second; 5724 // If a valid fragment expression cannot be created, the variable's 5725 // correct value cannot be determined and so it is set as Undef. 5726 if (!FragmentExpr) { 5727 SDDbgValue *SDV = DAG.getConstantDbgValue( 5728 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 5729 DAG.AddDbgValue(SDV, false); 5730 continue; 5731 } 5732 MachineInstr *NewMI = 5733 MakeVRegDbgValue(RegAndSize.first, *FragmentExpr, 5734 Kind != FuncArgumentDbgValueKind::Value); 5735 FuncInfo.ArgDbgValues.push_back(NewMI); 5736 } 5737 }; 5738 5739 // Check if ValueMap has reg number. 5740 DenseMap<const Value *, Register>::const_iterator 5741 VMI = FuncInfo.ValueMap.find(V); 5742 if (VMI != FuncInfo.ValueMap.end()) { 5743 const auto &TLI = DAG.getTargetLoweringInfo(); 5744 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5745 V->getType(), std::nullopt); 5746 if (RFV.occupiesMultipleRegs()) { 5747 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5748 return true; 5749 } 5750 5751 Op = MachineOperand::CreateReg(VMI->second, false); 5752 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 5753 } else if (ArgRegsAndSizes.size() > 1) { 5754 // This was split due to the calling convention, and no virtual register 5755 // mapping exists for the value. 5756 splitMultiRegDbgValue(ArgRegsAndSizes); 5757 return true; 5758 } 5759 } 5760 5761 if (!Op) 5762 return false; 5763 5764 assert(Variable->isValidLocationForIntrinsic(DL) && 5765 "Expected inlined-at fields to agree"); 5766 MachineInstr *NewMI = nullptr; 5767 5768 if (Op->isReg()) 5769 NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect); 5770 else 5771 NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op, 5772 Variable, Expr); 5773 5774 // Otherwise, use ArgDbgValues. 5775 FuncInfo.ArgDbgValues.push_back(NewMI); 5776 return true; 5777 } 5778 5779 /// Return the appropriate SDDbgValue based on N. 5780 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5781 DILocalVariable *Variable, 5782 DIExpression *Expr, 5783 const DebugLoc &dl, 5784 unsigned DbgSDNodeOrder) { 5785 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5786 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5787 // stack slot locations. 5788 // 5789 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5790 // debug values here after optimization: 5791 // 5792 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5793 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5794 // 5795 // Both describe the direct values of their associated variables. 5796 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5797 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5798 } 5799 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5800 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5801 } 5802 5803 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5804 switch (Intrinsic) { 5805 case Intrinsic::smul_fix: 5806 return ISD::SMULFIX; 5807 case Intrinsic::umul_fix: 5808 return ISD::UMULFIX; 5809 case Intrinsic::smul_fix_sat: 5810 return ISD::SMULFIXSAT; 5811 case Intrinsic::umul_fix_sat: 5812 return ISD::UMULFIXSAT; 5813 case Intrinsic::sdiv_fix: 5814 return ISD::SDIVFIX; 5815 case Intrinsic::udiv_fix: 5816 return ISD::UDIVFIX; 5817 case Intrinsic::sdiv_fix_sat: 5818 return ISD::SDIVFIXSAT; 5819 case Intrinsic::udiv_fix_sat: 5820 return ISD::UDIVFIXSAT; 5821 default: 5822 llvm_unreachable("Unhandled fixed point intrinsic"); 5823 } 5824 } 5825 5826 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5827 const char *FunctionName) { 5828 assert(FunctionName && "FunctionName must not be nullptr"); 5829 SDValue Callee = DAG.getExternalSymbol( 5830 FunctionName, 5831 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5832 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 5833 } 5834 5835 /// Given a @llvm.call.preallocated.setup, return the corresponding 5836 /// preallocated call. 5837 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) { 5838 assert(cast<CallBase>(PreallocatedSetup) 5839 ->getCalledFunction() 5840 ->getIntrinsicID() == Intrinsic::call_preallocated_setup && 5841 "expected call_preallocated_setup Value"); 5842 for (const auto *U : PreallocatedSetup->users()) { 5843 auto *UseCall = cast<CallBase>(U); 5844 const Function *Fn = UseCall->getCalledFunction(); 5845 if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) { 5846 return UseCall; 5847 } 5848 } 5849 llvm_unreachable("expected corresponding call to preallocated setup/arg"); 5850 } 5851 5852 /// Lower the call to the specified intrinsic function. 5853 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5854 unsigned Intrinsic) { 5855 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5856 SDLoc sdl = getCurSDLoc(); 5857 DebugLoc dl = getCurDebugLoc(); 5858 SDValue Res; 5859 5860 SDNodeFlags Flags; 5861 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 5862 Flags.copyFMF(*FPOp); 5863 5864 switch (Intrinsic) { 5865 default: 5866 // By default, turn this into a target intrinsic node. 5867 visitTargetIntrinsic(I, Intrinsic); 5868 return; 5869 case Intrinsic::vscale: { 5870 match(&I, m_VScale(DAG.getDataLayout())); 5871 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5872 setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1))); 5873 return; 5874 } 5875 case Intrinsic::vastart: visitVAStart(I); return; 5876 case Intrinsic::vaend: visitVAEnd(I); return; 5877 case Intrinsic::vacopy: visitVACopy(I); return; 5878 case Intrinsic::returnaddress: 5879 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5880 TLI.getValueType(DAG.getDataLayout(), I.getType()), 5881 getValue(I.getArgOperand(0)))); 5882 return; 5883 case Intrinsic::addressofreturnaddress: 5884 setValue(&I, 5885 DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5886 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 5887 return; 5888 case Intrinsic::sponentry: 5889 setValue(&I, 5890 DAG.getNode(ISD::SPONENTRY, sdl, 5891 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 5892 return; 5893 case Intrinsic::frameaddress: 5894 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5895 TLI.getFrameIndexTy(DAG.getDataLayout()), 5896 getValue(I.getArgOperand(0)))); 5897 return; 5898 case Intrinsic::read_volatile_register: 5899 case Intrinsic::read_register: { 5900 Value *Reg = I.getArgOperand(0); 5901 SDValue Chain = getRoot(); 5902 SDValue RegName = 5903 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5904 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5905 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5906 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5907 setValue(&I, Res); 5908 DAG.setRoot(Res.getValue(1)); 5909 return; 5910 } 5911 case Intrinsic::write_register: { 5912 Value *Reg = I.getArgOperand(0); 5913 Value *RegValue = I.getArgOperand(1); 5914 SDValue Chain = getRoot(); 5915 SDValue RegName = 5916 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5917 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5918 RegName, getValue(RegValue))); 5919 return; 5920 } 5921 case Intrinsic::memcpy: { 5922 const auto &MCI = cast<MemCpyInst>(I); 5923 SDValue Op1 = getValue(I.getArgOperand(0)); 5924 SDValue Op2 = getValue(I.getArgOperand(1)); 5925 SDValue Op3 = getValue(I.getArgOperand(2)); 5926 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5927 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5928 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5929 Align Alignment = std::min(DstAlign, SrcAlign); 5930 bool isVol = MCI.isVolatile(); 5931 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5932 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5933 // node. 5934 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5935 SDValue MC = DAG.getMemcpy( 5936 Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5937 /* AlwaysInline */ false, isTC, MachinePointerInfo(I.getArgOperand(0)), 5938 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA); 5939 updateDAGForMaybeTailCall(MC); 5940 return; 5941 } 5942 case Intrinsic::memcpy_inline: { 5943 const auto &MCI = cast<MemCpyInlineInst>(I); 5944 SDValue Dst = getValue(I.getArgOperand(0)); 5945 SDValue Src = getValue(I.getArgOperand(1)); 5946 SDValue Size = getValue(I.getArgOperand(2)); 5947 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 5948 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 5949 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5950 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5951 Align Alignment = std::min(DstAlign, SrcAlign); 5952 bool isVol = MCI.isVolatile(); 5953 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5954 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5955 // node. 5956 SDValue MC = DAG.getMemcpy( 5957 getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 5958 /* AlwaysInline */ true, isTC, MachinePointerInfo(I.getArgOperand(0)), 5959 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA); 5960 updateDAGForMaybeTailCall(MC); 5961 return; 5962 } 5963 case Intrinsic::memset: { 5964 const auto &MSI = cast<MemSetInst>(I); 5965 SDValue Op1 = getValue(I.getArgOperand(0)); 5966 SDValue Op2 = getValue(I.getArgOperand(1)); 5967 SDValue Op3 = getValue(I.getArgOperand(2)); 5968 // @llvm.memset defines 0 and 1 to both mean no alignment. 5969 Align Alignment = MSI.getDestAlign().valueOrOne(); 5970 bool isVol = MSI.isVolatile(); 5971 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5972 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5973 SDValue MS = DAG.getMemset( 5974 Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false, 5975 isTC, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata()); 5976 updateDAGForMaybeTailCall(MS); 5977 return; 5978 } 5979 case Intrinsic::memset_inline: { 5980 const auto &MSII = cast<MemSetInlineInst>(I); 5981 SDValue Dst = getValue(I.getArgOperand(0)); 5982 SDValue Value = getValue(I.getArgOperand(1)); 5983 SDValue Size = getValue(I.getArgOperand(2)); 5984 assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size"); 5985 // @llvm.memset defines 0 and 1 to both mean no alignment. 5986 Align DstAlign = MSII.getDestAlign().valueOrOne(); 5987 bool isVol = MSII.isVolatile(); 5988 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5989 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5990 SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol, 5991 /* AlwaysInline */ true, isTC, 5992 MachinePointerInfo(I.getArgOperand(0)), 5993 I.getAAMetadata()); 5994 updateDAGForMaybeTailCall(MC); 5995 return; 5996 } 5997 case Intrinsic::memmove: { 5998 const auto &MMI = cast<MemMoveInst>(I); 5999 SDValue Op1 = getValue(I.getArgOperand(0)); 6000 SDValue Op2 = getValue(I.getArgOperand(1)); 6001 SDValue Op3 = getValue(I.getArgOperand(2)); 6002 // @llvm.memmove defines 0 and 1 to both mean no alignment. 6003 Align DstAlign = MMI.getDestAlign().valueOrOne(); 6004 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 6005 Align Alignment = std::min(DstAlign, SrcAlign); 6006 bool isVol = MMI.isVolatile(); 6007 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6008 // FIXME: Support passing different dest/src alignments to the memmove DAG 6009 // node. 6010 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6011 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 6012 isTC, MachinePointerInfo(I.getArgOperand(0)), 6013 MachinePointerInfo(I.getArgOperand(1)), 6014 I.getAAMetadata(), AA); 6015 updateDAGForMaybeTailCall(MM); 6016 return; 6017 } 6018 case Intrinsic::memcpy_element_unordered_atomic: { 6019 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 6020 SDValue Dst = getValue(MI.getRawDest()); 6021 SDValue Src = getValue(MI.getRawSource()); 6022 SDValue Length = getValue(MI.getLength()); 6023 6024 Type *LengthTy = MI.getLength()->getType(); 6025 unsigned ElemSz = MI.getElementSizeInBytes(); 6026 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6027 SDValue MC = 6028 DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6029 isTC, MachinePointerInfo(MI.getRawDest()), 6030 MachinePointerInfo(MI.getRawSource())); 6031 updateDAGForMaybeTailCall(MC); 6032 return; 6033 } 6034 case Intrinsic::memmove_element_unordered_atomic: { 6035 auto &MI = cast<AtomicMemMoveInst>(I); 6036 SDValue Dst = getValue(MI.getRawDest()); 6037 SDValue Src = getValue(MI.getRawSource()); 6038 SDValue Length = getValue(MI.getLength()); 6039 6040 Type *LengthTy = MI.getLength()->getType(); 6041 unsigned ElemSz = MI.getElementSizeInBytes(); 6042 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6043 SDValue MC = 6044 DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6045 isTC, MachinePointerInfo(MI.getRawDest()), 6046 MachinePointerInfo(MI.getRawSource())); 6047 updateDAGForMaybeTailCall(MC); 6048 return; 6049 } 6050 case Intrinsic::memset_element_unordered_atomic: { 6051 auto &MI = cast<AtomicMemSetInst>(I); 6052 SDValue Dst = getValue(MI.getRawDest()); 6053 SDValue Val = getValue(MI.getValue()); 6054 SDValue Length = getValue(MI.getLength()); 6055 6056 Type *LengthTy = MI.getLength()->getType(); 6057 unsigned ElemSz = MI.getElementSizeInBytes(); 6058 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6059 SDValue MC = 6060 DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz, 6061 isTC, MachinePointerInfo(MI.getRawDest())); 6062 updateDAGForMaybeTailCall(MC); 6063 return; 6064 } 6065 case Intrinsic::call_preallocated_setup: { 6066 const CallBase *PreallocatedCall = FindPreallocatedCall(&I); 6067 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6068 SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other, 6069 getRoot(), SrcValue); 6070 setValue(&I, Res); 6071 DAG.setRoot(Res); 6072 return; 6073 } 6074 case Intrinsic::call_preallocated_arg: { 6075 const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0)); 6076 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6077 SDValue Ops[3]; 6078 Ops[0] = getRoot(); 6079 Ops[1] = SrcValue; 6080 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 6081 MVT::i32); // arg index 6082 SDValue Res = DAG.getNode( 6083 ISD::PREALLOCATED_ARG, sdl, 6084 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops); 6085 setValue(&I, Res); 6086 DAG.setRoot(Res.getValue(1)); 6087 return; 6088 } 6089 case Intrinsic::dbg_addr: 6090 case Intrinsic::dbg_declare: { 6091 // Debug intrinsics are handled seperately in assignment tracking mode. 6092 if (isAssignmentTrackingEnabled(*I.getFunction()->getParent())) 6093 return; 6094 // Assume dbg.addr and dbg.declare can not currently use DIArgList, i.e. 6095 // they are non-variadic. 6096 const auto &DI = cast<DbgVariableIntrinsic>(I); 6097 assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList"); 6098 DILocalVariable *Variable = DI.getVariable(); 6099 DIExpression *Expression = DI.getExpression(); 6100 dropDanglingDebugInfo(Variable, Expression); 6101 assert(Variable && "Missing variable"); 6102 LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI 6103 << "\n"); 6104 // Check if address has undef value. 6105 const Value *Address = DI.getVariableLocationOp(0); 6106 if (!Address || isa<UndefValue>(Address) || 6107 (Address->use_empty() && !isa<Argument>(Address))) { 6108 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 6109 << " (bad/undef/unused-arg address)\n"); 6110 return; 6111 } 6112 6113 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 6114 6115 // Check if this variable can be described by a frame index, typically 6116 // either as a static alloca or a byval parameter. 6117 int FI = std::numeric_limits<int>::max(); 6118 if (const auto *AI = 6119 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 6120 if (AI->isStaticAlloca()) { 6121 auto I = FuncInfo.StaticAllocaMap.find(AI); 6122 if (I != FuncInfo.StaticAllocaMap.end()) 6123 FI = I->second; 6124 } 6125 } else if (const auto *Arg = dyn_cast<Argument>( 6126 Address->stripInBoundsConstantOffsets())) { 6127 FI = FuncInfo.getArgumentFrameIndex(Arg); 6128 } 6129 6130 // llvm.dbg.addr is control dependent and always generates indirect 6131 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 6132 // the MachineFunction variable table. 6133 if (FI != std::numeric_limits<int>::max()) { 6134 if (Intrinsic == Intrinsic::dbg_addr) { 6135 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 6136 Variable, Expression, FI, getRoot().getNode(), /*IsIndirect*/ true, 6137 dl, SDNodeOrder); 6138 DAG.AddDbgValue(SDV, isParameter); 6139 } else { 6140 LLVM_DEBUG(dbgs() << "Skipping " << DI 6141 << " (variable info stashed in MF side table)\n"); 6142 } 6143 return; 6144 } 6145 6146 SDValue &N = NodeMap[Address]; 6147 if (!N.getNode() && isa<Argument>(Address)) 6148 // Check unused arguments map. 6149 N = UnusedArgNodeMap[Address]; 6150 SDDbgValue *SDV; 6151 if (N.getNode()) { 6152 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 6153 Address = BCI->getOperand(0); 6154 // Parameters are handled specially. 6155 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 6156 if (isParameter && FINode) { 6157 // Byval parameter. We have a frame index at this point. 6158 SDV = 6159 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 6160 /*IsIndirect*/ true, dl, SDNodeOrder); 6161 } else if (isa<Argument>(Address)) { 6162 // Address is an argument, so try to emit its dbg value using 6163 // virtual register info from the FuncInfo.ValueMap. 6164 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 6165 FuncArgumentDbgValueKind::Declare, N); 6166 return; 6167 } else { 6168 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 6169 true, dl, SDNodeOrder); 6170 } 6171 DAG.AddDbgValue(SDV, isParameter); 6172 } else { 6173 // If Address is an argument then try to emit its dbg value using 6174 // virtual register info from the FuncInfo.ValueMap. 6175 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 6176 FuncArgumentDbgValueKind::Declare, N)) { 6177 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 6178 << " (could not emit func-arg dbg_value)\n"); 6179 } 6180 } 6181 return; 6182 } 6183 case Intrinsic::dbg_label: { 6184 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 6185 DILabel *Label = DI.getLabel(); 6186 assert(Label && "Missing label"); 6187 6188 SDDbgLabel *SDV; 6189 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 6190 DAG.AddDbgLabel(SDV); 6191 return; 6192 } 6193 case Intrinsic::dbg_assign: { 6194 // Debug intrinsics are handled seperately in assignment tracking mode. 6195 assert(isAssignmentTrackingEnabled(*I.getFunction()->getParent()) && 6196 "expected assignment tracking to be enabled"); 6197 return; 6198 } 6199 case Intrinsic::dbg_value: { 6200 // Debug intrinsics are handled seperately in assignment tracking mode. 6201 if (isAssignmentTrackingEnabled(*I.getFunction()->getParent())) 6202 return; 6203 const DbgValueInst &DI = cast<DbgValueInst>(I); 6204 assert(DI.getVariable() && "Missing variable"); 6205 6206 DILocalVariable *Variable = DI.getVariable(); 6207 DIExpression *Expression = DI.getExpression(); 6208 dropDanglingDebugInfo(Variable, Expression); 6209 SmallVector<Value *, 4> Values(DI.getValues()); 6210 if (Values.empty()) 6211 return; 6212 6213 if (llvm::is_contained(Values, nullptr)) 6214 return; 6215 6216 bool IsVariadic = DI.hasArgList(); 6217 if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(), 6218 SDNodeOrder, IsVariadic)) 6219 addDanglingDebugInfo(&DI, SDNodeOrder); 6220 return; 6221 } 6222 6223 case Intrinsic::eh_typeid_for: { 6224 // Find the type id for the given typeinfo. 6225 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 6226 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 6227 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 6228 setValue(&I, Res); 6229 return; 6230 } 6231 6232 case Intrinsic::eh_return_i32: 6233 case Intrinsic::eh_return_i64: 6234 DAG.getMachineFunction().setCallsEHReturn(true); 6235 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 6236 MVT::Other, 6237 getControlRoot(), 6238 getValue(I.getArgOperand(0)), 6239 getValue(I.getArgOperand(1)))); 6240 return; 6241 case Intrinsic::eh_unwind_init: 6242 DAG.getMachineFunction().setCallsUnwindInit(true); 6243 return; 6244 case Intrinsic::eh_dwarf_cfa: 6245 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6246 TLI.getPointerTy(DAG.getDataLayout()), 6247 getValue(I.getArgOperand(0)))); 6248 return; 6249 case Intrinsic::eh_sjlj_callsite: { 6250 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 6251 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0)); 6252 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6253 6254 MMI.setCurrentCallSite(CI->getZExtValue()); 6255 return; 6256 } 6257 case Intrinsic::eh_sjlj_functioncontext: { 6258 // Get and store the index of the function context. 6259 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6260 AllocaInst *FnCtx = 6261 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6262 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6263 MFI.setFunctionContextIndex(FI); 6264 return; 6265 } 6266 case Intrinsic::eh_sjlj_setjmp: { 6267 SDValue Ops[2]; 6268 Ops[0] = getRoot(); 6269 Ops[1] = getValue(I.getArgOperand(0)); 6270 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6271 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6272 setValue(&I, Op.getValue(0)); 6273 DAG.setRoot(Op.getValue(1)); 6274 return; 6275 } 6276 case Intrinsic::eh_sjlj_longjmp: 6277 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6278 getRoot(), getValue(I.getArgOperand(0)))); 6279 return; 6280 case Intrinsic::eh_sjlj_setup_dispatch: 6281 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6282 getRoot())); 6283 return; 6284 case Intrinsic::masked_gather: 6285 visitMaskedGather(I); 6286 return; 6287 case Intrinsic::masked_load: 6288 visitMaskedLoad(I); 6289 return; 6290 case Intrinsic::masked_scatter: 6291 visitMaskedScatter(I); 6292 return; 6293 case Intrinsic::masked_store: 6294 visitMaskedStore(I); 6295 return; 6296 case Intrinsic::masked_expandload: 6297 visitMaskedLoad(I, true /* IsExpanding */); 6298 return; 6299 case Intrinsic::masked_compressstore: 6300 visitMaskedStore(I, true /* IsCompressing */); 6301 return; 6302 case Intrinsic::powi: 6303 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6304 getValue(I.getArgOperand(1)), DAG)); 6305 return; 6306 case Intrinsic::log: 6307 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6308 return; 6309 case Intrinsic::log2: 6310 setValue(&I, 6311 expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6312 return; 6313 case Intrinsic::log10: 6314 setValue(&I, 6315 expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6316 return; 6317 case Intrinsic::exp: 6318 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6319 return; 6320 case Intrinsic::exp2: 6321 setValue(&I, 6322 expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6323 return; 6324 case Intrinsic::pow: 6325 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6326 getValue(I.getArgOperand(1)), DAG, TLI, Flags)); 6327 return; 6328 case Intrinsic::sqrt: 6329 case Intrinsic::fabs: 6330 case Intrinsic::sin: 6331 case Intrinsic::cos: 6332 case Intrinsic::floor: 6333 case Intrinsic::ceil: 6334 case Intrinsic::trunc: 6335 case Intrinsic::rint: 6336 case Intrinsic::nearbyint: 6337 case Intrinsic::round: 6338 case Intrinsic::roundeven: 6339 case Intrinsic::canonicalize: { 6340 unsigned Opcode; 6341 switch (Intrinsic) { 6342 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6343 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6344 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6345 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6346 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6347 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6348 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6349 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6350 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6351 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6352 case Intrinsic::round: Opcode = ISD::FROUND; break; 6353 case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break; 6354 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6355 } 6356 6357 setValue(&I, DAG.getNode(Opcode, sdl, 6358 getValue(I.getArgOperand(0)).getValueType(), 6359 getValue(I.getArgOperand(0)), Flags)); 6360 return; 6361 } 6362 case Intrinsic::lround: 6363 case Intrinsic::llround: 6364 case Intrinsic::lrint: 6365 case Intrinsic::llrint: { 6366 unsigned Opcode; 6367 switch (Intrinsic) { 6368 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6369 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6370 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6371 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6372 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6373 } 6374 6375 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6376 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6377 getValue(I.getArgOperand(0)))); 6378 return; 6379 } 6380 case Intrinsic::minnum: 6381 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6382 getValue(I.getArgOperand(0)).getValueType(), 6383 getValue(I.getArgOperand(0)), 6384 getValue(I.getArgOperand(1)), Flags)); 6385 return; 6386 case Intrinsic::maxnum: 6387 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6388 getValue(I.getArgOperand(0)).getValueType(), 6389 getValue(I.getArgOperand(0)), 6390 getValue(I.getArgOperand(1)), Flags)); 6391 return; 6392 case Intrinsic::minimum: 6393 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6394 getValue(I.getArgOperand(0)).getValueType(), 6395 getValue(I.getArgOperand(0)), 6396 getValue(I.getArgOperand(1)), Flags)); 6397 return; 6398 case Intrinsic::maximum: 6399 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6400 getValue(I.getArgOperand(0)).getValueType(), 6401 getValue(I.getArgOperand(0)), 6402 getValue(I.getArgOperand(1)), Flags)); 6403 return; 6404 case Intrinsic::copysign: 6405 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6406 getValue(I.getArgOperand(0)).getValueType(), 6407 getValue(I.getArgOperand(0)), 6408 getValue(I.getArgOperand(1)), Flags)); 6409 return; 6410 case Intrinsic::arithmetic_fence: { 6411 setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl, 6412 getValue(I.getArgOperand(0)).getValueType(), 6413 getValue(I.getArgOperand(0)), Flags)); 6414 return; 6415 } 6416 case Intrinsic::fma: 6417 setValue(&I, DAG.getNode( 6418 ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(), 6419 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), 6420 getValue(I.getArgOperand(2)), Flags)); 6421 return; 6422 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6423 case Intrinsic::INTRINSIC: 6424 #include "llvm/IR/ConstrainedOps.def" 6425 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6426 return; 6427 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID: 6428 #include "llvm/IR/VPIntrinsics.def" 6429 visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I)); 6430 return; 6431 case Intrinsic::fptrunc_round: { 6432 // Get the last argument, the metadata and convert it to an integer in the 6433 // call 6434 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata(); 6435 std::optional<RoundingMode> RoundMode = 6436 convertStrToRoundingMode(cast<MDString>(MD)->getString()); 6437 6438 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6439 6440 // Propagate fast-math-flags from IR to node(s). 6441 SDNodeFlags Flags; 6442 Flags.copyFMF(*cast<FPMathOperator>(&I)); 6443 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 6444 6445 SDValue Result; 6446 Result = DAG.getNode( 6447 ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)), 6448 DAG.getTargetConstant((int)*RoundMode, sdl, 6449 TLI.getPointerTy(DAG.getDataLayout()))); 6450 setValue(&I, Result); 6451 6452 return; 6453 } 6454 case Intrinsic::fmuladd: { 6455 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6456 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6457 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6458 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6459 getValue(I.getArgOperand(0)).getValueType(), 6460 getValue(I.getArgOperand(0)), 6461 getValue(I.getArgOperand(1)), 6462 getValue(I.getArgOperand(2)), Flags)); 6463 } else { 6464 // TODO: Intrinsic calls should have fast-math-flags. 6465 SDValue Mul = DAG.getNode( 6466 ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(), 6467 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags); 6468 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6469 getValue(I.getArgOperand(0)).getValueType(), 6470 Mul, getValue(I.getArgOperand(2)), Flags); 6471 setValue(&I, Add); 6472 } 6473 return; 6474 } 6475 case Intrinsic::convert_to_fp16: 6476 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6477 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6478 getValue(I.getArgOperand(0)), 6479 DAG.getTargetConstant(0, sdl, 6480 MVT::i32)))); 6481 return; 6482 case Intrinsic::convert_from_fp16: 6483 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6484 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6485 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6486 getValue(I.getArgOperand(0))))); 6487 return; 6488 case Intrinsic::fptosi_sat: { 6489 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6490 setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT, 6491 getValue(I.getArgOperand(0)), 6492 DAG.getValueType(VT.getScalarType()))); 6493 return; 6494 } 6495 case Intrinsic::fptoui_sat: { 6496 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6497 setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT, 6498 getValue(I.getArgOperand(0)), 6499 DAG.getValueType(VT.getScalarType()))); 6500 return; 6501 } 6502 case Intrinsic::set_rounding: 6503 Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other, 6504 {getRoot(), getValue(I.getArgOperand(0))}); 6505 setValue(&I, Res); 6506 DAG.setRoot(Res.getValue(0)); 6507 return; 6508 case Intrinsic::is_fpclass: { 6509 const DataLayout DLayout = DAG.getDataLayout(); 6510 EVT DestVT = TLI.getValueType(DLayout, I.getType()); 6511 EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType()); 6512 unsigned Test = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6513 MachineFunction &MF = DAG.getMachineFunction(); 6514 const Function &F = MF.getFunction(); 6515 SDValue Op = getValue(I.getArgOperand(0)); 6516 SDNodeFlags Flags; 6517 Flags.setNoFPExcept( 6518 !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP)); 6519 // If ISD::IS_FPCLASS should be expanded, do it right now, because the 6520 // expansion can use illegal types. Making expansion early allows 6521 // legalizing these types prior to selection. 6522 if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) { 6523 SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG); 6524 setValue(&I, Result); 6525 return; 6526 } 6527 6528 SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32); 6529 SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags); 6530 setValue(&I, V); 6531 return; 6532 } 6533 case Intrinsic::pcmarker: { 6534 SDValue Tmp = getValue(I.getArgOperand(0)); 6535 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6536 return; 6537 } 6538 case Intrinsic::readcyclecounter: { 6539 SDValue Op = getRoot(); 6540 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6541 DAG.getVTList(MVT::i64, MVT::Other), Op); 6542 setValue(&I, Res); 6543 DAG.setRoot(Res.getValue(1)); 6544 return; 6545 } 6546 case Intrinsic::bitreverse: 6547 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6548 getValue(I.getArgOperand(0)).getValueType(), 6549 getValue(I.getArgOperand(0)))); 6550 return; 6551 case Intrinsic::bswap: 6552 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6553 getValue(I.getArgOperand(0)).getValueType(), 6554 getValue(I.getArgOperand(0)))); 6555 return; 6556 case Intrinsic::cttz: { 6557 SDValue Arg = getValue(I.getArgOperand(0)); 6558 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6559 EVT Ty = Arg.getValueType(); 6560 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6561 sdl, Ty, Arg)); 6562 return; 6563 } 6564 case Intrinsic::ctlz: { 6565 SDValue Arg = getValue(I.getArgOperand(0)); 6566 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6567 EVT Ty = Arg.getValueType(); 6568 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6569 sdl, Ty, Arg)); 6570 return; 6571 } 6572 case Intrinsic::ctpop: { 6573 SDValue Arg = getValue(I.getArgOperand(0)); 6574 EVT Ty = Arg.getValueType(); 6575 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6576 return; 6577 } 6578 case Intrinsic::fshl: 6579 case Intrinsic::fshr: { 6580 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6581 SDValue X = getValue(I.getArgOperand(0)); 6582 SDValue Y = getValue(I.getArgOperand(1)); 6583 SDValue Z = getValue(I.getArgOperand(2)); 6584 EVT VT = X.getValueType(); 6585 6586 if (X == Y) { 6587 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6588 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6589 } else { 6590 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6591 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6592 } 6593 return; 6594 } 6595 case Intrinsic::sadd_sat: { 6596 SDValue Op1 = getValue(I.getArgOperand(0)); 6597 SDValue Op2 = getValue(I.getArgOperand(1)); 6598 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6599 return; 6600 } 6601 case Intrinsic::uadd_sat: { 6602 SDValue Op1 = getValue(I.getArgOperand(0)); 6603 SDValue Op2 = getValue(I.getArgOperand(1)); 6604 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6605 return; 6606 } 6607 case Intrinsic::ssub_sat: { 6608 SDValue Op1 = getValue(I.getArgOperand(0)); 6609 SDValue Op2 = getValue(I.getArgOperand(1)); 6610 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6611 return; 6612 } 6613 case Intrinsic::usub_sat: { 6614 SDValue Op1 = getValue(I.getArgOperand(0)); 6615 SDValue Op2 = getValue(I.getArgOperand(1)); 6616 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6617 return; 6618 } 6619 case Intrinsic::sshl_sat: { 6620 SDValue Op1 = getValue(I.getArgOperand(0)); 6621 SDValue Op2 = getValue(I.getArgOperand(1)); 6622 setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 6623 return; 6624 } 6625 case Intrinsic::ushl_sat: { 6626 SDValue Op1 = getValue(I.getArgOperand(0)); 6627 SDValue Op2 = getValue(I.getArgOperand(1)); 6628 setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 6629 return; 6630 } 6631 case Intrinsic::smul_fix: 6632 case Intrinsic::umul_fix: 6633 case Intrinsic::smul_fix_sat: 6634 case Intrinsic::umul_fix_sat: { 6635 SDValue Op1 = getValue(I.getArgOperand(0)); 6636 SDValue Op2 = getValue(I.getArgOperand(1)); 6637 SDValue Op3 = getValue(I.getArgOperand(2)); 6638 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6639 Op1.getValueType(), Op1, Op2, Op3)); 6640 return; 6641 } 6642 case Intrinsic::sdiv_fix: 6643 case Intrinsic::udiv_fix: 6644 case Intrinsic::sdiv_fix_sat: 6645 case Intrinsic::udiv_fix_sat: { 6646 SDValue Op1 = getValue(I.getArgOperand(0)); 6647 SDValue Op2 = getValue(I.getArgOperand(1)); 6648 SDValue Op3 = getValue(I.getArgOperand(2)); 6649 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6650 Op1, Op2, Op3, DAG, TLI)); 6651 return; 6652 } 6653 case Intrinsic::smax: { 6654 SDValue Op1 = getValue(I.getArgOperand(0)); 6655 SDValue Op2 = getValue(I.getArgOperand(1)); 6656 setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2)); 6657 return; 6658 } 6659 case Intrinsic::smin: { 6660 SDValue Op1 = getValue(I.getArgOperand(0)); 6661 SDValue Op2 = getValue(I.getArgOperand(1)); 6662 setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2)); 6663 return; 6664 } 6665 case Intrinsic::umax: { 6666 SDValue Op1 = getValue(I.getArgOperand(0)); 6667 SDValue Op2 = getValue(I.getArgOperand(1)); 6668 setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2)); 6669 return; 6670 } 6671 case Intrinsic::umin: { 6672 SDValue Op1 = getValue(I.getArgOperand(0)); 6673 SDValue Op2 = getValue(I.getArgOperand(1)); 6674 setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2)); 6675 return; 6676 } 6677 case Intrinsic::abs: { 6678 // TODO: Preserve "int min is poison" arg in SDAG? 6679 SDValue Op1 = getValue(I.getArgOperand(0)); 6680 setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1)); 6681 return; 6682 } 6683 case Intrinsic::stacksave: { 6684 SDValue Op = getRoot(); 6685 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6686 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 6687 setValue(&I, Res); 6688 DAG.setRoot(Res.getValue(1)); 6689 return; 6690 } 6691 case Intrinsic::stackrestore: 6692 Res = getValue(I.getArgOperand(0)); 6693 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6694 return; 6695 case Intrinsic::get_dynamic_area_offset: { 6696 SDValue Op = getRoot(); 6697 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6698 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6699 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6700 // target. 6701 if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits()) 6702 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6703 " intrinsic!"); 6704 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6705 Op); 6706 DAG.setRoot(Op); 6707 setValue(&I, Res); 6708 return; 6709 } 6710 case Intrinsic::stackguard: { 6711 MachineFunction &MF = DAG.getMachineFunction(); 6712 const Module &M = *MF.getFunction().getParent(); 6713 SDValue Chain = getRoot(); 6714 if (TLI.useLoadStackGuardNode()) { 6715 Res = getLoadStackGuard(DAG, sdl, Chain); 6716 } else { 6717 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6718 const Value *Global = TLI.getSDagStackGuard(M); 6719 Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType()); 6720 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6721 MachinePointerInfo(Global, 0), Align, 6722 MachineMemOperand::MOVolatile); 6723 } 6724 if (TLI.useStackGuardXorFP()) 6725 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6726 DAG.setRoot(Chain); 6727 setValue(&I, Res); 6728 return; 6729 } 6730 case Intrinsic::stackprotector: { 6731 // Emit code into the DAG to store the stack guard onto the stack. 6732 MachineFunction &MF = DAG.getMachineFunction(); 6733 MachineFrameInfo &MFI = MF.getFrameInfo(); 6734 SDValue Src, Chain = getRoot(); 6735 6736 if (TLI.useLoadStackGuardNode()) 6737 Src = getLoadStackGuard(DAG, sdl, Chain); 6738 else 6739 Src = getValue(I.getArgOperand(0)); // The guard's value. 6740 6741 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6742 6743 int FI = FuncInfo.StaticAllocaMap[Slot]; 6744 MFI.setStackProtectorIndex(FI); 6745 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6746 6747 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6748 6749 // Store the stack protector onto the stack. 6750 Res = DAG.getStore( 6751 Chain, sdl, Src, FIN, 6752 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), 6753 MaybeAlign(), MachineMemOperand::MOVolatile); 6754 setValue(&I, Res); 6755 DAG.setRoot(Res); 6756 return; 6757 } 6758 case Intrinsic::objectsize: 6759 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 6760 6761 case Intrinsic::is_constant: 6762 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 6763 6764 case Intrinsic::annotation: 6765 case Intrinsic::ptr_annotation: 6766 case Intrinsic::launder_invariant_group: 6767 case Intrinsic::strip_invariant_group: 6768 // Drop the intrinsic, but forward the value 6769 setValue(&I, getValue(I.getOperand(0))); 6770 return; 6771 6772 case Intrinsic::assume: 6773 case Intrinsic::experimental_noalias_scope_decl: 6774 case Intrinsic::var_annotation: 6775 case Intrinsic::sideeffect: 6776 // Discard annotate attributes, noalias scope declarations, assumptions, and 6777 // artificial side-effects. 6778 return; 6779 6780 case Intrinsic::codeview_annotation: { 6781 // Emit a label associated with this metadata. 6782 MachineFunction &MF = DAG.getMachineFunction(); 6783 MCSymbol *Label = 6784 MF.getMMI().getContext().createTempSymbol("annotation", true); 6785 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6786 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6787 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6788 DAG.setRoot(Res); 6789 return; 6790 } 6791 6792 case Intrinsic::init_trampoline: { 6793 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6794 6795 SDValue Ops[6]; 6796 Ops[0] = getRoot(); 6797 Ops[1] = getValue(I.getArgOperand(0)); 6798 Ops[2] = getValue(I.getArgOperand(1)); 6799 Ops[3] = getValue(I.getArgOperand(2)); 6800 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6801 Ops[5] = DAG.getSrcValue(F); 6802 6803 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6804 6805 DAG.setRoot(Res); 6806 return; 6807 } 6808 case Intrinsic::adjust_trampoline: 6809 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6810 TLI.getPointerTy(DAG.getDataLayout()), 6811 getValue(I.getArgOperand(0)))); 6812 return; 6813 case Intrinsic::gcroot: { 6814 assert(DAG.getMachineFunction().getFunction().hasGC() && 6815 "only valid in functions with gc specified, enforced by Verifier"); 6816 assert(GFI && "implied by previous"); 6817 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6818 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6819 6820 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6821 GFI->addStackRoot(FI->getIndex(), TypeMap); 6822 return; 6823 } 6824 case Intrinsic::gcread: 6825 case Intrinsic::gcwrite: 6826 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6827 case Intrinsic::get_rounding: 6828 Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot()); 6829 setValue(&I, Res); 6830 DAG.setRoot(Res.getValue(1)); 6831 return; 6832 6833 case Intrinsic::expect: 6834 // Just replace __builtin_expect(exp, c) with EXP. 6835 setValue(&I, getValue(I.getArgOperand(0))); 6836 return; 6837 6838 case Intrinsic::ubsantrap: 6839 case Intrinsic::debugtrap: 6840 case Intrinsic::trap: { 6841 StringRef TrapFuncName = 6842 I.getAttributes().getFnAttr("trap-func-name").getValueAsString(); 6843 if (TrapFuncName.empty()) { 6844 switch (Intrinsic) { 6845 case Intrinsic::trap: 6846 DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot())); 6847 break; 6848 case Intrinsic::debugtrap: 6849 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot())); 6850 break; 6851 case Intrinsic::ubsantrap: 6852 DAG.setRoot(DAG.getNode( 6853 ISD::UBSANTRAP, sdl, MVT::Other, getRoot(), 6854 DAG.getTargetConstant( 6855 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl, 6856 MVT::i32))); 6857 break; 6858 default: llvm_unreachable("unknown trap intrinsic"); 6859 } 6860 return; 6861 } 6862 TargetLowering::ArgListTy Args; 6863 if (Intrinsic == Intrinsic::ubsantrap) { 6864 Args.push_back(TargetLoweringBase::ArgListEntry()); 6865 Args[0].Val = I.getArgOperand(0); 6866 Args[0].Node = getValue(Args[0].Val); 6867 Args[0].Ty = Args[0].Val->getType(); 6868 } 6869 6870 TargetLowering::CallLoweringInfo CLI(DAG); 6871 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6872 CallingConv::C, I.getType(), 6873 DAG.getExternalSymbol(TrapFuncName.data(), 6874 TLI.getPointerTy(DAG.getDataLayout())), 6875 std::move(Args)); 6876 6877 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6878 DAG.setRoot(Result.second); 6879 return; 6880 } 6881 6882 case Intrinsic::uadd_with_overflow: 6883 case Intrinsic::sadd_with_overflow: 6884 case Intrinsic::usub_with_overflow: 6885 case Intrinsic::ssub_with_overflow: 6886 case Intrinsic::umul_with_overflow: 6887 case Intrinsic::smul_with_overflow: { 6888 ISD::NodeType Op; 6889 switch (Intrinsic) { 6890 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6891 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6892 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6893 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6894 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6895 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6896 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6897 } 6898 SDValue Op1 = getValue(I.getArgOperand(0)); 6899 SDValue Op2 = getValue(I.getArgOperand(1)); 6900 6901 EVT ResultVT = Op1.getValueType(); 6902 EVT OverflowVT = MVT::i1; 6903 if (ResultVT.isVector()) 6904 OverflowVT = EVT::getVectorVT( 6905 *Context, OverflowVT, ResultVT.getVectorElementCount()); 6906 6907 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6908 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6909 return; 6910 } 6911 case Intrinsic::prefetch: { 6912 SDValue Ops[5]; 6913 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6914 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6915 Ops[0] = DAG.getRoot(); 6916 Ops[1] = getValue(I.getArgOperand(0)); 6917 Ops[2] = getValue(I.getArgOperand(1)); 6918 Ops[3] = getValue(I.getArgOperand(2)); 6919 Ops[4] = getValue(I.getArgOperand(3)); 6920 SDValue Result = DAG.getMemIntrinsicNode( 6921 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 6922 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 6923 /* align */ std::nullopt, Flags); 6924 6925 // Chain the prefetch in parallell with any pending loads, to stay out of 6926 // the way of later optimizations. 6927 PendingLoads.push_back(Result); 6928 Result = getRoot(); 6929 DAG.setRoot(Result); 6930 return; 6931 } 6932 case Intrinsic::lifetime_start: 6933 case Intrinsic::lifetime_end: { 6934 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6935 // Stack coloring is not enabled in O0, discard region information. 6936 if (TM.getOptLevel() == CodeGenOpt::None) 6937 return; 6938 6939 const int64_t ObjectSize = 6940 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6941 Value *const ObjectPtr = I.getArgOperand(1); 6942 SmallVector<const Value *, 4> Allocas; 6943 getUnderlyingObjects(ObjectPtr, Allocas); 6944 6945 for (const Value *Alloca : Allocas) { 6946 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca); 6947 6948 // Could not find an Alloca. 6949 if (!LifetimeObject) 6950 continue; 6951 6952 // First check that the Alloca is static, otherwise it won't have a 6953 // valid frame index. 6954 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6955 if (SI == FuncInfo.StaticAllocaMap.end()) 6956 return; 6957 6958 const int FrameIndex = SI->second; 6959 int64_t Offset; 6960 if (GetPointerBaseWithConstantOffset( 6961 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6962 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6963 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6964 Offset); 6965 DAG.setRoot(Res); 6966 } 6967 return; 6968 } 6969 case Intrinsic::pseudoprobe: { 6970 auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(); 6971 auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6972 auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 6973 Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr); 6974 DAG.setRoot(Res); 6975 return; 6976 } 6977 case Intrinsic::invariant_start: 6978 // Discard region information. 6979 setValue(&I, 6980 DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6981 return; 6982 case Intrinsic::invariant_end: 6983 // Discard region information. 6984 return; 6985 case Intrinsic::clear_cache: 6986 /// FunctionName may be null. 6987 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6988 lowerCallToExternalSymbol(I, FunctionName); 6989 return; 6990 case Intrinsic::donothing: 6991 case Intrinsic::seh_try_begin: 6992 case Intrinsic::seh_scope_begin: 6993 case Intrinsic::seh_try_end: 6994 case Intrinsic::seh_scope_end: 6995 // ignore 6996 return; 6997 case Intrinsic::experimental_stackmap: 6998 visitStackmap(I); 6999 return; 7000 case Intrinsic::experimental_patchpoint_void: 7001 case Intrinsic::experimental_patchpoint_i64: 7002 visitPatchpoint(I); 7003 return; 7004 case Intrinsic::experimental_gc_statepoint: 7005 LowerStatepoint(cast<GCStatepointInst>(I)); 7006 return; 7007 case Intrinsic::experimental_gc_result: 7008 visitGCResult(cast<GCResultInst>(I)); 7009 return; 7010 case Intrinsic::experimental_gc_relocate: 7011 visitGCRelocate(cast<GCRelocateInst>(I)); 7012 return; 7013 case Intrinsic::instrprof_cover: 7014 llvm_unreachable("instrprof failed to lower a cover"); 7015 case Intrinsic::instrprof_increment: 7016 llvm_unreachable("instrprof failed to lower an increment"); 7017 case Intrinsic::instrprof_value_profile: 7018 llvm_unreachable("instrprof failed to lower a value profiling call"); 7019 case Intrinsic::localescape: { 7020 MachineFunction &MF = DAG.getMachineFunction(); 7021 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 7022 7023 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 7024 // is the same on all targets. 7025 for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) { 7026 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 7027 if (isa<ConstantPointerNull>(Arg)) 7028 continue; // Skip null pointers. They represent a hole in index space. 7029 AllocaInst *Slot = cast<AllocaInst>(Arg); 7030 assert(FuncInfo.StaticAllocaMap.count(Slot) && 7031 "can only escape static allocas"); 7032 int FI = FuncInfo.StaticAllocaMap[Slot]; 7033 MCSymbol *FrameAllocSym = 7034 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 7035 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 7036 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 7037 TII->get(TargetOpcode::LOCAL_ESCAPE)) 7038 .addSym(FrameAllocSym) 7039 .addFrameIndex(FI); 7040 } 7041 7042 return; 7043 } 7044 7045 case Intrinsic::localrecover: { 7046 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 7047 MachineFunction &MF = DAG.getMachineFunction(); 7048 7049 // Get the symbol that defines the frame offset. 7050 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 7051 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 7052 unsigned IdxVal = 7053 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 7054 MCSymbol *FrameAllocSym = 7055 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 7056 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 7057 7058 Value *FP = I.getArgOperand(1); 7059 SDValue FPVal = getValue(FP); 7060 EVT PtrVT = FPVal.getValueType(); 7061 7062 // Create a MCSymbol for the label to avoid any target lowering 7063 // that would make this PC relative. 7064 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 7065 SDValue OffsetVal = 7066 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 7067 7068 // Add the offset to the FP. 7069 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 7070 setValue(&I, Add); 7071 7072 return; 7073 } 7074 7075 case Intrinsic::eh_exceptionpointer: 7076 case Intrinsic::eh_exceptioncode: { 7077 // Get the exception pointer vreg, copy from it, and resize it to fit. 7078 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 7079 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 7080 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 7081 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 7082 SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT); 7083 if (Intrinsic == Intrinsic::eh_exceptioncode) 7084 N = DAG.getZExtOrTrunc(N, sdl, MVT::i32); 7085 setValue(&I, N); 7086 return; 7087 } 7088 case Intrinsic::xray_customevent: { 7089 // Here we want to make sure that the intrinsic behaves as if it has a 7090 // specific calling convention, and only for x86_64. 7091 // FIXME: Support other platforms later. 7092 const auto &Triple = DAG.getTarget().getTargetTriple(); 7093 if (Triple.getArch() != Triple::x86_64) 7094 return; 7095 7096 SmallVector<SDValue, 8> Ops; 7097 7098 // We want to say that we always want the arguments in registers. 7099 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 7100 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 7101 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7102 SDValue Chain = getRoot(); 7103 Ops.push_back(LogEntryVal); 7104 Ops.push_back(StrSizeVal); 7105 Ops.push_back(Chain); 7106 7107 // We need to enforce the calling convention for the callsite, so that 7108 // argument ordering is enforced correctly, and that register allocation can 7109 // see that some registers may be assumed clobbered and have to preserve 7110 // them across calls to the intrinsic. 7111 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 7112 sdl, NodeTys, Ops); 7113 SDValue patchableNode = SDValue(MN, 0); 7114 DAG.setRoot(patchableNode); 7115 setValue(&I, patchableNode); 7116 return; 7117 } 7118 case Intrinsic::xray_typedevent: { 7119 // Here we want to make sure that the intrinsic behaves as if it has a 7120 // specific calling convention, and only for x86_64. 7121 // FIXME: Support other platforms later. 7122 const auto &Triple = DAG.getTarget().getTargetTriple(); 7123 if (Triple.getArch() != Triple::x86_64) 7124 return; 7125 7126 SmallVector<SDValue, 8> Ops; 7127 7128 // We want to say that we always want the arguments in registers. 7129 // It's unclear to me how manipulating the selection DAG here forces callers 7130 // to provide arguments in registers instead of on the stack. 7131 SDValue LogTypeId = getValue(I.getArgOperand(0)); 7132 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 7133 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 7134 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7135 SDValue Chain = getRoot(); 7136 Ops.push_back(LogTypeId); 7137 Ops.push_back(LogEntryVal); 7138 Ops.push_back(StrSizeVal); 7139 Ops.push_back(Chain); 7140 7141 // We need to enforce the calling convention for the callsite, so that 7142 // argument ordering is enforced correctly, and that register allocation can 7143 // see that some registers may be assumed clobbered and have to preserve 7144 // them across calls to the intrinsic. 7145 MachineSDNode *MN = DAG.getMachineNode( 7146 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops); 7147 SDValue patchableNode = SDValue(MN, 0); 7148 DAG.setRoot(patchableNode); 7149 setValue(&I, patchableNode); 7150 return; 7151 } 7152 case Intrinsic::experimental_deoptimize: 7153 LowerDeoptimizeCall(&I); 7154 return; 7155 case Intrinsic::experimental_stepvector: 7156 visitStepVector(I); 7157 return; 7158 case Intrinsic::vector_reduce_fadd: 7159 case Intrinsic::vector_reduce_fmul: 7160 case Intrinsic::vector_reduce_add: 7161 case Intrinsic::vector_reduce_mul: 7162 case Intrinsic::vector_reduce_and: 7163 case Intrinsic::vector_reduce_or: 7164 case Intrinsic::vector_reduce_xor: 7165 case Intrinsic::vector_reduce_smax: 7166 case Intrinsic::vector_reduce_smin: 7167 case Intrinsic::vector_reduce_umax: 7168 case Intrinsic::vector_reduce_umin: 7169 case Intrinsic::vector_reduce_fmax: 7170 case Intrinsic::vector_reduce_fmin: 7171 visitVectorReduce(I, Intrinsic); 7172 return; 7173 7174 case Intrinsic::icall_branch_funnel: { 7175 SmallVector<SDValue, 16> Ops; 7176 Ops.push_back(getValue(I.getArgOperand(0))); 7177 7178 int64_t Offset; 7179 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7180 I.getArgOperand(1), Offset, DAG.getDataLayout())); 7181 if (!Base) 7182 report_fatal_error( 7183 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7184 Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0)); 7185 7186 struct BranchFunnelTarget { 7187 int64_t Offset; 7188 SDValue Target; 7189 }; 7190 SmallVector<BranchFunnelTarget, 8> Targets; 7191 7192 for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) { 7193 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7194 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 7195 if (ElemBase != Base) 7196 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 7197 "to the same GlobalValue"); 7198 7199 SDValue Val = getValue(I.getArgOperand(Op + 1)); 7200 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 7201 if (!GA) 7202 report_fatal_error( 7203 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7204 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 7205 GA->getGlobal(), sdl, Val.getValueType(), 7206 GA->getOffset())}); 7207 } 7208 llvm::sort(Targets, 7209 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 7210 return T1.Offset < T2.Offset; 7211 }); 7212 7213 for (auto &T : Targets) { 7214 Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32)); 7215 Ops.push_back(T.Target); 7216 } 7217 7218 Ops.push_back(DAG.getRoot()); // Chain 7219 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl, 7220 MVT::Other, Ops), 7221 0); 7222 DAG.setRoot(N); 7223 setValue(&I, N); 7224 HasTailCall = true; 7225 return; 7226 } 7227 7228 case Intrinsic::wasm_landingpad_index: 7229 // Information this intrinsic contained has been transferred to 7230 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 7231 // delete it now. 7232 return; 7233 7234 case Intrinsic::aarch64_settag: 7235 case Intrinsic::aarch64_settag_zero: { 7236 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7237 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 7238 SDValue Val = TSI.EmitTargetCodeForSetTag( 7239 DAG, sdl, getRoot(), getValue(I.getArgOperand(0)), 7240 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 7241 ZeroMemory); 7242 DAG.setRoot(Val); 7243 setValue(&I, Val); 7244 return; 7245 } 7246 case Intrinsic::ptrmask: { 7247 SDValue Ptr = getValue(I.getOperand(0)); 7248 SDValue Const = getValue(I.getOperand(1)); 7249 7250 EVT PtrVT = Ptr.getValueType(); 7251 setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, 7252 DAG.getZExtOrTrunc(Const, sdl, PtrVT))); 7253 return; 7254 } 7255 case Intrinsic::threadlocal_address: { 7256 setValue(&I, getValue(I.getOperand(0))); 7257 return; 7258 } 7259 case Intrinsic::get_active_lane_mask: { 7260 EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7261 SDValue Index = getValue(I.getOperand(0)); 7262 EVT ElementVT = Index.getValueType(); 7263 7264 if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) { 7265 visitTargetIntrinsic(I, Intrinsic); 7266 return; 7267 } 7268 7269 SDValue TripCount = getValue(I.getOperand(1)); 7270 auto VecTy = CCVT.changeVectorElementType(ElementVT); 7271 7272 SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index); 7273 SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount); 7274 SDValue VectorStep = DAG.getStepVector(sdl, VecTy); 7275 SDValue VectorInduction = DAG.getNode( 7276 ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep); 7277 SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction, 7278 VectorTripCount, ISD::CondCode::SETULT); 7279 setValue(&I, SetCC); 7280 return; 7281 } 7282 case Intrinsic::vector_insert: { 7283 SDValue Vec = getValue(I.getOperand(0)); 7284 SDValue SubVec = getValue(I.getOperand(1)); 7285 SDValue Index = getValue(I.getOperand(2)); 7286 7287 // The intrinsic's index type is i64, but the SDNode requires an index type 7288 // suitable for the target. Convert the index as required. 7289 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 7290 if (Index.getValueType() != VectorIdxTy) 7291 Index = DAG.getVectorIdxConstant( 7292 cast<ConstantSDNode>(Index)->getZExtValue(), sdl); 7293 7294 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7295 setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec, 7296 Index)); 7297 return; 7298 } 7299 case Intrinsic::vector_extract: { 7300 SDValue Vec = getValue(I.getOperand(0)); 7301 SDValue Index = getValue(I.getOperand(1)); 7302 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7303 7304 // The intrinsic's index type is i64, but the SDNode requires an index type 7305 // suitable for the target. Convert the index as required. 7306 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 7307 if (Index.getValueType() != VectorIdxTy) 7308 Index = DAG.getVectorIdxConstant( 7309 cast<ConstantSDNode>(Index)->getZExtValue(), sdl); 7310 7311 setValue(&I, 7312 DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index)); 7313 return; 7314 } 7315 case Intrinsic::experimental_vector_reverse: 7316 visitVectorReverse(I); 7317 return; 7318 case Intrinsic::experimental_vector_splice: 7319 visitVectorSplice(I); 7320 return; 7321 case Intrinsic::callbr_landingpad: 7322 visitCallBrLandingPad(I); 7323 return; 7324 } 7325 } 7326 7327 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 7328 const ConstrainedFPIntrinsic &FPI) { 7329 SDLoc sdl = getCurSDLoc(); 7330 7331 // We do not need to serialize constrained FP intrinsics against 7332 // each other or against (nonvolatile) loads, so they can be 7333 // chained like loads. 7334 SDValue Chain = DAG.getRoot(); 7335 SmallVector<SDValue, 4> Opers; 7336 Opers.push_back(Chain); 7337 if (FPI.isUnaryOp()) { 7338 Opers.push_back(getValue(FPI.getArgOperand(0))); 7339 } else if (FPI.isTernaryOp()) { 7340 Opers.push_back(getValue(FPI.getArgOperand(0))); 7341 Opers.push_back(getValue(FPI.getArgOperand(1))); 7342 Opers.push_back(getValue(FPI.getArgOperand(2))); 7343 } else { 7344 Opers.push_back(getValue(FPI.getArgOperand(0))); 7345 Opers.push_back(getValue(FPI.getArgOperand(1))); 7346 } 7347 7348 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 7349 assert(Result.getNode()->getNumValues() == 2); 7350 7351 // Push node to the appropriate list so that future instructions can be 7352 // chained up correctly. 7353 SDValue OutChain = Result.getValue(1); 7354 switch (EB) { 7355 case fp::ExceptionBehavior::ebIgnore: 7356 // The only reason why ebIgnore nodes still need to be chained is that 7357 // they might depend on the current rounding mode, and therefore must 7358 // not be moved across instruction that may change that mode. 7359 [[fallthrough]]; 7360 case fp::ExceptionBehavior::ebMayTrap: 7361 // These must not be moved across calls or instructions that may change 7362 // floating-point exception masks. 7363 PendingConstrainedFP.push_back(OutChain); 7364 break; 7365 case fp::ExceptionBehavior::ebStrict: 7366 // These must not be moved across calls or instructions that may change 7367 // floating-point exception masks or read floating-point exception flags. 7368 // In addition, they cannot be optimized out even if unused. 7369 PendingConstrainedFPStrict.push_back(OutChain); 7370 break; 7371 } 7372 }; 7373 7374 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7375 EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType()); 7376 SDVTList VTs = DAG.getVTList(VT, MVT::Other); 7377 fp::ExceptionBehavior EB = *FPI.getExceptionBehavior(); 7378 7379 SDNodeFlags Flags; 7380 if (EB == fp::ExceptionBehavior::ebIgnore) 7381 Flags.setNoFPExcept(true); 7382 7383 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 7384 Flags.copyFMF(*FPOp); 7385 7386 unsigned Opcode; 7387 switch (FPI.getIntrinsicID()) { 7388 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7389 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 7390 case Intrinsic::INTRINSIC: \ 7391 Opcode = ISD::STRICT_##DAGN; \ 7392 break; 7393 #include "llvm/IR/ConstrainedOps.def" 7394 case Intrinsic::experimental_constrained_fmuladd: { 7395 Opcode = ISD::STRICT_FMA; 7396 // Break fmuladd into fmul and fadd. 7397 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 7398 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 7399 Opers.pop_back(); 7400 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 7401 pushOutChain(Mul, EB); 7402 Opcode = ISD::STRICT_FADD; 7403 Opers.clear(); 7404 Opers.push_back(Mul.getValue(1)); 7405 Opers.push_back(Mul.getValue(0)); 7406 Opers.push_back(getValue(FPI.getArgOperand(2))); 7407 } 7408 break; 7409 } 7410 } 7411 7412 // A few strict DAG nodes carry additional operands that are not 7413 // set up by the default code above. 7414 switch (Opcode) { 7415 default: break; 7416 case ISD::STRICT_FP_ROUND: 7417 Opers.push_back( 7418 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 7419 break; 7420 case ISD::STRICT_FSETCC: 7421 case ISD::STRICT_FSETCCS: { 7422 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 7423 ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate()); 7424 if (TM.Options.NoNaNsFPMath) 7425 Condition = getFCmpCodeWithoutNaN(Condition); 7426 Opers.push_back(DAG.getCondCode(Condition)); 7427 break; 7428 } 7429 } 7430 7431 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 7432 pushOutChain(Result, EB); 7433 7434 SDValue FPResult = Result.getValue(0); 7435 setValue(&FPI, FPResult); 7436 } 7437 7438 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) { 7439 std::optional<unsigned> ResOPC; 7440 switch (VPIntrin.getIntrinsicID()) { 7441 case Intrinsic::vp_ctlz: { 7442 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(3))->isOne(); 7443 ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ; 7444 break; 7445 } 7446 case Intrinsic::vp_cttz: { 7447 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(3))->isOne(); 7448 ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ; 7449 break; 7450 } 7451 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD) \ 7452 case Intrinsic::VPID: \ 7453 ResOPC = ISD::VPSD; \ 7454 break; 7455 #include "llvm/IR/VPIntrinsics.def" 7456 } 7457 7458 if (!ResOPC) 7459 llvm_unreachable( 7460 "Inconsistency: no SDNode available for this VPIntrinsic!"); 7461 7462 if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD || 7463 *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) { 7464 if (VPIntrin.getFastMathFlags().allowReassoc()) 7465 return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD 7466 : ISD::VP_REDUCE_FMUL; 7467 } 7468 7469 return *ResOPC; 7470 } 7471 7472 void SelectionDAGBuilder::visitVPLoad(const VPIntrinsic &VPIntrin, EVT VT, 7473 SmallVector<SDValue, 7> &OpValues) { 7474 SDLoc DL = getCurSDLoc(); 7475 Value *PtrOperand = VPIntrin.getArgOperand(0); 7476 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7477 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7478 const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range); 7479 SDValue LD; 7480 bool AddToChain = true; 7481 // Do not serialize variable-length loads of constant memory with 7482 // anything. 7483 if (!Alignment) 7484 Alignment = DAG.getEVTAlign(VT); 7485 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 7486 AddToChain = !AA || !AA->pointsToConstantMemory(ML); 7487 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 7488 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7489 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 7490 MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges); 7491 LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2], 7492 MMO, false /*IsExpanding */); 7493 if (AddToChain) 7494 PendingLoads.push_back(LD.getValue(1)); 7495 setValue(&VPIntrin, LD); 7496 } 7497 7498 void SelectionDAGBuilder::visitVPGather(const VPIntrinsic &VPIntrin, EVT VT, 7499 SmallVector<SDValue, 7> &OpValues) { 7500 SDLoc DL = getCurSDLoc(); 7501 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7502 Value *PtrOperand = VPIntrin.getArgOperand(0); 7503 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7504 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7505 const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range); 7506 SDValue LD; 7507 if (!Alignment) 7508 Alignment = DAG.getEVTAlign(VT.getScalarType()); 7509 unsigned AS = 7510 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 7511 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7512 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 7513 MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges); 7514 SDValue Base, Index, Scale; 7515 ISD::MemIndexType IndexType; 7516 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 7517 this, VPIntrin.getParent(), 7518 VT.getScalarStoreSize()); 7519 if (!UniformBase) { 7520 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 7521 Index = getValue(PtrOperand); 7522 IndexType = ISD::SIGNED_SCALED; 7523 Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 7524 } 7525 EVT IdxVT = Index.getValueType(); 7526 EVT EltTy = IdxVT.getVectorElementType(); 7527 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 7528 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 7529 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 7530 } 7531 LD = DAG.getGatherVP( 7532 DAG.getVTList(VT, MVT::Other), VT, DL, 7533 {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO, 7534 IndexType); 7535 PendingLoads.push_back(LD.getValue(1)); 7536 setValue(&VPIntrin, LD); 7537 } 7538 7539 void SelectionDAGBuilder::visitVPStore(const VPIntrinsic &VPIntrin, 7540 SmallVector<SDValue, 7> &OpValues) { 7541 SDLoc DL = getCurSDLoc(); 7542 Value *PtrOperand = VPIntrin.getArgOperand(1); 7543 EVT VT = OpValues[0].getValueType(); 7544 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7545 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7546 SDValue ST; 7547 if (!Alignment) 7548 Alignment = DAG.getEVTAlign(VT); 7549 SDValue Ptr = OpValues[1]; 7550 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 7551 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7552 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 7553 MemoryLocation::UnknownSize, *Alignment, AAInfo); 7554 ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset, 7555 OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED, 7556 /* IsTruncating */ false, /*IsCompressing*/ false); 7557 DAG.setRoot(ST); 7558 setValue(&VPIntrin, ST); 7559 } 7560 7561 void SelectionDAGBuilder::visitVPScatter(const VPIntrinsic &VPIntrin, 7562 SmallVector<SDValue, 7> &OpValues) { 7563 SDLoc DL = getCurSDLoc(); 7564 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7565 Value *PtrOperand = VPIntrin.getArgOperand(1); 7566 EVT VT = OpValues[0].getValueType(); 7567 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7568 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7569 SDValue ST; 7570 if (!Alignment) 7571 Alignment = DAG.getEVTAlign(VT.getScalarType()); 7572 unsigned AS = 7573 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 7574 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7575 MachinePointerInfo(AS), MachineMemOperand::MOStore, 7576 MemoryLocation::UnknownSize, *Alignment, AAInfo); 7577 SDValue Base, Index, Scale; 7578 ISD::MemIndexType IndexType; 7579 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 7580 this, VPIntrin.getParent(), 7581 VT.getScalarStoreSize()); 7582 if (!UniformBase) { 7583 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 7584 Index = getValue(PtrOperand); 7585 IndexType = ISD::SIGNED_SCALED; 7586 Scale = 7587 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 7588 } 7589 EVT IdxVT = Index.getValueType(); 7590 EVT EltTy = IdxVT.getVectorElementType(); 7591 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 7592 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 7593 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 7594 } 7595 ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL, 7596 {getMemoryRoot(), OpValues[0], Base, Index, Scale, 7597 OpValues[2], OpValues[3]}, 7598 MMO, IndexType); 7599 DAG.setRoot(ST); 7600 setValue(&VPIntrin, ST); 7601 } 7602 7603 void SelectionDAGBuilder::visitVPStridedLoad( 7604 const VPIntrinsic &VPIntrin, EVT VT, SmallVectorImpl<SDValue> &OpValues) { 7605 SDLoc DL = getCurSDLoc(); 7606 Value *PtrOperand = VPIntrin.getArgOperand(0); 7607 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7608 if (!Alignment) 7609 Alignment = DAG.getEVTAlign(VT.getScalarType()); 7610 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7611 const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range); 7612 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 7613 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 7614 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 7615 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7616 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 7617 MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges); 7618 7619 SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], 7620 OpValues[2], OpValues[3], MMO, 7621 false /*IsExpanding*/); 7622 7623 if (AddToChain) 7624 PendingLoads.push_back(LD.getValue(1)); 7625 setValue(&VPIntrin, LD); 7626 } 7627 7628 void SelectionDAGBuilder::visitVPStridedStore( 7629 const VPIntrinsic &VPIntrin, SmallVectorImpl<SDValue> &OpValues) { 7630 SDLoc DL = getCurSDLoc(); 7631 Value *PtrOperand = VPIntrin.getArgOperand(1); 7632 EVT VT = OpValues[0].getValueType(); 7633 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 7634 if (!Alignment) 7635 Alignment = DAG.getEVTAlign(VT.getScalarType()); 7636 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 7637 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7638 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 7639 MemoryLocation::UnknownSize, *Alignment, AAInfo); 7640 7641 SDValue ST = DAG.getStridedStoreVP( 7642 getMemoryRoot(), DL, OpValues[0], OpValues[1], 7643 DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3], 7644 OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false, 7645 /*IsCompressing*/ false); 7646 7647 DAG.setRoot(ST); 7648 setValue(&VPIntrin, ST); 7649 } 7650 7651 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) { 7652 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7653 SDLoc DL = getCurSDLoc(); 7654 7655 ISD::CondCode Condition; 7656 CmpInst::Predicate CondCode = VPIntrin.getPredicate(); 7657 bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy(); 7658 if (IsFP) { 7659 // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan) 7660 // flags, but calls that don't return floating-point types can't be 7661 // FPMathOperators, like vp.fcmp. This affects constrained fcmp too. 7662 Condition = getFCmpCondCode(CondCode); 7663 if (TM.Options.NoNaNsFPMath) 7664 Condition = getFCmpCodeWithoutNaN(Condition); 7665 } else { 7666 Condition = getICmpCondCode(CondCode); 7667 } 7668 7669 SDValue Op1 = getValue(VPIntrin.getOperand(0)); 7670 SDValue Op2 = getValue(VPIntrin.getOperand(1)); 7671 // #2 is the condition code 7672 SDValue MaskOp = getValue(VPIntrin.getOperand(3)); 7673 SDValue EVL = getValue(VPIntrin.getOperand(4)); 7674 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 7675 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 7676 "Unexpected target EVL type"); 7677 EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL); 7678 7679 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7680 VPIntrin.getType()); 7681 setValue(&VPIntrin, 7682 DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL)); 7683 } 7684 7685 void SelectionDAGBuilder::visitVectorPredicationIntrinsic( 7686 const VPIntrinsic &VPIntrin) { 7687 SDLoc DL = getCurSDLoc(); 7688 unsigned Opcode = getISDForVPIntrinsic(VPIntrin); 7689 7690 auto IID = VPIntrin.getIntrinsicID(); 7691 7692 if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin)) 7693 return visitVPCmp(*CmpI); 7694 7695 SmallVector<EVT, 4> ValueVTs; 7696 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7697 ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs); 7698 SDVTList VTs = DAG.getVTList(ValueVTs); 7699 7700 auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID); 7701 7702 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 7703 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 7704 "Unexpected target EVL type"); 7705 7706 // Request operands. 7707 SmallVector<SDValue, 7> OpValues; 7708 for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) { 7709 auto Op = getValue(VPIntrin.getArgOperand(I)); 7710 if (I == EVLParamPos) 7711 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op); 7712 OpValues.push_back(Op); 7713 } 7714 7715 switch (Opcode) { 7716 default: { 7717 SDNodeFlags SDFlags; 7718 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 7719 SDFlags.copyFMF(*FPMO); 7720 SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags); 7721 setValue(&VPIntrin, Result); 7722 break; 7723 } 7724 case ISD::VP_LOAD: 7725 visitVPLoad(VPIntrin, ValueVTs[0], OpValues); 7726 break; 7727 case ISD::VP_GATHER: 7728 visitVPGather(VPIntrin, ValueVTs[0], OpValues); 7729 break; 7730 case ISD::EXPERIMENTAL_VP_STRIDED_LOAD: 7731 visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues); 7732 break; 7733 case ISD::VP_STORE: 7734 visitVPStore(VPIntrin, OpValues); 7735 break; 7736 case ISD::VP_SCATTER: 7737 visitVPScatter(VPIntrin, OpValues); 7738 break; 7739 case ISD::EXPERIMENTAL_VP_STRIDED_STORE: 7740 visitVPStridedStore(VPIntrin, OpValues); 7741 break; 7742 case ISD::VP_FMULADD: { 7743 assert(OpValues.size() == 5 && "Unexpected number of operands"); 7744 SDNodeFlags SDFlags; 7745 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 7746 SDFlags.copyFMF(*FPMO); 7747 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 7748 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) { 7749 setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags)); 7750 } else { 7751 SDValue Mul = DAG.getNode( 7752 ISD::VP_FMUL, DL, VTs, 7753 {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags); 7754 SDValue Add = 7755 DAG.getNode(ISD::VP_FADD, DL, VTs, 7756 {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags); 7757 setValue(&VPIntrin, Add); 7758 } 7759 break; 7760 } 7761 case ISD::VP_INTTOPTR: { 7762 SDValue N = OpValues[0]; 7763 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType()); 7764 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType()); 7765 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 7766 OpValues[2]); 7767 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 7768 OpValues[2]); 7769 setValue(&VPIntrin, N); 7770 break; 7771 } 7772 case ISD::VP_PTRTOINT: { 7773 SDValue N = OpValues[0]; 7774 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7775 VPIntrin.getType()); 7776 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), 7777 VPIntrin.getOperand(0)->getType()); 7778 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 7779 OpValues[2]); 7780 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 7781 OpValues[2]); 7782 setValue(&VPIntrin, N); 7783 break; 7784 } 7785 case ISD::VP_ABS: 7786 case ISD::VP_CTLZ: 7787 case ISD::VP_CTLZ_ZERO_UNDEF: 7788 case ISD::VP_CTTZ: 7789 case ISD::VP_CTTZ_ZERO_UNDEF: { 7790 // Pop is_zero_poison operand for cp.ctlz/cttz or 7791 // is_int_min_poison operand for vp.abs. 7792 OpValues.pop_back(); 7793 SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues); 7794 setValue(&VPIntrin, Result); 7795 break; 7796 } 7797 } 7798 } 7799 7800 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain, 7801 const BasicBlock *EHPadBB, 7802 MCSymbol *&BeginLabel) { 7803 MachineFunction &MF = DAG.getMachineFunction(); 7804 MachineModuleInfo &MMI = MF.getMMI(); 7805 7806 // Insert a label before the invoke call to mark the try range. This can be 7807 // used to detect deletion of the invoke via the MachineModuleInfo. 7808 BeginLabel = MMI.getContext().createTempSymbol(); 7809 7810 // For SjLj, keep track of which landing pads go with which invokes 7811 // so as to maintain the ordering of pads in the LSDA. 7812 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 7813 if (CallSiteIndex) { 7814 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 7815 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 7816 7817 // Now that the call site is handled, stop tracking it. 7818 MMI.setCurrentCallSite(0); 7819 } 7820 7821 return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel); 7822 } 7823 7824 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II, 7825 const BasicBlock *EHPadBB, 7826 MCSymbol *BeginLabel) { 7827 assert(BeginLabel && "BeginLabel should've been set"); 7828 7829 MachineFunction &MF = DAG.getMachineFunction(); 7830 MachineModuleInfo &MMI = MF.getMMI(); 7831 7832 // Insert a label at the end of the invoke call to mark the try range. This 7833 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7834 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7835 Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel); 7836 7837 // Inform MachineModuleInfo of range. 7838 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7839 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7840 // actually use outlined funclets and their LSDA info style. 7841 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7842 assert(II && "II should've been set"); 7843 WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo(); 7844 EHInfo->addIPToStateRange(II, BeginLabel, EndLabel); 7845 } else if (!isScopedEHPersonality(Pers)) { 7846 assert(EHPadBB); 7847 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7848 } 7849 7850 return Chain; 7851 } 7852 7853 std::pair<SDValue, SDValue> 7854 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 7855 const BasicBlock *EHPadBB) { 7856 MCSymbol *BeginLabel = nullptr; 7857 7858 if (EHPadBB) { 7859 // Both PendingLoads and PendingExports must be flushed here; 7860 // this call might not return. 7861 (void)getRoot(); 7862 DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel)); 7863 CLI.setChain(getRoot()); 7864 } 7865 7866 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7867 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7868 7869 assert((CLI.IsTailCall || Result.second.getNode()) && 7870 "Non-null chain expected with non-tail call!"); 7871 assert((Result.second.getNode() || !Result.first.getNode()) && 7872 "Null value expected with tail call!"); 7873 7874 if (!Result.second.getNode()) { 7875 // As a special case, a null chain means that a tail call has been emitted 7876 // and the DAG root is already updated. 7877 HasTailCall = true; 7878 7879 // Since there's no actual continuation from this block, nothing can be 7880 // relying on us setting vregs for them. 7881 PendingExports.clear(); 7882 } else { 7883 DAG.setRoot(Result.second); 7884 } 7885 7886 if (EHPadBB) { 7887 DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB, 7888 BeginLabel)); 7889 } 7890 7891 return Result; 7892 } 7893 7894 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 7895 bool isTailCall, 7896 bool isMustTailCall, 7897 const BasicBlock *EHPadBB) { 7898 auto &DL = DAG.getDataLayout(); 7899 FunctionType *FTy = CB.getFunctionType(); 7900 Type *RetTy = CB.getType(); 7901 7902 TargetLowering::ArgListTy Args; 7903 Args.reserve(CB.arg_size()); 7904 7905 const Value *SwiftErrorVal = nullptr; 7906 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7907 7908 if (isTailCall) { 7909 // Avoid emitting tail calls in functions with the disable-tail-calls 7910 // attribute. 7911 auto *Caller = CB.getParent()->getParent(); 7912 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 7913 "true" && !isMustTailCall) 7914 isTailCall = false; 7915 7916 // We can't tail call inside a function with a swifterror argument. Lowering 7917 // does not support this yet. It would have to move into the swifterror 7918 // register before the call. 7919 if (TLI.supportSwiftError() && 7920 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7921 isTailCall = false; 7922 } 7923 7924 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 7925 TargetLowering::ArgListEntry Entry; 7926 const Value *V = *I; 7927 7928 // Skip empty types 7929 if (V->getType()->isEmptyTy()) 7930 continue; 7931 7932 SDValue ArgNode = getValue(V); 7933 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7934 7935 Entry.setAttributes(&CB, I - CB.arg_begin()); 7936 7937 // Use swifterror virtual register as input to the call. 7938 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7939 SwiftErrorVal = V; 7940 // We find the virtual register for the actual swifterror argument. 7941 // Instead of using the Value, we use the virtual register instead. 7942 Entry.Node = 7943 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 7944 EVT(TLI.getPointerTy(DL))); 7945 } 7946 7947 Args.push_back(Entry); 7948 7949 // If we have an explicit sret argument that is an Instruction, (i.e., it 7950 // might point to function-local memory), we can't meaningfully tail-call. 7951 if (Entry.IsSRet && isa<Instruction>(V)) 7952 isTailCall = false; 7953 } 7954 7955 // If call site has a cfguardtarget operand bundle, create and add an 7956 // additional ArgListEntry. 7957 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 7958 TargetLowering::ArgListEntry Entry; 7959 Value *V = Bundle->Inputs[0]; 7960 SDValue ArgNode = getValue(V); 7961 Entry.Node = ArgNode; 7962 Entry.Ty = V->getType(); 7963 Entry.IsCFGuardTarget = true; 7964 Args.push_back(Entry); 7965 } 7966 7967 // Check if target-independent constraints permit a tail call here. 7968 // Target-dependent constraints are checked within TLI->LowerCallTo. 7969 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 7970 isTailCall = false; 7971 7972 // Disable tail calls if there is an swifterror argument. Targets have not 7973 // been updated to support tail calls. 7974 if (TLI.supportSwiftError() && SwiftErrorVal) 7975 isTailCall = false; 7976 7977 ConstantInt *CFIType = nullptr; 7978 if (CB.isIndirectCall()) { 7979 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) { 7980 if (!TLI.supportKCFIBundles()) 7981 report_fatal_error( 7982 "Target doesn't support calls with kcfi operand bundles."); 7983 CFIType = cast<ConstantInt>(Bundle->Inputs[0]); 7984 assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type"); 7985 } 7986 } 7987 7988 TargetLowering::CallLoweringInfo CLI(DAG); 7989 CLI.setDebugLoc(getCurSDLoc()) 7990 .setChain(getRoot()) 7991 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 7992 .setTailCall(isTailCall) 7993 .setConvergent(CB.isConvergent()) 7994 .setIsPreallocated( 7995 CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0) 7996 .setCFIType(CFIType); 7997 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7998 7999 if (Result.first.getNode()) { 8000 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 8001 setValue(&CB, Result.first); 8002 } 8003 8004 // The last element of CLI.InVals has the SDValue for swifterror return. 8005 // Here we copy it to a virtual register and update SwiftErrorMap for 8006 // book-keeping. 8007 if (SwiftErrorVal && TLI.supportSwiftError()) { 8008 // Get the last element of InVals. 8009 SDValue Src = CLI.InVals.back(); 8010 Register VReg = 8011 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 8012 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 8013 DAG.setRoot(CopyNode); 8014 } 8015 } 8016 8017 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 8018 SelectionDAGBuilder &Builder) { 8019 // Check to see if this load can be trivially constant folded, e.g. if the 8020 // input is from a string literal. 8021 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 8022 // Cast pointer to the type we really want to load. 8023 Type *LoadTy = 8024 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 8025 if (LoadVT.isVector()) 8026 LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements()); 8027 8028 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 8029 PointerType::getUnqual(LoadTy)); 8030 8031 if (const Constant *LoadCst = 8032 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 8033 LoadTy, Builder.DAG.getDataLayout())) 8034 return Builder.getValue(LoadCst); 8035 } 8036 8037 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 8038 // still constant memory, the input chain can be the entry node. 8039 SDValue Root; 8040 bool ConstantMemory = false; 8041 8042 // Do not serialize (non-volatile) loads of constant memory with anything. 8043 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 8044 Root = Builder.DAG.getEntryNode(); 8045 ConstantMemory = true; 8046 } else { 8047 // Do not serialize non-volatile loads against each other. 8048 Root = Builder.DAG.getRoot(); 8049 } 8050 8051 SDValue Ptr = Builder.getValue(PtrVal); 8052 SDValue LoadVal = 8053 Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr, 8054 MachinePointerInfo(PtrVal), Align(1)); 8055 8056 if (!ConstantMemory) 8057 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 8058 return LoadVal; 8059 } 8060 8061 /// Record the value for an instruction that produces an integer result, 8062 /// converting the type where necessary. 8063 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 8064 SDValue Value, 8065 bool IsSigned) { 8066 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8067 I.getType(), true); 8068 if (IsSigned) 8069 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 8070 else 8071 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 8072 setValue(&I, Value); 8073 } 8074 8075 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return 8076 /// true and lower it. Otherwise return false, and it will be lowered like a 8077 /// normal call. 8078 /// The caller already checked that \p I calls the appropriate LibFunc with a 8079 /// correct prototype. 8080 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) { 8081 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 8082 const Value *Size = I.getArgOperand(2); 8083 const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size)); 8084 if (CSize && CSize->getZExtValue() == 0) { 8085 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8086 I.getType(), true); 8087 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 8088 return true; 8089 } 8090 8091 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8092 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 8093 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 8094 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 8095 if (Res.first.getNode()) { 8096 processIntegerCallValue(I, Res.first, true); 8097 PendingLoads.push_back(Res.second); 8098 return true; 8099 } 8100 8101 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 8102 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 8103 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 8104 return false; 8105 8106 // If the target has a fast compare for the given size, it will return a 8107 // preferred load type for that size. Require that the load VT is legal and 8108 // that the target supports unaligned loads of that type. Otherwise, return 8109 // INVALID. 8110 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 8111 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8112 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 8113 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 8114 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 8115 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 8116 // TODO: Check alignment of src and dest ptrs. 8117 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 8118 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 8119 if (!TLI.isTypeLegal(LVT) || 8120 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 8121 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 8122 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 8123 } 8124 8125 return LVT; 8126 }; 8127 8128 // This turns into unaligned loads. We only do this if the target natively 8129 // supports the MVT we'll be loading or if it is small enough (<= 4) that 8130 // we'll only produce a small number of byte loads. 8131 MVT LoadVT; 8132 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 8133 switch (NumBitsToCompare) { 8134 default: 8135 return false; 8136 case 16: 8137 LoadVT = MVT::i16; 8138 break; 8139 case 32: 8140 LoadVT = MVT::i32; 8141 break; 8142 case 64: 8143 case 128: 8144 case 256: 8145 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 8146 break; 8147 } 8148 8149 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 8150 return false; 8151 8152 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 8153 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 8154 8155 // Bitcast to a wide integer type if the loads are vectors. 8156 if (LoadVT.isVector()) { 8157 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 8158 LoadL = DAG.getBitcast(CmpVT, LoadL); 8159 LoadR = DAG.getBitcast(CmpVT, LoadR); 8160 } 8161 8162 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 8163 processIntegerCallValue(I, Cmp, false); 8164 return true; 8165 } 8166 8167 /// See if we can lower a memchr call into an optimized form. If so, return 8168 /// true and lower it. Otherwise return false, and it will be lowered like a 8169 /// normal call. 8170 /// The caller already checked that \p I calls the appropriate LibFunc with a 8171 /// correct prototype. 8172 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 8173 const Value *Src = I.getArgOperand(0); 8174 const Value *Char = I.getArgOperand(1); 8175 const Value *Length = I.getArgOperand(2); 8176 8177 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8178 std::pair<SDValue, SDValue> Res = 8179 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 8180 getValue(Src), getValue(Char), getValue(Length), 8181 MachinePointerInfo(Src)); 8182 if (Res.first.getNode()) { 8183 setValue(&I, Res.first); 8184 PendingLoads.push_back(Res.second); 8185 return true; 8186 } 8187 8188 return false; 8189 } 8190 8191 /// See if we can lower a mempcpy call into an optimized form. If so, return 8192 /// true and lower it. Otherwise return false, and it will be lowered like a 8193 /// normal call. 8194 /// The caller already checked that \p I calls the appropriate LibFunc with a 8195 /// correct prototype. 8196 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 8197 SDValue Dst = getValue(I.getArgOperand(0)); 8198 SDValue Src = getValue(I.getArgOperand(1)); 8199 SDValue Size = getValue(I.getArgOperand(2)); 8200 8201 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 8202 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 8203 // DAG::getMemcpy needs Alignment to be defined. 8204 Align Alignment = std::min(DstAlign, SrcAlign); 8205 8206 bool isVol = false; 8207 SDLoc sdl = getCurSDLoc(); 8208 8209 // In the mempcpy context we need to pass in a false value for isTailCall 8210 // because the return pointer needs to be adjusted by the size of 8211 // the copied memory. 8212 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 8213 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false, 8214 /*isTailCall=*/false, 8215 MachinePointerInfo(I.getArgOperand(0)), 8216 MachinePointerInfo(I.getArgOperand(1)), 8217 I.getAAMetadata()); 8218 assert(MC.getNode() != nullptr && 8219 "** memcpy should not be lowered as TailCall in mempcpy context **"); 8220 DAG.setRoot(MC); 8221 8222 // Check if Size needs to be truncated or extended. 8223 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 8224 8225 // Adjust return pointer to point just past the last dst byte. 8226 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 8227 Dst, Size); 8228 setValue(&I, DstPlusSize); 8229 return true; 8230 } 8231 8232 /// See if we can lower a strcpy call into an optimized form. If so, return 8233 /// true and lower it, otherwise return false and it will be lowered like a 8234 /// normal call. 8235 /// The caller already checked that \p I calls the appropriate LibFunc with a 8236 /// correct prototype. 8237 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 8238 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 8239 8240 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8241 std::pair<SDValue, SDValue> Res = 8242 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 8243 getValue(Arg0), getValue(Arg1), 8244 MachinePointerInfo(Arg0), 8245 MachinePointerInfo(Arg1), isStpcpy); 8246 if (Res.first.getNode()) { 8247 setValue(&I, Res.first); 8248 DAG.setRoot(Res.second); 8249 return true; 8250 } 8251 8252 return false; 8253 } 8254 8255 /// See if we can lower a strcmp call into an optimized form. If so, return 8256 /// true and lower it, otherwise return false and it will be lowered like a 8257 /// normal call. 8258 /// The caller already checked that \p I calls the appropriate LibFunc with a 8259 /// correct prototype. 8260 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 8261 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 8262 8263 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8264 std::pair<SDValue, SDValue> Res = 8265 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 8266 getValue(Arg0), getValue(Arg1), 8267 MachinePointerInfo(Arg0), 8268 MachinePointerInfo(Arg1)); 8269 if (Res.first.getNode()) { 8270 processIntegerCallValue(I, Res.first, true); 8271 PendingLoads.push_back(Res.second); 8272 return true; 8273 } 8274 8275 return false; 8276 } 8277 8278 /// See if we can lower a strlen call into an optimized form. If so, return 8279 /// true and lower it, otherwise return false and it will be lowered like a 8280 /// normal call. 8281 /// The caller already checked that \p I calls the appropriate LibFunc with a 8282 /// correct prototype. 8283 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 8284 const Value *Arg0 = I.getArgOperand(0); 8285 8286 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8287 std::pair<SDValue, SDValue> Res = 8288 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 8289 getValue(Arg0), MachinePointerInfo(Arg0)); 8290 if (Res.first.getNode()) { 8291 processIntegerCallValue(I, Res.first, false); 8292 PendingLoads.push_back(Res.second); 8293 return true; 8294 } 8295 8296 return false; 8297 } 8298 8299 /// See if we can lower a strnlen call into an optimized form. If so, return 8300 /// true and lower it, otherwise return false and it will be lowered like a 8301 /// normal call. 8302 /// The caller already checked that \p I calls the appropriate LibFunc with a 8303 /// correct prototype. 8304 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 8305 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 8306 8307 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8308 std::pair<SDValue, SDValue> Res = 8309 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 8310 getValue(Arg0), getValue(Arg1), 8311 MachinePointerInfo(Arg0)); 8312 if (Res.first.getNode()) { 8313 processIntegerCallValue(I, Res.first, false); 8314 PendingLoads.push_back(Res.second); 8315 return true; 8316 } 8317 8318 return false; 8319 } 8320 8321 /// See if we can lower a unary floating-point operation into an SDNode with 8322 /// the specified Opcode. If so, return true and lower it, otherwise return 8323 /// false and it will be lowered like a normal call. 8324 /// The caller already checked that \p I calls the appropriate LibFunc with a 8325 /// correct prototype. 8326 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 8327 unsigned Opcode) { 8328 // We already checked this call's prototype; verify it doesn't modify errno. 8329 if (!I.onlyReadsMemory()) 8330 return false; 8331 8332 SDNodeFlags Flags; 8333 Flags.copyFMF(cast<FPMathOperator>(I)); 8334 8335 SDValue Tmp = getValue(I.getArgOperand(0)); 8336 setValue(&I, 8337 DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags)); 8338 return true; 8339 } 8340 8341 /// See if we can lower a binary floating-point operation into an SDNode with 8342 /// the specified Opcode. If so, return true and lower it. Otherwise return 8343 /// false, and it will be lowered like a normal call. 8344 /// The caller already checked that \p I calls the appropriate LibFunc with a 8345 /// correct prototype. 8346 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 8347 unsigned Opcode) { 8348 // We already checked this call's prototype; verify it doesn't modify errno. 8349 if (!I.onlyReadsMemory()) 8350 return false; 8351 8352 SDNodeFlags Flags; 8353 Flags.copyFMF(cast<FPMathOperator>(I)); 8354 8355 SDValue Tmp0 = getValue(I.getArgOperand(0)); 8356 SDValue Tmp1 = getValue(I.getArgOperand(1)); 8357 EVT VT = Tmp0.getValueType(); 8358 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags)); 8359 return true; 8360 } 8361 8362 void SelectionDAGBuilder::visitCall(const CallInst &I) { 8363 // Handle inline assembly differently. 8364 if (I.isInlineAsm()) { 8365 visitInlineAsm(I); 8366 return; 8367 } 8368 8369 diagnoseDontCall(I); 8370 8371 if (Function *F = I.getCalledFunction()) { 8372 if (F->isDeclaration()) { 8373 // Is this an LLVM intrinsic or a target-specific intrinsic? 8374 unsigned IID = F->getIntrinsicID(); 8375 if (!IID) 8376 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 8377 IID = II->getIntrinsicID(F); 8378 8379 if (IID) { 8380 visitIntrinsicCall(I, IID); 8381 return; 8382 } 8383 } 8384 8385 // Check for well-known libc/libm calls. If the function is internal, it 8386 // can't be a library call. Don't do the check if marked as nobuiltin for 8387 // some reason or the call site requires strict floating point semantics. 8388 LibFunc Func; 8389 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 8390 F->hasName() && LibInfo->getLibFunc(*F, Func) && 8391 LibInfo->hasOptimizedCodeGen(Func)) { 8392 switch (Func) { 8393 default: break; 8394 case LibFunc_bcmp: 8395 if (visitMemCmpBCmpCall(I)) 8396 return; 8397 break; 8398 case LibFunc_copysign: 8399 case LibFunc_copysignf: 8400 case LibFunc_copysignl: 8401 // We already checked this call's prototype; verify it doesn't modify 8402 // errno. 8403 if (I.onlyReadsMemory()) { 8404 SDValue LHS = getValue(I.getArgOperand(0)); 8405 SDValue RHS = getValue(I.getArgOperand(1)); 8406 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 8407 LHS.getValueType(), LHS, RHS)); 8408 return; 8409 } 8410 break; 8411 case LibFunc_fabs: 8412 case LibFunc_fabsf: 8413 case LibFunc_fabsl: 8414 if (visitUnaryFloatCall(I, ISD::FABS)) 8415 return; 8416 break; 8417 case LibFunc_fmin: 8418 case LibFunc_fminf: 8419 case LibFunc_fminl: 8420 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 8421 return; 8422 break; 8423 case LibFunc_fmax: 8424 case LibFunc_fmaxf: 8425 case LibFunc_fmaxl: 8426 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 8427 return; 8428 break; 8429 case LibFunc_sin: 8430 case LibFunc_sinf: 8431 case LibFunc_sinl: 8432 if (visitUnaryFloatCall(I, ISD::FSIN)) 8433 return; 8434 break; 8435 case LibFunc_cos: 8436 case LibFunc_cosf: 8437 case LibFunc_cosl: 8438 if (visitUnaryFloatCall(I, ISD::FCOS)) 8439 return; 8440 break; 8441 case LibFunc_sqrt: 8442 case LibFunc_sqrtf: 8443 case LibFunc_sqrtl: 8444 case LibFunc_sqrt_finite: 8445 case LibFunc_sqrtf_finite: 8446 case LibFunc_sqrtl_finite: 8447 if (visitUnaryFloatCall(I, ISD::FSQRT)) 8448 return; 8449 break; 8450 case LibFunc_floor: 8451 case LibFunc_floorf: 8452 case LibFunc_floorl: 8453 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 8454 return; 8455 break; 8456 case LibFunc_nearbyint: 8457 case LibFunc_nearbyintf: 8458 case LibFunc_nearbyintl: 8459 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 8460 return; 8461 break; 8462 case LibFunc_ceil: 8463 case LibFunc_ceilf: 8464 case LibFunc_ceill: 8465 if (visitUnaryFloatCall(I, ISD::FCEIL)) 8466 return; 8467 break; 8468 case LibFunc_rint: 8469 case LibFunc_rintf: 8470 case LibFunc_rintl: 8471 if (visitUnaryFloatCall(I, ISD::FRINT)) 8472 return; 8473 break; 8474 case LibFunc_round: 8475 case LibFunc_roundf: 8476 case LibFunc_roundl: 8477 if (visitUnaryFloatCall(I, ISD::FROUND)) 8478 return; 8479 break; 8480 case LibFunc_trunc: 8481 case LibFunc_truncf: 8482 case LibFunc_truncl: 8483 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 8484 return; 8485 break; 8486 case LibFunc_log2: 8487 case LibFunc_log2f: 8488 case LibFunc_log2l: 8489 if (visitUnaryFloatCall(I, ISD::FLOG2)) 8490 return; 8491 break; 8492 case LibFunc_exp2: 8493 case LibFunc_exp2f: 8494 case LibFunc_exp2l: 8495 if (visitUnaryFloatCall(I, ISD::FEXP2)) 8496 return; 8497 break; 8498 case LibFunc_memcmp: 8499 if (visitMemCmpBCmpCall(I)) 8500 return; 8501 break; 8502 case LibFunc_mempcpy: 8503 if (visitMemPCpyCall(I)) 8504 return; 8505 break; 8506 case LibFunc_memchr: 8507 if (visitMemChrCall(I)) 8508 return; 8509 break; 8510 case LibFunc_strcpy: 8511 if (visitStrCpyCall(I, false)) 8512 return; 8513 break; 8514 case LibFunc_stpcpy: 8515 if (visitStrCpyCall(I, true)) 8516 return; 8517 break; 8518 case LibFunc_strcmp: 8519 if (visitStrCmpCall(I)) 8520 return; 8521 break; 8522 case LibFunc_strlen: 8523 if (visitStrLenCall(I)) 8524 return; 8525 break; 8526 case LibFunc_strnlen: 8527 if (visitStrNLenCall(I)) 8528 return; 8529 break; 8530 } 8531 } 8532 } 8533 8534 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 8535 // have to do anything here to lower funclet bundles. 8536 // CFGuardTarget bundles are lowered in LowerCallTo. 8537 assert(!I.hasOperandBundlesOtherThan( 8538 {LLVMContext::OB_deopt, LLVMContext::OB_funclet, 8539 LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated, 8540 LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi}) && 8541 "Cannot lower calls with arbitrary operand bundles!"); 8542 8543 SDValue Callee = getValue(I.getCalledOperand()); 8544 8545 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 8546 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 8547 else 8548 // Check if we can potentially perform a tail call. More detailed checking 8549 // is be done within LowerCallTo, after more information about the call is 8550 // known. 8551 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 8552 } 8553 8554 namespace { 8555 8556 /// AsmOperandInfo - This contains information for each constraint that we are 8557 /// lowering. 8558 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 8559 public: 8560 /// CallOperand - If this is the result output operand or a clobber 8561 /// this is null, otherwise it is the incoming operand to the CallInst. 8562 /// This gets modified as the asm is processed. 8563 SDValue CallOperand; 8564 8565 /// AssignedRegs - If this is a register or register class operand, this 8566 /// contains the set of register corresponding to the operand. 8567 RegsForValue AssignedRegs; 8568 8569 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 8570 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 8571 } 8572 8573 /// Whether or not this operand accesses memory 8574 bool hasMemory(const TargetLowering &TLI) const { 8575 // Indirect operand accesses access memory. 8576 if (isIndirect) 8577 return true; 8578 8579 for (const auto &Code : Codes) 8580 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 8581 return true; 8582 8583 return false; 8584 } 8585 }; 8586 8587 8588 } // end anonymous namespace 8589 8590 /// Make sure that the output operand \p OpInfo and its corresponding input 8591 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 8592 /// out). 8593 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 8594 SDISelAsmOperandInfo &MatchingOpInfo, 8595 SelectionDAG &DAG) { 8596 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 8597 return; 8598 8599 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 8600 const auto &TLI = DAG.getTargetLoweringInfo(); 8601 8602 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 8603 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 8604 OpInfo.ConstraintVT); 8605 std::pair<unsigned, const TargetRegisterClass *> InputRC = 8606 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 8607 MatchingOpInfo.ConstraintVT); 8608 if ((OpInfo.ConstraintVT.isInteger() != 8609 MatchingOpInfo.ConstraintVT.isInteger()) || 8610 (MatchRC.second != InputRC.second)) { 8611 // FIXME: error out in a more elegant fashion 8612 report_fatal_error("Unsupported asm: input constraint" 8613 " with a matching output constraint of" 8614 " incompatible type!"); 8615 } 8616 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 8617 } 8618 8619 /// Get a direct memory input to behave well as an indirect operand. 8620 /// This may introduce stores, hence the need for a \p Chain. 8621 /// \return The (possibly updated) chain. 8622 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 8623 SDISelAsmOperandInfo &OpInfo, 8624 SelectionDAG &DAG) { 8625 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8626 8627 // If we don't have an indirect input, put it in the constpool if we can, 8628 // otherwise spill it to a stack slot. 8629 // TODO: This isn't quite right. We need to handle these according to 8630 // the addressing mode that the constraint wants. Also, this may take 8631 // an additional register for the computation and we don't want that 8632 // either. 8633 8634 // If the operand is a float, integer, or vector constant, spill to a 8635 // constant pool entry to get its address. 8636 const Value *OpVal = OpInfo.CallOperandVal; 8637 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 8638 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 8639 OpInfo.CallOperand = DAG.getConstantPool( 8640 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 8641 return Chain; 8642 } 8643 8644 // Otherwise, create a stack slot and emit a store to it before the asm. 8645 Type *Ty = OpVal->getType(); 8646 auto &DL = DAG.getDataLayout(); 8647 uint64_t TySize = DL.getTypeAllocSize(Ty); 8648 MachineFunction &MF = DAG.getMachineFunction(); 8649 int SSFI = MF.getFrameInfo().CreateStackObject( 8650 TySize, DL.getPrefTypeAlign(Ty), false); 8651 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 8652 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 8653 MachinePointerInfo::getFixedStack(MF, SSFI), 8654 TLI.getMemValueType(DL, Ty)); 8655 OpInfo.CallOperand = StackSlot; 8656 8657 return Chain; 8658 } 8659 8660 /// GetRegistersForValue - Assign registers (virtual or physical) for the 8661 /// specified operand. We prefer to assign virtual registers, to allow the 8662 /// register allocator to handle the assignment process. However, if the asm 8663 /// uses features that we can't model on machineinstrs, we have SDISel do the 8664 /// allocation. This produces generally horrible, but correct, code. 8665 /// 8666 /// OpInfo describes the operand 8667 /// RefOpInfo describes the matching operand if any, the operand otherwise 8668 static std::optional<unsigned> 8669 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 8670 SDISelAsmOperandInfo &OpInfo, 8671 SDISelAsmOperandInfo &RefOpInfo) { 8672 LLVMContext &Context = *DAG.getContext(); 8673 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8674 8675 MachineFunction &MF = DAG.getMachineFunction(); 8676 SmallVector<unsigned, 4> Regs; 8677 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 8678 8679 // No work to do for memory/address operands. 8680 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 8681 OpInfo.ConstraintType == TargetLowering::C_Address) 8682 return std::nullopt; 8683 8684 // If this is a constraint for a single physreg, or a constraint for a 8685 // register class, find it. 8686 unsigned AssignedReg; 8687 const TargetRegisterClass *RC; 8688 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 8689 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 8690 // RC is unset only on failure. Return immediately. 8691 if (!RC) 8692 return std::nullopt; 8693 8694 // Get the actual register value type. This is important, because the user 8695 // may have asked for (e.g.) the AX register in i32 type. We need to 8696 // remember that AX is actually i16 to get the right extension. 8697 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 8698 8699 if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) { 8700 // If this is an FP operand in an integer register (or visa versa), or more 8701 // generally if the operand value disagrees with the register class we plan 8702 // to stick it in, fix the operand type. 8703 // 8704 // If this is an input value, the bitcast to the new type is done now. 8705 // Bitcast for output value is done at the end of visitInlineAsm(). 8706 if ((OpInfo.Type == InlineAsm::isOutput || 8707 OpInfo.Type == InlineAsm::isInput) && 8708 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 8709 // Try to convert to the first EVT that the reg class contains. If the 8710 // types are identical size, use a bitcast to convert (e.g. two differing 8711 // vector types). Note: output bitcast is done at the end of 8712 // visitInlineAsm(). 8713 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 8714 // Exclude indirect inputs while they are unsupported because the code 8715 // to perform the load is missing and thus OpInfo.CallOperand still 8716 // refers to the input address rather than the pointed-to value. 8717 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 8718 OpInfo.CallOperand = 8719 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 8720 OpInfo.ConstraintVT = RegVT; 8721 // If the operand is an FP value and we want it in integer registers, 8722 // use the corresponding integer type. This turns an f64 value into 8723 // i64, which can be passed with two i32 values on a 32-bit machine. 8724 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 8725 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 8726 if (OpInfo.Type == InlineAsm::isInput) 8727 OpInfo.CallOperand = 8728 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 8729 OpInfo.ConstraintVT = VT; 8730 } 8731 } 8732 } 8733 8734 // No need to allocate a matching input constraint since the constraint it's 8735 // matching to has already been allocated. 8736 if (OpInfo.isMatchingInputConstraint()) 8737 return std::nullopt; 8738 8739 EVT ValueVT = OpInfo.ConstraintVT; 8740 if (OpInfo.ConstraintVT == MVT::Other) 8741 ValueVT = RegVT; 8742 8743 // Initialize NumRegs. 8744 unsigned NumRegs = 1; 8745 if (OpInfo.ConstraintVT != MVT::Other) 8746 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT); 8747 8748 // If this is a constraint for a specific physical register, like {r17}, 8749 // assign it now. 8750 8751 // If this associated to a specific register, initialize iterator to correct 8752 // place. If virtual, make sure we have enough registers 8753 8754 // Initialize iterator if necessary 8755 TargetRegisterClass::iterator I = RC->begin(); 8756 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 8757 8758 // Do not check for single registers. 8759 if (AssignedReg) { 8760 I = std::find(I, RC->end(), AssignedReg); 8761 if (I == RC->end()) { 8762 // RC does not contain the selected register, which indicates a 8763 // mismatch between the register and the required type/bitwidth. 8764 return {AssignedReg}; 8765 } 8766 } 8767 8768 for (; NumRegs; --NumRegs, ++I) { 8769 assert(I != RC->end() && "Ran out of registers to allocate!"); 8770 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 8771 Regs.push_back(R); 8772 } 8773 8774 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 8775 return std::nullopt; 8776 } 8777 8778 static unsigned 8779 findMatchingInlineAsmOperand(unsigned OperandNo, 8780 const std::vector<SDValue> &AsmNodeOperands) { 8781 // Scan until we find the definition we already emitted of this operand. 8782 unsigned CurOp = InlineAsm::Op_FirstOperand; 8783 for (; OperandNo; --OperandNo) { 8784 // Advance to the next operand. 8785 unsigned OpFlag = 8786 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8787 assert((InlineAsm::isRegDefKind(OpFlag) || 8788 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 8789 InlineAsm::isMemKind(OpFlag)) && 8790 "Skipped past definitions?"); 8791 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 8792 } 8793 return CurOp; 8794 } 8795 8796 namespace { 8797 8798 class ExtraFlags { 8799 unsigned Flags = 0; 8800 8801 public: 8802 explicit ExtraFlags(const CallBase &Call) { 8803 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 8804 if (IA->hasSideEffects()) 8805 Flags |= InlineAsm::Extra_HasSideEffects; 8806 if (IA->isAlignStack()) 8807 Flags |= InlineAsm::Extra_IsAlignStack; 8808 if (Call.isConvergent()) 8809 Flags |= InlineAsm::Extra_IsConvergent; 8810 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 8811 } 8812 8813 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 8814 // Ideally, we would only check against memory constraints. However, the 8815 // meaning of an Other constraint can be target-specific and we can't easily 8816 // reason about it. Therefore, be conservative and set MayLoad/MayStore 8817 // for Other constraints as well. 8818 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 8819 OpInfo.ConstraintType == TargetLowering::C_Other) { 8820 if (OpInfo.Type == InlineAsm::isInput) 8821 Flags |= InlineAsm::Extra_MayLoad; 8822 else if (OpInfo.Type == InlineAsm::isOutput) 8823 Flags |= InlineAsm::Extra_MayStore; 8824 else if (OpInfo.Type == InlineAsm::isClobber) 8825 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 8826 } 8827 } 8828 8829 unsigned get() const { return Flags; } 8830 }; 8831 8832 } // end anonymous namespace 8833 8834 static bool isFunction(SDValue Op) { 8835 if (Op && Op.getOpcode() == ISD::GlobalAddress) { 8836 if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) { 8837 auto Fn = dyn_cast_or_null<Function>(GA->getGlobal()); 8838 8839 // In normal "call dllimport func" instruction (non-inlineasm) it force 8840 // indirect access by specifing call opcode. And usually specially print 8841 // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can 8842 // not do in this way now. (In fact, this is similar with "Data Access" 8843 // action). So here we ignore dllimport function. 8844 if (Fn && !Fn->hasDLLImportStorageClass()) 8845 return true; 8846 } 8847 } 8848 return false; 8849 } 8850 8851 /// visitInlineAsm - Handle a call to an InlineAsm object. 8852 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call, 8853 const BasicBlock *EHPadBB) { 8854 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 8855 8856 /// ConstraintOperands - Information about all of the constraints. 8857 SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands; 8858 8859 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8860 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 8861 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 8862 8863 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 8864 // AsmDialect, MayLoad, MayStore). 8865 bool HasSideEffect = IA->hasSideEffects(); 8866 ExtraFlags ExtraInfo(Call); 8867 8868 for (auto &T : TargetConstraints) { 8869 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8870 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8871 8872 if (OpInfo.CallOperandVal) 8873 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8874 8875 if (!HasSideEffect) 8876 HasSideEffect = OpInfo.hasMemory(TLI); 8877 8878 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8879 // FIXME: Could we compute this on OpInfo rather than T? 8880 8881 // Compute the constraint code and ConstraintType to use. 8882 TLI.ComputeConstraintToUse(T, SDValue()); 8883 8884 if (T.ConstraintType == TargetLowering::C_Immediate && 8885 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8886 // We've delayed emitting a diagnostic like the "n" constraint because 8887 // inlining could cause an integer showing up. 8888 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 8889 "' expects an integer constant " 8890 "expression"); 8891 8892 ExtraInfo.update(T); 8893 } 8894 8895 // We won't need to flush pending loads if this asm doesn't touch 8896 // memory and is nonvolatile. 8897 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8898 8899 bool EmitEHLabels = isa<InvokeInst>(Call); 8900 if (EmitEHLabels) { 8901 assert(EHPadBB && "InvokeInst must have an EHPadBB"); 8902 } 8903 bool IsCallBr = isa<CallBrInst>(Call); 8904 8905 if (IsCallBr || EmitEHLabels) { 8906 // If this is a callbr or invoke we need to flush pending exports since 8907 // inlineasm_br and invoke are terminators. 8908 // We need to do this before nodes are glued to the inlineasm_br node. 8909 Chain = getControlRoot(); 8910 } 8911 8912 MCSymbol *BeginLabel = nullptr; 8913 if (EmitEHLabels) { 8914 Chain = lowerStartEH(Chain, EHPadBB, BeginLabel); 8915 } 8916 8917 int OpNo = -1; 8918 SmallVector<StringRef> AsmStrs; 8919 IA->collectAsmStrs(AsmStrs); 8920 8921 // Second pass over the constraints: compute which constraint option to use. 8922 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8923 if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput) 8924 OpNo++; 8925 8926 // If this is an output operand with a matching input operand, look up the 8927 // matching input. If their types mismatch, e.g. one is an integer, the 8928 // other is floating point, or their sizes are different, flag it as an 8929 // error. 8930 if (OpInfo.hasMatchingInput()) { 8931 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8932 patchMatchingInput(OpInfo, Input, DAG); 8933 } 8934 8935 // Compute the constraint code and ConstraintType to use. 8936 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8937 8938 if ((OpInfo.ConstraintType == TargetLowering::C_Memory && 8939 OpInfo.Type == InlineAsm::isClobber) || 8940 OpInfo.ConstraintType == TargetLowering::C_Address) 8941 continue; 8942 8943 // In Linux PIC model, there are 4 cases about value/label addressing: 8944 // 8945 // 1: Function call or Label jmp inside the module. 8946 // 2: Data access (such as global variable, static variable) inside module. 8947 // 3: Function call or Label jmp outside the module. 8948 // 4: Data access (such as global variable) outside the module. 8949 // 8950 // Due to current llvm inline asm architecture designed to not "recognize" 8951 // the asm code, there are quite troubles for us to treat mem addressing 8952 // differently for same value/adress used in different instuctions. 8953 // For example, in pic model, call a func may in plt way or direclty 8954 // pc-related, but lea/mov a function adress may use got. 8955 // 8956 // Here we try to "recognize" function call for the case 1 and case 3 in 8957 // inline asm. And try to adjust the constraint for them. 8958 // 8959 // TODO: Due to current inline asm didn't encourage to jmp to the outsider 8960 // label, so here we don't handle jmp function label now, but we need to 8961 // enhance it (especilly in PIC model) if we meet meaningful requirements. 8962 if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) && 8963 TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) && 8964 TM.getCodeModel() != CodeModel::Large) { 8965 OpInfo.isIndirect = false; 8966 OpInfo.ConstraintType = TargetLowering::C_Address; 8967 } 8968 8969 // If this is a memory input, and if the operand is not indirect, do what we 8970 // need to provide an address for the memory input. 8971 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8972 !OpInfo.isIndirect) { 8973 assert((OpInfo.isMultipleAlternative || 8974 (OpInfo.Type == InlineAsm::isInput)) && 8975 "Can only indirectify direct input operands!"); 8976 8977 // Memory operands really want the address of the value. 8978 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8979 8980 // There is no longer a Value* corresponding to this operand. 8981 OpInfo.CallOperandVal = nullptr; 8982 8983 // It is now an indirect operand. 8984 OpInfo.isIndirect = true; 8985 } 8986 8987 } 8988 8989 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8990 std::vector<SDValue> AsmNodeOperands; 8991 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8992 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8993 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 8994 8995 // If we have a !srcloc metadata node associated with it, we want to attach 8996 // this to the ultimately generated inline asm machineinstr. To do this, we 8997 // pass in the third operand as this (potentially null) inline asm MDNode. 8998 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 8999 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 9000 9001 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 9002 // bits as operand 3. 9003 AsmNodeOperands.push_back(DAG.getTargetConstant( 9004 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 9005 9006 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 9007 // this, assign virtual and physical registers for inputs and otput. 9008 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9009 // Assign Registers. 9010 SDISelAsmOperandInfo &RefOpInfo = 9011 OpInfo.isMatchingInputConstraint() 9012 ? ConstraintOperands[OpInfo.getMatchedOperand()] 9013 : OpInfo; 9014 const auto RegError = 9015 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 9016 if (RegError) { 9017 const MachineFunction &MF = DAG.getMachineFunction(); 9018 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9019 const char *RegName = TRI.getName(*RegError); 9020 emitInlineAsmError(Call, "register '" + Twine(RegName) + 9021 "' allocated for constraint '" + 9022 Twine(OpInfo.ConstraintCode) + 9023 "' does not match required type"); 9024 return; 9025 } 9026 9027 auto DetectWriteToReservedRegister = [&]() { 9028 const MachineFunction &MF = DAG.getMachineFunction(); 9029 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9030 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 9031 if (Register::isPhysicalRegister(Reg) && 9032 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 9033 const char *RegName = TRI.getName(Reg); 9034 emitInlineAsmError(Call, "write to reserved register '" + 9035 Twine(RegName) + "'"); 9036 return true; 9037 } 9038 } 9039 return false; 9040 }; 9041 assert((OpInfo.ConstraintType != TargetLowering::C_Address || 9042 (OpInfo.Type == InlineAsm::isInput && 9043 !OpInfo.isMatchingInputConstraint())) && 9044 "Only address as input operand is allowed."); 9045 9046 switch (OpInfo.Type) { 9047 case InlineAsm::isOutput: 9048 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 9049 unsigned ConstraintID = 9050 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 9051 assert(ConstraintID != InlineAsm::Constraint_Unknown && 9052 "Failed to convert memory constraint code to constraint id."); 9053 9054 // Add information to the INLINEASM node to know about this output. 9055 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 9056 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 9057 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 9058 MVT::i32)); 9059 AsmNodeOperands.push_back(OpInfo.CallOperand); 9060 } else { 9061 // Otherwise, this outputs to a register (directly for C_Register / 9062 // C_RegisterClass, and a target-defined fashion for 9063 // C_Immediate/C_Other). Find a register that we can use. 9064 if (OpInfo.AssignedRegs.Regs.empty()) { 9065 emitInlineAsmError( 9066 Call, "couldn't allocate output register for constraint '" + 9067 Twine(OpInfo.ConstraintCode) + "'"); 9068 return; 9069 } 9070 9071 if (DetectWriteToReservedRegister()) 9072 return; 9073 9074 // Add information to the INLINEASM node to know that this register is 9075 // set. 9076 OpInfo.AssignedRegs.AddInlineAsmOperands( 9077 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 9078 : InlineAsm::Kind_RegDef, 9079 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 9080 } 9081 break; 9082 9083 case InlineAsm::isInput: 9084 case InlineAsm::isLabel: { 9085 SDValue InOperandVal = OpInfo.CallOperand; 9086 9087 if (OpInfo.isMatchingInputConstraint()) { 9088 // If this is required to match an output register we have already set, 9089 // just use its register. 9090 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 9091 AsmNodeOperands); 9092 unsigned OpFlag = 9093 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 9094 if (InlineAsm::isRegDefKind(OpFlag) || 9095 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 9096 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 9097 if (OpInfo.isIndirect) { 9098 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 9099 emitInlineAsmError(Call, "inline asm not supported yet: " 9100 "don't know how to handle tied " 9101 "indirect register inputs"); 9102 return; 9103 } 9104 9105 SmallVector<unsigned, 4> Regs; 9106 MachineFunction &MF = DAG.getMachineFunction(); 9107 MachineRegisterInfo &MRI = MF.getRegInfo(); 9108 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9109 auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]); 9110 Register TiedReg = R->getReg(); 9111 MVT RegVT = R->getSimpleValueType(0); 9112 const TargetRegisterClass *RC = 9113 TiedReg.isVirtual() ? MRI.getRegClass(TiedReg) 9114 : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT) 9115 : TRI.getMinimalPhysRegClass(TiedReg); 9116 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 9117 for (unsigned i = 0; i != NumRegs; ++i) 9118 Regs.push_back(MRI.createVirtualRegister(RC)); 9119 9120 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 9121 9122 SDLoc dl = getCurSDLoc(); 9123 // Use the produced MatchedRegs object to 9124 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call); 9125 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 9126 true, OpInfo.getMatchedOperand(), dl, 9127 DAG, AsmNodeOperands); 9128 break; 9129 } 9130 9131 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 9132 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 9133 "Unexpected number of operands"); 9134 // Add information to the INLINEASM node to know about this input. 9135 // See InlineAsm.h isUseOperandTiedToDef. 9136 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 9137 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 9138 OpInfo.getMatchedOperand()); 9139 AsmNodeOperands.push_back(DAG.getTargetConstant( 9140 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 9141 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 9142 break; 9143 } 9144 9145 // Treat indirect 'X' constraint as memory. 9146 if (OpInfo.ConstraintType == TargetLowering::C_Other && 9147 OpInfo.isIndirect) 9148 OpInfo.ConstraintType = TargetLowering::C_Memory; 9149 9150 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 9151 OpInfo.ConstraintType == TargetLowering::C_Other) { 9152 std::vector<SDValue> Ops; 9153 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 9154 Ops, DAG); 9155 if (Ops.empty()) { 9156 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 9157 if (isa<ConstantSDNode>(InOperandVal)) { 9158 emitInlineAsmError(Call, "value out of range for constraint '" + 9159 Twine(OpInfo.ConstraintCode) + "'"); 9160 return; 9161 } 9162 9163 emitInlineAsmError(Call, 9164 "invalid operand for inline asm constraint '" + 9165 Twine(OpInfo.ConstraintCode) + "'"); 9166 return; 9167 } 9168 9169 // Add information to the INLINEASM node to know about this input. 9170 unsigned ResOpType = 9171 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 9172 AsmNodeOperands.push_back(DAG.getTargetConstant( 9173 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 9174 llvm::append_range(AsmNodeOperands, Ops); 9175 break; 9176 } 9177 9178 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 9179 assert((OpInfo.isIndirect || 9180 OpInfo.ConstraintType != TargetLowering::C_Memory) && 9181 "Operand must be indirect to be a mem!"); 9182 assert(InOperandVal.getValueType() == 9183 TLI.getPointerTy(DAG.getDataLayout()) && 9184 "Memory operands expect pointer values"); 9185 9186 unsigned ConstraintID = 9187 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 9188 assert(ConstraintID != InlineAsm::Constraint_Unknown && 9189 "Failed to convert memory constraint code to constraint id."); 9190 9191 // Add information to the INLINEASM node to know about this input. 9192 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 9193 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 9194 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 9195 getCurSDLoc(), 9196 MVT::i32)); 9197 AsmNodeOperands.push_back(InOperandVal); 9198 break; 9199 } 9200 9201 if (OpInfo.ConstraintType == TargetLowering::C_Address) { 9202 assert(InOperandVal.getValueType() == 9203 TLI.getPointerTy(DAG.getDataLayout()) && 9204 "Address operands expect pointer values"); 9205 9206 unsigned ConstraintID = 9207 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 9208 assert(ConstraintID != InlineAsm::Constraint_Unknown && 9209 "Failed to convert memory constraint code to constraint id."); 9210 9211 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 9212 9213 SDValue AsmOp = InOperandVal; 9214 if (isFunction(InOperandVal)) { 9215 auto *GA = cast<GlobalAddressSDNode>(InOperandVal); 9216 ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Func, 1); 9217 AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(), 9218 InOperandVal.getValueType(), 9219 GA->getOffset()); 9220 } 9221 9222 // Add information to the INLINEASM node to know about this input. 9223 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 9224 9225 AsmNodeOperands.push_back( 9226 DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32)); 9227 9228 AsmNodeOperands.push_back(AsmOp); 9229 break; 9230 } 9231 9232 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 9233 OpInfo.ConstraintType == TargetLowering::C_Register) && 9234 "Unknown constraint type!"); 9235 9236 // TODO: Support this. 9237 if (OpInfo.isIndirect) { 9238 emitInlineAsmError( 9239 Call, "Don't know how to handle indirect register inputs yet " 9240 "for constraint '" + 9241 Twine(OpInfo.ConstraintCode) + "'"); 9242 return; 9243 } 9244 9245 // Copy the input into the appropriate registers. 9246 if (OpInfo.AssignedRegs.Regs.empty()) { 9247 emitInlineAsmError(Call, 9248 "couldn't allocate input reg for constraint '" + 9249 Twine(OpInfo.ConstraintCode) + "'"); 9250 return; 9251 } 9252 9253 if (DetectWriteToReservedRegister()) 9254 return; 9255 9256 SDLoc dl = getCurSDLoc(); 9257 9258 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 9259 &Call); 9260 9261 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 9262 dl, DAG, AsmNodeOperands); 9263 break; 9264 } 9265 case InlineAsm::isClobber: 9266 // Add the clobbered value to the operand list, so that the register 9267 // allocator is aware that the physreg got clobbered. 9268 if (!OpInfo.AssignedRegs.Regs.empty()) 9269 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 9270 false, 0, getCurSDLoc(), DAG, 9271 AsmNodeOperands); 9272 break; 9273 } 9274 } 9275 9276 // Finish up input operands. Set the input chain and add the flag last. 9277 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 9278 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 9279 9280 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 9281 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 9282 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 9283 Flag = Chain.getValue(1); 9284 9285 // Do additional work to generate outputs. 9286 9287 SmallVector<EVT, 1> ResultVTs; 9288 SmallVector<SDValue, 1> ResultValues; 9289 SmallVector<SDValue, 8> OutChains; 9290 9291 llvm::Type *CallResultType = Call.getType(); 9292 ArrayRef<Type *> ResultTypes; 9293 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 9294 ResultTypes = StructResult->elements(); 9295 else if (!CallResultType->isVoidTy()) 9296 ResultTypes = ArrayRef(CallResultType); 9297 9298 auto CurResultType = ResultTypes.begin(); 9299 auto handleRegAssign = [&](SDValue V) { 9300 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 9301 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 9302 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 9303 ++CurResultType; 9304 // If the type of the inline asm call site return value is different but has 9305 // same size as the type of the asm output bitcast it. One example of this 9306 // is for vectors with different width / number of elements. This can 9307 // happen for register classes that can contain multiple different value 9308 // types. The preg or vreg allocated may not have the same VT as was 9309 // expected. 9310 // 9311 // This can also happen for a return value that disagrees with the register 9312 // class it is put in, eg. a double in a general-purpose register on a 9313 // 32-bit machine. 9314 if (ResultVT != V.getValueType() && 9315 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 9316 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 9317 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 9318 V.getValueType().isInteger()) { 9319 // If a result value was tied to an input value, the computed result 9320 // may have a wider width than the expected result. Extract the 9321 // relevant portion. 9322 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 9323 } 9324 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 9325 ResultVTs.push_back(ResultVT); 9326 ResultValues.push_back(V); 9327 }; 9328 9329 // Deal with output operands. 9330 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9331 if (OpInfo.Type == InlineAsm::isOutput) { 9332 SDValue Val; 9333 // Skip trivial output operands. 9334 if (OpInfo.AssignedRegs.Regs.empty()) 9335 continue; 9336 9337 switch (OpInfo.ConstraintType) { 9338 case TargetLowering::C_Register: 9339 case TargetLowering::C_RegisterClass: 9340 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 9341 Chain, &Flag, &Call); 9342 break; 9343 case TargetLowering::C_Immediate: 9344 case TargetLowering::C_Other: 9345 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 9346 OpInfo, DAG); 9347 break; 9348 case TargetLowering::C_Memory: 9349 break; // Already handled. 9350 case TargetLowering::C_Address: 9351 break; // Silence warning. 9352 case TargetLowering::C_Unknown: 9353 assert(false && "Unexpected unknown constraint"); 9354 } 9355 9356 // Indirect output manifest as stores. Record output chains. 9357 if (OpInfo.isIndirect) { 9358 const Value *Ptr = OpInfo.CallOperandVal; 9359 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 9360 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 9361 MachinePointerInfo(Ptr)); 9362 OutChains.push_back(Store); 9363 } else { 9364 // generate CopyFromRegs to associated registers. 9365 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 9366 if (Val.getOpcode() == ISD::MERGE_VALUES) { 9367 for (const SDValue &V : Val->op_values()) 9368 handleRegAssign(V); 9369 } else 9370 handleRegAssign(Val); 9371 } 9372 } 9373 } 9374 9375 // Set results. 9376 if (!ResultValues.empty()) { 9377 assert(CurResultType == ResultTypes.end() && 9378 "Mismatch in number of ResultTypes"); 9379 assert(ResultValues.size() == ResultTypes.size() && 9380 "Mismatch in number of output operands in asm result"); 9381 9382 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 9383 DAG.getVTList(ResultVTs), ResultValues); 9384 setValue(&Call, V); 9385 } 9386 9387 // Collect store chains. 9388 if (!OutChains.empty()) 9389 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 9390 9391 if (EmitEHLabels) { 9392 Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel); 9393 } 9394 9395 // Only Update Root if inline assembly has a memory effect. 9396 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr || 9397 EmitEHLabels) 9398 DAG.setRoot(Chain); 9399 } 9400 9401 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 9402 const Twine &Message) { 9403 LLVMContext &Ctx = *DAG.getContext(); 9404 Ctx.emitError(&Call, Message); 9405 9406 // Make sure we leave the DAG in a valid state 9407 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9408 SmallVector<EVT, 1> ValueVTs; 9409 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 9410 9411 if (ValueVTs.empty()) 9412 return; 9413 9414 SmallVector<SDValue, 1> Ops; 9415 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 9416 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 9417 9418 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 9419 } 9420 9421 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 9422 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 9423 MVT::Other, getRoot(), 9424 getValue(I.getArgOperand(0)), 9425 DAG.getSrcValue(I.getArgOperand(0)))); 9426 } 9427 9428 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 9429 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9430 const DataLayout &DL = DAG.getDataLayout(); 9431 SDValue V = DAG.getVAArg( 9432 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 9433 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 9434 DL.getABITypeAlign(I.getType()).value()); 9435 DAG.setRoot(V.getValue(1)); 9436 9437 if (I.getType()->isPointerTy()) 9438 V = DAG.getPtrExtOrTrunc( 9439 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 9440 setValue(&I, V); 9441 } 9442 9443 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 9444 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 9445 MVT::Other, getRoot(), 9446 getValue(I.getArgOperand(0)), 9447 DAG.getSrcValue(I.getArgOperand(0)))); 9448 } 9449 9450 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 9451 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 9452 MVT::Other, getRoot(), 9453 getValue(I.getArgOperand(0)), 9454 getValue(I.getArgOperand(1)), 9455 DAG.getSrcValue(I.getArgOperand(0)), 9456 DAG.getSrcValue(I.getArgOperand(1)))); 9457 } 9458 9459 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 9460 const Instruction &I, 9461 SDValue Op) { 9462 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 9463 if (!Range) 9464 return Op; 9465 9466 ConstantRange CR = getConstantRangeFromMetadata(*Range); 9467 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 9468 return Op; 9469 9470 APInt Lo = CR.getUnsignedMin(); 9471 if (!Lo.isMinValue()) 9472 return Op; 9473 9474 APInt Hi = CR.getUnsignedMax(); 9475 unsigned Bits = std::max(Hi.getActiveBits(), 9476 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 9477 9478 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 9479 9480 SDLoc SL = getCurSDLoc(); 9481 9482 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 9483 DAG.getValueType(SmallVT)); 9484 unsigned NumVals = Op.getNode()->getNumValues(); 9485 if (NumVals == 1) 9486 return ZExt; 9487 9488 SmallVector<SDValue, 4> Ops; 9489 9490 Ops.push_back(ZExt); 9491 for (unsigned I = 1; I != NumVals; ++I) 9492 Ops.push_back(Op.getValue(I)); 9493 9494 return DAG.getMergeValues(Ops, SL); 9495 } 9496 9497 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 9498 /// the call being lowered. 9499 /// 9500 /// This is a helper for lowering intrinsics that follow a target calling 9501 /// convention or require stack pointer adjustment. Only a subset of the 9502 /// intrinsic's operands need to participate in the calling convention. 9503 void SelectionDAGBuilder::populateCallLoweringInfo( 9504 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 9505 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 9506 bool IsPatchPoint) { 9507 TargetLowering::ArgListTy Args; 9508 Args.reserve(NumArgs); 9509 9510 // Populate the argument list. 9511 // Attributes for args start at offset 1, after the return attribute. 9512 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 9513 ArgI != ArgE; ++ArgI) { 9514 const Value *V = Call->getOperand(ArgI); 9515 9516 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 9517 9518 TargetLowering::ArgListEntry Entry; 9519 Entry.Node = getValue(V); 9520 Entry.Ty = V->getType(); 9521 Entry.setAttributes(Call, ArgI); 9522 Args.push_back(Entry); 9523 } 9524 9525 CLI.setDebugLoc(getCurSDLoc()) 9526 .setChain(getRoot()) 9527 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 9528 .setDiscardResult(Call->use_empty()) 9529 .setIsPatchPoint(IsPatchPoint) 9530 .setIsPreallocated( 9531 Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 9532 } 9533 9534 /// Add a stack map intrinsic call's live variable operands to a stackmap 9535 /// or patchpoint target node's operand list. 9536 /// 9537 /// Constants are converted to TargetConstants purely as an optimization to 9538 /// avoid constant materialization and register allocation. 9539 /// 9540 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 9541 /// generate addess computation nodes, and so FinalizeISel can convert the 9542 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 9543 /// address materialization and register allocation, but may also be required 9544 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 9545 /// alloca in the entry block, then the runtime may assume that the alloca's 9546 /// StackMap location can be read immediately after compilation and that the 9547 /// location is valid at any point during execution (this is similar to the 9548 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 9549 /// only available in a register, then the runtime would need to trap when 9550 /// execution reaches the StackMap in order to read the alloca's location. 9551 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 9552 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 9553 SelectionDAGBuilder &Builder) { 9554 SelectionDAG &DAG = Builder.DAG; 9555 for (unsigned I = StartIdx; I < Call.arg_size(); I++) { 9556 SDValue Op = Builder.getValue(Call.getArgOperand(I)); 9557 9558 // Things on the stack are pointer-typed, meaning that they are already 9559 // legal and can be emitted directly to target nodes. 9560 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 9561 Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType())); 9562 } else { 9563 // Otherwise emit a target independent node to be legalised. 9564 Ops.push_back(Builder.getValue(Call.getArgOperand(I))); 9565 } 9566 } 9567 } 9568 9569 /// Lower llvm.experimental.stackmap. 9570 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 9571 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>, 9572 // [live variables...]) 9573 9574 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 9575 9576 SDValue Chain, InFlag, Callee; 9577 SmallVector<SDValue, 32> Ops; 9578 9579 SDLoc DL = getCurSDLoc(); 9580 Callee = getValue(CI.getCalledOperand()); 9581 9582 // The stackmap intrinsic only records the live variables (the arguments 9583 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 9584 // intrinsic, this won't be lowered to a function call. This means we don't 9585 // have to worry about calling conventions and target specific lowering code. 9586 // Instead we perform the call lowering right here. 9587 // 9588 // chain, flag = CALLSEQ_START(chain, 0, 0) 9589 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 9590 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 9591 // 9592 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 9593 InFlag = Chain.getValue(1); 9594 9595 // Add the STACKMAP operands, starting with DAG house-keeping. 9596 Ops.push_back(Chain); 9597 Ops.push_back(InFlag); 9598 9599 // Add the <id>, <numShadowBytes> operands. 9600 // 9601 // These do not require legalisation, and can be emitted directly to target 9602 // constant nodes. 9603 SDValue ID = getValue(CI.getArgOperand(0)); 9604 assert(ID.getValueType() == MVT::i64); 9605 SDValue IDConst = DAG.getTargetConstant( 9606 cast<ConstantSDNode>(ID)->getZExtValue(), DL, ID.getValueType()); 9607 Ops.push_back(IDConst); 9608 9609 SDValue Shad = getValue(CI.getArgOperand(1)); 9610 assert(Shad.getValueType() == MVT::i32); 9611 SDValue ShadConst = DAG.getTargetConstant( 9612 cast<ConstantSDNode>(Shad)->getZExtValue(), DL, Shad.getValueType()); 9613 Ops.push_back(ShadConst); 9614 9615 // Add the live variables. 9616 addStackMapLiveVars(CI, 2, DL, Ops, *this); 9617 9618 // Create the STACKMAP node. 9619 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 9620 Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops); 9621 InFlag = Chain.getValue(1); 9622 9623 Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InFlag, DL); 9624 9625 // Stackmaps don't generate values, so nothing goes into the NodeMap. 9626 9627 // Set the root to the target-lowered call chain. 9628 DAG.setRoot(Chain); 9629 9630 // Inform the Frame Information that we have a stackmap in this function. 9631 FuncInfo.MF->getFrameInfo().setHasStackMap(); 9632 } 9633 9634 /// Lower llvm.experimental.patchpoint directly to its target opcode. 9635 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 9636 const BasicBlock *EHPadBB) { 9637 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 9638 // i32 <numBytes>, 9639 // i8* <target>, 9640 // i32 <numArgs>, 9641 // [Args...], 9642 // [live variables...]) 9643 9644 CallingConv::ID CC = CB.getCallingConv(); 9645 bool IsAnyRegCC = CC == CallingConv::AnyReg; 9646 bool HasDef = !CB.getType()->isVoidTy(); 9647 SDLoc dl = getCurSDLoc(); 9648 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 9649 9650 // Handle immediate and symbolic callees. 9651 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 9652 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 9653 /*isTarget=*/true); 9654 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 9655 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 9656 SDLoc(SymbolicCallee), 9657 SymbolicCallee->getValueType(0)); 9658 9659 // Get the real number of arguments participating in the call <numArgs> 9660 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 9661 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 9662 9663 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 9664 // Intrinsics include all meta-operands up to but not including CC. 9665 unsigned NumMetaOpers = PatchPointOpers::CCPos; 9666 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 9667 "Not enough arguments provided to the patchpoint intrinsic"); 9668 9669 // For AnyRegCC the arguments are lowered later on manually. 9670 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 9671 Type *ReturnTy = 9672 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 9673 9674 TargetLowering::CallLoweringInfo CLI(DAG); 9675 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 9676 ReturnTy, true); 9677 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 9678 9679 SDNode *CallEnd = Result.second.getNode(); 9680 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 9681 CallEnd = CallEnd->getOperand(0).getNode(); 9682 9683 /// Get a call instruction from the call sequence chain. 9684 /// Tail calls are not allowed. 9685 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 9686 "Expected a callseq node."); 9687 SDNode *Call = CallEnd->getOperand(0).getNode(); 9688 bool HasGlue = Call->getGluedNode(); 9689 9690 // Replace the target specific call node with the patchable intrinsic. 9691 SmallVector<SDValue, 8> Ops; 9692 9693 // Push the chain. 9694 Ops.push_back(*(Call->op_begin())); 9695 9696 // Optionally, push the glue (if any). 9697 if (HasGlue) 9698 Ops.push_back(*(Call->op_end() - 1)); 9699 9700 // Push the register mask info. 9701 if (HasGlue) 9702 Ops.push_back(*(Call->op_end() - 2)); 9703 else 9704 Ops.push_back(*(Call->op_end() - 1)); 9705 9706 // Add the <id> and <numBytes> constants. 9707 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 9708 Ops.push_back(DAG.getTargetConstant( 9709 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 9710 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 9711 Ops.push_back(DAG.getTargetConstant( 9712 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 9713 MVT::i32)); 9714 9715 // Add the callee. 9716 Ops.push_back(Callee); 9717 9718 // Adjust <numArgs> to account for any arguments that have been passed on the 9719 // stack instead. 9720 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 9721 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 9722 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 9723 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 9724 9725 // Add the calling convention 9726 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 9727 9728 // Add the arguments we omitted previously. The register allocator should 9729 // place these in any free register. 9730 if (IsAnyRegCC) 9731 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 9732 Ops.push_back(getValue(CB.getArgOperand(i))); 9733 9734 // Push the arguments from the call instruction. 9735 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 9736 Ops.append(Call->op_begin() + 2, e); 9737 9738 // Push live variables for the stack map. 9739 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 9740 9741 SDVTList NodeTys; 9742 if (IsAnyRegCC && HasDef) { 9743 // Create the return types based on the intrinsic definition 9744 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9745 SmallVector<EVT, 3> ValueVTs; 9746 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 9747 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 9748 9749 // There is always a chain and a glue type at the end 9750 ValueVTs.push_back(MVT::Other); 9751 ValueVTs.push_back(MVT::Glue); 9752 NodeTys = DAG.getVTList(ValueVTs); 9753 } else 9754 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 9755 9756 // Replace the target specific call node with a PATCHPOINT node. 9757 SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops); 9758 9759 // Update the NodeMap. 9760 if (HasDef) { 9761 if (IsAnyRegCC) 9762 setValue(&CB, SDValue(PPV.getNode(), 0)); 9763 else 9764 setValue(&CB, Result.first); 9765 } 9766 9767 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 9768 // call sequence. Furthermore the location of the chain and glue can change 9769 // when the AnyReg calling convention is used and the intrinsic returns a 9770 // value. 9771 if (IsAnyRegCC && HasDef) { 9772 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 9773 SDValue To[] = {PPV.getValue(1), PPV.getValue(2)}; 9774 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 9775 } else 9776 DAG.ReplaceAllUsesWith(Call, PPV.getNode()); 9777 DAG.DeleteNode(Call); 9778 9779 // Inform the Frame Information that we have a patchpoint in this function. 9780 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 9781 } 9782 9783 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 9784 unsigned Intrinsic) { 9785 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9786 SDValue Op1 = getValue(I.getArgOperand(0)); 9787 SDValue Op2; 9788 if (I.arg_size() > 1) 9789 Op2 = getValue(I.getArgOperand(1)); 9790 SDLoc dl = getCurSDLoc(); 9791 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 9792 SDValue Res; 9793 SDNodeFlags SDFlags; 9794 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 9795 SDFlags.copyFMF(*FPMO); 9796 9797 switch (Intrinsic) { 9798 case Intrinsic::vector_reduce_fadd: 9799 if (SDFlags.hasAllowReassociation()) 9800 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 9801 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags), 9802 SDFlags); 9803 else 9804 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags); 9805 break; 9806 case Intrinsic::vector_reduce_fmul: 9807 if (SDFlags.hasAllowReassociation()) 9808 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 9809 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags), 9810 SDFlags); 9811 else 9812 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags); 9813 break; 9814 case Intrinsic::vector_reduce_add: 9815 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 9816 break; 9817 case Intrinsic::vector_reduce_mul: 9818 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 9819 break; 9820 case Intrinsic::vector_reduce_and: 9821 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 9822 break; 9823 case Intrinsic::vector_reduce_or: 9824 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 9825 break; 9826 case Intrinsic::vector_reduce_xor: 9827 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 9828 break; 9829 case Intrinsic::vector_reduce_smax: 9830 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 9831 break; 9832 case Intrinsic::vector_reduce_smin: 9833 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 9834 break; 9835 case Intrinsic::vector_reduce_umax: 9836 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 9837 break; 9838 case Intrinsic::vector_reduce_umin: 9839 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 9840 break; 9841 case Intrinsic::vector_reduce_fmax: 9842 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags); 9843 break; 9844 case Intrinsic::vector_reduce_fmin: 9845 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags); 9846 break; 9847 default: 9848 llvm_unreachable("Unhandled vector reduce intrinsic"); 9849 } 9850 setValue(&I, Res); 9851 } 9852 9853 /// Returns an AttributeList representing the attributes applied to the return 9854 /// value of the given call. 9855 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 9856 SmallVector<Attribute::AttrKind, 2> Attrs; 9857 if (CLI.RetSExt) 9858 Attrs.push_back(Attribute::SExt); 9859 if (CLI.RetZExt) 9860 Attrs.push_back(Attribute::ZExt); 9861 if (CLI.IsInReg) 9862 Attrs.push_back(Attribute::InReg); 9863 9864 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 9865 Attrs); 9866 } 9867 9868 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 9869 /// implementation, which just calls LowerCall. 9870 /// FIXME: When all targets are 9871 /// migrated to using LowerCall, this hook should be integrated into SDISel. 9872 std::pair<SDValue, SDValue> 9873 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 9874 // Handle the incoming return values from the call. 9875 CLI.Ins.clear(); 9876 Type *OrigRetTy = CLI.RetTy; 9877 SmallVector<EVT, 4> RetTys; 9878 SmallVector<uint64_t, 4> Offsets; 9879 auto &DL = CLI.DAG.getDataLayout(); 9880 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 9881 9882 if (CLI.IsPostTypeLegalization) { 9883 // If we are lowering a libcall after legalization, split the return type. 9884 SmallVector<EVT, 4> OldRetTys; 9885 SmallVector<uint64_t, 4> OldOffsets; 9886 RetTys.swap(OldRetTys); 9887 Offsets.swap(OldOffsets); 9888 9889 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 9890 EVT RetVT = OldRetTys[i]; 9891 uint64_t Offset = OldOffsets[i]; 9892 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 9893 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 9894 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 9895 RetTys.append(NumRegs, RegisterVT); 9896 for (unsigned j = 0; j != NumRegs; ++j) 9897 Offsets.push_back(Offset + j * RegisterVTByteSZ); 9898 } 9899 } 9900 9901 SmallVector<ISD::OutputArg, 4> Outs; 9902 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 9903 9904 bool CanLowerReturn = 9905 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 9906 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 9907 9908 SDValue DemoteStackSlot; 9909 int DemoteStackIdx = -100; 9910 if (!CanLowerReturn) { 9911 // FIXME: equivalent assert? 9912 // assert(!CS.hasInAllocaArgument() && 9913 // "sret demotion is incompatible with inalloca"); 9914 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 9915 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 9916 MachineFunction &MF = CLI.DAG.getMachineFunction(); 9917 DemoteStackIdx = 9918 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 9919 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 9920 DL.getAllocaAddrSpace()); 9921 9922 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 9923 ArgListEntry Entry; 9924 Entry.Node = DemoteStackSlot; 9925 Entry.Ty = StackSlotPtrType; 9926 Entry.IsSExt = false; 9927 Entry.IsZExt = false; 9928 Entry.IsInReg = false; 9929 Entry.IsSRet = true; 9930 Entry.IsNest = false; 9931 Entry.IsByVal = false; 9932 Entry.IsByRef = false; 9933 Entry.IsReturned = false; 9934 Entry.IsSwiftSelf = false; 9935 Entry.IsSwiftAsync = false; 9936 Entry.IsSwiftError = false; 9937 Entry.IsCFGuardTarget = false; 9938 Entry.Alignment = Alignment; 9939 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 9940 CLI.NumFixedArgs += 1; 9941 CLI.getArgs()[0].IndirectType = CLI.RetTy; 9942 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9943 9944 // sret demotion isn't compatible with tail-calls, since the sret argument 9945 // points into the callers stack frame. 9946 CLI.IsTailCall = false; 9947 } else { 9948 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9949 CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL); 9950 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9951 ISD::ArgFlagsTy Flags; 9952 if (NeedsRegBlock) { 9953 Flags.setInConsecutiveRegs(); 9954 if (I == RetTys.size() - 1) 9955 Flags.setInConsecutiveRegsLast(); 9956 } 9957 EVT VT = RetTys[I]; 9958 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9959 CLI.CallConv, VT); 9960 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9961 CLI.CallConv, VT); 9962 for (unsigned i = 0; i != NumRegs; ++i) { 9963 ISD::InputArg MyFlags; 9964 MyFlags.Flags = Flags; 9965 MyFlags.VT = RegisterVT; 9966 MyFlags.ArgVT = VT; 9967 MyFlags.Used = CLI.IsReturnValueUsed; 9968 if (CLI.RetTy->isPointerTy()) { 9969 MyFlags.Flags.setPointer(); 9970 MyFlags.Flags.setPointerAddrSpace( 9971 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9972 } 9973 if (CLI.RetSExt) 9974 MyFlags.Flags.setSExt(); 9975 if (CLI.RetZExt) 9976 MyFlags.Flags.setZExt(); 9977 if (CLI.IsInReg) 9978 MyFlags.Flags.setInReg(); 9979 CLI.Ins.push_back(MyFlags); 9980 } 9981 } 9982 } 9983 9984 // We push in swifterror return as the last element of CLI.Ins. 9985 ArgListTy &Args = CLI.getArgs(); 9986 if (supportSwiftError()) { 9987 for (const ArgListEntry &Arg : Args) { 9988 if (Arg.IsSwiftError) { 9989 ISD::InputArg MyFlags; 9990 MyFlags.VT = getPointerTy(DL); 9991 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9992 MyFlags.Flags.setSwiftError(); 9993 CLI.Ins.push_back(MyFlags); 9994 } 9995 } 9996 } 9997 9998 // Handle all of the outgoing arguments. 9999 CLI.Outs.clear(); 10000 CLI.OutVals.clear(); 10001 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 10002 SmallVector<EVT, 4> ValueVTs; 10003 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 10004 // FIXME: Split arguments if CLI.IsPostTypeLegalization 10005 Type *FinalType = Args[i].Ty; 10006 if (Args[i].IsByVal) 10007 FinalType = Args[i].IndirectType; 10008 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10009 FinalType, CLI.CallConv, CLI.IsVarArg, DL); 10010 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 10011 ++Value) { 10012 EVT VT = ValueVTs[Value]; 10013 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 10014 SDValue Op = SDValue(Args[i].Node.getNode(), 10015 Args[i].Node.getResNo() + Value); 10016 ISD::ArgFlagsTy Flags; 10017 10018 // Certain targets (such as MIPS), may have a different ABI alignment 10019 // for a type depending on the context. Give the target a chance to 10020 // specify the alignment it wants. 10021 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 10022 Flags.setOrigAlign(OriginalAlignment); 10023 10024 if (Args[i].Ty->isPointerTy()) { 10025 Flags.setPointer(); 10026 Flags.setPointerAddrSpace( 10027 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 10028 } 10029 if (Args[i].IsZExt) 10030 Flags.setZExt(); 10031 if (Args[i].IsSExt) 10032 Flags.setSExt(); 10033 if (Args[i].IsInReg) { 10034 // If we are using vectorcall calling convention, a structure that is 10035 // passed InReg - is surely an HVA 10036 if (CLI.CallConv == CallingConv::X86_VectorCall && 10037 isa<StructType>(FinalType)) { 10038 // The first value of a structure is marked 10039 if (0 == Value) 10040 Flags.setHvaStart(); 10041 Flags.setHva(); 10042 } 10043 // Set InReg Flag 10044 Flags.setInReg(); 10045 } 10046 if (Args[i].IsSRet) 10047 Flags.setSRet(); 10048 if (Args[i].IsSwiftSelf) 10049 Flags.setSwiftSelf(); 10050 if (Args[i].IsSwiftAsync) 10051 Flags.setSwiftAsync(); 10052 if (Args[i].IsSwiftError) 10053 Flags.setSwiftError(); 10054 if (Args[i].IsCFGuardTarget) 10055 Flags.setCFGuardTarget(); 10056 if (Args[i].IsByVal) 10057 Flags.setByVal(); 10058 if (Args[i].IsByRef) 10059 Flags.setByRef(); 10060 if (Args[i].IsPreallocated) { 10061 Flags.setPreallocated(); 10062 // Set the byval flag for CCAssignFn callbacks that don't know about 10063 // preallocated. This way we can know how many bytes we should've 10064 // allocated and how many bytes a callee cleanup function will pop. If 10065 // we port preallocated to more targets, we'll have to add custom 10066 // preallocated handling in the various CC lowering callbacks. 10067 Flags.setByVal(); 10068 } 10069 if (Args[i].IsInAlloca) { 10070 Flags.setInAlloca(); 10071 // Set the byval flag for CCAssignFn callbacks that don't know about 10072 // inalloca. This way we can know how many bytes we should've allocated 10073 // and how many bytes a callee cleanup function will pop. If we port 10074 // inalloca to more targets, we'll have to add custom inalloca handling 10075 // in the various CC lowering callbacks. 10076 Flags.setByVal(); 10077 } 10078 Align MemAlign; 10079 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) { 10080 unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType); 10081 Flags.setByValSize(FrameSize); 10082 10083 // info is not there but there are cases it cannot get right. 10084 if (auto MA = Args[i].Alignment) 10085 MemAlign = *MA; 10086 else 10087 MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL)); 10088 } else if (auto MA = Args[i].Alignment) { 10089 MemAlign = *MA; 10090 } else { 10091 MemAlign = OriginalAlignment; 10092 } 10093 Flags.setMemAlign(MemAlign); 10094 if (Args[i].IsNest) 10095 Flags.setNest(); 10096 if (NeedsRegBlock) 10097 Flags.setInConsecutiveRegs(); 10098 10099 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 10100 CLI.CallConv, VT); 10101 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 10102 CLI.CallConv, VT); 10103 SmallVector<SDValue, 4> Parts(NumParts); 10104 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 10105 10106 if (Args[i].IsSExt) 10107 ExtendKind = ISD::SIGN_EXTEND; 10108 else if (Args[i].IsZExt) 10109 ExtendKind = ISD::ZERO_EXTEND; 10110 10111 // Conservatively only handle 'returned' on non-vectors that can be lowered, 10112 // for now. 10113 if (Args[i].IsReturned && !Op.getValueType().isVector() && 10114 CanLowerReturn) { 10115 assert((CLI.RetTy == Args[i].Ty || 10116 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 10117 CLI.RetTy->getPointerAddressSpace() == 10118 Args[i].Ty->getPointerAddressSpace())) && 10119 RetTys.size() == NumValues && "unexpected use of 'returned'"); 10120 // Before passing 'returned' to the target lowering code, ensure that 10121 // either the register MVT and the actual EVT are the same size or that 10122 // the return value and argument are extended in the same way; in these 10123 // cases it's safe to pass the argument register value unchanged as the 10124 // return register value (although it's at the target's option whether 10125 // to do so) 10126 // TODO: allow code generation to take advantage of partially preserved 10127 // registers rather than clobbering the entire register when the 10128 // parameter extension method is not compatible with the return 10129 // extension method 10130 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 10131 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 10132 CLI.RetZExt == Args[i].IsZExt)) 10133 Flags.setReturned(); 10134 } 10135 10136 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 10137 CLI.CallConv, ExtendKind); 10138 10139 for (unsigned j = 0; j != NumParts; ++j) { 10140 // if it isn't first piece, alignment must be 1 10141 // For scalable vectors the scalable part is currently handled 10142 // by individual targets, so we just use the known minimum size here. 10143 ISD::OutputArg MyFlags( 10144 Flags, Parts[j].getValueType().getSimpleVT(), VT, 10145 i < CLI.NumFixedArgs, i, 10146 j * Parts[j].getValueType().getStoreSize().getKnownMinValue()); 10147 if (NumParts > 1 && j == 0) 10148 MyFlags.Flags.setSplit(); 10149 else if (j != 0) { 10150 MyFlags.Flags.setOrigAlign(Align(1)); 10151 if (j == NumParts - 1) 10152 MyFlags.Flags.setSplitEnd(); 10153 } 10154 10155 CLI.Outs.push_back(MyFlags); 10156 CLI.OutVals.push_back(Parts[j]); 10157 } 10158 10159 if (NeedsRegBlock && Value == NumValues - 1) 10160 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 10161 } 10162 } 10163 10164 SmallVector<SDValue, 4> InVals; 10165 CLI.Chain = LowerCall(CLI, InVals); 10166 10167 // Update CLI.InVals to use outside of this function. 10168 CLI.InVals = InVals; 10169 10170 // Verify that the target's LowerCall behaved as expected. 10171 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 10172 "LowerCall didn't return a valid chain!"); 10173 assert((!CLI.IsTailCall || InVals.empty()) && 10174 "LowerCall emitted a return value for a tail call!"); 10175 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 10176 "LowerCall didn't emit the correct number of values!"); 10177 10178 // For a tail call, the return value is merely live-out and there aren't 10179 // any nodes in the DAG representing it. Return a special value to 10180 // indicate that a tail call has been emitted and no more Instructions 10181 // should be processed in the current block. 10182 if (CLI.IsTailCall) { 10183 CLI.DAG.setRoot(CLI.Chain); 10184 return std::make_pair(SDValue(), SDValue()); 10185 } 10186 10187 #ifndef NDEBUG 10188 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 10189 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 10190 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 10191 "LowerCall emitted a value with the wrong type!"); 10192 } 10193 #endif 10194 10195 SmallVector<SDValue, 4> ReturnValues; 10196 if (!CanLowerReturn) { 10197 // The instruction result is the result of loading from the 10198 // hidden sret parameter. 10199 SmallVector<EVT, 1> PVTs; 10200 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 10201 10202 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 10203 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 10204 EVT PtrVT = PVTs[0]; 10205 10206 unsigned NumValues = RetTys.size(); 10207 ReturnValues.resize(NumValues); 10208 SmallVector<SDValue, 4> Chains(NumValues); 10209 10210 // An aggregate return value cannot wrap around the address space, so 10211 // offsets to its parts don't wrap either. 10212 SDNodeFlags Flags; 10213 Flags.setNoUnsignedWrap(true); 10214 10215 MachineFunction &MF = CLI.DAG.getMachineFunction(); 10216 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 10217 for (unsigned i = 0; i < NumValues; ++i) { 10218 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 10219 CLI.DAG.getConstant(Offsets[i], CLI.DL, 10220 PtrVT), Flags); 10221 SDValue L = CLI.DAG.getLoad( 10222 RetTys[i], CLI.DL, CLI.Chain, Add, 10223 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 10224 DemoteStackIdx, Offsets[i]), 10225 HiddenSRetAlign); 10226 ReturnValues[i] = L; 10227 Chains[i] = L.getValue(1); 10228 } 10229 10230 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 10231 } else { 10232 // Collect the legal value parts into potentially illegal values 10233 // that correspond to the original function's return values. 10234 std::optional<ISD::NodeType> AssertOp; 10235 if (CLI.RetSExt) 10236 AssertOp = ISD::AssertSext; 10237 else if (CLI.RetZExt) 10238 AssertOp = ISD::AssertZext; 10239 unsigned CurReg = 0; 10240 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 10241 EVT VT = RetTys[I]; 10242 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 10243 CLI.CallConv, VT); 10244 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 10245 CLI.CallConv, VT); 10246 10247 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 10248 NumRegs, RegisterVT, VT, nullptr, 10249 CLI.CallConv, AssertOp)); 10250 CurReg += NumRegs; 10251 } 10252 10253 // For a function returning void, there is no return value. We can't create 10254 // such a node, so we just return a null return value in that case. In 10255 // that case, nothing will actually look at the value. 10256 if (ReturnValues.empty()) 10257 return std::make_pair(SDValue(), CLI.Chain); 10258 } 10259 10260 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 10261 CLI.DAG.getVTList(RetTys), ReturnValues); 10262 return std::make_pair(Res, CLI.Chain); 10263 } 10264 10265 /// Places new result values for the node in Results (their number 10266 /// and types must exactly match those of the original return values of 10267 /// the node), or leaves Results empty, which indicates that the node is not 10268 /// to be custom lowered after all. 10269 void TargetLowering::LowerOperationWrapper(SDNode *N, 10270 SmallVectorImpl<SDValue> &Results, 10271 SelectionDAG &DAG) const { 10272 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 10273 10274 if (!Res.getNode()) 10275 return; 10276 10277 // If the original node has one result, take the return value from 10278 // LowerOperation as is. It might not be result number 0. 10279 if (N->getNumValues() == 1) { 10280 Results.push_back(Res); 10281 return; 10282 } 10283 10284 // If the original node has multiple results, then the return node should 10285 // have the same number of results. 10286 assert((N->getNumValues() == Res->getNumValues()) && 10287 "Lowering returned the wrong number of results!"); 10288 10289 // Places new result values base on N result number. 10290 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I) 10291 Results.push_back(Res.getValue(I)); 10292 } 10293 10294 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 10295 llvm_unreachable("LowerOperation not implemented for this target!"); 10296 } 10297 10298 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, 10299 unsigned Reg, 10300 ISD::NodeType ExtendType) { 10301 SDValue Op = getNonRegisterValue(V); 10302 assert((Op.getOpcode() != ISD::CopyFromReg || 10303 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 10304 "Copy from a reg to the same reg!"); 10305 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 10306 10307 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10308 // If this is an InlineAsm we have to match the registers required, not the 10309 // notional registers required by the type. 10310 10311 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 10312 std::nullopt); // This is not an ABI copy. 10313 SDValue Chain = DAG.getEntryNode(); 10314 10315 if (ExtendType == ISD::ANY_EXTEND) { 10316 auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V); 10317 if (PreferredExtendIt != FuncInfo.PreferredExtendType.end()) 10318 ExtendType = PreferredExtendIt->second; 10319 } 10320 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 10321 PendingExports.push_back(Chain); 10322 } 10323 10324 #include "llvm/CodeGen/SelectionDAGISel.h" 10325 10326 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 10327 /// entry block, return true. This includes arguments used by switches, since 10328 /// the switch may expand into multiple basic blocks. 10329 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 10330 // With FastISel active, we may be splitting blocks, so force creation 10331 // of virtual registers for all non-dead arguments. 10332 if (FastISel) 10333 return A->use_empty(); 10334 10335 const BasicBlock &Entry = A->getParent()->front(); 10336 for (const User *U : A->users()) 10337 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 10338 return false; // Use not in entry block. 10339 10340 return true; 10341 } 10342 10343 using ArgCopyElisionMapTy = 10344 DenseMap<const Argument *, 10345 std::pair<const AllocaInst *, const StoreInst *>>; 10346 10347 /// Scan the entry block of the function in FuncInfo for arguments that look 10348 /// like copies into a local alloca. Record any copied arguments in 10349 /// ArgCopyElisionCandidates. 10350 static void 10351 findArgumentCopyElisionCandidates(const DataLayout &DL, 10352 FunctionLoweringInfo *FuncInfo, 10353 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 10354 // Record the state of every static alloca used in the entry block. Argument 10355 // allocas are all used in the entry block, so we need approximately as many 10356 // entries as we have arguments. 10357 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 10358 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 10359 unsigned NumArgs = FuncInfo->Fn->arg_size(); 10360 StaticAllocas.reserve(NumArgs * 2); 10361 10362 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 10363 if (!V) 10364 return nullptr; 10365 V = V->stripPointerCasts(); 10366 const auto *AI = dyn_cast<AllocaInst>(V); 10367 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 10368 return nullptr; 10369 auto Iter = StaticAllocas.insert({AI, Unknown}); 10370 return &Iter.first->second; 10371 }; 10372 10373 // Look for stores of arguments to static allocas. Look through bitcasts and 10374 // GEPs to handle type coercions, as long as the alloca is fully initialized 10375 // by the store. Any non-store use of an alloca escapes it and any subsequent 10376 // unanalyzed store might write it. 10377 // FIXME: Handle structs initialized with multiple stores. 10378 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 10379 // Look for stores, and handle non-store uses conservatively. 10380 const auto *SI = dyn_cast<StoreInst>(&I); 10381 if (!SI) { 10382 // We will look through cast uses, so ignore them completely. 10383 if (I.isCast()) 10384 continue; 10385 // Ignore debug info and pseudo op intrinsics, they don't escape or store 10386 // to allocas. 10387 if (I.isDebugOrPseudoInst()) 10388 continue; 10389 // This is an unknown instruction. Assume it escapes or writes to all 10390 // static alloca operands. 10391 for (const Use &U : I.operands()) { 10392 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 10393 *Info = StaticAllocaInfo::Clobbered; 10394 } 10395 continue; 10396 } 10397 10398 // If the stored value is a static alloca, mark it as escaped. 10399 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 10400 *Info = StaticAllocaInfo::Clobbered; 10401 10402 // Check if the destination is a static alloca. 10403 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 10404 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 10405 if (!Info) 10406 continue; 10407 const AllocaInst *AI = cast<AllocaInst>(Dst); 10408 10409 // Skip allocas that have been initialized or clobbered. 10410 if (*Info != StaticAllocaInfo::Unknown) 10411 continue; 10412 10413 // Check if the stored value is an argument, and that this store fully 10414 // initializes the alloca. 10415 // If the argument type has padding bits we can't directly forward a pointer 10416 // as the upper bits may contain garbage. 10417 // Don't elide copies from the same argument twice. 10418 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 10419 const auto *Arg = dyn_cast<Argument>(Val); 10420 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() || 10421 Arg->getType()->isEmptyTy() || 10422 DL.getTypeStoreSize(Arg->getType()) != 10423 DL.getTypeAllocSize(AI->getAllocatedType()) || 10424 !DL.typeSizeEqualsStoreSize(Arg->getType()) || 10425 ArgCopyElisionCandidates.count(Arg)) { 10426 *Info = StaticAllocaInfo::Clobbered; 10427 continue; 10428 } 10429 10430 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 10431 << '\n'); 10432 10433 // Mark this alloca and store for argument copy elision. 10434 *Info = StaticAllocaInfo::Elidable; 10435 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 10436 10437 // Stop scanning if we've seen all arguments. This will happen early in -O0 10438 // builds, which is useful, because -O0 builds have large entry blocks and 10439 // many allocas. 10440 if (ArgCopyElisionCandidates.size() == NumArgs) 10441 break; 10442 } 10443 } 10444 10445 /// Try to elide argument copies from memory into a local alloca. Succeeds if 10446 /// ArgVal is a load from a suitable fixed stack object. 10447 static void tryToElideArgumentCopy( 10448 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 10449 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 10450 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 10451 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 10452 SDValue ArgVal, bool &ArgHasUses) { 10453 // Check if this is a load from a fixed stack object. 10454 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 10455 if (!LNode) 10456 return; 10457 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 10458 if (!FINode) 10459 return; 10460 10461 // Check that the fixed stack object is the right size and alignment. 10462 // Look at the alignment that the user wrote on the alloca instead of looking 10463 // at the stack object. 10464 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 10465 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 10466 const AllocaInst *AI = ArgCopyIter->second.first; 10467 int FixedIndex = FINode->getIndex(); 10468 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 10469 int OldIndex = AllocaIndex; 10470 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 10471 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 10472 LLVM_DEBUG( 10473 dbgs() << " argument copy elision failed due to bad fixed stack " 10474 "object size\n"); 10475 return; 10476 } 10477 Align RequiredAlignment = AI->getAlign(); 10478 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 10479 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 10480 "greater than stack argument alignment (" 10481 << DebugStr(RequiredAlignment) << " vs " 10482 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 10483 return; 10484 } 10485 10486 // Perform the elision. Delete the old stack object and replace its only use 10487 // in the variable info map. Mark the stack object as mutable. 10488 LLVM_DEBUG({ 10489 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 10490 << " Replacing frame index " << OldIndex << " with " << FixedIndex 10491 << '\n'; 10492 }); 10493 MFI.RemoveStackObject(OldIndex); 10494 MFI.setIsImmutableObjectIndex(FixedIndex, false); 10495 AllocaIndex = FixedIndex; 10496 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 10497 Chains.push_back(ArgVal.getValue(1)); 10498 10499 // Avoid emitting code for the store implementing the copy. 10500 const StoreInst *SI = ArgCopyIter->second.second; 10501 ElidedArgCopyInstrs.insert(SI); 10502 10503 // Check for uses of the argument again so that we can avoid exporting ArgVal 10504 // if it is't used by anything other than the store. 10505 for (const Value *U : Arg.users()) { 10506 if (U != SI) { 10507 ArgHasUses = true; 10508 break; 10509 } 10510 } 10511 } 10512 10513 void SelectionDAGISel::LowerArguments(const Function &F) { 10514 SelectionDAG &DAG = SDB->DAG; 10515 SDLoc dl = SDB->getCurSDLoc(); 10516 const DataLayout &DL = DAG.getDataLayout(); 10517 SmallVector<ISD::InputArg, 16> Ins; 10518 10519 // In Naked functions we aren't going to save any registers. 10520 if (F.hasFnAttribute(Attribute::Naked)) 10521 return; 10522 10523 if (!FuncInfo->CanLowerReturn) { 10524 // Put in an sret pointer parameter before all the other parameters. 10525 SmallVector<EVT, 1> ValueVTs; 10526 ComputeValueVTs(*TLI, DAG.getDataLayout(), 10527 F.getReturnType()->getPointerTo( 10528 DAG.getDataLayout().getAllocaAddrSpace()), 10529 ValueVTs); 10530 10531 // NOTE: Assuming that a pointer will never break down to more than one VT 10532 // or one register. 10533 ISD::ArgFlagsTy Flags; 10534 Flags.setSRet(); 10535 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 10536 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 10537 ISD::InputArg::NoArgIndex, 0); 10538 Ins.push_back(RetArg); 10539 } 10540 10541 // Look for stores of arguments to static allocas. Mark such arguments with a 10542 // flag to ask the target to give us the memory location of that argument if 10543 // available. 10544 ArgCopyElisionMapTy ArgCopyElisionCandidates; 10545 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 10546 ArgCopyElisionCandidates); 10547 10548 // Set up the incoming argument description vector. 10549 for (const Argument &Arg : F.args()) { 10550 unsigned ArgNo = Arg.getArgNo(); 10551 SmallVector<EVT, 4> ValueVTs; 10552 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 10553 bool isArgValueUsed = !Arg.use_empty(); 10554 unsigned PartBase = 0; 10555 Type *FinalType = Arg.getType(); 10556 if (Arg.hasAttribute(Attribute::ByVal)) 10557 FinalType = Arg.getParamByValType(); 10558 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 10559 FinalType, F.getCallingConv(), F.isVarArg(), DL); 10560 for (unsigned Value = 0, NumValues = ValueVTs.size(); 10561 Value != NumValues; ++Value) { 10562 EVT VT = ValueVTs[Value]; 10563 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 10564 ISD::ArgFlagsTy Flags; 10565 10566 10567 if (Arg.getType()->isPointerTy()) { 10568 Flags.setPointer(); 10569 Flags.setPointerAddrSpace( 10570 cast<PointerType>(Arg.getType())->getAddressSpace()); 10571 } 10572 if (Arg.hasAttribute(Attribute::ZExt)) 10573 Flags.setZExt(); 10574 if (Arg.hasAttribute(Attribute::SExt)) 10575 Flags.setSExt(); 10576 if (Arg.hasAttribute(Attribute::InReg)) { 10577 // If we are using vectorcall calling convention, a structure that is 10578 // passed InReg - is surely an HVA 10579 if (F.getCallingConv() == CallingConv::X86_VectorCall && 10580 isa<StructType>(Arg.getType())) { 10581 // The first value of a structure is marked 10582 if (0 == Value) 10583 Flags.setHvaStart(); 10584 Flags.setHva(); 10585 } 10586 // Set InReg Flag 10587 Flags.setInReg(); 10588 } 10589 if (Arg.hasAttribute(Attribute::StructRet)) 10590 Flags.setSRet(); 10591 if (Arg.hasAttribute(Attribute::SwiftSelf)) 10592 Flags.setSwiftSelf(); 10593 if (Arg.hasAttribute(Attribute::SwiftAsync)) 10594 Flags.setSwiftAsync(); 10595 if (Arg.hasAttribute(Attribute::SwiftError)) 10596 Flags.setSwiftError(); 10597 if (Arg.hasAttribute(Attribute::ByVal)) 10598 Flags.setByVal(); 10599 if (Arg.hasAttribute(Attribute::ByRef)) 10600 Flags.setByRef(); 10601 if (Arg.hasAttribute(Attribute::InAlloca)) { 10602 Flags.setInAlloca(); 10603 // Set the byval flag for CCAssignFn callbacks that don't know about 10604 // inalloca. This way we can know how many bytes we should've allocated 10605 // and how many bytes a callee cleanup function will pop. If we port 10606 // inalloca to more targets, we'll have to add custom inalloca handling 10607 // in the various CC lowering callbacks. 10608 Flags.setByVal(); 10609 } 10610 if (Arg.hasAttribute(Attribute::Preallocated)) { 10611 Flags.setPreallocated(); 10612 // Set the byval flag for CCAssignFn callbacks that don't know about 10613 // preallocated. This way we can know how many bytes we should've 10614 // allocated and how many bytes a callee cleanup function will pop. If 10615 // we port preallocated to more targets, we'll have to add custom 10616 // preallocated handling in the various CC lowering callbacks. 10617 Flags.setByVal(); 10618 } 10619 10620 // Certain targets (such as MIPS), may have a different ABI alignment 10621 // for a type depending on the context. Give the target a chance to 10622 // specify the alignment it wants. 10623 const Align OriginalAlignment( 10624 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 10625 Flags.setOrigAlign(OriginalAlignment); 10626 10627 Align MemAlign; 10628 Type *ArgMemTy = nullptr; 10629 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() || 10630 Flags.isByRef()) { 10631 if (!ArgMemTy) 10632 ArgMemTy = Arg.getPointeeInMemoryValueType(); 10633 10634 uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy); 10635 10636 // For in-memory arguments, size and alignment should be passed from FE. 10637 // BE will guess if this info is not there but there are cases it cannot 10638 // get right. 10639 if (auto ParamAlign = Arg.getParamStackAlign()) 10640 MemAlign = *ParamAlign; 10641 else if ((ParamAlign = Arg.getParamAlign())) 10642 MemAlign = *ParamAlign; 10643 else 10644 MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL)); 10645 if (Flags.isByRef()) 10646 Flags.setByRefSize(MemSize); 10647 else 10648 Flags.setByValSize(MemSize); 10649 } else if (auto ParamAlign = Arg.getParamStackAlign()) { 10650 MemAlign = *ParamAlign; 10651 } else { 10652 MemAlign = OriginalAlignment; 10653 } 10654 Flags.setMemAlign(MemAlign); 10655 10656 if (Arg.hasAttribute(Attribute::Nest)) 10657 Flags.setNest(); 10658 if (NeedsRegBlock) 10659 Flags.setInConsecutiveRegs(); 10660 if (ArgCopyElisionCandidates.count(&Arg)) 10661 Flags.setCopyElisionCandidate(); 10662 if (Arg.hasAttribute(Attribute::Returned)) 10663 Flags.setReturned(); 10664 10665 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 10666 *CurDAG->getContext(), F.getCallingConv(), VT); 10667 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 10668 *CurDAG->getContext(), F.getCallingConv(), VT); 10669 for (unsigned i = 0; i != NumRegs; ++i) { 10670 // For scalable vectors, use the minimum size; individual targets 10671 // are responsible for handling scalable vector arguments and 10672 // return values. 10673 ISD::InputArg MyFlags( 10674 Flags, RegisterVT, VT, isArgValueUsed, ArgNo, 10675 PartBase + i * RegisterVT.getStoreSize().getKnownMinValue()); 10676 if (NumRegs > 1 && i == 0) 10677 MyFlags.Flags.setSplit(); 10678 // if it isn't first piece, alignment must be 1 10679 else if (i > 0) { 10680 MyFlags.Flags.setOrigAlign(Align(1)); 10681 if (i == NumRegs - 1) 10682 MyFlags.Flags.setSplitEnd(); 10683 } 10684 Ins.push_back(MyFlags); 10685 } 10686 if (NeedsRegBlock && Value == NumValues - 1) 10687 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 10688 PartBase += VT.getStoreSize().getKnownMinValue(); 10689 } 10690 } 10691 10692 // Call the target to set up the argument values. 10693 SmallVector<SDValue, 8> InVals; 10694 SDValue NewRoot = TLI->LowerFormalArguments( 10695 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 10696 10697 // Verify that the target's LowerFormalArguments behaved as expected. 10698 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 10699 "LowerFormalArguments didn't return a valid chain!"); 10700 assert(InVals.size() == Ins.size() && 10701 "LowerFormalArguments didn't emit the correct number of values!"); 10702 LLVM_DEBUG({ 10703 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 10704 assert(InVals[i].getNode() && 10705 "LowerFormalArguments emitted a null value!"); 10706 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 10707 "LowerFormalArguments emitted a value with the wrong type!"); 10708 } 10709 }); 10710 10711 // Update the DAG with the new chain value resulting from argument lowering. 10712 DAG.setRoot(NewRoot); 10713 10714 // Set up the argument values. 10715 unsigned i = 0; 10716 if (!FuncInfo->CanLowerReturn) { 10717 // Create a virtual register for the sret pointer, and put in a copy 10718 // from the sret argument into it. 10719 SmallVector<EVT, 1> ValueVTs; 10720 ComputeValueVTs(*TLI, DAG.getDataLayout(), 10721 F.getReturnType()->getPointerTo( 10722 DAG.getDataLayout().getAllocaAddrSpace()), 10723 ValueVTs); 10724 MVT VT = ValueVTs[0].getSimpleVT(); 10725 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 10726 std::optional<ISD::NodeType> AssertOp; 10727 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 10728 nullptr, F.getCallingConv(), AssertOp); 10729 10730 MachineFunction& MF = SDB->DAG.getMachineFunction(); 10731 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 10732 Register SRetReg = 10733 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 10734 FuncInfo->DemoteRegister = SRetReg; 10735 NewRoot = 10736 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 10737 DAG.setRoot(NewRoot); 10738 10739 // i indexes lowered arguments. Bump it past the hidden sret argument. 10740 ++i; 10741 } 10742 10743 SmallVector<SDValue, 4> Chains; 10744 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 10745 for (const Argument &Arg : F.args()) { 10746 SmallVector<SDValue, 4> ArgValues; 10747 SmallVector<EVT, 4> ValueVTs; 10748 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 10749 unsigned NumValues = ValueVTs.size(); 10750 if (NumValues == 0) 10751 continue; 10752 10753 bool ArgHasUses = !Arg.use_empty(); 10754 10755 // Elide the copying store if the target loaded this argument from a 10756 // suitable fixed stack object. 10757 if (Ins[i].Flags.isCopyElisionCandidate()) { 10758 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 10759 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 10760 InVals[i], ArgHasUses); 10761 } 10762 10763 // If this argument is unused then remember its value. It is used to generate 10764 // debugging information. 10765 bool isSwiftErrorArg = 10766 TLI->supportSwiftError() && 10767 Arg.hasAttribute(Attribute::SwiftError); 10768 if (!ArgHasUses && !isSwiftErrorArg) { 10769 SDB->setUnusedArgValue(&Arg, InVals[i]); 10770 10771 // Also remember any frame index for use in FastISel. 10772 if (FrameIndexSDNode *FI = 10773 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 10774 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 10775 } 10776 10777 for (unsigned Val = 0; Val != NumValues; ++Val) { 10778 EVT VT = ValueVTs[Val]; 10779 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 10780 F.getCallingConv(), VT); 10781 unsigned NumParts = TLI->getNumRegistersForCallingConv( 10782 *CurDAG->getContext(), F.getCallingConv(), VT); 10783 10784 // Even an apparent 'unused' swifterror argument needs to be returned. So 10785 // we do generate a copy for it that can be used on return from the 10786 // function. 10787 if (ArgHasUses || isSwiftErrorArg) { 10788 std::optional<ISD::NodeType> AssertOp; 10789 if (Arg.hasAttribute(Attribute::SExt)) 10790 AssertOp = ISD::AssertSext; 10791 else if (Arg.hasAttribute(Attribute::ZExt)) 10792 AssertOp = ISD::AssertZext; 10793 10794 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 10795 PartVT, VT, nullptr, 10796 F.getCallingConv(), AssertOp)); 10797 } 10798 10799 i += NumParts; 10800 } 10801 10802 // We don't need to do anything else for unused arguments. 10803 if (ArgValues.empty()) 10804 continue; 10805 10806 // Note down frame index. 10807 if (FrameIndexSDNode *FI = 10808 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 10809 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 10810 10811 SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues), 10812 SDB->getCurSDLoc()); 10813 10814 SDB->setValue(&Arg, Res); 10815 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 10816 // We want to associate the argument with the frame index, among 10817 // involved operands, that correspond to the lowest address. The 10818 // getCopyFromParts function, called earlier, is swapping the order of 10819 // the operands to BUILD_PAIR depending on endianness. The result of 10820 // that swapping is that the least significant bits of the argument will 10821 // be in the first operand of the BUILD_PAIR node, and the most 10822 // significant bits will be in the second operand. 10823 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 10824 if (LoadSDNode *LNode = 10825 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 10826 if (FrameIndexSDNode *FI = 10827 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 10828 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 10829 } 10830 10831 // Analyses past this point are naive and don't expect an assertion. 10832 if (Res.getOpcode() == ISD::AssertZext) 10833 Res = Res.getOperand(0); 10834 10835 // Update the SwiftErrorVRegDefMap. 10836 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 10837 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 10838 if (Register::isVirtualRegister(Reg)) 10839 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 10840 Reg); 10841 } 10842 10843 // If this argument is live outside of the entry block, insert a copy from 10844 // wherever we got it to the vreg that other BB's will reference it as. 10845 if (Res.getOpcode() == ISD::CopyFromReg) { 10846 // If we can, though, try to skip creating an unnecessary vreg. 10847 // FIXME: This isn't very clean... it would be nice to make this more 10848 // general. 10849 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 10850 if (Register::isVirtualRegister(Reg)) { 10851 FuncInfo->ValueMap[&Arg] = Reg; 10852 continue; 10853 } 10854 } 10855 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 10856 FuncInfo->InitializeRegForValue(&Arg); 10857 SDB->CopyToExportRegsIfNeeded(&Arg); 10858 } 10859 } 10860 10861 if (!Chains.empty()) { 10862 Chains.push_back(NewRoot); 10863 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 10864 } 10865 10866 DAG.setRoot(NewRoot); 10867 10868 assert(i == InVals.size() && "Argument register count mismatch!"); 10869 10870 // If any argument copy elisions occurred and we have debug info, update the 10871 // stale frame indices used in the dbg.declare variable info table. 10872 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 10873 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 10874 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 10875 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 10876 if (I != ArgCopyElisionFrameIndexMap.end()) 10877 VI.Slot = I->second; 10878 } 10879 } 10880 10881 // Finally, if the target has anything special to do, allow it to do so. 10882 emitFunctionEntryCode(); 10883 } 10884 10885 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 10886 /// ensure constants are generated when needed. Remember the virtual registers 10887 /// that need to be added to the Machine PHI nodes as input. We cannot just 10888 /// directly add them, because expansion might result in multiple MBB's for one 10889 /// BB. As such, the start of the BB might correspond to a different MBB than 10890 /// the end. 10891 void 10892 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 10893 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10894 10895 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 10896 10897 // Check PHI nodes in successors that expect a value to be available from this 10898 // block. 10899 for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) { 10900 if (!isa<PHINode>(SuccBB->begin())) continue; 10901 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 10902 10903 // If this terminator has multiple identical successors (common for 10904 // switches), only handle each succ once. 10905 if (!SuccsHandled.insert(SuccMBB).second) 10906 continue; 10907 10908 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 10909 10910 // At this point we know that there is a 1-1 correspondence between LLVM PHI 10911 // nodes and Machine PHI nodes, but the incoming operands have not been 10912 // emitted yet. 10913 for (const PHINode &PN : SuccBB->phis()) { 10914 // Ignore dead phi's. 10915 if (PN.use_empty()) 10916 continue; 10917 10918 // Skip empty types 10919 if (PN.getType()->isEmptyTy()) 10920 continue; 10921 10922 unsigned Reg; 10923 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 10924 10925 if (const auto *C = dyn_cast<Constant>(PHIOp)) { 10926 unsigned &RegOut = ConstantsOut[C]; 10927 if (RegOut == 0) { 10928 RegOut = FuncInfo.CreateRegs(C); 10929 // We need to zero/sign extend ConstantInt phi operands to match 10930 // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo. 10931 ISD::NodeType ExtendType = ISD::ANY_EXTEND; 10932 if (auto *CI = dyn_cast<ConstantInt>(C)) 10933 ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND 10934 : ISD::ZERO_EXTEND; 10935 CopyValueToVirtualRegister(C, RegOut, ExtendType); 10936 } 10937 Reg = RegOut; 10938 } else { 10939 DenseMap<const Value *, Register>::iterator I = 10940 FuncInfo.ValueMap.find(PHIOp); 10941 if (I != FuncInfo.ValueMap.end()) 10942 Reg = I->second; 10943 else { 10944 assert(isa<AllocaInst>(PHIOp) && 10945 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 10946 "Didn't codegen value into a register!??"); 10947 Reg = FuncInfo.CreateRegs(PHIOp); 10948 CopyValueToVirtualRegister(PHIOp, Reg); 10949 } 10950 } 10951 10952 // Remember that this register needs to added to the machine PHI node as 10953 // the input for this MBB. 10954 SmallVector<EVT, 4> ValueVTs; 10955 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 10956 for (EVT VT : ValueVTs) { 10957 const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 10958 for (unsigned i = 0; i != NumRegisters; ++i) 10959 FuncInfo.PHINodesToUpdate.push_back( 10960 std::make_pair(&*MBBI++, Reg + i)); 10961 Reg += NumRegisters; 10962 } 10963 } 10964 } 10965 10966 ConstantsOut.clear(); 10967 } 10968 10969 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 10970 MachineFunction::iterator I(MBB); 10971 if (++I == FuncInfo.MF->end()) 10972 return nullptr; 10973 return &*I; 10974 } 10975 10976 /// During lowering new call nodes can be created (such as memset, etc.). 10977 /// Those will become new roots of the current DAG, but complications arise 10978 /// when they are tail calls. In such cases, the call lowering will update 10979 /// the root, but the builder still needs to know that a tail call has been 10980 /// lowered in order to avoid generating an additional return. 10981 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 10982 // If the node is null, we do have a tail call. 10983 if (MaybeTC.getNode() != nullptr) 10984 DAG.setRoot(MaybeTC); 10985 else 10986 HasTailCall = true; 10987 } 10988 10989 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 10990 MachineBasicBlock *SwitchMBB, 10991 MachineBasicBlock *DefaultMBB) { 10992 MachineFunction *CurMF = FuncInfo.MF; 10993 MachineBasicBlock *NextMBB = nullptr; 10994 MachineFunction::iterator BBI(W.MBB); 10995 if (++BBI != FuncInfo.MF->end()) 10996 NextMBB = &*BBI; 10997 10998 unsigned Size = W.LastCluster - W.FirstCluster + 1; 10999 11000 BranchProbabilityInfo *BPI = FuncInfo.BPI; 11001 11002 if (Size == 2 && W.MBB == SwitchMBB) { 11003 // If any two of the cases has the same destination, and if one value 11004 // is the same as the other, but has one bit unset that the other has set, 11005 // use bit manipulation to do two compares at once. For example: 11006 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 11007 // TODO: This could be extended to merge any 2 cases in switches with 3 11008 // cases. 11009 // TODO: Handle cases where W.CaseBB != SwitchBB. 11010 CaseCluster &Small = *W.FirstCluster; 11011 CaseCluster &Big = *W.LastCluster; 11012 11013 if (Small.Low == Small.High && Big.Low == Big.High && 11014 Small.MBB == Big.MBB) { 11015 const APInt &SmallValue = Small.Low->getValue(); 11016 const APInt &BigValue = Big.Low->getValue(); 11017 11018 // Check that there is only one bit different. 11019 APInt CommonBit = BigValue ^ SmallValue; 11020 if (CommonBit.isPowerOf2()) { 11021 SDValue CondLHS = getValue(Cond); 11022 EVT VT = CondLHS.getValueType(); 11023 SDLoc DL = getCurSDLoc(); 11024 11025 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 11026 DAG.getConstant(CommonBit, DL, VT)); 11027 SDValue Cond = DAG.getSetCC( 11028 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 11029 ISD::SETEQ); 11030 11031 // Update successor info. 11032 // Both Small and Big will jump to Small.BB, so we sum up the 11033 // probabilities. 11034 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 11035 if (BPI) 11036 addSuccessorWithProb( 11037 SwitchMBB, DefaultMBB, 11038 // The default destination is the first successor in IR. 11039 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 11040 else 11041 addSuccessorWithProb(SwitchMBB, DefaultMBB); 11042 11043 // Insert the true branch. 11044 SDValue BrCond = 11045 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 11046 DAG.getBasicBlock(Small.MBB)); 11047 // Insert the false branch. 11048 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 11049 DAG.getBasicBlock(DefaultMBB)); 11050 11051 DAG.setRoot(BrCond); 11052 return; 11053 } 11054 } 11055 } 11056 11057 if (TM.getOptLevel() != CodeGenOpt::None) { 11058 // Here, we order cases by probability so the most likely case will be 11059 // checked first. However, two clusters can have the same probability in 11060 // which case their relative ordering is non-deterministic. So we use Low 11061 // as a tie-breaker as clusters are guaranteed to never overlap. 11062 llvm::sort(W.FirstCluster, W.LastCluster + 1, 11063 [](const CaseCluster &a, const CaseCluster &b) { 11064 return a.Prob != b.Prob ? 11065 a.Prob > b.Prob : 11066 a.Low->getValue().slt(b.Low->getValue()); 11067 }); 11068 11069 // Rearrange the case blocks so that the last one falls through if possible 11070 // without changing the order of probabilities. 11071 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 11072 --I; 11073 if (I->Prob > W.LastCluster->Prob) 11074 break; 11075 if (I->Kind == CC_Range && I->MBB == NextMBB) { 11076 std::swap(*I, *W.LastCluster); 11077 break; 11078 } 11079 } 11080 } 11081 11082 // Compute total probability. 11083 BranchProbability DefaultProb = W.DefaultProb; 11084 BranchProbability UnhandledProbs = DefaultProb; 11085 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 11086 UnhandledProbs += I->Prob; 11087 11088 MachineBasicBlock *CurMBB = W.MBB; 11089 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 11090 bool FallthroughUnreachable = false; 11091 MachineBasicBlock *Fallthrough; 11092 if (I == W.LastCluster) { 11093 // For the last cluster, fall through to the default destination. 11094 Fallthrough = DefaultMBB; 11095 FallthroughUnreachable = isa<UnreachableInst>( 11096 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 11097 } else { 11098 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 11099 CurMF->insert(BBI, Fallthrough); 11100 // Put Cond in a virtual register to make it available from the new blocks. 11101 ExportFromCurrentBlock(Cond); 11102 } 11103 UnhandledProbs -= I->Prob; 11104 11105 switch (I->Kind) { 11106 case CC_JumpTable: { 11107 // FIXME: Optimize away range check based on pivot comparisons. 11108 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 11109 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 11110 11111 // The jump block hasn't been inserted yet; insert it here. 11112 MachineBasicBlock *JumpMBB = JT->MBB; 11113 CurMF->insert(BBI, JumpMBB); 11114 11115 auto JumpProb = I->Prob; 11116 auto FallthroughProb = UnhandledProbs; 11117 11118 // If the default statement is a target of the jump table, we evenly 11119 // distribute the default probability to successors of CurMBB. Also 11120 // update the probability on the edge from JumpMBB to Fallthrough. 11121 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 11122 SE = JumpMBB->succ_end(); 11123 SI != SE; ++SI) { 11124 if (*SI == DefaultMBB) { 11125 JumpProb += DefaultProb / 2; 11126 FallthroughProb -= DefaultProb / 2; 11127 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 11128 JumpMBB->normalizeSuccProbs(); 11129 break; 11130 } 11131 } 11132 11133 if (FallthroughUnreachable) 11134 JTH->FallthroughUnreachable = true; 11135 11136 if (!JTH->FallthroughUnreachable) 11137 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 11138 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 11139 CurMBB->normalizeSuccProbs(); 11140 11141 // The jump table header will be inserted in our current block, do the 11142 // range check, and fall through to our fallthrough block. 11143 JTH->HeaderBB = CurMBB; 11144 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 11145 11146 // If we're in the right place, emit the jump table header right now. 11147 if (CurMBB == SwitchMBB) { 11148 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 11149 JTH->Emitted = true; 11150 } 11151 break; 11152 } 11153 case CC_BitTests: { 11154 // FIXME: Optimize away range check based on pivot comparisons. 11155 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 11156 11157 // The bit test blocks haven't been inserted yet; insert them here. 11158 for (BitTestCase &BTC : BTB->Cases) 11159 CurMF->insert(BBI, BTC.ThisBB); 11160 11161 // Fill in fields of the BitTestBlock. 11162 BTB->Parent = CurMBB; 11163 BTB->Default = Fallthrough; 11164 11165 BTB->DefaultProb = UnhandledProbs; 11166 // If the cases in bit test don't form a contiguous range, we evenly 11167 // distribute the probability on the edge to Fallthrough to two 11168 // successors of CurMBB. 11169 if (!BTB->ContiguousRange) { 11170 BTB->Prob += DefaultProb / 2; 11171 BTB->DefaultProb -= DefaultProb / 2; 11172 } 11173 11174 if (FallthroughUnreachable) 11175 BTB->FallthroughUnreachable = true; 11176 11177 // If we're in the right place, emit the bit test header right now. 11178 if (CurMBB == SwitchMBB) { 11179 visitBitTestHeader(*BTB, SwitchMBB); 11180 BTB->Emitted = true; 11181 } 11182 break; 11183 } 11184 case CC_Range: { 11185 const Value *RHS, *LHS, *MHS; 11186 ISD::CondCode CC; 11187 if (I->Low == I->High) { 11188 // Check Cond == I->Low. 11189 CC = ISD::SETEQ; 11190 LHS = Cond; 11191 RHS=I->Low; 11192 MHS = nullptr; 11193 } else { 11194 // Check I->Low <= Cond <= I->High. 11195 CC = ISD::SETLE; 11196 LHS = I->Low; 11197 MHS = Cond; 11198 RHS = I->High; 11199 } 11200 11201 // If Fallthrough is unreachable, fold away the comparison. 11202 if (FallthroughUnreachable) 11203 CC = ISD::SETTRUE; 11204 11205 // The false probability is the sum of all unhandled cases. 11206 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 11207 getCurSDLoc(), I->Prob, UnhandledProbs); 11208 11209 if (CurMBB == SwitchMBB) 11210 visitSwitchCase(CB, SwitchMBB); 11211 else 11212 SL->SwitchCases.push_back(CB); 11213 11214 break; 11215 } 11216 } 11217 CurMBB = Fallthrough; 11218 } 11219 } 11220 11221 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 11222 CaseClusterIt First, 11223 CaseClusterIt Last) { 11224 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 11225 if (X.Prob != CC.Prob) 11226 return X.Prob > CC.Prob; 11227 11228 // Ties are broken by comparing the case value. 11229 return X.Low->getValue().slt(CC.Low->getValue()); 11230 }); 11231 } 11232 11233 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 11234 const SwitchWorkListItem &W, 11235 Value *Cond, 11236 MachineBasicBlock *SwitchMBB) { 11237 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 11238 "Clusters not sorted?"); 11239 11240 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 11241 11242 // Balance the tree based on branch probabilities to create a near-optimal (in 11243 // terms of search time given key frequency) binary search tree. See e.g. Kurt 11244 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 11245 CaseClusterIt LastLeft = W.FirstCluster; 11246 CaseClusterIt FirstRight = W.LastCluster; 11247 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 11248 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 11249 11250 // Move LastLeft and FirstRight towards each other from opposite directions to 11251 // find a partitioning of the clusters which balances the probability on both 11252 // sides. If LeftProb and RightProb are equal, alternate which side is 11253 // taken to ensure 0-probability nodes are distributed evenly. 11254 unsigned I = 0; 11255 while (LastLeft + 1 < FirstRight) { 11256 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 11257 LeftProb += (++LastLeft)->Prob; 11258 else 11259 RightProb += (--FirstRight)->Prob; 11260 I++; 11261 } 11262 11263 while (true) { 11264 // Our binary search tree differs from a typical BST in that ours can have up 11265 // to three values in each leaf. The pivot selection above doesn't take that 11266 // into account, which means the tree might require more nodes and be less 11267 // efficient. We compensate for this here. 11268 11269 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 11270 unsigned NumRight = W.LastCluster - FirstRight + 1; 11271 11272 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 11273 // If one side has less than 3 clusters, and the other has more than 3, 11274 // consider taking a cluster from the other side. 11275 11276 if (NumLeft < NumRight) { 11277 // Consider moving the first cluster on the right to the left side. 11278 CaseCluster &CC = *FirstRight; 11279 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 11280 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 11281 if (LeftSideRank <= RightSideRank) { 11282 // Moving the cluster to the left does not demote it. 11283 ++LastLeft; 11284 ++FirstRight; 11285 continue; 11286 } 11287 } else { 11288 assert(NumRight < NumLeft); 11289 // Consider moving the last element on the left to the right side. 11290 CaseCluster &CC = *LastLeft; 11291 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 11292 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 11293 if (RightSideRank <= LeftSideRank) { 11294 // Moving the cluster to the right does not demot it. 11295 --LastLeft; 11296 --FirstRight; 11297 continue; 11298 } 11299 } 11300 } 11301 break; 11302 } 11303 11304 assert(LastLeft + 1 == FirstRight); 11305 assert(LastLeft >= W.FirstCluster); 11306 assert(FirstRight <= W.LastCluster); 11307 11308 // Use the first element on the right as pivot since we will make less-than 11309 // comparisons against it. 11310 CaseClusterIt PivotCluster = FirstRight; 11311 assert(PivotCluster > W.FirstCluster); 11312 assert(PivotCluster <= W.LastCluster); 11313 11314 CaseClusterIt FirstLeft = W.FirstCluster; 11315 CaseClusterIt LastRight = W.LastCluster; 11316 11317 const ConstantInt *Pivot = PivotCluster->Low; 11318 11319 // New blocks will be inserted immediately after the current one. 11320 MachineFunction::iterator BBI(W.MBB); 11321 ++BBI; 11322 11323 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 11324 // we can branch to its destination directly if it's squeezed exactly in 11325 // between the known lower bound and Pivot - 1. 11326 MachineBasicBlock *LeftMBB; 11327 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 11328 FirstLeft->Low == W.GE && 11329 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 11330 LeftMBB = FirstLeft->MBB; 11331 } else { 11332 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 11333 FuncInfo.MF->insert(BBI, LeftMBB); 11334 WorkList.push_back( 11335 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 11336 // Put Cond in a virtual register to make it available from the new blocks. 11337 ExportFromCurrentBlock(Cond); 11338 } 11339 11340 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 11341 // single cluster, RHS.Low == Pivot, and we can branch to its destination 11342 // directly if RHS.High equals the current upper bound. 11343 MachineBasicBlock *RightMBB; 11344 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 11345 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 11346 RightMBB = FirstRight->MBB; 11347 } else { 11348 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 11349 FuncInfo.MF->insert(BBI, RightMBB); 11350 WorkList.push_back( 11351 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 11352 // Put Cond in a virtual register to make it available from the new blocks. 11353 ExportFromCurrentBlock(Cond); 11354 } 11355 11356 // Create the CaseBlock record that will be used to lower the branch. 11357 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 11358 getCurSDLoc(), LeftProb, RightProb); 11359 11360 if (W.MBB == SwitchMBB) 11361 visitSwitchCase(CB, SwitchMBB); 11362 else 11363 SL->SwitchCases.push_back(CB); 11364 } 11365 11366 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 11367 // from the swith statement. 11368 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 11369 BranchProbability PeeledCaseProb) { 11370 if (PeeledCaseProb == BranchProbability::getOne()) 11371 return BranchProbability::getZero(); 11372 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 11373 11374 uint32_t Numerator = CaseProb.getNumerator(); 11375 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 11376 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 11377 } 11378 11379 // Try to peel the top probability case if it exceeds the threshold. 11380 // Return current MachineBasicBlock for the switch statement if the peeling 11381 // does not occur. 11382 // If the peeling is performed, return the newly created MachineBasicBlock 11383 // for the peeled switch statement. Also update Clusters to remove the peeled 11384 // case. PeeledCaseProb is the BranchProbability for the peeled case. 11385 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 11386 const SwitchInst &SI, CaseClusterVector &Clusters, 11387 BranchProbability &PeeledCaseProb) { 11388 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 11389 // Don't perform if there is only one cluster or optimizing for size. 11390 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 11391 TM.getOptLevel() == CodeGenOpt::None || 11392 SwitchMBB->getParent()->getFunction().hasMinSize()) 11393 return SwitchMBB; 11394 11395 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 11396 unsigned PeeledCaseIndex = 0; 11397 bool SwitchPeeled = false; 11398 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 11399 CaseCluster &CC = Clusters[Index]; 11400 if (CC.Prob < TopCaseProb) 11401 continue; 11402 TopCaseProb = CC.Prob; 11403 PeeledCaseIndex = Index; 11404 SwitchPeeled = true; 11405 } 11406 if (!SwitchPeeled) 11407 return SwitchMBB; 11408 11409 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 11410 << TopCaseProb << "\n"); 11411 11412 // Record the MBB for the peeled switch statement. 11413 MachineFunction::iterator BBI(SwitchMBB); 11414 ++BBI; 11415 MachineBasicBlock *PeeledSwitchMBB = 11416 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 11417 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 11418 11419 ExportFromCurrentBlock(SI.getCondition()); 11420 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 11421 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 11422 nullptr, nullptr, TopCaseProb.getCompl()}; 11423 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 11424 11425 Clusters.erase(PeeledCaseIt); 11426 for (CaseCluster &CC : Clusters) { 11427 LLVM_DEBUG( 11428 dbgs() << "Scale the probablity for one cluster, before scaling: " 11429 << CC.Prob << "\n"); 11430 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 11431 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 11432 } 11433 PeeledCaseProb = TopCaseProb; 11434 return PeeledSwitchMBB; 11435 } 11436 11437 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 11438 // Extract cases from the switch. 11439 BranchProbabilityInfo *BPI = FuncInfo.BPI; 11440 CaseClusterVector Clusters; 11441 Clusters.reserve(SI.getNumCases()); 11442 for (auto I : SI.cases()) { 11443 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 11444 const ConstantInt *CaseVal = I.getCaseValue(); 11445 BranchProbability Prob = 11446 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 11447 : BranchProbability(1, SI.getNumCases() + 1); 11448 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 11449 } 11450 11451 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 11452 11453 // Cluster adjacent cases with the same destination. We do this at all 11454 // optimization levels because it's cheap to do and will make codegen faster 11455 // if there are many clusters. 11456 sortAndRangeify(Clusters); 11457 11458 // The branch probablity of the peeled case. 11459 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 11460 MachineBasicBlock *PeeledSwitchMBB = 11461 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 11462 11463 // If there is only the default destination, jump there directly. 11464 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 11465 if (Clusters.empty()) { 11466 assert(PeeledSwitchMBB == SwitchMBB); 11467 SwitchMBB->addSuccessor(DefaultMBB); 11468 if (DefaultMBB != NextBlock(SwitchMBB)) { 11469 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 11470 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 11471 } 11472 return; 11473 } 11474 11475 SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI()); 11476 SL->findBitTestClusters(Clusters, &SI); 11477 11478 LLVM_DEBUG({ 11479 dbgs() << "Case clusters: "; 11480 for (const CaseCluster &C : Clusters) { 11481 if (C.Kind == CC_JumpTable) 11482 dbgs() << "JT:"; 11483 if (C.Kind == CC_BitTests) 11484 dbgs() << "BT:"; 11485 11486 C.Low->getValue().print(dbgs(), true); 11487 if (C.Low != C.High) { 11488 dbgs() << '-'; 11489 C.High->getValue().print(dbgs(), true); 11490 } 11491 dbgs() << ' '; 11492 } 11493 dbgs() << '\n'; 11494 }); 11495 11496 assert(!Clusters.empty()); 11497 SwitchWorkList WorkList; 11498 CaseClusterIt First = Clusters.begin(); 11499 CaseClusterIt Last = Clusters.end() - 1; 11500 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 11501 // Scale the branchprobability for DefaultMBB if the peel occurs and 11502 // DefaultMBB is not replaced. 11503 if (PeeledCaseProb != BranchProbability::getZero() && 11504 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 11505 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 11506 WorkList.push_back( 11507 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 11508 11509 while (!WorkList.empty()) { 11510 SwitchWorkListItem W = WorkList.pop_back_val(); 11511 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 11512 11513 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 11514 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 11515 // For optimized builds, lower large range as a balanced binary tree. 11516 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 11517 continue; 11518 } 11519 11520 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 11521 } 11522 } 11523 11524 void SelectionDAGBuilder::visitStepVector(const CallInst &I) { 11525 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11526 auto DL = getCurSDLoc(); 11527 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 11528 setValue(&I, DAG.getStepVector(DL, ResultVT)); 11529 } 11530 11531 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) { 11532 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11533 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 11534 11535 SDLoc DL = getCurSDLoc(); 11536 SDValue V = getValue(I.getOperand(0)); 11537 assert(VT == V.getValueType() && "Malformed vector.reverse!"); 11538 11539 if (VT.isScalableVector()) { 11540 setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V)); 11541 return; 11542 } 11543 11544 // Use VECTOR_SHUFFLE for the fixed-length vector 11545 // to maintain existing behavior. 11546 SmallVector<int, 8> Mask; 11547 unsigned NumElts = VT.getVectorMinNumElements(); 11548 for (unsigned i = 0; i != NumElts; ++i) 11549 Mask.push_back(NumElts - 1 - i); 11550 11551 setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask)); 11552 } 11553 11554 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 11555 SmallVector<EVT, 4> ValueVTs; 11556 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 11557 ValueVTs); 11558 unsigned NumValues = ValueVTs.size(); 11559 if (NumValues == 0) return; 11560 11561 SmallVector<SDValue, 4> Values(NumValues); 11562 SDValue Op = getValue(I.getOperand(0)); 11563 11564 for (unsigned i = 0; i != NumValues; ++i) 11565 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 11566 SDValue(Op.getNode(), Op.getResNo() + i)); 11567 11568 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 11569 DAG.getVTList(ValueVTs), Values)); 11570 } 11571 11572 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) { 11573 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11574 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 11575 11576 SDLoc DL = getCurSDLoc(); 11577 SDValue V1 = getValue(I.getOperand(0)); 11578 SDValue V2 = getValue(I.getOperand(1)); 11579 int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue(); 11580 11581 // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node. 11582 if (VT.isScalableVector()) { 11583 MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout()); 11584 setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2, 11585 DAG.getConstant(Imm, DL, IdxVT))); 11586 return; 11587 } 11588 11589 unsigned NumElts = VT.getVectorNumElements(); 11590 11591 uint64_t Idx = (NumElts + Imm) % NumElts; 11592 11593 // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors. 11594 SmallVector<int, 8> Mask; 11595 for (unsigned i = 0; i < NumElts; ++i) 11596 Mask.push_back(Idx + i); 11597 setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask)); 11598 } 11599 11600 // Consider the following MIR after SelectionDAG, which produces output in 11601 // phyregs in the first case or virtregs in the second case. 11602 // 11603 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx 11604 // %5:gr32 = COPY $ebx 11605 // %6:gr32 = COPY $edx 11606 // %1:gr32 = COPY %6:gr32 11607 // %0:gr32 = COPY %5:gr32 11608 // 11609 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32 11610 // %1:gr32 = COPY %6:gr32 11611 // %0:gr32 = COPY %5:gr32 11612 // 11613 // Given %0, we'd like to return $ebx in the first case and %5 in the second. 11614 // Given %1, we'd like to return $edx in the first case and %6 in the second. 11615 // 11616 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap 11617 // to a single virtreg (such as %0). The remaining outputs monotonically 11618 // increase in virtreg number from there. If a callbr has no outputs, then it 11619 // should not have a corresponding callbr landingpad; in fact, the callbr 11620 // landingpad would not even be able to refer to such a callbr. 11621 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) { 11622 MachineInstr *MI = MRI.def_begin(Reg)->getParent(); 11623 // There is definitely at least one copy. 11624 assert(MI->getOpcode() == TargetOpcode::COPY && 11625 "start of copy chain MUST be COPY"); 11626 Reg = MI->getOperand(1).getReg(); 11627 MI = MRI.def_begin(Reg)->getParent(); 11628 // There may be an optional second copy. 11629 if (MI->getOpcode() == TargetOpcode::COPY) { 11630 assert(Reg.isVirtual() && "expected COPY of virtual register"); 11631 Reg = MI->getOperand(1).getReg(); 11632 assert(Reg.isPhysical() && "expected COPY of physical register"); 11633 MI = MRI.def_begin(Reg)->getParent(); 11634 } 11635 // The start of the chain must be an INLINEASM_BR. 11636 assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR && 11637 "end of copy chain MUST be INLINEASM_BR"); 11638 return Reg; 11639 } 11640 11641 // We must do this walk rather than the simpler 11642 // setValue(&I, getCopyFromRegs(CBR, CBR->getType())); 11643 // otherwise we will end up with copies of virtregs only valid along direct 11644 // edges. 11645 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) { 11646 SmallVector<EVT, 8> ResultVTs; 11647 SmallVector<SDValue, 8> ResultValues; 11648 const auto *CBR = 11649 cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator()); 11650 11651 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11652 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 11653 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 11654 11655 unsigned InitialDef = FuncInfo.ValueMap[CBR]; 11656 SDValue Chain = DAG.getRoot(); 11657 11658 // Re-parse the asm constraints string. 11659 TargetLowering::AsmOperandInfoVector TargetConstraints = 11660 TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR); 11661 for (auto &T : TargetConstraints) { 11662 SDISelAsmOperandInfo OpInfo(T); 11663 if (OpInfo.Type != InlineAsm::isOutput) 11664 continue; 11665 11666 // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the 11667 // individual constraint. 11668 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 11669 11670 switch (OpInfo.ConstraintType) { 11671 case TargetLowering::C_Register: 11672 case TargetLowering::C_RegisterClass: { 11673 // Fill in OpInfo.AssignedRegs.Regs. 11674 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo); 11675 11676 // getRegistersForValue may produce 1 to many registers based on whether 11677 // the OpInfo.ConstraintVT is legal on the target or not. 11678 for (size_t i = 0, e = OpInfo.AssignedRegs.Regs.size(); i != e; ++i) { 11679 Register OriginalDef = FollowCopyChain(MRI, InitialDef++); 11680 if (Register::isPhysicalRegister(OriginalDef)) 11681 FuncInfo.MBB->addLiveIn(OriginalDef); 11682 // Update the assigned registers to use the original defs. 11683 OpInfo.AssignedRegs.Regs[i] = OriginalDef; 11684 } 11685 11686 SDValue V = OpInfo.AssignedRegs.getCopyFromRegs( 11687 DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR); 11688 ResultValues.push_back(V); 11689 ResultVTs.push_back(OpInfo.ConstraintVT); 11690 break; 11691 } 11692 case TargetLowering::C_Other: { 11693 SDValue Flag; 11694 SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 11695 OpInfo, DAG); 11696 ++InitialDef; 11697 ResultValues.push_back(V); 11698 ResultVTs.push_back(OpInfo.ConstraintVT); 11699 break; 11700 } 11701 default: 11702 break; 11703 } 11704 } 11705 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 11706 DAG.getVTList(ResultVTs), ResultValues); 11707 setValue(&I, V); 11708 } 11709