1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/ArrayRef.h" 18 #include "llvm/ADT/BitVector.h" 19 #include "llvm/ADT/DenseMap.h" 20 #include "llvm/ADT/None.h" 21 #include "llvm/ADT/Optional.h" 22 #include "llvm/ADT/STLExtras.h" 23 #include "llvm/ADT/SmallPtrSet.h" 24 #include "llvm/ADT/SmallSet.h" 25 #include "llvm/ADT/SmallVector.h" 26 #include "llvm/ADT/StringRef.h" 27 #include "llvm/ADT/Triple.h" 28 #include "llvm/ADT/Twine.h" 29 #include "llvm/Analysis/AliasAnalysis.h" 30 #include "llvm/Analysis/BlockFrequencyInfo.h" 31 #include "llvm/Analysis/BranchProbabilityInfo.h" 32 #include "llvm/Analysis/ConstantFolding.h" 33 #include "llvm/Analysis/EHPersonalities.h" 34 #include "llvm/Analysis/Loads.h" 35 #include "llvm/Analysis/MemoryLocation.h" 36 #include "llvm/Analysis/ProfileSummaryInfo.h" 37 #include "llvm/Analysis/TargetLibraryInfo.h" 38 #include "llvm/Analysis/ValueTracking.h" 39 #include "llvm/Analysis/VectorUtils.h" 40 #include "llvm/CodeGen/Analysis.h" 41 #include "llvm/CodeGen/FunctionLoweringInfo.h" 42 #include "llvm/CodeGen/GCMetadata.h" 43 #include "llvm/CodeGen/ISDOpcodes.h" 44 #include "llvm/CodeGen/MachineBasicBlock.h" 45 #include "llvm/CodeGen/MachineFrameInfo.h" 46 #include "llvm/CodeGen/MachineFunction.h" 47 #include "llvm/CodeGen/MachineInstr.h" 48 #include "llvm/CodeGen/MachineInstrBuilder.h" 49 #include "llvm/CodeGen/MachineJumpTableInfo.h" 50 #include "llvm/CodeGen/MachineMemOperand.h" 51 #include "llvm/CodeGen/MachineModuleInfo.h" 52 #include "llvm/CodeGen/MachineOperand.h" 53 #include "llvm/CodeGen/MachineRegisterInfo.h" 54 #include "llvm/CodeGen/RuntimeLibcalls.h" 55 #include "llvm/CodeGen/SelectionDAG.h" 56 #include "llvm/CodeGen/SelectionDAGNodes.h" 57 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 58 #include "llvm/CodeGen/StackMaps.h" 59 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 60 #include "llvm/CodeGen/TargetFrameLowering.h" 61 #include "llvm/CodeGen/TargetInstrInfo.h" 62 #include "llvm/CodeGen/TargetLowering.h" 63 #include "llvm/CodeGen/TargetOpcodes.h" 64 #include "llvm/CodeGen/TargetRegisterInfo.h" 65 #include "llvm/CodeGen/TargetSubtargetInfo.h" 66 #include "llvm/CodeGen/ValueTypes.h" 67 #include "llvm/CodeGen/WinEHFuncInfo.h" 68 #include "llvm/IR/Argument.h" 69 #include "llvm/IR/Attributes.h" 70 #include "llvm/IR/BasicBlock.h" 71 #include "llvm/IR/CFG.h" 72 #include "llvm/IR/CallingConv.h" 73 #include "llvm/IR/Constant.h" 74 #include "llvm/IR/ConstantRange.h" 75 #include "llvm/IR/Constants.h" 76 #include "llvm/IR/DataLayout.h" 77 #include "llvm/IR/DebugInfoMetadata.h" 78 #include "llvm/IR/DebugLoc.h" 79 #include "llvm/IR/DerivedTypes.h" 80 #include "llvm/IR/Function.h" 81 #include "llvm/IR/GetElementPtrTypeIterator.h" 82 #include "llvm/IR/InlineAsm.h" 83 #include "llvm/IR/InstrTypes.h" 84 #include "llvm/IR/Instruction.h" 85 #include "llvm/IR/Instructions.h" 86 #include "llvm/IR/IntrinsicInst.h" 87 #include "llvm/IR/Intrinsics.h" 88 #include "llvm/IR/IntrinsicsAArch64.h" 89 #include "llvm/IR/IntrinsicsWebAssembly.h" 90 #include "llvm/IR/LLVMContext.h" 91 #include "llvm/IR/Metadata.h" 92 #include "llvm/IR/Module.h" 93 #include "llvm/IR/Operator.h" 94 #include "llvm/IR/PatternMatch.h" 95 #include "llvm/IR/Statepoint.h" 96 #include "llvm/IR/Type.h" 97 #include "llvm/IR/User.h" 98 #include "llvm/IR/Value.h" 99 #include "llvm/MC/MCContext.h" 100 #include "llvm/MC/MCSymbol.h" 101 #include "llvm/Support/AtomicOrdering.h" 102 #include "llvm/Support/BranchProbability.h" 103 #include "llvm/Support/Casting.h" 104 #include "llvm/Support/CodeGen.h" 105 #include "llvm/Support/CommandLine.h" 106 #include "llvm/Support/Compiler.h" 107 #include "llvm/Support/Debug.h" 108 #include "llvm/Support/ErrorHandling.h" 109 #include "llvm/Support/MachineValueType.h" 110 #include "llvm/Support/MathExtras.h" 111 #include "llvm/Support/raw_ostream.h" 112 #include "llvm/Target/TargetIntrinsicInfo.h" 113 #include "llvm/Target/TargetMachine.h" 114 #include "llvm/Target/TargetOptions.h" 115 #include "llvm/Transforms/Utils/Local.h" 116 #include <algorithm> 117 #include <cassert> 118 #include <cstddef> 119 #include <cstdint> 120 #include <cstring> 121 #include <iterator> 122 #include <limits> 123 #include <numeric> 124 #include <tuple> 125 #include <utility> 126 #include <vector> 127 128 using namespace llvm; 129 using namespace PatternMatch; 130 using namespace SwitchCG; 131 132 #define DEBUG_TYPE "isel" 133 134 /// LimitFloatPrecision - Generate low-precision inline sequences for 135 /// some float libcalls (6, 8 or 12 bits). 136 static unsigned LimitFloatPrecision; 137 138 static cl::opt<unsigned, true> 139 LimitFPPrecision("limit-float-precision", 140 cl::desc("Generate low-precision inline sequences " 141 "for some float libcalls"), 142 cl::location(LimitFloatPrecision), cl::Hidden, 143 cl::init(0)); 144 145 static cl::opt<unsigned> SwitchPeelThreshold( 146 "switch-peel-threshold", cl::Hidden, cl::init(66), 147 cl::desc("Set the case probability threshold for peeling the case from a " 148 "switch statement. A value greater than 100 will void this " 149 "optimization")); 150 151 // Limit the width of DAG chains. This is important in general to prevent 152 // DAG-based analysis from blowing up. For example, alias analysis and 153 // load clustering may not complete in reasonable time. It is difficult to 154 // recognize and avoid this situation within each individual analysis, and 155 // future analyses are likely to have the same behavior. Limiting DAG width is 156 // the safe approach and will be especially important with global DAGs. 157 // 158 // MaxParallelChains default is arbitrarily high to avoid affecting 159 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 160 // sequence over this should have been converted to llvm.memcpy by the 161 // frontend. It is easy to induce this behavior with .ll code such as: 162 // %buffer = alloca [4096 x i8] 163 // %data = load [4096 x i8]* %argPtr 164 // store [4096 x i8] %data, [4096 x i8]* %buffer 165 static const unsigned MaxParallelChains = 64; 166 167 // Return the calling convention if the Value passed requires ABI mangling as it 168 // is a parameter to a function or a return value from a function which is not 169 // an intrinsic. 170 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) { 171 if (auto *R = dyn_cast<ReturnInst>(V)) 172 return R->getParent()->getParent()->getCallingConv(); 173 174 if (auto *CI = dyn_cast<CallInst>(V)) { 175 const bool IsInlineAsm = CI->isInlineAsm(); 176 const bool IsIndirectFunctionCall = 177 !IsInlineAsm && !CI->getCalledFunction(); 178 179 // It is possible that the call instruction is an inline asm statement or an 180 // indirect function call in which case the return value of 181 // getCalledFunction() would be nullptr. 182 const bool IsInstrinsicCall = 183 !IsInlineAsm && !IsIndirectFunctionCall && 184 CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic; 185 186 if (!IsInlineAsm && !IsInstrinsicCall) 187 return CI->getCallingConv(); 188 } 189 190 return None; 191 } 192 193 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 194 const SDValue *Parts, unsigned NumParts, 195 MVT PartVT, EVT ValueVT, const Value *V, 196 Optional<CallingConv::ID> CC); 197 198 /// getCopyFromParts - Create a value that contains the specified legal parts 199 /// combined into the value they represent. If the parts combine to a type 200 /// larger than ValueVT then AssertOp can be used to specify whether the extra 201 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 202 /// (ISD::AssertSext). 203 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, 204 const SDValue *Parts, unsigned NumParts, 205 MVT PartVT, EVT ValueVT, const Value *V, 206 Optional<CallingConv::ID> CC = None, 207 Optional<ISD::NodeType> AssertOp = None) { 208 if (ValueVT.isVector()) 209 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 210 CC); 211 212 assert(NumParts > 0 && "No parts to assemble!"); 213 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 214 SDValue Val = Parts[0]; 215 216 if (NumParts > 1) { 217 // Assemble the value from multiple parts. 218 if (ValueVT.isInteger()) { 219 unsigned PartBits = PartVT.getSizeInBits(); 220 unsigned ValueBits = ValueVT.getSizeInBits(); 221 222 // Assemble the power of 2 part. 223 unsigned RoundParts = 224 (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts; 225 unsigned RoundBits = PartBits * RoundParts; 226 EVT RoundVT = RoundBits == ValueBits ? 227 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 228 SDValue Lo, Hi; 229 230 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 231 232 if (RoundParts > 2) { 233 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 234 PartVT, HalfVT, V); 235 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 236 RoundParts / 2, PartVT, HalfVT, V); 237 } else { 238 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 239 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 240 } 241 242 if (DAG.getDataLayout().isBigEndian()) 243 std::swap(Lo, Hi); 244 245 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 246 247 if (RoundParts < NumParts) { 248 // Assemble the trailing non-power-of-2 part. 249 unsigned OddParts = NumParts - RoundParts; 250 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 251 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 252 OddVT, V, CC); 253 254 // Combine the round and odd parts. 255 Lo = Val; 256 if (DAG.getDataLayout().isBigEndian()) 257 std::swap(Lo, Hi); 258 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 259 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 260 Hi = 261 DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 262 DAG.getConstant(Lo.getValueSizeInBits(), DL, 263 TLI.getPointerTy(DAG.getDataLayout()))); 264 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 265 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 266 } 267 } else if (PartVT.isFloatingPoint()) { 268 // FP split into multiple FP parts (for ppcf128) 269 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 270 "Unexpected split"); 271 SDValue Lo, Hi; 272 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 273 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 274 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 275 std::swap(Lo, Hi); 276 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 277 } else { 278 // FP split into integer parts (soft fp) 279 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 280 !PartVT.isVector() && "Unexpected split"); 281 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 282 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC); 283 } 284 } 285 286 // There is now one part, held in Val. Correct it to match ValueVT. 287 // PartEVT is the type of the register class that holds the value. 288 // ValueVT is the type of the inline asm operation. 289 EVT PartEVT = Val.getValueType(); 290 291 if (PartEVT == ValueVT) 292 return Val; 293 294 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 295 ValueVT.bitsLT(PartEVT)) { 296 // For an FP value in an integer part, we need to truncate to the right 297 // width first. 298 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 299 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 300 } 301 302 // Handle types that have the same size. 303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 304 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 305 306 // Handle types with different sizes. 307 if (PartEVT.isInteger() && ValueVT.isInteger()) { 308 if (ValueVT.bitsLT(PartEVT)) { 309 // For a truncate, see if we have any information to 310 // indicate whether the truncated bits will always be 311 // zero or sign-extension. 312 if (AssertOp.hasValue()) 313 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 314 DAG.getValueType(ValueVT)); 315 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 316 } 317 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 318 } 319 320 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 321 // FP_ROUND's are always exact here. 322 if (ValueVT.bitsLT(Val.getValueType())) 323 return DAG.getNode( 324 ISD::FP_ROUND, DL, ValueVT, Val, 325 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()))); 326 327 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 328 } 329 330 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 331 // then truncating. 332 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 333 ValueVT.bitsLT(PartEVT)) { 334 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 335 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 336 } 337 338 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 339 } 340 341 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 342 const Twine &ErrMsg) { 343 const Instruction *I = dyn_cast_or_null<Instruction>(V); 344 if (!V) 345 return Ctx.emitError(ErrMsg); 346 347 const char *AsmError = ", possible invalid constraint for vector type"; 348 if (const CallInst *CI = dyn_cast<CallInst>(I)) 349 if (CI->isInlineAsm()) 350 return Ctx.emitError(I, ErrMsg + AsmError); 351 352 return Ctx.emitError(I, ErrMsg); 353 } 354 355 /// getCopyFromPartsVector - Create a value that contains the specified legal 356 /// parts combined into the value they represent. If the parts combine to a 357 /// type larger than ValueVT then AssertOp can be used to specify whether the 358 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 359 /// ValueVT (ISD::AssertSext). 360 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 361 const SDValue *Parts, unsigned NumParts, 362 MVT PartVT, EVT ValueVT, const Value *V, 363 Optional<CallingConv::ID> CallConv) { 364 assert(ValueVT.isVector() && "Not a vector value"); 365 assert(NumParts > 0 && "No parts to assemble!"); 366 const bool IsABIRegCopy = CallConv.hasValue(); 367 368 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 369 SDValue Val = Parts[0]; 370 371 // Handle a multi-element vector. 372 if (NumParts > 1) { 373 EVT IntermediateVT; 374 MVT RegisterVT; 375 unsigned NumIntermediates; 376 unsigned NumRegs; 377 378 if (IsABIRegCopy) { 379 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 380 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 381 NumIntermediates, RegisterVT); 382 } else { 383 NumRegs = 384 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 385 NumIntermediates, RegisterVT); 386 } 387 388 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 389 NumParts = NumRegs; // Silence a compiler warning. 390 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 391 assert(RegisterVT.getSizeInBits() == 392 Parts[0].getSimpleValueType().getSizeInBits() && 393 "Part type sizes don't match!"); 394 395 // Assemble the parts into intermediate operands. 396 SmallVector<SDValue, 8> Ops(NumIntermediates); 397 if (NumIntermediates == NumParts) { 398 // If the register was not expanded, truncate or copy the value, 399 // as appropriate. 400 for (unsigned i = 0; i != NumParts; ++i) 401 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 402 PartVT, IntermediateVT, V); 403 } else if (NumParts > 0) { 404 // If the intermediate type was expanded, build the intermediate 405 // operands from the parts. 406 assert(NumParts % NumIntermediates == 0 && 407 "Must expand into a divisible number of parts!"); 408 unsigned Factor = NumParts / NumIntermediates; 409 for (unsigned i = 0; i != NumIntermediates; ++i) 410 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 411 PartVT, IntermediateVT, V); 412 } 413 414 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 415 // intermediate operands. 416 EVT BuiltVectorTy = 417 IntermediateVT.isVector() 418 ? EVT::getVectorVT( 419 *DAG.getContext(), IntermediateVT.getScalarType(), 420 IntermediateVT.getVectorElementCount() * NumParts) 421 : EVT::getVectorVT(*DAG.getContext(), 422 IntermediateVT.getScalarType(), 423 NumIntermediates); 424 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 425 : ISD::BUILD_VECTOR, 426 DL, BuiltVectorTy, Ops); 427 } 428 429 // There is now one part, held in Val. Correct it to match ValueVT. 430 EVT PartEVT = Val.getValueType(); 431 432 if (PartEVT == ValueVT) 433 return Val; 434 435 if (PartEVT.isVector()) { 436 // If the element type of the source/dest vectors are the same, but the 437 // parts vector has more elements than the value vector, then we have a 438 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 439 // elements we want. 440 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) { 441 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 442 "Cannot narrow, it would be a lossy transformation"); 443 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 444 DAG.getVectorIdxConstant(0, DL)); 445 } 446 447 // Vector/Vector bitcast. 448 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 449 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 450 451 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 452 "Cannot handle this kind of promotion"); 453 // Promoted vector extract 454 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 455 456 } 457 458 // Trivial bitcast if the types are the same size and the destination 459 // vector type is legal. 460 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 461 TLI.isTypeLegal(ValueVT)) 462 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 463 464 if (ValueVT.getVectorNumElements() != 1) { 465 // Certain ABIs require that vectors are passed as integers. For vectors 466 // are the same size, this is an obvious bitcast. 467 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 468 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 469 } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) { 470 // Bitcast Val back the original type and extract the corresponding 471 // vector we want. 472 unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits(); 473 EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(), 474 ValueVT.getVectorElementType(), Elts); 475 Val = DAG.getBitcast(WiderVecType, Val); 476 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 477 DAG.getVectorIdxConstant(0, DL)); 478 } 479 480 diagnosePossiblyInvalidConstraint( 481 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 482 return DAG.getUNDEF(ValueVT); 483 } 484 485 // Handle cases such as i8 -> <1 x i1> 486 EVT ValueSVT = ValueVT.getVectorElementType(); 487 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 488 if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits()) 489 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 490 else 491 Val = ValueVT.isFloatingPoint() 492 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 493 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 494 } 495 496 return DAG.getBuildVector(ValueVT, DL, Val); 497 } 498 499 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 500 SDValue Val, SDValue *Parts, unsigned NumParts, 501 MVT PartVT, const Value *V, 502 Optional<CallingConv::ID> CallConv); 503 504 /// getCopyToParts - Create a series of nodes that contain the specified value 505 /// split into legal parts. If the parts contain more bits than Val, then, for 506 /// integers, ExtendKind can be used to specify how to generate the extra bits. 507 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, 508 SDValue *Parts, unsigned NumParts, MVT PartVT, 509 const Value *V, 510 Optional<CallingConv::ID> CallConv = None, 511 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 512 EVT ValueVT = Val.getValueType(); 513 514 // Handle the vector case separately. 515 if (ValueVT.isVector()) 516 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 517 CallConv); 518 519 unsigned PartBits = PartVT.getSizeInBits(); 520 unsigned OrigNumParts = NumParts; 521 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 522 "Copying to an illegal type!"); 523 524 if (NumParts == 0) 525 return; 526 527 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 528 EVT PartEVT = PartVT; 529 if (PartEVT == ValueVT) { 530 assert(NumParts == 1 && "No-op copy with multiple parts!"); 531 Parts[0] = Val; 532 return; 533 } 534 535 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 536 // If the parts cover more bits than the value has, promote the value. 537 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 538 assert(NumParts == 1 && "Do not know what to promote to!"); 539 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 540 } else { 541 if (ValueVT.isFloatingPoint()) { 542 // FP values need to be bitcast, then extended if they are being put 543 // into a larger container. 544 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 545 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 546 } 547 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 548 ValueVT.isInteger() && 549 "Unknown mismatch!"); 550 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 551 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 552 if (PartVT == MVT::x86mmx) 553 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 554 } 555 } else if (PartBits == ValueVT.getSizeInBits()) { 556 // Different types of the same size. 557 assert(NumParts == 1 && PartEVT != ValueVT); 558 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 559 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 560 // If the parts cover less bits than value has, truncate the value. 561 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 562 ValueVT.isInteger() && 563 "Unknown mismatch!"); 564 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 565 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 566 if (PartVT == MVT::x86mmx) 567 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 568 } 569 570 // The value may have changed - recompute ValueVT. 571 ValueVT = Val.getValueType(); 572 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 573 "Failed to tile the value with PartVT!"); 574 575 if (NumParts == 1) { 576 if (PartEVT != ValueVT) { 577 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 578 "scalar-to-vector conversion failed"); 579 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 580 } 581 582 Parts[0] = Val; 583 return; 584 } 585 586 // Expand the value into multiple parts. 587 if (NumParts & (NumParts - 1)) { 588 // The number of parts is not a power of 2. Split off and copy the tail. 589 assert(PartVT.isInteger() && ValueVT.isInteger() && 590 "Do not know what to expand to!"); 591 unsigned RoundParts = 1 << Log2_32(NumParts); 592 unsigned RoundBits = RoundParts * PartBits; 593 unsigned OddParts = NumParts - RoundParts; 594 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 595 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false)); 596 597 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 598 CallConv); 599 600 if (DAG.getDataLayout().isBigEndian()) 601 // The odd parts were reversed by getCopyToParts - unreverse them. 602 std::reverse(Parts + RoundParts, Parts + NumParts); 603 604 NumParts = RoundParts; 605 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 606 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 607 } 608 609 // The number of parts is a power of 2. Repeatedly bisect the value using 610 // EXTRACT_ELEMENT. 611 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 612 EVT::getIntegerVT(*DAG.getContext(), 613 ValueVT.getSizeInBits()), 614 Val); 615 616 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 617 for (unsigned i = 0; i < NumParts; i += StepSize) { 618 unsigned ThisBits = StepSize * PartBits / 2; 619 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 620 SDValue &Part0 = Parts[i]; 621 SDValue &Part1 = Parts[i+StepSize/2]; 622 623 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 624 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 625 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 626 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 627 628 if (ThisBits == PartBits && ThisVT != PartVT) { 629 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 630 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 631 } 632 } 633 } 634 635 if (DAG.getDataLayout().isBigEndian()) 636 std::reverse(Parts, Parts + OrigNumParts); 637 } 638 639 static SDValue widenVectorToPartType(SelectionDAG &DAG, 640 SDValue Val, const SDLoc &DL, EVT PartVT) { 641 if (!PartVT.isVector()) 642 return SDValue(); 643 644 EVT ValueVT = Val.getValueType(); 645 unsigned PartNumElts = PartVT.getVectorNumElements(); 646 unsigned ValueNumElts = ValueVT.getVectorNumElements(); 647 if (PartNumElts > ValueNumElts && 648 PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 649 EVT ElementVT = PartVT.getVectorElementType(); 650 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 651 // undef elements. 652 SmallVector<SDValue, 16> Ops; 653 DAG.ExtractVectorElements(Val, Ops); 654 SDValue EltUndef = DAG.getUNDEF(ElementVT); 655 for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i) 656 Ops.push_back(EltUndef); 657 658 // FIXME: Use CONCAT for 2x -> 4x. 659 return DAG.getBuildVector(PartVT, DL, Ops); 660 } 661 662 return SDValue(); 663 } 664 665 /// getCopyToPartsVector - Create a series of nodes that contain the specified 666 /// value split into legal parts. 667 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 668 SDValue Val, SDValue *Parts, unsigned NumParts, 669 MVT PartVT, const Value *V, 670 Optional<CallingConv::ID> CallConv) { 671 EVT ValueVT = Val.getValueType(); 672 assert(ValueVT.isVector() && "Not a vector"); 673 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 674 const bool IsABIRegCopy = CallConv.hasValue(); 675 676 if (NumParts == 1) { 677 EVT PartEVT = PartVT; 678 if (PartEVT == ValueVT) { 679 // Nothing to do. 680 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 681 // Bitconvert vector->vector case. 682 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 683 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 684 Val = Widened; 685 } else if (PartVT.isVector() && 686 PartEVT.getVectorElementType().bitsGE( 687 ValueVT.getVectorElementType()) && 688 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 689 690 // Promoted vector extract 691 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 692 } else { 693 if (ValueVT.getVectorNumElements() == 1) { 694 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 695 DAG.getVectorIdxConstant(0, DL)); 696 } else { 697 assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() && 698 "lossy conversion of vector to scalar type"); 699 EVT IntermediateType = 700 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 701 Val = DAG.getBitcast(IntermediateType, Val); 702 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 703 } 704 } 705 706 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 707 Parts[0] = Val; 708 return; 709 } 710 711 // Handle a multi-element vector. 712 EVT IntermediateVT; 713 MVT RegisterVT; 714 unsigned NumIntermediates; 715 unsigned NumRegs; 716 if (IsABIRegCopy) { 717 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 718 *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT, 719 NumIntermediates, RegisterVT); 720 } else { 721 NumRegs = 722 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 723 NumIntermediates, RegisterVT); 724 } 725 726 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 727 NumParts = NumRegs; // Silence a compiler warning. 728 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 729 730 unsigned IntermediateNumElts = IntermediateVT.isVector() ? 731 IntermediateVT.getVectorNumElements() : 1; 732 733 // Convert the vector to the appropriate type if necessary. 734 auto DestEltCnt = ElementCount(NumIntermediates * IntermediateNumElts, 735 ValueVT.isScalableVector()); 736 EVT BuiltVectorTy = EVT::getVectorVT( 737 *DAG.getContext(), IntermediateVT.getScalarType(), DestEltCnt); 738 if (ValueVT != BuiltVectorTy) { 739 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) 740 Val = Widened; 741 742 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 743 } 744 745 // Split the vector into intermediate operands. 746 SmallVector<SDValue, 8> Ops(NumIntermediates); 747 for (unsigned i = 0; i != NumIntermediates; ++i) { 748 if (IntermediateVT.isVector()) { 749 Ops[i] = 750 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 751 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 752 } else { 753 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 754 DAG.getVectorIdxConstant(i, DL)); 755 } 756 } 757 758 // Split the intermediate operands into legal parts. 759 if (NumParts == NumIntermediates) { 760 // If the register was not expanded, promote or copy the value, 761 // as appropriate. 762 for (unsigned i = 0; i != NumParts; ++i) 763 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 764 } else if (NumParts > 0) { 765 // If the intermediate type was expanded, split each the value into 766 // legal parts. 767 assert(NumIntermediates != 0 && "division by zero"); 768 assert(NumParts % NumIntermediates == 0 && 769 "Must expand into a divisible number of parts!"); 770 unsigned Factor = NumParts / NumIntermediates; 771 for (unsigned i = 0; i != NumIntermediates; ++i) 772 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 773 CallConv); 774 } 775 } 776 777 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> ®s, MVT regvt, 778 EVT valuevt, Optional<CallingConv::ID> CC) 779 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 780 RegCount(1, regs.size()), CallConv(CC) {} 781 782 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 783 const DataLayout &DL, unsigned Reg, Type *Ty, 784 Optional<CallingConv::ID> CC) { 785 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 786 787 CallConv = CC; 788 789 for (EVT ValueVT : ValueVTs) { 790 unsigned NumRegs = 791 isABIMangled() 792 ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT) 793 : TLI.getNumRegisters(Context, ValueVT); 794 MVT RegisterVT = 795 isABIMangled() 796 ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT) 797 : TLI.getRegisterType(Context, ValueVT); 798 for (unsigned i = 0; i != NumRegs; ++i) 799 Regs.push_back(Reg + i); 800 RegVTs.push_back(RegisterVT); 801 RegCount.push_back(NumRegs); 802 Reg += NumRegs; 803 } 804 } 805 806 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 807 FunctionLoweringInfo &FuncInfo, 808 const SDLoc &dl, SDValue &Chain, 809 SDValue *Flag, const Value *V) const { 810 // A Value with type {} or [0 x %t] needs no registers. 811 if (ValueVTs.empty()) 812 return SDValue(); 813 814 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 815 816 // Assemble the legal parts into the final values. 817 SmallVector<SDValue, 4> Values(ValueVTs.size()); 818 SmallVector<SDValue, 8> Parts; 819 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 820 // Copy the legal parts from the registers. 821 EVT ValueVT = ValueVTs[Value]; 822 unsigned NumRegs = RegCount[Value]; 823 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 824 *DAG.getContext(), 825 CallConv.getValue(), RegVTs[Value]) 826 : RegVTs[Value]; 827 828 Parts.resize(NumRegs); 829 for (unsigned i = 0; i != NumRegs; ++i) { 830 SDValue P; 831 if (!Flag) { 832 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 833 } else { 834 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 835 *Flag = P.getValue(2); 836 } 837 838 Chain = P.getValue(1); 839 Parts[i] = P; 840 841 // If the source register was virtual and if we know something about it, 842 // add an assert node. 843 if (!Register::isVirtualRegister(Regs[Part + i]) || 844 !RegisterVT.isInteger()) 845 continue; 846 847 const FunctionLoweringInfo::LiveOutInfo *LOI = 848 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 849 if (!LOI) 850 continue; 851 852 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 853 unsigned NumSignBits = LOI->NumSignBits; 854 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 855 856 if (NumZeroBits == RegSize) { 857 // The current value is a zero. 858 // Explicitly express that as it would be easier for 859 // optimizations to kick in. 860 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 861 continue; 862 } 863 864 // FIXME: We capture more information than the dag can represent. For 865 // now, just use the tightest assertzext/assertsext possible. 866 bool isSExt; 867 EVT FromVT(MVT::Other); 868 if (NumZeroBits) { 869 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 870 isSExt = false; 871 } else if (NumSignBits > 1) { 872 FromVT = 873 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 874 isSExt = true; 875 } else { 876 continue; 877 } 878 // Add an assertion node. 879 assert(FromVT != MVT::Other); 880 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 881 RegisterVT, P, DAG.getValueType(FromVT)); 882 } 883 884 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 885 RegisterVT, ValueVT, V, CallConv); 886 Part += NumRegs; 887 Parts.clear(); 888 } 889 890 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 891 } 892 893 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 894 const SDLoc &dl, SDValue &Chain, SDValue *Flag, 895 const Value *V, 896 ISD::NodeType PreferredExtendType) const { 897 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 898 ISD::NodeType ExtendKind = PreferredExtendType; 899 900 // Get the list of the values's legal parts. 901 unsigned NumRegs = Regs.size(); 902 SmallVector<SDValue, 8> Parts(NumRegs); 903 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 904 unsigned NumParts = RegCount[Value]; 905 906 MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv( 907 *DAG.getContext(), 908 CallConv.getValue(), RegVTs[Value]) 909 : RegVTs[Value]; 910 911 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 912 ExtendKind = ISD::ZERO_EXTEND; 913 914 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 915 NumParts, RegisterVT, V, CallConv, ExtendKind); 916 Part += NumParts; 917 } 918 919 // Copy the parts into the registers. 920 SmallVector<SDValue, 8> Chains(NumRegs); 921 for (unsigned i = 0; i != NumRegs; ++i) { 922 SDValue Part; 923 if (!Flag) { 924 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 925 } else { 926 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 927 *Flag = Part.getValue(1); 928 } 929 930 Chains[i] = Part.getValue(0); 931 } 932 933 if (NumRegs == 1 || Flag) 934 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 935 // flagged to it. That is the CopyToReg nodes and the user are considered 936 // a single scheduling unit. If we create a TokenFactor and return it as 937 // chain, then the TokenFactor is both a predecessor (operand) of the 938 // user as well as a successor (the TF operands are flagged to the user). 939 // c1, f1 = CopyToReg 940 // c2, f2 = CopyToReg 941 // c3 = TokenFactor c1, c2 942 // ... 943 // = op c3, ..., f2 944 Chain = Chains[NumRegs-1]; 945 else 946 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 947 } 948 949 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 950 unsigned MatchingIdx, const SDLoc &dl, 951 SelectionDAG &DAG, 952 std::vector<SDValue> &Ops) const { 953 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 954 955 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 956 if (HasMatching) 957 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 958 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 959 // Put the register class of the virtual registers in the flag word. That 960 // way, later passes can recompute register class constraints for inline 961 // assembly as well as normal instructions. 962 // Don't do this for tied operands that can use the regclass information 963 // from the def. 964 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 965 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 966 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID()); 967 } 968 969 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 970 Ops.push_back(Res); 971 972 if (Code == InlineAsm::Kind_Clobber) { 973 // Clobbers should always have a 1:1 mapping with registers, and may 974 // reference registers that have illegal (e.g. vector) types. Hence, we 975 // shouldn't try to apply any sort of splitting logic to them. 976 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 977 "No 1:1 mapping from clobbers to regs?"); 978 unsigned SP = TLI.getStackPointerRegisterToSaveRestore(); 979 (void)SP; 980 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 981 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 982 assert( 983 (Regs[I] != SP || 984 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 985 "If we clobbered the stack pointer, MFI should know about it."); 986 } 987 return; 988 } 989 990 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 991 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 992 MVT RegisterVT = RegVTs[Value]; 993 for (unsigned i = 0; i != NumRegs; ++i) { 994 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 995 unsigned TheReg = Regs[Reg++]; 996 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 997 } 998 } 999 } 1000 1001 SmallVector<std::pair<unsigned, unsigned>, 4> 1002 RegsForValue::getRegsAndSizes() const { 1003 SmallVector<std::pair<unsigned, unsigned>, 4> OutVec; 1004 unsigned I = 0; 1005 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1006 unsigned RegCount = std::get<0>(CountAndVT); 1007 MVT RegisterVT = std::get<1>(CountAndVT); 1008 unsigned RegisterSize = RegisterVT.getSizeInBits(); 1009 for (unsigned E = I + RegCount; I != E; ++I) 1010 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1011 } 1012 return OutVec; 1013 } 1014 1015 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1016 const TargetLibraryInfo *li) { 1017 AA = aa; 1018 GFI = gfi; 1019 LibInfo = li; 1020 DL = &DAG.getDataLayout(); 1021 Context = DAG.getContext(); 1022 LPadToCallSiteMap.clear(); 1023 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1024 } 1025 1026 void SelectionDAGBuilder::clear() { 1027 NodeMap.clear(); 1028 UnusedArgNodeMap.clear(); 1029 PendingLoads.clear(); 1030 PendingExports.clear(); 1031 PendingConstrainedFP.clear(); 1032 PendingConstrainedFPStrict.clear(); 1033 CurInst = nullptr; 1034 HasTailCall = false; 1035 SDNodeOrder = LowestSDNodeOrder; 1036 StatepointLowering.clear(); 1037 } 1038 1039 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1040 DanglingDebugInfoMap.clear(); 1041 } 1042 1043 // Update DAG root to include dependencies on Pending chains. 1044 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1045 SDValue Root = DAG.getRoot(); 1046 1047 if (Pending.empty()) 1048 return Root; 1049 1050 // Add current root to PendingChains, unless we already indirectly 1051 // depend on it. 1052 if (Root.getOpcode() != ISD::EntryToken) { 1053 unsigned i = 0, e = Pending.size(); 1054 for (; i != e; ++i) { 1055 assert(Pending[i].getNode()->getNumOperands() > 1); 1056 if (Pending[i].getNode()->getOperand(0) == Root) 1057 break; // Don't add the root if we already indirectly depend on it. 1058 } 1059 1060 if (i == e) 1061 Pending.push_back(Root); 1062 } 1063 1064 if (Pending.size() == 1) 1065 Root = Pending[0]; 1066 else 1067 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1068 1069 DAG.setRoot(Root); 1070 Pending.clear(); 1071 return Root; 1072 } 1073 1074 SDValue SelectionDAGBuilder::getMemoryRoot() { 1075 return updateRoot(PendingLoads); 1076 } 1077 1078 SDValue SelectionDAGBuilder::getRoot() { 1079 // Chain up all pending constrained intrinsics together with all 1080 // pending loads, by simply appending them to PendingLoads and 1081 // then calling getMemoryRoot(). 1082 PendingLoads.reserve(PendingLoads.size() + 1083 PendingConstrainedFP.size() + 1084 PendingConstrainedFPStrict.size()); 1085 PendingLoads.append(PendingConstrainedFP.begin(), 1086 PendingConstrainedFP.end()); 1087 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1088 PendingConstrainedFPStrict.end()); 1089 PendingConstrainedFP.clear(); 1090 PendingConstrainedFPStrict.clear(); 1091 return getMemoryRoot(); 1092 } 1093 1094 SDValue SelectionDAGBuilder::getControlRoot() { 1095 // We need to emit pending fpexcept.strict constrained intrinsics, 1096 // so append them to the PendingExports list. 1097 PendingExports.append(PendingConstrainedFPStrict.begin(), 1098 PendingConstrainedFPStrict.end()); 1099 PendingConstrainedFPStrict.clear(); 1100 return updateRoot(PendingExports); 1101 } 1102 1103 void SelectionDAGBuilder::visit(const Instruction &I) { 1104 // Set up outgoing PHI node register values before emitting the terminator. 1105 if (I.isTerminator()) { 1106 HandlePHINodesInSuccessorBlocks(I.getParent()); 1107 } 1108 1109 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1110 if (!isa<DbgInfoIntrinsic>(I)) 1111 ++SDNodeOrder; 1112 1113 CurInst = &I; 1114 1115 visit(I.getOpcode(), I); 1116 1117 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) { 1118 // ConstrainedFPIntrinsics handle their own FMF. 1119 if (!isa<ConstrainedFPIntrinsic>(&I)) { 1120 // Propagate the fast-math-flags of this IR instruction to the DAG node that 1121 // maps to this instruction. 1122 // TODO: We could handle all flags (nsw, etc) here. 1123 // TODO: If an IR instruction maps to >1 node, only the final node will have 1124 // flags set. 1125 if (SDNode *Node = getNodeForIRValue(&I)) { 1126 SDNodeFlags IncomingFlags; 1127 IncomingFlags.copyFMF(*FPMO); 1128 if (!Node->getFlags().isDefined()) 1129 Node->setFlags(IncomingFlags); 1130 else 1131 Node->intersectFlagsWith(IncomingFlags); 1132 } 1133 } 1134 } 1135 1136 if (!I.isTerminator() && !HasTailCall && 1137 !isStatepoint(&I)) // statepoints handle their exports internally 1138 CopyToExportRegsIfNeeded(&I); 1139 1140 CurInst = nullptr; 1141 } 1142 1143 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1144 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1145 } 1146 1147 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1148 // Note: this doesn't use InstVisitor, because it has to work with 1149 // ConstantExpr's in addition to instructions. 1150 switch (Opcode) { 1151 default: llvm_unreachable("Unknown instruction type encountered!"); 1152 // Build the switch statement using the Instruction.def file. 1153 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1154 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1155 #include "llvm/IR/Instruction.def" 1156 } 1157 } 1158 1159 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1160 const DIExpression *Expr) { 1161 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1162 const DbgValueInst *DI = DDI.getDI(); 1163 DIVariable *DanglingVariable = DI->getVariable(); 1164 DIExpression *DanglingExpr = DI->getExpression(); 1165 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1166 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n"); 1167 return true; 1168 } 1169 return false; 1170 }; 1171 1172 for (auto &DDIMI : DanglingDebugInfoMap) { 1173 DanglingDebugInfoVector &DDIV = DDIMI.second; 1174 1175 // If debug info is to be dropped, run it through final checks to see 1176 // whether it can be salvaged. 1177 for (auto &DDI : DDIV) 1178 if (isMatchingDbgValue(DDI)) 1179 salvageUnresolvedDbgValue(DDI); 1180 1181 DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end()); 1182 } 1183 } 1184 1185 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1186 // generate the debug data structures now that we've seen its definition. 1187 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1188 SDValue Val) { 1189 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1190 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1191 return; 1192 1193 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1194 for (auto &DDI : DDIV) { 1195 const DbgValueInst *DI = DDI.getDI(); 1196 assert(DI && "Ill-formed DanglingDebugInfo"); 1197 DebugLoc dl = DDI.getdl(); 1198 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1199 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1200 DILocalVariable *Variable = DI->getVariable(); 1201 DIExpression *Expr = DI->getExpression(); 1202 assert(Variable->isValidLocationForIntrinsic(dl) && 1203 "Expected inlined-at fields to agree"); 1204 SDDbgValue *SDV; 1205 if (Val.getNode()) { 1206 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1207 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1208 // we couldn't resolve it directly when examining the DbgValue intrinsic 1209 // in the first place we should not be more successful here). Unless we 1210 // have some test case that prove this to be correct we should avoid 1211 // calling EmitFuncArgumentDbgValue here. 1212 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) { 1213 LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order=" 1214 << DbgSDNodeOrder << "] for:\n " << *DI << "\n"); 1215 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1216 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1217 // inserted after the definition of Val when emitting the instructions 1218 // after ISel. An alternative could be to teach 1219 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1220 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1221 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1222 << ValSDNodeOrder << "\n"); 1223 SDV = getDbgValue(Val, Variable, Expr, dl, 1224 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1225 DAG.AddDbgValue(SDV, Val.getNode(), false); 1226 } else 1227 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI 1228 << "in EmitFuncArgumentDbgValue\n"); 1229 } else { 1230 LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n"); 1231 auto Undef = 1232 UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1233 auto SDV = 1234 DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder); 1235 DAG.AddDbgValue(SDV, nullptr, false); 1236 } 1237 } 1238 DDIV.clear(); 1239 } 1240 1241 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) { 1242 Value *V = DDI.getDI()->getValue(); 1243 DILocalVariable *Var = DDI.getDI()->getVariable(); 1244 DIExpression *Expr = DDI.getDI()->getExpression(); 1245 DebugLoc DL = DDI.getdl(); 1246 DebugLoc InstDL = DDI.getDI()->getDebugLoc(); 1247 unsigned SDOrder = DDI.getSDNodeOrder(); 1248 1249 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1250 // that DW_OP_stack_value is desired. 1251 assert(isa<DbgValueInst>(DDI.getDI())); 1252 bool StackValue = true; 1253 1254 // Can this Value can be encoded without any further work? 1255 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) 1256 return; 1257 1258 // Attempt to salvage back through as many instructions as possible. Bail if 1259 // a non-instruction is seen, such as a constant expression or global 1260 // variable. FIXME: Further work could recover those too. 1261 while (isa<Instruction>(V)) { 1262 Instruction &VAsInst = *cast<Instruction>(V); 1263 DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue); 1264 1265 // If we cannot salvage any further, and haven't yet found a suitable debug 1266 // expression, bail out. 1267 if (!NewExpr) 1268 break; 1269 1270 // New value and expr now represent this debuginfo. 1271 V = VAsInst.getOperand(0); 1272 Expr = NewExpr; 1273 1274 // Some kind of simplification occurred: check whether the operand of the 1275 // salvaged debug expression can be encoded in this DAG. 1276 if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) { 1277 LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n " 1278 << DDI.getDI() << "\nBy stripping back to:\n " << V); 1279 return; 1280 } 1281 } 1282 1283 // This was the final opportunity to salvage this debug information, and it 1284 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1285 // any earlier variable location. 1286 auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType()); 1287 auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1288 DAG.AddDbgValue(SDV, nullptr, false); 1289 1290 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " << DDI.getDI() 1291 << "\n"); 1292 LLVM_DEBUG(dbgs() << " Last seen at:\n " << *DDI.getDI()->getOperand(0) 1293 << "\n"); 1294 } 1295 1296 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var, 1297 DIExpression *Expr, DebugLoc dl, 1298 DebugLoc InstDL, unsigned Order) { 1299 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1300 SDDbgValue *SDV; 1301 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1302 isa<ConstantPointerNull>(V)) { 1303 SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder); 1304 DAG.AddDbgValue(SDV, nullptr, false); 1305 return true; 1306 } 1307 1308 // If the Value is a frame index, we can create a FrameIndex debug value 1309 // without relying on the DAG at all. 1310 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1311 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1312 if (SI != FuncInfo.StaticAllocaMap.end()) { 1313 auto SDV = 1314 DAG.getFrameIndexDbgValue(Var, Expr, SI->second, 1315 /*IsIndirect*/ false, dl, SDNodeOrder); 1316 // Do not attach the SDNodeDbgValue to an SDNode: this variable location 1317 // is still available even if the SDNode gets optimized out. 1318 DAG.AddDbgValue(SDV, nullptr, false); 1319 return true; 1320 } 1321 } 1322 1323 // Do not use getValue() in here; we don't want to generate code at 1324 // this point if it hasn't been done yet. 1325 SDValue N = NodeMap[V]; 1326 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1327 N = UnusedArgNodeMap[V]; 1328 if (N.getNode()) { 1329 if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N)) 1330 return true; 1331 SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder); 1332 DAG.AddDbgValue(SDV, N.getNode(), false); 1333 return true; 1334 } 1335 1336 // Special rules apply for the first dbg.values of parameter variables in a 1337 // function. Identify them by the fact they reference Argument Values, that 1338 // they're parameters, and they are parameters of the current function. We 1339 // need to let them dangle until they get an SDNode. 1340 bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() && 1341 !InstDL.getInlinedAt(); 1342 if (!IsParamOfFunc) { 1343 // The value is not used in this block yet (or it would have an SDNode). 1344 // We still want the value to appear for the user if possible -- if it has 1345 // an associated VReg, we can refer to that instead. 1346 auto VMI = FuncInfo.ValueMap.find(V); 1347 if (VMI != FuncInfo.ValueMap.end()) { 1348 unsigned Reg = VMI->second; 1349 // If this is a PHI node, it may be split up into several MI PHI nodes 1350 // (in FunctionLoweringInfo::set). 1351 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1352 V->getType(), None); 1353 if (RFV.occupiesMultipleRegs()) { 1354 unsigned Offset = 0; 1355 unsigned BitsToDescribe = 0; 1356 if (auto VarSize = Var->getSizeInBits()) 1357 BitsToDescribe = *VarSize; 1358 if (auto Fragment = Expr->getFragmentInfo()) 1359 BitsToDescribe = Fragment->SizeInBits; 1360 for (auto RegAndSize : RFV.getRegsAndSizes()) { 1361 unsigned RegisterSize = RegAndSize.second; 1362 // Bail out if all bits are described already. 1363 if (Offset >= BitsToDescribe) 1364 break; 1365 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1366 ? BitsToDescribe - Offset 1367 : RegisterSize; 1368 auto FragmentExpr = DIExpression::createFragmentExpression( 1369 Expr, Offset, FragmentSize); 1370 if (!FragmentExpr) 1371 continue; 1372 SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first, 1373 false, dl, SDNodeOrder); 1374 DAG.AddDbgValue(SDV, nullptr, false); 1375 Offset += RegisterSize; 1376 } 1377 } else { 1378 SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder); 1379 DAG.AddDbgValue(SDV, nullptr, false); 1380 } 1381 return true; 1382 } 1383 } 1384 1385 return false; 1386 } 1387 1388 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1389 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1390 for (auto &Pair : DanglingDebugInfoMap) 1391 for (auto &DDI : Pair.second) 1392 salvageUnresolvedDbgValue(DDI); 1393 clearDanglingDebugInfo(); 1394 } 1395 1396 /// getCopyFromRegs - If there was virtual register allocated for the value V 1397 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1398 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1399 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1400 SDValue Result; 1401 1402 if (It != FuncInfo.ValueMap.end()) { 1403 Register InReg = It->second; 1404 1405 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1406 DAG.getDataLayout(), InReg, Ty, 1407 None); // This is not an ABI copy. 1408 SDValue Chain = DAG.getEntryNode(); 1409 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1410 V); 1411 resolveDanglingDebugInfo(V, Result); 1412 } 1413 1414 return Result; 1415 } 1416 1417 /// getValue - Return an SDValue for the given Value. 1418 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1419 // If we already have an SDValue for this value, use it. It's important 1420 // to do this first, so that we don't create a CopyFromReg if we already 1421 // have a regular SDValue. 1422 SDValue &N = NodeMap[V]; 1423 if (N.getNode()) return N; 1424 1425 // If there's a virtual register allocated and initialized for this 1426 // value, use it. 1427 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1428 return copyFromReg; 1429 1430 // Otherwise create a new SDValue and remember it. 1431 SDValue Val = getValueImpl(V); 1432 NodeMap[V] = Val; 1433 resolveDanglingDebugInfo(V, Val); 1434 return Val; 1435 } 1436 1437 /// getNonRegisterValue - Return an SDValue for the given Value, but 1438 /// don't look in FuncInfo.ValueMap for a virtual register. 1439 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1440 // If we already have an SDValue for this value, use it. 1441 SDValue &N = NodeMap[V]; 1442 if (N.getNode()) { 1443 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) { 1444 // Remove the debug location from the node as the node is about to be used 1445 // in a location which may differ from the original debug location. This 1446 // is relevant to Constant and ConstantFP nodes because they can appear 1447 // as constant expressions inside PHI nodes. 1448 N->setDebugLoc(DebugLoc()); 1449 } 1450 return N; 1451 } 1452 1453 // Otherwise create a new SDValue and remember it. 1454 SDValue Val = getValueImpl(V); 1455 NodeMap[V] = Val; 1456 resolveDanglingDebugInfo(V, Val); 1457 return Val; 1458 } 1459 1460 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1461 /// Create an SDValue for the given value. 1462 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1463 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1464 1465 if (const Constant *C = dyn_cast<Constant>(V)) { 1466 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1467 1468 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1469 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1470 1471 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1472 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1473 1474 if (isa<ConstantPointerNull>(C)) { 1475 unsigned AS = V->getType()->getPointerAddressSpace(); 1476 return DAG.getConstant(0, getCurSDLoc(), 1477 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1478 } 1479 1480 if (match(C, m_VScale(DAG.getDataLayout()))) 1481 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1482 1483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1484 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1485 1486 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1487 return DAG.getUNDEF(VT); 1488 1489 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1490 visit(CE->getOpcode(), *CE); 1491 SDValue N1 = NodeMap[V]; 1492 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1493 return N1; 1494 } 1495 1496 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1497 SmallVector<SDValue, 4> Constants; 1498 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1499 OI != OE; ++OI) { 1500 SDNode *Val = getValue(*OI).getNode(); 1501 // If the operand is an empty aggregate, there are no values. 1502 if (!Val) continue; 1503 // Add each leaf value from the operand to the Constants list 1504 // to form a flattened list of all the values. 1505 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1506 Constants.push_back(SDValue(Val, i)); 1507 } 1508 1509 return DAG.getMergeValues(Constants, getCurSDLoc()); 1510 } 1511 1512 if (const ConstantDataSequential *CDS = 1513 dyn_cast<ConstantDataSequential>(C)) { 1514 SmallVector<SDValue, 4> Ops; 1515 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1516 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1517 // Add each leaf value from the operand to the Constants list 1518 // to form a flattened list of all the values. 1519 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1520 Ops.push_back(SDValue(Val, i)); 1521 } 1522 1523 if (isa<ArrayType>(CDS->getType())) 1524 return DAG.getMergeValues(Ops, getCurSDLoc()); 1525 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1526 } 1527 1528 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1529 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1530 "Unknown struct or array constant!"); 1531 1532 SmallVector<EVT, 4> ValueVTs; 1533 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1534 unsigned NumElts = ValueVTs.size(); 1535 if (NumElts == 0) 1536 return SDValue(); // empty struct 1537 SmallVector<SDValue, 4> Constants(NumElts); 1538 for (unsigned i = 0; i != NumElts; ++i) { 1539 EVT EltVT = ValueVTs[i]; 1540 if (isa<UndefValue>(C)) 1541 Constants[i] = DAG.getUNDEF(EltVT); 1542 else if (EltVT.isFloatingPoint()) 1543 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1544 else 1545 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1546 } 1547 1548 return DAG.getMergeValues(Constants, getCurSDLoc()); 1549 } 1550 1551 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1552 return DAG.getBlockAddress(BA, VT); 1553 1554 VectorType *VecTy = cast<VectorType>(V->getType()); 1555 1556 // Now that we know the number and type of the elements, get that number of 1557 // elements into the Ops array based on what kind of constant it is. 1558 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1559 SmallVector<SDValue, 16> Ops; 1560 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1561 for (unsigned i = 0; i != NumElements; ++i) 1562 Ops.push_back(getValue(CV->getOperand(i))); 1563 1564 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1565 } else if (isa<ConstantAggregateZero>(C)) { 1566 EVT EltVT = 1567 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1568 1569 SDValue Op; 1570 if (EltVT.isFloatingPoint()) 1571 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1572 else 1573 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1574 1575 if (isa<ScalableVectorType>(VecTy)) 1576 return NodeMap[V] = DAG.getSplatVector(VT, getCurSDLoc(), Op); 1577 else { 1578 SmallVector<SDValue, 16> Ops; 1579 Ops.assign(cast<FixedVectorType>(VecTy)->getNumElements(), Op); 1580 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1581 } 1582 } 1583 llvm_unreachable("Unknown vector constant"); 1584 } 1585 1586 // If this is a static alloca, generate it as the frameindex instead of 1587 // computation. 1588 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1589 DenseMap<const AllocaInst*, int>::iterator SI = 1590 FuncInfo.StaticAllocaMap.find(AI); 1591 if (SI != FuncInfo.StaticAllocaMap.end()) 1592 return DAG.getFrameIndex(SI->second, 1593 TLI.getFrameIndexTy(DAG.getDataLayout())); 1594 } 1595 1596 // If this is an instruction which fast-isel has deferred, select it now. 1597 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1598 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1599 1600 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1601 Inst->getType(), getABIRegCopyCC(V)); 1602 SDValue Chain = DAG.getEntryNode(); 1603 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1604 } 1605 1606 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) { 1607 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1608 } 1609 llvm_unreachable("Can't get register for value!"); 1610 } 1611 1612 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1613 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1614 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1615 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1616 bool IsSEH = isAsynchronousEHPersonality(Pers); 1617 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1618 if (!IsSEH) 1619 CatchPadMBB->setIsEHScopeEntry(); 1620 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1621 if (IsMSVCCXX || IsCoreCLR) 1622 CatchPadMBB->setIsEHFuncletEntry(); 1623 } 1624 1625 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1626 // Update machine-CFG edge. 1627 MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()]; 1628 FuncInfo.MBB->addSuccessor(TargetMBB); 1629 1630 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1631 bool IsSEH = isAsynchronousEHPersonality(Pers); 1632 if (IsSEH) { 1633 // If this is not a fall-through branch or optimizations are switched off, 1634 // emit the branch. 1635 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1636 TM.getOptLevel() == CodeGenOpt::None) 1637 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1638 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1639 return; 1640 } 1641 1642 // Figure out the funclet membership for the catchret's successor. 1643 // This will be used by the FuncletLayout pass to determine how to order the 1644 // BB's. 1645 // A 'catchret' returns to the outer scope's color. 1646 Value *ParentPad = I.getCatchSwitchParentPad(); 1647 const BasicBlock *SuccessorColor; 1648 if (isa<ConstantTokenNone>(ParentPad)) 1649 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 1650 else 1651 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 1652 assert(SuccessorColor && "No parent funclet for catchret!"); 1653 MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor]; 1654 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 1655 1656 // Create the terminator node. 1657 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 1658 getControlRoot(), DAG.getBasicBlock(TargetMBB), 1659 DAG.getBasicBlock(SuccessorColorMBB)); 1660 DAG.setRoot(Ret); 1661 } 1662 1663 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 1664 // Don't emit any special code for the cleanuppad instruction. It just marks 1665 // the start of an EH scope/funclet. 1666 FuncInfo.MBB->setIsEHScopeEntry(); 1667 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1668 if (Pers != EHPersonality::Wasm_CXX) { 1669 FuncInfo.MBB->setIsEHFuncletEntry(); 1670 FuncInfo.MBB->setIsCleanupFuncletEntry(); 1671 } 1672 } 1673 1674 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and 1675 // the control flow always stops at the single catch pad, as it does for a 1676 // cleanup pad. In case the exception caught is not of the types the catch pad 1677 // catches, it will be rethrown by a rethrow. 1678 static void findWasmUnwindDestinations( 1679 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1680 BranchProbability Prob, 1681 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1682 &UnwindDests) { 1683 while (EHPadBB) { 1684 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1685 if (isa<CleanupPadInst>(Pad)) { 1686 // Stop on cleanup pads. 1687 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1688 UnwindDests.back().first->setIsEHScopeEntry(); 1689 break; 1690 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1691 // Add the catchpad handlers to the possible destinations. We don't 1692 // continue to the unwind destination of the catchswitch for wasm. 1693 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1694 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1695 UnwindDests.back().first->setIsEHScopeEntry(); 1696 } 1697 break; 1698 } else { 1699 continue; 1700 } 1701 } 1702 } 1703 1704 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 1705 /// many places it could ultimately go. In the IR, we have a single unwind 1706 /// destination, but in the machine CFG, we enumerate all the possible blocks. 1707 /// This function skips over imaginary basic blocks that hold catchswitch 1708 /// instructions, and finds all the "real" machine 1709 /// basic block destinations. As those destinations may not be successors of 1710 /// EHPadBB, here we also calculate the edge probability to those destinations. 1711 /// The passed-in Prob is the edge probability to EHPadBB. 1712 static void findUnwindDestinations( 1713 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 1714 BranchProbability Prob, 1715 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 1716 &UnwindDests) { 1717 EHPersonality Personality = 1718 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1719 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 1720 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 1721 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 1722 bool IsSEH = isAsynchronousEHPersonality(Personality); 1723 1724 if (IsWasmCXX) { 1725 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 1726 assert(UnwindDests.size() <= 1 && 1727 "There should be at most one unwind destination for wasm"); 1728 return; 1729 } 1730 1731 while (EHPadBB) { 1732 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 1733 BasicBlock *NewEHPadBB = nullptr; 1734 if (isa<LandingPadInst>(Pad)) { 1735 // Stop on landingpads. They are not funclets. 1736 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1737 break; 1738 } else if (isa<CleanupPadInst>(Pad)) { 1739 // Stop on cleanup pads. Cleanups are always funclet entries for all known 1740 // personalities. 1741 UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob); 1742 UnwindDests.back().first->setIsEHScopeEntry(); 1743 UnwindDests.back().first->setIsEHFuncletEntry(); 1744 break; 1745 } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 1746 // Add the catchpad handlers to the possible destinations. 1747 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 1748 UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob); 1749 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 1750 if (IsMSVCCXX || IsCoreCLR) 1751 UnwindDests.back().first->setIsEHFuncletEntry(); 1752 if (!IsSEH) 1753 UnwindDests.back().first->setIsEHScopeEntry(); 1754 } 1755 NewEHPadBB = CatchSwitch->getUnwindDest(); 1756 } else { 1757 continue; 1758 } 1759 1760 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1761 if (BPI && NewEHPadBB) 1762 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 1763 EHPadBB = NewEHPadBB; 1764 } 1765 } 1766 1767 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 1768 // Update successor info. 1769 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 1770 auto UnwindDest = I.getUnwindDest(); 1771 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1772 BranchProbability UnwindDestProb = 1773 (BPI && UnwindDest) 1774 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 1775 : BranchProbability::getZero(); 1776 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 1777 for (auto &UnwindDest : UnwindDests) { 1778 UnwindDest.first->setIsEHPad(); 1779 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 1780 } 1781 FuncInfo.MBB->normalizeSuccProbs(); 1782 1783 // Create the terminator node. 1784 SDValue Ret = 1785 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 1786 DAG.setRoot(Ret); 1787 } 1788 1789 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 1790 report_fatal_error("visitCatchSwitch not yet implemented!"); 1791 } 1792 1793 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1794 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1795 auto &DL = DAG.getDataLayout(); 1796 SDValue Chain = getControlRoot(); 1797 SmallVector<ISD::OutputArg, 8> Outs; 1798 SmallVector<SDValue, 8> OutVals; 1799 1800 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 1801 // lower 1802 // 1803 // %val = call <ty> @llvm.experimental.deoptimize() 1804 // ret <ty> %val 1805 // 1806 // differently. 1807 if (I.getParent()->getTerminatingDeoptimizeCall()) { 1808 LowerDeoptimizingReturn(); 1809 return; 1810 } 1811 1812 if (!FuncInfo.CanLowerReturn) { 1813 unsigned DemoteReg = FuncInfo.DemoteRegister; 1814 const Function *F = I.getParent()->getParent(); 1815 1816 // Emit a store of the return value through the virtual register. 1817 // Leave Outs empty so that LowerReturn won't try to load return 1818 // registers the usual way. 1819 SmallVector<EVT, 1> PtrValueVTs; 1820 ComputeValueVTs(TLI, DL, 1821 F->getReturnType()->getPointerTo( 1822 DAG.getDataLayout().getAllocaAddrSpace()), 1823 PtrValueVTs); 1824 1825 SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), 1826 DemoteReg, PtrValueVTs[0]); 1827 SDValue RetOp = getValue(I.getOperand(0)); 1828 1829 SmallVector<EVT, 4> ValueVTs, MemVTs; 1830 SmallVector<uint64_t, 4> Offsets; 1831 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 1832 &Offsets); 1833 unsigned NumValues = ValueVTs.size(); 1834 1835 SmallVector<SDValue, 4> Chains(NumValues); 1836 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 1837 for (unsigned i = 0; i != NumValues; ++i) { 1838 // An aggregate return value cannot wrap around the address space, so 1839 // offsets to its parts don't wrap either. 1840 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]); 1841 1842 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 1843 if (MemVTs[i] != ValueVTs[i]) 1844 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 1845 Chains[i] = DAG.getStore( 1846 Chain, getCurSDLoc(), Val, 1847 // FIXME: better loc info would be nice. 1848 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 1849 commonAlignment(BaseAlign, Offsets[i])); 1850 } 1851 1852 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 1853 MVT::Other, Chains); 1854 } else if (I.getNumOperands() != 0) { 1855 SmallVector<EVT, 4> ValueVTs; 1856 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 1857 unsigned NumValues = ValueVTs.size(); 1858 if (NumValues) { 1859 SDValue RetOp = getValue(I.getOperand(0)); 1860 1861 const Function *F = I.getParent()->getParent(); 1862 1863 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 1864 I.getOperand(0)->getType(), F->getCallingConv(), 1865 /*IsVarArg*/ false); 1866 1867 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1868 if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1869 Attribute::SExt)) 1870 ExtendKind = ISD::SIGN_EXTEND; 1871 else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex, 1872 Attribute::ZExt)) 1873 ExtendKind = ISD::ZERO_EXTEND; 1874 1875 LLVMContext &Context = F->getContext(); 1876 bool RetInReg = F->getAttributes().hasAttribute( 1877 AttributeList::ReturnIndex, Attribute::InReg); 1878 1879 for (unsigned j = 0; j != NumValues; ++j) { 1880 EVT VT = ValueVTs[j]; 1881 1882 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1883 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 1884 1885 CallingConv::ID CC = F->getCallingConv(); 1886 1887 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 1888 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 1889 SmallVector<SDValue, 4> Parts(NumParts); 1890 getCopyToParts(DAG, getCurSDLoc(), 1891 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1892 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 1893 1894 // 'inreg' on function refers to return value 1895 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1896 if (RetInReg) 1897 Flags.setInReg(); 1898 1899 if (I.getOperand(0)->getType()->isPointerTy()) { 1900 Flags.setPointer(); 1901 Flags.setPointerAddrSpace( 1902 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 1903 } 1904 1905 if (NeedsRegBlock) { 1906 Flags.setInConsecutiveRegs(); 1907 if (j == NumValues - 1) 1908 Flags.setInConsecutiveRegsLast(); 1909 } 1910 1911 // Propagate extension type if any 1912 if (ExtendKind == ISD::SIGN_EXTEND) 1913 Flags.setSExt(); 1914 else if (ExtendKind == ISD::ZERO_EXTEND) 1915 Flags.setZExt(); 1916 1917 for (unsigned i = 0; i < NumParts; ++i) { 1918 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1919 VT, /*isfixed=*/true, 0, 0)); 1920 OutVals.push_back(Parts[i]); 1921 } 1922 } 1923 } 1924 } 1925 1926 // Push in swifterror virtual register as the last element of Outs. This makes 1927 // sure swifterror virtual register will be returned in the swifterror 1928 // physical register. 1929 const Function *F = I.getParent()->getParent(); 1930 if (TLI.supportSwiftError() && 1931 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 1932 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 1933 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1934 Flags.setSwiftError(); 1935 Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/, 1936 EVT(TLI.getPointerTy(DL)) /*argvt*/, 1937 true /*isfixed*/, 1 /*origidx*/, 1938 0 /*partOffs*/)); 1939 // Create SDNode for the swifterror virtual register. 1940 OutVals.push_back( 1941 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 1942 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 1943 EVT(TLI.getPointerTy(DL)))); 1944 } 1945 1946 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 1947 CallingConv::ID CallConv = 1948 DAG.getMachineFunction().getFunction().getCallingConv(); 1949 Chain = DAG.getTargetLoweringInfo().LowerReturn( 1950 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 1951 1952 // Verify that the target's LowerReturn behaved as expected. 1953 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1954 "LowerReturn didn't return a valid chain!"); 1955 1956 // Update the DAG with the new chain value resulting from return lowering. 1957 DAG.setRoot(Chain); 1958 } 1959 1960 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1961 /// created for it, emit nodes to copy the value into the virtual 1962 /// registers. 1963 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1964 // Skip empty types 1965 if (V->getType()->isEmptyTy()) 1966 return; 1967 1968 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 1969 if (VMI != FuncInfo.ValueMap.end()) { 1970 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1971 CopyValueToVirtualRegister(V, VMI->second); 1972 } 1973 } 1974 1975 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1976 /// the current basic block, add it to ValueMap now so that we'll get a 1977 /// CopyTo/FromReg. 1978 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1979 // No need to export constants. 1980 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1981 1982 // Already exported? 1983 if (FuncInfo.isExportedInst(V)) return; 1984 1985 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1986 CopyValueToVirtualRegister(V, Reg); 1987 } 1988 1989 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1990 const BasicBlock *FromBB) { 1991 // The operands of the setcc have to be in this block. We don't know 1992 // how to export them from some other block. 1993 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1994 // Can export from current BB. 1995 if (VI->getParent() == FromBB) 1996 return true; 1997 1998 // Is already exported, noop. 1999 return FuncInfo.isExportedInst(V); 2000 } 2001 2002 // If this is an argument, we can export it if the BB is the entry block or 2003 // if it is already exported. 2004 if (isa<Argument>(V)) { 2005 if (FromBB == &FromBB->getParent()->getEntryBlock()) 2006 return true; 2007 2008 // Otherwise, can only export this if it is already exported. 2009 return FuncInfo.isExportedInst(V); 2010 } 2011 2012 // Otherwise, constants can always be exported. 2013 return true; 2014 } 2015 2016 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2017 BranchProbability 2018 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2019 const MachineBasicBlock *Dst) const { 2020 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2021 const BasicBlock *SrcBB = Src->getBasicBlock(); 2022 const BasicBlock *DstBB = Dst->getBasicBlock(); 2023 if (!BPI) { 2024 // If BPI is not available, set the default probability as 1 / N, where N is 2025 // the number of successors. 2026 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2027 return BranchProbability(1, SuccSize); 2028 } 2029 return BPI->getEdgeProbability(SrcBB, DstBB); 2030 } 2031 2032 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2033 MachineBasicBlock *Dst, 2034 BranchProbability Prob) { 2035 if (!FuncInfo.BPI) 2036 Src->addSuccessorWithoutProb(Dst); 2037 else { 2038 if (Prob.isUnknown()) 2039 Prob = getEdgeProbability(Src, Dst); 2040 Src->addSuccessor(Dst, Prob); 2041 } 2042 } 2043 2044 static bool InBlock(const Value *V, const BasicBlock *BB) { 2045 if (const Instruction *I = dyn_cast<Instruction>(V)) 2046 return I->getParent() == BB; 2047 return true; 2048 } 2049 2050 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2051 /// This function emits a branch and is used at the leaves of an OR or an 2052 /// AND operator tree. 2053 void 2054 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2055 MachineBasicBlock *TBB, 2056 MachineBasicBlock *FBB, 2057 MachineBasicBlock *CurBB, 2058 MachineBasicBlock *SwitchBB, 2059 BranchProbability TProb, 2060 BranchProbability FProb, 2061 bool InvertCond) { 2062 const BasicBlock *BB = CurBB->getBasicBlock(); 2063 2064 // If the leaf of the tree is a comparison, merge the condition into 2065 // the caseblock. 2066 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2067 // The operands of the cmp have to be in this block. We don't know 2068 // how to export them from some other block. If this is the first block 2069 // of the sequence, no exporting is needed. 2070 if (CurBB == SwitchBB || 2071 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2072 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2073 ISD::CondCode Condition; 2074 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2075 ICmpInst::Predicate Pred = 2076 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2077 Condition = getICmpCondCode(Pred); 2078 } else { 2079 const FCmpInst *FC = cast<FCmpInst>(Cond); 2080 FCmpInst::Predicate Pred = 2081 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2082 Condition = getFCmpCondCode(Pred); 2083 if (TM.Options.NoNaNsFPMath) 2084 Condition = getFCmpCodeWithoutNaN(Condition); 2085 } 2086 2087 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2088 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2089 SL->SwitchCases.push_back(CB); 2090 return; 2091 } 2092 } 2093 2094 // Create a CaseBlock record representing this branch. 2095 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2096 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2097 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2098 SL->SwitchCases.push_back(CB); 2099 } 2100 2101 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2102 MachineBasicBlock *TBB, 2103 MachineBasicBlock *FBB, 2104 MachineBasicBlock *CurBB, 2105 MachineBasicBlock *SwitchBB, 2106 Instruction::BinaryOps Opc, 2107 BranchProbability TProb, 2108 BranchProbability FProb, 2109 bool InvertCond) { 2110 // Skip over not part of the tree and remember to invert op and operands at 2111 // next level. 2112 Value *NotCond; 2113 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2114 InBlock(NotCond, CurBB->getBasicBlock())) { 2115 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2116 !InvertCond); 2117 return; 2118 } 2119 2120 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2121 // Compute the effective opcode for Cond, taking into account whether it needs 2122 // to be inverted, e.g. 2123 // and (not (or A, B)), C 2124 // gets lowered as 2125 // and (and (not A, not B), C) 2126 unsigned BOpc = 0; 2127 if (BOp) { 2128 BOpc = BOp->getOpcode(); 2129 if (InvertCond) { 2130 if (BOpc == Instruction::And) 2131 BOpc = Instruction::Or; 2132 else if (BOpc == Instruction::Or) 2133 BOpc = Instruction::And; 2134 } 2135 } 2136 2137 // If this node is not part of the or/and tree, emit it as a branch. 2138 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 2139 BOpc != unsigned(Opc) || !BOp->hasOneUse() || 2140 BOp->getParent() != CurBB->getBasicBlock() || 2141 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 2142 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 2143 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2144 TProb, FProb, InvertCond); 2145 return; 2146 } 2147 2148 // Create TmpBB after CurBB. 2149 MachineFunction::iterator BBI(CurBB); 2150 MachineFunction &MF = DAG.getMachineFunction(); 2151 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2152 CurBB->getParent()->insert(++BBI, TmpBB); 2153 2154 if (Opc == Instruction::Or) { 2155 // Codegen X | Y as: 2156 // BB1: 2157 // jmp_if_X TBB 2158 // jmp TmpBB 2159 // TmpBB: 2160 // jmp_if_Y TBB 2161 // jmp FBB 2162 // 2163 2164 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2165 // The requirement is that 2166 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2167 // = TrueProb for original BB. 2168 // Assuming the original probabilities are A and B, one choice is to set 2169 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2170 // A/(1+B) and 2B/(1+B). This choice assumes that 2171 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2172 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2173 // TmpBB, but the math is more complicated. 2174 2175 auto NewTrueProb = TProb / 2; 2176 auto NewFalseProb = TProb / 2 + FProb; 2177 // Emit the LHS condition. 2178 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc, 2179 NewTrueProb, NewFalseProb, InvertCond); 2180 2181 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2182 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2183 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2184 // Emit the RHS condition into TmpBB. 2185 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2186 Probs[0], Probs[1], InvertCond); 2187 } else { 2188 assert(Opc == Instruction::And && "Unknown merge op!"); 2189 // Codegen X & Y as: 2190 // BB1: 2191 // jmp_if_X TmpBB 2192 // jmp FBB 2193 // TmpBB: 2194 // jmp_if_Y TBB 2195 // jmp FBB 2196 // 2197 // This requires creation of TmpBB after CurBB. 2198 2199 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2200 // The requirement is that 2201 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2202 // = FalseProb for original BB. 2203 // Assuming the original probabilities are A and B, one choice is to set 2204 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2205 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2206 // TrueProb for BB1 * FalseProb for TmpBB. 2207 2208 auto NewTrueProb = TProb + FProb / 2; 2209 auto NewFalseProb = FProb / 2; 2210 // Emit the LHS condition. 2211 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc, 2212 NewTrueProb, NewFalseProb, InvertCond); 2213 2214 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2215 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2216 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2217 // Emit the RHS condition into TmpBB. 2218 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc, 2219 Probs[0], Probs[1], InvertCond); 2220 } 2221 } 2222 2223 /// If the set of cases should be emitted as a series of branches, return true. 2224 /// If we should emit this as a bunch of and/or'd together conditions, return 2225 /// false. 2226 bool 2227 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2228 if (Cases.size() != 2) return true; 2229 2230 // If this is two comparisons of the same values or'd or and'd together, they 2231 // will get folded into a single comparison, so don't emit two blocks. 2232 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2233 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2234 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2235 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2236 return false; 2237 } 2238 2239 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2240 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2241 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2242 Cases[0].CC == Cases[1].CC && 2243 isa<Constant>(Cases[0].CmpRHS) && 2244 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2245 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2246 return false; 2247 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2248 return false; 2249 } 2250 2251 return true; 2252 } 2253 2254 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2255 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2256 2257 // Update machine-CFG edges. 2258 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 2259 2260 if (I.isUnconditional()) { 2261 // Update machine-CFG edges. 2262 BrMBB->addSuccessor(Succ0MBB); 2263 2264 // If this is not a fall-through branch or optimizations are switched off, 2265 // emit the branch. 2266 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None) 2267 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2268 MVT::Other, getControlRoot(), 2269 DAG.getBasicBlock(Succ0MBB))); 2270 2271 return; 2272 } 2273 2274 // If this condition is one of the special cases we handle, do special stuff 2275 // now. 2276 const Value *CondVal = I.getCondition(); 2277 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 2278 2279 // If this is a series of conditions that are or'd or and'd together, emit 2280 // this as a sequence of branches instead of setcc's with and/or operations. 2281 // As long as jumps are not expensive, this should improve performance. 2282 // For example, instead of something like: 2283 // cmp A, B 2284 // C = seteq 2285 // cmp D, E 2286 // F = setle 2287 // or C, F 2288 // jnz foo 2289 // Emit: 2290 // cmp A, B 2291 // je foo 2292 // cmp D, E 2293 // jle foo 2294 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 2295 Instruction::BinaryOps Opcode = BOp->getOpcode(); 2296 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() && 2297 !I.hasMetadata(LLVMContext::MD_unpredictable) && 2298 (Opcode == Instruction::And || Opcode == Instruction::Or)) { 2299 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 2300 Opcode, 2301 getEdgeProbability(BrMBB, Succ0MBB), 2302 getEdgeProbability(BrMBB, Succ1MBB), 2303 /*InvertCond=*/false); 2304 // If the compares in later blocks need to use values not currently 2305 // exported from this block, export them now. This block should always 2306 // be the first entry. 2307 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2308 2309 // Allow some cases to be rejected. 2310 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2311 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2312 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2313 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2314 } 2315 2316 // Emit the branch for this block. 2317 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2318 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2319 return; 2320 } 2321 2322 // Okay, we decided not to do this, remove any inserted MBB's and clear 2323 // SwitchCases. 2324 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2325 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2326 2327 SL->SwitchCases.clear(); 2328 } 2329 } 2330 2331 // Create a CaseBlock record representing this branch. 2332 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2333 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc()); 2334 2335 // Use visitSwitchCase to actually insert the fast branch sequence for this 2336 // cond branch. 2337 visitSwitchCase(CB, BrMBB); 2338 } 2339 2340 /// visitSwitchCase - Emits the necessary code to represent a single node in 2341 /// the binary search tree resulting from lowering a switch instruction. 2342 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2343 MachineBasicBlock *SwitchBB) { 2344 SDValue Cond; 2345 SDValue CondLHS = getValue(CB.CmpLHS); 2346 SDLoc dl = CB.DL; 2347 2348 if (CB.CC == ISD::SETTRUE) { 2349 // Branch or fall through to TrueBB. 2350 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2351 SwitchBB->normalizeSuccProbs(); 2352 if (CB.TrueBB != NextBlock(SwitchBB)) { 2353 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2354 DAG.getBasicBlock(CB.TrueBB))); 2355 } 2356 return; 2357 } 2358 2359 auto &TLI = DAG.getTargetLoweringInfo(); 2360 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2361 2362 // Build the setcc now. 2363 if (!CB.CmpMHS) { 2364 // Fold "(X == true)" to X and "(X == false)" to !X to 2365 // handle common cases produced by branch lowering. 2366 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2367 CB.CC == ISD::SETEQ) 2368 Cond = CondLHS; 2369 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2370 CB.CC == ISD::SETEQ) { 2371 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2372 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2373 } else { 2374 SDValue CondRHS = getValue(CB.CmpRHS); 2375 2376 // If a pointer's DAG type is larger than its memory type then the DAG 2377 // values are zero-extended. This breaks signed comparisons so truncate 2378 // back to the underlying type before doing the compare. 2379 if (CondLHS.getValueType() != MemVT) { 2380 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2381 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2382 } 2383 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2384 } 2385 } else { 2386 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2387 2388 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2389 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2390 2391 SDValue CmpOp = getValue(CB.CmpMHS); 2392 EVT VT = CmpOp.getValueType(); 2393 2394 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2395 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2396 ISD::SETLE); 2397 } else { 2398 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2399 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2400 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2401 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2402 } 2403 } 2404 2405 // Update successor info 2406 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2407 // TrueBB and FalseBB are always different unless the incoming IR is 2408 // degenerate. This only happens when running llc on weird IR. 2409 if (CB.TrueBB != CB.FalseBB) 2410 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2411 SwitchBB->normalizeSuccProbs(); 2412 2413 // If the lhs block is the next block, invert the condition so that we can 2414 // fall through to the lhs instead of the rhs block. 2415 if (CB.TrueBB == NextBlock(SwitchBB)) { 2416 std::swap(CB.TrueBB, CB.FalseBB); 2417 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2418 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2419 } 2420 2421 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2422 MVT::Other, getControlRoot(), Cond, 2423 DAG.getBasicBlock(CB.TrueBB)); 2424 2425 // Insert the false branch. Do this even if it's a fall through branch, 2426 // this makes it easier to do DAG optimizations which require inverting 2427 // the branch condition. 2428 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2429 DAG.getBasicBlock(CB.FalseBB)); 2430 2431 DAG.setRoot(BrCond); 2432 } 2433 2434 /// visitJumpTable - Emit JumpTable node in the current MBB 2435 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2436 // Emit the code for the jump table 2437 assert(JT.Reg != -1U && "Should lower JT Header first!"); 2438 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()); 2439 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(), 2440 JT.Reg, PTy); 2441 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2442 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(), 2443 MVT::Other, Index.getValue(1), 2444 Table, Index); 2445 DAG.setRoot(BrJumpTable); 2446 } 2447 2448 /// visitJumpTableHeader - This function emits necessary code to produce index 2449 /// in the JumpTable from switch case. 2450 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2451 JumpTableHeader &JTH, 2452 MachineBasicBlock *SwitchBB) { 2453 SDLoc dl = getCurSDLoc(); 2454 2455 // Subtract the lowest switch case value from the value being switched on. 2456 SDValue SwitchOp = getValue(JTH.SValue); 2457 EVT VT = SwitchOp.getValueType(); 2458 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 2459 DAG.getConstant(JTH.First, dl, VT)); 2460 2461 // The SDNode we just created, which holds the value being switched on minus 2462 // the smallest case value, needs to be copied to a virtual register so it 2463 // can be used as an index into the jump table in a subsequent basic block. 2464 // This value may be smaller or larger than the target's pointer type, and 2465 // therefore require extension or truncating. 2466 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2467 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout())); 2468 2469 unsigned JumpTableReg = 2470 FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout())); 2471 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, 2472 JumpTableReg, SwitchOp); 2473 JT.Reg = JumpTableReg; 2474 2475 if (!JTH.OmitRangeCheck) { 2476 // Emit the range check for the jump table, and branch to the default block 2477 // for the switch statement if the value being switched on exceeds the 2478 // largest case in the switch. 2479 SDValue CMP = DAG.getSetCC( 2480 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2481 Sub.getValueType()), 2482 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 2483 2484 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2485 MVT::Other, CopyTo, CMP, 2486 DAG.getBasicBlock(JT.Default)); 2487 2488 // Avoid emitting unnecessary branches to the next block. 2489 if (JT.MBB != NextBlock(SwitchBB)) 2490 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2491 DAG.getBasicBlock(JT.MBB)); 2492 2493 DAG.setRoot(BrCond); 2494 } else { 2495 // Avoid emitting unnecessary branches to the next block. 2496 if (JT.MBB != NextBlock(SwitchBB)) 2497 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 2498 DAG.getBasicBlock(JT.MBB))); 2499 else 2500 DAG.setRoot(CopyTo); 2501 } 2502 } 2503 2504 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 2505 /// variable if there exists one. 2506 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 2507 SDValue &Chain) { 2508 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2509 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2510 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2511 MachineFunction &MF = DAG.getMachineFunction(); 2512 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 2513 MachineSDNode *Node = 2514 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 2515 if (Global) { 2516 MachinePointerInfo MPInfo(Global); 2517 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 2518 MachineMemOperand::MODereferenceable; 2519 MachineMemOperand *MemRef = MF.getMachineMemOperand( 2520 MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy)); 2521 DAG.setNodeMemRefs(Node, {MemRef}); 2522 } 2523 if (PtrTy != PtrMemTy) 2524 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 2525 return SDValue(Node, 0); 2526 } 2527 2528 /// Codegen a new tail for a stack protector check ParentMBB which has had its 2529 /// tail spliced into a stack protector check success bb. 2530 /// 2531 /// For a high level explanation of how this fits into the stack protector 2532 /// generation see the comment on the declaration of class 2533 /// StackProtectorDescriptor. 2534 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 2535 MachineBasicBlock *ParentBB) { 2536 2537 // First create the loads to the guard/stack slot for the comparison. 2538 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2539 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 2540 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 2541 2542 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 2543 int FI = MFI.getStackProtectorIndex(); 2544 2545 SDValue Guard; 2546 SDLoc dl = getCurSDLoc(); 2547 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 2548 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 2549 unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext())); 2550 2551 // Generate code to load the content of the guard slot. 2552 SDValue GuardVal = DAG.getLoad( 2553 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 2554 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 2555 MachineMemOperand::MOVolatile); 2556 2557 if (TLI.useStackGuardXorFP()) 2558 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 2559 2560 // Retrieve guard check function, nullptr if instrumentation is inlined. 2561 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 2562 // The target provides a guard check function to validate the guard value. 2563 // Generate a call to that function with the content of the guard slot as 2564 // argument. 2565 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 2566 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 2567 2568 TargetLowering::ArgListTy Args; 2569 TargetLowering::ArgListEntry Entry; 2570 Entry.Node = GuardVal; 2571 Entry.Ty = FnTy->getParamType(0); 2572 if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg)) 2573 Entry.IsInReg = true; 2574 Args.push_back(Entry); 2575 2576 TargetLowering::CallLoweringInfo CLI(DAG); 2577 CLI.setDebugLoc(getCurSDLoc()) 2578 .setChain(DAG.getEntryNode()) 2579 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 2580 getValue(GuardCheckFn), std::move(Args)); 2581 2582 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 2583 DAG.setRoot(Result.second); 2584 return; 2585 } 2586 2587 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 2588 // Otherwise, emit a volatile load to retrieve the stack guard value. 2589 SDValue Chain = DAG.getEntryNode(); 2590 if (TLI.useLoadStackGuardNode()) { 2591 Guard = getLoadStackGuard(DAG, dl, Chain); 2592 } else { 2593 const Value *IRGuard = TLI.getSDagStackGuard(M); 2594 SDValue GuardPtr = getValue(IRGuard); 2595 2596 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 2597 MachinePointerInfo(IRGuard, 0), Align, 2598 MachineMemOperand::MOVolatile); 2599 } 2600 2601 // Perform the comparison via a getsetcc. 2602 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 2603 *DAG.getContext(), 2604 Guard.getValueType()), 2605 Guard, GuardVal, ISD::SETNE); 2606 2607 // If the guard/stackslot do not equal, branch to failure MBB. 2608 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 2609 MVT::Other, GuardVal.getOperand(0), 2610 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 2611 // Otherwise branch to success MBB. 2612 SDValue Br = DAG.getNode(ISD::BR, dl, 2613 MVT::Other, BrCond, 2614 DAG.getBasicBlock(SPD.getSuccessMBB())); 2615 2616 DAG.setRoot(Br); 2617 } 2618 2619 /// Codegen the failure basic block for a stack protector check. 2620 /// 2621 /// A failure stack protector machine basic block consists simply of a call to 2622 /// __stack_chk_fail(). 2623 /// 2624 /// For a high level explanation of how this fits into the stack protector 2625 /// generation see the comment on the declaration of class 2626 /// StackProtectorDescriptor. 2627 void 2628 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 2629 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2630 TargetLowering::MakeLibCallOptions CallOptions; 2631 CallOptions.setDiscardResult(true); 2632 SDValue Chain = 2633 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid, 2634 None, CallOptions, getCurSDLoc()).second; 2635 // On PS4, the "return address" must still be within the calling function, 2636 // even if it's at the very end, so emit an explicit TRAP here. 2637 // Passing 'true' for doesNotReturn above won't generate the trap for us. 2638 if (TM.getTargetTriple().isPS4CPU()) 2639 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 2640 2641 DAG.setRoot(Chain); 2642 } 2643 2644 /// visitBitTestHeader - This function emits necessary code to produce value 2645 /// suitable for "bit tests" 2646 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 2647 MachineBasicBlock *SwitchBB) { 2648 SDLoc dl = getCurSDLoc(); 2649 2650 // Subtract the minimum value. 2651 SDValue SwitchOp = getValue(B.SValue); 2652 EVT VT = SwitchOp.getValueType(); 2653 SDValue RangeSub = 2654 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 2655 2656 // Determine the type of the test operands. 2657 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2658 bool UsePtrType = false; 2659 if (!TLI.isTypeLegal(VT)) { 2660 UsePtrType = true; 2661 } else { 2662 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 2663 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 2664 // Switch table case range are encoded into series of masks. 2665 // Just use pointer type, it's guaranteed to fit. 2666 UsePtrType = true; 2667 break; 2668 } 2669 } 2670 SDValue Sub = RangeSub; 2671 if (UsePtrType) { 2672 VT = TLI.getPointerTy(DAG.getDataLayout()); 2673 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 2674 } 2675 2676 B.RegVT = VT.getSimpleVT(); 2677 B.Reg = FuncInfo.CreateReg(B.RegVT); 2678 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 2679 2680 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 2681 2682 if (!B.OmitRangeCheck) 2683 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 2684 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 2685 SwitchBB->normalizeSuccProbs(); 2686 2687 SDValue Root = CopyTo; 2688 if (!B.OmitRangeCheck) { 2689 // Conditional branch to the default block. 2690 SDValue RangeCmp = DAG.getSetCC(dl, 2691 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 2692 RangeSub.getValueType()), 2693 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 2694 ISD::SETUGT); 2695 2696 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 2697 DAG.getBasicBlock(B.Default)); 2698 } 2699 2700 // Avoid emitting unnecessary branches to the next block. 2701 if (MBB != NextBlock(SwitchBB)) 2702 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 2703 2704 DAG.setRoot(Root); 2705 } 2706 2707 /// visitBitTestCase - this function produces one "bit test" 2708 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 2709 MachineBasicBlock* NextMBB, 2710 BranchProbability BranchProbToNext, 2711 unsigned Reg, 2712 BitTestCase &B, 2713 MachineBasicBlock *SwitchBB) { 2714 SDLoc dl = getCurSDLoc(); 2715 MVT VT = BB.RegVT; 2716 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 2717 SDValue Cmp; 2718 unsigned PopCount = countPopulation(B.Mask); 2719 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2720 if (PopCount == 1) { 2721 // Testing for a single bit; just compare the shift count with what it 2722 // would need to be to shift a 1 bit in that position. 2723 Cmp = DAG.getSetCC( 2724 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2725 ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), 2726 ISD::SETEQ); 2727 } else if (PopCount == BB.Range) { 2728 // There is only one zero bit in the range, test for it directly. 2729 Cmp = DAG.getSetCC( 2730 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2731 ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), 2732 ISD::SETNE); 2733 } else { 2734 // Make desired shift 2735 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 2736 DAG.getConstant(1, dl, VT), ShiftOp); 2737 2738 // Emit bit tests and jumps 2739 SDValue AndOp = DAG.getNode(ISD::AND, dl, 2740 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 2741 Cmp = DAG.getSetCC( 2742 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 2743 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 2744 } 2745 2746 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 2747 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 2748 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 2749 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 2750 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 2751 // one as they are relative probabilities (and thus work more like weights), 2752 // and hence we need to normalize them to let the sum of them become one. 2753 SwitchBB->normalizeSuccProbs(); 2754 2755 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 2756 MVT::Other, getControlRoot(), 2757 Cmp, DAG.getBasicBlock(B.TargetBB)); 2758 2759 // Avoid emitting unnecessary branches to the next block. 2760 if (NextMBB != NextBlock(SwitchBB)) 2761 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 2762 DAG.getBasicBlock(NextMBB)); 2763 2764 DAG.setRoot(BrAnd); 2765 } 2766 2767 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 2768 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 2769 2770 // Retrieve successors. Look through artificial IR level blocks like 2771 // catchswitch for successors. 2772 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 2773 const BasicBlock *EHPadBB = I.getSuccessor(1); 2774 2775 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2776 // have to do anything here to lower funclet bundles. 2777 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 2778 LLVMContext::OB_funclet, 2779 LLVMContext::OB_cfguardtarget}) && 2780 "Cannot lower invokes with arbitrary operand bundles yet!"); 2781 2782 const Value *Callee(I.getCalledOperand()); 2783 const Function *Fn = dyn_cast<Function>(Callee); 2784 if (isa<InlineAsm>(Callee)) 2785 visitInlineAsm(I); 2786 else if (Fn && Fn->isIntrinsic()) { 2787 switch (Fn->getIntrinsicID()) { 2788 default: 2789 llvm_unreachable("Cannot invoke this intrinsic"); 2790 case Intrinsic::donothing: 2791 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 2792 break; 2793 case Intrinsic::experimental_patchpoint_void: 2794 case Intrinsic::experimental_patchpoint_i64: 2795 visitPatchpoint(I, EHPadBB); 2796 break; 2797 case Intrinsic::experimental_gc_statepoint: 2798 LowerStatepoint(ImmutableStatepoint(&I), EHPadBB); 2799 break; 2800 case Intrinsic::wasm_rethrow_in_catch: { 2801 // This is usually done in visitTargetIntrinsic, but this intrinsic is 2802 // special because it can be invoked, so we manually lower it to a DAG 2803 // node here. 2804 SmallVector<SDValue, 8> Ops; 2805 Ops.push_back(getRoot()); // inchain 2806 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2807 Ops.push_back( 2808 DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(), 2809 TLI.getPointerTy(DAG.getDataLayout()))); 2810 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 2811 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 2812 break; 2813 } 2814 } 2815 } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) { 2816 // Currently we do not lower any intrinsic calls with deopt operand bundles. 2817 // Eventually we will support lowering the @llvm.experimental.deoptimize 2818 // intrinsic, and right now there are no plans to support other intrinsics 2819 // with deopt state. 2820 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 2821 } else { 2822 LowerCallTo(I, getValue(Callee), false, EHPadBB); 2823 } 2824 2825 // If the value of the invoke is used outside of its defining block, make it 2826 // available as a virtual register. 2827 // We already took care of the exported value for the statepoint instruction 2828 // during call to the LowerStatepoint. 2829 if (!isStatepoint(I)) { 2830 CopyToExportRegsIfNeeded(&I); 2831 } 2832 2833 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2834 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2835 BranchProbability EHPadBBProb = 2836 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 2837 : BranchProbability::getZero(); 2838 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 2839 2840 // Update successor info. 2841 addSuccessorWithProb(InvokeMBB, Return); 2842 for (auto &UnwindDest : UnwindDests) { 2843 UnwindDest.first->setIsEHPad(); 2844 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 2845 } 2846 InvokeMBB->normalizeSuccProbs(); 2847 2848 // Drop into normal successor. 2849 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 2850 DAG.getBasicBlock(Return))); 2851 } 2852 2853 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 2854 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 2855 2856 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 2857 // have to do anything here to lower funclet bundles. 2858 assert(!I.hasOperandBundlesOtherThan( 2859 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 2860 "Cannot lower callbrs with arbitrary operand bundles yet!"); 2861 2862 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 2863 visitInlineAsm(I); 2864 CopyToExportRegsIfNeeded(&I); 2865 2866 // Retrieve successors. 2867 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()]; 2868 Return->setInlineAsmBrDefaultTarget(); 2869 2870 // Update successor info. 2871 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 2872 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 2873 MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)]; 2874 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 2875 CallBrMBB->addInlineAsmBrIndirectTarget(Target); 2876 } 2877 CallBrMBB->normalizeSuccProbs(); 2878 2879 // Drop into default successor. 2880 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 2881 MVT::Other, getControlRoot(), 2882 DAG.getBasicBlock(Return))); 2883 } 2884 2885 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 2886 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 2887 } 2888 2889 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 2890 assert(FuncInfo.MBB->isEHPad() && 2891 "Call to landingpad not in landing pad!"); 2892 2893 // If there aren't registers to copy the values into (e.g., during SjLj 2894 // exceptions), then don't bother to create these DAG nodes. 2895 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2896 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 2897 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 2898 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 2899 return; 2900 2901 // If landingpad's return type is token type, we don't create DAG nodes 2902 // for its exception pointer and selector value. The extraction of exception 2903 // pointer or selector value from token type landingpads is not currently 2904 // supported. 2905 if (LP.getType()->isTokenTy()) 2906 return; 2907 2908 SmallVector<EVT, 2> ValueVTs; 2909 SDLoc dl = getCurSDLoc(); 2910 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 2911 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 2912 2913 // Get the two live-in registers as SDValues. The physregs have already been 2914 // copied into virtual registers. 2915 SDValue Ops[2]; 2916 if (FuncInfo.ExceptionPointerVirtReg) { 2917 Ops[0] = DAG.getZExtOrTrunc( 2918 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2919 FuncInfo.ExceptionPointerVirtReg, 2920 TLI.getPointerTy(DAG.getDataLayout())), 2921 dl, ValueVTs[0]); 2922 } else { 2923 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 2924 } 2925 Ops[1] = DAG.getZExtOrTrunc( 2926 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 2927 FuncInfo.ExceptionSelectorVirtReg, 2928 TLI.getPointerTy(DAG.getDataLayout())), 2929 dl, ValueVTs[1]); 2930 2931 // Merge into one. 2932 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 2933 DAG.getVTList(ValueVTs), Ops); 2934 setValue(&LP, Res); 2935 } 2936 2937 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2938 MachineBasicBlock *Last) { 2939 // Update JTCases. 2940 for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i) 2941 if (SL->JTCases[i].first.HeaderBB == First) 2942 SL->JTCases[i].first.HeaderBB = Last; 2943 2944 // Update BitTestCases. 2945 for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i) 2946 if (SL->BitTestCases[i].Parent == First) 2947 SL->BitTestCases[i].Parent = Last; 2948 2949 // SelectionDAGISel::FinishBasicBlock will add PHI operands for the 2950 // successors of the fallthrough block. Here, we add PHI operands for the 2951 // successors of the INLINEASM_BR block itself. 2952 if (First->getFirstTerminator()->getOpcode() == TargetOpcode::INLINEASM_BR) 2953 for (std::pair<MachineInstr *, unsigned> &pair : FuncInfo.PHINodesToUpdate) 2954 if (First->isSuccessor(pair.first->getParent())) 2955 MachineInstrBuilder(*First->getParent(), pair.first) 2956 .addReg(pair.second) 2957 .addMBB(First); 2958 } 2959 2960 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2961 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2962 2963 // Update machine-CFG edges with unique successors. 2964 SmallSet<BasicBlock*, 32> Done; 2965 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 2966 BasicBlock *BB = I.getSuccessor(i); 2967 bool Inserted = Done.insert(BB).second; 2968 if (!Inserted) 2969 continue; 2970 2971 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB]; 2972 addSuccessorWithProb(IndirectBrMBB, Succ); 2973 } 2974 IndirectBrMBB->normalizeSuccProbs(); 2975 2976 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 2977 MVT::Other, getControlRoot(), 2978 getValue(I.getAddress()))); 2979 } 2980 2981 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 2982 if (!DAG.getTarget().Options.TrapUnreachable) 2983 return; 2984 2985 // We may be able to ignore unreachable behind a noreturn call. 2986 if (DAG.getTarget().Options.NoTrapAfterNoreturn) { 2987 const BasicBlock &BB = *I.getParent(); 2988 if (&I != &BB.front()) { 2989 BasicBlock::const_iterator PredI = 2990 std::prev(BasicBlock::const_iterator(&I)); 2991 if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) { 2992 if (Call->doesNotReturn()) 2993 return; 2994 } 2995 } 2996 } 2997 2998 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 2999 } 3000 3001 void SelectionDAGBuilder::visitFSub(const User &I) { 3002 // -0.0 - X --> fneg 3003 Type *Ty = I.getType(); 3004 if (isa<Constant>(I.getOperand(0)) && 3005 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 3006 SDValue Op2 = getValue(I.getOperand(1)); 3007 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(), 3008 Op2.getValueType(), Op2)); 3009 return; 3010 } 3011 3012 visitBinary(I, ISD::FSUB); 3013 } 3014 3015 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3016 SDNodeFlags Flags; 3017 3018 SDValue Op = getValue(I.getOperand(0)); 3019 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3020 Op, Flags); 3021 setValue(&I, UnNodeValue); 3022 } 3023 3024 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3025 SDNodeFlags Flags; 3026 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3027 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3028 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3029 } 3030 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) { 3031 Flags.setExact(ExactOp->isExact()); 3032 } 3033 3034 SDValue Op1 = getValue(I.getOperand(0)); 3035 SDValue Op2 = getValue(I.getOperand(1)); 3036 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3037 Op1, Op2, Flags); 3038 setValue(&I, BinNodeValue); 3039 } 3040 3041 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3042 SDValue Op1 = getValue(I.getOperand(0)); 3043 SDValue Op2 = getValue(I.getOperand(1)); 3044 3045 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3046 Op1.getValueType(), DAG.getDataLayout()); 3047 3048 // Coerce the shift amount to the right type if we can. 3049 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3050 unsigned ShiftSize = ShiftTy.getSizeInBits(); 3051 unsigned Op2Size = Op2.getValueSizeInBits(); 3052 SDLoc DL = getCurSDLoc(); 3053 3054 // If the operand is smaller than the shift count type, promote it. 3055 if (ShiftSize > Op2Size) 3056 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 3057 3058 // If the operand is larger than the shift count type but the shift 3059 // count type has enough bits to represent any shift value, truncate 3060 // it now. This is a common case and it exposes the truncate to 3061 // optimization early. 3062 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits())) 3063 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 3064 // Otherwise we'll need to temporarily settle for some other convenient 3065 // type. Type legalization will make adjustments once the shiftee is split. 3066 else 3067 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 3068 } 3069 3070 bool nuw = false; 3071 bool nsw = false; 3072 bool exact = false; 3073 3074 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3075 3076 if (const OverflowingBinaryOperator *OFBinOp = 3077 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3078 nuw = OFBinOp->hasNoUnsignedWrap(); 3079 nsw = OFBinOp->hasNoSignedWrap(); 3080 } 3081 if (const PossiblyExactOperator *ExactOp = 3082 dyn_cast<const PossiblyExactOperator>(&I)) 3083 exact = ExactOp->isExact(); 3084 } 3085 SDNodeFlags Flags; 3086 Flags.setExact(exact); 3087 Flags.setNoSignedWrap(nsw); 3088 Flags.setNoUnsignedWrap(nuw); 3089 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3090 Flags); 3091 setValue(&I, Res); 3092 } 3093 3094 void SelectionDAGBuilder::visitSDiv(const User &I) { 3095 SDValue Op1 = getValue(I.getOperand(0)); 3096 SDValue Op2 = getValue(I.getOperand(1)); 3097 3098 SDNodeFlags Flags; 3099 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3100 cast<PossiblyExactOperator>(&I)->isExact()); 3101 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3102 Op2, Flags)); 3103 } 3104 3105 void SelectionDAGBuilder::visitICmp(const User &I) { 3106 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 3107 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 3108 predicate = IC->getPredicate(); 3109 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 3110 predicate = ICmpInst::Predicate(IC->getPredicate()); 3111 SDValue Op1 = getValue(I.getOperand(0)); 3112 SDValue Op2 = getValue(I.getOperand(1)); 3113 ISD::CondCode Opcode = getICmpCondCode(predicate); 3114 3115 auto &TLI = DAG.getTargetLoweringInfo(); 3116 EVT MemVT = 3117 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3118 3119 // If a pointer's DAG type is larger than its memory type then the DAG values 3120 // are zero-extended. This breaks signed comparisons so truncate back to the 3121 // underlying type before doing the compare. 3122 if (Op1.getValueType() != MemVT) { 3123 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3124 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3125 } 3126 3127 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3128 I.getType()); 3129 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3130 } 3131 3132 void SelectionDAGBuilder::visitFCmp(const User &I) { 3133 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 3134 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 3135 predicate = FC->getPredicate(); 3136 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 3137 predicate = FCmpInst::Predicate(FC->getPredicate()); 3138 SDValue Op1 = getValue(I.getOperand(0)); 3139 SDValue Op2 = getValue(I.getOperand(1)); 3140 3141 ISD::CondCode Condition = getFCmpCondCode(predicate); 3142 auto *FPMO = dyn_cast<FPMathOperator>(&I); 3143 if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath) 3144 Condition = getFCmpCodeWithoutNaN(Condition); 3145 3146 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3147 I.getType()); 3148 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3149 } 3150 3151 // Check if the condition of the select has one use or two users that are both 3152 // selects with the same condition. 3153 static bool hasOnlySelectUsers(const Value *Cond) { 3154 return llvm::all_of(Cond->users(), [](const Value *V) { 3155 return isa<SelectInst>(V); 3156 }); 3157 } 3158 3159 void SelectionDAGBuilder::visitSelect(const User &I) { 3160 SmallVector<EVT, 4> ValueVTs; 3161 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3162 ValueVTs); 3163 unsigned NumValues = ValueVTs.size(); 3164 if (NumValues == 0) return; 3165 3166 SmallVector<SDValue, 4> Values(NumValues); 3167 SDValue Cond = getValue(I.getOperand(0)); 3168 SDValue LHSVal = getValue(I.getOperand(1)); 3169 SDValue RHSVal = getValue(I.getOperand(2)); 3170 SmallVector<SDValue, 1> BaseOps(1, Cond); 3171 ISD::NodeType OpCode = 3172 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3173 3174 bool IsUnaryAbs = false; 3175 3176 // Min/max matching is only viable if all output VTs are the same. 3177 if (is_splat(ValueVTs)) { 3178 EVT VT = ValueVTs[0]; 3179 LLVMContext &Ctx = *DAG.getContext(); 3180 auto &TLI = DAG.getTargetLoweringInfo(); 3181 3182 // We care about the legality of the operation after it has been type 3183 // legalized. 3184 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3185 VT = TLI.getTypeToTransformTo(Ctx, VT); 3186 3187 // If the vselect is legal, assume we want to leave this as a vector setcc + 3188 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3189 // min/max is legal on the scalar type. 3190 bool UseScalarMinMax = VT.isVector() && 3191 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3192 3193 Value *LHS, *RHS; 3194 auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS); 3195 ISD::NodeType Opc = ISD::DELETED_NODE; 3196 switch (SPR.Flavor) { 3197 case SPF_UMAX: Opc = ISD::UMAX; break; 3198 case SPF_UMIN: Opc = ISD::UMIN; break; 3199 case SPF_SMAX: Opc = ISD::SMAX; break; 3200 case SPF_SMIN: Opc = ISD::SMIN; break; 3201 case SPF_FMINNUM: 3202 switch (SPR.NaNBehavior) { 3203 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3204 case SPNB_RETURNS_NAN: Opc = ISD::FMINIMUM; break; 3205 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3206 case SPNB_RETURNS_ANY: { 3207 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT)) 3208 Opc = ISD::FMINNUM; 3209 else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT)) 3210 Opc = ISD::FMINIMUM; 3211 else if (UseScalarMinMax) 3212 Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ? 3213 ISD::FMINNUM : ISD::FMINIMUM; 3214 break; 3215 } 3216 } 3217 break; 3218 case SPF_FMAXNUM: 3219 switch (SPR.NaNBehavior) { 3220 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3221 case SPNB_RETURNS_NAN: Opc = ISD::FMAXIMUM; break; 3222 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3223 case SPNB_RETURNS_ANY: 3224 3225 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT)) 3226 Opc = ISD::FMAXNUM; 3227 else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT)) 3228 Opc = ISD::FMAXIMUM; 3229 else if (UseScalarMinMax) 3230 Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ? 3231 ISD::FMAXNUM : ISD::FMAXIMUM; 3232 break; 3233 } 3234 break; 3235 case SPF_ABS: 3236 IsUnaryAbs = true; 3237 Opc = ISD::ABS; 3238 break; 3239 case SPF_NABS: 3240 // TODO: we need to produce sub(0, abs(X)). 3241 default: break; 3242 } 3243 3244 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3245 (TLI.isOperationLegalOrCustom(Opc, VT) || 3246 (UseScalarMinMax && 3247 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3248 // If the underlying comparison instruction is used by any other 3249 // instruction, the consumed instructions won't be destroyed, so it is 3250 // not profitable to convert to a min/max. 3251 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3252 OpCode = Opc; 3253 LHSVal = getValue(LHS); 3254 RHSVal = getValue(RHS); 3255 BaseOps.clear(); 3256 } 3257 3258 if (IsUnaryAbs) { 3259 OpCode = Opc; 3260 LHSVal = getValue(LHS); 3261 BaseOps.clear(); 3262 } 3263 } 3264 3265 if (IsUnaryAbs) { 3266 for (unsigned i = 0; i != NumValues; ++i) { 3267 Values[i] = 3268 DAG.getNode(OpCode, getCurSDLoc(), 3269 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), 3270 SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3271 } 3272 } else { 3273 for (unsigned i = 0; i != NumValues; ++i) { 3274 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3275 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3276 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3277 Values[i] = DAG.getNode( 3278 OpCode, getCurSDLoc(), 3279 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops); 3280 } 3281 } 3282 3283 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3284 DAG.getVTList(ValueVTs), Values)); 3285 } 3286 3287 void SelectionDAGBuilder::visitTrunc(const User &I) { 3288 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3289 SDValue N = getValue(I.getOperand(0)); 3290 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3291 I.getType()); 3292 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3293 } 3294 3295 void SelectionDAGBuilder::visitZExt(const User &I) { 3296 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3297 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3298 SDValue N = getValue(I.getOperand(0)); 3299 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3300 I.getType()); 3301 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N)); 3302 } 3303 3304 void SelectionDAGBuilder::visitSExt(const User &I) { 3305 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3306 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3307 SDValue N = getValue(I.getOperand(0)); 3308 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3309 I.getType()); 3310 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3311 } 3312 3313 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3314 // FPTrunc is never a no-op cast, no need to check 3315 SDValue N = getValue(I.getOperand(0)); 3316 SDLoc dl = getCurSDLoc(); 3317 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3318 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3319 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3320 DAG.getTargetConstant( 3321 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3322 } 3323 3324 void SelectionDAGBuilder::visitFPExt(const User &I) { 3325 // FPExt is never a no-op cast, no need to check 3326 SDValue N = getValue(I.getOperand(0)); 3327 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3328 I.getType()); 3329 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3330 } 3331 3332 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3333 // FPToUI is never a no-op cast, no need to check 3334 SDValue N = getValue(I.getOperand(0)); 3335 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3336 I.getType()); 3337 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3338 } 3339 3340 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3341 // FPToSI is never a no-op cast, no need to check 3342 SDValue N = getValue(I.getOperand(0)); 3343 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3344 I.getType()); 3345 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3346 } 3347 3348 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3349 // UIToFP is never a no-op cast, no need to check 3350 SDValue N = getValue(I.getOperand(0)); 3351 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3352 I.getType()); 3353 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N)); 3354 } 3355 3356 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3357 // SIToFP is never a no-op cast, no need to check 3358 SDValue N = getValue(I.getOperand(0)); 3359 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3360 I.getType()); 3361 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3362 } 3363 3364 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3365 // What to do depends on the size of the integer and the size of the pointer. 3366 // We can either truncate, zero extend, or no-op, accordingly. 3367 SDValue N = getValue(I.getOperand(0)); 3368 auto &TLI = DAG.getTargetLoweringInfo(); 3369 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3370 I.getType()); 3371 EVT PtrMemVT = 3372 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3373 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3374 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3375 setValue(&I, N); 3376 } 3377 3378 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3379 // What to do depends on the size of the integer and the size of the pointer. 3380 // We can either truncate, zero extend, or no-op, accordingly. 3381 SDValue N = getValue(I.getOperand(0)); 3382 auto &TLI = DAG.getTargetLoweringInfo(); 3383 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3384 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3385 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3386 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3387 setValue(&I, N); 3388 } 3389 3390 void SelectionDAGBuilder::visitBitCast(const User &I) { 3391 SDValue N = getValue(I.getOperand(0)); 3392 SDLoc dl = getCurSDLoc(); 3393 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3394 I.getType()); 3395 3396 // BitCast assures us that source and destination are the same size so this is 3397 // either a BITCAST or a no-op. 3398 if (DestVT != N.getValueType()) 3399 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3400 DestVT, N)); // convert types. 3401 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3402 // might fold any kind of constant expression to an integer constant and that 3403 // is not what we are looking for. Only recognize a bitcast of a genuine 3404 // constant integer as an opaque constant. 3405 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3406 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3407 /*isOpaque*/true)); 3408 else 3409 setValue(&I, N); // noop cast. 3410 } 3411 3412 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3413 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3414 const Value *SV = I.getOperand(0); 3415 SDValue N = getValue(SV); 3416 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3417 3418 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3419 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3420 3421 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS)) 3422 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3423 3424 setValue(&I, N); 3425 } 3426 3427 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3428 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3429 SDValue InVec = getValue(I.getOperand(0)); 3430 SDValue InVal = getValue(I.getOperand(1)); 3431 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3432 TLI.getVectorIdxTy(DAG.getDataLayout())); 3433 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3434 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3435 InVec, InVal, InIdx)); 3436 } 3437 3438 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3439 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3440 SDValue InVec = getValue(I.getOperand(0)); 3441 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3442 TLI.getVectorIdxTy(DAG.getDataLayout())); 3443 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3444 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3445 InVec, InIdx)); 3446 } 3447 3448 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 3449 SDValue Src1 = getValue(I.getOperand(0)); 3450 SDValue Src2 = getValue(I.getOperand(1)); 3451 ArrayRef<int> Mask; 3452 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 3453 Mask = SVI->getShuffleMask(); 3454 else 3455 Mask = cast<ConstantExpr>(I).getShuffleMask(); 3456 SDLoc DL = getCurSDLoc(); 3457 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3458 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3459 EVT SrcVT = Src1.getValueType(); 3460 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 3461 3462 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 3463 VT.isScalableVector()) { 3464 // Canonical splat form of first element of first input vector. 3465 SDValue FirstElt = 3466 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 3467 DAG.getVectorIdxConstant(0, DL)); 3468 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 3469 return; 3470 } 3471 3472 // For now, we only handle splats for scalable vectors. 3473 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 3474 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 3475 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 3476 3477 unsigned MaskNumElts = Mask.size(); 3478 3479 if (SrcNumElts == MaskNumElts) { 3480 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 3481 return; 3482 } 3483 3484 // Normalize the shuffle vector since mask and vector length don't match. 3485 if (SrcNumElts < MaskNumElts) { 3486 // Mask is longer than the source vectors. We can use concatenate vector to 3487 // make the mask and vectors lengths match. 3488 3489 if (MaskNumElts % SrcNumElts == 0) { 3490 // Mask length is a multiple of the source vector length. 3491 // Check if the shuffle is some kind of concatenation of the input 3492 // vectors. 3493 unsigned NumConcat = MaskNumElts / SrcNumElts; 3494 bool IsConcat = true; 3495 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 3496 for (unsigned i = 0; i != MaskNumElts; ++i) { 3497 int Idx = Mask[i]; 3498 if (Idx < 0) 3499 continue; 3500 // Ensure the indices in each SrcVT sized piece are sequential and that 3501 // the same source is used for the whole piece. 3502 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 3503 (ConcatSrcs[i / SrcNumElts] >= 0 && 3504 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 3505 IsConcat = false; 3506 break; 3507 } 3508 // Remember which source this index came from. 3509 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 3510 } 3511 3512 // The shuffle is concatenating multiple vectors together. Just emit 3513 // a CONCAT_VECTORS operation. 3514 if (IsConcat) { 3515 SmallVector<SDValue, 8> ConcatOps; 3516 for (auto Src : ConcatSrcs) { 3517 if (Src < 0) 3518 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 3519 else if (Src == 0) 3520 ConcatOps.push_back(Src1); 3521 else 3522 ConcatOps.push_back(Src2); 3523 } 3524 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 3525 return; 3526 } 3527 } 3528 3529 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 3530 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 3531 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 3532 PaddedMaskNumElts); 3533 3534 // Pad both vectors with undefs to make them the same length as the mask. 3535 SDValue UndefVal = DAG.getUNDEF(SrcVT); 3536 3537 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 3538 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 3539 MOps1[0] = Src1; 3540 MOps2[0] = Src2; 3541 3542 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 3543 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 3544 3545 // Readjust mask for new input vector length. 3546 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 3547 for (unsigned i = 0; i != MaskNumElts; ++i) { 3548 int Idx = Mask[i]; 3549 if (Idx >= (int)SrcNumElts) 3550 Idx -= SrcNumElts - PaddedMaskNumElts; 3551 MappedOps[i] = Idx; 3552 } 3553 3554 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 3555 3556 // If the concatenated vector was padded, extract a subvector with the 3557 // correct number of elements. 3558 if (MaskNumElts != PaddedMaskNumElts) 3559 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 3560 DAG.getVectorIdxConstant(0, DL)); 3561 3562 setValue(&I, Result); 3563 return; 3564 } 3565 3566 if (SrcNumElts > MaskNumElts) { 3567 // Analyze the access pattern of the vector to see if we can extract 3568 // two subvectors and do the shuffle. 3569 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 3570 bool CanExtract = true; 3571 for (int Idx : Mask) { 3572 unsigned Input = 0; 3573 if (Idx < 0) 3574 continue; 3575 3576 if (Idx >= (int)SrcNumElts) { 3577 Input = 1; 3578 Idx -= SrcNumElts; 3579 } 3580 3581 // If all the indices come from the same MaskNumElts sized portion of 3582 // the sources we can use extract. Also make sure the extract wouldn't 3583 // extract past the end of the source. 3584 int NewStartIdx = alignDown(Idx, MaskNumElts); 3585 if (NewStartIdx + MaskNumElts > SrcNumElts || 3586 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 3587 CanExtract = false; 3588 // Make sure we always update StartIdx as we use it to track if all 3589 // elements are undef. 3590 StartIdx[Input] = NewStartIdx; 3591 } 3592 3593 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 3594 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 3595 return; 3596 } 3597 if (CanExtract) { 3598 // Extract appropriate subvector and generate a vector shuffle 3599 for (unsigned Input = 0; Input < 2; ++Input) { 3600 SDValue &Src = Input == 0 ? Src1 : Src2; 3601 if (StartIdx[Input] < 0) 3602 Src = DAG.getUNDEF(VT); 3603 else { 3604 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 3605 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 3606 } 3607 } 3608 3609 // Calculate new mask. 3610 SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end()); 3611 for (int &Idx : MappedOps) { 3612 if (Idx >= (int)SrcNumElts) 3613 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 3614 else if (Idx >= 0) 3615 Idx -= StartIdx[0]; 3616 } 3617 3618 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 3619 return; 3620 } 3621 } 3622 3623 // We can't use either concat vectors or extract subvectors so fall back to 3624 // replacing the shuffle with extract and build vector. 3625 // to insert and build vector. 3626 EVT EltVT = VT.getVectorElementType(); 3627 SmallVector<SDValue,8> Ops; 3628 for (int Idx : Mask) { 3629 SDValue Res; 3630 3631 if (Idx < 0) { 3632 Res = DAG.getUNDEF(EltVT); 3633 } else { 3634 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 3635 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 3636 3637 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 3638 DAG.getVectorIdxConstant(Idx, DL)); 3639 } 3640 3641 Ops.push_back(Res); 3642 } 3643 3644 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 3645 } 3646 3647 void SelectionDAGBuilder::visitInsertValue(const User &I) { 3648 ArrayRef<unsigned> Indices; 3649 if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I)) 3650 Indices = IV->getIndices(); 3651 else 3652 Indices = cast<ConstantExpr>(&I)->getIndices(); 3653 3654 const Value *Op0 = I.getOperand(0); 3655 const Value *Op1 = I.getOperand(1); 3656 Type *AggTy = I.getType(); 3657 Type *ValTy = Op1->getType(); 3658 bool IntoUndef = isa<UndefValue>(Op0); 3659 bool FromUndef = isa<UndefValue>(Op1); 3660 3661 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3662 3663 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3664 SmallVector<EVT, 4> AggValueVTs; 3665 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 3666 SmallVector<EVT, 4> ValValueVTs; 3667 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3668 3669 unsigned NumAggValues = AggValueVTs.size(); 3670 unsigned NumValValues = ValValueVTs.size(); 3671 SmallVector<SDValue, 4> Values(NumAggValues); 3672 3673 // Ignore an insertvalue that produces an empty object 3674 if (!NumAggValues) { 3675 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3676 return; 3677 } 3678 3679 SDValue Agg = getValue(Op0); 3680 unsigned i = 0; 3681 // Copy the beginning value(s) from the original aggregate. 3682 for (; i != LinearIndex; ++i) 3683 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3684 SDValue(Agg.getNode(), Agg.getResNo() + i); 3685 // Copy values from the inserted value(s). 3686 if (NumValValues) { 3687 SDValue Val = getValue(Op1); 3688 for (; i != LinearIndex + NumValValues; ++i) 3689 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3690 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 3691 } 3692 // Copy remaining value(s) from the original aggregate. 3693 for (; i != NumAggValues; ++i) 3694 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 3695 SDValue(Agg.getNode(), Agg.getResNo() + i); 3696 3697 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3698 DAG.getVTList(AggValueVTs), Values)); 3699 } 3700 3701 void SelectionDAGBuilder::visitExtractValue(const User &I) { 3702 ArrayRef<unsigned> Indices; 3703 if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I)) 3704 Indices = EV->getIndices(); 3705 else 3706 Indices = cast<ConstantExpr>(&I)->getIndices(); 3707 3708 const Value *Op0 = I.getOperand(0); 3709 Type *AggTy = Op0->getType(); 3710 Type *ValTy = I.getType(); 3711 bool OutOfUndef = isa<UndefValue>(Op0); 3712 3713 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 3714 3715 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3716 SmallVector<EVT, 4> ValValueVTs; 3717 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 3718 3719 unsigned NumValValues = ValValueVTs.size(); 3720 3721 // Ignore a extractvalue that produces an empty object 3722 if (!NumValValues) { 3723 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 3724 return; 3725 } 3726 3727 SmallVector<SDValue, 4> Values(NumValValues); 3728 3729 SDValue Agg = getValue(Op0); 3730 // Copy out the selected value(s). 3731 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 3732 Values[i - LinearIndex] = 3733 OutOfUndef ? 3734 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 3735 SDValue(Agg.getNode(), Agg.getResNo() + i); 3736 3737 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3738 DAG.getVTList(ValValueVTs), Values)); 3739 } 3740 3741 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 3742 Value *Op0 = I.getOperand(0); 3743 // Note that the pointer operand may be a vector of pointers. Take the scalar 3744 // element which holds a pointer. 3745 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 3746 SDValue N = getValue(Op0); 3747 SDLoc dl = getCurSDLoc(); 3748 auto &TLI = DAG.getTargetLoweringInfo(); 3749 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 3750 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 3751 3752 // Normalize Vector GEP - all scalar operands should be converted to the 3753 // splat vector. 3754 bool IsVectorGEP = I.getType()->isVectorTy(); 3755 ElementCount VectorElementCount = 3756 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 3757 : ElementCount(0, false); 3758 3759 if (IsVectorGEP && !N.getValueType().isVector()) { 3760 LLVMContext &Context = *DAG.getContext(); 3761 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 3762 if (VectorElementCount.Scalable) 3763 N = DAG.getSplatVector(VT, dl, N); 3764 else 3765 N = DAG.getSplatBuildVector(VT, dl, N); 3766 } 3767 3768 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 3769 GTI != E; ++GTI) { 3770 const Value *Idx = GTI.getOperand(); 3771 if (StructType *StTy = GTI.getStructTypeOrNull()) { 3772 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 3773 if (Field) { 3774 // N = N + Offset 3775 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field); 3776 3777 // In an inbounds GEP with an offset that is nonnegative even when 3778 // interpreted as signed, assume there is no unsigned overflow. 3779 SDNodeFlags Flags; 3780 if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds()) 3781 Flags.setNoUnsignedWrap(true); 3782 3783 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 3784 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 3785 } 3786 } else { 3787 // IdxSize is the width of the arithmetic according to IR semantics. 3788 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 3789 // (and fix up the result later). 3790 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 3791 MVT IdxTy = MVT::getIntegerVT(IdxSize); 3792 TypeSize ElementSize = DL->getTypeAllocSize(GTI.getIndexedType()); 3793 // We intentionally mask away the high bits here; ElementSize may not 3794 // fit in IdxTy. 3795 APInt ElementMul(IdxSize, ElementSize.getKnownMinSize()); 3796 bool ElementScalable = ElementSize.isScalable(); 3797 3798 // If this is a scalar constant or a splat vector of constants, 3799 // handle it quickly. 3800 const auto *C = dyn_cast<Constant>(Idx); 3801 if (C && isa<VectorType>(C->getType())) 3802 C = C->getSplatValue(); 3803 3804 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 3805 if (CI && CI->isZero()) 3806 continue; 3807 if (CI && !ElementScalable) { 3808 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 3809 LLVMContext &Context = *DAG.getContext(); 3810 SDValue OffsVal; 3811 if (IsVectorGEP) 3812 OffsVal = DAG.getConstant( 3813 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 3814 else 3815 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 3816 3817 // In an inbounds GEP with an offset that is nonnegative even when 3818 // interpreted as signed, assume there is no unsigned overflow. 3819 SDNodeFlags Flags; 3820 if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds()) 3821 Flags.setNoUnsignedWrap(true); 3822 3823 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 3824 3825 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 3826 continue; 3827 } 3828 3829 // N = N + Idx * ElementMul; 3830 SDValue IdxN = getValue(Idx); 3831 3832 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 3833 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 3834 VectorElementCount); 3835 if (VectorElementCount.Scalable) 3836 IdxN = DAG.getSplatVector(VT, dl, IdxN); 3837 else 3838 IdxN = DAG.getSplatBuildVector(VT, dl, IdxN); 3839 } 3840 3841 // If the index is smaller or larger than intptr_t, truncate or extend 3842 // it. 3843 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 3844 3845 if (ElementScalable) { 3846 EVT VScaleTy = N.getValueType().getScalarType(); 3847 SDValue VScale = DAG.getNode( 3848 ISD::VSCALE, dl, VScaleTy, 3849 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 3850 if (IsVectorGEP) 3851 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 3852 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale); 3853 } else { 3854 // If this is a multiply by a power of two, turn it into a shl 3855 // immediately. This is a very common case. 3856 if (ElementMul != 1) { 3857 if (ElementMul.isPowerOf2()) { 3858 unsigned Amt = ElementMul.logBase2(); 3859 IdxN = DAG.getNode(ISD::SHL, dl, 3860 N.getValueType(), IdxN, 3861 DAG.getConstant(Amt, dl, IdxN.getValueType())); 3862 } else { 3863 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 3864 IdxN.getValueType()); 3865 IdxN = DAG.getNode(ISD::MUL, dl, 3866 N.getValueType(), IdxN, Scale); 3867 } 3868 } 3869 } 3870 3871 N = DAG.getNode(ISD::ADD, dl, 3872 N.getValueType(), N, IdxN); 3873 } 3874 } 3875 3876 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 3877 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 3878 3879 setValue(&I, N); 3880 } 3881 3882 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3883 // If this is a fixed sized alloca in the entry block of the function, 3884 // allocate it statically on the stack. 3885 if (FuncInfo.StaticAllocaMap.count(&I)) 3886 return; // getValue will auto-populate this. 3887 3888 SDLoc dl = getCurSDLoc(); 3889 Type *Ty = I.getAllocatedType(); 3890 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3891 auto &DL = DAG.getDataLayout(); 3892 uint64_t TySize = DL.getTypeAllocSize(Ty); 3893 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 3894 3895 SDValue AllocSize = getValue(I.getArraySize()); 3896 3897 EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace()); 3898 if (AllocSize.getValueType() != IntPtr) 3899 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 3900 3901 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, 3902 AllocSize, 3903 DAG.getConstant(TySize, dl, IntPtr)); 3904 3905 // Handle alignment. If the requested alignment is less than or equal to 3906 // the stack alignment, ignore it. If the size is greater than or equal to 3907 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3908 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 3909 if (Alignment <= StackAlign) 3910 Alignment = None; 3911 3912 const uint64_t StackAlignMask = StackAlign.value() - 1U; 3913 // Round the size of the allocation up to the stack alignment size 3914 // by add SA-1 to the size. This doesn't overflow because we're computing 3915 // an address inside an alloca. 3916 SDNodeFlags Flags; 3917 Flags.setNoUnsignedWrap(true); 3918 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 3919 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 3920 3921 // Mask out the low bits for alignment purposes. 3922 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 3923 DAG.getConstant(~StackAlignMask, dl, IntPtr)); 3924 3925 SDValue Ops[] = { 3926 getRoot(), AllocSize, 3927 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 3928 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3929 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 3930 setValue(&I, DSA); 3931 DAG.setRoot(DSA.getValue(1)); 3932 3933 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 3934 } 3935 3936 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3937 if (I.isAtomic()) 3938 return visitAtomicLoad(I); 3939 3940 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3941 const Value *SV = I.getOperand(0); 3942 if (TLI.supportSwiftError()) { 3943 // Swifterror values can come from either a function parameter with 3944 // swifterror attribute or an alloca with swifterror attribute. 3945 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 3946 if (Arg->hasSwiftErrorAttr()) 3947 return visitLoadFromSwiftError(I); 3948 } 3949 3950 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 3951 if (Alloca->isSwiftError()) 3952 return visitLoadFromSwiftError(I); 3953 } 3954 } 3955 3956 SDValue Ptr = getValue(SV); 3957 3958 Type *Ty = I.getType(); 3959 Align Alignment = I.getAlign(); 3960 3961 AAMDNodes AAInfo; 3962 I.getAAMetadata(AAInfo); 3963 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 3964 3965 SmallVector<EVT, 4> ValueVTs, MemVTs; 3966 SmallVector<uint64_t, 4> Offsets; 3967 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 3968 unsigned NumValues = ValueVTs.size(); 3969 if (NumValues == 0) 3970 return; 3971 3972 bool isVolatile = I.isVolatile(); 3973 3974 SDValue Root; 3975 bool ConstantMemory = false; 3976 if (isVolatile) 3977 // Serialize volatile loads with other side effects. 3978 Root = getRoot(); 3979 else if (NumValues > MaxParallelChains) 3980 Root = getMemoryRoot(); 3981 else if (AA && 3982 AA->pointsToConstantMemory(MemoryLocation( 3983 SV, 3984 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 3985 AAInfo))) { 3986 // Do not serialize (non-volatile) loads of constant memory with anything. 3987 Root = DAG.getEntryNode(); 3988 ConstantMemory = true; 3989 } else { 3990 // Do not serialize non-volatile loads against each other. 3991 Root = DAG.getRoot(); 3992 } 3993 3994 SDLoc dl = getCurSDLoc(); 3995 3996 if (isVolatile) 3997 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 3998 3999 // An aggregate load cannot wrap around the address space, so offsets to its 4000 // parts don't wrap either. 4001 SDNodeFlags Flags; 4002 Flags.setNoUnsignedWrap(true); 4003 4004 SmallVector<SDValue, 4> Values(NumValues); 4005 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4006 EVT PtrVT = Ptr.getValueType(); 4007 4008 MachineMemOperand::Flags MMOFlags 4009 = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4010 4011 unsigned ChainI = 0; 4012 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4013 // Serializing loads here may result in excessive register pressure, and 4014 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4015 // could recover a bit by hoisting nodes upward in the chain by recognizing 4016 // they are side-effect free or do not alias. The optimizer should really 4017 // avoid this case by converting large object/array copies to llvm.memcpy 4018 // (MaxParallelChains should always remain as failsafe). 4019 if (ChainI == MaxParallelChains) { 4020 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4021 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4022 makeArrayRef(Chains.data(), ChainI)); 4023 Root = Chain; 4024 ChainI = 0; 4025 } 4026 SDValue A = DAG.getNode(ISD::ADD, dl, 4027 PtrVT, Ptr, 4028 DAG.getConstant(Offsets[i], dl, PtrVT), 4029 Flags); 4030 4031 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, 4032 MachinePointerInfo(SV, Offsets[i]), Alignment, 4033 MMOFlags, AAInfo, Ranges); 4034 Chains[ChainI] = L.getValue(1); 4035 4036 if (MemVTs[i] != ValueVTs[i]) 4037 L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]); 4038 4039 Values[i] = L; 4040 } 4041 4042 if (!ConstantMemory) { 4043 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4044 makeArrayRef(Chains.data(), ChainI)); 4045 if (isVolatile) 4046 DAG.setRoot(Chain); 4047 else 4048 PendingLoads.push_back(Chain); 4049 } 4050 4051 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4052 DAG.getVTList(ValueVTs), Values)); 4053 } 4054 4055 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4056 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4057 "call visitStoreToSwiftError when backend supports swifterror"); 4058 4059 SmallVector<EVT, 4> ValueVTs; 4060 SmallVector<uint64_t, 4> Offsets; 4061 const Value *SrcV = I.getOperand(0); 4062 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4063 SrcV->getType(), ValueVTs, &Offsets); 4064 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4065 "expect a single EVT for swifterror"); 4066 4067 SDValue Src = getValue(SrcV); 4068 // Create a virtual register, then update the virtual register. 4069 Register VReg = 4070 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4071 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4072 // Chain can be getRoot or getControlRoot. 4073 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4074 SDValue(Src.getNode(), Src.getResNo())); 4075 DAG.setRoot(CopyNode); 4076 } 4077 4078 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4079 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4080 "call visitLoadFromSwiftError when backend supports swifterror"); 4081 4082 assert(!I.isVolatile() && 4083 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4084 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4085 "Support volatile, non temporal, invariant for load_from_swift_error"); 4086 4087 const Value *SV = I.getOperand(0); 4088 Type *Ty = I.getType(); 4089 AAMDNodes AAInfo; 4090 I.getAAMetadata(AAInfo); 4091 assert( 4092 (!AA || 4093 !AA->pointsToConstantMemory(MemoryLocation( 4094 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4095 AAInfo))) && 4096 "load_from_swift_error should not be constant memory"); 4097 4098 SmallVector<EVT, 4> ValueVTs; 4099 SmallVector<uint64_t, 4> Offsets; 4100 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4101 ValueVTs, &Offsets); 4102 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4103 "expect a single EVT for swifterror"); 4104 4105 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4106 SDValue L = DAG.getCopyFromReg( 4107 getRoot(), getCurSDLoc(), 4108 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4109 4110 setValue(&I, L); 4111 } 4112 4113 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4114 if (I.isAtomic()) 4115 return visitAtomicStore(I); 4116 4117 const Value *SrcV = I.getOperand(0); 4118 const Value *PtrV = I.getOperand(1); 4119 4120 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4121 if (TLI.supportSwiftError()) { 4122 // Swifterror values can come from either a function parameter with 4123 // swifterror attribute or an alloca with swifterror attribute. 4124 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4125 if (Arg->hasSwiftErrorAttr()) 4126 return visitStoreToSwiftError(I); 4127 } 4128 4129 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4130 if (Alloca->isSwiftError()) 4131 return visitStoreToSwiftError(I); 4132 } 4133 } 4134 4135 SmallVector<EVT, 4> ValueVTs, MemVTs; 4136 SmallVector<uint64_t, 4> Offsets; 4137 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4138 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4139 unsigned NumValues = ValueVTs.size(); 4140 if (NumValues == 0) 4141 return; 4142 4143 // Get the lowered operands. Note that we do this after 4144 // checking if NumResults is zero, because with zero results 4145 // the operands won't have values in the map. 4146 SDValue Src = getValue(SrcV); 4147 SDValue Ptr = getValue(PtrV); 4148 4149 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4150 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4151 SDLoc dl = getCurSDLoc(); 4152 Align Alignment = I.getAlign(); 4153 AAMDNodes AAInfo; 4154 I.getAAMetadata(AAInfo); 4155 4156 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4157 4158 // An aggregate load cannot wrap around the address space, so offsets to its 4159 // parts don't wrap either. 4160 SDNodeFlags Flags; 4161 Flags.setNoUnsignedWrap(true); 4162 4163 unsigned ChainI = 0; 4164 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4165 // See visitLoad comments. 4166 if (ChainI == MaxParallelChains) { 4167 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4168 makeArrayRef(Chains.data(), ChainI)); 4169 Root = Chain; 4170 ChainI = 0; 4171 } 4172 SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags); 4173 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4174 if (MemVTs[i] != ValueVTs[i]) 4175 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4176 SDValue St = 4177 DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]), 4178 Alignment, MMOFlags, AAInfo); 4179 Chains[ChainI] = St; 4180 } 4181 4182 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4183 makeArrayRef(Chains.data(), ChainI)); 4184 DAG.setRoot(StoreNode); 4185 } 4186 4187 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4188 bool IsCompressing) { 4189 SDLoc sdl = getCurSDLoc(); 4190 4191 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4192 MaybeAlign &Alignment) { 4193 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4194 Src0 = I.getArgOperand(0); 4195 Ptr = I.getArgOperand(1); 4196 Alignment = 4197 MaybeAlign(cast<ConstantInt>(I.getArgOperand(2))->getZExtValue()); 4198 Mask = I.getArgOperand(3); 4199 }; 4200 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4201 MaybeAlign &Alignment) { 4202 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4203 Src0 = I.getArgOperand(0); 4204 Ptr = I.getArgOperand(1); 4205 Mask = I.getArgOperand(2); 4206 Alignment = None; 4207 }; 4208 4209 Value *PtrOperand, *MaskOperand, *Src0Operand; 4210 MaybeAlign Alignment; 4211 if (IsCompressing) 4212 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4213 else 4214 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4215 4216 SDValue Ptr = getValue(PtrOperand); 4217 SDValue Src0 = getValue(Src0Operand); 4218 SDValue Mask = getValue(MaskOperand); 4219 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4220 4221 EVT VT = Src0.getValueType(); 4222 if (!Alignment) 4223 Alignment = DAG.getEVTAlign(VT); 4224 4225 AAMDNodes AAInfo; 4226 I.getAAMetadata(AAInfo); 4227 4228 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4229 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 4230 // TODO: Make MachineMemOperands aware of scalable 4231 // vectors. 4232 VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo); 4233 SDValue StoreNode = 4234 DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO, 4235 ISD::UNINDEXED, false /* Truncating */, IsCompressing); 4236 DAG.setRoot(StoreNode); 4237 setValue(&I, StoreNode); 4238 } 4239 4240 // Get a uniform base for the Gather/Scatter intrinsic. 4241 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4242 // We try to represent it as a base pointer + vector of indices. 4243 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4244 // The first operand of the GEP may be a single pointer or a vector of pointers 4245 // Example: 4246 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4247 // or 4248 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4249 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4250 // 4251 // When the first GEP operand is a single pointer - it is the uniform base we 4252 // are looking for. If first operand of the GEP is a splat vector - we 4253 // extract the splat value and use it as a uniform base. 4254 // In all other cases the function returns 'false'. 4255 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4256 ISD::MemIndexType &IndexType, SDValue &Scale, 4257 SelectionDAGBuilder *SDB, const BasicBlock *CurBB) { 4258 SelectionDAG& DAG = SDB->DAG; 4259 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4260 const DataLayout &DL = DAG.getDataLayout(); 4261 4262 assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type"); 4263 4264 // Handle splat constant pointer. 4265 if (auto *C = dyn_cast<Constant>(Ptr)) { 4266 C = C->getSplatValue(); 4267 if (!C) 4268 return false; 4269 4270 Base = SDB->getValue(C); 4271 4272 unsigned NumElts = cast<VectorType>(Ptr->getType())->getNumElements(); 4273 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4274 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4275 IndexType = ISD::SIGNED_SCALED; 4276 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4277 return true; 4278 } 4279 4280 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4281 if (!GEP || GEP->getParent() != CurBB) 4282 return false; 4283 4284 if (GEP->getNumOperands() != 2) 4285 return false; 4286 4287 const Value *BasePtr = GEP->getPointerOperand(); 4288 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4289 4290 // Make sure the base is scalar and the index is a vector. 4291 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4292 return false; 4293 4294 Base = SDB->getValue(BasePtr); 4295 Index = SDB->getValue(IndexVal); 4296 IndexType = ISD::SIGNED_SCALED; 4297 Scale = DAG.getTargetConstant( 4298 DL.getTypeAllocSize(GEP->getResultElementType()), 4299 SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4300 return true; 4301 } 4302 4303 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4304 SDLoc sdl = getCurSDLoc(); 4305 4306 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4307 const Value *Ptr = I.getArgOperand(1); 4308 SDValue Src0 = getValue(I.getArgOperand(0)); 4309 SDValue Mask = getValue(I.getArgOperand(3)); 4310 EVT VT = Src0.getValueType(); 4311 MaybeAlign Alignment(cast<ConstantInt>(I.getArgOperand(2))->getZExtValue()); 4312 if (!Alignment) 4313 Alignment = DAG.getEVTAlign(VT); 4314 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4315 4316 AAMDNodes AAInfo; 4317 I.getAAMetadata(AAInfo); 4318 4319 SDValue Base; 4320 SDValue Index; 4321 ISD::MemIndexType IndexType; 4322 SDValue Scale; 4323 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4324 I.getParent()); 4325 4326 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4327 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4328 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4329 // TODO: Make MachineMemOperands aware of scalable 4330 // vectors. 4331 MemoryLocation::UnknownSize, *Alignment, AAInfo); 4332 if (!UniformBase) { 4333 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4334 Index = getValue(Ptr); 4335 IndexType = ISD::SIGNED_SCALED; 4336 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4337 } 4338 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4339 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4340 Ops, MMO, IndexType); 4341 DAG.setRoot(Scatter); 4342 setValue(&I, Scatter); 4343 } 4344 4345 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4346 SDLoc sdl = getCurSDLoc(); 4347 4348 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4349 MaybeAlign &Alignment) { 4350 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4351 Ptr = I.getArgOperand(0); 4352 Alignment = 4353 MaybeAlign(cast<ConstantInt>(I.getArgOperand(1))->getZExtValue()); 4354 Mask = I.getArgOperand(2); 4355 Src0 = I.getArgOperand(3); 4356 }; 4357 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4358 MaybeAlign &Alignment) { 4359 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4360 Ptr = I.getArgOperand(0); 4361 Alignment = None; 4362 Mask = I.getArgOperand(1); 4363 Src0 = I.getArgOperand(2); 4364 }; 4365 4366 Value *PtrOperand, *MaskOperand, *Src0Operand; 4367 MaybeAlign Alignment; 4368 if (IsExpanding) 4369 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4370 else 4371 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4372 4373 SDValue Ptr = getValue(PtrOperand); 4374 SDValue Src0 = getValue(Src0Operand); 4375 SDValue Mask = getValue(MaskOperand); 4376 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4377 4378 EVT VT = Src0.getValueType(); 4379 if (!Alignment) 4380 Alignment = DAG.getEVTAlign(VT); 4381 4382 AAMDNodes AAInfo; 4383 I.getAAMetadata(AAInfo); 4384 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4385 4386 // Do not serialize masked loads of constant memory with anything. 4387 MemoryLocation ML; 4388 if (VT.isScalableVector()) 4389 ML = MemoryLocation(PtrOperand); 4390 else 4391 ML = MemoryLocation(PtrOperand, LocationSize::precise( 4392 DAG.getDataLayout().getTypeStoreSize(I.getType())), 4393 AAInfo); 4394 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4395 4396 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4397 4398 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4399 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 4400 // TODO: Make MachineMemOperands aware of scalable 4401 // vectors. 4402 VT.getStoreSize().getKnownMinSize(), *Alignment, AAInfo, Ranges); 4403 4404 SDValue Load = 4405 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 4406 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 4407 if (AddToChain) 4408 PendingLoads.push_back(Load.getValue(1)); 4409 setValue(&I, Load); 4410 } 4411 4412 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 4413 SDLoc sdl = getCurSDLoc(); 4414 4415 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 4416 const Value *Ptr = I.getArgOperand(0); 4417 SDValue Src0 = getValue(I.getArgOperand(3)); 4418 SDValue Mask = getValue(I.getArgOperand(2)); 4419 4420 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4421 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4422 MaybeAlign Alignment(cast<ConstantInt>(I.getArgOperand(1))->getZExtValue()); 4423 if (!Alignment) 4424 Alignment = DAG.getEVTAlign(VT); 4425 4426 AAMDNodes AAInfo; 4427 I.getAAMetadata(AAInfo); 4428 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range); 4429 4430 SDValue Root = DAG.getRoot(); 4431 SDValue Base; 4432 SDValue Index; 4433 ISD::MemIndexType IndexType; 4434 SDValue Scale; 4435 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4436 I.getParent()); 4437 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4438 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4439 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 4440 // TODO: Make MachineMemOperands aware of scalable 4441 // vectors. 4442 MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges); 4443 4444 if (!UniformBase) { 4445 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4446 Index = getValue(Ptr); 4447 IndexType = ISD::SIGNED_SCALED; 4448 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4449 } 4450 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 4451 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 4452 Ops, MMO, IndexType); 4453 4454 PendingLoads.push_back(Gather.getValue(1)); 4455 setValue(&I, Gather); 4456 } 4457 4458 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 4459 SDLoc dl = getCurSDLoc(); 4460 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 4461 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 4462 SyncScope::ID SSID = I.getSyncScopeID(); 4463 4464 SDValue InChain = getRoot(); 4465 4466 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 4467 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 4468 4469 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4470 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4471 4472 MachineFunction &MF = DAG.getMachineFunction(); 4473 MachineMemOperand *MMO = MF.getMachineMemOperand( 4474 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4475 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering, 4476 FailureOrdering); 4477 4478 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 4479 dl, MemVT, VTs, InChain, 4480 getValue(I.getPointerOperand()), 4481 getValue(I.getCompareOperand()), 4482 getValue(I.getNewValOperand()), MMO); 4483 4484 SDValue OutChain = L.getValue(2); 4485 4486 setValue(&I, L); 4487 DAG.setRoot(OutChain); 4488 } 4489 4490 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 4491 SDLoc dl = getCurSDLoc(); 4492 ISD::NodeType NT; 4493 switch (I.getOperation()) { 4494 default: llvm_unreachable("Unknown atomicrmw operation"); 4495 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 4496 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 4497 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 4498 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 4499 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 4500 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 4501 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 4502 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 4503 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 4504 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 4505 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 4506 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 4507 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 4508 } 4509 AtomicOrdering Ordering = I.getOrdering(); 4510 SyncScope::ID SSID = I.getSyncScopeID(); 4511 4512 SDValue InChain = getRoot(); 4513 4514 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 4515 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4516 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 4517 4518 MachineFunction &MF = DAG.getMachineFunction(); 4519 MachineMemOperand *MMO = MF.getMachineMemOperand( 4520 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4521 DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering); 4522 4523 SDValue L = 4524 DAG.getAtomic(NT, dl, MemVT, InChain, 4525 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 4526 MMO); 4527 4528 SDValue OutChain = L.getValue(1); 4529 4530 setValue(&I, L); 4531 DAG.setRoot(OutChain); 4532 } 4533 4534 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 4535 SDLoc dl = getCurSDLoc(); 4536 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4537 SDValue Ops[3]; 4538 Ops[0] = getRoot(); 4539 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 4540 TLI.getFenceOperandTy(DAG.getDataLayout())); 4541 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 4542 TLI.getFenceOperandTy(DAG.getDataLayout())); 4543 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops)); 4544 } 4545 4546 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 4547 SDLoc dl = getCurSDLoc(); 4548 AtomicOrdering Order = I.getOrdering(); 4549 SyncScope::ID SSID = I.getSyncScopeID(); 4550 4551 SDValue InChain = getRoot(); 4552 4553 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4554 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4555 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 4556 4557 if (!TLI.supportsUnalignedAtomics() && 4558 I.getAlignment() < MemVT.getSizeInBits() / 8) 4559 report_fatal_error("Cannot generate unaligned atomic load"); 4560 4561 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout()); 4562 4563 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4564 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4565 I.getAlign(), AAMDNodes(), nullptr, SSID, Order); 4566 4567 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 4568 4569 SDValue Ptr = getValue(I.getPointerOperand()); 4570 4571 if (TLI.lowerAtomicLoadAsLoadSDNode(I)) { 4572 // TODO: Once this is better exercised by tests, it should be merged with 4573 // the normal path for loads to prevent future divergence. 4574 SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO); 4575 if (MemVT != VT) 4576 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4577 4578 setValue(&I, L); 4579 SDValue OutChain = L.getValue(1); 4580 if (!I.isUnordered()) 4581 DAG.setRoot(OutChain); 4582 else 4583 PendingLoads.push_back(OutChain); 4584 return; 4585 } 4586 4587 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 4588 Ptr, MMO); 4589 4590 SDValue OutChain = L.getValue(1); 4591 if (MemVT != VT) 4592 L = DAG.getPtrExtOrTrunc(L, dl, VT); 4593 4594 setValue(&I, L); 4595 DAG.setRoot(OutChain); 4596 } 4597 4598 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 4599 SDLoc dl = getCurSDLoc(); 4600 4601 AtomicOrdering Ordering = I.getOrdering(); 4602 SyncScope::ID SSID = I.getSyncScopeID(); 4603 4604 SDValue InChain = getRoot(); 4605 4606 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4607 EVT MemVT = 4608 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 4609 4610 if (I.getAlignment() < MemVT.getSizeInBits() / 8) 4611 report_fatal_error("Cannot generate unaligned atomic store"); 4612 4613 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4614 4615 MachineFunction &MF = DAG.getMachineFunction(); 4616 MachineMemOperand *MMO = MF.getMachineMemOperand( 4617 MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(), 4618 I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering); 4619 4620 SDValue Val = getValue(I.getValueOperand()); 4621 if (Val.getValueType() != MemVT) 4622 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 4623 SDValue Ptr = getValue(I.getPointerOperand()); 4624 4625 if (TLI.lowerAtomicStoreAsStoreSDNode(I)) { 4626 // TODO: Once this is better exercised by tests, it should be merged with 4627 // the normal path for stores to prevent future divergence. 4628 SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO); 4629 DAG.setRoot(S); 4630 return; 4631 } 4632 SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, 4633 Ptr, Val, MMO); 4634 4635 4636 DAG.setRoot(OutChain); 4637 } 4638 4639 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 4640 /// node. 4641 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 4642 unsigned Intrinsic) { 4643 // Ignore the callsite's attributes. A specific call site may be marked with 4644 // readnone, but the lowering code will expect the chain based on the 4645 // definition. 4646 const Function *F = I.getCalledFunction(); 4647 bool HasChain = !F->doesNotAccessMemory(); 4648 bool OnlyLoad = HasChain && F->onlyReadsMemory(); 4649 4650 // Build the operand list. 4651 SmallVector<SDValue, 8> Ops; 4652 if (HasChain) { // If this intrinsic has side-effects, chainify it. 4653 if (OnlyLoad) { 4654 // We don't need to serialize loads against other loads. 4655 Ops.push_back(DAG.getRoot()); 4656 } else { 4657 Ops.push_back(getRoot()); 4658 } 4659 } 4660 4661 // Info is set by getTgtMemInstrinsic 4662 TargetLowering::IntrinsicInfo Info; 4663 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4664 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 4665 DAG.getMachineFunction(), 4666 Intrinsic); 4667 4668 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 4669 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 4670 Info.opc == ISD::INTRINSIC_W_CHAIN) 4671 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 4672 TLI.getPointerTy(DAG.getDataLayout()))); 4673 4674 // Add all operands of the call to the operand list. 4675 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 4676 const Value *Arg = I.getArgOperand(i); 4677 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 4678 Ops.push_back(getValue(Arg)); 4679 continue; 4680 } 4681 4682 // Use TargetConstant instead of a regular constant for immarg. 4683 EVT VT = TLI.getValueType(*DL, Arg->getType(), true); 4684 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 4685 assert(CI->getBitWidth() <= 64 && 4686 "large intrinsic immediates not handled"); 4687 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 4688 } else { 4689 Ops.push_back( 4690 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 4691 } 4692 } 4693 4694 SmallVector<EVT, 4> ValueVTs; 4695 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 4696 4697 if (HasChain) 4698 ValueVTs.push_back(MVT::Other); 4699 4700 SDVTList VTs = DAG.getVTList(ValueVTs); 4701 4702 // Create the node. 4703 SDValue Result; 4704 if (IsTgtIntrinsic) { 4705 // This is target intrinsic that touches memory 4706 AAMDNodes AAInfo; 4707 I.getAAMetadata(AAInfo); 4708 Result = 4709 DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT, 4710 MachinePointerInfo(Info.ptrVal, Info.offset), 4711 Info.align, Info.flags, Info.size, AAInfo); 4712 } else if (!HasChain) { 4713 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 4714 } else if (!I.getType()->isVoidTy()) { 4715 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 4716 } else { 4717 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 4718 } 4719 4720 if (HasChain) { 4721 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 4722 if (OnlyLoad) 4723 PendingLoads.push_back(Chain); 4724 else 4725 DAG.setRoot(Chain); 4726 } 4727 4728 if (!I.getType()->isVoidTy()) { 4729 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 4730 EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy); 4731 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result); 4732 } else 4733 Result = lowerRangeToAssertZExt(DAG, I, Result); 4734 4735 setValue(&I, Result); 4736 } 4737 } 4738 4739 /// GetSignificand - Get the significand and build it into a floating-point 4740 /// number with exponent of 1: 4741 /// 4742 /// Op = (Op & 0x007fffff) | 0x3f800000; 4743 /// 4744 /// where Op is the hexadecimal representation of floating point value. 4745 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 4746 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4747 DAG.getConstant(0x007fffff, dl, MVT::i32)); 4748 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 4749 DAG.getConstant(0x3f800000, dl, MVT::i32)); 4750 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 4751 } 4752 4753 /// GetExponent - Get the exponent: 4754 /// 4755 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 4756 /// 4757 /// where Op is the hexadecimal representation of floating point value. 4758 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 4759 const TargetLowering &TLI, const SDLoc &dl) { 4760 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 4761 DAG.getConstant(0x7f800000, dl, MVT::i32)); 4762 SDValue t1 = DAG.getNode( 4763 ISD::SRL, dl, MVT::i32, t0, 4764 DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout()))); 4765 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 4766 DAG.getConstant(127, dl, MVT::i32)); 4767 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 4768 } 4769 4770 /// getF32Constant - Get 32-bit floating point constant. 4771 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 4772 const SDLoc &dl) { 4773 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 4774 MVT::f32); 4775 } 4776 4777 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 4778 SelectionDAG &DAG) { 4779 // TODO: What fast-math-flags should be set on the floating-point nodes? 4780 4781 // IntegerPartOfX = ((int32_t)(t0); 4782 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 4783 4784 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 4785 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 4786 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 4787 4788 // IntegerPartOfX <<= 23; 4789 IntegerPartOfX = DAG.getNode( 4790 ISD::SHL, dl, MVT::i32, IntegerPartOfX, 4791 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy( 4792 DAG.getDataLayout()))); 4793 4794 SDValue TwoToFractionalPartOfX; 4795 if (LimitFloatPrecision <= 6) { 4796 // For floating-point precision of 6: 4797 // 4798 // TwoToFractionalPartOfX = 4799 // 0.997535578f + 4800 // (0.735607626f + 0.252464424f * x) * x; 4801 // 4802 // error 0.0144103317, which is 6 bits 4803 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4804 getF32Constant(DAG, 0x3e814304, dl)); 4805 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4806 getF32Constant(DAG, 0x3f3c50c8, dl)); 4807 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4808 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4809 getF32Constant(DAG, 0x3f7f5e7e, dl)); 4810 } else if (LimitFloatPrecision <= 12) { 4811 // For floating-point precision of 12: 4812 // 4813 // TwoToFractionalPartOfX = 4814 // 0.999892986f + 4815 // (0.696457318f + 4816 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4817 // 4818 // error 0.000107046256, which is 13 to 14 bits 4819 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4820 getF32Constant(DAG, 0x3da235e3, dl)); 4821 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4822 getF32Constant(DAG, 0x3e65b8f3, dl)); 4823 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4824 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4825 getF32Constant(DAG, 0x3f324b07, dl)); 4826 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4827 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4828 getF32Constant(DAG, 0x3f7ff8fd, dl)); 4829 } else { // LimitFloatPrecision <= 18 4830 // For floating-point precision of 18: 4831 // 4832 // TwoToFractionalPartOfX = 4833 // 0.999999982f + 4834 // (0.693148872f + 4835 // (0.240227044f + 4836 // (0.554906021e-1f + 4837 // (0.961591928e-2f + 4838 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4839 // error 2.47208000*10^(-7), which is better than 18 bits 4840 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4841 getF32Constant(DAG, 0x3924b03e, dl)); 4842 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4843 getF32Constant(DAG, 0x3ab24b87, dl)); 4844 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4845 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4846 getF32Constant(DAG, 0x3c1d8c17, dl)); 4847 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4848 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4849 getF32Constant(DAG, 0x3d634a1d, dl)); 4850 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4851 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4852 getF32Constant(DAG, 0x3e75fe14, dl)); 4853 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4854 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4855 getF32Constant(DAG, 0x3f317234, dl)); 4856 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4857 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4858 getF32Constant(DAG, 0x3f800000, dl)); 4859 } 4860 4861 // Add the exponent into the result in integer domain. 4862 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 4863 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 4864 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 4865 } 4866 4867 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 4868 /// limited-precision mode. 4869 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4870 const TargetLowering &TLI) { 4871 if (Op.getValueType() == MVT::f32 && 4872 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4873 4874 // Put the exponent in the right bit position for later addition to the 4875 // final result: 4876 // 4877 // t0 = Op * log2(e) 4878 4879 // TODO: What fast-math-flags should be set here? 4880 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 4881 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 4882 return getLimitedPrecisionExp2(t0, dl, DAG); 4883 } 4884 4885 // No special expansion. 4886 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op); 4887 } 4888 4889 /// expandLog - Lower a log intrinsic. Handles the special sequences for 4890 /// limited-precision mode. 4891 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4892 const TargetLowering &TLI) { 4893 // TODO: What fast-math-flags should be set on the floating-point nodes? 4894 4895 if (Op.getValueType() == MVT::f32 && 4896 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4897 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4898 4899 // Scale the exponent by log(2). 4900 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 4901 SDValue LogOfExponent = 4902 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 4903 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 4904 4905 // Get the significand and build it into a floating-point number with 4906 // exponent of 1. 4907 SDValue X = GetSignificand(DAG, Op1, dl); 4908 4909 SDValue LogOfMantissa; 4910 if (LimitFloatPrecision <= 6) { 4911 // For floating-point precision of 6: 4912 // 4913 // LogofMantissa = 4914 // -1.1609546f + 4915 // (1.4034025f - 0.23903021f * x) * x; 4916 // 4917 // error 0.0034276066, which is better than 8 bits 4918 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4919 getF32Constant(DAG, 0xbe74c456, dl)); 4920 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4921 getF32Constant(DAG, 0x3fb3a2b1, dl)); 4922 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4923 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4924 getF32Constant(DAG, 0x3f949a29, dl)); 4925 } else if (LimitFloatPrecision <= 12) { 4926 // For floating-point precision of 12: 4927 // 4928 // LogOfMantissa = 4929 // -1.7417939f + 4930 // (2.8212026f + 4931 // (-1.4699568f + 4932 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 4933 // 4934 // error 0.000061011436, which is 14 bits 4935 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4936 getF32Constant(DAG, 0xbd67b6d6, dl)); 4937 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4938 getF32Constant(DAG, 0x3ee4f4b8, dl)); 4939 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4940 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4941 getF32Constant(DAG, 0x3fbc278b, dl)); 4942 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4943 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4944 getF32Constant(DAG, 0x40348e95, dl)); 4945 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4946 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4947 getF32Constant(DAG, 0x3fdef31a, dl)); 4948 } else { // LimitFloatPrecision <= 18 4949 // For floating-point precision of 18: 4950 // 4951 // LogOfMantissa = 4952 // -2.1072184f + 4953 // (4.2372794f + 4954 // (-3.7029485f + 4955 // (2.2781945f + 4956 // (-0.87823314f + 4957 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 4958 // 4959 // error 0.0000023660568, which is better than 18 bits 4960 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4961 getF32Constant(DAG, 0xbc91e5ac, dl)); 4962 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 4963 getF32Constant(DAG, 0x3e4350aa, dl)); 4964 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 4965 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 4966 getF32Constant(DAG, 0x3f60d3e3, dl)); 4967 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4968 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4969 getF32Constant(DAG, 0x4011cdf0, dl)); 4970 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4971 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 4972 getF32Constant(DAG, 0x406cfd1c, dl)); 4973 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4974 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4975 getF32Constant(DAG, 0x408797cb, dl)); 4976 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4977 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 4978 getF32Constant(DAG, 0x4006dcab, dl)); 4979 } 4980 4981 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 4982 } 4983 4984 // No special expansion. 4985 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op); 4986 } 4987 4988 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 4989 /// limited-precision mode. 4990 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 4991 const TargetLowering &TLI) { 4992 // TODO: What fast-math-flags should be set on the floating-point nodes? 4993 4994 if (Op.getValueType() == MVT::f32 && 4995 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 4996 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 4997 4998 // Get the exponent. 4999 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5000 5001 // Get the significand and build it into a floating-point number with 5002 // exponent of 1. 5003 SDValue X = GetSignificand(DAG, Op1, dl); 5004 5005 // Different possible minimax approximations of significand in 5006 // floating-point for various degrees of accuracy over [1,2]. 5007 SDValue Log2ofMantissa; 5008 if (LimitFloatPrecision <= 6) { 5009 // For floating-point precision of 6: 5010 // 5011 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5012 // 5013 // error 0.0049451742, which is more than 7 bits 5014 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5015 getF32Constant(DAG, 0xbeb08fe0, dl)); 5016 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5017 getF32Constant(DAG, 0x40019463, dl)); 5018 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5019 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5020 getF32Constant(DAG, 0x3fd6633d, dl)); 5021 } else if (LimitFloatPrecision <= 12) { 5022 // For floating-point precision of 12: 5023 // 5024 // Log2ofMantissa = 5025 // -2.51285454f + 5026 // (4.07009056f + 5027 // (-2.12067489f + 5028 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5029 // 5030 // error 0.0000876136000, which is better than 13 bits 5031 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5032 getF32Constant(DAG, 0xbda7262e, dl)); 5033 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5034 getF32Constant(DAG, 0x3f25280b, dl)); 5035 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5036 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5037 getF32Constant(DAG, 0x4007b923, dl)); 5038 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5039 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5040 getF32Constant(DAG, 0x40823e2f, dl)); 5041 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5042 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5043 getF32Constant(DAG, 0x4020d29c, dl)); 5044 } else { // LimitFloatPrecision <= 18 5045 // For floating-point precision of 18: 5046 // 5047 // Log2ofMantissa = 5048 // -3.0400495f + 5049 // (6.1129976f + 5050 // (-5.3420409f + 5051 // (3.2865683f + 5052 // (-1.2669343f + 5053 // (0.27515199f - 5054 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5055 // 5056 // error 0.0000018516, which is better than 18 bits 5057 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5058 getF32Constant(DAG, 0xbcd2769e, dl)); 5059 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5060 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5061 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5062 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5063 getF32Constant(DAG, 0x3fa22ae7, dl)); 5064 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5065 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5066 getF32Constant(DAG, 0x40525723, dl)); 5067 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5068 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5069 getF32Constant(DAG, 0x40aaf200, dl)); 5070 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5071 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5072 getF32Constant(DAG, 0x40c39dad, dl)); 5073 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5074 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5075 getF32Constant(DAG, 0x4042902c, dl)); 5076 } 5077 5078 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5079 } 5080 5081 // No special expansion. 5082 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op); 5083 } 5084 5085 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5086 /// limited-precision mode. 5087 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5088 const TargetLowering &TLI) { 5089 // TODO: What fast-math-flags should be set on the floating-point nodes? 5090 5091 if (Op.getValueType() == MVT::f32 && 5092 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5093 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5094 5095 // Scale the exponent by log10(2) [0.30102999f]. 5096 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5097 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5098 getF32Constant(DAG, 0x3e9a209a, dl)); 5099 5100 // Get the significand and build it into a floating-point number with 5101 // exponent of 1. 5102 SDValue X = GetSignificand(DAG, Op1, dl); 5103 5104 SDValue Log10ofMantissa; 5105 if (LimitFloatPrecision <= 6) { 5106 // For floating-point precision of 6: 5107 // 5108 // Log10ofMantissa = 5109 // -0.50419619f + 5110 // (0.60948995f - 0.10380950f * x) * x; 5111 // 5112 // error 0.0014886165, which is 6 bits 5113 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5114 getF32Constant(DAG, 0xbdd49a13, dl)); 5115 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5116 getF32Constant(DAG, 0x3f1c0789, dl)); 5117 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5118 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5119 getF32Constant(DAG, 0x3f011300, dl)); 5120 } else if (LimitFloatPrecision <= 12) { 5121 // For floating-point precision of 12: 5122 // 5123 // Log10ofMantissa = 5124 // -0.64831180f + 5125 // (0.91751397f + 5126 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5127 // 5128 // error 0.00019228036, which is better than 12 bits 5129 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5130 getF32Constant(DAG, 0x3d431f31, dl)); 5131 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5132 getF32Constant(DAG, 0x3ea21fb2, dl)); 5133 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5134 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5135 getF32Constant(DAG, 0x3f6ae232, dl)); 5136 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5137 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5138 getF32Constant(DAG, 0x3f25f7c3, dl)); 5139 } else { // LimitFloatPrecision <= 18 5140 // For floating-point precision of 18: 5141 // 5142 // Log10ofMantissa = 5143 // -0.84299375f + 5144 // (1.5327582f + 5145 // (-1.0688956f + 5146 // (0.49102474f + 5147 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5148 // 5149 // error 0.0000037995730, which is better than 18 bits 5150 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5151 getF32Constant(DAG, 0x3c5d51ce, dl)); 5152 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5153 getF32Constant(DAG, 0x3e00685a, dl)); 5154 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5155 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5156 getF32Constant(DAG, 0x3efb6798, dl)); 5157 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5158 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5159 getF32Constant(DAG, 0x3f88d192, dl)); 5160 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5161 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5162 getF32Constant(DAG, 0x3fc4316c, dl)); 5163 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5164 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5165 getF32Constant(DAG, 0x3f57ce70, dl)); 5166 } 5167 5168 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5169 } 5170 5171 // No special expansion. 5172 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op); 5173 } 5174 5175 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5176 /// limited-precision mode. 5177 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5178 const TargetLowering &TLI) { 5179 if (Op.getValueType() == MVT::f32 && 5180 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5181 return getLimitedPrecisionExp2(Op, dl, DAG); 5182 5183 // No special expansion. 5184 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op); 5185 } 5186 5187 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5188 /// limited-precision mode with x == 10.0f. 5189 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5190 SelectionDAG &DAG, const TargetLowering &TLI) { 5191 bool IsExp10 = false; 5192 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5193 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5194 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5195 APFloat Ten(10.0f); 5196 IsExp10 = LHSC->isExactlyValue(Ten); 5197 } 5198 } 5199 5200 // TODO: What fast-math-flags should be set on the FMUL node? 5201 if (IsExp10) { 5202 // Put the exponent in the right bit position for later addition to the 5203 // final result: 5204 // 5205 // #define LOG2OF10 3.3219281f 5206 // t0 = Op * LOG2OF10; 5207 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5208 getF32Constant(DAG, 0x40549a78, dl)); 5209 return getLimitedPrecisionExp2(t0, dl, DAG); 5210 } 5211 5212 // No special expansion. 5213 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS); 5214 } 5215 5216 /// ExpandPowI - Expand a llvm.powi intrinsic. 5217 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5218 SelectionDAG &DAG) { 5219 // If RHS is a constant, we can expand this out to a multiplication tree, 5220 // otherwise we end up lowering to a call to __powidf2 (for example). When 5221 // optimizing for size, we only want to do this if the expansion would produce 5222 // a small number of multiplies, otherwise we do the full expansion. 5223 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5224 // Get the exponent as a positive value. 5225 unsigned Val = RHSC->getSExtValue(); 5226 if ((int)Val < 0) Val = -Val; 5227 5228 // powi(x, 0) -> 1.0 5229 if (Val == 0) 5230 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5231 5232 bool OptForSize = DAG.shouldOptForSize(); 5233 if (!OptForSize || 5234 // If optimizing for size, don't insert too many multiplies. 5235 // This inserts up to 5 multiplies. 5236 countPopulation(Val) + Log2_32(Val) < 7) { 5237 // We use the simple binary decomposition method to generate the multiply 5238 // sequence. There are more optimal ways to do this (for example, 5239 // powi(x,15) generates one more multiply than it should), but this has 5240 // the benefit of being both really simple and much better than a libcall. 5241 SDValue Res; // Logically starts equal to 1.0 5242 SDValue CurSquare = LHS; 5243 // TODO: Intrinsics should have fast-math-flags that propagate to these 5244 // nodes. 5245 while (Val) { 5246 if (Val & 1) { 5247 if (Res.getNode()) 5248 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 5249 else 5250 Res = CurSquare; // 1.0*CurSquare. 5251 } 5252 5253 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5254 CurSquare, CurSquare); 5255 Val >>= 1; 5256 } 5257 5258 // If the original was negative, invert the result, producing 1/(x*x*x). 5259 if (RHSC->getSExtValue() < 0) 5260 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5261 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5262 return Res; 5263 } 5264 } 5265 5266 // Otherwise, expand to a libcall. 5267 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5268 } 5269 5270 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5271 SDValue LHS, SDValue RHS, SDValue Scale, 5272 SelectionDAG &DAG, const TargetLowering &TLI) { 5273 EVT VT = LHS.getValueType(); 5274 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5275 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5276 LLVMContext &Ctx = *DAG.getContext(); 5277 5278 // If the type is legal but the operation isn't, this node might survive all 5279 // the way to operation legalization. If we end up there and we do not have 5280 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5281 // node. 5282 5283 // Coax the legalizer into expanding the node during type legalization instead 5284 // by bumping the size by one bit. This will force it to Promote, enabling the 5285 // early expansion and avoiding the need to expand later. 5286 5287 // We don't have to do this if Scale is 0; that can always be expanded, unless 5288 // it's a saturating signed operation. Those can experience true integer 5289 // division overflow, a case which we must avoid. 5290 5291 // FIXME: We wouldn't have to do this (or any of the early 5292 // expansion/promotion) if it was possible to expand a libcall of an 5293 // illegal type during operation legalization. But it's not, so things 5294 // get a bit hacky. 5295 unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue(); 5296 if ((ScaleInt > 0 || (Saturating && Signed)) && 5297 (TLI.isTypeLegal(VT) || 5298 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5299 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5300 Opcode, VT, ScaleInt); 5301 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5302 EVT PromVT; 5303 if (VT.isScalarInteger()) 5304 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5305 else if (VT.isVector()) { 5306 PromVT = VT.getVectorElementType(); 5307 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5308 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5309 } else 5310 llvm_unreachable("Wrong VT for DIVFIX?"); 5311 if (Signed) { 5312 LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT); 5313 RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT); 5314 } else { 5315 LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT); 5316 RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT); 5317 } 5318 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5319 // For saturating operations, we need to shift up the LHS to get the 5320 // proper saturation width, and then shift down again afterwards. 5321 if (Saturating) 5322 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5323 DAG.getConstant(1, DL, ShiftTy)); 5324 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5325 if (Saturating) 5326 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5327 DAG.getConstant(1, DL, ShiftTy)); 5328 return DAG.getZExtOrTrunc(Res, DL, VT); 5329 } 5330 } 5331 5332 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5333 } 5334 5335 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5336 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5337 static void 5338 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs, 5339 const SDValue &N) { 5340 switch (N.getOpcode()) { 5341 case ISD::CopyFromReg: { 5342 SDValue Op = N.getOperand(1); 5343 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5344 Op.getValueType().getSizeInBits()); 5345 return; 5346 } 5347 case ISD::BITCAST: 5348 case ISD::AssertZext: 5349 case ISD::AssertSext: 5350 case ISD::TRUNCATE: 5351 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5352 return; 5353 case ISD::BUILD_PAIR: 5354 case ISD::BUILD_VECTOR: 5355 case ISD::CONCAT_VECTORS: 5356 for (SDValue Op : N->op_values()) 5357 getUnderlyingArgRegs(Regs, Op); 5358 return; 5359 default: 5360 return; 5361 } 5362 } 5363 5364 /// If the DbgValueInst is a dbg_value of a function argument, create the 5365 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5366 /// instruction selection, they will be inserted to the entry BB. 5367 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 5368 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 5369 DILocation *DL, bool IsDbgDeclare, const SDValue &N) { 5370 const Argument *Arg = dyn_cast<Argument>(V); 5371 if (!Arg) 5372 return false; 5373 5374 if (!IsDbgDeclare) { 5375 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5376 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 5377 // the entry block. 5378 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 5379 if (!IsInEntryBlock) 5380 return false; 5381 5382 // ArgDbgValues are hoisted to the beginning of the entry block. So we 5383 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 5384 // variable that also is a param. 5385 // 5386 // Although, if we are at the top of the entry block already, we can still 5387 // emit using ArgDbgValue. This might catch some situations when the 5388 // dbg.value refers to an argument that isn't used in the entry block, so 5389 // any CopyToReg node would be optimized out and the only way to express 5390 // this DBG_VALUE is by using the physical reg (or FI) as done in this 5391 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 5392 // we should only emit as ArgDbgValue if the Variable is an argument to the 5393 // current function, and the dbg.value intrinsic is found in the entry 5394 // block. 5395 bool VariableIsFunctionInputArg = Variable->isParameter() && 5396 !DL->getInlinedAt(); 5397 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 5398 if (!IsInPrologue && !VariableIsFunctionInputArg) 5399 return false; 5400 5401 // Here we assume that a function argument on IR level only can be used to 5402 // describe one input parameter on source level. If we for example have 5403 // source code like this 5404 // 5405 // struct A { long x, y; }; 5406 // void foo(struct A a, long b) { 5407 // ... 5408 // b = a.x; 5409 // ... 5410 // } 5411 // 5412 // and IR like this 5413 // 5414 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 5415 // entry: 5416 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 5417 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 5418 // call void @llvm.dbg.value(metadata i32 %b, "b", 5419 // ... 5420 // call void @llvm.dbg.value(metadata i32 %a1, "b" 5421 // ... 5422 // 5423 // then the last dbg.value is describing a parameter "b" using a value that 5424 // is an argument. But since we already has used %a1 to describe a parameter 5425 // we should not handle that last dbg.value here (that would result in an 5426 // incorrect hoisting of the DBG_VALUE to the function entry). 5427 // Notice that we allow one dbg.value per IR level argument, to accommodate 5428 // for the situation with fragments above. 5429 if (VariableIsFunctionInputArg) { 5430 unsigned ArgNo = Arg->getArgNo(); 5431 if (ArgNo >= FuncInfo.DescribedArgs.size()) 5432 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 5433 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 5434 return false; 5435 FuncInfo.DescribedArgs.set(ArgNo); 5436 } 5437 } 5438 5439 MachineFunction &MF = DAG.getMachineFunction(); 5440 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 5441 5442 bool IsIndirect = false; 5443 Optional<MachineOperand> Op; 5444 // Some arguments' frame index is recorded during argument lowering. 5445 int FI = FuncInfo.getArgumentFrameIndex(Arg); 5446 if (FI != std::numeric_limits<int>::max()) 5447 Op = MachineOperand::CreateFI(FI); 5448 5449 SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes; 5450 if (!Op && N.getNode()) { 5451 getUnderlyingArgRegs(ArgRegsAndSizes, N); 5452 Register Reg; 5453 if (ArgRegsAndSizes.size() == 1) 5454 Reg = ArgRegsAndSizes.front().first; 5455 5456 if (Reg && Reg.isVirtual()) { 5457 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5458 Register PR = RegInfo.getLiveInPhysReg(Reg); 5459 if (PR) 5460 Reg = PR; 5461 } 5462 if (Reg) { 5463 Op = MachineOperand::CreateReg(Reg, false); 5464 IsIndirect = IsDbgDeclare; 5465 } 5466 } 5467 5468 if (!Op && N.getNode()) { 5469 // Check if frame index is available. 5470 SDValue LCandidate = peekThroughBitcasts(N); 5471 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 5472 if (FrameIndexSDNode *FINode = 5473 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 5474 Op = MachineOperand::CreateFI(FINode->getIndex()); 5475 } 5476 5477 if (!Op) { 5478 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 5479 auto splitMultiRegDbgValue 5480 = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) { 5481 unsigned Offset = 0; 5482 for (auto RegAndSize : SplitRegs) { 5483 // If the expression is already a fragment, the current register 5484 // offset+size might extend beyond the fragment. In this case, only 5485 // the register bits that are inside the fragment are relevant. 5486 int RegFragmentSizeInBits = RegAndSize.second; 5487 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 5488 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 5489 // The register is entirely outside the expression fragment, 5490 // so is irrelevant for debug info. 5491 if (Offset >= ExprFragmentSizeInBits) 5492 break; 5493 // The register is partially outside the expression fragment, only 5494 // the low bits within the fragment are relevant for debug info. 5495 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 5496 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 5497 } 5498 } 5499 5500 auto FragmentExpr = DIExpression::createFragmentExpression( 5501 Expr, Offset, RegFragmentSizeInBits); 5502 Offset += RegAndSize.second; 5503 // If a valid fragment expression cannot be created, the variable's 5504 // correct value cannot be determined and so it is set as Undef. 5505 if (!FragmentExpr) { 5506 SDDbgValue *SDV = DAG.getConstantDbgValue( 5507 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 5508 DAG.AddDbgValue(SDV, nullptr, false); 5509 continue; 5510 } 5511 assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?"); 5512 FuncInfo.ArgDbgValues.push_back( 5513 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsDbgDeclare, 5514 RegAndSize.first, Variable, *FragmentExpr)); 5515 } 5516 }; 5517 5518 // Check if ValueMap has reg number. 5519 DenseMap<const Value *, Register>::const_iterator 5520 VMI = FuncInfo.ValueMap.find(V); 5521 if (VMI != FuncInfo.ValueMap.end()) { 5522 const auto &TLI = DAG.getTargetLoweringInfo(); 5523 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 5524 V->getType(), getABIRegCopyCC(V)); 5525 if (RFV.occupiesMultipleRegs()) { 5526 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 5527 return true; 5528 } 5529 5530 Op = MachineOperand::CreateReg(VMI->second, false); 5531 IsIndirect = IsDbgDeclare; 5532 } else if (ArgRegsAndSizes.size() > 1) { 5533 // This was split due to the calling convention, and no virtual register 5534 // mapping exists for the value. 5535 splitMultiRegDbgValue(ArgRegsAndSizes); 5536 return true; 5537 } 5538 } 5539 5540 if (!Op) 5541 return false; 5542 5543 assert(Variable->isValidLocationForIntrinsic(DL) && 5544 "Expected inlined-at fields to agree"); 5545 IsIndirect = (Op->isReg()) ? IsIndirect : true; 5546 FuncInfo.ArgDbgValues.push_back( 5547 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect, 5548 *Op, Variable, Expr)); 5549 5550 return true; 5551 } 5552 5553 /// Return the appropriate SDDbgValue based on N. 5554 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 5555 DILocalVariable *Variable, 5556 DIExpression *Expr, 5557 const DebugLoc &dl, 5558 unsigned DbgSDNodeOrder) { 5559 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 5560 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 5561 // stack slot locations. 5562 // 5563 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 5564 // debug values here after optimization: 5565 // 5566 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 5567 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 5568 // 5569 // Both describe the direct values of their associated variables. 5570 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 5571 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5572 } 5573 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 5574 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 5575 } 5576 5577 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 5578 switch (Intrinsic) { 5579 case Intrinsic::smul_fix: 5580 return ISD::SMULFIX; 5581 case Intrinsic::umul_fix: 5582 return ISD::UMULFIX; 5583 case Intrinsic::smul_fix_sat: 5584 return ISD::SMULFIXSAT; 5585 case Intrinsic::umul_fix_sat: 5586 return ISD::UMULFIXSAT; 5587 case Intrinsic::sdiv_fix: 5588 return ISD::SDIVFIX; 5589 case Intrinsic::udiv_fix: 5590 return ISD::UDIVFIX; 5591 case Intrinsic::sdiv_fix_sat: 5592 return ISD::SDIVFIXSAT; 5593 case Intrinsic::udiv_fix_sat: 5594 return ISD::UDIVFIXSAT; 5595 default: 5596 llvm_unreachable("Unhandled fixed point intrinsic"); 5597 } 5598 } 5599 5600 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 5601 const char *FunctionName) { 5602 assert(FunctionName && "FunctionName must not be nullptr"); 5603 SDValue Callee = DAG.getExternalSymbol( 5604 FunctionName, 5605 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 5606 LowerCallTo(I, Callee, I.isTailCall()); 5607 } 5608 5609 /// Lower the call to the specified intrinsic function. 5610 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 5611 unsigned Intrinsic) { 5612 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5613 SDLoc sdl = getCurSDLoc(); 5614 DebugLoc dl = getCurDebugLoc(); 5615 SDValue Res; 5616 5617 switch (Intrinsic) { 5618 default: 5619 // By default, turn this into a target intrinsic node. 5620 visitTargetIntrinsic(I, Intrinsic); 5621 return; 5622 case Intrinsic::vscale: { 5623 match(&I, m_VScale(DAG.getDataLayout())); 5624 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5625 setValue(&I, 5626 DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1))); 5627 return; 5628 } 5629 case Intrinsic::vastart: visitVAStart(I); return; 5630 case Intrinsic::vaend: visitVAEnd(I); return; 5631 case Intrinsic::vacopy: visitVACopy(I); return; 5632 case Intrinsic::returnaddress: 5633 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 5634 TLI.getPointerTy(DAG.getDataLayout()), 5635 getValue(I.getArgOperand(0)))); 5636 return; 5637 case Intrinsic::addressofreturnaddress: 5638 setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 5639 TLI.getPointerTy(DAG.getDataLayout()))); 5640 return; 5641 case Intrinsic::sponentry: 5642 setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl, 5643 TLI.getFrameIndexTy(DAG.getDataLayout()))); 5644 return; 5645 case Intrinsic::frameaddress: 5646 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 5647 TLI.getFrameIndexTy(DAG.getDataLayout()), 5648 getValue(I.getArgOperand(0)))); 5649 return; 5650 case Intrinsic::read_register: { 5651 Value *Reg = I.getArgOperand(0); 5652 SDValue Chain = getRoot(); 5653 SDValue RegName = 5654 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5655 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5656 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 5657 DAG.getVTList(VT, MVT::Other), Chain, RegName); 5658 setValue(&I, Res); 5659 DAG.setRoot(Res.getValue(1)); 5660 return; 5661 } 5662 case Intrinsic::write_register: { 5663 Value *Reg = I.getArgOperand(0); 5664 Value *RegValue = I.getArgOperand(1); 5665 SDValue Chain = getRoot(); 5666 SDValue RegName = 5667 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 5668 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 5669 RegName, getValue(RegValue))); 5670 return; 5671 } 5672 case Intrinsic::memcpy: { 5673 const auto &MCI = cast<MemCpyInst>(I); 5674 SDValue Op1 = getValue(I.getArgOperand(0)); 5675 SDValue Op2 = getValue(I.getArgOperand(1)); 5676 SDValue Op3 = getValue(I.getArgOperand(2)); 5677 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 5678 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5679 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5680 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5681 bool isVol = MCI.isVolatile(); 5682 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5683 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5684 // node. 5685 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5686 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5687 /* AlwaysInline */ false, isTC, 5688 MachinePointerInfo(I.getArgOperand(0)), 5689 MachinePointerInfo(I.getArgOperand(1))); 5690 updateDAGForMaybeTailCall(MC); 5691 return; 5692 } 5693 case Intrinsic::memcpy_inline: { 5694 const auto &MCI = cast<MemCpyInlineInst>(I); 5695 SDValue Dst = getValue(I.getArgOperand(0)); 5696 SDValue Src = getValue(I.getArgOperand(1)); 5697 SDValue Size = getValue(I.getArgOperand(2)); 5698 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 5699 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 5700 Align DstAlign = MCI.getDestAlign().valueOrOne(); 5701 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 5702 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5703 bool isVol = MCI.isVolatile(); 5704 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5705 // FIXME: Support passing different dest/src alignments to the memcpy DAG 5706 // node. 5707 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 5708 /* AlwaysInline */ true, isTC, 5709 MachinePointerInfo(I.getArgOperand(0)), 5710 MachinePointerInfo(I.getArgOperand(1))); 5711 updateDAGForMaybeTailCall(MC); 5712 return; 5713 } 5714 case Intrinsic::memset: { 5715 const auto &MSI = cast<MemSetInst>(I); 5716 SDValue Op1 = getValue(I.getArgOperand(0)); 5717 SDValue Op2 = getValue(I.getArgOperand(1)); 5718 SDValue Op3 = getValue(I.getArgOperand(2)); 5719 // @llvm.memset defines 0 and 1 to both mean no alignment. 5720 Align Alignment = MSI.getDestAlign().valueOrOne(); 5721 bool isVol = MSI.isVolatile(); 5722 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5723 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5724 SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC, 5725 MachinePointerInfo(I.getArgOperand(0))); 5726 updateDAGForMaybeTailCall(MS); 5727 return; 5728 } 5729 case Intrinsic::memmove: { 5730 const auto &MMI = cast<MemMoveInst>(I); 5731 SDValue Op1 = getValue(I.getArgOperand(0)); 5732 SDValue Op2 = getValue(I.getArgOperand(1)); 5733 SDValue Op3 = getValue(I.getArgOperand(2)); 5734 // @llvm.memmove defines 0 and 1 to both mean no alignment. 5735 Align DstAlign = MMI.getDestAlign().valueOrOne(); 5736 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 5737 Align Alignment = commonAlignment(DstAlign, SrcAlign); 5738 bool isVol = MMI.isVolatile(); 5739 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5740 // FIXME: Support passing different dest/src alignments to the memmove DAG 5741 // node. 5742 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 5743 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 5744 isTC, MachinePointerInfo(I.getArgOperand(0)), 5745 MachinePointerInfo(I.getArgOperand(1))); 5746 updateDAGForMaybeTailCall(MM); 5747 return; 5748 } 5749 case Intrinsic::memcpy_element_unordered_atomic: { 5750 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 5751 SDValue Dst = getValue(MI.getRawDest()); 5752 SDValue Src = getValue(MI.getRawSource()); 5753 SDValue Length = getValue(MI.getLength()); 5754 5755 unsigned DstAlign = MI.getDestAlignment(); 5756 unsigned SrcAlign = MI.getSourceAlignment(); 5757 Type *LengthTy = MI.getLength()->getType(); 5758 unsigned ElemSz = MI.getElementSizeInBytes(); 5759 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5760 SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src, 5761 SrcAlign, Length, LengthTy, ElemSz, isTC, 5762 MachinePointerInfo(MI.getRawDest()), 5763 MachinePointerInfo(MI.getRawSource())); 5764 updateDAGForMaybeTailCall(MC); 5765 return; 5766 } 5767 case Intrinsic::memmove_element_unordered_atomic: { 5768 auto &MI = cast<AtomicMemMoveInst>(I); 5769 SDValue Dst = getValue(MI.getRawDest()); 5770 SDValue Src = getValue(MI.getRawSource()); 5771 SDValue Length = getValue(MI.getLength()); 5772 5773 unsigned DstAlign = MI.getDestAlignment(); 5774 unsigned SrcAlign = MI.getSourceAlignment(); 5775 Type *LengthTy = MI.getLength()->getType(); 5776 unsigned ElemSz = MI.getElementSizeInBytes(); 5777 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5778 SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src, 5779 SrcAlign, Length, LengthTy, ElemSz, isTC, 5780 MachinePointerInfo(MI.getRawDest()), 5781 MachinePointerInfo(MI.getRawSource())); 5782 updateDAGForMaybeTailCall(MC); 5783 return; 5784 } 5785 case Intrinsic::memset_element_unordered_atomic: { 5786 auto &MI = cast<AtomicMemSetInst>(I); 5787 SDValue Dst = getValue(MI.getRawDest()); 5788 SDValue Val = getValue(MI.getValue()); 5789 SDValue Length = getValue(MI.getLength()); 5790 5791 unsigned DstAlign = MI.getDestAlignment(); 5792 Type *LengthTy = MI.getLength()->getType(); 5793 unsigned ElemSz = MI.getElementSizeInBytes(); 5794 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 5795 SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length, 5796 LengthTy, ElemSz, isTC, 5797 MachinePointerInfo(MI.getRawDest())); 5798 updateDAGForMaybeTailCall(MC); 5799 return; 5800 } 5801 case Intrinsic::dbg_addr: 5802 case Intrinsic::dbg_declare: { 5803 const auto &DI = cast<DbgVariableIntrinsic>(I); 5804 DILocalVariable *Variable = DI.getVariable(); 5805 DIExpression *Expression = DI.getExpression(); 5806 dropDanglingDebugInfo(Variable, Expression); 5807 assert(Variable && "Missing variable"); 5808 LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI 5809 << "\n"); 5810 // Check if address has undef value. 5811 const Value *Address = DI.getVariableLocation(); 5812 if (!Address || isa<UndefValue>(Address) || 5813 (Address->use_empty() && !isa<Argument>(Address))) { 5814 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5815 << " (bad/undef/unused-arg address)\n"); 5816 return; 5817 } 5818 5819 bool isParameter = Variable->isParameter() || isa<Argument>(Address); 5820 5821 // Check if this variable can be described by a frame index, typically 5822 // either as a static alloca or a byval parameter. 5823 int FI = std::numeric_limits<int>::max(); 5824 if (const auto *AI = 5825 dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) { 5826 if (AI->isStaticAlloca()) { 5827 auto I = FuncInfo.StaticAllocaMap.find(AI); 5828 if (I != FuncInfo.StaticAllocaMap.end()) 5829 FI = I->second; 5830 } 5831 } else if (const auto *Arg = dyn_cast<Argument>( 5832 Address->stripInBoundsConstantOffsets())) { 5833 FI = FuncInfo.getArgumentFrameIndex(Arg); 5834 } 5835 5836 // llvm.dbg.addr is control dependent and always generates indirect 5837 // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in 5838 // the MachineFunction variable table. 5839 if (FI != std::numeric_limits<int>::max()) { 5840 if (Intrinsic == Intrinsic::dbg_addr) { 5841 SDDbgValue *SDV = DAG.getFrameIndexDbgValue( 5842 Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder); 5843 DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter); 5844 } else { 5845 LLVM_DEBUG(dbgs() << "Skipping " << DI 5846 << " (variable info stashed in MF side table)\n"); 5847 } 5848 return; 5849 } 5850 5851 SDValue &N = NodeMap[Address]; 5852 if (!N.getNode() && isa<Argument>(Address)) 5853 // Check unused arguments map. 5854 N = UnusedArgNodeMap[Address]; 5855 SDDbgValue *SDV; 5856 if (N.getNode()) { 5857 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 5858 Address = BCI->getOperand(0); 5859 // Parameters are handled specially. 5860 auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 5861 if (isParameter && FINode) { 5862 // Byval parameter. We have a frame index at this point. 5863 SDV = 5864 DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 5865 /*IsIndirect*/ true, dl, SDNodeOrder); 5866 } else if (isa<Argument>(Address)) { 5867 // Address is an argument, so try to emit its dbg value using 5868 // virtual register info from the FuncInfo.ValueMap. 5869 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N); 5870 return; 5871 } else { 5872 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 5873 true, dl, SDNodeOrder); 5874 } 5875 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 5876 } else { 5877 // If Address is an argument then try to emit its dbg value using 5878 // virtual register info from the FuncInfo.ValueMap. 5879 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, 5880 N)) { 5881 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI 5882 << " (could not emit func-arg dbg_value)\n"); 5883 } 5884 } 5885 return; 5886 } 5887 case Intrinsic::dbg_label: { 5888 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 5889 DILabel *Label = DI.getLabel(); 5890 assert(Label && "Missing label"); 5891 5892 SDDbgLabel *SDV; 5893 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 5894 DAG.AddDbgLabel(SDV); 5895 return; 5896 } 5897 case Intrinsic::dbg_value: { 5898 const DbgValueInst &DI = cast<DbgValueInst>(I); 5899 assert(DI.getVariable() && "Missing variable"); 5900 5901 DILocalVariable *Variable = DI.getVariable(); 5902 DIExpression *Expression = DI.getExpression(); 5903 dropDanglingDebugInfo(Variable, Expression); 5904 const Value *V = DI.getValue(); 5905 if (!V) 5906 return; 5907 5908 if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(), 5909 SDNodeOrder)) 5910 return; 5911 5912 // TODO: Dangling debug info will eventually either be resolved or produce 5913 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 5914 // between the original dbg.value location and its resolved DBG_VALUE, which 5915 // we should ideally fill with an extra Undef DBG_VALUE. 5916 5917 DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder); 5918 return; 5919 } 5920 5921 case Intrinsic::eh_typeid_for: { 5922 // Find the type id for the given typeinfo. 5923 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 5924 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 5925 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 5926 setValue(&I, Res); 5927 return; 5928 } 5929 5930 case Intrinsic::eh_return_i32: 5931 case Intrinsic::eh_return_i64: 5932 DAG.getMachineFunction().setCallsEHReturn(true); 5933 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 5934 MVT::Other, 5935 getControlRoot(), 5936 getValue(I.getArgOperand(0)), 5937 getValue(I.getArgOperand(1)))); 5938 return; 5939 case Intrinsic::eh_unwind_init: 5940 DAG.getMachineFunction().setCallsUnwindInit(true); 5941 return; 5942 case Intrinsic::eh_dwarf_cfa: 5943 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 5944 TLI.getPointerTy(DAG.getDataLayout()), 5945 getValue(I.getArgOperand(0)))); 5946 return; 5947 case Intrinsic::eh_sjlj_callsite: { 5948 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5949 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 5950 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 5951 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 5952 5953 MMI.setCurrentCallSite(CI->getZExtValue()); 5954 return; 5955 } 5956 case Intrinsic::eh_sjlj_functioncontext: { 5957 // Get and store the index of the function context. 5958 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 5959 AllocaInst *FnCtx = 5960 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 5961 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 5962 MFI.setFunctionContextIndex(FI); 5963 return; 5964 } 5965 case Intrinsic::eh_sjlj_setjmp: { 5966 SDValue Ops[2]; 5967 Ops[0] = getRoot(); 5968 Ops[1] = getValue(I.getArgOperand(0)); 5969 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 5970 DAG.getVTList(MVT::i32, MVT::Other), Ops); 5971 setValue(&I, Op.getValue(0)); 5972 DAG.setRoot(Op.getValue(1)); 5973 return; 5974 } 5975 case Intrinsic::eh_sjlj_longjmp: 5976 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 5977 getRoot(), getValue(I.getArgOperand(0)))); 5978 return; 5979 case Intrinsic::eh_sjlj_setup_dispatch: 5980 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 5981 getRoot())); 5982 return; 5983 case Intrinsic::masked_gather: 5984 visitMaskedGather(I); 5985 return; 5986 case Intrinsic::masked_load: 5987 visitMaskedLoad(I); 5988 return; 5989 case Intrinsic::masked_scatter: 5990 visitMaskedScatter(I); 5991 return; 5992 case Intrinsic::masked_store: 5993 visitMaskedStore(I); 5994 return; 5995 case Intrinsic::masked_expandload: 5996 visitMaskedLoad(I, true /* IsExpanding */); 5997 return; 5998 case Intrinsic::masked_compressstore: 5999 visitMaskedStore(I, true /* IsCompressing */); 6000 return; 6001 case Intrinsic::powi: 6002 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6003 getValue(I.getArgOperand(1)), DAG)); 6004 return; 6005 case Intrinsic::log: 6006 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6007 return; 6008 case Intrinsic::log2: 6009 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6010 return; 6011 case Intrinsic::log10: 6012 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6013 return; 6014 case Intrinsic::exp: 6015 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6016 return; 6017 case Intrinsic::exp2: 6018 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI)); 6019 return; 6020 case Intrinsic::pow: 6021 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6022 getValue(I.getArgOperand(1)), DAG, TLI)); 6023 return; 6024 case Intrinsic::sqrt: 6025 case Intrinsic::fabs: 6026 case Intrinsic::sin: 6027 case Intrinsic::cos: 6028 case Intrinsic::floor: 6029 case Intrinsic::ceil: 6030 case Intrinsic::trunc: 6031 case Intrinsic::rint: 6032 case Intrinsic::nearbyint: 6033 case Intrinsic::round: 6034 case Intrinsic::canonicalize: { 6035 unsigned Opcode; 6036 switch (Intrinsic) { 6037 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6038 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6039 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6040 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6041 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6042 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6043 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6044 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6045 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6046 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6047 case Intrinsic::round: Opcode = ISD::FROUND; break; 6048 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6049 } 6050 6051 setValue(&I, DAG.getNode(Opcode, sdl, 6052 getValue(I.getArgOperand(0)).getValueType(), 6053 getValue(I.getArgOperand(0)))); 6054 return; 6055 } 6056 case Intrinsic::lround: 6057 case Intrinsic::llround: 6058 case Intrinsic::lrint: 6059 case Intrinsic::llrint: { 6060 unsigned Opcode; 6061 switch (Intrinsic) { 6062 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6063 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6064 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6065 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6066 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6067 } 6068 6069 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6070 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6071 getValue(I.getArgOperand(0)))); 6072 return; 6073 } 6074 case Intrinsic::minnum: 6075 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6076 getValue(I.getArgOperand(0)).getValueType(), 6077 getValue(I.getArgOperand(0)), 6078 getValue(I.getArgOperand(1)))); 6079 return; 6080 case Intrinsic::maxnum: 6081 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6082 getValue(I.getArgOperand(0)).getValueType(), 6083 getValue(I.getArgOperand(0)), 6084 getValue(I.getArgOperand(1)))); 6085 return; 6086 case Intrinsic::minimum: 6087 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6088 getValue(I.getArgOperand(0)).getValueType(), 6089 getValue(I.getArgOperand(0)), 6090 getValue(I.getArgOperand(1)))); 6091 return; 6092 case Intrinsic::maximum: 6093 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6094 getValue(I.getArgOperand(0)).getValueType(), 6095 getValue(I.getArgOperand(0)), 6096 getValue(I.getArgOperand(1)))); 6097 return; 6098 case Intrinsic::copysign: 6099 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6100 getValue(I.getArgOperand(0)).getValueType(), 6101 getValue(I.getArgOperand(0)), 6102 getValue(I.getArgOperand(1)))); 6103 return; 6104 case Intrinsic::fma: 6105 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6106 getValue(I.getArgOperand(0)).getValueType(), 6107 getValue(I.getArgOperand(0)), 6108 getValue(I.getArgOperand(1)), 6109 getValue(I.getArgOperand(2)))); 6110 return; 6111 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6112 case Intrinsic::INTRINSIC: 6113 #include "llvm/IR/ConstrainedOps.def" 6114 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6115 return; 6116 case Intrinsic::fmuladd: { 6117 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6118 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6119 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6120 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6121 getValue(I.getArgOperand(0)).getValueType(), 6122 getValue(I.getArgOperand(0)), 6123 getValue(I.getArgOperand(1)), 6124 getValue(I.getArgOperand(2)))); 6125 } else { 6126 // TODO: Intrinsic calls should have fast-math-flags. 6127 SDValue Mul = DAG.getNode(ISD::FMUL, sdl, 6128 getValue(I.getArgOperand(0)).getValueType(), 6129 getValue(I.getArgOperand(0)), 6130 getValue(I.getArgOperand(1))); 6131 SDValue Add = DAG.getNode(ISD::FADD, sdl, 6132 getValue(I.getArgOperand(0)).getValueType(), 6133 Mul, 6134 getValue(I.getArgOperand(2))); 6135 setValue(&I, Add); 6136 } 6137 return; 6138 } 6139 case Intrinsic::convert_to_fp16: 6140 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 6141 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 6142 getValue(I.getArgOperand(0)), 6143 DAG.getTargetConstant(0, sdl, 6144 MVT::i32)))); 6145 return; 6146 case Intrinsic::convert_from_fp16: 6147 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 6148 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6149 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 6150 getValue(I.getArgOperand(0))))); 6151 return; 6152 case Intrinsic::pcmarker: { 6153 SDValue Tmp = getValue(I.getArgOperand(0)); 6154 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 6155 return; 6156 } 6157 case Intrinsic::readcyclecounter: { 6158 SDValue Op = getRoot(); 6159 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 6160 DAG.getVTList(MVT::i64, MVT::Other), Op); 6161 setValue(&I, Res); 6162 DAG.setRoot(Res.getValue(1)); 6163 return; 6164 } 6165 case Intrinsic::bitreverse: 6166 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 6167 getValue(I.getArgOperand(0)).getValueType(), 6168 getValue(I.getArgOperand(0)))); 6169 return; 6170 case Intrinsic::bswap: 6171 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 6172 getValue(I.getArgOperand(0)).getValueType(), 6173 getValue(I.getArgOperand(0)))); 6174 return; 6175 case Intrinsic::cttz: { 6176 SDValue Arg = getValue(I.getArgOperand(0)); 6177 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6178 EVT Ty = Arg.getValueType(); 6179 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 6180 sdl, Ty, Arg)); 6181 return; 6182 } 6183 case Intrinsic::ctlz: { 6184 SDValue Arg = getValue(I.getArgOperand(0)); 6185 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 6186 EVT Ty = Arg.getValueType(); 6187 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 6188 sdl, Ty, Arg)); 6189 return; 6190 } 6191 case Intrinsic::ctpop: { 6192 SDValue Arg = getValue(I.getArgOperand(0)); 6193 EVT Ty = Arg.getValueType(); 6194 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 6195 return; 6196 } 6197 case Intrinsic::fshl: 6198 case Intrinsic::fshr: { 6199 bool IsFSHL = Intrinsic == Intrinsic::fshl; 6200 SDValue X = getValue(I.getArgOperand(0)); 6201 SDValue Y = getValue(I.getArgOperand(1)); 6202 SDValue Z = getValue(I.getArgOperand(2)); 6203 EVT VT = X.getValueType(); 6204 SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT); 6205 SDValue Zero = DAG.getConstant(0, sdl, VT); 6206 SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC); 6207 6208 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 6209 if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) { 6210 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 6211 return; 6212 } 6213 6214 // When X == Y, this is rotate. If the data type has a power-of-2 size, we 6215 // avoid the select that is necessary in the general case to filter out 6216 // the 0-shift possibility that leads to UB. 6217 if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) { 6218 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 6219 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6220 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 6221 return; 6222 } 6223 6224 // Some targets only rotate one way. Try the opposite direction. 6225 RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL; 6226 if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) { 6227 // Negate the shift amount because it is safe to ignore the high bits. 6228 SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6229 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt)); 6230 return; 6231 } 6232 6233 // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW)) 6234 // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW)) 6235 SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z); 6236 SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC); 6237 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt); 6238 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt); 6239 setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY)); 6240 return; 6241 } 6242 6243 // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW))) 6244 // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW)) 6245 SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt); 6246 SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt); 6247 SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt); 6248 SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY); 6249 6250 // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth, 6251 // and that is undefined. We must compare and select to avoid UB. 6252 EVT CCVT = MVT::i1; 6253 if (VT.isVector()) 6254 CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements()); 6255 6256 // For fshl, 0-shift returns the 1st arg (X). 6257 // For fshr, 0-shift returns the 2nd arg (Y). 6258 SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ); 6259 setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or)); 6260 return; 6261 } 6262 case Intrinsic::sadd_sat: { 6263 SDValue Op1 = getValue(I.getArgOperand(0)); 6264 SDValue Op2 = getValue(I.getArgOperand(1)); 6265 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6266 return; 6267 } 6268 case Intrinsic::uadd_sat: { 6269 SDValue Op1 = getValue(I.getArgOperand(0)); 6270 SDValue Op2 = getValue(I.getArgOperand(1)); 6271 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 6272 return; 6273 } 6274 case Intrinsic::ssub_sat: { 6275 SDValue Op1 = getValue(I.getArgOperand(0)); 6276 SDValue Op2 = getValue(I.getArgOperand(1)); 6277 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6278 return; 6279 } 6280 case Intrinsic::usub_sat: { 6281 SDValue Op1 = getValue(I.getArgOperand(0)); 6282 SDValue Op2 = getValue(I.getArgOperand(1)); 6283 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 6284 return; 6285 } 6286 case Intrinsic::smul_fix: 6287 case Intrinsic::umul_fix: 6288 case Intrinsic::smul_fix_sat: 6289 case Intrinsic::umul_fix_sat: { 6290 SDValue Op1 = getValue(I.getArgOperand(0)); 6291 SDValue Op2 = getValue(I.getArgOperand(1)); 6292 SDValue Op3 = getValue(I.getArgOperand(2)); 6293 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6294 Op1.getValueType(), Op1, Op2, Op3)); 6295 return; 6296 } 6297 case Intrinsic::sdiv_fix: 6298 case Intrinsic::udiv_fix: 6299 case Intrinsic::sdiv_fix_sat: 6300 case Intrinsic::udiv_fix_sat: { 6301 SDValue Op1 = getValue(I.getArgOperand(0)); 6302 SDValue Op2 = getValue(I.getArgOperand(1)); 6303 SDValue Op3 = getValue(I.getArgOperand(2)); 6304 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 6305 Op1, Op2, Op3, DAG, TLI)); 6306 return; 6307 } 6308 case Intrinsic::stacksave: { 6309 SDValue Op = getRoot(); 6310 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6311 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 6312 setValue(&I, Res); 6313 DAG.setRoot(Res.getValue(1)); 6314 return; 6315 } 6316 case Intrinsic::stackrestore: 6317 Res = getValue(I.getArgOperand(0)); 6318 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 6319 return; 6320 case Intrinsic::get_dynamic_area_offset: { 6321 SDValue Op = getRoot(); 6322 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6323 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6324 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 6325 // target. 6326 if (PtrTy.getSizeInBits() < ResTy.getSizeInBits()) 6327 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 6328 " intrinsic!"); 6329 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 6330 Op); 6331 DAG.setRoot(Op); 6332 setValue(&I, Res); 6333 return; 6334 } 6335 case Intrinsic::stackguard: { 6336 MachineFunction &MF = DAG.getMachineFunction(); 6337 const Module &M = *MF.getFunction().getParent(); 6338 SDValue Chain = getRoot(); 6339 if (TLI.useLoadStackGuardNode()) { 6340 Res = getLoadStackGuard(DAG, sdl, Chain); 6341 } else { 6342 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6343 const Value *Global = TLI.getSDagStackGuard(M); 6344 unsigned Align = DL->getPrefTypeAlignment(Global->getType()); 6345 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 6346 MachinePointerInfo(Global, 0), Align, 6347 MachineMemOperand::MOVolatile); 6348 } 6349 if (TLI.useStackGuardXorFP()) 6350 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 6351 DAG.setRoot(Chain); 6352 setValue(&I, Res); 6353 return; 6354 } 6355 case Intrinsic::stackprotector: { 6356 // Emit code into the DAG to store the stack guard onto the stack. 6357 MachineFunction &MF = DAG.getMachineFunction(); 6358 MachineFrameInfo &MFI = MF.getFrameInfo(); 6359 SDValue Src, Chain = getRoot(); 6360 6361 if (TLI.useLoadStackGuardNode()) 6362 Src = getLoadStackGuard(DAG, sdl, Chain); 6363 else 6364 Src = getValue(I.getArgOperand(0)); // The guard's value. 6365 6366 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 6367 6368 int FI = FuncInfo.StaticAllocaMap[Slot]; 6369 MFI.setStackProtectorIndex(FI); 6370 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 6371 6372 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 6373 6374 // Store the stack protector onto the stack. 6375 Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack( 6376 DAG.getMachineFunction(), FI), 6377 /* Alignment = */ 0, MachineMemOperand::MOVolatile); 6378 setValue(&I, Res); 6379 DAG.setRoot(Res); 6380 return; 6381 } 6382 case Intrinsic::objectsize: 6383 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 6384 6385 case Intrinsic::is_constant: 6386 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 6387 6388 case Intrinsic::annotation: 6389 case Intrinsic::ptr_annotation: 6390 case Intrinsic::launder_invariant_group: 6391 case Intrinsic::strip_invariant_group: 6392 // Drop the intrinsic, but forward the value 6393 setValue(&I, getValue(I.getOperand(0))); 6394 return; 6395 case Intrinsic::assume: 6396 case Intrinsic::var_annotation: 6397 case Intrinsic::sideeffect: 6398 // Discard annotate attributes, assumptions, and artificial side-effects. 6399 return; 6400 6401 case Intrinsic::codeview_annotation: { 6402 // Emit a label associated with this metadata. 6403 MachineFunction &MF = DAG.getMachineFunction(); 6404 MCSymbol *Label = 6405 MF.getMMI().getContext().createTempSymbol("annotation", true); 6406 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 6407 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 6408 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 6409 DAG.setRoot(Res); 6410 return; 6411 } 6412 6413 case Intrinsic::init_trampoline: { 6414 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 6415 6416 SDValue Ops[6]; 6417 Ops[0] = getRoot(); 6418 Ops[1] = getValue(I.getArgOperand(0)); 6419 Ops[2] = getValue(I.getArgOperand(1)); 6420 Ops[3] = getValue(I.getArgOperand(2)); 6421 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 6422 Ops[5] = DAG.getSrcValue(F); 6423 6424 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 6425 6426 DAG.setRoot(Res); 6427 return; 6428 } 6429 case Intrinsic::adjust_trampoline: 6430 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 6431 TLI.getPointerTy(DAG.getDataLayout()), 6432 getValue(I.getArgOperand(0)))); 6433 return; 6434 case Intrinsic::gcroot: { 6435 assert(DAG.getMachineFunction().getFunction().hasGC() && 6436 "only valid in functions with gc specified, enforced by Verifier"); 6437 assert(GFI && "implied by previous"); 6438 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 6439 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 6440 6441 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 6442 GFI->addStackRoot(FI->getIndex(), TypeMap); 6443 return; 6444 } 6445 case Intrinsic::gcread: 6446 case Intrinsic::gcwrite: 6447 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 6448 case Intrinsic::flt_rounds: 6449 Res = DAG.getNode(ISD::FLT_ROUNDS_, sdl, {MVT::i32, MVT::Other}, getRoot()); 6450 setValue(&I, Res); 6451 DAG.setRoot(Res.getValue(1)); 6452 return; 6453 6454 case Intrinsic::expect: 6455 // Just replace __builtin_expect(exp, c) with EXP. 6456 setValue(&I, getValue(I.getArgOperand(0))); 6457 return; 6458 6459 case Intrinsic::debugtrap: 6460 case Intrinsic::trap: { 6461 StringRef TrapFuncName = 6462 I.getAttributes() 6463 .getAttribute(AttributeList::FunctionIndex, "trap-func-name") 6464 .getValueAsString(); 6465 if (TrapFuncName.empty()) { 6466 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ? 6467 ISD::TRAP : ISD::DEBUGTRAP; 6468 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot())); 6469 return; 6470 } 6471 TargetLowering::ArgListTy Args; 6472 6473 TargetLowering::CallLoweringInfo CLI(DAG); 6474 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 6475 CallingConv::C, I.getType(), 6476 DAG.getExternalSymbol(TrapFuncName.data(), 6477 TLI.getPointerTy(DAG.getDataLayout())), 6478 std::move(Args)); 6479 6480 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6481 DAG.setRoot(Result.second); 6482 return; 6483 } 6484 6485 case Intrinsic::uadd_with_overflow: 6486 case Intrinsic::sadd_with_overflow: 6487 case Intrinsic::usub_with_overflow: 6488 case Intrinsic::ssub_with_overflow: 6489 case Intrinsic::umul_with_overflow: 6490 case Intrinsic::smul_with_overflow: { 6491 ISD::NodeType Op; 6492 switch (Intrinsic) { 6493 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6494 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 6495 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 6496 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 6497 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 6498 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 6499 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 6500 } 6501 SDValue Op1 = getValue(I.getArgOperand(0)); 6502 SDValue Op2 = getValue(I.getArgOperand(1)); 6503 6504 EVT ResultVT = Op1.getValueType(); 6505 EVT OverflowVT = MVT::i1; 6506 if (ResultVT.isVector()) 6507 OverflowVT = EVT::getVectorVT( 6508 *Context, OverflowVT, ResultVT.getVectorNumElements()); 6509 6510 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 6511 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 6512 return; 6513 } 6514 case Intrinsic::prefetch: { 6515 SDValue Ops[5]; 6516 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 6517 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 6518 Ops[0] = DAG.getRoot(); 6519 Ops[1] = getValue(I.getArgOperand(0)); 6520 Ops[2] = getValue(I.getArgOperand(1)); 6521 Ops[3] = getValue(I.getArgOperand(2)); 6522 Ops[4] = getValue(I.getArgOperand(3)); 6523 SDValue Result = DAG.getMemIntrinsicNode( 6524 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 6525 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 6526 /* align */ None, Flags); 6527 6528 // Chain the prefetch in parallell with any pending loads, to stay out of 6529 // the way of later optimizations. 6530 PendingLoads.push_back(Result); 6531 Result = getRoot(); 6532 DAG.setRoot(Result); 6533 return; 6534 } 6535 case Intrinsic::lifetime_start: 6536 case Intrinsic::lifetime_end: { 6537 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 6538 // Stack coloring is not enabled in O0, discard region information. 6539 if (TM.getOptLevel() == CodeGenOpt::None) 6540 return; 6541 6542 const int64_t ObjectSize = 6543 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 6544 Value *const ObjectPtr = I.getArgOperand(1); 6545 SmallVector<const Value *, 4> Allocas; 6546 GetUnderlyingObjects(ObjectPtr, Allocas, *DL); 6547 6548 for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(), 6549 E = Allocas.end(); Object != E; ++Object) { 6550 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object); 6551 6552 // Could not find an Alloca. 6553 if (!LifetimeObject) 6554 continue; 6555 6556 // First check that the Alloca is static, otherwise it won't have a 6557 // valid frame index. 6558 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 6559 if (SI == FuncInfo.StaticAllocaMap.end()) 6560 return; 6561 6562 const int FrameIndex = SI->second; 6563 int64_t Offset; 6564 if (GetPointerBaseWithConstantOffset( 6565 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 6566 Offset = -1; // Cannot determine offset from alloca to lifetime object. 6567 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 6568 Offset); 6569 DAG.setRoot(Res); 6570 } 6571 return; 6572 } 6573 case Intrinsic::invariant_start: 6574 // Discard region information. 6575 setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout()))); 6576 return; 6577 case Intrinsic::invariant_end: 6578 // Discard region information. 6579 return; 6580 case Intrinsic::clear_cache: 6581 /// FunctionName may be null. 6582 if (const char *FunctionName = TLI.getClearCacheBuiltinName()) 6583 lowerCallToExternalSymbol(I, FunctionName); 6584 return; 6585 case Intrinsic::donothing: 6586 // ignore 6587 return; 6588 case Intrinsic::experimental_stackmap: 6589 visitStackmap(I); 6590 return; 6591 case Intrinsic::experimental_patchpoint_void: 6592 case Intrinsic::experimental_patchpoint_i64: 6593 visitPatchpoint(I); 6594 return; 6595 case Intrinsic::experimental_gc_statepoint: 6596 LowerStatepoint(ImmutableStatepoint(&I)); 6597 return; 6598 case Intrinsic::experimental_gc_result: 6599 visitGCResult(cast<GCResultInst>(I)); 6600 return; 6601 case Intrinsic::experimental_gc_relocate: 6602 visitGCRelocate(cast<GCRelocateInst>(I)); 6603 return; 6604 case Intrinsic::instrprof_increment: 6605 llvm_unreachable("instrprof failed to lower an increment"); 6606 case Intrinsic::instrprof_value_profile: 6607 llvm_unreachable("instrprof failed to lower a value profiling call"); 6608 case Intrinsic::localescape: { 6609 MachineFunction &MF = DAG.getMachineFunction(); 6610 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6611 6612 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 6613 // is the same on all targets. 6614 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) { 6615 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 6616 if (isa<ConstantPointerNull>(Arg)) 6617 continue; // Skip null pointers. They represent a hole in index space. 6618 AllocaInst *Slot = cast<AllocaInst>(Arg); 6619 assert(FuncInfo.StaticAllocaMap.count(Slot) && 6620 "can only escape static allocas"); 6621 int FI = FuncInfo.StaticAllocaMap[Slot]; 6622 MCSymbol *FrameAllocSym = 6623 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6624 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 6625 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 6626 TII->get(TargetOpcode::LOCAL_ESCAPE)) 6627 .addSym(FrameAllocSym) 6628 .addFrameIndex(FI); 6629 } 6630 6631 return; 6632 } 6633 6634 case Intrinsic::localrecover: { 6635 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 6636 MachineFunction &MF = DAG.getMachineFunction(); 6637 6638 // Get the symbol that defines the frame offset. 6639 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 6640 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 6641 unsigned IdxVal = 6642 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 6643 MCSymbol *FrameAllocSym = 6644 MF.getMMI().getContext().getOrCreateFrameAllocSymbol( 6645 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 6646 6647 Value *FP = I.getArgOperand(1); 6648 SDValue FPVal = getValue(FP); 6649 EVT PtrVT = FPVal.getValueType(); 6650 6651 // Create a MCSymbol for the label to avoid any target lowering 6652 // that would make this PC relative. 6653 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 6654 SDValue OffsetVal = 6655 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 6656 6657 // Add the offset to the FP. 6658 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 6659 setValue(&I, Add); 6660 6661 return; 6662 } 6663 6664 case Intrinsic::eh_exceptionpointer: 6665 case Intrinsic::eh_exceptioncode: { 6666 // Get the exception pointer vreg, copy from it, and resize it to fit. 6667 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 6668 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 6669 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 6670 unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 6671 SDValue N = 6672 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT); 6673 if (Intrinsic == Intrinsic::eh_exceptioncode) 6674 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32); 6675 setValue(&I, N); 6676 return; 6677 } 6678 case Intrinsic::xray_customevent: { 6679 // Here we want to make sure that the intrinsic behaves as if it has a 6680 // specific calling convention, and only for x86_64. 6681 // FIXME: Support other platforms later. 6682 const auto &Triple = DAG.getTarget().getTargetTriple(); 6683 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6684 return; 6685 6686 SDLoc DL = getCurSDLoc(); 6687 SmallVector<SDValue, 8> Ops; 6688 6689 // We want to say that we always want the arguments in registers. 6690 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 6691 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 6692 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6693 SDValue Chain = getRoot(); 6694 Ops.push_back(LogEntryVal); 6695 Ops.push_back(StrSizeVal); 6696 Ops.push_back(Chain); 6697 6698 // We need to enforce the calling convention for the callsite, so that 6699 // argument ordering is enforced correctly, and that register allocation can 6700 // see that some registers may be assumed clobbered and have to preserve 6701 // them across calls to the intrinsic. 6702 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 6703 DL, NodeTys, Ops); 6704 SDValue patchableNode = SDValue(MN, 0); 6705 DAG.setRoot(patchableNode); 6706 setValue(&I, patchableNode); 6707 return; 6708 } 6709 case Intrinsic::xray_typedevent: { 6710 // Here we want to make sure that the intrinsic behaves as if it has a 6711 // specific calling convention, and only for x86_64. 6712 // FIXME: Support other platforms later. 6713 const auto &Triple = DAG.getTarget().getTargetTriple(); 6714 if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux()) 6715 return; 6716 6717 SDLoc DL = getCurSDLoc(); 6718 SmallVector<SDValue, 8> Ops; 6719 6720 // We want to say that we always want the arguments in registers. 6721 // It's unclear to me how manipulating the selection DAG here forces callers 6722 // to provide arguments in registers instead of on the stack. 6723 SDValue LogTypeId = getValue(I.getArgOperand(0)); 6724 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 6725 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 6726 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 6727 SDValue Chain = getRoot(); 6728 Ops.push_back(LogTypeId); 6729 Ops.push_back(LogEntryVal); 6730 Ops.push_back(StrSizeVal); 6731 Ops.push_back(Chain); 6732 6733 // We need to enforce the calling convention for the callsite, so that 6734 // argument ordering is enforced correctly, and that register allocation can 6735 // see that some registers may be assumed clobbered and have to preserve 6736 // them across calls to the intrinsic. 6737 MachineSDNode *MN = DAG.getMachineNode( 6738 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops); 6739 SDValue patchableNode = SDValue(MN, 0); 6740 DAG.setRoot(patchableNode); 6741 setValue(&I, patchableNode); 6742 return; 6743 } 6744 case Intrinsic::experimental_deoptimize: 6745 LowerDeoptimizeCall(&I); 6746 return; 6747 6748 case Intrinsic::experimental_vector_reduce_v2_fadd: 6749 case Intrinsic::experimental_vector_reduce_v2_fmul: 6750 case Intrinsic::experimental_vector_reduce_add: 6751 case Intrinsic::experimental_vector_reduce_mul: 6752 case Intrinsic::experimental_vector_reduce_and: 6753 case Intrinsic::experimental_vector_reduce_or: 6754 case Intrinsic::experimental_vector_reduce_xor: 6755 case Intrinsic::experimental_vector_reduce_smax: 6756 case Intrinsic::experimental_vector_reduce_smin: 6757 case Intrinsic::experimental_vector_reduce_umax: 6758 case Intrinsic::experimental_vector_reduce_umin: 6759 case Intrinsic::experimental_vector_reduce_fmax: 6760 case Intrinsic::experimental_vector_reduce_fmin: 6761 visitVectorReduce(I, Intrinsic); 6762 return; 6763 6764 case Intrinsic::icall_branch_funnel: { 6765 SmallVector<SDValue, 16> Ops; 6766 Ops.push_back(getValue(I.getArgOperand(0))); 6767 6768 int64_t Offset; 6769 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6770 I.getArgOperand(1), Offset, DAG.getDataLayout())); 6771 if (!Base) 6772 report_fatal_error( 6773 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6774 Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0)); 6775 6776 struct BranchFunnelTarget { 6777 int64_t Offset; 6778 SDValue Target; 6779 }; 6780 SmallVector<BranchFunnelTarget, 8> Targets; 6781 6782 for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) { 6783 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 6784 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 6785 if (ElemBase != Base) 6786 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 6787 "to the same GlobalValue"); 6788 6789 SDValue Val = getValue(I.getArgOperand(Op + 1)); 6790 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 6791 if (!GA) 6792 report_fatal_error( 6793 "llvm.icall.branch.funnel operand must be a GlobalValue"); 6794 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 6795 GA->getGlobal(), getCurSDLoc(), 6796 Val.getValueType(), GA->getOffset())}); 6797 } 6798 llvm::sort(Targets, 6799 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 6800 return T1.Offset < T2.Offset; 6801 }); 6802 6803 for (auto &T : Targets) { 6804 Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32)); 6805 Ops.push_back(T.Target); 6806 } 6807 6808 Ops.push_back(DAG.getRoot()); // Chain 6809 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, 6810 getCurSDLoc(), MVT::Other, Ops), 6811 0); 6812 DAG.setRoot(N); 6813 setValue(&I, N); 6814 HasTailCall = true; 6815 return; 6816 } 6817 6818 case Intrinsic::wasm_landingpad_index: 6819 // Information this intrinsic contained has been transferred to 6820 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 6821 // delete it now. 6822 return; 6823 6824 case Intrinsic::aarch64_settag: 6825 case Intrinsic::aarch64_settag_zero: { 6826 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 6827 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 6828 SDValue Val = TSI.EmitTargetCodeForSetTag( 6829 DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)), 6830 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 6831 ZeroMemory); 6832 DAG.setRoot(Val); 6833 setValue(&I, Val); 6834 return; 6835 } 6836 case Intrinsic::ptrmask: { 6837 SDValue Ptr = getValue(I.getOperand(0)); 6838 SDValue Const = getValue(I.getOperand(1)); 6839 6840 EVT DestVT = 6841 EVT(DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6842 6843 setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), DestVT, Ptr, 6844 DAG.getZExtOrTrunc(Const, getCurSDLoc(), DestVT))); 6845 return; 6846 } 6847 } 6848 } 6849 6850 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 6851 const ConstrainedFPIntrinsic &FPI) { 6852 SDLoc sdl = getCurSDLoc(); 6853 6854 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6855 SmallVector<EVT, 4> ValueVTs; 6856 ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs); 6857 ValueVTs.push_back(MVT::Other); // Out chain 6858 6859 // We do not need to serialize constrained FP intrinsics against 6860 // each other or against (nonvolatile) loads, so they can be 6861 // chained like loads. 6862 SDValue Chain = DAG.getRoot(); 6863 SmallVector<SDValue, 4> Opers; 6864 Opers.push_back(Chain); 6865 if (FPI.isUnaryOp()) { 6866 Opers.push_back(getValue(FPI.getArgOperand(0))); 6867 } else if (FPI.isTernaryOp()) { 6868 Opers.push_back(getValue(FPI.getArgOperand(0))); 6869 Opers.push_back(getValue(FPI.getArgOperand(1))); 6870 Opers.push_back(getValue(FPI.getArgOperand(2))); 6871 } else { 6872 Opers.push_back(getValue(FPI.getArgOperand(0))); 6873 Opers.push_back(getValue(FPI.getArgOperand(1))); 6874 } 6875 6876 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 6877 assert(Result.getNode()->getNumValues() == 2); 6878 6879 // Push node to the appropriate list so that future instructions can be 6880 // chained up correctly. 6881 SDValue OutChain = Result.getValue(1); 6882 switch (EB) { 6883 case fp::ExceptionBehavior::ebIgnore: 6884 // The only reason why ebIgnore nodes still need to be chained is that 6885 // they might depend on the current rounding mode, and therefore must 6886 // not be moved across instruction that may change that mode. 6887 LLVM_FALLTHROUGH; 6888 case fp::ExceptionBehavior::ebMayTrap: 6889 // These must not be moved across calls or instructions that may change 6890 // floating-point exception masks. 6891 PendingConstrainedFP.push_back(OutChain); 6892 break; 6893 case fp::ExceptionBehavior::ebStrict: 6894 // These must not be moved across calls or instructions that may change 6895 // floating-point exception masks or read floating-point exception flags. 6896 // In addition, they cannot be optimized out even if unused. 6897 PendingConstrainedFPStrict.push_back(OutChain); 6898 break; 6899 } 6900 }; 6901 6902 SDVTList VTs = DAG.getVTList(ValueVTs); 6903 fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue(); 6904 6905 SDNodeFlags Flags; 6906 if (EB == fp::ExceptionBehavior::ebIgnore) 6907 Flags.setNoFPExcept(true); 6908 6909 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 6910 Flags.copyFMF(*FPOp); 6911 6912 unsigned Opcode; 6913 switch (FPI.getIntrinsicID()) { 6914 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6915 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 6916 case Intrinsic::INTRINSIC: \ 6917 Opcode = ISD::STRICT_##DAGN; \ 6918 break; 6919 #include "llvm/IR/ConstrainedOps.def" 6920 case Intrinsic::experimental_constrained_fmuladd: { 6921 Opcode = ISD::STRICT_FMA; 6922 // Break fmuladd into fmul and fadd. 6923 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 6924 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), 6925 ValueVTs[0])) { 6926 Opers.pop_back(); 6927 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 6928 pushOutChain(Mul, EB); 6929 Opcode = ISD::STRICT_FADD; 6930 Opers.clear(); 6931 Opers.push_back(Mul.getValue(1)); 6932 Opers.push_back(Mul.getValue(0)); 6933 Opers.push_back(getValue(FPI.getArgOperand(2))); 6934 } 6935 break; 6936 } 6937 } 6938 6939 // A few strict DAG nodes carry additional operands that are not 6940 // set up by the default code above. 6941 switch (Opcode) { 6942 default: break; 6943 case ISD::STRICT_FP_ROUND: 6944 Opers.push_back( 6945 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 6946 break; 6947 case ISD::STRICT_FSETCC: 6948 case ISD::STRICT_FSETCCS: { 6949 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 6950 Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate()))); 6951 break; 6952 } 6953 } 6954 6955 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 6956 pushOutChain(Result, EB); 6957 6958 SDValue FPResult = Result.getValue(0); 6959 setValue(&FPI, FPResult); 6960 } 6961 6962 std::pair<SDValue, SDValue> 6963 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 6964 const BasicBlock *EHPadBB) { 6965 MachineFunction &MF = DAG.getMachineFunction(); 6966 MachineModuleInfo &MMI = MF.getMMI(); 6967 MCSymbol *BeginLabel = nullptr; 6968 6969 if (EHPadBB) { 6970 // Insert a label before the invoke call to mark the try range. This can be 6971 // used to detect deletion of the invoke via the MachineModuleInfo. 6972 BeginLabel = MMI.getContext().createTempSymbol(); 6973 6974 // For SjLj, keep track of which landing pads go with which invokes 6975 // so as to maintain the ordering of pads in the LSDA. 6976 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 6977 if (CallSiteIndex) { 6978 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 6979 LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex); 6980 6981 // Now that the call site is handled, stop tracking it. 6982 MMI.setCurrentCallSite(0); 6983 } 6984 6985 // Both PendingLoads and PendingExports must be flushed here; 6986 // this call might not return. 6987 (void)getRoot(); 6988 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel)); 6989 6990 CLI.setChain(getRoot()); 6991 } 6992 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6993 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 6994 6995 assert((CLI.IsTailCall || Result.second.getNode()) && 6996 "Non-null chain expected with non-tail call!"); 6997 assert((Result.second.getNode() || !Result.first.getNode()) && 6998 "Null value expected with tail call!"); 6999 7000 if (!Result.second.getNode()) { 7001 // As a special case, a null chain means that a tail call has been emitted 7002 // and the DAG root is already updated. 7003 HasTailCall = true; 7004 7005 // Since there's no actual continuation from this block, nothing can be 7006 // relying on us setting vregs for them. 7007 PendingExports.clear(); 7008 } else { 7009 DAG.setRoot(Result.second); 7010 } 7011 7012 if (EHPadBB) { 7013 // Insert a label at the end of the invoke call to mark the try range. This 7014 // can be used to detect deletion of the invoke via the MachineModuleInfo. 7015 MCSymbol *EndLabel = MMI.getContext().createTempSymbol(); 7016 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel)); 7017 7018 // Inform MachineModuleInfo of range. 7019 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 7020 // There is a platform (e.g. wasm) that uses funclet style IR but does not 7021 // actually use outlined funclets and their LSDA info style. 7022 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 7023 assert(CLI.CB); 7024 WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo(); 7025 EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CB), BeginLabel, EndLabel); 7026 } else if (!isScopedEHPersonality(Pers)) { 7027 MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel); 7028 } 7029 } 7030 7031 return Result; 7032 } 7033 7034 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 7035 bool isTailCall, 7036 const BasicBlock *EHPadBB) { 7037 auto &DL = DAG.getDataLayout(); 7038 FunctionType *FTy = CB.getFunctionType(); 7039 Type *RetTy = CB.getType(); 7040 7041 TargetLowering::ArgListTy Args; 7042 Args.reserve(CB.arg_size()); 7043 7044 const Value *SwiftErrorVal = nullptr; 7045 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7046 7047 if (isTailCall) { 7048 // Avoid emitting tail calls in functions with the disable-tail-calls 7049 // attribute. 7050 auto *Caller = CB.getParent()->getParent(); 7051 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 7052 "true") 7053 isTailCall = false; 7054 7055 // We can't tail call inside a function with a swifterror argument. Lowering 7056 // does not support this yet. It would have to move into the swifterror 7057 // register before the call. 7058 if (TLI.supportSwiftError() && 7059 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 7060 isTailCall = false; 7061 } 7062 7063 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 7064 TargetLowering::ArgListEntry Entry; 7065 const Value *V = *I; 7066 7067 // Skip empty types 7068 if (V->getType()->isEmptyTy()) 7069 continue; 7070 7071 SDValue ArgNode = getValue(V); 7072 Entry.Node = ArgNode; Entry.Ty = V->getType(); 7073 7074 Entry.setAttributes(&CB, I - CB.arg_begin()); 7075 7076 // Use swifterror virtual register as input to the call. 7077 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 7078 SwiftErrorVal = V; 7079 // We find the virtual register for the actual swifterror argument. 7080 // Instead of using the Value, we use the virtual register instead. 7081 Entry.Node = 7082 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 7083 EVT(TLI.getPointerTy(DL))); 7084 } 7085 7086 Args.push_back(Entry); 7087 7088 // If we have an explicit sret argument that is an Instruction, (i.e., it 7089 // might point to function-local memory), we can't meaningfully tail-call. 7090 if (Entry.IsSRet && isa<Instruction>(V)) 7091 isTailCall = false; 7092 } 7093 7094 // If call site has a cfguardtarget operand bundle, create and add an 7095 // additional ArgListEntry. 7096 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 7097 TargetLowering::ArgListEntry Entry; 7098 Value *V = Bundle->Inputs[0]; 7099 SDValue ArgNode = getValue(V); 7100 Entry.Node = ArgNode; 7101 Entry.Ty = V->getType(); 7102 Entry.IsCFGuardTarget = true; 7103 Args.push_back(Entry); 7104 } 7105 7106 // Check if target-independent constraints permit a tail call here. 7107 // Target-dependent constraints are checked within TLI->LowerCallTo. 7108 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 7109 isTailCall = false; 7110 7111 // Disable tail calls if there is an swifterror argument. Targets have not 7112 // been updated to support tail calls. 7113 if (TLI.supportSwiftError() && SwiftErrorVal) 7114 isTailCall = false; 7115 7116 TargetLowering::CallLoweringInfo CLI(DAG); 7117 CLI.setDebugLoc(getCurSDLoc()) 7118 .setChain(getRoot()) 7119 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 7120 .setTailCall(isTailCall) 7121 .setConvergent(CB.isConvergent()); 7122 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 7123 7124 if (Result.first.getNode()) { 7125 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 7126 setValue(&CB, Result.first); 7127 } 7128 7129 // The last element of CLI.InVals has the SDValue for swifterror return. 7130 // Here we copy it to a virtual register and update SwiftErrorMap for 7131 // book-keeping. 7132 if (SwiftErrorVal && TLI.supportSwiftError()) { 7133 // Get the last element of InVals. 7134 SDValue Src = CLI.InVals.back(); 7135 Register VReg = 7136 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 7137 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 7138 DAG.setRoot(CopyNode); 7139 } 7140 } 7141 7142 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 7143 SelectionDAGBuilder &Builder) { 7144 // Check to see if this load can be trivially constant folded, e.g. if the 7145 // input is from a string literal. 7146 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 7147 // Cast pointer to the type we really want to load. 7148 Type *LoadTy = 7149 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 7150 if (LoadVT.isVector()) 7151 LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements()); 7152 7153 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 7154 PointerType::getUnqual(LoadTy)); 7155 7156 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr( 7157 const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL)) 7158 return Builder.getValue(LoadCst); 7159 } 7160 7161 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 7162 // still constant memory, the input chain can be the entry node. 7163 SDValue Root; 7164 bool ConstantMemory = false; 7165 7166 // Do not serialize (non-volatile) loads of constant memory with anything. 7167 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 7168 Root = Builder.DAG.getEntryNode(); 7169 ConstantMemory = true; 7170 } else { 7171 // Do not serialize non-volatile loads against each other. 7172 Root = Builder.DAG.getRoot(); 7173 } 7174 7175 SDValue Ptr = Builder.getValue(PtrVal); 7176 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, 7177 Ptr, MachinePointerInfo(PtrVal), 7178 /* Alignment = */ 1); 7179 7180 if (!ConstantMemory) 7181 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 7182 return LoadVal; 7183 } 7184 7185 /// Record the value for an instruction that produces an integer result, 7186 /// converting the type where necessary. 7187 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 7188 SDValue Value, 7189 bool IsSigned) { 7190 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7191 I.getType(), true); 7192 if (IsSigned) 7193 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT); 7194 else 7195 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT); 7196 setValue(&I, Value); 7197 } 7198 7199 /// See if we can lower a memcmp call into an optimized form. If so, return 7200 /// true and lower it. Otherwise return false, and it will be lowered like a 7201 /// normal call. 7202 /// The caller already checked that \p I calls the appropriate LibFunc with a 7203 /// correct prototype. 7204 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 7205 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 7206 const Value *Size = I.getArgOperand(2); 7207 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size); 7208 if (CSize && CSize->getZExtValue() == 0) { 7209 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 7210 I.getType(), true); 7211 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 7212 return true; 7213 } 7214 7215 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7216 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 7217 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 7218 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 7219 if (Res.first.getNode()) { 7220 processIntegerCallValue(I, Res.first, true); 7221 PendingLoads.push_back(Res.second); 7222 return true; 7223 } 7224 7225 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 7226 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 7227 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 7228 return false; 7229 7230 // If the target has a fast compare for the given size, it will return a 7231 // preferred load type for that size. Require that the load VT is legal and 7232 // that the target supports unaligned loads of that type. Otherwise, return 7233 // INVALID. 7234 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 7235 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7236 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 7237 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 7238 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 7239 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 7240 // TODO: Check alignment of src and dest ptrs. 7241 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 7242 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 7243 if (!TLI.isTypeLegal(LVT) || 7244 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 7245 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 7246 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 7247 } 7248 7249 return LVT; 7250 }; 7251 7252 // This turns into unaligned loads. We only do this if the target natively 7253 // supports the MVT we'll be loading or if it is small enough (<= 4) that 7254 // we'll only produce a small number of byte loads. 7255 MVT LoadVT; 7256 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 7257 switch (NumBitsToCompare) { 7258 default: 7259 return false; 7260 case 16: 7261 LoadVT = MVT::i16; 7262 break; 7263 case 32: 7264 LoadVT = MVT::i32; 7265 break; 7266 case 64: 7267 case 128: 7268 case 256: 7269 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 7270 break; 7271 } 7272 7273 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 7274 return false; 7275 7276 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 7277 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 7278 7279 // Bitcast to a wide integer type if the loads are vectors. 7280 if (LoadVT.isVector()) { 7281 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 7282 LoadL = DAG.getBitcast(CmpVT, LoadL); 7283 LoadR = DAG.getBitcast(CmpVT, LoadR); 7284 } 7285 7286 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 7287 processIntegerCallValue(I, Cmp, false); 7288 return true; 7289 } 7290 7291 /// See if we can lower a memchr call into an optimized form. If so, return 7292 /// true and lower it. Otherwise return false, and it will be lowered like a 7293 /// normal call. 7294 /// The caller already checked that \p I calls the appropriate LibFunc with a 7295 /// correct prototype. 7296 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 7297 const Value *Src = I.getArgOperand(0); 7298 const Value *Char = I.getArgOperand(1); 7299 const Value *Length = I.getArgOperand(2); 7300 7301 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7302 std::pair<SDValue, SDValue> Res = 7303 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 7304 getValue(Src), getValue(Char), getValue(Length), 7305 MachinePointerInfo(Src)); 7306 if (Res.first.getNode()) { 7307 setValue(&I, Res.first); 7308 PendingLoads.push_back(Res.second); 7309 return true; 7310 } 7311 7312 return false; 7313 } 7314 7315 /// See if we can lower a mempcpy call into an optimized form. If so, return 7316 /// true and lower it. Otherwise return false, and it will be lowered like a 7317 /// normal call. 7318 /// The caller already checked that \p I calls the appropriate LibFunc with a 7319 /// correct prototype. 7320 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 7321 SDValue Dst = getValue(I.getArgOperand(0)); 7322 SDValue Src = getValue(I.getArgOperand(1)); 7323 SDValue Size = getValue(I.getArgOperand(2)); 7324 7325 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 7326 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 7327 // DAG::getMemcpy needs Alignment to be defined. 7328 Align Alignment = std::min(DstAlign, SrcAlign); 7329 7330 bool isVol = false; 7331 SDLoc sdl = getCurSDLoc(); 7332 7333 // In the mempcpy context we need to pass in a false value for isTailCall 7334 // because the return pointer needs to be adjusted by the size of 7335 // the copied memory. 7336 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 7337 SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false, 7338 /*isTailCall=*/false, 7339 MachinePointerInfo(I.getArgOperand(0)), 7340 MachinePointerInfo(I.getArgOperand(1))); 7341 assert(MC.getNode() != nullptr && 7342 "** memcpy should not be lowered as TailCall in mempcpy context **"); 7343 DAG.setRoot(MC); 7344 7345 // Check if Size needs to be truncated or extended. 7346 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 7347 7348 // Adjust return pointer to point just past the last dst byte. 7349 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 7350 Dst, Size); 7351 setValue(&I, DstPlusSize); 7352 return true; 7353 } 7354 7355 /// See if we can lower a strcpy call into an optimized form. If so, return 7356 /// true and lower it, otherwise return false and it will be lowered like a 7357 /// normal call. 7358 /// The caller already checked that \p I calls the appropriate LibFunc with a 7359 /// correct prototype. 7360 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 7361 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7362 7363 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7364 std::pair<SDValue, SDValue> Res = 7365 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 7366 getValue(Arg0), getValue(Arg1), 7367 MachinePointerInfo(Arg0), 7368 MachinePointerInfo(Arg1), isStpcpy); 7369 if (Res.first.getNode()) { 7370 setValue(&I, Res.first); 7371 DAG.setRoot(Res.second); 7372 return true; 7373 } 7374 7375 return false; 7376 } 7377 7378 /// See if we can lower a strcmp call into an optimized form. If so, return 7379 /// true and lower it, otherwise return false and it will be lowered like a 7380 /// normal call. 7381 /// The caller already checked that \p I calls the appropriate LibFunc with a 7382 /// correct prototype. 7383 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 7384 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7385 7386 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7387 std::pair<SDValue, SDValue> Res = 7388 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 7389 getValue(Arg0), getValue(Arg1), 7390 MachinePointerInfo(Arg0), 7391 MachinePointerInfo(Arg1)); 7392 if (Res.first.getNode()) { 7393 processIntegerCallValue(I, Res.first, true); 7394 PendingLoads.push_back(Res.second); 7395 return true; 7396 } 7397 7398 return false; 7399 } 7400 7401 /// See if we can lower a strlen call into an optimized form. If so, return 7402 /// true and lower it, otherwise return false and it will be lowered like a 7403 /// normal call. 7404 /// The caller already checked that \p I calls the appropriate LibFunc with a 7405 /// correct prototype. 7406 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 7407 const Value *Arg0 = I.getArgOperand(0); 7408 7409 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7410 std::pair<SDValue, SDValue> Res = 7411 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 7412 getValue(Arg0), MachinePointerInfo(Arg0)); 7413 if (Res.first.getNode()) { 7414 processIntegerCallValue(I, Res.first, false); 7415 PendingLoads.push_back(Res.second); 7416 return true; 7417 } 7418 7419 return false; 7420 } 7421 7422 /// See if we can lower a strnlen call into an optimized form. If so, return 7423 /// true and lower it, otherwise return false and it will be lowered like a 7424 /// normal call. 7425 /// The caller already checked that \p I calls the appropriate LibFunc with a 7426 /// correct prototype. 7427 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 7428 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 7429 7430 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7431 std::pair<SDValue, SDValue> Res = 7432 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 7433 getValue(Arg0), getValue(Arg1), 7434 MachinePointerInfo(Arg0)); 7435 if (Res.first.getNode()) { 7436 processIntegerCallValue(I, Res.first, false); 7437 PendingLoads.push_back(Res.second); 7438 return true; 7439 } 7440 7441 return false; 7442 } 7443 7444 /// See if we can lower a unary floating-point operation into an SDNode with 7445 /// the specified Opcode. If so, return true and lower it, otherwise return 7446 /// false and it will be lowered like a normal call. 7447 /// The caller already checked that \p I calls the appropriate LibFunc with a 7448 /// correct prototype. 7449 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 7450 unsigned Opcode) { 7451 // We already checked this call's prototype; verify it doesn't modify errno. 7452 if (!I.onlyReadsMemory()) 7453 return false; 7454 7455 SDValue Tmp = getValue(I.getArgOperand(0)); 7456 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp)); 7457 return true; 7458 } 7459 7460 /// See if we can lower a binary floating-point operation into an SDNode with 7461 /// the specified Opcode. If so, return true and lower it. Otherwise return 7462 /// false, and it will be lowered like a normal call. 7463 /// The caller already checked that \p I calls the appropriate LibFunc with a 7464 /// correct prototype. 7465 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 7466 unsigned Opcode) { 7467 // We already checked this call's prototype; verify it doesn't modify errno. 7468 if (!I.onlyReadsMemory()) 7469 return false; 7470 7471 SDValue Tmp0 = getValue(I.getArgOperand(0)); 7472 SDValue Tmp1 = getValue(I.getArgOperand(1)); 7473 EVT VT = Tmp0.getValueType(); 7474 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1)); 7475 return true; 7476 } 7477 7478 void SelectionDAGBuilder::visitCall(const CallInst &I) { 7479 // Handle inline assembly differently. 7480 if (I.isInlineAsm()) { 7481 visitInlineAsm(I); 7482 return; 7483 } 7484 7485 if (Function *F = I.getCalledFunction()) { 7486 if (F->isDeclaration()) { 7487 // Is this an LLVM intrinsic or a target-specific intrinsic? 7488 unsigned IID = F->getIntrinsicID(); 7489 if (!IID) 7490 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 7491 IID = II->getIntrinsicID(F); 7492 7493 if (IID) { 7494 visitIntrinsicCall(I, IID); 7495 return; 7496 } 7497 } 7498 7499 // Check for well-known libc/libm calls. If the function is internal, it 7500 // can't be a library call. Don't do the check if marked as nobuiltin for 7501 // some reason or the call site requires strict floating point semantics. 7502 LibFunc Func; 7503 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 7504 F->hasName() && LibInfo->getLibFunc(*F, Func) && 7505 LibInfo->hasOptimizedCodeGen(Func)) { 7506 switch (Func) { 7507 default: break; 7508 case LibFunc_copysign: 7509 case LibFunc_copysignf: 7510 case LibFunc_copysignl: 7511 // We already checked this call's prototype; verify it doesn't modify 7512 // errno. 7513 if (I.onlyReadsMemory()) { 7514 SDValue LHS = getValue(I.getArgOperand(0)); 7515 SDValue RHS = getValue(I.getArgOperand(1)); 7516 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 7517 LHS.getValueType(), LHS, RHS)); 7518 return; 7519 } 7520 break; 7521 case LibFunc_fabs: 7522 case LibFunc_fabsf: 7523 case LibFunc_fabsl: 7524 if (visitUnaryFloatCall(I, ISD::FABS)) 7525 return; 7526 break; 7527 case LibFunc_fmin: 7528 case LibFunc_fminf: 7529 case LibFunc_fminl: 7530 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 7531 return; 7532 break; 7533 case LibFunc_fmax: 7534 case LibFunc_fmaxf: 7535 case LibFunc_fmaxl: 7536 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 7537 return; 7538 break; 7539 case LibFunc_sin: 7540 case LibFunc_sinf: 7541 case LibFunc_sinl: 7542 if (visitUnaryFloatCall(I, ISD::FSIN)) 7543 return; 7544 break; 7545 case LibFunc_cos: 7546 case LibFunc_cosf: 7547 case LibFunc_cosl: 7548 if (visitUnaryFloatCall(I, ISD::FCOS)) 7549 return; 7550 break; 7551 case LibFunc_sqrt: 7552 case LibFunc_sqrtf: 7553 case LibFunc_sqrtl: 7554 case LibFunc_sqrt_finite: 7555 case LibFunc_sqrtf_finite: 7556 case LibFunc_sqrtl_finite: 7557 if (visitUnaryFloatCall(I, ISD::FSQRT)) 7558 return; 7559 break; 7560 case LibFunc_floor: 7561 case LibFunc_floorf: 7562 case LibFunc_floorl: 7563 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 7564 return; 7565 break; 7566 case LibFunc_nearbyint: 7567 case LibFunc_nearbyintf: 7568 case LibFunc_nearbyintl: 7569 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 7570 return; 7571 break; 7572 case LibFunc_ceil: 7573 case LibFunc_ceilf: 7574 case LibFunc_ceill: 7575 if (visitUnaryFloatCall(I, ISD::FCEIL)) 7576 return; 7577 break; 7578 case LibFunc_rint: 7579 case LibFunc_rintf: 7580 case LibFunc_rintl: 7581 if (visitUnaryFloatCall(I, ISD::FRINT)) 7582 return; 7583 break; 7584 case LibFunc_round: 7585 case LibFunc_roundf: 7586 case LibFunc_roundl: 7587 if (visitUnaryFloatCall(I, ISD::FROUND)) 7588 return; 7589 break; 7590 case LibFunc_trunc: 7591 case LibFunc_truncf: 7592 case LibFunc_truncl: 7593 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 7594 return; 7595 break; 7596 case LibFunc_log2: 7597 case LibFunc_log2f: 7598 case LibFunc_log2l: 7599 if (visitUnaryFloatCall(I, ISD::FLOG2)) 7600 return; 7601 break; 7602 case LibFunc_exp2: 7603 case LibFunc_exp2f: 7604 case LibFunc_exp2l: 7605 if (visitUnaryFloatCall(I, ISD::FEXP2)) 7606 return; 7607 break; 7608 case LibFunc_memcmp: 7609 if (visitMemCmpCall(I)) 7610 return; 7611 break; 7612 case LibFunc_mempcpy: 7613 if (visitMemPCpyCall(I)) 7614 return; 7615 break; 7616 case LibFunc_memchr: 7617 if (visitMemChrCall(I)) 7618 return; 7619 break; 7620 case LibFunc_strcpy: 7621 if (visitStrCpyCall(I, false)) 7622 return; 7623 break; 7624 case LibFunc_stpcpy: 7625 if (visitStrCpyCall(I, true)) 7626 return; 7627 break; 7628 case LibFunc_strcmp: 7629 if (visitStrCmpCall(I)) 7630 return; 7631 break; 7632 case LibFunc_strlen: 7633 if (visitStrLenCall(I)) 7634 return; 7635 break; 7636 case LibFunc_strnlen: 7637 if (visitStrNLenCall(I)) 7638 return; 7639 break; 7640 } 7641 } 7642 } 7643 7644 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 7645 // have to do anything here to lower funclet bundles. 7646 // CFGuardTarget bundles are lowered in LowerCallTo. 7647 assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt, 7648 LLVMContext::OB_funclet, 7649 LLVMContext::OB_cfguardtarget}) && 7650 "Cannot lower calls with arbitrary operand bundles!"); 7651 7652 SDValue Callee = getValue(I.getCalledOperand()); 7653 7654 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) 7655 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 7656 else 7657 // Check if we can potentially perform a tail call. More detailed checking 7658 // is be done within LowerCallTo, after more information about the call is 7659 // known. 7660 LowerCallTo(I, Callee, I.isTailCall()); 7661 } 7662 7663 namespace { 7664 7665 /// AsmOperandInfo - This contains information for each constraint that we are 7666 /// lowering. 7667 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 7668 public: 7669 /// CallOperand - If this is the result output operand or a clobber 7670 /// this is null, otherwise it is the incoming operand to the CallInst. 7671 /// This gets modified as the asm is processed. 7672 SDValue CallOperand; 7673 7674 /// AssignedRegs - If this is a register or register class operand, this 7675 /// contains the set of register corresponding to the operand. 7676 RegsForValue AssignedRegs; 7677 7678 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 7679 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 7680 } 7681 7682 /// Whether or not this operand accesses memory 7683 bool hasMemory(const TargetLowering &TLI) const { 7684 // Indirect operand accesses access memory. 7685 if (isIndirect) 7686 return true; 7687 7688 for (const auto &Code : Codes) 7689 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 7690 return true; 7691 7692 return false; 7693 } 7694 7695 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 7696 /// corresponds to. If there is no Value* for this operand, it returns 7697 /// MVT::Other. 7698 EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI, 7699 const DataLayout &DL) const { 7700 if (!CallOperandVal) return MVT::Other; 7701 7702 if (isa<BasicBlock>(CallOperandVal)) 7703 return TLI.getProgramPointerTy(DL); 7704 7705 llvm::Type *OpTy = CallOperandVal->getType(); 7706 7707 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 7708 // If this is an indirect operand, the operand is a pointer to the 7709 // accessed type. 7710 if (isIndirect) { 7711 PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 7712 if (!PtrTy) 7713 report_fatal_error("Indirect operand for inline asm not a pointer!"); 7714 OpTy = PtrTy->getElementType(); 7715 } 7716 7717 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 7718 if (StructType *STy = dyn_cast<StructType>(OpTy)) 7719 if (STy->getNumElements() == 1) 7720 OpTy = STy->getElementType(0); 7721 7722 // If OpTy is not a single value, it may be a struct/union that we 7723 // can tile with integers. 7724 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 7725 unsigned BitSize = DL.getTypeSizeInBits(OpTy); 7726 switch (BitSize) { 7727 default: break; 7728 case 1: 7729 case 8: 7730 case 16: 7731 case 32: 7732 case 64: 7733 case 128: 7734 OpTy = IntegerType::get(Context, BitSize); 7735 break; 7736 } 7737 } 7738 7739 return TLI.getValueType(DL, OpTy, true); 7740 } 7741 }; 7742 7743 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>; 7744 7745 } // end anonymous namespace 7746 7747 /// Make sure that the output operand \p OpInfo and its corresponding input 7748 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 7749 /// out). 7750 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 7751 SDISelAsmOperandInfo &MatchingOpInfo, 7752 SelectionDAG &DAG) { 7753 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 7754 return; 7755 7756 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 7757 const auto &TLI = DAG.getTargetLoweringInfo(); 7758 7759 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 7760 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 7761 OpInfo.ConstraintVT); 7762 std::pair<unsigned, const TargetRegisterClass *> InputRC = 7763 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 7764 MatchingOpInfo.ConstraintVT); 7765 if ((OpInfo.ConstraintVT.isInteger() != 7766 MatchingOpInfo.ConstraintVT.isInteger()) || 7767 (MatchRC.second != InputRC.second)) { 7768 // FIXME: error out in a more elegant fashion 7769 report_fatal_error("Unsupported asm: input constraint" 7770 " with a matching output constraint of" 7771 " incompatible type!"); 7772 } 7773 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 7774 } 7775 7776 /// Get a direct memory input to behave well as an indirect operand. 7777 /// This may introduce stores, hence the need for a \p Chain. 7778 /// \return The (possibly updated) chain. 7779 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 7780 SDISelAsmOperandInfo &OpInfo, 7781 SelectionDAG &DAG) { 7782 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7783 7784 // If we don't have an indirect input, put it in the constpool if we can, 7785 // otherwise spill it to a stack slot. 7786 // TODO: This isn't quite right. We need to handle these according to 7787 // the addressing mode that the constraint wants. Also, this may take 7788 // an additional register for the computation and we don't want that 7789 // either. 7790 7791 // If the operand is a float, integer, or vector constant, spill to a 7792 // constant pool entry to get its address. 7793 const Value *OpVal = OpInfo.CallOperandVal; 7794 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 7795 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 7796 OpInfo.CallOperand = DAG.getConstantPool( 7797 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 7798 return Chain; 7799 } 7800 7801 // Otherwise, create a stack slot and emit a store to it before the asm. 7802 Type *Ty = OpVal->getType(); 7803 auto &DL = DAG.getDataLayout(); 7804 uint64_t TySize = DL.getTypeAllocSize(Ty); 7805 unsigned Align = DL.getPrefTypeAlignment(Ty); 7806 MachineFunction &MF = DAG.getMachineFunction(); 7807 int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false); 7808 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 7809 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 7810 MachinePointerInfo::getFixedStack(MF, SSFI), 7811 TLI.getMemValueType(DL, Ty)); 7812 OpInfo.CallOperand = StackSlot; 7813 7814 return Chain; 7815 } 7816 7817 /// GetRegistersForValue - Assign registers (virtual or physical) for the 7818 /// specified operand. We prefer to assign virtual registers, to allow the 7819 /// register allocator to handle the assignment process. However, if the asm 7820 /// uses features that we can't model on machineinstrs, we have SDISel do the 7821 /// allocation. This produces generally horrible, but correct, code. 7822 /// 7823 /// OpInfo describes the operand 7824 /// RefOpInfo describes the matching operand if any, the operand otherwise 7825 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 7826 SDISelAsmOperandInfo &OpInfo, 7827 SDISelAsmOperandInfo &RefOpInfo) { 7828 LLVMContext &Context = *DAG.getContext(); 7829 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7830 7831 MachineFunction &MF = DAG.getMachineFunction(); 7832 SmallVector<unsigned, 4> Regs; 7833 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 7834 7835 // No work to do for memory operations. 7836 if (OpInfo.ConstraintType == TargetLowering::C_Memory) 7837 return; 7838 7839 // If this is a constraint for a single physreg, or a constraint for a 7840 // register class, find it. 7841 unsigned AssignedReg; 7842 const TargetRegisterClass *RC; 7843 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 7844 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 7845 // RC is unset only on failure. Return immediately. 7846 if (!RC) 7847 return; 7848 7849 // Get the actual register value type. This is important, because the user 7850 // may have asked for (e.g.) the AX register in i32 type. We need to 7851 // remember that AX is actually i16 to get the right extension. 7852 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 7853 7854 if (OpInfo.ConstraintVT != MVT::Other) { 7855 // If this is an FP operand in an integer register (or visa versa), or more 7856 // generally if the operand value disagrees with the register class we plan 7857 // to stick it in, fix the operand type. 7858 // 7859 // If this is an input value, the bitcast to the new type is done now. 7860 // Bitcast for output value is done at the end of visitInlineAsm(). 7861 if ((OpInfo.Type == InlineAsm::isOutput || 7862 OpInfo.Type == InlineAsm::isInput) && 7863 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 7864 // Try to convert to the first EVT that the reg class contains. If the 7865 // types are identical size, use a bitcast to convert (e.g. two differing 7866 // vector types). Note: output bitcast is done at the end of 7867 // visitInlineAsm(). 7868 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 7869 // Exclude indirect inputs while they are unsupported because the code 7870 // to perform the load is missing and thus OpInfo.CallOperand still 7871 // refers to the input address rather than the pointed-to value. 7872 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 7873 OpInfo.CallOperand = 7874 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 7875 OpInfo.ConstraintVT = RegVT; 7876 // If the operand is an FP value and we want it in integer registers, 7877 // use the corresponding integer type. This turns an f64 value into 7878 // i64, which can be passed with two i32 values on a 32-bit machine. 7879 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 7880 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 7881 if (OpInfo.Type == InlineAsm::isInput) 7882 OpInfo.CallOperand = 7883 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 7884 OpInfo.ConstraintVT = VT; 7885 } 7886 } 7887 } 7888 7889 // No need to allocate a matching input constraint since the constraint it's 7890 // matching to has already been allocated. 7891 if (OpInfo.isMatchingInputConstraint()) 7892 return; 7893 7894 EVT ValueVT = OpInfo.ConstraintVT; 7895 if (OpInfo.ConstraintVT == MVT::Other) 7896 ValueVT = RegVT; 7897 7898 // Initialize NumRegs. 7899 unsigned NumRegs = 1; 7900 if (OpInfo.ConstraintVT != MVT::Other) 7901 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 7902 7903 // If this is a constraint for a specific physical register, like {r17}, 7904 // assign it now. 7905 7906 // If this associated to a specific register, initialize iterator to correct 7907 // place. If virtual, make sure we have enough registers 7908 7909 // Initialize iterator if necessary 7910 TargetRegisterClass::iterator I = RC->begin(); 7911 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 7912 7913 // Do not check for single registers. 7914 if (AssignedReg) { 7915 for (; *I != AssignedReg; ++I) 7916 assert(I != RC->end() && "AssignedReg should be member of RC"); 7917 } 7918 7919 for (; NumRegs; --NumRegs, ++I) { 7920 assert(I != RC->end() && "Ran out of registers to allocate!"); 7921 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 7922 Regs.push_back(R); 7923 } 7924 7925 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 7926 } 7927 7928 static unsigned 7929 findMatchingInlineAsmOperand(unsigned OperandNo, 7930 const std::vector<SDValue> &AsmNodeOperands) { 7931 // Scan until we find the definition we already emitted of this operand. 7932 unsigned CurOp = InlineAsm::Op_FirstOperand; 7933 for (; OperandNo; --OperandNo) { 7934 // Advance to the next operand. 7935 unsigned OpFlag = 7936 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 7937 assert((InlineAsm::isRegDefKind(OpFlag) || 7938 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 7939 InlineAsm::isMemKind(OpFlag)) && 7940 "Skipped past definitions?"); 7941 CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1; 7942 } 7943 return CurOp; 7944 } 7945 7946 namespace { 7947 7948 class ExtraFlags { 7949 unsigned Flags = 0; 7950 7951 public: 7952 explicit ExtraFlags(const CallBase &Call) { 7953 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 7954 if (IA->hasSideEffects()) 7955 Flags |= InlineAsm::Extra_HasSideEffects; 7956 if (IA->isAlignStack()) 7957 Flags |= InlineAsm::Extra_IsAlignStack; 7958 if (Call.isConvergent()) 7959 Flags |= InlineAsm::Extra_IsConvergent; 7960 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 7961 } 7962 7963 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 7964 // Ideally, we would only check against memory constraints. However, the 7965 // meaning of an Other constraint can be target-specific and we can't easily 7966 // reason about it. Therefore, be conservative and set MayLoad/MayStore 7967 // for Other constraints as well. 7968 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 7969 OpInfo.ConstraintType == TargetLowering::C_Other) { 7970 if (OpInfo.Type == InlineAsm::isInput) 7971 Flags |= InlineAsm::Extra_MayLoad; 7972 else if (OpInfo.Type == InlineAsm::isOutput) 7973 Flags |= InlineAsm::Extra_MayStore; 7974 else if (OpInfo.Type == InlineAsm::isClobber) 7975 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 7976 } 7977 } 7978 7979 unsigned get() const { return Flags; } 7980 }; 7981 7982 } // end anonymous namespace 7983 7984 /// visitInlineAsm - Handle a call to an InlineAsm object. 7985 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call) { 7986 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 7987 7988 /// ConstraintOperands - Information about all of the constraints. 7989 SDISelAsmOperandInfoVector ConstraintOperands; 7990 7991 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 7992 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 7993 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 7994 7995 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 7996 // AsmDialect, MayLoad, MayStore). 7997 bool HasSideEffect = IA->hasSideEffects(); 7998 ExtraFlags ExtraInfo(Call); 7999 8000 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 8001 unsigned ResNo = 0; // ResNo - The result number of the next output. 8002 unsigned NumMatchingOps = 0; 8003 for (auto &T : TargetConstraints) { 8004 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 8005 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 8006 8007 // Compute the value type for each operand. 8008 if (OpInfo.Type == InlineAsm::isInput || 8009 (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) { 8010 OpInfo.CallOperandVal = Call.getArgOperand(ArgNo++); 8011 8012 // Process the call argument. BasicBlocks are labels, currently appearing 8013 // only in asm's. 8014 if (isa<CallBrInst>(Call) && 8015 ArgNo - 1 >= (cast<CallBrInst>(&Call)->getNumArgOperands() - 8016 cast<CallBrInst>(&Call)->getNumIndirectDests() - 8017 NumMatchingOps) && 8018 (NumMatchingOps == 0 || 8019 ArgNo - 1 < (cast<CallBrInst>(&Call)->getNumArgOperands() - 8020 NumMatchingOps))) { 8021 const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal); 8022 EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true); 8023 OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT); 8024 } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 8025 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 8026 } else { 8027 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 8028 } 8029 8030 OpInfo.ConstraintVT = 8031 OpInfo 8032 .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout()) 8033 .getSimpleVT(); 8034 } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) { 8035 // The return value of the call is this value. As such, there is no 8036 // corresponding argument. 8037 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 8038 if (StructType *STy = dyn_cast<StructType>(Call.getType())) { 8039 OpInfo.ConstraintVT = TLI.getSimpleValueType( 8040 DAG.getDataLayout(), STy->getElementType(ResNo)); 8041 } else { 8042 assert(ResNo == 0 && "Asm only has one result!"); 8043 OpInfo.ConstraintVT = 8044 TLI.getSimpleValueType(DAG.getDataLayout(), Call.getType()); 8045 } 8046 ++ResNo; 8047 } else { 8048 OpInfo.ConstraintVT = MVT::Other; 8049 } 8050 8051 if (OpInfo.hasMatchingInput()) 8052 ++NumMatchingOps; 8053 8054 if (!HasSideEffect) 8055 HasSideEffect = OpInfo.hasMemory(TLI); 8056 8057 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 8058 // FIXME: Could we compute this on OpInfo rather than T? 8059 8060 // Compute the constraint code and ConstraintType to use. 8061 TLI.ComputeConstraintToUse(T, SDValue()); 8062 8063 if (T.ConstraintType == TargetLowering::C_Immediate && 8064 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 8065 // We've delayed emitting a diagnostic like the "n" constraint because 8066 // inlining could cause an integer showing up. 8067 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 8068 "' expects an integer constant " 8069 "expression"); 8070 8071 ExtraInfo.update(T); 8072 } 8073 8074 8075 // We won't need to flush pending loads if this asm doesn't touch 8076 // memory and is nonvolatile. 8077 SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 8078 8079 bool IsCallBr = isa<CallBrInst>(Call); 8080 if (IsCallBr) { 8081 // If this is a callbr we need to flush pending exports since inlineasm_br 8082 // is a terminator. We need to do this before nodes are glued to 8083 // the inlineasm_br node. 8084 Chain = getControlRoot(); 8085 } 8086 8087 // Second pass over the constraints: compute which constraint option to use. 8088 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8089 // If this is an output operand with a matching input operand, look up the 8090 // matching input. If their types mismatch, e.g. one is an integer, the 8091 // other is floating point, or their sizes are different, flag it as an 8092 // error. 8093 if (OpInfo.hasMatchingInput()) { 8094 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 8095 patchMatchingInput(OpInfo, Input, DAG); 8096 } 8097 8098 // Compute the constraint code and ConstraintType to use. 8099 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 8100 8101 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8102 OpInfo.Type == InlineAsm::isClobber) 8103 continue; 8104 8105 // If this is a memory input, and if the operand is not indirect, do what we 8106 // need to provide an address for the memory input. 8107 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 8108 !OpInfo.isIndirect) { 8109 assert((OpInfo.isMultipleAlternative || 8110 (OpInfo.Type == InlineAsm::isInput)) && 8111 "Can only indirectify direct input operands!"); 8112 8113 // Memory operands really want the address of the value. 8114 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 8115 8116 // There is no longer a Value* corresponding to this operand. 8117 OpInfo.CallOperandVal = nullptr; 8118 8119 // It is now an indirect operand. 8120 OpInfo.isIndirect = true; 8121 } 8122 8123 } 8124 8125 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 8126 std::vector<SDValue> AsmNodeOperands; 8127 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 8128 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 8129 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 8130 8131 // If we have a !srcloc metadata node associated with it, we want to attach 8132 // this to the ultimately generated inline asm machineinstr. To do this, we 8133 // pass in the third operand as this (potentially null) inline asm MDNode. 8134 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 8135 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 8136 8137 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 8138 // bits as operand 3. 8139 AsmNodeOperands.push_back(DAG.getTargetConstant( 8140 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8141 8142 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 8143 // this, assign virtual and physical registers for inputs and otput. 8144 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8145 // Assign Registers. 8146 SDISelAsmOperandInfo &RefOpInfo = 8147 OpInfo.isMatchingInputConstraint() 8148 ? ConstraintOperands[OpInfo.getMatchedOperand()] 8149 : OpInfo; 8150 GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 8151 8152 auto DetectWriteToReservedRegister = [&]() { 8153 const MachineFunction &MF = DAG.getMachineFunction(); 8154 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 8155 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 8156 if (Register::isPhysicalRegister(Reg) && 8157 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 8158 const char *RegName = TRI.getName(Reg); 8159 emitInlineAsmError(Call, "write to reserved register '" + 8160 Twine(RegName) + "'"); 8161 return true; 8162 } 8163 } 8164 return false; 8165 }; 8166 8167 switch (OpInfo.Type) { 8168 case InlineAsm::isOutput: 8169 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8170 unsigned ConstraintID = 8171 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8172 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8173 "Failed to convert memory constraint code to constraint id."); 8174 8175 // Add information to the INLINEASM node to know about this output. 8176 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8177 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID); 8178 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 8179 MVT::i32)); 8180 AsmNodeOperands.push_back(OpInfo.CallOperand); 8181 } else { 8182 // Otherwise, this outputs to a register (directly for C_Register / 8183 // C_RegisterClass, and a target-defined fashion for 8184 // C_Immediate/C_Other). Find a register that we can use. 8185 if (OpInfo.AssignedRegs.Regs.empty()) { 8186 emitInlineAsmError( 8187 Call, "couldn't allocate output register for constraint '" + 8188 Twine(OpInfo.ConstraintCode) + "'"); 8189 return; 8190 } 8191 8192 if (DetectWriteToReservedRegister()) 8193 return; 8194 8195 // Add information to the INLINEASM node to know that this register is 8196 // set. 8197 OpInfo.AssignedRegs.AddInlineAsmOperands( 8198 OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber 8199 : InlineAsm::Kind_RegDef, 8200 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 8201 } 8202 break; 8203 8204 case InlineAsm::isInput: { 8205 SDValue InOperandVal = OpInfo.CallOperand; 8206 8207 if (OpInfo.isMatchingInputConstraint()) { 8208 // If this is required to match an output register we have already set, 8209 // just use its register. 8210 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 8211 AsmNodeOperands); 8212 unsigned OpFlag = 8213 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 8214 if (InlineAsm::isRegDefKind(OpFlag) || 8215 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 8216 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 8217 if (OpInfo.isIndirect) { 8218 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 8219 emitInlineAsmError(Call, "inline asm not supported yet: " 8220 "don't know how to handle tied " 8221 "indirect register inputs"); 8222 return; 8223 } 8224 8225 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType(); 8226 SmallVector<unsigned, 4> Regs; 8227 8228 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) { 8229 unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag); 8230 MachineRegisterInfo &RegInfo = 8231 DAG.getMachineFunction().getRegInfo(); 8232 for (unsigned i = 0; i != NumRegs; ++i) 8233 Regs.push_back(RegInfo.createVirtualRegister(RC)); 8234 } else { 8235 emitInlineAsmError(Call, 8236 "inline asm error: This value type register " 8237 "class is not natively supported!"); 8238 return; 8239 } 8240 8241 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 8242 8243 SDLoc dl = getCurSDLoc(); 8244 // Use the produced MatchedRegs object to 8245 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call); 8246 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 8247 true, OpInfo.getMatchedOperand(), dl, 8248 DAG, AsmNodeOperands); 8249 break; 8250 } 8251 8252 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 8253 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 8254 "Unexpected number of operands"); 8255 // Add information to the INLINEASM node to know about this input. 8256 // See InlineAsm.h isUseOperandTiedToDef. 8257 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag); 8258 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 8259 OpInfo.getMatchedOperand()); 8260 AsmNodeOperands.push_back(DAG.getTargetConstant( 8261 OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8262 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 8263 break; 8264 } 8265 8266 // Treat indirect 'X' constraint as memory. 8267 if (OpInfo.ConstraintType == TargetLowering::C_Other && 8268 OpInfo.isIndirect) 8269 OpInfo.ConstraintType = TargetLowering::C_Memory; 8270 8271 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 8272 OpInfo.ConstraintType == TargetLowering::C_Other) { 8273 std::vector<SDValue> Ops; 8274 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 8275 Ops, DAG); 8276 if (Ops.empty()) { 8277 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 8278 if (isa<ConstantSDNode>(InOperandVal)) { 8279 emitInlineAsmError(Call, "value out of range for constraint '" + 8280 Twine(OpInfo.ConstraintCode) + "'"); 8281 return; 8282 } 8283 8284 emitInlineAsmError(Call, 8285 "invalid operand for inline asm constraint '" + 8286 Twine(OpInfo.ConstraintCode) + "'"); 8287 return; 8288 } 8289 8290 // Add information to the INLINEASM node to know about this input. 8291 unsigned ResOpType = 8292 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 8293 AsmNodeOperands.push_back(DAG.getTargetConstant( 8294 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 8295 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 8296 break; 8297 } 8298 8299 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 8300 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 8301 assert(InOperandVal.getValueType() == 8302 TLI.getPointerTy(DAG.getDataLayout()) && 8303 "Memory operands expect pointer values"); 8304 8305 unsigned ConstraintID = 8306 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 8307 assert(ConstraintID != InlineAsm::Constraint_Unknown && 8308 "Failed to convert memory constraint code to constraint id."); 8309 8310 // Add information to the INLINEASM node to know about this input. 8311 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 8312 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID); 8313 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 8314 getCurSDLoc(), 8315 MVT::i32)); 8316 AsmNodeOperands.push_back(InOperandVal); 8317 break; 8318 } 8319 8320 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 8321 OpInfo.ConstraintType == TargetLowering::C_Register) && 8322 "Unknown constraint type!"); 8323 8324 // TODO: Support this. 8325 if (OpInfo.isIndirect) { 8326 emitInlineAsmError( 8327 Call, "Don't know how to handle indirect register inputs yet " 8328 "for constraint '" + 8329 Twine(OpInfo.ConstraintCode) + "'"); 8330 return; 8331 } 8332 8333 // Copy the input into the appropriate registers. 8334 if (OpInfo.AssignedRegs.Regs.empty()) { 8335 emitInlineAsmError(Call, 8336 "couldn't allocate input reg for constraint '" + 8337 Twine(OpInfo.ConstraintCode) + "'"); 8338 return; 8339 } 8340 8341 if (DetectWriteToReservedRegister()) 8342 return; 8343 8344 SDLoc dl = getCurSDLoc(); 8345 8346 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, 8347 &Call); 8348 8349 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 8350 dl, DAG, AsmNodeOperands); 8351 break; 8352 } 8353 case InlineAsm::isClobber: 8354 // Add the clobbered value to the operand list, so that the register 8355 // allocator is aware that the physreg got clobbered. 8356 if (!OpInfo.AssignedRegs.Regs.empty()) 8357 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 8358 false, 0, getCurSDLoc(), DAG, 8359 AsmNodeOperands); 8360 break; 8361 } 8362 } 8363 8364 // Finish up input operands. Set the input chain and add the flag last. 8365 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 8366 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 8367 8368 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 8369 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 8370 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 8371 Flag = Chain.getValue(1); 8372 8373 // Do additional work to generate outputs. 8374 8375 SmallVector<EVT, 1> ResultVTs; 8376 SmallVector<SDValue, 1> ResultValues; 8377 SmallVector<SDValue, 8> OutChains; 8378 8379 llvm::Type *CallResultType = Call.getType(); 8380 ArrayRef<Type *> ResultTypes; 8381 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 8382 ResultTypes = StructResult->elements(); 8383 else if (!CallResultType->isVoidTy()) 8384 ResultTypes = makeArrayRef(CallResultType); 8385 8386 auto CurResultType = ResultTypes.begin(); 8387 auto handleRegAssign = [&](SDValue V) { 8388 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 8389 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 8390 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 8391 ++CurResultType; 8392 // If the type of the inline asm call site return value is different but has 8393 // same size as the type of the asm output bitcast it. One example of this 8394 // is for vectors with different width / number of elements. This can 8395 // happen for register classes that can contain multiple different value 8396 // types. The preg or vreg allocated may not have the same VT as was 8397 // expected. 8398 // 8399 // This can also happen for a return value that disagrees with the register 8400 // class it is put in, eg. a double in a general-purpose register on a 8401 // 32-bit machine. 8402 if (ResultVT != V.getValueType() && 8403 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 8404 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 8405 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 8406 V.getValueType().isInteger()) { 8407 // If a result value was tied to an input value, the computed result 8408 // may have a wider width than the expected result. Extract the 8409 // relevant portion. 8410 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 8411 } 8412 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 8413 ResultVTs.push_back(ResultVT); 8414 ResultValues.push_back(V); 8415 }; 8416 8417 // Deal with output operands. 8418 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 8419 if (OpInfo.Type == InlineAsm::isOutput) { 8420 SDValue Val; 8421 // Skip trivial output operands. 8422 if (OpInfo.AssignedRegs.Regs.empty()) 8423 continue; 8424 8425 switch (OpInfo.ConstraintType) { 8426 case TargetLowering::C_Register: 8427 case TargetLowering::C_RegisterClass: 8428 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 8429 Chain, &Flag, &Call); 8430 break; 8431 case TargetLowering::C_Immediate: 8432 case TargetLowering::C_Other: 8433 Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 8434 OpInfo, DAG); 8435 break; 8436 case TargetLowering::C_Memory: 8437 break; // Already handled. 8438 case TargetLowering::C_Unknown: 8439 assert(false && "Unexpected unknown constraint"); 8440 } 8441 8442 // Indirect output manifest as stores. Record output chains. 8443 if (OpInfo.isIndirect) { 8444 const Value *Ptr = OpInfo.CallOperandVal; 8445 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 8446 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 8447 MachinePointerInfo(Ptr)); 8448 OutChains.push_back(Store); 8449 } else { 8450 // generate CopyFromRegs to associated registers. 8451 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 8452 if (Val.getOpcode() == ISD::MERGE_VALUES) { 8453 for (const SDValue &V : Val->op_values()) 8454 handleRegAssign(V); 8455 } else 8456 handleRegAssign(Val); 8457 } 8458 } 8459 } 8460 8461 // Set results. 8462 if (!ResultValues.empty()) { 8463 assert(CurResultType == ResultTypes.end() && 8464 "Mismatch in number of ResultTypes"); 8465 assert(ResultValues.size() == ResultTypes.size() && 8466 "Mismatch in number of output operands in asm result"); 8467 8468 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 8469 DAG.getVTList(ResultVTs), ResultValues); 8470 setValue(&Call, V); 8471 } 8472 8473 // Collect store chains. 8474 if (!OutChains.empty()) 8475 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 8476 8477 // Only Update Root if inline assembly has a memory effect. 8478 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr) 8479 DAG.setRoot(Chain); 8480 } 8481 8482 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 8483 const Twine &Message) { 8484 LLVMContext &Ctx = *DAG.getContext(); 8485 Ctx.emitError(&Call, Message); 8486 8487 // Make sure we leave the DAG in a valid state 8488 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8489 SmallVector<EVT, 1> ValueVTs; 8490 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 8491 8492 if (ValueVTs.empty()) 8493 return; 8494 8495 SmallVector<SDValue, 1> Ops; 8496 for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i) 8497 Ops.push_back(DAG.getUNDEF(ValueVTs[i])); 8498 8499 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 8500 } 8501 8502 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 8503 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 8504 MVT::Other, getRoot(), 8505 getValue(I.getArgOperand(0)), 8506 DAG.getSrcValue(I.getArgOperand(0)))); 8507 } 8508 8509 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 8510 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8511 const DataLayout &DL = DAG.getDataLayout(); 8512 SDValue V = DAG.getVAArg( 8513 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 8514 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 8515 DL.getABITypeAlignment(I.getType())); 8516 DAG.setRoot(V.getValue(1)); 8517 8518 if (I.getType()->isPointerTy()) 8519 V = DAG.getPtrExtOrTrunc( 8520 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 8521 setValue(&I, V); 8522 } 8523 8524 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 8525 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 8526 MVT::Other, getRoot(), 8527 getValue(I.getArgOperand(0)), 8528 DAG.getSrcValue(I.getArgOperand(0)))); 8529 } 8530 8531 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 8532 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 8533 MVT::Other, getRoot(), 8534 getValue(I.getArgOperand(0)), 8535 getValue(I.getArgOperand(1)), 8536 DAG.getSrcValue(I.getArgOperand(0)), 8537 DAG.getSrcValue(I.getArgOperand(1)))); 8538 } 8539 8540 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 8541 const Instruction &I, 8542 SDValue Op) { 8543 const MDNode *Range = I.getMetadata(LLVMContext::MD_range); 8544 if (!Range) 8545 return Op; 8546 8547 ConstantRange CR = getConstantRangeFromMetadata(*Range); 8548 if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped()) 8549 return Op; 8550 8551 APInt Lo = CR.getUnsignedMin(); 8552 if (!Lo.isMinValue()) 8553 return Op; 8554 8555 APInt Hi = CR.getUnsignedMax(); 8556 unsigned Bits = std::max(Hi.getActiveBits(), 8557 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 8558 8559 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 8560 8561 SDLoc SL = getCurSDLoc(); 8562 8563 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 8564 DAG.getValueType(SmallVT)); 8565 unsigned NumVals = Op.getNode()->getNumValues(); 8566 if (NumVals == 1) 8567 return ZExt; 8568 8569 SmallVector<SDValue, 4> Ops; 8570 8571 Ops.push_back(ZExt); 8572 for (unsigned I = 1; I != NumVals; ++I) 8573 Ops.push_back(Op.getValue(I)); 8574 8575 return DAG.getMergeValues(Ops, SL); 8576 } 8577 8578 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 8579 /// the call being lowered. 8580 /// 8581 /// This is a helper for lowering intrinsics that follow a target calling 8582 /// convention or require stack pointer adjustment. Only a subset of the 8583 /// intrinsic's operands need to participate in the calling convention. 8584 void SelectionDAGBuilder::populateCallLoweringInfo( 8585 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 8586 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 8587 bool IsPatchPoint) { 8588 TargetLowering::ArgListTy Args; 8589 Args.reserve(NumArgs); 8590 8591 // Populate the argument list. 8592 // Attributes for args start at offset 1, after the return attribute. 8593 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 8594 ArgI != ArgE; ++ArgI) { 8595 const Value *V = Call->getOperand(ArgI); 8596 8597 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 8598 8599 TargetLowering::ArgListEntry Entry; 8600 Entry.Node = getValue(V); 8601 Entry.Ty = V->getType(); 8602 Entry.setAttributes(Call, ArgI); 8603 Args.push_back(Entry); 8604 } 8605 8606 CLI.setDebugLoc(getCurSDLoc()) 8607 .setChain(getRoot()) 8608 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args)) 8609 .setDiscardResult(Call->use_empty()) 8610 .setIsPatchPoint(IsPatchPoint); 8611 } 8612 8613 /// Add a stack map intrinsic call's live variable operands to a stackmap 8614 /// or patchpoint target node's operand list. 8615 /// 8616 /// Constants are converted to TargetConstants purely as an optimization to 8617 /// avoid constant materialization and register allocation. 8618 /// 8619 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 8620 /// generate addess computation nodes, and so FinalizeISel can convert the 8621 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 8622 /// address materialization and register allocation, but may also be required 8623 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 8624 /// alloca in the entry block, then the runtime may assume that the alloca's 8625 /// StackMap location can be read immediately after compilation and that the 8626 /// location is valid at any point during execution (this is similar to the 8627 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 8628 /// only available in a register, then the runtime would need to trap when 8629 /// execution reaches the StackMap in order to read the alloca's location. 8630 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 8631 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 8632 SelectionDAGBuilder &Builder) { 8633 for (unsigned i = StartIdx, e = Call.arg_size(); i != e; ++i) { 8634 SDValue OpVal = Builder.getValue(Call.getArgOperand(i)); 8635 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) { 8636 Ops.push_back( 8637 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64)); 8638 Ops.push_back( 8639 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64)); 8640 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) { 8641 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo(); 8642 Ops.push_back(Builder.DAG.getTargetFrameIndex( 8643 FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout()))); 8644 } else 8645 Ops.push_back(OpVal); 8646 } 8647 } 8648 8649 /// Lower llvm.experimental.stackmap directly to its target opcode. 8650 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 8651 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>, 8652 // [live variables...]) 8653 8654 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 8655 8656 SDValue Chain, InFlag, Callee, NullPtr; 8657 SmallVector<SDValue, 32> Ops; 8658 8659 SDLoc DL = getCurSDLoc(); 8660 Callee = getValue(CI.getCalledOperand()); 8661 NullPtr = DAG.getIntPtrConstant(0, DL, true); 8662 8663 // The stackmap intrinsic only records the live variables (the arguments 8664 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 8665 // intrinsic, this won't be lowered to a function call. This means we don't 8666 // have to worry about calling conventions and target specific lowering code. 8667 // Instead we perform the call lowering right here. 8668 // 8669 // chain, flag = CALLSEQ_START(chain, 0, 0) 8670 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 8671 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 8672 // 8673 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 8674 InFlag = Chain.getValue(1); 8675 8676 // Add the <id> and <numBytes> constants. 8677 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos)); 8678 Ops.push_back(DAG.getTargetConstant( 8679 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64)); 8680 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos)); 8681 Ops.push_back(DAG.getTargetConstant( 8682 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL, 8683 MVT::i32)); 8684 8685 // Push live variables for the stack map. 8686 addStackMapLiveVars(CI, 2, DL, Ops, *this); 8687 8688 // We are not pushing any register mask info here on the operands list, 8689 // because the stackmap doesn't clobber anything. 8690 8691 // Push the chain and the glue flag. 8692 Ops.push_back(Chain); 8693 Ops.push_back(InFlag); 8694 8695 // Create the STACKMAP node. 8696 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8697 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops); 8698 Chain = SDValue(SM, 0); 8699 InFlag = Chain.getValue(1); 8700 8701 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL); 8702 8703 // Stackmaps don't generate values, so nothing goes into the NodeMap. 8704 8705 // Set the root to the target-lowered call chain. 8706 DAG.setRoot(Chain); 8707 8708 // Inform the Frame Information that we have a stackmap in this function. 8709 FuncInfo.MF->getFrameInfo().setHasStackMap(); 8710 } 8711 8712 /// Lower llvm.experimental.patchpoint directly to its target opcode. 8713 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 8714 const BasicBlock *EHPadBB) { 8715 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>, 8716 // i32 <numBytes>, 8717 // i8* <target>, 8718 // i32 <numArgs>, 8719 // [Args...], 8720 // [live variables...]) 8721 8722 CallingConv::ID CC = CB.getCallingConv(); 8723 bool IsAnyRegCC = CC == CallingConv::AnyReg; 8724 bool HasDef = !CB.getType()->isVoidTy(); 8725 SDLoc dl = getCurSDLoc(); 8726 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 8727 8728 // Handle immediate and symbolic callees. 8729 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 8730 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 8731 /*isTarget=*/true); 8732 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 8733 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 8734 SDLoc(SymbolicCallee), 8735 SymbolicCallee->getValueType(0)); 8736 8737 // Get the real number of arguments participating in the call <numArgs> 8738 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 8739 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue(); 8740 8741 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 8742 // Intrinsics include all meta-operands up to but not including CC. 8743 unsigned NumMetaOpers = PatchPointOpers::CCPos; 8744 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 8745 "Not enough arguments provided to the patchpoint intrinsic"); 8746 8747 // For AnyRegCC the arguments are lowered later on manually. 8748 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 8749 Type *ReturnTy = 8750 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 8751 8752 TargetLowering::CallLoweringInfo CLI(DAG); 8753 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 8754 ReturnTy, true); 8755 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8756 8757 SDNode *CallEnd = Result.second.getNode(); 8758 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 8759 CallEnd = CallEnd->getOperand(0).getNode(); 8760 8761 /// Get a call instruction from the call sequence chain. 8762 /// Tail calls are not allowed. 8763 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 8764 "Expected a callseq node."); 8765 SDNode *Call = CallEnd->getOperand(0).getNode(); 8766 bool HasGlue = Call->getGluedNode(); 8767 8768 // Replace the target specific call node with the patchable intrinsic. 8769 SmallVector<SDValue, 8> Ops; 8770 8771 // Add the <id> and <numBytes> constants. 8772 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 8773 Ops.push_back(DAG.getTargetConstant( 8774 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64)); 8775 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 8776 Ops.push_back(DAG.getTargetConstant( 8777 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl, 8778 MVT::i32)); 8779 8780 // Add the callee. 8781 Ops.push_back(Callee); 8782 8783 // Adjust <numArgs> to account for any arguments that have been passed on the 8784 // stack instead. 8785 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 8786 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 8787 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 8788 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 8789 8790 // Add the calling convention 8791 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 8792 8793 // Add the arguments we omitted previously. The register allocator should 8794 // place these in any free register. 8795 if (IsAnyRegCC) 8796 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 8797 Ops.push_back(getValue(CB.getArgOperand(i))); 8798 8799 // Push the arguments from the call instruction up to the register mask. 8800 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 8801 Ops.append(Call->op_begin() + 2, e); 8802 8803 // Push live variables for the stack map. 8804 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 8805 8806 // Push the register mask info. 8807 if (HasGlue) 8808 Ops.push_back(*(Call->op_end()-2)); 8809 else 8810 Ops.push_back(*(Call->op_end()-1)); 8811 8812 // Push the chain (this is originally the first operand of the call, but 8813 // becomes now the last or second to last operand). 8814 Ops.push_back(*(Call->op_begin())); 8815 8816 // Push the glue flag (last operand). 8817 if (HasGlue) 8818 Ops.push_back(*(Call->op_end()-1)); 8819 8820 SDVTList NodeTys; 8821 if (IsAnyRegCC && HasDef) { 8822 // Create the return types based on the intrinsic definition 8823 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8824 SmallVector<EVT, 3> ValueVTs; 8825 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 8826 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 8827 8828 // There is always a chain and a glue type at the end 8829 ValueVTs.push_back(MVT::Other); 8830 ValueVTs.push_back(MVT::Glue); 8831 NodeTys = DAG.getVTList(ValueVTs); 8832 } else 8833 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 8834 8835 // Replace the target specific call node with a PATCHPOINT node. 8836 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT, 8837 dl, NodeTys, Ops); 8838 8839 // Update the NodeMap. 8840 if (HasDef) { 8841 if (IsAnyRegCC) 8842 setValue(&CB, SDValue(MN, 0)); 8843 else 8844 setValue(&CB, Result.first); 8845 } 8846 8847 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 8848 // call sequence. Furthermore the location of the chain and glue can change 8849 // when the AnyReg calling convention is used and the intrinsic returns a 8850 // value. 8851 if (IsAnyRegCC && HasDef) { 8852 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 8853 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)}; 8854 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 8855 } else 8856 DAG.ReplaceAllUsesWith(Call, MN); 8857 DAG.DeleteNode(Call); 8858 8859 // Inform the Frame Information that we have a patchpoint in this function. 8860 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 8861 } 8862 8863 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 8864 unsigned Intrinsic) { 8865 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8866 SDValue Op1 = getValue(I.getArgOperand(0)); 8867 SDValue Op2; 8868 if (I.getNumArgOperands() > 1) 8869 Op2 = getValue(I.getArgOperand(1)); 8870 SDLoc dl = getCurSDLoc(); 8871 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8872 SDValue Res; 8873 FastMathFlags FMF; 8874 if (isa<FPMathOperator>(I)) 8875 FMF = I.getFastMathFlags(); 8876 8877 switch (Intrinsic) { 8878 case Intrinsic::experimental_vector_reduce_v2_fadd: 8879 if (FMF.allowReassoc()) 8880 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 8881 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2)); 8882 else 8883 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2); 8884 break; 8885 case Intrinsic::experimental_vector_reduce_v2_fmul: 8886 if (FMF.allowReassoc()) 8887 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 8888 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2)); 8889 else 8890 Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2); 8891 break; 8892 case Intrinsic::experimental_vector_reduce_add: 8893 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 8894 break; 8895 case Intrinsic::experimental_vector_reduce_mul: 8896 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 8897 break; 8898 case Intrinsic::experimental_vector_reduce_and: 8899 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 8900 break; 8901 case Intrinsic::experimental_vector_reduce_or: 8902 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 8903 break; 8904 case Intrinsic::experimental_vector_reduce_xor: 8905 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 8906 break; 8907 case Intrinsic::experimental_vector_reduce_smax: 8908 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 8909 break; 8910 case Intrinsic::experimental_vector_reduce_smin: 8911 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 8912 break; 8913 case Intrinsic::experimental_vector_reduce_umax: 8914 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 8915 break; 8916 case Intrinsic::experimental_vector_reduce_umin: 8917 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 8918 break; 8919 case Intrinsic::experimental_vector_reduce_fmax: 8920 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1); 8921 break; 8922 case Intrinsic::experimental_vector_reduce_fmin: 8923 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1); 8924 break; 8925 default: 8926 llvm_unreachable("Unhandled vector reduce intrinsic"); 8927 } 8928 setValue(&I, Res); 8929 } 8930 8931 /// Returns an AttributeList representing the attributes applied to the return 8932 /// value of the given call. 8933 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 8934 SmallVector<Attribute::AttrKind, 2> Attrs; 8935 if (CLI.RetSExt) 8936 Attrs.push_back(Attribute::SExt); 8937 if (CLI.RetZExt) 8938 Attrs.push_back(Attribute::ZExt); 8939 if (CLI.IsInReg) 8940 Attrs.push_back(Attribute::InReg); 8941 8942 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 8943 Attrs); 8944 } 8945 8946 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 8947 /// implementation, which just calls LowerCall. 8948 /// FIXME: When all targets are 8949 /// migrated to using LowerCall, this hook should be integrated into SDISel. 8950 std::pair<SDValue, SDValue> 8951 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 8952 // Handle the incoming return values from the call. 8953 CLI.Ins.clear(); 8954 Type *OrigRetTy = CLI.RetTy; 8955 SmallVector<EVT, 4> RetTys; 8956 SmallVector<uint64_t, 4> Offsets; 8957 auto &DL = CLI.DAG.getDataLayout(); 8958 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 8959 8960 if (CLI.IsPostTypeLegalization) { 8961 // If we are lowering a libcall after legalization, split the return type. 8962 SmallVector<EVT, 4> OldRetTys; 8963 SmallVector<uint64_t, 4> OldOffsets; 8964 RetTys.swap(OldRetTys); 8965 Offsets.swap(OldOffsets); 8966 8967 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 8968 EVT RetVT = OldRetTys[i]; 8969 uint64_t Offset = OldOffsets[i]; 8970 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 8971 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 8972 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 8973 RetTys.append(NumRegs, RegisterVT); 8974 for (unsigned j = 0; j != NumRegs; ++j) 8975 Offsets.push_back(Offset + j * RegisterVTByteSZ); 8976 } 8977 } 8978 8979 SmallVector<ISD::OutputArg, 4> Outs; 8980 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 8981 8982 bool CanLowerReturn = 8983 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 8984 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 8985 8986 SDValue DemoteStackSlot; 8987 int DemoteStackIdx = -100; 8988 if (!CanLowerReturn) { 8989 // FIXME: equivalent assert? 8990 // assert(!CS.hasInAllocaArgument() && 8991 // "sret demotion is incompatible with inalloca"); 8992 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 8993 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 8994 MachineFunction &MF = CLI.DAG.getMachineFunction(); 8995 DemoteStackIdx = 8996 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 8997 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 8998 DL.getAllocaAddrSpace()); 8999 9000 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 9001 ArgListEntry Entry; 9002 Entry.Node = DemoteStackSlot; 9003 Entry.Ty = StackSlotPtrType; 9004 Entry.IsSExt = false; 9005 Entry.IsZExt = false; 9006 Entry.IsInReg = false; 9007 Entry.IsSRet = true; 9008 Entry.IsNest = false; 9009 Entry.IsByVal = false; 9010 Entry.IsReturned = false; 9011 Entry.IsSwiftSelf = false; 9012 Entry.IsSwiftError = false; 9013 Entry.IsCFGuardTarget = false; 9014 Entry.Alignment = Alignment; 9015 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 9016 CLI.NumFixedArgs += 1; 9017 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 9018 9019 // sret demotion isn't compatible with tail-calls, since the sret argument 9020 // points into the callers stack frame. 9021 CLI.IsTailCall = false; 9022 } else { 9023 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9024 CLI.RetTy, CLI.CallConv, CLI.IsVarArg); 9025 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9026 ISD::ArgFlagsTy Flags; 9027 if (NeedsRegBlock) { 9028 Flags.setInConsecutiveRegs(); 9029 if (I == RetTys.size() - 1) 9030 Flags.setInConsecutiveRegsLast(); 9031 } 9032 EVT VT = RetTys[I]; 9033 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9034 CLI.CallConv, VT); 9035 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9036 CLI.CallConv, VT); 9037 for (unsigned i = 0; i != NumRegs; ++i) { 9038 ISD::InputArg MyFlags; 9039 MyFlags.Flags = Flags; 9040 MyFlags.VT = RegisterVT; 9041 MyFlags.ArgVT = VT; 9042 MyFlags.Used = CLI.IsReturnValueUsed; 9043 if (CLI.RetTy->isPointerTy()) { 9044 MyFlags.Flags.setPointer(); 9045 MyFlags.Flags.setPointerAddrSpace( 9046 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 9047 } 9048 if (CLI.RetSExt) 9049 MyFlags.Flags.setSExt(); 9050 if (CLI.RetZExt) 9051 MyFlags.Flags.setZExt(); 9052 if (CLI.IsInReg) 9053 MyFlags.Flags.setInReg(); 9054 CLI.Ins.push_back(MyFlags); 9055 } 9056 } 9057 } 9058 9059 // We push in swifterror return as the last element of CLI.Ins. 9060 ArgListTy &Args = CLI.getArgs(); 9061 if (supportSwiftError()) { 9062 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9063 if (Args[i].IsSwiftError) { 9064 ISD::InputArg MyFlags; 9065 MyFlags.VT = getPointerTy(DL); 9066 MyFlags.ArgVT = EVT(getPointerTy(DL)); 9067 MyFlags.Flags.setSwiftError(); 9068 CLI.Ins.push_back(MyFlags); 9069 } 9070 } 9071 } 9072 9073 // Handle all of the outgoing arguments. 9074 CLI.Outs.clear(); 9075 CLI.OutVals.clear(); 9076 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 9077 SmallVector<EVT, 4> ValueVTs; 9078 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 9079 // FIXME: Split arguments if CLI.IsPostTypeLegalization 9080 Type *FinalType = Args[i].Ty; 9081 if (Args[i].IsByVal) 9082 FinalType = cast<PointerType>(Args[i].Ty)->getElementType(); 9083 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 9084 FinalType, CLI.CallConv, CLI.IsVarArg); 9085 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 9086 ++Value) { 9087 EVT VT = ValueVTs[Value]; 9088 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 9089 SDValue Op = SDValue(Args[i].Node.getNode(), 9090 Args[i].Node.getResNo() + Value); 9091 ISD::ArgFlagsTy Flags; 9092 9093 // Certain targets (such as MIPS), may have a different ABI alignment 9094 // for a type depending on the context. Give the target a chance to 9095 // specify the alignment it wants. 9096 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 9097 9098 if (Args[i].Ty->isPointerTy()) { 9099 Flags.setPointer(); 9100 Flags.setPointerAddrSpace( 9101 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 9102 } 9103 if (Args[i].IsZExt) 9104 Flags.setZExt(); 9105 if (Args[i].IsSExt) 9106 Flags.setSExt(); 9107 if (Args[i].IsInReg) { 9108 // If we are using vectorcall calling convention, a structure that is 9109 // passed InReg - is surely an HVA 9110 if (CLI.CallConv == CallingConv::X86_VectorCall && 9111 isa<StructType>(FinalType)) { 9112 // The first value of a structure is marked 9113 if (0 == Value) 9114 Flags.setHvaStart(); 9115 Flags.setHva(); 9116 } 9117 // Set InReg Flag 9118 Flags.setInReg(); 9119 } 9120 if (Args[i].IsSRet) 9121 Flags.setSRet(); 9122 if (Args[i].IsSwiftSelf) 9123 Flags.setSwiftSelf(); 9124 if (Args[i].IsSwiftError) 9125 Flags.setSwiftError(); 9126 if (Args[i].IsCFGuardTarget) 9127 Flags.setCFGuardTarget(); 9128 if (Args[i].IsByVal) 9129 Flags.setByVal(); 9130 if (Args[i].IsInAlloca) { 9131 Flags.setInAlloca(); 9132 // Set the byval flag for CCAssignFn callbacks that don't know about 9133 // inalloca. This way we can know how many bytes we should've allocated 9134 // and how many bytes a callee cleanup function will pop. If we port 9135 // inalloca to more targets, we'll have to add custom inalloca handling 9136 // in the various CC lowering callbacks. 9137 Flags.setByVal(); 9138 } 9139 if (Args[i].IsByVal || Args[i].IsInAlloca) { 9140 PointerType *Ty = cast<PointerType>(Args[i].Ty); 9141 Type *ElementTy = Ty->getElementType(); 9142 9143 unsigned FrameSize = DL.getTypeAllocSize( 9144 Args[i].ByValType ? Args[i].ByValType : ElementTy); 9145 Flags.setByValSize(FrameSize); 9146 9147 // info is not there but there are cases it cannot get right. 9148 Align FrameAlign; 9149 if (auto MA = Args[i].Alignment) 9150 FrameAlign = *MA; 9151 else 9152 FrameAlign = Align(getByValTypeAlignment(ElementTy, DL)); 9153 Flags.setByValAlign(FrameAlign); 9154 } 9155 if (Args[i].IsNest) 9156 Flags.setNest(); 9157 if (NeedsRegBlock) 9158 Flags.setInConsecutiveRegs(); 9159 Flags.setOrigAlign(OriginalAlignment); 9160 9161 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9162 CLI.CallConv, VT); 9163 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9164 CLI.CallConv, VT); 9165 SmallVector<SDValue, 4> Parts(NumParts); 9166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 9167 9168 if (Args[i].IsSExt) 9169 ExtendKind = ISD::SIGN_EXTEND; 9170 else if (Args[i].IsZExt) 9171 ExtendKind = ISD::ZERO_EXTEND; 9172 9173 // Conservatively only handle 'returned' on non-vectors that can be lowered, 9174 // for now. 9175 if (Args[i].IsReturned && !Op.getValueType().isVector() && 9176 CanLowerReturn) { 9177 assert((CLI.RetTy == Args[i].Ty || 9178 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 9179 CLI.RetTy->getPointerAddressSpace() == 9180 Args[i].Ty->getPointerAddressSpace())) && 9181 RetTys.size() == NumValues && "unexpected use of 'returned'"); 9182 // Before passing 'returned' to the target lowering code, ensure that 9183 // either the register MVT and the actual EVT are the same size or that 9184 // the return value and argument are extended in the same way; in these 9185 // cases it's safe to pass the argument register value unchanged as the 9186 // return register value (although it's at the target's option whether 9187 // to do so) 9188 // TODO: allow code generation to take advantage of partially preserved 9189 // registers rather than clobbering the entire register when the 9190 // parameter extension method is not compatible with the return 9191 // extension method 9192 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 9193 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 9194 CLI.RetZExt == Args[i].IsZExt)) 9195 Flags.setReturned(); 9196 } 9197 9198 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 9199 CLI.CallConv, ExtendKind); 9200 9201 for (unsigned j = 0; j != NumParts; ++j) { 9202 // if it isn't first piece, alignment must be 1 9203 // For scalable vectors the scalable part is currently handled 9204 // by individual targets, so we just use the known minimum size here. 9205 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT, 9206 i < CLI.NumFixedArgs, i, 9207 j*Parts[j].getValueType().getStoreSize().getKnownMinSize()); 9208 if (NumParts > 1 && j == 0) 9209 MyFlags.Flags.setSplit(); 9210 else if (j != 0) { 9211 MyFlags.Flags.setOrigAlign(Align(1)); 9212 if (j == NumParts - 1) 9213 MyFlags.Flags.setSplitEnd(); 9214 } 9215 9216 CLI.Outs.push_back(MyFlags); 9217 CLI.OutVals.push_back(Parts[j]); 9218 } 9219 9220 if (NeedsRegBlock && Value == NumValues - 1) 9221 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 9222 } 9223 } 9224 9225 SmallVector<SDValue, 4> InVals; 9226 CLI.Chain = LowerCall(CLI, InVals); 9227 9228 // Update CLI.InVals to use outside of this function. 9229 CLI.InVals = InVals; 9230 9231 // Verify that the target's LowerCall behaved as expected. 9232 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 9233 "LowerCall didn't return a valid chain!"); 9234 assert((!CLI.IsTailCall || InVals.empty()) && 9235 "LowerCall emitted a return value for a tail call!"); 9236 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 9237 "LowerCall didn't emit the correct number of values!"); 9238 9239 // For a tail call, the return value is merely live-out and there aren't 9240 // any nodes in the DAG representing it. Return a special value to 9241 // indicate that a tail call has been emitted and no more Instructions 9242 // should be processed in the current block. 9243 if (CLI.IsTailCall) { 9244 CLI.DAG.setRoot(CLI.Chain); 9245 return std::make_pair(SDValue(), SDValue()); 9246 } 9247 9248 #ifndef NDEBUG 9249 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 9250 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 9251 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 9252 "LowerCall emitted a value with the wrong type!"); 9253 } 9254 #endif 9255 9256 SmallVector<SDValue, 4> ReturnValues; 9257 if (!CanLowerReturn) { 9258 // The instruction result is the result of loading from the 9259 // hidden sret parameter. 9260 SmallVector<EVT, 1> PVTs; 9261 Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace()); 9262 9263 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 9264 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 9265 EVT PtrVT = PVTs[0]; 9266 9267 unsigned NumValues = RetTys.size(); 9268 ReturnValues.resize(NumValues); 9269 SmallVector<SDValue, 4> Chains(NumValues); 9270 9271 // An aggregate return value cannot wrap around the address space, so 9272 // offsets to its parts don't wrap either. 9273 SDNodeFlags Flags; 9274 Flags.setNoUnsignedWrap(true); 9275 9276 MachineFunction &MF = CLI.DAG.getMachineFunction(); 9277 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 9278 for (unsigned i = 0; i < NumValues; ++i) { 9279 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 9280 CLI.DAG.getConstant(Offsets[i], CLI.DL, 9281 PtrVT), Flags); 9282 SDValue L = CLI.DAG.getLoad( 9283 RetTys[i], CLI.DL, CLI.Chain, Add, 9284 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 9285 DemoteStackIdx, Offsets[i]), 9286 HiddenSRetAlign); 9287 ReturnValues[i] = L; 9288 Chains[i] = L.getValue(1); 9289 } 9290 9291 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 9292 } else { 9293 // Collect the legal value parts into potentially illegal values 9294 // that correspond to the original function's return values. 9295 Optional<ISD::NodeType> AssertOp; 9296 if (CLI.RetSExt) 9297 AssertOp = ISD::AssertSext; 9298 else if (CLI.RetZExt) 9299 AssertOp = ISD::AssertZext; 9300 unsigned CurReg = 0; 9301 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 9302 EVT VT = RetTys[I]; 9303 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 9304 CLI.CallConv, VT); 9305 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 9306 CLI.CallConv, VT); 9307 9308 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg], 9309 NumRegs, RegisterVT, VT, nullptr, 9310 CLI.CallConv, AssertOp)); 9311 CurReg += NumRegs; 9312 } 9313 9314 // For a function returning void, there is no return value. We can't create 9315 // such a node, so we just return a null return value in that case. In 9316 // that case, nothing will actually look at the value. 9317 if (ReturnValues.empty()) 9318 return std::make_pair(SDValue(), CLI.Chain); 9319 } 9320 9321 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 9322 CLI.DAG.getVTList(RetTys), ReturnValues); 9323 return std::make_pair(Res, CLI.Chain); 9324 } 9325 9326 void TargetLowering::LowerOperationWrapper(SDNode *N, 9327 SmallVectorImpl<SDValue> &Results, 9328 SelectionDAG &DAG) const { 9329 if (SDValue Res = LowerOperation(SDValue(N, 0), DAG)) 9330 Results.push_back(Res); 9331 } 9332 9333 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 9334 llvm_unreachable("LowerOperation not implemented for this target!"); 9335 } 9336 9337 void 9338 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 9339 SDValue Op = getNonRegisterValue(V); 9340 assert((Op.getOpcode() != ISD::CopyFromReg || 9341 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 9342 "Copy from a reg to the same reg!"); 9343 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 9344 9345 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9346 // If this is an InlineAsm we have to match the registers required, not the 9347 // notional registers required by the type. 9348 9349 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 9350 None); // This is not an ABI copy. 9351 SDValue Chain = DAG.getEntryNode(); 9352 9353 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) == 9354 FuncInfo.PreferredExtendType.end()) 9355 ? ISD::ANY_EXTEND 9356 : FuncInfo.PreferredExtendType[V]; 9357 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 9358 PendingExports.push_back(Chain); 9359 } 9360 9361 #include "llvm/CodeGen/SelectionDAGISel.h" 9362 9363 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 9364 /// entry block, return true. This includes arguments used by switches, since 9365 /// the switch may expand into multiple basic blocks. 9366 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 9367 // With FastISel active, we may be splitting blocks, so force creation 9368 // of virtual registers for all non-dead arguments. 9369 if (FastISel) 9370 return A->use_empty(); 9371 9372 const BasicBlock &Entry = A->getParent()->front(); 9373 for (const User *U : A->users()) 9374 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 9375 return false; // Use not in entry block. 9376 9377 return true; 9378 } 9379 9380 using ArgCopyElisionMapTy = 9381 DenseMap<const Argument *, 9382 std::pair<const AllocaInst *, const StoreInst *>>; 9383 9384 /// Scan the entry block of the function in FuncInfo for arguments that look 9385 /// like copies into a local alloca. Record any copied arguments in 9386 /// ArgCopyElisionCandidates. 9387 static void 9388 findArgumentCopyElisionCandidates(const DataLayout &DL, 9389 FunctionLoweringInfo *FuncInfo, 9390 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 9391 // Record the state of every static alloca used in the entry block. Argument 9392 // allocas are all used in the entry block, so we need approximately as many 9393 // entries as we have arguments. 9394 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 9395 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 9396 unsigned NumArgs = FuncInfo->Fn->arg_size(); 9397 StaticAllocas.reserve(NumArgs * 2); 9398 9399 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 9400 if (!V) 9401 return nullptr; 9402 V = V->stripPointerCasts(); 9403 const auto *AI = dyn_cast<AllocaInst>(V); 9404 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 9405 return nullptr; 9406 auto Iter = StaticAllocas.insert({AI, Unknown}); 9407 return &Iter.first->second; 9408 }; 9409 9410 // Look for stores of arguments to static allocas. Look through bitcasts and 9411 // GEPs to handle type coercions, as long as the alloca is fully initialized 9412 // by the store. Any non-store use of an alloca escapes it and any subsequent 9413 // unanalyzed store might write it. 9414 // FIXME: Handle structs initialized with multiple stores. 9415 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 9416 // Look for stores, and handle non-store uses conservatively. 9417 const auto *SI = dyn_cast<StoreInst>(&I); 9418 if (!SI) { 9419 // We will look through cast uses, so ignore them completely. 9420 if (I.isCast()) 9421 continue; 9422 // Ignore debug info intrinsics, they don't escape or store to allocas. 9423 if (isa<DbgInfoIntrinsic>(I)) 9424 continue; 9425 // This is an unknown instruction. Assume it escapes or writes to all 9426 // static alloca operands. 9427 for (const Use &U : I.operands()) { 9428 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 9429 *Info = StaticAllocaInfo::Clobbered; 9430 } 9431 continue; 9432 } 9433 9434 // If the stored value is a static alloca, mark it as escaped. 9435 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 9436 *Info = StaticAllocaInfo::Clobbered; 9437 9438 // Check if the destination is a static alloca. 9439 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 9440 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 9441 if (!Info) 9442 continue; 9443 const AllocaInst *AI = cast<AllocaInst>(Dst); 9444 9445 // Skip allocas that have been initialized or clobbered. 9446 if (*Info != StaticAllocaInfo::Unknown) 9447 continue; 9448 9449 // Check if the stored value is an argument, and that this store fully 9450 // initializes the alloca. Don't elide copies from the same argument twice. 9451 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 9452 const auto *Arg = dyn_cast<Argument>(Val); 9453 if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() || 9454 Arg->getType()->isEmptyTy() || 9455 DL.getTypeStoreSize(Arg->getType()) != 9456 DL.getTypeAllocSize(AI->getAllocatedType()) || 9457 ArgCopyElisionCandidates.count(Arg)) { 9458 *Info = StaticAllocaInfo::Clobbered; 9459 continue; 9460 } 9461 9462 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 9463 << '\n'); 9464 9465 // Mark this alloca and store for argument copy elision. 9466 *Info = StaticAllocaInfo::Elidable; 9467 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 9468 9469 // Stop scanning if we've seen all arguments. This will happen early in -O0 9470 // builds, which is useful, because -O0 builds have large entry blocks and 9471 // many allocas. 9472 if (ArgCopyElisionCandidates.size() == NumArgs) 9473 break; 9474 } 9475 } 9476 9477 /// Try to elide argument copies from memory into a local alloca. Succeeds if 9478 /// ArgVal is a load from a suitable fixed stack object. 9479 static void tryToElideArgumentCopy( 9480 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 9481 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 9482 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 9483 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 9484 SDValue ArgVal, bool &ArgHasUses) { 9485 // Check if this is a load from a fixed stack object. 9486 auto *LNode = dyn_cast<LoadSDNode>(ArgVal); 9487 if (!LNode) 9488 return; 9489 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 9490 if (!FINode) 9491 return; 9492 9493 // Check that the fixed stack object is the right size and alignment. 9494 // Look at the alignment that the user wrote on the alloca instead of looking 9495 // at the stack object. 9496 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 9497 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 9498 const AllocaInst *AI = ArgCopyIter->second.first; 9499 int FixedIndex = FINode->getIndex(); 9500 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 9501 int OldIndex = AllocaIndex; 9502 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 9503 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 9504 LLVM_DEBUG( 9505 dbgs() << " argument copy elision failed due to bad fixed stack " 9506 "object size\n"); 9507 return; 9508 } 9509 Align RequiredAlignment = AI->getAlign(); 9510 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 9511 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 9512 "greater than stack argument alignment (" 9513 << DebugStr(RequiredAlignment) << " vs " 9514 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 9515 return; 9516 } 9517 9518 // Perform the elision. Delete the old stack object and replace its only use 9519 // in the variable info map. Mark the stack object as mutable. 9520 LLVM_DEBUG({ 9521 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 9522 << " Replacing frame index " << OldIndex << " with " << FixedIndex 9523 << '\n'; 9524 }); 9525 MFI.RemoveStackObject(OldIndex); 9526 MFI.setIsImmutableObjectIndex(FixedIndex, false); 9527 AllocaIndex = FixedIndex; 9528 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 9529 Chains.push_back(ArgVal.getValue(1)); 9530 9531 // Avoid emitting code for the store implementing the copy. 9532 const StoreInst *SI = ArgCopyIter->second.second; 9533 ElidedArgCopyInstrs.insert(SI); 9534 9535 // Check for uses of the argument again so that we can avoid exporting ArgVal 9536 // if it is't used by anything other than the store. 9537 for (const Value *U : Arg.users()) { 9538 if (U != SI) { 9539 ArgHasUses = true; 9540 break; 9541 } 9542 } 9543 } 9544 9545 void SelectionDAGISel::LowerArguments(const Function &F) { 9546 SelectionDAG &DAG = SDB->DAG; 9547 SDLoc dl = SDB->getCurSDLoc(); 9548 const DataLayout &DL = DAG.getDataLayout(); 9549 SmallVector<ISD::InputArg, 16> Ins; 9550 9551 if (!FuncInfo->CanLowerReturn) { 9552 // Put in an sret pointer parameter before all the other parameters. 9553 SmallVector<EVT, 1> ValueVTs; 9554 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9555 F.getReturnType()->getPointerTo( 9556 DAG.getDataLayout().getAllocaAddrSpace()), 9557 ValueVTs); 9558 9559 // NOTE: Assuming that a pointer will never break down to more than one VT 9560 // or one register. 9561 ISD::ArgFlagsTy Flags; 9562 Flags.setSRet(); 9563 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 9564 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 9565 ISD::InputArg::NoArgIndex, 0); 9566 Ins.push_back(RetArg); 9567 } 9568 9569 // Look for stores of arguments to static allocas. Mark such arguments with a 9570 // flag to ask the target to give us the memory location of that argument if 9571 // available. 9572 ArgCopyElisionMapTy ArgCopyElisionCandidates; 9573 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 9574 ArgCopyElisionCandidates); 9575 9576 // Set up the incoming argument description vector. 9577 for (const Argument &Arg : F.args()) { 9578 unsigned ArgNo = Arg.getArgNo(); 9579 SmallVector<EVT, 4> ValueVTs; 9580 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9581 bool isArgValueUsed = !Arg.use_empty(); 9582 unsigned PartBase = 0; 9583 Type *FinalType = Arg.getType(); 9584 if (Arg.hasAttribute(Attribute::ByVal)) 9585 FinalType = Arg.getParamByValType(); 9586 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 9587 FinalType, F.getCallingConv(), F.isVarArg()); 9588 for (unsigned Value = 0, NumValues = ValueVTs.size(); 9589 Value != NumValues; ++Value) { 9590 EVT VT = ValueVTs[Value]; 9591 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 9592 ISD::ArgFlagsTy Flags; 9593 9594 // Certain targets (such as MIPS), may have a different ABI alignment 9595 // for a type depending on the context. Give the target a chance to 9596 // specify the alignment it wants. 9597 const Align OriginalAlignment( 9598 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 9599 9600 if (Arg.getType()->isPointerTy()) { 9601 Flags.setPointer(); 9602 Flags.setPointerAddrSpace( 9603 cast<PointerType>(Arg.getType())->getAddressSpace()); 9604 } 9605 if (Arg.hasAttribute(Attribute::ZExt)) 9606 Flags.setZExt(); 9607 if (Arg.hasAttribute(Attribute::SExt)) 9608 Flags.setSExt(); 9609 if (Arg.hasAttribute(Attribute::InReg)) { 9610 // If we are using vectorcall calling convention, a structure that is 9611 // passed InReg - is surely an HVA 9612 if (F.getCallingConv() == CallingConv::X86_VectorCall && 9613 isa<StructType>(Arg.getType())) { 9614 // The first value of a structure is marked 9615 if (0 == Value) 9616 Flags.setHvaStart(); 9617 Flags.setHva(); 9618 } 9619 // Set InReg Flag 9620 Flags.setInReg(); 9621 } 9622 if (Arg.hasAttribute(Attribute::StructRet)) 9623 Flags.setSRet(); 9624 if (Arg.hasAttribute(Attribute::SwiftSelf)) 9625 Flags.setSwiftSelf(); 9626 if (Arg.hasAttribute(Attribute::SwiftError)) 9627 Flags.setSwiftError(); 9628 if (Arg.hasAttribute(Attribute::ByVal)) 9629 Flags.setByVal(); 9630 if (Arg.hasAttribute(Attribute::InAlloca)) { 9631 Flags.setInAlloca(); 9632 // Set the byval flag for CCAssignFn callbacks that don't know about 9633 // inalloca. This way we can know how many bytes we should've allocated 9634 // and how many bytes a callee cleanup function will pop. If we port 9635 // inalloca to more targets, we'll have to add custom inalloca handling 9636 // in the various CC lowering callbacks. 9637 Flags.setByVal(); 9638 } 9639 if (F.getCallingConv() == CallingConv::X86_INTR) { 9640 // IA Interrupt passes frame (1st parameter) by value in the stack. 9641 if (ArgNo == 0) 9642 Flags.setByVal(); 9643 } 9644 if (Flags.isByVal() || Flags.isInAlloca()) { 9645 Type *ElementTy = Arg.getParamByValType(); 9646 9647 // For ByVal, size and alignment should be passed from FE. BE will 9648 // guess if this info is not there but there are cases it cannot get 9649 // right. 9650 unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType()); 9651 Flags.setByValSize(FrameSize); 9652 9653 unsigned FrameAlign; 9654 if (Arg.getParamAlignment()) 9655 FrameAlign = Arg.getParamAlignment(); 9656 else 9657 FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL); 9658 Flags.setByValAlign(Align(FrameAlign)); 9659 } 9660 if (Arg.hasAttribute(Attribute::Nest)) 9661 Flags.setNest(); 9662 if (NeedsRegBlock) 9663 Flags.setInConsecutiveRegs(); 9664 Flags.setOrigAlign(OriginalAlignment); 9665 if (ArgCopyElisionCandidates.count(&Arg)) 9666 Flags.setCopyElisionCandidate(); 9667 if (Arg.hasAttribute(Attribute::Returned)) 9668 Flags.setReturned(); 9669 9670 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 9671 *CurDAG->getContext(), F.getCallingConv(), VT); 9672 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 9673 *CurDAG->getContext(), F.getCallingConv(), VT); 9674 for (unsigned i = 0; i != NumRegs; ++i) { 9675 // For scalable vectors, use the minimum size; individual targets 9676 // are responsible for handling scalable vector arguments and 9677 // return values. 9678 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed, 9679 ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize()); 9680 if (NumRegs > 1 && i == 0) 9681 MyFlags.Flags.setSplit(); 9682 // if it isn't first piece, alignment must be 1 9683 else if (i > 0) { 9684 MyFlags.Flags.setOrigAlign(Align(1)); 9685 if (i == NumRegs - 1) 9686 MyFlags.Flags.setSplitEnd(); 9687 } 9688 Ins.push_back(MyFlags); 9689 } 9690 if (NeedsRegBlock && Value == NumValues - 1) 9691 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 9692 PartBase += VT.getStoreSize().getKnownMinSize(); 9693 } 9694 } 9695 9696 // Call the target to set up the argument values. 9697 SmallVector<SDValue, 8> InVals; 9698 SDValue NewRoot = TLI->LowerFormalArguments( 9699 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 9700 9701 // Verify that the target's LowerFormalArguments behaved as expected. 9702 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 9703 "LowerFormalArguments didn't return a valid chain!"); 9704 assert(InVals.size() == Ins.size() && 9705 "LowerFormalArguments didn't emit the correct number of values!"); 9706 LLVM_DEBUG({ 9707 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 9708 assert(InVals[i].getNode() && 9709 "LowerFormalArguments emitted a null value!"); 9710 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 9711 "LowerFormalArguments emitted a value with the wrong type!"); 9712 } 9713 }); 9714 9715 // Update the DAG with the new chain value resulting from argument lowering. 9716 DAG.setRoot(NewRoot); 9717 9718 // Set up the argument values. 9719 unsigned i = 0; 9720 if (!FuncInfo->CanLowerReturn) { 9721 // Create a virtual register for the sret pointer, and put in a copy 9722 // from the sret argument into it. 9723 SmallVector<EVT, 1> ValueVTs; 9724 ComputeValueVTs(*TLI, DAG.getDataLayout(), 9725 F.getReturnType()->getPointerTo( 9726 DAG.getDataLayout().getAllocaAddrSpace()), 9727 ValueVTs); 9728 MVT VT = ValueVTs[0].getSimpleVT(); 9729 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 9730 Optional<ISD::NodeType> AssertOp = None; 9731 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, 9732 nullptr, F.getCallingConv(), AssertOp); 9733 9734 MachineFunction& MF = SDB->DAG.getMachineFunction(); 9735 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 9736 Register SRetReg = 9737 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 9738 FuncInfo->DemoteRegister = SRetReg; 9739 NewRoot = 9740 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 9741 DAG.setRoot(NewRoot); 9742 9743 // i indexes lowered arguments. Bump it past the hidden sret argument. 9744 ++i; 9745 } 9746 9747 SmallVector<SDValue, 4> Chains; 9748 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 9749 for (const Argument &Arg : F.args()) { 9750 SmallVector<SDValue, 4> ArgValues; 9751 SmallVector<EVT, 4> ValueVTs; 9752 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 9753 unsigned NumValues = ValueVTs.size(); 9754 if (NumValues == 0) 9755 continue; 9756 9757 bool ArgHasUses = !Arg.use_empty(); 9758 9759 // Elide the copying store if the target loaded this argument from a 9760 // suitable fixed stack object. 9761 if (Ins[i].Flags.isCopyElisionCandidate()) { 9762 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 9763 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 9764 InVals[i], ArgHasUses); 9765 } 9766 9767 // If this argument is unused then remember its value. It is used to generate 9768 // debugging information. 9769 bool isSwiftErrorArg = 9770 TLI->supportSwiftError() && 9771 Arg.hasAttribute(Attribute::SwiftError); 9772 if (!ArgHasUses && !isSwiftErrorArg) { 9773 SDB->setUnusedArgValue(&Arg, InVals[i]); 9774 9775 // Also remember any frame index for use in FastISel. 9776 if (FrameIndexSDNode *FI = 9777 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 9778 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9779 } 9780 9781 for (unsigned Val = 0; Val != NumValues; ++Val) { 9782 EVT VT = ValueVTs[Val]; 9783 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 9784 F.getCallingConv(), VT); 9785 unsigned NumParts = TLI->getNumRegistersForCallingConv( 9786 *CurDAG->getContext(), F.getCallingConv(), VT); 9787 9788 // Even an apparent 'unused' swifterror argument needs to be returned. So 9789 // we do generate a copy for it that can be used on return from the 9790 // function. 9791 if (ArgHasUses || isSwiftErrorArg) { 9792 Optional<ISD::NodeType> AssertOp; 9793 if (Arg.hasAttribute(Attribute::SExt)) 9794 AssertOp = ISD::AssertSext; 9795 else if (Arg.hasAttribute(Attribute::ZExt)) 9796 AssertOp = ISD::AssertZext; 9797 9798 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 9799 PartVT, VT, nullptr, 9800 F.getCallingConv(), AssertOp)); 9801 } 9802 9803 i += NumParts; 9804 } 9805 9806 // We don't need to do anything else for unused arguments. 9807 if (ArgValues.empty()) 9808 continue; 9809 9810 // Note down frame index. 9811 if (FrameIndexSDNode *FI = 9812 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 9813 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9814 9815 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues), 9816 SDB->getCurSDLoc()); 9817 9818 SDB->setValue(&Arg, Res); 9819 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 9820 // We want to associate the argument with the frame index, among 9821 // involved operands, that correspond to the lowest address. The 9822 // getCopyFromParts function, called earlier, is swapping the order of 9823 // the operands to BUILD_PAIR depending on endianness. The result of 9824 // that swapping is that the least significant bits of the argument will 9825 // be in the first operand of the BUILD_PAIR node, and the most 9826 // significant bits will be in the second operand. 9827 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 9828 if (LoadSDNode *LNode = 9829 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 9830 if (FrameIndexSDNode *FI = 9831 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 9832 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 9833 } 9834 9835 // Analyses past this point are naive and don't expect an assertion. 9836 if (Res.getOpcode() == ISD::AssertZext) 9837 Res = Res.getOperand(0); 9838 9839 // Update the SwiftErrorVRegDefMap. 9840 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 9841 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9842 if (Register::isVirtualRegister(Reg)) 9843 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 9844 Reg); 9845 } 9846 9847 // If this argument is live outside of the entry block, insert a copy from 9848 // wherever we got it to the vreg that other BB's will reference it as. 9849 if (Res.getOpcode() == ISD::CopyFromReg) { 9850 // If we can, though, try to skip creating an unnecessary vreg. 9851 // FIXME: This isn't very clean... it would be nice to make this more 9852 // general. 9853 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 9854 if (Register::isVirtualRegister(Reg)) { 9855 FuncInfo->ValueMap[&Arg] = Reg; 9856 continue; 9857 } 9858 } 9859 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 9860 FuncInfo->InitializeRegForValue(&Arg); 9861 SDB->CopyToExportRegsIfNeeded(&Arg); 9862 } 9863 } 9864 9865 if (!Chains.empty()) { 9866 Chains.push_back(NewRoot); 9867 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 9868 } 9869 9870 DAG.setRoot(NewRoot); 9871 9872 assert(i == InVals.size() && "Argument register count mismatch!"); 9873 9874 // If any argument copy elisions occurred and we have debug info, update the 9875 // stale frame indices used in the dbg.declare variable info table. 9876 MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo(); 9877 if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) { 9878 for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) { 9879 auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot); 9880 if (I != ArgCopyElisionFrameIndexMap.end()) 9881 VI.Slot = I->second; 9882 } 9883 } 9884 9885 // Finally, if the target has anything special to do, allow it to do so. 9886 emitFunctionEntryCode(); 9887 } 9888 9889 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 9890 /// ensure constants are generated when needed. Remember the virtual registers 9891 /// that need to be added to the Machine PHI nodes as input. We cannot just 9892 /// directly add them, because expansion might result in multiple MBB's for one 9893 /// BB. As such, the start of the BB might correspond to a different MBB than 9894 /// the end. 9895 void 9896 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 9897 const Instruction *TI = LLVMBB->getTerminator(); 9898 9899 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 9900 9901 // Check PHI nodes in successors that expect a value to be available from this 9902 // block. 9903 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 9904 const BasicBlock *SuccBB = TI->getSuccessor(succ); 9905 if (!isa<PHINode>(SuccBB->begin())) continue; 9906 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 9907 9908 // If this terminator has multiple identical successors (common for 9909 // switches), only handle each succ once. 9910 if (!SuccsHandled.insert(SuccMBB).second) 9911 continue; 9912 9913 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 9914 9915 // At this point we know that there is a 1-1 correspondence between LLVM PHI 9916 // nodes and Machine PHI nodes, but the incoming operands have not been 9917 // emitted yet. 9918 for (const PHINode &PN : SuccBB->phis()) { 9919 // Ignore dead phi's. 9920 if (PN.use_empty()) 9921 continue; 9922 9923 // Skip empty types 9924 if (PN.getType()->isEmptyTy()) 9925 continue; 9926 9927 unsigned Reg; 9928 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 9929 9930 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 9931 unsigned &RegOut = ConstantsOut[C]; 9932 if (RegOut == 0) { 9933 RegOut = FuncInfo.CreateRegs(C); 9934 CopyValueToVirtualRegister(C, RegOut); 9935 } 9936 Reg = RegOut; 9937 } else { 9938 DenseMap<const Value *, Register>::iterator I = 9939 FuncInfo.ValueMap.find(PHIOp); 9940 if (I != FuncInfo.ValueMap.end()) 9941 Reg = I->second; 9942 else { 9943 assert(isa<AllocaInst>(PHIOp) && 9944 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 9945 "Didn't codegen value into a register!??"); 9946 Reg = FuncInfo.CreateRegs(PHIOp); 9947 CopyValueToVirtualRegister(PHIOp, Reg); 9948 } 9949 } 9950 9951 // Remember that this register needs to added to the machine PHI node as 9952 // the input for this MBB. 9953 SmallVector<EVT, 4> ValueVTs; 9954 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9955 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 9956 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 9957 EVT VT = ValueVTs[vti]; 9958 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 9959 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 9960 FuncInfo.PHINodesToUpdate.push_back( 9961 std::make_pair(&*MBBI++, Reg + i)); 9962 Reg += NumRegisters; 9963 } 9964 } 9965 } 9966 9967 ConstantsOut.clear(); 9968 } 9969 9970 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB 9971 /// is 0. 9972 MachineBasicBlock * 9973 SelectionDAGBuilder::StackProtectorDescriptor:: 9974 AddSuccessorMBB(const BasicBlock *BB, 9975 MachineBasicBlock *ParentMBB, 9976 bool IsLikely, 9977 MachineBasicBlock *SuccMBB) { 9978 // If SuccBB has not been created yet, create it. 9979 if (!SuccMBB) { 9980 MachineFunction *MF = ParentMBB->getParent(); 9981 MachineFunction::iterator BBI(ParentMBB); 9982 SuccMBB = MF->CreateMachineBasicBlock(BB); 9983 MF->insert(++BBI, SuccMBB); 9984 } 9985 // Add it as a successor of ParentMBB. 9986 ParentMBB->addSuccessor( 9987 SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely)); 9988 return SuccMBB; 9989 } 9990 9991 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 9992 MachineFunction::iterator I(MBB); 9993 if (++I == FuncInfo.MF->end()) 9994 return nullptr; 9995 return &*I; 9996 } 9997 9998 /// During lowering new call nodes can be created (such as memset, etc.). 9999 /// Those will become new roots of the current DAG, but complications arise 10000 /// when they are tail calls. In such cases, the call lowering will update 10001 /// the root, but the builder still needs to know that a tail call has been 10002 /// lowered in order to avoid generating an additional return. 10003 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 10004 // If the node is null, we do have a tail call. 10005 if (MaybeTC.getNode() != nullptr) 10006 DAG.setRoot(MaybeTC); 10007 else 10008 HasTailCall = true; 10009 } 10010 10011 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 10012 MachineBasicBlock *SwitchMBB, 10013 MachineBasicBlock *DefaultMBB) { 10014 MachineFunction *CurMF = FuncInfo.MF; 10015 MachineBasicBlock *NextMBB = nullptr; 10016 MachineFunction::iterator BBI(W.MBB); 10017 if (++BBI != FuncInfo.MF->end()) 10018 NextMBB = &*BBI; 10019 10020 unsigned Size = W.LastCluster - W.FirstCluster + 1; 10021 10022 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10023 10024 if (Size == 2 && W.MBB == SwitchMBB) { 10025 // If any two of the cases has the same destination, and if one value 10026 // is the same as the other, but has one bit unset that the other has set, 10027 // use bit manipulation to do two compares at once. For example: 10028 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 10029 // TODO: This could be extended to merge any 2 cases in switches with 3 10030 // cases. 10031 // TODO: Handle cases where W.CaseBB != SwitchBB. 10032 CaseCluster &Small = *W.FirstCluster; 10033 CaseCluster &Big = *W.LastCluster; 10034 10035 if (Small.Low == Small.High && Big.Low == Big.High && 10036 Small.MBB == Big.MBB) { 10037 const APInt &SmallValue = Small.Low->getValue(); 10038 const APInt &BigValue = Big.Low->getValue(); 10039 10040 // Check that there is only one bit different. 10041 APInt CommonBit = BigValue ^ SmallValue; 10042 if (CommonBit.isPowerOf2()) { 10043 SDValue CondLHS = getValue(Cond); 10044 EVT VT = CondLHS.getValueType(); 10045 SDLoc DL = getCurSDLoc(); 10046 10047 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 10048 DAG.getConstant(CommonBit, DL, VT)); 10049 SDValue Cond = DAG.getSetCC( 10050 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 10051 ISD::SETEQ); 10052 10053 // Update successor info. 10054 // Both Small and Big will jump to Small.BB, so we sum up the 10055 // probabilities. 10056 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 10057 if (BPI) 10058 addSuccessorWithProb( 10059 SwitchMBB, DefaultMBB, 10060 // The default destination is the first successor in IR. 10061 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 10062 else 10063 addSuccessorWithProb(SwitchMBB, DefaultMBB); 10064 10065 // Insert the true branch. 10066 SDValue BrCond = 10067 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 10068 DAG.getBasicBlock(Small.MBB)); 10069 // Insert the false branch. 10070 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 10071 DAG.getBasicBlock(DefaultMBB)); 10072 10073 DAG.setRoot(BrCond); 10074 return; 10075 } 10076 } 10077 } 10078 10079 if (TM.getOptLevel() != CodeGenOpt::None) { 10080 // Here, we order cases by probability so the most likely case will be 10081 // checked first. However, two clusters can have the same probability in 10082 // which case their relative ordering is non-deterministic. So we use Low 10083 // as a tie-breaker as clusters are guaranteed to never overlap. 10084 llvm::sort(W.FirstCluster, W.LastCluster + 1, 10085 [](const CaseCluster &a, const CaseCluster &b) { 10086 return a.Prob != b.Prob ? 10087 a.Prob > b.Prob : 10088 a.Low->getValue().slt(b.Low->getValue()); 10089 }); 10090 10091 // Rearrange the case blocks so that the last one falls through if possible 10092 // without changing the order of probabilities. 10093 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 10094 --I; 10095 if (I->Prob > W.LastCluster->Prob) 10096 break; 10097 if (I->Kind == CC_Range && I->MBB == NextMBB) { 10098 std::swap(*I, *W.LastCluster); 10099 break; 10100 } 10101 } 10102 } 10103 10104 // Compute total probability. 10105 BranchProbability DefaultProb = W.DefaultProb; 10106 BranchProbability UnhandledProbs = DefaultProb; 10107 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 10108 UnhandledProbs += I->Prob; 10109 10110 MachineBasicBlock *CurMBB = W.MBB; 10111 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 10112 bool FallthroughUnreachable = false; 10113 MachineBasicBlock *Fallthrough; 10114 if (I == W.LastCluster) { 10115 // For the last cluster, fall through to the default destination. 10116 Fallthrough = DefaultMBB; 10117 FallthroughUnreachable = isa<UnreachableInst>( 10118 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 10119 } else { 10120 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 10121 CurMF->insert(BBI, Fallthrough); 10122 // Put Cond in a virtual register to make it available from the new blocks. 10123 ExportFromCurrentBlock(Cond); 10124 } 10125 UnhandledProbs -= I->Prob; 10126 10127 switch (I->Kind) { 10128 case CC_JumpTable: { 10129 // FIXME: Optimize away range check based on pivot comparisons. 10130 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 10131 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 10132 10133 // The jump block hasn't been inserted yet; insert it here. 10134 MachineBasicBlock *JumpMBB = JT->MBB; 10135 CurMF->insert(BBI, JumpMBB); 10136 10137 auto JumpProb = I->Prob; 10138 auto FallthroughProb = UnhandledProbs; 10139 10140 // If the default statement is a target of the jump table, we evenly 10141 // distribute the default probability to successors of CurMBB. Also 10142 // update the probability on the edge from JumpMBB to Fallthrough. 10143 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 10144 SE = JumpMBB->succ_end(); 10145 SI != SE; ++SI) { 10146 if (*SI == DefaultMBB) { 10147 JumpProb += DefaultProb / 2; 10148 FallthroughProb -= DefaultProb / 2; 10149 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 10150 JumpMBB->normalizeSuccProbs(); 10151 break; 10152 } 10153 } 10154 10155 if (FallthroughUnreachable) { 10156 // Skip the range check if the fallthrough block is unreachable. 10157 JTH->OmitRangeCheck = true; 10158 } 10159 10160 if (!JTH->OmitRangeCheck) 10161 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 10162 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 10163 CurMBB->normalizeSuccProbs(); 10164 10165 // The jump table header will be inserted in our current block, do the 10166 // range check, and fall through to our fallthrough block. 10167 JTH->HeaderBB = CurMBB; 10168 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 10169 10170 // If we're in the right place, emit the jump table header right now. 10171 if (CurMBB == SwitchMBB) { 10172 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 10173 JTH->Emitted = true; 10174 } 10175 break; 10176 } 10177 case CC_BitTests: { 10178 // FIXME: Optimize away range check based on pivot comparisons. 10179 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 10180 10181 // The bit test blocks haven't been inserted yet; insert them here. 10182 for (BitTestCase &BTC : BTB->Cases) 10183 CurMF->insert(BBI, BTC.ThisBB); 10184 10185 // Fill in fields of the BitTestBlock. 10186 BTB->Parent = CurMBB; 10187 BTB->Default = Fallthrough; 10188 10189 BTB->DefaultProb = UnhandledProbs; 10190 // If the cases in bit test don't form a contiguous range, we evenly 10191 // distribute the probability on the edge to Fallthrough to two 10192 // successors of CurMBB. 10193 if (!BTB->ContiguousRange) { 10194 BTB->Prob += DefaultProb / 2; 10195 BTB->DefaultProb -= DefaultProb / 2; 10196 } 10197 10198 if (FallthroughUnreachable) { 10199 // Skip the range check if the fallthrough block is unreachable. 10200 BTB->OmitRangeCheck = true; 10201 } 10202 10203 // If we're in the right place, emit the bit test header right now. 10204 if (CurMBB == SwitchMBB) { 10205 visitBitTestHeader(*BTB, SwitchMBB); 10206 BTB->Emitted = true; 10207 } 10208 break; 10209 } 10210 case CC_Range: { 10211 const Value *RHS, *LHS, *MHS; 10212 ISD::CondCode CC; 10213 if (I->Low == I->High) { 10214 // Check Cond == I->Low. 10215 CC = ISD::SETEQ; 10216 LHS = Cond; 10217 RHS=I->Low; 10218 MHS = nullptr; 10219 } else { 10220 // Check I->Low <= Cond <= I->High. 10221 CC = ISD::SETLE; 10222 LHS = I->Low; 10223 MHS = Cond; 10224 RHS = I->High; 10225 } 10226 10227 // If Fallthrough is unreachable, fold away the comparison. 10228 if (FallthroughUnreachable) 10229 CC = ISD::SETTRUE; 10230 10231 // The false probability is the sum of all unhandled cases. 10232 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 10233 getCurSDLoc(), I->Prob, UnhandledProbs); 10234 10235 if (CurMBB == SwitchMBB) 10236 visitSwitchCase(CB, SwitchMBB); 10237 else 10238 SL->SwitchCases.push_back(CB); 10239 10240 break; 10241 } 10242 } 10243 CurMBB = Fallthrough; 10244 } 10245 } 10246 10247 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC, 10248 CaseClusterIt First, 10249 CaseClusterIt Last) { 10250 return std::count_if(First, Last + 1, [&](const CaseCluster &X) { 10251 if (X.Prob != CC.Prob) 10252 return X.Prob > CC.Prob; 10253 10254 // Ties are broken by comparing the case value. 10255 return X.Low->getValue().slt(CC.Low->getValue()); 10256 }); 10257 } 10258 10259 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 10260 const SwitchWorkListItem &W, 10261 Value *Cond, 10262 MachineBasicBlock *SwitchMBB) { 10263 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 10264 "Clusters not sorted?"); 10265 10266 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 10267 10268 // Balance the tree based on branch probabilities to create a near-optimal (in 10269 // terms of search time given key frequency) binary search tree. See e.g. Kurt 10270 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975). 10271 CaseClusterIt LastLeft = W.FirstCluster; 10272 CaseClusterIt FirstRight = W.LastCluster; 10273 auto LeftProb = LastLeft->Prob + W.DefaultProb / 2; 10274 auto RightProb = FirstRight->Prob + W.DefaultProb / 2; 10275 10276 // Move LastLeft and FirstRight towards each other from opposite directions to 10277 // find a partitioning of the clusters which balances the probability on both 10278 // sides. If LeftProb and RightProb are equal, alternate which side is 10279 // taken to ensure 0-probability nodes are distributed evenly. 10280 unsigned I = 0; 10281 while (LastLeft + 1 < FirstRight) { 10282 if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1))) 10283 LeftProb += (++LastLeft)->Prob; 10284 else 10285 RightProb += (--FirstRight)->Prob; 10286 I++; 10287 } 10288 10289 while (true) { 10290 // Our binary search tree differs from a typical BST in that ours can have up 10291 // to three values in each leaf. The pivot selection above doesn't take that 10292 // into account, which means the tree might require more nodes and be less 10293 // efficient. We compensate for this here. 10294 10295 unsigned NumLeft = LastLeft - W.FirstCluster + 1; 10296 unsigned NumRight = W.LastCluster - FirstRight + 1; 10297 10298 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) { 10299 // If one side has less than 3 clusters, and the other has more than 3, 10300 // consider taking a cluster from the other side. 10301 10302 if (NumLeft < NumRight) { 10303 // Consider moving the first cluster on the right to the left side. 10304 CaseCluster &CC = *FirstRight; 10305 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10306 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10307 if (LeftSideRank <= RightSideRank) { 10308 // Moving the cluster to the left does not demote it. 10309 ++LastLeft; 10310 ++FirstRight; 10311 continue; 10312 } 10313 } else { 10314 assert(NumRight < NumLeft); 10315 // Consider moving the last element on the left to the right side. 10316 CaseCluster &CC = *LastLeft; 10317 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft); 10318 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster); 10319 if (RightSideRank <= LeftSideRank) { 10320 // Moving the cluster to the right does not demot it. 10321 --LastLeft; 10322 --FirstRight; 10323 continue; 10324 } 10325 } 10326 } 10327 break; 10328 } 10329 10330 assert(LastLeft + 1 == FirstRight); 10331 assert(LastLeft >= W.FirstCluster); 10332 assert(FirstRight <= W.LastCluster); 10333 10334 // Use the first element on the right as pivot since we will make less-than 10335 // comparisons against it. 10336 CaseClusterIt PivotCluster = FirstRight; 10337 assert(PivotCluster > W.FirstCluster); 10338 assert(PivotCluster <= W.LastCluster); 10339 10340 CaseClusterIt FirstLeft = W.FirstCluster; 10341 CaseClusterIt LastRight = W.LastCluster; 10342 10343 const ConstantInt *Pivot = PivotCluster->Low; 10344 10345 // New blocks will be inserted immediately after the current one. 10346 MachineFunction::iterator BBI(W.MBB); 10347 ++BBI; 10348 10349 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 10350 // we can branch to its destination directly if it's squeezed exactly in 10351 // between the known lower bound and Pivot - 1. 10352 MachineBasicBlock *LeftMBB; 10353 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 10354 FirstLeft->Low == W.GE && 10355 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 10356 LeftMBB = FirstLeft->MBB; 10357 } else { 10358 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10359 FuncInfo.MF->insert(BBI, LeftMBB); 10360 WorkList.push_back( 10361 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 10362 // Put Cond in a virtual register to make it available from the new blocks. 10363 ExportFromCurrentBlock(Cond); 10364 } 10365 10366 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 10367 // single cluster, RHS.Low == Pivot, and we can branch to its destination 10368 // directly if RHS.High equals the current upper bound. 10369 MachineBasicBlock *RightMBB; 10370 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 10371 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 10372 RightMBB = FirstRight->MBB; 10373 } else { 10374 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 10375 FuncInfo.MF->insert(BBI, RightMBB); 10376 WorkList.push_back( 10377 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 10378 // Put Cond in a virtual register to make it available from the new blocks. 10379 ExportFromCurrentBlock(Cond); 10380 } 10381 10382 // Create the CaseBlock record that will be used to lower the branch. 10383 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 10384 getCurSDLoc(), LeftProb, RightProb); 10385 10386 if (W.MBB == SwitchMBB) 10387 visitSwitchCase(CB, SwitchMBB); 10388 else 10389 SL->SwitchCases.push_back(CB); 10390 } 10391 10392 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 10393 // from the swith statement. 10394 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 10395 BranchProbability PeeledCaseProb) { 10396 if (PeeledCaseProb == BranchProbability::getOne()) 10397 return BranchProbability::getZero(); 10398 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 10399 10400 uint32_t Numerator = CaseProb.getNumerator(); 10401 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 10402 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 10403 } 10404 10405 // Try to peel the top probability case if it exceeds the threshold. 10406 // Return current MachineBasicBlock for the switch statement if the peeling 10407 // does not occur. 10408 // If the peeling is performed, return the newly created MachineBasicBlock 10409 // for the peeled switch statement. Also update Clusters to remove the peeled 10410 // case. PeeledCaseProb is the BranchProbability for the peeled case. 10411 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 10412 const SwitchInst &SI, CaseClusterVector &Clusters, 10413 BranchProbability &PeeledCaseProb) { 10414 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10415 // Don't perform if there is only one cluster or optimizing for size. 10416 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 10417 TM.getOptLevel() == CodeGenOpt::None || 10418 SwitchMBB->getParent()->getFunction().hasMinSize()) 10419 return SwitchMBB; 10420 10421 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 10422 unsigned PeeledCaseIndex = 0; 10423 bool SwitchPeeled = false; 10424 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 10425 CaseCluster &CC = Clusters[Index]; 10426 if (CC.Prob < TopCaseProb) 10427 continue; 10428 TopCaseProb = CC.Prob; 10429 PeeledCaseIndex = Index; 10430 SwitchPeeled = true; 10431 } 10432 if (!SwitchPeeled) 10433 return SwitchMBB; 10434 10435 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 10436 << TopCaseProb << "\n"); 10437 10438 // Record the MBB for the peeled switch statement. 10439 MachineFunction::iterator BBI(SwitchMBB); 10440 ++BBI; 10441 MachineBasicBlock *PeeledSwitchMBB = 10442 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 10443 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 10444 10445 ExportFromCurrentBlock(SI.getCondition()); 10446 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 10447 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 10448 nullptr, nullptr, TopCaseProb.getCompl()}; 10449 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 10450 10451 Clusters.erase(PeeledCaseIt); 10452 for (CaseCluster &CC : Clusters) { 10453 LLVM_DEBUG( 10454 dbgs() << "Scale the probablity for one cluster, before scaling: " 10455 << CC.Prob << "\n"); 10456 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 10457 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 10458 } 10459 PeeledCaseProb = TopCaseProb; 10460 return PeeledSwitchMBB; 10461 } 10462 10463 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 10464 // Extract cases from the switch. 10465 BranchProbabilityInfo *BPI = FuncInfo.BPI; 10466 CaseClusterVector Clusters; 10467 Clusters.reserve(SI.getNumCases()); 10468 for (auto I : SI.cases()) { 10469 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()]; 10470 const ConstantInt *CaseVal = I.getCaseValue(); 10471 BranchProbability Prob = 10472 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 10473 : BranchProbability(1, SI.getNumCases() + 1); 10474 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 10475 } 10476 10477 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()]; 10478 10479 // Cluster adjacent cases with the same destination. We do this at all 10480 // optimization levels because it's cheap to do and will make codegen faster 10481 // if there are many clusters. 10482 sortAndRangeify(Clusters); 10483 10484 // The branch probablity of the peeled case. 10485 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 10486 MachineBasicBlock *PeeledSwitchMBB = 10487 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 10488 10489 // If there is only the default destination, jump there directly. 10490 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 10491 if (Clusters.empty()) { 10492 assert(PeeledSwitchMBB == SwitchMBB); 10493 SwitchMBB->addSuccessor(DefaultMBB); 10494 if (DefaultMBB != NextBlock(SwitchMBB)) { 10495 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 10496 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 10497 } 10498 return; 10499 } 10500 10501 SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI()); 10502 SL->findBitTestClusters(Clusters, &SI); 10503 10504 LLVM_DEBUG({ 10505 dbgs() << "Case clusters: "; 10506 for (const CaseCluster &C : Clusters) { 10507 if (C.Kind == CC_JumpTable) 10508 dbgs() << "JT:"; 10509 if (C.Kind == CC_BitTests) 10510 dbgs() << "BT:"; 10511 10512 C.Low->getValue().print(dbgs(), true); 10513 if (C.Low != C.High) { 10514 dbgs() << '-'; 10515 C.High->getValue().print(dbgs(), true); 10516 } 10517 dbgs() << ' '; 10518 } 10519 dbgs() << '\n'; 10520 }); 10521 10522 assert(!Clusters.empty()); 10523 SwitchWorkList WorkList; 10524 CaseClusterIt First = Clusters.begin(); 10525 CaseClusterIt Last = Clusters.end() - 1; 10526 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 10527 // Scale the branchprobability for DefaultMBB if the peel occurs and 10528 // DefaultMBB is not replaced. 10529 if (PeeledCaseProb != BranchProbability::getZero() && 10530 DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()]) 10531 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 10532 WorkList.push_back( 10533 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 10534 10535 while (!WorkList.empty()) { 10536 SwitchWorkListItem W = WorkList.back(); 10537 WorkList.pop_back(); 10538 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 10539 10540 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None && 10541 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 10542 // For optimized builds, lower large range as a balanced binary tree. 10543 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 10544 continue; 10545 } 10546 10547 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 10548 } 10549 } 10550 10551 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 10552 SmallVector<EVT, 4> ValueVTs; 10553 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 10554 ValueVTs); 10555 unsigned NumValues = ValueVTs.size(); 10556 if (NumValues == 0) return; 10557 10558 SmallVector<SDValue, 4> Values(NumValues); 10559 SDValue Op = getValue(I.getOperand(0)); 10560 10561 for (unsigned i = 0; i != NumValues; ++i) 10562 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 10563 SDValue(Op.getNode(), Op.getResNo() + i)); 10564 10565 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 10566 DAG.getVTList(ValueVTs), Values)); 10567 } 10568