1 //===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This implements routines for translating from LLVM IR into SelectionDAG IR. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #define DEBUG_TYPE "isel" 15 #include "SDNodeDbgValue.h" 16 #include "SelectionDAGBuilder.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/PostOrderIterator.h" 19 #include "llvm/ADT/SmallSet.h" 20 #include "llvm/Analysis/AliasAnalysis.h" 21 #include "llvm/Analysis/ConstantFolding.h" 22 #include "llvm/Constants.h" 23 #include "llvm/CallingConv.h" 24 #include "llvm/DerivedTypes.h" 25 #include "llvm/Function.h" 26 #include "llvm/GlobalVariable.h" 27 #include "llvm/InlineAsm.h" 28 #include "llvm/Instructions.h" 29 #include "llvm/Intrinsics.h" 30 #include "llvm/IntrinsicInst.h" 31 #include "llvm/LLVMContext.h" 32 #include "llvm/Module.h" 33 #include "llvm/CodeGen/Analysis.h" 34 #include "llvm/CodeGen/FastISel.h" 35 #include "llvm/CodeGen/FunctionLoweringInfo.h" 36 #include "llvm/CodeGen/GCStrategy.h" 37 #include "llvm/CodeGen/GCMetadata.h" 38 #include "llvm/CodeGen/MachineFunction.h" 39 #include "llvm/CodeGen/MachineFrameInfo.h" 40 #include "llvm/CodeGen/MachineInstrBuilder.h" 41 #include "llvm/CodeGen/MachineJumpTableInfo.h" 42 #include "llvm/CodeGen/MachineModuleInfo.h" 43 #include "llvm/CodeGen/MachineRegisterInfo.h" 44 #include "llvm/CodeGen/PseudoSourceValue.h" 45 #include "llvm/CodeGen/SelectionDAG.h" 46 #include "llvm/Analysis/DebugInfo.h" 47 #include "llvm/Target/TargetData.h" 48 #include "llvm/Target/TargetFrameLowering.h" 49 #include "llvm/Target/TargetInstrInfo.h" 50 #include "llvm/Target/TargetIntrinsicInfo.h" 51 #include "llvm/Target/TargetLowering.h" 52 #include "llvm/Target/TargetOptions.h" 53 #include "llvm/Support/CommandLine.h" 54 #include "llvm/Support/Debug.h" 55 #include "llvm/Support/ErrorHandling.h" 56 #include "llvm/Support/MathExtras.h" 57 #include "llvm/Support/raw_ostream.h" 58 #include <algorithm> 59 using namespace llvm; 60 61 /// LimitFloatPrecision - Generate low-precision inline sequences for 62 /// some float libcalls (6, 8 or 12 bits). 63 static unsigned LimitFloatPrecision; 64 65 static cl::opt<unsigned, true> 66 LimitFPPrecision("limit-float-precision", 67 cl::desc("Generate low-precision inline sequences " 68 "for some float libcalls"), 69 cl::location(LimitFloatPrecision), 70 cl::init(0)); 71 72 // Limit the width of DAG chains. This is important in general to prevent 73 // prevent DAG-based analysis from blowing up. For example, alias analysis and 74 // load clustering may not complete in reasonable time. It is difficult to 75 // recognize and avoid this situation within each individual analysis, and 76 // future analyses are likely to have the same behavior. Limiting DAG width is 77 // the safe approach, and will be especially important with global DAGs. 78 // 79 // MaxParallelChains default is arbitrarily high to avoid affecting 80 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 81 // sequence over this should have been converted to llvm.memcpy by the 82 // frontend. It easy to induce this behavior with .ll code such as: 83 // %buffer = alloca [4096 x i8] 84 // %data = load [4096 x i8]* %argPtr 85 // store [4096 x i8] %data, [4096 x i8]* %buffer 86 static const unsigned MaxParallelChains = 64; 87 88 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL, 89 const SDValue *Parts, unsigned NumParts, 90 EVT PartVT, EVT ValueVT); 91 92 /// getCopyFromParts - Create a value that contains the specified legal parts 93 /// combined into the value they represent. If the parts combine to a type 94 /// larger then ValueVT then AssertOp can be used to specify whether the extra 95 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 96 /// (ISD::AssertSext). 97 static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL, 98 const SDValue *Parts, 99 unsigned NumParts, EVT PartVT, EVT ValueVT, 100 ISD::NodeType AssertOp = ISD::DELETED_NODE) { 101 if (ValueVT.isVector()) 102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT); 103 104 assert(NumParts > 0 && "No parts to assemble!"); 105 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 106 SDValue Val = Parts[0]; 107 108 if (NumParts > 1) { 109 // Assemble the value from multiple parts. 110 if (ValueVT.isInteger()) { 111 unsigned PartBits = PartVT.getSizeInBits(); 112 unsigned ValueBits = ValueVT.getSizeInBits(); 113 114 // Assemble the power of 2 part. 115 unsigned RoundParts = NumParts & (NumParts - 1) ? 116 1 << Log2_32(NumParts) : NumParts; 117 unsigned RoundBits = PartBits * RoundParts; 118 EVT RoundVT = RoundBits == ValueBits ? 119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 120 SDValue Lo, Hi; 121 122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 123 124 if (RoundParts > 2) { 125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, 126 PartVT, HalfVT); 127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, 128 RoundParts / 2, PartVT, HalfVT); 129 } else { 130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 132 } 133 134 if (TLI.isBigEndian()) 135 std::swap(Lo, Hi); 136 137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 138 139 if (RoundParts < NumParts) { 140 // Assemble the trailing non-power-of-2 part. 141 unsigned OddParts = NumParts - RoundParts; 142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 143 Hi = getCopyFromParts(DAG, DL, 144 Parts + RoundParts, OddParts, PartVT, OddVT); 145 146 // Combine the round and odd parts. 147 Lo = Val; 148 if (TLI.isBigEndian()) 149 std::swap(Lo, Hi); 150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 153 DAG.getConstant(Lo.getValueType().getSizeInBits(), 154 TLI.getPointerTy())); 155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 157 } 158 } else if (PartVT.isFloatingPoint()) { 159 // FP split into multiple FP parts (for ppcf128) 160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) && 161 "Unexpected split"); 162 SDValue Lo, Hi; 163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 165 if (TLI.isBigEndian()) 166 std::swap(Lo, Hi); 167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 168 } else { 169 // FP split into integer parts (soft fp) 170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 171 !PartVT.isVector() && "Unexpected split"); 172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT); 174 } 175 } 176 177 // There is now one part, held in Val. Correct it to match ValueVT. 178 PartVT = Val.getValueType(); 179 180 if (PartVT == ValueVT) 181 return Val; 182 183 if (PartVT.isInteger() && ValueVT.isInteger()) { 184 if (ValueVT.bitsLT(PartVT)) { 185 // For a truncate, see if we have any information to 186 // indicate whether the truncated bits will always be 187 // zero or sign-extension. 188 if (AssertOp != ISD::DELETED_NODE) 189 Val = DAG.getNode(AssertOp, DL, PartVT, Val, 190 DAG.getValueType(ValueVT)); 191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 192 } 193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 194 } 195 196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 197 // FP_ROUND's are always exact here. 198 if (ValueVT.bitsLT(Val.getValueType())) 199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, 200 DAG.getIntPtrConstant(1)); 201 202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 203 } 204 205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) 206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 207 208 llvm_unreachable("Unknown mismatch!"); 209 return SDValue(); 210 } 211 212 /// getCopyFromParts - Create a value that contains the specified legal parts 213 /// combined into the value they represent. If the parts combine to a type 214 /// larger then ValueVT then AssertOp can be used to specify whether the extra 215 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 216 /// (ISD::AssertSext). 217 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL, 218 const SDValue *Parts, unsigned NumParts, 219 EVT PartVT, EVT ValueVT) { 220 assert(ValueVT.isVector() && "Not a vector value"); 221 assert(NumParts > 0 && "No parts to assemble!"); 222 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 223 SDValue Val = Parts[0]; 224 225 // Handle a multi-element vector. 226 if (NumParts > 1) { 227 EVT IntermediateVT, RegisterVT; 228 unsigned NumIntermediates; 229 unsigned NumRegs = 230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 231 NumIntermediates, RegisterVT); 232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 233 NumParts = NumRegs; // Silence a compiler warning. 234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 235 assert(RegisterVT == Parts[0].getValueType() && 236 "Part type doesn't match part!"); 237 238 // Assemble the parts into intermediate operands. 239 SmallVector<SDValue, 8> Ops(NumIntermediates); 240 if (NumIntermediates == NumParts) { 241 // If the register was not expanded, truncate or copy the value, 242 // as appropriate. 243 for (unsigned i = 0; i != NumParts; ++i) 244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, 245 PartVT, IntermediateVT); 246 } else if (NumParts > 0) { 247 // If the intermediate type was expanded, build the intermediate 248 // operands from the parts. 249 assert(NumParts % NumIntermediates == 0 && 250 "Must expand into a divisible number of parts!"); 251 unsigned Factor = NumParts / NumIntermediates; 252 for (unsigned i = 0; i != NumIntermediates; ++i) 253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, 254 PartVT, IntermediateVT); 255 } 256 257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 258 // intermediate operands. 259 Val = DAG.getNode(IntermediateVT.isVector() ? 260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL, 261 ValueVT, &Ops[0], NumIntermediates); 262 } 263 264 // There is now one part, held in Val. Correct it to match ValueVT. 265 PartVT = Val.getValueType(); 266 267 if (PartVT == ValueVT) 268 return Val; 269 270 if (PartVT.isVector()) { 271 // If the element type of the source/dest vectors are the same, but the 272 // parts vector has more elements than the value vector, then we have a 273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the 274 // elements we want. 275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) { 276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() && 277 "Cannot narrow, it would be a lossy transformation"); 278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val, 279 DAG.getIntPtrConstant(0)); 280 } 281 282 // Vector/Vector bitcast. 283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits()) 284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 285 286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() && 287 "Cannot handle this kind of promotion"); 288 // Promoted vector extract 289 bool Smaller = ValueVT.bitsLE(PartVT); 290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 291 DL, ValueVT, Val); 292 293 } 294 295 // Trivial bitcast if the types are the same size and the destination 296 // vector type is legal. 297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() && 298 TLI.isTypeLegal(ValueVT)) 299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 300 301 // Handle cases such as i8 -> <1 x i1> 302 assert(ValueVT.getVectorNumElements() == 1 && 303 "Only trivial scalar-to-vector conversions should get here!"); 304 305 if (ValueVT.getVectorNumElements() == 1 && 306 ValueVT.getVectorElementType() != PartVT) { 307 bool Smaller = ValueVT.bitsLE(PartVT); 308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 309 DL, ValueVT.getScalarType(), Val); 310 } 311 312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val); 313 } 314 315 316 317 318 static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl, 319 SDValue Val, SDValue *Parts, unsigned NumParts, 320 EVT PartVT); 321 322 /// getCopyToParts - Create a series of nodes that contain the specified value 323 /// split into legal parts. If the parts contain more bits than Val, then, for 324 /// integers, ExtendKind can be used to specify how to generate the extra bits. 325 static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL, 326 SDValue Val, SDValue *Parts, unsigned NumParts, 327 EVT PartVT, 328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 329 EVT ValueVT = Val.getValueType(); 330 331 // Handle the vector case separately. 332 if (ValueVT.isVector()) 333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT); 334 335 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 336 unsigned PartBits = PartVT.getSizeInBits(); 337 unsigned OrigNumParts = NumParts; 338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!"); 339 340 if (NumParts == 0) 341 return; 342 343 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 344 if (PartVT == ValueVT) { 345 assert(NumParts == 1 && "No-op copy with multiple parts!"); 346 Parts[0] = Val; 347 return; 348 } 349 350 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 351 // If the parts cover more bits than the value has, promote the value. 352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 353 assert(NumParts == 1 && "Do not know what to promote to!"); 354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 355 } else { 356 assert(PartVT.isInteger() && ValueVT.isInteger() && 357 "Unknown mismatch!"); 358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 360 } 361 } else if (PartBits == ValueVT.getSizeInBits()) { 362 // Different types of the same size. 363 assert(NumParts == 1 && PartVT != ValueVT); 364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 366 // If the parts cover less bits than value has, truncate the value. 367 assert(PartVT.isInteger() && ValueVT.isInteger() && 368 "Unknown mismatch!"); 369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 371 } 372 373 // The value may have changed - recompute ValueVT. 374 ValueVT = Val.getValueType(); 375 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 376 "Failed to tile the value with PartVT!"); 377 378 if (NumParts == 1) { 379 assert(PartVT == ValueVT && "Type conversion failed!"); 380 Parts[0] = Val; 381 return; 382 } 383 384 // Expand the value into multiple parts. 385 if (NumParts & (NumParts - 1)) { 386 // The number of parts is not a power of 2. Split off and copy the tail. 387 assert(PartVT.isInteger() && ValueVT.isInteger() && 388 "Do not know what to expand to!"); 389 unsigned RoundParts = 1 << Log2_32(NumParts); 390 unsigned RoundBits = RoundParts * PartBits; 391 unsigned OddParts = NumParts - RoundParts; 392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 393 DAG.getIntPtrConstant(RoundBits)); 394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT); 395 396 if (TLI.isBigEndian()) 397 // The odd parts were reversed by getCopyToParts - unreverse them. 398 std::reverse(Parts + RoundParts, Parts + NumParts); 399 400 NumParts = RoundParts; 401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 403 } 404 405 // The number of parts is a power of 2. Repeatedly bisect the value using 406 // EXTRACT_ELEMENT. 407 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 408 EVT::getIntegerVT(*DAG.getContext(), 409 ValueVT.getSizeInBits()), 410 Val); 411 412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 413 for (unsigned i = 0; i < NumParts; i += StepSize) { 414 unsigned ThisBits = StepSize * PartBits / 2; 415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 416 SDValue &Part0 = Parts[i]; 417 SDValue &Part1 = Parts[i+StepSize/2]; 418 419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 420 ThisVT, Part0, DAG.getIntPtrConstant(1)); 421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 422 ThisVT, Part0, DAG.getIntPtrConstant(0)); 423 424 if (ThisBits == PartBits && ThisVT != PartVT) { 425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 427 } 428 } 429 } 430 431 if (TLI.isBigEndian()) 432 std::reverse(Parts, Parts + OrigNumParts); 433 } 434 435 436 /// getCopyToPartsVector - Create a series of nodes that contain the specified 437 /// value split into legal parts. 438 static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL, 439 SDValue Val, SDValue *Parts, unsigned NumParts, 440 EVT PartVT) { 441 EVT ValueVT = Val.getValueType(); 442 assert(ValueVT.isVector() && "Not a vector"); 443 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 444 445 if (NumParts == 1) { 446 if (PartVT == ValueVT) { 447 // Nothing to do. 448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 449 // Bitconvert vector->vector case. 450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 451 } else if (PartVT.isVector() && 452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() && 453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) { 454 EVT ElementVT = PartVT.getVectorElementType(); 455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 456 // undef elements. 457 SmallVector<SDValue, 16> Ops; 458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i) 459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 460 ElementVT, Val, DAG.getIntPtrConstant(i))); 461 462 for (unsigned i = ValueVT.getVectorNumElements(), 463 e = PartVT.getVectorNumElements(); i != e; ++i) 464 Ops.push_back(DAG.getUNDEF(ElementVT)); 465 466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size()); 467 468 // FIXME: Use CONCAT for 2x -> 4x. 469 470 //SDValue UndefElts = DAG.getUNDEF(VectorTy); 471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts); 472 } else if (PartVT.isVector() && 473 PartVT.getVectorElementType().bitsGE( 474 ValueVT.getVectorElementType()) && 475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) { 476 477 // Promoted vector extract 478 bool Smaller = PartVT.bitsLE(ValueVT); 479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 480 DL, PartVT, Val); 481 } else{ 482 // Vector -> scalar conversion. 483 assert(ValueVT.getVectorNumElements() == 1 && 484 "Only trivial vector-to-scalar conversions should get here!"); 485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 486 PartVT, Val, DAG.getIntPtrConstant(0)); 487 488 bool Smaller = ValueVT.bitsLE(PartVT); 489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND), 490 DL, PartVT, Val); 491 } 492 493 Parts[0] = Val; 494 return; 495 } 496 497 // Handle a multi-element vector. 498 EVT IntermediateVT, RegisterVT; 499 unsigned NumIntermediates; 500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, 501 IntermediateVT, 502 NumIntermediates, RegisterVT); 503 unsigned NumElements = ValueVT.getVectorNumElements(); 504 505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 506 NumParts = NumRegs; // Silence a compiler warning. 507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 508 509 // Split the vector into intermediate operands. 510 SmallVector<SDValue, 8> Ops(NumIntermediates); 511 for (unsigned i = 0; i != NumIntermediates; ++i) { 512 if (IntermediateVT.isVector()) 513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, 514 IntermediateVT, Val, 515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates))); 516 else 517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, 518 IntermediateVT, Val, DAG.getIntPtrConstant(i)); 519 } 520 521 // Split the intermediate operands into legal parts. 522 if (NumParts == NumIntermediates) { 523 // If the register was not expanded, promote or copy the value, 524 // as appropriate. 525 for (unsigned i = 0; i != NumParts; ++i) 526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT); 527 } else if (NumParts > 0) { 528 // If the intermediate type was expanded, split each the value into 529 // legal parts. 530 assert(NumParts % NumIntermediates == 0 && 531 "Must expand into a divisible number of parts!"); 532 unsigned Factor = NumParts / NumIntermediates; 533 for (unsigned i = 0; i != NumIntermediates; ++i) 534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT); 535 } 536 } 537 538 539 540 541 namespace { 542 /// RegsForValue - This struct represents the registers (physical or virtual) 543 /// that a particular set of values is assigned, and the type information 544 /// about the value. The most common situation is to represent one value at a 545 /// time, but struct or array values are handled element-wise as multiple 546 /// values. The splitting of aggregates is performed recursively, so that we 547 /// never have aggregate-typed registers. The values at this point do not 548 /// necessarily have legal types, so each value may require one or more 549 /// registers of some legal type. 550 /// 551 struct RegsForValue { 552 /// ValueVTs - The value types of the values, which may not be legal, and 553 /// may need be promoted or synthesized from one or more registers. 554 /// 555 SmallVector<EVT, 4> ValueVTs; 556 557 /// RegVTs - The value types of the registers. This is the same size as 558 /// ValueVTs and it records, for each value, what the type of the assigned 559 /// register or registers are. (Individual values are never synthesized 560 /// from more than one type of register.) 561 /// 562 /// With virtual registers, the contents of RegVTs is redundant with TLI's 563 /// getRegisterType member function, however when with physical registers 564 /// it is necessary to have a separate record of the types. 565 /// 566 SmallVector<EVT, 4> RegVTs; 567 568 /// Regs - This list holds the registers assigned to the values. 569 /// Each legal or promoted value requires one register, and each 570 /// expanded value requires multiple registers. 571 /// 572 SmallVector<unsigned, 4> Regs; 573 574 RegsForValue() {} 575 576 RegsForValue(const SmallVector<unsigned, 4> ®s, 577 EVT regvt, EVT valuevt) 578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {} 579 580 RegsForValue(LLVMContext &Context, const TargetLowering &tli, 581 unsigned Reg, Type *Ty) { 582 ComputeValueVTs(tli, Ty, ValueVTs); 583 584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 585 EVT ValueVT = ValueVTs[Value]; 586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT); 587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT); 588 for (unsigned i = 0; i != NumRegs; ++i) 589 Regs.push_back(Reg + i); 590 RegVTs.push_back(RegisterVT); 591 Reg += NumRegs; 592 } 593 } 594 595 /// areValueTypesLegal - Return true if types of all the values are legal. 596 bool areValueTypesLegal(const TargetLowering &TLI) { 597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) { 598 EVT RegisterVT = RegVTs[Value]; 599 if (!TLI.isTypeLegal(RegisterVT)) 600 return false; 601 } 602 return true; 603 } 604 605 /// append - Add the specified values to this one. 606 void append(const RegsForValue &RHS) { 607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end()); 608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end()); 609 Regs.append(RHS.Regs.begin(), RHS.Regs.end()); 610 } 611 612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 613 /// this value and returns the result as a ValueVTs value. This uses 614 /// Chain/Flag as the input and updates them for the output Chain/Flag. 615 /// If the Flag pointer is NULL, no flag is used. 616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo, 617 DebugLoc dl, 618 SDValue &Chain, SDValue *Flag) const; 619 620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 621 /// specified value into the registers specified by this object. This uses 622 /// Chain/Flag as the input and updates them for the output Chain/Flag. 623 /// If the Flag pointer is NULL, no flag is used. 624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl, 625 SDValue &Chain, SDValue *Flag) const; 626 627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 628 /// operand list. This adds the code marker, matching input operand index 629 /// (if applicable), and includes the number of values added into it. 630 void AddInlineAsmOperands(unsigned Kind, 631 bool HasMatching, unsigned MatchingIdx, 632 SelectionDAG &DAG, 633 std::vector<SDValue> &Ops) const; 634 }; 635 } 636 637 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from 638 /// this value and returns the result as a ValueVT value. This uses 639 /// Chain/Flag as the input and updates them for the output Chain/Flag. 640 /// If the Flag pointer is NULL, no flag is used. 641 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 642 FunctionLoweringInfo &FuncInfo, 643 DebugLoc dl, 644 SDValue &Chain, SDValue *Flag) const { 645 // A Value with type {} or [0 x %t] needs no registers. 646 if (ValueVTs.empty()) 647 return SDValue(); 648 649 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 650 651 // Assemble the legal parts into the final values. 652 SmallVector<SDValue, 4> Values(ValueVTs.size()); 653 SmallVector<SDValue, 8> Parts; 654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 655 // Copy the legal parts from the registers. 656 EVT ValueVT = ValueVTs[Value]; 657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 658 EVT RegisterVT = RegVTs[Value]; 659 660 Parts.resize(NumRegs); 661 for (unsigned i = 0; i != NumRegs; ++i) { 662 SDValue P; 663 if (Flag == 0) { 664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 665 } else { 666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag); 667 *Flag = P.getValue(2); 668 } 669 670 Chain = P.getValue(1); 671 Parts[i] = P; 672 673 // If the source register was virtual and if we know something about it, 674 // add an assert node. 675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) || 676 !RegisterVT.isInteger() || RegisterVT.isVector()) 677 continue; 678 679 const FunctionLoweringInfo::LiveOutInfo *LOI = 680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 681 if (!LOI) 682 continue; 683 684 unsigned RegSize = RegisterVT.getSizeInBits(); 685 unsigned NumSignBits = LOI->NumSignBits; 686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes(); 687 688 // FIXME: We capture more information than the dag can represent. For 689 // now, just use the tightest assertzext/assertsext possible. 690 bool isSExt = true; 691 EVT FromVT(MVT::Other); 692 if (NumSignBits == RegSize) 693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1 694 else if (NumZeroBits >= RegSize-1) 695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1 696 else if (NumSignBits > RegSize-8) 697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8 698 else if (NumZeroBits >= RegSize-8) 699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8 700 else if (NumSignBits > RegSize-16) 701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16 702 else if (NumZeroBits >= RegSize-16) 703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16 704 else if (NumSignBits > RegSize-32) 705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32 706 else if (NumZeroBits >= RegSize-32) 707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32 708 else 709 continue; 710 711 // Add an assertion node. 712 assert(FromVT != MVT::Other); 713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 714 RegisterVT, P, DAG.getValueType(FromVT)); 715 } 716 717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), 718 NumRegs, RegisterVT, ValueVT); 719 Part += NumRegs; 720 Parts.clear(); 721 } 722 723 return DAG.getNode(ISD::MERGE_VALUES, dl, 724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()), 725 &Values[0], ValueVTs.size()); 726 } 727 728 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the 729 /// specified value into the registers specified by this object. This uses 730 /// Chain/Flag as the input and updates them for the output Chain/Flag. 731 /// If the Flag pointer is NULL, no flag is used. 732 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl, 733 SDValue &Chain, SDValue *Flag) const { 734 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 735 736 // Get the list of the values's legal parts. 737 unsigned NumRegs = Regs.size(); 738 SmallVector<SDValue, 8> Parts(NumRegs); 739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 740 EVT ValueVT = ValueVTs[Value]; 741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT); 742 EVT RegisterVT = RegVTs[Value]; 743 744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), 745 &Parts[Part], NumParts, RegisterVT); 746 Part += NumParts; 747 } 748 749 // Copy the parts into the registers. 750 SmallVector<SDValue, 8> Chains(NumRegs); 751 for (unsigned i = 0; i != NumRegs; ++i) { 752 SDValue Part; 753 if (Flag == 0) { 754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 755 } else { 756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag); 757 *Flag = Part.getValue(1); 758 } 759 760 Chains[i] = Part.getValue(0); 761 } 762 763 if (NumRegs == 1 || Flag) 764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is 765 // flagged to it. That is the CopyToReg nodes and the user are considered 766 // a single scheduling unit. If we create a TokenFactor and return it as 767 // chain, then the TokenFactor is both a predecessor (operand) of the 768 // user as well as a successor (the TF operands are flagged to the user). 769 // c1, f1 = CopyToReg 770 // c2, f2 = CopyToReg 771 // c3 = TokenFactor c1, c2 772 // ... 773 // = op c3, ..., f2 774 Chain = Chains[NumRegs-1]; 775 else 776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs); 777 } 778 779 /// AddInlineAsmOperands - Add this value to the specified inlineasm node 780 /// operand list. This adds the code marker and includes the number of 781 /// values added into it. 782 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching, 783 unsigned MatchingIdx, 784 SelectionDAG &DAG, 785 std::vector<SDValue> &Ops) const { 786 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 787 788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size()); 789 if (HasMatching) 790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx); 791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32); 792 Ops.push_back(Res); 793 794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]); 796 EVT RegisterVT = RegVTs[Value]; 797 for (unsigned i = 0; i != NumRegs; ++i) { 798 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT)); 800 } 801 } 802 } 803 804 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) { 805 AA = &aa; 806 GFI = gfi; 807 TD = DAG.getTarget().getTargetData(); 808 } 809 810 /// clear - Clear out the current SelectionDAG and the associated 811 /// state and prepare this SelectionDAGBuilder object to be used 812 /// for a new block. This doesn't clear out information about 813 /// additional blocks that are needed to complete switch lowering 814 /// or PHI node updating; that information is cleared out as it is 815 /// consumed. 816 void SelectionDAGBuilder::clear() { 817 NodeMap.clear(); 818 UnusedArgNodeMap.clear(); 819 PendingLoads.clear(); 820 PendingExports.clear(); 821 CurDebugLoc = DebugLoc(); 822 HasTailCall = false; 823 } 824 825 /// clearDanglingDebugInfo - Clear the dangling debug information 826 /// map. This function is seperated from the clear so that debug 827 /// information that is dangling in a basic block can be properly 828 /// resolved in a different basic block. This allows the 829 /// SelectionDAG to resolve dangling debug information attached 830 /// to PHI nodes. 831 void SelectionDAGBuilder::clearDanglingDebugInfo() { 832 DanglingDebugInfoMap.clear(); 833 } 834 835 /// getRoot - Return the current virtual root of the Selection DAG, 836 /// flushing any PendingLoad items. This must be done before emitting 837 /// a store or any other node that may need to be ordered after any 838 /// prior load instructions. 839 /// 840 SDValue SelectionDAGBuilder::getRoot() { 841 if (PendingLoads.empty()) 842 return DAG.getRoot(); 843 844 if (PendingLoads.size() == 1) { 845 SDValue Root = PendingLoads[0]; 846 DAG.setRoot(Root); 847 PendingLoads.clear(); 848 return Root; 849 } 850 851 // Otherwise, we have to make a token factor node. 852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other, 853 &PendingLoads[0], PendingLoads.size()); 854 PendingLoads.clear(); 855 DAG.setRoot(Root); 856 return Root; 857 } 858 859 /// getControlRoot - Similar to getRoot, but instead of flushing all the 860 /// PendingLoad items, flush all the PendingExports items. It is necessary 861 /// to do this before emitting a terminator instruction. 862 /// 863 SDValue SelectionDAGBuilder::getControlRoot() { 864 SDValue Root = DAG.getRoot(); 865 866 if (PendingExports.empty()) 867 return Root; 868 869 // Turn all of the CopyToReg chains into one factored node. 870 if (Root.getOpcode() != ISD::EntryToken) { 871 unsigned i = 0, e = PendingExports.size(); 872 for (; i != e; ++i) { 873 assert(PendingExports[i].getNode()->getNumOperands() > 1); 874 if (PendingExports[i].getNode()->getOperand(0) == Root) 875 break; // Don't add the root if we already indirectly depend on it. 876 } 877 878 if (i == e) 879 PendingExports.push_back(Root); 880 } 881 882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other, 883 &PendingExports[0], 884 PendingExports.size()); 885 PendingExports.clear(); 886 DAG.setRoot(Root); 887 return Root; 888 } 889 890 void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) { 891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering. 892 DAG.AssignOrdering(Node, SDNodeOrder); 893 894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I) 895 AssignOrderingToNode(Node->getOperand(I).getNode()); 896 } 897 898 void SelectionDAGBuilder::visit(const Instruction &I) { 899 // Set up outgoing PHI node register values before emitting the terminator. 900 if (isa<TerminatorInst>(&I)) 901 HandlePHINodesInSuccessorBlocks(I.getParent()); 902 903 CurDebugLoc = I.getDebugLoc(); 904 905 visit(I.getOpcode(), I); 906 907 if (!isa<TerminatorInst>(&I) && !HasTailCall) 908 CopyToExportRegsIfNeeded(&I); 909 910 CurDebugLoc = DebugLoc(); 911 } 912 913 void SelectionDAGBuilder::visitPHI(const PHINode &) { 914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 915 } 916 917 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 918 // Note: this doesn't use InstVisitor, because it has to work with 919 // ConstantExpr's in addition to instructions. 920 switch (Opcode) { 921 default: llvm_unreachable("Unknown instruction type encountered!"); 922 // Build the switch statement using the Instruction.def file. 923 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break; 925 #include "llvm/Instruction.def" 926 } 927 928 // Assign the ordering to the freshly created DAG nodes. 929 if (NodeMap.count(&I)) { 930 ++SDNodeOrder; 931 AssignOrderingToNode(getValue(&I).getNode()); 932 } 933 } 934 935 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 936 // generate the debug data structures now that we've seen its definition. 937 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 938 SDValue Val) { 939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V]; 940 if (DDI.getDI()) { 941 const DbgValueInst *DI = DDI.getDI(); 942 DebugLoc dl = DDI.getdl(); 943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 944 MDNode *Variable = DI->getVariable(); 945 uint64_t Offset = DI->getOffset(); 946 SDDbgValue *SDV; 947 if (Val.getNode()) { 948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) { 949 SDV = DAG.getDbgValue(Variable, Val.getNode(), 950 Val.getResNo(), Offset, dl, DbgSDNodeOrder); 951 DAG.AddDbgValue(SDV, Val.getNode(), false); 952 } 953 } else 954 DEBUG(dbgs() << "Dropping debug info for " << DI); 955 DanglingDebugInfoMap[V] = DanglingDebugInfo(); 956 } 957 } 958 959 // getValue - Return an SDValue for the given Value. 960 SDValue SelectionDAGBuilder::getValue(const Value *V) { 961 // If we already have an SDValue for this value, use it. It's important 962 // to do this first, so that we don't create a CopyFromReg if we already 963 // have a regular SDValue. 964 SDValue &N = NodeMap[V]; 965 if (N.getNode()) return N; 966 967 // If there's a virtual register allocated and initialized for this 968 // value, use it. 969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V); 970 if (It != FuncInfo.ValueMap.end()) { 971 unsigned InReg = It->second; 972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType()); 973 SDValue Chain = DAG.getEntryNode(); 974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL); 975 resolveDanglingDebugInfo(V, N); 976 return N; 977 } 978 979 // Otherwise create a new SDValue and remember it. 980 SDValue Val = getValueImpl(V); 981 NodeMap[V] = Val; 982 resolveDanglingDebugInfo(V, Val); 983 return Val; 984 } 985 986 /// getNonRegisterValue - Return an SDValue for the given Value, but 987 /// don't look in FuncInfo.ValueMap for a virtual register. 988 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 989 // If we already have an SDValue for this value, use it. 990 SDValue &N = NodeMap[V]; 991 if (N.getNode()) return N; 992 993 // Otherwise create a new SDValue and remember it. 994 SDValue Val = getValueImpl(V); 995 NodeMap[V] = Val; 996 resolveDanglingDebugInfo(V, Val); 997 return Val; 998 } 999 1000 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1001 /// Create an SDValue for the given value. 1002 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1003 if (const Constant *C = dyn_cast<Constant>(V)) { 1004 EVT VT = TLI.getValueType(V->getType(), true); 1005 1006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1007 return DAG.getConstant(*CI, VT); 1008 1009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT); 1011 1012 if (isa<ConstantPointerNull>(C)) 1013 return DAG.getConstant(0, TLI.getPointerTy()); 1014 1015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1016 return DAG.getConstantFP(*CFP, VT); 1017 1018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1019 return DAG.getUNDEF(VT); 1020 1021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1022 visit(CE->getOpcode(), *CE); 1023 SDValue N1 = NodeMap[V]; 1024 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1025 return N1; 1026 } 1027 1028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1029 SmallVector<SDValue, 4> Constants; 1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end(); 1031 OI != OE; ++OI) { 1032 SDNode *Val = getValue(*OI).getNode(); 1033 // If the operand is an empty aggregate, there are no values. 1034 if (!Val) continue; 1035 // Add each leaf value from the operand to the Constants list 1036 // to form a flattened list of all the values. 1037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1038 Constants.push_back(SDValue(Val, i)); 1039 } 1040 1041 return DAG.getMergeValues(&Constants[0], Constants.size(), 1042 getCurDebugLoc()); 1043 } 1044 1045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1047 "Unknown struct or array constant!"); 1048 1049 SmallVector<EVT, 4> ValueVTs; 1050 ComputeValueVTs(TLI, C->getType(), ValueVTs); 1051 unsigned NumElts = ValueVTs.size(); 1052 if (NumElts == 0) 1053 return SDValue(); // empty struct 1054 SmallVector<SDValue, 4> Constants(NumElts); 1055 for (unsigned i = 0; i != NumElts; ++i) { 1056 EVT EltVT = ValueVTs[i]; 1057 if (isa<UndefValue>(C)) 1058 Constants[i] = DAG.getUNDEF(EltVT); 1059 else if (EltVT.isFloatingPoint()) 1060 Constants[i] = DAG.getConstantFP(0, EltVT); 1061 else 1062 Constants[i] = DAG.getConstant(0, EltVT); 1063 } 1064 1065 return DAG.getMergeValues(&Constants[0], NumElts, 1066 getCurDebugLoc()); 1067 } 1068 1069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1070 return DAG.getBlockAddress(BA, VT); 1071 1072 VectorType *VecTy = cast<VectorType>(V->getType()); 1073 unsigned NumElements = VecTy->getNumElements(); 1074 1075 // Now that we know the number and type of the elements, get that number of 1076 // elements into the Ops array based on what kind of constant it is. 1077 SmallVector<SDValue, 16> Ops; 1078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) { 1079 for (unsigned i = 0; i != NumElements; ++i) 1080 Ops.push_back(getValue(CP->getOperand(i))); 1081 } else { 1082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!"); 1083 EVT EltVT = TLI.getValueType(VecTy->getElementType()); 1084 1085 SDValue Op; 1086 if (EltVT.isFloatingPoint()) 1087 Op = DAG.getConstantFP(0, EltVT); 1088 else 1089 Op = DAG.getConstant(0, EltVT); 1090 Ops.assign(NumElements, Op); 1091 } 1092 1093 // Create a BUILD_VECTOR node. 1094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(), 1095 VT, &Ops[0], Ops.size()); 1096 } 1097 1098 // If this is a static alloca, generate it as the frameindex instead of 1099 // computation. 1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1101 DenseMap<const AllocaInst*, int>::iterator SI = 1102 FuncInfo.StaticAllocaMap.find(AI); 1103 if (SI != FuncInfo.StaticAllocaMap.end()) 1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy()); 1105 } 1106 1107 // If this is an instruction which fast-isel has deferred, select it now. 1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst); 1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType()); 1111 SDValue Chain = DAG.getEntryNode(); 1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL); 1113 } 1114 1115 llvm_unreachable("Can't get register for value!"); 1116 return SDValue(); 1117 } 1118 1119 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 1120 SDValue Chain = getControlRoot(); 1121 SmallVector<ISD::OutputArg, 8> Outs; 1122 SmallVector<SDValue, 8> OutVals; 1123 1124 if (!FuncInfo.CanLowerReturn) { 1125 unsigned DemoteReg = FuncInfo.DemoteRegister; 1126 const Function *F = I.getParent()->getParent(); 1127 1128 // Emit a store of the return value through the virtual register. 1129 // Leave Outs empty so that LowerReturn won't try to load return 1130 // registers the usual way. 1131 SmallVector<EVT, 1> PtrValueVTs; 1132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()), 1133 PtrValueVTs); 1134 1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]); 1136 SDValue RetOp = getValue(I.getOperand(0)); 1137 1138 SmallVector<EVT, 4> ValueVTs; 1139 SmallVector<uint64_t, 4> Offsets; 1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets); 1141 unsigned NumValues = ValueVTs.size(); 1142 1143 SmallVector<SDValue, 4> Chains(NumValues); 1144 for (unsigned i = 0; i != NumValues; ++i) { 1145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), 1146 RetPtr.getValueType(), RetPtr, 1147 DAG.getIntPtrConstant(Offsets[i])); 1148 Chains[i] = 1149 DAG.getStore(Chain, getCurDebugLoc(), 1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i), 1151 // FIXME: better loc info would be nice. 1152 Add, MachinePointerInfo(), false, false, 0); 1153 } 1154 1155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 1156 MVT::Other, &Chains[0], NumValues); 1157 } else if (I.getNumOperands() != 0) { 1158 SmallVector<EVT, 4> ValueVTs; 1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs); 1160 unsigned NumValues = ValueVTs.size(); 1161 if (NumValues) { 1162 SDValue RetOp = getValue(I.getOperand(0)); 1163 for (unsigned j = 0, f = NumValues; j != f; ++j) { 1164 EVT VT = ValueVTs[j]; 1165 1166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 1167 1168 const Function *F = I.getParent()->getParent(); 1169 if (F->paramHasAttr(0, Attribute::SExt)) 1170 ExtendKind = ISD::SIGN_EXTEND; 1171 else if (F->paramHasAttr(0, Attribute::ZExt)) 1172 ExtendKind = ISD::ZERO_EXTEND; 1173 1174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind); 1176 1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT); 1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT); 1179 SmallVector<SDValue, 4> Parts(NumParts); 1180 getCopyToParts(DAG, getCurDebugLoc(), 1181 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 1182 &Parts[0], NumParts, PartVT, ExtendKind); 1183 1184 // 'inreg' on function refers to return value 1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 1186 if (F->paramHasAttr(0, Attribute::InReg)) 1187 Flags.setInReg(); 1188 1189 // Propagate extension type if any 1190 if (ExtendKind == ISD::SIGN_EXTEND) 1191 Flags.setSExt(); 1192 else if (ExtendKind == ISD::ZERO_EXTEND) 1193 Flags.setZExt(); 1194 1195 for (unsigned i = 0; i < NumParts; ++i) { 1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(), 1197 /*isfixed=*/true)); 1198 OutVals.push_back(Parts[i]); 1199 } 1200 } 1201 } 1202 } 1203 1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); 1205 CallingConv::ID CallConv = 1206 DAG.getMachineFunction().getFunction()->getCallingConv(); 1207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg, 1208 Outs, OutVals, getCurDebugLoc(), DAG); 1209 1210 // Verify that the target's LowerReturn behaved as expected. 1211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 1212 "LowerReturn didn't return a valid chain!"); 1213 1214 // Update the DAG with the new chain value resulting from return lowering. 1215 DAG.setRoot(Chain); 1216 } 1217 1218 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 1219 /// created for it, emit nodes to copy the value into the virtual 1220 /// registers. 1221 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 1222 // Skip empty types 1223 if (V->getType()->isEmptyTy()) 1224 return; 1225 1226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 1227 if (VMI != FuncInfo.ValueMap.end()) { 1228 assert(!V->use_empty() && "Unused value assigned virtual registers!"); 1229 CopyValueToVirtualRegister(V, VMI->second); 1230 } 1231 } 1232 1233 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 1234 /// the current basic block, add it to ValueMap now so that we'll get a 1235 /// CopyTo/FromReg. 1236 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 1237 // No need to export constants. 1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 1239 1240 // Already exported? 1241 if (FuncInfo.isExportedInst(V)) return; 1242 1243 unsigned Reg = FuncInfo.InitializeRegForValue(V); 1244 CopyValueToVirtualRegister(V, Reg); 1245 } 1246 1247 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 1248 const BasicBlock *FromBB) { 1249 // The operands of the setcc have to be in this block. We don't know 1250 // how to export them from some other block. 1251 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 1252 // Can export from current BB. 1253 if (VI->getParent() == FromBB) 1254 return true; 1255 1256 // Is already exported, noop. 1257 return FuncInfo.isExportedInst(V); 1258 } 1259 1260 // If this is an argument, we can export it if the BB is the entry block or 1261 // if it is already exported. 1262 if (isa<Argument>(V)) { 1263 if (FromBB == &FromBB->getParent()->getEntryBlock()) 1264 return true; 1265 1266 // Otherwise, can only export this if it is already exported. 1267 return FuncInfo.isExportedInst(V); 1268 } 1269 1270 // Otherwise, constants can always be exported. 1271 return true; 1272 } 1273 1274 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 1275 uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src, 1276 MachineBasicBlock *Dst) { 1277 BranchProbabilityInfo *BPI = FuncInfo.BPI; 1278 if (!BPI) 1279 return 0; 1280 BasicBlock *SrcBB = const_cast<BasicBlock*>(Src->getBasicBlock()); 1281 BasicBlock *DstBB = const_cast<BasicBlock*>(Dst->getBasicBlock()); 1282 return BPI->getEdgeWeight(SrcBB, DstBB); 1283 } 1284 1285 void SelectionDAGBuilder::addSuccessorWithWeight(MachineBasicBlock *Src, 1286 MachineBasicBlock *Dst) { 1287 uint32_t weight = getEdgeWeight(Src, Dst); 1288 Src->addSuccessor(Dst, weight); 1289 } 1290 1291 1292 static bool InBlock(const Value *V, const BasicBlock *BB) { 1293 if (const Instruction *I = dyn_cast<Instruction>(V)) 1294 return I->getParent() == BB; 1295 return true; 1296 } 1297 1298 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 1299 /// This function emits a branch and is used at the leaves of an OR or an 1300 /// AND operator tree. 1301 /// 1302 void 1303 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 1304 MachineBasicBlock *TBB, 1305 MachineBasicBlock *FBB, 1306 MachineBasicBlock *CurBB, 1307 MachineBasicBlock *SwitchBB) { 1308 const BasicBlock *BB = CurBB->getBasicBlock(); 1309 1310 // If the leaf of the tree is a comparison, merge the condition into 1311 // the caseblock. 1312 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 1313 // The operands of the cmp have to be in this block. We don't know 1314 // how to export them from some other block. If this is the first block 1315 // of the sequence, no exporting is needed. 1316 if (CurBB == SwitchBB || 1317 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 1318 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 1319 ISD::CondCode Condition; 1320 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 1321 Condition = getICmpCondCode(IC->getPredicate()); 1322 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) { 1323 Condition = getFCmpCondCode(FC->getPredicate()); 1324 } else { 1325 Condition = ISD::SETEQ; // silence warning. 1326 llvm_unreachable("Unknown compare instruction"); 1327 } 1328 1329 CaseBlock CB(Condition, BOp->getOperand(0), 1330 BOp->getOperand(1), NULL, TBB, FBB, CurBB); 1331 SwitchCases.push_back(CB); 1332 return; 1333 } 1334 } 1335 1336 // Create a CaseBlock record representing this branch. 1337 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()), 1338 NULL, TBB, FBB, CurBB); 1339 SwitchCases.push_back(CB); 1340 } 1341 1342 /// FindMergedConditions - If Cond is an expression like 1343 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 1344 MachineBasicBlock *TBB, 1345 MachineBasicBlock *FBB, 1346 MachineBasicBlock *CurBB, 1347 MachineBasicBlock *SwitchBB, 1348 unsigned Opc) { 1349 // If this node is not part of the or/and tree, emit it as a branch. 1350 const Instruction *BOp = dyn_cast<Instruction>(Cond); 1351 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) || 1352 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() || 1353 BOp->getParent() != CurBB->getBasicBlock() || 1354 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) || 1355 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) { 1356 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB); 1357 return; 1358 } 1359 1360 // Create TmpBB after CurBB. 1361 MachineFunction::iterator BBI = CurBB; 1362 MachineFunction &MF = DAG.getMachineFunction(); 1363 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 1364 CurBB->getParent()->insert(++BBI, TmpBB); 1365 1366 if (Opc == Instruction::Or) { 1367 // Codegen X | Y as: 1368 // jmp_if_X TBB 1369 // jmp TmpBB 1370 // TmpBB: 1371 // jmp_if_Y TBB 1372 // jmp FBB 1373 // 1374 1375 // Emit the LHS condition. 1376 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc); 1377 1378 // Emit the RHS condition into TmpBB. 1379 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc); 1380 } else { 1381 assert(Opc == Instruction::And && "Unknown merge op!"); 1382 // Codegen X & Y as: 1383 // jmp_if_X TmpBB 1384 // jmp FBB 1385 // TmpBB: 1386 // jmp_if_Y TBB 1387 // jmp FBB 1388 // 1389 // This requires creation of TmpBB after CurBB. 1390 1391 // Emit the LHS condition. 1392 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc); 1393 1394 // Emit the RHS condition into TmpBB. 1395 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc); 1396 } 1397 } 1398 1399 /// If the set of cases should be emitted as a series of branches, return true. 1400 /// If we should emit this as a bunch of and/or'd together conditions, return 1401 /// false. 1402 bool 1403 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){ 1404 if (Cases.size() != 2) return true; 1405 1406 // If this is two comparisons of the same values or'd or and'd together, they 1407 // will get folded into a single comparison, so don't emit two blocks. 1408 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 1409 Cases[0].CmpRHS == Cases[1].CmpRHS) || 1410 (Cases[0].CmpRHS == Cases[1].CmpLHS && 1411 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 1412 return false; 1413 } 1414 1415 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 1416 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 1417 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 1418 Cases[0].CC == Cases[1].CC && 1419 isa<Constant>(Cases[0].CmpRHS) && 1420 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 1421 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 1422 return false; 1423 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 1424 return false; 1425 } 1426 1427 return true; 1428 } 1429 1430 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 1431 MachineBasicBlock *BrMBB = FuncInfo.MBB; 1432 1433 // Update machine-CFG edges. 1434 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)]; 1435 1436 // Figure out which block is immediately after the current one. 1437 MachineBasicBlock *NextBlock = 0; 1438 MachineFunction::iterator BBI = BrMBB; 1439 if (++BBI != FuncInfo.MF->end()) 1440 NextBlock = BBI; 1441 1442 if (I.isUnconditional()) { 1443 // Update machine-CFG edges. 1444 BrMBB->addSuccessor(Succ0MBB); 1445 1446 // If this is not a fall-through branch, emit the branch. 1447 if (Succ0MBB != NextBlock) 1448 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), 1449 MVT::Other, getControlRoot(), 1450 DAG.getBasicBlock(Succ0MBB))); 1451 1452 return; 1453 } 1454 1455 // If this condition is one of the special cases we handle, do special stuff 1456 // now. 1457 const Value *CondVal = I.getCondition(); 1458 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)]; 1459 1460 // If this is a series of conditions that are or'd or and'd together, emit 1461 // this as a sequence of branches instead of setcc's with and/or operations. 1462 // As long as jumps are not expensive, this should improve performance. 1463 // For example, instead of something like: 1464 // cmp A, B 1465 // C = seteq 1466 // cmp D, E 1467 // F = setle 1468 // or C, F 1469 // jnz foo 1470 // Emit: 1471 // cmp A, B 1472 // je foo 1473 // cmp D, E 1474 // jle foo 1475 // 1476 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) { 1477 if (!TLI.isJumpExpensive() && 1478 BOp->hasOneUse() && 1479 (BOp->getOpcode() == Instruction::And || 1480 BOp->getOpcode() == Instruction::Or)) { 1481 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, 1482 BOp->getOpcode()); 1483 // If the compares in later blocks need to use values not currently 1484 // exported from this block, export them now. This block should always 1485 // be the first entry. 1486 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 1487 1488 // Allow some cases to be rejected. 1489 if (ShouldEmitAsBranches(SwitchCases)) { 1490 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) { 1491 ExportFromCurrentBlock(SwitchCases[i].CmpLHS); 1492 ExportFromCurrentBlock(SwitchCases[i].CmpRHS); 1493 } 1494 1495 // Emit the branch for this block. 1496 visitSwitchCase(SwitchCases[0], BrMBB); 1497 SwitchCases.erase(SwitchCases.begin()); 1498 return; 1499 } 1500 1501 // Okay, we decided not to do this, remove any inserted MBB's and clear 1502 // SwitchCases. 1503 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) 1504 FuncInfo.MF->erase(SwitchCases[i].ThisBB); 1505 1506 SwitchCases.clear(); 1507 } 1508 } 1509 1510 // Create a CaseBlock record representing this branch. 1511 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 1512 NULL, Succ0MBB, Succ1MBB, BrMBB); 1513 1514 // Use visitSwitchCase to actually insert the fast branch sequence for this 1515 // cond branch. 1516 visitSwitchCase(CB, BrMBB); 1517 } 1518 1519 /// visitSwitchCase - Emits the necessary code to represent a single node in 1520 /// the binary search tree resulting from lowering a switch instruction. 1521 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 1522 MachineBasicBlock *SwitchBB) { 1523 SDValue Cond; 1524 SDValue CondLHS = getValue(CB.CmpLHS); 1525 DebugLoc dl = getCurDebugLoc(); 1526 1527 // Build the setcc now. 1528 if (CB.CmpMHS == NULL) { 1529 // Fold "(X == true)" to X and "(X == false)" to !X to 1530 // handle common cases produced by branch lowering. 1531 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 1532 CB.CC == ISD::SETEQ) 1533 Cond = CondLHS; 1534 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 1535 CB.CC == ISD::SETEQ) { 1536 SDValue True = DAG.getConstant(1, CondLHS.getValueType()); 1537 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 1538 } else 1539 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC); 1540 } else { 1541 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 1542 1543 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 1544 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 1545 1546 SDValue CmpOp = getValue(CB.CmpMHS); 1547 EVT VT = CmpOp.getValueType(); 1548 1549 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 1550 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT), 1551 ISD::SETLE); 1552 } else { 1553 SDValue SUB = DAG.getNode(ISD::SUB, dl, 1554 VT, CmpOp, DAG.getConstant(Low, VT)); 1555 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 1556 DAG.getConstant(High-Low, VT), ISD::SETULE); 1557 } 1558 } 1559 1560 // Update successor info 1561 addSuccessorWithWeight(SwitchBB, CB.TrueBB); 1562 addSuccessorWithWeight(SwitchBB, CB.FalseBB); 1563 1564 // Set NextBlock to be the MBB immediately after the current one, if any. 1565 // This is used to avoid emitting unnecessary branches to the next block. 1566 MachineBasicBlock *NextBlock = 0; 1567 MachineFunction::iterator BBI = SwitchBB; 1568 if (++BBI != FuncInfo.MF->end()) 1569 NextBlock = BBI; 1570 1571 // If the lhs block is the next block, invert the condition so that we can 1572 // fall through to the lhs instead of the rhs block. 1573 if (CB.TrueBB == NextBlock) { 1574 std::swap(CB.TrueBB, CB.FalseBB); 1575 SDValue True = DAG.getConstant(1, Cond.getValueType()); 1576 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 1577 } 1578 1579 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 1580 MVT::Other, getControlRoot(), Cond, 1581 DAG.getBasicBlock(CB.TrueBB)); 1582 1583 // Insert the false branch. Do this even if it's a fall through branch, 1584 // this makes it easier to do DAG optimizations which require inverting 1585 // the branch condition. 1586 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 1587 DAG.getBasicBlock(CB.FalseBB)); 1588 1589 DAG.setRoot(BrCond); 1590 } 1591 1592 /// visitJumpTable - Emit JumpTable node in the current MBB 1593 void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) { 1594 // Emit the code for the jump table 1595 assert(JT.Reg != -1U && "Should lower JT Header first!"); 1596 EVT PTy = TLI.getPointerTy(); 1597 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), 1598 JT.Reg, PTy); 1599 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 1600 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(), 1601 MVT::Other, Index.getValue(1), 1602 Table, Index); 1603 DAG.setRoot(BrJumpTable); 1604 } 1605 1606 /// visitJumpTableHeader - This function emits necessary code to produce index 1607 /// in the JumpTable from switch case. 1608 void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT, 1609 JumpTableHeader &JTH, 1610 MachineBasicBlock *SwitchBB) { 1611 // Subtract the lowest switch case value from the value being switched on and 1612 // conditional branch to default mbb if the result is greater than the 1613 // difference between smallest and largest cases. 1614 SDValue SwitchOp = getValue(JTH.SValue); 1615 EVT VT = SwitchOp.getValueType(); 1616 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp, 1617 DAG.getConstant(JTH.First, VT)); 1618 1619 // The SDNode we just created, which holds the value being switched on minus 1620 // the smallest case value, needs to be copied to a virtual register so it 1621 // can be used as an index into the jump table in a subsequent basic block. 1622 // This value may be smaller or larger than the target's pointer type, and 1623 // therefore require extension or truncating. 1624 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy()); 1625 1626 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy()); 1627 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(), 1628 JumpTableReg, SwitchOp); 1629 JT.Reg = JumpTableReg; 1630 1631 // Emit the range check for the jump table, and branch to the default block 1632 // for the switch statement if the value being switched on exceeds the largest 1633 // case in the switch. 1634 SDValue CMP = DAG.getSetCC(getCurDebugLoc(), 1635 TLI.getSetCCResultType(Sub.getValueType()), Sub, 1636 DAG.getConstant(JTH.Last-JTH.First,VT), 1637 ISD::SETUGT); 1638 1639 // Set NextBlock to be the MBB immediately after the current one, if any. 1640 // This is used to avoid emitting unnecessary branches to the next block. 1641 MachineBasicBlock *NextBlock = 0; 1642 MachineFunction::iterator BBI = SwitchBB; 1643 1644 if (++BBI != FuncInfo.MF->end()) 1645 NextBlock = BBI; 1646 1647 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(), 1648 MVT::Other, CopyTo, CMP, 1649 DAG.getBasicBlock(JT.Default)); 1650 1651 if (JT.MBB != NextBlock) 1652 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond, 1653 DAG.getBasicBlock(JT.MBB)); 1654 1655 DAG.setRoot(BrCond); 1656 } 1657 1658 /// visitBitTestHeader - This function emits necessary code to produce value 1659 /// suitable for "bit tests" 1660 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 1661 MachineBasicBlock *SwitchBB) { 1662 // Subtract the minimum value 1663 SDValue SwitchOp = getValue(B.SValue); 1664 EVT VT = SwitchOp.getValueType(); 1665 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp, 1666 DAG.getConstant(B.First, VT)); 1667 1668 // Check range 1669 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(), 1670 TLI.getSetCCResultType(Sub.getValueType()), 1671 Sub, DAG.getConstant(B.Range, VT), 1672 ISD::SETUGT); 1673 1674 // Determine the type of the test operands. 1675 bool UsePtrType = false; 1676 if (!TLI.isTypeLegal(VT)) 1677 UsePtrType = true; 1678 else { 1679 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 1680 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) { 1681 // Switch table case range are encoded into series of masks. 1682 // Just use pointer type, it's guaranteed to fit. 1683 UsePtrType = true; 1684 break; 1685 } 1686 } 1687 if (UsePtrType) { 1688 VT = TLI.getPointerTy(); 1689 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT); 1690 } 1691 1692 B.RegVT = VT; 1693 B.Reg = FuncInfo.CreateReg(VT); 1694 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(), 1695 B.Reg, Sub); 1696 1697 // Set NextBlock to be the MBB immediately after the current one, if any. 1698 // This is used to avoid emitting unnecessary branches to the next block. 1699 MachineBasicBlock *NextBlock = 0; 1700 MachineFunction::iterator BBI = SwitchBB; 1701 if (++BBI != FuncInfo.MF->end()) 1702 NextBlock = BBI; 1703 1704 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 1705 1706 addSuccessorWithWeight(SwitchBB, B.Default); 1707 addSuccessorWithWeight(SwitchBB, MBB); 1708 1709 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(), 1710 MVT::Other, CopyTo, RangeCmp, 1711 DAG.getBasicBlock(B.Default)); 1712 1713 if (MBB != NextBlock) 1714 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo, 1715 DAG.getBasicBlock(MBB)); 1716 1717 DAG.setRoot(BrRange); 1718 } 1719 1720 /// visitBitTestCase - this function produces one "bit test" 1721 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 1722 MachineBasicBlock* NextMBB, 1723 unsigned Reg, 1724 BitTestCase &B, 1725 MachineBasicBlock *SwitchBB) { 1726 EVT VT = BB.RegVT; 1727 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), 1728 Reg, VT); 1729 SDValue Cmp; 1730 unsigned PopCount = CountPopulation_64(B.Mask); 1731 if (PopCount == 1) { 1732 // Testing for a single bit; just compare the shift count with what it 1733 // would need to be to shift a 1 bit in that position. 1734 Cmp = DAG.getSetCC(getCurDebugLoc(), 1735 TLI.getSetCCResultType(VT), 1736 ShiftOp, 1737 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT), 1738 ISD::SETEQ); 1739 } else if (PopCount == BB.Range) { 1740 // There is only one zero bit in the range, test for it directly. 1741 Cmp = DAG.getSetCC(getCurDebugLoc(), 1742 TLI.getSetCCResultType(VT), 1743 ShiftOp, 1744 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), 1745 ISD::SETNE); 1746 } else { 1747 // Make desired shift 1748 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT, 1749 DAG.getConstant(1, VT), ShiftOp); 1750 1751 // Emit bit tests and jumps 1752 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(), 1753 VT, SwitchVal, DAG.getConstant(B.Mask, VT)); 1754 Cmp = DAG.getSetCC(getCurDebugLoc(), 1755 TLI.getSetCCResultType(VT), 1756 AndOp, DAG.getConstant(0, VT), 1757 ISD::SETNE); 1758 } 1759 1760 addSuccessorWithWeight(SwitchBB, B.TargetBB); 1761 addSuccessorWithWeight(SwitchBB, NextMBB); 1762 1763 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(), 1764 MVT::Other, getControlRoot(), 1765 Cmp, DAG.getBasicBlock(B.TargetBB)); 1766 1767 // Set NextBlock to be the MBB immediately after the current one, if any. 1768 // This is used to avoid emitting unnecessary branches to the next block. 1769 MachineBasicBlock *NextBlock = 0; 1770 MachineFunction::iterator BBI = SwitchBB; 1771 if (++BBI != FuncInfo.MF->end()) 1772 NextBlock = BBI; 1773 1774 if (NextMBB != NextBlock) 1775 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd, 1776 DAG.getBasicBlock(NextMBB)); 1777 1778 DAG.setRoot(BrAnd); 1779 } 1780 1781 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 1782 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 1783 1784 // Retrieve successors. 1785 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)]; 1786 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)]; 1787 1788 const Value *Callee(I.getCalledValue()); 1789 if (isa<InlineAsm>(Callee)) 1790 visitInlineAsm(&I); 1791 else 1792 LowerCallTo(&I, getValue(Callee), false, LandingPad); 1793 1794 // If the value of the invoke is used outside of its defining block, make it 1795 // available as a virtual register. 1796 CopyToExportRegsIfNeeded(&I); 1797 1798 // Update successor info 1799 InvokeMBB->addSuccessor(Return); 1800 InvokeMBB->addSuccessor(LandingPad); 1801 1802 // Drop into normal successor. 1803 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), 1804 MVT::Other, getControlRoot(), 1805 DAG.getBasicBlock(Return))); 1806 } 1807 1808 void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) { 1809 } 1810 1811 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 1812 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 1813 } 1814 1815 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &) { 1816 // FIXME: Handle this 1817 assert(FuncInfo.MBB->isLandingPad() && 1818 "Call to landingpad not in landing pad!"); 1819 } 1820 1821 /// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for 1822 /// small case ranges). 1823 bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR, 1824 CaseRecVector& WorkList, 1825 const Value* SV, 1826 MachineBasicBlock *Default, 1827 MachineBasicBlock *SwitchBB) { 1828 Case& BackCase = *(CR.Range.second-1); 1829 1830 // Size is the number of Cases represented by this range. 1831 size_t Size = CR.Range.second - CR.Range.first; 1832 if (Size > 3) 1833 return false; 1834 1835 // Get the MachineFunction which holds the current MBB. This is used when 1836 // inserting any additional MBBs necessary to represent the switch. 1837 MachineFunction *CurMF = FuncInfo.MF; 1838 1839 // Figure out which block is immediately after the current one. 1840 MachineBasicBlock *NextBlock = 0; 1841 MachineFunction::iterator BBI = CR.CaseBB; 1842 1843 if (++BBI != FuncInfo.MF->end()) 1844 NextBlock = BBI; 1845 1846 // If any two of the cases has the same destination, and if one value 1847 // is the same as the other, but has one bit unset that the other has set, 1848 // use bit manipulation to do two compares at once. For example: 1849 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 1850 // TODO: This could be extended to merge any 2 cases in switches with 3 cases. 1851 // TODO: Handle cases where CR.CaseBB != SwitchBB. 1852 if (Size == 2 && CR.CaseBB == SwitchBB) { 1853 Case &Small = *CR.Range.first; 1854 Case &Big = *(CR.Range.second-1); 1855 1856 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) { 1857 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue(); 1858 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue(); 1859 1860 // Check that there is only one bit different. 1861 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 && 1862 (SmallValue | BigValue) == BigValue) { 1863 // Isolate the common bit. 1864 APInt CommonBit = BigValue & ~SmallValue; 1865 assert((SmallValue | CommonBit) == BigValue && 1866 CommonBit.countPopulation() == 1 && "Not a common bit?"); 1867 1868 SDValue CondLHS = getValue(SV); 1869 EVT VT = CondLHS.getValueType(); 1870 DebugLoc DL = getCurDebugLoc(); 1871 1872 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 1873 DAG.getConstant(CommonBit, VT)); 1874 SDValue Cond = DAG.getSetCC(DL, MVT::i1, 1875 Or, DAG.getConstant(BigValue, VT), 1876 ISD::SETEQ); 1877 1878 // Update successor info. 1879 SwitchBB->addSuccessor(Small.BB); 1880 SwitchBB->addSuccessor(Default); 1881 1882 // Insert the true branch. 1883 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other, 1884 getControlRoot(), Cond, 1885 DAG.getBasicBlock(Small.BB)); 1886 1887 // Insert the false branch. 1888 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 1889 DAG.getBasicBlock(Default)); 1890 1891 DAG.setRoot(BrCond); 1892 return true; 1893 } 1894 } 1895 } 1896 1897 // Rearrange the case blocks so that the last one falls through if possible. 1898 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) { 1899 // The last case block won't fall through into 'NextBlock' if we emit the 1900 // branches in this order. See if rearranging a case value would help. 1901 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) { 1902 if (I->BB == NextBlock) { 1903 std::swap(*I, BackCase); 1904 break; 1905 } 1906 } 1907 } 1908 1909 // Create a CaseBlock record representing a conditional branch to 1910 // the Case's target mbb if the value being switched on SV is equal 1911 // to C. 1912 MachineBasicBlock *CurBlock = CR.CaseBB; 1913 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) { 1914 MachineBasicBlock *FallThrough; 1915 if (I != E-1) { 1916 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock()); 1917 CurMF->insert(BBI, FallThrough); 1918 1919 // Put SV in a virtual register to make it available from the new blocks. 1920 ExportFromCurrentBlock(SV); 1921 } else { 1922 // If the last case doesn't match, go to the default block. 1923 FallThrough = Default; 1924 } 1925 1926 const Value *RHS, *LHS, *MHS; 1927 ISD::CondCode CC; 1928 if (I->High == I->Low) { 1929 // This is just small small case range :) containing exactly 1 case 1930 CC = ISD::SETEQ; 1931 LHS = SV; RHS = I->High; MHS = NULL; 1932 } else { 1933 CC = ISD::SETLE; 1934 LHS = I->Low; MHS = SV; RHS = I->High; 1935 } 1936 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock); 1937 1938 // If emitting the first comparison, just call visitSwitchCase to emit the 1939 // code into the current block. Otherwise, push the CaseBlock onto the 1940 // vector to be later processed by SDISel, and insert the node's MBB 1941 // before the next MBB. 1942 if (CurBlock == SwitchBB) 1943 visitSwitchCase(CB, SwitchBB); 1944 else 1945 SwitchCases.push_back(CB); 1946 1947 CurBlock = FallThrough; 1948 } 1949 1950 return true; 1951 } 1952 1953 static inline bool areJTsAllowed(const TargetLowering &TLI) { 1954 return !DisableJumpTables && 1955 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) || 1956 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other)); 1957 } 1958 1959 static APInt ComputeRange(const APInt &First, const APInt &Last) { 1960 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1; 1961 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth); 1962 return (LastExt - FirstExt + 1ULL); 1963 } 1964 1965 /// handleJTSwitchCase - Emit jumptable for current switch case range 1966 bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR, 1967 CaseRecVector& WorkList, 1968 const Value* SV, 1969 MachineBasicBlock* Default, 1970 MachineBasicBlock *SwitchBB) { 1971 Case& FrontCase = *CR.Range.first; 1972 Case& BackCase = *(CR.Range.second-1); 1973 1974 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 1975 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 1976 1977 APInt TSize(First.getBitWidth(), 0); 1978 for (CaseItr I = CR.Range.first, E = CR.Range.second; 1979 I!=E; ++I) 1980 TSize += I->size(); 1981 1982 if (!areJTsAllowed(TLI) || TSize.ult(4)) 1983 return false; 1984 1985 APInt Range = ComputeRange(First, Last); 1986 double Density = TSize.roundToDouble() / Range.roundToDouble(); 1987 if (Density < 0.4) 1988 return false; 1989 1990 DEBUG(dbgs() << "Lowering jump table\n" 1991 << "First entry: " << First << ". Last entry: " << Last << '\n' 1992 << "Range: " << Range 1993 << ". Size: " << TSize << ". Density: " << Density << "\n\n"); 1994 1995 // Get the MachineFunction which holds the current MBB. This is used when 1996 // inserting any additional MBBs necessary to represent the switch. 1997 MachineFunction *CurMF = FuncInfo.MF; 1998 1999 // Figure out which block is immediately after the current one. 2000 MachineFunction::iterator BBI = CR.CaseBB; 2001 ++BBI; 2002 2003 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2004 2005 // Create a new basic block to hold the code for loading the address 2006 // of the jump table, and jumping to it. Update successor information; 2007 // we will either branch to the default case for the switch, or the jump 2008 // table. 2009 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2010 CurMF->insert(BBI, JumpTableBB); 2011 2012 addSuccessorWithWeight(CR.CaseBB, Default); 2013 addSuccessorWithWeight(CR.CaseBB, JumpTableBB); 2014 2015 // Build a vector of destination BBs, corresponding to each target 2016 // of the jump table. If the value of the jump table slot corresponds to 2017 // a case statement, push the case's BB onto the vector, otherwise, push 2018 // the default BB. 2019 std::vector<MachineBasicBlock*> DestBBs; 2020 APInt TEI = First; 2021 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) { 2022 const APInt &Low = cast<ConstantInt>(I->Low)->getValue(); 2023 const APInt &High = cast<ConstantInt>(I->High)->getValue(); 2024 2025 if (Low.sle(TEI) && TEI.sle(High)) { 2026 DestBBs.push_back(I->BB); 2027 if (TEI==High) 2028 ++I; 2029 } else { 2030 DestBBs.push_back(Default); 2031 } 2032 } 2033 2034 // Update successor info. Add one edge to each unique successor. 2035 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs()); 2036 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(), 2037 E = DestBBs.end(); I != E; ++I) { 2038 if (!SuccsHandled[(*I)->getNumber()]) { 2039 SuccsHandled[(*I)->getNumber()] = true; 2040 addSuccessorWithWeight(JumpTableBB, *I); 2041 } 2042 } 2043 2044 // Create a jump table index for this jump table. 2045 unsigned JTEncoding = TLI.getJumpTableEncoding(); 2046 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding) 2047 ->createJumpTableIndex(DestBBs); 2048 2049 // Set the jump table information so that we can codegen it as a second 2050 // MachineBasicBlock 2051 JumpTable JT(-1U, JTI, JumpTableBB, Default); 2052 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB)); 2053 if (CR.CaseBB == SwitchBB) 2054 visitJumpTableHeader(JT, JTH, SwitchBB); 2055 2056 JTCases.push_back(JumpTableBlock(JTH, JT)); 2057 2058 return true; 2059 } 2060 2061 /// handleBTSplitSwitchCase - emit comparison and split binary search tree into 2062 /// 2 subtrees. 2063 bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR, 2064 CaseRecVector& WorkList, 2065 const Value* SV, 2066 MachineBasicBlock *Default, 2067 MachineBasicBlock *SwitchBB) { 2068 // Get the MachineFunction which holds the current MBB. This is used when 2069 // inserting any additional MBBs necessary to represent the switch. 2070 MachineFunction *CurMF = FuncInfo.MF; 2071 2072 // Figure out which block is immediately after the current one. 2073 MachineFunction::iterator BBI = CR.CaseBB; 2074 ++BBI; 2075 2076 Case& FrontCase = *CR.Range.first; 2077 Case& BackCase = *(CR.Range.second-1); 2078 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2079 2080 // Size is the number of Cases represented by this range. 2081 unsigned Size = CR.Range.second - CR.Range.first; 2082 2083 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue(); 2084 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue(); 2085 double FMetric = 0; 2086 CaseItr Pivot = CR.Range.first + Size/2; 2087 2088 // Select optimal pivot, maximizing sum density of LHS and RHS. This will 2089 // (heuristically) allow us to emit JumpTable's later. 2090 APInt TSize(First.getBitWidth(), 0); 2091 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2092 I!=E; ++I) 2093 TSize += I->size(); 2094 2095 APInt LSize = FrontCase.size(); 2096 APInt RSize = TSize-LSize; 2097 DEBUG(dbgs() << "Selecting best pivot: \n" 2098 << "First: " << First << ", Last: " << Last <<'\n' 2099 << "LSize: " << LSize << ", RSize: " << RSize << '\n'); 2100 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second; 2101 J!=E; ++I, ++J) { 2102 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue(); 2103 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue(); 2104 APInt Range = ComputeRange(LEnd, RBegin); 2105 assert((Range - 2ULL).isNonNegative() && 2106 "Invalid case distance"); 2107 // Use volatile double here to avoid excess precision issues on some hosts, 2108 // e.g. that use 80-bit X87 registers. 2109 volatile double LDensity = 2110 (double)LSize.roundToDouble() / 2111 (LEnd - First + 1ULL).roundToDouble(); 2112 volatile double RDensity = 2113 (double)RSize.roundToDouble() / 2114 (Last - RBegin + 1ULL).roundToDouble(); 2115 double Metric = Range.logBase2()*(LDensity+RDensity); 2116 // Should always split in some non-trivial place 2117 DEBUG(dbgs() <<"=>Step\n" 2118 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n' 2119 << "LDensity: " << LDensity 2120 << ", RDensity: " << RDensity << '\n' 2121 << "Metric: " << Metric << '\n'); 2122 if (FMetric < Metric) { 2123 Pivot = J; 2124 FMetric = Metric; 2125 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n'); 2126 } 2127 2128 LSize += J->size(); 2129 RSize -= J->size(); 2130 } 2131 if (areJTsAllowed(TLI)) { 2132 // If our case is dense we *really* should handle it earlier! 2133 assert((FMetric > 0) && "Should handle dense range earlier!"); 2134 } else { 2135 Pivot = CR.Range.first + Size/2; 2136 } 2137 2138 CaseRange LHSR(CR.Range.first, Pivot); 2139 CaseRange RHSR(Pivot, CR.Range.second); 2140 Constant *C = Pivot->Low; 2141 MachineBasicBlock *FalseBB = 0, *TrueBB = 0; 2142 2143 // We know that we branch to the LHS if the Value being switched on is 2144 // less than the Pivot value, C. We use this to optimize our binary 2145 // tree a bit, by recognizing that if SV is greater than or equal to the 2146 // LHS's Case Value, and that Case Value is exactly one less than the 2147 // Pivot's Value, then we can branch directly to the LHS's Target, 2148 // rather than creating a leaf node for it. 2149 if ((LHSR.second - LHSR.first) == 1 && 2150 LHSR.first->High == CR.GE && 2151 cast<ConstantInt>(C)->getValue() == 2152 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) { 2153 TrueBB = LHSR.first->BB; 2154 } else { 2155 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2156 CurMF->insert(BBI, TrueBB); 2157 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR)); 2158 2159 // Put SV in a virtual register to make it available from the new blocks. 2160 ExportFromCurrentBlock(SV); 2161 } 2162 2163 // Similar to the optimization above, if the Value being switched on is 2164 // known to be less than the Constant CR.LT, and the current Case Value 2165 // is CR.LT - 1, then we can branch directly to the target block for 2166 // the current Case Value, rather than emitting a RHS leaf node for it. 2167 if ((RHSR.second - RHSR.first) == 1 && CR.LT && 2168 cast<ConstantInt>(RHSR.first->Low)->getValue() == 2169 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) { 2170 FalseBB = RHSR.first->BB; 2171 } else { 2172 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2173 CurMF->insert(BBI, FalseBB); 2174 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR)); 2175 2176 // Put SV in a virtual register to make it available from the new blocks. 2177 ExportFromCurrentBlock(SV); 2178 } 2179 2180 // Create a CaseBlock record representing a conditional branch to 2181 // the LHS node if the value being switched on SV is less than C. 2182 // Otherwise, branch to LHS. 2183 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB); 2184 2185 if (CR.CaseBB == SwitchBB) 2186 visitSwitchCase(CB, SwitchBB); 2187 else 2188 SwitchCases.push_back(CB); 2189 2190 return true; 2191 } 2192 2193 /// handleBitTestsSwitchCase - if current case range has few destination and 2194 /// range span less, than machine word bitwidth, encode case range into series 2195 /// of masks and emit bit tests with these masks. 2196 bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR, 2197 CaseRecVector& WorkList, 2198 const Value* SV, 2199 MachineBasicBlock* Default, 2200 MachineBasicBlock *SwitchBB){ 2201 EVT PTy = TLI.getPointerTy(); 2202 unsigned IntPtrBits = PTy.getSizeInBits(); 2203 2204 Case& FrontCase = *CR.Range.first; 2205 Case& BackCase = *(CR.Range.second-1); 2206 2207 // Get the MachineFunction which holds the current MBB. This is used when 2208 // inserting any additional MBBs necessary to represent the switch. 2209 MachineFunction *CurMF = FuncInfo.MF; 2210 2211 // If target does not have legal shift left, do not emit bit tests at all. 2212 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy())) 2213 return false; 2214 2215 size_t numCmps = 0; 2216 for (CaseItr I = CR.Range.first, E = CR.Range.second; 2217 I!=E; ++I) { 2218 // Single case counts one, case range - two. 2219 numCmps += (I->Low == I->High ? 1 : 2); 2220 } 2221 2222 // Count unique destinations 2223 SmallSet<MachineBasicBlock*, 4> Dests; 2224 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2225 Dests.insert(I->BB); 2226 if (Dests.size() > 3) 2227 // Don't bother the code below, if there are too much unique destinations 2228 return false; 2229 } 2230 DEBUG(dbgs() << "Total number of unique destinations: " 2231 << Dests.size() << '\n' 2232 << "Total number of comparisons: " << numCmps << '\n'); 2233 2234 // Compute span of values. 2235 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue(); 2236 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue(); 2237 APInt cmpRange = maxValue - minValue; 2238 2239 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n' 2240 << "Low bound: " << minValue << '\n' 2241 << "High bound: " << maxValue << '\n'); 2242 2243 if (cmpRange.uge(IntPtrBits) || 2244 (!(Dests.size() == 1 && numCmps >= 3) && 2245 !(Dests.size() == 2 && numCmps >= 5) && 2246 !(Dests.size() >= 3 && numCmps >= 6))) 2247 return false; 2248 2249 DEBUG(dbgs() << "Emitting bit tests\n"); 2250 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth()); 2251 2252 // Optimize the case where all the case values fit in a 2253 // word without having to subtract minValue. In this case, 2254 // we can optimize away the subtraction. 2255 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) { 2256 cmpRange = maxValue; 2257 } else { 2258 lowBound = minValue; 2259 } 2260 2261 CaseBitsVector CasesBits; 2262 unsigned i, count = 0; 2263 2264 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) { 2265 MachineBasicBlock* Dest = I->BB; 2266 for (i = 0; i < count; ++i) 2267 if (Dest == CasesBits[i].BB) 2268 break; 2269 2270 if (i == count) { 2271 assert((count < 3) && "Too much destinations to test!"); 2272 CasesBits.push_back(CaseBits(0, Dest, 0)); 2273 count++; 2274 } 2275 2276 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue(); 2277 const APInt& highValue = cast<ConstantInt>(I->High)->getValue(); 2278 2279 uint64_t lo = (lowValue - lowBound).getZExtValue(); 2280 uint64_t hi = (highValue - lowBound).getZExtValue(); 2281 2282 for (uint64_t j = lo; j <= hi; j++) { 2283 CasesBits[i].Mask |= 1ULL << j; 2284 CasesBits[i].Bits++; 2285 } 2286 2287 } 2288 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp()); 2289 2290 BitTestInfo BTC; 2291 2292 // Figure out which block is immediately after the current one. 2293 MachineFunction::iterator BBI = CR.CaseBB; 2294 ++BBI; 2295 2296 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock(); 2297 2298 DEBUG(dbgs() << "Cases:\n"); 2299 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) { 2300 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask 2301 << ", Bits: " << CasesBits[i].Bits 2302 << ", BB: " << CasesBits[i].BB << '\n'); 2303 2304 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB); 2305 CurMF->insert(BBI, CaseBB); 2306 BTC.push_back(BitTestCase(CasesBits[i].Mask, 2307 CaseBB, 2308 CasesBits[i].BB)); 2309 2310 // Put SV in a virtual register to make it available from the new blocks. 2311 ExportFromCurrentBlock(SV); 2312 } 2313 2314 BitTestBlock BTB(lowBound, cmpRange, SV, 2315 -1U, MVT::Other, (CR.CaseBB == SwitchBB), 2316 CR.CaseBB, Default, BTC); 2317 2318 if (CR.CaseBB == SwitchBB) 2319 visitBitTestHeader(BTB, SwitchBB); 2320 2321 BitTestCases.push_back(BTB); 2322 2323 return true; 2324 } 2325 2326 /// Clusterify - Transform simple list of Cases into list of CaseRange's 2327 size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases, 2328 const SwitchInst& SI) { 2329 size_t numCmps = 0; 2330 2331 // Start with "simple" cases 2332 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) { 2333 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)]; 2334 Cases.push_back(Case(SI.getSuccessorValue(i), 2335 SI.getSuccessorValue(i), 2336 SMBB)); 2337 } 2338 std::sort(Cases.begin(), Cases.end(), CaseCmp()); 2339 2340 // Merge case into clusters 2341 if (Cases.size() >= 2) 2342 // Must recompute end() each iteration because it may be 2343 // invalidated by erase if we hold on to it 2344 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin()); 2345 J != Cases.end(); ) { 2346 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue(); 2347 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue(); 2348 MachineBasicBlock* nextBB = J->BB; 2349 MachineBasicBlock* currentBB = I->BB; 2350 2351 // If the two neighboring cases go to the same destination, merge them 2352 // into a single case. 2353 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) { 2354 I->High = J->High; 2355 J = Cases.erase(J); 2356 } else { 2357 I = J++; 2358 } 2359 } 2360 2361 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) { 2362 if (I->Low != I->High) 2363 // A range counts double, since it requires two compares. 2364 ++numCmps; 2365 } 2366 2367 return numCmps; 2368 } 2369 2370 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 2371 MachineBasicBlock *Last) { 2372 // Update JTCases. 2373 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) 2374 if (JTCases[i].first.HeaderBB == First) 2375 JTCases[i].first.HeaderBB = Last; 2376 2377 // Update BitTestCases. 2378 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) 2379 if (BitTestCases[i].Parent == First) 2380 BitTestCases[i].Parent = Last; 2381 } 2382 2383 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 2384 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 2385 2386 // Figure out which block is immediately after the current one. 2387 MachineBasicBlock *NextBlock = 0; 2388 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()]; 2389 2390 // If there is only the default destination, branch to it if it is not the 2391 // next basic block. Otherwise, just fall through. 2392 if (SI.getNumOperands() == 2) { 2393 // Update machine-CFG edges. 2394 2395 // If this is not a fall-through branch, emit the branch. 2396 SwitchMBB->addSuccessor(Default); 2397 if (Default != NextBlock) 2398 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), 2399 MVT::Other, getControlRoot(), 2400 DAG.getBasicBlock(Default))); 2401 2402 return; 2403 } 2404 2405 // If there are any non-default case statements, create a vector of Cases 2406 // representing each one, and sort the vector so that we can efficiently 2407 // create a binary search tree from them. 2408 CaseVector Cases; 2409 size_t numCmps = Clusterify(Cases, SI); 2410 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size() 2411 << ". Total compares: " << numCmps << '\n'); 2412 numCmps = 0; 2413 2414 // Get the Value to be switched on and default basic blocks, which will be 2415 // inserted into CaseBlock records, representing basic blocks in the binary 2416 // search tree. 2417 const Value *SV = SI.getOperand(0); 2418 2419 // Push the initial CaseRec onto the worklist 2420 CaseRecVector WorkList; 2421 WorkList.push_back(CaseRec(SwitchMBB,0,0, 2422 CaseRange(Cases.begin(),Cases.end()))); 2423 2424 while (!WorkList.empty()) { 2425 // Grab a record representing a case range to process off the worklist 2426 CaseRec CR = WorkList.back(); 2427 WorkList.pop_back(); 2428 2429 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2430 continue; 2431 2432 // If the range has few cases (two or less) emit a series of specific 2433 // tests. 2434 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB)) 2435 continue; 2436 2437 // If the switch has more than 5 blocks, and at least 40% dense, and the 2438 // target supports indirect branches, then emit a jump table rather than 2439 // lowering the switch to a binary tree of conditional branches. 2440 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB)) 2441 continue; 2442 2443 // Emit binary tree. We need to pick a pivot, and push left and right ranges 2444 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call. 2445 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB); 2446 } 2447 } 2448 2449 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 2450 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 2451 2452 // Update machine-CFG edges with unique successors. 2453 SmallVector<BasicBlock*, 32> succs; 2454 succs.reserve(I.getNumSuccessors()); 2455 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) 2456 succs.push_back(I.getSuccessor(i)); 2457 array_pod_sort(succs.begin(), succs.end()); 2458 succs.erase(std::unique(succs.begin(), succs.end()), succs.end()); 2459 for (unsigned i = 0, e = succs.size(); i != e; ++i) { 2460 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]]; 2461 addSuccessorWithWeight(IndirectBrMBB, Succ); 2462 } 2463 2464 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(), 2465 MVT::Other, getControlRoot(), 2466 getValue(I.getAddress()))); 2467 } 2468 2469 void SelectionDAGBuilder::visitFSub(const User &I) { 2470 // -0.0 - X --> fneg 2471 Type *Ty = I.getType(); 2472 if (isa<Constant>(I.getOperand(0)) && 2473 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) { 2474 SDValue Op2 = getValue(I.getOperand(1)); 2475 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(), 2476 Op2.getValueType(), Op2)); 2477 return; 2478 } 2479 2480 visitBinary(I, ISD::FSUB); 2481 } 2482 2483 void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) { 2484 SDValue Op1 = getValue(I.getOperand(0)); 2485 SDValue Op2 = getValue(I.getOperand(1)); 2486 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(), 2487 Op1.getValueType(), Op1, Op2)); 2488 } 2489 2490 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 2491 SDValue Op1 = getValue(I.getOperand(0)); 2492 SDValue Op2 = getValue(I.getOperand(1)); 2493 2494 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType()); 2495 2496 // Coerce the shift amount to the right type if we can. 2497 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 2498 unsigned ShiftSize = ShiftTy.getSizeInBits(); 2499 unsigned Op2Size = Op2.getValueType().getSizeInBits(); 2500 DebugLoc DL = getCurDebugLoc(); 2501 2502 // If the operand is smaller than the shift count type, promote it. 2503 if (ShiftSize > Op2Size) 2504 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2); 2505 2506 // If the operand is larger than the shift count type but the shift 2507 // count type has enough bits to represent any shift value, truncate 2508 // it now. This is a common case and it exposes the truncate to 2509 // optimization early. 2510 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits())) 2511 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2); 2512 // Otherwise we'll need to temporarily settle for some other convenient 2513 // type. Type legalization will make adjustments once the shiftee is split. 2514 else 2515 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32); 2516 } 2517 2518 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), 2519 Op1.getValueType(), Op1, Op2)); 2520 } 2521 2522 void SelectionDAGBuilder::visitSDiv(const User &I) { 2523 SDValue Op1 = getValue(I.getOperand(0)); 2524 SDValue Op2 = getValue(I.getOperand(1)); 2525 2526 // Turn exact SDivs into multiplications. 2527 // FIXME: This should be in DAGCombiner, but it doesn't have access to the 2528 // exact bit. 2529 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() && 2530 !isa<ConstantSDNode>(Op1) && 2531 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue()) 2532 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG)); 2533 else 2534 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(), 2535 Op1, Op2)); 2536 } 2537 2538 void SelectionDAGBuilder::visitICmp(const User &I) { 2539 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE; 2540 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I)) 2541 predicate = IC->getPredicate(); 2542 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I)) 2543 predicate = ICmpInst::Predicate(IC->getPredicate()); 2544 SDValue Op1 = getValue(I.getOperand(0)); 2545 SDValue Op2 = getValue(I.getOperand(1)); 2546 ISD::CondCode Opcode = getICmpCondCode(predicate); 2547 2548 EVT DestVT = TLI.getValueType(I.getType()); 2549 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode)); 2550 } 2551 2552 void SelectionDAGBuilder::visitFCmp(const User &I) { 2553 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE; 2554 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I)) 2555 predicate = FC->getPredicate(); 2556 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I)) 2557 predicate = FCmpInst::Predicate(FC->getPredicate()); 2558 SDValue Op1 = getValue(I.getOperand(0)); 2559 SDValue Op2 = getValue(I.getOperand(1)); 2560 ISD::CondCode Condition = getFCmpCondCode(predicate); 2561 EVT DestVT = TLI.getValueType(I.getType()); 2562 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition)); 2563 } 2564 2565 void SelectionDAGBuilder::visitSelect(const User &I) { 2566 SmallVector<EVT, 4> ValueVTs; 2567 ComputeValueVTs(TLI, I.getType(), ValueVTs); 2568 unsigned NumValues = ValueVTs.size(); 2569 if (NumValues == 0) return; 2570 2571 SmallVector<SDValue, 4> Values(NumValues); 2572 SDValue Cond = getValue(I.getOperand(0)); 2573 SDValue TrueVal = getValue(I.getOperand(1)); 2574 SDValue FalseVal = getValue(I.getOperand(2)); 2575 2576 for (unsigned i = 0; i != NumValues; ++i) 2577 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(), 2578 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i), 2579 Cond, 2580 SDValue(TrueVal.getNode(), 2581 TrueVal.getResNo() + i), 2582 SDValue(FalseVal.getNode(), 2583 FalseVal.getResNo() + i)); 2584 2585 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(), 2586 DAG.getVTList(&ValueVTs[0], NumValues), 2587 &Values[0], NumValues)); 2588 } 2589 2590 void SelectionDAGBuilder::visitTrunc(const User &I) { 2591 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 2592 SDValue N = getValue(I.getOperand(0)); 2593 EVT DestVT = TLI.getValueType(I.getType()); 2594 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N)); 2595 } 2596 2597 void SelectionDAGBuilder::visitZExt(const User &I) { 2598 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2599 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 2600 SDValue N = getValue(I.getOperand(0)); 2601 EVT DestVT = TLI.getValueType(I.getType()); 2602 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N)); 2603 } 2604 2605 void SelectionDAGBuilder::visitSExt(const User &I) { 2606 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 2607 // SExt also can't be a cast to bool for same reason. So, nothing much to do 2608 SDValue N = getValue(I.getOperand(0)); 2609 EVT DestVT = TLI.getValueType(I.getType()); 2610 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N)); 2611 } 2612 2613 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 2614 // FPTrunc is never a no-op cast, no need to check 2615 SDValue N = getValue(I.getOperand(0)); 2616 EVT DestVT = TLI.getValueType(I.getType()); 2617 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(), 2618 DestVT, N, DAG.getIntPtrConstant(0))); 2619 } 2620 2621 void SelectionDAGBuilder::visitFPExt(const User &I){ 2622 // FPTrunc is never a no-op cast, no need to check 2623 SDValue N = getValue(I.getOperand(0)); 2624 EVT DestVT = TLI.getValueType(I.getType()); 2625 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N)); 2626 } 2627 2628 void SelectionDAGBuilder::visitFPToUI(const User &I) { 2629 // FPToUI is never a no-op cast, no need to check 2630 SDValue N = getValue(I.getOperand(0)); 2631 EVT DestVT = TLI.getValueType(I.getType()); 2632 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N)); 2633 } 2634 2635 void SelectionDAGBuilder::visitFPToSI(const User &I) { 2636 // FPToSI is never a no-op cast, no need to check 2637 SDValue N = getValue(I.getOperand(0)); 2638 EVT DestVT = TLI.getValueType(I.getType()); 2639 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N)); 2640 } 2641 2642 void SelectionDAGBuilder::visitUIToFP(const User &I) { 2643 // UIToFP is never a no-op cast, no need to check 2644 SDValue N = getValue(I.getOperand(0)); 2645 EVT DestVT = TLI.getValueType(I.getType()); 2646 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N)); 2647 } 2648 2649 void SelectionDAGBuilder::visitSIToFP(const User &I){ 2650 // SIToFP is never a no-op cast, no need to check 2651 SDValue N = getValue(I.getOperand(0)); 2652 EVT DestVT = TLI.getValueType(I.getType()); 2653 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N)); 2654 } 2655 2656 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 2657 // What to do depends on the size of the integer and the size of the pointer. 2658 // We can either truncate, zero extend, or no-op, accordingly. 2659 SDValue N = getValue(I.getOperand(0)); 2660 EVT DestVT = TLI.getValueType(I.getType()); 2661 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT)); 2662 } 2663 2664 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 2665 // What to do depends on the size of the integer and the size of the pointer. 2666 // We can either truncate, zero extend, or no-op, accordingly. 2667 SDValue N = getValue(I.getOperand(0)); 2668 EVT DestVT = TLI.getValueType(I.getType()); 2669 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT)); 2670 } 2671 2672 void SelectionDAGBuilder::visitBitCast(const User &I) { 2673 SDValue N = getValue(I.getOperand(0)); 2674 EVT DestVT = TLI.getValueType(I.getType()); 2675 2676 // BitCast assures us that source and destination are the same size so this is 2677 // either a BITCAST or a no-op. 2678 if (DestVT != N.getValueType()) 2679 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(), 2680 DestVT, N)); // convert types. 2681 else 2682 setValue(&I, N); // noop cast. 2683 } 2684 2685 void SelectionDAGBuilder::visitInsertElement(const User &I) { 2686 SDValue InVec = getValue(I.getOperand(0)); 2687 SDValue InVal = getValue(I.getOperand(1)); 2688 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), 2689 TLI.getPointerTy(), 2690 getValue(I.getOperand(2))); 2691 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(), 2692 TLI.getValueType(I.getType()), 2693 InVec, InVal, InIdx)); 2694 } 2695 2696 void SelectionDAGBuilder::visitExtractElement(const User &I) { 2697 SDValue InVec = getValue(I.getOperand(0)); 2698 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), 2699 TLI.getPointerTy(), 2700 getValue(I.getOperand(1))); 2701 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(), 2702 TLI.getValueType(I.getType()), InVec, InIdx)); 2703 } 2704 2705 // Utility for visitShuffleVector - Returns true if the mask is mask starting 2706 // from SIndx and increasing to the element length (undefs are allowed). 2707 static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) { 2708 unsigned MaskNumElts = Mask.size(); 2709 for (unsigned i = 0; i != MaskNumElts; ++i) 2710 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx))) 2711 return false; 2712 return true; 2713 } 2714 2715 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 2716 SmallVector<int, 8> Mask; 2717 SDValue Src1 = getValue(I.getOperand(0)); 2718 SDValue Src2 = getValue(I.getOperand(1)); 2719 2720 // Convert the ConstantVector mask operand into an array of ints, with -1 2721 // representing undef values. 2722 SmallVector<Constant*, 8> MaskElts; 2723 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts); 2724 unsigned MaskNumElts = MaskElts.size(); 2725 for (unsigned i = 0; i != MaskNumElts; ++i) { 2726 if (isa<UndefValue>(MaskElts[i])) 2727 Mask.push_back(-1); 2728 else 2729 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue()); 2730 } 2731 2732 EVT VT = TLI.getValueType(I.getType()); 2733 EVT SrcVT = Src1.getValueType(); 2734 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 2735 2736 if (SrcNumElts == MaskNumElts) { 2737 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2, 2738 &Mask[0])); 2739 return; 2740 } 2741 2742 // Normalize the shuffle vector since mask and vector length don't match. 2743 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) { 2744 // Mask is longer than the source vectors and is a multiple of the source 2745 // vectors. We can use concatenate vector to make the mask and vectors 2746 // lengths match. 2747 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) { 2748 // The shuffle is concatenating two vectors together. 2749 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(), 2750 VT, Src1, Src2)); 2751 return; 2752 } 2753 2754 // Pad both vectors with undefs to make them the same length as the mask. 2755 unsigned NumConcat = MaskNumElts / SrcNumElts; 2756 bool Src1U = Src1.getOpcode() == ISD::UNDEF; 2757 bool Src2U = Src2.getOpcode() == ISD::UNDEF; 2758 SDValue UndefVal = DAG.getUNDEF(SrcVT); 2759 2760 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 2761 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 2762 MOps1[0] = Src1; 2763 MOps2[0] = Src2; 2764 2765 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2766 getCurDebugLoc(), VT, 2767 &MOps1[0], NumConcat); 2768 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS, 2769 getCurDebugLoc(), VT, 2770 &MOps2[0], NumConcat); 2771 2772 // Readjust mask for new input vector length. 2773 SmallVector<int, 8> MappedOps; 2774 for (unsigned i = 0; i != MaskNumElts; ++i) { 2775 int Idx = Mask[i]; 2776 if (Idx < (int)SrcNumElts) 2777 MappedOps.push_back(Idx); 2778 else 2779 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts); 2780 } 2781 2782 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2, 2783 &MappedOps[0])); 2784 return; 2785 } 2786 2787 if (SrcNumElts > MaskNumElts) { 2788 // Analyze the access pattern of the vector to see if we can extract 2789 // two subvectors and do the shuffle. The analysis is done by calculating 2790 // the range of elements the mask access on both vectors. 2791 int MinRange[2] = { static_cast<int>(SrcNumElts+1), 2792 static_cast<int>(SrcNumElts+1)}; 2793 int MaxRange[2] = {-1, -1}; 2794 2795 for (unsigned i = 0; i != MaskNumElts; ++i) { 2796 int Idx = Mask[i]; 2797 int Input = 0; 2798 if (Idx < 0) 2799 continue; 2800 2801 if (Idx >= (int)SrcNumElts) { 2802 Input = 1; 2803 Idx -= SrcNumElts; 2804 } 2805 if (Idx > MaxRange[Input]) 2806 MaxRange[Input] = Idx; 2807 if (Idx < MinRange[Input]) 2808 MinRange[Input] = Idx; 2809 } 2810 2811 // Check if the access is smaller than the vector size and can we find 2812 // a reasonable extract index. 2813 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not 2814 // Extract. 2815 int StartIdx[2]; // StartIdx to extract from 2816 for (int Input=0; Input < 2; ++Input) { 2817 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) { 2818 RangeUse[Input] = 0; // Unused 2819 StartIdx[Input] = 0; 2820 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) { 2821 // Fits within range but we should see if we can find a good 2822 // start index that is a multiple of the mask length. 2823 if (MaxRange[Input] < (int)MaskNumElts) { 2824 RangeUse[Input] = 1; // Extract from beginning of the vector 2825 StartIdx[Input] = 0; 2826 } else { 2827 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts; 2828 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts && 2829 StartIdx[Input] + MaskNumElts <= SrcNumElts) 2830 RangeUse[Input] = 1; // Extract from a multiple of the mask length. 2831 } 2832 } 2833 } 2834 2835 if (RangeUse[0] == 0 && RangeUse[1] == 0) { 2836 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 2837 return; 2838 } 2839 else if (RangeUse[0] < 2 && RangeUse[1] < 2) { 2840 // Extract appropriate subvector and generate a vector shuffle 2841 for (int Input=0; Input < 2; ++Input) { 2842 SDValue &Src = Input == 0 ? Src1 : Src2; 2843 if (RangeUse[Input] == 0) 2844 Src = DAG.getUNDEF(VT); 2845 else 2846 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT, 2847 Src, DAG.getIntPtrConstant(StartIdx[Input])); 2848 } 2849 2850 // Calculate new mask. 2851 SmallVector<int, 8> MappedOps; 2852 for (unsigned i = 0; i != MaskNumElts; ++i) { 2853 int Idx = Mask[i]; 2854 if (Idx < 0) 2855 MappedOps.push_back(Idx); 2856 else if (Idx < (int)SrcNumElts) 2857 MappedOps.push_back(Idx - StartIdx[0]); 2858 else 2859 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts); 2860 } 2861 2862 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2, 2863 &MappedOps[0])); 2864 return; 2865 } 2866 } 2867 2868 // We can't use either concat vectors or extract subvectors so fall back to 2869 // replacing the shuffle with extract and build vector. 2870 // to insert and build vector. 2871 EVT EltVT = VT.getVectorElementType(); 2872 EVT PtrVT = TLI.getPointerTy(); 2873 SmallVector<SDValue,8> Ops; 2874 for (unsigned i = 0; i != MaskNumElts; ++i) { 2875 if (Mask[i] < 0) { 2876 Ops.push_back(DAG.getUNDEF(EltVT)); 2877 } else { 2878 int Idx = Mask[i]; 2879 SDValue Res; 2880 2881 if (Idx < (int)SrcNumElts) 2882 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(), 2883 EltVT, Src1, DAG.getConstant(Idx, PtrVT)); 2884 else 2885 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(), 2886 EltVT, Src2, 2887 DAG.getConstant(Idx - SrcNumElts, PtrVT)); 2888 2889 Ops.push_back(Res); 2890 } 2891 } 2892 2893 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(), 2894 VT, &Ops[0], Ops.size())); 2895 } 2896 2897 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 2898 const Value *Op0 = I.getOperand(0); 2899 const Value *Op1 = I.getOperand(1); 2900 Type *AggTy = I.getType(); 2901 Type *ValTy = Op1->getType(); 2902 bool IntoUndef = isa<UndefValue>(Op0); 2903 bool FromUndef = isa<UndefValue>(Op1); 2904 2905 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2906 2907 SmallVector<EVT, 4> AggValueVTs; 2908 ComputeValueVTs(TLI, AggTy, AggValueVTs); 2909 SmallVector<EVT, 4> ValValueVTs; 2910 ComputeValueVTs(TLI, ValTy, ValValueVTs); 2911 2912 unsigned NumAggValues = AggValueVTs.size(); 2913 unsigned NumValValues = ValValueVTs.size(); 2914 SmallVector<SDValue, 4> Values(NumAggValues); 2915 2916 SDValue Agg = getValue(Op0); 2917 unsigned i = 0; 2918 // Copy the beginning value(s) from the original aggregate. 2919 for (; i != LinearIndex; ++i) 2920 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2921 SDValue(Agg.getNode(), Agg.getResNo() + i); 2922 // Copy values from the inserted value(s). 2923 if (NumValValues) { 2924 SDValue Val = getValue(Op1); 2925 for (; i != LinearIndex + NumValValues; ++i) 2926 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2927 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 2928 } 2929 // Copy remaining value(s) from the original aggregate. 2930 for (; i != NumAggValues; ++i) 2931 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 2932 SDValue(Agg.getNode(), Agg.getResNo() + i); 2933 2934 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(), 2935 DAG.getVTList(&AggValueVTs[0], NumAggValues), 2936 &Values[0], NumAggValues)); 2937 } 2938 2939 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 2940 const Value *Op0 = I.getOperand(0); 2941 Type *AggTy = Op0->getType(); 2942 Type *ValTy = I.getType(); 2943 bool OutOfUndef = isa<UndefValue>(Op0); 2944 2945 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices()); 2946 2947 SmallVector<EVT, 4> ValValueVTs; 2948 ComputeValueVTs(TLI, ValTy, ValValueVTs); 2949 2950 unsigned NumValValues = ValValueVTs.size(); 2951 2952 // Ignore a extractvalue that produces an empty object 2953 if (!NumValValues) { 2954 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 2955 return; 2956 } 2957 2958 SmallVector<SDValue, 4> Values(NumValValues); 2959 2960 SDValue Agg = getValue(Op0); 2961 // Copy out the selected value(s). 2962 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 2963 Values[i - LinearIndex] = 2964 OutOfUndef ? 2965 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 2966 SDValue(Agg.getNode(), Agg.getResNo() + i); 2967 2968 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(), 2969 DAG.getVTList(&ValValueVTs[0], NumValValues), 2970 &Values[0], NumValValues)); 2971 } 2972 2973 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 2974 SDValue N = getValue(I.getOperand(0)); 2975 Type *Ty = I.getOperand(0)->getType(); 2976 2977 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end(); 2978 OI != E; ++OI) { 2979 const Value *Idx = *OI; 2980 if (StructType *StTy = dyn_cast<StructType>(Ty)) { 2981 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue(); 2982 if (Field) { 2983 // N = N + Offset 2984 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field); 2985 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N, 2986 DAG.getIntPtrConstant(Offset)); 2987 } 2988 2989 Ty = StTy->getElementType(Field); 2990 } else { 2991 Ty = cast<SequentialType>(Ty)->getElementType(); 2992 2993 // If this is a constant subscript, handle it quickly. 2994 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) { 2995 if (CI->isZero()) continue; 2996 uint64_t Offs = 2997 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue(); 2998 SDValue OffsVal; 2999 EVT PTy = TLI.getPointerTy(); 3000 unsigned PtrBits = PTy.getSizeInBits(); 3001 if (PtrBits < 64) 3002 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), 3003 TLI.getPointerTy(), 3004 DAG.getConstant(Offs, MVT::i64)); 3005 else 3006 OffsVal = DAG.getIntPtrConstant(Offs); 3007 3008 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N, 3009 OffsVal); 3010 continue; 3011 } 3012 3013 // N = N + Idx * ElementSize; 3014 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(), 3015 TD->getTypeAllocSize(Ty)); 3016 SDValue IdxN = getValue(Idx); 3017 3018 // If the index is smaller or larger than intptr_t, truncate or extend 3019 // it. 3020 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType()); 3021 3022 // If this is a multiply by a power of two, turn it into a shl 3023 // immediately. This is a very common case. 3024 if (ElementSize != 1) { 3025 if (ElementSize.isPowerOf2()) { 3026 unsigned Amt = ElementSize.logBase2(); 3027 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(), 3028 N.getValueType(), IdxN, 3029 DAG.getConstant(Amt, TLI.getPointerTy())); 3030 } else { 3031 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy()); 3032 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(), 3033 N.getValueType(), IdxN, Scale); 3034 } 3035 } 3036 3037 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), 3038 N.getValueType(), N, IdxN); 3039 } 3040 } 3041 3042 setValue(&I, N); 3043 } 3044 3045 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 3046 // If this is a fixed sized alloca in the entry block of the function, 3047 // allocate it statically on the stack. 3048 if (FuncInfo.StaticAllocaMap.count(&I)) 3049 return; // getValue will auto-populate this. 3050 3051 Type *Ty = I.getAllocatedType(); 3052 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty); 3053 unsigned Align = 3054 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty), 3055 I.getAlignment()); 3056 3057 SDValue AllocSize = getValue(I.getArraySize()); 3058 3059 EVT IntPtr = TLI.getPointerTy(); 3060 if (AllocSize.getValueType() != IntPtr) 3061 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr); 3062 3063 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr, 3064 AllocSize, 3065 DAG.getConstant(TySize, IntPtr)); 3066 3067 // Handle alignment. If the requested alignment is less than or equal to 3068 // the stack alignment, ignore it. If the size is greater than or equal to 3069 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 3070 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment(); 3071 if (Align <= StackAlign) 3072 Align = 0; 3073 3074 // Round the size of the allocation up to the stack alignment size 3075 // by add SA-1 to the size. 3076 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(), 3077 AllocSize.getValueType(), AllocSize, 3078 DAG.getIntPtrConstant(StackAlign-1)); 3079 3080 // Mask out the low bits for alignment purposes. 3081 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(), 3082 AllocSize.getValueType(), AllocSize, 3083 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1))); 3084 3085 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) }; 3086 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 3087 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(), 3088 VTs, Ops, 3); 3089 setValue(&I, DSA); 3090 DAG.setRoot(DSA.getValue(1)); 3091 3092 // Inform the Frame Information that we have just allocated a variable-sized 3093 // object. 3094 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1); 3095 } 3096 3097 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 3098 const Value *SV = I.getOperand(0); 3099 SDValue Ptr = getValue(SV); 3100 3101 Type *Ty = I.getType(); 3102 3103 bool isVolatile = I.isVolatile(); 3104 bool isNonTemporal = I.getMetadata("nontemporal") != 0; 3105 unsigned Alignment = I.getAlignment(); 3106 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa); 3107 3108 SmallVector<EVT, 4> ValueVTs; 3109 SmallVector<uint64_t, 4> Offsets; 3110 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets); 3111 unsigned NumValues = ValueVTs.size(); 3112 if (NumValues == 0) 3113 return; 3114 3115 SDValue Root; 3116 bool ConstantMemory = false; 3117 if (I.isVolatile() || NumValues > MaxParallelChains) 3118 // Serialize volatile loads with other side effects. 3119 Root = getRoot(); 3120 else if (AA->pointsToConstantMemory( 3121 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) { 3122 // Do not serialize (non-volatile) loads of constant memory with anything. 3123 Root = DAG.getEntryNode(); 3124 ConstantMemory = true; 3125 } else { 3126 // Do not serialize non-volatile loads against each other. 3127 Root = DAG.getRoot(); 3128 } 3129 3130 SmallVector<SDValue, 4> Values(NumValues); 3131 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3132 NumValues)); 3133 EVT PtrVT = Ptr.getValueType(); 3134 unsigned ChainI = 0; 3135 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3136 // Serializing loads here may result in excessive register pressure, and 3137 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 3138 // could recover a bit by hoisting nodes upward in the chain by recognizing 3139 // they are side-effect free or do not alias. The optimizer should really 3140 // avoid this case by converting large object/array copies to llvm.memcpy 3141 // (MaxParallelChains should always remain as failsafe). 3142 if (ChainI == MaxParallelChains) { 3143 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 3144 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 3145 MVT::Other, &Chains[0], ChainI); 3146 Root = Chain; 3147 ChainI = 0; 3148 } 3149 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(), 3150 PtrVT, Ptr, 3151 DAG.getConstant(Offsets[i], PtrVT)); 3152 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root, 3153 A, MachinePointerInfo(SV, Offsets[i]), isVolatile, 3154 isNonTemporal, Alignment, TBAAInfo); 3155 3156 Values[i] = L; 3157 Chains[ChainI] = L.getValue(1); 3158 } 3159 3160 if (!ConstantMemory) { 3161 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 3162 MVT::Other, &Chains[0], ChainI); 3163 if (isVolatile) 3164 DAG.setRoot(Chain); 3165 else 3166 PendingLoads.push_back(Chain); 3167 } 3168 3169 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(), 3170 DAG.getVTList(&ValueVTs[0], NumValues), 3171 &Values[0], NumValues)); 3172 } 3173 3174 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 3175 const Value *SrcV = I.getOperand(0); 3176 const Value *PtrV = I.getOperand(1); 3177 3178 SmallVector<EVT, 4> ValueVTs; 3179 SmallVector<uint64_t, 4> Offsets; 3180 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets); 3181 unsigned NumValues = ValueVTs.size(); 3182 if (NumValues == 0) 3183 return; 3184 3185 // Get the lowered operands. Note that we do this after 3186 // checking if NumResults is zero, because with zero results 3187 // the operands won't have values in the map. 3188 SDValue Src = getValue(SrcV); 3189 SDValue Ptr = getValue(PtrV); 3190 3191 SDValue Root = getRoot(); 3192 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains), 3193 NumValues)); 3194 EVT PtrVT = Ptr.getValueType(); 3195 bool isVolatile = I.isVolatile(); 3196 bool isNonTemporal = I.getMetadata("nontemporal") != 0; 3197 unsigned Alignment = I.getAlignment(); 3198 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa); 3199 3200 unsigned ChainI = 0; 3201 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 3202 // See visitLoad comments. 3203 if (ChainI == MaxParallelChains) { 3204 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 3205 MVT::Other, &Chains[0], ChainI); 3206 Root = Chain; 3207 ChainI = 0; 3208 } 3209 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr, 3210 DAG.getConstant(Offsets[i], PtrVT)); 3211 SDValue St = DAG.getStore(Root, getCurDebugLoc(), 3212 SDValue(Src.getNode(), Src.getResNo() + i), 3213 Add, MachinePointerInfo(PtrV, Offsets[i]), 3214 isVolatile, isNonTemporal, Alignment, TBAAInfo); 3215 Chains[ChainI] = St; 3216 } 3217 3218 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 3219 MVT::Other, &Chains[0], ChainI); 3220 ++SDNodeOrder; 3221 AssignOrderingToNode(StoreNode.getNode()); 3222 DAG.setRoot(StoreNode); 3223 } 3224 3225 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 3226 DebugLoc dl = getCurDebugLoc(); 3227 SDValue Ops[3]; 3228 Ops[0] = getRoot(); 3229 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy()); 3230 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy()); 3231 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3)); 3232 } 3233 3234 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 3235 /// node. 3236 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 3237 unsigned Intrinsic) { 3238 bool HasChain = !I.doesNotAccessMemory(); 3239 bool OnlyLoad = HasChain && I.onlyReadsMemory(); 3240 3241 // Build the operand list. 3242 SmallVector<SDValue, 8> Ops; 3243 if (HasChain) { // If this intrinsic has side-effects, chainify it. 3244 if (OnlyLoad) { 3245 // We don't need to serialize loads against other loads. 3246 Ops.push_back(DAG.getRoot()); 3247 } else { 3248 Ops.push_back(getRoot()); 3249 } 3250 } 3251 3252 // Info is set by getTgtMemInstrinsic 3253 TargetLowering::IntrinsicInfo Info; 3254 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic); 3255 3256 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 3257 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 3258 Info.opc == ISD::INTRINSIC_W_CHAIN) 3259 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy())); 3260 3261 // Add all operands of the call to the operand list. 3262 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 3263 SDValue Op = getValue(I.getArgOperand(i)); 3264 assert(TLI.isTypeLegal(Op.getValueType()) && 3265 "Intrinsic uses a non-legal type?"); 3266 Ops.push_back(Op); 3267 } 3268 3269 SmallVector<EVT, 4> ValueVTs; 3270 ComputeValueVTs(TLI, I.getType(), ValueVTs); 3271 #ifndef NDEBUG 3272 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) { 3273 assert(TLI.isTypeLegal(ValueVTs[Val]) && 3274 "Intrinsic uses a non-legal type?"); 3275 } 3276 #endif // NDEBUG 3277 3278 if (HasChain) 3279 ValueVTs.push_back(MVT::Other); 3280 3281 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size()); 3282 3283 // Create the node. 3284 SDValue Result; 3285 if (IsTgtIntrinsic) { 3286 // This is target intrinsic that touches memory 3287 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(), 3288 VTs, &Ops[0], Ops.size(), 3289 Info.memVT, 3290 MachinePointerInfo(Info.ptrVal, Info.offset), 3291 Info.align, Info.vol, 3292 Info.readMem, Info.writeMem); 3293 } else if (!HasChain) { 3294 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(), 3295 VTs, &Ops[0], Ops.size()); 3296 } else if (!I.getType()->isVoidTy()) { 3297 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(), 3298 VTs, &Ops[0], Ops.size()); 3299 } else { 3300 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(), 3301 VTs, &Ops[0], Ops.size()); 3302 } 3303 3304 if (HasChain) { 3305 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 3306 if (OnlyLoad) 3307 PendingLoads.push_back(Chain); 3308 else 3309 DAG.setRoot(Chain); 3310 } 3311 3312 if (!I.getType()->isVoidTy()) { 3313 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) { 3314 EVT VT = TLI.getValueType(PTy); 3315 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result); 3316 } 3317 3318 setValue(&I, Result); 3319 } 3320 } 3321 3322 /// GetSignificand - Get the significand and build it into a floating-point 3323 /// number with exponent of 1: 3324 /// 3325 /// Op = (Op & 0x007fffff) | 0x3f800000; 3326 /// 3327 /// where Op is the hexidecimal representation of floating point value. 3328 static SDValue 3329 GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) { 3330 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3331 DAG.getConstant(0x007fffff, MVT::i32)); 3332 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 3333 DAG.getConstant(0x3f800000, MVT::i32)); 3334 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 3335 } 3336 3337 /// GetExponent - Get the exponent: 3338 /// 3339 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 3340 /// 3341 /// where Op is the hexidecimal representation of floating point value. 3342 static SDValue 3343 GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI, 3344 DebugLoc dl) { 3345 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 3346 DAG.getConstant(0x7f800000, MVT::i32)); 3347 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0, 3348 DAG.getConstant(23, TLI.getPointerTy())); 3349 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 3350 DAG.getConstant(127, MVT::i32)); 3351 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 3352 } 3353 3354 /// getF32Constant - Get 32-bit floating point constant. 3355 static SDValue 3356 getF32Constant(SelectionDAG &DAG, unsigned Flt) { 3357 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32); 3358 } 3359 3360 /// Inlined utility function to implement binary input atomic intrinsics for 3361 /// visitIntrinsicCall: I is a call instruction 3362 /// Op is the associated NodeType for I 3363 const char * 3364 SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I, 3365 ISD::NodeType Op) { 3366 SDValue Root = getRoot(); 3367 SDValue L = 3368 DAG.getAtomic(Op, getCurDebugLoc(), 3369 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(), 3370 Root, 3371 getValue(I.getArgOperand(0)), 3372 getValue(I.getArgOperand(1)), 3373 I.getArgOperand(0)); 3374 setValue(&I, L); 3375 DAG.setRoot(L.getValue(1)); 3376 return 0; 3377 } 3378 3379 // implVisitAluOverflow - Lower arithmetic overflow instrinsics. 3380 const char * 3381 SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) { 3382 SDValue Op1 = getValue(I.getArgOperand(0)); 3383 SDValue Op2 = getValue(I.getArgOperand(1)); 3384 3385 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1); 3386 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2)); 3387 return 0; 3388 } 3389 3390 /// visitExp - Lower an exp intrinsic. Handles the special sequences for 3391 /// limited-precision mode. 3392 void 3393 SelectionDAGBuilder::visitExp(const CallInst &I) { 3394 SDValue result; 3395 DebugLoc dl = getCurDebugLoc(); 3396 3397 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 && 3398 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3399 SDValue Op = getValue(I.getArgOperand(0)); 3400 3401 // Put the exponent in the right bit position for later addition to the 3402 // final result: 3403 // 3404 // #define LOG2OFe 1.4426950f 3405 // IntegerPartOfX = ((int32_t)(X * LOG2OFe)); 3406 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3407 getF32Constant(DAG, 0x3fb8aa3b)); 3408 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3409 3410 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX; 3411 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3412 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3413 3414 // IntegerPartOfX <<= 23; 3415 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3416 DAG.getConstant(23, TLI.getPointerTy())); 3417 3418 if (LimitFloatPrecision <= 6) { 3419 // For floating-point precision of 6: 3420 // 3421 // TwoToFractionalPartOfX = 3422 // 0.997535578f + 3423 // (0.735607626f + 0.252464424f * x) * x; 3424 // 3425 // error 0.0144103317, which is 6 bits 3426 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3427 getF32Constant(DAG, 0x3e814304)); 3428 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3429 getF32Constant(DAG, 0x3f3c50c8)); 3430 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3431 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3432 getF32Constant(DAG, 0x3f7f5e7e)); 3433 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5); 3434 3435 // Add the exponent into the result in integer domain. 3436 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32, 3437 TwoToFracPartOfX, IntegerPartOfX); 3438 3439 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6); 3440 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 3441 // For floating-point precision of 12: 3442 // 3443 // TwoToFractionalPartOfX = 3444 // 0.999892986f + 3445 // (0.696457318f + 3446 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3447 // 3448 // 0.000107046256 error, which is 13 to 14 bits 3449 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3450 getF32Constant(DAG, 0x3da235e3)); 3451 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3452 getF32Constant(DAG, 0x3e65b8f3)); 3453 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3454 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3455 getF32Constant(DAG, 0x3f324b07)); 3456 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3457 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3458 getF32Constant(DAG, 0x3f7ff8fd)); 3459 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7); 3460 3461 // Add the exponent into the result in integer domain. 3462 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32, 3463 TwoToFracPartOfX, IntegerPartOfX); 3464 3465 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8); 3466 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 3467 // For floating-point precision of 18: 3468 // 3469 // TwoToFractionalPartOfX = 3470 // 0.999999982f + 3471 // (0.693148872f + 3472 // (0.240227044f + 3473 // (0.554906021e-1f + 3474 // (0.961591928e-2f + 3475 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3476 // 3477 // error 2.47208000*10^(-7), which is better than 18 bits 3478 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3479 getF32Constant(DAG, 0x3924b03e)); 3480 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3481 getF32Constant(DAG, 0x3ab24b87)); 3482 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3483 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3484 getF32Constant(DAG, 0x3c1d8c17)); 3485 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3486 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3487 getF32Constant(DAG, 0x3d634a1d)); 3488 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3489 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3490 getF32Constant(DAG, 0x3e75fe14)); 3491 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3492 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3493 getF32Constant(DAG, 0x3f317234)); 3494 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3495 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3496 getF32Constant(DAG, 0x3f800000)); 3497 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl, 3498 MVT::i32, t13); 3499 3500 // Add the exponent into the result in integer domain. 3501 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32, 3502 TwoToFracPartOfX, IntegerPartOfX); 3503 3504 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14); 3505 } 3506 } else { 3507 // No special expansion. 3508 result = DAG.getNode(ISD::FEXP, dl, 3509 getValue(I.getArgOperand(0)).getValueType(), 3510 getValue(I.getArgOperand(0))); 3511 } 3512 3513 setValue(&I, result); 3514 } 3515 3516 /// visitLog - Lower a log intrinsic. Handles the special sequences for 3517 /// limited-precision mode. 3518 void 3519 SelectionDAGBuilder::visitLog(const CallInst &I) { 3520 SDValue result; 3521 DebugLoc dl = getCurDebugLoc(); 3522 3523 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 && 3524 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3525 SDValue Op = getValue(I.getArgOperand(0)); 3526 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3527 3528 // Scale the exponent by log(2) [0.69314718f]. 3529 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3530 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3531 getF32Constant(DAG, 0x3f317218)); 3532 3533 // Get the significand and build it into a floating-point number with 3534 // exponent of 1. 3535 SDValue X = GetSignificand(DAG, Op1, dl); 3536 3537 if (LimitFloatPrecision <= 6) { 3538 // For floating-point precision of 6: 3539 // 3540 // LogofMantissa = 3541 // -1.1609546f + 3542 // (1.4034025f - 0.23903021f * x) * x; 3543 // 3544 // error 0.0034276066, which is better than 8 bits 3545 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3546 getF32Constant(DAG, 0xbe74c456)); 3547 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3548 getF32Constant(DAG, 0x3fb3a2b1)); 3549 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3550 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3551 getF32Constant(DAG, 0x3f949a29)); 3552 3553 result = DAG.getNode(ISD::FADD, dl, 3554 MVT::f32, LogOfExponent, LogOfMantissa); 3555 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 3556 // For floating-point precision of 12: 3557 // 3558 // LogOfMantissa = 3559 // -1.7417939f + 3560 // (2.8212026f + 3561 // (-1.4699568f + 3562 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 3563 // 3564 // error 0.000061011436, which is 14 bits 3565 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3566 getF32Constant(DAG, 0xbd67b6d6)); 3567 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3568 getF32Constant(DAG, 0x3ee4f4b8)); 3569 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3570 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3571 getF32Constant(DAG, 0x3fbc278b)); 3572 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3573 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3574 getF32Constant(DAG, 0x40348e95)); 3575 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3576 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3577 getF32Constant(DAG, 0x3fdef31a)); 3578 3579 result = DAG.getNode(ISD::FADD, dl, 3580 MVT::f32, LogOfExponent, LogOfMantissa); 3581 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 3582 // For floating-point precision of 18: 3583 // 3584 // LogOfMantissa = 3585 // -2.1072184f + 3586 // (4.2372794f + 3587 // (-3.7029485f + 3588 // (2.2781945f + 3589 // (-0.87823314f + 3590 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 3591 // 3592 // error 0.0000023660568, which is better than 18 bits 3593 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3594 getF32Constant(DAG, 0xbc91e5ac)); 3595 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3596 getF32Constant(DAG, 0x3e4350aa)); 3597 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3598 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3599 getF32Constant(DAG, 0x3f60d3e3)); 3600 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3601 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3602 getF32Constant(DAG, 0x4011cdf0)); 3603 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3604 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3605 getF32Constant(DAG, 0x406cfd1c)); 3606 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3607 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3608 getF32Constant(DAG, 0x408797cb)); 3609 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3610 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3611 getF32Constant(DAG, 0x4006dcab)); 3612 3613 result = DAG.getNode(ISD::FADD, dl, 3614 MVT::f32, LogOfExponent, LogOfMantissa); 3615 } 3616 } else { 3617 // No special expansion. 3618 result = DAG.getNode(ISD::FLOG, dl, 3619 getValue(I.getArgOperand(0)).getValueType(), 3620 getValue(I.getArgOperand(0))); 3621 } 3622 3623 setValue(&I, result); 3624 } 3625 3626 /// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for 3627 /// limited-precision mode. 3628 void 3629 SelectionDAGBuilder::visitLog2(const CallInst &I) { 3630 SDValue result; 3631 DebugLoc dl = getCurDebugLoc(); 3632 3633 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 && 3634 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3635 SDValue Op = getValue(I.getArgOperand(0)); 3636 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3637 3638 // Get the exponent. 3639 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 3640 3641 // Get the significand and build it into a floating-point number with 3642 // exponent of 1. 3643 SDValue X = GetSignificand(DAG, Op1, dl); 3644 3645 // Different possible minimax approximations of significand in 3646 // floating-point for various degrees of accuracy over [1,2]. 3647 if (LimitFloatPrecision <= 6) { 3648 // For floating-point precision of 6: 3649 // 3650 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 3651 // 3652 // error 0.0049451742, which is more than 7 bits 3653 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3654 getF32Constant(DAG, 0xbeb08fe0)); 3655 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3656 getF32Constant(DAG, 0x40019463)); 3657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3658 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3659 getF32Constant(DAG, 0x3fd6633d)); 3660 3661 result = DAG.getNode(ISD::FADD, dl, 3662 MVT::f32, LogOfExponent, Log2ofMantissa); 3663 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 3664 // For floating-point precision of 12: 3665 // 3666 // Log2ofMantissa = 3667 // -2.51285454f + 3668 // (4.07009056f + 3669 // (-2.12067489f + 3670 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 3671 // 3672 // error 0.0000876136000, which is better than 13 bits 3673 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3674 getF32Constant(DAG, 0xbda7262e)); 3675 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3676 getF32Constant(DAG, 0x3f25280b)); 3677 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3678 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3679 getF32Constant(DAG, 0x4007b923)); 3680 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3681 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3682 getF32Constant(DAG, 0x40823e2f)); 3683 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3684 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3685 getF32Constant(DAG, 0x4020d29c)); 3686 3687 result = DAG.getNode(ISD::FADD, dl, 3688 MVT::f32, LogOfExponent, Log2ofMantissa); 3689 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 3690 // For floating-point precision of 18: 3691 // 3692 // Log2ofMantissa = 3693 // -3.0400495f + 3694 // (6.1129976f + 3695 // (-5.3420409f + 3696 // (3.2865683f + 3697 // (-1.2669343f + 3698 // (0.27515199f - 3699 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 3700 // 3701 // error 0.0000018516, which is better than 18 bits 3702 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3703 getF32Constant(DAG, 0xbcd2769e)); 3704 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3705 getF32Constant(DAG, 0x3e8ce0b9)); 3706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3707 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3708 getF32Constant(DAG, 0x3fa22ae7)); 3709 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3710 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3711 getF32Constant(DAG, 0x40525723)); 3712 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3713 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 3714 getF32Constant(DAG, 0x40aaf200)); 3715 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3716 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3717 getF32Constant(DAG, 0x40c39dad)); 3718 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3719 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 3720 getF32Constant(DAG, 0x4042902c)); 3721 3722 result = DAG.getNode(ISD::FADD, dl, 3723 MVT::f32, LogOfExponent, Log2ofMantissa); 3724 } 3725 } else { 3726 // No special expansion. 3727 result = DAG.getNode(ISD::FLOG2, dl, 3728 getValue(I.getArgOperand(0)).getValueType(), 3729 getValue(I.getArgOperand(0))); 3730 } 3731 3732 setValue(&I, result); 3733 } 3734 3735 /// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for 3736 /// limited-precision mode. 3737 void 3738 SelectionDAGBuilder::visitLog10(const CallInst &I) { 3739 SDValue result; 3740 DebugLoc dl = getCurDebugLoc(); 3741 3742 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 && 3743 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3744 SDValue Op = getValue(I.getArgOperand(0)); 3745 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 3746 3747 // Scale the exponent by log10(2) [0.30102999f]. 3748 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 3749 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 3750 getF32Constant(DAG, 0x3e9a209a)); 3751 3752 // Get the significand and build it into a floating-point number with 3753 // exponent of 1. 3754 SDValue X = GetSignificand(DAG, Op1, dl); 3755 3756 if (LimitFloatPrecision <= 6) { 3757 // For floating-point precision of 6: 3758 // 3759 // Log10ofMantissa = 3760 // -0.50419619f + 3761 // (0.60948995f - 0.10380950f * x) * x; 3762 // 3763 // error 0.0014886165, which is 6 bits 3764 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3765 getF32Constant(DAG, 0xbdd49a13)); 3766 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 3767 getF32Constant(DAG, 0x3f1c0789)); 3768 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3769 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 3770 getF32Constant(DAG, 0x3f011300)); 3771 3772 result = DAG.getNode(ISD::FADD, dl, 3773 MVT::f32, LogOfExponent, Log10ofMantissa); 3774 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 3775 // For floating-point precision of 12: 3776 // 3777 // Log10ofMantissa = 3778 // -0.64831180f + 3779 // (0.91751397f + 3780 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 3781 // 3782 // error 0.00019228036, which is better than 12 bits 3783 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3784 getF32Constant(DAG, 0x3d431f31)); 3785 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3786 getF32Constant(DAG, 0x3ea21fb2)); 3787 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3788 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3789 getF32Constant(DAG, 0x3f6ae232)); 3790 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3791 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3792 getF32Constant(DAG, 0x3f25f7c3)); 3793 3794 result = DAG.getNode(ISD::FADD, dl, 3795 MVT::f32, LogOfExponent, Log10ofMantissa); 3796 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 3797 // For floating-point precision of 18: 3798 // 3799 // Log10ofMantissa = 3800 // -0.84299375f + 3801 // (1.5327582f + 3802 // (-1.0688956f + 3803 // (0.49102474f + 3804 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 3805 // 3806 // error 0.0000037995730, which is better than 18 bits 3807 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3808 getF32Constant(DAG, 0x3c5d51ce)); 3809 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 3810 getF32Constant(DAG, 0x3e00685a)); 3811 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 3812 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3813 getF32Constant(DAG, 0x3efb6798)); 3814 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3815 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 3816 getF32Constant(DAG, 0x3f88d192)); 3817 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3818 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3819 getF32Constant(DAG, 0x3fc4316c)); 3820 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3821 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 3822 getF32Constant(DAG, 0x3f57ce70)); 3823 3824 result = DAG.getNode(ISD::FADD, dl, 3825 MVT::f32, LogOfExponent, Log10ofMantissa); 3826 } 3827 } else { 3828 // No special expansion. 3829 result = DAG.getNode(ISD::FLOG10, dl, 3830 getValue(I.getArgOperand(0)).getValueType(), 3831 getValue(I.getArgOperand(0))); 3832 } 3833 3834 setValue(&I, result); 3835 } 3836 3837 /// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for 3838 /// limited-precision mode. 3839 void 3840 SelectionDAGBuilder::visitExp2(const CallInst &I) { 3841 SDValue result; 3842 DebugLoc dl = getCurDebugLoc(); 3843 3844 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 && 3845 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3846 SDValue Op = getValue(I.getArgOperand(0)); 3847 3848 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op); 3849 3850 // FractionalPartOfX = x - (float)IntegerPartOfX; 3851 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3852 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1); 3853 3854 // IntegerPartOfX <<= 23; 3855 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3856 DAG.getConstant(23, TLI.getPointerTy())); 3857 3858 if (LimitFloatPrecision <= 6) { 3859 // For floating-point precision of 6: 3860 // 3861 // TwoToFractionalPartOfX = 3862 // 0.997535578f + 3863 // (0.735607626f + 0.252464424f * x) * x; 3864 // 3865 // error 0.0144103317, which is 6 bits 3866 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3867 getF32Constant(DAG, 0x3e814304)); 3868 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3869 getF32Constant(DAG, 0x3f3c50c8)); 3870 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3871 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3872 getF32Constant(DAG, 0x3f7f5e7e)); 3873 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5); 3874 SDValue TwoToFractionalPartOfX = 3875 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX); 3876 3877 result = DAG.getNode(ISD::BITCAST, dl, 3878 MVT::f32, TwoToFractionalPartOfX); 3879 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 3880 // For floating-point precision of 12: 3881 // 3882 // TwoToFractionalPartOfX = 3883 // 0.999892986f + 3884 // (0.696457318f + 3885 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 3886 // 3887 // error 0.000107046256, which is 13 to 14 bits 3888 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3889 getF32Constant(DAG, 0x3da235e3)); 3890 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3891 getF32Constant(DAG, 0x3e65b8f3)); 3892 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3893 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3894 getF32Constant(DAG, 0x3f324b07)); 3895 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3896 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3897 getF32Constant(DAG, 0x3f7ff8fd)); 3898 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7); 3899 SDValue TwoToFractionalPartOfX = 3900 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX); 3901 3902 result = DAG.getNode(ISD::BITCAST, dl, 3903 MVT::f32, TwoToFractionalPartOfX); 3904 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 3905 // For floating-point precision of 18: 3906 // 3907 // TwoToFractionalPartOfX = 3908 // 0.999999982f + 3909 // (0.693148872f + 3910 // (0.240227044f + 3911 // (0.554906021e-1f + 3912 // (0.961591928e-2f + 3913 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 3914 // error 2.47208000*10^(-7), which is better than 18 bits 3915 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 3916 getF32Constant(DAG, 0x3924b03e)); 3917 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 3918 getF32Constant(DAG, 0x3ab24b87)); 3919 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 3920 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 3921 getF32Constant(DAG, 0x3c1d8c17)); 3922 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 3923 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 3924 getF32Constant(DAG, 0x3d634a1d)); 3925 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 3926 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 3927 getF32Constant(DAG, 0x3e75fe14)); 3928 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 3929 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 3930 getF32Constant(DAG, 0x3f317234)); 3931 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 3932 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 3933 getF32Constant(DAG, 0x3f800000)); 3934 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13); 3935 SDValue TwoToFractionalPartOfX = 3936 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX); 3937 3938 result = DAG.getNode(ISD::BITCAST, dl, 3939 MVT::f32, TwoToFractionalPartOfX); 3940 } 3941 } else { 3942 // No special expansion. 3943 result = DAG.getNode(ISD::FEXP2, dl, 3944 getValue(I.getArgOperand(0)).getValueType(), 3945 getValue(I.getArgOperand(0))); 3946 } 3947 3948 setValue(&I, result); 3949 } 3950 3951 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 3952 /// limited-precision mode with x == 10.0f. 3953 void 3954 SelectionDAGBuilder::visitPow(const CallInst &I) { 3955 SDValue result; 3956 const Value *Val = I.getArgOperand(0); 3957 DebugLoc dl = getCurDebugLoc(); 3958 bool IsExp10 = false; 3959 3960 if (getValue(Val).getValueType() == MVT::f32 && 3961 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 && 3962 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3963 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) { 3964 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) { 3965 APFloat Ten(10.0f); 3966 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten); 3967 } 3968 } 3969 } 3970 3971 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 3972 SDValue Op = getValue(I.getArgOperand(1)); 3973 3974 // Put the exponent in the right bit position for later addition to the 3975 // final result: 3976 // 3977 // #define LOG2OF10 3.3219281f 3978 // IntegerPartOfX = (int32_t)(x * LOG2OF10); 3979 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 3980 getF32Constant(DAG, 0x40549a78)); 3981 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 3982 3983 // FractionalPartOfX = x - (float)IntegerPartOfX; 3984 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 3985 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 3986 3987 // IntegerPartOfX <<= 23; 3988 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 3989 DAG.getConstant(23, TLI.getPointerTy())); 3990 3991 if (LimitFloatPrecision <= 6) { 3992 // For floating-point precision of 6: 3993 // 3994 // twoToFractionalPartOfX = 3995 // 0.997535578f + 3996 // (0.735607626f + 0.252464424f * x) * x; 3997 // 3998 // error 0.0144103317, which is 6 bits 3999 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4000 getF32Constant(DAG, 0x3e814304)); 4001 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4002 getF32Constant(DAG, 0x3f3c50c8)); 4003 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4004 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4005 getF32Constant(DAG, 0x3f7f5e7e)); 4006 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5); 4007 SDValue TwoToFractionalPartOfX = 4008 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX); 4009 4010 result = DAG.getNode(ISD::BITCAST, dl, 4011 MVT::f32, TwoToFractionalPartOfX); 4012 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) { 4013 // For floating-point precision of 12: 4014 // 4015 // TwoToFractionalPartOfX = 4016 // 0.999892986f + 4017 // (0.696457318f + 4018 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 4019 // 4020 // error 0.000107046256, which is 13 to 14 bits 4021 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4022 getF32Constant(DAG, 0x3da235e3)); 4023 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4024 getF32Constant(DAG, 0x3e65b8f3)); 4025 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4026 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4027 getF32Constant(DAG, 0x3f324b07)); 4028 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4029 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4030 getF32Constant(DAG, 0x3f7ff8fd)); 4031 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7); 4032 SDValue TwoToFractionalPartOfX = 4033 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX); 4034 4035 result = DAG.getNode(ISD::BITCAST, dl, 4036 MVT::f32, TwoToFractionalPartOfX); 4037 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18 4038 // For floating-point precision of 18: 4039 // 4040 // TwoToFractionalPartOfX = 4041 // 0.999999982f + 4042 // (0.693148872f + 4043 // (0.240227044f + 4044 // (0.554906021e-1f + 4045 // (0.961591928e-2f + 4046 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 4047 // error 2.47208000*10^(-7), which is better than 18 bits 4048 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 4049 getF32Constant(DAG, 0x3924b03e)); 4050 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 4051 getF32Constant(DAG, 0x3ab24b87)); 4052 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 4053 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 4054 getF32Constant(DAG, 0x3c1d8c17)); 4055 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 4056 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 4057 getF32Constant(DAG, 0x3d634a1d)); 4058 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 4059 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 4060 getF32Constant(DAG, 0x3e75fe14)); 4061 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 4062 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 4063 getF32Constant(DAG, 0x3f317234)); 4064 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 4065 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 4066 getF32Constant(DAG, 0x3f800000)); 4067 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13); 4068 SDValue TwoToFractionalPartOfX = 4069 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX); 4070 4071 result = DAG.getNode(ISD::BITCAST, dl, 4072 MVT::f32, TwoToFractionalPartOfX); 4073 } 4074 } else { 4075 // No special expansion. 4076 result = DAG.getNode(ISD::FPOW, dl, 4077 getValue(I.getArgOperand(0)).getValueType(), 4078 getValue(I.getArgOperand(0)), 4079 getValue(I.getArgOperand(1))); 4080 } 4081 4082 setValue(&I, result); 4083 } 4084 4085 4086 /// ExpandPowI - Expand a llvm.powi intrinsic. 4087 static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS, 4088 SelectionDAG &DAG) { 4089 // If RHS is a constant, we can expand this out to a multiplication tree, 4090 // otherwise we end up lowering to a call to __powidf2 (for example). When 4091 // optimizing for size, we only want to do this if the expansion would produce 4092 // a small number of multiplies, otherwise we do the full expansion. 4093 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 4094 // Get the exponent as a positive value. 4095 unsigned Val = RHSC->getSExtValue(); 4096 if ((int)Val < 0) Val = -Val; 4097 4098 // powi(x, 0) -> 1.0 4099 if (Val == 0) 4100 return DAG.getConstantFP(1.0, LHS.getValueType()); 4101 4102 const Function *F = DAG.getMachineFunction().getFunction(); 4103 if (!F->hasFnAttr(Attribute::OptimizeForSize) || 4104 // If optimizing for size, don't insert too many multiplies. This 4105 // inserts up to 5 multiplies. 4106 CountPopulation_32(Val)+Log2_32(Val) < 7) { 4107 // We use the simple binary decomposition method to generate the multiply 4108 // sequence. There are more optimal ways to do this (for example, 4109 // powi(x,15) generates one more multiply than it should), but this has 4110 // the benefit of being both really simple and much better than a libcall. 4111 SDValue Res; // Logically starts equal to 1.0 4112 SDValue CurSquare = LHS; 4113 while (Val) { 4114 if (Val & 1) { 4115 if (Res.getNode()) 4116 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare); 4117 else 4118 Res = CurSquare; // 1.0*CurSquare. 4119 } 4120 4121 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 4122 CurSquare, CurSquare); 4123 Val >>= 1; 4124 } 4125 4126 // If the original was negative, invert the result, producing 1/(x*x*x). 4127 if (RHSC->getSExtValue() < 0) 4128 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 4129 DAG.getConstantFP(1.0, LHS.getValueType()), Res); 4130 return Res; 4131 } 4132 } 4133 4134 // Otherwise, expand to a libcall. 4135 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 4136 } 4137 4138 // getTruncatedArgReg - Find underlying register used for an truncated 4139 // argument. 4140 static unsigned getTruncatedArgReg(const SDValue &N) { 4141 if (N.getOpcode() != ISD::TRUNCATE) 4142 return 0; 4143 4144 const SDValue &Ext = N.getOperand(0); 4145 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){ 4146 const SDValue &CFR = Ext.getOperand(0); 4147 if (CFR.getOpcode() == ISD::CopyFromReg) 4148 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg(); 4149 else 4150 if (CFR.getOpcode() == ISD::TRUNCATE) 4151 return getTruncatedArgReg(CFR); 4152 } 4153 return 0; 4154 } 4155 4156 /// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function 4157 /// argument, create the corresponding DBG_VALUE machine instruction for it now. 4158 /// At the end of instruction selection, they will be inserted to the entry BB. 4159 bool 4160 SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable, 4161 int64_t Offset, 4162 const SDValue &N) { 4163 const Argument *Arg = dyn_cast<Argument>(V); 4164 if (!Arg) 4165 return false; 4166 4167 MachineFunction &MF = DAG.getMachineFunction(); 4168 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo(); 4169 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo(); 4170 4171 // Ignore inlined function arguments here. 4172 DIVariable DV(Variable); 4173 if (DV.isInlinedFnArgument(MF.getFunction())) 4174 return false; 4175 4176 unsigned Reg = 0; 4177 if (Arg->hasByValAttr()) { 4178 // Byval arguments' frame index is recorded during argument lowering. 4179 // Use this info directly. 4180 Reg = TRI->getFrameRegister(MF); 4181 Offset = FuncInfo.getByValArgumentFrameIndex(Arg); 4182 // If byval argument ofset is not recorded then ignore this. 4183 if (!Offset) 4184 Reg = 0; 4185 } 4186 4187 if (N.getNode()) { 4188 if (N.getOpcode() == ISD::CopyFromReg) 4189 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg(); 4190 else 4191 Reg = getTruncatedArgReg(N); 4192 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) { 4193 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 4194 unsigned PR = RegInfo.getLiveInPhysReg(Reg); 4195 if (PR) 4196 Reg = PR; 4197 } 4198 } 4199 4200 if (!Reg) { 4201 // Check if ValueMap has reg number. 4202 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V); 4203 if (VMI != FuncInfo.ValueMap.end()) 4204 Reg = VMI->second; 4205 } 4206 4207 if (!Reg && N.getNode()) { 4208 // Check if frame index is available. 4209 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode())) 4210 if (FrameIndexSDNode *FINode = 4211 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) { 4212 Reg = TRI->getFrameRegister(MF); 4213 Offset = FINode->getIndex(); 4214 } 4215 } 4216 4217 if (!Reg) 4218 return false; 4219 4220 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(), 4221 TII->get(TargetOpcode::DBG_VALUE)) 4222 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable); 4223 FuncInfo.ArgDbgValues.push_back(&*MIB); 4224 return true; 4225 } 4226 4227 // VisualStudio defines setjmp as _setjmp 4228 #if defined(_MSC_VER) && defined(setjmp) && \ 4229 !defined(setjmp_undefined_for_msvc) 4230 # pragma push_macro("setjmp") 4231 # undef setjmp 4232 # define setjmp_undefined_for_msvc 4233 #endif 4234 4235 /// visitIntrinsicCall - Lower the call to the specified intrinsic function. If 4236 /// we want to emit this as a call to a named external function, return the name 4237 /// otherwise lower it and return null. 4238 const char * 4239 SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) { 4240 DebugLoc dl = getCurDebugLoc(); 4241 SDValue Res; 4242 4243 switch (Intrinsic) { 4244 default: 4245 // By default, turn this into a target intrinsic node. 4246 visitTargetIntrinsic(I, Intrinsic); 4247 return 0; 4248 case Intrinsic::vastart: visitVAStart(I); return 0; 4249 case Intrinsic::vaend: visitVAEnd(I); return 0; 4250 case Intrinsic::vacopy: visitVACopy(I); return 0; 4251 case Intrinsic::returnaddress: 4252 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(), 4253 getValue(I.getArgOperand(0)))); 4254 return 0; 4255 case Intrinsic::frameaddress: 4256 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(), 4257 getValue(I.getArgOperand(0)))); 4258 return 0; 4259 case Intrinsic::setjmp: 4260 return "_setjmp"+!TLI.usesUnderscoreSetJmp(); 4261 case Intrinsic::longjmp: 4262 return "_longjmp"+!TLI.usesUnderscoreLongJmp(); 4263 case Intrinsic::memcpy: { 4264 // Assert for address < 256 since we support only user defined address 4265 // spaces. 4266 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4267 < 256 && 4268 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4269 < 256 && 4270 "Unknown address space"); 4271 SDValue Op1 = getValue(I.getArgOperand(0)); 4272 SDValue Op2 = getValue(I.getArgOperand(1)); 4273 SDValue Op3 = getValue(I.getArgOperand(2)); 4274 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4275 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4276 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false, 4277 MachinePointerInfo(I.getArgOperand(0)), 4278 MachinePointerInfo(I.getArgOperand(1)))); 4279 return 0; 4280 } 4281 case Intrinsic::memset: { 4282 // Assert for address < 256 since we support only user defined address 4283 // spaces. 4284 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4285 < 256 && 4286 "Unknown address space"); 4287 SDValue Op1 = getValue(I.getArgOperand(0)); 4288 SDValue Op2 = getValue(I.getArgOperand(1)); 4289 SDValue Op3 = getValue(I.getArgOperand(2)); 4290 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4291 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4292 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol, 4293 MachinePointerInfo(I.getArgOperand(0)))); 4294 return 0; 4295 } 4296 case Intrinsic::memmove: { 4297 // Assert for address < 256 since we support only user defined address 4298 // spaces. 4299 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace() 4300 < 256 && 4301 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace() 4302 < 256 && 4303 "Unknown address space"); 4304 SDValue Op1 = getValue(I.getArgOperand(0)); 4305 SDValue Op2 = getValue(I.getArgOperand(1)); 4306 SDValue Op3 = getValue(I.getArgOperand(2)); 4307 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue(); 4308 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue(); 4309 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol, 4310 MachinePointerInfo(I.getArgOperand(0)), 4311 MachinePointerInfo(I.getArgOperand(1)))); 4312 return 0; 4313 } 4314 case Intrinsic::dbg_declare: { 4315 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I); 4316 MDNode *Variable = DI.getVariable(); 4317 const Value *Address = DI.getAddress(); 4318 if (!Address || !DIVariable(DI.getVariable()).Verify()) 4319 return 0; 4320 4321 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder 4322 // but do not always have a corresponding SDNode built. The SDNodeOrder 4323 // absolute, but not relative, values are different depending on whether 4324 // debug info exists. 4325 ++SDNodeOrder; 4326 4327 // Check if address has undef value. 4328 if (isa<UndefValue>(Address) || 4329 (Address->use_empty() && !isa<Argument>(Address))) { 4330 DEBUG(dbgs() << "Dropping debug info for " << DI); 4331 return 0; 4332 } 4333 4334 SDValue &N = NodeMap[Address]; 4335 if (!N.getNode() && isa<Argument>(Address)) 4336 // Check unused arguments map. 4337 N = UnusedArgNodeMap[Address]; 4338 SDDbgValue *SDV; 4339 if (N.getNode()) { 4340 // Parameters are handled specially. 4341 bool isParameter = 4342 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable; 4343 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 4344 Address = BCI->getOperand(0); 4345 const AllocaInst *AI = dyn_cast<AllocaInst>(Address); 4346 4347 if (isParameter && !AI) { 4348 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 4349 if (FINode) 4350 // Byval parameter. We have a frame index at this point. 4351 SDV = DAG.getDbgValue(Variable, FINode->getIndex(), 4352 0, dl, SDNodeOrder); 4353 else { 4354 // Address is an argument, so try to emit its dbg value using 4355 // virtual register info from the FuncInfo.ValueMap. 4356 EmitFuncArgumentDbgValue(Address, Variable, 0, N); 4357 return 0; 4358 } 4359 } else if (AI) 4360 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(), 4361 0, dl, SDNodeOrder); 4362 else { 4363 // Can't do anything with other non-AI cases yet. 4364 DEBUG(dbgs() << "Dropping debug info for " << DI); 4365 return 0; 4366 } 4367 DAG.AddDbgValue(SDV, N.getNode(), isParameter); 4368 } else { 4369 // If Address is an argument then try to emit its dbg value using 4370 // virtual register info from the FuncInfo.ValueMap. 4371 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) { 4372 // If variable is pinned by a alloca in dominating bb then 4373 // use StaticAllocaMap. 4374 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) { 4375 if (AI->getParent() != DI.getParent()) { 4376 DenseMap<const AllocaInst*, int>::iterator SI = 4377 FuncInfo.StaticAllocaMap.find(AI); 4378 if (SI != FuncInfo.StaticAllocaMap.end()) { 4379 SDV = DAG.getDbgValue(Variable, SI->second, 4380 0, dl, SDNodeOrder); 4381 DAG.AddDbgValue(SDV, 0, false); 4382 return 0; 4383 } 4384 } 4385 } 4386 DEBUG(dbgs() << "Dropping debug info for " << DI); 4387 } 4388 } 4389 return 0; 4390 } 4391 case Intrinsic::dbg_value: { 4392 const DbgValueInst &DI = cast<DbgValueInst>(I); 4393 if (!DIVariable(DI.getVariable()).Verify()) 4394 return 0; 4395 4396 MDNode *Variable = DI.getVariable(); 4397 uint64_t Offset = DI.getOffset(); 4398 const Value *V = DI.getValue(); 4399 if (!V) 4400 return 0; 4401 4402 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder 4403 // but do not always have a corresponding SDNode built. The SDNodeOrder 4404 // absolute, but not relative, values are different depending on whether 4405 // debug info exists. 4406 ++SDNodeOrder; 4407 SDDbgValue *SDV; 4408 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) { 4409 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder); 4410 DAG.AddDbgValue(SDV, 0, false); 4411 } else { 4412 // Do not use getValue() in here; we don't want to generate code at 4413 // this point if it hasn't been done yet. 4414 SDValue N = NodeMap[V]; 4415 if (!N.getNode() && isa<Argument>(V)) 4416 // Check unused arguments map. 4417 N = UnusedArgNodeMap[V]; 4418 if (N.getNode()) { 4419 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) { 4420 SDV = DAG.getDbgValue(Variable, N.getNode(), 4421 N.getResNo(), Offset, dl, SDNodeOrder); 4422 DAG.AddDbgValue(SDV, N.getNode(), false); 4423 } 4424 } else if (!V->use_empty() ) { 4425 // Do not call getValue(V) yet, as we don't want to generate code. 4426 // Remember it for later. 4427 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder); 4428 DanglingDebugInfoMap[V] = DDI; 4429 } else { 4430 // We may expand this to cover more cases. One case where we have no 4431 // data available is an unreferenced parameter. 4432 DEBUG(dbgs() << "Dropping debug info for " << DI); 4433 } 4434 } 4435 4436 // Build a debug info table entry. 4437 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V)) 4438 V = BCI->getOperand(0); 4439 const AllocaInst *AI = dyn_cast<AllocaInst>(V); 4440 // Don't handle byval struct arguments or VLAs, for example. 4441 if (!AI) 4442 return 0; 4443 DenseMap<const AllocaInst*, int>::iterator SI = 4444 FuncInfo.StaticAllocaMap.find(AI); 4445 if (SI == FuncInfo.StaticAllocaMap.end()) 4446 return 0; // VLAs. 4447 int FI = SI->second; 4448 4449 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4450 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo()) 4451 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc()); 4452 return 0; 4453 } 4454 case Intrinsic::eh_exception: { 4455 // Insert the EXCEPTIONADDR instruction. 4456 assert(FuncInfo.MBB->isLandingPad() && 4457 "Call to eh.exception not in landing pad!"); 4458 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other); 4459 SDValue Ops[1]; 4460 Ops[0] = DAG.getRoot(); 4461 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1); 4462 setValue(&I, Op); 4463 DAG.setRoot(Op.getValue(1)); 4464 return 0; 4465 } 4466 4467 case Intrinsic::eh_selector: { 4468 MachineBasicBlock *CallMBB = FuncInfo.MBB; 4469 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4470 if (CallMBB->isLandingPad()) 4471 AddCatchInfo(I, &MMI, CallMBB); 4472 else { 4473 #ifndef NDEBUG 4474 FuncInfo.CatchInfoLost.insert(&I); 4475 #endif 4476 // FIXME: Mark exception selector register as live in. Hack for PR1508. 4477 unsigned Reg = TLI.getExceptionSelectorRegister(); 4478 if (Reg) FuncInfo.MBB->addLiveIn(Reg); 4479 } 4480 4481 // Insert the EHSELECTION instruction. 4482 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other); 4483 SDValue Ops[2]; 4484 Ops[0] = getValue(I.getArgOperand(0)); 4485 Ops[1] = getRoot(); 4486 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2); 4487 DAG.setRoot(Op.getValue(1)); 4488 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32)); 4489 return 0; 4490 } 4491 4492 case Intrinsic::eh_typeid_for: { 4493 // Find the type id for the given typeinfo. 4494 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0)); 4495 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV); 4496 Res = DAG.getConstant(TypeID, MVT::i32); 4497 setValue(&I, Res); 4498 return 0; 4499 } 4500 4501 case Intrinsic::eh_return_i32: 4502 case Intrinsic::eh_return_i64: 4503 DAG.getMachineFunction().getMMI().setCallsEHReturn(true); 4504 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl, 4505 MVT::Other, 4506 getControlRoot(), 4507 getValue(I.getArgOperand(0)), 4508 getValue(I.getArgOperand(1)))); 4509 return 0; 4510 case Intrinsic::eh_unwind_init: 4511 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true); 4512 return 0; 4513 case Intrinsic::eh_dwarf_cfa: { 4514 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl, 4515 TLI.getPointerTy()); 4516 SDValue Offset = DAG.getNode(ISD::ADD, dl, 4517 TLI.getPointerTy(), 4518 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl, 4519 TLI.getPointerTy()), 4520 CfaArg); 4521 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl, 4522 TLI.getPointerTy(), 4523 DAG.getConstant(0, TLI.getPointerTy())); 4524 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(), 4525 FA, Offset)); 4526 return 0; 4527 } 4528 case Intrinsic::eh_sjlj_callsite: { 4529 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4530 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0)); 4531 assert(CI && "Non-constant call site value in eh.sjlj.callsite!"); 4532 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!"); 4533 4534 MMI.setCurrentCallSite(CI->getZExtValue()); 4535 return 0; 4536 } 4537 case Intrinsic::eh_sjlj_setjmp: { 4538 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(), 4539 getValue(I.getArgOperand(0)))); 4540 return 0; 4541 } 4542 case Intrinsic::eh_sjlj_longjmp: { 4543 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other, 4544 getRoot(), getValue(I.getArgOperand(0)))); 4545 return 0; 4546 } 4547 case Intrinsic::eh_sjlj_dispatch_setup: { 4548 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other, 4549 getRoot(), getValue(I.getArgOperand(0)))); 4550 return 0; 4551 } 4552 4553 case Intrinsic::x86_mmx_pslli_w: 4554 case Intrinsic::x86_mmx_pslli_d: 4555 case Intrinsic::x86_mmx_pslli_q: 4556 case Intrinsic::x86_mmx_psrli_w: 4557 case Intrinsic::x86_mmx_psrli_d: 4558 case Intrinsic::x86_mmx_psrli_q: 4559 case Intrinsic::x86_mmx_psrai_w: 4560 case Intrinsic::x86_mmx_psrai_d: { 4561 SDValue ShAmt = getValue(I.getArgOperand(1)); 4562 if (isa<ConstantSDNode>(ShAmt)) { 4563 visitTargetIntrinsic(I, Intrinsic); 4564 return 0; 4565 } 4566 unsigned NewIntrinsic = 0; 4567 EVT ShAmtVT = MVT::v2i32; 4568 switch (Intrinsic) { 4569 case Intrinsic::x86_mmx_pslli_w: 4570 NewIntrinsic = Intrinsic::x86_mmx_psll_w; 4571 break; 4572 case Intrinsic::x86_mmx_pslli_d: 4573 NewIntrinsic = Intrinsic::x86_mmx_psll_d; 4574 break; 4575 case Intrinsic::x86_mmx_pslli_q: 4576 NewIntrinsic = Intrinsic::x86_mmx_psll_q; 4577 break; 4578 case Intrinsic::x86_mmx_psrli_w: 4579 NewIntrinsic = Intrinsic::x86_mmx_psrl_w; 4580 break; 4581 case Intrinsic::x86_mmx_psrli_d: 4582 NewIntrinsic = Intrinsic::x86_mmx_psrl_d; 4583 break; 4584 case Intrinsic::x86_mmx_psrli_q: 4585 NewIntrinsic = Intrinsic::x86_mmx_psrl_q; 4586 break; 4587 case Intrinsic::x86_mmx_psrai_w: 4588 NewIntrinsic = Intrinsic::x86_mmx_psra_w; 4589 break; 4590 case Intrinsic::x86_mmx_psrai_d: 4591 NewIntrinsic = Intrinsic::x86_mmx_psra_d; 4592 break; 4593 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 4594 } 4595 4596 // The vector shift intrinsics with scalars uses 32b shift amounts but 4597 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits 4598 // to be zero. 4599 // We must do this early because v2i32 is not a legal type. 4600 DebugLoc dl = getCurDebugLoc(); 4601 SDValue ShOps[2]; 4602 ShOps[0] = ShAmt; 4603 ShOps[1] = DAG.getConstant(0, MVT::i32); 4604 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2); 4605 EVT DestVT = TLI.getValueType(I.getType()); 4606 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt); 4607 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT, 4608 DAG.getConstant(NewIntrinsic, MVT::i32), 4609 getValue(I.getArgOperand(0)), ShAmt); 4610 setValue(&I, Res); 4611 return 0; 4612 } 4613 case Intrinsic::convertff: 4614 case Intrinsic::convertfsi: 4615 case Intrinsic::convertfui: 4616 case Intrinsic::convertsif: 4617 case Intrinsic::convertuif: 4618 case Intrinsic::convertss: 4619 case Intrinsic::convertsu: 4620 case Intrinsic::convertus: 4621 case Intrinsic::convertuu: { 4622 ISD::CvtCode Code = ISD::CVT_INVALID; 4623 switch (Intrinsic) { 4624 case Intrinsic::convertff: Code = ISD::CVT_FF; break; 4625 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break; 4626 case Intrinsic::convertfui: Code = ISD::CVT_FU; break; 4627 case Intrinsic::convertsif: Code = ISD::CVT_SF; break; 4628 case Intrinsic::convertuif: Code = ISD::CVT_UF; break; 4629 case Intrinsic::convertss: Code = ISD::CVT_SS; break; 4630 case Intrinsic::convertsu: Code = ISD::CVT_SU; break; 4631 case Intrinsic::convertus: Code = ISD::CVT_US; break; 4632 case Intrinsic::convertuu: Code = ISD::CVT_UU; break; 4633 } 4634 EVT DestVT = TLI.getValueType(I.getType()); 4635 const Value *Op1 = I.getArgOperand(0); 4636 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1), 4637 DAG.getValueType(DestVT), 4638 DAG.getValueType(getValue(Op1).getValueType()), 4639 getValue(I.getArgOperand(1)), 4640 getValue(I.getArgOperand(2)), 4641 Code); 4642 setValue(&I, Res); 4643 return 0; 4644 } 4645 case Intrinsic::sqrt: 4646 setValue(&I, DAG.getNode(ISD::FSQRT, dl, 4647 getValue(I.getArgOperand(0)).getValueType(), 4648 getValue(I.getArgOperand(0)))); 4649 return 0; 4650 case Intrinsic::powi: 4651 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)), 4652 getValue(I.getArgOperand(1)), DAG)); 4653 return 0; 4654 case Intrinsic::sin: 4655 setValue(&I, DAG.getNode(ISD::FSIN, dl, 4656 getValue(I.getArgOperand(0)).getValueType(), 4657 getValue(I.getArgOperand(0)))); 4658 return 0; 4659 case Intrinsic::cos: 4660 setValue(&I, DAG.getNode(ISD::FCOS, dl, 4661 getValue(I.getArgOperand(0)).getValueType(), 4662 getValue(I.getArgOperand(0)))); 4663 return 0; 4664 case Intrinsic::log: 4665 visitLog(I); 4666 return 0; 4667 case Intrinsic::log2: 4668 visitLog2(I); 4669 return 0; 4670 case Intrinsic::log10: 4671 visitLog10(I); 4672 return 0; 4673 case Intrinsic::exp: 4674 visitExp(I); 4675 return 0; 4676 case Intrinsic::exp2: 4677 visitExp2(I); 4678 return 0; 4679 case Intrinsic::pow: 4680 visitPow(I); 4681 return 0; 4682 case Intrinsic::fma: 4683 setValue(&I, DAG.getNode(ISD::FMA, dl, 4684 getValue(I.getArgOperand(0)).getValueType(), 4685 getValue(I.getArgOperand(0)), 4686 getValue(I.getArgOperand(1)), 4687 getValue(I.getArgOperand(2)))); 4688 return 0; 4689 case Intrinsic::convert_to_fp16: 4690 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl, 4691 MVT::i16, getValue(I.getArgOperand(0)))); 4692 return 0; 4693 case Intrinsic::convert_from_fp16: 4694 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl, 4695 MVT::f32, getValue(I.getArgOperand(0)))); 4696 return 0; 4697 case Intrinsic::pcmarker: { 4698 SDValue Tmp = getValue(I.getArgOperand(0)); 4699 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp)); 4700 return 0; 4701 } 4702 case Intrinsic::readcyclecounter: { 4703 SDValue Op = getRoot(); 4704 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl, 4705 DAG.getVTList(MVT::i64, MVT::Other), 4706 &Op, 1); 4707 setValue(&I, Res); 4708 DAG.setRoot(Res.getValue(1)); 4709 return 0; 4710 } 4711 case Intrinsic::bswap: 4712 setValue(&I, DAG.getNode(ISD::BSWAP, dl, 4713 getValue(I.getArgOperand(0)).getValueType(), 4714 getValue(I.getArgOperand(0)))); 4715 return 0; 4716 case Intrinsic::cttz: { 4717 SDValue Arg = getValue(I.getArgOperand(0)); 4718 EVT Ty = Arg.getValueType(); 4719 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg)); 4720 return 0; 4721 } 4722 case Intrinsic::ctlz: { 4723 SDValue Arg = getValue(I.getArgOperand(0)); 4724 EVT Ty = Arg.getValueType(); 4725 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg)); 4726 return 0; 4727 } 4728 case Intrinsic::ctpop: { 4729 SDValue Arg = getValue(I.getArgOperand(0)); 4730 EVT Ty = Arg.getValueType(); 4731 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg)); 4732 return 0; 4733 } 4734 case Intrinsic::stacksave: { 4735 SDValue Op = getRoot(); 4736 Res = DAG.getNode(ISD::STACKSAVE, dl, 4737 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1); 4738 setValue(&I, Res); 4739 DAG.setRoot(Res.getValue(1)); 4740 return 0; 4741 } 4742 case Intrinsic::stackrestore: { 4743 Res = getValue(I.getArgOperand(0)); 4744 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res)); 4745 return 0; 4746 } 4747 case Intrinsic::stackprotector: { 4748 // Emit code into the DAG to store the stack guard onto the stack. 4749 MachineFunction &MF = DAG.getMachineFunction(); 4750 MachineFrameInfo *MFI = MF.getFrameInfo(); 4751 EVT PtrTy = TLI.getPointerTy(); 4752 4753 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value. 4754 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 4755 4756 int FI = FuncInfo.StaticAllocaMap[Slot]; 4757 MFI->setStackProtectorIndex(FI); 4758 4759 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 4760 4761 // Store the stack protector onto the stack. 4762 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN, 4763 MachinePointerInfo::getFixedStack(FI), 4764 true, false, 0); 4765 setValue(&I, Res); 4766 DAG.setRoot(Res); 4767 return 0; 4768 } 4769 case Intrinsic::objectsize: { 4770 // If we don't know by now, we're never going to know. 4771 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1)); 4772 4773 assert(CI && "Non-constant type in __builtin_object_size?"); 4774 4775 SDValue Arg = getValue(I.getCalledValue()); 4776 EVT Ty = Arg.getValueType(); 4777 4778 if (CI->isZero()) 4779 Res = DAG.getConstant(-1ULL, Ty); 4780 else 4781 Res = DAG.getConstant(0, Ty); 4782 4783 setValue(&I, Res); 4784 return 0; 4785 } 4786 case Intrinsic::var_annotation: 4787 // Discard annotate attributes 4788 return 0; 4789 4790 case Intrinsic::init_trampoline: { 4791 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 4792 4793 SDValue Ops[6]; 4794 Ops[0] = getRoot(); 4795 Ops[1] = getValue(I.getArgOperand(0)); 4796 Ops[2] = getValue(I.getArgOperand(1)); 4797 Ops[3] = getValue(I.getArgOperand(2)); 4798 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 4799 Ops[5] = DAG.getSrcValue(F); 4800 4801 Res = DAG.getNode(ISD::TRAMPOLINE, dl, 4802 DAG.getVTList(TLI.getPointerTy(), MVT::Other), 4803 Ops, 6); 4804 4805 setValue(&I, Res); 4806 DAG.setRoot(Res.getValue(1)); 4807 return 0; 4808 } 4809 case Intrinsic::gcroot: 4810 if (GFI) { 4811 const Value *Alloca = I.getArgOperand(0); 4812 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 4813 4814 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 4815 GFI->addStackRoot(FI->getIndex(), TypeMap); 4816 } 4817 return 0; 4818 case Intrinsic::gcread: 4819 case Intrinsic::gcwrite: 4820 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 4821 return 0; 4822 case Intrinsic::flt_rounds: 4823 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32)); 4824 return 0; 4825 4826 case Intrinsic::expect: { 4827 // Just replace __builtin_expect(exp, c) with EXP. 4828 setValue(&I, getValue(I.getArgOperand(0))); 4829 return 0; 4830 } 4831 4832 case Intrinsic::trap: { 4833 StringRef TrapFuncName = getTrapFunctionName(); 4834 if (TrapFuncName.empty()) { 4835 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot())); 4836 return 0; 4837 } 4838 TargetLowering::ArgListTy Args; 4839 std::pair<SDValue, SDValue> Result = 4840 TLI.LowerCallTo(getRoot(), I.getType(), 4841 false, false, false, false, 0, CallingConv::C, 4842 /*isTailCall=*/false, /*isReturnValueUsed=*/true, 4843 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()), 4844 Args, DAG, getCurDebugLoc()); 4845 DAG.setRoot(Result.second); 4846 return 0; 4847 } 4848 case Intrinsic::uadd_with_overflow: 4849 return implVisitAluOverflow(I, ISD::UADDO); 4850 case Intrinsic::sadd_with_overflow: 4851 return implVisitAluOverflow(I, ISD::SADDO); 4852 case Intrinsic::usub_with_overflow: 4853 return implVisitAluOverflow(I, ISD::USUBO); 4854 case Intrinsic::ssub_with_overflow: 4855 return implVisitAluOverflow(I, ISD::SSUBO); 4856 case Intrinsic::umul_with_overflow: 4857 return implVisitAluOverflow(I, ISD::UMULO); 4858 case Intrinsic::smul_with_overflow: 4859 return implVisitAluOverflow(I, ISD::SMULO); 4860 4861 case Intrinsic::prefetch: { 4862 SDValue Ops[5]; 4863 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 4864 Ops[0] = getRoot(); 4865 Ops[1] = getValue(I.getArgOperand(0)); 4866 Ops[2] = getValue(I.getArgOperand(1)); 4867 Ops[3] = getValue(I.getArgOperand(2)); 4868 Ops[4] = getValue(I.getArgOperand(3)); 4869 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl, 4870 DAG.getVTList(MVT::Other), 4871 &Ops[0], 5, 4872 EVT::getIntegerVT(*Context, 8), 4873 MachinePointerInfo(I.getArgOperand(0)), 4874 0, /* align */ 4875 false, /* volatile */ 4876 rw==0, /* read */ 4877 rw==1)); /* write */ 4878 return 0; 4879 } 4880 case Intrinsic::memory_barrier: { 4881 SDValue Ops[6]; 4882 Ops[0] = getRoot(); 4883 for (int x = 1; x < 6; ++x) 4884 Ops[x] = getValue(I.getArgOperand(x - 1)); 4885 4886 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6)); 4887 return 0; 4888 } 4889 case Intrinsic::atomic_cmp_swap: { 4890 SDValue Root = getRoot(); 4891 SDValue L = 4892 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(), 4893 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(), 4894 Root, 4895 getValue(I.getArgOperand(0)), 4896 getValue(I.getArgOperand(1)), 4897 getValue(I.getArgOperand(2)), 4898 MachinePointerInfo(I.getArgOperand(0))); 4899 setValue(&I, L); 4900 DAG.setRoot(L.getValue(1)); 4901 return 0; 4902 } 4903 case Intrinsic::atomic_load_add: 4904 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD); 4905 case Intrinsic::atomic_load_sub: 4906 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB); 4907 case Intrinsic::atomic_load_or: 4908 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR); 4909 case Intrinsic::atomic_load_xor: 4910 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR); 4911 case Intrinsic::atomic_load_and: 4912 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND); 4913 case Intrinsic::atomic_load_nand: 4914 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND); 4915 case Intrinsic::atomic_load_max: 4916 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX); 4917 case Intrinsic::atomic_load_min: 4918 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN); 4919 case Intrinsic::atomic_load_umin: 4920 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN); 4921 case Intrinsic::atomic_load_umax: 4922 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX); 4923 case Intrinsic::atomic_swap: 4924 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP); 4925 4926 case Intrinsic::invariant_start: 4927 case Intrinsic::lifetime_start: 4928 // Discard region information. 4929 setValue(&I, DAG.getUNDEF(TLI.getPointerTy())); 4930 return 0; 4931 case Intrinsic::invariant_end: 4932 case Intrinsic::lifetime_end: 4933 // Discard region information. 4934 return 0; 4935 } 4936 } 4937 4938 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee, 4939 bool isTailCall, 4940 MachineBasicBlock *LandingPad) { 4941 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); 4942 FunctionType *FTy = cast<FunctionType>(PT->getElementType()); 4943 Type *RetTy = FTy->getReturnType(); 4944 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 4945 MCSymbol *BeginLabel = 0; 4946 4947 TargetLowering::ArgListTy Args; 4948 TargetLowering::ArgListEntry Entry; 4949 Args.reserve(CS.arg_size()); 4950 4951 // Check whether the function can return without sret-demotion. 4952 SmallVector<ISD::OutputArg, 4> Outs; 4953 SmallVector<uint64_t, 4> Offsets; 4954 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(), 4955 Outs, TLI, &Offsets); 4956 4957 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(), 4958 DAG.getMachineFunction(), 4959 FTy->isVarArg(), Outs, 4960 FTy->getContext()); 4961 4962 SDValue DemoteStackSlot; 4963 int DemoteStackIdx = -100; 4964 4965 if (!CanLowerReturn) { 4966 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize( 4967 FTy->getReturnType()); 4968 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment( 4969 FTy->getReturnType()); 4970 MachineFunction &MF = DAG.getMachineFunction(); 4971 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 4972 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType()); 4973 4974 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy()); 4975 Entry.Node = DemoteStackSlot; 4976 Entry.Ty = StackSlotPtrType; 4977 Entry.isSExt = false; 4978 Entry.isZExt = false; 4979 Entry.isInReg = false; 4980 Entry.isSRet = true; 4981 Entry.isNest = false; 4982 Entry.isByVal = false; 4983 Entry.Alignment = Align; 4984 Args.push_back(Entry); 4985 RetTy = Type::getVoidTy(FTy->getContext()); 4986 } 4987 4988 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); 4989 i != e; ++i) { 4990 const Value *V = *i; 4991 4992 // Skip empty types 4993 if (V->getType()->isEmptyTy()) 4994 continue; 4995 4996 SDValue ArgNode = getValue(V); 4997 Entry.Node = ArgNode; Entry.Ty = V->getType(); 4998 4999 unsigned attrInd = i - CS.arg_begin() + 1; 5000 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt); 5001 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt); 5002 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg); 5003 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet); 5004 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest); 5005 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal); 5006 Entry.Alignment = CS.getParamAlignment(attrInd); 5007 Args.push_back(Entry); 5008 } 5009 5010 if (LandingPad) { 5011 // Insert a label before the invoke call to mark the try range. This can be 5012 // used to detect deletion of the invoke via the MachineModuleInfo. 5013 BeginLabel = MMI.getContext().CreateTempSymbol(); 5014 5015 // For SjLj, keep track of which landing pads go with which invokes 5016 // so as to maintain the ordering of pads in the LSDA. 5017 unsigned CallSiteIndex = MMI.getCurrentCallSite(); 5018 if (CallSiteIndex) { 5019 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 5020 // Now that the call site is handled, stop tracking it. 5021 MMI.setCurrentCallSite(0); 5022 } 5023 5024 // Both PendingLoads and PendingExports must be flushed here; 5025 // this call might not return. 5026 (void)getRoot(); 5027 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel)); 5028 } 5029 5030 // Check if target-independent constraints permit a tail call here. 5031 // Target-dependent constraints are checked within TLI.LowerCallTo. 5032 if (isTailCall && 5033 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI)) 5034 isTailCall = false; 5035 5036 // If there's a possibility that fast-isel has already selected some amount 5037 // of the current basic block, don't emit a tail call. 5038 if (isTailCall && EnableFastISel) 5039 isTailCall = false; 5040 5041 std::pair<SDValue,SDValue> Result = 5042 TLI.LowerCallTo(getRoot(), RetTy, 5043 CS.paramHasAttr(0, Attribute::SExt), 5044 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(), 5045 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(), 5046 CS.getCallingConv(), 5047 isTailCall, 5048 !CS.getInstruction()->use_empty(), 5049 Callee, Args, DAG, getCurDebugLoc()); 5050 assert((isTailCall || Result.second.getNode()) && 5051 "Non-null chain expected with non-tail call!"); 5052 assert((Result.second.getNode() || !Result.first.getNode()) && 5053 "Null value expected with tail call!"); 5054 if (Result.first.getNode()) { 5055 setValue(CS.getInstruction(), Result.first); 5056 } else if (!CanLowerReturn && Result.second.getNode()) { 5057 // The instruction result is the result of loading from the 5058 // hidden sret parameter. 5059 SmallVector<EVT, 1> PVTs; 5060 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType()); 5061 5062 ComputeValueVTs(TLI, PtrRetTy, PVTs); 5063 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 5064 EVT PtrVT = PVTs[0]; 5065 unsigned NumValues = Outs.size(); 5066 SmallVector<SDValue, 4> Values(NumValues); 5067 SmallVector<SDValue, 4> Chains(NumValues); 5068 5069 for (unsigned i = 0; i < NumValues; ++i) { 5070 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, 5071 DemoteStackSlot, 5072 DAG.getConstant(Offsets[i], PtrVT)); 5073 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second, 5074 Add, 5075 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), 5076 false, false, 1); 5077 Values[i] = L; 5078 Chains[i] = L.getValue(1); 5079 } 5080 5081 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), 5082 MVT::Other, &Chains[0], NumValues); 5083 PendingLoads.push_back(Chain); 5084 5085 // Collect the legal value parts into potentially illegal values 5086 // that correspond to the original function's return values. 5087 SmallVector<EVT, 4> RetTys; 5088 RetTy = FTy->getReturnType(); 5089 ComputeValueVTs(TLI, RetTy, RetTys); 5090 ISD::NodeType AssertOp = ISD::DELETED_NODE; 5091 SmallVector<SDValue, 4> ReturnValues; 5092 unsigned CurReg = 0; 5093 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 5094 EVT VT = RetTys[I]; 5095 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT); 5096 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT); 5097 5098 SDValue ReturnValue = 5099 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs, 5100 RegisterVT, VT, AssertOp); 5101 ReturnValues.push_back(ReturnValue); 5102 CurReg += NumRegs; 5103 } 5104 5105 setValue(CS.getInstruction(), 5106 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(), 5107 DAG.getVTList(&RetTys[0], RetTys.size()), 5108 &ReturnValues[0], ReturnValues.size())); 5109 } 5110 5111 // Assign order to nodes here. If the call does not produce a result, it won't 5112 // be mapped to a SDNode and visit() will not assign it an order number. 5113 if (!Result.second.getNode()) { 5114 // As a special case, a null chain means that a tail call has been emitted and 5115 // the DAG root is already updated. 5116 HasTailCall = true; 5117 ++SDNodeOrder; 5118 AssignOrderingToNode(DAG.getRoot().getNode()); 5119 } else { 5120 DAG.setRoot(Result.second); 5121 ++SDNodeOrder; 5122 AssignOrderingToNode(Result.second.getNode()); 5123 } 5124 5125 if (LandingPad) { 5126 // Insert a label at the end of the invoke call to mark the try range. This 5127 // can be used to detect deletion of the invoke via the MachineModuleInfo. 5128 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol(); 5129 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel)); 5130 5131 // Inform MachineModuleInfo of range. 5132 MMI.addInvoke(LandingPad, BeginLabel, EndLabel); 5133 } 5134 } 5135 5136 /// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the 5137 /// value is equal or not-equal to zero. 5138 static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) { 5139 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end(); 5140 UI != E; ++UI) { 5141 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI)) 5142 if (IC->isEquality()) 5143 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1))) 5144 if (C->isNullValue()) 5145 continue; 5146 // Unknown instruction. 5147 return false; 5148 } 5149 return true; 5150 } 5151 5152 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 5153 Type *LoadTy, 5154 SelectionDAGBuilder &Builder) { 5155 5156 // Check to see if this load can be trivially constant folded, e.g. if the 5157 // input is from a string literal. 5158 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 5159 // Cast pointer to the type we really want to load. 5160 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 5161 PointerType::getUnqual(LoadTy)); 5162 5163 if (const Constant *LoadCst = 5164 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 5165 Builder.TD)) 5166 return Builder.getValue(LoadCst); 5167 } 5168 5169 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 5170 // still constant memory, the input chain can be the entry node. 5171 SDValue Root; 5172 bool ConstantMemory = false; 5173 5174 // Do not serialize (non-volatile) loads of constant memory with anything. 5175 if (Builder.AA->pointsToConstantMemory(PtrVal)) { 5176 Root = Builder.DAG.getEntryNode(); 5177 ConstantMemory = true; 5178 } else { 5179 // Do not serialize non-volatile loads against each other. 5180 Root = Builder.DAG.getRoot(); 5181 } 5182 5183 SDValue Ptr = Builder.getValue(PtrVal); 5184 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root, 5185 Ptr, MachinePointerInfo(PtrVal), 5186 false /*volatile*/, 5187 false /*nontemporal*/, 1 /* align=1 */); 5188 5189 if (!ConstantMemory) 5190 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 5191 return LoadVal; 5192 } 5193 5194 5195 /// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form. 5196 /// If so, return true and lower it, otherwise return false and it will be 5197 /// lowered like a normal call. 5198 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) { 5199 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t) 5200 if (I.getNumArgOperands() != 3) 5201 return false; 5202 5203 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 5204 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() || 5205 !I.getArgOperand(2)->getType()->isIntegerTy() || 5206 !I.getType()->isIntegerTy()) 5207 return false; 5208 5209 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2)); 5210 5211 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 5212 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 5213 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) { 5214 bool ActuallyDoIt = true; 5215 MVT LoadVT; 5216 Type *LoadTy; 5217 switch (Size->getZExtValue()) { 5218 default: 5219 LoadVT = MVT::Other; 5220 LoadTy = 0; 5221 ActuallyDoIt = false; 5222 break; 5223 case 2: 5224 LoadVT = MVT::i16; 5225 LoadTy = Type::getInt16Ty(Size->getContext()); 5226 break; 5227 case 4: 5228 LoadVT = MVT::i32; 5229 LoadTy = Type::getInt32Ty(Size->getContext()); 5230 break; 5231 case 8: 5232 LoadVT = MVT::i64; 5233 LoadTy = Type::getInt64Ty(Size->getContext()); 5234 break; 5235 /* 5236 case 16: 5237 LoadVT = MVT::v4i32; 5238 LoadTy = Type::getInt32Ty(Size->getContext()); 5239 LoadTy = VectorType::get(LoadTy, 4); 5240 break; 5241 */ 5242 } 5243 5244 // This turns into unaligned loads. We only do this if the target natively 5245 // supports the MVT we'll be loading or if it is small enough (<= 4) that 5246 // we'll only produce a small number of byte loads. 5247 5248 // Require that we can find a legal MVT, and only do this if the target 5249 // supports unaligned loads of that type. Expanding into byte loads would 5250 // bloat the code. 5251 if (ActuallyDoIt && Size->getZExtValue() > 4) { 5252 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 5253 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 5254 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT)) 5255 ActuallyDoIt = false; 5256 } 5257 5258 if (ActuallyDoIt) { 5259 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this); 5260 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this); 5261 5262 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal, 5263 ISD::SETNE); 5264 EVT CallVT = TLI.getValueType(I.getType(), true); 5265 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT)); 5266 return true; 5267 } 5268 } 5269 5270 5271 return false; 5272 } 5273 5274 5275 void SelectionDAGBuilder::visitCall(const CallInst &I) { 5276 // Handle inline assembly differently. 5277 if (isa<InlineAsm>(I.getCalledValue())) { 5278 visitInlineAsm(&I); 5279 return; 5280 } 5281 5282 // See if any floating point values are being passed to this function. This is 5283 // used to emit an undefined reference to fltused on Windows. 5284 FunctionType *FT = 5285 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0)); 5286 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI(); 5287 if (FT->isVarArg() && 5288 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) { 5289 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) { 5290 Type* T = I.getArgOperand(i)->getType(); 5291 for (po_iterator<Type*> i = po_begin(T), e = po_end(T); 5292 i != e; ++i) { 5293 if (!i->isFloatingPointTy()) continue; 5294 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true); 5295 break; 5296 } 5297 } 5298 } 5299 5300 const char *RenameFn = 0; 5301 if (Function *F = I.getCalledFunction()) { 5302 if (F->isDeclaration()) { 5303 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) { 5304 if (unsigned IID = II->getIntrinsicID(F)) { 5305 RenameFn = visitIntrinsicCall(I, IID); 5306 if (!RenameFn) 5307 return; 5308 } 5309 } 5310 if (unsigned IID = F->getIntrinsicID()) { 5311 RenameFn = visitIntrinsicCall(I, IID); 5312 if (!RenameFn) 5313 return; 5314 } 5315 } 5316 5317 // Check for well-known libc/libm calls. If the function is internal, it 5318 // can't be a library call. 5319 if (!F->hasLocalLinkage() && F->hasName()) { 5320 StringRef Name = F->getName(); 5321 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") { 5322 if (I.getNumArgOperands() == 2 && // Basic sanity checks. 5323 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5324 I.getType() == I.getArgOperand(0)->getType() && 5325 I.getType() == I.getArgOperand(1)->getType()) { 5326 SDValue LHS = getValue(I.getArgOperand(0)); 5327 SDValue RHS = getValue(I.getArgOperand(1)); 5328 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(), 5329 LHS.getValueType(), LHS, RHS)); 5330 return; 5331 } 5332 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") { 5333 if (I.getNumArgOperands() == 1 && // Basic sanity checks. 5334 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5335 I.getType() == I.getArgOperand(0)->getType()) { 5336 SDValue Tmp = getValue(I.getArgOperand(0)); 5337 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(), 5338 Tmp.getValueType(), Tmp)); 5339 return; 5340 } 5341 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") { 5342 if (I.getNumArgOperands() == 1 && // Basic sanity checks. 5343 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5344 I.getType() == I.getArgOperand(0)->getType() && 5345 I.onlyReadsMemory()) { 5346 SDValue Tmp = getValue(I.getArgOperand(0)); 5347 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(), 5348 Tmp.getValueType(), Tmp)); 5349 return; 5350 } 5351 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") { 5352 if (I.getNumArgOperands() == 1 && // Basic sanity checks. 5353 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5354 I.getType() == I.getArgOperand(0)->getType() && 5355 I.onlyReadsMemory()) { 5356 SDValue Tmp = getValue(I.getArgOperand(0)); 5357 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(), 5358 Tmp.getValueType(), Tmp)); 5359 return; 5360 } 5361 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") { 5362 if (I.getNumArgOperands() == 1 && // Basic sanity checks. 5363 I.getArgOperand(0)->getType()->isFloatingPointTy() && 5364 I.getType() == I.getArgOperand(0)->getType() && 5365 I.onlyReadsMemory()) { 5366 SDValue Tmp = getValue(I.getArgOperand(0)); 5367 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(), 5368 Tmp.getValueType(), Tmp)); 5369 return; 5370 } 5371 } else if (Name == "memcmp") { 5372 if (visitMemCmpCall(I)) 5373 return; 5374 } 5375 } 5376 } 5377 5378 SDValue Callee; 5379 if (!RenameFn) 5380 Callee = getValue(I.getCalledValue()); 5381 else 5382 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy()); 5383 5384 // Check if we can potentially perform a tail call. More detailed checking is 5385 // be done within LowerCallTo, after more information about the call is known. 5386 LowerCallTo(&I, Callee, I.isTailCall()); 5387 } 5388 5389 namespace { 5390 5391 /// AsmOperandInfo - This contains information for each constraint that we are 5392 /// lowering. 5393 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 5394 public: 5395 /// CallOperand - If this is the result output operand or a clobber 5396 /// this is null, otherwise it is the incoming operand to the CallInst. 5397 /// This gets modified as the asm is processed. 5398 SDValue CallOperand; 5399 5400 /// AssignedRegs - If this is a register or register class operand, this 5401 /// contains the set of register corresponding to the operand. 5402 RegsForValue AssignedRegs; 5403 5404 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 5405 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) { 5406 } 5407 5408 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers 5409 /// busy in OutputRegs/InputRegs. 5410 void MarkAllocatedRegs(bool isOutReg, bool isInReg, 5411 std::set<unsigned> &OutputRegs, 5412 std::set<unsigned> &InputRegs, 5413 const TargetRegisterInfo &TRI) const { 5414 if (isOutReg) { 5415 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i) 5416 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI); 5417 } 5418 if (isInReg) { 5419 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i) 5420 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI); 5421 } 5422 } 5423 5424 /// getCallOperandValEVT - Return the EVT of the Value* that this operand 5425 /// corresponds to. If there is no Value* for this operand, it returns 5426 /// MVT::Other. 5427 EVT getCallOperandValEVT(LLVMContext &Context, 5428 const TargetLowering &TLI, 5429 const TargetData *TD) const { 5430 if (CallOperandVal == 0) return MVT::Other; 5431 5432 if (isa<BasicBlock>(CallOperandVal)) 5433 return TLI.getPointerTy(); 5434 5435 llvm::Type *OpTy = CallOperandVal->getType(); 5436 5437 // FIXME: code duplicated from TargetLowering::ParseConstraints(). 5438 // If this is an indirect operand, the operand is a pointer to the 5439 // accessed type. 5440 if (isIndirect) { 5441 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy); 5442 if (!PtrTy) 5443 report_fatal_error("Indirect operand for inline asm not a pointer!"); 5444 OpTy = PtrTy->getElementType(); 5445 } 5446 5447 // Look for vector wrapped in a struct. e.g. { <16 x i8> }. 5448 if (StructType *STy = dyn_cast<StructType>(OpTy)) 5449 if (STy->getNumElements() == 1) 5450 OpTy = STy->getElementType(0); 5451 5452 // If OpTy is not a single value, it may be a struct/union that we 5453 // can tile with integers. 5454 if (!OpTy->isSingleValueType() && OpTy->isSized()) { 5455 unsigned BitSize = TD->getTypeSizeInBits(OpTy); 5456 switch (BitSize) { 5457 default: break; 5458 case 1: 5459 case 8: 5460 case 16: 5461 case 32: 5462 case 64: 5463 case 128: 5464 OpTy = IntegerType::get(Context, BitSize); 5465 break; 5466 } 5467 } 5468 5469 return TLI.getValueType(OpTy, true); 5470 } 5471 5472 private: 5473 /// MarkRegAndAliases - Mark the specified register and all aliases in the 5474 /// specified set. 5475 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs, 5476 const TargetRegisterInfo &TRI) { 5477 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg"); 5478 Regs.insert(Reg); 5479 if (const unsigned *Aliases = TRI.getAliasSet(Reg)) 5480 for (; *Aliases; ++Aliases) 5481 Regs.insert(*Aliases); 5482 } 5483 }; 5484 5485 typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector; 5486 5487 } // end anonymous namespace 5488 5489 /// GetRegistersForValue - Assign registers (virtual or physical) for the 5490 /// specified operand. We prefer to assign virtual registers, to allow the 5491 /// register allocator to handle the assignment process. However, if the asm 5492 /// uses features that we can't model on machineinstrs, we have SDISel do the 5493 /// allocation. This produces generally horrible, but correct, code. 5494 /// 5495 /// OpInfo describes the operand. 5496 /// Input and OutputRegs are the set of already allocated physical registers. 5497 /// 5498 static void GetRegistersForValue(SelectionDAG &DAG, 5499 const TargetLowering &TLI, 5500 DebugLoc DL, 5501 SDISelAsmOperandInfo &OpInfo, 5502 std::set<unsigned> &OutputRegs, 5503 std::set<unsigned> &InputRegs) { 5504 LLVMContext &Context = *DAG.getContext(); 5505 5506 // Compute whether this value requires an input register, an output register, 5507 // or both. 5508 bool isOutReg = false; 5509 bool isInReg = false; 5510 switch (OpInfo.Type) { 5511 case InlineAsm::isOutput: 5512 isOutReg = true; 5513 5514 // If there is an input constraint that matches this, we need to reserve 5515 // the input register so no other inputs allocate to it. 5516 isInReg = OpInfo.hasMatchingInput(); 5517 break; 5518 case InlineAsm::isInput: 5519 isInReg = true; 5520 isOutReg = false; 5521 break; 5522 case InlineAsm::isClobber: 5523 isOutReg = true; 5524 isInReg = true; 5525 break; 5526 } 5527 5528 5529 MachineFunction &MF = DAG.getMachineFunction(); 5530 SmallVector<unsigned, 4> Regs; 5531 5532 // If this is a constraint for a single physreg, or a constraint for a 5533 // register class, find it. 5534 std::pair<unsigned, const TargetRegisterClass*> PhysReg = 5535 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, 5536 OpInfo.ConstraintVT); 5537 5538 unsigned NumRegs = 1; 5539 if (OpInfo.ConstraintVT != MVT::Other) { 5540 // If this is a FP input in an integer register (or visa versa) insert a bit 5541 // cast of the input value. More generally, handle any case where the input 5542 // value disagrees with the register class we plan to stick this in. 5543 if (OpInfo.Type == InlineAsm::isInput && 5544 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) { 5545 // Try to convert to the first EVT that the reg class contains. If the 5546 // types are identical size, use a bitcast to convert (e.g. two differing 5547 // vector types). 5548 EVT RegVT = *PhysReg.second->vt_begin(); 5549 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 5550 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5551 RegVT, OpInfo.CallOperand); 5552 OpInfo.ConstraintVT = RegVT; 5553 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 5554 // If the input is a FP value and we want it in FP registers, do a 5555 // bitcast to the corresponding integer type. This turns an f64 value 5556 // into i64, which can be passed with two i32 values on a 32-bit 5557 // machine. 5558 RegVT = EVT::getIntegerVT(Context, 5559 OpInfo.ConstraintVT.getSizeInBits()); 5560 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL, 5561 RegVT, OpInfo.CallOperand); 5562 OpInfo.ConstraintVT = RegVT; 5563 } 5564 } 5565 5566 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT); 5567 } 5568 5569 EVT RegVT; 5570 EVT ValueVT = OpInfo.ConstraintVT; 5571 5572 // If this is a constraint for a specific physical register, like {r17}, 5573 // assign it now. 5574 if (unsigned AssignedReg = PhysReg.first) { 5575 const TargetRegisterClass *RC = PhysReg.second; 5576 if (OpInfo.ConstraintVT == MVT::Other) 5577 ValueVT = *RC->vt_begin(); 5578 5579 // Get the actual register value type. This is important, because the user 5580 // may have asked for (e.g.) the AX register in i32 type. We need to 5581 // remember that AX is actually i16 to get the right extension. 5582 RegVT = *RC->vt_begin(); 5583 5584 // This is a explicit reference to a physical register. 5585 Regs.push_back(AssignedReg); 5586 5587 // If this is an expanded reference, add the rest of the regs to Regs. 5588 if (NumRegs != 1) { 5589 TargetRegisterClass::iterator I = RC->begin(); 5590 for (; *I != AssignedReg; ++I) 5591 assert(I != RC->end() && "Didn't find reg!"); 5592 5593 // Already added the first reg. 5594 --NumRegs; ++I; 5595 for (; NumRegs; --NumRegs, ++I) { 5596 assert(I != RC->end() && "Ran out of registers to allocate!"); 5597 Regs.push_back(*I); 5598 } 5599 } 5600 5601 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5602 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo(); 5603 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI); 5604 return; 5605 } 5606 5607 // Otherwise, if this was a reference to an LLVM register class, create vregs 5608 // for this reference. 5609 if (const TargetRegisterClass *RC = PhysReg.second) { 5610 RegVT = *RC->vt_begin(); 5611 if (OpInfo.ConstraintVT == MVT::Other) 5612 ValueVT = RegVT; 5613 5614 // Create the appropriate number of virtual registers. 5615 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 5616 for (; NumRegs; --NumRegs) 5617 Regs.push_back(RegInfo.createVirtualRegister(RC)); 5618 5619 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 5620 return; 5621 } 5622 5623 // Otherwise, we couldn't allocate enough registers for this. 5624 } 5625 5626 /// visitInlineAsm - Handle a call to an InlineAsm object. 5627 /// 5628 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) { 5629 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue()); 5630 5631 /// ConstraintOperands - Information about all of the constraints. 5632 SDISelAsmOperandInfoVector ConstraintOperands; 5633 5634 std::set<unsigned> OutputRegs, InputRegs; 5635 5636 TargetLowering::AsmOperandInfoVector 5637 TargetConstraints = TLI.ParseConstraints(CS); 5638 5639 bool hasMemory = false; 5640 5641 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst. 5642 unsigned ResNo = 0; // ResNo - The result number of the next output. 5643 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) { 5644 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i])); 5645 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 5646 5647 EVT OpVT = MVT::Other; 5648 5649 // Compute the value type for each operand. 5650 switch (OpInfo.Type) { 5651 case InlineAsm::isOutput: 5652 // Indirect outputs just consume an argument. 5653 if (OpInfo.isIndirect) { 5654 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5655 break; 5656 } 5657 5658 // The return value of the call is this value. As such, there is no 5659 // corresponding argument. 5660 assert(!CS.getType()->isVoidTy() && 5661 "Bad inline asm!"); 5662 if (StructType *STy = dyn_cast<StructType>(CS.getType())) { 5663 OpVT = TLI.getValueType(STy->getElementType(ResNo)); 5664 } else { 5665 assert(ResNo == 0 && "Asm only has one result!"); 5666 OpVT = TLI.getValueType(CS.getType()); 5667 } 5668 ++ResNo; 5669 break; 5670 case InlineAsm::isInput: 5671 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++)); 5672 break; 5673 case InlineAsm::isClobber: 5674 // Nothing to do. 5675 break; 5676 } 5677 5678 // If this is an input or an indirect output, process the call argument. 5679 // BasicBlocks are labels, currently appearing only in asm's. 5680 if (OpInfo.CallOperandVal) { 5681 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) { 5682 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]); 5683 } else { 5684 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 5685 } 5686 5687 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD); 5688 } 5689 5690 OpInfo.ConstraintVT = OpVT; 5691 5692 // Indirect operand accesses access memory. 5693 if (OpInfo.isIndirect) 5694 hasMemory = true; 5695 else { 5696 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) { 5697 TargetLowering::ConstraintType 5698 CType = TLI.getConstraintType(OpInfo.Codes[j]); 5699 if (CType == TargetLowering::C_Memory) { 5700 hasMemory = true; 5701 break; 5702 } 5703 } 5704 } 5705 } 5706 5707 SDValue Chain, Flag; 5708 5709 // We won't need to flush pending loads if this asm doesn't touch 5710 // memory and is nonvolatile. 5711 if (hasMemory || IA->hasSideEffects()) 5712 Chain = getRoot(); 5713 else 5714 Chain = DAG.getRoot(); 5715 5716 // Second pass over the constraints: compute which constraint option to use 5717 // and assign registers to constraints that want a specific physreg. 5718 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 5719 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 5720 5721 // If this is an output operand with a matching input operand, look up the 5722 // matching input. If their types mismatch, e.g. one is an integer, the 5723 // other is floating point, or their sizes are different, flag it as an 5724 // error. 5725 if (OpInfo.hasMatchingInput()) { 5726 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 5727 5728 if (OpInfo.ConstraintVT != Input.ConstraintVT) { 5729 std::pair<unsigned, const TargetRegisterClass*> MatchRC = 5730 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT); 5731 std::pair<unsigned, const TargetRegisterClass*> InputRC = 5732 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT); 5733 if ((OpInfo.ConstraintVT.isInteger() != 5734 Input.ConstraintVT.isInteger()) || 5735 (MatchRC.second != InputRC.second)) { 5736 report_fatal_error("Unsupported asm: input constraint" 5737 " with a matching output constraint of" 5738 " incompatible type!"); 5739 } 5740 Input.ConstraintVT = OpInfo.ConstraintVT; 5741 } 5742 } 5743 5744 // Compute the constraint code and ConstraintType to use. 5745 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 5746 5747 // If this is a memory input, and if the operand is not indirect, do what we 5748 // need to to provide an address for the memory input. 5749 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 5750 !OpInfo.isIndirect) { 5751 assert((OpInfo.isMultipleAlternative || 5752 (OpInfo.Type == InlineAsm::isInput)) && 5753 "Can only indirectify direct input operands!"); 5754 5755 // Memory operands really want the address of the value. If we don't have 5756 // an indirect input, put it in the constpool if we can, otherwise spill 5757 // it to a stack slot. 5758 // TODO: This isn't quite right. We need to handle these according to 5759 // the addressing mode that the constraint wants. Also, this may take 5760 // an additional register for the computation and we don't want that 5761 // either. 5762 5763 // If the operand is a float, integer, or vector constant, spill to a 5764 // constant pool entry to get its address. 5765 const Value *OpVal = OpInfo.CallOperandVal; 5766 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 5767 isa<ConstantVector>(OpVal)) { 5768 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal), 5769 TLI.getPointerTy()); 5770 } else { 5771 // Otherwise, create a stack slot and emit a store to it before the 5772 // asm. 5773 Type *Ty = OpVal->getType(); 5774 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty); 5775 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty); 5776 MachineFunction &MF = DAG.getMachineFunction(); 5777 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false); 5778 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); 5779 Chain = DAG.getStore(Chain, getCurDebugLoc(), 5780 OpInfo.CallOperand, StackSlot, 5781 MachinePointerInfo::getFixedStack(SSFI), 5782 false, false, 0); 5783 OpInfo.CallOperand = StackSlot; 5784 } 5785 5786 // There is no longer a Value* corresponding to this operand. 5787 OpInfo.CallOperandVal = 0; 5788 5789 // It is now an indirect operand. 5790 OpInfo.isIndirect = true; 5791 } 5792 5793 // If this constraint is for a specific register, allocate it before 5794 // anything else. 5795 if (OpInfo.ConstraintType == TargetLowering::C_Register) 5796 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs, 5797 InputRegs); 5798 } 5799 5800 // Second pass - Loop over all of the operands, assigning virtual or physregs 5801 // to register class operands. 5802 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 5803 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 5804 5805 // C_Register operands have already been allocated, Other/Memory don't need 5806 // to be. 5807 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass) 5808 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs, 5809 InputRegs); 5810 } 5811 5812 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 5813 std::vector<SDValue> AsmNodeOperands; 5814 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 5815 AsmNodeOperands.push_back( 5816 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), 5817 TLI.getPointerTy())); 5818 5819 // If we have a !srcloc metadata node associated with it, we want to attach 5820 // this to the ultimately generated inline asm machineinstr. To do this, we 5821 // pass in the third operand as this (potentially null) inline asm MDNode. 5822 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc"); 5823 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 5824 5825 // Remember the HasSideEffect and AlignStack bits as operand 3. 5826 unsigned ExtraInfo = 0; 5827 if (IA->hasSideEffects()) 5828 ExtraInfo |= InlineAsm::Extra_HasSideEffects; 5829 if (IA->isAlignStack()) 5830 ExtraInfo |= InlineAsm::Extra_IsAlignStack; 5831 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, 5832 TLI.getPointerTy())); 5833 5834 // Loop over all of the inputs, copying the operand values into the 5835 // appropriate registers and processing the output regs. 5836 RegsForValue RetValRegs; 5837 5838 // IndirectStoresToEmit - The set of stores to emit after the inline asm node. 5839 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit; 5840 5841 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) { 5842 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i]; 5843 5844 switch (OpInfo.Type) { 5845 case InlineAsm::isOutput: { 5846 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 5847 OpInfo.ConstraintType != TargetLowering::C_Register) { 5848 // Memory output, or 'other' output (e.g. 'X' constraint). 5849 assert(OpInfo.isIndirect && "Memory output must be indirect operand"); 5850 5851 // Add information to the INLINEASM node to know about this output. 5852 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 5853 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, 5854 TLI.getPointerTy())); 5855 AsmNodeOperands.push_back(OpInfo.CallOperand); 5856 break; 5857 } 5858 5859 // Otherwise, this is a register or register class output. 5860 5861 // Copy the output from the appropriate register. Find a register that 5862 // we can use. 5863 if (OpInfo.AssignedRegs.Regs.empty()) 5864 report_fatal_error("Couldn't allocate output reg for constraint '" + 5865 Twine(OpInfo.ConstraintCode) + "'!"); 5866 5867 // If this is an indirect operand, store through the pointer after the 5868 // asm. 5869 if (OpInfo.isIndirect) { 5870 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs, 5871 OpInfo.CallOperandVal)); 5872 } else { 5873 // This is the result value of the call. 5874 assert(!CS.getType()->isVoidTy() && "Bad inline asm!"); 5875 // Concatenate this output onto the outputs list. 5876 RetValRegs.append(OpInfo.AssignedRegs); 5877 } 5878 5879 // Add information to the INLINEASM node to know that this register is 5880 // set. 5881 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ? 5882 InlineAsm::Kind_RegDefEarlyClobber : 5883 InlineAsm::Kind_RegDef, 5884 false, 5885 0, 5886 DAG, 5887 AsmNodeOperands); 5888 break; 5889 } 5890 case InlineAsm::isInput: { 5891 SDValue InOperandVal = OpInfo.CallOperand; 5892 5893 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint? 5894 // If this is required to match an output register we have already set, 5895 // just use its register. 5896 unsigned OperandNo = OpInfo.getMatchedOperand(); 5897 5898 // Scan until we find the definition we already emitted of this operand. 5899 // When we find it, create a RegsForValue operand. 5900 unsigned CurOp = InlineAsm::Op_FirstOperand; 5901 for (; OperandNo; --OperandNo) { 5902 // Advance to the next operand. 5903 unsigned OpFlag = 5904 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 5905 assert((InlineAsm::isRegDefKind(OpFlag) || 5906 InlineAsm::isRegDefEarlyClobberKind(OpFlag) || 5907 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?"); 5908 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1; 5909 } 5910 5911 unsigned OpFlag = 5912 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue(); 5913 if (InlineAsm::isRegDefKind(OpFlag) || 5914 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) { 5915 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs. 5916 if (OpInfo.isIndirect) { 5917 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 5918 LLVMContext &Ctx = *DAG.getContext(); 5919 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:" 5920 " don't know how to handle tied " 5921 "indirect register inputs"); 5922 } 5923 5924 RegsForValue MatchedRegs; 5925 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType()); 5926 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType(); 5927 MatchedRegs.RegVTs.push_back(RegVT); 5928 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo(); 5929 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag); 5930 i != e; ++i) 5931 MatchedRegs.Regs.push_back 5932 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT))); 5933 5934 // Use the produced MatchedRegs object to 5935 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(), 5936 Chain, &Flag); 5937 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, 5938 true, OpInfo.getMatchedOperand(), 5939 DAG, AsmNodeOperands); 5940 break; 5941 } 5942 5943 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!"); 5944 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 && 5945 "Unexpected number of operands"); 5946 // Add information to the INLINEASM node to know about this input. 5947 // See InlineAsm.h isUseOperandTiedToDef. 5948 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag, 5949 OpInfo.getMatchedOperand()); 5950 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, 5951 TLI.getPointerTy())); 5952 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 5953 break; 5954 } 5955 5956 // Treat indirect 'X' constraint as memory. 5957 if (OpInfo.ConstraintType == TargetLowering::C_Other && 5958 OpInfo.isIndirect) 5959 OpInfo.ConstraintType = TargetLowering::C_Memory; 5960 5961 if (OpInfo.ConstraintType == TargetLowering::C_Other) { 5962 std::vector<SDValue> Ops; 5963 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 5964 Ops, DAG); 5965 if (Ops.empty()) 5966 report_fatal_error("Invalid operand for inline asm constraint '" + 5967 Twine(OpInfo.ConstraintCode) + "'!"); 5968 5969 // Add information to the INLINEASM node to know about this input. 5970 unsigned ResOpType = 5971 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size()); 5972 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 5973 TLI.getPointerTy())); 5974 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end()); 5975 break; 5976 } 5977 5978 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 5979 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!"); 5980 assert(InOperandVal.getValueType() == TLI.getPointerTy() && 5981 "Memory operands expect pointer values"); 5982 5983 // Add information to the INLINEASM node to know about this input. 5984 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1); 5985 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 5986 TLI.getPointerTy())); 5987 AsmNodeOperands.push_back(InOperandVal); 5988 break; 5989 } 5990 5991 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass || 5992 OpInfo.ConstraintType == TargetLowering::C_Register) && 5993 "Unknown constraint type!"); 5994 assert(!OpInfo.isIndirect && 5995 "Don't know how to handle indirect register inputs yet!"); 5996 5997 // Copy the input into the appropriate registers. 5998 if (OpInfo.AssignedRegs.Regs.empty()) 5999 report_fatal_error("Couldn't allocate input reg for constraint '" + 6000 Twine(OpInfo.ConstraintCode) + "'!"); 6001 6002 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(), 6003 Chain, &Flag); 6004 6005 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0, 6006 DAG, AsmNodeOperands); 6007 break; 6008 } 6009 case InlineAsm::isClobber: { 6010 // Add the clobbered value to the operand list, so that the register 6011 // allocator is aware that the physreg got clobbered. 6012 if (!OpInfo.AssignedRegs.Regs.empty()) 6013 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber, 6014 false, 0, DAG, 6015 AsmNodeOperands); 6016 break; 6017 } 6018 } 6019 } 6020 6021 // Finish up input operands. Set the input chain and add the flag last. 6022 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 6023 if (Flag.getNode()) AsmNodeOperands.push_back(Flag); 6024 6025 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(), 6026 DAG.getVTList(MVT::Other, MVT::Glue), 6027 &AsmNodeOperands[0], AsmNodeOperands.size()); 6028 Flag = Chain.getValue(1); 6029 6030 // If this asm returns a register value, copy the result from that register 6031 // and set it as the value of the call. 6032 if (!RetValRegs.Regs.empty()) { 6033 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), 6034 Chain, &Flag); 6035 6036 // FIXME: Why don't we do this for inline asms with MRVs? 6037 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) { 6038 EVT ResultType = TLI.getValueType(CS.getType()); 6039 6040 // If any of the results of the inline asm is a vector, it may have the 6041 // wrong width/num elts. This can happen for register classes that can 6042 // contain multiple different value types. The preg or vreg allocated may 6043 // not have the same VT as was expected. Convert it to the right type 6044 // with bit_convert. 6045 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) { 6046 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), 6047 ResultType, Val); 6048 6049 } else if (ResultType != Val.getValueType() && 6050 ResultType.isInteger() && Val.getValueType().isInteger()) { 6051 // If a result value was tied to an input value, the computed result may 6052 // have a wider width than the expected result. Extract the relevant 6053 // portion. 6054 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val); 6055 } 6056 6057 assert(ResultType == Val.getValueType() && "Asm result value mismatch!"); 6058 } 6059 6060 setValue(CS.getInstruction(), Val); 6061 // Don't need to use this as a chain in this case. 6062 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty()) 6063 return; 6064 } 6065 6066 std::vector<std::pair<SDValue, const Value *> > StoresToEmit; 6067 6068 // Process indirect outputs, first output all of the flagged copies out of 6069 // physregs. 6070 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) { 6071 RegsForValue &OutRegs = IndirectStoresToEmit[i].first; 6072 const Value *Ptr = IndirectStoresToEmit[i].second; 6073 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), 6074 Chain, &Flag); 6075 StoresToEmit.push_back(std::make_pair(OutVal, Ptr)); 6076 } 6077 6078 // Emit the non-flagged stores from the physregs. 6079 SmallVector<SDValue, 8> OutChains; 6080 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) { 6081 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(), 6082 StoresToEmit[i].first, 6083 getValue(StoresToEmit[i].second), 6084 MachinePointerInfo(StoresToEmit[i].second), 6085 false, false, 0); 6086 OutChains.push_back(Val); 6087 } 6088 6089 if (!OutChains.empty()) 6090 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other, 6091 &OutChains[0], OutChains.size()); 6092 6093 DAG.setRoot(Chain); 6094 } 6095 6096 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 6097 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(), 6098 MVT::Other, getRoot(), 6099 getValue(I.getArgOperand(0)), 6100 DAG.getSrcValue(I.getArgOperand(0)))); 6101 } 6102 6103 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 6104 const TargetData &TD = *TLI.getTargetData(); 6105 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(), 6106 getRoot(), getValue(I.getOperand(0)), 6107 DAG.getSrcValue(I.getOperand(0)), 6108 TD.getABITypeAlignment(I.getType())); 6109 setValue(&I, V); 6110 DAG.setRoot(V.getValue(1)); 6111 } 6112 6113 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 6114 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(), 6115 MVT::Other, getRoot(), 6116 getValue(I.getArgOperand(0)), 6117 DAG.getSrcValue(I.getArgOperand(0)))); 6118 } 6119 6120 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 6121 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(), 6122 MVT::Other, getRoot(), 6123 getValue(I.getArgOperand(0)), 6124 getValue(I.getArgOperand(1)), 6125 DAG.getSrcValue(I.getArgOperand(0)), 6126 DAG.getSrcValue(I.getArgOperand(1)))); 6127 } 6128 6129 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 6130 /// implementation, which just calls LowerCall. 6131 /// FIXME: When all targets are 6132 /// migrated to using LowerCall, this hook should be integrated into SDISel. 6133 std::pair<SDValue, SDValue> 6134 TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy, 6135 bool RetSExt, bool RetZExt, bool isVarArg, 6136 bool isInreg, unsigned NumFixedArgs, 6137 CallingConv::ID CallConv, bool isTailCall, 6138 bool isReturnValueUsed, 6139 SDValue Callee, 6140 ArgListTy &Args, SelectionDAG &DAG, 6141 DebugLoc dl) const { 6142 // Handle all of the outgoing arguments. 6143 SmallVector<ISD::OutputArg, 32> Outs; 6144 SmallVector<SDValue, 32> OutVals; 6145 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 6146 SmallVector<EVT, 4> ValueVTs; 6147 ComputeValueVTs(*this, Args[i].Ty, ValueVTs); 6148 for (unsigned Value = 0, NumValues = ValueVTs.size(); 6149 Value != NumValues; ++Value) { 6150 EVT VT = ValueVTs[Value]; 6151 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext()); 6152 SDValue Op = SDValue(Args[i].Node.getNode(), 6153 Args[i].Node.getResNo() + Value); 6154 ISD::ArgFlagsTy Flags; 6155 unsigned OriginalAlignment = 6156 getTargetData()->getABITypeAlignment(ArgTy); 6157 6158 if (Args[i].isZExt) 6159 Flags.setZExt(); 6160 if (Args[i].isSExt) 6161 Flags.setSExt(); 6162 if (Args[i].isInReg) 6163 Flags.setInReg(); 6164 if (Args[i].isSRet) 6165 Flags.setSRet(); 6166 if (Args[i].isByVal) { 6167 Flags.setByVal(); 6168 PointerType *Ty = cast<PointerType>(Args[i].Ty); 6169 Type *ElementTy = Ty->getElementType(); 6170 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy)); 6171 // For ByVal, alignment should come from FE. BE will guess if this 6172 // info is not there but there are cases it cannot get right. 6173 unsigned FrameAlign; 6174 if (Args[i].Alignment) 6175 FrameAlign = Args[i].Alignment; 6176 else 6177 FrameAlign = getByValTypeAlignment(ElementTy); 6178 Flags.setByValAlign(FrameAlign); 6179 } 6180 if (Args[i].isNest) 6181 Flags.setNest(); 6182 Flags.setOrigAlign(OriginalAlignment); 6183 6184 EVT PartVT = getRegisterType(RetTy->getContext(), VT); 6185 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT); 6186 SmallVector<SDValue, 4> Parts(NumParts); 6187 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 6188 6189 if (Args[i].isSExt) 6190 ExtendKind = ISD::SIGN_EXTEND; 6191 else if (Args[i].isZExt) 6192 ExtendKind = ISD::ZERO_EXTEND; 6193 6194 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, 6195 PartVT, ExtendKind); 6196 6197 for (unsigned j = 0; j != NumParts; ++j) { 6198 // if it isn't first piece, alignment must be 1 6199 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), 6200 i < NumFixedArgs); 6201 if (NumParts > 1 && j == 0) 6202 MyFlags.Flags.setSplit(); 6203 else if (j != 0) 6204 MyFlags.Flags.setOrigAlign(1); 6205 6206 Outs.push_back(MyFlags); 6207 OutVals.push_back(Parts[j]); 6208 } 6209 } 6210 } 6211 6212 // Handle the incoming return values from the call. 6213 SmallVector<ISD::InputArg, 32> Ins; 6214 SmallVector<EVT, 4> RetTys; 6215 ComputeValueVTs(*this, RetTy, RetTys); 6216 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 6217 EVT VT = RetTys[I]; 6218 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT); 6219 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT); 6220 for (unsigned i = 0; i != NumRegs; ++i) { 6221 ISD::InputArg MyFlags; 6222 MyFlags.VT = RegisterVT.getSimpleVT(); 6223 MyFlags.Used = isReturnValueUsed; 6224 if (RetSExt) 6225 MyFlags.Flags.setSExt(); 6226 if (RetZExt) 6227 MyFlags.Flags.setZExt(); 6228 if (isInreg) 6229 MyFlags.Flags.setInReg(); 6230 Ins.push_back(MyFlags); 6231 } 6232 } 6233 6234 SmallVector<SDValue, 4> InVals; 6235 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall, 6236 Outs, OutVals, Ins, dl, DAG, InVals); 6237 6238 // Verify that the target's LowerCall behaved as expected. 6239 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 6240 "LowerCall didn't return a valid chain!"); 6241 assert((!isTailCall || InVals.empty()) && 6242 "LowerCall emitted a return value for a tail call!"); 6243 assert((isTailCall || InVals.size() == Ins.size()) && 6244 "LowerCall didn't emit the correct number of values!"); 6245 6246 // For a tail call, the return value is merely live-out and there aren't 6247 // any nodes in the DAG representing it. Return a special value to 6248 // indicate that a tail call has been emitted and no more Instructions 6249 // should be processed in the current block. 6250 if (isTailCall) { 6251 DAG.setRoot(Chain); 6252 return std::make_pair(SDValue(), SDValue()); 6253 } 6254 6255 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 6256 assert(InVals[i].getNode() && 6257 "LowerCall emitted a null value!"); 6258 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 6259 "LowerCall emitted a value with the wrong type!"); 6260 }); 6261 6262 // Collect the legal value parts into potentially illegal values 6263 // that correspond to the original function's return values. 6264 ISD::NodeType AssertOp = ISD::DELETED_NODE; 6265 if (RetSExt) 6266 AssertOp = ISD::AssertSext; 6267 else if (RetZExt) 6268 AssertOp = ISD::AssertZext; 6269 SmallVector<SDValue, 4> ReturnValues; 6270 unsigned CurReg = 0; 6271 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 6272 EVT VT = RetTys[I]; 6273 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT); 6274 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT); 6275 6276 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg], 6277 NumRegs, RegisterVT, VT, 6278 AssertOp)); 6279 CurReg += NumRegs; 6280 } 6281 6282 // For a function returning void, there is no return value. We can't create 6283 // such a node, so we just return a null return value in that case. In 6284 // that case, nothing will actually look at the value. 6285 if (ReturnValues.empty()) 6286 return std::make_pair(SDValue(), Chain); 6287 6288 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 6289 DAG.getVTList(&RetTys[0], RetTys.size()), 6290 &ReturnValues[0], ReturnValues.size()); 6291 return std::make_pair(Res, Chain); 6292 } 6293 6294 void TargetLowering::LowerOperationWrapper(SDNode *N, 6295 SmallVectorImpl<SDValue> &Results, 6296 SelectionDAG &DAG) const { 6297 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 6298 if (Res.getNode()) 6299 Results.push_back(Res); 6300 } 6301 6302 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 6303 llvm_unreachable("LowerOperation not implemented for this target!"); 6304 return SDValue(); 6305 } 6306 6307 void 6308 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) { 6309 SDValue Op = getNonRegisterValue(V); 6310 assert((Op.getOpcode() != ISD::CopyFromReg || 6311 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 6312 "Copy from a reg to the same reg!"); 6313 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg"); 6314 6315 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType()); 6316 SDValue Chain = DAG.getEntryNode(); 6317 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0); 6318 PendingExports.push_back(Chain); 6319 } 6320 6321 #include "llvm/CodeGen/SelectionDAGISel.h" 6322 6323 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 6324 /// entry block, return true. This includes arguments used by switches, since 6325 /// the switch may expand into multiple basic blocks. 6326 static bool isOnlyUsedInEntryBlock(const Argument *A) { 6327 // With FastISel active, we may be splitting blocks, so force creation 6328 // of virtual registers for all non-dead arguments. 6329 if (EnableFastISel) 6330 return A->use_empty(); 6331 6332 const BasicBlock *Entry = A->getParent()->begin(); 6333 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end(); 6334 UI != E; ++UI) { 6335 const User *U = *UI; 6336 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U)) 6337 return false; // Use not in entry block. 6338 } 6339 return true; 6340 } 6341 6342 void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) { 6343 // If this is the entry block, emit arguments. 6344 const Function &F = *LLVMBB->getParent(); 6345 SelectionDAG &DAG = SDB->DAG; 6346 DebugLoc dl = SDB->getCurDebugLoc(); 6347 const TargetData *TD = TLI.getTargetData(); 6348 SmallVector<ISD::InputArg, 16> Ins; 6349 6350 // Check whether the function can return without sret-demotion. 6351 SmallVector<ISD::OutputArg, 4> Outs; 6352 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(), 6353 Outs, TLI); 6354 6355 if (!FuncInfo->CanLowerReturn) { 6356 // Put in an sret pointer parameter before all the other parameters. 6357 SmallVector<EVT, 1> ValueVTs; 6358 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 6359 6360 // NOTE: Assuming that a pointer will never break down to more than one VT 6361 // or one register. 6362 ISD::ArgFlagsTy Flags; 6363 Flags.setSRet(); 6364 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]); 6365 ISD::InputArg RetArg(Flags, RegisterVT, true); 6366 Ins.push_back(RetArg); 6367 } 6368 6369 // Set up the incoming argument description vector. 6370 unsigned Idx = 1; 6371 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); 6372 I != E; ++I, ++Idx) { 6373 SmallVector<EVT, 4> ValueVTs; 6374 ComputeValueVTs(TLI, I->getType(), ValueVTs); 6375 bool isArgValueUsed = !I->use_empty(); 6376 for (unsigned Value = 0, NumValues = ValueVTs.size(); 6377 Value != NumValues; ++Value) { 6378 EVT VT = ValueVTs[Value]; 6379 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 6380 ISD::ArgFlagsTy Flags; 6381 unsigned OriginalAlignment = 6382 TD->getABITypeAlignment(ArgTy); 6383 6384 if (F.paramHasAttr(Idx, Attribute::ZExt)) 6385 Flags.setZExt(); 6386 if (F.paramHasAttr(Idx, Attribute::SExt)) 6387 Flags.setSExt(); 6388 if (F.paramHasAttr(Idx, Attribute::InReg)) 6389 Flags.setInReg(); 6390 if (F.paramHasAttr(Idx, Attribute::StructRet)) 6391 Flags.setSRet(); 6392 if (F.paramHasAttr(Idx, Attribute::ByVal)) { 6393 Flags.setByVal(); 6394 PointerType *Ty = cast<PointerType>(I->getType()); 6395 Type *ElementTy = Ty->getElementType(); 6396 Flags.setByValSize(TD->getTypeAllocSize(ElementTy)); 6397 // For ByVal, alignment should be passed from FE. BE will guess if 6398 // this info is not there but there are cases it cannot get right. 6399 unsigned FrameAlign; 6400 if (F.getParamAlignment(Idx)) 6401 FrameAlign = F.getParamAlignment(Idx); 6402 else 6403 FrameAlign = TLI.getByValTypeAlignment(ElementTy); 6404 Flags.setByValAlign(FrameAlign); 6405 } 6406 if (F.paramHasAttr(Idx, Attribute::Nest)) 6407 Flags.setNest(); 6408 Flags.setOrigAlign(OriginalAlignment); 6409 6410 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT); 6411 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT); 6412 for (unsigned i = 0; i != NumRegs; ++i) { 6413 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed); 6414 if (NumRegs > 1 && i == 0) 6415 MyFlags.Flags.setSplit(); 6416 // if it isn't first piece, alignment must be 1 6417 else if (i > 0) 6418 MyFlags.Flags.setOrigAlign(1); 6419 Ins.push_back(MyFlags); 6420 } 6421 } 6422 } 6423 6424 // Call the target to set up the argument values. 6425 SmallVector<SDValue, 8> InVals; 6426 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(), 6427 F.isVarArg(), Ins, 6428 dl, DAG, InVals); 6429 6430 // Verify that the target's LowerFormalArguments behaved as expected. 6431 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 6432 "LowerFormalArguments didn't return a valid chain!"); 6433 assert(InVals.size() == Ins.size() && 6434 "LowerFormalArguments didn't emit the correct number of values!"); 6435 DEBUG({ 6436 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 6437 assert(InVals[i].getNode() && 6438 "LowerFormalArguments emitted a null value!"); 6439 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 6440 "LowerFormalArguments emitted a value with the wrong type!"); 6441 } 6442 }); 6443 6444 // Update the DAG with the new chain value resulting from argument lowering. 6445 DAG.setRoot(NewRoot); 6446 6447 // Set up the argument values. 6448 unsigned i = 0; 6449 Idx = 1; 6450 if (!FuncInfo->CanLowerReturn) { 6451 // Create a virtual register for the sret pointer, and put in a copy 6452 // from the sret argument into it. 6453 SmallVector<EVT, 1> ValueVTs; 6454 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs); 6455 EVT VT = ValueVTs[0]; 6456 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT); 6457 ISD::NodeType AssertOp = ISD::DELETED_NODE; 6458 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, 6459 RegVT, VT, AssertOp); 6460 6461 MachineFunction& MF = SDB->DAG.getMachineFunction(); 6462 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 6463 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)); 6464 FuncInfo->DemoteRegister = SRetReg; 6465 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(), 6466 SRetReg, ArgValue); 6467 DAG.setRoot(NewRoot); 6468 6469 // i indexes lowered arguments. Bump it past the hidden sret argument. 6470 // Idx indexes LLVM arguments. Don't touch it. 6471 ++i; 6472 } 6473 6474 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; 6475 ++I, ++Idx) { 6476 SmallVector<SDValue, 4> ArgValues; 6477 SmallVector<EVT, 4> ValueVTs; 6478 ComputeValueVTs(TLI, I->getType(), ValueVTs); 6479 unsigned NumValues = ValueVTs.size(); 6480 6481 // If this argument is unused then remember its value. It is used to generate 6482 // debugging information. 6483 if (I->use_empty() && NumValues) 6484 SDB->setUnusedArgValue(I, InVals[i]); 6485 6486 for (unsigned Val = 0; Val != NumValues; ++Val) { 6487 EVT VT = ValueVTs[Val]; 6488 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT); 6489 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT); 6490 6491 if (!I->use_empty()) { 6492 ISD::NodeType AssertOp = ISD::DELETED_NODE; 6493 if (F.paramHasAttr(Idx, Attribute::SExt)) 6494 AssertOp = ISD::AssertSext; 6495 else if (F.paramHasAttr(Idx, Attribute::ZExt)) 6496 AssertOp = ISD::AssertZext; 6497 6498 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], 6499 NumParts, PartVT, VT, 6500 AssertOp)); 6501 } 6502 6503 i += NumParts; 6504 } 6505 6506 // We don't need to do anything else for unused arguments. 6507 if (ArgValues.empty()) 6508 continue; 6509 6510 // Note down frame index for byval arguments. 6511 if (I->hasByValAttr()) 6512 if (FrameIndexSDNode *FI = 6513 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 6514 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex()); 6515 6516 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues, 6517 SDB->getCurDebugLoc()); 6518 SDB->setValue(I, Res); 6519 6520 // If this argument is live outside of the entry block, insert a copy from 6521 // wherever we got it to the vreg that other BB's will reference it as. 6522 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) { 6523 // If we can, though, try to skip creating an unnecessary vreg. 6524 // FIXME: This isn't very clean... it would be nice to make this more 6525 // general. It's also subtly incompatible with the hacks FastISel 6526 // uses with vregs. 6527 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 6528 if (TargetRegisterInfo::isVirtualRegister(Reg)) { 6529 FuncInfo->ValueMap[I] = Reg; 6530 continue; 6531 } 6532 } 6533 if (!isOnlyUsedInEntryBlock(I)) { 6534 FuncInfo->InitializeRegForValue(I); 6535 SDB->CopyToExportRegsIfNeeded(I); 6536 } 6537 } 6538 6539 assert(i == InVals.size() && "Argument register count mismatch!"); 6540 6541 // Finally, if the target has anything special to do, allow it to do so. 6542 // FIXME: this should insert code into the DAG! 6543 EmitFunctionEntryCode(); 6544 } 6545 6546 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 6547 /// ensure constants are generated when needed. Remember the virtual registers 6548 /// that need to be added to the Machine PHI nodes as input. We cannot just 6549 /// directly add them, because expansion might result in multiple MBB's for one 6550 /// BB. As such, the start of the BB might correspond to a different MBB than 6551 /// the end. 6552 /// 6553 void 6554 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 6555 const TerminatorInst *TI = LLVMBB->getTerminator(); 6556 6557 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 6558 6559 // Check successor nodes' PHI nodes that expect a constant to be available 6560 // from this block. 6561 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) { 6562 const BasicBlock *SuccBB = TI->getSuccessor(succ); 6563 if (!isa<PHINode>(SuccBB->begin())) continue; 6564 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB]; 6565 6566 // If this terminator has multiple identical successors (common for 6567 // switches), only handle each succ once. 6568 if (!SuccsHandled.insert(SuccMBB)) continue; 6569 6570 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 6571 6572 // At this point we know that there is a 1-1 correspondence between LLVM PHI 6573 // nodes and Machine PHI nodes, but the incoming operands have not been 6574 // emitted yet. 6575 for (BasicBlock::const_iterator I = SuccBB->begin(); 6576 const PHINode *PN = dyn_cast<PHINode>(I); ++I) { 6577 // Ignore dead phi's. 6578 if (PN->use_empty()) continue; 6579 6580 // Skip empty types 6581 if (PN->getType()->isEmptyTy()) 6582 continue; 6583 6584 unsigned Reg; 6585 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB); 6586 6587 if (const Constant *C = dyn_cast<Constant>(PHIOp)) { 6588 unsigned &RegOut = ConstantsOut[C]; 6589 if (RegOut == 0) { 6590 RegOut = FuncInfo.CreateRegs(C->getType()); 6591 CopyValueToVirtualRegister(C, RegOut); 6592 } 6593 Reg = RegOut; 6594 } else { 6595 DenseMap<const Value *, unsigned>::iterator I = 6596 FuncInfo.ValueMap.find(PHIOp); 6597 if (I != FuncInfo.ValueMap.end()) 6598 Reg = I->second; 6599 else { 6600 assert(isa<AllocaInst>(PHIOp) && 6601 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 6602 "Didn't codegen value into a register!??"); 6603 Reg = FuncInfo.CreateRegs(PHIOp->getType()); 6604 CopyValueToVirtualRegister(PHIOp, Reg); 6605 } 6606 } 6607 6608 // Remember that this register needs to added to the machine PHI node as 6609 // the input for this MBB. 6610 SmallVector<EVT, 4> ValueVTs; 6611 ComputeValueVTs(TLI, PN->getType(), ValueVTs); 6612 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) { 6613 EVT VT = ValueVTs[vti]; 6614 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 6615 for (unsigned i = 0, e = NumRegisters; i != e; ++i) 6616 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i)); 6617 Reg += NumRegisters; 6618 } 6619 } 6620 } 6621 ConstantsOut.clear(); 6622 } 6623