1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This implements routines for translating from LLVM IR into SelectionDAG IR. 10 // 11 //===----------------------------------------------------------------------===// 12 13 #include "SelectionDAGBuilder.h" 14 #include "SDNodeDbgValue.h" 15 #include "llvm/ADT/APFloat.h" 16 #include "llvm/ADT/APInt.h" 17 #include "llvm/ADT/BitVector.h" 18 #include "llvm/ADT/STLExtras.h" 19 #include "llvm/ADT/SmallPtrSet.h" 20 #include "llvm/ADT/SmallSet.h" 21 #include "llvm/ADT/StringRef.h" 22 #include "llvm/ADT/Twine.h" 23 #include "llvm/Analysis/AliasAnalysis.h" 24 #include "llvm/Analysis/BranchProbabilityInfo.h" 25 #include "llvm/Analysis/ConstantFolding.h" 26 #include "llvm/Analysis/Loads.h" 27 #include "llvm/Analysis/MemoryLocation.h" 28 #include "llvm/Analysis/TargetLibraryInfo.h" 29 #include "llvm/Analysis/TargetTransformInfo.h" 30 #include "llvm/Analysis/ValueTracking.h" 31 #include "llvm/Analysis/VectorUtils.h" 32 #include "llvm/CodeGen/Analysis.h" 33 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h" 34 #include "llvm/CodeGen/CodeGenCommonISel.h" 35 #include "llvm/CodeGen/FunctionLoweringInfo.h" 36 #include "llvm/CodeGen/GCMetadata.h" 37 #include "llvm/CodeGen/ISDOpcodes.h" 38 #include "llvm/CodeGen/MachineBasicBlock.h" 39 #include "llvm/CodeGen/MachineFrameInfo.h" 40 #include "llvm/CodeGen/MachineFunction.h" 41 #include "llvm/CodeGen/MachineInstrBuilder.h" 42 #include "llvm/CodeGen/MachineInstrBundleIterator.h" 43 #include "llvm/CodeGen/MachineMemOperand.h" 44 #include "llvm/CodeGen/MachineModuleInfo.h" 45 #include "llvm/CodeGen/MachineOperand.h" 46 #include "llvm/CodeGen/MachineRegisterInfo.h" 47 #include "llvm/CodeGen/RuntimeLibcallUtil.h" 48 #include "llvm/CodeGen/SelectionDAG.h" 49 #include "llvm/CodeGen/SelectionDAGTargetInfo.h" 50 #include "llvm/CodeGen/StackMaps.h" 51 #include "llvm/CodeGen/SwiftErrorValueTracking.h" 52 #include "llvm/CodeGen/TargetFrameLowering.h" 53 #include "llvm/CodeGen/TargetInstrInfo.h" 54 #include "llvm/CodeGen/TargetOpcodes.h" 55 #include "llvm/CodeGen/TargetRegisterInfo.h" 56 #include "llvm/CodeGen/TargetSubtargetInfo.h" 57 #include "llvm/CodeGen/WinEHFuncInfo.h" 58 #include "llvm/IR/Argument.h" 59 #include "llvm/IR/Attributes.h" 60 #include "llvm/IR/BasicBlock.h" 61 #include "llvm/IR/CFG.h" 62 #include "llvm/IR/CallingConv.h" 63 #include "llvm/IR/Constant.h" 64 #include "llvm/IR/ConstantRange.h" 65 #include "llvm/IR/Constants.h" 66 #include "llvm/IR/DataLayout.h" 67 #include "llvm/IR/DebugInfo.h" 68 #include "llvm/IR/DebugInfoMetadata.h" 69 #include "llvm/IR/DerivedTypes.h" 70 #include "llvm/IR/DiagnosticInfo.h" 71 #include "llvm/IR/EHPersonalities.h" 72 #include "llvm/IR/Function.h" 73 #include "llvm/IR/GetElementPtrTypeIterator.h" 74 #include "llvm/IR/InlineAsm.h" 75 #include "llvm/IR/InstrTypes.h" 76 #include "llvm/IR/Instructions.h" 77 #include "llvm/IR/IntrinsicInst.h" 78 #include "llvm/IR/Intrinsics.h" 79 #include "llvm/IR/IntrinsicsAArch64.h" 80 #include "llvm/IR/IntrinsicsAMDGPU.h" 81 #include "llvm/IR/IntrinsicsWebAssembly.h" 82 #include "llvm/IR/LLVMContext.h" 83 #include "llvm/IR/MemoryModelRelaxationAnnotations.h" 84 #include "llvm/IR/Metadata.h" 85 #include "llvm/IR/Module.h" 86 #include "llvm/IR/Operator.h" 87 #include "llvm/IR/PatternMatch.h" 88 #include "llvm/IR/Statepoint.h" 89 #include "llvm/IR/Type.h" 90 #include "llvm/IR/User.h" 91 #include "llvm/IR/Value.h" 92 #include "llvm/MC/MCContext.h" 93 #include "llvm/Support/AtomicOrdering.h" 94 #include "llvm/Support/Casting.h" 95 #include "llvm/Support/CommandLine.h" 96 #include "llvm/Support/Compiler.h" 97 #include "llvm/Support/Debug.h" 98 #include "llvm/Support/InstructionCost.h" 99 #include "llvm/Support/MathExtras.h" 100 #include "llvm/Support/raw_ostream.h" 101 #include "llvm/Target/TargetIntrinsicInfo.h" 102 #include "llvm/Target/TargetMachine.h" 103 #include "llvm/Target/TargetOptions.h" 104 #include "llvm/TargetParser/Triple.h" 105 #include "llvm/Transforms/Utils/Local.h" 106 #include <cstddef> 107 #include <deque> 108 #include <iterator> 109 #include <limits> 110 #include <optional> 111 #include <tuple> 112 113 using namespace llvm; 114 using namespace PatternMatch; 115 using namespace SwitchCG; 116 117 #define DEBUG_TYPE "isel" 118 119 /// LimitFloatPrecision - Generate low-precision inline sequences for 120 /// some float libcalls (6, 8 or 12 bits). 121 static unsigned LimitFloatPrecision; 122 123 static cl::opt<bool> 124 InsertAssertAlign("insert-assert-align", cl::init(true), 125 cl::desc("Insert the experimental `assertalign` node."), 126 cl::ReallyHidden); 127 128 static cl::opt<unsigned, true> 129 LimitFPPrecision("limit-float-precision", 130 cl::desc("Generate low-precision inline sequences " 131 "for some float libcalls"), 132 cl::location(LimitFloatPrecision), cl::Hidden, 133 cl::init(0)); 134 135 static cl::opt<unsigned> SwitchPeelThreshold( 136 "switch-peel-threshold", cl::Hidden, cl::init(66), 137 cl::desc("Set the case probability threshold for peeling the case from a " 138 "switch statement. A value greater than 100 will void this " 139 "optimization")); 140 141 // Limit the width of DAG chains. This is important in general to prevent 142 // DAG-based analysis from blowing up. For example, alias analysis and 143 // load clustering may not complete in reasonable time. It is difficult to 144 // recognize and avoid this situation within each individual analysis, and 145 // future analyses are likely to have the same behavior. Limiting DAG width is 146 // the safe approach and will be especially important with global DAGs. 147 // 148 // MaxParallelChains default is arbitrarily high to avoid affecting 149 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st 150 // sequence over this should have been converted to llvm.memcpy by the 151 // frontend. It is easy to induce this behavior with .ll code such as: 152 // %buffer = alloca [4096 x i8] 153 // %data = load [4096 x i8]* %argPtr 154 // store [4096 x i8] %data, [4096 x i8]* %buffer 155 static const unsigned MaxParallelChains = 64; 156 157 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 158 const SDValue *Parts, unsigned NumParts, 159 MVT PartVT, EVT ValueVT, const Value *V, 160 SDValue InChain, 161 std::optional<CallingConv::ID> CC); 162 163 /// getCopyFromParts - Create a value that contains the specified legal parts 164 /// combined into the value they represent. If the parts combine to a type 165 /// larger than ValueVT then AssertOp can be used to specify whether the extra 166 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT 167 /// (ISD::AssertSext). 168 static SDValue 169 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts, 170 unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V, 171 SDValue InChain, 172 std::optional<CallingConv::ID> CC = std::nullopt, 173 std::optional<ISD::NodeType> AssertOp = std::nullopt) { 174 // Let the target assemble the parts if it wants to 175 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 176 if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts, 177 PartVT, ValueVT, CC)) 178 return Val; 179 180 if (ValueVT.isVector()) 181 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V, 182 InChain, CC); 183 184 assert(NumParts > 0 && "No parts to assemble!"); 185 SDValue Val = Parts[0]; 186 187 if (NumParts > 1) { 188 // Assemble the value from multiple parts. 189 if (ValueVT.isInteger()) { 190 unsigned PartBits = PartVT.getSizeInBits(); 191 unsigned ValueBits = ValueVT.getSizeInBits(); 192 193 // Assemble the power of 2 part. 194 unsigned RoundParts = llvm::bit_floor(NumParts); 195 unsigned RoundBits = PartBits * RoundParts; 196 EVT RoundVT = RoundBits == ValueBits ? 197 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits); 198 SDValue Lo, Hi; 199 200 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2); 201 202 if (RoundParts > 2) { 203 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, PartVT, HalfVT, V, 204 InChain); 205 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, RoundParts / 2, 206 PartVT, HalfVT, V, InChain); 207 } else { 208 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]); 209 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]); 210 } 211 212 if (DAG.getDataLayout().isBigEndian()) 213 std::swap(Lo, Hi); 214 215 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi); 216 217 if (RoundParts < NumParts) { 218 // Assemble the trailing non-power-of-2 part. 219 unsigned OddParts = NumParts - RoundParts; 220 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits); 221 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT, 222 OddVT, V, InChain, CC); 223 224 // Combine the round and odd parts. 225 Lo = Val; 226 if (DAG.getDataLayout().isBigEndian()) 227 std::swap(Lo, Hi); 228 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 229 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi); 230 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi, 231 DAG.getConstant(Lo.getValueSizeInBits(), DL, 232 TLI.getShiftAmountTy( 233 TotalVT, DAG.getDataLayout()))); 234 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo); 235 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi); 236 } 237 } else if (PartVT.isFloatingPoint()) { 238 // FP split into multiple FP parts (for ppcf128) 239 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 && 240 "Unexpected split"); 241 SDValue Lo, Hi; 242 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]); 243 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]); 244 if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout())) 245 std::swap(Lo, Hi); 246 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi); 247 } else { 248 // FP split into integer parts (soft fp) 249 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() && 250 !PartVT.isVector() && "Unexpected split"); 251 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 252 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, 253 InChain, CC); 254 } 255 } 256 257 // There is now one part, held in Val. Correct it to match ValueVT. 258 // PartEVT is the type of the register class that holds the value. 259 // ValueVT is the type of the inline asm operation. 260 EVT PartEVT = Val.getValueType(); 261 262 if (PartEVT == ValueVT) 263 return Val; 264 265 if (PartEVT.isInteger() && ValueVT.isFloatingPoint() && 266 ValueVT.bitsLT(PartEVT)) { 267 // For an FP value in an integer part, we need to truncate to the right 268 // width first. 269 PartEVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 270 Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val); 271 } 272 273 // Handle types that have the same size. 274 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits()) 275 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 276 277 // Handle types with different sizes. 278 if (PartEVT.isInteger() && ValueVT.isInteger()) { 279 if (ValueVT.bitsLT(PartEVT)) { 280 // For a truncate, see if we have any information to 281 // indicate whether the truncated bits will always be 282 // zero or sign-extension. 283 if (AssertOp) 284 Val = DAG.getNode(*AssertOp, DL, PartEVT, Val, 285 DAG.getValueType(ValueVT)); 286 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 287 } 288 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 289 } 290 291 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 292 // FP_ROUND's are always exact here. 293 if (ValueVT.bitsLT(Val.getValueType())) { 294 295 SDValue NoChange = 296 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 297 298 if (DAG.getMachineFunction().getFunction().getAttributes().hasFnAttr( 299 llvm::Attribute::StrictFP)) { 300 return DAG.getNode(ISD::STRICT_FP_ROUND, DL, 301 DAG.getVTList(ValueVT, MVT::Other), InChain, Val, 302 NoChange); 303 } 304 305 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, NoChange); 306 } 307 308 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val); 309 } 310 311 // Handle MMX to a narrower integer type by bitcasting MMX to integer and 312 // then truncating. 313 if (PartEVT == MVT::x86mmx && ValueVT.isInteger() && 314 ValueVT.bitsLT(PartEVT)) { 315 Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val); 316 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 317 } 318 319 report_fatal_error("Unknown mismatch in getCopyFromParts!"); 320 } 321 322 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V, 323 const Twine &ErrMsg) { 324 const Instruction *I = dyn_cast_or_null<Instruction>(V); 325 if (!V) 326 return Ctx.emitError(ErrMsg); 327 328 const char *AsmError = ", possible invalid constraint for vector type"; 329 if (const CallInst *CI = dyn_cast<CallInst>(I)) 330 if (CI->isInlineAsm()) 331 return Ctx.emitError(I, ErrMsg + AsmError); 332 333 return Ctx.emitError(I, ErrMsg); 334 } 335 336 /// getCopyFromPartsVector - Create a value that contains the specified legal 337 /// parts combined into the value they represent. If the parts combine to a 338 /// type larger than ValueVT then AssertOp can be used to specify whether the 339 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from 340 /// ValueVT (ISD::AssertSext). 341 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL, 342 const SDValue *Parts, unsigned NumParts, 343 MVT PartVT, EVT ValueVT, const Value *V, 344 SDValue InChain, 345 std::optional<CallingConv::ID> CallConv) { 346 assert(ValueVT.isVector() && "Not a vector value"); 347 assert(NumParts > 0 && "No parts to assemble!"); 348 const bool IsABIRegCopy = CallConv.has_value(); 349 350 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 351 SDValue Val = Parts[0]; 352 353 // Handle a multi-element vector. 354 if (NumParts > 1) { 355 EVT IntermediateVT; 356 MVT RegisterVT; 357 unsigned NumIntermediates; 358 unsigned NumRegs; 359 360 if (IsABIRegCopy) { 361 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 362 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, 363 NumIntermediates, RegisterVT); 364 } else { 365 NumRegs = 366 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 367 NumIntermediates, RegisterVT); 368 } 369 370 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 371 NumParts = NumRegs; // Silence a compiler warning. 372 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 373 assert(RegisterVT.getSizeInBits() == 374 Parts[0].getSimpleValueType().getSizeInBits() && 375 "Part type sizes don't match!"); 376 377 // Assemble the parts into intermediate operands. 378 SmallVector<SDValue, 8> Ops(NumIntermediates); 379 if (NumIntermediates == NumParts) { 380 // If the register was not expanded, truncate or copy the value, 381 // as appropriate. 382 for (unsigned i = 0; i != NumParts; ++i) 383 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, PartVT, IntermediateVT, 384 V, InChain, CallConv); 385 } else if (NumParts > 0) { 386 // If the intermediate type was expanded, build the intermediate 387 // operands from the parts. 388 assert(NumParts % NumIntermediates == 0 && 389 "Must expand into a divisible number of parts!"); 390 unsigned Factor = NumParts / NumIntermediates; 391 for (unsigned i = 0; i != NumIntermediates; ++i) 392 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, PartVT, 393 IntermediateVT, V, InChain, CallConv); 394 } 395 396 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the 397 // intermediate operands. 398 EVT BuiltVectorTy = 399 IntermediateVT.isVector() 400 ? EVT::getVectorVT( 401 *DAG.getContext(), IntermediateVT.getScalarType(), 402 IntermediateVT.getVectorElementCount() * NumParts) 403 : EVT::getVectorVT(*DAG.getContext(), 404 IntermediateVT.getScalarType(), 405 NumIntermediates); 406 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS 407 : ISD::BUILD_VECTOR, 408 DL, BuiltVectorTy, Ops); 409 } 410 411 // There is now one part, held in Val. Correct it to match ValueVT. 412 EVT PartEVT = Val.getValueType(); 413 414 if (PartEVT == ValueVT) 415 return Val; 416 417 if (PartEVT.isVector()) { 418 // Vector/Vector bitcast. 419 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 420 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 421 422 // If the parts vector has more elements than the value vector, then we 423 // have a vector widening case (e.g. <2 x float> -> <4 x float>). 424 // Extract the elements we want. 425 if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) { 426 assert((PartEVT.getVectorElementCount().getKnownMinValue() > 427 ValueVT.getVectorElementCount().getKnownMinValue()) && 428 (PartEVT.getVectorElementCount().isScalable() == 429 ValueVT.getVectorElementCount().isScalable()) && 430 "Cannot narrow, it would be a lossy transformation"); 431 PartEVT = 432 EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(), 433 ValueVT.getVectorElementCount()); 434 Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val, 435 DAG.getVectorIdxConstant(0, DL)); 436 if (PartEVT == ValueVT) 437 return Val; 438 if (PartEVT.isInteger() && ValueVT.isFloatingPoint()) 439 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 440 441 // Vector/Vector bitcast (e.g. <2 x bfloat> -> <2 x half>). 442 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) 443 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 444 } 445 446 // Promoted vector extract 447 return DAG.getAnyExtOrTrunc(Val, DL, ValueVT); 448 } 449 450 // Trivial bitcast if the types are the same size and the destination 451 // vector type is legal. 452 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() && 453 TLI.isTypeLegal(ValueVT)) 454 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 455 456 if (ValueVT.getVectorNumElements() != 1) { 457 // Certain ABIs require that vectors are passed as integers. For vectors 458 // are the same size, this is an obvious bitcast. 459 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) { 460 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 461 } else if (ValueVT.bitsLT(PartEVT)) { 462 const uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 463 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 464 // Drop the extra bits. 465 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 466 return DAG.getBitcast(ValueVT, Val); 467 } 468 469 diagnosePossiblyInvalidConstraint( 470 *DAG.getContext(), V, "non-trivial scalar-to-vector conversion"); 471 return DAG.getUNDEF(ValueVT); 472 } 473 474 // Handle cases such as i8 -> <1 x i1> 475 EVT ValueSVT = ValueVT.getVectorElementType(); 476 if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) { 477 unsigned ValueSize = ValueSVT.getSizeInBits(); 478 if (ValueSize == PartEVT.getSizeInBits()) { 479 Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val); 480 } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) { 481 // It's possible a scalar floating point type gets softened to integer and 482 // then promoted to a larger integer. If PartEVT is the larger integer 483 // we need to truncate it and then bitcast to the FP type. 484 assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types"); 485 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 486 Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val); 487 Val = DAG.getBitcast(ValueSVT, Val); 488 } else { 489 Val = ValueVT.isFloatingPoint() 490 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT) 491 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT); 492 } 493 } 494 495 return DAG.getBuildVector(ValueVT, DL, Val); 496 } 497 498 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl, 499 SDValue Val, SDValue *Parts, unsigned NumParts, 500 MVT PartVT, const Value *V, 501 std::optional<CallingConv::ID> CallConv); 502 503 /// getCopyToParts - Create a series of nodes that contain the specified value 504 /// split into legal parts. If the parts contain more bits than Val, then, for 505 /// integers, ExtendKind can be used to specify how to generate the extra bits. 506 static void 507 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts, 508 unsigned NumParts, MVT PartVT, const Value *V, 509 std::optional<CallingConv::ID> CallConv = std::nullopt, 510 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) { 511 // Let the target split the parts if it wants to 512 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 513 if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT, 514 CallConv)) 515 return; 516 EVT ValueVT = Val.getValueType(); 517 518 // Handle the vector case separately. 519 if (ValueVT.isVector()) 520 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V, 521 CallConv); 522 523 unsigned OrigNumParts = NumParts; 524 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 525 "Copying to an illegal type!"); 526 527 if (NumParts == 0) 528 return; 529 530 assert(!ValueVT.isVector() && "Vector case handled elsewhere"); 531 EVT PartEVT = PartVT; 532 if (PartEVT == ValueVT) { 533 assert(NumParts == 1 && "No-op copy with multiple parts!"); 534 Parts[0] = Val; 535 return; 536 } 537 538 unsigned PartBits = PartVT.getSizeInBits(); 539 if (NumParts * PartBits > ValueVT.getSizeInBits()) { 540 // If the parts cover more bits than the value has, promote the value. 541 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) { 542 assert(NumParts == 1 && "Do not know what to promote to!"); 543 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 544 } else { 545 if (ValueVT.isFloatingPoint()) { 546 // FP values need to be bitcast, then extended if they are being put 547 // into a larger container. 548 ValueVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()); 549 Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val); 550 } 551 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 552 ValueVT.isInteger() && 553 "Unknown mismatch!"); 554 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 555 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val); 556 if (PartVT == MVT::x86mmx) 557 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 558 } 559 } else if (PartBits == ValueVT.getSizeInBits()) { 560 // Different types of the same size. 561 assert(NumParts == 1 && PartEVT != ValueVT); 562 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 563 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) { 564 // If the parts cover less bits than value has, truncate the value. 565 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) && 566 ValueVT.isInteger() && 567 "Unknown mismatch!"); 568 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 569 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 570 if (PartVT == MVT::x86mmx) 571 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 572 } 573 574 // The value may have changed - recompute ValueVT. 575 ValueVT = Val.getValueType(); 576 assert(NumParts * PartBits == ValueVT.getSizeInBits() && 577 "Failed to tile the value with PartVT!"); 578 579 if (NumParts == 1) { 580 if (PartEVT != ValueVT) { 581 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V, 582 "scalar-to-vector conversion failed"); 583 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 584 } 585 586 Parts[0] = Val; 587 return; 588 } 589 590 // Expand the value into multiple parts. 591 if (NumParts & (NumParts - 1)) { 592 // The number of parts is not a power of 2. Split off and copy the tail. 593 assert(PartVT.isInteger() && ValueVT.isInteger() && 594 "Do not know what to expand to!"); 595 unsigned RoundParts = llvm::bit_floor(NumParts); 596 unsigned RoundBits = RoundParts * PartBits; 597 unsigned OddParts = NumParts - RoundParts; 598 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val, 599 DAG.getShiftAmountConstant(RoundBits, ValueVT, DL)); 600 601 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V, 602 CallConv); 603 604 if (DAG.getDataLayout().isBigEndian()) 605 // The odd parts were reversed by getCopyToParts - unreverse them. 606 std::reverse(Parts + RoundParts, Parts + NumParts); 607 608 NumParts = RoundParts; 609 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits); 610 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val); 611 } 612 613 // The number of parts is a power of 2. Repeatedly bisect the value using 614 // EXTRACT_ELEMENT. 615 Parts[0] = DAG.getNode(ISD::BITCAST, DL, 616 EVT::getIntegerVT(*DAG.getContext(), 617 ValueVT.getSizeInBits()), 618 Val); 619 620 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) { 621 for (unsigned i = 0; i < NumParts; i += StepSize) { 622 unsigned ThisBits = StepSize * PartBits / 2; 623 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits); 624 SDValue &Part0 = Parts[i]; 625 SDValue &Part1 = Parts[i+StepSize/2]; 626 627 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 628 ThisVT, Part0, DAG.getIntPtrConstant(1, DL)); 629 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, 630 ThisVT, Part0, DAG.getIntPtrConstant(0, DL)); 631 632 if (ThisBits == PartBits && ThisVT != PartVT) { 633 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0); 634 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1); 635 } 636 } 637 } 638 639 if (DAG.getDataLayout().isBigEndian()) 640 std::reverse(Parts, Parts + OrigNumParts); 641 } 642 643 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val, 644 const SDLoc &DL, EVT PartVT) { 645 if (!PartVT.isVector()) 646 return SDValue(); 647 648 EVT ValueVT = Val.getValueType(); 649 EVT PartEVT = PartVT.getVectorElementType(); 650 EVT ValueEVT = ValueVT.getVectorElementType(); 651 ElementCount PartNumElts = PartVT.getVectorElementCount(); 652 ElementCount ValueNumElts = ValueVT.getVectorElementCount(); 653 654 // We only support widening vectors with equivalent element types and 655 // fixed/scalable properties. If a target needs to widen a fixed-length type 656 // to a scalable one, it should be possible to use INSERT_SUBVECTOR below. 657 if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) || 658 PartNumElts.isScalable() != ValueNumElts.isScalable()) 659 return SDValue(); 660 661 // Have a try for bf16 because some targets share its ABI with fp16. 662 if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) { 663 assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) && 664 "Cannot widen to illegal type"); 665 Val = DAG.getNode(ISD::BITCAST, DL, 666 ValueVT.changeVectorElementType(MVT::f16), Val); 667 } else if (PartEVT != ValueEVT) { 668 return SDValue(); 669 } 670 671 // Widening a scalable vector to another scalable vector is done by inserting 672 // the vector into a larger undef one. 673 if (PartNumElts.isScalable()) 674 return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT), 675 Val, DAG.getVectorIdxConstant(0, DL)); 676 677 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in 678 // undef elements. 679 SmallVector<SDValue, 16> Ops; 680 DAG.ExtractVectorElements(Val, Ops); 681 SDValue EltUndef = DAG.getUNDEF(PartEVT); 682 Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef); 683 684 // FIXME: Use CONCAT for 2x -> 4x. 685 return DAG.getBuildVector(PartVT, DL, Ops); 686 } 687 688 /// getCopyToPartsVector - Create a series of nodes that contain the specified 689 /// value split into legal parts. 690 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL, 691 SDValue Val, SDValue *Parts, unsigned NumParts, 692 MVT PartVT, const Value *V, 693 std::optional<CallingConv::ID> CallConv) { 694 EVT ValueVT = Val.getValueType(); 695 assert(ValueVT.isVector() && "Not a vector"); 696 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 697 const bool IsABIRegCopy = CallConv.has_value(); 698 699 if (NumParts == 1) { 700 EVT PartEVT = PartVT; 701 if (PartEVT == ValueVT) { 702 // Nothing to do. 703 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) { 704 // Bitconvert vector->vector case. 705 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val); 706 } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) { 707 Val = Widened; 708 } else if (PartVT.isVector() && 709 PartEVT.getVectorElementType().bitsGE( 710 ValueVT.getVectorElementType()) && 711 PartEVT.getVectorElementCount() == 712 ValueVT.getVectorElementCount()) { 713 714 // Promoted vector extract 715 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 716 } else if (PartEVT.isVector() && 717 PartEVT.getVectorElementType() != 718 ValueVT.getVectorElementType() && 719 TLI.getTypeAction(*DAG.getContext(), ValueVT) == 720 TargetLowering::TypeWidenVector) { 721 // Combination of widening and promotion. 722 EVT WidenVT = 723 EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(), 724 PartVT.getVectorElementCount()); 725 SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT); 726 Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT); 727 } else { 728 // Don't extract an integer from a float vector. This can happen if the 729 // FP type gets softened to integer and then promoted. The promotion 730 // prevents it from being picked up by the earlier bitcast case. 731 if (ValueVT.getVectorElementCount().isScalar() && 732 (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) { 733 // If we reach this condition and PartVT is FP, this means that 734 // ValueVT is also FP and both have a different size, otherwise we 735 // would have bitcasted them. Producing an EXTRACT_VECTOR_ELT here 736 // would be invalid since that would mean the smaller FP type has to 737 // be extended to the larger one. 738 if (PartVT.isFloatingPoint()) { 739 Val = DAG.getBitcast(ValueVT.getScalarType(), Val); 740 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val); 741 } else 742 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val, 743 DAG.getVectorIdxConstant(0, DL)); 744 } else { 745 uint64_t ValueSize = ValueVT.getFixedSizeInBits(); 746 assert(PartVT.getFixedSizeInBits() > ValueSize && 747 "lossy conversion of vector to scalar type"); 748 EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize); 749 Val = DAG.getBitcast(IntermediateType, Val); 750 Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT); 751 } 752 } 753 754 assert(Val.getValueType() == PartVT && "Unexpected vector part value type"); 755 Parts[0] = Val; 756 return; 757 } 758 759 // Handle a multi-element vector. 760 EVT IntermediateVT; 761 MVT RegisterVT; 762 unsigned NumIntermediates; 763 unsigned NumRegs; 764 if (IsABIRegCopy) { 765 NumRegs = TLI.getVectorTypeBreakdownForCallingConv( 766 *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates, 767 RegisterVT); 768 } else { 769 NumRegs = 770 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT, 771 NumIntermediates, RegisterVT); 772 } 773 774 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!"); 775 NumParts = NumRegs; // Silence a compiler warning. 776 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!"); 777 778 assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() && 779 "Mixing scalable and fixed vectors when copying in parts"); 780 781 std::optional<ElementCount> DestEltCnt; 782 783 if (IntermediateVT.isVector()) 784 DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates; 785 else 786 DestEltCnt = ElementCount::getFixed(NumIntermediates); 787 788 EVT BuiltVectorTy = EVT::getVectorVT( 789 *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt); 790 791 if (ValueVT == BuiltVectorTy) { 792 // Nothing to do. 793 } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) { 794 // Bitconvert vector->vector case. 795 Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val); 796 } else { 797 if (BuiltVectorTy.getVectorElementType().bitsGT( 798 ValueVT.getVectorElementType())) { 799 // Integer promotion. 800 ValueVT = EVT::getVectorVT(*DAG.getContext(), 801 BuiltVectorTy.getVectorElementType(), 802 ValueVT.getVectorElementCount()); 803 Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val); 804 } 805 806 if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) { 807 Val = Widened; 808 } 809 } 810 811 assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type"); 812 813 // Split the vector into intermediate operands. 814 SmallVector<SDValue, 8> Ops(NumIntermediates); 815 for (unsigned i = 0; i != NumIntermediates; ++i) { 816 if (IntermediateVT.isVector()) { 817 // This does something sensible for scalable vectors - see the 818 // definition of EXTRACT_SUBVECTOR for further details. 819 unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements(); 820 Ops[i] = 821 DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val, 822 DAG.getVectorIdxConstant(i * IntermediateNumElts, DL)); 823 } else { 824 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val, 825 DAG.getVectorIdxConstant(i, DL)); 826 } 827 } 828 829 // Split the intermediate operands into legal parts. 830 if (NumParts == NumIntermediates) { 831 // If the register was not expanded, promote or copy the value, 832 // as appropriate. 833 for (unsigned i = 0; i != NumParts; ++i) 834 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv); 835 } else if (NumParts > 0) { 836 // If the intermediate type was expanded, split each the value into 837 // legal parts. 838 assert(NumIntermediates != 0 && "division by zero"); 839 assert(NumParts % NumIntermediates == 0 && 840 "Must expand into a divisible number of parts!"); 841 unsigned Factor = NumParts / NumIntermediates; 842 for (unsigned i = 0; i != NumIntermediates; ++i) 843 getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V, 844 CallConv); 845 } 846 } 847 848 RegsForValue::RegsForValue(const SmallVector<Register, 4> ®s, MVT regvt, 849 EVT valuevt, std::optional<CallingConv::ID> CC) 850 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs), 851 RegCount(1, regs.size()), CallConv(CC) {} 852 853 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI, 854 const DataLayout &DL, Register Reg, Type *Ty, 855 std::optional<CallingConv::ID> CC) { 856 ComputeValueVTs(TLI, DL, Ty, ValueVTs); 857 858 CallConv = CC; 859 860 for (EVT ValueVT : ValueVTs) { 861 unsigned NumRegs = 862 isABIMangled() 863 ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT) 864 : TLI.getNumRegisters(Context, ValueVT); 865 MVT RegisterVT = 866 isABIMangled() 867 ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT) 868 : TLI.getRegisterType(Context, ValueVT); 869 for (unsigned i = 0; i != NumRegs; ++i) 870 Regs.push_back(Reg + i); 871 RegVTs.push_back(RegisterVT); 872 RegCount.push_back(NumRegs); 873 Reg = Reg.id() + NumRegs; 874 } 875 } 876 877 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, 878 FunctionLoweringInfo &FuncInfo, 879 const SDLoc &dl, SDValue &Chain, 880 SDValue *Glue, const Value *V) const { 881 // A Value with type {} or [0 x %t] needs no registers. 882 if (ValueVTs.empty()) 883 return SDValue(); 884 885 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 886 887 // Assemble the legal parts into the final values. 888 SmallVector<SDValue, 4> Values(ValueVTs.size()); 889 SmallVector<SDValue, 8> Parts; 890 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 891 // Copy the legal parts from the registers. 892 EVT ValueVT = ValueVTs[Value]; 893 unsigned NumRegs = RegCount[Value]; 894 MVT RegisterVT = isABIMangled() 895 ? TLI.getRegisterTypeForCallingConv( 896 *DAG.getContext(), *CallConv, RegVTs[Value]) 897 : RegVTs[Value]; 898 899 Parts.resize(NumRegs); 900 for (unsigned i = 0; i != NumRegs; ++i) { 901 SDValue P; 902 if (!Glue) { 903 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT); 904 } else { 905 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Glue); 906 *Glue = P.getValue(2); 907 } 908 909 Chain = P.getValue(1); 910 Parts[i] = P; 911 912 // If the source register was virtual and if we know something about it, 913 // add an assert node. 914 if (!Register::isVirtualRegister(Regs[Part + i]) || 915 !RegisterVT.isInteger()) 916 continue; 917 918 const FunctionLoweringInfo::LiveOutInfo *LOI = 919 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]); 920 if (!LOI) 921 continue; 922 923 unsigned RegSize = RegisterVT.getScalarSizeInBits(); 924 unsigned NumSignBits = LOI->NumSignBits; 925 unsigned NumZeroBits = LOI->Known.countMinLeadingZeros(); 926 927 if (NumZeroBits == RegSize) { 928 // The current value is a zero. 929 // Explicitly express that as it would be easier for 930 // optimizations to kick in. 931 Parts[i] = DAG.getConstant(0, dl, RegisterVT); 932 continue; 933 } 934 935 // FIXME: We capture more information than the dag can represent. For 936 // now, just use the tightest assertzext/assertsext possible. 937 bool isSExt; 938 EVT FromVT(MVT::Other); 939 if (NumZeroBits) { 940 FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits); 941 isSExt = false; 942 } else if (NumSignBits > 1) { 943 FromVT = 944 EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1); 945 isSExt = true; 946 } else { 947 continue; 948 } 949 // Add an assertion node. 950 assert(FromVT != MVT::Other); 951 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl, 952 RegisterVT, P, DAG.getValueType(FromVT)); 953 } 954 955 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs, 956 RegisterVT, ValueVT, V, Chain, CallConv); 957 Part += NumRegs; 958 Parts.clear(); 959 } 960 961 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values); 962 } 963 964 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, 965 const SDLoc &dl, SDValue &Chain, SDValue *Glue, 966 const Value *V, 967 ISD::NodeType PreferredExtendType) const { 968 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 969 ISD::NodeType ExtendKind = PreferredExtendType; 970 971 // Get the list of the values's legal parts. 972 unsigned NumRegs = Regs.size(); 973 SmallVector<SDValue, 8> Parts(NumRegs); 974 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) { 975 unsigned NumParts = RegCount[Value]; 976 977 MVT RegisterVT = isABIMangled() 978 ? TLI.getRegisterTypeForCallingConv( 979 *DAG.getContext(), *CallConv, RegVTs[Value]) 980 : RegVTs[Value]; 981 982 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT)) 983 ExtendKind = ISD::ZERO_EXTEND; 984 985 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part], 986 NumParts, RegisterVT, V, CallConv, ExtendKind); 987 Part += NumParts; 988 } 989 990 // Copy the parts into the registers. 991 SmallVector<SDValue, 8> Chains(NumRegs); 992 for (unsigned i = 0; i != NumRegs; ++i) { 993 SDValue Part; 994 if (!Glue) { 995 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]); 996 } else { 997 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Glue); 998 *Glue = Part.getValue(1); 999 } 1000 1001 Chains[i] = Part.getValue(0); 1002 } 1003 1004 if (NumRegs == 1 || Glue) 1005 // If NumRegs > 1 && Glue is used then the use of the last CopyToReg is 1006 // flagged to it. That is the CopyToReg nodes and the user are considered 1007 // a single scheduling unit. If we create a TokenFactor and return it as 1008 // chain, then the TokenFactor is both a predecessor (operand) of the 1009 // user as well as a successor (the TF operands are flagged to the user). 1010 // c1, f1 = CopyToReg 1011 // c2, f2 = CopyToReg 1012 // c3 = TokenFactor c1, c2 1013 // ... 1014 // = op c3, ..., f2 1015 Chain = Chains[NumRegs-1]; 1016 else 1017 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 1018 } 1019 1020 void RegsForValue::AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching, 1021 unsigned MatchingIdx, const SDLoc &dl, 1022 SelectionDAG &DAG, 1023 std::vector<SDValue> &Ops) const { 1024 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1025 1026 InlineAsm::Flag Flag(Code, Regs.size()); 1027 if (HasMatching) 1028 Flag.setMatchingOp(MatchingIdx); 1029 else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) { 1030 // Put the register class of the virtual registers in the flag word. That 1031 // way, later passes can recompute register class constraints for inline 1032 // assembly as well as normal instructions. 1033 // Don't do this for tied operands that can use the regclass information 1034 // from the def. 1035 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 1036 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front()); 1037 Flag.setRegClass(RC->getID()); 1038 } 1039 1040 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32); 1041 Ops.push_back(Res); 1042 1043 if (Code == InlineAsm::Kind::Clobber) { 1044 // Clobbers should always have a 1:1 mapping with registers, and may 1045 // reference registers that have illegal (e.g. vector) types. Hence, we 1046 // shouldn't try to apply any sort of splitting logic to them. 1047 assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() && 1048 "No 1:1 mapping from clobbers to regs?"); 1049 Register SP = TLI.getStackPointerRegisterToSaveRestore(); 1050 (void)SP; 1051 for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) { 1052 Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I])); 1053 assert( 1054 (Regs[I] != SP || 1055 DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) && 1056 "If we clobbered the stack pointer, MFI should know about it."); 1057 } 1058 return; 1059 } 1060 1061 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) { 1062 MVT RegisterVT = RegVTs[Value]; 1063 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value], 1064 RegisterVT); 1065 for (unsigned i = 0; i != NumRegs; ++i) { 1066 assert(Reg < Regs.size() && "Mismatch in # registers expected"); 1067 unsigned TheReg = Regs[Reg++]; 1068 Ops.push_back(DAG.getRegister(TheReg, RegisterVT)); 1069 } 1070 } 1071 } 1072 1073 SmallVector<std::pair<Register, TypeSize>, 4> 1074 RegsForValue::getRegsAndSizes() const { 1075 SmallVector<std::pair<Register, TypeSize>, 4> OutVec; 1076 unsigned I = 0; 1077 for (auto CountAndVT : zip_first(RegCount, RegVTs)) { 1078 unsigned RegCount = std::get<0>(CountAndVT); 1079 MVT RegisterVT = std::get<1>(CountAndVT); 1080 TypeSize RegisterSize = RegisterVT.getSizeInBits(); 1081 for (unsigned E = I + RegCount; I != E; ++I) 1082 OutVec.push_back(std::make_pair(Regs[I], RegisterSize)); 1083 } 1084 return OutVec; 1085 } 1086 1087 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa, 1088 AssumptionCache *ac, 1089 const TargetLibraryInfo *li) { 1090 AA = aa; 1091 AC = ac; 1092 GFI = gfi; 1093 LibInfo = li; 1094 Context = DAG.getContext(); 1095 LPadToCallSiteMap.clear(); 1096 SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout()); 1097 AssignmentTrackingEnabled = isAssignmentTrackingEnabled( 1098 *DAG.getMachineFunction().getFunction().getParent()); 1099 } 1100 1101 void SelectionDAGBuilder::clear() { 1102 NodeMap.clear(); 1103 UnusedArgNodeMap.clear(); 1104 PendingLoads.clear(); 1105 PendingExports.clear(); 1106 PendingConstrainedFP.clear(); 1107 PendingConstrainedFPStrict.clear(); 1108 CurInst = nullptr; 1109 HasTailCall = false; 1110 SDNodeOrder = LowestSDNodeOrder; 1111 StatepointLowering.clear(); 1112 } 1113 1114 void SelectionDAGBuilder::clearDanglingDebugInfo() { 1115 DanglingDebugInfoMap.clear(); 1116 } 1117 1118 // Update DAG root to include dependencies on Pending chains. 1119 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) { 1120 SDValue Root = DAG.getRoot(); 1121 1122 if (Pending.empty()) 1123 return Root; 1124 1125 // Add current root to PendingChains, unless we already indirectly 1126 // depend on it. 1127 if (Root.getOpcode() != ISD::EntryToken) { 1128 unsigned i = 0, e = Pending.size(); 1129 for (; i != e; ++i) { 1130 assert(Pending[i].getNode()->getNumOperands() > 1); 1131 if (Pending[i].getNode()->getOperand(0) == Root) 1132 break; // Don't add the root if we already indirectly depend on it. 1133 } 1134 1135 if (i == e) 1136 Pending.push_back(Root); 1137 } 1138 1139 if (Pending.size() == 1) 1140 Root = Pending[0]; 1141 else 1142 Root = DAG.getTokenFactor(getCurSDLoc(), Pending); 1143 1144 DAG.setRoot(Root); 1145 Pending.clear(); 1146 return Root; 1147 } 1148 1149 SDValue SelectionDAGBuilder::getMemoryRoot() { 1150 return updateRoot(PendingLoads); 1151 } 1152 1153 SDValue SelectionDAGBuilder::getRoot() { 1154 // Chain up all pending constrained intrinsics together with all 1155 // pending loads, by simply appending them to PendingLoads and 1156 // then calling getMemoryRoot(). 1157 PendingLoads.reserve(PendingLoads.size() + 1158 PendingConstrainedFP.size() + 1159 PendingConstrainedFPStrict.size()); 1160 PendingLoads.append(PendingConstrainedFP.begin(), 1161 PendingConstrainedFP.end()); 1162 PendingLoads.append(PendingConstrainedFPStrict.begin(), 1163 PendingConstrainedFPStrict.end()); 1164 PendingConstrainedFP.clear(); 1165 PendingConstrainedFPStrict.clear(); 1166 return getMemoryRoot(); 1167 } 1168 1169 SDValue SelectionDAGBuilder::getControlRoot() { 1170 // We need to emit pending fpexcept.strict constrained intrinsics, 1171 // so append them to the PendingExports list. 1172 PendingExports.append(PendingConstrainedFPStrict.begin(), 1173 PendingConstrainedFPStrict.end()); 1174 PendingConstrainedFPStrict.clear(); 1175 return updateRoot(PendingExports); 1176 } 1177 1178 void SelectionDAGBuilder::handleDebugDeclare(Value *Address, 1179 DILocalVariable *Variable, 1180 DIExpression *Expression, 1181 DebugLoc DL) { 1182 assert(Variable && "Missing variable"); 1183 1184 // Check if address has undef value. 1185 if (!Address || isa<UndefValue>(Address) || 1186 (Address->use_empty() && !isa<Argument>(Address))) { 1187 LLVM_DEBUG( 1188 dbgs() 1189 << "dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n"); 1190 return; 1191 } 1192 1193 bool IsParameter = Variable->isParameter() || isa<Argument>(Address); 1194 1195 SDValue &N = NodeMap[Address]; 1196 if (!N.getNode() && isa<Argument>(Address)) 1197 // Check unused arguments map. 1198 N = UnusedArgNodeMap[Address]; 1199 SDDbgValue *SDV; 1200 if (N.getNode()) { 1201 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address)) 1202 Address = BCI->getOperand(0); 1203 // Parameters are handled specially. 1204 auto *FINode = dyn_cast<FrameIndexSDNode>(N.getNode()); 1205 if (IsParameter && FINode) { 1206 // Byval parameter. We have a frame index at this point. 1207 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(), 1208 /*IsIndirect*/ true, DL, SDNodeOrder); 1209 } else if (isa<Argument>(Address)) { 1210 // Address is an argument, so try to emit its dbg value using 1211 // virtual register info from the FuncInfo.ValueMap. 1212 EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1213 FuncArgumentDbgValueKind::Declare, N); 1214 return; 1215 } else { 1216 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(), 1217 true, DL, SDNodeOrder); 1218 } 1219 DAG.AddDbgValue(SDV, IsParameter); 1220 } else { 1221 // If Address is an argument then try to emit its dbg value using 1222 // virtual register info from the FuncInfo.ValueMap. 1223 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, DL, 1224 FuncArgumentDbgValueKind::Declare, N)) { 1225 LLVM_DEBUG(dbgs() << "dbg_declare: Dropping debug info" 1226 << " (could not emit func-arg dbg_value)\n"); 1227 } 1228 } 1229 return; 1230 } 1231 1232 void SelectionDAGBuilder::visitDbgInfo(const Instruction &I) { 1233 // Add SDDbgValue nodes for any var locs here. Do so before updating 1234 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1235 if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) { 1236 // Add SDDbgValue nodes for any var locs here. Do so before updating 1237 // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}. 1238 for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I); 1239 It != End; ++It) { 1240 auto *Var = FnVarLocs->getDILocalVariable(It->VariableID); 1241 dropDanglingDebugInfo(Var, It->Expr); 1242 if (It->Values.isKillLocation(It->Expr)) { 1243 handleKillDebugValue(Var, It->Expr, It->DL, SDNodeOrder); 1244 continue; 1245 } 1246 SmallVector<Value *> Values(It->Values.location_ops()); 1247 if (!handleDebugValue(Values, Var, It->Expr, It->DL, SDNodeOrder, 1248 It->Values.hasArgList())) { 1249 SmallVector<Value *, 4> Vals(It->Values.location_ops()); 1250 addDanglingDebugInfo(Vals, 1251 FnVarLocs->getDILocalVariable(It->VariableID), 1252 It->Expr, Vals.size() > 1, It->DL, SDNodeOrder); 1253 } 1254 } 1255 } 1256 1257 // We must skip DbgVariableRecords if they've already been processed above as 1258 // we have just emitted the debug values resulting from assignment tracking 1259 // analysis, making any existing DbgVariableRecords redundant (and probably 1260 // less correct). We still need to process DbgLabelRecords. This does sink 1261 // DbgLabelRecords to the bottom of the group of debug records. That sholdn't 1262 // be important as it does so deterministcally and ordering between 1263 // DbgLabelRecords and DbgVariableRecords is immaterial (other than for MIR/IR 1264 // printing). 1265 bool SkipDbgVariableRecords = DAG.getFunctionVarLocs(); 1266 // Is there is any debug-info attached to this instruction, in the form of 1267 // DbgRecord non-instruction debug-info records. 1268 for (DbgRecord &DR : I.getDbgRecordRange()) { 1269 if (DbgLabelRecord *DLR = dyn_cast<DbgLabelRecord>(&DR)) { 1270 assert(DLR->getLabel() && "Missing label"); 1271 SDDbgLabel *SDV = 1272 DAG.getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder); 1273 DAG.AddDbgLabel(SDV); 1274 continue; 1275 } 1276 1277 if (SkipDbgVariableRecords) 1278 continue; 1279 DbgVariableRecord &DVR = cast<DbgVariableRecord>(DR); 1280 DILocalVariable *Variable = DVR.getVariable(); 1281 DIExpression *Expression = DVR.getExpression(); 1282 dropDanglingDebugInfo(Variable, Expression); 1283 1284 if (DVR.getType() == DbgVariableRecord::LocationType::Declare) { 1285 if (FuncInfo.PreprocessedDVRDeclares.contains(&DVR)) 1286 continue; 1287 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DVR 1288 << "\n"); 1289 handleDebugDeclare(DVR.getVariableLocationOp(0), Variable, Expression, 1290 DVR.getDebugLoc()); 1291 continue; 1292 } 1293 1294 // A DbgVariableRecord with no locations is a kill location. 1295 SmallVector<Value *, 4> Values(DVR.location_ops()); 1296 if (Values.empty()) { 1297 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1298 SDNodeOrder); 1299 continue; 1300 } 1301 1302 // A DbgVariableRecord with an undef or absent location is also a kill 1303 // location. 1304 if (llvm::any_of(Values, 1305 [](Value *V) { return !V || isa<UndefValue>(V); })) { 1306 handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(), 1307 SDNodeOrder); 1308 continue; 1309 } 1310 1311 bool IsVariadic = DVR.hasArgList(); 1312 if (!handleDebugValue(Values, Variable, Expression, DVR.getDebugLoc(), 1313 SDNodeOrder, IsVariadic)) { 1314 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 1315 DVR.getDebugLoc(), SDNodeOrder); 1316 } 1317 } 1318 } 1319 1320 void SelectionDAGBuilder::visit(const Instruction &I) { 1321 visitDbgInfo(I); 1322 1323 // Set up outgoing PHI node register values before emitting the terminator. 1324 if (I.isTerminator()) { 1325 HandlePHINodesInSuccessorBlocks(I.getParent()); 1326 } 1327 1328 // Increase the SDNodeOrder if dealing with a non-debug instruction. 1329 if (!isa<DbgInfoIntrinsic>(I)) 1330 ++SDNodeOrder; 1331 1332 CurInst = &I; 1333 1334 // Set inserted listener only if required. 1335 bool NodeInserted = false; 1336 std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener; 1337 MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections); 1338 MDNode *MMRA = I.getMetadata(LLVMContext::MD_mmra); 1339 if (PCSectionsMD || MMRA) { 1340 InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>( 1341 DAG, [&](SDNode *) { NodeInserted = true; }); 1342 } 1343 1344 visit(I.getOpcode(), I); 1345 1346 if (!I.isTerminator() && !HasTailCall && 1347 !isa<GCStatepointInst>(I)) // statepoints handle their exports internally 1348 CopyToExportRegsIfNeeded(&I); 1349 1350 // Handle metadata. 1351 if (PCSectionsMD || MMRA) { 1352 auto It = NodeMap.find(&I); 1353 if (It != NodeMap.end()) { 1354 if (PCSectionsMD) 1355 DAG.addPCSections(It->second.getNode(), PCSectionsMD); 1356 if (MMRA) 1357 DAG.addMMRAMetadata(It->second.getNode(), MMRA); 1358 } else if (NodeInserted) { 1359 // This should not happen; if it does, don't let it go unnoticed so we can 1360 // fix it. Relevant visit*() function is probably missing a setValue(). 1361 errs() << "warning: loosing !pcsections and/or !mmra metadata [" 1362 << I.getModule()->getName() << "]\n"; 1363 LLVM_DEBUG(I.dump()); 1364 assert(false); 1365 } 1366 } 1367 1368 CurInst = nullptr; 1369 } 1370 1371 void SelectionDAGBuilder::visitPHI(const PHINode &) { 1372 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!"); 1373 } 1374 1375 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) { 1376 // Note: this doesn't use InstVisitor, because it has to work with 1377 // ConstantExpr's in addition to instructions. 1378 switch (Opcode) { 1379 default: llvm_unreachable("Unknown instruction type encountered!"); 1380 // Build the switch statement using the Instruction.def file. 1381 #define HANDLE_INST(NUM, OPCODE, CLASS) \ 1382 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break; 1383 #include "llvm/IR/Instruction.def" 1384 } 1385 } 1386 1387 static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG, 1388 DILocalVariable *Variable, 1389 DebugLoc DL, unsigned Order, 1390 SmallVectorImpl<Value *> &Values, 1391 DIExpression *Expression) { 1392 // For variadic dbg_values we will now insert an undef. 1393 // FIXME: We can potentially recover these! 1394 SmallVector<SDDbgOperand, 2> Locs; 1395 for (const Value *V : Values) { 1396 auto *Undef = UndefValue::get(V->getType()); 1397 Locs.push_back(SDDbgOperand::fromConst(Undef)); 1398 } 1399 SDDbgValue *SDV = DAG.getDbgValueList(Variable, Expression, Locs, {}, 1400 /*IsIndirect=*/false, DL, Order, 1401 /*IsVariadic=*/true); 1402 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1403 return true; 1404 } 1405 1406 void SelectionDAGBuilder::addDanglingDebugInfo(SmallVectorImpl<Value *> &Values, 1407 DILocalVariable *Var, 1408 DIExpression *Expr, 1409 bool IsVariadic, DebugLoc DL, 1410 unsigned Order) { 1411 if (IsVariadic) { 1412 handleDanglingVariadicDebugInfo(DAG, Var, DL, Order, Values, Expr); 1413 return; 1414 } 1415 // TODO: Dangling debug info will eventually either be resolved or produce 1416 // an Undef DBG_VALUE. However in the resolution case, a gap may appear 1417 // between the original dbg.value location and its resolved DBG_VALUE, 1418 // which we should ideally fill with an extra Undef DBG_VALUE. 1419 assert(Values.size() == 1); 1420 DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr, DL, Order); 1421 } 1422 1423 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable, 1424 const DIExpression *Expr) { 1425 auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) { 1426 DIVariable *DanglingVariable = DDI.getVariable(); 1427 DIExpression *DanglingExpr = DDI.getExpression(); 1428 if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) { 1429 LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " 1430 << printDDI(nullptr, DDI) << "\n"); 1431 return true; 1432 } 1433 return false; 1434 }; 1435 1436 for (auto &DDIMI : DanglingDebugInfoMap) { 1437 DanglingDebugInfoVector &DDIV = DDIMI.second; 1438 1439 // If debug info is to be dropped, run it through final checks to see 1440 // whether it can be salvaged. 1441 for (auto &DDI : DDIV) 1442 if (isMatchingDbgValue(DDI)) 1443 salvageUnresolvedDbgValue(DDIMI.first, DDI); 1444 1445 erase_if(DDIV, isMatchingDbgValue); 1446 } 1447 } 1448 1449 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V, 1450 // generate the debug data structures now that we've seen its definition. 1451 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V, 1452 SDValue Val) { 1453 auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V); 1454 if (DanglingDbgInfoIt == DanglingDebugInfoMap.end()) 1455 return; 1456 1457 DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second; 1458 for (auto &DDI : DDIV) { 1459 DebugLoc DL = DDI.getDebugLoc(); 1460 unsigned ValSDNodeOrder = Val.getNode()->getIROrder(); 1461 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder(); 1462 DILocalVariable *Variable = DDI.getVariable(); 1463 DIExpression *Expr = DDI.getExpression(); 1464 assert(Variable->isValidLocationForIntrinsic(DL) && 1465 "Expected inlined-at fields to agree"); 1466 SDDbgValue *SDV; 1467 if (Val.getNode()) { 1468 // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a 1469 // FuncArgumentDbgValue (it would be hoisted to the function entry, and if 1470 // we couldn't resolve it directly when examining the DbgValue intrinsic 1471 // in the first place we should not be more successful here). Unless we 1472 // have some test case that prove this to be correct we should avoid 1473 // calling EmitFuncArgumentDbgValue here. 1474 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL, 1475 FuncArgumentDbgValueKind::Value, Val)) { 1476 LLVM_DEBUG(dbgs() << "Resolve dangling debug info for " 1477 << printDDI(V, DDI) << "\n"); 1478 LLVM_DEBUG(dbgs() << " By mapping to:\n "; Val.dump()); 1479 // Increase the SDNodeOrder for the DbgValue here to make sure it is 1480 // inserted after the definition of Val when emitting the instructions 1481 // after ISel. An alternative could be to teach 1482 // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly. 1483 LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs() 1484 << "changing SDNodeOrder from " << DbgSDNodeOrder << " to " 1485 << ValSDNodeOrder << "\n"); 1486 SDV = getDbgValue(Val, Variable, Expr, DL, 1487 std::max(DbgSDNodeOrder, ValSDNodeOrder)); 1488 DAG.AddDbgValue(SDV, false); 1489 } else 1490 LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " 1491 << printDDI(V, DDI) 1492 << " in EmitFuncArgumentDbgValue\n"); 1493 } else { 1494 LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(V, DDI) 1495 << "\n"); 1496 auto Undef = UndefValue::get(V->getType()); 1497 auto SDV = 1498 DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder); 1499 DAG.AddDbgValue(SDV, false); 1500 } 1501 } 1502 DDIV.clear(); 1503 } 1504 1505 void SelectionDAGBuilder::salvageUnresolvedDbgValue(const Value *V, 1506 DanglingDebugInfo &DDI) { 1507 // TODO: For the variadic implementation, instead of only checking the fail 1508 // state of `handleDebugValue`, we need know specifically which values were 1509 // invalid, so that we attempt to salvage only those values when processing 1510 // a DIArgList. 1511 const Value *OrigV = V; 1512 DILocalVariable *Var = DDI.getVariable(); 1513 DIExpression *Expr = DDI.getExpression(); 1514 DebugLoc DL = DDI.getDebugLoc(); 1515 unsigned SDOrder = DDI.getSDNodeOrder(); 1516 1517 // Currently we consider only dbg.value intrinsics -- we tell the salvager 1518 // that DW_OP_stack_value is desired. 1519 bool StackValue = true; 1520 1521 // Can this Value can be encoded without any further work? 1522 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) 1523 return; 1524 1525 // Attempt to salvage back through as many instructions as possible. Bail if 1526 // a non-instruction is seen, such as a constant expression or global 1527 // variable. FIXME: Further work could recover those too. 1528 while (isa<Instruction>(V)) { 1529 const Instruction &VAsInst = *cast<const Instruction>(V); 1530 // Temporary "0", awaiting real implementation. 1531 SmallVector<uint64_t, 16> Ops; 1532 SmallVector<Value *, 4> AdditionalValues; 1533 V = salvageDebugInfoImpl(const_cast<Instruction &>(VAsInst), 1534 Expr->getNumLocationOperands(), Ops, 1535 AdditionalValues); 1536 // If we cannot salvage any further, and haven't yet found a suitable debug 1537 // expression, bail out. 1538 if (!V) 1539 break; 1540 1541 // TODO: If AdditionalValues isn't empty, then the salvage can only be 1542 // represented with a DBG_VALUE_LIST, so we give up. When we have support 1543 // here for variadic dbg_values, remove that condition. 1544 if (!AdditionalValues.empty()) 1545 break; 1546 1547 // New value and expr now represent this debuginfo. 1548 Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue); 1549 1550 // Some kind of simplification occurred: check whether the operand of the 1551 // salvaged debug expression can be encoded in this DAG. 1552 if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) { 1553 LLVM_DEBUG( 1554 dbgs() << "Salvaged debug location info for:\n " << *Var << "\n" 1555 << *OrigV << "\nBy stripping back to:\n " << *V << "\n"); 1556 return; 1557 } 1558 } 1559 1560 // This was the final opportunity to salvage this debug information, and it 1561 // couldn't be done. Place an undef DBG_VALUE at this location to terminate 1562 // any earlier variable location. 1563 assert(OrigV && "V shouldn't be null"); 1564 auto *Undef = UndefValue::get(OrigV->getType()); 1565 auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder); 1566 DAG.AddDbgValue(SDV, false); 1567 LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n " 1568 << printDDI(OrigV, DDI) << "\n"); 1569 } 1570 1571 void SelectionDAGBuilder::handleKillDebugValue(DILocalVariable *Var, 1572 DIExpression *Expr, 1573 DebugLoc DbgLoc, 1574 unsigned Order) { 1575 Value *Poison = PoisonValue::get(Type::getInt1Ty(*Context)); 1576 DIExpression *NewExpr = 1577 const_cast<DIExpression *>(DIExpression::convertToUndefExpression(Expr)); 1578 handleDebugValue(Poison, Var, NewExpr, DbgLoc, Order, 1579 /*IsVariadic*/ false); 1580 } 1581 1582 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values, 1583 DILocalVariable *Var, 1584 DIExpression *Expr, DebugLoc DbgLoc, 1585 unsigned Order, bool IsVariadic) { 1586 if (Values.empty()) 1587 return true; 1588 1589 // Filter EntryValue locations out early. 1590 if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc)) 1591 return true; 1592 1593 SmallVector<SDDbgOperand> LocationOps; 1594 SmallVector<SDNode *> Dependencies; 1595 for (const Value *V : Values) { 1596 // Constant value. 1597 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) || 1598 isa<ConstantPointerNull>(V)) { 1599 LocationOps.emplace_back(SDDbgOperand::fromConst(V)); 1600 continue; 1601 } 1602 1603 // Look through IntToPtr constants. 1604 if (auto *CE = dyn_cast<ConstantExpr>(V)) 1605 if (CE->getOpcode() == Instruction::IntToPtr) { 1606 LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0))); 1607 continue; 1608 } 1609 1610 // If the Value is a frame index, we can create a FrameIndex debug value 1611 // without relying on the DAG at all. 1612 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1613 auto SI = FuncInfo.StaticAllocaMap.find(AI); 1614 if (SI != FuncInfo.StaticAllocaMap.end()) { 1615 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second)); 1616 continue; 1617 } 1618 } 1619 1620 // Do not use getValue() in here; we don't want to generate code at 1621 // this point if it hasn't been done yet. 1622 SDValue N = NodeMap[V]; 1623 if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map. 1624 N = UnusedArgNodeMap[V]; 1625 1626 if (N.getNode()) { 1627 // Only emit func arg dbg value for non-variadic dbg.values for now. 1628 if (!IsVariadic && 1629 EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc, 1630 FuncArgumentDbgValueKind::Value, N)) 1631 return true; 1632 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 1633 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can 1634 // describe stack slot locations. 1635 // 1636 // Consider "int x = 0; int *px = &x;". There are two kinds of 1637 // interesting debug values here after optimization: 1638 // 1639 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 1640 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 1641 // 1642 // Both describe the direct values of their associated variables. 1643 Dependencies.push_back(N.getNode()); 1644 LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex())); 1645 continue; 1646 } 1647 LocationOps.emplace_back( 1648 SDDbgOperand::fromNode(N.getNode(), N.getResNo())); 1649 continue; 1650 } 1651 1652 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1653 // Special rules apply for the first dbg.values of parameter variables in a 1654 // function. Identify them by the fact they reference Argument Values, that 1655 // they're parameters, and they are parameters of the current function. We 1656 // need to let them dangle until they get an SDNode. 1657 bool IsParamOfFunc = 1658 isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt(); 1659 if (IsParamOfFunc) 1660 return false; 1661 1662 // The value is not used in this block yet (or it would have an SDNode). 1663 // We still want the value to appear for the user if possible -- if it has 1664 // an associated VReg, we can refer to that instead. 1665 auto VMI = FuncInfo.ValueMap.find(V); 1666 if (VMI != FuncInfo.ValueMap.end()) { 1667 unsigned Reg = VMI->second; 1668 // If this is a PHI node, it may be split up into several MI PHI nodes 1669 // (in FunctionLoweringInfo::set). 1670 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, 1671 V->getType(), std::nullopt); 1672 if (RFV.occupiesMultipleRegs()) { 1673 // FIXME: We could potentially support variadic dbg_values here. 1674 if (IsVariadic) 1675 return false; 1676 unsigned Offset = 0; 1677 unsigned BitsToDescribe = 0; 1678 if (auto VarSize = Var->getSizeInBits()) 1679 BitsToDescribe = *VarSize; 1680 if (auto Fragment = Expr->getFragmentInfo()) 1681 BitsToDescribe = Fragment->SizeInBits; 1682 for (const auto &RegAndSize : RFV.getRegsAndSizes()) { 1683 // Bail out if all bits are described already. 1684 if (Offset >= BitsToDescribe) 1685 break; 1686 // TODO: handle scalable vectors. 1687 unsigned RegisterSize = RegAndSize.second; 1688 unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe) 1689 ? BitsToDescribe - Offset 1690 : RegisterSize; 1691 auto FragmentExpr = DIExpression::createFragmentExpression( 1692 Expr, Offset, FragmentSize); 1693 if (!FragmentExpr) 1694 continue; 1695 SDDbgValue *SDV = DAG.getVRegDbgValue( 1696 Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, Order); 1697 DAG.AddDbgValue(SDV, false); 1698 Offset += RegisterSize; 1699 } 1700 return true; 1701 } 1702 // We can use simple vreg locations for variadic dbg_values as well. 1703 LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg)); 1704 continue; 1705 } 1706 // We failed to create a SDDbgOperand for V. 1707 return false; 1708 } 1709 1710 // We have created a SDDbgOperand for each Value in Values. 1711 assert(!LocationOps.empty()); 1712 SDDbgValue *SDV = 1713 DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies, 1714 /*IsIndirect=*/false, DbgLoc, Order, IsVariadic); 1715 DAG.AddDbgValue(SDV, /*isParameter=*/false); 1716 return true; 1717 } 1718 1719 void SelectionDAGBuilder::resolveOrClearDbgInfo() { 1720 // Try to fixup any remaining dangling debug info -- and drop it if we can't. 1721 for (auto &Pair : DanglingDebugInfoMap) 1722 for (auto &DDI : Pair.second) 1723 salvageUnresolvedDbgValue(const_cast<Value *>(Pair.first), DDI); 1724 clearDanglingDebugInfo(); 1725 } 1726 1727 /// getCopyFromRegs - If there was virtual register allocated for the value V 1728 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise. 1729 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) { 1730 DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V); 1731 SDValue Result; 1732 1733 if (It != FuncInfo.ValueMap.end()) { 1734 Register InReg = It->second; 1735 1736 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), 1737 DAG.getDataLayout(), InReg, Ty, 1738 std::nullopt); // This is not an ABI copy. 1739 SDValue Chain = DAG.getEntryNode(); 1740 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, 1741 V); 1742 resolveDanglingDebugInfo(V, Result); 1743 } 1744 1745 return Result; 1746 } 1747 1748 /// getValue - Return an SDValue for the given Value. 1749 SDValue SelectionDAGBuilder::getValue(const Value *V) { 1750 // If we already have an SDValue for this value, use it. It's important 1751 // to do this first, so that we don't create a CopyFromReg if we already 1752 // have a regular SDValue. 1753 SDValue &N = NodeMap[V]; 1754 if (N.getNode()) return N; 1755 1756 // If there's a virtual register allocated and initialized for this 1757 // value, use it. 1758 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 1759 return copyFromReg; 1760 1761 // Otherwise create a new SDValue and remember it. 1762 SDValue Val = getValueImpl(V); 1763 NodeMap[V] = Val; 1764 resolveDanglingDebugInfo(V, Val); 1765 return Val; 1766 } 1767 1768 /// getNonRegisterValue - Return an SDValue for the given Value, but 1769 /// don't look in FuncInfo.ValueMap for a virtual register. 1770 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) { 1771 // If we already have an SDValue for this value, use it. 1772 SDValue &N = NodeMap[V]; 1773 if (N.getNode()) { 1774 if (isIntOrFPConstant(N)) { 1775 // Remove the debug location from the node as the node is about to be used 1776 // in a location which may differ from the original debug location. This 1777 // is relevant to Constant and ConstantFP nodes because they can appear 1778 // as constant expressions inside PHI nodes. 1779 N->setDebugLoc(DebugLoc()); 1780 } 1781 return N; 1782 } 1783 1784 // Otherwise create a new SDValue and remember it. 1785 SDValue Val = getValueImpl(V); 1786 NodeMap[V] = Val; 1787 resolveDanglingDebugInfo(V, Val); 1788 return Val; 1789 } 1790 1791 /// getValueImpl - Helper function for getValue and getNonRegisterValue. 1792 /// Create an SDValue for the given value. 1793 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) { 1794 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 1795 1796 if (const Constant *C = dyn_cast<Constant>(V)) { 1797 EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true); 1798 1799 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C)) 1800 return DAG.getConstant(*CI, getCurSDLoc(), VT); 1801 1802 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) 1803 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT); 1804 1805 if (const ConstantPtrAuth *CPA = dyn_cast<ConstantPtrAuth>(C)) { 1806 return DAG.getNode(ISD::PtrAuthGlobalAddress, getCurSDLoc(), VT, 1807 getValue(CPA->getPointer()), getValue(CPA->getKey()), 1808 getValue(CPA->getAddrDiscriminator()), 1809 getValue(CPA->getDiscriminator())); 1810 } 1811 1812 if (isa<ConstantPointerNull>(C)) { 1813 unsigned AS = V->getType()->getPointerAddressSpace(); 1814 return DAG.getConstant(0, getCurSDLoc(), 1815 TLI.getPointerTy(DAG.getDataLayout(), AS)); 1816 } 1817 1818 if (match(C, m_VScale())) 1819 return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)); 1820 1821 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) 1822 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT); 1823 1824 if (isa<UndefValue>(C) && !V->getType()->isAggregateType()) 1825 return DAG.getUNDEF(VT); 1826 1827 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) { 1828 visit(CE->getOpcode(), *CE); 1829 SDValue N1 = NodeMap[V]; 1830 assert(N1.getNode() && "visit didn't populate the NodeMap!"); 1831 return N1; 1832 } 1833 1834 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) { 1835 SmallVector<SDValue, 4> Constants; 1836 for (const Use &U : C->operands()) { 1837 SDNode *Val = getValue(U).getNode(); 1838 // If the operand is an empty aggregate, there are no values. 1839 if (!Val) continue; 1840 // Add each leaf value from the operand to the Constants list 1841 // to form a flattened list of all the values. 1842 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1843 Constants.push_back(SDValue(Val, i)); 1844 } 1845 1846 return DAG.getMergeValues(Constants, getCurSDLoc()); 1847 } 1848 1849 if (const ConstantDataSequential *CDS = 1850 dyn_cast<ConstantDataSequential>(C)) { 1851 SmallVector<SDValue, 4> Ops; 1852 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) { 1853 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode(); 1854 // Add each leaf value from the operand to the Constants list 1855 // to form a flattened list of all the values. 1856 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i) 1857 Ops.push_back(SDValue(Val, i)); 1858 } 1859 1860 if (isa<ArrayType>(CDS->getType())) 1861 return DAG.getMergeValues(Ops, getCurSDLoc()); 1862 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1863 } 1864 1865 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) { 1866 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) && 1867 "Unknown struct or array constant!"); 1868 1869 SmallVector<EVT, 4> ValueVTs; 1870 ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs); 1871 unsigned NumElts = ValueVTs.size(); 1872 if (NumElts == 0) 1873 return SDValue(); // empty struct 1874 SmallVector<SDValue, 4> Constants(NumElts); 1875 for (unsigned i = 0; i != NumElts; ++i) { 1876 EVT EltVT = ValueVTs[i]; 1877 if (isa<UndefValue>(C)) 1878 Constants[i] = DAG.getUNDEF(EltVT); 1879 else if (EltVT.isFloatingPoint()) 1880 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1881 else 1882 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT); 1883 } 1884 1885 return DAG.getMergeValues(Constants, getCurSDLoc()); 1886 } 1887 1888 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C)) 1889 return DAG.getBlockAddress(BA, VT); 1890 1891 if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C)) 1892 return getValue(Equiv->getGlobalValue()); 1893 1894 if (const auto *NC = dyn_cast<NoCFIValue>(C)) 1895 return getValue(NC->getGlobalValue()); 1896 1897 if (VT == MVT::aarch64svcount) { 1898 assert(C->isNullValue() && "Can only zero this target type!"); 1899 return DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, 1900 DAG.getConstant(0, getCurSDLoc(), MVT::nxv16i1)); 1901 } 1902 1903 VectorType *VecTy = cast<VectorType>(V->getType()); 1904 1905 // Now that we know the number and type of the elements, get that number of 1906 // elements into the Ops array based on what kind of constant it is. 1907 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) { 1908 SmallVector<SDValue, 16> Ops; 1909 unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements(); 1910 for (unsigned i = 0; i != NumElements; ++i) 1911 Ops.push_back(getValue(CV->getOperand(i))); 1912 1913 return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops); 1914 } 1915 1916 if (isa<ConstantAggregateZero>(C)) { 1917 EVT EltVT = 1918 TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType()); 1919 1920 SDValue Op; 1921 if (EltVT.isFloatingPoint()) 1922 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT); 1923 else 1924 Op = DAG.getConstant(0, getCurSDLoc(), EltVT); 1925 1926 return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op); 1927 } 1928 1929 llvm_unreachable("Unknown vector constant"); 1930 } 1931 1932 // If this is a static alloca, generate it as the frameindex instead of 1933 // computation. 1934 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) { 1935 DenseMap<const AllocaInst*, int>::iterator SI = 1936 FuncInfo.StaticAllocaMap.find(AI); 1937 if (SI != FuncInfo.StaticAllocaMap.end()) 1938 return DAG.getFrameIndex( 1939 SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType())); 1940 } 1941 1942 // If this is an instruction which fast-isel has deferred, select it now. 1943 if (const Instruction *Inst = dyn_cast<Instruction>(V)) { 1944 Register InReg = FuncInfo.InitializeRegForValue(Inst); 1945 1946 RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg, 1947 Inst->getType(), std::nullopt); 1948 SDValue Chain = DAG.getEntryNode(); 1949 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V); 1950 } 1951 1952 if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V)) 1953 return DAG.getMDNode(cast<MDNode>(MD->getMetadata())); 1954 1955 if (const auto *BB = dyn_cast<BasicBlock>(V)) 1956 return DAG.getBasicBlock(FuncInfo.getMBB(BB)); 1957 1958 llvm_unreachable("Can't get register for value!"); 1959 } 1960 1961 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) { 1962 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1963 bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX; 1964 bool IsCoreCLR = Pers == EHPersonality::CoreCLR; 1965 bool IsSEH = isAsynchronousEHPersonality(Pers); 1966 MachineBasicBlock *CatchPadMBB = FuncInfo.MBB; 1967 if (!IsSEH) 1968 CatchPadMBB->setIsEHScopeEntry(); 1969 // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues. 1970 if (IsMSVCCXX || IsCoreCLR) 1971 CatchPadMBB->setIsEHFuncletEntry(); 1972 } 1973 1974 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) { 1975 // Update machine-CFG edge. 1976 MachineBasicBlock *TargetMBB = FuncInfo.getMBB(I.getSuccessor()); 1977 FuncInfo.MBB->addSuccessor(TargetMBB); 1978 TargetMBB->setIsEHCatchretTarget(true); 1979 DAG.getMachineFunction().setHasEHCatchret(true); 1980 1981 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 1982 bool IsSEH = isAsynchronousEHPersonality(Pers); 1983 if (IsSEH) { 1984 // If this is not a fall-through branch or optimizations are switched off, 1985 // emit the branch. 1986 if (TargetMBB != NextBlock(FuncInfo.MBB) || 1987 TM.getOptLevel() == CodeGenOptLevel::None) 1988 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 1989 getControlRoot(), DAG.getBasicBlock(TargetMBB))); 1990 return; 1991 } 1992 1993 // Figure out the funclet membership for the catchret's successor. 1994 // This will be used by the FuncletLayout pass to determine how to order the 1995 // BB's. 1996 // A 'catchret' returns to the outer scope's color. 1997 Value *ParentPad = I.getCatchSwitchParentPad(); 1998 const BasicBlock *SuccessorColor; 1999 if (isa<ConstantTokenNone>(ParentPad)) 2000 SuccessorColor = &FuncInfo.Fn->getEntryBlock(); 2001 else 2002 SuccessorColor = cast<Instruction>(ParentPad)->getParent(); 2003 assert(SuccessorColor && "No parent funclet for catchret!"); 2004 MachineBasicBlock *SuccessorColorMBB = FuncInfo.getMBB(SuccessorColor); 2005 assert(SuccessorColorMBB && "No MBB for SuccessorColor!"); 2006 2007 // Create the terminator node. 2008 SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other, 2009 getControlRoot(), DAG.getBasicBlock(TargetMBB), 2010 DAG.getBasicBlock(SuccessorColorMBB)); 2011 DAG.setRoot(Ret); 2012 } 2013 2014 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) { 2015 // Don't emit any special code for the cleanuppad instruction. It just marks 2016 // the start of an EH scope/funclet. 2017 FuncInfo.MBB->setIsEHScopeEntry(); 2018 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2019 if (Pers != EHPersonality::Wasm_CXX) { 2020 FuncInfo.MBB->setIsEHFuncletEntry(); 2021 FuncInfo.MBB->setIsCleanupFuncletEntry(); 2022 } 2023 } 2024 2025 // In wasm EH, even though a catchpad may not catch an exception if a tag does 2026 // not match, it is OK to add only the first unwind destination catchpad to the 2027 // successors, because there will be at least one invoke instruction within the 2028 // catch scope that points to the next unwind destination, if one exists, so 2029 // CFGSort cannot mess up with BB sorting order. 2030 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic 2031 // call within them, and catchpads only consisting of 'catch (...)' have a 2032 // '__cxa_end_catch' call within them, both of which generate invokes in case 2033 // the next unwind destination exists, i.e., the next unwind destination is not 2034 // the caller.) 2035 // 2036 // Having at most one EH pad successor is also simpler and helps later 2037 // transformations. 2038 // 2039 // For example, 2040 // current: 2041 // invoke void @foo to ... unwind label %catch.dispatch 2042 // catch.dispatch: 2043 // %0 = catchswitch within ... [label %catch.start] unwind label %next 2044 // catch.start: 2045 // ... 2046 // ... in this BB or some other child BB dominated by this BB there will be an 2047 // invoke that points to 'next' BB as an unwind destination 2048 // 2049 // next: ; We don't need to add this to 'current' BB's successor 2050 // ... 2051 static void findWasmUnwindDestinations( 2052 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2053 BranchProbability Prob, 2054 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2055 &UnwindDests) { 2056 while (EHPadBB) { 2057 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2058 if (isa<CleanupPadInst>(Pad)) { 2059 // Stop on cleanup pads. 2060 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2061 UnwindDests.back().first->setIsEHScopeEntry(); 2062 break; 2063 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2064 // Add the catchpad handlers to the possible destinations. We don't 2065 // continue to the unwind destination of the catchswitch for wasm. 2066 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2067 UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob); 2068 UnwindDests.back().first->setIsEHScopeEntry(); 2069 } 2070 break; 2071 } else { 2072 continue; 2073 } 2074 } 2075 } 2076 2077 /// When an invoke or a cleanupret unwinds to the next EH pad, there are 2078 /// many places it could ultimately go. In the IR, we have a single unwind 2079 /// destination, but in the machine CFG, we enumerate all the possible blocks. 2080 /// This function skips over imaginary basic blocks that hold catchswitch 2081 /// instructions, and finds all the "real" machine 2082 /// basic block destinations. As those destinations may not be successors of 2083 /// EHPadBB, here we also calculate the edge probability to those destinations. 2084 /// The passed-in Prob is the edge probability to EHPadBB. 2085 static void findUnwindDestinations( 2086 FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB, 2087 BranchProbability Prob, 2088 SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>> 2089 &UnwindDests) { 2090 EHPersonality Personality = 2091 classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 2092 bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX; 2093 bool IsCoreCLR = Personality == EHPersonality::CoreCLR; 2094 bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX; 2095 bool IsSEH = isAsynchronousEHPersonality(Personality); 2096 2097 if (IsWasmCXX) { 2098 findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests); 2099 assert(UnwindDests.size() <= 1 && 2100 "There should be at most one unwind destination for wasm"); 2101 return; 2102 } 2103 2104 while (EHPadBB) { 2105 const Instruction *Pad = EHPadBB->getFirstNonPHI(); 2106 BasicBlock *NewEHPadBB = nullptr; 2107 if (isa<LandingPadInst>(Pad)) { 2108 // Stop on landingpads. They are not funclets. 2109 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2110 break; 2111 } else if (isa<CleanupPadInst>(Pad)) { 2112 // Stop on cleanup pads. Cleanups are always funclet entries for all known 2113 // personalities. 2114 UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob); 2115 UnwindDests.back().first->setIsEHScopeEntry(); 2116 UnwindDests.back().first->setIsEHFuncletEntry(); 2117 break; 2118 } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) { 2119 // Add the catchpad handlers to the possible destinations. 2120 for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) { 2121 UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob); 2122 // For MSVC++ and the CLR, catchblocks are funclets and need prologues. 2123 if (IsMSVCCXX || IsCoreCLR) 2124 UnwindDests.back().first->setIsEHFuncletEntry(); 2125 if (!IsSEH) 2126 UnwindDests.back().first->setIsEHScopeEntry(); 2127 } 2128 NewEHPadBB = CatchSwitch->getUnwindDest(); 2129 } else { 2130 continue; 2131 } 2132 2133 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2134 if (BPI && NewEHPadBB) 2135 Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB); 2136 EHPadBB = NewEHPadBB; 2137 } 2138 } 2139 2140 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) { 2141 // Update successor info. 2142 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 2143 auto UnwindDest = I.getUnwindDest(); 2144 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2145 BranchProbability UnwindDestProb = 2146 (BPI && UnwindDest) 2147 ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest) 2148 : BranchProbability::getZero(); 2149 findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests); 2150 for (auto &UnwindDest : UnwindDests) { 2151 UnwindDest.first->setIsEHPad(); 2152 addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second); 2153 } 2154 FuncInfo.MBB->normalizeSuccProbs(); 2155 2156 // Create the terminator node. 2157 SDValue Ret = 2158 DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot()); 2159 DAG.setRoot(Ret); 2160 } 2161 2162 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) { 2163 report_fatal_error("visitCatchSwitch not yet implemented!"); 2164 } 2165 2166 void SelectionDAGBuilder::visitRet(const ReturnInst &I) { 2167 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 2168 auto &DL = DAG.getDataLayout(); 2169 SDValue Chain = getControlRoot(); 2170 SmallVector<ISD::OutputArg, 8> Outs; 2171 SmallVector<SDValue, 8> OutVals; 2172 2173 // Calls to @llvm.experimental.deoptimize don't generate a return value, so 2174 // lower 2175 // 2176 // %val = call <ty> @llvm.experimental.deoptimize() 2177 // ret <ty> %val 2178 // 2179 // differently. 2180 if (I.getParent()->getTerminatingDeoptimizeCall()) { 2181 LowerDeoptimizingReturn(); 2182 return; 2183 } 2184 2185 if (!FuncInfo.CanLowerReturn) { 2186 Register DemoteReg = FuncInfo.DemoteRegister; 2187 const Function *F = I.getParent()->getParent(); 2188 2189 // Emit a store of the return value through the virtual register. 2190 // Leave Outs empty so that LowerReturn won't try to load return 2191 // registers the usual way. 2192 SmallVector<EVT, 1> PtrValueVTs; 2193 ComputeValueVTs(TLI, DL, 2194 PointerType::get(F->getContext(), 2195 DAG.getDataLayout().getAllocaAddrSpace()), 2196 PtrValueVTs); 2197 2198 SDValue RetPtr = 2199 DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]); 2200 SDValue RetOp = getValue(I.getOperand(0)); 2201 2202 SmallVector<EVT, 4> ValueVTs, MemVTs; 2203 SmallVector<uint64_t, 4> Offsets; 2204 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs, 2205 &Offsets, 0); 2206 unsigned NumValues = ValueVTs.size(); 2207 2208 SmallVector<SDValue, 4> Chains(NumValues); 2209 Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType()); 2210 for (unsigned i = 0; i != NumValues; ++i) { 2211 // An aggregate return value cannot wrap around the address space, so 2212 // offsets to its parts don't wrap either. 2213 SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, 2214 TypeSize::getFixed(Offsets[i])); 2215 2216 SDValue Val = RetOp.getValue(RetOp.getResNo() + i); 2217 if (MemVTs[i] != ValueVTs[i]) 2218 Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]); 2219 Chains[i] = DAG.getStore( 2220 Chain, getCurSDLoc(), Val, 2221 // FIXME: better loc info would be nice. 2222 Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()), 2223 commonAlignment(BaseAlign, Offsets[i])); 2224 } 2225 2226 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), 2227 MVT::Other, Chains); 2228 } else if (I.getNumOperands() != 0) { 2229 SmallVector<EVT, 4> ValueVTs; 2230 ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs); 2231 unsigned NumValues = ValueVTs.size(); 2232 if (NumValues) { 2233 SDValue RetOp = getValue(I.getOperand(0)); 2234 2235 const Function *F = I.getParent()->getParent(); 2236 2237 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( 2238 I.getOperand(0)->getType(), F->getCallingConv(), 2239 /*IsVarArg*/ false, DL); 2240 2241 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 2242 if (F->getAttributes().hasRetAttr(Attribute::SExt)) 2243 ExtendKind = ISD::SIGN_EXTEND; 2244 else if (F->getAttributes().hasRetAttr(Attribute::ZExt)) 2245 ExtendKind = ISD::ZERO_EXTEND; 2246 2247 LLVMContext &Context = F->getContext(); 2248 bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg); 2249 2250 for (unsigned j = 0; j != NumValues; ++j) { 2251 EVT VT = ValueVTs[j]; 2252 2253 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) 2254 VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind); 2255 2256 CallingConv::ID CC = F->getCallingConv(); 2257 2258 unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT); 2259 MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT); 2260 SmallVector<SDValue, 4> Parts(NumParts); 2261 getCopyToParts(DAG, getCurSDLoc(), 2262 SDValue(RetOp.getNode(), RetOp.getResNo() + j), 2263 &Parts[0], NumParts, PartVT, &I, CC, ExtendKind); 2264 2265 // 'inreg' on function refers to return value 2266 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2267 if (RetInReg) 2268 Flags.setInReg(); 2269 2270 if (I.getOperand(0)->getType()->isPointerTy()) { 2271 Flags.setPointer(); 2272 Flags.setPointerAddrSpace( 2273 cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace()); 2274 } 2275 2276 if (NeedsRegBlock) { 2277 Flags.setInConsecutiveRegs(); 2278 if (j == NumValues - 1) 2279 Flags.setInConsecutiveRegsLast(); 2280 } 2281 2282 // Propagate extension type if any 2283 if (ExtendKind == ISD::SIGN_EXTEND) 2284 Flags.setSExt(); 2285 else if (ExtendKind == ISD::ZERO_EXTEND) 2286 Flags.setZExt(); 2287 else if (F->getAttributes().hasRetAttr(Attribute::NoExt)) 2288 Flags.setNoExt(); 2289 2290 for (unsigned i = 0; i < NumParts; ++i) { 2291 Outs.push_back(ISD::OutputArg(Flags, 2292 Parts[i].getValueType().getSimpleVT(), 2293 VT, /*isfixed=*/true, 0, 0)); 2294 OutVals.push_back(Parts[i]); 2295 } 2296 } 2297 } 2298 } 2299 2300 // Push in swifterror virtual register as the last element of Outs. This makes 2301 // sure swifterror virtual register will be returned in the swifterror 2302 // physical register. 2303 const Function *F = I.getParent()->getParent(); 2304 if (TLI.supportSwiftError() && 2305 F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) { 2306 assert(SwiftError.getFunctionArg() && "Need a swift error argument"); 2307 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 2308 Flags.setSwiftError(); 2309 Outs.push_back(ISD::OutputArg( 2310 Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)), 2311 /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0)); 2312 // Create SDNode for the swifterror virtual register. 2313 OutVals.push_back( 2314 DAG.getRegister(SwiftError.getOrCreateVRegUseAt( 2315 &I, FuncInfo.MBB, SwiftError.getFunctionArg()), 2316 EVT(TLI.getPointerTy(DL)))); 2317 } 2318 2319 bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg(); 2320 CallingConv::ID CallConv = 2321 DAG.getMachineFunction().getFunction().getCallingConv(); 2322 Chain = DAG.getTargetLoweringInfo().LowerReturn( 2323 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG); 2324 2325 // Verify that the target's LowerReturn behaved as expected. 2326 assert(Chain.getNode() && Chain.getValueType() == MVT::Other && 2327 "LowerReturn didn't return a valid chain!"); 2328 2329 // Update the DAG with the new chain value resulting from return lowering. 2330 DAG.setRoot(Chain); 2331 } 2332 2333 /// CopyToExportRegsIfNeeded - If the given value has virtual registers 2334 /// created for it, emit nodes to copy the value into the virtual 2335 /// registers. 2336 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) { 2337 // Skip empty types 2338 if (V->getType()->isEmptyTy()) 2339 return; 2340 2341 DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V); 2342 if (VMI != FuncInfo.ValueMap.end()) { 2343 assert((!V->use_empty() || isa<CallBrInst>(V)) && 2344 "Unused value assigned virtual registers!"); 2345 CopyValueToVirtualRegister(V, VMI->second); 2346 } 2347 } 2348 2349 /// ExportFromCurrentBlock - If this condition isn't known to be exported from 2350 /// the current basic block, add it to ValueMap now so that we'll get a 2351 /// CopyTo/FromReg. 2352 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) { 2353 // No need to export constants. 2354 if (!isa<Instruction>(V) && !isa<Argument>(V)) return; 2355 2356 // Already exported? 2357 if (FuncInfo.isExportedInst(V)) return; 2358 2359 Register Reg = FuncInfo.InitializeRegForValue(V); 2360 CopyValueToVirtualRegister(V, Reg); 2361 } 2362 2363 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V, 2364 const BasicBlock *FromBB) { 2365 // The operands of the setcc have to be in this block. We don't know 2366 // how to export them from some other block. 2367 if (const Instruction *VI = dyn_cast<Instruction>(V)) { 2368 // Can export from current BB. 2369 if (VI->getParent() == FromBB) 2370 return true; 2371 2372 // Is already exported, noop. 2373 return FuncInfo.isExportedInst(V); 2374 } 2375 2376 // If this is an argument, we can export it if the BB is the entry block or 2377 // if it is already exported. 2378 if (isa<Argument>(V)) { 2379 if (FromBB->isEntryBlock()) 2380 return true; 2381 2382 // Otherwise, can only export this if it is already exported. 2383 return FuncInfo.isExportedInst(V); 2384 } 2385 2386 // Otherwise, constants can always be exported. 2387 return true; 2388 } 2389 2390 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks. 2391 BranchProbability 2392 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src, 2393 const MachineBasicBlock *Dst) const { 2394 BranchProbabilityInfo *BPI = FuncInfo.BPI; 2395 const BasicBlock *SrcBB = Src->getBasicBlock(); 2396 const BasicBlock *DstBB = Dst->getBasicBlock(); 2397 if (!BPI) { 2398 // If BPI is not available, set the default probability as 1 / N, where N is 2399 // the number of successors. 2400 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1); 2401 return BranchProbability(1, SuccSize); 2402 } 2403 return BPI->getEdgeProbability(SrcBB, DstBB); 2404 } 2405 2406 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src, 2407 MachineBasicBlock *Dst, 2408 BranchProbability Prob) { 2409 if (!FuncInfo.BPI) 2410 Src->addSuccessorWithoutProb(Dst); 2411 else { 2412 if (Prob.isUnknown()) 2413 Prob = getEdgeProbability(Src, Dst); 2414 Src->addSuccessor(Dst, Prob); 2415 } 2416 } 2417 2418 static bool InBlock(const Value *V, const BasicBlock *BB) { 2419 if (const Instruction *I = dyn_cast<Instruction>(V)) 2420 return I->getParent() == BB; 2421 return true; 2422 } 2423 2424 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions. 2425 /// This function emits a branch and is used at the leaves of an OR or an 2426 /// AND operator tree. 2427 void 2428 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond, 2429 MachineBasicBlock *TBB, 2430 MachineBasicBlock *FBB, 2431 MachineBasicBlock *CurBB, 2432 MachineBasicBlock *SwitchBB, 2433 BranchProbability TProb, 2434 BranchProbability FProb, 2435 bool InvertCond) { 2436 const BasicBlock *BB = CurBB->getBasicBlock(); 2437 2438 // If the leaf of the tree is a comparison, merge the condition into 2439 // the caseblock. 2440 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) { 2441 // The operands of the cmp have to be in this block. We don't know 2442 // how to export them from some other block. If this is the first block 2443 // of the sequence, no exporting is needed. 2444 if (CurBB == SwitchBB || 2445 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) && 2446 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) { 2447 ISD::CondCode Condition; 2448 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) { 2449 ICmpInst::Predicate Pred = 2450 InvertCond ? IC->getInversePredicate() : IC->getPredicate(); 2451 Condition = getICmpCondCode(Pred); 2452 } else { 2453 const FCmpInst *FC = cast<FCmpInst>(Cond); 2454 FCmpInst::Predicate Pred = 2455 InvertCond ? FC->getInversePredicate() : FC->getPredicate(); 2456 Condition = getFCmpCondCode(Pred); 2457 if (TM.Options.NoNaNsFPMath) 2458 Condition = getFCmpCodeWithoutNaN(Condition); 2459 } 2460 2461 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr, 2462 TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2463 SL->SwitchCases.push_back(CB); 2464 return; 2465 } 2466 } 2467 2468 // Create a CaseBlock record representing this branch. 2469 ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ; 2470 CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()), 2471 nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb); 2472 SL->SwitchCases.push_back(CB); 2473 } 2474 2475 // Collect dependencies on V recursively. This is used for the cost analysis in 2476 // `shouldKeepJumpConditionsTogether`. 2477 static bool collectInstructionDeps( 2478 SmallMapVector<const Instruction *, bool, 8> *Deps, const Value *V, 2479 SmallMapVector<const Instruction *, bool, 8> *Necessary = nullptr, 2480 unsigned Depth = 0) { 2481 // Return false if we have an incomplete count. 2482 if (Depth >= SelectionDAG::MaxRecursionDepth) 2483 return false; 2484 2485 auto *I = dyn_cast<Instruction>(V); 2486 if (I == nullptr) 2487 return true; 2488 2489 if (Necessary != nullptr) { 2490 // This instruction is necessary for the other side of the condition so 2491 // don't count it. 2492 if (Necessary->contains(I)) 2493 return true; 2494 } 2495 2496 // Already added this dep. 2497 if (!Deps->try_emplace(I, false).second) 2498 return true; 2499 2500 for (unsigned OpIdx = 0, E = I->getNumOperands(); OpIdx < E; ++OpIdx) 2501 if (!collectInstructionDeps(Deps, I->getOperand(OpIdx), Necessary, 2502 Depth + 1)) 2503 return false; 2504 return true; 2505 } 2506 2507 bool SelectionDAGBuilder::shouldKeepJumpConditionsTogether( 2508 const FunctionLoweringInfo &FuncInfo, const BranchInst &I, 2509 Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs, 2510 TargetLoweringBase::CondMergingParams Params) const { 2511 if (I.getNumSuccessors() != 2) 2512 return false; 2513 2514 if (!I.isConditional()) 2515 return false; 2516 2517 if (Params.BaseCost < 0) 2518 return false; 2519 2520 // Baseline cost. 2521 InstructionCost CostThresh = Params.BaseCost; 2522 2523 BranchProbabilityInfo *BPI = nullptr; 2524 if (Params.LikelyBias || Params.UnlikelyBias) 2525 BPI = FuncInfo.BPI; 2526 if (BPI != nullptr) { 2527 // See if we are either likely to get an early out or compute both lhs/rhs 2528 // of the condition. 2529 BasicBlock *IfFalse = I.getSuccessor(0); 2530 BasicBlock *IfTrue = I.getSuccessor(1); 2531 2532 std::optional<bool> Likely; 2533 if (BPI->isEdgeHot(I.getParent(), IfTrue)) 2534 Likely = true; 2535 else if (BPI->isEdgeHot(I.getParent(), IfFalse)) 2536 Likely = false; 2537 2538 if (Likely) { 2539 if (Opc == (*Likely ? Instruction::And : Instruction::Or)) 2540 // Its likely we will have to compute both lhs and rhs of condition 2541 CostThresh += Params.LikelyBias; 2542 else { 2543 if (Params.UnlikelyBias < 0) 2544 return false; 2545 // Its likely we will get an early out. 2546 CostThresh -= Params.UnlikelyBias; 2547 } 2548 } 2549 } 2550 2551 if (CostThresh <= 0) 2552 return false; 2553 2554 // Collect "all" instructions that lhs condition is dependent on. 2555 // Use map for stable iteration (to avoid non-determanism of iteration of 2556 // SmallPtrSet). The `bool` value is just a dummy. 2557 SmallMapVector<const Instruction *, bool, 8> LhsDeps, RhsDeps; 2558 collectInstructionDeps(&LhsDeps, Lhs); 2559 // Collect "all" instructions that rhs condition is dependent on AND are 2560 // dependencies of lhs. This gives us an estimate on which instructions we 2561 // stand to save by splitting the condition. 2562 if (!collectInstructionDeps(&RhsDeps, Rhs, &LhsDeps)) 2563 return false; 2564 // Add the compare instruction itself unless its a dependency on the LHS. 2565 if (const auto *RhsI = dyn_cast<Instruction>(Rhs)) 2566 if (!LhsDeps.contains(RhsI)) 2567 RhsDeps.try_emplace(RhsI, false); 2568 2569 const auto &TLI = DAG.getTargetLoweringInfo(); 2570 const auto &TTI = 2571 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 2572 2573 InstructionCost CostOfIncluding = 0; 2574 // See if this instruction will need to computed independently of whether RHS 2575 // is. 2576 Value *BrCond = I.getCondition(); 2577 auto ShouldCountInsn = [&RhsDeps, &BrCond](const Instruction *Ins) { 2578 for (const auto *U : Ins->users()) { 2579 // If user is independent of RHS calculation we don't need to count it. 2580 if (auto *UIns = dyn_cast<Instruction>(U)) 2581 if (UIns != BrCond && !RhsDeps.contains(UIns)) 2582 return false; 2583 } 2584 return true; 2585 }; 2586 2587 // Prune instructions from RHS Deps that are dependencies of unrelated 2588 // instructions. The value (SelectionDAG::MaxRecursionDepth) is fairly 2589 // arbitrary and just meant to cap the how much time we spend in the pruning 2590 // loop. Its highly unlikely to come into affect. 2591 const unsigned MaxPruneIters = SelectionDAG::MaxRecursionDepth; 2592 // Stop after a certain point. No incorrectness from including too many 2593 // instructions. 2594 for (unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) { 2595 const Instruction *ToDrop = nullptr; 2596 for (const auto &InsPair : RhsDeps) { 2597 if (!ShouldCountInsn(InsPair.first)) { 2598 ToDrop = InsPair.first; 2599 break; 2600 } 2601 } 2602 if (ToDrop == nullptr) 2603 break; 2604 RhsDeps.erase(ToDrop); 2605 } 2606 2607 for (const auto &InsPair : RhsDeps) { 2608 // Finally accumulate latency that we can only attribute to computing the 2609 // RHS condition. Use latency because we are essentially trying to calculate 2610 // the cost of the dependency chain. 2611 // Possible TODO: We could try to estimate ILP and make this more precise. 2612 CostOfIncluding += 2613 TTI.getInstructionCost(InsPair.first, TargetTransformInfo::TCK_Latency); 2614 2615 if (CostOfIncluding > CostThresh) 2616 return false; 2617 } 2618 return true; 2619 } 2620 2621 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond, 2622 MachineBasicBlock *TBB, 2623 MachineBasicBlock *FBB, 2624 MachineBasicBlock *CurBB, 2625 MachineBasicBlock *SwitchBB, 2626 Instruction::BinaryOps Opc, 2627 BranchProbability TProb, 2628 BranchProbability FProb, 2629 bool InvertCond) { 2630 // Skip over not part of the tree and remember to invert op and operands at 2631 // next level. 2632 Value *NotCond; 2633 if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) && 2634 InBlock(NotCond, CurBB->getBasicBlock())) { 2635 FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb, 2636 !InvertCond); 2637 return; 2638 } 2639 2640 const Instruction *BOp = dyn_cast<Instruction>(Cond); 2641 const Value *BOpOp0, *BOpOp1; 2642 // Compute the effective opcode for Cond, taking into account whether it needs 2643 // to be inverted, e.g. 2644 // and (not (or A, B)), C 2645 // gets lowered as 2646 // and (and (not A, not B), C) 2647 Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0; 2648 if (BOp) { 2649 BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1))) 2650 ? Instruction::And 2651 : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1))) 2652 ? Instruction::Or 2653 : (Instruction::BinaryOps)0); 2654 if (InvertCond) { 2655 if (BOpc == Instruction::And) 2656 BOpc = Instruction::Or; 2657 else if (BOpc == Instruction::Or) 2658 BOpc = Instruction::And; 2659 } 2660 } 2661 2662 // If this node is not part of the or/and tree, emit it as a branch. 2663 // Note that all nodes in the tree should have same opcode. 2664 bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse(); 2665 if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() || 2666 !InBlock(BOpOp0, CurBB->getBasicBlock()) || 2667 !InBlock(BOpOp1, CurBB->getBasicBlock())) { 2668 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB, 2669 TProb, FProb, InvertCond); 2670 return; 2671 } 2672 2673 // Create TmpBB after CurBB. 2674 MachineFunction::iterator BBI(CurBB); 2675 MachineFunction &MF = DAG.getMachineFunction(); 2676 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock()); 2677 CurBB->getParent()->insert(++BBI, TmpBB); 2678 2679 if (Opc == Instruction::Or) { 2680 // Codegen X | Y as: 2681 // BB1: 2682 // jmp_if_X TBB 2683 // jmp TmpBB 2684 // TmpBB: 2685 // jmp_if_Y TBB 2686 // jmp FBB 2687 // 2688 2689 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2690 // The requirement is that 2691 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB) 2692 // = TrueProb for original BB. 2693 // Assuming the original probabilities are A and B, one choice is to set 2694 // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to 2695 // A/(1+B) and 2B/(1+B). This choice assumes that 2696 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB. 2697 // Another choice is to assume TrueProb for BB1 equals to TrueProb for 2698 // TmpBB, but the math is more complicated. 2699 2700 auto NewTrueProb = TProb / 2; 2701 auto NewFalseProb = TProb / 2 + FProb; 2702 // Emit the LHS condition. 2703 FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb, 2704 NewFalseProb, InvertCond); 2705 2706 // Normalize A/2 and B to get A/(1+B) and 2B/(1+B). 2707 SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb}; 2708 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2709 // Emit the RHS condition into TmpBB. 2710 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2711 Probs[1], InvertCond); 2712 } else { 2713 assert(Opc == Instruction::And && "Unknown merge op!"); 2714 // Codegen X & Y as: 2715 // BB1: 2716 // jmp_if_X TmpBB 2717 // jmp FBB 2718 // TmpBB: 2719 // jmp_if_Y TBB 2720 // jmp FBB 2721 // 2722 // This requires creation of TmpBB after CurBB. 2723 2724 // We have flexibility in setting Prob for BB1 and Prob for TmpBB. 2725 // The requirement is that 2726 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB) 2727 // = FalseProb for original BB. 2728 // Assuming the original probabilities are A and B, one choice is to set 2729 // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to 2730 // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 == 2731 // TrueProb for BB1 * FalseProb for TmpBB. 2732 2733 auto NewTrueProb = TProb + FProb / 2; 2734 auto NewFalseProb = FProb / 2; 2735 // Emit the LHS condition. 2736 FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb, 2737 NewFalseProb, InvertCond); 2738 2739 // Normalize A and B/2 to get 2A/(1+A) and B/(1+A). 2740 SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2}; 2741 BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end()); 2742 // Emit the RHS condition into TmpBB. 2743 FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0], 2744 Probs[1], InvertCond); 2745 } 2746 } 2747 2748 /// If the set of cases should be emitted as a series of branches, return true. 2749 /// If we should emit this as a bunch of and/or'd together conditions, return 2750 /// false. 2751 bool 2752 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) { 2753 if (Cases.size() != 2) return true; 2754 2755 // If this is two comparisons of the same values or'd or and'd together, they 2756 // will get folded into a single comparison, so don't emit two blocks. 2757 if ((Cases[0].CmpLHS == Cases[1].CmpLHS && 2758 Cases[0].CmpRHS == Cases[1].CmpRHS) || 2759 (Cases[0].CmpRHS == Cases[1].CmpLHS && 2760 Cases[0].CmpLHS == Cases[1].CmpRHS)) { 2761 return false; 2762 } 2763 2764 // Handle: (X != null) | (Y != null) --> (X|Y) != 0 2765 // Handle: (X == null) & (Y == null) --> (X|Y) == 0 2766 if (Cases[0].CmpRHS == Cases[1].CmpRHS && 2767 Cases[0].CC == Cases[1].CC && 2768 isa<Constant>(Cases[0].CmpRHS) && 2769 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) { 2770 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB) 2771 return false; 2772 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB) 2773 return false; 2774 } 2775 2776 return true; 2777 } 2778 2779 void SelectionDAGBuilder::visitBr(const BranchInst &I) { 2780 MachineBasicBlock *BrMBB = FuncInfo.MBB; 2781 2782 // Update machine-CFG edges. 2783 MachineBasicBlock *Succ0MBB = FuncInfo.getMBB(I.getSuccessor(0)); 2784 2785 if (I.isUnconditional()) { 2786 // Update machine-CFG edges. 2787 BrMBB->addSuccessor(Succ0MBB); 2788 2789 // If this is not a fall-through branch or optimizations are switched off, 2790 // emit the branch. 2791 if (Succ0MBB != NextBlock(BrMBB) || 2792 TM.getOptLevel() == CodeGenOptLevel::None) { 2793 auto Br = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 2794 getControlRoot(), DAG.getBasicBlock(Succ0MBB)); 2795 setValue(&I, Br); 2796 DAG.setRoot(Br); 2797 } 2798 2799 return; 2800 } 2801 2802 // If this condition is one of the special cases we handle, do special stuff 2803 // now. 2804 const Value *CondVal = I.getCondition(); 2805 MachineBasicBlock *Succ1MBB = FuncInfo.getMBB(I.getSuccessor(1)); 2806 2807 // If this is a series of conditions that are or'd or and'd together, emit 2808 // this as a sequence of branches instead of setcc's with and/or operations. 2809 // As long as jumps are not expensive (exceptions for multi-use logic ops, 2810 // unpredictable branches, and vector extracts because those jumps are likely 2811 // expensive for any target), this should improve performance. 2812 // For example, instead of something like: 2813 // cmp A, B 2814 // C = seteq 2815 // cmp D, E 2816 // F = setle 2817 // or C, F 2818 // jnz foo 2819 // Emit: 2820 // cmp A, B 2821 // je foo 2822 // cmp D, E 2823 // jle foo 2824 bool IsUnpredictable = I.hasMetadata(LLVMContext::MD_unpredictable); 2825 const Instruction *BOp = dyn_cast<Instruction>(CondVal); 2826 if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp && 2827 BOp->hasOneUse() && !IsUnpredictable) { 2828 Value *Vec; 2829 const Value *BOp0, *BOp1; 2830 Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0; 2831 if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1)))) 2832 Opcode = Instruction::And; 2833 else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1)))) 2834 Opcode = Instruction::Or; 2835 2836 if (Opcode && 2837 !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) && 2838 match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value()))) && 2839 !shouldKeepJumpConditionsTogether( 2840 FuncInfo, I, Opcode, BOp0, BOp1, 2841 DAG.getTargetLoweringInfo().getJumpConditionMergingParams( 2842 Opcode, BOp0, BOp1))) { 2843 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode, 2844 getEdgeProbability(BrMBB, Succ0MBB), 2845 getEdgeProbability(BrMBB, Succ1MBB), 2846 /*InvertCond=*/false); 2847 // If the compares in later blocks need to use values not currently 2848 // exported from this block, export them now. This block should always 2849 // be the first entry. 2850 assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!"); 2851 2852 // Allow some cases to be rejected. 2853 if (ShouldEmitAsBranches(SL->SwitchCases)) { 2854 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) { 2855 ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS); 2856 ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS); 2857 } 2858 2859 // Emit the branch for this block. 2860 visitSwitchCase(SL->SwitchCases[0], BrMBB); 2861 SL->SwitchCases.erase(SL->SwitchCases.begin()); 2862 return; 2863 } 2864 2865 // Okay, we decided not to do this, remove any inserted MBB's and clear 2866 // SwitchCases. 2867 for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) 2868 FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB); 2869 2870 SL->SwitchCases.clear(); 2871 } 2872 } 2873 2874 // Create a CaseBlock record representing this branch. 2875 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()), 2876 nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc(), 2877 BranchProbability::getUnknown(), BranchProbability::getUnknown(), 2878 IsUnpredictable); 2879 2880 // Use visitSwitchCase to actually insert the fast branch sequence for this 2881 // cond branch. 2882 visitSwitchCase(CB, BrMBB); 2883 } 2884 2885 /// visitSwitchCase - Emits the necessary code to represent a single node in 2886 /// the binary search tree resulting from lowering a switch instruction. 2887 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB, 2888 MachineBasicBlock *SwitchBB) { 2889 SDValue Cond; 2890 SDValue CondLHS = getValue(CB.CmpLHS); 2891 SDLoc dl = CB.DL; 2892 2893 if (CB.CC == ISD::SETTRUE) { 2894 // Branch or fall through to TrueBB. 2895 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2896 SwitchBB->normalizeSuccProbs(); 2897 if (CB.TrueBB != NextBlock(SwitchBB)) { 2898 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(), 2899 DAG.getBasicBlock(CB.TrueBB))); 2900 } 2901 return; 2902 } 2903 2904 auto &TLI = DAG.getTargetLoweringInfo(); 2905 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType()); 2906 2907 // Build the setcc now. 2908 if (!CB.CmpMHS) { 2909 // Fold "(X == true)" to X and "(X == false)" to !X to 2910 // handle common cases produced by branch lowering. 2911 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) && 2912 CB.CC == ISD::SETEQ) 2913 Cond = CondLHS; 2914 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) && 2915 CB.CC == ISD::SETEQ) { 2916 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType()); 2917 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True); 2918 } else { 2919 SDValue CondRHS = getValue(CB.CmpRHS); 2920 2921 // If a pointer's DAG type is larger than its memory type then the DAG 2922 // values are zero-extended. This breaks signed comparisons so truncate 2923 // back to the underlying type before doing the compare. 2924 if (CondLHS.getValueType() != MemVT) { 2925 CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT); 2926 CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT); 2927 } 2928 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC); 2929 } 2930 } else { 2931 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now"); 2932 2933 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue(); 2934 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue(); 2935 2936 SDValue CmpOp = getValue(CB.CmpMHS); 2937 EVT VT = CmpOp.getValueType(); 2938 2939 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) { 2940 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT), 2941 ISD::SETLE); 2942 } else { 2943 SDValue SUB = DAG.getNode(ISD::SUB, dl, 2944 VT, CmpOp, DAG.getConstant(Low, dl, VT)); 2945 Cond = DAG.getSetCC(dl, MVT::i1, SUB, 2946 DAG.getConstant(High-Low, dl, VT), ISD::SETULE); 2947 } 2948 } 2949 2950 // Update successor info 2951 addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb); 2952 // TrueBB and FalseBB are always different unless the incoming IR is 2953 // degenerate. This only happens when running llc on weird IR. 2954 if (CB.TrueBB != CB.FalseBB) 2955 addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb); 2956 SwitchBB->normalizeSuccProbs(); 2957 2958 // If the lhs block is the next block, invert the condition so that we can 2959 // fall through to the lhs instead of the rhs block. 2960 if (CB.TrueBB == NextBlock(SwitchBB)) { 2961 std::swap(CB.TrueBB, CB.FalseBB); 2962 SDValue True = DAG.getConstant(1, dl, Cond.getValueType()); 2963 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True); 2964 } 2965 2966 SDNodeFlags Flags; 2967 Flags.setUnpredictable(CB.IsUnpredictable); 2968 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, MVT::Other, getControlRoot(), 2969 Cond, DAG.getBasicBlock(CB.TrueBB), Flags); 2970 2971 setValue(CurInst, BrCond); 2972 2973 // Insert the false branch. Do this even if it's a fall through branch, 2974 // this makes it easier to do DAG optimizations which require inverting 2975 // the branch condition. 2976 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 2977 DAG.getBasicBlock(CB.FalseBB)); 2978 2979 DAG.setRoot(BrCond); 2980 } 2981 2982 /// visitJumpTable - Emit JumpTable node in the current MBB 2983 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) { 2984 // Emit the code for the jump table 2985 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 2986 assert(JT.Reg && "Should lower JT Header first!"); 2987 EVT PTy = DAG.getTargetLoweringInfo().getJumpTableRegTy(DAG.getDataLayout()); 2988 SDValue Index = DAG.getCopyFromReg(getControlRoot(), *JT.SL, JT.Reg, PTy); 2989 SDValue Table = DAG.getJumpTable(JT.JTI, PTy); 2990 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, *JT.SL, MVT::Other, 2991 Index.getValue(1), Table, Index); 2992 DAG.setRoot(BrJumpTable); 2993 } 2994 2995 /// visitJumpTableHeader - This function emits necessary code to produce index 2996 /// in the JumpTable from switch case. 2997 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT, 2998 JumpTableHeader &JTH, 2999 MachineBasicBlock *SwitchBB) { 3000 assert(JT.SL && "Should set SDLoc for SelectionDAG!"); 3001 const SDLoc &dl = *JT.SL; 3002 3003 // Subtract the lowest switch case value from the value being switched on. 3004 SDValue SwitchOp = getValue(JTH.SValue); 3005 EVT VT = SwitchOp.getValueType(); 3006 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp, 3007 DAG.getConstant(JTH.First, dl, VT)); 3008 3009 // The SDNode we just created, which holds the value being switched on minus 3010 // the smallest case value, needs to be copied to a virtual register so it 3011 // can be used as an index into the jump table in a subsequent basic block. 3012 // This value may be smaller or larger than the target's pointer type, and 3013 // therefore require extension or truncating. 3014 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3015 SwitchOp = 3016 DAG.getZExtOrTrunc(Sub, dl, TLI.getJumpTableRegTy(DAG.getDataLayout())); 3017 3018 Register JumpTableReg = 3019 FuncInfo.CreateReg(TLI.getJumpTableRegTy(DAG.getDataLayout())); 3020 SDValue CopyTo = 3021 DAG.getCopyToReg(getControlRoot(), dl, JumpTableReg, SwitchOp); 3022 JT.Reg = JumpTableReg; 3023 3024 if (!JTH.FallthroughUnreachable) { 3025 // Emit the range check for the jump table, and branch to the default block 3026 // for the switch statement if the value being switched on exceeds the 3027 // largest case in the switch. 3028 SDValue CMP = DAG.getSetCC( 3029 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3030 Sub.getValueType()), 3031 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT); 3032 3033 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3034 MVT::Other, CopyTo, CMP, 3035 DAG.getBasicBlock(JT.Default)); 3036 3037 // Avoid emitting unnecessary branches to the next block. 3038 if (JT.MBB != NextBlock(SwitchBB)) 3039 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond, 3040 DAG.getBasicBlock(JT.MBB)); 3041 3042 DAG.setRoot(BrCond); 3043 } else { 3044 // Avoid emitting unnecessary branches to the next block. 3045 if (JT.MBB != NextBlock(SwitchBB)) 3046 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo, 3047 DAG.getBasicBlock(JT.MBB))); 3048 else 3049 DAG.setRoot(CopyTo); 3050 } 3051 } 3052 3053 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global 3054 /// variable if there exists one. 3055 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL, 3056 SDValue &Chain) { 3057 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3058 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3059 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3060 MachineFunction &MF = DAG.getMachineFunction(); 3061 Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent()); 3062 MachineSDNode *Node = 3063 DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain); 3064 if (Global) { 3065 MachinePointerInfo MPInfo(Global); 3066 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant | 3067 MachineMemOperand::MODereferenceable; 3068 MachineMemOperand *MemRef = MF.getMachineMemOperand( 3069 MPInfo, Flags, LocationSize::precise(PtrTy.getSizeInBits() / 8), 3070 DAG.getEVTAlign(PtrTy)); 3071 DAG.setNodeMemRefs(Node, {MemRef}); 3072 } 3073 if (PtrTy != PtrMemTy) 3074 return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy); 3075 return SDValue(Node, 0); 3076 } 3077 3078 /// Codegen a new tail for a stack protector check ParentMBB which has had its 3079 /// tail spliced into a stack protector check success bb. 3080 /// 3081 /// For a high level explanation of how this fits into the stack protector 3082 /// generation see the comment on the declaration of class 3083 /// StackProtectorDescriptor. 3084 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD, 3085 MachineBasicBlock *ParentBB) { 3086 3087 // First create the loads to the guard/stack slot for the comparison. 3088 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3089 EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout()); 3090 EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout()); 3091 3092 MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo(); 3093 int FI = MFI.getStackProtectorIndex(); 3094 3095 SDValue Guard; 3096 SDLoc dl = getCurSDLoc(); 3097 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy); 3098 const Module &M = *ParentBB->getParent()->getFunction().getParent(); 3099 Align Align = 3100 DAG.getDataLayout().getPrefTypeAlign(PointerType::get(M.getContext(), 0)); 3101 3102 // Generate code to load the content of the guard slot. 3103 SDValue GuardVal = DAG.getLoad( 3104 PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr, 3105 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align, 3106 MachineMemOperand::MOVolatile); 3107 3108 if (TLI.useStackGuardXorFP()) 3109 GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl); 3110 3111 // Retrieve guard check function, nullptr if instrumentation is inlined. 3112 if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) { 3113 // The target provides a guard check function to validate the guard value. 3114 // Generate a call to that function with the content of the guard slot as 3115 // argument. 3116 FunctionType *FnTy = GuardCheckFn->getFunctionType(); 3117 assert(FnTy->getNumParams() == 1 && "Invalid function signature"); 3118 3119 TargetLowering::ArgListTy Args; 3120 TargetLowering::ArgListEntry Entry; 3121 Entry.Node = GuardVal; 3122 Entry.Ty = FnTy->getParamType(0); 3123 if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg)) 3124 Entry.IsInReg = true; 3125 Args.push_back(Entry); 3126 3127 TargetLowering::CallLoweringInfo CLI(DAG); 3128 CLI.setDebugLoc(getCurSDLoc()) 3129 .setChain(DAG.getEntryNode()) 3130 .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(), 3131 getValue(GuardCheckFn), std::move(Args)); 3132 3133 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 3134 DAG.setRoot(Result.second); 3135 return; 3136 } 3137 3138 // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD. 3139 // Otherwise, emit a volatile load to retrieve the stack guard value. 3140 SDValue Chain = DAG.getEntryNode(); 3141 if (TLI.useLoadStackGuardNode(M)) { 3142 Guard = getLoadStackGuard(DAG, dl, Chain); 3143 } else { 3144 const Value *IRGuard = TLI.getSDagStackGuard(M); 3145 SDValue GuardPtr = getValue(IRGuard); 3146 3147 Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr, 3148 MachinePointerInfo(IRGuard, 0), Align, 3149 MachineMemOperand::MOVolatile); 3150 } 3151 3152 // Perform the comparison via a getsetcc. 3153 SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(), 3154 *DAG.getContext(), 3155 Guard.getValueType()), 3156 Guard, GuardVal, ISD::SETNE); 3157 3158 // If the guard/stackslot do not equal, branch to failure MBB. 3159 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, 3160 MVT::Other, GuardVal.getOperand(0), 3161 Cmp, DAG.getBasicBlock(SPD.getFailureMBB())); 3162 // Otherwise branch to success MBB. 3163 SDValue Br = DAG.getNode(ISD::BR, dl, 3164 MVT::Other, BrCond, 3165 DAG.getBasicBlock(SPD.getSuccessMBB())); 3166 3167 DAG.setRoot(Br); 3168 } 3169 3170 /// Codegen the failure basic block for a stack protector check. 3171 /// 3172 /// A failure stack protector machine basic block consists simply of a call to 3173 /// __stack_chk_fail(). 3174 /// 3175 /// For a high level explanation of how this fits into the stack protector 3176 /// generation see the comment on the declaration of class 3177 /// StackProtectorDescriptor. 3178 void 3179 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) { 3180 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3181 TargetLowering::MakeLibCallOptions CallOptions; 3182 CallOptions.setDiscardResult(true); 3183 SDValue Chain = TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, 3184 MVT::isVoid, {}, CallOptions, getCurSDLoc()) 3185 .second; 3186 3187 // Emit a trap instruction if we are required to do so. 3188 const TargetOptions &TargetOpts = DAG.getTarget().Options; 3189 if (TargetOpts.TrapUnreachable && !TargetOpts.NoTrapAfterNoreturn) 3190 Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain); 3191 3192 DAG.setRoot(Chain); 3193 } 3194 3195 /// visitBitTestHeader - This function emits necessary code to produce value 3196 /// suitable for "bit tests" 3197 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B, 3198 MachineBasicBlock *SwitchBB) { 3199 SDLoc dl = getCurSDLoc(); 3200 3201 // Subtract the minimum value. 3202 SDValue SwitchOp = getValue(B.SValue); 3203 EVT VT = SwitchOp.getValueType(); 3204 SDValue RangeSub = 3205 DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT)); 3206 3207 // Determine the type of the test operands. 3208 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3209 bool UsePtrType = false; 3210 if (!TLI.isTypeLegal(VT)) { 3211 UsePtrType = true; 3212 } else { 3213 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i) 3214 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) { 3215 // Switch table case range are encoded into series of masks. 3216 // Just use pointer type, it's guaranteed to fit. 3217 UsePtrType = true; 3218 break; 3219 } 3220 } 3221 SDValue Sub = RangeSub; 3222 if (UsePtrType) { 3223 VT = TLI.getPointerTy(DAG.getDataLayout()); 3224 Sub = DAG.getZExtOrTrunc(Sub, dl, VT); 3225 } 3226 3227 B.RegVT = VT.getSimpleVT(); 3228 B.Reg = FuncInfo.CreateReg(B.RegVT); 3229 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub); 3230 3231 MachineBasicBlock* MBB = B.Cases[0].ThisBB; 3232 3233 if (!B.FallthroughUnreachable) 3234 addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb); 3235 addSuccessorWithProb(SwitchBB, MBB, B.Prob); 3236 SwitchBB->normalizeSuccProbs(); 3237 3238 SDValue Root = CopyTo; 3239 if (!B.FallthroughUnreachable) { 3240 // Conditional branch to the default block. 3241 SDValue RangeCmp = DAG.getSetCC(dl, 3242 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), 3243 RangeSub.getValueType()), 3244 RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()), 3245 ISD::SETUGT); 3246 3247 Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp, 3248 DAG.getBasicBlock(B.Default)); 3249 } 3250 3251 // Avoid emitting unnecessary branches to the next block. 3252 if (MBB != NextBlock(SwitchBB)) 3253 Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB)); 3254 3255 DAG.setRoot(Root); 3256 } 3257 3258 /// visitBitTestCase - this function produces one "bit test" 3259 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB, 3260 MachineBasicBlock *NextMBB, 3261 BranchProbability BranchProbToNext, 3262 Register Reg, BitTestCase &B, 3263 MachineBasicBlock *SwitchBB) { 3264 SDLoc dl = getCurSDLoc(); 3265 MVT VT = BB.RegVT; 3266 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT); 3267 SDValue Cmp; 3268 unsigned PopCount = llvm::popcount(B.Mask); 3269 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3270 if (PopCount == 1) { 3271 // Testing for a single bit; just compare the shift count with what it 3272 // would need to be to shift a 1 bit in that position. 3273 Cmp = DAG.getSetCC( 3274 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3275 ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT), 3276 ISD::SETEQ); 3277 } else if (PopCount == BB.Range) { 3278 // There is only one zero bit in the range, test for it directly. 3279 Cmp = DAG.getSetCC( 3280 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3281 ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE); 3282 } else { 3283 // Make desired shift 3284 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT, 3285 DAG.getConstant(1, dl, VT), ShiftOp); 3286 3287 // Emit bit tests and jumps 3288 SDValue AndOp = DAG.getNode(ISD::AND, dl, 3289 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT)); 3290 Cmp = DAG.getSetCC( 3291 dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), 3292 AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE); 3293 } 3294 3295 // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb. 3296 addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb); 3297 // The branch probability from SwitchBB to NextMBB is BranchProbToNext. 3298 addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext); 3299 // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is 3300 // one as they are relative probabilities (and thus work more like weights), 3301 // and hence we need to normalize them to let the sum of them become one. 3302 SwitchBB->normalizeSuccProbs(); 3303 3304 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl, 3305 MVT::Other, getControlRoot(), 3306 Cmp, DAG.getBasicBlock(B.TargetBB)); 3307 3308 // Avoid emitting unnecessary branches to the next block. 3309 if (NextMBB != NextBlock(SwitchBB)) 3310 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd, 3311 DAG.getBasicBlock(NextMBB)); 3312 3313 DAG.setRoot(BrAnd); 3314 } 3315 3316 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) { 3317 MachineBasicBlock *InvokeMBB = FuncInfo.MBB; 3318 3319 // Retrieve successors. Look through artificial IR level blocks like 3320 // catchswitch for successors. 3321 MachineBasicBlock *Return = FuncInfo.getMBB(I.getSuccessor(0)); 3322 const BasicBlock *EHPadBB = I.getSuccessor(1); 3323 MachineBasicBlock *EHPadMBB = FuncInfo.getMBB(EHPadBB); 3324 3325 // Deopt and ptrauth bundles are lowered in helper functions, and we don't 3326 // have to do anything here to lower funclet bundles. 3327 assert(!I.hasOperandBundlesOtherThan( 3328 {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition, 3329 LLVMContext::OB_gc_live, LLVMContext::OB_funclet, 3330 LLVMContext::OB_cfguardtarget, LLVMContext::OB_ptrauth, 3331 LLVMContext::OB_clang_arc_attachedcall}) && 3332 "Cannot lower invokes with arbitrary operand bundles yet!"); 3333 3334 const Value *Callee(I.getCalledOperand()); 3335 const Function *Fn = dyn_cast<Function>(Callee); 3336 if (isa<InlineAsm>(Callee)) 3337 visitInlineAsm(I, EHPadBB); 3338 else if (Fn && Fn->isIntrinsic()) { 3339 switch (Fn->getIntrinsicID()) { 3340 default: 3341 llvm_unreachable("Cannot invoke this intrinsic"); 3342 case Intrinsic::donothing: 3343 // Ignore invokes to @llvm.donothing: jump directly to the next BB. 3344 case Intrinsic::seh_try_begin: 3345 case Intrinsic::seh_scope_begin: 3346 case Intrinsic::seh_try_end: 3347 case Intrinsic::seh_scope_end: 3348 if (EHPadMBB) 3349 // a block referenced by EH table 3350 // so dtor-funclet not removed by opts 3351 EHPadMBB->setMachineBlockAddressTaken(); 3352 break; 3353 case Intrinsic::experimental_patchpoint_void: 3354 case Intrinsic::experimental_patchpoint: 3355 visitPatchpoint(I, EHPadBB); 3356 break; 3357 case Intrinsic::experimental_gc_statepoint: 3358 LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB); 3359 break; 3360 case Intrinsic::wasm_rethrow: { 3361 // This is usually done in visitTargetIntrinsic, but this intrinsic is 3362 // special because it can be invoked, so we manually lower it to a DAG 3363 // node here. 3364 SmallVector<SDValue, 8> Ops; 3365 Ops.push_back(getControlRoot()); // inchain for the terminator node 3366 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3367 Ops.push_back( 3368 DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(), 3369 TLI.getPointerTy(DAG.getDataLayout()))); 3370 SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain 3371 DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops)); 3372 break; 3373 } 3374 } 3375 } else if (I.hasDeoptState()) { 3376 // Currently we do not lower any intrinsic calls with deopt operand bundles. 3377 // Eventually we will support lowering the @llvm.experimental.deoptimize 3378 // intrinsic, and right now there are no plans to support other intrinsics 3379 // with deopt state. 3380 LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB); 3381 } else if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 3382 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), EHPadBB); 3383 } else { 3384 LowerCallTo(I, getValue(Callee), false, false, EHPadBB); 3385 } 3386 3387 // If the value of the invoke is used outside of its defining block, make it 3388 // available as a virtual register. 3389 // We already took care of the exported value for the statepoint instruction 3390 // during call to the LowerStatepoint. 3391 if (!isa<GCStatepointInst>(I)) { 3392 CopyToExportRegsIfNeeded(&I); 3393 } 3394 3395 SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests; 3396 BranchProbabilityInfo *BPI = FuncInfo.BPI; 3397 BranchProbability EHPadBBProb = 3398 BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB) 3399 : BranchProbability::getZero(); 3400 findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests); 3401 3402 // Update successor info. 3403 addSuccessorWithProb(InvokeMBB, Return); 3404 for (auto &UnwindDest : UnwindDests) { 3405 UnwindDest.first->setIsEHPad(); 3406 addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second); 3407 } 3408 InvokeMBB->normalizeSuccProbs(); 3409 3410 // Drop into normal successor. 3411 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(), 3412 DAG.getBasicBlock(Return))); 3413 } 3414 3415 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) { 3416 MachineBasicBlock *CallBrMBB = FuncInfo.MBB; 3417 3418 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 3419 // have to do anything here to lower funclet bundles. 3420 assert(!I.hasOperandBundlesOtherThan( 3421 {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) && 3422 "Cannot lower callbrs with arbitrary operand bundles yet!"); 3423 3424 assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr"); 3425 visitInlineAsm(I); 3426 CopyToExportRegsIfNeeded(&I); 3427 3428 // Retrieve successors. 3429 SmallPtrSet<BasicBlock *, 8> Dests; 3430 Dests.insert(I.getDefaultDest()); 3431 MachineBasicBlock *Return = FuncInfo.getMBB(I.getDefaultDest()); 3432 3433 // Update successor info. 3434 addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne()); 3435 for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) { 3436 BasicBlock *Dest = I.getIndirectDest(i); 3437 MachineBasicBlock *Target = FuncInfo.getMBB(Dest); 3438 Target->setIsInlineAsmBrIndirectTarget(); 3439 Target->setMachineBlockAddressTaken(); 3440 Target->setLabelMustBeEmitted(); 3441 // Don't add duplicate machine successors. 3442 if (Dests.insert(Dest).second) 3443 addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero()); 3444 } 3445 CallBrMBB->normalizeSuccProbs(); 3446 3447 // Drop into default successor. 3448 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), 3449 MVT::Other, getControlRoot(), 3450 DAG.getBasicBlock(Return))); 3451 } 3452 3453 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) { 3454 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!"); 3455 } 3456 3457 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) { 3458 assert(FuncInfo.MBB->isEHPad() && 3459 "Call to landingpad not in landing pad!"); 3460 3461 // If there aren't registers to copy the values into (e.g., during SjLj 3462 // exceptions), then don't bother to create these DAG nodes. 3463 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3464 const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn(); 3465 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 && 3466 TLI.getExceptionSelectorRegister(PersonalityFn) == 0) 3467 return; 3468 3469 // If landingpad's return type is token type, we don't create DAG nodes 3470 // for its exception pointer and selector value. The extraction of exception 3471 // pointer or selector value from token type landingpads is not currently 3472 // supported. 3473 if (LP.getType()->isTokenTy()) 3474 return; 3475 3476 SmallVector<EVT, 2> ValueVTs; 3477 SDLoc dl = getCurSDLoc(); 3478 ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs); 3479 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported"); 3480 3481 // Get the two live-in registers as SDValues. The physregs have already been 3482 // copied into virtual registers. 3483 SDValue Ops[2]; 3484 if (FuncInfo.ExceptionPointerVirtReg) { 3485 Ops[0] = DAG.getZExtOrTrunc( 3486 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3487 FuncInfo.ExceptionPointerVirtReg, 3488 TLI.getPointerTy(DAG.getDataLayout())), 3489 dl, ValueVTs[0]); 3490 } else { 3491 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout())); 3492 } 3493 Ops[1] = DAG.getZExtOrTrunc( 3494 DAG.getCopyFromReg(DAG.getEntryNode(), dl, 3495 FuncInfo.ExceptionSelectorVirtReg, 3496 TLI.getPointerTy(DAG.getDataLayout())), 3497 dl, ValueVTs[1]); 3498 3499 // Merge into one. 3500 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, 3501 DAG.getVTList(ValueVTs), Ops); 3502 setValue(&LP, Res); 3503 } 3504 3505 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First, 3506 MachineBasicBlock *Last) { 3507 // Update JTCases. 3508 for (JumpTableBlock &JTB : SL->JTCases) 3509 if (JTB.first.HeaderBB == First) 3510 JTB.first.HeaderBB = Last; 3511 3512 // Update BitTestCases. 3513 for (BitTestBlock &BTB : SL->BitTestCases) 3514 if (BTB.Parent == First) 3515 BTB.Parent = Last; 3516 } 3517 3518 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) { 3519 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB; 3520 3521 // Update machine-CFG edges with unique successors. 3522 SmallSet<BasicBlock*, 32> Done; 3523 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) { 3524 BasicBlock *BB = I.getSuccessor(i); 3525 bool Inserted = Done.insert(BB).second; 3526 if (!Inserted) 3527 continue; 3528 3529 MachineBasicBlock *Succ = FuncInfo.getMBB(BB); 3530 addSuccessorWithProb(IndirectBrMBB, Succ); 3531 } 3532 IndirectBrMBB->normalizeSuccProbs(); 3533 3534 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(), 3535 MVT::Other, getControlRoot(), 3536 getValue(I.getAddress()))); 3537 } 3538 3539 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) { 3540 if (!DAG.getTarget().Options.TrapUnreachable) 3541 return; 3542 3543 // We may be able to ignore unreachable behind a noreturn call. 3544 if (const CallInst *Call = dyn_cast_or_null<CallInst>(I.getPrevNode()); 3545 Call && Call->doesNotReturn()) { 3546 if (DAG.getTarget().Options.NoTrapAfterNoreturn) 3547 return; 3548 // Do not emit an additional trap instruction. 3549 if (Call->isNonContinuableTrap()) 3550 return; 3551 } 3552 3553 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot())); 3554 } 3555 3556 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) { 3557 SDNodeFlags Flags; 3558 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3559 Flags.copyFMF(*FPOp); 3560 3561 SDValue Op = getValue(I.getOperand(0)); 3562 SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(), 3563 Op, Flags); 3564 setValue(&I, UnNodeValue); 3565 } 3566 3567 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) { 3568 SDNodeFlags Flags; 3569 if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) { 3570 Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap()); 3571 Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap()); 3572 } 3573 if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) 3574 Flags.setExact(ExactOp->isExact()); 3575 if (auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&I)) 3576 Flags.setDisjoint(DisjointOp->isDisjoint()); 3577 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3578 Flags.copyFMF(*FPOp); 3579 3580 SDValue Op1 = getValue(I.getOperand(0)); 3581 SDValue Op2 = getValue(I.getOperand(1)); 3582 SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), 3583 Op1, Op2, Flags); 3584 setValue(&I, BinNodeValue); 3585 } 3586 3587 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) { 3588 SDValue Op1 = getValue(I.getOperand(0)); 3589 SDValue Op2 = getValue(I.getOperand(1)); 3590 3591 EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy( 3592 Op1.getValueType(), DAG.getDataLayout()); 3593 3594 // Coerce the shift amount to the right type if we can. This exposes the 3595 // truncate or zext to optimization early. 3596 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) { 3597 assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) && 3598 "Unexpected shift type"); 3599 Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy); 3600 } 3601 3602 bool nuw = false; 3603 bool nsw = false; 3604 bool exact = false; 3605 3606 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) { 3607 3608 if (const OverflowingBinaryOperator *OFBinOp = 3609 dyn_cast<const OverflowingBinaryOperator>(&I)) { 3610 nuw = OFBinOp->hasNoUnsignedWrap(); 3611 nsw = OFBinOp->hasNoSignedWrap(); 3612 } 3613 if (const PossiblyExactOperator *ExactOp = 3614 dyn_cast<const PossiblyExactOperator>(&I)) 3615 exact = ExactOp->isExact(); 3616 } 3617 SDNodeFlags Flags; 3618 Flags.setExact(exact); 3619 Flags.setNoSignedWrap(nsw); 3620 Flags.setNoUnsignedWrap(nuw); 3621 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2, 3622 Flags); 3623 setValue(&I, Res); 3624 } 3625 3626 void SelectionDAGBuilder::visitSDiv(const User &I) { 3627 SDValue Op1 = getValue(I.getOperand(0)); 3628 SDValue Op2 = getValue(I.getOperand(1)); 3629 3630 SDNodeFlags Flags; 3631 Flags.setExact(isa<PossiblyExactOperator>(&I) && 3632 cast<PossiblyExactOperator>(&I)->isExact()); 3633 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1, 3634 Op2, Flags)); 3635 } 3636 3637 void SelectionDAGBuilder::visitICmp(const ICmpInst &I) { 3638 ICmpInst::Predicate predicate = I.getPredicate(); 3639 SDValue Op1 = getValue(I.getOperand(0)); 3640 SDValue Op2 = getValue(I.getOperand(1)); 3641 ISD::CondCode Opcode = getICmpCondCode(predicate); 3642 3643 auto &TLI = DAG.getTargetLoweringInfo(); 3644 EVT MemVT = 3645 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3646 3647 // If a pointer's DAG type is larger than its memory type then the DAG values 3648 // are zero-extended. This breaks signed comparisons so truncate back to the 3649 // underlying type before doing the compare. 3650 if (Op1.getValueType() != MemVT) { 3651 Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT); 3652 Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT); 3653 } 3654 3655 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3656 I.getType()); 3657 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode)); 3658 } 3659 3660 void SelectionDAGBuilder::visitFCmp(const FCmpInst &I) { 3661 FCmpInst::Predicate predicate = I.getPredicate(); 3662 SDValue Op1 = getValue(I.getOperand(0)); 3663 SDValue Op2 = getValue(I.getOperand(1)); 3664 3665 ISD::CondCode Condition = getFCmpCondCode(predicate); 3666 auto *FPMO = cast<FPMathOperator>(&I); 3667 if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath) 3668 Condition = getFCmpCodeWithoutNaN(Condition); 3669 3670 SDNodeFlags Flags; 3671 Flags.copyFMF(*FPMO); 3672 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 3673 3674 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3675 I.getType()); 3676 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition)); 3677 } 3678 3679 // Check if the condition of the select has one use or two users that are both 3680 // selects with the same condition. 3681 static bool hasOnlySelectUsers(const Value *Cond) { 3682 return llvm::all_of(Cond->users(), [](const Value *V) { 3683 return isa<SelectInst>(V); 3684 }); 3685 } 3686 3687 void SelectionDAGBuilder::visitSelect(const User &I) { 3688 SmallVector<EVT, 4> ValueVTs; 3689 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 3690 ValueVTs); 3691 unsigned NumValues = ValueVTs.size(); 3692 if (NumValues == 0) return; 3693 3694 SmallVector<SDValue, 4> Values(NumValues); 3695 SDValue Cond = getValue(I.getOperand(0)); 3696 SDValue LHSVal = getValue(I.getOperand(1)); 3697 SDValue RHSVal = getValue(I.getOperand(2)); 3698 SmallVector<SDValue, 1> BaseOps(1, Cond); 3699 ISD::NodeType OpCode = 3700 Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT; 3701 3702 bool IsUnaryAbs = false; 3703 bool Negate = false; 3704 3705 SDNodeFlags Flags; 3706 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 3707 Flags.copyFMF(*FPOp); 3708 3709 Flags.setUnpredictable( 3710 cast<SelectInst>(I).getMetadata(LLVMContext::MD_unpredictable)); 3711 3712 // Min/max matching is only viable if all output VTs are the same. 3713 if (all_equal(ValueVTs)) { 3714 EVT VT = ValueVTs[0]; 3715 LLVMContext &Ctx = *DAG.getContext(); 3716 auto &TLI = DAG.getTargetLoweringInfo(); 3717 3718 // We care about the legality of the operation after it has been type 3719 // legalized. 3720 while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal) 3721 VT = TLI.getTypeToTransformTo(Ctx, VT); 3722 3723 // If the vselect is legal, assume we want to leave this as a vector setcc + 3724 // vselect. Otherwise, if this is going to be scalarized, we want to see if 3725 // min/max is legal on the scalar type. 3726 bool UseScalarMinMax = VT.isVector() && 3727 !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT); 3728 3729 // ValueTracking's select pattern matching does not account for -0.0, 3730 // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that 3731 // -0.0 is less than +0.0. 3732 const Value *LHS, *RHS; 3733 auto SPR = matchSelectPattern(&I, LHS, RHS); 3734 ISD::NodeType Opc = ISD::DELETED_NODE; 3735 switch (SPR.Flavor) { 3736 case SPF_UMAX: Opc = ISD::UMAX; break; 3737 case SPF_UMIN: Opc = ISD::UMIN; break; 3738 case SPF_SMAX: Opc = ISD::SMAX; break; 3739 case SPF_SMIN: Opc = ISD::SMIN; break; 3740 case SPF_FMINNUM: 3741 switch (SPR.NaNBehavior) { 3742 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3743 case SPNB_RETURNS_NAN: break; 3744 case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break; 3745 case SPNB_RETURNS_ANY: 3746 if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) || 3747 (UseScalarMinMax && 3748 TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()))) 3749 Opc = ISD::FMINNUM; 3750 break; 3751 } 3752 break; 3753 case SPF_FMAXNUM: 3754 switch (SPR.NaNBehavior) { 3755 case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?"); 3756 case SPNB_RETURNS_NAN: break; 3757 case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break; 3758 case SPNB_RETURNS_ANY: 3759 if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) || 3760 (UseScalarMinMax && 3761 TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()))) 3762 Opc = ISD::FMAXNUM; 3763 break; 3764 } 3765 break; 3766 case SPF_NABS: 3767 Negate = true; 3768 [[fallthrough]]; 3769 case SPF_ABS: 3770 IsUnaryAbs = true; 3771 Opc = ISD::ABS; 3772 break; 3773 default: break; 3774 } 3775 3776 if (!IsUnaryAbs && Opc != ISD::DELETED_NODE && 3777 (TLI.isOperationLegalOrCustomOrPromote(Opc, VT) || 3778 (UseScalarMinMax && 3779 TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) && 3780 // If the underlying comparison instruction is used by any other 3781 // instruction, the consumed instructions won't be destroyed, so it is 3782 // not profitable to convert to a min/max. 3783 hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) { 3784 OpCode = Opc; 3785 LHSVal = getValue(LHS); 3786 RHSVal = getValue(RHS); 3787 BaseOps.clear(); 3788 } 3789 3790 if (IsUnaryAbs) { 3791 OpCode = Opc; 3792 LHSVal = getValue(LHS); 3793 BaseOps.clear(); 3794 } 3795 } 3796 3797 if (IsUnaryAbs) { 3798 for (unsigned i = 0; i != NumValues; ++i) { 3799 SDLoc dl = getCurSDLoc(); 3800 EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i); 3801 Values[i] = 3802 DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i)); 3803 if (Negate) 3804 Values[i] = DAG.getNegative(Values[i], dl, VT); 3805 } 3806 } else { 3807 for (unsigned i = 0; i != NumValues; ++i) { 3808 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end()); 3809 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i)); 3810 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i)); 3811 Values[i] = DAG.getNode( 3812 OpCode, getCurSDLoc(), 3813 LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags); 3814 } 3815 } 3816 3817 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 3818 DAG.getVTList(ValueVTs), Values)); 3819 } 3820 3821 void SelectionDAGBuilder::visitTrunc(const User &I) { 3822 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest). 3823 SDValue N = getValue(I.getOperand(0)); 3824 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3825 I.getType()); 3826 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N)); 3827 } 3828 3829 void SelectionDAGBuilder::visitZExt(const User &I) { 3830 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3831 // ZExt also can't be a cast to bool for same reason. So, nothing much to do 3832 SDValue N = getValue(I.getOperand(0)); 3833 auto &TLI = DAG.getTargetLoweringInfo(); 3834 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3835 3836 SDNodeFlags Flags; 3837 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3838 Flags.setNonNeg(PNI->hasNonNeg()); 3839 3840 // Eagerly use nonneg information to canonicalize towards sign_extend if 3841 // that is the target's preference. 3842 // TODO: Let the target do this later. 3843 if (Flags.hasNonNeg() && 3844 TLI.isSExtCheaperThanZExt(N.getValueType(), DestVT)) { 3845 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3846 return; 3847 } 3848 3849 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N, Flags)); 3850 } 3851 3852 void SelectionDAGBuilder::visitSExt(const User &I) { 3853 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest). 3854 // SExt also can't be a cast to bool for same reason. So, nothing much to do 3855 SDValue N = getValue(I.getOperand(0)); 3856 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3857 I.getType()); 3858 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N)); 3859 } 3860 3861 void SelectionDAGBuilder::visitFPTrunc(const User &I) { 3862 // FPTrunc is never a no-op cast, no need to check 3863 SDValue N = getValue(I.getOperand(0)); 3864 SDLoc dl = getCurSDLoc(); 3865 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3866 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3867 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N, 3868 DAG.getTargetConstant( 3869 0, dl, TLI.getPointerTy(DAG.getDataLayout())))); 3870 } 3871 3872 void SelectionDAGBuilder::visitFPExt(const User &I) { 3873 // FPExt is never a no-op cast, no need to check 3874 SDValue N = getValue(I.getOperand(0)); 3875 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3876 I.getType()); 3877 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N)); 3878 } 3879 3880 void SelectionDAGBuilder::visitFPToUI(const User &I) { 3881 // FPToUI is never a no-op cast, no need to check 3882 SDValue N = getValue(I.getOperand(0)); 3883 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3884 I.getType()); 3885 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N)); 3886 } 3887 3888 void SelectionDAGBuilder::visitFPToSI(const User &I) { 3889 // FPToSI is never a no-op cast, no need to check 3890 SDValue N = getValue(I.getOperand(0)); 3891 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3892 I.getType()); 3893 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N)); 3894 } 3895 3896 void SelectionDAGBuilder::visitUIToFP(const User &I) { 3897 // UIToFP is never a no-op cast, no need to check 3898 SDValue N = getValue(I.getOperand(0)); 3899 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3900 I.getType()); 3901 SDNodeFlags Flags; 3902 if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I)) 3903 Flags.setNonNeg(PNI->hasNonNeg()); 3904 3905 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N, Flags)); 3906 } 3907 3908 void SelectionDAGBuilder::visitSIToFP(const User &I) { 3909 // SIToFP is never a no-op cast, no need to check 3910 SDValue N = getValue(I.getOperand(0)); 3911 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3912 I.getType()); 3913 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N)); 3914 } 3915 3916 void SelectionDAGBuilder::visitPtrToInt(const User &I) { 3917 // What to do depends on the size of the integer and the size of the pointer. 3918 // We can either truncate, zero extend, or no-op, accordingly. 3919 SDValue N = getValue(I.getOperand(0)); 3920 auto &TLI = DAG.getTargetLoweringInfo(); 3921 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3922 I.getType()); 3923 EVT PtrMemVT = 3924 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 3925 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3926 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT); 3927 setValue(&I, N); 3928 } 3929 3930 void SelectionDAGBuilder::visitIntToPtr(const User &I) { 3931 // What to do depends on the size of the integer and the size of the pointer. 3932 // We can either truncate, zero extend, or no-op, accordingly. 3933 SDValue N = getValue(I.getOperand(0)); 3934 auto &TLI = DAG.getTargetLoweringInfo(); 3935 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3936 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 3937 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT); 3938 N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT); 3939 setValue(&I, N); 3940 } 3941 3942 void SelectionDAGBuilder::visitBitCast(const User &I) { 3943 SDValue N = getValue(I.getOperand(0)); 3944 SDLoc dl = getCurSDLoc(); 3945 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 3946 I.getType()); 3947 3948 // BitCast assures us that source and destination are the same size so this is 3949 // either a BITCAST or a no-op. 3950 if (DestVT != N.getValueType()) 3951 setValue(&I, DAG.getNode(ISD::BITCAST, dl, 3952 DestVT, N)); // convert types. 3953 // Check if the original LLVM IR Operand was a ConstantInt, because getValue() 3954 // might fold any kind of constant expression to an integer constant and that 3955 // is not what we are looking for. Only recognize a bitcast of a genuine 3956 // constant integer as an opaque constant. 3957 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0))) 3958 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false, 3959 /*isOpaque*/true)); 3960 else 3961 setValue(&I, N); // noop cast. 3962 } 3963 3964 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) { 3965 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3966 const Value *SV = I.getOperand(0); 3967 SDValue N = getValue(SV); 3968 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 3969 3970 unsigned SrcAS = SV->getType()->getPointerAddressSpace(); 3971 unsigned DestAS = I.getType()->getPointerAddressSpace(); 3972 3973 if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS)) 3974 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS); 3975 3976 setValue(&I, N); 3977 } 3978 3979 void SelectionDAGBuilder::visitInsertElement(const User &I) { 3980 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3981 SDValue InVec = getValue(I.getOperand(0)); 3982 SDValue InVal = getValue(I.getOperand(1)); 3983 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(), 3984 TLI.getVectorIdxTy(DAG.getDataLayout())); 3985 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(), 3986 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3987 InVec, InVal, InIdx)); 3988 } 3989 3990 void SelectionDAGBuilder::visitExtractElement(const User &I) { 3991 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 3992 SDValue InVec = getValue(I.getOperand(0)); 3993 SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(), 3994 TLI.getVectorIdxTy(DAG.getDataLayout())); 3995 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(), 3996 TLI.getValueType(DAG.getDataLayout(), I.getType()), 3997 InVec, InIdx)); 3998 } 3999 4000 void SelectionDAGBuilder::visitShuffleVector(const User &I) { 4001 SDValue Src1 = getValue(I.getOperand(0)); 4002 SDValue Src2 = getValue(I.getOperand(1)); 4003 ArrayRef<int> Mask; 4004 if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I)) 4005 Mask = SVI->getShuffleMask(); 4006 else 4007 Mask = cast<ConstantExpr>(I).getShuffleMask(); 4008 SDLoc DL = getCurSDLoc(); 4009 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4010 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 4011 EVT SrcVT = Src1.getValueType(); 4012 4013 if (all_of(Mask, [](int Elem) { return Elem == 0; }) && 4014 VT.isScalableVector()) { 4015 // Canonical splat form of first element of first input vector. 4016 SDValue FirstElt = 4017 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1, 4018 DAG.getVectorIdxConstant(0, DL)); 4019 setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt)); 4020 return; 4021 } 4022 4023 // For now, we only handle splats for scalable vectors. 4024 // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation 4025 // for targets that support a SPLAT_VECTOR for non-scalable vector types. 4026 assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle"); 4027 4028 unsigned SrcNumElts = SrcVT.getVectorNumElements(); 4029 unsigned MaskNumElts = Mask.size(); 4030 4031 if (SrcNumElts == MaskNumElts) { 4032 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask)); 4033 return; 4034 } 4035 4036 // Normalize the shuffle vector since mask and vector length don't match. 4037 if (SrcNumElts < MaskNumElts) { 4038 // Mask is longer than the source vectors. We can use concatenate vector to 4039 // make the mask and vectors lengths match. 4040 4041 if (MaskNumElts % SrcNumElts == 0) { 4042 // Mask length is a multiple of the source vector length. 4043 // Check if the shuffle is some kind of concatenation of the input 4044 // vectors. 4045 unsigned NumConcat = MaskNumElts / SrcNumElts; 4046 bool IsConcat = true; 4047 SmallVector<int, 8> ConcatSrcs(NumConcat, -1); 4048 for (unsigned i = 0; i != MaskNumElts; ++i) { 4049 int Idx = Mask[i]; 4050 if (Idx < 0) 4051 continue; 4052 // Ensure the indices in each SrcVT sized piece are sequential and that 4053 // the same source is used for the whole piece. 4054 if ((Idx % SrcNumElts != (i % SrcNumElts)) || 4055 (ConcatSrcs[i / SrcNumElts] >= 0 && 4056 ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) { 4057 IsConcat = false; 4058 break; 4059 } 4060 // Remember which source this index came from. 4061 ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts; 4062 } 4063 4064 // The shuffle is concatenating multiple vectors together. Just emit 4065 // a CONCAT_VECTORS operation. 4066 if (IsConcat) { 4067 SmallVector<SDValue, 8> ConcatOps; 4068 for (auto Src : ConcatSrcs) { 4069 if (Src < 0) 4070 ConcatOps.push_back(DAG.getUNDEF(SrcVT)); 4071 else if (Src == 0) 4072 ConcatOps.push_back(Src1); 4073 else 4074 ConcatOps.push_back(Src2); 4075 } 4076 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps)); 4077 return; 4078 } 4079 } 4080 4081 unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts); 4082 unsigned NumConcat = PaddedMaskNumElts / SrcNumElts; 4083 EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(), 4084 PaddedMaskNumElts); 4085 4086 // Pad both vectors with undefs to make them the same length as the mask. 4087 SDValue UndefVal = DAG.getUNDEF(SrcVT); 4088 4089 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal); 4090 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal); 4091 MOps1[0] = Src1; 4092 MOps2[0] = Src2; 4093 4094 Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1); 4095 Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2); 4096 4097 // Readjust mask for new input vector length. 4098 SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1); 4099 for (unsigned i = 0; i != MaskNumElts; ++i) { 4100 int Idx = Mask[i]; 4101 if (Idx >= (int)SrcNumElts) 4102 Idx -= SrcNumElts - PaddedMaskNumElts; 4103 MappedOps[i] = Idx; 4104 } 4105 4106 SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps); 4107 4108 // If the concatenated vector was padded, extract a subvector with the 4109 // correct number of elements. 4110 if (MaskNumElts != PaddedMaskNumElts) 4111 Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result, 4112 DAG.getVectorIdxConstant(0, DL)); 4113 4114 setValue(&I, Result); 4115 return; 4116 } 4117 4118 if (SrcNumElts > MaskNumElts) { 4119 // Analyze the access pattern of the vector to see if we can extract 4120 // two subvectors and do the shuffle. 4121 int StartIdx[2] = { -1, -1 }; // StartIdx to extract from 4122 bool CanExtract = true; 4123 for (int Idx : Mask) { 4124 unsigned Input = 0; 4125 if (Idx < 0) 4126 continue; 4127 4128 if (Idx >= (int)SrcNumElts) { 4129 Input = 1; 4130 Idx -= SrcNumElts; 4131 } 4132 4133 // If all the indices come from the same MaskNumElts sized portion of 4134 // the sources we can use extract. Also make sure the extract wouldn't 4135 // extract past the end of the source. 4136 int NewStartIdx = alignDown(Idx, MaskNumElts); 4137 if (NewStartIdx + MaskNumElts > SrcNumElts || 4138 (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx)) 4139 CanExtract = false; 4140 // Make sure we always update StartIdx as we use it to track if all 4141 // elements are undef. 4142 StartIdx[Input] = NewStartIdx; 4143 } 4144 4145 if (StartIdx[0] < 0 && StartIdx[1] < 0) { 4146 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used. 4147 return; 4148 } 4149 if (CanExtract) { 4150 // Extract appropriate subvector and generate a vector shuffle 4151 for (unsigned Input = 0; Input < 2; ++Input) { 4152 SDValue &Src = Input == 0 ? Src1 : Src2; 4153 if (StartIdx[Input] < 0) 4154 Src = DAG.getUNDEF(VT); 4155 else { 4156 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src, 4157 DAG.getVectorIdxConstant(StartIdx[Input], DL)); 4158 } 4159 } 4160 4161 // Calculate new mask. 4162 SmallVector<int, 8> MappedOps(Mask); 4163 for (int &Idx : MappedOps) { 4164 if (Idx >= (int)SrcNumElts) 4165 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts; 4166 else if (Idx >= 0) 4167 Idx -= StartIdx[0]; 4168 } 4169 4170 setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps)); 4171 return; 4172 } 4173 } 4174 4175 // We can't use either concat vectors or extract subvectors so fall back to 4176 // replacing the shuffle with extract and build vector. 4177 // to insert and build vector. 4178 EVT EltVT = VT.getVectorElementType(); 4179 SmallVector<SDValue,8> Ops; 4180 for (int Idx : Mask) { 4181 SDValue Res; 4182 4183 if (Idx < 0) { 4184 Res = DAG.getUNDEF(EltVT); 4185 } else { 4186 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2; 4187 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts; 4188 4189 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src, 4190 DAG.getVectorIdxConstant(Idx, DL)); 4191 } 4192 4193 Ops.push_back(Res); 4194 } 4195 4196 setValue(&I, DAG.getBuildVector(VT, DL, Ops)); 4197 } 4198 4199 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) { 4200 ArrayRef<unsigned> Indices = I.getIndices(); 4201 const Value *Op0 = I.getOperand(0); 4202 const Value *Op1 = I.getOperand(1); 4203 Type *AggTy = I.getType(); 4204 Type *ValTy = Op1->getType(); 4205 bool IntoUndef = isa<UndefValue>(Op0); 4206 bool FromUndef = isa<UndefValue>(Op1); 4207 4208 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4209 4210 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4211 SmallVector<EVT, 4> AggValueVTs; 4212 ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs); 4213 SmallVector<EVT, 4> ValValueVTs; 4214 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4215 4216 unsigned NumAggValues = AggValueVTs.size(); 4217 unsigned NumValValues = ValValueVTs.size(); 4218 SmallVector<SDValue, 4> Values(NumAggValues); 4219 4220 // Ignore an insertvalue that produces an empty object 4221 if (!NumAggValues) { 4222 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4223 return; 4224 } 4225 4226 SDValue Agg = getValue(Op0); 4227 unsigned i = 0; 4228 // Copy the beginning value(s) from the original aggregate. 4229 for (; i != LinearIndex; ++i) 4230 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4231 SDValue(Agg.getNode(), Agg.getResNo() + i); 4232 // Copy values from the inserted value(s). 4233 if (NumValValues) { 4234 SDValue Val = getValue(Op1); 4235 for (; i != LinearIndex + NumValValues; ++i) 4236 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4237 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex); 4238 } 4239 // Copy remaining value(s) from the original aggregate. 4240 for (; i != NumAggValues; ++i) 4241 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) : 4242 SDValue(Agg.getNode(), Agg.getResNo() + i); 4243 4244 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4245 DAG.getVTList(AggValueVTs), Values)); 4246 } 4247 4248 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) { 4249 ArrayRef<unsigned> Indices = I.getIndices(); 4250 const Value *Op0 = I.getOperand(0); 4251 Type *AggTy = Op0->getType(); 4252 Type *ValTy = I.getType(); 4253 bool OutOfUndef = isa<UndefValue>(Op0); 4254 4255 unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices); 4256 4257 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4258 SmallVector<EVT, 4> ValValueVTs; 4259 ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs); 4260 4261 unsigned NumValValues = ValValueVTs.size(); 4262 4263 // Ignore a extractvalue that produces an empty object 4264 if (!NumValValues) { 4265 setValue(&I, DAG.getUNDEF(MVT(MVT::Other))); 4266 return; 4267 } 4268 4269 SmallVector<SDValue, 4> Values(NumValValues); 4270 4271 SDValue Agg = getValue(Op0); 4272 // Copy out the selected value(s). 4273 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i) 4274 Values[i - LinearIndex] = 4275 OutOfUndef ? 4276 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) : 4277 SDValue(Agg.getNode(), Agg.getResNo() + i); 4278 4279 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 4280 DAG.getVTList(ValValueVTs), Values)); 4281 } 4282 4283 void SelectionDAGBuilder::visitGetElementPtr(const User &I) { 4284 Value *Op0 = I.getOperand(0); 4285 // Note that the pointer operand may be a vector of pointers. Take the scalar 4286 // element which holds a pointer. 4287 unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace(); 4288 SDValue N = getValue(Op0); 4289 SDLoc dl = getCurSDLoc(); 4290 auto &TLI = DAG.getTargetLoweringInfo(); 4291 GEPNoWrapFlags NW = cast<GEPOperator>(I).getNoWrapFlags(); 4292 4293 // Normalize Vector GEP - all scalar operands should be converted to the 4294 // splat vector. 4295 bool IsVectorGEP = I.getType()->isVectorTy(); 4296 ElementCount VectorElementCount = 4297 IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount() 4298 : ElementCount::getFixed(0); 4299 4300 if (IsVectorGEP && !N.getValueType().isVector()) { 4301 LLVMContext &Context = *DAG.getContext(); 4302 EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount); 4303 N = DAG.getSplat(VT, dl, N); 4304 } 4305 4306 for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I); 4307 GTI != E; ++GTI) { 4308 const Value *Idx = GTI.getOperand(); 4309 if (StructType *StTy = GTI.getStructTypeOrNull()) { 4310 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue(); 4311 if (Field) { 4312 // N = N + Offset 4313 uint64_t Offset = 4314 DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field); 4315 4316 // In an inbounds GEP with an offset that is nonnegative even when 4317 // interpreted as signed, assume there is no unsigned overflow. 4318 SDNodeFlags Flags; 4319 if (NW.hasNoUnsignedWrap() || 4320 (int64_t(Offset) >= 0 && NW.hasNoUnsignedSignedWrap())) 4321 Flags.setNoUnsignedWrap(true); 4322 4323 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, 4324 DAG.getConstant(Offset, dl, N.getValueType()), Flags); 4325 } 4326 } else { 4327 // IdxSize is the width of the arithmetic according to IR semantics. 4328 // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth 4329 // (and fix up the result later). 4330 unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS); 4331 MVT IdxTy = MVT::getIntegerVT(IdxSize); 4332 TypeSize ElementSize = 4333 GTI.getSequentialElementStride(DAG.getDataLayout()); 4334 // We intentionally mask away the high bits here; ElementSize may not 4335 // fit in IdxTy. 4336 APInt ElementMul(IdxSize, ElementSize.getKnownMinValue(), 4337 /*isSigned=*/false, /*implicitTrunc=*/true); 4338 bool ElementScalable = ElementSize.isScalable(); 4339 4340 // If this is a scalar constant or a splat vector of constants, 4341 // handle it quickly. 4342 const auto *C = dyn_cast<Constant>(Idx); 4343 if (C && isa<VectorType>(C->getType())) 4344 C = C->getSplatValue(); 4345 4346 const auto *CI = dyn_cast_or_null<ConstantInt>(C); 4347 if (CI && CI->isZero()) 4348 continue; 4349 if (CI && !ElementScalable) { 4350 APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize); 4351 LLVMContext &Context = *DAG.getContext(); 4352 SDValue OffsVal; 4353 if (IsVectorGEP) 4354 OffsVal = DAG.getConstant( 4355 Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount)); 4356 else 4357 OffsVal = DAG.getConstant(Offs, dl, IdxTy); 4358 4359 // In an inbounds GEP with an offset that is nonnegative even when 4360 // interpreted as signed, assume there is no unsigned overflow. 4361 SDNodeFlags Flags; 4362 if (NW.hasNoUnsignedWrap() || 4363 (Offs.isNonNegative() && NW.hasNoUnsignedSignedWrap())) 4364 Flags.setNoUnsignedWrap(true); 4365 4366 OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType()); 4367 4368 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags); 4369 continue; 4370 } 4371 4372 // N = N + Idx * ElementMul; 4373 SDValue IdxN = getValue(Idx); 4374 4375 if (!IdxN.getValueType().isVector() && IsVectorGEP) { 4376 EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), 4377 VectorElementCount); 4378 IdxN = DAG.getSplat(VT, dl, IdxN); 4379 } 4380 4381 // If the index is smaller or larger than intptr_t, truncate or extend 4382 // it. 4383 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType()); 4384 4385 SDNodeFlags ScaleFlags; 4386 // The multiplication of an index by the type size does not wrap the 4387 // pointer index type in a signed sense (mul nsw). 4388 ScaleFlags.setNoSignedWrap(NW.hasNoUnsignedSignedWrap()); 4389 4390 // The multiplication of an index by the type size does not wrap the 4391 // pointer index type in an unsigned sense (mul nuw). 4392 ScaleFlags.setNoUnsignedWrap(NW.hasNoUnsignedWrap()); 4393 4394 if (ElementScalable) { 4395 EVT VScaleTy = N.getValueType().getScalarType(); 4396 SDValue VScale = DAG.getNode( 4397 ISD::VSCALE, dl, VScaleTy, 4398 DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy)); 4399 if (IsVectorGEP) 4400 VScale = DAG.getSplatVector(N.getValueType(), dl, VScale); 4401 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale, 4402 ScaleFlags); 4403 } else { 4404 // If this is a multiply by a power of two, turn it into a shl 4405 // immediately. This is a very common case. 4406 if (ElementMul != 1) { 4407 if (ElementMul.isPowerOf2()) { 4408 unsigned Amt = ElementMul.logBase2(); 4409 IdxN = DAG.getNode(ISD::SHL, dl, N.getValueType(), IdxN, 4410 DAG.getConstant(Amt, dl, IdxN.getValueType()), 4411 ScaleFlags); 4412 } else { 4413 SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl, 4414 IdxN.getValueType()); 4415 IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, Scale, 4416 ScaleFlags); 4417 } 4418 } 4419 } 4420 4421 // The successive addition of the current address, truncated to the 4422 // pointer index type and interpreted as an unsigned number, and each 4423 // offset, also interpreted as an unsigned number, does not wrap the 4424 // pointer index type (add nuw). 4425 SDNodeFlags AddFlags; 4426 AddFlags.setNoUnsignedWrap(NW.hasNoUnsignedWrap()); 4427 4428 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, IdxN, AddFlags); 4429 } 4430 } 4431 4432 MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS); 4433 MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS); 4434 if (IsVectorGEP) { 4435 PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount); 4436 PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount); 4437 } 4438 4439 if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds()) 4440 N = DAG.getPtrExtendInReg(N, dl, PtrMemTy); 4441 4442 setValue(&I, N); 4443 } 4444 4445 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) { 4446 // If this is a fixed sized alloca in the entry block of the function, 4447 // allocate it statically on the stack. 4448 if (FuncInfo.StaticAllocaMap.count(&I)) 4449 return; // getValue will auto-populate this. 4450 4451 SDLoc dl = getCurSDLoc(); 4452 Type *Ty = I.getAllocatedType(); 4453 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4454 auto &DL = DAG.getDataLayout(); 4455 TypeSize TySize = DL.getTypeAllocSize(Ty); 4456 MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign()); 4457 4458 SDValue AllocSize = getValue(I.getArraySize()); 4459 4460 EVT IntPtr = TLI.getPointerTy(DL, I.getAddressSpace()); 4461 if (AllocSize.getValueType() != IntPtr) 4462 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr); 4463 4464 if (TySize.isScalable()) 4465 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4466 DAG.getVScale(dl, IntPtr, 4467 APInt(IntPtr.getScalarSizeInBits(), 4468 TySize.getKnownMinValue()))); 4469 else { 4470 SDValue TySizeValue = 4471 DAG.getConstant(TySize.getFixedValue(), dl, MVT::getIntegerVT(64)); 4472 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize, 4473 DAG.getZExtOrTrunc(TySizeValue, dl, IntPtr)); 4474 } 4475 4476 // Handle alignment. If the requested alignment is less than or equal to 4477 // the stack alignment, ignore it. If the size is greater than or equal to 4478 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node. 4479 Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign(); 4480 if (*Alignment <= StackAlign) 4481 Alignment = std::nullopt; 4482 4483 const uint64_t StackAlignMask = StackAlign.value() - 1U; 4484 // Round the size of the allocation up to the stack alignment size 4485 // by add SA-1 to the size. This doesn't overflow because we're computing 4486 // an address inside an alloca. 4487 SDNodeFlags Flags; 4488 Flags.setNoUnsignedWrap(true); 4489 AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize, 4490 DAG.getConstant(StackAlignMask, dl, IntPtr), Flags); 4491 4492 // Mask out the low bits for alignment purposes. 4493 AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize, 4494 DAG.getSignedConstant(~StackAlignMask, dl, IntPtr)); 4495 4496 SDValue Ops[] = { 4497 getRoot(), AllocSize, 4498 DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)}; 4499 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other); 4500 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops); 4501 setValue(&I, DSA); 4502 DAG.setRoot(DSA.getValue(1)); 4503 4504 assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects()); 4505 } 4506 4507 static const MDNode *getRangeMetadata(const Instruction &I) { 4508 // If !noundef is not present, then !range violation results in a poison 4509 // value rather than immediate undefined behavior. In theory, transferring 4510 // these annotations to SDAG is fine, but in practice there are key SDAG 4511 // transforms that are known not to be poison-safe, such as folding logical 4512 // and/or to bitwise and/or. For now, only transfer !range if !noundef is 4513 // also present. 4514 if (!I.hasMetadata(LLVMContext::MD_noundef)) 4515 return nullptr; 4516 return I.getMetadata(LLVMContext::MD_range); 4517 } 4518 4519 static std::optional<ConstantRange> getRange(const Instruction &I) { 4520 if (const auto *CB = dyn_cast<CallBase>(&I)) { 4521 // see comment in getRangeMetadata about this check 4522 if (CB->hasRetAttr(Attribute::NoUndef)) 4523 return CB->getRange(); 4524 } 4525 if (const MDNode *Range = getRangeMetadata(I)) 4526 return getConstantRangeFromMetadata(*Range); 4527 return std::nullopt; 4528 } 4529 4530 void SelectionDAGBuilder::visitLoad(const LoadInst &I) { 4531 if (I.isAtomic()) 4532 return visitAtomicLoad(I); 4533 4534 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4535 const Value *SV = I.getOperand(0); 4536 if (TLI.supportSwiftError()) { 4537 // Swifterror values can come from either a function parameter with 4538 // swifterror attribute or an alloca with swifterror attribute. 4539 if (const Argument *Arg = dyn_cast<Argument>(SV)) { 4540 if (Arg->hasSwiftErrorAttr()) 4541 return visitLoadFromSwiftError(I); 4542 } 4543 4544 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) { 4545 if (Alloca->isSwiftError()) 4546 return visitLoadFromSwiftError(I); 4547 } 4548 } 4549 4550 SDValue Ptr = getValue(SV); 4551 4552 Type *Ty = I.getType(); 4553 SmallVector<EVT, 4> ValueVTs, MemVTs; 4554 SmallVector<TypeSize, 4> Offsets; 4555 ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets); 4556 unsigned NumValues = ValueVTs.size(); 4557 if (NumValues == 0) 4558 return; 4559 4560 Align Alignment = I.getAlign(); 4561 AAMDNodes AAInfo = I.getAAMetadata(); 4562 const MDNode *Ranges = getRangeMetadata(I); 4563 bool isVolatile = I.isVolatile(); 4564 MachineMemOperand::Flags MMOFlags = 4565 TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 4566 4567 SDValue Root; 4568 bool ConstantMemory = false; 4569 if (isVolatile) 4570 // Serialize volatile loads with other side effects. 4571 Root = getRoot(); 4572 else if (NumValues > MaxParallelChains) 4573 Root = getMemoryRoot(); 4574 else if (AA && 4575 AA->pointsToConstantMemory(MemoryLocation( 4576 SV, 4577 LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4578 AAInfo))) { 4579 // Do not serialize (non-volatile) loads of constant memory with anything. 4580 Root = DAG.getEntryNode(); 4581 ConstantMemory = true; 4582 MMOFlags |= MachineMemOperand::MOInvariant; 4583 } else { 4584 // Do not serialize non-volatile loads against each other. 4585 Root = DAG.getRoot(); 4586 } 4587 4588 SDLoc dl = getCurSDLoc(); 4589 4590 if (isVolatile) 4591 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG); 4592 4593 SmallVector<SDValue, 4> Values(NumValues); 4594 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4595 4596 unsigned ChainI = 0; 4597 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4598 // Serializing loads here may result in excessive register pressure, and 4599 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling 4600 // could recover a bit by hoisting nodes upward in the chain by recognizing 4601 // they are side-effect free or do not alias. The optimizer should really 4602 // avoid this case by converting large object/array copies to llvm.memcpy 4603 // (MaxParallelChains should always remain as failsafe). 4604 if (ChainI == MaxParallelChains) { 4605 assert(PendingLoads.empty() && "PendingLoads must be serialized first"); 4606 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4607 ArrayRef(Chains.data(), ChainI)); 4608 Root = Chain; 4609 ChainI = 0; 4610 } 4611 4612 // TODO: MachinePointerInfo only supports a fixed length offset. 4613 MachinePointerInfo PtrInfo = 4614 !Offsets[i].isScalable() || Offsets[i].isZero() 4615 ? MachinePointerInfo(SV, Offsets[i].getKnownMinValue()) 4616 : MachinePointerInfo(); 4617 4618 SDValue A = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4619 SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, PtrInfo, Alignment, 4620 MMOFlags, AAInfo, Ranges); 4621 Chains[ChainI] = L.getValue(1); 4622 4623 if (MemVTs[i] != ValueVTs[i]) 4624 L = DAG.getPtrExtOrTrunc(L, dl, ValueVTs[i]); 4625 4626 Values[i] = L; 4627 } 4628 4629 if (!ConstantMemory) { 4630 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4631 ArrayRef(Chains.data(), ChainI)); 4632 if (isVolatile) 4633 DAG.setRoot(Chain); 4634 else 4635 PendingLoads.push_back(Chain); 4636 } 4637 4638 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl, 4639 DAG.getVTList(ValueVTs), Values)); 4640 } 4641 4642 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) { 4643 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4644 "call visitStoreToSwiftError when backend supports swifterror"); 4645 4646 SmallVector<EVT, 4> ValueVTs; 4647 SmallVector<uint64_t, 4> Offsets; 4648 const Value *SrcV = I.getOperand(0); 4649 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4650 SrcV->getType(), ValueVTs, &Offsets, 0); 4651 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4652 "expect a single EVT for swifterror"); 4653 4654 SDValue Src = getValue(SrcV); 4655 // Create a virtual register, then update the virtual register. 4656 Register VReg = 4657 SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand()); 4658 // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue 4659 // Chain can be getRoot or getControlRoot. 4660 SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg, 4661 SDValue(Src.getNode(), Src.getResNo())); 4662 DAG.setRoot(CopyNode); 4663 } 4664 4665 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) { 4666 assert(DAG.getTargetLoweringInfo().supportSwiftError() && 4667 "call visitLoadFromSwiftError when backend supports swifterror"); 4668 4669 assert(!I.isVolatile() && 4670 !I.hasMetadata(LLVMContext::MD_nontemporal) && 4671 !I.hasMetadata(LLVMContext::MD_invariant_load) && 4672 "Support volatile, non temporal, invariant for load_from_swift_error"); 4673 4674 const Value *SV = I.getOperand(0); 4675 Type *Ty = I.getType(); 4676 assert( 4677 (!AA || 4678 !AA->pointsToConstantMemory(MemoryLocation( 4679 SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)), 4680 I.getAAMetadata()))) && 4681 "load_from_swift_error should not be constant memory"); 4682 4683 SmallVector<EVT, 4> ValueVTs; 4684 SmallVector<uint64_t, 4> Offsets; 4685 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty, 4686 ValueVTs, &Offsets, 0); 4687 assert(ValueVTs.size() == 1 && Offsets[0] == 0 && 4688 "expect a single EVT for swifterror"); 4689 4690 // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT 4691 SDValue L = DAG.getCopyFromReg( 4692 getRoot(), getCurSDLoc(), 4693 SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]); 4694 4695 setValue(&I, L); 4696 } 4697 4698 void SelectionDAGBuilder::visitStore(const StoreInst &I) { 4699 if (I.isAtomic()) 4700 return visitAtomicStore(I); 4701 4702 const Value *SrcV = I.getOperand(0); 4703 const Value *PtrV = I.getOperand(1); 4704 4705 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4706 if (TLI.supportSwiftError()) { 4707 // Swifterror values can come from either a function parameter with 4708 // swifterror attribute or an alloca with swifterror attribute. 4709 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) { 4710 if (Arg->hasSwiftErrorAttr()) 4711 return visitStoreToSwiftError(I); 4712 } 4713 4714 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) { 4715 if (Alloca->isSwiftError()) 4716 return visitStoreToSwiftError(I); 4717 } 4718 } 4719 4720 SmallVector<EVT, 4> ValueVTs, MemVTs; 4721 SmallVector<TypeSize, 4> Offsets; 4722 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), 4723 SrcV->getType(), ValueVTs, &MemVTs, &Offsets); 4724 unsigned NumValues = ValueVTs.size(); 4725 if (NumValues == 0) 4726 return; 4727 4728 // Get the lowered operands. Note that we do this after 4729 // checking if NumResults is zero, because with zero results 4730 // the operands won't have values in the map. 4731 SDValue Src = getValue(SrcV); 4732 SDValue Ptr = getValue(PtrV); 4733 4734 SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot(); 4735 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues)); 4736 SDLoc dl = getCurSDLoc(); 4737 Align Alignment = I.getAlign(); 4738 AAMDNodes AAInfo = I.getAAMetadata(); 4739 4740 auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 4741 4742 unsigned ChainI = 0; 4743 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) { 4744 // See visitLoad comments. 4745 if (ChainI == MaxParallelChains) { 4746 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4747 ArrayRef(Chains.data(), ChainI)); 4748 Root = Chain; 4749 ChainI = 0; 4750 } 4751 4752 // TODO: MachinePointerInfo only supports a fixed length offset. 4753 MachinePointerInfo PtrInfo = 4754 !Offsets[i].isScalable() || Offsets[i].isZero() 4755 ? MachinePointerInfo(PtrV, Offsets[i].getKnownMinValue()) 4756 : MachinePointerInfo(); 4757 4758 SDValue Add = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]); 4759 SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i); 4760 if (MemVTs[i] != ValueVTs[i]) 4761 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]); 4762 SDValue St = 4763 DAG.getStore(Root, dl, Val, Add, PtrInfo, Alignment, MMOFlags, AAInfo); 4764 Chains[ChainI] = St; 4765 } 4766 4767 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 4768 ArrayRef(Chains.data(), ChainI)); 4769 setValue(&I, StoreNode); 4770 DAG.setRoot(StoreNode); 4771 } 4772 4773 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I, 4774 bool IsCompressing) { 4775 SDLoc sdl = getCurSDLoc(); 4776 4777 auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4778 Align &Alignment) { 4779 // llvm.masked.store.*(Src0, Ptr, alignment, Mask) 4780 Src0 = I.getArgOperand(0); 4781 Ptr = I.getArgOperand(1); 4782 Alignment = cast<ConstantInt>(I.getArgOperand(2))->getAlignValue(); 4783 Mask = I.getArgOperand(3); 4784 }; 4785 auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4786 Align &Alignment) { 4787 // llvm.masked.compressstore.*(Src0, Ptr, Mask) 4788 Src0 = I.getArgOperand(0); 4789 Ptr = I.getArgOperand(1); 4790 Mask = I.getArgOperand(2); 4791 Alignment = I.getParamAlign(1).valueOrOne(); 4792 }; 4793 4794 Value *PtrOperand, *MaskOperand, *Src0Operand; 4795 Align Alignment; 4796 if (IsCompressing) 4797 getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4798 else 4799 getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4800 4801 SDValue Ptr = getValue(PtrOperand); 4802 SDValue Src0 = getValue(Src0Operand); 4803 SDValue Mask = getValue(MaskOperand); 4804 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4805 4806 EVT VT = Src0.getValueType(); 4807 4808 auto MMOFlags = MachineMemOperand::MOStore; 4809 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4810 MMOFlags |= MachineMemOperand::MONonTemporal; 4811 4812 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4813 MachinePointerInfo(PtrOperand), MMOFlags, 4814 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4815 4816 const auto &TLI = DAG.getTargetLoweringInfo(); 4817 const auto &TTI = 4818 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 4819 SDValue StoreNode = 4820 !IsCompressing && 4821 TTI.hasConditionalLoadStoreForType(I.getArgOperand(0)->getType()) 4822 ? TLI.visitMaskedStore(DAG, sdl, getMemoryRoot(), MMO, Ptr, Src0, 4823 Mask) 4824 : DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, 4825 VT, MMO, ISD::UNINDEXED, /*Truncating=*/false, 4826 IsCompressing); 4827 DAG.setRoot(StoreNode); 4828 setValue(&I, StoreNode); 4829 } 4830 4831 // Get a uniform base for the Gather/Scatter intrinsic. 4832 // The first argument of the Gather/Scatter intrinsic is a vector of pointers. 4833 // We try to represent it as a base pointer + vector of indices. 4834 // Usually, the vector of pointers comes from a 'getelementptr' instruction. 4835 // The first operand of the GEP may be a single pointer or a vector of pointers 4836 // Example: 4837 // %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind 4838 // or 4839 // %gep.ptr = getelementptr i32, i32* %ptr, <8 x i32> %ind 4840 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, .. 4841 // 4842 // When the first GEP operand is a single pointer - it is the uniform base we 4843 // are looking for. If first operand of the GEP is a splat vector - we 4844 // extract the splat value and use it as a uniform base. 4845 // In all other cases the function returns 'false'. 4846 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index, 4847 ISD::MemIndexType &IndexType, SDValue &Scale, 4848 SelectionDAGBuilder *SDB, const BasicBlock *CurBB, 4849 uint64_t ElemSize) { 4850 SelectionDAG& DAG = SDB->DAG; 4851 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4852 const DataLayout &DL = DAG.getDataLayout(); 4853 4854 assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type"); 4855 4856 // Handle splat constant pointer. 4857 if (auto *C = dyn_cast<Constant>(Ptr)) { 4858 C = C->getSplatValue(); 4859 if (!C) 4860 return false; 4861 4862 Base = SDB->getValue(C); 4863 4864 ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount(); 4865 EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts); 4866 Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT); 4867 IndexType = ISD::SIGNED_SCALED; 4868 Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4869 return true; 4870 } 4871 4872 const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr); 4873 if (!GEP || GEP->getParent() != CurBB) 4874 return false; 4875 4876 if (GEP->getNumOperands() != 2) 4877 return false; 4878 4879 const Value *BasePtr = GEP->getPointerOperand(); 4880 const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1); 4881 4882 // Make sure the base is scalar and the index is a vector. 4883 if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy()) 4884 return false; 4885 4886 TypeSize ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType()); 4887 if (ScaleVal.isScalable()) 4888 return false; 4889 4890 // Target may not support the required addressing mode. 4891 if (ScaleVal != 1 && 4892 !TLI.isLegalScaleForGatherScatter(ScaleVal.getFixedValue(), ElemSize)) 4893 return false; 4894 4895 Base = SDB->getValue(BasePtr); 4896 Index = SDB->getValue(IndexVal); 4897 IndexType = ISD::SIGNED_SCALED; 4898 4899 Scale = 4900 DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL)); 4901 return true; 4902 } 4903 4904 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) { 4905 SDLoc sdl = getCurSDLoc(); 4906 4907 // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask) 4908 const Value *Ptr = I.getArgOperand(1); 4909 SDValue Src0 = getValue(I.getArgOperand(0)); 4910 SDValue Mask = getValue(I.getArgOperand(3)); 4911 EVT VT = Src0.getValueType(); 4912 Align Alignment = cast<ConstantInt>(I.getArgOperand(2)) 4913 ->getMaybeAlignValue() 4914 .value_or(DAG.getEVTAlign(VT.getScalarType())); 4915 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 4916 4917 SDValue Base; 4918 SDValue Index; 4919 ISD::MemIndexType IndexType; 4920 SDValue Scale; 4921 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 4922 I.getParent(), VT.getScalarStoreSize()); 4923 4924 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 4925 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4926 MachinePointerInfo(AS), MachineMemOperand::MOStore, 4927 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata()); 4928 if (!UniformBase) { 4929 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4930 Index = getValue(Ptr); 4931 IndexType = ISD::SIGNED_SCALED; 4932 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 4933 } 4934 4935 EVT IdxVT = Index.getValueType(); 4936 EVT EltTy = IdxVT.getVectorElementType(); 4937 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 4938 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 4939 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 4940 } 4941 4942 SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale }; 4943 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl, 4944 Ops, MMO, IndexType, false); 4945 DAG.setRoot(Scatter); 4946 setValue(&I, Scatter); 4947 } 4948 4949 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) { 4950 SDLoc sdl = getCurSDLoc(); 4951 4952 auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4953 Align &Alignment) { 4954 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0) 4955 Ptr = I.getArgOperand(0); 4956 Alignment = cast<ConstantInt>(I.getArgOperand(1))->getAlignValue(); 4957 Mask = I.getArgOperand(2); 4958 Src0 = I.getArgOperand(3); 4959 }; 4960 auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0, 4961 Align &Alignment) { 4962 // @llvm.masked.expandload.*(Ptr, Mask, Src0) 4963 Ptr = I.getArgOperand(0); 4964 Alignment = I.getParamAlign(0).valueOrOne(); 4965 Mask = I.getArgOperand(1); 4966 Src0 = I.getArgOperand(2); 4967 }; 4968 4969 Value *PtrOperand, *MaskOperand, *Src0Operand; 4970 Align Alignment; 4971 if (IsExpanding) 4972 getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4973 else 4974 getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment); 4975 4976 SDValue Ptr = getValue(PtrOperand); 4977 SDValue Src0 = getValue(Src0Operand); 4978 SDValue Mask = getValue(MaskOperand); 4979 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 4980 4981 EVT VT = Src0.getValueType(); 4982 AAMDNodes AAInfo = I.getAAMetadata(); 4983 const MDNode *Ranges = getRangeMetadata(I); 4984 4985 // Do not serialize masked loads of constant memory with anything. 4986 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 4987 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 4988 4989 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 4990 4991 auto MMOFlags = MachineMemOperand::MOLoad; 4992 if (I.hasMetadata(LLVMContext::MD_nontemporal)) 4993 MMOFlags |= MachineMemOperand::MONonTemporal; 4994 4995 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 4996 MachinePointerInfo(PtrOperand), MMOFlags, 4997 LocationSize::beforeOrAfterPointer(), Alignment, AAInfo, Ranges); 4998 4999 const auto &TLI = DAG.getTargetLoweringInfo(); 5000 const auto &TTI = 5001 TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction()); 5002 // The Load/Res may point to different values and both of them are output 5003 // variables. 5004 SDValue Load; 5005 SDValue Res; 5006 if (!IsExpanding && 5007 TTI.hasConditionalLoadStoreForType(Src0Operand->getType())) 5008 Res = TLI.visitMaskedLoad(DAG, sdl, InChain, MMO, Load, Ptr, Src0, Mask); 5009 else 5010 Res = Load = 5011 DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO, 5012 ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding); 5013 if (AddToChain) 5014 PendingLoads.push_back(Load.getValue(1)); 5015 setValue(&I, Res); 5016 } 5017 5018 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) { 5019 SDLoc sdl = getCurSDLoc(); 5020 5021 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0) 5022 const Value *Ptr = I.getArgOperand(0); 5023 SDValue Src0 = getValue(I.getArgOperand(3)); 5024 SDValue Mask = getValue(I.getArgOperand(2)); 5025 5026 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5027 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5028 Align Alignment = cast<ConstantInt>(I.getArgOperand(1)) 5029 ->getMaybeAlignValue() 5030 .value_or(DAG.getEVTAlign(VT.getScalarType())); 5031 5032 const MDNode *Ranges = getRangeMetadata(I); 5033 5034 SDValue Root = DAG.getRoot(); 5035 SDValue Base; 5036 SDValue Index; 5037 ISD::MemIndexType IndexType; 5038 SDValue Scale; 5039 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 5040 I.getParent(), VT.getScalarStoreSize()); 5041 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 5042 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5043 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 5044 LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata(), 5045 Ranges); 5046 5047 if (!UniformBase) { 5048 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5049 Index = getValue(Ptr); 5050 IndexType = ISD::SIGNED_SCALED; 5051 Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 5052 } 5053 5054 EVT IdxVT = Index.getValueType(); 5055 EVT EltTy = IdxVT.getVectorElementType(); 5056 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 5057 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 5058 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 5059 } 5060 5061 SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale }; 5062 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl, 5063 Ops, MMO, IndexType, ISD::NON_EXTLOAD); 5064 5065 PendingLoads.push_back(Gather.getValue(1)); 5066 setValue(&I, Gather); 5067 } 5068 5069 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) { 5070 SDLoc dl = getCurSDLoc(); 5071 AtomicOrdering SuccessOrdering = I.getSuccessOrdering(); 5072 AtomicOrdering FailureOrdering = I.getFailureOrdering(); 5073 SyncScope::ID SSID = I.getSyncScopeID(); 5074 5075 SDValue InChain = getRoot(); 5076 5077 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType(); 5078 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other); 5079 5080 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5081 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5082 5083 MachineFunction &MF = DAG.getMachineFunction(); 5084 MachineMemOperand *MMO = MF.getMachineMemOperand( 5085 MachinePointerInfo(I.getPointerOperand()), Flags, 5086 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5087 AAMDNodes(), nullptr, SSID, SuccessOrdering, FailureOrdering); 5088 5089 SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, 5090 dl, MemVT, VTs, InChain, 5091 getValue(I.getPointerOperand()), 5092 getValue(I.getCompareOperand()), 5093 getValue(I.getNewValOperand()), MMO); 5094 5095 SDValue OutChain = L.getValue(2); 5096 5097 setValue(&I, L); 5098 DAG.setRoot(OutChain); 5099 } 5100 5101 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) { 5102 SDLoc dl = getCurSDLoc(); 5103 ISD::NodeType NT; 5104 switch (I.getOperation()) { 5105 default: llvm_unreachable("Unknown atomicrmw operation"); 5106 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break; 5107 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break; 5108 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break; 5109 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break; 5110 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break; 5111 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break; 5112 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break; 5113 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break; 5114 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break; 5115 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break; 5116 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break; 5117 case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break; 5118 case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break; 5119 case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break; 5120 case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break; 5121 case AtomicRMWInst::UIncWrap: 5122 NT = ISD::ATOMIC_LOAD_UINC_WRAP; 5123 break; 5124 case AtomicRMWInst::UDecWrap: 5125 NT = ISD::ATOMIC_LOAD_UDEC_WRAP; 5126 break; 5127 case AtomicRMWInst::USubCond: 5128 NT = ISD::ATOMIC_LOAD_USUB_COND; 5129 break; 5130 case AtomicRMWInst::USubSat: 5131 NT = ISD::ATOMIC_LOAD_USUB_SAT; 5132 break; 5133 } 5134 AtomicOrdering Ordering = I.getOrdering(); 5135 SyncScope::ID SSID = I.getSyncScopeID(); 5136 5137 SDValue InChain = getRoot(); 5138 5139 auto MemVT = getValue(I.getValOperand()).getSimpleValueType(); 5140 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5141 auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout()); 5142 5143 MachineFunction &MF = DAG.getMachineFunction(); 5144 MachineMemOperand *MMO = MF.getMachineMemOperand( 5145 MachinePointerInfo(I.getPointerOperand()), Flags, 5146 LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT), 5147 AAMDNodes(), nullptr, SSID, Ordering); 5148 5149 SDValue L = 5150 DAG.getAtomic(NT, dl, MemVT, InChain, 5151 getValue(I.getPointerOperand()), getValue(I.getValOperand()), 5152 MMO); 5153 5154 SDValue OutChain = L.getValue(1); 5155 5156 setValue(&I, L); 5157 DAG.setRoot(OutChain); 5158 } 5159 5160 void SelectionDAGBuilder::visitFence(const FenceInst &I) { 5161 SDLoc dl = getCurSDLoc(); 5162 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5163 SDValue Ops[3]; 5164 Ops[0] = getRoot(); 5165 Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl, 5166 TLI.getFenceOperandTy(DAG.getDataLayout())); 5167 Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl, 5168 TLI.getFenceOperandTy(DAG.getDataLayout())); 5169 SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops); 5170 setValue(&I, N); 5171 DAG.setRoot(N); 5172 } 5173 5174 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) { 5175 SDLoc dl = getCurSDLoc(); 5176 AtomicOrdering Order = I.getOrdering(); 5177 SyncScope::ID SSID = I.getSyncScopeID(); 5178 5179 SDValue InChain = getRoot(); 5180 5181 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5182 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 5183 EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType()); 5184 5185 if (!TLI.supportsUnalignedAtomics() && 5186 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5187 report_fatal_error("Cannot generate unaligned atomic load"); 5188 5189 auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo); 5190 5191 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 5192 MachinePointerInfo(I.getPointerOperand()), Flags, 5193 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5194 nullptr, SSID, Order); 5195 5196 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG); 5197 5198 SDValue Ptr = getValue(I.getPointerOperand()); 5199 SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain, 5200 Ptr, MMO); 5201 5202 SDValue OutChain = L.getValue(1); 5203 if (MemVT != VT) 5204 L = DAG.getPtrExtOrTrunc(L, dl, VT); 5205 5206 setValue(&I, L); 5207 DAG.setRoot(OutChain); 5208 } 5209 5210 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) { 5211 SDLoc dl = getCurSDLoc(); 5212 5213 AtomicOrdering Ordering = I.getOrdering(); 5214 SyncScope::ID SSID = I.getSyncScopeID(); 5215 5216 SDValue InChain = getRoot(); 5217 5218 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5219 EVT MemVT = 5220 TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType()); 5221 5222 if (!TLI.supportsUnalignedAtomics() && 5223 I.getAlign().value() < MemVT.getSizeInBits() / 8) 5224 report_fatal_error("Cannot generate unaligned atomic store"); 5225 5226 auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout()); 5227 5228 MachineFunction &MF = DAG.getMachineFunction(); 5229 MachineMemOperand *MMO = MF.getMachineMemOperand( 5230 MachinePointerInfo(I.getPointerOperand()), Flags, 5231 LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(), 5232 nullptr, SSID, Ordering); 5233 5234 SDValue Val = getValue(I.getValueOperand()); 5235 if (Val.getValueType() != MemVT) 5236 Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT); 5237 SDValue Ptr = getValue(I.getPointerOperand()); 5238 5239 SDValue OutChain = 5240 DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, Val, Ptr, MMO); 5241 5242 setValue(&I, OutChain); 5243 DAG.setRoot(OutChain); 5244 } 5245 5246 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC 5247 /// node. 5248 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I, 5249 unsigned Intrinsic) { 5250 // Ignore the callsite's attributes. A specific call site may be marked with 5251 // readnone, but the lowering code will expect the chain based on the 5252 // definition. 5253 const Function *F = I.getCalledFunction(); 5254 bool HasChain = !F->doesNotAccessMemory(); 5255 bool OnlyLoad = 5256 HasChain && F->onlyReadsMemory() && F->willReturn() && F->doesNotThrow(); 5257 5258 // Build the operand list. 5259 SmallVector<SDValue, 8> Ops; 5260 if (HasChain) { // If this intrinsic has side-effects, chainify it. 5261 if (OnlyLoad) { 5262 // We don't need to serialize loads against other loads. 5263 Ops.push_back(DAG.getRoot()); 5264 } else { 5265 Ops.push_back(getRoot()); 5266 } 5267 } 5268 5269 // Info is set by getTgtMemIntrinsic 5270 TargetLowering::IntrinsicInfo Info; 5271 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 5272 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, 5273 DAG.getMachineFunction(), 5274 Intrinsic); 5275 5276 // Add the intrinsic ID as an integer operand if it's not a target intrinsic. 5277 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID || 5278 Info.opc == ISD::INTRINSIC_W_CHAIN) 5279 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(), 5280 TLI.getPointerTy(DAG.getDataLayout()))); 5281 5282 // Add all operands of the call to the operand list. 5283 for (unsigned i = 0, e = I.arg_size(); i != e; ++i) { 5284 const Value *Arg = I.getArgOperand(i); 5285 if (!I.paramHasAttr(i, Attribute::ImmArg)) { 5286 Ops.push_back(getValue(Arg)); 5287 continue; 5288 } 5289 5290 // Use TargetConstant instead of a regular constant for immarg. 5291 EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true); 5292 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) { 5293 assert(CI->getBitWidth() <= 64 && 5294 "large intrinsic immediates not handled"); 5295 Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT)); 5296 } else { 5297 Ops.push_back( 5298 DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT)); 5299 } 5300 } 5301 5302 SmallVector<EVT, 4> ValueVTs; 5303 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 5304 5305 if (HasChain) 5306 ValueVTs.push_back(MVT::Other); 5307 5308 SDVTList VTs = DAG.getVTList(ValueVTs); 5309 5310 // Propagate fast-math-flags from IR to node(s). 5311 SDNodeFlags Flags; 5312 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 5313 Flags.copyFMF(*FPMO); 5314 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 5315 5316 // Create the node. 5317 SDValue Result; 5318 5319 if (auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl)) { 5320 auto *Token = Bundle->Inputs[0].get(); 5321 SDValue ConvControlToken = getValue(Token); 5322 assert(Ops.back().getValueType() != MVT::Glue && 5323 "Did not expected another glue node here."); 5324 ConvControlToken = 5325 DAG.getNode(ISD::CONVERGENCECTRL_GLUE, {}, MVT::Glue, ConvControlToken); 5326 Ops.push_back(ConvControlToken); 5327 } 5328 5329 // In some cases, custom collection of operands from CallInst I may be needed. 5330 TLI.CollectTargetIntrinsicOperands(I, Ops, DAG); 5331 if (IsTgtIntrinsic) { 5332 // This is target intrinsic that touches memory 5333 // 5334 // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic 5335 // didn't yield anything useful. 5336 MachinePointerInfo MPI; 5337 if (Info.ptrVal) 5338 MPI = MachinePointerInfo(Info.ptrVal, Info.offset); 5339 else if (Info.fallbackAddressSpace) 5340 MPI = MachinePointerInfo(*Info.fallbackAddressSpace); 5341 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops, 5342 Info.memVT, MPI, Info.align, Info.flags, 5343 Info.size, I.getAAMetadata()); 5344 } else if (!HasChain) { 5345 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops); 5346 } else if (!I.getType()->isVoidTy()) { 5347 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops); 5348 } else { 5349 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops); 5350 } 5351 5352 if (HasChain) { 5353 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1); 5354 if (OnlyLoad) 5355 PendingLoads.push_back(Chain); 5356 else 5357 DAG.setRoot(Chain); 5358 } 5359 5360 if (!I.getType()->isVoidTy()) { 5361 if (!isa<VectorType>(I.getType())) 5362 Result = lowerRangeToAssertZExt(DAG, I, Result); 5363 5364 MaybeAlign Alignment = I.getRetAlign(); 5365 5366 // Insert `assertalign` node if there's an alignment. 5367 if (InsertAssertAlign && Alignment) { 5368 Result = 5369 DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne()); 5370 } 5371 } 5372 5373 setValue(&I, Result); 5374 } 5375 5376 /// GetSignificand - Get the significand and build it into a floating-point 5377 /// number with exponent of 1: 5378 /// 5379 /// Op = (Op & 0x007fffff) | 0x3f800000; 5380 /// 5381 /// where Op is the hexadecimal representation of floating point value. 5382 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) { 5383 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5384 DAG.getConstant(0x007fffff, dl, MVT::i32)); 5385 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1, 5386 DAG.getConstant(0x3f800000, dl, MVT::i32)); 5387 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2); 5388 } 5389 5390 /// GetExponent - Get the exponent: 5391 /// 5392 /// (float)(int)(((Op & 0x7f800000) >> 23) - 127); 5393 /// 5394 /// where Op is the hexadecimal representation of floating point value. 5395 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op, 5396 const TargetLowering &TLI, const SDLoc &dl) { 5397 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op, 5398 DAG.getConstant(0x7f800000, dl, MVT::i32)); 5399 SDValue t1 = DAG.getNode( 5400 ISD::SRL, dl, MVT::i32, t0, 5401 DAG.getConstant(23, dl, 5402 TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout()))); 5403 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1, 5404 DAG.getConstant(127, dl, MVT::i32)); 5405 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2); 5406 } 5407 5408 /// getF32Constant - Get 32-bit floating point constant. 5409 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt, 5410 const SDLoc &dl) { 5411 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl, 5412 MVT::f32); 5413 } 5414 5415 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl, 5416 SelectionDAG &DAG) { 5417 // TODO: What fast-math-flags should be set on the floating-point nodes? 5418 5419 // IntegerPartOfX = ((int32_t)(t0); 5420 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0); 5421 5422 // FractionalPartOfX = t0 - (float)IntegerPartOfX; 5423 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX); 5424 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1); 5425 5426 // IntegerPartOfX <<= 23; 5427 IntegerPartOfX = 5428 DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX, 5429 DAG.getConstant(23, dl, 5430 DAG.getTargetLoweringInfo().getShiftAmountTy( 5431 MVT::i32, DAG.getDataLayout()))); 5432 5433 SDValue TwoToFractionalPartOfX; 5434 if (LimitFloatPrecision <= 6) { 5435 // For floating-point precision of 6: 5436 // 5437 // TwoToFractionalPartOfX = 5438 // 0.997535578f + 5439 // (0.735607626f + 0.252464424f * x) * x; 5440 // 5441 // error 0.0144103317, which is 6 bits 5442 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5443 getF32Constant(DAG, 0x3e814304, dl)); 5444 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5445 getF32Constant(DAG, 0x3f3c50c8, dl)); 5446 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5447 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5448 getF32Constant(DAG, 0x3f7f5e7e, dl)); 5449 } else if (LimitFloatPrecision <= 12) { 5450 // For floating-point precision of 12: 5451 // 5452 // TwoToFractionalPartOfX = 5453 // 0.999892986f + 5454 // (0.696457318f + 5455 // (0.224338339f + 0.792043434e-1f * x) * x) * x; 5456 // 5457 // error 0.000107046256, which is 13 to 14 bits 5458 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5459 getF32Constant(DAG, 0x3da235e3, dl)); 5460 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5461 getF32Constant(DAG, 0x3e65b8f3, dl)); 5462 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5463 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5464 getF32Constant(DAG, 0x3f324b07, dl)); 5465 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5466 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5467 getF32Constant(DAG, 0x3f7ff8fd, dl)); 5468 } else { // LimitFloatPrecision <= 18 5469 // For floating-point precision of 18: 5470 // 5471 // TwoToFractionalPartOfX = 5472 // 0.999999982f + 5473 // (0.693148872f + 5474 // (0.240227044f + 5475 // (0.554906021e-1f + 5476 // (0.961591928e-2f + 5477 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x; 5478 // error 2.47208000*10^(-7), which is better than 18 bits 5479 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5480 getF32Constant(DAG, 0x3924b03e, dl)); 5481 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5482 getF32Constant(DAG, 0x3ab24b87, dl)); 5483 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5484 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5485 getF32Constant(DAG, 0x3c1d8c17, dl)); 5486 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5487 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5488 getF32Constant(DAG, 0x3d634a1d, dl)); 5489 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5490 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5491 getF32Constant(DAG, 0x3e75fe14, dl)); 5492 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5493 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10, 5494 getF32Constant(DAG, 0x3f317234, dl)); 5495 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X); 5496 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12, 5497 getF32Constant(DAG, 0x3f800000, dl)); 5498 } 5499 5500 // Add the exponent into the result in integer domain. 5501 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX); 5502 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, 5503 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX)); 5504 } 5505 5506 /// expandExp - Lower an exp intrinsic. Handles the special sequences for 5507 /// limited-precision mode. 5508 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5509 const TargetLowering &TLI, SDNodeFlags Flags) { 5510 if (Op.getValueType() == MVT::f32 && 5511 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5512 5513 // Put the exponent in the right bit position for later addition to the 5514 // final result: 5515 // 5516 // t0 = Op * log2(e) 5517 5518 // TODO: What fast-math-flags should be set here? 5519 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op, 5520 DAG.getConstantFP(numbers::log2ef, dl, MVT::f32)); 5521 return getLimitedPrecisionExp2(t0, dl, DAG); 5522 } 5523 5524 // No special expansion. 5525 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags); 5526 } 5527 5528 /// expandLog - Lower a log intrinsic. Handles the special sequences for 5529 /// limited-precision mode. 5530 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5531 const TargetLowering &TLI, SDNodeFlags Flags) { 5532 // TODO: What fast-math-flags should be set on the floating-point nodes? 5533 5534 if (Op.getValueType() == MVT::f32 && 5535 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5536 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5537 5538 // Scale the exponent by log(2). 5539 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5540 SDValue LogOfExponent = 5541 DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5542 DAG.getConstantFP(numbers::ln2f, dl, MVT::f32)); 5543 5544 // Get the significand and build it into a floating-point number with 5545 // exponent of 1. 5546 SDValue X = GetSignificand(DAG, Op1, dl); 5547 5548 SDValue LogOfMantissa; 5549 if (LimitFloatPrecision <= 6) { 5550 // For floating-point precision of 6: 5551 // 5552 // LogofMantissa = 5553 // -1.1609546f + 5554 // (1.4034025f - 0.23903021f * x) * x; 5555 // 5556 // error 0.0034276066, which is better than 8 bits 5557 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5558 getF32Constant(DAG, 0xbe74c456, dl)); 5559 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5560 getF32Constant(DAG, 0x3fb3a2b1, dl)); 5561 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5562 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5563 getF32Constant(DAG, 0x3f949a29, dl)); 5564 } else if (LimitFloatPrecision <= 12) { 5565 // For floating-point precision of 12: 5566 // 5567 // LogOfMantissa = 5568 // -1.7417939f + 5569 // (2.8212026f + 5570 // (-1.4699568f + 5571 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x; 5572 // 5573 // error 0.000061011436, which is 14 bits 5574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5575 getF32Constant(DAG, 0xbd67b6d6, dl)); 5576 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5577 getF32Constant(DAG, 0x3ee4f4b8, dl)); 5578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5579 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5580 getF32Constant(DAG, 0x3fbc278b, dl)); 5581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5582 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5583 getF32Constant(DAG, 0x40348e95, dl)); 5584 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5585 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5586 getF32Constant(DAG, 0x3fdef31a, dl)); 5587 } else { // LimitFloatPrecision <= 18 5588 // For floating-point precision of 18: 5589 // 5590 // LogOfMantissa = 5591 // -2.1072184f + 5592 // (4.2372794f + 5593 // (-3.7029485f + 5594 // (2.2781945f + 5595 // (-0.87823314f + 5596 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x; 5597 // 5598 // error 0.0000023660568, which is better than 18 bits 5599 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5600 getF32Constant(DAG, 0xbc91e5ac, dl)); 5601 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5602 getF32Constant(DAG, 0x3e4350aa, dl)); 5603 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5604 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5605 getF32Constant(DAG, 0x3f60d3e3, dl)); 5606 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5607 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5608 getF32Constant(DAG, 0x4011cdf0, dl)); 5609 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5610 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5611 getF32Constant(DAG, 0x406cfd1c, dl)); 5612 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5613 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5614 getF32Constant(DAG, 0x408797cb, dl)); 5615 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5616 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5617 getF32Constant(DAG, 0x4006dcab, dl)); 5618 } 5619 5620 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa); 5621 } 5622 5623 // No special expansion. 5624 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags); 5625 } 5626 5627 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for 5628 /// limited-precision mode. 5629 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5630 const TargetLowering &TLI, SDNodeFlags Flags) { 5631 // TODO: What fast-math-flags should be set on the floating-point nodes? 5632 5633 if (Op.getValueType() == MVT::f32 && 5634 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5635 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5636 5637 // Get the exponent. 5638 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl); 5639 5640 // Get the significand and build it into a floating-point number with 5641 // exponent of 1. 5642 SDValue X = GetSignificand(DAG, Op1, dl); 5643 5644 // Different possible minimax approximations of significand in 5645 // floating-point for various degrees of accuracy over [1,2]. 5646 SDValue Log2ofMantissa; 5647 if (LimitFloatPrecision <= 6) { 5648 // For floating-point precision of 6: 5649 // 5650 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x; 5651 // 5652 // error 0.0049451742, which is more than 7 bits 5653 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5654 getF32Constant(DAG, 0xbeb08fe0, dl)); 5655 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5656 getF32Constant(DAG, 0x40019463, dl)); 5657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5658 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5659 getF32Constant(DAG, 0x3fd6633d, dl)); 5660 } else if (LimitFloatPrecision <= 12) { 5661 // For floating-point precision of 12: 5662 // 5663 // Log2ofMantissa = 5664 // -2.51285454f + 5665 // (4.07009056f + 5666 // (-2.12067489f + 5667 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x; 5668 // 5669 // error 0.0000876136000, which is better than 13 bits 5670 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5671 getF32Constant(DAG, 0xbda7262e, dl)); 5672 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5673 getF32Constant(DAG, 0x3f25280b, dl)); 5674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5675 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5676 getF32Constant(DAG, 0x4007b923, dl)); 5677 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5678 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5679 getF32Constant(DAG, 0x40823e2f, dl)); 5680 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5681 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5682 getF32Constant(DAG, 0x4020d29c, dl)); 5683 } else { // LimitFloatPrecision <= 18 5684 // For floating-point precision of 18: 5685 // 5686 // Log2ofMantissa = 5687 // -3.0400495f + 5688 // (6.1129976f + 5689 // (-5.3420409f + 5690 // (3.2865683f + 5691 // (-1.2669343f + 5692 // (0.27515199f - 5693 // 0.25691327e-1f * x) * x) * x) * x) * x) * x; 5694 // 5695 // error 0.0000018516, which is better than 18 bits 5696 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5697 getF32Constant(DAG, 0xbcd2769e, dl)); 5698 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5699 getF32Constant(DAG, 0x3e8ce0b9, dl)); 5700 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5701 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5702 getF32Constant(DAG, 0x3fa22ae7, dl)); 5703 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5704 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4, 5705 getF32Constant(DAG, 0x40525723, dl)); 5706 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5707 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6, 5708 getF32Constant(DAG, 0x40aaf200, dl)); 5709 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5710 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8, 5711 getF32Constant(DAG, 0x40c39dad, dl)); 5712 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X); 5713 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10, 5714 getF32Constant(DAG, 0x4042902c, dl)); 5715 } 5716 5717 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa); 5718 } 5719 5720 // No special expansion. 5721 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags); 5722 } 5723 5724 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for 5725 /// limited-precision mode. 5726 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5727 const TargetLowering &TLI, SDNodeFlags Flags) { 5728 // TODO: What fast-math-flags should be set on the floating-point nodes? 5729 5730 if (Op.getValueType() == MVT::f32 && 5731 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5732 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op); 5733 5734 // Scale the exponent by log10(2) [0.30102999f]. 5735 SDValue Exp = GetExponent(DAG, Op1, TLI, dl); 5736 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp, 5737 getF32Constant(DAG, 0x3e9a209a, dl)); 5738 5739 // Get the significand and build it into a floating-point number with 5740 // exponent of 1. 5741 SDValue X = GetSignificand(DAG, Op1, dl); 5742 5743 SDValue Log10ofMantissa; 5744 if (LimitFloatPrecision <= 6) { 5745 // For floating-point precision of 6: 5746 // 5747 // Log10ofMantissa = 5748 // -0.50419619f + 5749 // (0.60948995f - 0.10380950f * x) * x; 5750 // 5751 // error 0.0014886165, which is 6 bits 5752 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5753 getF32Constant(DAG, 0xbdd49a13, dl)); 5754 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0, 5755 getF32Constant(DAG, 0x3f1c0789, dl)); 5756 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5757 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2, 5758 getF32Constant(DAG, 0x3f011300, dl)); 5759 } else if (LimitFloatPrecision <= 12) { 5760 // For floating-point precision of 12: 5761 // 5762 // Log10ofMantissa = 5763 // -0.64831180f + 5764 // (0.91751397f + 5765 // (-0.31664806f + 0.47637168e-1f * x) * x) * x; 5766 // 5767 // error 0.00019228036, which is better than 12 bits 5768 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5769 getF32Constant(DAG, 0x3d431f31, dl)); 5770 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5771 getF32Constant(DAG, 0x3ea21fb2, dl)); 5772 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5773 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5774 getF32Constant(DAG, 0x3f6ae232, dl)); 5775 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5776 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5777 getF32Constant(DAG, 0x3f25f7c3, dl)); 5778 } else { // LimitFloatPrecision <= 18 5779 // For floating-point precision of 18: 5780 // 5781 // Log10ofMantissa = 5782 // -0.84299375f + 5783 // (1.5327582f + 5784 // (-1.0688956f + 5785 // (0.49102474f + 5786 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x; 5787 // 5788 // error 0.0000037995730, which is better than 18 bits 5789 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X, 5790 getF32Constant(DAG, 0x3c5d51ce, dl)); 5791 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, 5792 getF32Constant(DAG, 0x3e00685a, dl)); 5793 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X); 5794 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2, 5795 getF32Constant(DAG, 0x3efb6798, dl)); 5796 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X); 5797 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4, 5798 getF32Constant(DAG, 0x3f88d192, dl)); 5799 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X); 5800 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6, 5801 getF32Constant(DAG, 0x3fc4316c, dl)); 5802 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X); 5803 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8, 5804 getF32Constant(DAG, 0x3f57ce70, dl)); 5805 } 5806 5807 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa); 5808 } 5809 5810 // No special expansion. 5811 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags); 5812 } 5813 5814 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for 5815 /// limited-precision mode. 5816 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG, 5817 const TargetLowering &TLI, SDNodeFlags Flags) { 5818 if (Op.getValueType() == MVT::f32 && 5819 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) 5820 return getLimitedPrecisionExp2(Op, dl, DAG); 5821 5822 // No special expansion. 5823 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags); 5824 } 5825 5826 /// visitPow - Lower a pow intrinsic. Handles the special sequences for 5827 /// limited-precision mode with x == 10.0f. 5828 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS, 5829 SelectionDAG &DAG, const TargetLowering &TLI, 5830 SDNodeFlags Flags) { 5831 bool IsExp10 = false; 5832 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 && 5833 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) { 5834 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) { 5835 APFloat Ten(10.0f); 5836 IsExp10 = LHSC->isExactlyValue(Ten); 5837 } 5838 } 5839 5840 // TODO: What fast-math-flags should be set on the FMUL node? 5841 if (IsExp10) { 5842 // Put the exponent in the right bit position for later addition to the 5843 // final result: 5844 // 5845 // #define LOG2OF10 3.3219281f 5846 // t0 = Op * LOG2OF10; 5847 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS, 5848 getF32Constant(DAG, 0x40549a78, dl)); 5849 return getLimitedPrecisionExp2(t0, dl, DAG); 5850 } 5851 5852 // No special expansion. 5853 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags); 5854 } 5855 5856 /// ExpandPowI - Expand a llvm.powi intrinsic. 5857 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS, 5858 SelectionDAG &DAG) { 5859 // If RHS is a constant, we can expand this out to a multiplication tree if 5860 // it's beneficial on the target, otherwise we end up lowering to a call to 5861 // __powidf2 (for example). 5862 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { 5863 unsigned Val = RHSC->getSExtValue(); 5864 5865 // powi(x, 0) -> 1.0 5866 if (Val == 0) 5867 return DAG.getConstantFP(1.0, DL, LHS.getValueType()); 5868 5869 if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI( 5870 Val, DAG.shouldOptForSize())) { 5871 // Get the exponent as a positive value. 5872 if ((int)Val < 0) 5873 Val = -Val; 5874 // We use the simple binary decomposition method to generate the multiply 5875 // sequence. There are more optimal ways to do this (for example, 5876 // powi(x,15) generates one more multiply than it should), but this has 5877 // the benefit of being both really simple and much better than a libcall. 5878 SDValue Res; // Logically starts equal to 1.0 5879 SDValue CurSquare = LHS; 5880 // TODO: Intrinsics should have fast-math-flags that propagate to these 5881 // nodes. 5882 while (Val) { 5883 if (Val & 1) { 5884 if (Res.getNode()) 5885 Res = 5886 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare); 5887 else 5888 Res = CurSquare; // 1.0*CurSquare. 5889 } 5890 5891 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(), 5892 CurSquare, CurSquare); 5893 Val >>= 1; 5894 } 5895 5896 // If the original was negative, invert the result, producing 1/(x*x*x). 5897 if (RHSC->getSExtValue() < 0) 5898 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(), 5899 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res); 5900 return Res; 5901 } 5902 } 5903 5904 // Otherwise, expand to a libcall. 5905 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS); 5906 } 5907 5908 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL, 5909 SDValue LHS, SDValue RHS, SDValue Scale, 5910 SelectionDAG &DAG, const TargetLowering &TLI) { 5911 EVT VT = LHS.getValueType(); 5912 bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT; 5913 bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT; 5914 LLVMContext &Ctx = *DAG.getContext(); 5915 5916 // If the type is legal but the operation isn't, this node might survive all 5917 // the way to operation legalization. If we end up there and we do not have 5918 // the ability to widen the type (if VT*2 is not legal), we cannot expand the 5919 // node. 5920 5921 // Coax the legalizer into expanding the node during type legalization instead 5922 // by bumping the size by one bit. This will force it to Promote, enabling the 5923 // early expansion and avoiding the need to expand later. 5924 5925 // We don't have to do this if Scale is 0; that can always be expanded, unless 5926 // it's a saturating signed operation. Those can experience true integer 5927 // division overflow, a case which we must avoid. 5928 5929 // FIXME: We wouldn't have to do this (or any of the early 5930 // expansion/promotion) if it was possible to expand a libcall of an 5931 // illegal type during operation legalization. But it's not, so things 5932 // get a bit hacky. 5933 unsigned ScaleInt = Scale->getAsZExtVal(); 5934 if ((ScaleInt > 0 || (Saturating && Signed)) && 5935 (TLI.isTypeLegal(VT) || 5936 (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) { 5937 TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction( 5938 Opcode, VT, ScaleInt); 5939 if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) { 5940 EVT PromVT; 5941 if (VT.isScalarInteger()) 5942 PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1); 5943 else if (VT.isVector()) { 5944 PromVT = VT.getVectorElementType(); 5945 PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1); 5946 PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount()); 5947 } else 5948 llvm_unreachable("Wrong VT for DIVFIX?"); 5949 LHS = DAG.getExtOrTrunc(Signed, LHS, DL, PromVT); 5950 RHS = DAG.getExtOrTrunc(Signed, RHS, DL, PromVT); 5951 EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout()); 5952 // For saturating operations, we need to shift up the LHS to get the 5953 // proper saturation width, and then shift down again afterwards. 5954 if (Saturating) 5955 LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS, 5956 DAG.getConstant(1, DL, ShiftTy)); 5957 SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale); 5958 if (Saturating) 5959 Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res, 5960 DAG.getConstant(1, DL, ShiftTy)); 5961 return DAG.getZExtOrTrunc(Res, DL, VT); 5962 } 5963 } 5964 5965 return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale); 5966 } 5967 5968 // getUnderlyingArgRegs - Find underlying registers used for a truncated, 5969 // bitcasted, or split argument. Returns a list of <Register, size in bits> 5970 static void 5971 getUnderlyingArgRegs(SmallVectorImpl<std::pair<Register, TypeSize>> &Regs, 5972 const SDValue &N) { 5973 switch (N.getOpcode()) { 5974 case ISD::CopyFromReg: { 5975 SDValue Op = N.getOperand(1); 5976 Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(), 5977 Op.getValueType().getSizeInBits()); 5978 return; 5979 } 5980 case ISD::BITCAST: 5981 case ISD::AssertZext: 5982 case ISD::AssertSext: 5983 case ISD::TRUNCATE: 5984 getUnderlyingArgRegs(Regs, N.getOperand(0)); 5985 return; 5986 case ISD::BUILD_PAIR: 5987 case ISD::BUILD_VECTOR: 5988 case ISD::CONCAT_VECTORS: 5989 for (SDValue Op : N->op_values()) 5990 getUnderlyingArgRegs(Regs, Op); 5991 return; 5992 default: 5993 return; 5994 } 5995 } 5996 5997 /// If the DbgValueInst is a dbg_value of a function argument, create the 5998 /// corresponding DBG_VALUE machine instruction for it now. At the end of 5999 /// instruction selection, they will be inserted to the entry BB. 6000 /// We don't currently support this for variadic dbg_values, as they shouldn't 6001 /// appear for function arguments or in the prologue. 6002 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue( 6003 const Value *V, DILocalVariable *Variable, DIExpression *Expr, 6004 DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) { 6005 const Argument *Arg = dyn_cast<Argument>(V); 6006 if (!Arg) 6007 return false; 6008 6009 MachineFunction &MF = DAG.getMachineFunction(); 6010 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 6011 6012 // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind 6013 // we've been asked to pursue. 6014 auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr, 6015 bool Indirect) { 6016 if (Reg.isVirtual() && MF.useDebugInstrRef()) { 6017 // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF 6018 // pointing at the VReg, which will be patched up later. 6019 auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF); 6020 SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg( 6021 /* Reg */ Reg, /* isDef */ false, /* isImp */ false, 6022 /* isKill */ false, /* isDead */ false, 6023 /* isUndef */ false, /* isEarlyClobber */ false, 6024 /* SubReg */ 0, /* isDebug */ true)}); 6025 6026 auto *NewDIExpr = FragExpr; 6027 // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into 6028 // the DIExpression. 6029 if (Indirect) 6030 NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore); 6031 SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0}); 6032 NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops); 6033 return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr); 6034 } else { 6035 // Create a completely standard DBG_VALUE. 6036 auto &Inst = TII->get(TargetOpcode::DBG_VALUE); 6037 return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr); 6038 } 6039 }; 6040 6041 if (Kind == FuncArgumentDbgValueKind::Value) { 6042 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6043 // should only emit as ArgDbgValue if the dbg.value intrinsic is found in 6044 // the entry block. 6045 bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front(); 6046 if (!IsInEntryBlock) 6047 return false; 6048 6049 // ArgDbgValues are hoisted to the beginning of the entry block. So we 6050 // should only emit as ArgDbgValue if the dbg.value intrinsic describes a 6051 // variable that also is a param. 6052 // 6053 // Although, if we are at the top of the entry block already, we can still 6054 // emit using ArgDbgValue. This might catch some situations when the 6055 // dbg.value refers to an argument that isn't used in the entry block, so 6056 // any CopyToReg node would be optimized out and the only way to express 6057 // this DBG_VALUE is by using the physical reg (or FI) as done in this 6058 // method. ArgDbgValues are hoisted to the beginning of the entry block. So 6059 // we should only emit as ArgDbgValue if the Variable is an argument to the 6060 // current function, and the dbg.value intrinsic is found in the entry 6061 // block. 6062 bool VariableIsFunctionInputArg = Variable->isParameter() && 6063 !DL->getInlinedAt(); 6064 bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder; 6065 if (!IsInPrologue && !VariableIsFunctionInputArg) 6066 return false; 6067 6068 // Here we assume that a function argument on IR level only can be used to 6069 // describe one input parameter on source level. If we for example have 6070 // source code like this 6071 // 6072 // struct A { long x, y; }; 6073 // void foo(struct A a, long b) { 6074 // ... 6075 // b = a.x; 6076 // ... 6077 // } 6078 // 6079 // and IR like this 6080 // 6081 // define void @foo(i32 %a1, i32 %a2, i32 %b) { 6082 // entry: 6083 // call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment 6084 // call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment 6085 // call void @llvm.dbg.value(metadata i32 %b, "b", 6086 // ... 6087 // call void @llvm.dbg.value(metadata i32 %a1, "b" 6088 // ... 6089 // 6090 // then the last dbg.value is describing a parameter "b" using a value that 6091 // is an argument. But since we already has used %a1 to describe a parameter 6092 // we should not handle that last dbg.value here (that would result in an 6093 // incorrect hoisting of the DBG_VALUE to the function entry). 6094 // Notice that we allow one dbg.value per IR level argument, to accommodate 6095 // for the situation with fragments above. 6096 // If there is no node for the value being handled, we return true to skip 6097 // the normal generation of debug info, as it would kill existing debug 6098 // info for the parameter in case of duplicates. 6099 if (VariableIsFunctionInputArg) { 6100 unsigned ArgNo = Arg->getArgNo(); 6101 if (ArgNo >= FuncInfo.DescribedArgs.size()) 6102 FuncInfo.DescribedArgs.resize(ArgNo + 1, false); 6103 else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo)) 6104 return !NodeMap[V].getNode(); 6105 FuncInfo.DescribedArgs.set(ArgNo); 6106 } 6107 } 6108 6109 bool IsIndirect = false; 6110 std::optional<MachineOperand> Op; 6111 // Some arguments' frame index is recorded during argument lowering. 6112 int FI = FuncInfo.getArgumentFrameIndex(Arg); 6113 if (FI != std::numeric_limits<int>::max()) 6114 Op = MachineOperand::CreateFI(FI); 6115 6116 SmallVector<std::pair<Register, TypeSize>, 8> ArgRegsAndSizes; 6117 if (!Op && N.getNode()) { 6118 getUnderlyingArgRegs(ArgRegsAndSizes, N); 6119 Register Reg; 6120 if (ArgRegsAndSizes.size() == 1) 6121 Reg = ArgRegsAndSizes.front().first; 6122 6123 if (Reg && Reg.isVirtual()) { 6124 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 6125 Register PR = RegInfo.getLiveInPhysReg(Reg); 6126 if (PR) 6127 Reg = PR; 6128 } 6129 if (Reg) { 6130 Op = MachineOperand::CreateReg(Reg, false); 6131 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6132 } 6133 } 6134 6135 if (!Op && N.getNode()) { 6136 // Check if frame index is available. 6137 SDValue LCandidate = peekThroughBitcasts(N); 6138 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode())) 6139 if (FrameIndexSDNode *FINode = 6140 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 6141 Op = MachineOperand::CreateFI(FINode->getIndex()); 6142 } 6143 6144 if (!Op) { 6145 // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg 6146 auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<Register, TypeSize>> 6147 SplitRegs) { 6148 unsigned Offset = 0; 6149 for (const auto &RegAndSize : SplitRegs) { 6150 // If the expression is already a fragment, the current register 6151 // offset+size might extend beyond the fragment. In this case, only 6152 // the register bits that are inside the fragment are relevant. 6153 int RegFragmentSizeInBits = RegAndSize.second; 6154 if (auto ExprFragmentInfo = Expr->getFragmentInfo()) { 6155 uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits; 6156 // The register is entirely outside the expression fragment, 6157 // so is irrelevant for debug info. 6158 if (Offset >= ExprFragmentSizeInBits) 6159 break; 6160 // The register is partially outside the expression fragment, only 6161 // the low bits within the fragment are relevant for debug info. 6162 if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) { 6163 RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset; 6164 } 6165 } 6166 6167 auto FragmentExpr = DIExpression::createFragmentExpression( 6168 Expr, Offset, RegFragmentSizeInBits); 6169 Offset += RegAndSize.second; 6170 // If a valid fragment expression cannot be created, the variable's 6171 // correct value cannot be determined and so it is set as Undef. 6172 if (!FragmentExpr) { 6173 SDDbgValue *SDV = DAG.getConstantDbgValue( 6174 Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder); 6175 DAG.AddDbgValue(SDV, false); 6176 continue; 6177 } 6178 MachineInstr *NewMI = 6179 MakeVRegDbgValue(RegAndSize.first, *FragmentExpr, 6180 Kind != FuncArgumentDbgValueKind::Value); 6181 FuncInfo.ArgDbgValues.push_back(NewMI); 6182 } 6183 }; 6184 6185 // Check if ValueMap has reg number. 6186 DenseMap<const Value *, Register>::const_iterator 6187 VMI = FuncInfo.ValueMap.find(V); 6188 if (VMI != FuncInfo.ValueMap.end()) { 6189 const auto &TLI = DAG.getTargetLoweringInfo(); 6190 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second, 6191 V->getType(), std::nullopt); 6192 if (RFV.occupiesMultipleRegs()) { 6193 splitMultiRegDbgValue(RFV.getRegsAndSizes()); 6194 return true; 6195 } 6196 6197 Op = MachineOperand::CreateReg(VMI->second, false); 6198 IsIndirect = Kind != FuncArgumentDbgValueKind::Value; 6199 } else if (ArgRegsAndSizes.size() > 1) { 6200 // This was split due to the calling convention, and no virtual register 6201 // mapping exists for the value. 6202 splitMultiRegDbgValue(ArgRegsAndSizes); 6203 return true; 6204 } 6205 } 6206 6207 if (!Op) 6208 return false; 6209 6210 assert(Variable->isValidLocationForIntrinsic(DL) && 6211 "Expected inlined-at fields to agree"); 6212 MachineInstr *NewMI = nullptr; 6213 6214 if (Op->isReg()) 6215 NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect); 6216 else 6217 NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op, 6218 Variable, Expr); 6219 6220 // Otherwise, use ArgDbgValues. 6221 FuncInfo.ArgDbgValues.push_back(NewMI); 6222 return true; 6223 } 6224 6225 /// Return the appropriate SDDbgValue based on N. 6226 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N, 6227 DILocalVariable *Variable, 6228 DIExpression *Expr, 6229 const DebugLoc &dl, 6230 unsigned DbgSDNodeOrder) { 6231 if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) { 6232 // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe 6233 // stack slot locations. 6234 // 6235 // Consider "int x = 0; int *px = &x;". There are two kinds of interesting 6236 // debug values here after optimization: 6237 // 6238 // dbg.value(i32* %px, !"int *px", !DIExpression()), and 6239 // dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref)) 6240 // 6241 // Both describe the direct values of their associated variables. 6242 return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(), 6243 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6244 } 6245 return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(), 6246 /*IsIndirect*/ false, dl, DbgSDNodeOrder); 6247 } 6248 6249 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) { 6250 switch (Intrinsic) { 6251 case Intrinsic::smul_fix: 6252 return ISD::SMULFIX; 6253 case Intrinsic::umul_fix: 6254 return ISD::UMULFIX; 6255 case Intrinsic::smul_fix_sat: 6256 return ISD::SMULFIXSAT; 6257 case Intrinsic::umul_fix_sat: 6258 return ISD::UMULFIXSAT; 6259 case Intrinsic::sdiv_fix: 6260 return ISD::SDIVFIX; 6261 case Intrinsic::udiv_fix: 6262 return ISD::UDIVFIX; 6263 case Intrinsic::sdiv_fix_sat: 6264 return ISD::SDIVFIXSAT; 6265 case Intrinsic::udiv_fix_sat: 6266 return ISD::UDIVFIXSAT; 6267 default: 6268 llvm_unreachable("Unhandled fixed point intrinsic"); 6269 } 6270 } 6271 6272 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I, 6273 const char *FunctionName) { 6274 assert(FunctionName && "FunctionName must not be nullptr"); 6275 SDValue Callee = DAG.getExternalSymbol( 6276 FunctionName, 6277 DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout())); 6278 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 6279 } 6280 6281 /// Given a @llvm.call.preallocated.setup, return the corresponding 6282 /// preallocated call. 6283 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) { 6284 assert(cast<CallBase>(PreallocatedSetup) 6285 ->getCalledFunction() 6286 ->getIntrinsicID() == Intrinsic::call_preallocated_setup && 6287 "expected call_preallocated_setup Value"); 6288 for (const auto *U : PreallocatedSetup->users()) { 6289 auto *UseCall = cast<CallBase>(U); 6290 const Function *Fn = UseCall->getCalledFunction(); 6291 if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) { 6292 return UseCall; 6293 } 6294 } 6295 llvm_unreachable("expected corresponding call to preallocated setup/arg"); 6296 } 6297 6298 /// If DI is a debug value with an EntryValue expression, lower it using the 6299 /// corresponding physical register of the associated Argument value 6300 /// (guaranteed to exist by the verifier). 6301 bool SelectionDAGBuilder::visitEntryValueDbgValue( 6302 ArrayRef<const Value *> Values, DILocalVariable *Variable, 6303 DIExpression *Expr, DebugLoc DbgLoc) { 6304 if (!Expr->isEntryValue() || !hasSingleElement(Values)) 6305 return false; 6306 6307 // These properties are guaranteed by the verifier. 6308 const Argument *Arg = cast<Argument>(Values[0]); 6309 assert(Arg->hasAttribute(Attribute::AttrKind::SwiftAsync)); 6310 6311 auto ArgIt = FuncInfo.ValueMap.find(Arg); 6312 if (ArgIt == FuncInfo.ValueMap.end()) { 6313 LLVM_DEBUG( 6314 dbgs() << "Dropping dbg.value: expression is entry_value but " 6315 "couldn't find an associated register for the Argument\n"); 6316 return true; 6317 } 6318 Register ArgVReg = ArgIt->getSecond(); 6319 6320 for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins()) 6321 if (ArgVReg == VirtReg || ArgVReg == PhysReg) { 6322 SDDbgValue *SDV = DAG.getVRegDbgValue( 6323 Variable, Expr, PhysReg, false /*IsIndidrect*/, DbgLoc, SDNodeOrder); 6324 DAG.AddDbgValue(SDV, false /*treat as dbg.declare byval parameter*/); 6325 return true; 6326 } 6327 LLVM_DEBUG(dbgs() << "Dropping dbg.value: expression is entry_value but " 6328 "couldn't find a physical register\n"); 6329 return true; 6330 } 6331 6332 /// Lower the call to the specified intrinsic function. 6333 void SelectionDAGBuilder::visitConvergenceControl(const CallInst &I, 6334 unsigned Intrinsic) { 6335 SDLoc sdl = getCurSDLoc(); 6336 switch (Intrinsic) { 6337 case Intrinsic::experimental_convergence_anchor: 6338 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ANCHOR, sdl, MVT::Untyped)); 6339 break; 6340 case Intrinsic::experimental_convergence_entry: 6341 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ENTRY, sdl, MVT::Untyped)); 6342 break; 6343 case Intrinsic::experimental_convergence_loop: { 6344 auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl); 6345 auto *Token = Bundle->Inputs[0].get(); 6346 setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_LOOP, sdl, MVT::Untyped, 6347 getValue(Token))); 6348 break; 6349 } 6350 } 6351 } 6352 6353 void SelectionDAGBuilder::visitVectorHistogram(const CallInst &I, 6354 unsigned IntrinsicID) { 6355 // For now, we're only lowering an 'add' histogram. 6356 // We can add others later, e.g. saturating adds, min/max. 6357 assert(IntrinsicID == Intrinsic::experimental_vector_histogram_add && 6358 "Tried to lower unsupported histogram type"); 6359 SDLoc sdl = getCurSDLoc(); 6360 Value *Ptr = I.getOperand(0); 6361 SDValue Inc = getValue(I.getOperand(1)); 6362 SDValue Mask = getValue(I.getOperand(2)); 6363 6364 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6365 DataLayout TargetDL = DAG.getDataLayout(); 6366 EVT VT = Inc.getValueType(); 6367 Align Alignment = DAG.getEVTAlign(VT); 6368 6369 const MDNode *Ranges = getRangeMetadata(I); 6370 6371 SDValue Root = DAG.getRoot(); 6372 SDValue Base; 6373 SDValue Index; 6374 ISD::MemIndexType IndexType; 6375 SDValue Scale; 6376 bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this, 6377 I.getParent(), VT.getScalarStoreSize()); 6378 6379 unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace(); 6380 6381 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 6382 MachinePointerInfo(AS), 6383 MachineMemOperand::MOLoad | MachineMemOperand::MOStore, 6384 MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges); 6385 6386 if (!UniformBase) { 6387 Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6388 Index = getValue(Ptr); 6389 IndexType = ISD::SIGNED_SCALED; 6390 Scale = 6391 DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout())); 6392 } 6393 6394 EVT IdxVT = Index.getValueType(); 6395 EVT EltTy = IdxVT.getVectorElementType(); 6396 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 6397 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 6398 Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index); 6399 } 6400 6401 SDValue ID = DAG.getTargetConstant(IntrinsicID, sdl, MVT::i32); 6402 6403 SDValue Ops[] = {Root, Inc, Mask, Base, Index, Scale, ID}; 6404 SDValue Histogram = DAG.getMaskedHistogram(DAG.getVTList(MVT::Other), VT, sdl, 6405 Ops, MMO, IndexType); 6406 6407 setValue(&I, Histogram); 6408 DAG.setRoot(Histogram); 6409 } 6410 6411 /// Lower the call to the specified intrinsic function. 6412 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, 6413 unsigned Intrinsic) { 6414 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 6415 SDLoc sdl = getCurSDLoc(); 6416 DebugLoc dl = getCurDebugLoc(); 6417 SDValue Res; 6418 6419 SDNodeFlags Flags; 6420 if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) 6421 Flags.copyFMF(*FPOp); 6422 6423 switch (Intrinsic) { 6424 default: 6425 // By default, turn this into a target intrinsic node. 6426 visitTargetIntrinsic(I, Intrinsic); 6427 return; 6428 case Intrinsic::vscale: { 6429 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6430 setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1))); 6431 return; 6432 } 6433 case Intrinsic::vastart: visitVAStart(I); return; 6434 case Intrinsic::vaend: visitVAEnd(I); return; 6435 case Intrinsic::vacopy: visitVACopy(I); return; 6436 case Intrinsic::returnaddress: 6437 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, 6438 TLI.getValueType(DAG.getDataLayout(), I.getType()), 6439 getValue(I.getArgOperand(0)))); 6440 return; 6441 case Intrinsic::addressofreturnaddress: 6442 setValue(&I, 6443 DAG.getNode(ISD::ADDROFRETURNADDR, sdl, 6444 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6445 return; 6446 case Intrinsic::sponentry: 6447 setValue(&I, 6448 DAG.getNode(ISD::SPONENTRY, sdl, 6449 TLI.getValueType(DAG.getDataLayout(), I.getType()))); 6450 return; 6451 case Intrinsic::frameaddress: 6452 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, 6453 TLI.getFrameIndexTy(DAG.getDataLayout()), 6454 getValue(I.getArgOperand(0)))); 6455 return; 6456 case Intrinsic::read_volatile_register: 6457 case Intrinsic::read_register: { 6458 Value *Reg = I.getArgOperand(0); 6459 SDValue Chain = getRoot(); 6460 SDValue RegName = 6461 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6462 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6463 Res = DAG.getNode(ISD::READ_REGISTER, sdl, 6464 DAG.getVTList(VT, MVT::Other), Chain, RegName); 6465 setValue(&I, Res); 6466 DAG.setRoot(Res.getValue(1)); 6467 return; 6468 } 6469 case Intrinsic::write_register: { 6470 Value *Reg = I.getArgOperand(0); 6471 Value *RegValue = I.getArgOperand(1); 6472 SDValue Chain = getRoot(); 6473 SDValue RegName = 6474 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata())); 6475 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain, 6476 RegName, getValue(RegValue))); 6477 return; 6478 } 6479 case Intrinsic::memcpy: { 6480 const auto &MCI = cast<MemCpyInst>(I); 6481 SDValue Op1 = getValue(I.getArgOperand(0)); 6482 SDValue Op2 = getValue(I.getArgOperand(1)); 6483 SDValue Op3 = getValue(I.getArgOperand(2)); 6484 // @llvm.memcpy defines 0 and 1 to both mean no alignment. 6485 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6486 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6487 Align Alignment = std::min(DstAlign, SrcAlign); 6488 bool isVol = MCI.isVolatile(); 6489 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6490 // node. 6491 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6492 SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol, 6493 /* AlwaysInline */ false, &I, std::nullopt, 6494 MachinePointerInfo(I.getArgOperand(0)), 6495 MachinePointerInfo(I.getArgOperand(1)), 6496 I.getAAMetadata(), AA); 6497 updateDAGForMaybeTailCall(MC); 6498 return; 6499 } 6500 case Intrinsic::memcpy_inline: { 6501 const auto &MCI = cast<MemCpyInlineInst>(I); 6502 SDValue Dst = getValue(I.getArgOperand(0)); 6503 SDValue Src = getValue(I.getArgOperand(1)); 6504 SDValue Size = getValue(I.getArgOperand(2)); 6505 assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size"); 6506 // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment. 6507 Align DstAlign = MCI.getDestAlign().valueOrOne(); 6508 Align SrcAlign = MCI.getSourceAlign().valueOrOne(); 6509 Align Alignment = std::min(DstAlign, SrcAlign); 6510 bool isVol = MCI.isVolatile(); 6511 // FIXME: Support passing different dest/src alignments to the memcpy DAG 6512 // node. 6513 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol, 6514 /* AlwaysInline */ true, &I, std::nullopt, 6515 MachinePointerInfo(I.getArgOperand(0)), 6516 MachinePointerInfo(I.getArgOperand(1)), 6517 I.getAAMetadata(), AA); 6518 updateDAGForMaybeTailCall(MC); 6519 return; 6520 } 6521 case Intrinsic::memset: { 6522 const auto &MSI = cast<MemSetInst>(I); 6523 SDValue Op1 = getValue(I.getArgOperand(0)); 6524 SDValue Op2 = getValue(I.getArgOperand(1)); 6525 SDValue Op3 = getValue(I.getArgOperand(2)); 6526 // @llvm.memset defines 0 and 1 to both mean no alignment. 6527 Align Alignment = MSI.getDestAlign().valueOrOne(); 6528 bool isVol = MSI.isVolatile(); 6529 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6530 SDValue MS = DAG.getMemset( 6531 Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false, 6532 &I, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata()); 6533 updateDAGForMaybeTailCall(MS); 6534 return; 6535 } 6536 case Intrinsic::memset_inline: { 6537 const auto &MSII = cast<MemSetInlineInst>(I); 6538 SDValue Dst = getValue(I.getArgOperand(0)); 6539 SDValue Value = getValue(I.getArgOperand(1)); 6540 SDValue Size = getValue(I.getArgOperand(2)); 6541 assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size"); 6542 // @llvm.memset defines 0 and 1 to both mean no alignment. 6543 Align DstAlign = MSII.getDestAlign().valueOrOne(); 6544 bool isVol = MSII.isVolatile(); 6545 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6546 SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol, 6547 /* AlwaysInline */ true, &I, 6548 MachinePointerInfo(I.getArgOperand(0)), 6549 I.getAAMetadata()); 6550 updateDAGForMaybeTailCall(MC); 6551 return; 6552 } 6553 case Intrinsic::memmove: { 6554 const auto &MMI = cast<MemMoveInst>(I); 6555 SDValue Op1 = getValue(I.getArgOperand(0)); 6556 SDValue Op2 = getValue(I.getArgOperand(1)); 6557 SDValue Op3 = getValue(I.getArgOperand(2)); 6558 // @llvm.memmove defines 0 and 1 to both mean no alignment. 6559 Align DstAlign = MMI.getDestAlign().valueOrOne(); 6560 Align SrcAlign = MMI.getSourceAlign().valueOrOne(); 6561 Align Alignment = std::min(DstAlign, SrcAlign); 6562 bool isVol = MMI.isVolatile(); 6563 // FIXME: Support passing different dest/src alignments to the memmove DAG 6564 // node. 6565 SDValue Root = isVol ? getRoot() : getMemoryRoot(); 6566 SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, &I, 6567 /* OverrideTailCall */ std::nullopt, 6568 MachinePointerInfo(I.getArgOperand(0)), 6569 MachinePointerInfo(I.getArgOperand(1)), 6570 I.getAAMetadata(), AA); 6571 updateDAGForMaybeTailCall(MM); 6572 return; 6573 } 6574 case Intrinsic::memcpy_element_unordered_atomic: { 6575 const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I); 6576 SDValue Dst = getValue(MI.getRawDest()); 6577 SDValue Src = getValue(MI.getRawSource()); 6578 SDValue Length = getValue(MI.getLength()); 6579 6580 Type *LengthTy = MI.getLength()->getType(); 6581 unsigned ElemSz = MI.getElementSizeInBytes(); 6582 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6583 SDValue MC = 6584 DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6585 isTC, MachinePointerInfo(MI.getRawDest()), 6586 MachinePointerInfo(MI.getRawSource())); 6587 updateDAGForMaybeTailCall(MC); 6588 return; 6589 } 6590 case Intrinsic::memmove_element_unordered_atomic: { 6591 auto &MI = cast<AtomicMemMoveInst>(I); 6592 SDValue Dst = getValue(MI.getRawDest()); 6593 SDValue Src = getValue(MI.getRawSource()); 6594 SDValue Length = getValue(MI.getLength()); 6595 6596 Type *LengthTy = MI.getLength()->getType(); 6597 unsigned ElemSz = MI.getElementSizeInBytes(); 6598 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6599 SDValue MC = 6600 DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz, 6601 isTC, MachinePointerInfo(MI.getRawDest()), 6602 MachinePointerInfo(MI.getRawSource())); 6603 updateDAGForMaybeTailCall(MC); 6604 return; 6605 } 6606 case Intrinsic::memset_element_unordered_atomic: { 6607 auto &MI = cast<AtomicMemSetInst>(I); 6608 SDValue Dst = getValue(MI.getRawDest()); 6609 SDValue Val = getValue(MI.getValue()); 6610 SDValue Length = getValue(MI.getLength()); 6611 6612 Type *LengthTy = MI.getLength()->getType(); 6613 unsigned ElemSz = MI.getElementSizeInBytes(); 6614 bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget()); 6615 SDValue MC = 6616 DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz, 6617 isTC, MachinePointerInfo(MI.getRawDest())); 6618 updateDAGForMaybeTailCall(MC); 6619 return; 6620 } 6621 case Intrinsic::call_preallocated_setup: { 6622 const CallBase *PreallocatedCall = FindPreallocatedCall(&I); 6623 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6624 SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other, 6625 getRoot(), SrcValue); 6626 setValue(&I, Res); 6627 DAG.setRoot(Res); 6628 return; 6629 } 6630 case Intrinsic::call_preallocated_arg: { 6631 const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0)); 6632 SDValue SrcValue = DAG.getSrcValue(PreallocatedCall); 6633 SDValue Ops[3]; 6634 Ops[0] = getRoot(); 6635 Ops[1] = SrcValue; 6636 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 6637 MVT::i32); // arg index 6638 SDValue Res = DAG.getNode( 6639 ISD::PREALLOCATED_ARG, sdl, 6640 DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops); 6641 setValue(&I, Res); 6642 DAG.setRoot(Res.getValue(1)); 6643 return; 6644 } 6645 case Intrinsic::dbg_declare: { 6646 const auto &DI = cast<DbgDeclareInst>(I); 6647 // Debug intrinsics are handled separately in assignment tracking mode. 6648 // Some intrinsics are handled right after Argument lowering. 6649 if (AssignmentTrackingEnabled || 6650 FuncInfo.PreprocessedDbgDeclares.count(&DI)) 6651 return; 6652 LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DI << "\n"); 6653 DILocalVariable *Variable = DI.getVariable(); 6654 DIExpression *Expression = DI.getExpression(); 6655 dropDanglingDebugInfo(Variable, Expression); 6656 // Assume dbg.declare can not currently use DIArgList, i.e. 6657 // it is non-variadic. 6658 assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList"); 6659 handleDebugDeclare(DI.getVariableLocationOp(0), Variable, Expression, 6660 DI.getDebugLoc()); 6661 return; 6662 } 6663 case Intrinsic::dbg_label: { 6664 const DbgLabelInst &DI = cast<DbgLabelInst>(I); 6665 DILabel *Label = DI.getLabel(); 6666 assert(Label && "Missing label"); 6667 6668 SDDbgLabel *SDV; 6669 SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder); 6670 DAG.AddDbgLabel(SDV); 6671 return; 6672 } 6673 case Intrinsic::dbg_assign: { 6674 // Debug intrinsics are handled separately in assignment tracking mode. 6675 if (AssignmentTrackingEnabled) 6676 return; 6677 // If assignment tracking hasn't been enabled then fall through and treat 6678 // the dbg.assign as a dbg.value. 6679 [[fallthrough]]; 6680 } 6681 case Intrinsic::dbg_value: { 6682 // Debug intrinsics are handled separately in assignment tracking mode. 6683 if (AssignmentTrackingEnabled) 6684 return; 6685 const DbgValueInst &DI = cast<DbgValueInst>(I); 6686 assert(DI.getVariable() && "Missing variable"); 6687 6688 DILocalVariable *Variable = DI.getVariable(); 6689 DIExpression *Expression = DI.getExpression(); 6690 dropDanglingDebugInfo(Variable, Expression); 6691 6692 if (DI.isKillLocation()) { 6693 handleKillDebugValue(Variable, Expression, DI.getDebugLoc(), SDNodeOrder); 6694 return; 6695 } 6696 6697 SmallVector<Value *, 4> Values(DI.getValues()); 6698 if (Values.empty()) 6699 return; 6700 6701 bool IsVariadic = DI.hasArgList(); 6702 if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(), 6703 SDNodeOrder, IsVariadic)) 6704 addDanglingDebugInfo(Values, Variable, Expression, IsVariadic, 6705 DI.getDebugLoc(), SDNodeOrder); 6706 return; 6707 } 6708 6709 case Intrinsic::eh_typeid_for: { 6710 // Find the type id for the given typeinfo. 6711 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0)); 6712 unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV); 6713 Res = DAG.getConstant(TypeID, sdl, MVT::i32); 6714 setValue(&I, Res); 6715 return; 6716 } 6717 6718 case Intrinsic::eh_return_i32: 6719 case Intrinsic::eh_return_i64: 6720 DAG.getMachineFunction().setCallsEHReturn(true); 6721 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl, 6722 MVT::Other, 6723 getControlRoot(), 6724 getValue(I.getArgOperand(0)), 6725 getValue(I.getArgOperand(1)))); 6726 return; 6727 case Intrinsic::eh_unwind_init: 6728 DAG.getMachineFunction().setCallsUnwindInit(true); 6729 return; 6730 case Intrinsic::eh_dwarf_cfa: 6731 setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl, 6732 TLI.getPointerTy(DAG.getDataLayout()), 6733 getValue(I.getArgOperand(0)))); 6734 return; 6735 case Intrinsic::eh_sjlj_callsite: { 6736 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0)); 6737 assert(FuncInfo.getCurrentCallSite() == 0 && "Overlapping call sites!"); 6738 6739 FuncInfo.setCurrentCallSite(CI->getZExtValue()); 6740 return; 6741 } 6742 case Intrinsic::eh_sjlj_functioncontext: { 6743 // Get and store the index of the function context. 6744 MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 6745 AllocaInst *FnCtx = 6746 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts()); 6747 int FI = FuncInfo.StaticAllocaMap[FnCtx]; 6748 MFI.setFunctionContextIndex(FI); 6749 return; 6750 } 6751 case Intrinsic::eh_sjlj_setjmp: { 6752 SDValue Ops[2]; 6753 Ops[0] = getRoot(); 6754 Ops[1] = getValue(I.getArgOperand(0)); 6755 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl, 6756 DAG.getVTList(MVT::i32, MVT::Other), Ops); 6757 setValue(&I, Op.getValue(0)); 6758 DAG.setRoot(Op.getValue(1)); 6759 return; 6760 } 6761 case Intrinsic::eh_sjlj_longjmp: 6762 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other, 6763 getRoot(), getValue(I.getArgOperand(0)))); 6764 return; 6765 case Intrinsic::eh_sjlj_setup_dispatch: 6766 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other, 6767 getRoot())); 6768 return; 6769 case Intrinsic::masked_gather: 6770 visitMaskedGather(I); 6771 return; 6772 case Intrinsic::masked_load: 6773 visitMaskedLoad(I); 6774 return; 6775 case Intrinsic::masked_scatter: 6776 visitMaskedScatter(I); 6777 return; 6778 case Intrinsic::masked_store: 6779 visitMaskedStore(I); 6780 return; 6781 case Intrinsic::masked_expandload: 6782 visitMaskedLoad(I, true /* IsExpanding */); 6783 return; 6784 case Intrinsic::masked_compressstore: 6785 visitMaskedStore(I, true /* IsCompressing */); 6786 return; 6787 case Intrinsic::powi: 6788 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)), 6789 getValue(I.getArgOperand(1)), DAG)); 6790 return; 6791 case Intrinsic::log: 6792 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6793 return; 6794 case Intrinsic::log2: 6795 setValue(&I, 6796 expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6797 return; 6798 case Intrinsic::log10: 6799 setValue(&I, 6800 expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6801 return; 6802 case Intrinsic::exp: 6803 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6804 return; 6805 case Intrinsic::exp2: 6806 setValue(&I, 6807 expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags)); 6808 return; 6809 case Intrinsic::pow: 6810 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)), 6811 getValue(I.getArgOperand(1)), DAG, TLI, Flags)); 6812 return; 6813 case Intrinsic::sqrt: 6814 case Intrinsic::fabs: 6815 case Intrinsic::sin: 6816 case Intrinsic::cos: 6817 case Intrinsic::tan: 6818 case Intrinsic::asin: 6819 case Intrinsic::acos: 6820 case Intrinsic::atan: 6821 case Intrinsic::sinh: 6822 case Intrinsic::cosh: 6823 case Intrinsic::tanh: 6824 case Intrinsic::exp10: 6825 case Intrinsic::floor: 6826 case Intrinsic::ceil: 6827 case Intrinsic::trunc: 6828 case Intrinsic::rint: 6829 case Intrinsic::nearbyint: 6830 case Intrinsic::round: 6831 case Intrinsic::roundeven: 6832 case Intrinsic::canonicalize: { 6833 unsigned Opcode; 6834 // clang-format off 6835 switch (Intrinsic) { 6836 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6837 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break; 6838 case Intrinsic::fabs: Opcode = ISD::FABS; break; 6839 case Intrinsic::sin: Opcode = ISD::FSIN; break; 6840 case Intrinsic::cos: Opcode = ISD::FCOS; break; 6841 case Intrinsic::tan: Opcode = ISD::FTAN; break; 6842 case Intrinsic::asin: Opcode = ISD::FASIN; break; 6843 case Intrinsic::acos: Opcode = ISD::FACOS; break; 6844 case Intrinsic::atan: Opcode = ISD::FATAN; break; 6845 case Intrinsic::sinh: Opcode = ISD::FSINH; break; 6846 case Intrinsic::cosh: Opcode = ISD::FCOSH; break; 6847 case Intrinsic::tanh: Opcode = ISD::FTANH; break; 6848 case Intrinsic::exp10: Opcode = ISD::FEXP10; break; 6849 case Intrinsic::floor: Opcode = ISD::FFLOOR; break; 6850 case Intrinsic::ceil: Opcode = ISD::FCEIL; break; 6851 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break; 6852 case Intrinsic::rint: Opcode = ISD::FRINT; break; 6853 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break; 6854 case Intrinsic::round: Opcode = ISD::FROUND; break; 6855 case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break; 6856 case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break; 6857 } 6858 // clang-format on 6859 6860 setValue(&I, DAG.getNode(Opcode, sdl, 6861 getValue(I.getArgOperand(0)).getValueType(), 6862 getValue(I.getArgOperand(0)), Flags)); 6863 return; 6864 } 6865 case Intrinsic::atan2: 6866 setValue(&I, DAG.getNode(ISD::FATAN2, sdl, 6867 getValue(I.getArgOperand(0)).getValueType(), 6868 getValue(I.getArgOperand(0)), 6869 getValue(I.getArgOperand(1)), Flags)); 6870 return; 6871 case Intrinsic::lround: 6872 case Intrinsic::llround: 6873 case Intrinsic::lrint: 6874 case Intrinsic::llrint: { 6875 unsigned Opcode; 6876 // clang-format off 6877 switch (Intrinsic) { 6878 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 6879 case Intrinsic::lround: Opcode = ISD::LROUND; break; 6880 case Intrinsic::llround: Opcode = ISD::LLROUND; break; 6881 case Intrinsic::lrint: Opcode = ISD::LRINT; break; 6882 case Intrinsic::llrint: Opcode = ISD::LLRINT; break; 6883 } 6884 // clang-format on 6885 6886 EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6887 setValue(&I, DAG.getNode(Opcode, sdl, RetVT, 6888 getValue(I.getArgOperand(0)))); 6889 return; 6890 } 6891 case Intrinsic::minnum: 6892 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl, 6893 getValue(I.getArgOperand(0)).getValueType(), 6894 getValue(I.getArgOperand(0)), 6895 getValue(I.getArgOperand(1)), Flags)); 6896 return; 6897 case Intrinsic::maxnum: 6898 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl, 6899 getValue(I.getArgOperand(0)).getValueType(), 6900 getValue(I.getArgOperand(0)), 6901 getValue(I.getArgOperand(1)), Flags)); 6902 return; 6903 case Intrinsic::minimum: 6904 setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl, 6905 getValue(I.getArgOperand(0)).getValueType(), 6906 getValue(I.getArgOperand(0)), 6907 getValue(I.getArgOperand(1)), Flags)); 6908 return; 6909 case Intrinsic::maximum: 6910 setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl, 6911 getValue(I.getArgOperand(0)).getValueType(), 6912 getValue(I.getArgOperand(0)), 6913 getValue(I.getArgOperand(1)), Flags)); 6914 return; 6915 case Intrinsic::minimumnum: 6916 setValue(&I, DAG.getNode(ISD::FMINIMUMNUM, sdl, 6917 getValue(I.getArgOperand(0)).getValueType(), 6918 getValue(I.getArgOperand(0)), 6919 getValue(I.getArgOperand(1)), Flags)); 6920 return; 6921 case Intrinsic::maximumnum: 6922 setValue(&I, DAG.getNode(ISD::FMAXIMUMNUM, sdl, 6923 getValue(I.getArgOperand(0)).getValueType(), 6924 getValue(I.getArgOperand(0)), 6925 getValue(I.getArgOperand(1)), Flags)); 6926 return; 6927 case Intrinsic::copysign: 6928 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl, 6929 getValue(I.getArgOperand(0)).getValueType(), 6930 getValue(I.getArgOperand(0)), 6931 getValue(I.getArgOperand(1)), Flags)); 6932 return; 6933 case Intrinsic::ldexp: 6934 setValue(&I, DAG.getNode(ISD::FLDEXP, sdl, 6935 getValue(I.getArgOperand(0)).getValueType(), 6936 getValue(I.getArgOperand(0)), 6937 getValue(I.getArgOperand(1)), Flags)); 6938 return; 6939 case Intrinsic::frexp: { 6940 SmallVector<EVT, 2> ValueVTs; 6941 ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs); 6942 SDVTList VTs = DAG.getVTList(ValueVTs); 6943 setValue(&I, 6944 DAG.getNode(ISD::FFREXP, sdl, VTs, getValue(I.getArgOperand(0)))); 6945 return; 6946 } 6947 case Intrinsic::arithmetic_fence: { 6948 setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl, 6949 getValue(I.getArgOperand(0)).getValueType(), 6950 getValue(I.getArgOperand(0)), Flags)); 6951 return; 6952 } 6953 case Intrinsic::fma: 6954 setValue(&I, DAG.getNode( 6955 ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(), 6956 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), 6957 getValue(I.getArgOperand(2)), Flags)); 6958 return; 6959 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC) \ 6960 case Intrinsic::INTRINSIC: 6961 #include "llvm/IR/ConstrainedOps.def" 6962 visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I)); 6963 return; 6964 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID: 6965 #include "llvm/IR/VPIntrinsics.def" 6966 visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I)); 6967 return; 6968 case Intrinsic::fptrunc_round: { 6969 // Get the last argument, the metadata and convert it to an integer in the 6970 // call 6971 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata(); 6972 std::optional<RoundingMode> RoundMode = 6973 convertStrToRoundingMode(cast<MDString>(MD)->getString()); 6974 6975 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6976 6977 // Propagate fast-math-flags from IR to node(s). 6978 SDNodeFlags Flags; 6979 Flags.copyFMF(*cast<FPMathOperator>(&I)); 6980 SelectionDAG::FlagInserter FlagsInserter(DAG, Flags); 6981 6982 SDValue Result; 6983 Result = DAG.getNode( 6984 ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)), 6985 DAG.getTargetConstant((int)*RoundMode, sdl, MVT::i32)); 6986 setValue(&I, Result); 6987 6988 return; 6989 } 6990 case Intrinsic::fmuladd: { 6991 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 6992 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 6993 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 6994 setValue(&I, DAG.getNode(ISD::FMA, sdl, 6995 getValue(I.getArgOperand(0)).getValueType(), 6996 getValue(I.getArgOperand(0)), 6997 getValue(I.getArgOperand(1)), 6998 getValue(I.getArgOperand(2)), Flags)); 6999 } else { 7000 // TODO: Intrinsic calls should have fast-math-flags. 7001 SDValue Mul = DAG.getNode( 7002 ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(), 7003 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags); 7004 SDValue Add = DAG.getNode(ISD::FADD, sdl, 7005 getValue(I.getArgOperand(0)).getValueType(), 7006 Mul, getValue(I.getArgOperand(2)), Flags); 7007 setValue(&I, Add); 7008 } 7009 return; 7010 } 7011 case Intrinsic::convert_to_fp16: 7012 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16, 7013 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16, 7014 getValue(I.getArgOperand(0)), 7015 DAG.getTargetConstant(0, sdl, 7016 MVT::i32)))); 7017 return; 7018 case Intrinsic::convert_from_fp16: 7019 setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl, 7020 TLI.getValueType(DAG.getDataLayout(), I.getType()), 7021 DAG.getNode(ISD::BITCAST, sdl, MVT::f16, 7022 getValue(I.getArgOperand(0))))); 7023 return; 7024 case Intrinsic::fptosi_sat: { 7025 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7026 setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT, 7027 getValue(I.getArgOperand(0)), 7028 DAG.getValueType(VT.getScalarType()))); 7029 return; 7030 } 7031 case Intrinsic::fptoui_sat: { 7032 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7033 setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT, 7034 getValue(I.getArgOperand(0)), 7035 DAG.getValueType(VT.getScalarType()))); 7036 return; 7037 } 7038 case Intrinsic::set_rounding: 7039 Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other, 7040 {getRoot(), getValue(I.getArgOperand(0))}); 7041 setValue(&I, Res); 7042 DAG.setRoot(Res.getValue(0)); 7043 return; 7044 case Intrinsic::is_fpclass: { 7045 const DataLayout DLayout = DAG.getDataLayout(); 7046 EVT DestVT = TLI.getValueType(DLayout, I.getType()); 7047 EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType()); 7048 FPClassTest Test = static_cast<FPClassTest>( 7049 cast<ConstantInt>(I.getArgOperand(1))->getZExtValue()); 7050 MachineFunction &MF = DAG.getMachineFunction(); 7051 const Function &F = MF.getFunction(); 7052 SDValue Op = getValue(I.getArgOperand(0)); 7053 SDNodeFlags Flags; 7054 Flags.setNoFPExcept( 7055 !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP)); 7056 // If ISD::IS_FPCLASS should be expanded, do it right now, because the 7057 // expansion can use illegal types. Making expansion early allows 7058 // legalizing these types prior to selection. 7059 if (!TLI.isOperationLegal(ISD::IS_FPCLASS, ArgVT) && 7060 !TLI.isOperationCustom(ISD::IS_FPCLASS, ArgVT)) { 7061 SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG); 7062 setValue(&I, Result); 7063 return; 7064 } 7065 7066 SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32); 7067 SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags); 7068 setValue(&I, V); 7069 return; 7070 } 7071 case Intrinsic::get_fpenv: { 7072 const DataLayout DLayout = DAG.getDataLayout(); 7073 EVT EnvVT = TLI.getValueType(DLayout, I.getType()); 7074 Align TempAlign = DAG.getEVTAlign(EnvVT); 7075 SDValue Chain = getRoot(); 7076 // Use GET_FPENV if it is legal or custom. Otherwise use memory-based node 7077 // and temporary storage in stack. 7078 if (TLI.isOperationLegalOrCustom(ISD::GET_FPENV, EnvVT)) { 7079 Res = DAG.getNode( 7080 ISD::GET_FPENV, sdl, 7081 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7082 MVT::Other), 7083 Chain); 7084 } else { 7085 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7086 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7087 auto MPI = 7088 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7089 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7090 MPI, MachineMemOperand::MOStore, LocationSize::beforeOrAfterPointer(), 7091 TempAlign); 7092 Chain = DAG.getGetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7093 Res = DAG.getLoad(EnvVT, sdl, Chain, Temp, MPI); 7094 } 7095 setValue(&I, Res); 7096 DAG.setRoot(Res.getValue(1)); 7097 return; 7098 } 7099 case Intrinsic::set_fpenv: { 7100 const DataLayout DLayout = DAG.getDataLayout(); 7101 SDValue Env = getValue(I.getArgOperand(0)); 7102 EVT EnvVT = Env.getValueType(); 7103 Align TempAlign = DAG.getEVTAlign(EnvVT); 7104 SDValue Chain = getRoot(); 7105 // If SET_FPENV is custom or legal, use it. Otherwise use loading 7106 // environment from memory. 7107 if (TLI.isOperationLegalOrCustom(ISD::SET_FPENV, EnvVT)) { 7108 Chain = DAG.getNode(ISD::SET_FPENV, sdl, MVT::Other, Chain, Env); 7109 } else { 7110 // Allocate space in stack, copy environment bits into it and use this 7111 // memory in SET_FPENV_MEM. 7112 SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value()); 7113 int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex(); 7114 auto MPI = 7115 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI); 7116 Chain = DAG.getStore(Chain, sdl, Env, Temp, MPI, TempAlign, 7117 MachineMemOperand::MOStore); 7118 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 7119 MPI, MachineMemOperand::MOLoad, LocationSize::beforeOrAfterPointer(), 7120 TempAlign); 7121 Chain = DAG.getSetFPEnv(Chain, sdl, Temp, EnvVT, MMO); 7122 } 7123 DAG.setRoot(Chain); 7124 return; 7125 } 7126 case Intrinsic::reset_fpenv: 7127 DAG.setRoot(DAG.getNode(ISD::RESET_FPENV, sdl, MVT::Other, getRoot())); 7128 return; 7129 case Intrinsic::get_fpmode: 7130 Res = DAG.getNode( 7131 ISD::GET_FPMODE, sdl, 7132 DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()), 7133 MVT::Other), 7134 DAG.getRoot()); 7135 setValue(&I, Res); 7136 DAG.setRoot(Res.getValue(1)); 7137 return; 7138 case Intrinsic::set_fpmode: 7139 Res = DAG.getNode(ISD::SET_FPMODE, sdl, MVT::Other, {DAG.getRoot()}, 7140 getValue(I.getArgOperand(0))); 7141 DAG.setRoot(Res); 7142 return; 7143 case Intrinsic::reset_fpmode: { 7144 Res = DAG.getNode(ISD::RESET_FPMODE, sdl, MVT::Other, getRoot()); 7145 DAG.setRoot(Res); 7146 return; 7147 } 7148 case Intrinsic::pcmarker: { 7149 SDValue Tmp = getValue(I.getArgOperand(0)); 7150 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp)); 7151 return; 7152 } 7153 case Intrinsic::readcyclecounter: { 7154 SDValue Op = getRoot(); 7155 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl, 7156 DAG.getVTList(MVT::i64, MVT::Other), Op); 7157 setValue(&I, Res); 7158 DAG.setRoot(Res.getValue(1)); 7159 return; 7160 } 7161 case Intrinsic::readsteadycounter: { 7162 SDValue Op = getRoot(); 7163 Res = DAG.getNode(ISD::READSTEADYCOUNTER, sdl, 7164 DAG.getVTList(MVT::i64, MVT::Other), Op); 7165 setValue(&I, Res); 7166 DAG.setRoot(Res.getValue(1)); 7167 return; 7168 } 7169 case Intrinsic::bitreverse: 7170 setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl, 7171 getValue(I.getArgOperand(0)).getValueType(), 7172 getValue(I.getArgOperand(0)))); 7173 return; 7174 case Intrinsic::bswap: 7175 setValue(&I, DAG.getNode(ISD::BSWAP, sdl, 7176 getValue(I.getArgOperand(0)).getValueType(), 7177 getValue(I.getArgOperand(0)))); 7178 return; 7179 case Intrinsic::cttz: { 7180 SDValue Arg = getValue(I.getArgOperand(0)); 7181 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7182 EVT Ty = Arg.getValueType(); 7183 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF, 7184 sdl, Ty, Arg)); 7185 return; 7186 } 7187 case Intrinsic::ctlz: { 7188 SDValue Arg = getValue(I.getArgOperand(0)); 7189 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1)); 7190 EVT Ty = Arg.getValueType(); 7191 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF, 7192 sdl, Ty, Arg)); 7193 return; 7194 } 7195 case Intrinsic::ctpop: { 7196 SDValue Arg = getValue(I.getArgOperand(0)); 7197 EVT Ty = Arg.getValueType(); 7198 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg)); 7199 return; 7200 } 7201 case Intrinsic::fshl: 7202 case Intrinsic::fshr: { 7203 bool IsFSHL = Intrinsic == Intrinsic::fshl; 7204 SDValue X = getValue(I.getArgOperand(0)); 7205 SDValue Y = getValue(I.getArgOperand(1)); 7206 SDValue Z = getValue(I.getArgOperand(2)); 7207 EVT VT = X.getValueType(); 7208 7209 if (X == Y) { 7210 auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR; 7211 setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z)); 7212 } else { 7213 auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR; 7214 setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z)); 7215 } 7216 return; 7217 } 7218 case Intrinsic::sadd_sat: { 7219 SDValue Op1 = getValue(I.getArgOperand(0)); 7220 SDValue Op2 = getValue(I.getArgOperand(1)); 7221 setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7222 return; 7223 } 7224 case Intrinsic::uadd_sat: { 7225 SDValue Op1 = getValue(I.getArgOperand(0)); 7226 SDValue Op2 = getValue(I.getArgOperand(1)); 7227 setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2)); 7228 return; 7229 } 7230 case Intrinsic::ssub_sat: { 7231 SDValue Op1 = getValue(I.getArgOperand(0)); 7232 SDValue Op2 = getValue(I.getArgOperand(1)); 7233 setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7234 return; 7235 } 7236 case Intrinsic::usub_sat: { 7237 SDValue Op1 = getValue(I.getArgOperand(0)); 7238 SDValue Op2 = getValue(I.getArgOperand(1)); 7239 setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2)); 7240 return; 7241 } 7242 case Intrinsic::sshl_sat: { 7243 SDValue Op1 = getValue(I.getArgOperand(0)); 7244 SDValue Op2 = getValue(I.getArgOperand(1)); 7245 setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7246 return; 7247 } 7248 case Intrinsic::ushl_sat: { 7249 SDValue Op1 = getValue(I.getArgOperand(0)); 7250 SDValue Op2 = getValue(I.getArgOperand(1)); 7251 setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2)); 7252 return; 7253 } 7254 case Intrinsic::smul_fix: 7255 case Intrinsic::umul_fix: 7256 case Intrinsic::smul_fix_sat: 7257 case Intrinsic::umul_fix_sat: { 7258 SDValue Op1 = getValue(I.getArgOperand(0)); 7259 SDValue Op2 = getValue(I.getArgOperand(1)); 7260 SDValue Op3 = getValue(I.getArgOperand(2)); 7261 setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7262 Op1.getValueType(), Op1, Op2, Op3)); 7263 return; 7264 } 7265 case Intrinsic::sdiv_fix: 7266 case Intrinsic::udiv_fix: 7267 case Intrinsic::sdiv_fix_sat: 7268 case Intrinsic::udiv_fix_sat: { 7269 SDValue Op1 = getValue(I.getArgOperand(0)); 7270 SDValue Op2 = getValue(I.getArgOperand(1)); 7271 SDValue Op3 = getValue(I.getArgOperand(2)); 7272 setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl, 7273 Op1, Op2, Op3, DAG, TLI)); 7274 return; 7275 } 7276 case Intrinsic::smax: { 7277 SDValue Op1 = getValue(I.getArgOperand(0)); 7278 SDValue Op2 = getValue(I.getArgOperand(1)); 7279 setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2)); 7280 return; 7281 } 7282 case Intrinsic::smin: { 7283 SDValue Op1 = getValue(I.getArgOperand(0)); 7284 SDValue Op2 = getValue(I.getArgOperand(1)); 7285 setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2)); 7286 return; 7287 } 7288 case Intrinsic::umax: { 7289 SDValue Op1 = getValue(I.getArgOperand(0)); 7290 SDValue Op2 = getValue(I.getArgOperand(1)); 7291 setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2)); 7292 return; 7293 } 7294 case Intrinsic::umin: { 7295 SDValue Op1 = getValue(I.getArgOperand(0)); 7296 SDValue Op2 = getValue(I.getArgOperand(1)); 7297 setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2)); 7298 return; 7299 } 7300 case Intrinsic::abs: { 7301 // TODO: Preserve "int min is poison" arg in SDAG? 7302 SDValue Op1 = getValue(I.getArgOperand(0)); 7303 setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1)); 7304 return; 7305 } 7306 case Intrinsic::scmp: { 7307 SDValue Op1 = getValue(I.getArgOperand(0)); 7308 SDValue Op2 = getValue(I.getArgOperand(1)); 7309 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7310 setValue(&I, DAG.getNode(ISD::SCMP, sdl, DestVT, Op1, Op2)); 7311 break; 7312 } 7313 case Intrinsic::ucmp: { 7314 SDValue Op1 = getValue(I.getArgOperand(0)); 7315 SDValue Op2 = getValue(I.getArgOperand(1)); 7316 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7317 setValue(&I, DAG.getNode(ISD::UCMP, sdl, DestVT, Op1, Op2)); 7318 break; 7319 } 7320 case Intrinsic::stacksave: { 7321 SDValue Op = getRoot(); 7322 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7323 Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op); 7324 setValue(&I, Res); 7325 DAG.setRoot(Res.getValue(1)); 7326 return; 7327 } 7328 case Intrinsic::stackrestore: 7329 Res = getValue(I.getArgOperand(0)); 7330 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res)); 7331 return; 7332 case Intrinsic::get_dynamic_area_offset: { 7333 SDValue Op = getRoot(); 7334 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7335 EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7336 // Result type for @llvm.get.dynamic.area.offset should match PtrTy for 7337 // target. 7338 if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits()) 7339 report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset" 7340 " intrinsic!"); 7341 Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy), 7342 Op); 7343 DAG.setRoot(Op); 7344 setValue(&I, Res); 7345 return; 7346 } 7347 case Intrinsic::stackguard: { 7348 MachineFunction &MF = DAG.getMachineFunction(); 7349 const Module &M = *MF.getFunction().getParent(); 7350 EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 7351 SDValue Chain = getRoot(); 7352 if (TLI.useLoadStackGuardNode(M)) { 7353 Res = getLoadStackGuard(DAG, sdl, Chain); 7354 Res = DAG.getPtrExtOrTrunc(Res, sdl, PtrTy); 7355 } else { 7356 const Value *Global = TLI.getSDagStackGuard(M); 7357 Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType()); 7358 Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global), 7359 MachinePointerInfo(Global, 0), Align, 7360 MachineMemOperand::MOVolatile); 7361 } 7362 if (TLI.useStackGuardXorFP()) 7363 Res = TLI.emitStackGuardXorFP(DAG, Res, sdl); 7364 DAG.setRoot(Chain); 7365 setValue(&I, Res); 7366 return; 7367 } 7368 case Intrinsic::stackprotector: { 7369 // Emit code into the DAG to store the stack guard onto the stack. 7370 MachineFunction &MF = DAG.getMachineFunction(); 7371 MachineFrameInfo &MFI = MF.getFrameInfo(); 7372 const Module &M = *MF.getFunction().getParent(); 7373 SDValue Src, Chain = getRoot(); 7374 7375 if (TLI.useLoadStackGuardNode(M)) 7376 Src = getLoadStackGuard(DAG, sdl, Chain); 7377 else 7378 Src = getValue(I.getArgOperand(0)); // The guard's value. 7379 7380 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1)); 7381 7382 int FI = FuncInfo.StaticAllocaMap[Slot]; 7383 MFI.setStackProtectorIndex(FI); 7384 EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout()); 7385 7386 SDValue FIN = DAG.getFrameIndex(FI, PtrTy); 7387 7388 // Store the stack protector onto the stack. 7389 Res = DAG.getStore( 7390 Chain, sdl, Src, FIN, 7391 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), 7392 MaybeAlign(), MachineMemOperand::MOVolatile); 7393 setValue(&I, Res); 7394 DAG.setRoot(Res); 7395 return; 7396 } 7397 case Intrinsic::objectsize: 7398 llvm_unreachable("llvm.objectsize.* should have been lowered already"); 7399 7400 case Intrinsic::is_constant: 7401 llvm_unreachable("llvm.is.constant.* should have been lowered already"); 7402 7403 case Intrinsic::annotation: 7404 case Intrinsic::ptr_annotation: 7405 case Intrinsic::launder_invariant_group: 7406 case Intrinsic::strip_invariant_group: 7407 // Drop the intrinsic, but forward the value 7408 setValue(&I, getValue(I.getOperand(0))); 7409 return; 7410 7411 case Intrinsic::assume: 7412 case Intrinsic::experimental_noalias_scope_decl: 7413 case Intrinsic::var_annotation: 7414 case Intrinsic::sideeffect: 7415 // Discard annotate attributes, noalias scope declarations, assumptions, and 7416 // artificial side-effects. 7417 return; 7418 7419 case Intrinsic::codeview_annotation: { 7420 // Emit a label associated with this metadata. 7421 MachineFunction &MF = DAG.getMachineFunction(); 7422 MCSymbol *Label = MF.getContext().createTempSymbol("annotation", true); 7423 Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata(); 7424 MF.addCodeViewAnnotation(Label, cast<MDNode>(MD)); 7425 Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label); 7426 DAG.setRoot(Res); 7427 return; 7428 } 7429 7430 case Intrinsic::init_trampoline: { 7431 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts()); 7432 7433 SDValue Ops[6]; 7434 Ops[0] = getRoot(); 7435 Ops[1] = getValue(I.getArgOperand(0)); 7436 Ops[2] = getValue(I.getArgOperand(1)); 7437 Ops[3] = getValue(I.getArgOperand(2)); 7438 Ops[4] = DAG.getSrcValue(I.getArgOperand(0)); 7439 Ops[5] = DAG.getSrcValue(F); 7440 7441 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops); 7442 7443 DAG.setRoot(Res); 7444 return; 7445 } 7446 case Intrinsic::adjust_trampoline: 7447 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl, 7448 TLI.getPointerTy(DAG.getDataLayout()), 7449 getValue(I.getArgOperand(0)))); 7450 return; 7451 case Intrinsic::gcroot: { 7452 assert(DAG.getMachineFunction().getFunction().hasGC() && 7453 "only valid in functions with gc specified, enforced by Verifier"); 7454 assert(GFI && "implied by previous"); 7455 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts(); 7456 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1)); 7457 7458 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode()); 7459 GFI->addStackRoot(FI->getIndex(), TypeMap); 7460 return; 7461 } 7462 case Intrinsic::gcread: 7463 case Intrinsic::gcwrite: 7464 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!"); 7465 case Intrinsic::get_rounding: 7466 Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot()); 7467 setValue(&I, Res); 7468 DAG.setRoot(Res.getValue(1)); 7469 return; 7470 7471 case Intrinsic::expect: 7472 // Just replace __builtin_expect(exp, c) with EXP. 7473 setValue(&I, getValue(I.getArgOperand(0))); 7474 return; 7475 7476 case Intrinsic::ubsantrap: 7477 case Intrinsic::debugtrap: 7478 case Intrinsic::trap: { 7479 StringRef TrapFuncName = 7480 I.getAttributes().getFnAttr("trap-func-name").getValueAsString(); 7481 if (TrapFuncName.empty()) { 7482 switch (Intrinsic) { 7483 case Intrinsic::trap: 7484 DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot())); 7485 break; 7486 case Intrinsic::debugtrap: 7487 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot())); 7488 break; 7489 case Intrinsic::ubsantrap: 7490 DAG.setRoot(DAG.getNode( 7491 ISD::UBSANTRAP, sdl, MVT::Other, getRoot(), 7492 DAG.getTargetConstant( 7493 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl, 7494 MVT::i32))); 7495 break; 7496 default: llvm_unreachable("unknown trap intrinsic"); 7497 } 7498 DAG.addNoMergeSiteInfo(DAG.getRoot().getNode(), 7499 I.hasFnAttr(Attribute::NoMerge)); 7500 return; 7501 } 7502 TargetLowering::ArgListTy Args; 7503 if (Intrinsic == Intrinsic::ubsantrap) { 7504 Args.push_back(TargetLoweringBase::ArgListEntry()); 7505 Args[0].Val = I.getArgOperand(0); 7506 Args[0].Node = getValue(Args[0].Val); 7507 Args[0].Ty = Args[0].Val->getType(); 7508 } 7509 7510 TargetLowering::CallLoweringInfo CLI(DAG); 7511 CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee( 7512 CallingConv::C, I.getType(), 7513 DAG.getExternalSymbol(TrapFuncName.data(), 7514 TLI.getPointerTy(DAG.getDataLayout())), 7515 std::move(Args)); 7516 CLI.NoMerge = I.hasFnAttr(Attribute::NoMerge); 7517 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 7518 DAG.setRoot(Result.second); 7519 return; 7520 } 7521 7522 case Intrinsic::allow_runtime_check: 7523 case Intrinsic::allow_ubsan_check: 7524 setValue(&I, getValue(ConstantInt::getTrue(I.getType()))); 7525 return; 7526 7527 case Intrinsic::uadd_with_overflow: 7528 case Intrinsic::sadd_with_overflow: 7529 case Intrinsic::usub_with_overflow: 7530 case Intrinsic::ssub_with_overflow: 7531 case Intrinsic::umul_with_overflow: 7532 case Intrinsic::smul_with_overflow: { 7533 ISD::NodeType Op; 7534 switch (Intrinsic) { 7535 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 7536 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break; 7537 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break; 7538 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break; 7539 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break; 7540 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break; 7541 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break; 7542 } 7543 SDValue Op1 = getValue(I.getArgOperand(0)); 7544 SDValue Op2 = getValue(I.getArgOperand(1)); 7545 7546 EVT ResultVT = Op1.getValueType(); 7547 EVT OverflowVT = MVT::i1; 7548 if (ResultVT.isVector()) 7549 OverflowVT = EVT::getVectorVT( 7550 *Context, OverflowVT, ResultVT.getVectorElementCount()); 7551 7552 SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT); 7553 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2)); 7554 return; 7555 } 7556 case Intrinsic::prefetch: { 7557 SDValue Ops[5]; 7558 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7559 auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore; 7560 Ops[0] = DAG.getRoot(); 7561 Ops[1] = getValue(I.getArgOperand(0)); 7562 Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl, 7563 MVT::i32); 7564 Ops[3] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(2)), sdl, 7565 MVT::i32); 7566 Ops[4] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(3)), sdl, 7567 MVT::i32); 7568 SDValue Result = DAG.getMemIntrinsicNode( 7569 ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops, 7570 EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)), 7571 /* align */ std::nullopt, Flags); 7572 7573 // Chain the prefetch in parallel with any pending loads, to stay out of 7574 // the way of later optimizations. 7575 PendingLoads.push_back(Result); 7576 Result = getRoot(); 7577 DAG.setRoot(Result); 7578 return; 7579 } 7580 case Intrinsic::lifetime_start: 7581 case Intrinsic::lifetime_end: { 7582 bool IsStart = (Intrinsic == Intrinsic::lifetime_start); 7583 // Stack coloring is not enabled in O0, discard region information. 7584 if (TM.getOptLevel() == CodeGenOptLevel::None) 7585 return; 7586 7587 const int64_t ObjectSize = 7588 cast<ConstantInt>(I.getArgOperand(0))->getSExtValue(); 7589 Value *const ObjectPtr = I.getArgOperand(1); 7590 SmallVector<const Value *, 4> Allocas; 7591 getUnderlyingObjects(ObjectPtr, Allocas); 7592 7593 for (const Value *Alloca : Allocas) { 7594 const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca); 7595 7596 // Could not find an Alloca. 7597 if (!LifetimeObject) 7598 continue; 7599 7600 // First check that the Alloca is static, otherwise it won't have a 7601 // valid frame index. 7602 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject); 7603 if (SI == FuncInfo.StaticAllocaMap.end()) 7604 return; 7605 7606 const int FrameIndex = SI->second; 7607 int64_t Offset; 7608 if (GetPointerBaseWithConstantOffset( 7609 ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject) 7610 Offset = -1; // Cannot determine offset from alloca to lifetime object. 7611 Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize, 7612 Offset); 7613 DAG.setRoot(Res); 7614 } 7615 return; 7616 } 7617 case Intrinsic::pseudoprobe: { 7618 auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(); 7619 auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue(); 7620 auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue(); 7621 Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr); 7622 DAG.setRoot(Res); 7623 return; 7624 } 7625 case Intrinsic::invariant_start: 7626 // Discard region information. 7627 setValue(&I, 7628 DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType()))); 7629 return; 7630 case Intrinsic::invariant_end: 7631 // Discard region information. 7632 return; 7633 case Intrinsic::clear_cache: { 7634 SDValue InputChain = DAG.getRoot(); 7635 SDValue StartVal = getValue(I.getArgOperand(0)); 7636 SDValue EndVal = getValue(I.getArgOperand(1)); 7637 Res = DAG.getNode(ISD::CLEAR_CACHE, sdl, DAG.getVTList(MVT::Other), 7638 {InputChain, StartVal, EndVal}); 7639 setValue(&I, Res); 7640 DAG.setRoot(Res); 7641 return; 7642 } 7643 case Intrinsic::donothing: 7644 case Intrinsic::seh_try_begin: 7645 case Intrinsic::seh_scope_begin: 7646 case Intrinsic::seh_try_end: 7647 case Intrinsic::seh_scope_end: 7648 // ignore 7649 return; 7650 case Intrinsic::experimental_stackmap: 7651 visitStackmap(I); 7652 return; 7653 case Intrinsic::experimental_patchpoint_void: 7654 case Intrinsic::experimental_patchpoint: 7655 visitPatchpoint(I); 7656 return; 7657 case Intrinsic::experimental_gc_statepoint: 7658 LowerStatepoint(cast<GCStatepointInst>(I)); 7659 return; 7660 case Intrinsic::experimental_gc_result: 7661 visitGCResult(cast<GCResultInst>(I)); 7662 return; 7663 case Intrinsic::experimental_gc_relocate: 7664 visitGCRelocate(cast<GCRelocateInst>(I)); 7665 return; 7666 case Intrinsic::instrprof_cover: 7667 llvm_unreachable("instrprof failed to lower a cover"); 7668 case Intrinsic::instrprof_increment: 7669 llvm_unreachable("instrprof failed to lower an increment"); 7670 case Intrinsic::instrprof_timestamp: 7671 llvm_unreachable("instrprof failed to lower a timestamp"); 7672 case Intrinsic::instrprof_value_profile: 7673 llvm_unreachable("instrprof failed to lower a value profiling call"); 7674 case Intrinsic::instrprof_mcdc_parameters: 7675 llvm_unreachable("instrprof failed to lower mcdc parameters"); 7676 case Intrinsic::instrprof_mcdc_tvbitmap_update: 7677 llvm_unreachable("instrprof failed to lower an mcdc tvbitmap update"); 7678 case Intrinsic::localescape: { 7679 MachineFunction &MF = DAG.getMachineFunction(); 7680 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo(); 7681 7682 // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission 7683 // is the same on all targets. 7684 for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) { 7685 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts(); 7686 if (isa<ConstantPointerNull>(Arg)) 7687 continue; // Skip null pointers. They represent a hole in index space. 7688 AllocaInst *Slot = cast<AllocaInst>(Arg); 7689 assert(FuncInfo.StaticAllocaMap.count(Slot) && 7690 "can only escape static allocas"); 7691 int FI = FuncInfo.StaticAllocaMap[Slot]; 7692 MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol( 7693 GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx); 7694 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl, 7695 TII->get(TargetOpcode::LOCAL_ESCAPE)) 7696 .addSym(FrameAllocSym) 7697 .addFrameIndex(FI); 7698 } 7699 7700 return; 7701 } 7702 7703 case Intrinsic::localrecover: { 7704 // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx) 7705 MachineFunction &MF = DAG.getMachineFunction(); 7706 7707 // Get the symbol that defines the frame offset. 7708 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts()); 7709 auto *Idx = cast<ConstantInt>(I.getArgOperand(2)); 7710 unsigned IdxVal = 7711 unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max())); 7712 MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol( 7713 GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal); 7714 7715 Value *FP = I.getArgOperand(1); 7716 SDValue FPVal = getValue(FP); 7717 EVT PtrVT = FPVal.getValueType(); 7718 7719 // Create a MCSymbol for the label to avoid any target lowering 7720 // that would make this PC relative. 7721 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT); 7722 SDValue OffsetVal = 7723 DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym); 7724 7725 // Add the offset to the FP. 7726 SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl); 7727 setValue(&I, Add); 7728 7729 return; 7730 } 7731 7732 case Intrinsic::fake_use: { 7733 Value *V = I.getArgOperand(0); 7734 SDValue Ops[2]; 7735 // For Values not declared or previously used in this basic block, the 7736 // NodeMap will not have an entry, and `getValue` will assert if V has no 7737 // valid register value. 7738 auto FakeUseValue = [&]() -> SDValue { 7739 SDValue &N = NodeMap[V]; 7740 if (N.getNode()) 7741 return N; 7742 7743 // If there's a virtual register allocated and initialized for this 7744 // value, use it. 7745 if (SDValue copyFromReg = getCopyFromRegs(V, V->getType())) 7746 return copyFromReg; 7747 // FIXME: Do we want to preserve constants? It seems pointless. 7748 if (isa<Constant>(V)) 7749 return getValue(V); 7750 return SDValue(); 7751 }(); 7752 if (!FakeUseValue || FakeUseValue.isUndef()) 7753 return; 7754 Ops[0] = getRoot(); 7755 Ops[1] = FakeUseValue; 7756 // Also, do not translate a fake use with an undef operand, or any other 7757 // empty SDValues. 7758 if (!Ops[1] || Ops[1].isUndef()) 7759 return; 7760 DAG.setRoot(DAG.getNode(ISD::FAKE_USE, sdl, MVT::Other, Ops)); 7761 return; 7762 } 7763 7764 case Intrinsic::eh_exceptionpointer: 7765 case Intrinsic::eh_exceptioncode: { 7766 // Get the exception pointer vreg, copy from it, and resize it to fit. 7767 const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0)); 7768 MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout()); 7769 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT); 7770 Register VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC); 7771 SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT); 7772 if (Intrinsic == Intrinsic::eh_exceptioncode) 7773 N = DAG.getZExtOrTrunc(N, sdl, MVT::i32); 7774 setValue(&I, N); 7775 return; 7776 } 7777 case Intrinsic::xray_customevent: { 7778 // Here we want to make sure that the intrinsic behaves as if it has a 7779 // specific calling convention. 7780 const auto &Triple = DAG.getTarget().getTargetTriple(); 7781 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7782 return; 7783 7784 SmallVector<SDValue, 8> Ops; 7785 7786 // We want to say that we always want the arguments in registers. 7787 SDValue LogEntryVal = getValue(I.getArgOperand(0)); 7788 SDValue StrSizeVal = getValue(I.getArgOperand(1)); 7789 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7790 SDValue Chain = getRoot(); 7791 Ops.push_back(LogEntryVal); 7792 Ops.push_back(StrSizeVal); 7793 Ops.push_back(Chain); 7794 7795 // We need to enforce the calling convention for the callsite, so that 7796 // argument ordering is enforced correctly, and that register allocation can 7797 // see that some registers may be assumed clobbered and have to preserve 7798 // them across calls to the intrinsic. 7799 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL, 7800 sdl, NodeTys, Ops); 7801 SDValue patchableNode = SDValue(MN, 0); 7802 DAG.setRoot(patchableNode); 7803 setValue(&I, patchableNode); 7804 return; 7805 } 7806 case Intrinsic::xray_typedevent: { 7807 // Here we want to make sure that the intrinsic behaves as if it has a 7808 // specific calling convention. 7809 const auto &Triple = DAG.getTarget().getTargetTriple(); 7810 if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64) 7811 return; 7812 7813 SmallVector<SDValue, 8> Ops; 7814 7815 // We want to say that we always want the arguments in registers. 7816 // It's unclear to me how manipulating the selection DAG here forces callers 7817 // to provide arguments in registers instead of on the stack. 7818 SDValue LogTypeId = getValue(I.getArgOperand(0)); 7819 SDValue LogEntryVal = getValue(I.getArgOperand(1)); 7820 SDValue StrSizeVal = getValue(I.getArgOperand(2)); 7821 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 7822 SDValue Chain = getRoot(); 7823 Ops.push_back(LogTypeId); 7824 Ops.push_back(LogEntryVal); 7825 Ops.push_back(StrSizeVal); 7826 Ops.push_back(Chain); 7827 7828 // We need to enforce the calling convention for the callsite, so that 7829 // argument ordering is enforced correctly, and that register allocation can 7830 // see that some registers may be assumed clobbered and have to preserve 7831 // them across calls to the intrinsic. 7832 MachineSDNode *MN = DAG.getMachineNode( 7833 TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops); 7834 SDValue patchableNode = SDValue(MN, 0); 7835 DAG.setRoot(patchableNode); 7836 setValue(&I, patchableNode); 7837 return; 7838 } 7839 case Intrinsic::experimental_deoptimize: 7840 LowerDeoptimizeCall(&I); 7841 return; 7842 case Intrinsic::stepvector: 7843 visitStepVector(I); 7844 return; 7845 case Intrinsic::vector_reduce_fadd: 7846 case Intrinsic::vector_reduce_fmul: 7847 case Intrinsic::vector_reduce_add: 7848 case Intrinsic::vector_reduce_mul: 7849 case Intrinsic::vector_reduce_and: 7850 case Intrinsic::vector_reduce_or: 7851 case Intrinsic::vector_reduce_xor: 7852 case Intrinsic::vector_reduce_smax: 7853 case Intrinsic::vector_reduce_smin: 7854 case Intrinsic::vector_reduce_umax: 7855 case Intrinsic::vector_reduce_umin: 7856 case Intrinsic::vector_reduce_fmax: 7857 case Intrinsic::vector_reduce_fmin: 7858 case Intrinsic::vector_reduce_fmaximum: 7859 case Intrinsic::vector_reduce_fminimum: 7860 visitVectorReduce(I, Intrinsic); 7861 return; 7862 7863 case Intrinsic::icall_branch_funnel: { 7864 SmallVector<SDValue, 16> Ops; 7865 Ops.push_back(getValue(I.getArgOperand(0))); 7866 7867 int64_t Offset; 7868 auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7869 I.getArgOperand(1), Offset, DAG.getDataLayout())); 7870 if (!Base) 7871 report_fatal_error( 7872 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7873 Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0)); 7874 7875 struct BranchFunnelTarget { 7876 int64_t Offset; 7877 SDValue Target; 7878 }; 7879 SmallVector<BranchFunnelTarget, 8> Targets; 7880 7881 for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) { 7882 auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset( 7883 I.getArgOperand(Op), Offset, DAG.getDataLayout())); 7884 if (ElemBase != Base) 7885 report_fatal_error("all llvm.icall.branch.funnel operands must refer " 7886 "to the same GlobalValue"); 7887 7888 SDValue Val = getValue(I.getArgOperand(Op + 1)); 7889 auto *GA = dyn_cast<GlobalAddressSDNode>(Val); 7890 if (!GA) 7891 report_fatal_error( 7892 "llvm.icall.branch.funnel operand must be a GlobalValue"); 7893 Targets.push_back({Offset, DAG.getTargetGlobalAddress( 7894 GA->getGlobal(), sdl, Val.getValueType(), 7895 GA->getOffset())}); 7896 } 7897 llvm::sort(Targets, 7898 [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) { 7899 return T1.Offset < T2.Offset; 7900 }); 7901 7902 for (auto &T : Targets) { 7903 Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32)); 7904 Ops.push_back(T.Target); 7905 } 7906 7907 Ops.push_back(DAG.getRoot()); // Chain 7908 SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl, 7909 MVT::Other, Ops), 7910 0); 7911 DAG.setRoot(N); 7912 setValue(&I, N); 7913 HasTailCall = true; 7914 return; 7915 } 7916 7917 case Intrinsic::wasm_landingpad_index: 7918 // Information this intrinsic contained has been transferred to 7919 // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely 7920 // delete it now. 7921 return; 7922 7923 case Intrinsic::aarch64_settag: 7924 case Intrinsic::aarch64_settag_zero: { 7925 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 7926 bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero; 7927 SDValue Val = TSI.EmitTargetCodeForSetTag( 7928 DAG, sdl, getRoot(), getValue(I.getArgOperand(0)), 7929 getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)), 7930 ZeroMemory); 7931 DAG.setRoot(Val); 7932 setValue(&I, Val); 7933 return; 7934 } 7935 case Intrinsic::amdgcn_cs_chain: { 7936 assert(I.arg_size() == 5 && "Additional args not supported yet"); 7937 assert(cast<ConstantInt>(I.getOperand(4))->isZero() && 7938 "Non-zero flags not supported yet"); 7939 7940 // At this point we don't care if it's amdgpu_cs_chain or 7941 // amdgpu_cs_chain_preserve. 7942 CallingConv::ID CC = CallingConv::AMDGPU_CS_Chain; 7943 7944 Type *RetTy = I.getType(); 7945 assert(RetTy->isVoidTy() && "Should not return"); 7946 7947 SDValue Callee = getValue(I.getOperand(0)); 7948 7949 // We only have 2 actual args: one for the SGPRs and one for the VGPRs. 7950 // We'll also tack the value of the EXEC mask at the end. 7951 TargetLowering::ArgListTy Args; 7952 Args.reserve(3); 7953 7954 for (unsigned Idx : {2, 3, 1}) { 7955 TargetLowering::ArgListEntry Arg; 7956 Arg.Node = getValue(I.getOperand(Idx)); 7957 Arg.Ty = I.getOperand(Idx)->getType(); 7958 Arg.setAttributes(&I, Idx); 7959 Args.push_back(Arg); 7960 } 7961 7962 assert(Args[0].IsInReg && "SGPR args should be marked inreg"); 7963 assert(!Args[1].IsInReg && "VGPR args should not be marked inreg"); 7964 Args[2].IsInReg = true; // EXEC should be inreg 7965 7966 TargetLowering::CallLoweringInfo CLI(DAG); 7967 CLI.setDebugLoc(getCurSDLoc()) 7968 .setChain(getRoot()) 7969 .setCallee(CC, RetTy, Callee, std::move(Args)) 7970 .setNoReturn(true) 7971 .setTailCall(true) 7972 .setConvergent(I.isConvergent()); 7973 CLI.CB = &I; 7974 std::pair<SDValue, SDValue> Result = 7975 lowerInvokable(CLI, /*EHPadBB*/ nullptr); 7976 (void)Result; 7977 assert(!Result.first.getNode() && !Result.second.getNode() && 7978 "Should've lowered as tail call"); 7979 7980 HasTailCall = true; 7981 return; 7982 } 7983 case Intrinsic::ptrmask: { 7984 SDValue Ptr = getValue(I.getOperand(0)); 7985 SDValue Mask = getValue(I.getOperand(1)); 7986 7987 // On arm64_32, pointers are 32 bits when stored in memory, but 7988 // zero-extended to 64 bits when in registers. Thus the mask is 32 bits to 7989 // match the index type, but the pointer is 64 bits, so the the mask must be 7990 // zero-extended up to 64 bits to match the pointer. 7991 EVT PtrVT = 7992 TLI.getValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7993 EVT MemVT = 7994 TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType()); 7995 assert(PtrVT == Ptr.getValueType()); 7996 assert(MemVT == Mask.getValueType()); 7997 if (MemVT != PtrVT) 7998 Mask = DAG.getPtrExtOrTrunc(Mask, sdl, PtrVT); 7999 8000 setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, Mask)); 8001 return; 8002 } 8003 case Intrinsic::threadlocal_address: { 8004 setValue(&I, getValue(I.getOperand(0))); 8005 return; 8006 } 8007 case Intrinsic::get_active_lane_mask: { 8008 EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8009 SDValue Index = getValue(I.getOperand(0)); 8010 EVT ElementVT = Index.getValueType(); 8011 8012 if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) { 8013 visitTargetIntrinsic(I, Intrinsic); 8014 return; 8015 } 8016 8017 SDValue TripCount = getValue(I.getOperand(1)); 8018 EVT VecTy = EVT::getVectorVT(*DAG.getContext(), ElementVT, 8019 CCVT.getVectorElementCount()); 8020 8021 SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index); 8022 SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount); 8023 SDValue VectorStep = DAG.getStepVector(sdl, VecTy); 8024 SDValue VectorInduction = DAG.getNode( 8025 ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep); 8026 SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction, 8027 VectorTripCount, ISD::CondCode::SETULT); 8028 setValue(&I, SetCC); 8029 return; 8030 } 8031 case Intrinsic::experimental_get_vector_length: { 8032 assert(cast<ConstantInt>(I.getOperand(1))->getSExtValue() > 0 && 8033 "Expected positive VF"); 8034 unsigned VF = cast<ConstantInt>(I.getOperand(1))->getZExtValue(); 8035 bool IsScalable = cast<ConstantInt>(I.getOperand(2))->isOne(); 8036 8037 SDValue Count = getValue(I.getOperand(0)); 8038 EVT CountVT = Count.getValueType(); 8039 8040 if (!TLI.shouldExpandGetVectorLength(CountVT, VF, IsScalable)) { 8041 visitTargetIntrinsic(I, Intrinsic); 8042 return; 8043 } 8044 8045 // Expand to a umin between the trip count and the maximum elements the type 8046 // can hold. 8047 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8048 8049 // Extend the trip count to at least the result VT. 8050 if (CountVT.bitsLT(VT)) { 8051 Count = DAG.getNode(ISD::ZERO_EXTEND, sdl, VT, Count); 8052 CountVT = VT; 8053 } 8054 8055 SDValue MaxEVL = DAG.getElementCount(sdl, CountVT, 8056 ElementCount::get(VF, IsScalable)); 8057 8058 SDValue UMin = DAG.getNode(ISD::UMIN, sdl, CountVT, Count, MaxEVL); 8059 // Clip to the result type if needed. 8060 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, sdl, VT, UMin); 8061 8062 setValue(&I, Trunc); 8063 return; 8064 } 8065 case Intrinsic::experimental_vector_partial_reduce_add: { 8066 8067 if (!TLI.shouldExpandPartialReductionIntrinsic(cast<IntrinsicInst>(&I))) { 8068 visitTargetIntrinsic(I, Intrinsic); 8069 return; 8070 } 8071 8072 setValue(&I, DAG.getPartialReduceAdd(sdl, EVT::getEVT(I.getType()), 8073 getValue(I.getOperand(0)), 8074 getValue(I.getOperand(1)))); 8075 return; 8076 } 8077 case Intrinsic::experimental_cttz_elts: { 8078 auto DL = getCurSDLoc(); 8079 SDValue Op = getValue(I.getOperand(0)); 8080 EVT OpVT = Op.getValueType(); 8081 8082 if (!TLI.shouldExpandCttzElements(OpVT)) { 8083 visitTargetIntrinsic(I, Intrinsic); 8084 return; 8085 } 8086 8087 if (OpVT.getScalarType() != MVT::i1) { 8088 // Compare the input vector elements to zero & use to count trailing zeros 8089 SDValue AllZero = DAG.getConstant(0, DL, OpVT); 8090 OpVT = EVT::getVectorVT(*DAG.getContext(), MVT::i1, 8091 OpVT.getVectorElementCount()); 8092 Op = DAG.getSetCC(DL, OpVT, Op, AllZero, ISD::SETNE); 8093 } 8094 8095 // If the zero-is-poison flag is set, we can assume the upper limit 8096 // of the result is VF-1. 8097 bool ZeroIsPoison = 8098 !cast<ConstantSDNode>(getValue(I.getOperand(1)))->isZero(); 8099 ConstantRange VScaleRange(1, true); // Dummy value. 8100 if (isa<ScalableVectorType>(I.getOperand(0)->getType())) 8101 VScaleRange = getVScaleRange(I.getCaller(), 64); 8102 unsigned EltWidth = TLI.getBitWidthForCttzElements( 8103 I.getType(), OpVT.getVectorElementCount(), ZeroIsPoison, &VScaleRange); 8104 8105 MVT NewEltTy = MVT::getIntegerVT(EltWidth); 8106 8107 // Create the new vector type & get the vector length 8108 EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltTy, 8109 OpVT.getVectorElementCount()); 8110 8111 SDValue VL = 8112 DAG.getElementCount(DL, NewEltTy, OpVT.getVectorElementCount()); 8113 8114 SDValue StepVec = DAG.getStepVector(DL, NewVT); 8115 SDValue SplatVL = DAG.getSplat(NewVT, DL, VL); 8116 SDValue StepVL = DAG.getNode(ISD::SUB, DL, NewVT, SplatVL, StepVec); 8117 SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, Op); 8118 SDValue And = DAG.getNode(ISD::AND, DL, NewVT, StepVL, Ext); 8119 SDValue Max = DAG.getNode(ISD::VECREDUCE_UMAX, DL, NewEltTy, And); 8120 SDValue Sub = DAG.getNode(ISD::SUB, DL, NewEltTy, VL, Max); 8121 8122 EVT RetTy = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8123 SDValue Ret = DAG.getZExtOrTrunc(Sub, DL, RetTy); 8124 8125 setValue(&I, Ret); 8126 return; 8127 } 8128 case Intrinsic::vector_insert: { 8129 SDValue Vec = getValue(I.getOperand(0)); 8130 SDValue SubVec = getValue(I.getOperand(1)); 8131 SDValue Index = getValue(I.getOperand(2)); 8132 8133 // The intrinsic's index type is i64, but the SDNode requires an index type 8134 // suitable for the target. Convert the index as required. 8135 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8136 if (Index.getValueType() != VectorIdxTy) 8137 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8138 8139 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8140 setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec, 8141 Index)); 8142 return; 8143 } 8144 case Intrinsic::vector_extract: { 8145 SDValue Vec = getValue(I.getOperand(0)); 8146 SDValue Index = getValue(I.getOperand(1)); 8147 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 8148 8149 // The intrinsic's index type is i64, but the SDNode requires an index type 8150 // suitable for the target. Convert the index as required. 8151 MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout()); 8152 if (Index.getValueType() != VectorIdxTy) 8153 Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl); 8154 8155 setValue(&I, 8156 DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index)); 8157 return; 8158 } 8159 case Intrinsic::vector_reverse: 8160 visitVectorReverse(I); 8161 return; 8162 case Intrinsic::vector_splice: 8163 visitVectorSplice(I); 8164 return; 8165 case Intrinsic::callbr_landingpad: 8166 visitCallBrLandingPad(I); 8167 return; 8168 case Intrinsic::vector_interleave2: 8169 visitVectorInterleave(I); 8170 return; 8171 case Intrinsic::vector_deinterleave2: 8172 visitVectorDeinterleave(I); 8173 return; 8174 case Intrinsic::experimental_vector_compress: 8175 setValue(&I, DAG.getNode(ISD::VECTOR_COMPRESS, sdl, 8176 getValue(I.getArgOperand(0)).getValueType(), 8177 getValue(I.getArgOperand(0)), 8178 getValue(I.getArgOperand(1)), 8179 getValue(I.getArgOperand(2)), Flags)); 8180 return; 8181 case Intrinsic::experimental_convergence_anchor: 8182 case Intrinsic::experimental_convergence_entry: 8183 case Intrinsic::experimental_convergence_loop: 8184 visitConvergenceControl(I, Intrinsic); 8185 return; 8186 case Intrinsic::experimental_vector_histogram_add: { 8187 visitVectorHistogram(I, Intrinsic); 8188 return; 8189 } 8190 } 8191 } 8192 8193 void SelectionDAGBuilder::visitConstrainedFPIntrinsic( 8194 const ConstrainedFPIntrinsic &FPI) { 8195 SDLoc sdl = getCurSDLoc(); 8196 8197 // We do not need to serialize constrained FP intrinsics against 8198 // each other or against (nonvolatile) loads, so they can be 8199 // chained like loads. 8200 SDValue Chain = DAG.getRoot(); 8201 SmallVector<SDValue, 4> Opers; 8202 Opers.push_back(Chain); 8203 for (unsigned I = 0, E = FPI.getNonMetadataArgCount(); I != E; ++I) 8204 Opers.push_back(getValue(FPI.getArgOperand(I))); 8205 8206 auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) { 8207 assert(Result.getNode()->getNumValues() == 2); 8208 8209 // Push node to the appropriate list so that future instructions can be 8210 // chained up correctly. 8211 SDValue OutChain = Result.getValue(1); 8212 switch (EB) { 8213 case fp::ExceptionBehavior::ebIgnore: 8214 // The only reason why ebIgnore nodes still need to be chained is that 8215 // they might depend on the current rounding mode, and therefore must 8216 // not be moved across instruction that may change that mode. 8217 [[fallthrough]]; 8218 case fp::ExceptionBehavior::ebMayTrap: 8219 // These must not be moved across calls or instructions that may change 8220 // floating-point exception masks. 8221 PendingConstrainedFP.push_back(OutChain); 8222 break; 8223 case fp::ExceptionBehavior::ebStrict: 8224 // These must not be moved across calls or instructions that may change 8225 // floating-point exception masks or read floating-point exception flags. 8226 // In addition, they cannot be optimized out even if unused. 8227 PendingConstrainedFPStrict.push_back(OutChain); 8228 break; 8229 } 8230 }; 8231 8232 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8233 EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType()); 8234 SDVTList VTs = DAG.getVTList(VT, MVT::Other); 8235 fp::ExceptionBehavior EB = *FPI.getExceptionBehavior(); 8236 8237 SDNodeFlags Flags; 8238 if (EB == fp::ExceptionBehavior::ebIgnore) 8239 Flags.setNoFPExcept(true); 8240 8241 if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI)) 8242 Flags.copyFMF(*FPOp); 8243 8244 unsigned Opcode; 8245 switch (FPI.getIntrinsicID()) { 8246 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. 8247 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN) \ 8248 case Intrinsic::INTRINSIC: \ 8249 Opcode = ISD::STRICT_##DAGN; \ 8250 break; 8251 #include "llvm/IR/ConstrainedOps.def" 8252 case Intrinsic::experimental_constrained_fmuladd: { 8253 Opcode = ISD::STRICT_FMA; 8254 // Break fmuladd into fmul and fadd. 8255 if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict || 8256 !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) { 8257 Opers.pop_back(); 8258 SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags); 8259 pushOutChain(Mul, EB); 8260 Opcode = ISD::STRICT_FADD; 8261 Opers.clear(); 8262 Opers.push_back(Mul.getValue(1)); 8263 Opers.push_back(Mul.getValue(0)); 8264 Opers.push_back(getValue(FPI.getArgOperand(2))); 8265 } 8266 break; 8267 } 8268 } 8269 8270 // A few strict DAG nodes carry additional operands that are not 8271 // set up by the default code above. 8272 switch (Opcode) { 8273 default: break; 8274 case ISD::STRICT_FP_ROUND: 8275 Opers.push_back( 8276 DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()))); 8277 break; 8278 case ISD::STRICT_FSETCC: 8279 case ISD::STRICT_FSETCCS: { 8280 auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI); 8281 ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate()); 8282 if (TM.Options.NoNaNsFPMath) 8283 Condition = getFCmpCodeWithoutNaN(Condition); 8284 Opers.push_back(DAG.getCondCode(Condition)); 8285 break; 8286 } 8287 } 8288 8289 SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags); 8290 pushOutChain(Result, EB); 8291 8292 SDValue FPResult = Result.getValue(0); 8293 setValue(&FPI, FPResult); 8294 } 8295 8296 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) { 8297 std::optional<unsigned> ResOPC; 8298 switch (VPIntrin.getIntrinsicID()) { 8299 case Intrinsic::vp_ctlz: { 8300 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8301 ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ; 8302 break; 8303 } 8304 case Intrinsic::vp_cttz: { 8305 bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8306 ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ; 8307 break; 8308 } 8309 case Intrinsic::vp_cttz_elts: { 8310 bool IsZeroPoison = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne(); 8311 ResOPC = IsZeroPoison ? ISD::VP_CTTZ_ELTS_ZERO_UNDEF : ISD::VP_CTTZ_ELTS; 8312 break; 8313 } 8314 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD) \ 8315 case Intrinsic::VPID: \ 8316 ResOPC = ISD::VPSD; \ 8317 break; 8318 #include "llvm/IR/VPIntrinsics.def" 8319 } 8320 8321 if (!ResOPC) 8322 llvm_unreachable( 8323 "Inconsistency: no SDNode available for this VPIntrinsic!"); 8324 8325 if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD || 8326 *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) { 8327 if (VPIntrin.getFastMathFlags().allowReassoc()) 8328 return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD 8329 : ISD::VP_REDUCE_FMUL; 8330 } 8331 8332 return *ResOPC; 8333 } 8334 8335 void SelectionDAGBuilder::visitVPLoad( 8336 const VPIntrinsic &VPIntrin, EVT VT, 8337 const SmallVectorImpl<SDValue> &OpValues) { 8338 SDLoc DL = getCurSDLoc(); 8339 Value *PtrOperand = VPIntrin.getArgOperand(0); 8340 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8341 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8342 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8343 SDValue LD; 8344 // Do not serialize variable-length loads of constant memory with 8345 // anything. 8346 if (!Alignment) 8347 Alignment = DAG.getEVTAlign(VT); 8348 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8349 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8350 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8351 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8352 MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad, 8353 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8354 LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2], 8355 MMO, false /*IsExpanding */); 8356 if (AddToChain) 8357 PendingLoads.push_back(LD.getValue(1)); 8358 setValue(&VPIntrin, LD); 8359 } 8360 8361 void SelectionDAGBuilder::visitVPGather( 8362 const VPIntrinsic &VPIntrin, EVT VT, 8363 const SmallVectorImpl<SDValue> &OpValues) { 8364 SDLoc DL = getCurSDLoc(); 8365 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8366 Value *PtrOperand = VPIntrin.getArgOperand(0); 8367 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8368 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8369 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8370 SDValue LD; 8371 if (!Alignment) 8372 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8373 unsigned AS = 8374 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8375 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8376 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8377 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8378 SDValue Base, Index, Scale; 8379 ISD::MemIndexType IndexType; 8380 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8381 this, VPIntrin.getParent(), 8382 VT.getScalarStoreSize()); 8383 if (!UniformBase) { 8384 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8385 Index = getValue(PtrOperand); 8386 IndexType = ISD::SIGNED_SCALED; 8387 Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8388 } 8389 EVT IdxVT = Index.getValueType(); 8390 EVT EltTy = IdxVT.getVectorElementType(); 8391 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8392 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8393 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8394 } 8395 LD = DAG.getGatherVP( 8396 DAG.getVTList(VT, MVT::Other), VT, DL, 8397 {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO, 8398 IndexType); 8399 PendingLoads.push_back(LD.getValue(1)); 8400 setValue(&VPIntrin, LD); 8401 } 8402 8403 void SelectionDAGBuilder::visitVPStore( 8404 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8405 SDLoc DL = getCurSDLoc(); 8406 Value *PtrOperand = VPIntrin.getArgOperand(1); 8407 EVT VT = OpValues[0].getValueType(); 8408 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8409 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8410 SDValue ST; 8411 if (!Alignment) 8412 Alignment = DAG.getEVTAlign(VT); 8413 SDValue Ptr = OpValues[1]; 8414 SDValue Offset = DAG.getUNDEF(Ptr.getValueType()); 8415 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8416 MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore, 8417 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8418 ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset, 8419 OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED, 8420 /* IsTruncating */ false, /*IsCompressing*/ false); 8421 DAG.setRoot(ST); 8422 setValue(&VPIntrin, ST); 8423 } 8424 8425 void SelectionDAGBuilder::visitVPScatter( 8426 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8427 SDLoc DL = getCurSDLoc(); 8428 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8429 Value *PtrOperand = VPIntrin.getArgOperand(1); 8430 EVT VT = OpValues[0].getValueType(); 8431 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8432 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8433 SDValue ST; 8434 if (!Alignment) 8435 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8436 unsigned AS = 8437 PtrOperand->getType()->getScalarType()->getPointerAddressSpace(); 8438 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8439 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8440 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8441 SDValue Base, Index, Scale; 8442 ISD::MemIndexType IndexType; 8443 bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale, 8444 this, VPIntrin.getParent(), 8445 VT.getScalarStoreSize()); 8446 if (!UniformBase) { 8447 Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout())); 8448 Index = getValue(PtrOperand); 8449 IndexType = ISD::SIGNED_SCALED; 8450 Scale = 8451 DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())); 8452 } 8453 EVT IdxVT = Index.getValueType(); 8454 EVT EltTy = IdxVT.getVectorElementType(); 8455 if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) { 8456 EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy); 8457 Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index); 8458 } 8459 ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL, 8460 {getMemoryRoot(), OpValues[0], Base, Index, Scale, 8461 OpValues[2], OpValues[3]}, 8462 MMO, IndexType); 8463 DAG.setRoot(ST); 8464 setValue(&VPIntrin, ST); 8465 } 8466 8467 void SelectionDAGBuilder::visitVPStridedLoad( 8468 const VPIntrinsic &VPIntrin, EVT VT, 8469 const SmallVectorImpl<SDValue> &OpValues) { 8470 SDLoc DL = getCurSDLoc(); 8471 Value *PtrOperand = VPIntrin.getArgOperand(0); 8472 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8473 if (!Alignment) 8474 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8475 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8476 const MDNode *Ranges = getRangeMetadata(VPIntrin); 8477 MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo); 8478 bool AddToChain = !AA || !AA->pointsToConstantMemory(ML); 8479 SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode(); 8480 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8481 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8482 MachinePointerInfo(AS), MachineMemOperand::MOLoad, 8483 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges); 8484 8485 SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], 8486 OpValues[2], OpValues[3], MMO, 8487 false /*IsExpanding*/); 8488 8489 if (AddToChain) 8490 PendingLoads.push_back(LD.getValue(1)); 8491 setValue(&VPIntrin, LD); 8492 } 8493 8494 void SelectionDAGBuilder::visitVPStridedStore( 8495 const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) { 8496 SDLoc DL = getCurSDLoc(); 8497 Value *PtrOperand = VPIntrin.getArgOperand(1); 8498 EVT VT = OpValues[0].getValueType(); 8499 MaybeAlign Alignment = VPIntrin.getPointerAlignment(); 8500 if (!Alignment) 8501 Alignment = DAG.getEVTAlign(VT.getScalarType()); 8502 AAMDNodes AAInfo = VPIntrin.getAAMetadata(); 8503 unsigned AS = PtrOperand->getType()->getPointerAddressSpace(); 8504 MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand( 8505 MachinePointerInfo(AS), MachineMemOperand::MOStore, 8506 LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo); 8507 8508 SDValue ST = DAG.getStridedStoreVP( 8509 getMemoryRoot(), DL, OpValues[0], OpValues[1], 8510 DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3], 8511 OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false, 8512 /*IsCompressing*/ false); 8513 8514 DAG.setRoot(ST); 8515 setValue(&VPIntrin, ST); 8516 } 8517 8518 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) { 8519 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8520 SDLoc DL = getCurSDLoc(); 8521 8522 ISD::CondCode Condition; 8523 CmpInst::Predicate CondCode = VPIntrin.getPredicate(); 8524 bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy(); 8525 if (IsFP) { 8526 // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan) 8527 // flags, but calls that don't return floating-point types can't be 8528 // FPMathOperators, like vp.fcmp. This affects constrained fcmp too. 8529 Condition = getFCmpCondCode(CondCode); 8530 if (TM.Options.NoNaNsFPMath) 8531 Condition = getFCmpCodeWithoutNaN(Condition); 8532 } else { 8533 Condition = getICmpCondCode(CondCode); 8534 } 8535 8536 SDValue Op1 = getValue(VPIntrin.getOperand(0)); 8537 SDValue Op2 = getValue(VPIntrin.getOperand(1)); 8538 // #2 is the condition code 8539 SDValue MaskOp = getValue(VPIntrin.getOperand(3)); 8540 SDValue EVL = getValue(VPIntrin.getOperand(4)); 8541 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8542 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8543 "Unexpected target EVL type"); 8544 EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL); 8545 8546 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8547 VPIntrin.getType()); 8548 setValue(&VPIntrin, 8549 DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL)); 8550 } 8551 8552 void SelectionDAGBuilder::visitVectorPredicationIntrinsic( 8553 const VPIntrinsic &VPIntrin) { 8554 SDLoc DL = getCurSDLoc(); 8555 unsigned Opcode = getISDForVPIntrinsic(VPIntrin); 8556 8557 auto IID = VPIntrin.getIntrinsicID(); 8558 8559 if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin)) 8560 return visitVPCmp(*CmpI); 8561 8562 SmallVector<EVT, 4> ValueVTs; 8563 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8564 ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs); 8565 SDVTList VTs = DAG.getVTList(ValueVTs); 8566 8567 auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID); 8568 8569 MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy(); 8570 assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) && 8571 "Unexpected target EVL type"); 8572 8573 // Request operands. 8574 SmallVector<SDValue, 7> OpValues; 8575 for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) { 8576 auto Op = getValue(VPIntrin.getArgOperand(I)); 8577 if (I == EVLParamPos) 8578 Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op); 8579 OpValues.push_back(Op); 8580 } 8581 8582 switch (Opcode) { 8583 default: { 8584 SDNodeFlags SDFlags; 8585 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8586 SDFlags.copyFMF(*FPMO); 8587 SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags); 8588 setValue(&VPIntrin, Result); 8589 break; 8590 } 8591 case ISD::VP_LOAD: 8592 visitVPLoad(VPIntrin, ValueVTs[0], OpValues); 8593 break; 8594 case ISD::VP_GATHER: 8595 visitVPGather(VPIntrin, ValueVTs[0], OpValues); 8596 break; 8597 case ISD::EXPERIMENTAL_VP_STRIDED_LOAD: 8598 visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues); 8599 break; 8600 case ISD::VP_STORE: 8601 visitVPStore(VPIntrin, OpValues); 8602 break; 8603 case ISD::VP_SCATTER: 8604 visitVPScatter(VPIntrin, OpValues); 8605 break; 8606 case ISD::EXPERIMENTAL_VP_STRIDED_STORE: 8607 visitVPStridedStore(VPIntrin, OpValues); 8608 break; 8609 case ISD::VP_FMULADD: { 8610 assert(OpValues.size() == 5 && "Unexpected number of operands"); 8611 SDNodeFlags SDFlags; 8612 if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin)) 8613 SDFlags.copyFMF(*FPMO); 8614 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict && 8615 TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) { 8616 setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags)); 8617 } else { 8618 SDValue Mul = DAG.getNode( 8619 ISD::VP_FMUL, DL, VTs, 8620 {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags); 8621 SDValue Add = 8622 DAG.getNode(ISD::VP_FADD, DL, VTs, 8623 {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags); 8624 setValue(&VPIntrin, Add); 8625 } 8626 break; 8627 } 8628 case ISD::VP_IS_FPCLASS: { 8629 const DataLayout DLayout = DAG.getDataLayout(); 8630 EVT DestVT = TLI.getValueType(DLayout, VPIntrin.getType()); 8631 auto Constant = OpValues[1]->getAsZExtVal(); 8632 SDValue Check = DAG.getTargetConstant(Constant, DL, MVT::i32); 8633 SDValue V = DAG.getNode(ISD::VP_IS_FPCLASS, DL, DestVT, 8634 {OpValues[0], Check, OpValues[2], OpValues[3]}); 8635 setValue(&VPIntrin, V); 8636 return; 8637 } 8638 case ISD::VP_INTTOPTR: { 8639 SDValue N = OpValues[0]; 8640 EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType()); 8641 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType()); 8642 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8643 OpValues[2]); 8644 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8645 OpValues[2]); 8646 setValue(&VPIntrin, N); 8647 break; 8648 } 8649 case ISD::VP_PTRTOINT: { 8650 SDValue N = OpValues[0]; 8651 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8652 VPIntrin.getType()); 8653 EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), 8654 VPIntrin.getOperand(0)->getType()); 8655 N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1], 8656 OpValues[2]); 8657 N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1], 8658 OpValues[2]); 8659 setValue(&VPIntrin, N); 8660 break; 8661 } 8662 case ISD::VP_ABS: 8663 case ISD::VP_CTLZ: 8664 case ISD::VP_CTLZ_ZERO_UNDEF: 8665 case ISD::VP_CTTZ: 8666 case ISD::VP_CTTZ_ZERO_UNDEF: 8667 case ISD::VP_CTTZ_ELTS_ZERO_UNDEF: 8668 case ISD::VP_CTTZ_ELTS: { 8669 SDValue Result = 8670 DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]}); 8671 setValue(&VPIntrin, Result); 8672 break; 8673 } 8674 } 8675 } 8676 8677 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain, 8678 const BasicBlock *EHPadBB, 8679 MCSymbol *&BeginLabel) { 8680 MachineFunction &MF = DAG.getMachineFunction(); 8681 8682 // Insert a label before the invoke call to mark the try range. This can be 8683 // used to detect deletion of the invoke via the MachineModuleInfo. 8684 BeginLabel = MF.getContext().createTempSymbol(); 8685 8686 // For SjLj, keep track of which landing pads go with which invokes 8687 // so as to maintain the ordering of pads in the LSDA. 8688 unsigned CallSiteIndex = FuncInfo.getCurrentCallSite(); 8689 if (CallSiteIndex) { 8690 MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex); 8691 LPadToCallSiteMap[FuncInfo.getMBB(EHPadBB)].push_back(CallSiteIndex); 8692 8693 // Now that the call site is handled, stop tracking it. 8694 FuncInfo.setCurrentCallSite(0); 8695 } 8696 8697 return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel); 8698 } 8699 8700 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II, 8701 const BasicBlock *EHPadBB, 8702 MCSymbol *BeginLabel) { 8703 assert(BeginLabel && "BeginLabel should've been set"); 8704 8705 MachineFunction &MF = DAG.getMachineFunction(); 8706 8707 // Insert a label at the end of the invoke call to mark the try range. This 8708 // can be used to detect deletion of the invoke via the MachineModuleInfo. 8709 MCSymbol *EndLabel = MF.getContext().createTempSymbol(); 8710 Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel); 8711 8712 // Inform MachineModuleInfo of range. 8713 auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn()); 8714 // There is a platform (e.g. wasm) that uses funclet style IR but does not 8715 // actually use outlined funclets and their LSDA info style. 8716 if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) { 8717 assert(II && "II should've been set"); 8718 WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo(); 8719 EHInfo->addIPToStateRange(II, BeginLabel, EndLabel); 8720 } else if (!isScopedEHPersonality(Pers)) { 8721 assert(EHPadBB); 8722 MF.addInvoke(FuncInfo.getMBB(EHPadBB), BeginLabel, EndLabel); 8723 } 8724 8725 return Chain; 8726 } 8727 8728 std::pair<SDValue, SDValue> 8729 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI, 8730 const BasicBlock *EHPadBB) { 8731 MCSymbol *BeginLabel = nullptr; 8732 8733 if (EHPadBB) { 8734 // Both PendingLoads and PendingExports must be flushed here; 8735 // this call might not return. 8736 (void)getRoot(); 8737 DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel)); 8738 CLI.setChain(getRoot()); 8739 } 8740 8741 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8742 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI); 8743 8744 assert((CLI.IsTailCall || Result.second.getNode()) && 8745 "Non-null chain expected with non-tail call!"); 8746 assert((Result.second.getNode() || !Result.first.getNode()) && 8747 "Null value expected with tail call!"); 8748 8749 if (!Result.second.getNode()) { 8750 // As a special case, a null chain means that a tail call has been emitted 8751 // and the DAG root is already updated. 8752 HasTailCall = true; 8753 8754 // Since there's no actual continuation from this block, nothing can be 8755 // relying on us setting vregs for them. 8756 PendingExports.clear(); 8757 } else { 8758 DAG.setRoot(Result.second); 8759 } 8760 8761 if (EHPadBB) { 8762 DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB, 8763 BeginLabel)); 8764 Result.second = getRoot(); 8765 } 8766 8767 return Result; 8768 } 8769 8770 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee, 8771 bool isTailCall, bool isMustTailCall, 8772 const BasicBlock *EHPadBB, 8773 const TargetLowering::PtrAuthInfo *PAI) { 8774 auto &DL = DAG.getDataLayout(); 8775 FunctionType *FTy = CB.getFunctionType(); 8776 Type *RetTy = CB.getType(); 8777 8778 TargetLowering::ArgListTy Args; 8779 Args.reserve(CB.arg_size()); 8780 8781 const Value *SwiftErrorVal = nullptr; 8782 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 8783 8784 if (isTailCall) { 8785 // Avoid emitting tail calls in functions with the disable-tail-calls 8786 // attribute. 8787 auto *Caller = CB.getParent()->getParent(); 8788 if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() == 8789 "true" && !isMustTailCall) 8790 isTailCall = false; 8791 8792 // We can't tail call inside a function with a swifterror argument. Lowering 8793 // does not support this yet. It would have to move into the swifterror 8794 // register before the call. 8795 if (TLI.supportSwiftError() && 8796 Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) 8797 isTailCall = false; 8798 } 8799 8800 for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) { 8801 TargetLowering::ArgListEntry Entry; 8802 const Value *V = *I; 8803 8804 // Skip empty types 8805 if (V->getType()->isEmptyTy()) 8806 continue; 8807 8808 SDValue ArgNode = getValue(V); 8809 Entry.Node = ArgNode; Entry.Ty = V->getType(); 8810 8811 Entry.setAttributes(&CB, I - CB.arg_begin()); 8812 8813 // Use swifterror virtual register as input to the call. 8814 if (Entry.IsSwiftError && TLI.supportSwiftError()) { 8815 SwiftErrorVal = V; 8816 // We find the virtual register for the actual swifterror argument. 8817 // Instead of using the Value, we use the virtual register instead. 8818 Entry.Node = 8819 DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V), 8820 EVT(TLI.getPointerTy(DL))); 8821 } 8822 8823 Args.push_back(Entry); 8824 8825 // If we have an explicit sret argument that is an Instruction, (i.e., it 8826 // might point to function-local memory), we can't meaningfully tail-call. 8827 if (Entry.IsSRet && isa<Instruction>(V)) 8828 isTailCall = false; 8829 } 8830 8831 // If call site has a cfguardtarget operand bundle, create and add an 8832 // additional ArgListEntry. 8833 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) { 8834 TargetLowering::ArgListEntry Entry; 8835 Value *V = Bundle->Inputs[0]; 8836 SDValue ArgNode = getValue(V); 8837 Entry.Node = ArgNode; 8838 Entry.Ty = V->getType(); 8839 Entry.IsCFGuardTarget = true; 8840 Args.push_back(Entry); 8841 } 8842 8843 // Check if target-independent constraints permit a tail call here. 8844 // Target-dependent constraints are checked within TLI->LowerCallTo. 8845 if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget())) 8846 isTailCall = false; 8847 8848 // Disable tail calls if there is an swifterror argument. Targets have not 8849 // been updated to support tail calls. 8850 if (TLI.supportSwiftError() && SwiftErrorVal) 8851 isTailCall = false; 8852 8853 ConstantInt *CFIType = nullptr; 8854 if (CB.isIndirectCall()) { 8855 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) { 8856 if (!TLI.supportKCFIBundles()) 8857 report_fatal_error( 8858 "Target doesn't support calls with kcfi operand bundles."); 8859 CFIType = cast<ConstantInt>(Bundle->Inputs[0]); 8860 assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type"); 8861 } 8862 } 8863 8864 SDValue ConvControlToken; 8865 if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_convergencectrl)) { 8866 auto *Token = Bundle->Inputs[0].get(); 8867 ConvControlToken = getValue(Token); 8868 } 8869 8870 TargetLowering::CallLoweringInfo CLI(DAG); 8871 CLI.setDebugLoc(getCurSDLoc()) 8872 .setChain(getRoot()) 8873 .setCallee(RetTy, FTy, Callee, std::move(Args), CB) 8874 .setTailCall(isTailCall) 8875 .setConvergent(CB.isConvergent()) 8876 .setIsPreallocated( 8877 CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0) 8878 .setCFIType(CFIType) 8879 .setConvergenceControlToken(ConvControlToken); 8880 8881 // Set the pointer authentication info if we have it. 8882 if (PAI) { 8883 if (!TLI.supportPtrAuthBundles()) 8884 report_fatal_error( 8885 "This target doesn't support calls with ptrauth operand bundles."); 8886 CLI.setPtrAuth(*PAI); 8887 } 8888 8889 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 8890 8891 if (Result.first.getNode()) { 8892 Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first); 8893 setValue(&CB, Result.first); 8894 } 8895 8896 // The last element of CLI.InVals has the SDValue for swifterror return. 8897 // Here we copy it to a virtual register and update SwiftErrorMap for 8898 // book-keeping. 8899 if (SwiftErrorVal && TLI.supportSwiftError()) { 8900 // Get the last element of InVals. 8901 SDValue Src = CLI.InVals.back(); 8902 Register VReg = 8903 SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal); 8904 SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src); 8905 DAG.setRoot(CopyNode); 8906 } 8907 } 8908 8909 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT, 8910 SelectionDAGBuilder &Builder) { 8911 // Check to see if this load can be trivially constant folded, e.g. if the 8912 // input is from a string literal. 8913 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) { 8914 // Cast pointer to the type we really want to load. 8915 Type *LoadTy = 8916 Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits()); 8917 if (LoadVT.isVector()) 8918 LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements()); 8919 8920 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput), 8921 PointerType::getUnqual(LoadTy)); 8922 8923 if (const Constant *LoadCst = 8924 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput), 8925 LoadTy, Builder.DAG.getDataLayout())) 8926 return Builder.getValue(LoadCst); 8927 } 8928 8929 // Otherwise, we have to emit the load. If the pointer is to unfoldable but 8930 // still constant memory, the input chain can be the entry node. 8931 SDValue Root; 8932 bool ConstantMemory = false; 8933 8934 // Do not serialize (non-volatile) loads of constant memory with anything. 8935 if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) { 8936 Root = Builder.DAG.getEntryNode(); 8937 ConstantMemory = true; 8938 } else { 8939 // Do not serialize non-volatile loads against each other. 8940 Root = Builder.DAG.getRoot(); 8941 } 8942 8943 SDValue Ptr = Builder.getValue(PtrVal); 8944 SDValue LoadVal = 8945 Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr, 8946 MachinePointerInfo(PtrVal), Align(1)); 8947 8948 if (!ConstantMemory) 8949 Builder.PendingLoads.push_back(LoadVal.getValue(1)); 8950 return LoadVal; 8951 } 8952 8953 /// Record the value for an instruction that produces an integer result, 8954 /// converting the type where necessary. 8955 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I, 8956 SDValue Value, 8957 bool IsSigned) { 8958 EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8959 I.getType(), true); 8960 Value = DAG.getExtOrTrunc(IsSigned, Value, getCurSDLoc(), VT); 8961 setValue(&I, Value); 8962 } 8963 8964 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return 8965 /// true and lower it. Otherwise return false, and it will be lowered like a 8966 /// normal call. 8967 /// The caller already checked that \p I calls the appropriate LibFunc with a 8968 /// correct prototype. 8969 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) { 8970 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1); 8971 const Value *Size = I.getArgOperand(2); 8972 const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size)); 8973 if (CSize && CSize->getZExtValue() == 0) { 8974 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(), 8975 I.getType(), true); 8976 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT)); 8977 return true; 8978 } 8979 8980 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 8981 std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp( 8982 DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS), 8983 getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS)); 8984 if (Res.first.getNode()) { 8985 processIntegerCallValue(I, Res.first, true); 8986 PendingLoads.push_back(Res.second); 8987 return true; 8988 } 8989 8990 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0 8991 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0 8992 if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I)) 8993 return false; 8994 8995 // If the target has a fast compare for the given size, it will return a 8996 // preferred load type for that size. Require that the load VT is legal and 8997 // that the target supports unaligned loads of that type. Otherwise, return 8998 // INVALID. 8999 auto hasFastLoadsAndCompare = [&](unsigned NumBits) { 9000 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9001 MVT LVT = TLI.hasFastEqualityCompare(NumBits); 9002 if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) { 9003 // TODO: Handle 5 byte compare as 4-byte + 1 byte. 9004 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads. 9005 // TODO: Check alignment of src and dest ptrs. 9006 unsigned DstAS = LHS->getType()->getPointerAddressSpace(); 9007 unsigned SrcAS = RHS->getType()->getPointerAddressSpace(); 9008 if (!TLI.isTypeLegal(LVT) || 9009 !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) || 9010 !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS)) 9011 LVT = MVT::INVALID_SIMPLE_VALUE_TYPE; 9012 } 9013 9014 return LVT; 9015 }; 9016 9017 // This turns into unaligned loads. We only do this if the target natively 9018 // supports the MVT we'll be loading or if it is small enough (<= 4) that 9019 // we'll only produce a small number of byte loads. 9020 MVT LoadVT; 9021 unsigned NumBitsToCompare = CSize->getZExtValue() * 8; 9022 switch (NumBitsToCompare) { 9023 default: 9024 return false; 9025 case 16: 9026 LoadVT = MVT::i16; 9027 break; 9028 case 32: 9029 LoadVT = MVT::i32; 9030 break; 9031 case 64: 9032 case 128: 9033 case 256: 9034 LoadVT = hasFastLoadsAndCompare(NumBitsToCompare); 9035 break; 9036 } 9037 9038 if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE) 9039 return false; 9040 9041 SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this); 9042 SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this); 9043 9044 // Bitcast to a wide integer type if the loads are vectors. 9045 if (LoadVT.isVector()) { 9046 EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits()); 9047 LoadL = DAG.getBitcast(CmpVT, LoadL); 9048 LoadR = DAG.getBitcast(CmpVT, LoadR); 9049 } 9050 9051 SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE); 9052 processIntegerCallValue(I, Cmp, false); 9053 return true; 9054 } 9055 9056 /// See if we can lower a memchr call into an optimized form. If so, return 9057 /// true and lower it. Otherwise return false, and it will be lowered like a 9058 /// normal call. 9059 /// The caller already checked that \p I calls the appropriate LibFunc with a 9060 /// correct prototype. 9061 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) { 9062 const Value *Src = I.getArgOperand(0); 9063 const Value *Char = I.getArgOperand(1); 9064 const Value *Length = I.getArgOperand(2); 9065 9066 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9067 std::pair<SDValue, SDValue> Res = 9068 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(), 9069 getValue(Src), getValue(Char), getValue(Length), 9070 MachinePointerInfo(Src)); 9071 if (Res.first.getNode()) { 9072 setValue(&I, Res.first); 9073 PendingLoads.push_back(Res.second); 9074 return true; 9075 } 9076 9077 return false; 9078 } 9079 9080 /// See if we can lower a mempcpy call into an optimized form. If so, return 9081 /// true and lower it. Otherwise return false, and it will be lowered like a 9082 /// normal call. 9083 /// The caller already checked that \p I calls the appropriate LibFunc with a 9084 /// correct prototype. 9085 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) { 9086 SDValue Dst = getValue(I.getArgOperand(0)); 9087 SDValue Src = getValue(I.getArgOperand(1)); 9088 SDValue Size = getValue(I.getArgOperand(2)); 9089 9090 Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne(); 9091 Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne(); 9092 // DAG::getMemcpy needs Alignment to be defined. 9093 Align Alignment = std::min(DstAlign, SrcAlign); 9094 9095 SDLoc sdl = getCurSDLoc(); 9096 9097 // In the mempcpy context we need to pass in a false value for isTailCall 9098 // because the return pointer needs to be adjusted by the size of 9099 // the copied memory. 9100 SDValue Root = getMemoryRoot(); 9101 SDValue MC = DAG.getMemcpy( 9102 Root, sdl, Dst, Src, Size, Alignment, false, false, /*CI=*/nullptr, 9103 std::nullopt, MachinePointerInfo(I.getArgOperand(0)), 9104 MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata()); 9105 assert(MC.getNode() != nullptr && 9106 "** memcpy should not be lowered as TailCall in mempcpy context **"); 9107 DAG.setRoot(MC); 9108 9109 // Check if Size needs to be truncated or extended. 9110 Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType()); 9111 9112 // Adjust return pointer to point just past the last dst byte. 9113 SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(), 9114 Dst, Size); 9115 setValue(&I, DstPlusSize); 9116 return true; 9117 } 9118 9119 /// See if we can lower a strcpy call into an optimized form. If so, return 9120 /// true and lower it, otherwise return false and it will be lowered like a 9121 /// normal call. 9122 /// The caller already checked that \p I calls the appropriate LibFunc with a 9123 /// correct prototype. 9124 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) { 9125 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9126 9127 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9128 std::pair<SDValue, SDValue> Res = 9129 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(), 9130 getValue(Arg0), getValue(Arg1), 9131 MachinePointerInfo(Arg0), 9132 MachinePointerInfo(Arg1), isStpcpy); 9133 if (Res.first.getNode()) { 9134 setValue(&I, Res.first); 9135 DAG.setRoot(Res.second); 9136 return true; 9137 } 9138 9139 return false; 9140 } 9141 9142 /// See if we can lower a strcmp call into an optimized form. If so, return 9143 /// true and lower it, otherwise return false and it will be lowered like a 9144 /// normal call. 9145 /// The caller already checked that \p I calls the appropriate LibFunc with a 9146 /// correct prototype. 9147 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) { 9148 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9149 9150 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9151 std::pair<SDValue, SDValue> Res = 9152 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(), 9153 getValue(Arg0), getValue(Arg1), 9154 MachinePointerInfo(Arg0), 9155 MachinePointerInfo(Arg1)); 9156 if (Res.first.getNode()) { 9157 processIntegerCallValue(I, Res.first, true); 9158 PendingLoads.push_back(Res.second); 9159 return true; 9160 } 9161 9162 return false; 9163 } 9164 9165 /// See if we can lower a strlen call into an optimized form. If so, return 9166 /// true and lower it, otherwise return false and it will be lowered like a 9167 /// normal call. 9168 /// The caller already checked that \p I calls the appropriate LibFunc with a 9169 /// correct prototype. 9170 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) { 9171 const Value *Arg0 = I.getArgOperand(0); 9172 9173 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9174 std::pair<SDValue, SDValue> Res = 9175 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(), 9176 getValue(Arg0), MachinePointerInfo(Arg0)); 9177 if (Res.first.getNode()) { 9178 processIntegerCallValue(I, Res.first, false); 9179 PendingLoads.push_back(Res.second); 9180 return true; 9181 } 9182 9183 return false; 9184 } 9185 9186 /// See if we can lower a strnlen call into an optimized form. If so, return 9187 /// true and lower it, otherwise return false and it will be lowered like a 9188 /// normal call. 9189 /// The caller already checked that \p I calls the appropriate LibFunc with a 9190 /// correct prototype. 9191 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) { 9192 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1); 9193 9194 const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo(); 9195 std::pair<SDValue, SDValue> Res = 9196 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(), 9197 getValue(Arg0), getValue(Arg1), 9198 MachinePointerInfo(Arg0)); 9199 if (Res.first.getNode()) { 9200 processIntegerCallValue(I, Res.first, false); 9201 PendingLoads.push_back(Res.second); 9202 return true; 9203 } 9204 9205 return false; 9206 } 9207 9208 /// See if we can lower a unary floating-point operation into an SDNode with 9209 /// the specified Opcode. If so, return true and lower it, otherwise return 9210 /// false and it will be lowered like a normal call. 9211 /// The caller already checked that \p I calls the appropriate LibFunc with a 9212 /// correct prototype. 9213 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I, 9214 unsigned Opcode) { 9215 // We already checked this call's prototype; verify it doesn't modify errno. 9216 if (!I.onlyReadsMemory()) 9217 return false; 9218 9219 SDNodeFlags Flags; 9220 Flags.copyFMF(cast<FPMathOperator>(I)); 9221 9222 SDValue Tmp = getValue(I.getArgOperand(0)); 9223 setValue(&I, 9224 DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags)); 9225 return true; 9226 } 9227 9228 /// See if we can lower a binary floating-point operation into an SDNode with 9229 /// the specified Opcode. If so, return true and lower it. Otherwise return 9230 /// false, and it will be lowered like a normal call. 9231 /// The caller already checked that \p I calls the appropriate LibFunc with a 9232 /// correct prototype. 9233 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I, 9234 unsigned Opcode) { 9235 // We already checked this call's prototype; verify it doesn't modify errno. 9236 if (!I.onlyReadsMemory()) 9237 return false; 9238 9239 SDNodeFlags Flags; 9240 Flags.copyFMF(cast<FPMathOperator>(I)); 9241 9242 SDValue Tmp0 = getValue(I.getArgOperand(0)); 9243 SDValue Tmp1 = getValue(I.getArgOperand(1)); 9244 EVT VT = Tmp0.getValueType(); 9245 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags)); 9246 return true; 9247 } 9248 9249 void SelectionDAGBuilder::visitCall(const CallInst &I) { 9250 // Handle inline assembly differently. 9251 if (I.isInlineAsm()) { 9252 visitInlineAsm(I); 9253 return; 9254 } 9255 9256 diagnoseDontCall(I); 9257 9258 if (Function *F = I.getCalledFunction()) { 9259 if (F->isDeclaration()) { 9260 // Is this an LLVM intrinsic or a target-specific intrinsic? 9261 unsigned IID = F->getIntrinsicID(); 9262 if (!IID) 9263 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) 9264 IID = II->getIntrinsicID(F); 9265 9266 if (IID) { 9267 visitIntrinsicCall(I, IID); 9268 return; 9269 } 9270 } 9271 9272 // Check for well-known libc/libm calls. If the function is internal, it 9273 // can't be a library call. Don't do the check if marked as nobuiltin for 9274 // some reason or the call site requires strict floating point semantics. 9275 LibFunc Func; 9276 if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() && 9277 F->hasName() && LibInfo->getLibFunc(*F, Func) && 9278 LibInfo->hasOptimizedCodeGen(Func)) { 9279 switch (Func) { 9280 default: break; 9281 case LibFunc_bcmp: 9282 if (visitMemCmpBCmpCall(I)) 9283 return; 9284 break; 9285 case LibFunc_copysign: 9286 case LibFunc_copysignf: 9287 case LibFunc_copysignl: 9288 // We already checked this call's prototype; verify it doesn't modify 9289 // errno. 9290 if (I.onlyReadsMemory()) { 9291 SDValue LHS = getValue(I.getArgOperand(0)); 9292 SDValue RHS = getValue(I.getArgOperand(1)); 9293 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(), 9294 LHS.getValueType(), LHS, RHS)); 9295 return; 9296 } 9297 break; 9298 case LibFunc_fabs: 9299 case LibFunc_fabsf: 9300 case LibFunc_fabsl: 9301 if (visitUnaryFloatCall(I, ISD::FABS)) 9302 return; 9303 break; 9304 case LibFunc_fmin: 9305 case LibFunc_fminf: 9306 case LibFunc_fminl: 9307 if (visitBinaryFloatCall(I, ISD::FMINNUM)) 9308 return; 9309 break; 9310 case LibFunc_fmax: 9311 case LibFunc_fmaxf: 9312 case LibFunc_fmaxl: 9313 if (visitBinaryFloatCall(I, ISD::FMAXNUM)) 9314 return; 9315 break; 9316 case LibFunc_fminimum_num: 9317 case LibFunc_fminimum_numf: 9318 case LibFunc_fminimum_numl: 9319 if (visitBinaryFloatCall(I, ISD::FMINIMUMNUM)) 9320 return; 9321 break; 9322 case LibFunc_fmaximum_num: 9323 case LibFunc_fmaximum_numf: 9324 case LibFunc_fmaximum_numl: 9325 if (visitBinaryFloatCall(I, ISD::FMAXIMUMNUM)) 9326 return; 9327 break; 9328 case LibFunc_sin: 9329 case LibFunc_sinf: 9330 case LibFunc_sinl: 9331 if (visitUnaryFloatCall(I, ISD::FSIN)) 9332 return; 9333 break; 9334 case LibFunc_cos: 9335 case LibFunc_cosf: 9336 case LibFunc_cosl: 9337 if (visitUnaryFloatCall(I, ISD::FCOS)) 9338 return; 9339 break; 9340 case LibFunc_tan: 9341 case LibFunc_tanf: 9342 case LibFunc_tanl: 9343 if (visitUnaryFloatCall(I, ISD::FTAN)) 9344 return; 9345 break; 9346 case LibFunc_asin: 9347 case LibFunc_asinf: 9348 case LibFunc_asinl: 9349 if (visitUnaryFloatCall(I, ISD::FASIN)) 9350 return; 9351 break; 9352 case LibFunc_acos: 9353 case LibFunc_acosf: 9354 case LibFunc_acosl: 9355 if (visitUnaryFloatCall(I, ISD::FACOS)) 9356 return; 9357 break; 9358 case LibFunc_atan: 9359 case LibFunc_atanf: 9360 case LibFunc_atanl: 9361 if (visitUnaryFloatCall(I, ISD::FATAN)) 9362 return; 9363 break; 9364 case LibFunc_atan2: 9365 case LibFunc_atan2f: 9366 case LibFunc_atan2l: 9367 if (visitBinaryFloatCall(I, ISD::FATAN2)) 9368 return; 9369 break; 9370 case LibFunc_sinh: 9371 case LibFunc_sinhf: 9372 case LibFunc_sinhl: 9373 if (visitUnaryFloatCall(I, ISD::FSINH)) 9374 return; 9375 break; 9376 case LibFunc_cosh: 9377 case LibFunc_coshf: 9378 case LibFunc_coshl: 9379 if (visitUnaryFloatCall(I, ISD::FCOSH)) 9380 return; 9381 break; 9382 case LibFunc_tanh: 9383 case LibFunc_tanhf: 9384 case LibFunc_tanhl: 9385 if (visitUnaryFloatCall(I, ISD::FTANH)) 9386 return; 9387 break; 9388 case LibFunc_sqrt: 9389 case LibFunc_sqrtf: 9390 case LibFunc_sqrtl: 9391 case LibFunc_sqrt_finite: 9392 case LibFunc_sqrtf_finite: 9393 case LibFunc_sqrtl_finite: 9394 if (visitUnaryFloatCall(I, ISD::FSQRT)) 9395 return; 9396 break; 9397 case LibFunc_floor: 9398 case LibFunc_floorf: 9399 case LibFunc_floorl: 9400 if (visitUnaryFloatCall(I, ISD::FFLOOR)) 9401 return; 9402 break; 9403 case LibFunc_nearbyint: 9404 case LibFunc_nearbyintf: 9405 case LibFunc_nearbyintl: 9406 if (visitUnaryFloatCall(I, ISD::FNEARBYINT)) 9407 return; 9408 break; 9409 case LibFunc_ceil: 9410 case LibFunc_ceilf: 9411 case LibFunc_ceill: 9412 if (visitUnaryFloatCall(I, ISD::FCEIL)) 9413 return; 9414 break; 9415 case LibFunc_rint: 9416 case LibFunc_rintf: 9417 case LibFunc_rintl: 9418 if (visitUnaryFloatCall(I, ISD::FRINT)) 9419 return; 9420 break; 9421 case LibFunc_round: 9422 case LibFunc_roundf: 9423 case LibFunc_roundl: 9424 if (visitUnaryFloatCall(I, ISD::FROUND)) 9425 return; 9426 break; 9427 case LibFunc_trunc: 9428 case LibFunc_truncf: 9429 case LibFunc_truncl: 9430 if (visitUnaryFloatCall(I, ISD::FTRUNC)) 9431 return; 9432 break; 9433 case LibFunc_log2: 9434 case LibFunc_log2f: 9435 case LibFunc_log2l: 9436 if (visitUnaryFloatCall(I, ISD::FLOG2)) 9437 return; 9438 break; 9439 case LibFunc_exp2: 9440 case LibFunc_exp2f: 9441 case LibFunc_exp2l: 9442 if (visitUnaryFloatCall(I, ISD::FEXP2)) 9443 return; 9444 break; 9445 case LibFunc_exp10: 9446 case LibFunc_exp10f: 9447 case LibFunc_exp10l: 9448 if (visitUnaryFloatCall(I, ISD::FEXP10)) 9449 return; 9450 break; 9451 case LibFunc_ldexp: 9452 case LibFunc_ldexpf: 9453 case LibFunc_ldexpl: 9454 if (visitBinaryFloatCall(I, ISD::FLDEXP)) 9455 return; 9456 break; 9457 case LibFunc_memcmp: 9458 if (visitMemCmpBCmpCall(I)) 9459 return; 9460 break; 9461 case LibFunc_mempcpy: 9462 if (visitMemPCpyCall(I)) 9463 return; 9464 break; 9465 case LibFunc_memchr: 9466 if (visitMemChrCall(I)) 9467 return; 9468 break; 9469 case LibFunc_strcpy: 9470 if (visitStrCpyCall(I, false)) 9471 return; 9472 break; 9473 case LibFunc_stpcpy: 9474 if (visitStrCpyCall(I, true)) 9475 return; 9476 break; 9477 case LibFunc_strcmp: 9478 if (visitStrCmpCall(I)) 9479 return; 9480 break; 9481 case LibFunc_strlen: 9482 if (visitStrLenCall(I)) 9483 return; 9484 break; 9485 case LibFunc_strnlen: 9486 if (visitStrNLenCall(I)) 9487 return; 9488 break; 9489 } 9490 } 9491 } 9492 9493 if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) { 9494 LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), /*EHPadBB=*/nullptr); 9495 return; 9496 } 9497 9498 // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't 9499 // have to do anything here to lower funclet bundles. 9500 // CFGuardTarget bundles are lowered in LowerCallTo. 9501 assert(!I.hasOperandBundlesOtherThan( 9502 {LLVMContext::OB_deopt, LLVMContext::OB_funclet, 9503 LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated, 9504 LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi, 9505 LLVMContext::OB_convergencectrl}) && 9506 "Cannot lower calls with arbitrary operand bundles!"); 9507 9508 SDValue Callee = getValue(I.getCalledOperand()); 9509 9510 if (I.hasDeoptState()) 9511 LowerCallSiteWithDeoptBundle(&I, Callee, nullptr); 9512 else 9513 // Check if we can potentially perform a tail call. More detailed checking 9514 // is be done within LowerCallTo, after more information about the call is 9515 // known. 9516 LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall()); 9517 } 9518 9519 void SelectionDAGBuilder::LowerCallSiteWithPtrAuthBundle( 9520 const CallBase &CB, const BasicBlock *EHPadBB) { 9521 auto PAB = CB.getOperandBundle("ptrauth"); 9522 const Value *CalleeV = CB.getCalledOperand(); 9523 9524 // Gather the call ptrauth data from the operand bundle: 9525 // [ i32 <key>, i64 <discriminator> ] 9526 const auto *Key = cast<ConstantInt>(PAB->Inputs[0]); 9527 const Value *Discriminator = PAB->Inputs[1]; 9528 9529 assert(Key->getType()->isIntegerTy(32) && "Invalid ptrauth key"); 9530 assert(Discriminator->getType()->isIntegerTy(64) && 9531 "Invalid ptrauth discriminator"); 9532 9533 // Look through ptrauth constants to find the raw callee. 9534 // Do a direct unauthenticated call if we found it and everything matches. 9535 if (const auto *CalleeCPA = dyn_cast<ConstantPtrAuth>(CalleeV)) 9536 if (CalleeCPA->isKnownCompatibleWith(Key, Discriminator, 9537 DAG.getDataLayout())) 9538 return LowerCallTo(CB, getValue(CalleeCPA->getPointer()), CB.isTailCall(), 9539 CB.isMustTailCall(), EHPadBB); 9540 9541 // Functions should never be ptrauth-called directly. 9542 assert(!isa<Function>(CalleeV) && "invalid direct ptrauth call"); 9543 9544 // Otherwise, do an authenticated indirect call. 9545 TargetLowering::PtrAuthInfo PAI = {Key->getZExtValue(), 9546 getValue(Discriminator)}; 9547 9548 LowerCallTo(CB, getValue(CalleeV), CB.isTailCall(), CB.isMustTailCall(), 9549 EHPadBB, &PAI); 9550 } 9551 9552 namespace { 9553 9554 /// AsmOperandInfo - This contains information for each constraint that we are 9555 /// lowering. 9556 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo { 9557 public: 9558 /// CallOperand - If this is the result output operand or a clobber 9559 /// this is null, otherwise it is the incoming operand to the CallInst. 9560 /// This gets modified as the asm is processed. 9561 SDValue CallOperand; 9562 9563 /// AssignedRegs - If this is a register or register class operand, this 9564 /// contains the set of register corresponding to the operand. 9565 RegsForValue AssignedRegs; 9566 9567 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info) 9568 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) { 9569 } 9570 9571 /// Whether or not this operand accesses memory 9572 bool hasMemory(const TargetLowering &TLI) const { 9573 // Indirect operand accesses access memory. 9574 if (isIndirect) 9575 return true; 9576 9577 for (const auto &Code : Codes) 9578 if (TLI.getConstraintType(Code) == TargetLowering::C_Memory) 9579 return true; 9580 9581 return false; 9582 } 9583 }; 9584 9585 9586 } // end anonymous namespace 9587 9588 /// Make sure that the output operand \p OpInfo and its corresponding input 9589 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error 9590 /// out). 9591 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo, 9592 SDISelAsmOperandInfo &MatchingOpInfo, 9593 SelectionDAG &DAG) { 9594 if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT) 9595 return; 9596 9597 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 9598 const auto &TLI = DAG.getTargetLoweringInfo(); 9599 9600 std::pair<unsigned, const TargetRegisterClass *> MatchRC = 9601 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode, 9602 OpInfo.ConstraintVT); 9603 std::pair<unsigned, const TargetRegisterClass *> InputRC = 9604 TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode, 9605 MatchingOpInfo.ConstraintVT); 9606 const bool OutOpIsIntOrFP = 9607 OpInfo.ConstraintVT.isInteger() || OpInfo.ConstraintVT.isFloatingPoint(); 9608 const bool InOpIsIntOrFP = MatchingOpInfo.ConstraintVT.isInteger() || 9609 MatchingOpInfo.ConstraintVT.isFloatingPoint(); 9610 if ((OutOpIsIntOrFP != InOpIsIntOrFP) || (MatchRC.second != InputRC.second)) { 9611 // FIXME: error out in a more elegant fashion 9612 report_fatal_error("Unsupported asm: input constraint" 9613 " with a matching output constraint of" 9614 " incompatible type!"); 9615 } 9616 MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT; 9617 } 9618 9619 /// Get a direct memory input to behave well as an indirect operand. 9620 /// This may introduce stores, hence the need for a \p Chain. 9621 /// \return The (possibly updated) chain. 9622 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location, 9623 SDISelAsmOperandInfo &OpInfo, 9624 SelectionDAG &DAG) { 9625 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9626 9627 // If we don't have an indirect input, put it in the constpool if we can, 9628 // otherwise spill it to a stack slot. 9629 // TODO: This isn't quite right. We need to handle these according to 9630 // the addressing mode that the constraint wants. Also, this may take 9631 // an additional register for the computation and we don't want that 9632 // either. 9633 9634 // If the operand is a float, integer, or vector constant, spill to a 9635 // constant pool entry to get its address. 9636 const Value *OpVal = OpInfo.CallOperandVal; 9637 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) || 9638 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) { 9639 OpInfo.CallOperand = DAG.getConstantPool( 9640 cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout())); 9641 return Chain; 9642 } 9643 9644 // Otherwise, create a stack slot and emit a store to it before the asm. 9645 Type *Ty = OpVal->getType(); 9646 auto &DL = DAG.getDataLayout(); 9647 TypeSize TySize = DL.getTypeAllocSize(Ty); 9648 MachineFunction &MF = DAG.getMachineFunction(); 9649 const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering(); 9650 int StackID = 0; 9651 if (TySize.isScalable()) 9652 StackID = TFI->getStackIDForScalableVectors(); 9653 int SSFI = MF.getFrameInfo().CreateStackObject(TySize.getKnownMinValue(), 9654 DL.getPrefTypeAlign(Ty), false, 9655 nullptr, StackID); 9656 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL)); 9657 Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot, 9658 MachinePointerInfo::getFixedStack(MF, SSFI), 9659 TLI.getMemValueType(DL, Ty)); 9660 OpInfo.CallOperand = StackSlot; 9661 9662 return Chain; 9663 } 9664 9665 /// GetRegistersForValue - Assign registers (virtual or physical) for the 9666 /// specified operand. We prefer to assign virtual registers, to allow the 9667 /// register allocator to handle the assignment process. However, if the asm 9668 /// uses features that we can't model on machineinstrs, we have SDISel do the 9669 /// allocation. This produces generally horrible, but correct, code. 9670 /// 9671 /// OpInfo describes the operand 9672 /// RefOpInfo describes the matching operand if any, the operand otherwise 9673 static std::optional<unsigned> 9674 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL, 9675 SDISelAsmOperandInfo &OpInfo, 9676 SDISelAsmOperandInfo &RefOpInfo) { 9677 LLVMContext &Context = *DAG.getContext(); 9678 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9679 9680 MachineFunction &MF = DAG.getMachineFunction(); 9681 SmallVector<Register, 4> Regs; 9682 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 9683 9684 // No work to do for memory/address operands. 9685 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9686 OpInfo.ConstraintType == TargetLowering::C_Address) 9687 return std::nullopt; 9688 9689 // If this is a constraint for a single physreg, or a constraint for a 9690 // register class, find it. 9691 unsigned AssignedReg; 9692 const TargetRegisterClass *RC; 9693 std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint( 9694 &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT); 9695 // RC is unset only on failure. Return immediately. 9696 if (!RC) 9697 return std::nullopt; 9698 9699 // Get the actual register value type. This is important, because the user 9700 // may have asked for (e.g.) the AX register in i32 type. We need to 9701 // remember that AX is actually i16 to get the right extension. 9702 const MVT RegVT = *TRI.legalclasstypes_begin(*RC); 9703 9704 if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) { 9705 // If this is an FP operand in an integer register (or visa versa), or more 9706 // generally if the operand value disagrees with the register class we plan 9707 // to stick it in, fix the operand type. 9708 // 9709 // If this is an input value, the bitcast to the new type is done now. 9710 // Bitcast for output value is done at the end of visitInlineAsm(). 9711 if ((OpInfo.Type == InlineAsm::isOutput || 9712 OpInfo.Type == InlineAsm::isInput) && 9713 !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) { 9714 // Try to convert to the first EVT that the reg class contains. If the 9715 // types are identical size, use a bitcast to convert (e.g. two differing 9716 // vector types). Note: output bitcast is done at the end of 9717 // visitInlineAsm(). 9718 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) { 9719 // Exclude indirect inputs while they are unsupported because the code 9720 // to perform the load is missing and thus OpInfo.CallOperand still 9721 // refers to the input address rather than the pointed-to value. 9722 if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect) 9723 OpInfo.CallOperand = 9724 DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand); 9725 OpInfo.ConstraintVT = RegVT; 9726 // If the operand is an FP value and we want it in integer registers, 9727 // use the corresponding integer type. This turns an f64 value into 9728 // i64, which can be passed with two i32 values on a 32-bit machine. 9729 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) { 9730 MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits()); 9731 if (OpInfo.Type == InlineAsm::isInput) 9732 OpInfo.CallOperand = 9733 DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand); 9734 OpInfo.ConstraintVT = VT; 9735 } 9736 } 9737 } 9738 9739 // No need to allocate a matching input constraint since the constraint it's 9740 // matching to has already been allocated. 9741 if (OpInfo.isMatchingInputConstraint()) 9742 return std::nullopt; 9743 9744 EVT ValueVT = OpInfo.ConstraintVT; 9745 if (OpInfo.ConstraintVT == MVT::Other) 9746 ValueVT = RegVT; 9747 9748 // Initialize NumRegs. 9749 unsigned NumRegs = 1; 9750 if (OpInfo.ConstraintVT != MVT::Other) 9751 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT); 9752 9753 // If this is a constraint for a specific physical register, like {r17}, 9754 // assign it now. 9755 9756 // If this associated to a specific register, initialize iterator to correct 9757 // place. If virtual, make sure we have enough registers 9758 9759 // Initialize iterator if necessary 9760 TargetRegisterClass::iterator I = RC->begin(); 9761 MachineRegisterInfo &RegInfo = MF.getRegInfo(); 9762 9763 // Do not check for single registers. 9764 if (AssignedReg) { 9765 I = std::find(I, RC->end(), AssignedReg); 9766 if (I == RC->end()) { 9767 // RC does not contain the selected register, which indicates a 9768 // mismatch between the register and the required type/bitwidth. 9769 return {AssignedReg}; 9770 } 9771 } 9772 9773 for (; NumRegs; --NumRegs, ++I) { 9774 assert(I != RC->end() && "Ran out of registers to allocate!"); 9775 Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC); 9776 Regs.push_back(R); 9777 } 9778 9779 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT); 9780 return std::nullopt; 9781 } 9782 9783 static unsigned 9784 findMatchingInlineAsmOperand(unsigned OperandNo, 9785 const std::vector<SDValue> &AsmNodeOperands) { 9786 // Scan until we find the definition we already emitted of this operand. 9787 unsigned CurOp = InlineAsm::Op_FirstOperand; 9788 for (; OperandNo; --OperandNo) { 9789 // Advance to the next operand. 9790 unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal(); 9791 const InlineAsm::Flag F(OpFlag); 9792 assert( 9793 (F.isRegDefKind() || F.isRegDefEarlyClobberKind() || F.isMemKind()) && 9794 "Skipped past definitions?"); 9795 CurOp += F.getNumOperandRegisters() + 1; 9796 } 9797 return CurOp; 9798 } 9799 9800 namespace { 9801 9802 class ExtraFlags { 9803 unsigned Flags = 0; 9804 9805 public: 9806 explicit ExtraFlags(const CallBase &Call) { 9807 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9808 if (IA->hasSideEffects()) 9809 Flags |= InlineAsm::Extra_HasSideEffects; 9810 if (IA->isAlignStack()) 9811 Flags |= InlineAsm::Extra_IsAlignStack; 9812 if (Call.isConvergent()) 9813 Flags |= InlineAsm::Extra_IsConvergent; 9814 Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect; 9815 } 9816 9817 void update(const TargetLowering::AsmOperandInfo &OpInfo) { 9818 // Ideally, we would only check against memory constraints. However, the 9819 // meaning of an Other constraint can be target-specific and we can't easily 9820 // reason about it. Therefore, be conservative and set MayLoad/MayStore 9821 // for Other constraints as well. 9822 if (OpInfo.ConstraintType == TargetLowering::C_Memory || 9823 OpInfo.ConstraintType == TargetLowering::C_Other) { 9824 if (OpInfo.Type == InlineAsm::isInput) 9825 Flags |= InlineAsm::Extra_MayLoad; 9826 else if (OpInfo.Type == InlineAsm::isOutput) 9827 Flags |= InlineAsm::Extra_MayStore; 9828 else if (OpInfo.Type == InlineAsm::isClobber) 9829 Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore); 9830 } 9831 } 9832 9833 unsigned get() const { return Flags; } 9834 }; 9835 9836 } // end anonymous namespace 9837 9838 static bool isFunction(SDValue Op) { 9839 if (Op && Op.getOpcode() == ISD::GlobalAddress) { 9840 if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) { 9841 auto Fn = dyn_cast_or_null<Function>(GA->getGlobal()); 9842 9843 // In normal "call dllimport func" instruction (non-inlineasm) it force 9844 // indirect access by specifing call opcode. And usually specially print 9845 // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can 9846 // not do in this way now. (In fact, this is similar with "Data Access" 9847 // action). So here we ignore dllimport function. 9848 if (Fn && !Fn->hasDLLImportStorageClass()) 9849 return true; 9850 } 9851 } 9852 return false; 9853 } 9854 9855 /// visitInlineAsm - Handle a call to an InlineAsm object. 9856 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call, 9857 const BasicBlock *EHPadBB) { 9858 const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand()); 9859 9860 /// ConstraintOperands - Information about all of the constraints. 9861 SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands; 9862 9863 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 9864 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints( 9865 DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call); 9866 9867 // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack, 9868 // AsmDialect, MayLoad, MayStore). 9869 bool HasSideEffect = IA->hasSideEffects(); 9870 ExtraFlags ExtraInfo(Call); 9871 9872 for (auto &T : TargetConstraints) { 9873 ConstraintOperands.push_back(SDISelAsmOperandInfo(T)); 9874 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back(); 9875 9876 if (OpInfo.CallOperandVal) 9877 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal); 9878 9879 if (!HasSideEffect) 9880 HasSideEffect = OpInfo.hasMemory(TLI); 9881 9882 // Determine if this InlineAsm MayLoad or MayStore based on the constraints. 9883 // FIXME: Could we compute this on OpInfo rather than T? 9884 9885 // Compute the constraint code and ConstraintType to use. 9886 TLI.ComputeConstraintToUse(T, SDValue()); 9887 9888 if (T.ConstraintType == TargetLowering::C_Immediate && 9889 OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand)) 9890 // We've delayed emitting a diagnostic like the "n" constraint because 9891 // inlining could cause an integer showing up. 9892 return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) + 9893 "' expects an integer constant " 9894 "expression"); 9895 9896 ExtraInfo.update(T); 9897 } 9898 9899 // We won't need to flush pending loads if this asm doesn't touch 9900 // memory and is nonvolatile. 9901 SDValue Glue, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot(); 9902 9903 bool EmitEHLabels = isa<InvokeInst>(Call); 9904 if (EmitEHLabels) { 9905 assert(EHPadBB && "InvokeInst must have an EHPadBB"); 9906 } 9907 bool IsCallBr = isa<CallBrInst>(Call); 9908 9909 if (IsCallBr || EmitEHLabels) { 9910 // If this is a callbr or invoke we need to flush pending exports since 9911 // inlineasm_br and invoke are terminators. 9912 // We need to do this before nodes are glued to the inlineasm_br node. 9913 Chain = getControlRoot(); 9914 } 9915 9916 MCSymbol *BeginLabel = nullptr; 9917 if (EmitEHLabels) { 9918 Chain = lowerStartEH(Chain, EHPadBB, BeginLabel); 9919 } 9920 9921 int OpNo = -1; 9922 SmallVector<StringRef> AsmStrs; 9923 IA->collectAsmStrs(AsmStrs); 9924 9925 // Second pass over the constraints: compute which constraint option to use. 9926 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 9927 if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput) 9928 OpNo++; 9929 9930 // If this is an output operand with a matching input operand, look up the 9931 // matching input. If their types mismatch, e.g. one is an integer, the 9932 // other is floating point, or their sizes are different, flag it as an 9933 // error. 9934 if (OpInfo.hasMatchingInput()) { 9935 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput]; 9936 patchMatchingInput(OpInfo, Input, DAG); 9937 } 9938 9939 // Compute the constraint code and ConstraintType to use. 9940 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 9941 9942 if ((OpInfo.ConstraintType == TargetLowering::C_Memory && 9943 OpInfo.Type == InlineAsm::isClobber) || 9944 OpInfo.ConstraintType == TargetLowering::C_Address) 9945 continue; 9946 9947 // In Linux PIC model, there are 4 cases about value/label addressing: 9948 // 9949 // 1: Function call or Label jmp inside the module. 9950 // 2: Data access (such as global variable, static variable) inside module. 9951 // 3: Function call or Label jmp outside the module. 9952 // 4: Data access (such as global variable) outside the module. 9953 // 9954 // Due to current llvm inline asm architecture designed to not "recognize" 9955 // the asm code, there are quite troubles for us to treat mem addressing 9956 // differently for same value/adress used in different instuctions. 9957 // For example, in pic model, call a func may in plt way or direclty 9958 // pc-related, but lea/mov a function adress may use got. 9959 // 9960 // Here we try to "recognize" function call for the case 1 and case 3 in 9961 // inline asm. And try to adjust the constraint for them. 9962 // 9963 // TODO: Due to current inline asm didn't encourage to jmp to the outsider 9964 // label, so here we don't handle jmp function label now, but we need to 9965 // enhance it (especilly in PIC model) if we meet meaningful requirements. 9966 if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) && 9967 TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) && 9968 TM.getCodeModel() != CodeModel::Large) { 9969 OpInfo.isIndirect = false; 9970 OpInfo.ConstraintType = TargetLowering::C_Address; 9971 } 9972 9973 // If this is a memory input, and if the operand is not indirect, do what we 9974 // need to provide an address for the memory input. 9975 if (OpInfo.ConstraintType == TargetLowering::C_Memory && 9976 !OpInfo.isIndirect) { 9977 assert((OpInfo.isMultipleAlternative || 9978 (OpInfo.Type == InlineAsm::isInput)) && 9979 "Can only indirectify direct input operands!"); 9980 9981 // Memory operands really want the address of the value. 9982 Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG); 9983 9984 // There is no longer a Value* corresponding to this operand. 9985 OpInfo.CallOperandVal = nullptr; 9986 9987 // It is now an indirect operand. 9988 OpInfo.isIndirect = true; 9989 } 9990 9991 } 9992 9993 // AsmNodeOperands - The operands for the ISD::INLINEASM node. 9994 std::vector<SDValue> AsmNodeOperands; 9995 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain 9996 AsmNodeOperands.push_back(DAG.getTargetExternalSymbol( 9997 IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout()))); 9998 9999 // If we have a !srcloc metadata node associated with it, we want to attach 10000 // this to the ultimately generated inline asm machineinstr. To do this, we 10001 // pass in the third operand as this (potentially null) inline asm MDNode. 10002 const MDNode *SrcLoc = Call.getMetadata("srcloc"); 10003 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc)); 10004 10005 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore 10006 // bits as operand 3. 10007 AsmNodeOperands.push_back(DAG.getTargetConstant( 10008 ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10009 10010 // Third pass: Loop over operands to prepare DAG-level operands.. As part of 10011 // this, assign virtual and physical registers for inputs and otput. 10012 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 10013 // Assign Registers. 10014 SDISelAsmOperandInfo &RefOpInfo = 10015 OpInfo.isMatchingInputConstraint() 10016 ? ConstraintOperands[OpInfo.getMatchedOperand()] 10017 : OpInfo; 10018 const auto RegError = 10019 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo); 10020 if (RegError) { 10021 const MachineFunction &MF = DAG.getMachineFunction(); 10022 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 10023 const char *RegName = TRI.getName(*RegError); 10024 emitInlineAsmError(Call, "register '" + Twine(RegName) + 10025 "' allocated for constraint '" + 10026 Twine(OpInfo.ConstraintCode) + 10027 "' does not match required type"); 10028 return; 10029 } 10030 10031 auto DetectWriteToReservedRegister = [&]() { 10032 const MachineFunction &MF = DAG.getMachineFunction(); 10033 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 10034 for (unsigned Reg : OpInfo.AssignedRegs.Regs) { 10035 if (Register::isPhysicalRegister(Reg) && 10036 TRI.isInlineAsmReadOnlyReg(MF, Reg)) { 10037 const char *RegName = TRI.getName(Reg); 10038 emitInlineAsmError(Call, "write to reserved register '" + 10039 Twine(RegName) + "'"); 10040 return true; 10041 } 10042 } 10043 return false; 10044 }; 10045 assert((OpInfo.ConstraintType != TargetLowering::C_Address || 10046 (OpInfo.Type == InlineAsm::isInput && 10047 !OpInfo.isMatchingInputConstraint())) && 10048 "Only address as input operand is allowed."); 10049 10050 switch (OpInfo.Type) { 10051 case InlineAsm::isOutput: 10052 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 10053 const InlineAsm::ConstraintCode ConstraintID = 10054 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10055 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10056 "Failed to convert memory constraint code to constraint id."); 10057 10058 // Add information to the INLINEASM node to know about this output. 10059 InlineAsm::Flag OpFlags(InlineAsm::Kind::Mem, 1); 10060 OpFlags.setMemConstraint(ConstraintID); 10061 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(), 10062 MVT::i32)); 10063 AsmNodeOperands.push_back(OpInfo.CallOperand); 10064 } else { 10065 // Otherwise, this outputs to a register (directly for C_Register / 10066 // C_RegisterClass, and a target-defined fashion for 10067 // C_Immediate/C_Other). Find a register that we can use. 10068 if (OpInfo.AssignedRegs.Regs.empty()) { 10069 emitInlineAsmError( 10070 Call, "couldn't allocate output register for constraint '" + 10071 Twine(OpInfo.ConstraintCode) + "'"); 10072 return; 10073 } 10074 10075 if (DetectWriteToReservedRegister()) 10076 return; 10077 10078 // Add information to the INLINEASM node to know that this register is 10079 // set. 10080 OpInfo.AssignedRegs.AddInlineAsmOperands( 10081 OpInfo.isEarlyClobber ? InlineAsm::Kind::RegDefEarlyClobber 10082 : InlineAsm::Kind::RegDef, 10083 false, 0, getCurSDLoc(), DAG, AsmNodeOperands); 10084 } 10085 break; 10086 10087 case InlineAsm::isInput: 10088 case InlineAsm::isLabel: { 10089 SDValue InOperandVal = OpInfo.CallOperand; 10090 10091 if (OpInfo.isMatchingInputConstraint()) { 10092 // If this is required to match an output register we have already set, 10093 // just use its register. 10094 auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(), 10095 AsmNodeOperands); 10096 InlineAsm::Flag Flag(AsmNodeOperands[CurOp]->getAsZExtVal()); 10097 if (Flag.isRegDefKind() || Flag.isRegDefEarlyClobberKind()) { 10098 if (OpInfo.isIndirect) { 10099 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c 10100 emitInlineAsmError(Call, "inline asm not supported yet: " 10101 "don't know how to handle tied " 10102 "indirect register inputs"); 10103 return; 10104 } 10105 10106 SmallVector<Register, 4> Regs; 10107 MachineFunction &MF = DAG.getMachineFunction(); 10108 MachineRegisterInfo &MRI = MF.getRegInfo(); 10109 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); 10110 auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]); 10111 Register TiedReg = R->getReg(); 10112 MVT RegVT = R->getSimpleValueType(0); 10113 const TargetRegisterClass *RC = 10114 TiedReg.isVirtual() ? MRI.getRegClass(TiedReg) 10115 : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT) 10116 : TRI.getMinimalPhysRegClass(TiedReg); 10117 for (unsigned i = 0, e = Flag.getNumOperandRegisters(); i != e; ++i) 10118 Regs.push_back(MRI.createVirtualRegister(RC)); 10119 10120 RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType()); 10121 10122 SDLoc dl = getCurSDLoc(); 10123 // Use the produced MatchedRegs object to 10124 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, &Call); 10125 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, true, 10126 OpInfo.getMatchedOperand(), dl, DAG, 10127 AsmNodeOperands); 10128 break; 10129 } 10130 10131 assert(Flag.isMemKind() && "Unknown matching constraint!"); 10132 assert(Flag.getNumOperandRegisters() == 1 && 10133 "Unexpected number of operands"); 10134 // Add information to the INLINEASM node to know about this input. 10135 // See InlineAsm.h isUseOperandTiedToDef. 10136 Flag.clearMemConstraint(); 10137 Flag.setMatchingOp(OpInfo.getMatchedOperand()); 10138 AsmNodeOperands.push_back(DAG.getTargetConstant( 10139 Flag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10140 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]); 10141 break; 10142 } 10143 10144 // Treat indirect 'X' constraint as memory. 10145 if (OpInfo.ConstraintType == TargetLowering::C_Other && 10146 OpInfo.isIndirect) 10147 OpInfo.ConstraintType = TargetLowering::C_Memory; 10148 10149 if (OpInfo.ConstraintType == TargetLowering::C_Immediate || 10150 OpInfo.ConstraintType == TargetLowering::C_Other) { 10151 std::vector<SDValue> Ops; 10152 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode, 10153 Ops, DAG); 10154 if (Ops.empty()) { 10155 if (OpInfo.ConstraintType == TargetLowering::C_Immediate) 10156 if (isa<ConstantSDNode>(InOperandVal)) { 10157 emitInlineAsmError(Call, "value out of range for constraint '" + 10158 Twine(OpInfo.ConstraintCode) + "'"); 10159 return; 10160 } 10161 10162 emitInlineAsmError(Call, 10163 "invalid operand for inline asm constraint '" + 10164 Twine(OpInfo.ConstraintCode) + "'"); 10165 return; 10166 } 10167 10168 // Add information to the INLINEASM node to know about this input. 10169 InlineAsm::Flag ResOpType(InlineAsm::Kind::Imm, Ops.size()); 10170 AsmNodeOperands.push_back(DAG.getTargetConstant( 10171 ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout()))); 10172 llvm::append_range(AsmNodeOperands, Ops); 10173 break; 10174 } 10175 10176 if (OpInfo.ConstraintType == TargetLowering::C_Memory) { 10177 assert((OpInfo.isIndirect || 10178 OpInfo.ConstraintType != TargetLowering::C_Memory) && 10179 "Operand must be indirect to be a mem!"); 10180 assert(InOperandVal.getValueType() == 10181 TLI.getPointerTy(DAG.getDataLayout()) && 10182 "Memory operands expect pointer values"); 10183 10184 const InlineAsm::ConstraintCode ConstraintID = 10185 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10186 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10187 "Failed to convert memory constraint code to constraint id."); 10188 10189 // Add information to the INLINEASM node to know about this input. 10190 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10191 ResOpType.setMemConstraint(ConstraintID); 10192 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, 10193 getCurSDLoc(), 10194 MVT::i32)); 10195 AsmNodeOperands.push_back(InOperandVal); 10196 break; 10197 } 10198 10199 if (OpInfo.ConstraintType == TargetLowering::C_Address) { 10200 const InlineAsm::ConstraintCode ConstraintID = 10201 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode); 10202 assert(ConstraintID != InlineAsm::ConstraintCode::Unknown && 10203 "Failed to convert memory constraint code to constraint id."); 10204 10205 InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1); 10206 10207 SDValue AsmOp = InOperandVal; 10208 if (isFunction(InOperandVal)) { 10209 auto *GA = cast<GlobalAddressSDNode>(InOperandVal); 10210 ResOpType = InlineAsm::Flag(InlineAsm::Kind::Func, 1); 10211 AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(), 10212 InOperandVal.getValueType(), 10213 GA->getOffset()); 10214 } 10215 10216 // Add information to the INLINEASM node to know about this input. 10217 ResOpType.setMemConstraint(ConstraintID); 10218 10219 AsmNodeOperands.push_back( 10220 DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32)); 10221 10222 AsmNodeOperands.push_back(AsmOp); 10223 break; 10224 } 10225 10226 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass && 10227 OpInfo.ConstraintType != TargetLowering::C_Register) { 10228 emitInlineAsmError(Call, "unknown asm constraint '" + 10229 Twine(OpInfo.ConstraintCode) + "'"); 10230 return; 10231 } 10232 10233 // TODO: Support this. 10234 if (OpInfo.isIndirect) { 10235 emitInlineAsmError( 10236 Call, "Don't know how to handle indirect register inputs yet " 10237 "for constraint '" + 10238 Twine(OpInfo.ConstraintCode) + "'"); 10239 return; 10240 } 10241 10242 // Copy the input into the appropriate registers. 10243 if (OpInfo.AssignedRegs.Regs.empty()) { 10244 emitInlineAsmError(Call, 10245 "couldn't allocate input reg for constraint '" + 10246 Twine(OpInfo.ConstraintCode) + "'"); 10247 return; 10248 } 10249 10250 if (DetectWriteToReservedRegister()) 10251 return; 10252 10253 SDLoc dl = getCurSDLoc(); 10254 10255 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, 10256 &Call); 10257 10258 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, false, 10259 0, dl, DAG, AsmNodeOperands); 10260 break; 10261 } 10262 case InlineAsm::isClobber: 10263 // Add the clobbered value to the operand list, so that the register 10264 // allocator is aware that the physreg got clobbered. 10265 if (!OpInfo.AssignedRegs.Regs.empty()) 10266 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::Clobber, 10267 false, 0, getCurSDLoc(), DAG, 10268 AsmNodeOperands); 10269 break; 10270 } 10271 } 10272 10273 // Finish up input operands. Set the input chain and add the flag last. 10274 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain; 10275 if (Glue.getNode()) AsmNodeOperands.push_back(Glue); 10276 10277 unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM; 10278 Chain = DAG.getNode(ISDOpc, getCurSDLoc(), 10279 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands); 10280 Glue = Chain.getValue(1); 10281 10282 // Do additional work to generate outputs. 10283 10284 SmallVector<EVT, 1> ResultVTs; 10285 SmallVector<SDValue, 1> ResultValues; 10286 SmallVector<SDValue, 8> OutChains; 10287 10288 llvm::Type *CallResultType = Call.getType(); 10289 ArrayRef<Type *> ResultTypes; 10290 if (StructType *StructResult = dyn_cast<StructType>(CallResultType)) 10291 ResultTypes = StructResult->elements(); 10292 else if (!CallResultType->isVoidTy()) 10293 ResultTypes = ArrayRef(CallResultType); 10294 10295 auto CurResultType = ResultTypes.begin(); 10296 auto handleRegAssign = [&](SDValue V) { 10297 assert(CurResultType != ResultTypes.end() && "Unexpected value"); 10298 assert((*CurResultType)->isSized() && "Unexpected unsized type"); 10299 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType); 10300 ++CurResultType; 10301 // If the type of the inline asm call site return value is different but has 10302 // same size as the type of the asm output bitcast it. One example of this 10303 // is for vectors with different width / number of elements. This can 10304 // happen for register classes that can contain multiple different value 10305 // types. The preg or vreg allocated may not have the same VT as was 10306 // expected. 10307 // 10308 // This can also happen for a return value that disagrees with the register 10309 // class it is put in, eg. a double in a general-purpose register on a 10310 // 32-bit machine. 10311 if (ResultVT != V.getValueType() && 10312 ResultVT.getSizeInBits() == V.getValueSizeInBits()) 10313 V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V); 10314 else if (ResultVT != V.getValueType() && ResultVT.isInteger() && 10315 V.getValueType().isInteger()) { 10316 // If a result value was tied to an input value, the computed result 10317 // may have a wider width than the expected result. Extract the 10318 // relevant portion. 10319 V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V); 10320 } 10321 assert(ResultVT == V.getValueType() && "Asm result value mismatch!"); 10322 ResultVTs.push_back(ResultVT); 10323 ResultValues.push_back(V); 10324 }; 10325 10326 // Deal with output operands. 10327 for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) { 10328 if (OpInfo.Type == InlineAsm::isOutput) { 10329 SDValue Val; 10330 // Skip trivial output operands. 10331 if (OpInfo.AssignedRegs.Regs.empty()) 10332 continue; 10333 10334 switch (OpInfo.ConstraintType) { 10335 case TargetLowering::C_Register: 10336 case TargetLowering::C_RegisterClass: 10337 Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), 10338 Chain, &Glue, &Call); 10339 break; 10340 case TargetLowering::C_Immediate: 10341 case TargetLowering::C_Other: 10342 Val = TLI.LowerAsmOutputForConstraint(Chain, Glue, getCurSDLoc(), 10343 OpInfo, DAG); 10344 break; 10345 case TargetLowering::C_Memory: 10346 break; // Already handled. 10347 case TargetLowering::C_Address: 10348 break; // Silence warning. 10349 case TargetLowering::C_Unknown: 10350 assert(false && "Unexpected unknown constraint"); 10351 } 10352 10353 // Indirect output manifest as stores. Record output chains. 10354 if (OpInfo.isIndirect) { 10355 const Value *Ptr = OpInfo.CallOperandVal; 10356 assert(Ptr && "Expected value CallOperandVal for indirect asm operand"); 10357 SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr), 10358 MachinePointerInfo(Ptr)); 10359 OutChains.push_back(Store); 10360 } else { 10361 // generate CopyFromRegs to associated registers. 10362 assert(!Call.getType()->isVoidTy() && "Bad inline asm!"); 10363 if (Val.getOpcode() == ISD::MERGE_VALUES) { 10364 for (const SDValue &V : Val->op_values()) 10365 handleRegAssign(V); 10366 } else 10367 handleRegAssign(Val); 10368 } 10369 } 10370 } 10371 10372 // Set results. 10373 if (!ResultValues.empty()) { 10374 assert(CurResultType == ResultTypes.end() && 10375 "Mismatch in number of ResultTypes"); 10376 assert(ResultValues.size() == ResultTypes.size() && 10377 "Mismatch in number of output operands in asm result"); 10378 10379 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 10380 DAG.getVTList(ResultVTs), ResultValues); 10381 setValue(&Call, V); 10382 } 10383 10384 // Collect store chains. 10385 if (!OutChains.empty()) 10386 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains); 10387 10388 if (EmitEHLabels) { 10389 Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel); 10390 } 10391 10392 // Only Update Root if inline assembly has a memory effect. 10393 if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr || 10394 EmitEHLabels) 10395 DAG.setRoot(Chain); 10396 } 10397 10398 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call, 10399 const Twine &Message) { 10400 LLVMContext &Ctx = *DAG.getContext(); 10401 Ctx.emitError(&Call, Message); 10402 10403 // Make sure we leave the DAG in a valid state 10404 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10405 SmallVector<EVT, 1> ValueVTs; 10406 ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs); 10407 10408 if (ValueVTs.empty()) 10409 return; 10410 10411 SmallVector<SDValue, 1> Ops; 10412 for (const EVT &VT : ValueVTs) 10413 Ops.push_back(DAG.getUNDEF(VT)); 10414 10415 setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc())); 10416 } 10417 10418 void SelectionDAGBuilder::visitVAStart(const CallInst &I) { 10419 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(), 10420 MVT::Other, getRoot(), 10421 getValue(I.getArgOperand(0)), 10422 DAG.getSrcValue(I.getArgOperand(0)))); 10423 } 10424 10425 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) { 10426 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10427 const DataLayout &DL = DAG.getDataLayout(); 10428 SDValue V = DAG.getVAArg( 10429 TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(), 10430 getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)), 10431 DL.getABITypeAlign(I.getType()).value()); 10432 DAG.setRoot(V.getValue(1)); 10433 10434 if (I.getType()->isPointerTy()) 10435 V = DAG.getPtrExtOrTrunc( 10436 V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType())); 10437 setValue(&I, V); 10438 } 10439 10440 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) { 10441 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(), 10442 MVT::Other, getRoot(), 10443 getValue(I.getArgOperand(0)), 10444 DAG.getSrcValue(I.getArgOperand(0)))); 10445 } 10446 10447 void SelectionDAGBuilder::visitVACopy(const CallInst &I) { 10448 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(), 10449 MVT::Other, getRoot(), 10450 getValue(I.getArgOperand(0)), 10451 getValue(I.getArgOperand(1)), 10452 DAG.getSrcValue(I.getArgOperand(0)), 10453 DAG.getSrcValue(I.getArgOperand(1)))); 10454 } 10455 10456 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG, 10457 const Instruction &I, 10458 SDValue Op) { 10459 std::optional<ConstantRange> CR = getRange(I); 10460 10461 if (!CR || CR->isFullSet() || CR->isEmptySet() || CR->isUpperWrapped()) 10462 return Op; 10463 10464 APInt Lo = CR->getUnsignedMin(); 10465 if (!Lo.isMinValue()) 10466 return Op; 10467 10468 APInt Hi = CR->getUnsignedMax(); 10469 unsigned Bits = std::max(Hi.getActiveBits(), 10470 static_cast<unsigned>(IntegerType::MIN_INT_BITS)); 10471 10472 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits); 10473 10474 SDLoc SL = getCurSDLoc(); 10475 10476 SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op, 10477 DAG.getValueType(SmallVT)); 10478 unsigned NumVals = Op.getNode()->getNumValues(); 10479 if (NumVals == 1) 10480 return ZExt; 10481 10482 SmallVector<SDValue, 4> Ops; 10483 10484 Ops.push_back(ZExt); 10485 for (unsigned I = 1; I != NumVals; ++I) 10486 Ops.push_back(Op.getValue(I)); 10487 10488 return DAG.getMergeValues(Ops, SL); 10489 } 10490 10491 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of 10492 /// the call being lowered. 10493 /// 10494 /// This is a helper for lowering intrinsics that follow a target calling 10495 /// convention or require stack pointer adjustment. Only a subset of the 10496 /// intrinsic's operands need to participate in the calling convention. 10497 void SelectionDAGBuilder::populateCallLoweringInfo( 10498 TargetLowering::CallLoweringInfo &CLI, const CallBase *Call, 10499 unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy, 10500 AttributeSet RetAttrs, bool IsPatchPoint) { 10501 TargetLowering::ArgListTy Args; 10502 Args.reserve(NumArgs); 10503 10504 // Populate the argument list. 10505 // Attributes for args start at offset 1, after the return attribute. 10506 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs; 10507 ArgI != ArgE; ++ArgI) { 10508 const Value *V = Call->getOperand(ArgI); 10509 10510 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic."); 10511 10512 TargetLowering::ArgListEntry Entry; 10513 Entry.Node = getValue(V); 10514 Entry.Ty = V->getType(); 10515 Entry.setAttributes(Call, ArgI); 10516 Args.push_back(Entry); 10517 } 10518 10519 CLI.setDebugLoc(getCurSDLoc()) 10520 .setChain(getRoot()) 10521 .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args), 10522 RetAttrs) 10523 .setDiscardResult(Call->use_empty()) 10524 .setIsPatchPoint(IsPatchPoint) 10525 .setIsPreallocated( 10526 Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0); 10527 } 10528 10529 /// Add a stack map intrinsic call's live variable operands to a stackmap 10530 /// or patchpoint target node's operand list. 10531 /// 10532 /// Constants are converted to TargetConstants purely as an optimization to 10533 /// avoid constant materialization and register allocation. 10534 /// 10535 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not 10536 /// generate addess computation nodes, and so FinalizeISel can convert the 10537 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids 10538 /// address materialization and register allocation, but may also be required 10539 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an 10540 /// alloca in the entry block, then the runtime may assume that the alloca's 10541 /// StackMap location can be read immediately after compilation and that the 10542 /// location is valid at any point during execution (this is similar to the 10543 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were 10544 /// only available in a register, then the runtime would need to trap when 10545 /// execution reaches the StackMap in order to read the alloca's location. 10546 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx, 10547 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops, 10548 SelectionDAGBuilder &Builder) { 10549 SelectionDAG &DAG = Builder.DAG; 10550 for (unsigned I = StartIdx; I < Call.arg_size(); I++) { 10551 SDValue Op = Builder.getValue(Call.getArgOperand(I)); 10552 10553 // Things on the stack are pointer-typed, meaning that they are already 10554 // legal and can be emitted directly to target nodes. 10555 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { 10556 Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType())); 10557 } else { 10558 // Otherwise emit a target independent node to be legalised. 10559 Ops.push_back(Builder.getValue(Call.getArgOperand(I))); 10560 } 10561 } 10562 } 10563 10564 /// Lower llvm.experimental.stackmap. 10565 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) { 10566 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>, 10567 // [live variables...]) 10568 10569 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value."); 10570 10571 SDValue Chain, InGlue, Callee; 10572 SmallVector<SDValue, 32> Ops; 10573 10574 SDLoc DL = getCurSDLoc(); 10575 Callee = getValue(CI.getCalledOperand()); 10576 10577 // The stackmap intrinsic only records the live variables (the arguments 10578 // passed to it) and emits NOPS (if requested). Unlike the patchpoint 10579 // intrinsic, this won't be lowered to a function call. This means we don't 10580 // have to worry about calling conventions and target specific lowering code. 10581 // Instead we perform the call lowering right here. 10582 // 10583 // chain, flag = CALLSEQ_START(chain, 0, 0) 10584 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag) 10585 // chain, flag = CALLSEQ_END(chain, 0, 0, flag) 10586 // 10587 Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL); 10588 InGlue = Chain.getValue(1); 10589 10590 // Add the STACKMAP operands, starting with DAG house-keeping. 10591 Ops.push_back(Chain); 10592 Ops.push_back(InGlue); 10593 10594 // Add the <id>, <numShadowBytes> operands. 10595 // 10596 // These do not require legalisation, and can be emitted directly to target 10597 // constant nodes. 10598 SDValue ID = getValue(CI.getArgOperand(0)); 10599 assert(ID.getValueType() == MVT::i64); 10600 SDValue IDConst = 10601 DAG.getTargetConstant(ID->getAsZExtVal(), DL, ID.getValueType()); 10602 Ops.push_back(IDConst); 10603 10604 SDValue Shad = getValue(CI.getArgOperand(1)); 10605 assert(Shad.getValueType() == MVT::i32); 10606 SDValue ShadConst = 10607 DAG.getTargetConstant(Shad->getAsZExtVal(), DL, Shad.getValueType()); 10608 Ops.push_back(ShadConst); 10609 10610 // Add the live variables. 10611 addStackMapLiveVars(CI, 2, DL, Ops, *this); 10612 10613 // Create the STACKMAP node. 10614 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10615 Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops); 10616 InGlue = Chain.getValue(1); 10617 10618 Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InGlue, DL); 10619 10620 // Stackmaps don't generate values, so nothing goes into the NodeMap. 10621 10622 // Set the root to the target-lowered call chain. 10623 DAG.setRoot(Chain); 10624 10625 // Inform the Frame Information that we have a stackmap in this function. 10626 FuncInfo.MF->getFrameInfo().setHasStackMap(); 10627 } 10628 10629 /// Lower llvm.experimental.patchpoint directly to its target opcode. 10630 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB, 10631 const BasicBlock *EHPadBB) { 10632 // <ty> @llvm.experimental.patchpoint.<ty>(i64 <id>, 10633 // i32 <numBytes>, 10634 // i8* <target>, 10635 // i32 <numArgs>, 10636 // [Args...], 10637 // [live variables...]) 10638 10639 CallingConv::ID CC = CB.getCallingConv(); 10640 bool IsAnyRegCC = CC == CallingConv::AnyReg; 10641 bool HasDef = !CB.getType()->isVoidTy(); 10642 SDLoc dl = getCurSDLoc(); 10643 SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos)); 10644 10645 // Handle immediate and symbolic callees. 10646 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee)) 10647 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl, 10648 /*isTarget=*/true); 10649 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee)) 10650 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(), 10651 SDLoc(SymbolicCallee), 10652 SymbolicCallee->getValueType(0)); 10653 10654 // Get the real number of arguments participating in the call <numArgs> 10655 SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos)); 10656 unsigned NumArgs = NArgVal->getAsZExtVal(); 10657 10658 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs> 10659 // Intrinsics include all meta-operands up to but not including CC. 10660 unsigned NumMetaOpers = PatchPointOpers::CCPos; 10661 assert(CB.arg_size() >= NumMetaOpers + NumArgs && 10662 "Not enough arguments provided to the patchpoint intrinsic"); 10663 10664 // For AnyRegCC the arguments are lowered later on manually. 10665 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs; 10666 Type *ReturnTy = 10667 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType(); 10668 10669 TargetLowering::CallLoweringInfo CLI(DAG); 10670 populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee, 10671 ReturnTy, CB.getAttributes().getRetAttrs(), true); 10672 std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB); 10673 10674 SDNode *CallEnd = Result.second.getNode(); 10675 if (CallEnd->getOpcode() == ISD::EH_LABEL) 10676 CallEnd = CallEnd->getOperand(0).getNode(); 10677 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg)) 10678 CallEnd = CallEnd->getOperand(0).getNode(); 10679 10680 /// Get a call instruction from the call sequence chain. 10681 /// Tail calls are not allowed. 10682 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END && 10683 "Expected a callseq node."); 10684 SDNode *Call = CallEnd->getOperand(0).getNode(); 10685 bool HasGlue = Call->getGluedNode(); 10686 10687 // Replace the target specific call node with the patchable intrinsic. 10688 SmallVector<SDValue, 8> Ops; 10689 10690 // Push the chain. 10691 Ops.push_back(*(Call->op_begin())); 10692 10693 // Optionally, push the glue (if any). 10694 if (HasGlue) 10695 Ops.push_back(*(Call->op_end() - 1)); 10696 10697 // Push the register mask info. 10698 if (HasGlue) 10699 Ops.push_back(*(Call->op_end() - 2)); 10700 else 10701 Ops.push_back(*(Call->op_end() - 1)); 10702 10703 // Add the <id> and <numBytes> constants. 10704 SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos)); 10705 Ops.push_back(DAG.getTargetConstant(IDVal->getAsZExtVal(), dl, MVT::i64)); 10706 SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos)); 10707 Ops.push_back(DAG.getTargetConstant(NBytesVal->getAsZExtVal(), dl, MVT::i32)); 10708 10709 // Add the callee. 10710 Ops.push_back(Callee); 10711 10712 // Adjust <numArgs> to account for any arguments that have been passed on the 10713 // stack instead. 10714 // Call Node: Chain, Target, {Args}, RegMask, [Glue] 10715 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3); 10716 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs; 10717 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32)); 10718 10719 // Add the calling convention 10720 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32)); 10721 10722 // Add the arguments we omitted previously. The register allocator should 10723 // place these in any free register. 10724 if (IsAnyRegCC) 10725 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i) 10726 Ops.push_back(getValue(CB.getArgOperand(i))); 10727 10728 // Push the arguments from the call instruction. 10729 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1; 10730 Ops.append(Call->op_begin() + 2, e); 10731 10732 // Push live variables for the stack map. 10733 addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this); 10734 10735 SDVTList NodeTys; 10736 if (IsAnyRegCC && HasDef) { 10737 // Create the return types based on the intrinsic definition 10738 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10739 SmallVector<EVT, 3> ValueVTs; 10740 ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs); 10741 assert(ValueVTs.size() == 1 && "Expected only one return value type."); 10742 10743 // There is always a chain and a glue type at the end 10744 ValueVTs.push_back(MVT::Other); 10745 ValueVTs.push_back(MVT::Glue); 10746 NodeTys = DAG.getVTList(ValueVTs); 10747 } else 10748 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 10749 10750 // Replace the target specific call node with a PATCHPOINT node. 10751 SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops); 10752 10753 // Update the NodeMap. 10754 if (HasDef) { 10755 if (IsAnyRegCC) 10756 setValue(&CB, SDValue(PPV.getNode(), 0)); 10757 else 10758 setValue(&CB, Result.first); 10759 } 10760 10761 // Fixup the consumers of the intrinsic. The chain and glue may be used in the 10762 // call sequence. Furthermore the location of the chain and glue can change 10763 // when the AnyReg calling convention is used and the intrinsic returns a 10764 // value. 10765 if (IsAnyRegCC && HasDef) { 10766 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)}; 10767 SDValue To[] = {PPV.getValue(1), PPV.getValue(2)}; 10768 DAG.ReplaceAllUsesOfValuesWith(From, To, 2); 10769 } else 10770 DAG.ReplaceAllUsesWith(Call, PPV.getNode()); 10771 DAG.DeleteNode(Call); 10772 10773 // Inform the Frame Information that we have a patchpoint in this function. 10774 FuncInfo.MF->getFrameInfo().setHasPatchPoint(); 10775 } 10776 10777 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I, 10778 unsigned Intrinsic) { 10779 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 10780 SDValue Op1 = getValue(I.getArgOperand(0)); 10781 SDValue Op2; 10782 if (I.arg_size() > 1) 10783 Op2 = getValue(I.getArgOperand(1)); 10784 SDLoc dl = getCurSDLoc(); 10785 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 10786 SDValue Res; 10787 SDNodeFlags SDFlags; 10788 if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) 10789 SDFlags.copyFMF(*FPMO); 10790 10791 switch (Intrinsic) { 10792 case Intrinsic::vector_reduce_fadd: 10793 if (SDFlags.hasAllowReassociation()) 10794 Res = DAG.getNode(ISD::FADD, dl, VT, Op1, 10795 DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags), 10796 SDFlags); 10797 else 10798 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags); 10799 break; 10800 case Intrinsic::vector_reduce_fmul: 10801 if (SDFlags.hasAllowReassociation()) 10802 Res = DAG.getNode(ISD::FMUL, dl, VT, Op1, 10803 DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags), 10804 SDFlags); 10805 else 10806 Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags); 10807 break; 10808 case Intrinsic::vector_reduce_add: 10809 Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1); 10810 break; 10811 case Intrinsic::vector_reduce_mul: 10812 Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1); 10813 break; 10814 case Intrinsic::vector_reduce_and: 10815 Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1); 10816 break; 10817 case Intrinsic::vector_reduce_or: 10818 Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1); 10819 break; 10820 case Intrinsic::vector_reduce_xor: 10821 Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1); 10822 break; 10823 case Intrinsic::vector_reduce_smax: 10824 Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1); 10825 break; 10826 case Intrinsic::vector_reduce_smin: 10827 Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1); 10828 break; 10829 case Intrinsic::vector_reduce_umax: 10830 Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1); 10831 break; 10832 case Intrinsic::vector_reduce_umin: 10833 Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1); 10834 break; 10835 case Intrinsic::vector_reduce_fmax: 10836 Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags); 10837 break; 10838 case Intrinsic::vector_reduce_fmin: 10839 Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags); 10840 break; 10841 case Intrinsic::vector_reduce_fmaximum: 10842 Res = DAG.getNode(ISD::VECREDUCE_FMAXIMUM, dl, VT, Op1, SDFlags); 10843 break; 10844 case Intrinsic::vector_reduce_fminimum: 10845 Res = DAG.getNode(ISD::VECREDUCE_FMINIMUM, dl, VT, Op1, SDFlags); 10846 break; 10847 default: 10848 llvm_unreachable("Unhandled vector reduce intrinsic"); 10849 } 10850 setValue(&I, Res); 10851 } 10852 10853 /// Returns an AttributeList representing the attributes applied to the return 10854 /// value of the given call. 10855 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) { 10856 SmallVector<Attribute::AttrKind, 2> Attrs; 10857 if (CLI.RetSExt) 10858 Attrs.push_back(Attribute::SExt); 10859 if (CLI.RetZExt) 10860 Attrs.push_back(Attribute::ZExt); 10861 if (CLI.IsInReg) 10862 Attrs.push_back(Attribute::InReg); 10863 10864 return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex, 10865 Attrs); 10866 } 10867 10868 /// TargetLowering::LowerCallTo - This is the default LowerCallTo 10869 /// implementation, which just calls LowerCall. 10870 /// FIXME: When all targets are 10871 /// migrated to using LowerCall, this hook should be integrated into SDISel. 10872 std::pair<SDValue, SDValue> 10873 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const { 10874 // Handle the incoming return values from the call. 10875 CLI.Ins.clear(); 10876 Type *OrigRetTy = CLI.RetTy; 10877 SmallVector<EVT, 4> RetTys; 10878 SmallVector<TypeSize, 4> Offsets; 10879 auto &DL = CLI.DAG.getDataLayout(); 10880 ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets); 10881 10882 if (CLI.IsPostTypeLegalization) { 10883 // If we are lowering a libcall after legalization, split the return type. 10884 SmallVector<EVT, 4> OldRetTys; 10885 SmallVector<TypeSize, 4> OldOffsets; 10886 RetTys.swap(OldRetTys); 10887 Offsets.swap(OldOffsets); 10888 10889 for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) { 10890 EVT RetVT = OldRetTys[i]; 10891 uint64_t Offset = OldOffsets[i]; 10892 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT); 10893 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT); 10894 unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8; 10895 RetTys.append(NumRegs, RegisterVT); 10896 for (unsigned j = 0; j != NumRegs; ++j) 10897 Offsets.push_back(TypeSize::getFixed(Offset + j * RegisterVTByteSZ)); 10898 } 10899 } 10900 10901 SmallVector<ISD::OutputArg, 4> Outs; 10902 GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL); 10903 10904 bool CanLowerReturn = 10905 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(), 10906 CLI.IsVarArg, Outs, CLI.RetTy->getContext()); 10907 10908 SDValue DemoteStackSlot; 10909 int DemoteStackIdx = -100; 10910 if (!CanLowerReturn) { 10911 // FIXME: equivalent assert? 10912 // assert(!CS.hasInAllocaArgument() && 10913 // "sret demotion is incompatible with inalloca"); 10914 uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy); 10915 Align Alignment = DL.getPrefTypeAlign(CLI.RetTy); 10916 MachineFunction &MF = CLI.DAG.getMachineFunction(); 10917 DemoteStackIdx = 10918 MF.getFrameInfo().CreateStackObject(TySize, Alignment, false); 10919 Type *StackSlotPtrType = PointerType::get(CLI.RetTy, 10920 DL.getAllocaAddrSpace()); 10921 10922 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL)); 10923 ArgListEntry Entry; 10924 Entry.Node = DemoteStackSlot; 10925 Entry.Ty = StackSlotPtrType; 10926 Entry.IsSExt = false; 10927 Entry.IsZExt = false; 10928 Entry.IsInReg = false; 10929 Entry.IsSRet = true; 10930 Entry.IsNest = false; 10931 Entry.IsByVal = false; 10932 Entry.IsByRef = false; 10933 Entry.IsReturned = false; 10934 Entry.IsSwiftSelf = false; 10935 Entry.IsSwiftAsync = false; 10936 Entry.IsSwiftError = false; 10937 Entry.IsCFGuardTarget = false; 10938 Entry.Alignment = Alignment; 10939 CLI.getArgs().insert(CLI.getArgs().begin(), Entry); 10940 CLI.NumFixedArgs += 1; 10941 CLI.getArgs()[0].IndirectType = CLI.RetTy; 10942 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext()); 10943 10944 // sret demotion isn't compatible with tail-calls, since the sret argument 10945 // points into the callers stack frame. 10946 CLI.IsTailCall = false; 10947 } else { 10948 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 10949 CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL); 10950 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) { 10951 ISD::ArgFlagsTy Flags; 10952 if (NeedsRegBlock) { 10953 Flags.setInConsecutiveRegs(); 10954 if (I == RetTys.size() - 1) 10955 Flags.setInConsecutiveRegsLast(); 10956 } 10957 EVT VT = RetTys[I]; 10958 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 10959 CLI.CallConv, VT); 10960 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 10961 CLI.CallConv, VT); 10962 for (unsigned i = 0; i != NumRegs; ++i) { 10963 ISD::InputArg MyFlags; 10964 MyFlags.Flags = Flags; 10965 MyFlags.VT = RegisterVT; 10966 MyFlags.ArgVT = VT; 10967 MyFlags.Used = CLI.IsReturnValueUsed; 10968 if (CLI.RetTy->isPointerTy()) { 10969 MyFlags.Flags.setPointer(); 10970 MyFlags.Flags.setPointerAddrSpace( 10971 cast<PointerType>(CLI.RetTy)->getAddressSpace()); 10972 } 10973 if (CLI.RetSExt) 10974 MyFlags.Flags.setSExt(); 10975 if (CLI.RetZExt) 10976 MyFlags.Flags.setZExt(); 10977 if (CLI.IsInReg) 10978 MyFlags.Flags.setInReg(); 10979 CLI.Ins.push_back(MyFlags); 10980 } 10981 } 10982 } 10983 10984 // We push in swifterror return as the last element of CLI.Ins. 10985 ArgListTy &Args = CLI.getArgs(); 10986 if (supportSwiftError()) { 10987 for (const ArgListEntry &Arg : Args) { 10988 if (Arg.IsSwiftError) { 10989 ISD::InputArg MyFlags; 10990 MyFlags.VT = getPointerTy(DL); 10991 MyFlags.ArgVT = EVT(getPointerTy(DL)); 10992 MyFlags.Flags.setSwiftError(); 10993 CLI.Ins.push_back(MyFlags); 10994 } 10995 } 10996 } 10997 10998 // Handle all of the outgoing arguments. 10999 CLI.Outs.clear(); 11000 CLI.OutVals.clear(); 11001 for (unsigned i = 0, e = Args.size(); i != e; ++i) { 11002 SmallVector<EVT, 4> ValueVTs; 11003 ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs); 11004 // FIXME: Split arguments if CLI.IsPostTypeLegalization 11005 Type *FinalType = Args[i].Ty; 11006 if (Args[i].IsByVal) 11007 FinalType = Args[i].IndirectType; 11008 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters( 11009 FinalType, CLI.CallConv, CLI.IsVarArg, DL); 11010 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues; 11011 ++Value) { 11012 EVT VT = ValueVTs[Value]; 11013 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext()); 11014 SDValue Op = SDValue(Args[i].Node.getNode(), 11015 Args[i].Node.getResNo() + Value); 11016 ISD::ArgFlagsTy Flags; 11017 11018 // Certain targets (such as MIPS), may have a different ABI alignment 11019 // for a type depending on the context. Give the target a chance to 11020 // specify the alignment it wants. 11021 const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL)); 11022 Flags.setOrigAlign(OriginalAlignment); 11023 11024 if (Args[i].Ty->isPointerTy()) { 11025 Flags.setPointer(); 11026 Flags.setPointerAddrSpace( 11027 cast<PointerType>(Args[i].Ty)->getAddressSpace()); 11028 } 11029 if (Args[i].IsZExt) 11030 Flags.setZExt(); 11031 if (Args[i].IsSExt) 11032 Flags.setSExt(); 11033 if (Args[i].IsNoExt) 11034 Flags.setNoExt(); 11035 if (Args[i].IsInReg) { 11036 // If we are using vectorcall calling convention, a structure that is 11037 // passed InReg - is surely an HVA 11038 if (CLI.CallConv == CallingConv::X86_VectorCall && 11039 isa<StructType>(FinalType)) { 11040 // The first value of a structure is marked 11041 if (0 == Value) 11042 Flags.setHvaStart(); 11043 Flags.setHva(); 11044 } 11045 // Set InReg Flag 11046 Flags.setInReg(); 11047 } 11048 if (Args[i].IsSRet) 11049 Flags.setSRet(); 11050 if (Args[i].IsSwiftSelf) 11051 Flags.setSwiftSelf(); 11052 if (Args[i].IsSwiftAsync) 11053 Flags.setSwiftAsync(); 11054 if (Args[i].IsSwiftError) 11055 Flags.setSwiftError(); 11056 if (Args[i].IsCFGuardTarget) 11057 Flags.setCFGuardTarget(); 11058 if (Args[i].IsByVal) 11059 Flags.setByVal(); 11060 if (Args[i].IsByRef) 11061 Flags.setByRef(); 11062 if (Args[i].IsPreallocated) { 11063 Flags.setPreallocated(); 11064 // Set the byval flag for CCAssignFn callbacks that don't know about 11065 // preallocated. This way we can know how many bytes we should've 11066 // allocated and how many bytes a callee cleanup function will pop. If 11067 // we port preallocated to more targets, we'll have to add custom 11068 // preallocated handling in the various CC lowering callbacks. 11069 Flags.setByVal(); 11070 } 11071 if (Args[i].IsInAlloca) { 11072 Flags.setInAlloca(); 11073 // Set the byval flag for CCAssignFn callbacks that don't know about 11074 // inalloca. This way we can know how many bytes we should've allocated 11075 // and how many bytes a callee cleanup function will pop. If we port 11076 // inalloca to more targets, we'll have to add custom inalloca handling 11077 // in the various CC lowering callbacks. 11078 Flags.setByVal(); 11079 } 11080 Align MemAlign; 11081 if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) { 11082 unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType); 11083 Flags.setByValSize(FrameSize); 11084 11085 // info is not there but there are cases it cannot get right. 11086 if (auto MA = Args[i].Alignment) 11087 MemAlign = *MA; 11088 else 11089 MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL)); 11090 } else if (auto MA = Args[i].Alignment) { 11091 MemAlign = *MA; 11092 } else { 11093 MemAlign = OriginalAlignment; 11094 } 11095 Flags.setMemAlign(MemAlign); 11096 if (Args[i].IsNest) 11097 Flags.setNest(); 11098 if (NeedsRegBlock) 11099 Flags.setInConsecutiveRegs(); 11100 11101 MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11102 CLI.CallConv, VT); 11103 unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11104 CLI.CallConv, VT); 11105 SmallVector<SDValue, 4> Parts(NumParts); 11106 ISD::NodeType ExtendKind = ISD::ANY_EXTEND; 11107 11108 if (Args[i].IsSExt) 11109 ExtendKind = ISD::SIGN_EXTEND; 11110 else if (Args[i].IsZExt) 11111 ExtendKind = ISD::ZERO_EXTEND; 11112 11113 // Conservatively only handle 'returned' on non-vectors that can be lowered, 11114 // for now. 11115 if (Args[i].IsReturned && !Op.getValueType().isVector() && 11116 CanLowerReturn) { 11117 assert((CLI.RetTy == Args[i].Ty || 11118 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() && 11119 CLI.RetTy->getPointerAddressSpace() == 11120 Args[i].Ty->getPointerAddressSpace())) && 11121 RetTys.size() == NumValues && "unexpected use of 'returned'"); 11122 // Before passing 'returned' to the target lowering code, ensure that 11123 // either the register MVT and the actual EVT are the same size or that 11124 // the return value and argument are extended in the same way; in these 11125 // cases it's safe to pass the argument register value unchanged as the 11126 // return register value (although it's at the target's option whether 11127 // to do so) 11128 // TODO: allow code generation to take advantage of partially preserved 11129 // registers rather than clobbering the entire register when the 11130 // parameter extension method is not compatible with the return 11131 // extension method 11132 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) || 11133 (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt && 11134 CLI.RetZExt == Args[i].IsZExt)) 11135 Flags.setReturned(); 11136 } 11137 11138 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB, 11139 CLI.CallConv, ExtendKind); 11140 11141 for (unsigned j = 0; j != NumParts; ++j) { 11142 // if it isn't first piece, alignment must be 1 11143 // For scalable vectors the scalable part is currently handled 11144 // by individual targets, so we just use the known minimum size here. 11145 ISD::OutputArg MyFlags( 11146 Flags, Parts[j].getValueType().getSimpleVT(), VT, 11147 i < CLI.NumFixedArgs, i, 11148 j * Parts[j].getValueType().getStoreSize().getKnownMinValue()); 11149 if (NumParts > 1 && j == 0) 11150 MyFlags.Flags.setSplit(); 11151 else if (j != 0) { 11152 MyFlags.Flags.setOrigAlign(Align(1)); 11153 if (j == NumParts - 1) 11154 MyFlags.Flags.setSplitEnd(); 11155 } 11156 11157 CLI.Outs.push_back(MyFlags); 11158 CLI.OutVals.push_back(Parts[j]); 11159 } 11160 11161 if (NeedsRegBlock && Value == NumValues - 1) 11162 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast(); 11163 } 11164 } 11165 11166 SmallVector<SDValue, 4> InVals; 11167 CLI.Chain = LowerCall(CLI, InVals); 11168 11169 // Update CLI.InVals to use outside of this function. 11170 CLI.InVals = InVals; 11171 11172 // Verify that the target's LowerCall behaved as expected. 11173 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other && 11174 "LowerCall didn't return a valid chain!"); 11175 assert((!CLI.IsTailCall || InVals.empty()) && 11176 "LowerCall emitted a return value for a tail call!"); 11177 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) && 11178 "LowerCall didn't emit the correct number of values!"); 11179 11180 // For a tail call, the return value is merely live-out and there aren't 11181 // any nodes in the DAG representing it. Return a special value to 11182 // indicate that a tail call has been emitted and no more Instructions 11183 // should be processed in the current block. 11184 if (CLI.IsTailCall) { 11185 CLI.DAG.setRoot(CLI.Chain); 11186 return std::make_pair(SDValue(), SDValue()); 11187 } 11188 11189 #ifndef NDEBUG 11190 for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) { 11191 assert(InVals[i].getNode() && "LowerCall emitted a null value!"); 11192 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() && 11193 "LowerCall emitted a value with the wrong type!"); 11194 } 11195 #endif 11196 11197 SmallVector<SDValue, 4> ReturnValues; 11198 if (!CanLowerReturn) { 11199 // The instruction result is the result of loading from the 11200 // hidden sret parameter. 11201 SmallVector<EVT, 1> PVTs; 11202 Type *PtrRetTy = 11203 PointerType::get(OrigRetTy->getContext(), DL.getAllocaAddrSpace()); 11204 11205 ComputeValueVTs(*this, DL, PtrRetTy, PVTs); 11206 assert(PVTs.size() == 1 && "Pointers should fit in one register"); 11207 EVT PtrVT = PVTs[0]; 11208 11209 unsigned NumValues = RetTys.size(); 11210 ReturnValues.resize(NumValues); 11211 SmallVector<SDValue, 4> Chains(NumValues); 11212 11213 // An aggregate return value cannot wrap around the address space, so 11214 // offsets to its parts don't wrap either. 11215 SDNodeFlags Flags; 11216 Flags.setNoUnsignedWrap(true); 11217 11218 MachineFunction &MF = CLI.DAG.getMachineFunction(); 11219 Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx); 11220 for (unsigned i = 0; i < NumValues; ++i) { 11221 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot, 11222 CLI.DAG.getConstant(Offsets[i], CLI.DL, 11223 PtrVT), Flags); 11224 SDValue L = CLI.DAG.getLoad( 11225 RetTys[i], CLI.DL, CLI.Chain, Add, 11226 MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(), 11227 DemoteStackIdx, Offsets[i]), 11228 HiddenSRetAlign); 11229 ReturnValues[i] = L; 11230 Chains[i] = L.getValue(1); 11231 } 11232 11233 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains); 11234 } else { 11235 // Collect the legal value parts into potentially illegal values 11236 // that correspond to the original function's return values. 11237 std::optional<ISD::NodeType> AssertOp; 11238 if (CLI.RetSExt) 11239 AssertOp = ISD::AssertSext; 11240 else if (CLI.RetZExt) 11241 AssertOp = ISD::AssertZext; 11242 unsigned CurReg = 0; 11243 for (EVT VT : RetTys) { 11244 MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(), 11245 CLI.CallConv, VT); 11246 unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(), 11247 CLI.CallConv, VT); 11248 11249 ReturnValues.push_back(getCopyFromParts( 11250 CLI.DAG, CLI.DL, &InVals[CurReg], NumRegs, RegisterVT, VT, nullptr, 11251 CLI.Chain, CLI.CallConv, AssertOp)); 11252 CurReg += NumRegs; 11253 } 11254 11255 // For a function returning void, there is no return value. We can't create 11256 // such a node, so we just return a null return value in that case. In 11257 // that case, nothing will actually look at the value. 11258 if (ReturnValues.empty()) 11259 return std::make_pair(SDValue(), CLI.Chain); 11260 } 11261 11262 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL, 11263 CLI.DAG.getVTList(RetTys), ReturnValues); 11264 return std::make_pair(Res, CLI.Chain); 11265 } 11266 11267 /// Places new result values for the node in Results (their number 11268 /// and types must exactly match those of the original return values of 11269 /// the node), or leaves Results empty, which indicates that the node is not 11270 /// to be custom lowered after all. 11271 void TargetLowering::LowerOperationWrapper(SDNode *N, 11272 SmallVectorImpl<SDValue> &Results, 11273 SelectionDAG &DAG) const { 11274 SDValue Res = LowerOperation(SDValue(N, 0), DAG); 11275 11276 if (!Res.getNode()) 11277 return; 11278 11279 // If the original node has one result, take the return value from 11280 // LowerOperation as is. It might not be result number 0. 11281 if (N->getNumValues() == 1) { 11282 Results.push_back(Res); 11283 return; 11284 } 11285 11286 // If the original node has multiple results, then the return node should 11287 // have the same number of results. 11288 assert((N->getNumValues() == Res->getNumValues()) && 11289 "Lowering returned the wrong number of results!"); 11290 11291 // Places new result values base on N result number. 11292 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I) 11293 Results.push_back(Res.getValue(I)); 11294 } 11295 11296 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 11297 llvm_unreachable("LowerOperation not implemented for this target!"); 11298 } 11299 11300 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, 11301 unsigned Reg, 11302 ISD::NodeType ExtendType) { 11303 SDValue Op = getNonRegisterValue(V); 11304 assert((Op.getOpcode() != ISD::CopyFromReg || 11305 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) && 11306 "Copy from a reg to the same reg!"); 11307 assert(!Register::isPhysicalRegister(Reg) && "Is a physreg"); 11308 11309 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11310 // If this is an InlineAsm we have to match the registers required, not the 11311 // notional registers required by the type. 11312 11313 RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(), 11314 std::nullopt); // This is not an ABI copy. 11315 SDValue Chain = DAG.getEntryNode(); 11316 11317 if (ExtendType == ISD::ANY_EXTEND) { 11318 auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V); 11319 if (PreferredExtendIt != FuncInfo.PreferredExtendType.end()) 11320 ExtendType = PreferredExtendIt->second; 11321 } 11322 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType); 11323 PendingExports.push_back(Chain); 11324 } 11325 11326 #include "llvm/CodeGen/SelectionDAGISel.h" 11327 11328 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the 11329 /// entry block, return true. This includes arguments used by switches, since 11330 /// the switch may expand into multiple basic blocks. 11331 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) { 11332 // With FastISel active, we may be splitting blocks, so force creation 11333 // of virtual registers for all non-dead arguments. 11334 if (FastISel) 11335 return A->use_empty(); 11336 11337 const BasicBlock &Entry = A->getParent()->front(); 11338 for (const User *U : A->users()) 11339 if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U)) 11340 return false; // Use not in entry block. 11341 11342 return true; 11343 } 11344 11345 using ArgCopyElisionMapTy = 11346 DenseMap<const Argument *, 11347 std::pair<const AllocaInst *, const StoreInst *>>; 11348 11349 /// Scan the entry block of the function in FuncInfo for arguments that look 11350 /// like copies into a local alloca. Record any copied arguments in 11351 /// ArgCopyElisionCandidates. 11352 static void 11353 findArgumentCopyElisionCandidates(const DataLayout &DL, 11354 FunctionLoweringInfo *FuncInfo, 11355 ArgCopyElisionMapTy &ArgCopyElisionCandidates) { 11356 // Record the state of every static alloca used in the entry block. Argument 11357 // allocas are all used in the entry block, so we need approximately as many 11358 // entries as we have arguments. 11359 enum StaticAllocaInfo { Unknown, Clobbered, Elidable }; 11360 SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas; 11361 unsigned NumArgs = FuncInfo->Fn->arg_size(); 11362 StaticAllocas.reserve(NumArgs * 2); 11363 11364 auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * { 11365 if (!V) 11366 return nullptr; 11367 V = V->stripPointerCasts(); 11368 const auto *AI = dyn_cast<AllocaInst>(V); 11369 if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI)) 11370 return nullptr; 11371 auto Iter = StaticAllocas.insert({AI, Unknown}); 11372 return &Iter.first->second; 11373 }; 11374 11375 // Look for stores of arguments to static allocas. Look through bitcasts and 11376 // GEPs to handle type coercions, as long as the alloca is fully initialized 11377 // by the store. Any non-store use of an alloca escapes it and any subsequent 11378 // unanalyzed store might write it. 11379 // FIXME: Handle structs initialized with multiple stores. 11380 for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) { 11381 // Look for stores, and handle non-store uses conservatively. 11382 const auto *SI = dyn_cast<StoreInst>(&I); 11383 if (!SI) { 11384 // We will look through cast uses, so ignore them completely. 11385 if (I.isCast()) 11386 continue; 11387 // Ignore debug info and pseudo op intrinsics, they don't escape or store 11388 // to allocas. 11389 if (I.isDebugOrPseudoInst()) 11390 continue; 11391 // This is an unknown instruction. Assume it escapes or writes to all 11392 // static alloca operands. 11393 for (const Use &U : I.operands()) { 11394 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U)) 11395 *Info = StaticAllocaInfo::Clobbered; 11396 } 11397 continue; 11398 } 11399 11400 // If the stored value is a static alloca, mark it as escaped. 11401 if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand())) 11402 *Info = StaticAllocaInfo::Clobbered; 11403 11404 // Check if the destination is a static alloca. 11405 const Value *Dst = SI->getPointerOperand()->stripPointerCasts(); 11406 StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst); 11407 if (!Info) 11408 continue; 11409 const AllocaInst *AI = cast<AllocaInst>(Dst); 11410 11411 // Skip allocas that have been initialized or clobbered. 11412 if (*Info != StaticAllocaInfo::Unknown) 11413 continue; 11414 11415 // Check if the stored value is an argument, and that this store fully 11416 // initializes the alloca. 11417 // If the argument type has padding bits we can't directly forward a pointer 11418 // as the upper bits may contain garbage. 11419 // Don't elide copies from the same argument twice. 11420 const Value *Val = SI->getValueOperand()->stripPointerCasts(); 11421 const auto *Arg = dyn_cast<Argument>(Val); 11422 if (!Arg || Arg->hasPassPointeeByValueCopyAttr() || 11423 Arg->getType()->isEmptyTy() || 11424 DL.getTypeStoreSize(Arg->getType()) != 11425 DL.getTypeAllocSize(AI->getAllocatedType()) || 11426 !DL.typeSizeEqualsStoreSize(Arg->getType()) || 11427 ArgCopyElisionCandidates.count(Arg)) { 11428 *Info = StaticAllocaInfo::Clobbered; 11429 continue; 11430 } 11431 11432 LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI 11433 << '\n'); 11434 11435 // Mark this alloca and store for argument copy elision. 11436 *Info = StaticAllocaInfo::Elidable; 11437 ArgCopyElisionCandidates.insert({Arg, {AI, SI}}); 11438 11439 // Stop scanning if we've seen all arguments. This will happen early in -O0 11440 // builds, which is useful, because -O0 builds have large entry blocks and 11441 // many allocas. 11442 if (ArgCopyElisionCandidates.size() == NumArgs) 11443 break; 11444 } 11445 } 11446 11447 /// Try to elide argument copies from memory into a local alloca. Succeeds if 11448 /// ArgVal is a load from a suitable fixed stack object. 11449 static void tryToElideArgumentCopy( 11450 FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains, 11451 DenseMap<int, int> &ArgCopyElisionFrameIndexMap, 11452 SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs, 11453 ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg, 11454 ArrayRef<SDValue> ArgVals, bool &ArgHasUses) { 11455 // Check if this is a load from a fixed stack object. 11456 auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]); 11457 if (!LNode) 11458 return; 11459 auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()); 11460 if (!FINode) 11461 return; 11462 11463 // Check that the fixed stack object is the right size and alignment. 11464 // Look at the alignment that the user wrote on the alloca instead of looking 11465 // at the stack object. 11466 auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg); 11467 assert(ArgCopyIter != ArgCopyElisionCandidates.end()); 11468 const AllocaInst *AI = ArgCopyIter->second.first; 11469 int FixedIndex = FINode->getIndex(); 11470 int &AllocaIndex = FuncInfo.StaticAllocaMap[AI]; 11471 int OldIndex = AllocaIndex; 11472 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo(); 11473 if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) { 11474 LLVM_DEBUG( 11475 dbgs() << " argument copy elision failed due to bad fixed stack " 11476 "object size\n"); 11477 return; 11478 } 11479 Align RequiredAlignment = AI->getAlign(); 11480 if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) { 11481 LLVM_DEBUG(dbgs() << " argument copy elision failed: alignment of alloca " 11482 "greater than stack argument alignment (" 11483 << DebugStr(RequiredAlignment) << " vs " 11484 << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n"); 11485 return; 11486 } 11487 11488 // Perform the elision. Delete the old stack object and replace its only use 11489 // in the variable info map. Mark the stack object as mutable and aliased. 11490 LLVM_DEBUG({ 11491 dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n' 11492 << " Replacing frame index " << OldIndex << " with " << FixedIndex 11493 << '\n'; 11494 }); 11495 MFI.RemoveStackObject(OldIndex); 11496 MFI.setIsImmutableObjectIndex(FixedIndex, false); 11497 MFI.setIsAliasedObjectIndex(FixedIndex, true); 11498 AllocaIndex = FixedIndex; 11499 ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex}); 11500 for (SDValue ArgVal : ArgVals) 11501 Chains.push_back(ArgVal.getValue(1)); 11502 11503 // Avoid emitting code for the store implementing the copy. 11504 const StoreInst *SI = ArgCopyIter->second.second; 11505 ElidedArgCopyInstrs.insert(SI); 11506 11507 // Check for uses of the argument again so that we can avoid exporting ArgVal 11508 // if it is't used by anything other than the store. 11509 for (const Value *U : Arg.users()) { 11510 if (U != SI) { 11511 ArgHasUses = true; 11512 break; 11513 } 11514 } 11515 } 11516 11517 void SelectionDAGISel::LowerArguments(const Function &F) { 11518 SelectionDAG &DAG = SDB->DAG; 11519 SDLoc dl = SDB->getCurSDLoc(); 11520 const DataLayout &DL = DAG.getDataLayout(); 11521 SmallVector<ISD::InputArg, 16> Ins; 11522 11523 // In Naked functions we aren't going to save any registers. 11524 if (F.hasFnAttribute(Attribute::Naked)) 11525 return; 11526 11527 if (!FuncInfo->CanLowerReturn) { 11528 // Put in an sret pointer parameter before all the other parameters. 11529 SmallVector<EVT, 1> ValueVTs; 11530 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11531 PointerType::get(F.getContext(), 11532 DAG.getDataLayout().getAllocaAddrSpace()), 11533 ValueVTs); 11534 11535 // NOTE: Assuming that a pointer will never break down to more than one VT 11536 // or one register. 11537 ISD::ArgFlagsTy Flags; 11538 Flags.setSRet(); 11539 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]); 11540 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 11541 ISD::InputArg::NoArgIndex, 0); 11542 Ins.push_back(RetArg); 11543 } 11544 11545 // Look for stores of arguments to static allocas. Mark such arguments with a 11546 // flag to ask the target to give us the memory location of that argument if 11547 // available. 11548 ArgCopyElisionMapTy ArgCopyElisionCandidates; 11549 findArgumentCopyElisionCandidates(DL, FuncInfo.get(), 11550 ArgCopyElisionCandidates); 11551 11552 // Set up the incoming argument description vector. 11553 for (const Argument &Arg : F.args()) { 11554 unsigned ArgNo = Arg.getArgNo(); 11555 SmallVector<EVT, 4> ValueVTs; 11556 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11557 bool isArgValueUsed = !Arg.use_empty(); 11558 unsigned PartBase = 0; 11559 Type *FinalType = Arg.getType(); 11560 if (Arg.hasAttribute(Attribute::ByVal)) 11561 FinalType = Arg.getParamByValType(); 11562 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters( 11563 FinalType, F.getCallingConv(), F.isVarArg(), DL); 11564 for (unsigned Value = 0, NumValues = ValueVTs.size(); 11565 Value != NumValues; ++Value) { 11566 EVT VT = ValueVTs[Value]; 11567 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext()); 11568 ISD::ArgFlagsTy Flags; 11569 11570 11571 if (Arg.getType()->isPointerTy()) { 11572 Flags.setPointer(); 11573 Flags.setPointerAddrSpace( 11574 cast<PointerType>(Arg.getType())->getAddressSpace()); 11575 } 11576 if (Arg.hasAttribute(Attribute::ZExt)) 11577 Flags.setZExt(); 11578 if (Arg.hasAttribute(Attribute::SExt)) 11579 Flags.setSExt(); 11580 if (Arg.hasAttribute(Attribute::InReg)) { 11581 // If we are using vectorcall calling convention, a structure that is 11582 // passed InReg - is surely an HVA 11583 if (F.getCallingConv() == CallingConv::X86_VectorCall && 11584 isa<StructType>(Arg.getType())) { 11585 // The first value of a structure is marked 11586 if (0 == Value) 11587 Flags.setHvaStart(); 11588 Flags.setHva(); 11589 } 11590 // Set InReg Flag 11591 Flags.setInReg(); 11592 } 11593 if (Arg.hasAttribute(Attribute::StructRet)) 11594 Flags.setSRet(); 11595 if (Arg.hasAttribute(Attribute::SwiftSelf)) 11596 Flags.setSwiftSelf(); 11597 if (Arg.hasAttribute(Attribute::SwiftAsync)) 11598 Flags.setSwiftAsync(); 11599 if (Arg.hasAttribute(Attribute::SwiftError)) 11600 Flags.setSwiftError(); 11601 if (Arg.hasAttribute(Attribute::ByVal)) 11602 Flags.setByVal(); 11603 if (Arg.hasAttribute(Attribute::ByRef)) 11604 Flags.setByRef(); 11605 if (Arg.hasAttribute(Attribute::InAlloca)) { 11606 Flags.setInAlloca(); 11607 // Set the byval flag for CCAssignFn callbacks that don't know about 11608 // inalloca. This way we can know how many bytes we should've allocated 11609 // and how many bytes a callee cleanup function will pop. If we port 11610 // inalloca to more targets, we'll have to add custom inalloca handling 11611 // in the various CC lowering callbacks. 11612 Flags.setByVal(); 11613 } 11614 if (Arg.hasAttribute(Attribute::Preallocated)) { 11615 Flags.setPreallocated(); 11616 // Set the byval flag for CCAssignFn callbacks that don't know about 11617 // preallocated. This way we can know how many bytes we should've 11618 // allocated and how many bytes a callee cleanup function will pop. If 11619 // we port preallocated to more targets, we'll have to add custom 11620 // preallocated handling in the various CC lowering callbacks. 11621 Flags.setByVal(); 11622 } 11623 11624 // Certain targets (such as MIPS), may have a different ABI alignment 11625 // for a type depending on the context. Give the target a chance to 11626 // specify the alignment it wants. 11627 const Align OriginalAlignment( 11628 TLI->getABIAlignmentForCallingConv(ArgTy, DL)); 11629 Flags.setOrigAlign(OriginalAlignment); 11630 11631 Align MemAlign; 11632 Type *ArgMemTy = nullptr; 11633 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() || 11634 Flags.isByRef()) { 11635 if (!ArgMemTy) 11636 ArgMemTy = Arg.getPointeeInMemoryValueType(); 11637 11638 uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy); 11639 11640 // For in-memory arguments, size and alignment should be passed from FE. 11641 // BE will guess if this info is not there but there are cases it cannot 11642 // get right. 11643 if (auto ParamAlign = Arg.getParamStackAlign()) 11644 MemAlign = *ParamAlign; 11645 else if ((ParamAlign = Arg.getParamAlign())) 11646 MemAlign = *ParamAlign; 11647 else 11648 MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL)); 11649 if (Flags.isByRef()) 11650 Flags.setByRefSize(MemSize); 11651 else 11652 Flags.setByValSize(MemSize); 11653 } else if (auto ParamAlign = Arg.getParamStackAlign()) { 11654 MemAlign = *ParamAlign; 11655 } else { 11656 MemAlign = OriginalAlignment; 11657 } 11658 Flags.setMemAlign(MemAlign); 11659 11660 if (Arg.hasAttribute(Attribute::Nest)) 11661 Flags.setNest(); 11662 if (NeedsRegBlock) 11663 Flags.setInConsecutiveRegs(); 11664 if (ArgCopyElisionCandidates.count(&Arg)) 11665 Flags.setCopyElisionCandidate(); 11666 if (Arg.hasAttribute(Attribute::Returned)) 11667 Flags.setReturned(); 11668 11669 MVT RegisterVT = TLI->getRegisterTypeForCallingConv( 11670 *CurDAG->getContext(), F.getCallingConv(), VT); 11671 unsigned NumRegs = TLI->getNumRegistersForCallingConv( 11672 *CurDAG->getContext(), F.getCallingConv(), VT); 11673 for (unsigned i = 0; i != NumRegs; ++i) { 11674 // For scalable vectors, use the minimum size; individual targets 11675 // are responsible for handling scalable vector arguments and 11676 // return values. 11677 ISD::InputArg MyFlags( 11678 Flags, RegisterVT, VT, isArgValueUsed, ArgNo, 11679 PartBase + i * RegisterVT.getStoreSize().getKnownMinValue()); 11680 if (NumRegs > 1 && i == 0) 11681 MyFlags.Flags.setSplit(); 11682 // if it isn't first piece, alignment must be 1 11683 else if (i > 0) { 11684 MyFlags.Flags.setOrigAlign(Align(1)); 11685 if (i == NumRegs - 1) 11686 MyFlags.Flags.setSplitEnd(); 11687 } 11688 Ins.push_back(MyFlags); 11689 } 11690 if (NeedsRegBlock && Value == NumValues - 1) 11691 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast(); 11692 PartBase += VT.getStoreSize().getKnownMinValue(); 11693 } 11694 } 11695 11696 // Call the target to set up the argument values. 11697 SmallVector<SDValue, 8> InVals; 11698 SDValue NewRoot = TLI->LowerFormalArguments( 11699 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals); 11700 11701 // Verify that the target's LowerFormalArguments behaved as expected. 11702 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other && 11703 "LowerFormalArguments didn't return a valid chain!"); 11704 assert(InVals.size() == Ins.size() && 11705 "LowerFormalArguments didn't emit the correct number of values!"); 11706 LLVM_DEBUG({ 11707 for (unsigned i = 0, e = Ins.size(); i != e; ++i) { 11708 assert(InVals[i].getNode() && 11709 "LowerFormalArguments emitted a null value!"); 11710 assert(EVT(Ins[i].VT) == InVals[i].getValueType() && 11711 "LowerFormalArguments emitted a value with the wrong type!"); 11712 } 11713 }); 11714 11715 // Update the DAG with the new chain value resulting from argument lowering. 11716 DAG.setRoot(NewRoot); 11717 11718 // Set up the argument values. 11719 unsigned i = 0; 11720 if (!FuncInfo->CanLowerReturn) { 11721 // Create a virtual register for the sret pointer, and put in a copy 11722 // from the sret argument into it. 11723 SmallVector<EVT, 1> ValueVTs; 11724 ComputeValueVTs(*TLI, DAG.getDataLayout(), 11725 PointerType::get(F.getContext(), 11726 DAG.getDataLayout().getAllocaAddrSpace()), 11727 ValueVTs); 11728 MVT VT = ValueVTs[0].getSimpleVT(); 11729 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT); 11730 std::optional<ISD::NodeType> AssertOp; 11731 SDValue ArgValue = 11732 getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, nullptr, NewRoot, 11733 F.getCallingConv(), AssertOp); 11734 11735 MachineFunction& MF = SDB->DAG.getMachineFunction(); 11736 MachineRegisterInfo& RegInfo = MF.getRegInfo(); 11737 Register SRetReg = 11738 RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT)); 11739 FuncInfo->DemoteRegister = SRetReg; 11740 NewRoot = 11741 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue); 11742 DAG.setRoot(NewRoot); 11743 11744 // i indexes lowered arguments. Bump it past the hidden sret argument. 11745 ++i; 11746 } 11747 11748 SmallVector<SDValue, 4> Chains; 11749 DenseMap<int, int> ArgCopyElisionFrameIndexMap; 11750 for (const Argument &Arg : F.args()) { 11751 SmallVector<SDValue, 4> ArgValues; 11752 SmallVector<EVT, 4> ValueVTs; 11753 ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs); 11754 unsigned NumValues = ValueVTs.size(); 11755 if (NumValues == 0) 11756 continue; 11757 11758 bool ArgHasUses = !Arg.use_empty(); 11759 11760 // Elide the copying store if the target loaded this argument from a 11761 // suitable fixed stack object. 11762 if (Ins[i].Flags.isCopyElisionCandidate()) { 11763 unsigned NumParts = 0; 11764 for (EVT VT : ValueVTs) 11765 NumParts += TLI->getNumRegistersForCallingConv(*CurDAG->getContext(), 11766 F.getCallingConv(), VT); 11767 11768 tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap, 11769 ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg, 11770 ArrayRef(&InVals[i], NumParts), ArgHasUses); 11771 } 11772 11773 // If this argument is unused then remember its value. It is used to generate 11774 // debugging information. 11775 bool isSwiftErrorArg = 11776 TLI->supportSwiftError() && 11777 Arg.hasAttribute(Attribute::SwiftError); 11778 if (!ArgHasUses && !isSwiftErrorArg) { 11779 SDB->setUnusedArgValue(&Arg, InVals[i]); 11780 11781 // Also remember any frame index for use in FastISel. 11782 if (FrameIndexSDNode *FI = 11783 dyn_cast<FrameIndexSDNode>(InVals[i].getNode())) 11784 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11785 } 11786 11787 for (unsigned Val = 0; Val != NumValues; ++Val) { 11788 EVT VT = ValueVTs[Val]; 11789 MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(), 11790 F.getCallingConv(), VT); 11791 unsigned NumParts = TLI->getNumRegistersForCallingConv( 11792 *CurDAG->getContext(), F.getCallingConv(), VT); 11793 11794 // Even an apparent 'unused' swifterror argument needs to be returned. So 11795 // we do generate a copy for it that can be used on return from the 11796 // function. 11797 if (ArgHasUses || isSwiftErrorArg) { 11798 std::optional<ISD::NodeType> AssertOp; 11799 if (Arg.hasAttribute(Attribute::SExt)) 11800 AssertOp = ISD::AssertSext; 11801 else if (Arg.hasAttribute(Attribute::ZExt)) 11802 AssertOp = ISD::AssertZext; 11803 11804 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts, 11805 PartVT, VT, nullptr, NewRoot, 11806 F.getCallingConv(), AssertOp)); 11807 } 11808 11809 i += NumParts; 11810 } 11811 11812 // We don't need to do anything else for unused arguments. 11813 if (ArgValues.empty()) 11814 continue; 11815 11816 // Note down frame index. 11817 if (FrameIndexSDNode *FI = 11818 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode())) 11819 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11820 11821 SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues), 11822 SDB->getCurSDLoc()); 11823 11824 SDB->setValue(&Arg, Res); 11825 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) { 11826 // We want to associate the argument with the frame index, among 11827 // involved operands, that correspond to the lowest address. The 11828 // getCopyFromParts function, called earlier, is swapping the order of 11829 // the operands to BUILD_PAIR depending on endianness. The result of 11830 // that swapping is that the least significant bits of the argument will 11831 // be in the first operand of the BUILD_PAIR node, and the most 11832 // significant bits will be in the second operand. 11833 unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0; 11834 if (LoadSDNode *LNode = 11835 dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode())) 11836 if (FrameIndexSDNode *FI = 11837 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) 11838 FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex()); 11839 } 11840 11841 // Analyses past this point are naive and don't expect an assertion. 11842 if (Res.getOpcode() == ISD::AssertZext) 11843 Res = Res.getOperand(0); 11844 11845 // Update the SwiftErrorVRegDefMap. 11846 if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) { 11847 Register Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11848 if (Reg.isVirtual()) 11849 SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(), 11850 Reg); 11851 } 11852 11853 // If this argument is live outside of the entry block, insert a copy from 11854 // wherever we got it to the vreg that other BB's will reference it as. 11855 if (Res.getOpcode() == ISD::CopyFromReg) { 11856 // If we can, though, try to skip creating an unnecessary vreg. 11857 // FIXME: This isn't very clean... it would be nice to make this more 11858 // general. 11859 Register Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg(); 11860 if (Reg.isVirtual()) { 11861 FuncInfo->ValueMap[&Arg] = Reg; 11862 continue; 11863 } 11864 } 11865 if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) { 11866 FuncInfo->InitializeRegForValue(&Arg); 11867 SDB->CopyToExportRegsIfNeeded(&Arg); 11868 } 11869 } 11870 11871 if (!Chains.empty()) { 11872 Chains.push_back(NewRoot); 11873 NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains); 11874 } 11875 11876 DAG.setRoot(NewRoot); 11877 11878 assert(i == InVals.size() && "Argument register count mismatch!"); 11879 11880 // If any argument copy elisions occurred and we have debug info, update the 11881 // stale frame indices used in the dbg.declare variable info table. 11882 if (!ArgCopyElisionFrameIndexMap.empty()) { 11883 for (MachineFunction::VariableDbgInfo &VI : 11884 MF->getInStackSlotVariableDbgInfo()) { 11885 auto I = ArgCopyElisionFrameIndexMap.find(VI.getStackSlot()); 11886 if (I != ArgCopyElisionFrameIndexMap.end()) 11887 VI.updateStackSlot(I->second); 11888 } 11889 } 11890 11891 // Finally, if the target has anything special to do, allow it to do so. 11892 emitFunctionEntryCode(); 11893 } 11894 11895 /// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to 11896 /// ensure constants are generated when needed. Remember the virtual registers 11897 /// that need to be added to the Machine PHI nodes as input. We cannot just 11898 /// directly add them, because expansion might result in multiple MBB's for one 11899 /// BB. As such, the start of the BB might correspond to a different MBB than 11900 /// the end. 11901 void 11902 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) { 11903 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 11904 11905 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled; 11906 11907 // Check PHI nodes in successors that expect a value to be available from this 11908 // block. 11909 for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) { 11910 if (!isa<PHINode>(SuccBB->begin())) continue; 11911 MachineBasicBlock *SuccMBB = FuncInfo.getMBB(SuccBB); 11912 11913 // If this terminator has multiple identical successors (common for 11914 // switches), only handle each succ once. 11915 if (!SuccsHandled.insert(SuccMBB).second) 11916 continue; 11917 11918 MachineBasicBlock::iterator MBBI = SuccMBB->begin(); 11919 11920 // At this point we know that there is a 1-1 correspondence between LLVM PHI 11921 // nodes and Machine PHI nodes, but the incoming operands have not been 11922 // emitted yet. 11923 for (const PHINode &PN : SuccBB->phis()) { 11924 // Ignore dead phi's. 11925 if (PN.use_empty()) 11926 continue; 11927 11928 // Skip empty types 11929 if (PN.getType()->isEmptyTy()) 11930 continue; 11931 11932 unsigned Reg; 11933 const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB); 11934 11935 if (const auto *C = dyn_cast<Constant>(PHIOp)) { 11936 unsigned &RegOut = ConstantsOut[C]; 11937 if (RegOut == 0) { 11938 RegOut = FuncInfo.CreateRegs(C); 11939 // We need to zero/sign extend ConstantInt phi operands to match 11940 // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo. 11941 ISD::NodeType ExtendType = ISD::ANY_EXTEND; 11942 if (auto *CI = dyn_cast<ConstantInt>(C)) 11943 ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND 11944 : ISD::ZERO_EXTEND; 11945 CopyValueToVirtualRegister(C, RegOut, ExtendType); 11946 } 11947 Reg = RegOut; 11948 } else { 11949 DenseMap<const Value *, Register>::iterator I = 11950 FuncInfo.ValueMap.find(PHIOp); 11951 if (I != FuncInfo.ValueMap.end()) 11952 Reg = I->second; 11953 else { 11954 assert(isa<AllocaInst>(PHIOp) && 11955 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) && 11956 "Didn't codegen value into a register!??"); 11957 Reg = FuncInfo.CreateRegs(PHIOp); 11958 CopyValueToVirtualRegister(PHIOp, Reg); 11959 } 11960 } 11961 11962 // Remember that this register needs to added to the machine PHI node as 11963 // the input for this MBB. 11964 SmallVector<EVT, 4> ValueVTs; 11965 ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs); 11966 for (EVT VT : ValueVTs) { 11967 const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT); 11968 for (unsigned i = 0; i != NumRegisters; ++i) 11969 FuncInfo.PHINodesToUpdate.push_back( 11970 std::make_pair(&*MBBI++, Reg + i)); 11971 Reg += NumRegisters; 11972 } 11973 } 11974 } 11975 11976 ConstantsOut.clear(); 11977 } 11978 11979 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) { 11980 MachineFunction::iterator I(MBB); 11981 if (++I == FuncInfo.MF->end()) 11982 return nullptr; 11983 return &*I; 11984 } 11985 11986 /// During lowering new call nodes can be created (such as memset, etc.). 11987 /// Those will become new roots of the current DAG, but complications arise 11988 /// when they are tail calls. In such cases, the call lowering will update 11989 /// the root, but the builder still needs to know that a tail call has been 11990 /// lowered in order to avoid generating an additional return. 11991 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) { 11992 // If the node is null, we do have a tail call. 11993 if (MaybeTC.getNode() != nullptr) 11994 DAG.setRoot(MaybeTC); 11995 else 11996 HasTailCall = true; 11997 } 11998 11999 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond, 12000 MachineBasicBlock *SwitchMBB, 12001 MachineBasicBlock *DefaultMBB) { 12002 MachineFunction *CurMF = FuncInfo.MF; 12003 MachineBasicBlock *NextMBB = nullptr; 12004 MachineFunction::iterator BBI(W.MBB); 12005 if (++BBI != FuncInfo.MF->end()) 12006 NextMBB = &*BBI; 12007 12008 unsigned Size = W.LastCluster - W.FirstCluster + 1; 12009 12010 BranchProbabilityInfo *BPI = FuncInfo.BPI; 12011 12012 if (Size == 2 && W.MBB == SwitchMBB) { 12013 // If any two of the cases has the same destination, and if one value 12014 // is the same as the other, but has one bit unset that the other has set, 12015 // use bit manipulation to do two compares at once. For example: 12016 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)" 12017 // TODO: This could be extended to merge any 2 cases in switches with 3 12018 // cases. 12019 // TODO: Handle cases where W.CaseBB != SwitchBB. 12020 CaseCluster &Small = *W.FirstCluster; 12021 CaseCluster &Big = *W.LastCluster; 12022 12023 if (Small.Low == Small.High && Big.Low == Big.High && 12024 Small.MBB == Big.MBB) { 12025 const APInt &SmallValue = Small.Low->getValue(); 12026 const APInt &BigValue = Big.Low->getValue(); 12027 12028 // Check that there is only one bit different. 12029 APInt CommonBit = BigValue ^ SmallValue; 12030 if (CommonBit.isPowerOf2()) { 12031 SDValue CondLHS = getValue(Cond); 12032 EVT VT = CondLHS.getValueType(); 12033 SDLoc DL = getCurSDLoc(); 12034 12035 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS, 12036 DAG.getConstant(CommonBit, DL, VT)); 12037 SDValue Cond = DAG.getSetCC( 12038 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT), 12039 ISD::SETEQ); 12040 12041 // Update successor info. 12042 // Both Small and Big will jump to Small.BB, so we sum up the 12043 // probabilities. 12044 addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob); 12045 if (BPI) 12046 addSuccessorWithProb( 12047 SwitchMBB, DefaultMBB, 12048 // The default destination is the first successor in IR. 12049 BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0)); 12050 else 12051 addSuccessorWithProb(SwitchMBB, DefaultMBB); 12052 12053 // Insert the true branch. 12054 SDValue BrCond = 12055 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond, 12056 DAG.getBasicBlock(Small.MBB)); 12057 // Insert the false branch. 12058 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond, 12059 DAG.getBasicBlock(DefaultMBB)); 12060 12061 DAG.setRoot(BrCond); 12062 return; 12063 } 12064 } 12065 } 12066 12067 if (TM.getOptLevel() != CodeGenOptLevel::None) { 12068 // Here, we order cases by probability so the most likely case will be 12069 // checked first. However, two clusters can have the same probability in 12070 // which case their relative ordering is non-deterministic. So we use Low 12071 // as a tie-breaker as clusters are guaranteed to never overlap. 12072 llvm::sort(W.FirstCluster, W.LastCluster + 1, 12073 [](const CaseCluster &a, const CaseCluster &b) { 12074 return a.Prob != b.Prob ? 12075 a.Prob > b.Prob : 12076 a.Low->getValue().slt(b.Low->getValue()); 12077 }); 12078 12079 // Rearrange the case blocks so that the last one falls through if possible 12080 // without changing the order of probabilities. 12081 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) { 12082 --I; 12083 if (I->Prob > W.LastCluster->Prob) 12084 break; 12085 if (I->Kind == CC_Range && I->MBB == NextMBB) { 12086 std::swap(*I, *W.LastCluster); 12087 break; 12088 } 12089 } 12090 } 12091 12092 // Compute total probability. 12093 BranchProbability DefaultProb = W.DefaultProb; 12094 BranchProbability UnhandledProbs = DefaultProb; 12095 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) 12096 UnhandledProbs += I->Prob; 12097 12098 MachineBasicBlock *CurMBB = W.MBB; 12099 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) { 12100 bool FallthroughUnreachable = false; 12101 MachineBasicBlock *Fallthrough; 12102 if (I == W.LastCluster) { 12103 // For the last cluster, fall through to the default destination. 12104 Fallthrough = DefaultMBB; 12105 FallthroughUnreachable = isa<UnreachableInst>( 12106 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg()); 12107 } else { 12108 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock()); 12109 CurMF->insert(BBI, Fallthrough); 12110 // Put Cond in a virtual register to make it available from the new blocks. 12111 ExportFromCurrentBlock(Cond); 12112 } 12113 UnhandledProbs -= I->Prob; 12114 12115 switch (I->Kind) { 12116 case CC_JumpTable: { 12117 // FIXME: Optimize away range check based on pivot comparisons. 12118 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first; 12119 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second; 12120 12121 // The jump block hasn't been inserted yet; insert it here. 12122 MachineBasicBlock *JumpMBB = JT->MBB; 12123 CurMF->insert(BBI, JumpMBB); 12124 12125 auto JumpProb = I->Prob; 12126 auto FallthroughProb = UnhandledProbs; 12127 12128 // If the default statement is a target of the jump table, we evenly 12129 // distribute the default probability to successors of CurMBB. Also 12130 // update the probability on the edge from JumpMBB to Fallthrough. 12131 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(), 12132 SE = JumpMBB->succ_end(); 12133 SI != SE; ++SI) { 12134 if (*SI == DefaultMBB) { 12135 JumpProb += DefaultProb / 2; 12136 FallthroughProb -= DefaultProb / 2; 12137 JumpMBB->setSuccProbability(SI, DefaultProb / 2); 12138 JumpMBB->normalizeSuccProbs(); 12139 break; 12140 } 12141 } 12142 12143 // If the default clause is unreachable, propagate that knowledge into 12144 // JTH->FallthroughUnreachable which will use it to suppress the range 12145 // check. 12146 // 12147 // However, don't do this if we're doing branch target enforcement, 12148 // because a table branch _without_ a range check can be a tempting JOP 12149 // gadget - out-of-bounds inputs that are impossible in correct 12150 // execution become possible again if an attacker can influence the 12151 // control flow. So if an attacker doesn't already have a BTI bypass 12152 // available, we don't want them to be able to get one out of this 12153 // table branch. 12154 if (FallthroughUnreachable) { 12155 Function &CurFunc = CurMF->getFunction(); 12156 if (!CurFunc.hasFnAttribute("branch-target-enforcement")) 12157 JTH->FallthroughUnreachable = true; 12158 } 12159 12160 if (!JTH->FallthroughUnreachable) 12161 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb); 12162 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb); 12163 CurMBB->normalizeSuccProbs(); 12164 12165 // The jump table header will be inserted in our current block, do the 12166 // range check, and fall through to our fallthrough block. 12167 JTH->HeaderBB = CurMBB; 12168 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader. 12169 12170 // If we're in the right place, emit the jump table header right now. 12171 if (CurMBB == SwitchMBB) { 12172 visitJumpTableHeader(*JT, *JTH, SwitchMBB); 12173 JTH->Emitted = true; 12174 } 12175 break; 12176 } 12177 case CC_BitTests: { 12178 // FIXME: Optimize away range check based on pivot comparisons. 12179 BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex]; 12180 12181 // The bit test blocks haven't been inserted yet; insert them here. 12182 for (BitTestCase &BTC : BTB->Cases) 12183 CurMF->insert(BBI, BTC.ThisBB); 12184 12185 // Fill in fields of the BitTestBlock. 12186 BTB->Parent = CurMBB; 12187 BTB->Default = Fallthrough; 12188 12189 BTB->DefaultProb = UnhandledProbs; 12190 // If the cases in bit test don't form a contiguous range, we evenly 12191 // distribute the probability on the edge to Fallthrough to two 12192 // successors of CurMBB. 12193 if (!BTB->ContiguousRange) { 12194 BTB->Prob += DefaultProb / 2; 12195 BTB->DefaultProb -= DefaultProb / 2; 12196 } 12197 12198 if (FallthroughUnreachable) 12199 BTB->FallthroughUnreachable = true; 12200 12201 // If we're in the right place, emit the bit test header right now. 12202 if (CurMBB == SwitchMBB) { 12203 visitBitTestHeader(*BTB, SwitchMBB); 12204 BTB->Emitted = true; 12205 } 12206 break; 12207 } 12208 case CC_Range: { 12209 const Value *RHS, *LHS, *MHS; 12210 ISD::CondCode CC; 12211 if (I->Low == I->High) { 12212 // Check Cond == I->Low. 12213 CC = ISD::SETEQ; 12214 LHS = Cond; 12215 RHS=I->Low; 12216 MHS = nullptr; 12217 } else { 12218 // Check I->Low <= Cond <= I->High. 12219 CC = ISD::SETLE; 12220 LHS = I->Low; 12221 MHS = Cond; 12222 RHS = I->High; 12223 } 12224 12225 // If Fallthrough is unreachable, fold away the comparison. 12226 if (FallthroughUnreachable) 12227 CC = ISD::SETTRUE; 12228 12229 // The false probability is the sum of all unhandled cases. 12230 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, 12231 getCurSDLoc(), I->Prob, UnhandledProbs); 12232 12233 if (CurMBB == SwitchMBB) 12234 visitSwitchCase(CB, SwitchMBB); 12235 else 12236 SL->SwitchCases.push_back(CB); 12237 12238 break; 12239 } 12240 } 12241 CurMBB = Fallthrough; 12242 } 12243 } 12244 12245 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList, 12246 const SwitchWorkListItem &W, 12247 Value *Cond, 12248 MachineBasicBlock *SwitchMBB) { 12249 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) && 12250 "Clusters not sorted?"); 12251 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!"); 12252 12253 auto [LastLeft, FirstRight, LeftProb, RightProb] = 12254 SL->computeSplitWorkItemInfo(W); 12255 12256 // Use the first element on the right as pivot since we will make less-than 12257 // comparisons against it. 12258 CaseClusterIt PivotCluster = FirstRight; 12259 assert(PivotCluster > W.FirstCluster); 12260 assert(PivotCluster <= W.LastCluster); 12261 12262 CaseClusterIt FirstLeft = W.FirstCluster; 12263 CaseClusterIt LastRight = W.LastCluster; 12264 12265 const ConstantInt *Pivot = PivotCluster->Low; 12266 12267 // New blocks will be inserted immediately after the current one. 12268 MachineFunction::iterator BBI(W.MBB); 12269 ++BBI; 12270 12271 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster, 12272 // we can branch to its destination directly if it's squeezed exactly in 12273 // between the known lower bound and Pivot - 1. 12274 MachineBasicBlock *LeftMBB; 12275 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range && 12276 FirstLeft->Low == W.GE && 12277 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) { 12278 LeftMBB = FirstLeft->MBB; 12279 } else { 12280 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12281 FuncInfo.MF->insert(BBI, LeftMBB); 12282 WorkList.push_back( 12283 {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2}); 12284 // Put Cond in a virtual register to make it available from the new blocks. 12285 ExportFromCurrentBlock(Cond); 12286 } 12287 12288 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a 12289 // single cluster, RHS.Low == Pivot, and we can branch to its destination 12290 // directly if RHS.High equals the current upper bound. 12291 MachineBasicBlock *RightMBB; 12292 if (FirstRight == LastRight && FirstRight->Kind == CC_Range && 12293 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) { 12294 RightMBB = FirstRight->MBB; 12295 } else { 12296 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock()); 12297 FuncInfo.MF->insert(BBI, RightMBB); 12298 WorkList.push_back( 12299 {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2}); 12300 // Put Cond in a virtual register to make it available from the new blocks. 12301 ExportFromCurrentBlock(Cond); 12302 } 12303 12304 // Create the CaseBlock record that will be used to lower the branch. 12305 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB, 12306 getCurSDLoc(), LeftProb, RightProb); 12307 12308 if (W.MBB == SwitchMBB) 12309 visitSwitchCase(CB, SwitchMBB); 12310 else 12311 SL->SwitchCases.push_back(CB); 12312 } 12313 12314 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb 12315 // from the swith statement. 12316 static BranchProbability scaleCaseProbality(BranchProbability CaseProb, 12317 BranchProbability PeeledCaseProb) { 12318 if (PeeledCaseProb == BranchProbability::getOne()) 12319 return BranchProbability::getZero(); 12320 BranchProbability SwitchProb = PeeledCaseProb.getCompl(); 12321 12322 uint32_t Numerator = CaseProb.getNumerator(); 12323 uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator()); 12324 return BranchProbability(Numerator, std::max(Numerator, Denominator)); 12325 } 12326 12327 // Try to peel the top probability case if it exceeds the threshold. 12328 // Return current MachineBasicBlock for the switch statement if the peeling 12329 // does not occur. 12330 // If the peeling is performed, return the newly created MachineBasicBlock 12331 // for the peeled switch statement. Also update Clusters to remove the peeled 12332 // case. PeeledCaseProb is the BranchProbability for the peeled case. 12333 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster( 12334 const SwitchInst &SI, CaseClusterVector &Clusters, 12335 BranchProbability &PeeledCaseProb) { 12336 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12337 // Don't perform if there is only one cluster or optimizing for size. 12338 if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 || 12339 TM.getOptLevel() == CodeGenOptLevel::None || 12340 SwitchMBB->getParent()->getFunction().hasMinSize()) 12341 return SwitchMBB; 12342 12343 BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100); 12344 unsigned PeeledCaseIndex = 0; 12345 bool SwitchPeeled = false; 12346 for (unsigned Index = 0; Index < Clusters.size(); ++Index) { 12347 CaseCluster &CC = Clusters[Index]; 12348 if (CC.Prob < TopCaseProb) 12349 continue; 12350 TopCaseProb = CC.Prob; 12351 PeeledCaseIndex = Index; 12352 SwitchPeeled = true; 12353 } 12354 if (!SwitchPeeled) 12355 return SwitchMBB; 12356 12357 LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: " 12358 << TopCaseProb << "\n"); 12359 12360 // Record the MBB for the peeled switch statement. 12361 MachineFunction::iterator BBI(SwitchMBB); 12362 ++BBI; 12363 MachineBasicBlock *PeeledSwitchMBB = 12364 FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock()); 12365 FuncInfo.MF->insert(BBI, PeeledSwitchMBB); 12366 12367 ExportFromCurrentBlock(SI.getCondition()); 12368 auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex; 12369 SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt, 12370 nullptr, nullptr, TopCaseProb.getCompl()}; 12371 lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB); 12372 12373 Clusters.erase(PeeledCaseIt); 12374 for (CaseCluster &CC : Clusters) { 12375 LLVM_DEBUG( 12376 dbgs() << "Scale the probablity for one cluster, before scaling: " 12377 << CC.Prob << "\n"); 12378 CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb); 12379 LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n"); 12380 } 12381 PeeledCaseProb = TopCaseProb; 12382 return PeeledSwitchMBB; 12383 } 12384 12385 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) { 12386 // Extract cases from the switch. 12387 BranchProbabilityInfo *BPI = FuncInfo.BPI; 12388 CaseClusterVector Clusters; 12389 Clusters.reserve(SI.getNumCases()); 12390 for (auto I : SI.cases()) { 12391 MachineBasicBlock *Succ = FuncInfo.getMBB(I.getCaseSuccessor()); 12392 const ConstantInt *CaseVal = I.getCaseValue(); 12393 BranchProbability Prob = 12394 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex()) 12395 : BranchProbability(1, SI.getNumCases() + 1); 12396 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob)); 12397 } 12398 12399 MachineBasicBlock *DefaultMBB = FuncInfo.getMBB(SI.getDefaultDest()); 12400 12401 // Cluster adjacent cases with the same destination. We do this at all 12402 // optimization levels because it's cheap to do and will make codegen faster 12403 // if there are many clusters. 12404 sortAndRangeify(Clusters); 12405 12406 // The branch probablity of the peeled case. 12407 BranchProbability PeeledCaseProb = BranchProbability::getZero(); 12408 MachineBasicBlock *PeeledSwitchMBB = 12409 peelDominantCaseCluster(SI, Clusters, PeeledCaseProb); 12410 12411 // If there is only the default destination, jump there directly. 12412 MachineBasicBlock *SwitchMBB = FuncInfo.MBB; 12413 if (Clusters.empty()) { 12414 assert(PeeledSwitchMBB == SwitchMBB); 12415 SwitchMBB->addSuccessor(DefaultMBB); 12416 if (DefaultMBB != NextBlock(SwitchMBB)) { 12417 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, 12418 getControlRoot(), DAG.getBasicBlock(DefaultMBB))); 12419 } 12420 return; 12421 } 12422 12423 SL->findJumpTables(Clusters, &SI, getCurSDLoc(), DefaultMBB, DAG.getPSI(), 12424 DAG.getBFI()); 12425 SL->findBitTestClusters(Clusters, &SI); 12426 12427 LLVM_DEBUG({ 12428 dbgs() << "Case clusters: "; 12429 for (const CaseCluster &C : Clusters) { 12430 if (C.Kind == CC_JumpTable) 12431 dbgs() << "JT:"; 12432 if (C.Kind == CC_BitTests) 12433 dbgs() << "BT:"; 12434 12435 C.Low->getValue().print(dbgs(), true); 12436 if (C.Low != C.High) { 12437 dbgs() << '-'; 12438 C.High->getValue().print(dbgs(), true); 12439 } 12440 dbgs() << ' '; 12441 } 12442 dbgs() << '\n'; 12443 }); 12444 12445 assert(!Clusters.empty()); 12446 SwitchWorkList WorkList; 12447 CaseClusterIt First = Clusters.begin(); 12448 CaseClusterIt Last = Clusters.end() - 1; 12449 auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB); 12450 // Scale the branchprobability for DefaultMBB if the peel occurs and 12451 // DefaultMBB is not replaced. 12452 if (PeeledCaseProb != BranchProbability::getZero() && 12453 DefaultMBB == FuncInfo.getMBB(SI.getDefaultDest())) 12454 DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb); 12455 WorkList.push_back( 12456 {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb}); 12457 12458 while (!WorkList.empty()) { 12459 SwitchWorkListItem W = WorkList.pop_back_val(); 12460 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1; 12461 12462 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOptLevel::None && 12463 !DefaultMBB->getParent()->getFunction().hasMinSize()) { 12464 // For optimized builds, lower large range as a balanced binary tree. 12465 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB); 12466 continue; 12467 } 12468 12469 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB); 12470 } 12471 } 12472 12473 void SelectionDAGBuilder::visitStepVector(const CallInst &I) { 12474 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12475 auto DL = getCurSDLoc(); 12476 EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12477 setValue(&I, DAG.getStepVector(DL, ResultVT)); 12478 } 12479 12480 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) { 12481 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12482 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12483 12484 SDLoc DL = getCurSDLoc(); 12485 SDValue V = getValue(I.getOperand(0)); 12486 assert(VT == V.getValueType() && "Malformed vector.reverse!"); 12487 12488 if (VT.isScalableVector()) { 12489 setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V)); 12490 return; 12491 } 12492 12493 // Use VECTOR_SHUFFLE for the fixed-length vector 12494 // to maintain existing behavior. 12495 SmallVector<int, 8> Mask; 12496 unsigned NumElts = VT.getVectorMinNumElements(); 12497 for (unsigned i = 0; i != NumElts; ++i) 12498 Mask.push_back(NumElts - 1 - i); 12499 12500 setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask)); 12501 } 12502 12503 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) { 12504 auto DL = getCurSDLoc(); 12505 SDValue InVec = getValue(I.getOperand(0)); 12506 EVT OutVT = 12507 InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext()); 12508 12509 unsigned OutNumElts = OutVT.getVectorMinNumElements(); 12510 12511 // ISD Node needs the input vectors split into two equal parts 12512 SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12513 DAG.getVectorIdxConstant(0, DL)); 12514 SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec, 12515 DAG.getVectorIdxConstant(OutNumElts, DL)); 12516 12517 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12518 // legalisation and combines. 12519 if (OutVT.isFixedLengthVector()) { 12520 SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12521 createStrideMask(0, 2, OutNumElts)); 12522 SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi, 12523 createStrideMask(1, 2, OutNumElts)); 12524 SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc()); 12525 setValue(&I, Res); 12526 return; 12527 } 12528 12529 SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL, 12530 DAG.getVTList(OutVT, OutVT), Lo, Hi); 12531 setValue(&I, Res); 12532 } 12533 12534 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) { 12535 auto DL = getCurSDLoc(); 12536 EVT InVT = getValue(I.getOperand(0)).getValueType(); 12537 SDValue InVec0 = getValue(I.getOperand(0)); 12538 SDValue InVec1 = getValue(I.getOperand(1)); 12539 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12540 EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12541 12542 // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing 12543 // legalisation and combines. 12544 if (OutVT.isFixedLengthVector()) { 12545 unsigned NumElts = InVT.getVectorMinNumElements(); 12546 SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1); 12547 setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT), 12548 createInterleaveMask(NumElts, 2))); 12549 return; 12550 } 12551 12552 SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL, 12553 DAG.getVTList(InVT, InVT), InVec0, InVec1); 12554 Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0), 12555 Res.getValue(1)); 12556 setValue(&I, Res); 12557 } 12558 12559 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) { 12560 SmallVector<EVT, 4> ValueVTs; 12561 ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(), 12562 ValueVTs); 12563 unsigned NumValues = ValueVTs.size(); 12564 if (NumValues == 0) return; 12565 12566 SmallVector<SDValue, 4> Values(NumValues); 12567 SDValue Op = getValue(I.getOperand(0)); 12568 12569 for (unsigned i = 0; i != NumValues; ++i) 12570 Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i], 12571 SDValue(Op.getNode(), Op.getResNo() + i)); 12572 12573 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12574 DAG.getVTList(ValueVTs), Values)); 12575 } 12576 12577 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) { 12578 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12579 EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType()); 12580 12581 SDLoc DL = getCurSDLoc(); 12582 SDValue V1 = getValue(I.getOperand(0)); 12583 SDValue V2 = getValue(I.getOperand(1)); 12584 int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue(); 12585 12586 // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node. 12587 if (VT.isScalableVector()) { 12588 setValue( 12589 &I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2, 12590 DAG.getSignedConstant( 12591 Imm, DL, TLI.getVectorIdxTy(DAG.getDataLayout())))); 12592 return; 12593 } 12594 12595 unsigned NumElts = VT.getVectorNumElements(); 12596 12597 uint64_t Idx = (NumElts + Imm) % NumElts; 12598 12599 // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors. 12600 SmallVector<int, 8> Mask; 12601 for (unsigned i = 0; i < NumElts; ++i) 12602 Mask.push_back(Idx + i); 12603 setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask)); 12604 } 12605 12606 // Consider the following MIR after SelectionDAG, which produces output in 12607 // phyregs in the first case or virtregs in the second case. 12608 // 12609 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx 12610 // %5:gr32 = COPY $ebx 12611 // %6:gr32 = COPY $edx 12612 // %1:gr32 = COPY %6:gr32 12613 // %0:gr32 = COPY %5:gr32 12614 // 12615 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32 12616 // %1:gr32 = COPY %6:gr32 12617 // %0:gr32 = COPY %5:gr32 12618 // 12619 // Given %0, we'd like to return $ebx in the first case and %5 in the second. 12620 // Given %1, we'd like to return $edx in the first case and %6 in the second. 12621 // 12622 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap 12623 // to a single virtreg (such as %0). The remaining outputs monotonically 12624 // increase in virtreg number from there. If a callbr has no outputs, then it 12625 // should not have a corresponding callbr landingpad; in fact, the callbr 12626 // landingpad would not even be able to refer to such a callbr. 12627 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) { 12628 MachineInstr *MI = MRI.def_begin(Reg)->getParent(); 12629 // There is definitely at least one copy. 12630 assert(MI->getOpcode() == TargetOpcode::COPY && 12631 "start of copy chain MUST be COPY"); 12632 Reg = MI->getOperand(1).getReg(); 12633 MI = MRI.def_begin(Reg)->getParent(); 12634 // There may be an optional second copy. 12635 if (MI->getOpcode() == TargetOpcode::COPY) { 12636 assert(Reg.isVirtual() && "expected COPY of virtual register"); 12637 Reg = MI->getOperand(1).getReg(); 12638 assert(Reg.isPhysical() && "expected COPY of physical register"); 12639 MI = MRI.def_begin(Reg)->getParent(); 12640 } 12641 // The start of the chain must be an INLINEASM_BR. 12642 assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR && 12643 "end of copy chain MUST be INLINEASM_BR"); 12644 return Reg; 12645 } 12646 12647 // We must do this walk rather than the simpler 12648 // setValue(&I, getCopyFromRegs(CBR, CBR->getType())); 12649 // otherwise we will end up with copies of virtregs only valid along direct 12650 // edges. 12651 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) { 12652 SmallVector<EVT, 8> ResultVTs; 12653 SmallVector<SDValue, 8> ResultValues; 12654 const auto *CBR = 12655 cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator()); 12656 12657 const TargetLowering &TLI = DAG.getTargetLoweringInfo(); 12658 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo(); 12659 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); 12660 12661 unsigned InitialDef = FuncInfo.ValueMap[CBR]; 12662 SDValue Chain = DAG.getRoot(); 12663 12664 // Re-parse the asm constraints string. 12665 TargetLowering::AsmOperandInfoVector TargetConstraints = 12666 TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR); 12667 for (auto &T : TargetConstraints) { 12668 SDISelAsmOperandInfo OpInfo(T); 12669 if (OpInfo.Type != InlineAsm::isOutput) 12670 continue; 12671 12672 // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the 12673 // individual constraint. 12674 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG); 12675 12676 switch (OpInfo.ConstraintType) { 12677 case TargetLowering::C_Register: 12678 case TargetLowering::C_RegisterClass: { 12679 // Fill in OpInfo.AssignedRegs.Regs. 12680 getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo); 12681 12682 // getRegistersForValue may produce 1 to many registers based on whether 12683 // the OpInfo.ConstraintVT is legal on the target or not. 12684 for (Register &Reg : OpInfo.AssignedRegs.Regs) { 12685 Register OriginalDef = FollowCopyChain(MRI, InitialDef++); 12686 if (Register::isPhysicalRegister(OriginalDef)) 12687 FuncInfo.MBB->addLiveIn(OriginalDef); 12688 // Update the assigned registers to use the original defs. 12689 Reg = OriginalDef; 12690 } 12691 12692 SDValue V = OpInfo.AssignedRegs.getCopyFromRegs( 12693 DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR); 12694 ResultValues.push_back(V); 12695 ResultVTs.push_back(OpInfo.ConstraintVT); 12696 break; 12697 } 12698 case TargetLowering::C_Other: { 12699 SDValue Flag; 12700 SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(), 12701 OpInfo, DAG); 12702 ++InitialDef; 12703 ResultValues.push_back(V); 12704 ResultVTs.push_back(OpInfo.ConstraintVT); 12705 break; 12706 } 12707 default: 12708 break; 12709 } 12710 } 12711 SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(), 12712 DAG.getVTList(ResultVTs), ResultValues); 12713 setValue(&I, V); 12714 } 12715