xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 2d89e0a09880f20c48f19afef6380f2b53cc0b4c)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/ArrayRef.h"
18 #include "llvm/ADT/BitVector.h"
19 #include "llvm/ADT/DenseMap.h"
20 #include "llvm/ADT/None.h"
21 #include "llvm/ADT/Optional.h"
22 #include "llvm/ADT/STLExtras.h"
23 #include "llvm/ADT/SmallPtrSet.h"
24 #include "llvm/ADT/SmallSet.h"
25 #include "llvm/ADT/SmallVector.h"
26 #include "llvm/ADT/StringRef.h"
27 #include "llvm/ADT/Triple.h"
28 #include "llvm/ADT/Twine.h"
29 #include "llvm/Analysis/AliasAnalysis.h"
30 #include "llvm/Analysis/BlockFrequencyInfo.h"
31 #include "llvm/Analysis/BranchProbabilityInfo.h"
32 #include "llvm/Analysis/ConstantFolding.h"
33 #include "llvm/Analysis/EHPersonalities.h"
34 #include "llvm/Analysis/Loads.h"
35 #include "llvm/Analysis/MemoryLocation.h"
36 #include "llvm/Analysis/ProfileSummaryInfo.h"
37 #include "llvm/Analysis/TargetLibraryInfo.h"
38 #include "llvm/Analysis/ValueTracking.h"
39 #include "llvm/Analysis/VectorUtils.h"
40 #include "llvm/CodeGen/Analysis.h"
41 #include "llvm/CodeGen/FunctionLoweringInfo.h"
42 #include "llvm/CodeGen/GCMetadata.h"
43 #include "llvm/CodeGen/ISDOpcodes.h"
44 #include "llvm/CodeGen/MachineBasicBlock.h"
45 #include "llvm/CodeGen/MachineFrameInfo.h"
46 #include "llvm/CodeGen/MachineFunction.h"
47 #include "llvm/CodeGen/MachineInstr.h"
48 #include "llvm/CodeGen/MachineInstrBuilder.h"
49 #include "llvm/CodeGen/MachineJumpTableInfo.h"
50 #include "llvm/CodeGen/MachineMemOperand.h"
51 #include "llvm/CodeGen/MachineModuleInfo.h"
52 #include "llvm/CodeGen/MachineOperand.h"
53 #include "llvm/CodeGen/MachineRegisterInfo.h"
54 #include "llvm/CodeGen/RuntimeLibcalls.h"
55 #include "llvm/CodeGen/SelectionDAG.h"
56 #include "llvm/CodeGen/SelectionDAGNodes.h"
57 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
58 #include "llvm/CodeGen/StackMaps.h"
59 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
60 #include "llvm/CodeGen/TargetFrameLowering.h"
61 #include "llvm/CodeGen/TargetInstrInfo.h"
62 #include "llvm/CodeGen/TargetLowering.h"
63 #include "llvm/CodeGen/TargetOpcodes.h"
64 #include "llvm/CodeGen/TargetRegisterInfo.h"
65 #include "llvm/CodeGen/TargetSubtargetInfo.h"
66 #include "llvm/CodeGen/ValueTypes.h"
67 #include "llvm/CodeGen/WinEHFuncInfo.h"
68 #include "llvm/IR/Argument.h"
69 #include "llvm/IR/Attributes.h"
70 #include "llvm/IR/BasicBlock.h"
71 #include "llvm/IR/CFG.h"
72 #include "llvm/IR/CallSite.h"
73 #include "llvm/IR/CallingConv.h"
74 #include "llvm/IR/Constant.h"
75 #include "llvm/IR/ConstantRange.h"
76 #include "llvm/IR/Constants.h"
77 #include "llvm/IR/DataLayout.h"
78 #include "llvm/IR/DebugInfoMetadata.h"
79 #include "llvm/IR/DebugLoc.h"
80 #include "llvm/IR/DerivedTypes.h"
81 #include "llvm/IR/Function.h"
82 #include "llvm/IR/GetElementPtrTypeIterator.h"
83 #include "llvm/IR/InlineAsm.h"
84 #include "llvm/IR/InstrTypes.h"
85 #include "llvm/IR/Instruction.h"
86 #include "llvm/IR/Instructions.h"
87 #include "llvm/IR/IntrinsicInst.h"
88 #include "llvm/IR/Intrinsics.h"
89 #include "llvm/IR/IntrinsicsAArch64.h"
90 #include "llvm/IR/IntrinsicsWebAssembly.h"
91 #include "llvm/IR/LLVMContext.h"
92 #include "llvm/IR/Metadata.h"
93 #include "llvm/IR/Module.h"
94 #include "llvm/IR/Operator.h"
95 #include "llvm/IR/PatternMatch.h"
96 #include "llvm/IR/Statepoint.h"
97 #include "llvm/IR/Type.h"
98 #include "llvm/IR/User.h"
99 #include "llvm/IR/Value.h"
100 #include "llvm/MC/MCContext.h"
101 #include "llvm/MC/MCSymbol.h"
102 #include "llvm/Support/AtomicOrdering.h"
103 #include "llvm/Support/BranchProbability.h"
104 #include "llvm/Support/Casting.h"
105 #include "llvm/Support/CodeGen.h"
106 #include "llvm/Support/CommandLine.h"
107 #include "llvm/Support/Compiler.h"
108 #include "llvm/Support/Debug.h"
109 #include "llvm/Support/ErrorHandling.h"
110 #include "llvm/Support/MachineValueType.h"
111 #include "llvm/Support/MathExtras.h"
112 #include "llvm/Support/raw_ostream.h"
113 #include "llvm/Target/TargetIntrinsicInfo.h"
114 #include "llvm/Target/TargetMachine.h"
115 #include "llvm/Target/TargetOptions.h"
116 #include "llvm/Transforms/Utils/Local.h"
117 #include <algorithm>
118 #include <cassert>
119 #include <cstddef>
120 #include <cstdint>
121 #include <cstring>
122 #include <iterator>
123 #include <limits>
124 #include <numeric>
125 #include <tuple>
126 #include <utility>
127 #include <vector>
128 
129 using namespace llvm;
130 using namespace PatternMatch;
131 using namespace SwitchCG;
132 
133 #define DEBUG_TYPE "isel"
134 
135 /// LimitFloatPrecision - Generate low-precision inline sequences for
136 /// some float libcalls (6, 8 or 12 bits).
137 static unsigned LimitFloatPrecision;
138 
139 static cl::opt<unsigned, true>
140     LimitFPPrecision("limit-float-precision",
141                      cl::desc("Generate low-precision inline sequences "
142                               "for some float libcalls"),
143                      cl::location(LimitFloatPrecision), cl::Hidden,
144                      cl::init(0));
145 
146 static cl::opt<unsigned> SwitchPeelThreshold(
147     "switch-peel-threshold", cl::Hidden, cl::init(66),
148     cl::desc("Set the case probability threshold for peeling the case from a "
149              "switch statement. A value greater than 100 will void this "
150              "optimization"));
151 
152 // Limit the width of DAG chains. This is important in general to prevent
153 // DAG-based analysis from blowing up. For example, alias analysis and
154 // load clustering may not complete in reasonable time. It is difficult to
155 // recognize and avoid this situation within each individual analysis, and
156 // future analyses are likely to have the same behavior. Limiting DAG width is
157 // the safe approach and will be especially important with global DAGs.
158 //
159 // MaxParallelChains default is arbitrarily high to avoid affecting
160 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
161 // sequence over this should have been converted to llvm.memcpy by the
162 // frontend. It is easy to induce this behavior with .ll code such as:
163 // %buffer = alloca [4096 x i8]
164 // %data = load [4096 x i8]* %argPtr
165 // store [4096 x i8] %data, [4096 x i8]* %buffer
166 static const unsigned MaxParallelChains = 64;
167 
168 // Return the calling convention if the Value passed requires ABI mangling as it
169 // is a parameter to a function or a return value from a function which is not
170 // an intrinsic.
171 static Optional<CallingConv::ID> getABIRegCopyCC(const Value *V) {
172   if (auto *R = dyn_cast<ReturnInst>(V))
173     return R->getParent()->getParent()->getCallingConv();
174 
175   if (auto *CI = dyn_cast<CallInst>(V)) {
176     const bool IsInlineAsm = CI->isInlineAsm();
177     const bool IsIndirectFunctionCall =
178         !IsInlineAsm && !CI->getCalledFunction();
179 
180     // It is possible that the call instruction is an inline asm statement or an
181     // indirect function call in which case the return value of
182     // getCalledFunction() would be nullptr.
183     const bool IsInstrinsicCall =
184         !IsInlineAsm && !IsIndirectFunctionCall &&
185         CI->getCalledFunction()->getIntrinsicID() != Intrinsic::not_intrinsic;
186 
187     if (!IsInlineAsm && !IsInstrinsicCall)
188       return CI->getCallingConv();
189   }
190 
191   return None;
192 }
193 
194 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
195                                       const SDValue *Parts, unsigned NumParts,
196                                       MVT PartVT, EVT ValueVT, const Value *V,
197                                       Optional<CallingConv::ID> CC);
198 
199 /// getCopyFromParts - Create a value that contains the specified legal parts
200 /// combined into the value they represent.  If the parts combine to a type
201 /// larger than ValueVT then AssertOp can be used to specify whether the extra
202 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
203 /// (ISD::AssertSext).
204 static SDValue getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL,
205                                 const SDValue *Parts, unsigned NumParts,
206                                 MVT PartVT, EVT ValueVT, const Value *V,
207                                 Optional<CallingConv::ID> CC = None,
208                                 Optional<ISD::NodeType> AssertOp = None) {
209   if (ValueVT.isVector())
210     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
211                                   CC);
212 
213   assert(NumParts > 0 && "No parts to assemble!");
214   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
215   SDValue Val = Parts[0];
216 
217   if (NumParts > 1) {
218     // Assemble the value from multiple parts.
219     if (ValueVT.isInteger()) {
220       unsigned PartBits = PartVT.getSizeInBits();
221       unsigned ValueBits = ValueVT.getSizeInBits();
222 
223       // Assemble the power of 2 part.
224       unsigned RoundParts =
225           (NumParts & (NumParts - 1)) ? 1 << Log2_32(NumParts) : NumParts;
226       unsigned RoundBits = PartBits * RoundParts;
227       EVT RoundVT = RoundBits == ValueBits ?
228         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
229       SDValue Lo, Hi;
230 
231       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
232 
233       if (RoundParts > 2) {
234         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
235                               PartVT, HalfVT, V);
236         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
237                               RoundParts / 2, PartVT, HalfVT, V);
238       } else {
239         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
240         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
241       }
242 
243       if (DAG.getDataLayout().isBigEndian())
244         std::swap(Lo, Hi);
245 
246       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
247 
248       if (RoundParts < NumParts) {
249         // Assemble the trailing non-power-of-2 part.
250         unsigned OddParts = NumParts - RoundParts;
251         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
252         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
253                               OddVT, V, CC);
254 
255         // Combine the round and odd parts.
256         Lo = Val;
257         if (DAG.getDataLayout().isBigEndian())
258           std::swap(Lo, Hi);
259         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
260         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
261         Hi =
262             DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
263                         DAG.getConstant(Lo.getValueSizeInBits(), DL,
264                                         TLI.getPointerTy(DAG.getDataLayout())));
265         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
266         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
267       }
268     } else if (PartVT.isFloatingPoint()) {
269       // FP split into multiple FP parts (for ppcf128)
270       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
271              "Unexpected split");
272       SDValue Lo, Hi;
273       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
274       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
275       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
276         std::swap(Lo, Hi);
277       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
278     } else {
279       // FP split into integer parts (soft fp)
280       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
281              !PartVT.isVector() && "Unexpected split");
282       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
283       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC);
284     }
285   }
286 
287   // There is now one part, held in Val.  Correct it to match ValueVT.
288   // PartEVT is the type of the register class that holds the value.
289   // ValueVT is the type of the inline asm operation.
290   EVT PartEVT = Val.getValueType();
291 
292   if (PartEVT == ValueVT)
293     return Val;
294 
295   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
296       ValueVT.bitsLT(PartEVT)) {
297     // For an FP value in an integer part, we need to truncate to the right
298     // width first.
299     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
300     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
301   }
302 
303   // Handle types that have the same size.
304   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
305     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
306 
307   // Handle types with different sizes.
308   if (PartEVT.isInteger() && ValueVT.isInteger()) {
309     if (ValueVT.bitsLT(PartEVT)) {
310       // For a truncate, see if we have any information to
311       // indicate whether the truncated bits will always be
312       // zero or sign-extension.
313       if (AssertOp.hasValue())
314         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
315                           DAG.getValueType(ValueVT));
316       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
317     }
318     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
319   }
320 
321   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
322     // FP_ROUND's are always exact here.
323     if (ValueVT.bitsLT(Val.getValueType()))
324       return DAG.getNode(
325           ISD::FP_ROUND, DL, ValueVT, Val,
326           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
327 
328     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
329   }
330 
331   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
332   // then truncating.
333   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
334       ValueVT.bitsLT(PartEVT)) {
335     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
336     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
337   }
338 
339   report_fatal_error("Unknown mismatch in getCopyFromParts!");
340 }
341 
342 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
343                                               const Twine &ErrMsg) {
344   const Instruction *I = dyn_cast_or_null<Instruction>(V);
345   if (!V)
346     return Ctx.emitError(ErrMsg);
347 
348   const char *AsmError = ", possible invalid constraint for vector type";
349   if (const CallInst *CI = dyn_cast<CallInst>(I))
350     if (isa<InlineAsm>(CI->getCalledValue()))
351       return Ctx.emitError(I, ErrMsg + AsmError);
352 
353   return Ctx.emitError(I, ErrMsg);
354 }
355 
356 /// getCopyFromPartsVector - Create a value that contains the specified legal
357 /// parts combined into the value they represent.  If the parts combine to a
358 /// type larger than ValueVT then AssertOp can be used to specify whether the
359 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
360 /// ValueVT (ISD::AssertSext).
361 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
362                                       const SDValue *Parts, unsigned NumParts,
363                                       MVT PartVT, EVT ValueVT, const Value *V,
364                                       Optional<CallingConv::ID> CallConv) {
365   assert(ValueVT.isVector() && "Not a vector value");
366   assert(NumParts > 0 && "No parts to assemble!");
367   const bool IsABIRegCopy = CallConv.hasValue();
368 
369   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
370   SDValue Val = Parts[0];
371 
372   // Handle a multi-element vector.
373   if (NumParts > 1) {
374     EVT IntermediateVT;
375     MVT RegisterVT;
376     unsigned NumIntermediates;
377     unsigned NumRegs;
378 
379     if (IsABIRegCopy) {
380       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
381           *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
382           NumIntermediates, RegisterVT);
383     } else {
384       NumRegs =
385           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
386                                      NumIntermediates, RegisterVT);
387     }
388 
389     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390     NumParts = NumRegs; // Silence a compiler warning.
391     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392     assert(RegisterVT.getSizeInBits() ==
393            Parts[0].getSimpleValueType().getSizeInBits() &&
394            "Part type sizes don't match!");
395 
396     // Assemble the parts into intermediate operands.
397     SmallVector<SDValue, 8> Ops(NumIntermediates);
398     if (NumIntermediates == NumParts) {
399       // If the register was not expanded, truncate or copy the value,
400       // as appropriate.
401       for (unsigned i = 0; i != NumParts; ++i)
402         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
403                                   PartVT, IntermediateVT, V);
404     } else if (NumParts > 0) {
405       // If the intermediate type was expanded, build the intermediate
406       // operands from the parts.
407       assert(NumParts % NumIntermediates == 0 &&
408              "Must expand into a divisible number of parts!");
409       unsigned Factor = NumParts / NumIntermediates;
410       for (unsigned i = 0; i != NumIntermediates; ++i)
411         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
412                                   PartVT, IntermediateVT, V);
413     }
414 
415     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
416     // intermediate operands.
417     EVT BuiltVectorTy =
418         EVT::getVectorVT(*DAG.getContext(), IntermediateVT.getScalarType(),
419                          (IntermediateVT.isVector()
420                               ? IntermediateVT.getVectorNumElements() * NumParts
421                               : NumIntermediates));
422     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
423                                                 : ISD::BUILD_VECTOR,
424                       DL, BuiltVectorTy, Ops);
425   }
426 
427   // There is now one part, held in Val.  Correct it to match ValueVT.
428   EVT PartEVT = Val.getValueType();
429 
430   if (PartEVT == ValueVT)
431     return Val;
432 
433   if (PartEVT.isVector()) {
434     // If the element type of the source/dest vectors are the same, but the
435     // parts vector has more elements than the value vector, then we have a
436     // vector widening case (e.g. <2 x float> -> <4 x float>).  Extract the
437     // elements we want.
438     if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
439       assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
440              "Cannot narrow, it would be a lossy transformation");
441       return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
442                          DAG.getVectorIdxConstant(0, DL));
443     }
444 
445     // Vector/Vector bitcast.
446     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
447       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
448 
449     assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
450       "Cannot handle this kind of promotion");
451     // Promoted vector extract
452     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
453 
454   }
455 
456   // Trivial bitcast if the types are the same size and the destination
457   // vector type is legal.
458   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
459       TLI.isTypeLegal(ValueVT))
460     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
461 
462   if (ValueVT.getVectorNumElements() != 1) {
463      // Certain ABIs require that vectors are passed as integers. For vectors
464      // are the same size, this is an obvious bitcast.
465      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
466        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
467      } else if (ValueVT.getSizeInBits() < PartEVT.getSizeInBits()) {
468        // Bitcast Val back the original type and extract the corresponding
469        // vector we want.
470        unsigned Elts = PartEVT.getSizeInBits() / ValueVT.getScalarSizeInBits();
471        EVT WiderVecType = EVT::getVectorVT(*DAG.getContext(),
472                                            ValueVT.getVectorElementType(), Elts);
473        Val = DAG.getBitcast(WiderVecType, Val);
474        return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
475                           DAG.getVectorIdxConstant(0, DL));
476      }
477 
478      diagnosePossiblyInvalidConstraint(
479          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
480      return DAG.getUNDEF(ValueVT);
481   }
482 
483   // Handle cases such as i8 -> <1 x i1>
484   EVT ValueSVT = ValueVT.getVectorElementType();
485   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
486     if (ValueSVT.getSizeInBits() == PartEVT.getSizeInBits())
487       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
488     else
489       Val = ValueVT.isFloatingPoint()
490                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
491                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
492   }
493 
494   return DAG.getBuildVector(ValueVT, DL, Val);
495 }
496 
497 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
498                                  SDValue Val, SDValue *Parts, unsigned NumParts,
499                                  MVT PartVT, const Value *V,
500                                  Optional<CallingConv::ID> CallConv);
501 
502 /// getCopyToParts - Create a series of nodes that contain the specified value
503 /// split into legal parts.  If the parts contain more bits than Val, then, for
504 /// integers, ExtendKind can be used to specify how to generate the extra bits.
505 static void getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
506                            SDValue *Parts, unsigned NumParts, MVT PartVT,
507                            const Value *V,
508                            Optional<CallingConv::ID> CallConv = None,
509                            ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
510   EVT ValueVT = Val.getValueType();
511 
512   // Handle the vector case separately.
513   if (ValueVT.isVector())
514     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
515                                 CallConv);
516 
517   unsigned PartBits = PartVT.getSizeInBits();
518   unsigned OrigNumParts = NumParts;
519   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
520          "Copying to an illegal type!");
521 
522   if (NumParts == 0)
523     return;
524 
525   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
526   EVT PartEVT = PartVT;
527   if (PartEVT == ValueVT) {
528     assert(NumParts == 1 && "No-op copy with multiple parts!");
529     Parts[0] = Val;
530     return;
531   }
532 
533   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
534     // If the parts cover more bits than the value has, promote the value.
535     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
536       assert(NumParts == 1 && "Do not know what to promote to!");
537       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
538     } else {
539       if (ValueVT.isFloatingPoint()) {
540         // FP values need to be bitcast, then extended if they are being put
541         // into a larger container.
542         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
543         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
544       }
545       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
546              ValueVT.isInteger() &&
547              "Unknown mismatch!");
548       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
549       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
550       if (PartVT == MVT::x86mmx)
551         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
552     }
553   } else if (PartBits == ValueVT.getSizeInBits()) {
554     // Different types of the same size.
555     assert(NumParts == 1 && PartEVT != ValueVT);
556     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
557   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
558     // If the parts cover less bits than value has, truncate the value.
559     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
560            ValueVT.isInteger() &&
561            "Unknown mismatch!");
562     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
563     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
564     if (PartVT == MVT::x86mmx)
565       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
566   }
567 
568   // The value may have changed - recompute ValueVT.
569   ValueVT = Val.getValueType();
570   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
571          "Failed to tile the value with PartVT!");
572 
573   if (NumParts == 1) {
574     if (PartEVT != ValueVT) {
575       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
576                                         "scalar-to-vector conversion failed");
577       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
578     }
579 
580     Parts[0] = Val;
581     return;
582   }
583 
584   // Expand the value into multiple parts.
585   if (NumParts & (NumParts - 1)) {
586     // The number of parts is not a power of 2.  Split off and copy the tail.
587     assert(PartVT.isInteger() && ValueVT.isInteger() &&
588            "Do not know what to expand to!");
589     unsigned RoundParts = 1 << Log2_32(NumParts);
590     unsigned RoundBits = RoundParts * PartBits;
591     unsigned OddParts = NumParts - RoundParts;
592     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
593       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL, /*LegalTypes*/false));
594 
595     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
596                    CallConv);
597 
598     if (DAG.getDataLayout().isBigEndian())
599       // The odd parts were reversed by getCopyToParts - unreverse them.
600       std::reverse(Parts + RoundParts, Parts + NumParts);
601 
602     NumParts = RoundParts;
603     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
604     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
605   }
606 
607   // The number of parts is a power of 2.  Repeatedly bisect the value using
608   // EXTRACT_ELEMENT.
609   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
610                          EVT::getIntegerVT(*DAG.getContext(),
611                                            ValueVT.getSizeInBits()),
612                          Val);
613 
614   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
615     for (unsigned i = 0; i < NumParts; i += StepSize) {
616       unsigned ThisBits = StepSize * PartBits / 2;
617       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
618       SDValue &Part0 = Parts[i];
619       SDValue &Part1 = Parts[i+StepSize/2];
620 
621       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
622                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
623       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
624                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
625 
626       if (ThisBits == PartBits && ThisVT != PartVT) {
627         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
628         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
629       }
630     }
631   }
632 
633   if (DAG.getDataLayout().isBigEndian())
634     std::reverse(Parts, Parts + OrigNumParts);
635 }
636 
637 static SDValue widenVectorToPartType(SelectionDAG &DAG,
638                                      SDValue Val, const SDLoc &DL, EVT PartVT) {
639   if (!PartVT.isVector())
640     return SDValue();
641 
642   EVT ValueVT = Val.getValueType();
643   unsigned PartNumElts = PartVT.getVectorNumElements();
644   unsigned ValueNumElts = ValueVT.getVectorNumElements();
645   if (PartNumElts > ValueNumElts &&
646       PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
647     EVT ElementVT = PartVT.getVectorElementType();
648     // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
649     // undef elements.
650     SmallVector<SDValue, 16> Ops;
651     DAG.ExtractVectorElements(Val, Ops);
652     SDValue EltUndef = DAG.getUNDEF(ElementVT);
653     for (unsigned i = ValueNumElts, e = PartNumElts; i != e; ++i)
654       Ops.push_back(EltUndef);
655 
656     // FIXME: Use CONCAT for 2x -> 4x.
657     return DAG.getBuildVector(PartVT, DL, Ops);
658   }
659 
660   return SDValue();
661 }
662 
663 /// getCopyToPartsVector - Create a series of nodes that contain the specified
664 /// value split into legal parts.
665 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
666                                  SDValue Val, SDValue *Parts, unsigned NumParts,
667                                  MVT PartVT, const Value *V,
668                                  Optional<CallingConv::ID> CallConv) {
669   EVT ValueVT = Val.getValueType();
670   assert(ValueVT.isVector() && "Not a vector");
671   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
672   const bool IsABIRegCopy = CallConv.hasValue();
673 
674   if (NumParts == 1) {
675     EVT PartEVT = PartVT;
676     if (PartEVT == ValueVT) {
677       // Nothing to do.
678     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
679       // Bitconvert vector->vector case.
680       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
681     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
682       Val = Widened;
683     } else if (PartVT.isVector() &&
684                PartEVT.getVectorElementType().bitsGE(
685                  ValueVT.getVectorElementType()) &&
686                PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
687 
688       // Promoted vector extract
689       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
690     } else {
691       if (ValueVT.getVectorNumElements() == 1) {
692         Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
693                           DAG.getVectorIdxConstant(0, DL));
694       } else {
695         assert(PartVT.getSizeInBits() > ValueVT.getSizeInBits() &&
696                "lossy conversion of vector to scalar type");
697         EVT IntermediateType =
698             EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
699         Val = DAG.getBitcast(IntermediateType, Val);
700         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
701       }
702     }
703 
704     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
705     Parts[0] = Val;
706     return;
707   }
708 
709   // Handle a multi-element vector.
710   EVT IntermediateVT;
711   MVT RegisterVT;
712   unsigned NumIntermediates;
713   unsigned NumRegs;
714   if (IsABIRegCopy) {
715     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
716         *DAG.getContext(), CallConv.getValue(), ValueVT, IntermediateVT,
717         NumIntermediates, RegisterVT);
718   } else {
719     NumRegs =
720         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
721                                    NumIntermediates, RegisterVT);
722   }
723 
724   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
725   NumParts = NumRegs; // Silence a compiler warning.
726   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
727 
728   unsigned IntermediateNumElts = IntermediateVT.isVector() ?
729     IntermediateVT.getVectorNumElements() : 1;
730 
731   // Convert the vector to the appropriate type if necessary.
732   unsigned DestVectorNoElts = NumIntermediates * IntermediateNumElts;
733 
734   EVT BuiltVectorTy = EVT::getVectorVT(
735       *DAG.getContext(), IntermediateVT.getScalarType(), DestVectorNoElts);
736   if (ValueVT != BuiltVectorTy) {
737     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy))
738       Val = Widened;
739 
740     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
741   }
742 
743   // Split the vector into intermediate operands.
744   SmallVector<SDValue, 8> Ops(NumIntermediates);
745   for (unsigned i = 0; i != NumIntermediates; ++i) {
746     if (IntermediateVT.isVector()) {
747       Ops[i] =
748           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
749                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
750     } else {
751       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
752                            DAG.getVectorIdxConstant(i, DL));
753     }
754   }
755 
756   // Split the intermediate operands into legal parts.
757   if (NumParts == NumIntermediates) {
758     // If the register was not expanded, promote or copy the value,
759     // as appropriate.
760     for (unsigned i = 0; i != NumParts; ++i)
761       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
762   } else if (NumParts > 0) {
763     // If the intermediate type was expanded, split each the value into
764     // legal parts.
765     assert(NumIntermediates != 0 && "division by zero");
766     assert(NumParts % NumIntermediates == 0 &&
767            "Must expand into a divisible number of parts!");
768     unsigned Factor = NumParts / NumIntermediates;
769     for (unsigned i = 0; i != NumIntermediates; ++i)
770       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
771                      CallConv);
772   }
773 }
774 
775 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
776                            EVT valuevt, Optional<CallingConv::ID> CC)
777     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
778       RegCount(1, regs.size()), CallConv(CC) {}
779 
780 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
781                            const DataLayout &DL, unsigned Reg, Type *Ty,
782                            Optional<CallingConv::ID> CC) {
783   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
784 
785   CallConv = CC;
786 
787   for (EVT ValueVT : ValueVTs) {
788     unsigned NumRegs =
789         isABIMangled()
790             ? TLI.getNumRegistersForCallingConv(Context, CC.getValue(), ValueVT)
791             : TLI.getNumRegisters(Context, ValueVT);
792     MVT RegisterVT =
793         isABIMangled()
794             ? TLI.getRegisterTypeForCallingConv(Context, CC.getValue(), ValueVT)
795             : TLI.getRegisterType(Context, ValueVT);
796     for (unsigned i = 0; i != NumRegs; ++i)
797       Regs.push_back(Reg + i);
798     RegVTs.push_back(RegisterVT);
799     RegCount.push_back(NumRegs);
800     Reg += NumRegs;
801   }
802 }
803 
804 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
805                                       FunctionLoweringInfo &FuncInfo,
806                                       const SDLoc &dl, SDValue &Chain,
807                                       SDValue *Flag, const Value *V) const {
808   // A Value with type {} or [0 x %t] needs no registers.
809   if (ValueVTs.empty())
810     return SDValue();
811 
812   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
813 
814   // Assemble the legal parts into the final values.
815   SmallVector<SDValue, 4> Values(ValueVTs.size());
816   SmallVector<SDValue, 8> Parts;
817   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
818     // Copy the legal parts from the registers.
819     EVT ValueVT = ValueVTs[Value];
820     unsigned NumRegs = RegCount[Value];
821     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
822                                           *DAG.getContext(),
823                                           CallConv.getValue(), RegVTs[Value])
824                                     : RegVTs[Value];
825 
826     Parts.resize(NumRegs);
827     for (unsigned i = 0; i != NumRegs; ++i) {
828       SDValue P;
829       if (!Flag) {
830         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
831       } else {
832         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
833         *Flag = P.getValue(2);
834       }
835 
836       Chain = P.getValue(1);
837       Parts[i] = P;
838 
839       // If the source register was virtual and if we know something about it,
840       // add an assert node.
841       if (!Register::isVirtualRegister(Regs[Part + i]) ||
842           !RegisterVT.isInteger())
843         continue;
844 
845       const FunctionLoweringInfo::LiveOutInfo *LOI =
846         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
847       if (!LOI)
848         continue;
849 
850       unsigned RegSize = RegisterVT.getScalarSizeInBits();
851       unsigned NumSignBits = LOI->NumSignBits;
852       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
853 
854       if (NumZeroBits == RegSize) {
855         // The current value is a zero.
856         // Explicitly express that as it would be easier for
857         // optimizations to kick in.
858         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
859         continue;
860       }
861 
862       // FIXME: We capture more information than the dag can represent.  For
863       // now, just use the tightest assertzext/assertsext possible.
864       bool isSExt;
865       EVT FromVT(MVT::Other);
866       if (NumZeroBits) {
867         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
868         isSExt = false;
869       } else if (NumSignBits > 1) {
870         FromVT =
871             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
872         isSExt = true;
873       } else {
874         continue;
875       }
876       // Add an assertion node.
877       assert(FromVT != MVT::Other);
878       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
879                              RegisterVT, P, DAG.getValueType(FromVT));
880     }
881 
882     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
883                                      RegisterVT, ValueVT, V, CallConv);
884     Part += NumRegs;
885     Parts.clear();
886   }
887 
888   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
889 }
890 
891 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
892                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
893                                  const Value *V,
894                                  ISD::NodeType PreferredExtendType) const {
895   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
896   ISD::NodeType ExtendKind = PreferredExtendType;
897 
898   // Get the list of the values's legal parts.
899   unsigned NumRegs = Regs.size();
900   SmallVector<SDValue, 8> Parts(NumRegs);
901   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
902     unsigned NumParts = RegCount[Value];
903 
904     MVT RegisterVT = isABIMangled() ? TLI.getRegisterTypeForCallingConv(
905                                           *DAG.getContext(),
906                                           CallConv.getValue(), RegVTs[Value])
907                                     : RegVTs[Value];
908 
909     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
910       ExtendKind = ISD::ZERO_EXTEND;
911 
912     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
913                    NumParts, RegisterVT, V, CallConv, ExtendKind);
914     Part += NumParts;
915   }
916 
917   // Copy the parts into the registers.
918   SmallVector<SDValue, 8> Chains(NumRegs);
919   for (unsigned i = 0; i != NumRegs; ++i) {
920     SDValue Part;
921     if (!Flag) {
922       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
923     } else {
924       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
925       *Flag = Part.getValue(1);
926     }
927 
928     Chains[i] = Part.getValue(0);
929   }
930 
931   if (NumRegs == 1 || Flag)
932     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
933     // flagged to it. That is the CopyToReg nodes and the user are considered
934     // a single scheduling unit. If we create a TokenFactor and return it as
935     // chain, then the TokenFactor is both a predecessor (operand) of the
936     // user as well as a successor (the TF operands are flagged to the user).
937     // c1, f1 = CopyToReg
938     // c2, f2 = CopyToReg
939     // c3     = TokenFactor c1, c2
940     // ...
941     //        = op c3, ..., f2
942     Chain = Chains[NumRegs-1];
943   else
944     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
945 }
946 
947 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
948                                         unsigned MatchingIdx, const SDLoc &dl,
949                                         SelectionDAG &DAG,
950                                         std::vector<SDValue> &Ops) const {
951   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
952 
953   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
954   if (HasMatching)
955     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
956   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
957     // Put the register class of the virtual registers in the flag word.  That
958     // way, later passes can recompute register class constraints for inline
959     // assembly as well as normal instructions.
960     // Don't do this for tied operands that can use the regclass information
961     // from the def.
962     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
963     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
964     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
965   }
966 
967   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
968   Ops.push_back(Res);
969 
970   if (Code == InlineAsm::Kind_Clobber) {
971     // Clobbers should always have a 1:1 mapping with registers, and may
972     // reference registers that have illegal (e.g. vector) types. Hence, we
973     // shouldn't try to apply any sort of splitting logic to them.
974     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
975            "No 1:1 mapping from clobbers to regs?");
976     unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
977     (void)SP;
978     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
979       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
980       assert(
981           (Regs[I] != SP ||
982            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
983           "If we clobbered the stack pointer, MFI should know about it.");
984     }
985     return;
986   }
987 
988   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
989     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
990     MVT RegisterVT = RegVTs[Value];
991     for (unsigned i = 0; i != NumRegs; ++i) {
992       assert(Reg < Regs.size() && "Mismatch in # registers expected");
993       unsigned TheReg = Regs[Reg++];
994       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
995     }
996   }
997 }
998 
999 SmallVector<std::pair<unsigned, unsigned>, 4>
1000 RegsForValue::getRegsAndSizes() const {
1001   SmallVector<std::pair<unsigned, unsigned>, 4> OutVec;
1002   unsigned I = 0;
1003   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1004     unsigned RegCount = std::get<0>(CountAndVT);
1005     MVT RegisterVT = std::get<1>(CountAndVT);
1006     unsigned RegisterSize = RegisterVT.getSizeInBits();
1007     for (unsigned E = I + RegCount; I != E; ++I)
1008       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1009   }
1010   return OutVec;
1011 }
1012 
1013 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1014                                const TargetLibraryInfo *li) {
1015   AA = aa;
1016   GFI = gfi;
1017   LibInfo = li;
1018   DL = &DAG.getDataLayout();
1019   Context = DAG.getContext();
1020   LPadToCallSiteMap.clear();
1021   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1022 }
1023 
1024 void SelectionDAGBuilder::clear() {
1025   NodeMap.clear();
1026   UnusedArgNodeMap.clear();
1027   PendingLoads.clear();
1028   PendingExports.clear();
1029   PendingConstrainedFP.clear();
1030   PendingConstrainedFPStrict.clear();
1031   CurInst = nullptr;
1032   HasTailCall = false;
1033   SDNodeOrder = LowestSDNodeOrder;
1034   StatepointLowering.clear();
1035 }
1036 
1037 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1038   DanglingDebugInfoMap.clear();
1039 }
1040 
1041 // Update DAG root to include dependencies on Pending chains.
1042 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1043   SDValue Root = DAG.getRoot();
1044 
1045   if (Pending.empty())
1046     return Root;
1047 
1048   // Add current root to PendingChains, unless we already indirectly
1049   // depend on it.
1050   if (Root.getOpcode() != ISD::EntryToken) {
1051     unsigned i = 0, e = Pending.size();
1052     for (; i != e; ++i) {
1053       assert(Pending[i].getNode()->getNumOperands() > 1);
1054       if (Pending[i].getNode()->getOperand(0) == Root)
1055         break;  // Don't add the root if we already indirectly depend on it.
1056     }
1057 
1058     if (i == e)
1059       Pending.push_back(Root);
1060   }
1061 
1062   if (Pending.size() == 1)
1063     Root = Pending[0];
1064   else
1065     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1066 
1067   DAG.setRoot(Root);
1068   Pending.clear();
1069   return Root;
1070 }
1071 
1072 SDValue SelectionDAGBuilder::getMemoryRoot() {
1073   return updateRoot(PendingLoads);
1074 }
1075 
1076 SDValue SelectionDAGBuilder::getRoot() {
1077   // Chain up all pending constrained intrinsics together with all
1078   // pending loads, by simply appending them to PendingLoads and
1079   // then calling getMemoryRoot().
1080   PendingLoads.reserve(PendingLoads.size() +
1081                        PendingConstrainedFP.size() +
1082                        PendingConstrainedFPStrict.size());
1083   PendingLoads.append(PendingConstrainedFP.begin(),
1084                       PendingConstrainedFP.end());
1085   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1086                       PendingConstrainedFPStrict.end());
1087   PendingConstrainedFP.clear();
1088   PendingConstrainedFPStrict.clear();
1089   return getMemoryRoot();
1090 }
1091 
1092 SDValue SelectionDAGBuilder::getControlRoot() {
1093   // We need to emit pending fpexcept.strict constrained intrinsics,
1094   // so append them to the PendingExports list.
1095   PendingExports.append(PendingConstrainedFPStrict.begin(),
1096                         PendingConstrainedFPStrict.end());
1097   PendingConstrainedFPStrict.clear();
1098   return updateRoot(PendingExports);
1099 }
1100 
1101 void SelectionDAGBuilder::visit(const Instruction &I) {
1102   // Set up outgoing PHI node register values before emitting the terminator.
1103   if (I.isTerminator()) {
1104     HandlePHINodesInSuccessorBlocks(I.getParent());
1105   }
1106 
1107   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1108   if (!isa<DbgInfoIntrinsic>(I))
1109     ++SDNodeOrder;
1110 
1111   CurInst = &I;
1112 
1113   visit(I.getOpcode(), I);
1114 
1115   if (auto *FPMO = dyn_cast<FPMathOperator>(&I)) {
1116     // Propagate the fast-math-flags of this IR instruction to the DAG node that
1117     // maps to this instruction.
1118     // TODO: We could handle all flags (nsw, etc) here.
1119     // TODO: If an IR instruction maps to >1 node, only the final node will have
1120     //       flags set.
1121     if (SDNode *Node = getNodeForIRValue(&I)) {
1122       SDNodeFlags IncomingFlags;
1123       IncomingFlags.copyFMF(*FPMO);
1124       if (!Node->getFlags().isDefined())
1125         Node->setFlags(IncomingFlags);
1126       else
1127         Node->intersectFlagsWith(IncomingFlags);
1128     }
1129   }
1130   // Constrained FP intrinsics with fpexcept.ignore should also get
1131   // the NoFPExcept flag.
1132   if (auto *FPI = dyn_cast<ConstrainedFPIntrinsic>(&I))
1133     if (FPI->getExceptionBehavior() == fp::ExceptionBehavior::ebIgnore)
1134       if (SDNode *Node = getNodeForIRValue(&I)) {
1135         SDNodeFlags Flags = Node->getFlags();
1136         Flags.setNoFPExcept(true);
1137         Node->setFlags(Flags);
1138       }
1139 
1140   if (!I.isTerminator() && !HasTailCall &&
1141       !isStatepoint(&I)) // statepoints handle their exports internally
1142     CopyToExportRegsIfNeeded(&I);
1143 
1144   CurInst = nullptr;
1145 }
1146 
1147 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1148   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1149 }
1150 
1151 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1152   // Note: this doesn't use InstVisitor, because it has to work with
1153   // ConstantExpr's in addition to instructions.
1154   switch (Opcode) {
1155   default: llvm_unreachable("Unknown instruction type encountered!");
1156     // Build the switch statement using the Instruction.def file.
1157 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1158     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1159 #include "llvm/IR/Instruction.def"
1160   }
1161 }
1162 
1163 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1164                                                 const DIExpression *Expr) {
1165   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1166     const DbgValueInst *DI = DDI.getDI();
1167     DIVariable *DanglingVariable = DI->getVariable();
1168     DIExpression *DanglingExpr = DI->getExpression();
1169     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1170       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << *DI << "\n");
1171       return true;
1172     }
1173     return false;
1174   };
1175 
1176   for (auto &DDIMI : DanglingDebugInfoMap) {
1177     DanglingDebugInfoVector &DDIV = DDIMI.second;
1178 
1179     // If debug info is to be dropped, run it through final checks to see
1180     // whether it can be salvaged.
1181     for (auto &DDI : DDIV)
1182       if (isMatchingDbgValue(DDI))
1183         salvageUnresolvedDbgValue(DDI);
1184 
1185     DDIV.erase(remove_if(DDIV, isMatchingDbgValue), DDIV.end());
1186   }
1187 }
1188 
1189 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1190 // generate the debug data structures now that we've seen its definition.
1191 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1192                                                    SDValue Val) {
1193   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1194   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1195     return;
1196 
1197   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1198   for (auto &DDI : DDIV) {
1199     const DbgValueInst *DI = DDI.getDI();
1200     assert(DI && "Ill-formed DanglingDebugInfo");
1201     DebugLoc dl = DDI.getdl();
1202     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1203     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1204     DILocalVariable *Variable = DI->getVariable();
1205     DIExpression *Expr = DI->getExpression();
1206     assert(Variable->isValidLocationForIntrinsic(dl) &&
1207            "Expected inlined-at fields to agree");
1208     SDDbgValue *SDV;
1209     if (Val.getNode()) {
1210       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1211       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1212       // we couldn't resolve it directly when examining the DbgValue intrinsic
1213       // in the first place we should not be more successful here). Unless we
1214       // have some test case that prove this to be correct we should avoid
1215       // calling EmitFuncArgumentDbgValue here.
1216       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, false, Val)) {
1217         LLVM_DEBUG(dbgs() << "Resolve dangling debug info [order="
1218                           << DbgSDNodeOrder << "] for:\n  " << *DI << "\n");
1219         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1220         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1221         // inserted after the definition of Val when emitting the instructions
1222         // after ISel. An alternative could be to teach
1223         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1224         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1225                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1226                    << ValSDNodeOrder << "\n");
1227         SDV = getDbgValue(Val, Variable, Expr, dl,
1228                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1229         DAG.AddDbgValue(SDV, Val.getNode(), false);
1230       } else
1231         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for " << *DI
1232                           << "in EmitFuncArgumentDbgValue\n");
1233     } else {
1234       LLVM_DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
1235       auto Undef =
1236           UndefValue::get(DDI.getDI()->getVariableLocation()->getType());
1237       auto SDV =
1238           DAG.getConstantDbgValue(Variable, Expr, Undef, dl, DbgSDNodeOrder);
1239       DAG.AddDbgValue(SDV, nullptr, false);
1240     }
1241   }
1242   DDIV.clear();
1243 }
1244 
1245 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) {
1246   Value *V = DDI.getDI()->getValue();
1247   DILocalVariable *Var = DDI.getDI()->getVariable();
1248   DIExpression *Expr = DDI.getDI()->getExpression();
1249   DebugLoc DL = DDI.getdl();
1250   DebugLoc InstDL = DDI.getDI()->getDebugLoc();
1251   unsigned SDOrder = DDI.getSDNodeOrder();
1252 
1253   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1254   // that DW_OP_stack_value is desired.
1255   assert(isa<DbgValueInst>(DDI.getDI()));
1256   bool StackValue = true;
1257 
1258   // Can this Value can be encoded without any further work?
1259   if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder))
1260     return;
1261 
1262   // Attempt to salvage back through as many instructions as possible. Bail if
1263   // a non-instruction is seen, such as a constant expression or global
1264   // variable. FIXME: Further work could recover those too.
1265   while (isa<Instruction>(V)) {
1266     Instruction &VAsInst = *cast<Instruction>(V);
1267     DIExpression *NewExpr = salvageDebugInfoImpl(VAsInst, Expr, StackValue);
1268 
1269     // If we cannot salvage any further, and haven't yet found a suitable debug
1270     // expression, bail out.
1271     if (!NewExpr)
1272       break;
1273 
1274     // New value and expr now represent this debuginfo.
1275     V = VAsInst.getOperand(0);
1276     Expr = NewExpr;
1277 
1278     // Some kind of simplification occurred: check whether the operand of the
1279     // salvaged debug expression can be encoded in this DAG.
1280     if (handleDebugValue(V, Var, Expr, DL, InstDL, SDOrder)) {
1281       LLVM_DEBUG(dbgs() << "Salvaged debug location info for:\n  "
1282                         << DDI.getDI() << "\nBy stripping back to:\n  " << V);
1283       return;
1284     }
1285   }
1286 
1287   // This was the final opportunity to salvage this debug information, and it
1288   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1289   // any earlier variable location.
1290   auto Undef = UndefValue::get(DDI.getDI()->getVariableLocation()->getType());
1291   auto SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1292   DAG.AddDbgValue(SDV, nullptr, false);
1293 
1294   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  " << DDI.getDI()
1295                     << "\n");
1296   LLVM_DEBUG(dbgs() << "  Last seen at:\n    " << *DDI.getDI()->getOperand(0)
1297                     << "\n");
1298 }
1299 
1300 bool SelectionDAGBuilder::handleDebugValue(const Value *V, DILocalVariable *Var,
1301                                            DIExpression *Expr, DebugLoc dl,
1302                                            DebugLoc InstDL, unsigned Order) {
1303   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1304   SDDbgValue *SDV;
1305   if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1306       isa<ConstantPointerNull>(V)) {
1307     SDV = DAG.getConstantDbgValue(Var, Expr, V, dl, SDNodeOrder);
1308     DAG.AddDbgValue(SDV, nullptr, false);
1309     return true;
1310   }
1311 
1312   // If the Value is a frame index, we can create a FrameIndex debug value
1313   // without relying on the DAG at all.
1314   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1315     auto SI = FuncInfo.StaticAllocaMap.find(AI);
1316     if (SI != FuncInfo.StaticAllocaMap.end()) {
1317       auto SDV =
1318           DAG.getFrameIndexDbgValue(Var, Expr, SI->second,
1319                                     /*IsIndirect*/ false, dl, SDNodeOrder);
1320       // Do not attach the SDNodeDbgValue to an SDNode: this variable location
1321       // is still available even if the SDNode gets optimized out.
1322       DAG.AddDbgValue(SDV, nullptr, false);
1323       return true;
1324     }
1325   }
1326 
1327   // Do not use getValue() in here; we don't want to generate code at
1328   // this point if it hasn't been done yet.
1329   SDValue N = NodeMap[V];
1330   if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1331     N = UnusedArgNodeMap[V];
1332   if (N.getNode()) {
1333     if (EmitFuncArgumentDbgValue(V, Var, Expr, dl, false, N))
1334       return true;
1335     SDV = getDbgValue(N, Var, Expr, dl, SDNodeOrder);
1336     DAG.AddDbgValue(SDV, N.getNode(), false);
1337     return true;
1338   }
1339 
1340   // Special rules apply for the first dbg.values of parameter variables in a
1341   // function. Identify them by the fact they reference Argument Values, that
1342   // they're parameters, and they are parameters of the current function. We
1343   // need to let them dangle until they get an SDNode.
1344   bool IsParamOfFunc = isa<Argument>(V) && Var->isParameter() &&
1345                        !InstDL.getInlinedAt();
1346   if (!IsParamOfFunc) {
1347     // The value is not used in this block yet (or it would have an SDNode).
1348     // We still want the value to appear for the user if possible -- if it has
1349     // an associated VReg, we can refer to that instead.
1350     auto VMI = FuncInfo.ValueMap.find(V);
1351     if (VMI != FuncInfo.ValueMap.end()) {
1352       unsigned Reg = VMI->second;
1353       // If this is a PHI node, it may be split up into several MI PHI nodes
1354       // (in FunctionLoweringInfo::set).
1355       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1356                        V->getType(), None);
1357       if (RFV.occupiesMultipleRegs()) {
1358         unsigned Offset = 0;
1359         unsigned BitsToDescribe = 0;
1360         if (auto VarSize = Var->getSizeInBits())
1361           BitsToDescribe = *VarSize;
1362         if (auto Fragment = Expr->getFragmentInfo())
1363           BitsToDescribe = Fragment->SizeInBits;
1364         for (auto RegAndSize : RFV.getRegsAndSizes()) {
1365           unsigned RegisterSize = RegAndSize.second;
1366           // Bail out if all bits are described already.
1367           if (Offset >= BitsToDescribe)
1368             break;
1369           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1370               ? BitsToDescribe - Offset
1371               : RegisterSize;
1372           auto FragmentExpr = DIExpression::createFragmentExpression(
1373               Expr, Offset, FragmentSize);
1374           if (!FragmentExpr)
1375               continue;
1376           SDV = DAG.getVRegDbgValue(Var, *FragmentExpr, RegAndSize.first,
1377                                     false, dl, SDNodeOrder);
1378           DAG.AddDbgValue(SDV, nullptr, false);
1379           Offset += RegisterSize;
1380         }
1381       } else {
1382         SDV = DAG.getVRegDbgValue(Var, Expr, Reg, false, dl, SDNodeOrder);
1383         DAG.AddDbgValue(SDV, nullptr, false);
1384       }
1385       return true;
1386     }
1387   }
1388 
1389   return false;
1390 }
1391 
1392 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1393   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1394   for (auto &Pair : DanglingDebugInfoMap)
1395     for (auto &DDI : Pair.second)
1396       salvageUnresolvedDbgValue(DDI);
1397   clearDanglingDebugInfo();
1398 }
1399 
1400 /// getCopyFromRegs - If there was virtual register allocated for the value V
1401 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1402 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1403   DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1404   SDValue Result;
1405 
1406   if (It != FuncInfo.ValueMap.end()) {
1407     unsigned InReg = It->second;
1408 
1409     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1410                      DAG.getDataLayout(), InReg, Ty,
1411                      None); // This is not an ABI copy.
1412     SDValue Chain = DAG.getEntryNode();
1413     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1414                                  V);
1415     resolveDanglingDebugInfo(V, Result);
1416   }
1417 
1418   return Result;
1419 }
1420 
1421 /// getValue - Return an SDValue for the given Value.
1422 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1423   // If we already have an SDValue for this value, use it. It's important
1424   // to do this first, so that we don't create a CopyFromReg if we already
1425   // have a regular SDValue.
1426   SDValue &N = NodeMap[V];
1427   if (N.getNode()) return N;
1428 
1429   // If there's a virtual register allocated and initialized for this
1430   // value, use it.
1431   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1432     return copyFromReg;
1433 
1434   // Otherwise create a new SDValue and remember it.
1435   SDValue Val = getValueImpl(V);
1436   NodeMap[V] = Val;
1437   resolveDanglingDebugInfo(V, Val);
1438   return Val;
1439 }
1440 
1441 // Return true if SDValue exists for the given Value
1442 bool SelectionDAGBuilder::findValue(const Value *V) const {
1443   return (NodeMap.find(V) != NodeMap.end()) ||
1444     (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1445 }
1446 
1447 /// getNonRegisterValue - Return an SDValue for the given Value, but
1448 /// don't look in FuncInfo.ValueMap for a virtual register.
1449 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1450   // If we already have an SDValue for this value, use it.
1451   SDValue &N = NodeMap[V];
1452   if (N.getNode()) {
1453     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1454       // Remove the debug location from the node as the node is about to be used
1455       // in a location which may differ from the original debug location.  This
1456       // is relevant to Constant and ConstantFP nodes because they can appear
1457       // as constant expressions inside PHI nodes.
1458       N->setDebugLoc(DebugLoc());
1459     }
1460     return N;
1461   }
1462 
1463   // Otherwise create a new SDValue and remember it.
1464   SDValue Val = getValueImpl(V);
1465   NodeMap[V] = Val;
1466   resolveDanglingDebugInfo(V, Val);
1467   return Val;
1468 }
1469 
1470 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1471 /// Create an SDValue for the given value.
1472 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1473   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1474 
1475   if (const Constant *C = dyn_cast<Constant>(V)) {
1476     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1477 
1478     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1479       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1480 
1481     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1482       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1483 
1484     if (isa<ConstantPointerNull>(C)) {
1485       unsigned AS = V->getType()->getPointerAddressSpace();
1486       return DAG.getConstant(0, getCurSDLoc(),
1487                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1488     }
1489 
1490     if (match(C, m_VScale(DAG.getDataLayout())))
1491       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1492 
1493     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1494       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1495 
1496     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1497       return DAG.getUNDEF(VT);
1498 
1499     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1500       visit(CE->getOpcode(), *CE);
1501       SDValue N1 = NodeMap[V];
1502       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1503       return N1;
1504     }
1505 
1506     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1507       SmallVector<SDValue, 4> Constants;
1508       for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1509            OI != OE; ++OI) {
1510         SDNode *Val = getValue(*OI).getNode();
1511         // If the operand is an empty aggregate, there are no values.
1512         if (!Val) continue;
1513         // Add each leaf value from the operand to the Constants list
1514         // to form a flattened list of all the values.
1515         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1516           Constants.push_back(SDValue(Val, i));
1517       }
1518 
1519       return DAG.getMergeValues(Constants, getCurSDLoc());
1520     }
1521 
1522     if (const ConstantDataSequential *CDS =
1523           dyn_cast<ConstantDataSequential>(C)) {
1524       SmallVector<SDValue, 4> Ops;
1525       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1526         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1527         // Add each leaf value from the operand to the Constants list
1528         // to form a flattened list of all the values.
1529         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1530           Ops.push_back(SDValue(Val, i));
1531       }
1532 
1533       if (isa<ArrayType>(CDS->getType()))
1534         return DAG.getMergeValues(Ops, getCurSDLoc());
1535       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1536     }
1537 
1538     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1539       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1540              "Unknown struct or array constant!");
1541 
1542       SmallVector<EVT, 4> ValueVTs;
1543       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1544       unsigned NumElts = ValueVTs.size();
1545       if (NumElts == 0)
1546         return SDValue(); // empty struct
1547       SmallVector<SDValue, 4> Constants(NumElts);
1548       for (unsigned i = 0; i != NumElts; ++i) {
1549         EVT EltVT = ValueVTs[i];
1550         if (isa<UndefValue>(C))
1551           Constants[i] = DAG.getUNDEF(EltVT);
1552         else if (EltVT.isFloatingPoint())
1553           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1554         else
1555           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1556       }
1557 
1558       return DAG.getMergeValues(Constants, getCurSDLoc());
1559     }
1560 
1561     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1562       return DAG.getBlockAddress(BA, VT);
1563 
1564     VectorType *VecTy = cast<VectorType>(V->getType());
1565     unsigned NumElements = VecTy->getNumElements();
1566 
1567     // Now that we know the number and type of the elements, get that number of
1568     // elements into the Ops array based on what kind of constant it is.
1569     SmallVector<SDValue, 16> Ops;
1570     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1571       for (unsigned i = 0; i != NumElements; ++i)
1572         Ops.push_back(getValue(CV->getOperand(i)));
1573     } else {
1574       assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
1575       EVT EltVT =
1576           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1577 
1578       SDValue Op;
1579       if (EltVT.isFloatingPoint())
1580         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1581       else
1582         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1583       Ops.assign(NumElements, Op);
1584     }
1585 
1586     // Create a BUILD_VECTOR node.
1587     return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1588   }
1589 
1590   // If this is a static alloca, generate it as the frameindex instead of
1591   // computation.
1592   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1593     DenseMap<const AllocaInst*, int>::iterator SI =
1594       FuncInfo.StaticAllocaMap.find(AI);
1595     if (SI != FuncInfo.StaticAllocaMap.end())
1596       return DAG.getFrameIndex(SI->second,
1597                                TLI.getFrameIndexTy(DAG.getDataLayout()));
1598   }
1599 
1600   // If this is an instruction which fast-isel has deferred, select it now.
1601   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1602     unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1603 
1604     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1605                      Inst->getType(), getABIRegCopyCC(V));
1606     SDValue Chain = DAG.getEntryNode();
1607     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1608   }
1609 
1610   llvm_unreachable("Can't get register for value!");
1611 }
1612 
1613 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1614   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1615   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1616   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1617   bool IsSEH = isAsynchronousEHPersonality(Pers);
1618   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1619   if (!IsSEH)
1620     CatchPadMBB->setIsEHScopeEntry();
1621   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1622   if (IsMSVCCXX || IsCoreCLR)
1623     CatchPadMBB->setIsEHFuncletEntry();
1624 }
1625 
1626 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1627   // Update machine-CFG edge.
1628   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1629   FuncInfo.MBB->addSuccessor(TargetMBB);
1630 
1631   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1632   bool IsSEH = isAsynchronousEHPersonality(Pers);
1633   if (IsSEH) {
1634     // If this is not a fall-through branch or optimizations are switched off,
1635     // emit the branch.
1636     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1637         TM.getOptLevel() == CodeGenOpt::None)
1638       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1639                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1640     return;
1641   }
1642 
1643   // Figure out the funclet membership for the catchret's successor.
1644   // This will be used by the FuncletLayout pass to determine how to order the
1645   // BB's.
1646   // A 'catchret' returns to the outer scope's color.
1647   Value *ParentPad = I.getCatchSwitchParentPad();
1648   const BasicBlock *SuccessorColor;
1649   if (isa<ConstantTokenNone>(ParentPad))
1650     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1651   else
1652     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1653   assert(SuccessorColor && "No parent funclet for catchret!");
1654   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1655   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1656 
1657   // Create the terminator node.
1658   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1659                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1660                             DAG.getBasicBlock(SuccessorColorMBB));
1661   DAG.setRoot(Ret);
1662 }
1663 
1664 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1665   // Don't emit any special code for the cleanuppad instruction. It just marks
1666   // the start of an EH scope/funclet.
1667   FuncInfo.MBB->setIsEHScopeEntry();
1668   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1669   if (Pers != EHPersonality::Wasm_CXX) {
1670     FuncInfo.MBB->setIsEHFuncletEntry();
1671     FuncInfo.MBB->setIsCleanupFuncletEntry();
1672   }
1673 }
1674 
1675 // For wasm, there's alwyas a single catch pad attached to a catchswitch, and
1676 // the control flow always stops at the single catch pad, as it does for a
1677 // cleanup pad. In case the exception caught is not of the types the catch pad
1678 // catches, it will be rethrown by a rethrow.
1679 static void findWasmUnwindDestinations(
1680     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1681     BranchProbability Prob,
1682     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1683         &UnwindDests) {
1684   while (EHPadBB) {
1685     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1686     if (isa<CleanupPadInst>(Pad)) {
1687       // Stop on cleanup pads.
1688       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1689       UnwindDests.back().first->setIsEHScopeEntry();
1690       break;
1691     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1692       // Add the catchpad handlers to the possible destinations. We don't
1693       // continue to the unwind destination of the catchswitch for wasm.
1694       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1695         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1696         UnwindDests.back().first->setIsEHScopeEntry();
1697       }
1698       break;
1699     } else {
1700       continue;
1701     }
1702   }
1703 }
1704 
1705 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1706 /// many places it could ultimately go. In the IR, we have a single unwind
1707 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1708 /// This function skips over imaginary basic blocks that hold catchswitch
1709 /// instructions, and finds all the "real" machine
1710 /// basic block destinations. As those destinations may not be successors of
1711 /// EHPadBB, here we also calculate the edge probability to those destinations.
1712 /// The passed-in Prob is the edge probability to EHPadBB.
1713 static void findUnwindDestinations(
1714     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1715     BranchProbability Prob,
1716     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1717         &UnwindDests) {
1718   EHPersonality Personality =
1719     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1720   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1721   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1722   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
1723   bool IsSEH = isAsynchronousEHPersonality(Personality);
1724 
1725   if (IsWasmCXX) {
1726     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
1727     assert(UnwindDests.size() <= 1 &&
1728            "There should be at most one unwind destination for wasm");
1729     return;
1730   }
1731 
1732   while (EHPadBB) {
1733     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1734     BasicBlock *NewEHPadBB = nullptr;
1735     if (isa<LandingPadInst>(Pad)) {
1736       // Stop on landingpads. They are not funclets.
1737       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1738       break;
1739     } else if (isa<CleanupPadInst>(Pad)) {
1740       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1741       // personalities.
1742       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1743       UnwindDests.back().first->setIsEHScopeEntry();
1744       UnwindDests.back().first->setIsEHFuncletEntry();
1745       break;
1746     } else if (auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1747       // Add the catchpad handlers to the possible destinations.
1748       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1749         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1750         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1751         if (IsMSVCCXX || IsCoreCLR)
1752           UnwindDests.back().first->setIsEHFuncletEntry();
1753         if (!IsSEH)
1754           UnwindDests.back().first->setIsEHScopeEntry();
1755       }
1756       NewEHPadBB = CatchSwitch->getUnwindDest();
1757     } else {
1758       continue;
1759     }
1760 
1761     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1762     if (BPI && NewEHPadBB)
1763       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1764     EHPadBB = NewEHPadBB;
1765   }
1766 }
1767 
1768 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1769   // Update successor info.
1770   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1771   auto UnwindDest = I.getUnwindDest();
1772   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1773   BranchProbability UnwindDestProb =
1774       (BPI && UnwindDest)
1775           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1776           : BranchProbability::getZero();
1777   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1778   for (auto &UnwindDest : UnwindDests) {
1779     UnwindDest.first->setIsEHPad();
1780     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1781   }
1782   FuncInfo.MBB->normalizeSuccProbs();
1783 
1784   // Create the terminator node.
1785   SDValue Ret =
1786       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1787   DAG.setRoot(Ret);
1788 }
1789 
1790 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1791   report_fatal_error("visitCatchSwitch not yet implemented!");
1792 }
1793 
1794 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1795   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1796   auto &DL = DAG.getDataLayout();
1797   SDValue Chain = getControlRoot();
1798   SmallVector<ISD::OutputArg, 8> Outs;
1799   SmallVector<SDValue, 8> OutVals;
1800 
1801   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1802   // lower
1803   //
1804   //   %val = call <ty> @llvm.experimental.deoptimize()
1805   //   ret <ty> %val
1806   //
1807   // differently.
1808   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1809     LowerDeoptimizingReturn();
1810     return;
1811   }
1812 
1813   if (!FuncInfo.CanLowerReturn) {
1814     unsigned DemoteReg = FuncInfo.DemoteRegister;
1815     const Function *F = I.getParent()->getParent();
1816 
1817     // Emit a store of the return value through the virtual register.
1818     // Leave Outs empty so that LowerReturn won't try to load return
1819     // registers the usual way.
1820     SmallVector<EVT, 1> PtrValueVTs;
1821     ComputeValueVTs(TLI, DL,
1822                     F->getReturnType()->getPointerTo(
1823                         DAG.getDataLayout().getAllocaAddrSpace()),
1824                     PtrValueVTs);
1825 
1826     SDValue RetPtr = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
1827                                         DemoteReg, PtrValueVTs[0]);
1828     SDValue RetOp = getValue(I.getOperand(0));
1829 
1830     SmallVector<EVT, 4> ValueVTs, MemVTs;
1831     SmallVector<uint64_t, 4> Offsets;
1832     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
1833                     &Offsets);
1834     unsigned NumValues = ValueVTs.size();
1835 
1836     SmallVector<SDValue, 4> Chains(NumValues);
1837     for (unsigned i = 0; i != NumValues; ++i) {
1838       // An aggregate return value cannot wrap around the address space, so
1839       // offsets to its parts don't wrap either.
1840       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr, Offsets[i]);
1841 
1842       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
1843       if (MemVTs[i] != ValueVTs[i])
1844         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
1845       Chains[i] = DAG.getStore(Chain, getCurSDLoc(), Val,
1846           // FIXME: better loc info would be nice.
1847           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()));
1848     }
1849 
1850     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
1851                         MVT::Other, Chains);
1852   } else if (I.getNumOperands() != 0) {
1853     SmallVector<EVT, 4> ValueVTs;
1854     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
1855     unsigned NumValues = ValueVTs.size();
1856     if (NumValues) {
1857       SDValue RetOp = getValue(I.getOperand(0));
1858 
1859       const Function *F = I.getParent()->getParent();
1860 
1861       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
1862           I.getOperand(0)->getType(), F->getCallingConv(),
1863           /*IsVarArg*/ false);
1864 
1865       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1866       if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1867                                           Attribute::SExt))
1868         ExtendKind = ISD::SIGN_EXTEND;
1869       else if (F->getAttributes().hasAttribute(AttributeList::ReturnIndex,
1870                                                Attribute::ZExt))
1871         ExtendKind = ISD::ZERO_EXTEND;
1872 
1873       LLVMContext &Context = F->getContext();
1874       bool RetInReg = F->getAttributes().hasAttribute(
1875           AttributeList::ReturnIndex, Attribute::InReg);
1876 
1877       for (unsigned j = 0; j != NumValues; ++j) {
1878         EVT VT = ValueVTs[j];
1879 
1880         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1881           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
1882 
1883         CallingConv::ID CC = F->getCallingConv();
1884 
1885         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
1886         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
1887         SmallVector<SDValue, 4> Parts(NumParts);
1888         getCopyToParts(DAG, getCurSDLoc(),
1889                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1890                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
1891 
1892         // 'inreg' on function refers to return value
1893         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1894         if (RetInReg)
1895           Flags.setInReg();
1896 
1897         if (I.getOperand(0)->getType()->isPointerTy()) {
1898           Flags.setPointer();
1899           Flags.setPointerAddrSpace(
1900               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
1901         }
1902 
1903         if (NeedsRegBlock) {
1904           Flags.setInConsecutiveRegs();
1905           if (j == NumValues - 1)
1906             Flags.setInConsecutiveRegsLast();
1907         }
1908 
1909         // Propagate extension type if any
1910         if (ExtendKind == ISD::SIGN_EXTEND)
1911           Flags.setSExt();
1912         else if (ExtendKind == ISD::ZERO_EXTEND)
1913           Flags.setZExt();
1914 
1915         for (unsigned i = 0; i < NumParts; ++i) {
1916           Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1917                                         VT, /*isfixed=*/true, 0, 0));
1918           OutVals.push_back(Parts[i]);
1919         }
1920       }
1921     }
1922   }
1923 
1924   // Push in swifterror virtual register as the last element of Outs. This makes
1925   // sure swifterror virtual register will be returned in the swifterror
1926   // physical register.
1927   const Function *F = I.getParent()->getParent();
1928   if (TLI.supportSwiftError() &&
1929       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
1930     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
1931     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1932     Flags.setSwiftError();
1933     Outs.push_back(ISD::OutputArg(Flags, EVT(TLI.getPointerTy(DL)) /*vt*/,
1934                                   EVT(TLI.getPointerTy(DL)) /*argvt*/,
1935                                   true /*isfixed*/, 1 /*origidx*/,
1936                                   0 /*partOffs*/));
1937     // Create SDNode for the swifterror virtual register.
1938     OutVals.push_back(
1939         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
1940                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
1941                         EVT(TLI.getPointerTy(DL))));
1942   }
1943 
1944   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
1945   CallingConv::ID CallConv =
1946     DAG.getMachineFunction().getFunction().getCallingConv();
1947   Chain = DAG.getTargetLoweringInfo().LowerReturn(
1948       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
1949 
1950   // Verify that the target's LowerReturn behaved as expected.
1951   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
1952          "LowerReturn didn't return a valid chain!");
1953 
1954   // Update the DAG with the new chain value resulting from return lowering.
1955   DAG.setRoot(Chain);
1956 }
1957 
1958 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
1959 /// created for it, emit nodes to copy the value into the virtual
1960 /// registers.
1961 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
1962   // Skip empty types
1963   if (V->getType()->isEmptyTy())
1964     return;
1965 
1966   DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1967   if (VMI != FuncInfo.ValueMap.end()) {
1968     assert(!V->use_empty() && "Unused value assigned virtual registers!");
1969     CopyValueToVirtualRegister(V, VMI->second);
1970   }
1971 }
1972 
1973 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
1974 /// the current basic block, add it to ValueMap now so that we'll get a
1975 /// CopyTo/FromReg.
1976 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
1977   // No need to export constants.
1978   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1979 
1980   // Already exported?
1981   if (FuncInfo.isExportedInst(V)) return;
1982 
1983   unsigned Reg = FuncInfo.InitializeRegForValue(V);
1984   CopyValueToVirtualRegister(V, Reg);
1985 }
1986 
1987 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
1988                                                      const BasicBlock *FromBB) {
1989   // The operands of the setcc have to be in this block.  We don't know
1990   // how to export them from some other block.
1991   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
1992     // Can export from current BB.
1993     if (VI->getParent() == FromBB)
1994       return true;
1995 
1996     // Is already exported, noop.
1997     return FuncInfo.isExportedInst(V);
1998   }
1999 
2000   // If this is an argument, we can export it if the BB is the entry block or
2001   // if it is already exported.
2002   if (isa<Argument>(V)) {
2003     if (FromBB == &FromBB->getParent()->getEntryBlock())
2004       return true;
2005 
2006     // Otherwise, can only export this if it is already exported.
2007     return FuncInfo.isExportedInst(V);
2008   }
2009 
2010   // Otherwise, constants can always be exported.
2011   return true;
2012 }
2013 
2014 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2015 BranchProbability
2016 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2017                                         const MachineBasicBlock *Dst) const {
2018   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2019   const BasicBlock *SrcBB = Src->getBasicBlock();
2020   const BasicBlock *DstBB = Dst->getBasicBlock();
2021   if (!BPI) {
2022     // If BPI is not available, set the default probability as 1 / N, where N is
2023     // the number of successors.
2024     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2025     return BranchProbability(1, SuccSize);
2026   }
2027   return BPI->getEdgeProbability(SrcBB, DstBB);
2028 }
2029 
2030 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2031                                                MachineBasicBlock *Dst,
2032                                                BranchProbability Prob) {
2033   if (!FuncInfo.BPI)
2034     Src->addSuccessorWithoutProb(Dst);
2035   else {
2036     if (Prob.isUnknown())
2037       Prob = getEdgeProbability(Src, Dst);
2038     Src->addSuccessor(Dst, Prob);
2039   }
2040 }
2041 
2042 static bool InBlock(const Value *V, const BasicBlock *BB) {
2043   if (const Instruction *I = dyn_cast<Instruction>(V))
2044     return I->getParent() == BB;
2045   return true;
2046 }
2047 
2048 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2049 /// This function emits a branch and is used at the leaves of an OR or an
2050 /// AND operator tree.
2051 void
2052 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2053                                                   MachineBasicBlock *TBB,
2054                                                   MachineBasicBlock *FBB,
2055                                                   MachineBasicBlock *CurBB,
2056                                                   MachineBasicBlock *SwitchBB,
2057                                                   BranchProbability TProb,
2058                                                   BranchProbability FProb,
2059                                                   bool InvertCond) {
2060   const BasicBlock *BB = CurBB->getBasicBlock();
2061 
2062   // If the leaf of the tree is a comparison, merge the condition into
2063   // the caseblock.
2064   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2065     // The operands of the cmp have to be in this block.  We don't know
2066     // how to export them from some other block.  If this is the first block
2067     // of the sequence, no exporting is needed.
2068     if (CurBB == SwitchBB ||
2069         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2070          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2071       ISD::CondCode Condition;
2072       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2073         ICmpInst::Predicate Pred =
2074             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2075         Condition = getICmpCondCode(Pred);
2076       } else {
2077         const FCmpInst *FC = cast<FCmpInst>(Cond);
2078         FCmpInst::Predicate Pred =
2079             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2080         Condition = getFCmpCondCode(Pred);
2081         if (TM.Options.NoNaNsFPMath)
2082           Condition = getFCmpCodeWithoutNaN(Condition);
2083       }
2084 
2085       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2086                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2087       SL->SwitchCases.push_back(CB);
2088       return;
2089     }
2090   }
2091 
2092   // Create a CaseBlock record representing this branch.
2093   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2094   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2095                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2096   SL->SwitchCases.push_back(CB);
2097 }
2098 
2099 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2100                                                MachineBasicBlock *TBB,
2101                                                MachineBasicBlock *FBB,
2102                                                MachineBasicBlock *CurBB,
2103                                                MachineBasicBlock *SwitchBB,
2104                                                Instruction::BinaryOps Opc,
2105                                                BranchProbability TProb,
2106                                                BranchProbability FProb,
2107                                                bool InvertCond) {
2108   // Skip over not part of the tree and remember to invert op and operands at
2109   // next level.
2110   Value *NotCond;
2111   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2112       InBlock(NotCond, CurBB->getBasicBlock())) {
2113     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2114                          !InvertCond);
2115     return;
2116   }
2117 
2118   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2119   // Compute the effective opcode for Cond, taking into account whether it needs
2120   // to be inverted, e.g.
2121   //   and (not (or A, B)), C
2122   // gets lowered as
2123   //   and (and (not A, not B), C)
2124   unsigned BOpc = 0;
2125   if (BOp) {
2126     BOpc = BOp->getOpcode();
2127     if (InvertCond) {
2128       if (BOpc == Instruction::And)
2129         BOpc = Instruction::Or;
2130       else if (BOpc == Instruction::Or)
2131         BOpc = Instruction::And;
2132     }
2133   }
2134 
2135   // If this node is not part of the or/and tree, emit it as a branch.
2136   if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
2137       BOpc != unsigned(Opc) || !BOp->hasOneUse() ||
2138       BOp->getParent() != CurBB->getBasicBlock() ||
2139       !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
2140       !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
2141     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2142                                  TProb, FProb, InvertCond);
2143     return;
2144   }
2145 
2146   //  Create TmpBB after CurBB.
2147   MachineFunction::iterator BBI(CurBB);
2148   MachineFunction &MF = DAG.getMachineFunction();
2149   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2150   CurBB->getParent()->insert(++BBI, TmpBB);
2151 
2152   if (Opc == Instruction::Or) {
2153     // Codegen X | Y as:
2154     // BB1:
2155     //   jmp_if_X TBB
2156     //   jmp TmpBB
2157     // TmpBB:
2158     //   jmp_if_Y TBB
2159     //   jmp FBB
2160     //
2161 
2162     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2163     // The requirement is that
2164     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2165     //     = TrueProb for original BB.
2166     // Assuming the original probabilities are A and B, one choice is to set
2167     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2168     // A/(1+B) and 2B/(1+B). This choice assumes that
2169     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2170     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2171     // TmpBB, but the math is more complicated.
2172 
2173     auto NewTrueProb = TProb / 2;
2174     auto NewFalseProb = TProb / 2 + FProb;
2175     // Emit the LHS condition.
2176     FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
2177                          NewTrueProb, NewFalseProb, InvertCond);
2178 
2179     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2180     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2181     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2182     // Emit the RHS condition into TmpBB.
2183     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
2184                          Probs[0], Probs[1], InvertCond);
2185   } else {
2186     assert(Opc == Instruction::And && "Unknown merge op!");
2187     // Codegen X & Y as:
2188     // BB1:
2189     //   jmp_if_X TmpBB
2190     //   jmp FBB
2191     // TmpBB:
2192     //   jmp_if_Y TBB
2193     //   jmp FBB
2194     //
2195     //  This requires creation of TmpBB after CurBB.
2196 
2197     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2198     // The requirement is that
2199     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2200     //     = FalseProb for original BB.
2201     // Assuming the original probabilities are A and B, one choice is to set
2202     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2203     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2204     // TrueProb for BB1 * FalseProb for TmpBB.
2205 
2206     auto NewTrueProb = TProb + FProb / 2;
2207     auto NewFalseProb = FProb / 2;
2208     // Emit the LHS condition.
2209     FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
2210                          NewTrueProb, NewFalseProb, InvertCond);
2211 
2212     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2213     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2214     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2215     // Emit the RHS condition into TmpBB.
2216     FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
2217                          Probs[0], Probs[1], InvertCond);
2218   }
2219 }
2220 
2221 /// If the set of cases should be emitted as a series of branches, return true.
2222 /// If we should emit this as a bunch of and/or'd together conditions, return
2223 /// false.
2224 bool
2225 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2226   if (Cases.size() != 2) return true;
2227 
2228   // If this is two comparisons of the same values or'd or and'd together, they
2229   // will get folded into a single comparison, so don't emit two blocks.
2230   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2231        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2232       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2233        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2234     return false;
2235   }
2236 
2237   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2238   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2239   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2240       Cases[0].CC == Cases[1].CC &&
2241       isa<Constant>(Cases[0].CmpRHS) &&
2242       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2243     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2244       return false;
2245     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2246       return false;
2247   }
2248 
2249   return true;
2250 }
2251 
2252 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2253   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2254 
2255   // Update machine-CFG edges.
2256   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
2257 
2258   if (I.isUnconditional()) {
2259     // Update machine-CFG edges.
2260     BrMBB->addSuccessor(Succ0MBB);
2261 
2262     // If this is not a fall-through branch or optimizations are switched off,
2263     // emit the branch.
2264     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
2265       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2266                               MVT::Other, getControlRoot(),
2267                               DAG.getBasicBlock(Succ0MBB)));
2268 
2269     return;
2270   }
2271 
2272   // If this condition is one of the special cases we handle, do special stuff
2273   // now.
2274   const Value *CondVal = I.getCondition();
2275   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2276 
2277   // If this is a series of conditions that are or'd or and'd together, emit
2278   // this as a sequence of branches instead of setcc's with and/or operations.
2279   // As long as jumps are not expensive, this should improve performance.
2280   // For example, instead of something like:
2281   //     cmp A, B
2282   //     C = seteq
2283   //     cmp D, E
2284   //     F = setle
2285   //     or C, F
2286   //     jnz foo
2287   // Emit:
2288   //     cmp A, B
2289   //     je foo
2290   //     cmp D, E
2291   //     jle foo
2292   if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
2293     Instruction::BinaryOps Opcode = BOp->getOpcode();
2294     if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp->hasOneUse() &&
2295         !I.hasMetadata(LLVMContext::MD_unpredictable) &&
2296         (Opcode == Instruction::And || Opcode == Instruction::Or)) {
2297       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
2298                            Opcode,
2299                            getEdgeProbability(BrMBB, Succ0MBB),
2300                            getEdgeProbability(BrMBB, Succ1MBB),
2301                            /*InvertCond=*/false);
2302       // If the compares in later blocks need to use values not currently
2303       // exported from this block, export them now.  This block should always
2304       // be the first entry.
2305       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2306 
2307       // Allow some cases to be rejected.
2308       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2309         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2310           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2311           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2312         }
2313 
2314         // Emit the branch for this block.
2315         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2316         SL->SwitchCases.erase(SL->SwitchCases.begin());
2317         return;
2318       }
2319 
2320       // Okay, we decided not to do this, remove any inserted MBB's and clear
2321       // SwitchCases.
2322       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2323         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2324 
2325       SL->SwitchCases.clear();
2326     }
2327   }
2328 
2329   // Create a CaseBlock record representing this branch.
2330   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2331                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2332 
2333   // Use visitSwitchCase to actually insert the fast branch sequence for this
2334   // cond branch.
2335   visitSwitchCase(CB, BrMBB);
2336 }
2337 
2338 /// visitSwitchCase - Emits the necessary code to represent a single node in
2339 /// the binary search tree resulting from lowering a switch instruction.
2340 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2341                                           MachineBasicBlock *SwitchBB) {
2342   SDValue Cond;
2343   SDValue CondLHS = getValue(CB.CmpLHS);
2344   SDLoc dl = CB.DL;
2345 
2346   if (CB.CC == ISD::SETTRUE) {
2347     // Branch or fall through to TrueBB.
2348     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2349     SwitchBB->normalizeSuccProbs();
2350     if (CB.TrueBB != NextBlock(SwitchBB)) {
2351       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2352                               DAG.getBasicBlock(CB.TrueBB)));
2353     }
2354     return;
2355   }
2356 
2357   auto &TLI = DAG.getTargetLoweringInfo();
2358   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2359 
2360   // Build the setcc now.
2361   if (!CB.CmpMHS) {
2362     // Fold "(X == true)" to X and "(X == false)" to !X to
2363     // handle common cases produced by branch lowering.
2364     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2365         CB.CC == ISD::SETEQ)
2366       Cond = CondLHS;
2367     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2368              CB.CC == ISD::SETEQ) {
2369       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2370       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2371     } else {
2372       SDValue CondRHS = getValue(CB.CmpRHS);
2373 
2374       // If a pointer's DAG type is larger than its memory type then the DAG
2375       // values are zero-extended. This breaks signed comparisons so truncate
2376       // back to the underlying type before doing the compare.
2377       if (CondLHS.getValueType() != MemVT) {
2378         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2379         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2380       }
2381       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2382     }
2383   } else {
2384     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2385 
2386     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2387     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2388 
2389     SDValue CmpOp = getValue(CB.CmpMHS);
2390     EVT VT = CmpOp.getValueType();
2391 
2392     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2393       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2394                           ISD::SETLE);
2395     } else {
2396       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2397                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2398       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2399                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2400     }
2401   }
2402 
2403   // Update successor info
2404   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2405   // TrueBB and FalseBB are always different unless the incoming IR is
2406   // degenerate. This only happens when running llc on weird IR.
2407   if (CB.TrueBB != CB.FalseBB)
2408     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2409   SwitchBB->normalizeSuccProbs();
2410 
2411   // If the lhs block is the next block, invert the condition so that we can
2412   // fall through to the lhs instead of the rhs block.
2413   if (CB.TrueBB == NextBlock(SwitchBB)) {
2414     std::swap(CB.TrueBB, CB.FalseBB);
2415     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2416     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2417   }
2418 
2419   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2420                                MVT::Other, getControlRoot(), Cond,
2421                                DAG.getBasicBlock(CB.TrueBB));
2422 
2423   // Insert the false branch. Do this even if it's a fall through branch,
2424   // this makes it easier to do DAG optimizations which require inverting
2425   // the branch condition.
2426   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2427                        DAG.getBasicBlock(CB.FalseBB));
2428 
2429   DAG.setRoot(BrCond);
2430 }
2431 
2432 /// visitJumpTable - Emit JumpTable node in the current MBB
2433 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2434   // Emit the code for the jump table
2435   assert(JT.Reg != -1U && "Should lower JT Header first!");
2436   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2437   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2438                                      JT.Reg, PTy);
2439   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2440   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2441                                     MVT::Other, Index.getValue(1),
2442                                     Table, Index);
2443   DAG.setRoot(BrJumpTable);
2444 }
2445 
2446 /// visitJumpTableHeader - This function emits necessary code to produce index
2447 /// in the JumpTable from switch case.
2448 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2449                                                JumpTableHeader &JTH,
2450                                                MachineBasicBlock *SwitchBB) {
2451   SDLoc dl = getCurSDLoc();
2452 
2453   // Subtract the lowest switch case value from the value being switched on.
2454   SDValue SwitchOp = getValue(JTH.SValue);
2455   EVT VT = SwitchOp.getValueType();
2456   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2457                             DAG.getConstant(JTH.First, dl, VT));
2458 
2459   // The SDNode we just created, which holds the value being switched on minus
2460   // the smallest case value, needs to be copied to a virtual register so it
2461   // can be used as an index into the jump table in a subsequent basic block.
2462   // This value may be smaller or larger than the target's pointer type, and
2463   // therefore require extension or truncating.
2464   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2465   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2466 
2467   unsigned JumpTableReg =
2468       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2469   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2470                                     JumpTableReg, SwitchOp);
2471   JT.Reg = JumpTableReg;
2472 
2473   if (!JTH.OmitRangeCheck) {
2474     // Emit the range check for the jump table, and branch to the default block
2475     // for the switch statement if the value being switched on exceeds the
2476     // largest case in the switch.
2477     SDValue CMP = DAG.getSetCC(
2478         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2479                                    Sub.getValueType()),
2480         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2481 
2482     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2483                                  MVT::Other, CopyTo, CMP,
2484                                  DAG.getBasicBlock(JT.Default));
2485 
2486     // Avoid emitting unnecessary branches to the next block.
2487     if (JT.MBB != NextBlock(SwitchBB))
2488       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2489                            DAG.getBasicBlock(JT.MBB));
2490 
2491     DAG.setRoot(BrCond);
2492   } else {
2493     // Avoid emitting unnecessary branches to the next block.
2494     if (JT.MBB != NextBlock(SwitchBB))
2495       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
2496                               DAG.getBasicBlock(JT.MBB)));
2497     else
2498       DAG.setRoot(CopyTo);
2499   }
2500 }
2501 
2502 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2503 /// variable if there exists one.
2504 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2505                                  SDValue &Chain) {
2506   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2507   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2508   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2509   MachineFunction &MF = DAG.getMachineFunction();
2510   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2511   MachineSDNode *Node =
2512       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2513   if (Global) {
2514     MachinePointerInfo MPInfo(Global);
2515     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2516                  MachineMemOperand::MODereferenceable;
2517     MachineMemOperand *MemRef = MF.getMachineMemOperand(
2518         MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlignment(PtrTy));
2519     DAG.setNodeMemRefs(Node, {MemRef});
2520   }
2521   if (PtrTy != PtrMemTy)
2522     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
2523   return SDValue(Node, 0);
2524 }
2525 
2526 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2527 /// tail spliced into a stack protector check success bb.
2528 ///
2529 /// For a high level explanation of how this fits into the stack protector
2530 /// generation see the comment on the declaration of class
2531 /// StackProtectorDescriptor.
2532 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2533                                                   MachineBasicBlock *ParentBB) {
2534 
2535   // First create the loads to the guard/stack slot for the comparison.
2536   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2537   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2538   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2539 
2540   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2541   int FI = MFI.getStackProtectorIndex();
2542 
2543   SDValue Guard;
2544   SDLoc dl = getCurSDLoc();
2545   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2546   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2547   unsigned Align = DL->getPrefTypeAlignment(Type::getInt8PtrTy(M.getContext()));
2548 
2549   // Generate code to load the content of the guard slot.
2550   SDValue GuardVal = DAG.getLoad(
2551       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
2552       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2553       MachineMemOperand::MOVolatile);
2554 
2555   if (TLI.useStackGuardXorFP())
2556     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2557 
2558   // Retrieve guard check function, nullptr if instrumentation is inlined.
2559   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
2560     // The target provides a guard check function to validate the guard value.
2561     // Generate a call to that function with the content of the guard slot as
2562     // argument.
2563     FunctionType *FnTy = GuardCheckFn->getFunctionType();
2564     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2565 
2566     TargetLowering::ArgListTy Args;
2567     TargetLowering::ArgListEntry Entry;
2568     Entry.Node = GuardVal;
2569     Entry.Ty = FnTy->getParamType(0);
2570     if (GuardCheckFn->hasAttribute(1, Attribute::AttrKind::InReg))
2571       Entry.IsInReg = true;
2572     Args.push_back(Entry);
2573 
2574     TargetLowering::CallLoweringInfo CLI(DAG);
2575     CLI.setDebugLoc(getCurSDLoc())
2576         .setChain(DAG.getEntryNode())
2577         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
2578                    getValue(GuardCheckFn), std::move(Args));
2579 
2580     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2581     DAG.setRoot(Result.second);
2582     return;
2583   }
2584 
2585   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2586   // Otherwise, emit a volatile load to retrieve the stack guard value.
2587   SDValue Chain = DAG.getEntryNode();
2588   if (TLI.useLoadStackGuardNode()) {
2589     Guard = getLoadStackGuard(DAG, dl, Chain);
2590   } else {
2591     const Value *IRGuard = TLI.getSDagStackGuard(M);
2592     SDValue GuardPtr = getValue(IRGuard);
2593 
2594     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
2595                         MachinePointerInfo(IRGuard, 0), Align,
2596                         MachineMemOperand::MOVolatile);
2597   }
2598 
2599   // Perform the comparison via a subtract/getsetcc.
2600   EVT VT = Guard.getValueType();
2601   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, GuardVal);
2602 
2603   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2604                                                         *DAG.getContext(),
2605                                                         Sub.getValueType()),
2606                              Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
2607 
2608   // If the sub is not 0, then we know the guard/stackslot do not equal, so
2609   // branch to failure MBB.
2610   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2611                                MVT::Other, GuardVal.getOperand(0),
2612                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2613   // Otherwise branch to success MBB.
2614   SDValue Br = DAG.getNode(ISD::BR, dl,
2615                            MVT::Other, BrCond,
2616                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2617 
2618   DAG.setRoot(Br);
2619 }
2620 
2621 /// Codegen the failure basic block for a stack protector check.
2622 ///
2623 /// A failure stack protector machine basic block consists simply of a call to
2624 /// __stack_chk_fail().
2625 ///
2626 /// For a high level explanation of how this fits into the stack protector
2627 /// generation see the comment on the declaration of class
2628 /// StackProtectorDescriptor.
2629 void
2630 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2631   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2632   TargetLowering::MakeLibCallOptions CallOptions;
2633   CallOptions.setDiscardResult(true);
2634   SDValue Chain =
2635       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2636                       None, CallOptions, getCurSDLoc()).second;
2637   // On PS4, the "return address" must still be within the calling function,
2638   // even if it's at the very end, so emit an explicit TRAP here.
2639   // Passing 'true' for doesNotReturn above won't generate the trap for us.
2640   if (TM.getTargetTriple().isPS4CPU())
2641     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2642 
2643   DAG.setRoot(Chain);
2644 }
2645 
2646 /// visitBitTestHeader - This function emits necessary code to produce value
2647 /// suitable for "bit tests"
2648 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2649                                              MachineBasicBlock *SwitchBB) {
2650   SDLoc dl = getCurSDLoc();
2651 
2652   // Subtract the minimum value.
2653   SDValue SwitchOp = getValue(B.SValue);
2654   EVT VT = SwitchOp.getValueType();
2655   SDValue RangeSub =
2656       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
2657 
2658   // Determine the type of the test operands.
2659   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2660   bool UsePtrType = false;
2661   if (!TLI.isTypeLegal(VT)) {
2662     UsePtrType = true;
2663   } else {
2664     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2665       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2666         // Switch table case range are encoded into series of masks.
2667         // Just use pointer type, it's guaranteed to fit.
2668         UsePtrType = true;
2669         break;
2670       }
2671   }
2672   SDValue Sub = RangeSub;
2673   if (UsePtrType) {
2674     VT = TLI.getPointerTy(DAG.getDataLayout());
2675     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2676   }
2677 
2678   B.RegVT = VT.getSimpleVT();
2679   B.Reg = FuncInfo.CreateReg(B.RegVT);
2680   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2681 
2682   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2683 
2684   if (!B.OmitRangeCheck)
2685     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2686   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2687   SwitchBB->normalizeSuccProbs();
2688 
2689   SDValue Root = CopyTo;
2690   if (!B.OmitRangeCheck) {
2691     // Conditional branch to the default block.
2692     SDValue RangeCmp = DAG.getSetCC(dl,
2693         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2694                                RangeSub.getValueType()),
2695         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
2696         ISD::SETUGT);
2697 
2698     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
2699                        DAG.getBasicBlock(B.Default));
2700   }
2701 
2702   // Avoid emitting unnecessary branches to the next block.
2703   if (MBB != NextBlock(SwitchBB))
2704     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
2705 
2706   DAG.setRoot(Root);
2707 }
2708 
2709 /// visitBitTestCase - this function produces one "bit test"
2710 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2711                                            MachineBasicBlock* NextMBB,
2712                                            BranchProbability BranchProbToNext,
2713                                            unsigned Reg,
2714                                            BitTestCase &B,
2715                                            MachineBasicBlock *SwitchBB) {
2716   SDLoc dl = getCurSDLoc();
2717   MVT VT = BB.RegVT;
2718   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2719   SDValue Cmp;
2720   unsigned PopCount = countPopulation(B.Mask);
2721   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2722   if (PopCount == 1) {
2723     // Testing for a single bit; just compare the shift count with what it
2724     // would need to be to shift a 1 bit in that position.
2725     Cmp = DAG.getSetCC(
2726         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2727         ShiftOp, DAG.getConstant(countTrailingZeros(B.Mask), dl, VT),
2728         ISD::SETEQ);
2729   } else if (PopCount == BB.Range) {
2730     // There is only one zero bit in the range, test for it directly.
2731     Cmp = DAG.getSetCC(
2732         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2733         ShiftOp, DAG.getConstant(countTrailingOnes(B.Mask), dl, VT),
2734         ISD::SETNE);
2735   } else {
2736     // Make desired shift
2737     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2738                                     DAG.getConstant(1, dl, VT), ShiftOp);
2739 
2740     // Emit bit tests and jumps
2741     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2742                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2743     Cmp = DAG.getSetCC(
2744         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2745         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2746   }
2747 
2748   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2749   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2750   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2751   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2752   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2753   // one as they are relative probabilities (and thus work more like weights),
2754   // and hence we need to normalize them to let the sum of them become one.
2755   SwitchBB->normalizeSuccProbs();
2756 
2757   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2758                               MVT::Other, getControlRoot(),
2759                               Cmp, DAG.getBasicBlock(B.TargetBB));
2760 
2761   // Avoid emitting unnecessary branches to the next block.
2762   if (NextMBB != NextBlock(SwitchBB))
2763     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2764                         DAG.getBasicBlock(NextMBB));
2765 
2766   DAG.setRoot(BrAnd);
2767 }
2768 
2769 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2770   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2771 
2772   // Retrieve successors. Look through artificial IR level blocks like
2773   // catchswitch for successors.
2774   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2775   const BasicBlock *EHPadBB = I.getSuccessor(1);
2776 
2777   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2778   // have to do anything here to lower funclet bundles.
2779   assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt,
2780                                         LLVMContext::OB_funclet,
2781                                         LLVMContext::OB_cfguardtarget}) &&
2782          "Cannot lower invokes with arbitrary operand bundles yet!");
2783 
2784   const Value *Callee(I.getCalledValue());
2785   const Function *Fn = dyn_cast<Function>(Callee);
2786   if (isa<InlineAsm>(Callee))
2787     visitInlineAsm(&I);
2788   else if (Fn && Fn->isIntrinsic()) {
2789     switch (Fn->getIntrinsicID()) {
2790     default:
2791       llvm_unreachable("Cannot invoke this intrinsic");
2792     case Intrinsic::donothing:
2793       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2794       break;
2795     case Intrinsic::experimental_patchpoint_void:
2796     case Intrinsic::experimental_patchpoint_i64:
2797       visitPatchpoint(&I, EHPadBB);
2798       break;
2799     case Intrinsic::experimental_gc_statepoint:
2800       LowerStatepoint(ImmutableStatepoint(&I), EHPadBB);
2801       break;
2802     case Intrinsic::wasm_rethrow_in_catch: {
2803       // This is usually done in visitTargetIntrinsic, but this intrinsic is
2804       // special because it can be invoked, so we manually lower it to a DAG
2805       // node here.
2806       SmallVector<SDValue, 8> Ops;
2807       Ops.push_back(getRoot()); // inchain
2808       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2809       Ops.push_back(
2810           DAG.getTargetConstant(Intrinsic::wasm_rethrow_in_catch, getCurSDLoc(),
2811                                 TLI.getPointerTy(DAG.getDataLayout())));
2812       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
2813       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
2814       break;
2815     }
2816     }
2817   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
2818     // Currently we do not lower any intrinsic calls with deopt operand bundles.
2819     // Eventually we will support lowering the @llvm.experimental.deoptimize
2820     // intrinsic, and right now there are no plans to support other intrinsics
2821     // with deopt state.
2822     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
2823   } else {
2824     LowerCallTo(&I, getValue(Callee), false, EHPadBB);
2825   }
2826 
2827   // If the value of the invoke is used outside of its defining block, make it
2828   // available as a virtual register.
2829   // We already took care of the exported value for the statepoint instruction
2830   // during call to the LowerStatepoint.
2831   if (!isStatepoint(I)) {
2832     CopyToExportRegsIfNeeded(&I);
2833   }
2834 
2835   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2836   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2837   BranchProbability EHPadBBProb =
2838       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
2839           : BranchProbability::getZero();
2840   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
2841 
2842   // Update successor info.
2843   addSuccessorWithProb(InvokeMBB, Return);
2844   for (auto &UnwindDest : UnwindDests) {
2845     UnwindDest.first->setIsEHPad();
2846     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
2847   }
2848   InvokeMBB->normalizeSuccProbs();
2849 
2850   // Drop into normal successor.
2851   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
2852                           DAG.getBasicBlock(Return)));
2853 }
2854 
2855 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
2856   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
2857 
2858   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2859   // have to do anything here to lower funclet bundles.
2860   assert(!I.hasOperandBundlesOtherThan(
2861              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
2862          "Cannot lower callbrs with arbitrary operand bundles yet!");
2863 
2864   assert(isa<InlineAsm>(I.getCalledValue()) &&
2865          "Only know how to handle inlineasm callbr");
2866   visitInlineAsm(&I);
2867 
2868   // Retrieve successors.
2869   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()];
2870 
2871   // Update successor info.
2872   addSuccessorWithProb(CallBrMBB, Return);
2873   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
2874     MachineBasicBlock *Target = FuncInfo.MBBMap[I.getIndirectDest(i)];
2875     addSuccessorWithProb(CallBrMBB, Target);
2876   }
2877   CallBrMBB->normalizeSuccProbs();
2878 
2879   // Drop into default successor.
2880   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2881                           MVT::Other, getControlRoot(),
2882                           DAG.getBasicBlock(Return)));
2883 }
2884 
2885 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2886   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2887 }
2888 
2889 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2890   assert(FuncInfo.MBB->isEHPad() &&
2891          "Call to landingpad not in landing pad!");
2892 
2893   // If there aren't registers to copy the values into (e.g., during SjLj
2894   // exceptions), then don't bother to create these DAG nodes.
2895   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2896   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
2897   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
2898       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
2899     return;
2900 
2901   // If landingpad's return type is token type, we don't create DAG nodes
2902   // for its exception pointer and selector value. The extraction of exception
2903   // pointer or selector value from token type landingpads is not currently
2904   // supported.
2905   if (LP.getType()->isTokenTy())
2906     return;
2907 
2908   SmallVector<EVT, 2> ValueVTs;
2909   SDLoc dl = getCurSDLoc();
2910   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
2911   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
2912 
2913   // Get the two live-in registers as SDValues. The physregs have already been
2914   // copied into virtual registers.
2915   SDValue Ops[2];
2916   if (FuncInfo.ExceptionPointerVirtReg) {
2917     Ops[0] = DAG.getZExtOrTrunc(
2918         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2919                            FuncInfo.ExceptionPointerVirtReg,
2920                            TLI.getPointerTy(DAG.getDataLayout())),
2921         dl, ValueVTs[0]);
2922   } else {
2923     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
2924   }
2925   Ops[1] = DAG.getZExtOrTrunc(
2926       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2927                          FuncInfo.ExceptionSelectorVirtReg,
2928                          TLI.getPointerTy(DAG.getDataLayout())),
2929       dl, ValueVTs[1]);
2930 
2931   // Merge into one.
2932   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
2933                             DAG.getVTList(ValueVTs), Ops);
2934   setValue(&LP, Res);
2935 }
2936 
2937 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2938                                            MachineBasicBlock *Last) {
2939   // Update JTCases.
2940   for (unsigned i = 0, e = SL->JTCases.size(); i != e; ++i)
2941     if (SL->JTCases[i].first.HeaderBB == First)
2942       SL->JTCases[i].first.HeaderBB = Last;
2943 
2944   // Update BitTestCases.
2945   for (unsigned i = 0, e = SL->BitTestCases.size(); i != e; ++i)
2946     if (SL->BitTestCases[i].Parent == First)
2947       SL->BitTestCases[i].Parent = Last;
2948 }
2949 
2950 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
2951   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
2952 
2953   // Update machine-CFG edges with unique successors.
2954   SmallSet<BasicBlock*, 32> Done;
2955   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2956     BasicBlock *BB = I.getSuccessor(i);
2957     bool Inserted = Done.insert(BB).second;
2958     if (!Inserted)
2959         continue;
2960 
2961     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
2962     addSuccessorWithProb(IndirectBrMBB, Succ);
2963   }
2964   IndirectBrMBB->normalizeSuccProbs();
2965 
2966   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
2967                           MVT::Other, getControlRoot(),
2968                           getValue(I.getAddress())));
2969 }
2970 
2971 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2972   if (!DAG.getTarget().Options.TrapUnreachable)
2973     return;
2974 
2975   // We may be able to ignore unreachable behind a noreturn call.
2976   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
2977     const BasicBlock &BB = *I.getParent();
2978     if (&I != &BB.front()) {
2979       BasicBlock::const_iterator PredI =
2980         std::prev(BasicBlock::const_iterator(&I));
2981       if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) {
2982         if (Call->doesNotReturn())
2983           return;
2984       }
2985     }
2986   }
2987 
2988   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2989 }
2990 
2991 void SelectionDAGBuilder::visitFSub(const User &I) {
2992   // -0.0 - X --> fneg
2993   Type *Ty = I.getType();
2994   if (isa<Constant>(I.getOperand(0)) &&
2995       I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2996     SDValue Op2 = getValue(I.getOperand(1));
2997     setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
2998                              Op2.getValueType(), Op2));
2999     return;
3000   }
3001 
3002   visitBinary(I, ISD::FSUB);
3003 }
3004 
3005 /// Checks if the given instruction performs a vector reduction, in which case
3006 /// we have the freedom to alter the elements in the result as long as the
3007 /// reduction of them stays unchanged.
3008 static bool isVectorReductionOp(const User *I) {
3009   const Instruction *Inst = dyn_cast<Instruction>(I);
3010   if (!Inst || !Inst->getType()->isVectorTy())
3011     return false;
3012 
3013   auto OpCode = Inst->getOpcode();
3014   switch (OpCode) {
3015   case Instruction::Add:
3016   case Instruction::Mul:
3017   case Instruction::And:
3018   case Instruction::Or:
3019   case Instruction::Xor:
3020     break;
3021   case Instruction::FAdd:
3022   case Instruction::FMul:
3023     if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
3024       if (FPOp->getFastMathFlags().isFast())
3025         break;
3026     LLVM_FALLTHROUGH;
3027   default:
3028     return false;
3029   }
3030 
3031   unsigned ElemNum = Inst->getType()->getVectorNumElements();
3032   // Ensure the reduction size is a power of 2.
3033   if (!isPowerOf2_32(ElemNum))
3034     return false;
3035 
3036   unsigned ElemNumToReduce = ElemNum;
3037 
3038   // Do DFS search on the def-use chain from the given instruction. We only
3039   // allow four kinds of operations during the search until we reach the
3040   // instruction that extracts the first element from the vector:
3041   //
3042   //   1. The reduction operation of the same opcode as the given instruction.
3043   //
3044   //   2. PHI node.
3045   //
3046   //   3. ShuffleVector instruction together with a reduction operation that
3047   //      does a partial reduction.
3048   //
3049   //   4. ExtractElement that extracts the first element from the vector, and we
3050   //      stop searching the def-use chain here.
3051   //
3052   // 3 & 4 above perform a reduction on all elements of the vector. We push defs
3053   // from 1-3 to the stack to continue the DFS. The given instruction is not
3054   // a reduction operation if we meet any other instructions other than those
3055   // listed above.
3056 
3057   SmallVector<const User *, 16> UsersToVisit{Inst};
3058   SmallPtrSet<const User *, 16> Visited;
3059   bool ReduxExtracted = false;
3060 
3061   while (!UsersToVisit.empty()) {
3062     auto User = UsersToVisit.back();
3063     UsersToVisit.pop_back();
3064     if (!Visited.insert(User).second)
3065       continue;
3066 
3067     for (const auto *U : User->users()) {
3068       auto Inst = dyn_cast<Instruction>(U);
3069       if (!Inst)
3070         return false;
3071 
3072       if (Inst->getOpcode() == OpCode || isa<PHINode>(U)) {
3073         if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(Inst))
3074           if (!isa<PHINode>(FPOp) && !FPOp->getFastMathFlags().isFast())
3075             return false;
3076         UsersToVisit.push_back(U);
3077       } else if (const ShuffleVectorInst *ShufInst =
3078                      dyn_cast<ShuffleVectorInst>(U)) {
3079         // Detect the following pattern: A ShuffleVector instruction together
3080         // with a reduction that do partial reduction on the first and second
3081         // ElemNumToReduce / 2 elements, and store the result in
3082         // ElemNumToReduce / 2 elements in another vector.
3083 
3084         unsigned ResultElements = ShufInst->getType()->getVectorNumElements();
3085         if (ResultElements < ElemNum)
3086           return false;
3087 
3088         if (ElemNumToReduce == 1)
3089           return false;
3090         if (!isa<UndefValue>(U->getOperand(1)))
3091           return false;
3092         for (unsigned i = 0; i < ElemNumToReduce / 2; ++i)
3093           if (ShufInst->getMaskValue(i) != int(i + ElemNumToReduce / 2))
3094             return false;
3095         for (unsigned i = ElemNumToReduce / 2; i < ElemNum; ++i)
3096           if (ShufInst->getMaskValue(i) != -1)
3097             return false;
3098 
3099         // There is only one user of this ShuffleVector instruction, which
3100         // must be a reduction operation.
3101         if (!U->hasOneUse())
3102           return false;
3103 
3104         auto U2 = dyn_cast<Instruction>(*U->user_begin());
3105         if (!U2 || U2->getOpcode() != OpCode)
3106           return false;
3107 
3108         // Check operands of the reduction operation.
3109         if ((U2->getOperand(0) == U->getOperand(0) && U2->getOperand(1) == U) ||
3110             (U2->getOperand(1) == U->getOperand(0) && U2->getOperand(0) == U)) {
3111           UsersToVisit.push_back(U2);
3112           ElemNumToReduce /= 2;
3113         } else
3114           return false;
3115       } else if (isa<ExtractElementInst>(U)) {
3116         // At this moment we should have reduced all elements in the vector.
3117         if (ElemNumToReduce != 1)
3118           return false;
3119 
3120         const ConstantInt *Val = dyn_cast<ConstantInt>(U->getOperand(1));
3121         if (!Val || !Val->isZero())
3122           return false;
3123 
3124         ReduxExtracted = true;
3125       } else
3126         return false;
3127     }
3128   }
3129   return ReduxExtracted;
3130 }
3131 
3132 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3133   SDNodeFlags Flags;
3134 
3135   SDValue Op = getValue(I.getOperand(0));
3136   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3137                                     Op, Flags);
3138   setValue(&I, UnNodeValue);
3139 }
3140 
3141 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3142   SDNodeFlags Flags;
3143   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3144     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3145     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3146   }
3147   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I)) {
3148     Flags.setExact(ExactOp->isExact());
3149   }
3150   if (isVectorReductionOp(&I)) {
3151     Flags.setVectorReduction(true);
3152     LLVM_DEBUG(dbgs() << "Detected a reduction operation:" << I << "\n");
3153 
3154     // If no flags are set we will propagate the incoming flags, if any flags
3155     // are set, we will intersect them with the incoming flag and so we need to
3156     // copy the FMF flags here.
3157     if (auto *FPOp = dyn_cast<FPMathOperator>(&I)) {
3158       Flags.copyFMF(*FPOp);
3159     }
3160   }
3161 
3162   SDValue Op1 = getValue(I.getOperand(0));
3163   SDValue Op2 = getValue(I.getOperand(1));
3164   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3165                                      Op1, Op2, Flags);
3166   setValue(&I, BinNodeValue);
3167 }
3168 
3169 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3170   SDValue Op1 = getValue(I.getOperand(0));
3171   SDValue Op2 = getValue(I.getOperand(1));
3172 
3173   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3174       Op1.getValueType(), DAG.getDataLayout());
3175 
3176   // Coerce the shift amount to the right type if we can.
3177   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3178     unsigned ShiftSize = ShiftTy.getSizeInBits();
3179     unsigned Op2Size = Op2.getValueSizeInBits();
3180     SDLoc DL = getCurSDLoc();
3181 
3182     // If the operand is smaller than the shift count type, promote it.
3183     if (ShiftSize > Op2Size)
3184       Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
3185 
3186     // If the operand is larger than the shift count type but the shift
3187     // count type has enough bits to represent any shift value, truncate
3188     // it now. This is a common case and it exposes the truncate to
3189     // optimization early.
3190     else if (ShiftSize >= Log2_32_Ceil(Op2.getValueSizeInBits()))
3191       Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
3192     // Otherwise we'll need to temporarily settle for some other convenient
3193     // type.  Type legalization will make adjustments once the shiftee is split.
3194     else
3195       Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
3196   }
3197 
3198   bool nuw = false;
3199   bool nsw = false;
3200   bool exact = false;
3201 
3202   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3203 
3204     if (const OverflowingBinaryOperator *OFBinOp =
3205             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3206       nuw = OFBinOp->hasNoUnsignedWrap();
3207       nsw = OFBinOp->hasNoSignedWrap();
3208     }
3209     if (const PossiblyExactOperator *ExactOp =
3210             dyn_cast<const PossiblyExactOperator>(&I))
3211       exact = ExactOp->isExact();
3212   }
3213   SDNodeFlags Flags;
3214   Flags.setExact(exact);
3215   Flags.setNoSignedWrap(nsw);
3216   Flags.setNoUnsignedWrap(nuw);
3217   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3218                             Flags);
3219   setValue(&I, Res);
3220 }
3221 
3222 void SelectionDAGBuilder::visitSDiv(const User &I) {
3223   SDValue Op1 = getValue(I.getOperand(0));
3224   SDValue Op2 = getValue(I.getOperand(1));
3225 
3226   SDNodeFlags Flags;
3227   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3228                  cast<PossiblyExactOperator>(&I)->isExact());
3229   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3230                            Op2, Flags));
3231 }
3232 
3233 void SelectionDAGBuilder::visitICmp(const User &I) {
3234   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
3235   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
3236     predicate = IC->getPredicate();
3237   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
3238     predicate = ICmpInst::Predicate(IC->getPredicate());
3239   SDValue Op1 = getValue(I.getOperand(0));
3240   SDValue Op2 = getValue(I.getOperand(1));
3241   ISD::CondCode Opcode = getICmpCondCode(predicate);
3242 
3243   auto &TLI = DAG.getTargetLoweringInfo();
3244   EVT MemVT =
3245       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3246 
3247   // If a pointer's DAG type is larger than its memory type then the DAG values
3248   // are zero-extended. This breaks signed comparisons so truncate back to the
3249   // underlying type before doing the compare.
3250   if (Op1.getValueType() != MemVT) {
3251     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3252     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3253   }
3254 
3255   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3256                                                         I.getType());
3257   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3258 }
3259 
3260 void SelectionDAGBuilder::visitFCmp(const User &I) {
3261   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
3262   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
3263     predicate = FC->getPredicate();
3264   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
3265     predicate = FCmpInst::Predicate(FC->getPredicate());
3266   SDValue Op1 = getValue(I.getOperand(0));
3267   SDValue Op2 = getValue(I.getOperand(1));
3268 
3269   ISD::CondCode Condition = getFCmpCondCode(predicate);
3270   auto *FPMO = dyn_cast<FPMathOperator>(&I);
3271   if ((FPMO && FPMO->hasNoNaNs()) || TM.Options.NoNaNsFPMath)
3272     Condition = getFCmpCodeWithoutNaN(Condition);
3273 
3274   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3275                                                         I.getType());
3276   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3277 }
3278 
3279 // Check if the condition of the select has one use or two users that are both
3280 // selects with the same condition.
3281 static bool hasOnlySelectUsers(const Value *Cond) {
3282   return llvm::all_of(Cond->users(), [](const Value *V) {
3283     return isa<SelectInst>(V);
3284   });
3285 }
3286 
3287 void SelectionDAGBuilder::visitSelect(const User &I) {
3288   SmallVector<EVT, 4> ValueVTs;
3289   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3290                   ValueVTs);
3291   unsigned NumValues = ValueVTs.size();
3292   if (NumValues == 0) return;
3293 
3294   SmallVector<SDValue, 4> Values(NumValues);
3295   SDValue Cond     = getValue(I.getOperand(0));
3296   SDValue LHSVal   = getValue(I.getOperand(1));
3297   SDValue RHSVal   = getValue(I.getOperand(2));
3298   auto BaseOps = {Cond};
3299   ISD::NodeType OpCode = Cond.getValueType().isVector() ?
3300     ISD::VSELECT : ISD::SELECT;
3301 
3302   bool IsUnaryAbs = false;
3303 
3304   // Min/max matching is only viable if all output VTs are the same.
3305   if (is_splat(ValueVTs)) {
3306     EVT VT = ValueVTs[0];
3307     LLVMContext &Ctx = *DAG.getContext();
3308     auto &TLI = DAG.getTargetLoweringInfo();
3309 
3310     // We care about the legality of the operation after it has been type
3311     // legalized.
3312     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3313       VT = TLI.getTypeToTransformTo(Ctx, VT);
3314 
3315     // If the vselect is legal, assume we want to leave this as a vector setcc +
3316     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3317     // min/max is legal on the scalar type.
3318     bool UseScalarMinMax = VT.isVector() &&
3319       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3320 
3321     Value *LHS, *RHS;
3322     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
3323     ISD::NodeType Opc = ISD::DELETED_NODE;
3324     switch (SPR.Flavor) {
3325     case SPF_UMAX:    Opc = ISD::UMAX; break;
3326     case SPF_UMIN:    Opc = ISD::UMIN; break;
3327     case SPF_SMAX:    Opc = ISD::SMAX; break;
3328     case SPF_SMIN:    Opc = ISD::SMIN; break;
3329     case SPF_FMINNUM:
3330       switch (SPR.NaNBehavior) {
3331       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3332       case SPNB_RETURNS_NAN:   Opc = ISD::FMINIMUM; break;
3333       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3334       case SPNB_RETURNS_ANY: {
3335         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT))
3336           Opc = ISD::FMINNUM;
3337         else if (TLI.isOperationLegalOrCustom(ISD::FMINIMUM, VT))
3338           Opc = ISD::FMINIMUM;
3339         else if (UseScalarMinMax)
3340           Opc = TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType()) ?
3341             ISD::FMINNUM : ISD::FMINIMUM;
3342         break;
3343       }
3344       }
3345       break;
3346     case SPF_FMAXNUM:
3347       switch (SPR.NaNBehavior) {
3348       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3349       case SPNB_RETURNS_NAN:   Opc = ISD::FMAXIMUM; break;
3350       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3351       case SPNB_RETURNS_ANY:
3352 
3353         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT))
3354           Opc = ISD::FMAXNUM;
3355         else if (TLI.isOperationLegalOrCustom(ISD::FMAXIMUM, VT))
3356           Opc = ISD::FMAXIMUM;
3357         else if (UseScalarMinMax)
3358           Opc = TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType()) ?
3359             ISD::FMAXNUM : ISD::FMAXIMUM;
3360         break;
3361       }
3362       break;
3363     case SPF_ABS:
3364       IsUnaryAbs = true;
3365       Opc = ISD::ABS;
3366       break;
3367     case SPF_NABS:
3368       // TODO: we need to produce sub(0, abs(X)).
3369     default: break;
3370     }
3371 
3372     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3373         (TLI.isOperationLegalOrCustom(Opc, VT) ||
3374          (UseScalarMinMax &&
3375           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3376         // If the underlying comparison instruction is used by any other
3377         // instruction, the consumed instructions won't be destroyed, so it is
3378         // not profitable to convert to a min/max.
3379         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3380       OpCode = Opc;
3381       LHSVal = getValue(LHS);
3382       RHSVal = getValue(RHS);
3383       BaseOps = {};
3384     }
3385 
3386     if (IsUnaryAbs) {
3387       OpCode = Opc;
3388       LHSVal = getValue(LHS);
3389       BaseOps = {};
3390     }
3391   }
3392 
3393   if (IsUnaryAbs) {
3394     for (unsigned i = 0; i != NumValues; ++i) {
3395       Values[i] =
3396           DAG.getNode(OpCode, getCurSDLoc(),
3397                       LHSVal.getNode()->getValueType(LHSVal.getResNo() + i),
3398                       SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3399     }
3400   } else {
3401     for (unsigned i = 0; i != NumValues; ++i) {
3402       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3403       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3404       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3405       Values[i] = DAG.getNode(
3406           OpCode, getCurSDLoc(),
3407           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops);
3408     }
3409   }
3410 
3411   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3412                            DAG.getVTList(ValueVTs), Values));
3413 }
3414 
3415 void SelectionDAGBuilder::visitTrunc(const User &I) {
3416   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3417   SDValue N = getValue(I.getOperand(0));
3418   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3419                                                         I.getType());
3420   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3421 }
3422 
3423 void SelectionDAGBuilder::visitZExt(const User &I) {
3424   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3425   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3426   SDValue N = getValue(I.getOperand(0));
3427   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3428                                                         I.getType());
3429   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
3430 }
3431 
3432 void SelectionDAGBuilder::visitSExt(const User &I) {
3433   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3434   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3435   SDValue N = getValue(I.getOperand(0));
3436   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3437                                                         I.getType());
3438   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3439 }
3440 
3441 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3442   // FPTrunc is never a no-op cast, no need to check
3443   SDValue N = getValue(I.getOperand(0));
3444   SDLoc dl = getCurSDLoc();
3445   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3446   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3447   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3448                            DAG.getTargetConstant(
3449                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3450 }
3451 
3452 void SelectionDAGBuilder::visitFPExt(const User &I) {
3453   // FPExt is never a no-op cast, no need to check
3454   SDValue N = getValue(I.getOperand(0));
3455   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3456                                                         I.getType());
3457   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3458 }
3459 
3460 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3461   // FPToUI is never a no-op cast, no need to check
3462   SDValue N = getValue(I.getOperand(0));
3463   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3464                                                         I.getType());
3465   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3466 }
3467 
3468 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3469   // FPToSI is never a no-op cast, no need to check
3470   SDValue N = getValue(I.getOperand(0));
3471   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3472                                                         I.getType());
3473   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3474 }
3475 
3476 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3477   // UIToFP is never a no-op cast, no need to check
3478   SDValue N = getValue(I.getOperand(0));
3479   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3480                                                         I.getType());
3481   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3482 }
3483 
3484 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3485   // SIToFP is never a no-op cast, no need to check
3486   SDValue N = getValue(I.getOperand(0));
3487   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3488                                                         I.getType());
3489   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3490 }
3491 
3492 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3493   // What to do depends on the size of the integer and the size of the pointer.
3494   // We can either truncate, zero extend, or no-op, accordingly.
3495   SDValue N = getValue(I.getOperand(0));
3496   auto &TLI = DAG.getTargetLoweringInfo();
3497   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3498                                                         I.getType());
3499   EVT PtrMemVT =
3500       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3501   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3502   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3503   setValue(&I, N);
3504 }
3505 
3506 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3507   // What to do depends on the size of the integer and the size of the pointer.
3508   // We can either truncate, zero extend, or no-op, accordingly.
3509   SDValue N = getValue(I.getOperand(0));
3510   auto &TLI = DAG.getTargetLoweringInfo();
3511   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3512   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3513   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3514   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3515   setValue(&I, N);
3516 }
3517 
3518 void SelectionDAGBuilder::visitBitCast(const User &I) {
3519   SDValue N = getValue(I.getOperand(0));
3520   SDLoc dl = getCurSDLoc();
3521   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3522                                                         I.getType());
3523 
3524   // BitCast assures us that source and destination are the same size so this is
3525   // either a BITCAST or a no-op.
3526   if (DestVT != N.getValueType())
3527     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3528                              DestVT, N)); // convert types.
3529   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3530   // might fold any kind of constant expression to an integer constant and that
3531   // is not what we are looking for. Only recognize a bitcast of a genuine
3532   // constant integer as an opaque constant.
3533   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3534     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3535                                  /*isOpaque*/true));
3536   else
3537     setValue(&I, N);            // noop cast.
3538 }
3539 
3540 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3541   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3542   const Value *SV = I.getOperand(0);
3543   SDValue N = getValue(SV);
3544   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3545 
3546   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3547   unsigned DestAS = I.getType()->getPointerAddressSpace();
3548 
3549   if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3550     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3551 
3552   setValue(&I, N);
3553 }
3554 
3555 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3556   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3557   SDValue InVec = getValue(I.getOperand(0));
3558   SDValue InVal = getValue(I.getOperand(1));
3559   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3560                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3561   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3562                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3563                            InVec, InVal, InIdx));
3564 }
3565 
3566 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3567   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3568   SDValue InVec = getValue(I.getOperand(0));
3569   SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3570                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3571   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3572                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3573                            InVec, InIdx));
3574 }
3575 
3576 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3577   SDValue Src1 = getValue(I.getOperand(0));
3578   SDValue Src2 = getValue(I.getOperand(1));
3579   Constant *MaskV = cast<Constant>(I.getOperand(2));
3580   SDLoc DL = getCurSDLoc();
3581   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3582   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3583   EVT SrcVT = Src1.getValueType();
3584   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3585 
3586   if (MaskV->isNullValue() && VT.isScalableVector()) {
3587     // Canonical splat form of first element of first input vector.
3588     SDValue FirstElt =
3589         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
3590                     DAG.getVectorIdxConstant(0, DL));
3591     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
3592     return;
3593   }
3594 
3595   // For now, we only handle splats for scalable vectors.
3596   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
3597   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
3598   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
3599 
3600   SmallVector<int, 8> Mask;
3601   ShuffleVectorInst::getShuffleMask(MaskV, Mask);
3602   unsigned MaskNumElts = Mask.size();
3603 
3604   if (SrcNumElts == MaskNumElts) {
3605     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3606     return;
3607   }
3608 
3609   // Normalize the shuffle vector since mask and vector length don't match.
3610   if (SrcNumElts < MaskNumElts) {
3611     // Mask is longer than the source vectors. We can use concatenate vector to
3612     // make the mask and vectors lengths match.
3613 
3614     if (MaskNumElts % SrcNumElts == 0) {
3615       // Mask length is a multiple of the source vector length.
3616       // Check if the shuffle is some kind of concatenation of the input
3617       // vectors.
3618       unsigned NumConcat = MaskNumElts / SrcNumElts;
3619       bool IsConcat = true;
3620       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3621       for (unsigned i = 0; i != MaskNumElts; ++i) {
3622         int Idx = Mask[i];
3623         if (Idx < 0)
3624           continue;
3625         // Ensure the indices in each SrcVT sized piece are sequential and that
3626         // the same source is used for the whole piece.
3627         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3628             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3629              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3630           IsConcat = false;
3631           break;
3632         }
3633         // Remember which source this index came from.
3634         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3635       }
3636 
3637       // The shuffle is concatenating multiple vectors together. Just emit
3638       // a CONCAT_VECTORS operation.
3639       if (IsConcat) {
3640         SmallVector<SDValue, 8> ConcatOps;
3641         for (auto Src : ConcatSrcs) {
3642           if (Src < 0)
3643             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3644           else if (Src == 0)
3645             ConcatOps.push_back(Src1);
3646           else
3647             ConcatOps.push_back(Src2);
3648         }
3649         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3650         return;
3651       }
3652     }
3653 
3654     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3655     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3656     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3657                                     PaddedMaskNumElts);
3658 
3659     // Pad both vectors with undefs to make them the same length as the mask.
3660     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3661 
3662     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3663     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3664     MOps1[0] = Src1;
3665     MOps2[0] = Src2;
3666 
3667     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3668     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3669 
3670     // Readjust mask for new input vector length.
3671     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3672     for (unsigned i = 0; i != MaskNumElts; ++i) {
3673       int Idx = Mask[i];
3674       if (Idx >= (int)SrcNumElts)
3675         Idx -= SrcNumElts - PaddedMaskNumElts;
3676       MappedOps[i] = Idx;
3677     }
3678 
3679     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3680 
3681     // If the concatenated vector was padded, extract a subvector with the
3682     // correct number of elements.
3683     if (MaskNumElts != PaddedMaskNumElts)
3684       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3685                            DAG.getVectorIdxConstant(0, DL));
3686 
3687     setValue(&I, Result);
3688     return;
3689   }
3690 
3691   if (SrcNumElts > MaskNumElts) {
3692     // Analyze the access pattern of the vector to see if we can extract
3693     // two subvectors and do the shuffle.
3694     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3695     bool CanExtract = true;
3696     for (int Idx : Mask) {
3697       unsigned Input = 0;
3698       if (Idx < 0)
3699         continue;
3700 
3701       if (Idx >= (int)SrcNumElts) {
3702         Input = 1;
3703         Idx -= SrcNumElts;
3704       }
3705 
3706       // If all the indices come from the same MaskNumElts sized portion of
3707       // the sources we can use extract. Also make sure the extract wouldn't
3708       // extract past the end of the source.
3709       int NewStartIdx = alignDown(Idx, MaskNumElts);
3710       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3711           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3712         CanExtract = false;
3713       // Make sure we always update StartIdx as we use it to track if all
3714       // elements are undef.
3715       StartIdx[Input] = NewStartIdx;
3716     }
3717 
3718     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3719       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3720       return;
3721     }
3722     if (CanExtract) {
3723       // Extract appropriate subvector and generate a vector shuffle
3724       for (unsigned Input = 0; Input < 2; ++Input) {
3725         SDValue &Src = Input == 0 ? Src1 : Src2;
3726         if (StartIdx[Input] < 0)
3727           Src = DAG.getUNDEF(VT);
3728         else {
3729           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3730                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
3731         }
3732       }
3733 
3734       // Calculate new mask.
3735       SmallVector<int, 8> MappedOps(Mask.begin(), Mask.end());
3736       for (int &Idx : MappedOps) {
3737         if (Idx >= (int)SrcNumElts)
3738           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3739         else if (Idx >= 0)
3740           Idx -= StartIdx[0];
3741       }
3742 
3743       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3744       return;
3745     }
3746   }
3747 
3748   // We can't use either concat vectors or extract subvectors so fall back to
3749   // replacing the shuffle with extract and build vector.
3750   // to insert and build vector.
3751   EVT EltVT = VT.getVectorElementType();
3752   SmallVector<SDValue,8> Ops;
3753   for (int Idx : Mask) {
3754     SDValue Res;
3755 
3756     if (Idx < 0) {
3757       Res = DAG.getUNDEF(EltVT);
3758     } else {
3759       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3760       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3761 
3762       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
3763                         DAG.getVectorIdxConstant(Idx, DL));
3764     }
3765 
3766     Ops.push_back(Res);
3767   }
3768 
3769   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3770 }
3771 
3772 void SelectionDAGBuilder::visitInsertValue(const User &I) {
3773   ArrayRef<unsigned> Indices;
3774   if (const InsertValueInst *IV = dyn_cast<InsertValueInst>(&I))
3775     Indices = IV->getIndices();
3776   else
3777     Indices = cast<ConstantExpr>(&I)->getIndices();
3778 
3779   const Value *Op0 = I.getOperand(0);
3780   const Value *Op1 = I.getOperand(1);
3781   Type *AggTy = I.getType();
3782   Type *ValTy = Op1->getType();
3783   bool IntoUndef = isa<UndefValue>(Op0);
3784   bool FromUndef = isa<UndefValue>(Op1);
3785 
3786   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3787 
3788   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3789   SmallVector<EVT, 4> AggValueVTs;
3790   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3791   SmallVector<EVT, 4> ValValueVTs;
3792   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3793 
3794   unsigned NumAggValues = AggValueVTs.size();
3795   unsigned NumValValues = ValValueVTs.size();
3796   SmallVector<SDValue, 4> Values(NumAggValues);
3797 
3798   // Ignore an insertvalue that produces an empty object
3799   if (!NumAggValues) {
3800     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3801     return;
3802   }
3803 
3804   SDValue Agg = getValue(Op0);
3805   unsigned i = 0;
3806   // Copy the beginning value(s) from the original aggregate.
3807   for (; i != LinearIndex; ++i)
3808     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3809                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3810   // Copy values from the inserted value(s).
3811   if (NumValValues) {
3812     SDValue Val = getValue(Op1);
3813     for (; i != LinearIndex + NumValValues; ++i)
3814       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3815                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3816   }
3817   // Copy remaining value(s) from the original aggregate.
3818   for (; i != NumAggValues; ++i)
3819     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3820                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3821 
3822   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3823                            DAG.getVTList(AggValueVTs), Values));
3824 }
3825 
3826 void SelectionDAGBuilder::visitExtractValue(const User &I) {
3827   ArrayRef<unsigned> Indices;
3828   if (const ExtractValueInst *EV = dyn_cast<ExtractValueInst>(&I))
3829     Indices = EV->getIndices();
3830   else
3831     Indices = cast<ConstantExpr>(&I)->getIndices();
3832 
3833   const Value *Op0 = I.getOperand(0);
3834   Type *AggTy = Op0->getType();
3835   Type *ValTy = I.getType();
3836   bool OutOfUndef = isa<UndefValue>(Op0);
3837 
3838   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3839 
3840   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3841   SmallVector<EVT, 4> ValValueVTs;
3842   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3843 
3844   unsigned NumValValues = ValValueVTs.size();
3845 
3846   // Ignore a extractvalue that produces an empty object
3847   if (!NumValValues) {
3848     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3849     return;
3850   }
3851 
3852   SmallVector<SDValue, 4> Values(NumValValues);
3853 
3854   SDValue Agg = getValue(Op0);
3855   // Copy out the selected value(s).
3856   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3857     Values[i - LinearIndex] =
3858       OutOfUndef ?
3859         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3860         SDValue(Agg.getNode(), Agg.getResNo() + i);
3861 
3862   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3863                            DAG.getVTList(ValValueVTs), Values));
3864 }
3865 
3866 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3867   Value *Op0 = I.getOperand(0);
3868   // Note that the pointer operand may be a vector of pointers. Take the scalar
3869   // element which holds a pointer.
3870   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3871   SDValue N = getValue(Op0);
3872   SDLoc dl = getCurSDLoc();
3873   auto &TLI = DAG.getTargetLoweringInfo();
3874   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
3875   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
3876 
3877   // Normalize Vector GEP - all scalar operands should be converted to the
3878   // splat vector.
3879   unsigned VectorWidth = I.getType()->isVectorTy() ?
3880     I.getType()->getVectorNumElements() : 0;
3881 
3882   if (VectorWidth && !N.getValueType().isVector()) {
3883     LLVMContext &Context = *DAG.getContext();
3884     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorWidth);
3885     N = DAG.getSplatBuildVector(VT, dl, N);
3886   }
3887 
3888   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3889        GTI != E; ++GTI) {
3890     const Value *Idx = GTI.getOperand();
3891     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3892       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3893       if (Field) {
3894         // N = N + Offset
3895         uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
3896 
3897         // In an inbounds GEP with an offset that is nonnegative even when
3898         // interpreted as signed, assume there is no unsigned overflow.
3899         SDNodeFlags Flags;
3900         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3901           Flags.setNoUnsignedWrap(true);
3902 
3903         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3904                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3905       }
3906     } else {
3907       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
3908       MVT IdxTy = MVT::getIntegerVT(IdxSize);
3909       APInt ElementSize(IdxSize, DL->getTypeAllocSize(GTI.getIndexedType()));
3910 
3911       // If this is a scalar constant or a splat vector of constants,
3912       // handle it quickly.
3913       const auto *C = dyn_cast<Constant>(Idx);
3914       if (C && isa<VectorType>(C->getType()))
3915         C = C->getSplatValue();
3916 
3917       if (const auto *CI = dyn_cast_or_null<ConstantInt>(C)) {
3918         if (CI->isZero())
3919           continue;
3920         APInt Offs = ElementSize * CI->getValue().sextOrTrunc(IdxSize);
3921         LLVMContext &Context = *DAG.getContext();
3922         SDValue OffsVal = VectorWidth ?
3923           DAG.getConstant(Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorWidth)) :
3924           DAG.getConstant(Offs, dl, IdxTy);
3925 
3926         // In an inbounds GEP with an offset that is nonnegative even when
3927         // interpreted as signed, assume there is no unsigned overflow.
3928         SDNodeFlags Flags;
3929         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3930           Flags.setNoUnsignedWrap(true);
3931 
3932         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
3933 
3934         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3935         continue;
3936       }
3937 
3938       // N = N + Idx * ElementSize;
3939       SDValue IdxN = getValue(Idx);
3940 
3941       if (!IdxN.getValueType().isVector() && VectorWidth) {
3942         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(), VectorWidth);
3943         IdxN = DAG.getSplatBuildVector(VT, dl, IdxN);
3944       }
3945 
3946       // If the index is smaller or larger than intptr_t, truncate or extend
3947       // it.
3948       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3949 
3950       // If this is a multiply by a power of two, turn it into a shl
3951       // immediately.  This is a very common case.
3952       if (ElementSize != 1) {
3953         if (ElementSize.isPowerOf2()) {
3954           unsigned Amt = ElementSize.logBase2();
3955           IdxN = DAG.getNode(ISD::SHL, dl,
3956                              N.getValueType(), IdxN,
3957                              DAG.getConstant(Amt, dl, IdxN.getValueType()));
3958         } else {
3959           SDValue Scale = DAG.getConstant(ElementSize.getZExtValue(), dl,
3960                                           IdxN.getValueType());
3961           IdxN = DAG.getNode(ISD::MUL, dl,
3962                              N.getValueType(), IdxN, Scale);
3963         }
3964       }
3965 
3966       N = DAG.getNode(ISD::ADD, dl,
3967                       N.getValueType(), N, IdxN);
3968     }
3969   }
3970 
3971   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
3972     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
3973 
3974   setValue(&I, N);
3975 }
3976 
3977 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
3978   // If this is a fixed sized alloca in the entry block of the function,
3979   // allocate it statically on the stack.
3980   if (FuncInfo.StaticAllocaMap.count(&I))
3981     return;   // getValue will auto-populate this.
3982 
3983   SDLoc dl = getCurSDLoc();
3984   Type *Ty = I.getAllocatedType();
3985   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3986   auto &DL = DAG.getDataLayout();
3987   uint64_t TySize = DL.getTypeAllocSize(Ty);
3988   unsigned Align =
3989       std::max((unsigned)DL.getPrefTypeAlignment(Ty), I.getAlignment());
3990 
3991   SDValue AllocSize = getValue(I.getArraySize());
3992 
3993   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), DL.getAllocaAddrSpace());
3994   if (AllocSize.getValueType() != IntPtr)
3995     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
3996 
3997   AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
3998                           AllocSize,
3999                           DAG.getConstant(TySize, dl, IntPtr));
4000 
4001   // Handle alignment.  If the requested alignment is less than or equal to
4002   // the stack alignment, ignore it.  If the size is greater than or equal to
4003   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
4004   unsigned StackAlign =
4005       DAG.getSubtarget().getFrameLowering()->getStackAlignment();
4006   if (Align <= StackAlign)
4007     Align = 0;
4008 
4009   // Round the size of the allocation up to the stack alignment size
4010   // by add SA-1 to the size. This doesn't overflow because we're computing
4011   // an address inside an alloca.
4012   SDNodeFlags Flags;
4013   Flags.setNoUnsignedWrap(true);
4014   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
4015                           DAG.getConstant(StackAlign - 1, dl, IntPtr), Flags);
4016 
4017   // Mask out the low bits for alignment purposes.
4018   AllocSize =
4019       DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
4020                   DAG.getConstant(~(uint64_t)(StackAlign - 1), dl, IntPtr));
4021 
4022   SDValue Ops[] = {getRoot(), AllocSize, DAG.getConstant(Align, dl, IntPtr)};
4023   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
4024   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
4025   setValue(&I, DSA);
4026   DAG.setRoot(DSA.getValue(1));
4027 
4028   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
4029 }
4030 
4031 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
4032   if (I.isAtomic())
4033     return visitAtomicLoad(I);
4034 
4035   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4036   const Value *SV = I.getOperand(0);
4037   if (TLI.supportSwiftError()) {
4038     // Swifterror values can come from either a function parameter with
4039     // swifterror attribute or an alloca with swifterror attribute.
4040     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
4041       if (Arg->hasSwiftErrorAttr())
4042         return visitLoadFromSwiftError(I);
4043     }
4044 
4045     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4046       if (Alloca->isSwiftError())
4047         return visitLoadFromSwiftError(I);
4048     }
4049   }
4050 
4051   SDValue Ptr = getValue(SV);
4052 
4053   Type *Ty = I.getType();
4054   unsigned Alignment = I.getAlignment();
4055 
4056   AAMDNodes AAInfo;
4057   I.getAAMetadata(AAInfo);
4058   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4059 
4060   SmallVector<EVT, 4> ValueVTs, MemVTs;
4061   SmallVector<uint64_t, 4> Offsets;
4062   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
4063   unsigned NumValues = ValueVTs.size();
4064   if (NumValues == 0)
4065     return;
4066 
4067   bool isVolatile = I.isVolatile();
4068 
4069   SDValue Root;
4070   bool ConstantMemory = false;
4071   if (isVolatile)
4072     // Serialize volatile loads with other side effects.
4073     Root = getRoot();
4074   else if (NumValues > MaxParallelChains)
4075     Root = getMemoryRoot();
4076   else if (AA &&
4077            AA->pointsToConstantMemory(MemoryLocation(
4078                SV,
4079                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4080                AAInfo))) {
4081     // Do not serialize (non-volatile) loads of constant memory with anything.
4082     Root = DAG.getEntryNode();
4083     ConstantMemory = true;
4084   } else {
4085     // Do not serialize non-volatile loads against each other.
4086     Root = DAG.getRoot();
4087   }
4088 
4089   SDLoc dl = getCurSDLoc();
4090 
4091   if (isVolatile)
4092     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
4093 
4094   // An aggregate load cannot wrap around the address space, so offsets to its
4095   // parts don't wrap either.
4096   SDNodeFlags Flags;
4097   Flags.setNoUnsignedWrap(true);
4098 
4099   SmallVector<SDValue, 4> Values(NumValues);
4100   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4101   EVT PtrVT = Ptr.getValueType();
4102 
4103   MachineMemOperand::Flags MMOFlags
4104     = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4105 
4106   unsigned ChainI = 0;
4107   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4108     // Serializing loads here may result in excessive register pressure, and
4109     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4110     // could recover a bit by hoisting nodes upward in the chain by recognizing
4111     // they are side-effect free or do not alias. The optimizer should really
4112     // avoid this case by converting large object/array copies to llvm.memcpy
4113     // (MaxParallelChains should always remain as failsafe).
4114     if (ChainI == MaxParallelChains) {
4115       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4116       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4117                                   makeArrayRef(Chains.data(), ChainI));
4118       Root = Chain;
4119       ChainI = 0;
4120     }
4121     SDValue A = DAG.getNode(ISD::ADD, dl,
4122                             PtrVT, Ptr,
4123                             DAG.getConstant(Offsets[i], dl, PtrVT),
4124                             Flags);
4125 
4126     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A,
4127                             MachinePointerInfo(SV, Offsets[i]), Alignment,
4128                             MMOFlags, AAInfo, Ranges);
4129     Chains[ChainI] = L.getValue(1);
4130 
4131     if (MemVTs[i] != ValueVTs[i])
4132       L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]);
4133 
4134     Values[i] = L;
4135   }
4136 
4137   if (!ConstantMemory) {
4138     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4139                                 makeArrayRef(Chains.data(), ChainI));
4140     if (isVolatile)
4141       DAG.setRoot(Chain);
4142     else
4143       PendingLoads.push_back(Chain);
4144   }
4145 
4146   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4147                            DAG.getVTList(ValueVTs), Values));
4148 }
4149 
4150 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4151   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4152          "call visitStoreToSwiftError when backend supports swifterror");
4153 
4154   SmallVector<EVT, 4> ValueVTs;
4155   SmallVector<uint64_t, 4> Offsets;
4156   const Value *SrcV = I.getOperand(0);
4157   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4158                   SrcV->getType(), ValueVTs, &Offsets);
4159   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4160          "expect a single EVT for swifterror");
4161 
4162   SDValue Src = getValue(SrcV);
4163   // Create a virtual register, then update the virtual register.
4164   Register VReg =
4165       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4166   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4167   // Chain can be getRoot or getControlRoot.
4168   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4169                                       SDValue(Src.getNode(), Src.getResNo()));
4170   DAG.setRoot(CopyNode);
4171 }
4172 
4173 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4174   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4175          "call visitLoadFromSwiftError when backend supports swifterror");
4176 
4177   assert(!I.isVolatile() &&
4178          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4179          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4180          "Support volatile, non temporal, invariant for load_from_swift_error");
4181 
4182   const Value *SV = I.getOperand(0);
4183   Type *Ty = I.getType();
4184   AAMDNodes AAInfo;
4185   I.getAAMetadata(AAInfo);
4186   assert(
4187       (!AA ||
4188        !AA->pointsToConstantMemory(MemoryLocation(
4189            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4190            AAInfo))) &&
4191       "load_from_swift_error should not be constant memory");
4192 
4193   SmallVector<EVT, 4> ValueVTs;
4194   SmallVector<uint64_t, 4> Offsets;
4195   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4196                   ValueVTs, &Offsets);
4197   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4198          "expect a single EVT for swifterror");
4199 
4200   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4201   SDValue L = DAG.getCopyFromReg(
4202       getRoot(), getCurSDLoc(),
4203       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4204 
4205   setValue(&I, L);
4206 }
4207 
4208 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4209   if (I.isAtomic())
4210     return visitAtomicStore(I);
4211 
4212   const Value *SrcV = I.getOperand(0);
4213   const Value *PtrV = I.getOperand(1);
4214 
4215   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4216   if (TLI.supportSwiftError()) {
4217     // Swifterror values can come from either a function parameter with
4218     // swifterror attribute or an alloca with swifterror attribute.
4219     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4220       if (Arg->hasSwiftErrorAttr())
4221         return visitStoreToSwiftError(I);
4222     }
4223 
4224     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4225       if (Alloca->isSwiftError())
4226         return visitStoreToSwiftError(I);
4227     }
4228   }
4229 
4230   SmallVector<EVT, 4> ValueVTs, MemVTs;
4231   SmallVector<uint64_t, 4> Offsets;
4232   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4233                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4234   unsigned NumValues = ValueVTs.size();
4235   if (NumValues == 0)
4236     return;
4237 
4238   // Get the lowered operands. Note that we do this after
4239   // checking if NumResults is zero, because with zero results
4240   // the operands won't have values in the map.
4241   SDValue Src = getValue(SrcV);
4242   SDValue Ptr = getValue(PtrV);
4243 
4244   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4245   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4246   SDLoc dl = getCurSDLoc();
4247   unsigned Alignment = I.getAlignment();
4248   AAMDNodes AAInfo;
4249   I.getAAMetadata(AAInfo);
4250 
4251   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4252 
4253   // An aggregate load cannot wrap around the address space, so offsets to its
4254   // parts don't wrap either.
4255   SDNodeFlags Flags;
4256   Flags.setNoUnsignedWrap(true);
4257 
4258   unsigned ChainI = 0;
4259   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4260     // See visitLoad comments.
4261     if (ChainI == MaxParallelChains) {
4262       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4263                                   makeArrayRef(Chains.data(), ChainI));
4264       Root = Chain;
4265       ChainI = 0;
4266     }
4267     SDValue Add = DAG.getMemBasePlusOffset(Ptr, Offsets[i], dl, Flags);
4268     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4269     if (MemVTs[i] != ValueVTs[i])
4270       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4271     SDValue St =
4272         DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]),
4273                      Alignment, MMOFlags, AAInfo);
4274     Chains[ChainI] = St;
4275   }
4276 
4277   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4278                                   makeArrayRef(Chains.data(), ChainI));
4279   DAG.setRoot(StoreNode);
4280 }
4281 
4282 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4283                                            bool IsCompressing) {
4284   SDLoc sdl = getCurSDLoc();
4285 
4286   auto getMaskedStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4287                            unsigned& Alignment) {
4288     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4289     Src0 = I.getArgOperand(0);
4290     Ptr = I.getArgOperand(1);
4291     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
4292     Mask = I.getArgOperand(3);
4293   };
4294   auto getCompressingStoreOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4295                            unsigned& Alignment) {
4296     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4297     Src0 = I.getArgOperand(0);
4298     Ptr = I.getArgOperand(1);
4299     Mask = I.getArgOperand(2);
4300     Alignment = 0;
4301   };
4302 
4303   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4304   unsigned Alignment;
4305   if (IsCompressing)
4306     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4307   else
4308     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4309 
4310   SDValue Ptr = getValue(PtrOperand);
4311   SDValue Src0 = getValue(Src0Operand);
4312   SDValue Mask = getValue(MaskOperand);
4313   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4314 
4315   EVT VT = Src0.getValueType();
4316   if (!Alignment)
4317     Alignment = DAG.getEVTAlignment(VT);
4318 
4319   AAMDNodes AAInfo;
4320   I.getAAMetadata(AAInfo);
4321 
4322   MachineMemOperand *MMO =
4323     DAG.getMachineFunction().
4324     getMachineMemOperand(MachinePointerInfo(PtrOperand),
4325                           MachineMemOperand::MOStore,
4326                           // TODO: Make MachineMemOperands aware of scalable
4327                           // vectors.
4328                           VT.getStoreSize().getKnownMinSize(),
4329                           Alignment, AAInfo);
4330   SDValue StoreNode =
4331       DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO,
4332                          ISD::UNINDEXED, false /* Truncating */, IsCompressing);
4333   DAG.setRoot(StoreNode);
4334   setValue(&I, StoreNode);
4335 }
4336 
4337 // Get a uniform base for the Gather/Scatter intrinsic.
4338 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4339 // We try to represent it as a base pointer + vector of indices.
4340 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4341 // The first operand of the GEP may be a single pointer or a vector of pointers
4342 // Example:
4343 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4344 //  or
4345 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4346 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4347 //
4348 // When the first GEP operand is a single pointer - it is the uniform base we
4349 // are looking for. If first operand of the GEP is a splat vector - we
4350 // extract the splat value and use it as a uniform base.
4351 // In all other cases the function returns 'false'.
4352 static bool getUniformBase(const Value *&Ptr, SDValue &Base, SDValue &Index,
4353                            ISD::MemIndexType &IndexType, SDValue &Scale,
4354                            SelectionDAGBuilder *SDB) {
4355   SelectionDAG& DAG = SDB->DAG;
4356   LLVMContext &Context = *DAG.getContext();
4357 
4358   assert(Ptr->getType()->isVectorTy() && "Uexpected pointer type");
4359   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4360   if (!GEP)
4361     return false;
4362 
4363   const Value *GEPPtr = GEP->getPointerOperand();
4364   if (!GEPPtr->getType()->isVectorTy())
4365     Ptr = GEPPtr;
4366   else if (!(Ptr = getSplatValue(GEPPtr)))
4367     return false;
4368 
4369   unsigned FinalIndex = GEP->getNumOperands() - 1;
4370   Value *IndexVal = GEP->getOperand(FinalIndex);
4371   gep_type_iterator GTI = gep_type_begin(*GEP);
4372 
4373   // Ensure all the other indices are 0.
4374   for (unsigned i = 1; i < FinalIndex; ++i, ++GTI) {
4375     auto *C = dyn_cast<Constant>(GEP->getOperand(i));
4376     if (!C)
4377       return false;
4378     if (isa<VectorType>(C->getType()))
4379       C = C->getSplatValue();
4380     auto *CI = dyn_cast_or_null<ConstantInt>(C);
4381     if (!CI || !CI->isZero())
4382       return false;
4383   }
4384 
4385   // The operands of the GEP may be defined in another basic block.
4386   // In this case we'll not find nodes for the operands.
4387   if (!SDB->findValue(Ptr))
4388     return false;
4389   Constant *C = dyn_cast<Constant>(IndexVal);
4390   if (!C && !SDB->findValue(IndexVal))
4391     return false;
4392 
4393   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4394   const DataLayout &DL = DAG.getDataLayout();
4395   StructType *STy = GTI.getStructTypeOrNull();
4396 
4397   if (STy) {
4398     const StructLayout *SL = DL.getStructLayout(STy);
4399     if (isa<VectorType>(C->getType())) {
4400       C = C->getSplatValue();
4401       // FIXME: If getSplatValue may return nullptr for a structure?
4402       // If not, the following check can be removed.
4403       if (!C)
4404         return false;
4405     }
4406     auto *CI = cast<ConstantInt>(C);
4407     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4408     Index = DAG.getConstant(SL->getElementOffset(CI->getZExtValue()),
4409                             SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4410   } else {
4411     Scale = DAG.getTargetConstant(
4412                 DL.getTypeAllocSize(GEP->getResultElementType()),
4413                 SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4414     Index = SDB->getValue(IndexVal);
4415   }
4416   Base = SDB->getValue(Ptr);
4417   IndexType = ISD::SIGNED_SCALED;
4418 
4419   if (STy || !Index.getValueType().isVector()) {
4420     unsigned GEPWidth = GEP->getType()->getVectorNumElements();
4421     EVT VT = EVT::getVectorVT(Context, Index.getValueType(), GEPWidth);
4422     Index = DAG.getSplatBuildVector(VT, SDLoc(Index), Index);
4423   }
4424   return true;
4425 }
4426 
4427 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4428   SDLoc sdl = getCurSDLoc();
4429 
4430   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4431   const Value *Ptr = I.getArgOperand(1);
4432   SDValue Src0 = getValue(I.getArgOperand(0));
4433   SDValue Mask = getValue(I.getArgOperand(3));
4434   EVT VT = Src0.getValueType();
4435   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
4436   if (!Alignment)
4437     Alignment = DAG.getEVTAlignment(VT);
4438   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4439 
4440   AAMDNodes AAInfo;
4441   I.getAAMetadata(AAInfo);
4442 
4443   SDValue Base;
4444   SDValue Index;
4445   ISD::MemIndexType IndexType;
4446   SDValue Scale;
4447   const Value *BasePtr = Ptr;
4448   bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale,
4449                                     this);
4450 
4451   const Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
4452   MachineMemOperand *MMO = DAG.getMachineFunction().
4453     getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
4454                          MachineMemOperand::MOStore,
4455                          // TODO: Make MachineMemOperands aware of scalable
4456                          // vectors.
4457                          VT.getStoreSize().getKnownMinSize(),
4458                          Alignment, AAInfo);
4459   if (!UniformBase) {
4460     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4461     Index = getValue(Ptr);
4462     IndexType = ISD::SIGNED_SCALED;
4463     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4464   }
4465   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4466   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4467                                          Ops, MMO, IndexType);
4468   DAG.setRoot(Scatter);
4469   setValue(&I, Scatter);
4470 }
4471 
4472 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4473   SDLoc sdl = getCurSDLoc();
4474 
4475   auto getMaskedLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4476                            unsigned& Alignment) {
4477     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4478     Ptr = I.getArgOperand(0);
4479     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
4480     Mask = I.getArgOperand(2);
4481     Src0 = I.getArgOperand(3);
4482   };
4483   auto getExpandingLoadOps = [&](Value* &Ptr, Value* &Mask, Value* &Src0,
4484                            unsigned& Alignment) {
4485     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4486     Ptr = I.getArgOperand(0);
4487     Alignment = 0;
4488     Mask = I.getArgOperand(1);
4489     Src0 = I.getArgOperand(2);
4490   };
4491 
4492   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4493   unsigned Alignment;
4494   if (IsExpanding)
4495     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4496   else
4497     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4498 
4499   SDValue Ptr = getValue(PtrOperand);
4500   SDValue Src0 = getValue(Src0Operand);
4501   SDValue Mask = getValue(MaskOperand);
4502   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4503 
4504   EVT VT = Src0.getValueType();
4505   if (!Alignment)
4506     Alignment = DAG.getEVTAlignment(VT);
4507 
4508   AAMDNodes AAInfo;
4509   I.getAAMetadata(AAInfo);
4510   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4511 
4512   // Do not serialize masked loads of constant memory with anything.
4513   MemoryLocation ML;
4514   if (VT.isScalableVector())
4515     ML = MemoryLocation(PtrOperand);
4516   else
4517     ML = MemoryLocation(PtrOperand, LocationSize::precise(
4518                            DAG.getDataLayout().getTypeStoreSize(I.getType())),
4519                            AAInfo);
4520   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4521 
4522   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4523 
4524   MachineMemOperand *MMO =
4525     DAG.getMachineFunction().
4526     getMachineMemOperand(MachinePointerInfo(PtrOperand),
4527                           MachineMemOperand::MOLoad,
4528                           // TODO: Make MachineMemOperands aware of scalable
4529                           // vectors.
4530                           VT.getStoreSize().getKnownMinSize(),
4531                           Alignment, AAInfo, Ranges);
4532 
4533   SDValue Load =
4534       DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
4535                         ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
4536   if (AddToChain)
4537     PendingLoads.push_back(Load.getValue(1));
4538   setValue(&I, Load);
4539 }
4540 
4541 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4542   SDLoc sdl = getCurSDLoc();
4543 
4544   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4545   const Value *Ptr = I.getArgOperand(0);
4546   SDValue Src0 = getValue(I.getArgOperand(3));
4547   SDValue Mask = getValue(I.getArgOperand(2));
4548 
4549   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4550   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4551   unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
4552   if (!Alignment)
4553     Alignment = DAG.getEVTAlignment(VT);
4554 
4555   AAMDNodes AAInfo;
4556   I.getAAMetadata(AAInfo);
4557   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4558 
4559   SDValue Root = DAG.getRoot();
4560   SDValue Base;
4561   SDValue Index;
4562   ISD::MemIndexType IndexType;
4563   SDValue Scale;
4564   const Value *BasePtr = Ptr;
4565   bool UniformBase = getUniformBase(BasePtr, Base, Index, IndexType, Scale,
4566                                     this);
4567   bool ConstantMemory = false;
4568   if (UniformBase && AA &&
4569       AA->pointsToConstantMemory(
4570           MemoryLocation(BasePtr,
4571                          LocationSize::precise(
4572                              DAG.getDataLayout().getTypeStoreSize(I.getType())),
4573                          AAInfo))) {
4574     // Do not serialize (non-volatile) loads of constant memory with anything.
4575     Root = DAG.getEntryNode();
4576     ConstantMemory = true;
4577   }
4578 
4579   MachineMemOperand *MMO =
4580     DAG.getMachineFunction().
4581     getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
4582                          MachineMemOperand::MOLoad,
4583                          // TODO: Make MachineMemOperands aware of scalable
4584                          // vectors.
4585                          VT.getStoreSize().getKnownMinSize(),
4586                          Alignment, AAInfo, Ranges);
4587 
4588   if (!UniformBase) {
4589     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4590     Index = getValue(Ptr);
4591     IndexType = ISD::SIGNED_SCALED;
4592     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4593   }
4594   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4595   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4596                                        Ops, MMO, IndexType);
4597 
4598   SDValue OutChain = Gather.getValue(1);
4599   if (!ConstantMemory)
4600     PendingLoads.push_back(OutChain);
4601   setValue(&I, Gather);
4602 }
4603 
4604 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4605   SDLoc dl = getCurSDLoc();
4606   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
4607   AtomicOrdering FailureOrdering = I.getFailureOrdering();
4608   SyncScope::ID SSID = I.getSyncScopeID();
4609 
4610   SDValue InChain = getRoot();
4611 
4612   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4613   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4614 
4615   auto Alignment = DAG.getEVTAlignment(MemVT);
4616   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4617   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4618 
4619   MachineFunction &MF = DAG.getMachineFunction();
4620   MachineMemOperand *MMO =
4621     MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
4622                             Flags, MemVT.getStoreSize(), Alignment,
4623                             AAMDNodes(), nullptr, SSID, SuccessOrdering,
4624                             FailureOrdering);
4625 
4626   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
4627                                    dl, MemVT, VTs, InChain,
4628                                    getValue(I.getPointerOperand()),
4629                                    getValue(I.getCompareOperand()),
4630                                    getValue(I.getNewValOperand()), MMO);
4631 
4632   SDValue OutChain = L.getValue(2);
4633 
4634   setValue(&I, L);
4635   DAG.setRoot(OutChain);
4636 }
4637 
4638 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4639   SDLoc dl = getCurSDLoc();
4640   ISD::NodeType NT;
4641   switch (I.getOperation()) {
4642   default: llvm_unreachable("Unknown atomicrmw operation");
4643   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4644   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4645   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4646   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4647   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4648   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4649   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4650   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4651   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4652   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4653   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4654   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
4655   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
4656   }
4657   AtomicOrdering Ordering = I.getOrdering();
4658   SyncScope::ID SSID = I.getSyncScopeID();
4659 
4660   SDValue InChain = getRoot();
4661 
4662   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
4663   auto Alignment = DAG.getEVTAlignment(MemVT);
4664   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4665   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4666 
4667   MachineFunction &MF = DAG.getMachineFunction();
4668   MachineMemOperand *MMO =
4669     MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags,
4670                             MemVT.getStoreSize(), Alignment, AAMDNodes(),
4671                             nullptr, SSID, Ordering);
4672 
4673   SDValue L =
4674     DAG.getAtomic(NT, dl, MemVT, InChain,
4675                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
4676                   MMO);
4677 
4678   SDValue OutChain = L.getValue(1);
4679 
4680   setValue(&I, L);
4681   DAG.setRoot(OutChain);
4682 }
4683 
4684 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4685   SDLoc dl = getCurSDLoc();
4686   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4687   SDValue Ops[3];
4688   Ops[0] = getRoot();
4689   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
4690                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4691   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
4692                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4693   DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
4694 }
4695 
4696 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4697   SDLoc dl = getCurSDLoc();
4698   AtomicOrdering Order = I.getOrdering();
4699   SyncScope::ID SSID = I.getSyncScopeID();
4700 
4701   SDValue InChain = getRoot();
4702 
4703   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4704   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4705   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
4706 
4707   if (!TLI.supportsUnalignedAtomics() &&
4708       I.getAlignment() < MemVT.getSizeInBits() / 8)
4709     report_fatal_error("Cannot generate unaligned atomic load");
4710 
4711   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout());
4712 
4713   MachineMemOperand *MMO =
4714       DAG.getMachineFunction().
4715       getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
4716                            Flags, MemVT.getStoreSize(),
4717                            I.getAlignment() ? I.getAlignment() :
4718                                               DAG.getEVTAlignment(MemVT),
4719                            AAMDNodes(), nullptr, SSID, Order);
4720 
4721   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4722 
4723   SDValue Ptr = getValue(I.getPointerOperand());
4724 
4725   if (TLI.lowerAtomicLoadAsLoadSDNode(I)) {
4726     // TODO: Once this is better exercised by tests, it should be merged with
4727     // the normal path for loads to prevent future divergence.
4728     SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO);
4729     if (MemVT != VT)
4730       L = DAG.getPtrExtOrTrunc(L, dl, VT);
4731 
4732     setValue(&I, L);
4733     SDValue OutChain = L.getValue(1);
4734     if (!I.isUnordered())
4735       DAG.setRoot(OutChain);
4736     else
4737       PendingLoads.push_back(OutChain);
4738     return;
4739   }
4740 
4741   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
4742                             Ptr, MMO);
4743 
4744   SDValue OutChain = L.getValue(1);
4745   if (MemVT != VT)
4746     L = DAG.getPtrExtOrTrunc(L, dl, VT);
4747 
4748   setValue(&I, L);
4749   DAG.setRoot(OutChain);
4750 }
4751 
4752 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4753   SDLoc dl = getCurSDLoc();
4754 
4755   AtomicOrdering Ordering = I.getOrdering();
4756   SyncScope::ID SSID = I.getSyncScopeID();
4757 
4758   SDValue InChain = getRoot();
4759 
4760   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4761   EVT MemVT =
4762       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4763 
4764   if (I.getAlignment() < MemVT.getSizeInBits() / 8)
4765     report_fatal_error("Cannot generate unaligned atomic store");
4766 
4767   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4768 
4769   MachineFunction &MF = DAG.getMachineFunction();
4770   MachineMemOperand *MMO =
4771     MF.getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()), Flags,
4772                             MemVT.getStoreSize(), I.getAlignment(), AAMDNodes(),
4773                             nullptr, SSID, Ordering);
4774 
4775   SDValue Val = getValue(I.getValueOperand());
4776   if (Val.getValueType() != MemVT)
4777     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
4778   SDValue Ptr = getValue(I.getPointerOperand());
4779 
4780   if (TLI.lowerAtomicStoreAsStoreSDNode(I)) {
4781     // TODO: Once this is better exercised by tests, it should be merged with
4782     // the normal path for stores to prevent future divergence.
4783     SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO);
4784     DAG.setRoot(S);
4785     return;
4786   }
4787   SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain,
4788                                    Ptr, Val, MMO);
4789 
4790 
4791   DAG.setRoot(OutChain);
4792 }
4793 
4794 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4795 /// node.
4796 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4797                                                unsigned Intrinsic) {
4798   // Ignore the callsite's attributes. A specific call site may be marked with
4799   // readnone, but the lowering code will expect the chain based on the
4800   // definition.
4801   const Function *F = I.getCalledFunction();
4802   bool HasChain = !F->doesNotAccessMemory();
4803   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4804 
4805   // Build the operand list.
4806   SmallVector<SDValue, 8> Ops;
4807   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4808     if (OnlyLoad) {
4809       // We don't need to serialize loads against other loads.
4810       Ops.push_back(DAG.getRoot());
4811     } else {
4812       Ops.push_back(getRoot());
4813     }
4814   }
4815 
4816   // Info is set by getTgtMemInstrinsic
4817   TargetLowering::IntrinsicInfo Info;
4818   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4819   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4820                                                DAG.getMachineFunction(),
4821                                                Intrinsic);
4822 
4823   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4824   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4825       Info.opc == ISD::INTRINSIC_W_CHAIN)
4826     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4827                                         TLI.getPointerTy(DAG.getDataLayout())));
4828 
4829   // Add all operands of the call to the operand list.
4830   for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
4831     const Value *Arg = I.getArgOperand(i);
4832     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
4833       Ops.push_back(getValue(Arg));
4834       continue;
4835     }
4836 
4837     // Use TargetConstant instead of a regular constant for immarg.
4838     EVT VT = TLI.getValueType(*DL, Arg->getType(), true);
4839     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
4840       assert(CI->getBitWidth() <= 64 &&
4841              "large intrinsic immediates not handled");
4842       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
4843     } else {
4844       Ops.push_back(
4845           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
4846     }
4847   }
4848 
4849   SmallVector<EVT, 4> ValueVTs;
4850   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4851 
4852   if (HasChain)
4853     ValueVTs.push_back(MVT::Other);
4854 
4855   SDVTList VTs = DAG.getVTList(ValueVTs);
4856 
4857   // Create the node.
4858   SDValue Result;
4859   if (IsTgtIntrinsic) {
4860     // This is target intrinsic that touches memory
4861     AAMDNodes AAInfo;
4862     I.getAAMetadata(AAInfo);
4863     Result = DAG.getMemIntrinsicNode(
4864         Info.opc, getCurSDLoc(), VTs, Ops, Info.memVT,
4865         MachinePointerInfo(Info.ptrVal, Info.offset),
4866         Info.align ? Info.align->value() : 0, Info.flags, Info.size, AAInfo);
4867   } else if (!HasChain) {
4868     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4869   } else if (!I.getType()->isVoidTy()) {
4870     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4871   } else {
4872     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4873   }
4874 
4875   if (HasChain) {
4876     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4877     if (OnlyLoad)
4878       PendingLoads.push_back(Chain);
4879     else
4880       DAG.setRoot(Chain);
4881   }
4882 
4883   if (!I.getType()->isVoidTy()) {
4884     if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
4885       EVT VT = TLI.getValueType(DAG.getDataLayout(), PTy);
4886       Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
4887     } else
4888       Result = lowerRangeToAssertZExt(DAG, I, Result);
4889 
4890     setValue(&I, Result);
4891   }
4892 }
4893 
4894 /// GetSignificand - Get the significand and build it into a floating-point
4895 /// number with exponent of 1:
4896 ///
4897 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4898 ///
4899 /// where Op is the hexadecimal representation of floating point value.
4900 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4901   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4902                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4903   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4904                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4905   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4906 }
4907 
4908 /// GetExponent - Get the exponent:
4909 ///
4910 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4911 ///
4912 /// where Op is the hexadecimal representation of floating point value.
4913 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4914                            const TargetLowering &TLI, const SDLoc &dl) {
4915   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4916                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4917   SDValue t1 = DAG.getNode(
4918       ISD::SRL, dl, MVT::i32, t0,
4919       DAG.getConstant(23, dl, TLI.getPointerTy(DAG.getDataLayout())));
4920   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4921                            DAG.getConstant(127, dl, MVT::i32));
4922   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4923 }
4924 
4925 /// getF32Constant - Get 32-bit floating point constant.
4926 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4927                               const SDLoc &dl) {
4928   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4929                            MVT::f32);
4930 }
4931 
4932 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4933                                        SelectionDAG &DAG) {
4934   // TODO: What fast-math-flags should be set on the floating-point nodes?
4935 
4936   //   IntegerPartOfX = ((int32_t)(t0);
4937   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4938 
4939   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4940   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4941   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4942 
4943   //   IntegerPartOfX <<= 23;
4944   IntegerPartOfX = DAG.getNode(
4945       ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4946       DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy(
4947                                   DAG.getDataLayout())));
4948 
4949   SDValue TwoToFractionalPartOfX;
4950   if (LimitFloatPrecision <= 6) {
4951     // For floating-point precision of 6:
4952     //
4953     //   TwoToFractionalPartOfX =
4954     //     0.997535578f +
4955     //       (0.735607626f + 0.252464424f * x) * x;
4956     //
4957     // error 0.0144103317, which is 6 bits
4958     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4959                              getF32Constant(DAG, 0x3e814304, dl));
4960     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4961                              getF32Constant(DAG, 0x3f3c50c8, dl));
4962     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4963     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4964                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
4965   } else if (LimitFloatPrecision <= 12) {
4966     // For floating-point precision of 12:
4967     //
4968     //   TwoToFractionalPartOfX =
4969     //     0.999892986f +
4970     //       (0.696457318f +
4971     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
4972     //
4973     // error 0.000107046256, which is 13 to 14 bits
4974     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4975                              getF32Constant(DAG, 0x3da235e3, dl));
4976     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4977                              getF32Constant(DAG, 0x3e65b8f3, dl));
4978     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4979     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4980                              getF32Constant(DAG, 0x3f324b07, dl));
4981     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4982     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4983                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
4984   } else { // LimitFloatPrecision <= 18
4985     // For floating-point precision of 18:
4986     //
4987     //   TwoToFractionalPartOfX =
4988     //     0.999999982f +
4989     //       (0.693148872f +
4990     //         (0.240227044f +
4991     //           (0.554906021e-1f +
4992     //             (0.961591928e-2f +
4993     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4994     // error 2.47208000*10^(-7), which is better than 18 bits
4995     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4996                              getF32Constant(DAG, 0x3924b03e, dl));
4997     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4998                              getF32Constant(DAG, 0x3ab24b87, dl));
4999     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5000     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5001                              getF32Constant(DAG, 0x3c1d8c17, dl));
5002     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5003     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5004                              getF32Constant(DAG, 0x3d634a1d, dl));
5005     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5006     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5007                              getF32Constant(DAG, 0x3e75fe14, dl));
5008     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5009     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
5010                               getF32Constant(DAG, 0x3f317234, dl));
5011     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
5012     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
5013                                          getF32Constant(DAG, 0x3f800000, dl));
5014   }
5015 
5016   // Add the exponent into the result in integer domain.
5017   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
5018   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
5019                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
5020 }
5021 
5022 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
5023 /// limited-precision mode.
5024 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5025                          const TargetLowering &TLI) {
5026   if (Op.getValueType() == MVT::f32 &&
5027       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5028 
5029     // Put the exponent in the right bit position for later addition to the
5030     // final result:
5031     //
5032     // t0 = Op * log2(e)
5033 
5034     // TODO: What fast-math-flags should be set here?
5035     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
5036                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
5037     return getLimitedPrecisionExp2(t0, dl, DAG);
5038   }
5039 
5040   // No special expansion.
5041   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
5042 }
5043 
5044 /// expandLog - Lower a log intrinsic. Handles the special sequences for
5045 /// limited-precision mode.
5046 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5047                          const TargetLowering &TLI) {
5048   // TODO: What fast-math-flags should be set on the floating-point nodes?
5049 
5050   if (Op.getValueType() == MVT::f32 &&
5051       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5052     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5053 
5054     // Scale the exponent by log(2).
5055     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5056     SDValue LogOfExponent =
5057         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5058                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
5059 
5060     // Get the significand and build it into a floating-point number with
5061     // exponent of 1.
5062     SDValue X = GetSignificand(DAG, Op1, dl);
5063 
5064     SDValue LogOfMantissa;
5065     if (LimitFloatPrecision <= 6) {
5066       // For floating-point precision of 6:
5067       //
5068       //   LogofMantissa =
5069       //     -1.1609546f +
5070       //       (1.4034025f - 0.23903021f * x) * x;
5071       //
5072       // error 0.0034276066, which is better than 8 bits
5073       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5074                                getF32Constant(DAG, 0xbe74c456, dl));
5075       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5076                                getF32Constant(DAG, 0x3fb3a2b1, dl));
5077       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5078       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5079                                   getF32Constant(DAG, 0x3f949a29, dl));
5080     } else if (LimitFloatPrecision <= 12) {
5081       // For floating-point precision of 12:
5082       //
5083       //   LogOfMantissa =
5084       //     -1.7417939f +
5085       //       (2.8212026f +
5086       //         (-1.4699568f +
5087       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
5088       //
5089       // error 0.000061011436, which is 14 bits
5090       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5091                                getF32Constant(DAG, 0xbd67b6d6, dl));
5092       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5093                                getF32Constant(DAG, 0x3ee4f4b8, dl));
5094       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5095       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5096                                getF32Constant(DAG, 0x3fbc278b, dl));
5097       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5098       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5099                                getF32Constant(DAG, 0x40348e95, dl));
5100       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5101       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5102                                   getF32Constant(DAG, 0x3fdef31a, dl));
5103     } else { // LimitFloatPrecision <= 18
5104       // For floating-point precision of 18:
5105       //
5106       //   LogOfMantissa =
5107       //     -2.1072184f +
5108       //       (4.2372794f +
5109       //         (-3.7029485f +
5110       //           (2.2781945f +
5111       //             (-0.87823314f +
5112       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
5113       //
5114       // error 0.0000023660568, which is better than 18 bits
5115       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5116                                getF32Constant(DAG, 0xbc91e5ac, dl));
5117       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5118                                getF32Constant(DAG, 0x3e4350aa, dl));
5119       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5120       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5121                                getF32Constant(DAG, 0x3f60d3e3, dl));
5122       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5123       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5124                                getF32Constant(DAG, 0x4011cdf0, dl));
5125       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5126       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5127                                getF32Constant(DAG, 0x406cfd1c, dl));
5128       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5129       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5130                                getF32Constant(DAG, 0x408797cb, dl));
5131       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5132       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5133                                   getF32Constant(DAG, 0x4006dcab, dl));
5134     }
5135 
5136     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
5137   }
5138 
5139   // No special expansion.
5140   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
5141 }
5142 
5143 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
5144 /// limited-precision mode.
5145 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5146                           const TargetLowering &TLI) {
5147   // TODO: What fast-math-flags should be set on the floating-point nodes?
5148 
5149   if (Op.getValueType() == MVT::f32 &&
5150       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5151     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5152 
5153     // Get the exponent.
5154     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5155 
5156     // Get the significand and build it into a floating-point number with
5157     // exponent of 1.
5158     SDValue X = GetSignificand(DAG, Op1, dl);
5159 
5160     // Different possible minimax approximations of significand in
5161     // floating-point for various degrees of accuracy over [1,2].
5162     SDValue Log2ofMantissa;
5163     if (LimitFloatPrecision <= 6) {
5164       // For floating-point precision of 6:
5165       //
5166       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5167       //
5168       // error 0.0049451742, which is more than 7 bits
5169       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5170                                getF32Constant(DAG, 0xbeb08fe0, dl));
5171       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5172                                getF32Constant(DAG, 0x40019463, dl));
5173       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5174       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5175                                    getF32Constant(DAG, 0x3fd6633d, dl));
5176     } else if (LimitFloatPrecision <= 12) {
5177       // For floating-point precision of 12:
5178       //
5179       //   Log2ofMantissa =
5180       //     -2.51285454f +
5181       //       (4.07009056f +
5182       //         (-2.12067489f +
5183       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5184       //
5185       // error 0.0000876136000, which is better than 13 bits
5186       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5187                                getF32Constant(DAG, 0xbda7262e, dl));
5188       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5189                                getF32Constant(DAG, 0x3f25280b, dl));
5190       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5191       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5192                                getF32Constant(DAG, 0x4007b923, dl));
5193       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5194       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5195                                getF32Constant(DAG, 0x40823e2f, dl));
5196       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5197       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5198                                    getF32Constant(DAG, 0x4020d29c, dl));
5199     } else { // LimitFloatPrecision <= 18
5200       // For floating-point precision of 18:
5201       //
5202       //   Log2ofMantissa =
5203       //     -3.0400495f +
5204       //       (6.1129976f +
5205       //         (-5.3420409f +
5206       //           (3.2865683f +
5207       //             (-1.2669343f +
5208       //               (0.27515199f -
5209       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5210       //
5211       // error 0.0000018516, which is better than 18 bits
5212       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5213                                getF32Constant(DAG, 0xbcd2769e, dl));
5214       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5215                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5216       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5217       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5218                                getF32Constant(DAG, 0x3fa22ae7, dl));
5219       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5220       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5221                                getF32Constant(DAG, 0x40525723, dl));
5222       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5223       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5224                                getF32Constant(DAG, 0x40aaf200, dl));
5225       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5226       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5227                                getF32Constant(DAG, 0x40c39dad, dl));
5228       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5229       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5230                                    getF32Constant(DAG, 0x4042902c, dl));
5231     }
5232 
5233     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5234   }
5235 
5236   // No special expansion.
5237   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
5238 }
5239 
5240 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5241 /// limited-precision mode.
5242 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5243                            const TargetLowering &TLI) {
5244   // TODO: What fast-math-flags should be set on the floating-point nodes?
5245 
5246   if (Op.getValueType() == MVT::f32 &&
5247       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5248     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5249 
5250     // Scale the exponent by log10(2) [0.30102999f].
5251     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5252     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5253                                         getF32Constant(DAG, 0x3e9a209a, dl));
5254 
5255     // Get the significand and build it into a floating-point number with
5256     // exponent of 1.
5257     SDValue X = GetSignificand(DAG, Op1, dl);
5258 
5259     SDValue Log10ofMantissa;
5260     if (LimitFloatPrecision <= 6) {
5261       // For floating-point precision of 6:
5262       //
5263       //   Log10ofMantissa =
5264       //     -0.50419619f +
5265       //       (0.60948995f - 0.10380950f * x) * x;
5266       //
5267       // error 0.0014886165, which is 6 bits
5268       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5269                                getF32Constant(DAG, 0xbdd49a13, dl));
5270       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5271                                getF32Constant(DAG, 0x3f1c0789, dl));
5272       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5273       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5274                                     getF32Constant(DAG, 0x3f011300, dl));
5275     } else if (LimitFloatPrecision <= 12) {
5276       // For floating-point precision of 12:
5277       //
5278       //   Log10ofMantissa =
5279       //     -0.64831180f +
5280       //       (0.91751397f +
5281       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5282       //
5283       // error 0.00019228036, which is better than 12 bits
5284       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5285                                getF32Constant(DAG, 0x3d431f31, dl));
5286       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5287                                getF32Constant(DAG, 0x3ea21fb2, dl));
5288       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5289       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5290                                getF32Constant(DAG, 0x3f6ae232, dl));
5291       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5292       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5293                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5294     } else { // LimitFloatPrecision <= 18
5295       // For floating-point precision of 18:
5296       //
5297       //   Log10ofMantissa =
5298       //     -0.84299375f +
5299       //       (1.5327582f +
5300       //         (-1.0688956f +
5301       //           (0.49102474f +
5302       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5303       //
5304       // error 0.0000037995730, which is better than 18 bits
5305       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5306                                getF32Constant(DAG, 0x3c5d51ce, dl));
5307       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5308                                getF32Constant(DAG, 0x3e00685a, dl));
5309       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5310       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5311                                getF32Constant(DAG, 0x3efb6798, dl));
5312       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5313       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5314                                getF32Constant(DAG, 0x3f88d192, dl));
5315       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5316       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5317                                getF32Constant(DAG, 0x3fc4316c, dl));
5318       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5319       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5320                                     getF32Constant(DAG, 0x3f57ce70, dl));
5321     }
5322 
5323     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5324   }
5325 
5326   // No special expansion.
5327   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
5328 }
5329 
5330 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5331 /// limited-precision mode.
5332 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5333                           const TargetLowering &TLI) {
5334   if (Op.getValueType() == MVT::f32 &&
5335       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5336     return getLimitedPrecisionExp2(Op, dl, DAG);
5337 
5338   // No special expansion.
5339   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
5340 }
5341 
5342 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5343 /// limited-precision mode with x == 10.0f.
5344 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5345                          SelectionDAG &DAG, const TargetLowering &TLI) {
5346   bool IsExp10 = false;
5347   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5348       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5349     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5350       APFloat Ten(10.0f);
5351       IsExp10 = LHSC->isExactlyValue(Ten);
5352     }
5353   }
5354 
5355   // TODO: What fast-math-flags should be set on the FMUL node?
5356   if (IsExp10) {
5357     // Put the exponent in the right bit position for later addition to the
5358     // final result:
5359     //
5360     //   #define LOG2OF10 3.3219281f
5361     //   t0 = Op * LOG2OF10;
5362     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5363                              getF32Constant(DAG, 0x40549a78, dl));
5364     return getLimitedPrecisionExp2(t0, dl, DAG);
5365   }
5366 
5367   // No special expansion.
5368   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
5369 }
5370 
5371 /// ExpandPowI - Expand a llvm.powi intrinsic.
5372 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5373                           SelectionDAG &DAG) {
5374   // If RHS is a constant, we can expand this out to a multiplication tree,
5375   // otherwise we end up lowering to a call to __powidf2 (for example).  When
5376   // optimizing for size, we only want to do this if the expansion would produce
5377   // a small number of multiplies, otherwise we do the full expansion.
5378   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5379     // Get the exponent as a positive value.
5380     unsigned Val = RHSC->getSExtValue();
5381     if ((int)Val < 0) Val = -Val;
5382 
5383     // powi(x, 0) -> 1.0
5384     if (Val == 0)
5385       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5386 
5387     bool OptForSize = DAG.shouldOptForSize();
5388     if (!OptForSize ||
5389         // If optimizing for size, don't insert too many multiplies.
5390         // This inserts up to 5 multiplies.
5391         countPopulation(Val) + Log2_32(Val) < 7) {
5392       // We use the simple binary decomposition method to generate the multiply
5393       // sequence.  There are more optimal ways to do this (for example,
5394       // powi(x,15) generates one more multiply than it should), but this has
5395       // the benefit of being both really simple and much better than a libcall.
5396       SDValue Res;  // Logically starts equal to 1.0
5397       SDValue CurSquare = LHS;
5398       // TODO: Intrinsics should have fast-math-flags that propagate to these
5399       // nodes.
5400       while (Val) {
5401         if (Val & 1) {
5402           if (Res.getNode())
5403             Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
5404           else
5405             Res = CurSquare;  // 1.0*CurSquare.
5406         }
5407 
5408         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5409                                 CurSquare, CurSquare);
5410         Val >>= 1;
5411       }
5412 
5413       // If the original was negative, invert the result, producing 1/(x*x*x).
5414       if (RHSC->getSExtValue() < 0)
5415         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5416                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5417       return Res;
5418     }
5419   }
5420 
5421   // Otherwise, expand to a libcall.
5422   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5423 }
5424 
5425 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5426                             SDValue LHS, SDValue RHS, SDValue Scale,
5427                             SelectionDAG &DAG, const TargetLowering &TLI) {
5428   EVT VT = LHS.getValueType();
5429   bool Signed = Opcode == ISD::SDIVFIX;
5430   LLVMContext &Ctx = *DAG.getContext();
5431 
5432   // If the type is legal but the operation isn't, this node might survive all
5433   // the way to operation legalization. If we end up there and we do not have
5434   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5435   // node.
5436 
5437   // Coax the legalizer into expanding the node during type legalization instead
5438   // by bumping the size by one bit. This will force it to Promote, enabling the
5439   // early expansion and avoiding the need to expand later.
5440 
5441   // We don't have to do this if Scale is 0; that can always be expanded.
5442 
5443   // FIXME: We wouldn't have to do this (or any of the early
5444   // expansion/promotion) if it was possible to expand a libcall of an
5445   // illegal type during operation legalization. But it's not, so things
5446   // get a bit hacky.
5447   unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue();
5448   if (ScaleInt > 0 &&
5449       (TLI.isTypeLegal(VT) ||
5450        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5451     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5452         Opcode, VT, ScaleInt);
5453     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5454       EVT PromVT;
5455       if (VT.isScalarInteger())
5456         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5457       else if (VT.isVector()) {
5458         PromVT = VT.getVectorElementType();
5459         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5460         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5461       } else
5462         llvm_unreachable("Wrong VT for DIVFIX?");
5463       if (Signed) {
5464         LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT);
5465         RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT);
5466       } else {
5467         LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT);
5468         RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT);
5469       }
5470       // TODO: Saturation.
5471       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5472       return DAG.getZExtOrTrunc(Res, DL, VT);
5473     }
5474   }
5475 
5476   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5477 }
5478 
5479 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5480 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5481 static void
5482 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
5483                      const SDValue &N) {
5484   switch (N.getOpcode()) {
5485   case ISD::CopyFromReg: {
5486     SDValue Op = N.getOperand(1);
5487     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5488                       Op.getValueType().getSizeInBits());
5489     return;
5490   }
5491   case ISD::BITCAST:
5492   case ISD::AssertZext:
5493   case ISD::AssertSext:
5494   case ISD::TRUNCATE:
5495     getUnderlyingArgRegs(Regs, N.getOperand(0));
5496     return;
5497   case ISD::BUILD_PAIR:
5498   case ISD::BUILD_VECTOR:
5499   case ISD::CONCAT_VECTORS:
5500     for (SDValue Op : N->op_values())
5501       getUnderlyingArgRegs(Regs, Op);
5502     return;
5503   default:
5504     return;
5505   }
5506 }
5507 
5508 /// If the DbgValueInst is a dbg_value of a function argument, create the
5509 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5510 /// instruction selection, they will be inserted to the entry BB.
5511 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
5512     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
5513     DILocation *DL, bool IsDbgDeclare, const SDValue &N) {
5514   const Argument *Arg = dyn_cast<Argument>(V);
5515   if (!Arg)
5516     return false;
5517 
5518   if (!IsDbgDeclare) {
5519     // ArgDbgValues are hoisted to the beginning of the entry block. So we
5520     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
5521     // the entry block.
5522     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
5523     if (!IsInEntryBlock)
5524       return false;
5525 
5526     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
5527     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
5528     // variable that also is a param.
5529     //
5530     // Although, if we are at the top of the entry block already, we can still
5531     // emit using ArgDbgValue. This might catch some situations when the
5532     // dbg.value refers to an argument that isn't used in the entry block, so
5533     // any CopyToReg node would be optimized out and the only way to express
5534     // this DBG_VALUE is by using the physical reg (or FI) as done in this
5535     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
5536     // we should only emit as ArgDbgValue if the Variable is an argument to the
5537     // current function, and the dbg.value intrinsic is found in the entry
5538     // block.
5539     bool VariableIsFunctionInputArg = Variable->isParameter() &&
5540         !DL->getInlinedAt();
5541     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
5542     if (!IsInPrologue && !VariableIsFunctionInputArg)
5543       return false;
5544 
5545     // Here we assume that a function argument on IR level only can be used to
5546     // describe one input parameter on source level. If we for example have
5547     // source code like this
5548     //
5549     //    struct A { long x, y; };
5550     //    void foo(struct A a, long b) {
5551     //      ...
5552     //      b = a.x;
5553     //      ...
5554     //    }
5555     //
5556     // and IR like this
5557     //
5558     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
5559     //  entry:
5560     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
5561     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
5562     //    call void @llvm.dbg.value(metadata i32 %b, "b",
5563     //    ...
5564     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
5565     //    ...
5566     //
5567     // then the last dbg.value is describing a parameter "b" using a value that
5568     // is an argument. But since we already has used %a1 to describe a parameter
5569     // we should not handle that last dbg.value here (that would result in an
5570     // incorrect hoisting of the DBG_VALUE to the function entry).
5571     // Notice that we allow one dbg.value per IR level argument, to accommodate
5572     // for the situation with fragments above.
5573     if (VariableIsFunctionInputArg) {
5574       unsigned ArgNo = Arg->getArgNo();
5575       if (ArgNo >= FuncInfo.DescribedArgs.size())
5576         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
5577       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
5578         return false;
5579       FuncInfo.DescribedArgs.set(ArgNo);
5580     }
5581   }
5582 
5583   MachineFunction &MF = DAG.getMachineFunction();
5584   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5585 
5586   Optional<MachineOperand> Op;
5587   // Some arguments' frame index is recorded during argument lowering.
5588   int FI = FuncInfo.getArgumentFrameIndex(Arg);
5589   if (FI != std::numeric_limits<int>::max())
5590     Op = MachineOperand::CreateFI(FI);
5591 
5592   SmallVector<std::pair<unsigned, unsigned>, 8> ArgRegsAndSizes;
5593   if (!Op && N.getNode()) {
5594     getUnderlyingArgRegs(ArgRegsAndSizes, N);
5595     Register Reg;
5596     if (ArgRegsAndSizes.size() == 1)
5597       Reg = ArgRegsAndSizes.front().first;
5598 
5599     if (Reg && Reg.isVirtual()) {
5600       MachineRegisterInfo &RegInfo = MF.getRegInfo();
5601       Register PR = RegInfo.getLiveInPhysReg(Reg);
5602       if (PR)
5603         Reg = PR;
5604     }
5605     if (Reg) {
5606       Op = MachineOperand::CreateReg(Reg, false);
5607     }
5608   }
5609 
5610   if (!Op && N.getNode()) {
5611     // Check if frame index is available.
5612     SDValue LCandidate = peekThroughBitcasts(N);
5613     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
5614       if (FrameIndexSDNode *FINode =
5615           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
5616         Op = MachineOperand::CreateFI(FINode->getIndex());
5617   }
5618 
5619   if (!Op) {
5620     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
5621     auto splitMultiRegDbgValue
5622       = [&](ArrayRef<std::pair<unsigned, unsigned>> SplitRegs) {
5623       unsigned Offset = 0;
5624       for (auto RegAndSize : SplitRegs) {
5625         // If the expression is already a fragment, the current register
5626         // offset+size might extend beyond the fragment. In this case, only
5627         // the register bits that are inside the fragment are relevant.
5628         int RegFragmentSizeInBits = RegAndSize.second;
5629         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
5630           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
5631           // The register is entirely outside the expression fragment,
5632           // so is irrelevant for debug info.
5633           if (Offset >= ExprFragmentSizeInBits)
5634             break;
5635           // The register is partially outside the expression fragment, only
5636           // the low bits within the fragment are relevant for debug info.
5637           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
5638             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
5639           }
5640         }
5641 
5642         auto FragmentExpr = DIExpression::createFragmentExpression(
5643             Expr, Offset, RegFragmentSizeInBits);
5644         Offset += RegAndSize.second;
5645         // If a valid fragment expression cannot be created, the variable's
5646         // correct value cannot be determined and so it is set as Undef.
5647         if (!FragmentExpr) {
5648           SDDbgValue *SDV = DAG.getConstantDbgValue(
5649               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
5650           DAG.AddDbgValue(SDV, nullptr, false);
5651           continue;
5652         }
5653         assert(!IsDbgDeclare && "DbgDeclare operand is not in memory?");
5654         FuncInfo.ArgDbgValues.push_back(
5655           BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), false,
5656                   RegAndSize.first, Variable, *FragmentExpr));
5657       }
5658     };
5659 
5660     // Check if ValueMap has reg number.
5661     DenseMap<const Value *, unsigned>::const_iterator
5662       VMI = FuncInfo.ValueMap.find(V);
5663     if (VMI != FuncInfo.ValueMap.end()) {
5664       const auto &TLI = DAG.getTargetLoweringInfo();
5665       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
5666                        V->getType(), getABIRegCopyCC(V));
5667       if (RFV.occupiesMultipleRegs()) {
5668         splitMultiRegDbgValue(RFV.getRegsAndSizes());
5669         return true;
5670       }
5671 
5672       Op = MachineOperand::CreateReg(VMI->second, false);
5673     } else if (ArgRegsAndSizes.size() > 1) {
5674       // This was split due to the calling convention, and no virtual register
5675       // mapping exists for the value.
5676       splitMultiRegDbgValue(ArgRegsAndSizes);
5677       return true;
5678     }
5679   }
5680 
5681   if (!Op)
5682     return false;
5683 
5684   assert(Variable->isValidLocationForIntrinsic(DL) &&
5685          "Expected inlined-at fields to agree");
5686 
5687   // If the argument arrives in a stack slot, then what the IR thought was a
5688   // normal Value is actually in memory, and we must add a deref to load it.
5689   if (Op->isFI()) {
5690     int FI = Op->getIndex();
5691     unsigned Size = DAG.getMachineFunction().getFrameInfo().getObjectSize(FI);
5692     if (Expr->isImplicit()) {
5693       SmallVector<uint64_t, 2> Ops = {dwarf::DW_OP_deref_size, Size};
5694       Expr = DIExpression::prependOpcodes(Expr, Ops);
5695     } else {
5696       Expr = DIExpression::prepend(Expr, DIExpression::DerefBefore);
5697     }
5698   }
5699 
5700   // If this location was specified with a dbg.declare, then it and its
5701   // expression calculate the address of the variable. Append a deref to
5702   // force it to be a memory location.
5703   if (IsDbgDeclare)
5704     Expr = DIExpression::append(Expr, {dwarf::DW_OP_deref});
5705 
5706   FuncInfo.ArgDbgValues.push_back(
5707       BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), false,
5708               *Op, Variable, Expr));
5709 
5710   return true;
5711 }
5712 
5713 /// Return the appropriate SDDbgValue based on N.
5714 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
5715                                              DILocalVariable *Variable,
5716                                              DIExpression *Expr,
5717                                              const DebugLoc &dl,
5718                                              unsigned DbgSDNodeOrder) {
5719   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
5720     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
5721     // stack slot locations.
5722     //
5723     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
5724     // debug values here after optimization:
5725     //
5726     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
5727     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
5728     //
5729     // Both describe the direct values of their associated variables.
5730     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
5731                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5732   }
5733   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
5734                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5735 }
5736 
5737 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
5738   switch (Intrinsic) {
5739   case Intrinsic::smul_fix:
5740     return ISD::SMULFIX;
5741   case Intrinsic::umul_fix:
5742     return ISD::UMULFIX;
5743   case Intrinsic::smul_fix_sat:
5744     return ISD::SMULFIXSAT;
5745   case Intrinsic::umul_fix_sat:
5746     return ISD::UMULFIXSAT;
5747   case Intrinsic::sdiv_fix:
5748     return ISD::SDIVFIX;
5749   case Intrinsic::udiv_fix:
5750     return ISD::UDIVFIX;
5751   default:
5752     llvm_unreachable("Unhandled fixed point intrinsic");
5753   }
5754 }
5755 
5756 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
5757                                            const char *FunctionName) {
5758   assert(FunctionName && "FunctionName must not be nullptr");
5759   SDValue Callee = DAG.getExternalSymbol(
5760       FunctionName,
5761       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
5762   LowerCallTo(&I, Callee, I.isTailCall());
5763 }
5764 
5765 /// Lower the call to the specified intrinsic function.
5766 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
5767                                              unsigned Intrinsic) {
5768   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5769   SDLoc sdl = getCurSDLoc();
5770   DebugLoc dl = getCurDebugLoc();
5771   SDValue Res;
5772 
5773   switch (Intrinsic) {
5774   default:
5775     // By default, turn this into a target intrinsic node.
5776     visitTargetIntrinsic(I, Intrinsic);
5777     return;
5778   case Intrinsic::vscale: {
5779     match(&I, m_VScale(DAG.getDataLayout()));
5780     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5781     setValue(&I,
5782              DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1)));
5783     return;
5784   }
5785   case Intrinsic::vastart:  visitVAStart(I); return;
5786   case Intrinsic::vaend:    visitVAEnd(I); return;
5787   case Intrinsic::vacopy:   visitVACopy(I); return;
5788   case Intrinsic::returnaddress:
5789     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
5790                              TLI.getPointerTy(DAG.getDataLayout()),
5791                              getValue(I.getArgOperand(0))));
5792     return;
5793   case Intrinsic::addressofreturnaddress:
5794     setValue(&I, DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
5795                              TLI.getPointerTy(DAG.getDataLayout())));
5796     return;
5797   case Intrinsic::sponentry:
5798     setValue(&I, DAG.getNode(ISD::SPONENTRY, sdl,
5799                              TLI.getFrameIndexTy(DAG.getDataLayout())));
5800     return;
5801   case Intrinsic::frameaddress:
5802     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
5803                              TLI.getFrameIndexTy(DAG.getDataLayout()),
5804                              getValue(I.getArgOperand(0))));
5805     return;
5806   case Intrinsic::read_register: {
5807     Value *Reg = I.getArgOperand(0);
5808     SDValue Chain = getRoot();
5809     SDValue RegName =
5810         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5811     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5812     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
5813       DAG.getVTList(VT, MVT::Other), Chain, RegName);
5814     setValue(&I, Res);
5815     DAG.setRoot(Res.getValue(1));
5816     return;
5817   }
5818   case Intrinsic::write_register: {
5819     Value *Reg = I.getArgOperand(0);
5820     Value *RegValue = I.getArgOperand(1);
5821     SDValue Chain = getRoot();
5822     SDValue RegName =
5823         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5824     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
5825                             RegName, getValue(RegValue)));
5826     return;
5827   }
5828   case Intrinsic::memcpy: {
5829     const auto &MCI = cast<MemCpyInst>(I);
5830     SDValue Op1 = getValue(I.getArgOperand(0));
5831     SDValue Op2 = getValue(I.getArgOperand(1));
5832     SDValue Op3 = getValue(I.getArgOperand(2));
5833     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5834     Align DstAlign = MCI.getDestAlign().valueOrOne();
5835     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5836     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5837     bool isVol = MCI.isVolatile();
5838     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5839     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5840     // node.
5841     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5842     SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5843                                /* AlwaysInline */ false, isTC,
5844                                MachinePointerInfo(I.getArgOperand(0)),
5845                                MachinePointerInfo(I.getArgOperand(1)));
5846     updateDAGForMaybeTailCall(MC);
5847     return;
5848   }
5849   case Intrinsic::memcpy_inline: {
5850     const auto &MCI = cast<MemCpyInlineInst>(I);
5851     SDValue Dst = getValue(I.getArgOperand(0));
5852     SDValue Src = getValue(I.getArgOperand(1));
5853     SDValue Size = getValue(I.getArgOperand(2));
5854     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
5855     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
5856     Align DstAlign = MCI.getDestAlign().valueOrOne();
5857     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5858     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5859     bool isVol = MCI.isVolatile();
5860     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5861     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5862     // node.
5863     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
5864                                /* AlwaysInline */ true, isTC,
5865                                MachinePointerInfo(I.getArgOperand(0)),
5866                                MachinePointerInfo(I.getArgOperand(1)));
5867     updateDAGForMaybeTailCall(MC);
5868     return;
5869   }
5870   case Intrinsic::memset: {
5871     const auto &MSI = cast<MemSetInst>(I);
5872     SDValue Op1 = getValue(I.getArgOperand(0));
5873     SDValue Op2 = getValue(I.getArgOperand(1));
5874     SDValue Op3 = getValue(I.getArgOperand(2));
5875     // @llvm.memset defines 0 and 1 to both mean no alignment.
5876     Align Alignment = MSI.getDestAlign().valueOrOne();
5877     bool isVol = MSI.isVolatile();
5878     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5879     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5880     SDValue MS = DAG.getMemset(Root, sdl, Op1, Op2, Op3, Alignment, isVol, isTC,
5881                                MachinePointerInfo(I.getArgOperand(0)));
5882     updateDAGForMaybeTailCall(MS);
5883     return;
5884   }
5885   case Intrinsic::memmove: {
5886     const auto &MMI = cast<MemMoveInst>(I);
5887     SDValue Op1 = getValue(I.getArgOperand(0));
5888     SDValue Op2 = getValue(I.getArgOperand(1));
5889     SDValue Op3 = getValue(I.getArgOperand(2));
5890     // @llvm.memmove defines 0 and 1 to both mean no alignment.
5891     Align DstAlign = MMI.getDestAlign().valueOrOne();
5892     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
5893     Align Alignment = commonAlignment(DstAlign, SrcAlign);
5894     bool isVol = MMI.isVolatile();
5895     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5896     // FIXME: Support passing different dest/src alignments to the memmove DAG
5897     // node.
5898     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5899     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5900                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
5901                                 MachinePointerInfo(I.getArgOperand(1)));
5902     updateDAGForMaybeTailCall(MM);
5903     return;
5904   }
5905   case Intrinsic::memcpy_element_unordered_atomic: {
5906     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
5907     SDValue Dst = getValue(MI.getRawDest());
5908     SDValue Src = getValue(MI.getRawSource());
5909     SDValue Length = getValue(MI.getLength());
5910 
5911     unsigned DstAlign = MI.getDestAlignment();
5912     unsigned SrcAlign = MI.getSourceAlignment();
5913     Type *LengthTy = MI.getLength()->getType();
5914     unsigned ElemSz = MI.getElementSizeInBytes();
5915     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5916     SDValue MC = DAG.getAtomicMemcpy(getRoot(), sdl, Dst, DstAlign, Src,
5917                                      SrcAlign, Length, LengthTy, ElemSz, isTC,
5918                                      MachinePointerInfo(MI.getRawDest()),
5919                                      MachinePointerInfo(MI.getRawSource()));
5920     updateDAGForMaybeTailCall(MC);
5921     return;
5922   }
5923   case Intrinsic::memmove_element_unordered_atomic: {
5924     auto &MI = cast<AtomicMemMoveInst>(I);
5925     SDValue Dst = getValue(MI.getRawDest());
5926     SDValue Src = getValue(MI.getRawSource());
5927     SDValue Length = getValue(MI.getLength());
5928 
5929     unsigned DstAlign = MI.getDestAlignment();
5930     unsigned SrcAlign = MI.getSourceAlignment();
5931     Type *LengthTy = MI.getLength()->getType();
5932     unsigned ElemSz = MI.getElementSizeInBytes();
5933     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5934     SDValue MC = DAG.getAtomicMemmove(getRoot(), sdl, Dst, DstAlign, Src,
5935                                       SrcAlign, Length, LengthTy, ElemSz, isTC,
5936                                       MachinePointerInfo(MI.getRawDest()),
5937                                       MachinePointerInfo(MI.getRawSource()));
5938     updateDAGForMaybeTailCall(MC);
5939     return;
5940   }
5941   case Intrinsic::memset_element_unordered_atomic: {
5942     auto &MI = cast<AtomicMemSetInst>(I);
5943     SDValue Dst = getValue(MI.getRawDest());
5944     SDValue Val = getValue(MI.getValue());
5945     SDValue Length = getValue(MI.getLength());
5946 
5947     unsigned DstAlign = MI.getDestAlignment();
5948     Type *LengthTy = MI.getLength()->getType();
5949     unsigned ElemSz = MI.getElementSizeInBytes();
5950     bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
5951     SDValue MC = DAG.getAtomicMemset(getRoot(), sdl, Dst, DstAlign, Val, Length,
5952                                      LengthTy, ElemSz, isTC,
5953                                      MachinePointerInfo(MI.getRawDest()));
5954     updateDAGForMaybeTailCall(MC);
5955     return;
5956   }
5957   case Intrinsic::dbg_addr:
5958   case Intrinsic::dbg_declare: {
5959     const auto &DI = cast<DbgVariableIntrinsic>(I);
5960     DILocalVariable *Variable = DI.getVariable();
5961     DIExpression *Expression = DI.getExpression();
5962     dropDanglingDebugInfo(Variable, Expression);
5963     assert(Variable && "Missing variable");
5964 
5965     // Check if address has undef value.
5966     const Value *Address = DI.getVariableLocation();
5967     if (!Address || isa<UndefValue>(Address) ||
5968         (Address->use_empty() && !isa<Argument>(Address))) {
5969       LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
5970       return;
5971     }
5972 
5973     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
5974 
5975     // Check if this variable can be described by a frame index, typically
5976     // either as a static alloca or a byval parameter.
5977     int FI = std::numeric_limits<int>::max();
5978     if (const auto *AI =
5979             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
5980       if (AI->isStaticAlloca()) {
5981         auto I = FuncInfo.StaticAllocaMap.find(AI);
5982         if (I != FuncInfo.StaticAllocaMap.end())
5983           FI = I->second;
5984       }
5985     } else if (const auto *Arg = dyn_cast<Argument>(
5986                    Address->stripInBoundsConstantOffsets())) {
5987       FI = FuncInfo.getArgumentFrameIndex(Arg);
5988     }
5989 
5990     // llvm.dbg.addr is control dependent and always generates indirect
5991     // DBG_VALUE instructions. llvm.dbg.declare is handled as a frame index in
5992     // the MachineFunction variable table.
5993     if (FI != std::numeric_limits<int>::max()) {
5994       if (Intrinsic == Intrinsic::dbg_addr) {
5995         SDDbgValue *SDV = DAG.getFrameIndexDbgValue(
5996             Variable, Expression, FI, /*IsIndirect*/ true, dl, SDNodeOrder);
5997         DAG.AddDbgValue(SDV, getRoot().getNode(), isParameter);
5998       }
5999       return;
6000     }
6001 
6002     SDValue &N = NodeMap[Address];
6003     if (!N.getNode() && isa<Argument>(Address))
6004       // Check unused arguments map.
6005       N = UnusedArgNodeMap[Address];
6006     SDDbgValue *SDV;
6007     if (N.getNode()) {
6008       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
6009         Address = BCI->getOperand(0);
6010       // Parameters are handled specially.
6011       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
6012       if (isParameter && FINode) {
6013         // Byval parameter. We have a frame index at this point.
6014         SDV =
6015             DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
6016                                       /*IsIndirect*/ true, dl, SDNodeOrder);
6017       } else if (isa<Argument>(Address)) {
6018         // Address is an argument, so try to emit its dbg value using
6019         // virtual register info from the FuncInfo.ValueMap.
6020         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true, N);
6021         return;
6022       } else {
6023         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
6024                               true, dl, SDNodeOrder);
6025       }
6026       DAG.AddDbgValue(SDV, N.getNode(), isParameter);
6027     } else {
6028       // If Address is an argument then try to emit its dbg value using
6029       // virtual register info from the FuncInfo.ValueMap.
6030       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, true,
6031                                     N)) {
6032         LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
6033       }
6034     }
6035     return;
6036   }
6037   case Intrinsic::dbg_label: {
6038     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
6039     DILabel *Label = DI.getLabel();
6040     assert(Label && "Missing label");
6041 
6042     SDDbgLabel *SDV;
6043     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
6044     DAG.AddDbgLabel(SDV);
6045     return;
6046   }
6047   case Intrinsic::dbg_value: {
6048     const DbgValueInst &DI = cast<DbgValueInst>(I);
6049     assert(DI.getVariable() && "Missing variable");
6050 
6051     DILocalVariable *Variable = DI.getVariable();
6052     DIExpression *Expression = DI.getExpression();
6053     dropDanglingDebugInfo(Variable, Expression);
6054     const Value *V = DI.getValue();
6055     if (!V)
6056       return;
6057 
6058     if (handleDebugValue(V, Variable, Expression, dl, DI.getDebugLoc(),
6059         SDNodeOrder))
6060       return;
6061 
6062     // TODO: Dangling debug info will eventually either be resolved or produce
6063     // an Undef DBG_VALUE. However in the resolution case, a gap may appear
6064     // between the original dbg.value location and its resolved DBG_VALUE, which
6065     // we should ideally fill with an extra Undef DBG_VALUE.
6066 
6067     DanglingDebugInfoMap[V].emplace_back(&DI, dl, SDNodeOrder);
6068     return;
6069   }
6070 
6071   case Intrinsic::eh_typeid_for: {
6072     // Find the type id for the given typeinfo.
6073     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
6074     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
6075     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
6076     setValue(&I, Res);
6077     return;
6078   }
6079 
6080   case Intrinsic::eh_return_i32:
6081   case Intrinsic::eh_return_i64:
6082     DAG.getMachineFunction().setCallsEHReturn(true);
6083     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
6084                             MVT::Other,
6085                             getControlRoot(),
6086                             getValue(I.getArgOperand(0)),
6087                             getValue(I.getArgOperand(1))));
6088     return;
6089   case Intrinsic::eh_unwind_init:
6090     DAG.getMachineFunction().setCallsUnwindInit(true);
6091     return;
6092   case Intrinsic::eh_dwarf_cfa:
6093     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
6094                              TLI.getPointerTy(DAG.getDataLayout()),
6095                              getValue(I.getArgOperand(0))));
6096     return;
6097   case Intrinsic::eh_sjlj_callsite: {
6098     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6099     ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
6100     assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
6101     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
6102 
6103     MMI.setCurrentCallSite(CI->getZExtValue());
6104     return;
6105   }
6106   case Intrinsic::eh_sjlj_functioncontext: {
6107     // Get and store the index of the function context.
6108     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
6109     AllocaInst *FnCtx =
6110       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
6111     int FI = FuncInfo.StaticAllocaMap[FnCtx];
6112     MFI.setFunctionContextIndex(FI);
6113     return;
6114   }
6115   case Intrinsic::eh_sjlj_setjmp: {
6116     SDValue Ops[2];
6117     Ops[0] = getRoot();
6118     Ops[1] = getValue(I.getArgOperand(0));
6119     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
6120                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
6121     setValue(&I, Op.getValue(0));
6122     DAG.setRoot(Op.getValue(1));
6123     return;
6124   }
6125   case Intrinsic::eh_sjlj_longjmp:
6126     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
6127                             getRoot(), getValue(I.getArgOperand(0))));
6128     return;
6129   case Intrinsic::eh_sjlj_setup_dispatch:
6130     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
6131                             getRoot()));
6132     return;
6133   case Intrinsic::masked_gather:
6134     visitMaskedGather(I);
6135     return;
6136   case Intrinsic::masked_load:
6137     visitMaskedLoad(I);
6138     return;
6139   case Intrinsic::masked_scatter:
6140     visitMaskedScatter(I);
6141     return;
6142   case Intrinsic::masked_store:
6143     visitMaskedStore(I);
6144     return;
6145   case Intrinsic::masked_expandload:
6146     visitMaskedLoad(I, true /* IsExpanding */);
6147     return;
6148   case Intrinsic::masked_compressstore:
6149     visitMaskedStore(I, true /* IsCompressing */);
6150     return;
6151   case Intrinsic::powi:
6152     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6153                             getValue(I.getArgOperand(1)), DAG));
6154     return;
6155   case Intrinsic::log:
6156     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6157     return;
6158   case Intrinsic::log2:
6159     setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6160     return;
6161   case Intrinsic::log10:
6162     setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6163     return;
6164   case Intrinsic::exp:
6165     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6166     return;
6167   case Intrinsic::exp2:
6168     setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
6169     return;
6170   case Intrinsic::pow:
6171     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6172                            getValue(I.getArgOperand(1)), DAG, TLI));
6173     return;
6174   case Intrinsic::sqrt:
6175   case Intrinsic::fabs:
6176   case Intrinsic::sin:
6177   case Intrinsic::cos:
6178   case Intrinsic::floor:
6179   case Intrinsic::ceil:
6180   case Intrinsic::trunc:
6181   case Intrinsic::rint:
6182   case Intrinsic::nearbyint:
6183   case Intrinsic::round:
6184   case Intrinsic::canonicalize: {
6185     unsigned Opcode;
6186     switch (Intrinsic) {
6187     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6188     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
6189     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
6190     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
6191     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
6192     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
6193     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
6194     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
6195     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
6196     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
6197     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
6198     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6199     }
6200 
6201     setValue(&I, DAG.getNode(Opcode, sdl,
6202                              getValue(I.getArgOperand(0)).getValueType(),
6203                              getValue(I.getArgOperand(0))));
6204     return;
6205   }
6206   case Intrinsic::lround:
6207   case Intrinsic::llround:
6208   case Intrinsic::lrint:
6209   case Intrinsic::llrint: {
6210     unsigned Opcode;
6211     switch (Intrinsic) {
6212     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6213     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6214     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6215     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6216     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6217     }
6218 
6219     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6220     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6221                              getValue(I.getArgOperand(0))));
6222     return;
6223   }
6224   case Intrinsic::minnum:
6225     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6226                              getValue(I.getArgOperand(0)).getValueType(),
6227                              getValue(I.getArgOperand(0)),
6228                              getValue(I.getArgOperand(1))));
6229     return;
6230   case Intrinsic::maxnum:
6231     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6232                              getValue(I.getArgOperand(0)).getValueType(),
6233                              getValue(I.getArgOperand(0)),
6234                              getValue(I.getArgOperand(1))));
6235     return;
6236   case Intrinsic::minimum:
6237     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6238                              getValue(I.getArgOperand(0)).getValueType(),
6239                              getValue(I.getArgOperand(0)),
6240                              getValue(I.getArgOperand(1))));
6241     return;
6242   case Intrinsic::maximum:
6243     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6244                              getValue(I.getArgOperand(0)).getValueType(),
6245                              getValue(I.getArgOperand(0)),
6246                              getValue(I.getArgOperand(1))));
6247     return;
6248   case Intrinsic::copysign:
6249     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6250                              getValue(I.getArgOperand(0)).getValueType(),
6251                              getValue(I.getArgOperand(0)),
6252                              getValue(I.getArgOperand(1))));
6253     return;
6254   case Intrinsic::fma:
6255     setValue(&I, DAG.getNode(ISD::FMA, sdl,
6256                              getValue(I.getArgOperand(0)).getValueType(),
6257                              getValue(I.getArgOperand(0)),
6258                              getValue(I.getArgOperand(1)),
6259                              getValue(I.getArgOperand(2))));
6260     return;
6261 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6262   case Intrinsic::INTRINSIC:
6263 #include "llvm/IR/ConstrainedOps.def"
6264     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6265     return;
6266   case Intrinsic::fmuladd: {
6267     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6268     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6269         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6270       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6271                                getValue(I.getArgOperand(0)).getValueType(),
6272                                getValue(I.getArgOperand(0)),
6273                                getValue(I.getArgOperand(1)),
6274                                getValue(I.getArgOperand(2))));
6275     } else {
6276       // TODO: Intrinsic calls should have fast-math-flags.
6277       SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
6278                                 getValue(I.getArgOperand(0)).getValueType(),
6279                                 getValue(I.getArgOperand(0)),
6280                                 getValue(I.getArgOperand(1)));
6281       SDValue Add = DAG.getNode(ISD::FADD, sdl,
6282                                 getValue(I.getArgOperand(0)).getValueType(),
6283                                 Mul,
6284                                 getValue(I.getArgOperand(2)));
6285       setValue(&I, Add);
6286     }
6287     return;
6288   }
6289   case Intrinsic::convert_to_fp16:
6290     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
6291                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
6292                                          getValue(I.getArgOperand(0)),
6293                                          DAG.getTargetConstant(0, sdl,
6294                                                                MVT::i32))));
6295     return;
6296   case Intrinsic::convert_from_fp16:
6297     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
6298                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6299                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
6300                                          getValue(I.getArgOperand(0)))));
6301     return;
6302   case Intrinsic::pcmarker: {
6303     SDValue Tmp = getValue(I.getArgOperand(0));
6304     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
6305     return;
6306   }
6307   case Intrinsic::readcyclecounter: {
6308     SDValue Op = getRoot();
6309     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
6310                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6311     setValue(&I, Res);
6312     DAG.setRoot(Res.getValue(1));
6313     return;
6314   }
6315   case Intrinsic::bitreverse:
6316     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
6317                              getValue(I.getArgOperand(0)).getValueType(),
6318                              getValue(I.getArgOperand(0))));
6319     return;
6320   case Intrinsic::bswap:
6321     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
6322                              getValue(I.getArgOperand(0)).getValueType(),
6323                              getValue(I.getArgOperand(0))));
6324     return;
6325   case Intrinsic::cttz: {
6326     SDValue Arg = getValue(I.getArgOperand(0));
6327     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6328     EVT Ty = Arg.getValueType();
6329     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
6330                              sdl, Ty, Arg));
6331     return;
6332   }
6333   case Intrinsic::ctlz: {
6334     SDValue Arg = getValue(I.getArgOperand(0));
6335     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6336     EVT Ty = Arg.getValueType();
6337     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
6338                              sdl, Ty, Arg));
6339     return;
6340   }
6341   case Intrinsic::ctpop: {
6342     SDValue Arg = getValue(I.getArgOperand(0));
6343     EVT Ty = Arg.getValueType();
6344     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
6345     return;
6346   }
6347   case Intrinsic::fshl:
6348   case Intrinsic::fshr: {
6349     bool IsFSHL = Intrinsic == Intrinsic::fshl;
6350     SDValue X = getValue(I.getArgOperand(0));
6351     SDValue Y = getValue(I.getArgOperand(1));
6352     SDValue Z = getValue(I.getArgOperand(2));
6353     EVT VT = X.getValueType();
6354     SDValue BitWidthC = DAG.getConstant(VT.getScalarSizeInBits(), sdl, VT);
6355     SDValue Zero = DAG.getConstant(0, sdl, VT);
6356     SDValue ShAmt = DAG.getNode(ISD::UREM, sdl, VT, Z, BitWidthC);
6357 
6358     auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
6359     if (TLI.isOperationLegalOrCustom(FunnelOpcode, VT)) {
6360       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
6361       return;
6362     }
6363 
6364     // When X == Y, this is rotate. If the data type has a power-of-2 size, we
6365     // avoid the select that is necessary in the general case to filter out
6366     // the 0-shift possibility that leads to UB.
6367     if (X == Y && isPowerOf2_32(VT.getScalarSizeInBits())) {
6368       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
6369       if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) {
6370         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
6371         return;
6372       }
6373 
6374       // Some targets only rotate one way. Try the opposite direction.
6375       RotateOpcode = IsFSHL ? ISD::ROTR : ISD::ROTL;
6376       if (TLI.isOperationLegalOrCustom(RotateOpcode, VT)) {
6377         // Negate the shift amount because it is safe to ignore the high bits.
6378         SDValue NegShAmt = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
6379         setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, NegShAmt));
6380         return;
6381       }
6382 
6383       // fshl (rotl): (X << (Z % BW)) | (X >> ((0 - Z) % BW))
6384       // fshr (rotr): (X << ((0 - Z) % BW)) | (X >> (Z % BW))
6385       SDValue NegZ = DAG.getNode(ISD::SUB, sdl, VT, Zero, Z);
6386       SDValue NShAmt = DAG.getNode(ISD::UREM, sdl, VT, NegZ, BitWidthC);
6387       SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : NShAmt);
6388       SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, X, IsFSHL ? NShAmt : ShAmt);
6389       setValue(&I, DAG.getNode(ISD::OR, sdl, VT, ShX, ShY));
6390       return;
6391     }
6392 
6393     // fshl: (X << (Z % BW)) | (Y >> (BW - (Z % BW)))
6394     // fshr: (X << (BW - (Z % BW))) | (Y >> (Z % BW))
6395     SDValue InvShAmt = DAG.getNode(ISD::SUB, sdl, VT, BitWidthC, ShAmt);
6396     SDValue ShX = DAG.getNode(ISD::SHL, sdl, VT, X, IsFSHL ? ShAmt : InvShAmt);
6397     SDValue ShY = DAG.getNode(ISD::SRL, sdl, VT, Y, IsFSHL ? InvShAmt : ShAmt);
6398     SDValue Or = DAG.getNode(ISD::OR, sdl, VT, ShX, ShY);
6399 
6400     // If (Z % BW == 0), then the opposite direction shift is shift-by-bitwidth,
6401     // and that is undefined. We must compare and select to avoid UB.
6402     EVT CCVT = MVT::i1;
6403     if (VT.isVector())
6404       CCVT = EVT::getVectorVT(*Context, CCVT, VT.getVectorNumElements());
6405 
6406     // For fshl, 0-shift returns the 1st arg (X).
6407     // For fshr, 0-shift returns the 2nd arg (Y).
6408     SDValue IsZeroShift = DAG.getSetCC(sdl, CCVT, ShAmt, Zero, ISD::SETEQ);
6409     setValue(&I, DAG.getSelect(sdl, VT, IsZeroShift, IsFSHL ? X : Y, Or));
6410     return;
6411   }
6412   case Intrinsic::sadd_sat: {
6413     SDValue Op1 = getValue(I.getArgOperand(0));
6414     SDValue Op2 = getValue(I.getArgOperand(1));
6415     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6416     return;
6417   }
6418   case Intrinsic::uadd_sat: {
6419     SDValue Op1 = getValue(I.getArgOperand(0));
6420     SDValue Op2 = getValue(I.getArgOperand(1));
6421     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6422     return;
6423   }
6424   case Intrinsic::ssub_sat: {
6425     SDValue Op1 = getValue(I.getArgOperand(0));
6426     SDValue Op2 = getValue(I.getArgOperand(1));
6427     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6428     return;
6429   }
6430   case Intrinsic::usub_sat: {
6431     SDValue Op1 = getValue(I.getArgOperand(0));
6432     SDValue Op2 = getValue(I.getArgOperand(1));
6433     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6434     return;
6435   }
6436   case Intrinsic::smul_fix:
6437   case Intrinsic::umul_fix:
6438   case Intrinsic::smul_fix_sat:
6439   case Intrinsic::umul_fix_sat: {
6440     SDValue Op1 = getValue(I.getArgOperand(0));
6441     SDValue Op2 = getValue(I.getArgOperand(1));
6442     SDValue Op3 = getValue(I.getArgOperand(2));
6443     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6444                              Op1.getValueType(), Op1, Op2, Op3));
6445     return;
6446   }
6447   case Intrinsic::sdiv_fix:
6448   case Intrinsic::udiv_fix: {
6449     SDValue Op1 = getValue(I.getArgOperand(0));
6450     SDValue Op2 = getValue(I.getArgOperand(1));
6451     SDValue Op3 = getValue(I.getArgOperand(2));
6452     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6453                               Op1, Op2, Op3, DAG, TLI));
6454     return;
6455   }
6456   case Intrinsic::stacksave: {
6457     SDValue Op = getRoot();
6458     Res = DAG.getNode(
6459         ISD::STACKSAVE, sdl,
6460         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Op);
6461     setValue(&I, Res);
6462     DAG.setRoot(Res.getValue(1));
6463     return;
6464   }
6465   case Intrinsic::stackrestore:
6466     Res = getValue(I.getArgOperand(0));
6467     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
6468     return;
6469   case Intrinsic::get_dynamic_area_offset: {
6470     SDValue Op = getRoot();
6471     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
6472     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6473     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
6474     // target.
6475     if (PtrTy.getSizeInBits() < ResTy.getSizeInBits())
6476       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
6477                          " intrinsic!");
6478     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
6479                       Op);
6480     DAG.setRoot(Op);
6481     setValue(&I, Res);
6482     return;
6483   }
6484   case Intrinsic::stackguard: {
6485     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
6486     MachineFunction &MF = DAG.getMachineFunction();
6487     const Module &M = *MF.getFunction().getParent();
6488     SDValue Chain = getRoot();
6489     if (TLI.useLoadStackGuardNode()) {
6490       Res = getLoadStackGuard(DAG, sdl, Chain);
6491     } else {
6492       const Value *Global = TLI.getSDagStackGuard(M);
6493       unsigned Align = DL->getPrefTypeAlignment(Global->getType());
6494       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
6495                         MachinePointerInfo(Global, 0), Align,
6496                         MachineMemOperand::MOVolatile);
6497     }
6498     if (TLI.useStackGuardXorFP())
6499       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
6500     DAG.setRoot(Chain);
6501     setValue(&I, Res);
6502     return;
6503   }
6504   case Intrinsic::stackprotector: {
6505     // Emit code into the DAG to store the stack guard onto the stack.
6506     MachineFunction &MF = DAG.getMachineFunction();
6507     MachineFrameInfo &MFI = MF.getFrameInfo();
6508     EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
6509     SDValue Src, Chain = getRoot();
6510 
6511     if (TLI.useLoadStackGuardNode())
6512       Src = getLoadStackGuard(DAG, sdl, Chain);
6513     else
6514       Src = getValue(I.getArgOperand(0));   // The guard's value.
6515 
6516     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
6517 
6518     int FI = FuncInfo.StaticAllocaMap[Slot];
6519     MFI.setStackProtectorIndex(FI);
6520 
6521     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
6522 
6523     // Store the stack protector onto the stack.
6524     Res = DAG.getStore(Chain, sdl, Src, FIN, MachinePointerInfo::getFixedStack(
6525                                                  DAG.getMachineFunction(), FI),
6526                        /* Alignment = */ 0, MachineMemOperand::MOVolatile);
6527     setValue(&I, Res);
6528     DAG.setRoot(Res);
6529     return;
6530   }
6531   case Intrinsic::objectsize:
6532     llvm_unreachable("llvm.objectsize.* should have been lowered already");
6533 
6534   case Intrinsic::is_constant:
6535     llvm_unreachable("llvm.is.constant.* should have been lowered already");
6536 
6537   case Intrinsic::annotation:
6538   case Intrinsic::ptr_annotation:
6539   case Intrinsic::launder_invariant_group:
6540   case Intrinsic::strip_invariant_group:
6541     // Drop the intrinsic, but forward the value
6542     setValue(&I, getValue(I.getOperand(0)));
6543     return;
6544   case Intrinsic::assume:
6545   case Intrinsic::var_annotation:
6546   case Intrinsic::sideeffect:
6547     // Discard annotate attributes, assumptions, and artificial side-effects.
6548     return;
6549 
6550   case Intrinsic::codeview_annotation: {
6551     // Emit a label associated with this metadata.
6552     MachineFunction &MF = DAG.getMachineFunction();
6553     MCSymbol *Label =
6554         MF.getMMI().getContext().createTempSymbol("annotation", true);
6555     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
6556     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
6557     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
6558     DAG.setRoot(Res);
6559     return;
6560   }
6561 
6562   case Intrinsic::init_trampoline: {
6563     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
6564 
6565     SDValue Ops[6];
6566     Ops[0] = getRoot();
6567     Ops[1] = getValue(I.getArgOperand(0));
6568     Ops[2] = getValue(I.getArgOperand(1));
6569     Ops[3] = getValue(I.getArgOperand(2));
6570     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
6571     Ops[5] = DAG.getSrcValue(F);
6572 
6573     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
6574 
6575     DAG.setRoot(Res);
6576     return;
6577   }
6578   case Intrinsic::adjust_trampoline:
6579     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
6580                              TLI.getPointerTy(DAG.getDataLayout()),
6581                              getValue(I.getArgOperand(0))));
6582     return;
6583   case Intrinsic::gcroot: {
6584     assert(DAG.getMachineFunction().getFunction().hasGC() &&
6585            "only valid in functions with gc specified, enforced by Verifier");
6586     assert(GFI && "implied by previous");
6587     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
6588     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
6589 
6590     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
6591     GFI->addStackRoot(FI->getIndex(), TypeMap);
6592     return;
6593   }
6594   case Intrinsic::gcread:
6595   case Intrinsic::gcwrite:
6596     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
6597   case Intrinsic::flt_rounds:
6598     setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
6599     return;
6600 
6601   case Intrinsic::expect:
6602     // Just replace __builtin_expect(exp, c) with EXP.
6603     setValue(&I, getValue(I.getArgOperand(0)));
6604     return;
6605 
6606   case Intrinsic::debugtrap:
6607   case Intrinsic::trap: {
6608     StringRef TrapFuncName =
6609         I.getAttributes()
6610             .getAttribute(AttributeList::FunctionIndex, "trap-func-name")
6611             .getValueAsString();
6612     if (TrapFuncName.empty()) {
6613       ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
6614         ISD::TRAP : ISD::DEBUGTRAP;
6615       DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
6616       return;
6617     }
6618     TargetLowering::ArgListTy Args;
6619 
6620     TargetLowering::CallLoweringInfo CLI(DAG);
6621     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
6622         CallingConv::C, I.getType(),
6623         DAG.getExternalSymbol(TrapFuncName.data(),
6624                               TLI.getPointerTy(DAG.getDataLayout())),
6625         std::move(Args));
6626 
6627     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6628     DAG.setRoot(Result.second);
6629     return;
6630   }
6631 
6632   case Intrinsic::uadd_with_overflow:
6633   case Intrinsic::sadd_with_overflow:
6634   case Intrinsic::usub_with_overflow:
6635   case Intrinsic::ssub_with_overflow:
6636   case Intrinsic::umul_with_overflow:
6637   case Intrinsic::smul_with_overflow: {
6638     ISD::NodeType Op;
6639     switch (Intrinsic) {
6640     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6641     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
6642     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
6643     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
6644     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
6645     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
6646     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
6647     }
6648     SDValue Op1 = getValue(I.getArgOperand(0));
6649     SDValue Op2 = getValue(I.getArgOperand(1));
6650 
6651     EVT ResultVT = Op1.getValueType();
6652     EVT OverflowVT = MVT::i1;
6653     if (ResultVT.isVector())
6654       OverflowVT = EVT::getVectorVT(
6655           *Context, OverflowVT, ResultVT.getVectorNumElements());
6656 
6657     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
6658     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
6659     return;
6660   }
6661   case Intrinsic::prefetch: {
6662     SDValue Ops[5];
6663     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6664     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
6665     Ops[0] = DAG.getRoot();
6666     Ops[1] = getValue(I.getArgOperand(0));
6667     Ops[2] = getValue(I.getArgOperand(1));
6668     Ops[3] = getValue(I.getArgOperand(2));
6669     Ops[4] = getValue(I.getArgOperand(3));
6670     SDValue Result = DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
6671                                              DAG.getVTList(MVT::Other), Ops,
6672                                              EVT::getIntegerVT(*Context, 8),
6673                                              MachinePointerInfo(I.getArgOperand(0)),
6674                                              0, /* align */
6675                                              Flags);
6676 
6677     // Chain the prefetch in parallell with any pending loads, to stay out of
6678     // the way of later optimizations.
6679     PendingLoads.push_back(Result);
6680     Result = getRoot();
6681     DAG.setRoot(Result);
6682     return;
6683   }
6684   case Intrinsic::lifetime_start:
6685   case Intrinsic::lifetime_end: {
6686     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
6687     // Stack coloring is not enabled in O0, discard region information.
6688     if (TM.getOptLevel() == CodeGenOpt::None)
6689       return;
6690 
6691     const int64_t ObjectSize =
6692         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
6693     Value *const ObjectPtr = I.getArgOperand(1);
6694     SmallVector<const Value *, 4> Allocas;
6695     GetUnderlyingObjects(ObjectPtr, Allocas, *DL);
6696 
6697     for (SmallVectorImpl<const Value*>::iterator Object = Allocas.begin(),
6698            E = Allocas.end(); Object != E; ++Object) {
6699       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
6700 
6701       // Could not find an Alloca.
6702       if (!LifetimeObject)
6703         continue;
6704 
6705       // First check that the Alloca is static, otherwise it won't have a
6706       // valid frame index.
6707       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
6708       if (SI == FuncInfo.StaticAllocaMap.end())
6709         return;
6710 
6711       const int FrameIndex = SI->second;
6712       int64_t Offset;
6713       if (GetPointerBaseWithConstantOffset(
6714               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
6715         Offset = -1; // Cannot determine offset from alloca to lifetime object.
6716       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
6717                                 Offset);
6718       DAG.setRoot(Res);
6719     }
6720     return;
6721   }
6722   case Intrinsic::invariant_start:
6723     // Discard region information.
6724     setValue(&I, DAG.getUNDEF(TLI.getPointerTy(DAG.getDataLayout())));
6725     return;
6726   case Intrinsic::invariant_end:
6727     // Discard region information.
6728     return;
6729   case Intrinsic::clear_cache:
6730     /// FunctionName may be null.
6731     if (const char *FunctionName = TLI.getClearCacheBuiltinName())
6732       lowerCallToExternalSymbol(I, FunctionName);
6733     return;
6734   case Intrinsic::donothing:
6735     // ignore
6736     return;
6737   case Intrinsic::experimental_stackmap:
6738     visitStackmap(I);
6739     return;
6740   case Intrinsic::experimental_patchpoint_void:
6741   case Intrinsic::experimental_patchpoint_i64:
6742     visitPatchpoint(&I);
6743     return;
6744   case Intrinsic::experimental_gc_statepoint:
6745     LowerStatepoint(ImmutableStatepoint(&I));
6746     return;
6747   case Intrinsic::experimental_gc_result:
6748     visitGCResult(cast<GCResultInst>(I));
6749     return;
6750   case Intrinsic::experimental_gc_relocate:
6751     visitGCRelocate(cast<GCRelocateInst>(I));
6752     return;
6753   case Intrinsic::instrprof_increment:
6754     llvm_unreachable("instrprof failed to lower an increment");
6755   case Intrinsic::instrprof_value_profile:
6756     llvm_unreachable("instrprof failed to lower a value profiling call");
6757   case Intrinsic::localescape: {
6758     MachineFunction &MF = DAG.getMachineFunction();
6759     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
6760 
6761     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
6762     // is the same on all targets.
6763     for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
6764       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
6765       if (isa<ConstantPointerNull>(Arg))
6766         continue; // Skip null pointers. They represent a hole in index space.
6767       AllocaInst *Slot = cast<AllocaInst>(Arg);
6768       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
6769              "can only escape static allocas");
6770       int FI = FuncInfo.StaticAllocaMap[Slot];
6771       MCSymbol *FrameAllocSym =
6772           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6773               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
6774       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
6775               TII->get(TargetOpcode::LOCAL_ESCAPE))
6776           .addSym(FrameAllocSym)
6777           .addFrameIndex(FI);
6778     }
6779 
6780     return;
6781   }
6782 
6783   case Intrinsic::localrecover: {
6784     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
6785     MachineFunction &MF = DAG.getMachineFunction();
6786     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout(), 0);
6787 
6788     // Get the symbol that defines the frame offset.
6789     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
6790     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
6791     unsigned IdxVal =
6792         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
6793     MCSymbol *FrameAllocSym =
6794         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
6795             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
6796 
6797     // Create a MCSymbol for the label to avoid any target lowering
6798     // that would make this PC relative.
6799     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
6800     SDValue OffsetVal =
6801         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
6802 
6803     // Add the offset to the FP.
6804     Value *FP = I.getArgOperand(1);
6805     SDValue FPVal = getValue(FP);
6806     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
6807     setValue(&I, Add);
6808 
6809     return;
6810   }
6811 
6812   case Intrinsic::eh_exceptionpointer:
6813   case Intrinsic::eh_exceptioncode: {
6814     // Get the exception pointer vreg, copy from it, and resize it to fit.
6815     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
6816     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
6817     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
6818     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
6819     SDValue N =
6820         DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
6821     if (Intrinsic == Intrinsic::eh_exceptioncode)
6822       N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
6823     setValue(&I, N);
6824     return;
6825   }
6826   case Intrinsic::xray_customevent: {
6827     // Here we want to make sure that the intrinsic behaves as if it has a
6828     // specific calling convention, and only for x86_64.
6829     // FIXME: Support other platforms later.
6830     const auto &Triple = DAG.getTarget().getTargetTriple();
6831     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6832       return;
6833 
6834     SDLoc DL = getCurSDLoc();
6835     SmallVector<SDValue, 8> Ops;
6836 
6837     // We want to say that we always want the arguments in registers.
6838     SDValue LogEntryVal = getValue(I.getArgOperand(0));
6839     SDValue StrSizeVal = getValue(I.getArgOperand(1));
6840     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6841     SDValue Chain = getRoot();
6842     Ops.push_back(LogEntryVal);
6843     Ops.push_back(StrSizeVal);
6844     Ops.push_back(Chain);
6845 
6846     // We need to enforce the calling convention for the callsite, so that
6847     // argument ordering is enforced correctly, and that register allocation can
6848     // see that some registers may be assumed clobbered and have to preserve
6849     // them across calls to the intrinsic.
6850     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
6851                                            DL, NodeTys, Ops);
6852     SDValue patchableNode = SDValue(MN, 0);
6853     DAG.setRoot(patchableNode);
6854     setValue(&I, patchableNode);
6855     return;
6856   }
6857   case Intrinsic::xray_typedevent: {
6858     // Here we want to make sure that the intrinsic behaves as if it has a
6859     // specific calling convention, and only for x86_64.
6860     // FIXME: Support other platforms later.
6861     const auto &Triple = DAG.getTarget().getTargetTriple();
6862     if (Triple.getArch() != Triple::x86_64 || !Triple.isOSLinux())
6863       return;
6864 
6865     SDLoc DL = getCurSDLoc();
6866     SmallVector<SDValue, 8> Ops;
6867 
6868     // We want to say that we always want the arguments in registers.
6869     // It's unclear to me how manipulating the selection DAG here forces callers
6870     // to provide arguments in registers instead of on the stack.
6871     SDValue LogTypeId = getValue(I.getArgOperand(0));
6872     SDValue LogEntryVal = getValue(I.getArgOperand(1));
6873     SDValue StrSizeVal = getValue(I.getArgOperand(2));
6874     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6875     SDValue Chain = getRoot();
6876     Ops.push_back(LogTypeId);
6877     Ops.push_back(LogEntryVal);
6878     Ops.push_back(StrSizeVal);
6879     Ops.push_back(Chain);
6880 
6881     // We need to enforce the calling convention for the callsite, so that
6882     // argument ordering is enforced correctly, and that register allocation can
6883     // see that some registers may be assumed clobbered and have to preserve
6884     // them across calls to the intrinsic.
6885     MachineSDNode *MN = DAG.getMachineNode(
6886         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, DL, NodeTys, Ops);
6887     SDValue patchableNode = SDValue(MN, 0);
6888     DAG.setRoot(patchableNode);
6889     setValue(&I, patchableNode);
6890     return;
6891   }
6892   case Intrinsic::experimental_deoptimize:
6893     LowerDeoptimizeCall(&I);
6894     return;
6895 
6896   case Intrinsic::experimental_vector_reduce_v2_fadd:
6897   case Intrinsic::experimental_vector_reduce_v2_fmul:
6898   case Intrinsic::experimental_vector_reduce_add:
6899   case Intrinsic::experimental_vector_reduce_mul:
6900   case Intrinsic::experimental_vector_reduce_and:
6901   case Intrinsic::experimental_vector_reduce_or:
6902   case Intrinsic::experimental_vector_reduce_xor:
6903   case Intrinsic::experimental_vector_reduce_smax:
6904   case Intrinsic::experimental_vector_reduce_smin:
6905   case Intrinsic::experimental_vector_reduce_umax:
6906   case Intrinsic::experimental_vector_reduce_umin:
6907   case Intrinsic::experimental_vector_reduce_fmax:
6908   case Intrinsic::experimental_vector_reduce_fmin:
6909     visitVectorReduce(I, Intrinsic);
6910     return;
6911 
6912   case Intrinsic::icall_branch_funnel: {
6913     SmallVector<SDValue, 16> Ops;
6914     Ops.push_back(getValue(I.getArgOperand(0)));
6915 
6916     int64_t Offset;
6917     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6918         I.getArgOperand(1), Offset, DAG.getDataLayout()));
6919     if (!Base)
6920       report_fatal_error(
6921           "llvm.icall.branch.funnel operand must be a GlobalValue");
6922     Ops.push_back(DAG.getTargetGlobalAddress(Base, getCurSDLoc(), MVT::i64, 0));
6923 
6924     struct BranchFunnelTarget {
6925       int64_t Offset;
6926       SDValue Target;
6927     };
6928     SmallVector<BranchFunnelTarget, 8> Targets;
6929 
6930     for (unsigned Op = 1, N = I.getNumArgOperands(); Op != N; Op += 2) {
6931       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
6932           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
6933       if (ElemBase != Base)
6934         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
6935                            "to the same GlobalValue");
6936 
6937       SDValue Val = getValue(I.getArgOperand(Op + 1));
6938       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
6939       if (!GA)
6940         report_fatal_error(
6941             "llvm.icall.branch.funnel operand must be a GlobalValue");
6942       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
6943                                      GA->getGlobal(), getCurSDLoc(),
6944                                      Val.getValueType(), GA->getOffset())});
6945     }
6946     llvm::sort(Targets,
6947                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
6948                  return T1.Offset < T2.Offset;
6949                });
6950 
6951     for (auto &T : Targets) {
6952       Ops.push_back(DAG.getTargetConstant(T.Offset, getCurSDLoc(), MVT::i32));
6953       Ops.push_back(T.Target);
6954     }
6955 
6956     Ops.push_back(DAG.getRoot()); // Chain
6957     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL,
6958                                  getCurSDLoc(), MVT::Other, Ops),
6959               0);
6960     DAG.setRoot(N);
6961     setValue(&I, N);
6962     HasTailCall = true;
6963     return;
6964   }
6965 
6966   case Intrinsic::wasm_landingpad_index:
6967     // Information this intrinsic contained has been transferred to
6968     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
6969     // delete it now.
6970     return;
6971 
6972   case Intrinsic::aarch64_settag:
6973   case Intrinsic::aarch64_settag_zero: {
6974     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
6975     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
6976     SDValue Val = TSI.EmitTargetCodeForSetTag(
6977         DAG, getCurSDLoc(), getRoot(), getValue(I.getArgOperand(0)),
6978         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
6979         ZeroMemory);
6980     DAG.setRoot(Val);
6981     setValue(&I, Val);
6982     return;
6983   }
6984   case Intrinsic::ptrmask: {
6985     SDValue Ptr = getValue(I.getOperand(0));
6986     SDValue Const = getValue(I.getOperand(1));
6987 
6988     EVT DestVT =
6989         EVT(DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6990 
6991     setValue(&I, DAG.getNode(ISD::AND, getCurSDLoc(), DestVT, Ptr,
6992                              DAG.getZExtOrTrunc(Const, getCurSDLoc(), DestVT)));
6993     return;
6994   }
6995   }
6996 }
6997 
6998 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
6999     const ConstrainedFPIntrinsic &FPI) {
7000   SDLoc sdl = getCurSDLoc();
7001 
7002   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7003   SmallVector<EVT, 4> ValueVTs;
7004   ComputeValueVTs(TLI, DAG.getDataLayout(), FPI.getType(), ValueVTs);
7005   ValueVTs.push_back(MVT::Other); // Out chain
7006 
7007   // We do not need to serialize constrained FP intrinsics against
7008   // each other or against (nonvolatile) loads, so they can be
7009   // chained like loads.
7010   SDValue Chain = DAG.getRoot();
7011   SmallVector<SDValue, 4> Opers;
7012   Opers.push_back(Chain);
7013   if (FPI.isUnaryOp()) {
7014     Opers.push_back(getValue(FPI.getArgOperand(0)));
7015   } else if (FPI.isTernaryOp()) {
7016     Opers.push_back(getValue(FPI.getArgOperand(0)));
7017     Opers.push_back(getValue(FPI.getArgOperand(1)));
7018     Opers.push_back(getValue(FPI.getArgOperand(2)));
7019   } else {
7020     Opers.push_back(getValue(FPI.getArgOperand(0)));
7021     Opers.push_back(getValue(FPI.getArgOperand(1)));
7022   }
7023 
7024   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
7025     assert(Result.getNode()->getNumValues() == 2);
7026 
7027     // Push node to the appropriate list so that future instructions can be
7028     // chained up correctly.
7029     SDValue OutChain = Result.getValue(1);
7030     switch (EB) {
7031     case fp::ExceptionBehavior::ebIgnore:
7032       // The only reason why ebIgnore nodes still need to be chained is that
7033       // they might depend on the current rounding mode, and therefore must
7034       // not be moved across instruction that may change that mode.
7035       LLVM_FALLTHROUGH;
7036     case fp::ExceptionBehavior::ebMayTrap:
7037       // These must not be moved across calls or instructions that may change
7038       // floating-point exception masks.
7039       PendingConstrainedFP.push_back(OutChain);
7040       break;
7041     case fp::ExceptionBehavior::ebStrict:
7042       // These must not be moved across calls or instructions that may change
7043       // floating-point exception masks or read floating-point exception flags.
7044       // In addition, they cannot be optimized out even if unused.
7045       PendingConstrainedFPStrict.push_back(OutChain);
7046       break;
7047     }
7048   };
7049 
7050   SDVTList VTs = DAG.getVTList(ValueVTs);
7051   fp::ExceptionBehavior EB = FPI.getExceptionBehavior().getValue();
7052 
7053   unsigned Opcode;
7054   switch (FPI.getIntrinsicID()) {
7055   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
7056 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
7057   case Intrinsic::INTRINSIC:                                                   \
7058     Opcode = ISD::STRICT_##DAGN;                                               \
7059     break;
7060 #include "llvm/IR/ConstrainedOps.def"
7061   case Intrinsic::experimental_constrained_fmuladd: {
7062     Opcode = ISD::STRICT_FMA;
7063     // Break fmuladd into fmul and fadd.
7064     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
7065         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(),
7066                                         ValueVTs[0])) {
7067       Opers.pop_back();
7068       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers);
7069       pushOutChain(Mul, EB);
7070       Opcode = ISD::STRICT_FADD;
7071       Opers.clear();
7072       Opers.push_back(Mul.getValue(1));
7073       Opers.push_back(Mul.getValue(0));
7074       Opers.push_back(getValue(FPI.getArgOperand(2)));
7075     }
7076     break;
7077   }
7078   }
7079 
7080   // A few strict DAG nodes carry additional operands that are not
7081   // set up by the default code above.
7082   switch (Opcode) {
7083   default: break;
7084   case ISD::STRICT_FP_ROUND:
7085     Opers.push_back(
7086         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
7087     break;
7088   case ISD::STRICT_FSETCC:
7089   case ISD::STRICT_FSETCCS: {
7090     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
7091     Opers.push_back(DAG.getCondCode(getFCmpCondCode(FPCmp->getPredicate())));
7092     break;
7093   }
7094   }
7095 
7096   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers);
7097   pushOutChain(Result, EB);
7098 
7099   SDValue FPResult = Result.getValue(0);
7100   setValue(&FPI, FPResult);
7101 }
7102 
7103 std::pair<SDValue, SDValue>
7104 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
7105                                     const BasicBlock *EHPadBB) {
7106   MachineFunction &MF = DAG.getMachineFunction();
7107   MachineModuleInfo &MMI = MF.getMMI();
7108   MCSymbol *BeginLabel = nullptr;
7109 
7110   if (EHPadBB) {
7111     // Insert a label before the invoke call to mark the try range.  This can be
7112     // used to detect deletion of the invoke via the MachineModuleInfo.
7113     BeginLabel = MMI.getContext().createTempSymbol();
7114 
7115     // For SjLj, keep track of which landing pads go with which invokes
7116     // so as to maintain the ordering of pads in the LSDA.
7117     unsigned CallSiteIndex = MMI.getCurrentCallSite();
7118     if (CallSiteIndex) {
7119       MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
7120       LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
7121 
7122       // Now that the call site is handled, stop tracking it.
7123       MMI.setCurrentCallSite(0);
7124     }
7125 
7126     // Both PendingLoads and PendingExports must be flushed here;
7127     // this call might not return.
7128     (void)getRoot();
7129     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
7130 
7131     CLI.setChain(getRoot());
7132   }
7133   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7134   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
7135 
7136   assert((CLI.IsTailCall || Result.second.getNode()) &&
7137          "Non-null chain expected with non-tail call!");
7138   assert((Result.second.getNode() || !Result.first.getNode()) &&
7139          "Null value expected with tail call!");
7140 
7141   if (!Result.second.getNode()) {
7142     // As a special case, a null chain means that a tail call has been emitted
7143     // and the DAG root is already updated.
7144     HasTailCall = true;
7145 
7146     // Since there's no actual continuation from this block, nothing can be
7147     // relying on us setting vregs for them.
7148     PendingExports.clear();
7149   } else {
7150     DAG.setRoot(Result.second);
7151   }
7152 
7153   if (EHPadBB) {
7154     // Insert a label at the end of the invoke call to mark the try range.  This
7155     // can be used to detect deletion of the invoke via the MachineModuleInfo.
7156     MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
7157     DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
7158 
7159     // Inform MachineModuleInfo of range.
7160     auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
7161     // There is a platform (e.g. wasm) that uses funclet style IR but does not
7162     // actually use outlined funclets and their LSDA info style.
7163     if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
7164       assert(CLI.CS);
7165       WinEHFuncInfo *EHInfo = DAG.getMachineFunction().getWinEHFuncInfo();
7166       EHInfo->addIPToStateRange(cast<InvokeInst>(CLI.CS.getInstruction()),
7167                                 BeginLabel, EndLabel);
7168     } else if (!isScopedEHPersonality(Pers)) {
7169       MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
7170     }
7171   }
7172 
7173   return Result;
7174 }
7175 
7176 void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
7177                                       bool isTailCall,
7178                                       const BasicBlock *EHPadBB) {
7179   auto &DL = DAG.getDataLayout();
7180   FunctionType *FTy = CS.getFunctionType();
7181   Type *RetTy = CS.getType();
7182 
7183   TargetLowering::ArgListTy Args;
7184   Args.reserve(CS.arg_size());
7185 
7186   const Value *SwiftErrorVal = nullptr;
7187   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7188 
7189   if (isTailCall) {
7190     // Avoid emitting tail calls in functions with the disable-tail-calls
7191     // attribute.
7192     auto *Caller = CS.getInstruction()->getParent()->getParent();
7193     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
7194         "true")
7195       isTailCall = false;
7196 
7197     // We can't tail call inside a function with a swifterror argument. Lowering
7198     // does not support this yet. It would have to move into the swifterror
7199     // register before the call.
7200     if (TLI.supportSwiftError() &&
7201         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
7202       isTailCall = false;
7203   }
7204 
7205   for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
7206        i != e; ++i) {
7207     TargetLowering::ArgListEntry Entry;
7208     const Value *V = *i;
7209 
7210     // Skip empty types
7211     if (V->getType()->isEmptyTy())
7212       continue;
7213 
7214     SDValue ArgNode = getValue(V);
7215     Entry.Node = ArgNode; Entry.Ty = V->getType();
7216 
7217     Entry.setAttributes(&CS, i - CS.arg_begin());
7218 
7219     // Use swifterror virtual register as input to the call.
7220     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
7221       SwiftErrorVal = V;
7222       // We find the virtual register for the actual swifterror argument.
7223       // Instead of using the Value, we use the virtual register instead.
7224       Entry.Node = DAG.getRegister(
7225           SwiftError.getOrCreateVRegUseAt(CS.getInstruction(), FuncInfo.MBB, V),
7226           EVT(TLI.getPointerTy(DL)));
7227     }
7228 
7229     Args.push_back(Entry);
7230 
7231     // If we have an explicit sret argument that is an Instruction, (i.e., it
7232     // might point to function-local memory), we can't meaningfully tail-call.
7233     if (Entry.IsSRet && isa<Instruction>(V))
7234       isTailCall = false;
7235   }
7236 
7237   // If call site has a cfguardtarget operand bundle, create and add an
7238   // additional ArgListEntry.
7239   if (auto Bundle = CS.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
7240     TargetLowering::ArgListEntry Entry;
7241     Value *V = Bundle->Inputs[0];
7242     SDValue ArgNode = getValue(V);
7243     Entry.Node = ArgNode;
7244     Entry.Ty = V->getType();
7245     Entry.IsCFGuardTarget = true;
7246     Args.push_back(Entry);
7247   }
7248 
7249   // Check if target-independent constraints permit a tail call here.
7250   // Target-dependent constraints are checked within TLI->LowerCallTo.
7251   if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
7252     isTailCall = false;
7253 
7254   // Disable tail calls if there is an swifterror argument. Targets have not
7255   // been updated to support tail calls.
7256   if (TLI.supportSwiftError() && SwiftErrorVal)
7257     isTailCall = false;
7258 
7259   TargetLowering::CallLoweringInfo CLI(DAG);
7260   CLI.setDebugLoc(getCurSDLoc())
7261       .setChain(getRoot())
7262       .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
7263       .setTailCall(isTailCall)
7264       .setConvergent(CS.isConvergent());
7265   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7266 
7267   if (Result.first.getNode()) {
7268     const Instruction *Inst = CS.getInstruction();
7269     Result.first = lowerRangeToAssertZExt(DAG, *Inst, Result.first);
7270     setValue(Inst, Result.first);
7271   }
7272 
7273   // The last element of CLI.InVals has the SDValue for swifterror return.
7274   // Here we copy it to a virtual register and update SwiftErrorMap for
7275   // book-keeping.
7276   if (SwiftErrorVal && TLI.supportSwiftError()) {
7277     // Get the last element of InVals.
7278     SDValue Src = CLI.InVals.back();
7279     Register VReg = SwiftError.getOrCreateVRegDefAt(
7280         CS.getInstruction(), FuncInfo.MBB, SwiftErrorVal);
7281     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
7282     DAG.setRoot(CopyNode);
7283   }
7284 }
7285 
7286 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
7287                              SelectionDAGBuilder &Builder) {
7288   // Check to see if this load can be trivially constant folded, e.g. if the
7289   // input is from a string literal.
7290   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
7291     // Cast pointer to the type we really want to load.
7292     Type *LoadTy =
7293         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
7294     if (LoadVT.isVector())
7295       LoadTy = VectorType::get(LoadTy, LoadVT.getVectorNumElements());
7296 
7297     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
7298                                          PointerType::getUnqual(LoadTy));
7299 
7300     if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
7301             const_cast<Constant *>(LoadInput), LoadTy, *Builder.DL))
7302       return Builder.getValue(LoadCst);
7303   }
7304 
7305   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
7306   // still constant memory, the input chain can be the entry node.
7307   SDValue Root;
7308   bool ConstantMemory = false;
7309 
7310   // Do not serialize (non-volatile) loads of constant memory with anything.
7311   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
7312     Root = Builder.DAG.getEntryNode();
7313     ConstantMemory = true;
7314   } else {
7315     // Do not serialize non-volatile loads against each other.
7316     Root = Builder.DAG.getRoot();
7317   }
7318 
7319   SDValue Ptr = Builder.getValue(PtrVal);
7320   SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
7321                                         Ptr, MachinePointerInfo(PtrVal),
7322                                         /* Alignment = */ 1);
7323 
7324   if (!ConstantMemory)
7325     Builder.PendingLoads.push_back(LoadVal.getValue(1));
7326   return LoadVal;
7327 }
7328 
7329 /// Record the value for an instruction that produces an integer result,
7330 /// converting the type where necessary.
7331 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
7332                                                   SDValue Value,
7333                                                   bool IsSigned) {
7334   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7335                                                     I.getType(), true);
7336   if (IsSigned)
7337     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
7338   else
7339     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
7340   setValue(&I, Value);
7341 }
7342 
7343 /// See if we can lower a memcmp call into an optimized form. If so, return
7344 /// true and lower it. Otherwise return false, and it will be lowered like a
7345 /// normal call.
7346 /// The caller already checked that \p I calls the appropriate LibFunc with a
7347 /// correct prototype.
7348 bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
7349   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
7350   const Value *Size = I.getArgOperand(2);
7351   const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
7352   if (CSize && CSize->getZExtValue() == 0) {
7353     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7354                                                           I.getType(), true);
7355     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
7356     return true;
7357   }
7358 
7359   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7360   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
7361       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
7362       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
7363   if (Res.first.getNode()) {
7364     processIntegerCallValue(I, Res.first, true);
7365     PendingLoads.push_back(Res.second);
7366     return true;
7367   }
7368 
7369   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
7370   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
7371   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
7372     return false;
7373 
7374   // If the target has a fast compare for the given size, it will return a
7375   // preferred load type for that size. Require that the load VT is legal and
7376   // that the target supports unaligned loads of that type. Otherwise, return
7377   // INVALID.
7378   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
7379     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7380     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
7381     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
7382       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
7383       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
7384       // TODO: Check alignment of src and dest ptrs.
7385       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
7386       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
7387       if (!TLI.isTypeLegal(LVT) ||
7388           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
7389           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
7390         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
7391     }
7392 
7393     return LVT;
7394   };
7395 
7396   // This turns into unaligned loads. We only do this if the target natively
7397   // supports the MVT we'll be loading or if it is small enough (<= 4) that
7398   // we'll only produce a small number of byte loads.
7399   MVT LoadVT;
7400   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
7401   switch (NumBitsToCompare) {
7402   default:
7403     return false;
7404   case 16:
7405     LoadVT = MVT::i16;
7406     break;
7407   case 32:
7408     LoadVT = MVT::i32;
7409     break;
7410   case 64:
7411   case 128:
7412   case 256:
7413     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
7414     break;
7415   }
7416 
7417   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
7418     return false;
7419 
7420   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
7421   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
7422 
7423   // Bitcast to a wide integer type if the loads are vectors.
7424   if (LoadVT.isVector()) {
7425     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
7426     LoadL = DAG.getBitcast(CmpVT, LoadL);
7427     LoadR = DAG.getBitcast(CmpVT, LoadR);
7428   }
7429 
7430   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
7431   processIntegerCallValue(I, Cmp, false);
7432   return true;
7433 }
7434 
7435 /// See if we can lower a memchr call into an optimized form. If so, return
7436 /// true and lower it. Otherwise return false, and it will be lowered like a
7437 /// normal call.
7438 /// The caller already checked that \p I calls the appropriate LibFunc with a
7439 /// correct prototype.
7440 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
7441   const Value *Src = I.getArgOperand(0);
7442   const Value *Char = I.getArgOperand(1);
7443   const Value *Length = I.getArgOperand(2);
7444 
7445   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7446   std::pair<SDValue, SDValue> Res =
7447     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
7448                                 getValue(Src), getValue(Char), getValue(Length),
7449                                 MachinePointerInfo(Src));
7450   if (Res.first.getNode()) {
7451     setValue(&I, Res.first);
7452     PendingLoads.push_back(Res.second);
7453     return true;
7454   }
7455 
7456   return false;
7457 }
7458 
7459 /// See if we can lower a mempcpy call into an optimized form. If so, return
7460 /// true and lower it. Otherwise return false, and it will be lowered like a
7461 /// normal call.
7462 /// The caller already checked that \p I calls the appropriate LibFunc with a
7463 /// correct prototype.
7464 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
7465   SDValue Dst = getValue(I.getArgOperand(0));
7466   SDValue Src = getValue(I.getArgOperand(1));
7467   SDValue Size = getValue(I.getArgOperand(2));
7468 
7469   unsigned DstAlign = DAG.InferPtrAlignment(Dst);
7470   unsigned SrcAlign = DAG.InferPtrAlignment(Src);
7471   // DAG::getMemcpy needs Alignment to be defined.
7472   Align Alignment = assumeAligned(std::min(DstAlign, SrcAlign));
7473 
7474   bool isVol = false;
7475   SDLoc sdl = getCurSDLoc();
7476 
7477   // In the mempcpy context we need to pass in a false value for isTailCall
7478   // because the return pointer needs to be adjusted by the size of
7479   // the copied memory.
7480   SDValue Root = isVol ? getRoot() : getMemoryRoot();
7481   SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false,
7482                              /*isTailCall=*/false,
7483                              MachinePointerInfo(I.getArgOperand(0)),
7484                              MachinePointerInfo(I.getArgOperand(1)));
7485   assert(MC.getNode() != nullptr &&
7486          "** memcpy should not be lowered as TailCall in mempcpy context **");
7487   DAG.setRoot(MC);
7488 
7489   // Check if Size needs to be truncated or extended.
7490   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
7491 
7492   // Adjust return pointer to point just past the last dst byte.
7493   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
7494                                     Dst, Size);
7495   setValue(&I, DstPlusSize);
7496   return true;
7497 }
7498 
7499 /// See if we can lower a strcpy call into an optimized form.  If so, return
7500 /// true and lower it, otherwise return false and it will be lowered like a
7501 /// normal call.
7502 /// The caller already checked that \p I calls the appropriate LibFunc with a
7503 /// correct prototype.
7504 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
7505   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7506 
7507   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7508   std::pair<SDValue, SDValue> Res =
7509     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
7510                                 getValue(Arg0), getValue(Arg1),
7511                                 MachinePointerInfo(Arg0),
7512                                 MachinePointerInfo(Arg1), isStpcpy);
7513   if (Res.first.getNode()) {
7514     setValue(&I, Res.first);
7515     DAG.setRoot(Res.second);
7516     return true;
7517   }
7518 
7519   return false;
7520 }
7521 
7522 /// See if we can lower a strcmp call into an optimized form.  If so, return
7523 /// true and lower it, otherwise return false and it will be lowered like a
7524 /// normal call.
7525 /// The caller already checked that \p I calls the appropriate LibFunc with a
7526 /// correct prototype.
7527 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
7528   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7529 
7530   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7531   std::pair<SDValue, SDValue> Res =
7532     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
7533                                 getValue(Arg0), getValue(Arg1),
7534                                 MachinePointerInfo(Arg0),
7535                                 MachinePointerInfo(Arg1));
7536   if (Res.first.getNode()) {
7537     processIntegerCallValue(I, Res.first, true);
7538     PendingLoads.push_back(Res.second);
7539     return true;
7540   }
7541 
7542   return false;
7543 }
7544 
7545 /// See if we can lower a strlen call into an optimized form.  If so, return
7546 /// true and lower it, otherwise return false and it will be lowered like a
7547 /// normal call.
7548 /// The caller already checked that \p I calls the appropriate LibFunc with a
7549 /// correct prototype.
7550 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
7551   const Value *Arg0 = I.getArgOperand(0);
7552 
7553   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7554   std::pair<SDValue, SDValue> Res =
7555     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
7556                                 getValue(Arg0), MachinePointerInfo(Arg0));
7557   if (Res.first.getNode()) {
7558     processIntegerCallValue(I, Res.first, false);
7559     PendingLoads.push_back(Res.second);
7560     return true;
7561   }
7562 
7563   return false;
7564 }
7565 
7566 /// See if we can lower a strnlen call into an optimized form.  If so, return
7567 /// true and lower it, otherwise return false and it will be lowered like a
7568 /// normal call.
7569 /// The caller already checked that \p I calls the appropriate LibFunc with a
7570 /// correct prototype.
7571 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
7572   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
7573 
7574   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7575   std::pair<SDValue, SDValue> Res =
7576     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
7577                                  getValue(Arg0), getValue(Arg1),
7578                                  MachinePointerInfo(Arg0));
7579   if (Res.first.getNode()) {
7580     processIntegerCallValue(I, Res.first, false);
7581     PendingLoads.push_back(Res.second);
7582     return true;
7583   }
7584 
7585   return false;
7586 }
7587 
7588 /// See if we can lower a unary floating-point operation into an SDNode with
7589 /// the specified Opcode.  If so, return true and lower it, otherwise return
7590 /// false and it will be lowered like a normal call.
7591 /// The caller already checked that \p I calls the appropriate LibFunc with a
7592 /// correct prototype.
7593 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
7594                                               unsigned Opcode) {
7595   // We already checked this call's prototype; verify it doesn't modify errno.
7596   if (!I.onlyReadsMemory())
7597     return false;
7598 
7599   SDValue Tmp = getValue(I.getArgOperand(0));
7600   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
7601   return true;
7602 }
7603 
7604 /// See if we can lower a binary floating-point operation into an SDNode with
7605 /// the specified Opcode. If so, return true and lower it. Otherwise return
7606 /// false, and it will be lowered like a normal call.
7607 /// The caller already checked that \p I calls the appropriate LibFunc with a
7608 /// correct prototype.
7609 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
7610                                                unsigned Opcode) {
7611   // We already checked this call's prototype; verify it doesn't modify errno.
7612   if (!I.onlyReadsMemory())
7613     return false;
7614 
7615   SDValue Tmp0 = getValue(I.getArgOperand(0));
7616   SDValue Tmp1 = getValue(I.getArgOperand(1));
7617   EVT VT = Tmp0.getValueType();
7618   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
7619   return true;
7620 }
7621 
7622 void SelectionDAGBuilder::visitCall(const CallInst &I) {
7623   // Handle inline assembly differently.
7624   if (isa<InlineAsm>(I.getCalledValue())) {
7625     visitInlineAsm(&I);
7626     return;
7627   }
7628 
7629   if (Function *F = I.getCalledFunction()) {
7630     if (F->isDeclaration()) {
7631       // Is this an LLVM intrinsic or a target-specific intrinsic?
7632       unsigned IID = F->getIntrinsicID();
7633       if (!IID)
7634         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
7635           IID = II->getIntrinsicID(F);
7636 
7637       if (IID) {
7638         visitIntrinsicCall(I, IID);
7639         return;
7640       }
7641     }
7642 
7643     // Check for well-known libc/libm calls.  If the function is internal, it
7644     // can't be a library call.  Don't do the check if marked as nobuiltin for
7645     // some reason or the call site requires strict floating point semantics.
7646     LibFunc Func;
7647     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
7648         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
7649         LibInfo->hasOptimizedCodeGen(Func)) {
7650       switch (Func) {
7651       default: break;
7652       case LibFunc_copysign:
7653       case LibFunc_copysignf:
7654       case LibFunc_copysignl:
7655         // We already checked this call's prototype; verify it doesn't modify
7656         // errno.
7657         if (I.onlyReadsMemory()) {
7658           SDValue LHS = getValue(I.getArgOperand(0));
7659           SDValue RHS = getValue(I.getArgOperand(1));
7660           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
7661                                    LHS.getValueType(), LHS, RHS));
7662           return;
7663         }
7664         break;
7665       case LibFunc_fabs:
7666       case LibFunc_fabsf:
7667       case LibFunc_fabsl:
7668         if (visitUnaryFloatCall(I, ISD::FABS))
7669           return;
7670         break;
7671       case LibFunc_fmin:
7672       case LibFunc_fminf:
7673       case LibFunc_fminl:
7674         if (visitBinaryFloatCall(I, ISD::FMINNUM))
7675           return;
7676         break;
7677       case LibFunc_fmax:
7678       case LibFunc_fmaxf:
7679       case LibFunc_fmaxl:
7680         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
7681           return;
7682         break;
7683       case LibFunc_sin:
7684       case LibFunc_sinf:
7685       case LibFunc_sinl:
7686         if (visitUnaryFloatCall(I, ISD::FSIN))
7687           return;
7688         break;
7689       case LibFunc_cos:
7690       case LibFunc_cosf:
7691       case LibFunc_cosl:
7692         if (visitUnaryFloatCall(I, ISD::FCOS))
7693           return;
7694         break;
7695       case LibFunc_sqrt:
7696       case LibFunc_sqrtf:
7697       case LibFunc_sqrtl:
7698       case LibFunc_sqrt_finite:
7699       case LibFunc_sqrtf_finite:
7700       case LibFunc_sqrtl_finite:
7701         if (visitUnaryFloatCall(I, ISD::FSQRT))
7702           return;
7703         break;
7704       case LibFunc_floor:
7705       case LibFunc_floorf:
7706       case LibFunc_floorl:
7707         if (visitUnaryFloatCall(I, ISD::FFLOOR))
7708           return;
7709         break;
7710       case LibFunc_nearbyint:
7711       case LibFunc_nearbyintf:
7712       case LibFunc_nearbyintl:
7713         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
7714           return;
7715         break;
7716       case LibFunc_ceil:
7717       case LibFunc_ceilf:
7718       case LibFunc_ceill:
7719         if (visitUnaryFloatCall(I, ISD::FCEIL))
7720           return;
7721         break;
7722       case LibFunc_rint:
7723       case LibFunc_rintf:
7724       case LibFunc_rintl:
7725         if (visitUnaryFloatCall(I, ISD::FRINT))
7726           return;
7727         break;
7728       case LibFunc_round:
7729       case LibFunc_roundf:
7730       case LibFunc_roundl:
7731         if (visitUnaryFloatCall(I, ISD::FROUND))
7732           return;
7733         break;
7734       case LibFunc_trunc:
7735       case LibFunc_truncf:
7736       case LibFunc_truncl:
7737         if (visitUnaryFloatCall(I, ISD::FTRUNC))
7738           return;
7739         break;
7740       case LibFunc_log2:
7741       case LibFunc_log2f:
7742       case LibFunc_log2l:
7743         if (visitUnaryFloatCall(I, ISD::FLOG2))
7744           return;
7745         break;
7746       case LibFunc_exp2:
7747       case LibFunc_exp2f:
7748       case LibFunc_exp2l:
7749         if (visitUnaryFloatCall(I, ISD::FEXP2))
7750           return;
7751         break;
7752       case LibFunc_memcmp:
7753         if (visitMemCmpCall(I))
7754           return;
7755         break;
7756       case LibFunc_mempcpy:
7757         if (visitMemPCpyCall(I))
7758           return;
7759         break;
7760       case LibFunc_memchr:
7761         if (visitMemChrCall(I))
7762           return;
7763         break;
7764       case LibFunc_strcpy:
7765         if (visitStrCpyCall(I, false))
7766           return;
7767         break;
7768       case LibFunc_stpcpy:
7769         if (visitStrCpyCall(I, true))
7770           return;
7771         break;
7772       case LibFunc_strcmp:
7773         if (visitStrCmpCall(I))
7774           return;
7775         break;
7776       case LibFunc_strlen:
7777         if (visitStrLenCall(I))
7778           return;
7779         break;
7780       case LibFunc_strnlen:
7781         if (visitStrNLenCall(I))
7782           return;
7783         break;
7784       }
7785     }
7786   }
7787 
7788   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
7789   // have to do anything here to lower funclet bundles.
7790   // CFGuardTarget bundles are lowered in LowerCallTo.
7791   assert(!I.hasOperandBundlesOtherThan({LLVMContext::OB_deopt,
7792                                         LLVMContext::OB_funclet,
7793                                         LLVMContext::OB_cfguardtarget}) &&
7794          "Cannot lower calls with arbitrary operand bundles!");
7795 
7796   SDValue Callee = getValue(I.getCalledValue());
7797 
7798   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
7799     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
7800   else
7801     // Check if we can potentially perform a tail call. More detailed checking
7802     // is be done within LowerCallTo, after more information about the call is
7803     // known.
7804     LowerCallTo(&I, Callee, I.isTailCall());
7805 }
7806 
7807 namespace {
7808 
7809 /// AsmOperandInfo - This contains information for each constraint that we are
7810 /// lowering.
7811 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
7812 public:
7813   /// CallOperand - If this is the result output operand or a clobber
7814   /// this is null, otherwise it is the incoming operand to the CallInst.
7815   /// This gets modified as the asm is processed.
7816   SDValue CallOperand;
7817 
7818   /// AssignedRegs - If this is a register or register class operand, this
7819   /// contains the set of register corresponding to the operand.
7820   RegsForValue AssignedRegs;
7821 
7822   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
7823     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
7824   }
7825 
7826   /// Whether or not this operand accesses memory
7827   bool hasMemory(const TargetLowering &TLI) const {
7828     // Indirect operand accesses access memory.
7829     if (isIndirect)
7830       return true;
7831 
7832     for (const auto &Code : Codes)
7833       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
7834         return true;
7835 
7836     return false;
7837   }
7838 
7839   /// getCallOperandValEVT - Return the EVT of the Value* that this operand
7840   /// corresponds to.  If there is no Value* for this operand, it returns
7841   /// MVT::Other.
7842   EVT getCallOperandValEVT(LLVMContext &Context, const TargetLowering &TLI,
7843                            const DataLayout &DL) const {
7844     if (!CallOperandVal) return MVT::Other;
7845 
7846     if (isa<BasicBlock>(CallOperandVal))
7847       return TLI.getPointerTy(DL);
7848 
7849     llvm::Type *OpTy = CallOperandVal->getType();
7850 
7851     // FIXME: code duplicated from TargetLowering::ParseConstraints().
7852     // If this is an indirect operand, the operand is a pointer to the
7853     // accessed type.
7854     if (isIndirect) {
7855       PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
7856       if (!PtrTy)
7857         report_fatal_error("Indirect operand for inline asm not a pointer!");
7858       OpTy = PtrTy->getElementType();
7859     }
7860 
7861     // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
7862     if (StructType *STy = dyn_cast<StructType>(OpTy))
7863       if (STy->getNumElements() == 1)
7864         OpTy = STy->getElementType(0);
7865 
7866     // If OpTy is not a single value, it may be a struct/union that we
7867     // can tile with integers.
7868     if (!OpTy->isSingleValueType() && OpTy->isSized()) {
7869       unsigned BitSize = DL.getTypeSizeInBits(OpTy);
7870       switch (BitSize) {
7871       default: break;
7872       case 1:
7873       case 8:
7874       case 16:
7875       case 32:
7876       case 64:
7877       case 128:
7878         OpTy = IntegerType::get(Context, BitSize);
7879         break;
7880       }
7881     }
7882 
7883     return TLI.getValueType(DL, OpTy, true);
7884   }
7885 };
7886 
7887 using SDISelAsmOperandInfoVector = SmallVector<SDISelAsmOperandInfo, 16>;
7888 
7889 } // end anonymous namespace
7890 
7891 /// Make sure that the output operand \p OpInfo and its corresponding input
7892 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
7893 /// out).
7894 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
7895                                SDISelAsmOperandInfo &MatchingOpInfo,
7896                                SelectionDAG &DAG) {
7897   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
7898     return;
7899 
7900   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
7901   const auto &TLI = DAG.getTargetLoweringInfo();
7902 
7903   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
7904       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
7905                                        OpInfo.ConstraintVT);
7906   std::pair<unsigned, const TargetRegisterClass *> InputRC =
7907       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
7908                                        MatchingOpInfo.ConstraintVT);
7909   if ((OpInfo.ConstraintVT.isInteger() !=
7910        MatchingOpInfo.ConstraintVT.isInteger()) ||
7911       (MatchRC.second != InputRC.second)) {
7912     // FIXME: error out in a more elegant fashion
7913     report_fatal_error("Unsupported asm: input constraint"
7914                        " with a matching output constraint of"
7915                        " incompatible type!");
7916   }
7917   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
7918 }
7919 
7920 /// Get a direct memory input to behave well as an indirect operand.
7921 /// This may introduce stores, hence the need for a \p Chain.
7922 /// \return The (possibly updated) chain.
7923 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
7924                                         SDISelAsmOperandInfo &OpInfo,
7925                                         SelectionDAG &DAG) {
7926   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7927 
7928   // If we don't have an indirect input, put it in the constpool if we can,
7929   // otherwise spill it to a stack slot.
7930   // TODO: This isn't quite right. We need to handle these according to
7931   // the addressing mode that the constraint wants. Also, this may take
7932   // an additional register for the computation and we don't want that
7933   // either.
7934 
7935   // If the operand is a float, integer, or vector constant, spill to a
7936   // constant pool entry to get its address.
7937   const Value *OpVal = OpInfo.CallOperandVal;
7938   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
7939       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
7940     OpInfo.CallOperand = DAG.getConstantPool(
7941         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
7942     return Chain;
7943   }
7944 
7945   // Otherwise, create a stack slot and emit a store to it before the asm.
7946   Type *Ty = OpVal->getType();
7947   auto &DL = DAG.getDataLayout();
7948   uint64_t TySize = DL.getTypeAllocSize(Ty);
7949   unsigned Align = DL.getPrefTypeAlignment(Ty);
7950   MachineFunction &MF = DAG.getMachineFunction();
7951   int SSFI = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
7952   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
7953   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
7954                             MachinePointerInfo::getFixedStack(MF, SSFI),
7955                             TLI.getMemValueType(DL, Ty));
7956   OpInfo.CallOperand = StackSlot;
7957 
7958   return Chain;
7959 }
7960 
7961 /// GetRegistersForValue - Assign registers (virtual or physical) for the
7962 /// specified operand.  We prefer to assign virtual registers, to allow the
7963 /// register allocator to handle the assignment process.  However, if the asm
7964 /// uses features that we can't model on machineinstrs, we have SDISel do the
7965 /// allocation.  This produces generally horrible, but correct, code.
7966 ///
7967 ///   OpInfo describes the operand
7968 ///   RefOpInfo describes the matching operand if any, the operand otherwise
7969 static void GetRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
7970                                  SDISelAsmOperandInfo &OpInfo,
7971                                  SDISelAsmOperandInfo &RefOpInfo) {
7972   LLVMContext &Context = *DAG.getContext();
7973   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7974 
7975   MachineFunction &MF = DAG.getMachineFunction();
7976   SmallVector<unsigned, 4> Regs;
7977   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
7978 
7979   // No work to do for memory operations.
7980   if (OpInfo.ConstraintType == TargetLowering::C_Memory)
7981     return;
7982 
7983   // If this is a constraint for a single physreg, or a constraint for a
7984   // register class, find it.
7985   unsigned AssignedReg;
7986   const TargetRegisterClass *RC;
7987   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
7988       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
7989   // RC is unset only on failure. Return immediately.
7990   if (!RC)
7991     return;
7992 
7993   // Get the actual register value type.  This is important, because the user
7994   // may have asked for (e.g.) the AX register in i32 type.  We need to
7995   // remember that AX is actually i16 to get the right extension.
7996   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
7997 
7998   if (OpInfo.ConstraintVT != MVT::Other) {
7999     // If this is an FP operand in an integer register (or visa versa), or more
8000     // generally if the operand value disagrees with the register class we plan
8001     // to stick it in, fix the operand type.
8002     //
8003     // If this is an input value, the bitcast to the new type is done now.
8004     // Bitcast for output value is done at the end of visitInlineAsm().
8005     if ((OpInfo.Type == InlineAsm::isOutput ||
8006          OpInfo.Type == InlineAsm::isInput) &&
8007         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
8008       // Try to convert to the first EVT that the reg class contains.  If the
8009       // types are identical size, use a bitcast to convert (e.g. two differing
8010       // vector types).  Note: output bitcast is done at the end of
8011       // visitInlineAsm().
8012       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
8013         // Exclude indirect inputs while they are unsupported because the code
8014         // to perform the load is missing and thus OpInfo.CallOperand still
8015         // refers to the input address rather than the pointed-to value.
8016         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
8017           OpInfo.CallOperand =
8018               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
8019         OpInfo.ConstraintVT = RegVT;
8020         // If the operand is an FP value and we want it in integer registers,
8021         // use the corresponding integer type. This turns an f64 value into
8022         // i64, which can be passed with two i32 values on a 32-bit machine.
8023       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
8024         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
8025         if (OpInfo.Type == InlineAsm::isInput)
8026           OpInfo.CallOperand =
8027               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
8028         OpInfo.ConstraintVT = VT;
8029       }
8030     }
8031   }
8032 
8033   // No need to allocate a matching input constraint since the constraint it's
8034   // matching to has already been allocated.
8035   if (OpInfo.isMatchingInputConstraint())
8036     return;
8037 
8038   EVT ValueVT = OpInfo.ConstraintVT;
8039   if (OpInfo.ConstraintVT == MVT::Other)
8040     ValueVT = RegVT;
8041 
8042   // Initialize NumRegs.
8043   unsigned NumRegs = 1;
8044   if (OpInfo.ConstraintVT != MVT::Other)
8045     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
8046 
8047   // If this is a constraint for a specific physical register, like {r17},
8048   // assign it now.
8049 
8050   // If this associated to a specific register, initialize iterator to correct
8051   // place. If virtual, make sure we have enough registers
8052 
8053   // Initialize iterator if necessary
8054   TargetRegisterClass::iterator I = RC->begin();
8055   MachineRegisterInfo &RegInfo = MF.getRegInfo();
8056 
8057   // Do not check for single registers.
8058   if (AssignedReg) {
8059       for (; *I != AssignedReg; ++I)
8060         assert(I != RC->end() && "AssignedReg should be member of RC");
8061   }
8062 
8063   for (; NumRegs; --NumRegs, ++I) {
8064     assert(I != RC->end() && "Ran out of registers to allocate!");
8065     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
8066     Regs.push_back(R);
8067   }
8068 
8069   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
8070 }
8071 
8072 static unsigned
8073 findMatchingInlineAsmOperand(unsigned OperandNo,
8074                              const std::vector<SDValue> &AsmNodeOperands) {
8075   // Scan until we find the definition we already emitted of this operand.
8076   unsigned CurOp = InlineAsm::Op_FirstOperand;
8077   for (; OperandNo; --OperandNo) {
8078     // Advance to the next operand.
8079     unsigned OpFlag =
8080         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8081     assert((InlineAsm::isRegDefKind(OpFlag) ||
8082             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
8083             InlineAsm::isMemKind(OpFlag)) &&
8084            "Skipped past definitions?");
8085     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
8086   }
8087   return CurOp;
8088 }
8089 
8090 namespace {
8091 
8092 class ExtraFlags {
8093   unsigned Flags = 0;
8094 
8095 public:
8096   explicit ExtraFlags(ImmutableCallSite CS) {
8097     const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
8098     if (IA->hasSideEffects())
8099       Flags |= InlineAsm::Extra_HasSideEffects;
8100     if (IA->isAlignStack())
8101       Flags |= InlineAsm::Extra_IsAlignStack;
8102     if (CS.isConvergent())
8103       Flags |= InlineAsm::Extra_IsConvergent;
8104     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
8105   }
8106 
8107   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
8108     // Ideally, we would only check against memory constraints.  However, the
8109     // meaning of an Other constraint can be target-specific and we can't easily
8110     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
8111     // for Other constraints as well.
8112     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
8113         OpInfo.ConstraintType == TargetLowering::C_Other) {
8114       if (OpInfo.Type == InlineAsm::isInput)
8115         Flags |= InlineAsm::Extra_MayLoad;
8116       else if (OpInfo.Type == InlineAsm::isOutput)
8117         Flags |= InlineAsm::Extra_MayStore;
8118       else if (OpInfo.Type == InlineAsm::isClobber)
8119         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
8120     }
8121   }
8122 
8123   unsigned get() const { return Flags; }
8124 };
8125 
8126 } // end anonymous namespace
8127 
8128 /// visitInlineAsm - Handle a call to an InlineAsm object.
8129 void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
8130   const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
8131 
8132   /// ConstraintOperands - Information about all of the constraints.
8133   SDISelAsmOperandInfoVector ConstraintOperands;
8134 
8135   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8136   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
8137       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), CS);
8138 
8139   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
8140   // AsmDialect, MayLoad, MayStore).
8141   bool HasSideEffect = IA->hasSideEffects();
8142   ExtraFlags ExtraInfo(CS);
8143 
8144   unsigned ArgNo = 0;   // ArgNo - The argument of the CallInst.
8145   unsigned ResNo = 0;   // ResNo - The result number of the next output.
8146   for (auto &T : TargetConstraints) {
8147     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
8148     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
8149 
8150     // Compute the value type for each operand.
8151     if (OpInfo.Type == InlineAsm::isInput ||
8152         (OpInfo.Type == InlineAsm::isOutput && OpInfo.isIndirect)) {
8153       OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
8154 
8155       // Process the call argument. BasicBlocks are labels, currently appearing
8156       // only in asm's.
8157       const Instruction *I = CS.getInstruction();
8158       if (isa<CallBrInst>(I) &&
8159           (ArgNo - 1) >= (cast<CallBrInst>(I)->getNumArgOperands() -
8160                           cast<CallBrInst>(I)->getNumIndirectDests())) {
8161         const auto *BA = cast<BlockAddress>(OpInfo.CallOperandVal);
8162         EVT VT = TLI.getValueType(DAG.getDataLayout(), BA->getType(), true);
8163         OpInfo.CallOperand = DAG.getTargetBlockAddress(BA, VT);
8164       } else if (const auto *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
8165         OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
8166       } else {
8167         OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
8168       }
8169 
8170       OpInfo.ConstraintVT =
8171           OpInfo
8172               .getCallOperandValEVT(*DAG.getContext(), TLI, DAG.getDataLayout())
8173               .getSimpleVT();
8174     } else if (OpInfo.Type == InlineAsm::isOutput && !OpInfo.isIndirect) {
8175       // The return value of the call is this value.  As such, there is no
8176       // corresponding argument.
8177       assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
8178       if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
8179         OpInfo.ConstraintVT = TLI.getSimpleValueType(
8180             DAG.getDataLayout(), STy->getElementType(ResNo));
8181       } else {
8182         assert(ResNo == 0 && "Asm only has one result!");
8183         OpInfo.ConstraintVT =
8184             TLI.getSimpleValueType(DAG.getDataLayout(), CS.getType());
8185       }
8186       ++ResNo;
8187     } else {
8188       OpInfo.ConstraintVT = MVT::Other;
8189     }
8190 
8191     if (!HasSideEffect)
8192       HasSideEffect = OpInfo.hasMemory(TLI);
8193 
8194     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
8195     // FIXME: Could we compute this on OpInfo rather than T?
8196 
8197     // Compute the constraint code and ConstraintType to use.
8198     TLI.ComputeConstraintToUse(T, SDValue());
8199 
8200     if (T.ConstraintType == TargetLowering::C_Immediate &&
8201         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
8202       // We've delayed emitting a diagnostic like the "n" constraint because
8203       // inlining could cause an integer showing up.
8204       return emitInlineAsmError(
8205           CS, "constraint '" + Twine(T.ConstraintCode) + "' expects an "
8206                   "integer constant expression");
8207 
8208     ExtraInfo.update(T);
8209   }
8210 
8211 
8212   // We won't need to flush pending loads if this asm doesn't touch
8213   // memory and is nonvolatile.
8214   SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
8215 
8216   bool IsCallBr = isa<CallBrInst>(CS.getInstruction());
8217   if (IsCallBr) {
8218     // If this is a callbr we need to flush pending exports since inlineasm_br
8219     // is a terminator. We need to do this before nodes are glued to
8220     // the inlineasm_br node.
8221     Chain = getControlRoot();
8222   }
8223 
8224   // Second pass over the constraints: compute which constraint option to use.
8225   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8226     // If this is an output operand with a matching input operand, look up the
8227     // matching input. If their types mismatch, e.g. one is an integer, the
8228     // other is floating point, or their sizes are different, flag it as an
8229     // error.
8230     if (OpInfo.hasMatchingInput()) {
8231       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
8232       patchMatchingInput(OpInfo, Input, DAG);
8233     }
8234 
8235     // Compute the constraint code and ConstraintType to use.
8236     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
8237 
8238     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8239         OpInfo.Type == InlineAsm::isClobber)
8240       continue;
8241 
8242     // If this is a memory input, and if the operand is not indirect, do what we
8243     // need to provide an address for the memory input.
8244     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8245         !OpInfo.isIndirect) {
8246       assert((OpInfo.isMultipleAlternative ||
8247               (OpInfo.Type == InlineAsm::isInput)) &&
8248              "Can only indirectify direct input operands!");
8249 
8250       // Memory operands really want the address of the value.
8251       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
8252 
8253       // There is no longer a Value* corresponding to this operand.
8254       OpInfo.CallOperandVal = nullptr;
8255 
8256       // It is now an indirect operand.
8257       OpInfo.isIndirect = true;
8258     }
8259 
8260   }
8261 
8262   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
8263   std::vector<SDValue> AsmNodeOperands;
8264   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
8265   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
8266       IA->getAsmString().c_str(), TLI.getPointerTy(DAG.getDataLayout())));
8267 
8268   // If we have a !srcloc metadata node associated with it, we want to attach
8269   // this to the ultimately generated inline asm machineinstr.  To do this, we
8270   // pass in the third operand as this (potentially null) inline asm MDNode.
8271   const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
8272   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
8273 
8274   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
8275   // bits as operand 3.
8276   AsmNodeOperands.push_back(DAG.getTargetConstant(
8277       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8278 
8279   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
8280   // this, assign virtual and physical registers for inputs and otput.
8281   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8282     // Assign Registers.
8283     SDISelAsmOperandInfo &RefOpInfo =
8284         OpInfo.isMatchingInputConstraint()
8285             ? ConstraintOperands[OpInfo.getMatchedOperand()]
8286             : OpInfo;
8287     GetRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
8288 
8289     switch (OpInfo.Type) {
8290     case InlineAsm::isOutput:
8291       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
8292         unsigned ConstraintID =
8293             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
8294         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
8295                "Failed to convert memory constraint code to constraint id.");
8296 
8297         // Add information to the INLINEASM node to know about this output.
8298         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
8299         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
8300         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
8301                                                         MVT::i32));
8302         AsmNodeOperands.push_back(OpInfo.CallOperand);
8303       } else {
8304         // Otherwise, this outputs to a register (directly for C_Register /
8305         // C_RegisterClass, and a target-defined fashion for
8306         // C_Immediate/C_Other). Find a register that we can use.
8307         if (OpInfo.AssignedRegs.Regs.empty()) {
8308           emitInlineAsmError(
8309               CS, "couldn't allocate output register for constraint '" +
8310                       Twine(OpInfo.ConstraintCode) + "'");
8311           return;
8312         }
8313 
8314         // Add information to the INLINEASM node to know that this register is
8315         // set.
8316         OpInfo.AssignedRegs.AddInlineAsmOperands(
8317             OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber
8318                                   : InlineAsm::Kind_RegDef,
8319             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
8320       }
8321       break;
8322 
8323     case InlineAsm::isInput: {
8324       SDValue InOperandVal = OpInfo.CallOperand;
8325 
8326       if (OpInfo.isMatchingInputConstraint()) {
8327         // If this is required to match an output register we have already set,
8328         // just use its register.
8329         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
8330                                                   AsmNodeOperands);
8331         unsigned OpFlag =
8332           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8333         if (InlineAsm::isRegDefKind(OpFlag) ||
8334             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
8335           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
8336           if (OpInfo.isIndirect) {
8337             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
8338             emitInlineAsmError(CS, "inline asm not supported yet:"
8339                                    " don't know how to handle tied "
8340                                    "indirect register inputs");
8341             return;
8342           }
8343 
8344           MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
8345           SmallVector<unsigned, 4> Regs;
8346 
8347           if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT)) {
8348             unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag);
8349             MachineRegisterInfo &RegInfo =
8350                 DAG.getMachineFunction().getRegInfo();
8351             for (unsigned i = 0; i != NumRegs; ++i)
8352               Regs.push_back(RegInfo.createVirtualRegister(RC));
8353           } else {
8354             emitInlineAsmError(CS, "inline asm error: This value type register "
8355                                    "class is not natively supported!");
8356             return;
8357           }
8358 
8359           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
8360 
8361           SDLoc dl = getCurSDLoc();
8362           // Use the produced MatchedRegs object to
8363           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
8364                                     CS.getInstruction());
8365           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
8366                                            true, OpInfo.getMatchedOperand(), dl,
8367                                            DAG, AsmNodeOperands);
8368           break;
8369         }
8370 
8371         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
8372         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
8373                "Unexpected number of operands");
8374         // Add information to the INLINEASM node to know about this input.
8375         // See InlineAsm.h isUseOperandTiedToDef.
8376         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
8377         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
8378                                                     OpInfo.getMatchedOperand());
8379         AsmNodeOperands.push_back(DAG.getTargetConstant(
8380             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8381         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
8382         break;
8383       }
8384 
8385       // Treat indirect 'X' constraint as memory.
8386       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
8387           OpInfo.isIndirect)
8388         OpInfo.ConstraintType = TargetLowering::C_Memory;
8389 
8390       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
8391           OpInfo.ConstraintType == TargetLowering::C_Other) {
8392         std::vector<SDValue> Ops;
8393         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
8394                                           Ops, DAG);
8395         if (Ops.empty()) {
8396           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
8397             if (isa<ConstantSDNode>(InOperandVal)) {
8398               emitInlineAsmError(CS, "value out of range for constraint '" +
8399                                  Twine(OpInfo.ConstraintCode) + "'");
8400               return;
8401             }
8402 
8403           emitInlineAsmError(CS, "invalid operand for inline asm constraint '" +
8404                                      Twine(OpInfo.ConstraintCode) + "'");
8405           return;
8406         }
8407 
8408         // Add information to the INLINEASM node to know about this input.
8409         unsigned ResOpType =
8410           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
8411         AsmNodeOperands.push_back(DAG.getTargetConstant(
8412             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
8413         AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
8414         break;
8415       }
8416 
8417       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
8418         assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
8419         assert(InOperandVal.getValueType() ==
8420                    TLI.getPointerTy(DAG.getDataLayout()) &&
8421                "Memory operands expect pointer values");
8422 
8423         unsigned ConstraintID =
8424             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
8425         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
8426                "Failed to convert memory constraint code to constraint id.");
8427 
8428         // Add information to the INLINEASM node to know about this input.
8429         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
8430         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
8431         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
8432                                                         getCurSDLoc(),
8433                                                         MVT::i32));
8434         AsmNodeOperands.push_back(InOperandVal);
8435         break;
8436       }
8437 
8438       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
8439               OpInfo.ConstraintType == TargetLowering::C_Register) &&
8440              "Unknown constraint type!");
8441 
8442       // TODO: Support this.
8443       if (OpInfo.isIndirect) {
8444         emitInlineAsmError(
8445             CS, "Don't know how to handle indirect register inputs yet "
8446                 "for constraint '" +
8447                     Twine(OpInfo.ConstraintCode) + "'");
8448         return;
8449       }
8450 
8451       // Copy the input into the appropriate registers.
8452       if (OpInfo.AssignedRegs.Regs.empty()) {
8453         emitInlineAsmError(CS, "couldn't allocate input reg for constraint '" +
8454                                    Twine(OpInfo.ConstraintCode) + "'");
8455         return;
8456       }
8457 
8458       SDLoc dl = getCurSDLoc();
8459 
8460       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
8461                                         Chain, &Flag, CS.getInstruction());
8462 
8463       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
8464                                                dl, DAG, AsmNodeOperands);
8465       break;
8466     }
8467     case InlineAsm::isClobber:
8468       // Add the clobbered value to the operand list, so that the register
8469       // allocator is aware that the physreg got clobbered.
8470       if (!OpInfo.AssignedRegs.Regs.empty())
8471         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
8472                                                  false, 0, getCurSDLoc(), DAG,
8473                                                  AsmNodeOperands);
8474       break;
8475     }
8476   }
8477 
8478   // Finish up input operands.  Set the input chain and add the flag last.
8479   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
8480   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
8481 
8482   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
8483   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
8484                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
8485   Flag = Chain.getValue(1);
8486 
8487   // Do additional work to generate outputs.
8488 
8489   SmallVector<EVT, 1> ResultVTs;
8490   SmallVector<SDValue, 1> ResultValues;
8491   SmallVector<SDValue, 8> OutChains;
8492 
8493   llvm::Type *CSResultType = CS.getType();
8494   ArrayRef<Type *> ResultTypes;
8495   if (StructType *StructResult = dyn_cast<StructType>(CSResultType))
8496     ResultTypes = StructResult->elements();
8497   else if (!CSResultType->isVoidTy())
8498     ResultTypes = makeArrayRef(CSResultType);
8499 
8500   auto CurResultType = ResultTypes.begin();
8501   auto handleRegAssign = [&](SDValue V) {
8502     assert(CurResultType != ResultTypes.end() && "Unexpected value");
8503     assert((*CurResultType)->isSized() && "Unexpected unsized type");
8504     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
8505     ++CurResultType;
8506     // If the type of the inline asm call site return value is different but has
8507     // same size as the type of the asm output bitcast it.  One example of this
8508     // is for vectors with different width / number of elements.  This can
8509     // happen for register classes that can contain multiple different value
8510     // types.  The preg or vreg allocated may not have the same VT as was
8511     // expected.
8512     //
8513     // This can also happen for a return value that disagrees with the register
8514     // class it is put in, eg. a double in a general-purpose register on a
8515     // 32-bit machine.
8516     if (ResultVT != V.getValueType() &&
8517         ResultVT.getSizeInBits() == V.getValueSizeInBits())
8518       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
8519     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
8520              V.getValueType().isInteger()) {
8521       // If a result value was tied to an input value, the computed result
8522       // may have a wider width than the expected result.  Extract the
8523       // relevant portion.
8524       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
8525     }
8526     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
8527     ResultVTs.push_back(ResultVT);
8528     ResultValues.push_back(V);
8529   };
8530 
8531   // Deal with output operands.
8532   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8533     if (OpInfo.Type == InlineAsm::isOutput) {
8534       SDValue Val;
8535       // Skip trivial output operands.
8536       if (OpInfo.AssignedRegs.Regs.empty())
8537         continue;
8538 
8539       switch (OpInfo.ConstraintType) {
8540       case TargetLowering::C_Register:
8541       case TargetLowering::C_RegisterClass:
8542         Val = OpInfo.AssignedRegs.getCopyFromRegs(
8543             DAG, FuncInfo, getCurSDLoc(), Chain, &Flag, CS.getInstruction());
8544         break;
8545       case TargetLowering::C_Immediate:
8546       case TargetLowering::C_Other:
8547         Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
8548                                               OpInfo, DAG);
8549         break;
8550       case TargetLowering::C_Memory:
8551         break; // Already handled.
8552       case TargetLowering::C_Unknown:
8553         assert(false && "Unexpected unknown constraint");
8554       }
8555 
8556       // Indirect output manifest as stores. Record output chains.
8557       if (OpInfo.isIndirect) {
8558         const Value *Ptr = OpInfo.CallOperandVal;
8559         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
8560         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
8561                                      MachinePointerInfo(Ptr));
8562         OutChains.push_back(Store);
8563       } else {
8564         // generate CopyFromRegs to associated registers.
8565         assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
8566         if (Val.getOpcode() == ISD::MERGE_VALUES) {
8567           for (const SDValue &V : Val->op_values())
8568             handleRegAssign(V);
8569         } else
8570           handleRegAssign(Val);
8571       }
8572     }
8573   }
8574 
8575   // Set results.
8576   if (!ResultValues.empty()) {
8577     assert(CurResultType == ResultTypes.end() &&
8578            "Mismatch in number of ResultTypes");
8579     assert(ResultValues.size() == ResultTypes.size() &&
8580            "Mismatch in number of output operands in asm result");
8581 
8582     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
8583                             DAG.getVTList(ResultVTs), ResultValues);
8584     setValue(CS.getInstruction(), V);
8585   }
8586 
8587   // Collect store chains.
8588   if (!OutChains.empty())
8589     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
8590 
8591   // Only Update Root if inline assembly has a memory effect.
8592   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr)
8593     DAG.setRoot(Chain);
8594 }
8595 
8596 void SelectionDAGBuilder::emitInlineAsmError(ImmutableCallSite CS,
8597                                              const Twine &Message) {
8598   LLVMContext &Ctx = *DAG.getContext();
8599   Ctx.emitError(CS.getInstruction(), Message);
8600 
8601   // Make sure we leave the DAG in a valid state
8602   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8603   SmallVector<EVT, 1> ValueVTs;
8604   ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
8605 
8606   if (ValueVTs.empty())
8607     return;
8608 
8609   SmallVector<SDValue, 1> Ops;
8610   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
8611     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
8612 
8613   setValue(CS.getInstruction(), DAG.getMergeValues(Ops, getCurSDLoc()));
8614 }
8615 
8616 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
8617   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
8618                           MVT::Other, getRoot(),
8619                           getValue(I.getArgOperand(0)),
8620                           DAG.getSrcValue(I.getArgOperand(0))));
8621 }
8622 
8623 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
8624   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8625   const DataLayout &DL = DAG.getDataLayout();
8626   SDValue V = DAG.getVAArg(
8627       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
8628       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
8629       DL.getABITypeAlignment(I.getType()));
8630   DAG.setRoot(V.getValue(1));
8631 
8632   if (I.getType()->isPointerTy())
8633     V = DAG.getPtrExtOrTrunc(
8634         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
8635   setValue(&I, V);
8636 }
8637 
8638 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
8639   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
8640                           MVT::Other, getRoot(),
8641                           getValue(I.getArgOperand(0)),
8642                           DAG.getSrcValue(I.getArgOperand(0))));
8643 }
8644 
8645 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
8646   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
8647                           MVT::Other, getRoot(),
8648                           getValue(I.getArgOperand(0)),
8649                           getValue(I.getArgOperand(1)),
8650                           DAG.getSrcValue(I.getArgOperand(0)),
8651                           DAG.getSrcValue(I.getArgOperand(1))));
8652 }
8653 
8654 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
8655                                                     const Instruction &I,
8656                                                     SDValue Op) {
8657   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
8658   if (!Range)
8659     return Op;
8660 
8661   ConstantRange CR = getConstantRangeFromMetadata(*Range);
8662   if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped())
8663     return Op;
8664 
8665   APInt Lo = CR.getUnsignedMin();
8666   if (!Lo.isMinValue())
8667     return Op;
8668 
8669   APInt Hi = CR.getUnsignedMax();
8670   unsigned Bits = std::max(Hi.getActiveBits(),
8671                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
8672 
8673   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
8674 
8675   SDLoc SL = getCurSDLoc();
8676 
8677   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
8678                              DAG.getValueType(SmallVT));
8679   unsigned NumVals = Op.getNode()->getNumValues();
8680   if (NumVals == 1)
8681     return ZExt;
8682 
8683   SmallVector<SDValue, 4> Ops;
8684 
8685   Ops.push_back(ZExt);
8686   for (unsigned I = 1; I != NumVals; ++I)
8687     Ops.push_back(Op.getValue(I));
8688 
8689   return DAG.getMergeValues(Ops, SL);
8690 }
8691 
8692 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
8693 /// the call being lowered.
8694 ///
8695 /// This is a helper for lowering intrinsics that follow a target calling
8696 /// convention or require stack pointer adjustment. Only a subset of the
8697 /// intrinsic's operands need to participate in the calling convention.
8698 void SelectionDAGBuilder::populateCallLoweringInfo(
8699     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
8700     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
8701     bool IsPatchPoint) {
8702   TargetLowering::ArgListTy Args;
8703   Args.reserve(NumArgs);
8704 
8705   // Populate the argument list.
8706   // Attributes for args start at offset 1, after the return attribute.
8707   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
8708        ArgI != ArgE; ++ArgI) {
8709     const Value *V = Call->getOperand(ArgI);
8710 
8711     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
8712 
8713     TargetLowering::ArgListEntry Entry;
8714     Entry.Node = getValue(V);
8715     Entry.Ty = V->getType();
8716     Entry.setAttributes(Call, ArgI);
8717     Args.push_back(Entry);
8718   }
8719 
8720   CLI.setDebugLoc(getCurSDLoc())
8721       .setChain(getRoot())
8722       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args))
8723       .setDiscardResult(Call->use_empty())
8724       .setIsPatchPoint(IsPatchPoint);
8725 }
8726 
8727 /// Add a stack map intrinsic call's live variable operands to a stackmap
8728 /// or patchpoint target node's operand list.
8729 ///
8730 /// Constants are converted to TargetConstants purely as an optimization to
8731 /// avoid constant materialization and register allocation.
8732 ///
8733 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
8734 /// generate addess computation nodes, and so FinalizeISel can convert the
8735 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
8736 /// address materialization and register allocation, but may also be required
8737 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
8738 /// alloca in the entry block, then the runtime may assume that the alloca's
8739 /// StackMap location can be read immediately after compilation and that the
8740 /// location is valid at any point during execution (this is similar to the
8741 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
8742 /// only available in a register, then the runtime would need to trap when
8743 /// execution reaches the StackMap in order to read the alloca's location.
8744 static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
8745                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
8746                                 SelectionDAGBuilder &Builder) {
8747   for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
8748     SDValue OpVal = Builder.getValue(CS.getArgument(i));
8749     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
8750       Ops.push_back(
8751         Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
8752       Ops.push_back(
8753         Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
8754     } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
8755       const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
8756       Ops.push_back(Builder.DAG.getTargetFrameIndex(
8757           FI->getIndex(), TLI.getFrameIndexTy(Builder.DAG.getDataLayout())));
8758     } else
8759       Ops.push_back(OpVal);
8760   }
8761 }
8762 
8763 /// Lower llvm.experimental.stackmap directly to its target opcode.
8764 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
8765   // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
8766   //                                  [live variables...])
8767 
8768   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
8769 
8770   SDValue Chain, InFlag, Callee, NullPtr;
8771   SmallVector<SDValue, 32> Ops;
8772 
8773   SDLoc DL = getCurSDLoc();
8774   Callee = getValue(CI.getCalledValue());
8775   NullPtr = DAG.getIntPtrConstant(0, DL, true);
8776 
8777   // The stackmap intrinsic only records the live variables (the arguments
8778   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
8779   // intrinsic, this won't be lowered to a function call. This means we don't
8780   // have to worry about calling conventions and target specific lowering code.
8781   // Instead we perform the call lowering right here.
8782   //
8783   // chain, flag = CALLSEQ_START(chain, 0, 0)
8784   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
8785   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
8786   //
8787   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
8788   InFlag = Chain.getValue(1);
8789 
8790   // Add the <id> and <numBytes> constants.
8791   SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
8792   Ops.push_back(DAG.getTargetConstant(
8793                   cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
8794   SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
8795   Ops.push_back(DAG.getTargetConstant(
8796                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
8797                   MVT::i32));
8798 
8799   // Push live variables for the stack map.
8800   addStackMapLiveVars(&CI, 2, DL, Ops, *this);
8801 
8802   // We are not pushing any register mask info here on the operands list,
8803   // because the stackmap doesn't clobber anything.
8804 
8805   // Push the chain and the glue flag.
8806   Ops.push_back(Chain);
8807   Ops.push_back(InFlag);
8808 
8809   // Create the STACKMAP node.
8810   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8811   SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
8812   Chain = SDValue(SM, 0);
8813   InFlag = Chain.getValue(1);
8814 
8815   Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
8816 
8817   // Stackmaps don't generate values, so nothing goes into the NodeMap.
8818 
8819   // Set the root to the target-lowered call chain.
8820   DAG.setRoot(Chain);
8821 
8822   // Inform the Frame Information that we have a stackmap in this function.
8823   FuncInfo.MF->getFrameInfo().setHasStackMap();
8824 }
8825 
8826 /// Lower llvm.experimental.patchpoint directly to its target opcode.
8827 void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
8828                                           const BasicBlock *EHPadBB) {
8829   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
8830   //                                                 i32 <numBytes>,
8831   //                                                 i8* <target>,
8832   //                                                 i32 <numArgs>,
8833   //                                                 [Args...],
8834   //                                                 [live variables...])
8835 
8836   CallingConv::ID CC = CS.getCallingConv();
8837   bool IsAnyRegCC = CC == CallingConv::AnyReg;
8838   bool HasDef = !CS->getType()->isVoidTy();
8839   SDLoc dl = getCurSDLoc();
8840   SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
8841 
8842   // Handle immediate and symbolic callees.
8843   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
8844     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
8845                                    /*isTarget=*/true);
8846   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
8847     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
8848                                          SDLoc(SymbolicCallee),
8849                                          SymbolicCallee->getValueType(0));
8850 
8851   // Get the real number of arguments participating in the call <numArgs>
8852   SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
8853   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
8854 
8855   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
8856   // Intrinsics include all meta-operands up to but not including CC.
8857   unsigned NumMetaOpers = PatchPointOpers::CCPos;
8858   assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
8859          "Not enough arguments provided to the patchpoint intrinsic");
8860 
8861   // For AnyRegCC the arguments are lowered later on manually.
8862   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
8863   Type *ReturnTy =
8864     IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
8865 
8866   TargetLowering::CallLoweringInfo CLI(DAG);
8867   populateCallLoweringInfo(CLI, cast<CallBase>(CS.getInstruction()),
8868                            NumMetaOpers, NumCallArgs, Callee, ReturnTy, true);
8869   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
8870 
8871   SDNode *CallEnd = Result.second.getNode();
8872   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
8873     CallEnd = CallEnd->getOperand(0).getNode();
8874 
8875   /// Get a call instruction from the call sequence chain.
8876   /// Tail calls are not allowed.
8877   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
8878          "Expected a callseq node.");
8879   SDNode *Call = CallEnd->getOperand(0).getNode();
8880   bool HasGlue = Call->getGluedNode();
8881 
8882   // Replace the target specific call node with the patchable intrinsic.
8883   SmallVector<SDValue, 8> Ops;
8884 
8885   // Add the <id> and <numBytes> constants.
8886   SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
8887   Ops.push_back(DAG.getTargetConstant(
8888                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
8889   SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
8890   Ops.push_back(DAG.getTargetConstant(
8891                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
8892                   MVT::i32));
8893 
8894   // Add the callee.
8895   Ops.push_back(Callee);
8896 
8897   // Adjust <numArgs> to account for any arguments that have been passed on the
8898   // stack instead.
8899   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
8900   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
8901   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
8902   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
8903 
8904   // Add the calling convention
8905   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
8906 
8907   // Add the arguments we omitted previously. The register allocator should
8908   // place these in any free register.
8909   if (IsAnyRegCC)
8910     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
8911       Ops.push_back(getValue(CS.getArgument(i)));
8912 
8913   // Push the arguments from the call instruction up to the register mask.
8914   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
8915   Ops.append(Call->op_begin() + 2, e);
8916 
8917   // Push live variables for the stack map.
8918   addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
8919 
8920   // Push the register mask info.
8921   if (HasGlue)
8922     Ops.push_back(*(Call->op_end()-2));
8923   else
8924     Ops.push_back(*(Call->op_end()-1));
8925 
8926   // Push the chain (this is originally the first operand of the call, but
8927   // becomes now the last or second to last operand).
8928   Ops.push_back(*(Call->op_begin()));
8929 
8930   // Push the glue flag (last operand).
8931   if (HasGlue)
8932     Ops.push_back(*(Call->op_end()-1));
8933 
8934   SDVTList NodeTys;
8935   if (IsAnyRegCC && HasDef) {
8936     // Create the return types based on the intrinsic definition
8937     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8938     SmallVector<EVT, 3> ValueVTs;
8939     ComputeValueVTs(TLI, DAG.getDataLayout(), CS->getType(), ValueVTs);
8940     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
8941 
8942     // There is always a chain and a glue type at the end
8943     ValueVTs.push_back(MVT::Other);
8944     ValueVTs.push_back(MVT::Glue);
8945     NodeTys = DAG.getVTList(ValueVTs);
8946   } else
8947     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
8948 
8949   // Replace the target specific call node with a PATCHPOINT node.
8950   MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
8951                                          dl, NodeTys, Ops);
8952 
8953   // Update the NodeMap.
8954   if (HasDef) {
8955     if (IsAnyRegCC)
8956       setValue(CS.getInstruction(), SDValue(MN, 0));
8957     else
8958       setValue(CS.getInstruction(), Result.first);
8959   }
8960 
8961   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
8962   // call sequence. Furthermore the location of the chain and glue can change
8963   // when the AnyReg calling convention is used and the intrinsic returns a
8964   // value.
8965   if (IsAnyRegCC && HasDef) {
8966     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
8967     SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
8968     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
8969   } else
8970     DAG.ReplaceAllUsesWith(Call, MN);
8971   DAG.DeleteNode(Call);
8972 
8973   // Inform the Frame Information that we have a patchpoint in this function.
8974   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
8975 }
8976 
8977 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
8978                                             unsigned Intrinsic) {
8979   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8980   SDValue Op1 = getValue(I.getArgOperand(0));
8981   SDValue Op2;
8982   if (I.getNumArgOperands() > 1)
8983     Op2 = getValue(I.getArgOperand(1));
8984   SDLoc dl = getCurSDLoc();
8985   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8986   SDValue Res;
8987   FastMathFlags FMF;
8988   if (isa<FPMathOperator>(I))
8989     FMF = I.getFastMathFlags();
8990 
8991   switch (Intrinsic) {
8992   case Intrinsic::experimental_vector_reduce_v2_fadd:
8993     if (FMF.allowReassoc())
8994       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
8995                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2));
8996     else
8997       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FADD, dl, VT, Op1, Op2);
8998     break;
8999   case Intrinsic::experimental_vector_reduce_v2_fmul:
9000     if (FMF.allowReassoc())
9001       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
9002                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2));
9003     else
9004       Res = DAG.getNode(ISD::VECREDUCE_STRICT_FMUL, dl, VT, Op1, Op2);
9005     break;
9006   case Intrinsic::experimental_vector_reduce_add:
9007     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
9008     break;
9009   case Intrinsic::experimental_vector_reduce_mul:
9010     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
9011     break;
9012   case Intrinsic::experimental_vector_reduce_and:
9013     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
9014     break;
9015   case Intrinsic::experimental_vector_reduce_or:
9016     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
9017     break;
9018   case Intrinsic::experimental_vector_reduce_xor:
9019     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
9020     break;
9021   case Intrinsic::experimental_vector_reduce_smax:
9022     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
9023     break;
9024   case Intrinsic::experimental_vector_reduce_smin:
9025     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
9026     break;
9027   case Intrinsic::experimental_vector_reduce_umax:
9028     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
9029     break;
9030   case Intrinsic::experimental_vector_reduce_umin:
9031     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
9032     break;
9033   case Intrinsic::experimental_vector_reduce_fmax:
9034     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1);
9035     break;
9036   case Intrinsic::experimental_vector_reduce_fmin:
9037     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1);
9038     break;
9039   default:
9040     llvm_unreachable("Unhandled vector reduce intrinsic");
9041   }
9042   setValue(&I, Res);
9043 }
9044 
9045 /// Returns an AttributeList representing the attributes applied to the return
9046 /// value of the given call.
9047 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
9048   SmallVector<Attribute::AttrKind, 2> Attrs;
9049   if (CLI.RetSExt)
9050     Attrs.push_back(Attribute::SExt);
9051   if (CLI.RetZExt)
9052     Attrs.push_back(Attribute::ZExt);
9053   if (CLI.IsInReg)
9054     Attrs.push_back(Attribute::InReg);
9055 
9056   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
9057                             Attrs);
9058 }
9059 
9060 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
9061 /// implementation, which just calls LowerCall.
9062 /// FIXME: When all targets are
9063 /// migrated to using LowerCall, this hook should be integrated into SDISel.
9064 std::pair<SDValue, SDValue>
9065 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
9066   // Handle the incoming return values from the call.
9067   CLI.Ins.clear();
9068   Type *OrigRetTy = CLI.RetTy;
9069   SmallVector<EVT, 4> RetTys;
9070   SmallVector<uint64_t, 4> Offsets;
9071   auto &DL = CLI.DAG.getDataLayout();
9072   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
9073 
9074   if (CLI.IsPostTypeLegalization) {
9075     // If we are lowering a libcall after legalization, split the return type.
9076     SmallVector<EVT, 4> OldRetTys;
9077     SmallVector<uint64_t, 4> OldOffsets;
9078     RetTys.swap(OldRetTys);
9079     Offsets.swap(OldOffsets);
9080 
9081     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
9082       EVT RetVT = OldRetTys[i];
9083       uint64_t Offset = OldOffsets[i];
9084       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
9085       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
9086       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
9087       RetTys.append(NumRegs, RegisterVT);
9088       for (unsigned j = 0; j != NumRegs; ++j)
9089         Offsets.push_back(Offset + j * RegisterVTByteSZ);
9090     }
9091   }
9092 
9093   SmallVector<ISD::OutputArg, 4> Outs;
9094   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
9095 
9096   bool CanLowerReturn =
9097       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
9098                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
9099 
9100   SDValue DemoteStackSlot;
9101   int DemoteStackIdx = -100;
9102   if (!CanLowerReturn) {
9103     // FIXME: equivalent assert?
9104     // assert(!CS.hasInAllocaArgument() &&
9105     //        "sret demotion is incompatible with inalloca");
9106     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
9107     unsigned Align = DL.getPrefTypeAlignment(CLI.RetTy);
9108     MachineFunction &MF = CLI.DAG.getMachineFunction();
9109     DemoteStackIdx = MF.getFrameInfo().CreateStackObject(TySize, Align, false);
9110     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
9111                                               DL.getAllocaAddrSpace());
9112 
9113     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
9114     ArgListEntry Entry;
9115     Entry.Node = DemoteStackSlot;
9116     Entry.Ty = StackSlotPtrType;
9117     Entry.IsSExt = false;
9118     Entry.IsZExt = false;
9119     Entry.IsInReg = false;
9120     Entry.IsSRet = true;
9121     Entry.IsNest = false;
9122     Entry.IsByVal = false;
9123     Entry.IsReturned = false;
9124     Entry.IsSwiftSelf = false;
9125     Entry.IsSwiftError = false;
9126     Entry.IsCFGuardTarget = false;
9127     Entry.Alignment = Align;
9128     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
9129     CLI.NumFixedArgs += 1;
9130     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
9131 
9132     // sret demotion isn't compatible with tail-calls, since the sret argument
9133     // points into the callers stack frame.
9134     CLI.IsTailCall = false;
9135   } else {
9136     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9137         CLI.RetTy, CLI.CallConv, CLI.IsVarArg);
9138     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9139       ISD::ArgFlagsTy Flags;
9140       if (NeedsRegBlock) {
9141         Flags.setInConsecutiveRegs();
9142         if (I == RetTys.size() - 1)
9143           Flags.setInConsecutiveRegsLast();
9144       }
9145       EVT VT = RetTys[I];
9146       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9147                                                      CLI.CallConv, VT);
9148       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9149                                                        CLI.CallConv, VT);
9150       for (unsigned i = 0; i != NumRegs; ++i) {
9151         ISD::InputArg MyFlags;
9152         MyFlags.Flags = Flags;
9153         MyFlags.VT = RegisterVT;
9154         MyFlags.ArgVT = VT;
9155         MyFlags.Used = CLI.IsReturnValueUsed;
9156         if (CLI.RetTy->isPointerTy()) {
9157           MyFlags.Flags.setPointer();
9158           MyFlags.Flags.setPointerAddrSpace(
9159               cast<PointerType>(CLI.RetTy)->getAddressSpace());
9160         }
9161         if (CLI.RetSExt)
9162           MyFlags.Flags.setSExt();
9163         if (CLI.RetZExt)
9164           MyFlags.Flags.setZExt();
9165         if (CLI.IsInReg)
9166           MyFlags.Flags.setInReg();
9167         CLI.Ins.push_back(MyFlags);
9168       }
9169     }
9170   }
9171 
9172   // We push in swifterror return as the last element of CLI.Ins.
9173   ArgListTy &Args = CLI.getArgs();
9174   if (supportSwiftError()) {
9175     for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9176       if (Args[i].IsSwiftError) {
9177         ISD::InputArg MyFlags;
9178         MyFlags.VT = getPointerTy(DL);
9179         MyFlags.ArgVT = EVT(getPointerTy(DL));
9180         MyFlags.Flags.setSwiftError();
9181         CLI.Ins.push_back(MyFlags);
9182       }
9183     }
9184   }
9185 
9186   // Handle all of the outgoing arguments.
9187   CLI.Outs.clear();
9188   CLI.OutVals.clear();
9189   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9190     SmallVector<EVT, 4> ValueVTs;
9191     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
9192     // FIXME: Split arguments if CLI.IsPostTypeLegalization
9193     Type *FinalType = Args[i].Ty;
9194     if (Args[i].IsByVal)
9195       FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
9196     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9197         FinalType, CLI.CallConv, CLI.IsVarArg);
9198     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
9199          ++Value) {
9200       EVT VT = ValueVTs[Value];
9201       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
9202       SDValue Op = SDValue(Args[i].Node.getNode(),
9203                            Args[i].Node.getResNo() + Value);
9204       ISD::ArgFlagsTy Flags;
9205 
9206       // Certain targets (such as MIPS), may have a different ABI alignment
9207       // for a type depending on the context. Give the target a chance to
9208       // specify the alignment it wants.
9209       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
9210 
9211       if (Args[i].Ty->isPointerTy()) {
9212         Flags.setPointer();
9213         Flags.setPointerAddrSpace(
9214             cast<PointerType>(Args[i].Ty)->getAddressSpace());
9215       }
9216       if (Args[i].IsZExt)
9217         Flags.setZExt();
9218       if (Args[i].IsSExt)
9219         Flags.setSExt();
9220       if (Args[i].IsInReg) {
9221         // If we are using vectorcall calling convention, a structure that is
9222         // passed InReg - is surely an HVA
9223         if (CLI.CallConv == CallingConv::X86_VectorCall &&
9224             isa<StructType>(FinalType)) {
9225           // The first value of a structure is marked
9226           if (0 == Value)
9227             Flags.setHvaStart();
9228           Flags.setHva();
9229         }
9230         // Set InReg Flag
9231         Flags.setInReg();
9232       }
9233       if (Args[i].IsSRet)
9234         Flags.setSRet();
9235       if (Args[i].IsSwiftSelf)
9236         Flags.setSwiftSelf();
9237       if (Args[i].IsSwiftError)
9238         Flags.setSwiftError();
9239       if (Args[i].IsCFGuardTarget)
9240         Flags.setCFGuardTarget();
9241       if (Args[i].IsByVal)
9242         Flags.setByVal();
9243       if (Args[i].IsInAlloca) {
9244         Flags.setInAlloca();
9245         // Set the byval flag for CCAssignFn callbacks that don't know about
9246         // inalloca.  This way we can know how many bytes we should've allocated
9247         // and how many bytes a callee cleanup function will pop.  If we port
9248         // inalloca to more targets, we'll have to add custom inalloca handling
9249         // in the various CC lowering callbacks.
9250         Flags.setByVal();
9251       }
9252       if (Args[i].IsByVal || Args[i].IsInAlloca) {
9253         PointerType *Ty = cast<PointerType>(Args[i].Ty);
9254         Type *ElementTy = Ty->getElementType();
9255 
9256         unsigned FrameSize = DL.getTypeAllocSize(
9257             Args[i].ByValType ? Args[i].ByValType : ElementTy);
9258         Flags.setByValSize(FrameSize);
9259 
9260         // info is not there but there are cases it cannot get right.
9261         unsigned FrameAlign;
9262         if (Args[i].Alignment)
9263           FrameAlign = Args[i].Alignment;
9264         else
9265           FrameAlign = getByValTypeAlignment(ElementTy, DL);
9266         Flags.setByValAlign(Align(FrameAlign));
9267       }
9268       if (Args[i].IsNest)
9269         Flags.setNest();
9270       if (NeedsRegBlock)
9271         Flags.setInConsecutiveRegs();
9272       Flags.setOrigAlign(OriginalAlignment);
9273 
9274       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9275                                                  CLI.CallConv, VT);
9276       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9277                                                         CLI.CallConv, VT);
9278       SmallVector<SDValue, 4> Parts(NumParts);
9279       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
9280 
9281       if (Args[i].IsSExt)
9282         ExtendKind = ISD::SIGN_EXTEND;
9283       else if (Args[i].IsZExt)
9284         ExtendKind = ISD::ZERO_EXTEND;
9285 
9286       // Conservatively only handle 'returned' on non-vectors that can be lowered,
9287       // for now.
9288       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
9289           CanLowerReturn) {
9290         assert((CLI.RetTy == Args[i].Ty ||
9291                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
9292                  CLI.RetTy->getPointerAddressSpace() ==
9293                      Args[i].Ty->getPointerAddressSpace())) &&
9294                RetTys.size() == NumValues && "unexpected use of 'returned'");
9295         // Before passing 'returned' to the target lowering code, ensure that
9296         // either the register MVT and the actual EVT are the same size or that
9297         // the return value and argument are extended in the same way; in these
9298         // cases it's safe to pass the argument register value unchanged as the
9299         // return register value (although it's at the target's option whether
9300         // to do so)
9301         // TODO: allow code generation to take advantage of partially preserved
9302         // registers rather than clobbering the entire register when the
9303         // parameter extension method is not compatible with the return
9304         // extension method
9305         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
9306             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
9307              CLI.RetZExt == Args[i].IsZExt))
9308           Flags.setReturned();
9309       }
9310 
9311       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
9312                      CLI.CS.getInstruction(), CLI.CallConv, ExtendKind);
9313 
9314       for (unsigned j = 0; j != NumParts; ++j) {
9315         // if it isn't first piece, alignment must be 1
9316         // For scalable vectors the scalable part is currently handled
9317         // by individual targets, so we just use the known minimum size here.
9318         ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
9319                     i < CLI.NumFixedArgs, i,
9320                     j*Parts[j].getValueType().getStoreSize().getKnownMinSize());
9321         if (NumParts > 1 && j == 0)
9322           MyFlags.Flags.setSplit();
9323         else if (j != 0) {
9324           MyFlags.Flags.setOrigAlign(Align(1));
9325           if (j == NumParts - 1)
9326             MyFlags.Flags.setSplitEnd();
9327         }
9328 
9329         CLI.Outs.push_back(MyFlags);
9330         CLI.OutVals.push_back(Parts[j]);
9331       }
9332 
9333       if (NeedsRegBlock && Value == NumValues - 1)
9334         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
9335     }
9336   }
9337 
9338   SmallVector<SDValue, 4> InVals;
9339   CLI.Chain = LowerCall(CLI, InVals);
9340 
9341   // Update CLI.InVals to use outside of this function.
9342   CLI.InVals = InVals;
9343 
9344   // Verify that the target's LowerCall behaved as expected.
9345   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
9346          "LowerCall didn't return a valid chain!");
9347   assert((!CLI.IsTailCall || InVals.empty()) &&
9348          "LowerCall emitted a return value for a tail call!");
9349   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
9350          "LowerCall didn't emit the correct number of values!");
9351 
9352   // For a tail call, the return value is merely live-out and there aren't
9353   // any nodes in the DAG representing it. Return a special value to
9354   // indicate that a tail call has been emitted and no more Instructions
9355   // should be processed in the current block.
9356   if (CLI.IsTailCall) {
9357     CLI.DAG.setRoot(CLI.Chain);
9358     return std::make_pair(SDValue(), SDValue());
9359   }
9360 
9361 #ifndef NDEBUG
9362   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
9363     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
9364     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
9365            "LowerCall emitted a value with the wrong type!");
9366   }
9367 #endif
9368 
9369   SmallVector<SDValue, 4> ReturnValues;
9370   if (!CanLowerReturn) {
9371     // The instruction result is the result of loading from the
9372     // hidden sret parameter.
9373     SmallVector<EVT, 1> PVTs;
9374     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
9375 
9376     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
9377     assert(PVTs.size() == 1 && "Pointers should fit in one register");
9378     EVT PtrVT = PVTs[0];
9379 
9380     unsigned NumValues = RetTys.size();
9381     ReturnValues.resize(NumValues);
9382     SmallVector<SDValue, 4> Chains(NumValues);
9383 
9384     // An aggregate return value cannot wrap around the address space, so
9385     // offsets to its parts don't wrap either.
9386     SDNodeFlags Flags;
9387     Flags.setNoUnsignedWrap(true);
9388 
9389     for (unsigned i = 0; i < NumValues; ++i) {
9390       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
9391                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
9392                                                         PtrVT), Flags);
9393       SDValue L = CLI.DAG.getLoad(
9394           RetTys[i], CLI.DL, CLI.Chain, Add,
9395           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
9396                                             DemoteStackIdx, Offsets[i]),
9397           /* Alignment = */ 1);
9398       ReturnValues[i] = L;
9399       Chains[i] = L.getValue(1);
9400     }
9401 
9402     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
9403   } else {
9404     // Collect the legal value parts into potentially illegal values
9405     // that correspond to the original function's return values.
9406     Optional<ISD::NodeType> AssertOp;
9407     if (CLI.RetSExt)
9408       AssertOp = ISD::AssertSext;
9409     else if (CLI.RetZExt)
9410       AssertOp = ISD::AssertZext;
9411     unsigned CurReg = 0;
9412     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9413       EVT VT = RetTys[I];
9414       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9415                                                      CLI.CallConv, VT);
9416       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9417                                                        CLI.CallConv, VT);
9418 
9419       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
9420                                               NumRegs, RegisterVT, VT, nullptr,
9421                                               CLI.CallConv, AssertOp));
9422       CurReg += NumRegs;
9423     }
9424 
9425     // For a function returning void, there is no return value. We can't create
9426     // such a node, so we just return a null return value in that case. In
9427     // that case, nothing will actually look at the value.
9428     if (ReturnValues.empty())
9429       return std::make_pair(SDValue(), CLI.Chain);
9430   }
9431 
9432   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
9433                                 CLI.DAG.getVTList(RetTys), ReturnValues);
9434   return std::make_pair(Res, CLI.Chain);
9435 }
9436 
9437 void TargetLowering::LowerOperationWrapper(SDNode *N,
9438                                            SmallVectorImpl<SDValue> &Results,
9439                                            SelectionDAG &DAG) const {
9440   if (SDValue Res = LowerOperation(SDValue(N, 0), DAG))
9441     Results.push_back(Res);
9442 }
9443 
9444 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
9445   llvm_unreachable("LowerOperation not implemented for this target!");
9446 }
9447 
9448 void
9449 SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
9450   SDValue Op = getNonRegisterValue(V);
9451   assert((Op.getOpcode() != ISD::CopyFromReg ||
9452           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
9453          "Copy from a reg to the same reg!");
9454   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
9455 
9456   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9457   // If this is an InlineAsm we have to match the registers required, not the
9458   // notional registers required by the type.
9459 
9460   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
9461                    None); // This is not an ABI copy.
9462   SDValue Chain = DAG.getEntryNode();
9463 
9464   ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
9465                               FuncInfo.PreferredExtendType.end())
9466                                  ? ISD::ANY_EXTEND
9467                                  : FuncInfo.PreferredExtendType[V];
9468   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
9469   PendingExports.push_back(Chain);
9470 }
9471 
9472 #include "llvm/CodeGen/SelectionDAGISel.h"
9473 
9474 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
9475 /// entry block, return true.  This includes arguments used by switches, since
9476 /// the switch may expand into multiple basic blocks.
9477 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
9478   // With FastISel active, we may be splitting blocks, so force creation
9479   // of virtual registers for all non-dead arguments.
9480   if (FastISel)
9481     return A->use_empty();
9482 
9483   const BasicBlock &Entry = A->getParent()->front();
9484   for (const User *U : A->users())
9485     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
9486       return false;  // Use not in entry block.
9487 
9488   return true;
9489 }
9490 
9491 using ArgCopyElisionMapTy =
9492     DenseMap<const Argument *,
9493              std::pair<const AllocaInst *, const StoreInst *>>;
9494 
9495 /// Scan the entry block of the function in FuncInfo for arguments that look
9496 /// like copies into a local alloca. Record any copied arguments in
9497 /// ArgCopyElisionCandidates.
9498 static void
9499 findArgumentCopyElisionCandidates(const DataLayout &DL,
9500                                   FunctionLoweringInfo *FuncInfo,
9501                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
9502   // Record the state of every static alloca used in the entry block. Argument
9503   // allocas are all used in the entry block, so we need approximately as many
9504   // entries as we have arguments.
9505   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
9506   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
9507   unsigned NumArgs = FuncInfo->Fn->arg_size();
9508   StaticAllocas.reserve(NumArgs * 2);
9509 
9510   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
9511     if (!V)
9512       return nullptr;
9513     V = V->stripPointerCasts();
9514     const auto *AI = dyn_cast<AllocaInst>(V);
9515     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
9516       return nullptr;
9517     auto Iter = StaticAllocas.insert({AI, Unknown});
9518     return &Iter.first->second;
9519   };
9520 
9521   // Look for stores of arguments to static allocas. Look through bitcasts and
9522   // GEPs to handle type coercions, as long as the alloca is fully initialized
9523   // by the store. Any non-store use of an alloca escapes it and any subsequent
9524   // unanalyzed store might write it.
9525   // FIXME: Handle structs initialized with multiple stores.
9526   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
9527     // Look for stores, and handle non-store uses conservatively.
9528     const auto *SI = dyn_cast<StoreInst>(&I);
9529     if (!SI) {
9530       // We will look through cast uses, so ignore them completely.
9531       if (I.isCast())
9532         continue;
9533       // Ignore debug info intrinsics, they don't escape or store to allocas.
9534       if (isa<DbgInfoIntrinsic>(I))
9535         continue;
9536       // This is an unknown instruction. Assume it escapes or writes to all
9537       // static alloca operands.
9538       for (const Use &U : I.operands()) {
9539         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
9540           *Info = StaticAllocaInfo::Clobbered;
9541       }
9542       continue;
9543     }
9544 
9545     // If the stored value is a static alloca, mark it as escaped.
9546     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
9547       *Info = StaticAllocaInfo::Clobbered;
9548 
9549     // Check if the destination is a static alloca.
9550     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
9551     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
9552     if (!Info)
9553       continue;
9554     const AllocaInst *AI = cast<AllocaInst>(Dst);
9555 
9556     // Skip allocas that have been initialized or clobbered.
9557     if (*Info != StaticAllocaInfo::Unknown)
9558       continue;
9559 
9560     // Check if the stored value is an argument, and that this store fully
9561     // initializes the alloca. Don't elide copies from the same argument twice.
9562     const Value *Val = SI->getValueOperand()->stripPointerCasts();
9563     const auto *Arg = dyn_cast<Argument>(Val);
9564     if (!Arg || Arg->hasInAllocaAttr() || Arg->hasByValAttr() ||
9565         Arg->getType()->isEmptyTy() ||
9566         DL.getTypeStoreSize(Arg->getType()) !=
9567             DL.getTypeAllocSize(AI->getAllocatedType()) ||
9568         ArgCopyElisionCandidates.count(Arg)) {
9569       *Info = StaticAllocaInfo::Clobbered;
9570       continue;
9571     }
9572 
9573     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
9574                       << '\n');
9575 
9576     // Mark this alloca and store for argument copy elision.
9577     *Info = StaticAllocaInfo::Elidable;
9578     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
9579 
9580     // Stop scanning if we've seen all arguments. This will happen early in -O0
9581     // builds, which is useful, because -O0 builds have large entry blocks and
9582     // many allocas.
9583     if (ArgCopyElisionCandidates.size() == NumArgs)
9584       break;
9585   }
9586 }
9587 
9588 /// Try to elide argument copies from memory into a local alloca. Succeeds if
9589 /// ArgVal is a load from a suitable fixed stack object.
9590 static void tryToElideArgumentCopy(
9591     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
9592     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
9593     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
9594     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
9595     SDValue ArgVal, bool &ArgHasUses) {
9596   // Check if this is a load from a fixed stack object.
9597   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
9598   if (!LNode)
9599     return;
9600   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
9601   if (!FINode)
9602     return;
9603 
9604   // Check that the fixed stack object is the right size and alignment.
9605   // Look at the alignment that the user wrote on the alloca instead of looking
9606   // at the stack object.
9607   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
9608   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
9609   const AllocaInst *AI = ArgCopyIter->second.first;
9610   int FixedIndex = FINode->getIndex();
9611   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
9612   int OldIndex = AllocaIndex;
9613   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
9614   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
9615     LLVM_DEBUG(
9616         dbgs() << "  argument copy elision failed due to bad fixed stack "
9617                   "object size\n");
9618     return;
9619   }
9620   unsigned RequiredAlignment = AI->getAlignment();
9621   if (!RequiredAlignment) {
9622     RequiredAlignment = FuncInfo.MF->getDataLayout().getABITypeAlignment(
9623         AI->getAllocatedType());
9624   }
9625   if (MFI.getObjectAlignment(FixedIndex) < RequiredAlignment) {
9626     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
9627                          "greater than stack argument alignment ("
9628                       << RequiredAlignment << " vs "
9629                       << MFI.getObjectAlignment(FixedIndex) << ")\n");
9630     return;
9631   }
9632 
9633   // Perform the elision. Delete the old stack object and replace its only use
9634   // in the variable info map. Mark the stack object as mutable.
9635   LLVM_DEBUG({
9636     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
9637            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
9638            << '\n';
9639   });
9640   MFI.RemoveStackObject(OldIndex);
9641   MFI.setIsImmutableObjectIndex(FixedIndex, false);
9642   AllocaIndex = FixedIndex;
9643   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
9644   Chains.push_back(ArgVal.getValue(1));
9645 
9646   // Avoid emitting code for the store implementing the copy.
9647   const StoreInst *SI = ArgCopyIter->second.second;
9648   ElidedArgCopyInstrs.insert(SI);
9649 
9650   // Check for uses of the argument again so that we can avoid exporting ArgVal
9651   // if it is't used by anything other than the store.
9652   for (const Value *U : Arg.users()) {
9653     if (U != SI) {
9654       ArgHasUses = true;
9655       break;
9656     }
9657   }
9658 }
9659 
9660 void SelectionDAGISel::LowerArguments(const Function &F) {
9661   SelectionDAG &DAG = SDB->DAG;
9662   SDLoc dl = SDB->getCurSDLoc();
9663   const DataLayout &DL = DAG.getDataLayout();
9664   SmallVector<ISD::InputArg, 16> Ins;
9665 
9666   if (!FuncInfo->CanLowerReturn) {
9667     // Put in an sret pointer parameter before all the other parameters.
9668     SmallVector<EVT, 1> ValueVTs;
9669     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9670                     F.getReturnType()->getPointerTo(
9671                         DAG.getDataLayout().getAllocaAddrSpace()),
9672                     ValueVTs);
9673 
9674     // NOTE: Assuming that a pointer will never break down to more than one VT
9675     // or one register.
9676     ISD::ArgFlagsTy Flags;
9677     Flags.setSRet();
9678     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
9679     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
9680                          ISD::InputArg::NoArgIndex, 0);
9681     Ins.push_back(RetArg);
9682   }
9683 
9684   // Look for stores of arguments to static allocas. Mark such arguments with a
9685   // flag to ask the target to give us the memory location of that argument if
9686   // available.
9687   ArgCopyElisionMapTy ArgCopyElisionCandidates;
9688   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
9689                                     ArgCopyElisionCandidates);
9690 
9691   // Set up the incoming argument description vector.
9692   for (const Argument &Arg : F.args()) {
9693     unsigned ArgNo = Arg.getArgNo();
9694     SmallVector<EVT, 4> ValueVTs;
9695     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9696     bool isArgValueUsed = !Arg.use_empty();
9697     unsigned PartBase = 0;
9698     Type *FinalType = Arg.getType();
9699     if (Arg.hasAttribute(Attribute::ByVal))
9700       FinalType = Arg.getParamByValType();
9701     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
9702         FinalType, F.getCallingConv(), F.isVarArg());
9703     for (unsigned Value = 0, NumValues = ValueVTs.size();
9704          Value != NumValues; ++Value) {
9705       EVT VT = ValueVTs[Value];
9706       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
9707       ISD::ArgFlagsTy Flags;
9708 
9709       // Certain targets (such as MIPS), may have a different ABI alignment
9710       // for a type depending on the context. Give the target a chance to
9711       // specify the alignment it wants.
9712       const Align OriginalAlignment(
9713           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
9714 
9715       if (Arg.getType()->isPointerTy()) {
9716         Flags.setPointer();
9717         Flags.setPointerAddrSpace(
9718             cast<PointerType>(Arg.getType())->getAddressSpace());
9719       }
9720       if (Arg.hasAttribute(Attribute::ZExt))
9721         Flags.setZExt();
9722       if (Arg.hasAttribute(Attribute::SExt))
9723         Flags.setSExt();
9724       if (Arg.hasAttribute(Attribute::InReg)) {
9725         // If we are using vectorcall calling convention, a structure that is
9726         // passed InReg - is surely an HVA
9727         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
9728             isa<StructType>(Arg.getType())) {
9729           // The first value of a structure is marked
9730           if (0 == Value)
9731             Flags.setHvaStart();
9732           Flags.setHva();
9733         }
9734         // Set InReg Flag
9735         Flags.setInReg();
9736       }
9737       if (Arg.hasAttribute(Attribute::StructRet))
9738         Flags.setSRet();
9739       if (Arg.hasAttribute(Attribute::SwiftSelf))
9740         Flags.setSwiftSelf();
9741       if (Arg.hasAttribute(Attribute::SwiftError))
9742         Flags.setSwiftError();
9743       if (Arg.hasAttribute(Attribute::ByVal))
9744         Flags.setByVal();
9745       if (Arg.hasAttribute(Attribute::InAlloca)) {
9746         Flags.setInAlloca();
9747         // Set the byval flag for CCAssignFn callbacks that don't know about
9748         // inalloca.  This way we can know how many bytes we should've allocated
9749         // and how many bytes a callee cleanup function will pop.  If we port
9750         // inalloca to more targets, we'll have to add custom inalloca handling
9751         // in the various CC lowering callbacks.
9752         Flags.setByVal();
9753       }
9754       if (F.getCallingConv() == CallingConv::X86_INTR) {
9755         // IA Interrupt passes frame (1st parameter) by value in the stack.
9756         if (ArgNo == 0)
9757           Flags.setByVal();
9758       }
9759       if (Flags.isByVal() || Flags.isInAlloca()) {
9760         Type *ElementTy = Arg.getParamByValType();
9761 
9762         // For ByVal, size and alignment should be passed from FE.  BE will
9763         // guess if this info is not there but there are cases it cannot get
9764         // right.
9765         unsigned FrameSize = DL.getTypeAllocSize(Arg.getParamByValType());
9766         Flags.setByValSize(FrameSize);
9767 
9768         unsigned FrameAlign;
9769         if (Arg.getParamAlignment())
9770           FrameAlign = Arg.getParamAlignment();
9771         else
9772           FrameAlign = TLI->getByValTypeAlignment(ElementTy, DL);
9773         Flags.setByValAlign(Align(FrameAlign));
9774       }
9775       if (Arg.hasAttribute(Attribute::Nest))
9776         Flags.setNest();
9777       if (NeedsRegBlock)
9778         Flags.setInConsecutiveRegs();
9779       Flags.setOrigAlign(OriginalAlignment);
9780       if (ArgCopyElisionCandidates.count(&Arg))
9781         Flags.setCopyElisionCandidate();
9782       if (Arg.hasAttribute(Attribute::Returned))
9783         Flags.setReturned();
9784 
9785       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
9786           *CurDAG->getContext(), F.getCallingConv(), VT);
9787       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
9788           *CurDAG->getContext(), F.getCallingConv(), VT);
9789       for (unsigned i = 0; i != NumRegs; ++i) {
9790         // For scalable vectors, use the minimum size; individual targets
9791         // are responsible for handling scalable vector arguments and
9792         // return values.
9793         ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
9794                  ArgNo, PartBase+i*RegisterVT.getStoreSize().getKnownMinSize());
9795         if (NumRegs > 1 && i == 0)
9796           MyFlags.Flags.setSplit();
9797         // if it isn't first piece, alignment must be 1
9798         else if (i > 0) {
9799           MyFlags.Flags.setOrigAlign(Align(1));
9800           if (i == NumRegs - 1)
9801             MyFlags.Flags.setSplitEnd();
9802         }
9803         Ins.push_back(MyFlags);
9804       }
9805       if (NeedsRegBlock && Value == NumValues - 1)
9806         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
9807       PartBase += VT.getStoreSize().getKnownMinSize();
9808     }
9809   }
9810 
9811   // Call the target to set up the argument values.
9812   SmallVector<SDValue, 8> InVals;
9813   SDValue NewRoot = TLI->LowerFormalArguments(
9814       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
9815 
9816   // Verify that the target's LowerFormalArguments behaved as expected.
9817   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
9818          "LowerFormalArguments didn't return a valid chain!");
9819   assert(InVals.size() == Ins.size() &&
9820          "LowerFormalArguments didn't emit the correct number of values!");
9821   LLVM_DEBUG({
9822     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
9823       assert(InVals[i].getNode() &&
9824              "LowerFormalArguments emitted a null value!");
9825       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
9826              "LowerFormalArguments emitted a value with the wrong type!");
9827     }
9828   });
9829 
9830   // Update the DAG with the new chain value resulting from argument lowering.
9831   DAG.setRoot(NewRoot);
9832 
9833   // Set up the argument values.
9834   unsigned i = 0;
9835   if (!FuncInfo->CanLowerReturn) {
9836     // Create a virtual register for the sret pointer, and put in a copy
9837     // from the sret argument into it.
9838     SmallVector<EVT, 1> ValueVTs;
9839     ComputeValueVTs(*TLI, DAG.getDataLayout(),
9840                     F.getReturnType()->getPointerTo(
9841                         DAG.getDataLayout().getAllocaAddrSpace()),
9842                     ValueVTs);
9843     MVT VT = ValueVTs[0].getSimpleVT();
9844     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
9845     Optional<ISD::NodeType> AssertOp = None;
9846     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT,
9847                                         nullptr, F.getCallingConv(), AssertOp);
9848 
9849     MachineFunction& MF = SDB->DAG.getMachineFunction();
9850     MachineRegisterInfo& RegInfo = MF.getRegInfo();
9851     Register SRetReg =
9852         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
9853     FuncInfo->DemoteRegister = SRetReg;
9854     NewRoot =
9855         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
9856     DAG.setRoot(NewRoot);
9857 
9858     // i indexes lowered arguments.  Bump it past the hidden sret argument.
9859     ++i;
9860   }
9861 
9862   SmallVector<SDValue, 4> Chains;
9863   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
9864   for (const Argument &Arg : F.args()) {
9865     SmallVector<SDValue, 4> ArgValues;
9866     SmallVector<EVT, 4> ValueVTs;
9867     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
9868     unsigned NumValues = ValueVTs.size();
9869     if (NumValues == 0)
9870       continue;
9871 
9872     bool ArgHasUses = !Arg.use_empty();
9873 
9874     // Elide the copying store if the target loaded this argument from a
9875     // suitable fixed stack object.
9876     if (Ins[i].Flags.isCopyElisionCandidate()) {
9877       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
9878                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
9879                              InVals[i], ArgHasUses);
9880     }
9881 
9882     // If this argument is unused then remember its value. It is used to generate
9883     // debugging information.
9884     bool isSwiftErrorArg =
9885         TLI->supportSwiftError() &&
9886         Arg.hasAttribute(Attribute::SwiftError);
9887     if (!ArgHasUses && !isSwiftErrorArg) {
9888       SDB->setUnusedArgValue(&Arg, InVals[i]);
9889 
9890       // Also remember any frame index for use in FastISel.
9891       if (FrameIndexSDNode *FI =
9892           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
9893         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9894     }
9895 
9896     for (unsigned Val = 0; Val != NumValues; ++Val) {
9897       EVT VT = ValueVTs[Val];
9898       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
9899                                                       F.getCallingConv(), VT);
9900       unsigned NumParts = TLI->getNumRegistersForCallingConv(
9901           *CurDAG->getContext(), F.getCallingConv(), VT);
9902 
9903       // Even an apparent 'unused' swifterror argument needs to be returned. So
9904       // we do generate a copy for it that can be used on return from the
9905       // function.
9906       if (ArgHasUses || isSwiftErrorArg) {
9907         Optional<ISD::NodeType> AssertOp;
9908         if (Arg.hasAttribute(Attribute::SExt))
9909           AssertOp = ISD::AssertSext;
9910         else if (Arg.hasAttribute(Attribute::ZExt))
9911           AssertOp = ISD::AssertZext;
9912 
9913         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
9914                                              PartVT, VT, nullptr,
9915                                              F.getCallingConv(), AssertOp));
9916       }
9917 
9918       i += NumParts;
9919     }
9920 
9921     // We don't need to do anything else for unused arguments.
9922     if (ArgValues.empty())
9923       continue;
9924 
9925     // Note down frame index.
9926     if (FrameIndexSDNode *FI =
9927         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
9928       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9929 
9930     SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
9931                                      SDB->getCurSDLoc());
9932 
9933     SDB->setValue(&Arg, Res);
9934     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
9935       // We want to associate the argument with the frame index, among
9936       // involved operands, that correspond to the lowest address. The
9937       // getCopyFromParts function, called earlier, is swapping the order of
9938       // the operands to BUILD_PAIR depending on endianness. The result of
9939       // that swapping is that the least significant bits of the argument will
9940       // be in the first operand of the BUILD_PAIR node, and the most
9941       // significant bits will be in the second operand.
9942       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
9943       if (LoadSDNode *LNode =
9944           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
9945         if (FrameIndexSDNode *FI =
9946             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
9947           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
9948     }
9949 
9950     // Analyses past this point are naive and don't expect an assertion.
9951     if (Res.getOpcode() == ISD::AssertZext)
9952       Res = Res.getOperand(0);
9953 
9954     // Update the SwiftErrorVRegDefMap.
9955     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
9956       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9957       if (Register::isVirtualRegister(Reg))
9958         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
9959                                    Reg);
9960     }
9961 
9962     // If this argument is live outside of the entry block, insert a copy from
9963     // wherever we got it to the vreg that other BB's will reference it as.
9964     if (Res.getOpcode() == ISD::CopyFromReg) {
9965       // If we can, though, try to skip creating an unnecessary vreg.
9966       // FIXME: This isn't very clean... it would be nice to make this more
9967       // general.
9968       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
9969       if (Register::isVirtualRegister(Reg)) {
9970         FuncInfo->ValueMap[&Arg] = Reg;
9971         continue;
9972       }
9973     }
9974     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
9975       FuncInfo->InitializeRegForValue(&Arg);
9976       SDB->CopyToExportRegsIfNeeded(&Arg);
9977     }
9978   }
9979 
9980   if (!Chains.empty()) {
9981     Chains.push_back(NewRoot);
9982     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
9983   }
9984 
9985   DAG.setRoot(NewRoot);
9986 
9987   assert(i == InVals.size() && "Argument register count mismatch!");
9988 
9989   // If any argument copy elisions occurred and we have debug info, update the
9990   // stale frame indices used in the dbg.declare variable info table.
9991   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
9992   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
9993     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
9994       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
9995       if (I != ArgCopyElisionFrameIndexMap.end())
9996         VI.Slot = I->second;
9997     }
9998   }
9999 
10000   // Finally, if the target has anything special to do, allow it to do so.
10001   EmitFunctionEntryCode();
10002 }
10003 
10004 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
10005 /// ensure constants are generated when needed.  Remember the virtual registers
10006 /// that need to be added to the Machine PHI nodes as input.  We cannot just
10007 /// directly add them, because expansion might result in multiple MBB's for one
10008 /// BB.  As such, the start of the BB might correspond to a different MBB than
10009 /// the end.
10010 void
10011 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
10012   const Instruction *TI = LLVMBB->getTerminator();
10013 
10014   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
10015 
10016   // Check PHI nodes in successors that expect a value to be available from this
10017   // block.
10018   for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
10019     const BasicBlock *SuccBB = TI->getSuccessor(succ);
10020     if (!isa<PHINode>(SuccBB->begin())) continue;
10021     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
10022 
10023     // If this terminator has multiple identical successors (common for
10024     // switches), only handle each succ once.
10025     if (!SuccsHandled.insert(SuccMBB).second)
10026       continue;
10027 
10028     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
10029 
10030     // At this point we know that there is a 1-1 correspondence between LLVM PHI
10031     // nodes and Machine PHI nodes, but the incoming operands have not been
10032     // emitted yet.
10033     for (const PHINode &PN : SuccBB->phis()) {
10034       // Ignore dead phi's.
10035       if (PN.use_empty())
10036         continue;
10037 
10038       // Skip empty types
10039       if (PN.getType()->isEmptyTy())
10040         continue;
10041 
10042       unsigned Reg;
10043       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
10044 
10045       if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
10046         unsigned &RegOut = ConstantsOut[C];
10047         if (RegOut == 0) {
10048           RegOut = FuncInfo.CreateRegs(C);
10049           CopyValueToVirtualRegister(C, RegOut);
10050         }
10051         Reg = RegOut;
10052       } else {
10053         DenseMap<const Value *, unsigned>::iterator I =
10054           FuncInfo.ValueMap.find(PHIOp);
10055         if (I != FuncInfo.ValueMap.end())
10056           Reg = I->second;
10057         else {
10058           assert(isa<AllocaInst>(PHIOp) &&
10059                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
10060                  "Didn't codegen value into a register!??");
10061           Reg = FuncInfo.CreateRegs(PHIOp);
10062           CopyValueToVirtualRegister(PHIOp, Reg);
10063         }
10064       }
10065 
10066       // Remember that this register needs to added to the machine PHI node as
10067       // the input for this MBB.
10068       SmallVector<EVT, 4> ValueVTs;
10069       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10070       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
10071       for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
10072         EVT VT = ValueVTs[vti];
10073         unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
10074         for (unsigned i = 0, e = NumRegisters; i != e; ++i)
10075           FuncInfo.PHINodesToUpdate.push_back(
10076               std::make_pair(&*MBBI++, Reg + i));
10077         Reg += NumRegisters;
10078       }
10079     }
10080   }
10081 
10082   ConstantsOut.clear();
10083 }
10084 
10085 /// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
10086 /// is 0.
10087 MachineBasicBlock *
10088 SelectionDAGBuilder::StackProtectorDescriptor::
10089 AddSuccessorMBB(const BasicBlock *BB,
10090                 MachineBasicBlock *ParentMBB,
10091                 bool IsLikely,
10092                 MachineBasicBlock *SuccMBB) {
10093   // If SuccBB has not been created yet, create it.
10094   if (!SuccMBB) {
10095     MachineFunction *MF = ParentMBB->getParent();
10096     MachineFunction::iterator BBI(ParentMBB);
10097     SuccMBB = MF->CreateMachineBasicBlock(BB);
10098     MF->insert(++BBI, SuccMBB);
10099   }
10100   // Add it as a successor of ParentMBB.
10101   ParentMBB->addSuccessor(
10102       SuccMBB, BranchProbabilityInfo::getBranchProbStackProtector(IsLikely));
10103   return SuccMBB;
10104 }
10105 
10106 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
10107   MachineFunction::iterator I(MBB);
10108   if (++I == FuncInfo.MF->end())
10109     return nullptr;
10110   return &*I;
10111 }
10112 
10113 /// During lowering new call nodes can be created (such as memset, etc.).
10114 /// Those will become new roots of the current DAG, but complications arise
10115 /// when they are tail calls. In such cases, the call lowering will update
10116 /// the root, but the builder still needs to know that a tail call has been
10117 /// lowered in order to avoid generating an additional return.
10118 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
10119   // If the node is null, we do have a tail call.
10120   if (MaybeTC.getNode() != nullptr)
10121     DAG.setRoot(MaybeTC);
10122   else
10123     HasTailCall = true;
10124 }
10125 
10126 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
10127                                         MachineBasicBlock *SwitchMBB,
10128                                         MachineBasicBlock *DefaultMBB) {
10129   MachineFunction *CurMF = FuncInfo.MF;
10130   MachineBasicBlock *NextMBB = nullptr;
10131   MachineFunction::iterator BBI(W.MBB);
10132   if (++BBI != FuncInfo.MF->end())
10133     NextMBB = &*BBI;
10134 
10135   unsigned Size = W.LastCluster - W.FirstCluster + 1;
10136 
10137   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10138 
10139   if (Size == 2 && W.MBB == SwitchMBB) {
10140     // If any two of the cases has the same destination, and if one value
10141     // is the same as the other, but has one bit unset that the other has set,
10142     // use bit manipulation to do two compares at once.  For example:
10143     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
10144     // TODO: This could be extended to merge any 2 cases in switches with 3
10145     // cases.
10146     // TODO: Handle cases where W.CaseBB != SwitchBB.
10147     CaseCluster &Small = *W.FirstCluster;
10148     CaseCluster &Big = *W.LastCluster;
10149 
10150     if (Small.Low == Small.High && Big.Low == Big.High &&
10151         Small.MBB == Big.MBB) {
10152       const APInt &SmallValue = Small.Low->getValue();
10153       const APInt &BigValue = Big.Low->getValue();
10154 
10155       // Check that there is only one bit different.
10156       APInt CommonBit = BigValue ^ SmallValue;
10157       if (CommonBit.isPowerOf2()) {
10158         SDValue CondLHS = getValue(Cond);
10159         EVT VT = CondLHS.getValueType();
10160         SDLoc DL = getCurSDLoc();
10161 
10162         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
10163                                  DAG.getConstant(CommonBit, DL, VT));
10164         SDValue Cond = DAG.getSetCC(
10165             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
10166             ISD::SETEQ);
10167 
10168         // Update successor info.
10169         // Both Small and Big will jump to Small.BB, so we sum up the
10170         // probabilities.
10171         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
10172         if (BPI)
10173           addSuccessorWithProb(
10174               SwitchMBB, DefaultMBB,
10175               // The default destination is the first successor in IR.
10176               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
10177         else
10178           addSuccessorWithProb(SwitchMBB, DefaultMBB);
10179 
10180         // Insert the true branch.
10181         SDValue BrCond =
10182             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
10183                         DAG.getBasicBlock(Small.MBB));
10184         // Insert the false branch.
10185         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
10186                              DAG.getBasicBlock(DefaultMBB));
10187 
10188         DAG.setRoot(BrCond);
10189         return;
10190       }
10191     }
10192   }
10193 
10194   if (TM.getOptLevel() != CodeGenOpt::None) {
10195     // Here, we order cases by probability so the most likely case will be
10196     // checked first. However, two clusters can have the same probability in
10197     // which case their relative ordering is non-deterministic. So we use Low
10198     // as a tie-breaker as clusters are guaranteed to never overlap.
10199     llvm::sort(W.FirstCluster, W.LastCluster + 1,
10200                [](const CaseCluster &a, const CaseCluster &b) {
10201       return a.Prob != b.Prob ?
10202              a.Prob > b.Prob :
10203              a.Low->getValue().slt(b.Low->getValue());
10204     });
10205 
10206     // Rearrange the case blocks so that the last one falls through if possible
10207     // without changing the order of probabilities.
10208     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
10209       --I;
10210       if (I->Prob > W.LastCluster->Prob)
10211         break;
10212       if (I->Kind == CC_Range && I->MBB == NextMBB) {
10213         std::swap(*I, *W.LastCluster);
10214         break;
10215       }
10216     }
10217   }
10218 
10219   // Compute total probability.
10220   BranchProbability DefaultProb = W.DefaultProb;
10221   BranchProbability UnhandledProbs = DefaultProb;
10222   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
10223     UnhandledProbs += I->Prob;
10224 
10225   MachineBasicBlock *CurMBB = W.MBB;
10226   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
10227     bool FallthroughUnreachable = false;
10228     MachineBasicBlock *Fallthrough;
10229     if (I == W.LastCluster) {
10230       // For the last cluster, fall through to the default destination.
10231       Fallthrough = DefaultMBB;
10232       FallthroughUnreachable = isa<UnreachableInst>(
10233           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
10234     } else {
10235       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
10236       CurMF->insert(BBI, Fallthrough);
10237       // Put Cond in a virtual register to make it available from the new blocks.
10238       ExportFromCurrentBlock(Cond);
10239     }
10240     UnhandledProbs -= I->Prob;
10241 
10242     switch (I->Kind) {
10243       case CC_JumpTable: {
10244         // FIXME: Optimize away range check based on pivot comparisons.
10245         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
10246         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
10247 
10248         // The jump block hasn't been inserted yet; insert it here.
10249         MachineBasicBlock *JumpMBB = JT->MBB;
10250         CurMF->insert(BBI, JumpMBB);
10251 
10252         auto JumpProb = I->Prob;
10253         auto FallthroughProb = UnhandledProbs;
10254 
10255         // If the default statement is a target of the jump table, we evenly
10256         // distribute the default probability to successors of CurMBB. Also
10257         // update the probability on the edge from JumpMBB to Fallthrough.
10258         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
10259                                               SE = JumpMBB->succ_end();
10260              SI != SE; ++SI) {
10261           if (*SI == DefaultMBB) {
10262             JumpProb += DefaultProb / 2;
10263             FallthroughProb -= DefaultProb / 2;
10264             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
10265             JumpMBB->normalizeSuccProbs();
10266             break;
10267           }
10268         }
10269 
10270         if (FallthroughUnreachable) {
10271           // Skip the range check if the fallthrough block is unreachable.
10272           JTH->OmitRangeCheck = true;
10273         }
10274 
10275         if (!JTH->OmitRangeCheck)
10276           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
10277         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
10278         CurMBB->normalizeSuccProbs();
10279 
10280         // The jump table header will be inserted in our current block, do the
10281         // range check, and fall through to our fallthrough block.
10282         JTH->HeaderBB = CurMBB;
10283         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
10284 
10285         // If we're in the right place, emit the jump table header right now.
10286         if (CurMBB == SwitchMBB) {
10287           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
10288           JTH->Emitted = true;
10289         }
10290         break;
10291       }
10292       case CC_BitTests: {
10293         // FIXME: Optimize away range check based on pivot comparisons.
10294         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
10295 
10296         // The bit test blocks haven't been inserted yet; insert them here.
10297         for (BitTestCase &BTC : BTB->Cases)
10298           CurMF->insert(BBI, BTC.ThisBB);
10299 
10300         // Fill in fields of the BitTestBlock.
10301         BTB->Parent = CurMBB;
10302         BTB->Default = Fallthrough;
10303 
10304         BTB->DefaultProb = UnhandledProbs;
10305         // If the cases in bit test don't form a contiguous range, we evenly
10306         // distribute the probability on the edge to Fallthrough to two
10307         // successors of CurMBB.
10308         if (!BTB->ContiguousRange) {
10309           BTB->Prob += DefaultProb / 2;
10310           BTB->DefaultProb -= DefaultProb / 2;
10311         }
10312 
10313         if (FallthroughUnreachable) {
10314           // Skip the range check if the fallthrough block is unreachable.
10315           BTB->OmitRangeCheck = true;
10316         }
10317 
10318         // If we're in the right place, emit the bit test header right now.
10319         if (CurMBB == SwitchMBB) {
10320           visitBitTestHeader(*BTB, SwitchMBB);
10321           BTB->Emitted = true;
10322         }
10323         break;
10324       }
10325       case CC_Range: {
10326         const Value *RHS, *LHS, *MHS;
10327         ISD::CondCode CC;
10328         if (I->Low == I->High) {
10329           // Check Cond == I->Low.
10330           CC = ISD::SETEQ;
10331           LHS = Cond;
10332           RHS=I->Low;
10333           MHS = nullptr;
10334         } else {
10335           // Check I->Low <= Cond <= I->High.
10336           CC = ISD::SETLE;
10337           LHS = I->Low;
10338           MHS = Cond;
10339           RHS = I->High;
10340         }
10341 
10342         // If Fallthrough is unreachable, fold away the comparison.
10343         if (FallthroughUnreachable)
10344           CC = ISD::SETTRUE;
10345 
10346         // The false probability is the sum of all unhandled cases.
10347         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
10348                      getCurSDLoc(), I->Prob, UnhandledProbs);
10349 
10350         if (CurMBB == SwitchMBB)
10351           visitSwitchCase(CB, SwitchMBB);
10352         else
10353           SL->SwitchCases.push_back(CB);
10354 
10355         break;
10356       }
10357     }
10358     CurMBB = Fallthrough;
10359   }
10360 }
10361 
10362 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
10363                                               CaseClusterIt First,
10364                                               CaseClusterIt Last) {
10365   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
10366     if (X.Prob != CC.Prob)
10367       return X.Prob > CC.Prob;
10368 
10369     // Ties are broken by comparing the case value.
10370     return X.Low->getValue().slt(CC.Low->getValue());
10371   });
10372 }
10373 
10374 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
10375                                         const SwitchWorkListItem &W,
10376                                         Value *Cond,
10377                                         MachineBasicBlock *SwitchMBB) {
10378   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
10379          "Clusters not sorted?");
10380 
10381   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
10382 
10383   // Balance the tree based on branch probabilities to create a near-optimal (in
10384   // terms of search time given key frequency) binary search tree. See e.g. Kurt
10385   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
10386   CaseClusterIt LastLeft = W.FirstCluster;
10387   CaseClusterIt FirstRight = W.LastCluster;
10388   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
10389   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
10390 
10391   // Move LastLeft and FirstRight towards each other from opposite directions to
10392   // find a partitioning of the clusters which balances the probability on both
10393   // sides. If LeftProb and RightProb are equal, alternate which side is
10394   // taken to ensure 0-probability nodes are distributed evenly.
10395   unsigned I = 0;
10396   while (LastLeft + 1 < FirstRight) {
10397     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
10398       LeftProb += (++LastLeft)->Prob;
10399     else
10400       RightProb += (--FirstRight)->Prob;
10401     I++;
10402   }
10403 
10404   while (true) {
10405     // Our binary search tree differs from a typical BST in that ours can have up
10406     // to three values in each leaf. The pivot selection above doesn't take that
10407     // into account, which means the tree might require more nodes and be less
10408     // efficient. We compensate for this here.
10409 
10410     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
10411     unsigned NumRight = W.LastCluster - FirstRight + 1;
10412 
10413     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
10414       // If one side has less than 3 clusters, and the other has more than 3,
10415       // consider taking a cluster from the other side.
10416 
10417       if (NumLeft < NumRight) {
10418         // Consider moving the first cluster on the right to the left side.
10419         CaseCluster &CC = *FirstRight;
10420         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10421         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10422         if (LeftSideRank <= RightSideRank) {
10423           // Moving the cluster to the left does not demote it.
10424           ++LastLeft;
10425           ++FirstRight;
10426           continue;
10427         }
10428       } else {
10429         assert(NumRight < NumLeft);
10430         // Consider moving the last element on the left to the right side.
10431         CaseCluster &CC = *LastLeft;
10432         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
10433         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
10434         if (RightSideRank <= LeftSideRank) {
10435           // Moving the cluster to the right does not demot it.
10436           --LastLeft;
10437           --FirstRight;
10438           continue;
10439         }
10440       }
10441     }
10442     break;
10443   }
10444 
10445   assert(LastLeft + 1 == FirstRight);
10446   assert(LastLeft >= W.FirstCluster);
10447   assert(FirstRight <= W.LastCluster);
10448 
10449   // Use the first element on the right as pivot since we will make less-than
10450   // comparisons against it.
10451   CaseClusterIt PivotCluster = FirstRight;
10452   assert(PivotCluster > W.FirstCluster);
10453   assert(PivotCluster <= W.LastCluster);
10454 
10455   CaseClusterIt FirstLeft = W.FirstCluster;
10456   CaseClusterIt LastRight = W.LastCluster;
10457 
10458   const ConstantInt *Pivot = PivotCluster->Low;
10459 
10460   // New blocks will be inserted immediately after the current one.
10461   MachineFunction::iterator BBI(W.MBB);
10462   ++BBI;
10463 
10464   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
10465   // we can branch to its destination directly if it's squeezed exactly in
10466   // between the known lower bound and Pivot - 1.
10467   MachineBasicBlock *LeftMBB;
10468   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
10469       FirstLeft->Low == W.GE &&
10470       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
10471     LeftMBB = FirstLeft->MBB;
10472   } else {
10473     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10474     FuncInfo.MF->insert(BBI, LeftMBB);
10475     WorkList.push_back(
10476         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
10477     // Put Cond in a virtual register to make it available from the new blocks.
10478     ExportFromCurrentBlock(Cond);
10479   }
10480 
10481   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
10482   // single cluster, RHS.Low == Pivot, and we can branch to its destination
10483   // directly if RHS.High equals the current upper bound.
10484   MachineBasicBlock *RightMBB;
10485   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
10486       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
10487     RightMBB = FirstRight->MBB;
10488   } else {
10489     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
10490     FuncInfo.MF->insert(BBI, RightMBB);
10491     WorkList.push_back(
10492         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
10493     // Put Cond in a virtual register to make it available from the new blocks.
10494     ExportFromCurrentBlock(Cond);
10495   }
10496 
10497   // Create the CaseBlock record that will be used to lower the branch.
10498   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
10499                getCurSDLoc(), LeftProb, RightProb);
10500 
10501   if (W.MBB == SwitchMBB)
10502     visitSwitchCase(CB, SwitchMBB);
10503   else
10504     SL->SwitchCases.push_back(CB);
10505 }
10506 
10507 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
10508 // from the swith statement.
10509 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
10510                                             BranchProbability PeeledCaseProb) {
10511   if (PeeledCaseProb == BranchProbability::getOne())
10512     return BranchProbability::getZero();
10513   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
10514 
10515   uint32_t Numerator = CaseProb.getNumerator();
10516   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
10517   return BranchProbability(Numerator, std::max(Numerator, Denominator));
10518 }
10519 
10520 // Try to peel the top probability case if it exceeds the threshold.
10521 // Return current MachineBasicBlock for the switch statement if the peeling
10522 // does not occur.
10523 // If the peeling is performed, return the newly created MachineBasicBlock
10524 // for the peeled switch statement. Also update Clusters to remove the peeled
10525 // case. PeeledCaseProb is the BranchProbability for the peeled case.
10526 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
10527     const SwitchInst &SI, CaseClusterVector &Clusters,
10528     BranchProbability &PeeledCaseProb) {
10529   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10530   // Don't perform if there is only one cluster or optimizing for size.
10531   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
10532       TM.getOptLevel() == CodeGenOpt::None ||
10533       SwitchMBB->getParent()->getFunction().hasMinSize())
10534     return SwitchMBB;
10535 
10536   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
10537   unsigned PeeledCaseIndex = 0;
10538   bool SwitchPeeled = false;
10539   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
10540     CaseCluster &CC = Clusters[Index];
10541     if (CC.Prob < TopCaseProb)
10542       continue;
10543     TopCaseProb = CC.Prob;
10544     PeeledCaseIndex = Index;
10545     SwitchPeeled = true;
10546   }
10547   if (!SwitchPeeled)
10548     return SwitchMBB;
10549 
10550   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
10551                     << TopCaseProb << "\n");
10552 
10553   // Record the MBB for the peeled switch statement.
10554   MachineFunction::iterator BBI(SwitchMBB);
10555   ++BBI;
10556   MachineBasicBlock *PeeledSwitchMBB =
10557       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
10558   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
10559 
10560   ExportFromCurrentBlock(SI.getCondition());
10561   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
10562   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
10563                           nullptr,   nullptr,      TopCaseProb.getCompl()};
10564   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
10565 
10566   Clusters.erase(PeeledCaseIt);
10567   for (CaseCluster &CC : Clusters) {
10568     LLVM_DEBUG(
10569         dbgs() << "Scale the probablity for one cluster, before scaling: "
10570                << CC.Prob << "\n");
10571     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
10572     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
10573   }
10574   PeeledCaseProb = TopCaseProb;
10575   return PeeledSwitchMBB;
10576 }
10577 
10578 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
10579   // Extract cases from the switch.
10580   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10581   CaseClusterVector Clusters;
10582   Clusters.reserve(SI.getNumCases());
10583   for (auto I : SI.cases()) {
10584     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
10585     const ConstantInt *CaseVal = I.getCaseValue();
10586     BranchProbability Prob =
10587         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
10588             : BranchProbability(1, SI.getNumCases() + 1);
10589     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
10590   }
10591 
10592   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
10593 
10594   // Cluster adjacent cases with the same destination. We do this at all
10595   // optimization levels because it's cheap to do and will make codegen faster
10596   // if there are many clusters.
10597   sortAndRangeify(Clusters);
10598 
10599   // The branch probablity of the peeled case.
10600   BranchProbability PeeledCaseProb = BranchProbability::getZero();
10601   MachineBasicBlock *PeeledSwitchMBB =
10602       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
10603 
10604   // If there is only the default destination, jump there directly.
10605   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
10606   if (Clusters.empty()) {
10607     assert(PeeledSwitchMBB == SwitchMBB);
10608     SwitchMBB->addSuccessor(DefaultMBB);
10609     if (DefaultMBB != NextBlock(SwitchMBB)) {
10610       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
10611                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
10612     }
10613     return;
10614   }
10615 
10616   SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI());
10617   SL->findBitTestClusters(Clusters, &SI);
10618 
10619   LLVM_DEBUG({
10620     dbgs() << "Case clusters: ";
10621     for (const CaseCluster &C : Clusters) {
10622       if (C.Kind == CC_JumpTable)
10623         dbgs() << "JT:";
10624       if (C.Kind == CC_BitTests)
10625         dbgs() << "BT:";
10626 
10627       C.Low->getValue().print(dbgs(), true);
10628       if (C.Low != C.High) {
10629         dbgs() << '-';
10630         C.High->getValue().print(dbgs(), true);
10631       }
10632       dbgs() << ' ';
10633     }
10634     dbgs() << '\n';
10635   });
10636 
10637   assert(!Clusters.empty());
10638   SwitchWorkList WorkList;
10639   CaseClusterIt First = Clusters.begin();
10640   CaseClusterIt Last = Clusters.end() - 1;
10641   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
10642   // Scale the branchprobability for DefaultMBB if the peel occurs and
10643   // DefaultMBB is not replaced.
10644   if (PeeledCaseProb != BranchProbability::getZero() &&
10645       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
10646     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
10647   WorkList.push_back(
10648       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
10649 
10650   while (!WorkList.empty()) {
10651     SwitchWorkListItem W = WorkList.back();
10652     WorkList.pop_back();
10653     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
10654 
10655     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
10656         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
10657       // For optimized builds, lower large range as a balanced binary tree.
10658       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
10659       continue;
10660     }
10661 
10662     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
10663   }
10664 }
10665 
10666 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
10667   SDValue N = getValue(I.getOperand(0));
10668   setValue(&I, N);
10669 }
10670