xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 255a99c29f9fa1a89b03a85a3a73d6f44d03c6c1)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/BitVector.h"
18 #include "llvm/ADT/STLExtras.h"
19 #include "llvm/ADT/SmallPtrSet.h"
20 #include "llvm/ADT/SmallSet.h"
21 #include "llvm/ADT/StringRef.h"
22 #include "llvm/ADT/Twine.h"
23 #include "llvm/Analysis/AliasAnalysis.h"
24 #include "llvm/Analysis/BranchProbabilityInfo.h"
25 #include "llvm/Analysis/ConstantFolding.h"
26 #include "llvm/Analysis/Loads.h"
27 #include "llvm/Analysis/MemoryLocation.h"
28 #include "llvm/Analysis/TargetLibraryInfo.h"
29 #include "llvm/Analysis/TargetTransformInfo.h"
30 #include "llvm/Analysis/ValueTracking.h"
31 #include "llvm/Analysis/VectorUtils.h"
32 #include "llvm/CodeGen/Analysis.h"
33 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h"
34 #include "llvm/CodeGen/CodeGenCommonISel.h"
35 #include "llvm/CodeGen/FunctionLoweringInfo.h"
36 #include "llvm/CodeGen/GCMetadata.h"
37 #include "llvm/CodeGen/ISDOpcodes.h"
38 #include "llvm/CodeGen/MachineBasicBlock.h"
39 #include "llvm/CodeGen/MachineFrameInfo.h"
40 #include "llvm/CodeGen/MachineFunction.h"
41 #include "llvm/CodeGen/MachineInstrBuilder.h"
42 #include "llvm/CodeGen/MachineInstrBundleIterator.h"
43 #include "llvm/CodeGen/MachineMemOperand.h"
44 #include "llvm/CodeGen/MachineModuleInfo.h"
45 #include "llvm/CodeGen/MachineOperand.h"
46 #include "llvm/CodeGen/MachineRegisterInfo.h"
47 #include "llvm/CodeGen/RuntimeLibcallUtil.h"
48 #include "llvm/CodeGen/SelectionDAG.h"
49 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
50 #include "llvm/CodeGen/StackMaps.h"
51 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
52 #include "llvm/CodeGen/TargetFrameLowering.h"
53 #include "llvm/CodeGen/TargetInstrInfo.h"
54 #include "llvm/CodeGen/TargetOpcodes.h"
55 #include "llvm/CodeGen/TargetRegisterInfo.h"
56 #include "llvm/CodeGen/TargetSubtargetInfo.h"
57 #include "llvm/CodeGen/WinEHFuncInfo.h"
58 #include "llvm/IR/Argument.h"
59 #include "llvm/IR/Attributes.h"
60 #include "llvm/IR/BasicBlock.h"
61 #include "llvm/IR/CFG.h"
62 #include "llvm/IR/CallingConv.h"
63 #include "llvm/IR/Constant.h"
64 #include "llvm/IR/ConstantRange.h"
65 #include "llvm/IR/Constants.h"
66 #include "llvm/IR/DataLayout.h"
67 #include "llvm/IR/DebugInfo.h"
68 #include "llvm/IR/DebugInfoMetadata.h"
69 #include "llvm/IR/DerivedTypes.h"
70 #include "llvm/IR/DiagnosticInfo.h"
71 #include "llvm/IR/EHPersonalities.h"
72 #include "llvm/IR/Function.h"
73 #include "llvm/IR/GetElementPtrTypeIterator.h"
74 #include "llvm/IR/InlineAsm.h"
75 #include "llvm/IR/InstrTypes.h"
76 #include "llvm/IR/Instructions.h"
77 #include "llvm/IR/IntrinsicInst.h"
78 #include "llvm/IR/Intrinsics.h"
79 #include "llvm/IR/IntrinsicsAArch64.h"
80 #include "llvm/IR/IntrinsicsAMDGPU.h"
81 #include "llvm/IR/IntrinsicsWebAssembly.h"
82 #include "llvm/IR/LLVMContext.h"
83 #include "llvm/IR/MemoryModelRelaxationAnnotations.h"
84 #include "llvm/IR/Metadata.h"
85 #include "llvm/IR/Module.h"
86 #include "llvm/IR/Operator.h"
87 #include "llvm/IR/PatternMatch.h"
88 #include "llvm/IR/Statepoint.h"
89 #include "llvm/IR/Type.h"
90 #include "llvm/IR/User.h"
91 #include "llvm/IR/Value.h"
92 #include "llvm/MC/MCContext.h"
93 #include "llvm/Support/AtomicOrdering.h"
94 #include "llvm/Support/Casting.h"
95 #include "llvm/Support/CommandLine.h"
96 #include "llvm/Support/Compiler.h"
97 #include "llvm/Support/Debug.h"
98 #include "llvm/Support/InstructionCost.h"
99 #include "llvm/Support/MathExtras.h"
100 #include "llvm/Support/raw_ostream.h"
101 #include "llvm/Target/TargetIntrinsicInfo.h"
102 #include "llvm/Target/TargetMachine.h"
103 #include "llvm/Target/TargetOptions.h"
104 #include "llvm/TargetParser/Triple.h"
105 #include "llvm/Transforms/Utils/Local.h"
106 #include <cstddef>
107 #include <deque>
108 #include <iterator>
109 #include <limits>
110 #include <optional>
111 #include <tuple>
112 
113 using namespace llvm;
114 using namespace PatternMatch;
115 using namespace SwitchCG;
116 
117 #define DEBUG_TYPE "isel"
118 
119 /// LimitFloatPrecision - Generate low-precision inline sequences for
120 /// some float libcalls (6, 8 or 12 bits).
121 static unsigned LimitFloatPrecision;
122 
123 static cl::opt<bool>
124     InsertAssertAlign("insert-assert-align", cl::init(true),
125                       cl::desc("Insert the experimental `assertalign` node."),
126                       cl::ReallyHidden);
127 
128 static cl::opt<unsigned, true>
129     LimitFPPrecision("limit-float-precision",
130                      cl::desc("Generate low-precision inline sequences "
131                               "for some float libcalls"),
132                      cl::location(LimitFloatPrecision), cl::Hidden,
133                      cl::init(0));
134 
135 static cl::opt<unsigned> SwitchPeelThreshold(
136     "switch-peel-threshold", cl::Hidden, cl::init(66),
137     cl::desc("Set the case probability threshold for peeling the case from a "
138              "switch statement. A value greater than 100 will void this "
139              "optimization"));
140 
141 // Limit the width of DAG chains. This is important in general to prevent
142 // DAG-based analysis from blowing up. For example, alias analysis and
143 // load clustering may not complete in reasonable time. It is difficult to
144 // recognize and avoid this situation within each individual analysis, and
145 // future analyses are likely to have the same behavior. Limiting DAG width is
146 // the safe approach and will be especially important with global DAGs.
147 //
148 // MaxParallelChains default is arbitrarily high to avoid affecting
149 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
150 // sequence over this should have been converted to llvm.memcpy by the
151 // frontend. It is easy to induce this behavior with .ll code such as:
152 // %buffer = alloca [4096 x i8]
153 // %data = load [4096 x i8]* %argPtr
154 // store [4096 x i8] %data, [4096 x i8]* %buffer
155 static const unsigned MaxParallelChains = 64;
156 
157 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
158                                       const SDValue *Parts, unsigned NumParts,
159                                       MVT PartVT, EVT ValueVT, const Value *V,
160                                       SDValue InChain,
161                                       std::optional<CallingConv::ID> CC);
162 
163 /// getCopyFromParts - Create a value that contains the specified legal parts
164 /// combined into the value they represent.  If the parts combine to a type
165 /// larger than ValueVT then AssertOp can be used to specify whether the extra
166 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
167 /// (ISD::AssertSext).
168 static SDValue
169 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts,
170                  unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V,
171                  SDValue InChain,
172                  std::optional<CallingConv::ID> CC = std::nullopt,
173                  std::optional<ISD::NodeType> AssertOp = std::nullopt) {
174   // Let the target assemble the parts if it wants to
175   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
176   if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts,
177                                                    PartVT, ValueVT, CC))
178     return Val;
179 
180   if (ValueVT.isVector())
181     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
182                                   InChain, CC);
183 
184   assert(NumParts > 0 && "No parts to assemble!");
185   SDValue Val = Parts[0];
186 
187   if (NumParts > 1) {
188     // Assemble the value from multiple parts.
189     if (ValueVT.isInteger()) {
190       unsigned PartBits = PartVT.getSizeInBits();
191       unsigned ValueBits = ValueVT.getSizeInBits();
192 
193       // Assemble the power of 2 part.
194       unsigned RoundParts = llvm::bit_floor(NumParts);
195       unsigned RoundBits = PartBits * RoundParts;
196       EVT RoundVT = RoundBits == ValueBits ?
197         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
198       SDValue Lo, Hi;
199 
200       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
201 
202       if (RoundParts > 2) {
203         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2, PartVT, HalfVT, V,
204                               InChain);
205         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2, RoundParts / 2,
206                               PartVT, HalfVT, V, InChain);
207       } else {
208         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
209         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
210       }
211 
212       if (DAG.getDataLayout().isBigEndian())
213         std::swap(Lo, Hi);
214 
215       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
216 
217       if (RoundParts < NumParts) {
218         // Assemble the trailing non-power-of-2 part.
219         unsigned OddParts = NumParts - RoundParts;
220         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
221         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
222                               OddVT, V, InChain, CC);
223 
224         // Combine the round and odd parts.
225         Lo = Val;
226         if (DAG.getDataLayout().isBigEndian())
227           std::swap(Lo, Hi);
228         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
229         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
230         Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
231                          DAG.getConstant(Lo.getValueSizeInBits(), DL,
232                                          TLI.getShiftAmountTy(
233                                              TotalVT, DAG.getDataLayout())));
234         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
235         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
236       }
237     } else if (PartVT.isFloatingPoint()) {
238       // FP split into multiple FP parts (for ppcf128)
239       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
240              "Unexpected split");
241       SDValue Lo, Hi;
242       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
243       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
244       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
245         std::swap(Lo, Hi);
246       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
247     } else {
248       // FP split into integer parts (soft fp)
249       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
250              !PartVT.isVector() && "Unexpected split");
251       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
252       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V,
253                              InChain, CC);
254     }
255   }
256 
257   // There is now one part, held in Val.  Correct it to match ValueVT.
258   // PartEVT is the type of the register class that holds the value.
259   // ValueVT is the type of the inline asm operation.
260   EVT PartEVT = Val.getValueType();
261 
262   if (PartEVT == ValueVT)
263     return Val;
264 
265   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
266       ValueVT.bitsLT(PartEVT)) {
267     // For an FP value in an integer part, we need to truncate to the right
268     // width first.
269     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
270     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
271   }
272 
273   // Handle types that have the same size.
274   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
275     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
276 
277   // Handle types with different sizes.
278   if (PartEVT.isInteger() && ValueVT.isInteger()) {
279     if (ValueVT.bitsLT(PartEVT)) {
280       // For a truncate, see if we have any information to
281       // indicate whether the truncated bits will always be
282       // zero or sign-extension.
283       if (AssertOp)
284         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
285                           DAG.getValueType(ValueVT));
286       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
287     }
288     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
289   }
290 
291   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
292     // FP_ROUND's are always exact here.
293     if (ValueVT.bitsLT(Val.getValueType())) {
294 
295       SDValue NoChange =
296           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
297 
298       if (DAG.getMachineFunction().getFunction().getAttributes().hasFnAttr(
299               llvm::Attribute::StrictFP)) {
300         return DAG.getNode(ISD::STRICT_FP_ROUND, DL,
301                            DAG.getVTList(ValueVT, MVT::Other), InChain, Val,
302                            NoChange);
303       }
304 
305       return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val, NoChange);
306     }
307 
308     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
309   }
310 
311   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
312   // then truncating.
313   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
314       ValueVT.bitsLT(PartEVT)) {
315     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
316     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
317   }
318 
319   report_fatal_error("Unknown mismatch in getCopyFromParts!");
320 }
321 
322 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
323                                               const Twine &ErrMsg) {
324   const Instruction *I = dyn_cast_or_null<Instruction>(V);
325   if (!V)
326     return Ctx.emitError(ErrMsg);
327 
328   const char *AsmError = ", possible invalid constraint for vector type";
329   if (const CallInst *CI = dyn_cast<CallInst>(I))
330     if (CI->isInlineAsm())
331       return Ctx.emitError(I, ErrMsg + AsmError);
332 
333   return Ctx.emitError(I, ErrMsg);
334 }
335 
336 /// getCopyFromPartsVector - Create a value that contains the specified legal
337 /// parts combined into the value they represent.  If the parts combine to a
338 /// type larger than ValueVT then AssertOp can be used to specify whether the
339 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
340 /// ValueVT (ISD::AssertSext).
341 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
342                                       const SDValue *Parts, unsigned NumParts,
343                                       MVT PartVT, EVT ValueVT, const Value *V,
344                                       SDValue InChain,
345                                       std::optional<CallingConv::ID> CallConv) {
346   assert(ValueVT.isVector() && "Not a vector value");
347   assert(NumParts > 0 && "No parts to assemble!");
348   const bool IsABIRegCopy = CallConv.has_value();
349 
350   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
351   SDValue Val = Parts[0];
352 
353   // Handle a multi-element vector.
354   if (NumParts > 1) {
355     EVT IntermediateVT;
356     MVT RegisterVT;
357     unsigned NumIntermediates;
358     unsigned NumRegs;
359 
360     if (IsABIRegCopy) {
361       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
362           *DAG.getContext(), *CallConv, ValueVT, IntermediateVT,
363           NumIntermediates, RegisterVT);
364     } else {
365       NumRegs =
366           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
367                                      NumIntermediates, RegisterVT);
368     }
369 
370     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
371     NumParts = NumRegs; // Silence a compiler warning.
372     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
373     assert(RegisterVT.getSizeInBits() ==
374            Parts[0].getSimpleValueType().getSizeInBits() &&
375            "Part type sizes don't match!");
376 
377     // Assemble the parts into intermediate operands.
378     SmallVector<SDValue, 8> Ops(NumIntermediates);
379     if (NumIntermediates == NumParts) {
380       // If the register was not expanded, truncate or copy the value,
381       // as appropriate.
382       for (unsigned i = 0; i != NumParts; ++i)
383         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1, PartVT, IntermediateVT,
384                                   V, InChain, CallConv);
385     } else if (NumParts > 0) {
386       // If the intermediate type was expanded, build the intermediate
387       // operands from the parts.
388       assert(NumParts % NumIntermediates == 0 &&
389              "Must expand into a divisible number of parts!");
390       unsigned Factor = NumParts / NumIntermediates;
391       for (unsigned i = 0; i != NumIntermediates; ++i)
392         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor, PartVT,
393                                   IntermediateVT, V, InChain, CallConv);
394     }
395 
396     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
397     // intermediate operands.
398     EVT BuiltVectorTy =
399         IntermediateVT.isVector()
400             ? EVT::getVectorVT(
401                   *DAG.getContext(), IntermediateVT.getScalarType(),
402                   IntermediateVT.getVectorElementCount() * NumParts)
403             : EVT::getVectorVT(*DAG.getContext(),
404                                IntermediateVT.getScalarType(),
405                                NumIntermediates);
406     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
407                                                 : ISD::BUILD_VECTOR,
408                       DL, BuiltVectorTy, Ops);
409   }
410 
411   // There is now one part, held in Val.  Correct it to match ValueVT.
412   EVT PartEVT = Val.getValueType();
413 
414   if (PartEVT == ValueVT)
415     return Val;
416 
417   if (PartEVT.isVector()) {
418     // Vector/Vector bitcast.
419     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
420       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
421 
422     // If the parts vector has more elements than the value vector, then we
423     // have a vector widening case (e.g. <2 x float> -> <4 x float>).
424     // Extract the elements we want.
425     if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) {
426       assert((PartEVT.getVectorElementCount().getKnownMinValue() >
427               ValueVT.getVectorElementCount().getKnownMinValue()) &&
428              (PartEVT.getVectorElementCount().isScalable() ==
429               ValueVT.getVectorElementCount().isScalable()) &&
430              "Cannot narrow, it would be a lossy transformation");
431       PartEVT =
432           EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(),
433                            ValueVT.getVectorElementCount());
434       Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val,
435                         DAG.getVectorIdxConstant(0, DL));
436       if (PartEVT == ValueVT)
437         return Val;
438       if (PartEVT.isInteger() && ValueVT.isFloatingPoint())
439         return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
440 
441       // Vector/Vector bitcast (e.g. <2 x bfloat> -> <2 x half>).
442       if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
443         return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
444     }
445 
446     // Promoted vector extract
447     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
448   }
449 
450   // Trivial bitcast if the types are the same size and the destination
451   // vector type is legal.
452   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
453       TLI.isTypeLegal(ValueVT))
454     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
455 
456   if (ValueVT.getVectorNumElements() != 1) {
457      // Certain ABIs require that vectors are passed as integers. For vectors
458      // are the same size, this is an obvious bitcast.
459      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
460        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
461      } else if (ValueVT.bitsLT(PartEVT)) {
462        const uint64_t ValueSize = ValueVT.getFixedSizeInBits();
463        EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
464        // Drop the extra bits.
465        Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
466        return DAG.getBitcast(ValueVT, Val);
467      }
468 
469      diagnosePossiblyInvalidConstraint(
470          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
471      return DAG.getUNDEF(ValueVT);
472   }
473 
474   // Handle cases such as i8 -> <1 x i1>
475   EVT ValueSVT = ValueVT.getVectorElementType();
476   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
477     unsigned ValueSize = ValueSVT.getSizeInBits();
478     if (ValueSize == PartEVT.getSizeInBits()) {
479       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
480     } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) {
481       // It's possible a scalar floating point type gets softened to integer and
482       // then promoted to a larger integer. If PartEVT is the larger integer
483       // we need to truncate it and then bitcast to the FP type.
484       assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types");
485       EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
486       Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
487       Val = DAG.getBitcast(ValueSVT, Val);
488     } else {
489       Val = ValueVT.isFloatingPoint()
490                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
491                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
492     }
493   }
494 
495   return DAG.getBuildVector(ValueVT, DL, Val);
496 }
497 
498 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
499                                  SDValue Val, SDValue *Parts, unsigned NumParts,
500                                  MVT PartVT, const Value *V,
501                                  std::optional<CallingConv::ID> CallConv);
502 
503 /// getCopyToParts - Create a series of nodes that contain the specified value
504 /// split into legal parts.  If the parts contain more bits than Val, then, for
505 /// integers, ExtendKind can be used to specify how to generate the extra bits.
506 static void
507 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts,
508                unsigned NumParts, MVT PartVT, const Value *V,
509                std::optional<CallingConv::ID> CallConv = std::nullopt,
510                ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
511   // Let the target split the parts if it wants to
512   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
513   if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT,
514                                       CallConv))
515     return;
516   EVT ValueVT = Val.getValueType();
517 
518   // Handle the vector case separately.
519   if (ValueVT.isVector())
520     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
521                                 CallConv);
522 
523   unsigned OrigNumParts = NumParts;
524   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
525          "Copying to an illegal type!");
526 
527   if (NumParts == 0)
528     return;
529 
530   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
531   EVT PartEVT = PartVT;
532   if (PartEVT == ValueVT) {
533     assert(NumParts == 1 && "No-op copy with multiple parts!");
534     Parts[0] = Val;
535     return;
536   }
537 
538   unsigned PartBits = PartVT.getSizeInBits();
539   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
540     // If the parts cover more bits than the value has, promote the value.
541     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
542       assert(NumParts == 1 && "Do not know what to promote to!");
543       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
544     } else {
545       if (ValueVT.isFloatingPoint()) {
546         // FP values need to be bitcast, then extended if they are being put
547         // into a larger container.
548         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
549         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
550       }
551       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
552              ValueVT.isInteger() &&
553              "Unknown mismatch!");
554       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
555       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
556       if (PartVT == MVT::x86mmx)
557         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
558     }
559   } else if (PartBits == ValueVT.getSizeInBits()) {
560     // Different types of the same size.
561     assert(NumParts == 1 && PartEVT != ValueVT);
562     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
563   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
564     // If the parts cover less bits than value has, truncate the value.
565     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
566            ValueVT.isInteger() &&
567            "Unknown mismatch!");
568     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
569     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
570     if (PartVT == MVT::x86mmx)
571       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
572   }
573 
574   // The value may have changed - recompute ValueVT.
575   ValueVT = Val.getValueType();
576   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
577          "Failed to tile the value with PartVT!");
578 
579   if (NumParts == 1) {
580     if (PartEVT != ValueVT) {
581       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
582                                         "scalar-to-vector conversion failed");
583       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
584     }
585 
586     Parts[0] = Val;
587     return;
588   }
589 
590   // Expand the value into multiple parts.
591   if (NumParts & (NumParts - 1)) {
592     // The number of parts is not a power of 2.  Split off and copy the tail.
593     assert(PartVT.isInteger() && ValueVT.isInteger() &&
594            "Do not know what to expand to!");
595     unsigned RoundParts = llvm::bit_floor(NumParts);
596     unsigned RoundBits = RoundParts * PartBits;
597     unsigned OddParts = NumParts - RoundParts;
598     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
599       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL));
600 
601     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
602                    CallConv);
603 
604     if (DAG.getDataLayout().isBigEndian())
605       // The odd parts were reversed by getCopyToParts - unreverse them.
606       std::reverse(Parts + RoundParts, Parts + NumParts);
607 
608     NumParts = RoundParts;
609     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
610     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
611   }
612 
613   // The number of parts is a power of 2.  Repeatedly bisect the value using
614   // EXTRACT_ELEMENT.
615   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
616                          EVT::getIntegerVT(*DAG.getContext(),
617                                            ValueVT.getSizeInBits()),
618                          Val);
619 
620   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
621     for (unsigned i = 0; i < NumParts; i += StepSize) {
622       unsigned ThisBits = StepSize * PartBits / 2;
623       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
624       SDValue &Part0 = Parts[i];
625       SDValue &Part1 = Parts[i+StepSize/2];
626 
627       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
628                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
629       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
630                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
631 
632       if (ThisBits == PartBits && ThisVT != PartVT) {
633         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
634         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
635       }
636     }
637   }
638 
639   if (DAG.getDataLayout().isBigEndian())
640     std::reverse(Parts, Parts + OrigNumParts);
641 }
642 
643 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val,
644                                      const SDLoc &DL, EVT PartVT) {
645   if (!PartVT.isVector())
646     return SDValue();
647 
648   EVT ValueVT = Val.getValueType();
649   EVT PartEVT = PartVT.getVectorElementType();
650   EVT ValueEVT = ValueVT.getVectorElementType();
651   ElementCount PartNumElts = PartVT.getVectorElementCount();
652   ElementCount ValueNumElts = ValueVT.getVectorElementCount();
653 
654   // We only support widening vectors with equivalent element types and
655   // fixed/scalable properties. If a target needs to widen a fixed-length type
656   // to a scalable one, it should be possible to use INSERT_SUBVECTOR below.
657   if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) ||
658       PartNumElts.isScalable() != ValueNumElts.isScalable())
659     return SDValue();
660 
661   // Have a try for bf16 because some targets share its ABI with fp16.
662   if (ValueEVT == MVT::bf16 && PartEVT == MVT::f16) {
663     assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
664            "Cannot widen to illegal type");
665     Val = DAG.getNode(ISD::BITCAST, DL,
666                       ValueVT.changeVectorElementType(MVT::f16), Val);
667   } else if (PartEVT != ValueEVT) {
668     return SDValue();
669   }
670 
671   // Widening a scalable vector to another scalable vector is done by inserting
672   // the vector into a larger undef one.
673   if (PartNumElts.isScalable())
674     return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT),
675                        Val, DAG.getVectorIdxConstant(0, DL));
676 
677   // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
678   // undef elements.
679   SmallVector<SDValue, 16> Ops;
680   DAG.ExtractVectorElements(Val, Ops);
681   SDValue EltUndef = DAG.getUNDEF(PartEVT);
682   Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef);
683 
684   // FIXME: Use CONCAT for 2x -> 4x.
685   return DAG.getBuildVector(PartVT, DL, Ops);
686 }
687 
688 /// getCopyToPartsVector - Create a series of nodes that contain the specified
689 /// value split into legal parts.
690 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
691                                  SDValue Val, SDValue *Parts, unsigned NumParts,
692                                  MVT PartVT, const Value *V,
693                                  std::optional<CallingConv::ID> CallConv) {
694   EVT ValueVT = Val.getValueType();
695   assert(ValueVT.isVector() && "Not a vector");
696   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
697   const bool IsABIRegCopy = CallConv.has_value();
698 
699   if (NumParts == 1) {
700     EVT PartEVT = PartVT;
701     if (PartEVT == ValueVT) {
702       // Nothing to do.
703     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
704       // Bitconvert vector->vector case.
705       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
706     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
707       Val = Widened;
708     } else if (PartVT.isVector() &&
709                PartEVT.getVectorElementType().bitsGE(
710                    ValueVT.getVectorElementType()) &&
711                PartEVT.getVectorElementCount() ==
712                    ValueVT.getVectorElementCount()) {
713 
714       // Promoted vector extract
715       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
716     } else if (PartEVT.isVector() &&
717                PartEVT.getVectorElementType() !=
718                    ValueVT.getVectorElementType() &&
719                TLI.getTypeAction(*DAG.getContext(), ValueVT) ==
720                    TargetLowering::TypeWidenVector) {
721       // Combination of widening and promotion.
722       EVT WidenVT =
723           EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(),
724                            PartVT.getVectorElementCount());
725       SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT);
726       Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT);
727     } else {
728       // Don't extract an integer from a float vector. This can happen if the
729       // FP type gets softened to integer and then promoted. The promotion
730       // prevents it from being picked up by the earlier bitcast case.
731       if (ValueVT.getVectorElementCount().isScalar() &&
732           (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) {
733         // If we reach this condition and PartVT is FP, this means that
734         // ValueVT is also FP and both have a different size, otherwise we
735         // would have bitcasted them. Producing an EXTRACT_VECTOR_ELT here
736         // would be invalid since that would mean the smaller FP type has to
737         // be extended to the larger one.
738         if (PartVT.isFloatingPoint()) {
739           Val = DAG.getBitcast(ValueVT.getScalarType(), Val);
740           Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
741         } else
742           Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
743                             DAG.getVectorIdxConstant(0, DL));
744       } else {
745         uint64_t ValueSize = ValueVT.getFixedSizeInBits();
746         assert(PartVT.getFixedSizeInBits() > ValueSize &&
747                "lossy conversion of vector to scalar type");
748         EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
749         Val = DAG.getBitcast(IntermediateType, Val);
750         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
751       }
752     }
753 
754     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
755     Parts[0] = Val;
756     return;
757   }
758 
759   // Handle a multi-element vector.
760   EVT IntermediateVT;
761   MVT RegisterVT;
762   unsigned NumIntermediates;
763   unsigned NumRegs;
764   if (IsABIRegCopy) {
765     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
766         *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates,
767         RegisterVT);
768   } else {
769     NumRegs =
770         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
771                                    NumIntermediates, RegisterVT);
772   }
773 
774   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
775   NumParts = NumRegs; // Silence a compiler warning.
776   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
777 
778   assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() &&
779          "Mixing scalable and fixed vectors when copying in parts");
780 
781   std::optional<ElementCount> DestEltCnt;
782 
783   if (IntermediateVT.isVector())
784     DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates;
785   else
786     DestEltCnt = ElementCount::getFixed(NumIntermediates);
787 
788   EVT BuiltVectorTy = EVT::getVectorVT(
789       *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt);
790 
791   if (ValueVT == BuiltVectorTy) {
792     // Nothing to do.
793   } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) {
794     // Bitconvert vector->vector case.
795     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
796   } else {
797     if (BuiltVectorTy.getVectorElementType().bitsGT(
798             ValueVT.getVectorElementType())) {
799       // Integer promotion.
800       ValueVT = EVT::getVectorVT(*DAG.getContext(),
801                                  BuiltVectorTy.getVectorElementType(),
802                                  ValueVT.getVectorElementCount());
803       Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
804     }
805 
806     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) {
807       Val = Widened;
808     }
809   }
810 
811   assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type");
812 
813   // Split the vector into intermediate operands.
814   SmallVector<SDValue, 8> Ops(NumIntermediates);
815   for (unsigned i = 0; i != NumIntermediates; ++i) {
816     if (IntermediateVT.isVector()) {
817       // This does something sensible for scalable vectors - see the
818       // definition of EXTRACT_SUBVECTOR for further details.
819       unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements();
820       Ops[i] =
821           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
822                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
823     } else {
824       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
825                            DAG.getVectorIdxConstant(i, DL));
826     }
827   }
828 
829   // Split the intermediate operands into legal parts.
830   if (NumParts == NumIntermediates) {
831     // If the register was not expanded, promote or copy the value,
832     // as appropriate.
833     for (unsigned i = 0; i != NumParts; ++i)
834       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
835   } else if (NumParts > 0) {
836     // If the intermediate type was expanded, split each the value into
837     // legal parts.
838     assert(NumIntermediates != 0 && "division by zero");
839     assert(NumParts % NumIntermediates == 0 &&
840            "Must expand into a divisible number of parts!");
841     unsigned Factor = NumParts / NumIntermediates;
842     for (unsigned i = 0; i != NumIntermediates; ++i)
843       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
844                      CallConv);
845   }
846 }
847 
848 RegsForValue::RegsForValue(const SmallVector<Register, 4> &regs, MVT regvt,
849                            EVT valuevt, std::optional<CallingConv::ID> CC)
850     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
851       RegCount(1, regs.size()), CallConv(CC) {}
852 
853 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
854                            const DataLayout &DL, Register Reg, Type *Ty,
855                            std::optional<CallingConv::ID> CC) {
856   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
857 
858   CallConv = CC;
859 
860   for (EVT ValueVT : ValueVTs) {
861     unsigned NumRegs =
862         isABIMangled()
863             ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT)
864             : TLI.getNumRegisters(Context, ValueVT);
865     MVT RegisterVT =
866         isABIMangled()
867             ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT)
868             : TLI.getRegisterType(Context, ValueVT);
869     for (unsigned i = 0; i != NumRegs; ++i)
870       Regs.push_back(Reg + i);
871     RegVTs.push_back(RegisterVT);
872     RegCount.push_back(NumRegs);
873     Reg = Reg.id() + NumRegs;
874   }
875 }
876 
877 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
878                                       FunctionLoweringInfo &FuncInfo,
879                                       const SDLoc &dl, SDValue &Chain,
880                                       SDValue *Glue, const Value *V) const {
881   // A Value with type {} or [0 x %t] needs no registers.
882   if (ValueVTs.empty())
883     return SDValue();
884 
885   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
886 
887   // Assemble the legal parts into the final values.
888   SmallVector<SDValue, 4> Values(ValueVTs.size());
889   SmallVector<SDValue, 8> Parts;
890   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
891     // Copy the legal parts from the registers.
892     EVT ValueVT = ValueVTs[Value];
893     unsigned NumRegs = RegCount[Value];
894     MVT RegisterVT = isABIMangled()
895                          ? TLI.getRegisterTypeForCallingConv(
896                                *DAG.getContext(), *CallConv, RegVTs[Value])
897                          : RegVTs[Value];
898 
899     Parts.resize(NumRegs);
900     for (unsigned i = 0; i != NumRegs; ++i) {
901       SDValue P;
902       if (!Glue) {
903         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
904       } else {
905         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Glue);
906         *Glue = P.getValue(2);
907       }
908 
909       Chain = P.getValue(1);
910       Parts[i] = P;
911 
912       // If the source register was virtual and if we know something about it,
913       // add an assert node.
914       if (!Register::isVirtualRegister(Regs[Part + i]) ||
915           !RegisterVT.isInteger())
916         continue;
917 
918       const FunctionLoweringInfo::LiveOutInfo *LOI =
919         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
920       if (!LOI)
921         continue;
922 
923       unsigned RegSize = RegisterVT.getScalarSizeInBits();
924       unsigned NumSignBits = LOI->NumSignBits;
925       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
926 
927       if (NumZeroBits == RegSize) {
928         // The current value is a zero.
929         // Explicitly express that as it would be easier for
930         // optimizations to kick in.
931         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
932         continue;
933       }
934 
935       // FIXME: We capture more information than the dag can represent.  For
936       // now, just use the tightest assertzext/assertsext possible.
937       bool isSExt;
938       EVT FromVT(MVT::Other);
939       if (NumZeroBits) {
940         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
941         isSExt = false;
942       } else if (NumSignBits > 1) {
943         FromVT =
944             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
945         isSExt = true;
946       } else {
947         continue;
948       }
949       // Add an assertion node.
950       assert(FromVT != MVT::Other);
951       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
952                              RegisterVT, P, DAG.getValueType(FromVT));
953     }
954 
955     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
956                                      RegisterVT, ValueVT, V, Chain, CallConv);
957     Part += NumRegs;
958     Parts.clear();
959   }
960 
961   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
962 }
963 
964 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
965                                  const SDLoc &dl, SDValue &Chain, SDValue *Glue,
966                                  const Value *V,
967                                  ISD::NodeType PreferredExtendType) const {
968   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
969   ISD::NodeType ExtendKind = PreferredExtendType;
970 
971   // Get the list of the values's legal parts.
972   unsigned NumRegs = Regs.size();
973   SmallVector<SDValue, 8> Parts(NumRegs);
974   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
975     unsigned NumParts = RegCount[Value];
976 
977     MVT RegisterVT = isABIMangled()
978                          ? TLI.getRegisterTypeForCallingConv(
979                                *DAG.getContext(), *CallConv, RegVTs[Value])
980                          : RegVTs[Value];
981 
982     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
983       ExtendKind = ISD::ZERO_EXTEND;
984 
985     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
986                    NumParts, RegisterVT, V, CallConv, ExtendKind);
987     Part += NumParts;
988   }
989 
990   // Copy the parts into the registers.
991   SmallVector<SDValue, 8> Chains(NumRegs);
992   for (unsigned i = 0; i != NumRegs; ++i) {
993     SDValue Part;
994     if (!Glue) {
995       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
996     } else {
997       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Glue);
998       *Glue = Part.getValue(1);
999     }
1000 
1001     Chains[i] = Part.getValue(0);
1002   }
1003 
1004   if (NumRegs == 1 || Glue)
1005     // If NumRegs > 1 && Glue is used then the use of the last CopyToReg is
1006     // flagged to it. That is the CopyToReg nodes and the user are considered
1007     // a single scheduling unit. If we create a TokenFactor and return it as
1008     // chain, then the TokenFactor is both a predecessor (operand) of the
1009     // user as well as a successor (the TF operands are flagged to the user).
1010     // c1, f1 = CopyToReg
1011     // c2, f2 = CopyToReg
1012     // c3     = TokenFactor c1, c2
1013     // ...
1014     //        = op c3, ..., f2
1015     Chain = Chains[NumRegs-1];
1016   else
1017     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
1018 }
1019 
1020 void RegsForValue::AddInlineAsmOperands(InlineAsm::Kind Code, bool HasMatching,
1021                                         unsigned MatchingIdx, const SDLoc &dl,
1022                                         SelectionDAG &DAG,
1023                                         std::vector<SDValue> &Ops) const {
1024   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1025 
1026   InlineAsm::Flag Flag(Code, Regs.size());
1027   if (HasMatching)
1028     Flag.setMatchingOp(MatchingIdx);
1029   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
1030     // Put the register class of the virtual registers in the flag word.  That
1031     // way, later passes can recompute register class constraints for inline
1032     // assembly as well as normal instructions.
1033     // Don't do this for tied operands that can use the regclass information
1034     // from the def.
1035     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1036     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
1037     Flag.setRegClass(RC->getID());
1038   }
1039 
1040   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
1041   Ops.push_back(Res);
1042 
1043   if (Code == InlineAsm::Kind::Clobber) {
1044     // Clobbers should always have a 1:1 mapping with registers, and may
1045     // reference registers that have illegal (e.g. vector) types. Hence, we
1046     // shouldn't try to apply any sort of splitting logic to them.
1047     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
1048            "No 1:1 mapping from clobbers to regs?");
1049     Register SP = TLI.getStackPointerRegisterToSaveRestore();
1050     (void)SP;
1051     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
1052       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
1053       assert(
1054           (Regs[I] != SP ||
1055            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
1056           "If we clobbered the stack pointer, MFI should know about it.");
1057     }
1058     return;
1059   }
1060 
1061   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
1062     MVT RegisterVT = RegVTs[Value];
1063     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value],
1064                                            RegisterVT);
1065     for (unsigned i = 0; i != NumRegs; ++i) {
1066       assert(Reg < Regs.size() && "Mismatch in # registers expected");
1067       unsigned TheReg = Regs[Reg++];
1068       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
1069     }
1070   }
1071 }
1072 
1073 SmallVector<std::pair<Register, TypeSize>, 4>
1074 RegsForValue::getRegsAndSizes() const {
1075   SmallVector<std::pair<Register, TypeSize>, 4> OutVec;
1076   unsigned I = 0;
1077   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1078     unsigned RegCount = std::get<0>(CountAndVT);
1079     MVT RegisterVT = std::get<1>(CountAndVT);
1080     TypeSize RegisterSize = RegisterVT.getSizeInBits();
1081     for (unsigned E = I + RegCount; I != E; ++I)
1082       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1083   }
1084   return OutVec;
1085 }
1086 
1087 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1088                                AssumptionCache *ac,
1089                                const TargetLibraryInfo *li) {
1090   AA = aa;
1091   AC = ac;
1092   GFI = gfi;
1093   LibInfo = li;
1094   Context = DAG.getContext();
1095   LPadToCallSiteMap.clear();
1096   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1097   AssignmentTrackingEnabled = isAssignmentTrackingEnabled(
1098       *DAG.getMachineFunction().getFunction().getParent());
1099 }
1100 
1101 void SelectionDAGBuilder::clear() {
1102   NodeMap.clear();
1103   UnusedArgNodeMap.clear();
1104   PendingLoads.clear();
1105   PendingExports.clear();
1106   PendingConstrainedFP.clear();
1107   PendingConstrainedFPStrict.clear();
1108   CurInst = nullptr;
1109   HasTailCall = false;
1110   SDNodeOrder = LowestSDNodeOrder;
1111   StatepointLowering.clear();
1112 }
1113 
1114 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1115   DanglingDebugInfoMap.clear();
1116 }
1117 
1118 // Update DAG root to include dependencies on Pending chains.
1119 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1120   SDValue Root = DAG.getRoot();
1121 
1122   if (Pending.empty())
1123     return Root;
1124 
1125   // Add current root to PendingChains, unless we already indirectly
1126   // depend on it.
1127   if (Root.getOpcode() != ISD::EntryToken) {
1128     unsigned i = 0, e = Pending.size();
1129     for (; i != e; ++i) {
1130       assert(Pending[i].getNode()->getNumOperands() > 1);
1131       if (Pending[i].getNode()->getOperand(0) == Root)
1132         break;  // Don't add the root if we already indirectly depend on it.
1133     }
1134 
1135     if (i == e)
1136       Pending.push_back(Root);
1137   }
1138 
1139   if (Pending.size() == 1)
1140     Root = Pending[0];
1141   else
1142     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1143 
1144   DAG.setRoot(Root);
1145   Pending.clear();
1146   return Root;
1147 }
1148 
1149 SDValue SelectionDAGBuilder::getMemoryRoot() {
1150   return updateRoot(PendingLoads);
1151 }
1152 
1153 SDValue SelectionDAGBuilder::getRoot() {
1154   // Chain up all pending constrained intrinsics together with all
1155   // pending loads, by simply appending them to PendingLoads and
1156   // then calling getMemoryRoot().
1157   PendingLoads.reserve(PendingLoads.size() +
1158                        PendingConstrainedFP.size() +
1159                        PendingConstrainedFPStrict.size());
1160   PendingLoads.append(PendingConstrainedFP.begin(),
1161                       PendingConstrainedFP.end());
1162   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1163                       PendingConstrainedFPStrict.end());
1164   PendingConstrainedFP.clear();
1165   PendingConstrainedFPStrict.clear();
1166   return getMemoryRoot();
1167 }
1168 
1169 SDValue SelectionDAGBuilder::getControlRoot() {
1170   // We need to emit pending fpexcept.strict constrained intrinsics,
1171   // so append them to the PendingExports list.
1172   PendingExports.append(PendingConstrainedFPStrict.begin(),
1173                         PendingConstrainedFPStrict.end());
1174   PendingConstrainedFPStrict.clear();
1175   return updateRoot(PendingExports);
1176 }
1177 
1178 void SelectionDAGBuilder::handleDebugDeclare(Value *Address,
1179                                              DILocalVariable *Variable,
1180                                              DIExpression *Expression,
1181                                              DebugLoc DL) {
1182   assert(Variable && "Missing variable");
1183 
1184   // Check if address has undef value.
1185   if (!Address || isa<UndefValue>(Address) ||
1186       (Address->use_empty() && !isa<Argument>(Address))) {
1187     LLVM_DEBUG(
1188         dbgs()
1189         << "dbg_declare: Dropping debug info (bad/undef/unused-arg address)\n");
1190     return;
1191   }
1192 
1193   bool IsParameter = Variable->isParameter() || isa<Argument>(Address);
1194 
1195   SDValue &N = NodeMap[Address];
1196   if (!N.getNode() && isa<Argument>(Address))
1197     // Check unused arguments map.
1198     N = UnusedArgNodeMap[Address];
1199   SDDbgValue *SDV;
1200   if (N.getNode()) {
1201     if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
1202       Address = BCI->getOperand(0);
1203     // Parameters are handled specially.
1204     auto *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
1205     if (IsParameter && FINode) {
1206       // Byval parameter. We have a frame index at this point.
1207       SDV = DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
1208                                       /*IsIndirect*/ true, DL, SDNodeOrder);
1209     } else if (isa<Argument>(Address)) {
1210       // Address is an argument, so try to emit its dbg value using
1211       // virtual register info from the FuncInfo.ValueMap.
1212       EmitFuncArgumentDbgValue(Address, Variable, Expression, DL,
1213                                FuncArgumentDbgValueKind::Declare, N);
1214       return;
1215     } else {
1216       SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
1217                             true, DL, SDNodeOrder);
1218     }
1219     DAG.AddDbgValue(SDV, IsParameter);
1220   } else {
1221     // If Address is an argument then try to emit its dbg value using
1222     // virtual register info from the FuncInfo.ValueMap.
1223     if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, DL,
1224                                   FuncArgumentDbgValueKind::Declare, N)) {
1225       LLVM_DEBUG(dbgs() << "dbg_declare: Dropping debug info"
1226                         << " (could not emit func-arg dbg_value)\n");
1227     }
1228   }
1229   return;
1230 }
1231 
1232 void SelectionDAGBuilder::visitDbgInfo(const Instruction &I) {
1233   // Add SDDbgValue nodes for any var locs here. Do so before updating
1234   // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1235   if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) {
1236     // Add SDDbgValue nodes for any var locs here. Do so before updating
1237     // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1238     for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I);
1239          It != End; ++It) {
1240       auto *Var = FnVarLocs->getDILocalVariable(It->VariableID);
1241       dropDanglingDebugInfo(Var, It->Expr);
1242       if (It->Values.isKillLocation(It->Expr)) {
1243         handleKillDebugValue(Var, It->Expr, It->DL, SDNodeOrder);
1244         continue;
1245       }
1246       SmallVector<Value *> Values(It->Values.location_ops());
1247       if (!handleDebugValue(Values, Var, It->Expr, It->DL, SDNodeOrder,
1248                             It->Values.hasArgList())) {
1249         SmallVector<Value *, 4> Vals(It->Values.location_ops());
1250         addDanglingDebugInfo(Vals,
1251                              FnVarLocs->getDILocalVariable(It->VariableID),
1252                              It->Expr, Vals.size() > 1, It->DL, SDNodeOrder);
1253       }
1254     }
1255   }
1256 
1257   // We must skip DbgVariableRecords if they've already been processed above as
1258   // we have just emitted the debug values resulting from assignment tracking
1259   // analysis, making any existing DbgVariableRecords redundant (and probably
1260   // less correct). We still need to process DbgLabelRecords. This does sink
1261   // DbgLabelRecords to the bottom of the group of debug records. That sholdn't
1262   // be important as it does so deterministcally and ordering between
1263   // DbgLabelRecords and DbgVariableRecords is immaterial (other than for MIR/IR
1264   // printing).
1265   bool SkipDbgVariableRecords = DAG.getFunctionVarLocs();
1266   // Is there is any debug-info attached to this instruction, in the form of
1267   // DbgRecord non-instruction debug-info records.
1268   for (DbgRecord &DR : I.getDbgRecordRange()) {
1269     if (DbgLabelRecord *DLR = dyn_cast<DbgLabelRecord>(&DR)) {
1270       assert(DLR->getLabel() && "Missing label");
1271       SDDbgLabel *SDV =
1272           DAG.getDbgLabel(DLR->getLabel(), DLR->getDebugLoc(), SDNodeOrder);
1273       DAG.AddDbgLabel(SDV);
1274       continue;
1275     }
1276 
1277     if (SkipDbgVariableRecords)
1278       continue;
1279     DbgVariableRecord &DVR = cast<DbgVariableRecord>(DR);
1280     DILocalVariable *Variable = DVR.getVariable();
1281     DIExpression *Expression = DVR.getExpression();
1282     dropDanglingDebugInfo(Variable, Expression);
1283 
1284     if (DVR.getType() == DbgVariableRecord::LocationType::Declare) {
1285       if (FuncInfo.PreprocessedDVRDeclares.contains(&DVR))
1286         continue;
1287       LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DVR
1288                         << "\n");
1289       handleDebugDeclare(DVR.getVariableLocationOp(0), Variable, Expression,
1290                          DVR.getDebugLoc());
1291       continue;
1292     }
1293 
1294     // A DbgVariableRecord with no locations is a kill location.
1295     SmallVector<Value *, 4> Values(DVR.location_ops());
1296     if (Values.empty()) {
1297       handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(),
1298                            SDNodeOrder);
1299       continue;
1300     }
1301 
1302     // A DbgVariableRecord with an undef or absent location is also a kill
1303     // location.
1304     if (llvm::any_of(Values,
1305                      [](Value *V) { return !V || isa<UndefValue>(V); })) {
1306       handleKillDebugValue(Variable, Expression, DVR.getDebugLoc(),
1307                            SDNodeOrder);
1308       continue;
1309     }
1310 
1311     bool IsVariadic = DVR.hasArgList();
1312     if (!handleDebugValue(Values, Variable, Expression, DVR.getDebugLoc(),
1313                           SDNodeOrder, IsVariadic)) {
1314       addDanglingDebugInfo(Values, Variable, Expression, IsVariadic,
1315                            DVR.getDebugLoc(), SDNodeOrder);
1316     }
1317   }
1318 }
1319 
1320 void SelectionDAGBuilder::visit(const Instruction &I) {
1321   visitDbgInfo(I);
1322 
1323   // Set up outgoing PHI node register values before emitting the terminator.
1324   if (I.isTerminator()) {
1325     HandlePHINodesInSuccessorBlocks(I.getParent());
1326   }
1327 
1328   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1329   if (!isa<DbgInfoIntrinsic>(I))
1330     ++SDNodeOrder;
1331 
1332   CurInst = &I;
1333 
1334   // Set inserted listener only if required.
1335   bool NodeInserted = false;
1336   std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener;
1337   MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections);
1338   MDNode *MMRA = I.getMetadata(LLVMContext::MD_mmra);
1339   if (PCSectionsMD || MMRA) {
1340     InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>(
1341         DAG, [&](SDNode *) { NodeInserted = true; });
1342   }
1343 
1344   visit(I.getOpcode(), I);
1345 
1346   if (!I.isTerminator() && !HasTailCall &&
1347       !isa<GCStatepointInst>(I)) // statepoints handle their exports internally
1348     CopyToExportRegsIfNeeded(&I);
1349 
1350   // Handle metadata.
1351   if (PCSectionsMD || MMRA) {
1352     auto It = NodeMap.find(&I);
1353     if (It != NodeMap.end()) {
1354       if (PCSectionsMD)
1355         DAG.addPCSections(It->second.getNode(), PCSectionsMD);
1356       if (MMRA)
1357         DAG.addMMRAMetadata(It->second.getNode(), MMRA);
1358     } else if (NodeInserted) {
1359       // This should not happen; if it does, don't let it go unnoticed so we can
1360       // fix it. Relevant visit*() function is probably missing a setValue().
1361       errs() << "warning: loosing !pcsections and/or !mmra metadata ["
1362              << I.getModule()->getName() << "]\n";
1363       LLVM_DEBUG(I.dump());
1364       assert(false);
1365     }
1366   }
1367 
1368   CurInst = nullptr;
1369 }
1370 
1371 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1372   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1373 }
1374 
1375 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1376   // Note: this doesn't use InstVisitor, because it has to work with
1377   // ConstantExpr's in addition to instructions.
1378   switch (Opcode) {
1379   default: llvm_unreachable("Unknown instruction type encountered!");
1380     // Build the switch statement using the Instruction.def file.
1381 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1382     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1383 #include "llvm/IR/Instruction.def"
1384   }
1385 }
1386 
1387 static bool handleDanglingVariadicDebugInfo(SelectionDAG &DAG,
1388                                             DILocalVariable *Variable,
1389                                             DebugLoc DL, unsigned Order,
1390                                             SmallVectorImpl<Value *> &Values,
1391                                             DIExpression *Expression) {
1392   // For variadic dbg_values we will now insert an undef.
1393   // FIXME: We can potentially recover these!
1394   SmallVector<SDDbgOperand, 2> Locs;
1395   for (const Value *V : Values) {
1396     auto *Undef = UndefValue::get(V->getType());
1397     Locs.push_back(SDDbgOperand::fromConst(Undef));
1398   }
1399   SDDbgValue *SDV = DAG.getDbgValueList(Variable, Expression, Locs, {},
1400                                         /*IsIndirect=*/false, DL, Order,
1401                                         /*IsVariadic=*/true);
1402   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1403   return true;
1404 }
1405 
1406 void SelectionDAGBuilder::addDanglingDebugInfo(SmallVectorImpl<Value *> &Values,
1407                                                DILocalVariable *Var,
1408                                                DIExpression *Expr,
1409                                                bool IsVariadic, DebugLoc DL,
1410                                                unsigned Order) {
1411   if (IsVariadic) {
1412     handleDanglingVariadicDebugInfo(DAG, Var, DL, Order, Values, Expr);
1413     return;
1414   }
1415   // TODO: Dangling debug info will eventually either be resolved or produce
1416   // an Undef DBG_VALUE. However in the resolution case, a gap may appear
1417   // between the original dbg.value location and its resolved DBG_VALUE,
1418   // which we should ideally fill with an extra Undef DBG_VALUE.
1419   assert(Values.size() == 1);
1420   DanglingDebugInfoMap[Values[0]].emplace_back(Var, Expr, DL, Order);
1421 }
1422 
1423 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1424                                                 const DIExpression *Expr) {
1425   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1426     DIVariable *DanglingVariable = DDI.getVariable();
1427     DIExpression *DanglingExpr = DDI.getExpression();
1428     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1429       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for "
1430                         << printDDI(nullptr, DDI) << "\n");
1431       return true;
1432     }
1433     return false;
1434   };
1435 
1436   for (auto &DDIMI : DanglingDebugInfoMap) {
1437     DanglingDebugInfoVector &DDIV = DDIMI.second;
1438 
1439     // If debug info is to be dropped, run it through final checks to see
1440     // whether it can be salvaged.
1441     for (auto &DDI : DDIV)
1442       if (isMatchingDbgValue(DDI))
1443         salvageUnresolvedDbgValue(DDIMI.first, DDI);
1444 
1445     erase_if(DDIV, isMatchingDbgValue);
1446   }
1447 }
1448 
1449 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1450 // generate the debug data structures now that we've seen its definition.
1451 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1452                                                    SDValue Val) {
1453   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1454   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1455     return;
1456 
1457   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1458   for (auto &DDI : DDIV) {
1459     DebugLoc DL = DDI.getDebugLoc();
1460     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1461     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1462     DILocalVariable *Variable = DDI.getVariable();
1463     DIExpression *Expr = DDI.getExpression();
1464     assert(Variable->isValidLocationForIntrinsic(DL) &&
1465            "Expected inlined-at fields to agree");
1466     SDDbgValue *SDV;
1467     if (Val.getNode()) {
1468       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1469       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1470       // we couldn't resolve it directly when examining the DbgValue intrinsic
1471       // in the first place we should not be more successful here). Unless we
1472       // have some test case that prove this to be correct we should avoid
1473       // calling EmitFuncArgumentDbgValue here.
1474       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL,
1475                                     FuncArgumentDbgValueKind::Value, Val)) {
1476         LLVM_DEBUG(dbgs() << "Resolve dangling debug info for "
1477                           << printDDI(V, DDI) << "\n");
1478         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1479         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1480         // inserted after the definition of Val when emitting the instructions
1481         // after ISel. An alternative could be to teach
1482         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1483         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1484                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1485                    << ValSDNodeOrder << "\n");
1486         SDV = getDbgValue(Val, Variable, Expr, DL,
1487                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1488         DAG.AddDbgValue(SDV, false);
1489       } else
1490         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for "
1491                           << printDDI(V, DDI)
1492                           << " in EmitFuncArgumentDbgValue\n");
1493     } else {
1494       LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(V, DDI)
1495                         << "\n");
1496       auto Undef = UndefValue::get(V->getType());
1497       auto SDV =
1498           DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder);
1499       DAG.AddDbgValue(SDV, false);
1500     }
1501   }
1502   DDIV.clear();
1503 }
1504 
1505 void SelectionDAGBuilder::salvageUnresolvedDbgValue(const Value *V,
1506                                                     DanglingDebugInfo &DDI) {
1507   // TODO: For the variadic implementation, instead of only checking the fail
1508   // state of `handleDebugValue`, we need know specifically which values were
1509   // invalid, so that we attempt to salvage only those values when processing
1510   // a DIArgList.
1511   const Value *OrigV = V;
1512   DILocalVariable *Var = DDI.getVariable();
1513   DIExpression *Expr = DDI.getExpression();
1514   DebugLoc DL = DDI.getDebugLoc();
1515   unsigned SDOrder = DDI.getSDNodeOrder();
1516 
1517   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1518   // that DW_OP_stack_value is desired.
1519   bool StackValue = true;
1520 
1521   // Can this Value can be encoded without any further work?
1522   if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false))
1523     return;
1524 
1525   // Attempt to salvage back through as many instructions as possible. Bail if
1526   // a non-instruction is seen, such as a constant expression or global
1527   // variable. FIXME: Further work could recover those too.
1528   while (isa<Instruction>(V)) {
1529     const Instruction &VAsInst = *cast<const Instruction>(V);
1530     // Temporary "0", awaiting real implementation.
1531     SmallVector<uint64_t, 16> Ops;
1532     SmallVector<Value *, 4> AdditionalValues;
1533     V = salvageDebugInfoImpl(const_cast<Instruction &>(VAsInst),
1534                              Expr->getNumLocationOperands(), Ops,
1535                              AdditionalValues);
1536     // If we cannot salvage any further, and haven't yet found a suitable debug
1537     // expression, bail out.
1538     if (!V)
1539       break;
1540 
1541     // TODO: If AdditionalValues isn't empty, then the salvage can only be
1542     // represented with a DBG_VALUE_LIST, so we give up. When we have support
1543     // here for variadic dbg_values, remove that condition.
1544     if (!AdditionalValues.empty())
1545       break;
1546 
1547     // New value and expr now represent this debuginfo.
1548     Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue);
1549 
1550     // Some kind of simplification occurred: check whether the operand of the
1551     // salvaged debug expression can be encoded in this DAG.
1552     if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) {
1553       LLVM_DEBUG(
1554           dbgs() << "Salvaged debug location info for:\n  " << *Var << "\n"
1555                  << *OrigV << "\nBy stripping back to:\n  " << *V << "\n");
1556       return;
1557     }
1558   }
1559 
1560   // This was the final opportunity to salvage this debug information, and it
1561   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1562   // any earlier variable location.
1563   assert(OrigV && "V shouldn't be null");
1564   auto *Undef = UndefValue::get(OrigV->getType());
1565   auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1566   DAG.AddDbgValue(SDV, false);
1567   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  "
1568                     << printDDI(OrigV, DDI) << "\n");
1569 }
1570 
1571 void SelectionDAGBuilder::handleKillDebugValue(DILocalVariable *Var,
1572                                                DIExpression *Expr,
1573                                                DebugLoc DbgLoc,
1574                                                unsigned Order) {
1575   Value *Poison = PoisonValue::get(Type::getInt1Ty(*Context));
1576   DIExpression *NewExpr =
1577       const_cast<DIExpression *>(DIExpression::convertToUndefExpression(Expr));
1578   handleDebugValue(Poison, Var, NewExpr, DbgLoc, Order,
1579                    /*IsVariadic*/ false);
1580 }
1581 
1582 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values,
1583                                            DILocalVariable *Var,
1584                                            DIExpression *Expr, DebugLoc DbgLoc,
1585                                            unsigned Order, bool IsVariadic) {
1586   if (Values.empty())
1587     return true;
1588 
1589   // Filter EntryValue locations out early.
1590   if (visitEntryValueDbgValue(Values, Var, Expr, DbgLoc))
1591     return true;
1592 
1593   SmallVector<SDDbgOperand> LocationOps;
1594   SmallVector<SDNode *> Dependencies;
1595   for (const Value *V : Values) {
1596     // Constant value.
1597     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1598         isa<ConstantPointerNull>(V)) {
1599       LocationOps.emplace_back(SDDbgOperand::fromConst(V));
1600       continue;
1601     }
1602 
1603     // Look through IntToPtr constants.
1604     if (auto *CE = dyn_cast<ConstantExpr>(V))
1605       if (CE->getOpcode() == Instruction::IntToPtr) {
1606         LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0)));
1607         continue;
1608       }
1609 
1610     // If the Value is a frame index, we can create a FrameIndex debug value
1611     // without relying on the DAG at all.
1612     if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1613       auto SI = FuncInfo.StaticAllocaMap.find(AI);
1614       if (SI != FuncInfo.StaticAllocaMap.end()) {
1615         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second));
1616         continue;
1617       }
1618     }
1619 
1620     // Do not use getValue() in here; we don't want to generate code at
1621     // this point if it hasn't been done yet.
1622     SDValue N = NodeMap[V];
1623     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1624       N = UnusedArgNodeMap[V];
1625 
1626     if (N.getNode()) {
1627       // Only emit func arg dbg value for non-variadic dbg.values for now.
1628       if (!IsVariadic &&
1629           EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc,
1630                                    FuncArgumentDbgValueKind::Value, N))
1631         return true;
1632       if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
1633         // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can
1634         // describe stack slot locations.
1635         //
1636         // Consider "int x = 0; int *px = &x;". There are two kinds of
1637         // interesting debug values here after optimization:
1638         //
1639         //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
1640         //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
1641         //
1642         // Both describe the direct values of their associated variables.
1643         Dependencies.push_back(N.getNode());
1644         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex()));
1645         continue;
1646       }
1647       LocationOps.emplace_back(
1648           SDDbgOperand::fromNode(N.getNode(), N.getResNo()));
1649       continue;
1650     }
1651 
1652     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1653     // Special rules apply for the first dbg.values of parameter variables in a
1654     // function. Identify them by the fact they reference Argument Values, that
1655     // they're parameters, and they are parameters of the current function. We
1656     // need to let them dangle until they get an SDNode.
1657     bool IsParamOfFunc =
1658         isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt();
1659     if (IsParamOfFunc)
1660       return false;
1661 
1662     // The value is not used in this block yet (or it would have an SDNode).
1663     // We still want the value to appear for the user if possible -- if it has
1664     // an associated VReg, we can refer to that instead.
1665     auto VMI = FuncInfo.ValueMap.find(V);
1666     if (VMI != FuncInfo.ValueMap.end()) {
1667       unsigned Reg = VMI->second;
1668       // If this is a PHI node, it may be split up into several MI PHI nodes
1669       // (in FunctionLoweringInfo::set).
1670       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1671                        V->getType(), std::nullopt);
1672       if (RFV.occupiesMultipleRegs()) {
1673         // FIXME: We could potentially support variadic dbg_values here.
1674         if (IsVariadic)
1675           return false;
1676         unsigned Offset = 0;
1677         unsigned BitsToDescribe = 0;
1678         if (auto VarSize = Var->getSizeInBits())
1679           BitsToDescribe = *VarSize;
1680         if (auto Fragment = Expr->getFragmentInfo())
1681           BitsToDescribe = Fragment->SizeInBits;
1682         for (const auto &RegAndSize : RFV.getRegsAndSizes()) {
1683           // Bail out if all bits are described already.
1684           if (Offset >= BitsToDescribe)
1685             break;
1686           // TODO: handle scalable vectors.
1687           unsigned RegisterSize = RegAndSize.second;
1688           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1689                                       ? BitsToDescribe - Offset
1690                                       : RegisterSize;
1691           auto FragmentExpr = DIExpression::createFragmentExpression(
1692               Expr, Offset, FragmentSize);
1693           if (!FragmentExpr)
1694             continue;
1695           SDDbgValue *SDV = DAG.getVRegDbgValue(
1696               Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, Order);
1697           DAG.AddDbgValue(SDV, false);
1698           Offset += RegisterSize;
1699         }
1700         return true;
1701       }
1702       // We can use simple vreg locations for variadic dbg_values as well.
1703       LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg));
1704       continue;
1705     }
1706     // We failed to create a SDDbgOperand for V.
1707     return false;
1708   }
1709 
1710   // We have created a SDDbgOperand for each Value in Values.
1711   assert(!LocationOps.empty());
1712   SDDbgValue *SDV =
1713       DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies,
1714                           /*IsIndirect=*/false, DbgLoc, Order, IsVariadic);
1715   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1716   return true;
1717 }
1718 
1719 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1720   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1721   for (auto &Pair : DanglingDebugInfoMap)
1722     for (auto &DDI : Pair.second)
1723       salvageUnresolvedDbgValue(const_cast<Value *>(Pair.first), DDI);
1724   clearDanglingDebugInfo();
1725 }
1726 
1727 /// getCopyFromRegs - If there was virtual register allocated for the value V
1728 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1729 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1730   DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V);
1731   SDValue Result;
1732 
1733   if (It != FuncInfo.ValueMap.end()) {
1734     Register InReg = It->second;
1735 
1736     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1737                      DAG.getDataLayout(), InReg, Ty,
1738                      std::nullopt); // This is not an ABI copy.
1739     SDValue Chain = DAG.getEntryNode();
1740     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1741                                  V);
1742     resolveDanglingDebugInfo(V, Result);
1743   }
1744 
1745   return Result;
1746 }
1747 
1748 /// getValue - Return an SDValue for the given Value.
1749 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1750   // If we already have an SDValue for this value, use it. It's important
1751   // to do this first, so that we don't create a CopyFromReg if we already
1752   // have a regular SDValue.
1753   SDValue &N = NodeMap[V];
1754   if (N.getNode()) return N;
1755 
1756   // If there's a virtual register allocated and initialized for this
1757   // value, use it.
1758   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1759     return copyFromReg;
1760 
1761   // Otherwise create a new SDValue and remember it.
1762   SDValue Val = getValueImpl(V);
1763   NodeMap[V] = Val;
1764   resolveDanglingDebugInfo(V, Val);
1765   return Val;
1766 }
1767 
1768 /// getNonRegisterValue - Return an SDValue for the given Value, but
1769 /// don't look in FuncInfo.ValueMap for a virtual register.
1770 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1771   // If we already have an SDValue for this value, use it.
1772   SDValue &N = NodeMap[V];
1773   if (N.getNode()) {
1774     if (isIntOrFPConstant(N)) {
1775       // Remove the debug location from the node as the node is about to be used
1776       // in a location which may differ from the original debug location.  This
1777       // is relevant to Constant and ConstantFP nodes because they can appear
1778       // as constant expressions inside PHI nodes.
1779       N->setDebugLoc(DebugLoc());
1780     }
1781     return N;
1782   }
1783 
1784   // Otherwise create a new SDValue and remember it.
1785   SDValue Val = getValueImpl(V);
1786   NodeMap[V] = Val;
1787   resolveDanglingDebugInfo(V, Val);
1788   return Val;
1789 }
1790 
1791 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1792 /// Create an SDValue for the given value.
1793 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1794   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1795 
1796   if (const Constant *C = dyn_cast<Constant>(V)) {
1797     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1798 
1799     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1800       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1801 
1802     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1803       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1804 
1805     if (const ConstantPtrAuth *CPA = dyn_cast<ConstantPtrAuth>(C)) {
1806       return DAG.getNode(ISD::PtrAuthGlobalAddress, getCurSDLoc(), VT,
1807                          getValue(CPA->getPointer()), getValue(CPA->getKey()),
1808                          getValue(CPA->getAddrDiscriminator()),
1809                          getValue(CPA->getDiscriminator()));
1810     }
1811 
1812     if (isa<ConstantPointerNull>(C)) {
1813       unsigned AS = V->getType()->getPointerAddressSpace();
1814       return DAG.getConstant(0, getCurSDLoc(),
1815                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1816     }
1817 
1818     if (match(C, m_VScale()))
1819       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1820 
1821     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1822       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1823 
1824     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1825       return DAG.getUNDEF(VT);
1826 
1827     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1828       visit(CE->getOpcode(), *CE);
1829       SDValue N1 = NodeMap[V];
1830       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1831       return N1;
1832     }
1833 
1834     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1835       SmallVector<SDValue, 4> Constants;
1836       for (const Use &U : C->operands()) {
1837         SDNode *Val = getValue(U).getNode();
1838         // If the operand is an empty aggregate, there are no values.
1839         if (!Val) continue;
1840         // Add each leaf value from the operand to the Constants list
1841         // to form a flattened list of all the values.
1842         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1843           Constants.push_back(SDValue(Val, i));
1844       }
1845 
1846       return DAG.getMergeValues(Constants, getCurSDLoc());
1847     }
1848 
1849     if (const ConstantDataSequential *CDS =
1850           dyn_cast<ConstantDataSequential>(C)) {
1851       SmallVector<SDValue, 4> Ops;
1852       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1853         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1854         // Add each leaf value from the operand to the Constants list
1855         // to form a flattened list of all the values.
1856         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1857           Ops.push_back(SDValue(Val, i));
1858       }
1859 
1860       if (isa<ArrayType>(CDS->getType()))
1861         return DAG.getMergeValues(Ops, getCurSDLoc());
1862       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1863     }
1864 
1865     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1866       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1867              "Unknown struct or array constant!");
1868 
1869       SmallVector<EVT, 4> ValueVTs;
1870       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1871       unsigned NumElts = ValueVTs.size();
1872       if (NumElts == 0)
1873         return SDValue(); // empty struct
1874       SmallVector<SDValue, 4> Constants(NumElts);
1875       for (unsigned i = 0; i != NumElts; ++i) {
1876         EVT EltVT = ValueVTs[i];
1877         if (isa<UndefValue>(C))
1878           Constants[i] = DAG.getUNDEF(EltVT);
1879         else if (EltVT.isFloatingPoint())
1880           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1881         else
1882           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1883       }
1884 
1885       return DAG.getMergeValues(Constants, getCurSDLoc());
1886     }
1887 
1888     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1889       return DAG.getBlockAddress(BA, VT);
1890 
1891     if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C))
1892       return getValue(Equiv->getGlobalValue());
1893 
1894     if (const auto *NC = dyn_cast<NoCFIValue>(C))
1895       return getValue(NC->getGlobalValue());
1896 
1897     if (VT == MVT::aarch64svcount) {
1898       assert(C->isNullValue() && "Can only zero this target type!");
1899       return DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT,
1900                          DAG.getConstant(0, getCurSDLoc(), MVT::nxv16i1));
1901     }
1902 
1903     VectorType *VecTy = cast<VectorType>(V->getType());
1904 
1905     // Now that we know the number and type of the elements, get that number of
1906     // elements into the Ops array based on what kind of constant it is.
1907     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1908       SmallVector<SDValue, 16> Ops;
1909       unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1910       for (unsigned i = 0; i != NumElements; ++i)
1911         Ops.push_back(getValue(CV->getOperand(i)));
1912 
1913       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1914     }
1915 
1916     if (isa<ConstantAggregateZero>(C)) {
1917       EVT EltVT =
1918           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1919 
1920       SDValue Op;
1921       if (EltVT.isFloatingPoint())
1922         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1923       else
1924         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1925 
1926       return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op);
1927     }
1928 
1929     llvm_unreachable("Unknown vector constant");
1930   }
1931 
1932   // If this is a static alloca, generate it as the frameindex instead of
1933   // computation.
1934   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1935     DenseMap<const AllocaInst*, int>::iterator SI =
1936       FuncInfo.StaticAllocaMap.find(AI);
1937     if (SI != FuncInfo.StaticAllocaMap.end())
1938       return DAG.getFrameIndex(
1939           SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType()));
1940   }
1941 
1942   // If this is an instruction which fast-isel has deferred, select it now.
1943   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1944     Register InReg = FuncInfo.InitializeRegForValue(Inst);
1945 
1946     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1947                      Inst->getType(), std::nullopt);
1948     SDValue Chain = DAG.getEntryNode();
1949     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1950   }
1951 
1952   if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V))
1953     return DAG.getMDNode(cast<MDNode>(MD->getMetadata()));
1954 
1955   if (const auto *BB = dyn_cast<BasicBlock>(V))
1956     return DAG.getBasicBlock(FuncInfo.getMBB(BB));
1957 
1958   llvm_unreachable("Can't get register for value!");
1959 }
1960 
1961 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1962   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1963   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1964   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1965   bool IsSEH = isAsynchronousEHPersonality(Pers);
1966   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1967   if (!IsSEH)
1968     CatchPadMBB->setIsEHScopeEntry();
1969   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1970   if (IsMSVCCXX || IsCoreCLR)
1971     CatchPadMBB->setIsEHFuncletEntry();
1972 }
1973 
1974 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1975   // Update machine-CFG edge.
1976   MachineBasicBlock *TargetMBB = FuncInfo.getMBB(I.getSuccessor());
1977   FuncInfo.MBB->addSuccessor(TargetMBB);
1978   TargetMBB->setIsEHCatchretTarget(true);
1979   DAG.getMachineFunction().setHasEHCatchret(true);
1980 
1981   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1982   bool IsSEH = isAsynchronousEHPersonality(Pers);
1983   if (IsSEH) {
1984     // If this is not a fall-through branch or optimizations are switched off,
1985     // emit the branch.
1986     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1987         TM.getOptLevel() == CodeGenOptLevel::None)
1988       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1989                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1990     return;
1991   }
1992 
1993   // Figure out the funclet membership for the catchret's successor.
1994   // This will be used by the FuncletLayout pass to determine how to order the
1995   // BB's.
1996   // A 'catchret' returns to the outer scope's color.
1997   Value *ParentPad = I.getCatchSwitchParentPad();
1998   const BasicBlock *SuccessorColor;
1999   if (isa<ConstantTokenNone>(ParentPad))
2000     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
2001   else
2002     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
2003   assert(SuccessorColor && "No parent funclet for catchret!");
2004   MachineBasicBlock *SuccessorColorMBB = FuncInfo.getMBB(SuccessorColor);
2005   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
2006 
2007   // Create the terminator node.
2008   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
2009                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
2010                             DAG.getBasicBlock(SuccessorColorMBB));
2011   DAG.setRoot(Ret);
2012 }
2013 
2014 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
2015   // Don't emit any special code for the cleanuppad instruction. It just marks
2016   // the start of an EH scope/funclet.
2017   FuncInfo.MBB->setIsEHScopeEntry();
2018   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
2019   if (Pers != EHPersonality::Wasm_CXX) {
2020     FuncInfo.MBB->setIsEHFuncletEntry();
2021     FuncInfo.MBB->setIsCleanupFuncletEntry();
2022   }
2023 }
2024 
2025 // In wasm EH, even though a catchpad may not catch an exception if a tag does
2026 // not match, it is OK to add only the first unwind destination catchpad to the
2027 // successors, because there will be at least one invoke instruction within the
2028 // catch scope that points to the next unwind destination, if one exists, so
2029 // CFGSort cannot mess up with BB sorting order.
2030 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic
2031 // call within them, and catchpads only consisting of 'catch (...)' have a
2032 // '__cxa_end_catch' call within them, both of which generate invokes in case
2033 // the next unwind destination exists, i.e., the next unwind destination is not
2034 // the caller.)
2035 //
2036 // Having at most one EH pad successor is also simpler and helps later
2037 // transformations.
2038 //
2039 // For example,
2040 // current:
2041 //   invoke void @foo to ... unwind label %catch.dispatch
2042 // catch.dispatch:
2043 //   %0 = catchswitch within ... [label %catch.start] unwind label %next
2044 // catch.start:
2045 //   ...
2046 //   ... in this BB or some other child BB dominated by this BB there will be an
2047 //   invoke that points to 'next' BB as an unwind destination
2048 //
2049 // next: ; We don't need to add this to 'current' BB's successor
2050 //   ...
2051 static void findWasmUnwindDestinations(
2052     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
2053     BranchProbability Prob,
2054     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
2055         &UnwindDests) {
2056   while (EHPadBB) {
2057     const Instruction *Pad = EHPadBB->getFirstNonPHI();
2058     if (isa<CleanupPadInst>(Pad)) {
2059       // Stop on cleanup pads.
2060       UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob);
2061       UnwindDests.back().first->setIsEHScopeEntry();
2062       break;
2063     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
2064       // Add the catchpad handlers to the possible destinations. We don't
2065       // continue to the unwind destination of the catchswitch for wasm.
2066       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
2067         UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob);
2068         UnwindDests.back().first->setIsEHScopeEntry();
2069       }
2070       break;
2071     } else {
2072       continue;
2073     }
2074   }
2075 }
2076 
2077 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
2078 /// many places it could ultimately go. In the IR, we have a single unwind
2079 /// destination, but in the machine CFG, we enumerate all the possible blocks.
2080 /// This function skips over imaginary basic blocks that hold catchswitch
2081 /// instructions, and finds all the "real" machine
2082 /// basic block destinations. As those destinations may not be successors of
2083 /// EHPadBB, here we also calculate the edge probability to those destinations.
2084 /// The passed-in Prob is the edge probability to EHPadBB.
2085 static void findUnwindDestinations(
2086     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
2087     BranchProbability Prob,
2088     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
2089         &UnwindDests) {
2090   EHPersonality Personality =
2091     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
2092   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
2093   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
2094   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
2095   bool IsSEH = isAsynchronousEHPersonality(Personality);
2096 
2097   if (IsWasmCXX) {
2098     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
2099     assert(UnwindDests.size() <= 1 &&
2100            "There should be at most one unwind destination for wasm");
2101     return;
2102   }
2103 
2104   while (EHPadBB) {
2105     const Instruction *Pad = EHPadBB->getFirstNonPHI();
2106     BasicBlock *NewEHPadBB = nullptr;
2107     if (isa<LandingPadInst>(Pad)) {
2108       // Stop on landingpads. They are not funclets.
2109       UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob);
2110       break;
2111     } else if (isa<CleanupPadInst>(Pad)) {
2112       // Stop on cleanup pads. Cleanups are always funclet entries for all known
2113       // personalities.
2114       UnwindDests.emplace_back(FuncInfo.getMBB(EHPadBB), Prob);
2115       UnwindDests.back().first->setIsEHScopeEntry();
2116       UnwindDests.back().first->setIsEHFuncletEntry();
2117       break;
2118     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
2119       // Add the catchpad handlers to the possible destinations.
2120       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
2121         UnwindDests.emplace_back(FuncInfo.getMBB(CatchPadBB), Prob);
2122         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
2123         if (IsMSVCCXX || IsCoreCLR)
2124           UnwindDests.back().first->setIsEHFuncletEntry();
2125         if (!IsSEH)
2126           UnwindDests.back().first->setIsEHScopeEntry();
2127       }
2128       NewEHPadBB = CatchSwitch->getUnwindDest();
2129     } else {
2130       continue;
2131     }
2132 
2133     BranchProbabilityInfo *BPI = FuncInfo.BPI;
2134     if (BPI && NewEHPadBB)
2135       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
2136     EHPadBB = NewEHPadBB;
2137   }
2138 }
2139 
2140 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
2141   // Update successor info.
2142   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
2143   auto UnwindDest = I.getUnwindDest();
2144   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2145   BranchProbability UnwindDestProb =
2146       (BPI && UnwindDest)
2147           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
2148           : BranchProbability::getZero();
2149   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
2150   for (auto &UnwindDest : UnwindDests) {
2151     UnwindDest.first->setIsEHPad();
2152     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
2153   }
2154   FuncInfo.MBB->normalizeSuccProbs();
2155 
2156   // Create the terminator node.
2157   SDValue Ret =
2158       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
2159   DAG.setRoot(Ret);
2160 }
2161 
2162 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
2163   report_fatal_error("visitCatchSwitch not yet implemented!");
2164 }
2165 
2166 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
2167   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2168   auto &DL = DAG.getDataLayout();
2169   SDValue Chain = getControlRoot();
2170   SmallVector<ISD::OutputArg, 8> Outs;
2171   SmallVector<SDValue, 8> OutVals;
2172 
2173   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
2174   // lower
2175   //
2176   //   %val = call <ty> @llvm.experimental.deoptimize()
2177   //   ret <ty> %val
2178   //
2179   // differently.
2180   if (I.getParent()->getTerminatingDeoptimizeCall()) {
2181     LowerDeoptimizingReturn();
2182     return;
2183   }
2184 
2185   if (!FuncInfo.CanLowerReturn) {
2186     Register DemoteReg = FuncInfo.DemoteRegister;
2187     const Function *F = I.getParent()->getParent();
2188 
2189     // Emit a store of the return value through the virtual register.
2190     // Leave Outs empty so that LowerReturn won't try to load return
2191     // registers the usual way.
2192     SmallVector<EVT, 1> PtrValueVTs;
2193     ComputeValueVTs(TLI, DL,
2194                     PointerType::get(F->getContext(),
2195                                      DAG.getDataLayout().getAllocaAddrSpace()),
2196                     PtrValueVTs);
2197 
2198     SDValue RetPtr =
2199         DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]);
2200     SDValue RetOp = getValue(I.getOperand(0));
2201 
2202     SmallVector<EVT, 4> ValueVTs, MemVTs;
2203     SmallVector<uint64_t, 4> Offsets;
2204     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
2205                     &Offsets, 0);
2206     unsigned NumValues = ValueVTs.size();
2207 
2208     SmallVector<SDValue, 4> Chains(NumValues);
2209     Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType());
2210     for (unsigned i = 0; i != NumValues; ++i) {
2211       // An aggregate return value cannot wrap around the address space, so
2212       // offsets to its parts don't wrap either.
2213       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr,
2214                                            TypeSize::getFixed(Offsets[i]));
2215 
2216       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
2217       if (MemVTs[i] != ValueVTs[i])
2218         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
2219       Chains[i] = DAG.getStore(
2220           Chain, getCurSDLoc(), Val,
2221           // FIXME: better loc info would be nice.
2222           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()),
2223           commonAlignment(BaseAlign, Offsets[i]));
2224     }
2225 
2226     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
2227                         MVT::Other, Chains);
2228   } else if (I.getNumOperands() != 0) {
2229     SmallVector<EVT, 4> ValueVTs;
2230     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
2231     unsigned NumValues = ValueVTs.size();
2232     if (NumValues) {
2233       SDValue RetOp = getValue(I.getOperand(0));
2234 
2235       const Function *F = I.getParent()->getParent();
2236 
2237       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
2238           I.getOperand(0)->getType(), F->getCallingConv(),
2239           /*IsVarArg*/ false, DL);
2240 
2241       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
2242       if (F->getAttributes().hasRetAttr(Attribute::SExt))
2243         ExtendKind = ISD::SIGN_EXTEND;
2244       else if (F->getAttributes().hasRetAttr(Attribute::ZExt))
2245         ExtendKind = ISD::ZERO_EXTEND;
2246 
2247       LLVMContext &Context = F->getContext();
2248       bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg);
2249 
2250       for (unsigned j = 0; j != NumValues; ++j) {
2251         EVT VT = ValueVTs[j];
2252 
2253         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
2254           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
2255 
2256         CallingConv::ID CC = F->getCallingConv();
2257 
2258         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
2259         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
2260         SmallVector<SDValue, 4> Parts(NumParts);
2261         getCopyToParts(DAG, getCurSDLoc(),
2262                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
2263                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
2264 
2265         // 'inreg' on function refers to return value
2266         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2267         if (RetInReg)
2268           Flags.setInReg();
2269 
2270         if (I.getOperand(0)->getType()->isPointerTy()) {
2271           Flags.setPointer();
2272           Flags.setPointerAddrSpace(
2273               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
2274         }
2275 
2276         if (NeedsRegBlock) {
2277           Flags.setInConsecutiveRegs();
2278           if (j == NumValues - 1)
2279             Flags.setInConsecutiveRegsLast();
2280         }
2281 
2282         // Propagate extension type if any
2283         if (ExtendKind == ISD::SIGN_EXTEND)
2284           Flags.setSExt();
2285         else if (ExtendKind == ISD::ZERO_EXTEND)
2286           Flags.setZExt();
2287         else if (F->getAttributes().hasRetAttr(Attribute::NoExt))
2288           Flags.setNoExt();
2289 
2290         for (unsigned i = 0; i < NumParts; ++i) {
2291           Outs.push_back(ISD::OutputArg(Flags,
2292                                         Parts[i].getValueType().getSimpleVT(),
2293                                         VT, /*isfixed=*/true, 0, 0));
2294           OutVals.push_back(Parts[i]);
2295         }
2296       }
2297     }
2298   }
2299 
2300   // Push in swifterror virtual register as the last element of Outs. This makes
2301   // sure swifterror virtual register will be returned in the swifterror
2302   // physical register.
2303   const Function *F = I.getParent()->getParent();
2304   if (TLI.supportSwiftError() &&
2305       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
2306     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
2307     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2308     Flags.setSwiftError();
2309     Outs.push_back(ISD::OutputArg(
2310         Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)),
2311         /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0));
2312     // Create SDNode for the swifterror virtual register.
2313     OutVals.push_back(
2314         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
2315                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
2316                         EVT(TLI.getPointerTy(DL))));
2317   }
2318 
2319   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
2320   CallingConv::ID CallConv =
2321     DAG.getMachineFunction().getFunction().getCallingConv();
2322   Chain = DAG.getTargetLoweringInfo().LowerReturn(
2323       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
2324 
2325   // Verify that the target's LowerReturn behaved as expected.
2326   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
2327          "LowerReturn didn't return a valid chain!");
2328 
2329   // Update the DAG with the new chain value resulting from return lowering.
2330   DAG.setRoot(Chain);
2331 }
2332 
2333 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
2334 /// created for it, emit nodes to copy the value into the virtual
2335 /// registers.
2336 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
2337   // Skip empty types
2338   if (V->getType()->isEmptyTy())
2339     return;
2340 
2341   DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V);
2342   if (VMI != FuncInfo.ValueMap.end()) {
2343     assert((!V->use_empty() || isa<CallBrInst>(V)) &&
2344            "Unused value assigned virtual registers!");
2345     CopyValueToVirtualRegister(V, VMI->second);
2346   }
2347 }
2348 
2349 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
2350 /// the current basic block, add it to ValueMap now so that we'll get a
2351 /// CopyTo/FromReg.
2352 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
2353   // No need to export constants.
2354   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
2355 
2356   // Already exported?
2357   if (FuncInfo.isExportedInst(V)) return;
2358 
2359   Register Reg = FuncInfo.InitializeRegForValue(V);
2360   CopyValueToVirtualRegister(V, Reg);
2361 }
2362 
2363 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
2364                                                      const BasicBlock *FromBB) {
2365   // The operands of the setcc have to be in this block.  We don't know
2366   // how to export them from some other block.
2367   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
2368     // Can export from current BB.
2369     if (VI->getParent() == FromBB)
2370       return true;
2371 
2372     // Is already exported, noop.
2373     return FuncInfo.isExportedInst(V);
2374   }
2375 
2376   // If this is an argument, we can export it if the BB is the entry block or
2377   // if it is already exported.
2378   if (isa<Argument>(V)) {
2379     if (FromBB->isEntryBlock())
2380       return true;
2381 
2382     // Otherwise, can only export this if it is already exported.
2383     return FuncInfo.isExportedInst(V);
2384   }
2385 
2386   // Otherwise, constants can always be exported.
2387   return true;
2388 }
2389 
2390 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2391 BranchProbability
2392 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2393                                         const MachineBasicBlock *Dst) const {
2394   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2395   const BasicBlock *SrcBB = Src->getBasicBlock();
2396   const BasicBlock *DstBB = Dst->getBasicBlock();
2397   if (!BPI) {
2398     // If BPI is not available, set the default probability as 1 / N, where N is
2399     // the number of successors.
2400     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2401     return BranchProbability(1, SuccSize);
2402   }
2403   return BPI->getEdgeProbability(SrcBB, DstBB);
2404 }
2405 
2406 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2407                                                MachineBasicBlock *Dst,
2408                                                BranchProbability Prob) {
2409   if (!FuncInfo.BPI)
2410     Src->addSuccessorWithoutProb(Dst);
2411   else {
2412     if (Prob.isUnknown())
2413       Prob = getEdgeProbability(Src, Dst);
2414     Src->addSuccessor(Dst, Prob);
2415   }
2416 }
2417 
2418 static bool InBlock(const Value *V, const BasicBlock *BB) {
2419   if (const Instruction *I = dyn_cast<Instruction>(V))
2420     return I->getParent() == BB;
2421   return true;
2422 }
2423 
2424 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2425 /// This function emits a branch and is used at the leaves of an OR or an
2426 /// AND operator tree.
2427 void
2428 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2429                                                   MachineBasicBlock *TBB,
2430                                                   MachineBasicBlock *FBB,
2431                                                   MachineBasicBlock *CurBB,
2432                                                   MachineBasicBlock *SwitchBB,
2433                                                   BranchProbability TProb,
2434                                                   BranchProbability FProb,
2435                                                   bool InvertCond) {
2436   const BasicBlock *BB = CurBB->getBasicBlock();
2437 
2438   // If the leaf of the tree is a comparison, merge the condition into
2439   // the caseblock.
2440   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2441     // The operands of the cmp have to be in this block.  We don't know
2442     // how to export them from some other block.  If this is the first block
2443     // of the sequence, no exporting is needed.
2444     if (CurBB == SwitchBB ||
2445         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2446          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2447       ISD::CondCode Condition;
2448       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2449         ICmpInst::Predicate Pred =
2450             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2451         Condition = getICmpCondCode(Pred);
2452       } else {
2453         const FCmpInst *FC = cast<FCmpInst>(Cond);
2454         FCmpInst::Predicate Pred =
2455             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2456         Condition = getFCmpCondCode(Pred);
2457         if (TM.Options.NoNaNsFPMath)
2458           Condition = getFCmpCodeWithoutNaN(Condition);
2459       }
2460 
2461       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2462                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2463       SL->SwitchCases.push_back(CB);
2464       return;
2465     }
2466   }
2467 
2468   // Create a CaseBlock record representing this branch.
2469   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2470   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2471                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2472   SL->SwitchCases.push_back(CB);
2473 }
2474 
2475 // Collect dependencies on V recursively. This is used for the cost analysis in
2476 // `shouldKeepJumpConditionsTogether`.
2477 static bool collectInstructionDeps(
2478     SmallMapVector<const Instruction *, bool, 8> *Deps, const Value *V,
2479     SmallMapVector<const Instruction *, bool, 8> *Necessary = nullptr,
2480     unsigned Depth = 0) {
2481   // Return false if we have an incomplete count.
2482   if (Depth >= SelectionDAG::MaxRecursionDepth)
2483     return false;
2484 
2485   auto *I = dyn_cast<Instruction>(V);
2486   if (I == nullptr)
2487     return true;
2488 
2489   if (Necessary != nullptr) {
2490     // This instruction is necessary for the other side of the condition so
2491     // don't count it.
2492     if (Necessary->contains(I))
2493       return true;
2494   }
2495 
2496   // Already added this dep.
2497   if (!Deps->try_emplace(I, false).second)
2498     return true;
2499 
2500   for (unsigned OpIdx = 0, E = I->getNumOperands(); OpIdx < E; ++OpIdx)
2501     if (!collectInstructionDeps(Deps, I->getOperand(OpIdx), Necessary,
2502                                 Depth + 1))
2503       return false;
2504   return true;
2505 }
2506 
2507 bool SelectionDAGBuilder::shouldKeepJumpConditionsTogether(
2508     const FunctionLoweringInfo &FuncInfo, const BranchInst &I,
2509     Instruction::BinaryOps Opc, const Value *Lhs, const Value *Rhs,
2510     TargetLoweringBase::CondMergingParams Params) const {
2511   if (I.getNumSuccessors() != 2)
2512     return false;
2513 
2514   if (!I.isConditional())
2515     return false;
2516 
2517   if (Params.BaseCost < 0)
2518     return false;
2519 
2520   // Baseline cost.
2521   InstructionCost CostThresh = Params.BaseCost;
2522 
2523   BranchProbabilityInfo *BPI = nullptr;
2524   if (Params.LikelyBias || Params.UnlikelyBias)
2525     BPI = FuncInfo.BPI;
2526   if (BPI != nullptr) {
2527     // See if we are either likely to get an early out or compute both lhs/rhs
2528     // of the condition.
2529     BasicBlock *IfFalse = I.getSuccessor(0);
2530     BasicBlock *IfTrue = I.getSuccessor(1);
2531 
2532     std::optional<bool> Likely;
2533     if (BPI->isEdgeHot(I.getParent(), IfTrue))
2534       Likely = true;
2535     else if (BPI->isEdgeHot(I.getParent(), IfFalse))
2536       Likely = false;
2537 
2538     if (Likely) {
2539       if (Opc == (*Likely ? Instruction::And : Instruction::Or))
2540         // Its likely we will have to compute both lhs and rhs of condition
2541         CostThresh += Params.LikelyBias;
2542       else {
2543         if (Params.UnlikelyBias < 0)
2544           return false;
2545         // Its likely we will get an early out.
2546         CostThresh -= Params.UnlikelyBias;
2547       }
2548     }
2549   }
2550 
2551   if (CostThresh <= 0)
2552     return false;
2553 
2554   // Collect "all" instructions that lhs condition is dependent on.
2555   // Use map for stable iteration (to avoid non-determanism of iteration of
2556   // SmallPtrSet). The `bool` value is just a dummy.
2557   SmallMapVector<const Instruction *, bool, 8> LhsDeps, RhsDeps;
2558   collectInstructionDeps(&LhsDeps, Lhs);
2559   // Collect "all" instructions that rhs condition is dependent on AND are
2560   // dependencies of lhs. This gives us an estimate on which instructions we
2561   // stand to save by splitting the condition.
2562   if (!collectInstructionDeps(&RhsDeps, Rhs, &LhsDeps))
2563     return false;
2564   // Add the compare instruction itself unless its a dependency on the LHS.
2565   if (const auto *RhsI = dyn_cast<Instruction>(Rhs))
2566     if (!LhsDeps.contains(RhsI))
2567       RhsDeps.try_emplace(RhsI, false);
2568 
2569   const auto &TLI = DAG.getTargetLoweringInfo();
2570   const auto &TTI =
2571       TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction());
2572 
2573   InstructionCost CostOfIncluding = 0;
2574   // See if this instruction will need to computed independently of whether RHS
2575   // is.
2576   Value *BrCond = I.getCondition();
2577   auto ShouldCountInsn = [&RhsDeps, &BrCond](const Instruction *Ins) {
2578     for (const auto *U : Ins->users()) {
2579       // If user is independent of RHS calculation we don't need to count it.
2580       if (auto *UIns = dyn_cast<Instruction>(U))
2581         if (UIns != BrCond && !RhsDeps.contains(UIns))
2582           return false;
2583     }
2584     return true;
2585   };
2586 
2587   // Prune instructions from RHS Deps that are dependencies of unrelated
2588   // instructions. The value (SelectionDAG::MaxRecursionDepth) is fairly
2589   // arbitrary and just meant to cap the how much time we spend in the pruning
2590   // loop. Its highly unlikely to come into affect.
2591   const unsigned MaxPruneIters = SelectionDAG::MaxRecursionDepth;
2592   // Stop after a certain point. No incorrectness from including too many
2593   // instructions.
2594   for (unsigned PruneIters = 0; PruneIters < MaxPruneIters; ++PruneIters) {
2595     const Instruction *ToDrop = nullptr;
2596     for (const auto &InsPair : RhsDeps) {
2597       if (!ShouldCountInsn(InsPair.first)) {
2598         ToDrop = InsPair.first;
2599         break;
2600       }
2601     }
2602     if (ToDrop == nullptr)
2603       break;
2604     RhsDeps.erase(ToDrop);
2605   }
2606 
2607   for (const auto &InsPair : RhsDeps) {
2608     // Finally accumulate latency that we can only attribute to computing the
2609     // RHS condition. Use latency because we are essentially trying to calculate
2610     // the cost of the dependency chain.
2611     // Possible TODO: We could try to estimate ILP and make this more precise.
2612     CostOfIncluding +=
2613         TTI.getInstructionCost(InsPair.first, TargetTransformInfo::TCK_Latency);
2614 
2615     if (CostOfIncluding > CostThresh)
2616       return false;
2617   }
2618   return true;
2619 }
2620 
2621 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2622                                                MachineBasicBlock *TBB,
2623                                                MachineBasicBlock *FBB,
2624                                                MachineBasicBlock *CurBB,
2625                                                MachineBasicBlock *SwitchBB,
2626                                                Instruction::BinaryOps Opc,
2627                                                BranchProbability TProb,
2628                                                BranchProbability FProb,
2629                                                bool InvertCond) {
2630   // Skip over not part of the tree and remember to invert op and operands at
2631   // next level.
2632   Value *NotCond;
2633   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2634       InBlock(NotCond, CurBB->getBasicBlock())) {
2635     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2636                          !InvertCond);
2637     return;
2638   }
2639 
2640   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2641   const Value *BOpOp0, *BOpOp1;
2642   // Compute the effective opcode for Cond, taking into account whether it needs
2643   // to be inverted, e.g.
2644   //   and (not (or A, B)), C
2645   // gets lowered as
2646   //   and (and (not A, not B), C)
2647   Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0;
2648   if (BOp) {
2649     BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1)))
2650                ? Instruction::And
2651                : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1)))
2652                       ? Instruction::Or
2653                       : (Instruction::BinaryOps)0);
2654     if (InvertCond) {
2655       if (BOpc == Instruction::And)
2656         BOpc = Instruction::Or;
2657       else if (BOpc == Instruction::Or)
2658         BOpc = Instruction::And;
2659     }
2660   }
2661 
2662   // If this node is not part of the or/and tree, emit it as a branch.
2663   // Note that all nodes in the tree should have same opcode.
2664   bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse();
2665   if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() ||
2666       !InBlock(BOpOp0, CurBB->getBasicBlock()) ||
2667       !InBlock(BOpOp1, CurBB->getBasicBlock())) {
2668     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2669                                  TProb, FProb, InvertCond);
2670     return;
2671   }
2672 
2673   //  Create TmpBB after CurBB.
2674   MachineFunction::iterator BBI(CurBB);
2675   MachineFunction &MF = DAG.getMachineFunction();
2676   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2677   CurBB->getParent()->insert(++BBI, TmpBB);
2678 
2679   if (Opc == Instruction::Or) {
2680     // Codegen X | Y as:
2681     // BB1:
2682     //   jmp_if_X TBB
2683     //   jmp TmpBB
2684     // TmpBB:
2685     //   jmp_if_Y TBB
2686     //   jmp FBB
2687     //
2688 
2689     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2690     // The requirement is that
2691     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2692     //     = TrueProb for original BB.
2693     // Assuming the original probabilities are A and B, one choice is to set
2694     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2695     // A/(1+B) and 2B/(1+B). This choice assumes that
2696     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2697     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2698     // TmpBB, but the math is more complicated.
2699 
2700     auto NewTrueProb = TProb / 2;
2701     auto NewFalseProb = TProb / 2 + FProb;
2702     // Emit the LHS condition.
2703     FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb,
2704                          NewFalseProb, InvertCond);
2705 
2706     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2707     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2708     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2709     // Emit the RHS condition into TmpBB.
2710     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2711                          Probs[1], InvertCond);
2712   } else {
2713     assert(Opc == Instruction::And && "Unknown merge op!");
2714     // Codegen X & Y as:
2715     // BB1:
2716     //   jmp_if_X TmpBB
2717     //   jmp FBB
2718     // TmpBB:
2719     //   jmp_if_Y TBB
2720     //   jmp FBB
2721     //
2722     //  This requires creation of TmpBB after CurBB.
2723 
2724     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2725     // The requirement is that
2726     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2727     //     = FalseProb for original BB.
2728     // Assuming the original probabilities are A and B, one choice is to set
2729     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2730     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2731     // TrueProb for BB1 * FalseProb for TmpBB.
2732 
2733     auto NewTrueProb = TProb + FProb / 2;
2734     auto NewFalseProb = FProb / 2;
2735     // Emit the LHS condition.
2736     FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb,
2737                          NewFalseProb, InvertCond);
2738 
2739     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2740     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2741     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2742     // Emit the RHS condition into TmpBB.
2743     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2744                          Probs[1], InvertCond);
2745   }
2746 }
2747 
2748 /// If the set of cases should be emitted as a series of branches, return true.
2749 /// If we should emit this as a bunch of and/or'd together conditions, return
2750 /// false.
2751 bool
2752 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2753   if (Cases.size() != 2) return true;
2754 
2755   // If this is two comparisons of the same values or'd or and'd together, they
2756   // will get folded into a single comparison, so don't emit two blocks.
2757   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2758        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2759       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2760        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2761     return false;
2762   }
2763 
2764   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2765   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2766   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2767       Cases[0].CC == Cases[1].CC &&
2768       isa<Constant>(Cases[0].CmpRHS) &&
2769       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2770     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2771       return false;
2772     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2773       return false;
2774   }
2775 
2776   return true;
2777 }
2778 
2779 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2780   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2781 
2782   // Update machine-CFG edges.
2783   MachineBasicBlock *Succ0MBB = FuncInfo.getMBB(I.getSuccessor(0));
2784 
2785   if (I.isUnconditional()) {
2786     // Update machine-CFG edges.
2787     BrMBB->addSuccessor(Succ0MBB);
2788 
2789     // If this is not a fall-through branch or optimizations are switched off,
2790     // emit the branch.
2791     if (Succ0MBB != NextBlock(BrMBB) ||
2792         TM.getOptLevel() == CodeGenOptLevel::None) {
2793       auto Br = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2794                             getControlRoot(), DAG.getBasicBlock(Succ0MBB));
2795       setValue(&I, Br);
2796       DAG.setRoot(Br);
2797     }
2798 
2799     return;
2800   }
2801 
2802   // If this condition is one of the special cases we handle, do special stuff
2803   // now.
2804   const Value *CondVal = I.getCondition();
2805   MachineBasicBlock *Succ1MBB = FuncInfo.getMBB(I.getSuccessor(1));
2806 
2807   // If this is a series of conditions that are or'd or and'd together, emit
2808   // this as a sequence of branches instead of setcc's with and/or operations.
2809   // As long as jumps are not expensive (exceptions for multi-use logic ops,
2810   // unpredictable branches, and vector extracts because those jumps are likely
2811   // expensive for any target), this should improve performance.
2812   // For example, instead of something like:
2813   //     cmp A, B
2814   //     C = seteq
2815   //     cmp D, E
2816   //     F = setle
2817   //     or C, F
2818   //     jnz foo
2819   // Emit:
2820   //     cmp A, B
2821   //     je foo
2822   //     cmp D, E
2823   //     jle foo
2824   bool IsUnpredictable = I.hasMetadata(LLVMContext::MD_unpredictable);
2825   const Instruction *BOp = dyn_cast<Instruction>(CondVal);
2826   if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp &&
2827       BOp->hasOneUse() && !IsUnpredictable) {
2828     Value *Vec;
2829     const Value *BOp0, *BOp1;
2830     Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0;
2831     if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1))))
2832       Opcode = Instruction::And;
2833     else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1))))
2834       Opcode = Instruction::Or;
2835 
2836     if (Opcode &&
2837         !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) &&
2838           match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value()))) &&
2839         !shouldKeepJumpConditionsTogether(
2840             FuncInfo, I, Opcode, BOp0, BOp1,
2841             DAG.getTargetLoweringInfo().getJumpConditionMergingParams(
2842                 Opcode, BOp0, BOp1))) {
2843       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode,
2844                            getEdgeProbability(BrMBB, Succ0MBB),
2845                            getEdgeProbability(BrMBB, Succ1MBB),
2846                            /*InvertCond=*/false);
2847       // If the compares in later blocks need to use values not currently
2848       // exported from this block, export them now.  This block should always
2849       // be the first entry.
2850       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2851 
2852       // Allow some cases to be rejected.
2853       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2854         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2855           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2856           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2857         }
2858 
2859         // Emit the branch for this block.
2860         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2861         SL->SwitchCases.erase(SL->SwitchCases.begin());
2862         return;
2863       }
2864 
2865       // Okay, we decided not to do this, remove any inserted MBB's and clear
2866       // SwitchCases.
2867       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2868         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2869 
2870       SL->SwitchCases.clear();
2871     }
2872   }
2873 
2874   // Create a CaseBlock record representing this branch.
2875   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2876                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc(),
2877                BranchProbability::getUnknown(), BranchProbability::getUnknown(),
2878                IsUnpredictable);
2879 
2880   // Use visitSwitchCase to actually insert the fast branch sequence for this
2881   // cond branch.
2882   visitSwitchCase(CB, BrMBB);
2883 }
2884 
2885 /// visitSwitchCase - Emits the necessary code to represent a single node in
2886 /// the binary search tree resulting from lowering a switch instruction.
2887 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2888                                           MachineBasicBlock *SwitchBB) {
2889   SDValue Cond;
2890   SDValue CondLHS = getValue(CB.CmpLHS);
2891   SDLoc dl = CB.DL;
2892 
2893   if (CB.CC == ISD::SETTRUE) {
2894     // Branch or fall through to TrueBB.
2895     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2896     SwitchBB->normalizeSuccProbs();
2897     if (CB.TrueBB != NextBlock(SwitchBB)) {
2898       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2899                               DAG.getBasicBlock(CB.TrueBB)));
2900     }
2901     return;
2902   }
2903 
2904   auto &TLI = DAG.getTargetLoweringInfo();
2905   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2906 
2907   // Build the setcc now.
2908   if (!CB.CmpMHS) {
2909     // Fold "(X == true)" to X and "(X == false)" to !X to
2910     // handle common cases produced by branch lowering.
2911     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2912         CB.CC == ISD::SETEQ)
2913       Cond = CondLHS;
2914     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2915              CB.CC == ISD::SETEQ) {
2916       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2917       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2918     } else {
2919       SDValue CondRHS = getValue(CB.CmpRHS);
2920 
2921       // If a pointer's DAG type is larger than its memory type then the DAG
2922       // values are zero-extended. This breaks signed comparisons so truncate
2923       // back to the underlying type before doing the compare.
2924       if (CondLHS.getValueType() != MemVT) {
2925         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2926         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2927       }
2928       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2929     }
2930   } else {
2931     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2932 
2933     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2934     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2935 
2936     SDValue CmpOp = getValue(CB.CmpMHS);
2937     EVT VT = CmpOp.getValueType();
2938 
2939     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2940       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2941                           ISD::SETLE);
2942     } else {
2943       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2944                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2945       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2946                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2947     }
2948   }
2949 
2950   // Update successor info
2951   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2952   // TrueBB and FalseBB are always different unless the incoming IR is
2953   // degenerate. This only happens when running llc on weird IR.
2954   if (CB.TrueBB != CB.FalseBB)
2955     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2956   SwitchBB->normalizeSuccProbs();
2957 
2958   // If the lhs block is the next block, invert the condition so that we can
2959   // fall through to the lhs instead of the rhs block.
2960   if (CB.TrueBB == NextBlock(SwitchBB)) {
2961     std::swap(CB.TrueBB, CB.FalseBB);
2962     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2963     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2964   }
2965 
2966   SDNodeFlags Flags;
2967   Flags.setUnpredictable(CB.IsUnpredictable);
2968   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl, MVT::Other, getControlRoot(),
2969                                Cond, DAG.getBasicBlock(CB.TrueBB), Flags);
2970 
2971   setValue(CurInst, BrCond);
2972 
2973   // Insert the false branch. Do this even if it's a fall through branch,
2974   // this makes it easier to do DAG optimizations which require inverting
2975   // the branch condition.
2976   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2977                        DAG.getBasicBlock(CB.FalseBB));
2978 
2979   DAG.setRoot(BrCond);
2980 }
2981 
2982 /// visitJumpTable - Emit JumpTable node in the current MBB
2983 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2984   // Emit the code for the jump table
2985   assert(JT.SL && "Should set SDLoc for SelectionDAG!");
2986   assert(JT.Reg && "Should lower JT Header first!");
2987   EVT PTy = DAG.getTargetLoweringInfo().getJumpTableRegTy(DAG.getDataLayout());
2988   SDValue Index = DAG.getCopyFromReg(getControlRoot(), *JT.SL, JT.Reg, PTy);
2989   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2990   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, *JT.SL, MVT::Other,
2991                                     Index.getValue(1), Table, Index);
2992   DAG.setRoot(BrJumpTable);
2993 }
2994 
2995 /// visitJumpTableHeader - This function emits necessary code to produce index
2996 /// in the JumpTable from switch case.
2997 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2998                                                JumpTableHeader &JTH,
2999                                                MachineBasicBlock *SwitchBB) {
3000   assert(JT.SL && "Should set SDLoc for SelectionDAG!");
3001   const SDLoc &dl = *JT.SL;
3002 
3003   // Subtract the lowest switch case value from the value being switched on.
3004   SDValue SwitchOp = getValue(JTH.SValue);
3005   EVT VT = SwitchOp.getValueType();
3006   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
3007                             DAG.getConstant(JTH.First, dl, VT));
3008 
3009   // The SDNode we just created, which holds the value being switched on minus
3010   // the smallest case value, needs to be copied to a virtual register so it
3011   // can be used as an index into the jump table in a subsequent basic block.
3012   // This value may be smaller or larger than the target's pointer type, and
3013   // therefore require extension or truncating.
3014   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3015   SwitchOp =
3016       DAG.getZExtOrTrunc(Sub, dl, TLI.getJumpTableRegTy(DAG.getDataLayout()));
3017 
3018   Register JumpTableReg =
3019       FuncInfo.CreateReg(TLI.getJumpTableRegTy(DAG.getDataLayout()));
3020   SDValue CopyTo =
3021       DAG.getCopyToReg(getControlRoot(), dl, JumpTableReg, SwitchOp);
3022   JT.Reg = JumpTableReg;
3023 
3024   if (!JTH.FallthroughUnreachable) {
3025     // Emit the range check for the jump table, and branch to the default block
3026     // for the switch statement if the value being switched on exceeds the
3027     // largest case in the switch.
3028     SDValue CMP = DAG.getSetCC(
3029         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
3030                                    Sub.getValueType()),
3031         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
3032 
3033     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
3034                                  MVT::Other, CopyTo, CMP,
3035                                  DAG.getBasicBlock(JT.Default));
3036 
3037     // Avoid emitting unnecessary branches to the next block.
3038     if (JT.MBB != NextBlock(SwitchBB))
3039       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
3040                            DAG.getBasicBlock(JT.MBB));
3041 
3042     DAG.setRoot(BrCond);
3043   } else {
3044     // Avoid emitting unnecessary branches to the next block.
3045     if (JT.MBB != NextBlock(SwitchBB))
3046       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
3047                               DAG.getBasicBlock(JT.MBB)));
3048     else
3049       DAG.setRoot(CopyTo);
3050   }
3051 }
3052 
3053 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
3054 /// variable if there exists one.
3055 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
3056                                  SDValue &Chain) {
3057   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3058   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
3059   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
3060   MachineFunction &MF = DAG.getMachineFunction();
3061   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
3062   MachineSDNode *Node =
3063       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
3064   if (Global) {
3065     MachinePointerInfo MPInfo(Global);
3066     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
3067                  MachineMemOperand::MODereferenceable;
3068     MachineMemOperand *MemRef = MF.getMachineMemOperand(
3069         MPInfo, Flags, LocationSize::precise(PtrTy.getSizeInBits() / 8),
3070         DAG.getEVTAlign(PtrTy));
3071     DAG.setNodeMemRefs(Node, {MemRef});
3072   }
3073   if (PtrTy != PtrMemTy)
3074     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
3075   return SDValue(Node, 0);
3076 }
3077 
3078 /// Codegen a new tail for a stack protector check ParentMBB which has had its
3079 /// tail spliced into a stack protector check success bb.
3080 ///
3081 /// For a high level explanation of how this fits into the stack protector
3082 /// generation see the comment on the declaration of class
3083 /// StackProtectorDescriptor.
3084 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
3085                                                   MachineBasicBlock *ParentBB) {
3086 
3087   // First create the loads to the guard/stack slot for the comparison.
3088   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3089   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
3090   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
3091 
3092   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
3093   int FI = MFI.getStackProtectorIndex();
3094 
3095   SDValue Guard;
3096   SDLoc dl = getCurSDLoc();
3097   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
3098   const Module &M = *ParentBB->getParent()->getFunction().getParent();
3099   Align Align =
3100       DAG.getDataLayout().getPrefTypeAlign(PointerType::get(M.getContext(), 0));
3101 
3102   // Generate code to load the content of the guard slot.
3103   SDValue GuardVal = DAG.getLoad(
3104       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
3105       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
3106       MachineMemOperand::MOVolatile);
3107 
3108   if (TLI.useStackGuardXorFP())
3109     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
3110 
3111   // Retrieve guard check function, nullptr if instrumentation is inlined.
3112   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
3113     // The target provides a guard check function to validate the guard value.
3114     // Generate a call to that function with the content of the guard slot as
3115     // argument.
3116     FunctionType *FnTy = GuardCheckFn->getFunctionType();
3117     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
3118 
3119     TargetLowering::ArgListTy Args;
3120     TargetLowering::ArgListEntry Entry;
3121     Entry.Node = GuardVal;
3122     Entry.Ty = FnTy->getParamType(0);
3123     if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg))
3124       Entry.IsInReg = true;
3125     Args.push_back(Entry);
3126 
3127     TargetLowering::CallLoweringInfo CLI(DAG);
3128     CLI.setDebugLoc(getCurSDLoc())
3129         .setChain(DAG.getEntryNode())
3130         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
3131                    getValue(GuardCheckFn), std::move(Args));
3132 
3133     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
3134     DAG.setRoot(Result.second);
3135     return;
3136   }
3137 
3138   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
3139   // Otherwise, emit a volatile load to retrieve the stack guard value.
3140   SDValue Chain = DAG.getEntryNode();
3141   if (TLI.useLoadStackGuardNode()) {
3142     Guard = getLoadStackGuard(DAG, dl, Chain);
3143   } else {
3144     const Value *IRGuard = TLI.getSDagStackGuard(M);
3145     SDValue GuardPtr = getValue(IRGuard);
3146 
3147     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
3148                         MachinePointerInfo(IRGuard, 0), Align,
3149                         MachineMemOperand::MOVolatile);
3150   }
3151 
3152   // Perform the comparison via a getsetcc.
3153   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
3154                                                         *DAG.getContext(),
3155                                                         Guard.getValueType()),
3156                              Guard, GuardVal, ISD::SETNE);
3157 
3158   // If the guard/stackslot do not equal, branch to failure MBB.
3159   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
3160                                MVT::Other, GuardVal.getOperand(0),
3161                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
3162   // Otherwise branch to success MBB.
3163   SDValue Br = DAG.getNode(ISD::BR, dl,
3164                            MVT::Other, BrCond,
3165                            DAG.getBasicBlock(SPD.getSuccessMBB()));
3166 
3167   DAG.setRoot(Br);
3168 }
3169 
3170 /// Codegen the failure basic block for a stack protector check.
3171 ///
3172 /// A failure stack protector machine basic block consists simply of a call to
3173 /// __stack_chk_fail().
3174 ///
3175 /// For a high level explanation of how this fits into the stack protector
3176 /// generation see the comment on the declaration of class
3177 /// StackProtectorDescriptor.
3178 void
3179 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
3180   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3181   TargetLowering::MakeLibCallOptions CallOptions;
3182   CallOptions.setDiscardResult(true);
3183   SDValue Chain = TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
3184                                   MVT::isVoid, {}, CallOptions, getCurSDLoc())
3185                       .second;
3186 
3187   // Emit a trap instruction if we are required to do so.
3188   const TargetOptions &TargetOpts = DAG.getTarget().Options;
3189   if (TargetOpts.TrapUnreachable && !TargetOpts.NoTrapAfterNoreturn)
3190     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
3191 
3192   DAG.setRoot(Chain);
3193 }
3194 
3195 /// visitBitTestHeader - This function emits necessary code to produce value
3196 /// suitable for "bit tests"
3197 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
3198                                              MachineBasicBlock *SwitchBB) {
3199   SDLoc dl = getCurSDLoc();
3200 
3201   // Subtract the minimum value.
3202   SDValue SwitchOp = getValue(B.SValue);
3203   EVT VT = SwitchOp.getValueType();
3204   SDValue RangeSub =
3205       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
3206 
3207   // Determine the type of the test operands.
3208   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3209   bool UsePtrType = false;
3210   if (!TLI.isTypeLegal(VT)) {
3211     UsePtrType = true;
3212   } else {
3213     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
3214       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
3215         // Switch table case range are encoded into series of masks.
3216         // Just use pointer type, it's guaranteed to fit.
3217         UsePtrType = true;
3218         break;
3219       }
3220   }
3221   SDValue Sub = RangeSub;
3222   if (UsePtrType) {
3223     VT = TLI.getPointerTy(DAG.getDataLayout());
3224     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
3225   }
3226 
3227   B.RegVT = VT.getSimpleVT();
3228   B.Reg = FuncInfo.CreateReg(B.RegVT);
3229   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
3230 
3231   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
3232 
3233   if (!B.FallthroughUnreachable)
3234     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
3235   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
3236   SwitchBB->normalizeSuccProbs();
3237 
3238   SDValue Root = CopyTo;
3239   if (!B.FallthroughUnreachable) {
3240     // Conditional branch to the default block.
3241     SDValue RangeCmp = DAG.getSetCC(dl,
3242         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
3243                                RangeSub.getValueType()),
3244         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
3245         ISD::SETUGT);
3246 
3247     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
3248                        DAG.getBasicBlock(B.Default));
3249   }
3250 
3251   // Avoid emitting unnecessary branches to the next block.
3252   if (MBB != NextBlock(SwitchBB))
3253     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
3254 
3255   DAG.setRoot(Root);
3256 }
3257 
3258 /// visitBitTestCase - this function produces one "bit test"
3259 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
3260                                            MachineBasicBlock *NextMBB,
3261                                            BranchProbability BranchProbToNext,
3262                                            Register Reg, BitTestCase &B,
3263                                            MachineBasicBlock *SwitchBB) {
3264   SDLoc dl = getCurSDLoc();
3265   MVT VT = BB.RegVT;
3266   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
3267   SDValue Cmp;
3268   unsigned PopCount = llvm::popcount(B.Mask);
3269   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3270   if (PopCount == 1) {
3271     // Testing for a single bit; just compare the shift count with what it
3272     // would need to be to shift a 1 bit in that position.
3273     Cmp = DAG.getSetCC(
3274         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3275         ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT),
3276         ISD::SETEQ);
3277   } else if (PopCount == BB.Range) {
3278     // There is only one zero bit in the range, test for it directly.
3279     Cmp = DAG.getSetCC(
3280         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3281         ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE);
3282   } else {
3283     // Make desired shift
3284     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
3285                                     DAG.getConstant(1, dl, VT), ShiftOp);
3286 
3287     // Emit bit tests and jumps
3288     SDValue AndOp = DAG.getNode(ISD::AND, dl,
3289                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
3290     Cmp = DAG.getSetCC(
3291         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
3292         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
3293   }
3294 
3295   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
3296   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
3297   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
3298   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
3299   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
3300   // one as they are relative probabilities (and thus work more like weights),
3301   // and hence we need to normalize them to let the sum of them become one.
3302   SwitchBB->normalizeSuccProbs();
3303 
3304   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
3305                               MVT::Other, getControlRoot(),
3306                               Cmp, DAG.getBasicBlock(B.TargetBB));
3307 
3308   // Avoid emitting unnecessary branches to the next block.
3309   if (NextMBB != NextBlock(SwitchBB))
3310     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
3311                         DAG.getBasicBlock(NextMBB));
3312 
3313   DAG.setRoot(BrAnd);
3314 }
3315 
3316 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
3317   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
3318 
3319   // Retrieve successors. Look through artificial IR level blocks like
3320   // catchswitch for successors.
3321   MachineBasicBlock *Return = FuncInfo.getMBB(I.getSuccessor(0));
3322   const BasicBlock *EHPadBB = I.getSuccessor(1);
3323   MachineBasicBlock *EHPadMBB = FuncInfo.getMBB(EHPadBB);
3324 
3325   // Deopt and ptrauth bundles are lowered in helper functions, and we don't
3326   // have to do anything here to lower funclet bundles.
3327   assert(!I.hasOperandBundlesOtherThan(
3328              {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition,
3329               LLVMContext::OB_gc_live, LLVMContext::OB_funclet,
3330               LLVMContext::OB_cfguardtarget, LLVMContext::OB_ptrauth,
3331               LLVMContext::OB_clang_arc_attachedcall}) &&
3332          "Cannot lower invokes with arbitrary operand bundles yet!");
3333 
3334   const Value *Callee(I.getCalledOperand());
3335   const Function *Fn = dyn_cast<Function>(Callee);
3336   if (isa<InlineAsm>(Callee))
3337     visitInlineAsm(I, EHPadBB);
3338   else if (Fn && Fn->isIntrinsic()) {
3339     switch (Fn->getIntrinsicID()) {
3340     default:
3341       llvm_unreachable("Cannot invoke this intrinsic");
3342     case Intrinsic::donothing:
3343       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
3344     case Intrinsic::seh_try_begin:
3345     case Intrinsic::seh_scope_begin:
3346     case Intrinsic::seh_try_end:
3347     case Intrinsic::seh_scope_end:
3348       if (EHPadMBB)
3349           // a block referenced by EH table
3350           // so dtor-funclet not removed by opts
3351           EHPadMBB->setMachineBlockAddressTaken();
3352       break;
3353     case Intrinsic::experimental_patchpoint_void:
3354     case Intrinsic::experimental_patchpoint:
3355       visitPatchpoint(I, EHPadBB);
3356       break;
3357     case Intrinsic::experimental_gc_statepoint:
3358       LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB);
3359       break;
3360     case Intrinsic::wasm_rethrow: {
3361       // This is usually done in visitTargetIntrinsic, but this intrinsic is
3362       // special because it can be invoked, so we manually lower it to a DAG
3363       // node here.
3364       SmallVector<SDValue, 8> Ops;
3365       Ops.push_back(getControlRoot()); // inchain for the terminator node
3366       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3367       Ops.push_back(
3368           DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(),
3369                                 TLI.getPointerTy(DAG.getDataLayout())));
3370       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
3371       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
3372       break;
3373     }
3374     }
3375   } else if (I.hasDeoptState()) {
3376     // Currently we do not lower any intrinsic calls with deopt operand bundles.
3377     // Eventually we will support lowering the @llvm.experimental.deoptimize
3378     // intrinsic, and right now there are no plans to support other intrinsics
3379     // with deopt state.
3380     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
3381   } else if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) {
3382     LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), EHPadBB);
3383   } else {
3384     LowerCallTo(I, getValue(Callee), false, false, EHPadBB);
3385   }
3386 
3387   // If the value of the invoke is used outside of its defining block, make it
3388   // available as a virtual register.
3389   // We already took care of the exported value for the statepoint instruction
3390   // during call to the LowerStatepoint.
3391   if (!isa<GCStatepointInst>(I)) {
3392     CopyToExportRegsIfNeeded(&I);
3393   }
3394 
3395   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
3396   BranchProbabilityInfo *BPI = FuncInfo.BPI;
3397   BranchProbability EHPadBBProb =
3398       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
3399           : BranchProbability::getZero();
3400   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
3401 
3402   // Update successor info.
3403   addSuccessorWithProb(InvokeMBB, Return);
3404   for (auto &UnwindDest : UnwindDests) {
3405     UnwindDest.first->setIsEHPad();
3406     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
3407   }
3408   InvokeMBB->normalizeSuccProbs();
3409 
3410   // Drop into normal successor.
3411   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
3412                           DAG.getBasicBlock(Return)));
3413 }
3414 
3415 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
3416   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
3417 
3418   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
3419   // have to do anything here to lower funclet bundles.
3420   assert(!I.hasOperandBundlesOtherThan(
3421              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
3422          "Cannot lower callbrs with arbitrary operand bundles yet!");
3423 
3424   assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr");
3425   visitInlineAsm(I);
3426   CopyToExportRegsIfNeeded(&I);
3427 
3428   // Retrieve successors.
3429   SmallPtrSet<BasicBlock *, 8> Dests;
3430   Dests.insert(I.getDefaultDest());
3431   MachineBasicBlock *Return = FuncInfo.getMBB(I.getDefaultDest());
3432 
3433   // Update successor info.
3434   addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne());
3435   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
3436     BasicBlock *Dest = I.getIndirectDest(i);
3437     MachineBasicBlock *Target = FuncInfo.getMBB(Dest);
3438     Target->setIsInlineAsmBrIndirectTarget();
3439     Target->setMachineBlockAddressTaken();
3440     Target->setLabelMustBeEmitted();
3441     // Don't add duplicate machine successors.
3442     if (Dests.insert(Dest).second)
3443       addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero());
3444   }
3445   CallBrMBB->normalizeSuccProbs();
3446 
3447   // Drop into default successor.
3448   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
3449                           MVT::Other, getControlRoot(),
3450                           DAG.getBasicBlock(Return)));
3451 }
3452 
3453 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
3454   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
3455 }
3456 
3457 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
3458   assert(FuncInfo.MBB->isEHPad() &&
3459          "Call to landingpad not in landing pad!");
3460 
3461   // If there aren't registers to copy the values into (e.g., during SjLj
3462   // exceptions), then don't bother to create these DAG nodes.
3463   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3464   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
3465   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
3466       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
3467     return;
3468 
3469   // If landingpad's return type is token type, we don't create DAG nodes
3470   // for its exception pointer and selector value. The extraction of exception
3471   // pointer or selector value from token type landingpads is not currently
3472   // supported.
3473   if (LP.getType()->isTokenTy())
3474     return;
3475 
3476   SmallVector<EVT, 2> ValueVTs;
3477   SDLoc dl = getCurSDLoc();
3478   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
3479   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
3480 
3481   // Get the two live-in registers as SDValues. The physregs have already been
3482   // copied into virtual registers.
3483   SDValue Ops[2];
3484   if (FuncInfo.ExceptionPointerVirtReg) {
3485     Ops[0] = DAG.getZExtOrTrunc(
3486         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3487                            FuncInfo.ExceptionPointerVirtReg,
3488                            TLI.getPointerTy(DAG.getDataLayout())),
3489         dl, ValueVTs[0]);
3490   } else {
3491     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
3492   }
3493   Ops[1] = DAG.getZExtOrTrunc(
3494       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3495                          FuncInfo.ExceptionSelectorVirtReg,
3496                          TLI.getPointerTy(DAG.getDataLayout())),
3497       dl, ValueVTs[1]);
3498 
3499   // Merge into one.
3500   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
3501                             DAG.getVTList(ValueVTs), Ops);
3502   setValue(&LP, Res);
3503 }
3504 
3505 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
3506                                            MachineBasicBlock *Last) {
3507   // Update JTCases.
3508   for (JumpTableBlock &JTB : SL->JTCases)
3509     if (JTB.first.HeaderBB == First)
3510       JTB.first.HeaderBB = Last;
3511 
3512   // Update BitTestCases.
3513   for (BitTestBlock &BTB : SL->BitTestCases)
3514     if (BTB.Parent == First)
3515       BTB.Parent = Last;
3516 }
3517 
3518 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
3519   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
3520 
3521   // Update machine-CFG edges with unique successors.
3522   SmallSet<BasicBlock*, 32> Done;
3523   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
3524     BasicBlock *BB = I.getSuccessor(i);
3525     bool Inserted = Done.insert(BB).second;
3526     if (!Inserted)
3527         continue;
3528 
3529     MachineBasicBlock *Succ = FuncInfo.getMBB(BB);
3530     addSuccessorWithProb(IndirectBrMBB, Succ);
3531   }
3532   IndirectBrMBB->normalizeSuccProbs();
3533 
3534   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
3535                           MVT::Other, getControlRoot(),
3536                           getValue(I.getAddress())));
3537 }
3538 
3539 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
3540   if (!DAG.getTarget().Options.TrapUnreachable)
3541     return;
3542 
3543   // We may be able to ignore unreachable behind a noreturn call.
3544   if (const CallInst *Call = dyn_cast_or_null<CallInst>(I.getPrevNode());
3545       Call && Call->doesNotReturn()) {
3546     if (DAG.getTarget().Options.NoTrapAfterNoreturn)
3547       return;
3548     // Do not emit an additional trap instruction.
3549     if (Call->isNonContinuableTrap())
3550       return;
3551   }
3552 
3553   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
3554 }
3555 
3556 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3557   SDNodeFlags Flags;
3558   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3559     Flags.copyFMF(*FPOp);
3560 
3561   SDValue Op = getValue(I.getOperand(0));
3562   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3563                                     Op, Flags);
3564   setValue(&I, UnNodeValue);
3565 }
3566 
3567 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3568   SDNodeFlags Flags;
3569   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3570     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3571     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3572   }
3573   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
3574     Flags.setExact(ExactOp->isExact());
3575   if (auto *DisjointOp = dyn_cast<PossiblyDisjointInst>(&I))
3576     Flags.setDisjoint(DisjointOp->isDisjoint());
3577   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3578     Flags.copyFMF(*FPOp);
3579 
3580   SDValue Op1 = getValue(I.getOperand(0));
3581   SDValue Op2 = getValue(I.getOperand(1));
3582   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3583                                      Op1, Op2, Flags);
3584   setValue(&I, BinNodeValue);
3585 }
3586 
3587 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3588   SDValue Op1 = getValue(I.getOperand(0));
3589   SDValue Op2 = getValue(I.getOperand(1));
3590 
3591   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3592       Op1.getValueType(), DAG.getDataLayout());
3593 
3594   // Coerce the shift amount to the right type if we can. This exposes the
3595   // truncate or zext to optimization early.
3596   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3597     assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) &&
3598            "Unexpected shift type");
3599     Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy);
3600   }
3601 
3602   bool nuw = false;
3603   bool nsw = false;
3604   bool exact = false;
3605 
3606   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3607 
3608     if (const OverflowingBinaryOperator *OFBinOp =
3609             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3610       nuw = OFBinOp->hasNoUnsignedWrap();
3611       nsw = OFBinOp->hasNoSignedWrap();
3612     }
3613     if (const PossiblyExactOperator *ExactOp =
3614             dyn_cast<const PossiblyExactOperator>(&I))
3615       exact = ExactOp->isExact();
3616   }
3617   SDNodeFlags Flags;
3618   Flags.setExact(exact);
3619   Flags.setNoSignedWrap(nsw);
3620   Flags.setNoUnsignedWrap(nuw);
3621   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3622                             Flags);
3623   setValue(&I, Res);
3624 }
3625 
3626 void SelectionDAGBuilder::visitSDiv(const User &I) {
3627   SDValue Op1 = getValue(I.getOperand(0));
3628   SDValue Op2 = getValue(I.getOperand(1));
3629 
3630   SDNodeFlags Flags;
3631   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3632                  cast<PossiblyExactOperator>(&I)->isExact());
3633   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3634                            Op2, Flags));
3635 }
3636 
3637 void SelectionDAGBuilder::visitICmp(const ICmpInst &I) {
3638   ICmpInst::Predicate predicate = I.getPredicate();
3639   SDValue Op1 = getValue(I.getOperand(0));
3640   SDValue Op2 = getValue(I.getOperand(1));
3641   ISD::CondCode Opcode = getICmpCondCode(predicate);
3642 
3643   auto &TLI = DAG.getTargetLoweringInfo();
3644   EVT MemVT =
3645       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3646 
3647   // If a pointer's DAG type is larger than its memory type then the DAG values
3648   // are zero-extended. This breaks signed comparisons so truncate back to the
3649   // underlying type before doing the compare.
3650   if (Op1.getValueType() != MemVT) {
3651     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3652     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3653   }
3654 
3655   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3656                                                         I.getType());
3657   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3658 }
3659 
3660 void SelectionDAGBuilder::visitFCmp(const FCmpInst &I) {
3661   FCmpInst::Predicate predicate = I.getPredicate();
3662   SDValue Op1 = getValue(I.getOperand(0));
3663   SDValue Op2 = getValue(I.getOperand(1));
3664 
3665   ISD::CondCode Condition = getFCmpCondCode(predicate);
3666   auto *FPMO = cast<FPMathOperator>(&I);
3667   if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath)
3668     Condition = getFCmpCodeWithoutNaN(Condition);
3669 
3670   SDNodeFlags Flags;
3671   Flags.copyFMF(*FPMO);
3672   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
3673 
3674   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3675                                                         I.getType());
3676   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3677 }
3678 
3679 // Check if the condition of the select has one use or two users that are both
3680 // selects with the same condition.
3681 static bool hasOnlySelectUsers(const Value *Cond) {
3682   return llvm::all_of(Cond->users(), [](const Value *V) {
3683     return isa<SelectInst>(V);
3684   });
3685 }
3686 
3687 void SelectionDAGBuilder::visitSelect(const User &I) {
3688   SmallVector<EVT, 4> ValueVTs;
3689   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3690                   ValueVTs);
3691   unsigned NumValues = ValueVTs.size();
3692   if (NumValues == 0) return;
3693 
3694   SmallVector<SDValue, 4> Values(NumValues);
3695   SDValue Cond     = getValue(I.getOperand(0));
3696   SDValue LHSVal   = getValue(I.getOperand(1));
3697   SDValue RHSVal   = getValue(I.getOperand(2));
3698   SmallVector<SDValue, 1> BaseOps(1, Cond);
3699   ISD::NodeType OpCode =
3700       Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT;
3701 
3702   bool IsUnaryAbs = false;
3703   bool Negate = false;
3704 
3705   SDNodeFlags Flags;
3706   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3707     Flags.copyFMF(*FPOp);
3708 
3709   Flags.setUnpredictable(
3710       cast<SelectInst>(I).getMetadata(LLVMContext::MD_unpredictable));
3711 
3712   // Min/max matching is only viable if all output VTs are the same.
3713   if (all_equal(ValueVTs)) {
3714     EVT VT = ValueVTs[0];
3715     LLVMContext &Ctx = *DAG.getContext();
3716     auto &TLI = DAG.getTargetLoweringInfo();
3717 
3718     // We care about the legality of the operation after it has been type
3719     // legalized.
3720     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3721       VT = TLI.getTypeToTransformTo(Ctx, VT);
3722 
3723     // If the vselect is legal, assume we want to leave this as a vector setcc +
3724     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3725     // min/max is legal on the scalar type.
3726     bool UseScalarMinMax = VT.isVector() &&
3727       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3728 
3729     // ValueTracking's select pattern matching does not account for -0.0,
3730     // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that
3731     // -0.0 is less than +0.0.
3732     const Value *LHS, *RHS;
3733     auto SPR = matchSelectPattern(&I, LHS, RHS);
3734     ISD::NodeType Opc = ISD::DELETED_NODE;
3735     switch (SPR.Flavor) {
3736     case SPF_UMAX:    Opc = ISD::UMAX; break;
3737     case SPF_UMIN:    Opc = ISD::UMIN; break;
3738     case SPF_SMAX:    Opc = ISD::SMAX; break;
3739     case SPF_SMIN:    Opc = ISD::SMIN; break;
3740     case SPF_FMINNUM:
3741       switch (SPR.NaNBehavior) {
3742       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3743       case SPNB_RETURNS_NAN: break;
3744       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3745       case SPNB_RETURNS_ANY:
3746         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ||
3747             (UseScalarMinMax &&
3748              TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType())))
3749           Opc = ISD::FMINNUM;
3750         break;
3751       }
3752       break;
3753     case SPF_FMAXNUM:
3754       switch (SPR.NaNBehavior) {
3755       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3756       case SPNB_RETURNS_NAN: break;
3757       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3758       case SPNB_RETURNS_ANY:
3759         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ||
3760             (UseScalarMinMax &&
3761              TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType())))
3762           Opc = ISD::FMAXNUM;
3763         break;
3764       }
3765       break;
3766     case SPF_NABS:
3767       Negate = true;
3768       [[fallthrough]];
3769     case SPF_ABS:
3770       IsUnaryAbs = true;
3771       Opc = ISD::ABS;
3772       break;
3773     default: break;
3774     }
3775 
3776     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3777         (TLI.isOperationLegalOrCustomOrPromote(Opc, VT) ||
3778          (UseScalarMinMax &&
3779           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3780         // If the underlying comparison instruction is used by any other
3781         // instruction, the consumed instructions won't be destroyed, so it is
3782         // not profitable to convert to a min/max.
3783         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3784       OpCode = Opc;
3785       LHSVal = getValue(LHS);
3786       RHSVal = getValue(RHS);
3787       BaseOps.clear();
3788     }
3789 
3790     if (IsUnaryAbs) {
3791       OpCode = Opc;
3792       LHSVal = getValue(LHS);
3793       BaseOps.clear();
3794     }
3795   }
3796 
3797   if (IsUnaryAbs) {
3798     for (unsigned i = 0; i != NumValues; ++i) {
3799       SDLoc dl = getCurSDLoc();
3800       EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i);
3801       Values[i] =
3802           DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i));
3803       if (Negate)
3804         Values[i] = DAG.getNegative(Values[i], dl, VT);
3805     }
3806   } else {
3807     for (unsigned i = 0; i != NumValues; ++i) {
3808       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3809       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3810       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3811       Values[i] = DAG.getNode(
3812           OpCode, getCurSDLoc(),
3813           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags);
3814     }
3815   }
3816 
3817   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3818                            DAG.getVTList(ValueVTs), Values));
3819 }
3820 
3821 void SelectionDAGBuilder::visitTrunc(const User &I) {
3822   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3823   SDValue N = getValue(I.getOperand(0));
3824   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3825                                                         I.getType());
3826   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3827 }
3828 
3829 void SelectionDAGBuilder::visitZExt(const User &I) {
3830   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3831   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3832   SDValue N = getValue(I.getOperand(0));
3833   auto &TLI = DAG.getTargetLoweringInfo();
3834   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3835 
3836   SDNodeFlags Flags;
3837   if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I))
3838     Flags.setNonNeg(PNI->hasNonNeg());
3839 
3840   // Eagerly use nonneg information to canonicalize towards sign_extend if
3841   // that is the target's preference.
3842   // TODO: Let the target do this later.
3843   if (Flags.hasNonNeg() &&
3844       TLI.isSExtCheaperThanZExt(N.getValueType(), DestVT)) {
3845     setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3846     return;
3847   }
3848 
3849   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N, Flags));
3850 }
3851 
3852 void SelectionDAGBuilder::visitSExt(const User &I) {
3853   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3854   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3855   SDValue N = getValue(I.getOperand(0));
3856   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3857                                                         I.getType());
3858   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3859 }
3860 
3861 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3862   // FPTrunc is never a no-op cast, no need to check
3863   SDValue N = getValue(I.getOperand(0));
3864   SDLoc dl = getCurSDLoc();
3865   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3866   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3867   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3868                            DAG.getTargetConstant(
3869                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3870 }
3871 
3872 void SelectionDAGBuilder::visitFPExt(const User &I) {
3873   // FPExt is never a no-op cast, no need to check
3874   SDValue N = getValue(I.getOperand(0));
3875   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3876                                                         I.getType());
3877   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3878 }
3879 
3880 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3881   // FPToUI is never a no-op cast, no need to check
3882   SDValue N = getValue(I.getOperand(0));
3883   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3884                                                         I.getType());
3885   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3886 }
3887 
3888 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3889   // FPToSI is never a no-op cast, no need to check
3890   SDValue N = getValue(I.getOperand(0));
3891   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3892                                                         I.getType());
3893   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3894 }
3895 
3896 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3897   // UIToFP is never a no-op cast, no need to check
3898   SDValue N = getValue(I.getOperand(0));
3899   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3900                                                         I.getType());
3901   SDNodeFlags Flags;
3902   if (auto *PNI = dyn_cast<PossiblyNonNegInst>(&I))
3903     Flags.setNonNeg(PNI->hasNonNeg());
3904 
3905   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N, Flags));
3906 }
3907 
3908 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3909   // SIToFP is never a no-op cast, no need to check
3910   SDValue N = getValue(I.getOperand(0));
3911   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3912                                                         I.getType());
3913   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3914 }
3915 
3916 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3917   // What to do depends on the size of the integer and the size of the pointer.
3918   // We can either truncate, zero extend, or no-op, accordingly.
3919   SDValue N = getValue(I.getOperand(0));
3920   auto &TLI = DAG.getTargetLoweringInfo();
3921   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3922                                                         I.getType());
3923   EVT PtrMemVT =
3924       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3925   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3926   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3927   setValue(&I, N);
3928 }
3929 
3930 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3931   // What to do depends on the size of the integer and the size of the pointer.
3932   // We can either truncate, zero extend, or no-op, accordingly.
3933   SDValue N = getValue(I.getOperand(0));
3934   auto &TLI = DAG.getTargetLoweringInfo();
3935   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3936   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3937   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3938   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3939   setValue(&I, N);
3940 }
3941 
3942 void SelectionDAGBuilder::visitBitCast(const User &I) {
3943   SDValue N = getValue(I.getOperand(0));
3944   SDLoc dl = getCurSDLoc();
3945   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3946                                                         I.getType());
3947 
3948   // BitCast assures us that source and destination are the same size so this is
3949   // either a BITCAST or a no-op.
3950   if (DestVT != N.getValueType())
3951     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3952                              DestVT, N)); // convert types.
3953   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3954   // might fold any kind of constant expression to an integer constant and that
3955   // is not what we are looking for. Only recognize a bitcast of a genuine
3956   // constant integer as an opaque constant.
3957   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3958     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3959                                  /*isOpaque*/true));
3960   else
3961     setValue(&I, N);            // noop cast.
3962 }
3963 
3964 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3965   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3966   const Value *SV = I.getOperand(0);
3967   SDValue N = getValue(SV);
3968   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3969 
3970   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3971   unsigned DestAS = I.getType()->getPointerAddressSpace();
3972 
3973   if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS))
3974     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3975 
3976   setValue(&I, N);
3977 }
3978 
3979 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3980   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3981   SDValue InVec = getValue(I.getOperand(0));
3982   SDValue InVal = getValue(I.getOperand(1));
3983   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3984                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3985   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3986                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3987                            InVec, InVal, InIdx));
3988 }
3989 
3990 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3991   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3992   SDValue InVec = getValue(I.getOperand(0));
3993   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3994                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3995   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3996                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3997                            InVec, InIdx));
3998 }
3999 
4000 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
4001   SDValue Src1 = getValue(I.getOperand(0));
4002   SDValue Src2 = getValue(I.getOperand(1));
4003   ArrayRef<int> Mask;
4004   if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I))
4005     Mask = SVI->getShuffleMask();
4006   else
4007     Mask = cast<ConstantExpr>(I).getShuffleMask();
4008   SDLoc DL = getCurSDLoc();
4009   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4010   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4011   EVT SrcVT = Src1.getValueType();
4012 
4013   if (all_of(Mask, [](int Elem) { return Elem == 0; }) &&
4014       VT.isScalableVector()) {
4015     // Canonical splat form of first element of first input vector.
4016     SDValue FirstElt =
4017         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
4018                     DAG.getVectorIdxConstant(0, DL));
4019     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
4020     return;
4021   }
4022 
4023   // For now, we only handle splats for scalable vectors.
4024   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
4025   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
4026   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
4027 
4028   unsigned SrcNumElts = SrcVT.getVectorNumElements();
4029   unsigned MaskNumElts = Mask.size();
4030 
4031   if (SrcNumElts == MaskNumElts) {
4032     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
4033     return;
4034   }
4035 
4036   // Normalize the shuffle vector since mask and vector length don't match.
4037   if (SrcNumElts < MaskNumElts) {
4038     // Mask is longer than the source vectors. We can use concatenate vector to
4039     // make the mask and vectors lengths match.
4040 
4041     if (MaskNumElts % SrcNumElts == 0) {
4042       // Mask length is a multiple of the source vector length.
4043       // Check if the shuffle is some kind of concatenation of the input
4044       // vectors.
4045       unsigned NumConcat = MaskNumElts / SrcNumElts;
4046       bool IsConcat = true;
4047       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
4048       for (unsigned i = 0; i != MaskNumElts; ++i) {
4049         int Idx = Mask[i];
4050         if (Idx < 0)
4051           continue;
4052         // Ensure the indices in each SrcVT sized piece are sequential and that
4053         // the same source is used for the whole piece.
4054         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
4055             (ConcatSrcs[i / SrcNumElts] >= 0 &&
4056              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
4057           IsConcat = false;
4058           break;
4059         }
4060         // Remember which source this index came from.
4061         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
4062       }
4063 
4064       // The shuffle is concatenating multiple vectors together. Just emit
4065       // a CONCAT_VECTORS operation.
4066       if (IsConcat) {
4067         SmallVector<SDValue, 8> ConcatOps;
4068         for (auto Src : ConcatSrcs) {
4069           if (Src < 0)
4070             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
4071           else if (Src == 0)
4072             ConcatOps.push_back(Src1);
4073           else
4074             ConcatOps.push_back(Src2);
4075         }
4076         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
4077         return;
4078       }
4079     }
4080 
4081     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
4082     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
4083     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
4084                                     PaddedMaskNumElts);
4085 
4086     // Pad both vectors with undefs to make them the same length as the mask.
4087     SDValue UndefVal = DAG.getUNDEF(SrcVT);
4088 
4089     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
4090     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
4091     MOps1[0] = Src1;
4092     MOps2[0] = Src2;
4093 
4094     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
4095     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
4096 
4097     // Readjust mask for new input vector length.
4098     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
4099     for (unsigned i = 0; i != MaskNumElts; ++i) {
4100       int Idx = Mask[i];
4101       if (Idx >= (int)SrcNumElts)
4102         Idx -= SrcNumElts - PaddedMaskNumElts;
4103       MappedOps[i] = Idx;
4104     }
4105 
4106     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
4107 
4108     // If the concatenated vector was padded, extract a subvector with the
4109     // correct number of elements.
4110     if (MaskNumElts != PaddedMaskNumElts)
4111       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
4112                            DAG.getVectorIdxConstant(0, DL));
4113 
4114     setValue(&I, Result);
4115     return;
4116   }
4117 
4118   if (SrcNumElts > MaskNumElts) {
4119     // Analyze the access pattern of the vector to see if we can extract
4120     // two subvectors and do the shuffle.
4121     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
4122     bool CanExtract = true;
4123     for (int Idx : Mask) {
4124       unsigned Input = 0;
4125       if (Idx < 0)
4126         continue;
4127 
4128       if (Idx >= (int)SrcNumElts) {
4129         Input = 1;
4130         Idx -= SrcNumElts;
4131       }
4132 
4133       // If all the indices come from the same MaskNumElts sized portion of
4134       // the sources we can use extract. Also make sure the extract wouldn't
4135       // extract past the end of the source.
4136       int NewStartIdx = alignDown(Idx, MaskNumElts);
4137       if (NewStartIdx + MaskNumElts > SrcNumElts ||
4138           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
4139         CanExtract = false;
4140       // Make sure we always update StartIdx as we use it to track if all
4141       // elements are undef.
4142       StartIdx[Input] = NewStartIdx;
4143     }
4144 
4145     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
4146       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
4147       return;
4148     }
4149     if (CanExtract) {
4150       // Extract appropriate subvector and generate a vector shuffle
4151       for (unsigned Input = 0; Input < 2; ++Input) {
4152         SDValue &Src = Input == 0 ? Src1 : Src2;
4153         if (StartIdx[Input] < 0)
4154           Src = DAG.getUNDEF(VT);
4155         else {
4156           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
4157                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
4158         }
4159       }
4160 
4161       // Calculate new mask.
4162       SmallVector<int, 8> MappedOps(Mask);
4163       for (int &Idx : MappedOps) {
4164         if (Idx >= (int)SrcNumElts)
4165           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
4166         else if (Idx >= 0)
4167           Idx -= StartIdx[0];
4168       }
4169 
4170       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
4171       return;
4172     }
4173   }
4174 
4175   // We can't use either concat vectors or extract subvectors so fall back to
4176   // replacing the shuffle with extract and build vector.
4177   // to insert and build vector.
4178   EVT EltVT = VT.getVectorElementType();
4179   SmallVector<SDValue,8> Ops;
4180   for (int Idx : Mask) {
4181     SDValue Res;
4182 
4183     if (Idx < 0) {
4184       Res = DAG.getUNDEF(EltVT);
4185     } else {
4186       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
4187       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
4188 
4189       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
4190                         DAG.getVectorIdxConstant(Idx, DL));
4191     }
4192 
4193     Ops.push_back(Res);
4194   }
4195 
4196   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
4197 }
4198 
4199 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
4200   ArrayRef<unsigned> Indices = I.getIndices();
4201   const Value *Op0 = I.getOperand(0);
4202   const Value *Op1 = I.getOperand(1);
4203   Type *AggTy = I.getType();
4204   Type *ValTy = Op1->getType();
4205   bool IntoUndef = isa<UndefValue>(Op0);
4206   bool FromUndef = isa<UndefValue>(Op1);
4207 
4208   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
4209 
4210   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4211   SmallVector<EVT, 4> AggValueVTs;
4212   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
4213   SmallVector<EVT, 4> ValValueVTs;
4214   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
4215 
4216   unsigned NumAggValues = AggValueVTs.size();
4217   unsigned NumValValues = ValValueVTs.size();
4218   SmallVector<SDValue, 4> Values(NumAggValues);
4219 
4220   // Ignore an insertvalue that produces an empty object
4221   if (!NumAggValues) {
4222     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
4223     return;
4224   }
4225 
4226   SDValue Agg = getValue(Op0);
4227   unsigned i = 0;
4228   // Copy the beginning value(s) from the original aggregate.
4229   for (; i != LinearIndex; ++i)
4230     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4231                 SDValue(Agg.getNode(), Agg.getResNo() + i);
4232   // Copy values from the inserted value(s).
4233   if (NumValValues) {
4234     SDValue Val = getValue(Op1);
4235     for (; i != LinearIndex + NumValValues; ++i)
4236       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4237                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
4238   }
4239   // Copy remaining value(s) from the original aggregate.
4240   for (; i != NumAggValues; ++i)
4241     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
4242                 SDValue(Agg.getNode(), Agg.getResNo() + i);
4243 
4244   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
4245                            DAG.getVTList(AggValueVTs), Values));
4246 }
4247 
4248 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
4249   ArrayRef<unsigned> Indices = I.getIndices();
4250   const Value *Op0 = I.getOperand(0);
4251   Type *AggTy = Op0->getType();
4252   Type *ValTy = I.getType();
4253   bool OutOfUndef = isa<UndefValue>(Op0);
4254 
4255   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
4256 
4257   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4258   SmallVector<EVT, 4> ValValueVTs;
4259   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
4260 
4261   unsigned NumValValues = ValValueVTs.size();
4262 
4263   // Ignore a extractvalue that produces an empty object
4264   if (!NumValValues) {
4265     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
4266     return;
4267   }
4268 
4269   SmallVector<SDValue, 4> Values(NumValValues);
4270 
4271   SDValue Agg = getValue(Op0);
4272   // Copy out the selected value(s).
4273   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
4274     Values[i - LinearIndex] =
4275       OutOfUndef ?
4276         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
4277         SDValue(Agg.getNode(), Agg.getResNo() + i);
4278 
4279   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
4280                            DAG.getVTList(ValValueVTs), Values));
4281 }
4282 
4283 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
4284   Value *Op0 = I.getOperand(0);
4285   // Note that the pointer operand may be a vector of pointers. Take the scalar
4286   // element which holds a pointer.
4287   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
4288   SDValue N = getValue(Op0);
4289   SDLoc dl = getCurSDLoc();
4290   auto &TLI = DAG.getTargetLoweringInfo();
4291   GEPNoWrapFlags NW = cast<GEPOperator>(I).getNoWrapFlags();
4292 
4293   // Normalize Vector GEP - all scalar operands should be converted to the
4294   // splat vector.
4295   bool IsVectorGEP = I.getType()->isVectorTy();
4296   ElementCount VectorElementCount =
4297       IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount()
4298                   : ElementCount::getFixed(0);
4299 
4300   if (IsVectorGEP && !N.getValueType().isVector()) {
4301     LLVMContext &Context = *DAG.getContext();
4302     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount);
4303     N = DAG.getSplat(VT, dl, N);
4304   }
4305 
4306   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
4307        GTI != E; ++GTI) {
4308     const Value *Idx = GTI.getOperand();
4309     if (StructType *StTy = GTI.getStructTypeOrNull()) {
4310       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
4311       if (Field) {
4312         // N = N + Offset
4313         uint64_t Offset =
4314             DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field);
4315 
4316         // In an inbounds GEP with an offset that is nonnegative even when
4317         // interpreted as signed, assume there is no unsigned overflow.
4318         SDNodeFlags Flags;
4319         if (NW.hasNoUnsignedWrap() ||
4320             (int64_t(Offset) >= 0 && NW.hasNoUnsignedSignedWrap()))
4321           Flags.setNoUnsignedWrap(true);
4322 
4323         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
4324                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
4325       }
4326     } else {
4327       // IdxSize is the width of the arithmetic according to IR semantics.
4328       // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth
4329       // (and fix up the result later).
4330       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
4331       MVT IdxTy = MVT::getIntegerVT(IdxSize);
4332       TypeSize ElementSize =
4333           GTI.getSequentialElementStride(DAG.getDataLayout());
4334       // We intentionally mask away the high bits here; ElementSize may not
4335       // fit in IdxTy.
4336       APInt ElementMul(IdxSize, ElementSize.getKnownMinValue(),
4337                        /*isSigned=*/false, /*implicitTrunc=*/true);
4338       bool ElementScalable = ElementSize.isScalable();
4339 
4340       // If this is a scalar constant or a splat vector of constants,
4341       // handle it quickly.
4342       const auto *C = dyn_cast<Constant>(Idx);
4343       if (C && isa<VectorType>(C->getType()))
4344         C = C->getSplatValue();
4345 
4346       const auto *CI = dyn_cast_or_null<ConstantInt>(C);
4347       if (CI && CI->isZero())
4348         continue;
4349       if (CI && !ElementScalable) {
4350         APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize);
4351         LLVMContext &Context = *DAG.getContext();
4352         SDValue OffsVal;
4353         if (IsVectorGEP)
4354           OffsVal = DAG.getConstant(
4355               Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount));
4356         else
4357           OffsVal = DAG.getConstant(Offs, dl, IdxTy);
4358 
4359         // In an inbounds GEP with an offset that is nonnegative even when
4360         // interpreted as signed, assume there is no unsigned overflow.
4361         SDNodeFlags Flags;
4362         if (NW.hasNoUnsignedWrap() ||
4363             (Offs.isNonNegative() && NW.hasNoUnsignedSignedWrap()))
4364           Flags.setNoUnsignedWrap(true);
4365 
4366         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
4367 
4368         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
4369         continue;
4370       }
4371 
4372       // N = N + Idx * ElementMul;
4373       SDValue IdxN = getValue(Idx);
4374 
4375       if (!IdxN.getValueType().isVector() && IsVectorGEP) {
4376         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(),
4377                                   VectorElementCount);
4378         IdxN = DAG.getSplat(VT, dl, IdxN);
4379       }
4380 
4381       // If the index is smaller or larger than intptr_t, truncate or extend
4382       // it.
4383       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
4384 
4385       SDNodeFlags ScaleFlags;
4386       // The multiplication of an index by the type size does not wrap the
4387       // pointer index type in a signed sense (mul nsw).
4388       ScaleFlags.setNoSignedWrap(NW.hasNoUnsignedSignedWrap());
4389 
4390       // The multiplication of an index by the type size does not wrap the
4391       // pointer index type in an unsigned sense (mul nuw).
4392       ScaleFlags.setNoUnsignedWrap(NW.hasNoUnsignedWrap());
4393 
4394       if (ElementScalable) {
4395         EVT VScaleTy = N.getValueType().getScalarType();
4396         SDValue VScale = DAG.getNode(
4397             ISD::VSCALE, dl, VScaleTy,
4398             DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy));
4399         if (IsVectorGEP)
4400           VScale = DAG.getSplatVector(N.getValueType(), dl, VScale);
4401         IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale,
4402                            ScaleFlags);
4403       } else {
4404         // If this is a multiply by a power of two, turn it into a shl
4405         // immediately.  This is a very common case.
4406         if (ElementMul != 1) {
4407           if (ElementMul.isPowerOf2()) {
4408             unsigned Amt = ElementMul.logBase2();
4409             IdxN = DAG.getNode(ISD::SHL, dl, N.getValueType(), IdxN,
4410                                DAG.getConstant(Amt, dl, IdxN.getValueType()),
4411                                ScaleFlags);
4412           } else {
4413             SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl,
4414                                             IdxN.getValueType());
4415             IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, Scale,
4416                                ScaleFlags);
4417           }
4418         }
4419       }
4420 
4421       // The successive addition of the current address, truncated to the
4422       // pointer index type and interpreted as an unsigned number, and each
4423       // offset, also interpreted as an unsigned number, does not wrap the
4424       // pointer index type (add nuw).
4425       SDNodeFlags AddFlags;
4426       AddFlags.setNoUnsignedWrap(NW.hasNoUnsignedWrap());
4427 
4428       N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, IdxN, AddFlags);
4429     }
4430   }
4431 
4432   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
4433   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
4434   if (IsVectorGEP) {
4435     PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount);
4436     PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount);
4437   }
4438 
4439   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
4440     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
4441 
4442   setValue(&I, N);
4443 }
4444 
4445 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
4446   // If this is a fixed sized alloca in the entry block of the function,
4447   // allocate it statically on the stack.
4448   if (FuncInfo.StaticAllocaMap.count(&I))
4449     return;   // getValue will auto-populate this.
4450 
4451   SDLoc dl = getCurSDLoc();
4452   Type *Ty = I.getAllocatedType();
4453   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4454   auto &DL = DAG.getDataLayout();
4455   TypeSize TySize = DL.getTypeAllocSize(Ty);
4456   MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign());
4457 
4458   SDValue AllocSize = getValue(I.getArraySize());
4459 
4460   EVT IntPtr = TLI.getPointerTy(DL, I.getAddressSpace());
4461   if (AllocSize.getValueType() != IntPtr)
4462     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
4463 
4464   if (TySize.isScalable())
4465     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4466                             DAG.getVScale(dl, IntPtr,
4467                                           APInt(IntPtr.getScalarSizeInBits(),
4468                                                 TySize.getKnownMinValue())));
4469   else {
4470     SDValue TySizeValue =
4471         DAG.getConstant(TySize.getFixedValue(), dl, MVT::getIntegerVT(64));
4472     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4473                             DAG.getZExtOrTrunc(TySizeValue, dl, IntPtr));
4474   }
4475 
4476   // Handle alignment.  If the requested alignment is less than or equal to
4477   // the stack alignment, ignore it.  If the size is greater than or equal to
4478   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
4479   Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign();
4480   if (*Alignment <= StackAlign)
4481     Alignment = std::nullopt;
4482 
4483   const uint64_t StackAlignMask = StackAlign.value() - 1U;
4484   // Round the size of the allocation up to the stack alignment size
4485   // by add SA-1 to the size. This doesn't overflow because we're computing
4486   // an address inside an alloca.
4487   SDNodeFlags Flags;
4488   Flags.setNoUnsignedWrap(true);
4489   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
4490                           DAG.getConstant(StackAlignMask, dl, IntPtr), Flags);
4491 
4492   // Mask out the low bits for alignment purposes.
4493   AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
4494                           DAG.getSignedConstant(~StackAlignMask, dl, IntPtr));
4495 
4496   SDValue Ops[] = {
4497       getRoot(), AllocSize,
4498       DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
4499   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
4500   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
4501   setValue(&I, DSA);
4502   DAG.setRoot(DSA.getValue(1));
4503 
4504   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
4505 }
4506 
4507 static const MDNode *getRangeMetadata(const Instruction &I) {
4508   // If !noundef is not present, then !range violation results in a poison
4509   // value rather than immediate undefined behavior. In theory, transferring
4510   // these annotations to SDAG is fine, but in practice there are key SDAG
4511   // transforms that are known not to be poison-safe, such as folding logical
4512   // and/or to bitwise and/or. For now, only transfer !range if !noundef is
4513   // also present.
4514   if (!I.hasMetadata(LLVMContext::MD_noundef))
4515     return nullptr;
4516   return I.getMetadata(LLVMContext::MD_range);
4517 }
4518 
4519 static std::optional<ConstantRange> getRange(const Instruction &I) {
4520   if (const auto *CB = dyn_cast<CallBase>(&I)) {
4521     // see comment in getRangeMetadata about this check
4522     if (CB->hasRetAttr(Attribute::NoUndef))
4523       return CB->getRange();
4524   }
4525   if (const MDNode *Range = getRangeMetadata(I))
4526     return getConstantRangeFromMetadata(*Range);
4527   return std::nullopt;
4528 }
4529 
4530 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
4531   if (I.isAtomic())
4532     return visitAtomicLoad(I);
4533 
4534   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4535   const Value *SV = I.getOperand(0);
4536   if (TLI.supportSwiftError()) {
4537     // Swifterror values can come from either a function parameter with
4538     // swifterror attribute or an alloca with swifterror attribute.
4539     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
4540       if (Arg->hasSwiftErrorAttr())
4541         return visitLoadFromSwiftError(I);
4542     }
4543 
4544     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4545       if (Alloca->isSwiftError())
4546         return visitLoadFromSwiftError(I);
4547     }
4548   }
4549 
4550   SDValue Ptr = getValue(SV);
4551 
4552   Type *Ty = I.getType();
4553   SmallVector<EVT, 4> ValueVTs, MemVTs;
4554   SmallVector<TypeSize, 4> Offsets;
4555   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
4556   unsigned NumValues = ValueVTs.size();
4557   if (NumValues == 0)
4558     return;
4559 
4560   Align Alignment = I.getAlign();
4561   AAMDNodes AAInfo = I.getAAMetadata();
4562   const MDNode *Ranges = getRangeMetadata(I);
4563   bool isVolatile = I.isVolatile();
4564   MachineMemOperand::Flags MMOFlags =
4565       TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
4566 
4567   SDValue Root;
4568   bool ConstantMemory = false;
4569   if (isVolatile)
4570     // Serialize volatile loads with other side effects.
4571     Root = getRoot();
4572   else if (NumValues > MaxParallelChains)
4573     Root = getMemoryRoot();
4574   else if (AA &&
4575            AA->pointsToConstantMemory(MemoryLocation(
4576                SV,
4577                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4578                AAInfo))) {
4579     // Do not serialize (non-volatile) loads of constant memory with anything.
4580     Root = DAG.getEntryNode();
4581     ConstantMemory = true;
4582     MMOFlags |= MachineMemOperand::MOInvariant;
4583   } else {
4584     // Do not serialize non-volatile loads against each other.
4585     Root = DAG.getRoot();
4586   }
4587 
4588   SDLoc dl = getCurSDLoc();
4589 
4590   if (isVolatile)
4591     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
4592 
4593   SmallVector<SDValue, 4> Values(NumValues);
4594   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4595 
4596   unsigned ChainI = 0;
4597   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4598     // Serializing loads here may result in excessive register pressure, and
4599     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4600     // could recover a bit by hoisting nodes upward in the chain by recognizing
4601     // they are side-effect free or do not alias. The optimizer should really
4602     // avoid this case by converting large object/array copies to llvm.memcpy
4603     // (MaxParallelChains should always remain as failsafe).
4604     if (ChainI == MaxParallelChains) {
4605       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4606       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4607                                   ArrayRef(Chains.data(), ChainI));
4608       Root = Chain;
4609       ChainI = 0;
4610     }
4611 
4612     // TODO: MachinePointerInfo only supports a fixed length offset.
4613     MachinePointerInfo PtrInfo =
4614         !Offsets[i].isScalable() || Offsets[i].isZero()
4615             ? MachinePointerInfo(SV, Offsets[i].getKnownMinValue())
4616             : MachinePointerInfo();
4617 
4618     SDValue A = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]);
4619     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A, PtrInfo, Alignment,
4620                             MMOFlags, AAInfo, Ranges);
4621     Chains[ChainI] = L.getValue(1);
4622 
4623     if (MemVTs[i] != ValueVTs[i])
4624       L = DAG.getPtrExtOrTrunc(L, dl, ValueVTs[i]);
4625 
4626     Values[i] = L;
4627   }
4628 
4629   if (!ConstantMemory) {
4630     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4631                                 ArrayRef(Chains.data(), ChainI));
4632     if (isVolatile)
4633       DAG.setRoot(Chain);
4634     else
4635       PendingLoads.push_back(Chain);
4636   }
4637 
4638   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4639                            DAG.getVTList(ValueVTs), Values));
4640 }
4641 
4642 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4643   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4644          "call visitStoreToSwiftError when backend supports swifterror");
4645 
4646   SmallVector<EVT, 4> ValueVTs;
4647   SmallVector<uint64_t, 4> Offsets;
4648   const Value *SrcV = I.getOperand(0);
4649   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4650                   SrcV->getType(), ValueVTs, &Offsets, 0);
4651   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4652          "expect a single EVT for swifterror");
4653 
4654   SDValue Src = getValue(SrcV);
4655   // Create a virtual register, then update the virtual register.
4656   Register VReg =
4657       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4658   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4659   // Chain can be getRoot or getControlRoot.
4660   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4661                                       SDValue(Src.getNode(), Src.getResNo()));
4662   DAG.setRoot(CopyNode);
4663 }
4664 
4665 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4666   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4667          "call visitLoadFromSwiftError when backend supports swifterror");
4668 
4669   assert(!I.isVolatile() &&
4670          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4671          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4672          "Support volatile, non temporal, invariant for load_from_swift_error");
4673 
4674   const Value *SV = I.getOperand(0);
4675   Type *Ty = I.getType();
4676   assert(
4677       (!AA ||
4678        !AA->pointsToConstantMemory(MemoryLocation(
4679            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4680            I.getAAMetadata()))) &&
4681       "load_from_swift_error should not be constant memory");
4682 
4683   SmallVector<EVT, 4> ValueVTs;
4684   SmallVector<uint64_t, 4> Offsets;
4685   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4686                   ValueVTs, &Offsets, 0);
4687   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4688          "expect a single EVT for swifterror");
4689 
4690   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4691   SDValue L = DAG.getCopyFromReg(
4692       getRoot(), getCurSDLoc(),
4693       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4694 
4695   setValue(&I, L);
4696 }
4697 
4698 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4699   if (I.isAtomic())
4700     return visitAtomicStore(I);
4701 
4702   const Value *SrcV = I.getOperand(0);
4703   const Value *PtrV = I.getOperand(1);
4704 
4705   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4706   if (TLI.supportSwiftError()) {
4707     // Swifterror values can come from either a function parameter with
4708     // swifterror attribute or an alloca with swifterror attribute.
4709     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4710       if (Arg->hasSwiftErrorAttr())
4711         return visitStoreToSwiftError(I);
4712     }
4713 
4714     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4715       if (Alloca->isSwiftError())
4716         return visitStoreToSwiftError(I);
4717     }
4718   }
4719 
4720   SmallVector<EVT, 4> ValueVTs, MemVTs;
4721   SmallVector<TypeSize, 4> Offsets;
4722   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4723                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4724   unsigned NumValues = ValueVTs.size();
4725   if (NumValues == 0)
4726     return;
4727 
4728   // Get the lowered operands. Note that we do this after
4729   // checking if NumResults is zero, because with zero results
4730   // the operands won't have values in the map.
4731   SDValue Src = getValue(SrcV);
4732   SDValue Ptr = getValue(PtrV);
4733 
4734   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4735   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4736   SDLoc dl = getCurSDLoc();
4737   Align Alignment = I.getAlign();
4738   AAMDNodes AAInfo = I.getAAMetadata();
4739 
4740   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4741 
4742   unsigned ChainI = 0;
4743   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4744     // See visitLoad comments.
4745     if (ChainI == MaxParallelChains) {
4746       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4747                                   ArrayRef(Chains.data(), ChainI));
4748       Root = Chain;
4749       ChainI = 0;
4750     }
4751 
4752     // TODO: MachinePointerInfo only supports a fixed length offset.
4753     MachinePointerInfo PtrInfo =
4754         !Offsets[i].isScalable() || Offsets[i].isZero()
4755             ? MachinePointerInfo(PtrV, Offsets[i].getKnownMinValue())
4756             : MachinePointerInfo();
4757 
4758     SDValue Add = DAG.getObjectPtrOffset(dl, Ptr, Offsets[i]);
4759     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4760     if (MemVTs[i] != ValueVTs[i])
4761       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4762     SDValue St =
4763         DAG.getStore(Root, dl, Val, Add, PtrInfo, Alignment, MMOFlags, AAInfo);
4764     Chains[ChainI] = St;
4765   }
4766 
4767   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4768                                   ArrayRef(Chains.data(), ChainI));
4769   setValue(&I, StoreNode);
4770   DAG.setRoot(StoreNode);
4771 }
4772 
4773 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4774                                            bool IsCompressing) {
4775   SDLoc sdl = getCurSDLoc();
4776 
4777   auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4778                                Align &Alignment) {
4779     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4780     Src0 = I.getArgOperand(0);
4781     Ptr = I.getArgOperand(1);
4782     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getAlignValue();
4783     Mask = I.getArgOperand(3);
4784   };
4785   auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4786                                     Align &Alignment) {
4787     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4788     Src0 = I.getArgOperand(0);
4789     Ptr = I.getArgOperand(1);
4790     Mask = I.getArgOperand(2);
4791     Alignment = I.getParamAlign(1).valueOrOne();
4792   };
4793 
4794   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4795   Align Alignment;
4796   if (IsCompressing)
4797     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4798   else
4799     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4800 
4801   SDValue Ptr = getValue(PtrOperand);
4802   SDValue Src0 = getValue(Src0Operand);
4803   SDValue Mask = getValue(MaskOperand);
4804   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4805 
4806   EVT VT = Src0.getValueType();
4807 
4808   auto MMOFlags = MachineMemOperand::MOStore;
4809   if (I.hasMetadata(LLVMContext::MD_nontemporal))
4810     MMOFlags |= MachineMemOperand::MONonTemporal;
4811 
4812   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4813       MachinePointerInfo(PtrOperand), MMOFlags,
4814       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata());
4815 
4816   const auto &TLI = DAG.getTargetLoweringInfo();
4817   const auto &TTI =
4818       TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction());
4819   SDValue StoreNode =
4820       !IsCompressing &&
4821               TTI.hasConditionalLoadStoreForType(I.getArgOperand(0)->getType())
4822           ? TLI.visitMaskedStore(DAG, sdl, getMemoryRoot(), MMO, Ptr, Src0,
4823                                  Mask)
4824           : DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask,
4825                                VT, MMO, ISD::UNINDEXED, /*Truncating=*/false,
4826                                IsCompressing);
4827   DAG.setRoot(StoreNode);
4828   setValue(&I, StoreNode);
4829 }
4830 
4831 // Get a uniform base for the Gather/Scatter intrinsic.
4832 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4833 // We try to represent it as a base pointer + vector of indices.
4834 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4835 // The first operand of the GEP may be a single pointer or a vector of pointers
4836 // Example:
4837 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4838 //  or
4839 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4840 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4841 //
4842 // When the first GEP operand is a single pointer - it is the uniform base we
4843 // are looking for. If first operand of the GEP is a splat vector - we
4844 // extract the splat value and use it as a uniform base.
4845 // In all other cases the function returns 'false'.
4846 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index,
4847                            ISD::MemIndexType &IndexType, SDValue &Scale,
4848                            SelectionDAGBuilder *SDB, const BasicBlock *CurBB,
4849                            uint64_t ElemSize) {
4850   SelectionDAG& DAG = SDB->DAG;
4851   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4852   const DataLayout &DL = DAG.getDataLayout();
4853 
4854   assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type");
4855 
4856   // Handle splat constant pointer.
4857   if (auto *C = dyn_cast<Constant>(Ptr)) {
4858     C = C->getSplatValue();
4859     if (!C)
4860       return false;
4861 
4862     Base = SDB->getValue(C);
4863 
4864     ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount();
4865     EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts);
4866     Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT);
4867     IndexType = ISD::SIGNED_SCALED;
4868     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4869     return true;
4870   }
4871 
4872   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4873   if (!GEP || GEP->getParent() != CurBB)
4874     return false;
4875 
4876   if (GEP->getNumOperands() != 2)
4877     return false;
4878 
4879   const Value *BasePtr = GEP->getPointerOperand();
4880   const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1);
4881 
4882   // Make sure the base is scalar and the index is a vector.
4883   if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy())
4884     return false;
4885 
4886   TypeSize ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType());
4887   if (ScaleVal.isScalable())
4888     return false;
4889 
4890   // Target may not support the required addressing mode.
4891   if (ScaleVal != 1 &&
4892       !TLI.isLegalScaleForGatherScatter(ScaleVal.getFixedValue(), ElemSize))
4893     return false;
4894 
4895   Base = SDB->getValue(BasePtr);
4896   Index = SDB->getValue(IndexVal);
4897   IndexType = ISD::SIGNED_SCALED;
4898 
4899   Scale =
4900       DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4901   return true;
4902 }
4903 
4904 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4905   SDLoc sdl = getCurSDLoc();
4906 
4907   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4908   const Value *Ptr = I.getArgOperand(1);
4909   SDValue Src0 = getValue(I.getArgOperand(0));
4910   SDValue Mask = getValue(I.getArgOperand(3));
4911   EVT VT = Src0.getValueType();
4912   Align Alignment = cast<ConstantInt>(I.getArgOperand(2))
4913                         ->getMaybeAlignValue()
4914                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
4915   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4916 
4917   SDValue Base;
4918   SDValue Index;
4919   ISD::MemIndexType IndexType;
4920   SDValue Scale;
4921   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4922                                     I.getParent(), VT.getScalarStoreSize());
4923 
4924   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4925   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4926       MachinePointerInfo(AS), MachineMemOperand::MOStore,
4927       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata());
4928   if (!UniformBase) {
4929     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4930     Index = getValue(Ptr);
4931     IndexType = ISD::SIGNED_SCALED;
4932     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4933   }
4934 
4935   EVT IdxVT = Index.getValueType();
4936   EVT EltTy = IdxVT.getVectorElementType();
4937   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4938     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4939     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4940   }
4941 
4942   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4943   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4944                                          Ops, MMO, IndexType, false);
4945   DAG.setRoot(Scatter);
4946   setValue(&I, Scatter);
4947 }
4948 
4949 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4950   SDLoc sdl = getCurSDLoc();
4951 
4952   auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4953                               Align &Alignment) {
4954     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4955     Ptr = I.getArgOperand(0);
4956     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getAlignValue();
4957     Mask = I.getArgOperand(2);
4958     Src0 = I.getArgOperand(3);
4959   };
4960   auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4961                                  Align &Alignment) {
4962     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4963     Ptr = I.getArgOperand(0);
4964     Alignment = I.getParamAlign(0).valueOrOne();
4965     Mask = I.getArgOperand(1);
4966     Src0 = I.getArgOperand(2);
4967   };
4968 
4969   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4970   Align Alignment;
4971   if (IsExpanding)
4972     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4973   else
4974     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4975 
4976   SDValue Ptr = getValue(PtrOperand);
4977   SDValue Src0 = getValue(Src0Operand);
4978   SDValue Mask = getValue(MaskOperand);
4979   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4980 
4981   EVT VT = Src0.getValueType();
4982   AAMDNodes AAInfo = I.getAAMetadata();
4983   const MDNode *Ranges = getRangeMetadata(I);
4984 
4985   // Do not serialize masked loads of constant memory with anything.
4986   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
4987   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4988 
4989   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4990 
4991   auto MMOFlags = MachineMemOperand::MOLoad;
4992   if (I.hasMetadata(LLVMContext::MD_nontemporal))
4993     MMOFlags |= MachineMemOperand::MONonTemporal;
4994 
4995   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4996       MachinePointerInfo(PtrOperand), MMOFlags,
4997       LocationSize::beforeOrAfterPointer(), Alignment, AAInfo, Ranges);
4998 
4999   const auto &TLI = DAG.getTargetLoweringInfo();
5000   const auto &TTI =
5001       TLI.getTargetMachine().getTargetTransformInfo(*I.getFunction());
5002   // The Load/Res may point to different values and both of them are output
5003   // variables.
5004   SDValue Load;
5005   SDValue Res;
5006   if (!IsExpanding &&
5007       TTI.hasConditionalLoadStoreForType(Src0Operand->getType()))
5008     Res = TLI.visitMaskedLoad(DAG, sdl, InChain, MMO, Load, Ptr, Src0, Mask);
5009   else
5010     Res = Load =
5011         DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
5012                           ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
5013   if (AddToChain)
5014     PendingLoads.push_back(Load.getValue(1));
5015   setValue(&I, Res);
5016 }
5017 
5018 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
5019   SDLoc sdl = getCurSDLoc();
5020 
5021   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
5022   const Value *Ptr = I.getArgOperand(0);
5023   SDValue Src0 = getValue(I.getArgOperand(3));
5024   SDValue Mask = getValue(I.getArgOperand(2));
5025 
5026   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5027   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5028   Align Alignment = cast<ConstantInt>(I.getArgOperand(1))
5029                         ->getMaybeAlignValue()
5030                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
5031 
5032   const MDNode *Ranges = getRangeMetadata(I);
5033 
5034   SDValue Root = DAG.getRoot();
5035   SDValue Base;
5036   SDValue Index;
5037   ISD::MemIndexType IndexType;
5038   SDValue Scale;
5039   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
5040                                     I.getParent(), VT.getScalarStoreSize());
5041   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
5042   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
5043       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
5044       LocationSize::beforeOrAfterPointer(), Alignment, I.getAAMetadata(),
5045       Ranges);
5046 
5047   if (!UniformBase) {
5048     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
5049     Index = getValue(Ptr);
5050     IndexType = ISD::SIGNED_SCALED;
5051     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
5052   }
5053 
5054   EVT IdxVT = Index.getValueType();
5055   EVT EltTy = IdxVT.getVectorElementType();
5056   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
5057     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
5058     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
5059   }
5060 
5061   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
5062   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
5063                                        Ops, MMO, IndexType, ISD::NON_EXTLOAD);
5064 
5065   PendingLoads.push_back(Gather.getValue(1));
5066   setValue(&I, Gather);
5067 }
5068 
5069 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
5070   SDLoc dl = getCurSDLoc();
5071   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
5072   AtomicOrdering FailureOrdering = I.getFailureOrdering();
5073   SyncScope::ID SSID = I.getSyncScopeID();
5074 
5075   SDValue InChain = getRoot();
5076 
5077   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
5078   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
5079 
5080   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5081   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
5082 
5083   MachineFunction &MF = DAG.getMachineFunction();
5084   MachineMemOperand *MMO = MF.getMachineMemOperand(
5085       MachinePointerInfo(I.getPointerOperand()), Flags,
5086       LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT),
5087       AAMDNodes(), nullptr, SSID, SuccessOrdering, FailureOrdering);
5088 
5089   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
5090                                    dl, MemVT, VTs, InChain,
5091                                    getValue(I.getPointerOperand()),
5092                                    getValue(I.getCompareOperand()),
5093                                    getValue(I.getNewValOperand()), MMO);
5094 
5095   SDValue OutChain = L.getValue(2);
5096 
5097   setValue(&I, L);
5098   DAG.setRoot(OutChain);
5099 }
5100 
5101 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
5102   SDLoc dl = getCurSDLoc();
5103   ISD::NodeType NT;
5104   switch (I.getOperation()) {
5105   default: llvm_unreachable("Unknown atomicrmw operation");
5106   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
5107   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
5108   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
5109   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
5110   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
5111   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
5112   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
5113   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
5114   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
5115   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
5116   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
5117   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
5118   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
5119   case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break;
5120   case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break;
5121   case AtomicRMWInst::UIncWrap:
5122     NT = ISD::ATOMIC_LOAD_UINC_WRAP;
5123     break;
5124   case AtomicRMWInst::UDecWrap:
5125     NT = ISD::ATOMIC_LOAD_UDEC_WRAP;
5126     break;
5127   case AtomicRMWInst::USubCond:
5128     NT = ISD::ATOMIC_LOAD_USUB_COND;
5129     break;
5130   case AtomicRMWInst::USubSat:
5131     NT = ISD::ATOMIC_LOAD_USUB_SAT;
5132     break;
5133   }
5134   AtomicOrdering Ordering = I.getOrdering();
5135   SyncScope::ID SSID = I.getSyncScopeID();
5136 
5137   SDValue InChain = getRoot();
5138 
5139   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
5140   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5141   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
5142 
5143   MachineFunction &MF = DAG.getMachineFunction();
5144   MachineMemOperand *MMO = MF.getMachineMemOperand(
5145       MachinePointerInfo(I.getPointerOperand()), Flags,
5146       LocationSize::precise(MemVT.getStoreSize()), DAG.getEVTAlign(MemVT),
5147       AAMDNodes(), nullptr, SSID, Ordering);
5148 
5149   SDValue L =
5150     DAG.getAtomic(NT, dl, MemVT, InChain,
5151                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
5152                   MMO);
5153 
5154   SDValue OutChain = L.getValue(1);
5155 
5156   setValue(&I, L);
5157   DAG.setRoot(OutChain);
5158 }
5159 
5160 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
5161   SDLoc dl = getCurSDLoc();
5162   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5163   SDValue Ops[3];
5164   Ops[0] = getRoot();
5165   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
5166                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
5167   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
5168                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
5169   SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
5170   setValue(&I, N);
5171   DAG.setRoot(N);
5172 }
5173 
5174 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
5175   SDLoc dl = getCurSDLoc();
5176   AtomicOrdering Order = I.getOrdering();
5177   SyncScope::ID SSID = I.getSyncScopeID();
5178 
5179   SDValue InChain = getRoot();
5180 
5181   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5182   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5183   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
5184 
5185   if (!TLI.supportsUnalignedAtomics() &&
5186       I.getAlign().value() < MemVT.getSizeInBits() / 8)
5187     report_fatal_error("Cannot generate unaligned atomic load");
5188 
5189   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
5190 
5191   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
5192       MachinePointerInfo(I.getPointerOperand()), Flags,
5193       LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(),
5194       nullptr, SSID, Order);
5195 
5196   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
5197 
5198   SDValue Ptr = getValue(I.getPointerOperand());
5199   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
5200                             Ptr, MMO);
5201 
5202   SDValue OutChain = L.getValue(1);
5203   if (MemVT != VT)
5204     L = DAG.getPtrExtOrTrunc(L, dl, VT);
5205 
5206   setValue(&I, L);
5207   DAG.setRoot(OutChain);
5208 }
5209 
5210 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
5211   SDLoc dl = getCurSDLoc();
5212 
5213   AtomicOrdering Ordering = I.getOrdering();
5214   SyncScope::ID SSID = I.getSyncScopeID();
5215 
5216   SDValue InChain = getRoot();
5217 
5218   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5219   EVT MemVT =
5220       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
5221 
5222   if (!TLI.supportsUnalignedAtomics() &&
5223       I.getAlign().value() < MemVT.getSizeInBits() / 8)
5224     report_fatal_error("Cannot generate unaligned atomic store");
5225 
5226   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
5227 
5228   MachineFunction &MF = DAG.getMachineFunction();
5229   MachineMemOperand *MMO = MF.getMachineMemOperand(
5230       MachinePointerInfo(I.getPointerOperand()), Flags,
5231       LocationSize::precise(MemVT.getStoreSize()), I.getAlign(), AAMDNodes(),
5232       nullptr, SSID, Ordering);
5233 
5234   SDValue Val = getValue(I.getValueOperand());
5235   if (Val.getValueType() != MemVT)
5236     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
5237   SDValue Ptr = getValue(I.getPointerOperand());
5238 
5239   SDValue OutChain =
5240       DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain, Val, Ptr, MMO);
5241 
5242   setValue(&I, OutChain);
5243   DAG.setRoot(OutChain);
5244 }
5245 
5246 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
5247 /// node.
5248 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
5249                                                unsigned Intrinsic) {
5250   // Ignore the callsite's attributes. A specific call site may be marked with
5251   // readnone, but the lowering code will expect the chain based on the
5252   // definition.
5253   const Function *F = I.getCalledFunction();
5254   bool HasChain = !F->doesNotAccessMemory();
5255   bool OnlyLoad =
5256       HasChain && F->onlyReadsMemory() && F->willReturn() && F->doesNotThrow();
5257 
5258   // Build the operand list.
5259   SmallVector<SDValue, 8> Ops;
5260   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
5261     if (OnlyLoad) {
5262       // We don't need to serialize loads against other loads.
5263       Ops.push_back(DAG.getRoot());
5264     } else {
5265       Ops.push_back(getRoot());
5266     }
5267   }
5268 
5269   // Info is set by getTgtMemIntrinsic
5270   TargetLowering::IntrinsicInfo Info;
5271   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5272   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
5273                                                DAG.getMachineFunction(),
5274                                                Intrinsic);
5275 
5276   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
5277   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
5278       Info.opc == ISD::INTRINSIC_W_CHAIN)
5279     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
5280                                         TLI.getPointerTy(DAG.getDataLayout())));
5281 
5282   // Add all operands of the call to the operand list.
5283   for (unsigned i = 0, e = I.arg_size(); i != e; ++i) {
5284     const Value *Arg = I.getArgOperand(i);
5285     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
5286       Ops.push_back(getValue(Arg));
5287       continue;
5288     }
5289 
5290     // Use TargetConstant instead of a regular constant for immarg.
5291     EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true);
5292     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
5293       assert(CI->getBitWidth() <= 64 &&
5294              "large intrinsic immediates not handled");
5295       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
5296     } else {
5297       Ops.push_back(
5298           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
5299     }
5300   }
5301 
5302   SmallVector<EVT, 4> ValueVTs;
5303   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
5304 
5305   if (HasChain)
5306     ValueVTs.push_back(MVT::Other);
5307 
5308   SDVTList VTs = DAG.getVTList(ValueVTs);
5309 
5310   // Propagate fast-math-flags from IR to node(s).
5311   SDNodeFlags Flags;
5312   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
5313     Flags.copyFMF(*FPMO);
5314   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
5315 
5316   // Create the node.
5317   SDValue Result;
5318 
5319   if (auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl)) {
5320     auto *Token = Bundle->Inputs[0].get();
5321     SDValue ConvControlToken = getValue(Token);
5322     assert(Ops.back().getValueType() != MVT::Glue &&
5323            "Did not expected another glue node here.");
5324     ConvControlToken =
5325         DAG.getNode(ISD::CONVERGENCECTRL_GLUE, {}, MVT::Glue, ConvControlToken);
5326     Ops.push_back(ConvControlToken);
5327   }
5328 
5329   // In some cases, custom collection of operands from CallInst I may be needed.
5330   TLI.CollectTargetIntrinsicOperands(I, Ops, DAG);
5331   if (IsTgtIntrinsic) {
5332     // This is target intrinsic that touches memory
5333     //
5334     // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic
5335     //       didn't yield anything useful.
5336     MachinePointerInfo MPI;
5337     if (Info.ptrVal)
5338       MPI = MachinePointerInfo(Info.ptrVal, Info.offset);
5339     else if (Info.fallbackAddressSpace)
5340       MPI = MachinePointerInfo(*Info.fallbackAddressSpace);
5341     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops,
5342                                      Info.memVT, MPI, Info.align, Info.flags,
5343                                      Info.size, I.getAAMetadata());
5344   } else if (!HasChain) {
5345     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
5346   } else if (!I.getType()->isVoidTy()) {
5347     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
5348   } else {
5349     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
5350   }
5351 
5352   if (HasChain) {
5353     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
5354     if (OnlyLoad)
5355       PendingLoads.push_back(Chain);
5356     else
5357       DAG.setRoot(Chain);
5358   }
5359 
5360   if (!I.getType()->isVoidTy()) {
5361     if (!isa<VectorType>(I.getType()))
5362       Result = lowerRangeToAssertZExt(DAG, I, Result);
5363 
5364     MaybeAlign Alignment = I.getRetAlign();
5365 
5366     // Insert `assertalign` node if there's an alignment.
5367     if (InsertAssertAlign && Alignment) {
5368       Result =
5369           DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne());
5370     }
5371   }
5372 
5373   setValue(&I, Result);
5374 }
5375 
5376 /// GetSignificand - Get the significand and build it into a floating-point
5377 /// number with exponent of 1:
5378 ///
5379 ///   Op = (Op & 0x007fffff) | 0x3f800000;
5380 ///
5381 /// where Op is the hexadecimal representation of floating point value.
5382 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
5383   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
5384                            DAG.getConstant(0x007fffff, dl, MVT::i32));
5385   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
5386                            DAG.getConstant(0x3f800000, dl, MVT::i32));
5387   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
5388 }
5389 
5390 /// GetExponent - Get the exponent:
5391 ///
5392 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
5393 ///
5394 /// where Op is the hexadecimal representation of floating point value.
5395 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
5396                            const TargetLowering &TLI, const SDLoc &dl) {
5397   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
5398                            DAG.getConstant(0x7f800000, dl, MVT::i32));
5399   SDValue t1 = DAG.getNode(
5400       ISD::SRL, dl, MVT::i32, t0,
5401       DAG.getConstant(23, dl,
5402                       TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout())));
5403   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
5404                            DAG.getConstant(127, dl, MVT::i32));
5405   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
5406 }
5407 
5408 /// getF32Constant - Get 32-bit floating point constant.
5409 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
5410                               const SDLoc &dl) {
5411   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
5412                            MVT::f32);
5413 }
5414 
5415 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
5416                                        SelectionDAG &DAG) {
5417   // TODO: What fast-math-flags should be set on the floating-point nodes?
5418 
5419   //   IntegerPartOfX = ((int32_t)(t0);
5420   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
5421 
5422   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
5423   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
5424   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
5425 
5426   //   IntegerPartOfX <<= 23;
5427   IntegerPartOfX =
5428       DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
5429                   DAG.getConstant(23, dl,
5430                                   DAG.getTargetLoweringInfo().getShiftAmountTy(
5431                                       MVT::i32, DAG.getDataLayout())));
5432 
5433   SDValue TwoToFractionalPartOfX;
5434   if (LimitFloatPrecision <= 6) {
5435     // For floating-point precision of 6:
5436     //
5437     //   TwoToFractionalPartOfX =
5438     //     0.997535578f +
5439     //       (0.735607626f + 0.252464424f * x) * x;
5440     //
5441     // error 0.0144103317, which is 6 bits
5442     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5443                              getF32Constant(DAG, 0x3e814304, dl));
5444     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5445                              getF32Constant(DAG, 0x3f3c50c8, dl));
5446     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5447     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5448                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
5449   } else if (LimitFloatPrecision <= 12) {
5450     // For floating-point precision of 12:
5451     //
5452     //   TwoToFractionalPartOfX =
5453     //     0.999892986f +
5454     //       (0.696457318f +
5455     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
5456     //
5457     // error 0.000107046256, which is 13 to 14 bits
5458     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5459                              getF32Constant(DAG, 0x3da235e3, dl));
5460     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5461                              getF32Constant(DAG, 0x3e65b8f3, dl));
5462     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5463     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5464                              getF32Constant(DAG, 0x3f324b07, dl));
5465     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5466     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5467                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
5468   } else { // LimitFloatPrecision <= 18
5469     // For floating-point precision of 18:
5470     //
5471     //   TwoToFractionalPartOfX =
5472     //     0.999999982f +
5473     //       (0.693148872f +
5474     //         (0.240227044f +
5475     //           (0.554906021e-1f +
5476     //             (0.961591928e-2f +
5477     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
5478     // error 2.47208000*10^(-7), which is better than 18 bits
5479     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5480                              getF32Constant(DAG, 0x3924b03e, dl));
5481     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5482                              getF32Constant(DAG, 0x3ab24b87, dl));
5483     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5484     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5485                              getF32Constant(DAG, 0x3c1d8c17, dl));
5486     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5487     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5488                              getF32Constant(DAG, 0x3d634a1d, dl));
5489     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5490     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5491                              getF32Constant(DAG, 0x3e75fe14, dl));
5492     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5493     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
5494                               getF32Constant(DAG, 0x3f317234, dl));
5495     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
5496     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
5497                                          getF32Constant(DAG, 0x3f800000, dl));
5498   }
5499 
5500   // Add the exponent into the result in integer domain.
5501   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
5502   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
5503                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
5504 }
5505 
5506 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
5507 /// limited-precision mode.
5508 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5509                          const TargetLowering &TLI, SDNodeFlags Flags) {
5510   if (Op.getValueType() == MVT::f32 &&
5511       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5512 
5513     // Put the exponent in the right bit position for later addition to the
5514     // final result:
5515     //
5516     // t0 = Op * log2(e)
5517 
5518     // TODO: What fast-math-flags should be set here?
5519     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
5520                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
5521     return getLimitedPrecisionExp2(t0, dl, DAG);
5522   }
5523 
5524   // No special expansion.
5525   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags);
5526 }
5527 
5528 /// expandLog - Lower a log intrinsic. Handles the special sequences for
5529 /// limited-precision mode.
5530 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5531                          const TargetLowering &TLI, SDNodeFlags Flags) {
5532   // TODO: What fast-math-flags should be set on the floating-point nodes?
5533 
5534   if (Op.getValueType() == MVT::f32 &&
5535       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5536     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5537 
5538     // Scale the exponent by log(2).
5539     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5540     SDValue LogOfExponent =
5541         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5542                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
5543 
5544     // Get the significand and build it into a floating-point number with
5545     // exponent of 1.
5546     SDValue X = GetSignificand(DAG, Op1, dl);
5547 
5548     SDValue LogOfMantissa;
5549     if (LimitFloatPrecision <= 6) {
5550       // For floating-point precision of 6:
5551       //
5552       //   LogofMantissa =
5553       //     -1.1609546f +
5554       //       (1.4034025f - 0.23903021f * x) * x;
5555       //
5556       // error 0.0034276066, which is better than 8 bits
5557       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5558                                getF32Constant(DAG, 0xbe74c456, dl));
5559       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5560                                getF32Constant(DAG, 0x3fb3a2b1, dl));
5561       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5562       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5563                                   getF32Constant(DAG, 0x3f949a29, dl));
5564     } else if (LimitFloatPrecision <= 12) {
5565       // For floating-point precision of 12:
5566       //
5567       //   LogOfMantissa =
5568       //     -1.7417939f +
5569       //       (2.8212026f +
5570       //         (-1.4699568f +
5571       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
5572       //
5573       // error 0.000061011436, which is 14 bits
5574       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5575                                getF32Constant(DAG, 0xbd67b6d6, dl));
5576       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5577                                getF32Constant(DAG, 0x3ee4f4b8, dl));
5578       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5579       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5580                                getF32Constant(DAG, 0x3fbc278b, dl));
5581       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5582       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5583                                getF32Constant(DAG, 0x40348e95, dl));
5584       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5585       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5586                                   getF32Constant(DAG, 0x3fdef31a, dl));
5587     } else { // LimitFloatPrecision <= 18
5588       // For floating-point precision of 18:
5589       //
5590       //   LogOfMantissa =
5591       //     -2.1072184f +
5592       //       (4.2372794f +
5593       //         (-3.7029485f +
5594       //           (2.2781945f +
5595       //             (-0.87823314f +
5596       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
5597       //
5598       // error 0.0000023660568, which is better than 18 bits
5599       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5600                                getF32Constant(DAG, 0xbc91e5ac, dl));
5601       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5602                                getF32Constant(DAG, 0x3e4350aa, dl));
5603       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5604       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5605                                getF32Constant(DAG, 0x3f60d3e3, dl));
5606       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5607       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5608                                getF32Constant(DAG, 0x4011cdf0, dl));
5609       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5610       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5611                                getF32Constant(DAG, 0x406cfd1c, dl));
5612       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5613       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5614                                getF32Constant(DAG, 0x408797cb, dl));
5615       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5616       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5617                                   getF32Constant(DAG, 0x4006dcab, dl));
5618     }
5619 
5620     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
5621   }
5622 
5623   // No special expansion.
5624   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags);
5625 }
5626 
5627 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
5628 /// limited-precision mode.
5629 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5630                           const TargetLowering &TLI, SDNodeFlags Flags) {
5631   // TODO: What fast-math-flags should be set on the floating-point nodes?
5632 
5633   if (Op.getValueType() == MVT::f32 &&
5634       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5635     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5636 
5637     // Get the exponent.
5638     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5639 
5640     // Get the significand and build it into a floating-point number with
5641     // exponent of 1.
5642     SDValue X = GetSignificand(DAG, Op1, dl);
5643 
5644     // Different possible minimax approximations of significand in
5645     // floating-point for various degrees of accuracy over [1,2].
5646     SDValue Log2ofMantissa;
5647     if (LimitFloatPrecision <= 6) {
5648       // For floating-point precision of 6:
5649       //
5650       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5651       //
5652       // error 0.0049451742, which is more than 7 bits
5653       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5654                                getF32Constant(DAG, 0xbeb08fe0, dl));
5655       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5656                                getF32Constant(DAG, 0x40019463, dl));
5657       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5658       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5659                                    getF32Constant(DAG, 0x3fd6633d, dl));
5660     } else if (LimitFloatPrecision <= 12) {
5661       // For floating-point precision of 12:
5662       //
5663       //   Log2ofMantissa =
5664       //     -2.51285454f +
5665       //       (4.07009056f +
5666       //         (-2.12067489f +
5667       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5668       //
5669       // error 0.0000876136000, which is better than 13 bits
5670       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5671                                getF32Constant(DAG, 0xbda7262e, dl));
5672       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5673                                getF32Constant(DAG, 0x3f25280b, dl));
5674       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5675       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5676                                getF32Constant(DAG, 0x4007b923, dl));
5677       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5678       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5679                                getF32Constant(DAG, 0x40823e2f, dl));
5680       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5681       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5682                                    getF32Constant(DAG, 0x4020d29c, dl));
5683     } else { // LimitFloatPrecision <= 18
5684       // For floating-point precision of 18:
5685       //
5686       //   Log2ofMantissa =
5687       //     -3.0400495f +
5688       //       (6.1129976f +
5689       //         (-5.3420409f +
5690       //           (3.2865683f +
5691       //             (-1.2669343f +
5692       //               (0.27515199f -
5693       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5694       //
5695       // error 0.0000018516, which is better than 18 bits
5696       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5697                                getF32Constant(DAG, 0xbcd2769e, dl));
5698       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5699                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5700       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5701       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5702                                getF32Constant(DAG, 0x3fa22ae7, dl));
5703       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5704       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5705                                getF32Constant(DAG, 0x40525723, dl));
5706       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5707       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5708                                getF32Constant(DAG, 0x40aaf200, dl));
5709       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5710       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5711                                getF32Constant(DAG, 0x40c39dad, dl));
5712       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5713       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5714                                    getF32Constant(DAG, 0x4042902c, dl));
5715     }
5716 
5717     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5718   }
5719 
5720   // No special expansion.
5721   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags);
5722 }
5723 
5724 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5725 /// limited-precision mode.
5726 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5727                            const TargetLowering &TLI, SDNodeFlags Flags) {
5728   // TODO: What fast-math-flags should be set on the floating-point nodes?
5729 
5730   if (Op.getValueType() == MVT::f32 &&
5731       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5732     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5733 
5734     // Scale the exponent by log10(2) [0.30102999f].
5735     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5736     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5737                                         getF32Constant(DAG, 0x3e9a209a, dl));
5738 
5739     // Get the significand and build it into a floating-point number with
5740     // exponent of 1.
5741     SDValue X = GetSignificand(DAG, Op1, dl);
5742 
5743     SDValue Log10ofMantissa;
5744     if (LimitFloatPrecision <= 6) {
5745       // For floating-point precision of 6:
5746       //
5747       //   Log10ofMantissa =
5748       //     -0.50419619f +
5749       //       (0.60948995f - 0.10380950f * x) * x;
5750       //
5751       // error 0.0014886165, which is 6 bits
5752       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5753                                getF32Constant(DAG, 0xbdd49a13, dl));
5754       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5755                                getF32Constant(DAG, 0x3f1c0789, dl));
5756       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5757       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5758                                     getF32Constant(DAG, 0x3f011300, dl));
5759     } else if (LimitFloatPrecision <= 12) {
5760       // For floating-point precision of 12:
5761       //
5762       //   Log10ofMantissa =
5763       //     -0.64831180f +
5764       //       (0.91751397f +
5765       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5766       //
5767       // error 0.00019228036, which is better than 12 bits
5768       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5769                                getF32Constant(DAG, 0x3d431f31, dl));
5770       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5771                                getF32Constant(DAG, 0x3ea21fb2, dl));
5772       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5773       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5774                                getF32Constant(DAG, 0x3f6ae232, dl));
5775       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5776       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5777                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5778     } else { // LimitFloatPrecision <= 18
5779       // For floating-point precision of 18:
5780       //
5781       //   Log10ofMantissa =
5782       //     -0.84299375f +
5783       //       (1.5327582f +
5784       //         (-1.0688956f +
5785       //           (0.49102474f +
5786       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5787       //
5788       // error 0.0000037995730, which is better than 18 bits
5789       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5790                                getF32Constant(DAG, 0x3c5d51ce, dl));
5791       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5792                                getF32Constant(DAG, 0x3e00685a, dl));
5793       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5794       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5795                                getF32Constant(DAG, 0x3efb6798, dl));
5796       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5797       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5798                                getF32Constant(DAG, 0x3f88d192, dl));
5799       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5800       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5801                                getF32Constant(DAG, 0x3fc4316c, dl));
5802       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5803       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5804                                     getF32Constant(DAG, 0x3f57ce70, dl));
5805     }
5806 
5807     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5808   }
5809 
5810   // No special expansion.
5811   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags);
5812 }
5813 
5814 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5815 /// limited-precision mode.
5816 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5817                           const TargetLowering &TLI, SDNodeFlags Flags) {
5818   if (Op.getValueType() == MVT::f32 &&
5819       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5820     return getLimitedPrecisionExp2(Op, dl, DAG);
5821 
5822   // No special expansion.
5823   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags);
5824 }
5825 
5826 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5827 /// limited-precision mode with x == 10.0f.
5828 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5829                          SelectionDAG &DAG, const TargetLowering &TLI,
5830                          SDNodeFlags Flags) {
5831   bool IsExp10 = false;
5832   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5833       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5834     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5835       APFloat Ten(10.0f);
5836       IsExp10 = LHSC->isExactlyValue(Ten);
5837     }
5838   }
5839 
5840   // TODO: What fast-math-flags should be set on the FMUL node?
5841   if (IsExp10) {
5842     // Put the exponent in the right bit position for later addition to the
5843     // final result:
5844     //
5845     //   #define LOG2OF10 3.3219281f
5846     //   t0 = Op * LOG2OF10;
5847     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5848                              getF32Constant(DAG, 0x40549a78, dl));
5849     return getLimitedPrecisionExp2(t0, dl, DAG);
5850   }
5851 
5852   // No special expansion.
5853   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags);
5854 }
5855 
5856 /// ExpandPowI - Expand a llvm.powi intrinsic.
5857 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5858                           SelectionDAG &DAG) {
5859   // If RHS is a constant, we can expand this out to a multiplication tree if
5860   // it's beneficial on the target, otherwise we end up lowering to a call to
5861   // __powidf2 (for example).
5862   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5863     unsigned Val = RHSC->getSExtValue();
5864 
5865     // powi(x, 0) -> 1.0
5866     if (Val == 0)
5867       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5868 
5869     if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI(
5870             Val, DAG.shouldOptForSize())) {
5871       // Get the exponent as a positive value.
5872       if ((int)Val < 0)
5873         Val = -Val;
5874       // We use the simple binary decomposition method to generate the multiply
5875       // sequence.  There are more optimal ways to do this (for example,
5876       // powi(x,15) generates one more multiply than it should), but this has
5877       // the benefit of being both really simple and much better than a libcall.
5878       SDValue Res; // Logically starts equal to 1.0
5879       SDValue CurSquare = LHS;
5880       // TODO: Intrinsics should have fast-math-flags that propagate to these
5881       // nodes.
5882       while (Val) {
5883         if (Val & 1) {
5884           if (Res.getNode())
5885             Res =
5886                 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare);
5887           else
5888             Res = CurSquare; // 1.0*CurSquare.
5889         }
5890 
5891         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5892                                 CurSquare, CurSquare);
5893         Val >>= 1;
5894       }
5895 
5896       // If the original was negative, invert the result, producing 1/(x*x*x).
5897       if (RHSC->getSExtValue() < 0)
5898         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5899                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5900       return Res;
5901     }
5902   }
5903 
5904   // Otherwise, expand to a libcall.
5905   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5906 }
5907 
5908 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5909                             SDValue LHS, SDValue RHS, SDValue Scale,
5910                             SelectionDAG &DAG, const TargetLowering &TLI) {
5911   EVT VT = LHS.getValueType();
5912   bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT;
5913   bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT;
5914   LLVMContext &Ctx = *DAG.getContext();
5915 
5916   // If the type is legal but the operation isn't, this node might survive all
5917   // the way to operation legalization. If we end up there and we do not have
5918   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5919   // node.
5920 
5921   // Coax the legalizer into expanding the node during type legalization instead
5922   // by bumping the size by one bit. This will force it to Promote, enabling the
5923   // early expansion and avoiding the need to expand later.
5924 
5925   // We don't have to do this if Scale is 0; that can always be expanded, unless
5926   // it's a saturating signed operation. Those can experience true integer
5927   // division overflow, a case which we must avoid.
5928 
5929   // FIXME: We wouldn't have to do this (or any of the early
5930   // expansion/promotion) if it was possible to expand a libcall of an
5931   // illegal type during operation legalization. But it's not, so things
5932   // get a bit hacky.
5933   unsigned ScaleInt = Scale->getAsZExtVal();
5934   if ((ScaleInt > 0 || (Saturating && Signed)) &&
5935       (TLI.isTypeLegal(VT) ||
5936        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5937     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5938         Opcode, VT, ScaleInt);
5939     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5940       EVT PromVT;
5941       if (VT.isScalarInteger())
5942         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5943       else if (VT.isVector()) {
5944         PromVT = VT.getVectorElementType();
5945         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5946         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5947       } else
5948         llvm_unreachable("Wrong VT for DIVFIX?");
5949       LHS = DAG.getExtOrTrunc(Signed, LHS, DL, PromVT);
5950       RHS = DAG.getExtOrTrunc(Signed, RHS, DL, PromVT);
5951       EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout());
5952       // For saturating operations, we need to shift up the LHS to get the
5953       // proper saturation width, and then shift down again afterwards.
5954       if (Saturating)
5955         LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS,
5956                           DAG.getConstant(1, DL, ShiftTy));
5957       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5958       if (Saturating)
5959         Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res,
5960                           DAG.getConstant(1, DL, ShiftTy));
5961       return DAG.getZExtOrTrunc(Res, DL, VT);
5962     }
5963   }
5964 
5965   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5966 }
5967 
5968 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5969 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5970 static void
5971 getUnderlyingArgRegs(SmallVectorImpl<std::pair<Register, TypeSize>> &Regs,
5972                      const SDValue &N) {
5973   switch (N.getOpcode()) {
5974   case ISD::CopyFromReg: {
5975     SDValue Op = N.getOperand(1);
5976     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5977                       Op.getValueType().getSizeInBits());
5978     return;
5979   }
5980   case ISD::BITCAST:
5981   case ISD::AssertZext:
5982   case ISD::AssertSext:
5983   case ISD::TRUNCATE:
5984     getUnderlyingArgRegs(Regs, N.getOperand(0));
5985     return;
5986   case ISD::BUILD_PAIR:
5987   case ISD::BUILD_VECTOR:
5988   case ISD::CONCAT_VECTORS:
5989     for (SDValue Op : N->op_values())
5990       getUnderlyingArgRegs(Regs, Op);
5991     return;
5992   default:
5993     return;
5994   }
5995 }
5996 
5997 /// If the DbgValueInst is a dbg_value of a function argument, create the
5998 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5999 /// instruction selection, they will be inserted to the entry BB.
6000 /// We don't currently support this for variadic dbg_values, as they shouldn't
6001 /// appear for function arguments or in the prologue.
6002 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
6003     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
6004     DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) {
6005   const Argument *Arg = dyn_cast<Argument>(V);
6006   if (!Arg)
6007     return false;
6008 
6009   MachineFunction &MF = DAG.getMachineFunction();
6010   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
6011 
6012   // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind
6013   // we've been asked to pursue.
6014   auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr,
6015                               bool Indirect) {
6016     if (Reg.isVirtual() && MF.useDebugInstrRef()) {
6017       // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF
6018       // pointing at the VReg, which will be patched up later.
6019       auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF);
6020       SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg(
6021           /* Reg */ Reg, /* isDef */ false, /* isImp */ false,
6022           /* isKill */ false, /* isDead */ false,
6023           /* isUndef */ false, /* isEarlyClobber */ false,
6024           /* SubReg */ 0, /* isDebug */ true)});
6025 
6026       auto *NewDIExpr = FragExpr;
6027       // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into
6028       // the DIExpression.
6029       if (Indirect)
6030         NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore);
6031       SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0});
6032       NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops);
6033       return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr);
6034     } else {
6035       // Create a completely standard DBG_VALUE.
6036       auto &Inst = TII->get(TargetOpcode::DBG_VALUE);
6037       return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr);
6038     }
6039   };
6040 
6041   if (Kind == FuncArgumentDbgValueKind::Value) {
6042     // ArgDbgValues are hoisted to the beginning of the entry block. So we
6043     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
6044     // the entry block.
6045     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
6046     if (!IsInEntryBlock)
6047       return false;
6048 
6049     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
6050     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
6051     // variable that also is a param.
6052     //
6053     // Although, if we are at the top of the entry block already, we can still
6054     // emit using ArgDbgValue. This might catch some situations when the
6055     // dbg.value refers to an argument that isn't used in the entry block, so
6056     // any CopyToReg node would be optimized out and the only way to express
6057     // this DBG_VALUE is by using the physical reg (or FI) as done in this
6058     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
6059     // we should only emit as ArgDbgValue if the Variable is an argument to the
6060     // current function, and the dbg.value intrinsic is found in the entry
6061     // block.
6062     bool VariableIsFunctionInputArg = Variable->isParameter() &&
6063         !DL->getInlinedAt();
6064     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
6065     if (!IsInPrologue && !VariableIsFunctionInputArg)
6066       return false;
6067 
6068     // Here we assume that a function argument on IR level only can be used to
6069     // describe one input parameter on source level. If we for example have
6070     // source code like this
6071     //
6072     //    struct A { long x, y; };
6073     //    void foo(struct A a, long b) {
6074     //      ...
6075     //      b = a.x;
6076     //      ...
6077     //    }
6078     //
6079     // and IR like this
6080     //
6081     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
6082     //  entry:
6083     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
6084     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
6085     //    call void @llvm.dbg.value(metadata i32 %b, "b",
6086     //    ...
6087     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
6088     //    ...
6089     //
6090     // then the last dbg.value is describing a parameter "b" using a value that
6091     // is an argument. But since we already has used %a1 to describe a parameter
6092     // we should not handle that last dbg.value here (that would result in an
6093     // incorrect hoisting of the DBG_VALUE to the function entry).
6094     // Notice that we allow one dbg.value per IR level argument, to accommodate
6095     // for the situation with fragments above.
6096     // If there is no node for the value being handled, we return true to skip
6097     // the normal generation of debug info, as it would kill existing debug
6098     // info for the parameter in case of duplicates.
6099     if (VariableIsFunctionInputArg) {
6100       unsigned ArgNo = Arg->getArgNo();
6101       if (ArgNo >= FuncInfo.DescribedArgs.size())
6102         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
6103       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
6104         return !NodeMap[V].getNode();
6105       FuncInfo.DescribedArgs.set(ArgNo);
6106     }
6107   }
6108 
6109   bool IsIndirect = false;
6110   std::optional<MachineOperand> Op;
6111   // Some arguments' frame index is recorded during argument lowering.
6112   int FI = FuncInfo.getArgumentFrameIndex(Arg);
6113   if (FI != std::numeric_limits<int>::max())
6114     Op = MachineOperand::CreateFI(FI);
6115 
6116   SmallVector<std::pair<Register, TypeSize>, 8> ArgRegsAndSizes;
6117   if (!Op && N.getNode()) {
6118     getUnderlyingArgRegs(ArgRegsAndSizes, N);
6119     Register Reg;
6120     if (ArgRegsAndSizes.size() == 1)
6121       Reg = ArgRegsAndSizes.front().first;
6122 
6123     if (Reg && Reg.isVirtual()) {
6124       MachineRegisterInfo &RegInfo = MF.getRegInfo();
6125       Register PR = RegInfo.getLiveInPhysReg(Reg);
6126       if (PR)
6127         Reg = PR;
6128     }
6129     if (Reg) {
6130       Op = MachineOperand::CreateReg(Reg, false);
6131       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
6132     }
6133   }
6134 
6135   if (!Op && N.getNode()) {
6136     // Check if frame index is available.
6137     SDValue LCandidate = peekThroughBitcasts(N);
6138     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
6139       if (FrameIndexSDNode *FINode =
6140           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6141         Op = MachineOperand::CreateFI(FINode->getIndex());
6142   }
6143 
6144   if (!Op) {
6145     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
6146     auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<Register, TypeSize>>
6147                                          SplitRegs) {
6148       unsigned Offset = 0;
6149       for (const auto &RegAndSize : SplitRegs) {
6150         // If the expression is already a fragment, the current register
6151         // offset+size might extend beyond the fragment. In this case, only
6152         // the register bits that are inside the fragment are relevant.
6153         int RegFragmentSizeInBits = RegAndSize.second;
6154         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
6155           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
6156           // The register is entirely outside the expression fragment,
6157           // so is irrelevant for debug info.
6158           if (Offset >= ExprFragmentSizeInBits)
6159             break;
6160           // The register is partially outside the expression fragment, only
6161           // the low bits within the fragment are relevant for debug info.
6162           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
6163             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
6164           }
6165         }
6166 
6167         auto FragmentExpr = DIExpression::createFragmentExpression(
6168             Expr, Offset, RegFragmentSizeInBits);
6169         Offset += RegAndSize.second;
6170         // If a valid fragment expression cannot be created, the variable's
6171         // correct value cannot be determined and so it is set as Undef.
6172         if (!FragmentExpr) {
6173           SDDbgValue *SDV = DAG.getConstantDbgValue(
6174               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
6175           DAG.AddDbgValue(SDV, false);
6176           continue;
6177         }
6178         MachineInstr *NewMI =
6179             MakeVRegDbgValue(RegAndSize.first, *FragmentExpr,
6180                              Kind != FuncArgumentDbgValueKind::Value);
6181         FuncInfo.ArgDbgValues.push_back(NewMI);
6182       }
6183     };
6184 
6185     // Check if ValueMap has reg number.
6186     DenseMap<const Value *, Register>::const_iterator
6187       VMI = FuncInfo.ValueMap.find(V);
6188     if (VMI != FuncInfo.ValueMap.end()) {
6189       const auto &TLI = DAG.getTargetLoweringInfo();
6190       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
6191                        V->getType(), std::nullopt);
6192       if (RFV.occupiesMultipleRegs()) {
6193         splitMultiRegDbgValue(RFV.getRegsAndSizes());
6194         return true;
6195       }
6196 
6197       Op = MachineOperand::CreateReg(VMI->second, false);
6198       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
6199     } else if (ArgRegsAndSizes.size() > 1) {
6200       // This was split due to the calling convention, and no virtual register
6201       // mapping exists for the value.
6202       splitMultiRegDbgValue(ArgRegsAndSizes);
6203       return true;
6204     }
6205   }
6206 
6207   if (!Op)
6208     return false;
6209 
6210   assert(Variable->isValidLocationForIntrinsic(DL) &&
6211          "Expected inlined-at fields to agree");
6212   MachineInstr *NewMI = nullptr;
6213 
6214   if (Op->isReg())
6215     NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect);
6216   else
6217     NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op,
6218                     Variable, Expr);
6219 
6220   // Otherwise, use ArgDbgValues.
6221   FuncInfo.ArgDbgValues.push_back(NewMI);
6222   return true;
6223 }
6224 
6225 /// Return the appropriate SDDbgValue based on N.
6226 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
6227                                              DILocalVariable *Variable,
6228                                              DIExpression *Expr,
6229                                              const DebugLoc &dl,
6230                                              unsigned DbgSDNodeOrder) {
6231   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
6232     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
6233     // stack slot locations.
6234     //
6235     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
6236     // debug values here after optimization:
6237     //
6238     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
6239     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
6240     //
6241     // Both describe the direct values of their associated variables.
6242     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
6243                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
6244   }
6245   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
6246                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
6247 }
6248 
6249 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
6250   switch (Intrinsic) {
6251   case Intrinsic::smul_fix:
6252     return ISD::SMULFIX;
6253   case Intrinsic::umul_fix:
6254     return ISD::UMULFIX;
6255   case Intrinsic::smul_fix_sat:
6256     return ISD::SMULFIXSAT;
6257   case Intrinsic::umul_fix_sat:
6258     return ISD::UMULFIXSAT;
6259   case Intrinsic::sdiv_fix:
6260     return ISD::SDIVFIX;
6261   case Intrinsic::udiv_fix:
6262     return ISD::UDIVFIX;
6263   case Intrinsic::sdiv_fix_sat:
6264     return ISD::SDIVFIXSAT;
6265   case Intrinsic::udiv_fix_sat:
6266     return ISD::UDIVFIXSAT;
6267   default:
6268     llvm_unreachable("Unhandled fixed point intrinsic");
6269   }
6270 }
6271 
6272 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
6273                                            const char *FunctionName) {
6274   assert(FunctionName && "FunctionName must not be nullptr");
6275   SDValue Callee = DAG.getExternalSymbol(
6276       FunctionName,
6277       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
6278   LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
6279 }
6280 
6281 /// Given a @llvm.call.preallocated.setup, return the corresponding
6282 /// preallocated call.
6283 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) {
6284   assert(cast<CallBase>(PreallocatedSetup)
6285                  ->getCalledFunction()
6286                  ->getIntrinsicID() == Intrinsic::call_preallocated_setup &&
6287          "expected call_preallocated_setup Value");
6288   for (const auto *U : PreallocatedSetup->users()) {
6289     auto *UseCall = cast<CallBase>(U);
6290     const Function *Fn = UseCall->getCalledFunction();
6291     if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) {
6292       return UseCall;
6293     }
6294   }
6295   llvm_unreachable("expected corresponding call to preallocated setup/arg");
6296 }
6297 
6298 /// If DI is a debug value with an EntryValue expression, lower it using the
6299 /// corresponding physical register of the associated Argument value
6300 /// (guaranteed to exist by the verifier).
6301 bool SelectionDAGBuilder::visitEntryValueDbgValue(
6302     ArrayRef<const Value *> Values, DILocalVariable *Variable,
6303     DIExpression *Expr, DebugLoc DbgLoc) {
6304   if (!Expr->isEntryValue() || !hasSingleElement(Values))
6305     return false;
6306 
6307   // These properties are guaranteed by the verifier.
6308   const Argument *Arg = cast<Argument>(Values[0]);
6309   assert(Arg->hasAttribute(Attribute::AttrKind::SwiftAsync));
6310 
6311   auto ArgIt = FuncInfo.ValueMap.find(Arg);
6312   if (ArgIt == FuncInfo.ValueMap.end()) {
6313     LLVM_DEBUG(
6314         dbgs() << "Dropping dbg.value: expression is entry_value but "
6315                   "couldn't find an associated register for the Argument\n");
6316     return true;
6317   }
6318   Register ArgVReg = ArgIt->getSecond();
6319 
6320   for (auto [PhysReg, VirtReg] : FuncInfo.RegInfo->liveins())
6321     if (ArgVReg == VirtReg || ArgVReg == PhysReg) {
6322       SDDbgValue *SDV = DAG.getVRegDbgValue(
6323           Variable, Expr, PhysReg, false /*IsIndidrect*/, DbgLoc, SDNodeOrder);
6324       DAG.AddDbgValue(SDV, false /*treat as dbg.declare byval parameter*/);
6325       return true;
6326     }
6327   LLVM_DEBUG(dbgs() << "Dropping dbg.value: expression is entry_value but "
6328                        "couldn't find a physical register\n");
6329   return true;
6330 }
6331 
6332 /// Lower the call to the specified intrinsic function.
6333 void SelectionDAGBuilder::visitConvergenceControl(const CallInst &I,
6334                                                   unsigned Intrinsic) {
6335   SDLoc sdl = getCurSDLoc();
6336   switch (Intrinsic) {
6337   case Intrinsic::experimental_convergence_anchor:
6338     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ANCHOR, sdl, MVT::Untyped));
6339     break;
6340   case Intrinsic::experimental_convergence_entry:
6341     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_ENTRY, sdl, MVT::Untyped));
6342     break;
6343   case Intrinsic::experimental_convergence_loop: {
6344     auto Bundle = I.getOperandBundle(LLVMContext::OB_convergencectrl);
6345     auto *Token = Bundle->Inputs[0].get();
6346     setValue(&I, DAG.getNode(ISD::CONVERGENCECTRL_LOOP, sdl, MVT::Untyped,
6347                              getValue(Token)));
6348     break;
6349   }
6350   }
6351 }
6352 
6353 void SelectionDAGBuilder::visitVectorHistogram(const CallInst &I,
6354                                                unsigned IntrinsicID) {
6355   // For now, we're only lowering an 'add' histogram.
6356   // We can add others later, e.g. saturating adds, min/max.
6357   assert(IntrinsicID == Intrinsic::experimental_vector_histogram_add &&
6358          "Tried to lower unsupported histogram type");
6359   SDLoc sdl = getCurSDLoc();
6360   Value *Ptr = I.getOperand(0);
6361   SDValue Inc = getValue(I.getOperand(1));
6362   SDValue Mask = getValue(I.getOperand(2));
6363 
6364   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6365   DataLayout TargetDL = DAG.getDataLayout();
6366   EVT VT = Inc.getValueType();
6367   Align Alignment = DAG.getEVTAlign(VT);
6368 
6369   const MDNode *Ranges = getRangeMetadata(I);
6370 
6371   SDValue Root = DAG.getRoot();
6372   SDValue Base;
6373   SDValue Index;
6374   ISD::MemIndexType IndexType;
6375   SDValue Scale;
6376   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
6377                                     I.getParent(), VT.getScalarStoreSize());
6378 
6379   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
6380 
6381   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
6382       MachinePointerInfo(AS),
6383       MachineMemOperand::MOLoad | MachineMemOperand::MOStore,
6384       MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges);
6385 
6386   if (!UniformBase) {
6387     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
6388     Index = getValue(Ptr);
6389     IndexType = ISD::SIGNED_SCALED;
6390     Scale =
6391         DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
6392   }
6393 
6394   EVT IdxVT = Index.getValueType();
6395   EVT EltTy = IdxVT.getVectorElementType();
6396   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
6397     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
6398     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
6399   }
6400 
6401   SDValue ID = DAG.getTargetConstant(IntrinsicID, sdl, MVT::i32);
6402 
6403   SDValue Ops[] = {Root, Inc, Mask, Base, Index, Scale, ID};
6404   SDValue Histogram = DAG.getMaskedHistogram(DAG.getVTList(MVT::Other), VT, sdl,
6405                                              Ops, MMO, IndexType);
6406 
6407   setValue(&I, Histogram);
6408   DAG.setRoot(Histogram);
6409 }
6410 
6411 /// Lower the call to the specified intrinsic function.
6412 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
6413                                              unsigned Intrinsic) {
6414   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6415   SDLoc sdl = getCurSDLoc();
6416   DebugLoc dl = getCurDebugLoc();
6417   SDValue Res;
6418 
6419   SDNodeFlags Flags;
6420   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
6421     Flags.copyFMF(*FPOp);
6422 
6423   switch (Intrinsic) {
6424   default:
6425     // By default, turn this into a target intrinsic node.
6426     visitTargetIntrinsic(I, Intrinsic);
6427     return;
6428   case Intrinsic::vscale: {
6429     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6430     setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1)));
6431     return;
6432   }
6433   case Intrinsic::vastart:  visitVAStart(I); return;
6434   case Intrinsic::vaend:    visitVAEnd(I); return;
6435   case Intrinsic::vacopy:   visitVACopy(I); return;
6436   case Intrinsic::returnaddress:
6437     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
6438                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6439                              getValue(I.getArgOperand(0))));
6440     return;
6441   case Intrinsic::addressofreturnaddress:
6442     setValue(&I,
6443              DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
6444                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
6445     return;
6446   case Intrinsic::sponentry:
6447     setValue(&I,
6448              DAG.getNode(ISD::SPONENTRY, sdl,
6449                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
6450     return;
6451   case Intrinsic::frameaddress:
6452     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
6453                              TLI.getFrameIndexTy(DAG.getDataLayout()),
6454                              getValue(I.getArgOperand(0))));
6455     return;
6456   case Intrinsic::read_volatile_register:
6457   case Intrinsic::read_register: {
6458     Value *Reg = I.getArgOperand(0);
6459     SDValue Chain = getRoot();
6460     SDValue RegName =
6461         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6462     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6463     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
6464       DAG.getVTList(VT, MVT::Other), Chain, RegName);
6465     setValue(&I, Res);
6466     DAG.setRoot(Res.getValue(1));
6467     return;
6468   }
6469   case Intrinsic::write_register: {
6470     Value *Reg = I.getArgOperand(0);
6471     Value *RegValue = I.getArgOperand(1);
6472     SDValue Chain = getRoot();
6473     SDValue RegName =
6474         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
6475     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
6476                             RegName, getValue(RegValue)));
6477     return;
6478   }
6479   case Intrinsic::memcpy: {
6480     const auto &MCI = cast<MemCpyInst>(I);
6481     SDValue Op1 = getValue(I.getArgOperand(0));
6482     SDValue Op2 = getValue(I.getArgOperand(1));
6483     SDValue Op3 = getValue(I.getArgOperand(2));
6484     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
6485     Align DstAlign = MCI.getDestAlign().valueOrOne();
6486     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
6487     Align Alignment = std::min(DstAlign, SrcAlign);
6488     bool isVol = MCI.isVolatile();
6489     // FIXME: Support passing different dest/src alignments to the memcpy DAG
6490     // node.
6491     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6492     SDValue MC = DAG.getMemcpy(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
6493                                /* AlwaysInline */ false, &I, std::nullopt,
6494                                MachinePointerInfo(I.getArgOperand(0)),
6495                                MachinePointerInfo(I.getArgOperand(1)),
6496                                I.getAAMetadata(), AA);
6497     updateDAGForMaybeTailCall(MC);
6498     return;
6499   }
6500   case Intrinsic::memcpy_inline: {
6501     const auto &MCI = cast<MemCpyInlineInst>(I);
6502     SDValue Dst = getValue(I.getArgOperand(0));
6503     SDValue Src = getValue(I.getArgOperand(1));
6504     SDValue Size = getValue(I.getArgOperand(2));
6505     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
6506     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
6507     Align DstAlign = MCI.getDestAlign().valueOrOne();
6508     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
6509     Align Alignment = std::min(DstAlign, SrcAlign);
6510     bool isVol = MCI.isVolatile();
6511     // FIXME: Support passing different dest/src alignments to the memcpy DAG
6512     // node.
6513     SDValue MC = DAG.getMemcpy(getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
6514                                /* AlwaysInline */ true, &I, std::nullopt,
6515                                MachinePointerInfo(I.getArgOperand(0)),
6516                                MachinePointerInfo(I.getArgOperand(1)),
6517                                I.getAAMetadata(), AA);
6518     updateDAGForMaybeTailCall(MC);
6519     return;
6520   }
6521   case Intrinsic::memset: {
6522     const auto &MSI = cast<MemSetInst>(I);
6523     SDValue Op1 = getValue(I.getArgOperand(0));
6524     SDValue Op2 = getValue(I.getArgOperand(1));
6525     SDValue Op3 = getValue(I.getArgOperand(2));
6526     // @llvm.memset defines 0 and 1 to both mean no alignment.
6527     Align Alignment = MSI.getDestAlign().valueOrOne();
6528     bool isVol = MSI.isVolatile();
6529     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6530     SDValue MS = DAG.getMemset(
6531         Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false,
6532         &I, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata());
6533     updateDAGForMaybeTailCall(MS);
6534     return;
6535   }
6536   case Intrinsic::memset_inline: {
6537     const auto &MSII = cast<MemSetInlineInst>(I);
6538     SDValue Dst = getValue(I.getArgOperand(0));
6539     SDValue Value = getValue(I.getArgOperand(1));
6540     SDValue Size = getValue(I.getArgOperand(2));
6541     assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size");
6542     // @llvm.memset defines 0 and 1 to both mean no alignment.
6543     Align DstAlign = MSII.getDestAlign().valueOrOne();
6544     bool isVol = MSII.isVolatile();
6545     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6546     SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol,
6547                                /* AlwaysInline */ true, &I,
6548                                MachinePointerInfo(I.getArgOperand(0)),
6549                                I.getAAMetadata());
6550     updateDAGForMaybeTailCall(MC);
6551     return;
6552   }
6553   case Intrinsic::memmove: {
6554     const auto &MMI = cast<MemMoveInst>(I);
6555     SDValue Op1 = getValue(I.getArgOperand(0));
6556     SDValue Op2 = getValue(I.getArgOperand(1));
6557     SDValue Op3 = getValue(I.getArgOperand(2));
6558     // @llvm.memmove defines 0 and 1 to both mean no alignment.
6559     Align DstAlign = MMI.getDestAlign().valueOrOne();
6560     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
6561     Align Alignment = std::min(DstAlign, SrcAlign);
6562     bool isVol = MMI.isVolatile();
6563     // FIXME: Support passing different dest/src alignments to the memmove DAG
6564     // node.
6565     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6566     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol, &I,
6567                                 /* OverrideTailCall */ std::nullopt,
6568                                 MachinePointerInfo(I.getArgOperand(0)),
6569                                 MachinePointerInfo(I.getArgOperand(1)),
6570                                 I.getAAMetadata(), AA);
6571     updateDAGForMaybeTailCall(MM);
6572     return;
6573   }
6574   case Intrinsic::memcpy_element_unordered_atomic: {
6575     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
6576     SDValue Dst = getValue(MI.getRawDest());
6577     SDValue Src = getValue(MI.getRawSource());
6578     SDValue Length = getValue(MI.getLength());
6579 
6580     Type *LengthTy = MI.getLength()->getType();
6581     unsigned ElemSz = MI.getElementSizeInBytes();
6582     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6583     SDValue MC =
6584         DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6585                             isTC, MachinePointerInfo(MI.getRawDest()),
6586                             MachinePointerInfo(MI.getRawSource()));
6587     updateDAGForMaybeTailCall(MC);
6588     return;
6589   }
6590   case Intrinsic::memmove_element_unordered_atomic: {
6591     auto &MI = cast<AtomicMemMoveInst>(I);
6592     SDValue Dst = getValue(MI.getRawDest());
6593     SDValue Src = getValue(MI.getRawSource());
6594     SDValue Length = getValue(MI.getLength());
6595 
6596     Type *LengthTy = MI.getLength()->getType();
6597     unsigned ElemSz = MI.getElementSizeInBytes();
6598     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6599     SDValue MC =
6600         DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6601                              isTC, MachinePointerInfo(MI.getRawDest()),
6602                              MachinePointerInfo(MI.getRawSource()));
6603     updateDAGForMaybeTailCall(MC);
6604     return;
6605   }
6606   case Intrinsic::memset_element_unordered_atomic: {
6607     auto &MI = cast<AtomicMemSetInst>(I);
6608     SDValue Dst = getValue(MI.getRawDest());
6609     SDValue Val = getValue(MI.getValue());
6610     SDValue Length = getValue(MI.getLength());
6611 
6612     Type *LengthTy = MI.getLength()->getType();
6613     unsigned ElemSz = MI.getElementSizeInBytes();
6614     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6615     SDValue MC =
6616         DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz,
6617                             isTC, MachinePointerInfo(MI.getRawDest()));
6618     updateDAGForMaybeTailCall(MC);
6619     return;
6620   }
6621   case Intrinsic::call_preallocated_setup: {
6622     const CallBase *PreallocatedCall = FindPreallocatedCall(&I);
6623     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6624     SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other,
6625                               getRoot(), SrcValue);
6626     setValue(&I, Res);
6627     DAG.setRoot(Res);
6628     return;
6629   }
6630   case Intrinsic::call_preallocated_arg: {
6631     const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0));
6632     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6633     SDValue Ops[3];
6634     Ops[0] = getRoot();
6635     Ops[1] = SrcValue;
6636     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
6637                                    MVT::i32); // arg index
6638     SDValue Res = DAG.getNode(
6639         ISD::PREALLOCATED_ARG, sdl,
6640         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops);
6641     setValue(&I, Res);
6642     DAG.setRoot(Res.getValue(1));
6643     return;
6644   }
6645   case Intrinsic::dbg_declare: {
6646     const auto &DI = cast<DbgDeclareInst>(I);
6647     // Debug intrinsics are handled separately in assignment tracking mode.
6648     // Some intrinsics are handled right after Argument lowering.
6649     if (AssignmentTrackingEnabled ||
6650         FuncInfo.PreprocessedDbgDeclares.count(&DI))
6651       return;
6652     LLVM_DEBUG(dbgs() << "SelectionDAG visiting dbg_declare: " << DI << "\n");
6653     DILocalVariable *Variable = DI.getVariable();
6654     DIExpression *Expression = DI.getExpression();
6655     dropDanglingDebugInfo(Variable, Expression);
6656     // Assume dbg.declare can not currently use DIArgList, i.e.
6657     // it is non-variadic.
6658     assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList");
6659     handleDebugDeclare(DI.getVariableLocationOp(0), Variable, Expression,
6660                        DI.getDebugLoc());
6661     return;
6662   }
6663   case Intrinsic::dbg_label: {
6664     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
6665     DILabel *Label = DI.getLabel();
6666     assert(Label && "Missing label");
6667 
6668     SDDbgLabel *SDV;
6669     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
6670     DAG.AddDbgLabel(SDV);
6671     return;
6672   }
6673   case Intrinsic::dbg_assign: {
6674     // Debug intrinsics are handled separately in assignment tracking mode.
6675     if (AssignmentTrackingEnabled)
6676       return;
6677     // If assignment tracking hasn't been enabled then fall through and treat
6678     // the dbg.assign as a dbg.value.
6679     [[fallthrough]];
6680   }
6681   case Intrinsic::dbg_value: {
6682     // Debug intrinsics are handled separately in assignment tracking mode.
6683     if (AssignmentTrackingEnabled)
6684       return;
6685     const DbgValueInst &DI = cast<DbgValueInst>(I);
6686     assert(DI.getVariable() && "Missing variable");
6687 
6688     DILocalVariable *Variable = DI.getVariable();
6689     DIExpression *Expression = DI.getExpression();
6690     dropDanglingDebugInfo(Variable, Expression);
6691 
6692     if (DI.isKillLocation()) {
6693       handleKillDebugValue(Variable, Expression, DI.getDebugLoc(), SDNodeOrder);
6694       return;
6695     }
6696 
6697     SmallVector<Value *, 4> Values(DI.getValues());
6698     if (Values.empty())
6699       return;
6700 
6701     bool IsVariadic = DI.hasArgList();
6702     if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(),
6703                           SDNodeOrder, IsVariadic))
6704       addDanglingDebugInfo(Values, Variable, Expression, IsVariadic,
6705                            DI.getDebugLoc(), SDNodeOrder);
6706     return;
6707   }
6708 
6709   case Intrinsic::eh_typeid_for: {
6710     // Find the type id for the given typeinfo.
6711     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
6712     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
6713     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
6714     setValue(&I, Res);
6715     return;
6716   }
6717 
6718   case Intrinsic::eh_return_i32:
6719   case Intrinsic::eh_return_i64:
6720     DAG.getMachineFunction().setCallsEHReturn(true);
6721     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
6722                             MVT::Other,
6723                             getControlRoot(),
6724                             getValue(I.getArgOperand(0)),
6725                             getValue(I.getArgOperand(1))));
6726     return;
6727   case Intrinsic::eh_unwind_init:
6728     DAG.getMachineFunction().setCallsUnwindInit(true);
6729     return;
6730   case Intrinsic::eh_dwarf_cfa:
6731     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
6732                              TLI.getPointerTy(DAG.getDataLayout()),
6733                              getValue(I.getArgOperand(0))));
6734     return;
6735   case Intrinsic::eh_sjlj_callsite: {
6736     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0));
6737     assert(FuncInfo.getCurrentCallSite() == 0 && "Overlapping call sites!");
6738 
6739     FuncInfo.setCurrentCallSite(CI->getZExtValue());
6740     return;
6741   }
6742   case Intrinsic::eh_sjlj_functioncontext: {
6743     // Get and store the index of the function context.
6744     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
6745     AllocaInst *FnCtx =
6746       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
6747     int FI = FuncInfo.StaticAllocaMap[FnCtx];
6748     MFI.setFunctionContextIndex(FI);
6749     return;
6750   }
6751   case Intrinsic::eh_sjlj_setjmp: {
6752     SDValue Ops[2];
6753     Ops[0] = getRoot();
6754     Ops[1] = getValue(I.getArgOperand(0));
6755     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
6756                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
6757     setValue(&I, Op.getValue(0));
6758     DAG.setRoot(Op.getValue(1));
6759     return;
6760   }
6761   case Intrinsic::eh_sjlj_longjmp:
6762     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
6763                             getRoot(), getValue(I.getArgOperand(0))));
6764     return;
6765   case Intrinsic::eh_sjlj_setup_dispatch:
6766     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
6767                             getRoot()));
6768     return;
6769   case Intrinsic::masked_gather:
6770     visitMaskedGather(I);
6771     return;
6772   case Intrinsic::masked_load:
6773     visitMaskedLoad(I);
6774     return;
6775   case Intrinsic::masked_scatter:
6776     visitMaskedScatter(I);
6777     return;
6778   case Intrinsic::masked_store:
6779     visitMaskedStore(I);
6780     return;
6781   case Intrinsic::masked_expandload:
6782     visitMaskedLoad(I, true /* IsExpanding */);
6783     return;
6784   case Intrinsic::masked_compressstore:
6785     visitMaskedStore(I, true /* IsCompressing */);
6786     return;
6787   case Intrinsic::powi:
6788     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6789                             getValue(I.getArgOperand(1)), DAG));
6790     return;
6791   case Intrinsic::log:
6792     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6793     return;
6794   case Intrinsic::log2:
6795     setValue(&I,
6796              expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6797     return;
6798   case Intrinsic::log10:
6799     setValue(&I,
6800              expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6801     return;
6802   case Intrinsic::exp:
6803     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6804     return;
6805   case Intrinsic::exp2:
6806     setValue(&I,
6807              expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6808     return;
6809   case Intrinsic::pow:
6810     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6811                            getValue(I.getArgOperand(1)), DAG, TLI, Flags));
6812     return;
6813   case Intrinsic::sqrt:
6814   case Intrinsic::fabs:
6815   case Intrinsic::sin:
6816   case Intrinsic::cos:
6817   case Intrinsic::tan:
6818   case Intrinsic::asin:
6819   case Intrinsic::acos:
6820   case Intrinsic::atan:
6821   case Intrinsic::sinh:
6822   case Intrinsic::cosh:
6823   case Intrinsic::tanh:
6824   case Intrinsic::exp10:
6825   case Intrinsic::floor:
6826   case Intrinsic::ceil:
6827   case Intrinsic::trunc:
6828   case Intrinsic::rint:
6829   case Intrinsic::nearbyint:
6830   case Intrinsic::round:
6831   case Intrinsic::roundeven:
6832   case Intrinsic::canonicalize: {
6833     unsigned Opcode;
6834     // clang-format off
6835     switch (Intrinsic) {
6836     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6837     case Intrinsic::sqrt:         Opcode = ISD::FSQRT;         break;
6838     case Intrinsic::fabs:         Opcode = ISD::FABS;          break;
6839     case Intrinsic::sin:          Opcode = ISD::FSIN;          break;
6840     case Intrinsic::cos:          Opcode = ISD::FCOS;          break;
6841     case Intrinsic::tan:          Opcode = ISD::FTAN;          break;
6842     case Intrinsic::asin:         Opcode = ISD::FASIN;         break;
6843     case Intrinsic::acos:         Opcode = ISD::FACOS;         break;
6844     case Intrinsic::atan:         Opcode = ISD::FATAN;         break;
6845     case Intrinsic::sinh:         Opcode = ISD::FSINH;         break;
6846     case Intrinsic::cosh:         Opcode = ISD::FCOSH;         break;
6847     case Intrinsic::tanh:         Opcode = ISD::FTANH;         break;
6848     case Intrinsic::exp10:        Opcode = ISD::FEXP10;        break;
6849     case Intrinsic::floor:        Opcode = ISD::FFLOOR;        break;
6850     case Intrinsic::ceil:         Opcode = ISD::FCEIL;         break;
6851     case Intrinsic::trunc:        Opcode = ISD::FTRUNC;        break;
6852     case Intrinsic::rint:         Opcode = ISD::FRINT;         break;
6853     case Intrinsic::nearbyint:    Opcode = ISD::FNEARBYINT;    break;
6854     case Intrinsic::round:        Opcode = ISD::FROUND;        break;
6855     case Intrinsic::roundeven:    Opcode = ISD::FROUNDEVEN;    break;
6856     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6857     }
6858     // clang-format on
6859 
6860     setValue(&I, DAG.getNode(Opcode, sdl,
6861                              getValue(I.getArgOperand(0)).getValueType(),
6862                              getValue(I.getArgOperand(0)), Flags));
6863     return;
6864   }
6865   case Intrinsic::atan2:
6866     setValue(&I, DAG.getNode(ISD::FATAN2, sdl,
6867                              getValue(I.getArgOperand(0)).getValueType(),
6868                              getValue(I.getArgOperand(0)),
6869                              getValue(I.getArgOperand(1)), Flags));
6870     return;
6871   case Intrinsic::lround:
6872   case Intrinsic::llround:
6873   case Intrinsic::lrint:
6874   case Intrinsic::llrint: {
6875     unsigned Opcode;
6876     // clang-format off
6877     switch (Intrinsic) {
6878     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6879     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6880     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6881     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6882     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6883     }
6884     // clang-format on
6885 
6886     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6887     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6888                              getValue(I.getArgOperand(0))));
6889     return;
6890   }
6891   case Intrinsic::minnum:
6892     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6893                              getValue(I.getArgOperand(0)).getValueType(),
6894                              getValue(I.getArgOperand(0)),
6895                              getValue(I.getArgOperand(1)), Flags));
6896     return;
6897   case Intrinsic::maxnum:
6898     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6899                              getValue(I.getArgOperand(0)).getValueType(),
6900                              getValue(I.getArgOperand(0)),
6901                              getValue(I.getArgOperand(1)), Flags));
6902     return;
6903   case Intrinsic::minimum:
6904     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6905                              getValue(I.getArgOperand(0)).getValueType(),
6906                              getValue(I.getArgOperand(0)),
6907                              getValue(I.getArgOperand(1)), Flags));
6908     return;
6909   case Intrinsic::maximum:
6910     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6911                              getValue(I.getArgOperand(0)).getValueType(),
6912                              getValue(I.getArgOperand(0)),
6913                              getValue(I.getArgOperand(1)), Flags));
6914     return;
6915   case Intrinsic::minimumnum:
6916     setValue(&I, DAG.getNode(ISD::FMINIMUMNUM, sdl,
6917                              getValue(I.getArgOperand(0)).getValueType(),
6918                              getValue(I.getArgOperand(0)),
6919                              getValue(I.getArgOperand(1)), Flags));
6920     return;
6921   case Intrinsic::maximumnum:
6922     setValue(&I, DAG.getNode(ISD::FMAXIMUMNUM, sdl,
6923                              getValue(I.getArgOperand(0)).getValueType(),
6924                              getValue(I.getArgOperand(0)),
6925                              getValue(I.getArgOperand(1)), Flags));
6926     return;
6927   case Intrinsic::copysign:
6928     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6929                              getValue(I.getArgOperand(0)).getValueType(),
6930                              getValue(I.getArgOperand(0)),
6931                              getValue(I.getArgOperand(1)), Flags));
6932     return;
6933   case Intrinsic::ldexp:
6934     setValue(&I, DAG.getNode(ISD::FLDEXP, sdl,
6935                              getValue(I.getArgOperand(0)).getValueType(),
6936                              getValue(I.getArgOperand(0)),
6937                              getValue(I.getArgOperand(1)), Flags));
6938     return;
6939   case Intrinsic::frexp: {
6940     SmallVector<EVT, 2> ValueVTs;
6941     ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
6942     SDVTList VTs = DAG.getVTList(ValueVTs);
6943     setValue(&I,
6944              DAG.getNode(ISD::FFREXP, sdl, VTs, getValue(I.getArgOperand(0))));
6945     return;
6946   }
6947   case Intrinsic::arithmetic_fence: {
6948     setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl,
6949                              getValue(I.getArgOperand(0)).getValueType(),
6950                              getValue(I.getArgOperand(0)), Flags));
6951     return;
6952   }
6953   case Intrinsic::fma:
6954     setValue(&I, DAG.getNode(
6955                      ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(),
6956                      getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
6957                      getValue(I.getArgOperand(2)), Flags));
6958     return;
6959 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6960   case Intrinsic::INTRINSIC:
6961 #include "llvm/IR/ConstrainedOps.def"
6962     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6963     return;
6964 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID:
6965 #include "llvm/IR/VPIntrinsics.def"
6966     visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I));
6967     return;
6968   case Intrinsic::fptrunc_round: {
6969     // Get the last argument, the metadata and convert it to an integer in the
6970     // call
6971     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata();
6972     std::optional<RoundingMode> RoundMode =
6973         convertStrToRoundingMode(cast<MDString>(MD)->getString());
6974 
6975     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6976 
6977     // Propagate fast-math-flags from IR to node(s).
6978     SDNodeFlags Flags;
6979     Flags.copyFMF(*cast<FPMathOperator>(&I));
6980     SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
6981 
6982     SDValue Result;
6983     Result = DAG.getNode(
6984         ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)),
6985         DAG.getTargetConstant((int)*RoundMode, sdl, MVT::i32));
6986     setValue(&I, Result);
6987 
6988     return;
6989   }
6990   case Intrinsic::fmuladd: {
6991     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6992     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6993         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6994       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6995                                getValue(I.getArgOperand(0)).getValueType(),
6996                                getValue(I.getArgOperand(0)),
6997                                getValue(I.getArgOperand(1)),
6998                                getValue(I.getArgOperand(2)), Flags));
6999     } else {
7000       // TODO: Intrinsic calls should have fast-math-flags.
7001       SDValue Mul = DAG.getNode(
7002           ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(),
7003           getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags);
7004       SDValue Add = DAG.getNode(ISD::FADD, sdl,
7005                                 getValue(I.getArgOperand(0)).getValueType(),
7006                                 Mul, getValue(I.getArgOperand(2)), Flags);
7007       setValue(&I, Add);
7008     }
7009     return;
7010   }
7011   case Intrinsic::convert_to_fp16:
7012     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
7013                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
7014                                          getValue(I.getArgOperand(0)),
7015                                          DAG.getTargetConstant(0, sdl,
7016                                                                MVT::i32))));
7017     return;
7018   case Intrinsic::convert_from_fp16:
7019     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
7020                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
7021                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
7022                                          getValue(I.getArgOperand(0)))));
7023     return;
7024   case Intrinsic::fptosi_sat: {
7025     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7026     setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT,
7027                              getValue(I.getArgOperand(0)),
7028                              DAG.getValueType(VT.getScalarType())));
7029     return;
7030   }
7031   case Intrinsic::fptoui_sat: {
7032     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7033     setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT,
7034                              getValue(I.getArgOperand(0)),
7035                              DAG.getValueType(VT.getScalarType())));
7036     return;
7037   }
7038   case Intrinsic::set_rounding:
7039     Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other,
7040                       {getRoot(), getValue(I.getArgOperand(0))});
7041     setValue(&I, Res);
7042     DAG.setRoot(Res.getValue(0));
7043     return;
7044   case Intrinsic::is_fpclass: {
7045     const DataLayout DLayout = DAG.getDataLayout();
7046     EVT DestVT = TLI.getValueType(DLayout, I.getType());
7047     EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType());
7048     FPClassTest Test = static_cast<FPClassTest>(
7049         cast<ConstantInt>(I.getArgOperand(1))->getZExtValue());
7050     MachineFunction &MF = DAG.getMachineFunction();
7051     const Function &F = MF.getFunction();
7052     SDValue Op = getValue(I.getArgOperand(0));
7053     SDNodeFlags Flags;
7054     Flags.setNoFPExcept(
7055         !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP));
7056     // If ISD::IS_FPCLASS should be expanded, do it right now, because the
7057     // expansion can use illegal types. Making expansion early allows
7058     // legalizing these types prior to selection.
7059     if (!TLI.isOperationLegal(ISD::IS_FPCLASS, ArgVT) &&
7060         !TLI.isOperationCustom(ISD::IS_FPCLASS, ArgVT)) {
7061       SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG);
7062       setValue(&I, Result);
7063       return;
7064     }
7065 
7066     SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32);
7067     SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags);
7068     setValue(&I, V);
7069     return;
7070   }
7071   case Intrinsic::get_fpenv: {
7072     const DataLayout DLayout = DAG.getDataLayout();
7073     EVT EnvVT = TLI.getValueType(DLayout, I.getType());
7074     Align TempAlign = DAG.getEVTAlign(EnvVT);
7075     SDValue Chain = getRoot();
7076     // Use GET_FPENV if it is legal or custom. Otherwise use memory-based node
7077     // and temporary storage in stack.
7078     if (TLI.isOperationLegalOrCustom(ISD::GET_FPENV, EnvVT)) {
7079       Res = DAG.getNode(
7080           ISD::GET_FPENV, sdl,
7081           DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()),
7082                         MVT::Other),
7083           Chain);
7084     } else {
7085       SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value());
7086       int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex();
7087       auto MPI =
7088           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
7089       MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7090           MPI, MachineMemOperand::MOStore, LocationSize::beforeOrAfterPointer(),
7091           TempAlign);
7092       Chain = DAG.getGetFPEnv(Chain, sdl, Temp, EnvVT, MMO);
7093       Res = DAG.getLoad(EnvVT, sdl, Chain, Temp, MPI);
7094     }
7095     setValue(&I, Res);
7096     DAG.setRoot(Res.getValue(1));
7097     return;
7098   }
7099   case Intrinsic::set_fpenv: {
7100     const DataLayout DLayout = DAG.getDataLayout();
7101     SDValue Env = getValue(I.getArgOperand(0));
7102     EVT EnvVT = Env.getValueType();
7103     Align TempAlign = DAG.getEVTAlign(EnvVT);
7104     SDValue Chain = getRoot();
7105     // If SET_FPENV is custom or legal, use it. Otherwise use loading
7106     // environment from memory.
7107     if (TLI.isOperationLegalOrCustom(ISD::SET_FPENV, EnvVT)) {
7108       Chain = DAG.getNode(ISD::SET_FPENV, sdl, MVT::Other, Chain, Env);
7109     } else {
7110       // Allocate space in stack, copy environment bits into it and use this
7111       // memory in SET_FPENV_MEM.
7112       SDValue Temp = DAG.CreateStackTemporary(EnvVT, TempAlign.value());
7113       int SPFI = cast<FrameIndexSDNode>(Temp.getNode())->getIndex();
7114       auto MPI =
7115           MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
7116       Chain = DAG.getStore(Chain, sdl, Env, Temp, MPI, TempAlign,
7117                            MachineMemOperand::MOStore);
7118       MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7119           MPI, MachineMemOperand::MOLoad, LocationSize::beforeOrAfterPointer(),
7120           TempAlign);
7121       Chain = DAG.getSetFPEnv(Chain, sdl, Temp, EnvVT, MMO);
7122     }
7123     DAG.setRoot(Chain);
7124     return;
7125   }
7126   case Intrinsic::reset_fpenv:
7127     DAG.setRoot(DAG.getNode(ISD::RESET_FPENV, sdl, MVT::Other, getRoot()));
7128     return;
7129   case Intrinsic::get_fpmode:
7130     Res = DAG.getNode(
7131         ISD::GET_FPMODE, sdl,
7132         DAG.getVTList(TLI.getValueType(DAG.getDataLayout(), I.getType()),
7133                       MVT::Other),
7134         DAG.getRoot());
7135     setValue(&I, Res);
7136     DAG.setRoot(Res.getValue(1));
7137     return;
7138   case Intrinsic::set_fpmode:
7139     Res = DAG.getNode(ISD::SET_FPMODE, sdl, MVT::Other, {DAG.getRoot()},
7140                       getValue(I.getArgOperand(0)));
7141     DAG.setRoot(Res);
7142     return;
7143   case Intrinsic::reset_fpmode: {
7144     Res = DAG.getNode(ISD::RESET_FPMODE, sdl, MVT::Other, getRoot());
7145     DAG.setRoot(Res);
7146     return;
7147   }
7148   case Intrinsic::pcmarker: {
7149     SDValue Tmp = getValue(I.getArgOperand(0));
7150     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
7151     return;
7152   }
7153   case Intrinsic::readcyclecounter: {
7154     SDValue Op = getRoot();
7155     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
7156                       DAG.getVTList(MVT::i64, MVT::Other), Op);
7157     setValue(&I, Res);
7158     DAG.setRoot(Res.getValue(1));
7159     return;
7160   }
7161   case Intrinsic::readsteadycounter: {
7162     SDValue Op = getRoot();
7163     Res = DAG.getNode(ISD::READSTEADYCOUNTER, sdl,
7164                       DAG.getVTList(MVT::i64, MVT::Other), Op);
7165     setValue(&I, Res);
7166     DAG.setRoot(Res.getValue(1));
7167     return;
7168   }
7169   case Intrinsic::bitreverse:
7170     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
7171                              getValue(I.getArgOperand(0)).getValueType(),
7172                              getValue(I.getArgOperand(0))));
7173     return;
7174   case Intrinsic::bswap:
7175     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
7176                              getValue(I.getArgOperand(0)).getValueType(),
7177                              getValue(I.getArgOperand(0))));
7178     return;
7179   case Intrinsic::cttz: {
7180     SDValue Arg = getValue(I.getArgOperand(0));
7181     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
7182     EVT Ty = Arg.getValueType();
7183     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
7184                              sdl, Ty, Arg));
7185     return;
7186   }
7187   case Intrinsic::ctlz: {
7188     SDValue Arg = getValue(I.getArgOperand(0));
7189     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
7190     EVT Ty = Arg.getValueType();
7191     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
7192                              sdl, Ty, Arg));
7193     return;
7194   }
7195   case Intrinsic::ctpop: {
7196     SDValue Arg = getValue(I.getArgOperand(0));
7197     EVT Ty = Arg.getValueType();
7198     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
7199     return;
7200   }
7201   case Intrinsic::fshl:
7202   case Intrinsic::fshr: {
7203     bool IsFSHL = Intrinsic == Intrinsic::fshl;
7204     SDValue X = getValue(I.getArgOperand(0));
7205     SDValue Y = getValue(I.getArgOperand(1));
7206     SDValue Z = getValue(I.getArgOperand(2));
7207     EVT VT = X.getValueType();
7208 
7209     if (X == Y) {
7210       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
7211       setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
7212     } else {
7213       auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
7214       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
7215     }
7216     return;
7217   }
7218   case Intrinsic::sadd_sat: {
7219     SDValue Op1 = getValue(I.getArgOperand(0));
7220     SDValue Op2 = getValue(I.getArgOperand(1));
7221     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
7222     return;
7223   }
7224   case Intrinsic::uadd_sat: {
7225     SDValue Op1 = getValue(I.getArgOperand(0));
7226     SDValue Op2 = getValue(I.getArgOperand(1));
7227     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
7228     return;
7229   }
7230   case Intrinsic::ssub_sat: {
7231     SDValue Op1 = getValue(I.getArgOperand(0));
7232     SDValue Op2 = getValue(I.getArgOperand(1));
7233     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
7234     return;
7235   }
7236   case Intrinsic::usub_sat: {
7237     SDValue Op1 = getValue(I.getArgOperand(0));
7238     SDValue Op2 = getValue(I.getArgOperand(1));
7239     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
7240     return;
7241   }
7242   case Intrinsic::sshl_sat: {
7243     SDValue Op1 = getValue(I.getArgOperand(0));
7244     SDValue Op2 = getValue(I.getArgOperand(1));
7245     setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2));
7246     return;
7247   }
7248   case Intrinsic::ushl_sat: {
7249     SDValue Op1 = getValue(I.getArgOperand(0));
7250     SDValue Op2 = getValue(I.getArgOperand(1));
7251     setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2));
7252     return;
7253   }
7254   case Intrinsic::smul_fix:
7255   case Intrinsic::umul_fix:
7256   case Intrinsic::smul_fix_sat:
7257   case Intrinsic::umul_fix_sat: {
7258     SDValue Op1 = getValue(I.getArgOperand(0));
7259     SDValue Op2 = getValue(I.getArgOperand(1));
7260     SDValue Op3 = getValue(I.getArgOperand(2));
7261     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
7262                              Op1.getValueType(), Op1, Op2, Op3));
7263     return;
7264   }
7265   case Intrinsic::sdiv_fix:
7266   case Intrinsic::udiv_fix:
7267   case Intrinsic::sdiv_fix_sat:
7268   case Intrinsic::udiv_fix_sat: {
7269     SDValue Op1 = getValue(I.getArgOperand(0));
7270     SDValue Op2 = getValue(I.getArgOperand(1));
7271     SDValue Op3 = getValue(I.getArgOperand(2));
7272     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
7273                               Op1, Op2, Op3, DAG, TLI));
7274     return;
7275   }
7276   case Intrinsic::smax: {
7277     SDValue Op1 = getValue(I.getArgOperand(0));
7278     SDValue Op2 = getValue(I.getArgOperand(1));
7279     setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2));
7280     return;
7281   }
7282   case Intrinsic::smin: {
7283     SDValue Op1 = getValue(I.getArgOperand(0));
7284     SDValue Op2 = getValue(I.getArgOperand(1));
7285     setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2));
7286     return;
7287   }
7288   case Intrinsic::umax: {
7289     SDValue Op1 = getValue(I.getArgOperand(0));
7290     SDValue Op2 = getValue(I.getArgOperand(1));
7291     setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2));
7292     return;
7293   }
7294   case Intrinsic::umin: {
7295     SDValue Op1 = getValue(I.getArgOperand(0));
7296     SDValue Op2 = getValue(I.getArgOperand(1));
7297     setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2));
7298     return;
7299   }
7300   case Intrinsic::abs: {
7301     // TODO: Preserve "int min is poison" arg in SDAG?
7302     SDValue Op1 = getValue(I.getArgOperand(0));
7303     setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1));
7304     return;
7305   }
7306   case Intrinsic::scmp: {
7307     SDValue Op1 = getValue(I.getArgOperand(0));
7308     SDValue Op2 = getValue(I.getArgOperand(1));
7309     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7310     setValue(&I, DAG.getNode(ISD::SCMP, sdl, DestVT, Op1, Op2));
7311     break;
7312   }
7313   case Intrinsic::ucmp: {
7314     SDValue Op1 = getValue(I.getArgOperand(0));
7315     SDValue Op2 = getValue(I.getArgOperand(1));
7316     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7317     setValue(&I, DAG.getNode(ISD::UCMP, sdl, DestVT, Op1, Op2));
7318     break;
7319   }
7320   case Intrinsic::stacksave: {
7321     SDValue Op = getRoot();
7322     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7323     Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op);
7324     setValue(&I, Res);
7325     DAG.setRoot(Res.getValue(1));
7326     return;
7327   }
7328   case Intrinsic::stackrestore:
7329     Res = getValue(I.getArgOperand(0));
7330     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
7331     return;
7332   case Intrinsic::get_dynamic_area_offset: {
7333     SDValue Op = getRoot();
7334     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
7335     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
7336     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
7337     // target.
7338     if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits())
7339       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
7340                          " intrinsic!");
7341     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
7342                       Op);
7343     DAG.setRoot(Op);
7344     setValue(&I, Res);
7345     return;
7346   }
7347   case Intrinsic::stackguard: {
7348     MachineFunction &MF = DAG.getMachineFunction();
7349     const Module &M = *MF.getFunction().getParent();
7350     EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
7351     SDValue Chain = getRoot();
7352     if (TLI.useLoadStackGuardNode()) {
7353       Res = getLoadStackGuard(DAG, sdl, Chain);
7354       Res = DAG.getPtrExtOrTrunc(Res, sdl, PtrTy);
7355     } else {
7356       const Value *Global = TLI.getSDagStackGuard(M);
7357       Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType());
7358       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
7359                         MachinePointerInfo(Global, 0), Align,
7360                         MachineMemOperand::MOVolatile);
7361     }
7362     if (TLI.useStackGuardXorFP())
7363       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
7364     DAG.setRoot(Chain);
7365     setValue(&I, Res);
7366     return;
7367   }
7368   case Intrinsic::stackprotector: {
7369     // Emit code into the DAG to store the stack guard onto the stack.
7370     MachineFunction &MF = DAG.getMachineFunction();
7371     MachineFrameInfo &MFI = MF.getFrameInfo();
7372     SDValue Src, Chain = getRoot();
7373 
7374     if (TLI.useLoadStackGuardNode())
7375       Src = getLoadStackGuard(DAG, sdl, Chain);
7376     else
7377       Src = getValue(I.getArgOperand(0));   // The guard's value.
7378 
7379     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
7380 
7381     int FI = FuncInfo.StaticAllocaMap[Slot];
7382     MFI.setStackProtectorIndex(FI);
7383     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
7384 
7385     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
7386 
7387     // Store the stack protector onto the stack.
7388     Res = DAG.getStore(
7389         Chain, sdl, Src, FIN,
7390         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
7391         MaybeAlign(), MachineMemOperand::MOVolatile);
7392     setValue(&I, Res);
7393     DAG.setRoot(Res);
7394     return;
7395   }
7396   case Intrinsic::objectsize:
7397     llvm_unreachable("llvm.objectsize.* should have been lowered already");
7398 
7399   case Intrinsic::is_constant:
7400     llvm_unreachable("llvm.is.constant.* should have been lowered already");
7401 
7402   case Intrinsic::annotation:
7403   case Intrinsic::ptr_annotation:
7404   case Intrinsic::launder_invariant_group:
7405   case Intrinsic::strip_invariant_group:
7406     // Drop the intrinsic, but forward the value
7407     setValue(&I, getValue(I.getOperand(0)));
7408     return;
7409 
7410   case Intrinsic::assume:
7411   case Intrinsic::experimental_noalias_scope_decl:
7412   case Intrinsic::var_annotation:
7413   case Intrinsic::sideeffect:
7414     // Discard annotate attributes, noalias scope declarations, assumptions, and
7415     // artificial side-effects.
7416     return;
7417 
7418   case Intrinsic::codeview_annotation: {
7419     // Emit a label associated with this metadata.
7420     MachineFunction &MF = DAG.getMachineFunction();
7421     MCSymbol *Label = MF.getContext().createTempSymbol("annotation", true);
7422     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
7423     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
7424     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
7425     DAG.setRoot(Res);
7426     return;
7427   }
7428 
7429   case Intrinsic::init_trampoline: {
7430     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
7431 
7432     SDValue Ops[6];
7433     Ops[0] = getRoot();
7434     Ops[1] = getValue(I.getArgOperand(0));
7435     Ops[2] = getValue(I.getArgOperand(1));
7436     Ops[3] = getValue(I.getArgOperand(2));
7437     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
7438     Ops[5] = DAG.getSrcValue(F);
7439 
7440     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
7441 
7442     DAG.setRoot(Res);
7443     return;
7444   }
7445   case Intrinsic::adjust_trampoline:
7446     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
7447                              TLI.getPointerTy(DAG.getDataLayout()),
7448                              getValue(I.getArgOperand(0))));
7449     return;
7450   case Intrinsic::gcroot: {
7451     assert(DAG.getMachineFunction().getFunction().hasGC() &&
7452            "only valid in functions with gc specified, enforced by Verifier");
7453     assert(GFI && "implied by previous");
7454     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
7455     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
7456 
7457     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
7458     GFI->addStackRoot(FI->getIndex(), TypeMap);
7459     return;
7460   }
7461   case Intrinsic::gcread:
7462   case Intrinsic::gcwrite:
7463     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
7464   case Intrinsic::get_rounding:
7465     Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot());
7466     setValue(&I, Res);
7467     DAG.setRoot(Res.getValue(1));
7468     return;
7469 
7470   case Intrinsic::expect:
7471     // Just replace __builtin_expect(exp, c) with EXP.
7472     setValue(&I, getValue(I.getArgOperand(0)));
7473     return;
7474 
7475   case Intrinsic::ubsantrap:
7476   case Intrinsic::debugtrap:
7477   case Intrinsic::trap: {
7478     StringRef TrapFuncName =
7479         I.getAttributes().getFnAttr("trap-func-name").getValueAsString();
7480     if (TrapFuncName.empty()) {
7481       switch (Intrinsic) {
7482       case Intrinsic::trap:
7483         DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot()));
7484         break;
7485       case Intrinsic::debugtrap:
7486         DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot()));
7487         break;
7488       case Intrinsic::ubsantrap:
7489         DAG.setRoot(DAG.getNode(
7490             ISD::UBSANTRAP, sdl, MVT::Other, getRoot(),
7491             DAG.getTargetConstant(
7492                 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl,
7493                 MVT::i32)));
7494         break;
7495       default: llvm_unreachable("unknown trap intrinsic");
7496       }
7497       DAG.addNoMergeSiteInfo(DAG.getRoot().getNode(),
7498                              I.hasFnAttr(Attribute::NoMerge));
7499       return;
7500     }
7501     TargetLowering::ArgListTy Args;
7502     if (Intrinsic == Intrinsic::ubsantrap) {
7503       Args.push_back(TargetLoweringBase::ArgListEntry());
7504       Args[0].Val = I.getArgOperand(0);
7505       Args[0].Node = getValue(Args[0].Val);
7506       Args[0].Ty = Args[0].Val->getType();
7507     }
7508 
7509     TargetLowering::CallLoweringInfo CLI(DAG);
7510     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
7511         CallingConv::C, I.getType(),
7512         DAG.getExternalSymbol(TrapFuncName.data(),
7513                               TLI.getPointerTy(DAG.getDataLayout())),
7514         std::move(Args));
7515     CLI.NoMerge = I.hasFnAttr(Attribute::NoMerge);
7516     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
7517     DAG.setRoot(Result.second);
7518     return;
7519   }
7520 
7521   case Intrinsic::allow_runtime_check:
7522   case Intrinsic::allow_ubsan_check:
7523     setValue(&I, getValue(ConstantInt::getTrue(I.getType())));
7524     return;
7525 
7526   case Intrinsic::uadd_with_overflow:
7527   case Intrinsic::sadd_with_overflow:
7528   case Intrinsic::usub_with_overflow:
7529   case Intrinsic::ssub_with_overflow:
7530   case Intrinsic::umul_with_overflow:
7531   case Intrinsic::smul_with_overflow: {
7532     ISD::NodeType Op;
7533     switch (Intrinsic) {
7534     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
7535     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
7536     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
7537     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
7538     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
7539     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
7540     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
7541     }
7542     SDValue Op1 = getValue(I.getArgOperand(0));
7543     SDValue Op2 = getValue(I.getArgOperand(1));
7544 
7545     EVT ResultVT = Op1.getValueType();
7546     EVT OverflowVT = MVT::i1;
7547     if (ResultVT.isVector())
7548       OverflowVT = EVT::getVectorVT(
7549           *Context, OverflowVT, ResultVT.getVectorElementCount());
7550 
7551     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
7552     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
7553     return;
7554   }
7555   case Intrinsic::prefetch: {
7556     SDValue Ops[5];
7557     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
7558     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
7559     Ops[0] = DAG.getRoot();
7560     Ops[1] = getValue(I.getArgOperand(0));
7561     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
7562                                    MVT::i32);
7563     Ops[3] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(2)), sdl,
7564                                    MVT::i32);
7565     Ops[4] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(3)), sdl,
7566                                    MVT::i32);
7567     SDValue Result = DAG.getMemIntrinsicNode(
7568         ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops,
7569         EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)),
7570         /* align */ std::nullopt, Flags);
7571 
7572     // Chain the prefetch in parallel with any pending loads, to stay out of
7573     // the way of later optimizations.
7574     PendingLoads.push_back(Result);
7575     Result = getRoot();
7576     DAG.setRoot(Result);
7577     return;
7578   }
7579   case Intrinsic::lifetime_start:
7580   case Intrinsic::lifetime_end: {
7581     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
7582     // Stack coloring is not enabled in O0, discard region information.
7583     if (TM.getOptLevel() == CodeGenOptLevel::None)
7584       return;
7585 
7586     const int64_t ObjectSize =
7587         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
7588     Value *const ObjectPtr = I.getArgOperand(1);
7589     SmallVector<const Value *, 4> Allocas;
7590     getUnderlyingObjects(ObjectPtr, Allocas);
7591 
7592     for (const Value *Alloca : Allocas) {
7593       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca);
7594 
7595       // Could not find an Alloca.
7596       if (!LifetimeObject)
7597         continue;
7598 
7599       // First check that the Alloca is static, otherwise it won't have a
7600       // valid frame index.
7601       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
7602       if (SI == FuncInfo.StaticAllocaMap.end())
7603         return;
7604 
7605       const int FrameIndex = SI->second;
7606       int64_t Offset;
7607       if (GetPointerBaseWithConstantOffset(
7608               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
7609         Offset = -1; // Cannot determine offset from alloca to lifetime object.
7610       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
7611                                 Offset);
7612       DAG.setRoot(Res);
7613     }
7614     return;
7615   }
7616   case Intrinsic::pseudoprobe: {
7617     auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue();
7618     auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
7619     auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
7620     Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr);
7621     DAG.setRoot(Res);
7622     return;
7623   }
7624   case Intrinsic::invariant_start:
7625     // Discard region information.
7626     setValue(&I,
7627              DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType())));
7628     return;
7629   case Intrinsic::invariant_end:
7630     // Discard region information.
7631     return;
7632   case Intrinsic::clear_cache: {
7633     SDValue InputChain = DAG.getRoot();
7634     SDValue StartVal = getValue(I.getArgOperand(0));
7635     SDValue EndVal = getValue(I.getArgOperand(1));
7636     Res = DAG.getNode(ISD::CLEAR_CACHE, sdl, DAG.getVTList(MVT::Other),
7637                       {InputChain, StartVal, EndVal});
7638     setValue(&I, Res);
7639     DAG.setRoot(Res);
7640     return;
7641   }
7642   case Intrinsic::donothing:
7643   case Intrinsic::seh_try_begin:
7644   case Intrinsic::seh_scope_begin:
7645   case Intrinsic::seh_try_end:
7646   case Intrinsic::seh_scope_end:
7647     // ignore
7648     return;
7649   case Intrinsic::experimental_stackmap:
7650     visitStackmap(I);
7651     return;
7652   case Intrinsic::experimental_patchpoint_void:
7653   case Intrinsic::experimental_patchpoint:
7654     visitPatchpoint(I);
7655     return;
7656   case Intrinsic::experimental_gc_statepoint:
7657     LowerStatepoint(cast<GCStatepointInst>(I));
7658     return;
7659   case Intrinsic::experimental_gc_result:
7660     visitGCResult(cast<GCResultInst>(I));
7661     return;
7662   case Intrinsic::experimental_gc_relocate:
7663     visitGCRelocate(cast<GCRelocateInst>(I));
7664     return;
7665   case Intrinsic::instrprof_cover:
7666     llvm_unreachable("instrprof failed to lower a cover");
7667   case Intrinsic::instrprof_increment:
7668     llvm_unreachable("instrprof failed to lower an increment");
7669   case Intrinsic::instrprof_timestamp:
7670     llvm_unreachable("instrprof failed to lower a timestamp");
7671   case Intrinsic::instrprof_value_profile:
7672     llvm_unreachable("instrprof failed to lower a value profiling call");
7673   case Intrinsic::instrprof_mcdc_parameters:
7674     llvm_unreachable("instrprof failed to lower mcdc parameters");
7675   case Intrinsic::instrprof_mcdc_tvbitmap_update:
7676     llvm_unreachable("instrprof failed to lower an mcdc tvbitmap update");
7677   case Intrinsic::localescape: {
7678     MachineFunction &MF = DAG.getMachineFunction();
7679     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
7680 
7681     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
7682     // is the same on all targets.
7683     for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) {
7684       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
7685       if (isa<ConstantPointerNull>(Arg))
7686         continue; // Skip null pointers. They represent a hole in index space.
7687       AllocaInst *Slot = cast<AllocaInst>(Arg);
7688       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
7689              "can only escape static allocas");
7690       int FI = FuncInfo.StaticAllocaMap[Slot];
7691       MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol(
7692           GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
7693       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
7694               TII->get(TargetOpcode::LOCAL_ESCAPE))
7695           .addSym(FrameAllocSym)
7696           .addFrameIndex(FI);
7697     }
7698 
7699     return;
7700   }
7701 
7702   case Intrinsic::localrecover: {
7703     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
7704     MachineFunction &MF = DAG.getMachineFunction();
7705 
7706     // Get the symbol that defines the frame offset.
7707     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
7708     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
7709     unsigned IdxVal =
7710         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
7711     MCSymbol *FrameAllocSym = MF.getContext().getOrCreateFrameAllocSymbol(
7712         GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
7713 
7714     Value *FP = I.getArgOperand(1);
7715     SDValue FPVal = getValue(FP);
7716     EVT PtrVT = FPVal.getValueType();
7717 
7718     // Create a MCSymbol for the label to avoid any target lowering
7719     // that would make this PC relative.
7720     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
7721     SDValue OffsetVal =
7722         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
7723 
7724     // Add the offset to the FP.
7725     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
7726     setValue(&I, Add);
7727 
7728     return;
7729   }
7730 
7731   case Intrinsic::fake_use: {
7732     Value *V = I.getArgOperand(0);
7733     SDValue Ops[2];
7734     // For Values not declared or previously used in this basic block, the
7735     // NodeMap will not have an entry, and `getValue` will assert if V has no
7736     // valid register value.
7737     auto FakeUseValue = [&]() -> SDValue {
7738       SDValue &N = NodeMap[V];
7739       if (N.getNode())
7740         return N;
7741 
7742       // If there's a virtual register allocated and initialized for this
7743       // value, use it.
7744       if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
7745         return copyFromReg;
7746       // FIXME: Do we want to preserve constants? It seems pointless.
7747       if (isa<Constant>(V))
7748         return getValue(V);
7749       return SDValue();
7750     }();
7751     if (!FakeUseValue || FakeUseValue.isUndef())
7752       return;
7753     Ops[0] = getRoot();
7754     Ops[1] = FakeUseValue;
7755     // Also, do not translate a fake use with an undef operand, or any other
7756     // empty SDValues.
7757     if (!Ops[1] || Ops[1].isUndef())
7758       return;
7759     DAG.setRoot(DAG.getNode(ISD::FAKE_USE, sdl, MVT::Other, Ops));
7760     return;
7761   }
7762 
7763   case Intrinsic::eh_exceptionpointer:
7764   case Intrinsic::eh_exceptioncode: {
7765     // Get the exception pointer vreg, copy from it, and resize it to fit.
7766     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
7767     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
7768     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
7769     Register VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
7770     SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT);
7771     if (Intrinsic == Intrinsic::eh_exceptioncode)
7772       N = DAG.getZExtOrTrunc(N, sdl, MVT::i32);
7773     setValue(&I, N);
7774     return;
7775   }
7776   case Intrinsic::xray_customevent: {
7777     // Here we want to make sure that the intrinsic behaves as if it has a
7778     // specific calling convention.
7779     const auto &Triple = DAG.getTarget().getTargetTriple();
7780     if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64)
7781       return;
7782 
7783     SmallVector<SDValue, 8> Ops;
7784 
7785     // We want to say that we always want the arguments in registers.
7786     SDValue LogEntryVal = getValue(I.getArgOperand(0));
7787     SDValue StrSizeVal = getValue(I.getArgOperand(1));
7788     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7789     SDValue Chain = getRoot();
7790     Ops.push_back(LogEntryVal);
7791     Ops.push_back(StrSizeVal);
7792     Ops.push_back(Chain);
7793 
7794     // We need to enforce the calling convention for the callsite, so that
7795     // argument ordering is enforced correctly, and that register allocation can
7796     // see that some registers may be assumed clobbered and have to preserve
7797     // them across calls to the intrinsic.
7798     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
7799                                            sdl, NodeTys, Ops);
7800     SDValue patchableNode = SDValue(MN, 0);
7801     DAG.setRoot(patchableNode);
7802     setValue(&I, patchableNode);
7803     return;
7804   }
7805   case Intrinsic::xray_typedevent: {
7806     // Here we want to make sure that the intrinsic behaves as if it has a
7807     // specific calling convention.
7808     const auto &Triple = DAG.getTarget().getTargetTriple();
7809     if (!Triple.isAArch64(64) && Triple.getArch() != Triple::x86_64)
7810       return;
7811 
7812     SmallVector<SDValue, 8> Ops;
7813 
7814     // We want to say that we always want the arguments in registers.
7815     // It's unclear to me how manipulating the selection DAG here forces callers
7816     // to provide arguments in registers instead of on the stack.
7817     SDValue LogTypeId = getValue(I.getArgOperand(0));
7818     SDValue LogEntryVal = getValue(I.getArgOperand(1));
7819     SDValue StrSizeVal = getValue(I.getArgOperand(2));
7820     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7821     SDValue Chain = getRoot();
7822     Ops.push_back(LogTypeId);
7823     Ops.push_back(LogEntryVal);
7824     Ops.push_back(StrSizeVal);
7825     Ops.push_back(Chain);
7826 
7827     // We need to enforce the calling convention for the callsite, so that
7828     // argument ordering is enforced correctly, and that register allocation can
7829     // see that some registers may be assumed clobbered and have to preserve
7830     // them across calls to the intrinsic.
7831     MachineSDNode *MN = DAG.getMachineNode(
7832         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops);
7833     SDValue patchableNode = SDValue(MN, 0);
7834     DAG.setRoot(patchableNode);
7835     setValue(&I, patchableNode);
7836     return;
7837   }
7838   case Intrinsic::experimental_deoptimize:
7839     LowerDeoptimizeCall(&I);
7840     return;
7841   case Intrinsic::stepvector:
7842     visitStepVector(I);
7843     return;
7844   case Intrinsic::vector_reduce_fadd:
7845   case Intrinsic::vector_reduce_fmul:
7846   case Intrinsic::vector_reduce_add:
7847   case Intrinsic::vector_reduce_mul:
7848   case Intrinsic::vector_reduce_and:
7849   case Intrinsic::vector_reduce_or:
7850   case Intrinsic::vector_reduce_xor:
7851   case Intrinsic::vector_reduce_smax:
7852   case Intrinsic::vector_reduce_smin:
7853   case Intrinsic::vector_reduce_umax:
7854   case Intrinsic::vector_reduce_umin:
7855   case Intrinsic::vector_reduce_fmax:
7856   case Intrinsic::vector_reduce_fmin:
7857   case Intrinsic::vector_reduce_fmaximum:
7858   case Intrinsic::vector_reduce_fminimum:
7859     visitVectorReduce(I, Intrinsic);
7860     return;
7861 
7862   case Intrinsic::icall_branch_funnel: {
7863     SmallVector<SDValue, 16> Ops;
7864     Ops.push_back(getValue(I.getArgOperand(0)));
7865 
7866     int64_t Offset;
7867     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7868         I.getArgOperand(1), Offset, DAG.getDataLayout()));
7869     if (!Base)
7870       report_fatal_error(
7871           "llvm.icall.branch.funnel operand must be a GlobalValue");
7872     Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0));
7873 
7874     struct BranchFunnelTarget {
7875       int64_t Offset;
7876       SDValue Target;
7877     };
7878     SmallVector<BranchFunnelTarget, 8> Targets;
7879 
7880     for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) {
7881       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7882           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
7883       if (ElemBase != Base)
7884         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
7885                            "to the same GlobalValue");
7886 
7887       SDValue Val = getValue(I.getArgOperand(Op + 1));
7888       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
7889       if (!GA)
7890         report_fatal_error(
7891             "llvm.icall.branch.funnel operand must be a GlobalValue");
7892       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
7893                                      GA->getGlobal(), sdl, Val.getValueType(),
7894                                      GA->getOffset())});
7895     }
7896     llvm::sort(Targets,
7897                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
7898                  return T1.Offset < T2.Offset;
7899                });
7900 
7901     for (auto &T : Targets) {
7902       Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32));
7903       Ops.push_back(T.Target);
7904     }
7905 
7906     Ops.push_back(DAG.getRoot()); // Chain
7907     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl,
7908                                  MVT::Other, Ops),
7909               0);
7910     DAG.setRoot(N);
7911     setValue(&I, N);
7912     HasTailCall = true;
7913     return;
7914   }
7915 
7916   case Intrinsic::wasm_landingpad_index:
7917     // Information this intrinsic contained has been transferred to
7918     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
7919     // delete it now.
7920     return;
7921 
7922   case Intrinsic::aarch64_settag:
7923   case Intrinsic::aarch64_settag_zero: {
7924     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7925     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
7926     SDValue Val = TSI.EmitTargetCodeForSetTag(
7927         DAG, sdl, getRoot(), getValue(I.getArgOperand(0)),
7928         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
7929         ZeroMemory);
7930     DAG.setRoot(Val);
7931     setValue(&I, Val);
7932     return;
7933   }
7934   case Intrinsic::amdgcn_cs_chain: {
7935     assert(I.arg_size() == 5 && "Additional args not supported yet");
7936     assert(cast<ConstantInt>(I.getOperand(4))->isZero() &&
7937            "Non-zero flags not supported yet");
7938 
7939     // At this point we don't care if it's amdgpu_cs_chain or
7940     // amdgpu_cs_chain_preserve.
7941     CallingConv::ID CC = CallingConv::AMDGPU_CS_Chain;
7942 
7943     Type *RetTy = I.getType();
7944     assert(RetTy->isVoidTy() && "Should not return");
7945 
7946     SDValue Callee = getValue(I.getOperand(0));
7947 
7948     // We only have 2 actual args: one for the SGPRs and one for the VGPRs.
7949     // We'll also tack the value of the EXEC mask at the end.
7950     TargetLowering::ArgListTy Args;
7951     Args.reserve(3);
7952 
7953     for (unsigned Idx : {2, 3, 1}) {
7954       TargetLowering::ArgListEntry Arg;
7955       Arg.Node = getValue(I.getOperand(Idx));
7956       Arg.Ty = I.getOperand(Idx)->getType();
7957       Arg.setAttributes(&I, Idx);
7958       Args.push_back(Arg);
7959     }
7960 
7961     assert(Args[0].IsInReg && "SGPR args should be marked inreg");
7962     assert(!Args[1].IsInReg && "VGPR args should not be marked inreg");
7963     Args[2].IsInReg = true; // EXEC should be inreg
7964 
7965     TargetLowering::CallLoweringInfo CLI(DAG);
7966     CLI.setDebugLoc(getCurSDLoc())
7967         .setChain(getRoot())
7968         .setCallee(CC, RetTy, Callee, std::move(Args))
7969         .setNoReturn(true)
7970         .setTailCall(true)
7971         .setConvergent(I.isConvergent());
7972     CLI.CB = &I;
7973     std::pair<SDValue, SDValue> Result =
7974         lowerInvokable(CLI, /*EHPadBB*/ nullptr);
7975     (void)Result;
7976     assert(!Result.first.getNode() && !Result.second.getNode() &&
7977            "Should've lowered as tail call");
7978 
7979     HasTailCall = true;
7980     return;
7981   }
7982   case Intrinsic::ptrmask: {
7983     SDValue Ptr = getValue(I.getOperand(0));
7984     SDValue Mask = getValue(I.getOperand(1));
7985 
7986     // On arm64_32, pointers are 32 bits when stored in memory, but
7987     // zero-extended to 64 bits when in registers.  Thus the mask is 32 bits to
7988     // match the index type, but the pointer is 64 bits, so the the mask must be
7989     // zero-extended up to 64 bits to match the pointer.
7990     EVT PtrVT =
7991         TLI.getValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
7992     EVT MemVT =
7993         TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
7994     assert(PtrVT == Ptr.getValueType());
7995     assert(MemVT == Mask.getValueType());
7996     if (MemVT != PtrVT)
7997       Mask = DAG.getPtrExtOrTrunc(Mask, sdl, PtrVT);
7998 
7999     setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr, Mask));
8000     return;
8001   }
8002   case Intrinsic::threadlocal_address: {
8003     setValue(&I, getValue(I.getOperand(0)));
8004     return;
8005   }
8006   case Intrinsic::get_active_lane_mask: {
8007     EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8008     SDValue Index = getValue(I.getOperand(0));
8009     EVT ElementVT = Index.getValueType();
8010 
8011     if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) {
8012       visitTargetIntrinsic(I, Intrinsic);
8013       return;
8014     }
8015 
8016     SDValue TripCount = getValue(I.getOperand(1));
8017     EVT VecTy = EVT::getVectorVT(*DAG.getContext(), ElementVT,
8018                                  CCVT.getVectorElementCount());
8019 
8020     SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index);
8021     SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount);
8022     SDValue VectorStep = DAG.getStepVector(sdl, VecTy);
8023     SDValue VectorInduction = DAG.getNode(
8024         ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep);
8025     SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction,
8026                                  VectorTripCount, ISD::CondCode::SETULT);
8027     setValue(&I, SetCC);
8028     return;
8029   }
8030   case Intrinsic::experimental_get_vector_length: {
8031     assert(cast<ConstantInt>(I.getOperand(1))->getSExtValue() > 0 &&
8032            "Expected positive VF");
8033     unsigned VF = cast<ConstantInt>(I.getOperand(1))->getZExtValue();
8034     bool IsScalable = cast<ConstantInt>(I.getOperand(2))->isOne();
8035 
8036     SDValue Count = getValue(I.getOperand(0));
8037     EVT CountVT = Count.getValueType();
8038 
8039     if (!TLI.shouldExpandGetVectorLength(CountVT, VF, IsScalable)) {
8040       visitTargetIntrinsic(I, Intrinsic);
8041       return;
8042     }
8043 
8044     // Expand to a umin between the trip count and the maximum elements the type
8045     // can hold.
8046     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8047 
8048     // Extend the trip count to at least the result VT.
8049     if (CountVT.bitsLT(VT)) {
8050       Count = DAG.getNode(ISD::ZERO_EXTEND, sdl, VT, Count);
8051       CountVT = VT;
8052     }
8053 
8054     SDValue MaxEVL = DAG.getElementCount(sdl, CountVT,
8055                                          ElementCount::get(VF, IsScalable));
8056 
8057     SDValue UMin = DAG.getNode(ISD::UMIN, sdl, CountVT, Count, MaxEVL);
8058     // Clip to the result type if needed.
8059     SDValue Trunc = DAG.getNode(ISD::TRUNCATE, sdl, VT, UMin);
8060 
8061     setValue(&I, Trunc);
8062     return;
8063   }
8064   case Intrinsic::experimental_vector_partial_reduce_add: {
8065 
8066     if (!TLI.shouldExpandPartialReductionIntrinsic(cast<IntrinsicInst>(&I))) {
8067       visitTargetIntrinsic(I, Intrinsic);
8068       return;
8069     }
8070 
8071     setValue(&I, DAG.getPartialReduceAdd(sdl, EVT::getEVT(I.getType()),
8072                                          getValue(I.getOperand(0)),
8073                                          getValue(I.getOperand(1))));
8074     return;
8075   }
8076   case Intrinsic::experimental_cttz_elts: {
8077     auto DL = getCurSDLoc();
8078     SDValue Op = getValue(I.getOperand(0));
8079     EVT OpVT = Op.getValueType();
8080 
8081     if (!TLI.shouldExpandCttzElements(OpVT)) {
8082       visitTargetIntrinsic(I, Intrinsic);
8083       return;
8084     }
8085 
8086     if (OpVT.getScalarType() != MVT::i1) {
8087       // Compare the input vector elements to zero & use to count trailing zeros
8088       SDValue AllZero = DAG.getConstant(0, DL, OpVT);
8089       OpVT = EVT::getVectorVT(*DAG.getContext(), MVT::i1,
8090                               OpVT.getVectorElementCount());
8091       Op = DAG.getSetCC(DL, OpVT, Op, AllZero, ISD::SETNE);
8092     }
8093 
8094     // If the zero-is-poison flag is set, we can assume the upper limit
8095     // of the result is VF-1.
8096     bool ZeroIsPoison =
8097         !cast<ConstantSDNode>(getValue(I.getOperand(1)))->isZero();
8098     ConstantRange VScaleRange(1, true); // Dummy value.
8099     if (isa<ScalableVectorType>(I.getOperand(0)->getType()))
8100       VScaleRange = getVScaleRange(I.getCaller(), 64);
8101     unsigned EltWidth = TLI.getBitWidthForCttzElements(
8102         I.getType(), OpVT.getVectorElementCount(), ZeroIsPoison, &VScaleRange);
8103 
8104     MVT NewEltTy = MVT::getIntegerVT(EltWidth);
8105 
8106     // Create the new vector type & get the vector length
8107     EVT NewVT = EVT::getVectorVT(*DAG.getContext(), NewEltTy,
8108                                  OpVT.getVectorElementCount());
8109 
8110     SDValue VL =
8111         DAG.getElementCount(DL, NewEltTy, OpVT.getVectorElementCount());
8112 
8113     SDValue StepVec = DAG.getStepVector(DL, NewVT);
8114     SDValue SplatVL = DAG.getSplat(NewVT, DL, VL);
8115     SDValue StepVL = DAG.getNode(ISD::SUB, DL, NewVT, SplatVL, StepVec);
8116     SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, NewVT, Op);
8117     SDValue And = DAG.getNode(ISD::AND, DL, NewVT, StepVL, Ext);
8118     SDValue Max = DAG.getNode(ISD::VECREDUCE_UMAX, DL, NewEltTy, And);
8119     SDValue Sub = DAG.getNode(ISD::SUB, DL, NewEltTy, VL, Max);
8120 
8121     EVT RetTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
8122     SDValue Ret = DAG.getZExtOrTrunc(Sub, DL, RetTy);
8123 
8124     setValue(&I, Ret);
8125     return;
8126   }
8127   case Intrinsic::vector_insert: {
8128     SDValue Vec = getValue(I.getOperand(0));
8129     SDValue SubVec = getValue(I.getOperand(1));
8130     SDValue Index = getValue(I.getOperand(2));
8131 
8132     // The intrinsic's index type is i64, but the SDNode requires an index type
8133     // suitable for the target. Convert the index as required.
8134     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
8135     if (Index.getValueType() != VectorIdxTy)
8136       Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl);
8137 
8138     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8139     setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec,
8140                              Index));
8141     return;
8142   }
8143   case Intrinsic::vector_extract: {
8144     SDValue Vec = getValue(I.getOperand(0));
8145     SDValue Index = getValue(I.getOperand(1));
8146     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
8147 
8148     // The intrinsic's index type is i64, but the SDNode requires an index type
8149     // suitable for the target. Convert the index as required.
8150     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
8151     if (Index.getValueType() != VectorIdxTy)
8152       Index = DAG.getVectorIdxConstant(Index->getAsZExtVal(), sdl);
8153 
8154     setValue(&I,
8155              DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index));
8156     return;
8157   }
8158   case Intrinsic::vector_reverse:
8159     visitVectorReverse(I);
8160     return;
8161   case Intrinsic::vector_splice:
8162     visitVectorSplice(I);
8163     return;
8164   case Intrinsic::callbr_landingpad:
8165     visitCallBrLandingPad(I);
8166     return;
8167   case Intrinsic::vector_interleave2:
8168     visitVectorInterleave(I);
8169     return;
8170   case Intrinsic::vector_deinterleave2:
8171     visitVectorDeinterleave(I);
8172     return;
8173   case Intrinsic::experimental_vector_compress:
8174     setValue(&I, DAG.getNode(ISD::VECTOR_COMPRESS, sdl,
8175                              getValue(I.getArgOperand(0)).getValueType(),
8176                              getValue(I.getArgOperand(0)),
8177                              getValue(I.getArgOperand(1)),
8178                              getValue(I.getArgOperand(2)), Flags));
8179     return;
8180   case Intrinsic::experimental_convergence_anchor:
8181   case Intrinsic::experimental_convergence_entry:
8182   case Intrinsic::experimental_convergence_loop:
8183     visitConvergenceControl(I, Intrinsic);
8184     return;
8185   case Intrinsic::experimental_vector_histogram_add: {
8186     visitVectorHistogram(I, Intrinsic);
8187     return;
8188   }
8189   }
8190 }
8191 
8192 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
8193     const ConstrainedFPIntrinsic &FPI) {
8194   SDLoc sdl = getCurSDLoc();
8195 
8196   // We do not need to serialize constrained FP intrinsics against
8197   // each other or against (nonvolatile) loads, so they can be
8198   // chained like loads.
8199   SDValue Chain = DAG.getRoot();
8200   SmallVector<SDValue, 4> Opers;
8201   Opers.push_back(Chain);
8202   for (unsigned I = 0, E = FPI.getNonMetadataArgCount(); I != E; ++I)
8203     Opers.push_back(getValue(FPI.getArgOperand(I)));
8204 
8205   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
8206     assert(Result.getNode()->getNumValues() == 2);
8207 
8208     // Push node to the appropriate list so that future instructions can be
8209     // chained up correctly.
8210     SDValue OutChain = Result.getValue(1);
8211     switch (EB) {
8212     case fp::ExceptionBehavior::ebIgnore:
8213       // The only reason why ebIgnore nodes still need to be chained is that
8214       // they might depend on the current rounding mode, and therefore must
8215       // not be moved across instruction that may change that mode.
8216       [[fallthrough]];
8217     case fp::ExceptionBehavior::ebMayTrap:
8218       // These must not be moved across calls or instructions that may change
8219       // floating-point exception masks.
8220       PendingConstrainedFP.push_back(OutChain);
8221       break;
8222     case fp::ExceptionBehavior::ebStrict:
8223       // These must not be moved across calls or instructions that may change
8224       // floating-point exception masks or read floating-point exception flags.
8225       // In addition, they cannot be optimized out even if unused.
8226       PendingConstrainedFPStrict.push_back(OutChain);
8227       break;
8228     }
8229   };
8230 
8231   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8232   EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType());
8233   SDVTList VTs = DAG.getVTList(VT, MVT::Other);
8234   fp::ExceptionBehavior EB = *FPI.getExceptionBehavior();
8235 
8236   SDNodeFlags Flags;
8237   if (EB == fp::ExceptionBehavior::ebIgnore)
8238     Flags.setNoFPExcept(true);
8239 
8240   if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
8241     Flags.copyFMF(*FPOp);
8242 
8243   unsigned Opcode;
8244   switch (FPI.getIntrinsicID()) {
8245   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
8246 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
8247   case Intrinsic::INTRINSIC:                                                   \
8248     Opcode = ISD::STRICT_##DAGN;                                               \
8249     break;
8250 #include "llvm/IR/ConstrainedOps.def"
8251   case Intrinsic::experimental_constrained_fmuladd: {
8252     Opcode = ISD::STRICT_FMA;
8253     // Break fmuladd into fmul and fadd.
8254     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
8255         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
8256       Opers.pop_back();
8257       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags);
8258       pushOutChain(Mul, EB);
8259       Opcode = ISD::STRICT_FADD;
8260       Opers.clear();
8261       Opers.push_back(Mul.getValue(1));
8262       Opers.push_back(Mul.getValue(0));
8263       Opers.push_back(getValue(FPI.getArgOperand(2)));
8264     }
8265     break;
8266   }
8267   }
8268 
8269   // A few strict DAG nodes carry additional operands that are not
8270   // set up by the default code above.
8271   switch (Opcode) {
8272   default: break;
8273   case ISD::STRICT_FP_ROUND:
8274     Opers.push_back(
8275         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
8276     break;
8277   case ISD::STRICT_FSETCC:
8278   case ISD::STRICT_FSETCCS: {
8279     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
8280     ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate());
8281     if (TM.Options.NoNaNsFPMath)
8282       Condition = getFCmpCodeWithoutNaN(Condition);
8283     Opers.push_back(DAG.getCondCode(Condition));
8284     break;
8285   }
8286   }
8287 
8288   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags);
8289   pushOutChain(Result, EB);
8290 
8291   SDValue FPResult = Result.getValue(0);
8292   setValue(&FPI, FPResult);
8293 }
8294 
8295 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) {
8296   std::optional<unsigned> ResOPC;
8297   switch (VPIntrin.getIntrinsicID()) {
8298   case Intrinsic::vp_ctlz: {
8299     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
8300     ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ;
8301     break;
8302   }
8303   case Intrinsic::vp_cttz: {
8304     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
8305     ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ;
8306     break;
8307   }
8308   case Intrinsic::vp_cttz_elts: {
8309     bool IsZeroPoison = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
8310     ResOPC = IsZeroPoison ? ISD::VP_CTTZ_ELTS_ZERO_UNDEF : ISD::VP_CTTZ_ELTS;
8311     break;
8312   }
8313 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD)                                    \
8314   case Intrinsic::VPID:                                                        \
8315     ResOPC = ISD::VPSD;                                                        \
8316     break;
8317 #include "llvm/IR/VPIntrinsics.def"
8318   }
8319 
8320   if (!ResOPC)
8321     llvm_unreachable(
8322         "Inconsistency: no SDNode available for this VPIntrinsic!");
8323 
8324   if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD ||
8325       *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) {
8326     if (VPIntrin.getFastMathFlags().allowReassoc())
8327       return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD
8328                                                 : ISD::VP_REDUCE_FMUL;
8329   }
8330 
8331   return *ResOPC;
8332 }
8333 
8334 void SelectionDAGBuilder::visitVPLoad(
8335     const VPIntrinsic &VPIntrin, EVT VT,
8336     const SmallVectorImpl<SDValue> &OpValues) {
8337   SDLoc DL = getCurSDLoc();
8338   Value *PtrOperand = VPIntrin.getArgOperand(0);
8339   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8340   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8341   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8342   SDValue LD;
8343   // Do not serialize variable-length loads of constant memory with
8344   // anything.
8345   if (!Alignment)
8346     Alignment = DAG.getEVTAlign(VT);
8347   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
8348   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
8349   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
8350   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8351       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
8352       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8353   LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2],
8354                      MMO, false /*IsExpanding */);
8355   if (AddToChain)
8356     PendingLoads.push_back(LD.getValue(1));
8357   setValue(&VPIntrin, LD);
8358 }
8359 
8360 void SelectionDAGBuilder::visitVPGather(
8361     const VPIntrinsic &VPIntrin, EVT VT,
8362     const SmallVectorImpl<SDValue> &OpValues) {
8363   SDLoc DL = getCurSDLoc();
8364   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8365   Value *PtrOperand = VPIntrin.getArgOperand(0);
8366   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8367   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8368   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8369   SDValue LD;
8370   if (!Alignment)
8371     Alignment = DAG.getEVTAlign(VT.getScalarType());
8372   unsigned AS =
8373     PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
8374   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8375       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
8376       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8377   SDValue Base, Index, Scale;
8378   ISD::MemIndexType IndexType;
8379   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
8380                                     this, VPIntrin.getParent(),
8381                                     VT.getScalarStoreSize());
8382   if (!UniformBase) {
8383     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
8384     Index = getValue(PtrOperand);
8385     IndexType = ISD::SIGNED_SCALED;
8386     Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
8387   }
8388   EVT IdxVT = Index.getValueType();
8389   EVT EltTy = IdxVT.getVectorElementType();
8390   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
8391     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
8392     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
8393   }
8394   LD = DAG.getGatherVP(
8395       DAG.getVTList(VT, MVT::Other), VT, DL,
8396       {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO,
8397       IndexType);
8398   PendingLoads.push_back(LD.getValue(1));
8399   setValue(&VPIntrin, LD);
8400 }
8401 
8402 void SelectionDAGBuilder::visitVPStore(
8403     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8404   SDLoc DL = getCurSDLoc();
8405   Value *PtrOperand = VPIntrin.getArgOperand(1);
8406   EVT VT = OpValues[0].getValueType();
8407   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8408   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8409   SDValue ST;
8410   if (!Alignment)
8411     Alignment = DAG.getEVTAlign(VT);
8412   SDValue Ptr = OpValues[1];
8413   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
8414   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8415       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
8416       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8417   ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset,
8418                       OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED,
8419                       /* IsTruncating */ false, /*IsCompressing*/ false);
8420   DAG.setRoot(ST);
8421   setValue(&VPIntrin, ST);
8422 }
8423 
8424 void SelectionDAGBuilder::visitVPScatter(
8425     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8426   SDLoc DL = getCurSDLoc();
8427   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8428   Value *PtrOperand = VPIntrin.getArgOperand(1);
8429   EVT VT = OpValues[0].getValueType();
8430   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8431   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8432   SDValue ST;
8433   if (!Alignment)
8434     Alignment = DAG.getEVTAlign(VT.getScalarType());
8435   unsigned AS =
8436       PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
8437   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8438       MachinePointerInfo(AS), MachineMemOperand::MOStore,
8439       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8440   SDValue Base, Index, Scale;
8441   ISD::MemIndexType IndexType;
8442   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
8443                                     this, VPIntrin.getParent(),
8444                                     VT.getScalarStoreSize());
8445   if (!UniformBase) {
8446     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
8447     Index = getValue(PtrOperand);
8448     IndexType = ISD::SIGNED_SCALED;
8449     Scale =
8450       DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
8451   }
8452   EVT IdxVT = Index.getValueType();
8453   EVT EltTy = IdxVT.getVectorElementType();
8454   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
8455     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
8456     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
8457   }
8458   ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL,
8459                         {getMemoryRoot(), OpValues[0], Base, Index, Scale,
8460                          OpValues[2], OpValues[3]},
8461                         MMO, IndexType);
8462   DAG.setRoot(ST);
8463   setValue(&VPIntrin, ST);
8464 }
8465 
8466 void SelectionDAGBuilder::visitVPStridedLoad(
8467     const VPIntrinsic &VPIntrin, EVT VT,
8468     const SmallVectorImpl<SDValue> &OpValues) {
8469   SDLoc DL = getCurSDLoc();
8470   Value *PtrOperand = VPIntrin.getArgOperand(0);
8471   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8472   if (!Alignment)
8473     Alignment = DAG.getEVTAlign(VT.getScalarType());
8474   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8475   const MDNode *Ranges = getRangeMetadata(VPIntrin);
8476   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
8477   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
8478   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
8479   unsigned AS = PtrOperand->getType()->getPointerAddressSpace();
8480   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8481       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
8482       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo, Ranges);
8483 
8484   SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1],
8485                                     OpValues[2], OpValues[3], MMO,
8486                                     false /*IsExpanding*/);
8487 
8488   if (AddToChain)
8489     PendingLoads.push_back(LD.getValue(1));
8490   setValue(&VPIntrin, LD);
8491 }
8492 
8493 void SelectionDAGBuilder::visitVPStridedStore(
8494     const VPIntrinsic &VPIntrin, const SmallVectorImpl<SDValue> &OpValues) {
8495   SDLoc DL = getCurSDLoc();
8496   Value *PtrOperand = VPIntrin.getArgOperand(1);
8497   EVT VT = OpValues[0].getValueType();
8498   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
8499   if (!Alignment)
8500     Alignment = DAG.getEVTAlign(VT.getScalarType());
8501   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
8502   unsigned AS = PtrOperand->getType()->getPointerAddressSpace();
8503   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
8504       MachinePointerInfo(AS), MachineMemOperand::MOStore,
8505       LocationSize::beforeOrAfterPointer(), *Alignment, AAInfo);
8506 
8507   SDValue ST = DAG.getStridedStoreVP(
8508       getMemoryRoot(), DL, OpValues[0], OpValues[1],
8509       DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3],
8510       OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false,
8511       /*IsCompressing*/ false);
8512 
8513   DAG.setRoot(ST);
8514   setValue(&VPIntrin, ST);
8515 }
8516 
8517 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) {
8518   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8519   SDLoc DL = getCurSDLoc();
8520 
8521   ISD::CondCode Condition;
8522   CmpInst::Predicate CondCode = VPIntrin.getPredicate();
8523   bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy();
8524   if (IsFP) {
8525     // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan)
8526     // flags, but calls that don't return floating-point types can't be
8527     // FPMathOperators, like vp.fcmp. This affects constrained fcmp too.
8528     Condition = getFCmpCondCode(CondCode);
8529     if (TM.Options.NoNaNsFPMath)
8530       Condition = getFCmpCodeWithoutNaN(Condition);
8531   } else {
8532     Condition = getICmpCondCode(CondCode);
8533   }
8534 
8535   SDValue Op1 = getValue(VPIntrin.getOperand(0));
8536   SDValue Op2 = getValue(VPIntrin.getOperand(1));
8537   // #2 is the condition code
8538   SDValue MaskOp = getValue(VPIntrin.getOperand(3));
8539   SDValue EVL = getValue(VPIntrin.getOperand(4));
8540   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
8541   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
8542          "Unexpected target EVL type");
8543   EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL);
8544 
8545   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8546                                                         VPIntrin.getType());
8547   setValue(&VPIntrin,
8548            DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL));
8549 }
8550 
8551 void SelectionDAGBuilder::visitVectorPredicationIntrinsic(
8552     const VPIntrinsic &VPIntrin) {
8553   SDLoc DL = getCurSDLoc();
8554   unsigned Opcode = getISDForVPIntrinsic(VPIntrin);
8555 
8556   auto IID = VPIntrin.getIntrinsicID();
8557 
8558   if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin))
8559     return visitVPCmp(*CmpI);
8560 
8561   SmallVector<EVT, 4> ValueVTs;
8562   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8563   ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs);
8564   SDVTList VTs = DAG.getVTList(ValueVTs);
8565 
8566   auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID);
8567 
8568   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
8569   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
8570          "Unexpected target EVL type");
8571 
8572   // Request operands.
8573   SmallVector<SDValue, 7> OpValues;
8574   for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) {
8575     auto Op = getValue(VPIntrin.getArgOperand(I));
8576     if (I == EVLParamPos)
8577       Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op);
8578     OpValues.push_back(Op);
8579   }
8580 
8581   switch (Opcode) {
8582   default: {
8583     SDNodeFlags SDFlags;
8584     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8585       SDFlags.copyFMF(*FPMO);
8586     SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags);
8587     setValue(&VPIntrin, Result);
8588     break;
8589   }
8590   case ISD::VP_LOAD:
8591     visitVPLoad(VPIntrin, ValueVTs[0], OpValues);
8592     break;
8593   case ISD::VP_GATHER:
8594     visitVPGather(VPIntrin, ValueVTs[0], OpValues);
8595     break;
8596   case ISD::EXPERIMENTAL_VP_STRIDED_LOAD:
8597     visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues);
8598     break;
8599   case ISD::VP_STORE:
8600     visitVPStore(VPIntrin, OpValues);
8601     break;
8602   case ISD::VP_SCATTER:
8603     visitVPScatter(VPIntrin, OpValues);
8604     break;
8605   case ISD::EXPERIMENTAL_VP_STRIDED_STORE:
8606     visitVPStridedStore(VPIntrin, OpValues);
8607     break;
8608   case ISD::VP_FMULADD: {
8609     assert(OpValues.size() == 5 && "Unexpected number of operands");
8610     SDNodeFlags SDFlags;
8611     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
8612       SDFlags.copyFMF(*FPMO);
8613     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
8614         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) {
8615       setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags));
8616     } else {
8617       SDValue Mul = DAG.getNode(
8618           ISD::VP_FMUL, DL, VTs,
8619           {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags);
8620       SDValue Add =
8621           DAG.getNode(ISD::VP_FADD, DL, VTs,
8622                       {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags);
8623       setValue(&VPIntrin, Add);
8624     }
8625     break;
8626   }
8627   case ISD::VP_IS_FPCLASS: {
8628     const DataLayout DLayout = DAG.getDataLayout();
8629     EVT DestVT = TLI.getValueType(DLayout, VPIntrin.getType());
8630     auto Constant = OpValues[1]->getAsZExtVal();
8631     SDValue Check = DAG.getTargetConstant(Constant, DL, MVT::i32);
8632     SDValue V = DAG.getNode(ISD::VP_IS_FPCLASS, DL, DestVT,
8633                             {OpValues[0], Check, OpValues[2], OpValues[3]});
8634     setValue(&VPIntrin, V);
8635     return;
8636   }
8637   case ISD::VP_INTTOPTR: {
8638     SDValue N = OpValues[0];
8639     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType());
8640     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType());
8641     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
8642                                OpValues[2]);
8643     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
8644                              OpValues[2]);
8645     setValue(&VPIntrin, N);
8646     break;
8647   }
8648   case ISD::VP_PTRTOINT: {
8649     SDValue N = OpValues[0];
8650     EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8651                                                           VPIntrin.getType());
8652     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(),
8653                                        VPIntrin.getOperand(0)->getType());
8654     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
8655                                OpValues[2]);
8656     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
8657                              OpValues[2]);
8658     setValue(&VPIntrin, N);
8659     break;
8660   }
8661   case ISD::VP_ABS:
8662   case ISD::VP_CTLZ:
8663   case ISD::VP_CTLZ_ZERO_UNDEF:
8664   case ISD::VP_CTTZ:
8665   case ISD::VP_CTTZ_ZERO_UNDEF:
8666   case ISD::VP_CTTZ_ELTS_ZERO_UNDEF:
8667   case ISD::VP_CTTZ_ELTS: {
8668     SDValue Result =
8669         DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]});
8670     setValue(&VPIntrin, Result);
8671     break;
8672   }
8673   }
8674 }
8675 
8676 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain,
8677                                           const BasicBlock *EHPadBB,
8678                                           MCSymbol *&BeginLabel) {
8679   MachineFunction &MF = DAG.getMachineFunction();
8680 
8681   // Insert a label before the invoke call to mark the try range.  This can be
8682   // used to detect deletion of the invoke via the MachineModuleInfo.
8683   BeginLabel = MF.getContext().createTempSymbol();
8684 
8685   // For SjLj, keep track of which landing pads go with which invokes
8686   // so as to maintain the ordering of pads in the LSDA.
8687   unsigned CallSiteIndex = FuncInfo.getCurrentCallSite();
8688   if (CallSiteIndex) {
8689     MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
8690     LPadToCallSiteMap[FuncInfo.getMBB(EHPadBB)].push_back(CallSiteIndex);
8691 
8692     // Now that the call site is handled, stop tracking it.
8693     FuncInfo.setCurrentCallSite(0);
8694   }
8695 
8696   return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel);
8697 }
8698 
8699 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II,
8700                                         const BasicBlock *EHPadBB,
8701                                         MCSymbol *BeginLabel) {
8702   assert(BeginLabel && "BeginLabel should've been set");
8703 
8704   MachineFunction &MF = DAG.getMachineFunction();
8705 
8706   // Insert a label at the end of the invoke call to mark the try range.  This
8707   // can be used to detect deletion of the invoke via the MachineModuleInfo.
8708   MCSymbol *EndLabel = MF.getContext().createTempSymbol();
8709   Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel);
8710 
8711   // Inform MachineModuleInfo of range.
8712   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
8713   // There is a platform (e.g. wasm) that uses funclet style IR but does not
8714   // actually use outlined funclets and their LSDA info style.
8715   if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
8716     assert(II && "II should've been set");
8717     WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo();
8718     EHInfo->addIPToStateRange(II, BeginLabel, EndLabel);
8719   } else if (!isScopedEHPersonality(Pers)) {
8720     assert(EHPadBB);
8721     MF.addInvoke(FuncInfo.getMBB(EHPadBB), BeginLabel, EndLabel);
8722   }
8723 
8724   return Chain;
8725 }
8726 
8727 std::pair<SDValue, SDValue>
8728 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
8729                                     const BasicBlock *EHPadBB) {
8730   MCSymbol *BeginLabel = nullptr;
8731 
8732   if (EHPadBB) {
8733     // Both PendingLoads and PendingExports must be flushed here;
8734     // this call might not return.
8735     (void)getRoot();
8736     DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel));
8737     CLI.setChain(getRoot());
8738   }
8739 
8740   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8741   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
8742 
8743   assert((CLI.IsTailCall || Result.second.getNode()) &&
8744          "Non-null chain expected with non-tail call!");
8745   assert((Result.second.getNode() || !Result.first.getNode()) &&
8746          "Null value expected with tail call!");
8747 
8748   if (!Result.second.getNode()) {
8749     // As a special case, a null chain means that a tail call has been emitted
8750     // and the DAG root is already updated.
8751     HasTailCall = true;
8752 
8753     // Since there's no actual continuation from this block, nothing can be
8754     // relying on us setting vregs for them.
8755     PendingExports.clear();
8756   } else {
8757     DAG.setRoot(Result.second);
8758   }
8759 
8760   if (EHPadBB) {
8761     DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB,
8762                            BeginLabel));
8763     Result.second = getRoot();
8764   }
8765 
8766   return Result;
8767 }
8768 
8769 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee,
8770                                       bool isTailCall, bool isMustTailCall,
8771                                       const BasicBlock *EHPadBB,
8772                                       const TargetLowering::PtrAuthInfo *PAI) {
8773   auto &DL = DAG.getDataLayout();
8774   FunctionType *FTy = CB.getFunctionType();
8775   Type *RetTy = CB.getType();
8776 
8777   TargetLowering::ArgListTy Args;
8778   Args.reserve(CB.arg_size());
8779 
8780   const Value *SwiftErrorVal = nullptr;
8781   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8782 
8783   if (isTailCall) {
8784     // Avoid emitting tail calls in functions with the disable-tail-calls
8785     // attribute.
8786     auto *Caller = CB.getParent()->getParent();
8787     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
8788         "true" && !isMustTailCall)
8789       isTailCall = false;
8790 
8791     // We can't tail call inside a function with a swifterror argument. Lowering
8792     // does not support this yet. It would have to move into the swifterror
8793     // register before the call.
8794     if (TLI.supportSwiftError() &&
8795         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
8796       isTailCall = false;
8797   }
8798 
8799   for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) {
8800     TargetLowering::ArgListEntry Entry;
8801     const Value *V = *I;
8802 
8803     // Skip empty types
8804     if (V->getType()->isEmptyTy())
8805       continue;
8806 
8807     SDValue ArgNode = getValue(V);
8808     Entry.Node = ArgNode; Entry.Ty = V->getType();
8809 
8810     Entry.setAttributes(&CB, I - CB.arg_begin());
8811 
8812     // Use swifterror virtual register as input to the call.
8813     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
8814       SwiftErrorVal = V;
8815       // We find the virtual register for the actual swifterror argument.
8816       // Instead of using the Value, we use the virtual register instead.
8817       Entry.Node =
8818           DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V),
8819                           EVT(TLI.getPointerTy(DL)));
8820     }
8821 
8822     Args.push_back(Entry);
8823 
8824     // If we have an explicit sret argument that is an Instruction, (i.e., it
8825     // might point to function-local memory), we can't meaningfully tail-call.
8826     if (Entry.IsSRet && isa<Instruction>(V))
8827       isTailCall = false;
8828   }
8829 
8830   // If call site has a cfguardtarget operand bundle, create and add an
8831   // additional ArgListEntry.
8832   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
8833     TargetLowering::ArgListEntry Entry;
8834     Value *V = Bundle->Inputs[0];
8835     SDValue ArgNode = getValue(V);
8836     Entry.Node = ArgNode;
8837     Entry.Ty = V->getType();
8838     Entry.IsCFGuardTarget = true;
8839     Args.push_back(Entry);
8840   }
8841 
8842   // Check if target-independent constraints permit a tail call here.
8843   // Target-dependent constraints are checked within TLI->LowerCallTo.
8844   if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget()))
8845     isTailCall = false;
8846 
8847   // Disable tail calls if there is an swifterror argument. Targets have not
8848   // been updated to support tail calls.
8849   if (TLI.supportSwiftError() && SwiftErrorVal)
8850     isTailCall = false;
8851 
8852   ConstantInt *CFIType = nullptr;
8853   if (CB.isIndirectCall()) {
8854     if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) {
8855       if (!TLI.supportKCFIBundles())
8856         report_fatal_error(
8857             "Target doesn't support calls with kcfi operand bundles.");
8858       CFIType = cast<ConstantInt>(Bundle->Inputs[0]);
8859       assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type");
8860     }
8861   }
8862 
8863   SDValue ConvControlToken;
8864   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_convergencectrl)) {
8865     auto *Token = Bundle->Inputs[0].get();
8866     ConvControlToken = getValue(Token);
8867   }
8868 
8869   TargetLowering::CallLoweringInfo CLI(DAG);
8870   CLI.setDebugLoc(getCurSDLoc())
8871       .setChain(getRoot())
8872       .setCallee(RetTy, FTy, Callee, std::move(Args), CB)
8873       .setTailCall(isTailCall)
8874       .setConvergent(CB.isConvergent())
8875       .setIsPreallocated(
8876           CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0)
8877       .setCFIType(CFIType)
8878       .setConvergenceControlToken(ConvControlToken);
8879 
8880   // Set the pointer authentication info if we have it.
8881   if (PAI) {
8882     if (!TLI.supportPtrAuthBundles())
8883       report_fatal_error(
8884           "This target doesn't support calls with ptrauth operand bundles.");
8885     CLI.setPtrAuth(*PAI);
8886   }
8887 
8888   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
8889 
8890   if (Result.first.getNode()) {
8891     Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first);
8892     setValue(&CB, Result.first);
8893   }
8894 
8895   // The last element of CLI.InVals has the SDValue for swifterror return.
8896   // Here we copy it to a virtual register and update SwiftErrorMap for
8897   // book-keeping.
8898   if (SwiftErrorVal && TLI.supportSwiftError()) {
8899     // Get the last element of InVals.
8900     SDValue Src = CLI.InVals.back();
8901     Register VReg =
8902         SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal);
8903     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
8904     DAG.setRoot(CopyNode);
8905   }
8906 }
8907 
8908 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
8909                              SelectionDAGBuilder &Builder) {
8910   // Check to see if this load can be trivially constant folded, e.g. if the
8911   // input is from a string literal.
8912   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
8913     // Cast pointer to the type we really want to load.
8914     Type *LoadTy =
8915         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
8916     if (LoadVT.isVector())
8917       LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements());
8918 
8919     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
8920                                          PointerType::getUnqual(LoadTy));
8921 
8922     if (const Constant *LoadCst =
8923             ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
8924                                          LoadTy, Builder.DAG.getDataLayout()))
8925       return Builder.getValue(LoadCst);
8926   }
8927 
8928   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
8929   // still constant memory, the input chain can be the entry node.
8930   SDValue Root;
8931   bool ConstantMemory = false;
8932 
8933   // Do not serialize (non-volatile) loads of constant memory with anything.
8934   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
8935     Root = Builder.DAG.getEntryNode();
8936     ConstantMemory = true;
8937   } else {
8938     // Do not serialize non-volatile loads against each other.
8939     Root = Builder.DAG.getRoot();
8940   }
8941 
8942   SDValue Ptr = Builder.getValue(PtrVal);
8943   SDValue LoadVal =
8944       Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr,
8945                           MachinePointerInfo(PtrVal), Align(1));
8946 
8947   if (!ConstantMemory)
8948     Builder.PendingLoads.push_back(LoadVal.getValue(1));
8949   return LoadVal;
8950 }
8951 
8952 /// Record the value for an instruction that produces an integer result,
8953 /// converting the type where necessary.
8954 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
8955                                                   SDValue Value,
8956                                                   bool IsSigned) {
8957   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8958                                                     I.getType(), true);
8959   Value = DAG.getExtOrTrunc(IsSigned, Value, getCurSDLoc(), VT);
8960   setValue(&I, Value);
8961 }
8962 
8963 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return
8964 /// true and lower it. Otherwise return false, and it will be lowered like a
8965 /// normal call.
8966 /// The caller already checked that \p I calls the appropriate LibFunc with a
8967 /// correct prototype.
8968 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) {
8969   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
8970   const Value *Size = I.getArgOperand(2);
8971   const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size));
8972   if (CSize && CSize->getZExtValue() == 0) {
8973     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8974                                                           I.getType(), true);
8975     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
8976     return true;
8977   }
8978 
8979   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8980   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
8981       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
8982       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
8983   if (Res.first.getNode()) {
8984     processIntegerCallValue(I, Res.first, true);
8985     PendingLoads.push_back(Res.second);
8986     return true;
8987   }
8988 
8989   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
8990   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
8991   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
8992     return false;
8993 
8994   // If the target has a fast compare for the given size, it will return a
8995   // preferred load type for that size. Require that the load VT is legal and
8996   // that the target supports unaligned loads of that type. Otherwise, return
8997   // INVALID.
8998   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
8999     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9000     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
9001     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
9002       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
9003       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
9004       // TODO: Check alignment of src and dest ptrs.
9005       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
9006       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
9007       if (!TLI.isTypeLegal(LVT) ||
9008           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
9009           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
9010         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
9011     }
9012 
9013     return LVT;
9014   };
9015 
9016   // This turns into unaligned loads. We only do this if the target natively
9017   // supports the MVT we'll be loading or if it is small enough (<= 4) that
9018   // we'll only produce a small number of byte loads.
9019   MVT LoadVT;
9020   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
9021   switch (NumBitsToCompare) {
9022   default:
9023     return false;
9024   case 16:
9025     LoadVT = MVT::i16;
9026     break;
9027   case 32:
9028     LoadVT = MVT::i32;
9029     break;
9030   case 64:
9031   case 128:
9032   case 256:
9033     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
9034     break;
9035   }
9036 
9037   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
9038     return false;
9039 
9040   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
9041   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
9042 
9043   // Bitcast to a wide integer type if the loads are vectors.
9044   if (LoadVT.isVector()) {
9045     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
9046     LoadL = DAG.getBitcast(CmpVT, LoadL);
9047     LoadR = DAG.getBitcast(CmpVT, LoadR);
9048   }
9049 
9050   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
9051   processIntegerCallValue(I, Cmp, false);
9052   return true;
9053 }
9054 
9055 /// See if we can lower a memchr call into an optimized form. If so, return
9056 /// true and lower it. Otherwise return false, and it will be lowered like a
9057 /// normal call.
9058 /// The caller already checked that \p I calls the appropriate LibFunc with a
9059 /// correct prototype.
9060 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
9061   const Value *Src = I.getArgOperand(0);
9062   const Value *Char = I.getArgOperand(1);
9063   const Value *Length = I.getArgOperand(2);
9064 
9065   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
9066   std::pair<SDValue, SDValue> Res =
9067     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
9068                                 getValue(Src), getValue(Char), getValue(Length),
9069                                 MachinePointerInfo(Src));
9070   if (Res.first.getNode()) {
9071     setValue(&I, Res.first);
9072     PendingLoads.push_back(Res.second);
9073     return true;
9074   }
9075 
9076   return false;
9077 }
9078 
9079 /// See if we can lower a mempcpy call into an optimized form. If so, return
9080 /// true and lower it. Otherwise return false, and it will be lowered like a
9081 /// normal call.
9082 /// The caller already checked that \p I calls the appropriate LibFunc with a
9083 /// correct prototype.
9084 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
9085   SDValue Dst = getValue(I.getArgOperand(0));
9086   SDValue Src = getValue(I.getArgOperand(1));
9087   SDValue Size = getValue(I.getArgOperand(2));
9088 
9089   Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne();
9090   Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne();
9091   // DAG::getMemcpy needs Alignment to be defined.
9092   Align Alignment = std::min(DstAlign, SrcAlign);
9093 
9094   SDLoc sdl = getCurSDLoc();
9095 
9096   // In the mempcpy context we need to pass in a false value for isTailCall
9097   // because the return pointer needs to be adjusted by the size of
9098   // the copied memory.
9099   SDValue Root = getMemoryRoot();
9100   SDValue MC = DAG.getMemcpy(
9101       Root, sdl, Dst, Src, Size, Alignment, false, false, /*CI=*/nullptr,
9102       std::nullopt, MachinePointerInfo(I.getArgOperand(0)),
9103       MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata());
9104   assert(MC.getNode() != nullptr &&
9105          "** memcpy should not be lowered as TailCall in mempcpy context **");
9106   DAG.setRoot(MC);
9107 
9108   // Check if Size needs to be truncated or extended.
9109   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
9110 
9111   // Adjust return pointer to point just past the last dst byte.
9112   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
9113                                     Dst, Size);
9114   setValue(&I, DstPlusSize);
9115   return true;
9116 }
9117 
9118 /// See if we can lower a strcpy call into an optimized form.  If so, return
9119 /// true and lower it, otherwise return false and it will be lowered like a
9120 /// normal call.
9121 /// The caller already checked that \p I calls the appropriate LibFunc with a
9122 /// correct prototype.
9123 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
9124   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
9125 
9126   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
9127   std::pair<SDValue, SDValue> Res =
9128     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
9129                                 getValue(Arg0), getValue(Arg1),
9130                                 MachinePointerInfo(Arg0),
9131                                 MachinePointerInfo(Arg1), isStpcpy);
9132   if (Res.first.getNode()) {
9133     setValue(&I, Res.first);
9134     DAG.setRoot(Res.second);
9135     return true;
9136   }
9137 
9138   return false;
9139 }
9140 
9141 /// See if we can lower a strcmp call into an optimized form.  If so, return
9142 /// true and lower it, otherwise return false and it will be lowered like a
9143 /// normal call.
9144 /// The caller already checked that \p I calls the appropriate LibFunc with a
9145 /// correct prototype.
9146 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
9147   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
9148 
9149   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
9150   std::pair<SDValue, SDValue> Res =
9151     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
9152                                 getValue(Arg0), getValue(Arg1),
9153                                 MachinePointerInfo(Arg0),
9154                                 MachinePointerInfo(Arg1));
9155   if (Res.first.getNode()) {
9156     processIntegerCallValue(I, Res.first, true);
9157     PendingLoads.push_back(Res.second);
9158     return true;
9159   }
9160 
9161   return false;
9162 }
9163 
9164 /// See if we can lower a strlen call into an optimized form.  If so, return
9165 /// true and lower it, otherwise return false and it will be lowered like a
9166 /// normal call.
9167 /// The caller already checked that \p I calls the appropriate LibFunc with a
9168 /// correct prototype.
9169 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
9170   const Value *Arg0 = I.getArgOperand(0);
9171 
9172   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
9173   std::pair<SDValue, SDValue> Res =
9174     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
9175                                 getValue(Arg0), MachinePointerInfo(Arg0));
9176   if (Res.first.getNode()) {
9177     processIntegerCallValue(I, Res.first, false);
9178     PendingLoads.push_back(Res.second);
9179     return true;
9180   }
9181 
9182   return false;
9183 }
9184 
9185 /// See if we can lower a strnlen call into an optimized form.  If so, return
9186 /// true and lower it, otherwise return false and it will be lowered like a
9187 /// normal call.
9188 /// The caller already checked that \p I calls the appropriate LibFunc with a
9189 /// correct prototype.
9190 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
9191   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
9192 
9193   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
9194   std::pair<SDValue, SDValue> Res =
9195     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
9196                                  getValue(Arg0), getValue(Arg1),
9197                                  MachinePointerInfo(Arg0));
9198   if (Res.first.getNode()) {
9199     processIntegerCallValue(I, Res.first, false);
9200     PendingLoads.push_back(Res.second);
9201     return true;
9202   }
9203 
9204   return false;
9205 }
9206 
9207 /// See if we can lower a unary floating-point operation into an SDNode with
9208 /// the specified Opcode.  If so, return true and lower it, otherwise return
9209 /// false and it will be lowered like a normal call.
9210 /// The caller already checked that \p I calls the appropriate LibFunc with a
9211 /// correct prototype.
9212 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
9213                                               unsigned Opcode) {
9214   // We already checked this call's prototype; verify it doesn't modify errno.
9215   if (!I.onlyReadsMemory())
9216     return false;
9217 
9218   SDNodeFlags Flags;
9219   Flags.copyFMF(cast<FPMathOperator>(I));
9220 
9221   SDValue Tmp = getValue(I.getArgOperand(0));
9222   setValue(&I,
9223            DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags));
9224   return true;
9225 }
9226 
9227 /// See if we can lower a binary floating-point operation into an SDNode with
9228 /// the specified Opcode. If so, return true and lower it. Otherwise return
9229 /// false, and it will be lowered like a normal call.
9230 /// The caller already checked that \p I calls the appropriate LibFunc with a
9231 /// correct prototype.
9232 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
9233                                                unsigned Opcode) {
9234   // We already checked this call's prototype; verify it doesn't modify errno.
9235   if (!I.onlyReadsMemory())
9236     return false;
9237 
9238   SDNodeFlags Flags;
9239   Flags.copyFMF(cast<FPMathOperator>(I));
9240 
9241   SDValue Tmp0 = getValue(I.getArgOperand(0));
9242   SDValue Tmp1 = getValue(I.getArgOperand(1));
9243   EVT VT = Tmp0.getValueType();
9244   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags));
9245   return true;
9246 }
9247 
9248 void SelectionDAGBuilder::visitCall(const CallInst &I) {
9249   // Handle inline assembly differently.
9250   if (I.isInlineAsm()) {
9251     visitInlineAsm(I);
9252     return;
9253   }
9254 
9255   diagnoseDontCall(I);
9256 
9257   if (Function *F = I.getCalledFunction()) {
9258     if (F->isDeclaration()) {
9259       // Is this an LLVM intrinsic or a target-specific intrinsic?
9260       unsigned IID = F->getIntrinsicID();
9261       if (!IID)
9262         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
9263           IID = II->getIntrinsicID(F);
9264 
9265       if (IID) {
9266         visitIntrinsicCall(I, IID);
9267         return;
9268       }
9269     }
9270 
9271     // Check for well-known libc/libm calls.  If the function is internal, it
9272     // can't be a library call.  Don't do the check if marked as nobuiltin for
9273     // some reason or the call site requires strict floating point semantics.
9274     LibFunc Func;
9275     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
9276         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
9277         LibInfo->hasOptimizedCodeGen(Func)) {
9278       switch (Func) {
9279       default: break;
9280       case LibFunc_bcmp:
9281         if (visitMemCmpBCmpCall(I))
9282           return;
9283         break;
9284       case LibFunc_copysign:
9285       case LibFunc_copysignf:
9286       case LibFunc_copysignl:
9287         // We already checked this call's prototype; verify it doesn't modify
9288         // errno.
9289         if (I.onlyReadsMemory()) {
9290           SDValue LHS = getValue(I.getArgOperand(0));
9291           SDValue RHS = getValue(I.getArgOperand(1));
9292           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
9293                                    LHS.getValueType(), LHS, RHS));
9294           return;
9295         }
9296         break;
9297       case LibFunc_fabs:
9298       case LibFunc_fabsf:
9299       case LibFunc_fabsl:
9300         if (visitUnaryFloatCall(I, ISD::FABS))
9301           return;
9302         break;
9303       case LibFunc_fmin:
9304       case LibFunc_fminf:
9305       case LibFunc_fminl:
9306         if (visitBinaryFloatCall(I, ISD::FMINNUM))
9307           return;
9308         break;
9309       case LibFunc_fmax:
9310       case LibFunc_fmaxf:
9311       case LibFunc_fmaxl:
9312         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
9313           return;
9314         break;
9315       case LibFunc_fminimum_num:
9316       case LibFunc_fminimum_numf:
9317       case LibFunc_fminimum_numl:
9318         if (visitBinaryFloatCall(I, ISD::FMINIMUMNUM))
9319           return;
9320         break;
9321       case LibFunc_fmaximum_num:
9322       case LibFunc_fmaximum_numf:
9323       case LibFunc_fmaximum_numl:
9324         if (visitBinaryFloatCall(I, ISD::FMAXIMUMNUM))
9325           return;
9326         break;
9327       case LibFunc_sin:
9328       case LibFunc_sinf:
9329       case LibFunc_sinl:
9330         if (visitUnaryFloatCall(I, ISD::FSIN))
9331           return;
9332         break;
9333       case LibFunc_cos:
9334       case LibFunc_cosf:
9335       case LibFunc_cosl:
9336         if (visitUnaryFloatCall(I, ISD::FCOS))
9337           return;
9338         break;
9339       case LibFunc_tan:
9340       case LibFunc_tanf:
9341       case LibFunc_tanl:
9342         if (visitUnaryFloatCall(I, ISD::FTAN))
9343           return;
9344         break;
9345       case LibFunc_asin:
9346       case LibFunc_asinf:
9347       case LibFunc_asinl:
9348         if (visitUnaryFloatCall(I, ISD::FASIN))
9349           return;
9350         break;
9351       case LibFunc_acos:
9352       case LibFunc_acosf:
9353       case LibFunc_acosl:
9354         if (visitUnaryFloatCall(I, ISD::FACOS))
9355           return;
9356         break;
9357       case LibFunc_atan:
9358       case LibFunc_atanf:
9359       case LibFunc_atanl:
9360         if (visitUnaryFloatCall(I, ISD::FATAN))
9361           return;
9362         break;
9363       case LibFunc_atan2:
9364       case LibFunc_atan2f:
9365       case LibFunc_atan2l:
9366         if (visitBinaryFloatCall(I, ISD::FATAN2))
9367           return;
9368         break;
9369       case LibFunc_sinh:
9370       case LibFunc_sinhf:
9371       case LibFunc_sinhl:
9372         if (visitUnaryFloatCall(I, ISD::FSINH))
9373           return;
9374         break;
9375       case LibFunc_cosh:
9376       case LibFunc_coshf:
9377       case LibFunc_coshl:
9378         if (visitUnaryFloatCall(I, ISD::FCOSH))
9379           return;
9380         break;
9381       case LibFunc_tanh:
9382       case LibFunc_tanhf:
9383       case LibFunc_tanhl:
9384         if (visitUnaryFloatCall(I, ISD::FTANH))
9385           return;
9386         break;
9387       case LibFunc_sqrt:
9388       case LibFunc_sqrtf:
9389       case LibFunc_sqrtl:
9390       case LibFunc_sqrt_finite:
9391       case LibFunc_sqrtf_finite:
9392       case LibFunc_sqrtl_finite:
9393         if (visitUnaryFloatCall(I, ISD::FSQRT))
9394           return;
9395         break;
9396       case LibFunc_floor:
9397       case LibFunc_floorf:
9398       case LibFunc_floorl:
9399         if (visitUnaryFloatCall(I, ISD::FFLOOR))
9400           return;
9401         break;
9402       case LibFunc_nearbyint:
9403       case LibFunc_nearbyintf:
9404       case LibFunc_nearbyintl:
9405         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
9406           return;
9407         break;
9408       case LibFunc_ceil:
9409       case LibFunc_ceilf:
9410       case LibFunc_ceill:
9411         if (visitUnaryFloatCall(I, ISD::FCEIL))
9412           return;
9413         break;
9414       case LibFunc_rint:
9415       case LibFunc_rintf:
9416       case LibFunc_rintl:
9417         if (visitUnaryFloatCall(I, ISD::FRINT))
9418           return;
9419         break;
9420       case LibFunc_round:
9421       case LibFunc_roundf:
9422       case LibFunc_roundl:
9423         if (visitUnaryFloatCall(I, ISD::FROUND))
9424           return;
9425         break;
9426       case LibFunc_trunc:
9427       case LibFunc_truncf:
9428       case LibFunc_truncl:
9429         if (visitUnaryFloatCall(I, ISD::FTRUNC))
9430           return;
9431         break;
9432       case LibFunc_log2:
9433       case LibFunc_log2f:
9434       case LibFunc_log2l:
9435         if (visitUnaryFloatCall(I, ISD::FLOG2))
9436           return;
9437         break;
9438       case LibFunc_exp2:
9439       case LibFunc_exp2f:
9440       case LibFunc_exp2l:
9441         if (visitUnaryFloatCall(I, ISD::FEXP2))
9442           return;
9443         break;
9444       case LibFunc_exp10:
9445       case LibFunc_exp10f:
9446       case LibFunc_exp10l:
9447         if (visitUnaryFloatCall(I, ISD::FEXP10))
9448           return;
9449         break;
9450       case LibFunc_ldexp:
9451       case LibFunc_ldexpf:
9452       case LibFunc_ldexpl:
9453         if (visitBinaryFloatCall(I, ISD::FLDEXP))
9454           return;
9455         break;
9456       case LibFunc_memcmp:
9457         if (visitMemCmpBCmpCall(I))
9458           return;
9459         break;
9460       case LibFunc_mempcpy:
9461         if (visitMemPCpyCall(I))
9462           return;
9463         break;
9464       case LibFunc_memchr:
9465         if (visitMemChrCall(I))
9466           return;
9467         break;
9468       case LibFunc_strcpy:
9469         if (visitStrCpyCall(I, false))
9470           return;
9471         break;
9472       case LibFunc_stpcpy:
9473         if (visitStrCpyCall(I, true))
9474           return;
9475         break;
9476       case LibFunc_strcmp:
9477         if (visitStrCmpCall(I))
9478           return;
9479         break;
9480       case LibFunc_strlen:
9481         if (visitStrLenCall(I))
9482           return;
9483         break;
9484       case LibFunc_strnlen:
9485         if (visitStrNLenCall(I))
9486           return;
9487         break;
9488       }
9489     }
9490   }
9491 
9492   if (I.countOperandBundlesOfType(LLVMContext::OB_ptrauth)) {
9493     LowerCallSiteWithPtrAuthBundle(cast<CallBase>(I), /*EHPadBB=*/nullptr);
9494     return;
9495   }
9496 
9497   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
9498   // have to do anything here to lower funclet bundles.
9499   // CFGuardTarget bundles are lowered in LowerCallTo.
9500   assert(!I.hasOperandBundlesOtherThan(
9501              {LLVMContext::OB_deopt, LLVMContext::OB_funclet,
9502               LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated,
9503               LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi,
9504               LLVMContext::OB_convergencectrl}) &&
9505          "Cannot lower calls with arbitrary operand bundles!");
9506 
9507   SDValue Callee = getValue(I.getCalledOperand());
9508 
9509   if (I.hasDeoptState())
9510     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
9511   else
9512     // Check if we can potentially perform a tail call. More detailed checking
9513     // is be done within LowerCallTo, after more information about the call is
9514     // known.
9515     LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
9516 }
9517 
9518 void SelectionDAGBuilder::LowerCallSiteWithPtrAuthBundle(
9519     const CallBase &CB, const BasicBlock *EHPadBB) {
9520   auto PAB = CB.getOperandBundle("ptrauth");
9521   const Value *CalleeV = CB.getCalledOperand();
9522 
9523   // Gather the call ptrauth data from the operand bundle:
9524   //   [ i32 <key>, i64 <discriminator> ]
9525   const auto *Key = cast<ConstantInt>(PAB->Inputs[0]);
9526   const Value *Discriminator = PAB->Inputs[1];
9527 
9528   assert(Key->getType()->isIntegerTy(32) && "Invalid ptrauth key");
9529   assert(Discriminator->getType()->isIntegerTy(64) &&
9530          "Invalid ptrauth discriminator");
9531 
9532   // Look through ptrauth constants to find the raw callee.
9533   // Do a direct unauthenticated call if we found it and everything matches.
9534   if (const auto *CalleeCPA = dyn_cast<ConstantPtrAuth>(CalleeV))
9535     if (CalleeCPA->isKnownCompatibleWith(Key, Discriminator,
9536                                          DAG.getDataLayout()))
9537       return LowerCallTo(CB, getValue(CalleeCPA->getPointer()), CB.isTailCall(),
9538                          CB.isMustTailCall(), EHPadBB);
9539 
9540   // Functions should never be ptrauth-called directly.
9541   assert(!isa<Function>(CalleeV) && "invalid direct ptrauth call");
9542 
9543   // Otherwise, do an authenticated indirect call.
9544   TargetLowering::PtrAuthInfo PAI = {Key->getZExtValue(),
9545                                      getValue(Discriminator)};
9546 
9547   LowerCallTo(CB, getValue(CalleeV), CB.isTailCall(), CB.isMustTailCall(),
9548               EHPadBB, &PAI);
9549 }
9550 
9551 namespace {
9552 
9553 /// AsmOperandInfo - This contains information for each constraint that we are
9554 /// lowering.
9555 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
9556 public:
9557   /// CallOperand - If this is the result output operand or a clobber
9558   /// this is null, otherwise it is the incoming operand to the CallInst.
9559   /// This gets modified as the asm is processed.
9560   SDValue CallOperand;
9561 
9562   /// AssignedRegs - If this is a register or register class operand, this
9563   /// contains the set of register corresponding to the operand.
9564   RegsForValue AssignedRegs;
9565 
9566   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
9567     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
9568   }
9569 
9570   /// Whether or not this operand accesses memory
9571   bool hasMemory(const TargetLowering &TLI) const {
9572     // Indirect operand accesses access memory.
9573     if (isIndirect)
9574       return true;
9575 
9576     for (const auto &Code : Codes)
9577       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
9578         return true;
9579 
9580     return false;
9581   }
9582 };
9583 
9584 
9585 } // end anonymous namespace
9586 
9587 /// Make sure that the output operand \p OpInfo and its corresponding input
9588 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
9589 /// out).
9590 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
9591                                SDISelAsmOperandInfo &MatchingOpInfo,
9592                                SelectionDAG &DAG) {
9593   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
9594     return;
9595 
9596   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
9597   const auto &TLI = DAG.getTargetLoweringInfo();
9598 
9599   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
9600       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
9601                                        OpInfo.ConstraintVT);
9602   std::pair<unsigned, const TargetRegisterClass *> InputRC =
9603       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
9604                                        MatchingOpInfo.ConstraintVT);
9605   const bool OutOpIsIntOrFP =
9606       OpInfo.ConstraintVT.isInteger() || OpInfo.ConstraintVT.isFloatingPoint();
9607   const bool InOpIsIntOrFP = MatchingOpInfo.ConstraintVT.isInteger() ||
9608                              MatchingOpInfo.ConstraintVT.isFloatingPoint();
9609   if ((OutOpIsIntOrFP != InOpIsIntOrFP) || (MatchRC.second != InputRC.second)) {
9610     // FIXME: error out in a more elegant fashion
9611     report_fatal_error("Unsupported asm: input constraint"
9612                        " with a matching output constraint of"
9613                        " incompatible type!");
9614   }
9615   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
9616 }
9617 
9618 /// Get a direct memory input to behave well as an indirect operand.
9619 /// This may introduce stores, hence the need for a \p Chain.
9620 /// \return The (possibly updated) chain.
9621 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
9622                                         SDISelAsmOperandInfo &OpInfo,
9623                                         SelectionDAG &DAG) {
9624   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9625 
9626   // If we don't have an indirect input, put it in the constpool if we can,
9627   // otherwise spill it to a stack slot.
9628   // TODO: This isn't quite right. We need to handle these according to
9629   // the addressing mode that the constraint wants. Also, this may take
9630   // an additional register for the computation and we don't want that
9631   // either.
9632 
9633   // If the operand is a float, integer, or vector constant, spill to a
9634   // constant pool entry to get its address.
9635   const Value *OpVal = OpInfo.CallOperandVal;
9636   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
9637       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
9638     OpInfo.CallOperand = DAG.getConstantPool(
9639         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
9640     return Chain;
9641   }
9642 
9643   // Otherwise, create a stack slot and emit a store to it before the asm.
9644   Type *Ty = OpVal->getType();
9645   auto &DL = DAG.getDataLayout();
9646   TypeSize TySize = DL.getTypeAllocSize(Ty);
9647   MachineFunction &MF = DAG.getMachineFunction();
9648   const TargetFrameLowering *TFI = MF.getSubtarget().getFrameLowering();
9649   int StackID = 0;
9650   if (TySize.isScalable())
9651     StackID = TFI->getStackIDForScalableVectors();
9652   int SSFI = MF.getFrameInfo().CreateStackObject(TySize.getKnownMinValue(),
9653                                                  DL.getPrefTypeAlign(Ty), false,
9654                                                  nullptr, StackID);
9655   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
9656   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
9657                             MachinePointerInfo::getFixedStack(MF, SSFI),
9658                             TLI.getMemValueType(DL, Ty));
9659   OpInfo.CallOperand = StackSlot;
9660 
9661   return Chain;
9662 }
9663 
9664 /// GetRegistersForValue - Assign registers (virtual or physical) for the
9665 /// specified operand.  We prefer to assign virtual registers, to allow the
9666 /// register allocator to handle the assignment process.  However, if the asm
9667 /// uses features that we can't model on machineinstrs, we have SDISel do the
9668 /// allocation.  This produces generally horrible, but correct, code.
9669 ///
9670 ///   OpInfo describes the operand
9671 ///   RefOpInfo describes the matching operand if any, the operand otherwise
9672 static std::optional<unsigned>
9673 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
9674                      SDISelAsmOperandInfo &OpInfo,
9675                      SDISelAsmOperandInfo &RefOpInfo) {
9676   LLVMContext &Context = *DAG.getContext();
9677   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9678 
9679   MachineFunction &MF = DAG.getMachineFunction();
9680   SmallVector<Register, 4> Regs;
9681   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9682 
9683   // No work to do for memory/address operands.
9684   if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
9685       OpInfo.ConstraintType == TargetLowering::C_Address)
9686     return std::nullopt;
9687 
9688   // If this is a constraint for a single physreg, or a constraint for a
9689   // register class, find it.
9690   unsigned AssignedReg;
9691   const TargetRegisterClass *RC;
9692   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
9693       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
9694   // RC is unset only on failure. Return immediately.
9695   if (!RC)
9696     return std::nullopt;
9697 
9698   // Get the actual register value type.  This is important, because the user
9699   // may have asked for (e.g.) the AX register in i32 type.  We need to
9700   // remember that AX is actually i16 to get the right extension.
9701   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
9702 
9703   if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) {
9704     // If this is an FP operand in an integer register (or visa versa), or more
9705     // generally if the operand value disagrees with the register class we plan
9706     // to stick it in, fix the operand type.
9707     //
9708     // If this is an input value, the bitcast to the new type is done now.
9709     // Bitcast for output value is done at the end of visitInlineAsm().
9710     if ((OpInfo.Type == InlineAsm::isOutput ||
9711          OpInfo.Type == InlineAsm::isInput) &&
9712         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
9713       // Try to convert to the first EVT that the reg class contains.  If the
9714       // types are identical size, use a bitcast to convert (e.g. two differing
9715       // vector types).  Note: output bitcast is done at the end of
9716       // visitInlineAsm().
9717       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
9718         // Exclude indirect inputs while they are unsupported because the code
9719         // to perform the load is missing and thus OpInfo.CallOperand still
9720         // refers to the input address rather than the pointed-to value.
9721         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
9722           OpInfo.CallOperand =
9723               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
9724         OpInfo.ConstraintVT = RegVT;
9725         // If the operand is an FP value and we want it in integer registers,
9726         // use the corresponding integer type. This turns an f64 value into
9727         // i64, which can be passed with two i32 values on a 32-bit machine.
9728       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
9729         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
9730         if (OpInfo.Type == InlineAsm::isInput)
9731           OpInfo.CallOperand =
9732               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
9733         OpInfo.ConstraintVT = VT;
9734       }
9735     }
9736   }
9737 
9738   // No need to allocate a matching input constraint since the constraint it's
9739   // matching to has already been allocated.
9740   if (OpInfo.isMatchingInputConstraint())
9741     return std::nullopt;
9742 
9743   EVT ValueVT = OpInfo.ConstraintVT;
9744   if (OpInfo.ConstraintVT == MVT::Other)
9745     ValueVT = RegVT;
9746 
9747   // Initialize NumRegs.
9748   unsigned NumRegs = 1;
9749   if (OpInfo.ConstraintVT != MVT::Other)
9750     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT);
9751 
9752   // If this is a constraint for a specific physical register, like {r17},
9753   // assign it now.
9754 
9755   // If this associated to a specific register, initialize iterator to correct
9756   // place. If virtual, make sure we have enough registers
9757 
9758   // Initialize iterator if necessary
9759   TargetRegisterClass::iterator I = RC->begin();
9760   MachineRegisterInfo &RegInfo = MF.getRegInfo();
9761 
9762   // Do not check for single registers.
9763   if (AssignedReg) {
9764     I = std::find(I, RC->end(), AssignedReg);
9765     if (I == RC->end()) {
9766       // RC does not contain the selected register, which indicates a
9767       // mismatch between the register and the required type/bitwidth.
9768       return {AssignedReg};
9769     }
9770   }
9771 
9772   for (; NumRegs; --NumRegs, ++I) {
9773     assert(I != RC->end() && "Ran out of registers to allocate!");
9774     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
9775     Regs.push_back(R);
9776   }
9777 
9778   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
9779   return std::nullopt;
9780 }
9781 
9782 static unsigned
9783 findMatchingInlineAsmOperand(unsigned OperandNo,
9784                              const std::vector<SDValue> &AsmNodeOperands) {
9785   // Scan until we find the definition we already emitted of this operand.
9786   unsigned CurOp = InlineAsm::Op_FirstOperand;
9787   for (; OperandNo; --OperandNo) {
9788     // Advance to the next operand.
9789     unsigned OpFlag = AsmNodeOperands[CurOp]->getAsZExtVal();
9790     const InlineAsm::Flag F(OpFlag);
9791     assert(
9792         (F.isRegDefKind() || F.isRegDefEarlyClobberKind() || F.isMemKind()) &&
9793         "Skipped past definitions?");
9794     CurOp += F.getNumOperandRegisters() + 1;
9795   }
9796   return CurOp;
9797 }
9798 
9799 namespace {
9800 
9801 class ExtraFlags {
9802   unsigned Flags = 0;
9803 
9804 public:
9805   explicit ExtraFlags(const CallBase &Call) {
9806     const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
9807     if (IA->hasSideEffects())
9808       Flags |= InlineAsm::Extra_HasSideEffects;
9809     if (IA->isAlignStack())
9810       Flags |= InlineAsm::Extra_IsAlignStack;
9811     if (Call.isConvergent())
9812       Flags |= InlineAsm::Extra_IsConvergent;
9813     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
9814   }
9815 
9816   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
9817     // Ideally, we would only check against memory constraints.  However, the
9818     // meaning of an Other constraint can be target-specific and we can't easily
9819     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
9820     // for Other constraints as well.
9821     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
9822         OpInfo.ConstraintType == TargetLowering::C_Other) {
9823       if (OpInfo.Type == InlineAsm::isInput)
9824         Flags |= InlineAsm::Extra_MayLoad;
9825       else if (OpInfo.Type == InlineAsm::isOutput)
9826         Flags |= InlineAsm::Extra_MayStore;
9827       else if (OpInfo.Type == InlineAsm::isClobber)
9828         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
9829     }
9830   }
9831 
9832   unsigned get() const { return Flags; }
9833 };
9834 
9835 } // end anonymous namespace
9836 
9837 static bool isFunction(SDValue Op) {
9838   if (Op && Op.getOpcode() == ISD::GlobalAddress) {
9839     if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
9840       auto Fn = dyn_cast_or_null<Function>(GA->getGlobal());
9841 
9842       // In normal "call dllimport func" instruction (non-inlineasm) it force
9843       // indirect access by specifing call opcode. And usually specially print
9844       // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can
9845       // not do in this way now. (In fact, this is similar with "Data Access"
9846       // action). So here we ignore dllimport function.
9847       if (Fn && !Fn->hasDLLImportStorageClass())
9848         return true;
9849     }
9850   }
9851   return false;
9852 }
9853 
9854 /// visitInlineAsm - Handle a call to an InlineAsm object.
9855 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call,
9856                                          const BasicBlock *EHPadBB) {
9857   const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
9858 
9859   /// ConstraintOperands - Information about all of the constraints.
9860   SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands;
9861 
9862   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9863   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
9864       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call);
9865 
9866   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
9867   // AsmDialect, MayLoad, MayStore).
9868   bool HasSideEffect = IA->hasSideEffects();
9869   ExtraFlags ExtraInfo(Call);
9870 
9871   for (auto &T : TargetConstraints) {
9872     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
9873     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
9874 
9875     if (OpInfo.CallOperandVal)
9876       OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
9877 
9878     if (!HasSideEffect)
9879       HasSideEffect = OpInfo.hasMemory(TLI);
9880 
9881     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
9882     // FIXME: Could we compute this on OpInfo rather than T?
9883 
9884     // Compute the constraint code and ConstraintType to use.
9885     TLI.ComputeConstraintToUse(T, SDValue());
9886 
9887     if (T.ConstraintType == TargetLowering::C_Immediate &&
9888         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
9889       // We've delayed emitting a diagnostic like the "n" constraint because
9890       // inlining could cause an integer showing up.
9891       return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) +
9892                                           "' expects an integer constant "
9893                                           "expression");
9894 
9895     ExtraInfo.update(T);
9896   }
9897 
9898   // We won't need to flush pending loads if this asm doesn't touch
9899   // memory and is nonvolatile.
9900   SDValue Glue, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
9901 
9902   bool EmitEHLabels = isa<InvokeInst>(Call);
9903   if (EmitEHLabels) {
9904     assert(EHPadBB && "InvokeInst must have an EHPadBB");
9905   }
9906   bool IsCallBr = isa<CallBrInst>(Call);
9907 
9908   if (IsCallBr || EmitEHLabels) {
9909     // If this is a callbr or invoke we need to flush pending exports since
9910     // inlineasm_br and invoke are terminators.
9911     // We need to do this before nodes are glued to the inlineasm_br node.
9912     Chain = getControlRoot();
9913   }
9914 
9915   MCSymbol *BeginLabel = nullptr;
9916   if (EmitEHLabels) {
9917     Chain = lowerStartEH(Chain, EHPadBB, BeginLabel);
9918   }
9919 
9920   int OpNo = -1;
9921   SmallVector<StringRef> AsmStrs;
9922   IA->collectAsmStrs(AsmStrs);
9923 
9924   // Second pass over the constraints: compute which constraint option to use.
9925   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9926     if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput)
9927       OpNo++;
9928 
9929     // If this is an output operand with a matching input operand, look up the
9930     // matching input. If their types mismatch, e.g. one is an integer, the
9931     // other is floating point, or their sizes are different, flag it as an
9932     // error.
9933     if (OpInfo.hasMatchingInput()) {
9934       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
9935       patchMatchingInput(OpInfo, Input, DAG);
9936     }
9937 
9938     // Compute the constraint code and ConstraintType to use.
9939     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
9940 
9941     if ((OpInfo.ConstraintType == TargetLowering::C_Memory &&
9942          OpInfo.Type == InlineAsm::isClobber) ||
9943         OpInfo.ConstraintType == TargetLowering::C_Address)
9944       continue;
9945 
9946     // In Linux PIC model, there are 4 cases about value/label addressing:
9947     //
9948     // 1: Function call or Label jmp inside the module.
9949     // 2: Data access (such as global variable, static variable) inside module.
9950     // 3: Function call or Label jmp outside the module.
9951     // 4: Data access (such as global variable) outside the module.
9952     //
9953     // Due to current llvm inline asm architecture designed to not "recognize"
9954     // the asm code, there are quite troubles for us to treat mem addressing
9955     // differently for same value/adress used in different instuctions.
9956     // For example, in pic model, call a func may in plt way or direclty
9957     // pc-related, but lea/mov a function adress may use got.
9958     //
9959     // Here we try to "recognize" function call for the case 1 and case 3 in
9960     // inline asm. And try to adjust the constraint for them.
9961     //
9962     // TODO: Due to current inline asm didn't encourage to jmp to the outsider
9963     // label, so here we don't handle jmp function label now, but we need to
9964     // enhance it (especilly in PIC model) if we meet meaningful requirements.
9965     if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) &&
9966         TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) &&
9967         TM.getCodeModel() != CodeModel::Large) {
9968       OpInfo.isIndirect = false;
9969       OpInfo.ConstraintType = TargetLowering::C_Address;
9970     }
9971 
9972     // If this is a memory input, and if the operand is not indirect, do what we
9973     // need to provide an address for the memory input.
9974     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
9975         !OpInfo.isIndirect) {
9976       assert((OpInfo.isMultipleAlternative ||
9977               (OpInfo.Type == InlineAsm::isInput)) &&
9978              "Can only indirectify direct input operands!");
9979 
9980       // Memory operands really want the address of the value.
9981       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
9982 
9983       // There is no longer a Value* corresponding to this operand.
9984       OpInfo.CallOperandVal = nullptr;
9985 
9986       // It is now an indirect operand.
9987       OpInfo.isIndirect = true;
9988     }
9989 
9990   }
9991 
9992   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
9993   std::vector<SDValue> AsmNodeOperands;
9994   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
9995   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
9996       IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout())));
9997 
9998   // If we have a !srcloc metadata node associated with it, we want to attach
9999   // this to the ultimately generated inline asm machineinstr.  To do this, we
10000   // pass in the third operand as this (potentially null) inline asm MDNode.
10001   const MDNode *SrcLoc = Call.getMetadata("srcloc");
10002   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
10003 
10004   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
10005   // bits as operand 3.
10006   AsmNodeOperands.push_back(DAG.getTargetConstant(
10007       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
10008 
10009   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
10010   // this, assign virtual and physical registers for inputs and otput.
10011   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
10012     // Assign Registers.
10013     SDISelAsmOperandInfo &RefOpInfo =
10014         OpInfo.isMatchingInputConstraint()
10015             ? ConstraintOperands[OpInfo.getMatchedOperand()]
10016             : OpInfo;
10017     const auto RegError =
10018         getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
10019     if (RegError) {
10020       const MachineFunction &MF = DAG.getMachineFunction();
10021       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
10022       const char *RegName = TRI.getName(*RegError);
10023       emitInlineAsmError(Call, "register '" + Twine(RegName) +
10024                                    "' allocated for constraint '" +
10025                                    Twine(OpInfo.ConstraintCode) +
10026                                    "' does not match required type");
10027       return;
10028     }
10029 
10030     auto DetectWriteToReservedRegister = [&]() {
10031       const MachineFunction &MF = DAG.getMachineFunction();
10032       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
10033       for (unsigned Reg : OpInfo.AssignedRegs.Regs) {
10034         if (Register::isPhysicalRegister(Reg) &&
10035             TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
10036           const char *RegName = TRI.getName(Reg);
10037           emitInlineAsmError(Call, "write to reserved register '" +
10038                                        Twine(RegName) + "'");
10039           return true;
10040         }
10041       }
10042       return false;
10043     };
10044     assert((OpInfo.ConstraintType != TargetLowering::C_Address ||
10045             (OpInfo.Type == InlineAsm::isInput &&
10046              !OpInfo.isMatchingInputConstraint())) &&
10047            "Only address as input operand is allowed.");
10048 
10049     switch (OpInfo.Type) {
10050     case InlineAsm::isOutput:
10051       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
10052         const InlineAsm::ConstraintCode ConstraintID =
10053             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
10054         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
10055                "Failed to convert memory constraint code to constraint id.");
10056 
10057         // Add information to the INLINEASM node to know about this output.
10058         InlineAsm::Flag OpFlags(InlineAsm::Kind::Mem, 1);
10059         OpFlags.setMemConstraint(ConstraintID);
10060         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
10061                                                         MVT::i32));
10062         AsmNodeOperands.push_back(OpInfo.CallOperand);
10063       } else {
10064         // Otherwise, this outputs to a register (directly for C_Register /
10065         // C_RegisterClass, and a target-defined fashion for
10066         // C_Immediate/C_Other). Find a register that we can use.
10067         if (OpInfo.AssignedRegs.Regs.empty()) {
10068           emitInlineAsmError(
10069               Call, "couldn't allocate output register for constraint '" +
10070                         Twine(OpInfo.ConstraintCode) + "'");
10071           return;
10072         }
10073 
10074         if (DetectWriteToReservedRegister())
10075           return;
10076 
10077         // Add information to the INLINEASM node to know that this register is
10078         // set.
10079         OpInfo.AssignedRegs.AddInlineAsmOperands(
10080             OpInfo.isEarlyClobber ? InlineAsm::Kind::RegDefEarlyClobber
10081                                   : InlineAsm::Kind::RegDef,
10082             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
10083       }
10084       break;
10085 
10086     case InlineAsm::isInput:
10087     case InlineAsm::isLabel: {
10088       SDValue InOperandVal = OpInfo.CallOperand;
10089 
10090       if (OpInfo.isMatchingInputConstraint()) {
10091         // If this is required to match an output register we have already set,
10092         // just use its register.
10093         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
10094                                                   AsmNodeOperands);
10095         InlineAsm::Flag Flag(AsmNodeOperands[CurOp]->getAsZExtVal());
10096         if (Flag.isRegDefKind() || Flag.isRegDefEarlyClobberKind()) {
10097           if (OpInfo.isIndirect) {
10098             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
10099             emitInlineAsmError(Call, "inline asm not supported yet: "
10100                                      "don't know how to handle tied "
10101                                      "indirect register inputs");
10102             return;
10103           }
10104 
10105           SmallVector<Register, 4> Regs;
10106           MachineFunction &MF = DAG.getMachineFunction();
10107           MachineRegisterInfo &MRI = MF.getRegInfo();
10108           const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
10109           auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]);
10110           Register TiedReg = R->getReg();
10111           MVT RegVT = R->getSimpleValueType(0);
10112           const TargetRegisterClass *RC =
10113               TiedReg.isVirtual()     ? MRI.getRegClass(TiedReg)
10114               : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT)
10115                                       : TRI.getMinimalPhysRegClass(TiedReg);
10116           for (unsigned i = 0, e = Flag.getNumOperandRegisters(); i != e; ++i)
10117             Regs.push_back(MRI.createVirtualRegister(RC));
10118 
10119           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
10120 
10121           SDLoc dl = getCurSDLoc();
10122           // Use the produced MatchedRegs object to
10123           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue, &Call);
10124           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, true,
10125                                            OpInfo.getMatchedOperand(), dl, DAG,
10126                                            AsmNodeOperands);
10127           break;
10128         }
10129 
10130         assert(Flag.isMemKind() && "Unknown matching constraint!");
10131         assert(Flag.getNumOperandRegisters() == 1 &&
10132                "Unexpected number of operands");
10133         // Add information to the INLINEASM node to know about this input.
10134         // See InlineAsm.h isUseOperandTiedToDef.
10135         Flag.clearMemConstraint();
10136         Flag.setMatchingOp(OpInfo.getMatchedOperand());
10137         AsmNodeOperands.push_back(DAG.getTargetConstant(
10138             Flag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
10139         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
10140         break;
10141       }
10142 
10143       // Treat indirect 'X' constraint as memory.
10144       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
10145           OpInfo.isIndirect)
10146         OpInfo.ConstraintType = TargetLowering::C_Memory;
10147 
10148       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
10149           OpInfo.ConstraintType == TargetLowering::C_Other) {
10150         std::vector<SDValue> Ops;
10151         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
10152                                           Ops, DAG);
10153         if (Ops.empty()) {
10154           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
10155             if (isa<ConstantSDNode>(InOperandVal)) {
10156               emitInlineAsmError(Call, "value out of range for constraint '" +
10157                                            Twine(OpInfo.ConstraintCode) + "'");
10158               return;
10159             }
10160 
10161           emitInlineAsmError(Call,
10162                              "invalid operand for inline asm constraint '" +
10163                                  Twine(OpInfo.ConstraintCode) + "'");
10164           return;
10165         }
10166 
10167         // Add information to the INLINEASM node to know about this input.
10168         InlineAsm::Flag ResOpType(InlineAsm::Kind::Imm, Ops.size());
10169         AsmNodeOperands.push_back(DAG.getTargetConstant(
10170             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
10171         llvm::append_range(AsmNodeOperands, Ops);
10172         break;
10173       }
10174 
10175       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
10176         assert((OpInfo.isIndirect ||
10177                 OpInfo.ConstraintType != TargetLowering::C_Memory) &&
10178                "Operand must be indirect to be a mem!");
10179         assert(InOperandVal.getValueType() ==
10180                    TLI.getPointerTy(DAG.getDataLayout()) &&
10181                "Memory operands expect pointer values");
10182 
10183         const InlineAsm::ConstraintCode ConstraintID =
10184             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
10185         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
10186                "Failed to convert memory constraint code to constraint id.");
10187 
10188         // Add information to the INLINEASM node to know about this input.
10189         InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1);
10190         ResOpType.setMemConstraint(ConstraintID);
10191         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
10192                                                         getCurSDLoc(),
10193                                                         MVT::i32));
10194         AsmNodeOperands.push_back(InOperandVal);
10195         break;
10196       }
10197 
10198       if (OpInfo.ConstraintType == TargetLowering::C_Address) {
10199         const InlineAsm::ConstraintCode ConstraintID =
10200             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
10201         assert(ConstraintID != InlineAsm::ConstraintCode::Unknown &&
10202                "Failed to convert memory constraint code to constraint id.");
10203 
10204         InlineAsm::Flag ResOpType(InlineAsm::Kind::Mem, 1);
10205 
10206         SDValue AsmOp = InOperandVal;
10207         if (isFunction(InOperandVal)) {
10208           auto *GA = cast<GlobalAddressSDNode>(InOperandVal);
10209           ResOpType = InlineAsm::Flag(InlineAsm::Kind::Func, 1);
10210           AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(),
10211                                              InOperandVal.getValueType(),
10212                                              GA->getOffset());
10213         }
10214 
10215         // Add information to the INLINEASM node to know about this input.
10216         ResOpType.setMemConstraint(ConstraintID);
10217 
10218         AsmNodeOperands.push_back(
10219             DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32));
10220 
10221         AsmNodeOperands.push_back(AsmOp);
10222         break;
10223       }
10224 
10225       if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
10226           OpInfo.ConstraintType != TargetLowering::C_Register) {
10227         emitInlineAsmError(Call, "unknown asm constraint '" +
10228                                      Twine(OpInfo.ConstraintCode) + "'");
10229         return;
10230       }
10231 
10232       // TODO: Support this.
10233       if (OpInfo.isIndirect) {
10234         emitInlineAsmError(
10235             Call, "Don't know how to handle indirect register inputs yet "
10236                   "for constraint '" +
10237                       Twine(OpInfo.ConstraintCode) + "'");
10238         return;
10239       }
10240 
10241       // Copy the input into the appropriate registers.
10242       if (OpInfo.AssignedRegs.Regs.empty()) {
10243         emitInlineAsmError(Call,
10244                            "couldn't allocate input reg for constraint '" +
10245                                Twine(OpInfo.ConstraintCode) + "'");
10246         return;
10247       }
10248 
10249       if (DetectWriteToReservedRegister())
10250         return;
10251 
10252       SDLoc dl = getCurSDLoc();
10253 
10254       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Glue,
10255                                         &Call);
10256 
10257       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::RegUse, false,
10258                                                0, dl, DAG, AsmNodeOperands);
10259       break;
10260     }
10261     case InlineAsm::isClobber:
10262       // Add the clobbered value to the operand list, so that the register
10263       // allocator is aware that the physreg got clobbered.
10264       if (!OpInfo.AssignedRegs.Regs.empty())
10265         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind::Clobber,
10266                                                  false, 0, getCurSDLoc(), DAG,
10267                                                  AsmNodeOperands);
10268       break;
10269     }
10270   }
10271 
10272   // Finish up input operands.  Set the input chain and add the flag last.
10273   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
10274   if (Glue.getNode()) AsmNodeOperands.push_back(Glue);
10275 
10276   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
10277   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
10278                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
10279   Glue = Chain.getValue(1);
10280 
10281   // Do additional work to generate outputs.
10282 
10283   SmallVector<EVT, 1> ResultVTs;
10284   SmallVector<SDValue, 1> ResultValues;
10285   SmallVector<SDValue, 8> OutChains;
10286 
10287   llvm::Type *CallResultType = Call.getType();
10288   ArrayRef<Type *> ResultTypes;
10289   if (StructType *StructResult = dyn_cast<StructType>(CallResultType))
10290     ResultTypes = StructResult->elements();
10291   else if (!CallResultType->isVoidTy())
10292     ResultTypes = ArrayRef(CallResultType);
10293 
10294   auto CurResultType = ResultTypes.begin();
10295   auto handleRegAssign = [&](SDValue V) {
10296     assert(CurResultType != ResultTypes.end() && "Unexpected value");
10297     assert((*CurResultType)->isSized() && "Unexpected unsized type");
10298     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
10299     ++CurResultType;
10300     // If the type of the inline asm call site return value is different but has
10301     // same size as the type of the asm output bitcast it.  One example of this
10302     // is for vectors with different width / number of elements.  This can
10303     // happen for register classes that can contain multiple different value
10304     // types.  The preg or vreg allocated may not have the same VT as was
10305     // expected.
10306     //
10307     // This can also happen for a return value that disagrees with the register
10308     // class it is put in, eg. a double in a general-purpose register on a
10309     // 32-bit machine.
10310     if (ResultVT != V.getValueType() &&
10311         ResultVT.getSizeInBits() == V.getValueSizeInBits())
10312       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
10313     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
10314              V.getValueType().isInteger()) {
10315       // If a result value was tied to an input value, the computed result
10316       // may have a wider width than the expected result.  Extract the
10317       // relevant portion.
10318       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
10319     }
10320     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
10321     ResultVTs.push_back(ResultVT);
10322     ResultValues.push_back(V);
10323   };
10324 
10325   // Deal with output operands.
10326   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
10327     if (OpInfo.Type == InlineAsm::isOutput) {
10328       SDValue Val;
10329       // Skip trivial output operands.
10330       if (OpInfo.AssignedRegs.Regs.empty())
10331         continue;
10332 
10333       switch (OpInfo.ConstraintType) {
10334       case TargetLowering::C_Register:
10335       case TargetLowering::C_RegisterClass:
10336         Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
10337                                                   Chain, &Glue, &Call);
10338         break;
10339       case TargetLowering::C_Immediate:
10340       case TargetLowering::C_Other:
10341         Val = TLI.LowerAsmOutputForConstraint(Chain, Glue, getCurSDLoc(),
10342                                               OpInfo, DAG);
10343         break;
10344       case TargetLowering::C_Memory:
10345         break; // Already handled.
10346       case TargetLowering::C_Address:
10347         break; // Silence warning.
10348       case TargetLowering::C_Unknown:
10349         assert(false && "Unexpected unknown constraint");
10350       }
10351 
10352       // Indirect output manifest as stores. Record output chains.
10353       if (OpInfo.isIndirect) {
10354         const Value *Ptr = OpInfo.CallOperandVal;
10355         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
10356         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
10357                                      MachinePointerInfo(Ptr));
10358         OutChains.push_back(Store);
10359       } else {
10360         // generate CopyFromRegs to associated registers.
10361         assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
10362         if (Val.getOpcode() == ISD::MERGE_VALUES) {
10363           for (const SDValue &V : Val->op_values())
10364             handleRegAssign(V);
10365         } else
10366           handleRegAssign(Val);
10367       }
10368     }
10369   }
10370 
10371   // Set results.
10372   if (!ResultValues.empty()) {
10373     assert(CurResultType == ResultTypes.end() &&
10374            "Mismatch in number of ResultTypes");
10375     assert(ResultValues.size() == ResultTypes.size() &&
10376            "Mismatch in number of output operands in asm result");
10377 
10378     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
10379                             DAG.getVTList(ResultVTs), ResultValues);
10380     setValue(&Call, V);
10381   }
10382 
10383   // Collect store chains.
10384   if (!OutChains.empty())
10385     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
10386 
10387   if (EmitEHLabels) {
10388     Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel);
10389   }
10390 
10391   // Only Update Root if inline assembly has a memory effect.
10392   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr ||
10393       EmitEHLabels)
10394     DAG.setRoot(Chain);
10395 }
10396 
10397 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call,
10398                                              const Twine &Message) {
10399   LLVMContext &Ctx = *DAG.getContext();
10400   Ctx.emitError(&Call, Message);
10401 
10402   // Make sure we leave the DAG in a valid state
10403   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10404   SmallVector<EVT, 1> ValueVTs;
10405   ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs);
10406 
10407   if (ValueVTs.empty())
10408     return;
10409 
10410   SmallVector<SDValue, 1> Ops;
10411   for (const EVT &VT : ValueVTs)
10412     Ops.push_back(DAG.getUNDEF(VT));
10413 
10414   setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc()));
10415 }
10416 
10417 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
10418   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
10419                           MVT::Other, getRoot(),
10420                           getValue(I.getArgOperand(0)),
10421                           DAG.getSrcValue(I.getArgOperand(0))));
10422 }
10423 
10424 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
10425   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10426   const DataLayout &DL = DAG.getDataLayout();
10427   SDValue V = DAG.getVAArg(
10428       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
10429       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
10430       DL.getABITypeAlign(I.getType()).value());
10431   DAG.setRoot(V.getValue(1));
10432 
10433   if (I.getType()->isPointerTy())
10434     V = DAG.getPtrExtOrTrunc(
10435         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
10436   setValue(&I, V);
10437 }
10438 
10439 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
10440   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
10441                           MVT::Other, getRoot(),
10442                           getValue(I.getArgOperand(0)),
10443                           DAG.getSrcValue(I.getArgOperand(0))));
10444 }
10445 
10446 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
10447   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
10448                           MVT::Other, getRoot(),
10449                           getValue(I.getArgOperand(0)),
10450                           getValue(I.getArgOperand(1)),
10451                           DAG.getSrcValue(I.getArgOperand(0)),
10452                           DAG.getSrcValue(I.getArgOperand(1))));
10453 }
10454 
10455 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
10456                                                     const Instruction &I,
10457                                                     SDValue Op) {
10458   std::optional<ConstantRange> CR = getRange(I);
10459 
10460   if (!CR || CR->isFullSet() || CR->isEmptySet() || CR->isUpperWrapped())
10461     return Op;
10462 
10463   APInt Lo = CR->getUnsignedMin();
10464   if (!Lo.isMinValue())
10465     return Op;
10466 
10467   APInt Hi = CR->getUnsignedMax();
10468   unsigned Bits = std::max(Hi.getActiveBits(),
10469                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
10470 
10471   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
10472 
10473   SDLoc SL = getCurSDLoc();
10474 
10475   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
10476                              DAG.getValueType(SmallVT));
10477   unsigned NumVals = Op.getNode()->getNumValues();
10478   if (NumVals == 1)
10479     return ZExt;
10480 
10481   SmallVector<SDValue, 4> Ops;
10482 
10483   Ops.push_back(ZExt);
10484   for (unsigned I = 1; I != NumVals; ++I)
10485     Ops.push_back(Op.getValue(I));
10486 
10487   return DAG.getMergeValues(Ops, SL);
10488 }
10489 
10490 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
10491 /// the call being lowered.
10492 ///
10493 /// This is a helper for lowering intrinsics that follow a target calling
10494 /// convention or require stack pointer adjustment. Only a subset of the
10495 /// intrinsic's operands need to participate in the calling convention.
10496 void SelectionDAGBuilder::populateCallLoweringInfo(
10497     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
10498     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
10499     AttributeSet RetAttrs, bool IsPatchPoint) {
10500   TargetLowering::ArgListTy Args;
10501   Args.reserve(NumArgs);
10502 
10503   // Populate the argument list.
10504   // Attributes for args start at offset 1, after the return attribute.
10505   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
10506        ArgI != ArgE; ++ArgI) {
10507     const Value *V = Call->getOperand(ArgI);
10508 
10509     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
10510 
10511     TargetLowering::ArgListEntry Entry;
10512     Entry.Node = getValue(V);
10513     Entry.Ty = V->getType();
10514     Entry.setAttributes(Call, ArgI);
10515     Args.push_back(Entry);
10516   }
10517 
10518   CLI.setDebugLoc(getCurSDLoc())
10519       .setChain(getRoot())
10520       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args),
10521                  RetAttrs)
10522       .setDiscardResult(Call->use_empty())
10523       .setIsPatchPoint(IsPatchPoint)
10524       .setIsPreallocated(
10525           Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0);
10526 }
10527 
10528 /// Add a stack map intrinsic call's live variable operands to a stackmap
10529 /// or patchpoint target node's operand list.
10530 ///
10531 /// Constants are converted to TargetConstants purely as an optimization to
10532 /// avoid constant materialization and register allocation.
10533 ///
10534 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
10535 /// generate addess computation nodes, and so FinalizeISel can convert the
10536 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
10537 /// address materialization and register allocation, but may also be required
10538 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
10539 /// alloca in the entry block, then the runtime may assume that the alloca's
10540 /// StackMap location can be read immediately after compilation and that the
10541 /// location is valid at any point during execution (this is similar to the
10542 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
10543 /// only available in a register, then the runtime would need to trap when
10544 /// execution reaches the StackMap in order to read the alloca's location.
10545 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx,
10546                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
10547                                 SelectionDAGBuilder &Builder) {
10548   SelectionDAG &DAG = Builder.DAG;
10549   for (unsigned I = StartIdx; I < Call.arg_size(); I++) {
10550     SDValue Op = Builder.getValue(Call.getArgOperand(I));
10551 
10552     // Things on the stack are pointer-typed, meaning that they are already
10553     // legal and can be emitted directly to target nodes.
10554     if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
10555       Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType()));
10556     } else {
10557       // Otherwise emit a target independent node to be legalised.
10558       Ops.push_back(Builder.getValue(Call.getArgOperand(I)));
10559     }
10560   }
10561 }
10562 
10563 /// Lower llvm.experimental.stackmap.
10564 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
10565   // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>,
10566   //                                  [live variables...])
10567 
10568   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
10569 
10570   SDValue Chain, InGlue, Callee;
10571   SmallVector<SDValue, 32> Ops;
10572 
10573   SDLoc DL = getCurSDLoc();
10574   Callee = getValue(CI.getCalledOperand());
10575 
10576   // The stackmap intrinsic only records the live variables (the arguments
10577   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
10578   // intrinsic, this won't be lowered to a function call. This means we don't
10579   // have to worry about calling conventions and target specific lowering code.
10580   // Instead we perform the call lowering right here.
10581   //
10582   // chain, flag = CALLSEQ_START(chain, 0, 0)
10583   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
10584   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
10585   //
10586   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
10587   InGlue = Chain.getValue(1);
10588 
10589   // Add the STACKMAP operands, starting with DAG house-keeping.
10590   Ops.push_back(Chain);
10591   Ops.push_back(InGlue);
10592 
10593   // Add the <id>, <numShadowBytes> operands.
10594   //
10595   // These do not require legalisation, and can be emitted directly to target
10596   // constant nodes.
10597   SDValue ID = getValue(CI.getArgOperand(0));
10598   assert(ID.getValueType() == MVT::i64);
10599   SDValue IDConst =
10600       DAG.getTargetConstant(ID->getAsZExtVal(), DL, ID.getValueType());
10601   Ops.push_back(IDConst);
10602 
10603   SDValue Shad = getValue(CI.getArgOperand(1));
10604   assert(Shad.getValueType() == MVT::i32);
10605   SDValue ShadConst =
10606       DAG.getTargetConstant(Shad->getAsZExtVal(), DL, Shad.getValueType());
10607   Ops.push_back(ShadConst);
10608 
10609   // Add the live variables.
10610   addStackMapLiveVars(CI, 2, DL, Ops, *this);
10611 
10612   // Create the STACKMAP node.
10613   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
10614   Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops);
10615   InGlue = Chain.getValue(1);
10616 
10617   Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InGlue, DL);
10618 
10619   // Stackmaps don't generate values, so nothing goes into the NodeMap.
10620 
10621   // Set the root to the target-lowered call chain.
10622   DAG.setRoot(Chain);
10623 
10624   // Inform the Frame Information that we have a stackmap in this function.
10625   FuncInfo.MF->getFrameInfo().setHasStackMap();
10626 }
10627 
10628 /// Lower llvm.experimental.patchpoint directly to its target opcode.
10629 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB,
10630                                           const BasicBlock *EHPadBB) {
10631   // <ty> @llvm.experimental.patchpoint.<ty>(i64 <id>,
10632   //                                         i32 <numBytes>,
10633   //                                         i8* <target>,
10634   //                                         i32 <numArgs>,
10635   //                                         [Args...],
10636   //                                         [live variables...])
10637 
10638   CallingConv::ID CC = CB.getCallingConv();
10639   bool IsAnyRegCC = CC == CallingConv::AnyReg;
10640   bool HasDef = !CB.getType()->isVoidTy();
10641   SDLoc dl = getCurSDLoc();
10642   SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos));
10643 
10644   // Handle immediate and symbolic callees.
10645   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
10646     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
10647                                    /*isTarget=*/true);
10648   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
10649     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
10650                                          SDLoc(SymbolicCallee),
10651                                          SymbolicCallee->getValueType(0));
10652 
10653   // Get the real number of arguments participating in the call <numArgs>
10654   SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos));
10655   unsigned NumArgs = NArgVal->getAsZExtVal();
10656 
10657   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
10658   // Intrinsics include all meta-operands up to but not including CC.
10659   unsigned NumMetaOpers = PatchPointOpers::CCPos;
10660   assert(CB.arg_size() >= NumMetaOpers + NumArgs &&
10661          "Not enough arguments provided to the patchpoint intrinsic");
10662 
10663   // For AnyRegCC the arguments are lowered later on manually.
10664   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
10665   Type *ReturnTy =
10666       IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType();
10667 
10668   TargetLowering::CallLoweringInfo CLI(DAG);
10669   populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee,
10670                            ReturnTy, CB.getAttributes().getRetAttrs(), true);
10671   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
10672 
10673   SDNode *CallEnd = Result.second.getNode();
10674   if (CallEnd->getOpcode() == ISD::EH_LABEL)
10675     CallEnd = CallEnd->getOperand(0).getNode();
10676   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
10677     CallEnd = CallEnd->getOperand(0).getNode();
10678 
10679   /// Get a call instruction from the call sequence chain.
10680   /// Tail calls are not allowed.
10681   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
10682          "Expected a callseq node.");
10683   SDNode *Call = CallEnd->getOperand(0).getNode();
10684   bool HasGlue = Call->getGluedNode();
10685 
10686   // Replace the target specific call node with the patchable intrinsic.
10687   SmallVector<SDValue, 8> Ops;
10688 
10689   // Push the chain.
10690   Ops.push_back(*(Call->op_begin()));
10691 
10692   // Optionally, push the glue (if any).
10693   if (HasGlue)
10694     Ops.push_back(*(Call->op_end() - 1));
10695 
10696   // Push the register mask info.
10697   if (HasGlue)
10698     Ops.push_back(*(Call->op_end() - 2));
10699   else
10700     Ops.push_back(*(Call->op_end() - 1));
10701 
10702   // Add the <id> and <numBytes> constants.
10703   SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos));
10704   Ops.push_back(DAG.getTargetConstant(IDVal->getAsZExtVal(), dl, MVT::i64));
10705   SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos));
10706   Ops.push_back(DAG.getTargetConstant(NBytesVal->getAsZExtVal(), dl, MVT::i32));
10707 
10708   // Add the callee.
10709   Ops.push_back(Callee);
10710 
10711   // Adjust <numArgs> to account for any arguments that have been passed on the
10712   // stack instead.
10713   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
10714   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
10715   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
10716   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
10717 
10718   // Add the calling convention
10719   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
10720 
10721   // Add the arguments we omitted previously. The register allocator should
10722   // place these in any free register.
10723   if (IsAnyRegCC)
10724     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
10725       Ops.push_back(getValue(CB.getArgOperand(i)));
10726 
10727   // Push the arguments from the call instruction.
10728   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
10729   Ops.append(Call->op_begin() + 2, e);
10730 
10731   // Push live variables for the stack map.
10732   addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this);
10733 
10734   SDVTList NodeTys;
10735   if (IsAnyRegCC && HasDef) {
10736     // Create the return types based on the intrinsic definition
10737     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10738     SmallVector<EVT, 3> ValueVTs;
10739     ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs);
10740     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
10741 
10742     // There is always a chain and a glue type at the end
10743     ValueVTs.push_back(MVT::Other);
10744     ValueVTs.push_back(MVT::Glue);
10745     NodeTys = DAG.getVTList(ValueVTs);
10746   } else
10747     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
10748 
10749   // Replace the target specific call node with a PATCHPOINT node.
10750   SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops);
10751 
10752   // Update the NodeMap.
10753   if (HasDef) {
10754     if (IsAnyRegCC)
10755       setValue(&CB, SDValue(PPV.getNode(), 0));
10756     else
10757       setValue(&CB, Result.first);
10758   }
10759 
10760   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
10761   // call sequence. Furthermore the location of the chain and glue can change
10762   // when the AnyReg calling convention is used and the intrinsic returns a
10763   // value.
10764   if (IsAnyRegCC && HasDef) {
10765     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
10766     SDValue To[] = {PPV.getValue(1), PPV.getValue(2)};
10767     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
10768   } else
10769     DAG.ReplaceAllUsesWith(Call, PPV.getNode());
10770   DAG.DeleteNode(Call);
10771 
10772   // Inform the Frame Information that we have a patchpoint in this function.
10773   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
10774 }
10775 
10776 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
10777                                             unsigned Intrinsic) {
10778   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10779   SDValue Op1 = getValue(I.getArgOperand(0));
10780   SDValue Op2;
10781   if (I.arg_size() > 1)
10782     Op2 = getValue(I.getArgOperand(1));
10783   SDLoc dl = getCurSDLoc();
10784   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
10785   SDValue Res;
10786   SDNodeFlags SDFlags;
10787   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
10788     SDFlags.copyFMF(*FPMO);
10789 
10790   switch (Intrinsic) {
10791   case Intrinsic::vector_reduce_fadd:
10792     if (SDFlags.hasAllowReassociation())
10793       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
10794                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags),
10795                         SDFlags);
10796     else
10797       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags);
10798     break;
10799   case Intrinsic::vector_reduce_fmul:
10800     if (SDFlags.hasAllowReassociation())
10801       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
10802                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags),
10803                         SDFlags);
10804     else
10805       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags);
10806     break;
10807   case Intrinsic::vector_reduce_add:
10808     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
10809     break;
10810   case Intrinsic::vector_reduce_mul:
10811     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
10812     break;
10813   case Intrinsic::vector_reduce_and:
10814     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
10815     break;
10816   case Intrinsic::vector_reduce_or:
10817     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
10818     break;
10819   case Intrinsic::vector_reduce_xor:
10820     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
10821     break;
10822   case Intrinsic::vector_reduce_smax:
10823     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
10824     break;
10825   case Intrinsic::vector_reduce_smin:
10826     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
10827     break;
10828   case Intrinsic::vector_reduce_umax:
10829     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
10830     break;
10831   case Intrinsic::vector_reduce_umin:
10832     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
10833     break;
10834   case Intrinsic::vector_reduce_fmax:
10835     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
10836     break;
10837   case Intrinsic::vector_reduce_fmin:
10838     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
10839     break;
10840   case Intrinsic::vector_reduce_fmaximum:
10841     Res = DAG.getNode(ISD::VECREDUCE_FMAXIMUM, dl, VT, Op1, SDFlags);
10842     break;
10843   case Intrinsic::vector_reduce_fminimum:
10844     Res = DAG.getNode(ISD::VECREDUCE_FMINIMUM, dl, VT, Op1, SDFlags);
10845     break;
10846   default:
10847     llvm_unreachable("Unhandled vector reduce intrinsic");
10848   }
10849   setValue(&I, Res);
10850 }
10851 
10852 /// Returns an AttributeList representing the attributes applied to the return
10853 /// value of the given call.
10854 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
10855   SmallVector<Attribute::AttrKind, 2> Attrs;
10856   if (CLI.RetSExt)
10857     Attrs.push_back(Attribute::SExt);
10858   if (CLI.RetZExt)
10859     Attrs.push_back(Attribute::ZExt);
10860   if (CLI.IsInReg)
10861     Attrs.push_back(Attribute::InReg);
10862 
10863   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
10864                             Attrs);
10865 }
10866 
10867 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
10868 /// implementation, which just calls LowerCall.
10869 /// FIXME: When all targets are
10870 /// migrated to using LowerCall, this hook should be integrated into SDISel.
10871 std::pair<SDValue, SDValue>
10872 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
10873   // Handle the incoming return values from the call.
10874   CLI.Ins.clear();
10875   Type *OrigRetTy = CLI.RetTy;
10876   SmallVector<EVT, 4> RetTys;
10877   SmallVector<TypeSize, 4> Offsets;
10878   auto &DL = CLI.DAG.getDataLayout();
10879   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
10880 
10881   if (CLI.IsPostTypeLegalization) {
10882     // If we are lowering a libcall after legalization, split the return type.
10883     SmallVector<EVT, 4> OldRetTys;
10884     SmallVector<TypeSize, 4> OldOffsets;
10885     RetTys.swap(OldRetTys);
10886     Offsets.swap(OldOffsets);
10887 
10888     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
10889       EVT RetVT = OldRetTys[i];
10890       uint64_t Offset = OldOffsets[i];
10891       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
10892       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
10893       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
10894       RetTys.append(NumRegs, RegisterVT);
10895       for (unsigned j = 0; j != NumRegs; ++j)
10896         Offsets.push_back(TypeSize::getFixed(Offset + j * RegisterVTByteSZ));
10897     }
10898   }
10899 
10900   SmallVector<ISD::OutputArg, 4> Outs;
10901   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
10902 
10903   bool CanLowerReturn =
10904       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
10905                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
10906 
10907   SDValue DemoteStackSlot;
10908   int DemoteStackIdx = -100;
10909   if (!CanLowerReturn) {
10910     // FIXME: equivalent assert?
10911     // assert(!CS.hasInAllocaArgument() &&
10912     //        "sret demotion is incompatible with inalloca");
10913     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
10914     Align Alignment = DL.getPrefTypeAlign(CLI.RetTy);
10915     MachineFunction &MF = CLI.DAG.getMachineFunction();
10916     DemoteStackIdx =
10917         MF.getFrameInfo().CreateStackObject(TySize, Alignment, false);
10918     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
10919                                               DL.getAllocaAddrSpace());
10920 
10921     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
10922     ArgListEntry Entry;
10923     Entry.Node = DemoteStackSlot;
10924     Entry.Ty = StackSlotPtrType;
10925     Entry.IsSExt = false;
10926     Entry.IsZExt = false;
10927     Entry.IsInReg = false;
10928     Entry.IsSRet = true;
10929     Entry.IsNest = false;
10930     Entry.IsByVal = false;
10931     Entry.IsByRef = false;
10932     Entry.IsReturned = false;
10933     Entry.IsSwiftSelf = false;
10934     Entry.IsSwiftAsync = false;
10935     Entry.IsSwiftError = false;
10936     Entry.IsCFGuardTarget = false;
10937     Entry.Alignment = Alignment;
10938     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
10939     CLI.NumFixedArgs += 1;
10940     CLI.getArgs()[0].IndirectType = CLI.RetTy;
10941     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
10942 
10943     // sret demotion isn't compatible with tail-calls, since the sret argument
10944     // points into the callers stack frame.
10945     CLI.IsTailCall = false;
10946   } else {
10947     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
10948         CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL);
10949     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
10950       ISD::ArgFlagsTy Flags;
10951       if (NeedsRegBlock) {
10952         Flags.setInConsecutiveRegs();
10953         if (I == RetTys.size() - 1)
10954           Flags.setInConsecutiveRegsLast();
10955       }
10956       EVT VT = RetTys[I];
10957       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10958                                                      CLI.CallConv, VT);
10959       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10960                                                        CLI.CallConv, VT);
10961       for (unsigned i = 0; i != NumRegs; ++i) {
10962         ISD::InputArg MyFlags;
10963         MyFlags.Flags = Flags;
10964         MyFlags.VT = RegisterVT;
10965         MyFlags.ArgVT = VT;
10966         MyFlags.Used = CLI.IsReturnValueUsed;
10967         if (CLI.RetTy->isPointerTy()) {
10968           MyFlags.Flags.setPointer();
10969           MyFlags.Flags.setPointerAddrSpace(
10970               cast<PointerType>(CLI.RetTy)->getAddressSpace());
10971         }
10972         if (CLI.RetSExt)
10973           MyFlags.Flags.setSExt();
10974         if (CLI.RetZExt)
10975           MyFlags.Flags.setZExt();
10976         if (CLI.IsInReg)
10977           MyFlags.Flags.setInReg();
10978         CLI.Ins.push_back(MyFlags);
10979       }
10980     }
10981   }
10982 
10983   // We push in swifterror return as the last element of CLI.Ins.
10984   ArgListTy &Args = CLI.getArgs();
10985   if (supportSwiftError()) {
10986     for (const ArgListEntry &Arg : Args) {
10987       if (Arg.IsSwiftError) {
10988         ISD::InputArg MyFlags;
10989         MyFlags.VT = getPointerTy(DL);
10990         MyFlags.ArgVT = EVT(getPointerTy(DL));
10991         MyFlags.Flags.setSwiftError();
10992         CLI.Ins.push_back(MyFlags);
10993       }
10994     }
10995   }
10996 
10997   // Handle all of the outgoing arguments.
10998   CLI.Outs.clear();
10999   CLI.OutVals.clear();
11000   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
11001     SmallVector<EVT, 4> ValueVTs;
11002     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
11003     // FIXME: Split arguments if CLI.IsPostTypeLegalization
11004     Type *FinalType = Args[i].Ty;
11005     if (Args[i].IsByVal)
11006       FinalType = Args[i].IndirectType;
11007     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
11008         FinalType, CLI.CallConv, CLI.IsVarArg, DL);
11009     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
11010          ++Value) {
11011       EVT VT = ValueVTs[Value];
11012       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
11013       SDValue Op = SDValue(Args[i].Node.getNode(),
11014                            Args[i].Node.getResNo() + Value);
11015       ISD::ArgFlagsTy Flags;
11016 
11017       // Certain targets (such as MIPS), may have a different ABI alignment
11018       // for a type depending on the context. Give the target a chance to
11019       // specify the alignment it wants.
11020       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
11021       Flags.setOrigAlign(OriginalAlignment);
11022 
11023       if (Args[i].Ty->isPointerTy()) {
11024         Flags.setPointer();
11025         Flags.setPointerAddrSpace(
11026             cast<PointerType>(Args[i].Ty)->getAddressSpace());
11027       }
11028       if (Args[i].IsZExt)
11029         Flags.setZExt();
11030       if (Args[i].IsSExt)
11031         Flags.setSExt();
11032       if (Args[i].IsNoExt)
11033         Flags.setNoExt();
11034       if (Args[i].IsInReg) {
11035         // If we are using vectorcall calling convention, a structure that is
11036         // passed InReg - is surely an HVA
11037         if (CLI.CallConv == CallingConv::X86_VectorCall &&
11038             isa<StructType>(FinalType)) {
11039           // The first value of a structure is marked
11040           if (0 == Value)
11041             Flags.setHvaStart();
11042           Flags.setHva();
11043         }
11044         // Set InReg Flag
11045         Flags.setInReg();
11046       }
11047       if (Args[i].IsSRet)
11048         Flags.setSRet();
11049       if (Args[i].IsSwiftSelf)
11050         Flags.setSwiftSelf();
11051       if (Args[i].IsSwiftAsync)
11052         Flags.setSwiftAsync();
11053       if (Args[i].IsSwiftError)
11054         Flags.setSwiftError();
11055       if (Args[i].IsCFGuardTarget)
11056         Flags.setCFGuardTarget();
11057       if (Args[i].IsByVal)
11058         Flags.setByVal();
11059       if (Args[i].IsByRef)
11060         Flags.setByRef();
11061       if (Args[i].IsPreallocated) {
11062         Flags.setPreallocated();
11063         // Set the byval flag for CCAssignFn callbacks that don't know about
11064         // preallocated.  This way we can know how many bytes we should've
11065         // allocated and how many bytes a callee cleanup function will pop.  If
11066         // we port preallocated to more targets, we'll have to add custom
11067         // preallocated handling in the various CC lowering callbacks.
11068         Flags.setByVal();
11069       }
11070       if (Args[i].IsInAlloca) {
11071         Flags.setInAlloca();
11072         // Set the byval flag for CCAssignFn callbacks that don't know about
11073         // inalloca.  This way we can know how many bytes we should've allocated
11074         // and how many bytes a callee cleanup function will pop.  If we port
11075         // inalloca to more targets, we'll have to add custom inalloca handling
11076         // in the various CC lowering callbacks.
11077         Flags.setByVal();
11078       }
11079       Align MemAlign;
11080       if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) {
11081         unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType);
11082         Flags.setByValSize(FrameSize);
11083 
11084         // info is not there but there are cases it cannot get right.
11085         if (auto MA = Args[i].Alignment)
11086           MemAlign = *MA;
11087         else
11088           MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL));
11089       } else if (auto MA = Args[i].Alignment) {
11090         MemAlign = *MA;
11091       } else {
11092         MemAlign = OriginalAlignment;
11093       }
11094       Flags.setMemAlign(MemAlign);
11095       if (Args[i].IsNest)
11096         Flags.setNest();
11097       if (NeedsRegBlock)
11098         Flags.setInConsecutiveRegs();
11099 
11100       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
11101                                                  CLI.CallConv, VT);
11102       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
11103                                                         CLI.CallConv, VT);
11104       SmallVector<SDValue, 4> Parts(NumParts);
11105       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
11106 
11107       if (Args[i].IsSExt)
11108         ExtendKind = ISD::SIGN_EXTEND;
11109       else if (Args[i].IsZExt)
11110         ExtendKind = ISD::ZERO_EXTEND;
11111 
11112       // Conservatively only handle 'returned' on non-vectors that can be lowered,
11113       // for now.
11114       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
11115           CanLowerReturn) {
11116         assert((CLI.RetTy == Args[i].Ty ||
11117                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
11118                  CLI.RetTy->getPointerAddressSpace() ==
11119                      Args[i].Ty->getPointerAddressSpace())) &&
11120                RetTys.size() == NumValues && "unexpected use of 'returned'");
11121         // Before passing 'returned' to the target lowering code, ensure that
11122         // either the register MVT and the actual EVT are the same size or that
11123         // the return value and argument are extended in the same way; in these
11124         // cases it's safe to pass the argument register value unchanged as the
11125         // return register value (although it's at the target's option whether
11126         // to do so)
11127         // TODO: allow code generation to take advantage of partially preserved
11128         // registers rather than clobbering the entire register when the
11129         // parameter extension method is not compatible with the return
11130         // extension method
11131         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
11132             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
11133              CLI.RetZExt == Args[i].IsZExt))
11134           Flags.setReturned();
11135       }
11136 
11137       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB,
11138                      CLI.CallConv, ExtendKind);
11139 
11140       for (unsigned j = 0; j != NumParts; ++j) {
11141         // if it isn't first piece, alignment must be 1
11142         // For scalable vectors the scalable part is currently handled
11143         // by individual targets, so we just use the known minimum size here.
11144         ISD::OutputArg MyFlags(
11145             Flags, Parts[j].getValueType().getSimpleVT(), VT,
11146             i < CLI.NumFixedArgs, i,
11147             j * Parts[j].getValueType().getStoreSize().getKnownMinValue());
11148         if (NumParts > 1 && j == 0)
11149           MyFlags.Flags.setSplit();
11150         else if (j != 0) {
11151           MyFlags.Flags.setOrigAlign(Align(1));
11152           if (j == NumParts - 1)
11153             MyFlags.Flags.setSplitEnd();
11154         }
11155 
11156         CLI.Outs.push_back(MyFlags);
11157         CLI.OutVals.push_back(Parts[j]);
11158       }
11159 
11160       if (NeedsRegBlock && Value == NumValues - 1)
11161         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
11162     }
11163   }
11164 
11165   SmallVector<SDValue, 4> InVals;
11166   CLI.Chain = LowerCall(CLI, InVals);
11167 
11168   // Update CLI.InVals to use outside of this function.
11169   CLI.InVals = InVals;
11170 
11171   // Verify that the target's LowerCall behaved as expected.
11172   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
11173          "LowerCall didn't return a valid chain!");
11174   assert((!CLI.IsTailCall || InVals.empty()) &&
11175          "LowerCall emitted a return value for a tail call!");
11176   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
11177          "LowerCall didn't emit the correct number of values!");
11178 
11179   // For a tail call, the return value is merely live-out and there aren't
11180   // any nodes in the DAG representing it. Return a special value to
11181   // indicate that a tail call has been emitted and no more Instructions
11182   // should be processed in the current block.
11183   if (CLI.IsTailCall) {
11184     CLI.DAG.setRoot(CLI.Chain);
11185     return std::make_pair(SDValue(), SDValue());
11186   }
11187 
11188 #ifndef NDEBUG
11189   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
11190     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
11191     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
11192            "LowerCall emitted a value with the wrong type!");
11193   }
11194 #endif
11195 
11196   SmallVector<SDValue, 4> ReturnValues;
11197   if (!CanLowerReturn) {
11198     // The instruction result is the result of loading from the
11199     // hidden sret parameter.
11200     SmallVector<EVT, 1> PVTs;
11201     Type *PtrRetTy =
11202         PointerType::get(OrigRetTy->getContext(), DL.getAllocaAddrSpace());
11203 
11204     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
11205     assert(PVTs.size() == 1 && "Pointers should fit in one register");
11206     EVT PtrVT = PVTs[0];
11207 
11208     unsigned NumValues = RetTys.size();
11209     ReturnValues.resize(NumValues);
11210     SmallVector<SDValue, 4> Chains(NumValues);
11211 
11212     // An aggregate return value cannot wrap around the address space, so
11213     // offsets to its parts don't wrap either.
11214     SDNodeFlags Flags;
11215     Flags.setNoUnsignedWrap(true);
11216 
11217     MachineFunction &MF = CLI.DAG.getMachineFunction();
11218     Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx);
11219     for (unsigned i = 0; i < NumValues; ++i) {
11220       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
11221                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
11222                                                         PtrVT), Flags);
11223       SDValue L = CLI.DAG.getLoad(
11224           RetTys[i], CLI.DL, CLI.Chain, Add,
11225           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
11226                                             DemoteStackIdx, Offsets[i]),
11227           HiddenSRetAlign);
11228       ReturnValues[i] = L;
11229       Chains[i] = L.getValue(1);
11230     }
11231 
11232     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
11233   } else {
11234     // Collect the legal value parts into potentially illegal values
11235     // that correspond to the original function's return values.
11236     std::optional<ISD::NodeType> AssertOp;
11237     if (CLI.RetSExt)
11238       AssertOp = ISD::AssertSext;
11239     else if (CLI.RetZExt)
11240       AssertOp = ISD::AssertZext;
11241     unsigned CurReg = 0;
11242     for (EVT VT : RetTys) {
11243       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
11244                                                      CLI.CallConv, VT);
11245       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
11246                                                        CLI.CallConv, VT);
11247 
11248       ReturnValues.push_back(getCopyFromParts(
11249           CLI.DAG, CLI.DL, &InVals[CurReg], NumRegs, RegisterVT, VT, nullptr,
11250           CLI.Chain, CLI.CallConv, AssertOp));
11251       CurReg += NumRegs;
11252     }
11253 
11254     // For a function returning void, there is no return value. We can't create
11255     // such a node, so we just return a null return value in that case. In
11256     // that case, nothing will actually look at the value.
11257     if (ReturnValues.empty())
11258       return std::make_pair(SDValue(), CLI.Chain);
11259   }
11260 
11261   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
11262                                 CLI.DAG.getVTList(RetTys), ReturnValues);
11263   return std::make_pair(Res, CLI.Chain);
11264 }
11265 
11266 /// Places new result values for the node in Results (their number
11267 /// and types must exactly match those of the original return values of
11268 /// the node), or leaves Results empty, which indicates that the node is not
11269 /// to be custom lowered after all.
11270 void TargetLowering::LowerOperationWrapper(SDNode *N,
11271                                            SmallVectorImpl<SDValue> &Results,
11272                                            SelectionDAG &DAG) const {
11273   SDValue Res = LowerOperation(SDValue(N, 0), DAG);
11274 
11275   if (!Res.getNode())
11276     return;
11277 
11278   // If the original node has one result, take the return value from
11279   // LowerOperation as is. It might not be result number 0.
11280   if (N->getNumValues() == 1) {
11281     Results.push_back(Res);
11282     return;
11283   }
11284 
11285   // If the original node has multiple results, then the return node should
11286   // have the same number of results.
11287   assert((N->getNumValues() == Res->getNumValues()) &&
11288       "Lowering returned the wrong number of results!");
11289 
11290   // Places new result values base on N result number.
11291   for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
11292     Results.push_back(Res.getValue(I));
11293 }
11294 
11295 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
11296   llvm_unreachable("LowerOperation not implemented for this target!");
11297 }
11298 
11299 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V,
11300                                                      unsigned Reg,
11301                                                      ISD::NodeType ExtendType) {
11302   SDValue Op = getNonRegisterValue(V);
11303   assert((Op.getOpcode() != ISD::CopyFromReg ||
11304           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
11305          "Copy from a reg to the same reg!");
11306   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
11307 
11308   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11309   // If this is an InlineAsm we have to match the registers required, not the
11310   // notional registers required by the type.
11311 
11312   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
11313                    std::nullopt); // This is not an ABI copy.
11314   SDValue Chain = DAG.getEntryNode();
11315 
11316   if (ExtendType == ISD::ANY_EXTEND) {
11317     auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V);
11318     if (PreferredExtendIt != FuncInfo.PreferredExtendType.end())
11319       ExtendType = PreferredExtendIt->second;
11320   }
11321   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
11322   PendingExports.push_back(Chain);
11323 }
11324 
11325 #include "llvm/CodeGen/SelectionDAGISel.h"
11326 
11327 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
11328 /// entry block, return true.  This includes arguments used by switches, since
11329 /// the switch may expand into multiple basic blocks.
11330 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
11331   // With FastISel active, we may be splitting blocks, so force creation
11332   // of virtual registers for all non-dead arguments.
11333   if (FastISel)
11334     return A->use_empty();
11335 
11336   const BasicBlock &Entry = A->getParent()->front();
11337   for (const User *U : A->users())
11338     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
11339       return false;  // Use not in entry block.
11340 
11341   return true;
11342 }
11343 
11344 using ArgCopyElisionMapTy =
11345     DenseMap<const Argument *,
11346              std::pair<const AllocaInst *, const StoreInst *>>;
11347 
11348 /// Scan the entry block of the function in FuncInfo for arguments that look
11349 /// like copies into a local alloca. Record any copied arguments in
11350 /// ArgCopyElisionCandidates.
11351 static void
11352 findArgumentCopyElisionCandidates(const DataLayout &DL,
11353                                   FunctionLoweringInfo *FuncInfo,
11354                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
11355   // Record the state of every static alloca used in the entry block. Argument
11356   // allocas are all used in the entry block, so we need approximately as many
11357   // entries as we have arguments.
11358   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
11359   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
11360   unsigned NumArgs = FuncInfo->Fn->arg_size();
11361   StaticAllocas.reserve(NumArgs * 2);
11362 
11363   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
11364     if (!V)
11365       return nullptr;
11366     V = V->stripPointerCasts();
11367     const auto *AI = dyn_cast<AllocaInst>(V);
11368     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
11369       return nullptr;
11370     auto Iter = StaticAllocas.insert({AI, Unknown});
11371     return &Iter.first->second;
11372   };
11373 
11374   // Look for stores of arguments to static allocas. Look through bitcasts and
11375   // GEPs to handle type coercions, as long as the alloca is fully initialized
11376   // by the store. Any non-store use of an alloca escapes it and any subsequent
11377   // unanalyzed store might write it.
11378   // FIXME: Handle structs initialized with multiple stores.
11379   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
11380     // Look for stores, and handle non-store uses conservatively.
11381     const auto *SI = dyn_cast<StoreInst>(&I);
11382     if (!SI) {
11383       // We will look through cast uses, so ignore them completely.
11384       if (I.isCast())
11385         continue;
11386       // Ignore debug info and pseudo op intrinsics, they don't escape or store
11387       // to allocas.
11388       if (I.isDebugOrPseudoInst())
11389         continue;
11390       // This is an unknown instruction. Assume it escapes or writes to all
11391       // static alloca operands.
11392       for (const Use &U : I.operands()) {
11393         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
11394           *Info = StaticAllocaInfo::Clobbered;
11395       }
11396       continue;
11397     }
11398 
11399     // If the stored value is a static alloca, mark it as escaped.
11400     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
11401       *Info = StaticAllocaInfo::Clobbered;
11402 
11403     // Check if the destination is a static alloca.
11404     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
11405     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
11406     if (!Info)
11407       continue;
11408     const AllocaInst *AI = cast<AllocaInst>(Dst);
11409 
11410     // Skip allocas that have been initialized or clobbered.
11411     if (*Info != StaticAllocaInfo::Unknown)
11412       continue;
11413 
11414     // Check if the stored value is an argument, and that this store fully
11415     // initializes the alloca.
11416     // If the argument type has padding bits we can't directly forward a pointer
11417     // as the upper bits may contain garbage.
11418     // Don't elide copies from the same argument twice.
11419     const Value *Val = SI->getValueOperand()->stripPointerCasts();
11420     const auto *Arg = dyn_cast<Argument>(Val);
11421     if (!Arg || Arg->hasPassPointeeByValueCopyAttr() ||
11422         Arg->getType()->isEmptyTy() ||
11423         DL.getTypeStoreSize(Arg->getType()) !=
11424             DL.getTypeAllocSize(AI->getAllocatedType()) ||
11425         !DL.typeSizeEqualsStoreSize(Arg->getType()) ||
11426         ArgCopyElisionCandidates.count(Arg)) {
11427       *Info = StaticAllocaInfo::Clobbered;
11428       continue;
11429     }
11430 
11431     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
11432                       << '\n');
11433 
11434     // Mark this alloca and store for argument copy elision.
11435     *Info = StaticAllocaInfo::Elidable;
11436     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
11437 
11438     // Stop scanning if we've seen all arguments. This will happen early in -O0
11439     // builds, which is useful, because -O0 builds have large entry blocks and
11440     // many allocas.
11441     if (ArgCopyElisionCandidates.size() == NumArgs)
11442       break;
11443   }
11444 }
11445 
11446 /// Try to elide argument copies from memory into a local alloca. Succeeds if
11447 /// ArgVal is a load from a suitable fixed stack object.
11448 static void tryToElideArgumentCopy(
11449     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
11450     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
11451     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
11452     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
11453     ArrayRef<SDValue> ArgVals, bool &ArgHasUses) {
11454   // Check if this is a load from a fixed stack object.
11455   auto *LNode = dyn_cast<LoadSDNode>(ArgVals[0]);
11456   if (!LNode)
11457     return;
11458   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
11459   if (!FINode)
11460     return;
11461 
11462   // Check that the fixed stack object is the right size and alignment.
11463   // Look at the alignment that the user wrote on the alloca instead of looking
11464   // at the stack object.
11465   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
11466   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
11467   const AllocaInst *AI = ArgCopyIter->second.first;
11468   int FixedIndex = FINode->getIndex();
11469   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
11470   int OldIndex = AllocaIndex;
11471   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
11472   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
11473     LLVM_DEBUG(
11474         dbgs() << "  argument copy elision failed due to bad fixed stack "
11475                   "object size\n");
11476     return;
11477   }
11478   Align RequiredAlignment = AI->getAlign();
11479   if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) {
11480     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
11481                          "greater than stack argument alignment ("
11482                       << DebugStr(RequiredAlignment) << " vs "
11483                       << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n");
11484     return;
11485   }
11486 
11487   // Perform the elision. Delete the old stack object and replace its only use
11488   // in the variable info map. Mark the stack object as mutable and aliased.
11489   LLVM_DEBUG({
11490     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
11491            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
11492            << '\n';
11493   });
11494   MFI.RemoveStackObject(OldIndex);
11495   MFI.setIsImmutableObjectIndex(FixedIndex, false);
11496   MFI.setIsAliasedObjectIndex(FixedIndex, true);
11497   AllocaIndex = FixedIndex;
11498   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
11499   for (SDValue ArgVal : ArgVals)
11500     Chains.push_back(ArgVal.getValue(1));
11501 
11502   // Avoid emitting code for the store implementing the copy.
11503   const StoreInst *SI = ArgCopyIter->second.second;
11504   ElidedArgCopyInstrs.insert(SI);
11505 
11506   // Check for uses of the argument again so that we can avoid exporting ArgVal
11507   // if it is't used by anything other than the store.
11508   for (const Value *U : Arg.users()) {
11509     if (U != SI) {
11510       ArgHasUses = true;
11511       break;
11512     }
11513   }
11514 }
11515 
11516 void SelectionDAGISel::LowerArguments(const Function &F) {
11517   SelectionDAG &DAG = SDB->DAG;
11518   SDLoc dl = SDB->getCurSDLoc();
11519   const DataLayout &DL = DAG.getDataLayout();
11520   SmallVector<ISD::InputArg, 16> Ins;
11521 
11522   // In Naked functions we aren't going to save any registers.
11523   if (F.hasFnAttribute(Attribute::Naked))
11524     return;
11525 
11526   if (!FuncInfo->CanLowerReturn) {
11527     // Put in an sret pointer parameter before all the other parameters.
11528     SmallVector<EVT, 1> ValueVTs;
11529     ComputeValueVTs(*TLI, DAG.getDataLayout(),
11530                     PointerType::get(F.getContext(),
11531                                      DAG.getDataLayout().getAllocaAddrSpace()),
11532                     ValueVTs);
11533 
11534     // NOTE: Assuming that a pointer will never break down to more than one VT
11535     // or one register.
11536     ISD::ArgFlagsTy Flags;
11537     Flags.setSRet();
11538     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
11539     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
11540                          ISD::InputArg::NoArgIndex, 0);
11541     Ins.push_back(RetArg);
11542   }
11543 
11544   // Look for stores of arguments to static allocas. Mark such arguments with a
11545   // flag to ask the target to give us the memory location of that argument if
11546   // available.
11547   ArgCopyElisionMapTy ArgCopyElisionCandidates;
11548   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
11549                                     ArgCopyElisionCandidates);
11550 
11551   // Set up the incoming argument description vector.
11552   for (const Argument &Arg : F.args()) {
11553     unsigned ArgNo = Arg.getArgNo();
11554     SmallVector<EVT, 4> ValueVTs;
11555     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
11556     bool isArgValueUsed = !Arg.use_empty();
11557     unsigned PartBase = 0;
11558     Type *FinalType = Arg.getType();
11559     if (Arg.hasAttribute(Attribute::ByVal))
11560       FinalType = Arg.getParamByValType();
11561     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
11562         FinalType, F.getCallingConv(), F.isVarArg(), DL);
11563     for (unsigned Value = 0, NumValues = ValueVTs.size();
11564          Value != NumValues; ++Value) {
11565       EVT VT = ValueVTs[Value];
11566       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
11567       ISD::ArgFlagsTy Flags;
11568 
11569 
11570       if (Arg.getType()->isPointerTy()) {
11571         Flags.setPointer();
11572         Flags.setPointerAddrSpace(
11573             cast<PointerType>(Arg.getType())->getAddressSpace());
11574       }
11575       if (Arg.hasAttribute(Attribute::ZExt))
11576         Flags.setZExt();
11577       if (Arg.hasAttribute(Attribute::SExt))
11578         Flags.setSExt();
11579       if (Arg.hasAttribute(Attribute::InReg)) {
11580         // If we are using vectorcall calling convention, a structure that is
11581         // passed InReg - is surely an HVA
11582         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
11583             isa<StructType>(Arg.getType())) {
11584           // The first value of a structure is marked
11585           if (0 == Value)
11586             Flags.setHvaStart();
11587           Flags.setHva();
11588         }
11589         // Set InReg Flag
11590         Flags.setInReg();
11591       }
11592       if (Arg.hasAttribute(Attribute::StructRet))
11593         Flags.setSRet();
11594       if (Arg.hasAttribute(Attribute::SwiftSelf))
11595         Flags.setSwiftSelf();
11596       if (Arg.hasAttribute(Attribute::SwiftAsync))
11597         Flags.setSwiftAsync();
11598       if (Arg.hasAttribute(Attribute::SwiftError))
11599         Flags.setSwiftError();
11600       if (Arg.hasAttribute(Attribute::ByVal))
11601         Flags.setByVal();
11602       if (Arg.hasAttribute(Attribute::ByRef))
11603         Flags.setByRef();
11604       if (Arg.hasAttribute(Attribute::InAlloca)) {
11605         Flags.setInAlloca();
11606         // Set the byval flag for CCAssignFn callbacks that don't know about
11607         // inalloca.  This way we can know how many bytes we should've allocated
11608         // and how many bytes a callee cleanup function will pop.  If we port
11609         // inalloca to more targets, we'll have to add custom inalloca handling
11610         // in the various CC lowering callbacks.
11611         Flags.setByVal();
11612       }
11613       if (Arg.hasAttribute(Attribute::Preallocated)) {
11614         Flags.setPreallocated();
11615         // Set the byval flag for CCAssignFn callbacks that don't know about
11616         // preallocated.  This way we can know how many bytes we should've
11617         // allocated and how many bytes a callee cleanup function will pop.  If
11618         // we port preallocated to more targets, we'll have to add custom
11619         // preallocated handling in the various CC lowering callbacks.
11620         Flags.setByVal();
11621       }
11622 
11623       // Certain targets (such as MIPS), may have a different ABI alignment
11624       // for a type depending on the context. Give the target a chance to
11625       // specify the alignment it wants.
11626       const Align OriginalAlignment(
11627           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
11628       Flags.setOrigAlign(OriginalAlignment);
11629 
11630       Align MemAlign;
11631       Type *ArgMemTy = nullptr;
11632       if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() ||
11633           Flags.isByRef()) {
11634         if (!ArgMemTy)
11635           ArgMemTy = Arg.getPointeeInMemoryValueType();
11636 
11637         uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy);
11638 
11639         // For in-memory arguments, size and alignment should be passed from FE.
11640         // BE will guess if this info is not there but there are cases it cannot
11641         // get right.
11642         if (auto ParamAlign = Arg.getParamStackAlign())
11643           MemAlign = *ParamAlign;
11644         else if ((ParamAlign = Arg.getParamAlign()))
11645           MemAlign = *ParamAlign;
11646         else
11647           MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL));
11648         if (Flags.isByRef())
11649           Flags.setByRefSize(MemSize);
11650         else
11651           Flags.setByValSize(MemSize);
11652       } else if (auto ParamAlign = Arg.getParamStackAlign()) {
11653         MemAlign = *ParamAlign;
11654       } else {
11655         MemAlign = OriginalAlignment;
11656       }
11657       Flags.setMemAlign(MemAlign);
11658 
11659       if (Arg.hasAttribute(Attribute::Nest))
11660         Flags.setNest();
11661       if (NeedsRegBlock)
11662         Flags.setInConsecutiveRegs();
11663       if (ArgCopyElisionCandidates.count(&Arg))
11664         Flags.setCopyElisionCandidate();
11665       if (Arg.hasAttribute(Attribute::Returned))
11666         Flags.setReturned();
11667 
11668       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
11669           *CurDAG->getContext(), F.getCallingConv(), VT);
11670       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
11671           *CurDAG->getContext(), F.getCallingConv(), VT);
11672       for (unsigned i = 0; i != NumRegs; ++i) {
11673         // For scalable vectors, use the minimum size; individual targets
11674         // are responsible for handling scalable vector arguments and
11675         // return values.
11676         ISD::InputArg MyFlags(
11677             Flags, RegisterVT, VT, isArgValueUsed, ArgNo,
11678             PartBase + i * RegisterVT.getStoreSize().getKnownMinValue());
11679         if (NumRegs > 1 && i == 0)
11680           MyFlags.Flags.setSplit();
11681         // if it isn't first piece, alignment must be 1
11682         else if (i > 0) {
11683           MyFlags.Flags.setOrigAlign(Align(1));
11684           if (i == NumRegs - 1)
11685             MyFlags.Flags.setSplitEnd();
11686         }
11687         Ins.push_back(MyFlags);
11688       }
11689       if (NeedsRegBlock && Value == NumValues - 1)
11690         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
11691       PartBase += VT.getStoreSize().getKnownMinValue();
11692     }
11693   }
11694 
11695   // Call the target to set up the argument values.
11696   SmallVector<SDValue, 8> InVals;
11697   SDValue NewRoot = TLI->LowerFormalArguments(
11698       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
11699 
11700   // Verify that the target's LowerFormalArguments behaved as expected.
11701   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
11702          "LowerFormalArguments didn't return a valid chain!");
11703   assert(InVals.size() == Ins.size() &&
11704          "LowerFormalArguments didn't emit the correct number of values!");
11705   LLVM_DEBUG({
11706     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
11707       assert(InVals[i].getNode() &&
11708              "LowerFormalArguments emitted a null value!");
11709       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
11710              "LowerFormalArguments emitted a value with the wrong type!");
11711     }
11712   });
11713 
11714   // Update the DAG with the new chain value resulting from argument lowering.
11715   DAG.setRoot(NewRoot);
11716 
11717   // Set up the argument values.
11718   unsigned i = 0;
11719   if (!FuncInfo->CanLowerReturn) {
11720     // Create a virtual register for the sret pointer, and put in a copy
11721     // from the sret argument into it.
11722     SmallVector<EVT, 1> ValueVTs;
11723     ComputeValueVTs(*TLI, DAG.getDataLayout(),
11724                     PointerType::get(F.getContext(),
11725                                      DAG.getDataLayout().getAllocaAddrSpace()),
11726                     ValueVTs);
11727     MVT VT = ValueVTs[0].getSimpleVT();
11728     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
11729     std::optional<ISD::NodeType> AssertOp;
11730     SDValue ArgValue =
11731         getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT, nullptr, NewRoot,
11732                          F.getCallingConv(), AssertOp);
11733 
11734     MachineFunction& MF = SDB->DAG.getMachineFunction();
11735     MachineRegisterInfo& RegInfo = MF.getRegInfo();
11736     Register SRetReg =
11737         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
11738     FuncInfo->DemoteRegister = SRetReg;
11739     NewRoot =
11740         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
11741     DAG.setRoot(NewRoot);
11742 
11743     // i indexes lowered arguments.  Bump it past the hidden sret argument.
11744     ++i;
11745   }
11746 
11747   SmallVector<SDValue, 4> Chains;
11748   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
11749   for (const Argument &Arg : F.args()) {
11750     SmallVector<SDValue, 4> ArgValues;
11751     SmallVector<EVT, 4> ValueVTs;
11752     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
11753     unsigned NumValues = ValueVTs.size();
11754     if (NumValues == 0)
11755       continue;
11756 
11757     bool ArgHasUses = !Arg.use_empty();
11758 
11759     // Elide the copying store if the target loaded this argument from a
11760     // suitable fixed stack object.
11761     if (Ins[i].Flags.isCopyElisionCandidate()) {
11762       unsigned NumParts = 0;
11763       for (EVT VT : ValueVTs)
11764         NumParts += TLI->getNumRegistersForCallingConv(*CurDAG->getContext(),
11765                                                        F.getCallingConv(), VT);
11766 
11767       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
11768                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
11769                              ArrayRef(&InVals[i], NumParts), ArgHasUses);
11770     }
11771 
11772     // If this argument is unused then remember its value. It is used to generate
11773     // debugging information.
11774     bool isSwiftErrorArg =
11775         TLI->supportSwiftError() &&
11776         Arg.hasAttribute(Attribute::SwiftError);
11777     if (!ArgHasUses && !isSwiftErrorArg) {
11778       SDB->setUnusedArgValue(&Arg, InVals[i]);
11779 
11780       // Also remember any frame index for use in FastISel.
11781       if (FrameIndexSDNode *FI =
11782           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
11783         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11784     }
11785 
11786     for (unsigned Val = 0; Val != NumValues; ++Val) {
11787       EVT VT = ValueVTs[Val];
11788       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
11789                                                       F.getCallingConv(), VT);
11790       unsigned NumParts = TLI->getNumRegistersForCallingConv(
11791           *CurDAG->getContext(), F.getCallingConv(), VT);
11792 
11793       // Even an apparent 'unused' swifterror argument needs to be returned. So
11794       // we do generate a copy for it that can be used on return from the
11795       // function.
11796       if (ArgHasUses || isSwiftErrorArg) {
11797         std::optional<ISD::NodeType> AssertOp;
11798         if (Arg.hasAttribute(Attribute::SExt))
11799           AssertOp = ISD::AssertSext;
11800         else if (Arg.hasAttribute(Attribute::ZExt))
11801           AssertOp = ISD::AssertZext;
11802 
11803         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
11804                                              PartVT, VT, nullptr, NewRoot,
11805                                              F.getCallingConv(), AssertOp));
11806       }
11807 
11808       i += NumParts;
11809     }
11810 
11811     // We don't need to do anything else for unused arguments.
11812     if (ArgValues.empty())
11813       continue;
11814 
11815     // Note down frame index.
11816     if (FrameIndexSDNode *FI =
11817         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
11818       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11819 
11820     SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues),
11821                                      SDB->getCurSDLoc());
11822 
11823     SDB->setValue(&Arg, Res);
11824     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
11825       // We want to associate the argument with the frame index, among
11826       // involved operands, that correspond to the lowest address. The
11827       // getCopyFromParts function, called earlier, is swapping the order of
11828       // the operands to BUILD_PAIR depending on endianness. The result of
11829       // that swapping is that the least significant bits of the argument will
11830       // be in the first operand of the BUILD_PAIR node, and the most
11831       // significant bits will be in the second operand.
11832       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
11833       if (LoadSDNode *LNode =
11834           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
11835         if (FrameIndexSDNode *FI =
11836             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
11837           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
11838     }
11839 
11840     // Analyses past this point are naive and don't expect an assertion.
11841     if (Res.getOpcode() == ISD::AssertZext)
11842       Res = Res.getOperand(0);
11843 
11844     // Update the SwiftErrorVRegDefMap.
11845     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
11846       Register Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
11847       if (Reg.isVirtual())
11848         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
11849                                    Reg);
11850     }
11851 
11852     // If this argument is live outside of the entry block, insert a copy from
11853     // wherever we got it to the vreg that other BB's will reference it as.
11854     if (Res.getOpcode() == ISD::CopyFromReg) {
11855       // If we can, though, try to skip creating an unnecessary vreg.
11856       // FIXME: This isn't very clean... it would be nice to make this more
11857       // general.
11858       Register Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
11859       if (Reg.isVirtual()) {
11860         FuncInfo->ValueMap[&Arg] = Reg;
11861         continue;
11862       }
11863     }
11864     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
11865       FuncInfo->InitializeRegForValue(&Arg);
11866       SDB->CopyToExportRegsIfNeeded(&Arg);
11867     }
11868   }
11869 
11870   if (!Chains.empty()) {
11871     Chains.push_back(NewRoot);
11872     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
11873   }
11874 
11875   DAG.setRoot(NewRoot);
11876 
11877   assert(i == InVals.size() && "Argument register count mismatch!");
11878 
11879   // If any argument copy elisions occurred and we have debug info, update the
11880   // stale frame indices used in the dbg.declare variable info table.
11881   if (!ArgCopyElisionFrameIndexMap.empty()) {
11882     for (MachineFunction::VariableDbgInfo &VI :
11883          MF->getInStackSlotVariableDbgInfo()) {
11884       auto I = ArgCopyElisionFrameIndexMap.find(VI.getStackSlot());
11885       if (I != ArgCopyElisionFrameIndexMap.end())
11886         VI.updateStackSlot(I->second);
11887     }
11888   }
11889 
11890   // Finally, if the target has anything special to do, allow it to do so.
11891   emitFunctionEntryCode();
11892 }
11893 
11894 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
11895 /// ensure constants are generated when needed.  Remember the virtual registers
11896 /// that need to be added to the Machine PHI nodes as input.  We cannot just
11897 /// directly add them, because expansion might result in multiple MBB's for one
11898 /// BB.  As such, the start of the BB might correspond to a different MBB than
11899 /// the end.
11900 void
11901 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
11902   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11903 
11904   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
11905 
11906   // Check PHI nodes in successors that expect a value to be available from this
11907   // block.
11908   for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) {
11909     if (!isa<PHINode>(SuccBB->begin())) continue;
11910     MachineBasicBlock *SuccMBB = FuncInfo.getMBB(SuccBB);
11911 
11912     // If this terminator has multiple identical successors (common for
11913     // switches), only handle each succ once.
11914     if (!SuccsHandled.insert(SuccMBB).second)
11915       continue;
11916 
11917     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
11918 
11919     // At this point we know that there is a 1-1 correspondence between LLVM PHI
11920     // nodes and Machine PHI nodes, but the incoming operands have not been
11921     // emitted yet.
11922     for (const PHINode &PN : SuccBB->phis()) {
11923       // Ignore dead phi's.
11924       if (PN.use_empty())
11925         continue;
11926 
11927       // Skip empty types
11928       if (PN.getType()->isEmptyTy())
11929         continue;
11930 
11931       unsigned Reg;
11932       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
11933 
11934       if (const auto *C = dyn_cast<Constant>(PHIOp)) {
11935         unsigned &RegOut = ConstantsOut[C];
11936         if (RegOut == 0) {
11937           RegOut = FuncInfo.CreateRegs(C);
11938           // We need to zero/sign extend ConstantInt phi operands to match
11939           // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo.
11940           ISD::NodeType ExtendType = ISD::ANY_EXTEND;
11941           if (auto *CI = dyn_cast<ConstantInt>(C))
11942             ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND
11943                                                     : ISD::ZERO_EXTEND;
11944           CopyValueToVirtualRegister(C, RegOut, ExtendType);
11945         }
11946         Reg = RegOut;
11947       } else {
11948         DenseMap<const Value *, Register>::iterator I =
11949           FuncInfo.ValueMap.find(PHIOp);
11950         if (I != FuncInfo.ValueMap.end())
11951           Reg = I->second;
11952         else {
11953           assert(isa<AllocaInst>(PHIOp) &&
11954                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
11955                  "Didn't codegen value into a register!??");
11956           Reg = FuncInfo.CreateRegs(PHIOp);
11957           CopyValueToVirtualRegister(PHIOp, Reg);
11958         }
11959       }
11960 
11961       // Remember that this register needs to added to the machine PHI node as
11962       // the input for this MBB.
11963       SmallVector<EVT, 4> ValueVTs;
11964       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
11965       for (EVT VT : ValueVTs) {
11966         const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
11967         for (unsigned i = 0; i != NumRegisters; ++i)
11968           FuncInfo.PHINodesToUpdate.push_back(
11969               std::make_pair(&*MBBI++, Reg + i));
11970         Reg += NumRegisters;
11971       }
11972     }
11973   }
11974 
11975   ConstantsOut.clear();
11976 }
11977 
11978 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
11979   MachineFunction::iterator I(MBB);
11980   if (++I == FuncInfo.MF->end())
11981     return nullptr;
11982   return &*I;
11983 }
11984 
11985 /// During lowering new call nodes can be created (such as memset, etc.).
11986 /// Those will become new roots of the current DAG, but complications arise
11987 /// when they are tail calls. In such cases, the call lowering will update
11988 /// the root, but the builder still needs to know that a tail call has been
11989 /// lowered in order to avoid generating an additional return.
11990 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
11991   // If the node is null, we do have a tail call.
11992   if (MaybeTC.getNode() != nullptr)
11993     DAG.setRoot(MaybeTC);
11994   else
11995     HasTailCall = true;
11996 }
11997 
11998 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
11999                                         MachineBasicBlock *SwitchMBB,
12000                                         MachineBasicBlock *DefaultMBB) {
12001   MachineFunction *CurMF = FuncInfo.MF;
12002   MachineBasicBlock *NextMBB = nullptr;
12003   MachineFunction::iterator BBI(W.MBB);
12004   if (++BBI != FuncInfo.MF->end())
12005     NextMBB = &*BBI;
12006 
12007   unsigned Size = W.LastCluster - W.FirstCluster + 1;
12008 
12009   BranchProbabilityInfo *BPI = FuncInfo.BPI;
12010 
12011   if (Size == 2 && W.MBB == SwitchMBB) {
12012     // If any two of the cases has the same destination, and if one value
12013     // is the same as the other, but has one bit unset that the other has set,
12014     // use bit manipulation to do two compares at once.  For example:
12015     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
12016     // TODO: This could be extended to merge any 2 cases in switches with 3
12017     // cases.
12018     // TODO: Handle cases where W.CaseBB != SwitchBB.
12019     CaseCluster &Small = *W.FirstCluster;
12020     CaseCluster &Big = *W.LastCluster;
12021 
12022     if (Small.Low == Small.High && Big.Low == Big.High &&
12023         Small.MBB == Big.MBB) {
12024       const APInt &SmallValue = Small.Low->getValue();
12025       const APInt &BigValue = Big.Low->getValue();
12026 
12027       // Check that there is only one bit different.
12028       APInt CommonBit = BigValue ^ SmallValue;
12029       if (CommonBit.isPowerOf2()) {
12030         SDValue CondLHS = getValue(Cond);
12031         EVT VT = CondLHS.getValueType();
12032         SDLoc DL = getCurSDLoc();
12033 
12034         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
12035                                  DAG.getConstant(CommonBit, DL, VT));
12036         SDValue Cond = DAG.getSetCC(
12037             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
12038             ISD::SETEQ);
12039 
12040         // Update successor info.
12041         // Both Small and Big will jump to Small.BB, so we sum up the
12042         // probabilities.
12043         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
12044         if (BPI)
12045           addSuccessorWithProb(
12046               SwitchMBB, DefaultMBB,
12047               // The default destination is the first successor in IR.
12048               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
12049         else
12050           addSuccessorWithProb(SwitchMBB, DefaultMBB);
12051 
12052         // Insert the true branch.
12053         SDValue BrCond =
12054             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
12055                         DAG.getBasicBlock(Small.MBB));
12056         // Insert the false branch.
12057         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
12058                              DAG.getBasicBlock(DefaultMBB));
12059 
12060         DAG.setRoot(BrCond);
12061         return;
12062       }
12063     }
12064   }
12065 
12066   if (TM.getOptLevel() != CodeGenOptLevel::None) {
12067     // Here, we order cases by probability so the most likely case will be
12068     // checked first. However, two clusters can have the same probability in
12069     // which case their relative ordering is non-deterministic. So we use Low
12070     // as a tie-breaker as clusters are guaranteed to never overlap.
12071     llvm::sort(W.FirstCluster, W.LastCluster + 1,
12072                [](const CaseCluster &a, const CaseCluster &b) {
12073       return a.Prob != b.Prob ?
12074              a.Prob > b.Prob :
12075              a.Low->getValue().slt(b.Low->getValue());
12076     });
12077 
12078     // Rearrange the case blocks so that the last one falls through if possible
12079     // without changing the order of probabilities.
12080     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
12081       --I;
12082       if (I->Prob > W.LastCluster->Prob)
12083         break;
12084       if (I->Kind == CC_Range && I->MBB == NextMBB) {
12085         std::swap(*I, *W.LastCluster);
12086         break;
12087       }
12088     }
12089   }
12090 
12091   // Compute total probability.
12092   BranchProbability DefaultProb = W.DefaultProb;
12093   BranchProbability UnhandledProbs = DefaultProb;
12094   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
12095     UnhandledProbs += I->Prob;
12096 
12097   MachineBasicBlock *CurMBB = W.MBB;
12098   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
12099     bool FallthroughUnreachable = false;
12100     MachineBasicBlock *Fallthrough;
12101     if (I == W.LastCluster) {
12102       // For the last cluster, fall through to the default destination.
12103       Fallthrough = DefaultMBB;
12104       FallthroughUnreachable = isa<UnreachableInst>(
12105           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
12106     } else {
12107       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
12108       CurMF->insert(BBI, Fallthrough);
12109       // Put Cond in a virtual register to make it available from the new blocks.
12110       ExportFromCurrentBlock(Cond);
12111     }
12112     UnhandledProbs -= I->Prob;
12113 
12114     switch (I->Kind) {
12115       case CC_JumpTable: {
12116         // FIXME: Optimize away range check based on pivot comparisons.
12117         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
12118         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
12119 
12120         // The jump block hasn't been inserted yet; insert it here.
12121         MachineBasicBlock *JumpMBB = JT->MBB;
12122         CurMF->insert(BBI, JumpMBB);
12123 
12124         auto JumpProb = I->Prob;
12125         auto FallthroughProb = UnhandledProbs;
12126 
12127         // If the default statement is a target of the jump table, we evenly
12128         // distribute the default probability to successors of CurMBB. Also
12129         // update the probability on the edge from JumpMBB to Fallthrough.
12130         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
12131                                               SE = JumpMBB->succ_end();
12132              SI != SE; ++SI) {
12133           if (*SI == DefaultMBB) {
12134             JumpProb += DefaultProb / 2;
12135             FallthroughProb -= DefaultProb / 2;
12136             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
12137             JumpMBB->normalizeSuccProbs();
12138             break;
12139           }
12140         }
12141 
12142         // If the default clause is unreachable, propagate that knowledge into
12143         // JTH->FallthroughUnreachable which will use it to suppress the range
12144         // check.
12145         //
12146         // However, don't do this if we're doing branch target enforcement,
12147         // because a table branch _without_ a range check can be a tempting JOP
12148         // gadget - out-of-bounds inputs that are impossible in correct
12149         // execution become possible again if an attacker can influence the
12150         // control flow. So if an attacker doesn't already have a BTI bypass
12151         // available, we don't want them to be able to get one out of this
12152         // table branch.
12153         if (FallthroughUnreachable) {
12154           Function &CurFunc = CurMF->getFunction();
12155           if (!CurFunc.hasFnAttribute("branch-target-enforcement"))
12156             JTH->FallthroughUnreachable = true;
12157         }
12158 
12159         if (!JTH->FallthroughUnreachable)
12160           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
12161         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
12162         CurMBB->normalizeSuccProbs();
12163 
12164         // The jump table header will be inserted in our current block, do the
12165         // range check, and fall through to our fallthrough block.
12166         JTH->HeaderBB = CurMBB;
12167         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
12168 
12169         // If we're in the right place, emit the jump table header right now.
12170         if (CurMBB == SwitchMBB) {
12171           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
12172           JTH->Emitted = true;
12173         }
12174         break;
12175       }
12176       case CC_BitTests: {
12177         // FIXME: Optimize away range check based on pivot comparisons.
12178         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
12179 
12180         // The bit test blocks haven't been inserted yet; insert them here.
12181         for (BitTestCase &BTC : BTB->Cases)
12182           CurMF->insert(BBI, BTC.ThisBB);
12183 
12184         // Fill in fields of the BitTestBlock.
12185         BTB->Parent = CurMBB;
12186         BTB->Default = Fallthrough;
12187 
12188         BTB->DefaultProb = UnhandledProbs;
12189         // If the cases in bit test don't form a contiguous range, we evenly
12190         // distribute the probability on the edge to Fallthrough to two
12191         // successors of CurMBB.
12192         if (!BTB->ContiguousRange) {
12193           BTB->Prob += DefaultProb / 2;
12194           BTB->DefaultProb -= DefaultProb / 2;
12195         }
12196 
12197         if (FallthroughUnreachable)
12198           BTB->FallthroughUnreachable = true;
12199 
12200         // If we're in the right place, emit the bit test header right now.
12201         if (CurMBB == SwitchMBB) {
12202           visitBitTestHeader(*BTB, SwitchMBB);
12203           BTB->Emitted = true;
12204         }
12205         break;
12206       }
12207       case CC_Range: {
12208         const Value *RHS, *LHS, *MHS;
12209         ISD::CondCode CC;
12210         if (I->Low == I->High) {
12211           // Check Cond == I->Low.
12212           CC = ISD::SETEQ;
12213           LHS = Cond;
12214           RHS=I->Low;
12215           MHS = nullptr;
12216         } else {
12217           // Check I->Low <= Cond <= I->High.
12218           CC = ISD::SETLE;
12219           LHS = I->Low;
12220           MHS = Cond;
12221           RHS = I->High;
12222         }
12223 
12224         // If Fallthrough is unreachable, fold away the comparison.
12225         if (FallthroughUnreachable)
12226           CC = ISD::SETTRUE;
12227 
12228         // The false probability is the sum of all unhandled cases.
12229         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
12230                      getCurSDLoc(), I->Prob, UnhandledProbs);
12231 
12232         if (CurMBB == SwitchMBB)
12233           visitSwitchCase(CB, SwitchMBB);
12234         else
12235           SL->SwitchCases.push_back(CB);
12236 
12237         break;
12238       }
12239     }
12240     CurMBB = Fallthrough;
12241   }
12242 }
12243 
12244 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
12245                                         const SwitchWorkListItem &W,
12246                                         Value *Cond,
12247                                         MachineBasicBlock *SwitchMBB) {
12248   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
12249          "Clusters not sorted?");
12250   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
12251 
12252   auto [LastLeft, FirstRight, LeftProb, RightProb] =
12253       SL->computeSplitWorkItemInfo(W);
12254 
12255   // Use the first element on the right as pivot since we will make less-than
12256   // comparisons against it.
12257   CaseClusterIt PivotCluster = FirstRight;
12258   assert(PivotCluster > W.FirstCluster);
12259   assert(PivotCluster <= W.LastCluster);
12260 
12261   CaseClusterIt FirstLeft = W.FirstCluster;
12262   CaseClusterIt LastRight = W.LastCluster;
12263 
12264   const ConstantInt *Pivot = PivotCluster->Low;
12265 
12266   // New blocks will be inserted immediately after the current one.
12267   MachineFunction::iterator BBI(W.MBB);
12268   ++BBI;
12269 
12270   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
12271   // we can branch to its destination directly if it's squeezed exactly in
12272   // between the known lower bound and Pivot - 1.
12273   MachineBasicBlock *LeftMBB;
12274   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
12275       FirstLeft->Low == W.GE &&
12276       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
12277     LeftMBB = FirstLeft->MBB;
12278   } else {
12279     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
12280     FuncInfo.MF->insert(BBI, LeftMBB);
12281     WorkList.push_back(
12282         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
12283     // Put Cond in a virtual register to make it available from the new blocks.
12284     ExportFromCurrentBlock(Cond);
12285   }
12286 
12287   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
12288   // single cluster, RHS.Low == Pivot, and we can branch to its destination
12289   // directly if RHS.High equals the current upper bound.
12290   MachineBasicBlock *RightMBB;
12291   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
12292       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
12293     RightMBB = FirstRight->MBB;
12294   } else {
12295     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
12296     FuncInfo.MF->insert(BBI, RightMBB);
12297     WorkList.push_back(
12298         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
12299     // Put Cond in a virtual register to make it available from the new blocks.
12300     ExportFromCurrentBlock(Cond);
12301   }
12302 
12303   // Create the CaseBlock record that will be used to lower the branch.
12304   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
12305                getCurSDLoc(), LeftProb, RightProb);
12306 
12307   if (W.MBB == SwitchMBB)
12308     visitSwitchCase(CB, SwitchMBB);
12309   else
12310     SL->SwitchCases.push_back(CB);
12311 }
12312 
12313 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
12314 // from the swith statement.
12315 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
12316                                             BranchProbability PeeledCaseProb) {
12317   if (PeeledCaseProb == BranchProbability::getOne())
12318     return BranchProbability::getZero();
12319   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
12320 
12321   uint32_t Numerator = CaseProb.getNumerator();
12322   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
12323   return BranchProbability(Numerator, std::max(Numerator, Denominator));
12324 }
12325 
12326 // Try to peel the top probability case if it exceeds the threshold.
12327 // Return current MachineBasicBlock for the switch statement if the peeling
12328 // does not occur.
12329 // If the peeling is performed, return the newly created MachineBasicBlock
12330 // for the peeled switch statement. Also update Clusters to remove the peeled
12331 // case. PeeledCaseProb is the BranchProbability for the peeled case.
12332 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
12333     const SwitchInst &SI, CaseClusterVector &Clusters,
12334     BranchProbability &PeeledCaseProb) {
12335   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
12336   // Don't perform if there is only one cluster or optimizing for size.
12337   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
12338       TM.getOptLevel() == CodeGenOptLevel::None ||
12339       SwitchMBB->getParent()->getFunction().hasMinSize())
12340     return SwitchMBB;
12341 
12342   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
12343   unsigned PeeledCaseIndex = 0;
12344   bool SwitchPeeled = false;
12345   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
12346     CaseCluster &CC = Clusters[Index];
12347     if (CC.Prob < TopCaseProb)
12348       continue;
12349     TopCaseProb = CC.Prob;
12350     PeeledCaseIndex = Index;
12351     SwitchPeeled = true;
12352   }
12353   if (!SwitchPeeled)
12354     return SwitchMBB;
12355 
12356   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
12357                     << TopCaseProb << "\n");
12358 
12359   // Record the MBB for the peeled switch statement.
12360   MachineFunction::iterator BBI(SwitchMBB);
12361   ++BBI;
12362   MachineBasicBlock *PeeledSwitchMBB =
12363       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
12364   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
12365 
12366   ExportFromCurrentBlock(SI.getCondition());
12367   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
12368   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
12369                           nullptr,   nullptr,      TopCaseProb.getCompl()};
12370   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
12371 
12372   Clusters.erase(PeeledCaseIt);
12373   for (CaseCluster &CC : Clusters) {
12374     LLVM_DEBUG(
12375         dbgs() << "Scale the probablity for one cluster, before scaling: "
12376                << CC.Prob << "\n");
12377     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
12378     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
12379   }
12380   PeeledCaseProb = TopCaseProb;
12381   return PeeledSwitchMBB;
12382 }
12383 
12384 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
12385   // Extract cases from the switch.
12386   BranchProbabilityInfo *BPI = FuncInfo.BPI;
12387   CaseClusterVector Clusters;
12388   Clusters.reserve(SI.getNumCases());
12389   for (auto I : SI.cases()) {
12390     MachineBasicBlock *Succ = FuncInfo.getMBB(I.getCaseSuccessor());
12391     const ConstantInt *CaseVal = I.getCaseValue();
12392     BranchProbability Prob =
12393         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
12394             : BranchProbability(1, SI.getNumCases() + 1);
12395     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
12396   }
12397 
12398   MachineBasicBlock *DefaultMBB = FuncInfo.getMBB(SI.getDefaultDest());
12399 
12400   // Cluster adjacent cases with the same destination. We do this at all
12401   // optimization levels because it's cheap to do and will make codegen faster
12402   // if there are many clusters.
12403   sortAndRangeify(Clusters);
12404 
12405   // The branch probablity of the peeled case.
12406   BranchProbability PeeledCaseProb = BranchProbability::getZero();
12407   MachineBasicBlock *PeeledSwitchMBB =
12408       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
12409 
12410   // If there is only the default destination, jump there directly.
12411   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
12412   if (Clusters.empty()) {
12413     assert(PeeledSwitchMBB == SwitchMBB);
12414     SwitchMBB->addSuccessor(DefaultMBB);
12415     if (DefaultMBB != NextBlock(SwitchMBB)) {
12416       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
12417                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
12418     }
12419     return;
12420   }
12421 
12422   SL->findJumpTables(Clusters, &SI, getCurSDLoc(), DefaultMBB, DAG.getPSI(),
12423                      DAG.getBFI());
12424   SL->findBitTestClusters(Clusters, &SI);
12425 
12426   LLVM_DEBUG({
12427     dbgs() << "Case clusters: ";
12428     for (const CaseCluster &C : Clusters) {
12429       if (C.Kind == CC_JumpTable)
12430         dbgs() << "JT:";
12431       if (C.Kind == CC_BitTests)
12432         dbgs() << "BT:";
12433 
12434       C.Low->getValue().print(dbgs(), true);
12435       if (C.Low != C.High) {
12436         dbgs() << '-';
12437         C.High->getValue().print(dbgs(), true);
12438       }
12439       dbgs() << ' ';
12440     }
12441     dbgs() << '\n';
12442   });
12443 
12444   assert(!Clusters.empty());
12445   SwitchWorkList WorkList;
12446   CaseClusterIt First = Clusters.begin();
12447   CaseClusterIt Last = Clusters.end() - 1;
12448   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
12449   // Scale the branchprobability for DefaultMBB if the peel occurs and
12450   // DefaultMBB is not replaced.
12451   if (PeeledCaseProb != BranchProbability::getZero() &&
12452       DefaultMBB == FuncInfo.getMBB(SI.getDefaultDest()))
12453     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
12454   WorkList.push_back(
12455       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
12456 
12457   while (!WorkList.empty()) {
12458     SwitchWorkListItem W = WorkList.pop_back_val();
12459     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
12460 
12461     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOptLevel::None &&
12462         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
12463       // For optimized builds, lower large range as a balanced binary tree.
12464       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
12465       continue;
12466     }
12467 
12468     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
12469   }
12470 }
12471 
12472 void SelectionDAGBuilder::visitStepVector(const CallInst &I) {
12473   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12474   auto DL = getCurSDLoc();
12475   EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12476   setValue(&I, DAG.getStepVector(DL, ResultVT));
12477 }
12478 
12479 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) {
12480   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12481   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12482 
12483   SDLoc DL = getCurSDLoc();
12484   SDValue V = getValue(I.getOperand(0));
12485   assert(VT == V.getValueType() && "Malformed vector.reverse!");
12486 
12487   if (VT.isScalableVector()) {
12488     setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V));
12489     return;
12490   }
12491 
12492   // Use VECTOR_SHUFFLE for the fixed-length vector
12493   // to maintain existing behavior.
12494   SmallVector<int, 8> Mask;
12495   unsigned NumElts = VT.getVectorMinNumElements();
12496   for (unsigned i = 0; i != NumElts; ++i)
12497     Mask.push_back(NumElts - 1 - i);
12498 
12499   setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask));
12500 }
12501 
12502 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) {
12503   auto DL = getCurSDLoc();
12504   SDValue InVec = getValue(I.getOperand(0));
12505   EVT OutVT =
12506       InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext());
12507 
12508   unsigned OutNumElts = OutVT.getVectorMinNumElements();
12509 
12510   // ISD Node needs the input vectors split into two equal parts
12511   SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
12512                            DAG.getVectorIdxConstant(0, DL));
12513   SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
12514                            DAG.getVectorIdxConstant(OutNumElts, DL));
12515 
12516   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
12517   // legalisation and combines.
12518   if (OutVT.isFixedLengthVector()) {
12519     SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
12520                                         createStrideMask(0, 2, OutNumElts));
12521     SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
12522                                        createStrideMask(1, 2, OutNumElts));
12523     SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc());
12524     setValue(&I, Res);
12525     return;
12526   }
12527 
12528   SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL,
12529                             DAG.getVTList(OutVT, OutVT), Lo, Hi);
12530   setValue(&I, Res);
12531 }
12532 
12533 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) {
12534   auto DL = getCurSDLoc();
12535   EVT InVT = getValue(I.getOperand(0)).getValueType();
12536   SDValue InVec0 = getValue(I.getOperand(0));
12537   SDValue InVec1 = getValue(I.getOperand(1));
12538   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12539   EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12540 
12541   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
12542   // legalisation and combines.
12543   if (OutVT.isFixedLengthVector()) {
12544     unsigned NumElts = InVT.getVectorMinNumElements();
12545     SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1);
12546     setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT),
12547                                       createInterleaveMask(NumElts, 2)));
12548     return;
12549   }
12550 
12551   SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL,
12552                             DAG.getVTList(InVT, InVT), InVec0, InVec1);
12553   Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0),
12554                     Res.getValue(1));
12555   setValue(&I, Res);
12556 }
12557 
12558 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
12559   SmallVector<EVT, 4> ValueVTs;
12560   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
12561                   ValueVTs);
12562   unsigned NumValues = ValueVTs.size();
12563   if (NumValues == 0) return;
12564 
12565   SmallVector<SDValue, 4> Values(NumValues);
12566   SDValue Op = getValue(I.getOperand(0));
12567 
12568   for (unsigned i = 0; i != NumValues; ++i)
12569     Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i],
12570                             SDValue(Op.getNode(), Op.getResNo() + i));
12571 
12572   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
12573                            DAG.getVTList(ValueVTs), Values));
12574 }
12575 
12576 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) {
12577   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12578   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
12579 
12580   SDLoc DL = getCurSDLoc();
12581   SDValue V1 = getValue(I.getOperand(0));
12582   SDValue V2 = getValue(I.getOperand(1));
12583   int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue();
12584 
12585   // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node.
12586   if (VT.isScalableVector()) {
12587     setValue(
12588         &I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2,
12589                         DAG.getSignedConstant(
12590                             Imm, DL, TLI.getVectorIdxTy(DAG.getDataLayout()))));
12591     return;
12592   }
12593 
12594   unsigned NumElts = VT.getVectorNumElements();
12595 
12596   uint64_t Idx = (NumElts + Imm) % NumElts;
12597 
12598   // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors.
12599   SmallVector<int, 8> Mask;
12600   for (unsigned i = 0; i < NumElts; ++i)
12601     Mask.push_back(Idx + i);
12602   setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask));
12603 }
12604 
12605 // Consider the following MIR after SelectionDAG, which produces output in
12606 // phyregs in the first case or virtregs in the second case.
12607 //
12608 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx
12609 // %5:gr32 = COPY $ebx
12610 // %6:gr32 = COPY $edx
12611 // %1:gr32 = COPY %6:gr32
12612 // %0:gr32 = COPY %5:gr32
12613 //
12614 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32
12615 // %1:gr32 = COPY %6:gr32
12616 // %0:gr32 = COPY %5:gr32
12617 //
12618 // Given %0, we'd like to return $ebx in the first case and %5 in the second.
12619 // Given %1, we'd like to return $edx in the first case and %6 in the second.
12620 //
12621 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap
12622 // to a single virtreg (such as %0). The remaining outputs monotonically
12623 // increase in virtreg number from there. If a callbr has no outputs, then it
12624 // should not have a corresponding callbr landingpad; in fact, the callbr
12625 // landingpad would not even be able to refer to such a callbr.
12626 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) {
12627   MachineInstr *MI = MRI.def_begin(Reg)->getParent();
12628   // There is definitely at least one copy.
12629   assert(MI->getOpcode() == TargetOpcode::COPY &&
12630          "start of copy chain MUST be COPY");
12631   Reg = MI->getOperand(1).getReg();
12632   MI = MRI.def_begin(Reg)->getParent();
12633   // There may be an optional second copy.
12634   if (MI->getOpcode() == TargetOpcode::COPY) {
12635     assert(Reg.isVirtual() && "expected COPY of virtual register");
12636     Reg = MI->getOperand(1).getReg();
12637     assert(Reg.isPhysical() && "expected COPY of physical register");
12638     MI = MRI.def_begin(Reg)->getParent();
12639   }
12640   // The start of the chain must be an INLINEASM_BR.
12641   assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
12642          "end of copy chain MUST be INLINEASM_BR");
12643   return Reg;
12644 }
12645 
12646 // We must do this walk rather than the simpler
12647 //   setValue(&I, getCopyFromRegs(CBR, CBR->getType()));
12648 // otherwise we will end up with copies of virtregs only valid along direct
12649 // edges.
12650 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) {
12651   SmallVector<EVT, 8> ResultVTs;
12652   SmallVector<SDValue, 8> ResultValues;
12653   const auto *CBR =
12654       cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator());
12655 
12656   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12657   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
12658   MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
12659 
12660   unsigned InitialDef = FuncInfo.ValueMap[CBR];
12661   SDValue Chain = DAG.getRoot();
12662 
12663   // Re-parse the asm constraints string.
12664   TargetLowering::AsmOperandInfoVector TargetConstraints =
12665       TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR);
12666   for (auto &T : TargetConstraints) {
12667     SDISelAsmOperandInfo OpInfo(T);
12668     if (OpInfo.Type != InlineAsm::isOutput)
12669       continue;
12670 
12671     // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the
12672     // individual constraint.
12673     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
12674 
12675     switch (OpInfo.ConstraintType) {
12676     case TargetLowering::C_Register:
12677     case TargetLowering::C_RegisterClass: {
12678       // Fill in OpInfo.AssignedRegs.Regs.
12679       getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo);
12680 
12681       // getRegistersForValue may produce 1 to many registers based on whether
12682       // the OpInfo.ConstraintVT is legal on the target or not.
12683       for (Register &Reg : OpInfo.AssignedRegs.Regs) {
12684         Register OriginalDef = FollowCopyChain(MRI, InitialDef++);
12685         if (Register::isPhysicalRegister(OriginalDef))
12686           FuncInfo.MBB->addLiveIn(OriginalDef);
12687         // Update the assigned registers to use the original defs.
12688         Reg = OriginalDef;
12689       }
12690 
12691       SDValue V = OpInfo.AssignedRegs.getCopyFromRegs(
12692           DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR);
12693       ResultValues.push_back(V);
12694       ResultVTs.push_back(OpInfo.ConstraintVT);
12695       break;
12696     }
12697     case TargetLowering::C_Other: {
12698       SDValue Flag;
12699       SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
12700                                                   OpInfo, DAG);
12701       ++InitialDef;
12702       ResultValues.push_back(V);
12703       ResultVTs.push_back(OpInfo.ConstraintVT);
12704       break;
12705     }
12706     default:
12707       break;
12708     }
12709   }
12710   SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
12711                           DAG.getVTList(ResultVTs), ResultValues);
12712   setValue(&I, V);
12713 }
12714