xref: /llvm-project/llvm/lib/CodeGen/SelectionDAG/SelectionDAGBuilder.cpp (revision 170e7a0ec2e6d29cb642ece0bf34f395453d5e68)
1 //===- SelectionDAGBuilder.cpp - Selection-DAG building -------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // This implements routines for translating from LLVM IR into SelectionDAG IR.
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #include "SelectionDAGBuilder.h"
14 #include "SDNodeDbgValue.h"
15 #include "llvm/ADT/APFloat.h"
16 #include "llvm/ADT/APInt.h"
17 #include "llvm/ADT/BitVector.h"
18 #include "llvm/ADT/STLExtras.h"
19 #include "llvm/ADT/SmallPtrSet.h"
20 #include "llvm/ADT/SmallSet.h"
21 #include "llvm/ADT/StringRef.h"
22 #include "llvm/ADT/Twine.h"
23 #include "llvm/Analysis/AliasAnalysis.h"
24 #include "llvm/Analysis/BranchProbabilityInfo.h"
25 #include "llvm/Analysis/ConstantFolding.h"
26 #include "llvm/Analysis/Loads.h"
27 #include "llvm/Analysis/MemoryLocation.h"
28 #include "llvm/Analysis/TargetLibraryInfo.h"
29 #include "llvm/Analysis/ValueTracking.h"
30 #include "llvm/Analysis/VectorUtils.h"
31 #include "llvm/CodeGen/Analysis.h"
32 #include "llvm/CodeGen/AssignmentTrackingAnalysis.h"
33 #include "llvm/CodeGen/CodeGenCommonISel.h"
34 #include "llvm/CodeGen/FunctionLoweringInfo.h"
35 #include "llvm/CodeGen/GCMetadata.h"
36 #include "llvm/CodeGen/MachineBasicBlock.h"
37 #include "llvm/CodeGen/MachineFrameInfo.h"
38 #include "llvm/CodeGen/MachineFunction.h"
39 #include "llvm/CodeGen/MachineInstrBuilder.h"
40 #include "llvm/CodeGen/MachineInstrBundleIterator.h"
41 #include "llvm/CodeGen/MachineMemOperand.h"
42 #include "llvm/CodeGen/MachineModuleInfo.h"
43 #include "llvm/CodeGen/MachineOperand.h"
44 #include "llvm/CodeGen/MachineRegisterInfo.h"
45 #include "llvm/CodeGen/RuntimeLibcalls.h"
46 #include "llvm/CodeGen/SelectionDAG.h"
47 #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
48 #include "llvm/CodeGen/StackMaps.h"
49 #include "llvm/CodeGen/SwiftErrorValueTracking.h"
50 #include "llvm/CodeGen/TargetFrameLowering.h"
51 #include "llvm/CodeGen/TargetInstrInfo.h"
52 #include "llvm/CodeGen/TargetOpcodes.h"
53 #include "llvm/CodeGen/TargetRegisterInfo.h"
54 #include "llvm/CodeGen/TargetSubtargetInfo.h"
55 #include "llvm/CodeGen/WinEHFuncInfo.h"
56 #include "llvm/IR/Argument.h"
57 #include "llvm/IR/Attributes.h"
58 #include "llvm/IR/BasicBlock.h"
59 #include "llvm/IR/CFG.h"
60 #include "llvm/IR/CallingConv.h"
61 #include "llvm/IR/Constant.h"
62 #include "llvm/IR/ConstantRange.h"
63 #include "llvm/IR/Constants.h"
64 #include "llvm/IR/DataLayout.h"
65 #include "llvm/IR/DebugInfo.h"
66 #include "llvm/IR/DebugInfoMetadata.h"
67 #include "llvm/IR/DerivedTypes.h"
68 #include "llvm/IR/DiagnosticInfo.h"
69 #include "llvm/IR/EHPersonalities.h"
70 #include "llvm/IR/Function.h"
71 #include "llvm/IR/GetElementPtrTypeIterator.h"
72 #include "llvm/IR/InlineAsm.h"
73 #include "llvm/IR/InstrTypes.h"
74 #include "llvm/IR/Instructions.h"
75 #include "llvm/IR/IntrinsicInst.h"
76 #include "llvm/IR/Intrinsics.h"
77 #include "llvm/IR/IntrinsicsAArch64.h"
78 #include "llvm/IR/IntrinsicsWebAssembly.h"
79 #include "llvm/IR/LLVMContext.h"
80 #include "llvm/IR/Metadata.h"
81 #include "llvm/IR/Module.h"
82 #include "llvm/IR/Operator.h"
83 #include "llvm/IR/PatternMatch.h"
84 #include "llvm/IR/Statepoint.h"
85 #include "llvm/IR/Type.h"
86 #include "llvm/IR/User.h"
87 #include "llvm/IR/Value.h"
88 #include "llvm/MC/MCContext.h"
89 #include "llvm/Support/AtomicOrdering.h"
90 #include "llvm/Support/Casting.h"
91 #include "llvm/Support/CommandLine.h"
92 #include "llvm/Support/Compiler.h"
93 #include "llvm/Support/Debug.h"
94 #include "llvm/Support/MathExtras.h"
95 #include "llvm/Support/raw_ostream.h"
96 #include "llvm/Target/TargetIntrinsicInfo.h"
97 #include "llvm/Target/TargetMachine.h"
98 #include "llvm/Target/TargetOptions.h"
99 #include "llvm/TargetParser/Triple.h"
100 #include "llvm/Transforms/Utils/Local.h"
101 #include <cstddef>
102 #include <iterator>
103 #include <limits>
104 #include <optional>
105 #include <tuple>
106 
107 using namespace llvm;
108 using namespace PatternMatch;
109 using namespace SwitchCG;
110 
111 #define DEBUG_TYPE "isel"
112 
113 /// LimitFloatPrecision - Generate low-precision inline sequences for
114 /// some float libcalls (6, 8 or 12 bits).
115 static unsigned LimitFloatPrecision;
116 
117 static cl::opt<bool>
118     InsertAssertAlign("insert-assert-align", cl::init(true),
119                       cl::desc("Insert the experimental `assertalign` node."),
120                       cl::ReallyHidden);
121 
122 static cl::opt<unsigned, true>
123     LimitFPPrecision("limit-float-precision",
124                      cl::desc("Generate low-precision inline sequences "
125                               "for some float libcalls"),
126                      cl::location(LimitFloatPrecision), cl::Hidden,
127                      cl::init(0));
128 
129 static cl::opt<unsigned> SwitchPeelThreshold(
130     "switch-peel-threshold", cl::Hidden, cl::init(66),
131     cl::desc("Set the case probability threshold for peeling the case from a "
132              "switch statement. A value greater than 100 will void this "
133              "optimization"));
134 
135 // Limit the width of DAG chains. This is important in general to prevent
136 // DAG-based analysis from blowing up. For example, alias analysis and
137 // load clustering may not complete in reasonable time. It is difficult to
138 // recognize and avoid this situation within each individual analysis, and
139 // future analyses are likely to have the same behavior. Limiting DAG width is
140 // the safe approach and will be especially important with global DAGs.
141 //
142 // MaxParallelChains default is arbitrarily high to avoid affecting
143 // optimization, but could be lowered to improve compile time. Any ld-ld-st-st
144 // sequence over this should have been converted to llvm.memcpy by the
145 // frontend. It is easy to induce this behavior with .ll code such as:
146 // %buffer = alloca [4096 x i8]
147 // %data = load [4096 x i8]* %argPtr
148 // store [4096 x i8] %data, [4096 x i8]* %buffer
149 static const unsigned MaxParallelChains = 64;
150 
151 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
152                                       const SDValue *Parts, unsigned NumParts,
153                                       MVT PartVT, EVT ValueVT, const Value *V,
154                                       std::optional<CallingConv::ID> CC);
155 
156 /// getCopyFromParts - Create a value that contains the specified legal parts
157 /// combined into the value they represent.  If the parts combine to a type
158 /// larger than ValueVT then AssertOp can be used to specify whether the extra
159 /// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
160 /// (ISD::AssertSext).
161 static SDValue
162 getCopyFromParts(SelectionDAG &DAG, const SDLoc &DL, const SDValue *Parts,
163                  unsigned NumParts, MVT PartVT, EVT ValueVT, const Value *V,
164                  std::optional<CallingConv::ID> CC = std::nullopt,
165                  std::optional<ISD::NodeType> AssertOp = std::nullopt) {
166   // Let the target assemble the parts if it wants to
167   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
168   if (SDValue Val = TLI.joinRegisterPartsIntoValue(DAG, DL, Parts, NumParts,
169                                                    PartVT, ValueVT, CC))
170     return Val;
171 
172   if (ValueVT.isVector())
173     return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT, V,
174                                   CC);
175 
176   assert(NumParts > 0 && "No parts to assemble!");
177   SDValue Val = Parts[0];
178 
179   if (NumParts > 1) {
180     // Assemble the value from multiple parts.
181     if (ValueVT.isInteger()) {
182       unsigned PartBits = PartVT.getSizeInBits();
183       unsigned ValueBits = ValueVT.getSizeInBits();
184 
185       // Assemble the power of 2 part.
186       unsigned RoundParts = llvm::bit_floor(NumParts);
187       unsigned RoundBits = PartBits * RoundParts;
188       EVT RoundVT = RoundBits == ValueBits ?
189         ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
190       SDValue Lo, Hi;
191 
192       EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
193 
194       if (RoundParts > 2) {
195         Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
196                               PartVT, HalfVT, V);
197         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
198                               RoundParts / 2, PartVT, HalfVT, V);
199       } else {
200         Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
201         Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
202       }
203 
204       if (DAG.getDataLayout().isBigEndian())
205         std::swap(Lo, Hi);
206 
207       Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
208 
209       if (RoundParts < NumParts) {
210         // Assemble the trailing non-power-of-2 part.
211         unsigned OddParts = NumParts - RoundParts;
212         EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
213         Hi = getCopyFromParts(DAG, DL, Parts + RoundParts, OddParts, PartVT,
214                               OddVT, V, CC);
215 
216         // Combine the round and odd parts.
217         Lo = Val;
218         if (DAG.getDataLayout().isBigEndian())
219           std::swap(Lo, Hi);
220         EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
221         Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
222         Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
223                          DAG.getConstant(Lo.getValueSizeInBits(), DL,
224                                          TLI.getShiftAmountTy(
225                                              TotalVT, DAG.getDataLayout())));
226         Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
227         Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
228       }
229     } else if (PartVT.isFloatingPoint()) {
230       // FP split into multiple FP parts (for ppcf128)
231       assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
232              "Unexpected split");
233       SDValue Lo, Hi;
234       Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
235       Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
236       if (TLI.hasBigEndianPartOrdering(ValueVT, DAG.getDataLayout()))
237         std::swap(Lo, Hi);
238       Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
239     } else {
240       // FP split into integer parts (soft fp)
241       assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
242              !PartVT.isVector() && "Unexpected split");
243       EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
244       Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V, CC);
245     }
246   }
247 
248   // There is now one part, held in Val.  Correct it to match ValueVT.
249   // PartEVT is the type of the register class that holds the value.
250   // ValueVT is the type of the inline asm operation.
251   EVT PartEVT = Val.getValueType();
252 
253   if (PartEVT == ValueVT)
254     return Val;
255 
256   if (PartEVT.isInteger() && ValueVT.isFloatingPoint() &&
257       ValueVT.bitsLT(PartEVT)) {
258     // For an FP value in an integer part, we need to truncate to the right
259     // width first.
260     PartEVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
261     Val = DAG.getNode(ISD::TRUNCATE, DL, PartEVT, Val);
262   }
263 
264   // Handle types that have the same size.
265   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
266     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
267 
268   // Handle types with different sizes.
269   if (PartEVT.isInteger() && ValueVT.isInteger()) {
270     if (ValueVT.bitsLT(PartEVT)) {
271       // For a truncate, see if we have any information to
272       // indicate whether the truncated bits will always be
273       // zero or sign-extension.
274       if (AssertOp)
275         Val = DAG.getNode(*AssertOp, DL, PartEVT, Val,
276                           DAG.getValueType(ValueVT));
277       return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
278     }
279     return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
280   }
281 
282   if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
283     // FP_ROUND's are always exact here.
284     if (ValueVT.bitsLT(Val.getValueType()))
285       return DAG.getNode(
286           ISD::FP_ROUND, DL, ValueVT, Val,
287           DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout())));
288 
289     return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
290   }
291 
292   // Handle MMX to a narrower integer type by bitcasting MMX to integer and
293   // then truncating.
294   if (PartEVT == MVT::x86mmx && ValueVT.isInteger() &&
295       ValueVT.bitsLT(PartEVT)) {
296     Val = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Val);
297     return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
298   }
299 
300   report_fatal_error("Unknown mismatch in getCopyFromParts!");
301 }
302 
303 static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
304                                               const Twine &ErrMsg) {
305   const Instruction *I = dyn_cast_or_null<Instruction>(V);
306   if (!V)
307     return Ctx.emitError(ErrMsg);
308 
309   const char *AsmError = ", possible invalid constraint for vector type";
310   if (const CallInst *CI = dyn_cast<CallInst>(I))
311     if (CI->isInlineAsm())
312       return Ctx.emitError(I, ErrMsg + AsmError);
313 
314   return Ctx.emitError(I, ErrMsg);
315 }
316 
317 /// getCopyFromPartsVector - Create a value that contains the specified legal
318 /// parts combined into the value they represent.  If the parts combine to a
319 /// type larger than ValueVT then AssertOp can be used to specify whether the
320 /// extra bits are known to be zero (ISD::AssertZext) or sign extended from
321 /// ValueVT (ISD::AssertSext).
322 static SDValue getCopyFromPartsVector(SelectionDAG &DAG, const SDLoc &DL,
323                                       const SDValue *Parts, unsigned NumParts,
324                                       MVT PartVT, EVT ValueVT, const Value *V,
325                                       std::optional<CallingConv::ID> CallConv) {
326   assert(ValueVT.isVector() && "Not a vector value");
327   assert(NumParts > 0 && "No parts to assemble!");
328   const bool IsABIRegCopy = CallConv.has_value();
329 
330   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
331   SDValue Val = Parts[0];
332 
333   // Handle a multi-element vector.
334   if (NumParts > 1) {
335     EVT IntermediateVT;
336     MVT RegisterVT;
337     unsigned NumIntermediates;
338     unsigned NumRegs;
339 
340     if (IsABIRegCopy) {
341       NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
342           *DAG.getContext(), *CallConv, ValueVT, IntermediateVT,
343           NumIntermediates, RegisterVT);
344     } else {
345       NumRegs =
346           TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
347                                      NumIntermediates, RegisterVT);
348     }
349 
350     assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
351     NumParts = NumRegs; // Silence a compiler warning.
352     assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
353     assert(RegisterVT.getSizeInBits() ==
354            Parts[0].getSimpleValueType().getSizeInBits() &&
355            "Part type sizes don't match!");
356 
357     // Assemble the parts into intermediate operands.
358     SmallVector<SDValue, 8> Ops(NumIntermediates);
359     if (NumIntermediates == NumParts) {
360       // If the register was not expanded, truncate or copy the value,
361       // as appropriate.
362       for (unsigned i = 0; i != NumParts; ++i)
363         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
364                                   PartVT, IntermediateVT, V, CallConv);
365     } else if (NumParts > 0) {
366       // If the intermediate type was expanded, build the intermediate
367       // operands from the parts.
368       assert(NumParts % NumIntermediates == 0 &&
369              "Must expand into a divisible number of parts!");
370       unsigned Factor = NumParts / NumIntermediates;
371       for (unsigned i = 0; i != NumIntermediates; ++i)
372         Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
373                                   PartVT, IntermediateVT, V, CallConv);
374     }
375 
376     // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
377     // intermediate operands.
378     EVT BuiltVectorTy =
379         IntermediateVT.isVector()
380             ? EVT::getVectorVT(
381                   *DAG.getContext(), IntermediateVT.getScalarType(),
382                   IntermediateVT.getVectorElementCount() * NumParts)
383             : EVT::getVectorVT(*DAG.getContext(),
384                                IntermediateVT.getScalarType(),
385                                NumIntermediates);
386     Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
387                                                 : ISD::BUILD_VECTOR,
388                       DL, BuiltVectorTy, Ops);
389   }
390 
391   // There is now one part, held in Val.  Correct it to match ValueVT.
392   EVT PartEVT = Val.getValueType();
393 
394   if (PartEVT == ValueVT)
395     return Val;
396 
397   if (PartEVT.isVector()) {
398     // Vector/Vector bitcast.
399     if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
400       return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
401 
402     // If the parts vector has more elements than the value vector, then we
403     // have a vector widening case (e.g. <2 x float> -> <4 x float>).
404     // Extract the elements we want.
405     if (PartEVT.getVectorElementCount() != ValueVT.getVectorElementCount()) {
406       assert((PartEVT.getVectorElementCount().getKnownMinValue() >
407               ValueVT.getVectorElementCount().getKnownMinValue()) &&
408              (PartEVT.getVectorElementCount().isScalable() ==
409               ValueVT.getVectorElementCount().isScalable()) &&
410              "Cannot narrow, it would be a lossy transformation");
411       PartEVT =
412           EVT::getVectorVT(*DAG.getContext(), PartEVT.getVectorElementType(),
413                            ValueVT.getVectorElementCount());
414       Val = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, PartEVT, Val,
415                         DAG.getVectorIdxConstant(0, DL));
416       if (PartEVT == ValueVT)
417         return Val;
418       if (PartEVT.isInteger() && ValueVT.isFloatingPoint())
419         return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
420     }
421 
422     // Promoted vector extract
423     return DAG.getAnyExtOrTrunc(Val, DL, ValueVT);
424   }
425 
426   // Trivial bitcast if the types are the same size and the destination
427   // vector type is legal.
428   if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
429       TLI.isTypeLegal(ValueVT))
430     return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
431 
432   if (ValueVT.getVectorNumElements() != 1) {
433      // Certain ABIs require that vectors are passed as integers. For vectors
434      // are the same size, this is an obvious bitcast.
435      if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits()) {
436        return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
437      } else if (ValueVT.bitsLT(PartEVT)) {
438        const uint64_t ValueSize = ValueVT.getFixedSizeInBits();
439        EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
440        // Drop the extra bits.
441        Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
442        return DAG.getBitcast(ValueVT, Val);
443      }
444 
445      diagnosePossiblyInvalidConstraint(
446          *DAG.getContext(), V, "non-trivial scalar-to-vector conversion");
447      return DAG.getUNDEF(ValueVT);
448   }
449 
450   // Handle cases such as i8 -> <1 x i1>
451   EVT ValueSVT = ValueVT.getVectorElementType();
452   if (ValueVT.getVectorNumElements() == 1 && ValueSVT != PartEVT) {
453     unsigned ValueSize = ValueSVT.getSizeInBits();
454     if (ValueSize == PartEVT.getSizeInBits()) {
455       Val = DAG.getNode(ISD::BITCAST, DL, ValueSVT, Val);
456     } else if (ValueSVT.isFloatingPoint() && PartEVT.isInteger()) {
457       // It's possible a scalar floating point type gets softened to integer and
458       // then promoted to a larger integer. If PartEVT is the larger integer
459       // we need to truncate it and then bitcast to the FP type.
460       assert(ValueSVT.bitsLT(PartEVT) && "Unexpected types");
461       EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
462       Val = DAG.getNode(ISD::TRUNCATE, DL, IntermediateType, Val);
463       Val = DAG.getBitcast(ValueSVT, Val);
464     } else {
465       Val = ValueVT.isFloatingPoint()
466                 ? DAG.getFPExtendOrRound(Val, DL, ValueSVT)
467                 : DAG.getAnyExtOrTrunc(Val, DL, ValueSVT);
468     }
469   }
470 
471   return DAG.getBuildVector(ValueVT, DL, Val);
472 }
473 
474 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &dl,
475                                  SDValue Val, SDValue *Parts, unsigned NumParts,
476                                  MVT PartVT, const Value *V,
477                                  std::optional<CallingConv::ID> CallConv);
478 
479 /// getCopyToParts - Create a series of nodes that contain the specified value
480 /// split into legal parts.  If the parts contain more bits than Val, then, for
481 /// integers, ExtendKind can be used to specify how to generate the extra bits.
482 static void
483 getCopyToParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val, SDValue *Parts,
484                unsigned NumParts, MVT PartVT, const Value *V,
485                std::optional<CallingConv::ID> CallConv = std::nullopt,
486                ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
487   // Let the target split the parts if it wants to
488   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
489   if (TLI.splitValueIntoRegisterParts(DAG, DL, Val, Parts, NumParts, PartVT,
490                                       CallConv))
491     return;
492   EVT ValueVT = Val.getValueType();
493 
494   // Handle the vector case separately.
495   if (ValueVT.isVector())
496     return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V,
497                                 CallConv);
498 
499   unsigned OrigNumParts = NumParts;
500   assert(DAG.getTargetLoweringInfo().isTypeLegal(PartVT) &&
501          "Copying to an illegal type!");
502 
503   if (NumParts == 0)
504     return;
505 
506   assert(!ValueVT.isVector() && "Vector case handled elsewhere");
507   EVT PartEVT = PartVT;
508   if (PartEVT == ValueVT) {
509     assert(NumParts == 1 && "No-op copy with multiple parts!");
510     Parts[0] = Val;
511     return;
512   }
513 
514   unsigned PartBits = PartVT.getSizeInBits();
515   if (NumParts * PartBits > ValueVT.getSizeInBits()) {
516     // If the parts cover more bits than the value has, promote the value.
517     if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
518       assert(NumParts == 1 && "Do not know what to promote to!");
519       Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
520     } else {
521       if (ValueVT.isFloatingPoint()) {
522         // FP values need to be bitcast, then extended if they are being put
523         // into a larger container.
524         ValueVT = EVT::getIntegerVT(*DAG.getContext(),  ValueVT.getSizeInBits());
525         Val = DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
526       }
527       assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
528              ValueVT.isInteger() &&
529              "Unknown mismatch!");
530       ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
531       Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
532       if (PartVT == MVT::x86mmx)
533         Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
534     }
535   } else if (PartBits == ValueVT.getSizeInBits()) {
536     // Different types of the same size.
537     assert(NumParts == 1 && PartEVT != ValueVT);
538     Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
539   } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
540     // If the parts cover less bits than value has, truncate the value.
541     assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
542            ValueVT.isInteger() &&
543            "Unknown mismatch!");
544     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
545     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
546     if (PartVT == MVT::x86mmx)
547       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
548   }
549 
550   // The value may have changed - recompute ValueVT.
551   ValueVT = Val.getValueType();
552   assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
553          "Failed to tile the value with PartVT!");
554 
555   if (NumParts == 1) {
556     if (PartEVT != ValueVT) {
557       diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
558                                         "scalar-to-vector conversion failed");
559       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
560     }
561 
562     Parts[0] = Val;
563     return;
564   }
565 
566   // Expand the value into multiple parts.
567   if (NumParts & (NumParts - 1)) {
568     // The number of parts is not a power of 2.  Split off and copy the tail.
569     assert(PartVT.isInteger() && ValueVT.isInteger() &&
570            "Do not know what to expand to!");
571     unsigned RoundParts = llvm::bit_floor(NumParts);
572     unsigned RoundBits = RoundParts * PartBits;
573     unsigned OddParts = NumParts - RoundParts;
574     SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
575       DAG.getShiftAmountConstant(RoundBits, ValueVT, DL));
576 
577     getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V,
578                    CallConv);
579 
580     if (DAG.getDataLayout().isBigEndian())
581       // The odd parts were reversed by getCopyToParts - unreverse them.
582       std::reverse(Parts + RoundParts, Parts + NumParts);
583 
584     NumParts = RoundParts;
585     ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
586     Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
587   }
588 
589   // The number of parts is a power of 2.  Repeatedly bisect the value using
590   // EXTRACT_ELEMENT.
591   Parts[0] = DAG.getNode(ISD::BITCAST, DL,
592                          EVT::getIntegerVT(*DAG.getContext(),
593                                            ValueVT.getSizeInBits()),
594                          Val);
595 
596   for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
597     for (unsigned i = 0; i < NumParts; i += StepSize) {
598       unsigned ThisBits = StepSize * PartBits / 2;
599       EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
600       SDValue &Part0 = Parts[i];
601       SDValue &Part1 = Parts[i+StepSize/2];
602 
603       Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
604                           ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
605       Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
606                           ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
607 
608       if (ThisBits == PartBits && ThisVT != PartVT) {
609         Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
610         Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
611       }
612     }
613   }
614 
615   if (DAG.getDataLayout().isBigEndian())
616     std::reverse(Parts, Parts + OrigNumParts);
617 }
618 
619 static SDValue widenVectorToPartType(SelectionDAG &DAG, SDValue Val,
620                                      const SDLoc &DL, EVT PartVT) {
621   if (!PartVT.isVector())
622     return SDValue();
623 
624   EVT ValueVT = Val.getValueType();
625   ElementCount PartNumElts = PartVT.getVectorElementCount();
626   ElementCount ValueNumElts = ValueVT.getVectorElementCount();
627 
628   // We only support widening vectors with equivalent element types and
629   // fixed/scalable properties. If a target needs to widen a fixed-length type
630   // to a scalable one, it should be possible to use INSERT_SUBVECTOR below.
631   if (ElementCount::isKnownLE(PartNumElts, ValueNumElts) ||
632       PartNumElts.isScalable() != ValueNumElts.isScalable() ||
633       PartVT.getVectorElementType() != ValueVT.getVectorElementType())
634     return SDValue();
635 
636   // Widening a scalable vector to another scalable vector is done by inserting
637   // the vector into a larger undef one.
638   if (PartNumElts.isScalable())
639     return DAG.getNode(ISD::INSERT_SUBVECTOR, DL, PartVT, DAG.getUNDEF(PartVT),
640                        Val, DAG.getVectorIdxConstant(0, DL));
641 
642   EVT ElementVT = PartVT.getVectorElementType();
643   // Vector widening case, e.g. <2 x float> -> <4 x float>.  Shuffle in
644   // undef elements.
645   SmallVector<SDValue, 16> Ops;
646   DAG.ExtractVectorElements(Val, Ops);
647   SDValue EltUndef = DAG.getUNDEF(ElementVT);
648   Ops.append((PartNumElts - ValueNumElts).getFixedValue(), EltUndef);
649 
650   // FIXME: Use CONCAT for 2x -> 4x.
651   return DAG.getBuildVector(PartVT, DL, Ops);
652 }
653 
654 /// getCopyToPartsVector - Create a series of nodes that contain the specified
655 /// value split into legal parts.
656 static void getCopyToPartsVector(SelectionDAG &DAG, const SDLoc &DL,
657                                  SDValue Val, SDValue *Parts, unsigned NumParts,
658                                  MVT PartVT, const Value *V,
659                                  std::optional<CallingConv::ID> CallConv) {
660   EVT ValueVT = Val.getValueType();
661   assert(ValueVT.isVector() && "Not a vector");
662   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
663   const bool IsABIRegCopy = CallConv.has_value();
664 
665   if (NumParts == 1) {
666     EVT PartEVT = PartVT;
667     if (PartEVT == ValueVT) {
668       // Nothing to do.
669     } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
670       // Bitconvert vector->vector case.
671       Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
672     } else if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, PartVT)) {
673       Val = Widened;
674     } else if (PartVT.isVector() &&
675                PartEVT.getVectorElementType().bitsGE(
676                    ValueVT.getVectorElementType()) &&
677                PartEVT.getVectorElementCount() ==
678                    ValueVT.getVectorElementCount()) {
679 
680       // Promoted vector extract
681       Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
682     } else if (PartEVT.isVector() &&
683                PartEVT.getVectorElementType() !=
684                    ValueVT.getVectorElementType() &&
685                TLI.getTypeAction(*DAG.getContext(), ValueVT) ==
686                    TargetLowering::TypeWidenVector) {
687       // Combination of widening and promotion.
688       EVT WidenVT =
689           EVT::getVectorVT(*DAG.getContext(), ValueVT.getVectorElementType(),
690                            PartVT.getVectorElementCount());
691       SDValue Widened = widenVectorToPartType(DAG, Val, DL, WidenVT);
692       Val = DAG.getAnyExtOrTrunc(Widened, DL, PartVT);
693     } else {
694       // Don't extract an integer from a float vector. This can happen if the
695       // FP type gets softened to integer and then promoted. The promotion
696       // prevents it from being picked up by the earlier bitcast case.
697       if (ValueVT.getVectorElementCount().isScalar() &&
698           (!ValueVT.isFloatingPoint() || !PartVT.isInteger())) {
699         Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, PartVT, Val,
700                           DAG.getVectorIdxConstant(0, DL));
701       } else {
702         uint64_t ValueSize = ValueVT.getFixedSizeInBits();
703         assert(PartVT.getFixedSizeInBits() > ValueSize &&
704                "lossy conversion of vector to scalar type");
705         EVT IntermediateType = EVT::getIntegerVT(*DAG.getContext(), ValueSize);
706         Val = DAG.getBitcast(IntermediateType, Val);
707         Val = DAG.getAnyExtOrTrunc(Val, DL, PartVT);
708       }
709     }
710 
711     assert(Val.getValueType() == PartVT && "Unexpected vector part value type");
712     Parts[0] = Val;
713     return;
714   }
715 
716   // Handle a multi-element vector.
717   EVT IntermediateVT;
718   MVT RegisterVT;
719   unsigned NumIntermediates;
720   unsigned NumRegs;
721   if (IsABIRegCopy) {
722     NumRegs = TLI.getVectorTypeBreakdownForCallingConv(
723         *DAG.getContext(), *CallConv, ValueVT, IntermediateVT, NumIntermediates,
724         RegisterVT);
725   } else {
726     NumRegs =
727         TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
728                                    NumIntermediates, RegisterVT);
729   }
730 
731   assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
732   NumParts = NumRegs; // Silence a compiler warning.
733   assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
734 
735   assert(IntermediateVT.isScalableVector() == ValueVT.isScalableVector() &&
736          "Mixing scalable and fixed vectors when copying in parts");
737 
738   std::optional<ElementCount> DestEltCnt;
739 
740   if (IntermediateVT.isVector())
741     DestEltCnt = IntermediateVT.getVectorElementCount() * NumIntermediates;
742   else
743     DestEltCnt = ElementCount::getFixed(NumIntermediates);
744 
745   EVT BuiltVectorTy = EVT::getVectorVT(
746       *DAG.getContext(), IntermediateVT.getScalarType(), *DestEltCnt);
747 
748   if (ValueVT == BuiltVectorTy) {
749     // Nothing to do.
750   } else if (ValueVT.getSizeInBits() == BuiltVectorTy.getSizeInBits()) {
751     // Bitconvert vector->vector case.
752     Val = DAG.getNode(ISD::BITCAST, DL, BuiltVectorTy, Val);
753   } else {
754     if (BuiltVectorTy.getVectorElementType().bitsGT(
755             ValueVT.getVectorElementType())) {
756       // Integer promotion.
757       ValueVT = EVT::getVectorVT(*DAG.getContext(),
758                                  BuiltVectorTy.getVectorElementType(),
759                                  ValueVT.getVectorElementCount());
760       Val = DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
761     }
762 
763     if (SDValue Widened = widenVectorToPartType(DAG, Val, DL, BuiltVectorTy)) {
764       Val = Widened;
765     }
766   }
767 
768   assert(Val.getValueType() == BuiltVectorTy && "Unexpected vector value type");
769 
770   // Split the vector into intermediate operands.
771   SmallVector<SDValue, 8> Ops(NumIntermediates);
772   for (unsigned i = 0; i != NumIntermediates; ++i) {
773     if (IntermediateVT.isVector()) {
774       // This does something sensible for scalable vectors - see the
775       // definition of EXTRACT_SUBVECTOR for further details.
776       unsigned IntermediateNumElts = IntermediateVT.getVectorMinNumElements();
777       Ops[i] =
778           DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, IntermediateVT, Val,
779                       DAG.getVectorIdxConstant(i * IntermediateNumElts, DL));
780     } else {
781       Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, IntermediateVT, Val,
782                            DAG.getVectorIdxConstant(i, DL));
783     }
784   }
785 
786   // Split the intermediate operands into legal parts.
787   if (NumParts == NumIntermediates) {
788     // If the register was not expanded, promote or copy the value,
789     // as appropriate.
790     for (unsigned i = 0; i != NumParts; ++i)
791       getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V, CallConv);
792   } else if (NumParts > 0) {
793     // If the intermediate type was expanded, split each the value into
794     // legal parts.
795     assert(NumIntermediates != 0 && "division by zero");
796     assert(NumParts % NumIntermediates == 0 &&
797            "Must expand into a divisible number of parts!");
798     unsigned Factor = NumParts / NumIntermediates;
799     for (unsigned i = 0; i != NumIntermediates; ++i)
800       getCopyToParts(DAG, DL, Ops[i], &Parts[i * Factor], Factor, PartVT, V,
801                      CallConv);
802   }
803 }
804 
805 RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
806                            EVT valuevt, std::optional<CallingConv::ID> CC)
807     : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs),
808       RegCount(1, regs.size()), CallConv(CC) {}
809 
810 RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
811                            const DataLayout &DL, unsigned Reg, Type *Ty,
812                            std::optional<CallingConv::ID> CC) {
813   ComputeValueVTs(TLI, DL, Ty, ValueVTs);
814 
815   CallConv = CC;
816 
817   for (EVT ValueVT : ValueVTs) {
818     unsigned NumRegs =
819         isABIMangled()
820             ? TLI.getNumRegistersForCallingConv(Context, *CC, ValueVT)
821             : TLI.getNumRegisters(Context, ValueVT);
822     MVT RegisterVT =
823         isABIMangled()
824             ? TLI.getRegisterTypeForCallingConv(Context, *CC, ValueVT)
825             : TLI.getRegisterType(Context, ValueVT);
826     for (unsigned i = 0; i != NumRegs; ++i)
827       Regs.push_back(Reg + i);
828     RegVTs.push_back(RegisterVT);
829     RegCount.push_back(NumRegs);
830     Reg += NumRegs;
831   }
832 }
833 
834 SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
835                                       FunctionLoweringInfo &FuncInfo,
836                                       const SDLoc &dl, SDValue &Chain,
837                                       SDValue *Flag, const Value *V) const {
838   // A Value with type {} or [0 x %t] needs no registers.
839   if (ValueVTs.empty())
840     return SDValue();
841 
842   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
843 
844   // Assemble the legal parts into the final values.
845   SmallVector<SDValue, 4> Values(ValueVTs.size());
846   SmallVector<SDValue, 8> Parts;
847   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
848     // Copy the legal parts from the registers.
849     EVT ValueVT = ValueVTs[Value];
850     unsigned NumRegs = RegCount[Value];
851     MVT RegisterVT = isABIMangled()
852                          ? TLI.getRegisterTypeForCallingConv(
853                                *DAG.getContext(), *CallConv, RegVTs[Value])
854                          : RegVTs[Value];
855 
856     Parts.resize(NumRegs);
857     for (unsigned i = 0; i != NumRegs; ++i) {
858       SDValue P;
859       if (!Flag) {
860         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
861       } else {
862         P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
863         *Flag = P.getValue(2);
864       }
865 
866       Chain = P.getValue(1);
867       Parts[i] = P;
868 
869       // If the source register was virtual and if we know something about it,
870       // add an assert node.
871       if (!Register::isVirtualRegister(Regs[Part + i]) ||
872           !RegisterVT.isInteger())
873         continue;
874 
875       const FunctionLoweringInfo::LiveOutInfo *LOI =
876         FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
877       if (!LOI)
878         continue;
879 
880       unsigned RegSize = RegisterVT.getScalarSizeInBits();
881       unsigned NumSignBits = LOI->NumSignBits;
882       unsigned NumZeroBits = LOI->Known.countMinLeadingZeros();
883 
884       if (NumZeroBits == RegSize) {
885         // The current value is a zero.
886         // Explicitly express that as it would be easier for
887         // optimizations to kick in.
888         Parts[i] = DAG.getConstant(0, dl, RegisterVT);
889         continue;
890       }
891 
892       // FIXME: We capture more information than the dag can represent.  For
893       // now, just use the tightest assertzext/assertsext possible.
894       bool isSExt;
895       EVT FromVT(MVT::Other);
896       if (NumZeroBits) {
897         FromVT = EVT::getIntegerVT(*DAG.getContext(), RegSize - NumZeroBits);
898         isSExt = false;
899       } else if (NumSignBits > 1) {
900         FromVT =
901             EVT::getIntegerVT(*DAG.getContext(), RegSize - NumSignBits + 1);
902         isSExt = true;
903       } else {
904         continue;
905       }
906       // Add an assertion node.
907       assert(FromVT != MVT::Other);
908       Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
909                              RegisterVT, P, DAG.getValueType(FromVT));
910     }
911 
912     Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(), NumRegs,
913                                      RegisterVT, ValueVT, V, CallConv);
914     Part += NumRegs;
915     Parts.clear();
916   }
917 
918   return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
919 }
920 
921 void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
922                                  const SDLoc &dl, SDValue &Chain, SDValue *Flag,
923                                  const Value *V,
924                                  ISD::NodeType PreferredExtendType) const {
925   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
926   ISD::NodeType ExtendKind = PreferredExtendType;
927 
928   // Get the list of the values's legal parts.
929   unsigned NumRegs = Regs.size();
930   SmallVector<SDValue, 8> Parts(NumRegs);
931   for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
932     unsigned NumParts = RegCount[Value];
933 
934     MVT RegisterVT = isABIMangled()
935                          ? TLI.getRegisterTypeForCallingConv(
936                                *DAG.getContext(), *CallConv, RegVTs[Value])
937                          : RegVTs[Value];
938 
939     if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
940       ExtendKind = ISD::ZERO_EXTEND;
941 
942     getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value), &Parts[Part],
943                    NumParts, RegisterVT, V, CallConv, ExtendKind);
944     Part += NumParts;
945   }
946 
947   // Copy the parts into the registers.
948   SmallVector<SDValue, 8> Chains(NumRegs);
949   for (unsigned i = 0; i != NumRegs; ++i) {
950     SDValue Part;
951     if (!Flag) {
952       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
953     } else {
954       Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
955       *Flag = Part.getValue(1);
956     }
957 
958     Chains[i] = Part.getValue(0);
959   }
960 
961   if (NumRegs == 1 || Flag)
962     // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
963     // flagged to it. That is the CopyToReg nodes and the user are considered
964     // a single scheduling unit. If we create a TokenFactor and return it as
965     // chain, then the TokenFactor is both a predecessor (operand) of the
966     // user as well as a successor (the TF operands are flagged to the user).
967     // c1, f1 = CopyToReg
968     // c2, f2 = CopyToReg
969     // c3     = TokenFactor c1, c2
970     // ...
971     //        = op c3, ..., f2
972     Chain = Chains[NumRegs-1];
973   else
974     Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
975 }
976 
977 void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
978                                         unsigned MatchingIdx, const SDLoc &dl,
979                                         SelectionDAG &DAG,
980                                         std::vector<SDValue> &Ops) const {
981   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
982 
983   unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
984   if (HasMatching)
985     Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
986   else if (!Regs.empty() && Register::isVirtualRegister(Regs.front())) {
987     // Put the register class of the virtual registers in the flag word.  That
988     // way, later passes can recompute register class constraints for inline
989     // assembly as well as normal instructions.
990     // Don't do this for tied operands that can use the regclass information
991     // from the def.
992     const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
993     const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
994     Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
995   }
996 
997   SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
998   Ops.push_back(Res);
999 
1000   if (Code == InlineAsm::Kind_Clobber) {
1001     // Clobbers should always have a 1:1 mapping with registers, and may
1002     // reference registers that have illegal (e.g. vector) types. Hence, we
1003     // shouldn't try to apply any sort of splitting logic to them.
1004     assert(Regs.size() == RegVTs.size() && Regs.size() == ValueVTs.size() &&
1005            "No 1:1 mapping from clobbers to regs?");
1006     Register SP = TLI.getStackPointerRegisterToSaveRestore();
1007     (void)SP;
1008     for (unsigned I = 0, E = ValueVTs.size(); I != E; ++I) {
1009       Ops.push_back(DAG.getRegister(Regs[I], RegVTs[I]));
1010       assert(
1011           (Regs[I] != SP ||
1012            DAG.getMachineFunction().getFrameInfo().hasOpaqueSPAdjustment()) &&
1013           "If we clobbered the stack pointer, MFI should know about it.");
1014     }
1015     return;
1016   }
1017 
1018   for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
1019     MVT RegisterVT = RegVTs[Value];
1020     unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value],
1021                                            RegisterVT);
1022     for (unsigned i = 0; i != NumRegs; ++i) {
1023       assert(Reg < Regs.size() && "Mismatch in # registers expected");
1024       unsigned TheReg = Regs[Reg++];
1025       Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
1026     }
1027   }
1028 }
1029 
1030 SmallVector<std::pair<unsigned, TypeSize>, 4>
1031 RegsForValue::getRegsAndSizes() const {
1032   SmallVector<std::pair<unsigned, TypeSize>, 4> OutVec;
1033   unsigned I = 0;
1034   for (auto CountAndVT : zip_first(RegCount, RegVTs)) {
1035     unsigned RegCount = std::get<0>(CountAndVT);
1036     MVT RegisterVT = std::get<1>(CountAndVT);
1037     TypeSize RegisterSize = RegisterVT.getSizeInBits();
1038     for (unsigned E = I + RegCount; I != E; ++I)
1039       OutVec.push_back(std::make_pair(Regs[I], RegisterSize));
1040   }
1041   return OutVec;
1042 }
1043 
1044 void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis *aa,
1045                                AssumptionCache *ac,
1046                                const TargetLibraryInfo *li) {
1047   AA = aa;
1048   AC = ac;
1049   GFI = gfi;
1050   LibInfo = li;
1051   Context = DAG.getContext();
1052   LPadToCallSiteMap.clear();
1053   SL->init(DAG.getTargetLoweringInfo(), TM, DAG.getDataLayout());
1054 }
1055 
1056 void SelectionDAGBuilder::clear() {
1057   NodeMap.clear();
1058   UnusedArgNodeMap.clear();
1059   PendingLoads.clear();
1060   PendingExports.clear();
1061   PendingConstrainedFP.clear();
1062   PendingConstrainedFPStrict.clear();
1063   CurInst = nullptr;
1064   HasTailCall = false;
1065   SDNodeOrder = LowestSDNodeOrder;
1066   StatepointLowering.clear();
1067 }
1068 
1069 void SelectionDAGBuilder::clearDanglingDebugInfo() {
1070   DanglingDebugInfoMap.clear();
1071 }
1072 
1073 // Update DAG root to include dependencies on Pending chains.
1074 SDValue SelectionDAGBuilder::updateRoot(SmallVectorImpl<SDValue> &Pending) {
1075   SDValue Root = DAG.getRoot();
1076 
1077   if (Pending.empty())
1078     return Root;
1079 
1080   // Add current root to PendingChains, unless we already indirectly
1081   // depend on it.
1082   if (Root.getOpcode() != ISD::EntryToken) {
1083     unsigned i = 0, e = Pending.size();
1084     for (; i != e; ++i) {
1085       assert(Pending[i].getNode()->getNumOperands() > 1);
1086       if (Pending[i].getNode()->getOperand(0) == Root)
1087         break;  // Don't add the root if we already indirectly depend on it.
1088     }
1089 
1090     if (i == e)
1091       Pending.push_back(Root);
1092   }
1093 
1094   if (Pending.size() == 1)
1095     Root = Pending[0];
1096   else
1097     Root = DAG.getTokenFactor(getCurSDLoc(), Pending);
1098 
1099   DAG.setRoot(Root);
1100   Pending.clear();
1101   return Root;
1102 }
1103 
1104 SDValue SelectionDAGBuilder::getMemoryRoot() {
1105   return updateRoot(PendingLoads);
1106 }
1107 
1108 SDValue SelectionDAGBuilder::getRoot() {
1109   // Chain up all pending constrained intrinsics together with all
1110   // pending loads, by simply appending them to PendingLoads and
1111   // then calling getMemoryRoot().
1112   PendingLoads.reserve(PendingLoads.size() +
1113                        PendingConstrainedFP.size() +
1114                        PendingConstrainedFPStrict.size());
1115   PendingLoads.append(PendingConstrainedFP.begin(),
1116                       PendingConstrainedFP.end());
1117   PendingLoads.append(PendingConstrainedFPStrict.begin(),
1118                       PendingConstrainedFPStrict.end());
1119   PendingConstrainedFP.clear();
1120   PendingConstrainedFPStrict.clear();
1121   return getMemoryRoot();
1122 }
1123 
1124 SDValue SelectionDAGBuilder::getControlRoot() {
1125   // We need to emit pending fpexcept.strict constrained intrinsics,
1126   // so append them to the PendingExports list.
1127   PendingExports.append(PendingConstrainedFPStrict.begin(),
1128                         PendingConstrainedFPStrict.end());
1129   PendingConstrainedFPStrict.clear();
1130   return updateRoot(PendingExports);
1131 }
1132 
1133 void SelectionDAGBuilder::visit(const Instruction &I) {
1134   // Set up outgoing PHI node register values before emitting the terminator.
1135   if (I.isTerminator()) {
1136     HandlePHINodesInSuccessorBlocks(I.getParent());
1137   }
1138 
1139   // Add SDDbgValue nodes for any var locs here. Do so before updating
1140   // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1141   if (FunctionVarLocs const *FnVarLocs = DAG.getFunctionVarLocs()) {
1142     // Add SDDbgValue nodes for any var locs here. Do so before updating
1143     // SDNodeOrder, as this mapping is {Inst -> Locs BEFORE Inst}.
1144     for (auto It = FnVarLocs->locs_begin(&I), End = FnVarLocs->locs_end(&I);
1145          It != End; ++It) {
1146       auto *Var = FnVarLocs->getDILocalVariable(It->VariableID);
1147       dropDanglingDebugInfo(Var, It->Expr);
1148       if (!handleDebugValue(It->V, Var, It->Expr, It->DL, SDNodeOrder,
1149                             /*IsVariadic=*/false))
1150         addDanglingDebugInfo(It, SDNodeOrder);
1151     }
1152   }
1153 
1154   // Increase the SDNodeOrder if dealing with a non-debug instruction.
1155   if (!isa<DbgInfoIntrinsic>(I))
1156     ++SDNodeOrder;
1157 
1158   CurInst = &I;
1159 
1160   // Set inserted listener only if required.
1161   bool NodeInserted = false;
1162   std::unique_ptr<SelectionDAG::DAGNodeInsertedListener> InsertedListener;
1163   MDNode *PCSectionsMD = I.getMetadata(LLVMContext::MD_pcsections);
1164   if (PCSectionsMD) {
1165     InsertedListener = std::make_unique<SelectionDAG::DAGNodeInsertedListener>(
1166         DAG, [&](SDNode *) { NodeInserted = true; });
1167   }
1168 
1169   visit(I.getOpcode(), I);
1170 
1171   if (!I.isTerminator() && !HasTailCall &&
1172       !isa<GCStatepointInst>(I)) // statepoints handle their exports internally
1173     CopyToExportRegsIfNeeded(&I);
1174 
1175   // Handle metadata.
1176   if (PCSectionsMD) {
1177     auto It = NodeMap.find(&I);
1178     if (It != NodeMap.end()) {
1179       DAG.addPCSections(It->second.getNode(), PCSectionsMD);
1180     } else if (NodeInserted) {
1181       // This should not happen; if it does, don't let it go unnoticed so we can
1182       // fix it. Relevant visit*() function is probably missing a setValue().
1183       errs() << "warning: loosing !pcsections metadata ["
1184              << I.getModule()->getName() << "]\n";
1185       LLVM_DEBUG(I.dump());
1186       assert(false);
1187     }
1188   }
1189 
1190   CurInst = nullptr;
1191 }
1192 
1193 void SelectionDAGBuilder::visitPHI(const PHINode &) {
1194   llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
1195 }
1196 
1197 void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
1198   // Note: this doesn't use InstVisitor, because it has to work with
1199   // ConstantExpr's in addition to instructions.
1200   switch (Opcode) {
1201   default: llvm_unreachable("Unknown instruction type encountered!");
1202     // Build the switch statement using the Instruction.def file.
1203 #define HANDLE_INST(NUM, OPCODE, CLASS) \
1204     case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
1205 #include "llvm/IR/Instruction.def"
1206   }
1207 }
1208 
1209 void SelectionDAGBuilder::addDanglingDebugInfo(const VarLocInfo *VarLoc,
1210                                                unsigned Order) {
1211   DanglingDebugInfoMap[VarLoc->V].emplace_back(VarLoc, Order);
1212 }
1213 
1214 void SelectionDAGBuilder::addDanglingDebugInfo(const DbgValueInst *DI,
1215                                                unsigned Order) {
1216   // We treat variadic dbg_values differently at this stage.
1217   if (DI->hasArgList()) {
1218     // For variadic dbg_values we will now insert an undef.
1219     // FIXME: We can potentially recover these!
1220     SmallVector<SDDbgOperand, 2> Locs;
1221     for (const Value *V : DI->getValues()) {
1222       auto Undef = UndefValue::get(V->getType());
1223       Locs.push_back(SDDbgOperand::fromConst(Undef));
1224     }
1225     SDDbgValue *SDV = DAG.getDbgValueList(
1226         DI->getVariable(), DI->getExpression(), Locs, {},
1227         /*IsIndirect=*/false, DI->getDebugLoc(), Order, /*IsVariadic=*/true);
1228     DAG.AddDbgValue(SDV, /*isParameter=*/false);
1229   } else {
1230     // TODO: Dangling debug info will eventually either be resolved or produce
1231     // an Undef DBG_VALUE. However in the resolution case, a gap may appear
1232     // between the original dbg.value location and its resolved DBG_VALUE,
1233     // which we should ideally fill with an extra Undef DBG_VALUE.
1234     assert(DI->getNumVariableLocationOps() == 1 &&
1235            "DbgValueInst without an ArgList should have a single location "
1236            "operand.");
1237     DanglingDebugInfoMap[DI->getValue(0)].emplace_back(DI, Order);
1238   }
1239 }
1240 
1241 void SelectionDAGBuilder::dropDanglingDebugInfo(const DILocalVariable *Variable,
1242                                                 const DIExpression *Expr) {
1243   auto isMatchingDbgValue = [&](DanglingDebugInfo &DDI) {
1244     DIVariable *DanglingVariable = DDI.getVariable(DAG.getFunctionVarLocs());
1245     DIExpression *DanglingExpr = DDI.getExpression();
1246     if (DanglingVariable == Variable && Expr->fragmentsOverlap(DanglingExpr)) {
1247       LLVM_DEBUG(dbgs() << "Dropping dangling debug info for " << printDDI(DDI)
1248                         << "\n");
1249       return true;
1250     }
1251     return false;
1252   };
1253 
1254   for (auto &DDIMI : DanglingDebugInfoMap) {
1255     DanglingDebugInfoVector &DDIV = DDIMI.second;
1256 
1257     // If debug info is to be dropped, run it through final checks to see
1258     // whether it can be salvaged.
1259     for (auto &DDI : DDIV)
1260       if (isMatchingDbgValue(DDI))
1261         salvageUnresolvedDbgValue(DDI);
1262 
1263     erase_if(DDIV, isMatchingDbgValue);
1264   }
1265 }
1266 
1267 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
1268 // generate the debug data structures now that we've seen its definition.
1269 void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
1270                                                    SDValue Val) {
1271   auto DanglingDbgInfoIt = DanglingDebugInfoMap.find(V);
1272   if (DanglingDbgInfoIt == DanglingDebugInfoMap.end())
1273     return;
1274 
1275   DanglingDebugInfoVector &DDIV = DanglingDbgInfoIt->second;
1276   for (auto &DDI : DDIV) {
1277     DebugLoc DL = DDI.getDebugLoc();
1278     unsigned ValSDNodeOrder = Val.getNode()->getIROrder();
1279     unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
1280     DILocalVariable *Variable = DDI.getVariable(DAG.getFunctionVarLocs());
1281     DIExpression *Expr = DDI.getExpression();
1282     assert(Variable->isValidLocationForIntrinsic(DL) &&
1283            "Expected inlined-at fields to agree");
1284     SDDbgValue *SDV;
1285     if (Val.getNode()) {
1286       // FIXME: I doubt that it is correct to resolve a dangling DbgValue as a
1287       // FuncArgumentDbgValue (it would be hoisted to the function entry, and if
1288       // we couldn't resolve it directly when examining the DbgValue intrinsic
1289       // in the first place we should not be more successful here). Unless we
1290       // have some test case that prove this to be correct we should avoid
1291       // calling EmitFuncArgumentDbgValue here.
1292       if (!EmitFuncArgumentDbgValue(V, Variable, Expr, DL,
1293                                     FuncArgumentDbgValueKind::Value, Val)) {
1294         LLVM_DEBUG(dbgs() << "Resolve dangling debug info for " << printDDI(DDI)
1295                           << "\n");
1296         LLVM_DEBUG(dbgs() << "  By mapping to:\n    "; Val.dump());
1297         // Increase the SDNodeOrder for the DbgValue here to make sure it is
1298         // inserted after the definition of Val when emitting the instructions
1299         // after ISel. An alternative could be to teach
1300         // ScheduleDAGSDNodes::EmitSchedule to delay the insertion properly.
1301         LLVM_DEBUG(if (ValSDNodeOrder > DbgSDNodeOrder) dbgs()
1302                    << "changing SDNodeOrder from " << DbgSDNodeOrder << " to "
1303                    << ValSDNodeOrder << "\n");
1304         SDV = getDbgValue(Val, Variable, Expr, DL,
1305                           std::max(DbgSDNodeOrder, ValSDNodeOrder));
1306         DAG.AddDbgValue(SDV, false);
1307       } else
1308         LLVM_DEBUG(dbgs() << "Resolved dangling debug info for "
1309                           << printDDI(DDI) << " in EmitFuncArgumentDbgValue\n");
1310     } else {
1311       LLVM_DEBUG(dbgs() << "Dropping debug info for " << printDDI(DDI) << "\n");
1312       auto Undef = UndefValue::get(V->getType());
1313       auto SDV =
1314           DAG.getConstantDbgValue(Variable, Expr, Undef, DL, DbgSDNodeOrder);
1315       DAG.AddDbgValue(SDV, false);
1316     }
1317   }
1318   DDIV.clear();
1319 }
1320 
1321 void SelectionDAGBuilder::salvageUnresolvedDbgValue(DanglingDebugInfo &DDI) {
1322   // TODO: For the variadic implementation, instead of only checking the fail
1323   // state of `handleDebugValue`, we need know specifically which values were
1324   // invalid, so that we attempt to salvage only those values when processing
1325   // a DIArgList.
1326   Value *V = DDI.getVariableLocationOp(0);
1327   Value *OrigV = V;
1328   DILocalVariable *Var = DDI.getVariable(DAG.getFunctionVarLocs());
1329   DIExpression *Expr = DDI.getExpression();
1330   DebugLoc DL = DDI.getDebugLoc();
1331   unsigned SDOrder = DDI.getSDNodeOrder();
1332 
1333   // Currently we consider only dbg.value intrinsics -- we tell the salvager
1334   // that DW_OP_stack_value is desired.
1335   bool StackValue = true;
1336 
1337   // Can this Value can be encoded without any further work?
1338   if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false))
1339     return;
1340 
1341   // Attempt to salvage back through as many instructions as possible. Bail if
1342   // a non-instruction is seen, such as a constant expression or global
1343   // variable. FIXME: Further work could recover those too.
1344   while (isa<Instruction>(V)) {
1345     Instruction &VAsInst = *cast<Instruction>(V);
1346     // Temporary "0", awaiting real implementation.
1347     SmallVector<uint64_t, 16> Ops;
1348     SmallVector<Value *, 4> AdditionalValues;
1349     V = salvageDebugInfoImpl(VAsInst, Expr->getNumLocationOperands(), Ops,
1350                              AdditionalValues);
1351     // If we cannot salvage any further, and haven't yet found a suitable debug
1352     // expression, bail out.
1353     if (!V)
1354       break;
1355 
1356     // TODO: If AdditionalValues isn't empty, then the salvage can only be
1357     // represented with a DBG_VALUE_LIST, so we give up. When we have support
1358     // here for variadic dbg_values, remove that condition.
1359     if (!AdditionalValues.empty())
1360       break;
1361 
1362     // New value and expr now represent this debuginfo.
1363     Expr = DIExpression::appendOpsToArg(Expr, Ops, 0, StackValue);
1364 
1365     // Some kind of simplification occurred: check whether the operand of the
1366     // salvaged debug expression can be encoded in this DAG.
1367     if (handleDebugValue(V, Var, Expr, DL, SDOrder, /*IsVariadic=*/false)) {
1368       LLVM_DEBUG(
1369           dbgs() << "Salvaged debug location info for:\n  " << *Var << "\n"
1370                  << *OrigV << "\nBy stripping back to:\n  " << *V << "\n");
1371       return;
1372     }
1373   }
1374 
1375   // This was the final opportunity to salvage this debug information, and it
1376   // couldn't be done. Place an undef DBG_VALUE at this location to terminate
1377   // any earlier variable location.
1378   assert(OrigV && "V shouldn't be null");
1379   auto *Undef = UndefValue::get(OrigV->getType());
1380   auto *SDV = DAG.getConstantDbgValue(Var, Expr, Undef, DL, SDNodeOrder);
1381   DAG.AddDbgValue(SDV, false);
1382   LLVM_DEBUG(dbgs() << "Dropping debug value info for:\n  " << printDDI(DDI)
1383                     << "\n");
1384 }
1385 
1386 bool SelectionDAGBuilder::handleDebugValue(ArrayRef<const Value *> Values,
1387                                            DILocalVariable *Var,
1388                                            DIExpression *Expr, DebugLoc DbgLoc,
1389                                            unsigned Order, bool IsVariadic) {
1390   if (Values.empty())
1391     return true;
1392   SmallVector<SDDbgOperand> LocationOps;
1393   SmallVector<SDNode *> Dependencies;
1394   for (const Value *V : Values) {
1395     // Constant value.
1396     if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V) ||
1397         isa<ConstantPointerNull>(V)) {
1398       LocationOps.emplace_back(SDDbgOperand::fromConst(V));
1399       continue;
1400     }
1401 
1402     // Look through IntToPtr constants.
1403     if (auto *CE = dyn_cast<ConstantExpr>(V))
1404       if (CE->getOpcode() == Instruction::IntToPtr) {
1405         LocationOps.emplace_back(SDDbgOperand::fromConst(CE->getOperand(0)));
1406         continue;
1407       }
1408 
1409     // If the Value is a frame index, we can create a FrameIndex debug value
1410     // without relying on the DAG at all.
1411     if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1412       auto SI = FuncInfo.StaticAllocaMap.find(AI);
1413       if (SI != FuncInfo.StaticAllocaMap.end()) {
1414         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(SI->second));
1415         continue;
1416       }
1417     }
1418 
1419     // Do not use getValue() in here; we don't want to generate code at
1420     // this point if it hasn't been done yet.
1421     SDValue N = NodeMap[V];
1422     if (!N.getNode() && isa<Argument>(V)) // Check unused arguments map.
1423       N = UnusedArgNodeMap[V];
1424     if (N.getNode()) {
1425       // Only emit func arg dbg value for non-variadic dbg.values for now.
1426       if (!IsVariadic &&
1427           EmitFuncArgumentDbgValue(V, Var, Expr, DbgLoc,
1428                                    FuncArgumentDbgValueKind::Value, N))
1429         return true;
1430       if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
1431         // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can
1432         // describe stack slot locations.
1433         //
1434         // Consider "int x = 0; int *px = &x;". There are two kinds of
1435         // interesting debug values here after optimization:
1436         //
1437         //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
1438         //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
1439         //
1440         // Both describe the direct values of their associated variables.
1441         Dependencies.push_back(N.getNode());
1442         LocationOps.emplace_back(SDDbgOperand::fromFrameIdx(FISDN->getIndex()));
1443         continue;
1444       }
1445       LocationOps.emplace_back(
1446           SDDbgOperand::fromNode(N.getNode(), N.getResNo()));
1447       continue;
1448     }
1449 
1450     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1451     // Special rules apply for the first dbg.values of parameter variables in a
1452     // function. Identify them by the fact they reference Argument Values, that
1453     // they're parameters, and they are parameters of the current function. We
1454     // need to let them dangle until they get an SDNode.
1455     bool IsParamOfFunc =
1456         isa<Argument>(V) && Var->isParameter() && !DbgLoc.getInlinedAt();
1457     if (IsParamOfFunc)
1458       return false;
1459 
1460     // The value is not used in this block yet (or it would have an SDNode).
1461     // We still want the value to appear for the user if possible -- if it has
1462     // an associated VReg, we can refer to that instead.
1463     auto VMI = FuncInfo.ValueMap.find(V);
1464     if (VMI != FuncInfo.ValueMap.end()) {
1465       unsigned Reg = VMI->second;
1466       // If this is a PHI node, it may be split up into several MI PHI nodes
1467       // (in FunctionLoweringInfo::set).
1468       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg,
1469                        V->getType(), std::nullopt);
1470       if (RFV.occupiesMultipleRegs()) {
1471         // FIXME: We could potentially support variadic dbg_values here.
1472         if (IsVariadic)
1473           return false;
1474         unsigned Offset = 0;
1475         unsigned BitsToDescribe = 0;
1476         if (auto VarSize = Var->getSizeInBits())
1477           BitsToDescribe = *VarSize;
1478         if (auto Fragment = Expr->getFragmentInfo())
1479           BitsToDescribe = Fragment->SizeInBits;
1480         for (const auto &RegAndSize : RFV.getRegsAndSizes()) {
1481           // Bail out if all bits are described already.
1482           if (Offset >= BitsToDescribe)
1483             break;
1484           // TODO: handle scalable vectors.
1485           unsigned RegisterSize = RegAndSize.second;
1486           unsigned FragmentSize = (Offset + RegisterSize > BitsToDescribe)
1487                                       ? BitsToDescribe - Offset
1488                                       : RegisterSize;
1489           auto FragmentExpr = DIExpression::createFragmentExpression(
1490               Expr, Offset, FragmentSize);
1491           if (!FragmentExpr)
1492             continue;
1493           SDDbgValue *SDV = DAG.getVRegDbgValue(
1494               Var, *FragmentExpr, RegAndSize.first, false, DbgLoc, SDNodeOrder);
1495           DAG.AddDbgValue(SDV, false);
1496           Offset += RegisterSize;
1497         }
1498         return true;
1499       }
1500       // We can use simple vreg locations for variadic dbg_values as well.
1501       LocationOps.emplace_back(SDDbgOperand::fromVReg(Reg));
1502       continue;
1503     }
1504     // We failed to create a SDDbgOperand for V.
1505     return false;
1506   }
1507 
1508   // We have created a SDDbgOperand for each Value in Values.
1509   // Should use Order instead of SDNodeOrder?
1510   assert(!LocationOps.empty());
1511   SDDbgValue *SDV = DAG.getDbgValueList(Var, Expr, LocationOps, Dependencies,
1512                                         /*IsIndirect=*/false, DbgLoc,
1513                                         SDNodeOrder, IsVariadic);
1514   DAG.AddDbgValue(SDV, /*isParameter=*/false);
1515   return true;
1516 }
1517 
1518 void SelectionDAGBuilder::resolveOrClearDbgInfo() {
1519   // Try to fixup any remaining dangling debug info -- and drop it if we can't.
1520   for (auto &Pair : DanglingDebugInfoMap)
1521     for (auto &DDI : Pair.second)
1522       salvageUnresolvedDbgValue(DDI);
1523   clearDanglingDebugInfo();
1524 }
1525 
1526 /// getCopyFromRegs - If there was virtual register allocated for the value V
1527 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1528 SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1529   DenseMap<const Value *, Register>::iterator It = FuncInfo.ValueMap.find(V);
1530   SDValue Result;
1531 
1532   if (It != FuncInfo.ValueMap.end()) {
1533     Register InReg = It->second;
1534 
1535     RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(),
1536                      DAG.getDataLayout(), InReg, Ty,
1537                      std::nullopt); // This is not an ABI copy.
1538     SDValue Chain = DAG.getEntryNode();
1539     Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr,
1540                                  V);
1541     resolveDanglingDebugInfo(V, Result);
1542   }
1543 
1544   return Result;
1545 }
1546 
1547 /// getValue - Return an SDValue for the given Value.
1548 SDValue SelectionDAGBuilder::getValue(const Value *V) {
1549   // If we already have an SDValue for this value, use it. It's important
1550   // to do this first, so that we don't create a CopyFromReg if we already
1551   // have a regular SDValue.
1552   SDValue &N = NodeMap[V];
1553   if (N.getNode()) return N;
1554 
1555   // If there's a virtual register allocated and initialized for this
1556   // value, use it.
1557   if (SDValue copyFromReg = getCopyFromRegs(V, V->getType()))
1558     return copyFromReg;
1559 
1560   // Otherwise create a new SDValue and remember it.
1561   SDValue Val = getValueImpl(V);
1562   NodeMap[V] = Val;
1563   resolveDanglingDebugInfo(V, Val);
1564   return Val;
1565 }
1566 
1567 /// getNonRegisterValue - Return an SDValue for the given Value, but
1568 /// don't look in FuncInfo.ValueMap for a virtual register.
1569 SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1570   // If we already have an SDValue for this value, use it.
1571   SDValue &N = NodeMap[V];
1572   if (N.getNode()) {
1573     if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1574       // Remove the debug location from the node as the node is about to be used
1575       // in a location which may differ from the original debug location.  This
1576       // is relevant to Constant and ConstantFP nodes because they can appear
1577       // as constant expressions inside PHI nodes.
1578       N->setDebugLoc(DebugLoc());
1579     }
1580     return N;
1581   }
1582 
1583   // Otherwise create a new SDValue and remember it.
1584   SDValue Val = getValueImpl(V);
1585   NodeMap[V] = Val;
1586   resolveDanglingDebugInfo(V, Val);
1587   return Val;
1588 }
1589 
1590 /// getValueImpl - Helper function for getValue and getNonRegisterValue.
1591 /// Create an SDValue for the given value.
1592 SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
1593   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1594 
1595   if (const Constant *C = dyn_cast<Constant>(V)) {
1596     EVT VT = TLI.getValueType(DAG.getDataLayout(), V->getType(), true);
1597 
1598     if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
1599       return DAG.getConstant(*CI, getCurSDLoc(), VT);
1600 
1601     if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
1602       return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
1603 
1604     if (isa<ConstantPointerNull>(C)) {
1605       unsigned AS = V->getType()->getPointerAddressSpace();
1606       return DAG.getConstant(0, getCurSDLoc(),
1607                              TLI.getPointerTy(DAG.getDataLayout(), AS));
1608     }
1609 
1610     if (match(C, m_VScale()))
1611       return DAG.getVScale(getCurSDLoc(), VT, APInt(VT.getSizeInBits(), 1));
1612 
1613     if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1614       return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
1615 
1616     if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
1617       return DAG.getUNDEF(VT);
1618 
1619     if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1620       visit(CE->getOpcode(), *CE);
1621       SDValue N1 = NodeMap[V];
1622       assert(N1.getNode() && "visit didn't populate the NodeMap!");
1623       return N1;
1624     }
1625 
1626     if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1627       SmallVector<SDValue, 4> Constants;
1628       for (const Use &U : C->operands()) {
1629         SDNode *Val = getValue(U).getNode();
1630         // If the operand is an empty aggregate, there are no values.
1631         if (!Val) continue;
1632         // Add each leaf value from the operand to the Constants list
1633         // to form a flattened list of all the values.
1634         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1635           Constants.push_back(SDValue(Val, i));
1636       }
1637 
1638       return DAG.getMergeValues(Constants, getCurSDLoc());
1639     }
1640 
1641     if (const ConstantDataSequential *CDS =
1642           dyn_cast<ConstantDataSequential>(C)) {
1643       SmallVector<SDValue, 4> Ops;
1644       for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
1645         SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1646         // Add each leaf value from the operand to the Constants list
1647         // to form a flattened list of all the values.
1648         for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1649           Ops.push_back(SDValue(Val, i));
1650       }
1651 
1652       if (isa<ArrayType>(CDS->getType()))
1653         return DAG.getMergeValues(Ops, getCurSDLoc());
1654       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1655     }
1656 
1657     if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
1658       assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1659              "Unknown struct or array constant!");
1660 
1661       SmallVector<EVT, 4> ValueVTs;
1662       ComputeValueVTs(TLI, DAG.getDataLayout(), C->getType(), ValueVTs);
1663       unsigned NumElts = ValueVTs.size();
1664       if (NumElts == 0)
1665         return SDValue(); // empty struct
1666       SmallVector<SDValue, 4> Constants(NumElts);
1667       for (unsigned i = 0; i != NumElts; ++i) {
1668         EVT EltVT = ValueVTs[i];
1669         if (isa<UndefValue>(C))
1670           Constants[i] = DAG.getUNDEF(EltVT);
1671         else if (EltVT.isFloatingPoint())
1672           Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1673         else
1674           Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
1675       }
1676 
1677       return DAG.getMergeValues(Constants, getCurSDLoc());
1678     }
1679 
1680     if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
1681       return DAG.getBlockAddress(BA, VT);
1682 
1683     if (const auto *Equiv = dyn_cast<DSOLocalEquivalent>(C))
1684       return getValue(Equiv->getGlobalValue());
1685 
1686     if (const auto *NC = dyn_cast<NoCFIValue>(C))
1687       return getValue(NC->getGlobalValue());
1688 
1689     VectorType *VecTy = cast<VectorType>(V->getType());
1690 
1691     // Now that we know the number and type of the elements, get that number of
1692     // elements into the Ops array based on what kind of constant it is.
1693     if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
1694       SmallVector<SDValue, 16> Ops;
1695       unsigned NumElements = cast<FixedVectorType>(VecTy)->getNumElements();
1696       for (unsigned i = 0; i != NumElements; ++i)
1697         Ops.push_back(getValue(CV->getOperand(i)));
1698 
1699       return NodeMap[V] = DAG.getBuildVector(VT, getCurSDLoc(), Ops);
1700     }
1701 
1702     if (isa<ConstantAggregateZero>(C)) {
1703       EVT EltVT =
1704           TLI.getValueType(DAG.getDataLayout(), VecTy->getElementType());
1705 
1706       SDValue Op;
1707       if (EltVT.isFloatingPoint())
1708         Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
1709       else
1710         Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
1711 
1712       return NodeMap[V] = DAG.getSplat(VT, getCurSDLoc(), Op);
1713     }
1714 
1715     llvm_unreachable("Unknown vector constant");
1716   }
1717 
1718   // If this is a static alloca, generate it as the frameindex instead of
1719   // computation.
1720   if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1721     DenseMap<const AllocaInst*, int>::iterator SI =
1722       FuncInfo.StaticAllocaMap.find(AI);
1723     if (SI != FuncInfo.StaticAllocaMap.end())
1724       return DAG.getFrameIndex(
1725           SI->second, TLI.getValueType(DAG.getDataLayout(), AI->getType()));
1726   }
1727 
1728   // If this is an instruction which fast-isel has deferred, select it now.
1729   if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
1730     Register InReg = FuncInfo.InitializeRegForValue(Inst);
1731 
1732     RegsForValue RFV(*DAG.getContext(), TLI, DAG.getDataLayout(), InReg,
1733                      Inst->getType(), std::nullopt);
1734     SDValue Chain = DAG.getEntryNode();
1735     return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1736   }
1737 
1738   if (const MetadataAsValue *MD = dyn_cast<MetadataAsValue>(V))
1739     return DAG.getMDNode(cast<MDNode>(MD->getMetadata()));
1740 
1741   if (const auto *BB = dyn_cast<BasicBlock>(V))
1742     return DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
1743 
1744   llvm_unreachable("Can't get register for value!");
1745 }
1746 
1747 void SelectionDAGBuilder::visitCatchPad(const CatchPadInst &I) {
1748   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1749   bool IsMSVCCXX = Pers == EHPersonality::MSVC_CXX;
1750   bool IsCoreCLR = Pers == EHPersonality::CoreCLR;
1751   bool IsSEH = isAsynchronousEHPersonality(Pers);
1752   MachineBasicBlock *CatchPadMBB = FuncInfo.MBB;
1753   if (!IsSEH)
1754     CatchPadMBB->setIsEHScopeEntry();
1755   // In MSVC C++ and CoreCLR, catchblocks are funclets and need prologues.
1756   if (IsMSVCCXX || IsCoreCLR)
1757     CatchPadMBB->setIsEHFuncletEntry();
1758 }
1759 
1760 void SelectionDAGBuilder::visitCatchRet(const CatchReturnInst &I) {
1761   // Update machine-CFG edge.
1762   MachineBasicBlock *TargetMBB = FuncInfo.MBBMap[I.getSuccessor()];
1763   FuncInfo.MBB->addSuccessor(TargetMBB);
1764   TargetMBB->setIsEHCatchretTarget(true);
1765   DAG.getMachineFunction().setHasEHCatchret(true);
1766 
1767   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1768   bool IsSEH = isAsynchronousEHPersonality(Pers);
1769   if (IsSEH) {
1770     // If this is not a fall-through branch or optimizations are switched off,
1771     // emit the branch.
1772     if (TargetMBB != NextBlock(FuncInfo.MBB) ||
1773         TM.getOptLevel() == CodeGenOpt::None)
1774       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
1775                               getControlRoot(), DAG.getBasicBlock(TargetMBB)));
1776     return;
1777   }
1778 
1779   // Figure out the funclet membership for the catchret's successor.
1780   // This will be used by the FuncletLayout pass to determine how to order the
1781   // BB's.
1782   // A 'catchret' returns to the outer scope's color.
1783   Value *ParentPad = I.getCatchSwitchParentPad();
1784   const BasicBlock *SuccessorColor;
1785   if (isa<ConstantTokenNone>(ParentPad))
1786     SuccessorColor = &FuncInfo.Fn->getEntryBlock();
1787   else
1788     SuccessorColor = cast<Instruction>(ParentPad)->getParent();
1789   assert(SuccessorColor && "No parent funclet for catchret!");
1790   MachineBasicBlock *SuccessorColorMBB = FuncInfo.MBBMap[SuccessorColor];
1791   assert(SuccessorColorMBB && "No MBB for SuccessorColor!");
1792 
1793   // Create the terminator node.
1794   SDValue Ret = DAG.getNode(ISD::CATCHRET, getCurSDLoc(), MVT::Other,
1795                             getControlRoot(), DAG.getBasicBlock(TargetMBB),
1796                             DAG.getBasicBlock(SuccessorColorMBB));
1797   DAG.setRoot(Ret);
1798 }
1799 
1800 void SelectionDAGBuilder::visitCleanupPad(const CleanupPadInst &CPI) {
1801   // Don't emit any special code for the cleanuppad instruction. It just marks
1802   // the start of an EH scope/funclet.
1803   FuncInfo.MBB->setIsEHScopeEntry();
1804   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1805   if (Pers != EHPersonality::Wasm_CXX) {
1806     FuncInfo.MBB->setIsEHFuncletEntry();
1807     FuncInfo.MBB->setIsCleanupFuncletEntry();
1808   }
1809 }
1810 
1811 // In wasm EH, even though a catchpad may not catch an exception if a tag does
1812 // not match, it is OK to add only the first unwind destination catchpad to the
1813 // successors, because there will be at least one invoke instruction within the
1814 // catch scope that points to the next unwind destination, if one exists, so
1815 // CFGSort cannot mess up with BB sorting order.
1816 // (All catchpads with 'catch (type)' clauses have a 'llvm.rethrow' intrinsic
1817 // call within them, and catchpads only consisting of 'catch (...)' have a
1818 // '__cxa_end_catch' call within them, both of which generate invokes in case
1819 // the next unwind destination exists, i.e., the next unwind destination is not
1820 // the caller.)
1821 //
1822 // Having at most one EH pad successor is also simpler and helps later
1823 // transformations.
1824 //
1825 // For example,
1826 // current:
1827 //   invoke void @foo to ... unwind label %catch.dispatch
1828 // catch.dispatch:
1829 //   %0 = catchswitch within ... [label %catch.start] unwind label %next
1830 // catch.start:
1831 //   ...
1832 //   ... in this BB or some other child BB dominated by this BB there will be an
1833 //   invoke that points to 'next' BB as an unwind destination
1834 //
1835 // next: ; We don't need to add this to 'current' BB's successor
1836 //   ...
1837 static void findWasmUnwindDestinations(
1838     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1839     BranchProbability Prob,
1840     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1841         &UnwindDests) {
1842   while (EHPadBB) {
1843     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1844     if (isa<CleanupPadInst>(Pad)) {
1845       // Stop on cleanup pads.
1846       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1847       UnwindDests.back().first->setIsEHScopeEntry();
1848       break;
1849     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1850       // Add the catchpad handlers to the possible destinations. We don't
1851       // continue to the unwind destination of the catchswitch for wasm.
1852       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1853         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1854         UnwindDests.back().first->setIsEHScopeEntry();
1855       }
1856       break;
1857     } else {
1858       continue;
1859     }
1860   }
1861 }
1862 
1863 /// When an invoke or a cleanupret unwinds to the next EH pad, there are
1864 /// many places it could ultimately go. In the IR, we have a single unwind
1865 /// destination, but in the machine CFG, we enumerate all the possible blocks.
1866 /// This function skips over imaginary basic blocks that hold catchswitch
1867 /// instructions, and finds all the "real" machine
1868 /// basic block destinations. As those destinations may not be successors of
1869 /// EHPadBB, here we also calculate the edge probability to those destinations.
1870 /// The passed-in Prob is the edge probability to EHPadBB.
1871 static void findUnwindDestinations(
1872     FunctionLoweringInfo &FuncInfo, const BasicBlock *EHPadBB,
1873     BranchProbability Prob,
1874     SmallVectorImpl<std::pair<MachineBasicBlock *, BranchProbability>>
1875         &UnwindDests) {
1876   EHPersonality Personality =
1877     classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
1878   bool IsMSVCCXX = Personality == EHPersonality::MSVC_CXX;
1879   bool IsCoreCLR = Personality == EHPersonality::CoreCLR;
1880   bool IsWasmCXX = Personality == EHPersonality::Wasm_CXX;
1881   bool IsSEH = isAsynchronousEHPersonality(Personality);
1882 
1883   if (IsWasmCXX) {
1884     findWasmUnwindDestinations(FuncInfo, EHPadBB, Prob, UnwindDests);
1885     assert(UnwindDests.size() <= 1 &&
1886            "There should be at most one unwind destination for wasm");
1887     return;
1888   }
1889 
1890   while (EHPadBB) {
1891     const Instruction *Pad = EHPadBB->getFirstNonPHI();
1892     BasicBlock *NewEHPadBB = nullptr;
1893     if (isa<LandingPadInst>(Pad)) {
1894       // Stop on landingpads. They are not funclets.
1895       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1896       break;
1897     } else if (isa<CleanupPadInst>(Pad)) {
1898       // Stop on cleanup pads. Cleanups are always funclet entries for all known
1899       // personalities.
1900       UnwindDests.emplace_back(FuncInfo.MBBMap[EHPadBB], Prob);
1901       UnwindDests.back().first->setIsEHScopeEntry();
1902       UnwindDests.back().first->setIsEHFuncletEntry();
1903       break;
1904     } else if (const auto *CatchSwitch = dyn_cast<CatchSwitchInst>(Pad)) {
1905       // Add the catchpad handlers to the possible destinations.
1906       for (const BasicBlock *CatchPadBB : CatchSwitch->handlers()) {
1907         UnwindDests.emplace_back(FuncInfo.MBBMap[CatchPadBB], Prob);
1908         // For MSVC++ and the CLR, catchblocks are funclets and need prologues.
1909         if (IsMSVCCXX || IsCoreCLR)
1910           UnwindDests.back().first->setIsEHFuncletEntry();
1911         if (!IsSEH)
1912           UnwindDests.back().first->setIsEHScopeEntry();
1913       }
1914       NewEHPadBB = CatchSwitch->getUnwindDest();
1915     } else {
1916       continue;
1917     }
1918 
1919     BranchProbabilityInfo *BPI = FuncInfo.BPI;
1920     if (BPI && NewEHPadBB)
1921       Prob *= BPI->getEdgeProbability(EHPadBB, NewEHPadBB);
1922     EHPadBB = NewEHPadBB;
1923   }
1924 }
1925 
1926 void SelectionDAGBuilder::visitCleanupRet(const CleanupReturnInst &I) {
1927   // Update successor info.
1928   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
1929   auto UnwindDest = I.getUnwindDest();
1930   BranchProbabilityInfo *BPI = FuncInfo.BPI;
1931   BranchProbability UnwindDestProb =
1932       (BPI && UnwindDest)
1933           ? BPI->getEdgeProbability(FuncInfo.MBB->getBasicBlock(), UnwindDest)
1934           : BranchProbability::getZero();
1935   findUnwindDestinations(FuncInfo, UnwindDest, UnwindDestProb, UnwindDests);
1936   for (auto &UnwindDest : UnwindDests) {
1937     UnwindDest.first->setIsEHPad();
1938     addSuccessorWithProb(FuncInfo.MBB, UnwindDest.first, UnwindDest.second);
1939   }
1940   FuncInfo.MBB->normalizeSuccProbs();
1941 
1942   // Create the terminator node.
1943   SDValue Ret =
1944       DAG.getNode(ISD::CLEANUPRET, getCurSDLoc(), MVT::Other, getControlRoot());
1945   DAG.setRoot(Ret);
1946 }
1947 
1948 void SelectionDAGBuilder::visitCatchSwitch(const CatchSwitchInst &CSI) {
1949   report_fatal_error("visitCatchSwitch not yet implemented!");
1950 }
1951 
1952 void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
1953   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1954   auto &DL = DAG.getDataLayout();
1955   SDValue Chain = getControlRoot();
1956   SmallVector<ISD::OutputArg, 8> Outs;
1957   SmallVector<SDValue, 8> OutVals;
1958 
1959   // Calls to @llvm.experimental.deoptimize don't generate a return value, so
1960   // lower
1961   //
1962   //   %val = call <ty> @llvm.experimental.deoptimize()
1963   //   ret <ty> %val
1964   //
1965   // differently.
1966   if (I.getParent()->getTerminatingDeoptimizeCall()) {
1967     LowerDeoptimizingReturn();
1968     return;
1969   }
1970 
1971   if (!FuncInfo.CanLowerReturn) {
1972     unsigned DemoteReg = FuncInfo.DemoteRegister;
1973     const Function *F = I.getParent()->getParent();
1974 
1975     // Emit a store of the return value through the virtual register.
1976     // Leave Outs empty so that LowerReturn won't try to load return
1977     // registers the usual way.
1978     SmallVector<EVT, 1> PtrValueVTs;
1979     ComputeValueVTs(TLI, DL,
1980                     F->getReturnType()->getPointerTo(
1981                         DAG.getDataLayout().getAllocaAddrSpace()),
1982                     PtrValueVTs);
1983 
1984     SDValue RetPtr =
1985         DAG.getCopyFromReg(Chain, getCurSDLoc(), DemoteReg, PtrValueVTs[0]);
1986     SDValue RetOp = getValue(I.getOperand(0));
1987 
1988     SmallVector<EVT, 4> ValueVTs, MemVTs;
1989     SmallVector<uint64_t, 4> Offsets;
1990     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs, &MemVTs,
1991                     &Offsets);
1992     unsigned NumValues = ValueVTs.size();
1993 
1994     SmallVector<SDValue, 4> Chains(NumValues);
1995     Align BaseAlign = DL.getPrefTypeAlign(I.getOperand(0)->getType());
1996     for (unsigned i = 0; i != NumValues; ++i) {
1997       // An aggregate return value cannot wrap around the address space, so
1998       // offsets to its parts don't wrap either.
1999       SDValue Ptr = DAG.getObjectPtrOffset(getCurSDLoc(), RetPtr,
2000                                            TypeSize::Fixed(Offsets[i]));
2001 
2002       SDValue Val = RetOp.getValue(RetOp.getResNo() + i);
2003       if (MemVTs[i] != ValueVTs[i])
2004         Val = DAG.getPtrExtOrTrunc(Val, getCurSDLoc(), MemVTs[i]);
2005       Chains[i] = DAG.getStore(
2006           Chain, getCurSDLoc(), Val,
2007           // FIXME: better loc info would be nice.
2008           Ptr, MachinePointerInfo::getUnknownStack(DAG.getMachineFunction()),
2009           commonAlignment(BaseAlign, Offsets[i]));
2010     }
2011 
2012     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
2013                         MVT::Other, Chains);
2014   } else if (I.getNumOperands() != 0) {
2015     SmallVector<EVT, 4> ValueVTs;
2016     ComputeValueVTs(TLI, DL, I.getOperand(0)->getType(), ValueVTs);
2017     unsigned NumValues = ValueVTs.size();
2018     if (NumValues) {
2019       SDValue RetOp = getValue(I.getOperand(0));
2020 
2021       const Function *F = I.getParent()->getParent();
2022 
2023       bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
2024           I.getOperand(0)->getType(), F->getCallingConv(),
2025           /*IsVarArg*/ false, DL);
2026 
2027       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
2028       if (F->getAttributes().hasRetAttr(Attribute::SExt))
2029         ExtendKind = ISD::SIGN_EXTEND;
2030       else if (F->getAttributes().hasRetAttr(Attribute::ZExt))
2031         ExtendKind = ISD::ZERO_EXTEND;
2032 
2033       LLVMContext &Context = F->getContext();
2034       bool RetInReg = F->getAttributes().hasRetAttr(Attribute::InReg);
2035 
2036       for (unsigned j = 0; j != NumValues; ++j) {
2037         EVT VT = ValueVTs[j];
2038 
2039         if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
2040           VT = TLI.getTypeForExtReturn(Context, VT, ExtendKind);
2041 
2042         CallingConv::ID CC = F->getCallingConv();
2043 
2044         unsigned NumParts = TLI.getNumRegistersForCallingConv(Context, CC, VT);
2045         MVT PartVT = TLI.getRegisterTypeForCallingConv(Context, CC, VT);
2046         SmallVector<SDValue, 4> Parts(NumParts);
2047         getCopyToParts(DAG, getCurSDLoc(),
2048                        SDValue(RetOp.getNode(), RetOp.getResNo() + j),
2049                        &Parts[0], NumParts, PartVT, &I, CC, ExtendKind);
2050 
2051         // 'inreg' on function refers to return value
2052         ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2053         if (RetInReg)
2054           Flags.setInReg();
2055 
2056         if (I.getOperand(0)->getType()->isPointerTy()) {
2057           Flags.setPointer();
2058           Flags.setPointerAddrSpace(
2059               cast<PointerType>(I.getOperand(0)->getType())->getAddressSpace());
2060         }
2061 
2062         if (NeedsRegBlock) {
2063           Flags.setInConsecutiveRegs();
2064           if (j == NumValues - 1)
2065             Flags.setInConsecutiveRegsLast();
2066         }
2067 
2068         // Propagate extension type if any
2069         if (ExtendKind == ISD::SIGN_EXTEND)
2070           Flags.setSExt();
2071         else if (ExtendKind == ISD::ZERO_EXTEND)
2072           Flags.setZExt();
2073 
2074         for (unsigned i = 0; i < NumParts; ++i) {
2075           Outs.push_back(ISD::OutputArg(Flags,
2076                                         Parts[i].getValueType().getSimpleVT(),
2077                                         VT, /*isfixed=*/true, 0, 0));
2078           OutVals.push_back(Parts[i]);
2079         }
2080       }
2081     }
2082   }
2083 
2084   // Push in swifterror virtual register as the last element of Outs. This makes
2085   // sure swifterror virtual register will be returned in the swifterror
2086   // physical register.
2087   const Function *F = I.getParent()->getParent();
2088   if (TLI.supportSwiftError() &&
2089       F->getAttributes().hasAttrSomewhere(Attribute::SwiftError)) {
2090     assert(SwiftError.getFunctionArg() && "Need a swift error argument");
2091     ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
2092     Flags.setSwiftError();
2093     Outs.push_back(ISD::OutputArg(
2094         Flags, /*vt=*/TLI.getPointerTy(DL), /*argvt=*/EVT(TLI.getPointerTy(DL)),
2095         /*isfixed=*/true, /*origidx=*/1, /*partOffs=*/0));
2096     // Create SDNode for the swifterror virtual register.
2097     OutVals.push_back(
2098         DAG.getRegister(SwiftError.getOrCreateVRegUseAt(
2099                             &I, FuncInfo.MBB, SwiftError.getFunctionArg()),
2100                         EVT(TLI.getPointerTy(DL))));
2101   }
2102 
2103   bool isVarArg = DAG.getMachineFunction().getFunction().isVarArg();
2104   CallingConv::ID CallConv =
2105     DAG.getMachineFunction().getFunction().getCallingConv();
2106   Chain = DAG.getTargetLoweringInfo().LowerReturn(
2107       Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
2108 
2109   // Verify that the target's LowerReturn behaved as expected.
2110   assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
2111          "LowerReturn didn't return a valid chain!");
2112 
2113   // Update the DAG with the new chain value resulting from return lowering.
2114   DAG.setRoot(Chain);
2115 }
2116 
2117 /// CopyToExportRegsIfNeeded - If the given value has virtual registers
2118 /// created for it, emit nodes to copy the value into the virtual
2119 /// registers.
2120 void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
2121   // Skip empty types
2122   if (V->getType()->isEmptyTy())
2123     return;
2124 
2125   DenseMap<const Value *, Register>::iterator VMI = FuncInfo.ValueMap.find(V);
2126   if (VMI != FuncInfo.ValueMap.end()) {
2127     assert((!V->use_empty() || isa<CallBrInst>(V)) &&
2128            "Unused value assigned virtual registers!");
2129     CopyValueToVirtualRegister(V, VMI->second);
2130   }
2131 }
2132 
2133 /// ExportFromCurrentBlock - If this condition isn't known to be exported from
2134 /// the current basic block, add it to ValueMap now so that we'll get a
2135 /// CopyTo/FromReg.
2136 void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
2137   // No need to export constants.
2138   if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
2139 
2140   // Already exported?
2141   if (FuncInfo.isExportedInst(V)) return;
2142 
2143   Register Reg = FuncInfo.InitializeRegForValue(V);
2144   CopyValueToVirtualRegister(V, Reg);
2145 }
2146 
2147 bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
2148                                                      const BasicBlock *FromBB) {
2149   // The operands of the setcc have to be in this block.  We don't know
2150   // how to export them from some other block.
2151   if (const Instruction *VI = dyn_cast<Instruction>(V)) {
2152     // Can export from current BB.
2153     if (VI->getParent() == FromBB)
2154       return true;
2155 
2156     // Is already exported, noop.
2157     return FuncInfo.isExportedInst(V);
2158   }
2159 
2160   // If this is an argument, we can export it if the BB is the entry block or
2161   // if it is already exported.
2162   if (isa<Argument>(V)) {
2163     if (FromBB->isEntryBlock())
2164       return true;
2165 
2166     // Otherwise, can only export this if it is already exported.
2167     return FuncInfo.isExportedInst(V);
2168   }
2169 
2170   // Otherwise, constants can always be exported.
2171   return true;
2172 }
2173 
2174 /// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
2175 BranchProbability
2176 SelectionDAGBuilder::getEdgeProbability(const MachineBasicBlock *Src,
2177                                         const MachineBasicBlock *Dst) const {
2178   BranchProbabilityInfo *BPI = FuncInfo.BPI;
2179   const BasicBlock *SrcBB = Src->getBasicBlock();
2180   const BasicBlock *DstBB = Dst->getBasicBlock();
2181   if (!BPI) {
2182     // If BPI is not available, set the default probability as 1 / N, where N is
2183     // the number of successors.
2184     auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
2185     return BranchProbability(1, SuccSize);
2186   }
2187   return BPI->getEdgeProbability(SrcBB, DstBB);
2188 }
2189 
2190 void SelectionDAGBuilder::addSuccessorWithProb(MachineBasicBlock *Src,
2191                                                MachineBasicBlock *Dst,
2192                                                BranchProbability Prob) {
2193   if (!FuncInfo.BPI)
2194     Src->addSuccessorWithoutProb(Dst);
2195   else {
2196     if (Prob.isUnknown())
2197       Prob = getEdgeProbability(Src, Dst);
2198     Src->addSuccessor(Dst, Prob);
2199   }
2200 }
2201 
2202 static bool InBlock(const Value *V, const BasicBlock *BB) {
2203   if (const Instruction *I = dyn_cast<Instruction>(V))
2204     return I->getParent() == BB;
2205   return true;
2206 }
2207 
2208 /// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
2209 /// This function emits a branch and is used at the leaves of an OR or an
2210 /// AND operator tree.
2211 void
2212 SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
2213                                                   MachineBasicBlock *TBB,
2214                                                   MachineBasicBlock *FBB,
2215                                                   MachineBasicBlock *CurBB,
2216                                                   MachineBasicBlock *SwitchBB,
2217                                                   BranchProbability TProb,
2218                                                   BranchProbability FProb,
2219                                                   bool InvertCond) {
2220   const BasicBlock *BB = CurBB->getBasicBlock();
2221 
2222   // If the leaf of the tree is a comparison, merge the condition into
2223   // the caseblock.
2224   if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
2225     // The operands of the cmp have to be in this block.  We don't know
2226     // how to export them from some other block.  If this is the first block
2227     // of the sequence, no exporting is needed.
2228     if (CurBB == SwitchBB ||
2229         (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
2230          isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
2231       ISD::CondCode Condition;
2232       if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
2233         ICmpInst::Predicate Pred =
2234             InvertCond ? IC->getInversePredicate() : IC->getPredicate();
2235         Condition = getICmpCondCode(Pred);
2236       } else {
2237         const FCmpInst *FC = cast<FCmpInst>(Cond);
2238         FCmpInst::Predicate Pred =
2239             InvertCond ? FC->getInversePredicate() : FC->getPredicate();
2240         Condition = getFCmpCondCode(Pred);
2241         if (TM.Options.NoNaNsFPMath)
2242           Condition = getFCmpCodeWithoutNaN(Condition);
2243       }
2244 
2245       CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
2246                    TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2247       SL->SwitchCases.push_back(CB);
2248       return;
2249     }
2250   }
2251 
2252   // Create a CaseBlock record representing this branch.
2253   ISD::CondCode Opc = InvertCond ? ISD::SETNE : ISD::SETEQ;
2254   CaseBlock CB(Opc, Cond, ConstantInt::getTrue(*DAG.getContext()),
2255                nullptr, TBB, FBB, CurBB, getCurSDLoc(), TProb, FProb);
2256   SL->SwitchCases.push_back(CB);
2257 }
2258 
2259 void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
2260                                                MachineBasicBlock *TBB,
2261                                                MachineBasicBlock *FBB,
2262                                                MachineBasicBlock *CurBB,
2263                                                MachineBasicBlock *SwitchBB,
2264                                                Instruction::BinaryOps Opc,
2265                                                BranchProbability TProb,
2266                                                BranchProbability FProb,
2267                                                bool InvertCond) {
2268   // Skip over not part of the tree and remember to invert op and operands at
2269   // next level.
2270   Value *NotCond;
2271   if (match(Cond, m_OneUse(m_Not(m_Value(NotCond)))) &&
2272       InBlock(NotCond, CurBB->getBasicBlock())) {
2273     FindMergedConditions(NotCond, TBB, FBB, CurBB, SwitchBB, Opc, TProb, FProb,
2274                          !InvertCond);
2275     return;
2276   }
2277 
2278   const Instruction *BOp = dyn_cast<Instruction>(Cond);
2279   const Value *BOpOp0, *BOpOp1;
2280   // Compute the effective opcode for Cond, taking into account whether it needs
2281   // to be inverted, e.g.
2282   //   and (not (or A, B)), C
2283   // gets lowered as
2284   //   and (and (not A, not B), C)
2285   Instruction::BinaryOps BOpc = (Instruction::BinaryOps)0;
2286   if (BOp) {
2287     BOpc = match(BOp, m_LogicalAnd(m_Value(BOpOp0), m_Value(BOpOp1)))
2288                ? Instruction::And
2289                : (match(BOp, m_LogicalOr(m_Value(BOpOp0), m_Value(BOpOp1)))
2290                       ? Instruction::Or
2291                       : (Instruction::BinaryOps)0);
2292     if (InvertCond) {
2293       if (BOpc == Instruction::And)
2294         BOpc = Instruction::Or;
2295       else if (BOpc == Instruction::Or)
2296         BOpc = Instruction::And;
2297     }
2298   }
2299 
2300   // If this node is not part of the or/and tree, emit it as a branch.
2301   // Note that all nodes in the tree should have same opcode.
2302   bool BOpIsInOrAndTree = BOpc && BOpc == Opc && BOp->hasOneUse();
2303   if (!BOpIsInOrAndTree || BOp->getParent() != CurBB->getBasicBlock() ||
2304       !InBlock(BOpOp0, CurBB->getBasicBlock()) ||
2305       !InBlock(BOpOp1, CurBB->getBasicBlock())) {
2306     EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
2307                                  TProb, FProb, InvertCond);
2308     return;
2309   }
2310 
2311   //  Create TmpBB after CurBB.
2312   MachineFunction::iterator BBI(CurBB);
2313   MachineFunction &MF = DAG.getMachineFunction();
2314   MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
2315   CurBB->getParent()->insert(++BBI, TmpBB);
2316 
2317   if (Opc == Instruction::Or) {
2318     // Codegen X | Y as:
2319     // BB1:
2320     //   jmp_if_X TBB
2321     //   jmp TmpBB
2322     // TmpBB:
2323     //   jmp_if_Y TBB
2324     //   jmp FBB
2325     //
2326 
2327     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2328     // The requirement is that
2329     //   TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
2330     //     = TrueProb for original BB.
2331     // Assuming the original probabilities are A and B, one choice is to set
2332     // BB1's probabilities to A/2 and A/2+B, and set TmpBB's probabilities to
2333     // A/(1+B) and 2B/(1+B). This choice assumes that
2334     //   TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
2335     // Another choice is to assume TrueProb for BB1 equals to TrueProb for
2336     // TmpBB, but the math is more complicated.
2337 
2338     auto NewTrueProb = TProb / 2;
2339     auto NewFalseProb = TProb / 2 + FProb;
2340     // Emit the LHS condition.
2341     FindMergedConditions(BOpOp0, TBB, TmpBB, CurBB, SwitchBB, Opc, NewTrueProb,
2342                          NewFalseProb, InvertCond);
2343 
2344     // Normalize A/2 and B to get A/(1+B) and 2B/(1+B).
2345     SmallVector<BranchProbability, 2> Probs{TProb / 2, FProb};
2346     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2347     // Emit the RHS condition into TmpBB.
2348     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2349                          Probs[1], InvertCond);
2350   } else {
2351     assert(Opc == Instruction::And && "Unknown merge op!");
2352     // Codegen X & Y as:
2353     // BB1:
2354     //   jmp_if_X TmpBB
2355     //   jmp FBB
2356     // TmpBB:
2357     //   jmp_if_Y TBB
2358     //   jmp FBB
2359     //
2360     //  This requires creation of TmpBB after CurBB.
2361 
2362     // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
2363     // The requirement is that
2364     //   FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
2365     //     = FalseProb for original BB.
2366     // Assuming the original probabilities are A and B, one choice is to set
2367     // BB1's probabilities to A+B/2 and B/2, and set TmpBB's probabilities to
2368     // 2A/(1+A) and B/(1+A). This choice assumes that FalseProb for BB1 ==
2369     // TrueProb for BB1 * FalseProb for TmpBB.
2370 
2371     auto NewTrueProb = TProb + FProb / 2;
2372     auto NewFalseProb = FProb / 2;
2373     // Emit the LHS condition.
2374     FindMergedConditions(BOpOp0, TmpBB, FBB, CurBB, SwitchBB, Opc, NewTrueProb,
2375                          NewFalseProb, InvertCond);
2376 
2377     // Normalize A and B/2 to get 2A/(1+A) and B/(1+A).
2378     SmallVector<BranchProbability, 2> Probs{TProb, FProb / 2};
2379     BranchProbability::normalizeProbabilities(Probs.begin(), Probs.end());
2380     // Emit the RHS condition into TmpBB.
2381     FindMergedConditions(BOpOp1, TBB, FBB, TmpBB, SwitchBB, Opc, Probs[0],
2382                          Probs[1], InvertCond);
2383   }
2384 }
2385 
2386 /// If the set of cases should be emitted as a series of branches, return true.
2387 /// If we should emit this as a bunch of and/or'd together conditions, return
2388 /// false.
2389 bool
2390 SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
2391   if (Cases.size() != 2) return true;
2392 
2393   // If this is two comparisons of the same values or'd or and'd together, they
2394   // will get folded into a single comparison, so don't emit two blocks.
2395   if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
2396        Cases[0].CmpRHS == Cases[1].CmpRHS) ||
2397       (Cases[0].CmpRHS == Cases[1].CmpLHS &&
2398        Cases[0].CmpLHS == Cases[1].CmpRHS)) {
2399     return false;
2400   }
2401 
2402   // Handle: (X != null) | (Y != null) --> (X|Y) != 0
2403   // Handle: (X == null) & (Y == null) --> (X|Y) == 0
2404   if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
2405       Cases[0].CC == Cases[1].CC &&
2406       isa<Constant>(Cases[0].CmpRHS) &&
2407       cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
2408     if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
2409       return false;
2410     if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
2411       return false;
2412   }
2413 
2414   return true;
2415 }
2416 
2417 void SelectionDAGBuilder::visitBr(const BranchInst &I) {
2418   MachineBasicBlock *BrMBB = FuncInfo.MBB;
2419 
2420   // Update machine-CFG edges.
2421   MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
2422 
2423   if (I.isUnconditional()) {
2424     // Update machine-CFG edges.
2425     BrMBB->addSuccessor(Succ0MBB);
2426 
2427     // If this is not a fall-through branch or optimizations are switched off,
2428     // emit the branch.
2429     if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
2430       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
2431                               MVT::Other, getControlRoot(),
2432                               DAG.getBasicBlock(Succ0MBB)));
2433 
2434     return;
2435   }
2436 
2437   // If this condition is one of the special cases we handle, do special stuff
2438   // now.
2439   const Value *CondVal = I.getCondition();
2440   MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
2441 
2442   // If this is a series of conditions that are or'd or and'd together, emit
2443   // this as a sequence of branches instead of setcc's with and/or operations.
2444   // As long as jumps are not expensive (exceptions for multi-use logic ops,
2445   // unpredictable branches, and vector extracts because those jumps are likely
2446   // expensive for any target), this should improve performance.
2447   // For example, instead of something like:
2448   //     cmp A, B
2449   //     C = seteq
2450   //     cmp D, E
2451   //     F = setle
2452   //     or C, F
2453   //     jnz foo
2454   // Emit:
2455   //     cmp A, B
2456   //     je foo
2457   //     cmp D, E
2458   //     jle foo
2459   const Instruction *BOp = dyn_cast<Instruction>(CondVal);
2460   if (!DAG.getTargetLoweringInfo().isJumpExpensive() && BOp &&
2461       BOp->hasOneUse() && !I.hasMetadata(LLVMContext::MD_unpredictable)) {
2462     Value *Vec;
2463     const Value *BOp0, *BOp1;
2464     Instruction::BinaryOps Opcode = (Instruction::BinaryOps)0;
2465     if (match(BOp, m_LogicalAnd(m_Value(BOp0), m_Value(BOp1))))
2466       Opcode = Instruction::And;
2467     else if (match(BOp, m_LogicalOr(m_Value(BOp0), m_Value(BOp1))))
2468       Opcode = Instruction::Or;
2469 
2470     if (Opcode && !(match(BOp0, m_ExtractElt(m_Value(Vec), m_Value())) &&
2471                     match(BOp1, m_ExtractElt(m_Specific(Vec), m_Value())))) {
2472       FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB, Opcode,
2473                            getEdgeProbability(BrMBB, Succ0MBB),
2474                            getEdgeProbability(BrMBB, Succ1MBB),
2475                            /*InvertCond=*/false);
2476       // If the compares in later blocks need to use values not currently
2477       // exported from this block, export them now.  This block should always
2478       // be the first entry.
2479       assert(SL->SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
2480 
2481       // Allow some cases to be rejected.
2482       if (ShouldEmitAsBranches(SL->SwitchCases)) {
2483         for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i) {
2484           ExportFromCurrentBlock(SL->SwitchCases[i].CmpLHS);
2485           ExportFromCurrentBlock(SL->SwitchCases[i].CmpRHS);
2486         }
2487 
2488         // Emit the branch for this block.
2489         visitSwitchCase(SL->SwitchCases[0], BrMBB);
2490         SL->SwitchCases.erase(SL->SwitchCases.begin());
2491         return;
2492       }
2493 
2494       // Okay, we decided not to do this, remove any inserted MBB's and clear
2495       // SwitchCases.
2496       for (unsigned i = 1, e = SL->SwitchCases.size(); i != e; ++i)
2497         FuncInfo.MF->erase(SL->SwitchCases[i].ThisBB);
2498 
2499       SL->SwitchCases.clear();
2500     }
2501   }
2502 
2503   // Create a CaseBlock record representing this branch.
2504   CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
2505                nullptr, Succ0MBB, Succ1MBB, BrMBB, getCurSDLoc());
2506 
2507   // Use visitSwitchCase to actually insert the fast branch sequence for this
2508   // cond branch.
2509   visitSwitchCase(CB, BrMBB);
2510 }
2511 
2512 /// visitSwitchCase - Emits the necessary code to represent a single node in
2513 /// the binary search tree resulting from lowering a switch instruction.
2514 void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
2515                                           MachineBasicBlock *SwitchBB) {
2516   SDValue Cond;
2517   SDValue CondLHS = getValue(CB.CmpLHS);
2518   SDLoc dl = CB.DL;
2519 
2520   if (CB.CC == ISD::SETTRUE) {
2521     // Branch or fall through to TrueBB.
2522     addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2523     SwitchBB->normalizeSuccProbs();
2524     if (CB.TrueBB != NextBlock(SwitchBB)) {
2525       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, getControlRoot(),
2526                               DAG.getBasicBlock(CB.TrueBB)));
2527     }
2528     return;
2529   }
2530 
2531   auto &TLI = DAG.getTargetLoweringInfo();
2532   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), CB.CmpLHS->getType());
2533 
2534   // Build the setcc now.
2535   if (!CB.CmpMHS) {
2536     // Fold "(X == true)" to X and "(X == false)" to !X to
2537     // handle common cases produced by branch lowering.
2538     if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
2539         CB.CC == ISD::SETEQ)
2540       Cond = CondLHS;
2541     else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
2542              CB.CC == ISD::SETEQ) {
2543       SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
2544       Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
2545     } else {
2546       SDValue CondRHS = getValue(CB.CmpRHS);
2547 
2548       // If a pointer's DAG type is larger than its memory type then the DAG
2549       // values are zero-extended. This breaks signed comparisons so truncate
2550       // back to the underlying type before doing the compare.
2551       if (CondLHS.getValueType() != MemVT) {
2552         CondLHS = DAG.getPtrExtOrTrunc(CondLHS, getCurSDLoc(), MemVT);
2553         CondRHS = DAG.getPtrExtOrTrunc(CondRHS, getCurSDLoc(), MemVT);
2554       }
2555       Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, CondRHS, CB.CC);
2556     }
2557   } else {
2558     assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
2559 
2560     const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
2561     const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
2562 
2563     SDValue CmpOp = getValue(CB.CmpMHS);
2564     EVT VT = CmpOp.getValueType();
2565 
2566     if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
2567       Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
2568                           ISD::SETLE);
2569     } else {
2570       SDValue SUB = DAG.getNode(ISD::SUB, dl,
2571                                 VT, CmpOp, DAG.getConstant(Low, dl, VT));
2572       Cond = DAG.getSetCC(dl, MVT::i1, SUB,
2573                           DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
2574     }
2575   }
2576 
2577   // Update successor info
2578   addSuccessorWithProb(SwitchBB, CB.TrueBB, CB.TrueProb);
2579   // TrueBB and FalseBB are always different unless the incoming IR is
2580   // degenerate. This only happens when running llc on weird IR.
2581   if (CB.TrueBB != CB.FalseBB)
2582     addSuccessorWithProb(SwitchBB, CB.FalseBB, CB.FalseProb);
2583   SwitchBB->normalizeSuccProbs();
2584 
2585   // If the lhs block is the next block, invert the condition so that we can
2586   // fall through to the lhs instead of the rhs block.
2587   if (CB.TrueBB == NextBlock(SwitchBB)) {
2588     std::swap(CB.TrueBB, CB.FalseBB);
2589     SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
2590     Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
2591   }
2592 
2593   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2594                                MVT::Other, getControlRoot(), Cond,
2595                                DAG.getBasicBlock(CB.TrueBB));
2596 
2597   setValue(CurInst, BrCond);
2598 
2599   // Insert the false branch. Do this even if it's a fall through branch,
2600   // this makes it easier to do DAG optimizations which require inverting
2601   // the branch condition.
2602   BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2603                        DAG.getBasicBlock(CB.FalseBB));
2604 
2605   DAG.setRoot(BrCond);
2606 }
2607 
2608 /// visitJumpTable - Emit JumpTable node in the current MBB
2609 void SelectionDAGBuilder::visitJumpTable(SwitchCG::JumpTable &JT) {
2610   // Emit the code for the jump table
2611   assert(JT.Reg != -1U && "Should lower JT Header first!");
2612   EVT PTy = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
2613   SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
2614                                      JT.Reg, PTy);
2615   SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
2616   SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
2617                                     MVT::Other, Index.getValue(1),
2618                                     Table, Index);
2619   DAG.setRoot(BrJumpTable);
2620 }
2621 
2622 /// visitJumpTableHeader - This function emits necessary code to produce index
2623 /// in the JumpTable from switch case.
2624 void SelectionDAGBuilder::visitJumpTableHeader(SwitchCG::JumpTable &JT,
2625                                                JumpTableHeader &JTH,
2626                                                MachineBasicBlock *SwitchBB) {
2627   SDLoc dl = getCurSDLoc();
2628 
2629   // Subtract the lowest switch case value from the value being switched on.
2630   SDValue SwitchOp = getValue(JTH.SValue);
2631   EVT VT = SwitchOp.getValueType();
2632   SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
2633                             DAG.getConstant(JTH.First, dl, VT));
2634 
2635   // The SDNode we just created, which holds the value being switched on minus
2636   // the smallest case value, needs to be copied to a virtual register so it
2637   // can be used as an index into the jump table in a subsequent basic block.
2638   // This value may be smaller or larger than the target's pointer type, and
2639   // therefore require extension or truncating.
2640   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2641   SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy(DAG.getDataLayout()));
2642 
2643   unsigned JumpTableReg =
2644       FuncInfo.CreateReg(TLI.getPointerTy(DAG.getDataLayout()));
2645   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
2646                                     JumpTableReg, SwitchOp);
2647   JT.Reg = JumpTableReg;
2648 
2649   if (!JTH.FallthroughUnreachable) {
2650     // Emit the range check for the jump table, and branch to the default block
2651     // for the switch statement if the value being switched on exceeds the
2652     // largest case in the switch.
2653     SDValue CMP = DAG.getSetCC(
2654         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2655                                    Sub.getValueType()),
2656         Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT), ISD::SETUGT);
2657 
2658     SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2659                                  MVT::Other, CopyTo, CMP,
2660                                  DAG.getBasicBlock(JT.Default));
2661 
2662     // Avoid emitting unnecessary branches to the next block.
2663     if (JT.MBB != NextBlock(SwitchBB))
2664       BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
2665                            DAG.getBasicBlock(JT.MBB));
2666 
2667     DAG.setRoot(BrCond);
2668   } else {
2669     // Avoid emitting unnecessary branches to the next block.
2670     if (JT.MBB != NextBlock(SwitchBB))
2671       DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, CopyTo,
2672                               DAG.getBasicBlock(JT.MBB)));
2673     else
2674       DAG.setRoot(CopyTo);
2675   }
2676 }
2677 
2678 /// Create a LOAD_STACK_GUARD node, and let it carry the target specific global
2679 /// variable if there exists one.
2680 static SDValue getLoadStackGuard(SelectionDAG &DAG, const SDLoc &DL,
2681                                  SDValue &Chain) {
2682   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2683   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2684   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2685   MachineFunction &MF = DAG.getMachineFunction();
2686   Value *Global = TLI.getSDagStackGuard(*MF.getFunction().getParent());
2687   MachineSDNode *Node =
2688       DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD, DL, PtrTy, Chain);
2689   if (Global) {
2690     MachinePointerInfo MPInfo(Global);
2691     auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
2692                  MachineMemOperand::MODereferenceable;
2693     MachineMemOperand *MemRef = MF.getMachineMemOperand(
2694         MPInfo, Flags, PtrTy.getSizeInBits() / 8, DAG.getEVTAlign(PtrTy));
2695     DAG.setNodeMemRefs(Node, {MemRef});
2696   }
2697   if (PtrTy != PtrMemTy)
2698     return DAG.getPtrExtOrTrunc(SDValue(Node, 0), DL, PtrMemTy);
2699   return SDValue(Node, 0);
2700 }
2701 
2702 /// Codegen a new tail for a stack protector check ParentMBB which has had its
2703 /// tail spliced into a stack protector check success bb.
2704 ///
2705 /// For a high level explanation of how this fits into the stack protector
2706 /// generation see the comment on the declaration of class
2707 /// StackProtectorDescriptor.
2708 void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
2709                                                   MachineBasicBlock *ParentBB) {
2710 
2711   // First create the loads to the guard/stack slot for the comparison.
2712   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2713   EVT PtrTy = TLI.getPointerTy(DAG.getDataLayout());
2714   EVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout());
2715 
2716   MachineFrameInfo &MFI = ParentBB->getParent()->getFrameInfo();
2717   int FI = MFI.getStackProtectorIndex();
2718 
2719   SDValue Guard;
2720   SDLoc dl = getCurSDLoc();
2721   SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
2722   const Module &M = *ParentBB->getParent()->getFunction().getParent();
2723   Align Align =
2724       DAG.getDataLayout().getPrefTypeAlign(Type::getInt8PtrTy(M.getContext()));
2725 
2726   // Generate code to load the content of the guard slot.
2727   SDValue GuardVal = DAG.getLoad(
2728       PtrMemTy, dl, DAG.getEntryNode(), StackSlotPtr,
2729       MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), Align,
2730       MachineMemOperand::MOVolatile);
2731 
2732   if (TLI.useStackGuardXorFP())
2733     GuardVal = TLI.emitStackGuardXorFP(DAG, GuardVal, dl);
2734 
2735   // Retrieve guard check function, nullptr if instrumentation is inlined.
2736   if (const Function *GuardCheckFn = TLI.getSSPStackGuardCheck(M)) {
2737     // The target provides a guard check function to validate the guard value.
2738     // Generate a call to that function with the content of the guard slot as
2739     // argument.
2740     FunctionType *FnTy = GuardCheckFn->getFunctionType();
2741     assert(FnTy->getNumParams() == 1 && "Invalid function signature");
2742 
2743     TargetLowering::ArgListTy Args;
2744     TargetLowering::ArgListEntry Entry;
2745     Entry.Node = GuardVal;
2746     Entry.Ty = FnTy->getParamType(0);
2747     if (GuardCheckFn->hasParamAttribute(0, Attribute::AttrKind::InReg))
2748       Entry.IsInReg = true;
2749     Args.push_back(Entry);
2750 
2751     TargetLowering::CallLoweringInfo CLI(DAG);
2752     CLI.setDebugLoc(getCurSDLoc())
2753         .setChain(DAG.getEntryNode())
2754         .setCallee(GuardCheckFn->getCallingConv(), FnTy->getReturnType(),
2755                    getValue(GuardCheckFn), std::move(Args));
2756 
2757     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
2758     DAG.setRoot(Result.second);
2759     return;
2760   }
2761 
2762   // If useLoadStackGuardNode returns true, generate LOAD_STACK_GUARD.
2763   // Otherwise, emit a volatile load to retrieve the stack guard value.
2764   SDValue Chain = DAG.getEntryNode();
2765   if (TLI.useLoadStackGuardNode()) {
2766     Guard = getLoadStackGuard(DAG, dl, Chain);
2767   } else {
2768     const Value *IRGuard = TLI.getSDagStackGuard(M);
2769     SDValue GuardPtr = getValue(IRGuard);
2770 
2771     Guard = DAG.getLoad(PtrMemTy, dl, Chain, GuardPtr,
2772                         MachinePointerInfo(IRGuard, 0), Align,
2773                         MachineMemOperand::MOVolatile);
2774   }
2775 
2776   // Perform the comparison via a getsetcc.
2777   SDValue Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(DAG.getDataLayout(),
2778                                                         *DAG.getContext(),
2779                                                         Guard.getValueType()),
2780                              Guard, GuardVal, ISD::SETNE);
2781 
2782   // If the guard/stackslot do not equal, branch to failure MBB.
2783   SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
2784                                MVT::Other, GuardVal.getOperand(0),
2785                                Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
2786   // Otherwise branch to success MBB.
2787   SDValue Br = DAG.getNode(ISD::BR, dl,
2788                            MVT::Other, BrCond,
2789                            DAG.getBasicBlock(SPD.getSuccessMBB()));
2790 
2791   DAG.setRoot(Br);
2792 }
2793 
2794 /// Codegen the failure basic block for a stack protector check.
2795 ///
2796 /// A failure stack protector machine basic block consists simply of a call to
2797 /// __stack_chk_fail().
2798 ///
2799 /// For a high level explanation of how this fits into the stack protector
2800 /// generation see the comment on the declaration of class
2801 /// StackProtectorDescriptor.
2802 void
2803 SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
2804   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2805   TargetLowering::MakeLibCallOptions CallOptions;
2806   CallOptions.setDiscardResult(true);
2807   SDValue Chain =
2808       TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
2809                       std::nullopt, CallOptions, getCurSDLoc())
2810           .second;
2811   // On PS4/PS5, the "return address" must still be within the calling
2812   // function, even if it's at the very end, so emit an explicit TRAP here.
2813   // Passing 'true' for doesNotReturn above won't generate the trap for us.
2814   if (TM.getTargetTriple().isPS())
2815     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2816   // WebAssembly needs an unreachable instruction after a non-returning call,
2817   // because the function return type can be different from __stack_chk_fail's
2818   // return type (void).
2819   if (TM.getTargetTriple().isWasm())
2820     Chain = DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, Chain);
2821 
2822   DAG.setRoot(Chain);
2823 }
2824 
2825 /// visitBitTestHeader - This function emits necessary code to produce value
2826 /// suitable for "bit tests"
2827 void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
2828                                              MachineBasicBlock *SwitchBB) {
2829   SDLoc dl = getCurSDLoc();
2830 
2831   // Subtract the minimum value.
2832   SDValue SwitchOp = getValue(B.SValue);
2833   EVT VT = SwitchOp.getValueType();
2834   SDValue RangeSub =
2835       DAG.getNode(ISD::SUB, dl, VT, SwitchOp, DAG.getConstant(B.First, dl, VT));
2836 
2837   // Determine the type of the test operands.
2838   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2839   bool UsePtrType = false;
2840   if (!TLI.isTypeLegal(VT)) {
2841     UsePtrType = true;
2842   } else {
2843     for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
2844       if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
2845         // Switch table case range are encoded into series of masks.
2846         // Just use pointer type, it's guaranteed to fit.
2847         UsePtrType = true;
2848         break;
2849       }
2850   }
2851   SDValue Sub = RangeSub;
2852   if (UsePtrType) {
2853     VT = TLI.getPointerTy(DAG.getDataLayout());
2854     Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
2855   }
2856 
2857   B.RegVT = VT.getSimpleVT();
2858   B.Reg = FuncInfo.CreateReg(B.RegVT);
2859   SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
2860 
2861   MachineBasicBlock* MBB = B.Cases[0].ThisBB;
2862 
2863   if (!B.FallthroughUnreachable)
2864     addSuccessorWithProb(SwitchBB, B.Default, B.DefaultProb);
2865   addSuccessorWithProb(SwitchBB, MBB, B.Prob);
2866   SwitchBB->normalizeSuccProbs();
2867 
2868   SDValue Root = CopyTo;
2869   if (!B.FallthroughUnreachable) {
2870     // Conditional branch to the default block.
2871     SDValue RangeCmp = DAG.getSetCC(dl,
2872         TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
2873                                RangeSub.getValueType()),
2874         RangeSub, DAG.getConstant(B.Range, dl, RangeSub.getValueType()),
2875         ISD::SETUGT);
2876 
2877     Root = DAG.getNode(ISD::BRCOND, dl, MVT::Other, Root, RangeCmp,
2878                        DAG.getBasicBlock(B.Default));
2879   }
2880 
2881   // Avoid emitting unnecessary branches to the next block.
2882   if (MBB != NextBlock(SwitchBB))
2883     Root = DAG.getNode(ISD::BR, dl, MVT::Other, Root, DAG.getBasicBlock(MBB));
2884 
2885   DAG.setRoot(Root);
2886 }
2887 
2888 /// visitBitTestCase - this function produces one "bit test"
2889 void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
2890                                            MachineBasicBlock* NextMBB,
2891                                            BranchProbability BranchProbToNext,
2892                                            unsigned Reg,
2893                                            BitTestCase &B,
2894                                            MachineBasicBlock *SwitchBB) {
2895   SDLoc dl = getCurSDLoc();
2896   MVT VT = BB.RegVT;
2897   SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
2898   SDValue Cmp;
2899   unsigned PopCount = llvm::popcount(B.Mask);
2900   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2901   if (PopCount == 1) {
2902     // Testing for a single bit; just compare the shift count with what it
2903     // would need to be to shift a 1 bit in that position.
2904     Cmp = DAG.getSetCC(
2905         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2906         ShiftOp, DAG.getConstant(llvm::countr_zero(B.Mask), dl, VT),
2907         ISD::SETEQ);
2908   } else if (PopCount == BB.Range) {
2909     // There is only one zero bit in the range, test for it directly.
2910     Cmp = DAG.getSetCC(
2911         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2912         ShiftOp, DAG.getConstant(llvm::countr_one(B.Mask), dl, VT), ISD::SETNE);
2913   } else {
2914     // Make desired shift
2915     SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
2916                                     DAG.getConstant(1, dl, VT), ShiftOp);
2917 
2918     // Emit bit tests and jumps
2919     SDValue AndOp = DAG.getNode(ISD::AND, dl,
2920                                 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
2921     Cmp = DAG.getSetCC(
2922         dl, TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT),
2923         AndOp, DAG.getConstant(0, dl, VT), ISD::SETNE);
2924   }
2925 
2926   // The branch probability from SwitchBB to B.TargetBB is B.ExtraProb.
2927   addSuccessorWithProb(SwitchBB, B.TargetBB, B.ExtraProb);
2928   // The branch probability from SwitchBB to NextMBB is BranchProbToNext.
2929   addSuccessorWithProb(SwitchBB, NextMBB, BranchProbToNext);
2930   // It is not guaranteed that the sum of B.ExtraProb and BranchProbToNext is
2931   // one as they are relative probabilities (and thus work more like weights),
2932   // and hence we need to normalize them to let the sum of them become one.
2933   SwitchBB->normalizeSuccProbs();
2934 
2935   SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
2936                               MVT::Other, getControlRoot(),
2937                               Cmp, DAG.getBasicBlock(B.TargetBB));
2938 
2939   // Avoid emitting unnecessary branches to the next block.
2940   if (NextMBB != NextBlock(SwitchBB))
2941     BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
2942                         DAG.getBasicBlock(NextMBB));
2943 
2944   DAG.setRoot(BrAnd);
2945 }
2946 
2947 void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
2948   MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
2949 
2950   // Retrieve successors. Look through artificial IR level blocks like
2951   // catchswitch for successors.
2952   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2953   const BasicBlock *EHPadBB = I.getSuccessor(1);
2954 
2955   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
2956   // have to do anything here to lower funclet bundles.
2957   assert(!I.hasOperandBundlesOtherThan(
2958              {LLVMContext::OB_deopt, LLVMContext::OB_gc_transition,
2959               LLVMContext::OB_gc_live, LLVMContext::OB_funclet,
2960               LLVMContext::OB_cfguardtarget,
2961               LLVMContext::OB_clang_arc_attachedcall}) &&
2962          "Cannot lower invokes with arbitrary operand bundles yet!");
2963 
2964   const Value *Callee(I.getCalledOperand());
2965   const Function *Fn = dyn_cast<Function>(Callee);
2966   if (isa<InlineAsm>(Callee))
2967     visitInlineAsm(I, EHPadBB);
2968   else if (Fn && Fn->isIntrinsic()) {
2969     switch (Fn->getIntrinsicID()) {
2970     default:
2971       llvm_unreachable("Cannot invoke this intrinsic");
2972     case Intrinsic::donothing:
2973       // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2974     case Intrinsic::seh_try_begin:
2975     case Intrinsic::seh_scope_begin:
2976     case Intrinsic::seh_try_end:
2977     case Intrinsic::seh_scope_end:
2978       break;
2979     case Intrinsic::experimental_patchpoint_void:
2980     case Intrinsic::experimental_patchpoint_i64:
2981       visitPatchpoint(I, EHPadBB);
2982       break;
2983     case Intrinsic::experimental_gc_statepoint:
2984       LowerStatepoint(cast<GCStatepointInst>(I), EHPadBB);
2985       break;
2986     case Intrinsic::wasm_rethrow: {
2987       // This is usually done in visitTargetIntrinsic, but this intrinsic is
2988       // special because it can be invoked, so we manually lower it to a DAG
2989       // node here.
2990       SmallVector<SDValue, 8> Ops;
2991       Ops.push_back(getRoot()); // inchain
2992       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2993       Ops.push_back(
2994           DAG.getTargetConstant(Intrinsic::wasm_rethrow, getCurSDLoc(),
2995                                 TLI.getPointerTy(DAG.getDataLayout())));
2996       SDVTList VTs = DAG.getVTList(ArrayRef<EVT>({MVT::Other})); // outchain
2997       DAG.setRoot(DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops));
2998       break;
2999     }
3000     }
3001   } else if (I.countOperandBundlesOfType(LLVMContext::OB_deopt)) {
3002     // Currently we do not lower any intrinsic calls with deopt operand bundles.
3003     // Eventually we will support lowering the @llvm.experimental.deoptimize
3004     // intrinsic, and right now there are no plans to support other intrinsics
3005     // with deopt state.
3006     LowerCallSiteWithDeoptBundle(&I, getValue(Callee), EHPadBB);
3007   } else {
3008     LowerCallTo(I, getValue(Callee), false, false, EHPadBB);
3009   }
3010 
3011   // If the value of the invoke is used outside of its defining block, make it
3012   // available as a virtual register.
3013   // We already took care of the exported value for the statepoint instruction
3014   // during call to the LowerStatepoint.
3015   if (!isa<GCStatepointInst>(I)) {
3016     CopyToExportRegsIfNeeded(&I);
3017   }
3018 
3019   SmallVector<std::pair<MachineBasicBlock *, BranchProbability>, 1> UnwindDests;
3020   BranchProbabilityInfo *BPI = FuncInfo.BPI;
3021   BranchProbability EHPadBBProb =
3022       BPI ? BPI->getEdgeProbability(InvokeMBB->getBasicBlock(), EHPadBB)
3023           : BranchProbability::getZero();
3024   findUnwindDestinations(FuncInfo, EHPadBB, EHPadBBProb, UnwindDests);
3025 
3026   // Update successor info.
3027   addSuccessorWithProb(InvokeMBB, Return);
3028   for (auto &UnwindDest : UnwindDests) {
3029     UnwindDest.first->setIsEHPad();
3030     addSuccessorWithProb(InvokeMBB, UnwindDest.first, UnwindDest.second);
3031   }
3032   InvokeMBB->normalizeSuccProbs();
3033 
3034   // Drop into normal successor.
3035   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, getControlRoot(),
3036                           DAG.getBasicBlock(Return)));
3037 }
3038 
3039 void SelectionDAGBuilder::visitCallBr(const CallBrInst &I) {
3040   MachineBasicBlock *CallBrMBB = FuncInfo.MBB;
3041 
3042   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
3043   // have to do anything here to lower funclet bundles.
3044   assert(!I.hasOperandBundlesOtherThan(
3045              {LLVMContext::OB_deopt, LLVMContext::OB_funclet}) &&
3046          "Cannot lower callbrs with arbitrary operand bundles yet!");
3047 
3048   assert(I.isInlineAsm() && "Only know how to handle inlineasm callbr");
3049   visitInlineAsm(I);
3050   CopyToExportRegsIfNeeded(&I);
3051 
3052   // Retrieve successors.
3053   SmallPtrSet<BasicBlock *, 8> Dests;
3054   Dests.insert(I.getDefaultDest());
3055   MachineBasicBlock *Return = FuncInfo.MBBMap[I.getDefaultDest()];
3056 
3057   // Update successor info.
3058   addSuccessorWithProb(CallBrMBB, Return, BranchProbability::getOne());
3059   for (unsigned i = 0, e = I.getNumIndirectDests(); i < e; ++i) {
3060     BasicBlock *Dest = I.getIndirectDest(i);
3061     MachineBasicBlock *Target = FuncInfo.MBBMap[Dest];
3062     Target->setIsInlineAsmBrIndirectTarget();
3063     Target->setMachineBlockAddressTaken();
3064     Target->setLabelMustBeEmitted();
3065     // Don't add duplicate machine successors.
3066     if (Dests.insert(Dest).second)
3067       addSuccessorWithProb(CallBrMBB, Target, BranchProbability::getZero());
3068   }
3069   CallBrMBB->normalizeSuccProbs();
3070 
3071   // Drop into default successor.
3072   DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
3073                           MVT::Other, getControlRoot(),
3074                           DAG.getBasicBlock(Return)));
3075 }
3076 
3077 void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
3078   llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
3079 }
3080 
3081 void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
3082   assert(FuncInfo.MBB->isEHPad() &&
3083          "Call to landingpad not in landing pad!");
3084 
3085   // If there aren't registers to copy the values into (e.g., during SjLj
3086   // exceptions), then don't bother to create these DAG nodes.
3087   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3088   const Constant *PersonalityFn = FuncInfo.Fn->getPersonalityFn();
3089   if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
3090       TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
3091     return;
3092 
3093   // If landingpad's return type is token type, we don't create DAG nodes
3094   // for its exception pointer and selector value. The extraction of exception
3095   // pointer or selector value from token type landingpads is not currently
3096   // supported.
3097   if (LP.getType()->isTokenTy())
3098     return;
3099 
3100   SmallVector<EVT, 2> ValueVTs;
3101   SDLoc dl = getCurSDLoc();
3102   ComputeValueVTs(TLI, DAG.getDataLayout(), LP.getType(), ValueVTs);
3103   assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
3104 
3105   // Get the two live-in registers as SDValues. The physregs have already been
3106   // copied into virtual registers.
3107   SDValue Ops[2];
3108   if (FuncInfo.ExceptionPointerVirtReg) {
3109     Ops[0] = DAG.getZExtOrTrunc(
3110         DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3111                            FuncInfo.ExceptionPointerVirtReg,
3112                            TLI.getPointerTy(DAG.getDataLayout())),
3113         dl, ValueVTs[0]);
3114   } else {
3115     Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy(DAG.getDataLayout()));
3116   }
3117   Ops[1] = DAG.getZExtOrTrunc(
3118       DAG.getCopyFromReg(DAG.getEntryNode(), dl,
3119                          FuncInfo.ExceptionSelectorVirtReg,
3120                          TLI.getPointerTy(DAG.getDataLayout())),
3121       dl, ValueVTs[1]);
3122 
3123   // Merge into one.
3124   SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
3125                             DAG.getVTList(ValueVTs), Ops);
3126   setValue(&LP, Res);
3127 }
3128 
3129 void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
3130                                            MachineBasicBlock *Last) {
3131   // Update JTCases.
3132   for (JumpTableBlock &JTB : SL->JTCases)
3133     if (JTB.first.HeaderBB == First)
3134       JTB.first.HeaderBB = Last;
3135 
3136   // Update BitTestCases.
3137   for (BitTestBlock &BTB : SL->BitTestCases)
3138     if (BTB.Parent == First)
3139       BTB.Parent = Last;
3140 }
3141 
3142 void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
3143   MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
3144 
3145   // Update machine-CFG edges with unique successors.
3146   SmallSet<BasicBlock*, 32> Done;
3147   for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
3148     BasicBlock *BB = I.getSuccessor(i);
3149     bool Inserted = Done.insert(BB).second;
3150     if (!Inserted)
3151         continue;
3152 
3153     MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
3154     addSuccessorWithProb(IndirectBrMBB, Succ);
3155   }
3156   IndirectBrMBB->normalizeSuccProbs();
3157 
3158   DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
3159                           MVT::Other, getControlRoot(),
3160                           getValue(I.getAddress())));
3161 }
3162 
3163 void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
3164   if (!DAG.getTarget().Options.TrapUnreachable)
3165     return;
3166 
3167   // We may be able to ignore unreachable behind a noreturn call.
3168   if (DAG.getTarget().Options.NoTrapAfterNoreturn) {
3169     const BasicBlock &BB = *I.getParent();
3170     if (&I != &BB.front()) {
3171       BasicBlock::const_iterator PredI =
3172         std::prev(BasicBlock::const_iterator(&I));
3173       if (const CallInst *Call = dyn_cast<CallInst>(&*PredI)) {
3174         if (Call->doesNotReturn())
3175           return;
3176       }
3177     }
3178   }
3179 
3180   DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
3181 }
3182 
3183 void SelectionDAGBuilder::visitUnary(const User &I, unsigned Opcode) {
3184   SDNodeFlags Flags;
3185   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3186     Flags.copyFMF(*FPOp);
3187 
3188   SDValue Op = getValue(I.getOperand(0));
3189   SDValue UnNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op.getValueType(),
3190                                     Op, Flags);
3191   setValue(&I, UnNodeValue);
3192 }
3193 
3194 void SelectionDAGBuilder::visitBinary(const User &I, unsigned Opcode) {
3195   SDNodeFlags Flags;
3196   if (auto *OFBinOp = dyn_cast<OverflowingBinaryOperator>(&I)) {
3197     Flags.setNoSignedWrap(OFBinOp->hasNoSignedWrap());
3198     Flags.setNoUnsignedWrap(OFBinOp->hasNoUnsignedWrap());
3199   }
3200   if (auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
3201     Flags.setExact(ExactOp->isExact());
3202   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3203     Flags.copyFMF(*FPOp);
3204 
3205   SDValue Op1 = getValue(I.getOperand(0));
3206   SDValue Op2 = getValue(I.getOperand(1));
3207   SDValue BinNodeValue = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(),
3208                                      Op1, Op2, Flags);
3209   setValue(&I, BinNodeValue);
3210 }
3211 
3212 void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
3213   SDValue Op1 = getValue(I.getOperand(0));
3214   SDValue Op2 = getValue(I.getOperand(1));
3215 
3216   EVT ShiftTy = DAG.getTargetLoweringInfo().getShiftAmountTy(
3217       Op1.getValueType(), DAG.getDataLayout());
3218 
3219   // Coerce the shift amount to the right type if we can. This exposes the
3220   // truncate or zext to optimization early.
3221   if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
3222     assert(ShiftTy.getSizeInBits() >= Log2_32_Ceil(Op1.getValueSizeInBits()) &&
3223            "Unexpected shift type");
3224     Op2 = DAG.getZExtOrTrunc(Op2, getCurSDLoc(), ShiftTy);
3225   }
3226 
3227   bool nuw = false;
3228   bool nsw = false;
3229   bool exact = false;
3230 
3231   if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
3232 
3233     if (const OverflowingBinaryOperator *OFBinOp =
3234             dyn_cast<const OverflowingBinaryOperator>(&I)) {
3235       nuw = OFBinOp->hasNoUnsignedWrap();
3236       nsw = OFBinOp->hasNoSignedWrap();
3237     }
3238     if (const PossiblyExactOperator *ExactOp =
3239             dyn_cast<const PossiblyExactOperator>(&I))
3240       exact = ExactOp->isExact();
3241   }
3242   SDNodeFlags Flags;
3243   Flags.setExact(exact);
3244   Flags.setNoSignedWrap(nsw);
3245   Flags.setNoUnsignedWrap(nuw);
3246   SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
3247                             Flags);
3248   setValue(&I, Res);
3249 }
3250 
3251 void SelectionDAGBuilder::visitSDiv(const User &I) {
3252   SDValue Op1 = getValue(I.getOperand(0));
3253   SDValue Op2 = getValue(I.getOperand(1));
3254 
3255   SDNodeFlags Flags;
3256   Flags.setExact(isa<PossiblyExactOperator>(&I) &&
3257                  cast<PossiblyExactOperator>(&I)->isExact());
3258   setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
3259                            Op2, Flags));
3260 }
3261 
3262 void SelectionDAGBuilder::visitICmp(const User &I) {
3263   ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
3264   if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
3265     predicate = IC->getPredicate();
3266   else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
3267     predicate = ICmpInst::Predicate(IC->getPredicate());
3268   SDValue Op1 = getValue(I.getOperand(0));
3269   SDValue Op2 = getValue(I.getOperand(1));
3270   ISD::CondCode Opcode = getICmpCondCode(predicate);
3271 
3272   auto &TLI = DAG.getTargetLoweringInfo();
3273   EVT MemVT =
3274       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3275 
3276   // If a pointer's DAG type is larger than its memory type then the DAG values
3277   // are zero-extended. This breaks signed comparisons so truncate back to the
3278   // underlying type before doing the compare.
3279   if (Op1.getValueType() != MemVT) {
3280     Op1 = DAG.getPtrExtOrTrunc(Op1, getCurSDLoc(), MemVT);
3281     Op2 = DAG.getPtrExtOrTrunc(Op2, getCurSDLoc(), MemVT);
3282   }
3283 
3284   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3285                                                         I.getType());
3286   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
3287 }
3288 
3289 void SelectionDAGBuilder::visitFCmp(const User &I) {
3290   FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
3291   if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
3292     predicate = FC->getPredicate();
3293   else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
3294     predicate = FCmpInst::Predicate(FC->getPredicate());
3295   SDValue Op1 = getValue(I.getOperand(0));
3296   SDValue Op2 = getValue(I.getOperand(1));
3297 
3298   ISD::CondCode Condition = getFCmpCondCode(predicate);
3299   auto *FPMO = cast<FPMathOperator>(&I);
3300   if (FPMO->hasNoNaNs() || TM.Options.NoNaNsFPMath)
3301     Condition = getFCmpCodeWithoutNaN(Condition);
3302 
3303   SDNodeFlags Flags;
3304   Flags.copyFMF(*FPMO);
3305   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
3306 
3307   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3308                                                         I.getType());
3309   setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
3310 }
3311 
3312 // Check if the condition of the select has one use or two users that are both
3313 // selects with the same condition.
3314 static bool hasOnlySelectUsers(const Value *Cond) {
3315   return llvm::all_of(Cond->users(), [](const Value *V) {
3316     return isa<SelectInst>(V);
3317   });
3318 }
3319 
3320 void SelectionDAGBuilder::visitSelect(const User &I) {
3321   SmallVector<EVT, 4> ValueVTs;
3322   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
3323                   ValueVTs);
3324   unsigned NumValues = ValueVTs.size();
3325   if (NumValues == 0) return;
3326 
3327   SmallVector<SDValue, 4> Values(NumValues);
3328   SDValue Cond     = getValue(I.getOperand(0));
3329   SDValue LHSVal   = getValue(I.getOperand(1));
3330   SDValue RHSVal   = getValue(I.getOperand(2));
3331   SmallVector<SDValue, 1> BaseOps(1, Cond);
3332   ISD::NodeType OpCode =
3333       Cond.getValueType().isVector() ? ISD::VSELECT : ISD::SELECT;
3334 
3335   bool IsUnaryAbs = false;
3336   bool Negate = false;
3337 
3338   SDNodeFlags Flags;
3339   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
3340     Flags.copyFMF(*FPOp);
3341 
3342   // Min/max matching is only viable if all output VTs are the same.
3343   if (all_equal(ValueVTs)) {
3344     EVT VT = ValueVTs[0];
3345     LLVMContext &Ctx = *DAG.getContext();
3346     auto &TLI = DAG.getTargetLoweringInfo();
3347 
3348     // We care about the legality of the operation after it has been type
3349     // legalized.
3350     while (TLI.getTypeAction(Ctx, VT) != TargetLoweringBase::TypeLegal)
3351       VT = TLI.getTypeToTransformTo(Ctx, VT);
3352 
3353     // If the vselect is legal, assume we want to leave this as a vector setcc +
3354     // vselect. Otherwise, if this is going to be scalarized, we want to see if
3355     // min/max is legal on the scalar type.
3356     bool UseScalarMinMax = VT.isVector() &&
3357       !TLI.isOperationLegalOrCustom(ISD::VSELECT, VT);
3358 
3359     // ValueTracking's select pattern matching does not account for -0.0,
3360     // so we can't lower to FMINIMUM/FMAXIMUM because those nodes specify that
3361     // -0.0 is less than +0.0.
3362     Value *LHS, *RHS;
3363     auto SPR = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
3364     ISD::NodeType Opc = ISD::DELETED_NODE;
3365     switch (SPR.Flavor) {
3366     case SPF_UMAX:    Opc = ISD::UMAX; break;
3367     case SPF_UMIN:    Opc = ISD::UMIN; break;
3368     case SPF_SMAX:    Opc = ISD::SMAX; break;
3369     case SPF_SMIN:    Opc = ISD::SMIN; break;
3370     case SPF_FMINNUM:
3371       switch (SPR.NaNBehavior) {
3372       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3373       case SPNB_RETURNS_NAN: break;
3374       case SPNB_RETURNS_OTHER: Opc = ISD::FMINNUM; break;
3375       case SPNB_RETURNS_ANY:
3376         if (TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT) ||
3377             (UseScalarMinMax &&
3378              TLI.isOperationLegalOrCustom(ISD::FMINNUM, VT.getScalarType())))
3379           Opc = ISD::FMINNUM;
3380         break;
3381       }
3382       break;
3383     case SPF_FMAXNUM:
3384       switch (SPR.NaNBehavior) {
3385       case SPNB_NA: llvm_unreachable("No NaN behavior for FP op?");
3386       case SPNB_RETURNS_NAN: break;
3387       case SPNB_RETURNS_OTHER: Opc = ISD::FMAXNUM; break;
3388       case SPNB_RETURNS_ANY:
3389         if (TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT) ||
3390             (UseScalarMinMax &&
3391              TLI.isOperationLegalOrCustom(ISD::FMAXNUM, VT.getScalarType())))
3392           Opc = ISD::FMAXNUM;
3393         break;
3394       }
3395       break;
3396     case SPF_NABS:
3397       Negate = true;
3398       [[fallthrough]];
3399     case SPF_ABS:
3400       IsUnaryAbs = true;
3401       Opc = ISD::ABS;
3402       break;
3403     default: break;
3404     }
3405 
3406     if (!IsUnaryAbs && Opc != ISD::DELETED_NODE &&
3407         (TLI.isOperationLegalOrCustom(Opc, VT) ||
3408          (UseScalarMinMax &&
3409           TLI.isOperationLegalOrCustom(Opc, VT.getScalarType()))) &&
3410         // If the underlying comparison instruction is used by any other
3411         // instruction, the consumed instructions won't be destroyed, so it is
3412         // not profitable to convert to a min/max.
3413         hasOnlySelectUsers(cast<SelectInst>(I).getCondition())) {
3414       OpCode = Opc;
3415       LHSVal = getValue(LHS);
3416       RHSVal = getValue(RHS);
3417       BaseOps.clear();
3418     }
3419 
3420     if (IsUnaryAbs) {
3421       OpCode = Opc;
3422       LHSVal = getValue(LHS);
3423       BaseOps.clear();
3424     }
3425   }
3426 
3427   if (IsUnaryAbs) {
3428     for (unsigned i = 0; i != NumValues; ++i) {
3429       SDLoc dl = getCurSDLoc();
3430       EVT VT = LHSVal.getNode()->getValueType(LHSVal.getResNo() + i);
3431       Values[i] =
3432           DAG.getNode(OpCode, dl, VT, LHSVal.getValue(LHSVal.getResNo() + i));
3433       if (Negate)
3434         Values[i] = DAG.getNegative(Values[i], dl, VT);
3435     }
3436   } else {
3437     for (unsigned i = 0; i != NumValues; ++i) {
3438       SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
3439       Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
3440       Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
3441       Values[i] = DAG.getNode(
3442           OpCode, getCurSDLoc(),
3443           LHSVal.getNode()->getValueType(LHSVal.getResNo() + i), Ops, Flags);
3444     }
3445   }
3446 
3447   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3448                            DAG.getVTList(ValueVTs), Values));
3449 }
3450 
3451 void SelectionDAGBuilder::visitTrunc(const User &I) {
3452   // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
3453   SDValue N = getValue(I.getOperand(0));
3454   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3455                                                         I.getType());
3456   setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
3457 }
3458 
3459 void SelectionDAGBuilder::visitZExt(const User &I) {
3460   // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3461   // ZExt also can't be a cast to bool for same reason. So, nothing much to do
3462   SDValue N = getValue(I.getOperand(0));
3463   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3464                                                         I.getType());
3465   setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
3466 }
3467 
3468 void SelectionDAGBuilder::visitSExt(const User &I) {
3469   // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
3470   // SExt also can't be a cast to bool for same reason. So, nothing much to do
3471   SDValue N = getValue(I.getOperand(0));
3472   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3473                                                         I.getType());
3474   setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
3475 }
3476 
3477 void SelectionDAGBuilder::visitFPTrunc(const User &I) {
3478   // FPTrunc is never a no-op cast, no need to check
3479   SDValue N = getValue(I.getOperand(0));
3480   SDLoc dl = getCurSDLoc();
3481   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3482   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3483   setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
3484                            DAG.getTargetConstant(
3485                                0, dl, TLI.getPointerTy(DAG.getDataLayout()))));
3486 }
3487 
3488 void SelectionDAGBuilder::visitFPExt(const User &I) {
3489   // FPExt is never a no-op cast, no need to check
3490   SDValue N = getValue(I.getOperand(0));
3491   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3492                                                         I.getType());
3493   setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
3494 }
3495 
3496 void SelectionDAGBuilder::visitFPToUI(const User &I) {
3497   // FPToUI is never a no-op cast, no need to check
3498   SDValue N = getValue(I.getOperand(0));
3499   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3500                                                         I.getType());
3501   setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
3502 }
3503 
3504 void SelectionDAGBuilder::visitFPToSI(const User &I) {
3505   // FPToSI is never a no-op cast, no need to check
3506   SDValue N = getValue(I.getOperand(0));
3507   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3508                                                         I.getType());
3509   setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
3510 }
3511 
3512 void SelectionDAGBuilder::visitUIToFP(const User &I) {
3513   // UIToFP is never a no-op cast, no need to check
3514   SDValue N = getValue(I.getOperand(0));
3515   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3516                                                         I.getType());
3517   setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
3518 }
3519 
3520 void SelectionDAGBuilder::visitSIToFP(const User &I) {
3521   // SIToFP is never a no-op cast, no need to check
3522   SDValue N = getValue(I.getOperand(0));
3523   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3524                                                         I.getType());
3525   setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
3526 }
3527 
3528 void SelectionDAGBuilder::visitPtrToInt(const User &I) {
3529   // What to do depends on the size of the integer and the size of the pointer.
3530   // We can either truncate, zero extend, or no-op, accordingly.
3531   SDValue N = getValue(I.getOperand(0));
3532   auto &TLI = DAG.getTargetLoweringInfo();
3533   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3534                                                         I.getType());
3535   EVT PtrMemVT =
3536       TLI.getMemValueType(DAG.getDataLayout(), I.getOperand(0)->getType());
3537   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3538   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT);
3539   setValue(&I, N);
3540 }
3541 
3542 void SelectionDAGBuilder::visitIntToPtr(const User &I) {
3543   // What to do depends on the size of the integer and the size of the pointer.
3544   // We can either truncate, zero extend, or no-op, accordingly.
3545   SDValue N = getValue(I.getOperand(0));
3546   auto &TLI = DAG.getTargetLoweringInfo();
3547   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3548   EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
3549   N = DAG.getZExtOrTrunc(N, getCurSDLoc(), PtrMemVT);
3550   N = DAG.getPtrExtOrTrunc(N, getCurSDLoc(), DestVT);
3551   setValue(&I, N);
3552 }
3553 
3554 void SelectionDAGBuilder::visitBitCast(const User &I) {
3555   SDValue N = getValue(I.getOperand(0));
3556   SDLoc dl = getCurSDLoc();
3557   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
3558                                                         I.getType());
3559 
3560   // BitCast assures us that source and destination are the same size so this is
3561   // either a BITCAST or a no-op.
3562   if (DestVT != N.getValueType())
3563     setValue(&I, DAG.getNode(ISD::BITCAST, dl,
3564                              DestVT, N)); // convert types.
3565   // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3566   // might fold any kind of constant expression to an integer constant and that
3567   // is not what we are looking for. Only recognize a bitcast of a genuine
3568   // constant integer as an opaque constant.
3569   else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3570     setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
3571                                  /*isOpaque*/true));
3572   else
3573     setValue(&I, N);            // noop cast.
3574 }
3575 
3576 void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3577   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3578   const Value *SV = I.getOperand(0);
3579   SDValue N = getValue(SV);
3580   EVT DestVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3581 
3582   unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3583   unsigned DestAS = I.getType()->getPointerAddressSpace();
3584 
3585   if (!TM.isNoopAddrSpaceCast(SrcAS, DestAS))
3586     N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3587 
3588   setValue(&I, N);
3589 }
3590 
3591 void SelectionDAGBuilder::visitInsertElement(const User &I) {
3592   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3593   SDValue InVec = getValue(I.getOperand(0));
3594   SDValue InVal = getValue(I.getOperand(1));
3595   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(2)), getCurSDLoc(),
3596                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3597   setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3598                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3599                            InVec, InVal, InIdx));
3600 }
3601 
3602 void SelectionDAGBuilder::visitExtractElement(const User &I) {
3603   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3604   SDValue InVec = getValue(I.getOperand(0));
3605   SDValue InIdx = DAG.getZExtOrTrunc(getValue(I.getOperand(1)), getCurSDLoc(),
3606                                      TLI.getVectorIdxTy(DAG.getDataLayout()));
3607   setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3608                            TLI.getValueType(DAG.getDataLayout(), I.getType()),
3609                            InVec, InIdx));
3610 }
3611 
3612 void SelectionDAGBuilder::visitShuffleVector(const User &I) {
3613   SDValue Src1 = getValue(I.getOperand(0));
3614   SDValue Src2 = getValue(I.getOperand(1));
3615   ArrayRef<int> Mask;
3616   if (auto *SVI = dyn_cast<ShuffleVectorInst>(&I))
3617     Mask = SVI->getShuffleMask();
3618   else
3619     Mask = cast<ConstantExpr>(I).getShuffleMask();
3620   SDLoc DL = getCurSDLoc();
3621   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3622   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
3623   EVT SrcVT = Src1.getValueType();
3624 
3625   if (all_of(Mask, [](int Elem) { return Elem == 0; }) &&
3626       VT.isScalableVector()) {
3627     // Canonical splat form of first element of first input vector.
3628     SDValue FirstElt =
3629         DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, SrcVT.getScalarType(), Src1,
3630                     DAG.getVectorIdxConstant(0, DL));
3631     setValue(&I, DAG.getNode(ISD::SPLAT_VECTOR, DL, VT, FirstElt));
3632     return;
3633   }
3634 
3635   // For now, we only handle splats for scalable vectors.
3636   // The DAGCombiner will perform a BUILD_VECTOR -> SPLAT_VECTOR transformation
3637   // for targets that support a SPLAT_VECTOR for non-scalable vector types.
3638   assert(!VT.isScalableVector() && "Unsupported scalable vector shuffle");
3639 
3640   unsigned SrcNumElts = SrcVT.getVectorNumElements();
3641   unsigned MaskNumElts = Mask.size();
3642 
3643   if (SrcNumElts == MaskNumElts) {
3644     setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, Mask));
3645     return;
3646   }
3647 
3648   // Normalize the shuffle vector since mask and vector length don't match.
3649   if (SrcNumElts < MaskNumElts) {
3650     // Mask is longer than the source vectors. We can use concatenate vector to
3651     // make the mask and vectors lengths match.
3652 
3653     if (MaskNumElts % SrcNumElts == 0) {
3654       // Mask length is a multiple of the source vector length.
3655       // Check if the shuffle is some kind of concatenation of the input
3656       // vectors.
3657       unsigned NumConcat = MaskNumElts / SrcNumElts;
3658       bool IsConcat = true;
3659       SmallVector<int, 8> ConcatSrcs(NumConcat, -1);
3660       for (unsigned i = 0; i != MaskNumElts; ++i) {
3661         int Idx = Mask[i];
3662         if (Idx < 0)
3663           continue;
3664         // Ensure the indices in each SrcVT sized piece are sequential and that
3665         // the same source is used for the whole piece.
3666         if ((Idx % SrcNumElts != (i % SrcNumElts)) ||
3667             (ConcatSrcs[i / SrcNumElts] >= 0 &&
3668              ConcatSrcs[i / SrcNumElts] != (int)(Idx / SrcNumElts))) {
3669           IsConcat = false;
3670           break;
3671         }
3672         // Remember which source this index came from.
3673         ConcatSrcs[i / SrcNumElts] = Idx / SrcNumElts;
3674       }
3675 
3676       // The shuffle is concatenating multiple vectors together. Just emit
3677       // a CONCAT_VECTORS operation.
3678       if (IsConcat) {
3679         SmallVector<SDValue, 8> ConcatOps;
3680         for (auto Src : ConcatSrcs) {
3681           if (Src < 0)
3682             ConcatOps.push_back(DAG.getUNDEF(SrcVT));
3683           else if (Src == 0)
3684             ConcatOps.push_back(Src1);
3685           else
3686             ConcatOps.push_back(Src2);
3687         }
3688         setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, ConcatOps));
3689         return;
3690       }
3691     }
3692 
3693     unsigned PaddedMaskNumElts = alignTo(MaskNumElts, SrcNumElts);
3694     unsigned NumConcat = PaddedMaskNumElts / SrcNumElts;
3695     EVT PaddedVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
3696                                     PaddedMaskNumElts);
3697 
3698     // Pad both vectors with undefs to make them the same length as the mask.
3699     SDValue UndefVal = DAG.getUNDEF(SrcVT);
3700 
3701     SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3702     SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
3703     MOps1[0] = Src1;
3704     MOps2[0] = Src2;
3705 
3706     Src1 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps1);
3707     Src2 = DAG.getNode(ISD::CONCAT_VECTORS, DL, PaddedVT, MOps2);
3708 
3709     // Readjust mask for new input vector length.
3710     SmallVector<int, 8> MappedOps(PaddedMaskNumElts, -1);
3711     for (unsigned i = 0; i != MaskNumElts; ++i) {
3712       int Idx = Mask[i];
3713       if (Idx >= (int)SrcNumElts)
3714         Idx -= SrcNumElts - PaddedMaskNumElts;
3715       MappedOps[i] = Idx;
3716     }
3717 
3718     SDValue Result = DAG.getVectorShuffle(PaddedVT, DL, Src1, Src2, MappedOps);
3719 
3720     // If the concatenated vector was padded, extract a subvector with the
3721     // correct number of elements.
3722     if (MaskNumElts != PaddedMaskNumElts)
3723       Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Result,
3724                            DAG.getVectorIdxConstant(0, DL));
3725 
3726     setValue(&I, Result);
3727     return;
3728   }
3729 
3730   if (SrcNumElts > MaskNumElts) {
3731     // Analyze the access pattern of the vector to see if we can extract
3732     // two subvectors and do the shuffle.
3733     int StartIdx[2] = { -1, -1 };  // StartIdx to extract from
3734     bool CanExtract = true;
3735     for (int Idx : Mask) {
3736       unsigned Input = 0;
3737       if (Idx < 0)
3738         continue;
3739 
3740       if (Idx >= (int)SrcNumElts) {
3741         Input = 1;
3742         Idx -= SrcNumElts;
3743       }
3744 
3745       // If all the indices come from the same MaskNumElts sized portion of
3746       // the sources we can use extract. Also make sure the extract wouldn't
3747       // extract past the end of the source.
3748       int NewStartIdx = alignDown(Idx, MaskNumElts);
3749       if (NewStartIdx + MaskNumElts > SrcNumElts ||
3750           (StartIdx[Input] >= 0 && StartIdx[Input] != NewStartIdx))
3751         CanExtract = false;
3752       // Make sure we always update StartIdx as we use it to track if all
3753       // elements are undef.
3754       StartIdx[Input] = NewStartIdx;
3755     }
3756 
3757     if (StartIdx[0] < 0 && StartIdx[1] < 0) {
3758       setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
3759       return;
3760     }
3761     if (CanExtract) {
3762       // Extract appropriate subvector and generate a vector shuffle
3763       for (unsigned Input = 0; Input < 2; ++Input) {
3764         SDValue &Src = Input == 0 ? Src1 : Src2;
3765         if (StartIdx[Input] < 0)
3766           Src = DAG.getUNDEF(VT);
3767         else {
3768           Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, Src,
3769                             DAG.getVectorIdxConstant(StartIdx[Input], DL));
3770         }
3771       }
3772 
3773       // Calculate new mask.
3774       SmallVector<int, 8> MappedOps(Mask);
3775       for (int &Idx : MappedOps) {
3776         if (Idx >= (int)SrcNumElts)
3777           Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3778         else if (Idx >= 0)
3779           Idx -= StartIdx[0];
3780       }
3781 
3782       setValue(&I, DAG.getVectorShuffle(VT, DL, Src1, Src2, MappedOps));
3783       return;
3784     }
3785   }
3786 
3787   // We can't use either concat vectors or extract subvectors so fall back to
3788   // replacing the shuffle with extract and build vector.
3789   // to insert and build vector.
3790   EVT EltVT = VT.getVectorElementType();
3791   SmallVector<SDValue,8> Ops;
3792   for (int Idx : Mask) {
3793     SDValue Res;
3794 
3795     if (Idx < 0) {
3796       Res = DAG.getUNDEF(EltVT);
3797     } else {
3798       SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3799       if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
3800 
3801       Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Src,
3802                         DAG.getVectorIdxConstant(Idx, DL));
3803     }
3804 
3805     Ops.push_back(Res);
3806   }
3807 
3808   setValue(&I, DAG.getBuildVector(VT, DL, Ops));
3809 }
3810 
3811 void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
3812   ArrayRef<unsigned> Indices = I.getIndices();
3813   const Value *Op0 = I.getOperand(0);
3814   const Value *Op1 = I.getOperand(1);
3815   Type *AggTy = I.getType();
3816   Type *ValTy = Op1->getType();
3817   bool IntoUndef = isa<UndefValue>(Op0);
3818   bool FromUndef = isa<UndefValue>(Op1);
3819 
3820   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3821 
3822   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3823   SmallVector<EVT, 4> AggValueVTs;
3824   ComputeValueVTs(TLI, DAG.getDataLayout(), AggTy, AggValueVTs);
3825   SmallVector<EVT, 4> ValValueVTs;
3826   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3827 
3828   unsigned NumAggValues = AggValueVTs.size();
3829   unsigned NumValValues = ValValueVTs.size();
3830   SmallVector<SDValue, 4> Values(NumAggValues);
3831 
3832   // Ignore an insertvalue that produces an empty object
3833   if (!NumAggValues) {
3834     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3835     return;
3836   }
3837 
3838   SDValue Agg = getValue(Op0);
3839   unsigned i = 0;
3840   // Copy the beginning value(s) from the original aggregate.
3841   for (; i != LinearIndex; ++i)
3842     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3843                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3844   // Copy values from the inserted value(s).
3845   if (NumValValues) {
3846     SDValue Val = getValue(Op1);
3847     for (; i != LinearIndex + NumValValues; ++i)
3848       Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3849                   SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3850   }
3851   // Copy remaining value(s) from the original aggregate.
3852   for (; i != NumAggValues; ++i)
3853     Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3854                 SDValue(Agg.getNode(), Agg.getResNo() + i);
3855 
3856   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3857                            DAG.getVTList(AggValueVTs), Values));
3858 }
3859 
3860 void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
3861   ArrayRef<unsigned> Indices = I.getIndices();
3862   const Value *Op0 = I.getOperand(0);
3863   Type *AggTy = Op0->getType();
3864   Type *ValTy = I.getType();
3865   bool OutOfUndef = isa<UndefValue>(Op0);
3866 
3867   unsigned LinearIndex = ComputeLinearIndex(AggTy, Indices);
3868 
3869   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3870   SmallVector<EVT, 4> ValValueVTs;
3871   ComputeValueVTs(TLI, DAG.getDataLayout(), ValTy, ValValueVTs);
3872 
3873   unsigned NumValValues = ValValueVTs.size();
3874 
3875   // Ignore a extractvalue that produces an empty object
3876   if (!NumValValues) {
3877     setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3878     return;
3879   }
3880 
3881   SmallVector<SDValue, 4> Values(NumValValues);
3882 
3883   SDValue Agg = getValue(Op0);
3884   // Copy out the selected value(s).
3885   for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3886     Values[i - LinearIndex] =
3887       OutOfUndef ?
3888         DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
3889         SDValue(Agg.getNode(), Agg.getResNo() + i);
3890 
3891   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
3892                            DAG.getVTList(ValValueVTs), Values));
3893 }
3894 
3895 void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
3896   Value *Op0 = I.getOperand(0);
3897   // Note that the pointer operand may be a vector of pointers. Take the scalar
3898   // element which holds a pointer.
3899   unsigned AS = Op0->getType()->getScalarType()->getPointerAddressSpace();
3900   SDValue N = getValue(Op0);
3901   SDLoc dl = getCurSDLoc();
3902   auto &TLI = DAG.getTargetLoweringInfo();
3903 
3904   // Normalize Vector GEP - all scalar operands should be converted to the
3905   // splat vector.
3906   bool IsVectorGEP = I.getType()->isVectorTy();
3907   ElementCount VectorElementCount =
3908       IsVectorGEP ? cast<VectorType>(I.getType())->getElementCount()
3909                   : ElementCount::getFixed(0);
3910 
3911   if (IsVectorGEP && !N.getValueType().isVector()) {
3912     LLVMContext &Context = *DAG.getContext();
3913     EVT VT = EVT::getVectorVT(Context, N.getValueType(), VectorElementCount);
3914     N = DAG.getSplat(VT, dl, N);
3915   }
3916 
3917   for (gep_type_iterator GTI = gep_type_begin(&I), E = gep_type_end(&I);
3918        GTI != E; ++GTI) {
3919     const Value *Idx = GTI.getOperand();
3920     if (StructType *StTy = GTI.getStructTypeOrNull()) {
3921       unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
3922       if (Field) {
3923         // N = N + Offset
3924         uint64_t Offset =
3925             DAG.getDataLayout().getStructLayout(StTy)->getElementOffset(Field);
3926 
3927         // In an inbounds GEP with an offset that is nonnegative even when
3928         // interpreted as signed, assume there is no unsigned overflow.
3929         SDNodeFlags Flags;
3930         if (int64_t(Offset) >= 0 && cast<GEPOperator>(I).isInBounds())
3931           Flags.setNoUnsignedWrap(true);
3932 
3933         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
3934                         DAG.getConstant(Offset, dl, N.getValueType()), Flags);
3935       }
3936     } else {
3937       // IdxSize is the width of the arithmetic according to IR semantics.
3938       // In SelectionDAG, we may prefer to do arithmetic in a wider bitwidth
3939       // (and fix up the result later).
3940       unsigned IdxSize = DAG.getDataLayout().getIndexSizeInBits(AS);
3941       MVT IdxTy = MVT::getIntegerVT(IdxSize);
3942       TypeSize ElementSize =
3943           DAG.getDataLayout().getTypeAllocSize(GTI.getIndexedType());
3944       // We intentionally mask away the high bits here; ElementSize may not
3945       // fit in IdxTy.
3946       APInt ElementMul(IdxSize, ElementSize.getKnownMinValue());
3947       bool ElementScalable = ElementSize.isScalable();
3948 
3949       // If this is a scalar constant or a splat vector of constants,
3950       // handle it quickly.
3951       const auto *C = dyn_cast<Constant>(Idx);
3952       if (C && isa<VectorType>(C->getType()))
3953         C = C->getSplatValue();
3954 
3955       const auto *CI = dyn_cast_or_null<ConstantInt>(C);
3956       if (CI && CI->isZero())
3957         continue;
3958       if (CI && !ElementScalable) {
3959         APInt Offs = ElementMul * CI->getValue().sextOrTrunc(IdxSize);
3960         LLVMContext &Context = *DAG.getContext();
3961         SDValue OffsVal;
3962         if (IsVectorGEP)
3963           OffsVal = DAG.getConstant(
3964               Offs, dl, EVT::getVectorVT(Context, IdxTy, VectorElementCount));
3965         else
3966           OffsVal = DAG.getConstant(Offs, dl, IdxTy);
3967 
3968         // In an inbounds GEP with an offset that is nonnegative even when
3969         // interpreted as signed, assume there is no unsigned overflow.
3970         SDNodeFlags Flags;
3971         if (Offs.isNonNegative() && cast<GEPOperator>(I).isInBounds())
3972           Flags.setNoUnsignedWrap(true);
3973 
3974         OffsVal = DAG.getSExtOrTrunc(OffsVal, dl, N.getValueType());
3975 
3976         N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal, Flags);
3977         continue;
3978       }
3979 
3980       // N = N + Idx * ElementMul;
3981       SDValue IdxN = getValue(Idx);
3982 
3983       if (!IdxN.getValueType().isVector() && IsVectorGEP) {
3984         EVT VT = EVT::getVectorVT(*Context, IdxN.getValueType(),
3985                                   VectorElementCount);
3986         IdxN = DAG.getSplat(VT, dl, IdxN);
3987       }
3988 
3989       // If the index is smaller or larger than intptr_t, truncate or extend
3990       // it.
3991       IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
3992 
3993       if (ElementScalable) {
3994         EVT VScaleTy = N.getValueType().getScalarType();
3995         SDValue VScale = DAG.getNode(
3996             ISD::VSCALE, dl, VScaleTy,
3997             DAG.getConstant(ElementMul.getZExtValue(), dl, VScaleTy));
3998         if (IsVectorGEP)
3999           VScale = DAG.getSplatVector(N.getValueType(), dl, VScale);
4000         IdxN = DAG.getNode(ISD::MUL, dl, N.getValueType(), IdxN, VScale);
4001       } else {
4002         // If this is a multiply by a power of two, turn it into a shl
4003         // immediately.  This is a very common case.
4004         if (ElementMul != 1) {
4005           if (ElementMul.isPowerOf2()) {
4006             unsigned Amt = ElementMul.logBase2();
4007             IdxN = DAG.getNode(ISD::SHL, dl,
4008                                N.getValueType(), IdxN,
4009                                DAG.getConstant(Amt, dl, IdxN.getValueType()));
4010           } else {
4011             SDValue Scale = DAG.getConstant(ElementMul.getZExtValue(), dl,
4012                                             IdxN.getValueType());
4013             IdxN = DAG.getNode(ISD::MUL, dl,
4014                                N.getValueType(), IdxN, Scale);
4015           }
4016         }
4017       }
4018 
4019       N = DAG.getNode(ISD::ADD, dl,
4020                       N.getValueType(), N, IdxN);
4021     }
4022   }
4023 
4024   MVT PtrTy = TLI.getPointerTy(DAG.getDataLayout(), AS);
4025   MVT PtrMemTy = TLI.getPointerMemTy(DAG.getDataLayout(), AS);
4026   if (IsVectorGEP) {
4027     PtrTy = MVT::getVectorVT(PtrTy, VectorElementCount);
4028     PtrMemTy = MVT::getVectorVT(PtrMemTy, VectorElementCount);
4029   }
4030 
4031   if (PtrMemTy != PtrTy && !cast<GEPOperator>(I).isInBounds())
4032     N = DAG.getPtrExtendInReg(N, dl, PtrMemTy);
4033 
4034   setValue(&I, N);
4035 }
4036 
4037 void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
4038   // If this is a fixed sized alloca in the entry block of the function,
4039   // allocate it statically on the stack.
4040   if (FuncInfo.StaticAllocaMap.count(&I))
4041     return;   // getValue will auto-populate this.
4042 
4043   SDLoc dl = getCurSDLoc();
4044   Type *Ty = I.getAllocatedType();
4045   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4046   auto &DL = DAG.getDataLayout();
4047   TypeSize TySize = DL.getTypeAllocSize(Ty);
4048   MaybeAlign Alignment = std::max(DL.getPrefTypeAlign(Ty), I.getAlign());
4049 
4050   SDValue AllocSize = getValue(I.getArraySize());
4051 
4052   EVT IntPtr = TLI.getPointerTy(DAG.getDataLayout(), I.getAddressSpace());
4053   if (AllocSize.getValueType() != IntPtr)
4054     AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
4055 
4056   if (TySize.isScalable())
4057     AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4058                             DAG.getVScale(dl, IntPtr,
4059                                           APInt(IntPtr.getScalarSizeInBits(),
4060                                                 TySize.getKnownMinValue())));
4061   else
4062     AllocSize =
4063         DAG.getNode(ISD::MUL, dl, IntPtr, AllocSize,
4064                     DAG.getConstant(TySize.getFixedValue(), dl, IntPtr));
4065 
4066   // Handle alignment.  If the requested alignment is less than or equal to
4067   // the stack alignment, ignore it.  If the size is greater than or equal to
4068   // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
4069   Align StackAlign = DAG.getSubtarget().getFrameLowering()->getStackAlign();
4070   if (*Alignment <= StackAlign)
4071     Alignment = std::nullopt;
4072 
4073   const uint64_t StackAlignMask = StackAlign.value() - 1U;
4074   // Round the size of the allocation up to the stack alignment size
4075   // by add SA-1 to the size. This doesn't overflow because we're computing
4076   // an address inside an alloca.
4077   SDNodeFlags Flags;
4078   Flags.setNoUnsignedWrap(true);
4079   AllocSize = DAG.getNode(ISD::ADD, dl, AllocSize.getValueType(), AllocSize,
4080                           DAG.getConstant(StackAlignMask, dl, IntPtr), Flags);
4081 
4082   // Mask out the low bits for alignment purposes.
4083   AllocSize = DAG.getNode(ISD::AND, dl, AllocSize.getValueType(), AllocSize,
4084                           DAG.getConstant(~StackAlignMask, dl, IntPtr));
4085 
4086   SDValue Ops[] = {
4087       getRoot(), AllocSize,
4088       DAG.getConstant(Alignment ? Alignment->value() : 0, dl, IntPtr)};
4089   SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
4090   SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
4091   setValue(&I, DSA);
4092   DAG.setRoot(DSA.getValue(1));
4093 
4094   assert(FuncInfo.MF->getFrameInfo().hasVarSizedObjects());
4095 }
4096 
4097 void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
4098   if (I.isAtomic())
4099     return visitAtomicLoad(I);
4100 
4101   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4102   const Value *SV = I.getOperand(0);
4103   if (TLI.supportSwiftError()) {
4104     // Swifterror values can come from either a function parameter with
4105     // swifterror attribute or an alloca with swifterror attribute.
4106     if (const Argument *Arg = dyn_cast<Argument>(SV)) {
4107       if (Arg->hasSwiftErrorAttr())
4108         return visitLoadFromSwiftError(I);
4109     }
4110 
4111     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
4112       if (Alloca->isSwiftError())
4113         return visitLoadFromSwiftError(I);
4114     }
4115   }
4116 
4117   SDValue Ptr = getValue(SV);
4118 
4119   Type *Ty = I.getType();
4120   SmallVector<EVT, 4> ValueVTs, MemVTs;
4121   SmallVector<uint64_t, 4> Offsets;
4122   ComputeValueVTs(TLI, DAG.getDataLayout(), Ty, ValueVTs, &MemVTs, &Offsets);
4123   unsigned NumValues = ValueVTs.size();
4124   if (NumValues == 0)
4125     return;
4126 
4127   Align Alignment = I.getAlign();
4128   AAMDNodes AAInfo = I.getAAMetadata();
4129   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4130   bool isVolatile = I.isVolatile();
4131   MachineMemOperand::Flags MMOFlags =
4132       TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
4133 
4134   SDValue Root;
4135   bool ConstantMemory = false;
4136   if (isVolatile)
4137     // Serialize volatile loads with other side effects.
4138     Root = getRoot();
4139   else if (NumValues > MaxParallelChains)
4140     Root = getMemoryRoot();
4141   else if (AA &&
4142            AA->pointsToConstantMemory(MemoryLocation(
4143                SV,
4144                LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4145                AAInfo))) {
4146     // Do not serialize (non-volatile) loads of constant memory with anything.
4147     Root = DAG.getEntryNode();
4148     ConstantMemory = true;
4149     MMOFlags |= MachineMemOperand::MOInvariant;
4150   } else {
4151     // Do not serialize non-volatile loads against each other.
4152     Root = DAG.getRoot();
4153   }
4154 
4155   SDLoc dl = getCurSDLoc();
4156 
4157   if (isVolatile)
4158     Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
4159 
4160   // An aggregate load cannot wrap around the address space, so offsets to its
4161   // parts don't wrap either.
4162   SDNodeFlags Flags;
4163   Flags.setNoUnsignedWrap(true);
4164 
4165   SmallVector<SDValue, 4> Values(NumValues);
4166   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4167   EVT PtrVT = Ptr.getValueType();
4168 
4169   unsigned ChainI = 0;
4170   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4171     // Serializing loads here may result in excessive register pressure, and
4172     // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
4173     // could recover a bit by hoisting nodes upward in the chain by recognizing
4174     // they are side-effect free or do not alias. The optimizer should really
4175     // avoid this case by converting large object/array copies to llvm.memcpy
4176     // (MaxParallelChains should always remain as failsafe).
4177     if (ChainI == MaxParallelChains) {
4178       assert(PendingLoads.empty() && "PendingLoads must be serialized first");
4179       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4180                                   ArrayRef(Chains.data(), ChainI));
4181       Root = Chain;
4182       ChainI = 0;
4183     }
4184     SDValue A = DAG.getNode(ISD::ADD, dl,
4185                             PtrVT, Ptr,
4186                             DAG.getConstant(Offsets[i], dl, PtrVT),
4187                             Flags);
4188 
4189     SDValue L = DAG.getLoad(MemVTs[i], dl, Root, A,
4190                             MachinePointerInfo(SV, Offsets[i]), Alignment,
4191                             MMOFlags, AAInfo, Ranges);
4192     Chains[ChainI] = L.getValue(1);
4193 
4194     if (MemVTs[i] != ValueVTs[i])
4195       L = DAG.getZExtOrTrunc(L, dl, ValueVTs[i]);
4196 
4197     Values[i] = L;
4198   }
4199 
4200   if (!ConstantMemory) {
4201     SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4202                                 ArrayRef(Chains.data(), ChainI));
4203     if (isVolatile)
4204       DAG.setRoot(Chain);
4205     else
4206       PendingLoads.push_back(Chain);
4207   }
4208 
4209   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
4210                            DAG.getVTList(ValueVTs), Values));
4211 }
4212 
4213 void SelectionDAGBuilder::visitStoreToSwiftError(const StoreInst &I) {
4214   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4215          "call visitStoreToSwiftError when backend supports swifterror");
4216 
4217   SmallVector<EVT, 4> ValueVTs;
4218   SmallVector<uint64_t, 4> Offsets;
4219   const Value *SrcV = I.getOperand(0);
4220   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4221                   SrcV->getType(), ValueVTs, &Offsets);
4222   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4223          "expect a single EVT for swifterror");
4224 
4225   SDValue Src = getValue(SrcV);
4226   // Create a virtual register, then update the virtual register.
4227   Register VReg =
4228       SwiftError.getOrCreateVRegDefAt(&I, FuncInfo.MBB, I.getPointerOperand());
4229   // Chain, DL, Reg, N or Chain, DL, Reg, N, Glue
4230   // Chain can be getRoot or getControlRoot.
4231   SDValue CopyNode = DAG.getCopyToReg(getRoot(), getCurSDLoc(), VReg,
4232                                       SDValue(Src.getNode(), Src.getResNo()));
4233   DAG.setRoot(CopyNode);
4234 }
4235 
4236 void SelectionDAGBuilder::visitLoadFromSwiftError(const LoadInst &I) {
4237   assert(DAG.getTargetLoweringInfo().supportSwiftError() &&
4238          "call visitLoadFromSwiftError when backend supports swifterror");
4239 
4240   assert(!I.isVolatile() &&
4241          !I.hasMetadata(LLVMContext::MD_nontemporal) &&
4242          !I.hasMetadata(LLVMContext::MD_invariant_load) &&
4243          "Support volatile, non temporal, invariant for load_from_swift_error");
4244 
4245   const Value *SV = I.getOperand(0);
4246   Type *Ty = I.getType();
4247   assert(
4248       (!AA ||
4249        !AA->pointsToConstantMemory(MemoryLocation(
4250            SV, LocationSize::precise(DAG.getDataLayout().getTypeStoreSize(Ty)),
4251            I.getAAMetadata()))) &&
4252       "load_from_swift_error should not be constant memory");
4253 
4254   SmallVector<EVT, 4> ValueVTs;
4255   SmallVector<uint64_t, 4> Offsets;
4256   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), Ty,
4257                   ValueVTs, &Offsets);
4258   assert(ValueVTs.size() == 1 && Offsets[0] == 0 &&
4259          "expect a single EVT for swifterror");
4260 
4261   // Chain, DL, Reg, VT, Glue or Chain, DL, Reg, VT
4262   SDValue L = DAG.getCopyFromReg(
4263       getRoot(), getCurSDLoc(),
4264       SwiftError.getOrCreateVRegUseAt(&I, FuncInfo.MBB, SV), ValueVTs[0]);
4265 
4266   setValue(&I, L);
4267 }
4268 
4269 void SelectionDAGBuilder::visitStore(const StoreInst &I) {
4270   if (I.isAtomic())
4271     return visitAtomicStore(I);
4272 
4273   const Value *SrcV = I.getOperand(0);
4274   const Value *PtrV = I.getOperand(1);
4275 
4276   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4277   if (TLI.supportSwiftError()) {
4278     // Swifterror values can come from either a function parameter with
4279     // swifterror attribute or an alloca with swifterror attribute.
4280     if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
4281       if (Arg->hasSwiftErrorAttr())
4282         return visitStoreToSwiftError(I);
4283     }
4284 
4285     if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
4286       if (Alloca->isSwiftError())
4287         return visitStoreToSwiftError(I);
4288     }
4289   }
4290 
4291   SmallVector<EVT, 4> ValueVTs, MemVTs;
4292   SmallVector<uint64_t, 4> Offsets;
4293   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(),
4294                   SrcV->getType(), ValueVTs, &MemVTs, &Offsets);
4295   unsigned NumValues = ValueVTs.size();
4296   if (NumValues == 0)
4297     return;
4298 
4299   // Get the lowered operands. Note that we do this after
4300   // checking if NumResults is zero, because with zero results
4301   // the operands won't have values in the map.
4302   SDValue Src = getValue(SrcV);
4303   SDValue Ptr = getValue(PtrV);
4304 
4305   SDValue Root = I.isVolatile() ? getRoot() : getMemoryRoot();
4306   SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
4307   SDLoc dl = getCurSDLoc();
4308   Align Alignment = I.getAlign();
4309   AAMDNodes AAInfo = I.getAAMetadata();
4310 
4311   auto MMOFlags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4312 
4313   // An aggregate load cannot wrap around the address space, so offsets to its
4314   // parts don't wrap either.
4315   SDNodeFlags Flags;
4316   Flags.setNoUnsignedWrap(true);
4317 
4318   unsigned ChainI = 0;
4319   for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
4320     // See visitLoad comments.
4321     if (ChainI == MaxParallelChains) {
4322       SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4323                                   ArrayRef(Chains.data(), ChainI));
4324       Root = Chain;
4325       ChainI = 0;
4326     }
4327     SDValue Add =
4328         DAG.getMemBasePlusOffset(Ptr, TypeSize::Fixed(Offsets[i]), dl, Flags);
4329     SDValue Val = SDValue(Src.getNode(), Src.getResNo() + i);
4330     if (MemVTs[i] != ValueVTs[i])
4331       Val = DAG.getPtrExtOrTrunc(Val, dl, MemVTs[i]);
4332     SDValue St =
4333         DAG.getStore(Root, dl, Val, Add, MachinePointerInfo(PtrV, Offsets[i]),
4334                      Alignment, MMOFlags, AAInfo);
4335     Chains[ChainI] = St;
4336   }
4337 
4338   SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4339                                   ArrayRef(Chains.data(), ChainI));
4340   setValue(&I, StoreNode);
4341   DAG.setRoot(StoreNode);
4342 }
4343 
4344 void SelectionDAGBuilder::visitMaskedStore(const CallInst &I,
4345                                            bool IsCompressing) {
4346   SDLoc sdl = getCurSDLoc();
4347 
4348   auto getMaskedStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4349                                MaybeAlign &Alignment) {
4350     // llvm.masked.store.*(Src0, Ptr, alignment, Mask)
4351     Src0 = I.getArgOperand(0);
4352     Ptr = I.getArgOperand(1);
4353     Alignment = cast<ConstantInt>(I.getArgOperand(2))->getMaybeAlignValue();
4354     Mask = I.getArgOperand(3);
4355   };
4356   auto getCompressingStoreOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4357                                     MaybeAlign &Alignment) {
4358     // llvm.masked.compressstore.*(Src0, Ptr, Mask)
4359     Src0 = I.getArgOperand(0);
4360     Ptr = I.getArgOperand(1);
4361     Mask = I.getArgOperand(2);
4362     Alignment = std::nullopt;
4363   };
4364 
4365   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4366   MaybeAlign Alignment;
4367   if (IsCompressing)
4368     getCompressingStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4369   else
4370     getMaskedStoreOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4371 
4372   SDValue Ptr = getValue(PtrOperand);
4373   SDValue Src0 = getValue(Src0Operand);
4374   SDValue Mask = getValue(MaskOperand);
4375   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4376 
4377   EVT VT = Src0.getValueType();
4378   if (!Alignment)
4379     Alignment = DAG.getEVTAlign(VT);
4380 
4381   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4382       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
4383       MemoryLocation::UnknownSize, *Alignment, I.getAAMetadata());
4384   SDValue StoreNode =
4385       DAG.getMaskedStore(getMemoryRoot(), sdl, Src0, Ptr, Offset, Mask, VT, MMO,
4386                          ISD::UNINDEXED, false /* Truncating */, IsCompressing);
4387   DAG.setRoot(StoreNode);
4388   setValue(&I, StoreNode);
4389 }
4390 
4391 // Get a uniform base for the Gather/Scatter intrinsic.
4392 // The first argument of the Gather/Scatter intrinsic is a vector of pointers.
4393 // We try to represent it as a base pointer + vector of indices.
4394 // Usually, the vector of pointers comes from a 'getelementptr' instruction.
4395 // The first operand of the GEP may be a single pointer or a vector of pointers
4396 // Example:
4397 //   %gep.ptr = getelementptr i32, <8 x i32*> %vptr, <8 x i32> %ind
4398 //  or
4399 //   %gep.ptr = getelementptr i32, i32* %ptr,        <8 x i32> %ind
4400 // %res = call <8 x i32> @llvm.masked.gather.v8i32(<8 x i32*> %gep.ptr, ..
4401 //
4402 // When the first GEP operand is a single pointer - it is the uniform base we
4403 // are looking for. If first operand of the GEP is a splat vector - we
4404 // extract the splat value and use it as a uniform base.
4405 // In all other cases the function returns 'false'.
4406 static bool getUniformBase(const Value *Ptr, SDValue &Base, SDValue &Index,
4407                            ISD::MemIndexType &IndexType, SDValue &Scale,
4408                            SelectionDAGBuilder *SDB, const BasicBlock *CurBB,
4409                            uint64_t ElemSize) {
4410   SelectionDAG& DAG = SDB->DAG;
4411   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4412   const DataLayout &DL = DAG.getDataLayout();
4413 
4414   assert(Ptr->getType()->isVectorTy() && "Unexpected pointer type");
4415 
4416   // Handle splat constant pointer.
4417   if (auto *C = dyn_cast<Constant>(Ptr)) {
4418     C = C->getSplatValue();
4419     if (!C)
4420       return false;
4421 
4422     Base = SDB->getValue(C);
4423 
4424     ElementCount NumElts = cast<VectorType>(Ptr->getType())->getElementCount();
4425     EVT VT = EVT::getVectorVT(*DAG.getContext(), TLI.getPointerTy(DL), NumElts);
4426     Index = DAG.getConstant(0, SDB->getCurSDLoc(), VT);
4427     IndexType = ISD::SIGNED_SCALED;
4428     Scale = DAG.getTargetConstant(1, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4429     return true;
4430   }
4431 
4432   const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Ptr);
4433   if (!GEP || GEP->getParent() != CurBB)
4434     return false;
4435 
4436   if (GEP->getNumOperands() != 2)
4437     return false;
4438 
4439   const Value *BasePtr = GEP->getPointerOperand();
4440   const Value *IndexVal = GEP->getOperand(GEP->getNumOperands() - 1);
4441 
4442   // Make sure the base is scalar and the index is a vector.
4443   if (BasePtr->getType()->isVectorTy() || !IndexVal->getType()->isVectorTy())
4444     return false;
4445 
4446   uint64_t ScaleVal = DL.getTypeAllocSize(GEP->getResultElementType());
4447 
4448   // Target may not support the required addressing mode.
4449   if (ScaleVal != 1 &&
4450       !TLI.isLegalScaleForGatherScatter(ScaleVal, ElemSize))
4451     return false;
4452 
4453   Base = SDB->getValue(BasePtr);
4454   Index = SDB->getValue(IndexVal);
4455   IndexType = ISD::SIGNED_SCALED;
4456 
4457   Scale =
4458       DAG.getTargetConstant(ScaleVal, SDB->getCurSDLoc(), TLI.getPointerTy(DL));
4459   return true;
4460 }
4461 
4462 void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
4463   SDLoc sdl = getCurSDLoc();
4464 
4465   // llvm.masked.scatter.*(Src0, Ptrs, alignment, Mask)
4466   const Value *Ptr = I.getArgOperand(1);
4467   SDValue Src0 = getValue(I.getArgOperand(0));
4468   SDValue Mask = getValue(I.getArgOperand(3));
4469   EVT VT = Src0.getValueType();
4470   Align Alignment = cast<ConstantInt>(I.getArgOperand(2))
4471                         ->getMaybeAlignValue()
4472                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
4473   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4474 
4475   SDValue Base;
4476   SDValue Index;
4477   ISD::MemIndexType IndexType;
4478   SDValue Scale;
4479   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4480                                     I.getParent(), VT.getScalarStoreSize());
4481 
4482   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4483   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4484       MachinePointerInfo(AS), MachineMemOperand::MOStore,
4485       // TODO: Make MachineMemOperands aware of scalable
4486       // vectors.
4487       MemoryLocation::UnknownSize, Alignment, I.getAAMetadata());
4488   if (!UniformBase) {
4489     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4490     Index = getValue(Ptr);
4491     IndexType = ISD::SIGNED_SCALED;
4492     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4493   }
4494 
4495   EVT IdxVT = Index.getValueType();
4496   EVT EltTy = IdxVT.getVectorElementType();
4497   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4498     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4499     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4500   }
4501 
4502   SDValue Ops[] = { getMemoryRoot(), Src0, Mask, Base, Index, Scale };
4503   SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
4504                                          Ops, MMO, IndexType, false);
4505   DAG.setRoot(Scatter);
4506   setValue(&I, Scatter);
4507 }
4508 
4509 void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I, bool IsExpanding) {
4510   SDLoc sdl = getCurSDLoc();
4511 
4512   auto getMaskedLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4513                               MaybeAlign &Alignment) {
4514     // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
4515     Ptr = I.getArgOperand(0);
4516     Alignment = cast<ConstantInt>(I.getArgOperand(1))->getMaybeAlignValue();
4517     Mask = I.getArgOperand(2);
4518     Src0 = I.getArgOperand(3);
4519   };
4520   auto getExpandingLoadOps = [&](Value *&Ptr, Value *&Mask, Value *&Src0,
4521                                  MaybeAlign &Alignment) {
4522     // @llvm.masked.expandload.*(Ptr, Mask, Src0)
4523     Ptr = I.getArgOperand(0);
4524     Alignment = std::nullopt;
4525     Mask = I.getArgOperand(1);
4526     Src0 = I.getArgOperand(2);
4527   };
4528 
4529   Value  *PtrOperand, *MaskOperand, *Src0Operand;
4530   MaybeAlign Alignment;
4531   if (IsExpanding)
4532     getExpandingLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4533   else
4534     getMaskedLoadOps(PtrOperand, MaskOperand, Src0Operand, Alignment);
4535 
4536   SDValue Ptr = getValue(PtrOperand);
4537   SDValue Src0 = getValue(Src0Operand);
4538   SDValue Mask = getValue(MaskOperand);
4539   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
4540 
4541   EVT VT = Src0.getValueType();
4542   if (!Alignment)
4543     Alignment = DAG.getEVTAlign(VT);
4544 
4545   AAMDNodes AAInfo = I.getAAMetadata();
4546   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4547 
4548   // Do not serialize masked loads of constant memory with anything.
4549   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
4550   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
4551 
4552   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
4553 
4554   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4555       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
4556       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
4557 
4558   SDValue Load =
4559       DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Offset, Mask, Src0, VT, MMO,
4560                         ISD::UNINDEXED, ISD::NON_EXTLOAD, IsExpanding);
4561   if (AddToChain)
4562     PendingLoads.push_back(Load.getValue(1));
4563   setValue(&I, Load);
4564 }
4565 
4566 void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
4567   SDLoc sdl = getCurSDLoc();
4568 
4569   // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
4570   const Value *Ptr = I.getArgOperand(0);
4571   SDValue Src0 = getValue(I.getArgOperand(3));
4572   SDValue Mask = getValue(I.getArgOperand(2));
4573 
4574   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4575   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4576   Align Alignment = cast<ConstantInt>(I.getArgOperand(1))
4577                         ->getMaybeAlignValue()
4578                         .value_or(DAG.getEVTAlign(VT.getScalarType()));
4579 
4580   const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
4581 
4582   SDValue Root = DAG.getRoot();
4583   SDValue Base;
4584   SDValue Index;
4585   ISD::MemIndexType IndexType;
4586   SDValue Scale;
4587   bool UniformBase = getUniformBase(Ptr, Base, Index, IndexType, Scale, this,
4588                                     I.getParent(), VT.getScalarStoreSize());
4589   unsigned AS = Ptr->getType()->getScalarType()->getPointerAddressSpace();
4590   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4591       MachinePointerInfo(AS), MachineMemOperand::MOLoad,
4592       // TODO: Make MachineMemOperands aware of scalable
4593       // vectors.
4594       MemoryLocation::UnknownSize, Alignment, I.getAAMetadata(), Ranges);
4595 
4596   if (!UniformBase) {
4597     Base = DAG.getConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4598     Index = getValue(Ptr);
4599     IndexType = ISD::SIGNED_SCALED;
4600     Scale = DAG.getTargetConstant(1, sdl, TLI.getPointerTy(DAG.getDataLayout()));
4601   }
4602 
4603   EVT IdxVT = Index.getValueType();
4604   EVT EltTy = IdxVT.getVectorElementType();
4605   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
4606     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
4607     Index = DAG.getNode(ISD::SIGN_EXTEND, sdl, NewIdxVT, Index);
4608   }
4609 
4610   SDValue Ops[] = { Root, Src0, Mask, Base, Index, Scale };
4611   SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
4612                                        Ops, MMO, IndexType, ISD::NON_EXTLOAD);
4613 
4614   PendingLoads.push_back(Gather.getValue(1));
4615   setValue(&I, Gather);
4616 }
4617 
4618 void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
4619   SDLoc dl = getCurSDLoc();
4620   AtomicOrdering SuccessOrdering = I.getSuccessOrdering();
4621   AtomicOrdering FailureOrdering = I.getFailureOrdering();
4622   SyncScope::ID SSID = I.getSyncScopeID();
4623 
4624   SDValue InChain = getRoot();
4625 
4626   MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
4627   SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
4628 
4629   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4630   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4631 
4632   MachineFunction &MF = DAG.getMachineFunction();
4633   MachineMemOperand *MMO = MF.getMachineMemOperand(
4634       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4635       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, SuccessOrdering,
4636       FailureOrdering);
4637 
4638   SDValue L = DAG.getAtomicCmpSwap(ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS,
4639                                    dl, MemVT, VTs, InChain,
4640                                    getValue(I.getPointerOperand()),
4641                                    getValue(I.getCompareOperand()),
4642                                    getValue(I.getNewValOperand()), MMO);
4643 
4644   SDValue OutChain = L.getValue(2);
4645 
4646   setValue(&I, L);
4647   DAG.setRoot(OutChain);
4648 }
4649 
4650 void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
4651   SDLoc dl = getCurSDLoc();
4652   ISD::NodeType NT;
4653   switch (I.getOperation()) {
4654   default: llvm_unreachable("Unknown atomicrmw operation");
4655   case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
4656   case AtomicRMWInst::Add:  NT = ISD::ATOMIC_LOAD_ADD; break;
4657   case AtomicRMWInst::Sub:  NT = ISD::ATOMIC_LOAD_SUB; break;
4658   case AtomicRMWInst::And:  NT = ISD::ATOMIC_LOAD_AND; break;
4659   case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
4660   case AtomicRMWInst::Or:   NT = ISD::ATOMIC_LOAD_OR; break;
4661   case AtomicRMWInst::Xor:  NT = ISD::ATOMIC_LOAD_XOR; break;
4662   case AtomicRMWInst::Max:  NT = ISD::ATOMIC_LOAD_MAX; break;
4663   case AtomicRMWInst::Min:  NT = ISD::ATOMIC_LOAD_MIN; break;
4664   case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
4665   case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
4666   case AtomicRMWInst::FAdd: NT = ISD::ATOMIC_LOAD_FADD; break;
4667   case AtomicRMWInst::FSub: NT = ISD::ATOMIC_LOAD_FSUB; break;
4668   case AtomicRMWInst::FMax: NT = ISD::ATOMIC_LOAD_FMAX; break;
4669   case AtomicRMWInst::FMin: NT = ISD::ATOMIC_LOAD_FMIN; break;
4670   case AtomicRMWInst::UIncWrap:
4671     NT = ISD::ATOMIC_LOAD_UINC_WRAP;
4672     break;
4673   case AtomicRMWInst::UDecWrap:
4674     NT = ISD::ATOMIC_LOAD_UDEC_WRAP;
4675     break;
4676   }
4677   AtomicOrdering Ordering = I.getOrdering();
4678   SyncScope::ID SSID = I.getSyncScopeID();
4679 
4680   SDValue InChain = getRoot();
4681 
4682   auto MemVT = getValue(I.getValOperand()).getSimpleValueType();
4683   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4684   auto Flags = TLI.getAtomicMemOperandFlags(I, DAG.getDataLayout());
4685 
4686   MachineFunction &MF = DAG.getMachineFunction();
4687   MachineMemOperand *MMO = MF.getMachineMemOperand(
4688       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4689       DAG.getEVTAlign(MemVT), AAMDNodes(), nullptr, SSID, Ordering);
4690 
4691   SDValue L =
4692     DAG.getAtomic(NT, dl, MemVT, InChain,
4693                   getValue(I.getPointerOperand()), getValue(I.getValOperand()),
4694                   MMO);
4695 
4696   SDValue OutChain = L.getValue(1);
4697 
4698   setValue(&I, L);
4699   DAG.setRoot(OutChain);
4700 }
4701 
4702 void SelectionDAGBuilder::visitFence(const FenceInst &I) {
4703   SDLoc dl = getCurSDLoc();
4704   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4705   SDValue Ops[3];
4706   Ops[0] = getRoot();
4707   Ops[1] = DAG.getTargetConstant((unsigned)I.getOrdering(), dl,
4708                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4709   Ops[2] = DAG.getTargetConstant(I.getSyncScopeID(), dl,
4710                                  TLI.getFenceOperandTy(DAG.getDataLayout()));
4711   SDValue N = DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
4712   setValue(&I, N);
4713   DAG.setRoot(N);
4714 }
4715 
4716 void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
4717   SDLoc dl = getCurSDLoc();
4718   AtomicOrdering Order = I.getOrdering();
4719   SyncScope::ID SSID = I.getSyncScopeID();
4720 
4721   SDValue InChain = getRoot();
4722 
4723   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4724   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
4725   EVT MemVT = TLI.getMemValueType(DAG.getDataLayout(), I.getType());
4726 
4727   if (!TLI.supportsUnalignedAtomics() &&
4728       I.getAlign().value() < MemVT.getSizeInBits() / 8)
4729     report_fatal_error("Cannot generate unaligned atomic load");
4730 
4731   auto Flags = TLI.getLoadMemOperandFlags(I, DAG.getDataLayout(), AC, LibInfo);
4732 
4733   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
4734       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4735       I.getAlign(), AAMDNodes(), nullptr, SSID, Order);
4736 
4737   InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
4738 
4739   SDValue Ptr = getValue(I.getPointerOperand());
4740 
4741   if (TLI.lowerAtomicLoadAsLoadSDNode(I)) {
4742     // TODO: Once this is better exercised by tests, it should be merged with
4743     // the normal path for loads to prevent future divergence.
4744     SDValue L = DAG.getLoad(MemVT, dl, InChain, Ptr, MMO);
4745     if (MemVT != VT)
4746       L = DAG.getPtrExtOrTrunc(L, dl, VT);
4747 
4748     setValue(&I, L);
4749     SDValue OutChain = L.getValue(1);
4750     if (!I.isUnordered())
4751       DAG.setRoot(OutChain);
4752     else
4753       PendingLoads.push_back(OutChain);
4754     return;
4755   }
4756 
4757   SDValue L = DAG.getAtomic(ISD::ATOMIC_LOAD, dl, MemVT, MemVT, InChain,
4758                             Ptr, MMO);
4759 
4760   SDValue OutChain = L.getValue(1);
4761   if (MemVT != VT)
4762     L = DAG.getPtrExtOrTrunc(L, dl, VT);
4763 
4764   setValue(&I, L);
4765   DAG.setRoot(OutChain);
4766 }
4767 
4768 void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
4769   SDLoc dl = getCurSDLoc();
4770 
4771   AtomicOrdering Ordering = I.getOrdering();
4772   SyncScope::ID SSID = I.getSyncScopeID();
4773 
4774   SDValue InChain = getRoot();
4775 
4776   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4777   EVT MemVT =
4778       TLI.getMemValueType(DAG.getDataLayout(), I.getValueOperand()->getType());
4779 
4780   if (!TLI.supportsUnalignedAtomics() &&
4781       I.getAlign().value() < MemVT.getSizeInBits() / 8)
4782     report_fatal_error("Cannot generate unaligned atomic store");
4783 
4784   auto Flags = TLI.getStoreMemOperandFlags(I, DAG.getDataLayout());
4785 
4786   MachineFunction &MF = DAG.getMachineFunction();
4787   MachineMemOperand *MMO = MF.getMachineMemOperand(
4788       MachinePointerInfo(I.getPointerOperand()), Flags, MemVT.getStoreSize(),
4789       I.getAlign(), AAMDNodes(), nullptr, SSID, Ordering);
4790 
4791   SDValue Val = getValue(I.getValueOperand());
4792   if (Val.getValueType() != MemVT)
4793     Val = DAG.getPtrExtOrTrunc(Val, dl, MemVT);
4794   SDValue Ptr = getValue(I.getPointerOperand());
4795 
4796   if (TLI.lowerAtomicStoreAsStoreSDNode(I)) {
4797     // TODO: Once this is better exercised by tests, it should be merged with
4798     // the normal path for stores to prevent future divergence.
4799     SDValue S = DAG.getStore(InChain, dl, Val, Ptr, MMO);
4800     setValue(&I, S);
4801     DAG.setRoot(S);
4802     return;
4803   }
4804   SDValue OutChain = DAG.getAtomic(ISD::ATOMIC_STORE, dl, MemVT, InChain,
4805                                    Ptr, Val, MMO);
4806 
4807   setValue(&I, OutChain);
4808   DAG.setRoot(OutChain);
4809 }
4810 
4811 /// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
4812 /// node.
4813 void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
4814                                                unsigned Intrinsic) {
4815   // Ignore the callsite's attributes. A specific call site may be marked with
4816   // readnone, but the lowering code will expect the chain based on the
4817   // definition.
4818   const Function *F = I.getCalledFunction();
4819   bool HasChain = !F->doesNotAccessMemory();
4820   bool OnlyLoad = HasChain && F->onlyReadsMemory();
4821 
4822   // Build the operand list.
4823   SmallVector<SDValue, 8> Ops;
4824   if (HasChain) {  // If this intrinsic has side-effects, chainify it.
4825     if (OnlyLoad) {
4826       // We don't need to serialize loads against other loads.
4827       Ops.push_back(DAG.getRoot());
4828     } else {
4829       Ops.push_back(getRoot());
4830     }
4831   }
4832 
4833   // Info is set by getTgtMemIntrinsic
4834   TargetLowering::IntrinsicInfo Info;
4835   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4836   bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I,
4837                                                DAG.getMachineFunction(),
4838                                                Intrinsic);
4839 
4840   // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
4841   if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
4842       Info.opc == ISD::INTRINSIC_W_CHAIN)
4843     Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
4844                                         TLI.getPointerTy(DAG.getDataLayout())));
4845 
4846   // Add all operands of the call to the operand list.
4847   for (unsigned i = 0, e = I.arg_size(); i != e; ++i) {
4848     const Value *Arg = I.getArgOperand(i);
4849     if (!I.paramHasAttr(i, Attribute::ImmArg)) {
4850       Ops.push_back(getValue(Arg));
4851       continue;
4852     }
4853 
4854     // Use TargetConstant instead of a regular constant for immarg.
4855     EVT VT = TLI.getValueType(DAG.getDataLayout(), Arg->getType(), true);
4856     if (const ConstantInt *CI = dyn_cast<ConstantInt>(Arg)) {
4857       assert(CI->getBitWidth() <= 64 &&
4858              "large intrinsic immediates not handled");
4859       Ops.push_back(DAG.getTargetConstant(*CI, SDLoc(), VT));
4860     } else {
4861       Ops.push_back(
4862           DAG.getTargetConstantFP(*cast<ConstantFP>(Arg), SDLoc(), VT));
4863     }
4864   }
4865 
4866   SmallVector<EVT, 4> ValueVTs;
4867   ComputeValueVTs(TLI, DAG.getDataLayout(), I.getType(), ValueVTs);
4868 
4869   if (HasChain)
4870     ValueVTs.push_back(MVT::Other);
4871 
4872   SDVTList VTs = DAG.getVTList(ValueVTs);
4873 
4874   // Propagate fast-math-flags from IR to node(s).
4875   SDNodeFlags Flags;
4876   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
4877     Flags.copyFMF(*FPMO);
4878   SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
4879 
4880   // Create the node.
4881   SDValue Result;
4882   // In some cases, custom collection of operands from CallInst I may be needed.
4883   TLI.CollectTargetIntrinsicOperands(I, Ops, DAG);
4884   if (IsTgtIntrinsic) {
4885     // This is target intrinsic that touches memory
4886     //
4887     // TODO: We currently just fallback to address space 0 if getTgtMemIntrinsic
4888     //       didn't yield anything useful.
4889     MachinePointerInfo MPI;
4890     if (Info.ptrVal)
4891       MPI = MachinePointerInfo(Info.ptrVal, Info.offset);
4892     else if (Info.fallbackAddressSpace)
4893       MPI = MachinePointerInfo(*Info.fallbackAddressSpace);
4894     Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(), VTs, Ops,
4895                                      Info.memVT, MPI, Info.align, Info.flags,
4896                                      Info.size, I.getAAMetadata());
4897   } else if (!HasChain) {
4898     Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
4899   } else if (!I.getType()->isVoidTy()) {
4900     Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
4901   } else {
4902     Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
4903   }
4904 
4905   if (HasChain) {
4906     SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
4907     if (OnlyLoad)
4908       PendingLoads.push_back(Chain);
4909     else
4910       DAG.setRoot(Chain);
4911   }
4912 
4913   if (!I.getType()->isVoidTy()) {
4914     if (!isa<VectorType>(I.getType()))
4915       Result = lowerRangeToAssertZExt(DAG, I, Result);
4916 
4917     MaybeAlign Alignment = I.getRetAlign();
4918 
4919     // Insert `assertalign` node if there's an alignment.
4920     if (InsertAssertAlign && Alignment) {
4921       Result =
4922           DAG.getAssertAlign(getCurSDLoc(), Result, Alignment.valueOrOne());
4923     }
4924 
4925     setValue(&I, Result);
4926   }
4927 }
4928 
4929 /// GetSignificand - Get the significand and build it into a floating-point
4930 /// number with exponent of 1:
4931 ///
4932 ///   Op = (Op & 0x007fffff) | 0x3f800000;
4933 ///
4934 /// where Op is the hexadecimal representation of floating point value.
4935 static SDValue GetSignificand(SelectionDAG &DAG, SDValue Op, const SDLoc &dl) {
4936   SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4937                            DAG.getConstant(0x007fffff, dl, MVT::i32));
4938   SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
4939                            DAG.getConstant(0x3f800000, dl, MVT::i32));
4940   return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
4941 }
4942 
4943 /// GetExponent - Get the exponent:
4944 ///
4945 ///   (float)(int)(((Op & 0x7f800000) >> 23) - 127);
4946 ///
4947 /// where Op is the hexadecimal representation of floating point value.
4948 static SDValue GetExponent(SelectionDAG &DAG, SDValue Op,
4949                            const TargetLowering &TLI, const SDLoc &dl) {
4950   SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
4951                            DAG.getConstant(0x7f800000, dl, MVT::i32));
4952   SDValue t1 = DAG.getNode(
4953       ISD::SRL, dl, MVT::i32, t0,
4954       DAG.getConstant(23, dl,
4955                       TLI.getShiftAmountTy(MVT::i32, DAG.getDataLayout())));
4956   SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
4957                            DAG.getConstant(127, dl, MVT::i32));
4958   return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
4959 }
4960 
4961 /// getF32Constant - Get 32-bit floating point constant.
4962 static SDValue getF32Constant(SelectionDAG &DAG, unsigned Flt,
4963                               const SDLoc &dl) {
4964   return DAG.getConstantFP(APFloat(APFloat::IEEEsingle(), APInt(32, Flt)), dl,
4965                            MVT::f32);
4966 }
4967 
4968 static SDValue getLimitedPrecisionExp2(SDValue t0, const SDLoc &dl,
4969                                        SelectionDAG &DAG) {
4970   // TODO: What fast-math-flags should be set on the floating-point nodes?
4971 
4972   //   IntegerPartOfX = ((int32_t)(t0);
4973   SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
4974 
4975   //   FractionalPartOfX = t0 - (float)IntegerPartOfX;
4976   SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4977   SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
4978 
4979   //   IntegerPartOfX <<= 23;
4980   IntegerPartOfX =
4981       DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
4982                   DAG.getConstant(23, dl,
4983                                   DAG.getTargetLoweringInfo().getShiftAmountTy(
4984                                       MVT::i32, DAG.getDataLayout())));
4985 
4986   SDValue TwoToFractionalPartOfX;
4987   if (LimitFloatPrecision <= 6) {
4988     // For floating-point precision of 6:
4989     //
4990     //   TwoToFractionalPartOfX =
4991     //     0.997535578f +
4992     //       (0.735607626f + 0.252464424f * x) * x;
4993     //
4994     // error 0.0144103317, which is 6 bits
4995     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4996                              getF32Constant(DAG, 0x3e814304, dl));
4997     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4998                              getF32Constant(DAG, 0x3f3c50c8, dl));
4999     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5000     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5001                                          getF32Constant(DAG, 0x3f7f5e7e, dl));
5002   } else if (LimitFloatPrecision <= 12) {
5003     // For floating-point precision of 12:
5004     //
5005     //   TwoToFractionalPartOfX =
5006     //     0.999892986f +
5007     //       (0.696457318f +
5008     //         (0.224338339f + 0.792043434e-1f * x) * x) * x;
5009     //
5010     // error 0.000107046256, which is 13 to 14 bits
5011     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5012                              getF32Constant(DAG, 0x3da235e3, dl));
5013     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5014                              getF32Constant(DAG, 0x3e65b8f3, dl));
5015     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5016     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5017                              getF32Constant(DAG, 0x3f324b07, dl));
5018     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5019     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5020                                          getF32Constant(DAG, 0x3f7ff8fd, dl));
5021   } else { // LimitFloatPrecision <= 18
5022     // For floating-point precision of 18:
5023     //
5024     //   TwoToFractionalPartOfX =
5025     //     0.999999982f +
5026     //       (0.693148872f +
5027     //         (0.240227044f +
5028     //           (0.554906021e-1f +
5029     //             (0.961591928e-2f +
5030     //               (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
5031     // error 2.47208000*10^(-7), which is better than 18 bits
5032     SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5033                              getF32Constant(DAG, 0x3924b03e, dl));
5034     SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5035                              getF32Constant(DAG, 0x3ab24b87, dl));
5036     SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5037     SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5038                              getF32Constant(DAG, 0x3c1d8c17, dl));
5039     SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5040     SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5041                              getF32Constant(DAG, 0x3d634a1d, dl));
5042     SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5043     SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5044                              getF32Constant(DAG, 0x3e75fe14, dl));
5045     SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5046     SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
5047                               getF32Constant(DAG, 0x3f317234, dl));
5048     SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
5049     TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
5050                                          getF32Constant(DAG, 0x3f800000, dl));
5051   }
5052 
5053   // Add the exponent into the result in integer domain.
5054   SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
5055   return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
5056                      DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
5057 }
5058 
5059 /// expandExp - Lower an exp intrinsic. Handles the special sequences for
5060 /// limited-precision mode.
5061 static SDValue expandExp(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5062                          const TargetLowering &TLI, SDNodeFlags Flags) {
5063   if (Op.getValueType() == MVT::f32 &&
5064       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5065 
5066     // Put the exponent in the right bit position for later addition to the
5067     // final result:
5068     //
5069     // t0 = Op * log2(e)
5070 
5071     // TODO: What fast-math-flags should be set here?
5072     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
5073                              DAG.getConstantFP(numbers::log2ef, dl, MVT::f32));
5074     return getLimitedPrecisionExp2(t0, dl, DAG);
5075   }
5076 
5077   // No special expansion.
5078   return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op, Flags);
5079 }
5080 
5081 /// expandLog - Lower a log intrinsic. Handles the special sequences for
5082 /// limited-precision mode.
5083 static SDValue expandLog(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5084                          const TargetLowering &TLI, SDNodeFlags Flags) {
5085   // TODO: What fast-math-flags should be set on the floating-point nodes?
5086 
5087   if (Op.getValueType() == MVT::f32 &&
5088       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5089     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5090 
5091     // Scale the exponent by log(2).
5092     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5093     SDValue LogOfExponent =
5094         DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5095                     DAG.getConstantFP(numbers::ln2f, dl, MVT::f32));
5096 
5097     // Get the significand and build it into a floating-point number with
5098     // exponent of 1.
5099     SDValue X = GetSignificand(DAG, Op1, dl);
5100 
5101     SDValue LogOfMantissa;
5102     if (LimitFloatPrecision <= 6) {
5103       // For floating-point precision of 6:
5104       //
5105       //   LogofMantissa =
5106       //     -1.1609546f +
5107       //       (1.4034025f - 0.23903021f * x) * x;
5108       //
5109       // error 0.0034276066, which is better than 8 bits
5110       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5111                                getF32Constant(DAG, 0xbe74c456, dl));
5112       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5113                                getF32Constant(DAG, 0x3fb3a2b1, dl));
5114       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5115       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5116                                   getF32Constant(DAG, 0x3f949a29, dl));
5117     } else if (LimitFloatPrecision <= 12) {
5118       // For floating-point precision of 12:
5119       //
5120       //   LogOfMantissa =
5121       //     -1.7417939f +
5122       //       (2.8212026f +
5123       //         (-1.4699568f +
5124       //           (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
5125       //
5126       // error 0.000061011436, which is 14 bits
5127       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5128                                getF32Constant(DAG, 0xbd67b6d6, dl));
5129       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5130                                getF32Constant(DAG, 0x3ee4f4b8, dl));
5131       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5132       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5133                                getF32Constant(DAG, 0x3fbc278b, dl));
5134       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5135       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5136                                getF32Constant(DAG, 0x40348e95, dl));
5137       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5138       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5139                                   getF32Constant(DAG, 0x3fdef31a, dl));
5140     } else { // LimitFloatPrecision <= 18
5141       // For floating-point precision of 18:
5142       //
5143       //   LogOfMantissa =
5144       //     -2.1072184f +
5145       //       (4.2372794f +
5146       //         (-3.7029485f +
5147       //           (2.2781945f +
5148       //             (-0.87823314f +
5149       //               (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
5150       //
5151       // error 0.0000023660568, which is better than 18 bits
5152       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5153                                getF32Constant(DAG, 0xbc91e5ac, dl));
5154       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5155                                getF32Constant(DAG, 0x3e4350aa, dl));
5156       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5157       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5158                                getF32Constant(DAG, 0x3f60d3e3, dl));
5159       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5160       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5161                                getF32Constant(DAG, 0x4011cdf0, dl));
5162       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5163       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5164                                getF32Constant(DAG, 0x406cfd1c, dl));
5165       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5166       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5167                                getF32Constant(DAG, 0x408797cb, dl));
5168       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5169       LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5170                                   getF32Constant(DAG, 0x4006dcab, dl));
5171     }
5172 
5173     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
5174   }
5175 
5176   // No special expansion.
5177   return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op, Flags);
5178 }
5179 
5180 /// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
5181 /// limited-precision mode.
5182 static SDValue expandLog2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5183                           const TargetLowering &TLI, SDNodeFlags Flags) {
5184   // TODO: What fast-math-flags should be set on the floating-point nodes?
5185 
5186   if (Op.getValueType() == MVT::f32 &&
5187       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5188     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5189 
5190     // Get the exponent.
5191     SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
5192 
5193     // Get the significand and build it into a floating-point number with
5194     // exponent of 1.
5195     SDValue X = GetSignificand(DAG, Op1, dl);
5196 
5197     // Different possible minimax approximations of significand in
5198     // floating-point for various degrees of accuracy over [1,2].
5199     SDValue Log2ofMantissa;
5200     if (LimitFloatPrecision <= 6) {
5201       // For floating-point precision of 6:
5202       //
5203       //   Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
5204       //
5205       // error 0.0049451742, which is more than 7 bits
5206       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5207                                getF32Constant(DAG, 0xbeb08fe0, dl));
5208       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5209                                getF32Constant(DAG, 0x40019463, dl));
5210       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5211       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5212                                    getF32Constant(DAG, 0x3fd6633d, dl));
5213     } else if (LimitFloatPrecision <= 12) {
5214       // For floating-point precision of 12:
5215       //
5216       //   Log2ofMantissa =
5217       //     -2.51285454f +
5218       //       (4.07009056f +
5219       //         (-2.12067489f +
5220       //           (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
5221       //
5222       // error 0.0000876136000, which is better than 13 bits
5223       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5224                                getF32Constant(DAG, 0xbda7262e, dl));
5225       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5226                                getF32Constant(DAG, 0x3f25280b, dl));
5227       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5228       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5229                                getF32Constant(DAG, 0x4007b923, dl));
5230       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5231       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5232                                getF32Constant(DAG, 0x40823e2f, dl));
5233       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5234       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5235                                    getF32Constant(DAG, 0x4020d29c, dl));
5236     } else { // LimitFloatPrecision <= 18
5237       // For floating-point precision of 18:
5238       //
5239       //   Log2ofMantissa =
5240       //     -3.0400495f +
5241       //       (6.1129976f +
5242       //         (-5.3420409f +
5243       //           (3.2865683f +
5244       //             (-1.2669343f +
5245       //               (0.27515199f -
5246       //                 0.25691327e-1f * x) * x) * x) * x) * x) * x;
5247       //
5248       // error 0.0000018516, which is better than 18 bits
5249       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5250                                getF32Constant(DAG, 0xbcd2769e, dl));
5251       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5252                                getF32Constant(DAG, 0x3e8ce0b9, dl));
5253       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5254       SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5255                                getF32Constant(DAG, 0x3fa22ae7, dl));
5256       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5257       SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
5258                                getF32Constant(DAG, 0x40525723, dl));
5259       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5260       SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
5261                                getF32Constant(DAG, 0x40aaf200, dl));
5262       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5263       SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
5264                                getF32Constant(DAG, 0x40c39dad, dl));
5265       SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
5266       Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
5267                                    getF32Constant(DAG, 0x4042902c, dl));
5268     }
5269 
5270     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
5271   }
5272 
5273   // No special expansion.
5274   return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op, Flags);
5275 }
5276 
5277 /// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
5278 /// limited-precision mode.
5279 static SDValue expandLog10(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5280                            const TargetLowering &TLI, SDNodeFlags Flags) {
5281   // TODO: What fast-math-flags should be set on the floating-point nodes?
5282 
5283   if (Op.getValueType() == MVT::f32 &&
5284       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5285     SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
5286 
5287     // Scale the exponent by log10(2) [0.30102999f].
5288     SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
5289     SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
5290                                         getF32Constant(DAG, 0x3e9a209a, dl));
5291 
5292     // Get the significand and build it into a floating-point number with
5293     // exponent of 1.
5294     SDValue X = GetSignificand(DAG, Op1, dl);
5295 
5296     SDValue Log10ofMantissa;
5297     if (LimitFloatPrecision <= 6) {
5298       // For floating-point precision of 6:
5299       //
5300       //   Log10ofMantissa =
5301       //     -0.50419619f +
5302       //       (0.60948995f - 0.10380950f * x) * x;
5303       //
5304       // error 0.0014886165, which is 6 bits
5305       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5306                                getF32Constant(DAG, 0xbdd49a13, dl));
5307       SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
5308                                getF32Constant(DAG, 0x3f1c0789, dl));
5309       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5310       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
5311                                     getF32Constant(DAG, 0x3f011300, dl));
5312     } else if (LimitFloatPrecision <= 12) {
5313       // For floating-point precision of 12:
5314       //
5315       //   Log10ofMantissa =
5316       //     -0.64831180f +
5317       //       (0.91751397f +
5318       //         (-0.31664806f + 0.47637168e-1f * x) * x) * x;
5319       //
5320       // error 0.00019228036, which is better than 12 bits
5321       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5322                                getF32Constant(DAG, 0x3d431f31, dl));
5323       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5324                                getF32Constant(DAG, 0x3ea21fb2, dl));
5325       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5326       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5327                                getF32Constant(DAG, 0x3f6ae232, dl));
5328       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5329       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5330                                     getF32Constant(DAG, 0x3f25f7c3, dl));
5331     } else { // LimitFloatPrecision <= 18
5332       // For floating-point precision of 18:
5333       //
5334       //   Log10ofMantissa =
5335       //     -0.84299375f +
5336       //       (1.5327582f +
5337       //         (-1.0688956f +
5338       //           (0.49102474f +
5339       //             (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
5340       //
5341       // error 0.0000037995730, which is better than 18 bits
5342       SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
5343                                getF32Constant(DAG, 0x3c5d51ce, dl));
5344       SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
5345                                getF32Constant(DAG, 0x3e00685a, dl));
5346       SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
5347       SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
5348                                getF32Constant(DAG, 0x3efb6798, dl));
5349       SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
5350       SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
5351                                getF32Constant(DAG, 0x3f88d192, dl));
5352       SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
5353       SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
5354                                getF32Constant(DAG, 0x3fc4316c, dl));
5355       SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
5356       Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
5357                                     getF32Constant(DAG, 0x3f57ce70, dl));
5358     }
5359 
5360     return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
5361   }
5362 
5363   // No special expansion.
5364   return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op, Flags);
5365 }
5366 
5367 /// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
5368 /// limited-precision mode.
5369 static SDValue expandExp2(const SDLoc &dl, SDValue Op, SelectionDAG &DAG,
5370                           const TargetLowering &TLI, SDNodeFlags Flags) {
5371   if (Op.getValueType() == MVT::f32 &&
5372       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
5373     return getLimitedPrecisionExp2(Op, dl, DAG);
5374 
5375   // No special expansion.
5376   return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op, Flags);
5377 }
5378 
5379 /// visitPow - Lower a pow intrinsic. Handles the special sequences for
5380 /// limited-precision mode with x == 10.0f.
5381 static SDValue expandPow(const SDLoc &dl, SDValue LHS, SDValue RHS,
5382                          SelectionDAG &DAG, const TargetLowering &TLI,
5383                          SDNodeFlags Flags) {
5384   bool IsExp10 = false;
5385   if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
5386       LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
5387     if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
5388       APFloat Ten(10.0f);
5389       IsExp10 = LHSC->isExactlyValue(Ten);
5390     }
5391   }
5392 
5393   // TODO: What fast-math-flags should be set on the FMUL node?
5394   if (IsExp10) {
5395     // Put the exponent in the right bit position for later addition to the
5396     // final result:
5397     //
5398     //   #define LOG2OF10 3.3219281f
5399     //   t0 = Op * LOG2OF10;
5400     SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
5401                              getF32Constant(DAG, 0x40549a78, dl));
5402     return getLimitedPrecisionExp2(t0, dl, DAG);
5403   }
5404 
5405   // No special expansion.
5406   return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS, Flags);
5407 }
5408 
5409 /// ExpandPowI - Expand a llvm.powi intrinsic.
5410 static SDValue ExpandPowI(const SDLoc &DL, SDValue LHS, SDValue RHS,
5411                           SelectionDAG &DAG) {
5412   // If RHS is a constant, we can expand this out to a multiplication tree if
5413   // it's beneficial on the target, otherwise we end up lowering to a call to
5414   // __powidf2 (for example).
5415   if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
5416     unsigned Val = RHSC->getSExtValue();
5417 
5418     // powi(x, 0) -> 1.0
5419     if (Val == 0)
5420       return DAG.getConstantFP(1.0, DL, LHS.getValueType());
5421 
5422     if (DAG.getTargetLoweringInfo().isBeneficialToExpandPowI(
5423             Val, DAG.shouldOptForSize())) {
5424       // Get the exponent as a positive value.
5425       if ((int)Val < 0)
5426         Val = -Val;
5427       // We use the simple binary decomposition method to generate the multiply
5428       // sequence.  There are more optimal ways to do this (for example,
5429       // powi(x,15) generates one more multiply than it should), but this has
5430       // the benefit of being both really simple and much better than a libcall.
5431       SDValue Res; // Logically starts equal to 1.0
5432       SDValue CurSquare = LHS;
5433       // TODO: Intrinsics should have fast-math-flags that propagate to these
5434       // nodes.
5435       while (Val) {
5436         if (Val & 1) {
5437           if (Res.getNode())
5438             Res =
5439                 DAG.getNode(ISD::FMUL, DL, Res.getValueType(), Res, CurSquare);
5440           else
5441             Res = CurSquare; // 1.0*CurSquare.
5442         }
5443 
5444         CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
5445                                 CurSquare, CurSquare);
5446         Val >>= 1;
5447       }
5448 
5449       // If the original was negative, invert the result, producing 1/(x*x*x).
5450       if (RHSC->getSExtValue() < 0)
5451         Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
5452                           DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
5453       return Res;
5454     }
5455   }
5456 
5457   // Otherwise, expand to a libcall.
5458   return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
5459 }
5460 
5461 static SDValue expandDivFix(unsigned Opcode, const SDLoc &DL,
5462                             SDValue LHS, SDValue RHS, SDValue Scale,
5463                             SelectionDAG &DAG, const TargetLowering &TLI) {
5464   EVT VT = LHS.getValueType();
5465   bool Signed = Opcode == ISD::SDIVFIX || Opcode == ISD::SDIVFIXSAT;
5466   bool Saturating = Opcode == ISD::SDIVFIXSAT || Opcode == ISD::UDIVFIXSAT;
5467   LLVMContext &Ctx = *DAG.getContext();
5468 
5469   // If the type is legal but the operation isn't, this node might survive all
5470   // the way to operation legalization. If we end up there and we do not have
5471   // the ability to widen the type (if VT*2 is not legal), we cannot expand the
5472   // node.
5473 
5474   // Coax the legalizer into expanding the node during type legalization instead
5475   // by bumping the size by one bit. This will force it to Promote, enabling the
5476   // early expansion and avoiding the need to expand later.
5477 
5478   // We don't have to do this if Scale is 0; that can always be expanded, unless
5479   // it's a saturating signed operation. Those can experience true integer
5480   // division overflow, a case which we must avoid.
5481 
5482   // FIXME: We wouldn't have to do this (or any of the early
5483   // expansion/promotion) if it was possible to expand a libcall of an
5484   // illegal type during operation legalization. But it's not, so things
5485   // get a bit hacky.
5486   unsigned ScaleInt = cast<ConstantSDNode>(Scale)->getZExtValue();
5487   if ((ScaleInt > 0 || (Saturating && Signed)) &&
5488       (TLI.isTypeLegal(VT) ||
5489        (VT.isVector() && TLI.isTypeLegal(VT.getVectorElementType())))) {
5490     TargetLowering::LegalizeAction Action = TLI.getFixedPointOperationAction(
5491         Opcode, VT, ScaleInt);
5492     if (Action != TargetLowering::Legal && Action != TargetLowering::Custom) {
5493       EVT PromVT;
5494       if (VT.isScalarInteger())
5495         PromVT = EVT::getIntegerVT(Ctx, VT.getSizeInBits() + 1);
5496       else if (VT.isVector()) {
5497         PromVT = VT.getVectorElementType();
5498         PromVT = EVT::getIntegerVT(Ctx, PromVT.getSizeInBits() + 1);
5499         PromVT = EVT::getVectorVT(Ctx, PromVT, VT.getVectorElementCount());
5500       } else
5501         llvm_unreachable("Wrong VT for DIVFIX?");
5502       if (Signed) {
5503         LHS = DAG.getSExtOrTrunc(LHS, DL, PromVT);
5504         RHS = DAG.getSExtOrTrunc(RHS, DL, PromVT);
5505       } else {
5506         LHS = DAG.getZExtOrTrunc(LHS, DL, PromVT);
5507         RHS = DAG.getZExtOrTrunc(RHS, DL, PromVT);
5508       }
5509       EVT ShiftTy = TLI.getShiftAmountTy(PromVT, DAG.getDataLayout());
5510       // For saturating operations, we need to shift up the LHS to get the
5511       // proper saturation width, and then shift down again afterwards.
5512       if (Saturating)
5513         LHS = DAG.getNode(ISD::SHL, DL, PromVT, LHS,
5514                           DAG.getConstant(1, DL, ShiftTy));
5515       SDValue Res = DAG.getNode(Opcode, DL, PromVT, LHS, RHS, Scale);
5516       if (Saturating)
5517         Res = DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, PromVT, Res,
5518                           DAG.getConstant(1, DL, ShiftTy));
5519       return DAG.getZExtOrTrunc(Res, DL, VT);
5520     }
5521   }
5522 
5523   return DAG.getNode(Opcode, DL, VT, LHS, RHS, Scale);
5524 }
5525 
5526 // getUnderlyingArgRegs - Find underlying registers used for a truncated,
5527 // bitcasted, or split argument. Returns a list of <Register, size in bits>
5528 static void
5529 getUnderlyingArgRegs(SmallVectorImpl<std::pair<unsigned, TypeSize>> &Regs,
5530                      const SDValue &N) {
5531   switch (N.getOpcode()) {
5532   case ISD::CopyFromReg: {
5533     SDValue Op = N.getOperand(1);
5534     Regs.emplace_back(cast<RegisterSDNode>(Op)->getReg(),
5535                       Op.getValueType().getSizeInBits());
5536     return;
5537   }
5538   case ISD::BITCAST:
5539   case ISD::AssertZext:
5540   case ISD::AssertSext:
5541   case ISD::TRUNCATE:
5542     getUnderlyingArgRegs(Regs, N.getOperand(0));
5543     return;
5544   case ISD::BUILD_PAIR:
5545   case ISD::BUILD_VECTOR:
5546   case ISD::CONCAT_VECTORS:
5547     for (SDValue Op : N->op_values())
5548       getUnderlyingArgRegs(Regs, Op);
5549     return;
5550   default:
5551     return;
5552   }
5553 }
5554 
5555 /// If the DbgValueInst is a dbg_value of a function argument, create the
5556 /// corresponding DBG_VALUE machine instruction for it now.  At the end of
5557 /// instruction selection, they will be inserted to the entry BB.
5558 /// We don't currently support this for variadic dbg_values, as they shouldn't
5559 /// appear for function arguments or in the prologue.
5560 bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
5561     const Value *V, DILocalVariable *Variable, DIExpression *Expr,
5562     DILocation *DL, FuncArgumentDbgValueKind Kind, const SDValue &N) {
5563   const Argument *Arg = dyn_cast<Argument>(V);
5564   if (!Arg)
5565     return false;
5566 
5567   MachineFunction &MF = DAG.getMachineFunction();
5568   const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5569 
5570   // Helper to create DBG_INSTR_REFs or DBG_VALUEs, depending on what kind
5571   // we've been asked to pursue.
5572   auto MakeVRegDbgValue = [&](Register Reg, DIExpression *FragExpr,
5573                               bool Indirect) {
5574     if (Reg.isVirtual() && MF.useDebugInstrRef()) {
5575       // For VRegs, in instruction referencing mode, create a DBG_INSTR_REF
5576       // pointing at the VReg, which will be patched up later.
5577       auto &Inst = TII->get(TargetOpcode::DBG_INSTR_REF);
5578       SmallVector<MachineOperand, 1> MOs({MachineOperand::CreateReg(
5579           /* Reg */ Reg, /* isDef */ false, /* isImp */ false,
5580           /* isKill */ false, /* isDead */ false,
5581           /* isUndef */ false, /* isEarlyClobber */ false,
5582           /* SubReg */ 0, /* isDebug */ true)});
5583 
5584       auto *NewDIExpr = FragExpr;
5585       // We don't have an "Indirect" field in DBG_INSTR_REF, fold that into
5586       // the DIExpression.
5587       if (Indirect)
5588         NewDIExpr = DIExpression::prepend(FragExpr, DIExpression::DerefBefore);
5589       SmallVector<uint64_t, 2> Ops({dwarf::DW_OP_LLVM_arg, 0});
5590       NewDIExpr = DIExpression::prependOpcodes(NewDIExpr, Ops);
5591       return BuildMI(MF, DL, Inst, false, MOs, Variable, NewDIExpr);
5592     } else {
5593       // Create a completely standard DBG_VALUE.
5594       auto &Inst = TII->get(TargetOpcode::DBG_VALUE);
5595       return BuildMI(MF, DL, Inst, Indirect, Reg, Variable, FragExpr);
5596     }
5597   };
5598 
5599   if (Kind == FuncArgumentDbgValueKind::Value) {
5600     // ArgDbgValues are hoisted to the beginning of the entry block. So we
5601     // should only emit as ArgDbgValue if the dbg.value intrinsic is found in
5602     // the entry block.
5603     bool IsInEntryBlock = FuncInfo.MBB == &FuncInfo.MF->front();
5604     if (!IsInEntryBlock)
5605       return false;
5606 
5607     // ArgDbgValues are hoisted to the beginning of the entry block.  So we
5608     // should only emit as ArgDbgValue if the dbg.value intrinsic describes a
5609     // variable that also is a param.
5610     //
5611     // Although, if we are at the top of the entry block already, we can still
5612     // emit using ArgDbgValue. This might catch some situations when the
5613     // dbg.value refers to an argument that isn't used in the entry block, so
5614     // any CopyToReg node would be optimized out and the only way to express
5615     // this DBG_VALUE is by using the physical reg (or FI) as done in this
5616     // method.  ArgDbgValues are hoisted to the beginning of the entry block. So
5617     // we should only emit as ArgDbgValue if the Variable is an argument to the
5618     // current function, and the dbg.value intrinsic is found in the entry
5619     // block.
5620     bool VariableIsFunctionInputArg = Variable->isParameter() &&
5621         !DL->getInlinedAt();
5622     bool IsInPrologue = SDNodeOrder == LowestSDNodeOrder;
5623     if (!IsInPrologue && !VariableIsFunctionInputArg)
5624       return false;
5625 
5626     // Here we assume that a function argument on IR level only can be used to
5627     // describe one input parameter on source level. If we for example have
5628     // source code like this
5629     //
5630     //    struct A { long x, y; };
5631     //    void foo(struct A a, long b) {
5632     //      ...
5633     //      b = a.x;
5634     //      ...
5635     //    }
5636     //
5637     // and IR like this
5638     //
5639     //  define void @foo(i32 %a1, i32 %a2, i32 %b)  {
5640     //  entry:
5641     //    call void @llvm.dbg.value(metadata i32 %a1, "a", DW_OP_LLVM_fragment
5642     //    call void @llvm.dbg.value(metadata i32 %a2, "a", DW_OP_LLVM_fragment
5643     //    call void @llvm.dbg.value(metadata i32 %b, "b",
5644     //    ...
5645     //    call void @llvm.dbg.value(metadata i32 %a1, "b"
5646     //    ...
5647     //
5648     // then the last dbg.value is describing a parameter "b" using a value that
5649     // is an argument. But since we already has used %a1 to describe a parameter
5650     // we should not handle that last dbg.value here (that would result in an
5651     // incorrect hoisting of the DBG_VALUE to the function entry).
5652     // Notice that we allow one dbg.value per IR level argument, to accommodate
5653     // for the situation with fragments above.
5654     if (VariableIsFunctionInputArg) {
5655       unsigned ArgNo = Arg->getArgNo();
5656       if (ArgNo >= FuncInfo.DescribedArgs.size())
5657         FuncInfo.DescribedArgs.resize(ArgNo + 1, false);
5658       else if (!IsInPrologue && FuncInfo.DescribedArgs.test(ArgNo))
5659         return false;
5660       FuncInfo.DescribedArgs.set(ArgNo);
5661     }
5662   }
5663 
5664   bool IsIndirect = false;
5665   std::optional<MachineOperand> Op;
5666   // Some arguments' frame index is recorded during argument lowering.
5667   int FI = FuncInfo.getArgumentFrameIndex(Arg);
5668   if (FI != std::numeric_limits<int>::max())
5669     Op = MachineOperand::CreateFI(FI);
5670 
5671   SmallVector<std::pair<unsigned, TypeSize>, 8> ArgRegsAndSizes;
5672   if (!Op && N.getNode()) {
5673     getUnderlyingArgRegs(ArgRegsAndSizes, N);
5674     Register Reg;
5675     if (ArgRegsAndSizes.size() == 1)
5676       Reg = ArgRegsAndSizes.front().first;
5677 
5678     if (Reg && Reg.isVirtual()) {
5679       MachineRegisterInfo &RegInfo = MF.getRegInfo();
5680       Register PR = RegInfo.getLiveInPhysReg(Reg);
5681       if (PR)
5682         Reg = PR;
5683     }
5684     if (Reg) {
5685       Op = MachineOperand::CreateReg(Reg, false);
5686       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
5687     }
5688   }
5689 
5690   if (!Op && N.getNode()) {
5691     // Check if frame index is available.
5692     SDValue LCandidate = peekThroughBitcasts(N);
5693     if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(LCandidate.getNode()))
5694       if (FrameIndexSDNode *FINode =
5695           dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
5696         Op = MachineOperand::CreateFI(FINode->getIndex());
5697   }
5698 
5699   if (!Op) {
5700     // Create a DBG_VALUE for each decomposed value in ArgRegs to cover Reg
5701     auto splitMultiRegDbgValue = [&](ArrayRef<std::pair<unsigned, TypeSize>>
5702                                          SplitRegs) {
5703       unsigned Offset = 0;
5704       for (const auto &RegAndSize : SplitRegs) {
5705         // If the expression is already a fragment, the current register
5706         // offset+size might extend beyond the fragment. In this case, only
5707         // the register bits that are inside the fragment are relevant.
5708         int RegFragmentSizeInBits = RegAndSize.second;
5709         if (auto ExprFragmentInfo = Expr->getFragmentInfo()) {
5710           uint64_t ExprFragmentSizeInBits = ExprFragmentInfo->SizeInBits;
5711           // The register is entirely outside the expression fragment,
5712           // so is irrelevant for debug info.
5713           if (Offset >= ExprFragmentSizeInBits)
5714             break;
5715           // The register is partially outside the expression fragment, only
5716           // the low bits within the fragment are relevant for debug info.
5717           if (Offset + RegFragmentSizeInBits > ExprFragmentSizeInBits) {
5718             RegFragmentSizeInBits = ExprFragmentSizeInBits - Offset;
5719           }
5720         }
5721 
5722         auto FragmentExpr = DIExpression::createFragmentExpression(
5723             Expr, Offset, RegFragmentSizeInBits);
5724         Offset += RegAndSize.second;
5725         // If a valid fragment expression cannot be created, the variable's
5726         // correct value cannot be determined and so it is set as Undef.
5727         if (!FragmentExpr) {
5728           SDDbgValue *SDV = DAG.getConstantDbgValue(
5729               Variable, Expr, UndefValue::get(V->getType()), DL, SDNodeOrder);
5730           DAG.AddDbgValue(SDV, false);
5731           continue;
5732         }
5733         MachineInstr *NewMI =
5734             MakeVRegDbgValue(RegAndSize.first, *FragmentExpr,
5735                              Kind != FuncArgumentDbgValueKind::Value);
5736         FuncInfo.ArgDbgValues.push_back(NewMI);
5737       }
5738     };
5739 
5740     // Check if ValueMap has reg number.
5741     DenseMap<const Value *, Register>::const_iterator
5742       VMI = FuncInfo.ValueMap.find(V);
5743     if (VMI != FuncInfo.ValueMap.end()) {
5744       const auto &TLI = DAG.getTargetLoweringInfo();
5745       RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), VMI->second,
5746                        V->getType(), std::nullopt);
5747       if (RFV.occupiesMultipleRegs()) {
5748         splitMultiRegDbgValue(RFV.getRegsAndSizes());
5749         return true;
5750       }
5751 
5752       Op = MachineOperand::CreateReg(VMI->second, false);
5753       IsIndirect = Kind != FuncArgumentDbgValueKind::Value;
5754     } else if (ArgRegsAndSizes.size() > 1) {
5755       // This was split due to the calling convention, and no virtual register
5756       // mapping exists for the value.
5757       splitMultiRegDbgValue(ArgRegsAndSizes);
5758       return true;
5759     }
5760   }
5761 
5762   if (!Op)
5763     return false;
5764 
5765   assert(Variable->isValidLocationForIntrinsic(DL) &&
5766          "Expected inlined-at fields to agree");
5767   MachineInstr *NewMI = nullptr;
5768 
5769   if (Op->isReg())
5770     NewMI = MakeVRegDbgValue(Op->getReg(), Expr, IsIndirect);
5771   else
5772     NewMI = BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), true, *Op,
5773                     Variable, Expr);
5774 
5775   // Otherwise, use ArgDbgValues.
5776   FuncInfo.ArgDbgValues.push_back(NewMI);
5777   return true;
5778 }
5779 
5780 /// Return the appropriate SDDbgValue based on N.
5781 SDDbgValue *SelectionDAGBuilder::getDbgValue(SDValue N,
5782                                              DILocalVariable *Variable,
5783                                              DIExpression *Expr,
5784                                              const DebugLoc &dl,
5785                                              unsigned DbgSDNodeOrder) {
5786   if (auto *FISDN = dyn_cast<FrameIndexSDNode>(N.getNode())) {
5787     // Construct a FrameIndexDbgValue for FrameIndexSDNodes so we can describe
5788     // stack slot locations.
5789     //
5790     // Consider "int x = 0; int *px = &x;". There are two kinds of interesting
5791     // debug values here after optimization:
5792     //
5793     //   dbg.value(i32* %px, !"int *px", !DIExpression()), and
5794     //   dbg.value(i32* %px, !"int x", !DIExpression(DW_OP_deref))
5795     //
5796     // Both describe the direct values of their associated variables.
5797     return DAG.getFrameIndexDbgValue(Variable, Expr, FISDN->getIndex(),
5798                                      /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5799   }
5800   return DAG.getDbgValue(Variable, Expr, N.getNode(), N.getResNo(),
5801                          /*IsIndirect*/ false, dl, DbgSDNodeOrder);
5802 }
5803 
5804 static unsigned FixedPointIntrinsicToOpcode(unsigned Intrinsic) {
5805   switch (Intrinsic) {
5806   case Intrinsic::smul_fix:
5807     return ISD::SMULFIX;
5808   case Intrinsic::umul_fix:
5809     return ISD::UMULFIX;
5810   case Intrinsic::smul_fix_sat:
5811     return ISD::SMULFIXSAT;
5812   case Intrinsic::umul_fix_sat:
5813     return ISD::UMULFIXSAT;
5814   case Intrinsic::sdiv_fix:
5815     return ISD::SDIVFIX;
5816   case Intrinsic::udiv_fix:
5817     return ISD::UDIVFIX;
5818   case Intrinsic::sdiv_fix_sat:
5819     return ISD::SDIVFIXSAT;
5820   case Intrinsic::udiv_fix_sat:
5821     return ISD::UDIVFIXSAT;
5822   default:
5823     llvm_unreachable("Unhandled fixed point intrinsic");
5824   }
5825 }
5826 
5827 void SelectionDAGBuilder::lowerCallToExternalSymbol(const CallInst &I,
5828                                            const char *FunctionName) {
5829   assert(FunctionName && "FunctionName must not be nullptr");
5830   SDValue Callee = DAG.getExternalSymbol(
5831       FunctionName,
5832       DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout()));
5833   LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
5834 }
5835 
5836 /// Given a @llvm.call.preallocated.setup, return the corresponding
5837 /// preallocated call.
5838 static const CallBase *FindPreallocatedCall(const Value *PreallocatedSetup) {
5839   assert(cast<CallBase>(PreallocatedSetup)
5840                  ->getCalledFunction()
5841                  ->getIntrinsicID() == Intrinsic::call_preallocated_setup &&
5842          "expected call_preallocated_setup Value");
5843   for (const auto *U : PreallocatedSetup->users()) {
5844     auto *UseCall = cast<CallBase>(U);
5845     const Function *Fn = UseCall->getCalledFunction();
5846     if (!Fn || Fn->getIntrinsicID() != Intrinsic::call_preallocated_arg) {
5847       return UseCall;
5848     }
5849   }
5850   llvm_unreachable("expected corresponding call to preallocated setup/arg");
5851 }
5852 
5853 /// Lower the call to the specified intrinsic function.
5854 void SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I,
5855                                              unsigned Intrinsic) {
5856   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5857   SDLoc sdl = getCurSDLoc();
5858   DebugLoc dl = getCurDebugLoc();
5859   SDValue Res;
5860 
5861   SDNodeFlags Flags;
5862   if (auto *FPOp = dyn_cast<FPMathOperator>(&I))
5863     Flags.copyFMF(*FPOp);
5864 
5865   switch (Intrinsic) {
5866   default:
5867     // By default, turn this into a target intrinsic node.
5868     visitTargetIntrinsic(I, Intrinsic);
5869     return;
5870   case Intrinsic::vscale: {
5871     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5872     setValue(&I, DAG.getVScale(sdl, VT, APInt(VT.getSizeInBits(), 1)));
5873     return;
5874   }
5875   case Intrinsic::vastart:  visitVAStart(I); return;
5876   case Intrinsic::vaend:    visitVAEnd(I); return;
5877   case Intrinsic::vacopy:   visitVACopy(I); return;
5878   case Intrinsic::returnaddress:
5879     setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl,
5880                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
5881                              getValue(I.getArgOperand(0))));
5882     return;
5883   case Intrinsic::addressofreturnaddress:
5884     setValue(&I,
5885              DAG.getNode(ISD::ADDROFRETURNADDR, sdl,
5886                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
5887     return;
5888   case Intrinsic::sponentry:
5889     setValue(&I,
5890              DAG.getNode(ISD::SPONENTRY, sdl,
5891                          TLI.getValueType(DAG.getDataLayout(), I.getType())));
5892     return;
5893   case Intrinsic::frameaddress:
5894     setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl,
5895                              TLI.getFrameIndexTy(DAG.getDataLayout()),
5896                              getValue(I.getArgOperand(0))));
5897     return;
5898   case Intrinsic::read_volatile_register:
5899   case Intrinsic::read_register: {
5900     Value *Reg = I.getArgOperand(0);
5901     SDValue Chain = getRoot();
5902     SDValue RegName =
5903         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5904     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
5905     Res = DAG.getNode(ISD::READ_REGISTER, sdl,
5906       DAG.getVTList(VT, MVT::Other), Chain, RegName);
5907     setValue(&I, Res);
5908     DAG.setRoot(Res.getValue(1));
5909     return;
5910   }
5911   case Intrinsic::write_register: {
5912     Value *Reg = I.getArgOperand(0);
5913     Value *RegValue = I.getArgOperand(1);
5914     SDValue Chain = getRoot();
5915     SDValue RegName =
5916         DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
5917     DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
5918                             RegName, getValue(RegValue)));
5919     return;
5920   }
5921   case Intrinsic::memcpy: {
5922     const auto &MCI = cast<MemCpyInst>(I);
5923     SDValue Op1 = getValue(I.getArgOperand(0));
5924     SDValue Op2 = getValue(I.getArgOperand(1));
5925     SDValue Op3 = getValue(I.getArgOperand(2));
5926     // @llvm.memcpy defines 0 and 1 to both mean no alignment.
5927     Align DstAlign = MCI.getDestAlign().valueOrOne();
5928     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5929     Align Alignment = std::min(DstAlign, SrcAlign);
5930     bool isVol = MCI.isVolatile();
5931     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5932     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5933     // node.
5934     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5935     SDValue MC = DAG.getMemcpy(
5936         Root, sdl, Op1, Op2, Op3, Alignment, isVol,
5937         /* AlwaysInline */ false, isTC, MachinePointerInfo(I.getArgOperand(0)),
5938         MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA);
5939     updateDAGForMaybeTailCall(MC);
5940     return;
5941   }
5942   case Intrinsic::memcpy_inline: {
5943     const auto &MCI = cast<MemCpyInlineInst>(I);
5944     SDValue Dst = getValue(I.getArgOperand(0));
5945     SDValue Src = getValue(I.getArgOperand(1));
5946     SDValue Size = getValue(I.getArgOperand(2));
5947     assert(isa<ConstantSDNode>(Size) && "memcpy_inline needs constant size");
5948     // @llvm.memcpy.inline defines 0 and 1 to both mean no alignment.
5949     Align DstAlign = MCI.getDestAlign().valueOrOne();
5950     Align SrcAlign = MCI.getSourceAlign().valueOrOne();
5951     Align Alignment = std::min(DstAlign, SrcAlign);
5952     bool isVol = MCI.isVolatile();
5953     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5954     // FIXME: Support passing different dest/src alignments to the memcpy DAG
5955     // node.
5956     SDValue MC = DAG.getMemcpy(
5957         getRoot(), sdl, Dst, Src, Size, Alignment, isVol,
5958         /* AlwaysInline */ true, isTC, MachinePointerInfo(I.getArgOperand(0)),
5959         MachinePointerInfo(I.getArgOperand(1)), I.getAAMetadata(), AA);
5960     updateDAGForMaybeTailCall(MC);
5961     return;
5962   }
5963   case Intrinsic::memset: {
5964     const auto &MSI = cast<MemSetInst>(I);
5965     SDValue Op1 = getValue(I.getArgOperand(0));
5966     SDValue Op2 = getValue(I.getArgOperand(1));
5967     SDValue Op3 = getValue(I.getArgOperand(2));
5968     // @llvm.memset defines 0 and 1 to both mean no alignment.
5969     Align Alignment = MSI.getDestAlign().valueOrOne();
5970     bool isVol = MSI.isVolatile();
5971     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5972     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5973     SDValue MS = DAG.getMemset(
5974         Root, sdl, Op1, Op2, Op3, Alignment, isVol, /* AlwaysInline */ false,
5975         isTC, MachinePointerInfo(I.getArgOperand(0)), I.getAAMetadata());
5976     updateDAGForMaybeTailCall(MS);
5977     return;
5978   }
5979   case Intrinsic::memset_inline: {
5980     const auto &MSII = cast<MemSetInlineInst>(I);
5981     SDValue Dst = getValue(I.getArgOperand(0));
5982     SDValue Value = getValue(I.getArgOperand(1));
5983     SDValue Size = getValue(I.getArgOperand(2));
5984     assert(isa<ConstantSDNode>(Size) && "memset_inline needs constant size");
5985     // @llvm.memset defines 0 and 1 to both mean no alignment.
5986     Align DstAlign = MSII.getDestAlign().valueOrOne();
5987     bool isVol = MSII.isVolatile();
5988     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
5989     SDValue Root = isVol ? getRoot() : getMemoryRoot();
5990     SDValue MC = DAG.getMemset(Root, sdl, Dst, Value, Size, DstAlign, isVol,
5991                                /* AlwaysInline */ true, isTC,
5992                                MachinePointerInfo(I.getArgOperand(0)),
5993                                I.getAAMetadata());
5994     updateDAGForMaybeTailCall(MC);
5995     return;
5996   }
5997   case Intrinsic::memmove: {
5998     const auto &MMI = cast<MemMoveInst>(I);
5999     SDValue Op1 = getValue(I.getArgOperand(0));
6000     SDValue Op2 = getValue(I.getArgOperand(1));
6001     SDValue Op3 = getValue(I.getArgOperand(2));
6002     // @llvm.memmove defines 0 and 1 to both mean no alignment.
6003     Align DstAlign = MMI.getDestAlign().valueOrOne();
6004     Align SrcAlign = MMI.getSourceAlign().valueOrOne();
6005     Align Alignment = std::min(DstAlign, SrcAlign);
6006     bool isVol = MMI.isVolatile();
6007     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6008     // FIXME: Support passing different dest/src alignments to the memmove DAG
6009     // node.
6010     SDValue Root = isVol ? getRoot() : getMemoryRoot();
6011     SDValue MM = DAG.getMemmove(Root, sdl, Op1, Op2, Op3, Alignment, isVol,
6012                                 isTC, MachinePointerInfo(I.getArgOperand(0)),
6013                                 MachinePointerInfo(I.getArgOperand(1)),
6014                                 I.getAAMetadata(), AA);
6015     updateDAGForMaybeTailCall(MM);
6016     return;
6017   }
6018   case Intrinsic::memcpy_element_unordered_atomic: {
6019     const AtomicMemCpyInst &MI = cast<AtomicMemCpyInst>(I);
6020     SDValue Dst = getValue(MI.getRawDest());
6021     SDValue Src = getValue(MI.getRawSource());
6022     SDValue Length = getValue(MI.getLength());
6023 
6024     Type *LengthTy = MI.getLength()->getType();
6025     unsigned ElemSz = MI.getElementSizeInBytes();
6026     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6027     SDValue MC =
6028         DAG.getAtomicMemcpy(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6029                             isTC, MachinePointerInfo(MI.getRawDest()),
6030                             MachinePointerInfo(MI.getRawSource()));
6031     updateDAGForMaybeTailCall(MC);
6032     return;
6033   }
6034   case Intrinsic::memmove_element_unordered_atomic: {
6035     auto &MI = cast<AtomicMemMoveInst>(I);
6036     SDValue Dst = getValue(MI.getRawDest());
6037     SDValue Src = getValue(MI.getRawSource());
6038     SDValue Length = getValue(MI.getLength());
6039 
6040     Type *LengthTy = MI.getLength()->getType();
6041     unsigned ElemSz = MI.getElementSizeInBytes();
6042     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6043     SDValue MC =
6044         DAG.getAtomicMemmove(getRoot(), sdl, Dst, Src, Length, LengthTy, ElemSz,
6045                              isTC, MachinePointerInfo(MI.getRawDest()),
6046                              MachinePointerInfo(MI.getRawSource()));
6047     updateDAGForMaybeTailCall(MC);
6048     return;
6049   }
6050   case Intrinsic::memset_element_unordered_atomic: {
6051     auto &MI = cast<AtomicMemSetInst>(I);
6052     SDValue Dst = getValue(MI.getRawDest());
6053     SDValue Val = getValue(MI.getValue());
6054     SDValue Length = getValue(MI.getLength());
6055 
6056     Type *LengthTy = MI.getLength()->getType();
6057     unsigned ElemSz = MI.getElementSizeInBytes();
6058     bool isTC = I.isTailCall() && isInTailCallPosition(I, DAG.getTarget());
6059     SDValue MC =
6060         DAG.getAtomicMemset(getRoot(), sdl, Dst, Val, Length, LengthTy, ElemSz,
6061                             isTC, MachinePointerInfo(MI.getRawDest()));
6062     updateDAGForMaybeTailCall(MC);
6063     return;
6064   }
6065   case Intrinsic::call_preallocated_setup: {
6066     const CallBase *PreallocatedCall = FindPreallocatedCall(&I);
6067     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6068     SDValue Res = DAG.getNode(ISD::PREALLOCATED_SETUP, sdl, MVT::Other,
6069                               getRoot(), SrcValue);
6070     setValue(&I, Res);
6071     DAG.setRoot(Res);
6072     return;
6073   }
6074   case Intrinsic::call_preallocated_arg: {
6075     const CallBase *PreallocatedCall = FindPreallocatedCall(I.getOperand(0));
6076     SDValue SrcValue = DAG.getSrcValue(PreallocatedCall);
6077     SDValue Ops[3];
6078     Ops[0] = getRoot();
6079     Ops[1] = SrcValue;
6080     Ops[2] = DAG.getTargetConstant(*cast<ConstantInt>(I.getArgOperand(1)), sdl,
6081                                    MVT::i32); // arg index
6082     SDValue Res = DAG.getNode(
6083         ISD::PREALLOCATED_ARG, sdl,
6084         DAG.getVTList(TLI.getPointerTy(DAG.getDataLayout()), MVT::Other), Ops);
6085     setValue(&I, Res);
6086     DAG.setRoot(Res.getValue(1));
6087     return;
6088   }
6089   case Intrinsic::dbg_declare: {
6090     // Debug intrinsics are handled separately in assignment tracking mode.
6091     if (isAssignmentTrackingEnabled(*I.getFunction()->getParent()))
6092       return;
6093     // Assume dbg.declare can not currently use DIArgList, i.e.
6094     // it is non-variadic.
6095     const auto &DI = cast<DbgVariableIntrinsic>(I);
6096     assert(!DI.hasArgList() && "Only dbg.value should currently use DIArgList");
6097     DILocalVariable *Variable = DI.getVariable();
6098     DIExpression *Expression = DI.getExpression();
6099     dropDanglingDebugInfo(Variable, Expression);
6100     assert(Variable && "Missing variable");
6101     LLVM_DEBUG(dbgs() << "SelectionDAG visiting debug intrinsic: " << DI
6102                       << "\n");
6103     // Check if address has undef value.
6104     const Value *Address = DI.getVariableLocationOp(0);
6105     if (!Address || isa<UndefValue>(Address) ||
6106         (Address->use_empty() && !isa<Argument>(Address))) {
6107       LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
6108                         << " (bad/undef/unused-arg address)\n");
6109       return;
6110     }
6111 
6112     bool isParameter = Variable->isParameter() || isa<Argument>(Address);
6113 
6114     // Check if this variable can be described by a frame index, typically
6115     // either as a static alloca or a byval parameter.
6116     int FI = std::numeric_limits<int>::max();
6117     if (const auto *AI =
6118             dyn_cast<AllocaInst>(Address->stripInBoundsConstantOffsets())) {
6119       if (AI->isStaticAlloca()) {
6120         auto I = FuncInfo.StaticAllocaMap.find(AI);
6121         if (I != FuncInfo.StaticAllocaMap.end())
6122           FI = I->second;
6123       }
6124     } else if (const auto *Arg = dyn_cast<Argument>(
6125                    Address->stripInBoundsConstantOffsets())) {
6126       FI = FuncInfo.getArgumentFrameIndex(Arg);
6127     }
6128 
6129     // llvm.dbg.declare is handled as a frame index in the MachineFunction
6130     // variable table.
6131     if (FI != std::numeric_limits<int>::max()) {
6132       LLVM_DEBUG(dbgs() << "Skipping " << DI
6133                         << " (variable info stashed in MF side table)\n");
6134       return;
6135     }
6136 
6137     SDValue &N = NodeMap[Address];
6138     if (!N.getNode() && isa<Argument>(Address))
6139       // Check unused arguments map.
6140       N = UnusedArgNodeMap[Address];
6141     SDDbgValue *SDV;
6142     if (N.getNode()) {
6143       if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
6144         Address = BCI->getOperand(0);
6145       // Parameters are handled specially.
6146       auto FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
6147       if (isParameter && FINode) {
6148         // Byval parameter. We have a frame index at this point.
6149         SDV =
6150             DAG.getFrameIndexDbgValue(Variable, Expression, FINode->getIndex(),
6151                                       /*IsIndirect*/ true, dl, SDNodeOrder);
6152       } else if (isa<Argument>(Address)) {
6153         // Address is an argument, so try to emit its dbg value using
6154         // virtual register info from the FuncInfo.ValueMap.
6155         EmitFuncArgumentDbgValue(Address, Variable, Expression, dl,
6156                                  FuncArgumentDbgValueKind::Declare, N);
6157         return;
6158       } else {
6159         SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
6160                               true, dl, SDNodeOrder);
6161       }
6162       DAG.AddDbgValue(SDV, isParameter);
6163     } else {
6164       // If Address is an argument then try to emit its dbg value using
6165       // virtual register info from the FuncInfo.ValueMap.
6166       if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl,
6167                                     FuncArgumentDbgValueKind::Declare, N)) {
6168         LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI
6169                           << " (could not emit func-arg dbg_value)\n");
6170       }
6171     }
6172     return;
6173   }
6174   case Intrinsic::dbg_label: {
6175     const DbgLabelInst &DI = cast<DbgLabelInst>(I);
6176     DILabel *Label = DI.getLabel();
6177     assert(Label && "Missing label");
6178 
6179     SDDbgLabel *SDV;
6180     SDV = DAG.getDbgLabel(Label, dl, SDNodeOrder);
6181     DAG.AddDbgLabel(SDV);
6182     return;
6183   }
6184   case Intrinsic::dbg_assign: {
6185     // Debug intrinsics are handled seperately in assignment tracking mode.
6186     assert(isAssignmentTrackingEnabled(*I.getFunction()->getParent()) &&
6187            "expected assignment tracking to be enabled");
6188     return;
6189   }
6190   case Intrinsic::dbg_value: {
6191     // Debug intrinsics are handled seperately in assignment tracking mode.
6192     if (isAssignmentTrackingEnabled(*I.getFunction()->getParent()))
6193       return;
6194     const DbgValueInst &DI = cast<DbgValueInst>(I);
6195     assert(DI.getVariable() && "Missing variable");
6196 
6197     DILocalVariable *Variable = DI.getVariable();
6198     DIExpression *Expression = DI.getExpression();
6199     dropDanglingDebugInfo(Variable, Expression);
6200     SmallVector<Value *, 4> Values(DI.getValues());
6201     if (Values.empty())
6202       return;
6203 
6204     if (llvm::is_contained(Values, nullptr))
6205       return;
6206 
6207     bool IsVariadic = DI.hasArgList();
6208     if (!handleDebugValue(Values, Variable, Expression, DI.getDebugLoc(),
6209                           SDNodeOrder, IsVariadic))
6210       addDanglingDebugInfo(&DI, SDNodeOrder);
6211     return;
6212   }
6213 
6214   case Intrinsic::eh_typeid_for: {
6215     // Find the type id for the given typeinfo.
6216     GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
6217     unsigned TypeID = DAG.getMachineFunction().getTypeIDFor(GV);
6218     Res = DAG.getConstant(TypeID, sdl, MVT::i32);
6219     setValue(&I, Res);
6220     return;
6221   }
6222 
6223   case Intrinsic::eh_return_i32:
6224   case Intrinsic::eh_return_i64:
6225     DAG.getMachineFunction().setCallsEHReturn(true);
6226     DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
6227                             MVT::Other,
6228                             getControlRoot(),
6229                             getValue(I.getArgOperand(0)),
6230                             getValue(I.getArgOperand(1))));
6231     return;
6232   case Intrinsic::eh_unwind_init:
6233     DAG.getMachineFunction().setCallsUnwindInit(true);
6234     return;
6235   case Intrinsic::eh_dwarf_cfa:
6236     setValue(&I, DAG.getNode(ISD::EH_DWARF_CFA, sdl,
6237                              TLI.getPointerTy(DAG.getDataLayout()),
6238                              getValue(I.getArgOperand(0))));
6239     return;
6240   case Intrinsic::eh_sjlj_callsite: {
6241     MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
6242     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(0));
6243     assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
6244 
6245     MMI.setCurrentCallSite(CI->getZExtValue());
6246     return;
6247   }
6248   case Intrinsic::eh_sjlj_functioncontext: {
6249     // Get and store the index of the function context.
6250     MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo();
6251     AllocaInst *FnCtx =
6252       cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
6253     int FI = FuncInfo.StaticAllocaMap[FnCtx];
6254     MFI.setFunctionContextIndex(FI);
6255     return;
6256   }
6257   case Intrinsic::eh_sjlj_setjmp: {
6258     SDValue Ops[2];
6259     Ops[0] = getRoot();
6260     Ops[1] = getValue(I.getArgOperand(0));
6261     SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
6262                              DAG.getVTList(MVT::i32, MVT::Other), Ops);
6263     setValue(&I, Op.getValue(0));
6264     DAG.setRoot(Op.getValue(1));
6265     return;
6266   }
6267   case Intrinsic::eh_sjlj_longjmp:
6268     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
6269                             getRoot(), getValue(I.getArgOperand(0))));
6270     return;
6271   case Intrinsic::eh_sjlj_setup_dispatch:
6272     DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_SETUP_DISPATCH, sdl, MVT::Other,
6273                             getRoot()));
6274     return;
6275   case Intrinsic::masked_gather:
6276     visitMaskedGather(I);
6277     return;
6278   case Intrinsic::masked_load:
6279     visitMaskedLoad(I);
6280     return;
6281   case Intrinsic::masked_scatter:
6282     visitMaskedScatter(I);
6283     return;
6284   case Intrinsic::masked_store:
6285     visitMaskedStore(I);
6286     return;
6287   case Intrinsic::masked_expandload:
6288     visitMaskedLoad(I, true /* IsExpanding */);
6289     return;
6290   case Intrinsic::masked_compressstore:
6291     visitMaskedStore(I, true /* IsCompressing */);
6292     return;
6293   case Intrinsic::powi:
6294     setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
6295                             getValue(I.getArgOperand(1)), DAG));
6296     return;
6297   case Intrinsic::log:
6298     setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6299     return;
6300   case Intrinsic::log2:
6301     setValue(&I,
6302              expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6303     return;
6304   case Intrinsic::log10:
6305     setValue(&I,
6306              expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6307     return;
6308   case Intrinsic::exp:
6309     setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6310     return;
6311   case Intrinsic::exp2:
6312     setValue(&I,
6313              expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI, Flags));
6314     return;
6315   case Intrinsic::pow:
6316     setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
6317                            getValue(I.getArgOperand(1)), DAG, TLI, Flags));
6318     return;
6319   case Intrinsic::sqrt:
6320   case Intrinsic::fabs:
6321   case Intrinsic::sin:
6322   case Intrinsic::cos:
6323   case Intrinsic::floor:
6324   case Intrinsic::ceil:
6325   case Intrinsic::trunc:
6326   case Intrinsic::rint:
6327   case Intrinsic::nearbyint:
6328   case Intrinsic::round:
6329   case Intrinsic::roundeven:
6330   case Intrinsic::canonicalize: {
6331     unsigned Opcode;
6332     switch (Intrinsic) {
6333     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6334     case Intrinsic::sqrt:      Opcode = ISD::FSQRT;      break;
6335     case Intrinsic::fabs:      Opcode = ISD::FABS;       break;
6336     case Intrinsic::sin:       Opcode = ISD::FSIN;       break;
6337     case Intrinsic::cos:       Opcode = ISD::FCOS;       break;
6338     case Intrinsic::floor:     Opcode = ISD::FFLOOR;     break;
6339     case Intrinsic::ceil:      Opcode = ISD::FCEIL;      break;
6340     case Intrinsic::trunc:     Opcode = ISD::FTRUNC;     break;
6341     case Intrinsic::rint:      Opcode = ISD::FRINT;      break;
6342     case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
6343     case Intrinsic::round:     Opcode = ISD::FROUND;     break;
6344     case Intrinsic::roundeven: Opcode = ISD::FROUNDEVEN; break;
6345     case Intrinsic::canonicalize: Opcode = ISD::FCANONICALIZE; break;
6346     }
6347 
6348     setValue(&I, DAG.getNode(Opcode, sdl,
6349                              getValue(I.getArgOperand(0)).getValueType(),
6350                              getValue(I.getArgOperand(0)), Flags));
6351     return;
6352   }
6353   case Intrinsic::lround:
6354   case Intrinsic::llround:
6355   case Intrinsic::lrint:
6356   case Intrinsic::llrint: {
6357     unsigned Opcode;
6358     switch (Intrinsic) {
6359     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6360     case Intrinsic::lround:  Opcode = ISD::LROUND;  break;
6361     case Intrinsic::llround: Opcode = ISD::LLROUND; break;
6362     case Intrinsic::lrint:   Opcode = ISD::LRINT;   break;
6363     case Intrinsic::llrint:  Opcode = ISD::LLRINT;  break;
6364     }
6365 
6366     EVT RetVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6367     setValue(&I, DAG.getNode(Opcode, sdl, RetVT,
6368                              getValue(I.getArgOperand(0))));
6369     return;
6370   }
6371   case Intrinsic::minnum:
6372     setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
6373                              getValue(I.getArgOperand(0)).getValueType(),
6374                              getValue(I.getArgOperand(0)),
6375                              getValue(I.getArgOperand(1)), Flags));
6376     return;
6377   case Intrinsic::maxnum:
6378     setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
6379                              getValue(I.getArgOperand(0)).getValueType(),
6380                              getValue(I.getArgOperand(0)),
6381                              getValue(I.getArgOperand(1)), Flags));
6382     return;
6383   case Intrinsic::minimum:
6384     setValue(&I, DAG.getNode(ISD::FMINIMUM, sdl,
6385                              getValue(I.getArgOperand(0)).getValueType(),
6386                              getValue(I.getArgOperand(0)),
6387                              getValue(I.getArgOperand(1)), Flags));
6388     return;
6389   case Intrinsic::maximum:
6390     setValue(&I, DAG.getNode(ISD::FMAXIMUM, sdl,
6391                              getValue(I.getArgOperand(0)).getValueType(),
6392                              getValue(I.getArgOperand(0)),
6393                              getValue(I.getArgOperand(1)), Flags));
6394     return;
6395   case Intrinsic::copysign:
6396     setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
6397                              getValue(I.getArgOperand(0)).getValueType(),
6398                              getValue(I.getArgOperand(0)),
6399                              getValue(I.getArgOperand(1)), Flags));
6400     return;
6401   case Intrinsic::arithmetic_fence: {
6402     setValue(&I, DAG.getNode(ISD::ARITH_FENCE, sdl,
6403                              getValue(I.getArgOperand(0)).getValueType(),
6404                              getValue(I.getArgOperand(0)), Flags));
6405     return;
6406   }
6407   case Intrinsic::fma:
6408     setValue(&I, DAG.getNode(
6409                      ISD::FMA, sdl, getValue(I.getArgOperand(0)).getValueType(),
6410                      getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
6411                      getValue(I.getArgOperand(2)), Flags));
6412     return;
6413 #define INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC)                         \
6414   case Intrinsic::INTRINSIC:
6415 #include "llvm/IR/ConstrainedOps.def"
6416     visitConstrainedFPIntrinsic(cast<ConstrainedFPIntrinsic>(I));
6417     return;
6418 #define BEGIN_REGISTER_VP_INTRINSIC(VPID, ...) case Intrinsic::VPID:
6419 #include "llvm/IR/VPIntrinsics.def"
6420     visitVectorPredicationIntrinsic(cast<VPIntrinsic>(I));
6421     return;
6422   case Intrinsic::fptrunc_round: {
6423     // Get the last argument, the metadata and convert it to an integer in the
6424     // call
6425     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(1))->getMetadata();
6426     std::optional<RoundingMode> RoundMode =
6427         convertStrToRoundingMode(cast<MDString>(MD)->getString());
6428 
6429     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6430 
6431     // Propagate fast-math-flags from IR to node(s).
6432     SDNodeFlags Flags;
6433     Flags.copyFMF(*cast<FPMathOperator>(&I));
6434     SelectionDAG::FlagInserter FlagsInserter(DAG, Flags);
6435 
6436     SDValue Result;
6437     Result = DAG.getNode(
6438         ISD::FPTRUNC_ROUND, sdl, VT, getValue(I.getArgOperand(0)),
6439         DAG.getTargetConstant((int)*RoundMode, sdl,
6440                               TLI.getPointerTy(DAG.getDataLayout())));
6441     setValue(&I, Result);
6442 
6443     return;
6444   }
6445   case Intrinsic::fmuladd: {
6446     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6447     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
6448         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
6449       setValue(&I, DAG.getNode(ISD::FMA, sdl,
6450                                getValue(I.getArgOperand(0)).getValueType(),
6451                                getValue(I.getArgOperand(0)),
6452                                getValue(I.getArgOperand(1)),
6453                                getValue(I.getArgOperand(2)), Flags));
6454     } else {
6455       // TODO: Intrinsic calls should have fast-math-flags.
6456       SDValue Mul = DAG.getNode(
6457           ISD::FMUL, sdl, getValue(I.getArgOperand(0)).getValueType(),
6458           getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)), Flags);
6459       SDValue Add = DAG.getNode(ISD::FADD, sdl,
6460                                 getValue(I.getArgOperand(0)).getValueType(),
6461                                 Mul, getValue(I.getArgOperand(2)), Flags);
6462       setValue(&I, Add);
6463     }
6464     return;
6465   }
6466   case Intrinsic::convert_to_fp16:
6467     setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
6468                              DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
6469                                          getValue(I.getArgOperand(0)),
6470                                          DAG.getTargetConstant(0, sdl,
6471                                                                MVT::i32))));
6472     return;
6473   case Intrinsic::convert_from_fp16:
6474     setValue(&I, DAG.getNode(ISD::FP_EXTEND, sdl,
6475                              TLI.getValueType(DAG.getDataLayout(), I.getType()),
6476                              DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
6477                                          getValue(I.getArgOperand(0)))));
6478     return;
6479   case Intrinsic::fptosi_sat: {
6480     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6481     setValue(&I, DAG.getNode(ISD::FP_TO_SINT_SAT, sdl, VT,
6482                              getValue(I.getArgOperand(0)),
6483                              DAG.getValueType(VT.getScalarType())));
6484     return;
6485   }
6486   case Intrinsic::fptoui_sat: {
6487     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6488     setValue(&I, DAG.getNode(ISD::FP_TO_UINT_SAT, sdl, VT,
6489                              getValue(I.getArgOperand(0)),
6490                              DAG.getValueType(VT.getScalarType())));
6491     return;
6492   }
6493   case Intrinsic::set_rounding:
6494     Res = DAG.getNode(ISD::SET_ROUNDING, sdl, MVT::Other,
6495                       {getRoot(), getValue(I.getArgOperand(0))});
6496     setValue(&I, Res);
6497     DAG.setRoot(Res.getValue(0));
6498     return;
6499   case Intrinsic::is_fpclass: {
6500     const DataLayout DLayout = DAG.getDataLayout();
6501     EVT DestVT = TLI.getValueType(DLayout, I.getType());
6502     EVT ArgVT = TLI.getValueType(DLayout, I.getArgOperand(0)->getType());
6503     FPClassTest Test = static_cast<FPClassTest>(
6504         cast<ConstantInt>(I.getArgOperand(1))->getZExtValue());
6505     MachineFunction &MF = DAG.getMachineFunction();
6506     const Function &F = MF.getFunction();
6507     SDValue Op = getValue(I.getArgOperand(0));
6508     SDNodeFlags Flags;
6509     Flags.setNoFPExcept(
6510         !F.getAttributes().hasFnAttr(llvm::Attribute::StrictFP));
6511     // If ISD::IS_FPCLASS should be expanded, do it right now, because the
6512     // expansion can use illegal types. Making expansion early allows
6513     // legalizing these types prior to selection.
6514     if (!TLI.isOperationLegalOrCustom(ISD::IS_FPCLASS, ArgVT)) {
6515       SDValue Result = TLI.expandIS_FPCLASS(DestVT, Op, Test, Flags, sdl, DAG);
6516       setValue(&I, Result);
6517       return;
6518     }
6519 
6520     SDValue Check = DAG.getTargetConstant(Test, sdl, MVT::i32);
6521     SDValue V = DAG.getNode(ISD::IS_FPCLASS, sdl, DestVT, {Op, Check}, Flags);
6522     setValue(&I, V);
6523     return;
6524   }
6525   case Intrinsic::pcmarker: {
6526     SDValue Tmp = getValue(I.getArgOperand(0));
6527     DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
6528     return;
6529   }
6530   case Intrinsic::readcyclecounter: {
6531     SDValue Op = getRoot();
6532     Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
6533                       DAG.getVTList(MVT::i64, MVT::Other), Op);
6534     setValue(&I, Res);
6535     DAG.setRoot(Res.getValue(1));
6536     return;
6537   }
6538   case Intrinsic::bitreverse:
6539     setValue(&I, DAG.getNode(ISD::BITREVERSE, sdl,
6540                              getValue(I.getArgOperand(0)).getValueType(),
6541                              getValue(I.getArgOperand(0))));
6542     return;
6543   case Intrinsic::bswap:
6544     setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
6545                              getValue(I.getArgOperand(0)).getValueType(),
6546                              getValue(I.getArgOperand(0))));
6547     return;
6548   case Intrinsic::cttz: {
6549     SDValue Arg = getValue(I.getArgOperand(0));
6550     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6551     EVT Ty = Arg.getValueType();
6552     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
6553                              sdl, Ty, Arg));
6554     return;
6555   }
6556   case Intrinsic::ctlz: {
6557     SDValue Arg = getValue(I.getArgOperand(0));
6558     ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
6559     EVT Ty = Arg.getValueType();
6560     setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
6561                              sdl, Ty, Arg));
6562     return;
6563   }
6564   case Intrinsic::ctpop: {
6565     SDValue Arg = getValue(I.getArgOperand(0));
6566     EVT Ty = Arg.getValueType();
6567     setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
6568     return;
6569   }
6570   case Intrinsic::fshl:
6571   case Intrinsic::fshr: {
6572     bool IsFSHL = Intrinsic == Intrinsic::fshl;
6573     SDValue X = getValue(I.getArgOperand(0));
6574     SDValue Y = getValue(I.getArgOperand(1));
6575     SDValue Z = getValue(I.getArgOperand(2));
6576     EVT VT = X.getValueType();
6577 
6578     if (X == Y) {
6579       auto RotateOpcode = IsFSHL ? ISD::ROTL : ISD::ROTR;
6580       setValue(&I, DAG.getNode(RotateOpcode, sdl, VT, X, Z));
6581     } else {
6582       auto FunnelOpcode = IsFSHL ? ISD::FSHL : ISD::FSHR;
6583       setValue(&I, DAG.getNode(FunnelOpcode, sdl, VT, X, Y, Z));
6584     }
6585     return;
6586   }
6587   case Intrinsic::sadd_sat: {
6588     SDValue Op1 = getValue(I.getArgOperand(0));
6589     SDValue Op2 = getValue(I.getArgOperand(1));
6590     setValue(&I, DAG.getNode(ISD::SADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6591     return;
6592   }
6593   case Intrinsic::uadd_sat: {
6594     SDValue Op1 = getValue(I.getArgOperand(0));
6595     SDValue Op2 = getValue(I.getArgOperand(1));
6596     setValue(&I, DAG.getNode(ISD::UADDSAT, sdl, Op1.getValueType(), Op1, Op2));
6597     return;
6598   }
6599   case Intrinsic::ssub_sat: {
6600     SDValue Op1 = getValue(I.getArgOperand(0));
6601     SDValue Op2 = getValue(I.getArgOperand(1));
6602     setValue(&I, DAG.getNode(ISD::SSUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6603     return;
6604   }
6605   case Intrinsic::usub_sat: {
6606     SDValue Op1 = getValue(I.getArgOperand(0));
6607     SDValue Op2 = getValue(I.getArgOperand(1));
6608     setValue(&I, DAG.getNode(ISD::USUBSAT, sdl, Op1.getValueType(), Op1, Op2));
6609     return;
6610   }
6611   case Intrinsic::sshl_sat: {
6612     SDValue Op1 = getValue(I.getArgOperand(0));
6613     SDValue Op2 = getValue(I.getArgOperand(1));
6614     setValue(&I, DAG.getNode(ISD::SSHLSAT, sdl, Op1.getValueType(), Op1, Op2));
6615     return;
6616   }
6617   case Intrinsic::ushl_sat: {
6618     SDValue Op1 = getValue(I.getArgOperand(0));
6619     SDValue Op2 = getValue(I.getArgOperand(1));
6620     setValue(&I, DAG.getNode(ISD::USHLSAT, sdl, Op1.getValueType(), Op1, Op2));
6621     return;
6622   }
6623   case Intrinsic::smul_fix:
6624   case Intrinsic::umul_fix:
6625   case Intrinsic::smul_fix_sat:
6626   case Intrinsic::umul_fix_sat: {
6627     SDValue Op1 = getValue(I.getArgOperand(0));
6628     SDValue Op2 = getValue(I.getArgOperand(1));
6629     SDValue Op3 = getValue(I.getArgOperand(2));
6630     setValue(&I, DAG.getNode(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6631                              Op1.getValueType(), Op1, Op2, Op3));
6632     return;
6633   }
6634   case Intrinsic::sdiv_fix:
6635   case Intrinsic::udiv_fix:
6636   case Intrinsic::sdiv_fix_sat:
6637   case Intrinsic::udiv_fix_sat: {
6638     SDValue Op1 = getValue(I.getArgOperand(0));
6639     SDValue Op2 = getValue(I.getArgOperand(1));
6640     SDValue Op3 = getValue(I.getArgOperand(2));
6641     setValue(&I, expandDivFix(FixedPointIntrinsicToOpcode(Intrinsic), sdl,
6642                               Op1, Op2, Op3, DAG, TLI));
6643     return;
6644   }
6645   case Intrinsic::smax: {
6646     SDValue Op1 = getValue(I.getArgOperand(0));
6647     SDValue Op2 = getValue(I.getArgOperand(1));
6648     setValue(&I, DAG.getNode(ISD::SMAX, sdl, Op1.getValueType(), Op1, Op2));
6649     return;
6650   }
6651   case Intrinsic::smin: {
6652     SDValue Op1 = getValue(I.getArgOperand(0));
6653     SDValue Op2 = getValue(I.getArgOperand(1));
6654     setValue(&I, DAG.getNode(ISD::SMIN, sdl, Op1.getValueType(), Op1, Op2));
6655     return;
6656   }
6657   case Intrinsic::umax: {
6658     SDValue Op1 = getValue(I.getArgOperand(0));
6659     SDValue Op2 = getValue(I.getArgOperand(1));
6660     setValue(&I, DAG.getNode(ISD::UMAX, sdl, Op1.getValueType(), Op1, Op2));
6661     return;
6662   }
6663   case Intrinsic::umin: {
6664     SDValue Op1 = getValue(I.getArgOperand(0));
6665     SDValue Op2 = getValue(I.getArgOperand(1));
6666     setValue(&I, DAG.getNode(ISD::UMIN, sdl, Op1.getValueType(), Op1, Op2));
6667     return;
6668   }
6669   case Intrinsic::abs: {
6670     // TODO: Preserve "int min is poison" arg in SDAG?
6671     SDValue Op1 = getValue(I.getArgOperand(0));
6672     setValue(&I, DAG.getNode(ISD::ABS, sdl, Op1.getValueType(), Op1));
6673     return;
6674   }
6675   case Intrinsic::stacksave: {
6676     SDValue Op = getRoot();
6677     EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
6678     Res = DAG.getNode(ISD::STACKSAVE, sdl, DAG.getVTList(VT, MVT::Other), Op);
6679     setValue(&I, Res);
6680     DAG.setRoot(Res.getValue(1));
6681     return;
6682   }
6683   case Intrinsic::stackrestore:
6684     Res = getValue(I.getArgOperand(0));
6685     DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
6686     return;
6687   case Intrinsic::get_dynamic_area_offset: {
6688     SDValue Op = getRoot();
6689     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6690     EVT ResTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6691     // Result type for @llvm.get.dynamic.area.offset should match PtrTy for
6692     // target.
6693     if (PtrTy.getFixedSizeInBits() < ResTy.getFixedSizeInBits())
6694       report_fatal_error("Wrong result type for @llvm.get.dynamic.area.offset"
6695                          " intrinsic!");
6696     Res = DAG.getNode(ISD::GET_DYNAMIC_AREA_OFFSET, sdl, DAG.getVTList(ResTy),
6697                       Op);
6698     DAG.setRoot(Op);
6699     setValue(&I, Res);
6700     return;
6701   }
6702   case Intrinsic::stackguard: {
6703     MachineFunction &MF = DAG.getMachineFunction();
6704     const Module &M = *MF.getFunction().getParent();
6705     SDValue Chain = getRoot();
6706     if (TLI.useLoadStackGuardNode()) {
6707       Res = getLoadStackGuard(DAG, sdl, Chain);
6708     } else {
6709       EVT PtrTy = TLI.getValueType(DAG.getDataLayout(), I.getType());
6710       const Value *Global = TLI.getSDagStackGuard(M);
6711       Align Align = DAG.getDataLayout().getPrefTypeAlign(Global->getType());
6712       Res = DAG.getLoad(PtrTy, sdl, Chain, getValue(Global),
6713                         MachinePointerInfo(Global, 0), Align,
6714                         MachineMemOperand::MOVolatile);
6715     }
6716     if (TLI.useStackGuardXorFP())
6717       Res = TLI.emitStackGuardXorFP(DAG, Res, sdl);
6718     DAG.setRoot(Chain);
6719     setValue(&I, Res);
6720     return;
6721   }
6722   case Intrinsic::stackprotector: {
6723     // Emit code into the DAG to store the stack guard onto the stack.
6724     MachineFunction &MF = DAG.getMachineFunction();
6725     MachineFrameInfo &MFI = MF.getFrameInfo();
6726     SDValue Src, Chain = getRoot();
6727 
6728     if (TLI.useLoadStackGuardNode())
6729       Src = getLoadStackGuard(DAG, sdl, Chain);
6730     else
6731       Src = getValue(I.getArgOperand(0));   // The guard's value.
6732 
6733     AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
6734 
6735     int FI = FuncInfo.StaticAllocaMap[Slot];
6736     MFI.setStackProtectorIndex(FI);
6737     EVT PtrTy = TLI.getFrameIndexTy(DAG.getDataLayout());
6738 
6739     SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
6740 
6741     // Store the stack protector onto the stack.
6742     Res = DAG.getStore(
6743         Chain, sdl, Src, FIN,
6744         MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
6745         MaybeAlign(), MachineMemOperand::MOVolatile);
6746     setValue(&I, Res);
6747     DAG.setRoot(Res);
6748     return;
6749   }
6750   case Intrinsic::objectsize:
6751     llvm_unreachable("llvm.objectsize.* should have been lowered already");
6752 
6753   case Intrinsic::is_constant:
6754     llvm_unreachable("llvm.is.constant.* should have been lowered already");
6755 
6756   case Intrinsic::annotation:
6757   case Intrinsic::ptr_annotation:
6758   case Intrinsic::launder_invariant_group:
6759   case Intrinsic::strip_invariant_group:
6760     // Drop the intrinsic, but forward the value
6761     setValue(&I, getValue(I.getOperand(0)));
6762     return;
6763 
6764   case Intrinsic::assume:
6765   case Intrinsic::experimental_noalias_scope_decl:
6766   case Intrinsic::var_annotation:
6767   case Intrinsic::sideeffect:
6768     // Discard annotate attributes, noalias scope declarations, assumptions, and
6769     // artificial side-effects.
6770     return;
6771 
6772   case Intrinsic::codeview_annotation: {
6773     // Emit a label associated with this metadata.
6774     MachineFunction &MF = DAG.getMachineFunction();
6775     MCSymbol *Label =
6776         MF.getMMI().getContext().createTempSymbol("annotation", true);
6777     Metadata *MD = cast<MetadataAsValue>(I.getArgOperand(0))->getMetadata();
6778     MF.addCodeViewAnnotation(Label, cast<MDNode>(MD));
6779     Res = DAG.getLabelNode(ISD::ANNOTATION_LABEL, sdl, getRoot(), Label);
6780     DAG.setRoot(Res);
6781     return;
6782   }
6783 
6784   case Intrinsic::init_trampoline: {
6785     const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
6786 
6787     SDValue Ops[6];
6788     Ops[0] = getRoot();
6789     Ops[1] = getValue(I.getArgOperand(0));
6790     Ops[2] = getValue(I.getArgOperand(1));
6791     Ops[3] = getValue(I.getArgOperand(2));
6792     Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
6793     Ops[5] = DAG.getSrcValue(F);
6794 
6795     Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
6796 
6797     DAG.setRoot(Res);
6798     return;
6799   }
6800   case Intrinsic::adjust_trampoline:
6801     setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
6802                              TLI.getPointerTy(DAG.getDataLayout()),
6803                              getValue(I.getArgOperand(0))));
6804     return;
6805   case Intrinsic::gcroot: {
6806     assert(DAG.getMachineFunction().getFunction().hasGC() &&
6807            "only valid in functions with gc specified, enforced by Verifier");
6808     assert(GFI && "implied by previous");
6809     const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
6810     const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
6811 
6812     FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
6813     GFI->addStackRoot(FI->getIndex(), TypeMap);
6814     return;
6815   }
6816   case Intrinsic::gcread:
6817   case Intrinsic::gcwrite:
6818     llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
6819   case Intrinsic::get_rounding:
6820     Res = DAG.getNode(ISD::GET_ROUNDING, sdl, {MVT::i32, MVT::Other}, getRoot());
6821     setValue(&I, Res);
6822     DAG.setRoot(Res.getValue(1));
6823     return;
6824 
6825   case Intrinsic::expect:
6826     // Just replace __builtin_expect(exp, c) with EXP.
6827     setValue(&I, getValue(I.getArgOperand(0)));
6828     return;
6829 
6830   case Intrinsic::ubsantrap:
6831   case Intrinsic::debugtrap:
6832   case Intrinsic::trap: {
6833     StringRef TrapFuncName =
6834         I.getAttributes().getFnAttr("trap-func-name").getValueAsString();
6835     if (TrapFuncName.empty()) {
6836       switch (Intrinsic) {
6837       case Intrinsic::trap:
6838         DAG.setRoot(DAG.getNode(ISD::TRAP, sdl, MVT::Other, getRoot()));
6839         break;
6840       case Intrinsic::debugtrap:
6841         DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, sdl, MVT::Other, getRoot()));
6842         break;
6843       case Intrinsic::ubsantrap:
6844         DAG.setRoot(DAG.getNode(
6845             ISD::UBSANTRAP, sdl, MVT::Other, getRoot(),
6846             DAG.getTargetConstant(
6847                 cast<ConstantInt>(I.getArgOperand(0))->getZExtValue(), sdl,
6848                 MVT::i32)));
6849         break;
6850       default: llvm_unreachable("unknown trap intrinsic");
6851       }
6852       return;
6853     }
6854     TargetLowering::ArgListTy Args;
6855     if (Intrinsic == Intrinsic::ubsantrap) {
6856       Args.push_back(TargetLoweringBase::ArgListEntry());
6857       Args[0].Val = I.getArgOperand(0);
6858       Args[0].Node = getValue(Args[0].Val);
6859       Args[0].Ty = Args[0].Val->getType();
6860     }
6861 
6862     TargetLowering::CallLoweringInfo CLI(DAG);
6863     CLI.setDebugLoc(sdl).setChain(getRoot()).setLibCallee(
6864         CallingConv::C, I.getType(),
6865         DAG.getExternalSymbol(TrapFuncName.data(),
6866                               TLI.getPointerTy(DAG.getDataLayout())),
6867         std::move(Args));
6868 
6869     std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
6870     DAG.setRoot(Result.second);
6871     return;
6872   }
6873 
6874   case Intrinsic::uadd_with_overflow:
6875   case Intrinsic::sadd_with_overflow:
6876   case Intrinsic::usub_with_overflow:
6877   case Intrinsic::ssub_with_overflow:
6878   case Intrinsic::umul_with_overflow:
6879   case Intrinsic::smul_with_overflow: {
6880     ISD::NodeType Op;
6881     switch (Intrinsic) {
6882     default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
6883     case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
6884     case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
6885     case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
6886     case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
6887     case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
6888     case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
6889     }
6890     SDValue Op1 = getValue(I.getArgOperand(0));
6891     SDValue Op2 = getValue(I.getArgOperand(1));
6892 
6893     EVT ResultVT = Op1.getValueType();
6894     EVT OverflowVT = MVT::i1;
6895     if (ResultVT.isVector())
6896       OverflowVT = EVT::getVectorVT(
6897           *Context, OverflowVT, ResultVT.getVectorElementCount());
6898 
6899     SDVTList VTs = DAG.getVTList(ResultVT, OverflowVT);
6900     setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
6901     return;
6902   }
6903   case Intrinsic::prefetch: {
6904     SDValue Ops[5];
6905     unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6906     auto Flags = rw == 0 ? MachineMemOperand::MOLoad :MachineMemOperand::MOStore;
6907     Ops[0] = DAG.getRoot();
6908     Ops[1] = getValue(I.getArgOperand(0));
6909     Ops[2] = getValue(I.getArgOperand(1));
6910     Ops[3] = getValue(I.getArgOperand(2));
6911     Ops[4] = getValue(I.getArgOperand(3));
6912     SDValue Result = DAG.getMemIntrinsicNode(
6913         ISD::PREFETCH, sdl, DAG.getVTList(MVT::Other), Ops,
6914         EVT::getIntegerVT(*Context, 8), MachinePointerInfo(I.getArgOperand(0)),
6915         /* align */ std::nullopt, Flags);
6916 
6917     // Chain the prefetch in parallell with any pending loads, to stay out of
6918     // the way of later optimizations.
6919     PendingLoads.push_back(Result);
6920     Result = getRoot();
6921     DAG.setRoot(Result);
6922     return;
6923   }
6924   case Intrinsic::lifetime_start:
6925   case Intrinsic::lifetime_end: {
6926     bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
6927     // Stack coloring is not enabled in O0, discard region information.
6928     if (TM.getOptLevel() == CodeGenOpt::None)
6929       return;
6930 
6931     const int64_t ObjectSize =
6932         cast<ConstantInt>(I.getArgOperand(0))->getSExtValue();
6933     Value *const ObjectPtr = I.getArgOperand(1);
6934     SmallVector<const Value *, 4> Allocas;
6935     getUnderlyingObjects(ObjectPtr, Allocas);
6936 
6937     for (const Value *Alloca : Allocas) {
6938       const AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(Alloca);
6939 
6940       // Could not find an Alloca.
6941       if (!LifetimeObject)
6942         continue;
6943 
6944       // First check that the Alloca is static, otherwise it won't have a
6945       // valid frame index.
6946       auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
6947       if (SI == FuncInfo.StaticAllocaMap.end())
6948         return;
6949 
6950       const int FrameIndex = SI->second;
6951       int64_t Offset;
6952       if (GetPointerBaseWithConstantOffset(
6953               ObjectPtr, Offset, DAG.getDataLayout()) != LifetimeObject)
6954         Offset = -1; // Cannot determine offset from alloca to lifetime object.
6955       Res = DAG.getLifetimeNode(IsStart, sdl, getRoot(), FrameIndex, ObjectSize,
6956                                 Offset);
6957       DAG.setRoot(Res);
6958     }
6959     return;
6960   }
6961   case Intrinsic::pseudoprobe: {
6962     auto Guid = cast<ConstantInt>(I.getArgOperand(0))->getZExtValue();
6963     auto Index = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
6964     auto Attr = cast<ConstantInt>(I.getArgOperand(2))->getZExtValue();
6965     Res = DAG.getPseudoProbeNode(sdl, getRoot(), Guid, Index, Attr);
6966     DAG.setRoot(Res);
6967     return;
6968   }
6969   case Intrinsic::invariant_start:
6970     // Discard region information.
6971     setValue(&I,
6972              DAG.getUNDEF(TLI.getValueType(DAG.getDataLayout(), I.getType())));
6973     return;
6974   case Intrinsic::invariant_end:
6975     // Discard region information.
6976     return;
6977   case Intrinsic::clear_cache:
6978     /// FunctionName may be null.
6979     if (const char *FunctionName = TLI.getClearCacheBuiltinName())
6980       lowerCallToExternalSymbol(I, FunctionName);
6981     return;
6982   case Intrinsic::donothing:
6983   case Intrinsic::seh_try_begin:
6984   case Intrinsic::seh_scope_begin:
6985   case Intrinsic::seh_try_end:
6986   case Intrinsic::seh_scope_end:
6987     // ignore
6988     return;
6989   case Intrinsic::experimental_stackmap:
6990     visitStackmap(I);
6991     return;
6992   case Intrinsic::experimental_patchpoint_void:
6993   case Intrinsic::experimental_patchpoint_i64:
6994     visitPatchpoint(I);
6995     return;
6996   case Intrinsic::experimental_gc_statepoint:
6997     LowerStatepoint(cast<GCStatepointInst>(I));
6998     return;
6999   case Intrinsic::experimental_gc_result:
7000     visitGCResult(cast<GCResultInst>(I));
7001     return;
7002   case Intrinsic::experimental_gc_relocate:
7003     visitGCRelocate(cast<GCRelocateInst>(I));
7004     return;
7005   case Intrinsic::instrprof_cover:
7006     llvm_unreachable("instrprof failed to lower a cover");
7007   case Intrinsic::instrprof_increment:
7008     llvm_unreachable("instrprof failed to lower an increment");
7009   case Intrinsic::instrprof_value_profile:
7010     llvm_unreachable("instrprof failed to lower a value profiling call");
7011   case Intrinsic::localescape: {
7012     MachineFunction &MF = DAG.getMachineFunction();
7013     const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
7014 
7015     // Directly emit some LOCAL_ESCAPE machine instrs. Label assignment emission
7016     // is the same on all targets.
7017     for (unsigned Idx = 0, E = I.arg_size(); Idx < E; ++Idx) {
7018       Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
7019       if (isa<ConstantPointerNull>(Arg))
7020         continue; // Skip null pointers. They represent a hole in index space.
7021       AllocaInst *Slot = cast<AllocaInst>(Arg);
7022       assert(FuncInfo.StaticAllocaMap.count(Slot) &&
7023              "can only escape static allocas");
7024       int FI = FuncInfo.StaticAllocaMap[Slot];
7025       MCSymbol *FrameAllocSym =
7026           MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
7027               GlobalValue::dropLLVMManglingEscape(MF.getName()), Idx);
7028       BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
7029               TII->get(TargetOpcode::LOCAL_ESCAPE))
7030           .addSym(FrameAllocSym)
7031           .addFrameIndex(FI);
7032     }
7033 
7034     return;
7035   }
7036 
7037   case Intrinsic::localrecover: {
7038     // i8* @llvm.localrecover(i8* %fn, i8* %fp, i32 %idx)
7039     MachineFunction &MF = DAG.getMachineFunction();
7040 
7041     // Get the symbol that defines the frame offset.
7042     auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
7043     auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
7044     unsigned IdxVal =
7045         unsigned(Idx->getLimitedValue(std::numeric_limits<int>::max()));
7046     MCSymbol *FrameAllocSym =
7047         MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
7048             GlobalValue::dropLLVMManglingEscape(Fn->getName()), IdxVal);
7049 
7050     Value *FP = I.getArgOperand(1);
7051     SDValue FPVal = getValue(FP);
7052     EVT PtrVT = FPVal.getValueType();
7053 
7054     // Create a MCSymbol for the label to avoid any target lowering
7055     // that would make this PC relative.
7056     SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
7057     SDValue OffsetVal =
7058         DAG.getNode(ISD::LOCAL_RECOVER, sdl, PtrVT, OffsetSym);
7059 
7060     // Add the offset to the FP.
7061     SDValue Add = DAG.getMemBasePlusOffset(FPVal, OffsetVal, sdl);
7062     setValue(&I, Add);
7063 
7064     return;
7065   }
7066 
7067   case Intrinsic::eh_exceptionpointer:
7068   case Intrinsic::eh_exceptioncode: {
7069     // Get the exception pointer vreg, copy from it, and resize it to fit.
7070     const auto *CPI = cast<CatchPadInst>(I.getArgOperand(0));
7071     MVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
7072     const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
7073     unsigned VReg = FuncInfo.getCatchPadExceptionPointerVReg(CPI, PtrRC);
7074     SDValue N = DAG.getCopyFromReg(DAG.getEntryNode(), sdl, VReg, PtrVT);
7075     if (Intrinsic == Intrinsic::eh_exceptioncode)
7076       N = DAG.getZExtOrTrunc(N, sdl, MVT::i32);
7077     setValue(&I, N);
7078     return;
7079   }
7080   case Intrinsic::xray_customevent: {
7081     // Here we want to make sure that the intrinsic behaves as if it has a
7082     // specific calling convention, and only for x86_64.
7083     // FIXME: Support other platforms later.
7084     const auto &Triple = DAG.getTarget().getTargetTriple();
7085     if (Triple.getArch() != Triple::x86_64)
7086       return;
7087 
7088     SmallVector<SDValue, 8> Ops;
7089 
7090     // We want to say that we always want the arguments in registers.
7091     SDValue LogEntryVal = getValue(I.getArgOperand(0));
7092     SDValue StrSizeVal = getValue(I.getArgOperand(1));
7093     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7094     SDValue Chain = getRoot();
7095     Ops.push_back(LogEntryVal);
7096     Ops.push_back(StrSizeVal);
7097     Ops.push_back(Chain);
7098 
7099     // We need to enforce the calling convention for the callsite, so that
7100     // argument ordering is enforced correctly, and that register allocation can
7101     // see that some registers may be assumed clobbered and have to preserve
7102     // them across calls to the intrinsic.
7103     MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHABLE_EVENT_CALL,
7104                                            sdl, NodeTys, Ops);
7105     SDValue patchableNode = SDValue(MN, 0);
7106     DAG.setRoot(patchableNode);
7107     setValue(&I, patchableNode);
7108     return;
7109   }
7110   case Intrinsic::xray_typedevent: {
7111     // Here we want to make sure that the intrinsic behaves as if it has a
7112     // specific calling convention, and only for x86_64.
7113     // FIXME: Support other platforms later.
7114     const auto &Triple = DAG.getTarget().getTargetTriple();
7115     if (Triple.getArch() != Triple::x86_64)
7116       return;
7117 
7118     SmallVector<SDValue, 8> Ops;
7119 
7120     // We want to say that we always want the arguments in registers.
7121     // It's unclear to me how manipulating the selection DAG here forces callers
7122     // to provide arguments in registers instead of on the stack.
7123     SDValue LogTypeId = getValue(I.getArgOperand(0));
7124     SDValue LogEntryVal = getValue(I.getArgOperand(1));
7125     SDValue StrSizeVal = getValue(I.getArgOperand(2));
7126     SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7127     SDValue Chain = getRoot();
7128     Ops.push_back(LogTypeId);
7129     Ops.push_back(LogEntryVal);
7130     Ops.push_back(StrSizeVal);
7131     Ops.push_back(Chain);
7132 
7133     // We need to enforce the calling convention for the callsite, so that
7134     // argument ordering is enforced correctly, and that register allocation can
7135     // see that some registers may be assumed clobbered and have to preserve
7136     // them across calls to the intrinsic.
7137     MachineSDNode *MN = DAG.getMachineNode(
7138         TargetOpcode::PATCHABLE_TYPED_EVENT_CALL, sdl, NodeTys, Ops);
7139     SDValue patchableNode = SDValue(MN, 0);
7140     DAG.setRoot(patchableNode);
7141     setValue(&I, patchableNode);
7142     return;
7143   }
7144   case Intrinsic::experimental_deoptimize:
7145     LowerDeoptimizeCall(&I);
7146     return;
7147   case Intrinsic::experimental_stepvector:
7148     visitStepVector(I);
7149     return;
7150   case Intrinsic::vector_reduce_fadd:
7151   case Intrinsic::vector_reduce_fmul:
7152   case Intrinsic::vector_reduce_add:
7153   case Intrinsic::vector_reduce_mul:
7154   case Intrinsic::vector_reduce_and:
7155   case Intrinsic::vector_reduce_or:
7156   case Intrinsic::vector_reduce_xor:
7157   case Intrinsic::vector_reduce_smax:
7158   case Intrinsic::vector_reduce_smin:
7159   case Intrinsic::vector_reduce_umax:
7160   case Intrinsic::vector_reduce_umin:
7161   case Intrinsic::vector_reduce_fmax:
7162   case Intrinsic::vector_reduce_fmin:
7163     visitVectorReduce(I, Intrinsic);
7164     return;
7165 
7166   case Intrinsic::icall_branch_funnel: {
7167     SmallVector<SDValue, 16> Ops;
7168     Ops.push_back(getValue(I.getArgOperand(0)));
7169 
7170     int64_t Offset;
7171     auto *Base = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7172         I.getArgOperand(1), Offset, DAG.getDataLayout()));
7173     if (!Base)
7174       report_fatal_error(
7175           "llvm.icall.branch.funnel operand must be a GlobalValue");
7176     Ops.push_back(DAG.getTargetGlobalAddress(Base, sdl, MVT::i64, 0));
7177 
7178     struct BranchFunnelTarget {
7179       int64_t Offset;
7180       SDValue Target;
7181     };
7182     SmallVector<BranchFunnelTarget, 8> Targets;
7183 
7184     for (unsigned Op = 1, N = I.arg_size(); Op != N; Op += 2) {
7185       auto *ElemBase = dyn_cast<GlobalObject>(GetPointerBaseWithConstantOffset(
7186           I.getArgOperand(Op), Offset, DAG.getDataLayout()));
7187       if (ElemBase != Base)
7188         report_fatal_error("all llvm.icall.branch.funnel operands must refer "
7189                            "to the same GlobalValue");
7190 
7191       SDValue Val = getValue(I.getArgOperand(Op + 1));
7192       auto *GA = dyn_cast<GlobalAddressSDNode>(Val);
7193       if (!GA)
7194         report_fatal_error(
7195             "llvm.icall.branch.funnel operand must be a GlobalValue");
7196       Targets.push_back({Offset, DAG.getTargetGlobalAddress(
7197                                      GA->getGlobal(), sdl, Val.getValueType(),
7198                                      GA->getOffset())});
7199     }
7200     llvm::sort(Targets,
7201                [](const BranchFunnelTarget &T1, const BranchFunnelTarget &T2) {
7202                  return T1.Offset < T2.Offset;
7203                });
7204 
7205     for (auto &T : Targets) {
7206       Ops.push_back(DAG.getTargetConstant(T.Offset, sdl, MVT::i32));
7207       Ops.push_back(T.Target);
7208     }
7209 
7210     Ops.push_back(DAG.getRoot()); // Chain
7211     SDValue N(DAG.getMachineNode(TargetOpcode::ICALL_BRANCH_FUNNEL, sdl,
7212                                  MVT::Other, Ops),
7213               0);
7214     DAG.setRoot(N);
7215     setValue(&I, N);
7216     HasTailCall = true;
7217     return;
7218   }
7219 
7220   case Intrinsic::wasm_landingpad_index:
7221     // Information this intrinsic contained has been transferred to
7222     // MachineFunction in SelectionDAGISel::PrepareEHLandingPad. We can safely
7223     // delete it now.
7224     return;
7225 
7226   case Intrinsic::aarch64_settag:
7227   case Intrinsic::aarch64_settag_zero: {
7228     const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
7229     bool ZeroMemory = Intrinsic == Intrinsic::aarch64_settag_zero;
7230     SDValue Val = TSI.EmitTargetCodeForSetTag(
7231         DAG, sdl, getRoot(), getValue(I.getArgOperand(0)),
7232         getValue(I.getArgOperand(1)), MachinePointerInfo(I.getArgOperand(0)),
7233         ZeroMemory);
7234     DAG.setRoot(Val);
7235     setValue(&I, Val);
7236     return;
7237   }
7238   case Intrinsic::ptrmask: {
7239     SDValue Ptr = getValue(I.getOperand(0));
7240     SDValue Const = getValue(I.getOperand(1));
7241 
7242     EVT PtrVT = Ptr.getValueType();
7243     setValue(&I, DAG.getNode(ISD::AND, sdl, PtrVT, Ptr,
7244                              DAG.getZExtOrTrunc(Const, sdl, PtrVT)));
7245     return;
7246   }
7247   case Intrinsic::threadlocal_address: {
7248     setValue(&I, getValue(I.getOperand(0)));
7249     return;
7250   }
7251   case Intrinsic::get_active_lane_mask: {
7252     EVT CCVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7253     SDValue Index = getValue(I.getOperand(0));
7254     EVT ElementVT = Index.getValueType();
7255 
7256     if (!TLI.shouldExpandGetActiveLaneMask(CCVT, ElementVT)) {
7257       visitTargetIntrinsic(I, Intrinsic);
7258       return;
7259     }
7260 
7261     SDValue TripCount = getValue(I.getOperand(1));
7262     auto VecTy = CCVT.changeVectorElementType(ElementVT);
7263 
7264     SDValue VectorIndex = DAG.getSplat(VecTy, sdl, Index);
7265     SDValue VectorTripCount = DAG.getSplat(VecTy, sdl, TripCount);
7266     SDValue VectorStep = DAG.getStepVector(sdl, VecTy);
7267     SDValue VectorInduction = DAG.getNode(
7268         ISD::UADDSAT, sdl, VecTy, VectorIndex, VectorStep);
7269     SDValue SetCC = DAG.getSetCC(sdl, CCVT, VectorInduction,
7270                                  VectorTripCount, ISD::CondCode::SETULT);
7271     setValue(&I, SetCC);
7272     return;
7273   }
7274   case Intrinsic::vector_insert: {
7275     SDValue Vec = getValue(I.getOperand(0));
7276     SDValue SubVec = getValue(I.getOperand(1));
7277     SDValue Index = getValue(I.getOperand(2));
7278 
7279     // The intrinsic's index type is i64, but the SDNode requires an index type
7280     // suitable for the target. Convert the index as required.
7281     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7282     if (Index.getValueType() != VectorIdxTy)
7283       Index = DAG.getVectorIdxConstant(
7284           cast<ConstantSDNode>(Index)->getZExtValue(), sdl);
7285 
7286     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7287     setValue(&I, DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, ResultVT, Vec, SubVec,
7288                              Index));
7289     return;
7290   }
7291   case Intrinsic::vector_extract: {
7292     SDValue Vec = getValue(I.getOperand(0));
7293     SDValue Index = getValue(I.getOperand(1));
7294     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
7295 
7296     // The intrinsic's index type is i64, but the SDNode requires an index type
7297     // suitable for the target. Convert the index as required.
7298     MVT VectorIdxTy = TLI.getVectorIdxTy(DAG.getDataLayout());
7299     if (Index.getValueType() != VectorIdxTy)
7300       Index = DAG.getVectorIdxConstant(
7301           cast<ConstantSDNode>(Index)->getZExtValue(), sdl);
7302 
7303     setValue(&I,
7304              DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, ResultVT, Vec, Index));
7305     return;
7306   }
7307   case Intrinsic::experimental_vector_reverse:
7308     visitVectorReverse(I);
7309     return;
7310   case Intrinsic::experimental_vector_splice:
7311     visitVectorSplice(I);
7312     return;
7313   case Intrinsic::callbr_landingpad:
7314     visitCallBrLandingPad(I);
7315     return;
7316   case Intrinsic::experimental_vector_interleave2:
7317     visitVectorInterleave(I);
7318     return;
7319   case Intrinsic::experimental_vector_deinterleave2:
7320     visitVectorDeinterleave(I);
7321     return;
7322   }
7323 }
7324 
7325 void SelectionDAGBuilder::visitConstrainedFPIntrinsic(
7326     const ConstrainedFPIntrinsic &FPI) {
7327   SDLoc sdl = getCurSDLoc();
7328 
7329   // We do not need to serialize constrained FP intrinsics against
7330   // each other or against (nonvolatile) loads, so they can be
7331   // chained like loads.
7332   SDValue Chain = DAG.getRoot();
7333   SmallVector<SDValue, 4> Opers;
7334   Opers.push_back(Chain);
7335   if (FPI.isUnaryOp()) {
7336     Opers.push_back(getValue(FPI.getArgOperand(0)));
7337   } else if (FPI.isTernaryOp()) {
7338     Opers.push_back(getValue(FPI.getArgOperand(0)));
7339     Opers.push_back(getValue(FPI.getArgOperand(1)));
7340     Opers.push_back(getValue(FPI.getArgOperand(2)));
7341   } else {
7342     Opers.push_back(getValue(FPI.getArgOperand(0)));
7343     Opers.push_back(getValue(FPI.getArgOperand(1)));
7344   }
7345 
7346   auto pushOutChain = [this](SDValue Result, fp::ExceptionBehavior EB) {
7347     assert(Result.getNode()->getNumValues() == 2);
7348 
7349     // Push node to the appropriate list so that future instructions can be
7350     // chained up correctly.
7351     SDValue OutChain = Result.getValue(1);
7352     switch (EB) {
7353     case fp::ExceptionBehavior::ebIgnore:
7354       // The only reason why ebIgnore nodes still need to be chained is that
7355       // they might depend on the current rounding mode, and therefore must
7356       // not be moved across instruction that may change that mode.
7357       [[fallthrough]];
7358     case fp::ExceptionBehavior::ebMayTrap:
7359       // These must not be moved across calls or instructions that may change
7360       // floating-point exception masks.
7361       PendingConstrainedFP.push_back(OutChain);
7362       break;
7363     case fp::ExceptionBehavior::ebStrict:
7364       // These must not be moved across calls or instructions that may change
7365       // floating-point exception masks or read floating-point exception flags.
7366       // In addition, they cannot be optimized out even if unused.
7367       PendingConstrainedFPStrict.push_back(OutChain);
7368       break;
7369     }
7370   };
7371 
7372   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7373   EVT VT = TLI.getValueType(DAG.getDataLayout(), FPI.getType());
7374   SDVTList VTs = DAG.getVTList(VT, MVT::Other);
7375   fp::ExceptionBehavior EB = *FPI.getExceptionBehavior();
7376 
7377   SDNodeFlags Flags;
7378   if (EB == fp::ExceptionBehavior::ebIgnore)
7379     Flags.setNoFPExcept(true);
7380 
7381   if (auto *FPOp = dyn_cast<FPMathOperator>(&FPI))
7382     Flags.copyFMF(*FPOp);
7383 
7384   unsigned Opcode;
7385   switch (FPI.getIntrinsicID()) {
7386   default: llvm_unreachable("Impossible intrinsic");  // Can't reach here.
7387 #define DAG_INSTRUCTION(NAME, NARG, ROUND_MODE, INTRINSIC, DAGN)               \
7388   case Intrinsic::INTRINSIC:                                                   \
7389     Opcode = ISD::STRICT_##DAGN;                                               \
7390     break;
7391 #include "llvm/IR/ConstrainedOps.def"
7392   case Intrinsic::experimental_constrained_fmuladd: {
7393     Opcode = ISD::STRICT_FMA;
7394     // Break fmuladd into fmul and fadd.
7395     if (TM.Options.AllowFPOpFusion == FPOpFusion::Strict ||
7396         !TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), VT)) {
7397       Opers.pop_back();
7398       SDValue Mul = DAG.getNode(ISD::STRICT_FMUL, sdl, VTs, Opers, Flags);
7399       pushOutChain(Mul, EB);
7400       Opcode = ISD::STRICT_FADD;
7401       Opers.clear();
7402       Opers.push_back(Mul.getValue(1));
7403       Opers.push_back(Mul.getValue(0));
7404       Opers.push_back(getValue(FPI.getArgOperand(2)));
7405     }
7406     break;
7407   }
7408   }
7409 
7410   // A few strict DAG nodes carry additional operands that are not
7411   // set up by the default code above.
7412   switch (Opcode) {
7413   default: break;
7414   case ISD::STRICT_FP_ROUND:
7415     Opers.push_back(
7416         DAG.getTargetConstant(0, sdl, TLI.getPointerTy(DAG.getDataLayout())));
7417     break;
7418   case ISD::STRICT_FSETCC:
7419   case ISD::STRICT_FSETCCS: {
7420     auto *FPCmp = dyn_cast<ConstrainedFPCmpIntrinsic>(&FPI);
7421     ISD::CondCode Condition = getFCmpCondCode(FPCmp->getPredicate());
7422     if (TM.Options.NoNaNsFPMath)
7423       Condition = getFCmpCodeWithoutNaN(Condition);
7424     Opers.push_back(DAG.getCondCode(Condition));
7425     break;
7426   }
7427   }
7428 
7429   SDValue Result = DAG.getNode(Opcode, sdl, VTs, Opers, Flags);
7430   pushOutChain(Result, EB);
7431 
7432   SDValue FPResult = Result.getValue(0);
7433   setValue(&FPI, FPResult);
7434 }
7435 
7436 static unsigned getISDForVPIntrinsic(const VPIntrinsic &VPIntrin) {
7437   std::optional<unsigned> ResOPC;
7438   switch (VPIntrin.getIntrinsicID()) {
7439   case Intrinsic::vp_ctlz: {
7440     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
7441     ResOPC = IsZeroUndef ? ISD::VP_CTLZ_ZERO_UNDEF : ISD::VP_CTLZ;
7442     break;
7443   }
7444   case Intrinsic::vp_cttz: {
7445     bool IsZeroUndef = cast<ConstantInt>(VPIntrin.getArgOperand(1))->isOne();
7446     ResOPC = IsZeroUndef ? ISD::VP_CTTZ_ZERO_UNDEF : ISD::VP_CTTZ;
7447     break;
7448   }
7449 #define HELPER_MAP_VPID_TO_VPSD(VPID, VPSD)                                    \
7450   case Intrinsic::VPID:                                                        \
7451     ResOPC = ISD::VPSD;                                                        \
7452     break;
7453 #include "llvm/IR/VPIntrinsics.def"
7454   }
7455 
7456   if (!ResOPC)
7457     llvm_unreachable(
7458         "Inconsistency: no SDNode available for this VPIntrinsic!");
7459 
7460   if (*ResOPC == ISD::VP_REDUCE_SEQ_FADD ||
7461       *ResOPC == ISD::VP_REDUCE_SEQ_FMUL) {
7462     if (VPIntrin.getFastMathFlags().allowReassoc())
7463       return *ResOPC == ISD::VP_REDUCE_SEQ_FADD ? ISD::VP_REDUCE_FADD
7464                                                 : ISD::VP_REDUCE_FMUL;
7465   }
7466 
7467   return *ResOPC;
7468 }
7469 
7470 void SelectionDAGBuilder::visitVPLoad(const VPIntrinsic &VPIntrin, EVT VT,
7471                                       SmallVector<SDValue, 7> &OpValues) {
7472   SDLoc DL = getCurSDLoc();
7473   Value *PtrOperand = VPIntrin.getArgOperand(0);
7474   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7475   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7476   const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range);
7477   SDValue LD;
7478   bool AddToChain = true;
7479   // Do not serialize variable-length loads of constant memory with
7480   // anything.
7481   if (!Alignment)
7482     Alignment = DAG.getEVTAlign(VT);
7483   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
7484   AddToChain = !AA || !AA->pointsToConstantMemory(ML);
7485   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
7486   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7487       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
7488       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7489   LD = DAG.getLoadVP(VT, DL, InChain, OpValues[0], OpValues[1], OpValues[2],
7490                      MMO, false /*IsExpanding */);
7491   if (AddToChain)
7492     PendingLoads.push_back(LD.getValue(1));
7493   setValue(&VPIntrin, LD);
7494 }
7495 
7496 void SelectionDAGBuilder::visitVPGather(const VPIntrinsic &VPIntrin, EVT VT,
7497                                         SmallVector<SDValue, 7> &OpValues) {
7498   SDLoc DL = getCurSDLoc();
7499   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7500   Value *PtrOperand = VPIntrin.getArgOperand(0);
7501   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7502   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7503   const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range);
7504   SDValue LD;
7505   if (!Alignment)
7506     Alignment = DAG.getEVTAlign(VT.getScalarType());
7507   unsigned AS =
7508     PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
7509   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7510      MachinePointerInfo(AS), MachineMemOperand::MOLoad,
7511      MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7512   SDValue Base, Index, Scale;
7513   ISD::MemIndexType IndexType;
7514   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
7515                                     this, VPIntrin.getParent(),
7516                                     VT.getScalarStoreSize());
7517   if (!UniformBase) {
7518     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
7519     Index = getValue(PtrOperand);
7520     IndexType = ISD::SIGNED_SCALED;
7521     Scale = DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
7522   }
7523   EVT IdxVT = Index.getValueType();
7524   EVT EltTy = IdxVT.getVectorElementType();
7525   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
7526     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
7527     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
7528   }
7529   LD = DAG.getGatherVP(
7530       DAG.getVTList(VT, MVT::Other), VT, DL,
7531       {DAG.getRoot(), Base, Index, Scale, OpValues[1], OpValues[2]}, MMO,
7532       IndexType);
7533   PendingLoads.push_back(LD.getValue(1));
7534   setValue(&VPIntrin, LD);
7535 }
7536 
7537 void SelectionDAGBuilder::visitVPStore(const VPIntrinsic &VPIntrin,
7538                                        SmallVector<SDValue, 7> &OpValues) {
7539   SDLoc DL = getCurSDLoc();
7540   Value *PtrOperand = VPIntrin.getArgOperand(1);
7541   EVT VT = OpValues[0].getValueType();
7542   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7543   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7544   SDValue ST;
7545   if (!Alignment)
7546     Alignment = DAG.getEVTAlign(VT);
7547   SDValue Ptr = OpValues[1];
7548   SDValue Offset = DAG.getUNDEF(Ptr.getValueType());
7549   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7550       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
7551       MemoryLocation::UnknownSize, *Alignment, AAInfo);
7552   ST = DAG.getStoreVP(getMemoryRoot(), DL, OpValues[0], Ptr, Offset,
7553                       OpValues[2], OpValues[3], VT, MMO, ISD::UNINDEXED,
7554                       /* IsTruncating */ false, /*IsCompressing*/ false);
7555   DAG.setRoot(ST);
7556   setValue(&VPIntrin, ST);
7557 }
7558 
7559 void SelectionDAGBuilder::visitVPScatter(const VPIntrinsic &VPIntrin,
7560                                               SmallVector<SDValue, 7> &OpValues) {
7561   SDLoc DL = getCurSDLoc();
7562   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7563   Value *PtrOperand = VPIntrin.getArgOperand(1);
7564   EVT VT = OpValues[0].getValueType();
7565   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7566   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7567   SDValue ST;
7568   if (!Alignment)
7569     Alignment = DAG.getEVTAlign(VT.getScalarType());
7570   unsigned AS =
7571       PtrOperand->getType()->getScalarType()->getPointerAddressSpace();
7572   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7573       MachinePointerInfo(AS), MachineMemOperand::MOStore,
7574       MemoryLocation::UnknownSize, *Alignment, AAInfo);
7575   SDValue Base, Index, Scale;
7576   ISD::MemIndexType IndexType;
7577   bool UniformBase = getUniformBase(PtrOperand, Base, Index, IndexType, Scale,
7578                                     this, VPIntrin.getParent(),
7579                                     VT.getScalarStoreSize());
7580   if (!UniformBase) {
7581     Base = DAG.getConstant(0, DL, TLI.getPointerTy(DAG.getDataLayout()));
7582     Index = getValue(PtrOperand);
7583     IndexType = ISD::SIGNED_SCALED;
7584     Scale =
7585       DAG.getTargetConstant(1, DL, TLI.getPointerTy(DAG.getDataLayout()));
7586   }
7587   EVT IdxVT = Index.getValueType();
7588   EVT EltTy = IdxVT.getVectorElementType();
7589   if (TLI.shouldExtendGSIndex(IdxVT, EltTy)) {
7590     EVT NewIdxVT = IdxVT.changeVectorElementType(EltTy);
7591     Index = DAG.getNode(ISD::SIGN_EXTEND, DL, NewIdxVT, Index);
7592   }
7593   ST = DAG.getScatterVP(DAG.getVTList(MVT::Other), VT, DL,
7594                         {getMemoryRoot(), OpValues[0], Base, Index, Scale,
7595                          OpValues[2], OpValues[3]},
7596                         MMO, IndexType);
7597   DAG.setRoot(ST);
7598   setValue(&VPIntrin, ST);
7599 }
7600 
7601 void SelectionDAGBuilder::visitVPStridedLoad(
7602     const VPIntrinsic &VPIntrin, EVT VT, SmallVectorImpl<SDValue> &OpValues) {
7603   SDLoc DL = getCurSDLoc();
7604   Value *PtrOperand = VPIntrin.getArgOperand(0);
7605   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7606   if (!Alignment)
7607     Alignment = DAG.getEVTAlign(VT.getScalarType());
7608   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7609   const MDNode *Ranges = VPIntrin.getMetadata(LLVMContext::MD_range);
7610   MemoryLocation ML = MemoryLocation::getAfter(PtrOperand, AAInfo);
7611   bool AddToChain = !AA || !AA->pointsToConstantMemory(ML);
7612   SDValue InChain = AddToChain ? DAG.getRoot() : DAG.getEntryNode();
7613   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7614       MachinePointerInfo(PtrOperand), MachineMemOperand::MOLoad,
7615       MemoryLocation::UnknownSize, *Alignment, AAInfo, Ranges);
7616 
7617   SDValue LD = DAG.getStridedLoadVP(VT, DL, InChain, OpValues[0], OpValues[1],
7618                                     OpValues[2], OpValues[3], MMO,
7619                                     false /*IsExpanding*/);
7620 
7621   if (AddToChain)
7622     PendingLoads.push_back(LD.getValue(1));
7623   setValue(&VPIntrin, LD);
7624 }
7625 
7626 void SelectionDAGBuilder::visitVPStridedStore(
7627     const VPIntrinsic &VPIntrin, SmallVectorImpl<SDValue> &OpValues) {
7628   SDLoc DL = getCurSDLoc();
7629   Value *PtrOperand = VPIntrin.getArgOperand(1);
7630   EVT VT = OpValues[0].getValueType();
7631   MaybeAlign Alignment = VPIntrin.getPointerAlignment();
7632   if (!Alignment)
7633     Alignment = DAG.getEVTAlign(VT.getScalarType());
7634   AAMDNodes AAInfo = VPIntrin.getAAMetadata();
7635   MachineMemOperand *MMO = DAG.getMachineFunction().getMachineMemOperand(
7636       MachinePointerInfo(PtrOperand), MachineMemOperand::MOStore,
7637       MemoryLocation::UnknownSize, *Alignment, AAInfo);
7638 
7639   SDValue ST = DAG.getStridedStoreVP(
7640       getMemoryRoot(), DL, OpValues[0], OpValues[1],
7641       DAG.getUNDEF(OpValues[1].getValueType()), OpValues[2], OpValues[3],
7642       OpValues[4], VT, MMO, ISD::UNINDEXED, /*IsTruncating*/ false,
7643       /*IsCompressing*/ false);
7644 
7645   DAG.setRoot(ST);
7646   setValue(&VPIntrin, ST);
7647 }
7648 
7649 void SelectionDAGBuilder::visitVPCmp(const VPCmpIntrinsic &VPIntrin) {
7650   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7651   SDLoc DL = getCurSDLoc();
7652 
7653   ISD::CondCode Condition;
7654   CmpInst::Predicate CondCode = VPIntrin.getPredicate();
7655   bool IsFP = VPIntrin.getOperand(0)->getType()->isFPOrFPVectorTy();
7656   if (IsFP) {
7657     // FIXME: Regular fcmps are FPMathOperators which may have fast-math (nnan)
7658     // flags, but calls that don't return floating-point types can't be
7659     // FPMathOperators, like vp.fcmp. This affects constrained fcmp too.
7660     Condition = getFCmpCondCode(CondCode);
7661     if (TM.Options.NoNaNsFPMath)
7662       Condition = getFCmpCodeWithoutNaN(Condition);
7663   } else {
7664     Condition = getICmpCondCode(CondCode);
7665   }
7666 
7667   SDValue Op1 = getValue(VPIntrin.getOperand(0));
7668   SDValue Op2 = getValue(VPIntrin.getOperand(1));
7669   // #2 is the condition code
7670   SDValue MaskOp = getValue(VPIntrin.getOperand(3));
7671   SDValue EVL = getValue(VPIntrin.getOperand(4));
7672   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
7673   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
7674          "Unexpected target EVL type");
7675   EVL = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, EVL);
7676 
7677   EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7678                                                         VPIntrin.getType());
7679   setValue(&VPIntrin,
7680            DAG.getSetCCVP(DL, DestVT, Op1, Op2, Condition, MaskOp, EVL));
7681 }
7682 
7683 void SelectionDAGBuilder::visitVectorPredicationIntrinsic(
7684     const VPIntrinsic &VPIntrin) {
7685   SDLoc DL = getCurSDLoc();
7686   unsigned Opcode = getISDForVPIntrinsic(VPIntrin);
7687 
7688   auto IID = VPIntrin.getIntrinsicID();
7689 
7690   if (const auto *CmpI = dyn_cast<VPCmpIntrinsic>(&VPIntrin))
7691     return visitVPCmp(*CmpI);
7692 
7693   SmallVector<EVT, 4> ValueVTs;
7694   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7695   ComputeValueVTs(TLI, DAG.getDataLayout(), VPIntrin.getType(), ValueVTs);
7696   SDVTList VTs = DAG.getVTList(ValueVTs);
7697 
7698   auto EVLParamPos = VPIntrinsic::getVectorLengthParamPos(IID);
7699 
7700   MVT EVLParamVT = TLI.getVPExplicitVectorLengthTy();
7701   assert(EVLParamVT.isScalarInteger() && EVLParamVT.bitsGE(MVT::i32) &&
7702          "Unexpected target EVL type");
7703 
7704   // Request operands.
7705   SmallVector<SDValue, 7> OpValues;
7706   for (unsigned I = 0; I < VPIntrin.arg_size(); ++I) {
7707     auto Op = getValue(VPIntrin.getArgOperand(I));
7708     if (I == EVLParamPos)
7709       Op = DAG.getNode(ISD::ZERO_EXTEND, DL, EVLParamVT, Op);
7710     OpValues.push_back(Op);
7711   }
7712 
7713   switch (Opcode) {
7714   default: {
7715     SDNodeFlags SDFlags;
7716     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
7717       SDFlags.copyFMF(*FPMO);
7718     SDValue Result = DAG.getNode(Opcode, DL, VTs, OpValues, SDFlags);
7719     setValue(&VPIntrin, Result);
7720     break;
7721   }
7722   case ISD::VP_LOAD:
7723     visitVPLoad(VPIntrin, ValueVTs[0], OpValues);
7724     break;
7725   case ISD::VP_GATHER:
7726     visitVPGather(VPIntrin, ValueVTs[0], OpValues);
7727     break;
7728   case ISD::EXPERIMENTAL_VP_STRIDED_LOAD:
7729     visitVPStridedLoad(VPIntrin, ValueVTs[0], OpValues);
7730     break;
7731   case ISD::VP_STORE:
7732     visitVPStore(VPIntrin, OpValues);
7733     break;
7734   case ISD::VP_SCATTER:
7735     visitVPScatter(VPIntrin, OpValues);
7736     break;
7737   case ISD::EXPERIMENTAL_VP_STRIDED_STORE:
7738     visitVPStridedStore(VPIntrin, OpValues);
7739     break;
7740   case ISD::VP_FMULADD: {
7741     assert(OpValues.size() == 5 && "Unexpected number of operands");
7742     SDNodeFlags SDFlags;
7743     if (auto *FPMO = dyn_cast<FPMathOperator>(&VPIntrin))
7744       SDFlags.copyFMF(*FPMO);
7745     if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
7746         TLI.isFMAFasterThanFMulAndFAdd(DAG.getMachineFunction(), ValueVTs[0])) {
7747       setValue(&VPIntrin, DAG.getNode(ISD::VP_FMA, DL, VTs, OpValues, SDFlags));
7748     } else {
7749       SDValue Mul = DAG.getNode(
7750           ISD::VP_FMUL, DL, VTs,
7751           {OpValues[0], OpValues[1], OpValues[3], OpValues[4]}, SDFlags);
7752       SDValue Add =
7753           DAG.getNode(ISD::VP_FADD, DL, VTs,
7754                       {Mul, OpValues[2], OpValues[3], OpValues[4]}, SDFlags);
7755       setValue(&VPIntrin, Add);
7756     }
7757     break;
7758   }
7759   case ISD::VP_INTTOPTR: {
7760     SDValue N = OpValues[0];
7761     EVT DestVT = TLI.getValueType(DAG.getDataLayout(), VPIntrin.getType());
7762     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(), VPIntrin.getType());
7763     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
7764                                OpValues[2]);
7765     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
7766                              OpValues[2]);
7767     setValue(&VPIntrin, N);
7768     break;
7769   }
7770   case ISD::VP_PTRTOINT: {
7771     SDValue N = OpValues[0];
7772     EVT DestVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
7773                                                           VPIntrin.getType());
7774     EVT PtrMemVT = TLI.getMemValueType(DAG.getDataLayout(),
7775                                        VPIntrin.getOperand(0)->getType());
7776     N = DAG.getVPPtrExtOrTrunc(getCurSDLoc(), PtrMemVT, N, OpValues[1],
7777                                OpValues[2]);
7778     N = DAG.getVPZExtOrTrunc(getCurSDLoc(), DestVT, N, OpValues[1],
7779                              OpValues[2]);
7780     setValue(&VPIntrin, N);
7781     break;
7782   }
7783   case ISD::VP_ABS:
7784   case ISD::VP_CTLZ:
7785   case ISD::VP_CTLZ_ZERO_UNDEF:
7786   case ISD::VP_CTTZ:
7787   case ISD::VP_CTTZ_ZERO_UNDEF: {
7788     SDValue Result =
7789         DAG.getNode(Opcode, DL, VTs, {OpValues[0], OpValues[2], OpValues[3]});
7790     setValue(&VPIntrin, Result);
7791     break;
7792   }
7793   }
7794 }
7795 
7796 SDValue SelectionDAGBuilder::lowerStartEH(SDValue Chain,
7797                                           const BasicBlock *EHPadBB,
7798                                           MCSymbol *&BeginLabel) {
7799   MachineFunction &MF = DAG.getMachineFunction();
7800   MachineModuleInfo &MMI = MF.getMMI();
7801 
7802   // Insert a label before the invoke call to mark the try range.  This can be
7803   // used to detect deletion of the invoke via the MachineModuleInfo.
7804   BeginLabel = MMI.getContext().createTempSymbol();
7805 
7806   // For SjLj, keep track of which landing pads go with which invokes
7807   // so as to maintain the ordering of pads in the LSDA.
7808   unsigned CallSiteIndex = MMI.getCurrentCallSite();
7809   if (CallSiteIndex) {
7810     MF.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
7811     LPadToCallSiteMap[FuncInfo.MBBMap[EHPadBB]].push_back(CallSiteIndex);
7812 
7813     // Now that the call site is handled, stop tracking it.
7814     MMI.setCurrentCallSite(0);
7815   }
7816 
7817   return DAG.getEHLabel(getCurSDLoc(), Chain, BeginLabel);
7818 }
7819 
7820 SDValue SelectionDAGBuilder::lowerEndEH(SDValue Chain, const InvokeInst *II,
7821                                         const BasicBlock *EHPadBB,
7822                                         MCSymbol *BeginLabel) {
7823   assert(BeginLabel && "BeginLabel should've been set");
7824 
7825   MachineFunction &MF = DAG.getMachineFunction();
7826   MachineModuleInfo &MMI = MF.getMMI();
7827 
7828   // Insert a label at the end of the invoke call to mark the try range.  This
7829   // can be used to detect deletion of the invoke via the MachineModuleInfo.
7830   MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
7831   Chain = DAG.getEHLabel(getCurSDLoc(), Chain, EndLabel);
7832 
7833   // Inform MachineModuleInfo of range.
7834   auto Pers = classifyEHPersonality(FuncInfo.Fn->getPersonalityFn());
7835   // There is a platform (e.g. wasm) that uses funclet style IR but does not
7836   // actually use outlined funclets and their LSDA info style.
7837   if (MF.hasEHFunclets() && isFuncletEHPersonality(Pers)) {
7838     assert(II && "II should've been set");
7839     WinEHFuncInfo *EHInfo = MF.getWinEHFuncInfo();
7840     EHInfo->addIPToStateRange(II, BeginLabel, EndLabel);
7841   } else if (!isScopedEHPersonality(Pers)) {
7842     assert(EHPadBB);
7843     MF.addInvoke(FuncInfo.MBBMap[EHPadBB], BeginLabel, EndLabel);
7844   }
7845 
7846   return Chain;
7847 }
7848 
7849 std::pair<SDValue, SDValue>
7850 SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
7851                                     const BasicBlock *EHPadBB) {
7852   MCSymbol *BeginLabel = nullptr;
7853 
7854   if (EHPadBB) {
7855     // Both PendingLoads and PendingExports must be flushed here;
7856     // this call might not return.
7857     (void)getRoot();
7858     DAG.setRoot(lowerStartEH(getControlRoot(), EHPadBB, BeginLabel));
7859     CLI.setChain(getRoot());
7860   }
7861 
7862   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7863   std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
7864 
7865   assert((CLI.IsTailCall || Result.second.getNode()) &&
7866          "Non-null chain expected with non-tail call!");
7867   assert((Result.second.getNode() || !Result.first.getNode()) &&
7868          "Null value expected with tail call!");
7869 
7870   if (!Result.second.getNode()) {
7871     // As a special case, a null chain means that a tail call has been emitted
7872     // and the DAG root is already updated.
7873     HasTailCall = true;
7874 
7875     // Since there's no actual continuation from this block, nothing can be
7876     // relying on us setting vregs for them.
7877     PendingExports.clear();
7878   } else {
7879     DAG.setRoot(Result.second);
7880   }
7881 
7882   if (EHPadBB) {
7883     DAG.setRoot(lowerEndEH(getRoot(), cast_or_null<InvokeInst>(CLI.CB), EHPadBB,
7884                            BeginLabel));
7885   }
7886 
7887   return Result;
7888 }
7889 
7890 void SelectionDAGBuilder::LowerCallTo(const CallBase &CB, SDValue Callee,
7891                                       bool isTailCall,
7892                                       bool isMustTailCall,
7893                                       const BasicBlock *EHPadBB) {
7894   auto &DL = DAG.getDataLayout();
7895   FunctionType *FTy = CB.getFunctionType();
7896   Type *RetTy = CB.getType();
7897 
7898   TargetLowering::ArgListTy Args;
7899   Args.reserve(CB.arg_size());
7900 
7901   const Value *SwiftErrorVal = nullptr;
7902   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7903 
7904   if (isTailCall) {
7905     // Avoid emitting tail calls in functions with the disable-tail-calls
7906     // attribute.
7907     auto *Caller = CB.getParent()->getParent();
7908     if (Caller->getFnAttribute("disable-tail-calls").getValueAsString() ==
7909         "true" && !isMustTailCall)
7910       isTailCall = false;
7911 
7912     // We can't tail call inside a function with a swifterror argument. Lowering
7913     // does not support this yet. It would have to move into the swifterror
7914     // register before the call.
7915     if (TLI.supportSwiftError() &&
7916         Caller->getAttributes().hasAttrSomewhere(Attribute::SwiftError))
7917       isTailCall = false;
7918   }
7919 
7920   for (auto I = CB.arg_begin(), E = CB.arg_end(); I != E; ++I) {
7921     TargetLowering::ArgListEntry Entry;
7922     const Value *V = *I;
7923 
7924     // Skip empty types
7925     if (V->getType()->isEmptyTy())
7926       continue;
7927 
7928     SDValue ArgNode = getValue(V);
7929     Entry.Node = ArgNode; Entry.Ty = V->getType();
7930 
7931     Entry.setAttributes(&CB, I - CB.arg_begin());
7932 
7933     // Use swifterror virtual register as input to the call.
7934     if (Entry.IsSwiftError && TLI.supportSwiftError()) {
7935       SwiftErrorVal = V;
7936       // We find the virtual register for the actual swifterror argument.
7937       // Instead of using the Value, we use the virtual register instead.
7938       Entry.Node =
7939           DAG.getRegister(SwiftError.getOrCreateVRegUseAt(&CB, FuncInfo.MBB, V),
7940                           EVT(TLI.getPointerTy(DL)));
7941     }
7942 
7943     Args.push_back(Entry);
7944 
7945     // If we have an explicit sret argument that is an Instruction, (i.e., it
7946     // might point to function-local memory), we can't meaningfully tail-call.
7947     if (Entry.IsSRet && isa<Instruction>(V))
7948       isTailCall = false;
7949   }
7950 
7951   // If call site has a cfguardtarget operand bundle, create and add an
7952   // additional ArgListEntry.
7953   if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_cfguardtarget)) {
7954     TargetLowering::ArgListEntry Entry;
7955     Value *V = Bundle->Inputs[0];
7956     SDValue ArgNode = getValue(V);
7957     Entry.Node = ArgNode;
7958     Entry.Ty = V->getType();
7959     Entry.IsCFGuardTarget = true;
7960     Args.push_back(Entry);
7961   }
7962 
7963   // Check if target-independent constraints permit a tail call here.
7964   // Target-dependent constraints are checked within TLI->LowerCallTo.
7965   if (isTailCall && !isInTailCallPosition(CB, DAG.getTarget()))
7966     isTailCall = false;
7967 
7968   // Disable tail calls if there is an swifterror argument. Targets have not
7969   // been updated to support tail calls.
7970   if (TLI.supportSwiftError() && SwiftErrorVal)
7971     isTailCall = false;
7972 
7973   ConstantInt *CFIType = nullptr;
7974   if (CB.isIndirectCall()) {
7975     if (auto Bundle = CB.getOperandBundle(LLVMContext::OB_kcfi)) {
7976       if (!TLI.supportKCFIBundles())
7977         report_fatal_error(
7978             "Target doesn't support calls with kcfi operand bundles.");
7979       CFIType = cast<ConstantInt>(Bundle->Inputs[0]);
7980       assert(CFIType->getType()->isIntegerTy(32) && "Invalid CFI type");
7981     }
7982   }
7983 
7984   TargetLowering::CallLoweringInfo CLI(DAG);
7985   CLI.setDebugLoc(getCurSDLoc())
7986       .setChain(getRoot())
7987       .setCallee(RetTy, FTy, Callee, std::move(Args), CB)
7988       .setTailCall(isTailCall)
7989       .setConvergent(CB.isConvergent())
7990       .setIsPreallocated(
7991           CB.countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0)
7992       .setCFIType(CFIType);
7993   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
7994 
7995   if (Result.first.getNode()) {
7996     Result.first = lowerRangeToAssertZExt(DAG, CB, Result.first);
7997     setValue(&CB, Result.first);
7998   }
7999 
8000   // The last element of CLI.InVals has the SDValue for swifterror return.
8001   // Here we copy it to a virtual register and update SwiftErrorMap for
8002   // book-keeping.
8003   if (SwiftErrorVal && TLI.supportSwiftError()) {
8004     // Get the last element of InVals.
8005     SDValue Src = CLI.InVals.back();
8006     Register VReg =
8007         SwiftError.getOrCreateVRegDefAt(&CB, FuncInfo.MBB, SwiftErrorVal);
8008     SDValue CopyNode = CLI.DAG.getCopyToReg(Result.second, CLI.DL, VReg, Src);
8009     DAG.setRoot(CopyNode);
8010   }
8011 }
8012 
8013 static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
8014                              SelectionDAGBuilder &Builder) {
8015   // Check to see if this load can be trivially constant folded, e.g. if the
8016   // input is from a string literal.
8017   if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
8018     // Cast pointer to the type we really want to load.
8019     Type *LoadTy =
8020         Type::getIntNTy(PtrVal->getContext(), LoadVT.getScalarSizeInBits());
8021     if (LoadVT.isVector())
8022       LoadTy = FixedVectorType::get(LoadTy, LoadVT.getVectorNumElements());
8023 
8024     LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
8025                                          PointerType::getUnqual(LoadTy));
8026 
8027     if (const Constant *LoadCst =
8028             ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
8029                                          LoadTy, Builder.DAG.getDataLayout()))
8030       return Builder.getValue(LoadCst);
8031   }
8032 
8033   // Otherwise, we have to emit the load.  If the pointer is to unfoldable but
8034   // still constant memory, the input chain can be the entry node.
8035   SDValue Root;
8036   bool ConstantMemory = false;
8037 
8038   // Do not serialize (non-volatile) loads of constant memory with anything.
8039   if (Builder.AA && Builder.AA->pointsToConstantMemory(PtrVal)) {
8040     Root = Builder.DAG.getEntryNode();
8041     ConstantMemory = true;
8042   } else {
8043     // Do not serialize non-volatile loads against each other.
8044     Root = Builder.DAG.getRoot();
8045   }
8046 
8047   SDValue Ptr = Builder.getValue(PtrVal);
8048   SDValue LoadVal =
8049       Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root, Ptr,
8050                           MachinePointerInfo(PtrVal), Align(1));
8051 
8052   if (!ConstantMemory)
8053     Builder.PendingLoads.push_back(LoadVal.getValue(1));
8054   return LoadVal;
8055 }
8056 
8057 /// Record the value for an instruction that produces an integer result,
8058 /// converting the type where necessary.
8059 void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
8060                                                   SDValue Value,
8061                                                   bool IsSigned) {
8062   EVT VT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8063                                                     I.getType(), true);
8064   if (IsSigned)
8065     Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
8066   else
8067     Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
8068   setValue(&I, Value);
8069 }
8070 
8071 /// See if we can lower a memcmp/bcmp call into an optimized form. If so, return
8072 /// true and lower it. Otherwise return false, and it will be lowered like a
8073 /// normal call.
8074 /// The caller already checked that \p I calls the appropriate LibFunc with a
8075 /// correct prototype.
8076 bool SelectionDAGBuilder::visitMemCmpBCmpCall(const CallInst &I) {
8077   const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
8078   const Value *Size = I.getArgOperand(2);
8079   const ConstantSDNode *CSize = dyn_cast<ConstantSDNode>(getValue(Size));
8080   if (CSize && CSize->getZExtValue() == 0) {
8081     EVT CallVT = DAG.getTargetLoweringInfo().getValueType(DAG.getDataLayout(),
8082                                                           I.getType(), true);
8083     setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
8084     return true;
8085   }
8086 
8087   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8088   std::pair<SDValue, SDValue> Res = TSI.EmitTargetCodeForMemcmp(
8089       DAG, getCurSDLoc(), DAG.getRoot(), getValue(LHS), getValue(RHS),
8090       getValue(Size), MachinePointerInfo(LHS), MachinePointerInfo(RHS));
8091   if (Res.first.getNode()) {
8092     processIntegerCallValue(I, Res.first, true);
8093     PendingLoads.push_back(Res.second);
8094     return true;
8095   }
8096 
8097   // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS)  != 0
8098   // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS)  != 0
8099   if (!CSize || !isOnlyUsedInZeroEqualityComparison(&I))
8100     return false;
8101 
8102   // If the target has a fast compare for the given size, it will return a
8103   // preferred load type for that size. Require that the load VT is legal and
8104   // that the target supports unaligned loads of that type. Otherwise, return
8105   // INVALID.
8106   auto hasFastLoadsAndCompare = [&](unsigned NumBits) {
8107     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8108     MVT LVT = TLI.hasFastEqualityCompare(NumBits);
8109     if (LVT != MVT::INVALID_SIMPLE_VALUE_TYPE) {
8110       // TODO: Handle 5 byte compare as 4-byte + 1 byte.
8111       // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
8112       // TODO: Check alignment of src and dest ptrs.
8113       unsigned DstAS = LHS->getType()->getPointerAddressSpace();
8114       unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
8115       if (!TLI.isTypeLegal(LVT) ||
8116           !TLI.allowsMisalignedMemoryAccesses(LVT, SrcAS) ||
8117           !TLI.allowsMisalignedMemoryAccesses(LVT, DstAS))
8118         LVT = MVT::INVALID_SIMPLE_VALUE_TYPE;
8119     }
8120 
8121     return LVT;
8122   };
8123 
8124   // This turns into unaligned loads. We only do this if the target natively
8125   // supports the MVT we'll be loading or if it is small enough (<= 4) that
8126   // we'll only produce a small number of byte loads.
8127   MVT LoadVT;
8128   unsigned NumBitsToCompare = CSize->getZExtValue() * 8;
8129   switch (NumBitsToCompare) {
8130   default:
8131     return false;
8132   case 16:
8133     LoadVT = MVT::i16;
8134     break;
8135   case 32:
8136     LoadVT = MVT::i32;
8137     break;
8138   case 64:
8139   case 128:
8140   case 256:
8141     LoadVT = hasFastLoadsAndCompare(NumBitsToCompare);
8142     break;
8143   }
8144 
8145   if (LoadVT == MVT::INVALID_SIMPLE_VALUE_TYPE)
8146     return false;
8147 
8148   SDValue LoadL = getMemCmpLoad(LHS, LoadVT, *this);
8149   SDValue LoadR = getMemCmpLoad(RHS, LoadVT, *this);
8150 
8151   // Bitcast to a wide integer type if the loads are vectors.
8152   if (LoadVT.isVector()) {
8153     EVT CmpVT = EVT::getIntegerVT(LHS->getContext(), LoadVT.getSizeInBits());
8154     LoadL = DAG.getBitcast(CmpVT, LoadL);
8155     LoadR = DAG.getBitcast(CmpVT, LoadR);
8156   }
8157 
8158   SDValue Cmp = DAG.getSetCC(getCurSDLoc(), MVT::i1, LoadL, LoadR, ISD::SETNE);
8159   processIntegerCallValue(I, Cmp, false);
8160   return true;
8161 }
8162 
8163 /// See if we can lower a memchr call into an optimized form. If so, return
8164 /// true and lower it. Otherwise return false, and it will be lowered like a
8165 /// normal call.
8166 /// The caller already checked that \p I calls the appropriate LibFunc with a
8167 /// correct prototype.
8168 bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
8169   const Value *Src = I.getArgOperand(0);
8170   const Value *Char = I.getArgOperand(1);
8171   const Value *Length = I.getArgOperand(2);
8172 
8173   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8174   std::pair<SDValue, SDValue> Res =
8175     TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
8176                                 getValue(Src), getValue(Char), getValue(Length),
8177                                 MachinePointerInfo(Src));
8178   if (Res.first.getNode()) {
8179     setValue(&I, Res.first);
8180     PendingLoads.push_back(Res.second);
8181     return true;
8182   }
8183 
8184   return false;
8185 }
8186 
8187 /// See if we can lower a mempcpy call into an optimized form. If so, return
8188 /// true and lower it. Otherwise return false, and it will be lowered like a
8189 /// normal call.
8190 /// The caller already checked that \p I calls the appropriate LibFunc with a
8191 /// correct prototype.
8192 bool SelectionDAGBuilder::visitMemPCpyCall(const CallInst &I) {
8193   SDValue Dst = getValue(I.getArgOperand(0));
8194   SDValue Src = getValue(I.getArgOperand(1));
8195   SDValue Size = getValue(I.getArgOperand(2));
8196 
8197   Align DstAlign = DAG.InferPtrAlign(Dst).valueOrOne();
8198   Align SrcAlign = DAG.InferPtrAlign(Src).valueOrOne();
8199   // DAG::getMemcpy needs Alignment to be defined.
8200   Align Alignment = std::min(DstAlign, SrcAlign);
8201 
8202   bool isVol = false;
8203   SDLoc sdl = getCurSDLoc();
8204 
8205   // In the mempcpy context we need to pass in a false value for isTailCall
8206   // because the return pointer needs to be adjusted by the size of
8207   // the copied memory.
8208   SDValue Root = isVol ? getRoot() : getMemoryRoot();
8209   SDValue MC = DAG.getMemcpy(Root, sdl, Dst, Src, Size, Alignment, isVol, false,
8210                              /*isTailCall=*/false,
8211                              MachinePointerInfo(I.getArgOperand(0)),
8212                              MachinePointerInfo(I.getArgOperand(1)),
8213                              I.getAAMetadata());
8214   assert(MC.getNode() != nullptr &&
8215          "** memcpy should not be lowered as TailCall in mempcpy context **");
8216   DAG.setRoot(MC);
8217 
8218   // Check if Size needs to be truncated or extended.
8219   Size = DAG.getSExtOrTrunc(Size, sdl, Dst.getValueType());
8220 
8221   // Adjust return pointer to point just past the last dst byte.
8222   SDValue DstPlusSize = DAG.getNode(ISD::ADD, sdl, Dst.getValueType(),
8223                                     Dst, Size);
8224   setValue(&I, DstPlusSize);
8225   return true;
8226 }
8227 
8228 /// See if we can lower a strcpy call into an optimized form.  If so, return
8229 /// true and lower it, otherwise return false and it will be lowered like a
8230 /// normal call.
8231 /// The caller already checked that \p I calls the appropriate LibFunc with a
8232 /// correct prototype.
8233 bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
8234   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8235 
8236   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8237   std::pair<SDValue, SDValue> Res =
8238     TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
8239                                 getValue(Arg0), getValue(Arg1),
8240                                 MachinePointerInfo(Arg0),
8241                                 MachinePointerInfo(Arg1), isStpcpy);
8242   if (Res.first.getNode()) {
8243     setValue(&I, Res.first);
8244     DAG.setRoot(Res.second);
8245     return true;
8246   }
8247 
8248   return false;
8249 }
8250 
8251 /// See if we can lower a strcmp call into an optimized form.  If so, return
8252 /// true and lower it, otherwise return false and it will be lowered like a
8253 /// normal call.
8254 /// The caller already checked that \p I calls the appropriate LibFunc with a
8255 /// correct prototype.
8256 bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
8257   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8258 
8259   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8260   std::pair<SDValue, SDValue> Res =
8261     TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
8262                                 getValue(Arg0), getValue(Arg1),
8263                                 MachinePointerInfo(Arg0),
8264                                 MachinePointerInfo(Arg1));
8265   if (Res.first.getNode()) {
8266     processIntegerCallValue(I, Res.first, true);
8267     PendingLoads.push_back(Res.second);
8268     return true;
8269   }
8270 
8271   return false;
8272 }
8273 
8274 /// See if we can lower a strlen call into an optimized form.  If so, return
8275 /// true and lower it, otherwise return false and it will be lowered like a
8276 /// normal call.
8277 /// The caller already checked that \p I calls the appropriate LibFunc with a
8278 /// correct prototype.
8279 bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
8280   const Value *Arg0 = I.getArgOperand(0);
8281 
8282   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8283   std::pair<SDValue, SDValue> Res =
8284     TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
8285                                 getValue(Arg0), MachinePointerInfo(Arg0));
8286   if (Res.first.getNode()) {
8287     processIntegerCallValue(I, Res.first, false);
8288     PendingLoads.push_back(Res.second);
8289     return true;
8290   }
8291 
8292   return false;
8293 }
8294 
8295 /// See if we can lower a strnlen call into an optimized form.  If so, return
8296 /// true and lower it, otherwise return false and it will be lowered like a
8297 /// normal call.
8298 /// The caller already checked that \p I calls the appropriate LibFunc with a
8299 /// correct prototype.
8300 bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
8301   const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
8302 
8303   const SelectionDAGTargetInfo &TSI = DAG.getSelectionDAGInfo();
8304   std::pair<SDValue, SDValue> Res =
8305     TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
8306                                  getValue(Arg0), getValue(Arg1),
8307                                  MachinePointerInfo(Arg0));
8308   if (Res.first.getNode()) {
8309     processIntegerCallValue(I, Res.first, false);
8310     PendingLoads.push_back(Res.second);
8311     return true;
8312   }
8313 
8314   return false;
8315 }
8316 
8317 /// See if we can lower a unary floating-point operation into an SDNode with
8318 /// the specified Opcode.  If so, return true and lower it, otherwise return
8319 /// false and it will be lowered like a normal call.
8320 /// The caller already checked that \p I calls the appropriate LibFunc with a
8321 /// correct prototype.
8322 bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
8323                                               unsigned Opcode) {
8324   // We already checked this call's prototype; verify it doesn't modify errno.
8325   if (!I.onlyReadsMemory())
8326     return false;
8327 
8328   SDNodeFlags Flags;
8329   Flags.copyFMF(cast<FPMathOperator>(I));
8330 
8331   SDValue Tmp = getValue(I.getArgOperand(0));
8332   setValue(&I,
8333            DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp, Flags));
8334   return true;
8335 }
8336 
8337 /// See if we can lower a binary floating-point operation into an SDNode with
8338 /// the specified Opcode. If so, return true and lower it. Otherwise return
8339 /// false, and it will be lowered like a normal call.
8340 /// The caller already checked that \p I calls the appropriate LibFunc with a
8341 /// correct prototype.
8342 bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
8343                                                unsigned Opcode) {
8344   // We already checked this call's prototype; verify it doesn't modify errno.
8345   if (!I.onlyReadsMemory())
8346     return false;
8347 
8348   SDNodeFlags Flags;
8349   Flags.copyFMF(cast<FPMathOperator>(I));
8350 
8351   SDValue Tmp0 = getValue(I.getArgOperand(0));
8352   SDValue Tmp1 = getValue(I.getArgOperand(1));
8353   EVT VT = Tmp0.getValueType();
8354   setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1, Flags));
8355   return true;
8356 }
8357 
8358 void SelectionDAGBuilder::visitCall(const CallInst &I) {
8359   // Handle inline assembly differently.
8360   if (I.isInlineAsm()) {
8361     visitInlineAsm(I);
8362     return;
8363   }
8364 
8365   diagnoseDontCall(I);
8366 
8367   if (Function *F = I.getCalledFunction()) {
8368     if (F->isDeclaration()) {
8369       // Is this an LLVM intrinsic or a target-specific intrinsic?
8370       unsigned IID = F->getIntrinsicID();
8371       if (!IID)
8372         if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo())
8373           IID = II->getIntrinsicID(F);
8374 
8375       if (IID) {
8376         visitIntrinsicCall(I, IID);
8377         return;
8378       }
8379     }
8380 
8381     // Check for well-known libc/libm calls.  If the function is internal, it
8382     // can't be a library call.  Don't do the check if marked as nobuiltin for
8383     // some reason or the call site requires strict floating point semantics.
8384     LibFunc Func;
8385     if (!I.isNoBuiltin() && !I.isStrictFP() && !F->hasLocalLinkage() &&
8386         F->hasName() && LibInfo->getLibFunc(*F, Func) &&
8387         LibInfo->hasOptimizedCodeGen(Func)) {
8388       switch (Func) {
8389       default: break;
8390       case LibFunc_bcmp:
8391         if (visitMemCmpBCmpCall(I))
8392           return;
8393         break;
8394       case LibFunc_copysign:
8395       case LibFunc_copysignf:
8396       case LibFunc_copysignl:
8397         // We already checked this call's prototype; verify it doesn't modify
8398         // errno.
8399         if (I.onlyReadsMemory()) {
8400           SDValue LHS = getValue(I.getArgOperand(0));
8401           SDValue RHS = getValue(I.getArgOperand(1));
8402           setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
8403                                    LHS.getValueType(), LHS, RHS));
8404           return;
8405         }
8406         break;
8407       case LibFunc_fabs:
8408       case LibFunc_fabsf:
8409       case LibFunc_fabsl:
8410         if (visitUnaryFloatCall(I, ISD::FABS))
8411           return;
8412         break;
8413       case LibFunc_fmin:
8414       case LibFunc_fminf:
8415       case LibFunc_fminl:
8416         if (visitBinaryFloatCall(I, ISD::FMINNUM))
8417           return;
8418         break;
8419       case LibFunc_fmax:
8420       case LibFunc_fmaxf:
8421       case LibFunc_fmaxl:
8422         if (visitBinaryFloatCall(I, ISD::FMAXNUM))
8423           return;
8424         break;
8425       case LibFunc_sin:
8426       case LibFunc_sinf:
8427       case LibFunc_sinl:
8428         if (visitUnaryFloatCall(I, ISD::FSIN))
8429           return;
8430         break;
8431       case LibFunc_cos:
8432       case LibFunc_cosf:
8433       case LibFunc_cosl:
8434         if (visitUnaryFloatCall(I, ISD::FCOS))
8435           return;
8436         break;
8437       case LibFunc_sqrt:
8438       case LibFunc_sqrtf:
8439       case LibFunc_sqrtl:
8440       case LibFunc_sqrt_finite:
8441       case LibFunc_sqrtf_finite:
8442       case LibFunc_sqrtl_finite:
8443         if (visitUnaryFloatCall(I, ISD::FSQRT))
8444           return;
8445         break;
8446       case LibFunc_floor:
8447       case LibFunc_floorf:
8448       case LibFunc_floorl:
8449         if (visitUnaryFloatCall(I, ISD::FFLOOR))
8450           return;
8451         break;
8452       case LibFunc_nearbyint:
8453       case LibFunc_nearbyintf:
8454       case LibFunc_nearbyintl:
8455         if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
8456           return;
8457         break;
8458       case LibFunc_ceil:
8459       case LibFunc_ceilf:
8460       case LibFunc_ceill:
8461         if (visitUnaryFloatCall(I, ISD::FCEIL))
8462           return;
8463         break;
8464       case LibFunc_rint:
8465       case LibFunc_rintf:
8466       case LibFunc_rintl:
8467         if (visitUnaryFloatCall(I, ISD::FRINT))
8468           return;
8469         break;
8470       case LibFunc_round:
8471       case LibFunc_roundf:
8472       case LibFunc_roundl:
8473         if (visitUnaryFloatCall(I, ISD::FROUND))
8474           return;
8475         break;
8476       case LibFunc_trunc:
8477       case LibFunc_truncf:
8478       case LibFunc_truncl:
8479         if (visitUnaryFloatCall(I, ISD::FTRUNC))
8480           return;
8481         break;
8482       case LibFunc_log2:
8483       case LibFunc_log2f:
8484       case LibFunc_log2l:
8485         if (visitUnaryFloatCall(I, ISD::FLOG2))
8486           return;
8487         break;
8488       case LibFunc_exp2:
8489       case LibFunc_exp2f:
8490       case LibFunc_exp2l:
8491         if (visitUnaryFloatCall(I, ISD::FEXP2))
8492           return;
8493         break;
8494       case LibFunc_memcmp:
8495         if (visitMemCmpBCmpCall(I))
8496           return;
8497         break;
8498       case LibFunc_mempcpy:
8499         if (visitMemPCpyCall(I))
8500           return;
8501         break;
8502       case LibFunc_memchr:
8503         if (visitMemChrCall(I))
8504           return;
8505         break;
8506       case LibFunc_strcpy:
8507         if (visitStrCpyCall(I, false))
8508           return;
8509         break;
8510       case LibFunc_stpcpy:
8511         if (visitStrCpyCall(I, true))
8512           return;
8513         break;
8514       case LibFunc_strcmp:
8515         if (visitStrCmpCall(I))
8516           return;
8517         break;
8518       case LibFunc_strlen:
8519         if (visitStrLenCall(I))
8520           return;
8521         break;
8522       case LibFunc_strnlen:
8523         if (visitStrNLenCall(I))
8524           return;
8525         break;
8526       }
8527     }
8528   }
8529 
8530   // Deopt bundles are lowered in LowerCallSiteWithDeoptBundle, and we don't
8531   // have to do anything here to lower funclet bundles.
8532   // CFGuardTarget bundles are lowered in LowerCallTo.
8533   assert(!I.hasOperandBundlesOtherThan(
8534              {LLVMContext::OB_deopt, LLVMContext::OB_funclet,
8535               LLVMContext::OB_cfguardtarget, LLVMContext::OB_preallocated,
8536               LLVMContext::OB_clang_arc_attachedcall, LLVMContext::OB_kcfi}) &&
8537          "Cannot lower calls with arbitrary operand bundles!");
8538 
8539   SDValue Callee = getValue(I.getCalledOperand());
8540 
8541   if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
8542     LowerCallSiteWithDeoptBundle(&I, Callee, nullptr);
8543   else
8544     // Check if we can potentially perform a tail call. More detailed checking
8545     // is be done within LowerCallTo, after more information about the call is
8546     // known.
8547     LowerCallTo(I, Callee, I.isTailCall(), I.isMustTailCall());
8548 }
8549 
8550 namespace {
8551 
8552 /// AsmOperandInfo - This contains information for each constraint that we are
8553 /// lowering.
8554 class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
8555 public:
8556   /// CallOperand - If this is the result output operand or a clobber
8557   /// this is null, otherwise it is the incoming operand to the CallInst.
8558   /// This gets modified as the asm is processed.
8559   SDValue CallOperand;
8560 
8561   /// AssignedRegs - If this is a register or register class operand, this
8562   /// contains the set of register corresponding to the operand.
8563   RegsForValue AssignedRegs;
8564 
8565   explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
8566     : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr, 0) {
8567   }
8568 
8569   /// Whether or not this operand accesses memory
8570   bool hasMemory(const TargetLowering &TLI) const {
8571     // Indirect operand accesses access memory.
8572     if (isIndirect)
8573       return true;
8574 
8575     for (const auto &Code : Codes)
8576       if (TLI.getConstraintType(Code) == TargetLowering::C_Memory)
8577         return true;
8578 
8579     return false;
8580   }
8581 };
8582 
8583 
8584 } // end anonymous namespace
8585 
8586 /// Make sure that the output operand \p OpInfo and its corresponding input
8587 /// operand \p MatchingOpInfo have compatible constraint types (otherwise error
8588 /// out).
8589 static void patchMatchingInput(const SDISelAsmOperandInfo &OpInfo,
8590                                SDISelAsmOperandInfo &MatchingOpInfo,
8591                                SelectionDAG &DAG) {
8592   if (OpInfo.ConstraintVT == MatchingOpInfo.ConstraintVT)
8593     return;
8594 
8595   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
8596   const auto &TLI = DAG.getTargetLoweringInfo();
8597 
8598   std::pair<unsigned, const TargetRegisterClass *> MatchRC =
8599       TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
8600                                        OpInfo.ConstraintVT);
8601   std::pair<unsigned, const TargetRegisterClass *> InputRC =
8602       TLI.getRegForInlineAsmConstraint(TRI, MatchingOpInfo.ConstraintCode,
8603                                        MatchingOpInfo.ConstraintVT);
8604   if ((OpInfo.ConstraintVT.isInteger() !=
8605        MatchingOpInfo.ConstraintVT.isInteger()) ||
8606       (MatchRC.second != InputRC.second)) {
8607     // FIXME: error out in a more elegant fashion
8608     report_fatal_error("Unsupported asm: input constraint"
8609                        " with a matching output constraint of"
8610                        " incompatible type!");
8611   }
8612   MatchingOpInfo.ConstraintVT = OpInfo.ConstraintVT;
8613 }
8614 
8615 /// Get a direct memory input to behave well as an indirect operand.
8616 /// This may introduce stores, hence the need for a \p Chain.
8617 /// \return The (possibly updated) chain.
8618 static SDValue getAddressForMemoryInput(SDValue Chain, const SDLoc &Location,
8619                                         SDISelAsmOperandInfo &OpInfo,
8620                                         SelectionDAG &DAG) {
8621   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8622 
8623   // If we don't have an indirect input, put it in the constpool if we can,
8624   // otherwise spill it to a stack slot.
8625   // TODO: This isn't quite right. We need to handle these according to
8626   // the addressing mode that the constraint wants. Also, this may take
8627   // an additional register for the computation and we don't want that
8628   // either.
8629 
8630   // If the operand is a float, integer, or vector constant, spill to a
8631   // constant pool entry to get its address.
8632   const Value *OpVal = OpInfo.CallOperandVal;
8633   if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
8634       isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
8635     OpInfo.CallOperand = DAG.getConstantPool(
8636         cast<Constant>(OpVal), TLI.getPointerTy(DAG.getDataLayout()));
8637     return Chain;
8638   }
8639 
8640   // Otherwise, create a stack slot and emit a store to it before the asm.
8641   Type *Ty = OpVal->getType();
8642   auto &DL = DAG.getDataLayout();
8643   uint64_t TySize = DL.getTypeAllocSize(Ty);
8644   MachineFunction &MF = DAG.getMachineFunction();
8645   int SSFI = MF.getFrameInfo().CreateStackObject(
8646       TySize, DL.getPrefTypeAlign(Ty), false);
8647   SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getFrameIndexTy(DL));
8648   Chain = DAG.getTruncStore(Chain, Location, OpInfo.CallOperand, StackSlot,
8649                             MachinePointerInfo::getFixedStack(MF, SSFI),
8650                             TLI.getMemValueType(DL, Ty));
8651   OpInfo.CallOperand = StackSlot;
8652 
8653   return Chain;
8654 }
8655 
8656 /// GetRegistersForValue - Assign registers (virtual or physical) for the
8657 /// specified operand.  We prefer to assign virtual registers, to allow the
8658 /// register allocator to handle the assignment process.  However, if the asm
8659 /// uses features that we can't model on machineinstrs, we have SDISel do the
8660 /// allocation.  This produces generally horrible, but correct, code.
8661 ///
8662 ///   OpInfo describes the operand
8663 ///   RefOpInfo describes the matching operand if any, the operand otherwise
8664 static std::optional<unsigned>
8665 getRegistersForValue(SelectionDAG &DAG, const SDLoc &DL,
8666                      SDISelAsmOperandInfo &OpInfo,
8667                      SDISelAsmOperandInfo &RefOpInfo) {
8668   LLVMContext &Context = *DAG.getContext();
8669   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8670 
8671   MachineFunction &MF = DAG.getMachineFunction();
8672   SmallVector<unsigned, 4> Regs;
8673   const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8674 
8675   // No work to do for memory/address operands.
8676   if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
8677       OpInfo.ConstraintType == TargetLowering::C_Address)
8678     return std::nullopt;
8679 
8680   // If this is a constraint for a single physreg, or a constraint for a
8681   // register class, find it.
8682   unsigned AssignedReg;
8683   const TargetRegisterClass *RC;
8684   std::tie(AssignedReg, RC) = TLI.getRegForInlineAsmConstraint(
8685       &TRI, RefOpInfo.ConstraintCode, RefOpInfo.ConstraintVT);
8686   // RC is unset only on failure. Return immediately.
8687   if (!RC)
8688     return std::nullopt;
8689 
8690   // Get the actual register value type.  This is important, because the user
8691   // may have asked for (e.g.) the AX register in i32 type.  We need to
8692   // remember that AX is actually i16 to get the right extension.
8693   const MVT RegVT = *TRI.legalclasstypes_begin(*RC);
8694 
8695   if (OpInfo.ConstraintVT != MVT::Other && RegVT != MVT::Untyped) {
8696     // If this is an FP operand in an integer register (or visa versa), or more
8697     // generally if the operand value disagrees with the register class we plan
8698     // to stick it in, fix the operand type.
8699     //
8700     // If this is an input value, the bitcast to the new type is done now.
8701     // Bitcast for output value is done at the end of visitInlineAsm().
8702     if ((OpInfo.Type == InlineAsm::isOutput ||
8703          OpInfo.Type == InlineAsm::isInput) &&
8704         !TRI.isTypeLegalForClass(*RC, OpInfo.ConstraintVT)) {
8705       // Try to convert to the first EVT that the reg class contains.  If the
8706       // types are identical size, use a bitcast to convert (e.g. two differing
8707       // vector types).  Note: output bitcast is done at the end of
8708       // visitInlineAsm().
8709       if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
8710         // Exclude indirect inputs while they are unsupported because the code
8711         // to perform the load is missing and thus OpInfo.CallOperand still
8712         // refers to the input address rather than the pointed-to value.
8713         if (OpInfo.Type == InlineAsm::isInput && !OpInfo.isIndirect)
8714           OpInfo.CallOperand =
8715               DAG.getNode(ISD::BITCAST, DL, RegVT, OpInfo.CallOperand);
8716         OpInfo.ConstraintVT = RegVT;
8717         // If the operand is an FP value and we want it in integer registers,
8718         // use the corresponding integer type. This turns an f64 value into
8719         // i64, which can be passed with two i32 values on a 32-bit machine.
8720       } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
8721         MVT VT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
8722         if (OpInfo.Type == InlineAsm::isInput)
8723           OpInfo.CallOperand =
8724               DAG.getNode(ISD::BITCAST, DL, VT, OpInfo.CallOperand);
8725         OpInfo.ConstraintVT = VT;
8726       }
8727     }
8728   }
8729 
8730   // No need to allocate a matching input constraint since the constraint it's
8731   // matching to has already been allocated.
8732   if (OpInfo.isMatchingInputConstraint())
8733     return std::nullopt;
8734 
8735   EVT ValueVT = OpInfo.ConstraintVT;
8736   if (OpInfo.ConstraintVT == MVT::Other)
8737     ValueVT = RegVT;
8738 
8739   // Initialize NumRegs.
8740   unsigned NumRegs = 1;
8741   if (OpInfo.ConstraintVT != MVT::Other)
8742     NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT, RegVT);
8743 
8744   // If this is a constraint for a specific physical register, like {r17},
8745   // assign it now.
8746 
8747   // If this associated to a specific register, initialize iterator to correct
8748   // place. If virtual, make sure we have enough registers
8749 
8750   // Initialize iterator if necessary
8751   TargetRegisterClass::iterator I = RC->begin();
8752   MachineRegisterInfo &RegInfo = MF.getRegInfo();
8753 
8754   // Do not check for single registers.
8755   if (AssignedReg) {
8756     I = std::find(I, RC->end(), AssignedReg);
8757     if (I == RC->end()) {
8758       // RC does not contain the selected register, which indicates a
8759       // mismatch between the register and the required type/bitwidth.
8760       return {AssignedReg};
8761     }
8762   }
8763 
8764   for (; NumRegs; --NumRegs, ++I) {
8765     assert(I != RC->end() && "Ran out of registers to allocate!");
8766     Register R = AssignedReg ? Register(*I) : RegInfo.createVirtualRegister(RC);
8767     Regs.push_back(R);
8768   }
8769 
8770   OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
8771   return std::nullopt;
8772 }
8773 
8774 static unsigned
8775 findMatchingInlineAsmOperand(unsigned OperandNo,
8776                              const std::vector<SDValue> &AsmNodeOperands) {
8777   // Scan until we find the definition we already emitted of this operand.
8778   unsigned CurOp = InlineAsm::Op_FirstOperand;
8779   for (; OperandNo; --OperandNo) {
8780     // Advance to the next operand.
8781     unsigned OpFlag =
8782         cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
8783     assert((InlineAsm::isRegDefKind(OpFlag) ||
8784             InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
8785             InlineAsm::isMemKind(OpFlag)) &&
8786            "Skipped past definitions?");
8787     CurOp += InlineAsm::getNumOperandRegisters(OpFlag) + 1;
8788   }
8789   return CurOp;
8790 }
8791 
8792 namespace {
8793 
8794 class ExtraFlags {
8795   unsigned Flags = 0;
8796 
8797 public:
8798   explicit ExtraFlags(const CallBase &Call) {
8799     const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
8800     if (IA->hasSideEffects())
8801       Flags |= InlineAsm::Extra_HasSideEffects;
8802     if (IA->isAlignStack())
8803       Flags |= InlineAsm::Extra_IsAlignStack;
8804     if (Call.isConvergent())
8805       Flags |= InlineAsm::Extra_IsConvergent;
8806     Flags |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
8807   }
8808 
8809   void update(const TargetLowering::AsmOperandInfo &OpInfo) {
8810     // Ideally, we would only check against memory constraints.  However, the
8811     // meaning of an Other constraint can be target-specific and we can't easily
8812     // reason about it.  Therefore, be conservative and set MayLoad/MayStore
8813     // for Other constraints as well.
8814     if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
8815         OpInfo.ConstraintType == TargetLowering::C_Other) {
8816       if (OpInfo.Type == InlineAsm::isInput)
8817         Flags |= InlineAsm::Extra_MayLoad;
8818       else if (OpInfo.Type == InlineAsm::isOutput)
8819         Flags |= InlineAsm::Extra_MayStore;
8820       else if (OpInfo.Type == InlineAsm::isClobber)
8821         Flags |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
8822     }
8823   }
8824 
8825   unsigned get() const { return Flags; }
8826 };
8827 
8828 } // end anonymous namespace
8829 
8830 static bool isFunction(SDValue Op) {
8831   if (Op && Op.getOpcode() == ISD::GlobalAddress) {
8832     if (auto *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
8833       auto Fn = dyn_cast_or_null<Function>(GA->getGlobal());
8834 
8835       // In normal "call dllimport func" instruction (non-inlineasm) it force
8836       // indirect access by specifing call opcode. And usually specially print
8837       // asm with indirect symbol (i.g: "*") according to opcode. Inline asm can
8838       // not do in this way now. (In fact, this is similar with "Data Access"
8839       // action). So here we ignore dllimport function.
8840       if (Fn && !Fn->hasDLLImportStorageClass())
8841         return true;
8842     }
8843   }
8844   return false;
8845 }
8846 
8847 /// visitInlineAsm - Handle a call to an InlineAsm object.
8848 void SelectionDAGBuilder::visitInlineAsm(const CallBase &Call,
8849                                          const BasicBlock *EHPadBB) {
8850   const InlineAsm *IA = cast<InlineAsm>(Call.getCalledOperand());
8851 
8852   /// ConstraintOperands - Information about all of the constraints.
8853   SmallVector<SDISelAsmOperandInfo, 16> ConstraintOperands;
8854 
8855   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8856   TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(
8857       DAG.getDataLayout(), DAG.getSubtarget().getRegisterInfo(), Call);
8858 
8859   // First Pass: Calculate HasSideEffects and ExtraFlags (AlignStack,
8860   // AsmDialect, MayLoad, MayStore).
8861   bool HasSideEffect = IA->hasSideEffects();
8862   ExtraFlags ExtraInfo(Call);
8863 
8864   for (auto &T : TargetConstraints) {
8865     ConstraintOperands.push_back(SDISelAsmOperandInfo(T));
8866     SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
8867 
8868     if (OpInfo.CallOperandVal)
8869       OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
8870 
8871     if (!HasSideEffect)
8872       HasSideEffect = OpInfo.hasMemory(TLI);
8873 
8874     // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
8875     // FIXME: Could we compute this on OpInfo rather than T?
8876 
8877     // Compute the constraint code and ConstraintType to use.
8878     TLI.ComputeConstraintToUse(T, SDValue());
8879 
8880     if (T.ConstraintType == TargetLowering::C_Immediate &&
8881         OpInfo.CallOperand && !isa<ConstantSDNode>(OpInfo.CallOperand))
8882       // We've delayed emitting a diagnostic like the "n" constraint because
8883       // inlining could cause an integer showing up.
8884       return emitInlineAsmError(Call, "constraint '" + Twine(T.ConstraintCode) +
8885                                           "' expects an integer constant "
8886                                           "expression");
8887 
8888     ExtraInfo.update(T);
8889   }
8890 
8891   // We won't need to flush pending loads if this asm doesn't touch
8892   // memory and is nonvolatile.
8893   SDValue Flag, Chain = (HasSideEffect) ? getRoot() : DAG.getRoot();
8894 
8895   bool EmitEHLabels = isa<InvokeInst>(Call);
8896   if (EmitEHLabels) {
8897     assert(EHPadBB && "InvokeInst must have an EHPadBB");
8898   }
8899   bool IsCallBr = isa<CallBrInst>(Call);
8900 
8901   if (IsCallBr || EmitEHLabels) {
8902     // If this is a callbr or invoke we need to flush pending exports since
8903     // inlineasm_br and invoke are terminators.
8904     // We need to do this before nodes are glued to the inlineasm_br node.
8905     Chain = getControlRoot();
8906   }
8907 
8908   MCSymbol *BeginLabel = nullptr;
8909   if (EmitEHLabels) {
8910     Chain = lowerStartEH(Chain, EHPadBB, BeginLabel);
8911   }
8912 
8913   int OpNo = -1;
8914   SmallVector<StringRef> AsmStrs;
8915   IA->collectAsmStrs(AsmStrs);
8916 
8917   // Second pass over the constraints: compute which constraint option to use.
8918   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
8919     if (OpInfo.hasArg() || OpInfo.Type == InlineAsm::isOutput)
8920       OpNo++;
8921 
8922     // If this is an output operand with a matching input operand, look up the
8923     // matching input. If their types mismatch, e.g. one is an integer, the
8924     // other is floating point, or their sizes are different, flag it as an
8925     // error.
8926     if (OpInfo.hasMatchingInput()) {
8927       SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
8928       patchMatchingInput(OpInfo, Input, DAG);
8929     }
8930 
8931     // Compute the constraint code and ConstraintType to use.
8932     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
8933 
8934     if ((OpInfo.ConstraintType == TargetLowering::C_Memory &&
8935          OpInfo.Type == InlineAsm::isClobber) ||
8936         OpInfo.ConstraintType == TargetLowering::C_Address)
8937       continue;
8938 
8939     // In Linux PIC model, there are 4 cases about value/label addressing:
8940     //
8941     // 1: Function call or Label jmp inside the module.
8942     // 2: Data access (such as global variable, static variable) inside module.
8943     // 3: Function call or Label jmp outside the module.
8944     // 4: Data access (such as global variable) outside the module.
8945     //
8946     // Due to current llvm inline asm architecture designed to not "recognize"
8947     // the asm code, there are quite troubles for us to treat mem addressing
8948     // differently for same value/adress used in different instuctions.
8949     // For example, in pic model, call a func may in plt way or direclty
8950     // pc-related, but lea/mov a function adress may use got.
8951     //
8952     // Here we try to "recognize" function call for the case 1 and case 3 in
8953     // inline asm. And try to adjust the constraint for them.
8954     //
8955     // TODO: Due to current inline asm didn't encourage to jmp to the outsider
8956     // label, so here we don't handle jmp function label now, but we need to
8957     // enhance it (especilly in PIC model) if we meet meaningful requirements.
8958     if (OpInfo.isIndirect && isFunction(OpInfo.CallOperand) &&
8959         TLI.isInlineAsmTargetBranch(AsmStrs, OpNo) &&
8960         TM.getCodeModel() != CodeModel::Large) {
8961       OpInfo.isIndirect = false;
8962       OpInfo.ConstraintType = TargetLowering::C_Address;
8963     }
8964 
8965     // If this is a memory input, and if the operand is not indirect, do what we
8966     // need to provide an address for the memory input.
8967     if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
8968         !OpInfo.isIndirect) {
8969       assert((OpInfo.isMultipleAlternative ||
8970               (OpInfo.Type == InlineAsm::isInput)) &&
8971              "Can only indirectify direct input operands!");
8972 
8973       // Memory operands really want the address of the value.
8974       Chain = getAddressForMemoryInput(Chain, getCurSDLoc(), OpInfo, DAG);
8975 
8976       // There is no longer a Value* corresponding to this operand.
8977       OpInfo.CallOperandVal = nullptr;
8978 
8979       // It is now an indirect operand.
8980       OpInfo.isIndirect = true;
8981     }
8982 
8983   }
8984 
8985   // AsmNodeOperands - The operands for the ISD::INLINEASM node.
8986   std::vector<SDValue> AsmNodeOperands;
8987   AsmNodeOperands.push_back(SDValue());  // reserve space for input chain
8988   AsmNodeOperands.push_back(DAG.getTargetExternalSymbol(
8989       IA->getAsmString().c_str(), TLI.getProgramPointerTy(DAG.getDataLayout())));
8990 
8991   // If we have a !srcloc metadata node associated with it, we want to attach
8992   // this to the ultimately generated inline asm machineinstr.  To do this, we
8993   // pass in the third operand as this (potentially null) inline asm MDNode.
8994   const MDNode *SrcLoc = Call.getMetadata("srcloc");
8995   AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
8996 
8997   // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
8998   // bits as operand 3.
8999   AsmNodeOperands.push_back(DAG.getTargetConstant(
9000       ExtraInfo.get(), getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9001 
9002   // Third pass: Loop over operands to prepare DAG-level operands.. As part of
9003   // this, assign virtual and physical registers for inputs and otput.
9004   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9005     // Assign Registers.
9006     SDISelAsmOperandInfo &RefOpInfo =
9007         OpInfo.isMatchingInputConstraint()
9008             ? ConstraintOperands[OpInfo.getMatchedOperand()]
9009             : OpInfo;
9010     const auto RegError =
9011         getRegistersForValue(DAG, getCurSDLoc(), OpInfo, RefOpInfo);
9012     if (RegError) {
9013       const MachineFunction &MF = DAG.getMachineFunction();
9014       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9015       const char *RegName = TRI.getName(*RegError);
9016       emitInlineAsmError(Call, "register '" + Twine(RegName) +
9017                                    "' allocated for constraint '" +
9018                                    Twine(OpInfo.ConstraintCode) +
9019                                    "' does not match required type");
9020       return;
9021     }
9022 
9023     auto DetectWriteToReservedRegister = [&]() {
9024       const MachineFunction &MF = DAG.getMachineFunction();
9025       const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9026       for (unsigned Reg : OpInfo.AssignedRegs.Regs) {
9027         if (Register::isPhysicalRegister(Reg) &&
9028             TRI.isInlineAsmReadOnlyReg(MF, Reg)) {
9029           const char *RegName = TRI.getName(Reg);
9030           emitInlineAsmError(Call, "write to reserved register '" +
9031                                        Twine(RegName) + "'");
9032           return true;
9033         }
9034       }
9035       return false;
9036     };
9037     assert((OpInfo.ConstraintType != TargetLowering::C_Address ||
9038             (OpInfo.Type == InlineAsm::isInput &&
9039              !OpInfo.isMatchingInputConstraint())) &&
9040            "Only address as input operand is allowed.");
9041 
9042     switch (OpInfo.Type) {
9043     case InlineAsm::isOutput:
9044       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
9045         unsigned ConstraintID =
9046             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9047         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
9048                "Failed to convert memory constraint code to constraint id.");
9049 
9050         // Add information to the INLINEASM node to know about this output.
9051         unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
9052         OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
9053         AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
9054                                                         MVT::i32));
9055         AsmNodeOperands.push_back(OpInfo.CallOperand);
9056       } else {
9057         // Otherwise, this outputs to a register (directly for C_Register /
9058         // C_RegisterClass, and a target-defined fashion for
9059         // C_Immediate/C_Other). Find a register that we can use.
9060         if (OpInfo.AssignedRegs.Regs.empty()) {
9061           emitInlineAsmError(
9062               Call, "couldn't allocate output register for constraint '" +
9063                         Twine(OpInfo.ConstraintCode) + "'");
9064           return;
9065         }
9066 
9067         if (DetectWriteToReservedRegister())
9068           return;
9069 
9070         // Add information to the INLINEASM node to know that this register is
9071         // set.
9072         OpInfo.AssignedRegs.AddInlineAsmOperands(
9073             OpInfo.isEarlyClobber ? InlineAsm::Kind_RegDefEarlyClobber
9074                                   : InlineAsm::Kind_RegDef,
9075             false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
9076       }
9077       break;
9078 
9079     case InlineAsm::isInput:
9080     case InlineAsm::isLabel: {
9081       SDValue InOperandVal = OpInfo.CallOperand;
9082 
9083       if (OpInfo.isMatchingInputConstraint()) {
9084         // If this is required to match an output register we have already set,
9085         // just use its register.
9086         auto CurOp = findMatchingInlineAsmOperand(OpInfo.getMatchedOperand(),
9087                                                   AsmNodeOperands);
9088         unsigned OpFlag =
9089           cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
9090         if (InlineAsm::isRegDefKind(OpFlag) ||
9091             InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
9092           // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
9093           if (OpInfo.isIndirect) {
9094             // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
9095             emitInlineAsmError(Call, "inline asm not supported yet: "
9096                                      "don't know how to handle tied "
9097                                      "indirect register inputs");
9098             return;
9099           }
9100 
9101           SmallVector<unsigned, 4> Regs;
9102           MachineFunction &MF = DAG.getMachineFunction();
9103           MachineRegisterInfo &MRI = MF.getRegInfo();
9104           const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9105           auto *R = cast<RegisterSDNode>(AsmNodeOperands[CurOp+1]);
9106           Register TiedReg = R->getReg();
9107           MVT RegVT = R->getSimpleValueType(0);
9108           const TargetRegisterClass *RC =
9109               TiedReg.isVirtual()     ? MRI.getRegClass(TiedReg)
9110               : RegVT != MVT::Untyped ? TLI.getRegClassFor(RegVT)
9111                                       : TRI.getMinimalPhysRegClass(TiedReg);
9112           unsigned NumRegs = InlineAsm::getNumOperandRegisters(OpFlag);
9113           for (unsigned i = 0; i != NumRegs; ++i)
9114             Regs.push_back(MRI.createVirtualRegister(RC));
9115 
9116           RegsForValue MatchedRegs(Regs, RegVT, InOperandVal.getValueType());
9117 
9118           SDLoc dl = getCurSDLoc();
9119           // Use the produced MatchedRegs object to
9120           MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag, &Call);
9121           MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
9122                                            true, OpInfo.getMatchedOperand(), dl,
9123                                            DAG, AsmNodeOperands);
9124           break;
9125         }
9126 
9127         assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
9128         assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
9129                "Unexpected number of operands");
9130         // Add information to the INLINEASM node to know about this input.
9131         // See InlineAsm.h isUseOperandTiedToDef.
9132         OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
9133         OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
9134                                                     OpInfo.getMatchedOperand());
9135         AsmNodeOperands.push_back(DAG.getTargetConstant(
9136             OpFlag, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9137         AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
9138         break;
9139       }
9140 
9141       // Treat indirect 'X' constraint as memory.
9142       if (OpInfo.ConstraintType == TargetLowering::C_Other &&
9143           OpInfo.isIndirect)
9144         OpInfo.ConstraintType = TargetLowering::C_Memory;
9145 
9146       if (OpInfo.ConstraintType == TargetLowering::C_Immediate ||
9147           OpInfo.ConstraintType == TargetLowering::C_Other) {
9148         std::vector<SDValue> Ops;
9149         TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
9150                                           Ops, DAG);
9151         if (Ops.empty()) {
9152           if (OpInfo.ConstraintType == TargetLowering::C_Immediate)
9153             if (isa<ConstantSDNode>(InOperandVal)) {
9154               emitInlineAsmError(Call, "value out of range for constraint '" +
9155                                            Twine(OpInfo.ConstraintCode) + "'");
9156               return;
9157             }
9158 
9159           emitInlineAsmError(Call,
9160                              "invalid operand for inline asm constraint '" +
9161                                  Twine(OpInfo.ConstraintCode) + "'");
9162           return;
9163         }
9164 
9165         // Add information to the INLINEASM node to know about this input.
9166         unsigned ResOpType =
9167           InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
9168         AsmNodeOperands.push_back(DAG.getTargetConstant(
9169             ResOpType, getCurSDLoc(), TLI.getPointerTy(DAG.getDataLayout())));
9170         llvm::append_range(AsmNodeOperands, Ops);
9171         break;
9172       }
9173 
9174       if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
9175         assert((OpInfo.isIndirect ||
9176                 OpInfo.ConstraintType != TargetLowering::C_Memory) &&
9177                "Operand must be indirect to be a mem!");
9178         assert(InOperandVal.getValueType() ==
9179                    TLI.getPointerTy(DAG.getDataLayout()) &&
9180                "Memory operands expect pointer values");
9181 
9182         unsigned ConstraintID =
9183             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9184         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
9185                "Failed to convert memory constraint code to constraint id.");
9186 
9187         // Add information to the INLINEASM node to know about this input.
9188         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
9189         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
9190         AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
9191                                                         getCurSDLoc(),
9192                                                         MVT::i32));
9193         AsmNodeOperands.push_back(InOperandVal);
9194         break;
9195       }
9196 
9197       if (OpInfo.ConstraintType == TargetLowering::C_Address) {
9198         assert(InOperandVal.getValueType() ==
9199                    TLI.getPointerTy(DAG.getDataLayout()) &&
9200                "Address operands expect pointer values");
9201 
9202         unsigned ConstraintID =
9203             TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
9204         assert(ConstraintID != InlineAsm::Constraint_Unknown &&
9205                "Failed to convert memory constraint code to constraint id.");
9206 
9207         unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
9208 
9209         SDValue AsmOp = InOperandVal;
9210         if (isFunction(InOperandVal)) {
9211           auto *GA = cast<GlobalAddressSDNode>(InOperandVal);
9212           ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Func, 1);
9213           AsmOp = DAG.getTargetGlobalAddress(GA->getGlobal(), getCurSDLoc(),
9214                                              InOperandVal.getValueType(),
9215                                              GA->getOffset());
9216         }
9217 
9218         // Add information to the INLINEASM node to know about this input.
9219         ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
9220 
9221         AsmNodeOperands.push_back(
9222             DAG.getTargetConstant(ResOpType, getCurSDLoc(), MVT::i32));
9223 
9224         AsmNodeOperands.push_back(AsmOp);
9225         break;
9226       }
9227 
9228       assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
9229               OpInfo.ConstraintType == TargetLowering::C_Register) &&
9230              "Unknown constraint type!");
9231 
9232       // TODO: Support this.
9233       if (OpInfo.isIndirect) {
9234         emitInlineAsmError(
9235             Call, "Don't know how to handle indirect register inputs yet "
9236                   "for constraint '" +
9237                       Twine(OpInfo.ConstraintCode) + "'");
9238         return;
9239       }
9240 
9241       // Copy the input into the appropriate registers.
9242       if (OpInfo.AssignedRegs.Regs.empty()) {
9243         emitInlineAsmError(Call,
9244                            "couldn't allocate input reg for constraint '" +
9245                                Twine(OpInfo.ConstraintCode) + "'");
9246         return;
9247       }
9248 
9249       if (DetectWriteToReservedRegister())
9250         return;
9251 
9252       SDLoc dl = getCurSDLoc();
9253 
9254       OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl, Chain, &Flag,
9255                                         &Call);
9256 
9257       OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
9258                                                dl, DAG, AsmNodeOperands);
9259       break;
9260     }
9261     case InlineAsm::isClobber:
9262       // Add the clobbered value to the operand list, so that the register
9263       // allocator is aware that the physreg got clobbered.
9264       if (!OpInfo.AssignedRegs.Regs.empty())
9265         OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
9266                                                  false, 0, getCurSDLoc(), DAG,
9267                                                  AsmNodeOperands);
9268       break;
9269     }
9270   }
9271 
9272   // Finish up input operands.  Set the input chain and add the flag last.
9273   AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
9274   if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
9275 
9276   unsigned ISDOpc = IsCallBr ? ISD::INLINEASM_BR : ISD::INLINEASM;
9277   Chain = DAG.getNode(ISDOpc, getCurSDLoc(),
9278                       DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
9279   Flag = Chain.getValue(1);
9280 
9281   // Do additional work to generate outputs.
9282 
9283   SmallVector<EVT, 1> ResultVTs;
9284   SmallVector<SDValue, 1> ResultValues;
9285   SmallVector<SDValue, 8> OutChains;
9286 
9287   llvm::Type *CallResultType = Call.getType();
9288   ArrayRef<Type *> ResultTypes;
9289   if (StructType *StructResult = dyn_cast<StructType>(CallResultType))
9290     ResultTypes = StructResult->elements();
9291   else if (!CallResultType->isVoidTy())
9292     ResultTypes = ArrayRef(CallResultType);
9293 
9294   auto CurResultType = ResultTypes.begin();
9295   auto handleRegAssign = [&](SDValue V) {
9296     assert(CurResultType != ResultTypes.end() && "Unexpected value");
9297     assert((*CurResultType)->isSized() && "Unexpected unsized type");
9298     EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), *CurResultType);
9299     ++CurResultType;
9300     // If the type of the inline asm call site return value is different but has
9301     // same size as the type of the asm output bitcast it.  One example of this
9302     // is for vectors with different width / number of elements.  This can
9303     // happen for register classes that can contain multiple different value
9304     // types.  The preg or vreg allocated may not have the same VT as was
9305     // expected.
9306     //
9307     // This can also happen for a return value that disagrees with the register
9308     // class it is put in, eg. a double in a general-purpose register on a
9309     // 32-bit machine.
9310     if (ResultVT != V.getValueType() &&
9311         ResultVT.getSizeInBits() == V.getValueSizeInBits())
9312       V = DAG.getNode(ISD::BITCAST, getCurSDLoc(), ResultVT, V);
9313     else if (ResultVT != V.getValueType() && ResultVT.isInteger() &&
9314              V.getValueType().isInteger()) {
9315       // If a result value was tied to an input value, the computed result
9316       // may have a wider width than the expected result.  Extract the
9317       // relevant portion.
9318       V = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultVT, V);
9319     }
9320     assert(ResultVT == V.getValueType() && "Asm result value mismatch!");
9321     ResultVTs.push_back(ResultVT);
9322     ResultValues.push_back(V);
9323   };
9324 
9325   // Deal with output operands.
9326   for (SDISelAsmOperandInfo &OpInfo : ConstraintOperands) {
9327     if (OpInfo.Type == InlineAsm::isOutput) {
9328       SDValue Val;
9329       // Skip trivial output operands.
9330       if (OpInfo.AssignedRegs.Regs.empty())
9331         continue;
9332 
9333       switch (OpInfo.ConstraintType) {
9334       case TargetLowering::C_Register:
9335       case TargetLowering::C_RegisterClass:
9336         Val = OpInfo.AssignedRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
9337                                                   Chain, &Flag, &Call);
9338         break;
9339       case TargetLowering::C_Immediate:
9340       case TargetLowering::C_Other:
9341         Val = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
9342                                               OpInfo, DAG);
9343         break;
9344       case TargetLowering::C_Memory:
9345         break; // Already handled.
9346       case TargetLowering::C_Address:
9347         break; // Silence warning.
9348       case TargetLowering::C_Unknown:
9349         assert(false && "Unexpected unknown constraint");
9350       }
9351 
9352       // Indirect output manifest as stores. Record output chains.
9353       if (OpInfo.isIndirect) {
9354         const Value *Ptr = OpInfo.CallOperandVal;
9355         assert(Ptr && "Expected value CallOperandVal for indirect asm operand");
9356         SDValue Store = DAG.getStore(Chain, getCurSDLoc(), Val, getValue(Ptr),
9357                                      MachinePointerInfo(Ptr));
9358         OutChains.push_back(Store);
9359       } else {
9360         // generate CopyFromRegs to associated registers.
9361         assert(!Call.getType()->isVoidTy() && "Bad inline asm!");
9362         if (Val.getOpcode() == ISD::MERGE_VALUES) {
9363           for (const SDValue &V : Val->op_values())
9364             handleRegAssign(V);
9365         } else
9366           handleRegAssign(Val);
9367       }
9368     }
9369   }
9370 
9371   // Set results.
9372   if (!ResultValues.empty()) {
9373     assert(CurResultType == ResultTypes.end() &&
9374            "Mismatch in number of ResultTypes");
9375     assert(ResultValues.size() == ResultTypes.size() &&
9376            "Mismatch in number of output operands in asm result");
9377 
9378     SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
9379                             DAG.getVTList(ResultVTs), ResultValues);
9380     setValue(&Call, V);
9381   }
9382 
9383   // Collect store chains.
9384   if (!OutChains.empty())
9385     Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
9386 
9387   if (EmitEHLabels) {
9388     Chain = lowerEndEH(Chain, cast<InvokeInst>(&Call), EHPadBB, BeginLabel);
9389   }
9390 
9391   // Only Update Root if inline assembly has a memory effect.
9392   if (ResultValues.empty() || HasSideEffect || !OutChains.empty() || IsCallBr ||
9393       EmitEHLabels)
9394     DAG.setRoot(Chain);
9395 }
9396 
9397 void SelectionDAGBuilder::emitInlineAsmError(const CallBase &Call,
9398                                              const Twine &Message) {
9399   LLVMContext &Ctx = *DAG.getContext();
9400   Ctx.emitError(&Call, Message);
9401 
9402   // Make sure we leave the DAG in a valid state
9403   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9404   SmallVector<EVT, 1> ValueVTs;
9405   ComputeValueVTs(TLI, DAG.getDataLayout(), Call.getType(), ValueVTs);
9406 
9407   if (ValueVTs.empty())
9408     return;
9409 
9410   SmallVector<SDValue, 1> Ops;
9411   for (unsigned i = 0, e = ValueVTs.size(); i != e; ++i)
9412     Ops.push_back(DAG.getUNDEF(ValueVTs[i]));
9413 
9414   setValue(&Call, DAG.getMergeValues(Ops, getCurSDLoc()));
9415 }
9416 
9417 void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
9418   DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
9419                           MVT::Other, getRoot(),
9420                           getValue(I.getArgOperand(0)),
9421                           DAG.getSrcValue(I.getArgOperand(0))));
9422 }
9423 
9424 void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
9425   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9426   const DataLayout &DL = DAG.getDataLayout();
9427   SDValue V = DAG.getVAArg(
9428       TLI.getMemValueType(DAG.getDataLayout(), I.getType()), getCurSDLoc(),
9429       getRoot(), getValue(I.getOperand(0)), DAG.getSrcValue(I.getOperand(0)),
9430       DL.getABITypeAlign(I.getType()).value());
9431   DAG.setRoot(V.getValue(1));
9432 
9433   if (I.getType()->isPointerTy())
9434     V = DAG.getPtrExtOrTrunc(
9435         V, getCurSDLoc(), TLI.getValueType(DAG.getDataLayout(), I.getType()));
9436   setValue(&I, V);
9437 }
9438 
9439 void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
9440   DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
9441                           MVT::Other, getRoot(),
9442                           getValue(I.getArgOperand(0)),
9443                           DAG.getSrcValue(I.getArgOperand(0))));
9444 }
9445 
9446 void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
9447   DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
9448                           MVT::Other, getRoot(),
9449                           getValue(I.getArgOperand(0)),
9450                           getValue(I.getArgOperand(1)),
9451                           DAG.getSrcValue(I.getArgOperand(0)),
9452                           DAG.getSrcValue(I.getArgOperand(1))));
9453 }
9454 
9455 SDValue SelectionDAGBuilder::lowerRangeToAssertZExt(SelectionDAG &DAG,
9456                                                     const Instruction &I,
9457                                                     SDValue Op) {
9458   const MDNode *Range = I.getMetadata(LLVMContext::MD_range);
9459   if (!Range)
9460     return Op;
9461 
9462   ConstantRange CR = getConstantRangeFromMetadata(*Range);
9463   if (CR.isFullSet() || CR.isEmptySet() || CR.isUpperWrapped())
9464     return Op;
9465 
9466   APInt Lo = CR.getUnsignedMin();
9467   if (!Lo.isMinValue())
9468     return Op;
9469 
9470   APInt Hi = CR.getUnsignedMax();
9471   unsigned Bits = std::max(Hi.getActiveBits(),
9472                            static_cast<unsigned>(IntegerType::MIN_INT_BITS));
9473 
9474   EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), Bits);
9475 
9476   SDLoc SL = getCurSDLoc();
9477 
9478   SDValue ZExt = DAG.getNode(ISD::AssertZext, SL, Op.getValueType(), Op,
9479                              DAG.getValueType(SmallVT));
9480   unsigned NumVals = Op.getNode()->getNumValues();
9481   if (NumVals == 1)
9482     return ZExt;
9483 
9484   SmallVector<SDValue, 4> Ops;
9485 
9486   Ops.push_back(ZExt);
9487   for (unsigned I = 1; I != NumVals; ++I)
9488     Ops.push_back(Op.getValue(I));
9489 
9490   return DAG.getMergeValues(Ops, SL);
9491 }
9492 
9493 /// Populate a CallLowerinInfo (into \p CLI) based on the properties of
9494 /// the call being lowered.
9495 ///
9496 /// This is a helper for lowering intrinsics that follow a target calling
9497 /// convention or require stack pointer adjustment. Only a subset of the
9498 /// intrinsic's operands need to participate in the calling convention.
9499 void SelectionDAGBuilder::populateCallLoweringInfo(
9500     TargetLowering::CallLoweringInfo &CLI, const CallBase *Call,
9501     unsigned ArgIdx, unsigned NumArgs, SDValue Callee, Type *ReturnTy,
9502     bool IsPatchPoint) {
9503   TargetLowering::ArgListTy Args;
9504   Args.reserve(NumArgs);
9505 
9506   // Populate the argument list.
9507   // Attributes for args start at offset 1, after the return attribute.
9508   for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs;
9509        ArgI != ArgE; ++ArgI) {
9510     const Value *V = Call->getOperand(ArgI);
9511 
9512     assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
9513 
9514     TargetLowering::ArgListEntry Entry;
9515     Entry.Node = getValue(V);
9516     Entry.Ty = V->getType();
9517     Entry.setAttributes(Call, ArgI);
9518     Args.push_back(Entry);
9519   }
9520 
9521   CLI.setDebugLoc(getCurSDLoc())
9522       .setChain(getRoot())
9523       .setCallee(Call->getCallingConv(), ReturnTy, Callee, std::move(Args))
9524       .setDiscardResult(Call->use_empty())
9525       .setIsPatchPoint(IsPatchPoint)
9526       .setIsPreallocated(
9527           Call->countOperandBundlesOfType(LLVMContext::OB_preallocated) != 0);
9528 }
9529 
9530 /// Add a stack map intrinsic call's live variable operands to a stackmap
9531 /// or patchpoint target node's operand list.
9532 ///
9533 /// Constants are converted to TargetConstants purely as an optimization to
9534 /// avoid constant materialization and register allocation.
9535 ///
9536 /// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
9537 /// generate addess computation nodes, and so FinalizeISel can convert the
9538 /// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
9539 /// address materialization and register allocation, but may also be required
9540 /// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
9541 /// alloca in the entry block, then the runtime may assume that the alloca's
9542 /// StackMap location can be read immediately after compilation and that the
9543 /// location is valid at any point during execution (this is similar to the
9544 /// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
9545 /// only available in a register, then the runtime would need to trap when
9546 /// execution reaches the StackMap in order to read the alloca's location.
9547 static void addStackMapLiveVars(const CallBase &Call, unsigned StartIdx,
9548                                 const SDLoc &DL, SmallVectorImpl<SDValue> &Ops,
9549                                 SelectionDAGBuilder &Builder) {
9550   SelectionDAG &DAG = Builder.DAG;
9551   for (unsigned I = StartIdx; I < Call.arg_size(); I++) {
9552     SDValue Op = Builder.getValue(Call.getArgOperand(I));
9553 
9554     // Things on the stack are pointer-typed, meaning that they are already
9555     // legal and can be emitted directly to target nodes.
9556     if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) {
9557       Ops.push_back(DAG.getTargetFrameIndex(FI->getIndex(), Op.getValueType()));
9558     } else {
9559       // Otherwise emit a target independent node to be legalised.
9560       Ops.push_back(Builder.getValue(Call.getArgOperand(I)));
9561     }
9562   }
9563 }
9564 
9565 /// Lower llvm.experimental.stackmap.
9566 void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
9567   // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>,
9568   //                                  [live variables...])
9569 
9570   assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
9571 
9572   SDValue Chain, InFlag, Callee;
9573   SmallVector<SDValue, 32> Ops;
9574 
9575   SDLoc DL = getCurSDLoc();
9576   Callee = getValue(CI.getCalledOperand());
9577 
9578   // The stackmap intrinsic only records the live variables (the arguments
9579   // passed to it) and emits NOPS (if requested). Unlike the patchpoint
9580   // intrinsic, this won't be lowered to a function call. This means we don't
9581   // have to worry about calling conventions and target specific lowering code.
9582   // Instead we perform the call lowering right here.
9583   //
9584   // chain, flag = CALLSEQ_START(chain, 0, 0)
9585   // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
9586   // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
9587   //
9588   Chain = DAG.getCALLSEQ_START(getRoot(), 0, 0, DL);
9589   InFlag = Chain.getValue(1);
9590 
9591   // Add the STACKMAP operands, starting with DAG house-keeping.
9592   Ops.push_back(Chain);
9593   Ops.push_back(InFlag);
9594 
9595   // Add the <id>, <numShadowBytes> operands.
9596   //
9597   // These do not require legalisation, and can be emitted directly to target
9598   // constant nodes.
9599   SDValue ID = getValue(CI.getArgOperand(0));
9600   assert(ID.getValueType() == MVT::i64);
9601   SDValue IDConst = DAG.getTargetConstant(
9602       cast<ConstantSDNode>(ID)->getZExtValue(), DL, ID.getValueType());
9603   Ops.push_back(IDConst);
9604 
9605   SDValue Shad = getValue(CI.getArgOperand(1));
9606   assert(Shad.getValueType() == MVT::i32);
9607   SDValue ShadConst = DAG.getTargetConstant(
9608       cast<ConstantSDNode>(Shad)->getZExtValue(), DL, Shad.getValueType());
9609   Ops.push_back(ShadConst);
9610 
9611   // Add the live variables.
9612   addStackMapLiveVars(CI, 2, DL, Ops, *this);
9613 
9614   // Create the STACKMAP node.
9615   SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
9616   Chain = DAG.getNode(ISD::STACKMAP, DL, NodeTys, Ops);
9617   InFlag = Chain.getValue(1);
9618 
9619   Chain = DAG.getCALLSEQ_END(Chain, 0, 0, InFlag, DL);
9620 
9621   // Stackmaps don't generate values, so nothing goes into the NodeMap.
9622 
9623   // Set the root to the target-lowered call chain.
9624   DAG.setRoot(Chain);
9625 
9626   // Inform the Frame Information that we have a stackmap in this function.
9627   FuncInfo.MF->getFrameInfo().setHasStackMap();
9628 }
9629 
9630 /// Lower llvm.experimental.patchpoint directly to its target opcode.
9631 void SelectionDAGBuilder::visitPatchpoint(const CallBase &CB,
9632                                           const BasicBlock *EHPadBB) {
9633   // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
9634   //                                                 i32 <numBytes>,
9635   //                                                 i8* <target>,
9636   //                                                 i32 <numArgs>,
9637   //                                                 [Args...],
9638   //                                                 [live variables...])
9639 
9640   CallingConv::ID CC = CB.getCallingConv();
9641   bool IsAnyRegCC = CC == CallingConv::AnyReg;
9642   bool HasDef = !CB.getType()->isVoidTy();
9643   SDLoc dl = getCurSDLoc();
9644   SDValue Callee = getValue(CB.getArgOperand(PatchPointOpers::TargetPos));
9645 
9646   // Handle immediate and symbolic callees.
9647   if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
9648     Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
9649                                    /*isTarget=*/true);
9650   else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
9651     Callee =  DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
9652                                          SDLoc(SymbolicCallee),
9653                                          SymbolicCallee->getValueType(0));
9654 
9655   // Get the real number of arguments participating in the call <numArgs>
9656   SDValue NArgVal = getValue(CB.getArgOperand(PatchPointOpers::NArgPos));
9657   unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
9658 
9659   // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
9660   // Intrinsics include all meta-operands up to but not including CC.
9661   unsigned NumMetaOpers = PatchPointOpers::CCPos;
9662   assert(CB.arg_size() >= NumMetaOpers + NumArgs &&
9663          "Not enough arguments provided to the patchpoint intrinsic");
9664 
9665   // For AnyRegCC the arguments are lowered later on manually.
9666   unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
9667   Type *ReturnTy =
9668       IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CB.getType();
9669 
9670   TargetLowering::CallLoweringInfo CLI(DAG);
9671   populateCallLoweringInfo(CLI, &CB, NumMetaOpers, NumCallArgs, Callee,
9672                            ReturnTy, true);
9673   std::pair<SDValue, SDValue> Result = lowerInvokable(CLI, EHPadBB);
9674 
9675   SDNode *CallEnd = Result.second.getNode();
9676   if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
9677     CallEnd = CallEnd->getOperand(0).getNode();
9678 
9679   /// Get a call instruction from the call sequence chain.
9680   /// Tail calls are not allowed.
9681   assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
9682          "Expected a callseq node.");
9683   SDNode *Call = CallEnd->getOperand(0).getNode();
9684   bool HasGlue = Call->getGluedNode();
9685 
9686   // Replace the target specific call node with the patchable intrinsic.
9687   SmallVector<SDValue, 8> Ops;
9688 
9689   // Push the chain.
9690   Ops.push_back(*(Call->op_begin()));
9691 
9692   // Optionally, push the glue (if any).
9693   if (HasGlue)
9694     Ops.push_back(*(Call->op_end() - 1));
9695 
9696   // Push the register mask info.
9697   if (HasGlue)
9698     Ops.push_back(*(Call->op_end() - 2));
9699   else
9700     Ops.push_back(*(Call->op_end() - 1));
9701 
9702   // Add the <id> and <numBytes> constants.
9703   SDValue IDVal = getValue(CB.getArgOperand(PatchPointOpers::IDPos));
9704   Ops.push_back(DAG.getTargetConstant(
9705                   cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
9706   SDValue NBytesVal = getValue(CB.getArgOperand(PatchPointOpers::NBytesPos));
9707   Ops.push_back(DAG.getTargetConstant(
9708                   cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
9709                   MVT::i32));
9710 
9711   // Add the callee.
9712   Ops.push_back(Callee);
9713 
9714   // Adjust <numArgs> to account for any arguments that have been passed on the
9715   // stack instead.
9716   // Call Node: Chain, Target, {Args}, RegMask, [Glue]
9717   unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
9718   NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
9719   Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
9720 
9721   // Add the calling convention
9722   Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
9723 
9724   // Add the arguments we omitted previously. The register allocator should
9725   // place these in any free register.
9726   if (IsAnyRegCC)
9727     for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
9728       Ops.push_back(getValue(CB.getArgOperand(i)));
9729 
9730   // Push the arguments from the call instruction.
9731   SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
9732   Ops.append(Call->op_begin() + 2, e);
9733 
9734   // Push live variables for the stack map.
9735   addStackMapLiveVars(CB, NumMetaOpers + NumArgs, dl, Ops, *this);
9736 
9737   SDVTList NodeTys;
9738   if (IsAnyRegCC && HasDef) {
9739     // Create the return types based on the intrinsic definition
9740     const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9741     SmallVector<EVT, 3> ValueVTs;
9742     ComputeValueVTs(TLI, DAG.getDataLayout(), CB.getType(), ValueVTs);
9743     assert(ValueVTs.size() == 1 && "Expected only one return value type.");
9744 
9745     // There is always a chain and a glue type at the end
9746     ValueVTs.push_back(MVT::Other);
9747     ValueVTs.push_back(MVT::Glue);
9748     NodeTys = DAG.getVTList(ValueVTs);
9749   } else
9750     NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
9751 
9752   // Replace the target specific call node with a PATCHPOINT node.
9753   SDValue PPV = DAG.getNode(ISD::PATCHPOINT, dl, NodeTys, Ops);
9754 
9755   // Update the NodeMap.
9756   if (HasDef) {
9757     if (IsAnyRegCC)
9758       setValue(&CB, SDValue(PPV.getNode(), 0));
9759     else
9760       setValue(&CB, Result.first);
9761   }
9762 
9763   // Fixup the consumers of the intrinsic. The chain and glue may be used in the
9764   // call sequence. Furthermore the location of the chain and glue can change
9765   // when the AnyReg calling convention is used and the intrinsic returns a
9766   // value.
9767   if (IsAnyRegCC && HasDef) {
9768     SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
9769     SDValue To[] = {PPV.getValue(1), PPV.getValue(2)};
9770     DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
9771   } else
9772     DAG.ReplaceAllUsesWith(Call, PPV.getNode());
9773   DAG.DeleteNode(Call);
9774 
9775   // Inform the Frame Information that we have a patchpoint in this function.
9776   FuncInfo.MF->getFrameInfo().setHasPatchPoint();
9777 }
9778 
9779 void SelectionDAGBuilder::visitVectorReduce(const CallInst &I,
9780                                             unsigned Intrinsic) {
9781   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9782   SDValue Op1 = getValue(I.getArgOperand(0));
9783   SDValue Op2;
9784   if (I.arg_size() > 1)
9785     Op2 = getValue(I.getArgOperand(1));
9786   SDLoc dl = getCurSDLoc();
9787   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
9788   SDValue Res;
9789   SDNodeFlags SDFlags;
9790   if (auto *FPMO = dyn_cast<FPMathOperator>(&I))
9791     SDFlags.copyFMF(*FPMO);
9792 
9793   switch (Intrinsic) {
9794   case Intrinsic::vector_reduce_fadd:
9795     if (SDFlags.hasAllowReassociation())
9796       Res = DAG.getNode(ISD::FADD, dl, VT, Op1,
9797                         DAG.getNode(ISD::VECREDUCE_FADD, dl, VT, Op2, SDFlags),
9798                         SDFlags);
9799     else
9800       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FADD, dl, VT, Op1, Op2, SDFlags);
9801     break;
9802   case Intrinsic::vector_reduce_fmul:
9803     if (SDFlags.hasAllowReassociation())
9804       Res = DAG.getNode(ISD::FMUL, dl, VT, Op1,
9805                         DAG.getNode(ISD::VECREDUCE_FMUL, dl, VT, Op2, SDFlags),
9806                         SDFlags);
9807     else
9808       Res = DAG.getNode(ISD::VECREDUCE_SEQ_FMUL, dl, VT, Op1, Op2, SDFlags);
9809     break;
9810   case Intrinsic::vector_reduce_add:
9811     Res = DAG.getNode(ISD::VECREDUCE_ADD, dl, VT, Op1);
9812     break;
9813   case Intrinsic::vector_reduce_mul:
9814     Res = DAG.getNode(ISD::VECREDUCE_MUL, dl, VT, Op1);
9815     break;
9816   case Intrinsic::vector_reduce_and:
9817     Res = DAG.getNode(ISD::VECREDUCE_AND, dl, VT, Op1);
9818     break;
9819   case Intrinsic::vector_reduce_or:
9820     Res = DAG.getNode(ISD::VECREDUCE_OR, dl, VT, Op1);
9821     break;
9822   case Intrinsic::vector_reduce_xor:
9823     Res = DAG.getNode(ISD::VECREDUCE_XOR, dl, VT, Op1);
9824     break;
9825   case Intrinsic::vector_reduce_smax:
9826     Res = DAG.getNode(ISD::VECREDUCE_SMAX, dl, VT, Op1);
9827     break;
9828   case Intrinsic::vector_reduce_smin:
9829     Res = DAG.getNode(ISD::VECREDUCE_SMIN, dl, VT, Op1);
9830     break;
9831   case Intrinsic::vector_reduce_umax:
9832     Res = DAG.getNode(ISD::VECREDUCE_UMAX, dl, VT, Op1);
9833     break;
9834   case Intrinsic::vector_reduce_umin:
9835     Res = DAG.getNode(ISD::VECREDUCE_UMIN, dl, VT, Op1);
9836     break;
9837   case Intrinsic::vector_reduce_fmax:
9838     Res = DAG.getNode(ISD::VECREDUCE_FMAX, dl, VT, Op1, SDFlags);
9839     break;
9840   case Intrinsic::vector_reduce_fmin:
9841     Res = DAG.getNode(ISD::VECREDUCE_FMIN, dl, VT, Op1, SDFlags);
9842     break;
9843   default:
9844     llvm_unreachable("Unhandled vector reduce intrinsic");
9845   }
9846   setValue(&I, Res);
9847 }
9848 
9849 /// Returns an AttributeList representing the attributes applied to the return
9850 /// value of the given call.
9851 static AttributeList getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
9852   SmallVector<Attribute::AttrKind, 2> Attrs;
9853   if (CLI.RetSExt)
9854     Attrs.push_back(Attribute::SExt);
9855   if (CLI.RetZExt)
9856     Attrs.push_back(Attribute::ZExt);
9857   if (CLI.IsInReg)
9858     Attrs.push_back(Attribute::InReg);
9859 
9860   return AttributeList::get(CLI.RetTy->getContext(), AttributeList::ReturnIndex,
9861                             Attrs);
9862 }
9863 
9864 /// TargetLowering::LowerCallTo - This is the default LowerCallTo
9865 /// implementation, which just calls LowerCall.
9866 /// FIXME: When all targets are
9867 /// migrated to using LowerCall, this hook should be integrated into SDISel.
9868 std::pair<SDValue, SDValue>
9869 TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
9870   // Handle the incoming return values from the call.
9871   CLI.Ins.clear();
9872   Type *OrigRetTy = CLI.RetTy;
9873   SmallVector<EVT, 4> RetTys;
9874   SmallVector<uint64_t, 4> Offsets;
9875   auto &DL = CLI.DAG.getDataLayout();
9876   ComputeValueVTs(*this, DL, CLI.RetTy, RetTys, &Offsets);
9877 
9878   if (CLI.IsPostTypeLegalization) {
9879     // If we are lowering a libcall after legalization, split the return type.
9880     SmallVector<EVT, 4> OldRetTys;
9881     SmallVector<uint64_t, 4> OldOffsets;
9882     RetTys.swap(OldRetTys);
9883     Offsets.swap(OldOffsets);
9884 
9885     for (size_t i = 0, e = OldRetTys.size(); i != e; ++i) {
9886       EVT RetVT = OldRetTys[i];
9887       uint64_t Offset = OldOffsets[i];
9888       MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), RetVT);
9889       unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), RetVT);
9890       unsigned RegisterVTByteSZ = RegisterVT.getSizeInBits() / 8;
9891       RetTys.append(NumRegs, RegisterVT);
9892       for (unsigned j = 0; j != NumRegs; ++j)
9893         Offsets.push_back(Offset + j * RegisterVTByteSZ);
9894     }
9895   }
9896 
9897   SmallVector<ISD::OutputArg, 4> Outs;
9898   GetReturnInfo(CLI.CallConv, CLI.RetTy, getReturnAttrs(CLI), Outs, *this, DL);
9899 
9900   bool CanLowerReturn =
9901       this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
9902                            CLI.IsVarArg, Outs, CLI.RetTy->getContext());
9903 
9904   SDValue DemoteStackSlot;
9905   int DemoteStackIdx = -100;
9906   if (!CanLowerReturn) {
9907     // FIXME: equivalent assert?
9908     // assert(!CS.hasInAllocaArgument() &&
9909     //        "sret demotion is incompatible with inalloca");
9910     uint64_t TySize = DL.getTypeAllocSize(CLI.RetTy);
9911     Align Alignment = DL.getPrefTypeAlign(CLI.RetTy);
9912     MachineFunction &MF = CLI.DAG.getMachineFunction();
9913     DemoteStackIdx =
9914         MF.getFrameInfo().CreateStackObject(TySize, Alignment, false);
9915     Type *StackSlotPtrType = PointerType::get(CLI.RetTy,
9916                                               DL.getAllocaAddrSpace());
9917 
9918     DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getFrameIndexTy(DL));
9919     ArgListEntry Entry;
9920     Entry.Node = DemoteStackSlot;
9921     Entry.Ty = StackSlotPtrType;
9922     Entry.IsSExt = false;
9923     Entry.IsZExt = false;
9924     Entry.IsInReg = false;
9925     Entry.IsSRet = true;
9926     Entry.IsNest = false;
9927     Entry.IsByVal = false;
9928     Entry.IsByRef = false;
9929     Entry.IsReturned = false;
9930     Entry.IsSwiftSelf = false;
9931     Entry.IsSwiftAsync = false;
9932     Entry.IsSwiftError = false;
9933     Entry.IsCFGuardTarget = false;
9934     Entry.Alignment = Alignment;
9935     CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
9936     CLI.NumFixedArgs += 1;
9937     CLI.getArgs()[0].IndirectType = CLI.RetTy;
9938     CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
9939 
9940     // sret demotion isn't compatible with tail-calls, since the sret argument
9941     // points into the callers stack frame.
9942     CLI.IsTailCall = false;
9943   } else {
9944     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
9945         CLI.RetTy, CLI.CallConv, CLI.IsVarArg, DL);
9946     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
9947       ISD::ArgFlagsTy Flags;
9948       if (NeedsRegBlock) {
9949         Flags.setInConsecutiveRegs();
9950         if (I == RetTys.size() - 1)
9951           Flags.setInConsecutiveRegsLast();
9952       }
9953       EVT VT = RetTys[I];
9954       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
9955                                                      CLI.CallConv, VT);
9956       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
9957                                                        CLI.CallConv, VT);
9958       for (unsigned i = 0; i != NumRegs; ++i) {
9959         ISD::InputArg MyFlags;
9960         MyFlags.Flags = Flags;
9961         MyFlags.VT = RegisterVT;
9962         MyFlags.ArgVT = VT;
9963         MyFlags.Used = CLI.IsReturnValueUsed;
9964         if (CLI.RetTy->isPointerTy()) {
9965           MyFlags.Flags.setPointer();
9966           MyFlags.Flags.setPointerAddrSpace(
9967               cast<PointerType>(CLI.RetTy)->getAddressSpace());
9968         }
9969         if (CLI.RetSExt)
9970           MyFlags.Flags.setSExt();
9971         if (CLI.RetZExt)
9972           MyFlags.Flags.setZExt();
9973         if (CLI.IsInReg)
9974           MyFlags.Flags.setInReg();
9975         CLI.Ins.push_back(MyFlags);
9976       }
9977     }
9978   }
9979 
9980   // We push in swifterror return as the last element of CLI.Ins.
9981   ArgListTy &Args = CLI.getArgs();
9982   if (supportSwiftError()) {
9983     for (const ArgListEntry &Arg : Args) {
9984       if (Arg.IsSwiftError) {
9985         ISD::InputArg MyFlags;
9986         MyFlags.VT = getPointerTy(DL);
9987         MyFlags.ArgVT = EVT(getPointerTy(DL));
9988         MyFlags.Flags.setSwiftError();
9989         CLI.Ins.push_back(MyFlags);
9990       }
9991     }
9992   }
9993 
9994   // Handle all of the outgoing arguments.
9995   CLI.Outs.clear();
9996   CLI.OutVals.clear();
9997   for (unsigned i = 0, e = Args.size(); i != e; ++i) {
9998     SmallVector<EVT, 4> ValueVTs;
9999     ComputeValueVTs(*this, DL, Args[i].Ty, ValueVTs);
10000     // FIXME: Split arguments if CLI.IsPostTypeLegalization
10001     Type *FinalType = Args[i].Ty;
10002     if (Args[i].IsByVal)
10003       FinalType = Args[i].IndirectType;
10004     bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
10005         FinalType, CLI.CallConv, CLI.IsVarArg, DL);
10006     for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
10007          ++Value) {
10008       EVT VT = ValueVTs[Value];
10009       Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
10010       SDValue Op = SDValue(Args[i].Node.getNode(),
10011                            Args[i].Node.getResNo() + Value);
10012       ISD::ArgFlagsTy Flags;
10013 
10014       // Certain targets (such as MIPS), may have a different ABI alignment
10015       // for a type depending on the context. Give the target a chance to
10016       // specify the alignment it wants.
10017       const Align OriginalAlignment(getABIAlignmentForCallingConv(ArgTy, DL));
10018       Flags.setOrigAlign(OriginalAlignment);
10019 
10020       if (Args[i].Ty->isPointerTy()) {
10021         Flags.setPointer();
10022         Flags.setPointerAddrSpace(
10023             cast<PointerType>(Args[i].Ty)->getAddressSpace());
10024       }
10025       if (Args[i].IsZExt)
10026         Flags.setZExt();
10027       if (Args[i].IsSExt)
10028         Flags.setSExt();
10029       if (Args[i].IsInReg) {
10030         // If we are using vectorcall calling convention, a structure that is
10031         // passed InReg - is surely an HVA
10032         if (CLI.CallConv == CallingConv::X86_VectorCall &&
10033             isa<StructType>(FinalType)) {
10034           // The first value of a structure is marked
10035           if (0 == Value)
10036             Flags.setHvaStart();
10037           Flags.setHva();
10038         }
10039         // Set InReg Flag
10040         Flags.setInReg();
10041       }
10042       if (Args[i].IsSRet)
10043         Flags.setSRet();
10044       if (Args[i].IsSwiftSelf)
10045         Flags.setSwiftSelf();
10046       if (Args[i].IsSwiftAsync)
10047         Flags.setSwiftAsync();
10048       if (Args[i].IsSwiftError)
10049         Flags.setSwiftError();
10050       if (Args[i].IsCFGuardTarget)
10051         Flags.setCFGuardTarget();
10052       if (Args[i].IsByVal)
10053         Flags.setByVal();
10054       if (Args[i].IsByRef)
10055         Flags.setByRef();
10056       if (Args[i].IsPreallocated) {
10057         Flags.setPreallocated();
10058         // Set the byval flag for CCAssignFn callbacks that don't know about
10059         // preallocated.  This way we can know how many bytes we should've
10060         // allocated and how many bytes a callee cleanup function will pop.  If
10061         // we port preallocated to more targets, we'll have to add custom
10062         // preallocated handling in the various CC lowering callbacks.
10063         Flags.setByVal();
10064       }
10065       if (Args[i].IsInAlloca) {
10066         Flags.setInAlloca();
10067         // Set the byval flag for CCAssignFn callbacks that don't know about
10068         // inalloca.  This way we can know how many bytes we should've allocated
10069         // and how many bytes a callee cleanup function will pop.  If we port
10070         // inalloca to more targets, we'll have to add custom inalloca handling
10071         // in the various CC lowering callbacks.
10072         Flags.setByVal();
10073       }
10074       Align MemAlign;
10075       if (Args[i].IsByVal || Args[i].IsInAlloca || Args[i].IsPreallocated) {
10076         unsigned FrameSize = DL.getTypeAllocSize(Args[i].IndirectType);
10077         Flags.setByValSize(FrameSize);
10078 
10079         // info is not there but there are cases it cannot get right.
10080         if (auto MA = Args[i].Alignment)
10081           MemAlign = *MA;
10082         else
10083           MemAlign = Align(getByValTypeAlignment(Args[i].IndirectType, DL));
10084       } else if (auto MA = Args[i].Alignment) {
10085         MemAlign = *MA;
10086       } else {
10087         MemAlign = OriginalAlignment;
10088       }
10089       Flags.setMemAlign(MemAlign);
10090       if (Args[i].IsNest)
10091         Flags.setNest();
10092       if (NeedsRegBlock)
10093         Flags.setInConsecutiveRegs();
10094 
10095       MVT PartVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10096                                                  CLI.CallConv, VT);
10097       unsigned NumParts = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10098                                                         CLI.CallConv, VT);
10099       SmallVector<SDValue, 4> Parts(NumParts);
10100       ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
10101 
10102       if (Args[i].IsSExt)
10103         ExtendKind = ISD::SIGN_EXTEND;
10104       else if (Args[i].IsZExt)
10105         ExtendKind = ISD::ZERO_EXTEND;
10106 
10107       // Conservatively only handle 'returned' on non-vectors that can be lowered,
10108       // for now.
10109       if (Args[i].IsReturned && !Op.getValueType().isVector() &&
10110           CanLowerReturn) {
10111         assert((CLI.RetTy == Args[i].Ty ||
10112                 (CLI.RetTy->isPointerTy() && Args[i].Ty->isPointerTy() &&
10113                  CLI.RetTy->getPointerAddressSpace() ==
10114                      Args[i].Ty->getPointerAddressSpace())) &&
10115                RetTys.size() == NumValues && "unexpected use of 'returned'");
10116         // Before passing 'returned' to the target lowering code, ensure that
10117         // either the register MVT and the actual EVT are the same size or that
10118         // the return value and argument are extended in the same way; in these
10119         // cases it's safe to pass the argument register value unchanged as the
10120         // return register value (although it's at the target's option whether
10121         // to do so)
10122         // TODO: allow code generation to take advantage of partially preserved
10123         // registers rather than clobbering the entire register when the
10124         // parameter extension method is not compatible with the return
10125         // extension method
10126         if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
10127             (ExtendKind != ISD::ANY_EXTEND && CLI.RetSExt == Args[i].IsSExt &&
10128              CLI.RetZExt == Args[i].IsZExt))
10129           Flags.setReturned();
10130       }
10131 
10132       getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT, CLI.CB,
10133                      CLI.CallConv, ExtendKind);
10134 
10135       for (unsigned j = 0; j != NumParts; ++j) {
10136         // if it isn't first piece, alignment must be 1
10137         // For scalable vectors the scalable part is currently handled
10138         // by individual targets, so we just use the known minimum size here.
10139         ISD::OutputArg MyFlags(
10140             Flags, Parts[j].getValueType().getSimpleVT(), VT,
10141             i < CLI.NumFixedArgs, i,
10142             j * Parts[j].getValueType().getStoreSize().getKnownMinValue());
10143         if (NumParts > 1 && j == 0)
10144           MyFlags.Flags.setSplit();
10145         else if (j != 0) {
10146           MyFlags.Flags.setOrigAlign(Align(1));
10147           if (j == NumParts - 1)
10148             MyFlags.Flags.setSplitEnd();
10149         }
10150 
10151         CLI.Outs.push_back(MyFlags);
10152         CLI.OutVals.push_back(Parts[j]);
10153       }
10154 
10155       if (NeedsRegBlock && Value == NumValues - 1)
10156         CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
10157     }
10158   }
10159 
10160   SmallVector<SDValue, 4> InVals;
10161   CLI.Chain = LowerCall(CLI, InVals);
10162 
10163   // Update CLI.InVals to use outside of this function.
10164   CLI.InVals = InVals;
10165 
10166   // Verify that the target's LowerCall behaved as expected.
10167   assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
10168          "LowerCall didn't return a valid chain!");
10169   assert((!CLI.IsTailCall || InVals.empty()) &&
10170          "LowerCall emitted a return value for a tail call!");
10171   assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
10172          "LowerCall didn't emit the correct number of values!");
10173 
10174   // For a tail call, the return value is merely live-out and there aren't
10175   // any nodes in the DAG representing it. Return a special value to
10176   // indicate that a tail call has been emitted and no more Instructions
10177   // should be processed in the current block.
10178   if (CLI.IsTailCall) {
10179     CLI.DAG.setRoot(CLI.Chain);
10180     return std::make_pair(SDValue(), SDValue());
10181   }
10182 
10183 #ifndef NDEBUG
10184   for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
10185     assert(InVals[i].getNode() && "LowerCall emitted a null value!");
10186     assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
10187            "LowerCall emitted a value with the wrong type!");
10188   }
10189 #endif
10190 
10191   SmallVector<SDValue, 4> ReturnValues;
10192   if (!CanLowerReturn) {
10193     // The instruction result is the result of loading from the
10194     // hidden sret parameter.
10195     SmallVector<EVT, 1> PVTs;
10196     Type *PtrRetTy = OrigRetTy->getPointerTo(DL.getAllocaAddrSpace());
10197 
10198     ComputeValueVTs(*this, DL, PtrRetTy, PVTs);
10199     assert(PVTs.size() == 1 && "Pointers should fit in one register");
10200     EVT PtrVT = PVTs[0];
10201 
10202     unsigned NumValues = RetTys.size();
10203     ReturnValues.resize(NumValues);
10204     SmallVector<SDValue, 4> Chains(NumValues);
10205 
10206     // An aggregate return value cannot wrap around the address space, so
10207     // offsets to its parts don't wrap either.
10208     SDNodeFlags Flags;
10209     Flags.setNoUnsignedWrap(true);
10210 
10211     MachineFunction &MF = CLI.DAG.getMachineFunction();
10212     Align HiddenSRetAlign = MF.getFrameInfo().getObjectAlign(DemoteStackIdx);
10213     for (unsigned i = 0; i < NumValues; ++i) {
10214       SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
10215                                     CLI.DAG.getConstant(Offsets[i], CLI.DL,
10216                                                         PtrVT), Flags);
10217       SDValue L = CLI.DAG.getLoad(
10218           RetTys[i], CLI.DL, CLI.Chain, Add,
10219           MachinePointerInfo::getFixedStack(CLI.DAG.getMachineFunction(),
10220                                             DemoteStackIdx, Offsets[i]),
10221           HiddenSRetAlign);
10222       ReturnValues[i] = L;
10223       Chains[i] = L.getValue(1);
10224     }
10225 
10226     CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
10227   } else {
10228     // Collect the legal value parts into potentially illegal values
10229     // that correspond to the original function's return values.
10230     std::optional<ISD::NodeType> AssertOp;
10231     if (CLI.RetSExt)
10232       AssertOp = ISD::AssertSext;
10233     else if (CLI.RetZExt)
10234       AssertOp = ISD::AssertZext;
10235     unsigned CurReg = 0;
10236     for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
10237       EVT VT = RetTys[I];
10238       MVT RegisterVT = getRegisterTypeForCallingConv(CLI.RetTy->getContext(),
10239                                                      CLI.CallConv, VT);
10240       unsigned NumRegs = getNumRegistersForCallingConv(CLI.RetTy->getContext(),
10241                                                        CLI.CallConv, VT);
10242 
10243       ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
10244                                               NumRegs, RegisterVT, VT, nullptr,
10245                                               CLI.CallConv, AssertOp));
10246       CurReg += NumRegs;
10247     }
10248 
10249     // For a function returning void, there is no return value. We can't create
10250     // such a node, so we just return a null return value in that case. In
10251     // that case, nothing will actually look at the value.
10252     if (ReturnValues.empty())
10253       return std::make_pair(SDValue(), CLI.Chain);
10254   }
10255 
10256   SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
10257                                 CLI.DAG.getVTList(RetTys), ReturnValues);
10258   return std::make_pair(Res, CLI.Chain);
10259 }
10260 
10261 /// Places new result values for the node in Results (their number
10262 /// and types must exactly match those of the original return values of
10263 /// the node), or leaves Results empty, which indicates that the node is not
10264 /// to be custom lowered after all.
10265 void TargetLowering::LowerOperationWrapper(SDNode *N,
10266                                            SmallVectorImpl<SDValue> &Results,
10267                                            SelectionDAG &DAG) const {
10268   SDValue Res = LowerOperation(SDValue(N, 0), DAG);
10269 
10270   if (!Res.getNode())
10271     return;
10272 
10273   // If the original node has one result, take the return value from
10274   // LowerOperation as is. It might not be result number 0.
10275   if (N->getNumValues() == 1) {
10276     Results.push_back(Res);
10277     return;
10278   }
10279 
10280   // If the original node has multiple results, then the return node should
10281   // have the same number of results.
10282   assert((N->getNumValues() == Res->getNumValues()) &&
10283       "Lowering returned the wrong number of results!");
10284 
10285   // Places new result values base on N result number.
10286   for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
10287     Results.push_back(Res.getValue(I));
10288 }
10289 
10290 SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
10291   llvm_unreachable("LowerOperation not implemented for this target!");
10292 }
10293 
10294 void SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V,
10295                                                      unsigned Reg,
10296                                                      ISD::NodeType ExtendType) {
10297   SDValue Op = getNonRegisterValue(V);
10298   assert((Op.getOpcode() != ISD::CopyFromReg ||
10299           cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
10300          "Copy from a reg to the same reg!");
10301   assert(!Register::isPhysicalRegister(Reg) && "Is a physreg");
10302 
10303   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10304   // If this is an InlineAsm we have to match the registers required, not the
10305   // notional registers required by the type.
10306 
10307   RegsForValue RFV(V->getContext(), TLI, DAG.getDataLayout(), Reg, V->getType(),
10308                    std::nullopt); // This is not an ABI copy.
10309   SDValue Chain = DAG.getEntryNode();
10310 
10311   if (ExtendType == ISD::ANY_EXTEND) {
10312     auto PreferredExtendIt = FuncInfo.PreferredExtendType.find(V);
10313     if (PreferredExtendIt != FuncInfo.PreferredExtendType.end())
10314       ExtendType = PreferredExtendIt->second;
10315   }
10316   RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
10317   PendingExports.push_back(Chain);
10318 }
10319 
10320 #include "llvm/CodeGen/SelectionDAGISel.h"
10321 
10322 /// isOnlyUsedInEntryBlock - If the specified argument is only used in the
10323 /// entry block, return true.  This includes arguments used by switches, since
10324 /// the switch may expand into multiple basic blocks.
10325 static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
10326   // With FastISel active, we may be splitting blocks, so force creation
10327   // of virtual registers for all non-dead arguments.
10328   if (FastISel)
10329     return A->use_empty();
10330 
10331   const BasicBlock &Entry = A->getParent()->front();
10332   for (const User *U : A->users())
10333     if (cast<Instruction>(U)->getParent() != &Entry || isa<SwitchInst>(U))
10334       return false;  // Use not in entry block.
10335 
10336   return true;
10337 }
10338 
10339 using ArgCopyElisionMapTy =
10340     DenseMap<const Argument *,
10341              std::pair<const AllocaInst *, const StoreInst *>>;
10342 
10343 /// Scan the entry block of the function in FuncInfo for arguments that look
10344 /// like copies into a local alloca. Record any copied arguments in
10345 /// ArgCopyElisionCandidates.
10346 static void
10347 findArgumentCopyElisionCandidates(const DataLayout &DL,
10348                                   FunctionLoweringInfo *FuncInfo,
10349                                   ArgCopyElisionMapTy &ArgCopyElisionCandidates) {
10350   // Record the state of every static alloca used in the entry block. Argument
10351   // allocas are all used in the entry block, so we need approximately as many
10352   // entries as we have arguments.
10353   enum StaticAllocaInfo { Unknown, Clobbered, Elidable };
10354   SmallDenseMap<const AllocaInst *, StaticAllocaInfo, 8> StaticAllocas;
10355   unsigned NumArgs = FuncInfo->Fn->arg_size();
10356   StaticAllocas.reserve(NumArgs * 2);
10357 
10358   auto GetInfoIfStaticAlloca = [&](const Value *V) -> StaticAllocaInfo * {
10359     if (!V)
10360       return nullptr;
10361     V = V->stripPointerCasts();
10362     const auto *AI = dyn_cast<AllocaInst>(V);
10363     if (!AI || !AI->isStaticAlloca() || !FuncInfo->StaticAllocaMap.count(AI))
10364       return nullptr;
10365     auto Iter = StaticAllocas.insert({AI, Unknown});
10366     return &Iter.first->second;
10367   };
10368 
10369   // Look for stores of arguments to static allocas. Look through bitcasts and
10370   // GEPs to handle type coercions, as long as the alloca is fully initialized
10371   // by the store. Any non-store use of an alloca escapes it and any subsequent
10372   // unanalyzed store might write it.
10373   // FIXME: Handle structs initialized with multiple stores.
10374   for (const Instruction &I : FuncInfo->Fn->getEntryBlock()) {
10375     // Look for stores, and handle non-store uses conservatively.
10376     const auto *SI = dyn_cast<StoreInst>(&I);
10377     if (!SI) {
10378       // We will look through cast uses, so ignore them completely.
10379       if (I.isCast())
10380         continue;
10381       // Ignore debug info and pseudo op intrinsics, they don't escape or store
10382       // to allocas.
10383       if (I.isDebugOrPseudoInst())
10384         continue;
10385       // This is an unknown instruction. Assume it escapes or writes to all
10386       // static alloca operands.
10387       for (const Use &U : I.operands()) {
10388         if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(U))
10389           *Info = StaticAllocaInfo::Clobbered;
10390       }
10391       continue;
10392     }
10393 
10394     // If the stored value is a static alloca, mark it as escaped.
10395     if (StaticAllocaInfo *Info = GetInfoIfStaticAlloca(SI->getValueOperand()))
10396       *Info = StaticAllocaInfo::Clobbered;
10397 
10398     // Check if the destination is a static alloca.
10399     const Value *Dst = SI->getPointerOperand()->stripPointerCasts();
10400     StaticAllocaInfo *Info = GetInfoIfStaticAlloca(Dst);
10401     if (!Info)
10402       continue;
10403     const AllocaInst *AI = cast<AllocaInst>(Dst);
10404 
10405     // Skip allocas that have been initialized or clobbered.
10406     if (*Info != StaticAllocaInfo::Unknown)
10407       continue;
10408 
10409     // Check if the stored value is an argument, and that this store fully
10410     // initializes the alloca.
10411     // If the argument type has padding bits we can't directly forward a pointer
10412     // as the upper bits may contain garbage.
10413     // Don't elide copies from the same argument twice.
10414     const Value *Val = SI->getValueOperand()->stripPointerCasts();
10415     const auto *Arg = dyn_cast<Argument>(Val);
10416     if (!Arg || Arg->hasPassPointeeByValueCopyAttr() ||
10417         Arg->getType()->isEmptyTy() ||
10418         DL.getTypeStoreSize(Arg->getType()) !=
10419             DL.getTypeAllocSize(AI->getAllocatedType()) ||
10420         !DL.typeSizeEqualsStoreSize(Arg->getType()) ||
10421         ArgCopyElisionCandidates.count(Arg)) {
10422       *Info = StaticAllocaInfo::Clobbered;
10423       continue;
10424     }
10425 
10426     LLVM_DEBUG(dbgs() << "Found argument copy elision candidate: " << *AI
10427                       << '\n');
10428 
10429     // Mark this alloca and store for argument copy elision.
10430     *Info = StaticAllocaInfo::Elidable;
10431     ArgCopyElisionCandidates.insert({Arg, {AI, SI}});
10432 
10433     // Stop scanning if we've seen all arguments. This will happen early in -O0
10434     // builds, which is useful, because -O0 builds have large entry blocks and
10435     // many allocas.
10436     if (ArgCopyElisionCandidates.size() == NumArgs)
10437       break;
10438   }
10439 }
10440 
10441 /// Try to elide argument copies from memory into a local alloca. Succeeds if
10442 /// ArgVal is a load from a suitable fixed stack object.
10443 static void tryToElideArgumentCopy(
10444     FunctionLoweringInfo &FuncInfo, SmallVectorImpl<SDValue> &Chains,
10445     DenseMap<int, int> &ArgCopyElisionFrameIndexMap,
10446     SmallPtrSetImpl<const Instruction *> &ElidedArgCopyInstrs,
10447     ArgCopyElisionMapTy &ArgCopyElisionCandidates, const Argument &Arg,
10448     SDValue ArgVal, bool &ArgHasUses) {
10449   // Check if this is a load from a fixed stack object.
10450   auto *LNode = dyn_cast<LoadSDNode>(ArgVal);
10451   if (!LNode)
10452     return;
10453   auto *FINode = dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode());
10454   if (!FINode)
10455     return;
10456 
10457   // Check that the fixed stack object is the right size and alignment.
10458   // Look at the alignment that the user wrote on the alloca instead of looking
10459   // at the stack object.
10460   auto ArgCopyIter = ArgCopyElisionCandidates.find(&Arg);
10461   assert(ArgCopyIter != ArgCopyElisionCandidates.end());
10462   const AllocaInst *AI = ArgCopyIter->second.first;
10463   int FixedIndex = FINode->getIndex();
10464   int &AllocaIndex = FuncInfo.StaticAllocaMap[AI];
10465   int OldIndex = AllocaIndex;
10466   MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
10467   if (MFI.getObjectSize(FixedIndex) != MFI.getObjectSize(OldIndex)) {
10468     LLVM_DEBUG(
10469         dbgs() << "  argument copy elision failed due to bad fixed stack "
10470                   "object size\n");
10471     return;
10472   }
10473   Align RequiredAlignment = AI->getAlign();
10474   if (MFI.getObjectAlign(FixedIndex) < RequiredAlignment) {
10475     LLVM_DEBUG(dbgs() << "  argument copy elision failed: alignment of alloca "
10476                          "greater than stack argument alignment ("
10477                       << DebugStr(RequiredAlignment) << " vs "
10478                       << DebugStr(MFI.getObjectAlign(FixedIndex)) << ")\n");
10479     return;
10480   }
10481 
10482   // Perform the elision. Delete the old stack object and replace its only use
10483   // in the variable info map. Mark the stack object as mutable.
10484   LLVM_DEBUG({
10485     dbgs() << "Eliding argument copy from " << Arg << " to " << *AI << '\n'
10486            << "  Replacing frame index " << OldIndex << " with " << FixedIndex
10487            << '\n';
10488   });
10489   MFI.RemoveStackObject(OldIndex);
10490   MFI.setIsImmutableObjectIndex(FixedIndex, false);
10491   AllocaIndex = FixedIndex;
10492   ArgCopyElisionFrameIndexMap.insert({OldIndex, FixedIndex});
10493   Chains.push_back(ArgVal.getValue(1));
10494 
10495   // Avoid emitting code for the store implementing the copy.
10496   const StoreInst *SI = ArgCopyIter->second.second;
10497   ElidedArgCopyInstrs.insert(SI);
10498 
10499   // Check for uses of the argument again so that we can avoid exporting ArgVal
10500   // if it is't used by anything other than the store.
10501   for (const Value *U : Arg.users()) {
10502     if (U != SI) {
10503       ArgHasUses = true;
10504       break;
10505     }
10506   }
10507 }
10508 
10509 void SelectionDAGISel::LowerArguments(const Function &F) {
10510   SelectionDAG &DAG = SDB->DAG;
10511   SDLoc dl = SDB->getCurSDLoc();
10512   const DataLayout &DL = DAG.getDataLayout();
10513   SmallVector<ISD::InputArg, 16> Ins;
10514 
10515   // In Naked functions we aren't going to save any registers.
10516   if (F.hasFnAttribute(Attribute::Naked))
10517     return;
10518 
10519   if (!FuncInfo->CanLowerReturn) {
10520     // Put in an sret pointer parameter before all the other parameters.
10521     SmallVector<EVT, 1> ValueVTs;
10522     ComputeValueVTs(*TLI, DAG.getDataLayout(),
10523                     F.getReturnType()->getPointerTo(
10524                         DAG.getDataLayout().getAllocaAddrSpace()),
10525                     ValueVTs);
10526 
10527     // NOTE: Assuming that a pointer will never break down to more than one VT
10528     // or one register.
10529     ISD::ArgFlagsTy Flags;
10530     Flags.setSRet();
10531     MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
10532     ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
10533                          ISD::InputArg::NoArgIndex, 0);
10534     Ins.push_back(RetArg);
10535   }
10536 
10537   // Look for stores of arguments to static allocas. Mark such arguments with a
10538   // flag to ask the target to give us the memory location of that argument if
10539   // available.
10540   ArgCopyElisionMapTy ArgCopyElisionCandidates;
10541   findArgumentCopyElisionCandidates(DL, FuncInfo.get(),
10542                                     ArgCopyElisionCandidates);
10543 
10544   // Set up the incoming argument description vector.
10545   for (const Argument &Arg : F.args()) {
10546     unsigned ArgNo = Arg.getArgNo();
10547     SmallVector<EVT, 4> ValueVTs;
10548     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
10549     bool isArgValueUsed = !Arg.use_empty();
10550     unsigned PartBase = 0;
10551     Type *FinalType = Arg.getType();
10552     if (Arg.hasAttribute(Attribute::ByVal))
10553       FinalType = Arg.getParamByValType();
10554     bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
10555         FinalType, F.getCallingConv(), F.isVarArg(), DL);
10556     for (unsigned Value = 0, NumValues = ValueVTs.size();
10557          Value != NumValues; ++Value) {
10558       EVT VT = ValueVTs[Value];
10559       Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
10560       ISD::ArgFlagsTy Flags;
10561 
10562 
10563       if (Arg.getType()->isPointerTy()) {
10564         Flags.setPointer();
10565         Flags.setPointerAddrSpace(
10566             cast<PointerType>(Arg.getType())->getAddressSpace());
10567       }
10568       if (Arg.hasAttribute(Attribute::ZExt))
10569         Flags.setZExt();
10570       if (Arg.hasAttribute(Attribute::SExt))
10571         Flags.setSExt();
10572       if (Arg.hasAttribute(Attribute::InReg)) {
10573         // If we are using vectorcall calling convention, a structure that is
10574         // passed InReg - is surely an HVA
10575         if (F.getCallingConv() == CallingConv::X86_VectorCall &&
10576             isa<StructType>(Arg.getType())) {
10577           // The first value of a structure is marked
10578           if (0 == Value)
10579             Flags.setHvaStart();
10580           Flags.setHva();
10581         }
10582         // Set InReg Flag
10583         Flags.setInReg();
10584       }
10585       if (Arg.hasAttribute(Attribute::StructRet))
10586         Flags.setSRet();
10587       if (Arg.hasAttribute(Attribute::SwiftSelf))
10588         Flags.setSwiftSelf();
10589       if (Arg.hasAttribute(Attribute::SwiftAsync))
10590         Flags.setSwiftAsync();
10591       if (Arg.hasAttribute(Attribute::SwiftError))
10592         Flags.setSwiftError();
10593       if (Arg.hasAttribute(Attribute::ByVal))
10594         Flags.setByVal();
10595       if (Arg.hasAttribute(Attribute::ByRef))
10596         Flags.setByRef();
10597       if (Arg.hasAttribute(Attribute::InAlloca)) {
10598         Flags.setInAlloca();
10599         // Set the byval flag for CCAssignFn callbacks that don't know about
10600         // inalloca.  This way we can know how many bytes we should've allocated
10601         // and how many bytes a callee cleanup function will pop.  If we port
10602         // inalloca to more targets, we'll have to add custom inalloca handling
10603         // in the various CC lowering callbacks.
10604         Flags.setByVal();
10605       }
10606       if (Arg.hasAttribute(Attribute::Preallocated)) {
10607         Flags.setPreallocated();
10608         // Set the byval flag for CCAssignFn callbacks that don't know about
10609         // preallocated.  This way we can know how many bytes we should've
10610         // allocated and how many bytes a callee cleanup function will pop.  If
10611         // we port preallocated to more targets, we'll have to add custom
10612         // preallocated handling in the various CC lowering callbacks.
10613         Flags.setByVal();
10614       }
10615 
10616       // Certain targets (such as MIPS), may have a different ABI alignment
10617       // for a type depending on the context. Give the target a chance to
10618       // specify the alignment it wants.
10619       const Align OriginalAlignment(
10620           TLI->getABIAlignmentForCallingConv(ArgTy, DL));
10621       Flags.setOrigAlign(OriginalAlignment);
10622 
10623       Align MemAlign;
10624       Type *ArgMemTy = nullptr;
10625       if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated() ||
10626           Flags.isByRef()) {
10627         if (!ArgMemTy)
10628           ArgMemTy = Arg.getPointeeInMemoryValueType();
10629 
10630         uint64_t MemSize = DL.getTypeAllocSize(ArgMemTy);
10631 
10632         // For in-memory arguments, size and alignment should be passed from FE.
10633         // BE will guess if this info is not there but there are cases it cannot
10634         // get right.
10635         if (auto ParamAlign = Arg.getParamStackAlign())
10636           MemAlign = *ParamAlign;
10637         else if ((ParamAlign = Arg.getParamAlign()))
10638           MemAlign = *ParamAlign;
10639         else
10640           MemAlign = Align(TLI->getByValTypeAlignment(ArgMemTy, DL));
10641         if (Flags.isByRef())
10642           Flags.setByRefSize(MemSize);
10643         else
10644           Flags.setByValSize(MemSize);
10645       } else if (auto ParamAlign = Arg.getParamStackAlign()) {
10646         MemAlign = *ParamAlign;
10647       } else {
10648         MemAlign = OriginalAlignment;
10649       }
10650       Flags.setMemAlign(MemAlign);
10651 
10652       if (Arg.hasAttribute(Attribute::Nest))
10653         Flags.setNest();
10654       if (NeedsRegBlock)
10655         Flags.setInConsecutiveRegs();
10656       if (ArgCopyElisionCandidates.count(&Arg))
10657         Flags.setCopyElisionCandidate();
10658       if (Arg.hasAttribute(Attribute::Returned))
10659         Flags.setReturned();
10660 
10661       MVT RegisterVT = TLI->getRegisterTypeForCallingConv(
10662           *CurDAG->getContext(), F.getCallingConv(), VT);
10663       unsigned NumRegs = TLI->getNumRegistersForCallingConv(
10664           *CurDAG->getContext(), F.getCallingConv(), VT);
10665       for (unsigned i = 0; i != NumRegs; ++i) {
10666         // For scalable vectors, use the minimum size; individual targets
10667         // are responsible for handling scalable vector arguments and
10668         // return values.
10669         ISD::InputArg MyFlags(
10670             Flags, RegisterVT, VT, isArgValueUsed, ArgNo,
10671             PartBase + i * RegisterVT.getStoreSize().getKnownMinValue());
10672         if (NumRegs > 1 && i == 0)
10673           MyFlags.Flags.setSplit();
10674         // if it isn't first piece, alignment must be 1
10675         else if (i > 0) {
10676           MyFlags.Flags.setOrigAlign(Align(1));
10677           if (i == NumRegs - 1)
10678             MyFlags.Flags.setSplitEnd();
10679         }
10680         Ins.push_back(MyFlags);
10681       }
10682       if (NeedsRegBlock && Value == NumValues - 1)
10683         Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
10684       PartBase += VT.getStoreSize().getKnownMinValue();
10685     }
10686   }
10687 
10688   // Call the target to set up the argument values.
10689   SmallVector<SDValue, 8> InVals;
10690   SDValue NewRoot = TLI->LowerFormalArguments(
10691       DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
10692 
10693   // Verify that the target's LowerFormalArguments behaved as expected.
10694   assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
10695          "LowerFormalArguments didn't return a valid chain!");
10696   assert(InVals.size() == Ins.size() &&
10697          "LowerFormalArguments didn't emit the correct number of values!");
10698   LLVM_DEBUG({
10699     for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
10700       assert(InVals[i].getNode() &&
10701              "LowerFormalArguments emitted a null value!");
10702       assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
10703              "LowerFormalArguments emitted a value with the wrong type!");
10704     }
10705   });
10706 
10707   // Update the DAG with the new chain value resulting from argument lowering.
10708   DAG.setRoot(NewRoot);
10709 
10710   // Set up the argument values.
10711   unsigned i = 0;
10712   if (!FuncInfo->CanLowerReturn) {
10713     // Create a virtual register for the sret pointer, and put in a copy
10714     // from the sret argument into it.
10715     SmallVector<EVT, 1> ValueVTs;
10716     ComputeValueVTs(*TLI, DAG.getDataLayout(),
10717                     F.getReturnType()->getPointerTo(
10718                         DAG.getDataLayout().getAllocaAddrSpace()),
10719                     ValueVTs);
10720     MVT VT = ValueVTs[0].getSimpleVT();
10721     MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
10722     std::optional<ISD::NodeType> AssertOp;
10723     SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT, VT,
10724                                         nullptr, F.getCallingConv(), AssertOp);
10725 
10726     MachineFunction& MF = SDB->DAG.getMachineFunction();
10727     MachineRegisterInfo& RegInfo = MF.getRegInfo();
10728     Register SRetReg =
10729         RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
10730     FuncInfo->DemoteRegister = SRetReg;
10731     NewRoot =
10732         SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
10733     DAG.setRoot(NewRoot);
10734 
10735     // i indexes lowered arguments.  Bump it past the hidden sret argument.
10736     ++i;
10737   }
10738 
10739   SmallVector<SDValue, 4> Chains;
10740   DenseMap<int, int> ArgCopyElisionFrameIndexMap;
10741   for (const Argument &Arg : F.args()) {
10742     SmallVector<SDValue, 4> ArgValues;
10743     SmallVector<EVT, 4> ValueVTs;
10744     ComputeValueVTs(*TLI, DAG.getDataLayout(), Arg.getType(), ValueVTs);
10745     unsigned NumValues = ValueVTs.size();
10746     if (NumValues == 0)
10747       continue;
10748 
10749     bool ArgHasUses = !Arg.use_empty();
10750 
10751     // Elide the copying store if the target loaded this argument from a
10752     // suitable fixed stack object.
10753     if (Ins[i].Flags.isCopyElisionCandidate()) {
10754       tryToElideArgumentCopy(*FuncInfo, Chains, ArgCopyElisionFrameIndexMap,
10755                              ElidedArgCopyInstrs, ArgCopyElisionCandidates, Arg,
10756                              InVals[i], ArgHasUses);
10757     }
10758 
10759     // If this argument is unused then remember its value. It is used to generate
10760     // debugging information.
10761     bool isSwiftErrorArg =
10762         TLI->supportSwiftError() &&
10763         Arg.hasAttribute(Attribute::SwiftError);
10764     if (!ArgHasUses && !isSwiftErrorArg) {
10765       SDB->setUnusedArgValue(&Arg, InVals[i]);
10766 
10767       // Also remember any frame index for use in FastISel.
10768       if (FrameIndexSDNode *FI =
10769           dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
10770         FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10771     }
10772 
10773     for (unsigned Val = 0; Val != NumValues; ++Val) {
10774       EVT VT = ValueVTs[Val];
10775       MVT PartVT = TLI->getRegisterTypeForCallingConv(*CurDAG->getContext(),
10776                                                       F.getCallingConv(), VT);
10777       unsigned NumParts = TLI->getNumRegistersForCallingConv(
10778           *CurDAG->getContext(), F.getCallingConv(), VT);
10779 
10780       // Even an apparent 'unused' swifterror argument needs to be returned. So
10781       // we do generate a copy for it that can be used on return from the
10782       // function.
10783       if (ArgHasUses || isSwiftErrorArg) {
10784         std::optional<ISD::NodeType> AssertOp;
10785         if (Arg.hasAttribute(Attribute::SExt))
10786           AssertOp = ISD::AssertSext;
10787         else if (Arg.hasAttribute(Attribute::ZExt))
10788           AssertOp = ISD::AssertZext;
10789 
10790         ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
10791                                              PartVT, VT, nullptr,
10792                                              F.getCallingConv(), AssertOp));
10793       }
10794 
10795       i += NumParts;
10796     }
10797 
10798     // We don't need to do anything else for unused arguments.
10799     if (ArgValues.empty())
10800       continue;
10801 
10802     // Note down frame index.
10803     if (FrameIndexSDNode *FI =
10804         dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
10805       FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10806 
10807     SDValue Res = DAG.getMergeValues(ArrayRef(ArgValues.data(), NumValues),
10808                                      SDB->getCurSDLoc());
10809 
10810     SDB->setValue(&Arg, Res);
10811     if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
10812       // We want to associate the argument with the frame index, among
10813       // involved operands, that correspond to the lowest address. The
10814       // getCopyFromParts function, called earlier, is swapping the order of
10815       // the operands to BUILD_PAIR depending on endianness. The result of
10816       // that swapping is that the least significant bits of the argument will
10817       // be in the first operand of the BUILD_PAIR node, and the most
10818       // significant bits will be in the second operand.
10819       unsigned LowAddressOp = DAG.getDataLayout().isBigEndian() ? 1 : 0;
10820       if (LoadSDNode *LNode =
10821           dyn_cast<LoadSDNode>(Res.getOperand(LowAddressOp).getNode()))
10822         if (FrameIndexSDNode *FI =
10823             dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
10824           FuncInfo->setArgumentFrameIndex(&Arg, FI->getIndex());
10825     }
10826 
10827     // Analyses past this point are naive and don't expect an assertion.
10828     if (Res.getOpcode() == ISD::AssertZext)
10829       Res = Res.getOperand(0);
10830 
10831     // Update the SwiftErrorVRegDefMap.
10832     if (Res.getOpcode() == ISD::CopyFromReg && isSwiftErrorArg) {
10833       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
10834       if (Register::isVirtualRegister(Reg))
10835         SwiftError->setCurrentVReg(FuncInfo->MBB, SwiftError->getFunctionArg(),
10836                                    Reg);
10837     }
10838 
10839     // If this argument is live outside of the entry block, insert a copy from
10840     // wherever we got it to the vreg that other BB's will reference it as.
10841     if (Res.getOpcode() == ISD::CopyFromReg) {
10842       // If we can, though, try to skip creating an unnecessary vreg.
10843       // FIXME: This isn't very clean... it would be nice to make this more
10844       // general.
10845       unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
10846       if (Register::isVirtualRegister(Reg)) {
10847         FuncInfo->ValueMap[&Arg] = Reg;
10848         continue;
10849       }
10850     }
10851     if (!isOnlyUsedInEntryBlock(&Arg, TM.Options.EnableFastISel)) {
10852       FuncInfo->InitializeRegForValue(&Arg);
10853       SDB->CopyToExportRegsIfNeeded(&Arg);
10854     }
10855   }
10856 
10857   if (!Chains.empty()) {
10858     Chains.push_back(NewRoot);
10859     NewRoot = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
10860   }
10861 
10862   DAG.setRoot(NewRoot);
10863 
10864   assert(i == InVals.size() && "Argument register count mismatch!");
10865 
10866   // If any argument copy elisions occurred and we have debug info, update the
10867   // stale frame indices used in the dbg.declare variable info table.
10868   MachineFunction::VariableDbgInfoMapTy &DbgDeclareInfo = MF->getVariableDbgInfo();
10869   if (!DbgDeclareInfo.empty() && !ArgCopyElisionFrameIndexMap.empty()) {
10870     for (MachineFunction::VariableDbgInfo &VI : DbgDeclareInfo) {
10871       auto I = ArgCopyElisionFrameIndexMap.find(VI.Slot);
10872       if (I != ArgCopyElisionFrameIndexMap.end())
10873         VI.Slot = I->second;
10874     }
10875   }
10876 
10877   // Finally, if the target has anything special to do, allow it to do so.
10878   emitFunctionEntryCode();
10879 }
10880 
10881 /// Handle PHI nodes in successor blocks.  Emit code into the SelectionDAG to
10882 /// ensure constants are generated when needed.  Remember the virtual registers
10883 /// that need to be added to the Machine PHI nodes as input.  We cannot just
10884 /// directly add them, because expansion might result in multiple MBB's for one
10885 /// BB.  As such, the start of the BB might correspond to a different MBB than
10886 /// the end.
10887 void
10888 SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
10889   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10890 
10891   SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
10892 
10893   // Check PHI nodes in successors that expect a value to be available from this
10894   // block.
10895   for (const BasicBlock *SuccBB : successors(LLVMBB->getTerminator())) {
10896     if (!isa<PHINode>(SuccBB->begin())) continue;
10897     MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
10898 
10899     // If this terminator has multiple identical successors (common for
10900     // switches), only handle each succ once.
10901     if (!SuccsHandled.insert(SuccMBB).second)
10902       continue;
10903 
10904     MachineBasicBlock::iterator MBBI = SuccMBB->begin();
10905 
10906     // At this point we know that there is a 1-1 correspondence between LLVM PHI
10907     // nodes and Machine PHI nodes, but the incoming operands have not been
10908     // emitted yet.
10909     for (const PHINode &PN : SuccBB->phis()) {
10910       // Ignore dead phi's.
10911       if (PN.use_empty())
10912         continue;
10913 
10914       // Skip empty types
10915       if (PN.getType()->isEmptyTy())
10916         continue;
10917 
10918       unsigned Reg;
10919       const Value *PHIOp = PN.getIncomingValueForBlock(LLVMBB);
10920 
10921       if (const auto *C = dyn_cast<Constant>(PHIOp)) {
10922         unsigned &RegOut = ConstantsOut[C];
10923         if (RegOut == 0) {
10924           RegOut = FuncInfo.CreateRegs(C);
10925           // We need to zero/sign extend ConstantInt phi operands to match
10926           // assumptions in FunctionLoweringInfo::ComputePHILiveOutRegInfo.
10927           ISD::NodeType ExtendType = ISD::ANY_EXTEND;
10928           if (auto *CI = dyn_cast<ConstantInt>(C))
10929             ExtendType = TLI.signExtendConstant(CI) ? ISD::SIGN_EXTEND
10930                                                     : ISD::ZERO_EXTEND;
10931           CopyValueToVirtualRegister(C, RegOut, ExtendType);
10932         }
10933         Reg = RegOut;
10934       } else {
10935         DenseMap<const Value *, Register>::iterator I =
10936           FuncInfo.ValueMap.find(PHIOp);
10937         if (I != FuncInfo.ValueMap.end())
10938           Reg = I->second;
10939         else {
10940           assert(isa<AllocaInst>(PHIOp) &&
10941                  FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
10942                  "Didn't codegen value into a register!??");
10943           Reg = FuncInfo.CreateRegs(PHIOp);
10944           CopyValueToVirtualRegister(PHIOp, Reg);
10945         }
10946       }
10947 
10948       // Remember that this register needs to added to the machine PHI node as
10949       // the input for this MBB.
10950       SmallVector<EVT, 4> ValueVTs;
10951       ComputeValueVTs(TLI, DAG.getDataLayout(), PN.getType(), ValueVTs);
10952       for (EVT VT : ValueVTs) {
10953         const unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
10954         for (unsigned i = 0; i != NumRegisters; ++i)
10955           FuncInfo.PHINodesToUpdate.push_back(
10956               std::make_pair(&*MBBI++, Reg + i));
10957         Reg += NumRegisters;
10958       }
10959     }
10960   }
10961 
10962   ConstantsOut.clear();
10963 }
10964 
10965 MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
10966   MachineFunction::iterator I(MBB);
10967   if (++I == FuncInfo.MF->end())
10968     return nullptr;
10969   return &*I;
10970 }
10971 
10972 /// During lowering new call nodes can be created (such as memset, etc.).
10973 /// Those will become new roots of the current DAG, but complications arise
10974 /// when they are tail calls. In such cases, the call lowering will update
10975 /// the root, but the builder still needs to know that a tail call has been
10976 /// lowered in order to avoid generating an additional return.
10977 void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
10978   // If the node is null, we do have a tail call.
10979   if (MaybeTC.getNode() != nullptr)
10980     DAG.setRoot(MaybeTC);
10981   else
10982     HasTailCall = true;
10983 }
10984 
10985 void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
10986                                         MachineBasicBlock *SwitchMBB,
10987                                         MachineBasicBlock *DefaultMBB) {
10988   MachineFunction *CurMF = FuncInfo.MF;
10989   MachineBasicBlock *NextMBB = nullptr;
10990   MachineFunction::iterator BBI(W.MBB);
10991   if (++BBI != FuncInfo.MF->end())
10992     NextMBB = &*BBI;
10993 
10994   unsigned Size = W.LastCluster - W.FirstCluster + 1;
10995 
10996   BranchProbabilityInfo *BPI = FuncInfo.BPI;
10997 
10998   if (Size == 2 && W.MBB == SwitchMBB) {
10999     // If any two of the cases has the same destination, and if one value
11000     // is the same as the other, but has one bit unset that the other has set,
11001     // use bit manipulation to do two compares at once.  For example:
11002     // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
11003     // TODO: This could be extended to merge any 2 cases in switches with 3
11004     // cases.
11005     // TODO: Handle cases where W.CaseBB != SwitchBB.
11006     CaseCluster &Small = *W.FirstCluster;
11007     CaseCluster &Big = *W.LastCluster;
11008 
11009     if (Small.Low == Small.High && Big.Low == Big.High &&
11010         Small.MBB == Big.MBB) {
11011       const APInt &SmallValue = Small.Low->getValue();
11012       const APInt &BigValue = Big.Low->getValue();
11013 
11014       // Check that there is only one bit different.
11015       APInt CommonBit = BigValue ^ SmallValue;
11016       if (CommonBit.isPowerOf2()) {
11017         SDValue CondLHS = getValue(Cond);
11018         EVT VT = CondLHS.getValueType();
11019         SDLoc DL = getCurSDLoc();
11020 
11021         SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
11022                                  DAG.getConstant(CommonBit, DL, VT));
11023         SDValue Cond = DAG.getSetCC(
11024             DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
11025             ISD::SETEQ);
11026 
11027         // Update successor info.
11028         // Both Small and Big will jump to Small.BB, so we sum up the
11029         // probabilities.
11030         addSuccessorWithProb(SwitchMBB, Small.MBB, Small.Prob + Big.Prob);
11031         if (BPI)
11032           addSuccessorWithProb(
11033               SwitchMBB, DefaultMBB,
11034               // The default destination is the first successor in IR.
11035               BPI->getEdgeProbability(SwitchMBB->getBasicBlock(), (unsigned)0));
11036         else
11037           addSuccessorWithProb(SwitchMBB, DefaultMBB);
11038 
11039         // Insert the true branch.
11040         SDValue BrCond =
11041             DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
11042                         DAG.getBasicBlock(Small.MBB));
11043         // Insert the false branch.
11044         BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
11045                              DAG.getBasicBlock(DefaultMBB));
11046 
11047         DAG.setRoot(BrCond);
11048         return;
11049       }
11050     }
11051   }
11052 
11053   if (TM.getOptLevel() != CodeGenOpt::None) {
11054     // Here, we order cases by probability so the most likely case will be
11055     // checked first. However, two clusters can have the same probability in
11056     // which case their relative ordering is non-deterministic. So we use Low
11057     // as a tie-breaker as clusters are guaranteed to never overlap.
11058     llvm::sort(W.FirstCluster, W.LastCluster + 1,
11059                [](const CaseCluster &a, const CaseCluster &b) {
11060       return a.Prob != b.Prob ?
11061              a.Prob > b.Prob :
11062              a.Low->getValue().slt(b.Low->getValue());
11063     });
11064 
11065     // Rearrange the case blocks so that the last one falls through if possible
11066     // without changing the order of probabilities.
11067     for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
11068       --I;
11069       if (I->Prob > W.LastCluster->Prob)
11070         break;
11071       if (I->Kind == CC_Range && I->MBB == NextMBB) {
11072         std::swap(*I, *W.LastCluster);
11073         break;
11074       }
11075     }
11076   }
11077 
11078   // Compute total probability.
11079   BranchProbability DefaultProb = W.DefaultProb;
11080   BranchProbability UnhandledProbs = DefaultProb;
11081   for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
11082     UnhandledProbs += I->Prob;
11083 
11084   MachineBasicBlock *CurMBB = W.MBB;
11085   for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
11086     bool FallthroughUnreachable = false;
11087     MachineBasicBlock *Fallthrough;
11088     if (I == W.LastCluster) {
11089       // For the last cluster, fall through to the default destination.
11090       Fallthrough = DefaultMBB;
11091       FallthroughUnreachable = isa<UnreachableInst>(
11092           DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
11093     } else {
11094       Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
11095       CurMF->insert(BBI, Fallthrough);
11096       // Put Cond in a virtual register to make it available from the new blocks.
11097       ExportFromCurrentBlock(Cond);
11098     }
11099     UnhandledProbs -= I->Prob;
11100 
11101     switch (I->Kind) {
11102       case CC_JumpTable: {
11103         // FIXME: Optimize away range check based on pivot comparisons.
11104         JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
11105         SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
11106 
11107         // The jump block hasn't been inserted yet; insert it here.
11108         MachineBasicBlock *JumpMBB = JT->MBB;
11109         CurMF->insert(BBI, JumpMBB);
11110 
11111         auto JumpProb = I->Prob;
11112         auto FallthroughProb = UnhandledProbs;
11113 
11114         // If the default statement is a target of the jump table, we evenly
11115         // distribute the default probability to successors of CurMBB. Also
11116         // update the probability on the edge from JumpMBB to Fallthrough.
11117         for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
11118                                               SE = JumpMBB->succ_end();
11119              SI != SE; ++SI) {
11120           if (*SI == DefaultMBB) {
11121             JumpProb += DefaultProb / 2;
11122             FallthroughProb -= DefaultProb / 2;
11123             JumpMBB->setSuccProbability(SI, DefaultProb / 2);
11124             JumpMBB->normalizeSuccProbs();
11125             break;
11126           }
11127         }
11128 
11129         if (FallthroughUnreachable)
11130           JTH->FallthroughUnreachable = true;
11131 
11132         if (!JTH->FallthroughUnreachable)
11133           addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
11134         addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
11135         CurMBB->normalizeSuccProbs();
11136 
11137         // The jump table header will be inserted in our current block, do the
11138         // range check, and fall through to our fallthrough block.
11139         JTH->HeaderBB = CurMBB;
11140         JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
11141 
11142         // If we're in the right place, emit the jump table header right now.
11143         if (CurMBB == SwitchMBB) {
11144           visitJumpTableHeader(*JT, *JTH, SwitchMBB);
11145           JTH->Emitted = true;
11146         }
11147         break;
11148       }
11149       case CC_BitTests: {
11150         // FIXME: Optimize away range check based on pivot comparisons.
11151         BitTestBlock *BTB = &SL->BitTestCases[I->BTCasesIndex];
11152 
11153         // The bit test blocks haven't been inserted yet; insert them here.
11154         for (BitTestCase &BTC : BTB->Cases)
11155           CurMF->insert(BBI, BTC.ThisBB);
11156 
11157         // Fill in fields of the BitTestBlock.
11158         BTB->Parent = CurMBB;
11159         BTB->Default = Fallthrough;
11160 
11161         BTB->DefaultProb = UnhandledProbs;
11162         // If the cases in bit test don't form a contiguous range, we evenly
11163         // distribute the probability on the edge to Fallthrough to two
11164         // successors of CurMBB.
11165         if (!BTB->ContiguousRange) {
11166           BTB->Prob += DefaultProb / 2;
11167           BTB->DefaultProb -= DefaultProb / 2;
11168         }
11169 
11170         if (FallthroughUnreachable)
11171           BTB->FallthroughUnreachable = true;
11172 
11173         // If we're in the right place, emit the bit test header right now.
11174         if (CurMBB == SwitchMBB) {
11175           visitBitTestHeader(*BTB, SwitchMBB);
11176           BTB->Emitted = true;
11177         }
11178         break;
11179       }
11180       case CC_Range: {
11181         const Value *RHS, *LHS, *MHS;
11182         ISD::CondCode CC;
11183         if (I->Low == I->High) {
11184           // Check Cond == I->Low.
11185           CC = ISD::SETEQ;
11186           LHS = Cond;
11187           RHS=I->Low;
11188           MHS = nullptr;
11189         } else {
11190           // Check I->Low <= Cond <= I->High.
11191           CC = ISD::SETLE;
11192           LHS = I->Low;
11193           MHS = Cond;
11194           RHS = I->High;
11195         }
11196 
11197         // If Fallthrough is unreachable, fold away the comparison.
11198         if (FallthroughUnreachable)
11199           CC = ISD::SETTRUE;
11200 
11201         // The false probability is the sum of all unhandled cases.
11202         CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB,
11203                      getCurSDLoc(), I->Prob, UnhandledProbs);
11204 
11205         if (CurMBB == SwitchMBB)
11206           visitSwitchCase(CB, SwitchMBB);
11207         else
11208           SL->SwitchCases.push_back(CB);
11209 
11210         break;
11211       }
11212     }
11213     CurMBB = Fallthrough;
11214   }
11215 }
11216 
11217 unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
11218                                               CaseClusterIt First,
11219                                               CaseClusterIt Last) {
11220   return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
11221     if (X.Prob != CC.Prob)
11222       return X.Prob > CC.Prob;
11223 
11224     // Ties are broken by comparing the case value.
11225     return X.Low->getValue().slt(CC.Low->getValue());
11226   });
11227 }
11228 
11229 void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
11230                                         const SwitchWorkListItem &W,
11231                                         Value *Cond,
11232                                         MachineBasicBlock *SwitchMBB) {
11233   assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
11234          "Clusters not sorted?");
11235 
11236   assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
11237 
11238   // Balance the tree based on branch probabilities to create a near-optimal (in
11239   // terms of search time given key frequency) binary search tree. See e.g. Kurt
11240   // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
11241   CaseClusterIt LastLeft = W.FirstCluster;
11242   CaseClusterIt FirstRight = W.LastCluster;
11243   auto LeftProb = LastLeft->Prob + W.DefaultProb / 2;
11244   auto RightProb = FirstRight->Prob + W.DefaultProb / 2;
11245 
11246   // Move LastLeft and FirstRight towards each other from opposite directions to
11247   // find a partitioning of the clusters which balances the probability on both
11248   // sides. If LeftProb and RightProb are equal, alternate which side is
11249   // taken to ensure 0-probability nodes are distributed evenly.
11250   unsigned I = 0;
11251   while (LastLeft + 1 < FirstRight) {
11252     if (LeftProb < RightProb || (LeftProb == RightProb && (I & 1)))
11253       LeftProb += (++LastLeft)->Prob;
11254     else
11255       RightProb += (--FirstRight)->Prob;
11256     I++;
11257   }
11258 
11259   while (true) {
11260     // Our binary search tree differs from a typical BST in that ours can have up
11261     // to three values in each leaf. The pivot selection above doesn't take that
11262     // into account, which means the tree might require more nodes and be less
11263     // efficient. We compensate for this here.
11264 
11265     unsigned NumLeft = LastLeft - W.FirstCluster + 1;
11266     unsigned NumRight = W.LastCluster - FirstRight + 1;
11267 
11268     if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
11269       // If one side has less than 3 clusters, and the other has more than 3,
11270       // consider taking a cluster from the other side.
11271 
11272       if (NumLeft < NumRight) {
11273         // Consider moving the first cluster on the right to the left side.
11274         CaseCluster &CC = *FirstRight;
11275         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
11276         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
11277         if (LeftSideRank <= RightSideRank) {
11278           // Moving the cluster to the left does not demote it.
11279           ++LastLeft;
11280           ++FirstRight;
11281           continue;
11282         }
11283       } else {
11284         assert(NumRight < NumLeft);
11285         // Consider moving the last element on the left to the right side.
11286         CaseCluster &CC = *LastLeft;
11287         unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
11288         unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
11289         if (RightSideRank <= LeftSideRank) {
11290           // Moving the cluster to the right does not demot it.
11291           --LastLeft;
11292           --FirstRight;
11293           continue;
11294         }
11295       }
11296     }
11297     break;
11298   }
11299 
11300   assert(LastLeft + 1 == FirstRight);
11301   assert(LastLeft >= W.FirstCluster);
11302   assert(FirstRight <= W.LastCluster);
11303 
11304   // Use the first element on the right as pivot since we will make less-than
11305   // comparisons against it.
11306   CaseClusterIt PivotCluster = FirstRight;
11307   assert(PivotCluster > W.FirstCluster);
11308   assert(PivotCluster <= W.LastCluster);
11309 
11310   CaseClusterIt FirstLeft = W.FirstCluster;
11311   CaseClusterIt LastRight = W.LastCluster;
11312 
11313   const ConstantInt *Pivot = PivotCluster->Low;
11314 
11315   // New blocks will be inserted immediately after the current one.
11316   MachineFunction::iterator BBI(W.MBB);
11317   ++BBI;
11318 
11319   // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
11320   // we can branch to its destination directly if it's squeezed exactly in
11321   // between the known lower bound and Pivot - 1.
11322   MachineBasicBlock *LeftMBB;
11323   if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
11324       FirstLeft->Low == W.GE &&
11325       (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
11326     LeftMBB = FirstLeft->MBB;
11327   } else {
11328     LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11329     FuncInfo.MF->insert(BBI, LeftMBB);
11330     WorkList.push_back(
11331         {LeftMBB, FirstLeft, LastLeft, W.GE, Pivot, W.DefaultProb / 2});
11332     // Put Cond in a virtual register to make it available from the new blocks.
11333     ExportFromCurrentBlock(Cond);
11334   }
11335 
11336   // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
11337   // single cluster, RHS.Low == Pivot, and we can branch to its destination
11338   // directly if RHS.High equals the current upper bound.
11339   MachineBasicBlock *RightMBB;
11340   if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
11341       W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
11342     RightMBB = FirstRight->MBB;
11343   } else {
11344     RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
11345     FuncInfo.MF->insert(BBI, RightMBB);
11346     WorkList.push_back(
11347         {RightMBB, FirstRight, LastRight, Pivot, W.LT, W.DefaultProb / 2});
11348     // Put Cond in a virtual register to make it available from the new blocks.
11349     ExportFromCurrentBlock(Cond);
11350   }
11351 
11352   // Create the CaseBlock record that will be used to lower the branch.
11353   CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
11354                getCurSDLoc(), LeftProb, RightProb);
11355 
11356   if (W.MBB == SwitchMBB)
11357     visitSwitchCase(CB, SwitchMBB);
11358   else
11359     SL->SwitchCases.push_back(CB);
11360 }
11361 
11362 // Scale CaseProb after peeling a case with the probablity of PeeledCaseProb
11363 // from the swith statement.
11364 static BranchProbability scaleCaseProbality(BranchProbability CaseProb,
11365                                             BranchProbability PeeledCaseProb) {
11366   if (PeeledCaseProb == BranchProbability::getOne())
11367     return BranchProbability::getZero();
11368   BranchProbability SwitchProb = PeeledCaseProb.getCompl();
11369 
11370   uint32_t Numerator = CaseProb.getNumerator();
11371   uint32_t Denominator = SwitchProb.scale(CaseProb.getDenominator());
11372   return BranchProbability(Numerator, std::max(Numerator, Denominator));
11373 }
11374 
11375 // Try to peel the top probability case if it exceeds the threshold.
11376 // Return current MachineBasicBlock for the switch statement if the peeling
11377 // does not occur.
11378 // If the peeling is performed, return the newly created MachineBasicBlock
11379 // for the peeled switch statement. Also update Clusters to remove the peeled
11380 // case. PeeledCaseProb is the BranchProbability for the peeled case.
11381 MachineBasicBlock *SelectionDAGBuilder::peelDominantCaseCluster(
11382     const SwitchInst &SI, CaseClusterVector &Clusters,
11383     BranchProbability &PeeledCaseProb) {
11384   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
11385   // Don't perform if there is only one cluster or optimizing for size.
11386   if (SwitchPeelThreshold > 100 || !FuncInfo.BPI || Clusters.size() < 2 ||
11387       TM.getOptLevel() == CodeGenOpt::None ||
11388       SwitchMBB->getParent()->getFunction().hasMinSize())
11389     return SwitchMBB;
11390 
11391   BranchProbability TopCaseProb = BranchProbability(SwitchPeelThreshold, 100);
11392   unsigned PeeledCaseIndex = 0;
11393   bool SwitchPeeled = false;
11394   for (unsigned Index = 0; Index < Clusters.size(); ++Index) {
11395     CaseCluster &CC = Clusters[Index];
11396     if (CC.Prob < TopCaseProb)
11397       continue;
11398     TopCaseProb = CC.Prob;
11399     PeeledCaseIndex = Index;
11400     SwitchPeeled = true;
11401   }
11402   if (!SwitchPeeled)
11403     return SwitchMBB;
11404 
11405   LLVM_DEBUG(dbgs() << "Peeled one top case in switch stmt, prob: "
11406                     << TopCaseProb << "\n");
11407 
11408   // Record the MBB for the peeled switch statement.
11409   MachineFunction::iterator BBI(SwitchMBB);
11410   ++BBI;
11411   MachineBasicBlock *PeeledSwitchMBB =
11412       FuncInfo.MF->CreateMachineBasicBlock(SwitchMBB->getBasicBlock());
11413   FuncInfo.MF->insert(BBI, PeeledSwitchMBB);
11414 
11415   ExportFromCurrentBlock(SI.getCondition());
11416   auto PeeledCaseIt = Clusters.begin() + PeeledCaseIndex;
11417   SwitchWorkListItem W = {SwitchMBB, PeeledCaseIt, PeeledCaseIt,
11418                           nullptr,   nullptr,      TopCaseProb.getCompl()};
11419   lowerWorkItem(W, SI.getCondition(), SwitchMBB, PeeledSwitchMBB);
11420 
11421   Clusters.erase(PeeledCaseIt);
11422   for (CaseCluster &CC : Clusters) {
11423     LLVM_DEBUG(
11424         dbgs() << "Scale the probablity for one cluster, before scaling: "
11425                << CC.Prob << "\n");
11426     CC.Prob = scaleCaseProbality(CC.Prob, TopCaseProb);
11427     LLVM_DEBUG(dbgs() << "After scaling: " << CC.Prob << "\n");
11428   }
11429   PeeledCaseProb = TopCaseProb;
11430   return PeeledSwitchMBB;
11431 }
11432 
11433 void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
11434   // Extract cases from the switch.
11435   BranchProbabilityInfo *BPI = FuncInfo.BPI;
11436   CaseClusterVector Clusters;
11437   Clusters.reserve(SI.getNumCases());
11438   for (auto I : SI.cases()) {
11439     MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
11440     const ConstantInt *CaseVal = I.getCaseValue();
11441     BranchProbability Prob =
11442         BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
11443             : BranchProbability(1, SI.getNumCases() + 1);
11444     Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
11445   }
11446 
11447   MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
11448 
11449   // Cluster adjacent cases with the same destination. We do this at all
11450   // optimization levels because it's cheap to do and will make codegen faster
11451   // if there are many clusters.
11452   sortAndRangeify(Clusters);
11453 
11454   // The branch probablity of the peeled case.
11455   BranchProbability PeeledCaseProb = BranchProbability::getZero();
11456   MachineBasicBlock *PeeledSwitchMBB =
11457       peelDominantCaseCluster(SI, Clusters, PeeledCaseProb);
11458 
11459   // If there is only the default destination, jump there directly.
11460   MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
11461   if (Clusters.empty()) {
11462     assert(PeeledSwitchMBB == SwitchMBB);
11463     SwitchMBB->addSuccessor(DefaultMBB);
11464     if (DefaultMBB != NextBlock(SwitchMBB)) {
11465       DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
11466                               getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
11467     }
11468     return;
11469   }
11470 
11471   SL->findJumpTables(Clusters, &SI, DefaultMBB, DAG.getPSI(), DAG.getBFI());
11472   SL->findBitTestClusters(Clusters, &SI);
11473 
11474   LLVM_DEBUG({
11475     dbgs() << "Case clusters: ";
11476     for (const CaseCluster &C : Clusters) {
11477       if (C.Kind == CC_JumpTable)
11478         dbgs() << "JT:";
11479       if (C.Kind == CC_BitTests)
11480         dbgs() << "BT:";
11481 
11482       C.Low->getValue().print(dbgs(), true);
11483       if (C.Low != C.High) {
11484         dbgs() << '-';
11485         C.High->getValue().print(dbgs(), true);
11486       }
11487       dbgs() << ' ';
11488     }
11489     dbgs() << '\n';
11490   });
11491 
11492   assert(!Clusters.empty());
11493   SwitchWorkList WorkList;
11494   CaseClusterIt First = Clusters.begin();
11495   CaseClusterIt Last = Clusters.end() - 1;
11496   auto DefaultProb = getEdgeProbability(PeeledSwitchMBB, DefaultMBB);
11497   // Scale the branchprobability for DefaultMBB if the peel occurs and
11498   // DefaultMBB is not replaced.
11499   if (PeeledCaseProb != BranchProbability::getZero() &&
11500       DefaultMBB == FuncInfo.MBBMap[SI.getDefaultDest()])
11501     DefaultProb = scaleCaseProbality(DefaultProb, PeeledCaseProb);
11502   WorkList.push_back(
11503       {PeeledSwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
11504 
11505   while (!WorkList.empty()) {
11506     SwitchWorkListItem W = WorkList.pop_back_val();
11507     unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
11508 
11509     if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None &&
11510         !DefaultMBB->getParent()->getFunction().hasMinSize()) {
11511       // For optimized builds, lower large range as a balanced binary tree.
11512       splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
11513       continue;
11514     }
11515 
11516     lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
11517   }
11518 }
11519 
11520 void SelectionDAGBuilder::visitStepVector(const CallInst &I) {
11521   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11522   auto DL = getCurSDLoc();
11523   EVT ResultVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11524   setValue(&I, DAG.getStepVector(DL, ResultVT));
11525 }
11526 
11527 void SelectionDAGBuilder::visitVectorReverse(const CallInst &I) {
11528   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11529   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11530 
11531   SDLoc DL = getCurSDLoc();
11532   SDValue V = getValue(I.getOperand(0));
11533   assert(VT == V.getValueType() && "Malformed vector.reverse!");
11534 
11535   if (VT.isScalableVector()) {
11536     setValue(&I, DAG.getNode(ISD::VECTOR_REVERSE, DL, VT, V));
11537     return;
11538   }
11539 
11540   // Use VECTOR_SHUFFLE for the fixed-length vector
11541   // to maintain existing behavior.
11542   SmallVector<int, 8> Mask;
11543   unsigned NumElts = VT.getVectorMinNumElements();
11544   for (unsigned i = 0; i != NumElts; ++i)
11545     Mask.push_back(NumElts - 1 - i);
11546 
11547   setValue(&I, DAG.getVectorShuffle(VT, DL, V, DAG.getUNDEF(VT), Mask));
11548 }
11549 
11550 void SelectionDAGBuilder::visitVectorDeinterleave(const CallInst &I) {
11551   auto DL = getCurSDLoc();
11552   SDValue InVec = getValue(I.getOperand(0));
11553   EVT OutVT =
11554       InVec.getValueType().getHalfNumVectorElementsVT(*DAG.getContext());
11555 
11556   unsigned OutNumElts = OutVT.getVectorMinNumElements();
11557 
11558   // ISD Node needs the input vectors split into two equal parts
11559   SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
11560                            DAG.getVectorIdxConstant(0, DL));
11561   SDValue Hi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, OutVT, InVec,
11562                            DAG.getVectorIdxConstant(OutNumElts, DL));
11563 
11564   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
11565   // legalisation and combines.
11566   if (OutVT.isFixedLengthVector()) {
11567     SDValue Even = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
11568                                         createStrideMask(0, 2, OutNumElts));
11569     SDValue Odd = DAG.getVectorShuffle(OutVT, DL, Lo, Hi,
11570                                        createStrideMask(1, 2, OutNumElts));
11571     SDValue Res = DAG.getMergeValues({Even, Odd}, getCurSDLoc());
11572     setValue(&I, Res);
11573     return;
11574   }
11575 
11576   SDValue Res = DAG.getNode(ISD::VECTOR_DEINTERLEAVE, DL,
11577                             DAG.getVTList(OutVT, OutVT), Lo, Hi);
11578   setValue(&I, Res);
11579   return;
11580 }
11581 
11582 void SelectionDAGBuilder::visitVectorInterleave(const CallInst &I) {
11583   auto DL = getCurSDLoc();
11584   EVT InVT = getValue(I.getOperand(0)).getValueType();
11585   SDValue InVec0 = getValue(I.getOperand(0));
11586   SDValue InVec1 = getValue(I.getOperand(1));
11587   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11588   EVT OutVT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11589 
11590   // Use VECTOR_SHUFFLE for fixed-length vectors to benefit from existing
11591   // legalisation and combines.
11592   if (OutVT.isFixedLengthVector()) {
11593     unsigned NumElts = InVT.getVectorMinNumElements();
11594     SDValue V = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, InVec0, InVec1);
11595     setValue(&I, DAG.getVectorShuffle(OutVT, DL, V, DAG.getUNDEF(OutVT),
11596                                       createInterleaveMask(NumElts, 2)));
11597     return;
11598   }
11599 
11600   SDValue Res = DAG.getNode(ISD::VECTOR_INTERLEAVE, DL,
11601                             DAG.getVTList(InVT, InVT), InVec0, InVec1);
11602   Res = DAG.getNode(ISD::CONCAT_VECTORS, DL, OutVT, Res.getValue(0),
11603                     Res.getValue(1));
11604   setValue(&I, Res);
11605   return;
11606 }
11607 
11608 void SelectionDAGBuilder::visitFreeze(const FreezeInst &I) {
11609   SmallVector<EVT, 4> ValueVTs;
11610   ComputeValueVTs(DAG.getTargetLoweringInfo(), DAG.getDataLayout(), I.getType(),
11611                   ValueVTs);
11612   unsigned NumValues = ValueVTs.size();
11613   if (NumValues == 0) return;
11614 
11615   SmallVector<SDValue, 4> Values(NumValues);
11616   SDValue Op = getValue(I.getOperand(0));
11617 
11618   for (unsigned i = 0; i != NumValues; ++i)
11619     Values[i] = DAG.getNode(ISD::FREEZE, getCurSDLoc(), ValueVTs[i],
11620                             SDValue(Op.getNode(), Op.getResNo() + i));
11621 
11622   setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
11623                            DAG.getVTList(ValueVTs), Values));
11624 }
11625 
11626 void SelectionDAGBuilder::visitVectorSplice(const CallInst &I) {
11627   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11628   EVT VT = TLI.getValueType(DAG.getDataLayout(), I.getType());
11629 
11630   SDLoc DL = getCurSDLoc();
11631   SDValue V1 = getValue(I.getOperand(0));
11632   SDValue V2 = getValue(I.getOperand(1));
11633   int64_t Imm = cast<ConstantInt>(I.getOperand(2))->getSExtValue();
11634 
11635   // VECTOR_SHUFFLE doesn't support a scalable mask so use a dedicated node.
11636   if (VT.isScalableVector()) {
11637     MVT IdxVT = TLI.getVectorIdxTy(DAG.getDataLayout());
11638     setValue(&I, DAG.getNode(ISD::VECTOR_SPLICE, DL, VT, V1, V2,
11639                              DAG.getConstant(Imm, DL, IdxVT)));
11640     return;
11641   }
11642 
11643   unsigned NumElts = VT.getVectorNumElements();
11644 
11645   uint64_t Idx = (NumElts + Imm) % NumElts;
11646 
11647   // Use VECTOR_SHUFFLE to maintain original behaviour for fixed-length vectors.
11648   SmallVector<int, 8> Mask;
11649   for (unsigned i = 0; i < NumElts; ++i)
11650     Mask.push_back(Idx + i);
11651   setValue(&I, DAG.getVectorShuffle(VT, DL, V1, V2, Mask));
11652 }
11653 
11654 // Consider the following MIR after SelectionDAG, which produces output in
11655 // phyregs in the first case or virtregs in the second case.
11656 //
11657 // INLINEASM_BR ..., implicit-def $ebx, ..., implicit-def $edx
11658 // %5:gr32 = COPY $ebx
11659 // %6:gr32 = COPY $edx
11660 // %1:gr32 = COPY %6:gr32
11661 // %0:gr32 = COPY %5:gr32
11662 //
11663 // INLINEASM_BR ..., def %5:gr32, ..., def %6:gr32
11664 // %1:gr32 = COPY %6:gr32
11665 // %0:gr32 = COPY %5:gr32
11666 //
11667 // Given %0, we'd like to return $ebx in the first case and %5 in the second.
11668 // Given %1, we'd like to return $edx in the first case and %6 in the second.
11669 //
11670 // If a callbr has outputs, it will have a single mapping in FuncInfo.ValueMap
11671 // to a single virtreg (such as %0). The remaining outputs monotonically
11672 // increase in virtreg number from there. If a callbr has no outputs, then it
11673 // should not have a corresponding callbr landingpad; in fact, the callbr
11674 // landingpad would not even be able to refer to such a callbr.
11675 static Register FollowCopyChain(MachineRegisterInfo &MRI, Register Reg) {
11676   MachineInstr *MI = MRI.def_begin(Reg)->getParent();
11677   // There is definitely at least one copy.
11678   assert(MI->getOpcode() == TargetOpcode::COPY &&
11679          "start of copy chain MUST be COPY");
11680   Reg = MI->getOperand(1).getReg();
11681   MI = MRI.def_begin(Reg)->getParent();
11682   // There may be an optional second copy.
11683   if (MI->getOpcode() == TargetOpcode::COPY) {
11684     assert(Reg.isVirtual() && "expected COPY of virtual register");
11685     Reg = MI->getOperand(1).getReg();
11686     assert(Reg.isPhysical() && "expected COPY of physical register");
11687     MI = MRI.def_begin(Reg)->getParent();
11688   }
11689   // The start of the chain must be an INLINEASM_BR.
11690   assert(MI->getOpcode() == TargetOpcode::INLINEASM_BR &&
11691          "end of copy chain MUST be INLINEASM_BR");
11692   return Reg;
11693 }
11694 
11695 // We must do this walk rather than the simpler
11696 //   setValue(&I, getCopyFromRegs(CBR, CBR->getType()));
11697 // otherwise we will end up with copies of virtregs only valid along direct
11698 // edges.
11699 void SelectionDAGBuilder::visitCallBrLandingPad(const CallInst &I) {
11700   SmallVector<EVT, 8> ResultVTs;
11701   SmallVector<SDValue, 8> ResultValues;
11702   const auto *CBR =
11703       cast<CallBrInst>(I.getParent()->getUniquePredecessor()->getTerminator());
11704 
11705   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11706   const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
11707   MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
11708 
11709   unsigned InitialDef = FuncInfo.ValueMap[CBR];
11710   SDValue Chain = DAG.getRoot();
11711 
11712   // Re-parse the asm constraints string.
11713   TargetLowering::AsmOperandInfoVector TargetConstraints =
11714       TLI.ParseConstraints(DAG.getDataLayout(), TRI, *CBR);
11715   for (auto &T : TargetConstraints) {
11716     SDISelAsmOperandInfo OpInfo(T);
11717     if (OpInfo.Type != InlineAsm::isOutput)
11718       continue;
11719 
11720     // Pencil in OpInfo.ConstraintType and OpInfo.ConstraintVT based on the
11721     // individual constraint.
11722     TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
11723 
11724     switch (OpInfo.ConstraintType) {
11725     case TargetLowering::C_Register:
11726     case TargetLowering::C_RegisterClass: {
11727       // Fill in OpInfo.AssignedRegs.Regs.
11728       getRegistersForValue(DAG, getCurSDLoc(), OpInfo, OpInfo);
11729 
11730       // getRegistersForValue may produce 1 to many registers based on whether
11731       // the OpInfo.ConstraintVT is legal on the target or not.
11732       for (size_t i = 0, e = OpInfo.AssignedRegs.Regs.size(); i != e; ++i) {
11733         Register OriginalDef = FollowCopyChain(MRI, InitialDef++);
11734         if (Register::isPhysicalRegister(OriginalDef))
11735           FuncInfo.MBB->addLiveIn(OriginalDef);
11736         // Update the assigned registers to use the original defs.
11737         OpInfo.AssignedRegs.Regs[i] = OriginalDef;
11738       }
11739 
11740       SDValue V = OpInfo.AssignedRegs.getCopyFromRegs(
11741           DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, CBR);
11742       ResultValues.push_back(V);
11743       ResultVTs.push_back(OpInfo.ConstraintVT);
11744       break;
11745     }
11746     case TargetLowering::C_Other: {
11747       SDValue Flag;
11748       SDValue V = TLI.LowerAsmOutputForConstraint(Chain, Flag, getCurSDLoc(),
11749                                                   OpInfo, DAG);
11750       ++InitialDef;
11751       ResultValues.push_back(V);
11752       ResultVTs.push_back(OpInfo.ConstraintVT);
11753       break;
11754     }
11755     default:
11756       break;
11757     }
11758   }
11759   SDValue V = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
11760                           DAG.getVTList(ResultVTs), ResultValues);
11761   setValue(&I, V);
11762 }
11763